blob: 5c9ce2beaca3b949300f46817fbd74d49c017f13 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Jerome Glisse771fe6b2009-06-05 14:42:42 +020063#include <asm/atomic.h>
64#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
72
Dave Airliec2142712009-09-22 08:50:10 +100073#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020074#include "radeon_mode.h"
75#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020076
77/*
78 * Modules parameters.
79 */
80extern int radeon_no_wb;
81extern int radeon_modeset;
82extern int radeon_dynclks;
83extern int radeon_r4xx_atom;
84extern int radeon_agpmode;
85extern int radeon_vram_limit;
86extern int radeon_gart_size;
87extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020088extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020089extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100090extern int radeon_tv;
Alex Deucherb27b6372009-12-09 17:44:25 -050091extern int radeon_new_pll;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020095
96/*
97 * Copy from radeon_drv.h so we don't have to include both and have conflicting
98 * symbol;
99 */
100#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
Jerome Glisse225758d2010-03-09 14:45:10 +0000101#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100102/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200103#define RADEON_IB_POOL_SIZE 16
104#define RADEON_DEBUGFS_MAX_NUM_FILES 32
105#define RADEONFB_CONN_LIMIT 4
Yang Zhaof657c2a2009-09-15 12:21:01 +1000106#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200107
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200108/*
109 * Errata workarounds.
110 */
111enum radeon_pll_errata {
112 CHIP_ERRATA_R300_CG = 0x00000001,
113 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
114 CHIP_ERRATA_PLL_DELAY = 0x00000004
115};
116
117
118struct radeon_device;
119
120
121/*
122 * BIOS.
123 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000124#define ATRM_BIOS_PAGE 4096
125
Dave Airlie8edb3812010-03-01 21:50:01 +1100126#if defined(CONFIG_VGA_SWITCHEROO)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000127bool radeon_atrm_supported(struct pci_dev *pdev);
128int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
Dave Airlie8edb3812010-03-01 21:50:01 +1100129#else
130static inline bool radeon_atrm_supported(struct pci_dev *pdev)
131{
132 return false;
133}
134
135static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
136 return -EINVAL;
137}
138#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200139bool radeon_get_bios(struct radeon_device *rdev);
140
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000141
142/*
143 * Dummy page
144 */
145struct radeon_dummy_page {
146 struct page *page;
147 dma_addr_t addr;
148};
149int radeon_dummy_page_init(struct radeon_device *rdev);
150void radeon_dummy_page_fini(struct radeon_device *rdev);
151
152
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200153/*
154 * Clocks
155 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200156struct radeon_clock {
157 struct radeon_pll p1pll;
158 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500159 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200160 struct radeon_pll spll;
161 struct radeon_pll mpll;
162 /* 10 Khz units */
163 uint32_t default_mclk;
164 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500165 uint32_t default_dispclk;
166 uint32_t dp_extclk;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200167};
168
Rafał Miłecki74338742009-11-03 00:53:02 +0100169/*
170 * Power management
171 */
172int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500173void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100174void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400175void radeon_pm_suspend(struct radeon_device *rdev);
176void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500177void radeon_combios_get_power_modes(struct radeon_device *rdev);
178void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000179
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200180/*
181 * Fences.
182 */
183struct radeon_fence_driver {
184 uint32_t scratch_reg;
185 atomic_t seq;
186 uint32_t last_seq;
Jerome Glisse225758d2010-03-09 14:45:10 +0000187 unsigned long last_jiffies;
188 unsigned long last_timeout;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200189 wait_queue_head_t queue;
190 rwlock_t lock;
191 struct list_head created;
192 struct list_head emited;
193 struct list_head signaled;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100194 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200195};
196
197struct radeon_fence {
198 struct radeon_device *rdev;
199 struct kref kref;
200 struct list_head list;
201 /* protected by radeon_fence.lock */
202 uint32_t seq;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200203 bool emited;
204 bool signaled;
205};
206
207int radeon_fence_driver_init(struct radeon_device *rdev);
208void radeon_fence_driver_fini(struct radeon_device *rdev);
209int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
210int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
211void radeon_fence_process(struct radeon_device *rdev);
212bool radeon_fence_signaled(struct radeon_fence *fence);
213int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
214int radeon_fence_wait_next(struct radeon_device *rdev);
215int radeon_fence_wait_last(struct radeon_device *rdev);
216struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
217void radeon_fence_unref(struct radeon_fence **fence);
218
Dave Airliee024e112009-06-24 09:48:08 +1000219/*
220 * Tiling registers
221 */
222struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100223 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000224};
225
226#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200227
228/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100229 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200230 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100231struct radeon_mman {
232 struct ttm_bo_global_ref bo_global_ref;
233 struct ttm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100234 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100235 bool mem_global_referenced;
236 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100237};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200238
Jerome Glisse4c788672009-11-20 14:29:23 +0100239struct radeon_bo {
240 /* Protected by gem.mutex */
241 struct list_head list;
242 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100243 u32 placements[3];
244 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100245 struct ttm_buffer_object tbo;
246 struct ttm_bo_kmap_obj kmap;
247 unsigned pin_count;
248 void *kptr;
249 u32 tiling_flags;
250 u32 pitch;
251 int surface_reg;
252 /* Constant after initialization */
253 struct radeon_device *rdev;
254 struct drm_gem_object *gobj;
255};
256
257struct radeon_bo_list {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200258 struct list_head list;
Jerome Glisse4c788672009-11-20 14:29:23 +0100259 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200260 uint64_t gpu_offset;
261 unsigned rdomain;
262 unsigned wdomain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100263 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200264};
265
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200266/*
267 * GEM objects.
268 */
269struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100270 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200271 struct list_head objects;
272};
273
274int radeon_gem_init(struct radeon_device *rdev);
275void radeon_gem_fini(struct radeon_device *rdev);
276int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100277 int alignment, int initial_domain,
278 bool discardable, bool kernel,
279 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200280int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
281 uint64_t *gpu_addr);
282void radeon_gem_object_unpin(struct drm_gem_object *obj);
283
284
285/*
286 * GART structures, functions & helpers
287 */
288struct radeon_mc;
289
290struct radeon_gart_table_ram {
291 volatile uint32_t *ptr;
292};
293
294struct radeon_gart_table_vram {
Jerome Glisse4c788672009-11-20 14:29:23 +0100295 struct radeon_bo *robj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200296 volatile uint32_t *ptr;
297};
298
299union radeon_gart_table {
300 struct radeon_gart_table_ram ram;
301 struct radeon_gart_table_vram vram;
302};
303
Matt Turnera77f1712009-10-14 00:34:41 -0400304#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000305#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Matt Turnera77f1712009-10-14 00:34:41 -0400306
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200307struct radeon_gart {
308 dma_addr_t table_addr;
309 unsigned num_gpu_pages;
310 unsigned num_cpu_pages;
311 unsigned table_size;
312 union radeon_gart_table table;
313 struct page **pages;
314 dma_addr_t *pages_addr;
315 bool ready;
316};
317
318int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
319void radeon_gart_table_ram_free(struct radeon_device *rdev);
320int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
321void radeon_gart_table_vram_free(struct radeon_device *rdev);
322int radeon_gart_init(struct radeon_device *rdev);
323void radeon_gart_fini(struct radeon_device *rdev);
324void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
325 int pages);
326int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
327 int pages, struct page **pagelist);
328
329
330/*
331 * GPU MC structures, functions & helpers
332 */
333struct radeon_mc {
334 resource_size_t aper_size;
335 resource_size_t aper_base;
336 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000337 /* for some chips with <= 32MB we need to lie
338 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000339 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000340 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000341 u64 gtt_size;
342 u64 gtt_start;
343 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000344 u64 vram_start;
345 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200346 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000347 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200348 int vram_mtrr;
349 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000350 bool igp_sideport_enabled;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200351};
352
Alex Deucher06b64762010-01-05 11:27:29 -0500353bool radeon_combios_sideport_present(struct radeon_device *rdev);
354bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200355
356/*
357 * GPU scratch registers structures, functions & helpers
358 */
359struct radeon_scratch {
360 unsigned num_reg;
361 bool free[32];
362 uint32_t reg[32];
363};
364
365int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
366void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
367
368
369/*
370 * IRQS.
371 */
372struct radeon_irq {
373 bool installed;
374 bool sw_int;
375 /* FIXME: use a define max crtc rather than hardcode it */
Alex Deucher45f9a392010-03-24 13:55:51 -0400376 bool crtc_vblank_int[6];
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +0100377 wait_queue_head_t vblank_queue;
Alex Deucherb500f682009-12-03 13:08:53 -0500378 /* FIXME: use defines for max hpd/dacs */
379 bool hpd[6];
Alex Deucher2031f772010-04-22 12:52:11 -0400380 bool gui_idle;
381 bool gui_idle_acked;
382 wait_queue_head_t idle_queue;
Christian Koenigf2594932010-04-10 03:13:16 +0200383 /* FIXME: use defines for max HDMI blocks */
384 bool hdmi[2];
Dave Airlie1614f8b2009-12-01 16:04:56 +1000385 spinlock_t sw_lock;
386 int sw_refcount;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200387};
388
389int radeon_irq_kms_init(struct radeon_device *rdev);
390void radeon_irq_kms_fini(struct radeon_device *rdev);
Dave Airlie1614f8b2009-12-01 16:04:56 +1000391void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
392void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200393
394/*
395 * CP & ring.
396 */
397struct radeon_ib {
398 struct list_head list;
Jerome Glissee8217672010-02-15 21:36:13 +0100399 unsigned idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200400 uint64_t gpu_addr;
401 struct radeon_fence *fence;
Jerome Glissee8217672010-02-15 21:36:13 +0100402 uint32_t *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200403 uint32_t length_dw;
Jerome Glissee8217672010-02-15 21:36:13 +0100404 bool free;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200405};
406
Dave Airlieecb114a2009-09-15 11:12:56 +1000407/*
408 * locking -
409 * mutex protects scheduled_ibs, ready, alloc_bm
410 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200411struct radeon_ib_pool {
412 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100413 struct radeon_bo *robj;
Jerome Glisse9f93ed32010-01-28 18:22:31 +0100414 struct list_head bogus_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200415 struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
416 bool ready;
Jerome Glissee8217672010-02-15 21:36:13 +0100417 unsigned head_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200418};
419
420struct radeon_cp {
Jerome Glisse4c788672009-11-20 14:29:23 +0100421 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200422 volatile uint32_t *ring;
423 unsigned rptr;
424 unsigned wptr;
425 unsigned wptr_old;
426 unsigned ring_size;
427 unsigned ring_free_dw;
428 int count_dw;
429 uint64_t gpu_addr;
430 uint32_t align_mask;
431 uint32_t ptr_mask;
432 struct mutex mutex;
433 bool ready;
434};
435
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500436/*
437 * R6xx+ IH ring
438 */
439struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100440 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500441 volatile uint32_t *ring;
442 unsigned rptr;
443 unsigned wptr;
444 unsigned wptr_old;
445 unsigned ring_size;
446 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500447 uint32_t ptr_mask;
448 spinlock_t lock;
449 bool enabled;
450};
451
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000452struct r600_blit {
Jerome Glisseff82f052010-01-22 15:19:00 +0100453 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100454 struct radeon_bo *shader_obj;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000455 u64 shader_gpu_addr;
456 u32 vs_offset, ps_offset;
457 u32 state_offset;
458 u32 state_len;
459 u32 vb_used, vb_total;
460 struct radeon_ib *vb_ib;
461};
462
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200463int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
464void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
465int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
466int radeon_ib_pool_init(struct radeon_device *rdev);
467void radeon_ib_pool_fini(struct radeon_device *rdev);
468int radeon_ib_test(struct radeon_device *rdev);
Jerome Glisse9f93ed32010-01-28 18:22:31 +0100469extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200470/* Ring access between begin & end cannot sleep */
471void radeon_ring_free_size(struct radeon_device *rdev);
Matthew Garrett91700f32010-04-30 15:24:17 -0400472int radeon_ring_alloc(struct radeon_device *rdev, unsigned ndw);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200473int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
Matthew Garrett91700f32010-04-30 15:24:17 -0400474void radeon_ring_commit(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200475void radeon_ring_unlock_commit(struct radeon_device *rdev);
476void radeon_ring_unlock_undo(struct radeon_device *rdev);
477int radeon_ring_test(struct radeon_device *rdev);
478int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
479void radeon_ring_fini(struct radeon_device *rdev);
480
481
482/*
483 * CS.
484 */
485struct radeon_cs_reloc {
486 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100487 struct radeon_bo *robj;
488 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200489 uint32_t handle;
490 uint32_t flags;
491};
492
493struct radeon_cs_chunk {
494 uint32_t chunk_id;
495 uint32_t length_dw;
Dave Airlie513bcb42009-09-23 16:56:27 +1000496 int kpage_idx[2];
497 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200498 uint32_t *kdata;
Dave Airlie513bcb42009-09-23 16:56:27 +1000499 void __user *user_ptr;
500 int last_copied_page;
501 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200502};
503
504struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100505 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200506 struct radeon_device *rdev;
507 struct drm_file *filp;
508 /* chunks */
509 unsigned nchunks;
510 struct radeon_cs_chunk *chunks;
511 uint64_t *chunks_array;
512 /* IB */
513 unsigned idx;
514 /* relocations */
515 unsigned nrelocs;
516 struct radeon_cs_reloc *relocs;
517 struct radeon_cs_reloc **relocs_ptr;
518 struct list_head validated;
519 /* indices of various chunks */
520 int chunk_ib_idx;
521 int chunk_relocs_idx;
522 struct radeon_ib *ib;
523 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000524 unsigned family;
Dave Airlie513bcb42009-09-23 16:56:27 +1000525 int parser_error;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200526};
527
Dave Airlie513bcb42009-09-23 16:56:27 +1000528extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
529extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
530
531
532static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
533{
534 struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
535 u32 pg_idx, pg_offset;
536 u32 idx_value = 0;
537 int new_page;
538
539 pg_idx = (idx * 4) / PAGE_SIZE;
540 pg_offset = (idx * 4) % PAGE_SIZE;
541
542 if (ibc->kpage_idx[0] == pg_idx)
543 return ibc->kpage[0][pg_offset/4];
544 if (ibc->kpage_idx[1] == pg_idx)
545 return ibc->kpage[1][pg_offset/4];
546
547 new_page = radeon_cs_update_pages(p, pg_idx);
548 if (new_page < 0) {
549 p->parser_error = new_page;
550 return 0;
551 }
552
553 idx_value = ibc->kpage[new_page][pg_offset/4];
554 return idx_value;
555}
556
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200557struct radeon_cs_packet {
558 unsigned idx;
559 unsigned type;
560 unsigned reg;
561 unsigned opcode;
562 int count;
563 unsigned one_reg_wr;
564};
565
566typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
567 struct radeon_cs_packet *pkt,
568 unsigned idx, unsigned reg);
569typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
570 struct radeon_cs_packet *pkt);
571
572
573/*
574 * AGP
575 */
576int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000577void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200578void radeon_agp_fini(struct radeon_device *rdev);
579
580
581/*
582 * Writeback
583 */
584struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100585 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200586 volatile uint32_t *wb;
587 uint64_t gpu_addr;
588};
589
Jerome Glissec93bb852009-07-13 21:04:08 +0200590/**
591 * struct radeon_pm - power management datas
592 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
593 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
594 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
595 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
596 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
597 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
598 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
599 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
600 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
601 * @sclk: GPU clock Mhz (core bandwith depends of this clock)
602 * @needed_bandwidth: current bandwidth needs
603 *
604 * It keeps track of various data needed to take powermanagement decision.
605 * Bandwith need is used to determine minimun clock of the GPU and memory.
606 * Equation between gpu/memory clock and available bandwidth is hw dependent
607 * (type of memory, bus size, efficiency, ...)
608 */
Alex Deucherce8f5372010-05-07 15:10:16 -0400609
610enum radeon_pm_method {
611 PM_METHOD_PROFILE,
612 PM_METHOD_DYNPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +0100613};
Alex Deucherce8f5372010-05-07 15:10:16 -0400614
615enum radeon_dynpm_state {
616 DYNPM_STATE_DISABLED,
617 DYNPM_STATE_MINIMUM,
618 DYNPM_STATE_PAUSED,
619 DYNPM_STATE_ACTIVE
620};
621enum radeon_dynpm_action {
622 DYNPM_ACTION_NONE,
623 DYNPM_ACTION_MINIMUM,
624 DYNPM_ACTION_DOWNCLOCK,
625 DYNPM_ACTION_UPCLOCK,
626 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +0100627};
Alex Deucher56278a82009-12-28 13:58:44 -0500628
629enum radeon_voltage_type {
630 VOLTAGE_NONE = 0,
631 VOLTAGE_GPIO,
632 VOLTAGE_VDDC,
633 VOLTAGE_SW
634};
635
Alex Deucher0ec0e742009-12-23 13:21:58 -0500636enum radeon_pm_state_type {
637 POWER_STATE_TYPE_DEFAULT,
638 POWER_STATE_TYPE_POWERSAVE,
639 POWER_STATE_TYPE_BATTERY,
640 POWER_STATE_TYPE_BALANCED,
641 POWER_STATE_TYPE_PERFORMANCE,
642};
643
Alex Deucherce8f5372010-05-07 15:10:16 -0400644enum radeon_pm_profile_type {
645 PM_PROFILE_DEFAULT,
646 PM_PROFILE_AUTO,
647 PM_PROFILE_LOW,
648 PM_PROFILE_HIGH,
649};
650
651#define PM_PROFILE_DEFAULT_IDX 0
652#define PM_PROFILE_LOW_SH_IDX 1
653#define PM_PROFILE_HIGH_SH_IDX 2
654#define PM_PROFILE_LOW_MH_IDX 3
655#define PM_PROFILE_HIGH_MH_IDX 4
656#define PM_PROFILE_MAX 5
657
658struct radeon_pm_profile {
659 int dpms_off_ps_idx;
660 int dpms_on_ps_idx;
661 int dpms_off_cm_idx;
662 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -0500663};
664
Alex Deucher56278a82009-12-28 13:58:44 -0500665struct radeon_voltage {
666 enum radeon_voltage_type type;
667 /* gpio voltage */
668 struct radeon_gpio_rec gpio;
669 u32 delay; /* delay in usec from voltage drop to sclk change */
670 bool active_high; /* voltage drop is active when bit is high */
671 /* VDDC voltage */
672 u8 vddc_id; /* index into vddc voltage table */
673 u8 vddci_id; /* index into vddci voltage table */
674 bool vddci_enabled;
675 /* r6xx+ sw */
676 u32 voltage;
677};
678
Alex Deucherd7311172010-05-03 01:13:14 -0400679/* clock mode flags */
680#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
681
Alex Deucher56278a82009-12-28 13:58:44 -0500682struct radeon_pm_clock_info {
683 /* memory clock */
684 u32 mclk;
685 /* engine clock */
686 u32 sclk;
687 /* voltage info */
688 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -0400689 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -0500690 u32 flags;
691};
692
Alex Deuchera48b9b42010-04-22 14:03:55 -0400693/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -0400694#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400695
Alex Deucher56278a82009-12-28 13:58:44 -0500696struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -0500697 enum radeon_pm_state_type type;
Alex Deucher56278a82009-12-28 13:58:44 -0500698 /* XXX: use a define for num clock modes */
699 struct radeon_pm_clock_info clock_info[8];
700 /* number of valid clock modes in this power state */
701 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -0500702 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400703 /* standardized state flags */
704 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -0400705 u32 misc; /* vbios specific flags */
706 u32 misc2; /* vbios specific flags */
707 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -0500708};
709
Rafał Miłecki27459322010-02-11 22:16:36 +0000710/*
711 * Some modes are overclocked by very low value, accept them
712 */
713#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
714
Jerome Glissec93bb852009-07-13 21:04:08 +0200715struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +0100716 struct mutex mutex;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400717 u32 active_crtcs;
718 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +0100719 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +0100720 bool vblank_sync;
Alex Deucher2031f772010-04-22 12:52:11 -0400721 bool gui_idle;
Jerome Glissec93bb852009-07-13 21:04:08 +0200722 fixed20_12 max_bandwidth;
723 fixed20_12 igp_sideport_mclk;
724 fixed20_12 igp_system_mclk;
725 fixed20_12 igp_ht_link_clk;
726 fixed20_12 igp_ht_link_width;
727 fixed20_12 k8_bandwidth;
728 fixed20_12 sideport_bandwidth;
729 fixed20_12 ht_bandwidth;
730 fixed20_12 core_bandwidth;
731 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -0400732 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +0200733 fixed20_12 needed_bandwidth;
Alex Deucher56278a82009-12-28 13:58:44 -0500734 /* XXX: use a define for num power modes */
735 struct radeon_power_state power_state[8];
736 /* number of valid power states */
737 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400738 int current_power_state_index;
739 int current_clock_mode_index;
740 int requested_power_state_index;
741 int requested_clock_mode_index;
742 int default_power_state_index;
743 u32 current_sclk;
744 u32 current_mclk;
Alex Deucher29fb52c2010-03-11 10:01:17 -0500745 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -0400746 /* selected pm method */
747 enum radeon_pm_method pm_method;
748 /* dynpm power management */
749 struct delayed_work dynpm_idle_work;
750 enum radeon_dynpm_state dynpm_state;
751 enum radeon_dynpm_action dynpm_planned_action;
752 unsigned long dynpm_action_timeout;
753 bool dynpm_can_upclock;
754 bool dynpm_can_downclock;
755 /* profile-based power management */
756 enum radeon_pm_profile_type profile;
757 int profile_index;
758 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Jerome Glissec93bb852009-07-13 21:04:08 +0200759};
760
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200761
762/*
763 * Benchmarking
764 */
765void radeon_benchmark(struct radeon_device *rdev);
766
767
768/*
Michel Dänzerecc0b322009-07-21 11:23:57 +0200769 * Testing
770 */
771void radeon_test_moves(struct radeon_device *rdev);
772
773
774/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200775 * Debugfs
776 */
777int radeon_debugfs_add_files(struct radeon_device *rdev,
778 struct drm_info_list *files,
779 unsigned nfiles);
780int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200781
782
783/*
784 * ASIC specific functions.
785 */
786struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +0200787 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000788 void (*fini)(struct radeon_device *rdev);
789 int (*resume)(struct radeon_device *rdev);
790 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +1000791 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glisse225758d2010-03-09 14:45:10 +0000792 bool (*gpu_is_lockup)(struct radeon_device *rdev);
Jerome Glissea2d07b72010-03-09 14:45:11 +0000793 int (*asic_reset)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200794 void (*gart_tlb_flush)(struct radeon_device *rdev);
795 int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
796 int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
797 void (*cp_fini)(struct radeon_device *rdev);
798 void (*cp_disable)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000799 void (*cp_commit)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200800 void (*ring_start)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000801 int (*ring_test)(struct radeon_device *rdev);
802 void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200803 int (*irq_set)(struct radeon_device *rdev);
804 int (*irq_process)(struct radeon_device *rdev);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200805 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200806 void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
807 int (*cs_parse)(struct radeon_cs_parser *p);
808 int (*copy_blit)(struct radeon_device *rdev,
809 uint64_t src_offset,
810 uint64_t dst_offset,
811 unsigned num_pages,
812 struct radeon_fence *fence);
813 int (*copy_dma)(struct radeon_device *rdev,
814 uint64_t src_offset,
815 uint64_t dst_offset,
816 unsigned num_pages,
817 struct radeon_fence *fence);
818 int (*copy)(struct radeon_device *rdev,
819 uint64_t src_offset,
820 uint64_t dst_offset,
821 unsigned num_pages,
822 struct radeon_fence *fence);
Rafał Miłecki74338742009-11-03 00:53:02 +0100823 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200824 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
Rafał Miłecki74338742009-11-03 00:53:02 +0100825 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200826 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
Alex Deucherc836a412009-12-23 10:07:50 -0500827 int (*get_pcie_lanes)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200828 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
829 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Dave Airliee024e112009-06-24 09:48:08 +1000830 int (*set_surface_reg)(struct radeon_device *rdev, int reg,
831 uint32_t tiling_flags, uint32_t pitch,
832 uint32_t offset, uint32_t obj_size);
Daniel Vetter9479c542010-03-11 21:19:16 +0000833 void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
Jerome Glissec93bb852009-07-13 21:04:08 +0200834 void (*bandwidth_update)(struct radeon_device *rdev);
Alex Deucher429770b2009-12-04 15:26:55 -0500835 void (*hpd_init)(struct radeon_device *rdev);
836 void (*hpd_fini)(struct radeon_device *rdev);
837 bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
838 void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
Jerome Glisse062b3892010-02-04 20:36:39 +0100839 /* ioctl hw specific callback. Some hw might want to perform special
840 * operation on specific ioctl. For instance on wait idle some hw
841 * might want to perform and HDP flush through MMIO as it seems that
842 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
843 * through ring.
844 */
845 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
Alex Deucherdef9ba92010-04-22 12:39:58 -0400846 bool (*gui_idle)(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400847 /* power management */
Alex Deucher49e02b72010-04-23 17:57:27 -0400848 void (*pm_misc)(struct radeon_device *rdev);
849 void (*pm_prepare)(struct radeon_device *rdev);
850 void (*pm_finish)(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400851 void (*pm_init_profile)(struct radeon_device *rdev);
852 void (*pm_get_dynpm_state)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200853};
854
Jerome Glisse21f9a432009-09-11 15:55:33 +0200855/*
856 * Asic structures
857 */
Jerome Glisse225758d2010-03-09 14:45:10 +0000858struct r100_gpu_lockup {
859 unsigned long last_jiffies;
860 u32 last_cp_rptr;
861};
862
Dave Airlie551ebd82009-09-01 15:25:57 +1000863struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000864 const unsigned *reg_safe_bm;
865 unsigned reg_safe_bm_size;
866 u32 hdp_cntl;
867 struct r100_gpu_lockup lockup;
Dave Airlie551ebd82009-09-01 15:25:57 +1000868};
869
Jerome Glisse21f9a432009-09-11 15:55:33 +0200870struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000871 const unsigned *reg_safe_bm;
872 unsigned reg_safe_bm_size;
873 u32 resync_scratch;
874 u32 hdp_cntl;
875 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +0200876};
877
878struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000879 unsigned max_pipes;
880 unsigned max_tile_pipes;
881 unsigned max_simds;
882 unsigned max_backends;
883 unsigned max_gprs;
884 unsigned max_threads;
885 unsigned max_stack_entries;
886 unsigned max_hw_contexts;
887 unsigned max_gs_threads;
888 unsigned sx_max_export_size;
889 unsigned sx_max_export_pos_size;
890 unsigned sx_max_export_smx_size;
891 unsigned sq_num_cf_insts;
892 unsigned tiling_nbanks;
893 unsigned tiling_npipes;
894 unsigned tiling_group_size;
895 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +0200896};
897
898struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000899 unsigned max_pipes;
900 unsigned max_tile_pipes;
901 unsigned max_simds;
902 unsigned max_backends;
903 unsigned max_gprs;
904 unsigned max_threads;
905 unsigned max_stack_entries;
906 unsigned max_hw_contexts;
907 unsigned max_gs_threads;
908 unsigned sx_max_export_size;
909 unsigned sx_max_export_pos_size;
910 unsigned sx_max_export_smx_size;
911 unsigned sq_num_cf_insts;
912 unsigned sx_num_of_sets;
913 unsigned sc_prim_fifo_size;
914 unsigned sc_hiz_tile_fifo_size;
915 unsigned sc_earlyz_tile_fifo_fize;
916 unsigned tiling_nbanks;
917 unsigned tiling_npipes;
918 unsigned tiling_group_size;
919 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +0200920};
921
Alex Deucher32fcdbf2010-03-24 13:33:47 -0400922struct evergreen_asic {
923 unsigned num_ses;
924 unsigned max_pipes;
925 unsigned max_tile_pipes;
926 unsigned max_simds;
927 unsigned max_backends;
928 unsigned max_gprs;
929 unsigned max_threads;
930 unsigned max_stack_entries;
931 unsigned max_hw_contexts;
932 unsigned max_gs_threads;
933 unsigned sx_max_export_size;
934 unsigned sx_max_export_pos_size;
935 unsigned sx_max_export_smx_size;
936 unsigned sq_num_cf_insts;
937 unsigned sx_num_of_sets;
938 unsigned sc_prim_fifo_size;
939 unsigned sc_hiz_tile_fifo_size;
940 unsigned sc_earlyz_tile_fifo_size;
941 unsigned tiling_nbanks;
942 unsigned tiling_npipes;
943 unsigned tiling_group_size;
944};
945
Jerome Glisse068a1172009-06-17 13:28:30 +0200946union radeon_asic_config {
947 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +1000948 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000949 struct r600_asic r600;
950 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -0400951 struct evergreen_asic evergreen;
Jerome Glisse068a1172009-06-17 13:28:30 +0200952};
953
Daniel Vetter0a10c852010-03-11 21:19:14 +0000954/*
955 * asic initizalization from radeon_asic.c
956 */
957void radeon_agp_disable(struct radeon_device *rdev);
958int radeon_asic_init(struct radeon_device *rdev);
959
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200960
961/*
962 * IOCTL.
963 */
964int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
965 struct drm_file *filp);
966int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
967 struct drm_file *filp);
968int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
969 struct drm_file *file_priv);
970int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
971 struct drm_file *file_priv);
972int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
973 struct drm_file *file_priv);
974int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
975 struct drm_file *file_priv);
976int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
977 struct drm_file *filp);
978int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
979 struct drm_file *filp);
980int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
981 struct drm_file *filp);
982int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
983 struct drm_file *filp);
984int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +1000985int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
986 struct drm_file *filp);
987int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
988 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200989
990
991/*
992 * Core structure, functions and helpers.
993 */
994typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
995typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
996
997struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200998 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200999 struct drm_device *ddev;
1000 struct pci_dev *pdev;
1001 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02001002 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001003 enum radeon_family family;
1004 unsigned long flags;
1005 int usec_timeout;
1006 enum radeon_pll_errata pll_errata;
1007 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04001008 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001009 int disp_priority;
1010 /* BIOS */
1011 uint8_t *bios;
1012 bool is_atom_bios;
1013 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01001014 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001015 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10001016 resource_size_t rmmio_base;
1017 resource_size_t rmmio_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001018 void *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001019 radeon_rreg_t mc_rreg;
1020 radeon_wreg_t mc_wreg;
1021 radeon_rreg_t pll_rreg;
1022 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10001023 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001024 radeon_rreg_t pciep_rreg;
1025 radeon_wreg_t pciep_wreg;
1026 struct radeon_clock clock;
1027 struct radeon_mc mc;
1028 struct radeon_gart gart;
1029 struct radeon_mode_info mode_info;
1030 struct radeon_scratch scratch;
1031 struct radeon_mman mman;
1032 struct radeon_fence_driver fence_drv;
1033 struct radeon_cp cp;
1034 struct radeon_ib_pool ib_pool;
1035 struct radeon_irq irq;
1036 struct radeon_asic *asic;
1037 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02001038 struct radeon_pm pm;
Yang Zhaof657c2a2009-09-15 12:21:01 +10001039 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001040 struct mutex cs_mutex;
1041 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001042 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001043 bool gpu_lockup;
1044 bool shutdown;
1045 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10001046 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02001047 bool accel_working;
Dave Airliee024e112009-06-24 09:48:08 +10001048 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001049 const struct firmware *me_fw; /* all family ME firmware */
1050 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001051 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001052 struct r600_blit r600_blit;
Alex Deucher3e5cb982009-10-16 12:21:24 -04001053 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001054 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucherd4877cf2009-12-04 16:56:37 -05001055 struct workqueue_struct *wq;
1056 struct work_struct hotplug_work;
Alex Deucher18917b62010-02-01 16:02:25 -05001057 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05001058 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Matthew Garrett5876dd22010-04-26 15:52:20 -04001059 struct mutex vram_mutex;
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001060
1061 /* audio stuff */
1062 struct timer_list audio_timer;
1063 int audio_channels;
1064 int audio_rate;
1065 int audio_bits_per_sample;
1066 uint8_t audio_status_bits;
1067 uint8_t audio_category_code;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001068
1069 bool powered_down;
Alex Deucherce8f5372010-05-07 15:10:16 -04001070 struct notifier_block acpi_nb;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001071};
1072
1073int radeon_device_init(struct radeon_device *rdev,
1074 struct drm_device *ddev,
1075 struct pci_dev *pdev,
1076 uint32_t flags);
1077void radeon_device_fini(struct radeon_device *rdev);
1078int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1079
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001080/* r600 blit */
1081int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
1082void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
1083void r600_kms_blit_copy(struct radeon_device *rdev,
1084 u64 src_gpu_addr, u64 dst_gpu_addr,
1085 int size_bytes);
1086
Dave Airliede1b2892009-08-12 18:43:14 +10001087static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
1088{
Alex Deucher07bec2d2010-01-13 19:09:12 -05001089 if (reg < rdev->rmmio_size)
Dave Airliede1b2892009-08-12 18:43:14 +10001090 return readl(((void __iomem *)rdev->rmmio) + reg);
1091 else {
1092 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
1093 return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
1094 }
1095}
1096
1097static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1098{
Alex Deucher07bec2d2010-01-13 19:09:12 -05001099 if (reg < rdev->rmmio_size)
Dave Airliede1b2892009-08-12 18:43:14 +10001100 writel(v, ((void __iomem *)rdev->rmmio) + reg);
1101 else {
1102 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
1103 writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
1104 }
1105}
1106
Jerome Glisse4c788672009-11-20 14:29:23 +01001107/*
1108 * Cast helper
1109 */
1110#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001111
1112/*
1113 * Registers read & write functions.
1114 */
1115#define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
1116#define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
Dave Airliede1b2892009-08-12 18:43:14 +10001117#define RREG32(reg) r100_mm_rreg(rdev, (reg))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001118#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
Dave Airliede1b2892009-08-12 18:43:14 +10001119#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001120#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1121#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1122#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1123#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1124#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1125#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10001126#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1127#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Rafał Miłeckiaa5120d2010-02-18 20:24:28 +00001128#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1129#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001130#define WREG32_P(reg, val, mask) \
1131 do { \
1132 uint32_t tmp_ = RREG32(reg); \
1133 tmp_ &= (mask); \
1134 tmp_ |= ((val) & ~(mask)); \
1135 WREG32(reg, tmp_); \
1136 } while (0)
1137#define WREG32_PLL_P(reg, val, mask) \
1138 do { \
1139 uint32_t tmp_ = RREG32_PLL(reg); \
1140 tmp_ &= (mask); \
1141 tmp_ |= ((val) & ~(mask)); \
1142 WREG32_PLL(reg, tmp_); \
1143 } while (0)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001144#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001145
Dave Airliede1b2892009-08-12 18:43:14 +10001146/*
1147 * Indirect registers accessor
1148 */
1149static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1150{
1151 uint32_t r;
1152
1153 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1154 r = RREG32(RADEON_PCIE_DATA);
1155 return r;
1156}
1157
1158static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1159{
1160 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1161 WREG32(RADEON_PCIE_DATA, (v));
1162}
1163
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001164void r100_pll_errata_after_index(struct radeon_device *rdev);
1165
1166
1167/*
1168 * ASICs helpers.
1169 */
Dave Airlieb995e432009-07-14 02:02:32 +10001170#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1171 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001172#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1173 (rdev->family == CHIP_RV200) || \
1174 (rdev->family == CHIP_RS100) || \
1175 (rdev->family == CHIP_RS200) || \
1176 (rdev->family == CHIP_RV250) || \
1177 (rdev->family == CHIP_RV280) || \
1178 (rdev->family == CHIP_RS300))
1179#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1180 (rdev->family == CHIP_RV350) || \
1181 (rdev->family == CHIP_R350) || \
1182 (rdev->family == CHIP_RV380) || \
1183 (rdev->family == CHIP_R420) || \
1184 (rdev->family == CHIP_R423) || \
1185 (rdev->family == CHIP_RV410) || \
1186 (rdev->family == CHIP_RS400) || \
1187 (rdev->family == CHIP_RS480))
1188#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
1189#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1190#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001191#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001192
1193/*
1194 * BIOS helpers.
1195 */
1196#define RBIOS8(i) (rdev->bios[i])
1197#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1198#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1199
1200int radeon_combios_init(struct radeon_device *rdev);
1201void radeon_combios_fini(struct radeon_device *rdev);
1202int radeon_atombios_init(struct radeon_device *rdev);
1203void radeon_atombios_fini(struct radeon_device *rdev);
1204
1205
1206/*
1207 * RING helpers.
1208 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001209static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
1210{
1211#if DRM_DEBUG_CODE
1212 if (rdev->cp.count_dw <= 0) {
1213 DRM_ERROR("radeon: writting more dword to ring than expected !\n");
1214 }
1215#endif
1216 rdev->cp.ring[rdev->cp.wptr++] = v;
1217 rdev->cp.wptr &= rdev->cp.ptr_mask;
1218 rdev->cp.count_dw--;
1219 rdev->cp.ring_free_dw--;
1220}
1221
1222
1223/*
1224 * ASICs macro.
1225 */
Jerome Glisse068a1172009-06-17 13:28:30 +02001226#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001227#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1228#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1229#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001230#define radeon_cs_parse(p) rdev->asic->cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10001231#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glisse225758d2010-03-09 14:45:10 +00001232#define radeon_gpu_is_lockup(rdev) (rdev)->asic->gpu_is_lockup((rdev))
Jerome Glissea2d07b72010-03-09 14:45:11 +00001233#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001234#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
1235#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001236#define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001237#define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001238#define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
1239#define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001240#define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
1241#define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
Michel Dänzer7ed220d2009-08-13 11:10:51 +02001242#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001243#define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
1244#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
1245#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
1246#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
Rafał Miłecki74338742009-11-03 00:53:02 +01001247#define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001248#define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
Rafał Miłecki74338742009-11-03 00:53:02 +01001249#define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
Rafał Miłecki93e7de72009-11-04 23:34:10 +01001250#define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
Alex Deucherc836a412009-12-23 10:07:50 -05001251#define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001252#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
1253#define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
Dave Airliee024e112009-06-24 09:48:08 +10001254#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
1255#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
Jerome Glissec93bb852009-07-13 21:04:08 +02001256#define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
Alex Deucher429770b2009-12-04 15:26:55 -05001257#define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
1258#define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
1259#define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
1260#define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
Alex Deucherdef9ba92010-04-22 12:39:58 -04001261#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera4248162010-04-24 14:50:23 -04001262#define radeon_pm_misc(rdev) (rdev)->asic->pm_misc((rdev))
1263#define radeon_pm_prepare(rdev) (rdev)->asic->pm_prepare((rdev))
1264#define radeon_pm_finish(rdev) (rdev)->asic->pm_finish((rdev))
Alex Deucherce8f5372010-05-07 15:10:16 -04001265#define radeon_pm_init_profile(rdev) (rdev)->asic->pm_init_profile((rdev))
1266#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm_get_dynpm_state((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001267
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001268/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001269/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001270extern int radeon_gpu_reset(struct radeon_device *rdev);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001271extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001272extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
Dave Airlie82568562010-02-05 16:00:07 +10001273extern void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001274extern int radeon_modeset_init(struct radeon_device *rdev);
1275extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001276extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04001277extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04001278extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10001279extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001280extern int radeon_clocks_init(struct radeon_device *rdev);
1281extern void radeon_clocks_fini(struct radeon_device *rdev);
1282extern void radeon_scratch_init(struct radeon_device *rdev);
1283extern void radeon_surface_init(struct radeon_device *rdev);
1284extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001285extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001286extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01001287extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01001288extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00001289extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1290extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001291extern int radeon_resume_kms(struct drm_device *dev);
1292extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001293
Jerome Glissea18d7ea2009-09-09 22:23:27 +02001294/* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
Jerome Glisse225758d2010-03-09 14:45:10 +00001295extern void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
1296extern bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001297
Jerome Glissed4550902009-10-01 10:12:06 +02001298/* rv200,rv250,rv280 */
1299extern void r200_set_safe_registers(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001300
1301/* r300,r350,rv350,rv370,rv380 */
1302extern void r300_set_reg_safe(struct radeon_device *rdev);
1303extern void r300_mc_program(struct radeon_device *rdev);
Jerome Glissed594e462010-02-17 21:54:29 +00001304extern void r300_mc_init(struct radeon_device *rdev);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001305extern void r300_clock_startup(struct radeon_device *rdev);
1306extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001307extern int rv370_pcie_gart_init(struct radeon_device *rdev);
1308extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
1309extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001310extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
Jerome Glissea18d7ea2009-09-09 22:23:27 +02001311
Jerome Glisse905b6822009-09-09 22:24:20 +02001312/* r420,r423,rv410 */
Jerome Glisse21f9a432009-09-11 15:55:33 +02001313extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
1314extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001315extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001316extern void r420_pipes_init(struct radeon_device *rdev);
Jerome Glisse905b6822009-09-09 22:24:20 +02001317
Jerome Glisse21f9a432009-09-11 15:55:33 +02001318/* rv515 */
Jerome Glissed39c3b82009-09-28 18:34:43 +02001319struct rv515_mc_save {
1320 u32 d1vga_control;
1321 u32 d2vga_control;
1322 u32 vga_render_control;
1323 u32 vga_hdp_control;
1324 u32 d1crtc_control;
1325 u32 d2crtc_control;
1326};
Jerome Glisse21f9a432009-09-11 15:55:33 +02001327extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001328extern void rv515_vga_render_disable(struct radeon_device *rdev);
1329extern void rv515_set_safe_registers(struct radeon_device *rdev);
Jerome Glissef0ed1f62009-09-28 20:39:19 +02001330extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
1331extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
1332extern void rv515_clock_startup(struct radeon_device *rdev);
1333extern void rv515_debugfs(struct radeon_device *rdev);
1334extern int rv515_suspend(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001335
Jerome Glisse3bc68532009-10-01 09:39:24 +02001336/* rs400 */
1337extern int rs400_gart_init(struct radeon_device *rdev);
1338extern int rs400_gart_enable(struct radeon_device *rdev);
1339extern void rs400_gart_adjust_size(struct radeon_device *rdev);
1340extern void rs400_gart_disable(struct radeon_device *rdev);
1341extern void rs400_gart_fini(struct radeon_device *rdev);
1342
1343/* rs600 */
1344extern void rs600_set_safe_registers(struct radeon_device *rdev);
Jerome Glisseac447df2009-09-30 22:18:43 +02001345extern int rs600_irq_set(struct radeon_device *rdev);
1346extern void rs600_irq_disable(struct radeon_device *rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +02001347
Jerome Glisse21f9a432009-09-11 15:55:33 +02001348/* rs690, rs740 */
1349extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
1350 struct drm_display_mode *mode1,
1351 struct drm_display_mode *mode2);
1352
1353/* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
Jerome Glissed594e462010-02-17 21:54:29 +00001354extern void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001355extern bool r600_card_posted(struct radeon_device *rdev);
1356extern void r600_cp_stop(struct radeon_device *rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04001357extern int r600_cp_start(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001358extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
1359extern int r600_cp_resume(struct radeon_device *rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01001360extern void r600_cp_fini(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001361extern int r600_count_pipe_bits(uint32_t val);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001362extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001363extern int r600_pcie_gart_init(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001364extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
1365extern int r600_ib_test(struct radeon_device *rdev);
1366extern int r600_ring_test(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001367extern void r600_wb_fini(struct radeon_device *rdev);
Jerome Glisse81cc35b2009-10-01 18:02:12 +02001368extern int r600_wb_enable(struct radeon_device *rdev);
1369extern void r600_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001370extern void r600_scratch_init(struct radeon_device *rdev);
1371extern int r600_blit_init(struct radeon_device *rdev);
1372extern void r600_blit_fini(struct radeon_device *rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001373extern int r600_init_microcode(struct radeon_device *rdev);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001374extern int r600_asic_reset(struct radeon_device *rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001375/* r600 irq */
1376extern int r600_irq_init(struct radeon_device *rdev);
1377extern void r600_irq_fini(struct radeon_device *rdev);
1378extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
1379extern int r600_irq_set(struct radeon_device *rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01001380extern void r600_irq_suspend(struct radeon_device *rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04001381extern void r600_disable_interrupts(struct radeon_device *rdev);
1382extern void r600_rlc_stop(struct radeon_device *rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01001383/* r600 audio */
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001384extern int r600_audio_init(struct radeon_device *rdev);
1385extern int r600_audio_tmds_index(struct drm_encoder *encoder);
1386extern void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
Christian König58bd0862010-04-05 22:14:55 +02001387extern int r600_audio_channels(struct radeon_device *rdev);
1388extern int r600_audio_bits_per_sample(struct radeon_device *rdev);
1389extern int r600_audio_rate(struct radeon_device *rdev);
1390extern uint8_t r600_audio_status_bits(struct radeon_device *rdev);
1391extern uint8_t r600_audio_category_code(struct radeon_device *rdev);
Christian Koenigf2594932010-04-10 03:13:16 +02001392extern void r600_audio_schedule_polling(struct radeon_device *rdev);
Christian König58bd0862010-04-05 22:14:55 +02001393extern void r600_audio_enable_polling(struct drm_encoder *encoder);
1394extern void r600_audio_disable_polling(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001395extern void r600_audio_fini(struct radeon_device *rdev);
1396extern void r600_hdmi_init(struct drm_encoder *encoder);
Rafał Miłecki2cd6218c2010-03-08 22:14:01 +00001397extern void r600_hdmi_enable(struct drm_encoder *encoder);
1398extern void r600_hdmi_disable(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001399extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
1400extern int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
Christian König58bd0862010-04-05 22:14:55 +02001401extern void r600_hdmi_update_audio_settings(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001402
Alex Deucherfe251e22010-03-24 13:36:43 -04001403extern void r700_cp_stop(struct radeon_device *rdev);
1404extern void r700_cp_fini(struct radeon_device *rdev);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001405extern void evergreen_disable_interrupt_state(struct radeon_device *rdev);
1406extern int evergreen_irq_set(struct radeon_device *rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04001407
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001408/* evergreen */
1409struct evergreen_mc_save {
1410 u32 vga_control[6];
1411 u32 vga_render_control;
1412 u32 vga_hdp_control;
1413 u32 crtc_control[6];
1414};
1415
Jerome Glisse4c788672009-11-20 14:29:23 +01001416#include "radeon_object.h"
1417
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001418#endif