blob: c31b6636632615aa1efad399beb839b379fe59b7 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050045#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <linux/libata.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
48#define DRV_NAME "ahci"
Jeff Garzikcb48cab2007-02-26 06:04:24 -050049#define DRV_VERSION "2.1"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51
52enum {
53 AHCI_PCI_BAR = 5,
Tejun Heo648a88b2006-11-09 15:08:40 +090054 AHCI_MAX_PORTS = 32,
Linus Torvalds1da177e2005-04-16 15:20:36 -070055 AHCI_MAX_SG = 168, /* hardware max is 64K */
56 AHCI_DMA_BOUNDARY = 0xffffffff,
57 AHCI_USE_CLUSTERING = 0,
Tejun Heo12fad3f2006-05-15 21:03:55 +090058 AHCI_MAX_CMDS = 32,
Tejun Heodd410ff2006-05-15 21:03:50 +090059 AHCI_CMD_SZ = 32,
Tejun Heo12fad3f2006-05-15 21:03:55 +090060 AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
Linus Torvalds1da177e2005-04-16 15:20:36 -070061 AHCI_RX_FIS_SZ = 256,
Jeff Garzika0ea7322005-06-04 01:13:15 -040062 AHCI_CMD_TBL_CDB = 0x40,
Tejun Heodd410ff2006-05-15 21:03:50 +090063 AHCI_CMD_TBL_HDR_SZ = 0x80,
64 AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
65 AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
66 AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
Linus Torvalds1da177e2005-04-16 15:20:36 -070067 AHCI_RX_FIS_SZ,
68 AHCI_IRQ_ON_SG = (1 << 31),
69 AHCI_CMD_ATAPI = (1 << 5),
70 AHCI_CMD_WRITE = (1 << 6),
Tejun Heo4b10e552006-03-12 11:25:27 +090071 AHCI_CMD_PREFETCH = (1 << 7),
Tejun Heo22b49982006-01-23 21:38:44 +090072 AHCI_CMD_RESET = (1 << 8),
73 AHCI_CMD_CLR_BUSY = (1 << 10),
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
75 RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
Tejun Heo0291f952007-01-25 19:16:28 +090076 RX_FIS_SDB = 0x58, /* offset of SDB FIS data */
Tejun Heo78cd52d2006-05-15 20:58:29 +090077 RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
Linus Torvalds1da177e2005-04-16 15:20:36 -070078
79 board_ahci = 0,
Tejun Heo648a88b2006-11-09 15:08:40 +090080 board_ahci_pi = 1,
81 board_ahci_vt8251 = 2,
82 board_ahci_ign_iferr = 3,
Conke Hu55a61602007-03-27 18:33:05 +080083 board_ahci_sb600 = 4,
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
85 /* global controller registers */
86 HOST_CAP = 0x00, /* host capabilities */
87 HOST_CTL = 0x04, /* global host control */
88 HOST_IRQ_STAT = 0x08, /* interrupt status */
89 HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
90 HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
91
92 /* HOST_CTL bits */
93 HOST_RESET = (1 << 0), /* reset controller; self-clear */
94 HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
95 HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
96
97 /* HOST_CAP bits */
Tejun Heo0be0aa92006-07-26 15:59:26 +090098 HOST_CAP_SSC = (1 << 14), /* Slumber capable */
Tejun Heo22b49982006-01-23 21:38:44 +090099 HOST_CAP_CLO = (1 << 24), /* Command List Override support */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900100 HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
Tejun Heo979db802006-05-15 21:03:52 +0900101 HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
Tejun Heodd410ff2006-05-15 21:03:50 +0900102 HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103
104 /* registers for each SATA port */
105 PORT_LST_ADDR = 0x00, /* command list DMA addr */
106 PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
107 PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
108 PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
109 PORT_IRQ_STAT = 0x10, /* interrupt status */
110 PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
111 PORT_CMD = 0x18, /* port command */
112 PORT_TFDATA = 0x20, /* taskfile data */
113 PORT_SIG = 0x24, /* device TF signature */
114 PORT_CMD_ISSUE = 0x38, /* command issue */
115 PORT_SCR = 0x28, /* SATA phy register block */
116 PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
117 PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
118 PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
119 PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
120
121 /* PORT_IRQ_{STAT,MASK} bits */
122 PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
123 PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
124 PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
125 PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
126 PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
127 PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
128 PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
129 PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
130
131 PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
132 PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
133 PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
134 PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
135 PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
136 PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
137 PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
138 PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
139 PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
140
Tejun Heo78cd52d2006-05-15 20:58:29 +0900141 PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
142 PORT_IRQ_IF_ERR |
143 PORT_IRQ_CONNECT |
Tejun Heo42969712006-05-31 18:28:18 +0900144 PORT_IRQ_PHYRDY |
Tejun Heo78cd52d2006-05-15 20:58:29 +0900145 PORT_IRQ_UNK_FIS,
146 PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
147 PORT_IRQ_TF_ERR |
148 PORT_IRQ_HBUS_DATA_ERR,
149 DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
150 PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
151 PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152
153 /* PORT_CMD bits */
Jeff Garzik02eaa662005-11-12 01:32:19 -0500154 PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155 PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
156 PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
157 PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
Tejun Heo22b49982006-01-23 21:38:44 +0900158 PORT_CMD_CLO = (1 << 3), /* Command list override */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159 PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
160 PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
161 PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
162
Tejun Heo0be0aa92006-07-26 15:59:26 +0900163 PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164 PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
165 PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
166 PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
Jeff Garzik4b0060f2005-06-04 00:50:22 -0400167
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200168 /* ap->flags bits */
Tejun Heo4aeb0e32006-11-01 17:58:33 +0900169 AHCI_FLAG_NO_NCQ = (1 << 24),
170 AHCI_FLAG_IGN_IRQ_IF_ERR = (1 << 25), /* ignore IRQ_IF_ERR */
Tejun Heo648a88b2006-11-09 15:08:40 +0900171 AHCI_FLAG_HONOR_PI = (1 << 26), /* honor PORTS_IMPL */
Conke Hu55a61602007-03-27 18:33:05 +0800172 AHCI_FLAG_IGN_SERR_INTERNAL = (1 << 27), /* ignore SERR_INTERNAL */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173};
174
175struct ahci_cmd_hdr {
176 u32 opts;
177 u32 status;
178 u32 tbl_addr;
179 u32 tbl_addr_hi;
180 u32 reserved[4];
181};
182
183struct ahci_sg {
184 u32 addr;
185 u32 addr_hi;
186 u32 reserved;
187 u32 flags_size;
188};
189
190struct ahci_host_priv {
Tejun Heod447df12007-03-18 22:15:33 +0900191 u32 cap; /* cap to use */
192 u32 port_map; /* port map to use */
193 u32 saved_cap; /* saved initial cap */
194 u32 saved_port_map; /* saved initial port_map */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195};
196
197struct ahci_port_priv {
198 struct ahci_cmd_hdr *cmd_slot;
199 dma_addr_t cmd_slot_dma;
200 void *cmd_tbl;
201 dma_addr_t cmd_tbl_dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202 void *rx_fis;
203 dma_addr_t rx_fis_dma;
Tejun Heo0291f952007-01-25 19:16:28 +0900204 /* for NCQ spurious interrupt analysis */
Tejun Heo0291f952007-01-25 19:16:28 +0900205 unsigned int ncq_saw_d2h:1;
206 unsigned int ncq_saw_dmas:1;
Tejun Heoafb2d552007-02-27 13:24:19 +0900207 unsigned int ncq_saw_sdb:1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208};
209
210static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg);
211static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
212static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900213static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
David Howells7d12e782006-10-05 14:55:46 +0100214static irqreturn_t ahci_interrupt (int irq, void *dev_instance);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215static void ahci_irq_clear(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216static int ahci_port_start(struct ata_port *ap);
217static void ahci_port_stop(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
219static void ahci_qc_prep(struct ata_queued_cmd *qc);
220static u8 ahci_check_status(struct ata_port *ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900221static void ahci_freeze(struct ata_port *ap);
222static void ahci_thaw(struct ata_port *ap);
223static void ahci_error_handler(struct ata_port *ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900224static void ahci_vt8251_error_handler(struct ata_port *ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900225static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900226#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900227static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
228static int ahci_port_resume(struct ata_port *ap);
229static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
230static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900231#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232
Jeff Garzik193515d2005-11-07 00:59:37 -0500233static struct scsi_host_template ahci_sht = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 .module = THIS_MODULE,
235 .name = DRV_NAME,
236 .ioctl = ata_scsi_ioctl,
237 .queuecommand = ata_scsi_queuecmd,
Tejun Heo12fad3f2006-05-15 21:03:55 +0900238 .change_queue_depth = ata_scsi_change_queue_depth,
239 .can_queue = AHCI_MAX_CMDS - 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240 .this_id = ATA_SHT_THIS_ID,
241 .sg_tablesize = AHCI_MAX_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
243 .emulated = ATA_SHT_EMULATED,
244 .use_clustering = AHCI_USE_CLUSTERING,
245 .proc_name = DRV_NAME,
246 .dma_boundary = AHCI_DMA_BOUNDARY,
247 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900248 .slave_destroy = ata_scsi_slave_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249 .bios_param = ata_std_bios_param,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900250#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900251 .suspend = ata_scsi_device_suspend,
252 .resume = ata_scsi_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900253#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254};
255
Jeff Garzik057ace52005-10-22 14:27:05 -0400256static const struct ata_port_operations ahci_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 .port_disable = ata_port_disable,
258
259 .check_status = ahci_check_status,
260 .check_altstatus = ahci_check_status,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261 .dev_select = ata_noop_dev_select,
262
263 .tf_read = ahci_tf_read,
264
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265 .qc_prep = ahci_qc_prep,
266 .qc_issue = ahci_qc_issue,
267
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268 .irq_handler = ahci_interrupt,
269 .irq_clear = ahci_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900270 .irq_on = ata_dummy_irq_on,
271 .irq_ack = ata_dummy_irq_ack,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272
273 .scr_read = ahci_scr_read,
274 .scr_write = ahci_scr_write,
275
Tejun Heo78cd52d2006-05-15 20:58:29 +0900276 .freeze = ahci_freeze,
277 .thaw = ahci_thaw,
278
279 .error_handler = ahci_error_handler,
280 .post_internal_cmd = ahci_post_internal_cmd,
281
Tejun Heo438ac6d2007-03-02 17:31:26 +0900282#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900283 .port_suspend = ahci_port_suspend,
284 .port_resume = ahci_port_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900285#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900286
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287 .port_start = ahci_port_start,
288 .port_stop = ahci_port_stop,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289};
290
Tejun Heoad616ff2006-11-01 18:00:24 +0900291static const struct ata_port_operations ahci_vt8251_ops = {
292 .port_disable = ata_port_disable,
293
294 .check_status = ahci_check_status,
295 .check_altstatus = ahci_check_status,
296 .dev_select = ata_noop_dev_select,
297
298 .tf_read = ahci_tf_read,
299
300 .qc_prep = ahci_qc_prep,
301 .qc_issue = ahci_qc_issue,
302
303 .irq_handler = ahci_interrupt,
304 .irq_clear = ahci_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900305 .irq_on = ata_dummy_irq_on,
306 .irq_ack = ata_dummy_irq_ack,
Tejun Heoad616ff2006-11-01 18:00:24 +0900307
308 .scr_read = ahci_scr_read,
309 .scr_write = ahci_scr_write,
310
311 .freeze = ahci_freeze,
312 .thaw = ahci_thaw,
313
314 .error_handler = ahci_vt8251_error_handler,
315 .post_internal_cmd = ahci_post_internal_cmd,
316
Tejun Heo438ac6d2007-03-02 17:31:26 +0900317#ifdef CONFIG_PM
Tejun Heoad616ff2006-11-01 18:00:24 +0900318 .port_suspend = ahci_port_suspend,
319 .port_resume = ahci_port_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900320#endif
Tejun Heoad616ff2006-11-01 18:00:24 +0900321
322 .port_start = ahci_port_start,
323 .port_stop = ahci_port_stop,
324};
325
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100326static const struct ata_port_info ahci_port_info[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327 /* board_ahci */
328 {
329 .sht = &ahci_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400330 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Tejun Heo42969712006-05-31 18:28:18 +0900331 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
332 ATA_FLAG_SKIP_D2H_BSY,
Brett Russ7da79312005-09-01 21:53:34 -0400333 .pio_mask = 0x1f, /* pio0-4 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
335 .port_ops = &ahci_ops,
336 },
Tejun Heo648a88b2006-11-09 15:08:40 +0900337 /* board_ahci_pi */
338 {
339 .sht = &ahci_sht,
340 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
341 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
342 ATA_FLAG_SKIP_D2H_BSY | AHCI_FLAG_HONOR_PI,
343 .pio_mask = 0x1f, /* pio0-4 */
344 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
345 .port_ops = &ahci_ops,
346 },
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200347 /* board_ahci_vt8251 */
348 {
349 .sht = &ahci_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400350 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200351 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
Tejun Heoad616ff2006-11-01 18:00:24 +0900352 ATA_FLAG_SKIP_D2H_BSY |
353 ATA_FLAG_HRST_TO_RESUME | AHCI_FLAG_NO_NCQ,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200354 .pio_mask = 0x1f, /* pio0-4 */
355 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
Tejun Heoad616ff2006-11-01 18:00:24 +0900356 .port_ops = &ahci_vt8251_ops,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200357 },
Tejun Heo41669552006-11-29 11:33:14 +0900358 /* board_ahci_ign_iferr */
359 {
360 .sht = &ahci_sht,
361 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
362 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
363 ATA_FLAG_SKIP_D2H_BSY |
364 AHCI_FLAG_IGN_IRQ_IF_ERR,
365 .pio_mask = 0x1f, /* pio0-4 */
366 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
367 .port_ops = &ahci_ops,
368 },
Conke Hu55a61602007-03-27 18:33:05 +0800369 /* board_ahci_sb600 */
370 {
371 .sht = &ahci_sht,
372 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
373 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
374 ATA_FLAG_SKIP_D2H_BSY |
375 AHCI_FLAG_IGN_SERR_INTERNAL,
376 .pio_mask = 0x1f, /* pio0-4 */
377 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
378 .port_ops = &ahci_ops,
379 },
380
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381};
382
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500383static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400384 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400385 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
386 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
387 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
388 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
389 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900390 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400391 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
392 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
393 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
394 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo648a88b2006-11-09 15:08:40 +0900395 { PCI_VDEVICE(INTEL, 0x2821), board_ahci_pi }, /* ICH8 */
396 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_pi }, /* ICH8 */
397 { PCI_VDEVICE(INTEL, 0x2824), board_ahci_pi }, /* ICH8 */
398 { PCI_VDEVICE(INTEL, 0x2829), board_ahci_pi }, /* ICH8M */
399 { PCI_VDEVICE(INTEL, 0x282a), board_ahci_pi }, /* ICH8M */
400 { PCI_VDEVICE(INTEL, 0x2922), board_ahci_pi }, /* ICH9 */
401 { PCI_VDEVICE(INTEL, 0x2923), board_ahci_pi }, /* ICH9 */
402 { PCI_VDEVICE(INTEL, 0x2924), board_ahci_pi }, /* ICH9 */
403 { PCI_VDEVICE(INTEL, 0x2925), board_ahci_pi }, /* ICH9 */
404 { PCI_VDEVICE(INTEL, 0x2927), board_ahci_pi }, /* ICH9 */
405 { PCI_VDEVICE(INTEL, 0x2929), board_ahci_pi }, /* ICH9M */
406 { PCI_VDEVICE(INTEL, 0x292a), board_ahci_pi }, /* ICH9M */
407 { PCI_VDEVICE(INTEL, 0x292b), board_ahci_pi }, /* ICH9M */
Jason Gaston8af12cd2007-03-02 17:39:46 -0800408 { PCI_VDEVICE(INTEL, 0x292c), board_ahci_pi }, /* ICH9M */
Tejun Heo648a88b2006-11-09 15:08:40 +0900409 { PCI_VDEVICE(INTEL, 0x292f), board_ahci_pi }, /* ICH9M */
410 { PCI_VDEVICE(INTEL, 0x294d), board_ahci_pi }, /* ICH9 */
411 { PCI_VDEVICE(INTEL, 0x294e), board_ahci_pi }, /* ICH9M */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400412
Tejun Heoe34bb372007-02-26 20:24:03 +0900413 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
414 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
415 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400416
417 /* ATI */
Conke Hu55a61602007-03-27 18:33:05 +0800418 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 non-raid */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400419 { PCI_VDEVICE(ATI, 0x4381), board_ahci }, /* ATI SB600 raid */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400420
421 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400422 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400423
424 /* NVIDIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400425 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci }, /* MCP65 */
426 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci }, /* MCP65 */
427 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci }, /* MCP65 */
428 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci }, /* MCP65 */
Peer Chen6fbf5ba2006-12-20 14:18:00 -0500429 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci }, /* MCP65 */
430 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci }, /* MCP65 */
431 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci }, /* MCP65 */
432 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci }, /* MCP65 */
433 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci }, /* MCP67 */
434 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci }, /* MCP67 */
435 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci }, /* MCP67 */
436 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci }, /* MCP67 */
Peer Chen895663c2006-11-02 17:59:46 -0500437 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci }, /* MCP67 */
438 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci }, /* MCP67 */
439 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci }, /* MCP67 */
440 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci }, /* MCP67 */
441 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci }, /* MCP67 */
442 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci }, /* MCP67 */
443 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci }, /* MCP67 */
444 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci }, /* MCP67 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400445
Jeff Garzik95916ed2006-07-29 04:10:14 -0400446 /* SiS */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400447 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
448 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
449 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400450
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500451 /* Generic, PCI class code for AHCI */
452 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500453 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500454
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 { } /* terminate list */
456};
457
458
459static struct pci_driver ahci_pci_driver = {
460 .name = DRV_NAME,
461 .id_table = ahci_pci_tbl,
462 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900463 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900464#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900465 .suspend = ahci_pci_device_suspend,
466 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900467#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468};
469
470
Tejun Heo98fa4b62006-11-02 12:17:23 +0900471static inline int ahci_nr_ports(u32 cap)
472{
473 return (cap & 0x1f) + 1;
474}
475
Tejun Heo0d5ff562007-02-01 15:06:36 +0900476static inline void __iomem *ahci_port_base(void __iomem *base,
477 unsigned int port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478{
479 return base + 0x100 + (port * 0x80);
480}
481
Tejun Heod447df12007-03-18 22:15:33 +0900482/**
483 * ahci_save_initial_config - Save and fixup initial config values
484 * @probe_ent: probe_ent of target device
485 *
486 * Some registers containing configuration info might be setup by
487 * BIOS and might be cleared on reset. This function saves the
488 * initial values of those registers into @hpriv such that they
489 * can be restored after controller reset.
490 *
491 * If inconsistent, config values are fixed up by this function.
492 *
493 * LOCKING:
494 * None.
495 */
496static void ahci_save_initial_config(struct ata_probe_ent *probe_ent)
497{
498 struct ahci_host_priv *hpriv = probe_ent->private_data;
499 void __iomem *mmio = probe_ent->iomap[AHCI_PCI_BAR];
500 u32 cap, port_map;
501
502 /* Values prefixed with saved_ are written back to host after
503 * reset. Values without are used for driver operation.
504 */
505 hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
506 hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);
507
508 /* fixup zero port_map */
509 if (!port_map) {
510 port_map = (1 << ahci_nr_ports(hpriv->cap)) - 1;
511 dev_printk(KERN_WARNING, probe_ent->dev,
512 "PORTS_IMPL is zero, forcing 0x%x\n", port_map);
513
514 /* write the fixed up value to the PI register */
515 hpriv->saved_port_map = port_map;
516 }
517
518 /* record values to use during operation */
519 hpriv->cap = cap;
520 hpriv->port_map = port_map;
521}
522
523/**
524 * ahci_restore_initial_config - Restore initial config
525 * @mmio: MMIO base for the host
526 * @hpriv: host private data
527 *
528 * Restore initial config stored by ahci_save_initial_config().
529 *
530 * LOCKING:
531 * None.
532 */
533static void ahci_restore_initial_config(void __iomem *mmio,
534 struct ahci_host_priv *hpriv)
535{
536 writel(hpriv->saved_cap, mmio + HOST_CAP);
537 writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
538 (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
539}
540
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg_in)
542{
543 unsigned int sc_reg;
544
545 switch (sc_reg_in) {
546 case SCR_STATUS: sc_reg = 0; break;
547 case SCR_CONTROL: sc_reg = 1; break;
548 case SCR_ERROR: sc_reg = 2; break;
549 case SCR_ACTIVE: sc_reg = 3; break;
550 default:
551 return 0xffffffffU;
552 }
553
Tejun Heo0d5ff562007-02-01 15:06:36 +0900554 return readl(ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555}
556
557
558static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg_in,
559 u32 val)
560{
561 unsigned int sc_reg;
562
563 switch (sc_reg_in) {
564 case SCR_STATUS: sc_reg = 0; break;
565 case SCR_CONTROL: sc_reg = 1; break;
566 case SCR_ERROR: sc_reg = 2; break;
567 case SCR_ACTIVE: sc_reg = 3; break;
568 default:
569 return;
570 }
571
Tejun Heo0d5ff562007-02-01 15:06:36 +0900572 writel(val, ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573}
574
Tejun Heo9f592052006-07-26 15:59:26 +0900575static void ahci_start_engine(void __iomem *port_mmio)
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900576{
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900577 u32 tmp;
578
Tejun Heod8fcd112006-07-26 15:59:25 +0900579 /* start DMA */
Tejun Heo9f592052006-07-26 15:59:26 +0900580 tmp = readl(port_mmio + PORT_CMD);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900581 tmp |= PORT_CMD_START;
582 writel(tmp, port_mmio + PORT_CMD);
583 readl(port_mmio + PORT_CMD); /* flush */
584}
585
Tejun Heo254950c2006-07-26 15:59:25 +0900586static int ahci_stop_engine(void __iomem *port_mmio)
587{
588 u32 tmp;
589
590 tmp = readl(port_mmio + PORT_CMD);
591
Tejun Heod8fcd112006-07-26 15:59:25 +0900592 /* check if the HBA is idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900593 if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
594 return 0;
595
Tejun Heod8fcd112006-07-26 15:59:25 +0900596 /* setting HBA to idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900597 tmp &= ~PORT_CMD_START;
598 writel(tmp, port_mmio + PORT_CMD);
599
Tejun Heod8fcd112006-07-26 15:59:25 +0900600 /* wait for engine to stop. This could be as long as 500 msec */
Tejun Heo254950c2006-07-26 15:59:25 +0900601 tmp = ata_wait_register(port_mmio + PORT_CMD,
602 PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
Tejun Heod8fcd112006-07-26 15:59:25 +0900603 if (tmp & PORT_CMD_LIST_ON)
Tejun Heo254950c2006-07-26 15:59:25 +0900604 return -EIO;
605
606 return 0;
607}
608
Tejun Heo0be0aa92006-07-26 15:59:26 +0900609static void ahci_start_fis_rx(void __iomem *port_mmio, u32 cap,
610 dma_addr_t cmd_slot_dma, dma_addr_t rx_fis_dma)
611{
612 u32 tmp;
613
614 /* set FIS registers */
615 if (cap & HOST_CAP_64)
616 writel((cmd_slot_dma >> 16) >> 16, port_mmio + PORT_LST_ADDR_HI);
617 writel(cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
618
619 if (cap & HOST_CAP_64)
620 writel((rx_fis_dma >> 16) >> 16, port_mmio + PORT_FIS_ADDR_HI);
621 writel(rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
622
623 /* enable FIS reception */
624 tmp = readl(port_mmio + PORT_CMD);
625 tmp |= PORT_CMD_FIS_RX;
626 writel(tmp, port_mmio + PORT_CMD);
627
628 /* flush */
629 readl(port_mmio + PORT_CMD);
630}
631
632static int ahci_stop_fis_rx(void __iomem *port_mmio)
633{
634 u32 tmp;
635
636 /* disable FIS reception */
637 tmp = readl(port_mmio + PORT_CMD);
638 tmp &= ~PORT_CMD_FIS_RX;
639 writel(tmp, port_mmio + PORT_CMD);
640
641 /* wait for completion, spec says 500ms, give it 1000 */
642 tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
643 PORT_CMD_FIS_ON, 10, 1000);
644 if (tmp & PORT_CMD_FIS_ON)
645 return -EBUSY;
646
647 return 0;
648}
649
650static void ahci_power_up(void __iomem *port_mmio, u32 cap)
651{
652 u32 cmd;
653
654 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
655
656 /* spin up device */
657 if (cap & HOST_CAP_SSS) {
658 cmd |= PORT_CMD_SPIN_UP;
659 writel(cmd, port_mmio + PORT_CMD);
660 }
661
662 /* wake up link */
663 writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
664}
665
Tejun Heo438ac6d2007-03-02 17:31:26 +0900666#ifdef CONFIG_PM
Tejun Heo0be0aa92006-07-26 15:59:26 +0900667static void ahci_power_down(void __iomem *port_mmio, u32 cap)
668{
669 u32 cmd, scontrol;
670
Tejun Heo07c53da2007-01-21 02:10:11 +0900671 if (!(cap & HOST_CAP_SSS))
672 return;
673
674 /* put device into listen mode, first set PxSCTL.DET to 0 */
675 scontrol = readl(port_mmio + PORT_SCR_CTL);
676 scontrol &= ~0xf;
677 writel(scontrol, port_mmio + PORT_SCR_CTL);
678
679 /* then set PxCMD.SUD to 0 */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900680 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
Tejun Heo07c53da2007-01-21 02:10:11 +0900681 cmd &= ~PORT_CMD_SPIN_UP;
682 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900683}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900684#endif
Tejun Heo0be0aa92006-07-26 15:59:26 +0900685
686static void ahci_init_port(void __iomem *port_mmio, u32 cap,
687 dma_addr_t cmd_slot_dma, dma_addr_t rx_fis_dma)
688{
Tejun Heo0be0aa92006-07-26 15:59:26 +0900689 /* enable FIS reception */
690 ahci_start_fis_rx(port_mmio, cap, cmd_slot_dma, rx_fis_dma);
691
692 /* enable DMA */
693 ahci_start_engine(port_mmio);
694}
695
696static int ahci_deinit_port(void __iomem *port_mmio, u32 cap, const char **emsg)
697{
698 int rc;
699
700 /* disable DMA */
701 rc = ahci_stop_engine(port_mmio);
702 if (rc) {
703 *emsg = "failed to stop engine";
704 return rc;
705 }
706
707 /* disable FIS reception */
708 rc = ahci_stop_fis_rx(port_mmio);
709 if (rc) {
710 *emsg = "failed stop FIS RX";
711 return rc;
712 }
713
Tejun Heo0be0aa92006-07-26 15:59:26 +0900714 return 0;
715}
716
Tejun Heod447df12007-03-18 22:15:33 +0900717static int ahci_reset_controller(void __iomem *mmio, struct pci_dev *pdev,
718 struct ahci_host_priv *hpriv)
Tejun Heod91542c2006-07-26 15:59:26 +0900719{
Tejun Heod447df12007-03-18 22:15:33 +0900720 u32 tmp;
Tejun Heod91542c2006-07-26 15:59:26 +0900721
722 /* global controller reset */
723 tmp = readl(mmio + HOST_CTL);
724 if ((tmp & HOST_RESET) == 0) {
725 writel(tmp | HOST_RESET, mmio + HOST_CTL);
726 readl(mmio + HOST_CTL); /* flush */
727 }
728
729 /* reset must complete within 1 second, or
730 * the hardware should be considered fried.
731 */
732 ssleep(1);
733
734 tmp = readl(mmio + HOST_CTL);
735 if (tmp & HOST_RESET) {
736 dev_printk(KERN_ERR, &pdev->dev,
737 "controller reset failed (0x%x)\n", tmp);
738 return -EIO;
739 }
740
Tejun Heo98fa4b62006-11-02 12:17:23 +0900741 /* turn on AHCI mode */
Tejun Heod91542c2006-07-26 15:59:26 +0900742 writel(HOST_AHCI_EN, mmio + HOST_CTL);
743 (void) readl(mmio + HOST_CTL); /* flush */
Tejun Heo98fa4b62006-11-02 12:17:23 +0900744
Tejun Heod447df12007-03-18 22:15:33 +0900745 /* some registers might be cleared on reset. restore initial values */
746 ahci_restore_initial_config(mmio, hpriv);
Tejun Heod91542c2006-07-26 15:59:26 +0900747
748 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
749 u16 tmp16;
750
751 /* configure PCS */
752 pci_read_config_word(pdev, 0x92, &tmp16);
753 tmp16 |= 0xf;
754 pci_write_config_word(pdev, 0x92, tmp16);
755 }
756
757 return 0;
758}
759
760static void ahci_init_controller(void __iomem *mmio, struct pci_dev *pdev,
Tejun Heo648a88b2006-11-09 15:08:40 +0900761 int n_ports, unsigned int port_flags,
762 struct ahci_host_priv *hpriv)
Tejun Heod91542c2006-07-26 15:59:26 +0900763{
764 int i, rc;
765 u32 tmp;
766
767 for (i = 0; i < n_ports; i++) {
768 void __iomem *port_mmio = ahci_port_base(mmio, i);
769 const char *emsg = NULL;
770
Tejun Heo648a88b2006-11-09 15:08:40 +0900771 if ((port_flags & AHCI_FLAG_HONOR_PI) &&
772 !(hpriv->port_map & (1 << i)))
Tejun Heod91542c2006-07-26 15:59:26 +0900773 continue;
Tejun Heod91542c2006-07-26 15:59:26 +0900774
775 /* make sure port is not active */
Tejun Heo648a88b2006-11-09 15:08:40 +0900776 rc = ahci_deinit_port(port_mmio, hpriv->cap, &emsg);
Tejun Heod91542c2006-07-26 15:59:26 +0900777 if (rc)
778 dev_printk(KERN_WARNING, &pdev->dev,
779 "%s (%d)\n", emsg, rc);
780
781 /* clear SError */
782 tmp = readl(port_mmio + PORT_SCR_ERR);
783 VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
784 writel(tmp, port_mmio + PORT_SCR_ERR);
785
Tejun Heof4b5cc82006-08-07 11:39:04 +0900786 /* clear port IRQ */
Tejun Heod91542c2006-07-26 15:59:26 +0900787 tmp = readl(port_mmio + PORT_IRQ_STAT);
788 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
789 if (tmp)
790 writel(tmp, port_mmio + PORT_IRQ_STAT);
791
792 writel(1 << i, mmio + HOST_IRQ_STAT);
Tejun Heod91542c2006-07-26 15:59:26 +0900793 }
794
795 tmp = readl(mmio + HOST_CTL);
796 VPRINTK("HOST_CTL 0x%x\n", tmp);
797 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
798 tmp = readl(mmio + HOST_CTL);
799 VPRINTK("HOST_CTL 0x%x\n", tmp);
800}
801
Tejun Heo422b7592005-12-19 22:37:17 +0900802static unsigned int ahci_dev_classify(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900804 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805 struct ata_taskfile tf;
Tejun Heo422b7592005-12-19 22:37:17 +0900806 u32 tmp;
807
808 tmp = readl(port_mmio + PORT_SIG);
809 tf.lbah = (tmp >> 24) & 0xff;
810 tf.lbam = (tmp >> 16) & 0xff;
811 tf.lbal = (tmp >> 8) & 0xff;
812 tf.nsect = (tmp) & 0xff;
813
814 return ata_dev_classify(&tf);
815}
816
Tejun Heo12fad3f2006-05-15 21:03:55 +0900817static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
818 u32 opts)
Tejun Heocc9278e2006-02-10 17:25:47 +0900819{
Tejun Heo12fad3f2006-05-15 21:03:55 +0900820 dma_addr_t cmd_tbl_dma;
821
822 cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
823
824 pp->cmd_slot[tag].opts = cpu_to_le32(opts);
825 pp->cmd_slot[tag].status = 0;
826 pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
827 pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
Tejun Heocc9278e2006-02-10 17:25:47 +0900828}
829
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200830static int ahci_clo(struct ata_port *ap)
831{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900832 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Jeff Garzikcca39742006-08-24 03:19:22 -0400833 struct ahci_host_priv *hpriv = ap->host->private_data;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200834 u32 tmp;
835
836 if (!(hpriv->cap & HOST_CAP_CLO))
837 return -EOPNOTSUPP;
838
839 tmp = readl(port_mmio + PORT_CMD);
840 tmp |= PORT_CMD_CLO;
841 writel(tmp, port_mmio + PORT_CMD);
842
843 tmp = ata_wait_register(port_mmio + PORT_CMD,
844 PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
845 if (tmp & PORT_CMD_CLO)
846 return -EIO;
847
848 return 0;
849}
850
Tejun Heo2bf2cb22006-04-11 22:16:45 +0900851static int ahci_softreset(struct ata_port *ap, unsigned int *class)
Tejun Heo4658f792006-03-22 21:07:03 +0900852{
Tejun Heo4658f792006-03-22 21:07:03 +0900853 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900854 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heo4658f792006-03-22 21:07:03 +0900855 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
856 const u32 cmd_fis_len = 5; /* five dwords */
857 const char *reason = NULL;
858 struct ata_taskfile tf;
Tejun Heo75fe1802006-04-11 22:22:29 +0900859 u32 tmp;
Tejun Heo4658f792006-03-22 21:07:03 +0900860 u8 *fis;
861 int rc;
862
863 DPRINTK("ENTER\n");
864
Tejun Heo81952c52006-05-15 20:57:47 +0900865 if (ata_port_offline(ap)) {
Tejun Heoc2a65852006-04-03 01:58:06 +0900866 DPRINTK("PHY reports no device\n");
867 *class = ATA_DEV_NONE;
868 return 0;
869 }
870
Tejun Heo4658f792006-03-22 21:07:03 +0900871 /* prepare for SRST (AHCI-1.1 10.4.1) */
zhao, forrest5457f2192006-07-13 13:38:32 +0800872 rc = ahci_stop_engine(port_mmio);
Tejun Heo4658f792006-03-22 21:07:03 +0900873 if (rc) {
874 reason = "failed to stop engine";
875 goto fail_restart;
876 }
877
878 /* check BUSY/DRQ, perform Command List Override if necessary */
Tejun Heo1244a192006-11-01 17:19:18 +0900879 if (ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ)) {
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200880 rc = ahci_clo(ap);
881
882 if (rc == -EOPNOTSUPP) {
883 reason = "port busy but CLO unavailable";
Tejun Heo4658f792006-03-22 21:07:03 +0900884 goto fail_restart;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200885 } else if (rc) {
886 reason = "port busy but CLO failed";
Tejun Heo4658f792006-03-22 21:07:03 +0900887 goto fail_restart;
888 }
889 }
890
891 /* restart engine */
zhao, forrest5457f2192006-07-13 13:38:32 +0800892 ahci_start_engine(port_mmio);
Tejun Heo4658f792006-03-22 21:07:03 +0900893
Tejun Heo3373efd2006-05-15 20:57:53 +0900894 ata_tf_init(ap->device, &tf);
Tejun Heo4658f792006-03-22 21:07:03 +0900895 fis = pp->cmd_tbl;
896
897 /* issue the first D2H Register FIS */
Tejun Heo12fad3f2006-05-15 21:03:55 +0900898 ahci_fill_cmd_slot(pp, 0,
899 cmd_fis_len | AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY);
Tejun Heo4658f792006-03-22 21:07:03 +0900900
901 tf.ctl |= ATA_SRST;
902 ata_tf_to_fis(&tf, fis, 0);
903 fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
904
905 writel(1, port_mmio + PORT_CMD_ISSUE);
Tejun Heo4658f792006-03-22 21:07:03 +0900906
Tejun Heo75fe1802006-04-11 22:22:29 +0900907 tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1, 1, 500);
908 if (tmp & 0x1) {
Tejun Heo4658f792006-03-22 21:07:03 +0900909 rc = -EIO;
910 reason = "1st FIS failed";
911 goto fail;
912 }
913
914 /* spec says at least 5us, but be generous and sleep for 1ms */
915 msleep(1);
916
917 /* issue the second D2H Register FIS */
Tejun Heo12fad3f2006-05-15 21:03:55 +0900918 ahci_fill_cmd_slot(pp, 0, cmd_fis_len);
Tejun Heo4658f792006-03-22 21:07:03 +0900919
920 tf.ctl &= ~ATA_SRST;
921 ata_tf_to_fis(&tf, fis, 0);
922 fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
923
924 writel(1, port_mmio + PORT_CMD_ISSUE);
925 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
926
927 /* spec mandates ">= 2ms" before checking status.
928 * We wait 150ms, because that was the magic delay used for
929 * ATAPI devices in Hale Landis's ATADRVR, for the period of time
930 * between when the ATA command register is written, and then
931 * status is checked. Because waiting for "a while" before
932 * checking status is fine, post SRST, we perform this magic
933 * delay here as well.
934 */
935 msleep(150);
936
937 *class = ATA_DEV_NONE;
Tejun Heo81952c52006-05-15 20:57:47 +0900938 if (ata_port_online(ap)) {
Tejun Heo4658f792006-03-22 21:07:03 +0900939 if (ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT)) {
940 rc = -EIO;
941 reason = "device not ready";
942 goto fail;
943 }
944 *class = ahci_dev_classify(ap);
945 }
946
947 DPRINTK("EXIT, class=%u\n", *class);
948 return 0;
949
950 fail_restart:
zhao, forrest5457f2192006-07-13 13:38:32 +0800951 ahci_start_engine(port_mmio);
Tejun Heo4658f792006-03-22 21:07:03 +0900952 fail:
Tejun Heof15a1da2006-05-15 20:57:56 +0900953 ata_port_printk(ap, KERN_ERR, "softreset failed (%s)\n", reason);
Tejun Heo4658f792006-03-22 21:07:03 +0900954 return rc;
955}
956
Tejun Heo2bf2cb22006-04-11 22:16:45 +0900957static int ahci_hardreset(struct ata_port *ap, unsigned int *class)
Tejun Heo422b7592005-12-19 22:37:17 +0900958{
Tejun Heo42969712006-05-31 18:28:18 +0900959 struct ahci_port_priv *pp = ap->private_data;
960 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
961 struct ata_taskfile tf;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900962 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
zhao, forrest5457f2192006-07-13 13:38:32 +0800963 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
Tejun Heo4bd00f62006-02-11 16:26:02 +0900964 int rc;
965
966 DPRINTK("ENTER\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967
zhao, forrest5457f2192006-07-13 13:38:32 +0800968 ahci_stop_engine(port_mmio);
Tejun Heo42969712006-05-31 18:28:18 +0900969
970 /* clear D2H reception area to properly wait for D2H FIS */
971 ata_tf_init(ap->device, &tf);
Tejun Heodfd7a3d2007-01-26 15:37:20 +0900972 tf.command = 0x80;
Tejun Heo42969712006-05-31 18:28:18 +0900973 ata_tf_to_fis(&tf, d2h_fis, 0);
974
Tejun Heo2bf2cb22006-04-11 22:16:45 +0900975 rc = sata_std_hardreset(ap, class);
Tejun Heo42969712006-05-31 18:28:18 +0900976
zhao, forrest5457f2192006-07-13 13:38:32 +0800977 ahci_start_engine(port_mmio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978
Tejun Heo81952c52006-05-15 20:57:47 +0900979 if (rc == 0 && ata_port_online(ap))
Tejun Heo4bd00f62006-02-11 16:26:02 +0900980 *class = ahci_dev_classify(ap);
981 if (*class == ATA_DEV_UNKNOWN)
982 *class = ATA_DEV_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983
Tejun Heo4bd00f62006-02-11 16:26:02 +0900984 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
985 return rc;
986}
987
Tejun Heoad616ff2006-11-01 18:00:24 +0900988static int ahci_vt8251_hardreset(struct ata_port *ap, unsigned int *class)
989{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900990 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heoad616ff2006-11-01 18:00:24 +0900991 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
992 int rc;
993
994 DPRINTK("ENTER\n");
995
996 ahci_stop_engine(port_mmio);
997
998 rc = sata_port_hardreset(ap, sata_ehc_deb_timing(&ap->eh_context));
999
1000 /* vt8251 needs SError cleared for the port to operate */
1001 ahci_scr_write(ap, SCR_ERROR, ahci_scr_read(ap, SCR_ERROR));
1002
1003 ahci_start_engine(port_mmio);
1004
1005 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1006
1007 /* vt8251 doesn't clear BSY on signature FIS reception,
1008 * request follow-up softreset.
1009 */
1010 return rc ?: -EAGAIN;
1011}
1012
Tejun Heo4bd00f62006-02-11 16:26:02 +09001013static void ahci_postreset(struct ata_port *ap, unsigned int *class)
1014{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001015 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Tejun Heo4bd00f62006-02-11 16:26:02 +09001016 u32 new_tmp, tmp;
1017
1018 ata_std_postreset(ap, class);
Jeff Garzik02eaa662005-11-12 01:32:19 -05001019
1020 /* Make sure port's ATAPI bit is set appropriately */
1021 new_tmp = tmp = readl(port_mmio + PORT_CMD);
Tejun Heo4bd00f62006-02-11 16:26:02 +09001022 if (*class == ATA_DEV_ATAPI)
Jeff Garzik02eaa662005-11-12 01:32:19 -05001023 new_tmp |= PORT_CMD_ATAPI;
1024 else
1025 new_tmp &= ~PORT_CMD_ATAPI;
1026 if (new_tmp != tmp) {
1027 writel(new_tmp, port_mmio + PORT_CMD);
1028 readl(port_mmio + PORT_CMD); /* flush */
1029 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030}
1031
1032static u8 ahci_check_status(struct ata_port *ap)
1033{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001034 void __iomem *mmio = ap->ioaddr.cmd_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035
1036 return readl(mmio + PORT_TFDATA) & 0xFF;
1037}
1038
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
1040{
1041 struct ahci_port_priv *pp = ap->private_data;
1042 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1043
1044 ata_tf_from_fis(d2h_fis, tf);
1045}
1046
Tejun Heo12fad3f2006-05-15 21:03:55 +09001047static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048{
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001049 struct scatterlist *sg;
1050 struct ahci_sg *ahci_sg;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001051 unsigned int n_sg = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052
1053 VPRINTK("ENTER\n");
1054
1055 /*
1056 * Next, the S/G list.
1057 */
Tejun Heo12fad3f2006-05-15 21:03:55 +09001058 ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001059 ata_for_each_sg(sg, qc) {
1060 dma_addr_t addr = sg_dma_address(sg);
1061 u32 sg_len = sg_dma_len(sg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001063 ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
1064 ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
1065 ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
Jeff Garzik828d09d2005-11-12 01:27:07 -05001066
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001067 ahci_sg++;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001068 n_sg++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069 }
Jeff Garzik828d09d2005-11-12 01:27:07 -05001070
1071 return n_sg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072}
1073
1074static void ahci_qc_prep(struct ata_queued_cmd *qc)
1075{
Jeff Garzika0ea7322005-06-04 01:13:15 -04001076 struct ata_port *ap = qc->ap;
1077 struct ahci_port_priv *pp = ap->private_data;
Tejun Heocc9278e2006-02-10 17:25:47 +09001078 int is_atapi = is_atapi_taskfile(&qc->tf);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001079 void *cmd_tbl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080 u32 opts;
1081 const u32 cmd_fis_len = 5; /* five dwords */
Jeff Garzik828d09d2005-11-12 01:27:07 -05001082 unsigned int n_elem;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083
1084 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085 * Fill in command table information. First, the header,
1086 * a SATA Register - Host to Device command FIS.
1087 */
Tejun Heo12fad3f2006-05-15 21:03:55 +09001088 cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
1089
1090 ata_tf_to_fis(&qc->tf, cmd_tbl, 0);
Tejun Heocc9278e2006-02-10 17:25:47 +09001091 if (is_atapi) {
Tejun Heo12fad3f2006-05-15 21:03:55 +09001092 memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
1093 memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
Jeff Garzika0ea7322005-06-04 01:13:15 -04001094 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095
Tejun Heocc9278e2006-02-10 17:25:47 +09001096 n_elem = 0;
1097 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001098 n_elem = ahci_fill_sg(qc, cmd_tbl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099
Tejun Heocc9278e2006-02-10 17:25:47 +09001100 /*
1101 * Fill in command slot information.
1102 */
1103 opts = cmd_fis_len | n_elem << 16;
1104 if (qc->tf.flags & ATA_TFLAG_WRITE)
1105 opts |= AHCI_CMD_WRITE;
1106 if (is_atapi)
Tejun Heo4b10e552006-03-12 11:25:27 +09001107 opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001108
Tejun Heo12fad3f2006-05-15 21:03:55 +09001109 ahci_fill_cmd_slot(pp, qc->tag, opts);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110}
1111
Tejun Heo78cd52d2006-05-15 20:58:29 +09001112static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113{
Tejun Heo78cd52d2006-05-15 20:58:29 +09001114 struct ahci_port_priv *pp = ap->private_data;
1115 struct ata_eh_info *ehi = &ap->eh_info;
1116 unsigned int err_mask = 0, action = 0;
1117 struct ata_queued_cmd *qc;
1118 u32 serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119
Tejun Heo78cd52d2006-05-15 20:58:29 +09001120 ata_ehi_clear_desc(ehi);
Jeff Garzik9f68a242005-11-15 14:03:47 -05001121
Tejun Heo78cd52d2006-05-15 20:58:29 +09001122 /* AHCI needs SError cleared; otherwise, it might lock up */
1123 serror = ahci_scr_read(ap, SCR_ERROR);
1124 ahci_scr_write(ap, SCR_ERROR, serror);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125
Tejun Heo78cd52d2006-05-15 20:58:29 +09001126 /* analyze @irq_stat */
1127 ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128
Tejun Heo41669552006-11-29 11:33:14 +09001129 /* some controllers set IRQ_IF_ERR on device errors, ignore it */
1130 if (ap->flags & AHCI_FLAG_IGN_IRQ_IF_ERR)
1131 irq_stat &= ~PORT_IRQ_IF_ERR;
1132
Conke Hu55a61602007-03-27 18:33:05 +08001133 if (irq_stat & PORT_IRQ_TF_ERR) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09001134 err_mask |= AC_ERR_DEV;
Conke Hu55a61602007-03-27 18:33:05 +08001135 if (ap->flags & AHCI_FLAG_IGN_SERR_INTERNAL)
1136 serror &= ~SERR_INTERNAL;
1137 }
Tejun Heo78cd52d2006-05-15 20:58:29 +09001138
1139 if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
1140 err_mask |= AC_ERR_HOST_BUS;
1141 action |= ATA_EH_SOFTRESET;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001142 }
1143
Tejun Heo78cd52d2006-05-15 20:58:29 +09001144 if (irq_stat & PORT_IRQ_IF_ERR) {
1145 err_mask |= AC_ERR_ATA_BUS;
1146 action |= ATA_EH_SOFTRESET;
1147 ata_ehi_push_desc(ehi, ", interface fatal error");
1148 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149
Tejun Heo78cd52d2006-05-15 20:58:29 +09001150 if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
Tejun Heo42969712006-05-31 18:28:18 +09001151 ata_ehi_hotplugged(ehi);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001152 ata_ehi_push_desc(ehi, ", %s", irq_stat & PORT_IRQ_CONNECT ?
1153 "connection status changed" : "PHY RDY changed");
1154 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155
Tejun Heo78cd52d2006-05-15 20:58:29 +09001156 if (irq_stat & PORT_IRQ_UNK_FIS) {
1157 u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158
Tejun Heo78cd52d2006-05-15 20:58:29 +09001159 err_mask |= AC_ERR_HSM;
1160 action |= ATA_EH_SOFTRESET;
1161 ata_ehi_push_desc(ehi, ", unknown FIS %08x %08x %08x %08x",
1162 unk[0], unk[1], unk[2], unk[3]);
1163 }
Jeff Garzikb8f61532005-08-25 22:01:20 -04001164
Tejun Heo78cd52d2006-05-15 20:58:29 +09001165 /* okay, let's hand over to EH */
1166 ehi->serror |= serror;
1167 ehi->action |= action;
1168
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169 qc = ata_qc_from_tag(ap, ap->active_tag);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001170 if (qc)
1171 qc->err_mask |= err_mask;
1172 else
1173 ehi->err_mask |= err_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174
Tejun Heo78cd52d2006-05-15 20:58:29 +09001175 if (irq_stat & PORT_IRQ_FREEZE)
1176 ata_port_freeze(ap);
1177 else
1178 ata_port_abort(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179}
1180
Tejun Heo78cd52d2006-05-15 20:58:29 +09001181static void ahci_host_intr(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001183 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Jeff Garzikea6ba102005-08-30 05:18:18 -04001184 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001185 struct ata_eh_info *ehi = &ap->eh_info;
Tejun Heo0291f952007-01-25 19:16:28 +09001186 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001187 u32 status, qc_active;
Tejun Heo0291f952007-01-25 19:16:28 +09001188 int rc, known_irq = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189
1190 status = readl(port_mmio + PORT_IRQ_STAT);
1191 writel(status, port_mmio + PORT_IRQ_STAT);
1192
Tejun Heo78cd52d2006-05-15 20:58:29 +09001193 if (unlikely(status & PORT_IRQ_ERROR)) {
1194 ahci_error_intr(ap, status);
1195 return;
1196 }
1197
Tejun Heo12fad3f2006-05-15 21:03:55 +09001198 if (ap->sactive)
1199 qc_active = readl(port_mmio + PORT_SCR_ACT);
1200 else
1201 qc_active = readl(port_mmio + PORT_CMD_ISSUE);
1202
1203 rc = ata_qc_complete_multiple(ap, qc_active, NULL);
1204 if (rc > 0)
1205 return;
1206 if (rc < 0) {
1207 ehi->err_mask |= AC_ERR_HSM;
1208 ehi->action |= ATA_EH_SOFTRESET;
1209 ata_port_freeze(ap);
1210 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211 }
1212
Tejun Heo2a3917a2006-05-15 20:58:30 +09001213 /* hmmm... a spurious interupt */
1214
Tejun Heo0291f952007-01-25 19:16:28 +09001215 /* if !NCQ, ignore. No modern ATA device has broken HSM
1216 * implementation for non-NCQ commands.
1217 */
1218 if (!ap->sactive)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001219 return;
1220
Tejun Heo0291f952007-01-25 19:16:28 +09001221 if (status & PORT_IRQ_D2H_REG_FIS) {
1222 if (!pp->ncq_saw_d2h)
1223 ata_port_printk(ap, KERN_INFO,
1224 "D2H reg with I during NCQ, "
1225 "this message won't be printed again\n");
1226 pp->ncq_saw_d2h = 1;
1227 known_irq = 1;
1228 }
Tejun Heo2a3917a2006-05-15 20:58:30 +09001229
Tejun Heo0291f952007-01-25 19:16:28 +09001230 if (status & PORT_IRQ_DMAS_FIS) {
1231 if (!pp->ncq_saw_dmas)
1232 ata_port_printk(ap, KERN_INFO,
1233 "DMAS FIS during NCQ, "
1234 "this message won't be printed again\n");
1235 pp->ncq_saw_dmas = 1;
1236 known_irq = 1;
1237 }
1238
Tejun Heoa2bbd0c2007-02-21 16:34:25 +09001239 if (status & PORT_IRQ_SDB_FIS) {
Al Viro04d4f7a2007-02-09 16:39:30 +00001240 const __le32 *f = pp->rx_fis + RX_FIS_SDB;
Tejun Heo0291f952007-01-25 19:16:28 +09001241
Tejun Heoafb2d552007-02-27 13:24:19 +09001242 if (le32_to_cpu(f[1])) {
1243 /* SDB FIS containing spurious completions
1244 * might be dangerous, whine and fail commands
1245 * with HSM violation. EH will turn off NCQ
1246 * after several such failures.
1247 */
1248 ata_ehi_push_desc(ehi,
1249 "spurious completions during NCQ "
1250 "issue=0x%x SAct=0x%x FIS=%08x:%08x",
1251 readl(port_mmio + PORT_CMD_ISSUE),
1252 readl(port_mmio + PORT_SCR_ACT),
1253 le32_to_cpu(f[0]), le32_to_cpu(f[1]));
1254 ehi->err_mask |= AC_ERR_HSM;
1255 ehi->action |= ATA_EH_SOFTRESET;
1256 ata_port_freeze(ap);
1257 } else {
1258 if (!pp->ncq_saw_sdb)
1259 ata_port_printk(ap, KERN_INFO,
1260 "spurious SDB FIS %08x:%08x during NCQ, "
1261 "this message won't be printed again\n",
1262 le32_to_cpu(f[0]), le32_to_cpu(f[1]));
1263 pp->ncq_saw_sdb = 1;
1264 }
Tejun Heo0291f952007-01-25 19:16:28 +09001265 known_irq = 1;
1266 }
1267
1268 if (!known_irq)
Tejun Heo78cd52d2006-05-15 20:58:29 +09001269 ata_port_printk(ap, KERN_INFO, "spurious interrupt "
Tejun Heo0291f952007-01-25 19:16:28 +09001270 "(irq_stat 0x%x active_tag 0x%x sactive 0x%x)\n",
Tejun Heo12fad3f2006-05-15 21:03:55 +09001271 status, ap->active_tag, ap->sactive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272}
1273
1274static void ahci_irq_clear(struct ata_port *ap)
1275{
1276 /* TODO */
1277}
1278
David Howells7d12e782006-10-05 14:55:46 +01001279static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001280{
Jeff Garzikcca39742006-08-24 03:19:22 -04001281 struct ata_host *host = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282 struct ahci_host_priv *hpriv;
1283 unsigned int i, handled = 0;
Jeff Garzikea6ba102005-08-30 05:18:18 -04001284 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001285 u32 irq_stat, irq_ack = 0;
1286
1287 VPRINTK("ENTER\n");
1288
Jeff Garzikcca39742006-08-24 03:19:22 -04001289 hpriv = host->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001290 mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291
1292 /* sigh. 0xffffffff is a valid return from h/w */
1293 irq_stat = readl(mmio + HOST_IRQ_STAT);
1294 irq_stat &= hpriv->port_map;
1295 if (!irq_stat)
1296 return IRQ_NONE;
1297
Jeff Garzikcca39742006-08-24 03:19:22 -04001298 spin_lock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299
Jeff Garzikcca39742006-08-24 03:19:22 -04001300 for (i = 0; i < host->n_ports; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301 struct ata_port *ap;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302
Jeff Garzik67846b32005-10-05 02:58:32 -04001303 if (!(irq_stat & (1 << i)))
1304 continue;
1305
Jeff Garzikcca39742006-08-24 03:19:22 -04001306 ap = host->ports[i];
Jeff Garzik67846b32005-10-05 02:58:32 -04001307 if (ap) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09001308 ahci_host_intr(ap);
Jeff Garzik67846b32005-10-05 02:58:32 -04001309 VPRINTK("port %u\n", i);
1310 } else {
1311 VPRINTK("port %u (no irq)\n", i);
Tejun Heo6971ed12006-03-11 12:47:54 +09001312 if (ata_ratelimit())
Jeff Garzikcca39742006-08-24 03:19:22 -04001313 dev_printk(KERN_WARNING, host->dev,
Jeff Garzika9524a72005-10-30 14:39:11 -05001314 "interrupt on disabled port %u\n", i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315 }
Jeff Garzik67846b32005-10-05 02:58:32 -04001316
1317 irq_ack |= (1 << i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318 }
1319
1320 if (irq_ack) {
1321 writel(irq_ack, mmio + HOST_IRQ_STAT);
1322 handled = 1;
1323 }
1324
Jeff Garzikcca39742006-08-24 03:19:22 -04001325 spin_unlock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326
1327 VPRINTK("EXIT\n");
1328
1329 return IRQ_RETVAL(handled);
1330}
1331
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09001332static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001333{
1334 struct ata_port *ap = qc->ap;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001335 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001336
Tejun Heo12fad3f2006-05-15 21:03:55 +09001337 if (qc->tf.protocol == ATA_PROT_NCQ)
1338 writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
1339 writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001340 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1341
1342 return 0;
1343}
1344
Tejun Heo78cd52d2006-05-15 20:58:29 +09001345static void ahci_freeze(struct ata_port *ap)
1346{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001347 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heo78cd52d2006-05-15 20:58:29 +09001348 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1349
1350 /* turn IRQ off */
1351 writel(0, port_mmio + PORT_IRQ_MASK);
1352}
1353
1354static void ahci_thaw(struct ata_port *ap)
1355{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001356 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heo78cd52d2006-05-15 20:58:29 +09001357 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1358 u32 tmp;
1359
1360 /* clear IRQ */
1361 tmp = readl(port_mmio + PORT_IRQ_STAT);
1362 writel(tmp, port_mmio + PORT_IRQ_STAT);
Tejun Heoa7187282007-01-27 11:04:26 +09001363 writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001364
1365 /* turn IRQ back on */
1366 writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK);
1367}
1368
1369static void ahci_error_handler(struct ata_port *ap)
1370{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001371 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
zhao, forrest5457f2192006-07-13 13:38:32 +08001372 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1373
Tejun Heob51e9e52006-06-29 01:29:30 +09001374 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09001375 /* restart engine */
zhao, forrest5457f2192006-07-13 13:38:32 +08001376 ahci_stop_engine(port_mmio);
1377 ahci_start_engine(port_mmio);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001378 }
1379
1380 /* perform recovery */
Tejun Heo4aeb0e32006-11-01 17:58:33 +09001381 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_hardreset,
Tejun Heof5914a42006-05-31 18:27:48 +09001382 ahci_postreset);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001383}
1384
Tejun Heoad616ff2006-11-01 18:00:24 +09001385static void ahci_vt8251_error_handler(struct ata_port *ap)
1386{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001387 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heoad616ff2006-11-01 18:00:24 +09001388 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1389
1390 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
1391 /* restart engine */
1392 ahci_stop_engine(port_mmio);
1393 ahci_start_engine(port_mmio);
1394 }
1395
1396 /* perform recovery */
1397 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset,
1398 ahci_postreset);
1399}
1400
Tejun Heo78cd52d2006-05-15 20:58:29 +09001401static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
1402{
1403 struct ata_port *ap = qc->ap;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001404 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
zhao, forrest5457f2192006-07-13 13:38:32 +08001405 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001406
1407 if (qc->flags & ATA_QCFLAG_FAILED)
1408 qc->err_mask |= AC_ERR_OTHER;
1409
1410 if (qc->err_mask) {
1411 /* make DMA engine forget about the failed command */
zhao, forrest5457f2192006-07-13 13:38:32 +08001412 ahci_stop_engine(port_mmio);
1413 ahci_start_engine(port_mmio);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001414 }
1415}
1416
Tejun Heo438ac6d2007-03-02 17:31:26 +09001417#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +09001418static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
1419{
Jeff Garzikcca39742006-08-24 03:19:22 -04001420 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heoc1332872006-07-26 15:59:26 +09001421 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001422 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heoc1332872006-07-26 15:59:26 +09001423 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1424 const char *emsg = NULL;
1425 int rc;
1426
1427 rc = ahci_deinit_port(port_mmio, hpriv->cap, &emsg);
Tejun Heo8e16f942006-11-20 15:42:36 +09001428 if (rc == 0)
1429 ahci_power_down(port_mmio, hpriv->cap);
1430 else {
Tejun Heoc1332872006-07-26 15:59:26 +09001431 ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
1432 ahci_init_port(port_mmio, hpriv->cap,
1433 pp->cmd_slot_dma, pp->rx_fis_dma);
1434 }
1435
1436 return rc;
1437}
1438
1439static int ahci_port_resume(struct ata_port *ap)
1440{
1441 struct ahci_port_priv *pp = ap->private_data;
Jeff Garzikcca39742006-08-24 03:19:22 -04001442 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001443 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heoc1332872006-07-26 15:59:26 +09001444 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1445
Tejun Heo8e16f942006-11-20 15:42:36 +09001446 ahci_power_up(port_mmio, hpriv->cap);
Tejun Heoc1332872006-07-26 15:59:26 +09001447 ahci_init_port(port_mmio, hpriv->cap, pp->cmd_slot_dma, pp->rx_fis_dma);
1448
1449 return 0;
1450}
1451
1452static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1453{
Jeff Garzikcca39742006-08-24 03:19:22 -04001454 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001455 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heoc1332872006-07-26 15:59:26 +09001456 u32 ctl;
1457
1458 if (mesg.event == PM_EVENT_SUSPEND) {
1459 /* AHCI spec rev1.1 section 8.3.3:
1460 * Software must disable interrupts prior to requesting a
1461 * transition of the HBA to D3 state.
1462 */
1463 ctl = readl(mmio + HOST_CTL);
1464 ctl &= ~HOST_IRQ_EN;
1465 writel(ctl, mmio + HOST_CTL);
1466 readl(mmio + HOST_CTL); /* flush */
1467 }
1468
1469 return ata_pci_device_suspend(pdev, mesg);
1470}
1471
1472static int ahci_pci_device_resume(struct pci_dev *pdev)
1473{
Jeff Garzikcca39742006-08-24 03:19:22 -04001474 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1475 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001476 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heoc1332872006-07-26 15:59:26 +09001477 int rc;
1478
Tejun Heo553c4aa2006-12-26 19:39:50 +09001479 rc = ata_pci_device_do_resume(pdev);
1480 if (rc)
1481 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +09001482
1483 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Tejun Heod447df12007-03-18 22:15:33 +09001484 rc = ahci_reset_controller(mmio, pdev, hpriv);
Tejun Heoc1332872006-07-26 15:59:26 +09001485 if (rc)
1486 return rc;
1487
Tejun Heo648a88b2006-11-09 15:08:40 +09001488 ahci_init_controller(mmio, pdev, host->n_ports,
1489 host->ports[0]->flags, hpriv);
Tejun Heoc1332872006-07-26 15:59:26 +09001490 }
1491
Jeff Garzikcca39742006-08-24 03:19:22 -04001492 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001493
1494 return 0;
1495}
Tejun Heo438ac6d2007-03-02 17:31:26 +09001496#endif
Tejun Heoc1332872006-07-26 15:59:26 +09001497
Tejun Heo254950c2006-07-26 15:59:25 +09001498static int ahci_port_start(struct ata_port *ap)
1499{
Jeff Garzikcca39742006-08-24 03:19:22 -04001500 struct device *dev = ap->host->dev;
1501 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo254950c2006-07-26 15:59:25 +09001502 struct ahci_port_priv *pp;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001503 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heo254950c2006-07-26 15:59:25 +09001504 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
1505 void *mem;
1506 dma_addr_t mem_dma;
1507 int rc;
1508
Tejun Heo24dc5f32007-01-20 16:00:28 +09001509 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Tejun Heo254950c2006-07-26 15:59:25 +09001510 if (!pp)
1511 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09001512
1513 rc = ata_pad_alloc(ap, dev);
Tejun Heo24dc5f32007-01-20 16:00:28 +09001514 if (rc)
Tejun Heo254950c2006-07-26 15:59:25 +09001515 return rc;
Tejun Heo254950c2006-07-26 15:59:25 +09001516
Tejun Heo24dc5f32007-01-20 16:00:28 +09001517 mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
1518 GFP_KERNEL);
1519 if (!mem)
Tejun Heo254950c2006-07-26 15:59:25 +09001520 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09001521 memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
1522
1523 /*
1524 * First item in chunk of DMA memory: 32-slot command table,
1525 * 32 bytes each in size
1526 */
1527 pp->cmd_slot = mem;
1528 pp->cmd_slot_dma = mem_dma;
1529
1530 mem += AHCI_CMD_SLOT_SZ;
1531 mem_dma += AHCI_CMD_SLOT_SZ;
1532
1533 /*
1534 * Second item: Received-FIS area
1535 */
1536 pp->rx_fis = mem;
1537 pp->rx_fis_dma = mem_dma;
1538
1539 mem += AHCI_RX_FIS_SZ;
1540 mem_dma += AHCI_RX_FIS_SZ;
1541
1542 /*
1543 * Third item: data area for storing a single command
1544 * and its scatter-gather table
1545 */
1546 pp->cmd_tbl = mem;
1547 pp->cmd_tbl_dma = mem_dma;
1548
1549 ap->private_data = pp;
1550
Tejun Heo8e16f942006-11-20 15:42:36 +09001551 /* power up port */
1552 ahci_power_up(port_mmio, hpriv->cap);
1553
Tejun Heo0be0aa92006-07-26 15:59:26 +09001554 /* initialize port */
1555 ahci_init_port(port_mmio, hpriv->cap, pp->cmd_slot_dma, pp->rx_fis_dma);
Tejun Heo254950c2006-07-26 15:59:25 +09001556
1557 return 0;
1558}
1559
1560static void ahci_port_stop(struct ata_port *ap)
1561{
Jeff Garzikcca39742006-08-24 03:19:22 -04001562 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001563 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heo254950c2006-07-26 15:59:25 +09001564 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001565 const char *emsg = NULL;
1566 int rc;
Tejun Heo254950c2006-07-26 15:59:25 +09001567
Tejun Heo0be0aa92006-07-26 15:59:26 +09001568 /* de-initialize port */
1569 rc = ahci_deinit_port(port_mmio, hpriv->cap, &emsg);
1570 if (rc)
1571 ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
Tejun Heo254950c2006-07-26 15:59:25 +09001572}
1573
Tejun Heo0d5ff562007-02-01 15:06:36 +09001574static void ahci_setup_port(struct ata_ioports *port, void __iomem *base,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001575 unsigned int port_idx)
1576{
1577 VPRINTK("ENTER, base==0x%lx, port_idx %u\n", base, port_idx);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001578 base = ahci_port_base(base, port_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001579 VPRINTK("base now==0x%lx\n", base);
1580
1581 port->cmd_addr = base;
1582 port->scr_addr = base + PORT_SCR;
1583
1584 VPRINTK("EXIT\n");
1585}
1586
1587static int ahci_host_init(struct ata_probe_ent *probe_ent)
1588{
1589 struct ahci_host_priv *hpriv = probe_ent->private_data;
1590 struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001591 void __iomem *mmio = probe_ent->iomap[AHCI_PCI_BAR];
Tejun Heo648a88b2006-11-09 15:08:40 +09001592 unsigned int i, cap_n_ports, using_dac;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001593 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594
Tejun Heod447df12007-03-18 22:15:33 +09001595 rc = ahci_reset_controller(mmio, pdev, hpriv);
Tejun Heod91542c2006-07-26 15:59:26 +09001596 if (rc)
1597 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598
Tejun Heo648a88b2006-11-09 15:08:40 +09001599 cap_n_ports = ahci_nr_ports(hpriv->cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600
1601 VPRINTK("cap 0x%x port_map 0x%x n_ports %d\n",
Tejun Heo648a88b2006-11-09 15:08:40 +09001602 hpriv->cap, hpriv->port_map, cap_n_ports);
1603
1604 if (probe_ent->port_flags & AHCI_FLAG_HONOR_PI) {
1605 unsigned int n_ports = cap_n_ports;
1606 u32 port_map = hpriv->port_map;
1607 int max_port = 0;
1608
1609 for (i = 0; i < AHCI_MAX_PORTS && n_ports; i++) {
1610 if (port_map & (1 << i)) {
1611 n_ports--;
1612 port_map &= ~(1 << i);
1613 max_port = i;
1614 } else
1615 probe_ent->dummy_port_mask |= 1 << i;
1616 }
1617
1618 if (n_ports || port_map)
1619 dev_printk(KERN_WARNING, &pdev->dev,
1620 "nr_ports (%u) and implemented port map "
1621 "(0x%x) don't match\n",
1622 cap_n_ports, hpriv->port_map);
1623
1624 probe_ent->n_ports = max_port + 1;
1625 } else
1626 probe_ent->n_ports = cap_n_ports;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627
1628 using_dac = hpriv->cap & HOST_CAP_64;
1629 if (using_dac &&
1630 !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
1631 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
1632 if (rc) {
1633 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1634 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001635 dev_printk(KERN_ERR, &pdev->dev,
1636 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001637 return rc;
1638 }
1639 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001640 } else {
1641 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
1642 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001643 dev_printk(KERN_ERR, &pdev->dev,
1644 "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001645 return rc;
1646 }
1647 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1648 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001649 dev_printk(KERN_ERR, &pdev->dev,
1650 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001651 return rc;
1652 }
1653 }
1654
Tejun Heod91542c2006-07-26 15:59:26 +09001655 for (i = 0; i < probe_ent->n_ports; i++)
Tejun Heo0d5ff562007-02-01 15:06:36 +09001656 ahci_setup_port(&probe_ent->port[i], mmio, i);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001657
Tejun Heo648a88b2006-11-09 15:08:40 +09001658 ahci_init_controller(mmio, pdev, probe_ent->n_ports,
1659 probe_ent->port_flags, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001660
1661 pci_set_master(pdev);
1662
1663 return 0;
1664}
1665
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666static void ahci_print_info(struct ata_probe_ent *probe_ent)
1667{
1668 struct ahci_host_priv *hpriv = probe_ent->private_data;
1669 struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001670 void __iomem *mmio = probe_ent->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001671 u32 vers, cap, impl, speed;
1672 const char *speed_s;
1673 u16 cc;
1674 const char *scc_s;
1675
1676 vers = readl(mmio + HOST_VERSION);
1677 cap = hpriv->cap;
1678 impl = hpriv->port_map;
1679
1680 speed = (cap >> 20) & 0xf;
1681 if (speed == 1)
1682 speed_s = "1.5";
1683 else if (speed == 2)
1684 speed_s = "3";
1685 else
1686 speed_s = "?";
1687
1688 pci_read_config_word(pdev, 0x0a, &cc);
Conke Huc9f89472007-01-09 05:32:51 -05001689 if (cc == PCI_CLASS_STORAGE_IDE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001690 scc_s = "IDE";
Conke Huc9f89472007-01-09 05:32:51 -05001691 else if (cc == PCI_CLASS_STORAGE_SATA)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692 scc_s = "SATA";
Conke Huc9f89472007-01-09 05:32:51 -05001693 else if (cc == PCI_CLASS_STORAGE_RAID)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694 scc_s = "RAID";
1695 else
1696 scc_s = "unknown";
1697
Jeff Garzika9524a72005-10-30 14:39:11 -05001698 dev_printk(KERN_INFO, &pdev->dev,
1699 "AHCI %02x%02x.%02x%02x "
Linus Torvalds1da177e2005-04-16 15:20:36 -07001700 "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
1701 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001702
1703 (vers >> 24) & 0xff,
1704 (vers >> 16) & 0xff,
1705 (vers >> 8) & 0xff,
1706 vers & 0xff,
1707
1708 ((cap >> 8) & 0x1f) + 1,
1709 (cap & 0x1f) + 1,
1710 speed_s,
1711 impl,
1712 scc_s);
1713
Jeff Garzika9524a72005-10-30 14:39:11 -05001714 dev_printk(KERN_INFO, &pdev->dev,
1715 "flags: "
Linus Torvalds1da177e2005-04-16 15:20:36 -07001716 "%s%s%s%s%s%s"
1717 "%s%s%s%s%s%s%s\n"
1718 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001719
1720 cap & (1 << 31) ? "64bit " : "",
1721 cap & (1 << 30) ? "ncq " : "",
1722 cap & (1 << 28) ? "ilck " : "",
1723 cap & (1 << 27) ? "stag " : "",
1724 cap & (1 << 26) ? "pm " : "",
1725 cap & (1 << 25) ? "led " : "",
1726
1727 cap & (1 << 24) ? "clo " : "",
1728 cap & (1 << 19) ? "nz " : "",
1729 cap & (1 << 18) ? "only " : "",
1730 cap & (1 << 17) ? "pmp " : "",
1731 cap & (1 << 15) ? "pio " : "",
1732 cap & (1 << 14) ? "slum " : "",
1733 cap & (1 << 13) ? "part " : ""
1734 );
1735}
1736
Tejun Heo24dc5f32007-01-20 16:00:28 +09001737static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001738{
1739 static int printed_version;
Tejun Heo24dc5f32007-01-20 16:00:28 +09001740 unsigned int board_idx = (unsigned int) ent->driver_data;
1741 struct device *dev = &pdev->dev;
1742 struct ata_probe_ent *probe_ent;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001743 struct ahci_host_priv *hpriv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001744 int rc;
1745
1746 VPRINTK("ENTER\n");
1747
Tejun Heo12fad3f2006-05-15 21:03:55 +09001748 WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
1749
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001751 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001752
Tejun Heo24dc5f32007-01-20 16:00:28 +09001753 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001754 if (rc)
1755 return rc;
1756
Tejun Heo0d5ff562007-02-01 15:06:36 +09001757 rc = pcim_iomap_regions(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
1758 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001759 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001760 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001761 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001762
Tejun Heo24dc5f32007-01-20 16:00:28 +09001763 if (pci_enable_msi(pdev))
Jeff Garzik907f4672005-05-12 15:03:42 -04001764 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001765
Tejun Heo24dc5f32007-01-20 16:00:28 +09001766 probe_ent = devm_kzalloc(dev, sizeof(*probe_ent), GFP_KERNEL);
1767 if (probe_ent == NULL)
1768 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769
Linus Torvalds1da177e2005-04-16 15:20:36 -07001770 probe_ent->dev = pci_dev_to_dev(pdev);
1771 INIT_LIST_HEAD(&probe_ent->node);
1772
Tejun Heo24dc5f32007-01-20 16:00:28 +09001773 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1774 if (!hpriv)
1775 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001776
1777 probe_ent->sht = ahci_port_info[board_idx].sht;
Jeff Garzikcca39742006-08-24 03:19:22 -04001778 probe_ent->port_flags = ahci_port_info[board_idx].flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001779 probe_ent->pio_mask = ahci_port_info[board_idx].pio_mask;
1780 probe_ent->udma_mask = ahci_port_info[board_idx].udma_mask;
1781 probe_ent->port_ops = ahci_port_info[board_idx].port_ops;
1782
1783 probe_ent->irq = pdev->irq;
Thomas Gleixner1d6f3592006-07-01 19:29:42 -07001784 probe_ent->irq_flags = IRQF_SHARED;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001785 probe_ent->iomap = pcim_iomap_table(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001786 probe_ent->private_data = hpriv;
1787
1788 /* initialize adapter */
Tejun Heod447df12007-03-18 22:15:33 +09001789 ahci_save_initial_config(probe_ent);
1790
Linus Torvalds1da177e2005-04-16 15:20:36 -07001791 rc = ahci_host_init(probe_ent);
1792 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001793 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001794
Jeff Garzikcca39742006-08-24 03:19:22 -04001795 if (!(probe_ent->port_flags & AHCI_FLAG_NO_NCQ) &&
Tejun Heo71f07372006-06-21 23:12:48 +09001796 (hpriv->cap & HOST_CAP_NCQ))
Jeff Garzikcca39742006-08-24 03:19:22 -04001797 probe_ent->port_flags |= ATA_FLAG_NCQ;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001798
Linus Torvalds1da177e2005-04-16 15:20:36 -07001799 ahci_print_info(probe_ent);
1800
Tejun Heo24dc5f32007-01-20 16:00:28 +09001801 if (!ata_device_add(probe_ent))
1802 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001803
Tejun Heo24dc5f32007-01-20 16:00:28 +09001804 devm_kfree(dev, probe_ent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001805 return 0;
Jeff Garzik907f4672005-05-12 15:03:42 -04001806}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807
1808static int __init ahci_init(void)
1809{
Pavel Roskinb7887192006-08-10 18:13:18 +09001810 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001811}
1812
Linus Torvalds1da177e2005-04-16 15:20:36 -07001813static void __exit ahci_exit(void)
1814{
1815 pci_unregister_driver(&ahci_pci_driver);
1816}
1817
1818
1819MODULE_AUTHOR("Jeff Garzik");
1820MODULE_DESCRIPTION("AHCI SATA low-level driver");
1821MODULE_LICENSE("GPL");
1822MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001823MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001824
1825module_init(ahci_init);
1826module_exit(ahci_exit);