blob: 6f8a49bc4521efe602b076f2f2d80873b15df502 [file] [log] [blame]
Brett Russ20f733e2005-09-01 18:26:17 -04001/*
2 * sata_mv.c - Marvell SATA support
3 *
Mark Lorde12bef52008-03-31 19:33:56 -04004 * Copyright 2008: Marvell Corporation, all rights reserved.
Jeff Garzik8b260242005-11-12 12:32:50 -05005 * Copyright 2005: EMC Corporation, all rights reserved.
Jeff Garzike2b1be52005-11-18 14:04:23 -05006 * Copyright 2005 Red Hat, Inc. All rights reserved.
Brett Russ20f733e2005-09-01 18:26:17 -04007 *
8 * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; version 2 of the License.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
22 *
23 */
24
Jeff Garzik4a05e202007-05-24 23:40:15 -040025/*
Mark Lord85afb932008-04-19 14:54:41 -040026 * sata_mv TODO list:
27 *
28 * --> Errata workaround for NCQ device errors.
29 *
30 * --> More errata workarounds for PCI-X.
31 *
32 * --> Complete a full errata audit for all chipsets to identify others.
33 *
Mark Lord85afb932008-04-19 14:54:41 -040034 * --> Develop a low-power-consumption strategy, and implement it.
35 *
36 * --> [Experiment, low priority] Investigate interrupt coalescing.
37 * Quite often, especially with PCI Message Signalled Interrupts (MSI),
38 * the overhead reduced by interrupt mitigation is quite often not
39 * worth the latency cost.
40 *
41 * --> [Experiment, Marvell value added] Is it possible to use target
42 * mode to cross-connect two Linux boxes with Marvell cards? If so,
43 * creating LibATA target mode support would be very interesting.
44 *
45 * Target mode, for those without docs, is the ability to directly
46 * connect two SATA ports.
47 */
Jeff Garzik4a05e202007-05-24 23:40:15 -040048
Brett Russ20f733e2005-09-01 18:26:17 -040049#include <linux/kernel.h>
50#include <linux/module.h>
51#include <linux/pci.h>
52#include <linux/init.h>
53#include <linux/blkdev.h>
54#include <linux/delay.h>
55#include <linux/interrupt.h>
Andrew Morton8d8b6002008-02-04 23:43:44 -080056#include <linux/dmapool.h>
Brett Russ20f733e2005-09-01 18:26:17 -040057#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050058#include <linux/device.h>
Saeed Bisharaf351b2d2008-02-01 18:08:03 -050059#include <linux/platform_device.h>
60#include <linux/ata_platform.h>
Lennert Buytenhek15a32632008-03-27 14:51:39 -040061#include <linux/mbus.h>
Mark Lordc46938c2008-05-02 14:02:28 -040062#include <linux/bitops.h>
Brett Russ20f733e2005-09-01 18:26:17 -040063#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050064#include <scsi/scsi_cmnd.h>
Jeff Garzik6c087722007-10-12 00:16:23 -040065#include <scsi/scsi_device.h>
Brett Russ20f733e2005-09-01 18:26:17 -040066#include <linux/libata.h>
Brett Russ20f733e2005-09-01 18:26:17 -040067
68#define DRV_NAME "sata_mv"
Mark Lordda142652009-01-30 18:51:54 -050069#define DRV_VERSION "1.26"
Brett Russ20f733e2005-09-01 18:26:17 -040070
71enum {
72 /* BAR's are enumerated in terms of pci_resource_start() terms */
73 MV_PRIMARY_BAR = 0, /* offset 0x10: memory space */
74 MV_IO_BAR = 2, /* offset 0x18: IO space */
75 MV_MISC_BAR = 3, /* offset 0x1c: FLASH, NVRAM, SRAM */
76
77 MV_MAJOR_REG_AREA_SZ = 0x10000, /* 64KB */
78 MV_MINOR_REG_AREA_SZ = 0x2000, /* 8KB */
79
80 MV_PCI_REG_BASE = 0,
81 MV_IRQ_COAL_REG_BASE = 0x18000, /* 6xxx part only */
Mark Lord615ab952006-05-19 16:24:56 -040082 MV_IRQ_COAL_CAUSE = (MV_IRQ_COAL_REG_BASE + 0x08),
83 MV_IRQ_COAL_CAUSE_LO = (MV_IRQ_COAL_REG_BASE + 0x88),
84 MV_IRQ_COAL_CAUSE_HI = (MV_IRQ_COAL_REG_BASE + 0x8c),
85 MV_IRQ_COAL_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xcc),
86 MV_IRQ_COAL_TIME_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xd0),
87
Brett Russ20f733e2005-09-01 18:26:17 -040088 MV_SATAHC0_REG_BASE = 0x20000,
Mark Lord8e7decd2008-05-02 02:07:51 -040089 MV_FLASH_CTL_OFS = 0x1046c,
90 MV_GPIO_PORT_CTL_OFS = 0x104f0,
91 MV_RESET_CFG_OFS = 0x180d8,
Brett Russ20f733e2005-09-01 18:26:17 -040092
93 MV_PCI_REG_SZ = MV_MAJOR_REG_AREA_SZ,
94 MV_SATAHC_REG_SZ = MV_MAJOR_REG_AREA_SZ,
95 MV_SATAHC_ARBTR_REG_SZ = MV_MINOR_REG_AREA_SZ, /* arbiter */
96 MV_PORT_REG_SZ = MV_MINOR_REG_AREA_SZ,
97
Brett Russ31961942005-09-30 01:36:00 -040098 MV_MAX_Q_DEPTH = 32,
99 MV_MAX_Q_DEPTH_MASK = MV_MAX_Q_DEPTH - 1,
100
101 /* CRQB needs alignment on a 1KB boundary. Size == 1KB
102 * CRPB needs alignment on a 256B boundary. Size == 256B
Brett Russ31961942005-09-30 01:36:00 -0400103 * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
104 */
105 MV_CRQB_Q_SZ = (32 * MV_MAX_Q_DEPTH),
106 MV_CRPB_Q_SZ = (8 * MV_MAX_Q_DEPTH),
Mark Lordda2fa9b2008-01-26 18:32:45 -0500107 MV_MAX_SG_CT = 256,
Brett Russ31961942005-09-30 01:36:00 -0400108 MV_SG_TBL_SZ = (16 * MV_MAX_SG_CT),
Brett Russ31961942005-09-30 01:36:00 -0400109
Mark Lord352fab72008-04-19 14:43:42 -0400110 /* Determine hc from 0-7 port: hc = port >> MV_PORT_HC_SHIFT */
Brett Russ20f733e2005-09-01 18:26:17 -0400111 MV_PORT_HC_SHIFT = 2,
Mark Lord352fab72008-04-19 14:43:42 -0400112 MV_PORTS_PER_HC = (1 << MV_PORT_HC_SHIFT), /* 4 */
113 /* Determine hc port from 0-7 port: hardport = port & MV_PORT_MASK */
114 MV_PORT_MASK = (MV_PORTS_PER_HC - 1), /* 3 */
Brett Russ20f733e2005-09-01 18:26:17 -0400115
116 /* Host Flags */
117 MV_FLAG_DUAL_HC = (1 << 30), /* two SATA Host Controllers */
118 MV_FLAG_IRQ_COALESCE = (1 << 29), /* IRQ coalescing capability */
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100119
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400120 MV_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Mark Lord91b1a842009-01-30 18:46:39 -0500121 ATA_FLAG_MMIO | ATA_FLAG_PIO_POLLING,
Mark Lordad3aef52008-05-14 09:21:43 -0400122
Mark Lord91b1a842009-01-30 18:46:39 -0500123 MV_GEN_I_FLAGS = MV_COMMON_FLAGS | ATA_FLAG_NO_ATAPI,
Brett Russ20f733e2005-09-01 18:26:17 -0400124
Mark Lord91b1a842009-01-30 18:46:39 -0500125 MV_GEN_II_FLAGS = MV_COMMON_FLAGS | MV_FLAG_IRQ_COALESCE |
Mark Lordad3aef52008-05-14 09:21:43 -0400126 ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
Mark Lordda142652009-01-30 18:51:54 -0500127 ATA_FLAG_NCQ,
Mark Lord91b1a842009-01-30 18:46:39 -0500128
129 MV_GEN_IIE_FLAGS = MV_GEN_II_FLAGS | ATA_FLAG_AN,
Mark Lordad3aef52008-05-14 09:21:43 -0400130
Brett Russ31961942005-09-30 01:36:00 -0400131 CRQB_FLAG_READ = (1 << 0),
132 CRQB_TAG_SHIFT = 1,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400133 CRQB_IOID_SHIFT = 6, /* CRQB Gen-II/IIE IO Id shift */
Mark Lorde12bef52008-03-31 19:33:56 -0400134 CRQB_PMP_SHIFT = 12, /* CRQB Gen-II/IIE PMP shift */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400135 CRQB_HOSTQ_SHIFT = 17, /* CRQB Gen-II/IIE HostQueTag shift */
Brett Russ31961942005-09-30 01:36:00 -0400136 CRQB_CMD_ADDR_SHIFT = 8,
137 CRQB_CMD_CS = (0x2 << 11),
138 CRQB_CMD_LAST = (1 << 15),
139
140 CRPB_FLAG_STATUS_SHIFT = 8,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400141 CRPB_IOID_SHIFT_6 = 5, /* CRPB Gen-II IO Id shift */
142 CRPB_IOID_SHIFT_7 = 7, /* CRPB Gen-IIE IO Id shift */
Brett Russ31961942005-09-30 01:36:00 -0400143
144 EPRD_FLAG_END_OF_TBL = (1 << 31),
145
Brett Russ20f733e2005-09-01 18:26:17 -0400146 /* PCI interface registers */
147
Brett Russ31961942005-09-30 01:36:00 -0400148 PCI_COMMAND_OFS = 0xc00,
Mark Lord8e7decd2008-05-02 02:07:51 -0400149 PCI_COMMAND_MRDTRIG = (1 << 7), /* PCI Master Read Trigger */
Brett Russ31961942005-09-30 01:36:00 -0400150
Brett Russ20f733e2005-09-01 18:26:17 -0400151 PCI_MAIN_CMD_STS_OFS = 0xd30,
152 STOP_PCI_MASTER = (1 << 2),
153 PCI_MASTER_EMPTY = (1 << 3),
154 GLOB_SFT_RST = (1 << 4),
155
Mark Lord8e7decd2008-05-02 02:07:51 -0400156 MV_PCI_MODE_OFS = 0xd00,
157 MV_PCI_MODE_MASK = 0x30,
158
Jeff Garzik522479f2005-11-12 22:14:02 -0500159 MV_PCI_EXP_ROM_BAR_CTL = 0xd2c,
160 MV_PCI_DISC_TIMER = 0xd04,
161 MV_PCI_MSI_TRIGGER = 0xc38,
162 MV_PCI_SERR_MASK = 0xc28,
Mark Lord8e7decd2008-05-02 02:07:51 -0400163 MV_PCI_XBAR_TMOUT_OFS = 0x1d04,
Jeff Garzik522479f2005-11-12 22:14:02 -0500164 MV_PCI_ERR_LOW_ADDRESS = 0x1d40,
165 MV_PCI_ERR_HIGH_ADDRESS = 0x1d44,
166 MV_PCI_ERR_ATTRIBUTE = 0x1d48,
167 MV_PCI_ERR_COMMAND = 0x1d50,
168
Mark Lord02a121d2007-12-01 13:07:22 -0500169 PCI_IRQ_CAUSE_OFS = 0x1d58,
170 PCI_IRQ_MASK_OFS = 0x1d5c,
Brett Russ20f733e2005-09-01 18:26:17 -0400171 PCI_UNMASK_ALL_IRQS = 0x7fffff, /* bits 22-0 */
172
Mark Lord02a121d2007-12-01 13:07:22 -0500173 PCIE_IRQ_CAUSE_OFS = 0x1900,
174 PCIE_IRQ_MASK_OFS = 0x1910,
Mark Lord646a4da2008-01-26 18:30:37 -0500175 PCIE_UNMASK_ALL_IRQS = 0x40a, /* assorted bits */
Mark Lord02a121d2007-12-01 13:07:22 -0500176
Mark Lord7368f912008-04-25 11:24:24 -0400177 /* Host Controller Main Interrupt Cause/Mask registers (1 per-chip) */
178 PCI_HC_MAIN_IRQ_CAUSE_OFS = 0x1d60,
179 PCI_HC_MAIN_IRQ_MASK_OFS = 0x1d64,
180 SOC_HC_MAIN_IRQ_CAUSE_OFS = 0x20020,
181 SOC_HC_MAIN_IRQ_MASK_OFS = 0x20024,
Mark Lord352fab72008-04-19 14:43:42 -0400182 ERR_IRQ = (1 << 0), /* shift by port # */
183 DONE_IRQ = (1 << 1), /* shift by port # */
Brett Russ20f733e2005-09-01 18:26:17 -0400184 HC0_IRQ_PEND = 0x1ff, /* bits 0-8 = HC0's ports */
185 HC_SHIFT = 9, /* bits 9-17 = HC1's ports */
186 PCI_ERR = (1 << 18),
187 TRAN_LO_DONE = (1 << 19), /* 6xxx: IRQ coalescing */
188 TRAN_HI_DONE = (1 << 20), /* 6xxx: IRQ coalescing */
Jeff Garzikfb621e22007-02-25 04:19:45 -0500189 PORTS_0_3_COAL_DONE = (1 << 8),
190 PORTS_4_7_COAL_DONE = (1 << 17),
Brett Russ20f733e2005-09-01 18:26:17 -0400191 PORTS_0_7_COAL_DONE = (1 << 21), /* 6xxx: IRQ coalescing */
192 GPIO_INT = (1 << 22),
193 SELF_INT = (1 << 23),
194 TWSI_INT = (1 << 24),
195 HC_MAIN_RSVD = (0x7f << 25), /* bits 31-25 */
Jeff Garzikfb621e22007-02-25 04:19:45 -0500196 HC_MAIN_RSVD_5 = (0x1fff << 19), /* bits 31-19 */
Mark Lorde12bef52008-03-31 19:33:56 -0400197 HC_MAIN_RSVD_SOC = (0x3fffffb << 6), /* bits 31-9, 7-6 */
Brett Russ20f733e2005-09-01 18:26:17 -0400198
199 /* SATAHC registers */
200 HC_CFG_OFS = 0,
201
202 HC_IRQ_CAUSE_OFS = 0x14,
Mark Lord352fab72008-04-19 14:43:42 -0400203 DMA_IRQ = (1 << 0), /* shift by port # */
204 HC_COAL_IRQ = (1 << 4), /* IRQ coalescing */
Brett Russ20f733e2005-09-01 18:26:17 -0400205 DEV_IRQ = (1 << 8), /* shift by port # */
206
207 /* Shadow block registers */
Brett Russ31961942005-09-30 01:36:00 -0400208 SHD_BLK_OFS = 0x100,
209 SHD_CTL_AST_OFS = 0x20, /* ofs from SHD_BLK_OFS */
Brett Russ20f733e2005-09-01 18:26:17 -0400210
211 /* SATA registers */
212 SATA_STATUS_OFS = 0x300, /* ctrl, err regs follow status */
213 SATA_ACTIVE_OFS = 0x350,
Mark Lord0c589122008-01-26 18:31:16 -0500214 SATA_FIS_IRQ_CAUSE_OFS = 0x364,
Mark Lordc443c502008-05-14 09:24:39 -0400215 SATA_FIS_IRQ_AN = (1 << 9), /* async notification */
Mark Lord17c5aab2008-04-16 14:56:51 -0400216
Mark Lorde12bef52008-03-31 19:33:56 -0400217 LTMODE_OFS = 0x30c,
Mark Lord17c5aab2008-04-16 14:56:51 -0400218 LTMODE_BIT8 = (1 << 8), /* unknown, but necessary */
219
Jeff Garzik47c2b672005-11-12 21:13:17 -0500220 PHY_MODE3 = 0x310,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500221 PHY_MODE4 = 0x314,
Mark Lordba069e32008-05-31 16:46:34 -0400222 PHY_MODE4_CFG_MASK = 0x00000003, /* phy internal config field */
223 PHY_MODE4_CFG_VALUE = 0x00000001, /* phy internal config field */
224 PHY_MODE4_RSVD_ZEROS = 0x5de3fffa, /* Gen2e always write zeros */
225 PHY_MODE4_RSVD_ONES = 0x00000005, /* Gen2e always write ones */
226
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500227 PHY_MODE2 = 0x330,
Mark Lorde12bef52008-03-31 19:33:56 -0400228 SATA_IFCTL_OFS = 0x344,
Mark Lord8e7decd2008-05-02 02:07:51 -0400229 SATA_TESTCTL_OFS = 0x348,
Mark Lorde12bef52008-03-31 19:33:56 -0400230 SATA_IFSTAT_OFS = 0x34c,
231 VENDOR_UNIQUE_FIS_OFS = 0x35c,
Mark Lord17c5aab2008-04-16 14:56:51 -0400232
Mark Lord8e7decd2008-05-02 02:07:51 -0400233 FISCFG_OFS = 0x360,
234 FISCFG_WAIT_DEV_ERR = (1 << 8), /* wait for host on DevErr */
235 FISCFG_SINGLE_SYNC = (1 << 16), /* SYNC on DMA activation */
Mark Lord17c5aab2008-04-16 14:56:51 -0400236
Jeff Garzikc9d39132005-11-13 17:47:51 -0500237 MV5_PHY_MODE = 0x74,
Mark Lord8e7decd2008-05-02 02:07:51 -0400238 MV5_LTMODE_OFS = 0x30,
239 MV5_PHY_CTL_OFS = 0x0C,
240 SATA_INTERFACE_CFG_OFS = 0x050,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500241
242 MV_M2_PREAMP_MASK = 0x7e0,
Brett Russ20f733e2005-09-01 18:26:17 -0400243
244 /* Port registers */
245 EDMA_CFG_OFS = 0,
Mark Lord0c589122008-01-26 18:31:16 -0500246 EDMA_CFG_Q_DEPTH = 0x1f, /* max device queue depth */
247 EDMA_CFG_NCQ = (1 << 5), /* for R/W FPDMA queued */
248 EDMA_CFG_NCQ_GO_ON_ERR = (1 << 14), /* continue on error */
249 EDMA_CFG_RD_BRST_EXT = (1 << 11), /* read burst 512B */
250 EDMA_CFG_WR_BUFF_LEN = (1 << 13), /* write buffer 512B */
Mark Lorde12bef52008-03-31 19:33:56 -0400251 EDMA_CFG_EDMA_FBS = (1 << 16), /* EDMA FIS-Based Switching */
252 EDMA_CFG_FBS = (1 << 26), /* FIS-Based Switching */
Brett Russ20f733e2005-09-01 18:26:17 -0400253
254 EDMA_ERR_IRQ_CAUSE_OFS = 0x8,
255 EDMA_ERR_IRQ_MASK_OFS = 0xc,
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400256 EDMA_ERR_D_PAR = (1 << 0), /* UDMA data parity err */
257 EDMA_ERR_PRD_PAR = (1 << 1), /* UDMA PRD parity err */
258 EDMA_ERR_DEV = (1 << 2), /* device error */
259 EDMA_ERR_DEV_DCON = (1 << 3), /* device disconnect */
260 EDMA_ERR_DEV_CON = (1 << 4), /* device connected */
261 EDMA_ERR_SERR = (1 << 5), /* SError bits [WBDST] raised */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400262 EDMA_ERR_SELF_DIS = (1 << 7), /* Gen II/IIE self-disable */
263 EDMA_ERR_SELF_DIS_5 = (1 << 8), /* Gen I self-disable */
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400264 EDMA_ERR_BIST_ASYNC = (1 << 8), /* BIST FIS or Async Notify */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400265 EDMA_ERR_TRANS_IRQ_7 = (1 << 8), /* Gen IIE transprt layer irq */
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400266 EDMA_ERR_CRQB_PAR = (1 << 9), /* CRQB parity error */
267 EDMA_ERR_CRPB_PAR = (1 << 10), /* CRPB parity error */
268 EDMA_ERR_INTRL_PAR = (1 << 11), /* internal parity error */
269 EDMA_ERR_IORDY = (1 << 12), /* IORdy timeout */
Mark Lord646a4da2008-01-26 18:30:37 -0500270
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400271 EDMA_ERR_LNK_CTRL_RX = (0xf << 13), /* link ctrl rx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500272 EDMA_ERR_LNK_CTRL_RX_0 = (1 << 13), /* transient: CRC err */
273 EDMA_ERR_LNK_CTRL_RX_1 = (1 << 14), /* transient: FIFO err */
274 EDMA_ERR_LNK_CTRL_RX_2 = (1 << 15), /* fatal: caught SYNC */
275 EDMA_ERR_LNK_CTRL_RX_3 = (1 << 16), /* transient: FIS rx err */
276
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400277 EDMA_ERR_LNK_DATA_RX = (0xf << 17), /* link data rx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500278
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400279 EDMA_ERR_LNK_CTRL_TX = (0x1f << 21), /* link ctrl tx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500280 EDMA_ERR_LNK_CTRL_TX_0 = (1 << 21), /* transient: CRC err */
281 EDMA_ERR_LNK_CTRL_TX_1 = (1 << 22), /* transient: FIFO err */
282 EDMA_ERR_LNK_CTRL_TX_2 = (1 << 23), /* transient: caught SYNC */
283 EDMA_ERR_LNK_CTRL_TX_3 = (1 << 24), /* transient: caught DMAT */
284 EDMA_ERR_LNK_CTRL_TX_4 = (1 << 25), /* transient: FIS collision */
285
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400286 EDMA_ERR_LNK_DATA_TX = (0x1f << 26), /* link data tx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500287
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400288 EDMA_ERR_TRANS_PROTO = (1 << 31), /* transport protocol error */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400289 EDMA_ERR_OVERRUN_5 = (1 << 5),
290 EDMA_ERR_UNDERRUN_5 = (1 << 6),
Mark Lord646a4da2008-01-26 18:30:37 -0500291
292 EDMA_ERR_IRQ_TRANSIENT = EDMA_ERR_LNK_CTRL_RX_0 |
293 EDMA_ERR_LNK_CTRL_RX_1 |
294 EDMA_ERR_LNK_CTRL_RX_3 |
Mark Lord85afb932008-04-19 14:54:41 -0400295 EDMA_ERR_LNK_CTRL_TX,
Mark Lord646a4da2008-01-26 18:30:37 -0500296
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400297 EDMA_EH_FREEZE = EDMA_ERR_D_PAR |
298 EDMA_ERR_PRD_PAR |
299 EDMA_ERR_DEV_DCON |
300 EDMA_ERR_DEV_CON |
301 EDMA_ERR_SERR |
302 EDMA_ERR_SELF_DIS |
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400303 EDMA_ERR_CRQB_PAR |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400304 EDMA_ERR_CRPB_PAR |
305 EDMA_ERR_INTRL_PAR |
306 EDMA_ERR_IORDY |
307 EDMA_ERR_LNK_CTRL_RX_2 |
308 EDMA_ERR_LNK_DATA_RX |
309 EDMA_ERR_LNK_DATA_TX |
310 EDMA_ERR_TRANS_PROTO,
Mark Lorde12bef52008-03-31 19:33:56 -0400311
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400312 EDMA_EH_FREEZE_5 = EDMA_ERR_D_PAR |
313 EDMA_ERR_PRD_PAR |
314 EDMA_ERR_DEV_DCON |
315 EDMA_ERR_DEV_CON |
316 EDMA_ERR_OVERRUN_5 |
317 EDMA_ERR_UNDERRUN_5 |
318 EDMA_ERR_SELF_DIS_5 |
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400319 EDMA_ERR_CRQB_PAR |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400320 EDMA_ERR_CRPB_PAR |
321 EDMA_ERR_INTRL_PAR |
322 EDMA_ERR_IORDY,
Brett Russ20f733e2005-09-01 18:26:17 -0400323
Brett Russ31961942005-09-30 01:36:00 -0400324 EDMA_REQ_Q_BASE_HI_OFS = 0x10,
325 EDMA_REQ_Q_IN_PTR_OFS = 0x14, /* also contains BASE_LO */
Brett Russ31961942005-09-30 01:36:00 -0400326
327 EDMA_REQ_Q_OUT_PTR_OFS = 0x18,
328 EDMA_REQ_Q_PTR_SHIFT = 5,
329
330 EDMA_RSP_Q_BASE_HI_OFS = 0x1c,
331 EDMA_RSP_Q_IN_PTR_OFS = 0x20,
332 EDMA_RSP_Q_OUT_PTR_OFS = 0x24, /* also contains BASE_LO */
Brett Russ31961942005-09-30 01:36:00 -0400333 EDMA_RSP_Q_PTR_SHIFT = 3,
334
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400335 EDMA_CMD_OFS = 0x28, /* EDMA command register */
336 EDMA_EN = (1 << 0), /* enable EDMA */
337 EDMA_DS = (1 << 1), /* disable EDMA; self-negated */
Mark Lord8e7decd2008-05-02 02:07:51 -0400338 EDMA_RESET = (1 << 2), /* reset eng/trans/link/phy */
Brett Russ20f733e2005-09-01 18:26:17 -0400339
Mark Lord8e7decd2008-05-02 02:07:51 -0400340 EDMA_STATUS_OFS = 0x30, /* EDMA engine status */
341 EDMA_STATUS_CACHE_EMPTY = (1 << 6), /* GenIIe command cache empty */
342 EDMA_STATUS_IDLE = (1 << 7), /* GenIIe EDMA enabled/idle */
343
344 EDMA_IORDY_TMOUT_OFS = 0x34,
345 EDMA_ARB_CFG_OFS = 0x38,
346
347 EDMA_HALTCOND_OFS = 0x60, /* GenIIe halt conditions */
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500348
Mark Lordda142652009-01-30 18:51:54 -0500349
350 BMDMA_CMD_OFS = 0x224, /* bmdma command register */
351 BMDMA_STATUS_OFS = 0x228, /* bmdma status register */
352 BMDMA_PRD_LOW_OFS = 0x22c, /* bmdma PRD addr 31:0 */
353 BMDMA_PRD_HIGH_OFS = 0x230, /* bmdma PRD addr 63:32 */
354
Brett Russ31961942005-09-30 01:36:00 -0400355 /* Host private flags (hp_flags) */
356 MV_HP_FLAG_MSI = (1 << 0),
Jeff Garzik47c2b672005-11-12 21:13:17 -0500357 MV_HP_ERRATA_50XXB0 = (1 << 1),
358 MV_HP_ERRATA_50XXB2 = (1 << 2),
359 MV_HP_ERRATA_60X1B2 = (1 << 3),
360 MV_HP_ERRATA_60X1C0 = (1 << 4),
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400361 MV_HP_GEN_I = (1 << 6), /* Generation I: 50xx */
362 MV_HP_GEN_II = (1 << 7), /* Generation II: 60xx */
363 MV_HP_GEN_IIE = (1 << 8), /* Generation IIE: 6042/7042 */
Mark Lord02a121d2007-12-01 13:07:22 -0500364 MV_HP_PCIE = (1 << 9), /* PCIe bus/regs: 7042 */
Mark Lord616d4a92008-05-02 02:08:32 -0400365 MV_HP_CUT_THROUGH = (1 << 10), /* can use EDMA cut-through */
Mark Lord1f398472008-05-27 17:54:48 -0400366 MV_HP_FLAG_SOC = (1 << 11), /* SystemOnChip, no PCI */
Brett Russ20f733e2005-09-01 18:26:17 -0400367
Brett Russ31961942005-09-30 01:36:00 -0400368 /* Port private flags (pp_flags) */
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400369 MV_PP_FLAG_EDMA_EN = (1 << 0), /* is EDMA engine enabled? */
Mark Lord72109162008-01-26 18:31:33 -0500370 MV_PP_FLAG_NCQ_EN = (1 << 1), /* is EDMA set up for NCQ? */
Mark Lord00f42ea2008-05-02 02:11:45 -0400371 MV_PP_FLAG_FBS_EN = (1 << 2), /* is EDMA set up for FBS? */
Mark Lord29d187b2008-05-02 02:15:37 -0400372 MV_PP_FLAG_DELAYED_EH = (1 << 3), /* delayed dev err handling */
Brett Russ31961942005-09-30 01:36:00 -0400373};
374
Jeff Garzikee9ccdf2007-07-12 15:51:22 -0400375#define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I)
376#define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II)
Jeff Garzike4e7b892006-01-31 12:18:41 -0500377#define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE)
Mark Lord8e7decd2008-05-02 02:07:51 -0400378#define IS_PCIE(hpriv) ((hpriv)->hp_flags & MV_HP_PCIE)
Mark Lord1f398472008-05-27 17:54:48 -0400379#define IS_SOC(hpriv) ((hpriv)->hp_flags & MV_HP_FLAG_SOC)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500380
Lennert Buytenhek15a32632008-03-27 14:51:39 -0400381#define WINDOW_CTRL(i) (0x20030 + ((i) << 4))
382#define WINDOW_BASE(i) (0x20034 + ((i) << 4))
383
Jeff Garzik095fec82005-11-12 09:50:49 -0500384enum {
Jeff Garzikbaf14aa2007-10-09 13:51:57 -0400385 /* DMA boundary 0xffff is required by the s/g splitting
386 * we need on /length/ in mv_fill-sg().
387 */
388 MV_DMA_BOUNDARY = 0xffffU,
Jeff Garzik095fec82005-11-12 09:50:49 -0500389
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400390 /* mask of register bits containing lower 32 bits
391 * of EDMA request queue DMA address
392 */
Jeff Garzik095fec82005-11-12 09:50:49 -0500393 EDMA_REQ_Q_BASE_LO_MASK = 0xfffffc00U,
394
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400395 /* ditto, for response queue */
Jeff Garzik095fec82005-11-12 09:50:49 -0500396 EDMA_RSP_Q_BASE_LO_MASK = 0xffffff00U,
397};
398
Jeff Garzik522479f2005-11-12 22:14:02 -0500399enum chip_type {
400 chip_504x,
401 chip_508x,
402 chip_5080,
403 chip_604x,
404 chip_608x,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500405 chip_6042,
406 chip_7042,
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500407 chip_soc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500408};
409
Brett Russ31961942005-09-30 01:36:00 -0400410/* Command ReQuest Block: 32B */
411struct mv_crqb {
Mark Lorde1469872006-05-22 19:02:03 -0400412 __le32 sg_addr;
413 __le32 sg_addr_hi;
414 __le16 ctrl_flags;
415 __le16 ata_cmd[11];
Brett Russ31961942005-09-30 01:36:00 -0400416};
417
Jeff Garzike4e7b892006-01-31 12:18:41 -0500418struct mv_crqb_iie {
Mark Lorde1469872006-05-22 19:02:03 -0400419 __le32 addr;
420 __le32 addr_hi;
421 __le32 flags;
422 __le32 len;
423 __le32 ata_cmd[4];
Jeff Garzike4e7b892006-01-31 12:18:41 -0500424};
425
Brett Russ31961942005-09-30 01:36:00 -0400426/* Command ResPonse Block: 8B */
427struct mv_crpb {
Mark Lorde1469872006-05-22 19:02:03 -0400428 __le16 id;
429 __le16 flags;
430 __le32 tmstmp;
Brett Russ31961942005-09-30 01:36:00 -0400431};
432
433/* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
434struct mv_sg {
Mark Lorde1469872006-05-22 19:02:03 -0400435 __le32 addr;
436 __le32 flags_size;
437 __le32 addr_hi;
438 __le32 reserved;
Brett Russ20f733e2005-09-01 18:26:17 -0400439};
440
441struct mv_port_priv {
Brett Russ31961942005-09-30 01:36:00 -0400442 struct mv_crqb *crqb;
443 dma_addr_t crqb_dma;
444 struct mv_crpb *crpb;
445 dma_addr_t crpb_dma;
Mark Lordeb73d552008-01-29 13:24:00 -0500446 struct mv_sg *sg_tbl[MV_MAX_Q_DEPTH];
447 dma_addr_t sg_tbl_dma[MV_MAX_Q_DEPTH];
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400448
449 unsigned int req_idx;
450 unsigned int resp_idx;
451
Brett Russ31961942005-09-30 01:36:00 -0400452 u32 pp_flags;
Mark Lord29d187b2008-05-02 02:15:37 -0400453 unsigned int delayed_eh_pmp_map;
Brett Russ20f733e2005-09-01 18:26:17 -0400454};
455
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500456struct mv_port_signal {
457 u32 amps;
458 u32 pre;
459};
460
Mark Lord02a121d2007-12-01 13:07:22 -0500461struct mv_host_priv {
462 u32 hp_flags;
Mark Lord96e2c4872008-05-17 13:38:00 -0400463 u32 main_irq_mask;
Mark Lord02a121d2007-12-01 13:07:22 -0500464 struct mv_port_signal signal[8];
465 const struct mv_hw_ops *ops;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500466 int n_ports;
467 void __iomem *base;
Mark Lord7368f912008-04-25 11:24:24 -0400468 void __iomem *main_irq_cause_addr;
469 void __iomem *main_irq_mask_addr;
Mark Lord02a121d2007-12-01 13:07:22 -0500470 u32 irq_cause_ofs;
471 u32 irq_mask_ofs;
472 u32 unmask_all_irqs;
Mark Lordda2fa9b2008-01-26 18:32:45 -0500473 /*
474 * These consistent DMA memory pools give us guaranteed
475 * alignment for hardware-accessed data structures,
476 * and less memory waste in accomplishing the alignment.
477 */
478 struct dma_pool *crqb_pool;
479 struct dma_pool *crpb_pool;
480 struct dma_pool *sg_tbl_pool;
Mark Lord02a121d2007-12-01 13:07:22 -0500481};
482
Jeff Garzik47c2b672005-11-12 21:13:17 -0500483struct mv_hw_ops {
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500484 void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
485 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500486 void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
487 void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
488 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500489 int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
490 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500491 void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100492 void (*reset_bus)(struct ata_host *host, void __iomem *mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500493};
494
Tejun Heo82ef04f2008-07-31 17:02:40 +0900495static int mv_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val);
496static int mv_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val);
497static int mv5_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val);
498static int mv5_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val);
Brett Russ31961942005-09-30 01:36:00 -0400499static int mv_port_start(struct ata_port *ap);
500static void mv_port_stop(struct ata_port *ap);
Mark Lord3e4a1392008-05-02 02:10:02 -0400501static int mv_qc_defer(struct ata_queued_cmd *qc);
Brett Russ31961942005-09-30 01:36:00 -0400502static void mv_qc_prep(struct ata_queued_cmd *qc);
Jeff Garzike4e7b892006-01-31 12:18:41 -0500503static void mv_qc_prep_iie(struct ata_queued_cmd *qc);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900504static unsigned int mv_qc_issue(struct ata_queued_cmd *qc);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900505static int mv_hardreset(struct ata_link *link, unsigned int *class,
506 unsigned long deadline);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400507static void mv_eh_freeze(struct ata_port *ap);
508static void mv_eh_thaw(struct ata_port *ap);
Mark Lordf2738272008-01-26 18:32:29 -0500509static void mv6_dev_config(struct ata_device *dev);
Brett Russ20f733e2005-09-01 18:26:17 -0400510
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500511static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
512 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500513static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
514static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
515 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500516static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
517 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500518static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100519static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500520
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500521static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
522 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500523static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
524static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
525 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500526static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
527 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500528static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500529static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
530 void __iomem *mmio);
531static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
532 void __iomem *mmio);
533static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
534 void __iomem *mmio, unsigned int n_hc);
535static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
536 void __iomem *mmio);
537static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100538static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio);
Mark Lorde12bef52008-03-31 19:33:56 -0400539static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500540 unsigned int port_no);
Mark Lorde12bef52008-03-31 19:33:56 -0400541static int mv_stop_edma(struct ata_port *ap);
Mark Lordb5624682008-03-31 19:34:40 -0400542static int mv_stop_edma_engine(void __iomem *port_mmio);
Mark Lord00b81232009-01-30 18:47:51 -0500543static void mv_edma_cfg(struct ata_port *ap, int want_ncq, int want_edma);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500544
Mark Lorde49856d2008-04-16 14:59:07 -0400545static void mv_pmp_select(struct ata_port *ap, int pmp);
546static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
547 unsigned long deadline);
548static int mv_softreset(struct ata_link *link, unsigned int *class,
549 unsigned long deadline);
Mark Lord29d187b2008-05-02 02:15:37 -0400550static void mv_pmp_error_handler(struct ata_port *ap);
Mark Lord4c299ca2008-05-02 02:16:20 -0400551static void mv_process_crpb_entries(struct ata_port *ap,
552 struct mv_port_priv *pp);
Brett Russ20f733e2005-09-01 18:26:17 -0400553
Mark Lordda142652009-01-30 18:51:54 -0500554static unsigned long mv_mode_filter(struct ata_device *dev,
555 unsigned long xfer_mask);
556static void mv_sff_irq_clear(struct ata_port *ap);
557static int mv_check_atapi_dma(struct ata_queued_cmd *qc);
558static void mv_bmdma_setup(struct ata_queued_cmd *qc);
559static void mv_bmdma_start(struct ata_queued_cmd *qc);
560static void mv_bmdma_stop(struct ata_queued_cmd *qc);
561static u8 mv_bmdma_status(struct ata_port *ap);
562
Mark Lordeb73d552008-01-29 13:24:00 -0500563/* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below
564 * because we have to allow room for worst case splitting of
565 * PRDs for 64K boundaries in mv_fill_sg().
566 */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400567static struct scsi_host_template mv5_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900568 ATA_BASE_SHT(DRV_NAME),
Jeff Garzikbaf14aa2007-10-09 13:51:57 -0400569 .sg_tablesize = MV_MAX_SG_CT / 2,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400570 .dma_boundary = MV_DMA_BOUNDARY,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400571};
572
573static struct scsi_host_template mv6_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900574 ATA_NCQ_SHT(DRV_NAME),
Mark Lord138bfdd2008-01-26 18:33:18 -0500575 .can_queue = MV_MAX_Q_DEPTH - 1,
Jeff Garzikbaf14aa2007-10-09 13:51:57 -0400576 .sg_tablesize = MV_MAX_SG_CT / 2,
Brett Russ20f733e2005-09-01 18:26:17 -0400577 .dma_boundary = MV_DMA_BOUNDARY,
Brett Russ20f733e2005-09-01 18:26:17 -0400578};
579
Tejun Heo029cfd62008-03-25 12:22:49 +0900580static struct ata_port_operations mv5_ops = {
581 .inherits = &ata_sff_port_ops,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500582
Mark Lord3e4a1392008-05-02 02:10:02 -0400583 .qc_defer = mv_qc_defer,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500584 .qc_prep = mv_qc_prep,
585 .qc_issue = mv_qc_issue,
586
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400587 .freeze = mv_eh_freeze,
588 .thaw = mv_eh_thaw,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900589 .hardreset = mv_hardreset,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900590 .error_handler = ata_std_error_handler, /* avoid SFF EH */
Tejun Heo029cfd62008-03-25 12:22:49 +0900591 .post_internal_cmd = ATA_OP_NULL,
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400592
Jeff Garzikc9d39132005-11-13 17:47:51 -0500593 .scr_read = mv5_scr_read,
594 .scr_write = mv5_scr_write,
595
596 .port_start = mv_port_start,
597 .port_stop = mv_port_stop,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500598};
599
Tejun Heo029cfd62008-03-25 12:22:49 +0900600static struct ata_port_operations mv6_ops = {
601 .inherits = &mv5_ops,
Mark Lordf2738272008-01-26 18:32:29 -0500602 .dev_config = mv6_dev_config,
Brett Russ20f733e2005-09-01 18:26:17 -0400603 .scr_read = mv_scr_read,
604 .scr_write = mv_scr_write,
605
Mark Lorde49856d2008-04-16 14:59:07 -0400606 .pmp_hardreset = mv_pmp_hardreset,
607 .pmp_softreset = mv_softreset,
608 .softreset = mv_softreset,
Mark Lord29d187b2008-05-02 02:15:37 -0400609 .error_handler = mv_pmp_error_handler,
Mark Lordda142652009-01-30 18:51:54 -0500610
611 .sff_irq_clear = mv_sff_irq_clear,
612 .check_atapi_dma = mv_check_atapi_dma,
613 .bmdma_setup = mv_bmdma_setup,
614 .bmdma_start = mv_bmdma_start,
615 .bmdma_stop = mv_bmdma_stop,
616 .bmdma_status = mv_bmdma_status,
617 .mode_filter = mv_mode_filter,
Brett Russ20f733e2005-09-01 18:26:17 -0400618};
619
Tejun Heo029cfd62008-03-25 12:22:49 +0900620static struct ata_port_operations mv_iie_ops = {
621 .inherits = &mv6_ops,
622 .dev_config = ATA_OP_NULL,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500623 .qc_prep = mv_qc_prep_iie,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500624};
625
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100626static const struct ata_port_info mv_port_info[] = {
Brett Russ20f733e2005-09-01 18:26:17 -0400627 { /* chip_504x */
Mark Lord91b1a842009-01-30 18:46:39 -0500628 .flags = MV_GEN_I_FLAGS,
Brett Russ31961942005-09-30 01:36:00 -0400629 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400630 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500631 .port_ops = &mv5_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400632 },
633 { /* chip_508x */
Mark Lord91b1a842009-01-30 18:46:39 -0500634 .flags = MV_GEN_I_FLAGS | MV_FLAG_DUAL_HC,
Brett Russ31961942005-09-30 01:36:00 -0400635 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400636 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500637 .port_ops = &mv5_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400638 },
Jeff Garzik47c2b672005-11-12 21:13:17 -0500639 { /* chip_5080 */
Mark Lord91b1a842009-01-30 18:46:39 -0500640 .flags = MV_GEN_I_FLAGS | MV_FLAG_DUAL_HC,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500641 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400642 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500643 .port_ops = &mv5_ops,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500644 },
Brett Russ20f733e2005-09-01 18:26:17 -0400645 { /* chip_604x */
Mark Lord91b1a842009-01-30 18:46:39 -0500646 .flags = MV_GEN_II_FLAGS,
Brett Russ31961942005-09-30 01:36:00 -0400647 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400648 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500649 .port_ops = &mv6_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400650 },
651 { /* chip_608x */
Mark Lord91b1a842009-01-30 18:46:39 -0500652 .flags = MV_GEN_II_FLAGS | MV_FLAG_DUAL_HC,
Brett Russ31961942005-09-30 01:36:00 -0400653 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400654 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500655 .port_ops = &mv6_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400656 },
Jeff Garzike4e7b892006-01-31 12:18:41 -0500657 { /* chip_6042 */
Mark Lord91b1a842009-01-30 18:46:39 -0500658 .flags = MV_GEN_IIE_FLAGS,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500659 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400660 .udma_mask = ATA_UDMA6,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500661 .port_ops = &mv_iie_ops,
662 },
663 { /* chip_7042 */
Mark Lord91b1a842009-01-30 18:46:39 -0500664 .flags = MV_GEN_IIE_FLAGS,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500665 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400666 .udma_mask = ATA_UDMA6,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500667 .port_ops = &mv_iie_ops,
668 },
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500669 { /* chip_soc */
Mark Lord91b1a842009-01-30 18:46:39 -0500670 .flags = MV_GEN_IIE_FLAGS,
Mark Lord17c5aab2008-04-16 14:56:51 -0400671 .pio_mask = 0x1f, /* pio0-4 */
672 .udma_mask = ATA_UDMA6,
673 .port_ops = &mv_iie_ops,
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500674 },
Brett Russ20f733e2005-09-01 18:26:17 -0400675};
676
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500677static const struct pci_device_id mv_pci_tbl[] = {
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400678 { PCI_VDEVICE(MARVELL, 0x5040), chip_504x },
679 { PCI_VDEVICE(MARVELL, 0x5041), chip_504x },
680 { PCI_VDEVICE(MARVELL, 0x5080), chip_5080 },
681 { PCI_VDEVICE(MARVELL, 0x5081), chip_508x },
Mark Lord46c57842008-09-04 18:21:07 -0400682 /* RocketRAID 1720/174x have different identifiers */
683 { PCI_VDEVICE(TTI, 0x1720), chip_6042 },
Mark Lord44622542009-01-27 16:33:13 -0500684 { PCI_VDEVICE(TTI, 0x1740), chip_6042 },
685 { PCI_VDEVICE(TTI, 0x1742), chip_6042 },
Brett Russ20f733e2005-09-01 18:26:17 -0400686
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400687 { PCI_VDEVICE(MARVELL, 0x6040), chip_604x },
688 { PCI_VDEVICE(MARVELL, 0x6041), chip_604x },
689 { PCI_VDEVICE(MARVELL, 0x6042), chip_6042 },
690 { PCI_VDEVICE(MARVELL, 0x6080), chip_608x },
691 { PCI_VDEVICE(MARVELL, 0x6081), chip_608x },
Jeff Garzik29179532005-11-11 08:08:03 -0500692
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400693 { PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x },
694
Florian Attenbergerd9f9c6b2007-07-02 17:09:29 +0200695 /* Adaptec 1430SA */
696 { PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 },
697
Mark Lord02a121d2007-12-01 13:07:22 -0500698 /* Marvell 7042 support */
Morrison, Tom6a3d5862007-03-06 02:38:10 -0800699 { PCI_VDEVICE(MARVELL, 0x7042), chip_7042 },
700
Mark Lord02a121d2007-12-01 13:07:22 -0500701 /* Highpoint RocketRAID PCIe series */
702 { PCI_VDEVICE(TTI, 0x2300), chip_7042 },
703 { PCI_VDEVICE(TTI, 0x2310), chip_7042 },
704
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400705 { } /* terminate list */
Brett Russ20f733e2005-09-01 18:26:17 -0400706};
707
Jeff Garzik47c2b672005-11-12 21:13:17 -0500708static const struct mv_hw_ops mv5xxx_ops = {
709 .phy_errata = mv5_phy_errata,
710 .enable_leds = mv5_enable_leds,
711 .read_preamp = mv5_read_preamp,
712 .reset_hc = mv5_reset_hc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500713 .reset_flash = mv5_reset_flash,
714 .reset_bus = mv5_reset_bus,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500715};
716
717static const struct mv_hw_ops mv6xxx_ops = {
718 .phy_errata = mv6_phy_errata,
719 .enable_leds = mv6_enable_leds,
720 .read_preamp = mv6_read_preamp,
721 .reset_hc = mv6_reset_hc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500722 .reset_flash = mv6_reset_flash,
723 .reset_bus = mv_reset_pci_bus,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500724};
725
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500726static const struct mv_hw_ops mv_soc_ops = {
727 .phy_errata = mv6_phy_errata,
728 .enable_leds = mv_soc_enable_leds,
729 .read_preamp = mv_soc_read_preamp,
730 .reset_hc = mv_soc_reset_hc,
731 .reset_flash = mv_soc_reset_flash,
732 .reset_bus = mv_soc_reset_bus,
733};
734
Brett Russ20f733e2005-09-01 18:26:17 -0400735/*
736 * Functions
737 */
738
739static inline void writelfl(unsigned long data, void __iomem *addr)
740{
741 writel(data, addr);
742 (void) readl(addr); /* flush to avoid PCI posted write */
743}
744
Jeff Garzikc9d39132005-11-13 17:47:51 -0500745static inline unsigned int mv_hc_from_port(unsigned int port)
746{
747 return port >> MV_PORT_HC_SHIFT;
748}
749
750static inline unsigned int mv_hardport_from_port(unsigned int port)
751{
752 return port & MV_PORT_MASK;
753}
754
Mark Lord1cfd19a2008-04-19 15:05:50 -0400755/*
756 * Consolidate some rather tricky bit shift calculations.
757 * This is hot-path stuff, so not a function.
758 * Simple code, with two return values, so macro rather than inline.
759 *
760 * port is the sole input, in range 0..7.
Mark Lord7368f912008-04-25 11:24:24 -0400761 * shift is one output, for use with main_irq_cause / main_irq_mask registers.
762 * hardport is the other output, in range 0..3.
Mark Lord1cfd19a2008-04-19 15:05:50 -0400763 *
764 * Note that port and hardport may be the same variable in some cases.
765 */
766#define MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport) \
767{ \
768 shift = mv_hc_from_port(port) * HC_SHIFT; \
769 hardport = mv_hardport_from_port(port); \
770 shift += hardport * 2; \
771}
772
Mark Lord352fab72008-04-19 14:43:42 -0400773static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
774{
775 return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
776}
777
Jeff Garzikc9d39132005-11-13 17:47:51 -0500778static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
779 unsigned int port)
780{
781 return mv_hc_base(base, mv_hc_from_port(port));
782}
783
Brett Russ20f733e2005-09-01 18:26:17 -0400784static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
785{
Jeff Garzikc9d39132005-11-13 17:47:51 -0500786 return mv_hc_base_from_port(base, port) +
Jeff Garzik8b260242005-11-12 12:32:50 -0500787 MV_SATAHC_ARBTR_REG_SZ +
Jeff Garzikc9d39132005-11-13 17:47:51 -0500788 (mv_hardport_from_port(port) * MV_PORT_REG_SZ);
Brett Russ20f733e2005-09-01 18:26:17 -0400789}
790
Mark Lorde12bef52008-03-31 19:33:56 -0400791static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
792{
793 void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
794 unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;
795
796 return hc_mmio + ofs;
797}
798
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500799static inline void __iomem *mv_host_base(struct ata_host *host)
800{
801 struct mv_host_priv *hpriv = host->private_data;
802 return hpriv->base;
803}
804
Brett Russ20f733e2005-09-01 18:26:17 -0400805static inline void __iomem *mv_ap_base(struct ata_port *ap)
806{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500807 return mv_port_base(mv_host_base(ap->host), ap->port_no);
Brett Russ20f733e2005-09-01 18:26:17 -0400808}
809
Jeff Garzikcca39742006-08-24 03:19:22 -0400810static inline int mv_get_hc_count(unsigned long port_flags)
Brett Russ20f733e2005-09-01 18:26:17 -0400811{
Jeff Garzikcca39742006-08-24 03:19:22 -0400812 return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
Brett Russ20f733e2005-09-01 18:26:17 -0400813}
814
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400815static void mv_set_edma_ptrs(void __iomem *port_mmio,
816 struct mv_host_priv *hpriv,
817 struct mv_port_priv *pp)
818{
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400819 u32 index;
820
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400821 /*
822 * initialize request queue
823 */
Mark Lordfcfb1f72008-04-19 15:06:40 -0400824 pp->req_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */
825 index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400826
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400827 WARN_ON(pp->crqb_dma & 0x3ff);
828 writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400829 writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400830 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
Mark Lord5cf73bf2008-05-27 17:58:56 -0400831 writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400832
833 /*
834 * initialize response queue
835 */
Mark Lordfcfb1f72008-04-19 15:06:40 -0400836 pp->resp_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */
837 index = pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400838
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400839 WARN_ON(pp->crpb_dma & 0xff);
840 writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS);
Mark Lord5cf73bf2008-05-27 17:58:56 -0400841 writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400842 writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400843 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400844}
845
Mark Lordc4de5732008-05-17 13:35:21 -0400846static void mv_set_main_irq_mask(struct ata_host *host,
847 u32 disable_bits, u32 enable_bits)
848{
849 struct mv_host_priv *hpriv = host->private_data;
850 u32 old_mask, new_mask;
851
Mark Lord96e2c4872008-05-17 13:38:00 -0400852 old_mask = hpriv->main_irq_mask;
Mark Lordc4de5732008-05-17 13:35:21 -0400853 new_mask = (old_mask & ~disable_bits) | enable_bits;
Mark Lord96e2c4872008-05-17 13:38:00 -0400854 if (new_mask != old_mask) {
855 hpriv->main_irq_mask = new_mask;
Mark Lordc4de5732008-05-17 13:35:21 -0400856 writelfl(new_mask, hpriv->main_irq_mask_addr);
Mark Lord96e2c4872008-05-17 13:38:00 -0400857 }
Mark Lordc4de5732008-05-17 13:35:21 -0400858}
859
860static void mv_enable_port_irqs(struct ata_port *ap,
861 unsigned int port_bits)
862{
863 unsigned int shift, hardport, port = ap->port_no;
864 u32 disable_bits, enable_bits;
865
866 MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
867
868 disable_bits = (DONE_IRQ | ERR_IRQ) << shift;
869 enable_bits = port_bits << shift;
870 mv_set_main_irq_mask(ap->host, disable_bits, enable_bits);
871}
872
Mark Lord00b81232009-01-30 18:47:51 -0500873static void mv_clear_and_enable_port_irqs(struct ata_port *ap,
874 void __iomem *port_mmio,
875 unsigned int port_irqs)
876{
877 struct mv_host_priv *hpriv = ap->host->private_data;
878 int hardport = mv_hardport_from_port(ap->port_no);
879 void __iomem *hc_mmio = mv_hc_base_from_port(
880 mv_host_base(ap->host), ap->port_no);
881 u32 hc_irq_cause;
882
883 /* clear EDMA event indicators, if any */
884 writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
885
886 /* clear pending irq events */
887 hc_irq_cause = ~((DEV_IRQ | DMA_IRQ) << hardport);
888 writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
889
890 /* clear FIS IRQ Cause */
891 if (IS_GEN_IIE(hpriv))
892 writelfl(0, port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
893
894 mv_enable_port_irqs(ap, port_irqs);
895}
896
Brett Russ05b308e2005-10-05 17:08:53 -0400897/**
Mark Lord00b81232009-01-30 18:47:51 -0500898 * mv_start_edma - Enable eDMA engine
Brett Russ05b308e2005-10-05 17:08:53 -0400899 * @base: port base address
900 * @pp: port private data
901 *
Tejun Heobeec7db2006-02-11 19:11:13 +0900902 * Verify the local cache of the eDMA state is accurate with a
903 * WARN_ON.
Brett Russ05b308e2005-10-05 17:08:53 -0400904 *
905 * LOCKING:
906 * Inherited from caller.
907 */
Mark Lord00b81232009-01-30 18:47:51 -0500908static void mv_start_edma(struct ata_port *ap, void __iomem *port_mmio,
Mark Lord72109162008-01-26 18:31:33 -0500909 struct mv_port_priv *pp, u8 protocol)
Brett Russ31961942005-09-30 01:36:00 -0400910{
Mark Lord72109162008-01-26 18:31:33 -0500911 int want_ncq = (protocol == ATA_PROT_NCQ);
912
913 if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
914 int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0);
915 if (want_ncq != using_ncq)
Mark Lordb5624682008-03-31 19:34:40 -0400916 mv_stop_edma(ap);
Mark Lord72109162008-01-26 18:31:33 -0500917 }
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400918 if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) {
Mark Lord0c589122008-01-26 18:31:16 -0500919 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lord0c589122008-01-26 18:31:16 -0500920
Mark Lord00b81232009-01-30 18:47:51 -0500921 mv_edma_cfg(ap, want_ncq, 1);
Mark Lord0c589122008-01-26 18:31:16 -0500922
Mark Lordf630d562008-01-26 18:31:00 -0500923 mv_set_edma_ptrs(port_mmio, hpriv, pp);
Mark Lord00b81232009-01-30 18:47:51 -0500924 mv_clear_and_enable_port_irqs(ap, port_mmio, DONE_IRQ|ERR_IRQ);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400925
Mark Lordf630d562008-01-26 18:31:00 -0500926 writelfl(EDMA_EN, port_mmio + EDMA_CMD_OFS);
Brett Russafb0edd2005-10-05 17:08:42 -0400927 pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
928 }
Brett Russ31961942005-09-30 01:36:00 -0400929}
930
Mark Lord9b2c4e02008-05-02 02:09:14 -0400931static void mv_wait_for_edma_empty_idle(struct ata_port *ap)
932{
933 void __iomem *port_mmio = mv_ap_base(ap);
934 const u32 empty_idle = (EDMA_STATUS_CACHE_EMPTY | EDMA_STATUS_IDLE);
935 const int per_loop = 5, timeout = (15 * 1000 / per_loop);
936 int i;
937
938 /*
939 * Wait for the EDMA engine to finish transactions in progress.
Mark Lordc46938c2008-05-02 14:02:28 -0400940 * No idea what a good "timeout" value might be, but measurements
941 * indicate that it often requires hundreds of microseconds
942 * with two drives in-use. So we use the 15msec value above
943 * as a rough guess at what even more drives might require.
Mark Lord9b2c4e02008-05-02 02:09:14 -0400944 */
945 for (i = 0; i < timeout; ++i) {
946 u32 edma_stat = readl(port_mmio + EDMA_STATUS_OFS);
947 if ((edma_stat & empty_idle) == empty_idle)
948 break;
949 udelay(per_loop);
950 }
951 /* ata_port_printk(ap, KERN_INFO, "%s: %u+ usecs\n", __func__, i); */
952}
953
Brett Russ05b308e2005-10-05 17:08:53 -0400954/**
Mark Lorde12bef52008-03-31 19:33:56 -0400955 * mv_stop_edma_engine - Disable eDMA engine
Mark Lordb5624682008-03-31 19:34:40 -0400956 * @port_mmio: io base address
Brett Russ05b308e2005-10-05 17:08:53 -0400957 *
958 * LOCKING:
959 * Inherited from caller.
960 */
Mark Lordb5624682008-03-31 19:34:40 -0400961static int mv_stop_edma_engine(void __iomem *port_mmio)
Brett Russ31961942005-09-30 01:36:00 -0400962{
Mark Lordb5624682008-03-31 19:34:40 -0400963 int i;
Brett Russ31961942005-09-30 01:36:00 -0400964
Mark Lordb5624682008-03-31 19:34:40 -0400965 /* Disable eDMA. The disable bit auto clears. */
966 writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
Jeff Garzik8b260242005-11-12 12:32:50 -0500967
Mark Lordb5624682008-03-31 19:34:40 -0400968 /* Wait for the chip to confirm eDMA is off. */
969 for (i = 10000; i > 0; i--) {
970 u32 reg = readl(port_mmio + EDMA_CMD_OFS);
Jeff Garzik4537deb2007-07-12 14:30:19 -0400971 if (!(reg & EDMA_EN))
Mark Lordb5624682008-03-31 19:34:40 -0400972 return 0;
973 udelay(10);
Brett Russ31961942005-09-30 01:36:00 -0400974 }
Mark Lordb5624682008-03-31 19:34:40 -0400975 return -EIO;
Brett Russ31961942005-09-30 01:36:00 -0400976}
977
Mark Lorde12bef52008-03-31 19:33:56 -0400978static int mv_stop_edma(struct ata_port *ap)
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400979{
Mark Lordb5624682008-03-31 19:34:40 -0400980 void __iomem *port_mmio = mv_ap_base(ap);
981 struct mv_port_priv *pp = ap->private_data;
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400982
Mark Lordb5624682008-03-31 19:34:40 -0400983 if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
984 return 0;
985 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Mark Lord9b2c4e02008-05-02 02:09:14 -0400986 mv_wait_for_edma_empty_idle(ap);
Mark Lordb5624682008-03-31 19:34:40 -0400987 if (mv_stop_edma_engine(port_mmio)) {
988 ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n");
989 return -EIO;
990 }
991 return 0;
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400992}
993
Jeff Garzik8a70f8d2005-10-05 17:19:47 -0400994#ifdef ATA_DEBUG
Brett Russ31961942005-09-30 01:36:00 -0400995static void mv_dump_mem(void __iomem *start, unsigned bytes)
996{
Brett Russ31961942005-09-30 01:36:00 -0400997 int b, w;
998 for (b = 0; b < bytes; ) {
999 DPRINTK("%p: ", start + b);
1000 for (w = 0; b < bytes && w < 4; w++) {
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001001 printk("%08x ", readl(start + b));
Brett Russ31961942005-09-30 01:36:00 -04001002 b += sizeof(u32);
1003 }
1004 printk("\n");
1005 }
Brett Russ31961942005-09-30 01:36:00 -04001006}
Jeff Garzik8a70f8d2005-10-05 17:19:47 -04001007#endif
1008
Brett Russ31961942005-09-30 01:36:00 -04001009static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
1010{
1011#ifdef ATA_DEBUG
1012 int b, w;
1013 u32 dw;
1014 for (b = 0; b < bytes; ) {
1015 DPRINTK("%02x: ", b);
1016 for (w = 0; b < bytes && w < 4; w++) {
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001017 (void) pci_read_config_dword(pdev, b, &dw);
1018 printk("%08x ", dw);
Brett Russ31961942005-09-30 01:36:00 -04001019 b += sizeof(u32);
1020 }
1021 printk("\n");
1022 }
1023#endif
1024}
1025static void mv_dump_all_regs(void __iomem *mmio_base, int port,
1026 struct pci_dev *pdev)
1027{
1028#ifdef ATA_DEBUG
Jeff Garzik8b260242005-11-12 12:32:50 -05001029 void __iomem *hc_base = mv_hc_base(mmio_base,
Brett Russ31961942005-09-30 01:36:00 -04001030 port >> MV_PORT_HC_SHIFT);
1031 void __iomem *port_base;
1032 int start_port, num_ports, p, start_hc, num_hcs, hc;
1033
1034 if (0 > port) {
1035 start_hc = start_port = 0;
1036 num_ports = 8; /* shld be benign for 4 port devs */
1037 num_hcs = 2;
1038 } else {
1039 start_hc = port >> MV_PORT_HC_SHIFT;
1040 start_port = port;
1041 num_ports = num_hcs = 1;
1042 }
Jeff Garzik8b260242005-11-12 12:32:50 -05001043 DPRINTK("All registers for port(s) %u-%u:\n", start_port,
Brett Russ31961942005-09-30 01:36:00 -04001044 num_ports > 1 ? num_ports - 1 : start_port);
1045
1046 if (NULL != pdev) {
1047 DPRINTK("PCI config space regs:\n");
1048 mv_dump_pci_cfg(pdev, 0x68);
1049 }
1050 DPRINTK("PCI regs:\n");
1051 mv_dump_mem(mmio_base+0xc00, 0x3c);
1052 mv_dump_mem(mmio_base+0xd00, 0x34);
1053 mv_dump_mem(mmio_base+0xf00, 0x4);
1054 mv_dump_mem(mmio_base+0x1d00, 0x6c);
1055 for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
Dan Alonid220c372006-04-10 23:20:22 -07001056 hc_base = mv_hc_base(mmio_base, hc);
Brett Russ31961942005-09-30 01:36:00 -04001057 DPRINTK("HC regs (HC %i):\n", hc);
1058 mv_dump_mem(hc_base, 0x1c);
1059 }
1060 for (p = start_port; p < start_port + num_ports; p++) {
1061 port_base = mv_port_base(mmio_base, p);
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001062 DPRINTK("EDMA regs (port %i):\n", p);
Brett Russ31961942005-09-30 01:36:00 -04001063 mv_dump_mem(port_base, 0x54);
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001064 DPRINTK("SATA regs (port %i):\n", p);
Brett Russ31961942005-09-30 01:36:00 -04001065 mv_dump_mem(port_base+0x300, 0x60);
1066 }
1067#endif
1068}
1069
Brett Russ20f733e2005-09-01 18:26:17 -04001070static unsigned int mv_scr_offset(unsigned int sc_reg_in)
1071{
1072 unsigned int ofs;
1073
1074 switch (sc_reg_in) {
1075 case SCR_STATUS:
1076 case SCR_CONTROL:
1077 case SCR_ERROR:
1078 ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32));
1079 break;
1080 case SCR_ACTIVE:
1081 ofs = SATA_ACTIVE_OFS; /* active is not with the others */
1082 break;
1083 default:
1084 ofs = 0xffffffffU;
1085 break;
1086 }
1087 return ofs;
1088}
1089
Tejun Heo82ef04f2008-07-31 17:02:40 +09001090static int mv_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val)
Brett Russ20f733e2005-09-01 18:26:17 -04001091{
1092 unsigned int ofs = mv_scr_offset(sc_reg_in);
1093
Tejun Heoda3dbb12007-07-16 14:29:40 +09001094 if (ofs != 0xffffffffU) {
Tejun Heo82ef04f2008-07-31 17:02:40 +09001095 *val = readl(mv_ap_base(link->ap) + ofs);
Tejun Heoda3dbb12007-07-16 14:29:40 +09001096 return 0;
1097 } else
1098 return -EINVAL;
Brett Russ20f733e2005-09-01 18:26:17 -04001099}
1100
Tejun Heo82ef04f2008-07-31 17:02:40 +09001101static int mv_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val)
Brett Russ20f733e2005-09-01 18:26:17 -04001102{
1103 unsigned int ofs = mv_scr_offset(sc_reg_in);
1104
Tejun Heoda3dbb12007-07-16 14:29:40 +09001105 if (ofs != 0xffffffffU) {
Tejun Heo82ef04f2008-07-31 17:02:40 +09001106 writelfl(val, mv_ap_base(link->ap) + ofs);
Tejun Heoda3dbb12007-07-16 14:29:40 +09001107 return 0;
1108 } else
1109 return -EINVAL;
Brett Russ20f733e2005-09-01 18:26:17 -04001110}
1111
Mark Lordf2738272008-01-26 18:32:29 -05001112static void mv6_dev_config(struct ata_device *adev)
1113{
1114 /*
Mark Lorde49856d2008-04-16 14:59:07 -04001115 * Deal with Gen-II ("mv6") hardware quirks/restrictions:
1116 *
1117 * Gen-II does not support NCQ over a port multiplier
1118 * (no FIS-based switching).
Mark Lordf2738272008-01-26 18:32:29 -05001119 */
Mark Lorde49856d2008-04-16 14:59:07 -04001120 if (adev->flags & ATA_DFLAG_NCQ) {
Mark Lord352fab72008-04-19 14:43:42 -04001121 if (sata_pmp_attached(adev->link->ap)) {
Mark Lorde49856d2008-04-16 14:59:07 -04001122 adev->flags &= ~ATA_DFLAG_NCQ;
Mark Lord352fab72008-04-19 14:43:42 -04001123 ata_dev_printk(adev, KERN_INFO,
1124 "NCQ disabled for command-based switching\n");
Mark Lord352fab72008-04-19 14:43:42 -04001125 }
Mark Lorde49856d2008-04-16 14:59:07 -04001126 }
Mark Lordf2738272008-01-26 18:32:29 -05001127}
1128
Mark Lord3e4a1392008-05-02 02:10:02 -04001129static int mv_qc_defer(struct ata_queued_cmd *qc)
1130{
1131 struct ata_link *link = qc->dev->link;
1132 struct ata_port *ap = link->ap;
1133 struct mv_port_priv *pp = ap->private_data;
1134
1135 /*
Mark Lord29d187b2008-05-02 02:15:37 -04001136 * Don't allow new commands if we're in a delayed EH state
1137 * for NCQ and/or FIS-based switching.
1138 */
1139 if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
1140 return ATA_DEFER_PORT;
1141 /*
Mark Lord3e4a1392008-05-02 02:10:02 -04001142 * If the port is completely idle, then allow the new qc.
1143 */
1144 if (ap->nr_active_links == 0)
1145 return 0;
1146
Tejun Heo4bdee6c2008-08-13 20:24:16 +09001147 /*
1148 * The port is operating in host queuing mode (EDMA) with NCQ
1149 * enabled, allow multiple NCQ commands. EDMA also allows
1150 * queueing multiple DMA commands but libata core currently
1151 * doesn't allow it.
1152 */
1153 if ((pp->pp_flags & MV_PP_FLAG_EDMA_EN) &&
1154 (pp->pp_flags & MV_PP_FLAG_NCQ_EN) && ata_is_ncq(qc->tf.protocol))
1155 return 0;
1156
Mark Lord3e4a1392008-05-02 02:10:02 -04001157 return ATA_DEFER_PORT;
1158}
1159
Mark Lord00f42ea2008-05-02 02:11:45 -04001160static void mv_config_fbs(void __iomem *port_mmio, int want_ncq, int want_fbs)
Mark Lorde49856d2008-04-16 14:59:07 -04001161{
Mark Lord00f42ea2008-05-02 02:11:45 -04001162 u32 new_fiscfg, old_fiscfg;
1163 u32 new_ltmode, old_ltmode;
1164 u32 new_haltcond, old_haltcond;
1165
1166 old_fiscfg = readl(port_mmio + FISCFG_OFS);
1167 old_ltmode = readl(port_mmio + LTMODE_OFS);
1168 old_haltcond = readl(port_mmio + EDMA_HALTCOND_OFS);
1169
1170 new_fiscfg = old_fiscfg & ~(FISCFG_SINGLE_SYNC | FISCFG_WAIT_DEV_ERR);
1171 new_ltmode = old_ltmode & ~LTMODE_BIT8;
1172 new_haltcond = old_haltcond | EDMA_ERR_DEV;
1173
1174 if (want_fbs) {
1175 new_fiscfg = old_fiscfg | FISCFG_SINGLE_SYNC;
1176 new_ltmode = old_ltmode | LTMODE_BIT8;
Mark Lord4c299ca2008-05-02 02:16:20 -04001177 if (want_ncq)
1178 new_haltcond &= ~EDMA_ERR_DEV;
1179 else
1180 new_fiscfg |= FISCFG_WAIT_DEV_ERR;
Mark Lorde49856d2008-04-16 14:59:07 -04001181 }
Mark Lord00f42ea2008-05-02 02:11:45 -04001182
Mark Lord8e7decd2008-05-02 02:07:51 -04001183 if (new_fiscfg != old_fiscfg)
1184 writelfl(new_fiscfg, port_mmio + FISCFG_OFS);
Mark Lorde49856d2008-04-16 14:59:07 -04001185 if (new_ltmode != old_ltmode)
1186 writelfl(new_ltmode, port_mmio + LTMODE_OFS);
Mark Lord00f42ea2008-05-02 02:11:45 -04001187 if (new_haltcond != old_haltcond)
1188 writelfl(new_haltcond, port_mmio + EDMA_HALTCOND_OFS);
Mark Lord0c589122008-01-26 18:31:16 -05001189}
Jeff Garzike4e7b892006-01-31 12:18:41 -05001190
Mark Lorddd2890f2008-05-02 02:10:56 -04001191static void mv_60x1_errata_sata25(struct ata_port *ap, int want_ncq)
1192{
1193 struct mv_host_priv *hpriv = ap->host->private_data;
1194 u32 old, new;
1195
1196 /* workaround for 88SX60x1 FEr SATA#25 (part 1) */
1197 old = readl(hpriv->base + MV_GPIO_PORT_CTL_OFS);
1198 if (want_ncq)
1199 new = old | (1 << 22);
1200 else
1201 new = old & ~(1 << 22);
1202 if (new != old)
1203 writel(new, hpriv->base + MV_GPIO_PORT_CTL_OFS);
1204}
1205
Mark Lord00b81232009-01-30 18:47:51 -05001206static void mv_edma_cfg(struct ata_port *ap, int want_ncq, int want_edma)
Jeff Garzike4e7b892006-01-31 12:18:41 -05001207{
1208 u32 cfg;
Mark Lorde12bef52008-03-31 19:33:56 -04001209 struct mv_port_priv *pp = ap->private_data;
1210 struct mv_host_priv *hpriv = ap->host->private_data;
1211 void __iomem *port_mmio = mv_ap_base(ap);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001212
1213 /* set up non-NCQ EDMA configuration */
1214 cfg = EDMA_CFG_Q_DEPTH; /* always 0x1f for *all* chips */
Mark Lord00b81232009-01-30 18:47:51 -05001215 pp->pp_flags &= ~(MV_PP_FLAG_FBS_EN | MV_PP_FLAG_NCQ_EN);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001216
1217 if (IS_GEN_I(hpriv))
1218 cfg |= (1 << 8); /* enab config burst size mask */
1219
Mark Lorddd2890f2008-05-02 02:10:56 -04001220 else if (IS_GEN_II(hpriv)) {
Jeff Garzike4e7b892006-01-31 12:18:41 -05001221 cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN;
Mark Lorddd2890f2008-05-02 02:10:56 -04001222 mv_60x1_errata_sata25(ap, want_ncq);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001223
Mark Lorddd2890f2008-05-02 02:10:56 -04001224 } else if (IS_GEN_IIE(hpriv)) {
Mark Lord00f42ea2008-05-02 02:11:45 -04001225 int want_fbs = sata_pmp_attached(ap);
1226 /*
1227 * Possible future enhancement:
1228 *
1229 * The chip can use FBS with non-NCQ, if we allow it,
1230 * But first we need to have the error handling in place
1231 * for this mode (datasheet section 7.3.15.4.2.3).
1232 * So disallow non-NCQ FBS for now.
1233 */
1234 want_fbs &= want_ncq;
1235
1236 mv_config_fbs(port_mmio, want_ncq, want_fbs);
1237
1238 if (want_fbs) {
1239 pp->pp_flags |= MV_PP_FLAG_FBS_EN;
1240 cfg |= EDMA_CFG_EDMA_FBS; /* FIS-based switching */
1241 }
1242
Jeff Garzike728eab2007-02-25 02:53:41 -05001243 cfg |= (1 << 23); /* do not mask PM field in rx'd FIS */
Mark Lord00b81232009-01-30 18:47:51 -05001244 if (want_edma) {
1245 cfg |= (1 << 22); /* enab 4-entry host queue cache */
1246 if (!IS_SOC(hpriv))
1247 cfg |= (1 << 18); /* enab early completion */
1248 }
Mark Lord616d4a92008-05-02 02:08:32 -04001249 if (hpriv->hp_flags & MV_HP_CUT_THROUGH)
1250 cfg |= (1 << 17); /* enab cut-thru (dis stor&forwrd) */
Jeff Garzike4e7b892006-01-31 12:18:41 -05001251 }
1252
Mark Lord72109162008-01-26 18:31:33 -05001253 if (want_ncq) {
1254 cfg |= EDMA_CFG_NCQ;
1255 pp->pp_flags |= MV_PP_FLAG_NCQ_EN;
Mark Lord00b81232009-01-30 18:47:51 -05001256 }
Mark Lord72109162008-01-26 18:31:33 -05001257
Jeff Garzike4e7b892006-01-31 12:18:41 -05001258 writelfl(cfg, port_mmio + EDMA_CFG_OFS);
1259}
1260
Mark Lordda2fa9b2008-01-26 18:32:45 -05001261static void mv_port_free_dma_mem(struct ata_port *ap)
1262{
1263 struct mv_host_priv *hpriv = ap->host->private_data;
1264 struct mv_port_priv *pp = ap->private_data;
Mark Lordeb73d552008-01-29 13:24:00 -05001265 int tag;
Mark Lordda2fa9b2008-01-26 18:32:45 -05001266
1267 if (pp->crqb) {
1268 dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma);
1269 pp->crqb = NULL;
1270 }
1271 if (pp->crpb) {
1272 dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma);
1273 pp->crpb = NULL;
1274 }
Mark Lordeb73d552008-01-29 13:24:00 -05001275 /*
1276 * For GEN_I, there's no NCQ, so we have only a single sg_tbl.
1277 * For later hardware, we have one unique sg_tbl per NCQ tag.
1278 */
1279 for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1280 if (pp->sg_tbl[tag]) {
1281 if (tag == 0 || !IS_GEN_I(hpriv))
1282 dma_pool_free(hpriv->sg_tbl_pool,
1283 pp->sg_tbl[tag],
1284 pp->sg_tbl_dma[tag]);
1285 pp->sg_tbl[tag] = NULL;
1286 }
Mark Lordda2fa9b2008-01-26 18:32:45 -05001287 }
1288}
1289
Brett Russ05b308e2005-10-05 17:08:53 -04001290/**
1291 * mv_port_start - Port specific init/start routine.
1292 * @ap: ATA channel to manipulate
1293 *
1294 * Allocate and point to DMA memory, init port private memory,
1295 * zero indices.
1296 *
1297 * LOCKING:
1298 * Inherited from caller.
1299 */
Brett Russ31961942005-09-30 01:36:00 -04001300static int mv_port_start(struct ata_port *ap)
1301{
Jeff Garzikcca39742006-08-24 03:19:22 -04001302 struct device *dev = ap->host->dev;
1303 struct mv_host_priv *hpriv = ap->host->private_data;
Brett Russ31961942005-09-30 01:36:00 -04001304 struct mv_port_priv *pp;
James Bottomleydde20202008-02-19 11:36:56 +01001305 int tag;
Brett Russ31961942005-09-30 01:36:00 -04001306
Tejun Heo24dc5f32007-01-20 16:00:28 +09001307 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Jeff Garzik6037d6b2005-11-04 22:08:00 -05001308 if (!pp)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001309 return -ENOMEM;
Mark Lordda2fa9b2008-01-26 18:32:45 -05001310 ap->private_data = pp;
Brett Russ31961942005-09-30 01:36:00 -04001311
Mark Lordda2fa9b2008-01-26 18:32:45 -05001312 pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma);
1313 if (!pp->crqb)
1314 return -ENOMEM;
1315 memset(pp->crqb, 0, MV_CRQB_Q_SZ);
Brett Russ31961942005-09-30 01:36:00 -04001316
Mark Lordda2fa9b2008-01-26 18:32:45 -05001317 pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma);
1318 if (!pp->crpb)
1319 goto out_port_free_dma_mem;
1320 memset(pp->crpb, 0, MV_CRPB_Q_SZ);
Brett Russ31961942005-09-30 01:36:00 -04001321
Mark Lord3bd0a702008-06-18 12:11:16 -04001322 /* 6041/6081 Rev. "C0" (and newer) are okay with async notify */
1323 if (hpriv->hp_flags & MV_HP_ERRATA_60X1C0)
1324 ap->flags |= ATA_FLAG_AN;
Mark Lordeb73d552008-01-29 13:24:00 -05001325 /*
1326 * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl.
1327 * For later hardware, we need one unique sg_tbl per NCQ tag.
1328 */
1329 for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1330 if (tag == 0 || !IS_GEN_I(hpriv)) {
1331 pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool,
1332 GFP_KERNEL, &pp->sg_tbl_dma[tag]);
1333 if (!pp->sg_tbl[tag])
1334 goto out_port_free_dma_mem;
1335 } else {
1336 pp->sg_tbl[tag] = pp->sg_tbl[0];
1337 pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0];
1338 }
1339 }
Brett Russ31961942005-09-30 01:36:00 -04001340 return 0;
Mark Lordda2fa9b2008-01-26 18:32:45 -05001341
1342out_port_free_dma_mem:
1343 mv_port_free_dma_mem(ap);
1344 return -ENOMEM;
Brett Russ31961942005-09-30 01:36:00 -04001345}
1346
Brett Russ05b308e2005-10-05 17:08:53 -04001347/**
1348 * mv_port_stop - Port specific cleanup/stop routine.
1349 * @ap: ATA channel to manipulate
1350 *
1351 * Stop DMA, cleanup port memory.
1352 *
1353 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -04001354 * This routine uses the host lock to protect the DMA stop.
Brett Russ05b308e2005-10-05 17:08:53 -04001355 */
Brett Russ31961942005-09-30 01:36:00 -04001356static void mv_port_stop(struct ata_port *ap)
1357{
Mark Lorde12bef52008-03-31 19:33:56 -04001358 mv_stop_edma(ap);
Mark Lord88e675e2008-05-17 13:36:30 -04001359 mv_enable_port_irqs(ap, 0);
Mark Lordda2fa9b2008-01-26 18:32:45 -05001360 mv_port_free_dma_mem(ap);
Brett Russ31961942005-09-30 01:36:00 -04001361}
1362
Brett Russ05b308e2005-10-05 17:08:53 -04001363/**
1364 * mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
1365 * @qc: queued command whose SG list to source from
1366 *
1367 * Populate the SG list and mark the last entry.
1368 *
1369 * LOCKING:
1370 * Inherited from caller.
1371 */
Jeff Garzik6c087722007-10-12 00:16:23 -04001372static void mv_fill_sg(struct ata_queued_cmd *qc)
Brett Russ31961942005-09-30 01:36:00 -04001373{
1374 struct mv_port_priv *pp = qc->ap->private_data;
Jeff Garzik972c26b2005-10-18 22:14:54 -04001375 struct scatterlist *sg;
Jeff Garzik3be6cbd2007-10-18 16:21:18 -04001376 struct mv_sg *mv_sg, *last_sg = NULL;
Tejun Heoff2aeb12007-12-05 16:43:11 +09001377 unsigned int si;
Brett Russ31961942005-09-30 01:36:00 -04001378
Mark Lordeb73d552008-01-29 13:24:00 -05001379 mv_sg = pp->sg_tbl[qc->tag];
Tejun Heoff2aeb12007-12-05 16:43:11 +09001380 for_each_sg(qc->sg, sg, qc->n_elem, si) {
Jeff Garzikd88184f2007-02-26 01:26:06 -05001381 dma_addr_t addr = sg_dma_address(sg);
1382 u32 sg_len = sg_dma_len(sg);
Brett Russ31961942005-09-30 01:36:00 -04001383
Olof Johansson4007b492007-10-02 20:45:27 -05001384 while (sg_len) {
1385 u32 offset = addr & 0xffff;
1386 u32 len = sg_len;
Brett Russ31961942005-09-30 01:36:00 -04001387
Mark Lord32cd11a2009-02-01 16:50:32 -05001388 if (offset + len > 0x10000)
Olof Johansson4007b492007-10-02 20:45:27 -05001389 len = 0x10000 - offset;
Jeff Garzik972c26b2005-10-18 22:14:54 -04001390
Olof Johansson4007b492007-10-02 20:45:27 -05001391 mv_sg->addr = cpu_to_le32(addr & 0xffffffff);
1392 mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
Jeff Garzik6c087722007-10-12 00:16:23 -04001393 mv_sg->flags_size = cpu_to_le32(len & 0xffff);
Mark Lord32cd11a2009-02-01 16:50:32 -05001394 mv_sg->reserved = 0;
Olof Johansson4007b492007-10-02 20:45:27 -05001395
1396 sg_len -= len;
1397 addr += len;
1398
Jeff Garzik3be6cbd2007-10-18 16:21:18 -04001399 last_sg = mv_sg;
Olof Johansson4007b492007-10-02 20:45:27 -05001400 mv_sg++;
Olof Johansson4007b492007-10-02 20:45:27 -05001401 }
Brett Russ31961942005-09-30 01:36:00 -04001402 }
Jeff Garzik3be6cbd2007-10-18 16:21:18 -04001403
1404 if (likely(last_sg))
1405 last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
Mark Lord32cd11a2009-02-01 16:50:32 -05001406 mb(); /* ensure data structure is visible to the chipset */
Brett Russ31961942005-09-30 01:36:00 -04001407}
1408
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001409static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last)
Brett Russ31961942005-09-30 01:36:00 -04001410{
Mark Lord559eeda2006-05-19 16:40:15 -04001411 u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
Brett Russ31961942005-09-30 01:36:00 -04001412 (last ? CRQB_CMD_LAST : 0);
Mark Lord559eeda2006-05-19 16:40:15 -04001413 *cmdw = cpu_to_le16(tmp);
Brett Russ31961942005-09-30 01:36:00 -04001414}
1415
Brett Russ05b308e2005-10-05 17:08:53 -04001416/**
Mark Lordda142652009-01-30 18:51:54 -05001417 * mv_mode_filter - Allow ATAPI DMA only on GenII chips.
1418 * @dev: device whose xfer modes are being configured.
1419 *
1420 * Only the GenII hardware can use DMA with ATAPI drives.
1421 */
1422static unsigned long mv_mode_filter(struct ata_device *adev,
1423 unsigned long xfer_mask)
1424{
1425 if (adev->class == ATA_DEV_ATAPI) {
1426 struct mv_host_priv *hpriv = adev->link->ap->host->private_data;
1427 if (!IS_GEN_II(hpriv)) {
1428 xfer_mask &= ~(ATA_MASK_MWDMA | ATA_MASK_UDMA);
1429 ata_dev_printk(adev, KERN_INFO,
1430 "ATAPI DMA not supported on this chipset\n");
1431 }
1432 }
1433 return xfer_mask;
1434}
1435
1436/**
1437 * mv_sff_irq_clear - Clear hardware interrupt after DMA.
1438 * @ap: Port associated with this ATA transaction.
1439 *
1440 * We need this only for ATAPI bmdma transactions,
1441 * as otherwise we experience spurious interrupts
1442 * after libata-sff handles the bmdma interrupts.
1443 */
1444static void mv_sff_irq_clear(struct ata_port *ap)
1445{
1446 mv_clear_and_enable_port_irqs(ap, mv_ap_base(ap), ERR_IRQ);
1447}
1448
1449/**
1450 * mv_check_atapi_dma - Filter ATAPI cmds which are unsuitable for DMA.
1451 * @qc: queued command to check for chipset/DMA compatibility.
1452 *
1453 * The bmdma engines cannot handle speculative data sizes
1454 * (bytecount under/over flow). So only allow DMA for
1455 * data transfer commands with known data sizes.
1456 *
1457 * LOCKING:
1458 * Inherited from caller.
1459 */
1460static int mv_check_atapi_dma(struct ata_queued_cmd *qc)
1461{
1462 struct scsi_cmnd *scmd = qc->scsicmd;
1463
1464 if (scmd) {
1465 switch (scmd->cmnd[0]) {
1466 case READ_6:
1467 case READ_10:
1468 case READ_12:
1469 case WRITE_6:
1470 case WRITE_10:
1471 case WRITE_12:
1472 case GPCMD_READ_CD:
1473 case GPCMD_SEND_DVD_STRUCTURE:
1474 case GPCMD_SEND_CUE_SHEET:
1475 return 0; /* DMA is safe */
1476 }
1477 }
1478 return -EOPNOTSUPP; /* use PIO instead */
1479}
1480
1481/**
1482 * mv_bmdma_setup - Set up BMDMA transaction
1483 * @qc: queued command to prepare DMA for.
1484 *
1485 * LOCKING:
1486 * Inherited from caller.
1487 */
1488static void mv_bmdma_setup(struct ata_queued_cmd *qc)
1489{
1490 struct ata_port *ap = qc->ap;
1491 void __iomem *port_mmio = mv_ap_base(ap);
1492 struct mv_port_priv *pp = ap->private_data;
1493
1494 mv_fill_sg(qc);
1495
1496 /* clear all DMA cmd bits */
1497 writel(0, port_mmio + BMDMA_CMD_OFS);
1498
1499 /* load PRD table addr. */
1500 writel((pp->sg_tbl_dma[qc->tag] >> 16) >> 16,
1501 port_mmio + BMDMA_PRD_HIGH_OFS);
1502 writelfl(pp->sg_tbl_dma[qc->tag],
1503 port_mmio + BMDMA_PRD_LOW_OFS);
1504
1505 /* issue r/w command */
1506 ap->ops->sff_exec_command(ap, &qc->tf);
1507}
1508
1509/**
1510 * mv_bmdma_start - Start a BMDMA transaction
1511 * @qc: queued command to start DMA on.
1512 *
1513 * LOCKING:
1514 * Inherited from caller.
1515 */
1516static void mv_bmdma_start(struct ata_queued_cmd *qc)
1517{
1518 struct ata_port *ap = qc->ap;
1519 void __iomem *port_mmio = mv_ap_base(ap);
1520 unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
1521 u32 cmd = (rw ? 0 : ATA_DMA_WR) | ATA_DMA_START;
1522
1523 /* start host DMA transaction */
1524 writelfl(cmd, port_mmio + BMDMA_CMD_OFS);
1525}
1526
1527/**
1528 * mv_bmdma_stop - Stop BMDMA transfer
1529 * @qc: queued command to stop DMA on.
1530 *
1531 * Clears the ATA_DMA_START flag in the bmdma control register
1532 *
1533 * LOCKING:
1534 * Inherited from caller.
1535 */
1536static void mv_bmdma_stop(struct ata_queued_cmd *qc)
1537{
1538 struct ata_port *ap = qc->ap;
1539 void __iomem *port_mmio = mv_ap_base(ap);
1540 u32 cmd;
1541
1542 /* clear start/stop bit */
1543 cmd = readl(port_mmio + BMDMA_CMD_OFS);
1544 cmd &= ~ATA_DMA_START;
1545 writelfl(cmd, port_mmio + BMDMA_CMD_OFS);
1546
1547 /* one-PIO-cycle guaranteed wait, per spec, for HDMA1:0 transition */
1548 ata_sff_dma_pause(ap);
1549}
1550
1551/**
1552 * mv_bmdma_status - Read BMDMA status
1553 * @ap: port for which to retrieve DMA status.
1554 *
1555 * Read and return equivalent of the sff BMDMA status register.
1556 *
1557 * LOCKING:
1558 * Inherited from caller.
1559 */
1560static u8 mv_bmdma_status(struct ata_port *ap)
1561{
1562 void __iomem *port_mmio = mv_ap_base(ap);
1563 u32 reg, status;
1564
1565 /*
1566 * Other bits are valid only if ATA_DMA_ACTIVE==0,
1567 * and the ATA_DMA_INTR bit doesn't exist.
1568 */
1569 reg = readl(port_mmio + BMDMA_STATUS_OFS);
1570 if (reg & ATA_DMA_ACTIVE)
1571 status = ATA_DMA_ACTIVE;
1572 else
1573 status = (reg & ATA_DMA_ERR) | ATA_DMA_INTR;
1574 return status;
1575}
1576
1577/**
Brett Russ05b308e2005-10-05 17:08:53 -04001578 * mv_qc_prep - Host specific command preparation.
1579 * @qc: queued command to prepare
1580 *
1581 * This routine simply redirects to the general purpose routine
1582 * if command is not DMA. Else, it handles prep of the CRQB
1583 * (command request block), does some sanity checking, and calls
1584 * the SG load routine.
1585 *
1586 * LOCKING:
1587 * Inherited from caller.
1588 */
Brett Russ31961942005-09-30 01:36:00 -04001589static void mv_qc_prep(struct ata_queued_cmd *qc)
1590{
1591 struct ata_port *ap = qc->ap;
1592 struct mv_port_priv *pp = ap->private_data;
Mark Lorde1469872006-05-22 19:02:03 -04001593 __le16 *cw;
Brett Russ31961942005-09-30 01:36:00 -04001594 struct ata_taskfile *tf;
1595 u16 flags = 0;
Mark Lorda6432432006-05-19 16:36:36 -04001596 unsigned in_index;
Brett Russ31961942005-09-30 01:36:00 -04001597
Mark Lord138bfdd2008-01-26 18:33:18 -05001598 if ((qc->tf.protocol != ATA_PROT_DMA) &&
1599 (qc->tf.protocol != ATA_PROT_NCQ))
Brett Russ31961942005-09-30 01:36:00 -04001600 return;
Brett Russ20f733e2005-09-01 18:26:17 -04001601
Brett Russ31961942005-09-30 01:36:00 -04001602 /* Fill in command request block
1603 */
Jeff Garzike4e7b892006-01-31 12:18:41 -05001604 if (!(qc->tf.flags & ATA_TFLAG_WRITE))
Brett Russ31961942005-09-30 01:36:00 -04001605 flags |= CRQB_FLAG_READ;
Tejun Heobeec7db2006-02-11 19:11:13 +09001606 WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
Brett Russ31961942005-09-30 01:36:00 -04001607 flags |= qc->tag << CRQB_TAG_SHIFT;
Mark Lorde49856d2008-04-16 14:59:07 -04001608 flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
Brett Russ31961942005-09-30 01:36:00 -04001609
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001610 /* get current queue index from software */
Mark Lordfcfb1f72008-04-19 15:06:40 -04001611 in_index = pp->req_idx;
Brett Russ31961942005-09-30 01:36:00 -04001612
Mark Lorda6432432006-05-19 16:36:36 -04001613 pp->crqb[in_index].sg_addr =
Mark Lordeb73d552008-01-29 13:24:00 -05001614 cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
Mark Lorda6432432006-05-19 16:36:36 -04001615 pp->crqb[in_index].sg_addr_hi =
Mark Lordeb73d552008-01-29 13:24:00 -05001616 cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
Mark Lorda6432432006-05-19 16:36:36 -04001617 pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags);
1618
1619 cw = &pp->crqb[in_index].ata_cmd[0];
Brett Russ31961942005-09-30 01:36:00 -04001620 tf = &qc->tf;
1621
1622 /* Sadly, the CRQB cannot accomodate all registers--there are
1623 * only 11 bytes...so we must pick and choose required
1624 * registers based on the command. So, we drop feature and
1625 * hob_feature for [RW] DMA commands, but they are needed for
Mark Lordcd12e1f2009-01-19 18:06:28 -05001626 * NCQ. NCQ will drop hob_nsect, which is not needed there
1627 * (nsect is used only for the tag; feat/hob_feat hold true nsect).
Brett Russ31961942005-09-30 01:36:00 -04001628 */
1629 switch (tf->command) {
1630 case ATA_CMD_READ:
1631 case ATA_CMD_READ_EXT:
1632 case ATA_CMD_WRITE:
1633 case ATA_CMD_WRITE_EXT:
Jens Axboec15d85c2006-02-15 15:59:25 +01001634 case ATA_CMD_WRITE_FUA_EXT:
Brett Russ31961942005-09-30 01:36:00 -04001635 mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
1636 break;
Brett Russ31961942005-09-30 01:36:00 -04001637 case ATA_CMD_FPDMA_READ:
1638 case ATA_CMD_FPDMA_WRITE:
Jeff Garzik8b260242005-11-12 12:32:50 -05001639 mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
Brett Russ31961942005-09-30 01:36:00 -04001640 mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
1641 break;
Brett Russ31961942005-09-30 01:36:00 -04001642 default:
1643 /* The only other commands EDMA supports in non-queued and
1644 * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
1645 * of which are defined/used by Linux. If we get here, this
1646 * driver needs work.
1647 *
1648 * FIXME: modify libata to give qc_prep a return value and
1649 * return error here.
1650 */
1651 BUG_ON(tf->command);
1652 break;
1653 }
1654 mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
1655 mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
1656 mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
1657 mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
1658 mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
1659 mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
1660 mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
1661 mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
1662 mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1); /* last */
1663
Jeff Garzike4e7b892006-01-31 12:18:41 -05001664 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
Brett Russ31961942005-09-30 01:36:00 -04001665 return;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001666 mv_fill_sg(qc);
1667}
1668
1669/**
1670 * mv_qc_prep_iie - Host specific command preparation.
1671 * @qc: queued command to prepare
1672 *
1673 * This routine simply redirects to the general purpose routine
1674 * if command is not DMA. Else, it handles prep of the CRQB
1675 * (command request block), does some sanity checking, and calls
1676 * the SG load routine.
1677 *
1678 * LOCKING:
1679 * Inherited from caller.
1680 */
1681static void mv_qc_prep_iie(struct ata_queued_cmd *qc)
1682{
1683 struct ata_port *ap = qc->ap;
1684 struct mv_port_priv *pp = ap->private_data;
1685 struct mv_crqb_iie *crqb;
1686 struct ata_taskfile *tf;
Mark Lorda6432432006-05-19 16:36:36 -04001687 unsigned in_index;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001688 u32 flags = 0;
1689
Mark Lord138bfdd2008-01-26 18:33:18 -05001690 if ((qc->tf.protocol != ATA_PROT_DMA) &&
1691 (qc->tf.protocol != ATA_PROT_NCQ))
Jeff Garzike4e7b892006-01-31 12:18:41 -05001692 return;
1693
Mark Lorde12bef52008-03-31 19:33:56 -04001694 /* Fill in Gen IIE command request block */
Jeff Garzike4e7b892006-01-31 12:18:41 -05001695 if (!(qc->tf.flags & ATA_TFLAG_WRITE))
1696 flags |= CRQB_FLAG_READ;
1697
Tejun Heobeec7db2006-02-11 19:11:13 +09001698 WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001699 flags |= qc->tag << CRQB_TAG_SHIFT;
Mark Lord8c0aeb42008-01-26 18:31:48 -05001700 flags |= qc->tag << CRQB_HOSTQ_SHIFT;
Mark Lorde49856d2008-04-16 14:59:07 -04001701 flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001702
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001703 /* get current queue index from software */
Mark Lordfcfb1f72008-04-19 15:06:40 -04001704 in_index = pp->req_idx;
Mark Lorda6432432006-05-19 16:36:36 -04001705
1706 crqb = (struct mv_crqb_iie *) &pp->crqb[in_index];
Mark Lordeb73d552008-01-29 13:24:00 -05001707 crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
1708 crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001709 crqb->flags = cpu_to_le32(flags);
1710
1711 tf = &qc->tf;
1712 crqb->ata_cmd[0] = cpu_to_le32(
1713 (tf->command << 16) |
1714 (tf->feature << 24)
1715 );
1716 crqb->ata_cmd[1] = cpu_to_le32(
1717 (tf->lbal << 0) |
1718 (tf->lbam << 8) |
1719 (tf->lbah << 16) |
1720 (tf->device << 24)
1721 );
1722 crqb->ata_cmd[2] = cpu_to_le32(
1723 (tf->hob_lbal << 0) |
1724 (tf->hob_lbam << 8) |
1725 (tf->hob_lbah << 16) |
1726 (tf->hob_feature << 24)
1727 );
1728 crqb->ata_cmd[3] = cpu_to_le32(
1729 (tf->nsect << 0) |
1730 (tf->hob_nsect << 8)
1731 );
1732
1733 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1734 return;
Brett Russ31961942005-09-30 01:36:00 -04001735 mv_fill_sg(qc);
1736}
1737
Brett Russ05b308e2005-10-05 17:08:53 -04001738/**
1739 * mv_qc_issue - Initiate a command to the host
1740 * @qc: queued command to start
1741 *
1742 * This routine simply redirects to the general purpose routine
1743 * if command is not DMA. Else, it sanity checks our local
1744 * caches of the request producer/consumer indices then enables
1745 * DMA and bumps the request producer index.
1746 *
1747 * LOCKING:
1748 * Inherited from caller.
1749 */
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09001750static unsigned int mv_qc_issue(struct ata_queued_cmd *qc)
Brett Russ31961942005-09-30 01:36:00 -04001751{
Mark Lordf48765c2009-01-30 18:48:41 -05001752 static int limit_warnings = 10;
Jeff Garzikc5d3e452007-07-11 18:30:50 -04001753 struct ata_port *ap = qc->ap;
1754 void __iomem *port_mmio = mv_ap_base(ap);
1755 struct mv_port_priv *pp = ap->private_data;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001756 u32 in_index;
Mark Lordf48765c2009-01-30 18:48:41 -05001757 unsigned int port_irqs = DONE_IRQ | ERR_IRQ;
Brett Russ31961942005-09-30 01:36:00 -04001758
Mark Lordf48765c2009-01-30 18:48:41 -05001759 switch (qc->tf.protocol) {
1760 case ATA_PROT_DMA:
1761 case ATA_PROT_NCQ:
1762 mv_start_edma(ap, port_mmio, pp, qc->tf.protocol);
1763 pp->req_idx = (pp->req_idx + 1) & MV_MAX_Q_DEPTH_MASK;
1764 in_index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
1765
1766 /* Write the request in pointer to kick the EDMA to life */
1767 writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index,
1768 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
1769 return 0;
1770
1771 case ATA_PROT_PIO:
Mark Lordc6112bd2008-06-18 12:13:02 -04001772 /*
1773 * Errata SATA#16, SATA#24: warn if multiple DRQs expected.
1774 *
1775 * Someday, we might implement special polling workarounds
1776 * for these, but it all seems rather unnecessary since we
1777 * normally use only DMA for commands which transfer more
1778 * than a single block of data.
1779 *
1780 * Much of the time, this could just work regardless.
1781 * So for now, just log the incident, and allow the attempt.
1782 */
Mark Lordc7843e82008-06-18 21:57:42 -04001783 if (limit_warnings > 0 && (qc->nbytes / qc->sect_size) > 1) {
Mark Lordc6112bd2008-06-18 12:13:02 -04001784 --limit_warnings;
1785 ata_link_printk(qc->dev->link, KERN_WARNING, DRV_NAME
1786 ": attempting PIO w/multiple DRQ: "
1787 "this may fail due to h/w errata\n");
1788 }
Mark Lordf48765c2009-01-30 18:48:41 -05001789 /* drop through */
1790 case ATAPI_PROT_PIO:
1791 port_irqs = ERR_IRQ; /* leave DONE_IRQ masked for PIO */
1792 /* drop through */
1793 default:
Mark Lord17c5aab2008-04-16 14:56:51 -04001794 /*
1795 * We're about to send a non-EDMA capable command to the
Brett Russ31961942005-09-30 01:36:00 -04001796 * port. Turn off EDMA so there won't be problems accessing
1797 * shadow block, etc registers.
1798 */
Mark Lordb5624682008-03-31 19:34:40 -04001799 mv_stop_edma(ap);
Mark Lordf48765c2009-01-30 18:48:41 -05001800 mv_edma_cfg(ap, 0, 0);
1801 mv_clear_and_enable_port_irqs(ap, mv_ap_base(ap), port_irqs);
Mark Lorde49856d2008-04-16 14:59:07 -04001802 mv_pmp_select(ap, qc->dev->link->pmp);
Tejun Heo9363c382008-04-07 22:47:16 +09001803 return ata_sff_qc_issue(qc);
Brett Russ31961942005-09-30 01:36:00 -04001804 }
Brett Russ31961942005-09-30 01:36:00 -04001805}
1806
Mark Lord8f767f82008-04-19 14:53:07 -04001807static struct ata_queued_cmd *mv_get_active_qc(struct ata_port *ap)
1808{
1809 struct mv_port_priv *pp = ap->private_data;
1810 struct ata_queued_cmd *qc;
1811
1812 if (pp->pp_flags & MV_PP_FLAG_NCQ_EN)
1813 return NULL;
1814 qc = ata_qc_from_tag(ap, ap->link.active_tag);
Mark Lord95db5052009-01-30 18:49:29 -05001815 if (qc) {
1816 if (qc->tf.flags & ATA_TFLAG_POLLING)
1817 qc = NULL;
1818 else if (!(qc->flags & ATA_QCFLAG_ACTIVE))
1819 qc = NULL;
1820 }
Mark Lord8f767f82008-04-19 14:53:07 -04001821 if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
1822 qc = NULL;
1823 return qc;
1824}
1825
Mark Lord29d187b2008-05-02 02:15:37 -04001826static void mv_pmp_error_handler(struct ata_port *ap)
1827{
1828 unsigned int pmp, pmp_map;
1829 struct mv_port_priv *pp = ap->private_data;
1830
1831 if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) {
1832 /*
1833 * Perform NCQ error analysis on failed PMPs
1834 * before we freeze the port entirely.
1835 *
1836 * The failed PMPs are marked earlier by mv_pmp_eh_prep().
1837 */
1838 pmp_map = pp->delayed_eh_pmp_map;
1839 pp->pp_flags &= ~MV_PP_FLAG_DELAYED_EH;
1840 for (pmp = 0; pmp_map != 0; pmp++) {
1841 unsigned int this_pmp = (1 << pmp);
1842 if (pmp_map & this_pmp) {
1843 struct ata_link *link = &ap->pmp_link[pmp];
1844 pmp_map &= ~this_pmp;
1845 ata_eh_analyze_ncq_error(link);
1846 }
1847 }
1848 ata_port_freeze(ap);
1849 }
1850 sata_pmp_error_handler(ap);
1851}
1852
Mark Lord4c299ca2008-05-02 02:16:20 -04001853static unsigned int mv_get_err_pmp_map(struct ata_port *ap)
1854{
1855 void __iomem *port_mmio = mv_ap_base(ap);
1856
1857 return readl(port_mmio + SATA_TESTCTL_OFS) >> 16;
1858}
1859
Mark Lord4c299ca2008-05-02 02:16:20 -04001860static void mv_pmp_eh_prep(struct ata_port *ap, unsigned int pmp_map)
1861{
1862 struct ata_eh_info *ehi;
1863 unsigned int pmp;
1864
1865 /*
1866 * Initialize EH info for PMPs which saw device errors
1867 */
1868 ehi = &ap->link.eh_info;
1869 for (pmp = 0; pmp_map != 0; pmp++) {
1870 unsigned int this_pmp = (1 << pmp);
1871 if (pmp_map & this_pmp) {
1872 struct ata_link *link = &ap->pmp_link[pmp];
1873
1874 pmp_map &= ~this_pmp;
1875 ehi = &link->eh_info;
1876 ata_ehi_clear_desc(ehi);
1877 ata_ehi_push_desc(ehi, "dev err");
1878 ehi->err_mask |= AC_ERR_DEV;
1879 ehi->action |= ATA_EH_RESET;
1880 ata_link_abort(link);
1881 }
1882 }
1883}
1884
Mark Lord06aaca32008-05-19 09:01:24 -04001885static int mv_req_q_empty(struct ata_port *ap)
1886{
1887 void __iomem *port_mmio = mv_ap_base(ap);
1888 u32 in_ptr, out_ptr;
1889
1890 in_ptr = (readl(port_mmio + EDMA_REQ_Q_IN_PTR_OFS)
1891 >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
1892 out_ptr = (readl(port_mmio + EDMA_REQ_Q_OUT_PTR_OFS)
1893 >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
1894 return (in_ptr == out_ptr); /* 1 == queue_is_empty */
1895}
1896
Mark Lord4c299ca2008-05-02 02:16:20 -04001897static int mv_handle_fbs_ncq_dev_err(struct ata_port *ap)
1898{
1899 struct mv_port_priv *pp = ap->private_data;
1900 int failed_links;
1901 unsigned int old_map, new_map;
1902
1903 /*
1904 * Device error during FBS+NCQ operation:
1905 *
1906 * Set a port flag to prevent further I/O being enqueued.
1907 * Leave the EDMA running to drain outstanding commands from this port.
1908 * Perform the post-mortem/EH only when all responses are complete.
1909 * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.2).
1910 */
1911 if (!(pp->pp_flags & MV_PP_FLAG_DELAYED_EH)) {
1912 pp->pp_flags |= MV_PP_FLAG_DELAYED_EH;
1913 pp->delayed_eh_pmp_map = 0;
1914 }
1915 old_map = pp->delayed_eh_pmp_map;
1916 new_map = old_map | mv_get_err_pmp_map(ap);
1917
1918 if (old_map != new_map) {
1919 pp->delayed_eh_pmp_map = new_map;
1920 mv_pmp_eh_prep(ap, new_map & ~old_map);
1921 }
Mark Lordc46938c2008-05-02 14:02:28 -04001922 failed_links = hweight16(new_map);
Mark Lord4c299ca2008-05-02 02:16:20 -04001923
1924 ata_port_printk(ap, KERN_INFO, "%s: pmp_map=%04x qc_map=%04x "
1925 "failed_links=%d nr_active_links=%d\n",
1926 __func__, pp->delayed_eh_pmp_map,
1927 ap->qc_active, failed_links,
1928 ap->nr_active_links);
1929
Mark Lord06aaca32008-05-19 09:01:24 -04001930 if (ap->nr_active_links <= failed_links && mv_req_q_empty(ap)) {
Mark Lord4c299ca2008-05-02 02:16:20 -04001931 mv_process_crpb_entries(ap, pp);
1932 mv_stop_edma(ap);
1933 mv_eh_freeze(ap);
1934 ata_port_printk(ap, KERN_INFO, "%s: done\n", __func__);
1935 return 1; /* handled */
1936 }
1937 ata_port_printk(ap, KERN_INFO, "%s: waiting\n", __func__);
1938 return 1; /* handled */
1939}
1940
1941static int mv_handle_fbs_non_ncq_dev_err(struct ata_port *ap)
1942{
1943 /*
1944 * Possible future enhancement:
1945 *
1946 * FBS+non-NCQ operation is not yet implemented.
1947 * See related notes in mv_edma_cfg().
1948 *
1949 * Device error during FBS+non-NCQ operation:
1950 *
1951 * We need to snapshot the shadow registers for each failed command.
1952 * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.3).
1953 */
1954 return 0; /* not handled */
1955}
1956
1957static int mv_handle_dev_err(struct ata_port *ap, u32 edma_err_cause)
1958{
1959 struct mv_port_priv *pp = ap->private_data;
1960
1961 if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
1962 return 0; /* EDMA was not active: not handled */
1963 if (!(pp->pp_flags & MV_PP_FLAG_FBS_EN))
1964 return 0; /* FBS was not active: not handled */
1965
1966 if (!(edma_err_cause & EDMA_ERR_DEV))
1967 return 0; /* non DEV error: not handled */
1968 edma_err_cause &= ~EDMA_ERR_IRQ_TRANSIENT;
1969 if (edma_err_cause & ~(EDMA_ERR_DEV | EDMA_ERR_SELF_DIS))
1970 return 0; /* other problems: not handled */
1971
1972 if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) {
1973 /*
1974 * EDMA should NOT have self-disabled for this case.
1975 * If it did, then something is wrong elsewhere,
1976 * and we cannot handle it here.
1977 */
1978 if (edma_err_cause & EDMA_ERR_SELF_DIS) {
1979 ata_port_printk(ap, KERN_WARNING,
1980 "%s: err_cause=0x%x pp_flags=0x%x\n",
1981 __func__, edma_err_cause, pp->pp_flags);
1982 return 0; /* not handled */
1983 }
1984 return mv_handle_fbs_ncq_dev_err(ap);
1985 } else {
1986 /*
1987 * EDMA should have self-disabled for this case.
1988 * If it did not, then something is wrong elsewhere,
1989 * and we cannot handle it here.
1990 */
1991 if (!(edma_err_cause & EDMA_ERR_SELF_DIS)) {
1992 ata_port_printk(ap, KERN_WARNING,
1993 "%s: err_cause=0x%x pp_flags=0x%x\n",
1994 __func__, edma_err_cause, pp->pp_flags);
1995 return 0; /* not handled */
1996 }
1997 return mv_handle_fbs_non_ncq_dev_err(ap);
1998 }
1999 return 0; /* not handled */
2000}
2001
Mark Lorda9010322008-05-02 02:14:02 -04002002static void mv_unexpected_intr(struct ata_port *ap, int edma_was_enabled)
Mark Lord8f767f82008-04-19 14:53:07 -04002003{
Mark Lord8f767f82008-04-19 14:53:07 -04002004 struct ata_eh_info *ehi = &ap->link.eh_info;
Mark Lorda9010322008-05-02 02:14:02 -04002005 char *when = "idle";
Mark Lord8f767f82008-04-19 14:53:07 -04002006
Mark Lord8f767f82008-04-19 14:53:07 -04002007 ata_ehi_clear_desc(ehi);
Mark Lorda9010322008-05-02 02:14:02 -04002008 if (!ap || (ap->flags & ATA_FLAG_DISABLED)) {
2009 when = "disabled";
2010 } else if (edma_was_enabled) {
2011 when = "EDMA enabled";
Mark Lord8f767f82008-04-19 14:53:07 -04002012 } else {
2013 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
2014 if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
Mark Lorda9010322008-05-02 02:14:02 -04002015 when = "polling";
Mark Lord8f767f82008-04-19 14:53:07 -04002016 }
Mark Lorda9010322008-05-02 02:14:02 -04002017 ata_ehi_push_desc(ehi, "unexpected device interrupt while %s", when);
Mark Lord8f767f82008-04-19 14:53:07 -04002018 ehi->err_mask |= AC_ERR_OTHER;
2019 ehi->action |= ATA_EH_RESET;
2020 ata_port_freeze(ap);
2021}
2022
Brett Russ05b308e2005-10-05 17:08:53 -04002023/**
Brett Russ05b308e2005-10-05 17:08:53 -04002024 * mv_err_intr - Handle error interrupts on the port
2025 * @ap: ATA channel to manipulate
2026 *
Mark Lord8d073792008-04-19 15:07:49 -04002027 * Most cases require a full reset of the chip's state machine,
2028 * which also performs a COMRESET.
2029 * Also, if the port disabled DMA, update our cached copy to match.
Brett Russ05b308e2005-10-05 17:08:53 -04002030 *
2031 * LOCKING:
2032 * Inherited from caller.
2033 */
Mark Lord37b90462008-05-02 02:12:34 -04002034static void mv_err_intr(struct ata_port *ap)
Brett Russ20f733e2005-09-01 18:26:17 -04002035{
Brett Russ31961942005-09-30 01:36:00 -04002036 void __iomem *port_mmio = mv_ap_base(ap);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002037 u32 edma_err_cause, eh_freeze_mask, serr = 0;
Mark Lorde4006072008-05-14 09:19:30 -04002038 u32 fis_cause = 0;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002039 struct mv_port_priv *pp = ap->private_data;
2040 struct mv_host_priv *hpriv = ap->host->private_data;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002041 unsigned int action = 0, err_mask = 0;
Tejun Heo9af5c9c2007-08-06 18:36:22 +09002042 struct ata_eh_info *ehi = &ap->link.eh_info;
Mark Lord37b90462008-05-02 02:12:34 -04002043 struct ata_queued_cmd *qc;
2044 int abort = 0;
Brett Russ20f733e2005-09-01 18:26:17 -04002045
Mark Lord8d073792008-04-19 15:07:49 -04002046 /*
Mark Lord37b90462008-05-02 02:12:34 -04002047 * Read and clear the SError and err_cause bits.
Mark Lorde4006072008-05-14 09:19:30 -04002048 * For GenIIe, if EDMA_ERR_TRANS_IRQ_7 is set, we also must read/clear
2049 * the FIS_IRQ_CAUSE register before clearing edma_err_cause.
Mark Lord8d073792008-04-19 15:07:49 -04002050 */
Mark Lord37b90462008-05-02 02:12:34 -04002051 sata_scr_read(&ap->link, SCR_ERROR, &serr);
2052 sata_scr_write_flush(&ap->link, SCR_ERROR, serr);
2053
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002054 edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
Mark Lorde4006072008-05-14 09:19:30 -04002055 if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
2056 fis_cause = readl(port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
2057 writelfl(~fis_cause, port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
2058 }
Mark Lord8d073792008-04-19 15:07:49 -04002059 writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002060
Mark Lord4c299ca2008-05-02 02:16:20 -04002061 if (edma_err_cause & EDMA_ERR_DEV) {
2062 /*
2063 * Device errors during FIS-based switching operation
2064 * require special handling.
2065 */
2066 if (mv_handle_dev_err(ap, edma_err_cause))
2067 return;
2068 }
2069
Mark Lord37b90462008-05-02 02:12:34 -04002070 qc = mv_get_active_qc(ap);
2071 ata_ehi_clear_desc(ehi);
2072 ata_ehi_push_desc(ehi, "edma_err_cause=%08x pp_flags=%08x",
2073 edma_err_cause, pp->pp_flags);
Mark Lorde4006072008-05-14 09:19:30 -04002074
Mark Lordc443c502008-05-14 09:24:39 -04002075 if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
Mark Lorde4006072008-05-14 09:19:30 -04002076 ata_ehi_push_desc(ehi, "fis_cause=%08x", fis_cause);
Mark Lordc443c502008-05-14 09:24:39 -04002077 if (fis_cause & SATA_FIS_IRQ_AN) {
2078 u32 ec = edma_err_cause &
2079 ~(EDMA_ERR_TRANS_IRQ_7 | EDMA_ERR_IRQ_TRANSIENT);
2080 sata_async_notification(ap);
2081 if (!ec)
2082 return; /* Just an AN; no need for the nukes */
2083 ata_ehi_push_desc(ehi, "SDB notify");
2084 }
2085 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002086 /*
Mark Lord352fab72008-04-19 14:43:42 -04002087 * All generations share these EDMA error cause bits:
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002088 */
Mark Lord37b90462008-05-02 02:12:34 -04002089 if (edma_err_cause & EDMA_ERR_DEV) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002090 err_mask |= AC_ERR_DEV;
Mark Lord37b90462008-05-02 02:12:34 -04002091 action |= ATA_EH_RESET;
2092 ata_ehi_push_desc(ehi, "dev error");
2093 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002094 if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
Jeff Garzik6c1153e2007-07-13 15:20:15 -04002095 EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002096 EDMA_ERR_INTRL_PAR)) {
2097 err_mask |= AC_ERR_ATA_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09002098 action |= ATA_EH_RESET;
Tejun Heob64bbc32007-07-16 14:29:39 +09002099 ata_ehi_push_desc(ehi, "parity error");
Brett Russafb0edd2005-10-05 17:08:42 -04002100 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002101 if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) {
2102 ata_ehi_hotplugged(ehi);
2103 ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ?
Tejun Heob64bbc32007-07-16 14:29:39 +09002104 "dev disconnect" : "dev connect");
Tejun Heocf480622008-01-24 00:05:14 +09002105 action |= ATA_EH_RESET;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002106 }
2107
Mark Lord352fab72008-04-19 14:43:42 -04002108 /*
2109 * Gen-I has a different SELF_DIS bit,
2110 * different FREEZE bits, and no SERR bit:
2111 */
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04002112 if (IS_GEN_I(hpriv)) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002113 eh_freeze_mask = EDMA_EH_FREEZE_5;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002114 if (edma_err_cause & EDMA_ERR_SELF_DIS_5) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002115 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Tejun Heob64bbc32007-07-16 14:29:39 +09002116 ata_ehi_push_desc(ehi, "EDMA self-disable");
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002117 }
2118 } else {
2119 eh_freeze_mask = EDMA_EH_FREEZE;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002120 if (edma_err_cause & EDMA_ERR_SELF_DIS) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002121 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Tejun Heob64bbc32007-07-16 14:29:39 +09002122 ata_ehi_push_desc(ehi, "EDMA self-disable");
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002123 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002124 if (edma_err_cause & EDMA_ERR_SERR) {
Mark Lord8d073792008-04-19 15:07:49 -04002125 ata_ehi_push_desc(ehi, "SError=%08x", serr);
2126 err_mask |= AC_ERR_ATA_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09002127 action |= ATA_EH_RESET;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002128 }
2129 }
Brett Russ20f733e2005-09-01 18:26:17 -04002130
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002131 if (!err_mask) {
2132 err_mask = AC_ERR_OTHER;
Tejun Heocf480622008-01-24 00:05:14 +09002133 action |= ATA_EH_RESET;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002134 }
2135
2136 ehi->serror |= serr;
2137 ehi->action |= action;
2138
2139 if (qc)
2140 qc->err_mask |= err_mask;
2141 else
2142 ehi->err_mask |= err_mask;
2143
Mark Lord37b90462008-05-02 02:12:34 -04002144 if (err_mask == AC_ERR_DEV) {
2145 /*
2146 * Cannot do ata_port_freeze() here,
2147 * because it would kill PIO access,
2148 * which is needed for further diagnosis.
2149 */
2150 mv_eh_freeze(ap);
2151 abort = 1;
2152 } else if (edma_err_cause & eh_freeze_mask) {
2153 /*
2154 * Note to self: ata_port_freeze() calls ata_port_abort()
2155 */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002156 ata_port_freeze(ap);
Mark Lord37b90462008-05-02 02:12:34 -04002157 } else {
2158 abort = 1;
2159 }
2160
2161 if (abort) {
2162 if (qc)
2163 ata_link_abort(qc->dev->link);
2164 else
2165 ata_port_abort(ap);
2166 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002167}
2168
Mark Lordfcfb1f72008-04-19 15:06:40 -04002169static void mv_process_crpb_response(struct ata_port *ap,
2170 struct mv_crpb *response, unsigned int tag, int ncq_enabled)
2171{
2172 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, tag);
2173
2174 if (qc) {
2175 u8 ata_status;
2176 u16 edma_status = le16_to_cpu(response->flags);
2177 /*
2178 * edma_status from a response queue entry:
2179 * LSB is from EDMA_ERR_IRQ_CAUSE_OFS (non-NCQ only).
2180 * MSB is saved ATA status from command completion.
2181 */
2182 if (!ncq_enabled) {
2183 u8 err_cause = edma_status & 0xff & ~EDMA_ERR_DEV;
2184 if (err_cause) {
2185 /*
2186 * Error will be seen/handled by mv_err_intr().
2187 * So do nothing at all here.
2188 */
2189 return;
2190 }
2191 }
2192 ata_status = edma_status >> CRPB_FLAG_STATUS_SHIFT;
Mark Lord37b90462008-05-02 02:12:34 -04002193 if (!ac_err_mask(ata_status))
2194 ata_qc_complete(qc);
2195 /* else: leave it for mv_err_intr() */
Mark Lordfcfb1f72008-04-19 15:06:40 -04002196 } else {
2197 ata_port_printk(ap, KERN_ERR, "%s: no qc for tag=%d\n",
2198 __func__, tag);
2199 }
2200}
2201
2202static void mv_process_crpb_entries(struct ata_port *ap, struct mv_port_priv *pp)
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002203{
2204 void __iomem *port_mmio = mv_ap_base(ap);
2205 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lordfcfb1f72008-04-19 15:06:40 -04002206 u32 in_index;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002207 bool work_done = false;
Mark Lordfcfb1f72008-04-19 15:06:40 -04002208 int ncq_enabled = (pp->pp_flags & MV_PP_FLAG_NCQ_EN);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002209
Mark Lordfcfb1f72008-04-19 15:06:40 -04002210 /* Get the hardware queue position index */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002211 in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS)
2212 >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
2213
Mark Lordfcfb1f72008-04-19 15:06:40 -04002214 /* Process new responses from since the last time we looked */
2215 while (in_index != pp->resp_idx) {
Jeff Garzik6c1153e2007-07-13 15:20:15 -04002216 unsigned int tag;
Mark Lordfcfb1f72008-04-19 15:06:40 -04002217 struct mv_crpb *response = &pp->crpb[pp->resp_idx];
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002218
Mark Lordfcfb1f72008-04-19 15:06:40 -04002219 pp->resp_idx = (pp->resp_idx + 1) & MV_MAX_Q_DEPTH_MASK;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002220
Mark Lordfcfb1f72008-04-19 15:06:40 -04002221 if (IS_GEN_I(hpriv)) {
2222 /* 50xx: no NCQ, only one command active at a time */
Tejun Heo9af5c9c2007-08-06 18:36:22 +09002223 tag = ap->link.active_tag;
Mark Lordfcfb1f72008-04-19 15:06:40 -04002224 } else {
2225 /* Gen II/IIE: get command tag from CRPB entry */
2226 tag = le16_to_cpu(response->id) & 0x1f;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002227 }
Mark Lordfcfb1f72008-04-19 15:06:40 -04002228 mv_process_crpb_response(ap, response, tag, ncq_enabled);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002229 work_done = true;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002230 }
2231
Mark Lord352fab72008-04-19 14:43:42 -04002232 /* Update the software queue position index in hardware */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002233 if (work_done)
2234 writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) |
Mark Lordfcfb1f72008-04-19 15:06:40 -04002235 (pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT),
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002236 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002237}
2238
Mark Lorda9010322008-05-02 02:14:02 -04002239static void mv_port_intr(struct ata_port *ap, u32 port_cause)
2240{
2241 struct mv_port_priv *pp;
2242 int edma_was_enabled;
2243
2244 if (!ap || (ap->flags & ATA_FLAG_DISABLED)) {
2245 mv_unexpected_intr(ap, 0);
2246 return;
2247 }
2248 /*
2249 * Grab a snapshot of the EDMA_EN flag setting,
2250 * so that we have a consistent view for this port,
2251 * even if something we call of our routines changes it.
2252 */
2253 pp = ap->private_data;
2254 edma_was_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN);
2255 /*
2256 * Process completed CRPB response(s) before other events.
2257 */
2258 if (edma_was_enabled && (port_cause & DONE_IRQ)) {
2259 mv_process_crpb_entries(ap, pp);
Mark Lord4c299ca2008-05-02 02:16:20 -04002260 if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
2261 mv_handle_fbs_ncq_dev_err(ap);
Mark Lorda9010322008-05-02 02:14:02 -04002262 }
2263 /*
2264 * Handle chip-reported errors, or continue on to handle PIO.
2265 */
2266 if (unlikely(port_cause & ERR_IRQ)) {
2267 mv_err_intr(ap);
2268 } else if (!edma_was_enabled) {
2269 struct ata_queued_cmd *qc = mv_get_active_qc(ap);
2270 if (qc)
2271 ata_sff_host_intr(ap, qc);
2272 else
2273 mv_unexpected_intr(ap, edma_was_enabled);
2274 }
2275}
2276
Brett Russ05b308e2005-10-05 17:08:53 -04002277/**
2278 * mv_host_intr - Handle all interrupts on the given host controller
Jeff Garzikcca39742006-08-24 03:19:22 -04002279 * @host: host specific structure
Mark Lord7368f912008-04-25 11:24:24 -04002280 * @main_irq_cause: Main interrupt cause register for the chip.
Brett Russ05b308e2005-10-05 17:08:53 -04002281 *
2282 * LOCKING:
2283 * Inherited from caller.
2284 */
Mark Lord7368f912008-04-25 11:24:24 -04002285static int mv_host_intr(struct ata_host *host, u32 main_irq_cause)
Brett Russ20f733e2005-09-01 18:26:17 -04002286{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002287 struct mv_host_priv *hpriv = host->private_data;
Mark Lordeabd5eb2008-05-02 02:13:27 -04002288 void __iomem *mmio = hpriv->base, *hc_mmio;
Mark Lorda3718c12008-04-19 15:07:18 -04002289 unsigned int handled = 0, port;
Brett Russ20f733e2005-09-01 18:26:17 -04002290
Mark Lorda3718c12008-04-19 15:07:18 -04002291 for (port = 0; port < hpriv->n_ports; port++) {
Jeff Garzikcca39742006-08-24 03:19:22 -04002292 struct ata_port *ap = host->ports[port];
Mark Lordeabd5eb2008-05-02 02:13:27 -04002293 unsigned int p, shift, hardport, port_cause;
2294
Mark Lorda3718c12008-04-19 15:07:18 -04002295 MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
Mark Lorda3718c12008-04-19 15:07:18 -04002296 /*
Mark Lordeabd5eb2008-05-02 02:13:27 -04002297 * Each hc within the host has its own hc_irq_cause register,
2298 * where the interrupting ports bits get ack'd.
Mark Lorda3718c12008-04-19 15:07:18 -04002299 */
Mark Lordeabd5eb2008-05-02 02:13:27 -04002300 if (hardport == 0) { /* first port on this hc ? */
2301 u32 hc_cause = (main_irq_cause >> shift) & HC0_IRQ_PEND;
2302 u32 port_mask, ack_irqs;
2303 /*
2304 * Skip this entire hc if nothing pending for any ports
2305 */
2306 if (!hc_cause) {
2307 port += MV_PORTS_PER_HC - 1;
2308 continue;
2309 }
2310 /*
2311 * We don't need/want to read the hc_irq_cause register,
2312 * because doing so hurts performance, and
2313 * main_irq_cause already gives us everything we need.
2314 *
2315 * But we do have to *write* to the hc_irq_cause to ack
2316 * the ports that we are handling this time through.
2317 *
2318 * This requires that we create a bitmap for those
2319 * ports which interrupted us, and use that bitmap
2320 * to ack (only) those ports via hc_irq_cause.
2321 */
2322 ack_irqs = 0;
2323 for (p = 0; p < MV_PORTS_PER_HC; ++p) {
2324 if ((port + p) >= hpriv->n_ports)
2325 break;
2326 port_mask = (DONE_IRQ | ERR_IRQ) << (p * 2);
2327 if (hc_cause & port_mask)
2328 ack_irqs |= (DMA_IRQ | DEV_IRQ) << p;
2329 }
Mark Lorda3718c12008-04-19 15:07:18 -04002330 hc_mmio = mv_hc_base_from_port(mmio, port);
Mark Lordeabd5eb2008-05-02 02:13:27 -04002331 writelfl(~ack_irqs, hc_mmio + HC_IRQ_CAUSE_OFS);
Mark Lorda3718c12008-04-19 15:07:18 -04002332 handled = 1;
2333 }
Mark Lorda9010322008-05-02 02:14:02 -04002334 /*
2335 * Handle interrupts signalled for this port:
2336 */
Mark Lordeabd5eb2008-05-02 02:13:27 -04002337 port_cause = (main_irq_cause >> shift) & (DONE_IRQ | ERR_IRQ);
Mark Lorda9010322008-05-02 02:14:02 -04002338 if (port_cause)
2339 mv_port_intr(ap, port_cause);
Brett Russ20f733e2005-09-01 18:26:17 -04002340 }
Mark Lorda3718c12008-04-19 15:07:18 -04002341 return handled;
Brett Russ20f733e2005-09-01 18:26:17 -04002342}
2343
Mark Lorda3718c12008-04-19 15:07:18 -04002344static int mv_pci_error(struct ata_host *host, void __iomem *mmio)
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002345{
Mark Lord02a121d2007-12-01 13:07:22 -05002346 struct mv_host_priv *hpriv = host->private_data;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002347 struct ata_port *ap;
2348 struct ata_queued_cmd *qc;
2349 struct ata_eh_info *ehi;
2350 unsigned int i, err_mask, printed = 0;
2351 u32 err_cause;
2352
Mark Lord02a121d2007-12-01 13:07:22 -05002353 err_cause = readl(mmio + hpriv->irq_cause_ofs);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002354
2355 dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n",
2356 err_cause);
2357
2358 DPRINTK("All regs @ PCI error\n");
2359 mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev));
2360
Mark Lord02a121d2007-12-01 13:07:22 -05002361 writelfl(0, mmio + hpriv->irq_cause_ofs);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002362
2363 for (i = 0; i < host->n_ports; i++) {
2364 ap = host->ports[i];
Tejun Heo936fd732007-08-06 18:36:23 +09002365 if (!ata_link_offline(&ap->link)) {
Tejun Heo9af5c9c2007-08-06 18:36:22 +09002366 ehi = &ap->link.eh_info;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002367 ata_ehi_clear_desc(ehi);
2368 if (!printed++)
2369 ata_ehi_push_desc(ehi,
2370 "PCI err cause 0x%08x", err_cause);
2371 err_mask = AC_ERR_HOST_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09002372 ehi->action = ATA_EH_RESET;
Tejun Heo9af5c9c2007-08-06 18:36:22 +09002373 qc = ata_qc_from_tag(ap, ap->link.active_tag);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002374 if (qc)
2375 qc->err_mask |= err_mask;
2376 else
2377 ehi->err_mask |= err_mask;
2378
2379 ata_port_freeze(ap);
2380 }
2381 }
Mark Lorda3718c12008-04-19 15:07:18 -04002382 return 1; /* handled */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002383}
2384
Brett Russ05b308e2005-10-05 17:08:53 -04002385/**
Jeff Garzikc5d3e452007-07-11 18:30:50 -04002386 * mv_interrupt - Main interrupt event handler
Brett Russ05b308e2005-10-05 17:08:53 -04002387 * @irq: unused
2388 * @dev_instance: private data; in this case the host structure
Brett Russ05b308e2005-10-05 17:08:53 -04002389 *
2390 * Read the read only register to determine if any host
2391 * controllers have pending interrupts. If so, call lower level
2392 * routine to handle. Also check for PCI errors which are only
2393 * reported here.
2394 *
Jeff Garzik8b260242005-11-12 12:32:50 -05002395 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -04002396 * This routine holds the host lock while processing pending
Brett Russ05b308e2005-10-05 17:08:53 -04002397 * interrupts.
2398 */
David Howells7d12e782006-10-05 14:55:46 +01002399static irqreturn_t mv_interrupt(int irq, void *dev_instance)
Brett Russ20f733e2005-09-01 18:26:17 -04002400{
Jeff Garzikcca39742006-08-24 03:19:22 -04002401 struct ata_host *host = dev_instance;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002402 struct mv_host_priv *hpriv = host->private_data;
Mark Lorda3718c12008-04-19 15:07:18 -04002403 unsigned int handled = 0;
Mark Lord6d3c30e2009-01-21 10:31:29 -05002404 int using_msi = hpriv->hp_flags & MV_HP_FLAG_MSI;
Mark Lord96e2c4872008-05-17 13:38:00 -04002405 u32 main_irq_cause, pending_irqs;
Brett Russ20f733e2005-09-01 18:26:17 -04002406
Mark Lord646a4da2008-01-26 18:30:37 -05002407 spin_lock(&host->lock);
Mark Lord6d3c30e2009-01-21 10:31:29 -05002408
2409 /* for MSI: block new interrupts while in here */
2410 if (using_msi)
2411 writel(0, hpriv->main_irq_mask_addr);
2412
Mark Lord7368f912008-04-25 11:24:24 -04002413 main_irq_cause = readl(hpriv->main_irq_cause_addr);
Mark Lord96e2c4872008-05-17 13:38:00 -04002414 pending_irqs = main_irq_cause & hpriv->main_irq_mask;
Mark Lord352fab72008-04-19 14:43:42 -04002415 /*
2416 * Deal with cases where we either have nothing pending, or have read
2417 * a bogus register value which can indicate HW removal or PCI fault.
Brett Russ20f733e2005-09-01 18:26:17 -04002418 */
Mark Lorda44253d2008-05-17 13:37:07 -04002419 if (pending_irqs && main_irq_cause != 0xffffffffU) {
Mark Lord1f398472008-05-27 17:54:48 -04002420 if (unlikely((pending_irqs & PCI_ERR) && !IS_SOC(hpriv)))
Mark Lorda3718c12008-04-19 15:07:18 -04002421 handled = mv_pci_error(host, hpriv->base);
2422 else
Mark Lorda44253d2008-05-17 13:37:07 -04002423 handled = mv_host_intr(host, pending_irqs);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002424 }
Mark Lord6d3c30e2009-01-21 10:31:29 -05002425
2426 /* for MSI: unmask; interrupt cause bits will retrigger now */
2427 if (using_msi)
2428 writel(hpriv->main_irq_mask, hpriv->main_irq_mask_addr);
2429
Mark Lord9d51af72009-03-10 16:28:51 -04002430 spin_unlock(&host->lock);
2431
Brett Russ20f733e2005-09-01 18:26:17 -04002432 return IRQ_RETVAL(handled);
2433}
2434
Jeff Garzikc9d39132005-11-13 17:47:51 -05002435static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
2436{
2437 unsigned int ofs;
2438
2439 switch (sc_reg_in) {
2440 case SCR_STATUS:
2441 case SCR_ERROR:
2442 case SCR_CONTROL:
2443 ofs = sc_reg_in * sizeof(u32);
2444 break;
2445 default:
2446 ofs = 0xffffffffU;
2447 break;
2448 }
2449 return ofs;
2450}
2451
Tejun Heo82ef04f2008-07-31 17:02:40 +09002452static int mv5_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val)
Jeff Garzikc9d39132005-11-13 17:47:51 -05002453{
Tejun Heo82ef04f2008-07-31 17:02:40 +09002454 struct mv_host_priv *hpriv = link->ap->host->private_data;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002455 void __iomem *mmio = hpriv->base;
Tejun Heo82ef04f2008-07-31 17:02:40 +09002456 void __iomem *addr = mv5_phy_base(mmio, link->ap->port_no);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002457 unsigned int ofs = mv5_scr_offset(sc_reg_in);
2458
Tejun Heoda3dbb12007-07-16 14:29:40 +09002459 if (ofs != 0xffffffffU) {
2460 *val = readl(addr + ofs);
2461 return 0;
2462 } else
2463 return -EINVAL;
Jeff Garzikc9d39132005-11-13 17:47:51 -05002464}
2465
Tejun Heo82ef04f2008-07-31 17:02:40 +09002466static int mv5_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val)
Jeff Garzikc9d39132005-11-13 17:47:51 -05002467{
Tejun Heo82ef04f2008-07-31 17:02:40 +09002468 struct mv_host_priv *hpriv = link->ap->host->private_data;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002469 void __iomem *mmio = hpriv->base;
Tejun Heo82ef04f2008-07-31 17:02:40 +09002470 void __iomem *addr = mv5_phy_base(mmio, link->ap->port_no);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002471 unsigned int ofs = mv5_scr_offset(sc_reg_in);
2472
Tejun Heoda3dbb12007-07-16 14:29:40 +09002473 if (ofs != 0xffffffffU) {
Tejun Heo0d5ff562007-02-01 15:06:36 +09002474 writelfl(val, addr + ofs);
Tejun Heoda3dbb12007-07-16 14:29:40 +09002475 return 0;
2476 } else
2477 return -EINVAL;
Jeff Garzikc9d39132005-11-13 17:47:51 -05002478}
2479
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002480static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio)
Jeff Garzik522479f2005-11-12 22:14:02 -05002481{
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002482 struct pci_dev *pdev = to_pci_dev(host->dev);
Jeff Garzik522479f2005-11-12 22:14:02 -05002483 int early_5080;
2484
Auke Kok44c10132007-06-08 15:46:36 -07002485 early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0);
Jeff Garzik522479f2005-11-12 22:14:02 -05002486
2487 if (!early_5080) {
2488 u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
2489 tmp |= (1 << 0);
2490 writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
2491 }
2492
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002493 mv_reset_pci_bus(host, mmio);
Jeff Garzik522479f2005-11-12 22:14:02 -05002494}
2495
2496static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
2497{
Mark Lord8e7decd2008-05-02 02:07:51 -04002498 writel(0x0fcfffff, mmio + MV_FLASH_CTL_OFS);
Jeff Garzik522479f2005-11-12 22:14:02 -05002499}
2500
Jeff Garzik47c2b672005-11-12 21:13:17 -05002501static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002502 void __iomem *mmio)
2503{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002504 void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
2505 u32 tmp;
2506
2507 tmp = readl(phy_mmio + MV5_PHY_MODE);
2508
2509 hpriv->signal[idx].pre = tmp & 0x1800; /* bits 12:11 */
2510 hpriv->signal[idx].amps = tmp & 0xe0; /* bits 7:5 */
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002511}
2512
Jeff Garzik47c2b672005-11-12 21:13:17 -05002513static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002514{
Jeff Garzik522479f2005-11-12 22:14:02 -05002515 u32 tmp;
2516
Mark Lord8e7decd2008-05-02 02:07:51 -04002517 writel(0, mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzik522479f2005-11-12 22:14:02 -05002518
2519 /* FIXME: handle MV_HP_ERRATA_50XXB2 errata */
2520
2521 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
2522 tmp |= ~(1 << 0);
2523 writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002524}
2525
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002526static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
2527 unsigned int port)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002528{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002529 void __iomem *phy_mmio = mv5_phy_base(mmio, port);
2530 const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
2531 u32 tmp;
2532 int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);
2533
2534 if (fix_apm_sq) {
Mark Lord8e7decd2008-05-02 02:07:51 -04002535 tmp = readl(phy_mmio + MV5_LTMODE_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002536 tmp |= (1 << 19);
Mark Lord8e7decd2008-05-02 02:07:51 -04002537 writel(tmp, phy_mmio + MV5_LTMODE_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002538
Mark Lord8e7decd2008-05-02 02:07:51 -04002539 tmp = readl(phy_mmio + MV5_PHY_CTL_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002540 tmp &= ~0x3;
2541 tmp |= 0x1;
Mark Lord8e7decd2008-05-02 02:07:51 -04002542 writel(tmp, phy_mmio + MV5_PHY_CTL_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002543 }
2544
2545 tmp = readl(phy_mmio + MV5_PHY_MODE);
2546 tmp &= ~mask;
2547 tmp |= hpriv->signal[port].pre;
2548 tmp |= hpriv->signal[port].amps;
2549 writel(tmp, phy_mmio + MV5_PHY_MODE);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002550}
2551
Jeff Garzikc9d39132005-11-13 17:47:51 -05002552
2553#undef ZERO
2554#define ZERO(reg) writel(0, port_mmio + (reg))
2555static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
2556 unsigned int port)
Jeff Garzik47c2b672005-11-12 21:13:17 -05002557{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002558 void __iomem *port_mmio = mv_port_base(mmio, port);
2559
Mark Lorde12bef52008-03-31 19:33:56 -04002560 mv_reset_channel(hpriv, mmio, port);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002561
2562 ZERO(0x028); /* command */
2563 writel(0x11f, port_mmio + EDMA_CFG_OFS);
2564 ZERO(0x004); /* timer */
2565 ZERO(0x008); /* irq err cause */
2566 ZERO(0x00c); /* irq err mask */
2567 ZERO(0x010); /* rq bah */
2568 ZERO(0x014); /* rq inp */
2569 ZERO(0x018); /* rq outp */
2570 ZERO(0x01c); /* respq bah */
2571 ZERO(0x024); /* respq outp */
2572 ZERO(0x020); /* respq inp */
2573 ZERO(0x02c); /* test control */
Mark Lord8e7decd2008-05-02 02:07:51 -04002574 writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002575}
2576#undef ZERO
2577
2578#define ZERO(reg) writel(0, hc_mmio + (reg))
2579static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2580 unsigned int hc)
2581{
2582 void __iomem *hc_mmio = mv_hc_base(mmio, hc);
2583 u32 tmp;
2584
2585 ZERO(0x00c);
2586 ZERO(0x010);
2587 ZERO(0x014);
2588 ZERO(0x018);
2589
2590 tmp = readl(hc_mmio + 0x20);
2591 tmp &= 0x1c1c1c1c;
2592 tmp |= 0x03030303;
2593 writel(tmp, hc_mmio + 0x20);
2594}
2595#undef ZERO
2596
2597static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2598 unsigned int n_hc)
2599{
2600 unsigned int hc, port;
2601
2602 for (hc = 0; hc < n_hc; hc++) {
2603 for (port = 0; port < MV_PORTS_PER_HC; port++)
2604 mv5_reset_hc_port(hpriv, mmio,
2605 (hc * MV_PORTS_PER_HC) + port);
2606
2607 mv5_reset_one_hc(hpriv, mmio, hc);
2608 }
2609
2610 return 0;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002611}
2612
Jeff Garzik101ffae2005-11-12 22:17:49 -05002613#undef ZERO
2614#define ZERO(reg) writel(0, mmio + (reg))
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002615static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio)
Jeff Garzik101ffae2005-11-12 22:17:49 -05002616{
Mark Lord02a121d2007-12-01 13:07:22 -05002617 struct mv_host_priv *hpriv = host->private_data;
Jeff Garzik101ffae2005-11-12 22:17:49 -05002618 u32 tmp;
2619
Mark Lord8e7decd2008-05-02 02:07:51 -04002620 tmp = readl(mmio + MV_PCI_MODE_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002621 tmp &= 0xff00ffff;
Mark Lord8e7decd2008-05-02 02:07:51 -04002622 writel(tmp, mmio + MV_PCI_MODE_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002623
2624 ZERO(MV_PCI_DISC_TIMER);
2625 ZERO(MV_PCI_MSI_TRIGGER);
Mark Lord8e7decd2008-05-02 02:07:51 -04002626 writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002627 ZERO(MV_PCI_SERR_MASK);
Mark Lord02a121d2007-12-01 13:07:22 -05002628 ZERO(hpriv->irq_cause_ofs);
2629 ZERO(hpriv->irq_mask_ofs);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002630 ZERO(MV_PCI_ERR_LOW_ADDRESS);
2631 ZERO(MV_PCI_ERR_HIGH_ADDRESS);
2632 ZERO(MV_PCI_ERR_ATTRIBUTE);
2633 ZERO(MV_PCI_ERR_COMMAND);
2634}
2635#undef ZERO
2636
2637static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
2638{
2639 u32 tmp;
2640
2641 mv5_reset_flash(hpriv, mmio);
2642
Mark Lord8e7decd2008-05-02 02:07:51 -04002643 tmp = readl(mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002644 tmp &= 0x3;
2645 tmp |= (1 << 5) | (1 << 6);
Mark Lord8e7decd2008-05-02 02:07:51 -04002646 writel(tmp, mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002647}
2648
2649/**
2650 * mv6_reset_hc - Perform the 6xxx global soft reset
2651 * @mmio: base address of the HBA
2652 *
2653 * This routine only applies to 6xxx parts.
2654 *
2655 * LOCKING:
2656 * Inherited from caller.
2657 */
Jeff Garzikc9d39132005-11-13 17:47:51 -05002658static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2659 unsigned int n_hc)
Jeff Garzik101ffae2005-11-12 22:17:49 -05002660{
2661 void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS;
2662 int i, rc = 0;
2663 u32 t;
2664
2665 /* Following procedure defined in PCI "main command and status
2666 * register" table.
2667 */
2668 t = readl(reg);
2669 writel(t | STOP_PCI_MASTER, reg);
2670
2671 for (i = 0; i < 1000; i++) {
2672 udelay(1);
2673 t = readl(reg);
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002674 if (PCI_MASTER_EMPTY & t)
Jeff Garzik101ffae2005-11-12 22:17:49 -05002675 break;
Jeff Garzik101ffae2005-11-12 22:17:49 -05002676 }
2677 if (!(PCI_MASTER_EMPTY & t)) {
2678 printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
2679 rc = 1;
2680 goto done;
2681 }
2682
2683 /* set reset */
2684 i = 5;
2685 do {
2686 writel(t | GLOB_SFT_RST, reg);
2687 t = readl(reg);
2688 udelay(1);
2689 } while (!(GLOB_SFT_RST & t) && (i-- > 0));
2690
2691 if (!(GLOB_SFT_RST & t)) {
2692 printk(KERN_ERR DRV_NAME ": can't set global reset\n");
2693 rc = 1;
2694 goto done;
2695 }
2696
2697 /* clear reset and *reenable the PCI master* (not mentioned in spec) */
2698 i = 5;
2699 do {
2700 writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
2701 t = readl(reg);
2702 udelay(1);
2703 } while ((GLOB_SFT_RST & t) && (i-- > 0));
2704
2705 if (GLOB_SFT_RST & t) {
2706 printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
2707 rc = 1;
2708 }
2709done:
2710 return rc;
2711}
2712
Jeff Garzik47c2b672005-11-12 21:13:17 -05002713static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002714 void __iomem *mmio)
2715{
2716 void __iomem *port_mmio;
2717 u32 tmp;
2718
Mark Lord8e7decd2008-05-02 02:07:51 -04002719 tmp = readl(mmio + MV_RESET_CFG_OFS);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002720 if ((tmp & (1 << 0)) == 0) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002721 hpriv->signal[idx].amps = 0x7 << 8;
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002722 hpriv->signal[idx].pre = 0x1 << 5;
2723 return;
2724 }
2725
2726 port_mmio = mv_port_base(mmio, idx);
2727 tmp = readl(port_mmio + PHY_MODE2);
2728
2729 hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */
2730 hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */
2731}
2732
Jeff Garzik47c2b672005-11-12 21:13:17 -05002733static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002734{
Mark Lord8e7decd2008-05-02 02:07:51 -04002735 writel(0x00000060, mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002736}
2737
Jeff Garzikc9d39132005-11-13 17:47:51 -05002738static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002739 unsigned int port)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002740{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002741 void __iomem *port_mmio = mv_port_base(mmio, port);
2742
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002743 u32 hp_flags = hpriv->hp_flags;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002744 int fix_phy_mode2 =
2745 hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002746 int fix_phy_mode4 =
Jeff Garzik47c2b672005-11-12 21:13:17 -05002747 hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
Mark Lord8c30a8b2008-05-27 17:56:31 -04002748 u32 m2, m3;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002749
2750 if (fix_phy_mode2) {
2751 m2 = readl(port_mmio + PHY_MODE2);
2752 m2 &= ~(1 << 16);
2753 m2 |= (1 << 31);
2754 writel(m2, port_mmio + PHY_MODE2);
2755
2756 udelay(200);
2757
2758 m2 = readl(port_mmio + PHY_MODE2);
2759 m2 &= ~((1 << 16) | (1 << 31));
2760 writel(m2, port_mmio + PHY_MODE2);
2761
2762 udelay(200);
2763 }
2764
Mark Lord8c30a8b2008-05-27 17:56:31 -04002765 /*
2766 * Gen-II/IIe PHY_MODE3 errata RM#2:
2767 * Achieves better receiver noise performance than the h/w default:
2768 */
2769 m3 = readl(port_mmio + PHY_MODE3);
2770 m3 = (m3 & 0x1f) | (0x5555601 << 5);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002771
Mark Lord0388a8c2008-05-28 13:41:52 -04002772 /* Guideline 88F5182 (GL# SATA-S11) */
2773 if (IS_SOC(hpriv))
2774 m3 &= ~0x1c;
2775
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002776 if (fix_phy_mode4) {
Mark Lordba069e32008-05-31 16:46:34 -04002777 u32 m4 = readl(port_mmio + PHY_MODE4);
2778 /*
2779 * Enforce reserved-bit restrictions on GenIIe devices only.
2780 * For earlier chipsets, force only the internal config field
2781 * (workaround for errata FEr SATA#10 part 1).
2782 */
Mark Lord8c30a8b2008-05-27 17:56:31 -04002783 if (IS_GEN_IIE(hpriv))
Mark Lordba069e32008-05-31 16:46:34 -04002784 m4 = (m4 & ~PHY_MODE4_RSVD_ZEROS) | PHY_MODE4_RSVD_ONES;
2785 else
2786 m4 = (m4 & ~PHY_MODE4_CFG_MASK) | PHY_MODE4_CFG_VALUE;
Mark Lord8c30a8b2008-05-27 17:56:31 -04002787 writel(m4, port_mmio + PHY_MODE4);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002788 }
Mark Lordb406c7a2008-05-28 12:01:12 -04002789 /*
2790 * Workaround for 60x1-B2 errata SATA#13:
2791 * Any write to PHY_MODE4 (above) may corrupt PHY_MODE3,
2792 * so we must always rewrite PHY_MODE3 after PHY_MODE4.
2793 */
2794 writel(m3, port_mmio + PHY_MODE3);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002795
2796 /* Revert values of pre-emphasis and signal amps to the saved ones */
2797 m2 = readl(port_mmio + PHY_MODE2);
2798
2799 m2 &= ~MV_M2_PREAMP_MASK;
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002800 m2 |= hpriv->signal[port].amps;
2801 m2 |= hpriv->signal[port].pre;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002802 m2 &= ~(1 << 16);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002803
Jeff Garzike4e7b892006-01-31 12:18:41 -05002804 /* according to mvSata 3.6.1, some IIE values are fixed */
2805 if (IS_GEN_IIE(hpriv)) {
2806 m2 &= ~0xC30FF01F;
2807 m2 |= 0x0000900F;
2808 }
2809
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002810 writel(m2, port_mmio + PHY_MODE2);
2811}
2812
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002813/* TODO: use the generic LED interface to configure the SATA Presence */
2814/* & Acitivy LEDs on the board */
2815static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
2816 void __iomem *mmio)
2817{
2818 return;
2819}
2820
2821static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
2822 void __iomem *mmio)
2823{
2824 void __iomem *port_mmio;
2825 u32 tmp;
2826
2827 port_mmio = mv_port_base(mmio, idx);
2828 tmp = readl(port_mmio + PHY_MODE2);
2829
2830 hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */
2831 hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */
2832}
2833
2834#undef ZERO
2835#define ZERO(reg) writel(0, port_mmio + (reg))
2836static void mv_soc_reset_hc_port(struct mv_host_priv *hpriv,
2837 void __iomem *mmio, unsigned int port)
2838{
2839 void __iomem *port_mmio = mv_port_base(mmio, port);
2840
Mark Lorde12bef52008-03-31 19:33:56 -04002841 mv_reset_channel(hpriv, mmio, port);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002842
2843 ZERO(0x028); /* command */
2844 writel(0x101f, port_mmio + EDMA_CFG_OFS);
2845 ZERO(0x004); /* timer */
2846 ZERO(0x008); /* irq err cause */
2847 ZERO(0x00c); /* irq err mask */
2848 ZERO(0x010); /* rq bah */
2849 ZERO(0x014); /* rq inp */
2850 ZERO(0x018); /* rq outp */
2851 ZERO(0x01c); /* respq bah */
2852 ZERO(0x024); /* respq outp */
2853 ZERO(0x020); /* respq inp */
2854 ZERO(0x02c); /* test control */
Mark Lord8e7decd2008-05-02 02:07:51 -04002855 writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002856}
2857
2858#undef ZERO
2859
2860#define ZERO(reg) writel(0, hc_mmio + (reg))
2861static void mv_soc_reset_one_hc(struct mv_host_priv *hpriv,
2862 void __iomem *mmio)
2863{
2864 void __iomem *hc_mmio = mv_hc_base(mmio, 0);
2865
2866 ZERO(0x00c);
2867 ZERO(0x010);
2868 ZERO(0x014);
2869
2870}
2871
2872#undef ZERO
2873
2874static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
2875 void __iomem *mmio, unsigned int n_hc)
2876{
2877 unsigned int port;
2878
2879 for (port = 0; port < hpriv->n_ports; port++)
2880 mv_soc_reset_hc_port(hpriv, mmio, port);
2881
2882 mv_soc_reset_one_hc(hpriv, mmio);
2883
2884 return 0;
2885}
2886
2887static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
2888 void __iomem *mmio)
2889{
2890 return;
2891}
2892
2893static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio)
2894{
2895 return;
2896}
2897
Mark Lord8e7decd2008-05-02 02:07:51 -04002898static void mv_setup_ifcfg(void __iomem *port_mmio, int want_gen2i)
Mark Lordb67a1062008-03-31 19:35:13 -04002899{
Mark Lord8e7decd2008-05-02 02:07:51 -04002900 u32 ifcfg = readl(port_mmio + SATA_INTERFACE_CFG_OFS);
Mark Lordb67a1062008-03-31 19:35:13 -04002901
Mark Lord8e7decd2008-05-02 02:07:51 -04002902 ifcfg = (ifcfg & 0xf7f) | 0x9b1000; /* from chip spec */
Mark Lordb67a1062008-03-31 19:35:13 -04002903 if (want_gen2i)
Mark Lord8e7decd2008-05-02 02:07:51 -04002904 ifcfg |= (1 << 7); /* enable gen2i speed */
2905 writelfl(ifcfg, port_mmio + SATA_INTERFACE_CFG_OFS);
Mark Lordb67a1062008-03-31 19:35:13 -04002906}
2907
Mark Lorde12bef52008-03-31 19:33:56 -04002908static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
Jeff Garzikc9d39132005-11-13 17:47:51 -05002909 unsigned int port_no)
Brett Russ20f733e2005-09-01 18:26:17 -04002910{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002911 void __iomem *port_mmio = mv_port_base(mmio, port_no);
Brett Russ20f733e2005-09-01 18:26:17 -04002912
Mark Lord8e7decd2008-05-02 02:07:51 -04002913 /*
2914 * The datasheet warns against setting EDMA_RESET when EDMA is active
2915 * (but doesn't say what the problem might be). So we first try
2916 * to disable the EDMA engine before doing the EDMA_RESET operation.
2917 */
Mark Lord0d8be5c2008-04-16 14:56:12 -04002918 mv_stop_edma_engine(port_mmio);
Mark Lord8e7decd2008-05-02 02:07:51 -04002919 writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002920
Mark Lordb67a1062008-03-31 19:35:13 -04002921 if (!IS_GEN_I(hpriv)) {
Mark Lord8e7decd2008-05-02 02:07:51 -04002922 /* Enable 3.0gb/s link speed: this survives EDMA_RESET */
2923 mv_setup_ifcfg(port_mmio, 1);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002924 }
Mark Lordb67a1062008-03-31 19:35:13 -04002925 /*
Mark Lord8e7decd2008-05-02 02:07:51 -04002926 * Strobing EDMA_RESET here causes a hard reset of the SATA transport,
Mark Lordb67a1062008-03-31 19:35:13 -04002927 * link, and physical layers. It resets all SATA interface registers
2928 * (except for SATA_INTERFACE_CFG), and issues a COMRESET to the dev.
Brett Russ20f733e2005-09-01 18:26:17 -04002929 */
Mark Lord8e7decd2008-05-02 02:07:51 -04002930 writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS);
Mark Lordb67a1062008-03-31 19:35:13 -04002931 udelay(25); /* allow reset propagation */
Brett Russ31961942005-09-30 01:36:00 -04002932 writelfl(0, port_mmio + EDMA_CMD_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002933
Jeff Garzikc9d39132005-11-13 17:47:51 -05002934 hpriv->ops->phy_errata(hpriv, mmio, port_no);
2935
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04002936 if (IS_GEN_I(hpriv))
Jeff Garzikc9d39132005-11-13 17:47:51 -05002937 mdelay(1);
2938}
2939
Mark Lorde49856d2008-04-16 14:59:07 -04002940static void mv_pmp_select(struct ata_port *ap, int pmp)
Jeff Garzikc9d39132005-11-13 17:47:51 -05002941{
Mark Lorde49856d2008-04-16 14:59:07 -04002942 if (sata_pmp_supported(ap)) {
2943 void __iomem *port_mmio = mv_ap_base(ap);
2944 u32 reg = readl(port_mmio + SATA_IFCTL_OFS);
2945 int old = reg & 0xf;
Jeff Garzikc9d39132005-11-13 17:47:51 -05002946
Mark Lorde49856d2008-04-16 14:59:07 -04002947 if (old != pmp) {
2948 reg = (reg & ~0xf) | pmp;
2949 writelfl(reg, port_mmio + SATA_IFCTL_OFS);
2950 }
Tejun Heoda3dbb12007-07-16 14:29:40 +09002951 }
Brett Russ20f733e2005-09-01 18:26:17 -04002952}
2953
Mark Lorde49856d2008-04-16 14:59:07 -04002954static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
2955 unsigned long deadline)
Jeff Garzik22374672005-11-17 10:59:48 -05002956{
Mark Lorde49856d2008-04-16 14:59:07 -04002957 mv_pmp_select(link->ap, sata_srst_pmp(link));
2958 return sata_std_hardreset(link, class, deadline);
2959}
Jeff Garzik0ea9e172007-07-13 17:06:45 -04002960
Mark Lorde49856d2008-04-16 14:59:07 -04002961static int mv_softreset(struct ata_link *link, unsigned int *class,
2962 unsigned long deadline)
2963{
2964 mv_pmp_select(link->ap, sata_srst_pmp(link));
2965 return ata_sff_softreset(link, class, deadline);
Jeff Garzik22374672005-11-17 10:59:48 -05002966}
2967
Tejun Heocc0680a2007-08-06 18:36:23 +09002968static int mv_hardreset(struct ata_link *link, unsigned int *class,
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002969 unsigned long deadline)
2970{
Tejun Heocc0680a2007-08-06 18:36:23 +09002971 struct ata_port *ap = link->ap;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002972 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lordb5624682008-03-31 19:34:40 -04002973 struct mv_port_priv *pp = ap->private_data;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002974 void __iomem *mmio = hpriv->base;
Mark Lord0d8be5c2008-04-16 14:56:12 -04002975 int rc, attempts = 0, extra = 0;
2976 u32 sstatus;
2977 bool online;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002978
Mark Lorde12bef52008-03-31 19:33:56 -04002979 mv_reset_channel(hpriv, mmio, ap->port_no);
Mark Lordb5624682008-03-31 19:34:40 -04002980 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002981
Mark Lord0d8be5c2008-04-16 14:56:12 -04002982 /* Workaround for errata FEr SATA#10 (part 2) */
2983 do {
Mark Lord17c5aab2008-04-16 14:56:51 -04002984 const unsigned long *timing =
2985 sata_ehc_deb_timing(&link->eh_context);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002986
Mark Lord17c5aab2008-04-16 14:56:51 -04002987 rc = sata_link_hardreset(link, timing, deadline + extra,
2988 &online, NULL);
Mark Lord9dcffd92008-05-14 09:18:12 -04002989 rc = online ? -EAGAIN : rc;
Mark Lord17c5aab2008-04-16 14:56:51 -04002990 if (rc)
Mark Lord0d8be5c2008-04-16 14:56:12 -04002991 return rc;
Mark Lord0d8be5c2008-04-16 14:56:12 -04002992 sata_scr_read(link, SCR_STATUS, &sstatus);
2993 if (!IS_GEN_I(hpriv) && ++attempts >= 5 && sstatus == 0x121) {
2994 /* Force 1.5gb/s link speed and try again */
Mark Lord8e7decd2008-05-02 02:07:51 -04002995 mv_setup_ifcfg(mv_ap_base(ap), 0);
Mark Lord0d8be5c2008-04-16 14:56:12 -04002996 if (time_after(jiffies + HZ, deadline))
2997 extra = HZ; /* only extend it once, max */
2998 }
2999 } while (sstatus != 0x0 && sstatus != 0x113 && sstatus != 0x123);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04003000
Mark Lord17c5aab2008-04-16 14:56:51 -04003001 return rc;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04003002}
3003
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04003004static void mv_eh_freeze(struct ata_port *ap)
Brett Russ20f733e2005-09-01 18:26:17 -04003005{
Mark Lord1cfd19a2008-04-19 15:05:50 -04003006 mv_stop_edma(ap);
Mark Lordc4de5732008-05-17 13:35:21 -04003007 mv_enable_port_irqs(ap, 0);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04003008}
3009
3010static void mv_eh_thaw(struct ata_port *ap)
3011{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003012 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lordc4de5732008-05-17 13:35:21 -04003013 unsigned int port = ap->port_no;
3014 unsigned int hardport = mv_hardport_from_port(port);
Mark Lord1cfd19a2008-04-19 15:05:50 -04003015 void __iomem *hc_mmio = mv_hc_base_from_port(hpriv->base, port);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04003016 void __iomem *port_mmio = mv_ap_base(ap);
Mark Lordc4de5732008-05-17 13:35:21 -04003017 u32 hc_irq_cause;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04003018
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04003019 /* clear EDMA errors on this port */
3020 writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
3021
3022 /* clear pending irq events */
Mark Lordcae6edc2009-01-19 18:05:42 -05003023 hc_irq_cause = ~((DEV_IRQ | DMA_IRQ) << hardport);
Mark Lord1cfd19a2008-04-19 15:05:50 -04003024 writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04003025
Mark Lord88e675e2008-05-17 13:36:30 -04003026 mv_enable_port_irqs(ap, ERR_IRQ);
Brett Russ31961942005-09-30 01:36:00 -04003027}
3028
Brett Russ05b308e2005-10-05 17:08:53 -04003029/**
3030 * mv_port_init - Perform some early initialization on a single port.
3031 * @port: libata data structure storing shadow register addresses
3032 * @port_mmio: base address of the port
3033 *
3034 * Initialize shadow register mmio addresses, clear outstanding
3035 * interrupts on the port, and unmask interrupts for the future
3036 * start of the port.
3037 *
3038 * LOCKING:
3039 * Inherited from caller.
3040 */
Brett Russ31961942005-09-30 01:36:00 -04003041static void mv_port_init(struct ata_ioports *port, void __iomem *port_mmio)
3042{
Tejun Heo0d5ff562007-02-01 15:06:36 +09003043 void __iomem *shd_base = port_mmio + SHD_BLK_OFS;
Brett Russ31961942005-09-30 01:36:00 -04003044 unsigned serr_ofs;
3045
Jeff Garzik8b260242005-11-12 12:32:50 -05003046 /* PIO related setup
Brett Russ31961942005-09-30 01:36:00 -04003047 */
3048 port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
Jeff Garzik8b260242005-11-12 12:32:50 -05003049 port->error_addr =
Brett Russ31961942005-09-30 01:36:00 -04003050 port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
3051 port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
3052 port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
3053 port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
3054 port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
3055 port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
Jeff Garzik8b260242005-11-12 12:32:50 -05003056 port->status_addr =
Brett Russ31961942005-09-30 01:36:00 -04003057 port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
3058 /* special case: control/altstatus doesn't have ATA_REG_ address */
3059 port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS;
3060
3061 /* unused: */
Randy Dunlap8d9db2d2007-02-16 01:40:06 -08003062 port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL;
Brett Russ20f733e2005-09-01 18:26:17 -04003063
Brett Russ31961942005-09-30 01:36:00 -04003064 /* Clear any currently outstanding port interrupt conditions */
3065 serr_ofs = mv_scr_offset(SCR_ERROR);
3066 writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs);
3067 writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
3068
Mark Lord646a4da2008-01-26 18:30:37 -05003069 /* unmask all non-transient EDMA error interrupts */
3070 writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04003071
Jeff Garzik8b260242005-11-12 12:32:50 -05003072 VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
Brett Russ31961942005-09-30 01:36:00 -04003073 readl(port_mmio + EDMA_CFG_OFS),
3074 readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS),
3075 readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS));
Brett Russ20f733e2005-09-01 18:26:17 -04003076}
3077
Mark Lord616d4a92008-05-02 02:08:32 -04003078static unsigned int mv_in_pcix_mode(struct ata_host *host)
3079{
3080 struct mv_host_priv *hpriv = host->private_data;
3081 void __iomem *mmio = hpriv->base;
3082 u32 reg;
3083
Mark Lord1f398472008-05-27 17:54:48 -04003084 if (IS_SOC(hpriv) || !IS_PCIE(hpriv))
Mark Lord616d4a92008-05-02 02:08:32 -04003085 return 0; /* not PCI-X capable */
3086 reg = readl(mmio + MV_PCI_MODE_OFS);
3087 if ((reg & MV_PCI_MODE_MASK) == 0)
3088 return 0; /* conventional PCI mode */
3089 return 1; /* chip is in PCI-X mode */
3090}
3091
3092static int mv_pci_cut_through_okay(struct ata_host *host)
3093{
3094 struct mv_host_priv *hpriv = host->private_data;
3095 void __iomem *mmio = hpriv->base;
3096 u32 reg;
3097
3098 if (!mv_in_pcix_mode(host)) {
3099 reg = readl(mmio + PCI_COMMAND_OFS);
3100 if (reg & PCI_COMMAND_MRDTRIG)
3101 return 0; /* not okay */
3102 }
3103 return 1; /* okay */
3104}
3105
Tejun Heo4447d352007-04-17 23:44:08 +09003106static int mv_chip_id(struct ata_host *host, unsigned int board_idx)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003107{
Tejun Heo4447d352007-04-17 23:44:08 +09003108 struct pci_dev *pdev = to_pci_dev(host->dev);
3109 struct mv_host_priv *hpriv = host->private_data;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003110 u32 hp_flags = hpriv->hp_flags;
3111
Jeff Garzik5796d1c2007-10-26 00:03:37 -04003112 switch (board_idx) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05003113 case chip_5080:
3114 hpriv->ops = &mv5xxx_ops;
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04003115 hp_flags |= MV_HP_GEN_I;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003116
Auke Kok44c10132007-06-08 15:46:36 -07003117 switch (pdev->revision) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05003118 case 0x1:
3119 hp_flags |= MV_HP_ERRATA_50XXB0;
3120 break;
3121 case 0x3:
3122 hp_flags |= MV_HP_ERRATA_50XXB2;
3123 break;
3124 default:
3125 dev_printk(KERN_WARNING, &pdev->dev,
3126 "Applying 50XXB2 workarounds to unknown rev\n");
3127 hp_flags |= MV_HP_ERRATA_50XXB2;
3128 break;
3129 }
3130 break;
3131
3132 case chip_504x:
3133 case chip_508x:
3134 hpriv->ops = &mv5xxx_ops;
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04003135 hp_flags |= MV_HP_GEN_I;
Jeff Garzik47c2b672005-11-12 21:13:17 -05003136
Auke Kok44c10132007-06-08 15:46:36 -07003137 switch (pdev->revision) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05003138 case 0x0:
3139 hp_flags |= MV_HP_ERRATA_50XXB0;
3140 break;
3141 case 0x3:
3142 hp_flags |= MV_HP_ERRATA_50XXB2;
3143 break;
3144 default:
3145 dev_printk(KERN_WARNING, &pdev->dev,
3146 "Applying B2 workarounds to unknown rev\n");
3147 hp_flags |= MV_HP_ERRATA_50XXB2;
3148 break;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003149 }
3150 break;
3151
3152 case chip_604x:
3153 case chip_608x:
Jeff Garzik47c2b672005-11-12 21:13:17 -05003154 hpriv->ops = &mv6xxx_ops;
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04003155 hp_flags |= MV_HP_GEN_II;
Jeff Garzik47c2b672005-11-12 21:13:17 -05003156
Auke Kok44c10132007-06-08 15:46:36 -07003157 switch (pdev->revision) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05003158 case 0x7:
3159 hp_flags |= MV_HP_ERRATA_60X1B2;
3160 break;
3161 case 0x9:
3162 hp_flags |= MV_HP_ERRATA_60X1C0;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003163 break;
3164 default:
3165 dev_printk(KERN_WARNING, &pdev->dev,
Jeff Garzik47c2b672005-11-12 21:13:17 -05003166 "Applying B2 workarounds to unknown rev\n");
3167 hp_flags |= MV_HP_ERRATA_60X1B2;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003168 break;
3169 }
3170 break;
3171
Jeff Garzike4e7b892006-01-31 12:18:41 -05003172 case chip_7042:
Mark Lord616d4a92008-05-02 02:08:32 -04003173 hp_flags |= MV_HP_PCIE | MV_HP_CUT_THROUGH;
Mark Lord306b30f2007-12-04 14:07:52 -05003174 if (pdev->vendor == PCI_VENDOR_ID_TTI &&
3175 (pdev->device == 0x2300 || pdev->device == 0x2310))
3176 {
Mark Lord4e520032007-12-11 12:58:05 -05003177 /*
3178 * Highpoint RocketRAID PCIe 23xx series cards:
3179 *
3180 * Unconfigured drives are treated as "Legacy"
3181 * by the BIOS, and it overwrites sector 8 with
3182 * a "Lgcy" metadata block prior to Linux boot.
3183 *
3184 * Configured drives (RAID or JBOD) leave sector 8
3185 * alone, but instead overwrite a high numbered
3186 * sector for the RAID metadata. This sector can
3187 * be determined exactly, by truncating the physical
3188 * drive capacity to a nice even GB value.
3189 *
3190 * RAID metadata is at: (dev->n_sectors & ~0xfffff)
3191 *
3192 * Warn the user, lest they think we're just buggy.
3193 */
3194 printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID"
3195 " BIOS CORRUPTS DATA on all attached drives,"
3196 " regardless of if/how they are configured."
3197 " BEWARE!\n");
3198 printk(KERN_WARNING DRV_NAME ": For data safety, do not"
3199 " use sectors 8-9 on \"Legacy\" drives,"
3200 " and avoid the final two gigabytes on"
3201 " all RocketRAID BIOS initialized drives.\n");
Mark Lord306b30f2007-12-04 14:07:52 -05003202 }
Mark Lord8e7decd2008-05-02 02:07:51 -04003203 /* drop through */
Jeff Garzike4e7b892006-01-31 12:18:41 -05003204 case chip_6042:
3205 hpriv->ops = &mv6xxx_ops;
Jeff Garzike4e7b892006-01-31 12:18:41 -05003206 hp_flags |= MV_HP_GEN_IIE;
Mark Lord616d4a92008-05-02 02:08:32 -04003207 if (board_idx == chip_6042 && mv_pci_cut_through_okay(host))
3208 hp_flags |= MV_HP_CUT_THROUGH;
Jeff Garzike4e7b892006-01-31 12:18:41 -05003209
Auke Kok44c10132007-06-08 15:46:36 -07003210 switch (pdev->revision) {
Mark Lord5cf73bf2008-05-27 17:58:56 -04003211 case 0x2: /* Rev.B0: the first/only public release */
Jeff Garzike4e7b892006-01-31 12:18:41 -05003212 hp_flags |= MV_HP_ERRATA_60X1C0;
3213 break;
3214 default:
3215 dev_printk(KERN_WARNING, &pdev->dev,
3216 "Applying 60X1C0 workarounds to unknown rev\n");
3217 hp_flags |= MV_HP_ERRATA_60X1C0;
3218 break;
3219 }
3220 break;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003221 case chip_soc:
3222 hpriv->ops = &mv_soc_ops;
Saeed Bisharaeb3a55a2008-08-04 00:52:55 -11003223 hp_flags |= MV_HP_FLAG_SOC | MV_HP_GEN_IIE |
3224 MV_HP_ERRATA_60X1C0;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003225 break;
Jeff Garzike4e7b892006-01-31 12:18:41 -05003226
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003227 default:
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003228 dev_printk(KERN_ERR, host->dev,
Jeff Garzik5796d1c2007-10-26 00:03:37 -04003229 "BUG: invalid board index %u\n", board_idx);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003230 return 1;
3231 }
3232
3233 hpriv->hp_flags = hp_flags;
Mark Lord02a121d2007-12-01 13:07:22 -05003234 if (hp_flags & MV_HP_PCIE) {
3235 hpriv->irq_cause_ofs = PCIE_IRQ_CAUSE_OFS;
3236 hpriv->irq_mask_ofs = PCIE_IRQ_MASK_OFS;
3237 hpriv->unmask_all_irqs = PCIE_UNMASK_ALL_IRQS;
3238 } else {
3239 hpriv->irq_cause_ofs = PCI_IRQ_CAUSE_OFS;
3240 hpriv->irq_mask_ofs = PCI_IRQ_MASK_OFS;
3241 hpriv->unmask_all_irqs = PCI_UNMASK_ALL_IRQS;
3242 }
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003243
3244 return 0;
3245}
3246
Brett Russ05b308e2005-10-05 17:08:53 -04003247/**
Jeff Garzik47c2b672005-11-12 21:13:17 -05003248 * mv_init_host - Perform some early initialization of the host.
Tejun Heo4447d352007-04-17 23:44:08 +09003249 * @host: ATA host to initialize
3250 * @board_idx: controller index
Brett Russ05b308e2005-10-05 17:08:53 -04003251 *
3252 * If possible, do an early global reset of the host. Then do
3253 * our port init and clear/unmask all/relevant host interrupts.
3254 *
3255 * LOCKING:
3256 * Inherited from caller.
3257 */
Tejun Heo4447d352007-04-17 23:44:08 +09003258static int mv_init_host(struct ata_host *host, unsigned int board_idx)
Brett Russ20f733e2005-09-01 18:26:17 -04003259{
3260 int rc = 0, n_hc, port, hc;
Tejun Heo4447d352007-04-17 23:44:08 +09003261 struct mv_host_priv *hpriv = host->private_data;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003262 void __iomem *mmio = hpriv->base;
Jeff Garzik47c2b672005-11-12 21:13:17 -05003263
Tejun Heo4447d352007-04-17 23:44:08 +09003264 rc = mv_chip_id(host, board_idx);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003265 if (rc)
Mark Lord352fab72008-04-19 14:43:42 -04003266 goto done;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003267
Mark Lord1f398472008-05-27 17:54:48 -04003268 if (IS_SOC(hpriv)) {
Mark Lord7368f912008-04-25 11:24:24 -04003269 hpriv->main_irq_cause_addr = mmio + SOC_HC_MAIN_IRQ_CAUSE_OFS;
3270 hpriv->main_irq_mask_addr = mmio + SOC_HC_MAIN_IRQ_MASK_OFS;
Mark Lord1f398472008-05-27 17:54:48 -04003271 } else {
3272 hpriv->main_irq_cause_addr = mmio + PCI_HC_MAIN_IRQ_CAUSE_OFS;
3273 hpriv->main_irq_mask_addr = mmio + PCI_HC_MAIN_IRQ_MASK_OFS;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003274 }
Mark Lord352fab72008-04-19 14:43:42 -04003275
Thomas Reitmayr5d0fb2e2009-01-24 20:24:58 +01003276 /* initialize shadow irq mask with register's value */
3277 hpriv->main_irq_mask = readl(hpriv->main_irq_mask_addr);
3278
Mark Lord352fab72008-04-19 14:43:42 -04003279 /* global interrupt mask: 0 == mask everything */
Mark Lordc4de5732008-05-17 13:35:21 -04003280 mv_set_main_irq_mask(host, ~0, 0);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003281
Tejun Heo4447d352007-04-17 23:44:08 +09003282 n_hc = mv_get_hc_count(host->ports[0]->flags);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003283
Tejun Heo4447d352007-04-17 23:44:08 +09003284 for (port = 0; port < host->n_ports; port++)
Jeff Garzik47c2b672005-11-12 21:13:17 -05003285 hpriv->ops->read_preamp(hpriv, port, mmio);
Brett Russ20f733e2005-09-01 18:26:17 -04003286
Jeff Garzikc9d39132005-11-13 17:47:51 -05003287 rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
Jeff Garzik47c2b672005-11-12 21:13:17 -05003288 if (rc)
Brett Russ20f733e2005-09-01 18:26:17 -04003289 goto done;
Brett Russ20f733e2005-09-01 18:26:17 -04003290
Jeff Garzik522479f2005-11-12 22:14:02 -05003291 hpriv->ops->reset_flash(hpriv, mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003292 hpriv->ops->reset_bus(host, mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -05003293 hpriv->ops->enable_leds(hpriv, mmio);
Brett Russ20f733e2005-09-01 18:26:17 -04003294
Tejun Heo4447d352007-04-17 23:44:08 +09003295 for (port = 0; port < host->n_ports; port++) {
Tejun Heocbcdd872007-08-18 13:14:55 +09003296 struct ata_port *ap = host->ports[port];
Jeff Garzik2a47ce02005-11-12 23:05:14 -05003297 void __iomem *port_mmio = mv_port_base(mmio, port);
Tejun Heocbcdd872007-08-18 13:14:55 +09003298
3299 mv_port_init(&ap->ioaddr, port_mmio);
3300
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003301#ifdef CONFIG_PCI
Mark Lord1f398472008-05-27 17:54:48 -04003302 if (!IS_SOC(hpriv)) {
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003303 unsigned int offset = port_mmio - mmio;
3304 ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio");
3305 ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port");
3306 }
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003307#endif
Brett Russ20f733e2005-09-01 18:26:17 -04003308 }
3309
3310 for (hc = 0; hc < n_hc; hc++) {
Brett Russ31961942005-09-30 01:36:00 -04003311 void __iomem *hc_mmio = mv_hc_base(mmio, hc);
3312
3313 VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
3314 "(before clear)=0x%08x\n", hc,
3315 readl(hc_mmio + HC_CFG_OFS),
3316 readl(hc_mmio + HC_IRQ_CAUSE_OFS));
3317
3318 /* Clear any currently outstanding hc interrupt conditions */
3319 writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04003320 }
3321
Mark Lord6be96ac2009-02-19 10:38:04 -05003322 /* Clear any currently outstanding host interrupt conditions */
3323 writelfl(0, mmio + hpriv->irq_cause_ofs);
Brett Russ31961942005-09-30 01:36:00 -04003324
Mark Lord6be96ac2009-02-19 10:38:04 -05003325 /* and unmask interrupt generation for host regs */
3326 writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_ofs);
Jeff Garzikfb621e22007-02-25 04:19:45 -05003327
Mark Lord6be96ac2009-02-19 10:38:04 -05003328 /*
3329 * enable only global host interrupts for now.
3330 * The per-port interrupts get done later as ports are set up.
3331 */
3332 mv_set_main_irq_mask(host, 0, PCI_ERR);
Brett Russ31961942005-09-30 01:36:00 -04003333done:
Brett Russ20f733e2005-09-01 18:26:17 -04003334 return rc;
3335}
3336
Byron Bradleyfbf14e22008-02-10 21:17:30 +00003337static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev)
3338{
3339 hpriv->crqb_pool = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ,
3340 MV_CRQB_Q_SZ, 0);
3341 if (!hpriv->crqb_pool)
3342 return -ENOMEM;
3343
3344 hpriv->crpb_pool = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ,
3345 MV_CRPB_Q_SZ, 0);
3346 if (!hpriv->crpb_pool)
3347 return -ENOMEM;
3348
3349 hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ,
3350 MV_SG_TBL_SZ, 0);
3351 if (!hpriv->sg_tbl_pool)
3352 return -ENOMEM;
3353
3354 return 0;
3355}
3356
Lennert Buytenhek15a32632008-03-27 14:51:39 -04003357static void mv_conf_mbus_windows(struct mv_host_priv *hpriv,
3358 struct mbus_dram_target_info *dram)
3359{
3360 int i;
3361
3362 for (i = 0; i < 4; i++) {
3363 writel(0, hpriv->base + WINDOW_CTRL(i));
3364 writel(0, hpriv->base + WINDOW_BASE(i));
3365 }
3366
3367 for (i = 0; i < dram->num_cs; i++) {
3368 struct mbus_dram_window *cs = dram->cs + i;
3369
3370 writel(((cs->size - 1) & 0xffff0000) |
3371 (cs->mbus_attr << 8) |
3372 (dram->mbus_dram_target_id << 4) | 1,
3373 hpriv->base + WINDOW_CTRL(i));
3374 writel(cs->base, hpriv->base + WINDOW_BASE(i));
3375 }
3376}
3377
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003378/**
3379 * mv_platform_probe - handle a positive probe of an soc Marvell
3380 * host
3381 * @pdev: platform device found
3382 *
3383 * LOCKING:
3384 * Inherited from caller.
3385 */
3386static int mv_platform_probe(struct platform_device *pdev)
3387{
3388 static int printed_version;
3389 const struct mv_sata_platform_data *mv_platform_data;
3390 const struct ata_port_info *ppi[] =
3391 { &mv_port_info[chip_soc], NULL };
3392 struct ata_host *host;
3393 struct mv_host_priv *hpriv;
3394 struct resource *res;
3395 int n_ports, rc;
3396
3397 if (!printed_version++)
3398 dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
3399
3400 /*
3401 * Simple resource validation ..
3402 */
3403 if (unlikely(pdev->num_resources != 2)) {
3404 dev_err(&pdev->dev, "invalid number of resources\n");
3405 return -EINVAL;
3406 }
3407
3408 /*
3409 * Get the register base first
3410 */
3411 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
3412 if (res == NULL)
3413 return -EINVAL;
3414
3415 /* allocate host */
3416 mv_platform_data = pdev->dev.platform_data;
3417 n_ports = mv_platform_data->n_ports;
3418
3419 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
3420 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
3421
3422 if (!host || !hpriv)
3423 return -ENOMEM;
3424 host->private_data = hpriv;
3425 hpriv->n_ports = n_ports;
3426
3427 host->iomap = NULL;
Saeed Bisharaf1cb0ea2008-02-18 07:42:28 -11003428 hpriv->base = devm_ioremap(&pdev->dev, res->start,
3429 res->end - res->start + 1);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003430 hpriv->base -= MV_SATAHC0_REG_BASE;
3431
Lennert Buytenhek15a32632008-03-27 14:51:39 -04003432 /*
3433 * (Re-)program MBUS remapping windows if we are asked to.
3434 */
3435 if (mv_platform_data->dram != NULL)
3436 mv_conf_mbus_windows(hpriv, mv_platform_data->dram);
3437
Byron Bradleyfbf14e22008-02-10 21:17:30 +00003438 rc = mv_create_dma_pools(hpriv, &pdev->dev);
3439 if (rc)
3440 return rc;
3441
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003442 /* initialize adapter */
3443 rc = mv_init_host(host, chip_soc);
3444 if (rc)
3445 return rc;
3446
3447 dev_printk(KERN_INFO, &pdev->dev,
3448 "slots %u ports %d\n", (unsigned)MV_MAX_Q_DEPTH,
3449 host->n_ports);
3450
3451 return ata_host_activate(host, platform_get_irq(pdev, 0), mv_interrupt,
3452 IRQF_SHARED, &mv6_sht);
3453}
3454
3455/*
3456 *
3457 * mv_platform_remove - unplug a platform interface
3458 * @pdev: platform device
3459 *
3460 * A platform bus SATA device has been unplugged. Perform the needed
3461 * cleanup. Also called on module unload for any active devices.
3462 */
3463static int __devexit mv_platform_remove(struct platform_device *pdev)
3464{
3465 struct device *dev = &pdev->dev;
3466 struct ata_host *host = dev_get_drvdata(dev);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003467
3468 ata_host_detach(host);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003469 return 0;
3470}
3471
3472static struct platform_driver mv_platform_driver = {
3473 .probe = mv_platform_probe,
3474 .remove = __devexit_p(mv_platform_remove),
3475 .driver = {
3476 .name = DRV_NAME,
3477 .owner = THIS_MODULE,
3478 },
3479};
3480
3481
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003482#ifdef CONFIG_PCI
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003483static int mv_pci_init_one(struct pci_dev *pdev,
3484 const struct pci_device_id *ent);
3485
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003486
3487static struct pci_driver mv_pci_driver = {
3488 .name = DRV_NAME,
3489 .id_table = mv_pci_tbl,
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003490 .probe = mv_pci_init_one,
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003491 .remove = ata_pci_remove_one,
3492};
3493
3494/*
3495 * module options
3496 */
3497static int msi; /* Use PCI msi; either zero (off, default) or non-zero */
3498
3499
3500/* move to PCI layer or libata core? */
3501static int pci_go_64(struct pci_dev *pdev)
3502{
3503 int rc;
3504
3505 if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
3506 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
3507 if (rc) {
3508 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
3509 if (rc) {
3510 dev_printk(KERN_ERR, &pdev->dev,
3511 "64-bit DMA enable failed\n");
3512 return rc;
3513 }
3514 }
3515 } else {
3516 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
3517 if (rc) {
3518 dev_printk(KERN_ERR, &pdev->dev,
3519 "32-bit DMA enable failed\n");
3520 return rc;
3521 }
3522 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
3523 if (rc) {
3524 dev_printk(KERN_ERR, &pdev->dev,
3525 "32-bit consistent DMA enable failed\n");
3526 return rc;
3527 }
3528 }
3529
3530 return rc;
3531}
3532
Brett Russ05b308e2005-10-05 17:08:53 -04003533/**
3534 * mv_print_info - Dump key info to kernel log for perusal.
Tejun Heo4447d352007-04-17 23:44:08 +09003535 * @host: ATA host to print info about
Brett Russ05b308e2005-10-05 17:08:53 -04003536 *
3537 * FIXME: complete this.
3538 *
3539 * LOCKING:
3540 * Inherited from caller.
3541 */
Tejun Heo4447d352007-04-17 23:44:08 +09003542static void mv_print_info(struct ata_host *host)
Brett Russ31961942005-09-30 01:36:00 -04003543{
Tejun Heo4447d352007-04-17 23:44:08 +09003544 struct pci_dev *pdev = to_pci_dev(host->dev);
3545 struct mv_host_priv *hpriv = host->private_data;
Auke Kok44c10132007-06-08 15:46:36 -07003546 u8 scc;
Jeff Garzikc1e4fe72007-07-09 12:29:31 -04003547 const char *scc_s, *gen;
Brett Russ31961942005-09-30 01:36:00 -04003548
3549 /* Use this to determine the HW stepping of the chip so we know
3550 * what errata to workaround
3551 */
Brett Russ31961942005-09-30 01:36:00 -04003552 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
3553 if (scc == 0)
3554 scc_s = "SCSI";
3555 else if (scc == 0x01)
3556 scc_s = "RAID";
3557 else
Jeff Garzikc1e4fe72007-07-09 12:29:31 -04003558 scc_s = "?";
3559
3560 if (IS_GEN_I(hpriv))
3561 gen = "I";
3562 else if (IS_GEN_II(hpriv))
3563 gen = "II";
3564 else if (IS_GEN_IIE(hpriv))
3565 gen = "IIE";
3566 else
3567 gen = "?";
Brett Russ31961942005-09-30 01:36:00 -04003568
Jeff Garzika9524a72005-10-30 14:39:11 -05003569 dev_printk(KERN_INFO, &pdev->dev,
Jeff Garzikc1e4fe72007-07-09 12:29:31 -04003570 "Gen-%s %u slots %u ports %s mode IRQ via %s\n",
3571 gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports,
Brett Russ31961942005-09-30 01:36:00 -04003572 scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
3573}
3574
Brett Russ05b308e2005-10-05 17:08:53 -04003575/**
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003576 * mv_pci_init_one - handle a positive probe of a PCI Marvell host
Brett Russ05b308e2005-10-05 17:08:53 -04003577 * @pdev: PCI device found
3578 * @ent: PCI device ID entry for the matched host
3579 *
3580 * LOCKING:
3581 * Inherited from caller.
3582 */
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003583static int mv_pci_init_one(struct pci_dev *pdev,
3584 const struct pci_device_id *ent)
Brett Russ20f733e2005-09-01 18:26:17 -04003585{
Jeff Garzik2dcb4072007-10-19 06:42:56 -04003586 static int printed_version;
Brett Russ20f733e2005-09-01 18:26:17 -04003587 unsigned int board_idx = (unsigned int)ent->driver_data;
Tejun Heo4447d352007-04-17 23:44:08 +09003588 const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL };
3589 struct ata_host *host;
3590 struct mv_host_priv *hpriv;
3591 int n_ports, rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003592
Jeff Garzika9524a72005-10-30 14:39:11 -05003593 if (!printed_version++)
3594 dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
Brett Russ20f733e2005-09-01 18:26:17 -04003595
Tejun Heo4447d352007-04-17 23:44:08 +09003596 /* allocate host */
3597 n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC;
3598
3599 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
3600 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
3601 if (!host || !hpriv)
3602 return -ENOMEM;
3603 host->private_data = hpriv;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003604 hpriv->n_ports = n_ports;
Tejun Heo4447d352007-04-17 23:44:08 +09003605
3606 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09003607 rc = pcim_enable_device(pdev);
3608 if (rc)
Brett Russ20f733e2005-09-01 18:26:17 -04003609 return rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003610
Tejun Heo0d5ff562007-02-01 15:06:36 +09003611 rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME);
3612 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09003613 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09003614 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09003615 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +09003616 host->iomap = pcim_iomap_table(pdev);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003617 hpriv->base = host->iomap[MV_PRIMARY_BAR];
Brett Russ20f733e2005-09-01 18:26:17 -04003618
Jeff Garzikd88184f2007-02-26 01:26:06 -05003619 rc = pci_go_64(pdev);
3620 if (rc)
3621 return rc;
3622
Mark Lordda2fa9b2008-01-26 18:32:45 -05003623 rc = mv_create_dma_pools(hpriv, &pdev->dev);
3624 if (rc)
3625 return rc;
3626
Brett Russ20f733e2005-09-01 18:26:17 -04003627 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09003628 rc = mv_init_host(host, board_idx);
Tejun Heo24dc5f32007-01-20 16:00:28 +09003629 if (rc)
3630 return rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003631
Mark Lord6d3c30e2009-01-21 10:31:29 -05003632 /* Enable message-switched interrupts, if requested */
3633 if (msi && pci_enable_msi(pdev) == 0)
3634 hpriv->hp_flags |= MV_HP_FLAG_MSI;
Brett Russ20f733e2005-09-01 18:26:17 -04003635
Brett Russ31961942005-09-30 01:36:00 -04003636 mv_dump_pci_cfg(pdev, 0x68);
Tejun Heo4447d352007-04-17 23:44:08 +09003637 mv_print_info(host);
Brett Russ20f733e2005-09-01 18:26:17 -04003638
Tejun Heo4447d352007-04-17 23:44:08 +09003639 pci_set_master(pdev);
Jeff Garzikea8b4db2007-07-17 02:21:50 -04003640 pci_try_set_mwi(pdev);
Tejun Heo4447d352007-04-17 23:44:08 +09003641 return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED,
Jeff Garzikc5d3e452007-07-11 18:30:50 -04003642 IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht);
Brett Russ20f733e2005-09-01 18:26:17 -04003643}
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003644#endif
Brett Russ20f733e2005-09-01 18:26:17 -04003645
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003646static int mv_platform_probe(struct platform_device *pdev);
3647static int __devexit mv_platform_remove(struct platform_device *pdev);
3648
Brett Russ20f733e2005-09-01 18:26:17 -04003649static int __init mv_init(void)
3650{
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003651 int rc = -ENODEV;
3652#ifdef CONFIG_PCI
3653 rc = pci_register_driver(&mv_pci_driver);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003654 if (rc < 0)
3655 return rc;
3656#endif
3657 rc = platform_driver_register(&mv_platform_driver);
3658
3659#ifdef CONFIG_PCI
3660 if (rc < 0)
3661 pci_unregister_driver(&mv_pci_driver);
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003662#endif
3663 return rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003664}
3665
3666static void __exit mv_exit(void)
3667{
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003668#ifdef CONFIG_PCI
Brett Russ20f733e2005-09-01 18:26:17 -04003669 pci_unregister_driver(&mv_pci_driver);
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003670#endif
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003671 platform_driver_unregister(&mv_platform_driver);
Brett Russ20f733e2005-09-01 18:26:17 -04003672}
3673
3674MODULE_AUTHOR("Brett Russ");
3675MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
3676MODULE_LICENSE("GPL");
3677MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
3678MODULE_VERSION(DRV_VERSION);
Mark Lord17c5aab2008-04-16 14:56:51 -04003679MODULE_ALIAS("platform:" DRV_NAME);
Brett Russ20f733e2005-09-01 18:26:17 -04003680
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003681#ifdef CONFIG_PCI
Jeff Garzikddef9bb2006-02-02 16:17:06 -05003682module_param(msi, int, 0444);
3683MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003684#endif
Jeff Garzikddef9bb2006-02-02 16:17:06 -05003685
Brett Russ20f733e2005-09-01 18:26:17 -04003686module_init(mv_init);
3687module_exit(mv_exit);