blob: fc0c3ce802e1a566001c28b1b30245b2f366bdfd [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DSS"
24
25#include <linux/kernel.h>
26#include <linux/io.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040027#include <linux/export.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020028#include <linux/err.h>
29#include <linux/delay.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020030#include <linux/seq_file.h>
31#include <linux/clk.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030032#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030033#include <linux/pm_runtime.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020034
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030035#include <video/omapdss.h>
Tony Lindgren2c799ce2012-02-24 10:34:35 -080036
37#include <plat/cpu.h>
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +000038#include <plat/clock.h>
Tony Lindgren2c799ce2012-02-24 10:34:35 -080039
Tomi Valkeinen559d6702009-11-03 11:23:50 +020040#include "dss.h"
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +020041#include "dss_features.h"
Tomi Valkeinen559d6702009-11-03 11:23:50 +020042
Tomi Valkeinen559d6702009-11-03 11:23:50 +020043#define DSS_SZ_REGS SZ_512
44
45struct dss_reg {
46 u16 idx;
47};
48
49#define DSS_REG(idx) ((const struct dss_reg) { idx })
50
51#define DSS_REVISION DSS_REG(0x0000)
52#define DSS_SYSCONFIG DSS_REG(0x0010)
53#define DSS_SYSSTATUS DSS_REG(0x0014)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020054#define DSS_CONTROL DSS_REG(0x0040)
55#define DSS_SDI_CONTROL DSS_REG(0x0044)
56#define DSS_PLL_CONTROL DSS_REG(0x0048)
57#define DSS_SDI_STATUS DSS_REG(0x005C)
58
59#define REG_GET(idx, start, end) \
60 FLD_GET(dss_read_reg(idx), start, end)
61
62#define REG_FLD_MOD(idx, val, start, end) \
63 dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
64
Tomi Valkeinen852f0832012-02-17 17:58:04 +020065static int dss_runtime_get(void);
66static void dss_runtime_put(void);
67
Tomi Valkeinen559d6702009-11-03 11:23:50 +020068static struct {
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +000069 struct platform_device *pdev;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020070 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030071
Tomi Valkeinen559d6702009-11-03 11:23:50 +020072 struct clk *dpll4_m4_ck;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030073 struct clk *dss_clk;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020074
75 unsigned long cache_req_pck;
76 unsigned long cache_prate;
77 struct dss_clock_info cache_dss_cinfo;
78 struct dispc_clock_info cache_dispc_cinfo;
79
Archit Taneja5a8b5722011-05-12 17:26:29 +053080 enum omap_dss_clk_source dsi_clk_source[MAX_NUM_DSI];
Archit Taneja89a35e52011-04-12 13:52:23 +053081 enum omap_dss_clk_source dispc_clk_source;
82 enum omap_dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +020083
Tomi Valkeinen69f06052011-06-01 15:56:39 +030084 bool ctx_valid;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020085 u32 ctx[DSS_SZ_REGS / sizeof(u32)];
86} dss;
87
Taneja, Archit235e7db2011-03-14 23:28:21 -050088static const char * const dss_generic_clk_source_names[] = {
Archit Taneja89a35e52011-04-12 13:52:23 +053089 [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC",
90 [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI",
91 [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCK",
Archit Taneja067a57e2011-03-02 11:57:25 +053092};
93
Tomi Valkeinen559d6702009-11-03 11:23:50 +020094static inline void dss_write_reg(const struct dss_reg idx, u32 val)
95{
96 __raw_writel(val, dss.base + idx.idx);
97}
98
99static inline u32 dss_read_reg(const struct dss_reg idx)
100{
101 return __raw_readl(dss.base + idx.idx);
102}
103
104#define SR(reg) \
105 dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
106#define RR(reg) \
107 dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
108
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300109static void dss_save_context(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200110{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300111 DSSDBG("dss_save_context\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200112
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200113 SR(CONTROL);
114
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200115 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
116 OMAP_DISPLAY_TYPE_SDI) {
117 SR(SDI_CONTROL);
118 SR(PLL_CONTROL);
119 }
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300120
121 dss.ctx_valid = true;
122
123 DSSDBG("context saved\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200124}
125
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300126static void dss_restore_context(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200127{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300128 DSSDBG("dss_restore_context\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200129
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300130 if (!dss.ctx_valid)
131 return;
132
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200133 RR(CONTROL);
134
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200135 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
136 OMAP_DISPLAY_TYPE_SDI) {
137 RR(SDI_CONTROL);
138 RR(PLL_CONTROL);
139 }
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300140
141 DSSDBG("context restored\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200142}
143
144#undef SR
145#undef RR
146
147void dss_sdi_init(u8 datapairs)
148{
149 u32 l;
150
151 BUG_ON(datapairs > 3 || datapairs < 1);
152
153 l = dss_read_reg(DSS_SDI_CONTROL);
154 l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
155 l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
156 l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
157 dss_write_reg(DSS_SDI_CONTROL, l);
158
159 l = dss_read_reg(DSS_PLL_CONTROL);
160 l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
161 l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
162 l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
163 dss_write_reg(DSS_PLL_CONTROL, l);
164}
165
166int dss_sdi_enable(void)
167{
168 unsigned long timeout;
169
170 dispc_pck_free_enable(1);
171
172 /* Reset SDI PLL */
173 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
174 udelay(1); /* wait 2x PCLK */
175
176 /* Lock SDI PLL */
177 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
178
179 /* Waiting for PLL lock request to complete */
180 timeout = jiffies + msecs_to_jiffies(500);
181 while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
182 if (time_after_eq(jiffies, timeout)) {
183 DSSERR("PLL lock request timed out\n");
184 goto err1;
185 }
186 }
187
188 /* Clearing PLL_GO bit */
189 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
190
191 /* Waiting for PLL to lock */
192 timeout = jiffies + msecs_to_jiffies(500);
193 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
194 if (time_after_eq(jiffies, timeout)) {
195 DSSERR("PLL lock timed out\n");
196 goto err1;
197 }
198 }
199
200 dispc_lcd_enable_signal(1);
201
202 /* Waiting for SDI reset to complete */
203 timeout = jiffies + msecs_to_jiffies(500);
204 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
205 if (time_after_eq(jiffies, timeout)) {
206 DSSERR("SDI reset timed out\n");
207 goto err2;
208 }
209 }
210
211 return 0;
212
213 err2:
214 dispc_lcd_enable_signal(0);
215 err1:
216 /* Reset SDI PLL */
217 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
218
219 dispc_pck_free_enable(0);
220
221 return -ETIMEDOUT;
222}
223
224void dss_sdi_disable(void)
225{
226 dispc_lcd_enable_signal(0);
227
228 dispc_pck_free_enable(0);
229
230 /* Reset SDI PLL */
231 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
232}
233
Archit Taneja89a35e52011-04-12 13:52:23 +0530234const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src)
Archit Taneja067a57e2011-03-02 11:57:25 +0530235{
Taneja, Archit235e7db2011-03-14 23:28:21 -0500236 return dss_generic_clk_source_names[clk_src];
Archit Taneja067a57e2011-03-02 11:57:25 +0530237}
238
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300239
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200240void dss_dump_clocks(struct seq_file *s)
241{
242 unsigned long dpll4_ck_rate;
243 unsigned long dpll4_m4_ck_rate;
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500244 const char *fclk_name, *fclk_real_name;
245 unsigned long fclk_rate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200246
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300247 if (dss_runtime_get())
248 return;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200249
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200250 seq_printf(s, "- DSS -\n");
251
Archit Taneja89a35e52011-04-12 13:52:23 +0530252 fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
253 fclk_real_name = dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300254 fclk_rate = clk_get_rate(dss.dss_clk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200255
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500256 if (dss.dpll4_m4_ck) {
257 dpll4_ck_rate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
258 dpll4_m4_ck_rate = clk_get_rate(dss.dpll4_m4_ck);
259
260 seq_printf(s, "dpll4_ck %lu\n", dpll4_ck_rate);
261
Murthy, Raghuveer2de11082011-03-14 07:28:58 -0500262 if (cpu_is_omap3630() || cpu_is_omap44xx())
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500263 seq_printf(s, "%s (%s) = %lu / %lu = %lu\n",
264 fclk_name, fclk_real_name,
265 dpll4_ck_rate,
266 dpll4_ck_rate / dpll4_m4_ck_rate,
267 fclk_rate);
268 else
269 seq_printf(s, "%s (%s) = %lu / %lu * 2 = %lu\n",
270 fclk_name, fclk_real_name,
271 dpll4_ck_rate,
272 dpll4_ck_rate / dpll4_m4_ck_rate,
273 fclk_rate);
274 } else {
275 seq_printf(s, "%s (%s) = %lu\n",
276 fclk_name, fclk_real_name,
277 fclk_rate);
278 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200279
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300280 dss_runtime_put();
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200281}
282
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200283static void dss_dump_regs(struct seq_file *s)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200284{
285#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
286
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300287 if (dss_runtime_get())
288 return;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200289
290 DUMPREG(DSS_REVISION);
291 DUMPREG(DSS_SYSCONFIG);
292 DUMPREG(DSS_SYSSTATUS);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200293 DUMPREG(DSS_CONTROL);
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200294
295 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
296 OMAP_DISPLAY_TYPE_SDI) {
297 DUMPREG(DSS_SDI_CONTROL);
298 DUMPREG(DSS_PLL_CONTROL);
299 DUMPREG(DSS_SDI_STATUS);
300 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200301
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300302 dss_runtime_put();
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200303#undef DUMPREG
304}
305
Archit Taneja89a35e52011-04-12 13:52:23 +0530306void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200307{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530308 struct platform_device *dsidev;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200309 int b;
Taneja, Architea751592011-03-08 05:50:35 -0600310 u8 start, end;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200311
Taneja, Archit66534e82011-03-08 05:50:34 -0600312 switch (clk_src) {
Archit Taneja89a35e52011-04-12 13:52:23 +0530313 case OMAP_DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600314 b = 0;
315 break;
Archit Taneja89a35e52011-04-12 13:52:23 +0530316 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Taneja, Archit66534e82011-03-08 05:50:34 -0600317 b = 1;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530318 dsidev = dsi_get_dsidev_from_id(0);
319 dsi_wait_pll_hsdiv_dispc_active(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -0600320 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530321 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
322 b = 2;
323 dsidev = dsi_get_dsidev_from_id(1);
324 dsi_wait_pll_hsdiv_dispc_active(dsidev);
325 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600326 default:
327 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300328 return;
Taneja, Archit66534e82011-03-08 05:50:34 -0600329 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300330
Taneja, Architea751592011-03-08 05:50:35 -0600331 dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
332
333 REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200334
335 dss.dispc_clk_source = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200336}
337
Archit Taneja5a8b5722011-05-12 17:26:29 +0530338void dss_select_dsi_clk_source(int dsi_module,
339 enum omap_dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200340{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530341 struct platform_device *dsidev;
Archit Tanejaa2e5d822012-05-07 16:51:35 +0530342 int b, pos;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200343
Taneja, Archit66534e82011-03-08 05:50:34 -0600344 switch (clk_src) {
Archit Taneja89a35e52011-04-12 13:52:23 +0530345 case OMAP_DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600346 b = 0;
347 break;
Archit Taneja89a35e52011-04-12 13:52:23 +0530348 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
Archit Taneja5a8b5722011-05-12 17:26:29 +0530349 BUG_ON(dsi_module != 0);
Taneja, Archit66534e82011-03-08 05:50:34 -0600350 b = 1;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530351 dsidev = dsi_get_dsidev_from_id(0);
352 dsi_wait_pll_hsdiv_dsi_active(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -0600353 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530354 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI:
355 BUG_ON(dsi_module != 1);
356 b = 1;
357 dsidev = dsi_get_dsidev_from_id(1);
358 dsi_wait_pll_hsdiv_dsi_active(dsidev);
359 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600360 default:
361 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300362 return;
Taneja, Archit66534e82011-03-08 05:50:34 -0600363 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300364
Archit Tanejaa2e5d822012-05-07 16:51:35 +0530365 pos = dsi_module == 0 ? 1 : 10;
366 REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200367
Archit Taneja5a8b5722011-05-12 17:26:29 +0530368 dss.dsi_clk_source[dsi_module] = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200369}
370
Taneja, Architea751592011-03-08 05:50:35 -0600371void dss_select_lcd_clk_source(enum omap_channel channel,
Archit Taneja89a35e52011-04-12 13:52:23 +0530372 enum omap_dss_clk_source clk_src)
Taneja, Architea751592011-03-08 05:50:35 -0600373{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530374 struct platform_device *dsidev;
Taneja, Architea751592011-03-08 05:50:35 -0600375 int b, ix, pos;
376
377 if (!dss_has_feature(FEAT_LCD_CLK_SRC))
378 return;
379
380 switch (clk_src) {
Archit Taneja89a35e52011-04-12 13:52:23 +0530381 case OMAP_DSS_CLK_SRC_FCK:
Taneja, Architea751592011-03-08 05:50:35 -0600382 b = 0;
383 break;
Archit Taneja89a35e52011-04-12 13:52:23 +0530384 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Taneja, Architea751592011-03-08 05:50:35 -0600385 BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
386 b = 1;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530387 dsidev = dsi_get_dsidev_from_id(0);
388 dsi_wait_pll_hsdiv_dispc_active(dsidev);
Taneja, Architea751592011-03-08 05:50:35 -0600389 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530390 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530391 BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2 &&
392 channel != OMAP_DSS_CHANNEL_LCD3);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530393 b = 1;
394 dsidev = dsi_get_dsidev_from_id(1);
395 dsi_wait_pll_hsdiv_dispc_active(dsidev);
396 break;
Taneja, Architea751592011-03-08 05:50:35 -0600397 default:
398 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300399 return;
Taneja, Architea751592011-03-08 05:50:35 -0600400 }
401
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530402 pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
403 (channel == OMAP_DSS_CHANNEL_LCD2 ? 12 : 19);
Taneja, Architea751592011-03-08 05:50:35 -0600404 REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */
405
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530406 ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
407 (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
Taneja, Architea751592011-03-08 05:50:35 -0600408 dss.lcd_clk_source[ix] = clk_src;
409}
410
Archit Taneja89a35e52011-04-12 13:52:23 +0530411enum omap_dss_clk_source dss_get_dispc_clk_source(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200412{
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200413 return dss.dispc_clk_source;
414}
415
Archit Taneja5a8b5722011-05-12 17:26:29 +0530416enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module)
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200417{
Archit Taneja5a8b5722011-05-12 17:26:29 +0530418 return dss.dsi_clk_source[dsi_module];
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200419}
420
Archit Taneja89a35e52011-04-12 13:52:23 +0530421enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
Taneja, Architea751592011-03-08 05:50:35 -0600422{
Archit Taneja89976f22011-03-31 13:23:35 +0530423 if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530424 int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
425 (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
Archit Taneja89976f22011-03-31 13:23:35 +0530426 return dss.lcd_clk_source[ix];
427 } else {
428 /* LCD_CLK source is the same as DISPC_FCLK source for
429 * OMAP2 and OMAP3 */
430 return dss.dispc_clk_source;
431 }
Taneja, Architea751592011-03-08 05:50:35 -0600432}
433
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200434/* calculate clock rates using dividers in cinfo */
435int dss_calc_clock_rates(struct dss_clock_info *cinfo)
436{
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500437 if (dss.dpll4_m4_ck) {
438 unsigned long prate;
Murthy, Raghuveer2de11082011-03-14 07:28:58 -0500439 u16 fck_div_max = 16;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200440
Murthy, Raghuveer2de11082011-03-14 07:28:58 -0500441 if (cpu_is_omap3630() || cpu_is_omap44xx())
442 fck_div_max = 32;
443
444 if (cinfo->fck_div > fck_div_max || cinfo->fck_div == 0)
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500445 return -EINVAL;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200446
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500447 prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200448
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500449 cinfo->fck = prate / cinfo->fck_div;
450 } else {
451 if (cinfo->fck_div != 0)
452 return -EINVAL;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300453 cinfo->fck = clk_get_rate(dss.dss_clk);
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500454 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200455
456 return 0;
457}
458
459int dss_set_clock_div(struct dss_clock_info *cinfo)
460{
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500461 if (dss.dpll4_m4_ck) {
462 unsigned long prate;
463 int r;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200464
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200465 prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
466 DSSDBG("dpll4_m4 = %ld\n", prate);
467
468 r = clk_set_rate(dss.dpll4_m4_ck, prate / cinfo->fck_div);
469 if (r)
470 return r;
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500471 } else {
472 if (cinfo->fck_div != 0)
473 return -EINVAL;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200474 }
475
476 DSSDBG("fck = %ld (%d)\n", cinfo->fck, cinfo->fck_div);
477
478 return 0;
479}
480
481int dss_get_clock_div(struct dss_clock_info *cinfo)
482{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300483 cinfo->fck = clk_get_rate(dss.dss_clk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200484
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500485 if (dss.dpll4_m4_ck) {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200486 unsigned long prate;
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500487
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200488 prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500489
Murthy, Raghuveer2de11082011-03-14 07:28:58 -0500490 if (cpu_is_omap3630() || cpu_is_omap44xx())
Kishore Yac01bb72010-04-25 16:27:19 +0530491 cinfo->fck_div = prate / (cinfo->fck);
492 else
493 cinfo->fck_div = prate / (cinfo->fck / 2);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200494 } else {
495 cinfo->fck_div = 0;
496 }
497
498 return 0;
499}
500
501unsigned long dss_get_dpll4_rate(void)
502{
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500503 if (dss.dpll4_m4_ck)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200504 return clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
505 else
506 return 0;
507}
508
509int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
510 struct dss_clock_info *dss_cinfo,
511 struct dispc_clock_info *dispc_cinfo)
512{
513 unsigned long prate;
514 struct dss_clock_info best_dss;
515 struct dispc_clock_info best_dispc;
516
Archit Taneja819d8072011-03-01 11:54:00 +0530517 unsigned long fck, max_dss_fck;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200518
Murthy, Raghuveer2de11082011-03-14 07:28:58 -0500519 u16 fck_div, fck_div_max = 16;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200520
521 int match = 0;
522 int min_fck_per_pck;
523
524 prate = dss_get_dpll4_rate();
525
Taneja, Archit31ef8232011-03-14 23:28:22 -0500526 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +0530527
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300528 fck = clk_get_rate(dss.dss_clk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200529 if (req_pck == dss.cache_req_pck &&
530 ((cpu_is_omap34xx() && prate == dss.cache_prate) ||
531 dss.cache_dss_cinfo.fck == fck)) {
532 DSSDBG("dispc clock info found from cache.\n");
533 *dss_cinfo = dss.cache_dss_cinfo;
534 *dispc_cinfo = dss.cache_dispc_cinfo;
535 return 0;
536 }
537
538 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
539
540 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +0530541 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200542 DSSERR("Requested pixel clock not possible with the current "
543 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
544 "the constraint off.\n");
545 min_fck_per_pck = 0;
546 }
547
548retry:
549 memset(&best_dss, 0, sizeof(best_dss));
550 memset(&best_dispc, 0, sizeof(best_dispc));
551
Murthy, Raghuveer2de11082011-03-14 07:28:58 -0500552 if (dss.dpll4_m4_ck == NULL) {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200553 struct dispc_clock_info cur_dispc;
554 /* XXX can we change the clock on omap2? */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300555 fck = clk_get_rate(dss.dss_clk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200556 fck_div = 1;
557
558 dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
559 match = 1;
560
561 best_dss.fck = fck;
562 best_dss.fck_div = fck_div;
563
564 best_dispc = cur_dispc;
565
566 goto found;
Murthy, Raghuveer2de11082011-03-14 07:28:58 -0500567 } else {
568 if (cpu_is_omap3630() || cpu_is_omap44xx())
569 fck_div_max = 32;
570
571 for (fck_div = fck_div_max; fck_div > 0; --fck_div) {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200572 struct dispc_clock_info cur_dispc;
573
Murthy, Raghuveer2de11082011-03-14 07:28:58 -0500574 if (fck_div_max == 32)
Kishore Yac01bb72010-04-25 16:27:19 +0530575 fck = prate / fck_div;
576 else
577 fck = prate / fck_div * 2;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200578
Archit Taneja819d8072011-03-01 11:54:00 +0530579 if (fck > max_dss_fck)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200580 continue;
581
582 if (min_fck_per_pck &&
583 fck < req_pck * min_fck_per_pck)
584 continue;
585
586 match = 1;
587
588 dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
589
590 if (abs(cur_dispc.pck - req_pck) <
591 abs(best_dispc.pck - req_pck)) {
592
593 best_dss.fck = fck;
594 best_dss.fck_div = fck_div;
595
596 best_dispc = cur_dispc;
597
598 if (cur_dispc.pck == req_pck)
599 goto found;
600 }
601 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200602 }
603
604found:
605 if (!match) {
606 if (min_fck_per_pck) {
607 DSSERR("Could not find suitable clock settings.\n"
608 "Turning FCK/PCK constraint off and"
609 "trying again.\n");
610 min_fck_per_pck = 0;
611 goto retry;
612 }
613
614 DSSERR("Could not find suitable clock settings.\n");
615
616 return -EINVAL;
617 }
618
619 if (dss_cinfo)
620 *dss_cinfo = best_dss;
621 if (dispc_cinfo)
622 *dispc_cinfo = best_dispc;
623
624 dss.cache_req_pck = req_pck;
625 dss.cache_prate = prate;
626 dss.cache_dss_cinfo = best_dss;
627 dss.cache_dispc_cinfo = best_dispc;
628
629 return 0;
630}
631
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200632void dss_set_venc_output(enum omap_dss_venc_type type)
633{
634 int l = 0;
635
636 if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
637 l = 0;
638 else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
639 l = 1;
640 else
641 BUG();
642
643 /* venc out selection. 0 = comp, 1 = svideo */
644 REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
645}
646
647void dss_set_dac_pwrdn_bgz(bool enable)
648{
649 REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
650}
651
Mythri P K7ed024a2011-03-09 16:31:38 +0530652void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select hdmi)
653{
654 REG_FLD_MOD(DSS_CONTROL, hdmi, 15, 15); /* VENC_HDMI_SWITCH */
655}
656
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300657enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
658{
659 enum omap_display_type displays;
660
661 displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
662 if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0)
663 return DSS_VENC_TV_CLK;
664
665 return REG_GET(DSS_CONTROL, 15, 15);
666}
667
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000668static int dss_get_clocks(void)
669{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300670 struct clk *clk;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000671 int r;
672
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300673 clk = clk_get(&dss.pdev->dev, "fck");
674 if (IS_ERR(clk)) {
675 DSSERR("can't get clock fck\n");
676 r = PTR_ERR(clk);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000677 goto err;
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600678 }
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000679
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300680 dss.dss_clk = clk;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000681
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300682 if (cpu_is_omap34xx()) {
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300683 clk = clk_get(NULL, "dpll4_m4_ck");
684 if (IS_ERR(clk)) {
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300685 DSSERR("Failed to get dpll4_m4_ck\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300686 r = PTR_ERR(clk);
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300687 goto err;
688 }
689 } else if (cpu_is_omap44xx()) {
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300690 clk = clk_get(NULL, "dpll_per_m5x2_ck");
691 if (IS_ERR(clk)) {
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300692 DSSERR("Failed to get dpll_per_m5x2_ck\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300693 r = PTR_ERR(clk);
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300694 goto err;
695 }
696 } else { /* omap24xx */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300697 clk = NULL;
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300698 }
699
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300700 dss.dpll4_m4_ck = clk;
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300701
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000702 return 0;
703
704err:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300705 if (dss.dss_clk)
706 clk_put(dss.dss_clk);
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300707 if (dss.dpll4_m4_ck)
708 clk_put(dss.dpll4_m4_ck);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000709
710 return r;
711}
712
713static void dss_put_clocks(void)
714{
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300715 if (dss.dpll4_m4_ck)
716 clk_put(dss.dpll4_m4_ck);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300717 clk_put(dss.dss_clk);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000718}
719
Tomi Valkeinen852f0832012-02-17 17:58:04 +0200720static int dss_runtime_get(void)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000721{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300722 int r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000723
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300724 DSSDBG("dss_runtime_get\n");
725
726 r = pm_runtime_get_sync(&dss.pdev->dev);
727 WARN_ON(r < 0);
728 return r < 0 ? r : 0;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000729}
730
Tomi Valkeinen852f0832012-02-17 17:58:04 +0200731static void dss_runtime_put(void)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000732{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300733 int r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000734
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300735 DSSDBG("dss_runtime_put\n");
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000736
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200737 r = pm_runtime_put_sync(&dss.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300738 WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000739}
740
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000741/* DEBUGFS */
742#if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
743void dss_debug_dump_clocks(struct seq_file *s)
744{
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000745 dss_dump_clocks(s);
746 dispc_dump_clocks(s);
747#ifdef CONFIG_OMAP2_DSS_DSI
748 dsi_dump_clocks(s);
749#endif
750}
751#endif
752
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000753/* DSS HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200754static int __init omap_dsshw_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000755{
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300756 struct resource *dss_mem;
757 u32 rev;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000758 int r;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000759
760 dss.pdev = pdev;
761
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300762 dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
763 if (!dss_mem) {
764 DSSERR("can't get IORESOURCE_MEM DSS\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200765 return -EINVAL;
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300766 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200767
Julia Lawall6e2a14d2012-01-24 14:00:45 +0100768 dss.base = devm_ioremap(&pdev->dev, dss_mem->start,
769 resource_size(dss_mem));
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300770 if (!dss.base) {
771 DSSERR("can't ioremap DSS\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200772 return -ENOMEM;
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300773 }
774
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000775 r = dss_get_clocks();
776 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200777 return r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000778
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300779 pm_runtime_enable(&pdev->dev);
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300780
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300781 r = dss_runtime_get();
782 if (r)
783 goto err_runtime_get;
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300784
785 /* Select DPLL */
786 REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
787
788#ifdef CONFIG_OMAP2_DSS_VENC
789 REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
790 REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
791 REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
792#endif
793 dss.dsi_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
794 dss.dsi_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
795 dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK;
796 dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
797 dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000798
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300799 rev = dss_read_reg(DSS_REVISION);
800 printk(KERN_INFO "OMAP DSS rev %d.%d\n",
801 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
802
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300803 dss_runtime_put();
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300804
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200805 dss_debugfs_create_file("dss", dss_dump_regs);
806
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000807 return 0;
Tomi Valkeinena57dd4f2012-02-20 16:57:37 +0200808
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300809err_runtime_get:
810 pm_runtime_disable(&pdev->dev);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000811 dss_put_clocks();
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000812 return r;
813}
814
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200815static int __exit omap_dsshw_remove(struct platform_device *pdev)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000816{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300817 pm_runtime_disable(&pdev->dev);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000818
819 dss_put_clocks();
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300820
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000821 return 0;
822}
823
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300824static int dss_runtime_suspend(struct device *dev)
825{
826 dss_save_context();
Tomi Valkeinena8081d32012-03-08 12:52:38 +0200827 dss_set_min_bus_tput(dev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300828 return 0;
829}
830
831static int dss_runtime_resume(struct device *dev)
832{
Tomi Valkeinena8081d32012-03-08 12:52:38 +0200833 int r;
834 /*
835 * Set an arbitrarily high tput request to ensure OPP100.
836 * What we should really do is to make a request to stay in OPP100,
837 * without any tput requirements, but that is not currently possible
838 * via the PM layer.
839 */
840
841 r = dss_set_min_bus_tput(dev, 1000000000);
842 if (r)
843 return r;
844
Tomi Valkeinen39020712011-05-26 14:54:05 +0300845 dss_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300846 return 0;
847}
848
849static const struct dev_pm_ops dss_pm_ops = {
850 .runtime_suspend = dss_runtime_suspend,
851 .runtime_resume = dss_runtime_resume,
852};
853
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000854static struct platform_driver omap_dsshw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200855 .remove = __exit_p(omap_dsshw_remove),
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000856 .driver = {
857 .name = "omapdss_dss",
858 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300859 .pm = &dss_pm_ops,
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000860 },
861};
862
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200863int __init dss_init_platform_driver(void)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000864{
Tomi Valkeinen11436e12012-03-07 12:53:18 +0200865 return platform_driver_probe(&omap_dsshw_driver, omap_dsshw_probe);
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000866}
867
868void dss_uninit_platform_driver(void)
869{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +0200870 platform_driver_unregister(&omap_dsshw_driver);
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000871}