blob: 7dd114fd3191885f1d7c46bf8280cdfc63048bfd [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Al Stone6933de02015-03-24 14:02:51 +00005 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Tomasz Nowicki0cb07862016-06-10 21:55:19 +02006 select ACPI_MCFG if ACPI
Aleksey Makarov888125a2016-09-27 23:54:14 +03007 select ACPI_SPCR_TABLE if ACPI
Scott Wood1d8f51d2016-09-22 03:35:18 -05008 select ARCH_CLOCKSOURCE_DATA
Dan Williams21266be2015-11-19 18:19:29 -08009 select ARCH_HAS_DEVMEM_IS_ALLOWED
Jon Masters38b04a72016-06-20 13:56:13 +030010 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Kees Cook2b68f6c2015-04-14 15:48:00 -070011 select ARCH_HAS_ELF_RANDOMIZE
Daniel Micay0f513102017-07-12 14:36:10 -070012 select ARCH_HAS_FORTIFY_SOURCE
Riku Voipio957e3fa2014-12-12 16:57:44 -080013 select ARCH_HAS_GCOV_PROFILE_ALL
Yisheng Xie14f09912016-10-07 17:01:49 -070014 select ARCH_HAS_GIGANTIC_PAGE
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020015 select ARCH_HAS_KCOV
Laura Abbott308c09f2014-08-08 14:23:25 -070016 select ARCH_HAS_SG_CHAIN
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010017 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Sudeep Hollac63c8702014-05-09 10:33:01 +010018 select ARCH_USE_CMPXCHG_LOCKREF
Peter Zijlstra4badad32014-06-06 19:53:16 +020019 select ARCH_SUPPORTS_ATOMIC_RMW
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070020 select ARCH_SUPPORTS_NUMA_BALANCING
Will Deacon6212a512012-11-07 14:16:28 +000021 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000022 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080023 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000024 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000025 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000026 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010027 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee80362016-06-15 15:47:33 -050028 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010029 select ARM_GIC_V3
Arnd Bergmann3ee80362016-06-15 15:47:33 -050030 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff60792015-07-31 15:46:16 +010031 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010032 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000033 select CLONE_BACKWARDS
Shefali Jain6cfa3852017-11-27 15:40:52 +053034 select COMMON_CLK if !ARCH_QCOM
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000035 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000036 select DCACHE_WORD_ACCESS
Catalin Marinasef375662015-07-07 17:15:39 +010037 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080038 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070039 select GENERIC_ALLOCATOR
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010040 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010041 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000042 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070043 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010044 select GENERIC_IDLE_POLL_SETUP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010045 select GENERIC_IRQ_PROBE
46 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010047 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010048 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070049 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010050 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000051 select GENERIC_STRNCPY_FROM_USER
52 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010053 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010054 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010055 select HARDIRQS_SW_RESEND
Steve Capper5284e1b2014-10-24 13:22:20 +010056 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010057 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010058 select HAVE_ARCH_BITREVERSE
Kees Cookfaf5b632016-06-23 15:59:42 -070059 select HAVE_ARCH_HARDENED_USERCOPY
Ard Biesheuvel324420b2016-02-16 13:52:35 +010060 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +080061 select HAVE_ARCH_JUMP_LABEL
Andrey Ryabininf1b90322015-11-17 18:47:08 +030062 select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP && !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +000063 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -080064 select HAVE_ARCH_MMAP_RND_BITS
65 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000066 select HAVE_ARCH_SECCOMP_FILTER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010067 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -070068 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
69 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +020070 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010071 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +010072 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +010073 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +010074 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -070075 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -070076 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -070077 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010078 select HAVE_DMA_API_DEBUG
Laura Abbott6ac21042013-12-12 19:28:33 +000079 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +010080 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +000081 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010082 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +090083 select HAVE_FUNCTION_TRACER
84 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +020085 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010086 select HAVE_GENERIC_DMA_COHERENT
Neeraj Upadhyaye9a26452018-04-16 15:02:03 +053087 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +000088 select HAVE_IRQ_TIME_ACCOUNTING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010089 select HAVE_MEMBLOCK
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -070090 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Mark Rutland55834a72014-02-07 17:12:45 +000091 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010092 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +010093 select HAVE_PERF_REGS
94 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -040095 select HAVE_REGS_AND_STACK_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -070096 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +010097 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -040098 select HAVE_KPROBES
Sandeepa Prabhufcfd7082016-07-08 12:35:53 -040099 select HAVE_KRETPROBES if HAVE_KPROBES
Robin Murphy876945d2015-10-01 20:14:00 +0100100 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100101 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200102 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100103 select MODULES_USE_ELF_RELA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100104 select NO_BOOTMEM
105 select OF
106 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +0100107 select OF_RESERVED_MEM
Tomasz Nowicki0cb07862016-06-10 21:55:19 +0200108 select PCI_ECAM if ACPI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000109 select POWER_RESET
110 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100111 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700112 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandb51386b2016-11-03 20:23:13 +0000113 select THREAD_INFO_IN_TASK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100114 help
115 ARM 64-bit (AArch64) Linux support.
116
117config 64BIT
118 def_bool y
119
120config ARCH_PHYS_ADDR_T_64BIT
121 def_bool y
122
123config MMU
124 def_bool y
125
Mark Rutland40982fd2016-08-25 17:23:23 +0100126config DEBUG_RODATA
127 def_bool y
128
Mark Rutland030c4d22016-05-31 15:57:59 +0100129config ARM64_PAGE_SHIFT
130 int
131 default 16 if ARM64_64K_PAGES
132 default 14 if ARM64_16K_PAGES
133 default 12
134
135config ARM64_CONT_SHIFT
136 int
137 default 5 if ARM64_64K_PAGES
138 default 7 if ARM64_16K_PAGES
139 default 4
140
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800141config ARCH_MMAP_RND_BITS_MIN
142 default 14 if ARM64_64K_PAGES
143 default 16 if ARM64_16K_PAGES
144 default 18
145
146# max bits determined by the following formula:
147# VA_BITS - PAGE_SHIFT - 3
148config ARCH_MMAP_RND_BITS_MAX
149 default 19 if ARM64_VA_BITS=36
150 default 24 if ARM64_VA_BITS=39
151 default 27 if ARM64_VA_BITS=42
152 default 30 if ARM64_VA_BITS=47
153 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
154 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
155 default 33 if ARM64_VA_BITS=48
156 default 14 if ARM64_64K_PAGES
157 default 16 if ARM64_16K_PAGES
158 default 18
159
160config ARCH_MMAP_RND_COMPAT_BITS_MIN
161 default 7 if ARM64_64K_PAGES
162 default 9 if ARM64_16K_PAGES
163 default 11
164
165config ARCH_MMAP_RND_COMPAT_BITS_MAX
166 default 16
167
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700168config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100169 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100170
Jeff Vander Stoep1fdca5a2015-08-18 11:15:53 -0700171config ILLEGAL_POINTER_VALUE
172 hex
173 default 0xdead000000000000
174
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100175config STACKTRACE_SUPPORT
176 def_bool y
177
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100178config ILLEGAL_POINTER_VALUE
179 hex
180 default 0xdead000000000000
181
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100182config LOCKDEP_SUPPORT
183 def_bool y
184
185config TRACE_IRQFLAGS_SUPPORT
186 def_bool y
187
Will Deaconc209f792014-03-14 17:47:05 +0000188config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100189 def_bool y
190
Dave P Martin9fb74102015-07-24 16:37:48 +0100191config GENERIC_BUG
192 def_bool y
193 depends on BUG
194
195config GENERIC_BUG_RELATIVE_POINTERS
196 def_bool y
197 depends on GENERIC_BUG
198
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100199config GENERIC_HWEIGHT
200 def_bool y
201
202config GENERIC_CSUM
203 def_bool y
204
205config GENERIC_CALIBRATE_DELAY
206 def_bool y
207
Catalin Marinas19e76402014-02-27 12:09:22 +0000208config ZONE_DMA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100209 def_bool y
210
Steve Capper29e56942014-10-09 15:29:25 -0700211config HAVE_GENERIC_RCU_GUP
212 def_bool y
213
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100214config ARCH_DMA_ADDR_T_64BIT
215 def_bool y
216
217config NEED_DMA_MAP_STATE
218 def_bool y
219
220config NEED_SG_DMA_LENGTH
221 def_bool y
222
Will Deacon4b3dc962015-05-29 18:28:44 +0100223config SMP
224 def_bool y
225
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100226config SWIOTLB
227 def_bool y
228
229config IOMMU_HELPER
230 def_bool SWIOTLB
231
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100232config KERNEL_MODE_NEON
233 def_bool y
234
Rob Herring92cc15f2014-04-18 17:19:59 -0500235config FIX_EARLYCON_MEM
236 def_bool y
237
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700238config PGTABLE_LEVELS
239 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100240 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700241 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
242 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
243 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100244 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
245 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700246
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100247source "init/Kconfig"
248
249source "kernel/Kconfig.freezer"
250
Olof Johansson6a377492015-07-20 12:09:16 -0700251source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100252
253menu "Bus support"
254
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100255config PCI
256 bool "PCI support"
257 help
258 This feature enables support for PCI bus system. If you say Y
259 here, the kernel will include drivers and infrastructure code
260 to support PCI bus devices.
261
262config PCI_DOMAINS
263 def_bool PCI
264
265config PCI_DOMAINS_GENERIC
266 def_bool PCI
267
268config PCI_SYSCALL
269 def_bool PCI
270
271source "drivers/pci/Kconfig"
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100272
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100273endmenu
274
275menu "Kernel Features"
276
Andre Przywarac0a01b82014-11-14 15:54:12 +0000277menu "ARM errata workarounds via the alternatives framework"
278
279config ARM64_ERRATUM_826319
280 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
281 default y
282 help
283 This option adds an alternative code sequence to work around ARM
284 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
285 AXI master interface and an L2 cache.
286
287 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
288 and is unable to accept a certain write via this interface, it will
289 not progress on read data presented on the read data channel and the
290 system can deadlock.
291
292 The workaround promotes data cache clean instructions to
293 data cache clean-and-invalidate.
294 Please note that this does not necessarily enable the workaround,
295 as it depends on the alternative framework, which will only patch
296 the kernel if an affected CPU is detected.
297
298 If unsure, say Y.
299
300config ARM64_ERRATUM_827319
301 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
302 default y
303 help
304 This option adds an alternative code sequence to work around ARM
305 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
306 master interface and an L2 cache.
307
308 Under certain conditions this erratum can cause a clean line eviction
309 to occur at the same time as another transaction to the same address
310 on the AMBA 5 CHI interface, which can cause data corruption if the
311 interconnect reorders the two transactions.
312
313 The workaround promotes data cache clean instructions to
314 data cache clean-and-invalidate.
315 Please note that this does not necessarily enable the workaround,
316 as it depends on the alternative framework, which will only patch
317 the kernel if an affected CPU is detected.
318
319 If unsure, say Y.
320
321config ARM64_ERRATUM_824069
322 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
323 default y
324 help
325 This option adds an alternative code sequence to work around ARM
326 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
327 to a coherent interconnect.
328
329 If a Cortex-A53 processor is executing a store or prefetch for
330 write instruction at the same time as a processor in another
331 cluster is executing a cache maintenance operation to the same
332 address, then this erratum might cause a clean cache line to be
333 incorrectly marked as dirty.
334
335 The workaround promotes data cache clean instructions to
336 data cache clean-and-invalidate.
337 Please note that this option does not necessarily enable the
338 workaround, as it depends on the alternative framework, which will
339 only patch the kernel if an affected CPU is detected.
340
341 If unsure, say Y.
342
343config ARM64_ERRATUM_819472
344 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
345 default y
346 help
347 This option adds an alternative code sequence to work around ARM
348 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
349 present when it is connected to a coherent interconnect.
350
351 If the processor is executing a load and store exclusive sequence at
352 the same time as a processor in another cluster is executing a cache
353 maintenance operation to the same address, then this erratum might
354 cause data corruption.
355
356 The workaround promotes data cache clean instructions to
357 data cache clean-and-invalidate.
358 Please note that this does not necessarily enable the workaround,
359 as it depends on the alternative framework, which will only patch
360 the kernel if an affected CPU is detected.
361
362 If unsure, say Y.
363
364config ARM64_ERRATUM_832075
365 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
366 default y
367 help
368 This option adds an alternative code sequence to work around ARM
369 erratum 832075 on Cortex-A57 parts up to r1p2.
370
371 Affected Cortex-A57 parts might deadlock when exclusive load/store
372 instructions to Write-Back memory are mixed with Device loads.
373
374 The workaround is to promote device loads to use Load-Acquire
375 semantics.
376 Please note that this does not necessarily enable the workaround,
377 as it depends on the alternative framework, which will only patch
378 the kernel if an affected CPU is detected.
379
380 If unsure, say Y.
381
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000382config ARM64_ERRATUM_834220
383 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
384 depends on KVM
385 default y
386 help
387 This option adds an alternative code sequence to work around ARM
388 erratum 834220 on Cortex-A57 parts up to r1p2.
389
390 Affected Cortex-A57 parts might report a Stage 2 translation
391 fault as the result of a Stage 1 fault for load crossing a
392 page boundary when there is a permission or device memory
393 alignment fault at Stage 1 and a translation fault at Stage 2.
394
395 The workaround is to verify that the Stage 1 translation
396 doesn't generate a fault before handling the Stage 2 fault.
397 Please note that this does not necessarily enable the workaround,
398 as it depends on the alternative framework, which will only patch
399 the kernel if an affected CPU is detected.
400
401 If unsure, say Y.
402
Will Deacon905e8c52015-03-23 19:07:02 +0000403config ARM64_ERRATUM_845719
404 bool "Cortex-A53: 845719: a load might read incorrect data"
405 depends on COMPAT
406 default y
407 help
408 This option adds an alternative code sequence to work around ARM
409 erratum 845719 on Cortex-A53 parts up to r0p4.
410
411 When running a compat (AArch32) userspace on an affected Cortex-A53
412 part, a load at EL0 from a virtual address that matches the bottom 32
413 bits of the virtual address used by a recent load at (AArch64) EL1
414 might return incorrect data.
415
416 The workaround is to write the contextidr_el1 register on exception
417 return to a 32-bit task.
418 Please note that this does not necessarily enable the workaround,
419 as it depends on the alternative framework, which will only patch
420 the kernel if an affected CPU is detected.
421
422 If unsure, say Y.
423
Will Deacondf057cc2015-03-17 12:15:02 +0000424config ARM64_ERRATUM_843419
425 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000426 default y
Will Deacon6ffe9922016-08-22 11:58:36 +0100427 select ARM64_MODULE_CMODEL_LARGE if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000428 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100429 This option links the kernel with '--fix-cortex-a53-843419' and
430 builds modules using the large memory model in order to avoid the use
431 of the ADRP instruction, which can cause a subsequent memory access
432 to use an incorrect address on Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000433
434 If unsure, say Y.
435
Suzuki K. Poulose55967af2018-01-16 10:23:23 +0000436config ARM64_ERRATUM_1024718
437 bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update"
438 default y
439 help
440 This option adds work around for Arm Cortex-A55 Erratum 1024718.
441
442 Affected Cortex-A55 cores (r0p0, r0p1, r1p0) could cause incorrect
443 update of the hardware dirty bit when the DBM/AP bits are updated
444 without a break-before-make. The work around is to disable the usage
445 of hardware DBM locally on the affected cores. CPUs not affected by
446 erratum will continue to use the feature.
447
448 If unsure, say Y.
449
Robert Richter94100972015-09-21 22:58:38 +0200450config CAVIUM_ERRATUM_22375
451 bool "Cavium erratum 22375, 24313"
452 default y
453 help
454 Enable workaround for erratum 22375, 24313.
455
456 This implements two gicv3-its errata workarounds for ThunderX. Both
457 with small impact affecting only ITS table allocation.
458
459 erratum 22375: only alloc 8MB table size
460 erratum 24313: ignore memory access type
461
462 The fixes are in ITS initialization and basically ignore memory access
463 type and table size provided by the TYPER and BASER registers.
464
465 If unsure, say Y.
466
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200467config CAVIUM_ERRATUM_23144
468 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
469 depends on NUMA
470 default y
471 help
472 ITS SYNC command hang for cross node io and collections/cpu mapping.
473
474 If unsure, say Y.
475
Robert Richter6d4e11c2015-09-21 22:58:35 +0200476config CAVIUM_ERRATUM_23154
477 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
478 default y
479 help
480 The gicv3 of ThunderX requires a modified version for
481 reading the IAR status to ensure data synchronization
482 (access to icc_iar1_el1 is not sync'ed before and after).
483
484 If unsure, say Y.
485
Andrew Pinski104a0c02016-02-24 17:44:57 -0800486config CAVIUM_ERRATUM_27456
487 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
488 default y
489 help
490 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
491 instructions may cause the icache to become corrupted if it
492 contains data for a non-current ASID. The fix is to
493 invalidate the icache when changing the mm context.
494
495 If unsure, say Y.
496
Shanker Donthineni095635b2017-03-07 08:20:38 -0600497config QCOM_QDF2400_ERRATUM_0065
498 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
499 default y
500 help
501 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
502 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
503 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
504
505 If unsure, say Y.
506
Andre Przywarac0a01b82014-11-14 15:54:12 +0000507endmenu
508
509
Jungseok Leee41ceed2014-05-12 10:40:38 +0100510choice
511 prompt "Page size"
512 default ARM64_4K_PAGES
513 help
514 Page size (translation granule) configuration.
515
516config ARM64_4K_PAGES
517 bool "4KB"
518 help
519 This feature enables 4KB pages support.
520
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100521config ARM64_16K_PAGES
522 bool "16KB"
523 help
524 The system will use 16KB pages support. AArch32 emulation
525 requires applications compiled with 16K (or a multiple of 16K)
526 aligned segments.
527
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100528config ARM64_64K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100529 bool "64KB"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100530 help
531 This feature enables 64KB pages support (4KB by default)
532 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100533 look-up. AArch32 emulation requires applications compiled
534 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100535
Jungseok Leee41ceed2014-05-12 10:40:38 +0100536endchoice
537
538choice
539 prompt "Virtual address space size"
540 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100541 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100542 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
543 help
544 Allows choosing one of multiple possible virtual address
545 space sizes. The level of translation table is determined by
546 a combination of page size and virtual address space size.
547
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100548config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100549 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100550 depends on ARM64_16K_PAGES
551
Jungseok Leee41ceed2014-05-12 10:40:38 +0100552config ARM64_VA_BITS_39
553 bool "39-bit"
554 depends on ARM64_4K_PAGES
555
556config ARM64_VA_BITS_42
557 bool "42-bit"
558 depends on ARM64_64K_PAGES
559
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100560config ARM64_VA_BITS_47
561 bool "47-bit"
562 depends on ARM64_16K_PAGES
563
Jungseok Leec79b9542014-05-12 18:40:51 +0900564config ARM64_VA_BITS_48
565 bool "48-bit"
Jungseok Leec79b9542014-05-12 18:40:51 +0900566
Jungseok Leee41ceed2014-05-12 10:40:38 +0100567endchoice
568
569config ARM64_VA_BITS
570 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100571 default 36 if ARM64_VA_BITS_36
Jungseok Leee41ceed2014-05-12 10:40:38 +0100572 default 39 if ARM64_VA_BITS_39
573 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100574 default 47 if ARM64_VA_BITS_47
Jungseok Leec79b9542014-05-12 18:40:51 +0900575 default 48 if ARM64_VA_BITS_48
Jungseok Leee41ceed2014-05-12 10:40:38 +0100576
Will Deacona8720132013-10-11 14:52:19 +0100577config CPU_BIG_ENDIAN
578 bool "Build big-endian kernel"
579 help
580 Say Y if you plan on running a kernel in big-endian mode.
581
Mark Brownf6e763b2014-03-04 07:51:17 +0000582config SCHED_MC
583 bool "Multi-core scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000584 help
585 Multi-core scheduler support improves the CPU scheduler's decision
586 making when dealing with multi-core CPU chips at a cost of slightly
587 increased overhead in some places. If unsure say N here.
588
589config SCHED_SMT
590 bool "SMT scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000591 help
592 Improves the CPU scheduler's decision making when dealing with
593 MultiThreading at a cost of slightly increased overhead in some
594 places. If unsure say N here.
595
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100596config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000597 int "Maximum number of CPUs (2-4096)"
598 range 2 4096
Vinayak Kale15942852013-04-24 10:06:57 +0100599 # These have to remain sorted largest to smallest
Robert Richtere3672642014-09-08 12:44:48 +0100600 default "64"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100601
Mark Rutland9327e2c2013-10-24 20:30:18 +0100602config HOTPLUG_CPU
603 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800604 select GENERIC_IRQ_MIGRATION
Mark Rutland9327e2c2013-10-24 20:30:18 +0100605 help
606 Say Y here to experiment with turning CPUs off and on. CPUs
607 can be controlled through /sys/devices/system/cpu.
608
Kyle Yan54b1cef2017-01-09 14:19:25 -0800609# The GPIO number here must be sorted by descending number. In case of
610# a multiplatform kernel, we just want the highest value required by the
611# selected platforms.
612config ARCH_NR_GPIO
613 int
Channagoud Kadabid3dbde22017-08-15 16:51:59 -0700614 default 1280 if ARCH_QCOM
Kyle Yan54b1cef2017-01-09 14:19:25 -0800615 default 256
616 help
617 Maximum number of GPIOs in the system.
618
619 If unsure, leave the default value.
620
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700621# Common NUMA Features
622config NUMA
623 bool "Numa Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800624 select ACPI_NUMA if ACPI
625 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700626 help
627 Enable NUMA (Non Uniform Memory Access) support.
628
629 The kernel will try to allocate memory used by a CPU on the
630 local memory of the CPU and add some more
631 NUMA awareness to the kernel.
632
633config NODES_SHIFT
634 int "Maximum NUMA Nodes (as a power of 2)"
635 range 1 10
636 default "2"
637 depends on NEED_MULTIPLE_NODES
638 help
639 Specify the maximum number of NUMA Nodes available on the target
640 system. Increases memory reserved to accommodate various tables.
641
642config USE_PERCPU_NUMA_NODE_ID
643 def_bool y
644 depends on NUMA
645
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800646config HAVE_SETUP_PER_CPU_AREA
647 def_bool y
648 depends on NUMA
649
650config NEED_PER_CPU_EMBED_FIRST_CHUNK
651 def_bool y
652 depends on NUMA
653
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100654source kernel/Kconfig.preempt
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800655source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100656
Laura Abbott83863f22016-02-05 16:24:47 -0800657config ARCH_SUPPORTS_DEBUG_PAGEALLOC
658 def_bool y
659
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100660config ARCH_HAS_HOLES_MEMORYMODEL
661 def_bool y if SPARSEMEM
662
663config ARCH_SPARSEMEM_ENABLE
664 def_bool y
665 select SPARSEMEM_VMEMMAP_ENABLE
666
667config ARCH_SPARSEMEM_DEFAULT
668 def_bool ARCH_SPARSEMEM_ENABLE
669
670config ARCH_SELECT_MEMORY_MODEL
671 def_bool ARCH_SPARSEMEM_ENABLE
672
673config HAVE_ARCH_PFN_VALID
674 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
675
676config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100677 def_bool y
678 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100679
Steve Capper084bd292013-04-10 13:48:00 +0100680config SYS_SUPPORTS_HUGETLBFS
681 def_bool y
682
Steve Capper084bd292013-04-10 13:48:00 +0100683config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100684 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100685
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100686config ARCH_HAS_CACHE_LINE_SIZE
687 def_bool y
688
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100689source "mm/Kconfig"
690
Patrick Daly50d8bce2016-12-13 20:17:41 -0800691config ARM64_DMA_USE_IOMMU
692 bool "ARM64 DMA iommu integration"
693 select ARM_HAS_SG_CHAIN
694 select NEED_SG_DMA_LENGTH
695 help
696 Enable using iommu through the standard dma apis.
697 dma_alloc_coherent() will allocate scatter-gather memory
698 which is made virtually contiguous via iommu.
699 Enable if system contains IOMMU hardware.
700
701if ARM64_DMA_USE_IOMMU
702
703config ARM64_DMA_IOMMU_ALIGNMENT
704 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
705 range 4 9
Shiraz Hashim4f404632017-04-10 08:34:46 +0530706 default 9
Patrick Daly50d8bce2016-12-13 20:17:41 -0800707 help
708 DMA mapping framework by default aligns all buffers to the smallest
709 PAGE_SIZE order which is greater than or equal to the requested buffer
710 size. This works well for buffers up to a few hundreds kilobytes, but
711 for larger buffers it just a waste of address space. Drivers which has
712 relatively small addressing window (like 64Mib) might run out of
713 virtual space with just a few allocations.
714
715 With this parameter you can specify the maximum PAGE_SIZE order for
716 DMA IOMMU buffers. Larger buffers will be aligned only to this
717 specified order. The order is expressed as a power of two multiplied
718 by the PAGE_SIZE.
719
720endif
721
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000722config SECCOMP
723 bool "Enable seccomp to safely compute untrusted bytecode"
724 ---help---
725 This kernel feature is useful for number crunching applications
726 that may need to compute untrusted bytecode during their
727 execution. By using pipes or other transports made available to
728 the process as file descriptors supporting the read/write
729 syscalls, it's possible to isolate those applications in
730 their own address space using seccomp. Once seccomp is
731 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
732 and the task is only allowed to execute a few safe syscalls
733 defined by each seccomp mode.
734
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000735config PARAVIRT
736 bool "Enable paravirtualization code"
737 help
738 This changes the kernel so it can modify itself when it is run
739 under a hypervisor, potentially improving performance significantly
740 over full virtualization.
741
742config PARAVIRT_TIME_ACCOUNTING
743 bool "Paravirtual steal time accounting"
744 select PARAVIRT
745 default n
746 help
747 Select this option to enable fine granularity task steal time
748 accounting. Time spent executing other tasks in parallel with
749 the current vCPU is discounted from the vCPU power. To account for
750 that, there can be a small performance impact.
751
752 If in doubt, say N here.
753
Geoff Levandd28f6df2016-06-23 17:54:48 +0000754config KEXEC
755 depends on PM_SLEEP_SMP
756 select KEXEC_CORE
757 bool "kexec system call"
758 ---help---
759 kexec is a system call that implements the ability to shutdown your
760 current kernel, and to start another kernel. It is like a reboot
761 but it is independent of the system firmware. And like a reboot
762 you can start any kernel with it, not just Linux.
763
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000764config XEN_DOM0
765 def_bool y
766 depends on XEN
767
768config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700769 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000770 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000771 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000772 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000773 help
774 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
775
Steve Capperd03bb142013-04-25 15:19:21 +0100776config FORCE_MAX_ZONEORDER
777 int
778 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100779 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100780 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100781 help
782 The kernel memory allocator divides physically contiguous memory
783 blocks into "zones", where each zone is a power of two number of
784 pages. This option selects the largest power of two that the kernel
785 keeps in the memory allocator. If you need to allocate very large
786 blocks of physically contiguous memory, then you may need to
787 increase this value.
788
789 This config option is actually maximum order plus one. For example,
790 a value of 11 means that the largest free memory block is 2^10 pages.
791
792 We make sure that we can allocate upto a HugePage size for each configuration.
793 Hence we have :
794 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
795
796 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
797 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100798
Will Deacon3e85c602017-11-14 14:41:01 +0000799config UNMAP_KERNEL_AT_EL0
Will Deacon5beb2e02017-11-14 16:19:39 +0000800 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
Will Deacon3e85c602017-11-14 14:41:01 +0000801 default y
802 help
Will Deacon5beb2e02017-11-14 16:19:39 +0000803 Speculation attacks against some high-performance processors can
804 be used to bypass MMU permission checks and leak kernel data to
805 userspace. This can be defended against by unmapping the kernel
806 when running in userspace, mapping it back in on exception entry
807 via a trampoline page in the vector table.
Will Deacon3e85c602017-11-14 14:41:01 +0000808
809 If unsure, say Y.
810
Will Deacon0f5bfbd2018-01-03 11:17:58 +0000811config HARDEN_BRANCH_PREDICTOR
812 bool "Harden the branch predictor against aliasing attacks" if EXPERT
813 help
814 Speculation attacks against some high-performance processors rely on
815 being able to manipulate the branch predictor for a victim context by
816 executing aliasing branches in the attacker context. Such attacks
817 can be partially mitigated against by clearing internal branch
818 predictor state and limiting the prediction logic in some situations.
819
820 This config option will take CPU-specific actions to harden the
821 branch predictor against aliasing attacks and may rely on specific
822 instruction sequences or control bits being set by the system
823 firmware.
824
825 If unsure, say Y.
826
Will Deacon1b907f42014-11-20 16:51:10 +0000827menuconfig ARMV8_DEPRECATED
828 bool "Emulate deprecated/obsolete ARMv8 instructions"
829 depends on COMPAT
830 help
831 Legacy software support may require certain instructions
832 that have been deprecated or obsoleted in the architecture.
833
834 Enable this config to enable selective emulation of these
835 features.
836
837 If unsure, say Y
838
839if ARMV8_DEPRECATED
840
841config SWP_EMULATION
842 bool "Emulate SWP/SWPB instructions"
843 help
844 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
845 they are always undefined. Say Y here to enable software
846 emulation of these instructions for userspace using LDXR/STXR.
847
848 In some older versions of glibc [<=2.8] SWP is used during futex
849 trylock() operations with the assumption that the code will not
850 be preempted. This invalid assumption may be more likely to fail
851 with SWP emulation enabled, leading to deadlock of the user
852 application.
853
854 NOTE: when accessing uncached shared regions, LDXR/STXR rely
855 on an external transaction monitoring block called a global
856 monitor to maintain update atomicity. If your system does not
857 implement a global monitor, this option can cause programs that
858 perform SWP operations to uncached memory to deadlock.
859
860 If unsure, say Y
861
862config CP15_BARRIER_EMULATION
863 bool "Emulate CP15 Barrier instructions"
864 help
865 The CP15 barrier instructions - CP15ISB, CP15DSB, and
866 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
867 strongly recommended to use the ISB, DSB, and DMB
868 instructions instead.
869
870 Say Y here to enable software emulation of these
871 instructions for AArch32 userspace code. When this option is
872 enabled, CP15 barrier usage is traced which can help
873 identify software that needs updating.
874
875 If unsure, say Y
876
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000877config SETEND_EMULATION
878 bool "Emulate SETEND instruction"
879 help
880 The SETEND instruction alters the data-endianness of the
881 AArch32 EL0, and is deprecated in ARMv8.
882
883 Say Y here to enable software emulation of the instruction
884 for AArch32 userspace code.
885
886 Note: All the cpus on the system must have mixed endian support at EL0
887 for this feature to be enabled. If a new CPU - which doesn't support mixed
888 endian - is hotplugged in after this feature has been enabled, there could
889 be unexpected results in the applications.
890
891 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000892endif
893
Catalin Marinas048871b2016-07-01 18:25:31 +0100894config ARM64_SW_TTBR0_PAN
Catalin Marinas7285f412016-07-01 18:25:31 +0100895 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
Catalin Marinas048871b2016-07-01 18:25:31 +0100896 help
897 Enabling this option prevents the kernel from accessing
898 user-space memory directly by pointing TTBR0_EL1 to a reserved
899 zeroed area and reserved ASID. The user access routines
900 restore the valid TTBR0_EL1 temporarily.
901
Will Deacon0e4a0702015-07-27 15:54:13 +0100902menu "ARMv8.1 architectural features"
903
904config ARM64_HW_AFDBM
905 bool "Support for hardware updates of the Access and Dirty page flags"
906 default y
907 help
908 The ARMv8.1 architecture extensions introduce support for
909 hardware updates of the access and dirty information in page
910 table entries. When enabled in TCR_EL1 (HA and HD bits) on
911 capable processors, accesses to pages with PTE_AF cleared will
912 set this bit instead of raising an access flag fault.
913 Similarly, writes to read-only pages with the DBM bit set will
914 clear the read-only bit (AP[2]) instead of raising a
915 permission fault.
916
917 Kernels built with this configuration option enabled continue
918 to work on pre-ARMv8.1 hardware and the performance impact is
919 minimal. If unsure, say Y.
920
921config ARM64_PAN
922 bool "Enable support for Privileged Access Never (PAN)"
923 default y
924 help
925 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
926 prevents the kernel or hypervisor from accessing user-space (EL0)
927 memory directly.
928
929 Choosing this option will cause any unprotected (not using
930 copy_to_user et al) memory access to fail with a permission fault.
931
932 The feature is detected at runtime, and will remain as a 'nop'
933 instruction if the cpu does not implement the feature.
934
935config ARM64_LSE_ATOMICS
936 bool "Atomic instructions"
937 help
938 As part of the Large System Extensions, ARMv8.1 introduces new
939 atomic instructions that are designed specifically to scale in
940 very large systems.
941
942 Say Y here to make use of these instructions for the in-kernel
943 atomic routines. This incurs a small overhead on CPUs that do
944 not support these instructions and requires the kernel to be
945 built with binutils >= 2.25.
946
Marc Zyngier1f364c82014-02-19 09:33:14 +0000947config ARM64_VHE
948 bool "Enable support for Virtualization Host Extensions (VHE)"
949 default y
950 help
951 Virtualization Host Extensions (VHE) allow the kernel to run
952 directly at EL2 (instead of EL1) on processors that support
953 it. This leads to better performance for KVM, as they reduce
954 the cost of the world switch.
955
956 Selecting this option allows the VHE feature to be detected
957 at runtime, and does not affect processors that do not
958 implement this feature.
959
Will Deacon0e4a0702015-07-27 15:54:13 +0100960endmenu
961
Will Deaconf9933182016-02-26 16:30:14 +0000962menu "ARMv8.2 architectural features"
963
James Morse57f49592016-02-05 14:58:48 +0000964config ARM64_UAO
965 bool "Enable support for User Access Override (UAO)"
966 default y
967 help
968 User Access Override (UAO; part of the ARMv8.2 Extensions)
969 causes the 'unprivileged' variant of the load/store instructions to
970 be overriden to be privileged.
971
972 This option changes get_user() and friends to use the 'unprivileged'
973 variant of the load/store instructions. This ensures that user-space
974 really did have access to the supplied memory. When addr_limit is
975 set to kernel memory the UAO bit will be set, allowing privileged
976 access to kernel memory.
977
978 Choosing this option will cause copy_to_user() et al to use user-space
979 memory permissions.
980
981 The feature is detected at runtime, the kernel will use the
982 regular load/store instructions if the cpu does not implement the
983 feature.
984
Will Deaconf9933182016-02-26 16:30:14 +0000985endmenu
986
Ard Biesheuvelfd045f62015-11-24 12:37:35 +0100987config ARM64_MODULE_CMODEL_LARGE
988 bool
989
990config ARM64_MODULE_PLTS
991 bool
992 select ARM64_MODULE_CMODEL_LARGE
993 select HAVE_MOD_ARCH_SPECIFIC
994
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +0100995config RELOCATABLE
996 bool
997 help
998 This builds the kernel as a Position Independent Executable (PIE),
999 which retains all relocation metadata required to relocate the
1000 kernel binary at runtime to a different virtual address than the
1001 address it was linked at.
1002 Since AArch64 uses the RELA relocation format, this requires a
1003 relocation pass at runtime even if the kernel is loaded at the
1004 same address it was linked at.
1005
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001006config RANDOMIZE_BASE
1007 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -07001008 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001009 select RELOCATABLE
1010 help
1011 Randomizes the virtual address at which the kernel image is
1012 loaded, as a security feature that deters exploit attempts
1013 relying on knowledge of the location of kernel internals.
1014
1015 It is the bootloader's job to provide entropy, by passing a
1016 random u64 value in /chosen/kaslr-seed at kernel entry.
1017
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +01001018 When booting via the UEFI stub, it will invoke the firmware's
1019 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1020 to the kernel proper. In addition, it will randomise the physical
1021 location of the kernel Image as well.
1022
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001023 If unsure, say N.
1024
1025config RANDOMIZE_MODULE_REGION_FULL
1026 bool "Randomize the module region independently from the core kernel"
Ard Biesheuvel8fe88a42016-10-17 16:18:39 +01001027 depends on RANDOMIZE_BASE && !DYNAMIC_FTRACE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001028 default y
1029 help
1030 Randomizes the location of the module region without considering the
1031 location of the core kernel. This way, it is impossible for modules
1032 to leak information about the location of core kernel data structures
1033 but it does imply that function calls between modules and the core
1034 kernel will need to be resolved via veneers in the module PLT.
1035
1036 When this option is not set, the module region will be randomized over
1037 a limited range that contains the [_stext, _etext] interval of the
1038 core kernel, so branch relocations are always in range.
1039
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001040endmenu
1041
1042menu "Boot options"
1043
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001044config ARM64_ACPI_PARKING_PROTOCOL
1045 bool "Enable support for the ARM64 ACPI parking protocol"
1046 depends on ACPI
1047 help
1048 Enable support for the ARM64 ACPI parking protocol. If disabled
1049 the kernel will not allow booting through the ARM64 ACPI parking
1050 protocol even if the corresponding data is present in the ACPI
1051 MADT table.
1052
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001053config CMDLINE
1054 string "Default kernel command string"
1055 default ""
1056 help
1057 Provide a set of default command-line options at build time by
1058 entering them here. As a minimum, you should specify the the
1059 root device (e.g. root=/dev/nfs).
1060
Colin Cross74157da2014-04-02 18:02:15 -07001061choice
1062 prompt "Kernel command line type" if CMDLINE != ""
1063 default CMDLINE_FROM_BOOTLOADER
1064
1065config CMDLINE_FROM_BOOTLOADER
1066 bool "Use bootloader kernel arguments if available"
1067 help
1068 Uses the command-line options passed by the boot loader. If
1069 the boot loader doesn't provide any, the default kernel command
1070 string provided in CMDLINE will be used.
1071
1072config CMDLINE_EXTEND
1073 bool "Extend bootloader kernel arguments"
1074 help
1075 The command-line arguments provided by the boot loader will be
1076 appended to the default kernel command string.
1077
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001078config CMDLINE_FORCE
1079 bool "Always use the default kernel command string"
1080 help
1081 Always use the default kernel command string, even if the boot
1082 loader passes other arguments to the kernel.
1083 This is useful if you cannot or don't want to change the
1084 command-line options your boot loader passes to the kernel.
Colin Cross74157da2014-04-02 18:02:15 -07001085endchoice
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001086
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001087config EFI_STUB
1088 bool
1089
Mark Salterf84d0272014-04-15 21:59:30 -04001090config EFI
1091 bool "UEFI runtime support"
1092 depends on OF && !CPU_BIG_ENDIAN
1093 select LIBFDT
1094 select UCS2_STRING
1095 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001096 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001097 select EFI_STUB
1098 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -04001099 default y
1100 help
1101 This option provides support for runtime services provided
1102 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001103 clock, and platform reset). A UEFI stub is also provided to
1104 allow the kernel to be booted as an EFI application. This
1105 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001106
Yi Lid1ae8c02014-10-04 23:46:43 +08001107config DMI
1108 bool "Enable support for SMBIOS (DMI) tables"
1109 depends on EFI
1110 default y
1111 help
1112 This enables SMBIOS/DMI feature for systems.
1113
1114 This option is only useful on systems that have UEFI firmware.
1115 However, even with this option, the resultant kernel should
1116 continue to boot on existing non-UEFI platforms.
1117
Alex Raye2d9f0a2014-03-17 13:44:01 -07001118config BUILD_ARM64_APPENDED_DTB_IMAGE
1119 bool "Build a concatenated Image.gz/dtb by default"
1120 depends on OF
1121 help
1122 Enabling this option will cause a concatenated Image.gz and list of
1123 DTBs to be built by default (instead of a standalone Image.gz.)
1124 The image will built in arch/arm64/boot/Image.gz-dtb
1125
Dmitry Shmidt4bdcc932017-03-28 13:30:18 -07001126choice
1127 prompt "Appended DTB Kernel Image name"
1128 depends on BUILD_ARM64_APPENDED_DTB_IMAGE
1129 help
1130 Enabling this option will cause a specific kernel image Image or
1131 Image.gz to be used for final image creation.
1132 The image will built in arch/arm64/boot/IMAGE-NAME-dtb
1133
1134 config IMG_GZ_DTB
1135 bool "Image.gz-dtb"
1136 config IMG_DTB
1137 bool "Image-dtb"
1138endchoice
1139
1140config BUILD_ARM64_APPENDED_KERNEL_IMAGE_NAME
1141 string
1142 depends on BUILD_ARM64_APPENDED_DTB_IMAGE
1143 default "Image.gz-dtb" if IMG_GZ_DTB
1144 default "Image-dtb" if IMG_DTB
1145
Alex Raye2d9f0a2014-03-17 13:44:01 -07001146config BUILD_ARM64_APPENDED_DTB_IMAGE_NAMES
1147 string "Default dtb names"
1148 depends on BUILD_ARM64_APPENDED_DTB_IMAGE
1149 help
1150 Space separated list of names of dtbs to append when
1151 building a concatenated Image.gz-dtb.
1152
Puja Gupta22625ce2017-03-17 13:27:09 -07001153config BUILD_ARM64_DT_OVERLAY
1154 bool "enable DT overlay compilation support"
1155 depends on OF
1156 help
1157 This option enables support for DT overlay compilation.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001158endmenu
1159
1160menu "Userspace binary formats"
1161
1162source "fs/Kconfig.binfmt"
1163
1164config COMPAT
1165 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +01001166 depends on ARM64_4K_PAGES || EXPERT
Kefeng Wange631a1a2017-01-26 11:19:55 +08001167 select COMPAT_BINFMT_ELF if BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -07001168 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -05001169 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -05001170 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001171 help
1172 This option enables support for a 32-bit EL0 running under a 64-bit
1173 kernel at EL1. AArch32-specific components such as system calls,
1174 the user helper functions, VFP support and the ptrace interface are
1175 handled appropriately by the kernel.
1176
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001177 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1178 that you will only be able to execute AArch32 binaries that were compiled
1179 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +00001180
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001181 If you want to execute 32-bit userspace applications, say Y.
1182
1183config SYSVIPC_COMPAT
1184 def_bool y
1185 depends on COMPAT && SYSVIPC
1186
1187endmenu
1188
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001189menu "Power management options"
1190
1191source "kernel/power/Kconfig"
1192
James Morse82869ac2016-04-27 17:47:12 +01001193config ARCH_HIBERNATION_POSSIBLE
1194 def_bool y
1195 depends on CPU_PM
1196
1197config ARCH_HIBERNATION_HEADER
1198 def_bool y
1199 depends on HIBERNATION
1200
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001201config ARCH_SUSPEND_POSSIBLE
1202 def_bool y
1203
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001204endmenu
1205
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001206menu "CPU Power Management"
1207
1208source "drivers/cpuidle/Kconfig"
1209
Rob Herring52e7e812014-02-24 11:27:57 +09001210source "drivers/cpufreq/Kconfig"
1211
1212endmenu
1213
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001214source "net/Kconfig"
1215
1216source "drivers/Kconfig"
1217
Mark Salterf84d0272014-04-15 21:59:30 -04001218source "drivers/firmware/Kconfig"
1219
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001220source "drivers/acpi/Kconfig"
1221
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001222source "fs/Kconfig"
1223
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001224source "arch/arm64/kvm/Kconfig"
1225
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001226source "arch/arm64/Kconfig.debug"
1227
1228source "security/Kconfig"
1229
1230source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001231if CRYPTO
1232source "arch/arm64/crypto/Kconfig"
1233endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001234
1235source "lib/Kconfig"