blob: 16a99f1ed17187d9fc3ba486affd05f1067302ac [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070018 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070019 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 */
25
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/config.h>
Stephen Hemminger793b8832005-09-14 16:06:14 -070027#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070028#include <linux/kernel.h>
29#include <linux/version.h>
30#include <linux/module.h>
31#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080032#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070033#include <linux/etherdevice.h>
34#include <linux/ethtool.h>
35#include <linux/pci.h>
36#include <linux/ip.h>
37#include <linux/tcp.h>
38#include <linux/in.h>
39#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080040#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070041#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080042#include <linux/prefetch.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080043#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070044
45#include <asm/irq.h>
46
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070047#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
48#define SKY2_VLAN_TAG_USED 1
49#endif
50
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070051#include "sky2.h"
52
53#define DRV_NAME "sky2"
Stephen Hemmingerbdf9c272006-04-25 10:58:54 -070054#define DRV_VERSION "1.2"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070055#define PFX DRV_NAME " "
56
57/*
58 * The Yukon II chipset takes 64 bit command blocks (called list elements)
59 * that are organized into three (receive, transmit, status) different rings
60 * similar to Tigon3. A transmit can require several elements;
61 * a receive requires one (or two if using 64 bit dma).
62 */
63
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080064#define RX_LE_SIZE 512
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070065#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
shemminger@osdl.orgbea86102005-10-26 12:16:10 -070066#define RX_MAX_PENDING (RX_LE_SIZE/2 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080067#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemminger82788c72006-01-17 13:43:10 -080068#define RX_SKB_ALIGN 8
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070069
Stephen Hemminger793b8832005-09-14 16:06:14 -070070#define TX_RING_SIZE 512
71#define TX_DEF_PENDING (TX_RING_SIZE - 1)
72#define TX_MIN_PENDING 64
Stephen Hemmingerb19666d2006-03-07 11:06:36 -080073#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemminger793b8832005-09-14 16:06:14 -070074
75#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
77#define ETH_JUMBO_MTU 9000
78#define TX_WATCHDOG (5 * HZ)
79#define NAPI_WEIGHT 64
80#define PHY_RETRIES 1000
81
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070082#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
83
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070084static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070085 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
86 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080087 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070088
Stephen Hemminger793b8832005-09-14 16:06:14 -070089static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070090module_param(debug, int, 0);
91MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
92
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080093static int copybreak __read_mostly = 256;
94module_param(copybreak, int, 0);
95MODULE_PARM_DESC(copybreak, "Receive copy threshold");
96
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080097static int disable_msi = 0;
98module_param(disable_msi, int, 0);
99MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
100
Stephen Hemminger01bd7562006-05-08 15:11:30 -0700101static int idle_timeout = 100;
102module_param(idle_timeout, int, 0);
103MODULE_PARM_DESC(idle_timeout, "Idle timeout workaround for lost interrupts (ms)");
104
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700105static const struct pci_device_id sky2_id_table[] = {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700106 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700107 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700108 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) },
109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) },
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) },
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) },
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) },
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) },
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) },
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) },
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) },
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) },
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) },
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) },
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) },
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700123 { 0 }
124};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700125
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700126MODULE_DEVICE_TABLE(pci, sky2_id_table);
127
128/* Avoid conditionals by using array */
129static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
130static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
131
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800132/* This driver supports yukon2 chipset only */
133static const char *yukon2_name[] = {
134 "XL", /* 0xb3 */
135 "EC Ultra", /* 0xb4 */
136 "UNKNOWN", /* 0xb5 */
137 "EC", /* 0xb6 */
138 "FE", /* 0xb7 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700139};
140
Stephen Hemminger793b8832005-09-14 16:06:14 -0700141/* Access to external PHY */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800142static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700143{
144 int i;
145
146 gma_write16(hw, port, GM_SMI_DATA, val);
147 gma_write16(hw, port, GM_SMI_CTRL,
148 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
149
150 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700151 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800152 return 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700153 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700154 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800155
Stephen Hemminger793b8832005-09-14 16:06:14 -0700156 printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800157 return -ETIMEDOUT;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700158}
159
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800160static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700161{
162 int i;
163
Stephen Hemminger793b8832005-09-14 16:06:14 -0700164 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700165 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
166
167 for (i = 0; i < PHY_RETRIES; i++) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800168 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
169 *val = gma_read16(hw, port, GM_SMI_DATA);
170 return 0;
171 }
172
Stephen Hemminger793b8832005-09-14 16:06:14 -0700173 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700174 }
175
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800176 return -ETIMEDOUT;
177}
178
179static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
180{
181 u16 v;
182
183 if (__gm_phy_read(hw, port, reg, &v) != 0)
184 printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
185 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700186}
187
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700188static int sky2_set_power_state(struct sky2_hw *hw, pci_power_t state)
189{
190 u16 power_control;
191 u32 reg1;
192 int vaux;
193 int ret = 0;
194
195 pr_debug("sky2_set_power_state %d\n", state);
196 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
197
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800198 power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_PMC);
Stephen Hemminger08c06d82006-01-30 11:37:54 -0800199 vaux = (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700200 (power_control & PCI_PM_CAP_PME_D3cold);
201
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800202 power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_CTRL);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700203
204 power_control |= PCI_PM_CTRL_PME_STATUS;
205 power_control &= ~(PCI_PM_CTRL_STATE_MASK);
206
207 switch (state) {
208 case PCI_D0:
209 /* switch power to VCC (WA for VAUX problem) */
210 sky2_write8(hw, B0_POWER_CTRL,
211 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
212
213 /* disable Core Clock Division, */
214 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
215
216 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
217 /* enable bits are inverted */
218 sky2_write8(hw, B2_Y2_CLK_GATE,
219 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
220 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
221 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
222 else
223 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
224
225 /* Turn off phy power saving */
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800226 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700227 reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
228
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700229 /* looks like this XL is back asswards .. */
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700230 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1) {
231 reg1 |= PCI_Y2_PHY1_COMA;
232 if (hw->ports > 1)
233 reg1 |= PCI_Y2_PHY2_COMA;
234 }
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800235
236 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800237 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
238 reg1 = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800239 reg1 &= P_ASPM_CONTROL_MSK;
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800240 sky2_pci_write32(hw, PCI_DEV_REG4, reg1);
241 sky2_pci_write32(hw, PCI_DEV_REG5, 0);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800242 }
243
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800244 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800245
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700246 break;
247
248 case PCI_D3hot:
249 case PCI_D3cold:
250 /* Turn on phy power saving */
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800251 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700252 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
253 reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
254 else
255 reg1 |= (PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800256 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700257
258 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
259 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
260 else
261 /* enable bits are inverted */
262 sky2_write8(hw, B2_Y2_CLK_GATE,
263 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
264 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
265 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
266
267 /* switch power to VAUX */
268 if (vaux && state != PCI_D3cold)
269 sky2_write8(hw, B0_POWER_CTRL,
270 (PC_VAUX_ENA | PC_VCC_ENA |
271 PC_VAUX_ON | PC_VCC_OFF));
272 break;
273 default:
274 printk(KERN_ERR PFX "Unknown power state %d\n", state);
275 ret = -1;
276 }
277
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800278 sky2_pci_write16(hw, hw->pm_cap + PCI_PM_CTRL, power_control);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700279 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
280 return ret;
281}
282
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700283static void sky2_phy_reset(struct sky2_hw *hw, unsigned port)
284{
285 u16 reg;
286
287 /* disable all GMAC IRQ's */
288 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
289 /* disable PHY IRQs */
290 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700291
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700292 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
293 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
294 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
295 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
296
297 reg = gma_read16(hw, port, GM_RX_CTRL);
298 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
299 gma_write16(hw, port, GM_RX_CTRL, reg);
300}
301
302static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
303{
304 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700305 u16 ctrl, ct1000, adv, pg, ledctrl, ledover;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700306
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700307 if (sky2->autoneg == AUTONEG_ENABLE &&
308 (hw->chip_id != CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700309 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
310
311 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700312 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700313 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
314
315 if (hw->chip_id == CHIP_ID_YUKON_EC)
316 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
317 else
318 ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
319
320 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
321 }
322
323 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
324 if (hw->copper) {
325 if (hw->chip_id == CHIP_ID_YUKON_FE) {
326 /* enable automatic crossover */
327 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
328 } else {
329 /* disable energy detect */
330 ctrl &= ~PHY_M_PC_EN_DET_MSK;
331
332 /* enable automatic crossover */
333 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
334
335 if (sky2->autoneg == AUTONEG_ENABLE &&
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700336 (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700337 ctrl &= ~PHY_M_PC_DSC_MSK;
338 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
339 }
340 }
341 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
342 } else {
343 /* workaround for deviation #4.88 (CRC errors) */
344 /* disable Automatic Crossover */
345
346 ctrl &= ~PHY_M_PC_MDIX_MSK;
347 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
348
349 if (hw->chip_id == CHIP_ID_YUKON_XL) {
350 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
351 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
352 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
353 ctrl &= ~PHY_M_MAC_MD_MSK;
354 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
355 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
356
357 /* select page 1 to access Fiber registers */
358 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
359 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700360 }
361
362 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
363 if (sky2->autoneg == AUTONEG_DISABLE)
364 ctrl &= ~PHY_CT_ANE;
365 else
366 ctrl |= PHY_CT_ANE;
367
368 ctrl |= PHY_CT_RESET;
369 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
370
371 ctrl = 0;
372 ct1000 = 0;
373 adv = PHY_AN_CSMA;
374
375 if (sky2->autoneg == AUTONEG_ENABLE) {
376 if (hw->copper) {
377 if (sky2->advertising & ADVERTISED_1000baseT_Full)
378 ct1000 |= PHY_M_1000C_AFD;
379 if (sky2->advertising & ADVERTISED_1000baseT_Half)
380 ct1000 |= PHY_M_1000C_AHD;
381 if (sky2->advertising & ADVERTISED_100baseT_Full)
382 adv |= PHY_M_AN_100_FD;
383 if (sky2->advertising & ADVERTISED_100baseT_Half)
384 adv |= PHY_M_AN_100_HD;
385 if (sky2->advertising & ADVERTISED_10baseT_Full)
386 adv |= PHY_M_AN_10_FD;
387 if (sky2->advertising & ADVERTISED_10baseT_Half)
388 adv |= PHY_M_AN_10_HD;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700389 } else /* special defines for FIBER (88E1011S only) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700390 adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
391
392 /* Set Flow-control capabilities */
393 if (sky2->tx_pause && sky2->rx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700394 adv |= PHY_AN_PAUSE_CAP; /* symmetric */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700395 else if (sky2->rx_pause && !sky2->tx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700396 adv |= PHY_AN_PAUSE_ASYM | PHY_AN_PAUSE_CAP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700397 else if (!sky2->rx_pause && sky2->tx_pause)
398 adv |= PHY_AN_PAUSE_ASYM; /* local */
399
400 /* Restart Auto-negotiation */
401 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
402 } else {
403 /* forced speed/duplex settings */
404 ct1000 = PHY_M_1000C_MSE;
405
406 if (sky2->duplex == DUPLEX_FULL)
407 ctrl |= PHY_CT_DUP_MD;
408
409 switch (sky2->speed) {
410 case SPEED_1000:
411 ctrl |= PHY_CT_SP1000;
412 break;
413 case SPEED_100:
414 ctrl |= PHY_CT_SP100;
415 break;
416 }
417
418 ctrl |= PHY_CT_RESET;
419 }
420
421 if (hw->chip_id != CHIP_ID_YUKON_FE)
422 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
423
424 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
425 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
426
427 /* Setup Phy LED's */
428 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
429 ledover = 0;
430
431 switch (hw->chip_id) {
432 case CHIP_ID_YUKON_FE:
433 /* on 88E3082 these bits are at 11..9 (shifted left) */
434 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
435
436 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
437
438 /* delete ACT LED control bits */
439 ctrl &= ~PHY_M_FELP_LED1_MSK;
440 /* change ACT LED control to blink mode */
441 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
442 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
443 break;
444
445 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700446 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700447
448 /* select page 3 to access LED control register */
449 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
450
451 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700452 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
453 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
454 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
455 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
456 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700457
458 /* set Polarity Control register */
459 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700460 (PHY_M_POLC_LS1_P_MIX(4) |
461 PHY_M_POLC_IS0_P_MIX(4) |
462 PHY_M_POLC_LOS_CTRL(2) |
463 PHY_M_POLC_INIT_CTRL(2) |
464 PHY_M_POLC_STA1_CTRL(2) |
465 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700466
467 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700468 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700469 break;
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700470 case CHIP_ID_YUKON_EC_U:
471 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
472
473 /* select page 3 to access LED control register */
474 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
475
476 /* set LED Function Control register */
477 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
478 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
479 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
480 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
481 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
482
483 /* set Blink Rate in LED Timer Control Register */
484 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
485 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
486 /* restore page register */
487 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
488 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700489
490 default:
491 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
492 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
493 /* turn off the Rx LED (LED_RX) */
494 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
495 }
496
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700497 if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev == CHIP_REV_YU_EC_A1) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800498 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700499 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
500 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
501
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800502 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700503 gm_phy_write(hw, port, 0x18, 0xaa99);
504 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700505
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800506 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700507 gm_phy_write(hw, port, 0x18, 0xa204);
508 gm_phy_write(hw, port, 0x17, 0x2002);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800509
510 /* set page register to 0 */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700511 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800512 } else {
513 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
514
515 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
516 /* turn on 100 Mbps LED (LED_LINK100) */
517 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
518 }
519
520 if (ledover)
521 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
522
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700523 }
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700524 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700525 if (sky2->autoneg == AUTONEG_ENABLE)
526 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
527 else
528 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
529}
530
Stephen Hemminger1b537562005-12-20 15:08:07 -0800531/* Force a renegotiation */
532static void sky2_phy_reinit(struct sky2_port *sky2)
533{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800534 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800535 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800536 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800537}
538
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700539static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
540{
541 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
542 u16 reg;
543 int i;
544 const u8 *addr = hw->dev[port]->dev_addr;
545
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800546 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
547 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR|GPC_ENA_PAUSE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700548
549 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
550
Stephen Hemminger793b8832005-09-14 16:06:14 -0700551 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700552 /* WA DEV_472 -- looks like crossed wires on port 2 */
553 /* clear GMAC 1 Control reset */
554 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
555 do {
556 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
557 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
558 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
559 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
560 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
561 }
562
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700563 if (sky2->autoneg == AUTONEG_DISABLE) {
564 reg = gma_read16(hw, port, GM_GP_CTRL);
565 reg |= GM_GPCR_AU_ALL_DIS;
566 gma_write16(hw, port, GM_GP_CTRL, reg);
567 gma_read16(hw, port, GM_GP_CTRL);
568
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700569 switch (sky2->speed) {
570 case SPEED_1000:
Stephen Hemminger6f4c56b2006-02-10 15:58:59 -0800571 reg &= ~GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700572 reg |= GM_GPCR_SPEED_1000;
Stephen Hemminger6f4c56b2006-02-10 15:58:59 -0800573 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700574 case SPEED_100:
Stephen Hemminger6f4c56b2006-02-10 15:58:59 -0800575 reg &= ~GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700576 reg |= GM_GPCR_SPEED_100;
Stephen Hemminger6f4c56b2006-02-10 15:58:59 -0800577 break;
578 case SPEED_10:
579 reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
580 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700581 }
582
583 if (sky2->duplex == DUPLEX_FULL)
584 reg |= GM_GPCR_DUP_FULL;
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700585
586 /* turn off pause in 10/100mbps half duplex */
587 else if (sky2->speed != SPEED_1000 &&
588 hw->chip_id != CHIP_ID_YUKON_EC_U)
589 sky2->tx_pause = sky2->rx_pause = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700590 } else
591 reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
592
593 if (!sky2->tx_pause && !sky2->rx_pause) {
594 sky2_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700595 reg |=
596 GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
597 } else if (sky2->tx_pause && !sky2->rx_pause) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700598 /* disable Rx flow-control */
599 reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
600 }
601
602 gma_write16(hw, port, GM_GP_CTRL, reg);
603
Stephen Hemminger793b8832005-09-14 16:06:14 -0700604 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700605
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800606 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700607 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800608 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700609
610 /* MIB clear */
611 reg = gma_read16(hw, port, GM_PHY_ADDR);
612 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
613
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700614 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
615 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700616 gma_write16(hw, port, GM_PHY_ADDR, reg);
617
618 /* transmit control */
619 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
620
621 /* receive control reg: unicast + multicast + no FCS */
622 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700623 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700624
625 /* transmit flow control */
626 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
627
628 /* transmit parameter */
629 gma_write16(hw, port, GM_TX_PARAM,
630 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
631 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
632 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
633 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
634
635 /* serial mode register */
636 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700637 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700638
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700639 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700640 reg |= GM_SMOD_JUMBO_ENA;
641
642 gma_write16(hw, port, GM_SERIAL_MODE, reg);
643
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700644 /* virtual address for data */
645 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
646
Stephen Hemminger793b8832005-09-14 16:06:14 -0700647 /* physical address: used for pause frames */
648 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
649
650 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700651 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
652 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
653 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
654
655 /* Configure Rx MAC FIFO */
656 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Stephen Hemminger70f1be42006-03-07 11:06:37 -0800657 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
658 GMF_OPER_ON | GMF_RX_F_FL_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700659
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700660 /* Flush Rx MAC FIFO on any flow control or error */
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800661 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700662
Stephen Hemminger793b8832005-09-14 16:06:14 -0700663 /* Set threshold to 0xa (64 bytes)
664 * ASF disabled so no need to do WA dev #4.30
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700665 */
666 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF);
667
668 /* Configure Tx MAC FIFO */
669 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
670 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800671
672 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
673 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
674 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
675 if (hw->dev[port]->mtu > ETH_DATA_LEN) {
676 /* set Tx GMAC FIFO Almost Empty Threshold */
677 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR), 0x180);
678 /* Disable Store & Forward mode for TX */
679 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
680 }
681 }
682
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700683}
684
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800685/* Assign Ram Buffer allocation.
686 * start and end are in units of 4k bytes
687 * ram registers are in units of 64bit words
688 */
689static void sky2_ramset(struct sky2_hw *hw, u16 q, u8 startk, u8 endk)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700690{
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800691 u32 start, end;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700692
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800693 start = startk * 4096/8;
694 end = (endk * 4096/8) - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700695
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700696 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
697 sky2_write32(hw, RB_ADDR(q, RB_START), start);
698 sky2_write32(hw, RB_ADDR(q, RB_END), end);
699 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
700 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
701
702 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800703 u32 space = (endk - startk) * 4096/8;
704 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700705
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800706 /* On receive queue's set the thresholds
707 * give receiver priority when > 3/4 full
708 * send pause when down to 2K
709 */
710 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
711 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700712
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800713 tp = space - 2048/8;
714 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
715 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700716 } else {
717 /* Enable store & forward on Tx queue's because
718 * Tx FIFO is only 1K on Yukon
719 */
720 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
721 }
722
723 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700724 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700725}
726
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700727/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800728static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700729{
730 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
731 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
732 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800733 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700734}
735
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700736/* Setup prefetch unit registers. This is the interface between
737 * hardware and driver list elements
738 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800739static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700740 u64 addr, u32 last)
741{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700742 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
743 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
744 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
745 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
746 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
747 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700748
749 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700750}
751
Stephen Hemminger793b8832005-09-14 16:06:14 -0700752static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
753{
754 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
755
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700756 sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700757 return le;
758}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700759
Stephen Hemminger290d4de2006-03-20 15:48:15 -0800760/* Update chip's next pointer */
761static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700762{
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800763 wmb();
Stephen Hemminger290d4de2006-03-20 15:48:15 -0800764 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800765 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700766}
767
Stephen Hemminger793b8832005-09-14 16:06:14 -0700768
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700769static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
770{
771 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700772 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700773 return le;
774}
775
shemminger@osdl.orga018e332005-11-30 11:45:16 -0800776/* Return high part of DMA address (could be 32 or 64 bit) */
777static inline u32 high32(dma_addr_t a)
778{
Stephen Hemmingera0361192006-01-17 13:43:16 -0800779 return sizeof(a) > sizeof(u32) ? (a >> 16) >> 16 : 0;
shemminger@osdl.orga018e332005-11-30 11:45:16 -0800780}
781
Stephen Hemminger793b8832005-09-14 16:06:14 -0700782/* Build description to hardware about buffer */
Stephen Hemminger28bd1812006-01-17 13:43:19 -0800783static void sky2_rx_add(struct sky2_port *sky2, dma_addr_t map)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700784{
785 struct sky2_rx_le *le;
Stephen Hemminger734d1862005-12-09 11:35:00 -0800786 u32 hi = high32(map);
787 u16 len = sky2->rx_bufsize;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700788
Stephen Hemminger793b8832005-09-14 16:06:14 -0700789 if (sky2->rx_addr64 != hi) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700790 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700791 le->addr = cpu_to_le32(hi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700792 le->ctrl = 0;
793 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger734d1862005-12-09 11:35:00 -0800794 sky2->rx_addr64 = high32(map + len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700795 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700796
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700797 le = sky2_next_rx(sky2);
Stephen Hemminger734d1862005-12-09 11:35:00 -0800798 le->addr = cpu_to_le32((u32) map);
799 le->length = cpu_to_le16(len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700800 le->ctrl = 0;
801 le->opcode = OP_PACKET | HW_OWNER;
802}
803
Stephen Hemminger793b8832005-09-14 16:06:14 -0700804
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700805/* Tell chip where to start receive checksum.
806 * Actually has two checksums, but set both same to avoid possible byte
807 * order problems.
808 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700809static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700810{
811 struct sky2_rx_le *le;
812
Stephen Hemminger793b8832005-09-14 16:06:14 -0700813 le = sky2_next_rx(sky2);
814 le->addr = (ETH_HLEN << 16) | ETH_HLEN;
815 le->ctrl = 0;
816 le->opcode = OP_TCPSTART | HW_OWNER;
817
Stephen Hemminger793b8832005-09-14 16:06:14 -0700818 sky2_write32(sky2->hw,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700819 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
820 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
821
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700822}
823
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700824/*
825 * The RX Stop command will not work for Yukon-2 if the BMU does not
826 * reach the end of packet and since we can't make sure that we have
827 * incoming data, we must reset the BMU while it is not doing a DMA
828 * transfer. Since it is possible that the RX path is still active,
829 * the RX RAM buffer will be stopped first, so any possible incoming
830 * data will not trigger a DMA. After the RAM buffer is stopped, the
831 * BMU is polled until any DMA in progress is ended and only then it
832 * will be reset.
833 */
834static void sky2_rx_stop(struct sky2_port *sky2)
835{
836 struct sky2_hw *hw = sky2->hw;
837 unsigned rxq = rxqaddr[sky2->port];
838 int i;
839
840 /* disable the RAM Buffer receive queue */
841 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
842
843 for (i = 0; i < 0xffff; i++)
844 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
845 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
846 goto stopped;
847
848 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
849 sky2->netdev->name);
850stopped:
851 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
852
853 /* reset the Rx prefetch unit */
854 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
855}
Stephen Hemminger793b8832005-09-14 16:06:14 -0700856
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700857/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700858static void sky2_rx_clean(struct sky2_port *sky2)
859{
860 unsigned i;
861
862 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700863 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700864 struct ring_info *re = sky2->rx_ring + i;
865
866 if (re->skb) {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700867 pci_unmap_single(sky2->hw->pdev,
Stephen Hemminger734d1862005-12-09 11:35:00 -0800868 re->mapaddr, sky2->rx_bufsize,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700869 PCI_DMA_FROMDEVICE);
870 kfree_skb(re->skb);
871 re->skb = NULL;
872 }
873 }
874}
875
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800876/* Basic MII support */
877static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
878{
879 struct mii_ioctl_data *data = if_mii(ifr);
880 struct sky2_port *sky2 = netdev_priv(dev);
881 struct sky2_hw *hw = sky2->hw;
882 int err = -EOPNOTSUPP;
883
884 if (!netif_running(dev))
885 return -ENODEV; /* Phy still in reset */
886
Stephen Hemmingerd89e1342006-03-20 15:48:20 -0800887 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800888 case SIOCGMIIPHY:
889 data->phy_id = PHY_ADDR_MARV;
890
891 /* fallthru */
892 case SIOCGMIIREG: {
893 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -0800894
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800895 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800896 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800897 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -0800898
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800899 data->val_out = val;
900 break;
901 }
902
903 case SIOCSMIIREG:
904 if (!capable(CAP_NET_ADMIN))
905 return -EPERM;
906
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800907 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800908 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
909 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800910 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800911 break;
912 }
913 return err;
914}
915
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700916#ifdef SKY2_VLAN_TAG_USED
917static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
918{
919 struct sky2_port *sky2 = netdev_priv(dev);
920 struct sky2_hw *hw = sky2->hw;
921 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700922
Stephen Hemminger302d1252006-01-17 13:43:20 -0800923 spin_lock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700924
925 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
926 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
927 sky2->vlgrp = grp;
928
Stephen Hemminger302d1252006-01-17 13:43:20 -0800929 spin_unlock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700930}
931
932static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
933{
934 struct sky2_port *sky2 = netdev_priv(dev);
935 struct sky2_hw *hw = sky2->hw;
936 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700937
Stephen Hemminger302d1252006-01-17 13:43:20 -0800938 spin_lock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700939
940 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
941 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
942 if (sky2->vlgrp)
943 sky2->vlgrp->vlan_devices[vid] = NULL;
944
Stephen Hemminger302d1252006-01-17 13:43:20 -0800945 spin_unlock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700946}
947#endif
948
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700949/*
Stephen Hemminger82788c72006-01-17 13:43:10 -0800950 * It appears the hardware has a bug in the FIFO logic that
951 * cause it to hang if the FIFO gets overrun and the receive buffer
952 * is not aligned. ALso alloc_skb() won't align properly if slab
953 * debugging is enabled.
954 */
955static inline struct sk_buff *sky2_alloc_skb(unsigned int size, gfp_t gfp_mask)
956{
957 struct sk_buff *skb;
958
959 skb = alloc_skb(size + RX_SKB_ALIGN, gfp_mask);
960 if (likely(skb)) {
961 unsigned long p = (unsigned long) skb->data;
Stephen Hemminger4a15d562006-04-25 10:58:52 -0700962 skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
Stephen Hemminger82788c72006-01-17 13:43:10 -0800963 }
964
965 return skb;
966}
967
968/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700969 * Allocate and setup receiver buffer pool.
970 * In case of 64 bit dma, there are 2X as many list elements
971 * available as ring entries
972 * and need to reserve one list element so we don't wrap around.
973 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700974static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700975{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700976 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700977 unsigned rxq = rxqaddr[sky2->port];
978 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700979
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700980 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800981 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800982
983 if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev >= 2) {
984 /* MAC Rx RAM Read is controlled by hardware */
985 sky2_write32(hw, Q_ADDR(rxq, Q_F), F_M_RX_RAM_DIS);
986 }
987
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700988 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
989
990 rx_set_checksum(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700991 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700992 struct ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700993
Stephen Hemminger82788c72006-01-17 13:43:10 -0800994 re->skb = sky2_alloc_skb(sky2->rx_bufsize, GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700995 if (!re->skb)
996 goto nomem;
997
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700998 re->mapaddr = pci_map_single(hw->pdev, re->skb->data,
Stephen Hemminger734d1862005-12-09 11:35:00 -0800999 sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
1000 sky2_rx_add(sky2, re->mapaddr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001001 }
1002
Stephen Hemminger70f1be42006-03-07 11:06:37 -08001003 /* Truncate oversize frames */
1004 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), sky2->rx_bufsize - 8);
1005 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1006
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001007 /* Tell chip about available buffers */
1008 sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001009 return 0;
1010nomem:
1011 sky2_rx_clean(sky2);
1012 return -ENOMEM;
1013}
1014
1015/* Bring up network interface. */
1016static int sky2_up(struct net_device *dev)
1017{
1018 struct sky2_port *sky2 = netdev_priv(dev);
1019 struct sky2_hw *hw = sky2->hw;
1020 unsigned port = sky2->port;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001021 u32 ramsize, rxspace, imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001022 int err = -ENOMEM;
1023
1024 if (netif_msg_ifup(sky2))
1025 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
1026
1027 /* must be power of 2 */
1028 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001029 TX_RING_SIZE *
1030 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001031 &sky2->tx_le_map);
1032 if (!sky2->tx_le)
1033 goto err_out;
1034
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001035 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001036 GFP_KERNEL);
1037 if (!sky2->tx_ring)
1038 goto err_out;
1039 sky2->tx_prod = sky2->tx_cons = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001040
1041 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1042 &sky2->rx_le_map);
1043 if (!sky2->rx_le)
1044 goto err_out;
1045 memset(sky2->rx_le, 0, RX_LE_BYTES);
1046
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001047 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001048 GFP_KERNEL);
1049 if (!sky2->rx_ring)
1050 goto err_out;
1051
1052 sky2_mac_init(hw, port);
1053
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001054 /* Determine available ram buffer space (in 4K blocks).
1055 * Note: not sure about the FE setting below yet
1056 */
1057 if (hw->chip_id == CHIP_ID_YUKON_FE)
1058 ramsize = 4;
1059 else
1060 ramsize = sky2_read8(hw, B2_E_0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001061
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001062 /* Give transmitter one third (rounded up) */
1063 rxspace = ramsize - (ramsize + 2) / 3;
1064
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001065 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001066 sky2_ramset(hw, txqaddr[port], rxspace, ramsize);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001067
Stephen Hemminger793b8832005-09-14 16:06:14 -07001068 /* Make sure SyncQ is disabled */
1069 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1070 RB_RST_SET);
1071
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001072 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001073
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001074 /* Set almost empty threshold */
1075 if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev == 1)
1076 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), 0x1a0);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001077
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001078 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1079 TX_RING_SIZE - 1);
1080
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001081 err = sky2_rx_start(sky2);
1082 if (err)
1083 goto err_out;
1084
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001085 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001086 imask = sky2_read32(hw, B0_IMSK);
1087 imask |= (port == 0) ? Y2_IS_PORT_1 : Y2_IS_PORT_2;
1088 sky2_write32(hw, B0_IMSK, imask);
1089
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001090 return 0;
1091
1092err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001093 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001094 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1095 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001096 sky2->rx_le = NULL;
1097 }
1098 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001099 pci_free_consistent(hw->pdev,
1100 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1101 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001102 sky2->tx_le = NULL;
1103 }
1104 kfree(sky2->tx_ring);
1105 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001106
Stephen Hemminger1b537562005-12-20 15:08:07 -08001107 sky2->tx_ring = NULL;
1108 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001109 return err;
1110}
1111
Stephen Hemminger793b8832005-09-14 16:06:14 -07001112/* Modular subtraction in ring */
1113static inline int tx_dist(unsigned tail, unsigned head)
1114{
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001115 return (head - tail) & (TX_RING_SIZE - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001116}
1117
1118/* Number of list elements available for next tx */
1119static inline int tx_avail(const struct sky2_port *sky2)
1120{
1121 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1122}
1123
1124/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001125static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001126{
1127 unsigned count;
1128
1129 count = sizeof(dma_addr_t) / sizeof(u32);
1130 count += skb_shinfo(skb)->nr_frags * count;
1131
1132 if (skb_shinfo(skb)->tso_size)
1133 ++count;
1134
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001135 if (skb->ip_summed == CHECKSUM_HW)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001136 ++count;
1137
1138 return count;
1139}
1140
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001141/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001142 * Put one packet in ring for transmit.
1143 * A single packet can generate multiple list elements, and
1144 * the number of ring elements will probably be less than the number
1145 * of list elements used.
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001146 *
1147 * No BH disabling for tx_lock here (like tg3)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001148 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001149static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1150{
1151 struct sky2_port *sky2 = netdev_priv(dev);
1152 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001153 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001154 struct tx_ring_info *re;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001155 unsigned i, len;
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001156 int avail;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001157 dma_addr_t mapping;
1158 u32 addr64;
1159 u16 mss;
1160 u8 ctrl;
1161
Stephen Hemminger302d1252006-01-17 13:43:20 -08001162 /* No BH disabling for tx_lock here. We are running in BH disabled
1163 * context and TX reclaim runs via poll inside of a software
1164 * interrupt, and no related locks in IRQ processing.
1165 */
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001166 if (!spin_trylock(&sky2->tx_lock))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001167 return NETDEV_TX_LOCKED;
1168
Stephen Hemminger793b8832005-09-14 16:06:14 -07001169 if (unlikely(tx_avail(sky2) < tx_le_req(skb))) {
Stephen Hemminger8c463ef2005-12-09 11:35:08 -08001170 /* There is a known but harmless race with lockless tx
1171 * and netif_stop_queue.
1172 */
1173 if (!netif_queue_stopped(dev)) {
1174 netif_stop_queue(dev);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001175 if (net_ratelimit())
1176 printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
1177 dev->name);
Stephen Hemminger8c463ef2005-12-09 11:35:08 -08001178 }
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001179 spin_unlock(&sky2->tx_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001180
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001181 return NETDEV_TX_BUSY;
1182 }
1183
Stephen Hemminger793b8832005-09-14 16:06:14 -07001184 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001185 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1186 dev->name, sky2->tx_prod, skb->len);
1187
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001188 len = skb_headlen(skb);
1189 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001190 addr64 = high32(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001191
1192 re = sky2->tx_ring + sky2->tx_prod;
1193
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001194 /* Send high bits if changed or crosses boundary */
1195 if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001196 le = get_tx_le(sky2);
1197 le->tx.addr = cpu_to_le32(addr64);
1198 le->ctrl = 0;
1199 le->opcode = OP_ADDR64 | HW_OWNER;
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001200 sky2->tx_addr64 = high32(mapping + len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001201 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001202
1203 /* Check for TCP Segmentation Offload */
1204 mss = skb_shinfo(skb)->tso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001205 if (mss != 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001206 /* just drop the packet if non-linear expansion fails */
1207 if (skb_header_cloned(skb) &&
1208 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
Stephen Hemminger15240072006-03-23 08:51:38 -08001209 dev_kfree_skb(skb);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001210 goto out_unlock;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001211 }
1212
1213 mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
1214 mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
1215 mss += ETH_HLEN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001216 }
1217
Stephen Hemminger793b8832005-09-14 16:06:14 -07001218 if (mss != sky2->tx_last_mss) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001219 le = get_tx_le(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001220 le->tx.tso.size = cpu_to_le16(mss);
1221 le->tx.tso.rsvd = 0;
1222 le->opcode = OP_LRGLEN | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001223 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001224 sky2->tx_last_mss = mss;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001225 }
1226
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001227 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001228#ifdef SKY2_VLAN_TAG_USED
1229 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1230 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1231 if (!le) {
1232 le = get_tx_le(sky2);
1233 le->tx.addr = 0;
1234 le->opcode = OP_VLAN|HW_OWNER;
1235 le->ctrl = 0;
1236 } else
1237 le->opcode |= OP_VLAN;
1238 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1239 ctrl |= INS_VLAN;
1240 }
1241#endif
1242
1243 /* Handle TCP checksum offload */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001244 if (skb->ip_summed == CHECKSUM_HW) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001245 u16 hdr = skb->h.raw - skb->data;
1246 u16 offset = hdr + skb->csum;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001247
1248 ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1249 if (skb->nh.iph->protocol == IPPROTO_UDP)
1250 ctrl |= UDPTCP;
1251
1252 le = get_tx_le(sky2);
1253 le->tx.csum.start = cpu_to_le16(hdr);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001254 le->tx.csum.offset = cpu_to_le16(offset);
1255 le->length = 0; /* initial checksum value */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001256 le->ctrl = 1; /* one packet */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001257 le->opcode = OP_TCPLISW | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001258 }
1259
1260 le = get_tx_le(sky2);
1261 le->tx.addr = cpu_to_le32((u32) mapping);
1262 le->length = cpu_to_le16(len);
1263 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001264 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001265
Stephen Hemminger793b8832005-09-14 16:06:14 -07001266 /* Record the transmit mapping info */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001267 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001268 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001269
1270 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1271 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001272 struct tx_ring_info *fre;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001273
1274 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1275 frag->size, PCI_DMA_TODEVICE);
Stephen Hemmingera0361192006-01-17 13:43:16 -08001276 addr64 = high32(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001277 if (addr64 != sky2->tx_addr64) {
1278 le = get_tx_le(sky2);
1279 le->tx.addr = cpu_to_le32(addr64);
1280 le->ctrl = 0;
1281 le->opcode = OP_ADDR64 | HW_OWNER;
1282 sky2->tx_addr64 = addr64;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001283 }
1284
1285 le = get_tx_le(sky2);
1286 le->tx.addr = cpu_to_le32((u32) mapping);
1287 le->length = cpu_to_le16(frag->size);
1288 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001289 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001290
Stephen Hemminger793b8832005-09-14 16:06:14 -07001291 fre = sky2->tx_ring
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001292 + RING_NEXT((re - sky2->tx_ring) + i, TX_RING_SIZE);
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001293 pci_unmap_addr_set(fre, mapaddr, mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001294 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001295
Stephen Hemminger793b8832005-09-14 16:06:14 -07001296 re->idx = sky2->tx_prod;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001297 le->ctrl |= EOP;
1298
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001299 avail = tx_avail(sky2);
1300 if (mss != 0 || avail < TX_MIN_PENDING) {
1301 le->ctrl |= FRC_STAT;
1302 if (avail <= MAX_SKB_TX_LE)
1303 netif_stop_queue(dev);
1304 }
1305
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001306 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001307
Stephen Hemminger793b8832005-09-14 16:06:14 -07001308out_unlock:
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001309 spin_unlock(&sky2->tx_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001310
1311 dev->trans_start = jiffies;
1312 return NETDEV_TX_OK;
1313}
1314
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001315/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001316 * Free ring elements from starting at tx_cons until "done"
1317 *
1318 * NB: the hardware will tell us about partial completion of multi-part
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001319 * buffers; these are deferred until completion.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001320 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001321static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001322{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001323 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001324 struct pci_dev *pdev = sky2->hw->pdev;
1325 u16 nxt, put;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001326 unsigned i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001327
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001328 BUG_ON(done >= TX_RING_SIZE);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001329
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001330 if (unlikely(netif_msg_tx_done(sky2)))
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001331 printk(KERN_DEBUG "%s: tx done, up to %u\n",
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001332 dev->name, done);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001333
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001334 for (put = sky2->tx_cons; put != done; put = nxt) {
1335 struct tx_ring_info *re = sky2->tx_ring + put;
1336 struct sk_buff *skb = re->skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001337
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001338 nxt = re->idx;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001339 BUG_ON(nxt >= TX_RING_SIZE);
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08001340 prefetch(sky2->tx_ring + nxt);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001341
Stephen Hemminger793b8832005-09-14 16:06:14 -07001342 /* Check for partial status */
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001343 if (tx_dist(put, done) < tx_dist(put, nxt))
1344 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001345
Stephen Hemminger793b8832005-09-14 16:06:14 -07001346 skb = re->skb;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001347 pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001348 skb_headlen(skb), PCI_DMA_TODEVICE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001349
Stephen Hemminger793b8832005-09-14 16:06:14 -07001350 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001351 struct tx_ring_info *fre;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001352 fre = sky2->tx_ring + RING_NEXT(put + i, TX_RING_SIZE);
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001353 pci_unmap_page(pdev, pci_unmap_addr(fre, mapaddr),
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001354 skb_shinfo(skb)->frags[i].size,
Stephen Hemminger734d1862005-12-09 11:35:00 -08001355 PCI_DMA_TODEVICE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001356 }
1357
Stephen Hemminger15240072006-03-23 08:51:38 -08001358 dev_kfree_skb(skb);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001359 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001360
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001361 sky2->tx_cons = put;
Stephen Hemminger8f246642006-03-20 15:48:21 -08001362 if (tx_avail(sky2) > MAX_SKB_TX_LE)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001363 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001364}
1365
1366/* Cleanup all untransmitted buffers, assume transmitter not running */
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001367static void sky2_tx_clean(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001368{
Stephen Hemminger302d1252006-01-17 13:43:20 -08001369 spin_lock_bh(&sky2->tx_lock);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001370 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemminger302d1252006-01-17 13:43:20 -08001371 spin_unlock_bh(&sky2->tx_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001372}
1373
1374/* Network shutdown */
1375static int sky2_down(struct net_device *dev)
1376{
1377 struct sky2_port *sky2 = netdev_priv(dev);
1378 struct sky2_hw *hw = sky2->hw;
1379 unsigned port = sky2->port;
1380 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001381 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001382
Stephen Hemminger1b537562005-12-20 15:08:07 -08001383 /* Never really got started! */
1384 if (!sky2->tx_le)
1385 return 0;
1386
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001387 if (netif_msg_ifdown(sky2))
1388 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1389
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001390 /* Stop more packets from being queued */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001391 netif_stop_queue(dev);
1392
Stephen Hemminger793b8832005-09-14 16:06:14 -07001393 sky2_phy_reset(hw, port);
1394
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001395 /* Stop transmitter */
1396 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1397 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1398
1399 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001400 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001401
1402 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001403 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001404 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1405
1406 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1407
1408 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001409 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1410 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001411 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1412
1413 /* Disable Force Sync bit and Enable Alloc bit */
1414 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1415 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1416
1417 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1418 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1419 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1420
1421 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001422 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1423 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001424
1425 /* Reset the Tx prefetch units */
1426 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1427 PREF_UNIT_RST_SET);
1428
1429 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1430
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001431 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001432
1433 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1434 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1435
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001436 /* Disable port IRQ */
1437 imask = sky2_read32(hw, B0_IMSK);
1438 imask &= ~(sky2->port == 0) ? Y2_IS_PORT_1 : Y2_IS_PORT_2;
1439 sky2_write32(hw, B0_IMSK, imask);
1440
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001441 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001442 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1443
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001444 synchronize_irq(hw->pdev->irq);
1445
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001446 sky2_tx_clean(sky2);
1447 sky2_rx_clean(sky2);
1448
1449 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1450 sky2->rx_le, sky2->rx_le_map);
1451 kfree(sky2->rx_ring);
1452
1453 pci_free_consistent(hw->pdev,
1454 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1455 sky2->tx_le, sky2->tx_le_map);
1456 kfree(sky2->tx_ring);
1457
Stephen Hemminger1b537562005-12-20 15:08:07 -08001458 sky2->tx_le = NULL;
1459 sky2->rx_le = NULL;
1460
1461 sky2->rx_ring = NULL;
1462 sky2->tx_ring = NULL;
1463
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001464 return 0;
1465}
1466
1467static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1468{
Stephen Hemminger793b8832005-09-14 16:06:14 -07001469 if (!hw->copper)
1470 return SPEED_1000;
1471
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001472 if (hw->chip_id == CHIP_ID_YUKON_FE)
1473 return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
1474
1475 switch (aux & PHY_M_PS_SPEED_MSK) {
1476 case PHY_M_PS_SPEED_1000:
1477 return SPEED_1000;
1478 case PHY_M_PS_SPEED_100:
1479 return SPEED_100;
1480 default:
1481 return SPEED_10;
1482 }
1483}
1484
1485static void sky2_link_up(struct sky2_port *sky2)
1486{
1487 struct sky2_hw *hw = sky2->hw;
1488 unsigned port = sky2->port;
1489 u16 reg;
1490
1491 /* Enable Transmit FIFO Underrun */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001492 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001493
1494 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger6f4c56b2006-02-10 15:58:59 -08001495 if (sky2->autoneg == AUTONEG_DISABLE) {
1496 reg |= GM_GPCR_AU_ALL_DIS;
1497
1498 /* Is write/read necessary? Copied from sky2_mac_init */
1499 gma_write16(hw, port, GM_GP_CTRL, reg);
1500 gma_read16(hw, port, GM_GP_CTRL);
1501
1502 switch (sky2->speed) {
1503 case SPEED_1000:
1504 reg &= ~GM_GPCR_SPEED_100;
1505 reg |= GM_GPCR_SPEED_1000;
1506 break;
1507 case SPEED_100:
1508 reg &= ~GM_GPCR_SPEED_1000;
1509 reg |= GM_GPCR_SPEED_100;
1510 break;
1511 case SPEED_10:
1512 reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
1513 break;
1514 }
1515 } else
1516 reg &= ~GM_GPCR_AU_ALL_DIS;
1517
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001518 if (sky2->duplex == DUPLEX_FULL || sky2->autoneg == AUTONEG_ENABLE)
1519 reg |= GM_GPCR_DUP_FULL;
1520
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001521 /* enable Rx/Tx */
1522 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1523 gma_write16(hw, port, GM_GP_CTRL, reg);
1524 gma_read16(hw, port, GM_GP_CTRL);
1525
1526 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1527
1528 netif_carrier_on(sky2->netdev);
1529 netif_wake_queue(sky2->netdev);
1530
1531 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001532 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001533 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1534
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001535 if (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001536 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001537 u16 led = PHY_M_LEDC_LOS_CTRL(1); /* link active */
1538
1539 switch(sky2->speed) {
1540 case SPEED_10:
1541 led |= PHY_M_LEDC_INIT_CTRL(7);
1542 break;
1543
1544 case SPEED_100:
1545 led |= PHY_M_LEDC_STA1_CTRL(7);
1546 break;
1547
1548 case SPEED_1000:
1549 led |= PHY_M_LEDC_STA0_CTRL(7);
1550 break;
1551 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001552
1553 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001554 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001555 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
1556 }
1557
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001558 if (netif_msg_link(sky2))
1559 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001560 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001561 sky2->netdev->name, sky2->speed,
1562 sky2->duplex == DUPLEX_FULL ? "full" : "half",
1563 (sky2->tx_pause && sky2->rx_pause) ? "both" :
Stephen Hemminger793b8832005-09-14 16:06:14 -07001564 sky2->tx_pause ? "tx" : sky2->rx_pause ? "rx" : "none");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001565}
1566
1567static void sky2_link_down(struct sky2_port *sky2)
1568{
1569 struct sky2_hw *hw = sky2->hw;
1570 unsigned port = sky2->port;
1571 u16 reg;
1572
1573 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1574
1575 reg = gma_read16(hw, port, GM_GP_CTRL);
1576 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1577 gma_write16(hw, port, GM_GP_CTRL, reg);
1578 gma_read16(hw, port, GM_GP_CTRL); /* PCI post */
1579
1580 if (sky2->rx_pause && !sky2->tx_pause) {
1581 /* restore Asymmetric Pause bit */
1582 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001583 gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
1584 | PHY_M_AN_ASP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001585 }
1586
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001587 netif_carrier_off(sky2->netdev);
1588 netif_stop_queue(sky2->netdev);
1589
1590 /* Turn on link LED */
1591 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1592
1593 if (netif_msg_link(sky2))
1594 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
1595 sky2_phy_init(hw, port);
1596}
1597
Stephen Hemminger793b8832005-09-14 16:06:14 -07001598static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1599{
1600 struct sky2_hw *hw = sky2->hw;
1601 unsigned port = sky2->port;
1602 u16 lpa;
1603
1604 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
1605
1606 if (lpa & PHY_M_AN_RF) {
1607 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1608 return -1;
1609 }
1610
1611 if (hw->chip_id != CHIP_ID_YUKON_FE &&
1612 gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
1613 printk(KERN_ERR PFX "%s: master/slave fault",
1614 sky2->netdev->name);
1615 return -1;
1616 }
1617
1618 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1619 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1620 sky2->netdev->name);
1621 return -1;
1622 }
1623
1624 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1625
1626 sky2->speed = sky2_phy_speed(hw, aux);
1627
1628 /* Pause bits are offset (9..8) */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001629 if (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001630 aux >>= 6;
1631
1632 sky2->rx_pause = (aux & PHY_M_PS_RX_P_EN) != 0;
1633 sky2->tx_pause = (aux & PHY_M_PS_TX_P_EN) != 0;
1634
1635 if ((sky2->tx_pause || sky2->rx_pause)
1636 && !(sky2->speed < SPEED_1000 && sky2->duplex == DUPLEX_HALF))
1637 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1638 else
1639 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1640
1641 return 0;
1642}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001643
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001644/* Interrupt from PHY */
1645static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001646{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001647 struct net_device *dev = hw->dev[port];
1648 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001649 u16 istatus, phystat;
1650
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001651 spin_lock(&sky2->phy_lock);
1652 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
1653 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
1654
1655 if (!netif_running(dev))
1656 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001657
1658 if (netif_msg_intr(sky2))
1659 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1660 sky2->netdev->name, istatus, phystat);
1661
1662 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001663 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001664 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001665 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001666 }
1667
Stephen Hemminger793b8832005-09-14 16:06:14 -07001668 if (istatus & PHY_M_IS_LSP_CHANGE)
1669 sky2->speed = sky2_phy_speed(hw, phystat);
1670
1671 if (istatus & PHY_M_IS_DUP_CHANGE)
1672 sky2->duplex =
1673 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1674
1675 if (istatus & PHY_M_IS_LST_CHANGE) {
1676 if (phystat & PHY_M_PS_LINK_UP)
1677 sky2_link_up(sky2);
1678 else
1679 sky2_link_down(sky2);
1680 }
1681out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001682 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001683}
1684
Stephen Hemminger302d1252006-01-17 13:43:20 -08001685
1686/* Transmit timeout is only called if we are running, carries is up
1687 * and tx queue is full (stopped).
1688 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001689static void sky2_tx_timeout(struct net_device *dev)
1690{
1691 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001692 struct sky2_hw *hw = sky2->hw;
1693 unsigned txq = txqaddr[sky2->port];
Stephen Hemminger8f246642006-03-20 15:48:21 -08001694 u16 report, done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001695
1696 if (netif_msg_timer(sky2))
1697 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1698
Stephen Hemminger8f246642006-03-20 15:48:21 -08001699 report = sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX);
1700 done = sky2_read16(hw, Q_ADDR(txq, Q_DONE));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001701
Stephen Hemminger8f246642006-03-20 15:48:21 -08001702 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
1703 dev->name,
1704 sky2->tx_cons, sky2->tx_prod, report, done);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001705
Stephen Hemminger8f246642006-03-20 15:48:21 -08001706 if (report != done) {
1707 printk(KERN_INFO PFX "status burst pending (irq moderation?)\n");
1708
1709 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
1710 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
1711 } else if (report != sky2->tx_cons) {
1712 printk(KERN_INFO PFX "status report lost?\n");
1713
1714 spin_lock_bh(&sky2->tx_lock);
1715 sky2_tx_complete(sky2, report);
1716 spin_unlock_bh(&sky2->tx_lock);
1717 } else {
1718 printk(KERN_INFO PFX "hardware hung? flushing\n");
1719
1720 sky2_write32(hw, Q_ADDR(txq, Q_CSR), BMU_STOP);
1721 sky2_write32(hw, Y2_QADDR(txq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1722
1723 sky2_tx_clean(sky2);
1724
1725 sky2_qset(hw, txq);
1726 sky2_prefetch_init(hw, txq, sky2->tx_le_map, TX_RING_SIZE - 1);
1727 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001728}
1729
Stephen Hemminger734d1862005-12-09 11:35:00 -08001730
Stephen Hemminger70f1be42006-03-07 11:06:37 -08001731/* Want receive buffer size to be multiple of 64 bits
1732 * and incl room for vlan and truncation
1733 */
Stephen Hemminger734d1862005-12-09 11:35:00 -08001734static inline unsigned sky2_buf_size(int mtu)
1735{
Stephen Hemminger4a15d562006-04-25 10:58:52 -07001736 return ALIGN(mtu + ETH_HLEN + VLAN_HLEN, 8) + 8;
Stephen Hemminger734d1862005-12-09 11:35:00 -08001737}
1738
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001739static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1740{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001741 struct sky2_port *sky2 = netdev_priv(dev);
1742 struct sky2_hw *hw = sky2->hw;
1743 int err;
1744 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001745 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001746
1747 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
1748 return -EINVAL;
1749
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001750 if (hw->chip_id == CHIP_ID_YUKON_EC_U && new_mtu > ETH_DATA_LEN)
1751 return -EINVAL;
1752
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001753 if (!netif_running(dev)) {
1754 dev->mtu = new_mtu;
1755 return 0;
1756 }
1757
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001758 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001759 sky2_write32(hw, B0_IMSK, 0);
1760
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001761 dev->trans_start = jiffies; /* prevent tx timeout */
1762 netif_stop_queue(dev);
1763 netif_poll_disable(hw->dev[0]);
1764
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001765 synchronize_irq(hw->pdev->irq);
1766
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001767 ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
1768 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
1769 sky2_rx_stop(sky2);
1770 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001771
1772 dev->mtu = new_mtu;
Stephen Hemminger734d1862005-12-09 11:35:00 -08001773 sky2->rx_bufsize = sky2_buf_size(new_mtu);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001774 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
1775 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001776
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001777 if (dev->mtu > ETH_DATA_LEN)
1778 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001779
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001780 gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
1781
1782 sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
1783
1784 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001785 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001786
Stephen Hemminger1b537562005-12-20 15:08:07 -08001787 if (err)
1788 dev_close(dev);
1789 else {
1790 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);
1791
1792 netif_poll_enable(hw->dev[0]);
1793 netif_wake_queue(dev);
1794 }
1795
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001796 return err;
1797}
1798
1799/*
1800 * Receive one packet.
1801 * For small packets or errors, just reuse existing skb.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001802 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001803 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001804static struct sk_buff *sky2_receive(struct sky2_port *sky2,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001805 u16 length, u32 status)
1806{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001807 struct ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001808 struct sk_buff *skb = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001809
1810 if (unlikely(netif_msg_rx_status(sky2)))
1811 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001812 sky2->netdev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001813
Stephen Hemminger793b8832005-09-14 16:06:14 -07001814 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08001815 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001816
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08001817 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001818 goto error;
1819
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08001820 if (!(status & GMR_FS_RX_OK))
1821 goto resubmit;
1822
Stephen Hemminger70f1be42006-03-07 11:06:37 -08001823 if (length > sky2->netdev->mtu + ETH_HLEN)
Stephen Hemminger6e15b712005-12-20 15:08:09 -08001824 goto oversize;
1825
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -08001826 if (length < copybreak) {
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001827 skb = alloc_skb(length + 2, GFP_ATOMIC);
1828 if (!skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001829 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001830
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001831 skb_reserve(skb, 2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001832 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->mapaddr,
1833 length, PCI_DMA_FROMDEVICE);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001834 memcpy(skb->data, re->skb->data, length);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001835 skb->ip_summed = re->skb->ip_summed;
1836 skb->csum = re->skb->csum;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001837 pci_dma_sync_single_for_device(sky2->hw->pdev, re->mapaddr,
1838 length, PCI_DMA_FROMDEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001839 } else {
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001840 struct sk_buff *nskb;
1841
Stephen Hemminger82788c72006-01-17 13:43:10 -08001842 nskb = sky2_alloc_skb(sky2->rx_bufsize, GFP_ATOMIC);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001843 if (!nskb)
1844 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001845
Stephen Hemminger793b8832005-09-14 16:06:14 -07001846 skb = re->skb;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001847 re->skb = nskb;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001848 pci_unmap_single(sky2->hw->pdev, re->mapaddr,
Stephen Hemminger734d1862005-12-09 11:35:00 -08001849 sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001850 prefetch(skb->data);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001851
Stephen Hemminger793b8832005-09-14 16:06:14 -07001852 re->mapaddr = pci_map_single(sky2->hw->pdev, nskb->data,
Stephen Hemminger734d1862005-12-09 11:35:00 -08001853 sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001854 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001855
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001856 skb_put(skb, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001857resubmit:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001858 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger734d1862005-12-09 11:35:00 -08001859 sky2_rx_add(sky2, re->mapaddr);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001860
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001861 /* Tell receiver about new buffers. */
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001862 sky2_put_idx(sky2->hw, rxqaddr[sky2->port], sky2->rx_put);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001863
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001864 return skb;
1865
Stephen Hemminger6e15b712005-12-20 15:08:09 -08001866oversize:
1867 ++sky2->net_stats.rx_over_errors;
1868 goto resubmit;
1869
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001870error:
Stephen Hemminger6e15b712005-12-20 15:08:09 -08001871 ++sky2->net_stats.rx_errors;
1872
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001873 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001874 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
1875 sky2->netdev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001876
1877 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001878 sky2->net_stats.rx_length_errors++;
1879 if (status & GMR_FS_FRAGMENT)
1880 sky2->net_stats.rx_frame_errors++;
1881 if (status & GMR_FS_CRC_ERR)
1882 sky2->net_stats.rx_crc_errors++;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001883 if (status & GMR_FS_RX_FF_OV)
1884 sky2->net_stats.rx_fifo_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001885
Stephen Hemminger793b8832005-09-14 16:06:14 -07001886 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001887}
1888
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001889/* Transmit complete */
1890static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001891{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001892 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08001893
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001894 if (netif_running(dev)) {
1895 spin_lock(&sky2->tx_lock);
1896 sky2_tx_complete(sky2, last);
1897 spin_unlock(&sky2->tx_lock);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001898 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001899}
1900
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001901/* Process status response ring */
1902static int sky2_status_intr(struct sky2_hw *hw, int to_do)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001903{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001904 int work_done = 0;
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07001905 u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001906
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001907 rmb();
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001908
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07001909 while (hw->st_idx != hwidx) {
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001910 struct sky2_status_le *le = hw->st_le + hw->st_idx;
1911 struct net_device *dev;
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001912 struct sky2_port *sky2;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001913 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001914 u32 status;
1915 u16 length;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001916
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001917 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001918
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07001919 BUG_ON(le->link >= 2);
1920 dev = hw->dev[le->link];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001921
1922 sky2 = netdev_priv(dev);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001923 length = le->length;
1924 status = le->status;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001925
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07001926 switch (le->opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001927 case OP_RXSTAT:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001928 skb = sky2_receive(sky2, length, status);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001929 if (!skb)
1930 break;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001931
1932 skb->dev = dev;
1933 skb->protocol = eth_type_trans(skb, dev);
1934 dev->last_rx = jiffies;
1935
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001936#ifdef SKY2_VLAN_TAG_USED
1937 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
1938 vlan_hwaccel_receive_skb(skb,
1939 sky2->vlgrp,
1940 be16_to_cpu(sky2->rx_tag));
1941 } else
1942#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001943 netif_receive_skb(skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001944
1945 if (++work_done >= to_do)
1946 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001947 break;
1948
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001949#ifdef SKY2_VLAN_TAG_USED
1950 case OP_RXVLAN:
1951 sky2->rx_tag = length;
1952 break;
1953
1954 case OP_RXCHKSVLAN:
1955 sky2->rx_tag = length;
1956 /* fall through */
1957#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001958 case OP_RXCHKS:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001959 skb = sky2->rx_ring[sky2->rx_next].skb;
1960 skb->ip_summed = CHECKSUM_HW;
1961 skb->csum = le16_to_cpu(status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001962 break;
1963
1964 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001965 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07001966 BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
1967 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001968 if (hw->dev[1])
1969 sky2_tx_done(hw->dev[1],
1970 ((status >> 24) & 0xff)
1971 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001972 break;
1973
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001974 default:
1975 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07001976 printk(KERN_WARNING PFX
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07001977 "unknown status opcode 0x%x\n", le->opcode);
1978 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001979 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001980 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001981
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001982exit_loop:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001983 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001984}
1985
1986static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
1987{
1988 struct net_device *dev = hw->dev[port];
1989
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001990 if (net_ratelimit())
1991 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
1992 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001993
1994 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001995 if (net_ratelimit())
1996 printk(KERN_ERR PFX "%s: ram data read parity error\n",
1997 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001998 /* Clear IRQ */
1999 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2000 }
2001
2002 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002003 if (net_ratelimit())
2004 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2005 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002006
2007 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2008 }
2009
2010 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002011 if (net_ratelimit())
2012 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002013 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2014 }
2015
2016 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002017 if (net_ratelimit())
2018 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002019 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2020 }
2021
2022 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002023 if (net_ratelimit())
2024 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2025 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002026 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2027 }
2028}
2029
2030static void sky2_hw_intr(struct sky2_hw *hw)
2031{
2032 u32 status = sky2_read32(hw, B0_HWE_ISRC);
2033
Stephen Hemminger793b8832005-09-14 16:06:14 -07002034 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002035 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002036
2037 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002038 u16 pci_err;
2039
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002040 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002041 if (net_ratelimit())
2042 printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n",
2043 pci_name(hw->pdev), pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002044
2045 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002046 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002047 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002048 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2049 }
2050
2051 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002052 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002053 u32 pex_err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002054
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002055 pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002056
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002057 if (net_ratelimit())
2058 printk(KERN_ERR PFX "%s: pci express error (0x%x)\n",
2059 pci_name(hw->pdev), pex_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002060
2061 /* clear the interrupt */
2062 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002063 sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002064 0xffffffffUL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002065 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2066
2067 if (pex_err & PEX_FATAL_ERRORS) {
2068 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2069 hwmsk &= ~Y2_IS_PCI_EXP;
2070 sky2_write32(hw, B0_HWE_IMSK, hwmsk);
2071 }
2072 }
2073
2074 if (status & Y2_HWE_L1_MASK)
2075 sky2_hw_error(hw, 0, status);
2076 status >>= 8;
2077 if (status & Y2_HWE_L1_MASK)
2078 sky2_hw_error(hw, 1, status);
2079}
2080
2081static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2082{
2083 struct net_device *dev = hw->dev[port];
2084 struct sky2_port *sky2 = netdev_priv(dev);
2085 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2086
2087 if (netif_msg_intr(sky2))
2088 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2089 dev->name, status);
2090
2091 if (status & GM_IS_RX_FF_OR) {
2092 ++sky2->net_stats.rx_fifo_errors;
2093 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2094 }
2095
2096 if (status & GM_IS_TX_FF_UR) {
2097 ++sky2->net_stats.tx_fifo_errors;
2098 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2099 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002100}
2101
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002102/* This should never happen it is a fatal situation */
2103static void sky2_descriptor_error(struct sky2_hw *hw, unsigned port,
2104 const char *rxtx, u32 mask)
2105{
2106 struct net_device *dev = hw->dev[port];
2107 struct sky2_port *sky2 = netdev_priv(dev);
2108 u32 imask;
2109
2110 printk(KERN_ERR PFX "%s: %s descriptor error (hardware problem)\n",
2111 dev ? dev->name : "<not registered>", rxtx);
2112
2113 imask = sky2_read32(hw, B0_IMSK);
2114 imask &= ~mask;
2115 sky2_write32(hw, B0_IMSK, imask);
2116
2117 if (dev) {
2118 spin_lock(&sky2->phy_lock);
2119 sky2_link_down(sky2);
2120 spin_unlock(&sky2->phy_lock);
2121 }
2122}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002123
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002124/* If idle then force a fake soft NAPI poll once a second
2125 * to work around cases where sharing an edge triggered interrupt.
2126 */
2127static void sky2_idle(unsigned long arg)
2128{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002129 struct sky2_hw *hw = (struct sky2_hw *) arg;
2130 struct net_device *dev = hw->dev[0];
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002131
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002132 if (__netif_rx_schedule_prep(dev))
2133 __netif_rx_schedule(dev);
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002134
2135 mod_timer(&hw->idle_timer, jiffies + msecs_to_jiffies(idle_timeout));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002136}
2137
2138
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002139static int sky2_poll(struct net_device *dev0, int *budget)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002140{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002141 struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
2142 int work_limit = min(dev0->quota, *budget);
2143 int work_done = 0;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08002144 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002145
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002146 if (status & Y2_IS_HW_ERR)
2147 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002148
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002149 if (status & Y2_IS_IRQ_PHY1)
2150 sky2_phy_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002151
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002152 if (status & Y2_IS_IRQ_PHY2)
2153 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002154
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002155 if (status & Y2_IS_IRQ_MAC1)
2156 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002157
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002158 if (status & Y2_IS_IRQ_MAC2)
2159 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002160
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002161 if (status & Y2_IS_CHK_RX1)
2162 sky2_descriptor_error(hw, 0, "receive", Y2_IS_CHK_RX1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002163
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002164 if (status & Y2_IS_CHK_RX2)
2165 sky2_descriptor_error(hw, 1, "receive", Y2_IS_CHK_RX2);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002166
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002167 if (status & Y2_IS_CHK_TXA1)
2168 sky2_descriptor_error(hw, 0, "transmit", Y2_IS_CHK_TXA1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002169
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002170 if (status & Y2_IS_CHK_TXA2)
2171 sky2_descriptor_error(hw, 1, "transmit", Y2_IS_CHK_TXA2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002172
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002173 if (status & Y2_IS_STAT_BMU)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002174 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002175
2176 work_done = sky2_status_intr(hw, work_limit);
2177 *budget -= work_done;
2178 dev0->quota -= work_done;
2179
2180 if (work_done >= work_limit)
2181 return 1;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002182
Stephen Hemmingerd3240312006-05-08 15:11:26 -07002183 netif_rx_complete(dev0);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002184
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08002185 status = sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002186 return 0;
2187}
2188
2189static irqreturn_t sky2_intr(int irq, void *dev_id, struct pt_regs *regs)
2190{
2191 struct sky2_hw *hw = dev_id;
2192 struct net_device *dev0 = hw->dev[0];
2193 u32 status;
2194
2195 /* Reading this mask interrupts as side effect */
2196 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2197 if (status == 0 || status == ~0)
2198 return IRQ_NONE;
2199
2200 prefetch(&hw->st_le[hw->st_idx]);
2201 if (likely(__netif_rx_schedule_prep(dev0)))
2202 __netif_rx_schedule(dev0);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002203
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002204 return IRQ_HANDLED;
2205}
2206
2207#ifdef CONFIG_NET_POLL_CONTROLLER
2208static void sky2_netpoll(struct net_device *dev)
2209{
2210 struct sky2_port *sky2 = netdev_priv(dev);
2211
Stephen Hemminger793b8832005-09-14 16:06:14 -07002212 sky2_intr(sky2->hw->pdev->irq, sky2->hw, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002213}
2214#endif
2215
2216/* Chip internal frequency for clock calculations */
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002217static inline u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002218{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002219 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002220 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002221 case CHIP_ID_YUKON_EC_U:
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002222 return 125; /* 125 Mhz */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002223 case CHIP_ID_YUKON_FE:
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002224 return 100; /* 100 Mhz */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002225 default: /* YUKON_XL */
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002226 return 156; /* 156 Mhz */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002227 }
2228}
2229
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002230static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2231{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002232 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002233}
2234
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002235static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2236{
2237 return clk / sky2_mhz(hw);
2238}
2239
2240
Stephen Hemminger98712e52006-04-25 10:58:53 -07002241static int __devinit sky2_reset(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002242{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002243 u16 status;
2244 u8 t8, pmd_type;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002245 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002246
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002247 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002248
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002249 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
2250 if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
2251 printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
2252 pci_name(hw->pdev), hw->chip_id);
2253 return -EOPNOTSUPP;
2254 }
2255
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002256 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2257
2258 /* This rev is really old, and requires untested workarounds */
2259 if (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == CHIP_REV_YU_EC_A1) {
2260 printk(KERN_ERR PFX "%s: unsupported revision Yukon-%s (0x%x) rev %d\n",
2261 pci_name(hw->pdev), yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
2262 hw->chip_id, hw->chip_rev);
2263 return -EOPNOTSUPP;
2264 }
2265
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002266 /* disable ASF */
2267 if (hw->chip_id <= CHIP_ID_YUKON_EC) {
2268 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2269 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
2270 }
2271
2272 /* do a SW reset */
2273 sky2_write8(hw, B0_CTST, CS_RST_SET);
2274 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2275
2276 /* clear PCI errors, if any */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002277 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger2d42d212006-01-30 11:37:55 -08002278
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002279 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002280 sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);
2281
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002282
2283 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2284
2285 /* clear any PEX errors */
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08002286 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002287 sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);
2288
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002289
2290 pmd_type = sky2_read8(hw, B2_PMD_TYP);
2291 hw->copper = !(pmd_type == 'L' || pmd_type == 'S');
2292
2293 hw->ports = 1;
2294 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2295 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2296 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2297 ++hw->ports;
2298 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002299
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002300 sky2_set_power_state(hw, PCI_D0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002301
2302 for (i = 0; i < hw->ports; i++) {
2303 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2304 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
2305 }
2306
2307 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2308
Stephen Hemminger793b8832005-09-14 16:06:14 -07002309 /* Clear I2C IRQ noise */
2310 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002311
2312 /* turn off hardware timer (unused) */
2313 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2314 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002315
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002316 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2317
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002318 /* Turn off descriptor polling */
2319 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002320
2321 /* Turn off receive timestamp */
2322 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002323 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002324
2325 /* enable the Tx Arbiters */
2326 for (i = 0; i < hw->ports; i++)
2327 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2328
2329 /* Initialize ram interface */
2330 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002331 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002332
2333 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2334 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2335 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2336 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2337 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2338 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2339 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2340 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2341 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2342 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2343 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2344 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2345 }
2346
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002347 sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
2348
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002349 for (i = 0; i < hw->ports; i++)
2350 sky2_phy_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002351
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002352 memset(hw->st_le, 0, STATUS_LE_BYTES);
2353 hw->st_idx = 0;
2354
2355 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2356 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2357
2358 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002359 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002360
2361 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002362 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002363
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002364 sky2_write16(hw, STAT_TX_IDX_TH, 10);
2365 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002366
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002367 /* set Status-FIFO ISR watermark */
2368 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2369 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
2370 else
2371 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002372
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002373 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002374 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
2375 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002376
Stephen Hemminger793b8832005-09-14 16:06:14 -07002377 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002378 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2379
2380 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2381 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2382 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
2383
2384 return 0;
2385}
2386
Stephen Hemminger28bd1812006-01-17 13:43:19 -08002387static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002388{
2389 u32 modes;
2390 if (hw->copper) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002391 modes = SUPPORTED_10baseT_Half
2392 | SUPPORTED_10baseT_Full
2393 | SUPPORTED_100baseT_Half
2394 | SUPPORTED_100baseT_Full
2395 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002396
2397 if (hw->chip_id != CHIP_ID_YUKON_FE)
2398 modes |= SUPPORTED_1000baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002399 | SUPPORTED_1000baseT_Full;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002400 } else
2401 modes = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
Stephen Hemminger793b8832005-09-14 16:06:14 -07002402 | SUPPORTED_Autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002403 return modes;
2404}
2405
Stephen Hemminger793b8832005-09-14 16:06:14 -07002406static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002407{
2408 struct sky2_port *sky2 = netdev_priv(dev);
2409 struct sky2_hw *hw = sky2->hw;
2410
2411 ecmd->transceiver = XCVR_INTERNAL;
2412 ecmd->supported = sky2_supported_modes(hw);
2413 ecmd->phy_address = PHY_ADDR_MARV;
2414 if (hw->copper) {
2415 ecmd->supported = SUPPORTED_10baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002416 | SUPPORTED_10baseT_Full
2417 | SUPPORTED_100baseT_Half
2418 | SUPPORTED_100baseT_Full
2419 | SUPPORTED_1000baseT_Half
2420 | SUPPORTED_1000baseT_Full
2421 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002422 ecmd->port = PORT_TP;
2423 } else
2424 ecmd->port = PORT_FIBRE;
2425
2426 ecmd->advertising = sky2->advertising;
2427 ecmd->autoneg = sky2->autoneg;
2428 ecmd->speed = sky2->speed;
2429 ecmd->duplex = sky2->duplex;
2430 return 0;
2431}
2432
2433static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
2434{
2435 struct sky2_port *sky2 = netdev_priv(dev);
2436 const struct sky2_hw *hw = sky2->hw;
2437 u32 supported = sky2_supported_modes(hw);
2438
2439 if (ecmd->autoneg == AUTONEG_ENABLE) {
2440 ecmd->advertising = supported;
2441 sky2->duplex = -1;
2442 sky2->speed = -1;
2443 } else {
2444 u32 setting;
2445
Stephen Hemminger793b8832005-09-14 16:06:14 -07002446 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002447 case SPEED_1000:
2448 if (ecmd->duplex == DUPLEX_FULL)
2449 setting = SUPPORTED_1000baseT_Full;
2450 else if (ecmd->duplex == DUPLEX_HALF)
2451 setting = SUPPORTED_1000baseT_Half;
2452 else
2453 return -EINVAL;
2454 break;
2455 case SPEED_100:
2456 if (ecmd->duplex == DUPLEX_FULL)
2457 setting = SUPPORTED_100baseT_Full;
2458 else if (ecmd->duplex == DUPLEX_HALF)
2459 setting = SUPPORTED_100baseT_Half;
2460 else
2461 return -EINVAL;
2462 break;
2463
2464 case SPEED_10:
2465 if (ecmd->duplex == DUPLEX_FULL)
2466 setting = SUPPORTED_10baseT_Full;
2467 else if (ecmd->duplex == DUPLEX_HALF)
2468 setting = SUPPORTED_10baseT_Half;
2469 else
2470 return -EINVAL;
2471 break;
2472 default:
2473 return -EINVAL;
2474 }
2475
2476 if ((setting & supported) == 0)
2477 return -EINVAL;
2478
2479 sky2->speed = ecmd->speed;
2480 sky2->duplex = ecmd->duplex;
2481 }
2482
2483 sky2->autoneg = ecmd->autoneg;
2484 sky2->advertising = ecmd->advertising;
2485
Stephen Hemminger1b537562005-12-20 15:08:07 -08002486 if (netif_running(dev))
2487 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002488
2489 return 0;
2490}
2491
2492static void sky2_get_drvinfo(struct net_device *dev,
2493 struct ethtool_drvinfo *info)
2494{
2495 struct sky2_port *sky2 = netdev_priv(dev);
2496
2497 strcpy(info->driver, DRV_NAME);
2498 strcpy(info->version, DRV_VERSION);
2499 strcpy(info->fw_version, "N/A");
2500 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
2501}
2502
2503static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002504 char name[ETH_GSTRING_LEN];
2505 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002506} sky2_stats[] = {
2507 { "tx_bytes", GM_TXO_OK_HI },
2508 { "rx_bytes", GM_RXO_OK_HI },
2509 { "tx_broadcast", GM_TXF_BC_OK },
2510 { "rx_broadcast", GM_RXF_BC_OK },
2511 { "tx_multicast", GM_TXF_MC_OK },
2512 { "rx_multicast", GM_RXF_MC_OK },
2513 { "tx_unicast", GM_TXF_UC_OK },
2514 { "rx_unicast", GM_RXF_UC_OK },
2515 { "tx_mac_pause", GM_TXF_MPAUSE },
2516 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002517 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002518 { "late_collision",GM_TXF_LAT_COL },
2519 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002520 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002521 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002522
Stephen Hemmingerd2604542006-03-23 08:51:36 -08002523 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002524 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002525 { "rx_64_byte_packets", GM_RXF_64B },
2526 { "rx_65_to_127_byte_packets", GM_RXF_127B },
2527 { "rx_128_to_255_byte_packets", GM_RXF_255B },
2528 { "rx_256_to_511_byte_packets", GM_RXF_511B },
2529 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
2530 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
2531 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002532 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002533 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
2534 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002535 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002536
2537 { "tx_64_byte_packets", GM_TXF_64B },
2538 { "tx_65_to_127_byte_packets", GM_TXF_127B },
2539 { "tx_128_to_255_byte_packets", GM_TXF_255B },
2540 { "tx_256_to_511_byte_packets", GM_TXF_511B },
2541 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
2542 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
2543 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
2544 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002545};
2546
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002547static u32 sky2_get_rx_csum(struct net_device *dev)
2548{
2549 struct sky2_port *sky2 = netdev_priv(dev);
2550
2551 return sky2->rx_csum;
2552}
2553
2554static int sky2_set_rx_csum(struct net_device *dev, u32 data)
2555{
2556 struct sky2_port *sky2 = netdev_priv(dev);
2557
2558 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002559
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002560 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2561 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
2562
2563 return 0;
2564}
2565
2566static u32 sky2_get_msglevel(struct net_device *netdev)
2567{
2568 struct sky2_port *sky2 = netdev_priv(netdev);
2569 return sky2->msg_enable;
2570}
2571
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002572static int sky2_nway_reset(struct net_device *dev)
2573{
2574 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002575
2576 if (sky2->autoneg != AUTONEG_ENABLE)
2577 return -EINVAL;
2578
Stephen Hemminger1b537562005-12-20 15:08:07 -08002579 sky2_phy_reinit(sky2);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002580
2581 return 0;
2582}
2583
Stephen Hemminger793b8832005-09-14 16:06:14 -07002584static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002585{
2586 struct sky2_hw *hw = sky2->hw;
2587 unsigned port = sky2->port;
2588 int i;
2589
2590 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002591 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002592 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002593 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002594
Stephen Hemminger793b8832005-09-14 16:06:14 -07002595 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002596 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
2597}
2598
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002599static void sky2_set_msglevel(struct net_device *netdev, u32 value)
2600{
2601 struct sky2_port *sky2 = netdev_priv(netdev);
2602 sky2->msg_enable = value;
2603}
2604
2605static int sky2_get_stats_count(struct net_device *dev)
2606{
2607 return ARRAY_SIZE(sky2_stats);
2608}
2609
2610static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002611 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002612{
2613 struct sky2_port *sky2 = netdev_priv(dev);
2614
Stephen Hemminger793b8832005-09-14 16:06:14 -07002615 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002616}
2617
Stephen Hemminger793b8832005-09-14 16:06:14 -07002618static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002619{
2620 int i;
2621
2622 switch (stringset) {
2623 case ETH_SS_STATS:
2624 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
2625 memcpy(data + i * ETH_GSTRING_LEN,
2626 sky2_stats[i].name, ETH_GSTRING_LEN);
2627 break;
2628 }
2629}
2630
2631/* Use hardware MIB variables for critical path statistics and
2632 * transmit feedback not reported at interrupt.
2633 * Other errors are accounted for in interrupt handler.
2634 */
2635static struct net_device_stats *sky2_get_stats(struct net_device *dev)
2636{
2637 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002638 u64 data[13];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002639
Stephen Hemminger793b8832005-09-14 16:06:14 -07002640 sky2_phy_stats(sky2, data, ARRAY_SIZE(data));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002641
2642 sky2->net_stats.tx_bytes = data[0];
2643 sky2->net_stats.rx_bytes = data[1];
2644 sky2->net_stats.tx_packets = data[2] + data[4] + data[6];
2645 sky2->net_stats.rx_packets = data[3] + data[5] + data[7];
Stephen Hemminger050ff182006-03-23 08:51:37 -08002646 sky2->net_stats.multicast = data[3] + data[5];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002647 sky2->net_stats.collisions = data[10];
2648 sky2->net_stats.tx_aborted_errors = data[12];
2649
2650 return &sky2->net_stats;
2651}
2652
2653static int sky2_set_mac_address(struct net_device *dev, void *p)
2654{
2655 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002656 struct sky2_hw *hw = sky2->hw;
2657 unsigned port = sky2->port;
2658 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002659
2660 if (!is_valid_ether_addr(addr->sa_data))
2661 return -EADDRNOTAVAIL;
2662
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002663 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002664 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002665 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002666 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002667 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002668
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002669 /* virtual address for data */
2670 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
2671
2672 /* physical address: used for pause frames */
2673 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002674
2675 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002676}
2677
2678static void sky2_set_multicast(struct net_device *dev)
2679{
2680 struct sky2_port *sky2 = netdev_priv(dev);
2681 struct sky2_hw *hw = sky2->hw;
2682 unsigned port = sky2->port;
2683 struct dev_mc_list *list = dev->mc_list;
2684 u16 reg;
2685 u8 filter[8];
2686
2687 memset(filter, 0, sizeof(filter));
2688
2689 reg = gma_read16(hw, port, GM_RX_CTRL);
2690 reg |= GM_RXCR_UCF_ENA;
2691
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002692 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002693 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002694 else if ((dev->flags & IFF_ALLMULTI) || dev->mc_count > 16) /* all multicast */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002695 memset(filter, 0xff, sizeof(filter));
Stephen Hemminger793b8832005-09-14 16:06:14 -07002696 else if (dev->mc_count == 0) /* no multicast */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002697 reg &= ~GM_RXCR_MCF_ENA;
2698 else {
2699 int i;
2700 reg |= GM_RXCR_MCF_ENA;
2701
2702 for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
2703 u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002704 filter[bit / 8] |= 1 << (bit % 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002705 }
2706 }
2707
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002708 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002709 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002710 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002711 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002712 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002713 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002714 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002715 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002716
2717 gma_write16(hw, port, GM_RX_CTRL, reg);
2718}
2719
2720/* Can have one global because blinking is controlled by
2721 * ethtool and that is always under RTNL mutex
2722 */
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002723static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002724{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002725 u16 pg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002726
Stephen Hemminger793b8832005-09-14 16:06:14 -07002727 switch (hw->chip_id) {
2728 case CHIP_ID_YUKON_XL:
2729 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2730 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2731 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
2732 on ? (PHY_M_LEDC_LOS_CTRL(1) |
2733 PHY_M_LEDC_INIT_CTRL(7) |
2734 PHY_M_LEDC_STA1_CTRL(7) |
2735 PHY_M_LEDC_STA0_CTRL(7))
2736 : 0);
2737
2738 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2739 break;
2740
2741 default:
2742 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
2743 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
2744 on ? PHY_M_LED_MO_DUP(MO_LED_ON) |
2745 PHY_M_LED_MO_10(MO_LED_ON) |
2746 PHY_M_LED_MO_100(MO_LED_ON) |
2747 PHY_M_LED_MO_1000(MO_LED_ON) |
2748 PHY_M_LED_MO_RX(MO_LED_ON)
2749 : PHY_M_LED_MO_DUP(MO_LED_OFF) |
2750 PHY_M_LED_MO_10(MO_LED_OFF) |
2751 PHY_M_LED_MO_100(MO_LED_OFF) |
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002752 PHY_M_LED_MO_1000(MO_LED_OFF) |
2753 PHY_M_LED_MO_RX(MO_LED_OFF));
2754
Stephen Hemminger793b8832005-09-14 16:06:14 -07002755 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002756}
2757
2758/* blink LED's for finding board */
2759static int sky2_phys_id(struct net_device *dev, u32 data)
2760{
2761 struct sky2_port *sky2 = netdev_priv(dev);
2762 struct sky2_hw *hw = sky2->hw;
2763 unsigned port = sky2->port;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002764 u16 ledctrl, ledover = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002765 long ms;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002766 int interrupted;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002767 int onoff = 1;
2768
Stephen Hemminger793b8832005-09-14 16:06:14 -07002769 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002770 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
2771 else
2772 ms = data * 1000;
2773
2774 /* save initial values */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002775 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002776 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2777 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2778 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2779 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
2780 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2781 } else {
2782 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
2783 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
2784 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002785
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002786 interrupted = 0;
2787 while (!interrupted && ms > 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002788 sky2_led(hw, port, onoff);
2789 onoff = !onoff;
2790
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002791 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002792 interrupted = msleep_interruptible(250);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002793 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002794
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002795 ms -= 250;
2796 }
2797
2798 /* resume regularly scheduled programming */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002799 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2800 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2801 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2802 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
2803 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2804 } else {
2805 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
2806 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
2807 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002808 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002809
2810 return 0;
2811}
2812
2813static void sky2_get_pauseparam(struct net_device *dev,
2814 struct ethtool_pauseparam *ecmd)
2815{
2816 struct sky2_port *sky2 = netdev_priv(dev);
2817
2818 ecmd->tx_pause = sky2->tx_pause;
2819 ecmd->rx_pause = sky2->rx_pause;
2820 ecmd->autoneg = sky2->autoneg;
2821}
2822
2823static int sky2_set_pauseparam(struct net_device *dev,
2824 struct ethtool_pauseparam *ecmd)
2825{
2826 struct sky2_port *sky2 = netdev_priv(dev);
2827 int err = 0;
2828
2829 sky2->autoneg = ecmd->autoneg;
2830 sky2->tx_pause = ecmd->tx_pause != 0;
2831 sky2->rx_pause = ecmd->rx_pause != 0;
2832
Stephen Hemminger1b537562005-12-20 15:08:07 -08002833 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002834
2835 return err;
2836}
2837
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002838static int sky2_get_coalesce(struct net_device *dev,
2839 struct ethtool_coalesce *ecmd)
2840{
2841 struct sky2_port *sky2 = netdev_priv(dev);
2842 struct sky2_hw *hw = sky2->hw;
2843
2844 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
2845 ecmd->tx_coalesce_usecs = 0;
2846 else {
2847 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
2848 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
2849 }
2850 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
2851
2852 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
2853 ecmd->rx_coalesce_usecs = 0;
2854 else {
2855 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
2856 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
2857 }
2858 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
2859
2860 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
2861 ecmd->rx_coalesce_usecs_irq = 0;
2862 else {
2863 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
2864 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
2865 }
2866
2867 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
2868
2869 return 0;
2870}
2871
2872/* Note: this affect both ports */
2873static int sky2_set_coalesce(struct net_device *dev,
2874 struct ethtool_coalesce *ecmd)
2875{
2876 struct sky2_port *sky2 = netdev_priv(dev);
2877 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002878 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002879
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002880 if (ecmd->tx_coalesce_usecs > tmax ||
2881 ecmd->rx_coalesce_usecs > tmax ||
2882 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002883 return -EINVAL;
2884
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08002885 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002886 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08002887 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002888 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08002889 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002890 return -EINVAL;
2891
2892 if (ecmd->tx_coalesce_usecs == 0)
2893 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
2894 else {
2895 sky2_write32(hw, STAT_TX_TIMER_INI,
2896 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
2897 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2898 }
2899 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
2900
2901 if (ecmd->rx_coalesce_usecs == 0)
2902 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
2903 else {
2904 sky2_write32(hw, STAT_LEV_TIMER_INI,
2905 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
2906 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2907 }
2908 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
2909
2910 if (ecmd->rx_coalesce_usecs_irq == 0)
2911 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
2912 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08002913 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002914 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
2915 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
2916 }
2917 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
2918 return 0;
2919}
2920
Stephen Hemminger793b8832005-09-14 16:06:14 -07002921static void sky2_get_ringparam(struct net_device *dev,
2922 struct ethtool_ringparam *ering)
2923{
2924 struct sky2_port *sky2 = netdev_priv(dev);
2925
2926 ering->rx_max_pending = RX_MAX_PENDING;
2927 ering->rx_mini_max_pending = 0;
2928 ering->rx_jumbo_max_pending = 0;
2929 ering->tx_max_pending = TX_RING_SIZE - 1;
2930
2931 ering->rx_pending = sky2->rx_pending;
2932 ering->rx_mini_pending = 0;
2933 ering->rx_jumbo_pending = 0;
2934 ering->tx_pending = sky2->tx_pending;
2935}
2936
2937static int sky2_set_ringparam(struct net_device *dev,
2938 struct ethtool_ringparam *ering)
2939{
2940 struct sky2_port *sky2 = netdev_priv(dev);
2941 int err = 0;
2942
2943 if (ering->rx_pending > RX_MAX_PENDING ||
2944 ering->rx_pending < 8 ||
2945 ering->tx_pending < MAX_SKB_TX_LE ||
2946 ering->tx_pending > TX_RING_SIZE - 1)
2947 return -EINVAL;
2948
2949 if (netif_running(dev))
2950 sky2_down(dev);
2951
2952 sky2->rx_pending = ering->rx_pending;
2953 sky2->tx_pending = ering->tx_pending;
2954
Stephen Hemminger1b537562005-12-20 15:08:07 -08002955 if (netif_running(dev)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002956 err = sky2_up(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002957 if (err)
2958 dev_close(dev);
Stephen Hemminger6ed995b2005-12-20 15:08:08 -08002959 else
2960 sky2_set_multicast(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002961 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002962
2963 return err;
2964}
2965
Stephen Hemminger793b8832005-09-14 16:06:14 -07002966static int sky2_get_regs_len(struct net_device *dev)
2967{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002968 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002969}
2970
2971/*
2972 * Returns copy of control register region
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002973 * Note: access to the RAM address register set will cause timeouts.
Stephen Hemminger793b8832005-09-14 16:06:14 -07002974 */
2975static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
2976 void *p)
2977{
2978 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002979 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002980
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002981 BUG_ON(regs->len < B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002982 regs->version = 1;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002983 memset(p, 0, regs->len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002984
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002985 memcpy_fromio(p, io, B3_RAM_ADDR);
2986
2987 memcpy_fromio(p + B3_RI_WTO_R1,
2988 io + B3_RI_WTO_R1,
2989 regs->len - B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002990}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002991
2992static struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002993 .get_settings = sky2_get_settings,
2994 .set_settings = sky2_set_settings,
2995 .get_drvinfo = sky2_get_drvinfo,
2996 .get_msglevel = sky2_get_msglevel,
2997 .set_msglevel = sky2_set_msglevel,
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002998 .nway_reset = sky2_nway_reset,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002999 .get_regs_len = sky2_get_regs_len,
3000 .get_regs = sky2_get_regs,
3001 .get_link = ethtool_op_get_link,
3002 .get_sg = ethtool_op_get_sg,
3003 .set_sg = ethtool_op_set_sg,
3004 .get_tx_csum = ethtool_op_get_tx_csum,
3005 .set_tx_csum = ethtool_op_set_tx_csum,
3006 .get_tso = ethtool_op_get_tso,
3007 .set_tso = ethtool_op_set_tso,
3008 .get_rx_csum = sky2_get_rx_csum,
3009 .set_rx_csum = sky2_set_rx_csum,
3010 .get_strings = sky2_get_strings,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003011 .get_coalesce = sky2_get_coalesce,
3012 .set_coalesce = sky2_set_coalesce,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003013 .get_ringparam = sky2_get_ringparam,
3014 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003015 .get_pauseparam = sky2_get_pauseparam,
3016 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003017 .phys_id = sky2_phys_id,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003018 .get_stats_count = sky2_get_stats_count,
3019 .get_ethtool_stats = sky2_get_ethtool_stats,
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07003020 .get_perm_addr = ethtool_op_get_perm_addr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003021};
3022
3023/* Initialize network device */
3024static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
3025 unsigned port, int highmem)
3026{
3027 struct sky2_port *sky2;
3028 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
3029
3030 if (!dev) {
3031 printk(KERN_ERR "sky2 etherdev alloc failed");
3032 return NULL;
3033 }
3034
3035 SET_MODULE_OWNER(dev);
3036 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003037 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003038 dev->open = sky2_up;
3039 dev->stop = sky2_down;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003040 dev->do_ioctl = sky2_ioctl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003041 dev->hard_start_xmit = sky2_xmit_frame;
3042 dev->get_stats = sky2_get_stats;
3043 dev->set_multicast_list = sky2_set_multicast;
3044 dev->set_mac_address = sky2_set_mac_address;
3045 dev->change_mtu = sky2_change_mtu;
3046 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
3047 dev->tx_timeout = sky2_tx_timeout;
3048 dev->watchdog_timeo = TX_WATCHDOG;
3049 if (port == 0)
3050 dev->poll = sky2_poll;
3051 dev->weight = NAPI_WEIGHT;
3052#ifdef CONFIG_NET_POLL_CONTROLLER
3053 dev->poll_controller = sky2_netpoll;
3054#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003055
3056 sky2 = netdev_priv(dev);
3057 sky2->netdev = dev;
3058 sky2->hw = hw;
3059 sky2->msg_enable = netif_msg_init(debug, default_msg);
3060
3061 spin_lock_init(&sky2->tx_lock);
3062 /* Auto speed and flow control */
3063 sky2->autoneg = AUTONEG_ENABLE;
Stephen Hemminger585b56012005-12-09 11:35:10 -08003064 sky2->tx_pause = 1;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003065 sky2->rx_pause = 1;
3066 sky2->duplex = -1;
3067 sky2->speed = -1;
3068 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemminger75d070c2005-12-09 11:35:11 -08003069
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08003070 /* Receive checksum disabled for Yukon XL
Stephen Hemminger75d070c2005-12-09 11:35:11 -08003071 * because of observed problems with incorrect
3072 * values when multiple packets are received in one interrupt
3073 */
3074 sky2->rx_csum = (hw->chip_id != CHIP_ID_YUKON_XL);
3075
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003076 spin_lock_init(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003077 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003078 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemminger734d1862005-12-09 11:35:00 -08003079 sky2->rx_bufsize = sky2_buf_size(ETH_DATA_LEN);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003080
3081 hw->dev[port] = dev;
3082
3083 sky2->port = port;
3084
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08003085 dev->features |= NETIF_F_LLTX;
3086 if (hw->chip_id != CHIP_ID_YUKON_EC_U)
3087 dev->features |= NETIF_F_TSO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003088 if (highmem)
3089 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003090 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003091
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07003092#ifdef SKY2_VLAN_TAG_USED
3093 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
3094 dev->vlan_rx_register = sky2_vlan_rx_register;
3095 dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
3096#endif
3097
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003098 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003099 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07003100 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003101
3102 /* device is off until link detection */
3103 netif_carrier_off(dev);
3104 netif_stop_queue(dev);
3105
3106 return dev;
3107}
3108
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003109static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003110{
3111 const struct sky2_port *sky2 = netdev_priv(dev);
3112
3113 if (netif_msg_probe(sky2))
3114 printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
3115 dev->name,
3116 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
3117 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
3118}
3119
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003120/* Handle software interrupt used during MSI test */
3121static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id,
3122 struct pt_regs *regs)
3123{
3124 struct sky2_hw *hw = dev_id;
3125 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
3126
3127 if (status == 0)
3128 return IRQ_NONE;
3129
3130 if (status & Y2_IS_IRQ_SW) {
3131 hw->msi_detected = 1;
3132 wake_up(&hw->msi_wait);
3133 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
3134 }
3135 sky2_write32(hw, B0_Y2_SP_ICR, 2);
3136
3137 return IRQ_HANDLED;
3138}
3139
3140/* Test interrupt path by forcing a a software IRQ */
3141static int __devinit sky2_test_msi(struct sky2_hw *hw)
3142{
3143 struct pci_dev *pdev = hw->pdev;
3144 int err;
3145
3146 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
3147
3148 err = request_irq(pdev->irq, sky2_test_intr, SA_SHIRQ, DRV_NAME, hw);
3149 if (err) {
3150 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
3151 pci_name(pdev), pdev->irq);
3152 return err;
3153 }
3154
3155 init_waitqueue_head (&hw->msi_wait);
3156
3157 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
3158 wmb();
3159
3160 wait_event_timeout(hw->msi_wait, hw->msi_detected, HZ/10);
3161
3162 if (!hw->msi_detected) {
3163 /* MSI test failed, go back to INTx mode */
3164 printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
3165 "switching to INTx mode. Please report this failure to "
3166 "the PCI maintainer and include system chipset information.\n",
3167 pci_name(pdev));
3168
3169 err = -EOPNOTSUPP;
3170 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
3171 }
3172
3173 sky2_write32(hw, B0_IMSK, 0);
3174
3175 free_irq(pdev->irq, hw);
3176
3177 return err;
3178}
3179
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003180static int __devinit sky2_probe(struct pci_dev *pdev,
3181 const struct pci_device_id *ent)
3182{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003183 struct net_device *dev, *dev1 = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003184 struct sky2_hw *hw;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003185 int err, pm_cap, using_dac = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003186
Stephen Hemminger793b8832005-09-14 16:06:14 -07003187 err = pci_enable_device(pdev);
3188 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003189 printk(KERN_ERR PFX "%s cannot enable PCI device\n",
3190 pci_name(pdev));
3191 goto err_out;
3192 }
3193
Stephen Hemminger793b8832005-09-14 16:06:14 -07003194 err = pci_request_regions(pdev, DRV_NAME);
3195 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003196 printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
3197 pci_name(pdev));
Stephen Hemminger793b8832005-09-14 16:06:14 -07003198 goto err_out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003199 }
3200
3201 pci_set_master(pdev);
3202
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003203 /* Find power-management capability. */
3204 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
3205 if (pm_cap == 0) {
3206 printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
3207 "aborting.\n");
3208 err = -EIO;
3209 goto err_out_free_regions;
3210 }
3211
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003212 if (sizeof(dma_addr_t) > sizeof(u32) &&
3213 !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
3214 using_dac = 1;
3215 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
3216 if (err < 0) {
3217 printk(KERN_ERR PFX "%s unable to obtain 64 bit DMA "
3218 "for consistent allocations\n", pci_name(pdev));
3219 goto err_out_free_regions;
3220 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003221
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003222 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003223 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
3224 if (err) {
3225 printk(KERN_ERR PFX "%s no usable DMA configuration\n",
3226 pci_name(pdev));
3227 goto err_out_free_regions;
3228 }
3229 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003230
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003231 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08003232 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003233 if (!hw) {
3234 printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
3235 pci_name(pdev));
3236 goto err_out_free_regions;
3237 }
3238
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003239 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003240
3241 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
3242 if (!hw->regs) {
3243 printk(KERN_ERR PFX "%s: cannot map device registers\n",
3244 pci_name(pdev));
3245 goto err_out_free_hw;
3246 }
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003247 hw->pm_cap = pm_cap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003248
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003249#ifdef __BIG_ENDIAN
3250 /* byte swap descriptors in hardware */
3251 {
3252 u32 reg;
3253
3254 reg = sky2_pci_read32(hw, PCI_DEV_REG2);
3255 reg |= PCI_REV_DESC;
3256 sky2_pci_write32(hw, PCI_DEV_REG2, reg);
3257 }
3258#endif
3259
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003260 /* ring for status responses */
3261 hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
3262 &hw->st_dma);
3263 if (!hw->st_le)
3264 goto err_out_iounmap;
3265
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003266 err = sky2_reset(hw);
3267 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07003268 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003269
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08003270 printk(KERN_INFO PFX "v%s addr 0x%lx irq %d Yukon-%s (0x%x) rev %d\n",
3271 DRV_VERSION, pci_resource_start(pdev, 0), pdev->irq,
Stephen Hemminger92f965e2005-12-09 11:34:53 -08003272 yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
Stephen Hemminger793b8832005-09-14 16:06:14 -07003273 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003274
Stephen Hemminger793b8832005-09-14 16:06:14 -07003275 dev = sky2_init_netdev(hw, 0, using_dac);
3276 if (!dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003277 goto err_out_free_pci;
3278
Stephen Hemminger793b8832005-09-14 16:06:14 -07003279 err = register_netdev(dev);
3280 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003281 printk(KERN_ERR PFX "%s: cannot register net device\n",
3282 pci_name(pdev));
3283 goto err_out_free_netdev;
3284 }
3285
3286 sky2_show_addr(dev);
3287
3288 if (hw->ports > 1 && (dev1 = sky2_init_netdev(hw, 1, using_dac))) {
3289 if (register_netdev(dev1) == 0)
3290 sky2_show_addr(dev1);
3291 else {
3292 /* Failure to register second port need not be fatal */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003293 printk(KERN_WARNING PFX
3294 "register of second port failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003295 hw->dev[1] = NULL;
3296 free_netdev(dev1);
3297 }
3298 }
3299
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003300 if (!disable_msi && pci_enable_msi(pdev) == 0) {
3301 err = sky2_test_msi(hw);
3302 if (err == -EOPNOTSUPP)
3303 pci_disable_msi(pdev);
3304 else if (err)
3305 goto err_out_unregister;
3306 }
3307
3308 err = request_irq(pdev->irq, sky2_intr, SA_SHIRQ, DRV_NAME, hw);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003309 if (err) {
3310 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
3311 pci_name(pdev), pdev->irq);
3312 goto err_out_unregister;
3313 }
3314
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003315 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003316
Stephen Hemminger01bd7562006-05-08 15:11:30 -07003317 setup_timer(&hw->idle_timer, sky2_idle, (unsigned long) hw);
3318 if (idle_timeout > 0)
3319 mod_timer(&hw->idle_timer,
3320 jiffies + msecs_to_jiffies(idle_timeout));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07003321
Stephen Hemminger793b8832005-09-14 16:06:14 -07003322 pci_set_drvdata(pdev, hw);
3323
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003324 return 0;
3325
Stephen Hemminger793b8832005-09-14 16:06:14 -07003326err_out_unregister:
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003327 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003328 if (dev1) {
3329 unregister_netdev(dev1);
3330 free_netdev(dev1);
3331 }
3332 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003333err_out_free_netdev:
3334 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003335err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07003336 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003337 pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
3338err_out_iounmap:
3339 iounmap(hw->regs);
3340err_out_free_hw:
3341 kfree(hw);
3342err_out_free_regions:
3343 pci_release_regions(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003344 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003345err_out:
3346 return err;
3347}
3348
3349static void __devexit sky2_remove(struct pci_dev *pdev)
3350{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003351 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003352 struct net_device *dev0, *dev1;
3353
Stephen Hemminger793b8832005-09-14 16:06:14 -07003354 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003355 return;
3356
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07003357 del_timer_sync(&hw->idle_timer);
3358
3359 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger72cb8522006-05-08 15:11:32 -07003360 synchronize_irq(hw->pdev->irq);
3361
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003362 dev0 = hw->dev[0];
Stephen Hemminger793b8832005-09-14 16:06:14 -07003363 dev1 = hw->dev[1];
3364 if (dev1)
3365 unregister_netdev(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003366 unregister_netdev(dev0);
3367
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003368 sky2_set_power_state(hw, PCI_D3hot);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003369 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003370 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003371 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003372
3373 free_irq(pdev->irq, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003374 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003375 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003376 pci_release_regions(pdev);
3377 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003378
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003379 if (dev1)
3380 free_netdev(dev1);
3381 free_netdev(dev0);
3382 iounmap(hw->regs);
3383 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003384
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003385 pci_set_drvdata(pdev, NULL);
3386}
3387
3388#ifdef CONFIG_PM
3389static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
3390{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003391 struct sky2_hw *hw = pci_get_drvdata(pdev);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003392 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003393
3394 for (i = 0; i < 2; i++) {
3395 struct net_device *dev = hw->dev[i];
3396
3397 if (dev) {
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003398 if (!netif_running(dev))
3399 continue;
3400
3401 sky2_down(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003402 netif_device_detach(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003403 }
3404 }
3405
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003406 return sky2_set_power_state(hw, pci_choose_state(pdev, state));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003407}
3408
3409static int sky2_resume(struct pci_dev *pdev)
3410{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003411 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003412 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003413
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003414 pci_restore_state(pdev);
3415 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003416 err = sky2_set_power_state(hw, PCI_D0);
3417 if (err)
3418 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003419
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003420 err = sky2_reset(hw);
3421 if (err)
3422 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003423
3424 for (i = 0; i < 2; i++) {
3425 struct net_device *dev = hw->dev[i];
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003426 if (dev && netif_running(dev)) {
3427 netif_device_attach(dev);
3428 err = sky2_up(dev);
3429 if (err) {
3430 printk(KERN_ERR PFX "%s: could not up: %d\n",
3431 dev->name, err);
3432 dev_close(dev);
3433 break;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003434 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003435 }
3436 }
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003437out:
3438 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003439}
3440#endif
3441
3442static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003443 .name = DRV_NAME,
3444 .id_table = sky2_id_table,
3445 .probe = sky2_probe,
3446 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003447#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07003448 .suspend = sky2_suspend,
3449 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003450#endif
3451};
3452
3453static int __init sky2_init_module(void)
3454{
shemminger@osdl.org50241c42005-11-30 11:45:22 -08003455 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003456}
3457
3458static void __exit sky2_cleanup_module(void)
3459{
3460 pci_unregister_driver(&sky2_driver);
3461}
3462
3463module_init(sky2_init_module);
3464module_exit(sky2_cleanup_module);
3465
3466MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
3467MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
3468MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08003469MODULE_VERSION(DRV_VERSION);