blob: 83983e317a189205375776c68a56ef4c0729769e [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Al Stone6933de02015-03-24 14:02:51 +00005 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Tomasz Nowicki0cb07862016-06-10 21:55:19 +02006 select ACPI_MCFG if ACPI
Aleksey Makarov888125a2016-09-27 23:54:14 +03007 select ACPI_SPCR_TABLE if ACPI
Scott Wood1d8f51d2016-09-22 03:35:18 -05008 select ARCH_CLOCKSOURCE_DATA
Dan Williams21266be2015-11-19 18:19:29 -08009 select ARCH_HAS_DEVMEM_IS_ALLOWED
Jon Masters38b04a72016-06-20 13:56:13 +030010 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Kees Cook2b68f6c2015-04-14 15:48:00 -070011 select ARCH_HAS_ELF_RANDOMIZE
Daniel Micay0f513102017-07-12 14:36:10 -070012 select ARCH_HAS_FORTIFY_SOURCE
Riku Voipio957e3fa2014-12-12 16:57:44 -080013 select ARCH_HAS_GCOV_PROFILE_ALL
Yisheng Xie14f09912016-10-07 17:01:49 -070014 select ARCH_HAS_GIGANTIC_PAGE
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020015 select ARCH_HAS_KCOV
Laura Abbott308c09f2014-08-08 14:23:25 -070016 select ARCH_HAS_SG_CHAIN
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010017 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Sudeep Hollac63c8702014-05-09 10:33:01 +010018 select ARCH_USE_CMPXCHG_LOCKREF
Peter Zijlstra4badad32014-06-06 19:53:16 +020019 select ARCH_SUPPORTS_ATOMIC_RMW
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070020 select ARCH_SUPPORTS_NUMA_BALANCING
Will Deacon6212a512012-11-07 14:16:28 +000021 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000022 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080023 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000024 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000025 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000026 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010027 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee80362016-06-15 15:47:33 -050028 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010029 select ARM_GIC_V3
Arnd Bergmann3ee80362016-06-15 15:47:33 -050030 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff60792015-07-31 15:46:16 +010031 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010032 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000033 select CLONE_BACKWARDS
Shefali Jain6cfa3852017-11-27 15:40:52 +053034 select COMMON_CLK if !ARCH_QCOM
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000035 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000036 select DCACHE_WORD_ACCESS
Catalin Marinasef375662015-07-07 17:15:39 +010037 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080038 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070039 select GENERIC_ALLOCATOR
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010040 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010041 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000042 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070043 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010044 select GENERIC_IDLE_POLL_SETUP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010045 select GENERIC_IRQ_PROBE
46 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010047 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010048 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070049 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010050 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000051 select GENERIC_STRNCPY_FROM_USER
52 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010053 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010054 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010055 select HARDIRQS_SW_RESEND
Steve Capper5284e1b2014-10-24 13:22:20 +010056 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010057 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010058 select HAVE_ARCH_BITREVERSE
Kees Cookfaf5b632016-06-23 15:59:42 -070059 select HAVE_ARCH_HARDENED_USERCOPY
Ard Biesheuvel324420b2016-02-16 13:52:35 +010060 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +080061 select HAVE_ARCH_JUMP_LABEL
Andrey Ryabininf1b90322015-11-17 18:47:08 +030062 select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP && !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +000063 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -080064 select HAVE_ARCH_MMAP_RND_BITS
65 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000066 select HAVE_ARCH_SECCOMP_FILTER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010067 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -070068 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
69 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +020070 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010071 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +010072 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +010073 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +010074 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -070075 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -070076 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -070077 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010078 select HAVE_DMA_API_DEBUG
Laura Abbott6ac21042013-12-12 19:28:33 +000079 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +010080 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +000081 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010082 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +090083 select HAVE_FUNCTION_TRACER
84 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +020085 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010086 select HAVE_GENERIC_DMA_COHERENT
Will Deacon24da2082015-11-23 15:12:59 +000087 select HAVE_IRQ_TIME_ACCOUNTING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010088 select HAVE_MEMBLOCK
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -070089 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Mark Rutland55834a72014-02-07 17:12:45 +000090 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010091 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +010092 select HAVE_PERF_REGS
93 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -040094 select HAVE_REGS_AND_STACK_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -070095 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +010096 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -040097 select HAVE_KPROBES
Sandeepa Prabhufcfd7082016-07-08 12:35:53 -040098 select HAVE_KRETPROBES if HAVE_KPROBES
Robin Murphy876945d2015-10-01 20:14:00 +010099 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100100 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200101 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100102 select MODULES_USE_ELF_RELA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100103 select NO_BOOTMEM
104 select OF
105 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +0100106 select OF_RESERVED_MEM
Tomasz Nowicki0cb07862016-06-10 21:55:19 +0200107 select PCI_ECAM if ACPI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000108 select POWER_RESET
109 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100110 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700111 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandb51386b2016-11-03 20:23:13 +0000112 select THREAD_INFO_IN_TASK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100113 help
114 ARM 64-bit (AArch64) Linux support.
115
116config 64BIT
117 def_bool y
118
119config ARCH_PHYS_ADDR_T_64BIT
120 def_bool y
121
122config MMU
123 def_bool y
124
Mark Rutland40982fd2016-08-25 17:23:23 +0100125config DEBUG_RODATA
126 def_bool y
127
Mark Rutland030c4d22016-05-31 15:57:59 +0100128config ARM64_PAGE_SHIFT
129 int
130 default 16 if ARM64_64K_PAGES
131 default 14 if ARM64_16K_PAGES
132 default 12
133
134config ARM64_CONT_SHIFT
135 int
136 default 5 if ARM64_64K_PAGES
137 default 7 if ARM64_16K_PAGES
138 default 4
139
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800140config ARCH_MMAP_RND_BITS_MIN
141 default 14 if ARM64_64K_PAGES
142 default 16 if ARM64_16K_PAGES
143 default 18
144
145# max bits determined by the following formula:
146# VA_BITS - PAGE_SHIFT - 3
147config ARCH_MMAP_RND_BITS_MAX
148 default 19 if ARM64_VA_BITS=36
149 default 24 if ARM64_VA_BITS=39
150 default 27 if ARM64_VA_BITS=42
151 default 30 if ARM64_VA_BITS=47
152 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
153 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
154 default 33 if ARM64_VA_BITS=48
155 default 14 if ARM64_64K_PAGES
156 default 16 if ARM64_16K_PAGES
157 default 18
158
159config ARCH_MMAP_RND_COMPAT_BITS_MIN
160 default 7 if ARM64_64K_PAGES
161 default 9 if ARM64_16K_PAGES
162 default 11
163
164config ARCH_MMAP_RND_COMPAT_BITS_MAX
165 default 16
166
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700167config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100168 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100169
Jeff Vander Stoep1fdca5a2015-08-18 11:15:53 -0700170config ILLEGAL_POINTER_VALUE
171 hex
172 default 0xdead000000000000
173
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100174config STACKTRACE_SUPPORT
175 def_bool y
176
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100177config ILLEGAL_POINTER_VALUE
178 hex
179 default 0xdead000000000000
180
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100181config LOCKDEP_SUPPORT
182 def_bool y
183
184config TRACE_IRQFLAGS_SUPPORT
185 def_bool y
186
Will Deaconc209f792014-03-14 17:47:05 +0000187config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100188 def_bool y
189
Dave P Martin9fb74102015-07-24 16:37:48 +0100190config GENERIC_BUG
191 def_bool y
192 depends on BUG
193
194config GENERIC_BUG_RELATIVE_POINTERS
195 def_bool y
196 depends on GENERIC_BUG
197
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100198config GENERIC_HWEIGHT
199 def_bool y
200
201config GENERIC_CSUM
202 def_bool y
203
204config GENERIC_CALIBRATE_DELAY
205 def_bool y
206
Catalin Marinas19e76402014-02-27 12:09:22 +0000207config ZONE_DMA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100208 def_bool y
209
Steve Capper29e56942014-10-09 15:29:25 -0700210config HAVE_GENERIC_RCU_GUP
211 def_bool y
212
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100213config ARCH_DMA_ADDR_T_64BIT
214 def_bool y
215
216config NEED_DMA_MAP_STATE
217 def_bool y
218
219config NEED_SG_DMA_LENGTH
220 def_bool y
221
Will Deacon4b3dc962015-05-29 18:28:44 +0100222config SMP
223 def_bool y
224
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100225config SWIOTLB
226 def_bool y
227
228config IOMMU_HELPER
229 def_bool SWIOTLB
230
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100231config KERNEL_MODE_NEON
232 def_bool y
233
Rob Herring92cc15f2014-04-18 17:19:59 -0500234config FIX_EARLYCON_MEM
235 def_bool y
236
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700237config PGTABLE_LEVELS
238 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100239 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700240 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
241 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
242 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100243 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
244 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700245
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100246source "init/Kconfig"
247
248source "kernel/Kconfig.freezer"
249
Olof Johansson6a377492015-07-20 12:09:16 -0700250source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100251
252menu "Bus support"
253
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100254config PCI
255 bool "PCI support"
256 help
257 This feature enables support for PCI bus system. If you say Y
258 here, the kernel will include drivers and infrastructure code
259 to support PCI bus devices.
260
261config PCI_DOMAINS
262 def_bool PCI
263
264config PCI_DOMAINS_GENERIC
265 def_bool PCI
266
267config PCI_SYSCALL
268 def_bool PCI
269
270source "drivers/pci/Kconfig"
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100271
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100272endmenu
273
274menu "Kernel Features"
275
Andre Przywarac0a01b82014-11-14 15:54:12 +0000276menu "ARM errata workarounds via the alternatives framework"
277
278config ARM64_ERRATUM_826319
279 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
280 default y
281 help
282 This option adds an alternative code sequence to work around ARM
283 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
284 AXI master interface and an L2 cache.
285
286 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
287 and is unable to accept a certain write via this interface, it will
288 not progress on read data presented on the read data channel and the
289 system can deadlock.
290
291 The workaround promotes data cache clean instructions to
292 data cache clean-and-invalidate.
293 Please note that this does not necessarily enable the workaround,
294 as it depends on the alternative framework, which will only patch
295 the kernel if an affected CPU is detected.
296
297 If unsure, say Y.
298
299config ARM64_ERRATUM_827319
300 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
301 default y
302 help
303 This option adds an alternative code sequence to work around ARM
304 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
305 master interface and an L2 cache.
306
307 Under certain conditions this erratum can cause a clean line eviction
308 to occur at the same time as another transaction to the same address
309 on the AMBA 5 CHI interface, which can cause data corruption if the
310 interconnect reorders the two transactions.
311
312 The workaround promotes data cache clean instructions to
313 data cache clean-and-invalidate.
314 Please note that this does not necessarily enable the workaround,
315 as it depends on the alternative framework, which will only patch
316 the kernel if an affected CPU is detected.
317
318 If unsure, say Y.
319
320config ARM64_ERRATUM_824069
321 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
322 default y
323 help
324 This option adds an alternative code sequence to work around ARM
325 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
326 to a coherent interconnect.
327
328 If a Cortex-A53 processor is executing a store or prefetch for
329 write instruction at the same time as a processor in another
330 cluster is executing a cache maintenance operation to the same
331 address, then this erratum might cause a clean cache line to be
332 incorrectly marked as dirty.
333
334 The workaround promotes data cache clean instructions to
335 data cache clean-and-invalidate.
336 Please note that this option does not necessarily enable the
337 workaround, as it depends on the alternative framework, which will
338 only patch the kernel if an affected CPU is detected.
339
340 If unsure, say Y.
341
342config ARM64_ERRATUM_819472
343 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
344 default y
345 help
346 This option adds an alternative code sequence to work around ARM
347 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
348 present when it is connected to a coherent interconnect.
349
350 If the processor is executing a load and store exclusive sequence at
351 the same time as a processor in another cluster is executing a cache
352 maintenance operation to the same address, then this erratum might
353 cause data corruption.
354
355 The workaround promotes data cache clean instructions to
356 data cache clean-and-invalidate.
357 Please note that this does not necessarily enable the workaround,
358 as it depends on the alternative framework, which will only patch
359 the kernel if an affected CPU is detected.
360
361 If unsure, say Y.
362
363config ARM64_ERRATUM_832075
364 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
365 default y
366 help
367 This option adds an alternative code sequence to work around ARM
368 erratum 832075 on Cortex-A57 parts up to r1p2.
369
370 Affected Cortex-A57 parts might deadlock when exclusive load/store
371 instructions to Write-Back memory are mixed with Device loads.
372
373 The workaround is to promote device loads to use Load-Acquire
374 semantics.
375 Please note that this does not necessarily enable the workaround,
376 as it depends on the alternative framework, which will only patch
377 the kernel if an affected CPU is detected.
378
379 If unsure, say Y.
380
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000381config ARM64_ERRATUM_834220
382 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
383 depends on KVM
384 default y
385 help
386 This option adds an alternative code sequence to work around ARM
387 erratum 834220 on Cortex-A57 parts up to r1p2.
388
389 Affected Cortex-A57 parts might report a Stage 2 translation
390 fault as the result of a Stage 1 fault for load crossing a
391 page boundary when there is a permission or device memory
392 alignment fault at Stage 1 and a translation fault at Stage 2.
393
394 The workaround is to verify that the Stage 1 translation
395 doesn't generate a fault before handling the Stage 2 fault.
396 Please note that this does not necessarily enable the workaround,
397 as it depends on the alternative framework, which will only patch
398 the kernel if an affected CPU is detected.
399
400 If unsure, say Y.
401
Will Deacon905e8c52015-03-23 19:07:02 +0000402config ARM64_ERRATUM_845719
403 bool "Cortex-A53: 845719: a load might read incorrect data"
404 depends on COMPAT
405 default y
406 help
407 This option adds an alternative code sequence to work around ARM
408 erratum 845719 on Cortex-A53 parts up to r0p4.
409
410 When running a compat (AArch32) userspace on an affected Cortex-A53
411 part, a load at EL0 from a virtual address that matches the bottom 32
412 bits of the virtual address used by a recent load at (AArch64) EL1
413 might return incorrect data.
414
415 The workaround is to write the contextidr_el1 register on exception
416 return to a 32-bit task.
417 Please note that this does not necessarily enable the workaround,
418 as it depends on the alternative framework, which will only patch
419 the kernel if an affected CPU is detected.
420
421 If unsure, say Y.
422
Will Deacondf057cc2015-03-17 12:15:02 +0000423config ARM64_ERRATUM_843419
424 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000425 default y
Will Deacon6ffe9922016-08-22 11:58:36 +0100426 select ARM64_MODULE_CMODEL_LARGE if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000427 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100428 This option links the kernel with '--fix-cortex-a53-843419' and
429 builds modules using the large memory model in order to avoid the use
430 of the ADRP instruction, which can cause a subsequent memory access
431 to use an incorrect address on Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000432
433 If unsure, say Y.
434
Suzuki K. Poulose55967af2018-01-16 10:23:23 +0000435config ARM64_ERRATUM_1024718
436 bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update"
437 default y
438 help
439 This option adds work around for Arm Cortex-A55 Erratum 1024718.
440
441 Affected Cortex-A55 cores (r0p0, r0p1, r1p0) could cause incorrect
442 update of the hardware dirty bit when the DBM/AP bits are updated
443 without a break-before-make. The work around is to disable the usage
444 of hardware DBM locally on the affected cores. CPUs not affected by
445 erratum will continue to use the feature.
446
447 If unsure, say Y.
448
Robert Richter94100972015-09-21 22:58:38 +0200449config CAVIUM_ERRATUM_22375
450 bool "Cavium erratum 22375, 24313"
451 default y
452 help
453 Enable workaround for erratum 22375, 24313.
454
455 This implements two gicv3-its errata workarounds for ThunderX. Both
456 with small impact affecting only ITS table allocation.
457
458 erratum 22375: only alloc 8MB table size
459 erratum 24313: ignore memory access type
460
461 The fixes are in ITS initialization and basically ignore memory access
462 type and table size provided by the TYPER and BASER registers.
463
464 If unsure, say Y.
465
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200466config CAVIUM_ERRATUM_23144
467 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
468 depends on NUMA
469 default y
470 help
471 ITS SYNC command hang for cross node io and collections/cpu mapping.
472
473 If unsure, say Y.
474
Robert Richter6d4e11c2015-09-21 22:58:35 +0200475config CAVIUM_ERRATUM_23154
476 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
477 default y
478 help
479 The gicv3 of ThunderX requires a modified version for
480 reading the IAR status to ensure data synchronization
481 (access to icc_iar1_el1 is not sync'ed before and after).
482
483 If unsure, say Y.
484
Andrew Pinski104a0c02016-02-24 17:44:57 -0800485config CAVIUM_ERRATUM_27456
486 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
487 default y
488 help
489 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
490 instructions may cause the icache to become corrupted if it
491 contains data for a non-current ASID. The fix is to
492 invalidate the icache when changing the mm context.
493
494 If unsure, say Y.
495
Shanker Donthineni095635b2017-03-07 08:20:38 -0600496config QCOM_QDF2400_ERRATUM_0065
497 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
498 default y
499 help
500 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
501 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
502 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
503
504 If unsure, say Y.
505
Andre Przywarac0a01b82014-11-14 15:54:12 +0000506endmenu
507
508
Jungseok Leee41ceed2014-05-12 10:40:38 +0100509choice
510 prompt "Page size"
511 default ARM64_4K_PAGES
512 help
513 Page size (translation granule) configuration.
514
515config ARM64_4K_PAGES
516 bool "4KB"
517 help
518 This feature enables 4KB pages support.
519
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100520config ARM64_16K_PAGES
521 bool "16KB"
522 help
523 The system will use 16KB pages support. AArch32 emulation
524 requires applications compiled with 16K (or a multiple of 16K)
525 aligned segments.
526
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100527config ARM64_64K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100528 bool "64KB"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100529 help
530 This feature enables 64KB pages support (4KB by default)
531 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100532 look-up. AArch32 emulation requires applications compiled
533 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100534
Jungseok Leee41ceed2014-05-12 10:40:38 +0100535endchoice
536
537choice
538 prompt "Virtual address space size"
539 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100540 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100541 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
542 help
543 Allows choosing one of multiple possible virtual address
544 space sizes. The level of translation table is determined by
545 a combination of page size and virtual address space size.
546
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100547config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100548 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100549 depends on ARM64_16K_PAGES
550
Jungseok Leee41ceed2014-05-12 10:40:38 +0100551config ARM64_VA_BITS_39
552 bool "39-bit"
553 depends on ARM64_4K_PAGES
554
555config ARM64_VA_BITS_42
556 bool "42-bit"
557 depends on ARM64_64K_PAGES
558
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100559config ARM64_VA_BITS_47
560 bool "47-bit"
561 depends on ARM64_16K_PAGES
562
Jungseok Leec79b9542014-05-12 18:40:51 +0900563config ARM64_VA_BITS_48
564 bool "48-bit"
Jungseok Leec79b9542014-05-12 18:40:51 +0900565
Jungseok Leee41ceed2014-05-12 10:40:38 +0100566endchoice
567
568config ARM64_VA_BITS
569 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100570 default 36 if ARM64_VA_BITS_36
Jungseok Leee41ceed2014-05-12 10:40:38 +0100571 default 39 if ARM64_VA_BITS_39
572 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100573 default 47 if ARM64_VA_BITS_47
Jungseok Leec79b9542014-05-12 18:40:51 +0900574 default 48 if ARM64_VA_BITS_48
Jungseok Leee41ceed2014-05-12 10:40:38 +0100575
Will Deacona8720132013-10-11 14:52:19 +0100576config CPU_BIG_ENDIAN
577 bool "Build big-endian kernel"
578 help
579 Say Y if you plan on running a kernel in big-endian mode.
580
Mark Brownf6e763b2014-03-04 07:51:17 +0000581config SCHED_MC
582 bool "Multi-core scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000583 help
584 Multi-core scheduler support improves the CPU scheduler's decision
585 making when dealing with multi-core CPU chips at a cost of slightly
586 increased overhead in some places. If unsure say N here.
587
588config SCHED_SMT
589 bool "SMT scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000590 help
591 Improves the CPU scheduler's decision making when dealing with
592 MultiThreading at a cost of slightly increased overhead in some
593 places. If unsure say N here.
594
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100595config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000596 int "Maximum number of CPUs (2-4096)"
597 range 2 4096
Vinayak Kale15942852013-04-24 10:06:57 +0100598 # These have to remain sorted largest to smallest
Robert Richtere3672642014-09-08 12:44:48 +0100599 default "64"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100600
Mark Rutland9327e2c2013-10-24 20:30:18 +0100601config HOTPLUG_CPU
602 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800603 select GENERIC_IRQ_MIGRATION
Mark Rutland9327e2c2013-10-24 20:30:18 +0100604 help
605 Say Y here to experiment with turning CPUs off and on. CPUs
606 can be controlled through /sys/devices/system/cpu.
607
Kyle Yan54b1cef2017-01-09 14:19:25 -0800608# The GPIO number here must be sorted by descending number. In case of
609# a multiplatform kernel, we just want the highest value required by the
610# selected platforms.
611config ARCH_NR_GPIO
612 int
Channagoud Kadabid3dbde22017-08-15 16:51:59 -0700613 default 1280 if ARCH_QCOM
Kyle Yan54b1cef2017-01-09 14:19:25 -0800614 default 256
615 help
616 Maximum number of GPIOs in the system.
617
618 If unsure, leave the default value.
619
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700620# Common NUMA Features
621config NUMA
622 bool "Numa Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800623 select ACPI_NUMA if ACPI
624 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700625 help
626 Enable NUMA (Non Uniform Memory Access) support.
627
628 The kernel will try to allocate memory used by a CPU on the
629 local memory of the CPU and add some more
630 NUMA awareness to the kernel.
631
632config NODES_SHIFT
633 int "Maximum NUMA Nodes (as a power of 2)"
634 range 1 10
635 default "2"
636 depends on NEED_MULTIPLE_NODES
637 help
638 Specify the maximum number of NUMA Nodes available on the target
639 system. Increases memory reserved to accommodate various tables.
640
641config USE_PERCPU_NUMA_NODE_ID
642 def_bool y
643 depends on NUMA
644
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800645config HAVE_SETUP_PER_CPU_AREA
646 def_bool y
647 depends on NUMA
648
649config NEED_PER_CPU_EMBED_FIRST_CHUNK
650 def_bool y
651 depends on NUMA
652
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100653source kernel/Kconfig.preempt
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800654source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100655
Laura Abbott83863f22016-02-05 16:24:47 -0800656config ARCH_SUPPORTS_DEBUG_PAGEALLOC
657 def_bool y
658
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100659config ARCH_HAS_HOLES_MEMORYMODEL
660 def_bool y if SPARSEMEM
661
662config ARCH_SPARSEMEM_ENABLE
663 def_bool y
664 select SPARSEMEM_VMEMMAP_ENABLE
665
666config ARCH_SPARSEMEM_DEFAULT
667 def_bool ARCH_SPARSEMEM_ENABLE
668
669config ARCH_SELECT_MEMORY_MODEL
670 def_bool ARCH_SPARSEMEM_ENABLE
671
672config HAVE_ARCH_PFN_VALID
673 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
674
675config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100676 def_bool y
677 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100678
Steve Capper084bd292013-04-10 13:48:00 +0100679config SYS_SUPPORTS_HUGETLBFS
680 def_bool y
681
Steve Capper084bd292013-04-10 13:48:00 +0100682config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100683 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100684
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100685config ARCH_HAS_CACHE_LINE_SIZE
686 def_bool y
687
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100688source "mm/Kconfig"
689
Patrick Daly50d8bce2016-12-13 20:17:41 -0800690config ARM64_DMA_USE_IOMMU
691 bool "ARM64 DMA iommu integration"
692 select ARM_HAS_SG_CHAIN
693 select NEED_SG_DMA_LENGTH
694 help
695 Enable using iommu through the standard dma apis.
696 dma_alloc_coherent() will allocate scatter-gather memory
697 which is made virtually contiguous via iommu.
698 Enable if system contains IOMMU hardware.
699
700if ARM64_DMA_USE_IOMMU
701
702config ARM64_DMA_IOMMU_ALIGNMENT
703 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
704 range 4 9
Shiraz Hashim4f404632017-04-10 08:34:46 +0530705 default 9
Patrick Daly50d8bce2016-12-13 20:17:41 -0800706 help
707 DMA mapping framework by default aligns all buffers to the smallest
708 PAGE_SIZE order which is greater than or equal to the requested buffer
709 size. This works well for buffers up to a few hundreds kilobytes, but
710 for larger buffers it just a waste of address space. Drivers which has
711 relatively small addressing window (like 64Mib) might run out of
712 virtual space with just a few allocations.
713
714 With this parameter you can specify the maximum PAGE_SIZE order for
715 DMA IOMMU buffers. Larger buffers will be aligned only to this
716 specified order. The order is expressed as a power of two multiplied
717 by the PAGE_SIZE.
718
719endif
720
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000721config SECCOMP
722 bool "Enable seccomp to safely compute untrusted bytecode"
723 ---help---
724 This kernel feature is useful for number crunching applications
725 that may need to compute untrusted bytecode during their
726 execution. By using pipes or other transports made available to
727 the process as file descriptors supporting the read/write
728 syscalls, it's possible to isolate those applications in
729 their own address space using seccomp. Once seccomp is
730 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
731 and the task is only allowed to execute a few safe syscalls
732 defined by each seccomp mode.
733
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000734config PARAVIRT
735 bool "Enable paravirtualization code"
736 help
737 This changes the kernel so it can modify itself when it is run
738 under a hypervisor, potentially improving performance significantly
739 over full virtualization.
740
741config PARAVIRT_TIME_ACCOUNTING
742 bool "Paravirtual steal time accounting"
743 select PARAVIRT
744 default n
745 help
746 Select this option to enable fine granularity task steal time
747 accounting. Time spent executing other tasks in parallel with
748 the current vCPU is discounted from the vCPU power. To account for
749 that, there can be a small performance impact.
750
751 If in doubt, say N here.
752
Geoff Levandd28f6df2016-06-23 17:54:48 +0000753config KEXEC
754 depends on PM_SLEEP_SMP
755 select KEXEC_CORE
756 bool "kexec system call"
757 ---help---
758 kexec is a system call that implements the ability to shutdown your
759 current kernel, and to start another kernel. It is like a reboot
760 but it is independent of the system firmware. And like a reboot
761 you can start any kernel with it, not just Linux.
762
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000763config XEN_DOM0
764 def_bool y
765 depends on XEN
766
767config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700768 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000769 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000770 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000771 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000772 help
773 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
774
Steve Capperd03bb142013-04-25 15:19:21 +0100775config FORCE_MAX_ZONEORDER
776 int
777 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100778 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100779 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100780 help
781 The kernel memory allocator divides physically contiguous memory
782 blocks into "zones", where each zone is a power of two number of
783 pages. This option selects the largest power of two that the kernel
784 keeps in the memory allocator. If you need to allocate very large
785 blocks of physically contiguous memory, then you may need to
786 increase this value.
787
788 This config option is actually maximum order plus one. For example,
789 a value of 11 means that the largest free memory block is 2^10 pages.
790
791 We make sure that we can allocate upto a HugePage size for each configuration.
792 Hence we have :
793 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
794
795 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
796 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100797
Will Deacon3e85c602017-11-14 14:41:01 +0000798config UNMAP_KERNEL_AT_EL0
Will Deacon5beb2e02017-11-14 16:19:39 +0000799 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
Will Deacon3e85c602017-11-14 14:41:01 +0000800 default y
801 help
Will Deacon5beb2e02017-11-14 16:19:39 +0000802 Speculation attacks against some high-performance processors can
803 be used to bypass MMU permission checks and leak kernel data to
804 userspace. This can be defended against by unmapping the kernel
805 when running in userspace, mapping it back in on exception entry
806 via a trampoline page in the vector table.
Will Deacon3e85c602017-11-14 14:41:01 +0000807
808 If unsure, say Y.
809
Will Deacon0f5bfbd2018-01-03 11:17:58 +0000810config HARDEN_BRANCH_PREDICTOR
811 bool "Harden the branch predictor against aliasing attacks" if EXPERT
812 help
813 Speculation attacks against some high-performance processors rely on
814 being able to manipulate the branch predictor for a victim context by
815 executing aliasing branches in the attacker context. Such attacks
816 can be partially mitigated against by clearing internal branch
817 predictor state and limiting the prediction logic in some situations.
818
819 This config option will take CPU-specific actions to harden the
820 branch predictor against aliasing attacks and may rely on specific
821 instruction sequences or control bits being set by the system
822 firmware.
823
824 If unsure, say Y.
825
Will Deacon1b907f42014-11-20 16:51:10 +0000826menuconfig ARMV8_DEPRECATED
827 bool "Emulate deprecated/obsolete ARMv8 instructions"
828 depends on COMPAT
829 help
830 Legacy software support may require certain instructions
831 that have been deprecated or obsoleted in the architecture.
832
833 Enable this config to enable selective emulation of these
834 features.
835
836 If unsure, say Y
837
838if ARMV8_DEPRECATED
839
840config SWP_EMULATION
841 bool "Emulate SWP/SWPB instructions"
842 help
843 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
844 they are always undefined. Say Y here to enable software
845 emulation of these instructions for userspace using LDXR/STXR.
846
847 In some older versions of glibc [<=2.8] SWP is used during futex
848 trylock() operations with the assumption that the code will not
849 be preempted. This invalid assumption may be more likely to fail
850 with SWP emulation enabled, leading to deadlock of the user
851 application.
852
853 NOTE: when accessing uncached shared regions, LDXR/STXR rely
854 on an external transaction monitoring block called a global
855 monitor to maintain update atomicity. If your system does not
856 implement a global monitor, this option can cause programs that
857 perform SWP operations to uncached memory to deadlock.
858
859 If unsure, say Y
860
861config CP15_BARRIER_EMULATION
862 bool "Emulate CP15 Barrier instructions"
863 help
864 The CP15 barrier instructions - CP15ISB, CP15DSB, and
865 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
866 strongly recommended to use the ISB, DSB, and DMB
867 instructions instead.
868
869 Say Y here to enable software emulation of these
870 instructions for AArch32 userspace code. When this option is
871 enabled, CP15 barrier usage is traced which can help
872 identify software that needs updating.
873
874 If unsure, say Y
875
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000876config SETEND_EMULATION
877 bool "Emulate SETEND instruction"
878 help
879 The SETEND instruction alters the data-endianness of the
880 AArch32 EL0, and is deprecated in ARMv8.
881
882 Say Y here to enable software emulation of the instruction
883 for AArch32 userspace code.
884
885 Note: All the cpus on the system must have mixed endian support at EL0
886 for this feature to be enabled. If a new CPU - which doesn't support mixed
887 endian - is hotplugged in after this feature has been enabled, there could
888 be unexpected results in the applications.
889
890 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000891endif
892
Catalin Marinas048871b2016-07-01 18:25:31 +0100893config ARM64_SW_TTBR0_PAN
Catalin Marinas7285f412016-07-01 18:25:31 +0100894 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
Catalin Marinas048871b2016-07-01 18:25:31 +0100895 help
896 Enabling this option prevents the kernel from accessing
897 user-space memory directly by pointing TTBR0_EL1 to a reserved
898 zeroed area and reserved ASID. The user access routines
899 restore the valid TTBR0_EL1 temporarily.
900
Will Deacon0e4a0702015-07-27 15:54:13 +0100901menu "ARMv8.1 architectural features"
902
903config ARM64_HW_AFDBM
904 bool "Support for hardware updates of the Access and Dirty page flags"
905 default y
906 help
907 The ARMv8.1 architecture extensions introduce support for
908 hardware updates of the access and dirty information in page
909 table entries. When enabled in TCR_EL1 (HA and HD bits) on
910 capable processors, accesses to pages with PTE_AF cleared will
911 set this bit instead of raising an access flag fault.
912 Similarly, writes to read-only pages with the DBM bit set will
913 clear the read-only bit (AP[2]) instead of raising a
914 permission fault.
915
916 Kernels built with this configuration option enabled continue
917 to work on pre-ARMv8.1 hardware and the performance impact is
918 minimal. If unsure, say Y.
919
920config ARM64_PAN
921 bool "Enable support for Privileged Access Never (PAN)"
922 default y
923 help
924 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
925 prevents the kernel or hypervisor from accessing user-space (EL0)
926 memory directly.
927
928 Choosing this option will cause any unprotected (not using
929 copy_to_user et al) memory access to fail with a permission fault.
930
931 The feature is detected at runtime, and will remain as a 'nop'
932 instruction if the cpu does not implement the feature.
933
934config ARM64_LSE_ATOMICS
935 bool "Atomic instructions"
936 help
937 As part of the Large System Extensions, ARMv8.1 introduces new
938 atomic instructions that are designed specifically to scale in
939 very large systems.
940
941 Say Y here to make use of these instructions for the in-kernel
942 atomic routines. This incurs a small overhead on CPUs that do
943 not support these instructions and requires the kernel to be
944 built with binutils >= 2.25.
945
Marc Zyngier1f364c82014-02-19 09:33:14 +0000946config ARM64_VHE
947 bool "Enable support for Virtualization Host Extensions (VHE)"
948 default y
949 help
950 Virtualization Host Extensions (VHE) allow the kernel to run
951 directly at EL2 (instead of EL1) on processors that support
952 it. This leads to better performance for KVM, as they reduce
953 the cost of the world switch.
954
955 Selecting this option allows the VHE feature to be detected
956 at runtime, and does not affect processors that do not
957 implement this feature.
958
Will Deacon0e4a0702015-07-27 15:54:13 +0100959endmenu
960
Will Deaconf9933182016-02-26 16:30:14 +0000961menu "ARMv8.2 architectural features"
962
James Morse57f49592016-02-05 14:58:48 +0000963config ARM64_UAO
964 bool "Enable support for User Access Override (UAO)"
965 default y
966 help
967 User Access Override (UAO; part of the ARMv8.2 Extensions)
968 causes the 'unprivileged' variant of the load/store instructions to
969 be overriden to be privileged.
970
971 This option changes get_user() and friends to use the 'unprivileged'
972 variant of the load/store instructions. This ensures that user-space
973 really did have access to the supplied memory. When addr_limit is
974 set to kernel memory the UAO bit will be set, allowing privileged
975 access to kernel memory.
976
977 Choosing this option will cause copy_to_user() et al to use user-space
978 memory permissions.
979
980 The feature is detected at runtime, the kernel will use the
981 regular load/store instructions if the cpu does not implement the
982 feature.
983
Will Deaconf9933182016-02-26 16:30:14 +0000984endmenu
985
Ard Biesheuvelfd045f62015-11-24 12:37:35 +0100986config ARM64_MODULE_CMODEL_LARGE
987 bool
988
989config ARM64_MODULE_PLTS
990 bool
991 select ARM64_MODULE_CMODEL_LARGE
992 select HAVE_MOD_ARCH_SPECIFIC
993
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +0100994config RELOCATABLE
995 bool
996 help
997 This builds the kernel as a Position Independent Executable (PIE),
998 which retains all relocation metadata required to relocate the
999 kernel binary at runtime to a different virtual address than the
1000 address it was linked at.
1001 Since AArch64 uses the RELA relocation format, this requires a
1002 relocation pass at runtime even if the kernel is loaded at the
1003 same address it was linked at.
1004
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001005config RANDOMIZE_BASE
1006 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -07001007 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001008 select RELOCATABLE
1009 help
1010 Randomizes the virtual address at which the kernel image is
1011 loaded, as a security feature that deters exploit attempts
1012 relying on knowledge of the location of kernel internals.
1013
1014 It is the bootloader's job to provide entropy, by passing a
1015 random u64 value in /chosen/kaslr-seed at kernel entry.
1016
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +01001017 When booting via the UEFI stub, it will invoke the firmware's
1018 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1019 to the kernel proper. In addition, it will randomise the physical
1020 location of the kernel Image as well.
1021
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001022 If unsure, say N.
1023
1024config RANDOMIZE_MODULE_REGION_FULL
1025 bool "Randomize the module region independently from the core kernel"
Ard Biesheuvel8fe88a42016-10-17 16:18:39 +01001026 depends on RANDOMIZE_BASE && !DYNAMIC_FTRACE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001027 default y
1028 help
1029 Randomizes the location of the module region without considering the
1030 location of the core kernel. This way, it is impossible for modules
1031 to leak information about the location of core kernel data structures
1032 but it does imply that function calls between modules and the core
1033 kernel will need to be resolved via veneers in the module PLT.
1034
1035 When this option is not set, the module region will be randomized over
1036 a limited range that contains the [_stext, _etext] interval of the
1037 core kernel, so branch relocations are always in range.
1038
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001039endmenu
1040
1041menu "Boot options"
1042
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001043config ARM64_ACPI_PARKING_PROTOCOL
1044 bool "Enable support for the ARM64 ACPI parking protocol"
1045 depends on ACPI
1046 help
1047 Enable support for the ARM64 ACPI parking protocol. If disabled
1048 the kernel will not allow booting through the ARM64 ACPI parking
1049 protocol even if the corresponding data is present in the ACPI
1050 MADT table.
1051
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001052config CMDLINE
1053 string "Default kernel command string"
1054 default ""
1055 help
1056 Provide a set of default command-line options at build time by
1057 entering them here. As a minimum, you should specify the the
1058 root device (e.g. root=/dev/nfs).
1059
Colin Cross74157da2014-04-02 18:02:15 -07001060choice
1061 prompt "Kernel command line type" if CMDLINE != ""
1062 default CMDLINE_FROM_BOOTLOADER
1063
1064config CMDLINE_FROM_BOOTLOADER
1065 bool "Use bootloader kernel arguments if available"
1066 help
1067 Uses the command-line options passed by the boot loader. If
1068 the boot loader doesn't provide any, the default kernel command
1069 string provided in CMDLINE will be used.
1070
1071config CMDLINE_EXTEND
1072 bool "Extend bootloader kernel arguments"
1073 help
1074 The command-line arguments provided by the boot loader will be
1075 appended to the default kernel command string.
1076
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001077config CMDLINE_FORCE
1078 bool "Always use the default kernel command string"
1079 help
1080 Always use the default kernel command string, even if the boot
1081 loader passes other arguments to the kernel.
1082 This is useful if you cannot or don't want to change the
1083 command-line options your boot loader passes to the kernel.
Colin Cross74157da2014-04-02 18:02:15 -07001084endchoice
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001085
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001086config EFI_STUB
1087 bool
1088
Mark Salterf84d0272014-04-15 21:59:30 -04001089config EFI
1090 bool "UEFI runtime support"
1091 depends on OF && !CPU_BIG_ENDIAN
1092 select LIBFDT
1093 select UCS2_STRING
1094 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001095 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001096 select EFI_STUB
1097 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -04001098 default y
1099 help
1100 This option provides support for runtime services provided
1101 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001102 clock, and platform reset). A UEFI stub is also provided to
1103 allow the kernel to be booted as an EFI application. This
1104 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001105
Yi Lid1ae8c02014-10-04 23:46:43 +08001106config DMI
1107 bool "Enable support for SMBIOS (DMI) tables"
1108 depends on EFI
1109 default y
1110 help
1111 This enables SMBIOS/DMI feature for systems.
1112
1113 This option is only useful on systems that have UEFI firmware.
1114 However, even with this option, the resultant kernel should
1115 continue to boot on existing non-UEFI platforms.
1116
Alex Raye2d9f0a2014-03-17 13:44:01 -07001117config BUILD_ARM64_APPENDED_DTB_IMAGE
1118 bool "Build a concatenated Image.gz/dtb by default"
1119 depends on OF
1120 help
1121 Enabling this option will cause a concatenated Image.gz and list of
1122 DTBs to be built by default (instead of a standalone Image.gz.)
1123 The image will built in arch/arm64/boot/Image.gz-dtb
1124
Dmitry Shmidt4bdcc932017-03-28 13:30:18 -07001125choice
1126 prompt "Appended DTB Kernel Image name"
1127 depends on BUILD_ARM64_APPENDED_DTB_IMAGE
1128 help
1129 Enabling this option will cause a specific kernel image Image or
1130 Image.gz to be used for final image creation.
1131 The image will built in arch/arm64/boot/IMAGE-NAME-dtb
1132
1133 config IMG_GZ_DTB
1134 bool "Image.gz-dtb"
1135 config IMG_DTB
1136 bool "Image-dtb"
1137endchoice
1138
1139config BUILD_ARM64_APPENDED_KERNEL_IMAGE_NAME
1140 string
1141 depends on BUILD_ARM64_APPENDED_DTB_IMAGE
1142 default "Image.gz-dtb" if IMG_GZ_DTB
1143 default "Image-dtb" if IMG_DTB
1144
Alex Raye2d9f0a2014-03-17 13:44:01 -07001145config BUILD_ARM64_APPENDED_DTB_IMAGE_NAMES
1146 string "Default dtb names"
1147 depends on BUILD_ARM64_APPENDED_DTB_IMAGE
1148 help
1149 Space separated list of names of dtbs to append when
1150 building a concatenated Image.gz-dtb.
1151
Atanas Filipovf1d581c2018-04-16 16:14:22 +05301152choice
1153 prompt "Kernel compression method"
1154 default BUILD_ARM64_KERNEL_COMPRESSION_GZIP
1155 help
1156 Allows choice between gzip compressed or uncompressed
1157 kernel image
1158
1159config BUILD_ARM64_KERNEL_COMPRESSION_GZIP
1160 bool "Build compressed kernel image"
1161 help
1162 Build a kernel image using gzip
1163 compression with concatenated dtb.
1164 gzip is based on the DEFLATE
1165 algorithm.
1166
1167config BUILD_ARM64_UNCOMPRESSED_KERNEL
1168 bool "Build uncompressed kernel image"
1169 help
1170 Build a kernel image without
1171 compression and with
1172 concatenated dtb.
1173endchoice
1174
Puja Gupta22625ce2017-03-17 13:27:09 -07001175config BUILD_ARM64_DT_OVERLAY
1176 bool "enable DT overlay compilation support"
1177 depends on OF
1178 help
1179 This option enables support for DT overlay compilation.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001180endmenu
1181
1182menu "Userspace binary formats"
1183
1184source "fs/Kconfig.binfmt"
1185
1186config COMPAT
1187 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +01001188 depends on ARM64_4K_PAGES || EXPERT
Kefeng Wange631a1a2017-01-26 11:19:55 +08001189 select COMPAT_BINFMT_ELF if BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -07001190 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -05001191 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -05001192 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001193 help
1194 This option enables support for a 32-bit EL0 running under a 64-bit
1195 kernel at EL1. AArch32-specific components such as system calls,
1196 the user helper functions, VFP support and the ptrace interface are
1197 handled appropriately by the kernel.
1198
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001199 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1200 that you will only be able to execute AArch32 binaries that were compiled
1201 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +00001202
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001203 If you want to execute 32-bit userspace applications, say Y.
1204
1205config SYSVIPC_COMPAT
1206 def_bool y
1207 depends on COMPAT && SYSVIPC
1208
1209endmenu
1210
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001211menu "Power management options"
1212
1213source "kernel/power/Kconfig"
1214
James Morse82869ac2016-04-27 17:47:12 +01001215config ARCH_HIBERNATION_POSSIBLE
1216 def_bool y
1217 depends on CPU_PM
1218
1219config ARCH_HIBERNATION_HEADER
1220 def_bool y
1221 depends on HIBERNATION
1222
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001223config ARCH_SUSPEND_POSSIBLE
1224 def_bool y
1225
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001226endmenu
1227
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001228menu "CPU Power Management"
1229
1230source "drivers/cpuidle/Kconfig"
1231
Rob Herring52e7e812014-02-24 11:27:57 +09001232source "drivers/cpufreq/Kconfig"
1233
1234endmenu
1235
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001236source "net/Kconfig"
1237
1238source "drivers/Kconfig"
1239
Mark Salterf84d0272014-04-15 21:59:30 -04001240source "drivers/firmware/Kconfig"
1241
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001242source "drivers/acpi/Kconfig"
1243
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001244source "fs/Kconfig"
1245
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001246source "arch/arm64/kvm/Kconfig"
1247
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001248source "arch/arm64/Kconfig.debug"
1249
1250source "security/Kconfig"
1251
1252source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001253if CRYPTO
1254source "arch/arm64/crypto/Kconfig"
1255endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001256
1257source "lib/Kconfig"