blob: 33c758e09d86ba63ab763cc498b52325dd449542 [file] [log] [blame]
Govindraj.Rb6126332010-09-27 20:20:49 +05301/*
2 * Driver for OMAP-UART controller.
3 * Based on drivers/serial/8250.c
4 *
5 * Copyright (C) 2010 Texas Instruments.
6 *
7 * Authors:
8 * Govindraj R <govindraj.raja@ti.com>
9 * Thara Gopinath <thara@ti.com>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -030016 * Note: This driver is made separate from 8250 driver as we cannot
Govindraj.Rb6126332010-09-27 20:20:49 +053017 * over load 8250 driver with omap platform specific configuration for
18 * features like DMA, it makes easier to implement features like DMA and
19 * hardware flow control and software flow control configuration with
20 * this driver as required for the omap-platform.
21 */
22
Thomas Weber364a6ec2011-02-01 08:30:41 +010023#if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
24#define SUPPORT_SYSRQ
25#endif
26
Govindraj.Rb6126332010-09-27 20:20:49 +053027#include <linux/module.h>
28#include <linux/init.h>
29#include <linux/console.h>
30#include <linux/serial_reg.h>
31#include <linux/delay.h>
32#include <linux/slab.h>
33#include <linux/tty.h>
34#include <linux/tty_flip.h>
Felipe Balbid21e4002012-09-06 15:45:38 +030035#include <linux/platform_device.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053036#include <linux/io.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053037#include <linux/clk.h>
38#include <linux/serial_core.h>
39#include <linux/irq.h>
Govindraj.Rfcdca752011-02-28 18:12:23 +053040#include <linux/pm_runtime.h>
Rajendra Nayakd92b0df2011-12-14 17:25:45 +053041#include <linux/of.h>
NeilBrown9574f362012-07-30 10:30:26 +100042#include <linux/gpio.h>
Tony Lindgrend9ba5732012-12-14 09:09:11 -080043#include <linux/platform_data/serial-omap.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053044
Russell Kingf91b55ab2012-10-06 10:50:58 +010045#define OMAP_MAX_HSUART_PORTS 6
46
Govindraj.R7c77c8d2012-04-03 19:12:34 +053047#define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
48
49#define OMAP_UART_REV_42 0x0402
50#define OMAP_UART_REV_46 0x0406
51#define OMAP_UART_REV_52 0x0502
52#define OMAP_UART_REV_63 0x0603
53
Govindraj.Rf64ffda2013-07-05 18:25:59 +030054#define OMAP_UART_TX_WAKEUP_EN BIT(7)
55
56/* Feature flags */
57#define OMAP_UART_WER_HAS_TX_WAKEUP BIT(0)
58
Russell Kingf91b55ab2012-10-06 10:50:58 +010059#define UART_ERRATA_i202_MDR1_ACCESS BIT(0)
60#define UART_ERRATA_i291_DMA_FORCEIDLE BIT(1)
61
Rajendra Nayak8fe789d2011-12-14 17:25:44 +053062#define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
63
Paul Walmsley0ba5f662012-01-25 19:50:36 -070064/* SCR register bitmasks */
65#define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
Alexey Pelykh1776fd02013-02-04 12:19:46 -050066#define OMAP_UART_SCR_TX_TRIG_GRANU1_MASK (1 << 6)
Russell Kingf91b55ab2012-10-06 10:50:58 +010067#define OMAP_UART_SCR_TX_EMPTY (1 << 3)
Paul Walmsley0ba5f662012-01-25 19:50:36 -070068
69/* FCR register bitmasks */
Paul Walmsley0ba5f662012-01-25 19:50:36 -070070#define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
Felipe Balbi6721ab72012-09-06 15:45:40 +030071#define OMAP_UART_FCR_TX_FIFO_TRIG_MASK (0x3 << 4)
Paul Walmsley0ba5f662012-01-25 19:50:36 -070072
Govindraj.R7c77c8d2012-04-03 19:12:34 +053073/* MVR register bitmasks */
74#define OMAP_UART_MVR_SCHEME_SHIFT 30
75
76#define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
77#define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
78#define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
79
80#define OMAP_UART_MVR_MAJ_MASK 0x700
81#define OMAP_UART_MVR_MAJ_SHIFT 8
82#define OMAP_UART_MVR_MIN_MASK 0x3f
83
Russell Kingf91b55ab2012-10-06 10:50:58 +010084#define OMAP_UART_DMA_CH_FREE -1
85
86#define MSR_SAVE_FLAGS UART_MSR_ANY_DELTA
87#define OMAP_MODE13X_SPEED 230400
88
89/* WER = 0x7F
90 * Enable module level wakeup in WER reg
91 */
92#define OMAP_UART_WER_MOD_WKUP 0X7F
93
94/* Enable XON/XOFF flow control on output */
Russell King3af08bd2012-10-05 13:32:08 +010095#define OMAP_UART_SW_TX 0x08
Russell Kingf91b55ab2012-10-06 10:50:58 +010096
97/* Enable XON/XOFF flow control on input */
Russell King3af08bd2012-10-05 13:32:08 +010098#define OMAP_UART_SW_RX 0x02
Russell Kingf91b55ab2012-10-06 10:50:58 +010099
100#define OMAP_UART_SW_CLR 0xF0
101
102#define OMAP_UART_TCR_TRIG 0x0F
103
104struct uart_omap_dma {
105 u8 uart_dma_tx;
106 u8 uart_dma_rx;
107 int rx_dma_channel;
108 int tx_dma_channel;
109 dma_addr_t rx_buf_dma_phys;
110 dma_addr_t tx_buf_dma_phys;
111 unsigned int uart_base;
112 /*
113 * Buffer for rx dma.It is not required for tx because the buffer
114 * comes from port structure.
115 */
116 unsigned char *rx_buf;
117 unsigned int prev_rx_dma_pos;
118 int tx_buf_size;
119 int tx_dma_used;
120 int rx_dma_used;
121 spinlock_t tx_lock;
122 spinlock_t rx_lock;
123 /* timer to poll activity on rx dma */
124 struct timer_list rx_timer;
125 unsigned int rx_buf_size;
126 unsigned int rx_poll_rate;
127 unsigned int rx_timeout;
128};
129
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300130struct uart_omap_port {
131 struct uart_port port;
132 struct uart_omap_dma uart_dma;
133 struct device *dev;
134
135 unsigned char ier;
136 unsigned char lcr;
137 unsigned char mcr;
138 unsigned char fcr;
139 unsigned char efr;
140 unsigned char dll;
141 unsigned char dlh;
142 unsigned char mdr1;
143 unsigned char scr;
Govindraj.Rf64ffda2013-07-05 18:25:59 +0300144 unsigned char wer;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300145
146 int use_dma;
147 /*
148 * Some bits in registers are cleared on a read, so they must
149 * be saved whenever the register is read but the bits will not
150 * be immediately processed.
151 */
152 unsigned int lsr_break_flag;
153 unsigned char msr_saved_flags;
154 char name[20];
155 unsigned long port_activity;
Shubhrajyoti D39aee512012-10-03 17:24:36 +0530156 int context_loss_cnt;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300157 u32 errata;
158 u8 wakeups_enabled;
Govindraj.Rf64ffda2013-07-05 18:25:59 +0300159 u32 features;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300160
Felipe Balbie36851d2012-09-07 18:34:19 +0300161 int DTR_gpio;
162 int DTR_inverted;
163 int DTR_active;
164
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300165 struct pm_qos_request pm_qos_request;
166 u32 latency;
167 u32 calc_latency;
168 struct work_struct qos_work;
Sourav Poddarddd85e22013-05-15 21:05:38 +0530169 bool is_suspending;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300170};
171
172#define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
173
Govindraj.Rb6126332010-09-27 20:20:49 +0530174static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
175
176/* Forward declaration of functions */
Govindraj.R94734742011-11-07 19:00:33 +0530177static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +0530178
Govindraj.R2fd14962011-11-09 17:41:21 +0530179static struct workqueue_struct *serial_omap_uart_wq;
Govindraj.Rb6126332010-09-27 20:20:49 +0530180
181static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
182{
183 offset <<= up->port.regshift;
184 return readw(up->port.membase + offset);
185}
186
187static inline void serial_out(struct uart_omap_port *up, int offset, int value)
188{
189 offset <<= up->port.regshift;
190 writew(value, up->port.membase + offset);
191}
192
193static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
194{
195 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
196 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
197 UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
198 serial_out(up, UART_FCR, 0);
199}
200
Felipe Balbie5b57c02012-08-23 13:32:42 +0300201static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
202{
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300203 struct omap_uart_port_info *pdata = up->dev->platform_data;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300204
Felipe Balbice2f08d2012-09-07 21:10:33 +0300205 if (!pdata || !pdata->get_context_loss_count)
Tony Lindgrena630fbf2013-06-10 07:39:09 -0700206 return -EINVAL;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300207
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300208 return pdata->get_context_loss_count(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300209}
210
Felipe Balbie5b57c02012-08-23 13:32:42 +0300211static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
212{
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300213 struct omap_uart_port_info *pdata = up->dev->platform_data;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300214
Felipe Balbice2f08d2012-09-07 21:10:33 +0300215 if (!pdata || !pdata->enable_wakeup)
216 return;
217
218 pdata->enable_wakeup(up->dev, enable);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300219}
220
Govindraj.Rb6126332010-09-27 20:20:49 +0530221/*
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500222 * serial_omap_baud_is_mode16 - check if baud rate is MODE16X
223 * @port: uart port info
224 * @baud: baudrate for which mode needs to be determined
225 *
226 * Returns true if baud rate is MODE16X and false if MODE13X
227 * Original table in OMAP TRM named "UART Mode Baud Rates, Divisor Values,
228 * and Error Rates" determines modes not for all common baud rates.
229 * E.g. for 1000000 baud rate mode must be 16x, but according to that
230 * table it's determined as 13x.
231 */
232static bool
233serial_omap_baud_is_mode16(struct uart_port *port, unsigned int baud)
234{
235 unsigned int n13 = port->uartclk / (13 * baud);
236 unsigned int n16 = port->uartclk / (16 * baud);
237 int baudAbsDiff13 = baud - (port->uartclk / (13 * n13));
238 int baudAbsDiff16 = baud - (port->uartclk / (16 * n16));
239 if(baudAbsDiff13 < 0)
240 baudAbsDiff13 = -baudAbsDiff13;
241 if(baudAbsDiff16 < 0)
242 baudAbsDiff16 = -baudAbsDiff16;
243
244 return (baudAbsDiff13 > baudAbsDiff16);
245}
246
247/*
Govindraj.Rb6126332010-09-27 20:20:49 +0530248 * serial_omap_get_divisor - calculate divisor value
249 * @port: uart port info
250 * @baud: baudrate for which divisor needs to be calculated.
Govindraj.Rb6126332010-09-27 20:20:49 +0530251 */
252static unsigned int
253serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
254{
255 unsigned int divisor;
256
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500257 if (!serial_omap_baud_is_mode16(port, baud))
Govindraj.Rb6126332010-09-27 20:20:49 +0530258 divisor = 13;
259 else
260 divisor = 16;
261 return port->uartclk/(baud * divisor);
262}
263
Govindraj.Rb6126332010-09-27 20:20:49 +0530264static void serial_omap_enable_ms(struct uart_port *port)
265{
Felipe Balbic990f352012-08-23 13:32:41 +0300266 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530267
Rajendra Nayakba774332011-12-14 17:25:43 +0530268 dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530269
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300270 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530271 up->ier |= UART_IER_MSI;
272 serial_out(up, UART_IER, up->ier);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300273 pm_runtime_mark_last_busy(up->dev);
274 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530275}
276
277static void serial_omap_stop_tx(struct uart_port *port)
278{
Felipe Balbic990f352012-08-23 13:32:41 +0300279 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530280
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300281 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530282 if (up->ier & UART_IER_THRI) {
283 up->ier &= ~UART_IER_THRI;
284 serial_out(up, UART_IER, up->ier);
285 }
Govindraj.Rfcdca752011-02-28 18:12:23 +0530286
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300287 pm_runtime_mark_last_busy(up->dev);
288 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530289}
290
291static void serial_omap_stop_rx(struct uart_port *port)
292{
Felipe Balbic990f352012-08-23 13:32:41 +0300293 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530294
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300295 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530296 up->ier &= ~UART_IER_RLSI;
297 up->port.read_status_mask &= ~UART_LSR_DR;
298 serial_out(up, UART_IER, up->ier);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300299 pm_runtime_mark_last_busy(up->dev);
300 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530301}
302
Felipe Balbibf63a082012-09-06 15:45:25 +0300303static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
Govindraj.Rb6126332010-09-27 20:20:49 +0530304{
305 struct circ_buf *xmit = &up->port.state->xmit;
306 int count;
307
308 if (up->port.x_char) {
309 serial_out(up, UART_TX, up->port.x_char);
310 up->port.icount.tx++;
311 up->port.x_char = 0;
312 return;
313 }
314 if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
315 serial_omap_stop_tx(&up->port);
316 return;
317 }
Greg Kroah-Hartmanaf681ca2012-01-26 11:14:42 -0800318 count = up->port.fifosize / 4;
Govindraj.Rb6126332010-09-27 20:20:49 +0530319 do {
320 serial_out(up, UART_TX, xmit->buf[xmit->tail]);
321 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
322 up->port.icount.tx++;
323 if (uart_circ_empty(xmit))
324 break;
325 } while (--count > 0);
326
Ruchika Kharwar0324a822012-09-06 15:45:34 +0300327 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) {
328 spin_unlock(&up->port.lock);
Govindraj.Rb6126332010-09-27 20:20:49 +0530329 uart_write_wakeup(&up->port);
Ruchika Kharwar0324a822012-09-06 15:45:34 +0300330 spin_lock(&up->port.lock);
331 }
Govindraj.Rb6126332010-09-27 20:20:49 +0530332
333 if (uart_circ_empty(xmit))
334 serial_omap_stop_tx(&up->port);
335}
336
337static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
338{
339 if (!(up->ier & UART_IER_THRI)) {
340 up->ier |= UART_IER_THRI;
341 serial_out(up, UART_IER, up->ier);
342 }
343}
344
345static void serial_omap_start_tx(struct uart_port *port)
346{
Felipe Balbic990f352012-08-23 13:32:41 +0300347 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530348
Felipe Balbi49457432012-09-06 15:45:21 +0300349 pm_runtime_get_sync(up->dev);
350 serial_omap_enable_ier_thri(up);
Felipe Balbi49457432012-09-06 15:45:21 +0300351 pm_runtime_mark_last_busy(up->dev);
352 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530353}
354
Russell King3af08bd2012-10-05 13:32:08 +0100355static void serial_omap_throttle(struct uart_port *port)
356{
357 struct uart_omap_port *up = to_uart_omap_port(port);
358 unsigned long flags;
359
360 pm_runtime_get_sync(up->dev);
361 spin_lock_irqsave(&up->port.lock, flags);
362 up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
363 serial_out(up, UART_IER, up->ier);
364 spin_unlock_irqrestore(&up->port.lock, flags);
365 pm_runtime_mark_last_busy(up->dev);
366 pm_runtime_put_autosuspend(up->dev);
367}
368
369static void serial_omap_unthrottle(struct uart_port *port)
370{
371 struct uart_omap_port *up = to_uart_omap_port(port);
372 unsigned long flags;
373
374 pm_runtime_get_sync(up->dev);
375 spin_lock_irqsave(&up->port.lock, flags);
376 up->ier |= UART_IER_RLSI | UART_IER_RDI;
377 serial_out(up, UART_IER, up->ier);
378 spin_unlock_irqrestore(&up->port.lock, flags);
379 pm_runtime_mark_last_busy(up->dev);
380 pm_runtime_put_autosuspend(up->dev);
381}
382
Govindraj.Rb6126332010-09-27 20:20:49 +0530383static unsigned int check_modem_status(struct uart_omap_port *up)
384{
385 unsigned int status;
386
387 status = serial_in(up, UART_MSR);
388 status |= up->msr_saved_flags;
389 up->msr_saved_flags = 0;
390 if ((status & UART_MSR_ANY_DELTA) == 0)
391 return status;
392
393 if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
394 up->port.state != NULL) {
395 if (status & UART_MSR_TERI)
396 up->port.icount.rng++;
397 if (status & UART_MSR_DDSR)
398 up->port.icount.dsr++;
399 if (status & UART_MSR_DDCD)
400 uart_handle_dcd_change
401 (&up->port, status & UART_MSR_DCD);
402 if (status & UART_MSR_DCTS)
403 uart_handle_cts_change
404 (&up->port, status & UART_MSR_CTS);
405 wake_up_interruptible(&up->port.state->port.delta_msr_wait);
406 }
407
408 return status;
409}
410
Felipe Balbi72256cb2012-09-06 15:45:24 +0300411static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
412{
413 unsigned int flag;
Shubhrajyoti D9a12fcf2012-09-21 20:07:19 +0530414 unsigned char ch = 0;
415
416 if (likely(lsr & UART_LSR_DR))
417 ch = serial_in(up, UART_RX);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300418
419 up->port.icount.rx++;
420 flag = TTY_NORMAL;
421
422 if (lsr & UART_LSR_BI) {
423 flag = TTY_BREAK;
424 lsr &= ~(UART_LSR_FE | UART_LSR_PE);
425 up->port.icount.brk++;
426 /*
427 * We do the SysRQ and SAK checking
428 * here because otherwise the break
429 * may get masked by ignore_status_mask
430 * or read_status_mask.
431 */
432 if (uart_handle_break(&up->port))
433 return;
434
435 }
436
437 if (lsr & UART_LSR_PE) {
438 flag = TTY_PARITY;
439 up->port.icount.parity++;
440 }
441
442 if (lsr & UART_LSR_FE) {
443 flag = TTY_FRAME;
444 up->port.icount.frame++;
445 }
446
447 if (lsr & UART_LSR_OE)
448 up->port.icount.overrun++;
449
450#ifdef CONFIG_SERIAL_OMAP_CONSOLE
451 if (up->port.line == up->port.cons->index) {
452 /* Recover the break flag from console xmit */
453 lsr |= up->lsr_break_flag;
454 }
455#endif
456 uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
457}
458
459static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
460{
461 unsigned char ch = 0;
462 unsigned int flag;
463
464 if (!(lsr & UART_LSR_DR))
465 return;
466
467 ch = serial_in(up, UART_RX);
468 flag = TTY_NORMAL;
469 up->port.icount.rx++;
470
471 if (uart_handle_sysrq_char(&up->port, ch))
472 return;
473
474 uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
475}
476
Govindraj.Rb6126332010-09-27 20:20:49 +0530477/**
478 * serial_omap_irq() - This handles the interrupt from one port
479 * @irq: uart port irq number
480 * @dev_id: uart port info
481 */
Felipe Balbi52c55132012-09-06 15:45:33 +0300482static irqreturn_t serial_omap_irq(int irq, void *dev_id)
Govindraj.Rb6126332010-09-27 20:20:49 +0530483{
484 struct uart_omap_port *up = dev_id;
485 unsigned int iir, lsr;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300486 unsigned int type;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300487 irqreturn_t ret = IRQ_NONE;
Felipe Balbi72256cb2012-09-06 15:45:24 +0300488 int max_count = 256;
Govindraj.Rb6126332010-09-27 20:20:49 +0530489
Felipe Balbi6c3a30c2012-09-06 15:45:30 +0300490 spin_lock(&up->port.lock);
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300491 pm_runtime_get_sync(up->dev);
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300492
Felipe Balbi72256cb2012-09-06 15:45:24 +0300493 do {
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300494 iir = serial_in(up, UART_IIR);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300495 if (iir & UART_IIR_NO_INT)
496 break;
Govindraj.Rb6126332010-09-27 20:20:49 +0530497
Felipe Balbi72256cb2012-09-06 15:45:24 +0300498 ret = IRQ_HANDLED;
499 lsr = serial_in(up, UART_LSR);
500
501 /* extract IRQ type from IIR register */
502 type = iir & 0x3e;
503
504 switch (type) {
505 case UART_IIR_MSI:
506 check_modem_status(up);
507 break;
508 case UART_IIR_THRI:
Felipe Balbibf63a082012-09-06 15:45:25 +0300509 transmit_chars(up, lsr);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300510 break;
511 case UART_IIR_RX_TIMEOUT:
512 /* FALLTHROUGH */
513 case UART_IIR_RDI:
514 serial_omap_rdi(up, lsr);
515 break;
516 case UART_IIR_RLSI:
517 serial_omap_rlsi(up, lsr);
518 break;
519 case UART_IIR_CTS_RTS_DSR:
520 /* simply try again */
521 break;
522 case UART_IIR_XOFF:
523 /* FALLTHROUGH */
524 default:
525 break;
526 }
527 } while (!(iir & UART_IIR_NO_INT) && max_count--);
528
Felipe Balbi6c3a30c2012-09-06 15:45:30 +0300529 spin_unlock(&up->port.lock);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300530
Jiri Slaby2e124b42013-01-03 15:53:06 +0100531 tty_flip_buffer_push(&up->port.state->port);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300532
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300533 pm_runtime_mark_last_busy(up->dev);
534 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530535 up->port_activity = jiffies;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300536
537 return ret;
Govindraj.Rb6126332010-09-27 20:20:49 +0530538}
539
540static unsigned int serial_omap_tx_empty(struct uart_port *port)
541{
Felipe Balbic990f352012-08-23 13:32:41 +0300542 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530543 unsigned long flags = 0;
544 unsigned int ret = 0;
545
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300546 pm_runtime_get_sync(up->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +0530547 dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530548 spin_lock_irqsave(&up->port.lock, flags);
549 ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
550 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300551 pm_runtime_mark_last_busy(up->dev);
552 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530553 return ret;
554}
555
556static unsigned int serial_omap_get_mctrl(struct uart_port *port)
557{
Felipe Balbic990f352012-08-23 13:32:41 +0300558 struct uart_omap_port *up = to_uart_omap_port(port);
Shubhrajyoti D514f31d2011-11-21 15:43:28 +0530559 unsigned int status;
Govindraj.Rb6126332010-09-27 20:20:49 +0530560 unsigned int ret = 0;
561
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300562 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530563 status = check_modem_status(up);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300564 pm_runtime_mark_last_busy(up->dev);
565 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530566
Rajendra Nayakba774332011-12-14 17:25:43 +0530567 dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530568
569 if (status & UART_MSR_DCD)
570 ret |= TIOCM_CAR;
571 if (status & UART_MSR_RI)
572 ret |= TIOCM_RNG;
573 if (status & UART_MSR_DSR)
574 ret |= TIOCM_DSR;
575 if (status & UART_MSR_CTS)
576 ret |= TIOCM_CTS;
577 return ret;
578}
579
580static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
581{
Felipe Balbic990f352012-08-23 13:32:41 +0300582 struct uart_omap_port *up = to_uart_omap_port(port);
Russell King9363f8f2012-10-05 12:23:28 +0100583 unsigned char mcr = 0, old_mcr;
Govindraj.Rb6126332010-09-27 20:20:49 +0530584
Rajendra Nayakba774332011-12-14 17:25:43 +0530585 dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530586 if (mctrl & TIOCM_RTS)
587 mcr |= UART_MCR_RTS;
588 if (mctrl & TIOCM_DTR)
589 mcr |= UART_MCR_DTR;
590 if (mctrl & TIOCM_OUT1)
591 mcr |= UART_MCR_OUT1;
592 if (mctrl & TIOCM_OUT2)
593 mcr |= UART_MCR_OUT2;
594 if (mctrl & TIOCM_LOOP)
595 mcr |= UART_MCR_LOOP;
596
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300597 pm_runtime_get_sync(up->dev);
Russell King9363f8f2012-10-05 12:23:28 +0100598 old_mcr = serial_in(up, UART_MCR);
599 old_mcr &= ~(UART_MCR_LOOP | UART_MCR_OUT2 | UART_MCR_OUT1 |
600 UART_MCR_DTR | UART_MCR_RTS);
601 up->mcr = old_mcr | mcr;
Govindraj.Rc538d202011-11-07 18:57:03 +0530602 serial_out(up, UART_MCR, up->mcr);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300603 pm_runtime_mark_last_busy(up->dev);
604 pm_runtime_put_autosuspend(up->dev);
NeilBrown9574f362012-07-30 10:30:26 +1000605
606 if (gpio_is_valid(up->DTR_gpio) &&
607 !!(mctrl & TIOCM_DTR) != up->DTR_active) {
608 up->DTR_active = !up->DTR_active;
609 if (gpio_cansleep(up->DTR_gpio))
610 schedule_work(&up->qos_work);
611 else
612 gpio_set_value(up->DTR_gpio,
613 up->DTR_active != up->DTR_inverted);
614 }
Govindraj.Rb6126332010-09-27 20:20:49 +0530615}
616
617static void serial_omap_break_ctl(struct uart_port *port, int break_state)
618{
Felipe Balbic990f352012-08-23 13:32:41 +0300619 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530620 unsigned long flags = 0;
621
Rajendra Nayakba774332011-12-14 17:25:43 +0530622 dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300623 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530624 spin_lock_irqsave(&up->port.lock, flags);
625 if (break_state == -1)
626 up->lcr |= UART_LCR_SBC;
627 else
628 up->lcr &= ~UART_LCR_SBC;
629 serial_out(up, UART_LCR, up->lcr);
630 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300631 pm_runtime_mark_last_busy(up->dev);
632 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530633}
634
635static int serial_omap_startup(struct uart_port *port)
636{
Felipe Balbic990f352012-08-23 13:32:41 +0300637 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530638 unsigned long flags = 0;
639 int retval;
640
641 /*
642 * Allocate the IRQ
643 */
644 retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
645 up->name, up);
646 if (retval)
647 return retval;
648
Rajendra Nayakba774332011-12-14 17:25:43 +0530649 dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530650
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300651 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530652 /*
653 * Clear the FIFO buffers and disable them.
654 * (they will be reenabled in set_termios())
655 */
656 serial_omap_clear_fifos(up);
657 /* For Hardware flow control */
658 serial_out(up, UART_MCR, UART_MCR_RTS);
659
660 /*
661 * Clear the interrupt registers.
662 */
663 (void) serial_in(up, UART_LSR);
664 if (serial_in(up, UART_LSR) & UART_LSR_DR)
665 (void) serial_in(up, UART_RX);
666 (void) serial_in(up, UART_IIR);
667 (void) serial_in(up, UART_MSR);
668
669 /*
670 * Now, initialize the UART
671 */
672 serial_out(up, UART_LCR, UART_LCR_WLEN8);
673 spin_lock_irqsave(&up->port.lock, flags);
674 /*
675 * Most PC uarts need OUT2 raised to enable interrupts.
676 */
677 up->port.mctrl |= TIOCM_OUT2;
678 serial_omap_set_mctrl(&up->port, up->port.mctrl);
679 spin_unlock_irqrestore(&up->port.lock, flags);
680
681 up->msr_saved_flags = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530682 /*
683 * Finally, enable interrupts. Note: Modem status interrupts
684 * are set via set_termios(), which will be occurring imminently
685 * anyway, so we don't enable them here.
686 */
687 up->ier = UART_IER_RLSI | UART_IER_RDI;
688 serial_out(up, UART_IER, up->ier);
689
Jarkko Nikula78841462011-01-24 17:51:22 +0200690 /* Enable module level wake up */
Govindraj.Rf64ffda2013-07-05 18:25:59 +0300691 up->wer = OMAP_UART_WER_MOD_WKUP;
692 if (up->features & OMAP_UART_WER_HAS_TX_WAKEUP)
693 up->wer |= OMAP_UART_TX_WAKEUP_EN;
694
695 serial_out(up, UART_OMAP_WER, up->wer);
Jarkko Nikula78841462011-01-24 17:51:22 +0200696
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300697 pm_runtime_mark_last_busy(up->dev);
698 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530699 up->port_activity = jiffies;
700 return 0;
701}
702
703static void serial_omap_shutdown(struct uart_port *port)
704{
Felipe Balbic990f352012-08-23 13:32:41 +0300705 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530706 unsigned long flags = 0;
707
Rajendra Nayakba774332011-12-14 17:25:43 +0530708 dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530709
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300710 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530711 /*
712 * Disable interrupts from this port
713 */
714 up->ier = 0;
715 serial_out(up, UART_IER, 0);
716
717 spin_lock_irqsave(&up->port.lock, flags);
718 up->port.mctrl &= ~TIOCM_OUT2;
719 serial_omap_set_mctrl(&up->port, up->port.mctrl);
720 spin_unlock_irqrestore(&up->port.lock, flags);
721
722 /*
723 * Disable break condition and FIFOs
724 */
725 serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
726 serial_omap_clear_fifos(up);
727
728 /*
729 * Read data port to reset things, and then free the irq
730 */
731 if (serial_in(up, UART_LSR) & UART_LSR_DR)
732 (void) serial_in(up, UART_RX);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530733
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300734 pm_runtime_mark_last_busy(up->dev);
735 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530736 free_irq(up->port.irq, up);
737}
738
Govindraj.R2fd14962011-11-09 17:41:21 +0530739static void serial_omap_uart_qos_work(struct work_struct *work)
740{
741 struct uart_omap_port *up = container_of(work, struct uart_omap_port,
742 qos_work);
743
744 pm_qos_update_request(&up->pm_qos_request, up->latency);
NeilBrown9574f362012-07-30 10:30:26 +1000745 if (gpio_is_valid(up->DTR_gpio))
746 gpio_set_value_cansleep(up->DTR_gpio,
747 up->DTR_active != up->DTR_inverted);
Govindraj.R2fd14962011-11-09 17:41:21 +0530748}
749
Govindraj.Rb6126332010-09-27 20:20:49 +0530750static void
751serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
752 struct ktermios *old)
753{
Felipe Balbic990f352012-08-23 13:32:41 +0300754 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530755 unsigned char cval = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530756 unsigned long flags = 0;
757 unsigned int baud, quot;
758
759 switch (termios->c_cflag & CSIZE) {
760 case CS5:
761 cval = UART_LCR_WLEN5;
762 break;
763 case CS6:
764 cval = UART_LCR_WLEN6;
765 break;
766 case CS7:
767 cval = UART_LCR_WLEN7;
768 break;
769 default:
770 case CS8:
771 cval = UART_LCR_WLEN8;
772 break;
773 }
774
775 if (termios->c_cflag & CSTOPB)
776 cval |= UART_LCR_STOP;
777 if (termios->c_cflag & PARENB)
778 cval |= UART_LCR_PARITY;
779 if (!(termios->c_cflag & PARODD))
780 cval |= UART_LCR_EPAR;
Enric Balletbo i Serrafdbc7352012-12-06 09:45:04 +0100781 if (termios->c_cflag & CMSPAR)
782 cval |= UART_LCR_SPAR;
Govindraj.Rb6126332010-09-27 20:20:49 +0530783
784 /*
785 * Ask the core to calculate the divisor for us.
786 */
787
788 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
789 quot = serial_omap_get_divisor(port, baud);
790
Govindraj.R2fd14962011-11-09 17:41:21 +0530791 /* calculate wakeup latency constraint */
Paul Walmsley19723452012-01-25 19:50:56 -0700792 up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
Govindraj.R2fd14962011-11-09 17:41:21 +0530793 up->latency = up->calc_latency;
794 schedule_work(&up->qos_work);
795
Govindraj.Rc538d202011-11-07 18:57:03 +0530796 up->dll = quot & 0xff;
797 up->dlh = quot >> 8;
798 up->mdr1 = UART_OMAP_MDR1_DISABLE;
799
Govindraj.Rb6126332010-09-27 20:20:49 +0530800 up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
801 UART_FCR_ENABLE_FIFO;
Govindraj.Rb6126332010-09-27 20:20:49 +0530802
803 /*
804 * Ok, we're now changing the port state. Do it with
805 * interrupts disabled.
806 */
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300807 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530808 spin_lock_irqsave(&up->port.lock, flags);
809
810 /*
811 * Update the per-port timeout.
812 */
813 uart_update_timeout(port, termios->c_cflag, baud);
814
815 up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
816 if (termios->c_iflag & INPCK)
817 up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
818 if (termios->c_iflag & (BRKINT | PARMRK))
819 up->port.read_status_mask |= UART_LSR_BI;
820
821 /*
822 * Characters to ignore
823 */
824 up->port.ignore_status_mask = 0;
825 if (termios->c_iflag & IGNPAR)
826 up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
827 if (termios->c_iflag & IGNBRK) {
828 up->port.ignore_status_mask |= UART_LSR_BI;
829 /*
830 * If we're ignoring parity and break indicators,
831 * ignore overruns too (for real raw support).
832 */
833 if (termios->c_iflag & IGNPAR)
834 up->port.ignore_status_mask |= UART_LSR_OE;
835 }
836
837 /*
838 * ignore all characters if CREAD is not set
839 */
840 if ((termios->c_cflag & CREAD) == 0)
841 up->port.ignore_status_mask |= UART_LSR_DR;
842
843 /*
844 * Modem status interrupts
845 */
846 up->ier &= ~UART_IER_MSI;
847 if (UART_ENABLE_MS(&up->port, termios->c_cflag))
848 up->ier |= UART_IER_MSI;
849 serial_out(up, UART_IER, up->ier);
850 serial_out(up, UART_LCR, cval); /* reset DLAB */
Govindraj.Rc538d202011-11-07 18:57:03 +0530851 up->lcr = cval;
Alexey Pelykh1776fd02013-02-04 12:19:46 -0500852 up->scr = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530853
854 /* FIFOs and DMA Settings */
855
856 /* FCR can be changed only when the
857 * baud clock is not running
858 * DLL_REG and DLH_REG set to 0.
859 */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800860 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530861 serial_out(up, UART_DLL, 0);
862 serial_out(up, UART_DLM, 0);
863 serial_out(up, UART_LCR, 0);
864
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800865 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530866
Russell King08bd4902012-10-05 13:54:53 +0100867 up->efr = serial_in(up, UART_EFR) & ~UART_EFR_ECB;
Russell Kingd864c032012-10-06 00:51:17 +0100868 up->efr &= ~UART_EFR_SCD;
Govindraj.Rb6126332010-09-27 20:20:49 +0530869 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
870
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800871 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Russell King08bd4902012-10-05 13:54:53 +0100872 up->mcr = serial_in(up, UART_MCR) & ~UART_MCR_TCRTLR;
Govindraj.Rb6126332010-09-27 20:20:49 +0530873 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
874 /* FIFO ENABLE, DMA MODE */
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700875
Alexey Pelykh1f663962013-04-03 14:31:46 -0400876 up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
877 /*
878 * NOTE: Setting OMAP_UART_SCR_RX_TRIG_GRANU1_MASK
879 * sets Enables the granularity of 1 for TRIGGER RX
880 * level. Along with setting RX FIFO trigger level
881 * to 1 (as noted below, 16 characters) and TLR[3:0]
882 * to zero this will result RX FIFO threshold level
883 * to 1 character, instead of 16 as noted in comment
884 * below.
885 */
886
Felipe Balbi6721ab72012-09-06 15:45:40 +0300887 /* Set receive FIFO threshold to 16 characters and
888 * transmit FIFO threshold to 16 spaces
889 */
Felipe Balbi49457432012-09-06 15:45:21 +0300890 up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
Felipe Balbi6721ab72012-09-06 15:45:40 +0300891 up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
892 up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
893 UART_FCR_ENABLE_FIFO;
Greg Kroah-Hartman8a74e9f2012-01-26 11:15:18 -0800894
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700895 serial_out(up, UART_FCR, up->fcr);
896 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
897
Govindraj.Rc538d202011-11-07 18:57:03 +0530898 serial_out(up, UART_OMAP_SCR, up->scr);
899
Russell King08bd4902012-10-05 13:54:53 +0100900 /* Reset UART_MCR_TCRTLR: this must be done with the EFR_ECB bit set */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800901 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530902 serial_out(up, UART_MCR, up->mcr);
Russell King08bd4902012-10-05 13:54:53 +0100903 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
904 serial_out(up, UART_EFR, up->efr);
905 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530906
907 /* Protocol, Baud Rate, and Interrupt Settings */
908
Govindraj.R94734742011-11-07 19:00:33 +0530909 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
910 serial_omap_mdr1_errataset(up, up->mdr1);
911 else
912 serial_out(up, UART_OMAP_MDR1, up->mdr1);
913
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800914 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530915 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
916
917 serial_out(up, UART_LCR, 0);
918 serial_out(up, UART_IER, 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800919 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530920
Govindraj.Rc538d202011-11-07 18:57:03 +0530921 serial_out(up, UART_DLL, up->dll); /* LS of divisor */
922 serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
Govindraj.Rb6126332010-09-27 20:20:49 +0530923
924 serial_out(up, UART_LCR, 0);
925 serial_out(up, UART_IER, up->ier);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800926 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530927
928 serial_out(up, UART_EFR, up->efr);
929 serial_out(up, UART_LCR, cval);
930
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500931 if (!serial_omap_baud_is_mode16(port, baud))
Govindraj.Rc538d202011-11-07 18:57:03 +0530932 up->mdr1 = UART_OMAP_MDR1_13X_MODE;
Govindraj.Rb6126332010-09-27 20:20:49 +0530933 else
Govindraj.Rc538d202011-11-07 18:57:03 +0530934 up->mdr1 = UART_OMAP_MDR1_16X_MODE;
935
Govindraj.R94734742011-11-07 19:00:33 +0530936 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
937 serial_omap_mdr1_errataset(up, up->mdr1);
938 else
939 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +0530940
Russell Kingc533e512012-10-06 09:34:36 +0100941 /* Configure flow control */
Russell Kingc7d059c2012-10-06 09:12:44 +0100942 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530943
Russell Kingc533e512012-10-06 09:34:36 +0100944 /* XON1/XOFF1 accessible mode B, TCRTLR=0, ECB=0 */
945 serial_out(up, UART_XON1, termios->c_cc[VSTART]);
946 serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
Govindraj.Rb6126332010-09-27 20:20:49 +0530947
Russell Kingc533e512012-10-06 09:34:36 +0100948 /* Enable access to TCR/TLR */
Russell Kingc7d059c2012-10-06 09:12:44 +0100949 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
950 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
951 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
Govindraj.Rb6126332010-09-27 20:20:49 +0530952
Russell Kingc7d059c2012-10-06 09:12:44 +0100953 serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
Govindraj.Rb6126332010-09-27 20:20:49 +0530954
Russell King08bd4902012-10-05 13:54:53 +0100955 if (termios->c_cflag & CRTSCTS && up->port.flags & UPF_HARD_FLOW) {
Russell King08bd4902012-10-05 13:54:53 +0100956 /* Enable AUTORTS and AUTOCTS */
957 up->efr |= UART_EFR_CTS | UART_EFR_RTS;
958
Russell King1fe8aa82012-10-06 09:04:03 +0100959 /* Ensure MCR RTS is asserted */
960 up->mcr |= UART_MCR_RTS;
Russell King0d5b1662012-10-05 23:48:28 +0100961 } else {
962 /* Disable AUTORTS and AUTOCTS */
963 up->efr &= ~(UART_EFR_CTS | UART_EFR_RTS);
Govindraj.Rb6126332010-09-27 20:20:49 +0530964 }
965
Russell King01d70bb2012-10-15 16:50:59 +0100966 if (up->port.flags & UPF_SOFT_FLOW) {
Russell King01d70bb2012-10-15 16:50:59 +0100967 /* clear SW control mode bits */
968 up->efr &= OMAP_UART_SW_CLR;
969
970 /*
971 * IXON Flag:
Russell King01d70bb2012-10-15 16:50:59 +0100972 * Enable XON/XOFF flow control on input.
973 * Receiver compares XON1, XOFF1.
974 */
Russell King3af08bd2012-10-05 13:32:08 +0100975 if (termios->c_iflag & IXON)
Russell King01d70bb2012-10-15 16:50:59 +0100976 up->efr |= OMAP_UART_SW_RX;
977
Russell King01d70bb2012-10-15 16:50:59 +0100978 /*
Russell King3af08bd2012-10-05 13:32:08 +0100979 * IXOFF Flag:
980 * Enable XON/XOFF flow control on output.
981 * Transmit XON1, XOFF1
982 */
983 if (termios->c_iflag & IXOFF)
984 up->efr |= OMAP_UART_SW_TX;
985
986 /*
Russell King01d70bb2012-10-15 16:50:59 +0100987 * IXANY Flag:
988 * Enable any character to restart output.
989 * Operation resumes after receiving any
990 * character after recognition of the XOFF character
991 */
992 if (termios->c_iflag & IXANY)
993 up->mcr |= UART_MCR_XONANY;
994 else
995 up->mcr &= ~UART_MCR_XONANY;
Russell King01d70bb2012-10-15 16:50:59 +0100996 }
Russell Kingc7d059c2012-10-06 09:12:44 +0100997 serial_out(up, UART_MCR, up->mcr);
Russell King18f360f2012-10-06 09:08:20 +0100998 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
999 serial_out(up, UART_EFR, up->efr);
1000 serial_out(up, UART_LCR, up->lcr);
1001
Govindraj.Rb6126332010-09-27 20:20:49 +05301002 serial_omap_set_mctrl(&up->port, up->port.mctrl);
Govindraj.Rb6126332010-09-27 20:20:49 +05301003
1004 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001005 pm_runtime_mark_last_busy(up->dev);
1006 pm_runtime_put_autosuspend(up->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +05301007 dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301008}
1009
Felipe Balbi9727faf2012-09-06 15:45:35 +03001010static int serial_omap_set_wake(struct uart_port *port, unsigned int state)
1011{
1012 struct uart_omap_port *up = to_uart_omap_port(port);
1013
1014 serial_omap_enable_wakeup(up, state);
1015
1016 return 0;
1017}
1018
Govindraj.Rb6126332010-09-27 20:20:49 +05301019static void
1020serial_omap_pm(struct uart_port *port, unsigned int state,
1021 unsigned int oldstate)
1022{
Felipe Balbic990f352012-08-23 13:32:41 +03001023 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301024 unsigned char efr;
1025
Rajendra Nayakba774332011-12-14 17:25:43 +05301026 dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301027
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001028 pm_runtime_get_sync(up->dev);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001029 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301030 efr = serial_in(up, UART_EFR);
1031 serial_out(up, UART_EFR, efr | UART_EFR_ECB);
1032 serial_out(up, UART_LCR, 0);
1033
1034 serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001035 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301036 serial_out(up, UART_EFR, efr);
1037 serial_out(up, UART_LCR, 0);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301038
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001039 if (!device_may_wakeup(up->dev)) {
Govindraj.Rfcdca752011-02-28 18:12:23 +05301040 if (!state)
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001041 pm_runtime_forbid(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301042 else
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001043 pm_runtime_allow(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301044 }
1045
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001046 pm_runtime_mark_last_busy(up->dev);
1047 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301048}
1049
1050static void serial_omap_release_port(struct uart_port *port)
1051{
1052 dev_dbg(port->dev, "serial_omap_release_port+\n");
1053}
1054
1055static int serial_omap_request_port(struct uart_port *port)
1056{
1057 dev_dbg(port->dev, "serial_omap_request_port+\n");
1058 return 0;
1059}
1060
1061static void serial_omap_config_port(struct uart_port *port, int flags)
1062{
Felipe Balbic990f352012-08-23 13:32:41 +03001063 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301064
1065 dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
Rajendra Nayakba774332011-12-14 17:25:43 +05301066 up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301067 up->port.type = PORT_OMAP;
Russell King3af08bd2012-10-05 13:32:08 +01001068 up->port.flags |= UPF_SOFT_FLOW | UPF_HARD_FLOW;
Govindraj.Rb6126332010-09-27 20:20:49 +05301069}
1070
1071static int
1072serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
1073{
1074 /* we don't want the core code to modify any port params */
1075 dev_dbg(port->dev, "serial_omap_verify_port+\n");
1076 return -EINVAL;
1077}
1078
1079static const char *
1080serial_omap_type(struct uart_port *port)
1081{
Felipe Balbic990f352012-08-23 13:32:41 +03001082 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301083
Rajendra Nayakba774332011-12-14 17:25:43 +05301084 dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301085 return up->name;
1086}
1087
Govindraj.Rb6126332010-09-27 20:20:49 +05301088#define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
1089
1090static inline void wait_for_xmitr(struct uart_omap_port *up)
1091{
1092 unsigned int status, tmout = 10000;
1093
1094 /* Wait up to 10ms for the character(s) to be sent. */
1095 do {
1096 status = serial_in(up, UART_LSR);
1097
1098 if (status & UART_LSR_BI)
1099 up->lsr_break_flag = UART_LSR_BI;
1100
1101 if (--tmout == 0)
1102 break;
1103 udelay(1);
1104 } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
1105
1106 /* Wait up to 1s for flow control if necessary */
1107 if (up->port.flags & UPF_CONS_FLOW) {
1108 tmout = 1000000;
1109 for (tmout = 1000000; tmout; tmout--) {
1110 unsigned int msr = serial_in(up, UART_MSR);
1111
1112 up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
1113 if (msr & UART_MSR_CTS)
1114 break;
1115
1116 udelay(1);
1117 }
1118 }
1119}
1120
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001121#ifdef CONFIG_CONSOLE_POLL
1122
1123static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
1124{
Felipe Balbic990f352012-08-23 13:32:41 +03001125 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301126
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001127 pm_runtime_get_sync(up->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001128 wait_for_xmitr(up);
1129 serial_out(up, UART_TX, ch);
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001130 pm_runtime_mark_last_busy(up->dev);
1131 pm_runtime_put_autosuspend(up->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001132}
1133
1134static int serial_omap_poll_get_char(struct uart_port *port)
1135{
Felipe Balbic990f352012-08-23 13:32:41 +03001136 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301137 unsigned int status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001138
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001139 pm_runtime_get_sync(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301140 status = serial_in(up, UART_LSR);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001141 if (!(status & UART_LSR_DR)) {
1142 status = NO_POLL_CHAR;
1143 goto out;
1144 }
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001145
Govindraj.Rfcdca752011-02-28 18:12:23 +05301146 status = serial_in(up, UART_RX);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001147
1148out:
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001149 pm_runtime_mark_last_busy(up->dev);
1150 pm_runtime_put_autosuspend(up->dev);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001151
Govindraj.Rfcdca752011-02-28 18:12:23 +05301152 return status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001153}
1154
1155#endif /* CONFIG_CONSOLE_POLL */
1156
1157#ifdef CONFIG_SERIAL_OMAP_CONSOLE
1158
Shubhrajyoti D40477d02012-10-03 17:24:38 +05301159static struct uart_omap_port *serial_omap_console_ports[OMAP_MAX_HSUART_PORTS];
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001160
1161static struct uart_driver serial_omap_reg;
1162
Govindraj.Rb6126332010-09-27 20:20:49 +05301163static void serial_omap_console_putchar(struct uart_port *port, int ch)
1164{
Felipe Balbic990f352012-08-23 13:32:41 +03001165 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301166
1167 wait_for_xmitr(up);
1168 serial_out(up, UART_TX, ch);
1169}
1170
1171static void
1172serial_omap_console_write(struct console *co, const char *s,
1173 unsigned int count)
1174{
1175 struct uart_omap_port *up = serial_omap_console_ports[co->index];
1176 unsigned long flags;
1177 unsigned int ier;
1178 int locked = 1;
1179
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001180 pm_runtime_get_sync(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301181
Govindraj.Rb6126332010-09-27 20:20:49 +05301182 local_irq_save(flags);
1183 if (up->port.sysrq)
1184 locked = 0;
1185 else if (oops_in_progress)
1186 locked = spin_trylock(&up->port.lock);
1187 else
1188 spin_lock(&up->port.lock);
1189
1190 /*
1191 * First save the IER then disable the interrupts
1192 */
1193 ier = serial_in(up, UART_IER);
1194 serial_out(up, UART_IER, 0);
1195
1196 uart_console_write(&up->port, s, count, serial_omap_console_putchar);
1197
1198 /*
1199 * Finally, wait for transmitter to become empty
1200 * and restore the IER
1201 */
1202 wait_for_xmitr(up);
1203 serial_out(up, UART_IER, ier);
1204 /*
1205 * The receive handling will happen properly because the
1206 * receive ready bit will still be set; it is not cleared
1207 * on read. However, modem control will not, we must
1208 * call it if we have saved something in the saved flags
1209 * while processing with interrupts off.
1210 */
1211 if (up->msr_saved_flags)
1212 check_modem_status(up);
1213
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001214 pm_runtime_mark_last_busy(up->dev);
1215 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301216 if (locked)
1217 spin_unlock(&up->port.lock);
1218 local_irq_restore(flags);
1219}
1220
1221static int __init
1222serial_omap_console_setup(struct console *co, char *options)
1223{
1224 struct uart_omap_port *up;
1225 int baud = 115200;
1226 int bits = 8;
1227 int parity = 'n';
1228 int flow = 'n';
1229
1230 if (serial_omap_console_ports[co->index] == NULL)
1231 return -ENODEV;
1232 up = serial_omap_console_ports[co->index];
1233
1234 if (options)
1235 uart_parse_options(options, &baud, &parity, &bits, &flow);
1236
1237 return uart_set_options(&up->port, co, baud, parity, bits, flow);
1238}
1239
1240static struct console serial_omap_console = {
1241 .name = OMAP_SERIAL_NAME,
1242 .write = serial_omap_console_write,
1243 .device = uart_console_device,
1244 .setup = serial_omap_console_setup,
1245 .flags = CON_PRINTBUFFER,
1246 .index = -1,
1247 .data = &serial_omap_reg,
1248};
1249
1250static void serial_omap_add_console_port(struct uart_omap_port *up)
1251{
Rajendra Nayakba774332011-12-14 17:25:43 +05301252 serial_omap_console_ports[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301253}
1254
1255#define OMAP_CONSOLE (&serial_omap_console)
1256
1257#else
1258
1259#define OMAP_CONSOLE NULL
1260
1261static inline void serial_omap_add_console_port(struct uart_omap_port *up)
1262{}
1263
1264#endif
1265
1266static struct uart_ops serial_omap_pops = {
1267 .tx_empty = serial_omap_tx_empty,
1268 .set_mctrl = serial_omap_set_mctrl,
1269 .get_mctrl = serial_omap_get_mctrl,
1270 .stop_tx = serial_omap_stop_tx,
1271 .start_tx = serial_omap_start_tx,
Russell King3af08bd2012-10-05 13:32:08 +01001272 .throttle = serial_omap_throttle,
1273 .unthrottle = serial_omap_unthrottle,
Govindraj.Rb6126332010-09-27 20:20:49 +05301274 .stop_rx = serial_omap_stop_rx,
1275 .enable_ms = serial_omap_enable_ms,
1276 .break_ctl = serial_omap_break_ctl,
1277 .startup = serial_omap_startup,
1278 .shutdown = serial_omap_shutdown,
1279 .set_termios = serial_omap_set_termios,
1280 .pm = serial_omap_pm,
Felipe Balbi9727faf2012-09-06 15:45:35 +03001281 .set_wake = serial_omap_set_wake,
Govindraj.Rb6126332010-09-27 20:20:49 +05301282 .type = serial_omap_type,
1283 .release_port = serial_omap_release_port,
1284 .request_port = serial_omap_request_port,
1285 .config_port = serial_omap_config_port,
1286 .verify_port = serial_omap_verify_port,
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001287#ifdef CONFIG_CONSOLE_POLL
1288 .poll_put_char = serial_omap_poll_put_char,
1289 .poll_get_char = serial_omap_poll_get_char,
1290#endif
Govindraj.Rb6126332010-09-27 20:20:49 +05301291};
1292
1293static struct uart_driver serial_omap_reg = {
1294 .owner = THIS_MODULE,
1295 .driver_name = "OMAP-SERIAL",
1296 .dev_name = OMAP_SERIAL_NAME,
1297 .nr = OMAP_MAX_HSUART_PORTS,
1298 .cons = OMAP_CONSOLE,
1299};
1300
Shubhrajyoti D3bc4f0d2012-01-16 15:52:36 +05301301#ifdef CONFIG_PM_SLEEP
Sourav Poddarddd85e22013-05-15 21:05:38 +05301302static int serial_omap_prepare(struct device *dev)
1303{
1304 struct uart_omap_port *up = dev_get_drvdata(dev);
1305
1306 up->is_suspending = true;
1307
1308 return 0;
1309}
1310
1311static void serial_omap_complete(struct device *dev)
1312{
1313 struct uart_omap_port *up = dev_get_drvdata(dev);
1314
1315 up->is_suspending = false;
1316}
1317
Govindraj.Rfcdca752011-02-28 18:12:23 +05301318static int serial_omap_suspend(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301319{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301320 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301321
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301322 uart_suspend_port(&serial_omap_reg, &up->port);
Linus Torvalds033d9952012-10-02 09:54:49 -07001323 flush_work(&up->qos_work);
Govindraj.R2fd14962011-11-09 17:41:21 +05301324
Govindraj.Rb6126332010-09-27 20:20:49 +05301325 return 0;
1326}
1327
Govindraj.Rfcdca752011-02-28 18:12:23 +05301328static int serial_omap_resume(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301329{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301330 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301331
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301332 uart_resume_port(&serial_omap_reg, &up->port);
1333
Govindraj.Rb6126332010-09-27 20:20:49 +05301334 return 0;
1335}
Sourav Poddarddd85e22013-05-15 21:05:38 +05301336#else
1337#define serial_omap_prepare NULL
Arnd Bergmann2cb5a2f2013-06-01 11:18:13 +02001338#define serial_omap_complete NULL
Sourav Poddarddd85e22013-05-15 21:05:38 +05301339#endif /* CONFIG_PM_SLEEP */
Govindraj.Rb6126332010-09-27 20:20:49 +05301340
Bill Pemberton9671f092012-11-19 13:21:50 -05001341static void omap_serial_fill_features_erratas(struct uart_omap_port *up)
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301342{
1343 u32 mvr, scheme;
1344 u16 revision, major, minor;
1345
1346 mvr = serial_in(up, UART_OMAP_MVER);
1347
1348 /* Check revision register scheme */
1349 scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
1350
1351 switch (scheme) {
1352 case 0: /* Legacy Scheme: OMAP2/3 */
1353 /* MINOR_REV[0:4], MAJOR_REV[4:7] */
1354 major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
1355 OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
1356 minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
1357 break;
1358 case 1:
1359 /* New Scheme: OMAP4+ */
1360 /* MINOR_REV[0:5], MAJOR_REV[8:10] */
1361 major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
1362 OMAP_UART_MVR_MAJ_SHIFT;
1363 minor = (mvr & OMAP_UART_MVR_MIN_MASK);
1364 break;
1365 default:
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001366 dev_warn(up->dev,
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301367 "Unknown %s revision, defaulting to highest\n",
1368 up->name);
1369 /* highest possible revision */
1370 major = 0xff;
1371 minor = 0xff;
1372 }
1373
1374 /* normalize revision for the driver */
1375 revision = UART_BUILD_REVISION(major, minor);
1376
1377 switch (revision) {
1378 case OMAP_UART_REV_46:
1379 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1380 UART_ERRATA_i291_DMA_FORCEIDLE);
1381 break;
1382 case OMAP_UART_REV_52:
1383 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1384 UART_ERRATA_i291_DMA_FORCEIDLE);
Govindraj.Rf64ffda2013-07-05 18:25:59 +03001385 up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301386 break;
1387 case OMAP_UART_REV_63:
1388 up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
Govindraj.Rf64ffda2013-07-05 18:25:59 +03001389 up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301390 break;
1391 default:
1392 break;
1393 }
1394}
1395
Bill Pemberton9671f092012-11-19 13:21:50 -05001396static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301397{
1398 struct omap_uart_port_info *omap_up_info;
1399
1400 omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
1401 if (!omap_up_info)
1402 return NULL; /* out of memory */
1403
1404 of_property_read_u32(dev->of_node, "clock-frequency",
1405 &omap_up_info->uartclk);
1406 return omap_up_info;
1407}
1408
Bill Pemberton9671f092012-11-19 13:21:50 -05001409static int serial_omap_probe(struct platform_device *pdev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301410{
1411 struct uart_omap_port *up;
Felipe Balbi49457432012-09-06 15:45:21 +03001412 struct resource *mem, *irq;
Govindraj.Rb6126332010-09-27 20:20:49 +05301413 struct omap_uart_port_info *omap_up_info = pdev->dev.platform_data;
NeilBrown9574f362012-07-30 10:30:26 +10001414 int ret;
Govindraj.Rb6126332010-09-27 20:20:49 +05301415
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301416 if (pdev->dev.of_node)
1417 omap_up_info = of_get_uart_port_info(&pdev->dev);
1418
Govindraj.Rb6126332010-09-27 20:20:49 +05301419 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1420 if (!mem) {
1421 dev_err(&pdev->dev, "no mem resource?\n");
1422 return -ENODEV;
1423 }
1424
1425 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1426 if (!irq) {
1427 dev_err(&pdev->dev, "no irq resource?\n");
1428 return -ENODEV;
1429 }
1430
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301431 if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
Joe Perches28f65c112011-06-09 09:13:32 -07001432 pdev->dev.driver->name)) {
Govindraj.Rb6126332010-09-27 20:20:49 +05301433 dev_err(&pdev->dev, "memory region already claimed\n");
1434 return -EBUSY;
1435 }
1436
NeilBrown9574f362012-07-30 10:30:26 +10001437 if (gpio_is_valid(omap_up_info->DTR_gpio) &&
1438 omap_up_info->DTR_present) {
1439 ret = gpio_request(omap_up_info->DTR_gpio, "omap-serial");
1440 if (ret < 0)
1441 return ret;
1442 ret = gpio_direction_output(omap_up_info->DTR_gpio,
1443 omap_up_info->DTR_inverted);
1444 if (ret < 0)
1445 return ret;
1446 }
1447
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301448 up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
1449 if (!up)
1450 return -ENOMEM;
1451
NeilBrown9574f362012-07-30 10:30:26 +10001452 if (gpio_is_valid(omap_up_info->DTR_gpio) &&
1453 omap_up_info->DTR_present) {
1454 up->DTR_gpio = omap_up_info->DTR_gpio;
1455 up->DTR_inverted = omap_up_info->DTR_inverted;
1456 } else
1457 up->DTR_gpio = -EINVAL;
1458 up->DTR_active = 0;
1459
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001460 up->dev = &pdev->dev;
Govindraj.Rb6126332010-09-27 20:20:49 +05301461 up->port.dev = &pdev->dev;
1462 up->port.type = PORT_OMAP;
1463 up->port.iotype = UPIO_MEM;
1464 up->port.irq = irq->start;
1465
1466 up->port.regshift = 2;
1467 up->port.fifosize = 64;
1468 up->port.ops = &serial_omap_pops;
Govindraj.Rb6126332010-09-27 20:20:49 +05301469
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301470 if (pdev->dev.of_node)
1471 up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
1472 else
1473 up->port.line = pdev->id;
1474
1475 if (up->port.line < 0) {
1476 dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
1477 up->port.line);
1478 ret = -ENODEV;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301479 goto err_port_line;
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301480 }
1481
1482 sprintf(up->name, "OMAP UART%d", up->port.line);
Govindraj.Redd70ad2011-10-11 14:55:41 +05301483 up->port.mapbase = mem->start;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301484 up->port.membase = devm_ioremap(&pdev->dev, mem->start,
1485 resource_size(mem));
Govindraj.Redd70ad2011-10-11 14:55:41 +05301486 if (!up->port.membase) {
1487 dev_err(&pdev->dev, "can't ioremap UART\n");
1488 ret = -ENOMEM;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301489 goto err_ioremap;
Govindraj.Redd70ad2011-10-11 14:55:41 +05301490 }
1491
Govindraj.Rb6126332010-09-27 20:20:49 +05301492 up->port.flags = omap_up_info->flags;
Govindraj.Rb6126332010-09-27 20:20:49 +05301493 up->port.uartclk = omap_up_info->uartclk;
Rajendra Nayak8fe789d2011-12-14 17:25:44 +05301494 if (!up->port.uartclk) {
1495 up->port.uartclk = DEFAULT_CLK_SPEED;
1496 dev_warn(&pdev->dev, "No clock speed specified: using default:"
1497 "%d\n", DEFAULT_CLK_SPEED);
1498 }
Govindraj.Rb6126332010-09-27 20:20:49 +05301499
Govindraj.R2fd14962011-11-09 17:41:21 +05301500 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1501 up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1502 pm_qos_add_request(&up->pm_qos_request,
1503 PM_QOS_CPU_DMA_LATENCY, up->latency);
1504 serial_omap_uart_wq = create_singlethread_workqueue(up->name);
1505 INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
1506
Felipe Balbi93220dc2012-09-06 15:45:27 +03001507 platform_set_drvdata(pdev, up);
Ruchika Kharwar856e35b2012-09-06 15:45:31 +03001508 pm_runtime_enable(&pdev->dev);
Tony Lindgrena630fbf2013-06-10 07:39:09 -07001509 if (omap_up_info->autosuspend_timeout == 0)
1510 omap_up_info->autosuspend_timeout = -1;
1511 device_init_wakeup(up->dev, true);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301512 pm_runtime_use_autosuspend(&pdev->dev);
1513 pm_runtime_set_autosuspend_delay(&pdev->dev,
Deepak Kc86845db2011-11-09 17:33:38 +05301514 omap_up_info->autosuspend_timeout);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301515
1516 pm_runtime_irq_safe(&pdev->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301517 pm_runtime_get_sync(&pdev->dev);
1518
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301519 omap_serial_fill_features_erratas(up);
1520
Rajendra Nayakba774332011-12-14 17:25:43 +05301521 ui[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301522 serial_omap_add_console_port(up);
1523
1524 ret = uart_add_one_port(&serial_omap_reg, &up->port);
1525 if (ret != 0)
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301526 goto err_add_port;
Govindraj.Rb6126332010-09-27 20:20:49 +05301527
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001528 pm_runtime_mark_last_busy(up->dev);
1529 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301530 return 0;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301531
1532err_add_port:
1533 pm_runtime_put(&pdev->dev);
1534 pm_runtime_disable(&pdev->dev);
1535err_ioremap:
1536err_port_line:
Govindraj.Rb6126332010-09-27 20:20:49 +05301537 dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
1538 pdev->id, __func__, ret);
Govindraj.Rb6126332010-09-27 20:20:49 +05301539 return ret;
1540}
1541
Bill Pembertonae8d8a12012-11-19 13:26:18 -05001542static int serial_omap_remove(struct platform_device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301543{
1544 struct uart_omap_port *up = platform_get_drvdata(dev);
1545
Felipe Balbi7e9c8e72012-09-06 15:45:29 +03001546 pm_runtime_put_sync(up->dev);
Felipe Balbi1b42c8b2012-09-06 15:45:28 +03001547 pm_runtime_disable(up->dev);
1548 uart_remove_one_port(&serial_omap_reg, &up->port);
1549 pm_qos_remove_request(&up->pm_qos_request);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301550
Govindraj.Rb6126332010-09-27 20:20:49 +05301551 return 0;
1552}
1553
Govindraj.R94734742011-11-07 19:00:33 +05301554/*
1555 * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
1556 * The access to uart register after MDR1 Access
1557 * causes UART to corrupt data.
1558 *
1559 * Need a delay =
1560 * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
1561 * give 10 times as much
1562 */
1563static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
1564{
1565 u8 timeout = 255;
1566
1567 serial_out(up, UART_OMAP_MDR1, mdr1);
1568 udelay(2);
1569 serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
1570 UART_FCR_CLEAR_RCVR);
1571 /*
1572 * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
1573 * TX_FIFO_E bit is 1.
1574 */
1575 while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
1576 (UART_LSR_THRE | UART_LSR_DR))) {
1577 timeout--;
1578 if (!timeout) {
1579 /* Should *never* happen. we warn and carry on */
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001580 dev_crit(up->dev, "Errata i202: timedout %x\n",
Govindraj.R94734742011-11-07 19:00:33 +05301581 serial_in(up, UART_LSR));
1582 break;
1583 }
1584 udelay(1);
1585 }
1586}
1587
Shubhrajyoti Db5148852012-01-16 15:52:37 +05301588#ifdef CONFIG_PM_RUNTIME
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301589static void serial_omap_restore_context(struct uart_omap_port *up)
1590{
Govindraj.R94734742011-11-07 19:00:33 +05301591 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1592 serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
1593 else
1594 serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
1595
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301596 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
1597 serial_out(up, UART_EFR, UART_EFR_ECB);
1598 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1599 serial_out(up, UART_IER, 0x0);
1600 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301601 serial_out(up, UART_DLL, up->dll);
1602 serial_out(up, UART_DLM, up->dlh);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301603 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1604 serial_out(up, UART_IER, up->ier);
1605 serial_out(up, UART_FCR, up->fcr);
1606 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
1607 serial_out(up, UART_MCR, up->mcr);
1608 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301609 serial_out(up, UART_OMAP_SCR, up->scr);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301610 serial_out(up, UART_EFR, up->efr);
1611 serial_out(up, UART_LCR, up->lcr);
Govindraj.R94734742011-11-07 19:00:33 +05301612 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1613 serial_omap_mdr1_errataset(up, up->mdr1);
1614 else
1615 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.Rf64ffda2013-07-05 18:25:59 +03001616 serial_out(up, UART_OMAP_WER, up->wer);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301617}
1618
Govindraj.Rfcdca752011-02-28 18:12:23 +05301619static int serial_omap_runtime_suspend(struct device *dev)
1620{
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301621 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301622
Wei Yongjun7f253012013-06-05 10:04:49 +08001623 if (!up)
1624 return -EINVAL;
1625
Sourav Poddarddd85e22013-05-15 21:05:38 +05301626 /*
1627 * When using 'no_console_suspend', the console UART must not be
1628 * suspended. Since driver suspend is managed by runtime suspend,
1629 * preventing runtime suspend (by returning error) will keep device
1630 * active during suspend.
1631 */
1632 if (up->is_suspending && !console_suspend_enabled &&
1633 uart_console(&up->port))
1634 return -EBUSY;
1635
Felipe Balbie5b57c02012-08-23 13:32:42 +03001636 up->context_loss_cnt = serial_omap_get_context_loss_count(up);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301637
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301638 if (device_may_wakeup(dev)) {
1639 if (!up->wakeups_enabled) {
Felipe Balbie5b57c02012-08-23 13:32:42 +03001640 serial_omap_enable_wakeup(up, true);
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301641 up->wakeups_enabled = true;
1642 }
1643 } else {
1644 if (up->wakeups_enabled) {
Felipe Balbie5b57c02012-08-23 13:32:42 +03001645 serial_omap_enable_wakeup(up, false);
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301646 up->wakeups_enabled = false;
1647 }
1648 }
1649
Govindraj.R2fd14962011-11-09 17:41:21 +05301650 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1651 schedule_work(&up->qos_work);
1652
Govindraj.Rfcdca752011-02-28 18:12:23 +05301653 return 0;
1654}
1655
1656static int serial_omap_runtime_resume(struct device *dev)
1657{
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301658 struct uart_omap_port *up = dev_get_drvdata(dev);
1659
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301660 int loss_cnt = serial_omap_get_context_loss_count(up);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301661
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301662 if (loss_cnt < 0) {
Tony Lindgrena630fbf2013-06-10 07:39:09 -07001663 dev_dbg(dev, "serial_omap_get_context_loss_count failed : %d\n",
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301664 loss_cnt);
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301665 serial_omap_restore_context(up);
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301666 } else if (up->context_loss_cnt != loss_cnt) {
1667 serial_omap_restore_context(up);
1668 }
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301669 up->latency = up->calc_latency;
1670 schedule_work(&up->qos_work);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301671
Govindraj.Rfcdca752011-02-28 18:12:23 +05301672 return 0;
1673}
1674#endif
1675
1676static const struct dev_pm_ops serial_omap_dev_pm_ops = {
1677 SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
1678 SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
1679 serial_omap_runtime_resume, NULL)
Sourav Poddarddd85e22013-05-15 21:05:38 +05301680 .prepare = serial_omap_prepare,
1681 .complete = serial_omap_complete,
Govindraj.Rfcdca752011-02-28 18:12:23 +05301682};
1683
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301684#if defined(CONFIG_OF)
1685static const struct of_device_id omap_serial_of_match[] = {
1686 { .compatible = "ti,omap2-uart" },
1687 { .compatible = "ti,omap3-uart" },
1688 { .compatible = "ti,omap4-uart" },
1689 {},
1690};
1691MODULE_DEVICE_TABLE(of, omap_serial_of_match);
1692#endif
1693
Govindraj.Rb6126332010-09-27 20:20:49 +05301694static struct platform_driver serial_omap_driver = {
1695 .probe = serial_omap_probe,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001696 .remove = serial_omap_remove,
Govindraj.Rb6126332010-09-27 20:20:49 +05301697 .driver = {
1698 .name = DRIVER_NAME,
Govindraj.Rfcdca752011-02-28 18:12:23 +05301699 .pm = &serial_omap_dev_pm_ops,
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301700 .of_match_table = of_match_ptr(omap_serial_of_match),
Govindraj.Rb6126332010-09-27 20:20:49 +05301701 },
1702};
1703
1704static int __init serial_omap_init(void)
1705{
1706 int ret;
1707
1708 ret = uart_register_driver(&serial_omap_reg);
1709 if (ret != 0)
1710 return ret;
1711 ret = platform_driver_register(&serial_omap_driver);
1712 if (ret != 0)
1713 uart_unregister_driver(&serial_omap_reg);
1714 return ret;
1715}
1716
1717static void __exit serial_omap_exit(void)
1718{
1719 platform_driver_unregister(&serial_omap_driver);
1720 uart_unregister_driver(&serial_omap_reg);
1721}
1722
1723module_init(serial_omap_init);
1724module_exit(serial_omap_exit);
1725
1726MODULE_DESCRIPTION("OMAP High Speed UART driver");
1727MODULE_LICENSE("GPL");
1728MODULE_AUTHOR("Texas Instruments Inc");