blob: f9f90b0f5db4ea06c47b1ed12a2dfc6c447e6fea [file] [log] [blame]
Mark Brown2159ad92012-10-11 11:54:02 +09001/*
2 * wm_adsp.c -- Wolfson ADSP support
3 *
4 * Copyright 2012 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15#include <linux/init.h>
16#include <linux/delay.h>
17#include <linux/firmware.h>
Mark Browncf17c832013-01-30 14:37:23 +080018#include <linux/list.h>
Mark Brown2159ad92012-10-11 11:54:02 +090019#include <linux/pm.h>
20#include <linux/pm_runtime.h>
21#include <linux/regmap.h>
Mark Brown973838a2012-11-28 17:20:32 +000022#include <linux/regulator/consumer.h>
Mark Brown2159ad92012-10-11 11:54:02 +090023#include <linux/slab.h>
Charles Keepaxcdcd7f72014-11-14 15:40:45 +000024#include <linux/vmalloc.h>
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +010025#include <linux/workqueue.h>
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +010026#include <linux/debugfs.h>
Mark Brown2159ad92012-10-11 11:54:02 +090027#include <sound/core.h>
28#include <sound/pcm.h>
29#include <sound/pcm_params.h>
30#include <sound/soc.h>
31#include <sound/jack.h>
32#include <sound/initval.h>
33#include <sound/tlv.h>
34
35#include <linux/mfd/arizona/registers.h>
36
Mark Browndc914282013-02-18 19:09:23 +000037#include "arizona.h"
Mark Brown2159ad92012-10-11 11:54:02 +090038#include "wm_adsp.h"
39
40#define adsp_crit(_dsp, fmt, ...) \
41 dev_crit(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
42#define adsp_err(_dsp, fmt, ...) \
43 dev_err(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
44#define adsp_warn(_dsp, fmt, ...) \
45 dev_warn(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
46#define adsp_info(_dsp, fmt, ...) \
47 dev_info(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
48#define adsp_dbg(_dsp, fmt, ...) \
49 dev_dbg(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
50
51#define ADSP1_CONTROL_1 0x00
52#define ADSP1_CONTROL_2 0x02
53#define ADSP1_CONTROL_3 0x03
54#define ADSP1_CONTROL_4 0x04
55#define ADSP1_CONTROL_5 0x06
56#define ADSP1_CONTROL_6 0x07
57#define ADSP1_CONTROL_7 0x08
58#define ADSP1_CONTROL_8 0x09
59#define ADSP1_CONTROL_9 0x0A
60#define ADSP1_CONTROL_10 0x0B
61#define ADSP1_CONTROL_11 0x0C
62#define ADSP1_CONTROL_12 0x0D
63#define ADSP1_CONTROL_13 0x0F
64#define ADSP1_CONTROL_14 0x10
65#define ADSP1_CONTROL_15 0x11
66#define ADSP1_CONTROL_16 0x12
67#define ADSP1_CONTROL_17 0x13
68#define ADSP1_CONTROL_18 0x14
69#define ADSP1_CONTROL_19 0x16
70#define ADSP1_CONTROL_20 0x17
71#define ADSP1_CONTROL_21 0x18
72#define ADSP1_CONTROL_22 0x1A
73#define ADSP1_CONTROL_23 0x1B
74#define ADSP1_CONTROL_24 0x1C
75#define ADSP1_CONTROL_25 0x1E
76#define ADSP1_CONTROL_26 0x20
77#define ADSP1_CONTROL_27 0x21
78#define ADSP1_CONTROL_28 0x22
79#define ADSP1_CONTROL_29 0x23
80#define ADSP1_CONTROL_30 0x24
81#define ADSP1_CONTROL_31 0x26
82
83/*
84 * ADSP1 Control 19
85 */
86#define ADSP1_WDMA_BUFFER_LENGTH_MASK 0x00FF /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
87#define ADSP1_WDMA_BUFFER_LENGTH_SHIFT 0 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
88#define ADSP1_WDMA_BUFFER_LENGTH_WIDTH 8 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
89
90
91/*
92 * ADSP1 Control 30
93 */
94#define ADSP1_DBG_CLK_ENA 0x0008 /* DSP1_DBG_CLK_ENA */
95#define ADSP1_DBG_CLK_ENA_MASK 0x0008 /* DSP1_DBG_CLK_ENA */
96#define ADSP1_DBG_CLK_ENA_SHIFT 3 /* DSP1_DBG_CLK_ENA */
97#define ADSP1_DBG_CLK_ENA_WIDTH 1 /* DSP1_DBG_CLK_ENA */
98#define ADSP1_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
99#define ADSP1_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
100#define ADSP1_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
101#define ADSP1_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
102#define ADSP1_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
103#define ADSP1_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
104#define ADSP1_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
105#define ADSP1_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
106#define ADSP1_START 0x0001 /* DSP1_START */
107#define ADSP1_START_MASK 0x0001 /* DSP1_START */
108#define ADSP1_START_SHIFT 0 /* DSP1_START */
109#define ADSP1_START_WIDTH 1 /* DSP1_START */
110
Chris Rattray94e205b2013-01-18 08:43:09 +0000111/*
112 * ADSP1 Control 31
113 */
114#define ADSP1_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
115#define ADSP1_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
116#define ADSP1_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
117
Mark Brown2d30b572013-01-28 20:18:17 +0800118#define ADSP2_CONTROL 0x0
119#define ADSP2_CLOCKING 0x1
120#define ADSP2_STATUS1 0x4
121#define ADSP2_WDMA_CONFIG_1 0x30
122#define ADSP2_WDMA_CONFIG_2 0x31
123#define ADSP2_RDMA_CONFIG_1 0x34
Mark Brown2159ad92012-10-11 11:54:02 +0900124
Richard Fitzgerald10337b02015-05-29 10:23:07 +0100125#define ADSP2_SCRATCH0 0x40
126#define ADSP2_SCRATCH1 0x41
127#define ADSP2_SCRATCH2 0x42
128#define ADSP2_SCRATCH3 0x43
129
Mark Brown2159ad92012-10-11 11:54:02 +0900130/*
131 * ADSP2 Control
132 */
133
134#define ADSP2_MEM_ENA 0x0010 /* DSP1_MEM_ENA */
135#define ADSP2_MEM_ENA_MASK 0x0010 /* DSP1_MEM_ENA */
136#define ADSP2_MEM_ENA_SHIFT 4 /* DSP1_MEM_ENA */
137#define ADSP2_MEM_ENA_WIDTH 1 /* DSP1_MEM_ENA */
138#define ADSP2_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
139#define ADSP2_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
140#define ADSP2_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
141#define ADSP2_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
142#define ADSP2_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
143#define ADSP2_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
144#define ADSP2_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
145#define ADSP2_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
146#define ADSP2_START 0x0001 /* DSP1_START */
147#define ADSP2_START_MASK 0x0001 /* DSP1_START */
148#define ADSP2_START_SHIFT 0 /* DSP1_START */
149#define ADSP2_START_WIDTH 1 /* DSP1_START */
150
151/*
Mark Brown973838a2012-11-28 17:20:32 +0000152 * ADSP2 clocking
153 */
154#define ADSP2_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
155#define ADSP2_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
156#define ADSP2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
157
158/*
Mark Brown2159ad92012-10-11 11:54:02 +0900159 * ADSP2 Status 1
160 */
161#define ADSP2_RAM_RDY 0x0001
162#define ADSP2_RAM_RDY_MASK 0x0001
163#define ADSP2_RAM_RDY_SHIFT 0
164#define ADSP2_RAM_RDY_WIDTH 1
165
Mark Browncf17c832013-01-30 14:37:23 +0800166struct wm_adsp_buf {
167 struct list_head list;
168 void *buf;
169};
170
171static struct wm_adsp_buf *wm_adsp_buf_alloc(const void *src, size_t len,
172 struct list_head *list)
173{
174 struct wm_adsp_buf *buf = kzalloc(sizeof(*buf), GFP_KERNEL);
175
176 if (buf == NULL)
177 return NULL;
178
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000179 buf->buf = vmalloc(len);
Mark Browncf17c832013-01-30 14:37:23 +0800180 if (!buf->buf) {
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000181 vfree(buf);
Mark Browncf17c832013-01-30 14:37:23 +0800182 return NULL;
183 }
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000184 memcpy(buf->buf, src, len);
Mark Browncf17c832013-01-30 14:37:23 +0800185
186 if (list)
187 list_add_tail(&buf->list, list);
188
189 return buf;
190}
191
192static void wm_adsp_buf_free(struct list_head *list)
193{
194 while (!list_empty(list)) {
195 struct wm_adsp_buf *buf = list_first_entry(list,
196 struct wm_adsp_buf,
197 list);
198 list_del(&buf->list);
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000199 vfree(buf->buf);
Mark Browncf17c832013-01-30 14:37:23 +0800200 kfree(buf);
201 }
202}
203
Mark Brown36e8fe92013-01-25 17:47:48 +0800204#define WM_ADSP_NUM_FW 4
Mark Brown1023dbd2013-01-11 22:58:28 +0000205
Mark Browndd84f922013-03-08 15:25:58 +0800206#define WM_ADSP_FW_MBC_VSS 0
207#define WM_ADSP_FW_TX 1
208#define WM_ADSP_FW_TX_SPK 2
209#define WM_ADSP_FW_RX_ANC 3
210
Mark Brown1023dbd2013-01-11 22:58:28 +0000211static const char *wm_adsp_fw_text[WM_ADSP_NUM_FW] = {
Mark Browndd84f922013-03-08 15:25:58 +0800212 [WM_ADSP_FW_MBC_VSS] = "MBC/VSS",
213 [WM_ADSP_FW_TX] = "Tx",
214 [WM_ADSP_FW_TX_SPK] = "Tx Speaker",
215 [WM_ADSP_FW_RX_ANC] = "Rx ANC",
Mark Brown1023dbd2013-01-11 22:58:28 +0000216};
217
218static struct {
219 const char *file;
220} wm_adsp_fw[WM_ADSP_NUM_FW] = {
Mark Browndd84f922013-03-08 15:25:58 +0800221 [WM_ADSP_FW_MBC_VSS] = { .file = "mbc-vss" },
222 [WM_ADSP_FW_TX] = { .file = "tx" },
223 [WM_ADSP_FW_TX_SPK] = { .file = "tx-spk" },
224 [WM_ADSP_FW_RX_ANC] = { .file = "rx-anc" },
Mark Brown1023dbd2013-01-11 22:58:28 +0000225};
226
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100227struct wm_coeff_ctl_ops {
228 int (*xget)(struct snd_kcontrol *kcontrol,
229 struct snd_ctl_elem_value *ucontrol);
230 int (*xput)(struct snd_kcontrol *kcontrol,
231 struct snd_ctl_elem_value *ucontrol);
232 int (*xinfo)(struct snd_kcontrol *kcontrol,
233 struct snd_ctl_elem_info *uinfo);
234};
235
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100236struct wm_coeff_ctl {
237 const char *name;
Charles Keepax23237362015-04-13 13:28:02 +0100238 const char *fw_name;
Charles Keepax3809f002015-04-13 13:27:54 +0100239 struct wm_adsp_alg_region alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100240 struct wm_coeff_ctl_ops ops;
Charles Keepax3809f002015-04-13 13:27:54 +0100241 struct wm_adsp *dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100242 unsigned int enabled:1;
243 struct list_head list;
244 void *cache;
Charles Keepax23237362015-04-13 13:28:02 +0100245 unsigned int offset;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100246 size_t len;
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +0100247 unsigned int set:1;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100248 struct snd_kcontrol *kcontrol;
Charles Keepax26c22a12015-04-20 13:52:45 +0100249 unsigned int flags;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100250};
251
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100252#ifdef CONFIG_DEBUG_FS
253static void wm_adsp_debugfs_save_wmfwname(struct wm_adsp *dsp, const char *s)
254{
255 char *tmp = kasprintf(GFP_KERNEL, "%s\n", s);
256
257 mutex_lock(&dsp->debugfs_lock);
258 kfree(dsp->wmfw_file_name);
259 dsp->wmfw_file_name = tmp;
260 mutex_unlock(&dsp->debugfs_lock);
261}
262
263static void wm_adsp_debugfs_save_binname(struct wm_adsp *dsp, const char *s)
264{
265 char *tmp = kasprintf(GFP_KERNEL, "%s\n", s);
266
267 mutex_lock(&dsp->debugfs_lock);
268 kfree(dsp->bin_file_name);
269 dsp->bin_file_name = tmp;
270 mutex_unlock(&dsp->debugfs_lock);
271}
272
273static void wm_adsp_debugfs_clear(struct wm_adsp *dsp)
274{
275 mutex_lock(&dsp->debugfs_lock);
276 kfree(dsp->wmfw_file_name);
277 kfree(dsp->bin_file_name);
278 dsp->wmfw_file_name = NULL;
279 dsp->bin_file_name = NULL;
280 mutex_unlock(&dsp->debugfs_lock);
281}
282
283static ssize_t wm_adsp_debugfs_wmfw_read(struct file *file,
284 char __user *user_buf,
285 size_t count, loff_t *ppos)
286{
287 struct wm_adsp *dsp = file->private_data;
288 ssize_t ret;
289
290 mutex_lock(&dsp->debugfs_lock);
291
292 if (!dsp->wmfw_file_name || !dsp->running)
293 ret = 0;
294 else
295 ret = simple_read_from_buffer(user_buf, count, ppos,
296 dsp->wmfw_file_name,
297 strlen(dsp->wmfw_file_name));
298
299 mutex_unlock(&dsp->debugfs_lock);
300 return ret;
301}
302
303static ssize_t wm_adsp_debugfs_bin_read(struct file *file,
304 char __user *user_buf,
305 size_t count, loff_t *ppos)
306{
307 struct wm_adsp *dsp = file->private_data;
308 ssize_t ret;
309
310 mutex_lock(&dsp->debugfs_lock);
311
312 if (!dsp->bin_file_name || !dsp->running)
313 ret = 0;
314 else
315 ret = simple_read_from_buffer(user_buf, count, ppos,
316 dsp->bin_file_name,
317 strlen(dsp->bin_file_name));
318
319 mutex_unlock(&dsp->debugfs_lock);
320 return ret;
321}
322
323static const struct {
324 const char *name;
325 const struct file_operations fops;
326} wm_adsp_debugfs_fops[] = {
327 {
328 .name = "wmfw_file_name",
329 .fops = {
330 .open = simple_open,
331 .read = wm_adsp_debugfs_wmfw_read,
332 },
333 },
334 {
335 .name = "bin_file_name",
336 .fops = {
337 .open = simple_open,
338 .read = wm_adsp_debugfs_bin_read,
339 },
340 },
341};
342
343static void wm_adsp2_init_debugfs(struct wm_adsp *dsp,
344 struct snd_soc_codec *codec)
345{
346 struct dentry *root = NULL;
347 char *root_name;
348 int i;
349
350 if (!codec->component.debugfs_root) {
351 adsp_err(dsp, "No codec debugfs root\n");
352 goto err;
353 }
354
355 root_name = kmalloc(PAGE_SIZE, GFP_KERNEL);
356 if (!root_name)
357 goto err;
358
359 snprintf(root_name, PAGE_SIZE, "dsp%d", dsp->num);
360 root = debugfs_create_dir(root_name, codec->component.debugfs_root);
361 kfree(root_name);
362
363 if (!root)
364 goto err;
365
366 if (!debugfs_create_bool("running", S_IRUGO, root, &dsp->running))
367 goto err;
368
369 if (!debugfs_create_x32("fw_id", S_IRUGO, root, &dsp->fw_id))
370 goto err;
371
372 if (!debugfs_create_x32("fw_version", S_IRUGO, root,
373 &dsp->fw_id_version))
374 goto err;
375
376 for (i = 0; i < ARRAY_SIZE(wm_adsp_debugfs_fops); ++i) {
377 if (!debugfs_create_file(wm_adsp_debugfs_fops[i].name,
378 S_IRUGO, root, dsp,
379 &wm_adsp_debugfs_fops[i].fops))
380 goto err;
381 }
382
383 dsp->debugfs_root = root;
384 return;
385
386err:
387 debugfs_remove_recursive(root);
388 adsp_err(dsp, "Failed to create debugfs\n");
389}
390
391static void wm_adsp2_cleanup_debugfs(struct wm_adsp *dsp)
392{
393 wm_adsp_debugfs_clear(dsp);
394 debugfs_remove_recursive(dsp->debugfs_root);
395}
396#else
397static inline void wm_adsp2_init_debugfs(struct wm_adsp *dsp,
398 struct snd_soc_codec *codec)
399{
400}
401
402static inline void wm_adsp2_cleanup_debugfs(struct wm_adsp *dsp)
403{
404}
405
406static inline void wm_adsp_debugfs_save_wmfwname(struct wm_adsp *dsp,
407 const char *s)
408{
409}
410
411static inline void wm_adsp_debugfs_save_binname(struct wm_adsp *dsp,
412 const char *s)
413{
414}
415
416static inline void wm_adsp_debugfs_clear(struct wm_adsp *dsp)
417{
418}
419#endif
420
Mark Brown1023dbd2013-01-11 22:58:28 +0000421static int wm_adsp_fw_get(struct snd_kcontrol *kcontrol,
422 struct snd_ctl_elem_value *ucontrol)
423{
Lars-Peter Clausenea53bf72014-03-18 09:02:04 +0100424 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
Mark Brown1023dbd2013-01-11 22:58:28 +0000425 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
Charles Keepax3809f002015-04-13 13:27:54 +0100426 struct wm_adsp *dsp = snd_soc_codec_get_drvdata(codec);
Mark Brown1023dbd2013-01-11 22:58:28 +0000427
Charles Keepax3809f002015-04-13 13:27:54 +0100428 ucontrol->value.integer.value[0] = dsp[e->shift_l].fw;
Mark Brown1023dbd2013-01-11 22:58:28 +0000429
430 return 0;
431}
432
433static int wm_adsp_fw_put(struct snd_kcontrol *kcontrol,
434 struct snd_ctl_elem_value *ucontrol)
435{
Lars-Peter Clausenea53bf72014-03-18 09:02:04 +0100436 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
Mark Brown1023dbd2013-01-11 22:58:28 +0000437 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
Charles Keepax3809f002015-04-13 13:27:54 +0100438 struct wm_adsp *dsp = snd_soc_codec_get_drvdata(codec);
Mark Brown1023dbd2013-01-11 22:58:28 +0000439
Charles Keepax3809f002015-04-13 13:27:54 +0100440 if (ucontrol->value.integer.value[0] == dsp[e->shift_l].fw)
Mark Brown1023dbd2013-01-11 22:58:28 +0000441 return 0;
442
443 if (ucontrol->value.integer.value[0] >= WM_ADSP_NUM_FW)
444 return -EINVAL;
445
Charles Keepax3809f002015-04-13 13:27:54 +0100446 if (dsp[e->shift_l].running)
Mark Brown1023dbd2013-01-11 22:58:28 +0000447 return -EBUSY;
448
Charles Keepax3809f002015-04-13 13:27:54 +0100449 dsp[e->shift_l].fw = ucontrol->value.integer.value[0];
Mark Brown1023dbd2013-01-11 22:58:28 +0000450
451 return 0;
452}
453
454static const struct soc_enum wm_adsp_fw_enum[] = {
455 SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
456 SOC_ENUM_SINGLE(0, 1, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
457 SOC_ENUM_SINGLE(0, 2, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
458 SOC_ENUM_SINGLE(0, 3, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
459};
460
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000461const struct snd_kcontrol_new wm_adsp1_fw_controls[] = {
Mark Brown1023dbd2013-01-11 22:58:28 +0000462 SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
463 wm_adsp_fw_get, wm_adsp_fw_put),
464 SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
465 wm_adsp_fw_get, wm_adsp_fw_put),
466 SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
467 wm_adsp_fw_get, wm_adsp_fw_put),
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000468};
469EXPORT_SYMBOL_GPL(wm_adsp1_fw_controls);
470
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000471static const struct soc_enum wm_adsp2_rate_enum[] = {
Mark Browndc914282013-02-18 19:09:23 +0000472 SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP1_CONTROL_1,
473 ARIZONA_DSP1_RATE_SHIFT, 0xf,
474 ARIZONA_RATE_ENUM_SIZE,
475 arizona_rate_text, arizona_rate_val),
476 SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP2_CONTROL_1,
477 ARIZONA_DSP1_RATE_SHIFT, 0xf,
478 ARIZONA_RATE_ENUM_SIZE,
479 arizona_rate_text, arizona_rate_val),
480 SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP3_CONTROL_1,
481 ARIZONA_DSP1_RATE_SHIFT, 0xf,
482 ARIZONA_RATE_ENUM_SIZE,
483 arizona_rate_text, arizona_rate_val),
Charles Keepax5be9c5b2013-06-14 14:19:36 +0100484 SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP4_CONTROL_1,
Mark Browndc914282013-02-18 19:09:23 +0000485 ARIZONA_DSP1_RATE_SHIFT, 0xf,
486 ARIZONA_RATE_ENUM_SIZE,
487 arizona_rate_text, arizona_rate_val),
488};
489
Richard Fitzgerald218e5082015-06-11 11:32:31 +0100490static const struct snd_kcontrol_new wm_adsp2_fw_controls[4][2] = {
491 {
492 SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
493 wm_adsp_fw_get, wm_adsp_fw_put),
494 SOC_ENUM("DSP1 Rate", wm_adsp2_rate_enum[0]),
495 },
496 {
497 SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
498 wm_adsp_fw_get, wm_adsp_fw_put),
499 SOC_ENUM("DSP2 Rate", wm_adsp2_rate_enum[1]),
500 },
501 {
502 SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
503 wm_adsp_fw_get, wm_adsp_fw_put),
504 SOC_ENUM("DSP3 Rate", wm_adsp2_rate_enum[2]),
505 },
506 {
507 SOC_ENUM_EXT("DSP4 Firmware", wm_adsp_fw_enum[3],
508 wm_adsp_fw_get, wm_adsp_fw_put),
509 SOC_ENUM("DSP4 Rate", wm_adsp2_rate_enum[3]),
510 },
Mark Brown1023dbd2013-01-11 22:58:28 +0000511};
Mark Brown2159ad92012-10-11 11:54:02 +0900512
513static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp,
514 int type)
515{
516 int i;
517
518 for (i = 0; i < dsp->num_mems; i++)
519 if (dsp->mem[i].type == type)
520 return &dsp->mem[i];
521
522 return NULL;
523}
524
Charles Keepax3809f002015-04-13 13:27:54 +0100525static unsigned int wm_adsp_region_to_reg(struct wm_adsp_region const *mem,
Mark Brown45b9ee72013-01-08 16:02:06 +0000526 unsigned int offset)
527{
Charles Keepax3809f002015-04-13 13:27:54 +0100528 if (WARN_ON(!mem))
Takashi Iwai6c452bd2013-11-05 18:40:00 +0100529 return offset;
Charles Keepax3809f002015-04-13 13:27:54 +0100530 switch (mem->type) {
Mark Brown45b9ee72013-01-08 16:02:06 +0000531 case WMFW_ADSP1_PM:
Charles Keepax3809f002015-04-13 13:27:54 +0100532 return mem->base + (offset * 3);
Mark Brown45b9ee72013-01-08 16:02:06 +0000533 case WMFW_ADSP1_DM:
Charles Keepax3809f002015-04-13 13:27:54 +0100534 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000535 case WMFW_ADSP2_XM:
Charles Keepax3809f002015-04-13 13:27:54 +0100536 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000537 case WMFW_ADSP2_YM:
Charles Keepax3809f002015-04-13 13:27:54 +0100538 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000539 case WMFW_ADSP1_ZM:
Charles Keepax3809f002015-04-13 13:27:54 +0100540 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000541 default:
Takashi Iwai6c452bd2013-11-05 18:40:00 +0100542 WARN(1, "Unknown memory region type");
Mark Brown45b9ee72013-01-08 16:02:06 +0000543 return offset;
544 }
545}
546
Richard Fitzgerald10337b02015-05-29 10:23:07 +0100547static void wm_adsp2_show_fw_status(struct wm_adsp *dsp)
548{
549 u16 scratch[4];
550 int ret;
551
552 ret = regmap_raw_read(dsp->regmap, dsp->base + ADSP2_SCRATCH0,
553 scratch, sizeof(scratch));
554 if (ret) {
555 adsp_err(dsp, "Failed to read SCRATCH regs: %d\n", ret);
556 return;
557 }
558
559 adsp_dbg(dsp, "FW SCRATCH 0:0x%x 1:0x%x 2:0x%x 3:0x%x\n",
560 be16_to_cpu(scratch[0]),
561 be16_to_cpu(scratch[1]),
562 be16_to_cpu(scratch[2]),
563 be16_to_cpu(scratch[3]));
564}
565
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100566static int wm_coeff_info(struct snd_kcontrol *kcontrol,
567 struct snd_ctl_elem_info *uinfo)
568{
569 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
570
571 uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
572 uinfo->count = ctl->len;
573 return 0;
574}
575
Charles Keepaxc9f8dd72015-04-13 13:27:58 +0100576static int wm_coeff_write_control(struct wm_coeff_ctl *ctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100577 const void *buf, size_t len)
578{
Charles Keepax3809f002015-04-13 13:27:54 +0100579 struct wm_adsp_alg_region *alg_region = &ctl->alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100580 const struct wm_adsp_region *mem;
Charles Keepax3809f002015-04-13 13:27:54 +0100581 struct wm_adsp *dsp = ctl->dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100582 void *scratch;
583 int ret;
584 unsigned int reg;
585
Charles Keepax3809f002015-04-13 13:27:54 +0100586 mem = wm_adsp_find_region(dsp, alg_region->type);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100587 if (!mem) {
Charles Keepax3809f002015-04-13 13:27:54 +0100588 adsp_err(dsp, "No base for region %x\n",
589 alg_region->type);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100590 return -EINVAL;
591 }
592
Charles Keepax23237362015-04-13 13:28:02 +0100593 reg = ctl->alg_region.base + ctl->offset;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100594 reg = wm_adsp_region_to_reg(mem, reg);
595
596 scratch = kmemdup(buf, ctl->len, GFP_KERNEL | GFP_DMA);
597 if (!scratch)
598 return -ENOMEM;
599
Charles Keepax3809f002015-04-13 13:27:54 +0100600 ret = regmap_raw_write(dsp->regmap, reg, scratch,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100601 ctl->len);
602 if (ret) {
Charles Keepax3809f002015-04-13 13:27:54 +0100603 adsp_err(dsp, "Failed to write %zu bytes to %x: %d\n",
Dimitris Papastamos43bc3bf2013-11-01 15:56:52 +0000604 ctl->len, reg, ret);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100605 kfree(scratch);
606 return ret;
607 }
Charles Keepax3809f002015-04-13 13:27:54 +0100608 adsp_dbg(dsp, "Wrote %zu bytes to %x\n", ctl->len, reg);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100609
610 kfree(scratch);
611
612 return 0;
613}
614
615static int wm_coeff_put(struct snd_kcontrol *kcontrol,
616 struct snd_ctl_elem_value *ucontrol)
617{
618 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
619 char *p = ucontrol->value.bytes.data;
620
621 memcpy(ctl->cache, p, ctl->len);
622
Nikesh Oswal65d17a92015-02-16 15:25:48 +0000623 ctl->set = 1;
624 if (!ctl->enabled)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100625 return 0;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100626
Charles Keepaxc9f8dd72015-04-13 13:27:58 +0100627 return wm_coeff_write_control(ctl, p, ctl->len);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100628}
629
Charles Keepaxc9f8dd72015-04-13 13:27:58 +0100630static int wm_coeff_read_control(struct wm_coeff_ctl *ctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100631 void *buf, size_t len)
632{
Charles Keepax3809f002015-04-13 13:27:54 +0100633 struct wm_adsp_alg_region *alg_region = &ctl->alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100634 const struct wm_adsp_region *mem;
Charles Keepax3809f002015-04-13 13:27:54 +0100635 struct wm_adsp *dsp = ctl->dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100636 void *scratch;
637 int ret;
638 unsigned int reg;
639
Charles Keepax3809f002015-04-13 13:27:54 +0100640 mem = wm_adsp_find_region(dsp, alg_region->type);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100641 if (!mem) {
Charles Keepax3809f002015-04-13 13:27:54 +0100642 adsp_err(dsp, "No base for region %x\n",
643 alg_region->type);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100644 return -EINVAL;
645 }
646
Charles Keepax23237362015-04-13 13:28:02 +0100647 reg = ctl->alg_region.base + ctl->offset;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100648 reg = wm_adsp_region_to_reg(mem, reg);
649
650 scratch = kmalloc(ctl->len, GFP_KERNEL | GFP_DMA);
651 if (!scratch)
652 return -ENOMEM;
653
Charles Keepax3809f002015-04-13 13:27:54 +0100654 ret = regmap_raw_read(dsp->regmap, reg, scratch, ctl->len);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100655 if (ret) {
Charles Keepax3809f002015-04-13 13:27:54 +0100656 adsp_err(dsp, "Failed to read %zu bytes from %x: %d\n",
Dimitris Papastamos43bc3bf2013-11-01 15:56:52 +0000657 ctl->len, reg, ret);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100658 kfree(scratch);
659 return ret;
660 }
Charles Keepax3809f002015-04-13 13:27:54 +0100661 adsp_dbg(dsp, "Read %zu bytes from %x\n", ctl->len, reg);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100662
663 memcpy(buf, scratch, ctl->len);
664 kfree(scratch);
665
666 return 0;
667}
668
669static int wm_coeff_get(struct snd_kcontrol *kcontrol,
670 struct snd_ctl_elem_value *ucontrol)
671{
672 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
673 char *p = ucontrol->value.bytes.data;
674
Charles Keepax26c22a12015-04-20 13:52:45 +0100675 if (ctl->flags & WMFW_CTL_FLAG_VOLATILE) {
676 if (ctl->enabled)
677 return wm_coeff_read_control(ctl, p, ctl->len);
678 else
679 return -EPERM;
680 }
681
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100682 memcpy(p, ctl->cache, ctl->len);
Charles Keepax26c22a12015-04-20 13:52:45 +0100683
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100684 return 0;
685}
686
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100687struct wmfw_ctl_work {
Charles Keepax3809f002015-04-13 13:27:54 +0100688 struct wm_adsp *dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100689 struct wm_coeff_ctl *ctl;
690 struct work_struct work;
691};
692
Charles Keepax3809f002015-04-13 13:27:54 +0100693static int wmfw_add_ctl(struct wm_adsp *dsp, struct wm_coeff_ctl *ctl)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100694{
695 struct snd_kcontrol_new *kcontrol;
696 int ret;
697
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +0100698 if (!ctl || !ctl->name)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100699 return -EINVAL;
700
701 kcontrol = kzalloc(sizeof(*kcontrol), GFP_KERNEL);
702 if (!kcontrol)
703 return -ENOMEM;
704 kcontrol->iface = SNDRV_CTL_ELEM_IFACE_MIXER;
705
706 kcontrol->name = ctl->name;
707 kcontrol->info = wm_coeff_info;
708 kcontrol->get = wm_coeff_get;
709 kcontrol->put = wm_coeff_put;
710 kcontrol->private_value = (unsigned long)ctl;
711
Charles Keepax26c22a12015-04-20 13:52:45 +0100712 if (ctl->flags) {
713 if (ctl->flags & WMFW_CTL_FLAG_WRITEABLE)
714 kcontrol->access |= SNDRV_CTL_ELEM_ACCESS_WRITE;
715 if (ctl->flags & WMFW_CTL_FLAG_READABLE)
716 kcontrol->access |= SNDRV_CTL_ELEM_ACCESS_READ;
717 if (ctl->flags & WMFW_CTL_FLAG_VOLATILE)
718 kcontrol->access |= SNDRV_CTL_ELEM_ACCESS_VOLATILE;
719 }
720
Charles Keepax3809f002015-04-13 13:27:54 +0100721 ret = snd_soc_add_card_controls(dsp->card,
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100722 kcontrol, 1);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100723 if (ret < 0)
724 goto err_kcontrol;
725
726 kfree(kcontrol);
727
Charles Keepax3809f002015-04-13 13:27:54 +0100728 ctl->kcontrol = snd_soc_card_get_kcontrol(dsp->card,
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100729 ctl->name);
730
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100731 return 0;
732
733err_kcontrol:
734 kfree(kcontrol);
735 return ret;
736}
737
Charles Keepaxb21acc12015-04-13 13:28:01 +0100738static int wm_coeff_init_control_caches(struct wm_adsp *dsp)
739{
740 struct wm_coeff_ctl *ctl;
741 int ret;
742
743 list_for_each_entry(ctl, &dsp->ctl_list, list) {
744 if (!ctl->enabled || ctl->set)
745 continue;
Charles Keepax26c22a12015-04-20 13:52:45 +0100746 if (ctl->flags & WMFW_CTL_FLAG_VOLATILE)
747 continue;
748
Charles Keepaxb21acc12015-04-13 13:28:01 +0100749 ret = wm_coeff_read_control(ctl,
750 ctl->cache,
751 ctl->len);
752 if (ret < 0)
753 return ret;
754 }
755
756 return 0;
757}
758
759static int wm_coeff_sync_controls(struct wm_adsp *dsp)
760{
761 struct wm_coeff_ctl *ctl;
762 int ret;
763
764 list_for_each_entry(ctl, &dsp->ctl_list, list) {
765 if (!ctl->enabled)
766 continue;
Charles Keepax26c22a12015-04-20 13:52:45 +0100767 if (ctl->set && !(ctl->flags & WMFW_CTL_FLAG_VOLATILE)) {
Charles Keepaxb21acc12015-04-13 13:28:01 +0100768 ret = wm_coeff_write_control(ctl,
769 ctl->cache,
770 ctl->len);
771 if (ret < 0)
772 return ret;
773 }
774 }
775
776 return 0;
777}
778
779static void wm_adsp_ctl_work(struct work_struct *work)
780{
781 struct wmfw_ctl_work *ctl_work = container_of(work,
782 struct wmfw_ctl_work,
783 work);
784
785 wmfw_add_ctl(ctl_work->dsp, ctl_work->ctl);
786 kfree(ctl_work);
787}
788
789static int wm_adsp_create_control(struct wm_adsp *dsp,
790 const struct wm_adsp_alg_region *alg_region,
Charles Keepax23237362015-04-13 13:28:02 +0100791 unsigned int offset, unsigned int len,
Charles Keepax26c22a12015-04-20 13:52:45 +0100792 const char *subname, unsigned int subname_len,
793 unsigned int flags)
Charles Keepaxb21acc12015-04-13 13:28:01 +0100794{
795 struct wm_coeff_ctl *ctl;
796 struct wmfw_ctl_work *ctl_work;
797 char name[SNDRV_CTL_ELEM_ID_NAME_MAXLEN];
798 char *region_name;
799 int ret;
800
Charles Keepax26c22a12015-04-20 13:52:45 +0100801 if (flags & WMFW_CTL_FLAG_SYS)
802 return 0;
803
Charles Keepaxb21acc12015-04-13 13:28:01 +0100804 switch (alg_region->type) {
805 case WMFW_ADSP1_PM:
806 region_name = "PM";
807 break;
808 case WMFW_ADSP1_DM:
809 region_name = "DM";
810 break;
811 case WMFW_ADSP2_XM:
812 region_name = "XM";
813 break;
814 case WMFW_ADSP2_YM:
815 region_name = "YM";
816 break;
817 case WMFW_ADSP1_ZM:
818 region_name = "ZM";
819 break;
820 default:
Charles Keepax23237362015-04-13 13:28:02 +0100821 adsp_err(dsp, "Unknown region type: %d\n", alg_region->type);
Charles Keepaxb21acc12015-04-13 13:28:01 +0100822 return -EINVAL;
823 }
824
Charles Keepaxcb5b57a2015-04-13 13:28:04 +0100825 switch (dsp->fw_ver) {
826 case 0:
827 case 1:
828 snprintf(name, SNDRV_CTL_ELEM_ID_NAME_MAXLEN, "DSP%d %s %x",
829 dsp->num, region_name, alg_region->alg);
830 break;
831 default:
832 ret = snprintf(name, SNDRV_CTL_ELEM_ID_NAME_MAXLEN,
833 "DSP%d%c %.12s %x", dsp->num, *region_name,
834 wm_adsp_fw_text[dsp->fw], alg_region->alg);
835
836 /* Truncate the subname from the start if it is too long */
837 if (subname) {
838 int avail = SNDRV_CTL_ELEM_ID_NAME_MAXLEN - ret - 2;
839 int skip = 0;
840
841 if (subname_len > avail)
842 skip = subname_len - avail;
843
844 snprintf(name + ret,
845 SNDRV_CTL_ELEM_ID_NAME_MAXLEN - ret, " %.*s",
846 subname_len - skip, subname + skip);
847 }
848 break;
849 }
Charles Keepaxb21acc12015-04-13 13:28:01 +0100850
851 list_for_each_entry(ctl, &dsp->ctl_list,
852 list) {
853 if (!strcmp(ctl->name, name)) {
854 if (!ctl->enabled)
855 ctl->enabled = 1;
856 return 0;
857 }
858 }
859
860 ctl = kzalloc(sizeof(*ctl), GFP_KERNEL);
861 if (!ctl)
862 return -ENOMEM;
Charles Keepax23237362015-04-13 13:28:02 +0100863 ctl->fw_name = wm_adsp_fw_text[dsp->fw];
Charles Keepaxb21acc12015-04-13 13:28:01 +0100864 ctl->alg_region = *alg_region;
865 ctl->name = kmemdup(name, strlen(name) + 1, GFP_KERNEL);
866 if (!ctl->name) {
867 ret = -ENOMEM;
868 goto err_ctl;
869 }
870 ctl->enabled = 1;
871 ctl->set = 0;
872 ctl->ops.xget = wm_coeff_get;
873 ctl->ops.xput = wm_coeff_put;
874 ctl->dsp = dsp;
875
Charles Keepax26c22a12015-04-20 13:52:45 +0100876 ctl->flags = flags;
Charles Keepax23237362015-04-13 13:28:02 +0100877 ctl->offset = offset;
Charles Keepaxb21acc12015-04-13 13:28:01 +0100878 if (len > 512) {
879 adsp_warn(dsp, "Truncating control %s from %d\n",
880 ctl->name, len);
881 len = 512;
882 }
883 ctl->len = len;
884 ctl->cache = kzalloc(ctl->len, GFP_KERNEL);
885 if (!ctl->cache) {
886 ret = -ENOMEM;
887 goto err_ctl_name;
888 }
889
Charles Keepax23237362015-04-13 13:28:02 +0100890 list_add(&ctl->list, &dsp->ctl_list);
891
Charles Keepaxb21acc12015-04-13 13:28:01 +0100892 ctl_work = kzalloc(sizeof(*ctl_work), GFP_KERNEL);
893 if (!ctl_work) {
894 ret = -ENOMEM;
895 goto err_ctl_cache;
896 }
897
898 ctl_work->dsp = dsp;
899 ctl_work->ctl = ctl;
900 INIT_WORK(&ctl_work->work, wm_adsp_ctl_work);
901 schedule_work(&ctl_work->work);
902
903 return 0;
904
905err_ctl_cache:
906 kfree(ctl->cache);
907err_ctl_name:
908 kfree(ctl->name);
909err_ctl:
910 kfree(ctl);
911
912 return ret;
913}
914
Charles Keepax23237362015-04-13 13:28:02 +0100915struct wm_coeff_parsed_alg {
916 int id;
917 const u8 *name;
918 int name_len;
919 int ncoeff;
920};
921
922struct wm_coeff_parsed_coeff {
923 int offset;
924 int mem_type;
925 const u8 *name;
926 int name_len;
927 int ctl_type;
928 int flags;
929 int len;
930};
931
Charles Keepaxcb5b57a2015-04-13 13:28:04 +0100932static int wm_coeff_parse_string(int bytes, const u8 **pos, const u8 **str)
933{
934 int length;
935
936 switch (bytes) {
937 case 1:
938 length = **pos;
939 break;
940 case 2:
Charles Keepax8299ee82015-04-20 13:52:44 +0100941 length = le16_to_cpu(*((__le16 *)*pos));
Charles Keepaxcb5b57a2015-04-13 13:28:04 +0100942 break;
943 default:
944 return 0;
945 }
946
947 if (str)
948 *str = *pos + bytes;
949
950 *pos += ((length + bytes) + 3) & ~0x03;
951
952 return length;
953}
954
955static int wm_coeff_parse_int(int bytes, const u8 **pos)
956{
957 int val = 0;
958
959 switch (bytes) {
960 case 2:
Charles Keepax8299ee82015-04-20 13:52:44 +0100961 val = le16_to_cpu(*((__le16 *)*pos));
Charles Keepaxcb5b57a2015-04-13 13:28:04 +0100962 break;
963 case 4:
Charles Keepax8299ee82015-04-20 13:52:44 +0100964 val = le32_to_cpu(*((__le32 *)*pos));
Charles Keepaxcb5b57a2015-04-13 13:28:04 +0100965 break;
966 default:
967 break;
968 }
969
970 *pos += bytes;
971
972 return val;
973}
974
Charles Keepax23237362015-04-13 13:28:02 +0100975static inline void wm_coeff_parse_alg(struct wm_adsp *dsp, const u8 **data,
976 struct wm_coeff_parsed_alg *blk)
977{
978 const struct wmfw_adsp_alg_data *raw;
979
Charles Keepaxcb5b57a2015-04-13 13:28:04 +0100980 switch (dsp->fw_ver) {
981 case 0:
982 case 1:
983 raw = (const struct wmfw_adsp_alg_data *)*data;
984 *data = raw->data;
Charles Keepax23237362015-04-13 13:28:02 +0100985
Charles Keepaxcb5b57a2015-04-13 13:28:04 +0100986 blk->id = le32_to_cpu(raw->id);
987 blk->name = raw->name;
988 blk->name_len = strlen(raw->name);
989 blk->ncoeff = le32_to_cpu(raw->ncoeff);
990 break;
991 default:
992 blk->id = wm_coeff_parse_int(sizeof(raw->id), data);
993 blk->name_len = wm_coeff_parse_string(sizeof(u8), data,
994 &blk->name);
995 wm_coeff_parse_string(sizeof(u16), data, NULL);
996 blk->ncoeff = wm_coeff_parse_int(sizeof(raw->ncoeff), data);
997 break;
998 }
Charles Keepax23237362015-04-13 13:28:02 +0100999
1000 adsp_dbg(dsp, "Algorithm ID: %#x\n", blk->id);
1001 adsp_dbg(dsp, "Algorithm name: %.*s\n", blk->name_len, blk->name);
1002 adsp_dbg(dsp, "# of coefficient descriptors: %#x\n", blk->ncoeff);
1003}
1004
1005static inline void wm_coeff_parse_coeff(struct wm_adsp *dsp, const u8 **data,
1006 struct wm_coeff_parsed_coeff *blk)
1007{
1008 const struct wmfw_adsp_coeff_data *raw;
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001009 const u8 *tmp;
1010 int length;
Charles Keepax23237362015-04-13 13:28:02 +01001011
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001012 switch (dsp->fw_ver) {
1013 case 0:
1014 case 1:
1015 raw = (const struct wmfw_adsp_coeff_data *)*data;
1016 *data = *data + sizeof(raw->hdr) + le32_to_cpu(raw->hdr.size);
Charles Keepax23237362015-04-13 13:28:02 +01001017
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001018 blk->offset = le16_to_cpu(raw->hdr.offset);
1019 blk->mem_type = le16_to_cpu(raw->hdr.type);
1020 blk->name = raw->name;
1021 blk->name_len = strlen(raw->name);
1022 blk->ctl_type = le16_to_cpu(raw->ctl_type);
1023 blk->flags = le16_to_cpu(raw->flags);
1024 blk->len = le32_to_cpu(raw->len);
1025 break;
1026 default:
1027 tmp = *data;
1028 blk->offset = wm_coeff_parse_int(sizeof(raw->hdr.offset), &tmp);
1029 blk->mem_type = wm_coeff_parse_int(sizeof(raw->hdr.type), &tmp);
1030 length = wm_coeff_parse_int(sizeof(raw->hdr.size), &tmp);
1031 blk->name_len = wm_coeff_parse_string(sizeof(u8), &tmp,
1032 &blk->name);
1033 wm_coeff_parse_string(sizeof(u8), &tmp, NULL);
1034 wm_coeff_parse_string(sizeof(u16), &tmp, NULL);
1035 blk->ctl_type = wm_coeff_parse_int(sizeof(raw->ctl_type), &tmp);
1036 blk->flags = wm_coeff_parse_int(sizeof(raw->flags), &tmp);
1037 blk->len = wm_coeff_parse_int(sizeof(raw->len), &tmp);
1038
1039 *data = *data + sizeof(raw->hdr) + length;
1040 break;
1041 }
Charles Keepax23237362015-04-13 13:28:02 +01001042
1043 adsp_dbg(dsp, "\tCoefficient type: %#x\n", blk->mem_type);
1044 adsp_dbg(dsp, "\tCoefficient offset: %#x\n", blk->offset);
1045 adsp_dbg(dsp, "\tCoefficient name: %.*s\n", blk->name_len, blk->name);
1046 adsp_dbg(dsp, "\tCoefficient flags: %#x\n", blk->flags);
1047 adsp_dbg(dsp, "\tALSA control type: %#x\n", blk->ctl_type);
1048 adsp_dbg(dsp, "\tALSA control len: %#x\n", blk->len);
1049}
1050
1051static int wm_adsp_parse_coeff(struct wm_adsp *dsp,
1052 const struct wmfw_region *region)
1053{
1054 struct wm_adsp_alg_region alg_region = {};
1055 struct wm_coeff_parsed_alg alg_blk;
1056 struct wm_coeff_parsed_coeff coeff_blk;
1057 const u8 *data = region->data;
1058 int i, ret;
1059
1060 wm_coeff_parse_alg(dsp, &data, &alg_blk);
1061 for (i = 0; i < alg_blk.ncoeff; i++) {
1062 wm_coeff_parse_coeff(dsp, &data, &coeff_blk);
1063
1064 switch (coeff_blk.ctl_type) {
1065 case SNDRV_CTL_ELEM_TYPE_BYTES:
1066 break;
1067 default:
1068 adsp_err(dsp, "Unknown control type: %d\n",
1069 coeff_blk.ctl_type);
1070 return -EINVAL;
1071 }
1072
1073 alg_region.type = coeff_blk.mem_type;
1074 alg_region.alg = alg_blk.id;
1075
1076 ret = wm_adsp_create_control(dsp, &alg_region,
1077 coeff_blk.offset,
1078 coeff_blk.len,
1079 coeff_blk.name,
Charles Keepax26c22a12015-04-20 13:52:45 +01001080 coeff_blk.name_len,
1081 coeff_blk.flags);
Charles Keepax23237362015-04-13 13:28:02 +01001082 if (ret < 0)
1083 adsp_err(dsp, "Failed to create control: %.*s, %d\n",
1084 coeff_blk.name_len, coeff_blk.name, ret);
1085 }
1086
1087 return 0;
1088}
1089
Mark Brown2159ad92012-10-11 11:54:02 +09001090static int wm_adsp_load(struct wm_adsp *dsp)
1091{
Mark Browncf17c832013-01-30 14:37:23 +08001092 LIST_HEAD(buf_list);
Mark Brown2159ad92012-10-11 11:54:02 +09001093 const struct firmware *firmware;
1094 struct regmap *regmap = dsp->regmap;
1095 unsigned int pos = 0;
1096 const struct wmfw_header *header;
1097 const struct wmfw_adsp1_sizes *adsp1_sizes;
1098 const struct wmfw_adsp2_sizes *adsp2_sizes;
1099 const struct wmfw_footer *footer;
1100 const struct wmfw_region *region;
1101 const struct wm_adsp_region *mem;
1102 const char *region_name;
1103 char *file, *text;
Mark Browncf17c832013-01-30 14:37:23 +08001104 struct wm_adsp_buf *buf;
Mark Brown2159ad92012-10-11 11:54:02 +09001105 unsigned int reg;
1106 int regions = 0;
1107 int ret, offset, type, sizes;
1108
1109 file = kzalloc(PAGE_SIZE, GFP_KERNEL);
1110 if (file == NULL)
1111 return -ENOMEM;
1112
Mark Brown1023dbd2013-01-11 22:58:28 +00001113 snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.wmfw", dsp->part, dsp->num,
1114 wm_adsp_fw[dsp->fw].file);
Mark Brown2159ad92012-10-11 11:54:02 +09001115 file[PAGE_SIZE - 1] = '\0';
1116
1117 ret = request_firmware(&firmware, file, dsp->dev);
1118 if (ret != 0) {
1119 adsp_err(dsp, "Failed to request '%s'\n", file);
1120 goto out;
1121 }
1122 ret = -EINVAL;
1123
1124 pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
1125 if (pos >= firmware->size) {
1126 adsp_err(dsp, "%s: file too short, %zu bytes\n",
1127 file, firmware->size);
1128 goto out_fw;
1129 }
1130
1131 header = (void*)&firmware->data[0];
1132
1133 if (memcmp(&header->magic[0], "WMFW", 4) != 0) {
1134 adsp_err(dsp, "%s: invalid magic\n", file);
1135 goto out_fw;
1136 }
1137
Charles Keepax23237362015-04-13 13:28:02 +01001138 switch (header->ver) {
1139 case 0:
Charles Keepaxc61e59f2015-04-13 13:28:05 +01001140 adsp_warn(dsp, "%s: Depreciated file format %d\n",
1141 file, header->ver);
1142 break;
Charles Keepax23237362015-04-13 13:28:02 +01001143 case 1:
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001144 case 2:
Charles Keepax23237362015-04-13 13:28:02 +01001145 break;
1146 default:
Mark Brown2159ad92012-10-11 11:54:02 +09001147 adsp_err(dsp, "%s: unknown file format %d\n",
1148 file, header->ver);
1149 goto out_fw;
1150 }
Charles Keepax23237362015-04-13 13:28:02 +01001151
Dimitris Papastamos36269922013-11-01 15:56:57 +00001152 adsp_info(dsp, "Firmware version: %d\n", header->ver);
Charles Keepax23237362015-04-13 13:28:02 +01001153 dsp->fw_ver = header->ver;
Mark Brown2159ad92012-10-11 11:54:02 +09001154
1155 if (header->core != dsp->type) {
1156 adsp_err(dsp, "%s: invalid core %d != %d\n",
1157 file, header->core, dsp->type);
1158 goto out_fw;
1159 }
1160
1161 switch (dsp->type) {
1162 case WMFW_ADSP1:
1163 pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
1164 adsp1_sizes = (void *)&(header[1]);
1165 footer = (void *)&(adsp1_sizes[1]);
1166 sizes = sizeof(*adsp1_sizes);
1167
1168 adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n",
1169 file, le32_to_cpu(adsp1_sizes->dm),
1170 le32_to_cpu(adsp1_sizes->pm),
1171 le32_to_cpu(adsp1_sizes->zm));
1172 break;
1173
1174 case WMFW_ADSP2:
1175 pos = sizeof(*header) + sizeof(*adsp2_sizes) + sizeof(*footer);
1176 adsp2_sizes = (void *)&(header[1]);
1177 footer = (void *)&(adsp2_sizes[1]);
1178 sizes = sizeof(*adsp2_sizes);
1179
1180 adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n",
1181 file, le32_to_cpu(adsp2_sizes->xm),
1182 le32_to_cpu(adsp2_sizes->ym),
1183 le32_to_cpu(adsp2_sizes->pm),
1184 le32_to_cpu(adsp2_sizes->zm));
1185 break;
1186
1187 default:
Takashi Iwai6c452bd2013-11-05 18:40:00 +01001188 WARN(1, "Unknown DSP type");
Mark Brown2159ad92012-10-11 11:54:02 +09001189 goto out_fw;
1190 }
1191
1192 if (le32_to_cpu(header->len) != sizeof(*header) +
1193 sizes + sizeof(*footer)) {
1194 adsp_err(dsp, "%s: unexpected header length %d\n",
1195 file, le32_to_cpu(header->len));
1196 goto out_fw;
1197 }
1198
1199 adsp_dbg(dsp, "%s: timestamp %llu\n", file,
1200 le64_to_cpu(footer->timestamp));
1201
1202 while (pos < firmware->size &&
1203 pos - firmware->size > sizeof(*region)) {
1204 region = (void *)&(firmware->data[pos]);
1205 region_name = "Unknown";
1206 reg = 0;
1207 text = NULL;
1208 offset = le32_to_cpu(region->offset) & 0xffffff;
1209 type = be32_to_cpu(region->type) & 0xff;
1210 mem = wm_adsp_find_region(dsp, type);
1211
1212 switch (type) {
1213 case WMFW_NAME_TEXT:
1214 region_name = "Firmware name";
1215 text = kzalloc(le32_to_cpu(region->len) + 1,
1216 GFP_KERNEL);
1217 break;
Charles Keepax23237362015-04-13 13:28:02 +01001218 case WMFW_ALGORITHM_DATA:
1219 region_name = "Algorithm";
1220 ret = wm_adsp_parse_coeff(dsp, region);
1221 if (ret != 0)
1222 goto out_fw;
1223 break;
Mark Brown2159ad92012-10-11 11:54:02 +09001224 case WMFW_INFO_TEXT:
1225 region_name = "Information";
1226 text = kzalloc(le32_to_cpu(region->len) + 1,
1227 GFP_KERNEL);
1228 break;
1229 case WMFW_ABSOLUTE:
1230 region_name = "Absolute";
1231 reg = offset;
1232 break;
1233 case WMFW_ADSP1_PM:
Mark Brown2159ad92012-10-11 11:54:02 +09001234 region_name = "PM";
Mark Brown45b9ee72013-01-08 16:02:06 +00001235 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +09001236 break;
1237 case WMFW_ADSP1_DM:
Mark Brown2159ad92012-10-11 11:54:02 +09001238 region_name = "DM";
Mark Brown45b9ee72013-01-08 16:02:06 +00001239 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +09001240 break;
1241 case WMFW_ADSP2_XM:
Mark Brown2159ad92012-10-11 11:54:02 +09001242 region_name = "XM";
Mark Brown45b9ee72013-01-08 16:02:06 +00001243 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +09001244 break;
1245 case WMFW_ADSP2_YM:
Mark Brown2159ad92012-10-11 11:54:02 +09001246 region_name = "YM";
Mark Brown45b9ee72013-01-08 16:02:06 +00001247 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +09001248 break;
1249 case WMFW_ADSP1_ZM:
Mark Brown2159ad92012-10-11 11:54:02 +09001250 region_name = "ZM";
Mark Brown45b9ee72013-01-08 16:02:06 +00001251 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +09001252 break;
1253 default:
1254 adsp_warn(dsp,
1255 "%s.%d: Unknown region type %x at %d(%x)\n",
1256 file, regions, type, pos, pos);
1257 break;
1258 }
1259
1260 adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file,
1261 regions, le32_to_cpu(region->len), offset,
1262 region_name);
1263
1264 if (text) {
1265 memcpy(text, region->data, le32_to_cpu(region->len));
1266 adsp_info(dsp, "%s: %s\n", file, text);
1267 kfree(text);
1268 }
1269
1270 if (reg) {
Charles Keepaxcdcd7f72014-11-14 15:40:45 +00001271 buf = wm_adsp_buf_alloc(region->data,
1272 le32_to_cpu(region->len),
1273 &buf_list);
1274 if (!buf) {
1275 adsp_err(dsp, "Out of memory\n");
1276 ret = -ENOMEM;
1277 goto out_fw;
1278 }
Mark Browna76fefa2013-01-07 19:03:17 +00001279
Charles Keepaxcdcd7f72014-11-14 15:40:45 +00001280 ret = regmap_raw_write_async(regmap, reg, buf->buf,
1281 le32_to_cpu(region->len));
1282 if (ret != 0) {
1283 adsp_err(dsp,
1284 "%s.%d: Failed to write %d bytes at %d in %s: %d\n",
1285 file, regions,
1286 le32_to_cpu(region->len), offset,
1287 region_name, ret);
1288 goto out_fw;
Mark Brown2159ad92012-10-11 11:54:02 +09001289 }
1290 }
1291
1292 pos += le32_to_cpu(region->len) + sizeof(*region);
1293 regions++;
1294 }
Mark Browncf17c832013-01-30 14:37:23 +08001295
1296 ret = regmap_async_complete(regmap);
1297 if (ret != 0) {
1298 adsp_err(dsp, "Failed to complete async write: %d\n", ret);
1299 goto out_fw;
1300 }
1301
Mark Brown2159ad92012-10-11 11:54:02 +09001302 if (pos > firmware->size)
1303 adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
1304 file, regions, pos - firmware->size);
1305
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01001306 wm_adsp_debugfs_save_wmfwname(dsp, file);
1307
Mark Brown2159ad92012-10-11 11:54:02 +09001308out_fw:
Mark Browncf17c832013-01-30 14:37:23 +08001309 regmap_async_complete(regmap);
1310 wm_adsp_buf_free(&buf_list);
Mark Brown2159ad92012-10-11 11:54:02 +09001311 release_firmware(firmware);
1312out:
1313 kfree(file);
1314
1315 return ret;
1316}
1317
Charles Keepax23237362015-04-13 13:28:02 +01001318static void wm_adsp_ctl_fixup_base(struct wm_adsp *dsp,
1319 const struct wm_adsp_alg_region *alg_region)
1320{
1321 struct wm_coeff_ctl *ctl;
1322
1323 list_for_each_entry(ctl, &dsp->ctl_list, list) {
1324 if (ctl->fw_name == wm_adsp_fw_text[dsp->fw] &&
1325 alg_region->alg == ctl->alg_region.alg &&
1326 alg_region->type == ctl->alg_region.type) {
1327 ctl->alg_region.base = alg_region->base;
1328 }
1329 }
1330}
1331
Charles Keepax3809f002015-04-13 13:27:54 +01001332static void *wm_adsp_read_algs(struct wm_adsp *dsp, size_t n_algs,
Charles Keepaxb618a1852015-04-13 13:27:53 +01001333 unsigned int pos, unsigned int len)
Mark Browndb405172012-10-26 19:30:40 +01001334{
Charles Keepaxb618a1852015-04-13 13:27:53 +01001335 void *alg;
1336 int ret;
Mark Browndb405172012-10-26 19:30:40 +01001337 __be32 val;
Mark Browndb405172012-10-26 19:30:40 +01001338
Charles Keepax3809f002015-04-13 13:27:54 +01001339 if (n_algs == 0) {
Mark Browndb405172012-10-26 19:30:40 +01001340 adsp_err(dsp, "No algorithms\n");
Charles Keepaxb618a1852015-04-13 13:27:53 +01001341 return ERR_PTR(-EINVAL);
Mark Browndb405172012-10-26 19:30:40 +01001342 }
1343
Charles Keepax3809f002015-04-13 13:27:54 +01001344 if (n_algs > 1024) {
1345 adsp_err(dsp, "Algorithm count %zx excessive\n", n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001346 return ERR_PTR(-EINVAL);
Mark Brownd62f4bc2012-12-19 14:00:30 +00001347 }
1348
Mark Browndb405172012-10-26 19:30:40 +01001349 /* Read the terminator first to validate the length */
Charles Keepaxb618a1852015-04-13 13:27:53 +01001350 ret = regmap_raw_read(dsp->regmap, pos + len, &val, sizeof(val));
Mark Browndb405172012-10-26 19:30:40 +01001351 if (ret != 0) {
1352 adsp_err(dsp, "Failed to read algorithm list end: %d\n",
1353 ret);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001354 return ERR_PTR(ret);
Mark Browndb405172012-10-26 19:30:40 +01001355 }
1356
1357 if (be32_to_cpu(val) != 0xbedead)
1358 adsp_warn(dsp, "Algorithm list end %x 0x%x != 0xbeadead\n",
Charles Keepaxb618a1852015-04-13 13:27:53 +01001359 pos + len, be32_to_cpu(val));
Mark Browndb405172012-10-26 19:30:40 +01001360
Charles Keepaxb618a1852015-04-13 13:27:53 +01001361 alg = kzalloc(len * 2, GFP_KERNEL | GFP_DMA);
Mark Browndb405172012-10-26 19:30:40 +01001362 if (!alg)
Charles Keepaxb618a1852015-04-13 13:27:53 +01001363 return ERR_PTR(-ENOMEM);
Mark Browndb405172012-10-26 19:30:40 +01001364
Charles Keepaxb618a1852015-04-13 13:27:53 +01001365 ret = regmap_raw_read(dsp->regmap, pos, alg, len * 2);
Mark Browndb405172012-10-26 19:30:40 +01001366 if (ret != 0) {
1367 adsp_err(dsp, "Failed to read algorithm list: %d\n",
1368 ret);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001369 kfree(alg);
1370 return ERR_PTR(ret);
Mark Browndb405172012-10-26 19:30:40 +01001371 }
1372
Charles Keepaxb618a1852015-04-13 13:27:53 +01001373 return alg;
1374}
1375
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001376static struct wm_adsp_alg_region *wm_adsp_create_region(struct wm_adsp *dsp,
1377 int type, __be32 id,
1378 __be32 base)
1379{
1380 struct wm_adsp_alg_region *alg_region;
1381
1382 alg_region = kzalloc(sizeof(*alg_region), GFP_KERNEL);
1383 if (!alg_region)
1384 return ERR_PTR(-ENOMEM);
1385
1386 alg_region->type = type;
1387 alg_region->alg = be32_to_cpu(id);
1388 alg_region->base = be32_to_cpu(base);
1389
1390 list_add_tail(&alg_region->list, &dsp->alg_regions);
1391
Charles Keepax23237362015-04-13 13:28:02 +01001392 if (dsp->fw_ver > 0)
1393 wm_adsp_ctl_fixup_base(dsp, alg_region);
1394
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001395 return alg_region;
1396}
1397
Charles Keepaxb618a1852015-04-13 13:27:53 +01001398static int wm_adsp1_setup_algs(struct wm_adsp *dsp)
1399{
1400 struct wmfw_adsp1_id_hdr adsp1_id;
1401 struct wmfw_adsp1_alg_hdr *adsp1_alg;
Charles Keepax3809f002015-04-13 13:27:54 +01001402 struct wm_adsp_alg_region *alg_region;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001403 const struct wm_adsp_region *mem;
1404 unsigned int pos, len;
Charles Keepax3809f002015-04-13 13:27:54 +01001405 size_t n_algs;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001406 int i, ret;
1407
1408 mem = wm_adsp_find_region(dsp, WMFW_ADSP1_DM);
1409 if (WARN_ON(!mem))
1410 return -EINVAL;
1411
1412 ret = regmap_raw_read(dsp->regmap, mem->base, &adsp1_id,
1413 sizeof(adsp1_id));
1414 if (ret != 0) {
1415 adsp_err(dsp, "Failed to read algorithm info: %d\n",
1416 ret);
1417 return ret;
1418 }
1419
Charles Keepax3809f002015-04-13 13:27:54 +01001420 n_algs = be32_to_cpu(adsp1_id.n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001421 dsp->fw_id = be32_to_cpu(adsp1_id.fw.id);
1422 adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
1423 dsp->fw_id,
1424 (be32_to_cpu(adsp1_id.fw.ver) & 0xff0000) >> 16,
1425 (be32_to_cpu(adsp1_id.fw.ver) & 0xff00) >> 8,
1426 be32_to_cpu(adsp1_id.fw.ver) & 0xff,
Charles Keepax3809f002015-04-13 13:27:54 +01001427 n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001428
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001429 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_ZM,
1430 adsp1_id.fw.id, adsp1_id.zm);
1431 if (IS_ERR(alg_region))
1432 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001433
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001434 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_DM,
1435 adsp1_id.fw.id, adsp1_id.dm);
1436 if (IS_ERR(alg_region))
1437 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001438
1439 pos = sizeof(adsp1_id) / 2;
Charles Keepax3809f002015-04-13 13:27:54 +01001440 len = (sizeof(*adsp1_alg) * n_algs) / 2;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001441
Charles Keepax3809f002015-04-13 13:27:54 +01001442 adsp1_alg = wm_adsp_read_algs(dsp, n_algs, mem->base + pos, len);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001443 if (IS_ERR(adsp1_alg))
1444 return PTR_ERR(adsp1_alg);
Mark Browndb405172012-10-26 19:30:40 +01001445
Charles Keepax3809f002015-04-13 13:27:54 +01001446 for (i = 0; i < n_algs; i++) {
Charles Keepaxb618a1852015-04-13 13:27:53 +01001447 adsp_info(dsp, "%d: ID %x v%d.%d.%d DM@%x ZM@%x\n",
1448 i, be32_to_cpu(adsp1_alg[i].alg.id),
1449 (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff0000) >> 16,
1450 (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff00) >> 8,
1451 be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff,
1452 be32_to_cpu(adsp1_alg[i].dm),
1453 be32_to_cpu(adsp1_alg[i].zm));
Mark Brown471f4882013-01-08 16:09:31 +00001454
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001455 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_DM,
1456 adsp1_alg[i].alg.id,
1457 adsp1_alg[i].dm);
1458 if (IS_ERR(alg_region)) {
1459 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001460 goto out;
1461 }
Charles Keepax23237362015-04-13 13:28:02 +01001462 if (dsp->fw_ver == 0) {
1463 if (i + 1 < n_algs) {
1464 len = be32_to_cpu(adsp1_alg[i + 1].dm);
1465 len -= be32_to_cpu(adsp1_alg[i].dm);
1466 len *= 4;
1467 wm_adsp_create_control(dsp, alg_region, 0,
Charles Keepax26c22a12015-04-20 13:52:45 +01001468 len, NULL, 0, 0);
Charles Keepax23237362015-04-13 13:28:02 +01001469 } else {
1470 adsp_warn(dsp, "Missing length info for region DM with ID %x\n",
1471 be32_to_cpu(adsp1_alg[i].alg.id));
1472 }
Charles Keepaxb618a1852015-04-13 13:27:53 +01001473 }
Mark Brown471f4882013-01-08 16:09:31 +00001474
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001475 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_ZM,
1476 adsp1_alg[i].alg.id,
1477 adsp1_alg[i].zm);
1478 if (IS_ERR(alg_region)) {
1479 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001480 goto out;
1481 }
Charles Keepax23237362015-04-13 13:28:02 +01001482 if (dsp->fw_ver == 0) {
1483 if (i + 1 < n_algs) {
1484 len = be32_to_cpu(adsp1_alg[i + 1].zm);
1485 len -= be32_to_cpu(adsp1_alg[i].zm);
1486 len *= 4;
1487 wm_adsp_create_control(dsp, alg_region, 0,
Charles Keepax26c22a12015-04-20 13:52:45 +01001488 len, NULL, 0, 0);
Charles Keepax23237362015-04-13 13:28:02 +01001489 } else {
1490 adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
1491 be32_to_cpu(adsp1_alg[i].alg.id));
1492 }
Mark Browndb405172012-10-26 19:30:40 +01001493 }
1494 }
1495
1496out:
Charles Keepaxb618a1852015-04-13 13:27:53 +01001497 kfree(adsp1_alg);
1498 return ret;
1499}
1500
1501static int wm_adsp2_setup_algs(struct wm_adsp *dsp)
1502{
1503 struct wmfw_adsp2_id_hdr adsp2_id;
1504 struct wmfw_adsp2_alg_hdr *adsp2_alg;
Charles Keepax3809f002015-04-13 13:27:54 +01001505 struct wm_adsp_alg_region *alg_region;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001506 const struct wm_adsp_region *mem;
1507 unsigned int pos, len;
Charles Keepax3809f002015-04-13 13:27:54 +01001508 size_t n_algs;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001509 int i, ret;
1510
1511 mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM);
1512 if (WARN_ON(!mem))
1513 return -EINVAL;
1514
1515 ret = regmap_raw_read(dsp->regmap, mem->base, &adsp2_id,
1516 sizeof(adsp2_id));
1517 if (ret != 0) {
1518 adsp_err(dsp, "Failed to read algorithm info: %d\n",
1519 ret);
1520 return ret;
1521 }
1522
Charles Keepax3809f002015-04-13 13:27:54 +01001523 n_algs = be32_to_cpu(adsp2_id.n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001524 dsp->fw_id = be32_to_cpu(adsp2_id.fw.id);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01001525 dsp->fw_id_version = be32_to_cpu(adsp2_id.fw.ver);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001526 adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
1527 dsp->fw_id,
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01001528 (dsp->fw_id_version & 0xff0000) >> 16,
1529 (dsp->fw_id_version & 0xff00) >> 8,
1530 dsp->fw_id_version & 0xff,
Charles Keepax3809f002015-04-13 13:27:54 +01001531 n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001532
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001533 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_XM,
1534 adsp2_id.fw.id, adsp2_id.xm);
1535 if (IS_ERR(alg_region))
1536 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001537
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001538 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_YM,
1539 adsp2_id.fw.id, adsp2_id.ym);
1540 if (IS_ERR(alg_region))
1541 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001542
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001543 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_ZM,
1544 adsp2_id.fw.id, adsp2_id.zm);
1545 if (IS_ERR(alg_region))
1546 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001547
1548 pos = sizeof(adsp2_id) / 2;
Charles Keepax3809f002015-04-13 13:27:54 +01001549 len = (sizeof(*adsp2_alg) * n_algs) / 2;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001550
Charles Keepax3809f002015-04-13 13:27:54 +01001551 adsp2_alg = wm_adsp_read_algs(dsp, n_algs, mem->base + pos, len);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001552 if (IS_ERR(adsp2_alg))
1553 return PTR_ERR(adsp2_alg);
1554
Charles Keepax3809f002015-04-13 13:27:54 +01001555 for (i = 0; i < n_algs; i++) {
Charles Keepaxb618a1852015-04-13 13:27:53 +01001556 adsp_info(dsp,
1557 "%d: ID %x v%d.%d.%d XM@%x YM@%x ZM@%x\n",
1558 i, be32_to_cpu(adsp2_alg[i].alg.id),
1559 (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff0000) >> 16,
1560 (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff00) >> 8,
1561 be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff,
1562 be32_to_cpu(adsp2_alg[i].xm),
1563 be32_to_cpu(adsp2_alg[i].ym),
1564 be32_to_cpu(adsp2_alg[i].zm));
1565
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001566 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_XM,
1567 adsp2_alg[i].alg.id,
1568 adsp2_alg[i].xm);
1569 if (IS_ERR(alg_region)) {
1570 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001571 goto out;
1572 }
Charles Keepax23237362015-04-13 13:28:02 +01001573 if (dsp->fw_ver == 0) {
1574 if (i + 1 < n_algs) {
1575 len = be32_to_cpu(adsp2_alg[i + 1].xm);
1576 len -= be32_to_cpu(adsp2_alg[i].xm);
1577 len *= 4;
1578 wm_adsp_create_control(dsp, alg_region, 0,
Charles Keepax26c22a12015-04-20 13:52:45 +01001579 len, NULL, 0, 0);
Charles Keepax23237362015-04-13 13:28:02 +01001580 } else {
1581 adsp_warn(dsp, "Missing length info for region XM with ID %x\n",
1582 be32_to_cpu(adsp2_alg[i].alg.id));
1583 }
Charles Keepaxb618a1852015-04-13 13:27:53 +01001584 }
1585
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001586 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_YM,
1587 adsp2_alg[i].alg.id,
1588 adsp2_alg[i].ym);
1589 if (IS_ERR(alg_region)) {
1590 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001591 goto out;
1592 }
Charles Keepax23237362015-04-13 13:28:02 +01001593 if (dsp->fw_ver == 0) {
1594 if (i + 1 < n_algs) {
1595 len = be32_to_cpu(adsp2_alg[i + 1].ym);
1596 len -= be32_to_cpu(adsp2_alg[i].ym);
1597 len *= 4;
1598 wm_adsp_create_control(dsp, alg_region, 0,
Charles Keepax26c22a12015-04-20 13:52:45 +01001599 len, NULL, 0, 0);
Charles Keepax23237362015-04-13 13:28:02 +01001600 } else {
1601 adsp_warn(dsp, "Missing length info for region YM with ID %x\n",
1602 be32_to_cpu(adsp2_alg[i].alg.id));
1603 }
Charles Keepaxb618a1852015-04-13 13:27:53 +01001604 }
1605
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001606 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_ZM,
1607 adsp2_alg[i].alg.id,
1608 adsp2_alg[i].zm);
1609 if (IS_ERR(alg_region)) {
1610 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001611 goto out;
1612 }
Charles Keepax23237362015-04-13 13:28:02 +01001613 if (dsp->fw_ver == 0) {
1614 if (i + 1 < n_algs) {
1615 len = be32_to_cpu(adsp2_alg[i + 1].zm);
1616 len -= be32_to_cpu(adsp2_alg[i].zm);
1617 len *= 4;
1618 wm_adsp_create_control(dsp, alg_region, 0,
Charles Keepax26c22a12015-04-20 13:52:45 +01001619 len, NULL, 0, 0);
Charles Keepax23237362015-04-13 13:28:02 +01001620 } else {
1621 adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
1622 be32_to_cpu(adsp2_alg[i].alg.id));
1623 }
Charles Keepaxb618a1852015-04-13 13:27:53 +01001624 }
1625 }
1626
1627out:
1628 kfree(adsp2_alg);
Mark Browndb405172012-10-26 19:30:40 +01001629 return ret;
1630}
1631
Mark Brown2159ad92012-10-11 11:54:02 +09001632static int wm_adsp_load_coeff(struct wm_adsp *dsp)
1633{
Mark Browncf17c832013-01-30 14:37:23 +08001634 LIST_HEAD(buf_list);
Mark Brown2159ad92012-10-11 11:54:02 +09001635 struct regmap *regmap = dsp->regmap;
1636 struct wmfw_coeff_hdr *hdr;
1637 struct wmfw_coeff_item *blk;
1638 const struct firmware *firmware;
Mark Brown471f4882013-01-08 16:09:31 +00001639 const struct wm_adsp_region *mem;
1640 struct wm_adsp_alg_region *alg_region;
Mark Brown2159ad92012-10-11 11:54:02 +09001641 const char *region_name;
1642 int ret, pos, blocks, type, offset, reg;
1643 char *file;
Mark Browncf17c832013-01-30 14:37:23 +08001644 struct wm_adsp_buf *buf;
Mark Brown2159ad92012-10-11 11:54:02 +09001645
1646 file = kzalloc(PAGE_SIZE, GFP_KERNEL);
1647 if (file == NULL)
1648 return -ENOMEM;
1649
Mark Brown1023dbd2013-01-11 22:58:28 +00001650 snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.bin", dsp->part, dsp->num,
1651 wm_adsp_fw[dsp->fw].file);
Mark Brown2159ad92012-10-11 11:54:02 +09001652 file[PAGE_SIZE - 1] = '\0';
1653
1654 ret = request_firmware(&firmware, file, dsp->dev);
1655 if (ret != 0) {
1656 adsp_warn(dsp, "Failed to request '%s'\n", file);
1657 ret = 0;
1658 goto out;
1659 }
1660 ret = -EINVAL;
1661
1662 if (sizeof(*hdr) >= firmware->size) {
1663 adsp_err(dsp, "%s: file too short, %zu bytes\n",
1664 file, firmware->size);
1665 goto out_fw;
1666 }
1667
1668 hdr = (void*)&firmware->data[0];
1669 if (memcmp(hdr->magic, "WMDR", 4) != 0) {
1670 adsp_err(dsp, "%s: invalid magic\n", file);
Charles Keepaxa4cdbec2013-01-21 09:02:31 +00001671 goto out_fw;
Mark Brown2159ad92012-10-11 11:54:02 +09001672 }
1673
Mark Brownc7123262013-01-16 16:59:04 +09001674 switch (be32_to_cpu(hdr->rev) & 0xff) {
1675 case 1:
1676 break;
1677 default:
1678 adsp_err(dsp, "%s: Unsupported coefficient file format %d\n",
1679 file, be32_to_cpu(hdr->rev) & 0xff);
1680 ret = -EINVAL;
1681 goto out_fw;
1682 }
1683
Mark Brown2159ad92012-10-11 11:54:02 +09001684 adsp_dbg(dsp, "%s: v%d.%d.%d\n", file,
1685 (le32_to_cpu(hdr->ver) >> 16) & 0xff,
1686 (le32_to_cpu(hdr->ver) >> 8) & 0xff,
1687 le32_to_cpu(hdr->ver) & 0xff);
1688
1689 pos = le32_to_cpu(hdr->len);
1690
1691 blocks = 0;
1692 while (pos < firmware->size &&
1693 pos - firmware->size > sizeof(*blk)) {
1694 blk = (void*)(&firmware->data[pos]);
1695
Mark Brownc7123262013-01-16 16:59:04 +09001696 type = le16_to_cpu(blk->type);
1697 offset = le16_to_cpu(blk->offset);
Mark Brown2159ad92012-10-11 11:54:02 +09001698
1699 adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n",
1700 file, blocks, le32_to_cpu(blk->id),
1701 (le32_to_cpu(blk->ver) >> 16) & 0xff,
1702 (le32_to_cpu(blk->ver) >> 8) & 0xff,
1703 le32_to_cpu(blk->ver) & 0xff);
1704 adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n",
1705 file, blocks, le32_to_cpu(blk->len), offset, type);
1706
1707 reg = 0;
1708 region_name = "Unknown";
1709 switch (type) {
Mark Brownc7123262013-01-16 16:59:04 +09001710 case (WMFW_NAME_TEXT << 8):
1711 case (WMFW_INFO_TEXT << 8):
Mark Brown2159ad92012-10-11 11:54:02 +09001712 break;
Mark Brownc7123262013-01-16 16:59:04 +09001713 case (WMFW_ABSOLUTE << 8):
Mark Brownf395a212013-03-05 22:39:54 +08001714 /*
1715 * Old files may use this for global
1716 * coefficients.
1717 */
1718 if (le32_to_cpu(blk->id) == dsp->fw_id &&
1719 offset == 0) {
1720 region_name = "global coefficients";
1721 mem = wm_adsp_find_region(dsp, type);
1722 if (!mem) {
1723 adsp_err(dsp, "No ZM\n");
1724 break;
1725 }
1726 reg = wm_adsp_region_to_reg(mem, 0);
1727
1728 } else {
1729 region_name = "register";
1730 reg = offset;
1731 }
Mark Brown2159ad92012-10-11 11:54:02 +09001732 break;
Mark Brown471f4882013-01-08 16:09:31 +00001733
1734 case WMFW_ADSP1_DM:
1735 case WMFW_ADSP1_ZM:
1736 case WMFW_ADSP2_XM:
1737 case WMFW_ADSP2_YM:
1738 adsp_dbg(dsp, "%s.%d: %d bytes in %x for %x\n",
1739 file, blocks, le32_to_cpu(blk->len),
1740 type, le32_to_cpu(blk->id));
1741
1742 mem = wm_adsp_find_region(dsp, type);
1743 if (!mem) {
1744 adsp_err(dsp, "No base for region %x\n", type);
1745 break;
1746 }
1747
1748 reg = 0;
1749 list_for_each_entry(alg_region,
1750 &dsp->alg_regions, list) {
1751 if (le32_to_cpu(blk->id) == alg_region->alg &&
1752 type == alg_region->type) {
Mark Brown338c5182013-01-24 00:35:48 +08001753 reg = alg_region->base;
Mark Brown471f4882013-01-08 16:09:31 +00001754 reg = wm_adsp_region_to_reg(mem,
1755 reg);
Mark Brown338c5182013-01-24 00:35:48 +08001756 reg += offset;
Charles Keepaxd733dc02013-11-28 16:37:51 +00001757 break;
Mark Brown471f4882013-01-08 16:09:31 +00001758 }
1759 }
1760
1761 if (reg == 0)
1762 adsp_err(dsp, "No %x for algorithm %x\n",
1763 type, le32_to_cpu(blk->id));
1764 break;
1765
Mark Brown2159ad92012-10-11 11:54:02 +09001766 default:
Mark Brown25c62f7e2013-01-20 19:02:19 +09001767 adsp_err(dsp, "%s.%d: Unknown region type %x at %d\n",
1768 file, blocks, type, pos);
Mark Brown2159ad92012-10-11 11:54:02 +09001769 break;
1770 }
1771
1772 if (reg) {
Mark Browncf17c832013-01-30 14:37:23 +08001773 buf = wm_adsp_buf_alloc(blk->data,
1774 le32_to_cpu(blk->len),
1775 &buf_list);
Mark Browna76fefa2013-01-07 19:03:17 +00001776 if (!buf) {
1777 adsp_err(dsp, "Out of memory\n");
Wei Yongjunf4b82812013-03-12 00:23:15 +08001778 ret = -ENOMEM;
1779 goto out_fw;
Mark Browna76fefa2013-01-07 19:03:17 +00001780 }
1781
Mark Brown20da6d52013-01-12 19:58:17 +00001782 adsp_dbg(dsp, "%s.%d: Writing %d bytes at %x\n",
1783 file, blocks, le32_to_cpu(blk->len),
1784 reg);
Mark Browncf17c832013-01-30 14:37:23 +08001785 ret = regmap_raw_write_async(regmap, reg, buf->buf,
1786 le32_to_cpu(blk->len));
Mark Brown2159ad92012-10-11 11:54:02 +09001787 if (ret != 0) {
1788 adsp_err(dsp,
Dimitris Papastamos43bc3bf2013-11-01 15:56:52 +00001789 "%s.%d: Failed to write to %x in %s: %d\n",
1790 file, blocks, reg, region_name, ret);
Mark Brown2159ad92012-10-11 11:54:02 +09001791 }
1792 }
1793
Charles Keepaxbe951012015-02-16 15:25:49 +00001794 pos += (le32_to_cpu(blk->len) + sizeof(*blk) + 3) & ~0x03;
Mark Brown2159ad92012-10-11 11:54:02 +09001795 blocks++;
1796 }
1797
Mark Browncf17c832013-01-30 14:37:23 +08001798 ret = regmap_async_complete(regmap);
1799 if (ret != 0)
1800 adsp_err(dsp, "Failed to complete async write: %d\n", ret);
1801
Mark Brown2159ad92012-10-11 11:54:02 +09001802 if (pos > firmware->size)
1803 adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
1804 file, blocks, pos - firmware->size);
1805
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01001806 wm_adsp_debugfs_save_binname(dsp, file);
1807
Mark Brown2159ad92012-10-11 11:54:02 +09001808out_fw:
Charles Keepax9da7a5a2014-11-17 10:48:21 +00001809 regmap_async_complete(regmap);
Mark Brown2159ad92012-10-11 11:54:02 +09001810 release_firmware(firmware);
Mark Browncf17c832013-01-30 14:37:23 +08001811 wm_adsp_buf_free(&buf_list);
Mark Brown2159ad92012-10-11 11:54:02 +09001812out:
1813 kfree(file);
Wei Yongjunf4b82812013-03-12 00:23:15 +08001814 return ret;
Mark Brown2159ad92012-10-11 11:54:02 +09001815}
1816
Charles Keepax3809f002015-04-13 13:27:54 +01001817int wm_adsp1_init(struct wm_adsp *dsp)
Mark Brown5e7a7a22013-01-16 10:03:56 +09001818{
Charles Keepax3809f002015-04-13 13:27:54 +01001819 INIT_LIST_HEAD(&dsp->alg_regions);
Mark Brown5e7a7a22013-01-16 10:03:56 +09001820
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01001821#ifdef CONFIG_DEBUG_FS
1822 mutex_init(&dsp->debugfs_lock);
1823#endif
Mark Brown5e7a7a22013-01-16 10:03:56 +09001824 return 0;
1825}
1826EXPORT_SYMBOL_GPL(wm_adsp1_init);
1827
Mark Brown2159ad92012-10-11 11:54:02 +09001828int wm_adsp1_event(struct snd_soc_dapm_widget *w,
1829 struct snd_kcontrol *kcontrol,
1830 int event)
1831{
Lars-Peter Clausen72718512015-01-13 10:27:34 +01001832 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
Mark Brown2159ad92012-10-11 11:54:02 +09001833 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
1834 struct wm_adsp *dsp = &dsps[w->shift];
Dimitris Papastamosb0101b42013-11-01 15:56:56 +00001835 struct wm_adsp_alg_region *alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001836 struct wm_coeff_ctl *ctl;
Mark Brown2159ad92012-10-11 11:54:02 +09001837 int ret;
Chris Rattray94e205b2013-01-18 08:43:09 +00001838 int val;
Mark Brown2159ad92012-10-11 11:54:02 +09001839
Lars-Peter Clausen00200102014-07-17 22:01:07 +02001840 dsp->card = codec->component.card;
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +01001841
Mark Brown2159ad92012-10-11 11:54:02 +09001842 switch (event) {
1843 case SND_SOC_DAPM_POST_PMU:
1844 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1845 ADSP1_SYS_ENA, ADSP1_SYS_ENA);
1846
Chris Rattray94e205b2013-01-18 08:43:09 +00001847 /*
1848 * For simplicity set the DSP clock rate to be the
1849 * SYSCLK rate rather than making it configurable.
1850 */
1851 if(dsp->sysclk_reg) {
1852 ret = regmap_read(dsp->regmap, dsp->sysclk_reg, &val);
1853 if (ret != 0) {
1854 adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
1855 ret);
1856 return ret;
1857 }
1858
1859 val = (val & dsp->sysclk_mask)
1860 >> dsp->sysclk_shift;
1861
1862 ret = regmap_update_bits(dsp->regmap,
1863 dsp->base + ADSP1_CONTROL_31,
1864 ADSP1_CLK_SEL_MASK, val);
1865 if (ret != 0) {
1866 adsp_err(dsp, "Failed to set clock rate: %d\n",
1867 ret);
1868 return ret;
1869 }
1870 }
1871
Mark Brown2159ad92012-10-11 11:54:02 +09001872 ret = wm_adsp_load(dsp);
1873 if (ret != 0)
1874 goto err;
1875
Charles Keepaxb618a1852015-04-13 13:27:53 +01001876 ret = wm_adsp1_setup_algs(dsp);
Mark Browndb405172012-10-26 19:30:40 +01001877 if (ret != 0)
1878 goto err;
1879
Mark Brown2159ad92012-10-11 11:54:02 +09001880 ret = wm_adsp_load_coeff(dsp);
1881 if (ret != 0)
1882 goto err;
1883
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +01001884 /* Initialize caches for enabled and unset controls */
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001885 ret = wm_coeff_init_control_caches(dsp);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001886 if (ret != 0)
1887 goto err;
1888
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +01001889 /* Sync set controls */
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001890 ret = wm_coeff_sync_controls(dsp);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001891 if (ret != 0)
1892 goto err;
1893
Mark Brown2159ad92012-10-11 11:54:02 +09001894 /* Start the core running */
1895 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1896 ADSP1_CORE_ENA | ADSP1_START,
1897 ADSP1_CORE_ENA | ADSP1_START);
1898 break;
1899
1900 case SND_SOC_DAPM_PRE_PMD:
1901 /* Halt the core */
1902 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1903 ADSP1_CORE_ENA | ADSP1_START, 0);
1904
1905 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19,
1906 ADSP1_WDMA_BUFFER_LENGTH_MASK, 0);
1907
1908 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1909 ADSP1_SYS_ENA, 0);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001910
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01001911 list_for_each_entry(ctl, &dsp->ctl_list, list)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001912 ctl->enabled = 0;
Dimitris Papastamosb0101b42013-11-01 15:56:56 +00001913
1914 while (!list_empty(&dsp->alg_regions)) {
1915 alg_region = list_first_entry(&dsp->alg_regions,
1916 struct wm_adsp_alg_region,
1917 list);
1918 list_del(&alg_region->list);
1919 kfree(alg_region);
1920 }
Mark Brown2159ad92012-10-11 11:54:02 +09001921 break;
1922
1923 default:
1924 break;
1925 }
1926
1927 return 0;
1928
1929err:
1930 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1931 ADSP1_SYS_ENA, 0);
1932 return ret;
1933}
1934EXPORT_SYMBOL_GPL(wm_adsp1_event);
1935
1936static int wm_adsp2_ena(struct wm_adsp *dsp)
1937{
1938 unsigned int val;
1939 int ret, count;
1940
Mark Brown1552c322013-11-28 18:11:38 +00001941 ret = regmap_update_bits_async(dsp->regmap, dsp->base + ADSP2_CONTROL,
1942 ADSP2_SYS_ENA, ADSP2_SYS_ENA);
Mark Brown2159ad92012-10-11 11:54:02 +09001943 if (ret != 0)
1944 return ret;
1945
1946 /* Wait for the RAM to start, should be near instantaneous */
Charles Keepax939fd1e2013-12-18 09:25:49 +00001947 for (count = 0; count < 10; ++count) {
Mark Brown2159ad92012-10-11 11:54:02 +09001948 ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1,
1949 &val);
1950 if (ret != 0)
1951 return ret;
Charles Keepax939fd1e2013-12-18 09:25:49 +00001952
1953 if (val & ADSP2_RAM_RDY)
1954 break;
1955
1956 msleep(1);
1957 }
Mark Brown2159ad92012-10-11 11:54:02 +09001958
1959 if (!(val & ADSP2_RAM_RDY)) {
1960 adsp_err(dsp, "Failed to start DSP RAM\n");
1961 return -EBUSY;
1962 }
1963
1964 adsp_dbg(dsp, "RAM ready after %d polls\n", count);
Mark Brown2159ad92012-10-11 11:54:02 +09001965
1966 return 0;
1967}
1968
Charles Keepax18b1a902014-01-09 09:06:54 +00001969static void wm_adsp2_boot_work(struct work_struct *work)
Charles Keepaxd8a64d62014-01-08 17:42:18 +00001970{
1971 struct wm_adsp *dsp = container_of(work,
1972 struct wm_adsp,
1973 boot_work);
1974 int ret;
1975 unsigned int val;
1976
1977 /*
1978 * For simplicity set the DSP clock rate to be the
1979 * SYSCLK rate rather than making it configurable.
1980 */
1981 ret = regmap_read(dsp->regmap, ARIZONA_SYSTEM_CLOCK_1, &val);
1982 if (ret != 0) {
1983 adsp_err(dsp, "Failed to read SYSCLK state: %d\n", ret);
1984 return;
1985 }
1986 val = (val & ARIZONA_SYSCLK_FREQ_MASK)
1987 >> ARIZONA_SYSCLK_FREQ_SHIFT;
1988
1989 ret = regmap_update_bits_async(dsp->regmap,
1990 dsp->base + ADSP2_CLOCKING,
1991 ADSP2_CLK_SEL_MASK, val);
1992 if (ret != 0) {
1993 adsp_err(dsp, "Failed to set clock rate: %d\n", ret);
1994 return;
1995 }
1996
Charles Keepaxd8a64d62014-01-08 17:42:18 +00001997 ret = wm_adsp2_ena(dsp);
1998 if (ret != 0)
1999 return;
2000
2001 ret = wm_adsp_load(dsp);
2002 if (ret != 0)
2003 goto err;
2004
Charles Keepaxb618a1852015-04-13 13:27:53 +01002005 ret = wm_adsp2_setup_algs(dsp);
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002006 if (ret != 0)
2007 goto err;
2008
2009 ret = wm_adsp_load_coeff(dsp);
2010 if (ret != 0)
2011 goto err;
2012
2013 /* Initialize caches for enabled and unset controls */
2014 ret = wm_coeff_init_control_caches(dsp);
2015 if (ret != 0)
2016 goto err;
2017
2018 /* Sync set controls */
2019 ret = wm_coeff_sync_controls(dsp);
2020 if (ret != 0)
2021 goto err;
2022
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002023 dsp->running = true;
2024
2025 return;
2026
2027err:
2028 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
2029 ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
2030}
2031
Charles Keepax12db5ed2014-01-08 17:42:19 +00002032int wm_adsp2_early_event(struct snd_soc_dapm_widget *w,
2033 struct snd_kcontrol *kcontrol, int event)
2034{
Lars-Peter Clausen72718512015-01-13 10:27:34 +01002035 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
Charles Keepax12db5ed2014-01-08 17:42:19 +00002036 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
2037 struct wm_adsp *dsp = &dsps[w->shift];
2038
Lars-Peter Clausen00200102014-07-17 22:01:07 +02002039 dsp->card = codec->component.card;
Charles Keepax12db5ed2014-01-08 17:42:19 +00002040
2041 switch (event) {
2042 case SND_SOC_DAPM_PRE_PMU:
2043 queue_work(system_unbound_wq, &dsp->boot_work);
2044 break;
2045 default:
2046 break;
Charles Keepaxcab27252014-04-17 13:42:54 +01002047 }
Charles Keepax12db5ed2014-01-08 17:42:19 +00002048
2049 return 0;
2050}
2051EXPORT_SYMBOL_GPL(wm_adsp2_early_event);
2052
Mark Brown2159ad92012-10-11 11:54:02 +09002053int wm_adsp2_event(struct snd_soc_dapm_widget *w,
2054 struct snd_kcontrol *kcontrol, int event)
2055{
Lars-Peter Clausen72718512015-01-13 10:27:34 +01002056 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
Mark Brown2159ad92012-10-11 11:54:02 +09002057 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
2058 struct wm_adsp *dsp = &dsps[w->shift];
Mark Brown471f4882013-01-08 16:09:31 +00002059 struct wm_adsp_alg_region *alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002060 struct wm_coeff_ctl *ctl;
Mark Brown2159ad92012-10-11 11:54:02 +09002061 int ret;
2062
2063 switch (event) {
2064 case SND_SOC_DAPM_POST_PMU:
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002065 flush_work(&dsp->boot_work);
Mark Browndd49e2c2012-12-02 21:50:46 +09002066
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002067 if (!dsp->running)
2068 return -EIO;
Mark Browndd49e2c2012-12-02 21:50:46 +09002069
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002070 ret = regmap_update_bits(dsp->regmap,
2071 dsp->base + ADSP2_CONTROL,
Charles Keepax00e4c3b2014-11-18 16:25:27 +00002072 ADSP2_CORE_ENA | ADSP2_START,
2073 ADSP2_CORE_ENA | ADSP2_START);
Mark Brown2159ad92012-10-11 11:54:02 +09002074 if (ret != 0)
2075 goto err;
Mark Brown2159ad92012-10-11 11:54:02 +09002076 break;
2077
2078 case SND_SOC_DAPM_PRE_PMD:
Richard Fitzgerald10337b02015-05-29 10:23:07 +01002079 /* Log firmware state, it can be useful for analysis */
2080 wm_adsp2_show_fw_status(dsp);
2081
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01002082 wm_adsp_debugfs_clear(dsp);
2083
2084 dsp->fw_id = 0;
2085 dsp->fw_id_version = 0;
Mark Brown1023dbd2013-01-11 22:58:28 +00002086 dsp->running = false;
2087
Mark Brown2159ad92012-10-11 11:54:02 +09002088 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
Mark Browna7f9be72012-11-28 19:53:59 +00002089 ADSP2_SYS_ENA | ADSP2_CORE_ENA |
2090 ADSP2_START, 0);
Mark Brown973838a2012-11-28 17:20:32 +00002091
Mark Brown2d30b572013-01-28 20:18:17 +08002092 /* Make sure DMAs are quiesced */
2093 regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_1, 0);
2094 regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_2, 0);
2095 regmap_write(dsp->regmap, dsp->base + ADSP2_RDMA_CONFIG_1, 0);
2096
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01002097 list_for_each_entry(ctl, &dsp->ctl_list, list)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002098 ctl->enabled = 0;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002099
Mark Brown471f4882013-01-08 16:09:31 +00002100 while (!list_empty(&dsp->alg_regions)) {
2101 alg_region = list_first_entry(&dsp->alg_regions,
2102 struct wm_adsp_alg_region,
2103 list);
2104 list_del(&alg_region->list);
2105 kfree(alg_region);
2106 }
Charles Keepaxddbc5ef2014-01-22 10:09:11 +00002107
2108 adsp_dbg(dsp, "Shutdown complete\n");
Mark Brown2159ad92012-10-11 11:54:02 +09002109 break;
2110
2111 default:
2112 break;
2113 }
2114
2115 return 0;
2116err:
2117 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
Mark Browna7f9be72012-11-28 19:53:59 +00002118 ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
Mark Brown2159ad92012-10-11 11:54:02 +09002119 return ret;
2120}
2121EXPORT_SYMBOL_GPL(wm_adsp2_event);
Mark Brown973838a2012-11-28 17:20:32 +00002122
Richard Fitzgeraldf5e2ce92015-06-11 11:32:30 +01002123int wm_adsp2_codec_probe(struct wm_adsp *dsp, struct snd_soc_codec *codec)
2124{
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01002125 wm_adsp2_init_debugfs(dsp, codec);
2126
Richard Fitzgerald218e5082015-06-11 11:32:31 +01002127 return snd_soc_add_codec_controls(codec,
2128 wm_adsp2_fw_controls[dsp->num - 1],
2129 ARRAY_SIZE(wm_adsp2_fw_controls[0]));
Richard Fitzgeraldf5e2ce92015-06-11 11:32:30 +01002130}
2131EXPORT_SYMBOL_GPL(wm_adsp2_codec_probe);
2132
2133int wm_adsp2_codec_remove(struct wm_adsp *dsp, struct snd_soc_codec *codec)
2134{
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01002135 wm_adsp2_cleanup_debugfs(dsp);
2136
Richard Fitzgeraldf5e2ce92015-06-11 11:32:30 +01002137 return 0;
2138}
2139EXPORT_SYMBOL_GPL(wm_adsp2_codec_remove);
2140
Richard Fitzgerald81ac58b2015-06-02 11:53:34 +01002141int wm_adsp2_init(struct wm_adsp *dsp)
Mark Brown973838a2012-11-28 17:20:32 +00002142{
2143 int ret;
2144
Mark Brown10a2b662012-12-02 21:37:00 +09002145 /*
2146 * Disable the DSP memory by default when in reset for a small
2147 * power saving.
2148 */
Charles Keepax3809f002015-04-13 13:27:54 +01002149 ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
Mark Brown10a2b662012-12-02 21:37:00 +09002150 ADSP2_MEM_ENA, 0);
2151 if (ret != 0) {
Charles Keepax3809f002015-04-13 13:27:54 +01002152 adsp_err(dsp, "Failed to clear memory retention: %d\n", ret);
Mark Brown10a2b662012-12-02 21:37:00 +09002153 return ret;
2154 }
2155
Charles Keepax3809f002015-04-13 13:27:54 +01002156 INIT_LIST_HEAD(&dsp->alg_regions);
2157 INIT_LIST_HEAD(&dsp->ctl_list);
2158 INIT_WORK(&dsp->boot_work, wm_adsp2_boot_work);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002159
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01002160#ifdef CONFIG_DEBUG_FS
2161 mutex_init(&dsp->debugfs_lock);
2162#endif
Mark Brown973838a2012-11-28 17:20:32 +00002163 return 0;
2164}
2165EXPORT_SYMBOL_GPL(wm_adsp2_init);
Praveen Diwakar0a37c6e2014-07-04 11:17:41 +05302166
2167MODULE_LICENSE("GPL v2");