blob: e09653c73ab4b30fe1e8773cb208b19d1947097d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
Tomasz Nowicki2ab51dd2016-06-10 15:36:26 -050010#include <linux/acpi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/kernel.h>
12#include <linux/delay.h>
Mika Westerberg9d26d3a2016-06-02 11:17:12 +030013#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/init.h>
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -070015#include <linux/of.h>
16#include <linux/of_pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/pci.h>
David Brownell075c1772007-04-26 00:12:06 -070018#include <linux/pm.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090019#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/module.h>
21#include <linux/spinlock.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080022#include <linux/string.h>
vignesh babu229f5af2007-08-13 18:23:14 +053023#include <linux/log2.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080024#include <linux/pci-aspm.h>
Stephen Rothwellc300bd2fb2008-07-10 02:16:44 +020025#include <linux/pm_wakeup.h>
Sheng Yang8dd7f802008-10-21 17:38:25 +080026#include <linux/interrupt.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090027#include <linux/device.h>
Rafael J. Wysockib67ea762010-02-17 23:44:09 +010028#include <linux/pm_runtime.h>
Alex Williamson608c3882013-08-08 14:09:43 -060029#include <linux/pci_hotplug.h>
Sinan Kaya4d3f1382016-06-10 21:55:11 +020030#include <linux/vmalloc.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090031#include <asm/setup.h>
Ben Dooks2a2aca32016-06-17 16:05:13 +010032#include <asm/dma.h>
Taku Izumib07461a2015-09-17 10:09:37 -050033#include <linux/aer.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090034#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
Alan Stern00240c32009-04-27 13:33:16 -040036const char *pci_power_names[] = {
37 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
38};
39EXPORT_SYMBOL_GPL(pci_power_names);
40
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010041int isa_dma_bridge_buggy;
42EXPORT_SYMBOL(isa_dma_bridge_buggy);
43
44int pci_pci_problems;
45EXPORT_SYMBOL(pci_pci_problems);
46
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010047unsigned int pci_pm_d3_delay;
48
Matthew Garrettdf17e622010-10-04 14:22:29 -040049static void pci_pme_list_scan(struct work_struct *work);
50
51static LIST_HEAD(pci_pme_list);
52static DEFINE_MUTEX(pci_pme_list_mutex);
53static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
54
55struct pci_pme_device {
56 struct list_head list;
57 struct pci_dev *dev;
58};
59
60#define PME_TIMEOUT 1000 /* How long between PME checks */
61
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010062static void pci_dev_d3_sleep(struct pci_dev *dev)
63{
64 unsigned int delay = dev->d3_delay;
65
66 if (delay < pci_pm_d3_delay)
67 delay = pci_pm_d3_delay;
68
69 msleep(delay);
70}
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Jeff Garzik32a2eea2007-10-11 16:57:27 -040072#ifdef CONFIG_PCI_DOMAINS
73int pci_domains_supported = 1;
74#endif
75
Atsushi Nemoto4516a612007-02-05 16:36:06 -080076#define DEFAULT_CARDBUS_IO_SIZE (256)
77#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
78/* pci=cbmemsize=nnM,cbiosize=nn can override this */
79unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
80unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
81
Eric W. Biederman28760482009-09-09 14:09:24 -070082#define DEFAULT_HOTPLUG_IO_SIZE (256)
83#define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
84/* pci=hpmemsize=nnM,hpiosize=nn can override this */
85unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
86unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
87
Keith Busche16b4662016-07-21 21:40:28 -060088#define DEFAULT_HOTPLUG_BUS_SIZE 1
89unsigned long pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
90
Keith Busch27d868b2015-08-24 08:48:16 -050091enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_DEFAULT;
Jon Masonb03e7492011-07-20 15:20:54 -050092
Jesse Barnesac1aa472009-10-26 13:20:44 -070093/*
94 * The default CLS is used if arch didn't set CLS explicitly and not
95 * all pci devices agree on the same value. Arch can override either
96 * the dfl or actual value as it sees fit. Don't forget this is
97 * measured in 32-bit words, not bytes.
98 */
Bill Pemberton15856ad2012-11-21 15:35:00 -050099u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
Jesse Barnesac1aa472009-10-26 13:20:44 -0700100u8 pci_cache_line_size;
101
Myron Stowe96c55902011-10-28 15:48:38 -0600102/*
103 * If we set up a device for bus mastering, we need to check the latency
104 * timer as certain BIOSes forget to set it properly.
105 */
106unsigned int pcibios_max_latency = 255;
107
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +0100108/* If set, the PCIe ARI capability will not be used. */
109static bool pcie_ari_disabled;
110
Mika Westerberg9d26d3a2016-06-02 11:17:12 +0300111/* Disable bridge_d3 for all PCIe ports */
112static bool pci_bridge_d3_disable;
113/* Force bridge_d3 for all PCIe ports */
114static bool pci_bridge_d3_force;
115
116static int __init pcie_port_pm_setup(char *str)
117{
118 if (!strcmp(str, "off"))
119 pci_bridge_d3_disable = true;
120 else if (!strcmp(str, "force"))
121 pci_bridge_d3_force = true;
122 return 1;
123}
124__setup("pcie_port_pm=", pcie_port_pm_setup);
125
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126/**
127 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
128 * @bus: pointer to PCI bus structure to search
129 *
130 * Given a PCI bus, returns the highest PCI bus number present in the set
131 * including the given PCI bus and its list of child PCI buses.
132 */
Ryan Desfosses07656d83082014-04-11 01:01:53 -0400133unsigned char pci_bus_max_busnr(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134{
Yijing Wang94e6a9b2014-02-13 21:14:03 +0800135 struct pci_bus *tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 unsigned char max, n;
137
Yinghai Lub918c622012-05-17 18:51:11 -0700138 max = bus->busn_res.end;
Yijing Wang94e6a9b2014-02-13 21:14:03 +0800139 list_for_each_entry(tmp, &bus->children, node) {
140 n = pci_bus_max_busnr(tmp);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400141 if (n > max)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142 max = n;
143 }
144 return max;
145}
Kristen Accardib82db5c2006-01-17 16:56:56 -0800146EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147
Andrew Morton1684f5d2008-12-01 14:30:30 -0800148#ifdef CONFIG_HAS_IOMEM
149void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
150{
Bjorn Helgaas1f7bf3b2015-03-12 12:30:11 -0500151 struct resource *res = &pdev->resource[bar];
152
Andrew Morton1684f5d2008-12-01 14:30:30 -0800153 /*
154 * Make sure the BAR is actually a memory resource, not an IO resource
155 */
Bjorn Helgaas646c0282015-03-12 12:30:15 -0500156 if (res->flags & IORESOURCE_UNSET || !(res->flags & IORESOURCE_MEM)) {
Bjorn Helgaas1f7bf3b2015-03-12 12:30:11 -0500157 dev_warn(&pdev->dev, "can't ioremap BAR %d: %pR\n", bar, res);
Andrew Morton1684f5d2008-12-01 14:30:30 -0800158 return NULL;
159 }
Bjorn Helgaas1f7bf3b2015-03-12 12:30:11 -0500160 return ioremap_nocache(res->start, resource_size(res));
Andrew Morton1684f5d2008-12-01 14:30:30 -0800161}
162EXPORT_SYMBOL_GPL(pci_ioremap_bar);
Luis R. Rodriguezc43996f2015-08-24 12:13:23 -0700163
164void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar)
165{
166 /*
167 * Make sure the BAR is actually a memory resource, not an IO resource
168 */
169 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
170 WARN_ON(1);
171 return NULL;
172 }
173 return ioremap_wc(pci_resource_start(pdev, bar),
174 pci_resource_len(pdev, bar));
175}
176EXPORT_SYMBOL_GPL(pci_ioremap_wc_bar);
Andrew Morton1684f5d2008-12-01 14:30:30 -0800177#endif
178
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100179
180static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
181 u8 pos, int cap, int *ttl)
Roland Dreier24a4e372005-10-28 17:35:34 -0700182{
183 u8 id;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700184 u16 ent;
185
186 pci_bus_read_config_byte(bus, devfn, pos, &pos);
Roland Dreier24a4e372005-10-28 17:35:34 -0700187
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100188 while ((*ttl)--) {
Roland Dreier24a4e372005-10-28 17:35:34 -0700189 if (pos < 0x40)
190 break;
191 pos &= ~3;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700192 pci_bus_read_config_word(bus, devfn, pos, &ent);
193
194 id = ent & 0xff;
Roland Dreier24a4e372005-10-28 17:35:34 -0700195 if (id == 0xff)
196 break;
197 if (id == cap)
198 return pos;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700199 pos = (ent >> 8);
Roland Dreier24a4e372005-10-28 17:35:34 -0700200 }
201 return 0;
202}
203
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100204static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
205 u8 pos, int cap)
206{
207 int ttl = PCI_FIND_CAP_TTL;
208
209 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
210}
211
Roland Dreier24a4e372005-10-28 17:35:34 -0700212int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
213{
214 return __pci_find_next_cap(dev->bus, dev->devfn,
215 pos + PCI_CAP_LIST_NEXT, cap);
216}
217EXPORT_SYMBOL_GPL(pci_find_next_capability);
218
Michael Ellermand3bac112006-11-22 18:26:16 +1100219static int __pci_bus_find_cap_start(struct pci_bus *bus,
220 unsigned int devfn, u8 hdr_type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221{
222 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223
224 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
225 if (!(status & PCI_STATUS_CAP_LIST))
226 return 0;
227
228 switch (hdr_type) {
229 case PCI_HEADER_TYPE_NORMAL:
230 case PCI_HEADER_TYPE_BRIDGE:
Michael Ellermand3bac112006-11-22 18:26:16 +1100231 return PCI_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232 case PCI_HEADER_TYPE_CARDBUS:
Michael Ellermand3bac112006-11-22 18:26:16 +1100233 return PCI_CB_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 }
Michael Ellermand3bac112006-11-22 18:26:16 +1100235
236 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237}
238
239/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700240 * pci_find_capability - query for devices' capabilities
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 * @dev: PCI device to query
242 * @cap: capability code
243 *
244 * Tell if a device supports a given PCI capability.
245 * Returns the address of the requested capability structure within the
246 * device's PCI configuration space or 0 in case the device does not
247 * support it. Possible values for @cap:
248 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700249 * %PCI_CAP_ID_PM Power Management
250 * %PCI_CAP_ID_AGP Accelerated Graphics Port
251 * %PCI_CAP_ID_VPD Vital Product Data
252 * %PCI_CAP_ID_SLOTID Slot Identification
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 * %PCI_CAP_ID_MSI Message Signalled Interrupts
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700254 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 * %PCI_CAP_ID_PCIX PCI-X
256 * %PCI_CAP_ID_EXP PCI Express
257 */
258int pci_find_capability(struct pci_dev *dev, int cap)
259{
Michael Ellermand3bac112006-11-22 18:26:16 +1100260 int pos;
261
262 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
263 if (pos)
264 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
265
266 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600268EXPORT_SYMBOL(pci_find_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269
270/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700271 * pci_bus_find_capability - query for devices' capabilities
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 * @bus: the PCI bus to query
273 * @devfn: PCI device to query
274 * @cap: capability code
275 *
276 * Like pci_find_capability() but works for pci devices that do not have a
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700277 * pci_dev structure set up yet.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 *
279 * Returns the address of the requested capability structure within the
280 * device's PCI configuration space or 0 in case the device does not
281 * support it.
282 */
283int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
284{
Michael Ellermand3bac112006-11-22 18:26:16 +1100285 int pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286 u8 hdr_type;
287
288 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
289
Michael Ellermand3bac112006-11-22 18:26:16 +1100290 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
291 if (pos)
292 pos = __pci_find_next_cap(bus, devfn, pos, cap);
293
294 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600296EXPORT_SYMBOL(pci_bus_find_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
298/**
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600299 * pci_find_next_ext_capability - Find an extended capability
300 * @dev: PCI device to query
301 * @start: address at which to start looking (0 to start at beginning of list)
302 * @cap: capability code
303 *
304 * Returns the address of the next matching extended capability structure
305 * within the device's PCI configuration space or 0 if the device does
306 * not support it. Some capabilities can occur several times, e.g., the
307 * vendor-specific capability, and this provides a way to find them all.
308 */
309int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
310{
311 u32 header;
312 int ttl;
313 int pos = PCI_CFG_SPACE_SIZE;
314
315 /* minimum 8 bytes per capability */
316 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
317
318 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
319 return 0;
320
321 if (start)
322 pos = start;
323
324 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
325 return 0;
326
327 /*
328 * If we have no capabilities, this is indicated by cap ID,
329 * cap version and next pointer all being 0.
330 */
331 if (header == 0)
332 return 0;
333
334 while (ttl-- > 0) {
335 if (PCI_EXT_CAP_ID(header) == cap && pos != start)
336 return pos;
337
338 pos = PCI_EXT_CAP_NEXT(header);
339 if (pos < PCI_CFG_SPACE_SIZE)
340 break;
341
342 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
343 break;
344 }
345
346 return 0;
347}
348EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
349
350/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 * pci_find_ext_capability - Find an extended capability
352 * @dev: PCI device to query
353 * @cap: capability code
354 *
355 * Returns the address of the requested extended capability structure
356 * within the device's PCI configuration space or 0 if the device does
357 * not support it. Possible values for @cap:
358 *
359 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
360 * %PCI_EXT_CAP_ID_VC Virtual Channel
361 * %PCI_EXT_CAP_ID_DSN Device Serial Number
362 * %PCI_EXT_CAP_ID_PWR Power Budgeting
363 */
364int pci_find_ext_capability(struct pci_dev *dev, int cap)
365{
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600366 return pci_find_next_ext_capability(dev, 0, cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367}
Brice Goglin3a720d72006-05-23 06:10:01 -0400368EXPORT_SYMBOL_GPL(pci_find_ext_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100370static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
371{
372 int rc, ttl = PCI_FIND_CAP_TTL;
373 u8 cap, mask;
374
375 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
376 mask = HT_3BIT_CAP_MASK;
377 else
378 mask = HT_5BIT_CAP_MASK;
379
380 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
381 PCI_CAP_ID_HT, &ttl);
382 while (pos) {
383 rc = pci_read_config_byte(dev, pos + 3, &cap);
384 if (rc != PCIBIOS_SUCCESSFUL)
385 return 0;
386
387 if ((cap & mask) == ht_cap)
388 return pos;
389
Brice Goglin47a4d5b2007-01-10 23:15:29 -0800390 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
391 pos + PCI_CAP_LIST_NEXT,
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100392 PCI_CAP_ID_HT, &ttl);
393 }
394
395 return 0;
396}
397/**
398 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
399 * @dev: PCI device to query
400 * @pos: Position from which to continue searching
401 * @ht_cap: Hypertransport capability code
402 *
403 * To be used in conjunction with pci_find_ht_capability() to search for
404 * all capabilities matching @ht_cap. @pos should always be a value returned
405 * from pci_find_ht_capability().
406 *
407 * NB. To be 100% safe against broken PCI devices, the caller should take
408 * steps to avoid an infinite loop.
409 */
410int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
411{
412 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
413}
414EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
415
416/**
417 * pci_find_ht_capability - query a device's Hypertransport capabilities
418 * @dev: PCI device to query
419 * @ht_cap: Hypertransport capability code
420 *
421 * Tell if a device supports a given Hypertransport capability.
422 * Returns an address within the device's PCI configuration space
423 * or 0 in case the device does not support the request capability.
424 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
425 * which has a Hypertransport capability matching @ht_cap.
426 */
427int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
428{
429 int pos;
430
431 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
432 if (pos)
433 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
434
435 return pos;
436}
437EXPORT_SYMBOL_GPL(pci_find_ht_capability);
438
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439/**
440 * pci_find_parent_resource - return resource region of parent bus of given region
441 * @dev: PCI device structure contains resources to be searched
442 * @res: child resource record for which parent is sought
443 *
444 * For given resource region of given device, return the resource
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700445 * region of parent bus the given region is contained in.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400447struct resource *pci_find_parent_resource(const struct pci_dev *dev,
448 struct resource *res)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449{
450 const struct pci_bus *bus = dev->bus;
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700451 struct resource *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700454 pci_bus_for_each_resource(bus, r, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 if (!r)
456 continue;
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700457 if (res->start && resource_contains(r, res)) {
458
459 /*
460 * If the window is prefetchable but the BAR is
461 * not, the allocator made a mistake.
462 */
463 if (r->flags & IORESOURCE_PREFETCH &&
464 !(res->flags & IORESOURCE_PREFETCH))
465 return NULL;
466
467 /*
468 * If we're below a transparent bridge, there may
469 * be both a positively-decoded aperture and a
470 * subtractively-decoded region that contain the BAR.
471 * We want the positively-decoded one, so this depends
472 * on pci_bus_for_each_resource() giving us those
473 * first.
474 */
475 return r;
476 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 }
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700478 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600480EXPORT_SYMBOL(pci_find_parent_resource);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481
482/**
Mika Westerbergafd29f92016-09-15 11:07:03 +0300483 * pci_find_resource - Return matching PCI device resource
484 * @dev: PCI device to query
485 * @res: Resource to look for
486 *
487 * Goes over standard PCI resources (BARs) and checks if the given resource
488 * is partially or fully contained in any of them. In that case the
489 * matching resource is returned, %NULL otherwise.
490 */
491struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res)
492{
493 int i;
494
495 for (i = 0; i < PCI_ROM_RESOURCE; i++) {
496 struct resource *r = &dev->resource[i];
497
498 if (r->start && resource_contains(r, res))
499 return r;
500 }
501
502 return NULL;
503}
504EXPORT_SYMBOL(pci_find_resource);
505
506/**
Hariprasad Shenaic56d4452015-10-18 19:55:04 +0530507 * pci_find_pcie_root_port - return PCIe Root Port
508 * @dev: PCI device to query
509 *
510 * Traverse up the parent chain and return the PCIe Root Port PCI Device
511 * for a given PCI Device.
512 */
513struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev)
514{
515 struct pci_dev *bridge, *highest_pcie_bridge = NULL;
516
517 bridge = pci_upstream_bridge(dev);
518 while (bridge && pci_is_pcie(bridge)) {
519 highest_pcie_bridge = bridge;
520 bridge = pci_upstream_bridge(bridge);
521 }
522
523 if (pci_pcie_type(highest_pcie_bridge) != PCI_EXP_TYPE_ROOT_PORT)
524 return NULL;
525
526 return highest_pcie_bridge;
527}
528EXPORT_SYMBOL(pci_find_pcie_root_port);
529
530/**
Alex Williamson157e8762013-12-17 16:43:39 -0700531 * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos
532 * @dev: the PCI device to operate on
533 * @pos: config space offset of status word
534 * @mask: mask of bit(s) to care about in status word
535 *
536 * Return 1 when mask bit(s) in status word clear, 0 otherwise.
537 */
538int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask)
539{
540 int i;
541
542 /* Wait for Transaction Pending bit clean */
543 for (i = 0; i < 4; i++) {
544 u16 status;
545 if (i)
546 msleep((1 << (i - 1)) * 100);
547
548 pci_read_config_word(dev, pos, &status);
549 if (!(status & mask))
550 return 1;
551 }
552
553 return 0;
554}
555
556/**
Wei Yang70675e02015-07-29 16:52:58 +0800557 * pci_restore_bars - restore a device's BAR values (e.g. after wake-up)
John W. Linville064b53db2005-07-27 10:19:44 -0400558 * @dev: PCI device to have its BARs restored
559 *
560 * Restore the BAR values for a given device, so as to make it
561 * accessible by its driver.
562 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400563static void pci_restore_bars(struct pci_dev *dev)
John W. Linville064b53db2005-07-27 10:19:44 -0400564{
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800565 int i;
John W. Linville064b53db2005-07-27 10:19:44 -0400566
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800567 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
Yu Zhao14add802008-11-22 02:38:52 +0800568 pci_update_resource(dev, i);
John W. Linville064b53db2005-07-27 10:19:44 -0400569}
570
Julia Lawall299f2ff2015-12-06 17:33:45 +0100571static const struct pci_platform_pm_ops *pci_platform_pm;
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200572
Julia Lawall299f2ff2015-12-06 17:33:45 +0100573int pci_set_platform_pm(const struct pci_platform_pm_ops *ops)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200574{
Lukas Wunnercc7cc022016-09-18 05:39:20 +0200575 if (!ops->is_manageable || !ops->set_state || !ops->get_state ||
576 !ops->choose_state || !ops->sleep_wake || !ops->run_wake ||
577 !ops->need_resume)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200578 return -EINVAL;
579 pci_platform_pm = ops;
580 return 0;
581}
582
583static inline bool platform_pci_power_manageable(struct pci_dev *dev)
584{
585 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
586}
587
588static inline int platform_pci_set_power_state(struct pci_dev *dev,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400589 pci_power_t t)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200590{
591 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
592}
593
Lukas Wunnercc7cc022016-09-18 05:39:20 +0200594static inline pci_power_t platform_pci_get_power_state(struct pci_dev *dev)
595{
596 return pci_platform_pm ? pci_platform_pm->get_state(dev) : PCI_UNKNOWN;
597}
598
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200599static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
600{
601 return pci_platform_pm ?
602 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
603}
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700604
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200605static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
606{
607 return pci_platform_pm ?
608 pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
609}
610
Rafael J. Wysockib67ea762010-02-17 23:44:09 +0100611static inline int platform_pci_run_wake(struct pci_dev *dev, bool enable)
612{
613 return pci_platform_pm ?
614 pci_platform_pm->run_wake(dev, enable) : -ENODEV;
615}
616
Rafael J. Wysockibac2a902015-01-21 02:17:42 +0100617static inline bool platform_pci_need_resume(struct pci_dev *dev)
618{
619 return pci_platform_pm ? pci_platform_pm->need_resume(dev) : false;
620}
621
John W. Linville064b53db2005-07-27 10:19:44 -0400622/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200623 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
624 * given PCI device
625 * @dev: PCI device to handle.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200626 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627 *
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200628 * RETURN VALUE:
629 * -EINVAL if the requested state is invalid.
630 * -EIO if device does not support PCI PM or its PM capabilities register has a
631 * wrong version, or device doesn't support the requested state.
632 * 0 if device already is in the requested state.
633 * 0 if device's power state has been successfully changed.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 */
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100635static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200637 u16 pmcsr;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200638 bool need_restore = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100640 /* Check if we're already there */
641 if (dev->current_state == state)
642 return 0;
643
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200644 if (!dev->pm_cap)
Andrew Lunncca03de2007-07-09 11:55:58 -0700645 return -EIO;
646
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200647 if (state < PCI_D0 || state > PCI_D3hot)
648 return -EINVAL;
649
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 /* Validate current state:
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700651 * Can enter D0 from any state, but if we can only go deeper
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652 * to sleep if we're already in a low power state
653 */
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100654 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200655 && dev->current_state > state) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400656 dev_err(&dev->dev, "invalid power transition (from state %d to %d)\n",
657 dev->current_state, state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658 return -EINVAL;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200659 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 /* check if this device supports the desired state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200662 if ((state == PCI_D1 && !dev->d1_support)
663 || (state == PCI_D2 && !dev->d2_support))
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700664 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200666 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
John W. Linville064b53db2005-07-27 10:19:44 -0400667
John W. Linville32a36582005-09-14 09:52:42 -0400668 /* If we're (effectively) in D3, force entire word to 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 * This doesn't affect PME_Status, disables PME_En, and
670 * sets PowerState to 0.
671 */
John W. Linville32a36582005-09-14 09:52:42 -0400672 switch (dev->current_state) {
John W. Linvilled3535fb2005-09-28 17:50:51 -0400673 case PCI_D0:
674 case PCI_D1:
675 case PCI_D2:
676 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
677 pmcsr |= state;
678 break;
Rafael J. Wysockif62795f2009-05-18 22:51:12 +0200679 case PCI_D3hot:
680 case PCI_D3cold:
John W. Linville32a36582005-09-14 09:52:42 -0400681 case PCI_UNKNOWN: /* Boot-up */
682 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100683 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200684 need_restore = true;
John W. Linville32a36582005-09-14 09:52:42 -0400685 /* Fall-through: force to D0 */
John W. Linville32a36582005-09-14 09:52:42 -0400686 default:
John W. Linvilled3535fb2005-09-28 17:50:51 -0400687 pmcsr = 0;
John W. Linville32a36582005-09-14 09:52:42 -0400688 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 }
690
691 /* enter specified state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200692 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693
694 /* Mandatory power management transition delays */
695 /* see PCI PM 1.1 5.6.1 table 18 */
696 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +0100697 pci_dev_d3_sleep(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 else if (state == PCI_D2 || dev->current_state == PCI_D2)
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100699 udelay(PCI_PM_D2_DELAY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700
Rafael J. Wysockie13cdbd2009-10-05 00:48:40 +0200701 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
702 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
703 if (dev->current_state != state && printk_ratelimit())
Ryan Desfosses227f0642014-04-18 20:13:50 -0400704 dev_info(&dev->dev, "Refused to change power state, currently in D%d\n",
705 dev->current_state);
John W. Linville064b53db2005-07-27 10:19:44 -0400706
Huang Ying448bd852012-06-23 10:23:51 +0800707 /*
708 * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
John W. Linville064b53db2005-07-27 10:19:44 -0400709 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
710 * from D3hot to D0 _may_ perform an internal reset, thereby
711 * going to "D0 Uninitialized" rather than "D0 Initialized".
712 * For example, at least some versions of the 3c905B and the
713 * 3c556B exhibit this behaviour.
714 *
715 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
716 * devices in a D3hot state at boot. Consequently, we need to
717 * restore at least the BARs so that the device will be
718 * accessible to its driver.
719 */
720 if (need_restore)
721 pci_restore_bars(dev);
722
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100723 if (dev->bus->self)
Shaohua Li7d715a62008-02-25 09:46:41 +0800724 pcie_aspm_pm_state_change(dev->bus->self);
725
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 return 0;
727}
728
729/**
Lukas Wunnera6a64022016-09-18 05:39:20 +0200730 * pci_update_current_state - Read power state of given device and cache it
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200731 * @dev: PCI device to handle.
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100732 * @state: State to cache in case the device doesn't have the PM capability
Lukas Wunnera6a64022016-09-18 05:39:20 +0200733 *
734 * The power state is read from the PMCSR register, which however is
735 * inaccessible in D3cold. The platform firmware is therefore queried first
736 * to detect accessibility of the register. In case the platform firmware
737 * reports an incorrect state or the device isn't power manageable by the
738 * platform at all, we try to detect D3cold by testing accessibility of the
739 * vendor ID in config space.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200740 */
Rafael J. Wysocki734104292009-01-07 13:07:15 +0100741void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200742{
Lukas Wunnera6a64022016-09-18 05:39:20 +0200743 if (platform_pci_get_power_state(dev) == PCI_D3cold ||
744 !pci_device_is_present(dev)) {
745 dev->current_state = PCI_D3cold;
746 } else if (dev->pm_cap) {
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200747 u16 pmcsr;
748
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200749 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200750 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100751 } else {
752 dev->current_state = state;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200753 }
754}
755
756/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100757 * pci_platform_power_transition - Use platform to change device power state
758 * @dev: PCI device to handle.
759 * @state: State to put the device into.
760 */
761static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
762{
763 int error;
764
765 if (platform_pci_power_manageable(dev)) {
766 error = platform_pci_set_power_state(dev, state);
767 if (!error)
768 pci_update_current_state(dev, state);
Rafael J. Wysocki769ba722013-04-12 13:58:17 +0000769 } else
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100770 error = -ENODEV;
Rafael J. Wysocki769ba722013-04-12 13:58:17 +0000771
772 if (error && !dev->pm_cap) /* Fall back to PCI_D0 */
773 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100774
775 return error;
776}
777
778/**
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700779 * pci_wakeup - Wake up a PCI device
780 * @pci_dev: Device to handle.
781 * @ign: ignored parameter
782 */
783static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
784{
785 pci_wakeup_event(pci_dev);
786 pm_request_resume(&pci_dev->dev);
787 return 0;
788}
789
790/**
791 * pci_wakeup_bus - Walk given bus and wake up devices on it
792 * @bus: Top bus of the subtree to walk.
793 */
794static void pci_wakeup_bus(struct pci_bus *bus)
795{
796 if (bus)
797 pci_walk_bus(bus, pci_wakeup, NULL);
798}
799
800/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100801 * __pci_start_power_transition - Start power transition of a PCI device
802 * @dev: PCI device to handle.
803 * @state: State to put the device into.
804 */
805static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
806{
Huang Ying448bd852012-06-23 10:23:51 +0800807 if (state == PCI_D0) {
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100808 pci_platform_power_transition(dev, PCI_D0);
Huang Ying448bd852012-06-23 10:23:51 +0800809 /*
810 * Mandatory power management transition delays, see
811 * PCI Express Base Specification Revision 2.0 Section
812 * 6.6.1: Conventional Reset. Do not delay for
813 * devices powered on/off by corresponding bridge,
814 * because have already delayed for the bridge.
815 */
816 if (dev->runtime_d3cold) {
817 msleep(dev->d3cold_delay);
818 /*
819 * When powering on a bridge from D3cold, the
820 * whole hierarchy may be powered on into
821 * D0uninitialized state, resume them to give
822 * them a chance to suspend again
823 */
824 pci_wakeup_bus(dev->subordinate);
825 }
826 }
827}
828
829/**
830 * __pci_dev_set_current_state - Set current state of a PCI device
831 * @dev: Device to handle
832 * @data: pointer to state to be set
833 */
834static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
835{
836 pci_power_t state = *(pci_power_t *)data;
837
838 dev->current_state = state;
839 return 0;
840}
841
842/**
843 * __pci_bus_set_current_state - Walk given bus and set current state of devices
844 * @bus: Top bus of the subtree to walk.
845 * @state: state to be set
846 */
847static void __pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
848{
849 if (bus)
850 pci_walk_bus(bus, __pci_dev_set_current_state, &state);
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100851}
852
853/**
854 * __pci_complete_power_transition - Complete power transition of a PCI device
855 * @dev: PCI device to handle.
856 * @state: State to put the device into.
857 *
858 * This function should not be called directly by device drivers.
859 */
860int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
861{
Huang Ying448bd852012-06-23 10:23:51 +0800862 int ret;
863
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600864 if (state <= PCI_D0)
Huang Ying448bd852012-06-23 10:23:51 +0800865 return -EINVAL;
866 ret = pci_platform_power_transition(dev, state);
867 /* Power off the bridge may power off the whole hierarchy */
868 if (!ret && state == PCI_D3cold)
869 __pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
870 return ret;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100871}
872EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
873
874/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200875 * pci_set_power_state - Set the power state of a PCI device
876 * @dev: PCI device to handle.
877 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
878 *
Nick Andrew877d0312009-01-26 11:06:57 +0100879 * Transition a device to a new power state, using the platform firmware and/or
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200880 * the device's PCI PM registers.
881 *
882 * RETURN VALUE:
883 * -EINVAL if the requested state is invalid.
884 * -EIO if device does not support PCI PM or its PM capabilities register has a
885 * wrong version, or device doesn't support the requested state.
886 * 0 if device already is in the requested state.
887 * 0 if device's power state has been successfully changed.
888 */
889int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
890{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200891 int error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200892
893 /* bound the state we're entering */
Huang Ying448bd852012-06-23 10:23:51 +0800894 if (state > PCI_D3cold)
895 state = PCI_D3cold;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200896 else if (state < PCI_D0)
897 state = PCI_D0;
898 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
899 /*
900 * If the device or the parent bridge do not support PCI PM,
901 * ignore the request if we're doing anything other than putting
902 * it into D0 (which would only happen on boot).
903 */
904 return 0;
905
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600906 /* Check if we're already there */
907 if (dev->current_state == state)
908 return 0;
909
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100910 __pci_start_power_transition(dev, state);
911
Alan Cox979b1792008-07-24 17:18:38 +0100912 /* This device is quirked not to be put into D3, so
913 don't put it in D3 */
Huang Ying448bd852012-06-23 10:23:51 +0800914 if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
Alan Cox979b1792008-07-24 17:18:38 +0100915 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200916
Huang Ying448bd852012-06-23 10:23:51 +0800917 /*
918 * To put device in D3cold, we put device into D3hot in native
919 * way, then put device into D3cold with platform ops
920 */
921 error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
922 PCI_D3hot : state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200923
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100924 if (!__pci_complete_power_transition(dev, state))
925 error = 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200926
927 return error;
928}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600929EXPORT_SYMBOL(pci_set_power_state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200930
931/**
Rafael J. Wysocki1ee33762019-10-14 13:25:00 +0200932 * pci_power_up - Put the given device into D0 forcibly
933 * @dev: PCI device to power up
934 */
935void pci_power_up(struct pci_dev *dev)
936{
937 __pci_start_power_transition(dev, PCI_D0);
938 pci_raw_set_power_state(dev, PCI_D0);
939 pci_update_current_state(dev, PCI_D0);
940}
941
942/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943 * pci_choose_state - Choose the power state of a PCI device
944 * @dev: PCI device to be suspended
945 * @state: target sleep state for the whole system. This is the value
946 * that is passed to suspend() function.
947 *
948 * Returns PCI power state suitable for given device and given system
949 * message.
950 */
951
952pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
953{
Shaohua Liab826ca2007-07-20 10:03:22 +0800954 pci_power_t ret;
David Shaohua Li0f644742005-03-19 00:15:48 -0500955
Yijing Wang728cdb72013-06-18 16:22:14 +0800956 if (!dev->pm_cap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957 return PCI_D0;
958
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200959 ret = platform_pci_choose_state(dev);
960 if (ret != PCI_POWER_ERROR)
961 return ret;
Pavel Machekca078ba2005-09-03 15:56:57 -0700962
963 switch (state.event) {
964 case PM_EVENT_ON:
965 return PCI_D0;
966 case PM_EVENT_FREEZE:
David Brownellb887d2e2006-08-14 23:11:05 -0700967 case PM_EVENT_PRETHAW:
968 /* REVISIT both freeze and pre-thaw "should" use D0 */
Pavel Machekca078ba2005-09-03 15:56:57 -0700969 case PM_EVENT_SUSPEND:
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100970 case PM_EVENT_HIBERNATE:
Pavel Machekca078ba2005-09-03 15:56:57 -0700971 return PCI_D3hot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972 default:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600973 dev_info(&dev->dev, "unrecognized suspend event %d\n",
974 state.event);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975 BUG();
976 }
977 return PCI_D0;
978}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979EXPORT_SYMBOL(pci_choose_state);
980
Yu Zhao89858512009-02-16 02:55:47 +0800981#define PCI_EXP_SAVE_REGS 7
982
Alex Williamsonfd0f7f72013-12-17 16:43:45 -0700983static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev,
984 u16 cap, bool extended)
Yinghai Lu34a48762012-02-11 00:18:41 -0800985{
986 struct pci_cap_saved_state *tmp;
Yinghai Lu34a48762012-02-11 00:18:41 -0800987
Sasha Levinb67bfe02013-02-27 17:06:00 -0800988 hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) {
Alex Williamsonfd0f7f72013-12-17 16:43:45 -0700989 if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap)
Yinghai Lu34a48762012-02-11 00:18:41 -0800990 return tmp;
991 }
992 return NULL;
993}
994
Alex Williamsonfd0f7f72013-12-17 16:43:45 -0700995struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap)
996{
997 return _pci_find_saved_cap(dev, cap, false);
998}
999
1000struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap)
1001{
1002 return _pci_find_saved_cap(dev, cap, true);
1003}
1004
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001005static int pci_save_pcie_state(struct pci_dev *dev)
1006{
Jiang Liu59875ae2012-07-24 17:20:06 +08001007 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001008 struct pci_cap_saved_state *save_state;
1009 u16 *cap;
1010
Jiang Liu59875ae2012-07-24 17:20:06 +08001011 if (!pci_is_pcie(dev))
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001012 return 0;
1013
Eric W. Biederman9f355752007-03-08 13:06:13 -07001014 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001015 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -08001016 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001017 return -ENOMEM;
1018 }
Jiang Liu59875ae2012-07-24 17:20:06 +08001019
Alex Williamson24a4742f2011-05-10 10:02:11 -06001020 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +08001021 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
1022 pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
1023 pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
1024 pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
1025 pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
1026 pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
1027 pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001028
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001029 return 0;
1030}
1031
1032static void pci_restore_pcie_state(struct pci_dev *dev)
1033{
Jiang Liu59875ae2012-07-24 17:20:06 +08001034 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001035 struct pci_cap_saved_state *save_state;
1036 u16 *cap;
1037
1038 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Jiang Liu59875ae2012-07-24 17:20:06 +08001039 if (!save_state)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001040 return;
Jiang Liu59875ae2012-07-24 17:20:06 +08001041
Alex Williamson24a4742f2011-05-10 10:02:11 -06001042 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +08001043 pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
1044 pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
1045 pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
1046 pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
1047 pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
1048 pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
1049 pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001050}
1051
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001052
1053static int pci_save_pcix_state(struct pci_dev *dev)
1054{
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001055 int pos;
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001056 struct pci_cap_saved_state *save_state;
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001057
1058 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
Wei Yang0a1a9b42015-06-30 09:16:44 +08001059 if (!pos)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001060 return 0;
1061
Shaohua Lif34303d2007-12-18 09:56:47 +08001062 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001063 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -08001064 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001065 return -ENOMEM;
1066 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001067
Alex Williamson24a4742f2011-05-10 10:02:11 -06001068 pci_read_config_word(dev, pos + PCI_X_CMD,
1069 (u16 *)save_state->cap.data);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001070
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001071 return 0;
1072}
1073
1074static void pci_restore_pcix_state(struct pci_dev *dev)
1075{
1076 int i = 0, pos;
1077 struct pci_cap_saved_state *save_state;
1078 u16 *cap;
1079
1080 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
1081 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
Wei Yang0a1a9b42015-06-30 09:16:44 +08001082 if (!save_state || !pos)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001083 return;
Alex Williamson24a4742f2011-05-10 10:02:11 -06001084 cap = (u16 *)&save_state->cap.data[0];
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001085
1086 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001087}
1088
1089
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090/**
1091 * pci_save_state - save the PCI configuration space of a device before suspending
1092 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001094int pci_save_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095{
1096 int i;
1097 /* XXX: 100% dword access ok here? */
1098 for (i = 0; i < 16; i++)
Kleber Sacilotto de Souza9e0b5b22009-11-25 00:55:51 -02001099 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +01001100 dev->state_saved = true;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001101
1102 i = pci_save_pcie_state(dev);
1103 if (i != 0)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001104 return i;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001105
1106 i = pci_save_pcix_state(dev);
1107 if (i != 0)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001108 return i;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001109
Quentin Lambert754834b2014-11-06 17:45:55 +01001110 return pci_save_vc_state(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001112EXPORT_SYMBOL(pci_save_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001114static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
Daniel Drake4c4cad22018-09-27 15:47:33 -05001115 u32 saved_val, int retry, bool force)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001116{
1117 u32 val;
1118
1119 pci_read_config_dword(pdev, offset, &val);
Daniel Drake4c4cad22018-09-27 15:47:33 -05001120 if (!force && val == saved_val)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001121 return;
1122
1123 for (;;) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001124 dev_dbg(&pdev->dev, "restoring config space at offset %#x (was %#x, writing %#x)\n",
1125 offset, val, saved_val);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001126 pci_write_config_dword(pdev, offset, saved_val);
1127 if (retry-- <= 0)
1128 return;
1129
1130 pci_read_config_dword(pdev, offset, &val);
1131 if (val == saved_val)
1132 return;
1133
1134 mdelay(1);
1135 }
1136}
1137
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001138static void pci_restore_config_space_range(struct pci_dev *pdev,
Daniel Drake4c4cad22018-09-27 15:47:33 -05001139 int start, int end, int retry,
1140 bool force)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001141{
1142 int index;
1143
1144 for (index = end; index >= start; index--)
1145 pci_restore_config_dword(pdev, 4 * index,
1146 pdev->saved_config_space[index],
Daniel Drake4c4cad22018-09-27 15:47:33 -05001147 retry, force);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001148}
1149
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001150static void pci_restore_config_space(struct pci_dev *pdev)
1151{
1152 if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
Daniel Drake4c4cad22018-09-27 15:47:33 -05001153 pci_restore_config_space_range(pdev, 10, 15, 0, false);
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001154 /* Restore BARs before the command register. */
Daniel Drake4c4cad22018-09-27 15:47:33 -05001155 pci_restore_config_space_range(pdev, 4, 9, 10, false);
1156 pci_restore_config_space_range(pdev, 0, 3, 0, false);
1157 } else if (pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
1158 pci_restore_config_space_range(pdev, 12, 15, 0, false);
1159
1160 /*
1161 * Force rewriting of prefetch registers to avoid S3 resume
1162 * issues on Intel PCI bridges that occur when these
1163 * registers are not explicitly written.
1164 */
1165 pci_restore_config_space_range(pdev, 9, 11, 0, true);
1166 pci_restore_config_space_range(pdev, 0, 8, 0, false);
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001167 } else {
Daniel Drake4c4cad22018-09-27 15:47:33 -05001168 pci_restore_config_space_range(pdev, 0, 15, 0, false);
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001169 }
1170}
1171
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001172/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173 * pci_restore_state - Restore the saved state of a PCI device
1174 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175 */
Jon Mason1d3c16a2010-11-30 17:43:26 -06001176void pci_restore_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177{
Alek Duc82f63e2009-08-08 08:46:19 +08001178 if (!dev->state_saved)
Jon Mason1d3c16a2010-11-30 17:43:26 -06001179 return;
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001180
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001181 /* PCI Express register must be restored first */
1182 pci_restore_pcie_state(dev);
Hao, Xudong1900ca12011-12-17 21:24:40 +08001183 pci_restore_ats_state(dev);
Alex Williamson425c1b22013-12-17 16:43:51 -07001184 pci_restore_vc_state(dev);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001185
Taku Izumib07461a2015-09-17 10:09:37 -05001186 pci_cleanup_aer_error_status_regs(dev);
1187
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001188 pci_restore_config_space(dev);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001189
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001190 pci_restore_pcix_state(dev);
Shaohua Li41017f02006-02-08 17:11:38 +08001191 pci_restore_msi_state(dev);
Alexander Duyckccbc1752015-07-07 12:24:35 -07001192
1193 /* Restore ACS and IOV configuration state */
1194 pci_enable_acs(dev);
Yu Zhao8c5cdb62009-03-20 11:25:12 +08001195 pci_restore_iov_state(dev);
Michael Ellerman8fed4b62007-01-25 19:34:08 +11001196
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001197 dev->state_saved = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001199EXPORT_SYMBOL(pci_restore_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001201struct pci_saved_state {
1202 u32 config_space[16];
1203 struct pci_cap_saved_data cap[0];
1204};
1205
1206/**
1207 * pci_store_saved_state - Allocate and return an opaque struct containing
1208 * the device saved state.
1209 * @dev: PCI device that we're dealing with
1210 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001211 * Return NULL if no state or error.
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001212 */
1213struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1214{
1215 struct pci_saved_state *state;
1216 struct pci_cap_saved_state *tmp;
1217 struct pci_cap_saved_data *cap;
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001218 size_t size;
1219
1220 if (!dev->state_saved)
1221 return NULL;
1222
1223 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1224
Sasha Levinb67bfe02013-02-27 17:06:00 -08001225 hlist_for_each_entry(tmp, &dev->saved_cap_space, next)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001226 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1227
1228 state = kzalloc(size, GFP_KERNEL);
1229 if (!state)
1230 return NULL;
1231
1232 memcpy(state->config_space, dev->saved_config_space,
1233 sizeof(state->config_space));
1234
1235 cap = state->cap;
Sasha Levinb67bfe02013-02-27 17:06:00 -08001236 hlist_for_each_entry(tmp, &dev->saved_cap_space, next) {
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001237 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1238 memcpy(cap, &tmp->cap, len);
1239 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1240 }
1241 /* Empty cap_save terminates list */
1242
1243 return state;
1244}
1245EXPORT_SYMBOL_GPL(pci_store_saved_state);
1246
1247/**
1248 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1249 * @dev: PCI device that we're dealing with
1250 * @state: Saved state returned from pci_store_saved_state()
1251 */
Konrad Rzeszutek Wilk98d9b272014-12-03 16:40:31 -05001252int pci_load_saved_state(struct pci_dev *dev,
1253 struct pci_saved_state *state)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001254{
1255 struct pci_cap_saved_data *cap;
1256
1257 dev->state_saved = false;
1258
1259 if (!state)
1260 return 0;
1261
1262 memcpy(dev->saved_config_space, state->config_space,
1263 sizeof(state->config_space));
1264
1265 cap = state->cap;
1266 while (cap->size) {
1267 struct pci_cap_saved_state *tmp;
1268
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001269 tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended);
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001270 if (!tmp || tmp->cap.size != cap->size)
1271 return -EINVAL;
1272
1273 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1274 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1275 sizeof(struct pci_cap_saved_data) + cap->size);
1276 }
1277
1278 dev->state_saved = true;
1279 return 0;
1280}
Konrad Rzeszutek Wilk98d9b272014-12-03 16:40:31 -05001281EXPORT_SYMBOL_GPL(pci_load_saved_state);
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001282
1283/**
1284 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1285 * and free the memory allocated for it.
1286 * @dev: PCI device that we're dealing with
1287 * @state: Pointer to saved state returned from pci_store_saved_state()
1288 */
1289int pci_load_and_free_saved_state(struct pci_dev *dev,
1290 struct pci_saved_state **state)
1291{
1292 int ret = pci_load_saved_state(dev, *state);
1293 kfree(*state);
1294 *state = NULL;
1295 return ret;
1296}
1297EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1298
Bjorn Helgaas8a9d5602014-02-26 11:26:00 -07001299int __weak pcibios_enable_device(struct pci_dev *dev, int bars)
1300{
1301 return pci_enable_resources(dev, bars);
1302}
1303
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001304static int do_pci_enable_device(struct pci_dev *dev, int bars)
1305{
1306 int err;
Vidya Sagar1f6ae472014-07-16 15:33:42 +05301307 struct pci_dev *bridge;
Bjorn Helgaas1e2571a2014-01-29 16:13:51 -07001308 u16 cmd;
1309 u8 pin;
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001310
1311 err = pci_set_power_state(dev, PCI_D0);
1312 if (err < 0 && err != -EIO)
1313 return err;
Vidya Sagar1f6ae472014-07-16 15:33:42 +05301314
1315 bridge = pci_upstream_bridge(dev);
1316 if (bridge)
1317 pcie_aspm_powersave_config_link(bridge);
1318
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001319 err = pcibios_enable_device(dev, bars);
1320 if (err < 0)
1321 return err;
1322 pci_fixup_device(pci_fixup_enable, dev);
1323
Bjorn Helgaas866d5412014-03-07 16:06:05 -07001324 if (dev->msi_enabled || dev->msix_enabled)
1325 return 0;
1326
Bjorn Helgaas1e2571a2014-01-29 16:13:51 -07001327 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
1328 if (pin) {
1329 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1330 if (cmd & PCI_COMMAND_INTX_DISABLE)
1331 pci_write_config_word(dev, PCI_COMMAND,
1332 cmd & ~PCI_COMMAND_INTX_DISABLE);
1333 }
1334
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001335 return 0;
1336}
1337
1338/**
Tejun Heo0b62e132007-07-27 14:43:35 +09001339 * pci_reenable_device - Resume abandoned device
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001340 * @dev: PCI device to be resumed
1341 *
1342 * Note this function is a backend of pci_default_resume and is not supposed
1343 * to be called by normal code, write proper resume handler and use it instead.
1344 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001345int pci_reenable_device(struct pci_dev *dev)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001346{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001347 if (pci_is_enabled(dev))
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001348 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1349 return 0;
1350}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001351EXPORT_SYMBOL(pci_reenable_device);
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001352
Yinghai Lu928bea92013-07-22 14:37:17 -07001353static void pci_enable_bridge(struct pci_dev *dev)
1354{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001355 struct pci_dev *bridge;
Yinghai Lu928bea92013-07-22 14:37:17 -07001356 int retval;
1357
Bjorn Helgaas79272132013-11-06 10:00:51 -07001358 bridge = pci_upstream_bridge(dev);
1359 if (bridge)
1360 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001361
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001362 if (pci_is_enabled(dev)) {
Bjorn Helgaasfbeeb822013-11-05 13:34:51 -07001363 if (!dev->is_busmaster)
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001364 pci_set_master(dev);
Yinghai Lu928bea92013-07-22 14:37:17 -07001365 return;
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001366 }
1367
Yinghai Lu928bea92013-07-22 14:37:17 -07001368 retval = pci_enable_device(dev);
1369 if (retval)
1370 dev_err(&dev->dev, "Error enabling bridge (%d), continuing\n",
1371 retval);
1372 pci_set_master(dev);
1373}
1374
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001375static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001377 struct pci_dev *bridge;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001378 int err;
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001379 int i, bars = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001380
Jesse Barnes97c145f2010-11-05 15:16:36 -04001381 /*
1382 * Power state could be unknown at this point, either due to a fresh
1383 * boot or a device removal call. So get the current power state
1384 * so that things like MSI message writing will behave as expected
1385 * (e.g. if the device really is in D0 at enable time).
1386 */
1387 if (dev->pm_cap) {
1388 u16 pmcsr;
1389 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1390 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1391 }
1392
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07001393 if (atomic_inc_return(&dev->enable_cnt) > 1)
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001394 return 0; /* already enabled */
1395
Bjorn Helgaas79272132013-11-06 10:00:51 -07001396 bridge = pci_upstream_bridge(dev);
1397 if (bridge)
1398 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001399
Yinghai Lu497f16f2011-12-17 18:33:37 -08001400 /* only skip sriov related */
1401 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1402 if (dev->resource[i].flags & flags)
1403 bars |= (1 << i);
1404 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001405 if (dev->resource[i].flags & flags)
1406 bars |= (1 << i);
1407
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001408 err = do_pci_enable_device(dev, bars);
Greg Kroah-Hartman95a62962005-07-28 11:37:33 -07001409 if (err < 0)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001410 atomic_dec(&dev->enable_cnt);
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001411 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001412}
1413
1414/**
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001415 * pci_enable_device_io - Initialize a device for use with IO space
1416 * @dev: PCI device to be initialized
1417 *
1418 * Initialize device before it's used by a driver. Ask low-level code
1419 * to enable I/O resources. Wake up the device if it was suspended.
1420 * Beware, this function can fail.
1421 */
1422int pci_enable_device_io(struct pci_dev *dev)
1423{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001424 return pci_enable_device_flags(dev, IORESOURCE_IO);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001425}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001426EXPORT_SYMBOL(pci_enable_device_io);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001427
1428/**
1429 * pci_enable_device_mem - Initialize a device for use with Memory space
1430 * @dev: PCI device to be initialized
1431 *
1432 * Initialize device before it's used by a driver. Ask low-level code
1433 * to enable Memory resources. Wake up the device if it was suspended.
1434 * Beware, this function can fail.
1435 */
1436int pci_enable_device_mem(struct pci_dev *dev)
1437{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001438 return pci_enable_device_flags(dev, IORESOURCE_MEM);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001439}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001440EXPORT_SYMBOL(pci_enable_device_mem);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001441
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442/**
1443 * pci_enable_device - Initialize device before it's used by a driver.
1444 * @dev: PCI device to be initialized
1445 *
1446 * Initialize device before it's used by a driver. Ask low-level code
1447 * to enable I/O and memory. Wake up the device if it was suspended.
1448 * Beware, this function can fail.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001449 *
1450 * Note we don't actually enable the device many times if we call
1451 * this function repeatedly (we just increment the count).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452 */
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001453int pci_enable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001455 return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001457EXPORT_SYMBOL(pci_enable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001458
Tejun Heo9ac78492007-01-20 16:00:26 +09001459/*
1460 * Managed PCI resources. This manages device on/off, intx/msi/msix
1461 * on/off and BAR regions. pci_dev itself records msi/msix status, so
1462 * there's no need to track it separately. pci_devres is initialized
1463 * when a device is enabled using managed PCI device enable interface.
1464 */
1465struct pci_devres {
Tejun Heo7f375f32007-02-25 04:36:01 -08001466 unsigned int enabled:1;
1467 unsigned int pinned:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001468 unsigned int orig_intx:1;
1469 unsigned int restore_intx:1;
1470 u32 region_mask;
1471};
1472
1473static void pcim_release(struct device *gendev, void *res)
1474{
Geliang Tangf3d2f1652016-01-08 12:05:39 -06001475 struct pci_dev *dev = to_pci_dev(gendev);
Tejun Heo9ac78492007-01-20 16:00:26 +09001476 struct pci_devres *this = res;
1477 int i;
1478
1479 if (dev->msi_enabled)
1480 pci_disable_msi(dev);
1481 if (dev->msix_enabled)
1482 pci_disable_msix(dev);
1483
1484 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1485 if (this->region_mask & (1 << i))
1486 pci_release_region(dev, i);
1487
1488 if (this->restore_intx)
1489 pci_intx(dev, this->orig_intx);
1490
Tejun Heo7f375f32007-02-25 04:36:01 -08001491 if (this->enabled && !this->pinned)
Tejun Heo9ac78492007-01-20 16:00:26 +09001492 pci_disable_device(dev);
1493}
1494
Ryan Desfosses07656d83082014-04-11 01:01:53 -04001495static struct pci_devres *get_pci_dr(struct pci_dev *pdev)
Tejun Heo9ac78492007-01-20 16:00:26 +09001496{
1497 struct pci_devres *dr, *new_dr;
1498
1499 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1500 if (dr)
1501 return dr;
1502
1503 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1504 if (!new_dr)
1505 return NULL;
1506 return devres_get(&pdev->dev, new_dr, NULL, NULL);
1507}
1508
Ryan Desfosses07656d83082014-04-11 01:01:53 -04001509static struct pci_devres *find_pci_dr(struct pci_dev *pdev)
Tejun Heo9ac78492007-01-20 16:00:26 +09001510{
1511 if (pci_is_managed(pdev))
1512 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
1513 return NULL;
1514}
1515
1516/**
1517 * pcim_enable_device - Managed pci_enable_device()
1518 * @pdev: PCI device to be initialized
1519 *
1520 * Managed pci_enable_device().
1521 */
1522int pcim_enable_device(struct pci_dev *pdev)
1523{
1524 struct pci_devres *dr;
1525 int rc;
1526
1527 dr = get_pci_dr(pdev);
1528 if (unlikely(!dr))
1529 return -ENOMEM;
Tejun Heob95d58e2008-01-30 18:20:04 +09001530 if (dr->enabled)
1531 return 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001532
1533 rc = pci_enable_device(pdev);
1534 if (!rc) {
1535 pdev->is_managed = 1;
Tejun Heo7f375f32007-02-25 04:36:01 -08001536 dr->enabled = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001537 }
1538 return rc;
1539}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001540EXPORT_SYMBOL(pcim_enable_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09001541
1542/**
1543 * pcim_pin_device - Pin managed PCI device
1544 * @pdev: PCI device to pin
1545 *
1546 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1547 * driver detach. @pdev must have been enabled with
1548 * pcim_enable_device().
1549 */
1550void pcim_pin_device(struct pci_dev *pdev)
1551{
1552 struct pci_devres *dr;
1553
1554 dr = find_pci_dr(pdev);
Tejun Heo7f375f32007-02-25 04:36:01 -08001555 WARN_ON(!dr || !dr->enabled);
Tejun Heo9ac78492007-01-20 16:00:26 +09001556 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001557 dr->pinned = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001558}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001559EXPORT_SYMBOL(pcim_pin_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09001560
Matthew Garretteca0d462012-12-05 14:33:27 -07001561/*
1562 * pcibios_add_device - provide arch specific hooks when adding device dev
1563 * @dev: the PCI device being added
1564 *
1565 * Permits the platform to provide architecture specific functionality when
1566 * devices are added. This is the default implementation. Architecture
1567 * implementations can override this.
1568 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001569int __weak pcibios_add_device(struct pci_dev *dev)
Matthew Garretteca0d462012-12-05 14:33:27 -07001570{
1571 return 0;
1572}
1573
Linus Torvalds1da177e2005-04-16 15:20:36 -07001574/**
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001575 * pcibios_release_device - provide arch specific hooks when releasing device dev
1576 * @dev: the PCI device being released
1577 *
1578 * Permits the platform to provide architecture specific functionality when
1579 * devices are released. This is the default implementation. Architecture
1580 * implementations can override this.
1581 */
1582void __weak pcibios_release_device(struct pci_dev *dev) {}
1583
1584/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585 * pcibios_disable_device - disable arch specific PCI resources for device dev
1586 * @dev: the PCI device to disable
1587 *
1588 * Disables architecture specific PCI resources for the device. This
1589 * is the default implementation. Architecture implementations can
1590 * override this.
1591 */
Bogicevic Sasaff3ce482015-12-27 13:21:11 -08001592void __weak pcibios_disable_device(struct pci_dev *dev) {}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001593
Hanjun Guoa43ae582014-05-06 11:29:52 +08001594/**
1595 * pcibios_penalize_isa_irq - penalize an ISA IRQ
1596 * @irq: ISA IRQ to penalize
1597 * @active: IRQ active or not
1598 *
1599 * Permits the platform to provide architecture-specific functionality when
1600 * penalizing ISA IRQs. This is the default implementation. Architecture
1601 * implementations can override this.
1602 */
1603void __weak pcibios_penalize_isa_irq(int irq, int active) {}
1604
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001605static void do_pci_disable_device(struct pci_dev *dev)
1606{
1607 u16 pci_command;
1608
1609 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1610 if (pci_command & PCI_COMMAND_MASTER) {
1611 pci_command &= ~PCI_COMMAND_MASTER;
1612 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1613 }
1614
1615 pcibios_disable_device(dev);
1616}
1617
1618/**
1619 * pci_disable_enabled_device - Disable device without updating enable_cnt
1620 * @dev: PCI device to disable
1621 *
1622 * NOTE: This function is a backend of PCI power management routines and is
1623 * not supposed to be called drivers.
1624 */
1625void pci_disable_enabled_device(struct pci_dev *dev)
1626{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001627 if (pci_is_enabled(dev))
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001628 do_pci_disable_device(dev);
1629}
1630
Linus Torvalds1da177e2005-04-16 15:20:36 -07001631/**
1632 * pci_disable_device - Disable PCI device after use
1633 * @dev: PCI device to be disabled
1634 *
1635 * Signal to the system that the PCI device is not in use by the system
1636 * anymore. This only involves disabling PCI bus-mastering, if active.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001637 *
1638 * Note we don't actually disable the device until all callers of
Roman Fietzeee6583f2010-05-18 14:45:47 +02001639 * pci_enable_device() have called pci_disable_device().
Linus Torvalds1da177e2005-04-16 15:20:36 -07001640 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001641void pci_disable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642{
Tejun Heo9ac78492007-01-20 16:00:26 +09001643 struct pci_devres *dr;
Shaohua Li99dc8042006-05-26 10:58:27 +08001644
Tejun Heo9ac78492007-01-20 16:00:26 +09001645 dr = find_pci_dr(dev);
1646 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001647 dr->enabled = 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001648
Konstantin Khlebnikovfd6dcea2013-02-04 15:56:01 +04001649 dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
1650 "disabling already-disabled device");
1651
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07001652 if (atomic_dec_return(&dev->enable_cnt) != 0)
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001653 return;
1654
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001655 do_pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001656
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001657 dev->is_busmaster = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001659EXPORT_SYMBOL(pci_disable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001660
1661/**
Brian Kingf7bdd122007-04-06 16:39:36 -05001662 * pcibios_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001663 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001664 * @state: Reset state to enter into
1665 *
1666 *
Stefan Assmann45e829e2009-12-03 06:49:24 -05001667 * Sets the PCIe reset state for the device. This is the default
Brian Kingf7bdd122007-04-06 16:39:36 -05001668 * implementation. Architecture implementations can override this.
1669 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06001670int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
1671 enum pcie_reset_state state)
Brian Kingf7bdd122007-04-06 16:39:36 -05001672{
1673 return -EINVAL;
1674}
1675
1676/**
1677 * pci_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001678 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001679 * @state: Reset state to enter into
1680 *
1681 *
1682 * Sets the PCI reset state for the device.
1683 */
1684int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1685{
1686 return pcibios_set_pcie_reset_state(dev, state);
1687}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001688EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
Brian Kingf7bdd122007-04-06 16:39:36 -05001689
1690/**
Rafael J. Wysocki58ff4632010-02-17 23:36:58 +01001691 * pci_check_pme_status - Check if given device has generated PME.
1692 * @dev: Device to check.
1693 *
1694 * Check the PME status of the device and if set, clear it and clear PME enable
1695 * (if set). Return 'true' if PME status and PME enable were both set or
1696 * 'false' otherwise.
1697 */
1698bool pci_check_pme_status(struct pci_dev *dev)
1699{
1700 int pmcsr_pos;
1701 u16 pmcsr;
1702 bool ret = false;
1703
1704 if (!dev->pm_cap)
1705 return false;
1706
1707 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
1708 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
1709 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
1710 return false;
1711
1712 /* Clear PME status. */
1713 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1714 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
1715 /* Disable PME to avoid interrupt flood. */
1716 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1717 ret = true;
1718 }
1719
1720 pci_write_config_word(dev, pmcsr_pos, pmcsr);
1721
1722 return ret;
1723}
1724
1725/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001726 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
1727 * @dev: Device to handle.
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001728 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001729 *
1730 * Check if @dev has generated PME and queue a resume request for it in that
1731 * case.
1732 */
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001733static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001734{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001735 if (pme_poll_reset && dev->pme_poll)
1736 dev->pme_poll = false;
1737
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001738 if (pci_check_pme_status(dev)) {
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001739 pci_wakeup_event(dev);
Rafael J. Wysocki0f953bf2010-12-29 13:22:08 +01001740 pm_request_resume(&dev->dev);
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001741 }
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001742 return 0;
1743}
1744
1745/**
1746 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
1747 * @bus: Top bus of the subtree to walk.
1748 */
1749void pci_pme_wakeup_bus(struct pci_bus *bus)
1750{
1751 if (bus)
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001752 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001753}
1754
Huang Ying448bd852012-06-23 10:23:51 +08001755
1756/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001757 * pci_pme_capable - check the capability of PCI device to generate PME#
1758 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001759 * @state: PCI state from which device will issue PME#.
1760 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001761bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001762{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001763 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001764 return false;
1765
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001766 return !!(dev->pme_support & (1 << state));
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001767}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001768EXPORT_SYMBOL(pci_pme_capable);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001769
Matthew Garrettdf17e622010-10-04 14:22:29 -04001770static void pci_pme_list_scan(struct work_struct *work)
1771{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001772 struct pci_pme_device *pme_dev, *n;
Matthew Garrettdf17e622010-10-04 14:22:29 -04001773
1774 mutex_lock(&pci_pme_list_mutex);
Bjorn Helgaasce300002014-01-24 09:51:06 -07001775 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
1776 if (pme_dev->dev->pme_poll) {
1777 struct pci_dev *bridge;
Zheng Yan71a83bd2012-06-23 10:23:49 +08001778
Bjorn Helgaasce300002014-01-24 09:51:06 -07001779 bridge = pme_dev->dev->bus->self;
1780 /*
1781 * If bridge is in low power state, the
1782 * configuration space of subordinate devices
1783 * may be not accessible
1784 */
1785 if (bridge && bridge->current_state != PCI_D0)
1786 continue;
Mika Westerberg27639ae2019-06-12 13:57:39 +03001787 /*
1788 * If the device is in D3cold it should not be
1789 * polled either.
1790 */
1791 if (pme_dev->dev->current_state == PCI_D3cold)
1792 continue;
1793
Bjorn Helgaasce300002014-01-24 09:51:06 -07001794 pci_pme_wakeup(pme_dev->dev, NULL);
1795 } else {
1796 list_del(&pme_dev->list);
1797 kfree(pme_dev);
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001798 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04001799 }
Bjorn Helgaasce300002014-01-24 09:51:06 -07001800 if (!list_empty(&pci_pme_list))
Lukas Wunnerdb663642017-04-18 20:44:30 +02001801 queue_delayed_work(system_freezable_wq, &pci_pme_work,
1802 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04001803 mutex_unlock(&pci_pme_list_mutex);
1804}
1805
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02001806static void __pci_pme_active(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001807{
1808 u16 pmcsr;
1809
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00001810 if (!dev->pme_support)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001811 return;
1812
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001813 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001814 /* Clear PME_Status by writing 1 to it and enable PME# */
1815 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1816 if (!enable)
1817 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1818
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001819 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02001820}
1821
1822/**
1823 * pci_pme_active - enable or disable PCI device's PME# function
1824 * @dev: PCI device to handle.
1825 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1826 *
1827 * The caller must verify that the device is capable of generating PME# before
1828 * calling this function with @enable equal to 'true'.
1829 */
1830void pci_pme_active(struct pci_dev *dev, bool enable)
1831{
1832 __pci_pme_active(dev, enable);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001833
Huang Ying6e965e02012-10-26 13:07:51 +08001834 /*
1835 * PCI (as opposed to PCIe) PME requires that the device have
1836 * its PME# line hooked up correctly. Not all hardware vendors
1837 * do this, so the PME never gets delivered and the device
1838 * remains asleep. The easiest way around this is to
1839 * periodically walk the list of suspended devices and check
1840 * whether any have their PME flag set. The assumption is that
1841 * we'll wake up often enough anyway that this won't be a huge
1842 * hit, and the power savings from the devices will still be a
1843 * win.
1844 *
1845 * Although PCIe uses in-band PME message instead of PME# line
1846 * to report PME, PME does not work for some PCIe devices in
1847 * reality. For example, there are devices that set their PME
1848 * status bits, but don't really bother to send a PME message;
1849 * there are PCI Express Root Ports that don't bother to
1850 * trigger interrupts when they receive PME messages from the
1851 * devices below. So PME poll is used for PCIe devices too.
1852 */
Matthew Garrettdf17e622010-10-04 14:22:29 -04001853
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001854 if (dev->pme_poll) {
Matthew Garrettdf17e622010-10-04 14:22:29 -04001855 struct pci_pme_device *pme_dev;
1856 if (enable) {
1857 pme_dev = kmalloc(sizeof(struct pci_pme_device),
1858 GFP_KERNEL);
Bjorn Helgaas0394cb12013-10-16 12:32:53 -06001859 if (!pme_dev) {
1860 dev_warn(&dev->dev, "can't enable PME#\n");
1861 return;
1862 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04001863 pme_dev->dev = dev;
1864 mutex_lock(&pci_pme_list_mutex);
1865 list_add(&pme_dev->list, &pci_pme_list);
1866 if (list_is_singular(&pci_pme_list))
Lukas Wunnerdb663642017-04-18 20:44:30 +02001867 queue_delayed_work(system_freezable_wq,
1868 &pci_pme_work,
1869 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04001870 mutex_unlock(&pci_pme_list_mutex);
1871 } else {
1872 mutex_lock(&pci_pme_list_mutex);
1873 list_for_each_entry(pme_dev, &pci_pme_list, list) {
1874 if (pme_dev->dev == dev) {
1875 list_del(&pme_dev->list);
1876 kfree(pme_dev);
1877 break;
1878 }
1879 }
1880 mutex_unlock(&pci_pme_list_mutex);
1881 }
1882 }
1883
Vincent Palatin85b85822011-12-05 11:51:18 -08001884 dev_dbg(&dev->dev, "PME# %s\n", enable ? "enabled" : "disabled");
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001885}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001886EXPORT_SYMBOL(pci_pme_active);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001887
1888/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001889 * __pci_enable_wake - enable PCI device as wakeup event source
David Brownell075c1772007-04-26 00:12:06 -07001890 * @dev: PCI device affected
1891 * @state: PCI state from which device will issue wakeup events
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001892 * @runtime: True if the events are to be generated at run time
David Brownell075c1772007-04-26 00:12:06 -07001893 * @enable: True to enable event generation; false to disable
Linus Torvalds1da177e2005-04-16 15:20:36 -07001894 *
David Brownell075c1772007-04-26 00:12:06 -07001895 * This enables the device as a wakeup event source, or disables it.
1896 * When such events involves platform-specific hooks, those hooks are
1897 * called automatically by this routine.
1898 *
1899 * Devices with legacy power management (no standard PCI PM capabilities)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001900 * always require such platform hooks.
David Brownell075c1772007-04-26 00:12:06 -07001901 *
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001902 * RETURN VALUE:
1903 * 0 is returned on success
1904 * -EINVAL is returned if device is not supposed to wake up the system
1905 * Error code depending on the platform is returned if both the platform and
1906 * the native mechanism fail to enable the generation of wake-up events
Linus Torvalds1da177e2005-04-16 15:20:36 -07001907 */
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001908int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1909 bool runtime, bool enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001910{
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001911 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001912
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001913 if (enable && !runtime && !device_may_wakeup(&dev->dev))
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001914 return -EINVAL;
1915
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001916 /* Don't do the same thing twice in a row for one device. */
1917 if (!!enable == !!dev->wakeup_prepared)
1918 return 0;
1919
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001920 /*
1921 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1922 * Anderson we should be doing PME# wake enable followed by ACPI wake
1923 * enable. To disable wake-up we call the platform first, for symmetry.
David Brownell075c1772007-04-26 00:12:06 -07001924 */
1925
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001926 if (enable) {
1927 int error;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001928
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001929 if (pci_pme_capable(dev, state))
1930 pci_pme_active(dev, true);
1931 else
1932 ret = 1;
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001933 error = runtime ? platform_pci_run_wake(dev, true) :
1934 platform_pci_sleep_wake(dev, true);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001935 if (ret)
1936 ret = error;
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001937 if (!ret)
1938 dev->wakeup_prepared = true;
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001939 } else {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001940 if (runtime)
1941 platform_pci_run_wake(dev, false);
1942 else
1943 platform_pci_sleep_wake(dev, false);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001944 pci_pme_active(dev, false);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001945 dev->wakeup_prepared = false;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001946 }
1947
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001948 return ret;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001949}
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001950EXPORT_SYMBOL(__pci_enable_wake);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001951
1952/**
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001953 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
1954 * @dev: PCI device to prepare
1955 * @enable: True to enable wake-up event generation; false to disable
1956 *
1957 * Many drivers want the device to wake up the system from D3_hot or D3_cold
1958 * and this function allows them to set that up cleanly - pci_enable_wake()
1959 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
1960 * ordering constraints.
1961 *
1962 * This function only returns error code if the device is not capable of
1963 * generating PME# from both D3_hot and D3_cold, and the platform is unable to
1964 * enable wake-up power for it.
1965 */
1966int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1967{
1968 return pci_pme_capable(dev, PCI_D3cold) ?
1969 pci_enable_wake(dev, PCI_D3cold, enable) :
1970 pci_enable_wake(dev, PCI_D3hot, enable);
1971}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001972EXPORT_SYMBOL(pci_wake_from_d3);
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001973
1974/**
Jesse Barnes37139072008-07-28 11:49:26 -07001975 * pci_target_state - find an appropriate low power state for a given PCI dev
1976 * @dev: PCI device
1977 *
1978 * Use underlying platform code to find a supported low power state for @dev.
1979 * If the platform can't manage @dev, return the deepest state from which it
1980 * can generate wake events, based on any available PME info.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001981 */
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001982static pci_power_t pci_target_state(struct pci_dev *dev)
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001983{
1984 pci_power_t target_state = PCI_D3hot;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001985
1986 if (platform_pci_power_manageable(dev)) {
1987 /*
1988 * Call the platform to choose the target state of the device
1989 * and enable wake-up from this state if supported.
1990 */
1991 pci_power_t state = platform_pci_choose_state(dev);
1992
1993 switch (state) {
1994 case PCI_POWER_ERROR:
1995 case PCI_UNKNOWN:
1996 break;
1997 case PCI_D1:
1998 case PCI_D2:
1999 if (pci_no_d1d2(dev))
2000 break;
2001 default:
2002 target_state = state;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002003 }
Lukas Wunner4132a572016-09-18 05:39:20 +02002004
2005 return target_state;
2006 }
2007
2008 if (!dev->pm_cap)
Rafael J. Wysockid2abdf62009-06-14 21:25:02 +02002009 target_state = PCI_D0;
Lukas Wunner4132a572016-09-18 05:39:20 +02002010
2011 /*
2012 * If the device is in D3cold even though it's not power-manageable by
2013 * the platform, it may have been powered down by non-standard means.
2014 * Best to let it slumber.
2015 */
2016 if (dev->current_state == PCI_D3cold)
2017 target_state = PCI_D3cold;
2018
2019 if (device_may_wakeup(&dev->dev)) {
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002020 /*
2021 * Find the deepest state from which the device can generate
2022 * wake-up events, make it the target state and enable device
2023 * to generate PME#.
2024 */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002025 if (dev->pme_support) {
2026 while (target_state
2027 && !(dev->pme_support & (1 << target_state)))
2028 target_state--;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002029 }
2030 }
2031
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002032 return target_state;
2033}
2034
2035/**
2036 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
2037 * @dev: Device to handle.
2038 *
2039 * Choose the power state appropriate for the device depending on whether
2040 * it can wake up the system and/or is power manageable by the platform
2041 * (PCI_D3hot is the default) and put the device into that state.
2042 */
2043int pci_prepare_to_sleep(struct pci_dev *dev)
2044{
2045 pci_power_t target_state = pci_target_state(dev);
2046 int error;
2047
2048 if (target_state == PCI_POWER_ERROR)
2049 return -EIO;
2050
Rafael J. Wysocki8efb8c72009-03-30 21:46:27 +02002051 pci_enable_wake(dev, target_state, device_may_wakeup(&dev->dev));
Rafael J. Wysockic157dfa2008-07-13 22:45:06 +02002052
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002053 error = pci_set_power_state(dev, target_state);
2054
2055 if (error)
2056 pci_enable_wake(dev, target_state, false);
2057
2058 return error;
2059}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002060EXPORT_SYMBOL(pci_prepare_to_sleep);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002061
2062/**
Randy Dunlap443bd1c2008-07-21 09:27:18 -07002063 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002064 * @dev: Device to handle.
2065 *
Thomas Weber88393162010-03-16 11:47:56 +01002066 * Disable device's system wake-up capability and put it into D0.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002067 */
2068int pci_back_from_sleep(struct pci_dev *dev)
2069{
2070 pci_enable_wake(dev, PCI_D0, false);
2071 return pci_set_power_state(dev, PCI_D0);
2072}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002073EXPORT_SYMBOL(pci_back_from_sleep);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002074
2075/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002076 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
2077 * @dev: PCI device being suspended.
2078 *
2079 * Prepare @dev to generate wake-up events at run time and put it into a low
2080 * power state.
2081 */
2082int pci_finish_runtime_suspend(struct pci_dev *dev)
2083{
2084 pci_power_t target_state = pci_target_state(dev);
2085 int error;
2086
2087 if (target_state == PCI_POWER_ERROR)
2088 return -EIO;
2089
Huang Ying448bd852012-06-23 10:23:51 +08002090 dev->runtime_d3cold = target_state == PCI_D3cold;
2091
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002092 __pci_enable_wake(dev, target_state, true, pci_dev_run_wake(dev));
2093
2094 error = pci_set_power_state(dev, target_state);
2095
Huang Ying448bd852012-06-23 10:23:51 +08002096 if (error) {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002097 __pci_enable_wake(dev, target_state, true, false);
Huang Ying448bd852012-06-23 10:23:51 +08002098 dev->runtime_d3cold = false;
2099 }
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002100
2101 return error;
2102}
2103
2104/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002105 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
2106 * @dev: Device to check.
2107 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002108 * Return true if the device itself is capable of generating wake-up events
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002109 * (through the platform or using the native PCIe PME) or if the device supports
2110 * PME and one of its upstream bridges can generate wake-up events.
2111 */
2112bool pci_dev_run_wake(struct pci_dev *dev)
2113{
2114 struct pci_bus *bus = dev->bus;
2115
2116 if (device_run_wake(&dev->dev))
2117 return true;
2118
2119 if (!dev->pme_support)
2120 return false;
2121
Alan Sternd8c34b02016-10-21 16:45:38 -04002122 /* PME-capable in principle, but not from the intended sleep state */
2123 if (!pci_pme_capable(dev, pci_target_state(dev)))
2124 return false;
2125
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002126 while (bus->parent) {
2127 struct pci_dev *bridge = bus->self;
2128
2129 if (device_run_wake(&bridge->dev))
2130 return true;
2131
2132 bus = bus->parent;
2133 }
2134
2135 /* We have reached the root bus. */
2136 if (bus->bridge)
2137 return device_run_wake(bus->bridge);
2138
2139 return false;
2140}
2141EXPORT_SYMBOL_GPL(pci_dev_run_wake);
2142
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002143/**
2144 * pci_dev_keep_suspended - Check if the device can stay in the suspended state.
2145 * @pci_dev: Device to check.
2146 *
2147 * Return 'true' if the device is runtime-suspended, it doesn't have to be
2148 * reconfigured due to wakeup settings difference between system and runtime
2149 * suspend and the current power state of it is suitable for the upcoming
2150 * (system) transition.
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002151 *
2152 * If the device is not configured for system wakeup, disable PME for it before
2153 * returning 'true' to prevent it from waking up the system unnecessarily.
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002154 */
2155bool pci_dev_keep_suspended(struct pci_dev *pci_dev)
2156{
2157 struct device *dev = &pci_dev->dev;
2158
2159 if (!pm_runtime_suspended(dev)
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002160 || pci_target_state(pci_dev) != pci_dev->current_state
Imre Deakb372d352017-05-23 14:18:17 -05002161 || platform_pci_need_resume(pci_dev)
2162 || (pci_dev->dev_flags & PCI_DEV_FLAGS_NEEDS_RESUME))
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002163 return false;
2164
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002165 /*
2166 * At this point the device is good to go unless it's been configured
2167 * to generate PME at the runtime suspend time, but it is not supposed
2168 * to wake up the system. In that case, simply disable PME for it
2169 * (it will have to be re-enabled on exit from system resume).
2170 *
2171 * If the device's power state is D3cold and the platform check above
2172 * hasn't triggered, the device's configuration is suitable and we don't
2173 * need to manipulate it at all.
2174 */
2175 spin_lock_irq(&dev->power.lock);
2176
2177 if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold &&
2178 !device_may_wakeup(dev))
2179 __pci_pme_active(pci_dev, false);
2180
2181 spin_unlock_irq(&dev->power.lock);
2182 return true;
2183}
2184
2185/**
2186 * pci_dev_complete_resume - Finalize resume from system sleep for a device.
2187 * @pci_dev: Device to handle.
2188 *
2189 * If the device is runtime suspended and wakeup-capable, enable PME for it as
2190 * it might have been disabled during the prepare phase of system suspend if
2191 * the device was not configured for system wakeup.
2192 */
2193void pci_dev_complete_resume(struct pci_dev *pci_dev)
2194{
2195 struct device *dev = &pci_dev->dev;
2196
2197 if (!pci_dev_run_wake(pci_dev))
2198 return;
2199
2200 spin_lock_irq(&dev->power.lock);
2201
2202 if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold)
2203 __pci_pme_active(pci_dev, true);
2204
2205 spin_unlock_irq(&dev->power.lock);
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002206}
2207
Huang Yingb3c32c42012-10-25 09:36:03 +08002208void pci_config_pm_runtime_get(struct pci_dev *pdev)
2209{
2210 struct device *dev = &pdev->dev;
2211 struct device *parent = dev->parent;
2212
2213 if (parent)
2214 pm_runtime_get_sync(parent);
2215 pm_runtime_get_noresume(dev);
2216 /*
2217 * pdev->current_state is set to PCI_D3cold during suspending,
2218 * so wait until suspending completes
2219 */
2220 pm_runtime_barrier(dev);
2221 /*
2222 * Only need to resume devices in D3cold, because config
2223 * registers are still accessible for devices suspended but
2224 * not in D3cold.
2225 */
2226 if (pdev->current_state == PCI_D3cold)
2227 pm_runtime_resume(dev);
2228}
2229
2230void pci_config_pm_runtime_put(struct pci_dev *pdev)
2231{
2232 struct device *dev = &pdev->dev;
2233 struct device *parent = dev->parent;
2234
2235 pm_runtime_put(dev);
2236 if (parent)
2237 pm_runtime_put_sync(parent);
2238}
2239
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002240/**
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002241 * pci_bridge_d3_possible - Is it possible to put the bridge into D3
2242 * @bridge: Bridge to check
2243 *
2244 * This function checks if it is possible to move the bridge to D3.
2245 * Currently we only allow D3 for recent enough PCIe ports.
2246 */
2247static bool pci_bridge_d3_possible(struct pci_dev *bridge)
2248{
2249 unsigned int year;
2250
2251 if (!pci_is_pcie(bridge))
2252 return false;
2253
2254 switch (pci_pcie_type(bridge)) {
2255 case PCI_EXP_TYPE_ROOT_PORT:
2256 case PCI_EXP_TYPE_UPSTREAM:
2257 case PCI_EXP_TYPE_DOWNSTREAM:
2258 if (pci_bridge_d3_disable)
2259 return false;
2260 if (pci_bridge_d3_force)
2261 return true;
2262
2263 /*
2264 * It should be safe to put PCIe ports from 2015 or newer
2265 * to D3.
2266 */
2267 if (dmi_get_date(DMI_BIOS_DATE, &year, NULL, NULL) &&
2268 year >= 2015) {
2269 return true;
2270 }
2271 break;
2272 }
2273
2274 return false;
2275}
2276
2277static int pci_dev_check_d3cold(struct pci_dev *dev, void *data)
2278{
2279 bool *d3cold_ok = data;
2280 bool no_d3cold;
2281
2282 /*
2283 * The device needs to be allowed to go D3cold and if it is wake
2284 * capable to do so from D3cold.
2285 */
2286 no_d3cold = dev->no_d3cold || !dev->d3cold_allowed ||
2287 (device_may_wakeup(&dev->dev) && !pci_pme_capable(dev, PCI_D3cold)) ||
2288 !pci_power_manageable(dev);
2289
2290 *d3cold_ok = !no_d3cold;
2291
2292 return no_d3cold;
2293}
2294
2295/*
2296 * pci_bridge_d3_update - Update bridge D3 capabilities
2297 * @dev: PCI device which is changed
2298 * @remove: Is the device being removed
2299 *
2300 * Update upstream bridge PM capabilities accordingly depending on if the
2301 * device PM configuration was changed or the device is being removed. The
2302 * change is also propagated upstream.
2303 */
2304static void pci_bridge_d3_update(struct pci_dev *dev, bool remove)
2305{
2306 struct pci_dev *bridge;
2307 bool d3cold_ok = true;
2308
2309 bridge = pci_upstream_bridge(dev);
2310 if (!bridge || !pci_bridge_d3_possible(bridge))
2311 return;
2312
2313 pci_dev_get(bridge);
2314 /*
2315 * If the device is removed we do not care about its D3cold
2316 * capabilities.
2317 */
2318 if (!remove)
2319 pci_dev_check_d3cold(dev, &d3cold_ok);
2320
2321 if (d3cold_ok) {
2322 /*
2323 * We need to go through all children to find out if all of
2324 * them can still go to D3cold.
2325 */
2326 pci_walk_bus(bridge->subordinate, pci_dev_check_d3cold,
2327 &d3cold_ok);
2328 }
2329
2330 if (bridge->bridge_d3 != d3cold_ok) {
2331 bridge->bridge_d3 = d3cold_ok;
2332 /* Propagate change to upstream bridges */
2333 pci_bridge_d3_update(bridge, false);
2334 }
2335
2336 pci_dev_put(bridge);
2337}
2338
2339/**
2340 * pci_bridge_d3_device_changed - Update bridge D3 capabilities on change
2341 * @dev: PCI device that was changed
2342 *
2343 * If a device is added or its PM configuration, such as is it allowed to
2344 * enter D3cold, is changed this function updates upstream bridge PM
2345 * capabilities accordingly.
2346 */
2347void pci_bridge_d3_device_changed(struct pci_dev *dev)
2348{
2349 pci_bridge_d3_update(dev, false);
2350}
2351
2352/**
2353 * pci_bridge_d3_device_removed - Update bridge D3 capabilities on remove
2354 * @dev: PCI device being removed
2355 *
2356 * Function updates upstream bridge PM capabilities based on other devices
2357 * still left on the bus.
2358 */
2359void pci_bridge_d3_device_removed(struct pci_dev *dev)
2360{
2361 pci_bridge_d3_update(dev, true);
2362}
2363
2364/**
2365 * pci_d3cold_enable - Enable D3cold for device
2366 * @dev: PCI device to handle
2367 *
2368 * This function can be used in drivers to enable D3cold from the device
2369 * they handle. It also updates upstream PCI bridge PM capabilities
2370 * accordingly.
2371 */
2372void pci_d3cold_enable(struct pci_dev *dev)
2373{
2374 if (dev->no_d3cold) {
2375 dev->no_d3cold = false;
2376 pci_bridge_d3_device_changed(dev);
2377 }
2378}
2379EXPORT_SYMBOL_GPL(pci_d3cold_enable);
2380
2381/**
2382 * pci_d3cold_disable - Disable D3cold for device
2383 * @dev: PCI device to handle
2384 *
2385 * This function can be used in drivers to disable D3cold from the device
2386 * they handle. It also updates upstream PCI bridge PM capabilities
2387 * accordingly.
2388 */
2389void pci_d3cold_disable(struct pci_dev *dev)
2390{
2391 if (!dev->no_d3cold) {
2392 dev->no_d3cold = true;
2393 pci_bridge_d3_device_changed(dev);
2394 }
2395}
2396EXPORT_SYMBOL_GPL(pci_d3cold_disable);
2397
2398/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002399 * pci_pm_init - Initialize PM functions of given PCI device
2400 * @dev: PCI device to handle.
2401 */
2402void pci_pm_init(struct pci_dev *dev)
2403{
2404 int pm;
2405 u16 pmc;
David Brownell075c1772007-04-26 00:12:06 -07002406
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01002407 pm_runtime_forbid(&dev->dev);
Huang Ying967577b2012-11-20 16:08:22 +08002408 pm_runtime_set_active(&dev->dev);
2409 pm_runtime_enable(&dev->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01002410 device_enable_async_suspend(&dev->dev);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02002411 dev->wakeup_prepared = false;
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01002412
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002413 dev->pm_cap = 0;
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00002414 dev->pme_support = 0;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002415
Linus Torvalds1da177e2005-04-16 15:20:36 -07002416 /* find PCI PM capability in list */
2417 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
David Brownell075c1772007-04-26 00:12:06 -07002418 if (!pm)
Linus Torvalds50246dd2009-01-16 08:14:51 -08002419 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002420 /* Check device's ability to generate PME# */
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002421 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002422
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002423 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
2424 dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
2425 pmc & PCI_PM_CAP_VER_MASK);
Linus Torvalds50246dd2009-01-16 08:14:51 -08002426 return;
David Brownell075c1772007-04-26 00:12:06 -07002427 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002428
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002429 dev->pm_cap = pm;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01002430 dev->d3_delay = PCI_PM_D3_WAIT;
Huang Ying448bd852012-06-23 10:23:51 +08002431 dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002432 dev->bridge_d3 = pci_bridge_d3_possible(dev);
Huang Ying4f9c1392012-08-08 09:07:38 +08002433 dev->d3cold_allowed = true;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002434
2435 dev->d1_support = false;
2436 dev->d2_support = false;
2437 if (!pci_no_d1d2(dev)) {
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002438 if (pmc & PCI_PM_CAP_D1)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002439 dev->d1_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002440 if (pmc & PCI_PM_CAP_D2)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002441 dev->d2_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002442
2443 if (dev->d1_support || dev->d2_support)
2444 dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
Jesse Barnesec84f122008-09-23 11:43:34 -07002445 dev->d1_support ? " D1" : "",
2446 dev->d2_support ? " D2" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002447 }
2448
2449 pmc &= PCI_PM_CAP_PME_MASK;
2450 if (pmc) {
Bjorn Helgaas10c3d712009-11-04 10:32:42 -07002451 dev_printk(KERN_DEBUG, &dev->dev,
2452 "PME# supported from%s%s%s%s%s\n",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002453 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
2454 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
2455 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
2456 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
2457 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002458 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002459 dev->pme_poll = true;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002460 /*
2461 * Make device's PM flags reflect the wake-up capability, but
2462 * let the user space enable it to wake up the system as needed.
2463 */
2464 device_set_wakeup_capable(&dev->dev, true);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002465 /* Disable the PME# generation functionality */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002466 pci_pme_active(dev, false);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002467 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002468}
2469
Sean O. Stalley938174e2015-10-29 17:35:39 -05002470static unsigned long pci_ea_flags(struct pci_dev *dev, u8 prop)
2471{
Alex Williamson92efb1b2016-05-16 15:12:02 -05002472 unsigned long flags = IORESOURCE_PCI_FIXED | IORESOURCE_PCI_EA_BEI;
Sean O. Stalley938174e2015-10-29 17:35:39 -05002473
2474 switch (prop) {
2475 case PCI_EA_P_MEM:
2476 case PCI_EA_P_VF_MEM:
2477 flags |= IORESOURCE_MEM;
2478 break;
2479 case PCI_EA_P_MEM_PREFETCH:
2480 case PCI_EA_P_VF_MEM_PREFETCH:
2481 flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
2482 break;
2483 case PCI_EA_P_IO:
2484 flags |= IORESOURCE_IO;
2485 break;
2486 default:
2487 return 0;
2488 }
2489
2490 return flags;
2491}
2492
2493static struct resource *pci_ea_get_resource(struct pci_dev *dev, u8 bei,
2494 u8 prop)
2495{
2496 if (bei <= PCI_EA_BEI_BAR5 && prop <= PCI_EA_P_IO)
2497 return &dev->resource[bei];
David Daney11183992015-10-29 17:35:40 -05002498#ifdef CONFIG_PCI_IOV
2499 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5 &&
2500 (prop == PCI_EA_P_VF_MEM || prop == PCI_EA_P_VF_MEM_PREFETCH))
2501 return &dev->resource[PCI_IOV_RESOURCES +
2502 bei - PCI_EA_BEI_VF_BAR0];
2503#endif
Sean O. Stalley938174e2015-10-29 17:35:39 -05002504 else if (bei == PCI_EA_BEI_ROM)
2505 return &dev->resource[PCI_ROM_RESOURCE];
2506 else
2507 return NULL;
2508}
2509
2510/* Read an Enhanced Allocation (EA) entry */
2511static int pci_ea_read(struct pci_dev *dev, int offset)
2512{
2513 struct resource *res;
2514 int ent_size, ent_offset = offset;
2515 resource_size_t start, end;
2516 unsigned long flags;
Bjorn Helgaas26635112015-10-29 17:35:40 -05002517 u32 dw0, bei, base, max_offset;
Sean O. Stalley938174e2015-10-29 17:35:39 -05002518 u8 prop;
2519 bool support_64 = (sizeof(resource_size_t) >= 8);
2520
2521 pci_read_config_dword(dev, ent_offset, &dw0);
2522 ent_offset += 4;
2523
2524 /* Entry size field indicates DWORDs after 1st */
2525 ent_size = ((dw0 & PCI_EA_ES) + 1) << 2;
2526
2527 if (!(dw0 & PCI_EA_ENABLE)) /* Entry not enabled */
2528 goto out;
2529
Bjorn Helgaas26635112015-10-29 17:35:40 -05002530 bei = (dw0 & PCI_EA_BEI) >> 4;
2531 prop = (dw0 & PCI_EA_PP) >> 8;
2532
Sean O. Stalley938174e2015-10-29 17:35:39 -05002533 /*
2534 * If the Property is in the reserved range, try the Secondary
2535 * Property instead.
2536 */
2537 if (prop > PCI_EA_P_BRIDGE_IO && prop < PCI_EA_P_MEM_RESERVED)
Bjorn Helgaas26635112015-10-29 17:35:40 -05002538 prop = (dw0 & PCI_EA_SP) >> 16;
Sean O. Stalley938174e2015-10-29 17:35:39 -05002539 if (prop > PCI_EA_P_BRIDGE_IO)
2540 goto out;
2541
Bjorn Helgaas26635112015-10-29 17:35:40 -05002542 res = pci_ea_get_resource(dev, bei, prop);
Sean O. Stalley938174e2015-10-29 17:35:39 -05002543 if (!res) {
Bjorn Helgaas26635112015-10-29 17:35:40 -05002544 dev_err(&dev->dev, "Unsupported EA entry BEI: %u\n", bei);
Sean O. Stalley938174e2015-10-29 17:35:39 -05002545 goto out;
2546 }
2547
2548 flags = pci_ea_flags(dev, prop);
2549 if (!flags) {
2550 dev_err(&dev->dev, "Unsupported EA properties: %#x\n", prop);
2551 goto out;
2552 }
2553
2554 /* Read Base */
2555 pci_read_config_dword(dev, ent_offset, &base);
2556 start = (base & PCI_EA_FIELD_MASK);
2557 ent_offset += 4;
2558
2559 /* Read MaxOffset */
2560 pci_read_config_dword(dev, ent_offset, &max_offset);
2561 ent_offset += 4;
2562
2563 /* Read Base MSBs (if 64-bit entry) */
2564 if (base & PCI_EA_IS_64) {
2565 u32 base_upper;
2566
2567 pci_read_config_dword(dev, ent_offset, &base_upper);
2568 ent_offset += 4;
2569
2570 flags |= IORESOURCE_MEM_64;
2571
2572 /* entry starts above 32-bit boundary, can't use */
2573 if (!support_64 && base_upper)
2574 goto out;
2575
2576 if (support_64)
2577 start |= ((u64)base_upper << 32);
2578 }
2579
2580 end = start + (max_offset | 0x03);
2581
2582 /* Read MaxOffset MSBs (if 64-bit entry) */
2583 if (max_offset & PCI_EA_IS_64) {
2584 u32 max_offset_upper;
2585
2586 pci_read_config_dword(dev, ent_offset, &max_offset_upper);
2587 ent_offset += 4;
2588
2589 flags |= IORESOURCE_MEM_64;
2590
2591 /* entry too big, can't use */
2592 if (!support_64 && max_offset_upper)
2593 goto out;
2594
2595 if (support_64)
2596 end += ((u64)max_offset_upper << 32);
2597 }
2598
2599 if (end < start) {
2600 dev_err(&dev->dev, "EA Entry crosses address boundary\n");
2601 goto out;
2602 }
2603
2604 if (ent_size != ent_offset - offset) {
2605 dev_err(&dev->dev,
2606 "EA Entry Size (%d) does not match length read (%d)\n",
2607 ent_size, ent_offset - offset);
2608 goto out;
2609 }
2610
2611 res->name = pci_name(dev);
2612 res->start = start;
2613 res->end = end;
2614 res->flags = flags;
Bjorn Helgaas597becb2015-10-29 17:35:40 -05002615
2616 if (bei <= PCI_EA_BEI_BAR5)
2617 dev_printk(KERN_DEBUG, &dev->dev, "BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
2618 bei, res, prop);
2619 else if (bei == PCI_EA_BEI_ROM)
2620 dev_printk(KERN_DEBUG, &dev->dev, "ROM: %pR (from Enhanced Allocation, properties %#02x)\n",
2621 res, prop);
2622 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5)
2623 dev_printk(KERN_DEBUG, &dev->dev, "VF BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
2624 bei - PCI_EA_BEI_VF_BAR0, res, prop);
2625 else
2626 dev_printk(KERN_DEBUG, &dev->dev, "BEI %d res: %pR (from Enhanced Allocation, properties %#02x)\n",
2627 bei, res, prop);
2628
Sean O. Stalley938174e2015-10-29 17:35:39 -05002629out:
2630 return offset + ent_size;
2631}
2632
Colin Ian Kingdcbb4082016-04-05 12:12:45 -05002633/* Enhanced Allocation Initialization */
Sean O. Stalley938174e2015-10-29 17:35:39 -05002634void pci_ea_init(struct pci_dev *dev)
2635{
2636 int ea;
2637 u8 num_ent;
2638 int offset;
2639 int i;
2640
2641 /* find PCI EA capability in list */
2642 ea = pci_find_capability(dev, PCI_CAP_ID_EA);
2643 if (!ea)
2644 return;
2645
2646 /* determine the number of entries */
2647 pci_bus_read_config_byte(dev->bus, dev->devfn, ea + PCI_EA_NUM_ENT,
2648 &num_ent);
2649 num_ent &= PCI_EA_NUM_ENT_MASK;
2650
2651 offset = ea + PCI_EA_FIRST_ENT;
2652
2653 /* Skip DWORD 2 for type 1 functions */
2654 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
2655 offset += 4;
2656
2657 /* parse each EA entry */
2658 for (i = 0; i < num_ent; ++i)
2659 offset = pci_ea_read(dev, offset);
2660}
2661
Yinghai Lu34a48762012-02-11 00:18:41 -08002662static void pci_add_saved_cap(struct pci_dev *pci_dev,
2663 struct pci_cap_saved_state *new_cap)
2664{
2665 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
2666}
2667
Jesse Barneseb9c39d2008-12-17 12:10:05 -08002668/**
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002669 * _pci_add_cap_save_buffer - allocate buffer for saving given
2670 * capability registers
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002671 * @dev: the PCI device
2672 * @cap: the capability to allocate the buffer for
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002673 * @extended: Standard or Extended capability ID
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002674 * @size: requested size of the buffer
2675 */
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002676static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap,
2677 bool extended, unsigned int size)
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002678{
2679 int pos;
2680 struct pci_cap_saved_state *save_state;
2681
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002682 if (extended)
2683 pos = pci_find_ext_capability(dev, cap);
2684 else
2685 pos = pci_find_capability(dev, cap);
2686
Wei Yang0a1a9b42015-06-30 09:16:44 +08002687 if (!pos)
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002688 return 0;
2689
2690 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
2691 if (!save_state)
2692 return -ENOMEM;
2693
Alex Williamson24a4742f2011-05-10 10:02:11 -06002694 save_state->cap.cap_nr = cap;
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002695 save_state->cap.cap_extended = extended;
Alex Williamson24a4742f2011-05-10 10:02:11 -06002696 save_state->cap.size = size;
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002697 pci_add_saved_cap(dev, save_state);
2698
2699 return 0;
2700}
2701
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002702int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size)
2703{
2704 return _pci_add_cap_save_buffer(dev, cap, false, size);
2705}
2706
2707int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size)
2708{
2709 return _pci_add_cap_save_buffer(dev, cap, true, size);
2710}
2711
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002712/**
2713 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
2714 * @dev: the PCI device
2715 */
2716void pci_allocate_cap_save_buffers(struct pci_dev *dev)
2717{
2718 int error;
2719
Yu Zhao89858512009-02-16 02:55:47 +08002720 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
2721 PCI_EXP_SAVE_REGS * sizeof(u16));
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002722 if (error)
2723 dev_err(&dev->dev,
2724 "unable to preallocate PCI Express save buffer\n");
2725
2726 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
2727 if (error)
2728 dev_err(&dev->dev,
2729 "unable to preallocate PCI-X save buffer\n");
Alex Williamson425c1b22013-12-17 16:43:51 -07002730
2731 pci_allocate_vc_save_buffers(dev);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002732}
2733
Yinghai Luf7968412012-02-11 00:18:30 -08002734void pci_free_cap_save_buffers(struct pci_dev *dev)
2735{
2736 struct pci_cap_saved_state *tmp;
Sasha Levinb67bfe02013-02-27 17:06:00 -08002737 struct hlist_node *n;
Yinghai Luf7968412012-02-11 00:18:30 -08002738
Sasha Levinb67bfe02013-02-27 17:06:00 -08002739 hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next)
Yinghai Luf7968412012-02-11 00:18:30 -08002740 kfree(tmp);
2741}
2742
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002743/**
Yijing Wang31ab2472013-01-15 11:12:17 +08002744 * pci_configure_ari - enable or disable ARI forwarding
Yu Zhao58c3a722008-10-14 14:02:53 +08002745 * @dev: the PCI device
Yijing Wangb0cc6022013-01-15 11:12:16 +08002746 *
2747 * If @dev and its upstream bridge both support ARI, enable ARI in the
2748 * bridge. Otherwise, disable ARI in the bridge.
Yu Zhao58c3a722008-10-14 14:02:53 +08002749 */
Yijing Wang31ab2472013-01-15 11:12:17 +08002750void pci_configure_ari(struct pci_dev *dev)
Yu Zhao58c3a722008-10-14 14:02:53 +08002751{
Yu Zhao58c3a722008-10-14 14:02:53 +08002752 u32 cap;
Zhao, Yu81135872008-10-23 13:15:39 +08002753 struct pci_dev *bridge;
Yu Zhao58c3a722008-10-14 14:02:53 +08002754
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01002755 if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
Yu Zhao58c3a722008-10-14 14:02:53 +08002756 return;
2757
Zhao, Yu81135872008-10-23 13:15:39 +08002758 bridge = dev->bus->self;
Myron Stowecb97ae32012-06-01 15:16:31 -06002759 if (!bridge)
Zhao, Yu81135872008-10-23 13:15:39 +08002760 return;
2761
Jiang Liu59875ae2012-07-24 17:20:06 +08002762 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
Yu Zhao58c3a722008-10-14 14:02:53 +08002763 if (!(cap & PCI_EXP_DEVCAP2_ARI))
2764 return;
2765
Yijing Wangb0cc6022013-01-15 11:12:16 +08002766 if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
2767 pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
2768 PCI_EXP_DEVCTL2_ARI);
2769 bridge->ari_enabled = 1;
2770 } else {
2771 pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
2772 PCI_EXP_DEVCTL2_ARI);
2773 bridge->ari_enabled = 0;
2774 }
Yu Zhao58c3a722008-10-14 14:02:53 +08002775}
2776
Chris Wright5d990b62009-12-04 12:15:21 -08002777static int pci_acs_enable;
2778
2779/**
2780 * pci_request_acs - ask for ACS to be enabled if supported
2781 */
2782void pci_request_acs(void)
2783{
2784 pci_acs_enable = 1;
2785}
2786
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002787/**
Alex Williamson2c744242014-02-03 14:27:33 -07002788 * pci_std_enable_acs - enable ACS on devices using standard ACS capabilites
Allen Kayae21ee62009-10-07 10:27:17 -07002789 * @dev: the PCI device
2790 */
Alex Williamsonc1d61c92016-03-31 16:34:32 -06002791static void pci_std_enable_acs(struct pci_dev *dev)
Allen Kayae21ee62009-10-07 10:27:17 -07002792{
2793 int pos;
2794 u16 cap;
2795 u16 ctrl;
2796
Allen Kayae21ee62009-10-07 10:27:17 -07002797 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
2798 if (!pos)
Alex Williamsonc1d61c92016-03-31 16:34:32 -06002799 return;
Allen Kayae21ee62009-10-07 10:27:17 -07002800
2801 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
2802 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
2803
2804 /* Source Validation */
2805 ctrl |= (cap & PCI_ACS_SV);
2806
2807 /* P2P Request Redirect */
2808 ctrl |= (cap & PCI_ACS_RR);
2809
2810 /* P2P Completion Redirect */
2811 ctrl |= (cap & PCI_ACS_CR);
2812
2813 /* Upstream Forwarding */
2814 ctrl |= (cap & PCI_ACS_UF);
2815
2816 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
Alex Williamson2c744242014-02-03 14:27:33 -07002817}
2818
2819/**
2820 * pci_enable_acs - enable ACS if hardware support it
2821 * @dev: the PCI device
2822 */
2823void pci_enable_acs(struct pci_dev *dev)
2824{
2825 if (!pci_acs_enable)
2826 return;
2827
Alex Williamsonc1d61c92016-03-31 16:34:32 -06002828 if (!pci_dev_specific_enable_acs(dev))
Alex Williamson2c744242014-02-03 14:27:33 -07002829 return;
2830
Alex Williamsonc1d61c92016-03-31 16:34:32 -06002831 pci_std_enable_acs(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07002832}
2833
Alex Williamson0a671192013-06-27 16:39:48 -06002834static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags)
2835{
2836 int pos;
Alex Williamson83db7e02013-06-27 16:39:54 -06002837 u16 cap, ctrl;
Alex Williamson0a671192013-06-27 16:39:48 -06002838
2839 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS);
2840 if (!pos)
2841 return false;
2842
Alex Williamson83db7e02013-06-27 16:39:54 -06002843 /*
2844 * Except for egress control, capabilities are either required
2845 * or only required if controllable. Features missing from the
2846 * capability field can therefore be assumed as hard-wired enabled.
2847 */
2848 pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap);
2849 acs_flags &= (cap | PCI_ACS_EC);
2850
Alex Williamson0a671192013-06-27 16:39:48 -06002851 pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
2852 return (ctrl & acs_flags) == acs_flags;
2853}
2854
Allen Kayae21ee62009-10-07 10:27:17 -07002855/**
Alex Williamsonad805752012-06-11 05:27:07 +00002856 * pci_acs_enabled - test ACS against required flags for a given device
2857 * @pdev: device to test
2858 * @acs_flags: required PCI ACS flags
2859 *
2860 * Return true if the device supports the provided flags. Automatically
2861 * filters out flags that are not implemented on multifunction devices.
Alex Williamson0a671192013-06-27 16:39:48 -06002862 *
2863 * Note that this interface checks the effective ACS capabilities of the
2864 * device rather than the actual capabilities. For instance, most single
2865 * function endpoints are not required to support ACS because they have no
2866 * opportunity for peer-to-peer access. We therefore return 'true'
2867 * regardless of whether the device exposes an ACS capability. This makes
2868 * it much easier for callers of this function to ignore the actual type
2869 * or topology of the device when testing ACS support.
Alex Williamsonad805752012-06-11 05:27:07 +00002870 */
2871bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
2872{
Alex Williamson0a671192013-06-27 16:39:48 -06002873 int ret;
Alex Williamsonad805752012-06-11 05:27:07 +00002874
2875 ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
2876 if (ret >= 0)
2877 return ret > 0;
2878
Alex Williamson0a671192013-06-27 16:39:48 -06002879 /*
2880 * Conventional PCI and PCI-X devices never support ACS, either
2881 * effectively or actually. The shared bus topology implies that
2882 * any device on the bus can receive or snoop DMA.
2883 */
Alex Williamsonad805752012-06-11 05:27:07 +00002884 if (!pci_is_pcie(pdev))
2885 return false;
2886
Alex Williamson0a671192013-06-27 16:39:48 -06002887 switch (pci_pcie_type(pdev)) {
2888 /*
2889 * PCI/X-to-PCIe bridges are not specifically mentioned by the spec,
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002890 * but since their primary interface is PCI/X, we conservatively
Alex Williamson0a671192013-06-27 16:39:48 -06002891 * handle them as we would a non-PCIe device.
2892 */
2893 case PCI_EXP_TYPE_PCIE_BRIDGE:
2894 /*
2895 * PCIe 3.0, 6.12.1 excludes ACS on these devices. "ACS is never
2896 * applicable... must never implement an ACS Extended Capability...".
2897 * This seems arbitrary, but we take a conservative interpretation
2898 * of this statement.
2899 */
2900 case PCI_EXP_TYPE_PCI_BRIDGE:
2901 case PCI_EXP_TYPE_RC_EC:
2902 return false;
2903 /*
2904 * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should
2905 * implement ACS in order to indicate their peer-to-peer capabilities,
2906 * regardless of whether they are single- or multi-function devices.
2907 */
2908 case PCI_EXP_TYPE_DOWNSTREAM:
2909 case PCI_EXP_TYPE_ROOT_PORT:
2910 return pci_acs_flags_enabled(pdev, acs_flags);
2911 /*
2912 * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be
2913 * implemented by the remaining PCIe types to indicate peer-to-peer
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002914 * capabilities, but only when they are part of a multifunction
Alex Williamson0a671192013-06-27 16:39:48 -06002915 * device. The footnote for section 6.12 indicates the specific
2916 * PCIe types included here.
2917 */
2918 case PCI_EXP_TYPE_ENDPOINT:
2919 case PCI_EXP_TYPE_UPSTREAM:
2920 case PCI_EXP_TYPE_LEG_END:
2921 case PCI_EXP_TYPE_RC_END:
2922 if (!pdev->multifunction)
2923 break;
2924
Alex Williamson0a671192013-06-27 16:39:48 -06002925 return pci_acs_flags_enabled(pdev, acs_flags);
Alex Williamsonad805752012-06-11 05:27:07 +00002926 }
2927
Alex Williamson0a671192013-06-27 16:39:48 -06002928 /*
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002929 * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable
Alex Williamson0a671192013-06-27 16:39:48 -06002930 * to single function devices with the exception of downstream ports.
2931 */
Alex Williamsonad805752012-06-11 05:27:07 +00002932 return true;
2933}
2934
2935/**
2936 * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
2937 * @start: starting downstream device
2938 * @end: ending upstream device or NULL to search to the root bus
2939 * @acs_flags: required flags
2940 *
2941 * Walk up a device tree from start to end testing PCI ACS support. If
2942 * any step along the way does not support the required flags, return false.
2943 */
2944bool pci_acs_path_enabled(struct pci_dev *start,
2945 struct pci_dev *end, u16 acs_flags)
2946{
2947 struct pci_dev *pdev, *parent = start;
2948
2949 do {
2950 pdev = parent;
2951
2952 if (!pci_acs_enabled(pdev, acs_flags))
2953 return false;
2954
2955 if (pci_is_root_bus(pdev->bus))
2956 return (end == NULL);
2957
2958 parent = pdev->bus->self;
2959 } while (pdev != end);
2960
2961 return true;
2962}
2963
2964/**
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002965 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
2966 * @dev: the PCI device
Wang Sheng-Huibb5c2de2013-05-28 11:17:41 +08002967 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002968 *
2969 * Perform INTx swizzling for a device behind one level of bridge. This is
2970 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002971 * behind bridges on add-in cards. For devices with ARI enabled, the slot
2972 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
2973 * the PCI Express Base Specification, Revision 2.1)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002974 */
John Crispin3df425f2012-04-12 17:33:07 +02002975u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002976{
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002977 int slot;
2978
2979 if (pci_ari_enabled(dev->bus))
2980 slot = 0;
2981 else
2982 slot = PCI_SLOT(dev->devfn);
2983
2984 return (((pin - 1) + slot) % 4) + 1;
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002985}
2986
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002987int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002988{
2989 u8 pin;
2990
Kristen Accardi514d2072005-11-02 16:24:39 -08002991 pin = dev->pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002992 if (!pin)
2993 return -1;
Bjorn Helgaas878f2e52008-12-09 16:11:46 -07002994
Kenji Kaneshige8784fd42009-05-26 16:07:33 +09002995 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002996 pin = pci_swizzle_interrupt_pin(dev, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002997 dev = dev->bus->self;
2998 }
2999 *bridge = dev;
3000 return pin;
3001}
3002
3003/**
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003004 * pci_common_swizzle - swizzle INTx all the way to root bridge
3005 * @dev: the PCI device
3006 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
3007 *
3008 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
3009 * bridges all the way up to a PCI root bus.
3010 */
3011u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
3012{
3013 u8 pin = *pinp;
3014
Kenji Kaneshige1eb39482009-05-26 16:08:36 +09003015 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003016 pin = pci_swizzle_interrupt_pin(dev, pin);
3017 dev = dev->bus->self;
3018 }
3019 *pinp = pin;
3020 return PCI_SLOT(dev->devfn);
3021}
Ray Juie6b29de2015-04-08 11:21:33 -07003022EXPORT_SYMBOL_GPL(pci_common_swizzle);
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003023
3024/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07003025 * pci_release_region - Release a PCI bar
3026 * @pdev: PCI device whose resources were previously reserved by pci_request_region
3027 * @bar: BAR to release
3028 *
3029 * Releases the PCI I/O and memory resources previously reserved by a
3030 * successful call to pci_request_region. Call this function only
3031 * after all use of the PCI regions has ceased.
3032 */
3033void pci_release_region(struct pci_dev *pdev, int bar)
3034{
Tejun Heo9ac78492007-01-20 16:00:26 +09003035 struct pci_devres *dr;
3036
Linus Torvalds1da177e2005-04-16 15:20:36 -07003037 if (pci_resource_len(pdev, bar) == 0)
3038 return;
3039 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
3040 release_region(pci_resource_start(pdev, bar),
3041 pci_resource_len(pdev, bar));
3042 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
3043 release_mem_region(pci_resource_start(pdev, bar),
3044 pci_resource_len(pdev, bar));
Tejun Heo9ac78492007-01-20 16:00:26 +09003045
3046 dr = find_pci_dr(pdev);
3047 if (dr)
3048 dr->region_mask &= ~(1 << bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003049}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003050EXPORT_SYMBOL(pci_release_region);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003051
3052/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003053 * __pci_request_region - Reserved PCI I/O and memory resource
Linus Torvalds1da177e2005-04-16 15:20:36 -07003054 * @pdev: PCI device whose resources are to be reserved
3055 * @bar: BAR to be reserved
3056 * @res_name: Name to be associated with resource.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003057 * @exclusive: whether the region access is exclusive or not
Linus Torvalds1da177e2005-04-16 15:20:36 -07003058 *
3059 * Mark the PCI region associated with PCI device @pdev BR @bar as
3060 * being reserved by owner @res_name. Do not access any
3061 * address inside the PCI regions unless this call returns
3062 * successfully.
3063 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003064 * If @exclusive is set, then the region is marked so that userspace
3065 * is explicitly not allowed to map the resource via /dev/mem or
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003066 * sysfs MMIO access.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003067 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07003068 * Returns 0 on success, or %EBUSY on error. A warning
3069 * message is also printed on failure.
3070 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003071static int __pci_request_region(struct pci_dev *pdev, int bar,
3072 const char *res_name, int exclusive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003073{
Tejun Heo9ac78492007-01-20 16:00:26 +09003074 struct pci_devres *dr;
3075
Linus Torvalds1da177e2005-04-16 15:20:36 -07003076 if (pci_resource_len(pdev, bar) == 0)
3077 return 0;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003078
Linus Torvalds1da177e2005-04-16 15:20:36 -07003079 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
3080 if (!request_region(pci_resource_start(pdev, bar),
3081 pci_resource_len(pdev, bar), res_name))
3082 goto err_out;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003083 } else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
Arjan van de Vene8de1482008-10-22 19:55:31 -07003084 if (!__request_mem_region(pci_resource_start(pdev, bar),
3085 pci_resource_len(pdev, bar), res_name,
3086 exclusive))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003087 goto err_out;
3088 }
Tejun Heo9ac78492007-01-20 16:00:26 +09003089
3090 dr = find_pci_dr(pdev);
3091 if (dr)
3092 dr->region_mask |= 1 << bar;
3093
Linus Torvalds1da177e2005-04-16 15:20:36 -07003094 return 0;
3095
3096err_out:
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -06003097 dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
Benjamin Herrenschmidt096e6f62008-10-20 15:07:37 +11003098 &pdev->resource[bar]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003099 return -EBUSY;
3100}
3101
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003102/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003103 * pci_request_region - Reserve PCI I/O and memory resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07003104 * @pdev: PCI device whose resources are to be reserved
3105 * @bar: BAR to be reserved
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003106 * @res_name: Name to be associated with resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07003107 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003108 * Mark the PCI region associated with PCI device @pdev BAR @bar as
Arjan van de Vene8de1482008-10-22 19:55:31 -07003109 * being reserved by owner @res_name. Do not access any
3110 * address inside the PCI regions unless this call returns
3111 * successfully.
3112 *
3113 * Returns 0 on success, or %EBUSY on error. A warning
3114 * message is also printed on failure.
3115 */
3116int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
3117{
3118 return __pci_request_region(pdev, bar, res_name, 0);
3119}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003120EXPORT_SYMBOL(pci_request_region);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003121
3122/**
3123 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
3124 * @pdev: PCI device whose resources are to be reserved
3125 * @bar: BAR to be reserved
3126 * @res_name: Name to be associated with resource.
3127 *
3128 * Mark the PCI region associated with PCI device @pdev BR @bar as
3129 * being reserved by owner @res_name. Do not access any
3130 * address inside the PCI regions unless this call returns
3131 * successfully.
3132 *
3133 * Returns 0 on success, or %EBUSY on error. A warning
3134 * message is also printed on failure.
3135 *
3136 * The key difference that _exclusive makes it that userspace is
3137 * explicitly not allowed to map the resource via /dev/mem or
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003138 * sysfs.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003139 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003140int pci_request_region_exclusive(struct pci_dev *pdev, int bar,
3141 const char *res_name)
Arjan van de Vene8de1482008-10-22 19:55:31 -07003142{
3143 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
3144}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003145EXPORT_SYMBOL(pci_request_region_exclusive);
3146
Arjan van de Vene8de1482008-10-22 19:55:31 -07003147/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003148 * pci_release_selected_regions - Release selected PCI I/O and memory resources
3149 * @pdev: PCI device whose resources were previously reserved
3150 * @bars: Bitmask of BARs to be released
3151 *
3152 * Release selected PCI I/O and memory resources previously reserved.
3153 * Call this function only after all use of the PCI regions has ceased.
3154 */
3155void pci_release_selected_regions(struct pci_dev *pdev, int bars)
3156{
3157 int i;
3158
3159 for (i = 0; i < 6; i++)
3160 if (bars & (1 << i))
3161 pci_release_region(pdev, i);
3162}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003163EXPORT_SYMBOL(pci_release_selected_regions);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003164
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06003165static int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003166 const char *res_name, int excl)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003167{
3168 int i;
3169
3170 for (i = 0; i < 6; i++)
3171 if (bars & (1 << i))
Arjan van de Vene8de1482008-10-22 19:55:31 -07003172 if (__pci_request_region(pdev, i, res_name, excl))
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003173 goto err_out;
3174 return 0;
3175
3176err_out:
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003177 while (--i >= 0)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003178 if (bars & (1 << i))
3179 pci_release_region(pdev, i);
3180
3181 return -EBUSY;
3182}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003183
Arjan van de Vene8de1482008-10-22 19:55:31 -07003184
3185/**
3186 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
3187 * @pdev: PCI device whose resources are to be reserved
3188 * @bars: Bitmask of BARs to be requested
3189 * @res_name: Name to be associated with resource
3190 */
3191int pci_request_selected_regions(struct pci_dev *pdev, int bars,
3192 const char *res_name)
3193{
3194 return __pci_request_selected_regions(pdev, bars, res_name, 0);
3195}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003196EXPORT_SYMBOL(pci_request_selected_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003197
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003198int pci_request_selected_regions_exclusive(struct pci_dev *pdev, int bars,
3199 const char *res_name)
Arjan van de Vene8de1482008-10-22 19:55:31 -07003200{
3201 return __pci_request_selected_regions(pdev, bars, res_name,
3202 IORESOURCE_EXCLUSIVE);
3203}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003204EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003205
Linus Torvalds1da177e2005-04-16 15:20:36 -07003206/**
3207 * pci_release_regions - Release reserved PCI I/O and memory resources
3208 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
3209 *
3210 * Releases all PCI I/O and memory resources previously reserved by a
3211 * successful call to pci_request_regions. Call this function only
3212 * after all use of the PCI regions has ceased.
3213 */
3214
3215void pci_release_regions(struct pci_dev *pdev)
3216{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003217 pci_release_selected_regions(pdev, (1 << 6) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003218}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003219EXPORT_SYMBOL(pci_release_regions);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003220
3221/**
3222 * pci_request_regions - Reserved PCI I/O and memory resources
3223 * @pdev: PCI device whose resources are to be reserved
3224 * @res_name: Name to be associated with resource.
3225 *
3226 * Mark all PCI regions associated with PCI device @pdev as
3227 * being reserved by owner @res_name. Do not access any
3228 * address inside the PCI regions unless this call returns
3229 * successfully.
3230 *
3231 * Returns 0 on success, or %EBUSY on error. A warning
3232 * message is also printed on failure.
3233 */
Jeff Garzik3c990e92006-03-04 21:52:42 -05003234int pci_request_regions(struct pci_dev *pdev, const char *res_name)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003235{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003236 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003237}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003238EXPORT_SYMBOL(pci_request_regions);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003239
3240/**
Arjan van de Vene8de1482008-10-22 19:55:31 -07003241 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
3242 * @pdev: PCI device whose resources are to be reserved
3243 * @res_name: Name to be associated with resource.
3244 *
3245 * Mark all PCI regions associated with PCI device @pdev as
3246 * being reserved by owner @res_name. Do not access any
3247 * address inside the PCI regions unless this call returns
3248 * successfully.
3249 *
3250 * pci_request_regions_exclusive() will mark the region so that
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003251 * /dev/mem and the sysfs MMIO access will not be allowed.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003252 *
3253 * Returns 0 on success, or %EBUSY on error. A warning
3254 * message is also printed on failure.
3255 */
3256int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
3257{
3258 return pci_request_selected_regions_exclusive(pdev,
3259 ((1 << 6) - 1), res_name);
3260}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003261EXPORT_SYMBOL(pci_request_regions_exclusive);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003262
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003263#ifdef PCI_IOBASE
3264struct io_range {
3265 struct list_head list;
3266 phys_addr_t start;
3267 resource_size_t size;
3268};
3269
3270static LIST_HEAD(io_range_list);
3271static DEFINE_SPINLOCK(io_range_lock);
3272#endif
3273
3274/*
3275 * Record the PCI IO range (expressed as CPU physical address + size).
3276 * Return a negative value if an error has occured, zero otherwise
3277 */
3278int __weak pci_register_io_range(phys_addr_t addr, resource_size_t size)
3279{
3280 int err = 0;
3281
3282#ifdef PCI_IOBASE
3283 struct io_range *range;
3284 resource_size_t allocated_size = 0;
3285
3286 /* check if the range hasn't been previously recorded */
3287 spin_lock(&io_range_lock);
3288 list_for_each_entry(range, &io_range_list, list) {
3289 if (addr >= range->start && addr + size <= range->start + size) {
3290 /* range already registered, bail out */
3291 goto end_register;
3292 }
3293 allocated_size += range->size;
3294 }
3295
3296 /* range not registed yet, check for available space */
3297 if (allocated_size + size - 1 > IO_SPACE_LIMIT) {
3298 /* if it's too big check if 64K space can be reserved */
3299 if (allocated_size + SZ_64K - 1 > IO_SPACE_LIMIT) {
3300 err = -E2BIG;
3301 goto end_register;
3302 }
3303
3304 size = SZ_64K;
3305 pr_warn("Requested IO range too big, new size set to 64K\n");
3306 }
3307
3308 /* add the range to the list */
3309 range = kzalloc(sizeof(*range), GFP_ATOMIC);
3310 if (!range) {
3311 err = -ENOMEM;
3312 goto end_register;
3313 }
3314
3315 range->start = addr;
3316 range->size = size;
3317
3318 list_add_tail(&range->list, &io_range_list);
3319
3320end_register:
3321 spin_unlock(&io_range_lock);
3322#endif
3323
3324 return err;
3325}
3326
3327phys_addr_t pci_pio_to_address(unsigned long pio)
3328{
3329 phys_addr_t address = (phys_addr_t)OF_BAD_ADDR;
3330
3331#ifdef PCI_IOBASE
3332 struct io_range *range;
3333 resource_size_t allocated_size = 0;
3334
3335 if (pio > IO_SPACE_LIMIT)
3336 return address;
3337
3338 spin_lock(&io_range_lock);
3339 list_for_each_entry(range, &io_range_list, list) {
3340 if (pio >= allocated_size && pio < allocated_size + range->size) {
3341 address = range->start + pio - allocated_size;
3342 break;
3343 }
3344 allocated_size += range->size;
3345 }
3346 spin_unlock(&io_range_lock);
3347#endif
3348
3349 return address;
3350}
3351
3352unsigned long __weak pci_address_to_pio(phys_addr_t address)
3353{
3354#ifdef PCI_IOBASE
3355 struct io_range *res;
3356 resource_size_t offset = 0;
3357 unsigned long addr = -1;
3358
3359 spin_lock(&io_range_lock);
3360 list_for_each_entry(res, &io_range_list, list) {
3361 if (address >= res->start && address < res->start + res->size) {
3362 addr = address - res->start + offset;
3363 break;
3364 }
3365 offset += res->size;
3366 }
3367 spin_unlock(&io_range_lock);
3368
3369 return addr;
3370#else
3371 if (address > IO_SPACE_LIMIT)
3372 return (unsigned long)-1;
3373
3374 return (unsigned long) address;
3375#endif
3376}
3377
Liviu Dudau8b921ac2014-09-29 15:29:30 +01003378/**
3379 * pci_remap_iospace - Remap the memory mapped I/O space
3380 * @res: Resource describing the I/O space
3381 * @phys_addr: physical address of range to be mapped
3382 *
3383 * Remap the memory mapped I/O space described by the @res
3384 * and the CPU physical address @phys_addr into virtual address space.
3385 * Only architectures that have memory mapped IO functions defined
3386 * (and the PCI_IOBASE value defined) should call this function.
3387 */
3388int __weak pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr)
3389{
3390#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
3391 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
3392
3393 if (!(res->flags & IORESOURCE_IO))
3394 return -EINVAL;
3395
3396 if (res->end > IO_SPACE_LIMIT)
3397 return -EINVAL;
3398
3399 return ioremap_page_range(vaddr, vaddr + resource_size(res), phys_addr,
3400 pgprot_device(PAGE_KERNEL));
3401#else
3402 /* this architecture does not have memory mapped I/O space,
3403 so this function should never be called */
3404 WARN_ONCE(1, "This architecture does not support memory mapped I/O\n");
3405 return -ENODEV;
3406#endif
3407}
3408
Sinan Kaya4d3f1382016-06-10 21:55:11 +02003409/**
3410 * pci_unmap_iospace - Unmap the memory mapped I/O space
3411 * @res: resource to be unmapped
3412 *
3413 * Unmap the CPU virtual address @res from virtual address space.
3414 * Only architectures that have memory mapped IO functions defined
3415 * (and the PCI_IOBASE value defined) should call this function.
3416 */
3417void pci_unmap_iospace(struct resource *res)
3418{
3419#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
3420 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
3421
3422 unmap_kernel_range(vaddr, resource_size(res));
3423#endif
3424}
3425
Sergei Shtylyov3934e012018-07-18 15:40:26 -05003426static void devm_pci_unmap_iospace(struct device *dev, void *ptr)
3427{
3428 struct resource **res = ptr;
3429
3430 pci_unmap_iospace(*res);
3431}
3432
3433/**
3434 * devm_pci_remap_iospace - Managed pci_remap_iospace()
3435 * @dev: Generic device to remap IO address for
3436 * @res: Resource describing the I/O space
3437 * @phys_addr: physical address of range to be mapped
3438 *
3439 * Managed pci_remap_iospace(). Map is automatically unmapped on driver
3440 * detach.
3441 */
3442int devm_pci_remap_iospace(struct device *dev, const struct resource *res,
3443 phys_addr_t phys_addr)
3444{
3445 const struct resource **ptr;
3446 int error;
3447
3448 ptr = devres_alloc(devm_pci_unmap_iospace, sizeof(*ptr), GFP_KERNEL);
3449 if (!ptr)
3450 return -ENOMEM;
3451
3452 error = pci_remap_iospace(res, phys_addr);
3453 if (error) {
3454 devres_free(ptr);
3455 } else {
3456 *ptr = res;
3457 devres_add(dev, ptr);
3458 }
3459
3460 return error;
3461}
3462EXPORT_SYMBOL(devm_pci_remap_iospace);
3463
Ben Hutchings6a479072008-12-23 03:08:29 +00003464static void __pci_set_master(struct pci_dev *dev, bool enable)
3465{
3466 u16 old_cmd, cmd;
3467
3468 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
3469 if (enable)
3470 cmd = old_cmd | PCI_COMMAND_MASTER;
3471 else
3472 cmd = old_cmd & ~PCI_COMMAND_MASTER;
3473 if (cmd != old_cmd) {
3474 dev_dbg(&dev->dev, "%s bus mastering\n",
3475 enable ? "enabling" : "disabling");
3476 pci_write_config_word(dev, PCI_COMMAND, cmd);
3477 }
3478 dev->is_busmaster = enable;
3479}
Arjan van de Vene8de1482008-10-22 19:55:31 -07003480
3481/**
Myron Stowe2b6f2c32012-06-25 21:30:57 -06003482 * pcibios_setup - process "pci=" kernel boot arguments
3483 * @str: string used to pass in "pci=" kernel boot arguments
3484 *
3485 * Process kernel boot arguments. This is the default implementation.
3486 * Architecture specific implementations can override this as necessary.
3487 */
3488char * __weak __init pcibios_setup(char *str)
3489{
3490 return str;
3491}
3492
3493/**
Myron Stowe96c55902011-10-28 15:48:38 -06003494 * pcibios_set_master - enable PCI bus-mastering for device dev
3495 * @dev: the PCI device to enable
3496 *
3497 * Enables PCI bus-mastering for the device. This is the default
3498 * implementation. Architecture specific implementations can override
3499 * this if necessary.
3500 */
3501void __weak pcibios_set_master(struct pci_dev *dev)
3502{
3503 u8 lat;
3504
Myron Stowef6766782011-10-28 15:49:20 -06003505 /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
3506 if (pci_is_pcie(dev))
3507 return;
3508
Myron Stowe96c55902011-10-28 15:48:38 -06003509 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
3510 if (lat < 16)
3511 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
3512 else if (lat > pcibios_max_latency)
3513 lat = pcibios_max_latency;
3514 else
3515 return;
Bjorn Helgaasa0064822013-09-23 15:25:26 -06003516
Myron Stowe96c55902011-10-28 15:48:38 -06003517 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
3518}
3519
3520/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07003521 * pci_set_master - enables bus-mastering for device dev
3522 * @dev: the PCI device to enable
3523 *
3524 * Enables bus-mastering on the device and calls pcibios_set_master()
3525 * to do the needed arch specific settings.
3526 */
Ben Hutchings6a479072008-12-23 03:08:29 +00003527void pci_set_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003528{
Ben Hutchings6a479072008-12-23 03:08:29 +00003529 __pci_set_master(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003530 pcibios_set_master(dev);
3531}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003532EXPORT_SYMBOL(pci_set_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003533
Ben Hutchings6a479072008-12-23 03:08:29 +00003534/**
3535 * pci_clear_master - disables bus-mastering for device dev
3536 * @dev: the PCI device to disable
3537 */
3538void pci_clear_master(struct pci_dev *dev)
3539{
3540 __pci_set_master(dev, false);
3541}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003542EXPORT_SYMBOL(pci_clear_master);
Ben Hutchings6a479072008-12-23 03:08:29 +00003543
Linus Torvalds1da177e2005-04-16 15:20:36 -07003544/**
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06003545 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
3546 * @dev: the PCI device for which MWI is to be enabled
Linus Torvalds1da177e2005-04-16 15:20:36 -07003547 *
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06003548 * Helper function for pci_set_mwi.
3549 * Originally copied from drivers/net/acenic.c.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003550 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
3551 *
3552 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3553 */
Tejun Heo15ea76d2009-09-22 17:34:48 +09003554int pci_set_cacheline_size(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003555{
3556 u8 cacheline_size;
3557
3558 if (!pci_cache_line_size)
Tejun Heo15ea76d2009-09-22 17:34:48 +09003559 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003560
3561 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
3562 equal to or multiple of the right value. */
3563 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
3564 if (cacheline_size >= pci_cache_line_size &&
3565 (cacheline_size % pci_cache_line_size) == 0)
3566 return 0;
3567
3568 /* Write the correct value. */
3569 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
3570 /* Read it back. */
3571 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
3572 if (cacheline_size == pci_cache_line_size)
3573 return 0;
3574
Ryan Desfosses227f0642014-04-18 20:13:50 -04003575 dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not supported\n",
3576 pci_cache_line_size << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003577
3578 return -EINVAL;
3579}
Tejun Heo15ea76d2009-09-22 17:34:48 +09003580EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
3581
Linus Torvalds1da177e2005-04-16 15:20:36 -07003582/**
3583 * pci_set_mwi - enables memory-write-invalidate PCI transaction
3584 * @dev: the PCI device for which MWI is enabled
3585 *
Randy Dunlap694625c2007-07-09 11:55:54 -07003586 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003587 *
3588 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3589 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003590int pci_set_mwi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003591{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003592#ifdef PCI_DISABLE_MWI
3593 return 0;
3594#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07003595 int rc;
3596 u16 cmd;
3597
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06003598 rc = pci_set_cacheline_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003599 if (rc)
3600 return rc;
3601
3602 pci_read_config_word(dev, PCI_COMMAND, &cmd);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003603 if (!(cmd & PCI_COMMAND_INVALIDATE)) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06003604 dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003605 cmd |= PCI_COMMAND_INVALIDATE;
3606 pci_write_config_word(dev, PCI_COMMAND, cmd);
3607 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003608 return 0;
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003609#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003610}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003611EXPORT_SYMBOL(pci_set_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003612
3613/**
Randy Dunlap694625c2007-07-09 11:55:54 -07003614 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
3615 * @dev: the PCI device for which MWI is enabled
3616 *
3617 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
3618 * Callers are not required to check the return value.
3619 *
3620 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3621 */
3622int pci_try_set_mwi(struct pci_dev *dev)
3623{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003624#ifdef PCI_DISABLE_MWI
3625 return 0;
3626#else
3627 return pci_set_mwi(dev);
3628#endif
Randy Dunlap694625c2007-07-09 11:55:54 -07003629}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003630EXPORT_SYMBOL(pci_try_set_mwi);
Randy Dunlap694625c2007-07-09 11:55:54 -07003631
3632/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07003633 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
3634 * @dev: the PCI device to disable
3635 *
3636 * Disables PCI Memory-Write-Invalidate transaction on the device
3637 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003638void pci_clear_mwi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003639{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003640#ifndef PCI_DISABLE_MWI
Linus Torvalds1da177e2005-04-16 15:20:36 -07003641 u16 cmd;
3642
3643 pci_read_config_word(dev, PCI_COMMAND, &cmd);
3644 if (cmd & PCI_COMMAND_INVALIDATE) {
3645 cmd &= ~PCI_COMMAND_INVALIDATE;
3646 pci_write_config_word(dev, PCI_COMMAND, cmd);
3647 }
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003648#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003649}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003650EXPORT_SYMBOL(pci_clear_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003651
Brett M Russa04ce0f2005-08-15 15:23:41 -04003652/**
3653 * pci_intx - enables/disables PCI INTx for device dev
Randy Dunlap8f7020d2005-10-23 11:57:38 -07003654 * @pdev: the PCI device to operate on
3655 * @enable: boolean: whether to enable or disable PCI INTx
Brett M Russa04ce0f2005-08-15 15:23:41 -04003656 *
3657 * Enables/disables PCI INTx for device dev
3658 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003659void pci_intx(struct pci_dev *pdev, int enable)
Brett M Russa04ce0f2005-08-15 15:23:41 -04003660{
3661 u16 pci_command, new;
3662
3663 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
3664
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003665 if (enable)
Brett M Russa04ce0f2005-08-15 15:23:41 -04003666 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003667 else
Brett M Russa04ce0f2005-08-15 15:23:41 -04003668 new = pci_command | PCI_COMMAND_INTX_DISABLE;
Brett M Russa04ce0f2005-08-15 15:23:41 -04003669
3670 if (new != pci_command) {
Tejun Heo9ac78492007-01-20 16:00:26 +09003671 struct pci_devres *dr;
3672
Brett M Russ2fd9d742005-09-09 10:02:22 -07003673 pci_write_config_word(pdev, PCI_COMMAND, new);
Tejun Heo9ac78492007-01-20 16:00:26 +09003674
3675 dr = find_pci_dr(pdev);
3676 if (dr && !dr->restore_intx) {
3677 dr->restore_intx = 1;
3678 dr->orig_intx = !enable;
3679 }
Brett M Russa04ce0f2005-08-15 15:23:41 -04003680 }
3681}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003682EXPORT_SYMBOL_GPL(pci_intx);
Brett M Russa04ce0f2005-08-15 15:23:41 -04003683
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003684/**
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003685 * pci_intx_mask_supported - probe for INTx masking support
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003686 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003687 *
3688 * Check if the device dev support INTx masking via the config space
3689 * command word.
3690 */
3691bool pci_intx_mask_supported(struct pci_dev *dev)
3692{
3693 bool mask_supported = false;
3694 u16 orig, new;
3695
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06003696 if (dev->broken_intx_masking)
3697 return false;
3698
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003699 pci_cfg_access_lock(dev);
3700
3701 pci_read_config_word(dev, PCI_COMMAND, &orig);
3702 pci_write_config_word(dev, PCI_COMMAND,
3703 orig ^ PCI_COMMAND_INTX_DISABLE);
3704 pci_read_config_word(dev, PCI_COMMAND, &new);
3705
3706 /*
3707 * There's no way to protect against hardware bugs or detect them
3708 * reliably, but as long as we know what the value should be, let's
3709 * go ahead and check it.
3710 */
3711 if ((new ^ orig) & ~PCI_COMMAND_INTX_DISABLE) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04003712 dev_err(&dev->dev, "Command register changed from 0x%x to 0x%x: driver or hardware bug?\n",
3713 orig, new);
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003714 } else if ((new ^ orig) & PCI_COMMAND_INTX_DISABLE) {
3715 mask_supported = true;
3716 pci_write_config_word(dev, PCI_COMMAND, orig);
3717 }
3718
3719 pci_cfg_access_unlock(dev);
3720 return mask_supported;
3721}
3722EXPORT_SYMBOL_GPL(pci_intx_mask_supported);
3723
3724static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
3725{
3726 struct pci_bus *bus = dev->bus;
3727 bool mask_updated = true;
3728 u32 cmd_status_dword;
3729 u16 origcmd, newcmd;
3730 unsigned long flags;
3731 bool irq_pending;
3732
3733 /*
3734 * We do a single dword read to retrieve both command and status.
3735 * Document assumptions that make this possible.
3736 */
3737 BUILD_BUG_ON(PCI_COMMAND % 4);
3738 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
3739
3740 raw_spin_lock_irqsave(&pci_lock, flags);
3741
3742 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
3743
3744 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
3745
3746 /*
3747 * Check interrupt status register to see whether our device
3748 * triggered the interrupt (when masking) or the next IRQ is
3749 * already pending (when unmasking).
3750 */
3751 if (mask != irq_pending) {
3752 mask_updated = false;
3753 goto done;
3754 }
3755
3756 origcmd = cmd_status_dword;
3757 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
3758 if (mask)
3759 newcmd |= PCI_COMMAND_INTX_DISABLE;
3760 if (newcmd != origcmd)
3761 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
3762
3763done:
3764 raw_spin_unlock_irqrestore(&pci_lock, flags);
3765
3766 return mask_updated;
3767}
3768
3769/**
3770 * pci_check_and_mask_intx - mask INTx on pending interrupt
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003771 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003772 *
3773 * Check if the device dev has its INTx line asserted, mask it and
3774 * return true in that case. False is returned if not interrupt was
3775 * pending.
3776 */
3777bool pci_check_and_mask_intx(struct pci_dev *dev)
3778{
3779 return pci_check_and_set_intx_mask(dev, true);
3780}
3781EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
3782
3783/**
Bjorn Helgaasebd50b92014-01-14 17:10:39 -07003784 * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003785 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003786 *
3787 * Check if the device dev has its INTx line asserted, unmask it if not
3788 * and return true. False is returned and the mask remains active if
3789 * there was still an interrupt pending.
3790 */
3791bool pci_check_and_unmask_intx(struct pci_dev *dev)
3792{
3793 return pci_check_and_set_intx_mask(dev, false);
3794}
3795EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
3796
Casey Leedom3775a202013-08-06 15:48:36 +05303797/**
3798 * pci_wait_for_pending_transaction - waits for pending transaction
3799 * @dev: the PCI device to operate on
3800 *
3801 * Return 0 if transaction is pending 1 otherwise.
3802 */
3803int pci_wait_for_pending_transaction(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003804{
Alex Williamson157e8762013-12-17 16:43:39 -07003805 if (!pci_is_pcie(dev))
3806 return 1;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003807
Gavin Shand0b4cc42014-05-19 13:06:46 +10003808 return pci_wait_for_pending(dev, pci_pcie_cap(dev) + PCI_EXP_DEVSTA,
3809 PCI_EXP_DEVSTA_TRPND);
Casey Leedom3775a202013-08-06 15:48:36 +05303810}
3811EXPORT_SYMBOL(pci_wait_for_pending_transaction);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003812
Alex Williamson5adecf82016-02-22 13:05:48 -07003813static void pci_flr_wait(struct pci_dev *dev)
3814{
Sinan Kayac8b15842017-08-29 14:45:45 -05003815 int delay = 1, timeout = 60000;
Alex Williamson5adecf82016-02-22 13:05:48 -07003816 u32 id;
3817
Sinan Kayac8b15842017-08-29 14:45:45 -05003818 /*
3819 * Per PCIe r3.1, sec 6.6.2, a device must complete an FLR within
3820 * 100ms, but may silently discard requests while the FLR is in
3821 * progress. Wait 100ms before trying to access the device.
3822 */
3823 msleep(100);
Alex Williamson5adecf82016-02-22 13:05:48 -07003824
Sinan Kayac8b15842017-08-29 14:45:45 -05003825 /*
3826 * After 100ms, the device should not silently discard config
3827 * requests, but it may still indicate that it needs more time by
3828 * responding to them with CRS completions. The Root Port will
3829 * generally synthesize ~0 data to complete the read (except when
3830 * CRS SV is enabled and the read was for the Vendor ID; in that
3831 * case it synthesizes 0x0001 data).
3832 *
3833 * Wait for the device to return a non-CRS completion. Read the
3834 * Command register instead of Vendor ID so we don't have to
3835 * contend with the CRS SV value.
3836 */
3837 pci_read_config_dword(dev, PCI_COMMAND, &id);
3838 while (id == ~0) {
3839 if (delay > timeout) {
3840 dev_warn(&dev->dev, "not ready %dms after FLR; giving up\n",
3841 100 + delay - 1);
3842 return;
3843 }
3844
3845 if (delay > 1000)
3846 dev_info(&dev->dev, "not ready %dms after FLR; waiting\n",
3847 100 + delay - 1);
3848
3849 msleep(delay);
3850 delay *= 2;
3851 pci_read_config_dword(dev, PCI_COMMAND, &id);
3852 }
3853
3854 if (delay > 1000)
3855 dev_info(&dev->dev, "ready %dms after FLR\n", 100 + delay - 1);
Alex Williamson5adecf82016-02-22 13:05:48 -07003856}
3857
Casey Leedom3775a202013-08-06 15:48:36 +05303858static int pcie_flr(struct pci_dev *dev, int probe)
3859{
3860 u32 cap;
3861
3862 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
3863 if (!(cap & PCI_EXP_DEVCAP_FLR))
3864 return -ENOTTY;
3865
3866 if (probe)
3867 return 0;
3868
3869 if (!pci_wait_for_pending_transaction(dev))
Gavin Shanbb383e22014-11-12 13:41:51 +11003870 dev_err(&dev->dev, "timed out waiting for pending transaction; performing function level reset anyway\n");
Casey Leedom3775a202013-08-06 15:48:36 +05303871
Jiang Liu59875ae2012-07-24 17:20:06 +08003872 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
Alex Williamson5adecf82016-02-22 13:05:48 -07003873 pci_flr_wait(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003874 return 0;
3875}
Sheng Yangd91cdc72008-11-11 17:17:47 +08003876
Yu Zhao8c1c6992009-06-13 15:52:13 +08003877static int pci_af_flr(struct pci_dev *dev, int probe)
Sheng Yang1ca88792008-11-11 17:17:48 +08003878{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003879 int pos;
Sheng Yang1ca88792008-11-11 17:17:48 +08003880 u8 cap;
3881
Yu Zhao8c1c6992009-06-13 15:52:13 +08003882 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
3883 if (!pos)
Sheng Yang1ca88792008-11-11 17:17:48 +08003884 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08003885
3886 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
Sheng Yang1ca88792008-11-11 17:17:48 +08003887 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
3888 return -ENOTTY;
3889
3890 if (probe)
3891 return 0;
3892
Alex Williamsond066c942014-06-17 15:40:13 -06003893 /*
3894 * Wait for Transaction Pending bit to clear. A word-aligned test
3895 * is used, so we use the conrol offset rather than status and shift
3896 * the test bit to match.
3897 */
Gavin Shanbb383e22014-11-12 13:41:51 +11003898 if (!pci_wait_for_pending(dev, pos + PCI_AF_CTRL,
Alex Williamsond066c942014-06-17 15:40:13 -06003899 PCI_AF_STATUS_TP << 8))
Gavin Shanbb383e22014-11-12 13:41:51 +11003900 dev_err(&dev->dev, "timed out waiting for pending transaction; performing AF function level reset anyway\n");
Yu Zhao8c1c6992009-06-13 15:52:13 +08003901
Yu Zhao8c1c6992009-06-13 15:52:13 +08003902 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
Alex Williamson5adecf82016-02-22 13:05:48 -07003903 pci_flr_wait(dev);
Sheng Yang1ca88792008-11-11 17:17:48 +08003904 return 0;
3905}
3906
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01003907/**
3908 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
3909 * @dev: Device to reset.
3910 * @probe: If set, only check if the device can be reset this way.
3911 *
3912 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
3913 * unset, it will be reinitialized internally when going from PCI_D3hot to
3914 * PCI_D0. If that's the case and the device is not in a low-power state
3915 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
3916 *
3917 * NOTE: This causes the caller to sleep for twice the device power transition
3918 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003919 * by default (i.e. unless the @dev's d3_delay field has a different value).
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01003920 * Moreover, only devices in D0 can be reset by this function.
3921 */
Yu Zhaof85876b2009-06-13 15:52:14 +08003922static int pci_pm_reset(struct pci_dev *dev, int probe)
Sheng Yangd91cdc72008-11-11 17:17:47 +08003923{
Yu Zhaof85876b2009-06-13 15:52:14 +08003924 u16 csr;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003925
Alex Williamson51e53732014-11-21 11:24:08 -07003926 if (!dev->pm_cap || dev->dev_flags & PCI_DEV_FLAGS_NO_PM_RESET)
Yu Zhaof85876b2009-06-13 15:52:14 +08003927 return -ENOTTY;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003928
Yu Zhaof85876b2009-06-13 15:52:14 +08003929 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
3930 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
3931 return -ENOTTY;
Sheng Yang1ca88792008-11-11 17:17:48 +08003932
Yu Zhaof85876b2009-06-13 15:52:14 +08003933 if (probe)
3934 return 0;
3935
3936 if (dev->current_state != PCI_D0)
3937 return -EINVAL;
3938
3939 csr &= ~PCI_PM_CTRL_STATE_MASK;
3940 csr |= PCI_D3hot;
3941 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003942 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003943
3944 csr &= ~PCI_PM_CTRL_STATE_MASK;
3945 csr |= PCI_D0;
3946 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003947 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003948
3949 return 0;
3950}
3951
Gavin Shan9e330022014-06-19 17:22:44 +10003952void pci_reset_secondary_bus(struct pci_dev *dev)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003953{
3954 u16 ctrl;
Alex Williamson64e86742013-08-08 14:09:24 -06003955
3956 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl);
3957 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
3958 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Alex Williamsonde0c5482013-08-08 14:10:13 -06003959 /*
3960 * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms. Double
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003961 * this to 2ms to ensure that we meet the minimum requirement.
Alex Williamsonde0c5482013-08-08 14:10:13 -06003962 */
3963 msleep(2);
Alex Williamson64e86742013-08-08 14:09:24 -06003964
3965 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
3966 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Alex Williamsonde0c5482013-08-08 14:10:13 -06003967
3968 /*
3969 * Trhfa for conventional PCI is 2^25 clock cycles.
3970 * Assuming a minimum 33MHz clock this results in a 1s
3971 * delay before we can consider subordinate devices to
3972 * be re-initialized. PCIe has some ways to shorten this,
3973 * but we don't make use of them yet.
3974 */
3975 ssleep(1);
Alex Williamson64e86742013-08-08 14:09:24 -06003976}
Gavin Shand92a2082014-04-24 18:00:24 +10003977
Gavin Shan9e330022014-06-19 17:22:44 +10003978void __weak pcibios_reset_secondary_bus(struct pci_dev *dev)
3979{
3980 pci_reset_secondary_bus(dev);
3981}
3982
Gavin Shand92a2082014-04-24 18:00:24 +10003983/**
3984 * pci_reset_bridge_secondary_bus - Reset the secondary bus on a PCI bridge.
3985 * @dev: Bridge device
3986 *
3987 * Use the bridge control register to assert reset on the secondary bus.
3988 * Devices on the secondary bus are left in power-on state.
3989 */
3990void pci_reset_bridge_secondary_bus(struct pci_dev *dev)
3991{
3992 pcibios_reset_secondary_bus(dev);
3993}
Alex Williamson64e86742013-08-08 14:09:24 -06003994EXPORT_SYMBOL_GPL(pci_reset_bridge_secondary_bus);
3995
3996static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
3997{
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003998 struct pci_dev *pdev;
3999
Alex Williamsonf331a852015-01-15 18:16:04 -06004000 if (pci_is_root_bus(dev->bus) || dev->subordinate ||
4001 !dev->bus->self || dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004002 return -ENOTTY;
4003
4004 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
4005 if (pdev != dev)
4006 return -ENOTTY;
4007
4008 if (probe)
4009 return 0;
4010
Alex Williamson64e86742013-08-08 14:09:24 -06004011 pci_reset_bridge_secondary_bus(dev->bus->self);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004012
4013 return 0;
4014}
4015
Alex Williamson608c3882013-08-08 14:09:43 -06004016static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, int probe)
4017{
4018 int rc = -ENOTTY;
4019
4020 if (!hotplug || !try_module_get(hotplug->ops->owner))
4021 return rc;
4022
4023 if (hotplug->ops->reset_slot)
4024 rc = hotplug->ops->reset_slot(hotplug, probe);
4025
4026 module_put(hotplug->ops->owner);
4027
4028 return rc;
4029}
4030
4031static int pci_dev_reset_slot_function(struct pci_dev *dev, int probe)
4032{
4033 struct pci_dev *pdev;
4034
Alex Williamsonf331a852015-01-15 18:16:04 -06004035 if (dev->subordinate || !dev->slot ||
4036 dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Alex Williamson608c3882013-08-08 14:09:43 -06004037 return -ENOTTY;
4038
4039 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
4040 if (pdev != dev && pdev->slot == dev->slot)
4041 return -ENOTTY;
4042
4043 return pci_reset_hotplug_slot(dev->slot->hotplug, probe);
4044}
4045
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06004046static int __pci_dev_reset(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08004047{
Yu Zhao8c1c6992009-06-13 15:52:13 +08004048 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004049
Yu Zhao8c1c6992009-06-13 15:52:13 +08004050 might_sleep();
Sheng Yang8dd7f802008-10-21 17:38:25 +08004051
Dexuan Cuib9c3b262009-12-07 13:03:21 +08004052 rc = pci_dev_specific_reset(dev, probe);
4053 if (rc != -ENOTTY)
4054 goto done;
4055
Yu Zhao8c1c6992009-06-13 15:52:13 +08004056 rc = pcie_flr(dev, probe);
4057 if (rc != -ENOTTY)
4058 goto done;
4059
4060 rc = pci_af_flr(dev, probe);
Yu Zhaof85876b2009-06-13 15:52:14 +08004061 if (rc != -ENOTTY)
4062 goto done;
4063
4064 rc = pci_pm_reset(dev, probe);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004065 if (rc != -ENOTTY)
4066 goto done;
4067
Alex Williamson608c3882013-08-08 14:09:43 -06004068 rc = pci_dev_reset_slot_function(dev, probe);
4069 if (rc != -ENOTTY)
4070 goto done;
4071
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004072 rc = pci_parent_bus_reset(dev, probe);
Yu Zhao8c1c6992009-06-13 15:52:13 +08004073done:
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06004074 return rc;
4075}
4076
Alex Williamson77cb9852013-08-08 14:09:49 -06004077static void pci_dev_lock(struct pci_dev *dev)
4078{
4079 pci_cfg_access_lock(dev);
4080 /* block PM suspend, driver probe, etc. */
4081 device_lock(&dev->dev);
4082}
4083
Alex Williamson61cf16d2013-12-16 15:14:31 -07004084/* Return 1 on successful lock, 0 on contention */
4085static int pci_dev_trylock(struct pci_dev *dev)
4086{
4087 if (pci_cfg_access_trylock(dev)) {
4088 if (device_trylock(&dev->dev))
4089 return 1;
4090 pci_cfg_access_unlock(dev);
4091 }
4092
4093 return 0;
4094}
4095
Alex Williamson77cb9852013-08-08 14:09:49 -06004096static void pci_dev_unlock(struct pci_dev *dev)
4097{
4098 device_unlock(&dev->dev);
4099 pci_cfg_access_unlock(dev);
4100}
4101
Keith Busch3ebe7f92014-05-02 10:40:42 -06004102/**
4103 * pci_reset_notify - notify device driver of reset
4104 * @dev: device to be notified of reset
4105 * @prepare: 'true' if device is about to be reset; 'false' if reset attempt
4106 * completed
4107 *
4108 * Must be called prior to device access being disabled and after device
4109 * access is restored.
4110 */
4111static void pci_reset_notify(struct pci_dev *dev, bool prepare)
4112{
4113 const struct pci_error_handlers *err_handler =
4114 dev->driver ? dev->driver->err_handler : NULL;
4115 if (err_handler && err_handler->reset_notify)
4116 err_handler->reset_notify(dev, prepare);
4117}
4118
Alex Williamson77cb9852013-08-08 14:09:49 -06004119static void pci_dev_save_and_disable(struct pci_dev *dev)
4120{
Keith Busch3ebe7f92014-05-02 10:40:42 -06004121 pci_reset_notify(dev, true);
4122
Alex Williamsona6cbaad2013-08-08 14:10:02 -06004123 /*
4124 * Wake-up device prior to save. PM registers default to D0 after
4125 * reset and a simple register restore doesn't reliably return
4126 * to a non-D0 state anyway.
4127 */
4128 pci_set_power_state(dev, PCI_D0);
4129
Alex Williamson77cb9852013-08-08 14:09:49 -06004130 pci_save_state(dev);
4131 /*
4132 * Disable the device by clearing the Command register, except for
4133 * INTx-disable which is set. This not only disables MMIO and I/O port
4134 * BARs, but also prevents the device from being Bus Master, preventing
4135 * DMA from the device including MSI/MSI-X interrupts. For PCI 2.3
4136 * compliant devices, INTx-disable prevents legacy interrupts.
4137 */
4138 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
4139}
4140
4141static void pci_dev_restore(struct pci_dev *dev)
4142{
4143 pci_restore_state(dev);
Keith Busch3ebe7f92014-05-02 10:40:42 -06004144 pci_reset_notify(dev, false);
Alex Williamson77cb9852013-08-08 14:09:49 -06004145}
4146
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06004147static int pci_dev_reset(struct pci_dev *dev, int probe)
4148{
4149 int rc;
4150
Alex Williamson77cb9852013-08-08 14:09:49 -06004151 if (!probe)
4152 pci_dev_lock(dev);
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06004153
4154 rc = __pci_dev_reset(dev, probe);
4155
Alex Williamson77cb9852013-08-08 14:09:49 -06004156 if (!probe)
4157 pci_dev_unlock(dev);
4158
Yu Zhao8c1c6992009-06-13 15:52:13 +08004159 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004160}
Keith Busch3ebe7f92014-05-02 10:40:42 -06004161
Sheng Yang8dd7f802008-10-21 17:38:25 +08004162/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08004163 * __pci_reset_function - reset a PCI device function
4164 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08004165 *
4166 * Some devices allow an individual function to be reset without affecting
4167 * other functions in the same device. The PCI device must be responsive
4168 * to PCI config space in order to use this function.
4169 *
4170 * The device function is presumed to be unused when this function is called.
4171 * Resetting the device will make the contents of PCI configuration space
4172 * random, so any caller of this must be prepared to reinitialise the
4173 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
4174 * etc.
4175 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08004176 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08004177 * device doesn't support resetting a single function.
4178 */
Yu Zhao8c1c6992009-06-13 15:52:13 +08004179int __pci_reset_function(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08004180{
Yu Zhao8c1c6992009-06-13 15:52:13 +08004181 return pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004182}
Yu Zhao8c1c6992009-06-13 15:52:13 +08004183EXPORT_SYMBOL_GPL(__pci_reset_function);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004184
4185/**
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05004186 * __pci_reset_function_locked - reset a PCI device function while holding
4187 * the @dev mutex lock.
4188 * @dev: PCI device to reset
4189 *
4190 * Some devices allow an individual function to be reset without affecting
4191 * other functions in the same device. The PCI device must be responsive
4192 * to PCI config space in order to use this function.
4193 *
4194 * The device function is presumed to be unused and the caller is holding
4195 * the device mutex lock when this function is called.
4196 * Resetting the device will make the contents of PCI configuration space
4197 * random, so any caller of this must be prepared to reinitialise the
4198 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
4199 * etc.
4200 *
4201 * Returns 0 if the device function was successfully reset or negative if the
4202 * device doesn't support resetting a single function.
4203 */
4204int __pci_reset_function_locked(struct pci_dev *dev)
4205{
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06004206 return __pci_dev_reset(dev, 0);
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05004207}
4208EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
4209
4210/**
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03004211 * pci_probe_reset_function - check whether the device can be safely reset
4212 * @dev: PCI device to reset
4213 *
4214 * Some devices allow an individual function to be reset without affecting
4215 * other functions in the same device. The PCI device must be responsive
4216 * to PCI config space in order to use this function.
4217 *
4218 * Returns 0 if the device function can be reset or negative if the
4219 * device doesn't support resetting a single function.
4220 */
4221int pci_probe_reset_function(struct pci_dev *dev)
4222{
4223 return pci_dev_reset(dev, 1);
4224}
4225
4226/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08004227 * pci_reset_function - quiesce and reset a PCI device function
4228 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08004229 *
4230 * Some devices allow an individual function to be reset without affecting
4231 * other functions in the same device. The PCI device must be responsive
4232 * to PCI config space in order to use this function.
4233 *
4234 * This function does not just reset the PCI portion of a device, but
4235 * clears all the state associated with the device. This function differs
Yu Zhao8c1c6992009-06-13 15:52:13 +08004236 * from __pci_reset_function in that it saves and restores device state
Sheng Yang8dd7f802008-10-21 17:38:25 +08004237 * over the reset.
4238 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08004239 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08004240 * device doesn't support resetting a single function.
4241 */
4242int pci_reset_function(struct pci_dev *dev)
4243{
Yu Zhao8c1c6992009-06-13 15:52:13 +08004244 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004245
Yu Zhao8c1c6992009-06-13 15:52:13 +08004246 rc = pci_dev_reset(dev, 1);
4247 if (rc)
4248 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004249
Alex Williamson77cb9852013-08-08 14:09:49 -06004250 pci_dev_save_and_disable(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004251
Yu Zhao8c1c6992009-06-13 15:52:13 +08004252 rc = pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004253
Alex Williamson77cb9852013-08-08 14:09:49 -06004254 pci_dev_restore(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004255
Yu Zhao8c1c6992009-06-13 15:52:13 +08004256 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004257}
4258EXPORT_SYMBOL_GPL(pci_reset_function);
4259
Alex Williamson61cf16d2013-12-16 15:14:31 -07004260/**
4261 * pci_try_reset_function - quiesce and reset a PCI device function
4262 * @dev: PCI device to reset
4263 *
4264 * Same as above, except return -EAGAIN if unable to lock device.
4265 */
4266int pci_try_reset_function(struct pci_dev *dev)
4267{
4268 int rc;
4269
4270 rc = pci_dev_reset(dev, 1);
4271 if (rc)
4272 return rc;
4273
4274 pci_dev_save_and_disable(dev);
4275
4276 if (pci_dev_trylock(dev)) {
4277 rc = __pci_dev_reset(dev, 0);
4278 pci_dev_unlock(dev);
4279 } else
4280 rc = -EAGAIN;
4281
4282 pci_dev_restore(dev);
4283
4284 return rc;
4285}
4286EXPORT_SYMBOL_GPL(pci_try_reset_function);
4287
Alex Williamsonf331a852015-01-15 18:16:04 -06004288/* Do any devices on or below this bus prevent a bus reset? */
4289static bool pci_bus_resetable(struct pci_bus *bus)
4290{
4291 struct pci_dev *dev;
4292
David Daney241833a2017-09-08 10:10:31 +02004293
4294 if (bus->self && (bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
4295 return false;
4296
Alex Williamsonf331a852015-01-15 18:16:04 -06004297 list_for_each_entry(dev, &bus->devices, bus_list) {
4298 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
4299 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
4300 return false;
4301 }
4302
4303 return true;
4304}
4305
Alex Williamson090a3c52013-08-08 14:09:55 -06004306/* Lock devices from the top of the tree down */
4307static void pci_bus_lock(struct pci_bus *bus)
4308{
4309 struct pci_dev *dev;
4310
4311 list_for_each_entry(dev, &bus->devices, bus_list) {
4312 pci_dev_lock(dev);
4313 if (dev->subordinate)
4314 pci_bus_lock(dev->subordinate);
4315 }
4316}
4317
4318/* Unlock devices from the bottom of the tree up */
4319static void pci_bus_unlock(struct pci_bus *bus)
4320{
4321 struct pci_dev *dev;
4322
4323 list_for_each_entry(dev, &bus->devices, bus_list) {
4324 if (dev->subordinate)
4325 pci_bus_unlock(dev->subordinate);
4326 pci_dev_unlock(dev);
4327 }
4328}
4329
Alex Williamson61cf16d2013-12-16 15:14:31 -07004330/* Return 1 on successful lock, 0 on contention */
4331static int pci_bus_trylock(struct pci_bus *bus)
4332{
4333 struct pci_dev *dev;
4334
4335 list_for_each_entry(dev, &bus->devices, bus_list) {
4336 if (!pci_dev_trylock(dev))
4337 goto unlock;
4338 if (dev->subordinate) {
4339 if (!pci_bus_trylock(dev->subordinate)) {
4340 pci_dev_unlock(dev);
4341 goto unlock;
4342 }
4343 }
4344 }
4345 return 1;
4346
4347unlock:
4348 list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) {
4349 if (dev->subordinate)
4350 pci_bus_unlock(dev->subordinate);
4351 pci_dev_unlock(dev);
4352 }
4353 return 0;
4354}
4355
Alex Williamsonf331a852015-01-15 18:16:04 -06004356/* Do any devices on or below this slot prevent a bus reset? */
4357static bool pci_slot_resetable(struct pci_slot *slot)
4358{
4359 struct pci_dev *dev;
4360
4361 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4362 if (!dev->slot || dev->slot != slot)
4363 continue;
4364 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
4365 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
4366 return false;
4367 }
4368
4369 return true;
4370}
4371
Alex Williamson090a3c52013-08-08 14:09:55 -06004372/* Lock devices from the top of the tree down */
4373static void pci_slot_lock(struct pci_slot *slot)
4374{
4375 struct pci_dev *dev;
4376
4377 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4378 if (!dev->slot || dev->slot != slot)
4379 continue;
4380 pci_dev_lock(dev);
4381 if (dev->subordinate)
4382 pci_bus_lock(dev->subordinate);
4383 }
4384}
4385
4386/* Unlock devices from the bottom of the tree up */
4387static void pci_slot_unlock(struct pci_slot *slot)
4388{
4389 struct pci_dev *dev;
4390
4391 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4392 if (!dev->slot || dev->slot != slot)
4393 continue;
4394 if (dev->subordinate)
4395 pci_bus_unlock(dev->subordinate);
4396 pci_dev_unlock(dev);
4397 }
4398}
4399
Alex Williamson61cf16d2013-12-16 15:14:31 -07004400/* Return 1 on successful lock, 0 on contention */
4401static int pci_slot_trylock(struct pci_slot *slot)
4402{
4403 struct pci_dev *dev;
4404
4405 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4406 if (!dev->slot || dev->slot != slot)
4407 continue;
4408 if (!pci_dev_trylock(dev))
4409 goto unlock;
4410 if (dev->subordinate) {
4411 if (!pci_bus_trylock(dev->subordinate)) {
4412 pci_dev_unlock(dev);
4413 goto unlock;
4414 }
4415 }
4416 }
4417 return 1;
4418
4419unlock:
4420 list_for_each_entry_continue_reverse(dev,
4421 &slot->bus->devices, bus_list) {
4422 if (!dev->slot || dev->slot != slot)
4423 continue;
4424 if (dev->subordinate)
4425 pci_bus_unlock(dev->subordinate);
4426 pci_dev_unlock(dev);
4427 }
4428 return 0;
4429}
4430
Alex Williamson090a3c52013-08-08 14:09:55 -06004431/* Save and disable devices from the top of the tree down */
4432static void pci_bus_save_and_disable(struct pci_bus *bus)
4433{
4434 struct pci_dev *dev;
4435
4436 list_for_each_entry(dev, &bus->devices, bus_list) {
4437 pci_dev_save_and_disable(dev);
4438 if (dev->subordinate)
4439 pci_bus_save_and_disable(dev->subordinate);
4440 }
4441}
4442
4443/*
4444 * Restore devices from top of the tree down - parent bridges need to be
4445 * restored before we can get to subordinate devices.
4446 */
4447static void pci_bus_restore(struct pci_bus *bus)
4448{
4449 struct pci_dev *dev;
4450
4451 list_for_each_entry(dev, &bus->devices, bus_list) {
4452 pci_dev_restore(dev);
4453 if (dev->subordinate)
4454 pci_bus_restore(dev->subordinate);
4455 }
4456}
4457
4458/* Save and disable devices from the top of the tree down */
4459static void pci_slot_save_and_disable(struct pci_slot *slot)
4460{
4461 struct pci_dev *dev;
4462
4463 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4464 if (!dev->slot || dev->slot != slot)
4465 continue;
4466 pci_dev_save_and_disable(dev);
4467 if (dev->subordinate)
4468 pci_bus_save_and_disable(dev->subordinate);
4469 }
4470}
4471
4472/*
4473 * Restore devices from top of the tree down - parent bridges need to be
4474 * restored before we can get to subordinate devices.
4475 */
4476static void pci_slot_restore(struct pci_slot *slot)
4477{
4478 struct pci_dev *dev;
4479
4480 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4481 if (!dev->slot || dev->slot != slot)
4482 continue;
4483 pci_dev_restore(dev);
4484 if (dev->subordinate)
4485 pci_bus_restore(dev->subordinate);
4486 }
4487}
4488
4489static int pci_slot_reset(struct pci_slot *slot, int probe)
4490{
4491 int rc;
4492
Alex Williamsonf331a852015-01-15 18:16:04 -06004493 if (!slot || !pci_slot_resetable(slot))
Alex Williamson090a3c52013-08-08 14:09:55 -06004494 return -ENOTTY;
4495
4496 if (!probe)
4497 pci_slot_lock(slot);
4498
4499 might_sleep();
4500
4501 rc = pci_reset_hotplug_slot(slot->hotplug, probe);
4502
4503 if (!probe)
4504 pci_slot_unlock(slot);
4505
4506 return rc;
4507}
4508
4509/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06004510 * pci_probe_reset_slot - probe whether a PCI slot can be reset
4511 * @slot: PCI slot to probe
4512 *
4513 * Return 0 if slot can be reset, negative if a slot reset is not supported.
4514 */
4515int pci_probe_reset_slot(struct pci_slot *slot)
4516{
4517 return pci_slot_reset(slot, 1);
4518}
4519EXPORT_SYMBOL_GPL(pci_probe_reset_slot);
4520
4521/**
Alex Williamson090a3c52013-08-08 14:09:55 -06004522 * pci_reset_slot - reset a PCI slot
4523 * @slot: PCI slot to reset
4524 *
4525 * A PCI bus may host multiple slots, each slot may support a reset mechanism
4526 * independent of other slots. For instance, some slots may support slot power
4527 * control. In the case of a 1:1 bus to slot architecture, this function may
4528 * wrap the bus reset to avoid spurious slot related events such as hotplug.
4529 * Generally a slot reset should be attempted before a bus reset. All of the
4530 * function of the slot and any subordinate buses behind the slot are reset
4531 * through this function. PCI config space of all devices in the slot and
4532 * behind the slot is saved before and restored after reset.
4533 *
4534 * Return 0 on success, non-zero on error.
4535 */
4536int pci_reset_slot(struct pci_slot *slot)
4537{
4538 int rc;
4539
4540 rc = pci_slot_reset(slot, 1);
4541 if (rc)
4542 return rc;
4543
4544 pci_slot_save_and_disable(slot);
4545
4546 rc = pci_slot_reset(slot, 0);
4547
4548 pci_slot_restore(slot);
4549
4550 return rc;
4551}
4552EXPORT_SYMBOL_GPL(pci_reset_slot);
4553
Alex Williamson61cf16d2013-12-16 15:14:31 -07004554/**
4555 * pci_try_reset_slot - Try to reset a PCI slot
4556 * @slot: PCI slot to reset
4557 *
4558 * Same as above except return -EAGAIN if the slot cannot be locked
4559 */
4560int pci_try_reset_slot(struct pci_slot *slot)
4561{
4562 int rc;
4563
4564 rc = pci_slot_reset(slot, 1);
4565 if (rc)
4566 return rc;
4567
4568 pci_slot_save_and_disable(slot);
4569
4570 if (pci_slot_trylock(slot)) {
4571 might_sleep();
4572 rc = pci_reset_hotplug_slot(slot->hotplug, 0);
4573 pci_slot_unlock(slot);
4574 } else
4575 rc = -EAGAIN;
4576
4577 pci_slot_restore(slot);
4578
4579 return rc;
4580}
4581EXPORT_SYMBOL_GPL(pci_try_reset_slot);
4582
Alex Williamson090a3c52013-08-08 14:09:55 -06004583static int pci_bus_reset(struct pci_bus *bus, int probe)
4584{
Alex Williamsonf331a852015-01-15 18:16:04 -06004585 if (!bus->self || !pci_bus_resetable(bus))
Alex Williamson090a3c52013-08-08 14:09:55 -06004586 return -ENOTTY;
4587
4588 if (probe)
4589 return 0;
4590
4591 pci_bus_lock(bus);
4592
4593 might_sleep();
4594
4595 pci_reset_bridge_secondary_bus(bus->self);
4596
4597 pci_bus_unlock(bus);
4598
4599 return 0;
4600}
4601
4602/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06004603 * pci_probe_reset_bus - probe whether a PCI bus can be reset
4604 * @bus: PCI bus to probe
4605 *
4606 * Return 0 if bus can be reset, negative if a bus reset is not supported.
4607 */
4608int pci_probe_reset_bus(struct pci_bus *bus)
4609{
4610 return pci_bus_reset(bus, 1);
4611}
4612EXPORT_SYMBOL_GPL(pci_probe_reset_bus);
4613
4614/**
Alex Williamson090a3c52013-08-08 14:09:55 -06004615 * pci_reset_bus - reset a PCI bus
4616 * @bus: top level PCI bus to reset
4617 *
4618 * Do a bus reset on the given bus and any subordinate buses, saving
4619 * and restoring state of all devices.
4620 *
4621 * Return 0 on success, non-zero on error.
4622 */
4623int pci_reset_bus(struct pci_bus *bus)
4624{
4625 int rc;
4626
4627 rc = pci_bus_reset(bus, 1);
4628 if (rc)
4629 return rc;
4630
4631 pci_bus_save_and_disable(bus);
4632
4633 rc = pci_bus_reset(bus, 0);
4634
4635 pci_bus_restore(bus);
4636
4637 return rc;
4638}
4639EXPORT_SYMBOL_GPL(pci_reset_bus);
4640
Sheng Yang8dd7f802008-10-21 17:38:25 +08004641/**
Alex Williamson61cf16d2013-12-16 15:14:31 -07004642 * pci_try_reset_bus - Try to reset a PCI bus
4643 * @bus: top level PCI bus to reset
4644 *
4645 * Same as above except return -EAGAIN if the bus cannot be locked
4646 */
4647int pci_try_reset_bus(struct pci_bus *bus)
4648{
4649 int rc;
4650
4651 rc = pci_bus_reset(bus, 1);
4652 if (rc)
4653 return rc;
4654
4655 pci_bus_save_and_disable(bus);
4656
4657 if (pci_bus_trylock(bus)) {
4658 might_sleep();
4659 pci_reset_bridge_secondary_bus(bus->self);
4660 pci_bus_unlock(bus);
4661 } else
4662 rc = -EAGAIN;
4663
4664 pci_bus_restore(bus);
4665
4666 return rc;
4667}
4668EXPORT_SYMBOL_GPL(pci_try_reset_bus);
4669
4670/**
Peter Orubad556ad42007-05-15 13:59:13 +02004671 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
4672 * @dev: PCI device to query
4673 *
4674 * Returns mmrbc: maximum designed memory read count in bytes
4675 * or appropriate error value.
4676 */
4677int pcix_get_max_mmrbc(struct pci_dev *dev)
4678{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004679 int cap;
Peter Orubad556ad42007-05-15 13:59:13 +02004680 u32 stat;
4681
4682 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4683 if (!cap)
4684 return -EINVAL;
4685
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004686 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
Peter Orubad556ad42007-05-15 13:59:13 +02004687 return -EINVAL;
4688
Dean Nelson25daeb52010-03-09 22:26:40 -05004689 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
Peter Orubad556ad42007-05-15 13:59:13 +02004690}
4691EXPORT_SYMBOL(pcix_get_max_mmrbc);
4692
4693/**
4694 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
4695 * @dev: PCI device to query
4696 *
4697 * Returns mmrbc: maximum memory read count in bytes
4698 * or appropriate error value.
4699 */
4700int pcix_get_mmrbc(struct pci_dev *dev)
4701{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004702 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05004703 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02004704
4705 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4706 if (!cap)
4707 return -EINVAL;
4708
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004709 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
4710 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004711
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004712 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
Peter Orubad556ad42007-05-15 13:59:13 +02004713}
4714EXPORT_SYMBOL(pcix_get_mmrbc);
4715
4716/**
4717 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
4718 * @dev: PCI device to query
4719 * @mmrbc: maximum memory read count in bytes
4720 * valid values are 512, 1024, 2048, 4096
4721 *
4722 * If possible sets maximum memory read byte count, some bridges have erratas
4723 * that prevent this.
4724 */
4725int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
4726{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004727 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05004728 u32 stat, v, o;
4729 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02004730
vignesh babu229f5af2007-08-13 18:23:14 +05304731 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004732 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004733
4734 v = ffs(mmrbc) - 10;
4735
4736 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4737 if (!cap)
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004738 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004739
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004740 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
4741 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004742
4743 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
4744 return -E2BIG;
4745
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004746 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
4747 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004748
4749 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
4750 if (o != v) {
Bjorn Helgaas809a3bf2012-06-20 16:41:16 -06004751 if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
Peter Orubad556ad42007-05-15 13:59:13 +02004752 return -EIO;
4753
4754 cmd &= ~PCI_X_CMD_MAX_READ;
4755 cmd |= v << 2;
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004756 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
4757 return -EIO;
Peter Orubad556ad42007-05-15 13:59:13 +02004758 }
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004759 return 0;
Peter Orubad556ad42007-05-15 13:59:13 +02004760}
4761EXPORT_SYMBOL(pcix_set_mmrbc);
4762
4763/**
4764 * pcie_get_readrq - get PCI Express read request size
4765 * @dev: PCI device to query
4766 *
4767 * Returns maximum memory read request in bytes
4768 * or appropriate error value.
4769 */
4770int pcie_get_readrq(struct pci_dev *dev)
4771{
Peter Orubad556ad42007-05-15 13:59:13 +02004772 u16 ctl;
4773
Jiang Liu59875ae2012-07-24 17:20:06 +08004774 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Peter Orubad556ad42007-05-15 13:59:13 +02004775
Jiang Liu59875ae2012-07-24 17:20:06 +08004776 return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
Peter Orubad556ad42007-05-15 13:59:13 +02004777}
4778EXPORT_SYMBOL(pcie_get_readrq);
4779
4780/**
4781 * pcie_set_readrq - set PCI Express maximum memory read request
4782 * @dev: PCI device to query
Randy Dunlap42e61f42007-07-23 21:42:11 -07004783 * @rq: maximum memory read count in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02004784 * valid values are 128, 256, 512, 1024, 2048, 4096
4785 *
Jon Masonc9b378c2011-06-28 18:26:25 -05004786 * If possible sets maximum memory read request in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02004787 */
4788int pcie_set_readrq(struct pci_dev *dev, int rq)
4789{
Jiang Liu59875ae2012-07-24 17:20:06 +08004790 u16 v;
Peter Orubad556ad42007-05-15 13:59:13 +02004791
vignesh babu229f5af2007-08-13 18:23:14 +05304792 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
Jiang Liu59875ae2012-07-24 17:20:06 +08004793 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004794
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05004795 /*
4796 * If using the "performance" PCIe config, we clamp the
4797 * read rq size to the max packet size to prevent the
4798 * host bridge generating requests larger than we can
4799 * cope with
4800 */
4801 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
4802 int mps = pcie_get_mps(dev);
4803
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05004804 if (mps < rq)
4805 rq = mps;
4806 }
4807
4808 v = (ffs(rq) - 8) << 12;
Peter Orubad556ad42007-05-15 13:59:13 +02004809
Jiang Liu59875ae2012-07-24 17:20:06 +08004810 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
4811 PCI_EXP_DEVCTL_READRQ, v);
Peter Orubad556ad42007-05-15 13:59:13 +02004812}
4813EXPORT_SYMBOL(pcie_set_readrq);
4814
4815/**
Jon Masonb03e7492011-07-20 15:20:54 -05004816 * pcie_get_mps - get PCI Express maximum payload size
4817 * @dev: PCI device to query
4818 *
4819 * Returns maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05004820 */
4821int pcie_get_mps(struct pci_dev *dev)
4822{
Jon Masonb03e7492011-07-20 15:20:54 -05004823 u16 ctl;
4824
Jiang Liu59875ae2012-07-24 17:20:06 +08004825 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Jon Masonb03e7492011-07-20 15:20:54 -05004826
Jiang Liu59875ae2012-07-24 17:20:06 +08004827 return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
Jon Masonb03e7492011-07-20 15:20:54 -05004828}
Yijing Wangf1c66c42013-09-24 12:08:06 -06004829EXPORT_SYMBOL(pcie_get_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05004830
4831/**
4832 * pcie_set_mps - set PCI Express maximum payload size
4833 * @dev: PCI device to query
Randy Dunlap47c08f32011-08-20 11:49:43 -07004834 * @mps: maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05004835 * valid values are 128, 256, 512, 1024, 2048, 4096
4836 *
4837 * If possible sets maximum payload size
4838 */
4839int pcie_set_mps(struct pci_dev *dev, int mps)
4840{
Jiang Liu59875ae2012-07-24 17:20:06 +08004841 u16 v;
Jon Masonb03e7492011-07-20 15:20:54 -05004842
4843 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
Jiang Liu59875ae2012-07-24 17:20:06 +08004844 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05004845
4846 v = ffs(mps) - 8;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07004847 if (v > dev->pcie_mpss)
Jiang Liu59875ae2012-07-24 17:20:06 +08004848 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05004849 v <<= 5;
4850
Jiang Liu59875ae2012-07-24 17:20:06 +08004851 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
4852 PCI_EXP_DEVCTL_PAYLOAD, v);
Jon Masonb03e7492011-07-20 15:20:54 -05004853}
Yijing Wangf1c66c42013-09-24 12:08:06 -06004854EXPORT_SYMBOL(pcie_set_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05004855
4856/**
Jacob Keller81377c82013-07-31 06:53:26 +00004857 * pcie_get_minimum_link - determine minimum link settings of a PCI device
4858 * @dev: PCI device to query
4859 * @speed: storage for minimum speed
4860 * @width: storage for minimum width
4861 *
4862 * This function will walk up the PCI device chain and determine the minimum
4863 * link width and speed of the device.
4864 */
4865int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
4866 enum pcie_link_width *width)
4867{
4868 int ret;
4869
4870 *speed = PCI_SPEED_UNKNOWN;
4871 *width = PCIE_LNK_WIDTH_UNKNOWN;
4872
4873 while (dev) {
4874 u16 lnksta;
4875 enum pci_bus_speed next_speed;
4876 enum pcie_link_width next_width;
4877
4878 ret = pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);
4879 if (ret)
4880 return ret;
4881
4882 next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
4883 next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
4884 PCI_EXP_LNKSTA_NLW_SHIFT;
4885
4886 if (next_speed < *speed)
4887 *speed = next_speed;
4888
4889 if (next_width < *width)
4890 *width = next_width;
4891
4892 dev = dev->bus->self;
4893 }
4894
4895 return 0;
4896}
4897EXPORT_SYMBOL(pcie_get_minimum_link);
4898
4899/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09004900 * pci_select_bars - Make BAR mask from the type of resource
Randy Dunlapf95d8822007-02-10 14:41:56 -08004901 * @dev: the PCI device for which BAR mask is made
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09004902 * @flags: resource type mask to be selected
4903 *
4904 * This helper routine makes bar mask from the type of resource.
4905 */
4906int pci_select_bars(struct pci_dev *dev, unsigned long flags)
4907{
4908 int i, bars = 0;
4909 for (i = 0; i < PCI_NUM_RESOURCES; i++)
4910 if (pci_resource_flags(dev, i) & flags)
4911 bars |= (1 << i);
4912 return bars;
4913}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004914EXPORT_SYMBOL(pci_select_bars);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09004915
Mike Travis95a8b6e2010-02-02 14:38:13 -08004916/* Some architectures require additional programming to enable VGA */
4917static arch_set_vga_state_t arch_set_vga_state;
4918
4919void __init pci_register_set_vga_state(arch_set_vga_state_t func)
4920{
4921 arch_set_vga_state = func; /* NULL disables */
4922}
4923
4924static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004925 unsigned int command_bits, u32 flags)
Mike Travis95a8b6e2010-02-02 14:38:13 -08004926{
4927 if (arch_set_vga_state)
4928 return arch_set_vga_state(dev, decode, command_bits,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10004929 flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08004930 return 0;
4931}
4932
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004933/**
4934 * pci_set_vga_state - set VGA decode state on device and parents if requested
Randy Dunlap19eea632009-09-17 15:28:22 -07004935 * @dev: the PCI device
4936 * @decode: true = enable decoding, false = disable decoding
4937 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
Randy Dunlap3f37d622011-05-25 19:21:25 -07004938 * @flags: traverse ancestors and change bridges
Dave Airlie3448a192010-06-01 15:32:24 +10004939 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004940 */
4941int pci_set_vga_state(struct pci_dev *dev, bool decode,
Dave Airlie3448a192010-06-01 15:32:24 +10004942 unsigned int command_bits, u32 flags)
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004943{
4944 struct pci_bus *bus;
4945 struct pci_dev *bridge;
4946 u16 cmd;
Mike Travis95a8b6e2010-02-02 14:38:13 -08004947 int rc;
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004948
Bjorn Helgaas67ebd812014-04-05 15:14:22 -06004949 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004950
Mike Travis95a8b6e2010-02-02 14:38:13 -08004951 /* ARCH specific VGA enables */
Dave Airlie3448a192010-06-01 15:32:24 +10004952 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08004953 if (rc)
4954 return rc;
4955
Dave Airlie3448a192010-06-01 15:32:24 +10004956 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
4957 pci_read_config_word(dev, PCI_COMMAND, &cmd);
4958 if (decode == true)
4959 cmd |= command_bits;
4960 else
4961 cmd &= ~command_bits;
4962 pci_write_config_word(dev, PCI_COMMAND, cmd);
4963 }
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004964
Dave Airlie3448a192010-06-01 15:32:24 +10004965 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004966 return 0;
4967
4968 bus = dev->bus;
4969 while (bus) {
4970 bridge = bus->self;
4971 if (bridge) {
4972 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
4973 &cmd);
4974 if (decode == true)
4975 cmd |= PCI_BRIDGE_CTL_VGA;
4976 else
4977 cmd &= ~PCI_BRIDGE_CTL_VGA;
4978 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
4979 cmd);
4980 }
4981 bus = bus->parent;
4982 }
4983 return 0;
4984}
4985
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06004986/**
4987 * pci_add_dma_alias - Add a DMA devfn alias for a device
4988 * @dev: the PCI device for which alias is added
4989 * @devfn: alias slot and function
4990 *
4991 * This helper encodes 8-bit devfn as bit number in dma_alias_mask.
4992 * It should be called early, preferably as PCI fixup header quirk.
4993 */
4994void pci_add_dma_alias(struct pci_dev *dev, u8 devfn)
4995{
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01004996 if (!dev->dma_alias_mask)
4997 dev->dma_alias_mask = kcalloc(BITS_TO_LONGS(U8_MAX),
4998 sizeof(long), GFP_KERNEL);
4999 if (!dev->dma_alias_mask) {
5000 dev_warn(&dev->dev, "Unable to allocate DMA alias mask\n");
5001 return;
5002 }
5003
5004 set_bit(devfn, dev->dma_alias_mask);
Bjorn Helgaas48c83082016-02-24 13:43:54 -06005005 dev_info(&dev->dev, "Enabling fixed DMA alias to %02x.%d\n",
5006 PCI_SLOT(devfn), PCI_FUNC(devfn));
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06005007}
5008
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01005009bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2)
5010{
5011 return (dev1->dma_alias_mask &&
5012 test_bit(dev2->devfn, dev1->dma_alias_mask)) ||
5013 (dev2->dma_alias_mask &&
5014 test_bit(dev1->devfn, dev2->dma_alias_mask));
5015}
5016
Rafael J. Wysocki8496e852013-12-01 02:34:37 +01005017bool pci_device_is_present(struct pci_dev *pdev)
5018{
5019 u32 v;
5020
5021 return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0);
5022}
5023EXPORT_SYMBOL_GPL(pci_device_is_present);
5024
Rafael J. Wysocki08249652015-04-13 16:23:36 +02005025void pci_ignore_hotplug(struct pci_dev *dev)
5026{
5027 struct pci_dev *bridge = dev->bus->self;
5028
5029 dev->ignore_hotplug = 1;
5030 /* Propagate the "ignore hotplug" setting to the parent bridge. */
5031 if (bridge)
5032 bridge->ignore_hotplug = 1;
5033}
5034EXPORT_SYMBOL_GPL(pci_ignore_hotplug);
5035
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005036#define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
5037static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
Thomas Gleixnere9d1e492009-11-06 22:41:23 +00005038static DEFINE_SPINLOCK(resource_alignment_lock);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005039
5040/**
5041 * pci_specified_resource_alignment - get resource alignment specified by user.
5042 * @dev: the PCI device to get
5043 *
5044 * RETURNS: Resource alignment if it is specified.
5045 * Zero if it is not specified.
5046 */
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06005047static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005048{
5049 int seg, bus, slot, func, align_order, count;
Koehrer Mathias (ETAS/ESW5)644a5442016-06-07 14:24:17 +00005050 unsigned short vendor, device, subsystem_vendor, subsystem_device;
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005051 resource_size_t align = 0;
5052 char *p;
5053
5054 spin_lock(&resource_alignment_lock);
5055 p = resource_alignment_param;
Yongji Xief0b99f72016-09-13 17:00:31 +08005056 if (!*p)
5057 goto out;
5058 if (pci_has_flag(PCI_PROBE_ONLY)) {
5059 pr_info_once("PCI: Ignoring requested alignments (PCI_PROBE_ONLY)\n");
5060 goto out;
5061 }
5062
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005063 while (*p) {
5064 count = 0;
5065 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
5066 p[count] == '@') {
5067 p += count + 1;
5068 } else {
5069 align_order = -1;
5070 }
Koehrer Mathias (ETAS/ESW5)644a5442016-06-07 14:24:17 +00005071 if (strncmp(p, "pci:", 4) == 0) {
5072 /* PCI vendor/device (subvendor/subdevice) ids are specified */
5073 p += 4;
5074 if (sscanf(p, "%hx:%hx:%hx:%hx%n",
5075 &vendor, &device, &subsystem_vendor, &subsystem_device, &count) != 4) {
5076 if (sscanf(p, "%hx:%hx%n", &vendor, &device, &count) != 2) {
5077 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: pci:%s\n",
5078 p);
5079 break;
5080 }
5081 subsystem_vendor = subsystem_device = 0;
5082 }
5083 p += count;
5084 if ((!vendor || (vendor == dev->vendor)) &&
5085 (!device || (device == dev->device)) &&
5086 (!subsystem_vendor || (subsystem_vendor == dev->subsystem_vendor)) &&
5087 (!subsystem_device || (subsystem_device == dev->subsystem_device))) {
5088 if (align_order == -1)
5089 align = PAGE_SIZE;
5090 else
5091 align = 1 << align_order;
5092 /* Found */
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005093 break;
5094 }
5095 }
Koehrer Mathias (ETAS/ESW5)644a5442016-06-07 14:24:17 +00005096 else {
5097 if (sscanf(p, "%x:%x:%x.%x%n",
5098 &seg, &bus, &slot, &func, &count) != 4) {
5099 seg = 0;
5100 if (sscanf(p, "%x:%x.%x%n",
5101 &bus, &slot, &func, &count) != 3) {
5102 /* Invalid format */
5103 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
5104 p);
5105 break;
5106 }
5107 }
5108 p += count;
5109 if (seg == pci_domain_nr(dev->bus) &&
5110 bus == dev->bus->number &&
5111 slot == PCI_SLOT(dev->devfn) &&
5112 func == PCI_FUNC(dev->devfn)) {
5113 if (align_order == -1)
5114 align = PAGE_SIZE;
5115 else
5116 align = 1 << align_order;
5117 /* Found */
5118 break;
5119 }
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005120 }
5121 if (*p != ';' && *p != ',') {
5122 /* End of param or invalid format */
5123 break;
5124 }
5125 p++;
5126 }
Yongji Xief0b99f72016-09-13 17:00:31 +08005127out:
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005128 spin_unlock(&resource_alignment_lock);
5129 return align;
5130}
5131
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005132/*
5133 * This function disables memory decoding and releases memory resources
5134 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
5135 * It also rounds up size to specified alignment.
5136 * Later on, the kernel will assign page-aligned memory resource back
5137 * to the device.
5138 */
5139void pci_reassigndev_resource_alignment(struct pci_dev *dev)
5140{
5141 int i;
5142 struct resource *r;
5143 resource_size_t align, size;
5144 u16 command;
5145
Yongji Xie62d9a782016-09-13 17:00:32 +08005146 /*
5147 * VF BARs are read-only zero according to SR-IOV spec r1.1, sec
5148 * 3.4.1.11. Their resources are allocated from the space
5149 * described by the VF BARx register in the PF's SR-IOV capability.
5150 * We can't influence their alignment here.
5151 */
5152 if (dev->is_virtfn)
5153 return;
5154
Yinghai Lu10c463a2012-03-18 22:46:26 -07005155 /* check if specified PCI is target device to reassign */
5156 align = pci_specified_resource_alignment(dev);
5157 if (!align)
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005158 return;
5159
5160 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
5161 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
5162 dev_warn(&dev->dev,
5163 "Can't reassign resources to host bridge.\n");
5164 return;
5165 }
5166
5167 dev_info(&dev->dev,
5168 "Disabling memory decoding and releasing memory resources.\n");
5169 pci_read_config_word(dev, PCI_COMMAND, &command);
5170 command &= ~PCI_COMMAND_MEMORY;
5171 pci_write_config_word(dev, PCI_COMMAND, command);
5172
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005173 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
5174 r = &dev->resource[i];
5175 if (!(r->flags & IORESOURCE_MEM))
5176 continue;
Yongji Xief0b99f72016-09-13 17:00:31 +08005177 if (r->flags & IORESOURCE_PCI_FIXED) {
5178 dev_info(&dev->dev, "Ignoring requested alignment for BAR%d: %pR\n",
5179 i, r);
5180 continue;
5181 }
5182
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005183 size = resource_size(r);
5184 if (size < align) {
5185 size = align;
5186 dev_info(&dev->dev,
5187 "Rounding up size of resource #%d to %#llx.\n",
5188 i, (unsigned long long)size);
5189 }
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07005190 r->flags |= IORESOURCE_UNSET;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005191 r->end = size - 1;
5192 r->start = 0;
5193 }
5194 /* Need to disable bridge's resource window,
5195 * to enable the kernel to reassign new resource
5196 * window later on.
5197 */
5198 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
5199 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
5200 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
5201 r = &dev->resource[i];
5202 if (!(r->flags & IORESOURCE_MEM))
5203 continue;
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07005204 r->flags |= IORESOURCE_UNSET;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005205 r->end = resource_size(r) - 1;
5206 r->start = 0;
5207 }
5208 pci_disable_bridge_window(dev);
5209 }
5210}
5211
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06005212static ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005213{
5214 if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
5215 count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
5216 spin_lock(&resource_alignment_lock);
5217 strncpy(resource_alignment_param, buf, count);
5218 resource_alignment_param[count] = '\0';
5219 spin_unlock(&resource_alignment_lock);
5220 return count;
5221}
5222
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06005223static ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005224{
5225 size_t count;
5226 spin_lock(&resource_alignment_lock);
5227 count = snprintf(buf, size, "%s", resource_alignment_param);
5228 spin_unlock(&resource_alignment_lock);
5229 return count;
5230}
5231
5232static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
5233{
5234 return pci_get_resource_alignment_param(buf, PAGE_SIZE);
5235}
5236
5237static ssize_t pci_resource_alignment_store(struct bus_type *bus,
5238 const char *buf, size_t count)
5239{
5240 return pci_set_resource_alignment_param(buf, count);
5241}
5242
Ben Dooks21751a92016-06-09 11:42:13 +01005243static BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005244 pci_resource_alignment_store);
5245
5246static int __init pci_resource_alignment_sysfs_init(void)
5247{
5248 return bus_create_file(&pci_bus_type,
5249 &bus_attr_resource_alignment);
5250}
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005251late_initcall(pci_resource_alignment_sysfs_init);
5252
Bill Pemberton15856ad2012-11-21 15:35:00 -05005253static void pci_no_domains(void)
Jeff Garzik32a2eea2007-10-11 16:57:27 -04005254{
5255#ifdef CONFIG_PCI_DOMAINS
5256 pci_domains_supported = 0;
5257#endif
5258}
5259
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01005260#ifdef CONFIG_PCI_DOMAINS
5261static atomic_t __domain_nr = ATOMIC_INIT(-1);
5262
5263int pci_get_new_domain_nr(void)
5264{
5265 return atomic_inc_return(&__domain_nr);
5266}
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005267
5268#ifdef CONFIG_PCI_DOMAINS_GENERIC
Tomasz Nowicki1a4f93f2016-06-10 21:55:15 +02005269static int of_pci_bus_find_domain_nr(struct device *parent)
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005270{
5271 static int use_dt_domains = -1;
Krzysztof =?utf-8?Q?Ha=C5=82asa?=54c6e2d2016-03-01 07:07:18 +01005272 int domain = -1;
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005273
Krzysztof =?utf-8?Q?Ha=C5=82asa?=54c6e2d2016-03-01 07:07:18 +01005274 if (parent)
5275 domain = of_get_pci_domain_nr(parent->of_node);
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005276 /*
5277 * Check DT domain and use_dt_domains values.
5278 *
5279 * If DT domain property is valid (domain >= 0) and
5280 * use_dt_domains != 0, the DT assignment is valid since this means
5281 * we have not previously allocated a domain number by using
5282 * pci_get_new_domain_nr(); we should also update use_dt_domains to
5283 * 1, to indicate that we have just assigned a domain number from
5284 * DT.
5285 *
5286 * If DT domain property value is not valid (ie domain < 0), and we
5287 * have not previously assigned a domain number from DT
5288 * (use_dt_domains != 1) we should assign a domain number by
5289 * using the:
5290 *
5291 * pci_get_new_domain_nr()
5292 *
5293 * API and update the use_dt_domains value to keep track of method we
5294 * are using to assign domain numbers (use_dt_domains = 0).
5295 *
5296 * All other combinations imply we have a platform that is trying
5297 * to mix domain numbers obtained from DT and pci_get_new_domain_nr(),
5298 * which is a recipe for domain mishandling and it is prevented by
5299 * invalidating the domain value (domain = -1) and printing a
5300 * corresponding error.
5301 */
5302 if (domain >= 0 && use_dt_domains) {
5303 use_dt_domains = 1;
5304 } else if (domain < 0 && use_dt_domains != 1) {
5305 use_dt_domains = 0;
5306 domain = pci_get_new_domain_nr();
5307 } else {
5308 dev_err(parent, "Node %s has inconsistent \"linux,pci-domain\" property in DT\n",
5309 parent->of_node->full_name);
5310 domain = -1;
5311 }
5312
Tomasz Nowicki9c7cb892016-06-10 21:55:14 +02005313 return domain;
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005314}
Tomasz Nowicki1a4f93f2016-06-10 21:55:15 +02005315
5316int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent)
5317{
Tomasz Nowicki2ab51dd2016-06-10 15:36:26 -05005318 return acpi_disabled ? of_pci_bus_find_domain_nr(parent) :
5319 acpi_pci_bus_find_domain_nr(bus);
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005320}
5321#endif
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01005322#endif
5323
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07005324/**
Taku Izumi642c92d2012-10-30 15:26:18 +09005325 * pci_ext_cfg_avail - can we access extended PCI config space?
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07005326 *
5327 * Returns 1 if we can access PCI extended config space (offsets
5328 * greater than 0xff). This is the default implementation. Architecture
5329 * implementations can override this.
5330 */
Taku Izumi642c92d2012-10-30 15:26:18 +09005331int __weak pci_ext_cfg_avail(void)
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07005332{
5333 return 1;
5334}
5335
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11005336void __weak pci_fixup_cardbus(struct pci_bus *bus)
5337{
5338}
5339EXPORT_SYMBOL(pci_fixup_cardbus);
5340
Al Viroad04d312008-11-22 17:37:14 +00005341static int __init pci_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005342{
5343 while (str) {
5344 char *k = strchr(str, ',');
5345 if (k)
5346 *k++ = 0;
5347 if (*str && (str = pcibios_setup(str)) && *str) {
Matthew Wilcox309e57d2006-03-05 22:33:34 -07005348 if (!strcmp(str, "nomsi")) {
5349 pci_no_msi();
Randy Dunlap7f785762007-10-05 13:17:58 -07005350 } else if (!strcmp(str, "noaer")) {
5351 pci_no_aer();
Yinghai Lub55438f2012-02-23 19:23:30 -08005352 } else if (!strncmp(str, "realloc=", 8)) {
5353 pci_realloc_get_opt(str + 8);
Ram Paif483d392011-07-07 11:19:10 -07005354 } else if (!strncmp(str, "realloc", 7)) {
Yinghai Lub55438f2012-02-23 19:23:30 -08005355 pci_realloc_get_opt("on");
Jeff Garzik32a2eea2007-10-11 16:57:27 -04005356 } else if (!strcmp(str, "nodomains")) {
5357 pci_no_domains();
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01005358 } else if (!strncmp(str, "noari", 5)) {
5359 pcie_ari_disabled = true;
Atsushi Nemoto4516a612007-02-05 16:36:06 -08005360 } else if (!strncmp(str, "cbiosize=", 9)) {
5361 pci_cardbus_io_size = memparse(str + 9, &str);
5362 } else if (!strncmp(str, "cbmemsize=", 10)) {
5363 pci_cardbus_mem_size = memparse(str + 10, &str);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005364 } else if (!strncmp(str, "resource_alignment=", 19)) {
5365 pci_set_resource_alignment_param(str + 19,
5366 strlen(str + 19));
Andrew Patterson43c16402009-04-22 16:52:09 -06005367 } else if (!strncmp(str, "ecrc=", 5)) {
5368 pcie_ecrc_get_policy(str + 5);
Eric W. Biederman28760482009-09-09 14:09:24 -07005369 } else if (!strncmp(str, "hpiosize=", 9)) {
5370 pci_hotplug_io_size = memparse(str + 9, &str);
5371 } else if (!strncmp(str, "hpmemsize=", 10)) {
5372 pci_hotplug_mem_size = memparse(str + 10, &str);
Keith Busche16b4662016-07-21 21:40:28 -06005373 } else if (!strncmp(str, "hpbussize=", 10)) {
5374 pci_hotplug_bus_size =
5375 simple_strtoul(str + 10, &str, 0);
5376 if (pci_hotplug_bus_size > 0xff)
5377 pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
Jon Mason5f39e672011-10-03 09:50:20 -05005378 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
5379 pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -05005380 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
5381 pcie_bus_config = PCIE_BUS_SAFE;
5382 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
5383 pcie_bus_config = PCIE_BUS_PERFORMANCE;
Jon Mason5f39e672011-10-03 09:50:20 -05005384 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
5385 pcie_bus_config = PCIE_BUS_PEER2PEER;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06005386 } else if (!strncmp(str, "pcie_scan_all", 13)) {
5387 pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
Matthew Wilcox309e57d2006-03-05 22:33:34 -07005388 } else {
5389 printk(KERN_ERR "PCI: Unknown option `%s'\n",
5390 str);
5391 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005392 }
5393 str = k;
5394 }
Andi Kleen0637a702006-09-26 10:52:41 +02005395 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005396}
Andi Kleen0637a702006-09-26 10:52:41 +02005397early_param("pci", pci_setup);