blob: 71713a6e4c89df1e61e04ca868acdb5afecc6ec2 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010035#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010036#include "intel_mocs.h"
Chris Wilson6b5e90f2016-11-14 20:41:05 +000037#include <linux/dma-fence-array.h>
Chris Wilsonc13d87e2016-07-20 09:21:15 +010038#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070039#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Chris Wilson20e49332016-11-22 14:41:21 +000041#include <linux/stop_machine.h>
Eric Anholt673a3942008-07-30 12:06:12 -070042#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020044#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070045
Chris Wilsonfbbd37b2016-10-28 13:58:42 +010046static void i915_gem_flush_free_objects(struct drm_i915_private *i915);
Chris Wilson05394f32010-11-08 19:18:58 +000047static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010048static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson61050802012-04-17 15:31:31 +010049
Chris Wilsonc76ce032013-08-08 14:41:03 +010050static bool cpu_cache_is_coherent(struct drm_device *dev,
51 enum i915_cache_level level)
52{
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +000053 return HAS_LLC(to_i915(dev)) || level != I915_CACHE_NONE;
Chris Wilsonc76ce032013-08-08 14:41:03 +010054}
55
Chris Wilson2c225692013-08-09 12:26:45 +010056static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
57{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053058 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
59 return false;
60
Chris Wilson2c225692013-08-09 12:26:45 +010061 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
62 return true;
63
64 return obj->pin_display;
65}
66
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053067static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +010068insert_mappable_node(struct i915_ggtt *ggtt,
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053069 struct drm_mm_node *node, u32 size)
70{
71 memset(node, 0, sizeof(*node));
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +010072 return drm_mm_insert_node_in_range_generic(&ggtt->base.mm, node,
Chris Wilson85fd4f52016-12-05 14:29:36 +000073 size, 0,
74 I915_COLOR_UNEVICTABLE,
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +010075 0, ggtt->mappable_end,
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053076 DRM_MM_SEARCH_DEFAULT,
77 DRM_MM_CREATE_DEFAULT);
78}
79
80static void
81remove_mappable_node(struct drm_mm_node *node)
82{
83 drm_mm_remove_node(node);
84}
85
Chris Wilson73aa8082010-09-30 11:46:12 +010086/* some bookkeeping */
87static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010088 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010089{
Daniel Vetterc20e8352013-07-24 22:40:23 +020090 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010091 dev_priv->mm.object_count++;
92 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020093 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010094}
95
96static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010097 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010098{
Daniel Vetterc20e8352013-07-24 22:40:23 +020099 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100100 dev_priv->mm.object_count--;
101 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200102 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100103}
104
Chris Wilson21dd3732011-01-26 15:55:56 +0000105static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100106i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100107{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108 int ret;
109
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100110 might_sleep();
111
Chris Wilsond98c52c2016-04-13 17:35:05 +0100112 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100113 return 0;
114
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200115 /*
116 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
117 * userspace. If it takes that long something really bad is going on and
118 * we should simply try to bail out and fail as gracefully as possible.
119 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100120 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +0100121 !i915_reset_in_progress(error),
Chris Wilsonb52992c2016-10-28 13:58:24 +0100122 I915_RESET_TIMEOUT);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200123 if (ret == 0) {
124 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
125 return -EIO;
126 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100127 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100128 } else {
129 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200130 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100131}
132
Chris Wilson54cf91d2010-11-25 18:00:26 +0000133int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100134{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100135 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100136 int ret;
137
Daniel Vetter33196de2012-11-14 17:14:05 +0100138 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100139 if (ret)
140 return ret;
141
142 ret = mutex_lock_interruptible(&dev->struct_mutex);
143 if (ret)
144 return ret;
145
Chris Wilson76c1dec2010-09-25 11:22:51 +0100146 return 0;
147}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100148
Eric Anholt673a3942008-07-30 12:06:12 -0700149int
Eric Anholt5a125c32008-10-22 21:40:13 -0700150i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000151 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700152{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300153 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200154 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300155 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100156 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000157 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700158
Chris Wilson6299f992010-11-24 12:23:44 +0000159 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100160 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000161 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100162 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100163 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000164 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100165 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100166 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100167 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700168
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300169 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400170 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000171
Eric Anholt5a125c32008-10-22 21:40:13 -0700172 return 0;
173}
174
Chris Wilson03ac84f2016-10-28 13:58:36 +0100175static struct sg_table *
Chris Wilson6a2c4232014-11-04 04:51:40 -0800176i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100177{
Al Viro93c76a32015-12-04 23:45:44 -0500178 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilsondbb43512016-12-07 13:34:11 +0000179 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800180 struct sg_table *st;
181 struct scatterlist *sg;
Chris Wilsondbb43512016-12-07 13:34:11 +0000182 char *vaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800183 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100184
Chris Wilson6a2c4232014-11-04 04:51:40 -0800185 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
Chris Wilson03ac84f2016-10-28 13:58:36 +0100186 return ERR_PTR(-EINVAL);
Chris Wilson00731152014-05-21 12:42:56 +0100187
Chris Wilsondbb43512016-12-07 13:34:11 +0000188 /* Always aligning to the object size, allows a single allocation
189 * to handle all possible callers, and given typical object sizes,
190 * the alignment of the buddy allocation will naturally match.
191 */
192 phys = drm_pci_alloc(obj->base.dev,
193 obj->base.size,
194 roundup_pow_of_two(obj->base.size));
195 if (!phys)
196 return ERR_PTR(-ENOMEM);
197
198 vaddr = phys->vaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800199 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
200 struct page *page;
201 char *src;
202
203 page = shmem_read_mapping_page(mapping, i);
Chris Wilsondbb43512016-12-07 13:34:11 +0000204 if (IS_ERR(page)) {
205 st = ERR_CAST(page);
206 goto err_phys;
207 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800208
209 src = kmap_atomic(page);
210 memcpy(vaddr, src, PAGE_SIZE);
211 drm_clflush_virt_range(vaddr, PAGE_SIZE);
212 kunmap_atomic(src);
213
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300214 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800215 vaddr += PAGE_SIZE;
216 }
217
Chris Wilsonc0336662016-05-06 15:40:21 +0100218 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800219
220 st = kmalloc(sizeof(*st), GFP_KERNEL);
Chris Wilsondbb43512016-12-07 13:34:11 +0000221 if (!st) {
222 st = ERR_PTR(-ENOMEM);
223 goto err_phys;
224 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800225
226 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
227 kfree(st);
Chris Wilsondbb43512016-12-07 13:34:11 +0000228 st = ERR_PTR(-ENOMEM);
229 goto err_phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800230 }
231
232 sg = st->sgl;
233 sg->offset = 0;
234 sg->length = obj->base.size;
235
Chris Wilsondbb43512016-12-07 13:34:11 +0000236 sg_dma_address(sg) = phys->busaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800237 sg_dma_len(sg) = obj->base.size;
238
Chris Wilsondbb43512016-12-07 13:34:11 +0000239 obj->phys_handle = phys;
240 return st;
241
242err_phys:
243 drm_pci_free(obj->base.dev, phys);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100244 return st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800245}
246
247static void
Chris Wilson2b3c8312016-11-11 14:58:09 +0000248__i915_gem_object_release_shmem(struct drm_i915_gem_object *obj,
Chris Wilsone5facdf2016-12-23 14:57:57 +0000249 struct sg_table *pages,
250 bool needs_clflush)
Chris Wilson6a2c4232014-11-04 04:51:40 -0800251{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100252 GEM_BUG_ON(obj->mm.madv == __I915_MADV_PURGED);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800253
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100254 if (obj->mm.madv == I915_MADV_DONTNEED)
255 obj->mm.dirty = false;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800256
Chris Wilsone5facdf2016-12-23 14:57:57 +0000257 if (needs_clflush &&
258 (obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0 &&
Chris Wilson05c34832016-11-18 21:17:47 +0000259 !cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
Chris Wilson2b3c8312016-11-11 14:58:09 +0000260 drm_clflush_sg(pages);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100261
262 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
263 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
264}
265
266static void
267i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj,
268 struct sg_table *pages)
269{
Chris Wilsone5facdf2016-12-23 14:57:57 +0000270 __i915_gem_object_release_shmem(obj, pages, false);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100271
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100272 if (obj->mm.dirty) {
Al Viro93c76a32015-12-04 23:45:44 -0500273 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800274 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100275 int i;
276
277 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800278 struct page *page;
279 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100280
Chris Wilson6a2c4232014-11-04 04:51:40 -0800281 page = shmem_read_mapping_page(mapping, i);
282 if (IS_ERR(page))
283 continue;
284
285 dst = kmap_atomic(page);
286 drm_clflush_virt_range(vaddr, PAGE_SIZE);
287 memcpy(dst, vaddr, PAGE_SIZE);
288 kunmap_atomic(dst);
289
290 set_page_dirty(page);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100291 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100292 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300293 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100294 vaddr += PAGE_SIZE;
295 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100296 obj->mm.dirty = false;
Chris Wilson00731152014-05-21 12:42:56 +0100297 }
298
Chris Wilson03ac84f2016-10-28 13:58:36 +0100299 sg_free_table(pages);
300 kfree(pages);
Chris Wilsondbb43512016-12-07 13:34:11 +0000301
302 drm_pci_free(obj->base.dev, obj->phys_handle);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800303}
304
305static void
306i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
307{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100308 i915_gem_object_unpin_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800309}
310
311static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
312 .get_pages = i915_gem_object_get_pages_phys,
313 .put_pages = i915_gem_object_put_pages_phys,
314 .release = i915_gem_object_release_phys,
315};
316
Chris Wilson35a96112016-08-14 18:44:40 +0100317int i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Chris Wilsonaa653a62016-08-04 07:52:27 +0100318{
319 struct i915_vma *vma;
320 LIST_HEAD(still_in_list);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100321 int ret;
Chris Wilsonaa653a62016-08-04 07:52:27 +0100322
Chris Wilson02bef8f2016-08-14 18:44:41 +0100323 lockdep_assert_held(&obj->base.dev->struct_mutex);
324
325 /* Closed vma are removed from the obj->vma_list - but they may
326 * still have an active binding on the object. To remove those we
327 * must wait for all rendering to complete to the object (as unbinding
328 * must anyway), and retire the requests.
Chris Wilsonaa653a62016-08-04 07:52:27 +0100329 */
Chris Wilsone95433c2016-10-28 13:58:27 +0100330 ret = i915_gem_object_wait(obj,
331 I915_WAIT_INTERRUPTIBLE |
332 I915_WAIT_LOCKED |
333 I915_WAIT_ALL,
334 MAX_SCHEDULE_TIMEOUT,
335 NULL);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100336 if (ret)
337 return ret;
338
339 i915_gem_retire_requests(to_i915(obj->base.dev));
340
Chris Wilsonaa653a62016-08-04 07:52:27 +0100341 while ((vma = list_first_entry_or_null(&obj->vma_list,
342 struct i915_vma,
343 obj_link))) {
344 list_move_tail(&vma->obj_link, &still_in_list);
345 ret = i915_vma_unbind(vma);
346 if (ret)
347 break;
348 }
349 list_splice(&still_in_list, &obj->vma_list);
350
351 return ret;
352}
353
Chris Wilsone95433c2016-10-28 13:58:27 +0100354static long
355i915_gem_object_wait_fence(struct dma_fence *fence,
356 unsigned int flags,
357 long timeout,
358 struct intel_rps_client *rps)
359{
360 struct drm_i915_gem_request *rq;
361
362 BUILD_BUG_ON(I915_WAIT_INTERRUPTIBLE != 0x1);
363
364 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags))
365 return timeout;
366
367 if (!dma_fence_is_i915(fence))
368 return dma_fence_wait_timeout(fence,
369 flags & I915_WAIT_INTERRUPTIBLE,
370 timeout);
371
372 rq = to_request(fence);
373 if (i915_gem_request_completed(rq))
374 goto out;
375
376 /* This client is about to stall waiting for the GPU. In many cases
377 * this is undesirable and limits the throughput of the system, as
378 * many clients cannot continue processing user input/output whilst
379 * blocked. RPS autotuning may take tens of milliseconds to respond
380 * to the GPU load and thus incurs additional latency for the client.
381 * We can circumvent that by promoting the GPU frequency to maximum
382 * before we wait. This makes the GPU throttle up much more quickly
383 * (good for benchmarks and user experience, e.g. window animations),
384 * but at a cost of spending more power processing the workload
385 * (bad for battery). Not all clients even want their results
386 * immediately and for them we should just let the GPU select its own
387 * frequency to maximise efficiency. To prevent a single client from
388 * forcing the clocks too high for the whole system, we only allow
389 * each client to waitboost once in a busy period.
390 */
391 if (rps) {
392 if (INTEL_GEN(rq->i915) >= 6)
393 gen6_rps_boost(rq->i915, rps, rq->emitted_jiffies);
394 else
395 rps = NULL;
396 }
397
398 timeout = i915_wait_request(rq, flags, timeout);
399
400out:
401 if (flags & I915_WAIT_LOCKED && i915_gem_request_completed(rq))
402 i915_gem_request_retire_upto(rq);
403
Chris Wilsoncb399ea2016-11-01 10:03:16 +0000404 if (rps && rq->global_seqno == intel_engine_last_submit(rq->engine)) {
Chris Wilsone95433c2016-10-28 13:58:27 +0100405 /* The GPU is now idle and this client has stalled.
406 * Since no other client has submitted a request in the
407 * meantime, assume that this client is the only one
408 * supplying work to the GPU but is unable to keep that
409 * work supplied because it is waiting. Since the GPU is
410 * then never kept fully busy, RPS autoclocking will
411 * keep the clocks relatively low, causing further delays.
412 * Compensate by giving the synchronous client credit for
413 * a waitboost next time.
414 */
415 spin_lock(&rq->i915->rps.client_lock);
416 list_del_init(&rps->link);
417 spin_unlock(&rq->i915->rps.client_lock);
418 }
419
420 return timeout;
421}
422
423static long
424i915_gem_object_wait_reservation(struct reservation_object *resv,
425 unsigned int flags,
426 long timeout,
427 struct intel_rps_client *rps)
428{
429 struct dma_fence *excl;
430
431 if (flags & I915_WAIT_ALL) {
432 struct dma_fence **shared;
433 unsigned int count, i;
434 int ret;
435
436 ret = reservation_object_get_fences_rcu(resv,
437 &excl, &count, &shared);
438 if (ret)
439 return ret;
440
441 for (i = 0; i < count; i++) {
442 timeout = i915_gem_object_wait_fence(shared[i],
443 flags, timeout,
444 rps);
445 if (timeout <= 0)
446 break;
447
448 dma_fence_put(shared[i]);
449 }
450
451 for (; i < count; i++)
452 dma_fence_put(shared[i]);
453 kfree(shared);
454 } else {
455 excl = reservation_object_get_excl_rcu(resv);
456 }
457
458 if (excl && timeout > 0)
459 timeout = i915_gem_object_wait_fence(excl, flags, timeout, rps);
460
461 dma_fence_put(excl);
462
463 return timeout;
464}
465
Chris Wilson6b5e90f2016-11-14 20:41:05 +0000466static void __fence_set_priority(struct dma_fence *fence, int prio)
467{
468 struct drm_i915_gem_request *rq;
469 struct intel_engine_cs *engine;
470
471 if (!dma_fence_is_i915(fence))
472 return;
473
474 rq = to_request(fence);
475 engine = rq->engine;
476 if (!engine->schedule)
477 return;
478
479 engine->schedule(rq, prio);
480}
481
482static void fence_set_priority(struct dma_fence *fence, int prio)
483{
484 /* Recurse once into a fence-array */
485 if (dma_fence_is_array(fence)) {
486 struct dma_fence_array *array = to_dma_fence_array(fence);
487 int i;
488
489 for (i = 0; i < array->num_fences; i++)
490 __fence_set_priority(array->fences[i], prio);
491 } else {
492 __fence_set_priority(fence, prio);
493 }
494}
495
496int
497i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
498 unsigned int flags,
499 int prio)
500{
501 struct dma_fence *excl;
502
503 if (flags & I915_WAIT_ALL) {
504 struct dma_fence **shared;
505 unsigned int count, i;
506 int ret;
507
508 ret = reservation_object_get_fences_rcu(obj->resv,
509 &excl, &count, &shared);
510 if (ret)
511 return ret;
512
513 for (i = 0; i < count; i++) {
514 fence_set_priority(shared[i], prio);
515 dma_fence_put(shared[i]);
516 }
517
518 kfree(shared);
519 } else {
520 excl = reservation_object_get_excl_rcu(obj->resv);
521 }
522
523 if (excl) {
524 fence_set_priority(excl, prio);
525 dma_fence_put(excl);
526 }
527 return 0;
528}
529
Chris Wilson00e60f22016-08-04 16:32:40 +0100530/**
Chris Wilsone95433c2016-10-28 13:58:27 +0100531 * Waits for rendering to the object to be completed
Chris Wilson00e60f22016-08-04 16:32:40 +0100532 * @obj: i915 gem object
Chris Wilsone95433c2016-10-28 13:58:27 +0100533 * @flags: how to wait (under a lock, for all rendering or just for writes etc)
534 * @timeout: how long to wait
535 * @rps: client (user process) to charge for any waitboosting
Chris Wilson00e60f22016-08-04 16:32:40 +0100536 */
537int
Chris Wilsone95433c2016-10-28 13:58:27 +0100538i915_gem_object_wait(struct drm_i915_gem_object *obj,
539 unsigned int flags,
540 long timeout,
541 struct intel_rps_client *rps)
Chris Wilson00e60f22016-08-04 16:32:40 +0100542{
Chris Wilsone95433c2016-10-28 13:58:27 +0100543 might_sleep();
544#if IS_ENABLED(CONFIG_LOCKDEP)
545 GEM_BUG_ON(debug_locks &&
546 !!lockdep_is_held(&obj->base.dev->struct_mutex) !=
547 !!(flags & I915_WAIT_LOCKED));
548#endif
549 GEM_BUG_ON(timeout < 0);
Chris Wilson00e60f22016-08-04 16:32:40 +0100550
Chris Wilsond07f0e52016-10-28 13:58:44 +0100551 timeout = i915_gem_object_wait_reservation(obj->resv,
552 flags, timeout,
553 rps);
Chris Wilsone95433c2016-10-28 13:58:27 +0100554 return timeout < 0 ? timeout : 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100555}
556
557static struct intel_rps_client *to_rps_client(struct drm_file *file)
558{
559 struct drm_i915_file_private *fpriv = file->driver_priv;
560
561 return &fpriv->rps;
562}
563
Chris Wilson00731152014-05-21 12:42:56 +0100564int
565i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
566 int align)
567{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800568 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100569
Chris Wilsondbb43512016-12-07 13:34:11 +0000570 if (align > obj->base.size)
571 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100572
Chris Wilsondbb43512016-12-07 13:34:11 +0000573 if (obj->ops == &i915_gem_phys_ops)
Chris Wilson00731152014-05-21 12:42:56 +0100574 return 0;
Chris Wilson00731152014-05-21 12:42:56 +0100575
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100576 if (obj->mm.madv != I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100577 return -EFAULT;
578
579 if (obj->base.filp == NULL)
580 return -EINVAL;
581
Chris Wilson4717ca92016-08-04 07:52:28 +0100582 ret = i915_gem_object_unbind(obj);
583 if (ret)
584 return ret;
585
Chris Wilson548625e2016-11-01 12:11:34 +0000586 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100587 if (obj->mm.pages)
588 return -EBUSY;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800589
Chris Wilson6a2c4232014-11-04 04:51:40 -0800590 obj->ops = &i915_gem_phys_ops;
591
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100592 return i915_gem_object_pin_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100593}
594
595static int
596i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
597 struct drm_i915_gem_pwrite *args,
Chris Wilson03ac84f2016-10-28 13:58:36 +0100598 struct drm_file *file)
Chris Wilson00731152014-05-21 12:42:56 +0100599{
600 struct drm_device *dev = obj->base.dev;
601 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300602 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilsone95433c2016-10-28 13:58:27 +0100603 int ret;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800604
605 /* We manually control the domain here and pretend that it
606 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
607 */
Chris Wilsone95433c2016-10-28 13:58:27 +0100608 lockdep_assert_held(&obj->base.dev->struct_mutex);
609 ret = i915_gem_object_wait(obj,
610 I915_WAIT_INTERRUPTIBLE |
611 I915_WAIT_LOCKED |
612 I915_WAIT_ALL,
613 MAX_SCHEDULE_TIMEOUT,
Chris Wilson03ac84f2016-10-28 13:58:36 +0100614 to_rps_client(file));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800615 if (ret)
616 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100617
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700618 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100619 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
620 unsigned long unwritten;
621
622 /* The physical object once assigned is fixed for the lifetime
623 * of the obj, so we can safely drop the lock and continue
624 * to access vaddr.
625 */
626 mutex_unlock(&dev->struct_mutex);
627 unwritten = copy_from_user(vaddr, user_data, args->size);
628 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200629 if (unwritten) {
630 ret = -EFAULT;
631 goto out;
632 }
Chris Wilson00731152014-05-21 12:42:56 +0100633 }
634
Chris Wilson6a2c4232014-11-04 04:51:40 -0800635 drm_clflush_virt_range(vaddr, args->size);
Chris Wilsonc0336662016-05-06 15:40:21 +0100636 i915_gem_chipset_flush(to_i915(dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200637
638out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700639 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200640 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100641}
642
Tvrtko Ursulin187685c2016-12-01 14:16:36 +0000643void *i915_gem_object_alloc(struct drm_i915_private *dev_priv)
Chris Wilson42dcedd2012-11-15 11:32:30 +0000644{
Chris Wilsonefab6d82015-04-07 16:20:57 +0100645 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000646}
647
648void i915_gem_object_free(struct drm_i915_gem_object *obj)
649{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100650 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100651 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000652}
653
Dave Airlieff72145b2011-02-07 12:16:14 +1000654static int
655i915_gem_create(struct drm_file *file,
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000656 struct drm_i915_private *dev_priv,
Dave Airlieff72145b2011-02-07 12:16:14 +1000657 uint64_t size,
658 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700659{
Chris Wilson05394f32010-11-08 19:18:58 +0000660 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300661 int ret;
662 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700663
Dave Airlieff72145b2011-02-07 12:16:14 +1000664 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200665 if (size == 0)
666 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700667
668 /* Allocate the new object */
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000669 obj = i915_gem_object_create(dev_priv, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100670 if (IS_ERR(obj))
671 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700672
Chris Wilson05394f32010-11-08 19:18:58 +0000673 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100674 /* drop reference from allocate - handle holds it now */
Chris Wilsonf0cd5182016-10-28 13:58:43 +0100675 i915_gem_object_put(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200676 if (ret)
677 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100678
Dave Airlieff72145b2011-02-07 12:16:14 +1000679 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700680 return 0;
681}
682
Dave Airlieff72145b2011-02-07 12:16:14 +1000683int
684i915_gem_dumb_create(struct drm_file *file,
685 struct drm_device *dev,
686 struct drm_mode_create_dumb *args)
687{
688 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300689 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000690 args->size = args->pitch * args->height;
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000691 return i915_gem_create(file, to_i915(dev),
Dave Airlieda6b51d2014-12-24 13:11:17 +1000692 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000693}
694
Dave Airlieff72145b2011-02-07 12:16:14 +1000695/**
696 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100697 * @dev: drm device pointer
698 * @data: ioctl data blob
699 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000700 */
701int
702i915_gem_create_ioctl(struct drm_device *dev, void *data,
703 struct drm_file *file)
704{
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000705 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlieff72145b2011-02-07 12:16:14 +1000706 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200707
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000708 i915_gem_flush_free_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100709
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000710 return i915_gem_create(file, dev_priv,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000711 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000712}
713
Daniel Vetter8c599672011-12-14 13:57:31 +0100714static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100715__copy_to_user_swizzled(char __user *cpu_vaddr,
716 const char *gpu_vaddr, int gpu_offset,
717 int length)
718{
719 int ret, cpu_offset = 0;
720
721 while (length > 0) {
722 int cacheline_end = ALIGN(gpu_offset + 1, 64);
723 int this_length = min(cacheline_end - gpu_offset, length);
724 int swizzled_gpu_offset = gpu_offset ^ 64;
725
726 ret = __copy_to_user(cpu_vaddr + cpu_offset,
727 gpu_vaddr + swizzled_gpu_offset,
728 this_length);
729 if (ret)
730 return ret + length;
731
732 cpu_offset += this_length;
733 gpu_offset += this_length;
734 length -= this_length;
735 }
736
737 return 0;
738}
739
740static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700741__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
742 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100743 int length)
744{
745 int ret, cpu_offset = 0;
746
747 while (length > 0) {
748 int cacheline_end = ALIGN(gpu_offset + 1, 64);
749 int this_length = min(cacheline_end - gpu_offset, length);
750 int swizzled_gpu_offset = gpu_offset ^ 64;
751
752 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
753 cpu_vaddr + cpu_offset,
754 this_length);
755 if (ret)
756 return ret + length;
757
758 cpu_offset += this_length;
759 gpu_offset += this_length;
760 length -= this_length;
761 }
762
763 return 0;
764}
765
Brad Volkin4c914c02014-02-18 10:15:45 -0800766/*
767 * Pins the specified object's pages and synchronizes the object with
768 * GPU accesses. Sets needs_clflush to non-zero if the caller should
769 * flush the object from the CPU cache.
770 */
771int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
Chris Wilson43394c72016-08-18 17:16:47 +0100772 unsigned int *needs_clflush)
Brad Volkin4c914c02014-02-18 10:15:45 -0800773{
774 int ret;
775
Chris Wilsone95433c2016-10-28 13:58:27 +0100776 lockdep_assert_held(&obj->base.dev->struct_mutex);
Brad Volkin4c914c02014-02-18 10:15:45 -0800777
Chris Wilsone95433c2016-10-28 13:58:27 +0100778 *needs_clflush = 0;
Chris Wilson43394c72016-08-18 17:16:47 +0100779 if (!i915_gem_object_has_struct_page(obj))
780 return -ENODEV;
Brad Volkin4c914c02014-02-18 10:15:45 -0800781
Chris Wilsone95433c2016-10-28 13:58:27 +0100782 ret = i915_gem_object_wait(obj,
783 I915_WAIT_INTERRUPTIBLE |
784 I915_WAIT_LOCKED,
785 MAX_SCHEDULE_TIMEOUT,
786 NULL);
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100787 if (ret)
788 return ret;
789
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100790 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100791 if (ret)
792 return ret;
793
Chris Wilsona314d5c2016-08-18 17:16:48 +0100794 i915_gem_object_flush_gtt_write_domain(obj);
795
Chris Wilson43394c72016-08-18 17:16:47 +0100796 /* If we're not in the cpu read domain, set ourself into the gtt
797 * read domain and manually flush cachelines (if required). This
798 * optimizes for the case when the gpu will dirty the data
799 * anyway again before the next pread happens.
800 */
801 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
Brad Volkin4c914c02014-02-18 10:15:45 -0800802 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
803 obj->cache_level);
Brad Volkin4c914c02014-02-18 10:15:45 -0800804
Chris Wilson43394c72016-08-18 17:16:47 +0100805 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
806 ret = i915_gem_object_set_to_cpu_domain(obj, false);
Chris Wilson97649512016-08-18 17:16:50 +0100807 if (ret)
808 goto err_unpin;
809
Chris Wilson43394c72016-08-18 17:16:47 +0100810 *needs_clflush = 0;
811 }
812
Chris Wilson97649512016-08-18 17:16:50 +0100813 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100814 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100815
816err_unpin:
817 i915_gem_object_unpin_pages(obj);
818 return ret;
Chris Wilson43394c72016-08-18 17:16:47 +0100819}
820
821int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
822 unsigned int *needs_clflush)
823{
824 int ret;
825
Chris Wilsone95433c2016-10-28 13:58:27 +0100826 lockdep_assert_held(&obj->base.dev->struct_mutex);
827
Chris Wilson43394c72016-08-18 17:16:47 +0100828 *needs_clflush = 0;
829 if (!i915_gem_object_has_struct_page(obj))
830 return -ENODEV;
831
Chris Wilsone95433c2016-10-28 13:58:27 +0100832 ret = i915_gem_object_wait(obj,
833 I915_WAIT_INTERRUPTIBLE |
834 I915_WAIT_LOCKED |
835 I915_WAIT_ALL,
836 MAX_SCHEDULE_TIMEOUT,
837 NULL);
Chris Wilson43394c72016-08-18 17:16:47 +0100838 if (ret)
839 return ret;
840
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100841 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100842 if (ret)
843 return ret;
844
Chris Wilsona314d5c2016-08-18 17:16:48 +0100845 i915_gem_object_flush_gtt_write_domain(obj);
846
Chris Wilson43394c72016-08-18 17:16:47 +0100847 /* If we're not in the cpu write domain, set ourself into the
848 * gtt write domain and manually flush cachelines (as required).
849 * This optimizes for the case when the gpu will use the data
850 * right away and we therefore have to clflush anyway.
851 */
852 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
853 *needs_clflush |= cpu_write_needs_clflush(obj) << 1;
854
855 /* Same trick applies to invalidate partially written cachelines read
856 * before writing.
857 */
858 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
859 *needs_clflush |= !cpu_cache_is_coherent(obj->base.dev,
860 obj->cache_level);
861
Chris Wilson43394c72016-08-18 17:16:47 +0100862 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
863 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilson97649512016-08-18 17:16:50 +0100864 if (ret)
865 goto err_unpin;
866
Chris Wilson43394c72016-08-18 17:16:47 +0100867 *needs_clflush = 0;
868 }
869
870 if ((*needs_clflush & CLFLUSH_AFTER) == 0)
871 obj->cache_dirty = true;
872
873 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100874 obj->mm.dirty = true;
Chris Wilson97649512016-08-18 17:16:50 +0100875 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100876 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100877
878err_unpin:
879 i915_gem_object_unpin_pages(obj);
880 return ret;
Brad Volkin4c914c02014-02-18 10:15:45 -0800881}
882
Daniel Vetter23c18c72012-03-25 19:47:42 +0200883static void
884shmem_clflush_swizzled_range(char *addr, unsigned long length,
885 bool swizzled)
886{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200887 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200888 unsigned long start = (unsigned long) addr;
889 unsigned long end = (unsigned long) addr + length;
890
891 /* For swizzling simply ensure that we always flush both
892 * channels. Lame, but simple and it works. Swizzled
893 * pwrite/pread is far from a hotpath - current userspace
894 * doesn't use it at all. */
895 start = round_down(start, 128);
896 end = round_up(end, 128);
897
898 drm_clflush_virt_range((void *)start, end - start);
899 } else {
900 drm_clflush_virt_range(addr, length);
901 }
902
903}
904
Daniel Vetterd174bd62012-03-25 19:47:40 +0200905/* Only difference to the fast-path function is that this can handle bit17
906 * and uses non-atomic copy and kmap functions. */
907static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100908shmem_pread_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +0200909 char __user *user_data,
910 bool page_do_bit17_swizzling, bool needs_clflush)
911{
912 char *vaddr;
913 int ret;
914
915 vaddr = kmap(page);
916 if (needs_clflush)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100917 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +0200918 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200919
920 if (page_do_bit17_swizzling)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100921 ret = __copy_to_user_swizzled(user_data, vaddr, offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200922 else
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100923 ret = __copy_to_user(user_data, vaddr + offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200924 kunmap(page);
925
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100926 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200927}
928
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100929static int
930shmem_pread(struct page *page, int offset, int length, char __user *user_data,
931 bool page_do_bit17_swizzling, bool needs_clflush)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530932{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100933 int ret;
934
935 ret = -ENODEV;
936 if (!page_do_bit17_swizzling) {
937 char *vaddr = kmap_atomic(page);
938
939 if (needs_clflush)
940 drm_clflush_virt_range(vaddr + offset, length);
941 ret = __copy_to_user_inatomic(user_data, vaddr + offset, length);
942 kunmap_atomic(vaddr);
943 }
944 if (ret == 0)
945 return 0;
946
947 return shmem_pread_slow(page, offset, length, user_data,
948 page_do_bit17_swizzling, needs_clflush);
949}
950
951static int
952i915_gem_shmem_pread(struct drm_i915_gem_object *obj,
953 struct drm_i915_gem_pread *args)
954{
955 char __user *user_data;
956 u64 remain;
957 unsigned int obj_do_bit17_swizzling;
958 unsigned int needs_clflush;
959 unsigned int idx, offset;
960 int ret;
961
962 obj_do_bit17_swizzling = 0;
963 if (i915_gem_object_needs_bit17_swizzle(obj))
964 obj_do_bit17_swizzling = BIT(17);
965
966 ret = mutex_lock_interruptible(&obj->base.dev->struct_mutex);
967 if (ret)
968 return ret;
969
970 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
971 mutex_unlock(&obj->base.dev->struct_mutex);
972 if (ret)
973 return ret;
974
975 remain = args->size;
976 user_data = u64_to_user_ptr(args->data_ptr);
977 offset = offset_in_page(args->offset);
978 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
979 struct page *page = i915_gem_object_get_page(obj, idx);
980 int length;
981
982 length = remain;
983 if (offset + length > PAGE_SIZE)
984 length = PAGE_SIZE - offset;
985
986 ret = shmem_pread(page, offset, length, user_data,
987 page_to_phys(page) & obj_do_bit17_swizzling,
988 needs_clflush);
989 if (ret)
990 break;
991
992 remain -= length;
993 user_data += length;
994 offset = 0;
995 }
996
997 i915_gem_obj_finish_shmem_access(obj);
998 return ret;
999}
1000
1001static inline bool
1002gtt_user_read(struct io_mapping *mapping,
1003 loff_t base, int offset,
1004 char __user *user_data, int length)
1005{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301006 void *vaddr;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001007 unsigned long unwritten;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301008
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301009 /* We can use the cpu mem copy function because this is X86. */
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001010 vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base);
1011 unwritten = __copy_to_user_inatomic(user_data, vaddr + offset, length);
1012 io_mapping_unmap_atomic(vaddr);
1013 if (unwritten) {
1014 vaddr = (void __force *)
1015 io_mapping_map_wc(mapping, base, PAGE_SIZE);
1016 unwritten = copy_to_user(user_data, vaddr + offset, length);
1017 io_mapping_unmap(vaddr);
1018 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301019 return unwritten;
1020}
1021
1022static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001023i915_gem_gtt_pread(struct drm_i915_gem_object *obj,
1024 const struct drm_i915_gem_pread *args)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301025{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001026 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1027 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301028 struct drm_mm_node node;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001029 struct i915_vma *vma;
1030 void __user *user_data;
1031 u64 remain, offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301032 int ret;
1033
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001034 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1035 if (ret)
1036 return ret;
1037
1038 intel_runtime_pm_get(i915);
1039 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
1040 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001041 if (!IS_ERR(vma)) {
1042 node.start = i915_ggtt_offset(vma);
1043 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001044 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001045 if (ret) {
1046 i915_vma_unpin(vma);
1047 vma = ERR_PTR(ret);
1048 }
1049 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001050 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001051 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301052 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001053 goto out_unlock;
1054 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301055 }
1056
1057 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1058 if (ret)
1059 goto out_unpin;
1060
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001061 mutex_unlock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301062
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001063 user_data = u64_to_user_ptr(args->data_ptr);
1064 remain = args->size;
1065 offset = args->offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301066
1067 while (remain > 0) {
1068 /* Operation in this page
1069 *
1070 * page_base = page offset within aperture
1071 * page_offset = offset within page
1072 * page_length = bytes to copy for this page
1073 */
1074 u32 page_base = node.start;
1075 unsigned page_offset = offset_in_page(offset);
1076 unsigned page_length = PAGE_SIZE - page_offset;
1077 page_length = remain < page_length ? remain : page_length;
1078 if (node.allocated) {
1079 wmb();
1080 ggtt->base.insert_page(&ggtt->base,
1081 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001082 node.start, I915_CACHE_NONE, 0);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301083 wmb();
1084 } else {
1085 page_base += offset & PAGE_MASK;
1086 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001087
1088 if (gtt_user_read(&ggtt->mappable, page_base, page_offset,
1089 user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301090 ret = -EFAULT;
1091 break;
1092 }
1093
1094 remain -= page_length;
1095 user_data += page_length;
1096 offset += page_length;
1097 }
1098
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001099 mutex_lock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301100out_unpin:
1101 if (node.allocated) {
1102 wmb();
1103 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001104 node.start, node.size);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301105 remove_mappable_node(&node);
1106 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001107 i915_vma_unpin(vma);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301108 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001109out_unlock:
1110 intel_runtime_pm_put(i915);
1111 mutex_unlock(&i915->drm.struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001112
Eric Anholteb014592009-03-10 11:44:52 -07001113 return ret;
1114}
1115
Eric Anholt673a3942008-07-30 12:06:12 -07001116/**
1117 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001118 * @dev: drm device pointer
1119 * @data: ioctl data blob
1120 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -07001121 *
1122 * On error, the contents of *data are undefined.
1123 */
1124int
1125i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001126 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001127{
1128 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001129 struct drm_i915_gem_object *obj;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001130 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001131
Chris Wilson51311d02010-11-17 09:10:42 +00001132 if (args->size == 0)
1133 return 0;
1134
1135 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001136 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001137 args->size))
1138 return -EFAULT;
1139
Chris Wilson03ac0642016-07-20 13:31:51 +01001140 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001141 if (!obj)
1142 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001143
Chris Wilson7dcd2492010-09-26 20:21:44 +01001144 /* Bounds check source. */
Matthew Auld966d5bf2016-12-13 20:32:22 +00001145 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001146 ret = -EINVAL;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001147 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001148 }
1149
Chris Wilsondb53a302011-02-03 11:57:46 +00001150 trace_i915_gem_object_pread(obj, args->offset, args->size);
1151
Chris Wilsone95433c2016-10-28 13:58:27 +01001152 ret = i915_gem_object_wait(obj,
1153 I915_WAIT_INTERRUPTIBLE,
1154 MAX_SCHEDULE_TIMEOUT,
1155 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001156 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001157 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001158
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001159 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001160 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001161 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001162
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001163 ret = i915_gem_shmem_pread(obj, args);
Chris Wilson9c870d02016-10-24 13:42:15 +01001164 if (ret == -EFAULT || ret == -ENODEV)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001165 ret = i915_gem_gtt_pread(obj, args);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301166
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001167 i915_gem_object_unpin_pages(obj);
1168out:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001169 i915_gem_object_put(obj);
Eric Anholteb014592009-03-10 11:44:52 -07001170 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001171}
1172
Keith Packard0839ccb2008-10-30 19:38:48 -07001173/* This is the fast write path which cannot handle
1174 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001175 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001176
Chris Wilsonfe115622016-10-28 13:58:40 +01001177static inline bool
1178ggtt_write(struct io_mapping *mapping,
1179 loff_t base, int offset,
1180 char __user *user_data, int length)
Keith Packard0839ccb2008-10-30 19:38:48 -07001181{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001182 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001183 unsigned long unwritten;
1184
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001185 /* We can use the cpu mem copy function because this is X86. */
Chris Wilsonfe115622016-10-28 13:58:40 +01001186 vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base);
1187 unwritten = __copy_from_user_inatomic_nocache(vaddr + offset,
Keith Packard0839ccb2008-10-30 19:38:48 -07001188 user_data, length);
Chris Wilsonfe115622016-10-28 13:58:40 +01001189 io_mapping_unmap_atomic(vaddr);
1190 if (unwritten) {
1191 vaddr = (void __force *)
1192 io_mapping_map_wc(mapping, base, PAGE_SIZE);
1193 unwritten = copy_from_user(vaddr + offset, user_data, length);
1194 io_mapping_unmap(vaddr);
1195 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001196
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001197 return unwritten;
1198}
1199
Eric Anholt3de09aa2009-03-09 09:42:23 -07001200/**
1201 * This is the fast pwrite path, where we copy the data directly from the
1202 * user into the GTT, uncached.
Chris Wilsonfe115622016-10-28 13:58:40 +01001203 * @obj: i915 GEM object
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001204 * @args: pwrite arguments structure
Eric Anholt3de09aa2009-03-09 09:42:23 -07001205 */
Eric Anholt673a3942008-07-30 12:06:12 -07001206static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001207i915_gem_gtt_pwrite_fast(struct drm_i915_gem_object *obj,
1208 const struct drm_i915_gem_pwrite *args)
Eric Anholt673a3942008-07-30 12:06:12 -07001209{
Chris Wilsonfe115622016-10-28 13:58:40 +01001210 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301211 struct i915_ggtt *ggtt = &i915->ggtt;
1212 struct drm_mm_node node;
Chris Wilsonfe115622016-10-28 13:58:40 +01001213 struct i915_vma *vma;
1214 u64 remain, offset;
1215 void __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301216 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301217
Chris Wilsonfe115622016-10-28 13:58:40 +01001218 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1219 if (ret)
1220 return ret;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001221
Chris Wilson9c870d02016-10-24 13:42:15 +01001222 intel_runtime_pm_get(i915);
Chris Wilson058d88c2016-08-15 10:49:06 +01001223 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
Chris Wilsonde895082016-08-04 16:32:34 +01001224 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001225 if (!IS_ERR(vma)) {
1226 node.start = i915_ggtt_offset(vma);
1227 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001228 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001229 if (ret) {
1230 i915_vma_unpin(vma);
1231 vma = ERR_PTR(ret);
1232 }
1233 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001234 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001235 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301236 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001237 goto out_unlock;
1238 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301239 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001240
1241 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1242 if (ret)
1243 goto out_unpin;
1244
Chris Wilsonfe115622016-10-28 13:58:40 +01001245 mutex_unlock(&i915->drm.struct_mutex);
1246
Chris Wilsonb19482d2016-08-18 17:16:43 +01001247 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001248
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301249 user_data = u64_to_user_ptr(args->data_ptr);
1250 offset = args->offset;
1251 remain = args->size;
1252 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001253 /* Operation in this page
1254 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001255 * page_base = page offset within aperture
1256 * page_offset = offset within page
1257 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001258 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301259 u32 page_base = node.start;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001260 unsigned int page_offset = offset_in_page(offset);
1261 unsigned int page_length = PAGE_SIZE - page_offset;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301262 page_length = remain < page_length ? remain : page_length;
1263 if (node.allocated) {
1264 wmb(); /* flush the write before we modify the GGTT */
1265 ggtt->base.insert_page(&ggtt->base,
1266 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1267 node.start, I915_CACHE_NONE, 0);
1268 wmb(); /* flush modifications to the GGTT (insert_page) */
1269 } else {
1270 page_base += offset & PAGE_MASK;
1271 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001272 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001273 * source page isn't available. Return the error and we'll
1274 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301275 * If the object is non-shmem backed, we retry again with the
1276 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001277 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001278 if (ggtt_write(&ggtt->mappable, page_base, page_offset,
1279 user_data, page_length)) {
1280 ret = -EFAULT;
1281 break;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001282 }
Eric Anholt673a3942008-07-30 12:06:12 -07001283
Keith Packard0839ccb2008-10-30 19:38:48 -07001284 remain -= page_length;
1285 user_data += page_length;
1286 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001287 }
Chris Wilsonb19482d2016-08-18 17:16:43 +01001288 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001289
1290 mutex_lock(&i915->drm.struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001291out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301292 if (node.allocated) {
1293 wmb();
1294 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001295 node.start, node.size);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301296 remove_mappable_node(&node);
1297 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001298 i915_vma_unpin(vma);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301299 }
Chris Wilsonfe115622016-10-28 13:58:40 +01001300out_unlock:
Chris Wilson9c870d02016-10-24 13:42:15 +01001301 intel_runtime_pm_put(i915);
Chris Wilsonfe115622016-10-28 13:58:40 +01001302 mutex_unlock(&i915->drm.struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001303 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001304}
1305
Eric Anholt673a3942008-07-30 12:06:12 -07001306static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001307shmem_pwrite_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +02001308 char __user *user_data,
1309 bool page_do_bit17_swizzling,
1310 bool needs_clflush_before,
1311 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001312{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001313 char *vaddr;
1314 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001315
Daniel Vetterd174bd62012-03-25 19:47:40 +02001316 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001317 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Chris Wilsonfe115622016-10-28 13:58:40 +01001318 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001319 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001320 if (page_do_bit17_swizzling)
Chris Wilsonfe115622016-10-28 13:58:40 +01001321 ret = __copy_from_user_swizzled(vaddr, offset, user_data,
1322 length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001323 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001324 ret = __copy_from_user(vaddr + offset, user_data, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001325 if (needs_clflush_after)
Chris Wilsonfe115622016-10-28 13:58:40 +01001326 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001327 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001328 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001329
Chris Wilson755d2212012-09-04 21:02:55 +01001330 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001331}
1332
Chris Wilsonfe115622016-10-28 13:58:40 +01001333/* Per-page copy function for the shmem pwrite fastpath.
1334 * Flushes invalid cachelines before writing to the target if
1335 * needs_clflush_before is set and flushes out any written cachelines after
1336 * writing if needs_clflush is set.
1337 */
Eric Anholt40123c12009-03-09 13:42:30 -07001338static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001339shmem_pwrite(struct page *page, int offset, int len, char __user *user_data,
1340 bool page_do_bit17_swizzling,
1341 bool needs_clflush_before,
1342 bool needs_clflush_after)
Eric Anholt40123c12009-03-09 13:42:30 -07001343{
Chris Wilsonfe115622016-10-28 13:58:40 +01001344 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001345
Chris Wilsonfe115622016-10-28 13:58:40 +01001346 ret = -ENODEV;
1347 if (!page_do_bit17_swizzling) {
1348 char *vaddr = kmap_atomic(page);
1349
1350 if (needs_clflush_before)
1351 drm_clflush_virt_range(vaddr + offset, len);
1352 ret = __copy_from_user_inatomic(vaddr + offset, user_data, len);
1353 if (needs_clflush_after)
1354 drm_clflush_virt_range(vaddr + offset, len);
1355
1356 kunmap_atomic(vaddr);
1357 }
1358 if (ret == 0)
1359 return ret;
1360
1361 return shmem_pwrite_slow(page, offset, len, user_data,
1362 page_do_bit17_swizzling,
1363 needs_clflush_before,
1364 needs_clflush_after);
1365}
1366
1367static int
1368i915_gem_shmem_pwrite(struct drm_i915_gem_object *obj,
1369 const struct drm_i915_gem_pwrite *args)
1370{
1371 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1372 void __user *user_data;
1373 u64 remain;
1374 unsigned int obj_do_bit17_swizzling;
1375 unsigned int partial_cacheline_write;
1376 unsigned int needs_clflush;
1377 unsigned int offset, idx;
1378 int ret;
1379
1380 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
Chris Wilson43394c72016-08-18 17:16:47 +01001381 if (ret)
1382 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001383
Chris Wilsonfe115622016-10-28 13:58:40 +01001384 ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush);
1385 mutex_unlock(&i915->drm.struct_mutex);
1386 if (ret)
1387 return ret;
1388
1389 obj_do_bit17_swizzling = 0;
1390 if (i915_gem_object_needs_bit17_swizzle(obj))
1391 obj_do_bit17_swizzling = BIT(17);
1392
1393 /* If we don't overwrite a cacheline completely we need to be
1394 * careful to have up-to-date data by first clflushing. Don't
1395 * overcomplicate things and flush the entire patch.
1396 */
1397 partial_cacheline_write = 0;
1398 if (needs_clflush & CLFLUSH_BEFORE)
1399 partial_cacheline_write = boot_cpu_data.x86_clflush_size - 1;
1400
Chris Wilson43394c72016-08-18 17:16:47 +01001401 user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson43394c72016-08-18 17:16:47 +01001402 remain = args->size;
Chris Wilsonfe115622016-10-28 13:58:40 +01001403 offset = offset_in_page(args->offset);
1404 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
1405 struct page *page = i915_gem_object_get_page(obj, idx);
1406 int length;
Eric Anholt40123c12009-03-09 13:42:30 -07001407
Chris Wilsonfe115622016-10-28 13:58:40 +01001408 length = remain;
1409 if (offset + length > PAGE_SIZE)
1410 length = PAGE_SIZE - offset;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001411
Chris Wilsonfe115622016-10-28 13:58:40 +01001412 ret = shmem_pwrite(page, offset, length, user_data,
1413 page_to_phys(page) & obj_do_bit17_swizzling,
1414 (offset | length) & partial_cacheline_write,
1415 needs_clflush & CLFLUSH_AFTER);
1416 if (ret)
Chris Wilson9da3da62012-06-01 15:20:22 +01001417 break;
1418
Chris Wilsonfe115622016-10-28 13:58:40 +01001419 remain -= length;
1420 user_data += length;
1421 offset = 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001422 }
1423
Rodrigo Vivide152b62015-07-07 16:28:51 -07001424 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001425 i915_gem_obj_finish_shmem_access(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001426 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001427}
1428
1429/**
1430 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001431 * @dev: drm device
1432 * @data: ioctl data blob
1433 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001434 *
1435 * On error, the contents of the buffer that were to be modified are undefined.
1436 */
1437int
1438i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001439 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001440{
1441 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001442 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001443 int ret;
1444
1445 if (args->size == 0)
1446 return 0;
1447
1448 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001449 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001450 args->size))
1451 return -EFAULT;
1452
Chris Wilson03ac0642016-07-20 13:31:51 +01001453 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001454 if (!obj)
1455 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001456
Chris Wilson7dcd2492010-09-26 20:21:44 +01001457 /* Bounds check destination. */
Matthew Auld966d5bf2016-12-13 20:32:22 +00001458 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001459 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001460 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001461 }
1462
Chris Wilsondb53a302011-02-03 11:57:46 +00001463 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1464
Chris Wilsone95433c2016-10-28 13:58:27 +01001465 ret = i915_gem_object_wait(obj,
1466 I915_WAIT_INTERRUPTIBLE |
1467 I915_WAIT_ALL,
1468 MAX_SCHEDULE_TIMEOUT,
1469 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001470 if (ret)
1471 goto err;
1472
Chris Wilsonfe115622016-10-28 13:58:40 +01001473 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001474 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001475 goto err;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001476
Daniel Vetter935aaa62012-03-25 19:47:35 +02001477 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001478 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1479 * it would end up going through the fenced access, and we'll get
1480 * different detiling behavior between reading and writing.
1481 * pread/pwrite currently are reading and writing from the CPU
1482 * perspective, requiring manual detiling by the client.
1483 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001484 if (!i915_gem_object_has_struct_page(obj) ||
Chris Wilson9c870d02016-10-24 13:42:15 +01001485 cpu_write_needs_clflush(obj))
Daniel Vetter935aaa62012-03-25 19:47:35 +02001486 /* Note that the gtt paths might fail with non-page-backed user
1487 * pointers (e.g. gtt mappings when moving data between
Chris Wilson9c870d02016-10-24 13:42:15 +01001488 * textures). Fallback to the shmem path in that case.
1489 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001490 ret = i915_gem_gtt_pwrite_fast(obj, args);
Eric Anholt673a3942008-07-30 12:06:12 -07001491
Chris Wilsond1054ee2016-07-16 18:42:36 +01001492 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001493 if (obj->phys_handle)
1494 ret = i915_gem_phys_pwrite(obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301495 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001496 ret = i915_gem_shmem_pwrite(obj, args);
Chris Wilson6a2c4232014-11-04 04:51:40 -08001497 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001498
Chris Wilsonfe115622016-10-28 13:58:40 +01001499 i915_gem_object_unpin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001500err:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001501 i915_gem_object_put(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001502 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001503}
1504
Chris Wilsond243ad82016-08-18 17:16:44 +01001505static inline enum fb_op_origin
Chris Wilsonaeecc962016-06-17 14:46:39 -03001506write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1507{
Chris Wilson50349242016-08-18 17:17:04 +01001508 return (domain == I915_GEM_DOMAIN_GTT ?
1509 obj->frontbuffer_ggtt_origin : ORIGIN_CPU);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001510}
1511
Chris Wilson40e62d52016-10-28 13:58:41 +01001512static void i915_gem_object_bump_inactive_ggtt(struct drm_i915_gem_object *obj)
1513{
1514 struct drm_i915_private *i915;
1515 struct list_head *list;
1516 struct i915_vma *vma;
1517
1518 list_for_each_entry(vma, &obj->vma_list, obj_link) {
1519 if (!i915_vma_is_ggtt(vma))
Chris Wilson28f412e2016-12-23 14:57:55 +00001520 break;
Chris Wilson40e62d52016-10-28 13:58:41 +01001521
1522 if (i915_vma_is_active(vma))
1523 continue;
1524
1525 if (!drm_mm_node_allocated(&vma->node))
1526 continue;
1527
1528 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
1529 }
1530
1531 i915 = to_i915(obj->base.dev);
1532 list = obj->bind_count ? &i915->mm.bound_list : &i915->mm.unbound_list;
Joonas Lahtinen56cea322016-11-02 12:16:04 +02001533 list_move_tail(&obj->global_link, list);
Chris Wilson40e62d52016-10-28 13:58:41 +01001534}
1535
Eric Anholt673a3942008-07-30 12:06:12 -07001536/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001537 * Called when user space prepares to use an object with the CPU, either
1538 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001539 * @dev: drm device
1540 * @data: ioctl data blob
1541 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001542 */
1543int
1544i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001545 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001546{
1547 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001548 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001549 uint32_t read_domains = args->read_domains;
1550 uint32_t write_domain = args->write_domain;
Chris Wilson40e62d52016-10-28 13:58:41 +01001551 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07001552
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001553 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001554 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001555 return -EINVAL;
1556
1557 /* Having something in the write domain implies it's in the read
1558 * domain, and only that read domain. Enforce that in the request.
1559 */
1560 if (write_domain != 0 && read_domains != write_domain)
1561 return -EINVAL;
1562
Chris Wilson03ac0642016-07-20 13:31:51 +01001563 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001564 if (!obj)
1565 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001566
Chris Wilson3236f572012-08-24 09:35:09 +01001567 /* Try to flush the object off the GPU without holding the lock.
1568 * We will repeat the flush holding the lock in the normal manner
1569 * to catch cases where we are gazumped.
1570 */
Chris Wilson40e62d52016-10-28 13:58:41 +01001571 err = i915_gem_object_wait(obj,
Chris Wilsone95433c2016-10-28 13:58:27 +01001572 I915_WAIT_INTERRUPTIBLE |
1573 (write_domain ? I915_WAIT_ALL : 0),
1574 MAX_SCHEDULE_TIMEOUT,
1575 to_rps_client(file));
Chris Wilson40e62d52016-10-28 13:58:41 +01001576 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001577 goto out;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001578
Chris Wilson40e62d52016-10-28 13:58:41 +01001579 /* Flush and acquire obj->pages so that we are coherent through
1580 * direct access in memory with previous cached writes through
1581 * shmemfs and that our cache domain tracking remains valid.
1582 * For example, if the obj->filp was moved to swap without us
1583 * being notified and releasing the pages, we would mistakenly
1584 * continue to assume that the obj remained out of the CPU cached
1585 * domain.
1586 */
1587 err = i915_gem_object_pin_pages(obj);
1588 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001589 goto out;
Chris Wilson40e62d52016-10-28 13:58:41 +01001590
1591 err = i915_mutex_lock_interruptible(dev);
1592 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001593 goto out_unpin;
Chris Wilson3236f572012-08-24 09:35:09 +01001594
Chris Wilson43566de2015-01-02 16:29:29 +05301595 if (read_domains & I915_GEM_DOMAIN_GTT)
Chris Wilson40e62d52016-10-28 13:58:41 +01001596 err = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301597 else
Chris Wilson40e62d52016-10-28 13:58:41 +01001598 err = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1599
1600 /* And bump the LRU for this access */
1601 i915_gem_object_bump_inactive_ggtt(obj);
1602
1603 mutex_unlock(&dev->struct_mutex);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001604
Daniel Vetter031b6982015-06-26 19:35:16 +02001605 if (write_domain != 0)
Chris Wilsonaeecc962016-06-17 14:46:39 -03001606 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001607
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001608out_unpin:
Chris Wilson40e62d52016-10-28 13:58:41 +01001609 i915_gem_object_unpin_pages(obj);
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001610out:
1611 i915_gem_object_put(obj);
Chris Wilson40e62d52016-10-28 13:58:41 +01001612 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001613}
1614
1615/**
1616 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001617 * @dev: drm device
1618 * @data: ioctl data blob
1619 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001620 */
1621int
1622i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001623 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001624{
1625 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001626 struct drm_i915_gem_object *obj;
Chris Wilsonc21724c2016-08-05 10:14:19 +01001627 int err = 0;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001628
Chris Wilson03ac0642016-07-20 13:31:51 +01001629 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001630 if (!obj)
1631 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001632
Eric Anholt673a3942008-07-30 12:06:12 -07001633 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilsonc21724c2016-08-05 10:14:19 +01001634 if (READ_ONCE(obj->pin_display)) {
1635 err = i915_mutex_lock_interruptible(dev);
1636 if (!err) {
1637 i915_gem_object_flush_cpu_write_domain(obj);
1638 mutex_unlock(&dev->struct_mutex);
1639 }
1640 }
Eric Anholte47c68e2008-11-14 13:35:19 -08001641
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001642 i915_gem_object_put(obj);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001643 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001644}
1645
1646/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001647 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1648 * it is mapped to.
1649 * @dev: drm device
1650 * @data: ioctl data blob
1651 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001652 *
1653 * While the mapping holds a reference on the contents of the object, it doesn't
1654 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001655 *
1656 * IMPORTANT:
1657 *
1658 * DRM driver writers who look a this function as an example for how to do GEM
1659 * mmap support, please don't implement mmap support like here. The modern way
1660 * to implement DRM mmap support is with an mmap offset ioctl (like
1661 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1662 * That way debug tooling like valgrind will understand what's going on, hiding
1663 * the mmap call in a driver private ioctl will break that. The i915 driver only
1664 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001665 */
1666int
1667i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001668 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001669{
1670 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001671 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001672 unsigned long addr;
1673
Akash Goel1816f922015-01-02 16:29:30 +05301674 if (args->flags & ~(I915_MMAP_WC))
1675 return -EINVAL;
1676
Borislav Petkov568a58e2016-03-29 17:42:01 +02001677 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301678 return -ENODEV;
1679
Chris Wilson03ac0642016-07-20 13:31:51 +01001680 obj = i915_gem_object_lookup(file, args->handle);
1681 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001682 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001683
Daniel Vetter1286ff72012-05-10 15:25:09 +02001684 /* prime objects have no backing filp to GEM mmap
1685 * pages from.
1686 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001687 if (!obj->base.filp) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001688 i915_gem_object_put(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001689 return -EINVAL;
1690 }
1691
Chris Wilson03ac0642016-07-20 13:31:51 +01001692 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001693 PROT_READ | PROT_WRITE, MAP_SHARED,
1694 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301695 if (args->flags & I915_MMAP_WC) {
1696 struct mm_struct *mm = current->mm;
1697 struct vm_area_struct *vma;
1698
Michal Hocko80a89a52016-05-23 16:26:11 -07001699 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001700 i915_gem_object_put(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001701 return -EINTR;
1702 }
Akash Goel1816f922015-01-02 16:29:30 +05301703 vma = find_vma(mm, addr);
1704 if (vma)
1705 vma->vm_page_prot =
1706 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1707 else
1708 addr = -ENOMEM;
1709 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001710
1711 /* This may race, but that's ok, it only gets set */
Chris Wilson50349242016-08-18 17:17:04 +01001712 WRITE_ONCE(obj->frontbuffer_ggtt_origin, ORIGIN_CPU);
Akash Goel1816f922015-01-02 16:29:30 +05301713 }
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001714 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001715 if (IS_ERR((void *)addr))
1716 return addr;
1717
1718 args->addr_ptr = (uint64_t) addr;
1719
1720 return 0;
1721}
1722
Chris Wilson03af84f2016-08-18 17:17:01 +01001723static unsigned int tile_row_pages(struct drm_i915_gem_object *obj)
1724{
1725 u64 size;
1726
1727 size = i915_gem_object_get_stride(obj);
1728 size *= i915_gem_object_get_tiling(obj) == I915_TILING_Y ? 32 : 8;
1729
1730 return size >> PAGE_SHIFT;
1731}
1732
Jesse Barnesde151cf2008-11-12 10:03:55 -08001733/**
Chris Wilson4cc69072016-08-25 19:05:19 +01001734 * i915_gem_mmap_gtt_version - report the current feature set for GTT mmaps
1735 *
1736 * A history of the GTT mmap interface:
1737 *
1738 * 0 - Everything had to fit into the GTT. Both parties of a memcpy had to
1739 * aligned and suitable for fencing, and still fit into the available
1740 * mappable space left by the pinned display objects. A classic problem
1741 * we called the page-fault-of-doom where we would ping-pong between
1742 * two objects that could not fit inside the GTT and so the memcpy
1743 * would page one object in at the expense of the other between every
1744 * single byte.
1745 *
1746 * 1 - Objects can be any size, and have any compatible fencing (X Y, or none
1747 * as set via i915_gem_set_tiling() [DRM_I915_GEM_SET_TILING]). If the
1748 * object is too large for the available space (or simply too large
1749 * for the mappable aperture!), a view is created instead and faulted
1750 * into userspace. (This view is aligned and sized appropriately for
1751 * fenced access.)
1752 *
1753 * Restrictions:
1754 *
1755 * * snoopable objects cannot be accessed via the GTT. It can cause machine
1756 * hangs on some architectures, corruption on others. An attempt to service
1757 * a GTT page fault from a snoopable object will generate a SIGBUS.
1758 *
1759 * * the object must be able to fit into RAM (physical memory, though no
1760 * limited to the mappable aperture).
1761 *
1762 *
1763 * Caveats:
1764 *
1765 * * a new GTT page fault will synchronize rendering from the GPU and flush
1766 * all data to system memory. Subsequent access will not be synchronized.
1767 *
1768 * * all mappings are revoked on runtime device suspend.
1769 *
1770 * * there are only 8, 16 or 32 fence registers to share between all users
1771 * (older machines require fence register for display and blitter access
1772 * as well). Contention of the fence registers will cause the previous users
1773 * to be unmapped and any new access will generate new page faults.
1774 *
1775 * * running out of memory while servicing a fault may generate a SIGBUS,
1776 * rather than the expected SIGSEGV.
1777 */
1778int i915_gem_mmap_gtt_version(void)
1779{
1780 return 1;
1781}
1782
1783/**
Jesse Barnesde151cf2008-11-12 10:03:55 -08001784 * i915_gem_fault - fault a page into the GTT
Chris Wilson058d88c2016-08-15 10:49:06 +01001785 * @area: CPU VMA in question
Geliang Tangd9072a32015-09-15 05:58:44 -07001786 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001787 *
1788 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1789 * from userspace. The fault handler takes care of binding the object to
1790 * the GTT (if needed), allocating and programming a fence register (again,
1791 * only if needed based on whether the old reg is still valid or the object
1792 * is tiled) and inserting a new PTE into the faulting process.
1793 *
1794 * Note that the faulting process may involve evicting existing objects
1795 * from the GTT and/or fence registers to make room. So performance may
1796 * suffer if the GTT working set is large or there are few fence registers
1797 * left.
Chris Wilson4cc69072016-08-25 19:05:19 +01001798 *
1799 * The current feature set supported by i915_gem_fault() and thus GTT mmaps
1800 * is exposed via I915_PARAM_MMAP_GTT_VERSION (see i915_gem_mmap_gtt_version).
Jesse Barnesde151cf2008-11-12 10:03:55 -08001801 */
Chris Wilson058d88c2016-08-15 10:49:06 +01001802int i915_gem_fault(struct vm_area_struct *area, struct vm_fault *vmf)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001803{
Chris Wilson03af84f2016-08-18 17:17:01 +01001804#define MIN_CHUNK_PAGES ((1 << 20) >> PAGE_SHIFT) /* 1 MiB */
Chris Wilson058d88c2016-08-15 10:49:06 +01001805 struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data);
Chris Wilson05394f32010-11-08 19:18:58 +00001806 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001807 struct drm_i915_private *dev_priv = to_i915(dev);
1808 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001809 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Chris Wilson058d88c2016-08-15 10:49:06 +01001810 struct i915_vma *vma;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001811 pgoff_t page_offset;
Chris Wilson82118872016-08-18 17:17:05 +01001812 unsigned int flags;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001813 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02001814
Jesse Barnesde151cf2008-11-12 10:03:55 -08001815 /* We don't use vmf->pgoff since that has the fake offset */
Chris Wilson058d88c2016-08-15 10:49:06 +01001816 page_offset = ((unsigned long)vmf->virtual_address - area->vm_start) >>
Jesse Barnesde151cf2008-11-12 10:03:55 -08001817 PAGE_SHIFT;
1818
Chris Wilsondb53a302011-02-03 11:57:46 +00001819 trace_i915_gem_object_fault(obj, page_offset, true, write);
1820
Chris Wilson6e4930f2014-02-07 18:37:06 -02001821 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01001822 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02001823 * repeat the flush holding the lock in the normal manner to catch cases
1824 * where we are gazumped.
1825 */
Chris Wilsone95433c2016-10-28 13:58:27 +01001826 ret = i915_gem_object_wait(obj,
1827 I915_WAIT_INTERRUPTIBLE,
1828 MAX_SCHEDULE_TIMEOUT,
1829 NULL);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001830 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001831 goto err;
1832
Chris Wilson40e62d52016-10-28 13:58:41 +01001833 ret = i915_gem_object_pin_pages(obj);
1834 if (ret)
1835 goto err;
1836
Chris Wilsonb8f90962016-08-05 10:14:07 +01001837 intel_runtime_pm_get(dev_priv);
1838
1839 ret = i915_mutex_lock_interruptible(dev);
1840 if (ret)
1841 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02001842
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001843 /* Access to snoopable pages through the GTT is incoherent. */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001844 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev_priv)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001845 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001846 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001847 }
1848
Chris Wilson82118872016-08-18 17:17:05 +01001849 /* If the object is smaller than a couple of partial vma, it is
1850 * not worth only creating a single partial vma - we may as well
1851 * clear enough space for the full object.
1852 */
1853 flags = PIN_MAPPABLE;
1854 if (obj->base.size > 2 * MIN_CHUNK_PAGES << PAGE_SHIFT)
1855 flags |= PIN_NONBLOCK | PIN_NONFAULT;
1856
Chris Wilsona61007a2016-08-18 17:17:02 +01001857 /* Now pin it into the GTT as needed */
Chris Wilson82118872016-08-18 17:17:05 +01001858 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, flags);
Chris Wilsona61007a2016-08-18 17:17:02 +01001859 if (IS_ERR(vma)) {
1860 struct i915_ggtt_view view;
Chris Wilson03af84f2016-08-18 17:17:01 +01001861 unsigned int chunk_size;
1862
Chris Wilsona61007a2016-08-18 17:17:02 +01001863 /* Use a partial view if it is bigger than available space */
Chris Wilson03af84f2016-08-18 17:17:01 +01001864 chunk_size = MIN_CHUNK_PAGES;
1865 if (i915_gem_object_is_tiled(obj))
Chris Wilson0ef723c2016-11-07 10:54:43 +00001866 chunk_size = roundup(chunk_size, tile_row_pages(obj));
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001867
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001868 memset(&view, 0, sizeof(view));
1869 view.type = I915_GGTT_VIEW_PARTIAL;
1870 view.params.partial.offset = rounddown(page_offset, chunk_size);
1871 view.params.partial.size =
Chris Wilsona61007a2016-08-18 17:17:02 +01001872 min_t(unsigned int, chunk_size,
Chris Wilson908b1232016-10-11 10:06:56 +01001873 vma_pages(area) - view.params.partial.offset);
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001874
Chris Wilsonaa136d92016-08-18 17:17:03 +01001875 /* If the partial covers the entire object, just create a
1876 * normal VMA.
1877 */
1878 if (chunk_size >= obj->base.size >> PAGE_SHIFT)
1879 view.type = I915_GGTT_VIEW_NORMAL;
1880
Chris Wilson50349242016-08-18 17:17:04 +01001881 /* Userspace is now writing through an untracked VMA, abandon
1882 * all hope that the hardware is able to track future writes.
1883 */
1884 obj->frontbuffer_ggtt_origin = ORIGIN_CPU;
1885
Chris Wilsona61007a2016-08-18 17:17:02 +01001886 vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
1887 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001888 if (IS_ERR(vma)) {
1889 ret = PTR_ERR(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001890 goto err_unlock;
Chris Wilson058d88c2016-08-15 10:49:06 +01001891 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001892
Chris Wilsonc9839302012-11-20 10:45:17 +00001893 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1894 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001895 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00001896
Chris Wilson49ef5292016-08-18 17:17:00 +01001897 ret = i915_vma_get_fence(vma);
Chris Wilsonc9839302012-11-20 10:45:17 +00001898 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001899 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001900
Chris Wilson275f0392016-10-24 13:42:14 +01001901 /* Mark as being mmapped into userspace for later revocation */
Chris Wilson9c870d02016-10-24 13:42:15 +01001902 assert_rpm_wakelock_held(dev_priv);
Chris Wilson275f0392016-10-24 13:42:14 +01001903 if (list_empty(&obj->userfault_link))
1904 list_add(&obj->userfault_link, &dev_priv->mm.userfault_list);
Chris Wilson275f0392016-10-24 13:42:14 +01001905
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001906 /* Finally, remap it using the new GTT offset */
Chris Wilsonc58305a2016-08-19 16:54:28 +01001907 ret = remap_io_mapping(area,
1908 area->vm_start + (vma->ggtt_view.params.partial.offset << PAGE_SHIFT),
1909 (ggtt->mappable_base + vma->node.start) >> PAGE_SHIFT,
1910 min_t(u64, vma->size, area->vm_end - area->vm_start),
1911 &ggtt->mappable);
Chris Wilsona61007a2016-08-18 17:17:02 +01001912
Chris Wilsonb8f90962016-08-05 10:14:07 +01001913err_unpin:
Chris Wilson058d88c2016-08-15 10:49:06 +01001914 __i915_vma_unpin(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001915err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001916 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001917err_rpm:
1918 intel_runtime_pm_put(dev_priv);
Chris Wilson40e62d52016-10-28 13:58:41 +01001919 i915_gem_object_unpin_pages(obj);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001920err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001921 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001922 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001923 /*
1924 * We eat errors when the gpu is terminally wedged to avoid
1925 * userspace unduly crashing (gl has no provisions for mmaps to
1926 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1927 * and so needs to be reported.
1928 */
1929 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001930 ret = VM_FAULT_SIGBUS;
1931 break;
1932 }
Chris Wilson045e7692010-11-07 09:18:22 +00001933 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001934 /*
1935 * EAGAIN means the gpu is hung and we'll wait for the error
1936 * handler to reset everything when re-faulting in
1937 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001938 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001939 case 0:
1940 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001941 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001942 case -EBUSY:
1943 /*
1944 * EBUSY is ok: this just means that another thread
1945 * already did the job.
1946 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001947 ret = VM_FAULT_NOPAGE;
1948 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001949 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001950 ret = VM_FAULT_OOM;
1951 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001952 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001953 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001954 ret = VM_FAULT_SIGBUS;
1955 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001956 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001957 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001958 ret = VM_FAULT_SIGBUS;
1959 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001960 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001961 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001962}
1963
1964/**
Chris Wilson901782b2009-07-10 08:18:50 +01001965 * i915_gem_release_mmap - remove physical page mappings
1966 * @obj: obj in question
1967 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001968 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001969 * relinquish ownership of the pages back to the system.
1970 *
1971 * It is vital that we remove the page mapping if we have mapped a tiled
1972 * object through the GTT and then lose the fence register due to
1973 * resource pressure. Similarly if the object has been moved out of the
1974 * aperture, than pages mapped into userspace must be revoked. Removing the
1975 * mapping will then trigger a page fault on the next user access, allowing
1976 * fixup by i915_gem_fault().
1977 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001978void
Chris Wilson05394f32010-11-08 19:18:58 +00001979i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001980{
Chris Wilson275f0392016-10-24 13:42:14 +01001981 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Chris Wilson275f0392016-10-24 13:42:14 +01001982
Chris Wilson349f2cc2016-04-13 17:35:12 +01001983 /* Serialisation between user GTT access and our code depends upon
1984 * revoking the CPU's PTE whilst the mutex is held. The next user
1985 * pagefault then has to wait until we release the mutex.
Chris Wilson9c870d02016-10-24 13:42:15 +01001986 *
1987 * Note that RPM complicates somewhat by adding an additional
1988 * requirement that operations to the GGTT be made holding the RPM
1989 * wakeref.
Chris Wilson349f2cc2016-04-13 17:35:12 +01001990 */
Chris Wilson275f0392016-10-24 13:42:14 +01001991 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson9c870d02016-10-24 13:42:15 +01001992 intel_runtime_pm_get(i915);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001993
Chris Wilson3594a3e2016-10-24 13:42:16 +01001994 if (list_empty(&obj->userfault_link))
Chris Wilson9c870d02016-10-24 13:42:15 +01001995 goto out;
Chris Wilson901782b2009-07-10 08:18:50 +01001996
Chris Wilson3594a3e2016-10-24 13:42:16 +01001997 list_del_init(&obj->userfault_link);
David Herrmann6796cb12014-01-03 14:24:19 +01001998 drm_vma_node_unmap(&obj->base.vma_node,
1999 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01002000
2001 /* Ensure that the CPU's PTE are revoked and there are not outstanding
2002 * memory transactions from userspace before we return. The TLB
2003 * flushing implied above by changing the PTE above *should* be
2004 * sufficient, an extra barrier here just provides us with a bit
2005 * of paranoid documentation about our requirement to serialise
2006 * memory writes before touching registers / GSM.
2007 */
2008 wmb();
Chris Wilson9c870d02016-10-24 13:42:15 +01002009
2010out:
2011 intel_runtime_pm_put(i915);
Chris Wilson901782b2009-07-10 08:18:50 +01002012}
2013
Chris Wilson7c108fd2016-10-24 13:42:18 +01002014void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv)
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002015{
Chris Wilson3594a3e2016-10-24 13:42:16 +01002016 struct drm_i915_gem_object *obj, *on;
Chris Wilson7c108fd2016-10-24 13:42:18 +01002017 int i;
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002018
Chris Wilson3594a3e2016-10-24 13:42:16 +01002019 /*
2020 * Only called during RPM suspend. All users of the userfault_list
2021 * must be holding an RPM wakeref to ensure that this can not
2022 * run concurrently with themselves (and use the struct_mutex for
2023 * protection between themselves).
2024 */
2025
2026 list_for_each_entry_safe(obj, on,
2027 &dev_priv->mm.userfault_list, userfault_link) {
Chris Wilson275f0392016-10-24 13:42:14 +01002028 list_del_init(&obj->userfault_link);
Chris Wilson275f0392016-10-24 13:42:14 +01002029 drm_vma_node_unmap(&obj->base.vma_node,
2030 obj->base.dev->anon_inode->i_mapping);
Chris Wilson275f0392016-10-24 13:42:14 +01002031 }
Chris Wilson7c108fd2016-10-24 13:42:18 +01002032
2033 /* The fence will be lost when the device powers down. If any were
2034 * in use by hardware (i.e. they are pinned), we should not be powering
2035 * down! All other fences will be reacquired by the user upon waking.
2036 */
2037 for (i = 0; i < dev_priv->num_fence_regs; i++) {
2038 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2039
2040 if (WARN_ON(reg->pin_count))
2041 continue;
2042
2043 if (!reg->vma)
2044 continue;
2045
2046 GEM_BUG_ON(!list_empty(&reg->vma->obj->userfault_link));
2047 reg->dirty = true;
2048 }
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002049}
2050
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002051/**
2052 * i915_gem_get_ggtt_size - return required global GTT size for an object
Chris Wilsona9f14812016-08-04 16:32:28 +01002053 * @dev_priv: i915 device
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002054 * @size: object size
2055 * @tiling_mode: tiling mode
2056 *
2057 * Return the required global GTT size for an object, taking into account
2058 * potential fence register mapping.
2059 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002060u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv,
2061 u64 size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00002062{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002063 u64 ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002064
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002065 GEM_BUG_ON(size == 0);
2066
Chris Wilsona9f14812016-08-04 16:32:28 +01002067 if (INTEL_GEN(dev_priv) >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002068 tiling_mode == I915_TILING_NONE)
2069 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002070
2071 /* Previous chips need a power-of-two fence region when tiling */
Chris Wilsona9f14812016-08-04 16:32:28 +01002072 if (IS_GEN3(dev_priv))
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002073 ggtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002074 else
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002075 ggtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002076
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002077 while (ggtt_size < size)
2078 ggtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002079
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002080 return ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002081}
2082
Jesse Barnesde151cf2008-11-12 10:03:55 -08002083/**
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002084 * i915_gem_get_ggtt_alignment - return required global GTT alignment
Chris Wilsona9f14812016-08-04 16:32:28 +01002085 * @dev_priv: i915 device
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002086 * @size: object size
2087 * @tiling_mode: tiling mode
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002088 * @fenced: is fenced alignment required or not
Jesse Barnesde151cf2008-11-12 10:03:55 -08002089 *
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002090 * Return the required global GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01002091 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002092 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002093u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002094 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002095{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002096 GEM_BUG_ON(size == 0);
2097
Jesse Barnesde151cf2008-11-12 10:03:55 -08002098 /*
2099 * Minimum alignment is 4k (GTT page size), but might be greater
2100 * if a fence register is needed for the object.
2101 */
Jani Nikula73f67aa2016-12-07 22:48:09 +02002102 if (INTEL_GEN(dev_priv) >= 4 ||
2103 (!fenced && (IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002104 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002105 return 4096;
2106
2107 /*
2108 * Previous chips need to be aligned to the size of the smallest
2109 * fence register that can contain the object.
2110 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002111 return i915_gem_get_ggtt_size(dev_priv, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002112}
2113
Chris Wilsond8cb5082012-08-11 15:41:03 +01002114static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2115{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002116 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002117 int err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002118
Chris Wilsonf3f61842016-08-05 10:14:14 +01002119 err = drm_gem_create_mmap_offset(&obj->base);
2120 if (!err)
2121 return 0;
Daniel Vetterda494d72012-12-20 15:11:16 +01002122
Chris Wilsonf3f61842016-08-05 10:14:14 +01002123 /* We can idle the GPU locklessly to flush stale objects, but in order
2124 * to claim that space for ourselves, we need to take the big
2125 * struct_mutex to free the requests+objects and allocate our slot.
Chris Wilsond8cb5082012-08-11 15:41:03 +01002126 */
Chris Wilsonea746f32016-09-09 14:11:49 +01002127 err = i915_gem_wait_for_idle(dev_priv, I915_WAIT_INTERRUPTIBLE);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002128 if (err)
2129 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002130
Chris Wilsonf3f61842016-08-05 10:14:14 +01002131 err = i915_mutex_lock_interruptible(&dev_priv->drm);
2132 if (!err) {
2133 i915_gem_retire_requests(dev_priv);
2134 err = drm_gem_create_mmap_offset(&obj->base);
2135 mutex_unlock(&dev_priv->drm.struct_mutex);
2136 }
Daniel Vetterda494d72012-12-20 15:11:16 +01002137
Chris Wilsonf3f61842016-08-05 10:14:14 +01002138 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002139}
2140
2141static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2142{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002143 drm_gem_free_mmap_offset(&obj->base);
2144}
2145
Dave Airlieda6b51d2014-12-24 13:11:17 +10002146int
Dave Airlieff72145b2011-02-07 12:16:14 +10002147i915_gem_mmap_gtt(struct drm_file *file,
2148 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002149 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002150 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002151{
Chris Wilson05394f32010-11-08 19:18:58 +00002152 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002153 int ret;
2154
Chris Wilson03ac0642016-07-20 13:31:51 +01002155 obj = i915_gem_object_lookup(file, handle);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002156 if (!obj)
2157 return -ENOENT;
Chris Wilsonab182822009-09-22 18:46:17 +01002158
Chris Wilsond8cb5082012-08-11 15:41:03 +01002159 ret = i915_gem_object_create_mmap_offset(obj);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002160 if (ret == 0)
2161 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002162
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002163 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002164 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002165}
2166
Dave Airlieff72145b2011-02-07 12:16:14 +10002167/**
2168 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2169 * @dev: DRM device
2170 * @data: GTT mapping ioctl data
2171 * @file: GEM object info
2172 *
2173 * Simply returns the fake offset to userspace so it can mmap it.
2174 * The mmap call will end up in drm_gem_mmap(), which will set things
2175 * up so we can get faults in the handler above.
2176 *
2177 * The fault handler will take care of binding the object into the GTT
2178 * (since it may have been evicted to make room for something), allocating
2179 * a fence register, and mapping the appropriate aperture address into
2180 * userspace.
2181 */
2182int
2183i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2184 struct drm_file *file)
2185{
2186 struct drm_i915_gem_mmap_gtt *args = data;
2187
Dave Airlieda6b51d2014-12-24 13:11:17 +10002188 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002189}
2190
Daniel Vetter225067e2012-08-20 10:23:20 +02002191/* Immediately discard the backing storage */
2192static void
2193i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002194{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002195 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002196
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002197 if (obj->base.filp == NULL)
2198 return;
2199
Daniel Vetter225067e2012-08-20 10:23:20 +02002200 /* Our goal here is to return as much of the memory as
2201 * is possible back to the system as we are called from OOM.
2202 * To do this we must instruct the shmfs to drop all of its
2203 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002204 */
Chris Wilson55372522014-03-25 13:23:06 +00002205 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002206 obj->mm.madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002207}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002208
Chris Wilson55372522014-03-25 13:23:06 +00002209/* Try to discard unwanted pages */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002210void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002211{
Chris Wilson55372522014-03-25 13:23:06 +00002212 struct address_space *mapping;
2213
Chris Wilson1233e2d2016-10-28 13:58:37 +01002214 lockdep_assert_held(&obj->mm.lock);
2215 GEM_BUG_ON(obj->mm.pages);
2216
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002217 switch (obj->mm.madv) {
Chris Wilson55372522014-03-25 13:23:06 +00002218 case I915_MADV_DONTNEED:
2219 i915_gem_object_truncate(obj);
2220 case __I915_MADV_PURGED:
2221 return;
2222 }
2223
2224 if (obj->base.filp == NULL)
2225 return;
2226
Al Viro93c76a32015-12-04 23:45:44 -05002227 mapping = obj->base.filp->f_mapping,
Chris Wilson55372522014-03-25 13:23:06 +00002228 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002229}
2230
Chris Wilson5cdf5882010-09-27 15:51:07 +01002231static void
Chris Wilson03ac84f2016-10-28 13:58:36 +01002232i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj,
2233 struct sg_table *pages)
Eric Anholt673a3942008-07-30 12:06:12 -07002234{
Dave Gordon85d12252016-05-20 11:54:06 +01002235 struct sgt_iter sgt_iter;
2236 struct page *page;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002237
Chris Wilsone5facdf2016-12-23 14:57:57 +00002238 __i915_gem_object_release_shmem(obj, pages, true);
Eric Anholt856fa192009-03-19 14:10:50 -07002239
Chris Wilson03ac84f2016-10-28 13:58:36 +01002240 i915_gem_gtt_finish_pages(obj, pages);
Imre Deake2273302015-07-09 12:59:05 +03002241
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002242 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002243 i915_gem_object_save_bit_17_swizzle(obj, pages);
Eric Anholt280b7132009-03-12 16:56:27 -07002244
Chris Wilson03ac84f2016-10-28 13:58:36 +01002245 for_each_sgt_page(page, sgt_iter, pages) {
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002246 if (obj->mm.dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002247 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002248
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002249 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002250 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002251
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002252 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002253 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002254 obj->mm.dirty = false;
Eric Anholt673a3942008-07-30 12:06:12 -07002255
Chris Wilson03ac84f2016-10-28 13:58:36 +01002256 sg_free_table(pages);
2257 kfree(pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002258}
2259
Chris Wilson96d77632016-10-28 13:58:33 +01002260static void __i915_gem_object_reset_page_iter(struct drm_i915_gem_object *obj)
2261{
2262 struct radix_tree_iter iter;
2263 void **slot;
2264
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002265 radix_tree_for_each_slot(slot, &obj->mm.get_page.radix, &iter, 0)
2266 radix_tree_delete(&obj->mm.get_page.radix, iter.index);
Chris Wilson96d77632016-10-28 13:58:33 +01002267}
2268
Chris Wilson548625e2016-11-01 12:11:34 +00002269void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
2270 enum i915_mm_subclass subclass)
Chris Wilson37e680a2012-06-07 15:38:42 +01002271{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002272 struct sg_table *pages;
Chris Wilson37e680a2012-06-07 15:38:42 +01002273
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002274 if (i915_gem_object_has_pinned_pages(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002275 return;
Chris Wilsona5570172012-09-04 21:02:54 +01002276
Chris Wilson15717de2016-08-04 07:52:26 +01002277 GEM_BUG_ON(obj->bind_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002278 if (!READ_ONCE(obj->mm.pages))
2279 return;
2280
2281 /* May be called by shrinker from within get_pages() (on another bo) */
Chris Wilson548625e2016-11-01 12:11:34 +00002282 mutex_lock_nested(&obj->mm.lock, subclass);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002283 if (unlikely(atomic_read(&obj->mm.pages_pin_count)))
2284 goto unlock;
Ben Widawsky3e123022013-07-31 17:00:04 -07002285
Chris Wilsona2165e32012-12-03 11:49:00 +00002286 /* ->put_pages might need to allocate memory for the bit17 swizzle
2287 * array, hence protect them from being reaped by removing them from gtt
2288 * lists early. */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002289 pages = fetch_and_zero(&obj->mm.pages);
2290 GEM_BUG_ON(!pages);
Chris Wilsona2165e32012-12-03 11:49:00 +00002291
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002292 if (obj->mm.mapping) {
Chris Wilson4b30cb22016-08-18 17:16:42 +01002293 void *ptr;
2294
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002295 ptr = ptr_mask_bits(obj->mm.mapping);
Chris Wilson4b30cb22016-08-18 17:16:42 +01002296 if (is_vmalloc_addr(ptr))
2297 vunmap(ptr);
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002298 else
Chris Wilson4b30cb22016-08-18 17:16:42 +01002299 kunmap(kmap_to_page(ptr));
2300
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002301 obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002302 }
2303
Chris Wilson96d77632016-10-28 13:58:33 +01002304 __i915_gem_object_reset_page_iter(obj);
2305
Chris Wilson03ac84f2016-10-28 13:58:36 +01002306 obj->ops->put_pages(obj, pages);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002307unlock:
2308 mutex_unlock(&obj->mm.lock);
Chris Wilson6c085a72012-08-20 11:40:46 +02002309}
2310
Chris Wilson4ff340f02016-10-18 13:02:50 +01002311static unsigned int swiotlb_max_size(void)
Chris Wilson871dfbd2016-10-11 09:20:21 +01002312{
2313#if IS_ENABLED(CONFIG_SWIOTLB)
2314 return rounddown(swiotlb_nr_tbl() << IO_TLB_SHIFT, PAGE_SIZE);
2315#else
2316 return 0;
2317#endif
2318}
2319
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002320static void i915_sg_trim(struct sg_table *orig_st)
2321{
2322 struct sg_table new_st;
2323 struct scatterlist *sg, *new_sg;
2324 unsigned int i;
2325
2326 if (orig_st->nents == orig_st->orig_nents)
2327 return;
2328
Chris Wilson8bfc478f2016-12-23 14:57:58 +00002329 if (sg_alloc_table(&new_st, orig_st->nents, GFP_KERNEL | __GFP_NOWARN))
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002330 return;
2331
2332 new_sg = new_st.sgl;
2333 for_each_sg(orig_st->sgl, sg, orig_st->nents, i) {
2334 sg_set_page(new_sg, sg_page(sg), sg->length, 0);
2335 /* called before being DMA mapped, no need to copy sg->dma_* */
2336 new_sg = sg_next(new_sg);
2337 }
Chris Wilsonc2dc6cc2016-12-19 12:43:46 +00002338 GEM_BUG_ON(new_sg); /* Should walk exactly nents and hit the end */
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002339
2340 sg_free_table(orig_st);
2341
2342 *orig_st = new_st;
2343}
2344
Chris Wilson03ac84f2016-10-28 13:58:36 +01002345static struct sg_table *
Chris Wilson6c085a72012-08-20 11:40:46 +02002346i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002347{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002348 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond766ef52016-12-19 12:43:45 +00002349 const unsigned long page_count = obj->base.size / PAGE_SIZE;
2350 unsigned long i;
Eric Anholt673a3942008-07-30 12:06:12 -07002351 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002352 struct sg_table *st;
2353 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002354 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002355 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002356 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson4ff340f02016-10-18 13:02:50 +01002357 unsigned int max_segment;
Imre Deake2273302015-07-09 12:59:05 +03002358 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002359 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002360
Chris Wilson6c085a72012-08-20 11:40:46 +02002361 /* Assert that the object is not currently in any GPU domain. As it
2362 * wasn't in the GTT, there shouldn't be any way it could have been in
2363 * a GPU cache
2364 */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002365 GEM_BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2366 GEM_BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Chris Wilson6c085a72012-08-20 11:40:46 +02002367
Chris Wilson871dfbd2016-10-11 09:20:21 +01002368 max_segment = swiotlb_max_size();
2369 if (!max_segment)
Chris Wilson4ff340f02016-10-18 13:02:50 +01002370 max_segment = rounddown(UINT_MAX, PAGE_SIZE);
Chris Wilson871dfbd2016-10-11 09:20:21 +01002371
Chris Wilson9da3da62012-06-01 15:20:22 +01002372 st = kmalloc(sizeof(*st), GFP_KERNEL);
2373 if (st == NULL)
Chris Wilson03ac84f2016-10-28 13:58:36 +01002374 return ERR_PTR(-ENOMEM);
Eric Anholt673a3942008-07-30 12:06:12 -07002375
Chris Wilsond766ef52016-12-19 12:43:45 +00002376rebuild_st:
Chris Wilson9da3da62012-06-01 15:20:22 +01002377 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002378 kfree(st);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002379 return ERR_PTR(-ENOMEM);
Chris Wilson9da3da62012-06-01 15:20:22 +01002380 }
2381
2382 /* Get the list of pages out of our struct file. They'll be pinned
2383 * at this point until we release them.
2384 *
2385 * Fail silently without starting the shrinker
2386 */
Al Viro93c76a32015-12-04 23:45:44 -05002387 mapping = obj->base.filp->f_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002388 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002389 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002390 sg = st->sgl;
2391 st->nents = 0;
2392 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002393 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2394 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002395 i915_gem_shrink(dev_priv,
2396 page_count,
2397 I915_SHRINK_BOUND |
2398 I915_SHRINK_UNBOUND |
2399 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002400 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2401 }
2402 if (IS_ERR(page)) {
2403 /* We've tried hard to allocate the memory by reaping
2404 * our own buffer, now let the real VM do its job and
2405 * go down in flames if truly OOM.
2406 */
David Herrmannf461d1b2014-05-25 14:34:10 +02002407 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002408 if (IS_ERR(page)) {
2409 ret = PTR_ERR(page);
Chris Wilsonb17993b2016-11-14 11:29:30 +00002410 goto err_sg;
Imre Deake2273302015-07-09 12:59:05 +03002411 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002412 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002413 if (!i ||
2414 sg->length >= max_segment ||
2415 page_to_pfn(page) != last_pfn + 1) {
Imre Deak90797e62013-02-18 19:28:03 +02002416 if (i)
2417 sg = sg_next(sg);
2418 st->nents++;
2419 sg_set_page(sg, page, PAGE_SIZE, 0);
2420 } else {
2421 sg->length += PAGE_SIZE;
2422 }
2423 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002424
2425 /* Check that the i965g/gm workaround works. */
2426 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002427 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002428 if (sg) /* loop terminated early; short sg table */
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002429 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002430
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002431 /* Trim unused sg entries to avoid wasting memory. */
2432 i915_sg_trim(st);
2433
Chris Wilson03ac84f2016-10-28 13:58:36 +01002434 ret = i915_gem_gtt_prepare_pages(obj, st);
Chris Wilsond766ef52016-12-19 12:43:45 +00002435 if (ret) {
2436 /* DMA remapping failed? One possible cause is that
2437 * it could not reserve enough large entries, asking
2438 * for PAGE_SIZE chunks instead may be helpful.
2439 */
2440 if (max_segment > PAGE_SIZE) {
2441 for_each_sgt_page(page, sgt_iter, st)
2442 put_page(page);
2443 sg_free_table(st);
2444
2445 max_segment = PAGE_SIZE;
2446 goto rebuild_st;
2447 } else {
2448 dev_warn(&dev_priv->drm.pdev->dev,
2449 "Failed to DMA remap %lu pages\n",
2450 page_count);
2451 goto err_pages;
2452 }
2453 }
Imre Deake2273302015-07-09 12:59:05 +03002454
Eric Anholt673a3942008-07-30 12:06:12 -07002455 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002456 i915_gem_object_do_bit_17_swizzle(obj, st);
Eric Anholt673a3942008-07-30 12:06:12 -07002457
Chris Wilson03ac84f2016-10-28 13:58:36 +01002458 return st;
Eric Anholt673a3942008-07-30 12:06:12 -07002459
Chris Wilsonb17993b2016-11-14 11:29:30 +00002460err_sg:
Imre Deak90797e62013-02-18 19:28:03 +02002461 sg_mark_end(sg);
Chris Wilsonb17993b2016-11-14 11:29:30 +00002462err_pages:
Dave Gordon85d12252016-05-20 11:54:06 +01002463 for_each_sgt_page(page, sgt_iter, st)
2464 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002465 sg_free_table(st);
2466 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002467
2468 /* shmemfs first checks if there is enough memory to allocate the page
2469 * and reports ENOSPC should there be insufficient, along with the usual
2470 * ENOMEM for a genuine allocation failure.
2471 *
2472 * We use ENOSPC in our driver to mean that we have run out of aperture
2473 * space and so want to translate the error from shmemfs back to our
2474 * usual understanding of ENOMEM.
2475 */
Imre Deake2273302015-07-09 12:59:05 +03002476 if (ret == -ENOSPC)
2477 ret = -ENOMEM;
2478
Chris Wilson03ac84f2016-10-28 13:58:36 +01002479 return ERR_PTR(ret);
2480}
2481
2482void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
2483 struct sg_table *pages)
2484{
Chris Wilson1233e2d2016-10-28 13:58:37 +01002485 lockdep_assert_held(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002486
2487 obj->mm.get_page.sg_pos = pages->sgl;
2488 obj->mm.get_page.sg_idx = 0;
2489
2490 obj->mm.pages = pages;
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002491
2492 if (i915_gem_object_is_tiled(obj) &&
2493 to_i915(obj->base.dev)->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
2494 GEM_BUG_ON(obj->mm.quirked);
2495 __i915_gem_object_pin_pages(obj);
2496 obj->mm.quirked = true;
2497 }
Chris Wilson03ac84f2016-10-28 13:58:36 +01002498}
2499
2500static int ____i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2501{
2502 struct sg_table *pages;
2503
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002504 GEM_BUG_ON(i915_gem_object_has_pinned_pages(obj));
2505
Chris Wilson03ac84f2016-10-28 13:58:36 +01002506 if (unlikely(obj->mm.madv != I915_MADV_WILLNEED)) {
2507 DRM_DEBUG("Attempting to obtain a purgeable object\n");
2508 return -EFAULT;
2509 }
2510
2511 pages = obj->ops->get_pages(obj);
2512 if (unlikely(IS_ERR(pages)))
2513 return PTR_ERR(pages);
2514
2515 __i915_gem_object_set_pages(obj, pages);
2516 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002517}
2518
Chris Wilson37e680a2012-06-07 15:38:42 +01002519/* Ensure that the associated pages are gathered from the backing storage
Chris Wilson1233e2d2016-10-28 13:58:37 +01002520 * and pinned into our object. i915_gem_object_pin_pages() may be called
Chris Wilson37e680a2012-06-07 15:38:42 +01002521 * multiple times before they are released by a single call to
Chris Wilson1233e2d2016-10-28 13:58:37 +01002522 * i915_gem_object_unpin_pages() - once the pages are no longer referenced
Chris Wilson37e680a2012-06-07 15:38:42 +01002523 * either as a result of memory pressure (reaping pages under the shrinker)
2524 * or as the object is itself released.
2525 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002526int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
Chris Wilson37e680a2012-06-07 15:38:42 +01002527{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002528 int err;
Chris Wilson37e680a2012-06-07 15:38:42 +01002529
Chris Wilson1233e2d2016-10-28 13:58:37 +01002530 err = mutex_lock_interruptible(&obj->mm.lock);
2531 if (err)
2532 return err;
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002533
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002534 if (unlikely(!obj->mm.pages)) {
2535 err = ____i915_gem_object_get_pages(obj);
2536 if (err)
2537 goto unlock;
2538
2539 smp_mb__before_atomic();
Chris Wilson1233e2d2016-10-28 13:58:37 +01002540 }
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002541 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson43e28f02013-01-08 10:53:09 +00002542
Chris Wilson1233e2d2016-10-28 13:58:37 +01002543unlock:
2544 mutex_unlock(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002545 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07002546}
2547
Dave Gordondd6034c2016-05-20 11:54:04 +01002548/* The 'mapping' part of i915_gem_object_pin_map() below */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002549static void *i915_gem_object_map(const struct drm_i915_gem_object *obj,
2550 enum i915_map_type type)
Dave Gordondd6034c2016-05-20 11:54:04 +01002551{
2552 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002553 struct sg_table *sgt = obj->mm.pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002554 struct sgt_iter sgt_iter;
2555 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002556 struct page *stack_pages[32];
2557 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002558 unsigned long i = 0;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002559 pgprot_t pgprot;
Dave Gordondd6034c2016-05-20 11:54:04 +01002560 void *addr;
2561
2562 /* A single page can always be kmapped */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002563 if (n_pages == 1 && type == I915_MAP_WB)
Dave Gordondd6034c2016-05-20 11:54:04 +01002564 return kmap(sg_page(sgt->sgl));
2565
Dave Gordonb338fa42016-05-20 11:54:05 +01002566 if (n_pages > ARRAY_SIZE(stack_pages)) {
2567 /* Too big for stack -- allocate temporary array instead */
2568 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2569 if (!pages)
2570 return NULL;
2571 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002572
Dave Gordon85d12252016-05-20 11:54:06 +01002573 for_each_sgt_page(page, sgt_iter, sgt)
2574 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002575
2576 /* Check that we have the expected number of pages */
2577 GEM_BUG_ON(i != n_pages);
2578
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002579 switch (type) {
2580 case I915_MAP_WB:
2581 pgprot = PAGE_KERNEL;
2582 break;
2583 case I915_MAP_WC:
2584 pgprot = pgprot_writecombine(PAGE_KERNEL_IO);
2585 break;
2586 }
2587 addr = vmap(pages, n_pages, 0, pgprot);
Dave Gordondd6034c2016-05-20 11:54:04 +01002588
Dave Gordonb338fa42016-05-20 11:54:05 +01002589 if (pages != stack_pages)
2590 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002591
2592 return addr;
2593}
2594
2595/* get, pin, and map the pages of the object into kernel space */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002596void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2597 enum i915_map_type type)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002598{
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002599 enum i915_map_type has_type;
2600 bool pinned;
2601 void *ptr;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002602 int ret;
2603
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002604 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002605
Chris Wilson1233e2d2016-10-28 13:58:37 +01002606 ret = mutex_lock_interruptible(&obj->mm.lock);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002607 if (ret)
2608 return ERR_PTR(ret);
2609
Chris Wilson1233e2d2016-10-28 13:58:37 +01002610 pinned = true;
2611 if (!atomic_inc_not_zero(&obj->mm.pages_pin_count)) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002612 if (unlikely(!obj->mm.pages)) {
2613 ret = ____i915_gem_object_get_pages(obj);
2614 if (ret)
2615 goto err_unlock;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002616
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002617 smp_mb__before_atomic();
2618 }
2619 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002620 pinned = false;
2621 }
2622 GEM_BUG_ON(!obj->mm.pages);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002623
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002624 ptr = ptr_unpack_bits(obj->mm.mapping, has_type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002625 if (ptr && has_type != type) {
2626 if (pinned) {
2627 ret = -EBUSY;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002628 goto err_unpin;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002629 }
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002630
2631 if (is_vmalloc_addr(ptr))
2632 vunmap(ptr);
2633 else
2634 kunmap(kmap_to_page(ptr));
2635
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002636 ptr = obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002637 }
2638
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002639 if (!ptr) {
2640 ptr = i915_gem_object_map(obj, type);
2641 if (!ptr) {
2642 ret = -ENOMEM;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002643 goto err_unpin;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002644 }
2645
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002646 obj->mm.mapping = ptr_pack_bits(ptr, type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002647 }
2648
Chris Wilson1233e2d2016-10-28 13:58:37 +01002649out_unlock:
2650 mutex_unlock(&obj->mm.lock);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002651 return ptr;
2652
Chris Wilson1233e2d2016-10-28 13:58:37 +01002653err_unpin:
2654 atomic_dec(&obj->mm.pages_pin_count);
2655err_unlock:
2656 ptr = ERR_PTR(ret);
2657 goto out_unlock;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002658}
2659
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002660static bool i915_context_is_banned(const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002661{
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002662 if (ctx->banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002663 return true;
2664
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002665 if (!ctx->bannable)
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002666 return false;
2667
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002668 if (ctx->ban_score >= CONTEXT_SCORE_BAN_THRESHOLD) {
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002669 DRM_DEBUG("context hanging too often, banning!\n");
2670 return true;
2671 }
2672
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002673 return false;
2674}
2675
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002676static void i915_gem_context_mark_guilty(struct i915_gem_context *ctx)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002677{
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002678 ctx->ban_score += CONTEXT_SCORE_GUILTY;
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002679
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002680 ctx->banned = i915_context_is_banned(ctx);
2681 ctx->guilty_count++;
Mika Kuoppalab083a082016-11-18 15:10:47 +02002682
2683 DRM_DEBUG_DRIVER("context %s marked guilty (score %d) banned? %s\n",
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002684 ctx->name, ctx->ban_score,
2685 yesno(ctx->banned));
Mika Kuoppalab083a082016-11-18 15:10:47 +02002686
Chris Wilsond9e9da62016-11-22 14:41:18 +00002687 if (!ctx->banned || IS_ERR_OR_NULL(ctx->file_priv))
Mika Kuoppalab083a082016-11-18 15:10:47 +02002688 return;
2689
Chris Wilsond9e9da62016-11-22 14:41:18 +00002690 ctx->file_priv->context_bans++;
2691 DRM_DEBUG_DRIVER("client %s has had %d context banned\n",
2692 ctx->name, ctx->file_priv->context_bans);
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002693}
2694
2695static void i915_gem_context_mark_innocent(struct i915_gem_context *ctx)
2696{
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002697 ctx->active_count++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002698}
2699
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002700struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002701i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002702{
Chris Wilson4db080f2013-12-04 11:37:09 +00002703 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002704
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002705 /* We are called by the error capture and reset at a random
2706 * point in time. In particular, note that neither is crucially
2707 * ordered with an interrupt. After a hang, the GPU is dead and we
2708 * assume that no more writes can happen (we waited long enough for
2709 * all writes that were in transaction to be flushed) - adding an
2710 * extra delay for a recent interrupt is pointless. Hence, we do
2711 * not need an engine->irq_seqno_barrier() before the seqno reads.
2712 */
Chris Wilson73cb9702016-10-28 13:58:46 +01002713 list_for_each_entry(request, &engine->timeline->requests, link) {
Chris Wilson80b204b2016-10-28 13:58:58 +01002714 if (__i915_gem_request_completed(request))
Chris Wilson4db080f2013-12-04 11:37:09 +00002715 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002716
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002717 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002718 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002719
2720 return NULL;
2721}
2722
Chris Wilson821ed7d2016-09-09 14:11:53 +01002723static void reset_request(struct drm_i915_gem_request *request)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002724{
Chris Wilson821ed7d2016-09-09 14:11:53 +01002725 void *vaddr = request->ring->vaddr;
2726 u32 head;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002727
Chris Wilson821ed7d2016-09-09 14:11:53 +01002728 /* As this request likely depends on state from the lost
2729 * context, clear out all the user operations leaving the
2730 * breadcrumb at the end (so we get the fence notifications).
2731 */
2732 head = request->head;
2733 if (request->postfix < head) {
2734 memset(vaddr + head, 0, request->ring->size - head);
2735 head = 0;
2736 }
2737 memset(vaddr + head, 0, request->postfix - head);
Chris Wilson4db080f2013-12-04 11:37:09 +00002738}
2739
Chris Wilson821ed7d2016-09-09 14:11:53 +01002740static void i915_gem_reset_engine(struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002741{
Chris Wilsondcff85c2016-08-05 10:14:11 +01002742 struct drm_i915_gem_request *request;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002743 struct i915_gem_context *incomplete_ctx;
Chris Wilson80b204b2016-10-28 13:58:58 +01002744 struct intel_timeline *timeline;
Chris Wilson00c25e32016-12-23 14:58:04 +00002745 unsigned long flags;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002746 bool ring_hung;
Chris Wilson608c1a52015-09-03 13:01:40 +01002747
Chris Wilson821ed7d2016-09-09 14:11:53 +01002748 if (engine->irq_seqno_barrier)
2749 engine->irq_seqno_barrier(engine);
2750
2751 request = i915_gem_find_active_request(engine);
2752 if (!request)
2753 return;
2754
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02002755 ring_hung = engine->hangcheck.stalled;
2756 if (engine->hangcheck.seqno != intel_engine_get_seqno(engine)) {
2757 DRM_DEBUG_DRIVER("%s pardoned, was guilty? %s\n",
2758 engine->name,
2759 yesno(ring_hung));
Chris Wilson77c60702016-10-04 21:11:29 +01002760 ring_hung = false;
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02002761 }
Chris Wilson77c60702016-10-04 21:11:29 +01002762
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002763 if (ring_hung)
2764 i915_gem_context_mark_guilty(request->ctx);
2765 else
2766 i915_gem_context_mark_innocent(request->ctx);
2767
Chris Wilson821ed7d2016-09-09 14:11:53 +01002768 if (!ring_hung)
2769 return;
2770
2771 DRM_DEBUG_DRIVER("resetting %s to restart from tail of request 0x%x\n",
Chris Wilson65e47602016-10-28 13:58:49 +01002772 engine->name, request->global_seqno);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002773
2774 /* Setup the CS to resume from the breadcrumb of the hung request */
2775 engine->reset_hw(engine, request);
2776
2777 /* Users of the default context do not rely on logical state
2778 * preserved between batches. They have to emit full state on
2779 * every batch and so it is safe to execute queued requests following
2780 * the hang.
2781 *
2782 * Other contexts preserve state, now corrupt. We want to skip all
2783 * queued requests that reference the corrupt context.
2784 */
2785 incomplete_ctx = request->ctx;
2786 if (i915_gem_context_is_default(incomplete_ctx))
2787 return;
2788
Chris Wilson00c25e32016-12-23 14:58:04 +00002789 timeline = i915_gem_context_lookup_timeline(incomplete_ctx, engine);
2790
2791 spin_lock_irqsave(&engine->timeline->lock, flags);
2792 spin_lock(&timeline->lock);
2793
Chris Wilson73cb9702016-10-28 13:58:46 +01002794 list_for_each_entry_continue(request, &engine->timeline->requests, link)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002795 if (request->ctx == incomplete_ctx)
2796 reset_request(request);
Chris Wilson80b204b2016-10-28 13:58:58 +01002797
Chris Wilson80b204b2016-10-28 13:58:58 +01002798 list_for_each_entry(request, &timeline->requests, link)
2799 reset_request(request);
Chris Wilson00c25e32016-12-23 14:58:04 +00002800
2801 spin_unlock(&timeline->lock);
2802 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002803}
2804
2805void i915_gem_reset(struct drm_i915_private *dev_priv)
2806{
2807 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302808 enum intel_engine_id id;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002809
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002810 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2811
Chris Wilson821ed7d2016-09-09 14:11:53 +01002812 i915_gem_retire_requests(dev_priv);
2813
Akash Goel3b3f1652016-10-13 22:44:48 +05302814 for_each_engine(engine, dev_priv, id)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002815 i915_gem_reset_engine(engine);
2816
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00002817 i915_gem_restore_fences(dev_priv);
Chris Wilsonf2a91d12016-09-21 14:51:06 +01002818
2819 if (dev_priv->gt.awake) {
2820 intel_sanitize_gt_powersave(dev_priv);
2821 intel_enable_gt_powersave(dev_priv);
2822 if (INTEL_GEN(dev_priv) >= 6)
2823 gen6_rps_busy(dev_priv);
2824 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002825}
2826
2827static void nop_submit_request(struct drm_i915_gem_request *request)
2828{
Chris Wilson3dcf93f2016-11-22 14:41:20 +00002829 i915_gem_request_submit(request);
2830 intel_engine_init_global_seqno(request->engine, request->global_seqno);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002831}
2832
2833static void i915_gem_cleanup_engine(struct intel_engine_cs *engine)
2834{
Chris Wilson20e49332016-11-22 14:41:21 +00002835 /* We need to be sure that no thread is running the old callback as
2836 * we install the nop handler (otherwise we would submit a request
2837 * to hardware that will never complete). In order to prevent this
2838 * race, we wait until the machine is idle before making the swap
2839 * (using stop_machine()).
2840 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01002841 engine->submit_request = nop_submit_request;
Chris Wilson70c2a242016-09-09 14:11:46 +01002842
Chris Wilsonc4b09302016-07-20 09:21:10 +01002843 /* Mark all pending requests as complete so that any concurrent
2844 * (lockless) lookup doesn't try and wait upon the request as we
2845 * reset it.
2846 */
Chris Wilson73cb9702016-10-28 13:58:46 +01002847 intel_engine_init_global_seqno(engine,
Chris Wilsoncb399ea2016-11-01 10:03:16 +00002848 intel_engine_last_submit(engine));
Chris Wilsonc4b09302016-07-20 09:21:10 +01002849
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002850 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002851 * Clear the execlists queue up before freeing the requests, as those
2852 * are the ones that keep the context and ringbuffer backing objects
2853 * pinned in place.
2854 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002855
Tomas Elf7de1691a2015-10-19 16:32:32 +01002856 if (i915.enable_execlists) {
Chris Wilson663f71e2016-11-14 20:41:00 +00002857 unsigned long flags;
2858
2859 spin_lock_irqsave(&engine->timeline->lock, flags);
2860
Chris Wilson70c2a242016-09-09 14:11:46 +01002861 i915_gem_request_put(engine->execlist_port[0].request);
2862 i915_gem_request_put(engine->execlist_port[1].request);
2863 memset(engine->execlist_port, 0, sizeof(engine->execlist_port));
Chris Wilson20311bd2016-11-14 20:41:03 +00002864 engine->execlist_queue = RB_ROOT;
2865 engine->execlist_first = NULL;
Chris Wilson663f71e2016-11-14 20:41:00 +00002866
2867 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002868 }
Eric Anholt673a3942008-07-30 12:06:12 -07002869}
2870
Chris Wilson20e49332016-11-22 14:41:21 +00002871static int __i915_gem_set_wedged_BKL(void *data)
Eric Anholt673a3942008-07-30 12:06:12 -07002872{
Chris Wilson20e49332016-11-22 14:41:21 +00002873 struct drm_i915_private *i915 = data;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002874 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302875 enum intel_engine_id id;
Eric Anholt673a3942008-07-30 12:06:12 -07002876
Chris Wilson20e49332016-11-22 14:41:21 +00002877 for_each_engine(engine, i915, id)
2878 i915_gem_cleanup_engine(engine);
2879
2880 return 0;
2881}
2882
2883void i915_gem_set_wedged(struct drm_i915_private *dev_priv)
2884{
Chris Wilson821ed7d2016-09-09 14:11:53 +01002885 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2886 set_bit(I915_WEDGED, &dev_priv->gpu_error.flags);
Chris Wilson4db080f2013-12-04 11:37:09 +00002887
Chris Wilson20e49332016-11-22 14:41:21 +00002888 stop_machine(__i915_gem_set_wedged_BKL, dev_priv, NULL);
Chris Wilsondfaae392010-09-22 10:31:52 +01002889
Chris Wilson20e49332016-11-22 14:41:21 +00002890 i915_gem_context_lost(dev_priv);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002891 i915_gem_retire_requests(dev_priv);
Chris Wilson20e49332016-11-22 14:41:21 +00002892
2893 mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07002894}
2895
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002896static void
Eric Anholt673a3942008-07-30 12:06:12 -07002897i915_gem_retire_work_handler(struct work_struct *work)
2898{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002899 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002900 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002901 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07002902
Chris Wilson891b48c2010-09-29 12:26:37 +01002903 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002904 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01002905 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002906 mutex_unlock(&dev->struct_mutex);
2907 }
Chris Wilson67d97da2016-07-04 08:08:31 +01002908
2909 /* Keep the retire handler running until we are finally idle.
2910 * We do not need to do this test under locking as in the worst-case
2911 * we queue the retire worker once too often.
2912 */
Chris Wilsonc9615612016-07-09 10:12:06 +01002913 if (READ_ONCE(dev_priv->gt.awake)) {
2914 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01002915 queue_delayed_work(dev_priv->wq,
2916 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002917 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01002918 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002919}
Chris Wilson891b48c2010-09-29 12:26:37 +01002920
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002921static void
2922i915_gem_idle_work_handler(struct work_struct *work)
2923{
2924 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002925 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002926 struct drm_device *dev = &dev_priv->drm;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002927 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302928 enum intel_engine_id id;
Chris Wilson67d97da2016-07-04 08:08:31 +01002929 bool rearm_hangcheck;
2930
2931 if (!READ_ONCE(dev_priv->gt.awake))
2932 return;
2933
Imre Deak0cb56702016-11-07 11:20:04 +02002934 /*
2935 * Wait for last execlists context complete, but bail out in case a
2936 * new request is submitted.
2937 */
2938 wait_for(READ_ONCE(dev_priv->gt.active_requests) ||
2939 intel_execlists_idle(dev_priv), 10);
2940
Chris Wilson28176ef2016-10-28 13:58:56 +01002941 if (READ_ONCE(dev_priv->gt.active_requests))
Chris Wilson67d97da2016-07-04 08:08:31 +01002942 return;
2943
2944 rearm_hangcheck =
2945 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
2946
2947 if (!mutex_trylock(&dev->struct_mutex)) {
2948 /* Currently busy, come back later */
2949 mod_delayed_work(dev_priv->wq,
2950 &dev_priv->gt.idle_work,
2951 msecs_to_jiffies(50));
2952 goto out_rearm;
2953 }
2954
Imre Deak93c97dc2016-11-07 11:20:03 +02002955 /*
2956 * New request retired after this work handler started, extend active
2957 * period until next instance of the work.
2958 */
2959 if (work_pending(work))
2960 goto out_unlock;
2961
Chris Wilson28176ef2016-10-28 13:58:56 +01002962 if (dev_priv->gt.active_requests)
Chris Wilson67d97da2016-07-04 08:08:31 +01002963 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002964
Imre Deak0cb56702016-11-07 11:20:04 +02002965 if (wait_for(intel_execlists_idle(dev_priv), 10))
2966 DRM_ERROR("Timeout waiting for engines to idle\n");
2967
Akash Goel3b3f1652016-10-13 22:44:48 +05302968 for_each_engine(engine, dev_priv, id)
Chris Wilson67d97da2016-07-04 08:08:31 +01002969 i915_gem_batch_pool_fini(&engine->batch_pool);
Zou Nan hai852835f2010-05-21 09:08:56 +08002970
Chris Wilson67d97da2016-07-04 08:08:31 +01002971 GEM_BUG_ON(!dev_priv->gt.awake);
2972 dev_priv->gt.awake = false;
2973 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01002974
Chris Wilson67d97da2016-07-04 08:08:31 +01002975 if (INTEL_GEN(dev_priv) >= 6)
2976 gen6_rps_idle(dev_priv);
2977 intel_runtime_pm_put(dev_priv);
2978out_unlock:
2979 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01002980
Chris Wilson67d97da2016-07-04 08:08:31 +01002981out_rearm:
2982 if (rearm_hangcheck) {
2983 GEM_BUG_ON(!dev_priv->gt.awake);
2984 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01002985 }
Eric Anholt673a3942008-07-30 12:06:12 -07002986}
2987
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002988void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
2989{
2990 struct drm_i915_gem_object *obj = to_intel_bo(gem);
2991 struct drm_i915_file_private *fpriv = file->driver_priv;
2992 struct i915_vma *vma, *vn;
2993
2994 mutex_lock(&obj->base.dev->struct_mutex);
2995 list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link)
2996 if (vma->vm->file == fpriv)
2997 i915_vma_close(vma);
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01002998
2999 if (i915_gem_object_is_active(obj) &&
3000 !i915_gem_object_has_active_reference(obj)) {
3001 i915_gem_object_set_active_reference(obj);
3002 i915_gem_object_get(obj);
3003 }
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003004 mutex_unlock(&obj->base.dev->struct_mutex);
3005}
3006
Chris Wilsone95433c2016-10-28 13:58:27 +01003007static unsigned long to_wait_timeout(s64 timeout_ns)
3008{
3009 if (timeout_ns < 0)
3010 return MAX_SCHEDULE_TIMEOUT;
3011
3012 if (timeout_ns == 0)
3013 return 0;
3014
3015 return nsecs_to_jiffies_timeout(timeout_ns);
3016}
3017
Ben Widawsky5816d642012-04-11 11:18:19 -07003018/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003019 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003020 * @dev: drm device pointer
3021 * @data: ioctl data blob
3022 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003023 *
3024 * Returns 0 if successful, else an error is returned with the remaining time in
3025 * the timeout parameter.
3026 * -ETIME: object is still busy after timeout
3027 * -ERESTARTSYS: signal interrupted the wait
3028 * -ENONENT: object doesn't exist
3029 * Also possible, but rare:
3030 * -EAGAIN: GPU wedged
3031 * -ENOMEM: damn
3032 * -ENODEV: Internal IRQ fail
3033 * -E?: The add request failed
3034 *
3035 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3036 * non-zero timeout parameter the wait ioctl will wait for the given number of
3037 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3038 * without holding struct_mutex the object may become re-busied before this
3039 * function completes. A similar but shorter * race condition exists in the busy
3040 * ioctl
3041 */
3042int
3043i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3044{
3045 struct drm_i915_gem_wait *args = data;
3046 struct drm_i915_gem_object *obj;
Chris Wilsone95433c2016-10-28 13:58:27 +01003047 ktime_t start;
3048 long ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003049
Daniel Vetter11b5d512014-09-29 15:31:26 +02003050 if (args->flags != 0)
3051 return -EINVAL;
3052
Chris Wilson03ac0642016-07-20 13:31:51 +01003053 obj = i915_gem_object_lookup(file, args->bo_handle);
Chris Wilson033d5492016-08-05 10:14:17 +01003054 if (!obj)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003055 return -ENOENT;
Chris Wilson033d5492016-08-05 10:14:17 +01003056
Chris Wilsone95433c2016-10-28 13:58:27 +01003057 start = ktime_get();
3058
3059 ret = i915_gem_object_wait(obj,
3060 I915_WAIT_INTERRUPTIBLE | I915_WAIT_ALL,
3061 to_wait_timeout(args->timeout_ns),
3062 to_rps_client(file));
3063
3064 if (args->timeout_ns > 0) {
3065 args->timeout_ns -= ktime_to_ns(ktime_sub(ktime_get(), start));
3066 if (args->timeout_ns < 0)
3067 args->timeout_ns = 0;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003068 }
3069
Chris Wilsonf0cd5182016-10-28 13:58:43 +01003070 i915_gem_object_put(obj);
John Harrisonff865882014-11-24 18:49:28 +00003071 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003072}
3073
Chris Wilson73cb9702016-10-28 13:58:46 +01003074static int wait_for_timeline(struct i915_gem_timeline *tl, unsigned int flags)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003075{
Chris Wilson73cb9702016-10-28 13:58:46 +01003076 int ret, i;
3077
3078 for (i = 0; i < ARRAY_SIZE(tl->engine); i++) {
3079 ret = i915_gem_active_wait(&tl->engine[i].last_request, flags);
3080 if (ret)
3081 return ret;
3082 }
3083
3084 return 0;
3085}
3086
3087int i915_gem_wait_for_idle(struct drm_i915_private *i915, unsigned int flags)
3088{
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003089 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003090
Chris Wilson9caa34a2016-11-11 14:58:08 +00003091 if (flags & I915_WAIT_LOCKED) {
3092 struct i915_gem_timeline *tl;
3093
3094 lockdep_assert_held(&i915->drm.struct_mutex);
3095
3096 list_for_each_entry(tl, &i915->gt.timelines, link) {
3097 ret = wait_for_timeline(tl, flags);
3098 if (ret)
3099 return ret;
3100 }
3101 } else {
3102 ret = wait_for_timeline(&i915->gt.global_timeline, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003103 if (ret)
3104 return ret;
3105 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003106
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003107 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003108}
3109
Chris Wilsond0da48c2016-11-06 12:59:59 +00003110void i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3111 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003112{
Eric Anholt673a3942008-07-30 12:06:12 -07003113 /* If we don't have a page list set up, then we're not pinned
3114 * to GPU, and we can ignore the cache flush because it'll happen
3115 * again at bind time.
3116 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003117 if (!obj->mm.pages)
Chris Wilsond0da48c2016-11-06 12:59:59 +00003118 return;
Eric Anholt673a3942008-07-30 12:06:12 -07003119
Imre Deak769ce462013-02-13 21:56:05 +02003120 /*
3121 * Stolen memory is always coherent with the GPU as it is explicitly
3122 * marked as wc by the system, or the system is cache-coherent.
3123 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003124 if (obj->stolen || obj->phys_handle)
Chris Wilsond0da48c2016-11-06 12:59:59 +00003125 return;
Imre Deak769ce462013-02-13 21:56:05 +02003126
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003127 /* If the GPU is snooping the contents of the CPU cache,
3128 * we do not need to manually clear the CPU cache lines. However,
3129 * the caches are only snooped when the render cache is
3130 * flushed/invalidated. As we always have to emit invalidations
3131 * and flushes when moving into and out of the RENDER domain, correct
3132 * snooping behaviour occurs naturally as the result of our domain
3133 * tracking.
3134 */
Chris Wilson0f719792015-01-13 13:32:52 +00003135 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3136 obj->cache_dirty = true;
Chris Wilsond0da48c2016-11-06 12:59:59 +00003137 return;
Chris Wilson0f719792015-01-13 13:32:52 +00003138 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003139
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003140 trace_i915_gem_object_clflush(obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003141 drm_clflush_sg(obj->mm.pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003142 obj->cache_dirty = false;
Eric Anholte47c68e2008-11-14 13:35:19 -08003143}
3144
3145/** Flushes the GTT write domain for the object if it's dirty. */
3146static void
Chris Wilson05394f32010-11-08 19:18:58 +00003147i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003148{
Chris Wilson3b5724d2016-08-18 17:16:49 +01003149 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003150
Chris Wilson05394f32010-11-08 19:18:58 +00003151 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003152 return;
3153
Chris Wilson63256ec2011-01-04 18:42:07 +00003154 /* No actual flushing is required for the GTT write domain. Writes
Chris Wilson3b5724d2016-08-18 17:16:49 +01003155 * to it "immediately" go to main memory as far as we know, so there's
Eric Anholte47c68e2008-11-14 13:35:19 -08003156 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003157 *
3158 * However, we do have to enforce the order so that all writes through
3159 * the GTT land before any writes to the device, such as updates to
3160 * the GATT itself.
Chris Wilson3b5724d2016-08-18 17:16:49 +01003161 *
3162 * We also have to wait a bit for the writes to land from the GTT.
3163 * An uncached read (i.e. mmio) seems to be ideal for the round-trip
3164 * timing. This issue has only been observed when switching quickly
3165 * between GTT writes and CPU reads from inside the kernel on recent hw,
3166 * and it appears to only affect discrete GTT blocks (i.e. on LLC
3167 * system agents we cannot reproduce this behaviour).
Eric Anholte47c68e2008-11-14 13:35:19 -08003168 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003169 wmb();
Chris Wilson3b5724d2016-08-18 17:16:49 +01003170 if (INTEL_GEN(dev_priv) >= 6 && !HAS_LLC(dev_priv))
Akash Goel3b3f1652016-10-13 22:44:48 +05303171 POSTING_READ(RING_ACTHD(dev_priv->engine[RCS]->mmio_base));
Chris Wilson63256ec2011-01-04 18:42:07 +00003172
Chris Wilsond243ad82016-08-18 17:16:44 +01003173 intel_fb_obj_flush(obj, false, write_origin(obj, I915_GEM_DOMAIN_GTT));
Daniel Vetterf99d7062014-06-19 16:01:59 +02003174
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003175 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003176 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003177 obj->base.read_domains,
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003178 I915_GEM_DOMAIN_GTT);
Eric Anholte47c68e2008-11-14 13:35:19 -08003179}
3180
3181/** Flushes the CPU write domain for the object if it's dirty. */
3182static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003183i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003184{
Chris Wilson05394f32010-11-08 19:18:58 +00003185 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003186 return;
3187
Chris Wilsond0da48c2016-11-06 12:59:59 +00003188 i915_gem_clflush_object(obj, obj->pin_display);
Rodrigo Vivide152b62015-07-07 16:28:51 -07003189 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003190
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003191 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003192 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003193 obj->base.read_domains,
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003194 I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08003195}
3196
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003197/**
3198 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003199 * @obj: object to act on
3200 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003201 *
3202 * This function returns when the move is complete, including waiting on
3203 * flushes to occur.
3204 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003205int
Chris Wilson20217462010-11-23 15:26:33 +00003206i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003207{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003208 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003209 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003210
Chris Wilsone95433c2016-10-28 13:58:27 +01003211 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003212
Chris Wilsone95433c2016-10-28 13:58:27 +01003213 ret = i915_gem_object_wait(obj,
3214 I915_WAIT_INTERRUPTIBLE |
3215 I915_WAIT_LOCKED |
3216 (write ? I915_WAIT_ALL : 0),
3217 MAX_SCHEDULE_TIMEOUT,
3218 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003219 if (ret)
3220 return ret;
3221
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003222 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3223 return 0;
3224
Chris Wilson43566de2015-01-02 16:29:29 +05303225 /* Flush and acquire obj->pages so that we are coherent through
3226 * direct access in memory with previous cached writes through
3227 * shmemfs and that our cache domain tracking remains valid.
3228 * For example, if the obj->filp was moved to swap without us
3229 * being notified and releasing the pages, we would mistakenly
3230 * continue to assume that the obj remained out of the CPU cached
3231 * domain.
3232 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003233 ret = i915_gem_object_pin_pages(obj);
Chris Wilson43566de2015-01-02 16:29:29 +05303234 if (ret)
3235 return ret;
3236
Daniel Vettere62b59e2015-01-21 14:53:48 +01003237 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003238
Chris Wilsond0a57782012-10-09 19:24:37 +01003239 /* Serialise direct access to this object with the barriers for
3240 * coherent writes from the GPU, by effectively invalidating the
3241 * GTT domain upon first access.
3242 */
3243 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3244 mb();
3245
Chris Wilson05394f32010-11-08 19:18:58 +00003246 old_write_domain = obj->base.write_domain;
3247 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003248
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003249 /* It should now be out of any other write domains, and we can update
3250 * the domain values for our changes.
3251 */
Chris Wilson40e62d52016-10-28 13:58:41 +01003252 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
Chris Wilson05394f32010-11-08 19:18:58 +00003253 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003254 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003255 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3256 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003257 obj->mm.dirty = true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003258 }
3259
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003260 trace_i915_gem_object_change_domain(obj,
3261 old_read_domains,
3262 old_write_domain);
3263
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003264 i915_gem_object_unpin_pages(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003265 return 0;
3266}
3267
Chris Wilsonef55f922015-10-09 14:11:27 +01003268/**
3269 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003270 * @obj: object to act on
3271 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003272 *
3273 * After this function returns, the object will be in the new cache-level
3274 * across all GTT and the contents of the backing storage will be coherent,
3275 * with respect to the new cache-level. In order to keep the backing storage
3276 * coherent for all users, we only allow a single cache level to be set
3277 * globally on the object and prevent it from being changed whilst the
3278 * hardware is reading from the object. That is if the object is currently
3279 * on the scanout it will be set to uncached (or equivalent display
3280 * cache coherency) and all non-MOCS GPU access will also be uncached so
3281 * that all direct access to the scanout remains coherent.
3282 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003283int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3284 enum i915_cache_level cache_level)
3285{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003286 struct i915_vma *vma;
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003287 int ret;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003288
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003289 lockdep_assert_held(&obj->base.dev->struct_mutex);
3290
Chris Wilsone4ffd172011-04-04 09:44:39 +01003291 if (obj->cache_level == cache_level)
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003292 return 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003293
Chris Wilsonef55f922015-10-09 14:11:27 +01003294 /* Inspect the list of currently bound VMA and unbind any that would
3295 * be invalid given the new cache-level. This is principally to
3296 * catch the issue of the CS prefetch crossing page boundaries and
3297 * reading an invalid PTE on older architectures.
3298 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003299restart:
3300 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003301 if (!drm_mm_node_allocated(&vma->node))
3302 continue;
3303
Chris Wilson20dfbde2016-08-04 16:32:30 +01003304 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003305 DRM_DEBUG("can not change the cache level of pinned objects\n");
3306 return -EBUSY;
3307 }
3308
Chris Wilsonaa653a62016-08-04 07:52:27 +01003309 if (i915_gem_valid_gtt_space(vma, cache_level))
3310 continue;
3311
3312 ret = i915_vma_unbind(vma);
3313 if (ret)
3314 return ret;
3315
3316 /* As unbinding may affect other elements in the
3317 * obj->vma_list (due to side-effects from retiring
3318 * an active vma), play safe and restart the iterator.
3319 */
3320 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003321 }
3322
Chris Wilsonef55f922015-10-09 14:11:27 +01003323 /* We can reuse the existing drm_mm nodes but need to change the
3324 * cache-level on the PTE. We could simply unbind them all and
3325 * rebind with the correct cache-level on next use. However since
3326 * we already have a valid slot, dma mapping, pages etc, we may as
3327 * rewrite the PTE in the belief that doing so tramples upon less
3328 * state and so involves less work.
3329 */
Chris Wilson15717de2016-08-04 07:52:26 +01003330 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003331 /* Before we change the PTE, the GPU must not be accessing it.
3332 * If we wait upon the object, we know that all the bound
3333 * VMA are no longer active.
3334 */
Chris Wilsone95433c2016-10-28 13:58:27 +01003335 ret = i915_gem_object_wait(obj,
3336 I915_WAIT_INTERRUPTIBLE |
3337 I915_WAIT_LOCKED |
3338 I915_WAIT_ALL,
3339 MAX_SCHEDULE_TIMEOUT,
3340 NULL);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003341 if (ret)
3342 return ret;
3343
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00003344 if (!HAS_LLC(to_i915(obj->base.dev)) &&
3345 cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003346 /* Access to snoopable pages through the GTT is
3347 * incoherent and on some machines causes a hard
3348 * lockup. Relinquish the CPU mmaping to force
3349 * userspace to refault in the pages and we can
3350 * then double check if the GTT mapping is still
3351 * valid for that pointer access.
3352 */
3353 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003354
Chris Wilsonef55f922015-10-09 14:11:27 +01003355 /* As we no longer need a fence for GTT access,
3356 * we can relinquish it now (and so prevent having
3357 * to steal a fence from someone else on the next
3358 * fence request). Note GPU activity would have
3359 * dropped the fence as all snoopable access is
3360 * supposed to be linear.
3361 */
Chris Wilson49ef5292016-08-18 17:17:00 +01003362 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3363 ret = i915_vma_put_fence(vma);
3364 if (ret)
3365 return ret;
3366 }
Chris Wilsonef55f922015-10-09 14:11:27 +01003367 } else {
3368 /* We either have incoherent backing store and
3369 * so no GTT access or the architecture is fully
3370 * coherent. In such cases, existing GTT mmaps
3371 * ignore the cache bit in the PTE and we can
3372 * rewrite it without confusing the GPU or having
3373 * to force userspace to fault back in its mmaps.
3374 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003375 }
3376
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003377 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003378 if (!drm_mm_node_allocated(&vma->node))
3379 continue;
3380
3381 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3382 if (ret)
3383 return ret;
3384 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003385 }
3386
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003387 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU &&
3388 cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
3389 obj->cache_dirty = true;
3390
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003391 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003392 vma->node.color = cache_level;
3393 obj->cache_level = cache_level;
3394
Chris Wilsone4ffd172011-04-04 09:44:39 +01003395 return 0;
3396}
3397
Ben Widawsky199adf42012-09-21 17:01:20 -07003398int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3399 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003400{
Ben Widawsky199adf42012-09-21 17:01:20 -07003401 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003402 struct drm_i915_gem_object *obj;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003403 int err = 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003404
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003405 rcu_read_lock();
3406 obj = i915_gem_object_lookup_rcu(file, args->handle);
3407 if (!obj) {
3408 err = -ENOENT;
3409 goto out;
3410 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003411
Chris Wilson651d7942013-08-08 14:41:10 +01003412 switch (obj->cache_level) {
3413 case I915_CACHE_LLC:
3414 case I915_CACHE_L3_LLC:
3415 args->caching = I915_CACHING_CACHED;
3416 break;
3417
Chris Wilson4257d3b2013-08-08 14:41:11 +01003418 case I915_CACHE_WT:
3419 args->caching = I915_CACHING_DISPLAY;
3420 break;
3421
Chris Wilson651d7942013-08-08 14:41:10 +01003422 default:
3423 args->caching = I915_CACHING_NONE;
3424 break;
3425 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003426out:
3427 rcu_read_unlock();
3428 return err;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003429}
3430
Ben Widawsky199adf42012-09-21 17:01:20 -07003431int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3432 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003433{
Chris Wilson9c870d02016-10-24 13:42:15 +01003434 struct drm_i915_private *i915 = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003435 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003436 struct drm_i915_gem_object *obj;
3437 enum i915_cache_level level;
3438 int ret;
3439
Ben Widawsky199adf42012-09-21 17:01:20 -07003440 switch (args->caching) {
3441 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003442 level = I915_CACHE_NONE;
3443 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003444 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003445 /*
3446 * Due to a HW issue on BXT A stepping, GPU stores via a
3447 * snooped mapping may leave stale data in a corresponding CPU
3448 * cacheline, whereas normally such cachelines would get
3449 * invalidated.
3450 */
Chris Wilson9c870d02016-10-24 13:42:15 +01003451 if (!HAS_LLC(i915) && !HAS_SNOOP(i915))
Imre Deake5756c12015-08-14 18:43:30 +03003452 return -ENODEV;
3453
Chris Wilsone6994ae2012-07-10 10:27:08 +01003454 level = I915_CACHE_LLC;
3455 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003456 case I915_CACHING_DISPLAY:
Chris Wilson9c870d02016-10-24 13:42:15 +01003457 level = HAS_WT(i915) ? I915_CACHE_WT : I915_CACHE_NONE;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003458 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003459 default:
3460 return -EINVAL;
3461 }
3462
Ben Widawsky3bc29132012-09-26 16:15:20 -07003463 ret = i915_mutex_lock_interruptible(dev);
3464 if (ret)
Chris Wilson9c870d02016-10-24 13:42:15 +01003465 return ret;
Ben Widawsky3bc29132012-09-26 16:15:20 -07003466
Chris Wilson03ac0642016-07-20 13:31:51 +01003467 obj = i915_gem_object_lookup(file, args->handle);
3468 if (!obj) {
Chris Wilsone6994ae2012-07-10 10:27:08 +01003469 ret = -ENOENT;
3470 goto unlock;
3471 }
3472
3473 ret = i915_gem_object_set_cache_level(obj, level);
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003474 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003475unlock:
3476 mutex_unlock(&dev->struct_mutex);
3477 return ret;
3478}
3479
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003480/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003481 * Prepare buffer for display plane (scanout, cursors, etc).
3482 * Can be called from an uninterruptible phase (modesetting) and allows
3483 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003484 */
Chris Wilson058d88c2016-08-15 10:49:06 +01003485struct i915_vma *
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003486i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3487 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003488 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003489{
Chris Wilson058d88c2016-08-15 10:49:06 +01003490 struct i915_vma *vma;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003491 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003492 int ret;
3493
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003494 lockdep_assert_held(&obj->base.dev->struct_mutex);
3495
Chris Wilsoncc98b412013-08-09 12:25:09 +01003496 /* Mark the pin_display early so that we account for the
3497 * display coherency whilst setting up the cache domains.
3498 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003499 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003500
Eric Anholta7ef0642011-03-29 16:59:54 -07003501 /* The display engine is not coherent with the LLC cache on gen6. As
3502 * a result, we make sure that the pinning that is about to occur is
3503 * done with uncached PTEs. This is lowest common denominator for all
3504 * chipsets.
3505 *
3506 * However for gen6+, we could do better by using the GFDT bit instead
3507 * of uncaching, which would allow us to flush all the LLC-cached data
3508 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3509 */
Chris Wilson651d7942013-08-08 14:41:10 +01003510 ret = i915_gem_object_set_cache_level(obj,
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003511 HAS_WT(to_i915(obj->base.dev)) ?
3512 I915_CACHE_WT : I915_CACHE_NONE);
Chris Wilson058d88c2016-08-15 10:49:06 +01003513 if (ret) {
3514 vma = ERR_PTR(ret);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003515 goto err_unpin_display;
Chris Wilson058d88c2016-08-15 10:49:06 +01003516 }
Eric Anholta7ef0642011-03-29 16:59:54 -07003517
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003518 /* As the user may map the buffer once pinned in the display plane
3519 * (e.g. libkms for the bootup splash), we have to ensure that we
Chris Wilson2efb8132016-08-18 17:17:06 +01003520 * always use map_and_fenceable for all scanout buffers. However,
3521 * it may simply be too big to fit into mappable, in which case
3522 * put it anyway and hope that userspace can cope (but always first
3523 * try to preserve the existing ABI).
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003524 */
Chris Wilson2efb8132016-08-18 17:17:06 +01003525 vma = ERR_PTR(-ENOSPC);
3526 if (view->type == I915_GGTT_VIEW_NORMAL)
3527 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
3528 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson767a2222016-11-07 11:01:28 +00003529 if (IS_ERR(vma)) {
3530 struct drm_i915_private *i915 = to_i915(obj->base.dev);
3531 unsigned int flags;
3532
3533 /* Valleyview is definitely limited to scanning out the first
3534 * 512MiB. Lets presume this behaviour was inherited from the
3535 * g4x display engine and that all earlier gen are similarly
3536 * limited. Testing suggests that it is a little more
3537 * complicated than this. For example, Cherryview appears quite
3538 * happy to scanout from anywhere within its global aperture.
3539 */
3540 flags = 0;
3541 if (HAS_GMCH_DISPLAY(i915))
3542 flags = PIN_MAPPABLE;
3543 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, flags);
3544 }
Chris Wilson058d88c2016-08-15 10:49:06 +01003545 if (IS_ERR(vma))
Chris Wilsoncc98b412013-08-09 12:25:09 +01003546 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003547
Chris Wilsond8923dc2016-08-18 17:17:07 +01003548 vma->display_alignment = max_t(u64, vma->display_alignment, alignment);
3549
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003550 /* Treat this as an end-of-frame, like intel_user_framebuffer_dirty() */
3551 if (obj->cache_dirty) {
3552 i915_gem_clflush_object(obj, true);
3553 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
3554 }
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003555
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003556 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003557 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003558
3559 /* It should now be out of any other write domains, and we can update
3560 * the domain values for our changes.
3561 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003562 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003563 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003564
3565 trace_i915_gem_object_change_domain(obj,
3566 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003567 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003568
Chris Wilson058d88c2016-08-15 10:49:06 +01003569 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003570
3571err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003572 obj->pin_display--;
Chris Wilson058d88c2016-08-15 10:49:06 +01003573 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003574}
3575
3576void
Chris Wilson058d88c2016-08-15 10:49:06 +01003577i915_gem_object_unpin_from_display_plane(struct i915_vma *vma)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003578{
Chris Wilson49d73912016-11-29 09:50:08 +00003579 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003580
Chris Wilson058d88c2016-08-15 10:49:06 +01003581 if (WARN_ON(vma->obj->pin_display == 0))
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003582 return;
3583
Chris Wilsond8923dc2016-08-18 17:17:07 +01003584 if (--vma->obj->pin_display == 0)
3585 vma->display_alignment = 0;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003586
Chris Wilson383d5822016-08-18 17:17:08 +01003587 /* Bump the LRU to try and avoid premature eviction whilst flipping */
3588 if (!i915_vma_is_active(vma))
3589 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
3590
Chris Wilson058d88c2016-08-15 10:49:06 +01003591 i915_vma_unpin(vma);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003592}
3593
Eric Anholte47c68e2008-11-14 13:35:19 -08003594/**
3595 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003596 * @obj: object to act on
3597 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003598 *
3599 * This function returns when the move is complete, including waiting on
3600 * flushes to occur.
3601 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003602int
Chris Wilson919926a2010-11-12 13:42:53 +00003603i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003604{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003605 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003606 int ret;
3607
Chris Wilsone95433c2016-10-28 13:58:27 +01003608 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003609
Chris Wilsone95433c2016-10-28 13:58:27 +01003610 ret = i915_gem_object_wait(obj,
3611 I915_WAIT_INTERRUPTIBLE |
3612 I915_WAIT_LOCKED |
3613 (write ? I915_WAIT_ALL : 0),
3614 MAX_SCHEDULE_TIMEOUT,
3615 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003616 if (ret)
3617 return ret;
3618
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003619 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3620 return 0;
3621
Eric Anholte47c68e2008-11-14 13:35:19 -08003622 i915_gem_object_flush_gtt_write_domain(obj);
3623
Chris Wilson05394f32010-11-08 19:18:58 +00003624 old_write_domain = obj->base.write_domain;
3625 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003626
Eric Anholte47c68e2008-11-14 13:35:19 -08003627 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003628 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003629 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003630
Chris Wilson05394f32010-11-08 19:18:58 +00003631 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003632 }
3633
3634 /* It should now be out of any other write domains, and we can update
3635 * the domain values for our changes.
3636 */
Chris Wilson40e62d52016-10-28 13:58:41 +01003637 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003638
3639 /* If we're writing through the CPU, then the GPU read domains will
3640 * need to be invalidated at next use.
3641 */
3642 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003643 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3644 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003645 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003646
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003647 trace_i915_gem_object_change_domain(obj,
3648 old_read_domains,
3649 old_write_domain);
3650
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003651 return 0;
3652}
3653
Eric Anholt673a3942008-07-30 12:06:12 -07003654/* Throttle our rendering by waiting until the ring has completed our requests
3655 * emitted over 20 msec ago.
3656 *
Eric Anholtb9624422009-06-03 07:27:35 +00003657 * Note that if we were to use the current jiffies each time around the loop,
3658 * we wouldn't escape the function with any frames outstanding if the time to
3659 * render a frame was over 20ms.
3660 *
Eric Anholt673a3942008-07-30 12:06:12 -07003661 * This should get us reasonable parallelism between CPU and GPU but also
3662 * relatively low latency when blocking on a particular request to finish.
3663 */
3664static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003665i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003666{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003667 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003668 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003669 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003670 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsone95433c2016-10-28 13:58:27 +01003671 long ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003672
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003673 /* ABI: return -EIO if already wedged */
3674 if (i915_terminally_wedged(&dev_priv->gpu_error))
3675 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003676
Chris Wilson1c255952010-09-26 11:03:27 +01003677 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003678 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003679 if (time_after_eq(request->emitted_jiffies, recent_enough))
3680 break;
3681
John Harrisonfcfa423c2015-05-29 17:44:12 +01003682 /*
3683 * Note that the request might not have been submitted yet.
3684 * In which case emitted_jiffies will be zero.
3685 */
3686 if (!request->emitted_jiffies)
3687 continue;
3688
John Harrison54fb2412014-11-24 18:49:27 +00003689 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003690 }
John Harrisonff865882014-11-24 18:49:28 +00003691 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003692 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003693 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003694
John Harrison54fb2412014-11-24 18:49:27 +00003695 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003696 return 0;
3697
Chris Wilsone95433c2016-10-28 13:58:27 +01003698 ret = i915_wait_request(target,
3699 I915_WAIT_INTERRUPTIBLE,
3700 MAX_SCHEDULE_TIMEOUT);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003701 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003702
Chris Wilsone95433c2016-10-28 13:58:27 +01003703 return ret < 0 ? ret : 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003704}
3705
Chris Wilson058d88c2016-08-15 10:49:06 +01003706struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003707i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3708 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003709 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003710 u64 alignment,
3711 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003712{
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003713 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3714 struct i915_address_space *vm = &dev_priv->ggtt.base;
Chris Wilson59bfa122016-08-04 16:32:31 +01003715 struct i915_vma *vma;
3716 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003717
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003718 lockdep_assert_held(&obj->base.dev->struct_mutex);
3719
Chris Wilson058d88c2016-08-15 10:49:06 +01003720 vma = i915_gem_obj_lookup_or_create_vma(obj, vm, view);
Chris Wilson59bfa122016-08-04 16:32:31 +01003721 if (IS_ERR(vma))
Chris Wilson058d88c2016-08-15 10:49:06 +01003722 return vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01003723
3724 if (i915_vma_misplaced(vma, size, alignment, flags)) {
3725 if (flags & PIN_NONBLOCK &&
3726 (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01003727 return ERR_PTR(-ENOSPC);
Chris Wilson59bfa122016-08-04 16:32:31 +01003728
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003729 if (flags & PIN_MAPPABLE) {
3730 u32 fence_size;
3731
3732 fence_size = i915_gem_get_ggtt_size(dev_priv, vma->size,
3733 i915_gem_object_get_tiling(obj));
3734 /* If the required space is larger than the available
3735 * aperture, we will not able to find a slot for the
3736 * object and unbinding the object now will be in
3737 * vain. Worse, doing so may cause us to ping-pong
3738 * the object in and out of the Global GTT and
3739 * waste a lot of cycles under the mutex.
3740 */
3741 if (fence_size > dev_priv->ggtt.mappable_end)
3742 return ERR_PTR(-E2BIG);
3743
3744 /* If NONBLOCK is set the caller is optimistically
3745 * trying to cache the full object within the mappable
3746 * aperture, and *must* have a fallback in place for
3747 * situations where we cannot bind the object. We
3748 * can be a little more lax here and use the fallback
3749 * more often to avoid costly migrations of ourselves
3750 * and other objects within the aperture.
3751 *
3752 * Half-the-aperture is used as a simple heuristic.
3753 * More interesting would to do search for a free
3754 * block prior to making the commitment to unbind.
3755 * That caters for the self-harm case, and with a
3756 * little more heuristics (e.g. NOFAULT, NOEVICT)
3757 * we could try to minimise harm to others.
3758 */
3759 if (flags & PIN_NONBLOCK &&
3760 fence_size > dev_priv->ggtt.mappable_end / 2)
3761 return ERR_PTR(-ENOSPC);
3762 }
3763
Chris Wilson59bfa122016-08-04 16:32:31 +01003764 WARN(i915_vma_is_pinned(vma),
3765 "bo is already pinned in ggtt with incorrect alignment:"
Chris Wilson05a20d02016-08-18 17:16:55 +01003766 " offset=%08x, req.alignment=%llx,"
3767 " req.map_and_fenceable=%d, vma->map_and_fenceable=%d\n",
3768 i915_ggtt_offset(vma), alignment,
Chris Wilson59bfa122016-08-04 16:32:31 +01003769 !!(flags & PIN_MAPPABLE),
Chris Wilson05a20d02016-08-18 17:16:55 +01003770 i915_vma_is_map_and_fenceable(vma));
Chris Wilson59bfa122016-08-04 16:32:31 +01003771 ret = i915_vma_unbind(vma);
3772 if (ret)
Chris Wilson058d88c2016-08-15 10:49:06 +01003773 return ERR_PTR(ret);
Chris Wilson59bfa122016-08-04 16:32:31 +01003774 }
3775
Chris Wilson058d88c2016-08-15 10:49:06 +01003776 ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
3777 if (ret)
3778 return ERR_PTR(ret);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003779
Chris Wilson058d88c2016-08-15 10:49:06 +01003780 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003781}
3782
Chris Wilsonedf6b762016-08-09 09:23:33 +01003783static __always_inline unsigned int __busy_read_flag(unsigned int id)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003784{
3785 /* Note that we could alias engines in the execbuf API, but
3786 * that would be very unwise as it prevents userspace from
3787 * fine control over engine selection. Ahem.
3788 *
3789 * This should be something like EXEC_MAX_ENGINE instead of
3790 * I915_NUM_ENGINES.
3791 */
3792 BUILD_BUG_ON(I915_NUM_ENGINES > 16);
3793 return 0x10000 << id;
3794}
3795
3796static __always_inline unsigned int __busy_write_id(unsigned int id)
3797{
Chris Wilson70cb4722016-08-09 18:08:25 +01003798 /* The uABI guarantees an active writer is also amongst the read
3799 * engines. This would be true if we accessed the activity tracking
3800 * under the lock, but as we perform the lookup of the object and
3801 * its activity locklessly we can not guarantee that the last_write
3802 * being active implies that we have set the same engine flag from
3803 * last_read - hence we always set both read and write busy for
3804 * last_write.
3805 */
3806 return id | __busy_read_flag(id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003807}
3808
Chris Wilsonedf6b762016-08-09 09:23:33 +01003809static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01003810__busy_set_if_active(const struct dma_fence *fence,
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003811 unsigned int (*flag)(unsigned int id))
3812{
Chris Wilsond07f0e52016-10-28 13:58:44 +01003813 struct drm_i915_gem_request *rq;
Chris Wilson12555012016-08-16 09:50:40 +01003814
Chris Wilsond07f0e52016-10-28 13:58:44 +01003815 /* We have to check the current hw status of the fence as the uABI
3816 * guarantees forward progress. We could rely on the idle worker
3817 * to eventually flush us, but to minimise latency just ask the
3818 * hardware.
3819 *
3820 * Note we only report on the status of native fences.
3821 */
3822 if (!dma_fence_is_i915(fence))
Chris Wilson12555012016-08-16 09:50:40 +01003823 return 0;
3824
Chris Wilsond07f0e52016-10-28 13:58:44 +01003825 /* opencode to_request() in order to avoid const warnings */
3826 rq = container_of(fence, struct drm_i915_gem_request, fence);
3827 if (i915_gem_request_completed(rq))
3828 return 0;
3829
3830 return flag(rq->engine->exec_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003831}
3832
Chris Wilsonedf6b762016-08-09 09:23:33 +01003833static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01003834busy_check_reader(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003835{
Chris Wilsond07f0e52016-10-28 13:58:44 +01003836 return __busy_set_if_active(fence, __busy_read_flag);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003837}
3838
Chris Wilsonedf6b762016-08-09 09:23:33 +01003839static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01003840busy_check_writer(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003841{
Chris Wilsond07f0e52016-10-28 13:58:44 +01003842 if (!fence)
3843 return 0;
3844
3845 return __busy_set_if_active(fence, __busy_write_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003846}
3847
Eric Anholt673a3942008-07-30 12:06:12 -07003848int
Eric Anholt673a3942008-07-30 12:06:12 -07003849i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003850 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003851{
3852 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003853 struct drm_i915_gem_object *obj;
Chris Wilsond07f0e52016-10-28 13:58:44 +01003854 struct reservation_object_list *list;
3855 unsigned int seq;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003856 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07003857
Chris Wilsond07f0e52016-10-28 13:58:44 +01003858 err = -ENOENT;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003859 rcu_read_lock();
3860 obj = i915_gem_object_lookup_rcu(file, args->handle);
Chris Wilsond07f0e52016-10-28 13:58:44 +01003861 if (!obj)
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003862 goto out;
Chris Wilsond07f0e52016-10-28 13:58:44 +01003863
3864 /* A discrepancy here is that we do not report the status of
3865 * non-i915 fences, i.e. even though we may report the object as idle,
3866 * a call to set-domain may still stall waiting for foreign rendering.
3867 * This also means that wait-ioctl may report an object as busy,
3868 * where busy-ioctl considers it idle.
3869 *
3870 * We trade the ability to warn of foreign fences to report on which
3871 * i915 engines are active for the object.
3872 *
3873 * Alternatively, we can trade that extra information on read/write
3874 * activity with
3875 * args->busy =
3876 * !reservation_object_test_signaled_rcu(obj->resv, true);
3877 * to report the overall busyness. This is what the wait-ioctl does.
3878 *
3879 */
3880retry:
3881 seq = raw_read_seqcount(&obj->resv->seq);
3882
3883 /* Translate the exclusive fence to the READ *and* WRITE engine */
3884 args->busy = busy_check_writer(rcu_dereference(obj->resv->fence_excl));
3885
3886 /* Translate shared fences to READ set of engines */
3887 list = rcu_dereference(obj->resv->fence);
3888 if (list) {
3889 unsigned int shared_count = list->shared_count, i;
3890
3891 for (i = 0; i < shared_count; ++i) {
3892 struct dma_fence *fence =
3893 rcu_dereference(list->shared[i]);
3894
3895 args->busy |= busy_check_reader(fence);
3896 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003897 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003898
Chris Wilsond07f0e52016-10-28 13:58:44 +01003899 if (args->busy && read_seqcount_retry(&obj->resv->seq, seq))
3900 goto retry;
Chris Wilson426960b2016-01-15 16:51:46 +00003901
Chris Wilsond07f0e52016-10-28 13:58:44 +01003902 err = 0;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003903out:
3904 rcu_read_unlock();
3905 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07003906}
3907
3908int
3909i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3910 struct drm_file *file_priv)
3911{
Akshay Joshi0206e352011-08-16 15:34:10 -04003912 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003913}
3914
Chris Wilson3ef94da2009-09-14 16:50:29 +01003915int
3916i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3917 struct drm_file *file_priv)
3918{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003919 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003920 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003921 struct drm_i915_gem_object *obj;
Chris Wilson1233e2d2016-10-28 13:58:37 +01003922 int err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003923
3924 switch (args->madv) {
3925 case I915_MADV_DONTNEED:
3926 case I915_MADV_WILLNEED:
3927 break;
3928 default:
3929 return -EINVAL;
3930 }
3931
Chris Wilson03ac0642016-07-20 13:31:51 +01003932 obj = i915_gem_object_lookup(file_priv, args->handle);
Chris Wilson1233e2d2016-10-28 13:58:37 +01003933 if (!obj)
3934 return -ENOENT;
3935
3936 err = mutex_lock_interruptible(&obj->mm.lock);
3937 if (err)
3938 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003939
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003940 if (obj->mm.pages &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003941 i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01003942 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
Chris Wilsonbc0629a2016-11-01 10:03:17 +00003943 if (obj->mm.madv == I915_MADV_WILLNEED) {
3944 GEM_BUG_ON(!obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003945 __i915_gem_object_unpin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00003946 obj->mm.quirked = false;
3947 }
3948 if (args->madv == I915_MADV_WILLNEED) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00003949 GEM_BUG_ON(obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003950 __i915_gem_object_pin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00003951 obj->mm.quirked = true;
3952 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01003953 }
3954
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003955 if (obj->mm.madv != __I915_MADV_PURGED)
3956 obj->mm.madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003957
Chris Wilson6c085a72012-08-20 11:40:46 +02003958 /* if the object is no longer attached, discard its backing storage */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003959 if (obj->mm.madv == I915_MADV_DONTNEED && !obj->mm.pages)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003960 i915_gem_object_truncate(obj);
3961
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003962 args->retained = obj->mm.madv != __I915_MADV_PURGED;
Chris Wilson1233e2d2016-10-28 13:58:37 +01003963 mutex_unlock(&obj->mm.lock);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003964
Chris Wilson1233e2d2016-10-28 13:58:37 +01003965out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003966 i915_gem_object_put(obj);
Chris Wilson1233e2d2016-10-28 13:58:37 +01003967 return err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003968}
3969
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00003970static void
3971frontbuffer_retire(struct i915_gem_active *active,
3972 struct drm_i915_gem_request *request)
3973{
3974 struct drm_i915_gem_object *obj =
3975 container_of(active, typeof(*obj), frontbuffer_write);
3976
3977 intel_fb_obj_flush(obj, true, ORIGIN_CS);
3978}
3979
Chris Wilson37e680a2012-06-07 15:38:42 +01003980void i915_gem_object_init(struct drm_i915_gem_object *obj,
3981 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003982{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003983 mutex_init(&obj->mm.lock);
3984
Joonas Lahtinen56cea322016-11-02 12:16:04 +02003985 INIT_LIST_HEAD(&obj->global_link);
Chris Wilson275f0392016-10-24 13:42:14 +01003986 INIT_LIST_HEAD(&obj->userfault_link);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02003987 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07003988 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01003989 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003990
Chris Wilson37e680a2012-06-07 15:38:42 +01003991 obj->ops = ops;
3992
Chris Wilsond07f0e52016-10-28 13:58:44 +01003993 reservation_object_init(&obj->__builtin_resv);
3994 obj->resv = &obj->__builtin_resv;
3995
Chris Wilson50349242016-08-18 17:17:04 +01003996 obj->frontbuffer_ggtt_origin = ORIGIN_GTT;
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00003997 init_request_active(&obj->frontbuffer_write, frontbuffer_retire);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003998
3999 obj->mm.madv = I915_MADV_WILLNEED;
4000 INIT_RADIX_TREE(&obj->mm.get_page.radix, GFP_KERNEL | __GFP_NOWARN);
4001 mutex_init(&obj->mm.get_page.lock);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004002
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004003 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004004}
4005
Chris Wilson37e680a2012-06-07 15:38:42 +01004006static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Tvrtko Ursulin3599a912016-11-01 14:44:10 +00004007 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE |
4008 I915_GEM_OBJECT_IS_SHRINKABLE,
Chris Wilson37e680a2012-06-07 15:38:42 +01004009 .get_pages = i915_gem_object_get_pages_gtt,
4010 .put_pages = i915_gem_object_put_pages_gtt,
4011};
4012
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004013/* Note we don't consider signbits :| */
4014#define overflows_type(x, T) \
4015 (sizeof(x) > sizeof(T) && (x) >> (sizeof(T) * BITS_PER_BYTE))
4016
4017struct drm_i915_gem_object *
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004018i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004019{
Daniel Vetterc397b902010-04-09 19:05:07 +00004020 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004021 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004022 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004023 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004024
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004025 /* There is a prevalence of the assumption that we fit the object's
4026 * page count inside a 32bit _signed_ variable. Let's document this and
4027 * catch if we ever need to fix it. In the meantime, if you do spot
4028 * such a local variable, please consider fixing!
4029 */
4030 if (WARN_ON(size >> PAGE_SHIFT > INT_MAX))
4031 return ERR_PTR(-E2BIG);
4032
4033 if (overflows_type(size, obj->base.size))
4034 return ERR_PTR(-E2BIG);
4035
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00004036 obj = i915_gem_object_alloc(dev_priv);
Daniel Vetterc397b902010-04-09 19:05:07 +00004037 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004038 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004039
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004040 ret = drm_gem_object_init(&dev_priv->drm, &obj->base, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004041 if (ret)
4042 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004043
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004044 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
Jani Nikulac0f86832016-12-07 12:13:04 +02004045 if (IS_I965GM(dev_priv) || IS_I965G(dev_priv)) {
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004046 /* 965gm cannot relocate objects above 4GiB. */
4047 mask &= ~__GFP_HIGHMEM;
4048 mask |= __GFP_DMA32;
4049 }
4050
Al Viro93c76a32015-12-04 23:45:44 -05004051 mapping = obj->base.filp->f_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004052 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004053
Chris Wilson37e680a2012-06-07 15:38:42 +01004054 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004055
Daniel Vetterc397b902010-04-09 19:05:07 +00004056 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4057 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4058
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004059 if (HAS_LLC(dev_priv)) {
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004060 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004061 * cache) for about a 10% performance improvement
4062 * compared to uncached. Graphics requests other than
4063 * display scanout are coherent with the CPU in
4064 * accessing this cache. This means in this mode we
4065 * don't need to clflush on the CPU side, and on the
4066 * GPU side we only need to flush internal caches to
4067 * get data visible to the CPU.
4068 *
4069 * However, we maintain the display planes as UC, and so
4070 * need to rebind when first used as such.
4071 */
4072 obj->cache_level = I915_CACHE_LLC;
4073 } else
4074 obj->cache_level = I915_CACHE_NONE;
4075
Daniel Vetterd861e332013-07-24 23:25:03 +02004076 trace_i915_gem_object_create(obj);
4077
Chris Wilson05394f32010-11-08 19:18:58 +00004078 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004079
4080fail:
4081 i915_gem_object_free(obj);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004082 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004083}
4084
Chris Wilson340fbd82014-05-22 09:16:52 +01004085static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4086{
4087 /* If we are the last user of the backing storage (be it shmemfs
4088 * pages or stolen etc), we know that the pages are going to be
4089 * immediately released. In this case, we can then skip copying
4090 * back the contents from the GPU.
4091 */
4092
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004093 if (obj->mm.madv != I915_MADV_WILLNEED)
Chris Wilson340fbd82014-05-22 09:16:52 +01004094 return false;
4095
4096 if (obj->base.filp == NULL)
4097 return true;
4098
4099 /* At first glance, this looks racy, but then again so would be
4100 * userspace racing mmap against close. However, the first external
4101 * reference to the filp can only be obtained through the
4102 * i915_gem_mmap_ioctl() which safeguards us against the user
4103 * acquiring such a reference whilst we are in the middle of
4104 * freeing the object.
4105 */
4106 return atomic_long_read(&obj->base.filp->f_count) == 1;
4107}
4108
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004109static void __i915_gem_free_objects(struct drm_i915_private *i915,
4110 struct llist_node *freed)
Chris Wilsonbe726152010-07-23 23:18:50 +01004111{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004112 struct drm_i915_gem_object *obj, *on;
Chris Wilsonbe726152010-07-23 23:18:50 +01004113
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004114 mutex_lock(&i915->drm.struct_mutex);
4115 intel_runtime_pm_get(i915);
4116 llist_for_each_entry(obj, freed, freed) {
4117 struct i915_vma *vma, *vn;
Paulo Zanonif65c9162013-11-27 18:20:34 -02004118
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004119 trace_i915_gem_object_destroy(obj);
4120
4121 GEM_BUG_ON(i915_gem_object_is_active(obj));
4122 list_for_each_entry_safe(vma, vn,
4123 &obj->vma_list, obj_link) {
4124 GEM_BUG_ON(!i915_vma_is_ggtt(vma));
4125 GEM_BUG_ON(i915_vma_is_active(vma));
4126 vma->flags &= ~I915_VMA_PIN_MASK;
4127 i915_vma_close(vma);
4128 }
Chris Wilsondb6c2b42016-11-01 11:54:00 +00004129 GEM_BUG_ON(!list_empty(&obj->vma_list));
4130 GEM_BUG_ON(!RB_EMPTY_ROOT(&obj->vma_tree));
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004131
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004132 list_del(&obj->global_link);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004133 }
4134 intel_runtime_pm_put(i915);
4135 mutex_unlock(&i915->drm.struct_mutex);
4136
4137 llist_for_each_entry_safe(obj, on, freed, freed) {
4138 GEM_BUG_ON(obj->bind_count);
4139 GEM_BUG_ON(atomic_read(&obj->frontbuffer_bits));
4140
4141 if (obj->ops->release)
4142 obj->ops->release(obj);
4143
4144 if (WARN_ON(i915_gem_object_has_pinned_pages(obj)))
4145 atomic_set(&obj->mm.pages_pin_count, 0);
Chris Wilson548625e2016-11-01 12:11:34 +00004146 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004147 GEM_BUG_ON(obj->mm.pages);
4148
4149 if (obj->base.import_attach)
4150 drm_prime_gem_destroy(&obj->base, NULL);
4151
Chris Wilsond07f0e52016-10-28 13:58:44 +01004152 reservation_object_fini(&obj->__builtin_resv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004153 drm_gem_object_release(&obj->base);
4154 i915_gem_info_remove_obj(i915, obj->base.size);
4155
4156 kfree(obj->bit_17);
4157 i915_gem_object_free(obj);
4158 }
4159}
4160
4161static void i915_gem_flush_free_objects(struct drm_i915_private *i915)
4162{
4163 struct llist_node *freed;
4164
4165 freed = llist_del_all(&i915->mm.free_list);
4166 if (unlikely(freed))
4167 __i915_gem_free_objects(i915, freed);
4168}
4169
4170static void __i915_gem_free_work(struct work_struct *work)
4171{
4172 struct drm_i915_private *i915 =
4173 container_of(work, struct drm_i915_private, mm.free_work);
4174 struct llist_node *freed;
Chris Wilson26e12f82011-03-20 11:20:19 +00004175
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004176 /* All file-owned VMA should have been released by this point through
4177 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4178 * However, the object may also be bound into the global GTT (e.g.
4179 * older GPUs without per-process support, or for direct access through
4180 * the GTT either for the user or for scanout). Those VMA still need to
4181 * unbound now.
4182 */
Chris Wilson1488fc02012-04-24 15:47:31 +01004183
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004184 while ((freed = llist_del_all(&i915->mm.free_list)))
4185 __i915_gem_free_objects(i915, freed);
4186}
4187
4188static void __i915_gem_free_object_rcu(struct rcu_head *head)
4189{
4190 struct drm_i915_gem_object *obj =
4191 container_of(head, typeof(*obj), rcu);
4192 struct drm_i915_private *i915 = to_i915(obj->base.dev);
4193
4194 /* We can't simply use call_rcu() from i915_gem_free_object()
4195 * as we need to block whilst unbinding, and the call_rcu
4196 * task may be called from softirq context. So we take a
4197 * detour through a worker.
4198 */
4199 if (llist_add(&obj->freed, &i915->mm.free_list))
4200 schedule_work(&i915->mm.free_work);
4201}
4202
4203void i915_gem_free_object(struct drm_gem_object *gem_obj)
4204{
4205 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4206
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004207 if (obj->mm.quirked)
4208 __i915_gem_object_unpin_pages(obj);
4209
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004210 if (discard_backing_storage(obj))
4211 obj->mm.madv = I915_MADV_DONTNEED;
Daniel Vettera071fa02014-06-18 23:28:09 +02004212
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004213 /* Before we free the object, make sure any pure RCU-only
4214 * read-side critical sections are complete, e.g.
4215 * i915_gem_busy_ioctl(). For the corresponding synchronized
4216 * lookup see i915_gem_object_lookup_rcu().
4217 */
4218 call_rcu(&obj->rcu, __i915_gem_free_object_rcu);
Chris Wilsonbe726152010-07-23 23:18:50 +01004219}
4220
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01004221void __i915_gem_object_release_unless_active(struct drm_i915_gem_object *obj)
4222{
4223 lockdep_assert_held(&obj->base.dev->struct_mutex);
4224
4225 GEM_BUG_ON(i915_gem_object_has_active_reference(obj));
4226 if (i915_gem_object_is_active(obj))
4227 i915_gem_object_set_active_reference(obj);
4228 else
4229 i915_gem_object_put(obj);
4230}
4231
Chris Wilson3033aca2016-10-28 13:58:47 +01004232static void assert_kernel_context_is_current(struct drm_i915_private *dev_priv)
4233{
4234 struct intel_engine_cs *engine;
4235 enum intel_engine_id id;
4236
4237 for_each_engine(engine, dev_priv, id)
Chris Wilsone8a9c582016-12-18 15:37:20 +00004238 GEM_BUG_ON(engine->last_retired_context != dev_priv->kernel_context);
Chris Wilson3033aca2016-10-28 13:58:47 +01004239}
4240
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004241int i915_gem_suspend(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07004242{
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004243 struct drm_device *dev = &dev_priv->drm;
Chris Wilsondcff85c2016-08-05 10:14:11 +01004244 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004245
Chris Wilson54b4f682016-07-21 21:16:19 +01004246 intel_suspend_gt_powersave(dev_priv);
4247
Chris Wilson45c5f202013-10-16 11:50:01 +01004248 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004249
4250 /* We have to flush all the executing contexts to main memory so
4251 * that they can saved in the hibernation image. To ensure the last
4252 * context image is coherent, we have to switch away from it. That
4253 * leaves the dev_priv->kernel_context still active when
4254 * we actually suspend, and its image in memory may not match the GPU
4255 * state. Fortunately, the kernel_context is disposable and we do
4256 * not rely on its state.
4257 */
4258 ret = i915_gem_switch_to_kernel_context(dev_priv);
4259 if (ret)
4260 goto err;
4261
Chris Wilson22dd3bb2016-09-09 14:11:50 +01004262 ret = i915_gem_wait_for_idle(dev_priv,
4263 I915_WAIT_INTERRUPTIBLE |
4264 I915_WAIT_LOCKED);
Chris Wilsonf7403342013-09-13 23:57:04 +01004265 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004266 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004267
Chris Wilsonc0336662016-05-06 15:40:21 +01004268 i915_gem_retire_requests(dev_priv);
Chris Wilson28176ef2016-10-28 13:58:56 +01004269 GEM_BUG_ON(dev_priv->gt.active_requests);
Eric Anholt673a3942008-07-30 12:06:12 -07004270
Chris Wilson3033aca2016-10-28 13:58:47 +01004271 assert_kernel_context_is_current(dev_priv);
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004272 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004273 mutex_unlock(&dev->struct_mutex);
4274
Chris Wilson737b1502015-01-26 18:03:03 +02004275 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004276 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
Chris Wilsonbdeb9782016-12-23 14:57:56 +00004277
4278 /* As the idle_work is rearming if it detects a race, play safe and
4279 * repeat the flush until it is definitely idle.
4280 */
4281 while (flush_delayed_work(&dev_priv->gt.idle_work))
4282 ;
4283
4284 i915_gem_drain_freed_objects(dev_priv);
Chris Wilson29105cc2010-01-07 10:39:13 +00004285
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004286 /* Assert that we sucessfully flushed all the work and
4287 * reset the GPU back to its idle, low power state.
4288 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004289 WARN_ON(dev_priv->gt.awake);
Imre Deak31ab49a2016-11-07 11:20:05 +02004290 WARN_ON(!intel_execlists_idle(dev_priv));
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004291
Imre Deak1c777c52016-10-12 17:46:37 +03004292 /*
4293 * Neither the BIOS, ourselves or any other kernel
4294 * expects the system to be in execlists mode on startup,
4295 * so we need to reset the GPU back to legacy mode. And the only
4296 * known way to disable logical contexts is through a GPU reset.
4297 *
4298 * So in order to leave the system in a known default configuration,
4299 * always reset the GPU upon unload and suspend. Afterwards we then
4300 * clean up the GEM state tracking, flushing off the requests and
4301 * leaving the system in a known idle state.
4302 *
4303 * Note that is of the upmost importance that the GPU is idle and
4304 * all stray writes are flushed *before* we dismantle the backing
4305 * storage for the pinned objects.
4306 *
4307 * However, since we are uncertain that resetting the GPU on older
4308 * machines is a good idea, we don't - just in case it leaves the
4309 * machine in an unusable condition.
4310 */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004311 if (HAS_HW_CONTEXTS(dev_priv)) {
Imre Deak1c777c52016-10-12 17:46:37 +03004312 int reset = intel_gpu_reset(dev_priv, ALL_ENGINES);
4313 WARN_ON(reset && reset != -ENODEV);
4314 }
4315
Eric Anholt673a3942008-07-30 12:06:12 -07004316 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004317
4318err:
4319 mutex_unlock(&dev->struct_mutex);
4320 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004321}
4322
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004323void i915_gem_resume(struct drm_i915_private *dev_priv)
Chris Wilson5ab57c72016-07-15 14:56:20 +01004324{
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004325 struct drm_device *dev = &dev_priv->drm;
Chris Wilson5ab57c72016-07-15 14:56:20 +01004326
Imre Deak31ab49a2016-11-07 11:20:05 +02004327 WARN_ON(dev_priv->gt.awake);
4328
Chris Wilson5ab57c72016-07-15 14:56:20 +01004329 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00004330 i915_gem_restore_gtt_mappings(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004331
4332 /* As we didn't flush the kernel context before suspend, we cannot
4333 * guarantee that the context image is complete. So let's just reset
4334 * it and start again.
4335 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01004336 dev_priv->gt.resume(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004337
4338 mutex_unlock(&dev->struct_mutex);
4339}
4340
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004341void i915_gem_init_swizzling(struct drm_i915_private *dev_priv)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004342{
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004343 if (INTEL_GEN(dev_priv) < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004344 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4345 return;
4346
4347 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4348 DISP_TILE_SURFACE_SWIZZLING);
4349
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004350 if (IS_GEN5(dev_priv))
Daniel Vetter11782b02012-01-31 16:47:55 +01004351 return;
4352
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004353 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004354 if (IS_GEN6(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004355 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004356 else if (IS_GEN7(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004357 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004358 else if (IS_GEN8(dev_priv))
Ben Widawsky31a53362013-11-02 21:07:04 -07004359 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004360 else
4361 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004362}
Daniel Vettere21af882012-02-09 20:53:27 +01004363
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004364static void init_unused_ring(struct drm_i915_private *dev_priv, u32 base)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004365{
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004366 I915_WRITE(RING_CTL(base), 0);
4367 I915_WRITE(RING_HEAD(base), 0);
4368 I915_WRITE(RING_TAIL(base), 0);
4369 I915_WRITE(RING_START(base), 0);
4370}
4371
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004372static void init_unused_rings(struct drm_i915_private *dev_priv)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004373{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004374 if (IS_I830(dev_priv)) {
4375 init_unused_ring(dev_priv, PRB1_BASE);
4376 init_unused_ring(dev_priv, SRB0_BASE);
4377 init_unused_ring(dev_priv, SRB1_BASE);
4378 init_unused_ring(dev_priv, SRB2_BASE);
4379 init_unused_ring(dev_priv, SRB3_BASE);
4380 } else if (IS_GEN2(dev_priv)) {
4381 init_unused_ring(dev_priv, SRB0_BASE);
4382 init_unused_ring(dev_priv, SRB1_BASE);
4383 } else if (IS_GEN3(dev_priv)) {
4384 init_unused_ring(dev_priv, PRB1_BASE);
4385 init_unused_ring(dev_priv, PRB2_BASE);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004386 }
4387}
4388
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004389int
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004390i915_gem_init_hw(struct drm_i915_private *dev_priv)
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004391{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004392 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304393 enum intel_engine_id id;
Chris Wilsond200cda2016-04-28 09:56:44 +01004394 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004395
Chris Wilsonde867c22016-10-25 13:16:02 +01004396 dev_priv->gt.last_init_time = ktime_get();
4397
Chris Wilson5e4f5182015-02-13 14:35:59 +00004398 /* Double layer security blanket, see i915_gem_init() */
4399 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4400
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004401 if (HAS_EDRAM(dev_priv) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004402 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004403
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01004404 if (IS_HASWELL(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004405 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev_priv) ?
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004406 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004407
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004408 if (HAS_PCH_NOP(dev_priv)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004409 if (IS_IVYBRIDGE(dev_priv)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004410 u32 temp = I915_READ(GEN7_MSG_CTL);
4411 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4412 I915_WRITE(GEN7_MSG_CTL, temp);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004413 } else if (INTEL_GEN(dev_priv) >= 7) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004414 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4415 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4416 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4417 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004418 }
4419
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004420 i915_gem_init_swizzling(dev_priv);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004421
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004422 /*
4423 * At least 830 can leave some of the unused rings
4424 * "active" (ie. head != tail) after resume which
4425 * will prevent c3 entry. Makes sure all unused rings
4426 * are totally idle.
4427 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004428 init_unused_rings(dev_priv);
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004429
Dave Gordoned54c1a2016-01-19 19:02:54 +00004430 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004431
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004432 ret = i915_ppgtt_init_hw(dev_priv);
John Harrison4ad2fd82015-06-18 13:11:20 +01004433 if (ret) {
4434 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4435 goto out;
4436 }
4437
4438 /* Need to do basic initialisation of all rings first: */
Akash Goel3b3f1652016-10-13 22:44:48 +05304439 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004440 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004441 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004442 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004443 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004444
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004445 intel_mocs_init_l3cc_table(dev_priv);
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004446
Alex Dai33a732f2015-08-12 15:43:36 +01004447 /* We can't enable contexts until all firmware is loaded */
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004448 ret = intel_guc_setup(dev_priv);
Dave Gordone556f7c2016-06-07 09:14:49 +01004449 if (ret)
4450 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004451
Chris Wilson5e4f5182015-02-13 14:35:59 +00004452out:
4453 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004454 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004455}
4456
Chris Wilson39df9192016-07-20 13:31:57 +01004457bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4458{
4459 if (INTEL_INFO(dev_priv)->gen < 6)
4460 return false;
4461
4462 /* TODO: make semaphores and Execlists play nicely together */
4463 if (i915.enable_execlists)
4464 return false;
4465
4466 if (value >= 0)
4467 return value;
4468
4469#ifdef CONFIG_INTEL_IOMMU
4470 /* Enable semaphores on SNB when IO remapping is off */
4471 if (INTEL_INFO(dev_priv)->gen == 6 && intel_iommu_gfx_mapped)
4472 return false;
4473#endif
4474
4475 return true;
4476}
4477
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004478int i915_gem_init(struct drm_i915_private *dev_priv)
Chris Wilson1070a422012-04-24 15:47:41 +01004479{
Chris Wilson1070a422012-04-24 15:47:41 +01004480 int ret;
4481
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004482 mutex_lock(&dev_priv->drm.struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004483
Oscar Mateoa83014d2014-07-24 17:04:21 +01004484 if (!i915.enable_execlists) {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004485 dev_priv->gt.resume = intel_legacy_submission_resume;
Chris Wilson7e37f882016-08-02 22:50:21 +01004486 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004487 } else {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004488 dev_priv->gt.resume = intel_lr_context_resume;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004489 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004490 }
4491
Chris Wilson5e4f5182015-02-13 14:35:59 +00004492 /* This is just a security blanket to placate dragons.
4493 * On some systems, we very sporadically observe that the first TLBs
4494 * used by the CS may be stale, despite us poking the TLB reset. If
4495 * we hold the forcewake during initialisation these problems
4496 * just magically go away.
4497 */
4498 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4499
Chris Wilson72778cb2016-05-19 16:17:16 +01004500 i915_gem_init_userptr(dev_priv);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004501
4502 ret = i915_gem_init_ggtt(dev_priv);
4503 if (ret)
4504 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004505
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004506 ret = i915_gem_context_init(dev_priv);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004507 if (ret)
4508 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004509
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004510 ret = intel_engines_init(dev_priv);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004511 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004512 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004513
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004514 ret = i915_gem_init_hw(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004515 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004516 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004517 * wedged. But we only want to do this where the GPU is angry,
4518 * for all other failure, such as an allocation failure, bail.
4519 */
4520 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01004521 i915_gem_set_wedged(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004522 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004523 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004524
4525out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004526 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004527 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004528
Chris Wilson60990322014-04-09 09:19:42 +01004529 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004530}
4531
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004532void
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004533i915_gem_cleanup_engines(struct drm_i915_private *dev_priv)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004534{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004535 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304536 enum intel_engine_id id;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004537
Akash Goel3b3f1652016-10-13 22:44:48 +05304538 for_each_engine(engine, dev_priv, id)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004539 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004540}
4541
Eric Anholt673a3942008-07-30 12:06:12 -07004542void
Imre Deak40ae4e12016-03-16 14:54:03 +02004543i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4544{
Chris Wilson49ef5292016-08-18 17:17:00 +01004545 int i;
Imre Deak40ae4e12016-03-16 14:54:03 +02004546
4547 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4548 !IS_CHERRYVIEW(dev_priv))
4549 dev_priv->num_fence_regs = 32;
Jani Nikula73f67aa2016-12-07 22:48:09 +02004550 else if (INTEL_INFO(dev_priv)->gen >= 4 ||
4551 IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
4552 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004553 dev_priv->num_fence_regs = 16;
4554 else
4555 dev_priv->num_fence_regs = 8;
4556
Chris Wilsonc0336662016-05-06 15:40:21 +01004557 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004558 dev_priv->num_fence_regs =
4559 I915_READ(vgtif_reg(avail_rs.fence_num));
4560
4561 /* Initialize fence registers to zero */
Chris Wilson49ef5292016-08-18 17:17:00 +01004562 for (i = 0; i < dev_priv->num_fence_regs; i++) {
4563 struct drm_i915_fence_reg *fence = &dev_priv->fence_regs[i];
4564
4565 fence->i915 = dev_priv;
4566 fence->id = i;
4567 list_add_tail(&fence->link, &dev_priv->mm.fence_list);
4568 }
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004569 i915_gem_restore_fences(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004570
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004571 i915_gem_detect_bit_6_swizzle(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004572}
4573
Chris Wilson73cb9702016-10-28 13:58:46 +01004574int
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004575i915_gem_load_init(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07004576{
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004577 int err = -ENOMEM;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004578
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004579 dev_priv->objects = KMEM_CACHE(drm_i915_gem_object, SLAB_HWCACHE_ALIGN);
4580 if (!dev_priv->objects)
Chris Wilson73cb9702016-10-28 13:58:46 +01004581 goto err_out;
Chris Wilson73cb9702016-10-28 13:58:46 +01004582
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004583 dev_priv->vmas = KMEM_CACHE(i915_vma, SLAB_HWCACHE_ALIGN);
4584 if (!dev_priv->vmas)
Chris Wilson73cb9702016-10-28 13:58:46 +01004585 goto err_objects;
Chris Wilson73cb9702016-10-28 13:58:46 +01004586
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004587 dev_priv->requests = KMEM_CACHE(drm_i915_gem_request,
4588 SLAB_HWCACHE_ALIGN |
4589 SLAB_RECLAIM_ACCOUNT |
4590 SLAB_DESTROY_BY_RCU);
4591 if (!dev_priv->requests)
Chris Wilson73cb9702016-10-28 13:58:46 +01004592 goto err_vmas;
Chris Wilson73cb9702016-10-28 13:58:46 +01004593
Chris Wilson52e54202016-11-14 20:41:02 +00004594 dev_priv->dependencies = KMEM_CACHE(i915_dependency,
4595 SLAB_HWCACHE_ALIGN |
4596 SLAB_RECLAIM_ACCOUNT);
4597 if (!dev_priv->dependencies)
4598 goto err_requests;
4599
Chris Wilson73cb9702016-10-28 13:58:46 +01004600 mutex_lock(&dev_priv->drm.struct_mutex);
4601 INIT_LIST_HEAD(&dev_priv->gt.timelines);
Chris Wilsonbb894852016-11-14 20:40:57 +00004602 err = i915_gem_timeline_init__global(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +01004603 mutex_unlock(&dev_priv->drm.struct_mutex);
4604 if (err)
Chris Wilson52e54202016-11-14 20:41:02 +00004605 goto err_dependencies;
Eric Anholt673a3942008-07-30 12:06:12 -07004606
Ben Widawskya33afea2013-09-17 21:12:45 -07004607 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004608 INIT_WORK(&dev_priv->mm.free_work, __i915_gem_free_work);
4609 init_llist_head(&dev_priv->mm.free_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004610 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4611 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004612 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson275f0392016-10-24 13:42:14 +01004613 INIT_LIST_HEAD(&dev_priv->mm.userfault_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01004614 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004615 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004616 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004617 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004618 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004619 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004620
Chris Wilson72bfa192010-12-19 11:42:05 +00004621 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4622
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004623 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004624
Chris Wilsonce453d82011-02-21 14:43:56 +00004625 dev_priv->mm.interruptible = true;
4626
Joonas Lahtinen6f633402016-09-01 14:58:21 +03004627 atomic_set(&dev_priv->mm.bsd_engine_dispatch_index, 0);
4628
Chris Wilsonb5add952016-08-04 16:32:36 +01004629 spin_lock_init(&dev_priv->fb_tracking.lock);
Chris Wilson73cb9702016-10-28 13:58:46 +01004630
4631 return 0;
4632
Chris Wilson52e54202016-11-14 20:41:02 +00004633err_dependencies:
4634 kmem_cache_destroy(dev_priv->dependencies);
Chris Wilson73cb9702016-10-28 13:58:46 +01004635err_requests:
4636 kmem_cache_destroy(dev_priv->requests);
4637err_vmas:
4638 kmem_cache_destroy(dev_priv->vmas);
4639err_objects:
4640 kmem_cache_destroy(dev_priv->objects);
4641err_out:
4642 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07004643}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004644
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004645void i915_gem_load_cleanup(struct drm_i915_private *dev_priv)
Imre Deakd64aa092016-01-19 15:26:29 +02004646{
Chris Wilson7d5d59e2016-11-01 08:48:41 +00004647 WARN_ON(!llist_empty(&dev_priv->mm.free_list));
4648
Matthew Auldea84aa72016-11-17 21:04:11 +00004649 mutex_lock(&dev_priv->drm.struct_mutex);
4650 i915_gem_timeline_fini(&dev_priv->gt.global_timeline);
4651 WARN_ON(!list_empty(&dev_priv->gt.timelines));
4652 mutex_unlock(&dev_priv->drm.struct_mutex);
4653
Chris Wilson52e54202016-11-14 20:41:02 +00004654 kmem_cache_destroy(dev_priv->dependencies);
Imre Deakd64aa092016-01-19 15:26:29 +02004655 kmem_cache_destroy(dev_priv->requests);
4656 kmem_cache_destroy(dev_priv->vmas);
4657 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01004658
4659 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
4660 rcu_barrier();
Imre Deakd64aa092016-01-19 15:26:29 +02004661}
4662
Chris Wilson6a800ea2016-09-21 14:51:07 +01004663int i915_gem_freeze(struct drm_i915_private *dev_priv)
4664{
4665 intel_runtime_pm_get(dev_priv);
4666
4667 mutex_lock(&dev_priv->drm.struct_mutex);
4668 i915_gem_shrink_all(dev_priv);
4669 mutex_unlock(&dev_priv->drm.struct_mutex);
4670
4671 intel_runtime_pm_put(dev_priv);
4672
4673 return 0;
4674}
4675
Chris Wilson461fb992016-05-14 07:26:33 +01004676int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
4677{
4678 struct drm_i915_gem_object *obj;
Chris Wilson7aab2d52016-09-09 20:02:18 +01004679 struct list_head *phases[] = {
4680 &dev_priv->mm.unbound_list,
4681 &dev_priv->mm.bound_list,
4682 NULL
4683 }, **p;
Chris Wilson461fb992016-05-14 07:26:33 +01004684
4685 /* Called just before we write the hibernation image.
4686 *
4687 * We need to update the domain tracking to reflect that the CPU
4688 * will be accessing all the pages to create and restore from the
4689 * hibernation, and so upon restoration those pages will be in the
4690 * CPU domain.
4691 *
4692 * To make sure the hibernation image contains the latest state,
4693 * we update that state just before writing out the image.
Chris Wilson7aab2d52016-09-09 20:02:18 +01004694 *
4695 * To try and reduce the hibernation image, we manually shrink
4696 * the objects as well.
Chris Wilson461fb992016-05-14 07:26:33 +01004697 */
4698
Chris Wilson6a800ea2016-09-21 14:51:07 +01004699 mutex_lock(&dev_priv->drm.struct_mutex);
4700 i915_gem_shrink(dev_priv, -1UL, I915_SHRINK_UNBOUND);
Chris Wilson461fb992016-05-14 07:26:33 +01004701
Chris Wilson7aab2d52016-09-09 20:02:18 +01004702 for (p = phases; *p; p++) {
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004703 list_for_each_entry(obj, *p, global_link) {
Chris Wilson7aab2d52016-09-09 20:02:18 +01004704 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4705 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4706 }
Chris Wilson461fb992016-05-14 07:26:33 +01004707 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01004708 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson461fb992016-05-14 07:26:33 +01004709
4710 return 0;
4711}
4712
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004713void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004714{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004715 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004716 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00004717
4718 /* Clean up our request list when the client is going away, so that
4719 * later retire_requests won't dereference our soon-to-be-gone
4720 * file_priv.
4721 */
Chris Wilson1c255952010-09-26 11:03:27 +01004722 spin_lock(&file_priv->mm.lock);
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004723 list_for_each_entry(request, &file_priv->mm.request_list, client_list)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004724 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01004725 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01004726
Chris Wilson2e1b8732015-04-27 13:41:22 +01004727 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01004728 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01004729 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004730 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004731 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004732}
4733
4734int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4735{
4736 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004737 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004738
Chris Wilsonc4c29d72016-11-09 10:45:07 +00004739 DRM_DEBUG("\n");
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004740
4741 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4742 if (!file_priv)
4743 return -ENOMEM;
4744
4745 file->driver_priv = file_priv;
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004746 file_priv->dev_priv = to_i915(dev);
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004747 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01004748 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004749
4750 spin_lock_init(&file_priv->mm.lock);
4751 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004752
Chris Wilsonc80ff162016-07-27 09:07:27 +01004753 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00004754
Ben Widawskye422b882013-12-06 14:10:58 -08004755 ret = i915_gem_context_open(dev, file);
4756 if (ret)
4757 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004758
Ben Widawskye422b882013-12-06 14:10:58 -08004759 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004760}
4761
Daniel Vetterb680c372014-09-19 18:27:27 +02004762/**
4763 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07004764 * @old: current GEM buffer for the frontbuffer slots
4765 * @new: new GEM buffer for the frontbuffer slots
4766 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02004767 *
4768 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
4769 * from @old and setting them in @new. Both @old and @new can be NULL.
4770 */
Daniel Vettera071fa02014-06-18 23:28:09 +02004771void i915_gem_track_fb(struct drm_i915_gem_object *old,
4772 struct drm_i915_gem_object *new,
4773 unsigned frontbuffer_bits)
4774{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004775 /* Control of individual bits within the mask are guarded by
4776 * the owning plane->mutex, i.e. we can never see concurrent
4777 * manipulation of individual bits. But since the bitfield as a whole
4778 * is updated using RMW, we need to use atomics in order to update
4779 * the bits.
4780 */
4781 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
4782 sizeof(atomic_t) * BITS_PER_BYTE);
4783
Daniel Vettera071fa02014-06-18 23:28:09 +02004784 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004785 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
4786 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004787 }
4788
4789 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004790 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
4791 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004792 }
4793}
4794
Dave Gordonea702992015-07-09 19:29:02 +01004795/* Allocate a new GEM object and fill it with the supplied data */
4796struct drm_i915_gem_object *
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004797i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
Dave Gordonea702992015-07-09 19:29:02 +01004798 const void *data, size_t size)
4799{
4800 struct drm_i915_gem_object *obj;
4801 struct sg_table *sg;
4802 size_t bytes;
4803 int ret;
4804
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004805 obj = i915_gem_object_create(dev_priv, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01004806 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01004807 return obj;
4808
4809 ret = i915_gem_object_set_to_cpu_domain(obj, true);
4810 if (ret)
4811 goto fail;
4812
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004813 ret = i915_gem_object_pin_pages(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004814 if (ret)
4815 goto fail;
4816
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004817 sg = obj->mm.pages;
Dave Gordonea702992015-07-09 19:29:02 +01004818 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004819 obj->mm.dirty = true; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01004820 i915_gem_object_unpin_pages(obj);
4821
4822 if (WARN_ON(bytes != size)) {
4823 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
4824 ret = -EFAULT;
4825 goto fail;
4826 }
4827
4828 return obj;
4829
4830fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004831 i915_gem_object_put(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004832 return ERR_PTR(ret);
4833}
Chris Wilson96d77632016-10-28 13:58:33 +01004834
4835struct scatterlist *
4836i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
4837 unsigned int n,
4838 unsigned int *offset)
4839{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004840 struct i915_gem_object_page_iter *iter = &obj->mm.get_page;
Chris Wilson96d77632016-10-28 13:58:33 +01004841 struct scatterlist *sg;
4842 unsigned int idx, count;
4843
4844 might_sleep();
4845 GEM_BUG_ON(n >= obj->base.size >> PAGE_SHIFT);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004846 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
Chris Wilson96d77632016-10-28 13:58:33 +01004847
4848 /* As we iterate forward through the sg, we record each entry in a
4849 * radixtree for quick repeated (backwards) lookups. If we have seen
4850 * this index previously, we will have an entry for it.
4851 *
4852 * Initial lookup is O(N), but this is amortized to O(1) for
4853 * sequential page access (where each new request is consecutive
4854 * to the previous one). Repeated lookups are O(lg(obj->base.size)),
4855 * i.e. O(1) with a large constant!
4856 */
4857 if (n < READ_ONCE(iter->sg_idx))
4858 goto lookup;
4859
4860 mutex_lock(&iter->lock);
4861
4862 /* We prefer to reuse the last sg so that repeated lookup of this
4863 * (or the subsequent) sg are fast - comparing against the last
4864 * sg is faster than going through the radixtree.
4865 */
4866
4867 sg = iter->sg_pos;
4868 idx = iter->sg_idx;
4869 count = __sg_page_count(sg);
4870
4871 while (idx + count <= n) {
4872 unsigned long exception, i;
4873 int ret;
4874
4875 /* If we cannot allocate and insert this entry, or the
4876 * individual pages from this range, cancel updating the
4877 * sg_idx so that on this lookup we are forced to linearly
4878 * scan onwards, but on future lookups we will try the
4879 * insertion again (in which case we need to be careful of
4880 * the error return reporting that we have already inserted
4881 * this index).
4882 */
4883 ret = radix_tree_insert(&iter->radix, idx, sg);
4884 if (ret && ret != -EEXIST)
4885 goto scan;
4886
4887 exception =
4888 RADIX_TREE_EXCEPTIONAL_ENTRY |
4889 idx << RADIX_TREE_EXCEPTIONAL_SHIFT;
4890 for (i = 1; i < count; i++) {
4891 ret = radix_tree_insert(&iter->radix, idx + i,
4892 (void *)exception);
4893 if (ret && ret != -EEXIST)
4894 goto scan;
4895 }
4896
4897 idx += count;
4898 sg = ____sg_next(sg);
4899 count = __sg_page_count(sg);
4900 }
4901
4902scan:
4903 iter->sg_pos = sg;
4904 iter->sg_idx = idx;
4905
4906 mutex_unlock(&iter->lock);
4907
4908 if (unlikely(n < idx)) /* insertion completed by another thread */
4909 goto lookup;
4910
4911 /* In case we failed to insert the entry into the radixtree, we need
4912 * to look beyond the current sg.
4913 */
4914 while (idx + count <= n) {
4915 idx += count;
4916 sg = ____sg_next(sg);
4917 count = __sg_page_count(sg);
4918 }
4919
4920 *offset = n - idx;
4921 return sg;
4922
4923lookup:
4924 rcu_read_lock();
4925
4926 sg = radix_tree_lookup(&iter->radix, n);
4927 GEM_BUG_ON(!sg);
4928
4929 /* If this index is in the middle of multi-page sg entry,
4930 * the radixtree will contain an exceptional entry that points
4931 * to the start of that range. We will return the pointer to
4932 * the base page and the offset of this page within the
4933 * sg entry's range.
4934 */
4935 *offset = 0;
4936 if (unlikely(radix_tree_exception(sg))) {
4937 unsigned long base =
4938 (unsigned long)sg >> RADIX_TREE_EXCEPTIONAL_SHIFT;
4939
4940 sg = radix_tree_lookup(&iter->radix, base);
4941 GEM_BUG_ON(!sg);
4942
4943 *offset = n - base;
4944 }
4945
4946 rcu_read_unlock();
4947
4948 return sg;
4949}
4950
4951struct page *
4952i915_gem_object_get_page(struct drm_i915_gem_object *obj, unsigned int n)
4953{
4954 struct scatterlist *sg;
4955 unsigned int offset;
4956
4957 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
4958
4959 sg = i915_gem_object_get_sg(obj, n, &offset);
4960 return nth_page(sg_page(sg), offset);
4961}
4962
4963/* Like i915_gem_object_get_page(), but mark the returned page dirty */
4964struct page *
4965i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
4966 unsigned int n)
4967{
4968 struct page *page;
4969
4970 page = i915_gem_object_get_page(obj, n);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004971 if (!obj->mm.dirty)
Chris Wilson96d77632016-10-28 13:58:33 +01004972 set_page_dirty(page);
4973
4974 return page;
4975}
4976
4977dma_addr_t
4978i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
4979 unsigned long n)
4980{
4981 struct scatterlist *sg;
4982 unsigned int offset;
4983
4984 sg = i915_gem_object_get_sg(obj, n, &offset);
4985 return sg_dma_address(sg) + (offset << PAGE_SHIFT);
4986}