blob: d258388605d60d81135c32621a57af02a6ea0c1c [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
Maarten Lankhorsta667fb42016-12-15 15:29:44 +010046#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010047#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030050#include "i915_trace.h"
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +000051#include "i915_pmu.h"
Lionel Landwerlina446ae22018-03-06 12:28:56 +000052#include "i915_query.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010053#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070054#include "intel_drv.h"
Anusha Srivatsa5464cd62017-01-18 08:05:58 -080055#include "intel_uc.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Kristian Høgsberg112b7152009-01-04 16:55:33 -050057static struct drm_driver driver;
58
Michal Wajdeczkofae919f2018-02-01 17:32:48 +000059#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Chris Wilson0673ad42016-06-24 14:00:22 +010060static unsigned int i915_load_fail_count;
61
62bool __i915_inject_load_failure(const char *func, int line)
63{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000064 if (i915_load_fail_count >= i915_modparams.inject_load_failure)
Chris Wilson0673ad42016-06-24 14:00:22 +010065 return false;
66
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000067 if (++i915_load_fail_count == i915_modparams.inject_load_failure) {
Chris Wilson0673ad42016-06-24 14:00:22 +010068 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000069 i915_modparams.inject_load_failure, func, line);
Chris Wilsoncf68f0c2018-06-06 15:41:53 +010070 i915_modparams.inject_load_failure = 0;
Chris Wilson0673ad42016-06-24 14:00:22 +010071 return true;
72 }
73
74 return false;
75}
Michal Wajdeczkofae919f2018-02-01 17:32:48 +000076#endif
Chris Wilson0673ad42016-06-24 14:00:22 +010077
78#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
79#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
80 "providing the dmesg log by booting with drm.debug=0xf"
81
82void
83__i915_printk(struct drm_i915_private *dev_priv, const char *level,
84 const char *fmt, ...)
85{
86 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030087 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010088 bool is_error = level[1] <= KERN_ERR[1];
89 bool is_debug = level[1] == KERN_DEBUG[1];
90 struct va_format vaf;
91 va_list args;
92
93 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
94 return;
95
96 va_start(args, fmt);
97
98 vaf.fmt = fmt;
99 vaf.va = &args;
100
David Weinehallc49d13e2016-08-22 13:32:42 +0300101 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
Chris Wilson0673ad42016-06-24 14:00:22 +0100102 __builtin_return_address(0), &vaf);
103
104 if (is_error && !shown_bug_once) {
Chris Wilson4e8507b2018-05-06 19:31:47 +0100105 /*
106 * Ask the user to file a bug report for the error, except
107 * if they may have caused the bug by fiddling with unsafe
108 * module parameters.
109 */
110 if (!test_taint(TAINT_USER))
111 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100112 shown_bug_once = true;
113 }
114
115 va_end(args);
116}
117
118static bool i915_error_injected(struct drm_i915_private *dev_priv)
119{
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000120#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Chris Wilsoncf68f0c2018-06-06 15:41:53 +0100121 return i915_load_fail_count && !i915_modparams.inject_load_failure;
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000122#else
123 return false;
124#endif
Chris Wilson0673ad42016-06-24 14:00:22 +0100125}
126
Chris Wilsoncf68f0c2018-06-06 15:41:53 +0100127#define i915_load_error(i915, fmt, ...) \
128 __i915_printk(i915, \
129 i915_error_injected(i915) ? KERN_DEBUG : KERN_ERR, \
Chris Wilson0673ad42016-06-24 14:00:22 +0100130 fmt, ##__VA_ARGS__)
131
Jani Nikulada6c10c22018-02-05 19:31:36 +0200132/* Map PCH device id to PCH type, or PCH_NONE if unknown. */
133static enum intel_pch
134intel_pch_type(const struct drm_i915_private *dev_priv, unsigned short id)
135{
136 switch (id) {
137 case INTEL_PCH_IBX_DEVICE_ID_TYPE:
138 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
139 WARN_ON(!IS_GEN5(dev_priv));
140 return PCH_IBX;
141 case INTEL_PCH_CPT_DEVICE_ID_TYPE:
142 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
143 WARN_ON(!IS_GEN6(dev_priv) && !IS_IVYBRIDGE(dev_priv));
144 return PCH_CPT;
145 case INTEL_PCH_PPT_DEVICE_ID_TYPE:
146 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
147 WARN_ON(!IS_GEN6(dev_priv) && !IS_IVYBRIDGE(dev_priv));
148 /* PantherPoint is CPT compatible */
149 return PCH_CPT;
150 case INTEL_PCH_LPT_DEVICE_ID_TYPE:
151 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
152 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
153 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
154 return PCH_LPT;
155 case INTEL_PCH_LPT_LP_DEVICE_ID_TYPE:
156 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
157 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
158 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
159 return PCH_LPT;
160 case INTEL_PCH_WPT_DEVICE_ID_TYPE:
161 DRM_DEBUG_KMS("Found WildcatPoint PCH\n");
162 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
163 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
164 /* WildcatPoint is LPT compatible */
165 return PCH_LPT;
166 case INTEL_PCH_WPT_LP_DEVICE_ID_TYPE:
167 DRM_DEBUG_KMS("Found WildcatPoint LP PCH\n");
168 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
169 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
170 /* WildcatPoint is LPT compatible */
171 return PCH_LPT;
172 case INTEL_PCH_SPT_DEVICE_ID_TYPE:
173 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
174 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
175 return PCH_SPT;
176 case INTEL_PCH_SPT_LP_DEVICE_ID_TYPE:
177 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
178 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
179 return PCH_SPT;
180 case INTEL_PCH_KBP_DEVICE_ID_TYPE:
181 DRM_DEBUG_KMS("Found Kaby Lake PCH (KBP)\n");
182 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv) &&
183 !IS_COFFEELAKE(dev_priv));
184 return PCH_KBP;
185 case INTEL_PCH_CNP_DEVICE_ID_TYPE:
186 DRM_DEBUG_KMS("Found Cannon Lake PCH (CNP)\n");
187 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
188 return PCH_CNP;
189 case INTEL_PCH_CNP_LP_DEVICE_ID_TYPE:
190 DRM_DEBUG_KMS("Found Cannon Lake LP PCH (CNP-LP)\n");
191 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
192 return PCH_CNP;
193 case INTEL_PCH_ICP_DEVICE_ID_TYPE:
194 DRM_DEBUG_KMS("Found Ice Lake PCH\n");
195 WARN_ON(!IS_ICELAKE(dev_priv));
196 return PCH_ICP;
197 default:
198 return PCH_NONE;
199 }
200}
Chris Wilson0673ad42016-06-24 14:00:22 +0100201
Jani Nikula435ad2c2018-02-05 19:31:37 +0200202static bool intel_is_virt_pch(unsigned short id,
203 unsigned short svendor, unsigned short sdevice)
204{
205 return (id == INTEL_PCH_P2X_DEVICE_ID_TYPE ||
206 id == INTEL_PCH_P3X_DEVICE_ID_TYPE ||
207 (id == INTEL_PCH_QEMU_DEVICE_ID_TYPE &&
208 svendor == PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
209 sdevice == PCI_SUBDEVICE_ID_QEMU));
210}
211
Jani Nikula40ace642018-02-05 19:31:38 +0200212static unsigned short
213intel_virt_detect_pch(const struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100214{
Jani Nikula40ace642018-02-05 19:31:38 +0200215 unsigned short id = 0;
Robert Beckett30c964a2015-08-28 13:10:22 +0100216
217 /*
218 * In a virtualized passthrough environment we can be in a
219 * setup where the ISA bridge is not able to be passed through.
220 * In this case, a south bridge can be emulated and we have to
221 * make an educated guess as to which PCH is really there.
222 */
223
Jani Nikula40ace642018-02-05 19:31:38 +0200224 if (IS_GEN5(dev_priv))
225 id = INTEL_PCH_IBX_DEVICE_ID_TYPE;
226 else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
227 id = INTEL_PCH_CPT_DEVICE_ID_TYPE;
228 else if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
229 id = INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
230 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
231 id = INTEL_PCH_LPT_DEVICE_ID_TYPE;
232 else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
233 id = INTEL_PCH_SPT_DEVICE_ID_TYPE;
234 else if (IS_COFFEELAKE(dev_priv) || IS_CANNONLAKE(dev_priv))
235 id = INTEL_PCH_CNP_DEVICE_ID_TYPE;
Anusha Srivatsaf17ca502018-05-21 17:25:43 -0700236 else if (IS_ICELAKE(dev_priv))
237 id = INTEL_PCH_ICP_DEVICE_ID_TYPE;
Robert Beckett30c964a2015-08-28 13:10:22 +0100238
Jani Nikula40ace642018-02-05 19:31:38 +0200239 if (id)
240 DRM_DEBUG_KMS("Assuming PCH ID %04x\n", id);
241 else
242 DRM_DEBUG_KMS("Assuming no PCH\n");
243
244 return id;
Robert Beckett30c964a2015-08-28 13:10:22 +0100245}
246
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000247static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800248{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200249 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800250
251 /*
252 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
253 * make graphics device passthrough work easy for VMM, that only
254 * need to expose ISA bridge to let driver know the real hardware
255 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800256 *
257 * In some virtualized environments (e.g. XEN), there is irrelevant
258 * ISA bridge in the system. To work reliably, we should scan trhough
259 * all the ISA bridge devices and check for the first match, instead
260 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800261 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200262 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200263 unsigned short id;
Jani Nikulada6c10c22018-02-05 19:31:36 +0200264 enum intel_pch pch_type;
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300265
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200266 if (pch->vendor != PCI_VENDOR_ID_INTEL)
267 continue;
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700268
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200269 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200270
Jani Nikulada6c10c22018-02-05 19:31:36 +0200271 pch_type = intel_pch_type(dev_priv, id);
272 if (pch_type != PCH_NONE) {
273 dev_priv->pch_type = pch_type;
Jani Nikula40ace642018-02-05 19:31:38 +0200274 dev_priv->pch_id = id;
275 break;
Jani Nikula435ad2c2018-02-05 19:31:37 +0200276 } else if (intel_is_virt_pch(id, pch->subsystem_vendor,
Jani Nikula40ace642018-02-05 19:31:38 +0200277 pch->subsystem_device)) {
278 id = intel_virt_detect_pch(dev_priv);
Jani Nikula85b17e62018-06-08 15:33:28 +0300279 pch_type = intel_pch_type(dev_priv, id);
280
281 /* Sanity check virtual PCH id */
282 if (WARN_ON(id && pch_type == PCH_NONE))
283 id = 0;
284
Jani Nikula40ace642018-02-05 19:31:38 +0200285 dev_priv->pch_type = pch_type;
286 dev_priv->pch_id = id;
287 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800288 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800289 }
Jani Nikula07ba0a82018-06-08 15:33:30 +0300290
291 /*
292 * Use PCH_NOP (PCH but no South Display) for PCH platforms without
293 * display.
294 */
295 if (pch && INTEL_INFO(dev_priv)->num_pipes == 0) {
296 DRM_DEBUG_KMS("Display disabled, reverting to NOP PCH\n");
297 dev_priv->pch_type = PCH_NOP;
298 dev_priv->pch_id = 0;
299 }
300
Rui Guo6a9c4b32013-06-19 21:10:23 +0800301 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200302 DRM_DEBUG_KMS("No PCH found.\n");
303
304 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800305}
306
Ville Syrjälä6a20fe72018-02-07 18:48:41 +0200307static int i915_getparam_ioctl(struct drm_device *dev, void *data,
308 struct drm_file *file_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100309{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100310 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300311 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100312 drm_i915_getparam_t *param = data;
313 int value;
314
315 switch (param->param) {
316 case I915_PARAM_IRQ_ACTIVE:
317 case I915_PARAM_ALLOW_BATCHBUFFER:
318 case I915_PARAM_LAST_DISPATCH:
Kenneth Graunkeef0f4112017-02-15 01:34:46 -0800319 case I915_PARAM_HAS_EXEC_CONSTANTS:
Chris Wilson0673ad42016-06-24 14:00:22 +0100320 /* Reject all old ums/dri params. */
321 return -ENODEV;
322 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300323 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100324 break;
325 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300326 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100327 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100328 case I915_PARAM_NUM_FENCES_AVAIL:
329 value = dev_priv->num_fence_regs;
330 break;
331 case I915_PARAM_HAS_OVERLAY:
332 value = dev_priv->overlay ? 1 : 0;
333 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100334 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530335 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100336 break;
337 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530338 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100339 break;
340 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530341 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100342 break;
343 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530344 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100345 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100346 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300347 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100348 break;
349 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300350 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100351 break;
352 case I915_PARAM_HAS_ALIASING_PPGTT:
David Weinehall16162472016-09-02 13:46:17 +0300353 value = USES_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100354 break;
355 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilson93c6e962017-11-20 20:55:04 +0000356 value = HAS_LEGACY_SEMAPHORES(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100357 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100358 case I915_PARAM_HAS_SECURE_BATCHES:
359 value = capable(CAP_SYS_ADMIN);
360 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100361 case I915_PARAM_CMD_PARSER_VERSION:
362 value = i915_cmd_parser_get_version(dev_priv);
363 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100364 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300365 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100366 if (!value)
367 return -ENODEV;
368 break;
369 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300370 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100371 if (!value)
372 return -ENODEV;
373 break;
374 case I915_PARAM_HAS_GPU_RESET:
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000375 value = i915_modparams.enable_hangcheck &&
376 intel_has_gpu_reset(dev_priv);
Michel Thierry142bc7d2017-06-20 10:57:46 +0100377 if (value && intel_has_reset_engine(dev_priv))
378 value = 2;
Chris Wilson0673ad42016-06-24 14:00:22 +0100379 break;
380 case I915_PARAM_HAS_RESOURCE_STREAMER:
David Weinehall16162472016-09-02 13:46:17 +0300381 value = HAS_RESOURCE_STREAMER(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100382 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100383 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300384 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100385 break;
386 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300387 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100388 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800389 case I915_PARAM_HUC_STATUS:
Michal Wajdeczkofa265272018-03-14 20:04:29 +0000390 value = intel_huc_check_status(&dev_priv->huc);
391 if (value < 0)
392 return value;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800393 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100394 case I915_PARAM_MMAP_GTT_VERSION:
395 /* Though we've started our numbering from 1, and so class all
396 * earlier versions as 0, in effect their value is undefined as
397 * the ioctl will report EINVAL for the unknown param!
398 */
399 value = i915_gem_mmap_gtt_version();
400 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000401 case I915_PARAM_HAS_SCHEDULER:
Chris Wilson3fed1802018-02-07 21:05:43 +0000402 value = dev_priv->caps.scheduler;
Chris Wilson0de91362016-11-14 20:41:01 +0000403 break;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100404
David Weinehall16162472016-09-02 13:46:17 +0300405 case I915_PARAM_MMAP_VERSION:
406 /* Remember to bump this if the version changes! */
407 case I915_PARAM_HAS_GEM:
408 case I915_PARAM_HAS_PAGEFLIPPING:
409 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
410 case I915_PARAM_HAS_RELAXED_FENCING:
411 case I915_PARAM_HAS_COHERENT_RINGS:
412 case I915_PARAM_HAS_RELAXED_DELTA:
413 case I915_PARAM_HAS_GEN7_SOL_RESET:
414 case I915_PARAM_HAS_WAIT_TIMEOUT:
415 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
416 case I915_PARAM_HAS_PINNED_BATCHES:
417 case I915_PARAM_HAS_EXEC_NO_RELOC:
418 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
419 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
420 case I915_PARAM_HAS_EXEC_SOFTPIN:
Chris Wilson77ae9952017-01-27 09:40:07 +0000421 case I915_PARAM_HAS_EXEC_ASYNC:
Chris Wilsonfec04452017-01-27 09:40:08 +0000422 case I915_PARAM_HAS_EXEC_FENCE:
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100423 case I915_PARAM_HAS_EXEC_CAPTURE:
Chris Wilson1a71cf22017-06-16 15:05:23 +0100424 case I915_PARAM_HAS_EXEC_BATCH_FIRST:
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +0100425 case I915_PARAM_HAS_EXEC_FENCE_ARRAY:
David Weinehall16162472016-09-02 13:46:17 +0300426 /* For the time being all of these are always true;
427 * if some supported hardware does not have one of these
428 * features this value needs to be provided from
429 * INTEL_INFO(), a feature macro, or similar.
430 */
431 value = 1;
432 break;
Chris Wilsond2b4b972017-11-10 14:26:33 +0000433 case I915_PARAM_HAS_CONTEXT_ISOLATION:
434 value = intel_engines_has_context_isolation(dev_priv);
435 break;
Robert Bragg7fed5552017-06-13 12:22:59 +0100436 case I915_PARAM_SLICE_MASK:
437 value = INTEL_INFO(dev_priv)->sseu.slice_mask;
438 if (!value)
439 return -ENODEV;
440 break;
Robert Braggf5320232017-06-13 12:23:00 +0100441 case I915_PARAM_SUBSLICE_MASK:
Lionel Landwerlin8cc76692018-03-06 12:28:52 +0000442 value = INTEL_INFO(dev_priv)->sseu.subslice_mask[0];
Robert Braggf5320232017-06-13 12:23:00 +0100443 if (!value)
444 return -ENODEV;
445 break;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000446 case I915_PARAM_CS_TIMESTAMP_FREQUENCY:
Lionel Landwerlinf577a032017-11-13 23:34:53 +0000447 value = 1000 * INTEL_INFO(dev_priv)->cs_timestamp_frequency_khz;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000448 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100449 default:
450 DRM_DEBUG("Unknown parameter %d\n", param->param);
451 return -EINVAL;
452 }
453
Chris Wilsondda33002016-06-24 14:00:23 +0100454 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100455 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100456
457 return 0;
458}
459
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000460static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100461{
Sinan Kaya57b296462017-11-27 11:57:46 -0500462 int domain = pci_domain_nr(dev_priv->drm.pdev->bus);
463
464 dev_priv->bridge_dev =
465 pci_get_domain_bus_and_slot(domain, 0, PCI_DEVFN(0, 0));
Chris Wilson0673ad42016-06-24 14:00:22 +0100466 if (!dev_priv->bridge_dev) {
467 DRM_ERROR("bridge device not found\n");
468 return -1;
469 }
470 return 0;
471}
472
473/* Allocate space for the MCH regs if needed, return nonzero on error */
474static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000475intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100476{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000477 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100478 u32 temp_lo, temp_hi = 0;
479 u64 mchbar_addr;
480 int ret;
481
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000482 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100483 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
484 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
485 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
486
487 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
488#ifdef CONFIG_PNP
489 if (mchbar_addr &&
490 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
491 return 0;
492#endif
493
494 /* Get some space for it */
495 dev_priv->mch_res.name = "i915 MCHBAR";
496 dev_priv->mch_res.flags = IORESOURCE_MEM;
497 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
498 &dev_priv->mch_res,
499 MCHBAR_SIZE, MCHBAR_SIZE,
500 PCIBIOS_MIN_MEM,
501 0, pcibios_align_resource,
502 dev_priv->bridge_dev);
503 if (ret) {
504 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
505 dev_priv->mch_res.start = 0;
506 return ret;
507 }
508
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000509 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100510 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
511 upper_32_bits(dev_priv->mch_res.start));
512
513 pci_write_config_dword(dev_priv->bridge_dev, reg,
514 lower_32_bits(dev_priv->mch_res.start));
515 return 0;
516}
517
518/* Setup MCHBAR if possible, return true if we should disable it again */
519static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000520intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100521{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000522 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100523 u32 temp;
524 bool enabled;
525
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100526 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100527 return;
528
529 dev_priv->mchbar_need_disable = false;
530
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100531 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100532 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
533 enabled = !!(temp & DEVEN_MCHBAR_EN);
534 } else {
535 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
536 enabled = temp & 1;
537 }
538
539 /* If it's already enabled, don't have to do anything */
540 if (enabled)
541 return;
542
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000543 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100544 return;
545
546 dev_priv->mchbar_need_disable = true;
547
548 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100549 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100550 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
551 temp | DEVEN_MCHBAR_EN);
552 } else {
553 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
554 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
555 }
556}
557
558static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000559intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100560{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000561 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100562
563 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100564 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100565 u32 deven_val;
566
567 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
568 &deven_val);
569 deven_val &= ~DEVEN_MCHBAR_EN;
570 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
571 deven_val);
572 } else {
573 u32 mchbar_val;
574
575 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
576 &mchbar_val);
577 mchbar_val &= ~1;
578 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
579 mchbar_val);
580 }
581 }
582
583 if (dev_priv->mch_res.start)
584 release_resource(&dev_priv->mch_res);
585}
586
587/* true = enable decode, false = disable decoder */
588static unsigned int i915_vga_set_decode(void *cookie, bool state)
589{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000590 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100591
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000592 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100593 if (state)
594 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
595 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
596 else
597 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
598}
599
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000600static int i915_resume_switcheroo(struct drm_device *dev);
601static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
602
Chris Wilson0673ad42016-06-24 14:00:22 +0100603static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
604{
605 struct drm_device *dev = pci_get_drvdata(pdev);
606 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
607
608 if (state == VGA_SWITCHEROO_ON) {
609 pr_info("switched on\n");
610 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
611 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300612 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100613 i915_resume_switcheroo(dev);
614 dev->switch_power_state = DRM_SWITCH_POWER_ON;
615 } else {
616 pr_info("switched off\n");
617 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
618 i915_suspend_switcheroo(dev, pmm);
619 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
620 }
621}
622
623static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
624{
625 struct drm_device *dev = pci_get_drvdata(pdev);
626
627 /*
628 * FIXME: open_count is protected by drm_global_mutex but that would lead to
629 * locking inversion with the driver load path. And the access here is
630 * completely racy anyway. So don't bother with locking for now.
631 */
632 return dev->open_count == 0;
633}
634
635static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
636 .set_gpu_state = i915_switcheroo_set_state,
637 .reprobe = NULL,
638 .can_switch = i915_switcheroo_can_switch,
639};
640
Chris Wilson0673ad42016-06-24 14:00:22 +0100641static int i915_load_modeset_init(struct drm_device *dev)
642{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100643 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300644 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100645 int ret;
646
647 if (i915_inject_load_failure())
648 return -ENODEV;
649
Jani Nikula66578852017-03-10 15:27:57 +0200650 intel_bios_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100651
652 /* If we have > 1 VGA cards, then we need to arbitrate access
653 * to the common VGA resources.
654 *
655 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
656 * then we do not take part in VGA arbitration and the
657 * vga_client_register() fails with -ENODEV.
658 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000659 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100660 if (ret && ret != -ENODEV)
661 goto out;
662
663 intel_register_dsm_handler();
664
David Weinehall52a05c32016-08-22 13:32:44 +0300665 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100666 if (ret)
667 goto cleanup_vga_client;
668
669 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
670 intel_update_rawclk(dev_priv);
671
672 intel_power_domains_init_hw(dev_priv, false);
673
674 intel_csr_ucode_init(dev_priv);
675
676 ret = intel_irq_install(dev_priv);
677 if (ret)
678 goto cleanup_csr;
679
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000680 intel_setup_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100681
682 /* Important: The output setup functions called by modeset_init need
683 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300684 ret = intel_modeset_init(dev);
685 if (ret)
686 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100687
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000688 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100689 if (ret)
Michal Wajdeczko8c650ae2018-03-23 12:34:50 +0000690 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100691
Chris Wilsond378a3e2017-11-10 14:26:31 +0000692 intel_setup_overlay(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100693
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000694 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson0673ad42016-06-24 14:00:22 +0100695 return 0;
696
697 ret = intel_fbdev_init(dev);
698 if (ret)
699 goto cleanup_gem;
700
701 /* Only enable hotplug handling once the fbdev is fully set up. */
702 intel_hpd_init(dev_priv);
703
Chris Wilson0673ad42016-06-24 14:00:22 +0100704 return 0;
705
706cleanup_gem:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000707 if (i915_gem_suspend(dev_priv))
Imre Deak1c777c52016-10-12 17:46:37 +0300708 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100709 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100710cleanup_irq:
Chris Wilson0673ad42016-06-24 14:00:22 +0100711 drm_irq_uninstall(dev);
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000712 intel_teardown_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100713cleanup_csr:
714 intel_csr_ucode_fini(dev_priv);
715 intel_power_domains_fini(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300716 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100717cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300718 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100719out:
720 return ret;
721}
722
Chris Wilson0673ad42016-06-24 14:00:22 +0100723static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
724{
725 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100726 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100727 struct i915_ggtt *ggtt = &dev_priv->ggtt;
728 bool primary;
729 int ret;
730
731 ap = alloc_apertures(1);
732 if (!ap)
733 return -ENOMEM;
734
Matthew Auld73ebd502017-12-11 15:18:20 +0000735 ap->ranges[0].base = ggtt->gmadr.start;
Chris Wilson0673ad42016-06-24 14:00:22 +0100736 ap->ranges[0].size = ggtt->mappable_end;
737
738 primary =
739 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
740
Daniel Vetter44adece2016-08-10 18:52:34 +0200741 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100742
743 kfree(ap);
744
745 return ret;
746}
Chris Wilson0673ad42016-06-24 14:00:22 +0100747
748#if !defined(CONFIG_VGA_CONSOLE)
749static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
750{
751 return 0;
752}
753#elif !defined(CONFIG_DUMMY_CONSOLE)
754static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
755{
756 return -ENODEV;
757}
758#else
759static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
760{
761 int ret = 0;
762
763 DRM_INFO("Replacing VGA console driver\n");
764
765 console_lock();
766 if (con_is_bound(&vga_con))
767 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
768 if (ret == 0) {
769 ret = do_unregister_con_driver(&vga_con);
770
771 /* Ignore "already unregistered". */
772 if (ret == -ENODEV)
773 ret = 0;
774 }
775 console_unlock();
776
777 return ret;
778}
779#endif
780
Chris Wilson0673ad42016-06-24 14:00:22 +0100781static void intel_init_dpio(struct drm_i915_private *dev_priv)
782{
783 /*
784 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
785 * CHV x1 PHY (DP/HDMI D)
786 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
787 */
788 if (IS_CHERRYVIEW(dev_priv)) {
789 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
790 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
791 } else if (IS_VALLEYVIEW(dev_priv)) {
792 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
793 }
794}
795
796static int i915_workqueues_init(struct drm_i915_private *dev_priv)
797{
798 /*
799 * The i915 workqueue is primarily used for batched retirement of
800 * requests (and thus managing bo) once the task has been completed
Chris Wilsone61e0f52018-02-21 09:56:36 +0000801 * by the GPU. i915_retire_requests() is called directly when we
Chris Wilson0673ad42016-06-24 14:00:22 +0100802 * need high-priority retirement, such as waiting for an explicit
803 * bo.
804 *
805 * It is also used for periodic low-priority events, such as
806 * idle-timers and recording error state.
807 *
808 * All tasks on the workqueue are expected to acquire the dev mutex
809 * so there is no point in running more than one instance of the
810 * workqueue at any time. Use an ordered one.
811 */
812 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
813 if (dev_priv->wq == NULL)
814 goto out_err;
815
816 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
817 if (dev_priv->hotplug.dp_wq == NULL)
818 goto out_free_wq;
819
Chris Wilson0673ad42016-06-24 14:00:22 +0100820 return 0;
821
Chris Wilson0673ad42016-06-24 14:00:22 +0100822out_free_wq:
823 destroy_workqueue(dev_priv->wq);
824out_err:
825 DRM_ERROR("Failed to allocate workqueues.\n");
826
827 return -ENOMEM;
828}
829
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000830static void i915_engines_cleanup(struct drm_i915_private *i915)
831{
832 struct intel_engine_cs *engine;
833 enum intel_engine_id id;
834
835 for_each_engine(engine, i915, id)
836 kfree(engine);
837}
838
Chris Wilson0673ad42016-06-24 14:00:22 +0100839static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
840{
Chris Wilson0673ad42016-06-24 14:00:22 +0100841 destroy_workqueue(dev_priv->hotplug.dp_wq);
842 destroy_workqueue(dev_priv->wq);
843}
844
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300845/*
846 * We don't keep the workarounds for pre-production hardware, so we expect our
847 * driver to fail on these machines in one way or another. A little warning on
848 * dmesg may help both the user and the bug triagers.
Chris Wilson6a7a6a92017-11-17 10:26:35 +0000849 *
850 * Our policy for removing pre-production workarounds is to keep the
851 * current gen workarounds as a guide to the bring-up of the next gen
852 * (workarounds have a habit of persisting!). Anything older than that
853 * should be removed along with the complications they introduce.
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300854 */
855static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
856{
Chris Wilson248a1242017-01-30 10:44:56 +0000857 bool pre = false;
858
859 pre |= IS_HSW_EARLY_SDV(dev_priv);
860 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
Chris Wilson0102ba12017-01-30 10:44:58 +0000861 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
Chris Wilson248a1242017-01-30 10:44:56 +0000862
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000863 if (pre) {
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300864 DRM_ERROR("This is a pre-production stepping. "
865 "It may not be fully functional.\n");
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000866 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
867 }
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300868}
869
Chris Wilson0673ad42016-06-24 14:00:22 +0100870/**
871 * i915_driver_init_early - setup state not requiring device access
872 * @dev_priv: device private
Chris Wilson34e07e42018-02-08 10:54:48 +0000873 * @ent: the matching pci_device_id
Chris Wilson0673ad42016-06-24 14:00:22 +0100874 *
875 * Initialize everything that is a "SW-only" state, that is state not
876 * requiring accessing the device or exposing the driver via kernel internal
877 * or userspace interfaces. Example steps belonging here: lock initialization,
878 * system memory allocation, setting up device specific attributes and
879 * function hooks not requiring accessing the device.
880 */
881static int i915_driver_init_early(struct drm_i915_private *dev_priv,
882 const struct pci_device_id *ent)
883{
884 const struct intel_device_info *match_info =
885 (struct intel_device_info *)ent->driver_data;
886 struct intel_device_info *device_info;
887 int ret = 0;
888
889 if (i915_inject_load_failure())
890 return -ENODEV;
891
892 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100893 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100894 memcpy(device_info, match_info, sizeof(*device_info));
895 device_info->device_id = dev_priv->drm.pdev->device;
896
Tvrtko Ursulinae7617f2017-09-27 17:41:38 +0100897 BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
898 sizeof(device_info->platform_mask) * BITS_PER_BYTE);
Chris Wilson0673ad42016-06-24 14:00:22 +0100899 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
Chris Wilson0673ad42016-06-24 14:00:22 +0100900 spin_lock_init(&dev_priv->irq_lock);
901 spin_lock_init(&dev_priv->gpu_error.lock);
902 mutex_init(&dev_priv->backlight_lock);
903 spin_lock_init(&dev_priv->uncore.lock);
Lyude317eaa92017-02-03 21:18:25 -0500904
Chris Wilson0673ad42016-06-24 14:00:22 +0100905 mutex_init(&dev_priv->sb_lock);
906 mutex_init(&dev_priv->modeset_restore_lock);
907 mutex_init(&dev_priv->av_mutex);
908 mutex_init(&dev_priv->wm.wm_mutex);
909 mutex_init(&dev_priv->pps_mutex);
910
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100911 i915_memcpy_init_early(dev_priv);
912
Chris Wilson0673ad42016-06-24 14:00:22 +0100913 ret = i915_workqueues_init(dev_priv);
914 if (ret < 0)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000915 goto err_engines;
Chris Wilson0673ad42016-06-24 14:00:22 +0100916
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000917 ret = i915_gem_init_early(dev_priv);
918 if (ret < 0)
919 goto err_workqueues;
920
Chris Wilson0673ad42016-06-24 14:00:22 +0100921 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000922 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100923
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000924 intel_wopcm_init_early(&dev_priv->wopcm);
925 intel_uc_init_early(dev_priv);
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000926 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100927 intel_init_dpio(dev_priv);
928 intel_power_domains_init(dev_priv);
929 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200930 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100931 intel_init_display_hooks(dev_priv);
932 intel_init_clock_gating_hooks(dev_priv);
933 intel_init_audio_hooks(dev_priv);
David Weinehall36cdd012016-08-22 13:59:31 +0300934 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100935
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300936 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100937
938 return 0;
939
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000940err_workqueues:
Chris Wilson0673ad42016-06-24 14:00:22 +0100941 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000942err_engines:
943 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100944 return ret;
945}
946
947/**
948 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
949 * @dev_priv: device private
950 */
951static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
952{
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300953 intel_irq_fini(dev_priv);
Michal Wajdeczko8c650ae2018-03-23 12:34:50 +0000954 intel_uc_cleanup_early(dev_priv);
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000955 i915_gem_cleanup_early(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100956 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000957 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100958}
959
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000960static int i915_mmio_setup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100961{
David Weinehall52a05c32016-08-22 13:32:44 +0300962 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100963 int mmio_bar;
964 int mmio_size;
965
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100966 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100967 /*
968 * Before gen4, the registers and the GTT are behind different BARs.
969 * However, from gen4 onwards, the registers and the GTT are shared
970 * in the same BAR, so we want to restrict this ioremap from
971 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
972 * the register BAR remains the same size for all the earlier
973 * generations up to Ironlake.
974 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000975 if (INTEL_GEN(dev_priv) < 5)
Chris Wilson0673ad42016-06-24 14:00:22 +0100976 mmio_size = 512 * 1024;
977 else
978 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300979 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100980 if (dev_priv->regs == NULL) {
981 DRM_ERROR("failed to map registers\n");
982
983 return -EIO;
984 }
985
986 /* Try to make sure MCHBAR is enabled before poking at it */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000987 intel_setup_mchbar(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100988
989 return 0;
990}
991
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000992static void i915_mmio_cleanup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100993{
David Weinehall52a05c32016-08-22 13:32:44 +0300994 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100995
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000996 intel_teardown_mchbar(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300997 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +0100998}
999
1000/**
1001 * i915_driver_init_mmio - setup device MMIO
1002 * @dev_priv: device private
1003 *
1004 * Setup minimal device state necessary for MMIO accesses later in the
1005 * initialization sequence. The setup here should avoid any other device-wide
1006 * side effects or exposing the driver via kernel internal or user space
1007 * interfaces.
1008 */
1009static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
1010{
Chris Wilson0673ad42016-06-24 14:00:22 +01001011 int ret;
1012
1013 if (i915_inject_load_failure())
1014 return -ENODEV;
1015
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001016 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +01001017 return -EIO;
1018
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001019 ret = i915_mmio_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001020 if (ret < 0)
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001021 goto err_bridge;
Chris Wilson0673ad42016-06-24 14:00:22 +01001022
1023 intel_uncore_init(dev_priv);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001024
Oscar Mateo26376a72018-03-16 14:14:49 +02001025 intel_device_info_init_mmio(dev_priv);
1026
1027 intel_uncore_prune(dev_priv);
1028
Sagar Arun Kamble1fc556f2017-10-04 15:33:24 +00001029 intel_uc_init_mmio(dev_priv);
1030
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001031 ret = intel_engines_init_mmio(dev_priv);
1032 if (ret)
1033 goto err_uncore;
1034
Chris Wilson24145512017-01-24 11:01:35 +00001035 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001036
1037 return 0;
1038
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001039err_uncore:
1040 intel_uncore_fini(dev_priv);
1041err_bridge:
Chris Wilson0673ad42016-06-24 14:00:22 +01001042 pci_dev_put(dev_priv->bridge_dev);
1043
1044 return ret;
1045}
1046
1047/**
1048 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
1049 * @dev_priv: device private
1050 */
1051static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
1052{
Chris Wilson0673ad42016-06-24 14:00:22 +01001053 intel_uncore_fini(dev_priv);
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001054 i915_mmio_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001055 pci_dev_put(dev_priv->bridge_dev);
1056}
1057
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001058static void intel_sanitize_options(struct drm_i915_private *dev_priv)
1059{
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001060 /*
1061 * i915.enable_ppgtt is read-only, so do an early pass to validate the
1062 * user's requested state against the hardware/driver capabilities. We
1063 * do this now so that we can print out any log messages once rather
1064 * than every time we check intel_enable_ppgtt().
1065 */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001066 i915_modparams.enable_ppgtt =
1067 intel_sanitize_enable_ppgtt(dev_priv,
1068 i915_modparams.enable_ppgtt);
1069 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915_modparams.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +01001070
Chuanxiao Dong67b7f332017-05-27 17:44:17 +08001071 intel_gvt_sanitize_options(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001072}
1073
Chris Wilson0673ad42016-06-24 14:00:22 +01001074/**
1075 * i915_driver_init_hw - setup state requiring device access
1076 * @dev_priv: device private
1077 *
1078 * Setup state that requires accessing the device, but doesn't require
1079 * exposing the driver via kernel internal or userspace interfaces.
1080 */
1081static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1082{
David Weinehall52a05c32016-08-22 13:32:44 +03001083 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001084 int ret;
1085
1086 if (i915_inject_load_failure())
1087 return -ENODEV;
1088
Michal Wajdeczko6a7e51f2017-12-21 21:57:33 +00001089 intel_device_info_runtime_init(mkwrite_device_info(dev_priv));
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001090
1091 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001092
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001093 i915_perf_init(dev_priv);
1094
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001095 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001096 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001097 goto err_perf;
Chris Wilson0673ad42016-06-24 14:00:22 +01001098
Chris Wilson9f172f62018-04-14 10:12:33 +01001099 /*
1100 * WARNING: Apparently we must kick fbdev drivers before vgacon,
1101 * otherwise the vga fbdev driver falls over.
1102 */
Chris Wilson0673ad42016-06-24 14:00:22 +01001103 ret = i915_kick_out_firmware_fb(dev_priv);
1104 if (ret) {
1105 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001106 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001107 }
1108
1109 ret = i915_kick_out_vgacon(dev_priv);
1110 if (ret) {
1111 DRM_ERROR("failed to remove conflicting VGA console\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001112 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001113 }
1114
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001115 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001116 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001117 goto err_ggtt;
Chris Wilson0088e522016-08-04 07:52:21 +01001118
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001119 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001120 if (ret) {
1121 DRM_ERROR("failed to enable GGTT\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001122 goto err_ggtt;
Chris Wilson0088e522016-08-04 07:52:21 +01001123 }
1124
David Weinehall52a05c32016-08-22 13:32:44 +03001125 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001126
1127 /* overlay on gen2 is broken and can't address above 1G */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001128 if (IS_GEN2(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001129 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001130 if (ret) {
1131 DRM_ERROR("failed to set DMA mask\n");
1132
Chris Wilson9f172f62018-04-14 10:12:33 +01001133 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001134 }
1135 }
1136
Chris Wilson0673ad42016-06-24 14:00:22 +01001137 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1138 * using 32bit addressing, overwriting memory if HWS is located
1139 * above 4GB.
1140 *
1141 * The documentation also mentions an issue with undefined
1142 * behaviour if any general state is accessed within a page above 4GB,
1143 * which also needs to be handled carefully.
1144 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001145 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001146 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001147
1148 if (ret) {
1149 DRM_ERROR("failed to set DMA mask\n");
1150
Chris Wilson9f172f62018-04-14 10:12:33 +01001151 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001152 }
1153 }
1154
Chris Wilson0673ad42016-06-24 14:00:22 +01001155 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1156 PM_QOS_DEFAULT_VALUE);
1157
1158 intel_uncore_sanitize(dev_priv);
1159
1160 intel_opregion_setup(dev_priv);
1161
1162 i915_gem_load_init_fences(dev_priv);
1163
1164 /* On the 945G/GM, the chipset reports the MSI capability on the
1165 * integrated graphics even though the support isn't actually there
1166 * according to the published specs. It doesn't appear to function
1167 * correctly in testing on 945G.
1168 * This may be a side effect of MSI having been made available for PEG
1169 * and the registers being closely associated.
1170 *
1171 * According to chipset errata, on the 965GM, MSI interrupts may
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001172 * be lost or delayed, and was defeatured. MSI interrupts seem to
1173 * get lost on g4x as well, and interrupt delivery seems to stay
1174 * properly dead afterwards. So we'll just disable them for all
1175 * pre-gen5 chipsets.
Chris Wilson0673ad42016-06-24 14:00:22 +01001176 */
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001177 if (INTEL_GEN(dev_priv) >= 5) {
David Weinehall52a05c32016-08-22 13:32:44 +03001178 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001179 DRM_DEBUG_DRIVER("can't enable MSI");
1180 }
1181
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001182 ret = intel_gvt_init(dev_priv);
1183 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001184 goto err_ggtt;
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001185
Chris Wilson0673ad42016-06-24 14:00:22 +01001186 return 0;
1187
Chris Wilson9f172f62018-04-14 10:12:33 +01001188err_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001189 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson9f172f62018-04-14 10:12:33 +01001190err_perf:
1191 i915_perf_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001192 return ret;
1193}
1194
1195/**
1196 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1197 * @dev_priv: device private
1198 */
1199static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1200{
David Weinehall52a05c32016-08-22 13:32:44 +03001201 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001202
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001203 i915_perf_fini(dev_priv);
1204
David Weinehall52a05c32016-08-22 13:32:44 +03001205 if (pdev->msi_enabled)
1206 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001207
1208 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001209 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001210}
1211
1212/**
1213 * i915_driver_register - register the driver with the rest of the system
1214 * @dev_priv: device private
1215 *
1216 * Perform any steps necessary to make the driver available via kernel
1217 * internal or userspace interfaces.
1218 */
1219static void i915_driver_register(struct drm_i915_private *dev_priv)
1220{
Chris Wilson91c8a322016-07-05 10:40:23 +01001221 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001222
Chris Wilson848b3652017-11-23 11:53:37 +00001223 i915_gem_shrinker_register(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001224 i915_pmu_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001225
1226 /*
1227 * Notify a valid surface after modesetting,
1228 * when running inside a VM.
1229 */
1230 if (intel_vgpu_active(dev_priv))
1231 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1232
1233 /* Reveal our presence to userspace */
1234 if (drm_dev_register(dev, 0) == 0) {
1235 i915_debugfs_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001236 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001237
1238 /* Depends on sysfs having been initialized */
1239 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001240 } else
1241 DRM_ERROR("Failed to register driver for userspace access!\n");
1242
1243 if (INTEL_INFO(dev_priv)->num_pipes) {
1244 /* Must be done after probing outputs */
1245 intel_opregion_register(dev_priv);
1246 acpi_video_register();
1247 }
1248
1249 if (IS_GEN5(dev_priv))
1250 intel_gpu_ips_init(dev_priv);
1251
Jerome Anandeef57322017-01-25 04:27:49 +05301252 intel_audio_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001253
1254 /*
1255 * Some ports require correctly set-up hpd registers for detection to
1256 * work properly (leading to ghost connected connector status), e.g. VGA
1257 * on gm45. Hence we can only set up the initial fbdev config after hpd
1258 * irqs are fully enabled. We do it last so that the async config
1259 * cannot run before the connectors are registered.
1260 */
1261 intel_fbdev_initial_config_async(dev);
Chris Wilson448aa912017-11-28 11:01:47 +00001262
1263 /*
1264 * We need to coordinate the hotplugs with the asynchronous fbdev
1265 * configuration, for which we use the fbdev->async_cookie.
1266 */
1267 if (INTEL_INFO(dev_priv)->num_pipes)
1268 drm_kms_helper_poll_init(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001269}
1270
1271/**
1272 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1273 * @dev_priv: device private
1274 */
1275static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1276{
Daniel Vetter4f256d82017-07-15 00:46:55 +02001277 intel_fbdev_unregister(dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +05301278 intel_audio_deinit(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001279
Chris Wilson448aa912017-11-28 11:01:47 +00001280 /*
1281 * After flushing the fbdev (incl. a late async config which will
1282 * have delayed queuing of a hotplug event), then flush the hotplug
1283 * events.
1284 */
1285 drm_kms_helper_poll_fini(&dev_priv->drm);
1286
Chris Wilson0673ad42016-06-24 14:00:22 +01001287 intel_gpu_ips_teardown();
1288 acpi_video_unregister();
1289 intel_opregion_unregister(dev_priv);
1290
Robert Bragg442b8c02016-11-07 19:49:53 +00001291 i915_perf_unregister(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001292 i915_pmu_unregister(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001293
David Weinehall694c2822016-08-22 13:32:43 +03001294 i915_teardown_sysfs(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001295 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001296
Chris Wilson848b3652017-11-23 11:53:37 +00001297 i915_gem_shrinker_unregister(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001298}
1299
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001300static void i915_welcome_messages(struct drm_i915_private *dev_priv)
1301{
1302 if (drm_debug & DRM_UT_DRIVER) {
1303 struct drm_printer p = drm_debug_printer("i915 device info:");
1304
1305 intel_device_info_dump(&dev_priv->info, &p);
1306 intel_device_info_dump_runtime(&dev_priv->info, &p);
1307 }
1308
1309 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1310 DRM_INFO("DRM_I915_DEBUG enabled\n");
1311 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1312 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
1313}
1314
Chris Wilson0673ad42016-06-24 14:00:22 +01001315/**
1316 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001317 * @pdev: PCI device
1318 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001319 *
1320 * The driver load routine has to do several things:
1321 * - drive output discovery via intel_modeset_init()
1322 * - initialize the memory manager
1323 * - allocate initial config memory
1324 * - setup the DRM framebuffer with the allocated memory
1325 */
Chris Wilson42f55512016-06-24 14:00:26 +01001326int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001327{
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001328 const struct intel_device_info *match_info =
1329 (struct intel_device_info *)ent->driver_data;
Chris Wilson0673ad42016-06-24 14:00:22 +01001330 struct drm_i915_private *dev_priv;
1331 int ret;
1332
Ville Syrjäläff4c3b72017-03-03 17:19:28 +02001333 /* Enable nuclear pageflip on ILK+ */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001334 if (!i915_modparams.nuclear_pageflip && match_info->gen < 5)
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001335 driver.driver_features &= ~DRIVER_ATOMIC;
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001336
Chris Wilson0673ad42016-06-24 14:00:22 +01001337 ret = -ENOMEM;
1338 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1339 if (dev_priv)
1340 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1341 if (ret) {
Tvrtko Ursulin87a67522016-12-06 19:04:13 +00001342 DRM_DEV_ERROR(&pdev->dev, "allocation failed\n");
Chris Wilsoncad36882017-02-10 16:35:21 +00001343 goto out_free;
Chris Wilson0673ad42016-06-24 14:00:22 +01001344 }
1345
Chris Wilson0673ad42016-06-24 14:00:22 +01001346 dev_priv->drm.pdev = pdev;
1347 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001348
1349 ret = pci_enable_device(pdev);
1350 if (ret)
Chris Wilsoncad36882017-02-10 16:35:21 +00001351 goto out_fini;
Chris Wilson0673ad42016-06-24 14:00:22 +01001352
1353 pci_set_drvdata(pdev, &dev_priv->drm);
Imre Deakadfdf852017-05-02 15:04:09 +03001354 /*
1355 * Disable the system suspend direct complete optimization, which can
1356 * leave the device suspended skipping the driver's suspend handlers
1357 * if the device was already runtime suspended. This is needed due to
1358 * the difference in our runtime and system suspend sequence and
1359 * becaue the HDA driver may require us to enable the audio power
1360 * domain during system suspend.
1361 */
Rafael J. Wysockic2eac4d2017-10-25 14:16:46 +02001362 dev_pm_set_driver_flags(&pdev->dev, DPM_FLAG_NEVER_SKIP);
Chris Wilson0673ad42016-06-24 14:00:22 +01001363
1364 ret = i915_driver_init_early(dev_priv, ent);
1365 if (ret < 0)
1366 goto out_pci_disable;
1367
1368 intel_runtime_pm_get(dev_priv);
1369
1370 ret = i915_driver_init_mmio(dev_priv);
1371 if (ret < 0)
1372 goto out_runtime_pm_put;
1373
1374 ret = i915_driver_init_hw(dev_priv);
1375 if (ret < 0)
1376 goto out_cleanup_mmio;
1377
1378 /*
1379 * TODO: move the vblank init and parts of modeset init steps into one
1380 * of the i915_driver_init_/i915_driver_register functions according
1381 * to the role/effect of the given init step.
1382 */
1383 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001384 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001385 INTEL_INFO(dev_priv)->num_pipes);
1386 if (ret)
1387 goto out_cleanup_hw;
1388 }
1389
Chris Wilson91c8a322016-07-05 10:40:23 +01001390 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001391 if (ret < 0)
Daniel Vetterbaf54382017-06-21 10:28:41 +02001392 goto out_cleanup_hw;
Chris Wilson0673ad42016-06-24 14:00:22 +01001393
1394 i915_driver_register(dev_priv);
1395
1396 intel_runtime_pm_enable(dev_priv);
1397
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05301398 intel_init_ipc(dev_priv);
Mahesh Kumara3a89862016-12-01 21:19:34 +05301399
Chris Wilson0673ad42016-06-24 14:00:22 +01001400 intel_runtime_pm_put(dev_priv);
1401
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001402 i915_welcome_messages(dev_priv);
1403
Chris Wilson0673ad42016-06-24 14:00:22 +01001404 return 0;
1405
Chris Wilson0673ad42016-06-24 14:00:22 +01001406out_cleanup_hw:
1407 i915_driver_cleanup_hw(dev_priv);
1408out_cleanup_mmio:
1409 i915_driver_cleanup_mmio(dev_priv);
1410out_runtime_pm_put:
1411 intel_runtime_pm_put(dev_priv);
1412 i915_driver_cleanup_early(dev_priv);
1413out_pci_disable:
1414 pci_disable_device(pdev);
Chris Wilsoncad36882017-02-10 16:35:21 +00001415out_fini:
Chris Wilson0673ad42016-06-24 14:00:22 +01001416 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
Chris Wilsoncad36882017-02-10 16:35:21 +00001417 drm_dev_fini(&dev_priv->drm);
1418out_free:
1419 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001420 return ret;
1421}
1422
Chris Wilson42f55512016-06-24 14:00:26 +01001423void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001424{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001425 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001426 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001427
Daniel Vetter99c539b2017-07-15 00:46:56 +02001428 i915_driver_unregister(dev_priv);
1429
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001430 if (i915_gem_suspend(dev_priv))
Chris Wilson42f55512016-06-24 14:00:26 +01001431 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001432
1433 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1434
Daniel Vetter18dddad2017-03-21 17:41:49 +01001435 drm_atomic_helper_shutdown(dev);
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001436
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001437 intel_gvt_cleanup(dev_priv);
1438
Chris Wilson0673ad42016-06-24 14:00:22 +01001439 intel_modeset_cleanup(dev);
1440
Hans de Goede785f0762018-02-14 09:21:49 +01001441 intel_bios_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001442
David Weinehall52a05c32016-08-22 13:32:44 +03001443 vga_switcheroo_unregister_client(pdev);
1444 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001445
1446 intel_csr_ucode_fini(dev_priv);
1447
1448 /* Free error state after interrupts are fully disabled. */
1449 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001450 i915_reset_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001451
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001452 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001453 intel_fbc_cleanup_cfb(dev_priv);
1454
1455 intel_power_domains_fini(dev_priv);
1456
1457 i915_driver_cleanup_hw(dev_priv);
1458 i915_driver_cleanup_mmio(dev_priv);
1459
1460 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Chris Wilsoncad36882017-02-10 16:35:21 +00001461}
1462
1463static void i915_driver_release(struct drm_device *dev)
1464{
1465 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001466
1467 i915_driver_cleanup_early(dev_priv);
Chris Wilsoncad36882017-02-10 16:35:21 +00001468 drm_dev_fini(&dev_priv->drm);
1469
1470 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001471}
1472
1473static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1474{
Chris Wilson829a0af2017-06-20 12:05:45 +01001475 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001476 int ret;
1477
Chris Wilson829a0af2017-06-20 12:05:45 +01001478 ret = i915_gem_open(i915, file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001479 if (ret)
1480 return ret;
1481
1482 return 0;
1483}
1484
1485/**
1486 * i915_driver_lastclose - clean up after all DRM clients have exited
1487 * @dev: DRM device
1488 *
1489 * Take care of cleaning up after all DRM clients have exited. In the
1490 * mode setting case, we want to restore the kernel's initial mode (just
1491 * in case the last client left us in a bad state).
1492 *
1493 * Additionally, in the non-mode setting case, we'll tear down the GTT
1494 * and DMA structures, since the kernel won't be using them, and clea
1495 * up any GEM state.
1496 */
1497static void i915_driver_lastclose(struct drm_device *dev)
1498{
1499 intel_fbdev_restore_mode(dev);
1500 vga_switcheroo_process_delayed_switch();
1501}
1502
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001503static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Chris Wilson0673ad42016-06-24 14:00:22 +01001504{
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001505 struct drm_i915_file_private *file_priv = file->driver_priv;
1506
Chris Wilson0673ad42016-06-24 14:00:22 +01001507 mutex_lock(&dev->struct_mutex);
Chris Wilson829a0af2017-06-20 12:05:45 +01001508 i915_gem_context_close(file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001509 i915_gem_release(dev, file);
1510 mutex_unlock(&dev->struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +01001511
1512 kfree(file_priv);
1513}
1514
Imre Deak07f9cd02014-08-18 14:42:45 +03001515static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1516{
Chris Wilson91c8a322016-07-05 10:40:23 +01001517 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001518 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001519
1520 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001521 for_each_intel_encoder(dev, encoder)
1522 if (encoder->suspend)
1523 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001524 drm_modeset_unlock_all(dev);
1525}
1526
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001527static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1528 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001529static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301530
Imre Deakbc872292015-11-18 17:32:30 +02001531static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1532{
1533#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1534 if (acpi_target_system_state() < ACPI_STATE_S3)
1535 return true;
1536#endif
1537 return false;
1538}
Sagar Kambleebc32822014-08-13 23:07:05 +05301539
Chris Wilson73b66f82018-05-25 10:26:29 +01001540static int i915_drm_prepare(struct drm_device *dev)
1541{
1542 struct drm_i915_private *i915 = to_i915(dev);
1543 int err;
1544
1545 /*
1546 * NB intel_display_suspend() may issue new requests after we've
1547 * ostensibly marked the GPU as ready-to-sleep here. We need to
1548 * split out that work and pull it forward so that after point,
1549 * the GPU is not woken again.
1550 */
1551 err = i915_gem_suspend(i915);
1552 if (err)
1553 dev_err(&i915->drm.pdev->dev,
1554 "GEM idle failed, suspend/resume might fail\n");
1555
1556 return err;
1557}
1558
Imre Deak5e365c32014-10-23 19:23:25 +03001559static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001560{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001561 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001562 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001563 pci_power_t opregion_target_state;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001564
Zhang Ruib8efb172013-02-05 15:41:53 +08001565 /* ignore lid events during suspend */
1566 mutex_lock(&dev_priv->modeset_restore_lock);
1567 dev_priv->modeset_restore = MODESET_SUSPENDED;
1568 mutex_unlock(&dev_priv->modeset_restore_lock);
1569
Imre Deak1f814da2015-12-16 02:52:19 +02001570 disable_rpm_wakeref_asserts(dev_priv);
1571
Paulo Zanonic67a4702013-08-19 13:18:09 -03001572 /* We do a lot of poking in a lot of registers, make sure they work
1573 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001574 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001575
Dave Airlie5bcf7192010-12-07 09:20:40 +10001576 drm_kms_helper_poll_disable(dev);
1577
David Weinehall52a05c32016-08-22 13:32:44 +03001578 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001579
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001580 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001581
1582 intel_dp_mst_suspend(dev);
1583
1584 intel_runtime_pm_disable_interrupts(dev_priv);
1585 intel_hpd_cancel_work(dev_priv);
1586
1587 intel_suspend_encoders(dev_priv);
1588
Ville Syrjälä712bf362016-10-31 22:37:23 +02001589 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001590
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001591 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001592
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001593 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001594
Imre Deakbc872292015-11-18 17:32:30 +02001595 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001596 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001597
Chris Wilson03d92e42016-05-23 15:08:10 +01001598 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001599
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001600 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001601
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001602 dev_priv->suspend_count++;
1603
Imre Deakf74ed082016-04-18 14:48:21 +03001604 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001605
Imre Deak1f814da2015-12-16 02:52:19 +02001606 enable_rpm_wakeref_asserts(dev_priv);
1607
Chris Wilson73b66f82018-05-25 10:26:29 +01001608 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001609}
1610
David Weinehallc49d13e2016-08-22 13:32:42 +03001611static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001612{
David Weinehallc49d13e2016-08-22 13:32:42 +03001613 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001614 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakc3c09c92014-10-23 19:23:15 +03001615 int ret;
1616
Imre Deak1f814da2015-12-16 02:52:19 +02001617 disable_rpm_wakeref_asserts(dev_priv);
1618
Chris Wilsonec92ad02018-05-31 09:22:46 +01001619 i915_gem_suspend_late(dev_priv);
1620
Imre Deak4c494a52016-10-13 14:34:06 +03001621 intel_display_set_init_power(dev_priv, false);
Chris Wilsonec92ad02018-05-31 09:22:46 +01001622 intel_uncore_suspend(dev_priv);
Imre Deak4c494a52016-10-13 14:34:06 +03001623
Imre Deakbc872292015-11-18 17:32:30 +02001624 /*
1625 * In case of firmware assisted context save/restore don't manually
1626 * deinit the power domains. This also means the CSR/DMC firmware will
1627 * stay active, it will power down any HW resources as required and
1628 * also enable deeper system power states that would be blocked if the
1629 * firmware was inactive.
1630 */
Imre Deak0f906032018-03-22 16:36:42 +02001631 if (IS_GEN9_LP(dev_priv) || hibernation || !suspend_to_idle(dev_priv) ||
1632 dev_priv->csr.dmc_payload == NULL) {
Imre Deakbc872292015-11-18 17:32:30 +02001633 intel_power_domains_suspend(dev_priv);
Imre Deak0f906032018-03-22 16:36:42 +02001634 dev_priv->power_domains_suspended = true;
1635 }
Imre Deak73dfc222015-11-17 17:33:53 +02001636
Imre Deak507e1262016-04-20 20:27:54 +03001637 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001638 if (IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001639 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001640 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001641 hsw_enable_pc8(dev_priv);
1642 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1643 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001644
1645 if (ret) {
1646 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deak0f906032018-03-22 16:36:42 +02001647 if (dev_priv->power_domains_suspended) {
Imre Deakbc872292015-11-18 17:32:30 +02001648 intel_power_domains_init_hw(dev_priv, true);
Imre Deak0f906032018-03-22 16:36:42 +02001649 dev_priv->power_domains_suspended = false;
1650 }
Imre Deakc3c09c92014-10-23 19:23:15 +03001651
Imre Deak1f814da2015-12-16 02:52:19 +02001652 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001653 }
1654
David Weinehall52a05c32016-08-22 13:32:44 +03001655 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001656 /*
Imre Deak54875572015-06-30 17:06:47 +03001657 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001658 * the device even though it's already in D3 and hang the machine. So
1659 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001660 * power down the device properly. The issue was seen on multiple old
1661 * GENs with different BIOS vendors, so having an explicit blacklist
1662 * is inpractical; apply the workaround on everything pre GEN6. The
1663 * platforms where the issue was seen:
1664 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1665 * Fujitsu FSC S7110
1666 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001667 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00001668 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001669 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001670
Imre Deak1f814da2015-12-16 02:52:19 +02001671out:
1672 enable_rpm_wakeref_asserts(dev_priv);
1673
1674 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001675}
1676
Matthew Aulda9a251c2016-12-02 10:24:11 +00001677static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001678{
1679 int error;
1680
Chris Wilsonded8b072016-07-05 10:40:22 +01001681 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001682 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001683 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001684 return -ENODEV;
1685 }
1686
Imre Deak0b14cbd2014-09-10 18:16:55 +03001687 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1688 state.event != PM_EVENT_FREEZE))
1689 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001690
1691 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1692 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001693
Imre Deak5e365c32014-10-23 19:23:25 +03001694 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001695 if (error)
1696 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001697
Imre Deakab3be732015-03-02 13:04:41 +02001698 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001699}
1700
Imre Deak5e365c32014-10-23 19:23:25 +03001701static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001702{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001703 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001704 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001705
Imre Deak1f814da2015-12-16 02:52:19 +02001706 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001707 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02001708
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001709 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001710 if (ret)
1711 DRM_ERROR("failed to re-enable GGTT\n");
1712
Imre Deakf74ed082016-04-18 14:48:21 +03001713 intel_csr_ucode_resume(dev_priv);
1714
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001715 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03001716 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001717 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001718
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001719 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01001720
Peter Antoine364aece2015-05-11 08:50:45 +01001721 /*
1722 * Interrupts have to be enabled before any batches are run. If not the
1723 * GPU will hang. i915_gem_init_hw() will initiate batches to
1724 * update/restore the context.
1725 *
Imre Deak908764f2016-11-29 21:40:29 +02001726 * drm_mode_config_reset() needs AUX interrupts.
1727 *
Peter Antoine364aece2015-05-11 08:50:45 +01001728 * Modeset enabling in intel_modeset_init_hw() also needs working
1729 * interrupts.
1730 */
1731 intel_runtime_pm_enable_interrupts(dev_priv);
1732
Imre Deak908764f2016-11-29 21:40:29 +02001733 drm_mode_config_reset(dev);
1734
Chris Wilson37cd3302017-11-12 11:27:38 +00001735 i915_gem_resume(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001736
Daniel Vetterd5818932015-02-23 12:03:26 +01001737 intel_modeset_init_hw(dev);
Ville Syrjälä675f7ff2017-11-16 18:02:15 +02001738 intel_init_clock_gating(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001739
1740 spin_lock_irq(&dev_priv->irq_lock);
1741 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001742 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001743 spin_unlock_irq(&dev_priv->irq_lock);
1744
Daniel Vetterd5818932015-02-23 12:03:26 +01001745 intel_dp_mst_resume(dev);
1746
Lyudea16b7652016-03-11 10:57:01 -05001747 intel_display_resume(dev);
1748
Lyudee0b70062016-11-01 21:06:30 -04001749 drm_kms_helper_poll_enable(dev);
1750
Daniel Vetterd5818932015-02-23 12:03:26 +01001751 /*
1752 * ... but also need to make sure that hotplug processing
1753 * doesn't cause havoc. Like in the driver load code we don't
1754 * bother with the tiny race here where we might loose hotplug
1755 * notifications.
1756 * */
1757 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001758
Chris Wilson03d92e42016-05-23 15:08:10 +01001759 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001760
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001761 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001762
Zhang Ruib8efb172013-02-05 15:41:53 +08001763 mutex_lock(&dev_priv->modeset_restore_lock);
1764 dev_priv->modeset_restore = MODESET_DONE;
1765 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001766
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001767 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001768
Imre Deak1f814da2015-12-16 02:52:19 +02001769 enable_rpm_wakeref_asserts(dev_priv);
1770
Chris Wilson074c6ad2014-04-09 09:19:43 +01001771 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001772}
1773
Imre Deak5e365c32014-10-23 19:23:25 +03001774static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001775{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001776 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001777 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001778 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001779
Imre Deak76c4b252014-04-01 19:55:22 +03001780 /*
1781 * We have a resume ordering issue with the snd-hda driver also
1782 * requiring our device to be power up. Due to the lack of a
1783 * parent/child relationship we currently solve this with an early
1784 * resume hook.
1785 *
1786 * FIXME: This should be solved with a special hdmi sink device or
1787 * similar so that power domains can be employed.
1788 */
Imre Deak44410cd2016-04-18 14:45:54 +03001789
1790 /*
1791 * Note that we need to set the power state explicitly, since we
1792 * powered off the device during freeze and the PCI core won't power
1793 * it back up for us during thaw. Powering off the device during
1794 * freeze is not a hard requirement though, and during the
1795 * suspend/resume phases the PCI core makes sure we get here with the
1796 * device powered on. So in case we change our freeze logic and keep
1797 * the device powered we can also remove the following set power state
1798 * call.
1799 */
David Weinehall52a05c32016-08-22 13:32:44 +03001800 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001801 if (ret) {
1802 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1803 goto out;
1804 }
1805
1806 /*
1807 * Note that pci_enable_device() first enables any parent bridge
1808 * device and only then sets the power state for this device. The
1809 * bridge enabling is a nop though, since bridge devices are resumed
1810 * first. The order of enabling power and enabling the device is
1811 * imposed by the PCI core as described above, so here we preserve the
1812 * same order for the freeze/thaw phases.
1813 *
1814 * TODO: eventually we should remove pci_disable_device() /
1815 * pci_enable_enable_device() from suspend/resume. Due to how they
1816 * depend on the device enable refcount we can't anyway depend on them
1817 * disabling/enabling the device.
1818 */
David Weinehall52a05c32016-08-22 13:32:44 +03001819 if (pci_enable_device(pdev)) {
Imre Deakbc872292015-11-18 17:32:30 +02001820 ret = -EIO;
1821 goto out;
1822 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001823
David Weinehall52a05c32016-08-22 13:32:44 +03001824 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001825
Imre Deak1f814da2015-12-16 02:52:19 +02001826 disable_rpm_wakeref_asserts(dev_priv);
1827
Wayne Boyer666a4532015-12-09 12:29:35 -08001828 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001829 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001830 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001831 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1832 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001833
Hans de Goede68f60942017-02-10 11:28:01 +01001834 intel_uncore_resume_early(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001835
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001836 if (IS_GEN9_LP(dev_priv)) {
Imre Deak0f906032018-03-22 16:36:42 +02001837 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001838 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001839 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001840 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001841 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001842
Chris Wilsondc979972016-05-10 14:10:04 +01001843 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001844
Imre Deak0f906032018-03-22 16:36:42 +02001845 if (dev_priv->power_domains_suspended)
Imre Deakbc872292015-11-18 17:32:30 +02001846 intel_power_domains_init_hw(dev_priv, true);
Maarten Lankhorstac25dfe2018-01-16 16:53:24 +01001847 else
1848 intel_display_set_init_power(dev_priv, true);
Imre Deakbc872292015-11-18 17:32:30 +02001849
Chris Wilson24145512017-01-24 11:01:35 +00001850 i915_gem_sanitize(dev_priv);
1851
Imre Deak6e35e8a2016-04-18 10:04:19 +03001852 enable_rpm_wakeref_asserts(dev_priv);
1853
Imre Deakbc872292015-11-18 17:32:30 +02001854out:
Imre Deak0f906032018-03-22 16:36:42 +02001855 dev_priv->power_domains_suspended = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001856
1857 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001858}
1859
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00001860static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001861{
Imre Deak50a00722014-10-23 19:23:17 +03001862 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001863
Imre Deak097dd832014-10-23 19:23:19 +03001864 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1865 return 0;
1866
Imre Deak5e365c32014-10-23 19:23:25 +03001867 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001868 if (ret)
1869 return ret;
1870
Imre Deak5a175142014-10-23 19:23:18 +03001871 return i915_drm_resume(dev);
1872}
1873
Ben Gamari11ed50e2009-09-14 17:48:45 -04001874/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001875 * i915_reset - reset chip after a hang
Chris Wilson535275d2017-07-21 13:32:37 +01001876 * @i915: #drm_i915_private to reset
Chris Wilsond0667e92018-04-06 23:03:54 +01001877 * @stalled_mask: mask of the stalled engines with the guilty requests
1878 * @reason: user error message for why we are resetting
Ben Gamari11ed50e2009-09-14 17:48:45 -04001879 *
Chris Wilson780f2622016-09-09 14:11:52 +01001880 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1881 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001882 *
Chris Wilson221fe792016-09-09 14:11:51 +01001883 * Caller must hold the struct_mutex.
1884 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04001885 * Procedure is fairly simple:
1886 * - reset the chip using the reset reg
1887 * - re-init context state
1888 * - re-init hardware status page
1889 * - re-init ring buffer
1890 * - re-init interrupt state
1891 * - re-init display
1892 */
Chris Wilsond0667e92018-04-06 23:03:54 +01001893void i915_reset(struct drm_i915_private *i915,
1894 unsigned int stalled_mask,
1895 const char *reason)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001896{
Chris Wilson535275d2017-07-21 13:32:37 +01001897 struct i915_gpu_error *error = &i915->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001898 int ret;
Chris Wilsonf7096d42017-12-01 12:20:11 +00001899 int i;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001900
Chris Wilson02866672018-03-30 14:18:01 +01001901 GEM_TRACE("flags=%lx\n", error->flags);
1902
Chris Wilsonf7096d42017-12-01 12:20:11 +00001903 might_sleep();
Chris Wilson535275d2017-07-21 13:32:37 +01001904 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001905 GEM_BUG_ON(!test_bit(I915_RESET_BACKOFF, &error->flags));
Chris Wilson221fe792016-09-09 14:11:51 +01001906
Chris Wilson8c185ec2017-03-16 17:13:02 +00001907 if (!test_bit(I915_RESET_HANDOFF, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01001908 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001909
Chris Wilsond98c52c2016-04-13 17:35:05 +01001910 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson535275d2017-07-21 13:32:37 +01001911 if (!i915_gem_unset_wedged(i915))
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001912 goto wakeup;
1913
Chris Wilsond0667e92018-04-06 23:03:54 +01001914 if (reason)
1915 dev_notice(i915->drm.dev, "Resetting chip for %s\n", reason);
Chris Wilson8af29b02016-09-09 14:11:47 +01001916 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001917
Chris Wilson535275d2017-07-21 13:32:37 +01001918 disable_irq(i915->drm.irq);
1919 ret = i915_gem_reset_prepare(i915);
Chris Wilson0e178ae2017-01-17 17:59:06 +02001920 if (ret) {
Chris Wilson107783d2017-12-05 17:27:57 +00001921 dev_err(i915->drm.dev, "GPU recovery failed\n");
Chris Wilson107783d2017-12-05 17:27:57 +00001922 goto taint;
Chris Wilson0e178ae2017-01-17 17:59:06 +02001923 }
Chris Wilson9e60ab02016-10-04 21:11:28 +01001924
Chris Wilsonf7096d42017-12-01 12:20:11 +00001925 if (!intel_has_gpu_reset(i915)) {
Chris Wilson3ef98f52017-12-11 20:40:40 +00001926 if (i915_modparams.reset)
1927 dev_err(i915->drm.dev, "GPU reset not supported\n");
1928 else
1929 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsonf7096d42017-12-01 12:20:11 +00001930 goto error;
1931 }
1932
1933 for (i = 0; i < 3; i++) {
1934 ret = intel_gpu_reset(i915, ALL_ENGINES);
1935 if (ret == 0)
1936 break;
1937
1938 msleep(100);
1939 }
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001940 if (ret) {
Chris Wilsonf7096d42017-12-01 12:20:11 +00001941 dev_err(i915->drm.dev, "Failed to reset chip\n");
Chris Wilson107783d2017-12-05 17:27:57 +00001942 goto taint;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001943 }
1944
1945 /* Ok, now get things going again... */
1946
1947 /*
1948 * Everything depends on having the GTT running, so we need to start
Chris Wilson0db8c962017-09-06 12:14:05 +01001949 * there.
1950 */
1951 ret = i915_ggtt_enable_hw(i915);
1952 if (ret) {
Chris Wilson8177e112018-02-07 11:15:45 +00001953 DRM_ERROR("Failed to re-enable GGTT following reset (%d)\n",
1954 ret);
Chris Wilson0db8c962017-09-06 12:14:05 +01001955 goto error;
1956 }
1957
Chris Wilsond0667e92018-04-06 23:03:54 +01001958 i915_gem_reset(i915, stalled_mask);
Chris Wilsona31d73c2017-12-17 13:28:50 +00001959 intel_overlay_reset(i915);
1960
Chris Wilson0db8c962017-09-06 12:14:05 +01001961 /*
Ben Gamari11ed50e2009-09-14 17:48:45 -04001962 * Next we need to restore the context, but we don't use those
1963 * yet either...
1964 *
1965 * Ring buffer needs to be re-initialized in the KMS case, or if X
1966 * was running at the time of the reset (i.e. we weren't VT
1967 * switched away).
1968 */
Chris Wilson535275d2017-07-21 13:32:37 +01001969 ret = i915_gem_init_hw(i915);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001970 if (ret) {
Chris Wilson8177e112018-02-07 11:15:45 +00001971 DRM_ERROR("Failed to initialise HW following reset (%d)\n",
1972 ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001973 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001974 }
1975
Chris Wilson535275d2017-07-21 13:32:37 +01001976 i915_queue_hangcheck(i915);
Chris Wilsonc2a126a2016-11-22 14:41:19 +00001977
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001978finish:
Chris Wilson535275d2017-07-21 13:32:37 +01001979 i915_gem_reset_finish(i915);
1980 enable_irq(i915->drm.irq);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001981
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001982wakeup:
Chris Wilson8c185ec2017-03-16 17:13:02 +00001983 clear_bit(I915_RESET_HANDOFF, &error->flags);
1984 wake_up_bit(&error->flags, I915_RESET_HANDOFF);
Chris Wilson780f2622016-09-09 14:11:52 +01001985 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001986
Chris Wilson107783d2017-12-05 17:27:57 +00001987taint:
1988 /*
1989 * History tells us that if we cannot reset the GPU now, we
1990 * never will. This then impacts everything that is run
1991 * subsequently. On failing the reset, we mark the driver
1992 * as wedged, preventing further execution on the GPU.
1993 * We also want to go one step further and add a taint to the
1994 * kernel so that any subsequent faults can be traced back to
1995 * this failure. This is important for CI, where if the
1996 * GPU/driver fails we would like to reboot and restart testing
1997 * rather than continue on into oblivion. For everyone else,
1998 * the system should still plod along, but they have been warned!
1999 */
2000 add_taint(TAINT_WARN, LOCKDEP_STILL_OK);
Chris Wilsond98c52c2016-04-13 17:35:05 +01002001error:
Chris Wilson535275d2017-07-21 13:32:37 +01002002 i915_gem_set_wedged(i915);
Chris Wilsone61e0f52018-02-21 09:56:36 +00002003 i915_retire_requests(i915);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00002004 goto finish;
Ben Gamari11ed50e2009-09-14 17:48:45 -04002005}
2006
Michel Thierry6acbea82017-10-31 15:53:09 -07002007static inline int intel_gt_reset_engine(struct drm_i915_private *dev_priv,
2008 struct intel_engine_cs *engine)
2009{
2010 return intel_gpu_reset(dev_priv, intel_engine_flag(engine));
2011}
2012
Michel Thierry142bc7d2017-06-20 10:57:46 +01002013/**
2014 * i915_reset_engine - reset GPU engine to recover from a hang
2015 * @engine: engine to reset
Chris Wilsonce800752018-03-20 10:04:49 +00002016 * @msg: reason for GPU reset; or NULL for no dev_notice()
Michel Thierry142bc7d2017-06-20 10:57:46 +01002017 *
2018 * Reset a specific GPU engine. Useful if a hang is detected.
2019 * Returns zero on successful reset or otherwise an error code.
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002020 *
2021 * Procedure is:
2022 * - identifies the request that caused the hang and it is dropped
2023 * - reset engine (which will force the engine to idle)
2024 * - re-init/configure engine
Michel Thierry142bc7d2017-06-20 10:57:46 +01002025 */
Chris Wilsonce800752018-03-20 10:04:49 +00002026int i915_reset_engine(struct intel_engine_cs *engine, const char *msg)
Michel Thierry142bc7d2017-06-20 10:57:46 +01002027{
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002028 struct i915_gpu_error *error = &engine->i915->gpu_error;
Chris Wilsone61e0f52018-02-21 09:56:36 +00002029 struct i915_request *active_request;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002030 int ret;
2031
Chris Wilson02866672018-03-30 14:18:01 +01002032 GEM_TRACE("%s flags=%lx\n", engine->name, error->flags);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002033 GEM_BUG_ON(!test_bit(I915_RESET_ENGINE + engine->id, &error->flags));
2034
Chris Wilsonf6ba181a2017-12-16 00:22:06 +00002035 active_request = i915_gem_reset_prepare_engine(engine);
2036 if (IS_ERR_OR_NULL(active_request)) {
2037 /* Either the previous reset failed, or we pardon the reset. */
2038 ret = PTR_ERR(active_request);
2039 goto out;
2040 }
2041
Chris Wilsonce800752018-03-20 10:04:49 +00002042 if (msg)
Chris Wilson535275d2017-07-21 13:32:37 +01002043 dev_notice(engine->i915->drm.dev,
Chris Wilsonce800752018-03-20 10:04:49 +00002044 "Resetting %s for %s\n", engine->name, msg);
Chris Wilson73676122017-07-21 13:32:31 +01002045 error->reset_engine_count[engine->id]++;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002046
Michel Thierry6acbea82017-10-31 15:53:09 -07002047 if (!engine->i915->guc.execbuf_client)
2048 ret = intel_gt_reset_engine(engine->i915, engine);
2049 else
2050 ret = intel_guc_reset_engine(&engine->i915->guc, engine);
Chris Wilson0364cd12017-07-21 13:32:21 +01002051 if (ret) {
2052 /* If we fail here, we expect to fallback to a global reset */
Michel Thierry6acbea82017-10-31 15:53:09 -07002053 DRM_DEBUG_DRIVER("%sFailed to reset %s, ret=%d\n",
2054 engine->i915->guc.execbuf_client ? "GuC " : "",
Chris Wilson0364cd12017-07-21 13:32:21 +01002055 engine->name, ret);
2056 goto out;
2057 }
Chris Wilsonb4f3e162017-07-21 13:32:20 +01002058
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002059 /*
2060 * The request that caused the hang is stuck on elsp, we know the
2061 * active request and can drop it, adjust head to skip the offending
2062 * request to resume executing remaining requests in the queue.
2063 */
Chris Wilsonbba08692018-04-06 23:03:53 +01002064 i915_gem_reset_engine(engine, active_request, true);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002065
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002066 /*
2067 * The engine and its registers (and workarounds in case of render)
2068 * have been reset to their default values. Follow the init_ring
2069 * process to program RING_MODE, HWSP and re-enable submission.
2070 */
2071 ret = engine->init_hw(engine);
Michel Thierry702c8f82017-06-20 10:57:48 +01002072 if (ret)
2073 goto out;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002074
2075out:
Chris Wilson0364cd12017-07-21 13:32:21 +01002076 i915_gem_reset_finish_engine(engine);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002077 return ret;
Michel Thierry142bc7d2017-06-20 10:57:46 +01002078}
2079
Chris Wilson73b66f82018-05-25 10:26:29 +01002080static int i915_pm_prepare(struct device *kdev)
2081{
2082 struct pci_dev *pdev = to_pci_dev(kdev);
2083 struct drm_device *dev = pci_get_drvdata(pdev);
2084
2085 if (!dev) {
2086 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
2087 return -ENODEV;
2088 }
2089
2090 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2091 return 0;
2092
2093 return i915_drm_prepare(dev);
2094}
2095
David Weinehallc49d13e2016-08-22 13:32:42 +03002096static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002097{
David Weinehallc49d13e2016-08-22 13:32:42 +03002098 struct pci_dev *pdev = to_pci_dev(kdev);
2099 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002100
David Weinehallc49d13e2016-08-22 13:32:42 +03002101 if (!dev) {
2102 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002103 return -ENODEV;
2104 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002105
David Weinehallc49d13e2016-08-22 13:32:42 +03002106 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10002107 return 0;
2108
David Weinehallc49d13e2016-08-22 13:32:42 +03002109 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002110}
2111
David Weinehallc49d13e2016-08-22 13:32:42 +03002112static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002113{
David Weinehallc49d13e2016-08-22 13:32:42 +03002114 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002115
2116 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01002117 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03002118 * requiring our device to be power up. Due to the lack of a
2119 * parent/child relationship we currently solve this with an late
2120 * suspend hook.
2121 *
2122 * FIXME: This should be solved with a special hdmi sink device or
2123 * similar so that power domains can be employed.
2124 */
David Weinehallc49d13e2016-08-22 13:32:42 +03002125 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03002126 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002127
David Weinehallc49d13e2016-08-22 13:32:42 +03002128 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02002129}
2130
David Weinehallc49d13e2016-08-22 13:32:42 +03002131static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02002132{
David Weinehallc49d13e2016-08-22 13:32:42 +03002133 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02002134
David Weinehallc49d13e2016-08-22 13:32:42 +03002135 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02002136 return 0;
2137
David Weinehallc49d13e2016-08-22 13:32:42 +03002138 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002139}
2140
David Weinehallc49d13e2016-08-22 13:32:42 +03002141static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002142{
David Weinehallc49d13e2016-08-22 13:32:42 +03002143 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002144
David Weinehallc49d13e2016-08-22 13:32:42 +03002145 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002146 return 0;
2147
David Weinehallc49d13e2016-08-22 13:32:42 +03002148 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002149}
2150
David Weinehallc49d13e2016-08-22 13:32:42 +03002151static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002152{
David Weinehallc49d13e2016-08-22 13:32:42 +03002153 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002154
David Weinehallc49d13e2016-08-22 13:32:42 +03002155 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002156 return 0;
2157
David Weinehallc49d13e2016-08-22 13:32:42 +03002158 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002159}
2160
Chris Wilson1f19ac22016-05-14 07:26:32 +01002161/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03002162static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002163{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002164 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson6a800ea2016-09-21 14:51:07 +01002165 int ret;
2166
Imre Deakdd9f31c2017-08-16 17:46:07 +03002167 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2168 ret = i915_drm_suspend(dev);
2169 if (ret)
2170 return ret;
2171 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01002172
2173 ret = i915_gem_freeze(kdev_to_i915(kdev));
2174 if (ret)
2175 return ret;
2176
2177 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002178}
2179
David Weinehallc49d13e2016-08-22 13:32:42 +03002180static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002181{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002182 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson461fb992016-05-14 07:26:33 +01002183 int ret;
2184
Imre Deakdd9f31c2017-08-16 17:46:07 +03002185 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2186 ret = i915_drm_suspend_late(dev, true);
2187 if (ret)
2188 return ret;
2189 }
Chris Wilson461fb992016-05-14 07:26:33 +01002190
David Weinehallc49d13e2016-08-22 13:32:42 +03002191 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01002192 if (ret)
2193 return ret;
2194
2195 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002196}
2197
2198/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002199static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002200{
David Weinehallc49d13e2016-08-22 13:32:42 +03002201 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002202}
2203
David Weinehallc49d13e2016-08-22 13:32:42 +03002204static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002205{
David Weinehallc49d13e2016-08-22 13:32:42 +03002206 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002207}
2208
2209/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002210static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002211{
David Weinehallc49d13e2016-08-22 13:32:42 +03002212 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002213}
2214
David Weinehallc49d13e2016-08-22 13:32:42 +03002215static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002216{
David Weinehallc49d13e2016-08-22 13:32:42 +03002217 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002218}
2219
Imre Deakddeea5b2014-05-05 15:19:56 +03002220/*
2221 * Save all Gunit registers that may be lost after a D3 and a subsequent
2222 * S0i[R123] transition. The list of registers needing a save/restore is
2223 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
2224 * registers in the following way:
2225 * - Driver: saved/restored by the driver
2226 * - Punit : saved/restored by the Punit firmware
2227 * - No, w/o marking: no need to save/restore, since the register is R/O or
2228 * used internally by the HW in a way that doesn't depend
2229 * keeping the content across a suspend/resume.
2230 * - Debug : used for debugging
2231 *
2232 * We save/restore all registers marked with 'Driver', with the following
2233 * exceptions:
2234 * - Registers out of use, including also registers marked with 'Debug'.
2235 * These have no effect on the driver's operation, so we don't save/restore
2236 * them to reduce the overhead.
2237 * - Registers that are fully setup by an initialization function called from
2238 * the resume path. For example many clock gating and RPS/RC6 registers.
2239 * - Registers that provide the right functionality with their reset defaults.
2240 *
2241 * TODO: Except for registers that based on the above 3 criteria can be safely
2242 * ignored, we save/restore all others, practically treating the HW context as
2243 * a black-box for the driver. Further investigation is needed to reduce the
2244 * saved/restored registers even further, by following the same 3 criteria.
2245 */
2246static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2247{
2248 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2249 int i;
2250
2251 /* GAM 0x4000-0x4770 */
2252 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2253 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2254 s->arb_mode = I915_READ(ARB_MODE);
2255 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2256 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2257
2258 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002259 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002260
2261 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002262 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002263
2264 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2265 s->ecochk = I915_READ(GAM_ECOCHK);
2266 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2267 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2268
2269 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2270
2271 /* MBC 0x9024-0x91D0, 0x8500 */
2272 s->g3dctl = I915_READ(VLV_G3DCTL);
2273 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2274 s->mbctl = I915_READ(GEN6_MBCTL);
2275
2276 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2277 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2278 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2279 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2280 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2281 s->rstctl = I915_READ(GEN6_RSTCTL);
2282 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2283
2284 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2285 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2286 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2287 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2288 s->ecobus = I915_READ(ECOBUS);
2289 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2290 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2291 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2292 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2293 s->rcedata = I915_READ(VLV_RCEDATA);
2294 s->spare2gh = I915_READ(VLV_SPAREG2H);
2295
2296 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2297 s->gt_imr = I915_READ(GTIMR);
2298 s->gt_ier = I915_READ(GTIER);
2299 s->pm_imr = I915_READ(GEN6_PMIMR);
2300 s->pm_ier = I915_READ(GEN6_PMIER);
2301
2302 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002303 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002304
2305 /* GT SA CZ domain, 0x100000-0x138124 */
2306 s->tilectl = I915_READ(TILECTL);
2307 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2308 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2309 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2310 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2311
2312 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2313 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2314 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002315 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002316 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2317
2318 /*
2319 * Not saving any of:
2320 * DFT, 0x9800-0x9EC0
2321 * SARB, 0xB000-0xB1FC
2322 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2323 * PCI CFG
2324 */
2325}
2326
2327static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2328{
2329 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2330 u32 val;
2331 int i;
2332
2333 /* GAM 0x4000-0x4770 */
2334 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2335 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2336 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2337 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2338 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2339
2340 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002341 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002342
2343 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002344 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002345
2346 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2347 I915_WRITE(GAM_ECOCHK, s->ecochk);
2348 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2349 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2350
2351 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2352
2353 /* MBC 0x9024-0x91D0, 0x8500 */
2354 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2355 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2356 I915_WRITE(GEN6_MBCTL, s->mbctl);
2357
2358 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2359 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2360 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2361 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2362 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2363 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2364 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2365
2366 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2367 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2368 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2369 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2370 I915_WRITE(ECOBUS, s->ecobus);
2371 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2372 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2373 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2374 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2375 I915_WRITE(VLV_RCEDATA, s->rcedata);
2376 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2377
2378 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2379 I915_WRITE(GTIMR, s->gt_imr);
2380 I915_WRITE(GTIER, s->gt_ier);
2381 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2382 I915_WRITE(GEN6_PMIER, s->pm_ier);
2383
2384 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002385 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002386
2387 /* GT SA CZ domain, 0x100000-0x138124 */
2388 I915_WRITE(TILECTL, s->tilectl);
2389 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2390 /*
2391 * Preserve the GT allow wake and GFX force clock bit, they are not
2392 * be restored, as they are used to control the s0ix suspend/resume
2393 * sequence by the caller.
2394 */
2395 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2396 val &= VLV_GTLC_ALLOWWAKEREQ;
2397 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2398 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2399
2400 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2401 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2402 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2403 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2404
2405 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2406
2407 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2408 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2409 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002410 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002411 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2412}
2413
Chris Wilson3dd14c02017-04-21 14:58:15 +01002414static int vlv_wait_for_pw_status(struct drm_i915_private *dev_priv,
2415 u32 mask, u32 val)
2416{
2417 /* The HW does not like us polling for PW_STATUS frequently, so
2418 * use the sleeping loop rather than risk the busy spin within
2419 * intel_wait_for_register().
2420 *
2421 * Transitioning between RC6 states should be at most 2ms (see
2422 * valleyview_enable_rps) so use a 3ms timeout.
2423 */
2424 return wait_for((I915_READ_NOTRACE(VLV_GTLC_PW_STATUS) & mask) == val,
2425 3);
2426}
2427
Imre Deak650ad972014-04-18 16:35:02 +03002428int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2429{
2430 u32 val;
2431 int err;
2432
Imre Deak650ad972014-04-18 16:35:02 +03002433 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2434 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2435 if (force_on)
2436 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2437 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2438
2439 if (!force_on)
2440 return 0;
2441
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002442 err = intel_wait_for_register(dev_priv,
2443 VLV_GTLC_SURVIVABILITY_REG,
2444 VLV_GFX_CLK_STATUS_BIT,
2445 VLV_GFX_CLK_STATUS_BIT,
2446 20);
Imre Deak650ad972014-04-18 16:35:02 +03002447 if (err)
2448 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2449 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2450
2451 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002452}
2453
Imre Deakddeea5b2014-05-05 15:19:56 +03002454static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2455{
Chris Wilson3dd14c02017-04-21 14:58:15 +01002456 u32 mask;
Imre Deakddeea5b2014-05-05 15:19:56 +03002457 u32 val;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002458 int err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002459
2460 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2461 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2462 if (allow)
2463 val |= VLV_GTLC_ALLOWWAKEREQ;
2464 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2465 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2466
Chris Wilson3dd14c02017-04-21 14:58:15 +01002467 mask = VLV_GTLC_ALLOWWAKEACK;
2468 val = allow ? mask : 0;
2469
2470 err = vlv_wait_for_pw_status(dev_priv, mask, val);
Imre Deakddeea5b2014-05-05 15:19:56 +03002471 if (err)
2472 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002473
Imre Deakddeea5b2014-05-05 15:19:56 +03002474 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002475}
2476
Chris Wilson3dd14c02017-04-21 14:58:15 +01002477static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2478 bool wait_for_on)
Imre Deakddeea5b2014-05-05 15:19:56 +03002479{
2480 u32 mask;
2481 u32 val;
Imre Deakddeea5b2014-05-05 15:19:56 +03002482
2483 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2484 val = wait_for_on ? mask : 0;
Imre Deakddeea5b2014-05-05 15:19:56 +03002485
2486 /*
2487 * RC6 transitioning can be delayed up to 2 msec (see
2488 * valleyview_enable_rps), use 3 msec for safety.
Chris Wilsone01569a2018-04-09 10:49:05 +01002489 *
2490 * This can fail to turn off the rc6 if the GPU is stuck after a failed
2491 * reset and we are trying to force the machine to sleep.
Imre Deakddeea5b2014-05-05 15:19:56 +03002492 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002493 if (vlv_wait_for_pw_status(dev_priv, mask, val))
Chris Wilsone01569a2018-04-09 10:49:05 +01002494 DRM_DEBUG_DRIVER("timeout waiting for GT wells to go %s\n",
2495 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002496}
2497
2498static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2499{
2500 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2501 return;
2502
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002503 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002504 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2505}
2506
Sagar Kambleebc32822014-08-13 23:07:05 +05302507static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002508{
2509 u32 mask;
2510 int err;
2511
2512 /*
2513 * Bspec defines the following GT well on flags as debug only, so
2514 * don't treat them as hard failures.
2515 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002516 vlv_wait_for_gt_wells(dev_priv, false);
Imre Deakddeea5b2014-05-05 15:19:56 +03002517
2518 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2519 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2520
2521 vlv_check_no_gt_access(dev_priv);
2522
2523 err = vlv_force_gfx_clock(dev_priv, true);
2524 if (err)
2525 goto err1;
2526
2527 err = vlv_allow_gt_wake(dev_priv, false);
2528 if (err)
2529 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302530
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002531 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302532 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002533
2534 err = vlv_force_gfx_clock(dev_priv, false);
2535 if (err)
2536 goto err2;
2537
2538 return 0;
2539
2540err2:
2541 /* For safety always re-enable waking and disable gfx clock forcing */
2542 vlv_allow_gt_wake(dev_priv, true);
2543err1:
2544 vlv_force_gfx_clock(dev_priv, false);
2545
2546 return err;
2547}
2548
Sagar Kamble016970b2014-08-13 23:07:06 +05302549static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2550 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002551{
Imre Deakddeea5b2014-05-05 15:19:56 +03002552 int err;
2553 int ret;
2554
2555 /*
2556 * If any of the steps fail just try to continue, that's the best we
2557 * can do at this point. Return the first error code (which will also
2558 * leave RPM permanently disabled).
2559 */
2560 ret = vlv_force_gfx_clock(dev_priv, true);
2561
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002562 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302563 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002564
2565 err = vlv_allow_gt_wake(dev_priv, true);
2566 if (!ret)
2567 ret = err;
2568
2569 err = vlv_force_gfx_clock(dev_priv, false);
2570 if (!ret)
2571 ret = err;
2572
2573 vlv_check_no_gt_access(dev_priv);
2574
Chris Wilson7c108fd2016-10-24 13:42:18 +01002575 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002576 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002577
2578 return ret;
2579}
2580
David Weinehallc49d13e2016-08-22 13:32:42 +03002581static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002582{
David Weinehallc49d13e2016-08-22 13:32:42 +03002583 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002584 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002585 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002586 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002587
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002588 if (WARN_ON_ONCE(!(dev_priv->gt_pm.rc6.enabled && HAS_RC6(dev_priv))))
Imre Deakc6df39b2014-04-14 20:24:29 +03002589 return -ENODEV;
2590
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002591 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002592 return -ENODEV;
2593
Paulo Zanoni8a187452013-12-06 20:32:13 -02002594 DRM_DEBUG_KMS("Suspending device\n");
2595
Imre Deak1f814da2015-12-16 02:52:19 +02002596 disable_rpm_wakeref_asserts(dev_priv);
2597
Imre Deakd6102972014-05-07 19:57:49 +03002598 /*
2599 * We are safe here against re-faults, since the fault handler takes
2600 * an RPM reference.
2601 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002602 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002603
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002604 intel_uc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002605
Imre Deak2eb52522014-11-19 15:30:05 +02002606 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002607
Hans de Goede01c799c2017-11-14 14:55:18 +01002608 intel_uncore_suspend(dev_priv);
2609
Imre Deak507e1262016-04-20 20:27:54 +03002610 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002611 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002612 bxt_display_core_uninit(dev_priv);
2613 bxt_enable_dc9(dev_priv);
2614 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2615 hsw_enable_pc8(dev_priv);
2616 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2617 ret = vlv_suspend_complete(dev_priv);
2618 }
2619
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002620 if (ret) {
2621 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Hans de Goede01c799c2017-11-14 14:55:18 +01002622 intel_uncore_runtime_resume(dev_priv);
2623
Daniel Vetterb9632912014-09-30 10:56:44 +02002624 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002625
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002626 intel_uc_resume(dev_priv);
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302627
2628 i915_gem_init_swizzling(dev_priv);
2629 i915_gem_restore_fences(dev_priv);
2630
Imre Deak1f814da2015-12-16 02:52:19 +02002631 enable_rpm_wakeref_asserts(dev_priv);
2632
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002633 return ret;
2634 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002635
Imre Deak1f814da2015-12-16 02:52:19 +02002636 enable_rpm_wakeref_asserts(dev_priv);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002637 WARN_ON_ONCE(atomic_read(&dev_priv->runtime_pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002638
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002639 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002640 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2641
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002642 dev_priv->runtime_pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002643
2644 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002645 * FIXME: We really should find a document that references the arguments
2646 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002647 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002648 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002649 /*
2650 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2651 * being detected, and the call we do at intel_runtime_resume()
2652 * won't be able to restore them. Since PCI_D3hot matches the
2653 * actual specification and appears to be working, use it.
2654 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002655 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002656 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002657 /*
2658 * current versions of firmware which depend on this opregion
2659 * notification have repurposed the D1 definition to mean
2660 * "runtime suspended" vs. what you would normally expect (D3)
2661 * to distinguish it from notifications that might be sent via
2662 * the suspend path.
2663 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002664 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002665 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002666
Mika Kuoppala59bad942015-01-16 11:34:40 +02002667 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002668
Ander Conselvan de Oliveira21d6e0b2017-01-20 16:28:43 +02002669 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002670 intel_hpd_poll_init(dev_priv);
2671
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002672 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002673 return 0;
2674}
2675
David Weinehallc49d13e2016-08-22 13:32:42 +03002676static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002677{
David Weinehallc49d13e2016-08-22 13:32:42 +03002678 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002679 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002680 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002681 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002682
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002683 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002684 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002685
2686 DRM_DEBUG_KMS("Resuming device\n");
2687
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002688 WARN_ON_ONCE(atomic_read(&dev_priv->runtime_pm.wakeref_count));
Imre Deak1f814da2015-12-16 02:52:19 +02002689 disable_rpm_wakeref_asserts(dev_priv);
2690
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002691 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002692 dev_priv->runtime_pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002693 if (intel_uncore_unclaimed_mmio(dev_priv))
2694 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002695
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002696 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002697 bxt_disable_dc9(dev_priv);
2698 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002699 if (dev_priv->csr.dmc_payload &&
2700 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2701 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002702 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002703 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002704 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002705 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002706 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002707
Hans de Goedebedf4d72017-11-14 14:55:17 +01002708 intel_uncore_runtime_resume(dev_priv);
2709
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302710 intel_runtime_pm_enable_interrupts(dev_priv);
2711
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002712 intel_uc_resume(dev_priv);
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302713
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002714 /*
2715 * No point of rolling back things in case of an error, as the best
2716 * we can do is to hope that things will still work (and disable RPM).
2717 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002718 i915_gem_init_swizzling(dev_priv);
Chris Wilson83bf6d52017-02-03 12:57:17 +00002719 i915_gem_restore_fences(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03002720
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002721 /*
2722 * On VLV/CHV display interrupts are part of the display
2723 * power well, so hpd is reinitialized from there. For
2724 * everyone else do it here.
2725 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002726 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002727 intel_hpd_init(dev_priv);
2728
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05302729 intel_enable_ipc(dev_priv);
2730
Imre Deak1f814da2015-12-16 02:52:19 +02002731 enable_rpm_wakeref_asserts(dev_priv);
2732
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002733 if (ret)
2734 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2735 else
2736 DRM_DEBUG_KMS("Device resumed\n");
2737
2738 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002739}
2740
Chris Wilson42f55512016-06-24 14:00:26 +01002741const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002742 /*
2743 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2744 * PMSG_RESUME]
2745 */
Chris Wilson73b66f82018-05-25 10:26:29 +01002746 .prepare = i915_pm_prepare,
Akshay Joshi0206e352011-08-16 15:34:10 -04002747 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002748 .suspend_late = i915_pm_suspend_late,
2749 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002750 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002751
2752 /*
2753 * S4 event handlers
2754 * @freeze, @freeze_late : called (1) before creating the
2755 * hibernation image [PMSG_FREEZE] and
2756 * (2) after rebooting, before restoring
2757 * the image [PMSG_QUIESCE]
2758 * @thaw, @thaw_early : called (1) after creating the hibernation
2759 * image, before writing it [PMSG_THAW]
2760 * and (2) after failing to create or
2761 * restore the image [PMSG_RECOVER]
2762 * @poweroff, @poweroff_late: called after writing the hibernation
2763 * image, before rebooting [PMSG_HIBERNATE]
2764 * @restore, @restore_early : called after rebooting and restoring the
2765 * hibernation image [PMSG_RESTORE]
2766 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002767 .freeze = i915_pm_freeze,
2768 .freeze_late = i915_pm_freeze_late,
2769 .thaw_early = i915_pm_thaw_early,
2770 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002771 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002772 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002773 .restore_early = i915_pm_restore_early,
2774 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002775
2776 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002777 .runtime_suspend = intel_runtime_suspend,
2778 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002779};
2780
Laurent Pinchart78b68552012-05-17 13:27:22 +02002781static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002782 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002783 .open = drm_gem_vm_open,
2784 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002785};
2786
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002787static const struct file_operations i915_driver_fops = {
2788 .owner = THIS_MODULE,
2789 .open = drm_open,
2790 .release = drm_release,
2791 .unlocked_ioctl = drm_ioctl,
2792 .mmap = drm_gem_mmap,
2793 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002794 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002795 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002796 .llseek = noop_llseek,
2797};
2798
Chris Wilson0673ad42016-06-24 14:00:22 +01002799static int
2800i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2801 struct drm_file *file)
2802{
2803 return -ENODEV;
2804}
2805
2806static const struct drm_ioctl_desc i915_ioctls[] = {
2807 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2808 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2809 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2810 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2811 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2812 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002813 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002814 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2815 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2816 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2817 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2818 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2819 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2820 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2821 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2822 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2823 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2824 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002825 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer_ioctl, DRM_AUTH),
2826 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002827 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2828 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2829 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2830 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2831 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2832 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2833 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2834 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2835 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2836 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2837 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2838 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2839 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2840 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2841 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00002842 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
2843 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002844 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002845 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
Chris Wilson0673ad42016-06-24 14:00:22 +01002846 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2847 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2848 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002849 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002850 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2851 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2852 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2853 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2854 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2855 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2856 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2857 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2858 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00002859 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01002860 DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
2861 DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Lionel Landwerlina446ae22018-03-06 12:28:56 +00002862 DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002863};
2864
Linus Torvalds1da177e2005-04-16 15:20:36 -07002865static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002866 /* Don't use MTRRs here; the Xserver or userspace app should
2867 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002868 */
Eric Anholt673a3942008-07-30 12:06:12 -07002869 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002870 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +01002871 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ,
Chris Wilsoncad36882017-02-10 16:35:21 +00002872 .release = i915_driver_release,
Eric Anholt673a3942008-07-30 12:06:12 -07002873 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002874 .lastclose = i915_driver_lastclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002875 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002876
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002877 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002878 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002879 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002880
2881 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2882 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2883 .gem_prime_export = i915_gem_prime_export,
2884 .gem_prime_import = i915_gem_prime_import,
2885
Dave Airlieff72145b2011-02-07 12:16:14 +10002886 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002887 .dumb_map_offset = i915_gem_mmap_gtt,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002888 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002889 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002890 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002891 .name = DRIVER_NAME,
2892 .desc = DRIVER_DESC,
2893 .date = DRIVER_DATE,
2894 .major = DRIVER_MAJOR,
2895 .minor = DRIVER_MINOR,
2896 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002897};
Chris Wilson66d9cb52017-02-13 17:15:17 +00002898
2899#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2900#include "selftests/mock_drm.c"
2901#endif