blob: fe92665c8482b1e2c7371334d2ae8b450bdbc803 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
Maarten Lankhorsta667fb42016-12-15 15:29:44 +010046#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010047#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030050#include "i915_trace.h"
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +000051#include "i915_pmu.h"
Lionel Landwerlina446ae22018-03-06 12:28:56 +000052#include "i915_query.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010053#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070054#include "intel_drv.h"
Anusha Srivatsa5464cd62017-01-18 08:05:58 -080055#include "intel_uc.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Kristian Høgsberg112b7152009-01-04 16:55:33 -050057static struct drm_driver driver;
58
Michal Wajdeczkofae919f2018-02-01 17:32:48 +000059#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Chris Wilson0673ad42016-06-24 14:00:22 +010060static unsigned int i915_load_fail_count;
61
62bool __i915_inject_load_failure(const char *func, int line)
63{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000064 if (i915_load_fail_count >= i915_modparams.inject_load_failure)
Chris Wilson0673ad42016-06-24 14:00:22 +010065 return false;
66
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000067 if (++i915_load_fail_count == i915_modparams.inject_load_failure) {
Chris Wilson0673ad42016-06-24 14:00:22 +010068 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000069 i915_modparams.inject_load_failure, func, line);
Chris Wilson0673ad42016-06-24 14:00:22 +010070 return true;
71 }
72
73 return false;
74}
Michal Wajdeczkofae919f2018-02-01 17:32:48 +000075#endif
Chris Wilson0673ad42016-06-24 14:00:22 +010076
77#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
78#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
79 "providing the dmesg log by booting with drm.debug=0xf"
80
81void
82__i915_printk(struct drm_i915_private *dev_priv, const char *level,
83 const char *fmt, ...)
84{
85 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030086 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010087 bool is_error = level[1] <= KERN_ERR[1];
88 bool is_debug = level[1] == KERN_DEBUG[1];
89 struct va_format vaf;
90 va_list args;
91
92 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
93 return;
94
95 va_start(args, fmt);
96
97 vaf.fmt = fmt;
98 vaf.va = &args;
99
David Weinehallc49d13e2016-08-22 13:32:42 +0300100 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
Chris Wilson0673ad42016-06-24 14:00:22 +0100101 __builtin_return_address(0), &vaf);
102
103 if (is_error && !shown_bug_once) {
Chris Wilson4e8507b2018-05-06 19:31:47 +0100104 /*
105 * Ask the user to file a bug report for the error, except
106 * if they may have caused the bug by fiddling with unsafe
107 * module parameters.
108 */
109 if (!test_taint(TAINT_USER))
110 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100111 shown_bug_once = true;
112 }
113
114 va_end(args);
115}
116
117static bool i915_error_injected(struct drm_i915_private *dev_priv)
118{
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000119#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000120 return i915_modparams.inject_load_failure &&
121 i915_load_fail_count == i915_modparams.inject_load_failure;
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000122#else
123 return false;
124#endif
Chris Wilson0673ad42016-06-24 14:00:22 +0100125}
126
127#define i915_load_error(dev_priv, fmt, ...) \
128 __i915_printk(dev_priv, \
129 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
130 fmt, ##__VA_ARGS__)
131
Jani Nikulada6c10c22018-02-05 19:31:36 +0200132/* Map PCH device id to PCH type, or PCH_NONE if unknown. */
133static enum intel_pch
134intel_pch_type(const struct drm_i915_private *dev_priv, unsigned short id)
135{
136 switch (id) {
137 case INTEL_PCH_IBX_DEVICE_ID_TYPE:
138 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
139 WARN_ON(!IS_GEN5(dev_priv));
140 return PCH_IBX;
141 case INTEL_PCH_CPT_DEVICE_ID_TYPE:
142 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
143 WARN_ON(!IS_GEN6(dev_priv) && !IS_IVYBRIDGE(dev_priv));
144 return PCH_CPT;
145 case INTEL_PCH_PPT_DEVICE_ID_TYPE:
146 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
147 WARN_ON(!IS_GEN6(dev_priv) && !IS_IVYBRIDGE(dev_priv));
148 /* PantherPoint is CPT compatible */
149 return PCH_CPT;
150 case INTEL_PCH_LPT_DEVICE_ID_TYPE:
151 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
152 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
153 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
154 return PCH_LPT;
155 case INTEL_PCH_LPT_LP_DEVICE_ID_TYPE:
156 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
157 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
158 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
159 return PCH_LPT;
160 case INTEL_PCH_WPT_DEVICE_ID_TYPE:
161 DRM_DEBUG_KMS("Found WildcatPoint PCH\n");
162 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
163 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
164 /* WildcatPoint is LPT compatible */
165 return PCH_LPT;
166 case INTEL_PCH_WPT_LP_DEVICE_ID_TYPE:
167 DRM_DEBUG_KMS("Found WildcatPoint LP PCH\n");
168 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
169 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
170 /* WildcatPoint is LPT compatible */
171 return PCH_LPT;
172 case INTEL_PCH_SPT_DEVICE_ID_TYPE:
173 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
174 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
175 return PCH_SPT;
176 case INTEL_PCH_SPT_LP_DEVICE_ID_TYPE:
177 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
178 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
179 return PCH_SPT;
180 case INTEL_PCH_KBP_DEVICE_ID_TYPE:
181 DRM_DEBUG_KMS("Found Kaby Lake PCH (KBP)\n");
182 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv) &&
183 !IS_COFFEELAKE(dev_priv));
184 return PCH_KBP;
185 case INTEL_PCH_CNP_DEVICE_ID_TYPE:
186 DRM_DEBUG_KMS("Found Cannon Lake PCH (CNP)\n");
187 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
188 return PCH_CNP;
189 case INTEL_PCH_CNP_LP_DEVICE_ID_TYPE:
190 DRM_DEBUG_KMS("Found Cannon Lake LP PCH (CNP-LP)\n");
191 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
192 return PCH_CNP;
193 case INTEL_PCH_ICP_DEVICE_ID_TYPE:
194 DRM_DEBUG_KMS("Found Ice Lake PCH\n");
195 WARN_ON(!IS_ICELAKE(dev_priv));
196 return PCH_ICP;
197 default:
198 return PCH_NONE;
199 }
200}
Chris Wilson0673ad42016-06-24 14:00:22 +0100201
Jani Nikula435ad2c2018-02-05 19:31:37 +0200202static bool intel_is_virt_pch(unsigned short id,
203 unsigned short svendor, unsigned short sdevice)
204{
205 return (id == INTEL_PCH_P2X_DEVICE_ID_TYPE ||
206 id == INTEL_PCH_P3X_DEVICE_ID_TYPE ||
207 (id == INTEL_PCH_QEMU_DEVICE_ID_TYPE &&
208 svendor == PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
209 sdevice == PCI_SUBDEVICE_ID_QEMU));
210}
211
Jani Nikula40ace642018-02-05 19:31:38 +0200212static unsigned short
213intel_virt_detect_pch(const struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100214{
Jani Nikula40ace642018-02-05 19:31:38 +0200215 unsigned short id = 0;
Robert Beckett30c964a2015-08-28 13:10:22 +0100216
217 /*
218 * In a virtualized passthrough environment we can be in a
219 * setup where the ISA bridge is not able to be passed through.
220 * In this case, a south bridge can be emulated and we have to
221 * make an educated guess as to which PCH is really there.
222 */
223
Jani Nikula40ace642018-02-05 19:31:38 +0200224 if (IS_GEN5(dev_priv))
225 id = INTEL_PCH_IBX_DEVICE_ID_TYPE;
226 else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
227 id = INTEL_PCH_CPT_DEVICE_ID_TYPE;
228 else if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
229 id = INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
230 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
231 id = INTEL_PCH_LPT_DEVICE_ID_TYPE;
232 else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
233 id = INTEL_PCH_SPT_DEVICE_ID_TYPE;
234 else if (IS_COFFEELAKE(dev_priv) || IS_CANNONLAKE(dev_priv))
235 id = INTEL_PCH_CNP_DEVICE_ID_TYPE;
Robert Beckett30c964a2015-08-28 13:10:22 +0100236
Jani Nikula40ace642018-02-05 19:31:38 +0200237 if (id)
238 DRM_DEBUG_KMS("Assuming PCH ID %04x\n", id);
239 else
240 DRM_DEBUG_KMS("Assuming no PCH\n");
241
242 return id;
Robert Beckett30c964a2015-08-28 13:10:22 +0100243}
244
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000245static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800246{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200247 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800248
Ben Widawskyce1bb322013-04-05 13:12:44 -0700249 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
250 * (which really amounts to a PCH but no South Display).
251 */
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000252 if (INTEL_INFO(dev_priv)->num_pipes == 0) {
Ben Widawskyce1bb322013-04-05 13:12:44 -0700253 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700254 return;
255 }
256
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800257 /*
258 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
259 * make graphics device passthrough work easy for VMM, that only
260 * need to expose ISA bridge to let driver know the real hardware
261 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800262 *
263 * In some virtualized environments (e.g. XEN), there is irrelevant
264 * ISA bridge in the system. To work reliably, we should scan trhough
265 * all the ISA bridge devices and check for the first match, instead
266 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800267 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200268 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200269 unsigned short id;
Jani Nikulada6c10c22018-02-05 19:31:36 +0200270 enum intel_pch pch_type;
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300271
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200272 if (pch->vendor != PCI_VENDOR_ID_INTEL)
273 continue;
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700274
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200275 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200276
Jani Nikulada6c10c22018-02-05 19:31:36 +0200277 pch_type = intel_pch_type(dev_priv, id);
278 if (pch_type != PCH_NONE) {
279 dev_priv->pch_type = pch_type;
Jani Nikula40ace642018-02-05 19:31:38 +0200280 dev_priv->pch_id = id;
281 break;
Jani Nikula435ad2c2018-02-05 19:31:37 +0200282 } else if (intel_is_virt_pch(id, pch->subsystem_vendor,
Jani Nikula40ace642018-02-05 19:31:38 +0200283 pch->subsystem_device)) {
284 id = intel_virt_detect_pch(dev_priv);
285 if (id) {
286 pch_type = intel_pch_type(dev_priv, id);
287 if (WARN_ON(pch_type == PCH_NONE))
288 pch_type = PCH_NOP;
289 } else {
290 pch_type = PCH_NOP;
291 }
292 dev_priv->pch_type = pch_type;
293 dev_priv->pch_id = id;
294 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800295 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800296 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800297 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200298 DRM_DEBUG_KMS("No PCH found.\n");
299
300 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800301}
302
Ville Syrjälä6a20fe72018-02-07 18:48:41 +0200303static int i915_getparam_ioctl(struct drm_device *dev, void *data,
304 struct drm_file *file_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100305{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100306 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300307 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100308 drm_i915_getparam_t *param = data;
309 int value;
310
311 switch (param->param) {
312 case I915_PARAM_IRQ_ACTIVE:
313 case I915_PARAM_ALLOW_BATCHBUFFER:
314 case I915_PARAM_LAST_DISPATCH:
Kenneth Graunkeef0f4112017-02-15 01:34:46 -0800315 case I915_PARAM_HAS_EXEC_CONSTANTS:
Chris Wilson0673ad42016-06-24 14:00:22 +0100316 /* Reject all old ums/dri params. */
317 return -ENODEV;
318 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300319 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100320 break;
321 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300322 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100323 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100324 case I915_PARAM_NUM_FENCES_AVAIL:
325 value = dev_priv->num_fence_regs;
326 break;
327 case I915_PARAM_HAS_OVERLAY:
328 value = dev_priv->overlay ? 1 : 0;
329 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100330 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530331 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100332 break;
333 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530334 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100335 break;
336 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530337 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100338 break;
339 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530340 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100341 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100342 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300343 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100344 break;
345 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300346 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100347 break;
348 case I915_PARAM_HAS_ALIASING_PPGTT:
David Weinehall16162472016-09-02 13:46:17 +0300349 value = USES_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100350 break;
351 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilson93c6e962017-11-20 20:55:04 +0000352 value = HAS_LEGACY_SEMAPHORES(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100353 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100354 case I915_PARAM_HAS_SECURE_BATCHES:
355 value = capable(CAP_SYS_ADMIN);
356 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100357 case I915_PARAM_CMD_PARSER_VERSION:
358 value = i915_cmd_parser_get_version(dev_priv);
359 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100360 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300361 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100362 if (!value)
363 return -ENODEV;
364 break;
365 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300366 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100367 if (!value)
368 return -ENODEV;
369 break;
370 case I915_PARAM_HAS_GPU_RESET:
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000371 value = i915_modparams.enable_hangcheck &&
372 intel_has_gpu_reset(dev_priv);
Michel Thierry142bc7d2017-06-20 10:57:46 +0100373 if (value && intel_has_reset_engine(dev_priv))
374 value = 2;
Chris Wilson0673ad42016-06-24 14:00:22 +0100375 break;
376 case I915_PARAM_HAS_RESOURCE_STREAMER:
David Weinehall16162472016-09-02 13:46:17 +0300377 value = HAS_RESOURCE_STREAMER(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100378 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100379 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300380 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100381 break;
382 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300383 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100384 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800385 case I915_PARAM_HUC_STATUS:
Michal Wajdeczkofa265272018-03-14 20:04:29 +0000386 value = intel_huc_check_status(&dev_priv->huc);
387 if (value < 0)
388 return value;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800389 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100390 case I915_PARAM_MMAP_GTT_VERSION:
391 /* Though we've started our numbering from 1, and so class all
392 * earlier versions as 0, in effect their value is undefined as
393 * the ioctl will report EINVAL for the unknown param!
394 */
395 value = i915_gem_mmap_gtt_version();
396 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000397 case I915_PARAM_HAS_SCHEDULER:
Chris Wilson3fed1802018-02-07 21:05:43 +0000398 value = dev_priv->caps.scheduler;
Chris Wilson0de91362016-11-14 20:41:01 +0000399 break;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100400
David Weinehall16162472016-09-02 13:46:17 +0300401 case I915_PARAM_MMAP_VERSION:
402 /* Remember to bump this if the version changes! */
403 case I915_PARAM_HAS_GEM:
404 case I915_PARAM_HAS_PAGEFLIPPING:
405 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
406 case I915_PARAM_HAS_RELAXED_FENCING:
407 case I915_PARAM_HAS_COHERENT_RINGS:
408 case I915_PARAM_HAS_RELAXED_DELTA:
409 case I915_PARAM_HAS_GEN7_SOL_RESET:
410 case I915_PARAM_HAS_WAIT_TIMEOUT:
411 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
412 case I915_PARAM_HAS_PINNED_BATCHES:
413 case I915_PARAM_HAS_EXEC_NO_RELOC:
414 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
415 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
416 case I915_PARAM_HAS_EXEC_SOFTPIN:
Chris Wilson77ae9952017-01-27 09:40:07 +0000417 case I915_PARAM_HAS_EXEC_ASYNC:
Chris Wilsonfec04452017-01-27 09:40:08 +0000418 case I915_PARAM_HAS_EXEC_FENCE:
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100419 case I915_PARAM_HAS_EXEC_CAPTURE:
Chris Wilson1a71cf22017-06-16 15:05:23 +0100420 case I915_PARAM_HAS_EXEC_BATCH_FIRST:
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +0100421 case I915_PARAM_HAS_EXEC_FENCE_ARRAY:
David Weinehall16162472016-09-02 13:46:17 +0300422 /* For the time being all of these are always true;
423 * if some supported hardware does not have one of these
424 * features this value needs to be provided from
425 * INTEL_INFO(), a feature macro, or similar.
426 */
427 value = 1;
428 break;
Chris Wilsond2b4b972017-11-10 14:26:33 +0000429 case I915_PARAM_HAS_CONTEXT_ISOLATION:
430 value = intel_engines_has_context_isolation(dev_priv);
431 break;
Robert Bragg7fed5552017-06-13 12:22:59 +0100432 case I915_PARAM_SLICE_MASK:
433 value = INTEL_INFO(dev_priv)->sseu.slice_mask;
434 if (!value)
435 return -ENODEV;
436 break;
Robert Braggf5320232017-06-13 12:23:00 +0100437 case I915_PARAM_SUBSLICE_MASK:
Lionel Landwerlin8cc76692018-03-06 12:28:52 +0000438 value = INTEL_INFO(dev_priv)->sseu.subslice_mask[0];
Robert Braggf5320232017-06-13 12:23:00 +0100439 if (!value)
440 return -ENODEV;
441 break;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000442 case I915_PARAM_CS_TIMESTAMP_FREQUENCY:
Lionel Landwerlinf577a032017-11-13 23:34:53 +0000443 value = 1000 * INTEL_INFO(dev_priv)->cs_timestamp_frequency_khz;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000444 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100445 default:
446 DRM_DEBUG("Unknown parameter %d\n", param->param);
447 return -EINVAL;
448 }
449
Chris Wilsondda33002016-06-24 14:00:23 +0100450 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100451 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100452
453 return 0;
454}
455
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000456static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100457{
Sinan Kaya57b296462017-11-27 11:57:46 -0500458 int domain = pci_domain_nr(dev_priv->drm.pdev->bus);
459
460 dev_priv->bridge_dev =
461 pci_get_domain_bus_and_slot(domain, 0, PCI_DEVFN(0, 0));
Chris Wilson0673ad42016-06-24 14:00:22 +0100462 if (!dev_priv->bridge_dev) {
463 DRM_ERROR("bridge device not found\n");
464 return -1;
465 }
466 return 0;
467}
468
469/* Allocate space for the MCH regs if needed, return nonzero on error */
470static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000471intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100472{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000473 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100474 u32 temp_lo, temp_hi = 0;
475 u64 mchbar_addr;
476 int ret;
477
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000478 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100479 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
480 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
481 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
482
483 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
484#ifdef CONFIG_PNP
485 if (mchbar_addr &&
486 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
487 return 0;
488#endif
489
490 /* Get some space for it */
491 dev_priv->mch_res.name = "i915 MCHBAR";
492 dev_priv->mch_res.flags = IORESOURCE_MEM;
493 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
494 &dev_priv->mch_res,
495 MCHBAR_SIZE, MCHBAR_SIZE,
496 PCIBIOS_MIN_MEM,
497 0, pcibios_align_resource,
498 dev_priv->bridge_dev);
499 if (ret) {
500 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
501 dev_priv->mch_res.start = 0;
502 return ret;
503 }
504
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000505 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100506 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
507 upper_32_bits(dev_priv->mch_res.start));
508
509 pci_write_config_dword(dev_priv->bridge_dev, reg,
510 lower_32_bits(dev_priv->mch_res.start));
511 return 0;
512}
513
514/* Setup MCHBAR if possible, return true if we should disable it again */
515static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000516intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100517{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000518 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100519 u32 temp;
520 bool enabled;
521
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100522 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100523 return;
524
525 dev_priv->mchbar_need_disable = false;
526
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100527 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100528 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
529 enabled = !!(temp & DEVEN_MCHBAR_EN);
530 } else {
531 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
532 enabled = temp & 1;
533 }
534
535 /* If it's already enabled, don't have to do anything */
536 if (enabled)
537 return;
538
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000539 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100540 return;
541
542 dev_priv->mchbar_need_disable = true;
543
544 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100545 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100546 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
547 temp | DEVEN_MCHBAR_EN);
548 } else {
549 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
550 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
551 }
552}
553
554static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000555intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100556{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000557 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100558
559 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100560 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100561 u32 deven_val;
562
563 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
564 &deven_val);
565 deven_val &= ~DEVEN_MCHBAR_EN;
566 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
567 deven_val);
568 } else {
569 u32 mchbar_val;
570
571 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
572 &mchbar_val);
573 mchbar_val &= ~1;
574 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
575 mchbar_val);
576 }
577 }
578
579 if (dev_priv->mch_res.start)
580 release_resource(&dev_priv->mch_res);
581}
582
583/* true = enable decode, false = disable decoder */
584static unsigned int i915_vga_set_decode(void *cookie, bool state)
585{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000586 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100587
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000588 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100589 if (state)
590 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
591 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
592 else
593 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
594}
595
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000596static int i915_resume_switcheroo(struct drm_device *dev);
597static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
598
Chris Wilson0673ad42016-06-24 14:00:22 +0100599static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
600{
601 struct drm_device *dev = pci_get_drvdata(pdev);
602 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
603
604 if (state == VGA_SWITCHEROO_ON) {
605 pr_info("switched on\n");
606 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
607 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300608 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100609 i915_resume_switcheroo(dev);
610 dev->switch_power_state = DRM_SWITCH_POWER_ON;
611 } else {
612 pr_info("switched off\n");
613 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
614 i915_suspend_switcheroo(dev, pmm);
615 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
616 }
617}
618
619static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
620{
621 struct drm_device *dev = pci_get_drvdata(pdev);
622
623 /*
624 * FIXME: open_count is protected by drm_global_mutex but that would lead to
625 * locking inversion with the driver load path. And the access here is
626 * completely racy anyway. So don't bother with locking for now.
627 */
628 return dev->open_count == 0;
629}
630
631static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
632 .set_gpu_state = i915_switcheroo_set_state,
633 .reprobe = NULL,
634 .can_switch = i915_switcheroo_can_switch,
635};
636
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100637static void i915_gem_fini(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100638{
Chris Wilsonec92ad02018-05-31 09:22:46 +0100639 i915_gem_suspend_late(dev_priv);
640
Chris Wilson3b19f162017-07-18 14:41:24 +0100641 /* Flush any outstanding unpin_work. */
642 i915_gem_drain_workqueue(dev_priv);
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100643
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100644 mutex_lock(&dev_priv->drm.struct_mutex);
Oscar Mateob8991402017-03-28 09:53:47 -0700645 intel_uc_fini_hw(dev_priv);
Michał Winiarski61b5c152017-12-13 23:13:48 +0100646 intel_uc_fini(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000647 i915_gem_cleanup_engines(dev_priv);
Chris Wilson829a0af2017-06-20 12:05:45 +0100648 i915_gem_contexts_fini(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100649 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100650
Sagar Arun Kamble70deead2018-01-24 21:16:58 +0530651 intel_uc_fini_misc(dev_priv);
Chris Wilson7c781422017-10-11 15:18:57 +0100652 i915_gem_cleanup_userptr(dev_priv);
653
Chris Wilsonbdeb9782016-12-23 14:57:56 +0000654 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100655
Chris Wilson829a0af2017-06-20 12:05:45 +0100656 WARN_ON(!list_empty(&dev_priv->contexts.list));
Chris Wilson0673ad42016-06-24 14:00:22 +0100657}
658
659static int i915_load_modeset_init(struct drm_device *dev)
660{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100661 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300662 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100663 int ret;
664
665 if (i915_inject_load_failure())
666 return -ENODEV;
667
Jani Nikula66578852017-03-10 15:27:57 +0200668 intel_bios_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100669
670 /* If we have > 1 VGA cards, then we need to arbitrate access
671 * to the common VGA resources.
672 *
673 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
674 * then we do not take part in VGA arbitration and the
675 * vga_client_register() fails with -ENODEV.
676 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000677 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100678 if (ret && ret != -ENODEV)
679 goto out;
680
681 intel_register_dsm_handler();
682
David Weinehall52a05c32016-08-22 13:32:44 +0300683 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100684 if (ret)
685 goto cleanup_vga_client;
686
687 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
688 intel_update_rawclk(dev_priv);
689
690 intel_power_domains_init_hw(dev_priv, false);
691
692 intel_csr_ucode_init(dev_priv);
693
694 ret = intel_irq_install(dev_priv);
695 if (ret)
696 goto cleanup_csr;
697
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000698 intel_setup_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100699
700 /* Important: The output setup functions called by modeset_init need
701 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300702 ret = intel_modeset_init(dev);
703 if (ret)
704 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100705
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000706 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100707 if (ret)
Michal Wajdeczko8c650ae2018-03-23 12:34:50 +0000708 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100709
Chris Wilsond378a3e2017-11-10 14:26:31 +0000710 intel_setup_overlay(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100711
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000712 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson0673ad42016-06-24 14:00:22 +0100713 return 0;
714
715 ret = intel_fbdev_init(dev);
716 if (ret)
717 goto cleanup_gem;
718
719 /* Only enable hotplug handling once the fbdev is fully set up. */
720 intel_hpd_init(dev_priv);
721
Chris Wilson0673ad42016-06-24 14:00:22 +0100722 return 0;
723
724cleanup_gem:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000725 if (i915_gem_suspend(dev_priv))
Imre Deak1c777c52016-10-12 17:46:37 +0300726 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100727 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100728cleanup_irq:
Chris Wilson0673ad42016-06-24 14:00:22 +0100729 drm_irq_uninstall(dev);
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000730 intel_teardown_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100731cleanup_csr:
732 intel_csr_ucode_fini(dev_priv);
733 intel_power_domains_fini(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300734 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100735cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300736 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100737out:
738 return ret;
739}
740
Chris Wilson0673ad42016-06-24 14:00:22 +0100741static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
742{
743 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100744 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100745 struct i915_ggtt *ggtt = &dev_priv->ggtt;
746 bool primary;
747 int ret;
748
749 ap = alloc_apertures(1);
750 if (!ap)
751 return -ENOMEM;
752
Matthew Auld73ebd502017-12-11 15:18:20 +0000753 ap->ranges[0].base = ggtt->gmadr.start;
Chris Wilson0673ad42016-06-24 14:00:22 +0100754 ap->ranges[0].size = ggtt->mappable_end;
755
756 primary =
757 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
758
Daniel Vetter44adece2016-08-10 18:52:34 +0200759 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100760
761 kfree(ap);
762
763 return ret;
764}
Chris Wilson0673ad42016-06-24 14:00:22 +0100765
766#if !defined(CONFIG_VGA_CONSOLE)
767static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
768{
769 return 0;
770}
771#elif !defined(CONFIG_DUMMY_CONSOLE)
772static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
773{
774 return -ENODEV;
775}
776#else
777static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
778{
779 int ret = 0;
780
781 DRM_INFO("Replacing VGA console driver\n");
782
783 console_lock();
784 if (con_is_bound(&vga_con))
785 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
786 if (ret == 0) {
787 ret = do_unregister_con_driver(&vga_con);
788
789 /* Ignore "already unregistered". */
790 if (ret == -ENODEV)
791 ret = 0;
792 }
793 console_unlock();
794
795 return ret;
796}
797#endif
798
Chris Wilson0673ad42016-06-24 14:00:22 +0100799static void intel_init_dpio(struct drm_i915_private *dev_priv)
800{
801 /*
802 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
803 * CHV x1 PHY (DP/HDMI D)
804 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
805 */
806 if (IS_CHERRYVIEW(dev_priv)) {
807 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
808 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
809 } else if (IS_VALLEYVIEW(dev_priv)) {
810 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
811 }
812}
813
814static int i915_workqueues_init(struct drm_i915_private *dev_priv)
815{
816 /*
817 * The i915 workqueue is primarily used for batched retirement of
818 * requests (and thus managing bo) once the task has been completed
Chris Wilsone61e0f52018-02-21 09:56:36 +0000819 * by the GPU. i915_retire_requests() is called directly when we
Chris Wilson0673ad42016-06-24 14:00:22 +0100820 * need high-priority retirement, such as waiting for an explicit
821 * bo.
822 *
823 * It is also used for periodic low-priority events, such as
824 * idle-timers and recording error state.
825 *
826 * All tasks on the workqueue are expected to acquire the dev mutex
827 * so there is no point in running more than one instance of the
828 * workqueue at any time. Use an ordered one.
829 */
830 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
831 if (dev_priv->wq == NULL)
832 goto out_err;
833
834 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
835 if (dev_priv->hotplug.dp_wq == NULL)
836 goto out_free_wq;
837
Chris Wilson0673ad42016-06-24 14:00:22 +0100838 return 0;
839
Chris Wilson0673ad42016-06-24 14:00:22 +0100840out_free_wq:
841 destroy_workqueue(dev_priv->wq);
842out_err:
843 DRM_ERROR("Failed to allocate workqueues.\n");
844
845 return -ENOMEM;
846}
847
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000848static void i915_engines_cleanup(struct drm_i915_private *i915)
849{
850 struct intel_engine_cs *engine;
851 enum intel_engine_id id;
852
853 for_each_engine(engine, i915, id)
854 kfree(engine);
855}
856
Chris Wilson0673ad42016-06-24 14:00:22 +0100857static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
858{
Chris Wilson0673ad42016-06-24 14:00:22 +0100859 destroy_workqueue(dev_priv->hotplug.dp_wq);
860 destroy_workqueue(dev_priv->wq);
861}
862
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300863/*
864 * We don't keep the workarounds for pre-production hardware, so we expect our
865 * driver to fail on these machines in one way or another. A little warning on
866 * dmesg may help both the user and the bug triagers.
Chris Wilson6a7a6a92017-11-17 10:26:35 +0000867 *
868 * Our policy for removing pre-production workarounds is to keep the
869 * current gen workarounds as a guide to the bring-up of the next gen
870 * (workarounds have a habit of persisting!). Anything older than that
871 * should be removed along with the complications they introduce.
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300872 */
873static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
874{
Chris Wilson248a1242017-01-30 10:44:56 +0000875 bool pre = false;
876
877 pre |= IS_HSW_EARLY_SDV(dev_priv);
878 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
Chris Wilson0102ba12017-01-30 10:44:58 +0000879 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
Chris Wilson248a1242017-01-30 10:44:56 +0000880
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000881 if (pre) {
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300882 DRM_ERROR("This is a pre-production stepping. "
883 "It may not be fully functional.\n");
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000884 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
885 }
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300886}
887
Chris Wilson0673ad42016-06-24 14:00:22 +0100888/**
889 * i915_driver_init_early - setup state not requiring device access
890 * @dev_priv: device private
Chris Wilson34e07e42018-02-08 10:54:48 +0000891 * @ent: the matching pci_device_id
Chris Wilson0673ad42016-06-24 14:00:22 +0100892 *
893 * Initialize everything that is a "SW-only" state, that is state not
894 * requiring accessing the device or exposing the driver via kernel internal
895 * or userspace interfaces. Example steps belonging here: lock initialization,
896 * system memory allocation, setting up device specific attributes and
897 * function hooks not requiring accessing the device.
898 */
899static int i915_driver_init_early(struct drm_i915_private *dev_priv,
900 const struct pci_device_id *ent)
901{
902 const struct intel_device_info *match_info =
903 (struct intel_device_info *)ent->driver_data;
904 struct intel_device_info *device_info;
905 int ret = 0;
906
907 if (i915_inject_load_failure())
908 return -ENODEV;
909
910 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100911 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100912 memcpy(device_info, match_info, sizeof(*device_info));
913 device_info->device_id = dev_priv->drm.pdev->device;
914
Tvrtko Ursulinae7617f2017-09-27 17:41:38 +0100915 BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
916 sizeof(device_info->platform_mask) * BITS_PER_BYTE);
Chris Wilson0673ad42016-06-24 14:00:22 +0100917 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
Chris Wilson0673ad42016-06-24 14:00:22 +0100918 spin_lock_init(&dev_priv->irq_lock);
919 spin_lock_init(&dev_priv->gpu_error.lock);
920 mutex_init(&dev_priv->backlight_lock);
921 spin_lock_init(&dev_priv->uncore.lock);
Lyude317eaa92017-02-03 21:18:25 -0500922
Chris Wilson0673ad42016-06-24 14:00:22 +0100923 mutex_init(&dev_priv->sb_lock);
924 mutex_init(&dev_priv->modeset_restore_lock);
925 mutex_init(&dev_priv->av_mutex);
926 mutex_init(&dev_priv->wm.wm_mutex);
927 mutex_init(&dev_priv->pps_mutex);
928
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100929 i915_memcpy_init_early(dev_priv);
930
Chris Wilson0673ad42016-06-24 14:00:22 +0100931 ret = i915_workqueues_init(dev_priv);
932 if (ret < 0)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000933 goto err_engines;
Chris Wilson0673ad42016-06-24 14:00:22 +0100934
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000935 ret = i915_gem_init_early(dev_priv);
936 if (ret < 0)
937 goto err_workqueues;
938
Chris Wilson0673ad42016-06-24 14:00:22 +0100939 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000940 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100941
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000942 intel_wopcm_init_early(&dev_priv->wopcm);
943 intel_uc_init_early(dev_priv);
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000944 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100945 intel_init_dpio(dev_priv);
946 intel_power_domains_init(dev_priv);
947 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200948 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100949 intel_init_display_hooks(dev_priv);
950 intel_init_clock_gating_hooks(dev_priv);
951 intel_init_audio_hooks(dev_priv);
David Weinehall36cdd012016-08-22 13:59:31 +0300952 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100953
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300954 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100955
956 return 0;
957
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000958err_workqueues:
Chris Wilson0673ad42016-06-24 14:00:22 +0100959 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000960err_engines:
961 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100962 return ret;
963}
964
965/**
966 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
967 * @dev_priv: device private
968 */
969static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
970{
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300971 intel_irq_fini(dev_priv);
Michal Wajdeczko8c650ae2018-03-23 12:34:50 +0000972 intel_uc_cleanup_early(dev_priv);
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +0000973 i915_gem_cleanup_early(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100974 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000975 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100976}
977
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000978static int i915_mmio_setup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100979{
David Weinehall52a05c32016-08-22 13:32:44 +0300980 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100981 int mmio_bar;
982 int mmio_size;
983
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100984 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100985 /*
986 * Before gen4, the registers and the GTT are behind different BARs.
987 * However, from gen4 onwards, the registers and the GTT are shared
988 * in the same BAR, so we want to restrict this ioremap from
989 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
990 * the register BAR remains the same size for all the earlier
991 * generations up to Ironlake.
992 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000993 if (INTEL_GEN(dev_priv) < 5)
Chris Wilson0673ad42016-06-24 14:00:22 +0100994 mmio_size = 512 * 1024;
995 else
996 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300997 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100998 if (dev_priv->regs == NULL) {
999 DRM_ERROR("failed to map registers\n");
1000
1001 return -EIO;
1002 }
1003
1004 /* Try to make sure MCHBAR is enabled before poking at it */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001005 intel_setup_mchbar(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001006
1007 return 0;
1008}
1009
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001010static void i915_mmio_cleanup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +01001011{
David Weinehall52a05c32016-08-22 13:32:44 +03001012 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001013
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001014 intel_teardown_mchbar(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +03001015 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +01001016}
1017
1018/**
1019 * i915_driver_init_mmio - setup device MMIO
1020 * @dev_priv: device private
1021 *
1022 * Setup minimal device state necessary for MMIO accesses later in the
1023 * initialization sequence. The setup here should avoid any other device-wide
1024 * side effects or exposing the driver via kernel internal or user space
1025 * interfaces.
1026 */
1027static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
1028{
Chris Wilson0673ad42016-06-24 14:00:22 +01001029 int ret;
1030
1031 if (i915_inject_load_failure())
1032 return -ENODEV;
1033
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001034 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +01001035 return -EIO;
1036
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001037 ret = i915_mmio_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001038 if (ret < 0)
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001039 goto err_bridge;
Chris Wilson0673ad42016-06-24 14:00:22 +01001040
1041 intel_uncore_init(dev_priv);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001042
Oscar Mateo26376a72018-03-16 14:14:49 +02001043 intel_device_info_init_mmio(dev_priv);
1044
1045 intel_uncore_prune(dev_priv);
1046
Sagar Arun Kamble1fc556f2017-10-04 15:33:24 +00001047 intel_uc_init_mmio(dev_priv);
1048
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001049 ret = intel_engines_init_mmio(dev_priv);
1050 if (ret)
1051 goto err_uncore;
1052
Chris Wilson24145512017-01-24 11:01:35 +00001053 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001054
1055 return 0;
1056
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001057err_uncore:
1058 intel_uncore_fini(dev_priv);
1059err_bridge:
Chris Wilson0673ad42016-06-24 14:00:22 +01001060 pci_dev_put(dev_priv->bridge_dev);
1061
1062 return ret;
1063}
1064
1065/**
1066 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
1067 * @dev_priv: device private
1068 */
1069static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
1070{
Chris Wilson0673ad42016-06-24 14:00:22 +01001071 intel_uncore_fini(dev_priv);
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001072 i915_mmio_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001073 pci_dev_put(dev_priv->bridge_dev);
1074}
1075
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001076static void intel_sanitize_options(struct drm_i915_private *dev_priv)
1077{
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001078 /*
1079 * i915.enable_ppgtt is read-only, so do an early pass to validate the
1080 * user's requested state against the hardware/driver capabilities. We
1081 * do this now so that we can print out any log messages once rather
1082 * than every time we check intel_enable_ppgtt().
1083 */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001084 i915_modparams.enable_ppgtt =
1085 intel_sanitize_enable_ppgtt(dev_priv,
1086 i915_modparams.enable_ppgtt);
1087 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915_modparams.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +01001088
Chuanxiao Dong67b7f332017-05-27 17:44:17 +08001089 intel_gvt_sanitize_options(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001090}
1091
Chris Wilson0673ad42016-06-24 14:00:22 +01001092/**
1093 * i915_driver_init_hw - setup state requiring device access
1094 * @dev_priv: device private
1095 *
1096 * Setup state that requires accessing the device, but doesn't require
1097 * exposing the driver via kernel internal or userspace interfaces.
1098 */
1099static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1100{
David Weinehall52a05c32016-08-22 13:32:44 +03001101 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001102 int ret;
1103
1104 if (i915_inject_load_failure())
1105 return -ENODEV;
1106
Michal Wajdeczko6a7e51f2017-12-21 21:57:33 +00001107 intel_device_info_runtime_init(mkwrite_device_info(dev_priv));
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001108
1109 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001110
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001111 i915_perf_init(dev_priv);
1112
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001113 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001114 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001115 goto err_perf;
Chris Wilson0673ad42016-06-24 14:00:22 +01001116
Chris Wilson9f172f62018-04-14 10:12:33 +01001117 /*
1118 * WARNING: Apparently we must kick fbdev drivers before vgacon,
1119 * otherwise the vga fbdev driver falls over.
1120 */
Chris Wilson0673ad42016-06-24 14:00:22 +01001121 ret = i915_kick_out_firmware_fb(dev_priv);
1122 if (ret) {
1123 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001124 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001125 }
1126
1127 ret = i915_kick_out_vgacon(dev_priv);
1128 if (ret) {
1129 DRM_ERROR("failed to remove conflicting VGA console\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001130 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001131 }
1132
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001133 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001134 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001135 goto err_ggtt;
Chris Wilson0088e522016-08-04 07:52:21 +01001136
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001137 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001138 if (ret) {
1139 DRM_ERROR("failed to enable GGTT\n");
Chris Wilson9f172f62018-04-14 10:12:33 +01001140 goto err_ggtt;
Chris Wilson0088e522016-08-04 07:52:21 +01001141 }
1142
David Weinehall52a05c32016-08-22 13:32:44 +03001143 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001144
1145 /* overlay on gen2 is broken and can't address above 1G */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001146 if (IS_GEN2(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001147 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001148 if (ret) {
1149 DRM_ERROR("failed to set DMA mask\n");
1150
Chris Wilson9f172f62018-04-14 10:12:33 +01001151 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001152 }
1153 }
1154
Chris Wilson0673ad42016-06-24 14:00:22 +01001155 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1156 * using 32bit addressing, overwriting memory if HWS is located
1157 * above 4GB.
1158 *
1159 * The documentation also mentions an issue with undefined
1160 * behaviour if any general state is accessed within a page above 4GB,
1161 * which also needs to be handled carefully.
1162 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001163 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001164 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001165
1166 if (ret) {
1167 DRM_ERROR("failed to set DMA mask\n");
1168
Chris Wilson9f172f62018-04-14 10:12:33 +01001169 goto err_ggtt;
Chris Wilson0673ad42016-06-24 14:00:22 +01001170 }
1171 }
1172
Chris Wilson0673ad42016-06-24 14:00:22 +01001173 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1174 PM_QOS_DEFAULT_VALUE);
1175
1176 intel_uncore_sanitize(dev_priv);
1177
1178 intel_opregion_setup(dev_priv);
1179
1180 i915_gem_load_init_fences(dev_priv);
1181
1182 /* On the 945G/GM, the chipset reports the MSI capability on the
1183 * integrated graphics even though the support isn't actually there
1184 * according to the published specs. It doesn't appear to function
1185 * correctly in testing on 945G.
1186 * This may be a side effect of MSI having been made available for PEG
1187 * and the registers being closely associated.
1188 *
1189 * According to chipset errata, on the 965GM, MSI interrupts may
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001190 * be lost or delayed, and was defeatured. MSI interrupts seem to
1191 * get lost on g4x as well, and interrupt delivery seems to stay
1192 * properly dead afterwards. So we'll just disable them for all
1193 * pre-gen5 chipsets.
Chris Wilson0673ad42016-06-24 14:00:22 +01001194 */
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001195 if (INTEL_GEN(dev_priv) >= 5) {
David Weinehall52a05c32016-08-22 13:32:44 +03001196 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001197 DRM_DEBUG_DRIVER("can't enable MSI");
1198 }
1199
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001200 ret = intel_gvt_init(dev_priv);
1201 if (ret)
Chris Wilson9f172f62018-04-14 10:12:33 +01001202 goto err_ggtt;
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001203
Chris Wilson0673ad42016-06-24 14:00:22 +01001204 return 0;
1205
Chris Wilson9f172f62018-04-14 10:12:33 +01001206err_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001207 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson9f172f62018-04-14 10:12:33 +01001208err_perf:
1209 i915_perf_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001210 return ret;
1211}
1212
1213/**
1214 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1215 * @dev_priv: device private
1216 */
1217static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1218{
David Weinehall52a05c32016-08-22 13:32:44 +03001219 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001220
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001221 i915_perf_fini(dev_priv);
1222
David Weinehall52a05c32016-08-22 13:32:44 +03001223 if (pdev->msi_enabled)
1224 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001225
1226 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001227 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001228}
1229
1230/**
1231 * i915_driver_register - register the driver with the rest of the system
1232 * @dev_priv: device private
1233 *
1234 * Perform any steps necessary to make the driver available via kernel
1235 * internal or userspace interfaces.
1236 */
1237static void i915_driver_register(struct drm_i915_private *dev_priv)
1238{
Chris Wilson91c8a322016-07-05 10:40:23 +01001239 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001240
Chris Wilson848b3652017-11-23 11:53:37 +00001241 i915_gem_shrinker_register(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001242 i915_pmu_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001243
1244 /*
1245 * Notify a valid surface after modesetting,
1246 * when running inside a VM.
1247 */
1248 if (intel_vgpu_active(dev_priv))
1249 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1250
1251 /* Reveal our presence to userspace */
1252 if (drm_dev_register(dev, 0) == 0) {
1253 i915_debugfs_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001254 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001255
1256 /* Depends on sysfs having been initialized */
1257 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001258 } else
1259 DRM_ERROR("Failed to register driver for userspace access!\n");
1260
1261 if (INTEL_INFO(dev_priv)->num_pipes) {
1262 /* Must be done after probing outputs */
1263 intel_opregion_register(dev_priv);
1264 acpi_video_register();
1265 }
1266
1267 if (IS_GEN5(dev_priv))
1268 intel_gpu_ips_init(dev_priv);
1269
Jerome Anandeef57322017-01-25 04:27:49 +05301270 intel_audio_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001271
1272 /*
1273 * Some ports require correctly set-up hpd registers for detection to
1274 * work properly (leading to ghost connected connector status), e.g. VGA
1275 * on gm45. Hence we can only set up the initial fbdev config after hpd
1276 * irqs are fully enabled. We do it last so that the async config
1277 * cannot run before the connectors are registered.
1278 */
1279 intel_fbdev_initial_config_async(dev);
Chris Wilson448aa912017-11-28 11:01:47 +00001280
1281 /*
1282 * We need to coordinate the hotplugs with the asynchronous fbdev
1283 * configuration, for which we use the fbdev->async_cookie.
1284 */
1285 if (INTEL_INFO(dev_priv)->num_pipes)
1286 drm_kms_helper_poll_init(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001287}
1288
1289/**
1290 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1291 * @dev_priv: device private
1292 */
1293static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1294{
Daniel Vetter4f256d82017-07-15 00:46:55 +02001295 intel_fbdev_unregister(dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +05301296 intel_audio_deinit(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001297
Chris Wilson448aa912017-11-28 11:01:47 +00001298 /*
1299 * After flushing the fbdev (incl. a late async config which will
1300 * have delayed queuing of a hotplug event), then flush the hotplug
1301 * events.
1302 */
1303 drm_kms_helper_poll_fini(&dev_priv->drm);
1304
Chris Wilson0673ad42016-06-24 14:00:22 +01001305 intel_gpu_ips_teardown();
1306 acpi_video_unregister();
1307 intel_opregion_unregister(dev_priv);
1308
Robert Bragg442b8c02016-11-07 19:49:53 +00001309 i915_perf_unregister(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001310 i915_pmu_unregister(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001311
David Weinehall694c2822016-08-22 13:32:43 +03001312 i915_teardown_sysfs(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001313 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001314
Chris Wilson848b3652017-11-23 11:53:37 +00001315 i915_gem_shrinker_unregister(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001316}
1317
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001318static void i915_welcome_messages(struct drm_i915_private *dev_priv)
1319{
1320 if (drm_debug & DRM_UT_DRIVER) {
1321 struct drm_printer p = drm_debug_printer("i915 device info:");
1322
1323 intel_device_info_dump(&dev_priv->info, &p);
1324 intel_device_info_dump_runtime(&dev_priv->info, &p);
1325 }
1326
1327 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1328 DRM_INFO("DRM_I915_DEBUG enabled\n");
1329 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1330 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
1331}
1332
Chris Wilson0673ad42016-06-24 14:00:22 +01001333/**
1334 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001335 * @pdev: PCI device
1336 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001337 *
1338 * The driver load routine has to do several things:
1339 * - drive output discovery via intel_modeset_init()
1340 * - initialize the memory manager
1341 * - allocate initial config memory
1342 * - setup the DRM framebuffer with the allocated memory
1343 */
Chris Wilson42f55512016-06-24 14:00:26 +01001344int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001345{
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001346 const struct intel_device_info *match_info =
1347 (struct intel_device_info *)ent->driver_data;
Chris Wilson0673ad42016-06-24 14:00:22 +01001348 struct drm_i915_private *dev_priv;
1349 int ret;
1350
Ville Syrjäläff4c3b72017-03-03 17:19:28 +02001351 /* Enable nuclear pageflip on ILK+ */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001352 if (!i915_modparams.nuclear_pageflip && match_info->gen < 5)
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001353 driver.driver_features &= ~DRIVER_ATOMIC;
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001354
Chris Wilson0673ad42016-06-24 14:00:22 +01001355 ret = -ENOMEM;
1356 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1357 if (dev_priv)
1358 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1359 if (ret) {
Tvrtko Ursulin87a67522016-12-06 19:04:13 +00001360 DRM_DEV_ERROR(&pdev->dev, "allocation failed\n");
Chris Wilsoncad36882017-02-10 16:35:21 +00001361 goto out_free;
Chris Wilson0673ad42016-06-24 14:00:22 +01001362 }
1363
Chris Wilson0673ad42016-06-24 14:00:22 +01001364 dev_priv->drm.pdev = pdev;
1365 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001366
1367 ret = pci_enable_device(pdev);
1368 if (ret)
Chris Wilsoncad36882017-02-10 16:35:21 +00001369 goto out_fini;
Chris Wilson0673ad42016-06-24 14:00:22 +01001370
1371 pci_set_drvdata(pdev, &dev_priv->drm);
Imre Deakadfdf852017-05-02 15:04:09 +03001372 /*
1373 * Disable the system suspend direct complete optimization, which can
1374 * leave the device suspended skipping the driver's suspend handlers
1375 * if the device was already runtime suspended. This is needed due to
1376 * the difference in our runtime and system suspend sequence and
1377 * becaue the HDA driver may require us to enable the audio power
1378 * domain during system suspend.
1379 */
Rafael J. Wysockic2eac4d2017-10-25 14:16:46 +02001380 dev_pm_set_driver_flags(&pdev->dev, DPM_FLAG_NEVER_SKIP);
Chris Wilson0673ad42016-06-24 14:00:22 +01001381
1382 ret = i915_driver_init_early(dev_priv, ent);
1383 if (ret < 0)
1384 goto out_pci_disable;
1385
1386 intel_runtime_pm_get(dev_priv);
1387
1388 ret = i915_driver_init_mmio(dev_priv);
1389 if (ret < 0)
1390 goto out_runtime_pm_put;
1391
1392 ret = i915_driver_init_hw(dev_priv);
1393 if (ret < 0)
1394 goto out_cleanup_mmio;
1395
1396 /*
1397 * TODO: move the vblank init and parts of modeset init steps into one
1398 * of the i915_driver_init_/i915_driver_register functions according
1399 * to the role/effect of the given init step.
1400 */
1401 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001402 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001403 INTEL_INFO(dev_priv)->num_pipes);
1404 if (ret)
1405 goto out_cleanup_hw;
1406 }
1407
Chris Wilson91c8a322016-07-05 10:40:23 +01001408 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001409 if (ret < 0)
Daniel Vetterbaf54382017-06-21 10:28:41 +02001410 goto out_cleanup_hw;
Chris Wilson0673ad42016-06-24 14:00:22 +01001411
1412 i915_driver_register(dev_priv);
1413
1414 intel_runtime_pm_enable(dev_priv);
1415
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05301416 intel_init_ipc(dev_priv);
Mahesh Kumara3a89862016-12-01 21:19:34 +05301417
Chris Wilson0673ad42016-06-24 14:00:22 +01001418 intel_runtime_pm_put(dev_priv);
1419
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001420 i915_welcome_messages(dev_priv);
1421
Chris Wilson0673ad42016-06-24 14:00:22 +01001422 return 0;
1423
Chris Wilson0673ad42016-06-24 14:00:22 +01001424out_cleanup_hw:
1425 i915_driver_cleanup_hw(dev_priv);
1426out_cleanup_mmio:
1427 i915_driver_cleanup_mmio(dev_priv);
1428out_runtime_pm_put:
1429 intel_runtime_pm_put(dev_priv);
1430 i915_driver_cleanup_early(dev_priv);
1431out_pci_disable:
1432 pci_disable_device(pdev);
Chris Wilsoncad36882017-02-10 16:35:21 +00001433out_fini:
Chris Wilson0673ad42016-06-24 14:00:22 +01001434 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
Chris Wilsoncad36882017-02-10 16:35:21 +00001435 drm_dev_fini(&dev_priv->drm);
1436out_free:
1437 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001438 return ret;
1439}
1440
Chris Wilson42f55512016-06-24 14:00:26 +01001441void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001442{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001443 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001444 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001445
Daniel Vetter99c539b2017-07-15 00:46:56 +02001446 i915_driver_unregister(dev_priv);
1447
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001448 if (i915_gem_suspend(dev_priv))
Chris Wilson42f55512016-06-24 14:00:26 +01001449 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001450
1451 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1452
Daniel Vetter18dddad2017-03-21 17:41:49 +01001453 drm_atomic_helper_shutdown(dev);
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001454
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001455 intel_gvt_cleanup(dev_priv);
1456
Chris Wilson0673ad42016-06-24 14:00:22 +01001457 intel_modeset_cleanup(dev);
1458
Hans de Goede785f0762018-02-14 09:21:49 +01001459 intel_bios_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001460
David Weinehall52a05c32016-08-22 13:32:44 +03001461 vga_switcheroo_unregister_client(pdev);
1462 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001463
1464 intel_csr_ucode_fini(dev_priv);
1465
1466 /* Free error state after interrupts are fully disabled. */
1467 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001468 i915_reset_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001469
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001470 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001471 intel_fbc_cleanup_cfb(dev_priv);
1472
1473 intel_power_domains_fini(dev_priv);
1474
1475 i915_driver_cleanup_hw(dev_priv);
1476 i915_driver_cleanup_mmio(dev_priv);
1477
1478 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Chris Wilsoncad36882017-02-10 16:35:21 +00001479}
1480
1481static void i915_driver_release(struct drm_device *dev)
1482{
1483 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001484
1485 i915_driver_cleanup_early(dev_priv);
Chris Wilsoncad36882017-02-10 16:35:21 +00001486 drm_dev_fini(&dev_priv->drm);
1487
1488 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001489}
1490
1491static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1492{
Chris Wilson829a0af2017-06-20 12:05:45 +01001493 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001494 int ret;
1495
Chris Wilson829a0af2017-06-20 12:05:45 +01001496 ret = i915_gem_open(i915, file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001497 if (ret)
1498 return ret;
1499
1500 return 0;
1501}
1502
1503/**
1504 * i915_driver_lastclose - clean up after all DRM clients have exited
1505 * @dev: DRM device
1506 *
1507 * Take care of cleaning up after all DRM clients have exited. In the
1508 * mode setting case, we want to restore the kernel's initial mode (just
1509 * in case the last client left us in a bad state).
1510 *
1511 * Additionally, in the non-mode setting case, we'll tear down the GTT
1512 * and DMA structures, since the kernel won't be using them, and clea
1513 * up any GEM state.
1514 */
1515static void i915_driver_lastclose(struct drm_device *dev)
1516{
1517 intel_fbdev_restore_mode(dev);
1518 vga_switcheroo_process_delayed_switch();
1519}
1520
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001521static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Chris Wilson0673ad42016-06-24 14:00:22 +01001522{
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001523 struct drm_i915_file_private *file_priv = file->driver_priv;
1524
Chris Wilson0673ad42016-06-24 14:00:22 +01001525 mutex_lock(&dev->struct_mutex);
Chris Wilson829a0af2017-06-20 12:05:45 +01001526 i915_gem_context_close(file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001527 i915_gem_release(dev, file);
1528 mutex_unlock(&dev->struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +01001529
1530 kfree(file_priv);
1531}
1532
Imre Deak07f9cd02014-08-18 14:42:45 +03001533static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1534{
Chris Wilson91c8a322016-07-05 10:40:23 +01001535 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001536 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001537
1538 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001539 for_each_intel_encoder(dev, encoder)
1540 if (encoder->suspend)
1541 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001542 drm_modeset_unlock_all(dev);
1543}
1544
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001545static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1546 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001547static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301548
Imre Deakbc872292015-11-18 17:32:30 +02001549static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1550{
1551#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1552 if (acpi_target_system_state() < ACPI_STATE_S3)
1553 return true;
1554#endif
1555 return false;
1556}
Sagar Kambleebc32822014-08-13 23:07:05 +05301557
Chris Wilson73b66f82018-05-25 10:26:29 +01001558static int i915_drm_prepare(struct drm_device *dev)
1559{
1560 struct drm_i915_private *i915 = to_i915(dev);
1561 int err;
1562
1563 /*
1564 * NB intel_display_suspend() may issue new requests after we've
1565 * ostensibly marked the GPU as ready-to-sleep here. We need to
1566 * split out that work and pull it forward so that after point,
1567 * the GPU is not woken again.
1568 */
1569 err = i915_gem_suspend(i915);
1570 if (err)
1571 dev_err(&i915->drm.pdev->dev,
1572 "GEM idle failed, suspend/resume might fail\n");
1573
1574 return err;
1575}
1576
Imre Deak5e365c32014-10-23 19:23:25 +03001577static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001578{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001579 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001580 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001581 pci_power_t opregion_target_state;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001582
Zhang Ruib8efb172013-02-05 15:41:53 +08001583 /* ignore lid events during suspend */
1584 mutex_lock(&dev_priv->modeset_restore_lock);
1585 dev_priv->modeset_restore = MODESET_SUSPENDED;
1586 mutex_unlock(&dev_priv->modeset_restore_lock);
1587
Imre Deak1f814da2015-12-16 02:52:19 +02001588 disable_rpm_wakeref_asserts(dev_priv);
1589
Paulo Zanonic67a4702013-08-19 13:18:09 -03001590 /* We do a lot of poking in a lot of registers, make sure they work
1591 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001592 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001593
Dave Airlie5bcf7192010-12-07 09:20:40 +10001594 drm_kms_helper_poll_disable(dev);
1595
David Weinehall52a05c32016-08-22 13:32:44 +03001596 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001597
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001598 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001599
1600 intel_dp_mst_suspend(dev);
1601
1602 intel_runtime_pm_disable_interrupts(dev_priv);
1603 intel_hpd_cancel_work(dev_priv);
1604
1605 intel_suspend_encoders(dev_priv);
1606
Ville Syrjälä712bf362016-10-31 22:37:23 +02001607 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001608
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001609 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001610
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001611 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001612
Imre Deakbc872292015-11-18 17:32:30 +02001613 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001614 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001615
Chris Wilson03d92e42016-05-23 15:08:10 +01001616 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001617
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001618 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001619
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001620 dev_priv->suspend_count++;
1621
Imre Deakf74ed082016-04-18 14:48:21 +03001622 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001623
Imre Deak1f814da2015-12-16 02:52:19 +02001624 enable_rpm_wakeref_asserts(dev_priv);
1625
Chris Wilson73b66f82018-05-25 10:26:29 +01001626 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001627}
1628
David Weinehallc49d13e2016-08-22 13:32:42 +03001629static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001630{
David Weinehallc49d13e2016-08-22 13:32:42 +03001631 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001632 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakc3c09c92014-10-23 19:23:15 +03001633 int ret;
1634
Imre Deak1f814da2015-12-16 02:52:19 +02001635 disable_rpm_wakeref_asserts(dev_priv);
1636
Chris Wilsonec92ad02018-05-31 09:22:46 +01001637 i915_gem_suspend_late(dev_priv);
1638
Imre Deak4c494a52016-10-13 14:34:06 +03001639 intel_display_set_init_power(dev_priv, false);
Chris Wilsonec92ad02018-05-31 09:22:46 +01001640 intel_uncore_suspend(dev_priv);
Imre Deak4c494a52016-10-13 14:34:06 +03001641
Imre Deakbc872292015-11-18 17:32:30 +02001642 /*
1643 * In case of firmware assisted context save/restore don't manually
1644 * deinit the power domains. This also means the CSR/DMC firmware will
1645 * stay active, it will power down any HW resources as required and
1646 * also enable deeper system power states that would be blocked if the
1647 * firmware was inactive.
1648 */
Imre Deak0f906032018-03-22 16:36:42 +02001649 if (IS_GEN9_LP(dev_priv) || hibernation || !suspend_to_idle(dev_priv) ||
1650 dev_priv->csr.dmc_payload == NULL) {
Imre Deakbc872292015-11-18 17:32:30 +02001651 intel_power_domains_suspend(dev_priv);
Imre Deak0f906032018-03-22 16:36:42 +02001652 dev_priv->power_domains_suspended = true;
1653 }
Imre Deak73dfc222015-11-17 17:33:53 +02001654
Imre Deak507e1262016-04-20 20:27:54 +03001655 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001656 if (IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001657 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001658 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001659 hsw_enable_pc8(dev_priv);
1660 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1661 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001662
1663 if (ret) {
1664 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deak0f906032018-03-22 16:36:42 +02001665 if (dev_priv->power_domains_suspended) {
Imre Deakbc872292015-11-18 17:32:30 +02001666 intel_power_domains_init_hw(dev_priv, true);
Imre Deak0f906032018-03-22 16:36:42 +02001667 dev_priv->power_domains_suspended = false;
1668 }
Imre Deakc3c09c92014-10-23 19:23:15 +03001669
Imre Deak1f814da2015-12-16 02:52:19 +02001670 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001671 }
1672
David Weinehall52a05c32016-08-22 13:32:44 +03001673 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001674 /*
Imre Deak54875572015-06-30 17:06:47 +03001675 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001676 * the device even though it's already in D3 and hang the machine. So
1677 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001678 * power down the device properly. The issue was seen on multiple old
1679 * GENs with different BIOS vendors, so having an explicit blacklist
1680 * is inpractical; apply the workaround on everything pre GEN6. The
1681 * platforms where the issue was seen:
1682 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1683 * Fujitsu FSC S7110
1684 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001685 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00001686 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001687 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001688
Imre Deak1f814da2015-12-16 02:52:19 +02001689out:
1690 enable_rpm_wakeref_asserts(dev_priv);
1691
1692 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001693}
1694
Matthew Aulda9a251c2016-12-02 10:24:11 +00001695static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001696{
1697 int error;
1698
Chris Wilsonded8b072016-07-05 10:40:22 +01001699 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001700 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001701 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001702 return -ENODEV;
1703 }
1704
Imre Deak0b14cbd2014-09-10 18:16:55 +03001705 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1706 state.event != PM_EVENT_FREEZE))
1707 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001708
1709 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1710 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001711
Imre Deak5e365c32014-10-23 19:23:25 +03001712 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001713 if (error)
1714 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001715
Imre Deakab3be732015-03-02 13:04:41 +02001716 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001717}
1718
Imre Deak5e365c32014-10-23 19:23:25 +03001719static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001720{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001721 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001722 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001723
Imre Deak1f814da2015-12-16 02:52:19 +02001724 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001725 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02001726
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001727 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001728 if (ret)
1729 DRM_ERROR("failed to re-enable GGTT\n");
1730
Imre Deakf74ed082016-04-18 14:48:21 +03001731 intel_csr_ucode_resume(dev_priv);
1732
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001733 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03001734 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001735 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001736
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001737 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01001738
Peter Antoine364aece2015-05-11 08:50:45 +01001739 /*
1740 * Interrupts have to be enabled before any batches are run. If not the
1741 * GPU will hang. i915_gem_init_hw() will initiate batches to
1742 * update/restore the context.
1743 *
Imre Deak908764f2016-11-29 21:40:29 +02001744 * drm_mode_config_reset() needs AUX interrupts.
1745 *
Peter Antoine364aece2015-05-11 08:50:45 +01001746 * Modeset enabling in intel_modeset_init_hw() also needs working
1747 * interrupts.
1748 */
1749 intel_runtime_pm_enable_interrupts(dev_priv);
1750
Imre Deak908764f2016-11-29 21:40:29 +02001751 drm_mode_config_reset(dev);
1752
Chris Wilson37cd3302017-11-12 11:27:38 +00001753 i915_gem_resume(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001754
Daniel Vetterd5818932015-02-23 12:03:26 +01001755 intel_modeset_init_hw(dev);
Ville Syrjälä675f7ff2017-11-16 18:02:15 +02001756 intel_init_clock_gating(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001757
1758 spin_lock_irq(&dev_priv->irq_lock);
1759 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001760 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001761 spin_unlock_irq(&dev_priv->irq_lock);
1762
Daniel Vetterd5818932015-02-23 12:03:26 +01001763 intel_dp_mst_resume(dev);
1764
Lyudea16b7652016-03-11 10:57:01 -05001765 intel_display_resume(dev);
1766
Lyudee0b70062016-11-01 21:06:30 -04001767 drm_kms_helper_poll_enable(dev);
1768
Daniel Vetterd5818932015-02-23 12:03:26 +01001769 /*
1770 * ... but also need to make sure that hotplug processing
1771 * doesn't cause havoc. Like in the driver load code we don't
1772 * bother with the tiny race here where we might loose hotplug
1773 * notifications.
1774 * */
1775 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001776
Chris Wilson03d92e42016-05-23 15:08:10 +01001777 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001778
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001779 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001780
Zhang Ruib8efb172013-02-05 15:41:53 +08001781 mutex_lock(&dev_priv->modeset_restore_lock);
1782 dev_priv->modeset_restore = MODESET_DONE;
1783 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001784
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001785 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001786
Imre Deak1f814da2015-12-16 02:52:19 +02001787 enable_rpm_wakeref_asserts(dev_priv);
1788
Chris Wilson074c6ad2014-04-09 09:19:43 +01001789 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001790}
1791
Imre Deak5e365c32014-10-23 19:23:25 +03001792static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001793{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001794 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001795 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001796 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001797
Imre Deak76c4b252014-04-01 19:55:22 +03001798 /*
1799 * We have a resume ordering issue with the snd-hda driver also
1800 * requiring our device to be power up. Due to the lack of a
1801 * parent/child relationship we currently solve this with an early
1802 * resume hook.
1803 *
1804 * FIXME: This should be solved with a special hdmi sink device or
1805 * similar so that power domains can be employed.
1806 */
Imre Deak44410cd2016-04-18 14:45:54 +03001807
1808 /*
1809 * Note that we need to set the power state explicitly, since we
1810 * powered off the device during freeze and the PCI core won't power
1811 * it back up for us during thaw. Powering off the device during
1812 * freeze is not a hard requirement though, and during the
1813 * suspend/resume phases the PCI core makes sure we get here with the
1814 * device powered on. So in case we change our freeze logic and keep
1815 * the device powered we can also remove the following set power state
1816 * call.
1817 */
David Weinehall52a05c32016-08-22 13:32:44 +03001818 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001819 if (ret) {
1820 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1821 goto out;
1822 }
1823
1824 /*
1825 * Note that pci_enable_device() first enables any parent bridge
1826 * device and only then sets the power state for this device. The
1827 * bridge enabling is a nop though, since bridge devices are resumed
1828 * first. The order of enabling power and enabling the device is
1829 * imposed by the PCI core as described above, so here we preserve the
1830 * same order for the freeze/thaw phases.
1831 *
1832 * TODO: eventually we should remove pci_disable_device() /
1833 * pci_enable_enable_device() from suspend/resume. Due to how they
1834 * depend on the device enable refcount we can't anyway depend on them
1835 * disabling/enabling the device.
1836 */
David Weinehall52a05c32016-08-22 13:32:44 +03001837 if (pci_enable_device(pdev)) {
Imre Deakbc872292015-11-18 17:32:30 +02001838 ret = -EIO;
1839 goto out;
1840 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001841
David Weinehall52a05c32016-08-22 13:32:44 +03001842 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001843
Imre Deak1f814da2015-12-16 02:52:19 +02001844 disable_rpm_wakeref_asserts(dev_priv);
1845
Wayne Boyer666a4532015-12-09 12:29:35 -08001846 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001847 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001848 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001849 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1850 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001851
Hans de Goede68f60942017-02-10 11:28:01 +01001852 intel_uncore_resume_early(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001853
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001854 if (IS_GEN9_LP(dev_priv)) {
Imre Deak0f906032018-03-22 16:36:42 +02001855 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001856 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001857 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001858 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001859 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001860
Chris Wilsondc979972016-05-10 14:10:04 +01001861 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001862
Imre Deak0f906032018-03-22 16:36:42 +02001863 if (dev_priv->power_domains_suspended)
Imre Deakbc872292015-11-18 17:32:30 +02001864 intel_power_domains_init_hw(dev_priv, true);
Maarten Lankhorstac25dfe2018-01-16 16:53:24 +01001865 else
1866 intel_display_set_init_power(dev_priv, true);
Imre Deakbc872292015-11-18 17:32:30 +02001867
Chris Wilson24145512017-01-24 11:01:35 +00001868 i915_gem_sanitize(dev_priv);
1869
Imre Deak6e35e8a2016-04-18 10:04:19 +03001870 enable_rpm_wakeref_asserts(dev_priv);
1871
Imre Deakbc872292015-11-18 17:32:30 +02001872out:
Imre Deak0f906032018-03-22 16:36:42 +02001873 dev_priv->power_domains_suspended = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001874
1875 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001876}
1877
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00001878static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001879{
Imre Deak50a00722014-10-23 19:23:17 +03001880 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001881
Imre Deak097dd832014-10-23 19:23:19 +03001882 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1883 return 0;
1884
Imre Deak5e365c32014-10-23 19:23:25 +03001885 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001886 if (ret)
1887 return ret;
1888
Imre Deak5a175142014-10-23 19:23:18 +03001889 return i915_drm_resume(dev);
1890}
1891
Ben Gamari11ed50e2009-09-14 17:48:45 -04001892/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001893 * i915_reset - reset chip after a hang
Chris Wilson535275d2017-07-21 13:32:37 +01001894 * @i915: #drm_i915_private to reset
Chris Wilsond0667e92018-04-06 23:03:54 +01001895 * @stalled_mask: mask of the stalled engines with the guilty requests
1896 * @reason: user error message for why we are resetting
Ben Gamari11ed50e2009-09-14 17:48:45 -04001897 *
Chris Wilson780f2622016-09-09 14:11:52 +01001898 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1899 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001900 *
Chris Wilson221fe792016-09-09 14:11:51 +01001901 * Caller must hold the struct_mutex.
1902 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04001903 * Procedure is fairly simple:
1904 * - reset the chip using the reset reg
1905 * - re-init context state
1906 * - re-init hardware status page
1907 * - re-init ring buffer
1908 * - re-init interrupt state
1909 * - re-init display
1910 */
Chris Wilsond0667e92018-04-06 23:03:54 +01001911void i915_reset(struct drm_i915_private *i915,
1912 unsigned int stalled_mask,
1913 const char *reason)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001914{
Chris Wilson535275d2017-07-21 13:32:37 +01001915 struct i915_gpu_error *error = &i915->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001916 int ret;
Chris Wilsonf7096d42017-12-01 12:20:11 +00001917 int i;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001918
Chris Wilson02866672018-03-30 14:18:01 +01001919 GEM_TRACE("flags=%lx\n", error->flags);
1920
Chris Wilsonf7096d42017-12-01 12:20:11 +00001921 might_sleep();
Chris Wilson535275d2017-07-21 13:32:37 +01001922 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001923 GEM_BUG_ON(!test_bit(I915_RESET_BACKOFF, &error->flags));
Chris Wilson221fe792016-09-09 14:11:51 +01001924
Chris Wilson8c185ec2017-03-16 17:13:02 +00001925 if (!test_bit(I915_RESET_HANDOFF, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01001926 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001927
Chris Wilsond98c52c2016-04-13 17:35:05 +01001928 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson535275d2017-07-21 13:32:37 +01001929 if (!i915_gem_unset_wedged(i915))
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001930 goto wakeup;
1931
Chris Wilsond0667e92018-04-06 23:03:54 +01001932 if (reason)
1933 dev_notice(i915->drm.dev, "Resetting chip for %s\n", reason);
Chris Wilson8af29b02016-09-09 14:11:47 +01001934 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001935
Chris Wilson535275d2017-07-21 13:32:37 +01001936 disable_irq(i915->drm.irq);
1937 ret = i915_gem_reset_prepare(i915);
Chris Wilson0e178ae2017-01-17 17:59:06 +02001938 if (ret) {
Chris Wilson107783d2017-12-05 17:27:57 +00001939 dev_err(i915->drm.dev, "GPU recovery failed\n");
Chris Wilson107783d2017-12-05 17:27:57 +00001940 goto taint;
Chris Wilson0e178ae2017-01-17 17:59:06 +02001941 }
Chris Wilson9e60ab02016-10-04 21:11:28 +01001942
Chris Wilsonf7096d42017-12-01 12:20:11 +00001943 if (!intel_has_gpu_reset(i915)) {
Chris Wilson3ef98f52017-12-11 20:40:40 +00001944 if (i915_modparams.reset)
1945 dev_err(i915->drm.dev, "GPU reset not supported\n");
1946 else
1947 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsonf7096d42017-12-01 12:20:11 +00001948 goto error;
1949 }
1950
1951 for (i = 0; i < 3; i++) {
1952 ret = intel_gpu_reset(i915, ALL_ENGINES);
1953 if (ret == 0)
1954 break;
1955
1956 msleep(100);
1957 }
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001958 if (ret) {
Chris Wilsonf7096d42017-12-01 12:20:11 +00001959 dev_err(i915->drm.dev, "Failed to reset chip\n");
Chris Wilson107783d2017-12-05 17:27:57 +00001960 goto taint;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001961 }
1962
1963 /* Ok, now get things going again... */
1964
1965 /*
1966 * Everything depends on having the GTT running, so we need to start
Chris Wilson0db8c962017-09-06 12:14:05 +01001967 * there.
1968 */
1969 ret = i915_ggtt_enable_hw(i915);
1970 if (ret) {
Chris Wilson8177e112018-02-07 11:15:45 +00001971 DRM_ERROR("Failed to re-enable GGTT following reset (%d)\n",
1972 ret);
Chris Wilson0db8c962017-09-06 12:14:05 +01001973 goto error;
1974 }
1975
Chris Wilsond0667e92018-04-06 23:03:54 +01001976 i915_gem_reset(i915, stalled_mask);
Chris Wilsona31d73c2017-12-17 13:28:50 +00001977 intel_overlay_reset(i915);
1978
Chris Wilson0db8c962017-09-06 12:14:05 +01001979 /*
Ben Gamari11ed50e2009-09-14 17:48:45 -04001980 * Next we need to restore the context, but we don't use those
1981 * yet either...
1982 *
1983 * Ring buffer needs to be re-initialized in the KMS case, or if X
1984 * was running at the time of the reset (i.e. we weren't VT
1985 * switched away).
1986 */
Chris Wilson535275d2017-07-21 13:32:37 +01001987 ret = i915_gem_init_hw(i915);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001988 if (ret) {
Chris Wilson8177e112018-02-07 11:15:45 +00001989 DRM_ERROR("Failed to initialise HW following reset (%d)\n",
1990 ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001991 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001992 }
1993
Chris Wilson535275d2017-07-21 13:32:37 +01001994 i915_queue_hangcheck(i915);
Chris Wilsonc2a126a2016-11-22 14:41:19 +00001995
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001996finish:
Chris Wilson535275d2017-07-21 13:32:37 +01001997 i915_gem_reset_finish(i915);
1998 enable_irq(i915->drm.irq);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001999
Chris Wilson2e8f9d32017-03-16 17:13:04 +00002000wakeup:
Chris Wilson8c185ec2017-03-16 17:13:02 +00002001 clear_bit(I915_RESET_HANDOFF, &error->flags);
2002 wake_up_bit(&error->flags, I915_RESET_HANDOFF);
Chris Wilson780f2622016-09-09 14:11:52 +01002003 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01002004
Chris Wilson107783d2017-12-05 17:27:57 +00002005taint:
2006 /*
2007 * History tells us that if we cannot reset the GPU now, we
2008 * never will. This then impacts everything that is run
2009 * subsequently. On failing the reset, we mark the driver
2010 * as wedged, preventing further execution on the GPU.
2011 * We also want to go one step further and add a taint to the
2012 * kernel so that any subsequent faults can be traced back to
2013 * this failure. This is important for CI, where if the
2014 * GPU/driver fails we would like to reboot and restart testing
2015 * rather than continue on into oblivion. For everyone else,
2016 * the system should still plod along, but they have been warned!
2017 */
2018 add_taint(TAINT_WARN, LOCKDEP_STILL_OK);
Chris Wilsond98c52c2016-04-13 17:35:05 +01002019error:
Chris Wilson535275d2017-07-21 13:32:37 +01002020 i915_gem_set_wedged(i915);
Chris Wilsone61e0f52018-02-21 09:56:36 +00002021 i915_retire_requests(i915);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00002022 goto finish;
Ben Gamari11ed50e2009-09-14 17:48:45 -04002023}
2024
Michel Thierry6acbea82017-10-31 15:53:09 -07002025static inline int intel_gt_reset_engine(struct drm_i915_private *dev_priv,
2026 struct intel_engine_cs *engine)
2027{
2028 return intel_gpu_reset(dev_priv, intel_engine_flag(engine));
2029}
2030
Michel Thierry142bc7d2017-06-20 10:57:46 +01002031/**
2032 * i915_reset_engine - reset GPU engine to recover from a hang
2033 * @engine: engine to reset
Chris Wilsonce800752018-03-20 10:04:49 +00002034 * @msg: reason for GPU reset; or NULL for no dev_notice()
Michel Thierry142bc7d2017-06-20 10:57:46 +01002035 *
2036 * Reset a specific GPU engine. Useful if a hang is detected.
2037 * Returns zero on successful reset or otherwise an error code.
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002038 *
2039 * Procedure is:
2040 * - identifies the request that caused the hang and it is dropped
2041 * - reset engine (which will force the engine to idle)
2042 * - re-init/configure engine
Michel Thierry142bc7d2017-06-20 10:57:46 +01002043 */
Chris Wilsonce800752018-03-20 10:04:49 +00002044int i915_reset_engine(struct intel_engine_cs *engine, const char *msg)
Michel Thierry142bc7d2017-06-20 10:57:46 +01002045{
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002046 struct i915_gpu_error *error = &engine->i915->gpu_error;
Chris Wilsone61e0f52018-02-21 09:56:36 +00002047 struct i915_request *active_request;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002048 int ret;
2049
Chris Wilson02866672018-03-30 14:18:01 +01002050 GEM_TRACE("%s flags=%lx\n", engine->name, error->flags);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002051 GEM_BUG_ON(!test_bit(I915_RESET_ENGINE + engine->id, &error->flags));
2052
Chris Wilsonf6ba181a2017-12-16 00:22:06 +00002053 active_request = i915_gem_reset_prepare_engine(engine);
2054 if (IS_ERR_OR_NULL(active_request)) {
2055 /* Either the previous reset failed, or we pardon the reset. */
2056 ret = PTR_ERR(active_request);
2057 goto out;
2058 }
2059
Chris Wilsonce800752018-03-20 10:04:49 +00002060 if (msg)
Chris Wilson535275d2017-07-21 13:32:37 +01002061 dev_notice(engine->i915->drm.dev,
Chris Wilsonce800752018-03-20 10:04:49 +00002062 "Resetting %s for %s\n", engine->name, msg);
Chris Wilson73676122017-07-21 13:32:31 +01002063 error->reset_engine_count[engine->id]++;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002064
Michel Thierry6acbea82017-10-31 15:53:09 -07002065 if (!engine->i915->guc.execbuf_client)
2066 ret = intel_gt_reset_engine(engine->i915, engine);
2067 else
2068 ret = intel_guc_reset_engine(&engine->i915->guc, engine);
Chris Wilson0364cd12017-07-21 13:32:21 +01002069 if (ret) {
2070 /* If we fail here, we expect to fallback to a global reset */
Michel Thierry6acbea82017-10-31 15:53:09 -07002071 DRM_DEBUG_DRIVER("%sFailed to reset %s, ret=%d\n",
2072 engine->i915->guc.execbuf_client ? "GuC " : "",
Chris Wilson0364cd12017-07-21 13:32:21 +01002073 engine->name, ret);
2074 goto out;
2075 }
Chris Wilsonb4f3e162017-07-21 13:32:20 +01002076
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002077 /*
2078 * The request that caused the hang is stuck on elsp, we know the
2079 * active request and can drop it, adjust head to skip the offending
2080 * request to resume executing remaining requests in the queue.
2081 */
Chris Wilsonbba08692018-04-06 23:03:53 +01002082 i915_gem_reset_engine(engine, active_request, true);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002083
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002084 /*
2085 * The engine and its registers (and workarounds in case of render)
2086 * have been reset to their default values. Follow the init_ring
2087 * process to program RING_MODE, HWSP and re-enable submission.
2088 */
2089 ret = engine->init_hw(engine);
Michel Thierry702c8f82017-06-20 10:57:48 +01002090 if (ret)
2091 goto out;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002092
2093out:
Chris Wilson0364cd12017-07-21 13:32:21 +01002094 i915_gem_reset_finish_engine(engine);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002095 return ret;
Michel Thierry142bc7d2017-06-20 10:57:46 +01002096}
2097
Chris Wilson73b66f82018-05-25 10:26:29 +01002098static int i915_pm_prepare(struct device *kdev)
2099{
2100 struct pci_dev *pdev = to_pci_dev(kdev);
2101 struct drm_device *dev = pci_get_drvdata(pdev);
2102
2103 if (!dev) {
2104 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
2105 return -ENODEV;
2106 }
2107
2108 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2109 return 0;
2110
2111 return i915_drm_prepare(dev);
2112}
2113
David Weinehallc49d13e2016-08-22 13:32:42 +03002114static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002115{
David Weinehallc49d13e2016-08-22 13:32:42 +03002116 struct pci_dev *pdev = to_pci_dev(kdev);
2117 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002118
David Weinehallc49d13e2016-08-22 13:32:42 +03002119 if (!dev) {
2120 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002121 return -ENODEV;
2122 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002123
David Weinehallc49d13e2016-08-22 13:32:42 +03002124 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10002125 return 0;
2126
David Weinehallc49d13e2016-08-22 13:32:42 +03002127 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002128}
2129
David Weinehallc49d13e2016-08-22 13:32:42 +03002130static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002131{
David Weinehallc49d13e2016-08-22 13:32:42 +03002132 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002133
2134 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01002135 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03002136 * requiring our device to be power up. Due to the lack of a
2137 * parent/child relationship we currently solve this with an late
2138 * suspend hook.
2139 *
2140 * FIXME: This should be solved with a special hdmi sink device or
2141 * similar so that power domains can be employed.
2142 */
David Weinehallc49d13e2016-08-22 13:32:42 +03002143 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03002144 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002145
David Weinehallc49d13e2016-08-22 13:32:42 +03002146 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02002147}
2148
David Weinehallc49d13e2016-08-22 13:32:42 +03002149static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02002150{
David Weinehallc49d13e2016-08-22 13:32:42 +03002151 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02002152
David Weinehallc49d13e2016-08-22 13:32:42 +03002153 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02002154 return 0;
2155
David Weinehallc49d13e2016-08-22 13:32:42 +03002156 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002157}
2158
David Weinehallc49d13e2016-08-22 13:32:42 +03002159static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002160{
David Weinehallc49d13e2016-08-22 13:32:42 +03002161 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002162
David Weinehallc49d13e2016-08-22 13:32:42 +03002163 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002164 return 0;
2165
David Weinehallc49d13e2016-08-22 13:32:42 +03002166 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002167}
2168
David Weinehallc49d13e2016-08-22 13:32:42 +03002169static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002170{
David Weinehallc49d13e2016-08-22 13:32:42 +03002171 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002172
David Weinehallc49d13e2016-08-22 13:32:42 +03002173 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002174 return 0;
2175
David Weinehallc49d13e2016-08-22 13:32:42 +03002176 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002177}
2178
Chris Wilson1f19ac22016-05-14 07:26:32 +01002179/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03002180static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002181{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002182 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson6a800ea2016-09-21 14:51:07 +01002183 int ret;
2184
Imre Deakdd9f31c2017-08-16 17:46:07 +03002185 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2186 ret = i915_drm_suspend(dev);
2187 if (ret)
2188 return ret;
2189 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01002190
2191 ret = i915_gem_freeze(kdev_to_i915(kdev));
2192 if (ret)
2193 return ret;
2194
2195 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002196}
2197
David Weinehallc49d13e2016-08-22 13:32:42 +03002198static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002199{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002200 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson461fb992016-05-14 07:26:33 +01002201 int ret;
2202
Imre Deakdd9f31c2017-08-16 17:46:07 +03002203 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2204 ret = i915_drm_suspend_late(dev, true);
2205 if (ret)
2206 return ret;
2207 }
Chris Wilson461fb992016-05-14 07:26:33 +01002208
David Weinehallc49d13e2016-08-22 13:32:42 +03002209 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01002210 if (ret)
2211 return ret;
2212
2213 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002214}
2215
2216/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002217static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002218{
David Weinehallc49d13e2016-08-22 13:32:42 +03002219 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002220}
2221
David Weinehallc49d13e2016-08-22 13:32:42 +03002222static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002223{
David Weinehallc49d13e2016-08-22 13:32:42 +03002224 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002225}
2226
2227/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002228static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002229{
David Weinehallc49d13e2016-08-22 13:32:42 +03002230 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002231}
2232
David Weinehallc49d13e2016-08-22 13:32:42 +03002233static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002234{
David Weinehallc49d13e2016-08-22 13:32:42 +03002235 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002236}
2237
Imre Deakddeea5b2014-05-05 15:19:56 +03002238/*
2239 * Save all Gunit registers that may be lost after a D3 and a subsequent
2240 * S0i[R123] transition. The list of registers needing a save/restore is
2241 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
2242 * registers in the following way:
2243 * - Driver: saved/restored by the driver
2244 * - Punit : saved/restored by the Punit firmware
2245 * - No, w/o marking: no need to save/restore, since the register is R/O or
2246 * used internally by the HW in a way that doesn't depend
2247 * keeping the content across a suspend/resume.
2248 * - Debug : used for debugging
2249 *
2250 * We save/restore all registers marked with 'Driver', with the following
2251 * exceptions:
2252 * - Registers out of use, including also registers marked with 'Debug'.
2253 * These have no effect on the driver's operation, so we don't save/restore
2254 * them to reduce the overhead.
2255 * - Registers that are fully setup by an initialization function called from
2256 * the resume path. For example many clock gating and RPS/RC6 registers.
2257 * - Registers that provide the right functionality with their reset defaults.
2258 *
2259 * TODO: Except for registers that based on the above 3 criteria can be safely
2260 * ignored, we save/restore all others, practically treating the HW context as
2261 * a black-box for the driver. Further investigation is needed to reduce the
2262 * saved/restored registers even further, by following the same 3 criteria.
2263 */
2264static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2265{
2266 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2267 int i;
2268
2269 /* GAM 0x4000-0x4770 */
2270 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2271 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2272 s->arb_mode = I915_READ(ARB_MODE);
2273 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2274 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2275
2276 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002277 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002278
2279 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002280 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002281
2282 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2283 s->ecochk = I915_READ(GAM_ECOCHK);
2284 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2285 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2286
2287 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2288
2289 /* MBC 0x9024-0x91D0, 0x8500 */
2290 s->g3dctl = I915_READ(VLV_G3DCTL);
2291 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2292 s->mbctl = I915_READ(GEN6_MBCTL);
2293
2294 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2295 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2296 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2297 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2298 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2299 s->rstctl = I915_READ(GEN6_RSTCTL);
2300 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2301
2302 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2303 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2304 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2305 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2306 s->ecobus = I915_READ(ECOBUS);
2307 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2308 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2309 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2310 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2311 s->rcedata = I915_READ(VLV_RCEDATA);
2312 s->spare2gh = I915_READ(VLV_SPAREG2H);
2313
2314 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2315 s->gt_imr = I915_READ(GTIMR);
2316 s->gt_ier = I915_READ(GTIER);
2317 s->pm_imr = I915_READ(GEN6_PMIMR);
2318 s->pm_ier = I915_READ(GEN6_PMIER);
2319
2320 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002321 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002322
2323 /* GT SA CZ domain, 0x100000-0x138124 */
2324 s->tilectl = I915_READ(TILECTL);
2325 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2326 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2327 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2328 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2329
2330 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2331 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2332 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002333 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002334 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2335
2336 /*
2337 * Not saving any of:
2338 * DFT, 0x9800-0x9EC0
2339 * SARB, 0xB000-0xB1FC
2340 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2341 * PCI CFG
2342 */
2343}
2344
2345static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2346{
2347 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2348 u32 val;
2349 int i;
2350
2351 /* GAM 0x4000-0x4770 */
2352 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2353 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2354 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2355 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2356 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2357
2358 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002359 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002360
2361 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002362 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002363
2364 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2365 I915_WRITE(GAM_ECOCHK, s->ecochk);
2366 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2367 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2368
2369 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2370
2371 /* MBC 0x9024-0x91D0, 0x8500 */
2372 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2373 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2374 I915_WRITE(GEN6_MBCTL, s->mbctl);
2375
2376 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2377 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2378 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2379 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2380 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2381 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2382 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2383
2384 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2385 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2386 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2387 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2388 I915_WRITE(ECOBUS, s->ecobus);
2389 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2390 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2391 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2392 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2393 I915_WRITE(VLV_RCEDATA, s->rcedata);
2394 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2395
2396 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2397 I915_WRITE(GTIMR, s->gt_imr);
2398 I915_WRITE(GTIER, s->gt_ier);
2399 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2400 I915_WRITE(GEN6_PMIER, s->pm_ier);
2401
2402 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002403 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002404
2405 /* GT SA CZ domain, 0x100000-0x138124 */
2406 I915_WRITE(TILECTL, s->tilectl);
2407 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2408 /*
2409 * Preserve the GT allow wake and GFX force clock bit, they are not
2410 * be restored, as they are used to control the s0ix suspend/resume
2411 * sequence by the caller.
2412 */
2413 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2414 val &= VLV_GTLC_ALLOWWAKEREQ;
2415 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2416 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2417
2418 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2419 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2420 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2421 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2422
2423 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2424
2425 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2426 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2427 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002428 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002429 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2430}
2431
Chris Wilson3dd14c02017-04-21 14:58:15 +01002432static int vlv_wait_for_pw_status(struct drm_i915_private *dev_priv,
2433 u32 mask, u32 val)
2434{
2435 /* The HW does not like us polling for PW_STATUS frequently, so
2436 * use the sleeping loop rather than risk the busy spin within
2437 * intel_wait_for_register().
2438 *
2439 * Transitioning between RC6 states should be at most 2ms (see
2440 * valleyview_enable_rps) so use a 3ms timeout.
2441 */
2442 return wait_for((I915_READ_NOTRACE(VLV_GTLC_PW_STATUS) & mask) == val,
2443 3);
2444}
2445
Imre Deak650ad972014-04-18 16:35:02 +03002446int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2447{
2448 u32 val;
2449 int err;
2450
Imre Deak650ad972014-04-18 16:35:02 +03002451 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2452 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2453 if (force_on)
2454 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2455 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2456
2457 if (!force_on)
2458 return 0;
2459
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002460 err = intel_wait_for_register(dev_priv,
2461 VLV_GTLC_SURVIVABILITY_REG,
2462 VLV_GFX_CLK_STATUS_BIT,
2463 VLV_GFX_CLK_STATUS_BIT,
2464 20);
Imre Deak650ad972014-04-18 16:35:02 +03002465 if (err)
2466 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2467 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2468
2469 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002470}
2471
Imre Deakddeea5b2014-05-05 15:19:56 +03002472static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2473{
Chris Wilson3dd14c02017-04-21 14:58:15 +01002474 u32 mask;
Imre Deakddeea5b2014-05-05 15:19:56 +03002475 u32 val;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002476 int err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002477
2478 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2479 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2480 if (allow)
2481 val |= VLV_GTLC_ALLOWWAKEREQ;
2482 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2483 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2484
Chris Wilson3dd14c02017-04-21 14:58:15 +01002485 mask = VLV_GTLC_ALLOWWAKEACK;
2486 val = allow ? mask : 0;
2487
2488 err = vlv_wait_for_pw_status(dev_priv, mask, val);
Imre Deakddeea5b2014-05-05 15:19:56 +03002489 if (err)
2490 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002491
Imre Deakddeea5b2014-05-05 15:19:56 +03002492 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002493}
2494
Chris Wilson3dd14c02017-04-21 14:58:15 +01002495static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2496 bool wait_for_on)
Imre Deakddeea5b2014-05-05 15:19:56 +03002497{
2498 u32 mask;
2499 u32 val;
Imre Deakddeea5b2014-05-05 15:19:56 +03002500
2501 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2502 val = wait_for_on ? mask : 0;
Imre Deakddeea5b2014-05-05 15:19:56 +03002503
2504 /*
2505 * RC6 transitioning can be delayed up to 2 msec (see
2506 * valleyview_enable_rps), use 3 msec for safety.
Chris Wilsone01569a2018-04-09 10:49:05 +01002507 *
2508 * This can fail to turn off the rc6 if the GPU is stuck after a failed
2509 * reset and we are trying to force the machine to sleep.
Imre Deakddeea5b2014-05-05 15:19:56 +03002510 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002511 if (vlv_wait_for_pw_status(dev_priv, mask, val))
Chris Wilsone01569a2018-04-09 10:49:05 +01002512 DRM_DEBUG_DRIVER("timeout waiting for GT wells to go %s\n",
2513 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002514}
2515
2516static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2517{
2518 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2519 return;
2520
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002521 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002522 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2523}
2524
Sagar Kambleebc32822014-08-13 23:07:05 +05302525static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002526{
2527 u32 mask;
2528 int err;
2529
2530 /*
2531 * Bspec defines the following GT well on flags as debug only, so
2532 * don't treat them as hard failures.
2533 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002534 vlv_wait_for_gt_wells(dev_priv, false);
Imre Deakddeea5b2014-05-05 15:19:56 +03002535
2536 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2537 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2538
2539 vlv_check_no_gt_access(dev_priv);
2540
2541 err = vlv_force_gfx_clock(dev_priv, true);
2542 if (err)
2543 goto err1;
2544
2545 err = vlv_allow_gt_wake(dev_priv, false);
2546 if (err)
2547 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302548
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002549 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302550 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002551
2552 err = vlv_force_gfx_clock(dev_priv, false);
2553 if (err)
2554 goto err2;
2555
2556 return 0;
2557
2558err2:
2559 /* For safety always re-enable waking and disable gfx clock forcing */
2560 vlv_allow_gt_wake(dev_priv, true);
2561err1:
2562 vlv_force_gfx_clock(dev_priv, false);
2563
2564 return err;
2565}
2566
Sagar Kamble016970b2014-08-13 23:07:06 +05302567static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2568 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002569{
Imre Deakddeea5b2014-05-05 15:19:56 +03002570 int err;
2571 int ret;
2572
2573 /*
2574 * If any of the steps fail just try to continue, that's the best we
2575 * can do at this point. Return the first error code (which will also
2576 * leave RPM permanently disabled).
2577 */
2578 ret = vlv_force_gfx_clock(dev_priv, true);
2579
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002580 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302581 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002582
2583 err = vlv_allow_gt_wake(dev_priv, true);
2584 if (!ret)
2585 ret = err;
2586
2587 err = vlv_force_gfx_clock(dev_priv, false);
2588 if (!ret)
2589 ret = err;
2590
2591 vlv_check_no_gt_access(dev_priv);
2592
Chris Wilson7c108fd2016-10-24 13:42:18 +01002593 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002594 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002595
2596 return ret;
2597}
2598
David Weinehallc49d13e2016-08-22 13:32:42 +03002599static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002600{
David Weinehallc49d13e2016-08-22 13:32:42 +03002601 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002602 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002603 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002604 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002605
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002606 if (WARN_ON_ONCE(!(dev_priv->gt_pm.rc6.enabled && HAS_RC6(dev_priv))))
Imre Deakc6df39b2014-04-14 20:24:29 +03002607 return -ENODEV;
2608
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002609 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002610 return -ENODEV;
2611
Paulo Zanoni8a187452013-12-06 20:32:13 -02002612 DRM_DEBUG_KMS("Suspending device\n");
2613
Imre Deak1f814da2015-12-16 02:52:19 +02002614 disable_rpm_wakeref_asserts(dev_priv);
2615
Imre Deakd6102972014-05-07 19:57:49 +03002616 /*
2617 * We are safe here against re-faults, since the fault handler takes
2618 * an RPM reference.
2619 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002620 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002621
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002622 intel_uc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002623
Imre Deak2eb52522014-11-19 15:30:05 +02002624 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002625
Hans de Goede01c799c2017-11-14 14:55:18 +01002626 intel_uncore_suspend(dev_priv);
2627
Imre Deak507e1262016-04-20 20:27:54 +03002628 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002629 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002630 bxt_display_core_uninit(dev_priv);
2631 bxt_enable_dc9(dev_priv);
2632 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2633 hsw_enable_pc8(dev_priv);
2634 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2635 ret = vlv_suspend_complete(dev_priv);
2636 }
2637
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002638 if (ret) {
2639 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Hans de Goede01c799c2017-11-14 14:55:18 +01002640 intel_uncore_runtime_resume(dev_priv);
2641
Daniel Vetterb9632912014-09-30 10:56:44 +02002642 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002643
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002644 intel_uc_resume(dev_priv);
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302645
2646 i915_gem_init_swizzling(dev_priv);
2647 i915_gem_restore_fences(dev_priv);
2648
Imre Deak1f814da2015-12-16 02:52:19 +02002649 enable_rpm_wakeref_asserts(dev_priv);
2650
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002651 return ret;
2652 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002653
Imre Deak1f814da2015-12-16 02:52:19 +02002654 enable_rpm_wakeref_asserts(dev_priv);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002655 WARN_ON_ONCE(atomic_read(&dev_priv->runtime_pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002656
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002657 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002658 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2659
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002660 dev_priv->runtime_pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002661
2662 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002663 * FIXME: We really should find a document that references the arguments
2664 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002665 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002666 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002667 /*
2668 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2669 * being detected, and the call we do at intel_runtime_resume()
2670 * won't be able to restore them. Since PCI_D3hot matches the
2671 * actual specification and appears to be working, use it.
2672 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002673 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002674 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002675 /*
2676 * current versions of firmware which depend on this opregion
2677 * notification have repurposed the D1 definition to mean
2678 * "runtime suspended" vs. what you would normally expect (D3)
2679 * to distinguish it from notifications that might be sent via
2680 * the suspend path.
2681 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002682 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002683 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002684
Mika Kuoppala59bad942015-01-16 11:34:40 +02002685 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002686
Ander Conselvan de Oliveira21d6e0b2017-01-20 16:28:43 +02002687 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002688 intel_hpd_poll_init(dev_priv);
2689
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002690 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002691 return 0;
2692}
2693
David Weinehallc49d13e2016-08-22 13:32:42 +03002694static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002695{
David Weinehallc49d13e2016-08-22 13:32:42 +03002696 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002697 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002698 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002699 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002700
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002701 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002702 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002703
2704 DRM_DEBUG_KMS("Resuming device\n");
2705
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002706 WARN_ON_ONCE(atomic_read(&dev_priv->runtime_pm.wakeref_count));
Imre Deak1f814da2015-12-16 02:52:19 +02002707 disable_rpm_wakeref_asserts(dev_priv);
2708
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002709 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002710 dev_priv->runtime_pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002711 if (intel_uncore_unclaimed_mmio(dev_priv))
2712 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002713
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002714 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002715 bxt_disable_dc9(dev_priv);
2716 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002717 if (dev_priv->csr.dmc_payload &&
2718 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2719 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002720 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002721 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002722 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002723 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002724 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002725
Hans de Goedebedf4d72017-11-14 14:55:17 +01002726 intel_uncore_runtime_resume(dev_priv);
2727
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302728 intel_runtime_pm_enable_interrupts(dev_priv);
2729
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002730 intel_uc_resume(dev_priv);
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302731
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002732 /*
2733 * No point of rolling back things in case of an error, as the best
2734 * we can do is to hope that things will still work (and disable RPM).
2735 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002736 i915_gem_init_swizzling(dev_priv);
Chris Wilson83bf6d52017-02-03 12:57:17 +00002737 i915_gem_restore_fences(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03002738
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002739 /*
2740 * On VLV/CHV display interrupts are part of the display
2741 * power well, so hpd is reinitialized from there. For
2742 * everyone else do it here.
2743 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002744 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002745 intel_hpd_init(dev_priv);
2746
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05302747 intel_enable_ipc(dev_priv);
2748
Imre Deak1f814da2015-12-16 02:52:19 +02002749 enable_rpm_wakeref_asserts(dev_priv);
2750
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002751 if (ret)
2752 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2753 else
2754 DRM_DEBUG_KMS("Device resumed\n");
2755
2756 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002757}
2758
Chris Wilson42f55512016-06-24 14:00:26 +01002759const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002760 /*
2761 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2762 * PMSG_RESUME]
2763 */
Chris Wilson73b66f82018-05-25 10:26:29 +01002764 .prepare = i915_pm_prepare,
Akshay Joshi0206e352011-08-16 15:34:10 -04002765 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002766 .suspend_late = i915_pm_suspend_late,
2767 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002768 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002769
2770 /*
2771 * S4 event handlers
2772 * @freeze, @freeze_late : called (1) before creating the
2773 * hibernation image [PMSG_FREEZE] and
2774 * (2) after rebooting, before restoring
2775 * the image [PMSG_QUIESCE]
2776 * @thaw, @thaw_early : called (1) after creating the hibernation
2777 * image, before writing it [PMSG_THAW]
2778 * and (2) after failing to create or
2779 * restore the image [PMSG_RECOVER]
2780 * @poweroff, @poweroff_late: called after writing the hibernation
2781 * image, before rebooting [PMSG_HIBERNATE]
2782 * @restore, @restore_early : called after rebooting and restoring the
2783 * hibernation image [PMSG_RESTORE]
2784 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002785 .freeze = i915_pm_freeze,
2786 .freeze_late = i915_pm_freeze_late,
2787 .thaw_early = i915_pm_thaw_early,
2788 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002789 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002790 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002791 .restore_early = i915_pm_restore_early,
2792 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002793
2794 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002795 .runtime_suspend = intel_runtime_suspend,
2796 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002797};
2798
Laurent Pinchart78b68552012-05-17 13:27:22 +02002799static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002800 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002801 .open = drm_gem_vm_open,
2802 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002803};
2804
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002805static const struct file_operations i915_driver_fops = {
2806 .owner = THIS_MODULE,
2807 .open = drm_open,
2808 .release = drm_release,
2809 .unlocked_ioctl = drm_ioctl,
2810 .mmap = drm_gem_mmap,
2811 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002812 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002813 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002814 .llseek = noop_llseek,
2815};
2816
Chris Wilson0673ad42016-06-24 14:00:22 +01002817static int
2818i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2819 struct drm_file *file)
2820{
2821 return -ENODEV;
2822}
2823
2824static const struct drm_ioctl_desc i915_ioctls[] = {
2825 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2826 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2827 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2828 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2829 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2830 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002831 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002832 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2833 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2834 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2835 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2836 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2837 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2838 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2839 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2840 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2841 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2842 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002843 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer_ioctl, DRM_AUTH),
2844 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002845 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2846 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2847 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2848 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2849 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2850 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2851 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2852 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2853 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2854 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2855 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2856 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2857 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2858 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2859 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00002860 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
2861 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002862 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002863 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
Chris Wilson0673ad42016-06-24 14:00:22 +01002864 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2865 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2866 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002867 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002868 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2869 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2870 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2871 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2872 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2873 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2874 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2875 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2876 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00002877 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01002878 DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
2879 DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Lionel Landwerlina446ae22018-03-06 12:28:56 +00002880 DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002881};
2882
Linus Torvalds1da177e2005-04-16 15:20:36 -07002883static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002884 /* Don't use MTRRs here; the Xserver or userspace app should
2885 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002886 */
Eric Anholt673a3942008-07-30 12:06:12 -07002887 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002888 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +01002889 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ,
Chris Wilsoncad36882017-02-10 16:35:21 +00002890 .release = i915_driver_release,
Eric Anholt673a3942008-07-30 12:06:12 -07002891 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002892 .lastclose = i915_driver_lastclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002893 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002894
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002895 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002896 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002897 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002898
2899 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2900 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2901 .gem_prime_export = i915_gem_prime_export,
2902 .gem_prime_import = i915_gem_prime_import,
2903
Dave Airlieff72145b2011-02-07 12:16:14 +10002904 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002905 .dumb_map_offset = i915_gem_mmap_gtt,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002906 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002907 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002908 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002909 .name = DRIVER_NAME,
2910 .desc = DRIVER_DESC,
2911 .date = DRIVER_DATE,
2912 .major = DRIVER_MAJOR,
2913 .minor = DRIVER_MINOR,
2914 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002915};
Chris Wilson66d9cb52017-02-13 17:15:17 +00002916
2917#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2918#include "selftests/mock_drm.c"
2919#endif