blob: 638b335e72b6e03c20b6e18ee23dfe4d4159449a [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010035#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010036#include "intel_mocs.h"
Chris Wilson6b5e90f2016-11-14 20:41:05 +000037#include <linux/dma-fence-array.h>
Chris Wilsonfe3288b2017-02-12 17:20:01 +000038#include <linux/kthread.h>
Chris Wilsonc13d87e2016-07-20 09:21:15 +010039#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070040#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090041#include <linux/slab.h>
Chris Wilson20e49332016-11-22 14:41:21 +000042#include <linux/stop_machine.h>
Eric Anholt673a3942008-07-30 12:06:12 -070043#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080044#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020045#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070046
Chris Wilsonfbbd37b2016-10-28 13:58:42 +010047static void i915_gem_flush_free_objects(struct drm_i915_private *i915);
Chris Wilson05394f32010-11-08 19:18:58 +000048static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010049static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson61050802012-04-17 15:31:31 +010050
Chris Wilsonc76ce032013-08-08 14:41:03 +010051static bool cpu_cache_is_coherent(struct drm_device *dev,
52 enum i915_cache_level level)
53{
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +000054 return HAS_LLC(to_i915(dev)) || level != I915_CACHE_NONE;
Chris Wilsonc76ce032013-08-08 14:41:03 +010055}
56
Chris Wilson2c225692013-08-09 12:26:45 +010057static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
58{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053059 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
60 return false;
61
Chris Wilson2c225692013-08-09 12:26:45 +010062 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
63 return true;
64
65 return obj->pin_display;
66}
67
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053068static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +010069insert_mappable_node(struct i915_ggtt *ggtt,
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053070 struct drm_mm_node *node, u32 size)
71{
72 memset(node, 0, sizeof(*node));
Chris Wilson4e64e552017-02-02 21:04:38 +000073 return drm_mm_insert_node_in_range(&ggtt->base.mm, node,
74 size, 0, I915_COLOR_UNEVICTABLE,
75 0, ggtt->mappable_end,
76 DRM_MM_INSERT_LOW);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053077}
78
79static void
80remove_mappable_node(struct drm_mm_node *node)
81{
82 drm_mm_remove_node(node);
83}
84
Chris Wilson73aa8082010-09-30 11:46:12 +010085/* some bookkeeping */
86static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010087 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010088{
Daniel Vetterc20e8352013-07-24 22:40:23 +020089 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010090 dev_priv->mm.object_count++;
91 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020092 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010093}
94
95static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010096 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010097{
Daniel Vetterc20e8352013-07-24 22:40:23 +020098 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010099 dev_priv->mm.object_count--;
100 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200101 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100102}
103
Chris Wilson21dd3732011-01-26 15:55:56 +0000104static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100105i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100106{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100107 int ret;
108
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100109 might_sleep();
110
Chris Wilsond98c52c2016-04-13 17:35:05 +0100111 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100112 return 0;
113
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200114 /*
115 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
116 * userspace. If it takes that long something really bad is going on and
117 * we should simply try to bail out and fail as gracefully as possible.
118 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100119 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +0100120 !i915_reset_in_progress(error),
Chris Wilsonb52992c2016-10-28 13:58:24 +0100121 I915_RESET_TIMEOUT);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200122 if (ret == 0) {
123 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
124 return -EIO;
125 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100126 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100127 } else {
128 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200129 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100130}
131
Chris Wilson54cf91d2010-11-25 18:00:26 +0000132int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100133{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100134 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100135 int ret;
136
Daniel Vetter33196de2012-11-14 17:14:05 +0100137 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100138 if (ret)
139 return ret;
140
141 ret = mutex_lock_interruptible(&dev->struct_mutex);
142 if (ret)
143 return ret;
144
Chris Wilson76c1dec2010-09-25 11:22:51 +0100145 return 0;
146}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100147
Eric Anholt673a3942008-07-30 12:06:12 -0700148int
Eric Anholt5a125c32008-10-22 21:40:13 -0700149i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000150 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700151{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300152 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200153 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300154 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100155 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000156 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700157
Chris Wilson6299f992010-11-24 12:23:44 +0000158 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100159 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000160 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100161 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100162 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000163 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100164 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100165 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100166 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700167
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300168 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400169 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000170
Eric Anholt5a125c32008-10-22 21:40:13 -0700171 return 0;
172}
173
Chris Wilson03ac84f2016-10-28 13:58:36 +0100174static struct sg_table *
Chris Wilson6a2c4232014-11-04 04:51:40 -0800175i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100176{
Al Viro93c76a32015-12-04 23:45:44 -0500177 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilsondbb43512016-12-07 13:34:11 +0000178 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800179 struct sg_table *st;
180 struct scatterlist *sg;
Chris Wilsondbb43512016-12-07 13:34:11 +0000181 char *vaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800182 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100183
Chris Wilson6a2c4232014-11-04 04:51:40 -0800184 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
Chris Wilson03ac84f2016-10-28 13:58:36 +0100185 return ERR_PTR(-EINVAL);
Chris Wilson00731152014-05-21 12:42:56 +0100186
Chris Wilsondbb43512016-12-07 13:34:11 +0000187 /* Always aligning to the object size, allows a single allocation
188 * to handle all possible callers, and given typical object sizes,
189 * the alignment of the buddy allocation will naturally match.
190 */
191 phys = drm_pci_alloc(obj->base.dev,
192 obj->base.size,
193 roundup_pow_of_two(obj->base.size));
194 if (!phys)
195 return ERR_PTR(-ENOMEM);
196
197 vaddr = phys->vaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800198 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
199 struct page *page;
200 char *src;
201
202 page = shmem_read_mapping_page(mapping, i);
Chris Wilsondbb43512016-12-07 13:34:11 +0000203 if (IS_ERR(page)) {
204 st = ERR_CAST(page);
205 goto err_phys;
206 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800207
208 src = kmap_atomic(page);
209 memcpy(vaddr, src, PAGE_SIZE);
210 drm_clflush_virt_range(vaddr, PAGE_SIZE);
211 kunmap_atomic(src);
212
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300213 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800214 vaddr += PAGE_SIZE;
215 }
216
Chris Wilsonc0336662016-05-06 15:40:21 +0100217 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800218
219 st = kmalloc(sizeof(*st), GFP_KERNEL);
Chris Wilsondbb43512016-12-07 13:34:11 +0000220 if (!st) {
221 st = ERR_PTR(-ENOMEM);
222 goto err_phys;
223 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800224
225 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
226 kfree(st);
Chris Wilsondbb43512016-12-07 13:34:11 +0000227 st = ERR_PTR(-ENOMEM);
228 goto err_phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800229 }
230
231 sg = st->sgl;
232 sg->offset = 0;
233 sg->length = obj->base.size;
234
Chris Wilsondbb43512016-12-07 13:34:11 +0000235 sg_dma_address(sg) = phys->busaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800236 sg_dma_len(sg) = obj->base.size;
237
Chris Wilsondbb43512016-12-07 13:34:11 +0000238 obj->phys_handle = phys;
239 return st;
240
241err_phys:
242 drm_pci_free(obj->base.dev, phys);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100243 return st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800244}
245
246static void
Chris Wilson2b3c8312016-11-11 14:58:09 +0000247__i915_gem_object_release_shmem(struct drm_i915_gem_object *obj,
Chris Wilsone5facdf2016-12-23 14:57:57 +0000248 struct sg_table *pages,
249 bool needs_clflush)
Chris Wilson6a2c4232014-11-04 04:51:40 -0800250{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100251 GEM_BUG_ON(obj->mm.madv == __I915_MADV_PURGED);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800252
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100253 if (obj->mm.madv == I915_MADV_DONTNEED)
254 obj->mm.dirty = false;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800255
Chris Wilsone5facdf2016-12-23 14:57:57 +0000256 if (needs_clflush &&
257 (obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0 &&
Chris Wilson05c34832016-11-18 21:17:47 +0000258 !cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
Chris Wilson2b3c8312016-11-11 14:58:09 +0000259 drm_clflush_sg(pages);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100260
261 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
262 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
263}
264
265static void
266i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj,
267 struct sg_table *pages)
268{
Chris Wilsone5facdf2016-12-23 14:57:57 +0000269 __i915_gem_object_release_shmem(obj, pages, false);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100270
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100271 if (obj->mm.dirty) {
Al Viro93c76a32015-12-04 23:45:44 -0500272 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800273 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100274 int i;
275
276 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800277 struct page *page;
278 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100279
Chris Wilson6a2c4232014-11-04 04:51:40 -0800280 page = shmem_read_mapping_page(mapping, i);
281 if (IS_ERR(page))
282 continue;
283
284 dst = kmap_atomic(page);
285 drm_clflush_virt_range(vaddr, PAGE_SIZE);
286 memcpy(dst, vaddr, PAGE_SIZE);
287 kunmap_atomic(dst);
288
289 set_page_dirty(page);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100290 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100291 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300292 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100293 vaddr += PAGE_SIZE;
294 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100295 obj->mm.dirty = false;
Chris Wilson00731152014-05-21 12:42:56 +0100296 }
297
Chris Wilson03ac84f2016-10-28 13:58:36 +0100298 sg_free_table(pages);
299 kfree(pages);
Chris Wilsondbb43512016-12-07 13:34:11 +0000300
301 drm_pci_free(obj->base.dev, obj->phys_handle);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800302}
303
304static void
305i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
306{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100307 i915_gem_object_unpin_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800308}
309
310static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
311 .get_pages = i915_gem_object_get_pages_phys,
312 .put_pages = i915_gem_object_put_pages_phys,
313 .release = i915_gem_object_release_phys,
314};
315
Chris Wilson35a96112016-08-14 18:44:40 +0100316int i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Chris Wilsonaa653a62016-08-04 07:52:27 +0100317{
318 struct i915_vma *vma;
319 LIST_HEAD(still_in_list);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100320 int ret;
Chris Wilsonaa653a62016-08-04 07:52:27 +0100321
Chris Wilson02bef8f2016-08-14 18:44:41 +0100322 lockdep_assert_held(&obj->base.dev->struct_mutex);
323
324 /* Closed vma are removed from the obj->vma_list - but they may
325 * still have an active binding on the object. To remove those we
326 * must wait for all rendering to complete to the object (as unbinding
327 * must anyway), and retire the requests.
Chris Wilsonaa653a62016-08-04 07:52:27 +0100328 */
Chris Wilsone95433c2016-10-28 13:58:27 +0100329 ret = i915_gem_object_wait(obj,
330 I915_WAIT_INTERRUPTIBLE |
331 I915_WAIT_LOCKED |
332 I915_WAIT_ALL,
333 MAX_SCHEDULE_TIMEOUT,
334 NULL);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100335 if (ret)
336 return ret;
337
338 i915_gem_retire_requests(to_i915(obj->base.dev));
339
Chris Wilsonaa653a62016-08-04 07:52:27 +0100340 while ((vma = list_first_entry_or_null(&obj->vma_list,
341 struct i915_vma,
342 obj_link))) {
343 list_move_tail(&vma->obj_link, &still_in_list);
344 ret = i915_vma_unbind(vma);
345 if (ret)
346 break;
347 }
348 list_splice(&still_in_list, &obj->vma_list);
349
350 return ret;
351}
352
Chris Wilsone95433c2016-10-28 13:58:27 +0100353static long
354i915_gem_object_wait_fence(struct dma_fence *fence,
355 unsigned int flags,
356 long timeout,
357 struct intel_rps_client *rps)
358{
359 struct drm_i915_gem_request *rq;
360
361 BUILD_BUG_ON(I915_WAIT_INTERRUPTIBLE != 0x1);
362
363 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags))
364 return timeout;
365
366 if (!dma_fence_is_i915(fence))
367 return dma_fence_wait_timeout(fence,
368 flags & I915_WAIT_INTERRUPTIBLE,
369 timeout);
370
371 rq = to_request(fence);
372 if (i915_gem_request_completed(rq))
373 goto out;
374
375 /* This client is about to stall waiting for the GPU. In many cases
376 * this is undesirable and limits the throughput of the system, as
377 * many clients cannot continue processing user input/output whilst
378 * blocked. RPS autotuning may take tens of milliseconds to respond
379 * to the GPU load and thus incurs additional latency for the client.
380 * We can circumvent that by promoting the GPU frequency to maximum
381 * before we wait. This makes the GPU throttle up much more quickly
382 * (good for benchmarks and user experience, e.g. window animations),
383 * but at a cost of spending more power processing the workload
384 * (bad for battery). Not all clients even want their results
385 * immediately and for them we should just let the GPU select its own
386 * frequency to maximise efficiency. To prevent a single client from
387 * forcing the clocks too high for the whole system, we only allow
388 * each client to waitboost once in a busy period.
389 */
390 if (rps) {
391 if (INTEL_GEN(rq->i915) >= 6)
392 gen6_rps_boost(rq->i915, rps, rq->emitted_jiffies);
393 else
394 rps = NULL;
395 }
396
397 timeout = i915_wait_request(rq, flags, timeout);
398
399out:
400 if (flags & I915_WAIT_LOCKED && i915_gem_request_completed(rq))
401 i915_gem_request_retire_upto(rq);
402
Chris Wilsoncb399ea2016-11-01 10:03:16 +0000403 if (rps && rq->global_seqno == intel_engine_last_submit(rq->engine)) {
Chris Wilsone95433c2016-10-28 13:58:27 +0100404 /* The GPU is now idle and this client has stalled.
405 * Since no other client has submitted a request in the
406 * meantime, assume that this client is the only one
407 * supplying work to the GPU but is unable to keep that
408 * work supplied because it is waiting. Since the GPU is
409 * then never kept fully busy, RPS autoclocking will
410 * keep the clocks relatively low, causing further delays.
411 * Compensate by giving the synchronous client credit for
412 * a waitboost next time.
413 */
414 spin_lock(&rq->i915->rps.client_lock);
415 list_del_init(&rps->link);
416 spin_unlock(&rq->i915->rps.client_lock);
417 }
418
419 return timeout;
420}
421
422static long
423i915_gem_object_wait_reservation(struct reservation_object *resv,
424 unsigned int flags,
425 long timeout,
426 struct intel_rps_client *rps)
427{
428 struct dma_fence *excl;
429
430 if (flags & I915_WAIT_ALL) {
431 struct dma_fence **shared;
432 unsigned int count, i;
433 int ret;
434
435 ret = reservation_object_get_fences_rcu(resv,
436 &excl, &count, &shared);
437 if (ret)
438 return ret;
439
440 for (i = 0; i < count; i++) {
441 timeout = i915_gem_object_wait_fence(shared[i],
442 flags, timeout,
443 rps);
444 if (timeout <= 0)
445 break;
446
447 dma_fence_put(shared[i]);
448 }
449
450 for (; i < count; i++)
451 dma_fence_put(shared[i]);
452 kfree(shared);
453 } else {
454 excl = reservation_object_get_excl_rcu(resv);
455 }
456
457 if (excl && timeout > 0)
458 timeout = i915_gem_object_wait_fence(excl, flags, timeout, rps);
459
460 dma_fence_put(excl);
461
462 return timeout;
463}
464
Chris Wilson6b5e90f2016-11-14 20:41:05 +0000465static void __fence_set_priority(struct dma_fence *fence, int prio)
466{
467 struct drm_i915_gem_request *rq;
468 struct intel_engine_cs *engine;
469
470 if (!dma_fence_is_i915(fence))
471 return;
472
473 rq = to_request(fence);
474 engine = rq->engine;
475 if (!engine->schedule)
476 return;
477
478 engine->schedule(rq, prio);
479}
480
481static void fence_set_priority(struct dma_fence *fence, int prio)
482{
483 /* Recurse once into a fence-array */
484 if (dma_fence_is_array(fence)) {
485 struct dma_fence_array *array = to_dma_fence_array(fence);
486 int i;
487
488 for (i = 0; i < array->num_fences; i++)
489 __fence_set_priority(array->fences[i], prio);
490 } else {
491 __fence_set_priority(fence, prio);
492 }
493}
494
495int
496i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
497 unsigned int flags,
498 int prio)
499{
500 struct dma_fence *excl;
501
502 if (flags & I915_WAIT_ALL) {
503 struct dma_fence **shared;
504 unsigned int count, i;
505 int ret;
506
507 ret = reservation_object_get_fences_rcu(obj->resv,
508 &excl, &count, &shared);
509 if (ret)
510 return ret;
511
512 for (i = 0; i < count; i++) {
513 fence_set_priority(shared[i], prio);
514 dma_fence_put(shared[i]);
515 }
516
517 kfree(shared);
518 } else {
519 excl = reservation_object_get_excl_rcu(obj->resv);
520 }
521
522 if (excl) {
523 fence_set_priority(excl, prio);
524 dma_fence_put(excl);
525 }
526 return 0;
527}
528
Chris Wilson00e60f22016-08-04 16:32:40 +0100529/**
Chris Wilsone95433c2016-10-28 13:58:27 +0100530 * Waits for rendering to the object to be completed
Chris Wilson00e60f22016-08-04 16:32:40 +0100531 * @obj: i915 gem object
Chris Wilsone95433c2016-10-28 13:58:27 +0100532 * @flags: how to wait (under a lock, for all rendering or just for writes etc)
533 * @timeout: how long to wait
534 * @rps: client (user process) to charge for any waitboosting
Chris Wilson00e60f22016-08-04 16:32:40 +0100535 */
536int
Chris Wilsone95433c2016-10-28 13:58:27 +0100537i915_gem_object_wait(struct drm_i915_gem_object *obj,
538 unsigned int flags,
539 long timeout,
540 struct intel_rps_client *rps)
Chris Wilson00e60f22016-08-04 16:32:40 +0100541{
Chris Wilsone95433c2016-10-28 13:58:27 +0100542 might_sleep();
543#if IS_ENABLED(CONFIG_LOCKDEP)
544 GEM_BUG_ON(debug_locks &&
545 !!lockdep_is_held(&obj->base.dev->struct_mutex) !=
546 !!(flags & I915_WAIT_LOCKED));
547#endif
548 GEM_BUG_ON(timeout < 0);
Chris Wilson00e60f22016-08-04 16:32:40 +0100549
Chris Wilsond07f0e52016-10-28 13:58:44 +0100550 timeout = i915_gem_object_wait_reservation(obj->resv,
551 flags, timeout,
552 rps);
Chris Wilsone95433c2016-10-28 13:58:27 +0100553 return timeout < 0 ? timeout : 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100554}
555
556static struct intel_rps_client *to_rps_client(struct drm_file *file)
557{
558 struct drm_i915_file_private *fpriv = file->driver_priv;
559
560 return &fpriv->rps;
561}
562
Chris Wilson00731152014-05-21 12:42:56 +0100563int
564i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
565 int align)
566{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800567 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100568
Chris Wilsondbb43512016-12-07 13:34:11 +0000569 if (align > obj->base.size)
570 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100571
Chris Wilsondbb43512016-12-07 13:34:11 +0000572 if (obj->ops == &i915_gem_phys_ops)
Chris Wilson00731152014-05-21 12:42:56 +0100573 return 0;
Chris Wilson00731152014-05-21 12:42:56 +0100574
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100575 if (obj->mm.madv != I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100576 return -EFAULT;
577
578 if (obj->base.filp == NULL)
579 return -EINVAL;
580
Chris Wilson4717ca92016-08-04 07:52:28 +0100581 ret = i915_gem_object_unbind(obj);
582 if (ret)
583 return ret;
584
Chris Wilson548625e2016-11-01 12:11:34 +0000585 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100586 if (obj->mm.pages)
587 return -EBUSY;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800588
Chris Wilson6a2c4232014-11-04 04:51:40 -0800589 obj->ops = &i915_gem_phys_ops;
590
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100591 return i915_gem_object_pin_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100592}
593
594static int
595i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
596 struct drm_i915_gem_pwrite *args,
Chris Wilson03ac84f2016-10-28 13:58:36 +0100597 struct drm_file *file)
Chris Wilson00731152014-05-21 12:42:56 +0100598{
Chris Wilson00731152014-05-21 12:42:56 +0100599 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300600 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800601
602 /* We manually control the domain here and pretend that it
603 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
604 */
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700605 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson10466d22017-01-06 15:22:38 +0000606 if (copy_from_user(vaddr, user_data, args->size))
607 return -EFAULT;
Chris Wilson00731152014-05-21 12:42:56 +0100608
Chris Wilson6a2c4232014-11-04 04:51:40 -0800609 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson10466d22017-01-06 15:22:38 +0000610 i915_gem_chipset_flush(to_i915(obj->base.dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200611
Rodrigo Vivide152b62015-07-07 16:28:51 -0700612 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Chris Wilson10466d22017-01-06 15:22:38 +0000613 return 0;
Chris Wilson00731152014-05-21 12:42:56 +0100614}
615
Tvrtko Ursulin187685c2016-12-01 14:16:36 +0000616void *i915_gem_object_alloc(struct drm_i915_private *dev_priv)
Chris Wilson42dcedd2012-11-15 11:32:30 +0000617{
Chris Wilsonefab6d82015-04-07 16:20:57 +0100618 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000619}
620
621void i915_gem_object_free(struct drm_i915_gem_object *obj)
622{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100623 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100624 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000625}
626
Dave Airlieff72145b2011-02-07 12:16:14 +1000627static int
628i915_gem_create(struct drm_file *file,
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000629 struct drm_i915_private *dev_priv,
Dave Airlieff72145b2011-02-07 12:16:14 +1000630 uint64_t size,
631 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700632{
Chris Wilson05394f32010-11-08 19:18:58 +0000633 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300634 int ret;
635 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700636
Dave Airlieff72145b2011-02-07 12:16:14 +1000637 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200638 if (size == 0)
639 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700640
641 /* Allocate the new object */
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000642 obj = i915_gem_object_create(dev_priv, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100643 if (IS_ERR(obj))
644 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700645
Chris Wilson05394f32010-11-08 19:18:58 +0000646 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100647 /* drop reference from allocate - handle holds it now */
Chris Wilsonf0cd5182016-10-28 13:58:43 +0100648 i915_gem_object_put(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200649 if (ret)
650 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100651
Dave Airlieff72145b2011-02-07 12:16:14 +1000652 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700653 return 0;
654}
655
Dave Airlieff72145b2011-02-07 12:16:14 +1000656int
657i915_gem_dumb_create(struct drm_file *file,
658 struct drm_device *dev,
659 struct drm_mode_create_dumb *args)
660{
661 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300662 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000663 args->size = args->pitch * args->height;
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000664 return i915_gem_create(file, to_i915(dev),
Dave Airlieda6b51d2014-12-24 13:11:17 +1000665 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000666}
667
Dave Airlieff72145b2011-02-07 12:16:14 +1000668/**
669 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100670 * @dev: drm device pointer
671 * @data: ioctl data blob
672 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000673 */
674int
675i915_gem_create_ioctl(struct drm_device *dev, void *data,
676 struct drm_file *file)
677{
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000678 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlieff72145b2011-02-07 12:16:14 +1000679 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200680
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000681 i915_gem_flush_free_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100682
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000683 return i915_gem_create(file, dev_priv,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000684 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000685}
686
Daniel Vetter8c599672011-12-14 13:57:31 +0100687static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100688__copy_to_user_swizzled(char __user *cpu_vaddr,
689 const char *gpu_vaddr, int gpu_offset,
690 int length)
691{
692 int ret, cpu_offset = 0;
693
694 while (length > 0) {
695 int cacheline_end = ALIGN(gpu_offset + 1, 64);
696 int this_length = min(cacheline_end - gpu_offset, length);
697 int swizzled_gpu_offset = gpu_offset ^ 64;
698
699 ret = __copy_to_user(cpu_vaddr + cpu_offset,
700 gpu_vaddr + swizzled_gpu_offset,
701 this_length);
702 if (ret)
703 return ret + length;
704
705 cpu_offset += this_length;
706 gpu_offset += this_length;
707 length -= this_length;
708 }
709
710 return 0;
711}
712
713static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700714__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
715 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100716 int length)
717{
718 int ret, cpu_offset = 0;
719
720 while (length > 0) {
721 int cacheline_end = ALIGN(gpu_offset + 1, 64);
722 int this_length = min(cacheline_end - gpu_offset, length);
723 int swizzled_gpu_offset = gpu_offset ^ 64;
724
725 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
726 cpu_vaddr + cpu_offset,
727 this_length);
728 if (ret)
729 return ret + length;
730
731 cpu_offset += this_length;
732 gpu_offset += this_length;
733 length -= this_length;
734 }
735
736 return 0;
737}
738
Brad Volkin4c914c02014-02-18 10:15:45 -0800739/*
740 * Pins the specified object's pages and synchronizes the object with
741 * GPU accesses. Sets needs_clflush to non-zero if the caller should
742 * flush the object from the CPU cache.
743 */
744int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
Chris Wilson43394c72016-08-18 17:16:47 +0100745 unsigned int *needs_clflush)
Brad Volkin4c914c02014-02-18 10:15:45 -0800746{
747 int ret;
748
Chris Wilsone95433c2016-10-28 13:58:27 +0100749 lockdep_assert_held(&obj->base.dev->struct_mutex);
Brad Volkin4c914c02014-02-18 10:15:45 -0800750
Chris Wilsone95433c2016-10-28 13:58:27 +0100751 *needs_clflush = 0;
Chris Wilson43394c72016-08-18 17:16:47 +0100752 if (!i915_gem_object_has_struct_page(obj))
753 return -ENODEV;
Brad Volkin4c914c02014-02-18 10:15:45 -0800754
Chris Wilsone95433c2016-10-28 13:58:27 +0100755 ret = i915_gem_object_wait(obj,
756 I915_WAIT_INTERRUPTIBLE |
757 I915_WAIT_LOCKED,
758 MAX_SCHEDULE_TIMEOUT,
759 NULL);
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100760 if (ret)
761 return ret;
762
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100763 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100764 if (ret)
765 return ret;
766
Chris Wilsona314d5c2016-08-18 17:16:48 +0100767 i915_gem_object_flush_gtt_write_domain(obj);
768
Chris Wilson43394c72016-08-18 17:16:47 +0100769 /* If we're not in the cpu read domain, set ourself into the gtt
770 * read domain and manually flush cachelines (if required). This
771 * optimizes for the case when the gpu will dirty the data
772 * anyway again before the next pread happens.
773 */
774 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
Brad Volkin4c914c02014-02-18 10:15:45 -0800775 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
776 obj->cache_level);
Brad Volkin4c914c02014-02-18 10:15:45 -0800777
Chris Wilson43394c72016-08-18 17:16:47 +0100778 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
779 ret = i915_gem_object_set_to_cpu_domain(obj, false);
Chris Wilson97649512016-08-18 17:16:50 +0100780 if (ret)
781 goto err_unpin;
782
Chris Wilson43394c72016-08-18 17:16:47 +0100783 *needs_clflush = 0;
784 }
785
Chris Wilson97649512016-08-18 17:16:50 +0100786 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100787 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100788
789err_unpin:
790 i915_gem_object_unpin_pages(obj);
791 return ret;
Chris Wilson43394c72016-08-18 17:16:47 +0100792}
793
794int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
795 unsigned int *needs_clflush)
796{
797 int ret;
798
Chris Wilsone95433c2016-10-28 13:58:27 +0100799 lockdep_assert_held(&obj->base.dev->struct_mutex);
800
Chris Wilson43394c72016-08-18 17:16:47 +0100801 *needs_clflush = 0;
802 if (!i915_gem_object_has_struct_page(obj))
803 return -ENODEV;
804
Chris Wilsone95433c2016-10-28 13:58:27 +0100805 ret = i915_gem_object_wait(obj,
806 I915_WAIT_INTERRUPTIBLE |
807 I915_WAIT_LOCKED |
808 I915_WAIT_ALL,
809 MAX_SCHEDULE_TIMEOUT,
810 NULL);
Chris Wilson43394c72016-08-18 17:16:47 +0100811 if (ret)
812 return ret;
813
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100814 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100815 if (ret)
816 return ret;
817
Chris Wilsona314d5c2016-08-18 17:16:48 +0100818 i915_gem_object_flush_gtt_write_domain(obj);
819
Chris Wilson43394c72016-08-18 17:16:47 +0100820 /* If we're not in the cpu write domain, set ourself into the
821 * gtt write domain and manually flush cachelines (as required).
822 * This optimizes for the case when the gpu will use the data
823 * right away and we therefore have to clflush anyway.
824 */
825 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
826 *needs_clflush |= cpu_write_needs_clflush(obj) << 1;
827
828 /* Same trick applies to invalidate partially written cachelines read
829 * before writing.
830 */
831 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
832 *needs_clflush |= !cpu_cache_is_coherent(obj->base.dev,
833 obj->cache_level);
834
Chris Wilson43394c72016-08-18 17:16:47 +0100835 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
836 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilson97649512016-08-18 17:16:50 +0100837 if (ret)
838 goto err_unpin;
839
Chris Wilson43394c72016-08-18 17:16:47 +0100840 *needs_clflush = 0;
841 }
842
843 if ((*needs_clflush & CLFLUSH_AFTER) == 0)
844 obj->cache_dirty = true;
845
846 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100847 obj->mm.dirty = true;
Chris Wilson97649512016-08-18 17:16:50 +0100848 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100849 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100850
851err_unpin:
852 i915_gem_object_unpin_pages(obj);
853 return ret;
Brad Volkin4c914c02014-02-18 10:15:45 -0800854}
855
Daniel Vetter23c18c72012-03-25 19:47:42 +0200856static void
857shmem_clflush_swizzled_range(char *addr, unsigned long length,
858 bool swizzled)
859{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200860 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200861 unsigned long start = (unsigned long) addr;
862 unsigned long end = (unsigned long) addr + length;
863
864 /* For swizzling simply ensure that we always flush both
865 * channels. Lame, but simple and it works. Swizzled
866 * pwrite/pread is far from a hotpath - current userspace
867 * doesn't use it at all. */
868 start = round_down(start, 128);
869 end = round_up(end, 128);
870
871 drm_clflush_virt_range((void *)start, end - start);
872 } else {
873 drm_clflush_virt_range(addr, length);
874 }
875
876}
877
Daniel Vetterd174bd62012-03-25 19:47:40 +0200878/* Only difference to the fast-path function is that this can handle bit17
879 * and uses non-atomic copy and kmap functions. */
880static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100881shmem_pread_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +0200882 char __user *user_data,
883 bool page_do_bit17_swizzling, bool needs_clflush)
884{
885 char *vaddr;
886 int ret;
887
888 vaddr = kmap(page);
889 if (needs_clflush)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100890 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +0200891 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200892
893 if (page_do_bit17_swizzling)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100894 ret = __copy_to_user_swizzled(user_data, vaddr, offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200895 else
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100896 ret = __copy_to_user(user_data, vaddr + offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200897 kunmap(page);
898
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100899 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200900}
901
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100902static int
903shmem_pread(struct page *page, int offset, int length, char __user *user_data,
904 bool page_do_bit17_swizzling, bool needs_clflush)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530905{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100906 int ret;
907
908 ret = -ENODEV;
909 if (!page_do_bit17_swizzling) {
910 char *vaddr = kmap_atomic(page);
911
912 if (needs_clflush)
913 drm_clflush_virt_range(vaddr + offset, length);
914 ret = __copy_to_user_inatomic(user_data, vaddr + offset, length);
915 kunmap_atomic(vaddr);
916 }
917 if (ret == 0)
918 return 0;
919
920 return shmem_pread_slow(page, offset, length, user_data,
921 page_do_bit17_swizzling, needs_clflush);
922}
923
924static int
925i915_gem_shmem_pread(struct drm_i915_gem_object *obj,
926 struct drm_i915_gem_pread *args)
927{
928 char __user *user_data;
929 u64 remain;
930 unsigned int obj_do_bit17_swizzling;
931 unsigned int needs_clflush;
932 unsigned int idx, offset;
933 int ret;
934
935 obj_do_bit17_swizzling = 0;
936 if (i915_gem_object_needs_bit17_swizzle(obj))
937 obj_do_bit17_swizzling = BIT(17);
938
939 ret = mutex_lock_interruptible(&obj->base.dev->struct_mutex);
940 if (ret)
941 return ret;
942
943 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
944 mutex_unlock(&obj->base.dev->struct_mutex);
945 if (ret)
946 return ret;
947
948 remain = args->size;
949 user_data = u64_to_user_ptr(args->data_ptr);
950 offset = offset_in_page(args->offset);
951 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
952 struct page *page = i915_gem_object_get_page(obj, idx);
953 int length;
954
955 length = remain;
956 if (offset + length > PAGE_SIZE)
957 length = PAGE_SIZE - offset;
958
959 ret = shmem_pread(page, offset, length, user_data,
960 page_to_phys(page) & obj_do_bit17_swizzling,
961 needs_clflush);
962 if (ret)
963 break;
964
965 remain -= length;
966 user_data += length;
967 offset = 0;
968 }
969
970 i915_gem_obj_finish_shmem_access(obj);
971 return ret;
972}
973
974static inline bool
975gtt_user_read(struct io_mapping *mapping,
976 loff_t base, int offset,
977 char __user *user_data, int length)
978{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530979 void *vaddr;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100980 unsigned long unwritten;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530981
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530982 /* We can use the cpu mem copy function because this is X86. */
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100983 vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base);
984 unwritten = __copy_to_user_inatomic(user_data, vaddr + offset, length);
985 io_mapping_unmap_atomic(vaddr);
986 if (unwritten) {
987 vaddr = (void __force *)
988 io_mapping_map_wc(mapping, base, PAGE_SIZE);
989 unwritten = copy_to_user(user_data, vaddr + offset, length);
990 io_mapping_unmap(vaddr);
991 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530992 return unwritten;
993}
994
995static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100996i915_gem_gtt_pread(struct drm_i915_gem_object *obj,
997 const struct drm_i915_gem_pread *args)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530998{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100999 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1000 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301001 struct drm_mm_node node;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001002 struct i915_vma *vma;
1003 void __user *user_data;
1004 u64 remain, offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301005 int ret;
1006
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001007 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1008 if (ret)
1009 return ret;
1010
1011 intel_runtime_pm_get(i915);
1012 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
1013 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001014 if (!IS_ERR(vma)) {
1015 node.start = i915_ggtt_offset(vma);
1016 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001017 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001018 if (ret) {
1019 i915_vma_unpin(vma);
1020 vma = ERR_PTR(ret);
1021 }
1022 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001023 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001024 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301025 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001026 goto out_unlock;
1027 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301028 }
1029
1030 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1031 if (ret)
1032 goto out_unpin;
1033
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001034 mutex_unlock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301035
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001036 user_data = u64_to_user_ptr(args->data_ptr);
1037 remain = args->size;
1038 offset = args->offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301039
1040 while (remain > 0) {
1041 /* Operation in this page
1042 *
1043 * page_base = page offset within aperture
1044 * page_offset = offset within page
1045 * page_length = bytes to copy for this page
1046 */
1047 u32 page_base = node.start;
1048 unsigned page_offset = offset_in_page(offset);
1049 unsigned page_length = PAGE_SIZE - page_offset;
1050 page_length = remain < page_length ? remain : page_length;
1051 if (node.allocated) {
1052 wmb();
1053 ggtt->base.insert_page(&ggtt->base,
1054 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001055 node.start, I915_CACHE_NONE, 0);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301056 wmb();
1057 } else {
1058 page_base += offset & PAGE_MASK;
1059 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001060
1061 if (gtt_user_read(&ggtt->mappable, page_base, page_offset,
1062 user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301063 ret = -EFAULT;
1064 break;
1065 }
1066
1067 remain -= page_length;
1068 user_data += page_length;
1069 offset += page_length;
1070 }
1071
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001072 mutex_lock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301073out_unpin:
1074 if (node.allocated) {
1075 wmb();
1076 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001077 node.start, node.size);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301078 remove_mappable_node(&node);
1079 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001080 i915_vma_unpin(vma);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301081 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001082out_unlock:
1083 intel_runtime_pm_put(i915);
1084 mutex_unlock(&i915->drm.struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001085
Eric Anholteb014592009-03-10 11:44:52 -07001086 return ret;
1087}
1088
Eric Anholt673a3942008-07-30 12:06:12 -07001089/**
1090 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001091 * @dev: drm device pointer
1092 * @data: ioctl data blob
1093 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -07001094 *
1095 * On error, the contents of *data are undefined.
1096 */
1097int
1098i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001099 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001100{
1101 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001102 struct drm_i915_gem_object *obj;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001103 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001104
Chris Wilson51311d02010-11-17 09:10:42 +00001105 if (args->size == 0)
1106 return 0;
1107
1108 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001109 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001110 args->size))
1111 return -EFAULT;
1112
Chris Wilson03ac0642016-07-20 13:31:51 +01001113 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001114 if (!obj)
1115 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001116
Chris Wilson7dcd2492010-09-26 20:21:44 +01001117 /* Bounds check source. */
Matthew Auld966d5bf2016-12-13 20:32:22 +00001118 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001119 ret = -EINVAL;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001120 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001121 }
1122
Chris Wilsondb53a302011-02-03 11:57:46 +00001123 trace_i915_gem_object_pread(obj, args->offset, args->size);
1124
Chris Wilsone95433c2016-10-28 13:58:27 +01001125 ret = i915_gem_object_wait(obj,
1126 I915_WAIT_INTERRUPTIBLE,
1127 MAX_SCHEDULE_TIMEOUT,
1128 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001129 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001130 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001131
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001132 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001133 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001134 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001135
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001136 ret = i915_gem_shmem_pread(obj, args);
Chris Wilson9c870d02016-10-24 13:42:15 +01001137 if (ret == -EFAULT || ret == -ENODEV)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001138 ret = i915_gem_gtt_pread(obj, args);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301139
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001140 i915_gem_object_unpin_pages(obj);
1141out:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001142 i915_gem_object_put(obj);
Eric Anholteb014592009-03-10 11:44:52 -07001143 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001144}
1145
Keith Packard0839ccb2008-10-30 19:38:48 -07001146/* This is the fast write path which cannot handle
1147 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001148 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001149
Chris Wilsonfe115622016-10-28 13:58:40 +01001150static inline bool
1151ggtt_write(struct io_mapping *mapping,
1152 loff_t base, int offset,
1153 char __user *user_data, int length)
Keith Packard0839ccb2008-10-30 19:38:48 -07001154{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001155 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001156 unsigned long unwritten;
1157
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001158 /* We can use the cpu mem copy function because this is X86. */
Chris Wilsonfe115622016-10-28 13:58:40 +01001159 vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base);
1160 unwritten = __copy_from_user_inatomic_nocache(vaddr + offset,
Keith Packard0839ccb2008-10-30 19:38:48 -07001161 user_data, length);
Chris Wilsonfe115622016-10-28 13:58:40 +01001162 io_mapping_unmap_atomic(vaddr);
1163 if (unwritten) {
1164 vaddr = (void __force *)
1165 io_mapping_map_wc(mapping, base, PAGE_SIZE);
1166 unwritten = copy_from_user(vaddr + offset, user_data, length);
1167 io_mapping_unmap(vaddr);
1168 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001169
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001170 return unwritten;
1171}
1172
Eric Anholt3de09aa2009-03-09 09:42:23 -07001173/**
1174 * This is the fast pwrite path, where we copy the data directly from the
1175 * user into the GTT, uncached.
Chris Wilsonfe115622016-10-28 13:58:40 +01001176 * @obj: i915 GEM object
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001177 * @args: pwrite arguments structure
Eric Anholt3de09aa2009-03-09 09:42:23 -07001178 */
Eric Anholt673a3942008-07-30 12:06:12 -07001179static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001180i915_gem_gtt_pwrite_fast(struct drm_i915_gem_object *obj,
1181 const struct drm_i915_gem_pwrite *args)
Eric Anholt673a3942008-07-30 12:06:12 -07001182{
Chris Wilsonfe115622016-10-28 13:58:40 +01001183 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301184 struct i915_ggtt *ggtt = &i915->ggtt;
1185 struct drm_mm_node node;
Chris Wilsonfe115622016-10-28 13:58:40 +01001186 struct i915_vma *vma;
1187 u64 remain, offset;
1188 void __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301189 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301190
Chris Wilsonfe115622016-10-28 13:58:40 +01001191 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1192 if (ret)
1193 return ret;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001194
Chris Wilson9c870d02016-10-24 13:42:15 +01001195 intel_runtime_pm_get(i915);
Chris Wilson058d88c2016-08-15 10:49:06 +01001196 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
Chris Wilsonde895082016-08-04 16:32:34 +01001197 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001198 if (!IS_ERR(vma)) {
1199 node.start = i915_ggtt_offset(vma);
1200 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001201 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001202 if (ret) {
1203 i915_vma_unpin(vma);
1204 vma = ERR_PTR(ret);
1205 }
1206 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001207 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001208 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301209 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001210 goto out_unlock;
1211 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301212 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001213
1214 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1215 if (ret)
1216 goto out_unpin;
1217
Chris Wilsonfe115622016-10-28 13:58:40 +01001218 mutex_unlock(&i915->drm.struct_mutex);
1219
Chris Wilsonb19482d2016-08-18 17:16:43 +01001220 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001221
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301222 user_data = u64_to_user_ptr(args->data_ptr);
1223 offset = args->offset;
1224 remain = args->size;
1225 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001226 /* Operation in this page
1227 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001228 * page_base = page offset within aperture
1229 * page_offset = offset within page
1230 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001231 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301232 u32 page_base = node.start;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001233 unsigned int page_offset = offset_in_page(offset);
1234 unsigned int page_length = PAGE_SIZE - page_offset;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301235 page_length = remain < page_length ? remain : page_length;
1236 if (node.allocated) {
1237 wmb(); /* flush the write before we modify the GGTT */
1238 ggtt->base.insert_page(&ggtt->base,
1239 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1240 node.start, I915_CACHE_NONE, 0);
1241 wmb(); /* flush modifications to the GGTT (insert_page) */
1242 } else {
1243 page_base += offset & PAGE_MASK;
1244 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001245 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001246 * source page isn't available. Return the error and we'll
1247 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301248 * If the object is non-shmem backed, we retry again with the
1249 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001250 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001251 if (ggtt_write(&ggtt->mappable, page_base, page_offset,
1252 user_data, page_length)) {
1253 ret = -EFAULT;
1254 break;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001255 }
Eric Anholt673a3942008-07-30 12:06:12 -07001256
Keith Packard0839ccb2008-10-30 19:38:48 -07001257 remain -= page_length;
1258 user_data += page_length;
1259 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001260 }
Chris Wilsonb19482d2016-08-18 17:16:43 +01001261 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001262
1263 mutex_lock(&i915->drm.struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001264out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301265 if (node.allocated) {
1266 wmb();
1267 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001268 node.start, node.size);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301269 remove_mappable_node(&node);
1270 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001271 i915_vma_unpin(vma);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301272 }
Chris Wilsonfe115622016-10-28 13:58:40 +01001273out_unlock:
Chris Wilson9c870d02016-10-24 13:42:15 +01001274 intel_runtime_pm_put(i915);
Chris Wilsonfe115622016-10-28 13:58:40 +01001275 mutex_unlock(&i915->drm.struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001276 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001277}
1278
Eric Anholt673a3942008-07-30 12:06:12 -07001279static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001280shmem_pwrite_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +02001281 char __user *user_data,
1282 bool page_do_bit17_swizzling,
1283 bool needs_clflush_before,
1284 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001285{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001286 char *vaddr;
1287 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001288
Daniel Vetterd174bd62012-03-25 19:47:40 +02001289 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001290 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Chris Wilsonfe115622016-10-28 13:58:40 +01001291 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001292 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001293 if (page_do_bit17_swizzling)
Chris Wilsonfe115622016-10-28 13:58:40 +01001294 ret = __copy_from_user_swizzled(vaddr, offset, user_data,
1295 length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001296 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001297 ret = __copy_from_user(vaddr + offset, user_data, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001298 if (needs_clflush_after)
Chris Wilsonfe115622016-10-28 13:58:40 +01001299 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001300 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001301 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001302
Chris Wilson755d2212012-09-04 21:02:55 +01001303 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001304}
1305
Chris Wilsonfe115622016-10-28 13:58:40 +01001306/* Per-page copy function for the shmem pwrite fastpath.
1307 * Flushes invalid cachelines before writing to the target if
1308 * needs_clflush_before is set and flushes out any written cachelines after
1309 * writing if needs_clflush is set.
1310 */
Eric Anholt40123c12009-03-09 13:42:30 -07001311static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001312shmem_pwrite(struct page *page, int offset, int len, char __user *user_data,
1313 bool page_do_bit17_swizzling,
1314 bool needs_clflush_before,
1315 bool needs_clflush_after)
Eric Anholt40123c12009-03-09 13:42:30 -07001316{
Chris Wilsonfe115622016-10-28 13:58:40 +01001317 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001318
Chris Wilsonfe115622016-10-28 13:58:40 +01001319 ret = -ENODEV;
1320 if (!page_do_bit17_swizzling) {
1321 char *vaddr = kmap_atomic(page);
1322
1323 if (needs_clflush_before)
1324 drm_clflush_virt_range(vaddr + offset, len);
1325 ret = __copy_from_user_inatomic(vaddr + offset, user_data, len);
1326 if (needs_clflush_after)
1327 drm_clflush_virt_range(vaddr + offset, len);
1328
1329 kunmap_atomic(vaddr);
1330 }
1331 if (ret == 0)
1332 return ret;
1333
1334 return shmem_pwrite_slow(page, offset, len, user_data,
1335 page_do_bit17_swizzling,
1336 needs_clflush_before,
1337 needs_clflush_after);
1338}
1339
1340static int
1341i915_gem_shmem_pwrite(struct drm_i915_gem_object *obj,
1342 const struct drm_i915_gem_pwrite *args)
1343{
1344 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1345 void __user *user_data;
1346 u64 remain;
1347 unsigned int obj_do_bit17_swizzling;
1348 unsigned int partial_cacheline_write;
1349 unsigned int needs_clflush;
1350 unsigned int offset, idx;
1351 int ret;
1352
1353 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
Chris Wilson43394c72016-08-18 17:16:47 +01001354 if (ret)
1355 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001356
Chris Wilsonfe115622016-10-28 13:58:40 +01001357 ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush);
1358 mutex_unlock(&i915->drm.struct_mutex);
1359 if (ret)
1360 return ret;
1361
1362 obj_do_bit17_swizzling = 0;
1363 if (i915_gem_object_needs_bit17_swizzle(obj))
1364 obj_do_bit17_swizzling = BIT(17);
1365
1366 /* If we don't overwrite a cacheline completely we need to be
1367 * careful to have up-to-date data by first clflushing. Don't
1368 * overcomplicate things and flush the entire patch.
1369 */
1370 partial_cacheline_write = 0;
1371 if (needs_clflush & CLFLUSH_BEFORE)
1372 partial_cacheline_write = boot_cpu_data.x86_clflush_size - 1;
1373
Chris Wilson43394c72016-08-18 17:16:47 +01001374 user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson43394c72016-08-18 17:16:47 +01001375 remain = args->size;
Chris Wilsonfe115622016-10-28 13:58:40 +01001376 offset = offset_in_page(args->offset);
1377 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
1378 struct page *page = i915_gem_object_get_page(obj, idx);
1379 int length;
Eric Anholt40123c12009-03-09 13:42:30 -07001380
Chris Wilsonfe115622016-10-28 13:58:40 +01001381 length = remain;
1382 if (offset + length > PAGE_SIZE)
1383 length = PAGE_SIZE - offset;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001384
Chris Wilsonfe115622016-10-28 13:58:40 +01001385 ret = shmem_pwrite(page, offset, length, user_data,
1386 page_to_phys(page) & obj_do_bit17_swizzling,
1387 (offset | length) & partial_cacheline_write,
1388 needs_clflush & CLFLUSH_AFTER);
1389 if (ret)
Chris Wilson9da3da62012-06-01 15:20:22 +01001390 break;
1391
Chris Wilsonfe115622016-10-28 13:58:40 +01001392 remain -= length;
1393 user_data += length;
1394 offset = 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001395 }
1396
Rodrigo Vivide152b62015-07-07 16:28:51 -07001397 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001398 i915_gem_obj_finish_shmem_access(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001399 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001400}
1401
1402/**
1403 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001404 * @dev: drm device
1405 * @data: ioctl data blob
1406 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001407 *
1408 * On error, the contents of the buffer that were to be modified are undefined.
1409 */
1410int
1411i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001412 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001413{
1414 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001415 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001416 int ret;
1417
1418 if (args->size == 0)
1419 return 0;
1420
1421 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001422 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001423 args->size))
1424 return -EFAULT;
1425
Chris Wilson03ac0642016-07-20 13:31:51 +01001426 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001427 if (!obj)
1428 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001429
Chris Wilson7dcd2492010-09-26 20:21:44 +01001430 /* Bounds check destination. */
Matthew Auld966d5bf2016-12-13 20:32:22 +00001431 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001432 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001433 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001434 }
1435
Chris Wilsondb53a302011-02-03 11:57:46 +00001436 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1437
Chris Wilsone95433c2016-10-28 13:58:27 +01001438 ret = i915_gem_object_wait(obj,
1439 I915_WAIT_INTERRUPTIBLE |
1440 I915_WAIT_ALL,
1441 MAX_SCHEDULE_TIMEOUT,
1442 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001443 if (ret)
1444 goto err;
1445
Chris Wilsonfe115622016-10-28 13:58:40 +01001446 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001447 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001448 goto err;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001449
Daniel Vetter935aaa62012-03-25 19:47:35 +02001450 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001451 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1452 * it would end up going through the fenced access, and we'll get
1453 * different detiling behavior between reading and writing.
1454 * pread/pwrite currently are reading and writing from the CPU
1455 * perspective, requiring manual detiling by the client.
1456 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001457 if (!i915_gem_object_has_struct_page(obj) ||
Chris Wilson9c870d02016-10-24 13:42:15 +01001458 cpu_write_needs_clflush(obj))
Daniel Vetter935aaa62012-03-25 19:47:35 +02001459 /* Note that the gtt paths might fail with non-page-backed user
1460 * pointers (e.g. gtt mappings when moving data between
Chris Wilson9c870d02016-10-24 13:42:15 +01001461 * textures). Fallback to the shmem path in that case.
1462 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001463 ret = i915_gem_gtt_pwrite_fast(obj, args);
Eric Anholt673a3942008-07-30 12:06:12 -07001464
Chris Wilsond1054ee2016-07-16 18:42:36 +01001465 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001466 if (obj->phys_handle)
1467 ret = i915_gem_phys_pwrite(obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301468 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001469 ret = i915_gem_shmem_pwrite(obj, args);
Chris Wilson6a2c4232014-11-04 04:51:40 -08001470 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001471
Chris Wilsonfe115622016-10-28 13:58:40 +01001472 i915_gem_object_unpin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001473err:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001474 i915_gem_object_put(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001475 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001476}
1477
Chris Wilsond243ad82016-08-18 17:16:44 +01001478static inline enum fb_op_origin
Chris Wilsonaeecc962016-06-17 14:46:39 -03001479write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1480{
Chris Wilson50349242016-08-18 17:17:04 +01001481 return (domain == I915_GEM_DOMAIN_GTT ?
1482 obj->frontbuffer_ggtt_origin : ORIGIN_CPU);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001483}
1484
Chris Wilson40e62d52016-10-28 13:58:41 +01001485static void i915_gem_object_bump_inactive_ggtt(struct drm_i915_gem_object *obj)
1486{
1487 struct drm_i915_private *i915;
1488 struct list_head *list;
1489 struct i915_vma *vma;
1490
1491 list_for_each_entry(vma, &obj->vma_list, obj_link) {
1492 if (!i915_vma_is_ggtt(vma))
Chris Wilson28f412e2016-12-23 14:57:55 +00001493 break;
Chris Wilson40e62d52016-10-28 13:58:41 +01001494
1495 if (i915_vma_is_active(vma))
1496 continue;
1497
1498 if (!drm_mm_node_allocated(&vma->node))
1499 continue;
1500
1501 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
1502 }
1503
1504 i915 = to_i915(obj->base.dev);
1505 list = obj->bind_count ? &i915->mm.bound_list : &i915->mm.unbound_list;
Joonas Lahtinen56cea322016-11-02 12:16:04 +02001506 list_move_tail(&obj->global_link, list);
Chris Wilson40e62d52016-10-28 13:58:41 +01001507}
1508
Eric Anholt673a3942008-07-30 12:06:12 -07001509/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001510 * Called when user space prepares to use an object with the CPU, either
1511 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001512 * @dev: drm device
1513 * @data: ioctl data blob
1514 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001515 */
1516int
1517i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001518 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001519{
1520 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001521 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001522 uint32_t read_domains = args->read_domains;
1523 uint32_t write_domain = args->write_domain;
Chris Wilson40e62d52016-10-28 13:58:41 +01001524 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07001525
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001526 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001527 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001528 return -EINVAL;
1529
1530 /* Having something in the write domain implies it's in the read
1531 * domain, and only that read domain. Enforce that in the request.
1532 */
1533 if (write_domain != 0 && read_domains != write_domain)
1534 return -EINVAL;
1535
Chris Wilson03ac0642016-07-20 13:31:51 +01001536 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001537 if (!obj)
1538 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001539
Chris Wilson3236f572012-08-24 09:35:09 +01001540 /* Try to flush the object off the GPU without holding the lock.
1541 * We will repeat the flush holding the lock in the normal manner
1542 * to catch cases where we are gazumped.
1543 */
Chris Wilson40e62d52016-10-28 13:58:41 +01001544 err = i915_gem_object_wait(obj,
Chris Wilsone95433c2016-10-28 13:58:27 +01001545 I915_WAIT_INTERRUPTIBLE |
1546 (write_domain ? I915_WAIT_ALL : 0),
1547 MAX_SCHEDULE_TIMEOUT,
1548 to_rps_client(file));
Chris Wilson40e62d52016-10-28 13:58:41 +01001549 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001550 goto out;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001551
Chris Wilson40e62d52016-10-28 13:58:41 +01001552 /* Flush and acquire obj->pages so that we are coherent through
1553 * direct access in memory with previous cached writes through
1554 * shmemfs and that our cache domain tracking remains valid.
1555 * For example, if the obj->filp was moved to swap without us
1556 * being notified and releasing the pages, we would mistakenly
1557 * continue to assume that the obj remained out of the CPU cached
1558 * domain.
1559 */
1560 err = i915_gem_object_pin_pages(obj);
1561 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001562 goto out;
Chris Wilson40e62d52016-10-28 13:58:41 +01001563
1564 err = i915_mutex_lock_interruptible(dev);
1565 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001566 goto out_unpin;
Chris Wilson3236f572012-08-24 09:35:09 +01001567
Chris Wilson43566de2015-01-02 16:29:29 +05301568 if (read_domains & I915_GEM_DOMAIN_GTT)
Chris Wilson40e62d52016-10-28 13:58:41 +01001569 err = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301570 else
Chris Wilson40e62d52016-10-28 13:58:41 +01001571 err = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1572
1573 /* And bump the LRU for this access */
1574 i915_gem_object_bump_inactive_ggtt(obj);
1575
1576 mutex_unlock(&dev->struct_mutex);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001577
Daniel Vetter031b6982015-06-26 19:35:16 +02001578 if (write_domain != 0)
Chris Wilsonaeecc962016-06-17 14:46:39 -03001579 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001580
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001581out_unpin:
Chris Wilson40e62d52016-10-28 13:58:41 +01001582 i915_gem_object_unpin_pages(obj);
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001583out:
1584 i915_gem_object_put(obj);
Chris Wilson40e62d52016-10-28 13:58:41 +01001585 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001586}
1587
1588/**
1589 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001590 * @dev: drm device
1591 * @data: ioctl data blob
1592 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001593 */
1594int
1595i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001596 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001597{
1598 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001599 struct drm_i915_gem_object *obj;
Chris Wilsonc21724c2016-08-05 10:14:19 +01001600 int err = 0;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001601
Chris Wilson03ac0642016-07-20 13:31:51 +01001602 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001603 if (!obj)
1604 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001605
Eric Anholt673a3942008-07-30 12:06:12 -07001606 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilsonc21724c2016-08-05 10:14:19 +01001607 if (READ_ONCE(obj->pin_display)) {
1608 err = i915_mutex_lock_interruptible(dev);
1609 if (!err) {
1610 i915_gem_object_flush_cpu_write_domain(obj);
1611 mutex_unlock(&dev->struct_mutex);
1612 }
1613 }
Eric Anholte47c68e2008-11-14 13:35:19 -08001614
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001615 i915_gem_object_put(obj);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001616 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001617}
1618
1619/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001620 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1621 * it is mapped to.
1622 * @dev: drm device
1623 * @data: ioctl data blob
1624 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001625 *
1626 * While the mapping holds a reference on the contents of the object, it doesn't
1627 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001628 *
1629 * IMPORTANT:
1630 *
1631 * DRM driver writers who look a this function as an example for how to do GEM
1632 * mmap support, please don't implement mmap support like here. The modern way
1633 * to implement DRM mmap support is with an mmap offset ioctl (like
1634 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1635 * That way debug tooling like valgrind will understand what's going on, hiding
1636 * the mmap call in a driver private ioctl will break that. The i915 driver only
1637 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001638 */
1639int
1640i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001641 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001642{
1643 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001644 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001645 unsigned long addr;
1646
Akash Goel1816f922015-01-02 16:29:30 +05301647 if (args->flags & ~(I915_MMAP_WC))
1648 return -EINVAL;
1649
Borislav Petkov568a58e2016-03-29 17:42:01 +02001650 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301651 return -ENODEV;
1652
Chris Wilson03ac0642016-07-20 13:31:51 +01001653 obj = i915_gem_object_lookup(file, args->handle);
1654 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001655 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001656
Daniel Vetter1286ff72012-05-10 15:25:09 +02001657 /* prime objects have no backing filp to GEM mmap
1658 * pages from.
1659 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001660 if (!obj->base.filp) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001661 i915_gem_object_put(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001662 return -EINVAL;
1663 }
1664
Chris Wilson03ac0642016-07-20 13:31:51 +01001665 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001666 PROT_READ | PROT_WRITE, MAP_SHARED,
1667 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301668 if (args->flags & I915_MMAP_WC) {
1669 struct mm_struct *mm = current->mm;
1670 struct vm_area_struct *vma;
1671
Michal Hocko80a89a52016-05-23 16:26:11 -07001672 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001673 i915_gem_object_put(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001674 return -EINTR;
1675 }
Akash Goel1816f922015-01-02 16:29:30 +05301676 vma = find_vma(mm, addr);
1677 if (vma)
1678 vma->vm_page_prot =
1679 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1680 else
1681 addr = -ENOMEM;
1682 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001683
1684 /* This may race, but that's ok, it only gets set */
Chris Wilson50349242016-08-18 17:17:04 +01001685 WRITE_ONCE(obj->frontbuffer_ggtt_origin, ORIGIN_CPU);
Akash Goel1816f922015-01-02 16:29:30 +05301686 }
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001687 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001688 if (IS_ERR((void *)addr))
1689 return addr;
1690
1691 args->addr_ptr = (uint64_t) addr;
1692
1693 return 0;
1694}
1695
Chris Wilson03af84f2016-08-18 17:17:01 +01001696static unsigned int tile_row_pages(struct drm_i915_gem_object *obj)
1697{
Chris Wilson6649a0b2017-01-09 16:16:08 +00001698 return i915_gem_object_get_tile_row_size(obj) >> PAGE_SHIFT;
Chris Wilson03af84f2016-08-18 17:17:01 +01001699}
1700
Jesse Barnesde151cf2008-11-12 10:03:55 -08001701/**
Chris Wilson4cc69072016-08-25 19:05:19 +01001702 * i915_gem_mmap_gtt_version - report the current feature set for GTT mmaps
1703 *
1704 * A history of the GTT mmap interface:
1705 *
1706 * 0 - Everything had to fit into the GTT. Both parties of a memcpy had to
1707 * aligned and suitable for fencing, and still fit into the available
1708 * mappable space left by the pinned display objects. A classic problem
1709 * we called the page-fault-of-doom where we would ping-pong between
1710 * two objects that could not fit inside the GTT and so the memcpy
1711 * would page one object in at the expense of the other between every
1712 * single byte.
1713 *
1714 * 1 - Objects can be any size, and have any compatible fencing (X Y, or none
1715 * as set via i915_gem_set_tiling() [DRM_I915_GEM_SET_TILING]). If the
1716 * object is too large for the available space (or simply too large
1717 * for the mappable aperture!), a view is created instead and faulted
1718 * into userspace. (This view is aligned and sized appropriately for
1719 * fenced access.)
1720 *
1721 * Restrictions:
1722 *
1723 * * snoopable objects cannot be accessed via the GTT. It can cause machine
1724 * hangs on some architectures, corruption on others. An attempt to service
1725 * a GTT page fault from a snoopable object will generate a SIGBUS.
1726 *
1727 * * the object must be able to fit into RAM (physical memory, though no
1728 * limited to the mappable aperture).
1729 *
1730 *
1731 * Caveats:
1732 *
1733 * * a new GTT page fault will synchronize rendering from the GPU and flush
1734 * all data to system memory. Subsequent access will not be synchronized.
1735 *
1736 * * all mappings are revoked on runtime device suspend.
1737 *
1738 * * there are only 8, 16 or 32 fence registers to share between all users
1739 * (older machines require fence register for display and blitter access
1740 * as well). Contention of the fence registers will cause the previous users
1741 * to be unmapped and any new access will generate new page faults.
1742 *
1743 * * running out of memory while servicing a fault may generate a SIGBUS,
1744 * rather than the expected SIGSEGV.
1745 */
1746int i915_gem_mmap_gtt_version(void)
1747{
1748 return 1;
1749}
1750
Chris Wilson2d4281b2017-01-10 09:56:32 +00001751static inline struct i915_ggtt_view
1752compute_partial_view(struct drm_i915_gem_object *obj,
Chris Wilson2d4281b2017-01-10 09:56:32 +00001753 pgoff_t page_offset,
1754 unsigned int chunk)
1755{
1756 struct i915_ggtt_view view;
1757
1758 if (i915_gem_object_is_tiled(obj))
1759 chunk = roundup(chunk, tile_row_pages(obj));
1760
Chris Wilson2d4281b2017-01-10 09:56:32 +00001761 view.type = I915_GGTT_VIEW_PARTIAL;
Chris Wilson8bab11932017-01-14 00:28:25 +00001762 view.partial.offset = rounddown(page_offset, chunk);
1763 view.partial.size =
Chris Wilson2d4281b2017-01-10 09:56:32 +00001764 min_t(unsigned int, chunk,
Chris Wilson8bab11932017-01-14 00:28:25 +00001765 (obj->base.size >> PAGE_SHIFT) - view.partial.offset);
Chris Wilson2d4281b2017-01-10 09:56:32 +00001766
1767 /* If the partial covers the entire object, just create a normal VMA. */
1768 if (chunk >= obj->base.size >> PAGE_SHIFT)
1769 view.type = I915_GGTT_VIEW_NORMAL;
1770
1771 return view;
1772}
1773
Chris Wilson4cc69072016-08-25 19:05:19 +01001774/**
Jesse Barnesde151cf2008-11-12 10:03:55 -08001775 * i915_gem_fault - fault a page into the GTT
Chris Wilson058d88c2016-08-15 10:49:06 +01001776 * @area: CPU VMA in question
Geliang Tangd9072a32015-09-15 05:58:44 -07001777 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001778 *
1779 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1780 * from userspace. The fault handler takes care of binding the object to
1781 * the GTT (if needed), allocating and programming a fence register (again,
1782 * only if needed based on whether the old reg is still valid or the object
1783 * is tiled) and inserting a new PTE into the faulting process.
1784 *
1785 * Note that the faulting process may involve evicting existing objects
1786 * from the GTT and/or fence registers to make room. So performance may
1787 * suffer if the GTT working set is large or there are few fence registers
1788 * left.
Chris Wilson4cc69072016-08-25 19:05:19 +01001789 *
1790 * The current feature set supported by i915_gem_fault() and thus GTT mmaps
1791 * is exposed via I915_PARAM_MMAP_GTT_VERSION (see i915_gem_mmap_gtt_version).
Jesse Barnesde151cf2008-11-12 10:03:55 -08001792 */
Chris Wilson058d88c2016-08-15 10:49:06 +01001793int i915_gem_fault(struct vm_area_struct *area, struct vm_fault *vmf)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001794{
Chris Wilson03af84f2016-08-18 17:17:01 +01001795#define MIN_CHUNK_PAGES ((1 << 20) >> PAGE_SHIFT) /* 1 MiB */
Chris Wilson058d88c2016-08-15 10:49:06 +01001796 struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data);
Chris Wilson05394f32010-11-08 19:18:58 +00001797 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001798 struct drm_i915_private *dev_priv = to_i915(dev);
1799 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001800 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Chris Wilson058d88c2016-08-15 10:49:06 +01001801 struct i915_vma *vma;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001802 pgoff_t page_offset;
Chris Wilson82118872016-08-18 17:17:05 +01001803 unsigned int flags;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001804 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02001805
Jesse Barnesde151cf2008-11-12 10:03:55 -08001806 /* We don't use vmf->pgoff since that has the fake offset */
Jan Kara1a29d852016-12-14 15:07:01 -08001807 page_offset = (vmf->address - area->vm_start) >> PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001808
Chris Wilsondb53a302011-02-03 11:57:46 +00001809 trace_i915_gem_object_fault(obj, page_offset, true, write);
1810
Chris Wilson6e4930f2014-02-07 18:37:06 -02001811 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01001812 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02001813 * repeat the flush holding the lock in the normal manner to catch cases
1814 * where we are gazumped.
1815 */
Chris Wilsone95433c2016-10-28 13:58:27 +01001816 ret = i915_gem_object_wait(obj,
1817 I915_WAIT_INTERRUPTIBLE,
1818 MAX_SCHEDULE_TIMEOUT,
1819 NULL);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001820 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001821 goto err;
1822
Chris Wilson40e62d52016-10-28 13:58:41 +01001823 ret = i915_gem_object_pin_pages(obj);
1824 if (ret)
1825 goto err;
1826
Chris Wilsonb8f90962016-08-05 10:14:07 +01001827 intel_runtime_pm_get(dev_priv);
1828
1829 ret = i915_mutex_lock_interruptible(dev);
1830 if (ret)
1831 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02001832
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001833 /* Access to snoopable pages through the GTT is incoherent. */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001834 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev_priv)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001835 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001836 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001837 }
1838
Chris Wilson82118872016-08-18 17:17:05 +01001839 /* If the object is smaller than a couple of partial vma, it is
1840 * not worth only creating a single partial vma - we may as well
1841 * clear enough space for the full object.
1842 */
1843 flags = PIN_MAPPABLE;
1844 if (obj->base.size > 2 * MIN_CHUNK_PAGES << PAGE_SHIFT)
1845 flags |= PIN_NONBLOCK | PIN_NONFAULT;
1846
Chris Wilsona61007a2016-08-18 17:17:02 +01001847 /* Now pin it into the GTT as needed */
Chris Wilson82118872016-08-18 17:17:05 +01001848 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, flags);
Chris Wilsona61007a2016-08-18 17:17:02 +01001849 if (IS_ERR(vma)) {
Chris Wilsona61007a2016-08-18 17:17:02 +01001850 /* Use a partial view if it is bigger than available space */
Chris Wilson2d4281b2017-01-10 09:56:32 +00001851 struct i915_ggtt_view view =
Chris Wilson8201c1f2017-01-10 09:56:33 +00001852 compute_partial_view(obj, page_offset, MIN_CHUNK_PAGES);
Chris Wilsonaa136d92016-08-18 17:17:03 +01001853
Chris Wilson50349242016-08-18 17:17:04 +01001854 /* Userspace is now writing through an untracked VMA, abandon
1855 * all hope that the hardware is able to track future writes.
1856 */
1857 obj->frontbuffer_ggtt_origin = ORIGIN_CPU;
1858
Chris Wilsona61007a2016-08-18 17:17:02 +01001859 vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
1860 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001861 if (IS_ERR(vma)) {
1862 ret = PTR_ERR(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001863 goto err_unlock;
Chris Wilson058d88c2016-08-15 10:49:06 +01001864 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001865
Chris Wilsonc9839302012-11-20 10:45:17 +00001866 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1867 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001868 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00001869
Chris Wilson49ef5292016-08-18 17:17:00 +01001870 ret = i915_vma_get_fence(vma);
Chris Wilsonc9839302012-11-20 10:45:17 +00001871 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001872 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001873
Chris Wilson275f0392016-10-24 13:42:14 +01001874 /* Mark as being mmapped into userspace for later revocation */
Chris Wilson9c870d02016-10-24 13:42:15 +01001875 assert_rpm_wakelock_held(dev_priv);
Chris Wilson275f0392016-10-24 13:42:14 +01001876 if (list_empty(&obj->userfault_link))
1877 list_add(&obj->userfault_link, &dev_priv->mm.userfault_list);
Chris Wilson275f0392016-10-24 13:42:14 +01001878
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001879 /* Finally, remap it using the new GTT offset */
Chris Wilsonc58305a2016-08-19 16:54:28 +01001880 ret = remap_io_mapping(area,
Chris Wilson8bab11932017-01-14 00:28:25 +00001881 area->vm_start + (vma->ggtt_view.partial.offset << PAGE_SHIFT),
Chris Wilsonc58305a2016-08-19 16:54:28 +01001882 (ggtt->mappable_base + vma->node.start) >> PAGE_SHIFT,
1883 min_t(u64, vma->size, area->vm_end - area->vm_start),
1884 &ggtt->mappable);
Chris Wilsona61007a2016-08-18 17:17:02 +01001885
Chris Wilsonb8f90962016-08-05 10:14:07 +01001886err_unpin:
Chris Wilson058d88c2016-08-15 10:49:06 +01001887 __i915_vma_unpin(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001888err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001889 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001890err_rpm:
1891 intel_runtime_pm_put(dev_priv);
Chris Wilson40e62d52016-10-28 13:58:41 +01001892 i915_gem_object_unpin_pages(obj);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001893err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001894 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001895 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001896 /*
1897 * We eat errors when the gpu is terminally wedged to avoid
1898 * userspace unduly crashing (gl has no provisions for mmaps to
1899 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1900 * and so needs to be reported.
1901 */
1902 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001903 ret = VM_FAULT_SIGBUS;
1904 break;
1905 }
Chris Wilson045e7692010-11-07 09:18:22 +00001906 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001907 /*
1908 * EAGAIN means the gpu is hung and we'll wait for the error
1909 * handler to reset everything when re-faulting in
1910 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001911 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001912 case 0:
1913 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001914 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001915 case -EBUSY:
1916 /*
1917 * EBUSY is ok: this just means that another thread
1918 * already did the job.
1919 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001920 ret = VM_FAULT_NOPAGE;
1921 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001922 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001923 ret = VM_FAULT_OOM;
1924 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001925 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001926 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001927 ret = VM_FAULT_SIGBUS;
1928 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001929 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001930 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001931 ret = VM_FAULT_SIGBUS;
1932 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001933 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001934 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001935}
1936
1937/**
Chris Wilson901782b2009-07-10 08:18:50 +01001938 * i915_gem_release_mmap - remove physical page mappings
1939 * @obj: obj in question
1940 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001941 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001942 * relinquish ownership of the pages back to the system.
1943 *
1944 * It is vital that we remove the page mapping if we have mapped a tiled
1945 * object through the GTT and then lose the fence register due to
1946 * resource pressure. Similarly if the object has been moved out of the
1947 * aperture, than pages mapped into userspace must be revoked. Removing the
1948 * mapping will then trigger a page fault on the next user access, allowing
1949 * fixup by i915_gem_fault().
1950 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001951void
Chris Wilson05394f32010-11-08 19:18:58 +00001952i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001953{
Chris Wilson275f0392016-10-24 13:42:14 +01001954 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Chris Wilson275f0392016-10-24 13:42:14 +01001955
Chris Wilson349f2cc2016-04-13 17:35:12 +01001956 /* Serialisation between user GTT access and our code depends upon
1957 * revoking the CPU's PTE whilst the mutex is held. The next user
1958 * pagefault then has to wait until we release the mutex.
Chris Wilson9c870d02016-10-24 13:42:15 +01001959 *
1960 * Note that RPM complicates somewhat by adding an additional
1961 * requirement that operations to the GGTT be made holding the RPM
1962 * wakeref.
Chris Wilson349f2cc2016-04-13 17:35:12 +01001963 */
Chris Wilson275f0392016-10-24 13:42:14 +01001964 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson9c870d02016-10-24 13:42:15 +01001965 intel_runtime_pm_get(i915);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001966
Chris Wilson3594a3e2016-10-24 13:42:16 +01001967 if (list_empty(&obj->userfault_link))
Chris Wilson9c870d02016-10-24 13:42:15 +01001968 goto out;
Chris Wilson901782b2009-07-10 08:18:50 +01001969
Chris Wilson3594a3e2016-10-24 13:42:16 +01001970 list_del_init(&obj->userfault_link);
David Herrmann6796cb12014-01-03 14:24:19 +01001971 drm_vma_node_unmap(&obj->base.vma_node,
1972 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001973
1974 /* Ensure that the CPU's PTE are revoked and there are not outstanding
1975 * memory transactions from userspace before we return. The TLB
1976 * flushing implied above by changing the PTE above *should* be
1977 * sufficient, an extra barrier here just provides us with a bit
1978 * of paranoid documentation about our requirement to serialise
1979 * memory writes before touching registers / GSM.
1980 */
1981 wmb();
Chris Wilson9c870d02016-10-24 13:42:15 +01001982
1983out:
1984 intel_runtime_pm_put(i915);
Chris Wilson901782b2009-07-10 08:18:50 +01001985}
1986
Chris Wilson7c108fd2016-10-24 13:42:18 +01001987void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv)
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001988{
Chris Wilson3594a3e2016-10-24 13:42:16 +01001989 struct drm_i915_gem_object *obj, *on;
Chris Wilson7c108fd2016-10-24 13:42:18 +01001990 int i;
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001991
Chris Wilson3594a3e2016-10-24 13:42:16 +01001992 /*
1993 * Only called during RPM suspend. All users of the userfault_list
1994 * must be holding an RPM wakeref to ensure that this can not
1995 * run concurrently with themselves (and use the struct_mutex for
1996 * protection between themselves).
1997 */
1998
1999 list_for_each_entry_safe(obj, on,
2000 &dev_priv->mm.userfault_list, userfault_link) {
Chris Wilson275f0392016-10-24 13:42:14 +01002001 list_del_init(&obj->userfault_link);
Chris Wilson275f0392016-10-24 13:42:14 +01002002 drm_vma_node_unmap(&obj->base.vma_node,
2003 obj->base.dev->anon_inode->i_mapping);
Chris Wilson275f0392016-10-24 13:42:14 +01002004 }
Chris Wilson7c108fd2016-10-24 13:42:18 +01002005
2006 /* The fence will be lost when the device powers down. If any were
2007 * in use by hardware (i.e. they are pinned), we should not be powering
2008 * down! All other fences will be reacquired by the user upon waking.
2009 */
2010 for (i = 0; i < dev_priv->num_fence_regs; i++) {
2011 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2012
Chris Wilsone0ec3ec2017-02-03 12:57:17 +00002013 /* Ideally we want to assert that the fence register is not
2014 * live at this point (i.e. that no piece of code will be
2015 * trying to write through fence + GTT, as that both violates
2016 * our tracking of activity and associated locking/barriers,
2017 * but also is illegal given that the hw is powered down).
2018 *
2019 * Previously we used reg->pin_count as a "liveness" indicator.
2020 * That is not sufficient, and we need a more fine-grained
2021 * tool if we want to have a sanity check here.
2022 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002023
2024 if (!reg->vma)
2025 continue;
2026
2027 GEM_BUG_ON(!list_empty(&reg->vma->obj->userfault_link));
2028 reg->dirty = true;
2029 }
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002030}
2031
Chris Wilsond8cb5082012-08-11 15:41:03 +01002032static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2033{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002034 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002035 int err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002036
Chris Wilsonf3f61842016-08-05 10:14:14 +01002037 err = drm_gem_create_mmap_offset(&obj->base);
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002038 if (likely(!err))
Chris Wilsonf3f61842016-08-05 10:14:14 +01002039 return 0;
Daniel Vetterda494d72012-12-20 15:11:16 +01002040
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002041 /* Attempt to reap some mmap space from dead objects */
2042 do {
2043 err = i915_gem_wait_for_idle(dev_priv, I915_WAIT_INTERRUPTIBLE);
2044 if (err)
2045 break;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002046
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002047 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002048 err = drm_gem_create_mmap_offset(&obj->base);
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002049 if (!err)
2050 break;
2051
2052 } while (flush_delayed_work(&dev_priv->gt.retire_work));
Daniel Vetterda494d72012-12-20 15:11:16 +01002053
Chris Wilsonf3f61842016-08-05 10:14:14 +01002054 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002055}
2056
2057static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2058{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002059 drm_gem_free_mmap_offset(&obj->base);
2060}
2061
Dave Airlieda6b51d2014-12-24 13:11:17 +10002062int
Dave Airlieff72145b2011-02-07 12:16:14 +10002063i915_gem_mmap_gtt(struct drm_file *file,
2064 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002065 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002066 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002067{
Chris Wilson05394f32010-11-08 19:18:58 +00002068 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002069 int ret;
2070
Chris Wilson03ac0642016-07-20 13:31:51 +01002071 obj = i915_gem_object_lookup(file, handle);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002072 if (!obj)
2073 return -ENOENT;
Chris Wilsonab182822009-09-22 18:46:17 +01002074
Chris Wilsond8cb5082012-08-11 15:41:03 +01002075 ret = i915_gem_object_create_mmap_offset(obj);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002076 if (ret == 0)
2077 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002078
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002079 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002080 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002081}
2082
Dave Airlieff72145b2011-02-07 12:16:14 +10002083/**
2084 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2085 * @dev: DRM device
2086 * @data: GTT mapping ioctl data
2087 * @file: GEM object info
2088 *
2089 * Simply returns the fake offset to userspace so it can mmap it.
2090 * The mmap call will end up in drm_gem_mmap(), which will set things
2091 * up so we can get faults in the handler above.
2092 *
2093 * The fault handler will take care of binding the object into the GTT
2094 * (since it may have been evicted to make room for something), allocating
2095 * a fence register, and mapping the appropriate aperture address into
2096 * userspace.
2097 */
2098int
2099i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2100 struct drm_file *file)
2101{
2102 struct drm_i915_gem_mmap_gtt *args = data;
2103
Dave Airlieda6b51d2014-12-24 13:11:17 +10002104 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002105}
2106
Daniel Vetter225067e2012-08-20 10:23:20 +02002107/* Immediately discard the backing storage */
2108static void
2109i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002110{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002111 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002112
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002113 if (obj->base.filp == NULL)
2114 return;
2115
Daniel Vetter225067e2012-08-20 10:23:20 +02002116 /* Our goal here is to return as much of the memory as
2117 * is possible back to the system as we are called from OOM.
2118 * To do this we must instruct the shmfs to drop all of its
2119 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002120 */
Chris Wilson55372522014-03-25 13:23:06 +00002121 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002122 obj->mm.madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002123}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002124
Chris Wilson55372522014-03-25 13:23:06 +00002125/* Try to discard unwanted pages */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002126void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002127{
Chris Wilson55372522014-03-25 13:23:06 +00002128 struct address_space *mapping;
2129
Chris Wilson1233e2d2016-10-28 13:58:37 +01002130 lockdep_assert_held(&obj->mm.lock);
2131 GEM_BUG_ON(obj->mm.pages);
2132
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002133 switch (obj->mm.madv) {
Chris Wilson55372522014-03-25 13:23:06 +00002134 case I915_MADV_DONTNEED:
2135 i915_gem_object_truncate(obj);
2136 case __I915_MADV_PURGED:
2137 return;
2138 }
2139
2140 if (obj->base.filp == NULL)
2141 return;
2142
Al Viro93c76a32015-12-04 23:45:44 -05002143 mapping = obj->base.filp->f_mapping,
Chris Wilson55372522014-03-25 13:23:06 +00002144 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002145}
2146
Chris Wilson5cdf5882010-09-27 15:51:07 +01002147static void
Chris Wilson03ac84f2016-10-28 13:58:36 +01002148i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj,
2149 struct sg_table *pages)
Eric Anholt673a3942008-07-30 12:06:12 -07002150{
Dave Gordon85d12252016-05-20 11:54:06 +01002151 struct sgt_iter sgt_iter;
2152 struct page *page;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002153
Chris Wilsone5facdf2016-12-23 14:57:57 +00002154 __i915_gem_object_release_shmem(obj, pages, true);
Eric Anholt856fa192009-03-19 14:10:50 -07002155
Chris Wilson03ac84f2016-10-28 13:58:36 +01002156 i915_gem_gtt_finish_pages(obj, pages);
Imre Deake2273302015-07-09 12:59:05 +03002157
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002158 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002159 i915_gem_object_save_bit_17_swizzle(obj, pages);
Eric Anholt280b7132009-03-12 16:56:27 -07002160
Chris Wilson03ac84f2016-10-28 13:58:36 +01002161 for_each_sgt_page(page, sgt_iter, pages) {
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002162 if (obj->mm.dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002163 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002164
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002165 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002166 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002167
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002168 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002169 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002170 obj->mm.dirty = false;
Eric Anholt673a3942008-07-30 12:06:12 -07002171
Chris Wilson03ac84f2016-10-28 13:58:36 +01002172 sg_free_table(pages);
2173 kfree(pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002174}
2175
Chris Wilson96d77632016-10-28 13:58:33 +01002176static void __i915_gem_object_reset_page_iter(struct drm_i915_gem_object *obj)
2177{
2178 struct radix_tree_iter iter;
2179 void **slot;
2180
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002181 radix_tree_for_each_slot(slot, &obj->mm.get_page.radix, &iter, 0)
2182 radix_tree_delete(&obj->mm.get_page.radix, iter.index);
Chris Wilson96d77632016-10-28 13:58:33 +01002183}
2184
Chris Wilson548625e2016-11-01 12:11:34 +00002185void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
2186 enum i915_mm_subclass subclass)
Chris Wilson37e680a2012-06-07 15:38:42 +01002187{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002188 struct sg_table *pages;
Chris Wilson37e680a2012-06-07 15:38:42 +01002189
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002190 if (i915_gem_object_has_pinned_pages(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002191 return;
Chris Wilsona5570172012-09-04 21:02:54 +01002192
Chris Wilson15717de2016-08-04 07:52:26 +01002193 GEM_BUG_ON(obj->bind_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002194 if (!READ_ONCE(obj->mm.pages))
2195 return;
2196
2197 /* May be called by shrinker from within get_pages() (on another bo) */
Chris Wilson548625e2016-11-01 12:11:34 +00002198 mutex_lock_nested(&obj->mm.lock, subclass);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002199 if (unlikely(atomic_read(&obj->mm.pages_pin_count)))
2200 goto unlock;
Ben Widawsky3e123022013-07-31 17:00:04 -07002201
Chris Wilsona2165e32012-12-03 11:49:00 +00002202 /* ->put_pages might need to allocate memory for the bit17 swizzle
2203 * array, hence protect them from being reaped by removing them from gtt
2204 * lists early. */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002205 pages = fetch_and_zero(&obj->mm.pages);
2206 GEM_BUG_ON(!pages);
Chris Wilsona2165e32012-12-03 11:49:00 +00002207
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002208 if (obj->mm.mapping) {
Chris Wilson4b30cb22016-08-18 17:16:42 +01002209 void *ptr;
2210
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002211 ptr = ptr_mask_bits(obj->mm.mapping);
Chris Wilson4b30cb22016-08-18 17:16:42 +01002212 if (is_vmalloc_addr(ptr))
2213 vunmap(ptr);
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002214 else
Chris Wilson4b30cb22016-08-18 17:16:42 +01002215 kunmap(kmap_to_page(ptr));
2216
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002217 obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002218 }
2219
Chris Wilson96d77632016-10-28 13:58:33 +01002220 __i915_gem_object_reset_page_iter(obj);
2221
Chris Wilson03ac84f2016-10-28 13:58:36 +01002222 obj->ops->put_pages(obj, pages);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002223unlock:
2224 mutex_unlock(&obj->mm.lock);
Chris Wilson6c085a72012-08-20 11:40:46 +02002225}
2226
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002227static void i915_sg_trim(struct sg_table *orig_st)
2228{
2229 struct sg_table new_st;
2230 struct scatterlist *sg, *new_sg;
2231 unsigned int i;
2232
2233 if (orig_st->nents == orig_st->orig_nents)
2234 return;
2235
Chris Wilson8bfc478f2016-12-23 14:57:58 +00002236 if (sg_alloc_table(&new_st, orig_st->nents, GFP_KERNEL | __GFP_NOWARN))
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002237 return;
2238
2239 new_sg = new_st.sgl;
2240 for_each_sg(orig_st->sgl, sg, orig_st->nents, i) {
2241 sg_set_page(new_sg, sg_page(sg), sg->length, 0);
2242 /* called before being DMA mapped, no need to copy sg->dma_* */
2243 new_sg = sg_next(new_sg);
2244 }
Chris Wilsonc2dc6cc2016-12-19 12:43:46 +00002245 GEM_BUG_ON(new_sg); /* Should walk exactly nents and hit the end */
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002246
2247 sg_free_table(orig_st);
2248
2249 *orig_st = new_st;
2250}
2251
Chris Wilson03ac84f2016-10-28 13:58:36 +01002252static struct sg_table *
Chris Wilson6c085a72012-08-20 11:40:46 +02002253i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002254{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002255 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond766ef52016-12-19 12:43:45 +00002256 const unsigned long page_count = obj->base.size / PAGE_SIZE;
2257 unsigned long i;
Eric Anholt673a3942008-07-30 12:06:12 -07002258 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002259 struct sg_table *st;
2260 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002261 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002262 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002263 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson4ff340f02016-10-18 13:02:50 +01002264 unsigned int max_segment;
Imre Deake2273302015-07-09 12:59:05 +03002265 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002266 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002267
Chris Wilson6c085a72012-08-20 11:40:46 +02002268 /* Assert that the object is not currently in any GPU domain. As it
2269 * wasn't in the GTT, there shouldn't be any way it could have been in
2270 * a GPU cache
2271 */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002272 GEM_BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2273 GEM_BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Chris Wilson6c085a72012-08-20 11:40:46 +02002274
Konrad Rzeszutek Wilk7453c542016-12-20 10:02:02 -05002275 max_segment = swiotlb_max_segment();
Chris Wilson871dfbd2016-10-11 09:20:21 +01002276 if (!max_segment)
Chris Wilson4ff340f02016-10-18 13:02:50 +01002277 max_segment = rounddown(UINT_MAX, PAGE_SIZE);
Chris Wilson871dfbd2016-10-11 09:20:21 +01002278
Chris Wilson9da3da62012-06-01 15:20:22 +01002279 st = kmalloc(sizeof(*st), GFP_KERNEL);
2280 if (st == NULL)
Chris Wilson03ac84f2016-10-28 13:58:36 +01002281 return ERR_PTR(-ENOMEM);
Eric Anholt673a3942008-07-30 12:06:12 -07002282
Chris Wilsond766ef52016-12-19 12:43:45 +00002283rebuild_st:
Chris Wilson9da3da62012-06-01 15:20:22 +01002284 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002285 kfree(st);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002286 return ERR_PTR(-ENOMEM);
Chris Wilson9da3da62012-06-01 15:20:22 +01002287 }
2288
2289 /* Get the list of pages out of our struct file. They'll be pinned
2290 * at this point until we release them.
2291 *
2292 * Fail silently without starting the shrinker
2293 */
Al Viro93c76a32015-12-04 23:45:44 -05002294 mapping = obj->base.filp->f_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002295 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002296 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002297 sg = st->sgl;
2298 st->nents = 0;
2299 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002300 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2301 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002302 i915_gem_shrink(dev_priv,
2303 page_count,
2304 I915_SHRINK_BOUND |
2305 I915_SHRINK_UNBOUND |
2306 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002307 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2308 }
2309 if (IS_ERR(page)) {
2310 /* We've tried hard to allocate the memory by reaping
2311 * our own buffer, now let the real VM do its job and
2312 * go down in flames if truly OOM.
2313 */
David Herrmannf461d1b2014-05-25 14:34:10 +02002314 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002315 if (IS_ERR(page)) {
2316 ret = PTR_ERR(page);
Chris Wilsonb17993b2016-11-14 11:29:30 +00002317 goto err_sg;
Imre Deake2273302015-07-09 12:59:05 +03002318 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002319 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002320 if (!i ||
2321 sg->length >= max_segment ||
2322 page_to_pfn(page) != last_pfn + 1) {
Imre Deak90797e62013-02-18 19:28:03 +02002323 if (i)
2324 sg = sg_next(sg);
2325 st->nents++;
2326 sg_set_page(sg, page, PAGE_SIZE, 0);
2327 } else {
2328 sg->length += PAGE_SIZE;
2329 }
2330 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002331
2332 /* Check that the i965g/gm workaround works. */
2333 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002334 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002335 if (sg) /* loop terminated early; short sg table */
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002336 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002337
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002338 /* Trim unused sg entries to avoid wasting memory. */
2339 i915_sg_trim(st);
2340
Chris Wilson03ac84f2016-10-28 13:58:36 +01002341 ret = i915_gem_gtt_prepare_pages(obj, st);
Chris Wilsond766ef52016-12-19 12:43:45 +00002342 if (ret) {
2343 /* DMA remapping failed? One possible cause is that
2344 * it could not reserve enough large entries, asking
2345 * for PAGE_SIZE chunks instead may be helpful.
2346 */
2347 if (max_segment > PAGE_SIZE) {
2348 for_each_sgt_page(page, sgt_iter, st)
2349 put_page(page);
2350 sg_free_table(st);
2351
2352 max_segment = PAGE_SIZE;
2353 goto rebuild_st;
2354 } else {
2355 dev_warn(&dev_priv->drm.pdev->dev,
2356 "Failed to DMA remap %lu pages\n",
2357 page_count);
2358 goto err_pages;
2359 }
2360 }
Imre Deake2273302015-07-09 12:59:05 +03002361
Eric Anholt673a3942008-07-30 12:06:12 -07002362 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002363 i915_gem_object_do_bit_17_swizzle(obj, st);
Eric Anholt673a3942008-07-30 12:06:12 -07002364
Chris Wilson03ac84f2016-10-28 13:58:36 +01002365 return st;
Eric Anholt673a3942008-07-30 12:06:12 -07002366
Chris Wilsonb17993b2016-11-14 11:29:30 +00002367err_sg:
Imre Deak90797e62013-02-18 19:28:03 +02002368 sg_mark_end(sg);
Chris Wilsonb17993b2016-11-14 11:29:30 +00002369err_pages:
Dave Gordon85d12252016-05-20 11:54:06 +01002370 for_each_sgt_page(page, sgt_iter, st)
2371 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002372 sg_free_table(st);
2373 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002374
2375 /* shmemfs first checks if there is enough memory to allocate the page
2376 * and reports ENOSPC should there be insufficient, along with the usual
2377 * ENOMEM for a genuine allocation failure.
2378 *
2379 * We use ENOSPC in our driver to mean that we have run out of aperture
2380 * space and so want to translate the error from shmemfs back to our
2381 * usual understanding of ENOMEM.
2382 */
Imre Deake2273302015-07-09 12:59:05 +03002383 if (ret == -ENOSPC)
2384 ret = -ENOMEM;
2385
Chris Wilson03ac84f2016-10-28 13:58:36 +01002386 return ERR_PTR(ret);
2387}
2388
2389void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
2390 struct sg_table *pages)
2391{
Chris Wilson1233e2d2016-10-28 13:58:37 +01002392 lockdep_assert_held(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002393
2394 obj->mm.get_page.sg_pos = pages->sgl;
2395 obj->mm.get_page.sg_idx = 0;
2396
2397 obj->mm.pages = pages;
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002398
2399 if (i915_gem_object_is_tiled(obj) &&
2400 to_i915(obj->base.dev)->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
2401 GEM_BUG_ON(obj->mm.quirked);
2402 __i915_gem_object_pin_pages(obj);
2403 obj->mm.quirked = true;
2404 }
Chris Wilson03ac84f2016-10-28 13:58:36 +01002405}
2406
2407static int ____i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2408{
2409 struct sg_table *pages;
2410
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002411 GEM_BUG_ON(i915_gem_object_has_pinned_pages(obj));
2412
Chris Wilson03ac84f2016-10-28 13:58:36 +01002413 if (unlikely(obj->mm.madv != I915_MADV_WILLNEED)) {
2414 DRM_DEBUG("Attempting to obtain a purgeable object\n");
2415 return -EFAULT;
2416 }
2417
2418 pages = obj->ops->get_pages(obj);
2419 if (unlikely(IS_ERR(pages)))
2420 return PTR_ERR(pages);
2421
2422 __i915_gem_object_set_pages(obj, pages);
2423 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002424}
2425
Chris Wilson37e680a2012-06-07 15:38:42 +01002426/* Ensure that the associated pages are gathered from the backing storage
Chris Wilson1233e2d2016-10-28 13:58:37 +01002427 * and pinned into our object. i915_gem_object_pin_pages() may be called
Chris Wilson37e680a2012-06-07 15:38:42 +01002428 * multiple times before they are released by a single call to
Chris Wilson1233e2d2016-10-28 13:58:37 +01002429 * i915_gem_object_unpin_pages() - once the pages are no longer referenced
Chris Wilson37e680a2012-06-07 15:38:42 +01002430 * either as a result of memory pressure (reaping pages under the shrinker)
2431 * or as the object is itself released.
2432 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002433int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
Chris Wilson37e680a2012-06-07 15:38:42 +01002434{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002435 int err;
Chris Wilson37e680a2012-06-07 15:38:42 +01002436
Chris Wilson1233e2d2016-10-28 13:58:37 +01002437 err = mutex_lock_interruptible(&obj->mm.lock);
2438 if (err)
2439 return err;
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002440
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002441 if (unlikely(!obj->mm.pages)) {
2442 err = ____i915_gem_object_get_pages(obj);
2443 if (err)
2444 goto unlock;
2445
2446 smp_mb__before_atomic();
Chris Wilson1233e2d2016-10-28 13:58:37 +01002447 }
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002448 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson43e28f02013-01-08 10:53:09 +00002449
Chris Wilson1233e2d2016-10-28 13:58:37 +01002450unlock:
2451 mutex_unlock(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002452 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07002453}
2454
Dave Gordondd6034c2016-05-20 11:54:04 +01002455/* The 'mapping' part of i915_gem_object_pin_map() below */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002456static void *i915_gem_object_map(const struct drm_i915_gem_object *obj,
2457 enum i915_map_type type)
Dave Gordondd6034c2016-05-20 11:54:04 +01002458{
2459 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002460 struct sg_table *sgt = obj->mm.pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002461 struct sgt_iter sgt_iter;
2462 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002463 struct page *stack_pages[32];
2464 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002465 unsigned long i = 0;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002466 pgprot_t pgprot;
Dave Gordondd6034c2016-05-20 11:54:04 +01002467 void *addr;
2468
2469 /* A single page can always be kmapped */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002470 if (n_pages == 1 && type == I915_MAP_WB)
Dave Gordondd6034c2016-05-20 11:54:04 +01002471 return kmap(sg_page(sgt->sgl));
2472
Dave Gordonb338fa42016-05-20 11:54:05 +01002473 if (n_pages > ARRAY_SIZE(stack_pages)) {
2474 /* Too big for stack -- allocate temporary array instead */
2475 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2476 if (!pages)
2477 return NULL;
2478 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002479
Dave Gordon85d12252016-05-20 11:54:06 +01002480 for_each_sgt_page(page, sgt_iter, sgt)
2481 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002482
2483 /* Check that we have the expected number of pages */
2484 GEM_BUG_ON(i != n_pages);
2485
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002486 switch (type) {
2487 case I915_MAP_WB:
2488 pgprot = PAGE_KERNEL;
2489 break;
2490 case I915_MAP_WC:
2491 pgprot = pgprot_writecombine(PAGE_KERNEL_IO);
2492 break;
2493 }
2494 addr = vmap(pages, n_pages, 0, pgprot);
Dave Gordondd6034c2016-05-20 11:54:04 +01002495
Dave Gordonb338fa42016-05-20 11:54:05 +01002496 if (pages != stack_pages)
2497 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002498
2499 return addr;
2500}
2501
2502/* get, pin, and map the pages of the object into kernel space */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002503void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2504 enum i915_map_type type)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002505{
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002506 enum i915_map_type has_type;
2507 bool pinned;
2508 void *ptr;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002509 int ret;
2510
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002511 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002512
Chris Wilson1233e2d2016-10-28 13:58:37 +01002513 ret = mutex_lock_interruptible(&obj->mm.lock);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002514 if (ret)
2515 return ERR_PTR(ret);
2516
Chris Wilson1233e2d2016-10-28 13:58:37 +01002517 pinned = true;
2518 if (!atomic_inc_not_zero(&obj->mm.pages_pin_count)) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002519 if (unlikely(!obj->mm.pages)) {
2520 ret = ____i915_gem_object_get_pages(obj);
2521 if (ret)
2522 goto err_unlock;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002523
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002524 smp_mb__before_atomic();
2525 }
2526 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002527 pinned = false;
2528 }
2529 GEM_BUG_ON(!obj->mm.pages);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002530
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002531 ptr = ptr_unpack_bits(obj->mm.mapping, has_type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002532 if (ptr && has_type != type) {
2533 if (pinned) {
2534 ret = -EBUSY;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002535 goto err_unpin;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002536 }
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002537
2538 if (is_vmalloc_addr(ptr))
2539 vunmap(ptr);
2540 else
2541 kunmap(kmap_to_page(ptr));
2542
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002543 ptr = obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002544 }
2545
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002546 if (!ptr) {
2547 ptr = i915_gem_object_map(obj, type);
2548 if (!ptr) {
2549 ret = -ENOMEM;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002550 goto err_unpin;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002551 }
2552
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002553 obj->mm.mapping = ptr_pack_bits(ptr, type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002554 }
2555
Chris Wilson1233e2d2016-10-28 13:58:37 +01002556out_unlock:
2557 mutex_unlock(&obj->mm.lock);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002558 return ptr;
2559
Chris Wilson1233e2d2016-10-28 13:58:37 +01002560err_unpin:
2561 atomic_dec(&obj->mm.pages_pin_count);
2562err_unlock:
2563 ptr = ERR_PTR(ret);
2564 goto out_unlock;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002565}
2566
Chris Wilson60958682016-12-31 11:20:11 +00002567static bool ban_context(const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002568{
Chris Wilson60958682016-12-31 11:20:11 +00002569 return (i915_gem_context_is_bannable(ctx) &&
2570 ctx->ban_score >= CONTEXT_SCORE_BAN_THRESHOLD);
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002571}
2572
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002573static void i915_gem_context_mark_guilty(struct i915_gem_context *ctx)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002574{
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002575 ctx->guilty_count++;
Chris Wilson60958682016-12-31 11:20:11 +00002576 ctx->ban_score += CONTEXT_SCORE_GUILTY;
2577 if (ban_context(ctx))
2578 i915_gem_context_set_banned(ctx);
Mika Kuoppalab083a082016-11-18 15:10:47 +02002579
2580 DRM_DEBUG_DRIVER("context %s marked guilty (score %d) banned? %s\n",
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002581 ctx->name, ctx->ban_score,
Chris Wilson60958682016-12-31 11:20:11 +00002582 yesno(i915_gem_context_is_banned(ctx)));
Mika Kuoppalab083a082016-11-18 15:10:47 +02002583
Chris Wilson60958682016-12-31 11:20:11 +00002584 if (!i915_gem_context_is_banned(ctx) || IS_ERR_OR_NULL(ctx->file_priv))
Mika Kuoppalab083a082016-11-18 15:10:47 +02002585 return;
2586
Chris Wilsond9e9da62016-11-22 14:41:18 +00002587 ctx->file_priv->context_bans++;
2588 DRM_DEBUG_DRIVER("client %s has had %d context banned\n",
2589 ctx->name, ctx->file_priv->context_bans);
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002590}
2591
2592static void i915_gem_context_mark_innocent(struct i915_gem_context *ctx)
2593{
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002594 ctx->active_count++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002595}
2596
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002597struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002598i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002599{
Chris Wilson4db080f2013-12-04 11:37:09 +00002600 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002601
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002602 /* We are called by the error capture and reset at a random
2603 * point in time. In particular, note that neither is crucially
2604 * ordered with an interrupt. After a hang, the GPU is dead and we
2605 * assume that no more writes can happen (we waited long enough for
2606 * all writes that were in transaction to be flushed) - adding an
2607 * extra delay for a recent interrupt is pointless. Hence, we do
2608 * not need an engine->irq_seqno_barrier() before the seqno reads.
2609 */
Chris Wilson73cb9702016-10-28 13:58:46 +01002610 list_for_each_entry(request, &engine->timeline->requests, link) {
Chris Wilson80b204b2016-10-28 13:58:58 +01002611 if (__i915_gem_request_completed(request))
Chris Wilson4db080f2013-12-04 11:37:09 +00002612 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002613
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002614 GEM_BUG_ON(request->engine != engine);
Chris Wilsonc00122f32017-02-12 17:19:58 +00002615 GEM_BUG_ON(test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
2616 &request->fence.flags));
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002617 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002618 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002619
2620 return NULL;
2621}
2622
Mika Kuoppalabf2f0432017-01-17 17:59:04 +02002623static bool engine_stalled(struct intel_engine_cs *engine)
2624{
2625 if (!engine->hangcheck.stalled)
2626 return false;
2627
2628 /* Check for possible seqno movement after hang declaration */
2629 if (engine->hangcheck.seqno != intel_engine_get_seqno(engine)) {
2630 DRM_DEBUG_DRIVER("%s pardoned\n", engine->name);
2631 return false;
2632 }
2633
2634 return true;
2635}
2636
Chris Wilson0e178ae2017-01-17 17:59:06 +02002637int i915_gem_reset_prepare(struct drm_i915_private *dev_priv)
Chris Wilson4c965542017-01-17 17:59:01 +02002638{
2639 struct intel_engine_cs *engine;
2640 enum intel_engine_id id;
Chris Wilson0e178ae2017-01-17 17:59:06 +02002641 int err = 0;
Chris Wilson4c965542017-01-17 17:59:01 +02002642
2643 /* Ensure irq handler finishes, and not run again. */
Chris Wilson0e178ae2017-01-17 17:59:06 +02002644 for_each_engine(engine, dev_priv, id) {
2645 struct drm_i915_gem_request *request;
2646
Chris Wilsonfe3288b2017-02-12 17:20:01 +00002647 /* Prevent the signaler thread from updating the request
2648 * state (by calling dma_fence_signal) as we are processing
2649 * the reset. The write from the GPU of the seqno is
2650 * asynchronous and the signaler thread may see a different
2651 * value to us and declare the request complete, even though
2652 * the reset routine have picked that request as the active
2653 * (incomplete) request. This conflict is not handled
2654 * gracefully!
2655 */
2656 kthread_park(engine->breadcrumbs.signaler);
2657
Chris Wilson1f7b8472017-02-08 14:30:33 +00002658 /* Prevent request submission to the hardware until we have
2659 * completed the reset in i915_gem_reset_finish(). If a request
2660 * is completed by one engine, it may then queue a request
2661 * to a second via its engine->irq_tasklet *just* as we are
2662 * calling engine->init_hw() and also writing the ELSP.
2663 * Turning off the engine->irq_tasklet until the reset is over
2664 * prevents the race.
2665 */
Chris Wilson4c965542017-01-17 17:59:01 +02002666 tasklet_kill(&engine->irq_tasklet);
Chris Wilson1d309632017-02-12 17:20:00 +00002667 tasklet_disable(&engine->irq_tasklet);
Chris Wilson4c965542017-01-17 17:59:01 +02002668
Chris Wilson8c12d122017-02-10 18:52:14 +00002669 if (engine->irq_seqno_barrier)
2670 engine->irq_seqno_barrier(engine);
2671
Chris Wilson0e178ae2017-01-17 17:59:06 +02002672 if (engine_stalled(engine)) {
2673 request = i915_gem_find_active_request(engine);
2674 if (request && request->fence.error == -EIO)
2675 err = -EIO; /* Previous reset failed! */
2676 }
2677 }
2678
Chris Wilson4c965542017-01-17 17:59:01 +02002679 i915_gem_revoke_fences(dev_priv);
Chris Wilson0e178ae2017-01-17 17:59:06 +02002680
2681 return err;
Chris Wilson4c965542017-01-17 17:59:01 +02002682}
2683
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002684static void skip_request(struct drm_i915_gem_request *request)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002685{
Chris Wilson821ed7d2016-09-09 14:11:53 +01002686 void *vaddr = request->ring->vaddr;
2687 u32 head;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002688
Chris Wilson821ed7d2016-09-09 14:11:53 +01002689 /* As this request likely depends on state from the lost
2690 * context, clear out all the user operations leaving the
2691 * breadcrumb at the end (so we get the fence notifications).
2692 */
2693 head = request->head;
2694 if (request->postfix < head) {
2695 memset(vaddr + head, 0, request->ring->size - head);
2696 head = 0;
2697 }
2698 memset(vaddr + head, 0, request->postfix - head);
Chris Wilsonc0d5f322017-01-10 17:22:43 +00002699
2700 dma_fence_set_error(&request->fence, -EIO);
Chris Wilson4db080f2013-12-04 11:37:09 +00002701}
2702
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002703static void engine_skip_context(struct drm_i915_gem_request *request)
2704{
2705 struct intel_engine_cs *engine = request->engine;
2706 struct i915_gem_context *hung_ctx = request->ctx;
2707 struct intel_timeline *timeline;
2708 unsigned long flags;
2709
2710 timeline = i915_gem_context_lookup_timeline(hung_ctx, engine);
2711
2712 spin_lock_irqsave(&engine->timeline->lock, flags);
2713 spin_lock(&timeline->lock);
2714
2715 list_for_each_entry_continue(request, &engine->timeline->requests, link)
2716 if (request->ctx == hung_ctx)
2717 skip_request(request);
2718
2719 list_for_each_entry(request, &timeline->requests, link)
2720 skip_request(request);
2721
2722 spin_unlock(&timeline->lock);
2723 spin_unlock_irqrestore(&engine->timeline->lock, flags);
2724}
2725
Mika Kuoppala61da5362017-01-17 17:59:05 +02002726/* Returns true if the request was guilty of hang */
2727static bool i915_gem_reset_request(struct drm_i915_gem_request *request)
2728{
2729 /* Read once and return the resolution */
2730 const bool guilty = engine_stalled(request->engine);
2731
Mika Kuoppala71895a02017-01-17 17:59:07 +02002732 /* The guilty request will get skipped on a hung engine.
2733 *
2734 * Users of client default contexts do not rely on logical
2735 * state preserved between batches so it is safe to execute
2736 * queued requests following the hang. Non default contexts
2737 * rely on preserved state, so skipping a batch loses the
2738 * evolution of the state and it needs to be considered corrupted.
2739 * Executing more queued batches on top of corrupted state is
2740 * risky. But we take the risk by trying to advance through
2741 * the queued requests in order to make the client behaviour
2742 * more predictable around resets, by not throwing away random
2743 * amount of batches it has prepared for execution. Sophisticated
2744 * clients can use gem_reset_stats_ioctl and dma fence status
2745 * (exported via sync_file info ioctl on explicit fences) to observe
2746 * when it loses the context state and should rebuild accordingly.
2747 *
2748 * The context ban, and ultimately the client ban, mechanism are safety
2749 * valves if client submission ends up resulting in nothing more than
2750 * subsequent hangs.
2751 */
2752
Mika Kuoppala61da5362017-01-17 17:59:05 +02002753 if (guilty) {
2754 i915_gem_context_mark_guilty(request->ctx);
2755 skip_request(request);
2756 } else {
2757 i915_gem_context_mark_innocent(request->ctx);
2758 dma_fence_set_error(&request->fence, -EAGAIN);
2759 }
2760
2761 return guilty;
2762}
2763
Chris Wilson821ed7d2016-09-09 14:11:53 +01002764static void i915_gem_reset_engine(struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002765{
Chris Wilsondcff85c2016-08-05 10:14:11 +01002766 struct drm_i915_gem_request *request;
Chris Wilson608c1a52015-09-03 13:01:40 +01002767
Chris Wilson821ed7d2016-09-09 14:11:53 +01002768 request = i915_gem_find_active_request(engine);
Chris Wilsonc0dcb202017-02-07 15:24:37 +00002769 if (request && i915_gem_reset_request(request)) {
2770 DRM_DEBUG_DRIVER("resetting %s to restart from tail of request 0x%x\n",
2771 engine->name, request->global_seqno);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002772
Chris Wilsonc0dcb202017-02-07 15:24:37 +00002773 /* If this context is now banned, skip all pending requests. */
2774 if (i915_gem_context_is_banned(request->ctx))
2775 engine_skip_context(request);
2776 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002777
2778 /* Setup the CS to resume from the breadcrumb of the hung request */
2779 engine->reset_hw(engine, request);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002780}
2781
Chris Wilsond8027092017-02-08 14:30:32 +00002782void i915_gem_reset(struct drm_i915_private *dev_priv)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002783{
2784 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302785 enum intel_engine_id id;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002786
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002787 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2788
Chris Wilson821ed7d2016-09-09 14:11:53 +01002789 i915_gem_retire_requests(dev_priv);
2790
Chris Wilson2ae55732017-02-12 17:20:02 +00002791 for_each_engine(engine, dev_priv, id) {
2792 struct i915_gem_context *ctx;
2793
Chris Wilson821ed7d2016-09-09 14:11:53 +01002794 i915_gem_reset_engine(engine);
Chris Wilson2ae55732017-02-12 17:20:02 +00002795 ctx = fetch_and_zero(&engine->last_retired_context);
2796 if (ctx)
2797 engine->context_unpin(engine, ctx);
2798 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002799
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00002800 i915_gem_restore_fences(dev_priv);
Chris Wilsonf2a91d12016-09-21 14:51:06 +01002801
2802 if (dev_priv->gt.awake) {
2803 intel_sanitize_gt_powersave(dev_priv);
2804 intel_enable_gt_powersave(dev_priv);
2805 if (INTEL_GEN(dev_priv) >= 6)
2806 gen6_rps_busy(dev_priv);
2807 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002808}
2809
Chris Wilsond8027092017-02-08 14:30:32 +00002810void i915_gem_reset_finish(struct drm_i915_private *dev_priv)
2811{
Chris Wilson1f7b8472017-02-08 14:30:33 +00002812 struct intel_engine_cs *engine;
2813 enum intel_engine_id id;
2814
Chris Wilsond8027092017-02-08 14:30:32 +00002815 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson1f7b8472017-02-08 14:30:33 +00002816
Chris Wilsonfe3288b2017-02-12 17:20:01 +00002817 for_each_engine(engine, dev_priv, id) {
Chris Wilson1f7b8472017-02-08 14:30:33 +00002818 tasklet_enable(&engine->irq_tasklet);
Chris Wilsonfe3288b2017-02-12 17:20:01 +00002819 kthread_unpark(engine->breadcrumbs.signaler);
2820 }
Chris Wilsond8027092017-02-08 14:30:32 +00002821}
2822
Chris Wilson821ed7d2016-09-09 14:11:53 +01002823static void nop_submit_request(struct drm_i915_gem_request *request)
2824{
Chris Wilson3cd94422017-01-10 17:22:45 +00002825 dma_fence_set_error(&request->fence, -EIO);
Chris Wilson3dcf93f2016-11-22 14:41:20 +00002826 i915_gem_request_submit(request);
2827 intel_engine_init_global_seqno(request->engine, request->global_seqno);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002828}
2829
Chris Wilson2a20d6f2017-01-10 17:22:46 +00002830static void engine_set_wedged(struct intel_engine_cs *engine)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002831{
Chris Wilson3cd94422017-01-10 17:22:45 +00002832 struct drm_i915_gem_request *request;
2833 unsigned long flags;
2834
Chris Wilson20e49332016-11-22 14:41:21 +00002835 /* We need to be sure that no thread is running the old callback as
2836 * we install the nop handler (otherwise we would submit a request
2837 * to hardware that will never complete). In order to prevent this
2838 * race, we wait until the machine is idle before making the swap
2839 * (using stop_machine()).
2840 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01002841 engine->submit_request = nop_submit_request;
Chris Wilson70c2a242016-09-09 14:11:46 +01002842
Chris Wilson3cd94422017-01-10 17:22:45 +00002843 /* Mark all executing requests as skipped */
2844 spin_lock_irqsave(&engine->timeline->lock, flags);
2845 list_for_each_entry(request, &engine->timeline->requests, link)
2846 dma_fence_set_error(&request->fence, -EIO);
2847 spin_unlock_irqrestore(&engine->timeline->lock, flags);
2848
Chris Wilsonc4b09302016-07-20 09:21:10 +01002849 /* Mark all pending requests as complete so that any concurrent
2850 * (lockless) lookup doesn't try and wait upon the request as we
2851 * reset it.
2852 */
Chris Wilson73cb9702016-10-28 13:58:46 +01002853 intel_engine_init_global_seqno(engine,
Chris Wilsoncb399ea2016-11-01 10:03:16 +00002854 intel_engine_last_submit(engine));
Chris Wilsonc4b09302016-07-20 09:21:10 +01002855
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002856 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002857 * Clear the execlists queue up before freeing the requests, as those
2858 * are the ones that keep the context and ringbuffer backing objects
2859 * pinned in place.
2860 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002861
Tomas Elf7de1691a2015-10-19 16:32:32 +01002862 if (i915.enable_execlists) {
Chris Wilson663f71e2016-11-14 20:41:00 +00002863 unsigned long flags;
2864
2865 spin_lock_irqsave(&engine->timeline->lock, flags);
2866
Chris Wilson70c2a242016-09-09 14:11:46 +01002867 i915_gem_request_put(engine->execlist_port[0].request);
2868 i915_gem_request_put(engine->execlist_port[1].request);
2869 memset(engine->execlist_port, 0, sizeof(engine->execlist_port));
Chris Wilson20311bd2016-11-14 20:41:03 +00002870 engine->execlist_queue = RB_ROOT;
2871 engine->execlist_first = NULL;
Chris Wilson663f71e2016-11-14 20:41:00 +00002872
2873 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002874 }
Eric Anholt673a3942008-07-30 12:06:12 -07002875}
2876
Chris Wilson20e49332016-11-22 14:41:21 +00002877static int __i915_gem_set_wedged_BKL(void *data)
Eric Anholt673a3942008-07-30 12:06:12 -07002878{
Chris Wilson20e49332016-11-22 14:41:21 +00002879 struct drm_i915_private *i915 = data;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002880 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302881 enum intel_engine_id id;
Eric Anholt673a3942008-07-30 12:06:12 -07002882
Chris Wilson20e49332016-11-22 14:41:21 +00002883 for_each_engine(engine, i915, id)
Chris Wilson2a20d6f2017-01-10 17:22:46 +00002884 engine_set_wedged(engine);
Chris Wilson20e49332016-11-22 14:41:21 +00002885
2886 return 0;
2887}
2888
2889void i915_gem_set_wedged(struct drm_i915_private *dev_priv)
2890{
Chris Wilson821ed7d2016-09-09 14:11:53 +01002891 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2892 set_bit(I915_WEDGED, &dev_priv->gpu_error.flags);
Chris Wilson4db080f2013-12-04 11:37:09 +00002893
Chris Wilson20e49332016-11-22 14:41:21 +00002894 stop_machine(__i915_gem_set_wedged_BKL, dev_priv, NULL);
Chris Wilsondfaae392010-09-22 10:31:52 +01002895
Chris Wilson20e49332016-11-22 14:41:21 +00002896 i915_gem_context_lost(dev_priv);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002897 i915_gem_retire_requests(dev_priv);
Chris Wilson20e49332016-11-22 14:41:21 +00002898
2899 mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07002900}
2901
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002902static void
Eric Anholt673a3942008-07-30 12:06:12 -07002903i915_gem_retire_work_handler(struct work_struct *work)
2904{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002905 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002906 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002907 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07002908
Chris Wilson891b48c2010-09-29 12:26:37 +01002909 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002910 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01002911 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002912 mutex_unlock(&dev->struct_mutex);
2913 }
Chris Wilson67d97da2016-07-04 08:08:31 +01002914
2915 /* Keep the retire handler running until we are finally idle.
2916 * We do not need to do this test under locking as in the worst-case
2917 * we queue the retire worker once too often.
2918 */
Chris Wilsonc9615612016-07-09 10:12:06 +01002919 if (READ_ONCE(dev_priv->gt.awake)) {
2920 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01002921 queue_delayed_work(dev_priv->wq,
2922 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002923 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01002924 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002925}
Chris Wilson891b48c2010-09-29 12:26:37 +01002926
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002927static void
2928i915_gem_idle_work_handler(struct work_struct *work)
2929{
2930 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002931 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002932 struct drm_device *dev = &dev_priv->drm;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002933 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302934 enum intel_engine_id id;
Chris Wilson67d97da2016-07-04 08:08:31 +01002935 bool rearm_hangcheck;
2936
2937 if (!READ_ONCE(dev_priv->gt.awake))
2938 return;
2939
Imre Deak0cb56702016-11-07 11:20:04 +02002940 /*
2941 * Wait for last execlists context complete, but bail out in case a
2942 * new request is submitted.
2943 */
2944 wait_for(READ_ONCE(dev_priv->gt.active_requests) ||
2945 intel_execlists_idle(dev_priv), 10);
2946
Chris Wilson28176ef2016-10-28 13:58:56 +01002947 if (READ_ONCE(dev_priv->gt.active_requests))
Chris Wilson67d97da2016-07-04 08:08:31 +01002948 return;
2949
2950 rearm_hangcheck =
2951 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
2952
2953 if (!mutex_trylock(&dev->struct_mutex)) {
2954 /* Currently busy, come back later */
2955 mod_delayed_work(dev_priv->wq,
2956 &dev_priv->gt.idle_work,
2957 msecs_to_jiffies(50));
2958 goto out_rearm;
2959 }
2960
Imre Deak93c97dc2016-11-07 11:20:03 +02002961 /*
2962 * New request retired after this work handler started, extend active
2963 * period until next instance of the work.
2964 */
2965 if (work_pending(work))
2966 goto out_unlock;
2967
Chris Wilson28176ef2016-10-28 13:58:56 +01002968 if (dev_priv->gt.active_requests)
Chris Wilson67d97da2016-07-04 08:08:31 +01002969 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002970
Imre Deak0cb56702016-11-07 11:20:04 +02002971 if (wait_for(intel_execlists_idle(dev_priv), 10))
2972 DRM_ERROR("Timeout waiting for engines to idle\n");
2973
Akash Goel3b3f1652016-10-13 22:44:48 +05302974 for_each_engine(engine, dev_priv, id)
Chris Wilson67d97da2016-07-04 08:08:31 +01002975 i915_gem_batch_pool_fini(&engine->batch_pool);
Zou Nan hai852835f2010-05-21 09:08:56 +08002976
Chris Wilson67d97da2016-07-04 08:08:31 +01002977 GEM_BUG_ON(!dev_priv->gt.awake);
2978 dev_priv->gt.awake = false;
2979 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01002980
Chris Wilson67d97da2016-07-04 08:08:31 +01002981 if (INTEL_GEN(dev_priv) >= 6)
2982 gen6_rps_idle(dev_priv);
2983 intel_runtime_pm_put(dev_priv);
2984out_unlock:
2985 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01002986
Chris Wilson67d97da2016-07-04 08:08:31 +01002987out_rearm:
2988 if (rearm_hangcheck) {
2989 GEM_BUG_ON(!dev_priv->gt.awake);
2990 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01002991 }
Eric Anholt673a3942008-07-30 12:06:12 -07002992}
2993
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002994void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
2995{
2996 struct drm_i915_gem_object *obj = to_intel_bo(gem);
2997 struct drm_i915_file_private *fpriv = file->driver_priv;
2998 struct i915_vma *vma, *vn;
2999
3000 mutex_lock(&obj->base.dev->struct_mutex);
3001 list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link)
3002 if (vma->vm->file == fpriv)
3003 i915_vma_close(vma);
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01003004
3005 if (i915_gem_object_is_active(obj) &&
3006 !i915_gem_object_has_active_reference(obj)) {
3007 i915_gem_object_set_active_reference(obj);
3008 i915_gem_object_get(obj);
3009 }
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003010 mutex_unlock(&obj->base.dev->struct_mutex);
3011}
3012
Chris Wilsone95433c2016-10-28 13:58:27 +01003013static unsigned long to_wait_timeout(s64 timeout_ns)
3014{
3015 if (timeout_ns < 0)
3016 return MAX_SCHEDULE_TIMEOUT;
3017
3018 if (timeout_ns == 0)
3019 return 0;
3020
3021 return nsecs_to_jiffies_timeout(timeout_ns);
3022}
3023
Ben Widawsky5816d642012-04-11 11:18:19 -07003024/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003025 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003026 * @dev: drm device pointer
3027 * @data: ioctl data blob
3028 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003029 *
3030 * Returns 0 if successful, else an error is returned with the remaining time in
3031 * the timeout parameter.
3032 * -ETIME: object is still busy after timeout
3033 * -ERESTARTSYS: signal interrupted the wait
3034 * -ENONENT: object doesn't exist
3035 * Also possible, but rare:
3036 * -EAGAIN: GPU wedged
3037 * -ENOMEM: damn
3038 * -ENODEV: Internal IRQ fail
3039 * -E?: The add request failed
3040 *
3041 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3042 * non-zero timeout parameter the wait ioctl will wait for the given number of
3043 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3044 * without holding struct_mutex the object may become re-busied before this
3045 * function completes. A similar but shorter * race condition exists in the busy
3046 * ioctl
3047 */
3048int
3049i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3050{
3051 struct drm_i915_gem_wait *args = data;
3052 struct drm_i915_gem_object *obj;
Chris Wilsone95433c2016-10-28 13:58:27 +01003053 ktime_t start;
3054 long ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003055
Daniel Vetter11b5d512014-09-29 15:31:26 +02003056 if (args->flags != 0)
3057 return -EINVAL;
3058
Chris Wilson03ac0642016-07-20 13:31:51 +01003059 obj = i915_gem_object_lookup(file, args->bo_handle);
Chris Wilson033d5492016-08-05 10:14:17 +01003060 if (!obj)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003061 return -ENOENT;
Chris Wilson033d5492016-08-05 10:14:17 +01003062
Chris Wilsone95433c2016-10-28 13:58:27 +01003063 start = ktime_get();
3064
3065 ret = i915_gem_object_wait(obj,
3066 I915_WAIT_INTERRUPTIBLE | I915_WAIT_ALL,
3067 to_wait_timeout(args->timeout_ns),
3068 to_rps_client(file));
3069
3070 if (args->timeout_ns > 0) {
3071 args->timeout_ns -= ktime_to_ns(ktime_sub(ktime_get(), start));
3072 if (args->timeout_ns < 0)
3073 args->timeout_ns = 0;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003074 }
3075
Chris Wilsonf0cd5182016-10-28 13:58:43 +01003076 i915_gem_object_put(obj);
John Harrisonff865882014-11-24 18:49:28 +00003077 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003078}
3079
Chris Wilson73cb9702016-10-28 13:58:46 +01003080static int wait_for_timeline(struct i915_gem_timeline *tl, unsigned int flags)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003081{
Chris Wilson73cb9702016-10-28 13:58:46 +01003082 int ret, i;
3083
3084 for (i = 0; i < ARRAY_SIZE(tl->engine); i++) {
3085 ret = i915_gem_active_wait(&tl->engine[i].last_request, flags);
3086 if (ret)
3087 return ret;
3088 }
3089
3090 return 0;
3091}
3092
3093int i915_gem_wait_for_idle(struct drm_i915_private *i915, unsigned int flags)
3094{
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003095 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003096
Chris Wilson9caa34a2016-11-11 14:58:08 +00003097 if (flags & I915_WAIT_LOCKED) {
3098 struct i915_gem_timeline *tl;
3099
3100 lockdep_assert_held(&i915->drm.struct_mutex);
3101
3102 list_for_each_entry(tl, &i915->gt.timelines, link) {
3103 ret = wait_for_timeline(tl, flags);
3104 if (ret)
3105 return ret;
3106 }
3107 } else {
3108 ret = wait_for_timeline(&i915->gt.global_timeline, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003109 if (ret)
3110 return ret;
3111 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003112
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003113 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003114}
3115
Chris Wilsond0da48c2016-11-06 12:59:59 +00003116void i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3117 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003118{
Eric Anholt673a3942008-07-30 12:06:12 -07003119 /* If we don't have a page list set up, then we're not pinned
3120 * to GPU, and we can ignore the cache flush because it'll happen
3121 * again at bind time.
3122 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003123 if (!obj->mm.pages)
Chris Wilsond0da48c2016-11-06 12:59:59 +00003124 return;
Eric Anholt673a3942008-07-30 12:06:12 -07003125
Imre Deak769ce462013-02-13 21:56:05 +02003126 /*
3127 * Stolen memory is always coherent with the GPU as it is explicitly
3128 * marked as wc by the system, or the system is cache-coherent.
3129 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003130 if (obj->stolen || obj->phys_handle)
Chris Wilsond0da48c2016-11-06 12:59:59 +00003131 return;
Imre Deak769ce462013-02-13 21:56:05 +02003132
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003133 /* If the GPU is snooping the contents of the CPU cache,
3134 * we do not need to manually clear the CPU cache lines. However,
3135 * the caches are only snooped when the render cache is
3136 * flushed/invalidated. As we always have to emit invalidations
3137 * and flushes when moving into and out of the RENDER domain, correct
3138 * snooping behaviour occurs naturally as the result of our domain
3139 * tracking.
3140 */
Chris Wilson0f719792015-01-13 13:32:52 +00003141 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3142 obj->cache_dirty = true;
Chris Wilsond0da48c2016-11-06 12:59:59 +00003143 return;
Chris Wilson0f719792015-01-13 13:32:52 +00003144 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003145
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003146 trace_i915_gem_object_clflush(obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003147 drm_clflush_sg(obj->mm.pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003148 obj->cache_dirty = false;
Eric Anholte47c68e2008-11-14 13:35:19 -08003149}
3150
3151/** Flushes the GTT write domain for the object if it's dirty. */
3152static void
Chris Wilson05394f32010-11-08 19:18:58 +00003153i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003154{
Chris Wilson3b5724d2016-08-18 17:16:49 +01003155 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003156
Chris Wilson05394f32010-11-08 19:18:58 +00003157 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003158 return;
3159
Chris Wilson63256ec2011-01-04 18:42:07 +00003160 /* No actual flushing is required for the GTT write domain. Writes
Chris Wilson3b5724d2016-08-18 17:16:49 +01003161 * to it "immediately" go to main memory as far as we know, so there's
Eric Anholte47c68e2008-11-14 13:35:19 -08003162 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003163 *
3164 * However, we do have to enforce the order so that all writes through
3165 * the GTT land before any writes to the device, such as updates to
3166 * the GATT itself.
Chris Wilson3b5724d2016-08-18 17:16:49 +01003167 *
3168 * We also have to wait a bit for the writes to land from the GTT.
3169 * An uncached read (i.e. mmio) seems to be ideal for the round-trip
3170 * timing. This issue has only been observed when switching quickly
3171 * between GTT writes and CPU reads from inside the kernel on recent hw,
3172 * and it appears to only affect discrete GTT blocks (i.e. on LLC
3173 * system agents we cannot reproduce this behaviour).
Eric Anholte47c68e2008-11-14 13:35:19 -08003174 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003175 wmb();
Chris Wilson3b5724d2016-08-18 17:16:49 +01003176 if (INTEL_GEN(dev_priv) >= 6 && !HAS_LLC(dev_priv))
Akash Goel3b3f1652016-10-13 22:44:48 +05303177 POSTING_READ(RING_ACTHD(dev_priv->engine[RCS]->mmio_base));
Chris Wilson63256ec2011-01-04 18:42:07 +00003178
Chris Wilsond243ad82016-08-18 17:16:44 +01003179 intel_fb_obj_flush(obj, false, write_origin(obj, I915_GEM_DOMAIN_GTT));
Daniel Vetterf99d7062014-06-19 16:01:59 +02003180
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003181 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003182 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003183 obj->base.read_domains,
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003184 I915_GEM_DOMAIN_GTT);
Eric Anholte47c68e2008-11-14 13:35:19 -08003185}
3186
3187/** Flushes the CPU write domain for the object if it's dirty. */
3188static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003189i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003190{
Chris Wilson05394f32010-11-08 19:18:58 +00003191 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003192 return;
3193
Chris Wilsond0da48c2016-11-06 12:59:59 +00003194 i915_gem_clflush_object(obj, obj->pin_display);
Rodrigo Vivide152b62015-07-07 16:28:51 -07003195 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003196
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003197 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003198 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003199 obj->base.read_domains,
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003200 I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08003201}
3202
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003203/**
3204 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003205 * @obj: object to act on
3206 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003207 *
3208 * This function returns when the move is complete, including waiting on
3209 * flushes to occur.
3210 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003211int
Chris Wilson20217462010-11-23 15:26:33 +00003212i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003213{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003214 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003215 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003216
Chris Wilsone95433c2016-10-28 13:58:27 +01003217 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003218
Chris Wilsone95433c2016-10-28 13:58:27 +01003219 ret = i915_gem_object_wait(obj,
3220 I915_WAIT_INTERRUPTIBLE |
3221 I915_WAIT_LOCKED |
3222 (write ? I915_WAIT_ALL : 0),
3223 MAX_SCHEDULE_TIMEOUT,
3224 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003225 if (ret)
3226 return ret;
3227
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003228 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3229 return 0;
3230
Chris Wilson43566de2015-01-02 16:29:29 +05303231 /* Flush and acquire obj->pages so that we are coherent through
3232 * direct access in memory with previous cached writes through
3233 * shmemfs and that our cache domain tracking remains valid.
3234 * For example, if the obj->filp was moved to swap without us
3235 * being notified and releasing the pages, we would mistakenly
3236 * continue to assume that the obj remained out of the CPU cached
3237 * domain.
3238 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003239 ret = i915_gem_object_pin_pages(obj);
Chris Wilson43566de2015-01-02 16:29:29 +05303240 if (ret)
3241 return ret;
3242
Daniel Vettere62b59e2015-01-21 14:53:48 +01003243 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003244
Chris Wilsond0a57782012-10-09 19:24:37 +01003245 /* Serialise direct access to this object with the barriers for
3246 * coherent writes from the GPU, by effectively invalidating the
3247 * GTT domain upon first access.
3248 */
3249 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3250 mb();
3251
Chris Wilson05394f32010-11-08 19:18:58 +00003252 old_write_domain = obj->base.write_domain;
3253 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003254
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003255 /* It should now be out of any other write domains, and we can update
3256 * the domain values for our changes.
3257 */
Chris Wilson40e62d52016-10-28 13:58:41 +01003258 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
Chris Wilson05394f32010-11-08 19:18:58 +00003259 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003260 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003261 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3262 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003263 obj->mm.dirty = true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003264 }
3265
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003266 trace_i915_gem_object_change_domain(obj,
3267 old_read_domains,
3268 old_write_domain);
3269
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003270 i915_gem_object_unpin_pages(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003271 return 0;
3272}
3273
Chris Wilsonef55f922015-10-09 14:11:27 +01003274/**
3275 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003276 * @obj: object to act on
3277 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003278 *
3279 * After this function returns, the object will be in the new cache-level
3280 * across all GTT and the contents of the backing storage will be coherent,
3281 * with respect to the new cache-level. In order to keep the backing storage
3282 * coherent for all users, we only allow a single cache level to be set
3283 * globally on the object and prevent it from being changed whilst the
3284 * hardware is reading from the object. That is if the object is currently
3285 * on the scanout it will be set to uncached (or equivalent display
3286 * cache coherency) and all non-MOCS GPU access will also be uncached so
3287 * that all direct access to the scanout remains coherent.
3288 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003289int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3290 enum i915_cache_level cache_level)
3291{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003292 struct i915_vma *vma;
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003293 int ret;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003294
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003295 lockdep_assert_held(&obj->base.dev->struct_mutex);
3296
Chris Wilsone4ffd172011-04-04 09:44:39 +01003297 if (obj->cache_level == cache_level)
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003298 return 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003299
Chris Wilsonef55f922015-10-09 14:11:27 +01003300 /* Inspect the list of currently bound VMA and unbind any that would
3301 * be invalid given the new cache-level. This is principally to
3302 * catch the issue of the CS prefetch crossing page boundaries and
3303 * reading an invalid PTE on older architectures.
3304 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003305restart:
3306 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003307 if (!drm_mm_node_allocated(&vma->node))
3308 continue;
3309
Chris Wilson20dfbde2016-08-04 16:32:30 +01003310 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003311 DRM_DEBUG("can not change the cache level of pinned objects\n");
3312 return -EBUSY;
3313 }
3314
Chris Wilsonaa653a62016-08-04 07:52:27 +01003315 if (i915_gem_valid_gtt_space(vma, cache_level))
3316 continue;
3317
3318 ret = i915_vma_unbind(vma);
3319 if (ret)
3320 return ret;
3321
3322 /* As unbinding may affect other elements in the
3323 * obj->vma_list (due to side-effects from retiring
3324 * an active vma), play safe and restart the iterator.
3325 */
3326 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003327 }
3328
Chris Wilsonef55f922015-10-09 14:11:27 +01003329 /* We can reuse the existing drm_mm nodes but need to change the
3330 * cache-level on the PTE. We could simply unbind them all and
3331 * rebind with the correct cache-level on next use. However since
3332 * we already have a valid slot, dma mapping, pages etc, we may as
3333 * rewrite the PTE in the belief that doing so tramples upon less
3334 * state and so involves less work.
3335 */
Chris Wilson15717de2016-08-04 07:52:26 +01003336 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003337 /* Before we change the PTE, the GPU must not be accessing it.
3338 * If we wait upon the object, we know that all the bound
3339 * VMA are no longer active.
3340 */
Chris Wilsone95433c2016-10-28 13:58:27 +01003341 ret = i915_gem_object_wait(obj,
3342 I915_WAIT_INTERRUPTIBLE |
3343 I915_WAIT_LOCKED |
3344 I915_WAIT_ALL,
3345 MAX_SCHEDULE_TIMEOUT,
3346 NULL);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003347 if (ret)
3348 return ret;
3349
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00003350 if (!HAS_LLC(to_i915(obj->base.dev)) &&
3351 cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003352 /* Access to snoopable pages through the GTT is
3353 * incoherent and on some machines causes a hard
3354 * lockup. Relinquish the CPU mmaping to force
3355 * userspace to refault in the pages and we can
3356 * then double check if the GTT mapping is still
3357 * valid for that pointer access.
3358 */
3359 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003360
Chris Wilsonef55f922015-10-09 14:11:27 +01003361 /* As we no longer need a fence for GTT access,
3362 * we can relinquish it now (and so prevent having
3363 * to steal a fence from someone else on the next
3364 * fence request). Note GPU activity would have
3365 * dropped the fence as all snoopable access is
3366 * supposed to be linear.
3367 */
Chris Wilson49ef5292016-08-18 17:17:00 +01003368 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3369 ret = i915_vma_put_fence(vma);
3370 if (ret)
3371 return ret;
3372 }
Chris Wilsonef55f922015-10-09 14:11:27 +01003373 } else {
3374 /* We either have incoherent backing store and
3375 * so no GTT access or the architecture is fully
3376 * coherent. In such cases, existing GTT mmaps
3377 * ignore the cache bit in the PTE and we can
3378 * rewrite it without confusing the GPU or having
3379 * to force userspace to fault back in its mmaps.
3380 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003381 }
3382
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003383 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003384 if (!drm_mm_node_allocated(&vma->node))
3385 continue;
3386
3387 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3388 if (ret)
3389 return ret;
3390 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003391 }
3392
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003393 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU &&
3394 cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
3395 obj->cache_dirty = true;
3396
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003397 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003398 vma->node.color = cache_level;
3399 obj->cache_level = cache_level;
3400
Chris Wilsone4ffd172011-04-04 09:44:39 +01003401 return 0;
3402}
3403
Ben Widawsky199adf42012-09-21 17:01:20 -07003404int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3405 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003406{
Ben Widawsky199adf42012-09-21 17:01:20 -07003407 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003408 struct drm_i915_gem_object *obj;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003409 int err = 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003410
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003411 rcu_read_lock();
3412 obj = i915_gem_object_lookup_rcu(file, args->handle);
3413 if (!obj) {
3414 err = -ENOENT;
3415 goto out;
3416 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003417
Chris Wilson651d7942013-08-08 14:41:10 +01003418 switch (obj->cache_level) {
3419 case I915_CACHE_LLC:
3420 case I915_CACHE_L3_LLC:
3421 args->caching = I915_CACHING_CACHED;
3422 break;
3423
Chris Wilson4257d3b2013-08-08 14:41:11 +01003424 case I915_CACHE_WT:
3425 args->caching = I915_CACHING_DISPLAY;
3426 break;
3427
Chris Wilson651d7942013-08-08 14:41:10 +01003428 default:
3429 args->caching = I915_CACHING_NONE;
3430 break;
3431 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003432out:
3433 rcu_read_unlock();
3434 return err;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003435}
3436
Ben Widawsky199adf42012-09-21 17:01:20 -07003437int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3438 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003439{
Chris Wilson9c870d02016-10-24 13:42:15 +01003440 struct drm_i915_private *i915 = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003441 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003442 struct drm_i915_gem_object *obj;
3443 enum i915_cache_level level;
Chris Wilsond65415d2017-01-19 08:22:10 +00003444 int ret = 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003445
Ben Widawsky199adf42012-09-21 17:01:20 -07003446 switch (args->caching) {
3447 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003448 level = I915_CACHE_NONE;
3449 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003450 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003451 /*
3452 * Due to a HW issue on BXT A stepping, GPU stores via a
3453 * snooped mapping may leave stale data in a corresponding CPU
3454 * cacheline, whereas normally such cachelines would get
3455 * invalidated.
3456 */
Chris Wilson9c870d02016-10-24 13:42:15 +01003457 if (!HAS_LLC(i915) && !HAS_SNOOP(i915))
Imre Deake5756c12015-08-14 18:43:30 +03003458 return -ENODEV;
3459
Chris Wilsone6994ae2012-07-10 10:27:08 +01003460 level = I915_CACHE_LLC;
3461 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003462 case I915_CACHING_DISPLAY:
Chris Wilson9c870d02016-10-24 13:42:15 +01003463 level = HAS_WT(i915) ? I915_CACHE_WT : I915_CACHE_NONE;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003464 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003465 default:
3466 return -EINVAL;
3467 }
3468
Chris Wilsond65415d2017-01-19 08:22:10 +00003469 obj = i915_gem_object_lookup(file, args->handle);
3470 if (!obj)
3471 return -ENOENT;
3472
3473 if (obj->cache_level == level)
3474 goto out;
3475
3476 ret = i915_gem_object_wait(obj,
3477 I915_WAIT_INTERRUPTIBLE,
3478 MAX_SCHEDULE_TIMEOUT,
3479 to_rps_client(file));
3480 if (ret)
3481 goto out;
3482
Ben Widawsky3bc29132012-09-26 16:15:20 -07003483 ret = i915_mutex_lock_interruptible(dev);
3484 if (ret)
Chris Wilsond65415d2017-01-19 08:22:10 +00003485 goto out;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003486
3487 ret = i915_gem_object_set_cache_level(obj, level);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003488 mutex_unlock(&dev->struct_mutex);
Chris Wilsond65415d2017-01-19 08:22:10 +00003489
3490out:
3491 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003492 return ret;
3493}
3494
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003495/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003496 * Prepare buffer for display plane (scanout, cursors, etc).
3497 * Can be called from an uninterruptible phase (modesetting) and allows
3498 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003499 */
Chris Wilson058d88c2016-08-15 10:49:06 +01003500struct i915_vma *
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003501i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3502 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003503 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003504{
Chris Wilson058d88c2016-08-15 10:49:06 +01003505 struct i915_vma *vma;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003506 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003507 int ret;
3508
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003509 lockdep_assert_held(&obj->base.dev->struct_mutex);
3510
Chris Wilsoncc98b412013-08-09 12:25:09 +01003511 /* Mark the pin_display early so that we account for the
3512 * display coherency whilst setting up the cache domains.
3513 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003514 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003515
Eric Anholta7ef0642011-03-29 16:59:54 -07003516 /* The display engine is not coherent with the LLC cache on gen6. As
3517 * a result, we make sure that the pinning that is about to occur is
3518 * done with uncached PTEs. This is lowest common denominator for all
3519 * chipsets.
3520 *
3521 * However for gen6+, we could do better by using the GFDT bit instead
3522 * of uncaching, which would allow us to flush all the LLC-cached data
3523 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3524 */
Chris Wilson651d7942013-08-08 14:41:10 +01003525 ret = i915_gem_object_set_cache_level(obj,
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003526 HAS_WT(to_i915(obj->base.dev)) ?
3527 I915_CACHE_WT : I915_CACHE_NONE);
Chris Wilson058d88c2016-08-15 10:49:06 +01003528 if (ret) {
3529 vma = ERR_PTR(ret);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003530 goto err_unpin_display;
Chris Wilson058d88c2016-08-15 10:49:06 +01003531 }
Eric Anholta7ef0642011-03-29 16:59:54 -07003532
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003533 /* As the user may map the buffer once pinned in the display plane
3534 * (e.g. libkms for the bootup splash), we have to ensure that we
Chris Wilson2efb8132016-08-18 17:17:06 +01003535 * always use map_and_fenceable for all scanout buffers. However,
3536 * it may simply be too big to fit into mappable, in which case
3537 * put it anyway and hope that userspace can cope (but always first
3538 * try to preserve the existing ABI).
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003539 */
Chris Wilson2efb8132016-08-18 17:17:06 +01003540 vma = ERR_PTR(-ENOSPC);
Chris Wilson47a8e3f2017-01-14 00:28:27 +00003541 if (!view || view->type == I915_GGTT_VIEW_NORMAL)
Chris Wilson2efb8132016-08-18 17:17:06 +01003542 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
3543 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson767a2222016-11-07 11:01:28 +00003544 if (IS_ERR(vma)) {
3545 struct drm_i915_private *i915 = to_i915(obj->base.dev);
3546 unsigned int flags;
3547
3548 /* Valleyview is definitely limited to scanning out the first
3549 * 512MiB. Lets presume this behaviour was inherited from the
3550 * g4x display engine and that all earlier gen are similarly
3551 * limited. Testing suggests that it is a little more
3552 * complicated than this. For example, Cherryview appears quite
3553 * happy to scanout from anywhere within its global aperture.
3554 */
3555 flags = 0;
3556 if (HAS_GMCH_DISPLAY(i915))
3557 flags = PIN_MAPPABLE;
3558 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, flags);
3559 }
Chris Wilson058d88c2016-08-15 10:49:06 +01003560 if (IS_ERR(vma))
Chris Wilsoncc98b412013-08-09 12:25:09 +01003561 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003562
Chris Wilsond8923dc2016-08-18 17:17:07 +01003563 vma->display_alignment = max_t(u64, vma->display_alignment, alignment);
3564
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003565 /* Treat this as an end-of-frame, like intel_user_framebuffer_dirty() */
Chris Wilson69aeafe2017-01-09 11:19:32 +00003566 if (obj->cache_dirty || obj->base.write_domain == I915_GEM_DOMAIN_CPU) {
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003567 i915_gem_clflush_object(obj, true);
3568 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
3569 }
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003570
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003571 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003572 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003573
3574 /* It should now be out of any other write domains, and we can update
3575 * the domain values for our changes.
3576 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003577 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003578 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003579
3580 trace_i915_gem_object_change_domain(obj,
3581 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003582 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003583
Chris Wilson058d88c2016-08-15 10:49:06 +01003584 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003585
3586err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003587 obj->pin_display--;
Chris Wilson058d88c2016-08-15 10:49:06 +01003588 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003589}
3590
3591void
Chris Wilson058d88c2016-08-15 10:49:06 +01003592i915_gem_object_unpin_from_display_plane(struct i915_vma *vma)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003593{
Chris Wilson49d73912016-11-29 09:50:08 +00003594 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003595
Chris Wilson058d88c2016-08-15 10:49:06 +01003596 if (WARN_ON(vma->obj->pin_display == 0))
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003597 return;
3598
Chris Wilsond8923dc2016-08-18 17:17:07 +01003599 if (--vma->obj->pin_display == 0)
Chris Wilsonf51455d2017-01-10 14:47:34 +00003600 vma->display_alignment = I915_GTT_MIN_ALIGNMENT;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003601
Chris Wilson383d5822016-08-18 17:17:08 +01003602 /* Bump the LRU to try and avoid premature eviction whilst flipping */
Chris Wilsonbefedbb2017-01-19 19:26:55 +00003603 i915_gem_object_bump_inactive_ggtt(vma->obj);
Chris Wilson383d5822016-08-18 17:17:08 +01003604
Chris Wilson058d88c2016-08-15 10:49:06 +01003605 i915_vma_unpin(vma);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003606}
3607
Eric Anholte47c68e2008-11-14 13:35:19 -08003608/**
3609 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003610 * @obj: object to act on
3611 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003612 *
3613 * This function returns when the move is complete, including waiting on
3614 * flushes to occur.
3615 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003616int
Chris Wilson919926a2010-11-12 13:42:53 +00003617i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003618{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003619 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003620 int ret;
3621
Chris Wilsone95433c2016-10-28 13:58:27 +01003622 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003623
Chris Wilsone95433c2016-10-28 13:58:27 +01003624 ret = i915_gem_object_wait(obj,
3625 I915_WAIT_INTERRUPTIBLE |
3626 I915_WAIT_LOCKED |
3627 (write ? I915_WAIT_ALL : 0),
3628 MAX_SCHEDULE_TIMEOUT,
3629 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003630 if (ret)
3631 return ret;
3632
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003633 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3634 return 0;
3635
Eric Anholte47c68e2008-11-14 13:35:19 -08003636 i915_gem_object_flush_gtt_write_domain(obj);
3637
Chris Wilson05394f32010-11-08 19:18:58 +00003638 old_write_domain = obj->base.write_domain;
3639 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003640
Eric Anholte47c68e2008-11-14 13:35:19 -08003641 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003642 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003643 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003644
Chris Wilson05394f32010-11-08 19:18:58 +00003645 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003646 }
3647
3648 /* It should now be out of any other write domains, and we can update
3649 * the domain values for our changes.
3650 */
Chris Wilson40e62d52016-10-28 13:58:41 +01003651 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003652
3653 /* If we're writing through the CPU, then the GPU read domains will
3654 * need to be invalidated at next use.
3655 */
3656 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003657 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3658 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003659 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003660
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003661 trace_i915_gem_object_change_domain(obj,
3662 old_read_domains,
3663 old_write_domain);
3664
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003665 return 0;
3666}
3667
Eric Anholt673a3942008-07-30 12:06:12 -07003668/* Throttle our rendering by waiting until the ring has completed our requests
3669 * emitted over 20 msec ago.
3670 *
Eric Anholtb9624422009-06-03 07:27:35 +00003671 * Note that if we were to use the current jiffies each time around the loop,
3672 * we wouldn't escape the function with any frames outstanding if the time to
3673 * render a frame was over 20ms.
3674 *
Eric Anholt673a3942008-07-30 12:06:12 -07003675 * This should get us reasonable parallelism between CPU and GPU but also
3676 * relatively low latency when blocking on a particular request to finish.
3677 */
3678static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003679i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003680{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003681 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003682 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003683 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003684 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsone95433c2016-10-28 13:58:27 +01003685 long ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003686
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003687 /* ABI: return -EIO if already wedged */
3688 if (i915_terminally_wedged(&dev_priv->gpu_error))
3689 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003690
Chris Wilson1c255952010-09-26 11:03:27 +01003691 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003692 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003693 if (time_after_eq(request->emitted_jiffies, recent_enough))
3694 break;
3695
John Harrisonfcfa423c2015-05-29 17:44:12 +01003696 /*
3697 * Note that the request might not have been submitted yet.
3698 * In which case emitted_jiffies will be zero.
3699 */
3700 if (!request->emitted_jiffies)
3701 continue;
3702
John Harrison54fb2412014-11-24 18:49:27 +00003703 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003704 }
John Harrisonff865882014-11-24 18:49:28 +00003705 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003706 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003707 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003708
John Harrison54fb2412014-11-24 18:49:27 +00003709 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003710 return 0;
3711
Chris Wilsone95433c2016-10-28 13:58:27 +01003712 ret = i915_wait_request(target,
3713 I915_WAIT_INTERRUPTIBLE,
3714 MAX_SCHEDULE_TIMEOUT);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003715 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003716
Chris Wilsone95433c2016-10-28 13:58:27 +01003717 return ret < 0 ? ret : 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003718}
3719
Chris Wilson058d88c2016-08-15 10:49:06 +01003720struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003721i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3722 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003723 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003724 u64 alignment,
3725 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003726{
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003727 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3728 struct i915_address_space *vm = &dev_priv->ggtt.base;
Chris Wilson59bfa122016-08-04 16:32:31 +01003729 struct i915_vma *vma;
3730 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003731
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003732 lockdep_assert_held(&obj->base.dev->struct_mutex);
3733
Chris Wilson718659a2017-01-16 15:21:28 +00003734 vma = i915_vma_instance(obj, vm, view);
Chris Wilsone0216b72017-01-19 19:26:57 +00003735 if (unlikely(IS_ERR(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01003736 return vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01003737
3738 if (i915_vma_misplaced(vma, size, alignment, flags)) {
3739 if (flags & PIN_NONBLOCK &&
3740 (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01003741 return ERR_PTR(-ENOSPC);
Chris Wilson59bfa122016-08-04 16:32:31 +01003742
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003743 if (flags & PIN_MAPPABLE) {
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003744 /* If the required space is larger than the available
3745 * aperture, we will not able to find a slot for the
3746 * object and unbinding the object now will be in
3747 * vain. Worse, doing so may cause us to ping-pong
3748 * the object in and out of the Global GTT and
3749 * waste a lot of cycles under the mutex.
3750 */
Chris Wilson944397f2017-01-09 16:16:11 +00003751 if (vma->fence_size > dev_priv->ggtt.mappable_end)
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003752 return ERR_PTR(-E2BIG);
3753
3754 /* If NONBLOCK is set the caller is optimistically
3755 * trying to cache the full object within the mappable
3756 * aperture, and *must* have a fallback in place for
3757 * situations where we cannot bind the object. We
3758 * can be a little more lax here and use the fallback
3759 * more often to avoid costly migrations of ourselves
3760 * and other objects within the aperture.
3761 *
3762 * Half-the-aperture is used as a simple heuristic.
3763 * More interesting would to do search for a free
3764 * block prior to making the commitment to unbind.
3765 * That caters for the self-harm case, and with a
3766 * little more heuristics (e.g. NOFAULT, NOEVICT)
3767 * we could try to minimise harm to others.
3768 */
3769 if (flags & PIN_NONBLOCK &&
Chris Wilson944397f2017-01-09 16:16:11 +00003770 vma->fence_size > dev_priv->ggtt.mappable_end / 2)
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003771 return ERR_PTR(-ENOSPC);
3772 }
3773
Chris Wilson59bfa122016-08-04 16:32:31 +01003774 WARN(i915_vma_is_pinned(vma),
3775 "bo is already pinned in ggtt with incorrect alignment:"
Chris Wilson05a20d02016-08-18 17:16:55 +01003776 " offset=%08x, req.alignment=%llx,"
3777 " req.map_and_fenceable=%d, vma->map_and_fenceable=%d\n",
3778 i915_ggtt_offset(vma), alignment,
Chris Wilson59bfa122016-08-04 16:32:31 +01003779 !!(flags & PIN_MAPPABLE),
Chris Wilson05a20d02016-08-18 17:16:55 +01003780 i915_vma_is_map_and_fenceable(vma));
Chris Wilson59bfa122016-08-04 16:32:31 +01003781 ret = i915_vma_unbind(vma);
3782 if (ret)
Chris Wilson058d88c2016-08-15 10:49:06 +01003783 return ERR_PTR(ret);
Chris Wilson59bfa122016-08-04 16:32:31 +01003784 }
3785
Chris Wilson058d88c2016-08-15 10:49:06 +01003786 ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
3787 if (ret)
3788 return ERR_PTR(ret);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003789
Chris Wilson058d88c2016-08-15 10:49:06 +01003790 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003791}
3792
Chris Wilsonedf6b762016-08-09 09:23:33 +01003793static __always_inline unsigned int __busy_read_flag(unsigned int id)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003794{
3795 /* Note that we could alias engines in the execbuf API, but
3796 * that would be very unwise as it prevents userspace from
3797 * fine control over engine selection. Ahem.
3798 *
3799 * This should be something like EXEC_MAX_ENGINE instead of
3800 * I915_NUM_ENGINES.
3801 */
3802 BUILD_BUG_ON(I915_NUM_ENGINES > 16);
3803 return 0x10000 << id;
3804}
3805
3806static __always_inline unsigned int __busy_write_id(unsigned int id)
3807{
Chris Wilson70cb4722016-08-09 18:08:25 +01003808 /* The uABI guarantees an active writer is also amongst the read
3809 * engines. This would be true if we accessed the activity tracking
3810 * under the lock, but as we perform the lookup of the object and
3811 * its activity locklessly we can not guarantee that the last_write
3812 * being active implies that we have set the same engine flag from
3813 * last_read - hence we always set both read and write busy for
3814 * last_write.
3815 */
3816 return id | __busy_read_flag(id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003817}
3818
Chris Wilsonedf6b762016-08-09 09:23:33 +01003819static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01003820__busy_set_if_active(const struct dma_fence *fence,
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003821 unsigned int (*flag)(unsigned int id))
3822{
Chris Wilsond07f0e52016-10-28 13:58:44 +01003823 struct drm_i915_gem_request *rq;
Chris Wilson12555012016-08-16 09:50:40 +01003824
Chris Wilsond07f0e52016-10-28 13:58:44 +01003825 /* We have to check the current hw status of the fence as the uABI
3826 * guarantees forward progress. We could rely on the idle worker
3827 * to eventually flush us, but to minimise latency just ask the
3828 * hardware.
3829 *
3830 * Note we only report on the status of native fences.
3831 */
3832 if (!dma_fence_is_i915(fence))
Chris Wilson12555012016-08-16 09:50:40 +01003833 return 0;
3834
Chris Wilsond07f0e52016-10-28 13:58:44 +01003835 /* opencode to_request() in order to avoid const warnings */
3836 rq = container_of(fence, struct drm_i915_gem_request, fence);
3837 if (i915_gem_request_completed(rq))
3838 return 0;
3839
3840 return flag(rq->engine->exec_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003841}
3842
Chris Wilsonedf6b762016-08-09 09:23:33 +01003843static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01003844busy_check_reader(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003845{
Chris Wilsond07f0e52016-10-28 13:58:44 +01003846 return __busy_set_if_active(fence, __busy_read_flag);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003847}
3848
Chris Wilsonedf6b762016-08-09 09:23:33 +01003849static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01003850busy_check_writer(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003851{
Chris Wilsond07f0e52016-10-28 13:58:44 +01003852 if (!fence)
3853 return 0;
3854
3855 return __busy_set_if_active(fence, __busy_write_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003856}
3857
Eric Anholt673a3942008-07-30 12:06:12 -07003858int
Eric Anholt673a3942008-07-30 12:06:12 -07003859i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003860 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003861{
3862 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003863 struct drm_i915_gem_object *obj;
Chris Wilsond07f0e52016-10-28 13:58:44 +01003864 struct reservation_object_list *list;
3865 unsigned int seq;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003866 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07003867
Chris Wilsond07f0e52016-10-28 13:58:44 +01003868 err = -ENOENT;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003869 rcu_read_lock();
3870 obj = i915_gem_object_lookup_rcu(file, args->handle);
Chris Wilsond07f0e52016-10-28 13:58:44 +01003871 if (!obj)
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003872 goto out;
Chris Wilsond07f0e52016-10-28 13:58:44 +01003873
3874 /* A discrepancy here is that we do not report the status of
3875 * non-i915 fences, i.e. even though we may report the object as idle,
3876 * a call to set-domain may still stall waiting for foreign rendering.
3877 * This also means that wait-ioctl may report an object as busy,
3878 * where busy-ioctl considers it idle.
3879 *
3880 * We trade the ability to warn of foreign fences to report on which
3881 * i915 engines are active for the object.
3882 *
3883 * Alternatively, we can trade that extra information on read/write
3884 * activity with
3885 * args->busy =
3886 * !reservation_object_test_signaled_rcu(obj->resv, true);
3887 * to report the overall busyness. This is what the wait-ioctl does.
3888 *
3889 */
3890retry:
3891 seq = raw_read_seqcount(&obj->resv->seq);
3892
3893 /* Translate the exclusive fence to the READ *and* WRITE engine */
3894 args->busy = busy_check_writer(rcu_dereference(obj->resv->fence_excl));
3895
3896 /* Translate shared fences to READ set of engines */
3897 list = rcu_dereference(obj->resv->fence);
3898 if (list) {
3899 unsigned int shared_count = list->shared_count, i;
3900
3901 for (i = 0; i < shared_count; ++i) {
3902 struct dma_fence *fence =
3903 rcu_dereference(list->shared[i]);
3904
3905 args->busy |= busy_check_reader(fence);
3906 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003907 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003908
Chris Wilsond07f0e52016-10-28 13:58:44 +01003909 if (args->busy && read_seqcount_retry(&obj->resv->seq, seq))
3910 goto retry;
Chris Wilson426960b2016-01-15 16:51:46 +00003911
Chris Wilsond07f0e52016-10-28 13:58:44 +01003912 err = 0;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003913out:
3914 rcu_read_unlock();
3915 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07003916}
3917
3918int
3919i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3920 struct drm_file *file_priv)
3921{
Akshay Joshi0206e352011-08-16 15:34:10 -04003922 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003923}
3924
Chris Wilson3ef94da2009-09-14 16:50:29 +01003925int
3926i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3927 struct drm_file *file_priv)
3928{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003929 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003930 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003931 struct drm_i915_gem_object *obj;
Chris Wilson1233e2d2016-10-28 13:58:37 +01003932 int err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003933
3934 switch (args->madv) {
3935 case I915_MADV_DONTNEED:
3936 case I915_MADV_WILLNEED:
3937 break;
3938 default:
3939 return -EINVAL;
3940 }
3941
Chris Wilson03ac0642016-07-20 13:31:51 +01003942 obj = i915_gem_object_lookup(file_priv, args->handle);
Chris Wilson1233e2d2016-10-28 13:58:37 +01003943 if (!obj)
3944 return -ENOENT;
3945
3946 err = mutex_lock_interruptible(&obj->mm.lock);
3947 if (err)
3948 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003949
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003950 if (obj->mm.pages &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003951 i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01003952 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
Chris Wilsonbc0629a2016-11-01 10:03:17 +00003953 if (obj->mm.madv == I915_MADV_WILLNEED) {
3954 GEM_BUG_ON(!obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003955 __i915_gem_object_unpin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00003956 obj->mm.quirked = false;
3957 }
3958 if (args->madv == I915_MADV_WILLNEED) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00003959 GEM_BUG_ON(obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003960 __i915_gem_object_pin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00003961 obj->mm.quirked = true;
3962 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01003963 }
3964
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003965 if (obj->mm.madv != __I915_MADV_PURGED)
3966 obj->mm.madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003967
Chris Wilson6c085a72012-08-20 11:40:46 +02003968 /* if the object is no longer attached, discard its backing storage */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003969 if (obj->mm.madv == I915_MADV_DONTNEED && !obj->mm.pages)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003970 i915_gem_object_truncate(obj);
3971
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003972 args->retained = obj->mm.madv != __I915_MADV_PURGED;
Chris Wilson1233e2d2016-10-28 13:58:37 +01003973 mutex_unlock(&obj->mm.lock);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003974
Chris Wilson1233e2d2016-10-28 13:58:37 +01003975out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003976 i915_gem_object_put(obj);
Chris Wilson1233e2d2016-10-28 13:58:37 +01003977 return err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003978}
3979
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00003980static void
3981frontbuffer_retire(struct i915_gem_active *active,
3982 struct drm_i915_gem_request *request)
3983{
3984 struct drm_i915_gem_object *obj =
3985 container_of(active, typeof(*obj), frontbuffer_write);
3986
3987 intel_fb_obj_flush(obj, true, ORIGIN_CS);
3988}
3989
Chris Wilson37e680a2012-06-07 15:38:42 +01003990void i915_gem_object_init(struct drm_i915_gem_object *obj,
3991 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003992{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003993 mutex_init(&obj->mm.lock);
3994
Joonas Lahtinen56cea322016-11-02 12:16:04 +02003995 INIT_LIST_HEAD(&obj->global_link);
Chris Wilson275f0392016-10-24 13:42:14 +01003996 INIT_LIST_HEAD(&obj->userfault_link);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02003997 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07003998 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01003999 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004000
Chris Wilson37e680a2012-06-07 15:38:42 +01004001 obj->ops = ops;
4002
Chris Wilsond07f0e52016-10-28 13:58:44 +01004003 reservation_object_init(&obj->__builtin_resv);
4004 obj->resv = &obj->__builtin_resv;
4005
Chris Wilson50349242016-08-18 17:17:04 +01004006 obj->frontbuffer_ggtt_origin = ORIGIN_GTT;
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004007 init_request_active(&obj->frontbuffer_write, frontbuffer_retire);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004008
4009 obj->mm.madv = I915_MADV_WILLNEED;
4010 INIT_RADIX_TREE(&obj->mm.get_page.radix, GFP_KERNEL | __GFP_NOWARN);
4011 mutex_init(&obj->mm.get_page.lock);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004012
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004013 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004014}
4015
Chris Wilson37e680a2012-06-07 15:38:42 +01004016static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Tvrtko Ursulin3599a912016-11-01 14:44:10 +00004017 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE |
4018 I915_GEM_OBJECT_IS_SHRINKABLE,
Chris Wilson37e680a2012-06-07 15:38:42 +01004019 .get_pages = i915_gem_object_get_pages_gtt,
4020 .put_pages = i915_gem_object_put_pages_gtt,
4021};
4022
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004023struct drm_i915_gem_object *
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004024i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004025{
Daniel Vetterc397b902010-04-09 19:05:07 +00004026 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004027 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004028 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004029 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004030
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004031 /* There is a prevalence of the assumption that we fit the object's
4032 * page count inside a 32bit _signed_ variable. Let's document this and
4033 * catch if we ever need to fix it. In the meantime, if you do spot
4034 * such a local variable, please consider fixing!
4035 */
4036 if (WARN_ON(size >> PAGE_SHIFT > INT_MAX))
4037 return ERR_PTR(-E2BIG);
4038
4039 if (overflows_type(size, obj->base.size))
4040 return ERR_PTR(-E2BIG);
4041
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00004042 obj = i915_gem_object_alloc(dev_priv);
Daniel Vetterc397b902010-04-09 19:05:07 +00004043 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004044 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004045
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004046 ret = drm_gem_object_init(&dev_priv->drm, &obj->base, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004047 if (ret)
4048 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004049
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004050 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
Jani Nikulac0f86832016-12-07 12:13:04 +02004051 if (IS_I965GM(dev_priv) || IS_I965G(dev_priv)) {
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004052 /* 965gm cannot relocate objects above 4GiB. */
4053 mask &= ~__GFP_HIGHMEM;
4054 mask |= __GFP_DMA32;
4055 }
4056
Al Viro93c76a32015-12-04 23:45:44 -05004057 mapping = obj->base.filp->f_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004058 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004059
Chris Wilson37e680a2012-06-07 15:38:42 +01004060 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004061
Daniel Vetterc397b902010-04-09 19:05:07 +00004062 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4063 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4064
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004065 if (HAS_LLC(dev_priv)) {
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004066 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004067 * cache) for about a 10% performance improvement
4068 * compared to uncached. Graphics requests other than
4069 * display scanout are coherent with the CPU in
4070 * accessing this cache. This means in this mode we
4071 * don't need to clflush on the CPU side, and on the
4072 * GPU side we only need to flush internal caches to
4073 * get data visible to the CPU.
4074 *
4075 * However, we maintain the display planes as UC, and so
4076 * need to rebind when first used as such.
4077 */
4078 obj->cache_level = I915_CACHE_LLC;
4079 } else
4080 obj->cache_level = I915_CACHE_NONE;
4081
Daniel Vetterd861e332013-07-24 23:25:03 +02004082 trace_i915_gem_object_create(obj);
4083
Chris Wilson05394f32010-11-08 19:18:58 +00004084 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004085
4086fail:
4087 i915_gem_object_free(obj);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004088 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004089}
4090
Chris Wilson340fbd82014-05-22 09:16:52 +01004091static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4092{
4093 /* If we are the last user of the backing storage (be it shmemfs
4094 * pages or stolen etc), we know that the pages are going to be
4095 * immediately released. In this case, we can then skip copying
4096 * back the contents from the GPU.
4097 */
4098
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004099 if (obj->mm.madv != I915_MADV_WILLNEED)
Chris Wilson340fbd82014-05-22 09:16:52 +01004100 return false;
4101
4102 if (obj->base.filp == NULL)
4103 return true;
4104
4105 /* At first glance, this looks racy, but then again so would be
4106 * userspace racing mmap against close. However, the first external
4107 * reference to the filp can only be obtained through the
4108 * i915_gem_mmap_ioctl() which safeguards us against the user
4109 * acquiring such a reference whilst we are in the middle of
4110 * freeing the object.
4111 */
4112 return atomic_long_read(&obj->base.filp->f_count) == 1;
4113}
4114
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004115static void __i915_gem_free_objects(struct drm_i915_private *i915,
4116 struct llist_node *freed)
Chris Wilsonbe726152010-07-23 23:18:50 +01004117{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004118 struct drm_i915_gem_object *obj, *on;
Chris Wilsonbe726152010-07-23 23:18:50 +01004119
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004120 mutex_lock(&i915->drm.struct_mutex);
4121 intel_runtime_pm_get(i915);
4122 llist_for_each_entry(obj, freed, freed) {
4123 struct i915_vma *vma, *vn;
Paulo Zanonif65c9162013-11-27 18:20:34 -02004124
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004125 trace_i915_gem_object_destroy(obj);
4126
4127 GEM_BUG_ON(i915_gem_object_is_active(obj));
4128 list_for_each_entry_safe(vma, vn,
4129 &obj->vma_list, obj_link) {
4130 GEM_BUG_ON(!i915_vma_is_ggtt(vma));
4131 GEM_BUG_ON(i915_vma_is_active(vma));
4132 vma->flags &= ~I915_VMA_PIN_MASK;
4133 i915_vma_close(vma);
4134 }
Chris Wilsondb6c2b42016-11-01 11:54:00 +00004135 GEM_BUG_ON(!list_empty(&obj->vma_list));
4136 GEM_BUG_ON(!RB_EMPTY_ROOT(&obj->vma_tree));
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004137
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004138 list_del(&obj->global_link);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004139 }
4140 intel_runtime_pm_put(i915);
4141 mutex_unlock(&i915->drm.struct_mutex);
4142
4143 llist_for_each_entry_safe(obj, on, freed, freed) {
4144 GEM_BUG_ON(obj->bind_count);
4145 GEM_BUG_ON(atomic_read(&obj->frontbuffer_bits));
4146
4147 if (obj->ops->release)
4148 obj->ops->release(obj);
4149
4150 if (WARN_ON(i915_gem_object_has_pinned_pages(obj)))
4151 atomic_set(&obj->mm.pages_pin_count, 0);
Chris Wilson548625e2016-11-01 12:11:34 +00004152 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004153 GEM_BUG_ON(obj->mm.pages);
4154
4155 if (obj->base.import_attach)
4156 drm_prime_gem_destroy(&obj->base, NULL);
4157
Chris Wilsond07f0e52016-10-28 13:58:44 +01004158 reservation_object_fini(&obj->__builtin_resv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004159 drm_gem_object_release(&obj->base);
4160 i915_gem_info_remove_obj(i915, obj->base.size);
4161
4162 kfree(obj->bit_17);
4163 i915_gem_object_free(obj);
4164 }
4165}
4166
4167static void i915_gem_flush_free_objects(struct drm_i915_private *i915)
4168{
4169 struct llist_node *freed;
4170
4171 freed = llist_del_all(&i915->mm.free_list);
4172 if (unlikely(freed))
4173 __i915_gem_free_objects(i915, freed);
4174}
4175
4176static void __i915_gem_free_work(struct work_struct *work)
4177{
4178 struct drm_i915_private *i915 =
4179 container_of(work, struct drm_i915_private, mm.free_work);
4180 struct llist_node *freed;
Chris Wilson26e12f82011-03-20 11:20:19 +00004181
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004182 /* All file-owned VMA should have been released by this point through
4183 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4184 * However, the object may also be bound into the global GTT (e.g.
4185 * older GPUs without per-process support, or for direct access through
4186 * the GTT either for the user or for scanout). Those VMA still need to
4187 * unbound now.
4188 */
Chris Wilson1488fc02012-04-24 15:47:31 +01004189
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004190 while ((freed = llist_del_all(&i915->mm.free_list)))
4191 __i915_gem_free_objects(i915, freed);
4192}
4193
4194static void __i915_gem_free_object_rcu(struct rcu_head *head)
4195{
4196 struct drm_i915_gem_object *obj =
4197 container_of(head, typeof(*obj), rcu);
4198 struct drm_i915_private *i915 = to_i915(obj->base.dev);
4199
4200 /* We can't simply use call_rcu() from i915_gem_free_object()
4201 * as we need to block whilst unbinding, and the call_rcu
4202 * task may be called from softirq context. So we take a
4203 * detour through a worker.
4204 */
4205 if (llist_add(&obj->freed, &i915->mm.free_list))
4206 schedule_work(&i915->mm.free_work);
4207}
4208
4209void i915_gem_free_object(struct drm_gem_object *gem_obj)
4210{
4211 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4212
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004213 if (obj->mm.quirked)
4214 __i915_gem_object_unpin_pages(obj);
4215
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004216 if (discard_backing_storage(obj))
4217 obj->mm.madv = I915_MADV_DONTNEED;
Daniel Vettera071fa02014-06-18 23:28:09 +02004218
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004219 /* Before we free the object, make sure any pure RCU-only
4220 * read-side critical sections are complete, e.g.
4221 * i915_gem_busy_ioctl(). For the corresponding synchronized
4222 * lookup see i915_gem_object_lookup_rcu().
4223 */
4224 call_rcu(&obj->rcu, __i915_gem_free_object_rcu);
Chris Wilsonbe726152010-07-23 23:18:50 +01004225}
4226
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01004227void __i915_gem_object_release_unless_active(struct drm_i915_gem_object *obj)
4228{
4229 lockdep_assert_held(&obj->base.dev->struct_mutex);
4230
4231 GEM_BUG_ON(i915_gem_object_has_active_reference(obj));
4232 if (i915_gem_object_is_active(obj))
4233 i915_gem_object_set_active_reference(obj);
4234 else
4235 i915_gem_object_put(obj);
4236}
4237
Chris Wilson3033aca2016-10-28 13:58:47 +01004238static void assert_kernel_context_is_current(struct drm_i915_private *dev_priv)
4239{
4240 struct intel_engine_cs *engine;
4241 enum intel_engine_id id;
4242
4243 for_each_engine(engine, dev_priv, id)
Chris Wilsonf131e352016-12-29 14:40:37 +00004244 GEM_BUG_ON(engine->last_retired_context &&
4245 !i915_gem_context_is_kernel(engine->last_retired_context));
Chris Wilson3033aca2016-10-28 13:58:47 +01004246}
4247
Chris Wilson24145512017-01-24 11:01:35 +00004248void i915_gem_sanitize(struct drm_i915_private *i915)
4249{
4250 /*
4251 * If we inherit context state from the BIOS or earlier occupants
4252 * of the GPU, the GPU may be in an inconsistent state when we
4253 * try to take over. The only way to remove the earlier state
4254 * is by resetting. However, resetting on earlier gen is tricky as
4255 * it may impact the display and we are uncertain about the stability
4256 * of the reset, so we only reset recent machines with logical
4257 * context support (that must be reset to remove any stray contexts).
4258 */
4259 if (HAS_HW_CONTEXTS(i915)) {
4260 int reset = intel_gpu_reset(i915, ALL_ENGINES);
4261 WARN_ON(reset && reset != -ENODEV);
4262 }
4263}
4264
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004265int i915_gem_suspend(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07004266{
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004267 struct drm_device *dev = &dev_priv->drm;
Chris Wilsondcff85c2016-08-05 10:14:11 +01004268 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004269
Chris Wilson54b4f682016-07-21 21:16:19 +01004270 intel_suspend_gt_powersave(dev_priv);
4271
Chris Wilson45c5f202013-10-16 11:50:01 +01004272 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004273
4274 /* We have to flush all the executing contexts to main memory so
4275 * that they can saved in the hibernation image. To ensure the last
4276 * context image is coherent, we have to switch away from it. That
4277 * leaves the dev_priv->kernel_context still active when
4278 * we actually suspend, and its image in memory may not match the GPU
4279 * state. Fortunately, the kernel_context is disposable and we do
4280 * not rely on its state.
4281 */
4282 ret = i915_gem_switch_to_kernel_context(dev_priv);
4283 if (ret)
4284 goto err;
4285
Chris Wilson22dd3bb2016-09-09 14:11:50 +01004286 ret = i915_gem_wait_for_idle(dev_priv,
4287 I915_WAIT_INTERRUPTIBLE |
4288 I915_WAIT_LOCKED);
Chris Wilsonf7403342013-09-13 23:57:04 +01004289 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004290 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004291
Chris Wilsonc0336662016-05-06 15:40:21 +01004292 i915_gem_retire_requests(dev_priv);
Chris Wilson28176ef2016-10-28 13:58:56 +01004293 GEM_BUG_ON(dev_priv->gt.active_requests);
Eric Anholt673a3942008-07-30 12:06:12 -07004294
Chris Wilson3033aca2016-10-28 13:58:47 +01004295 assert_kernel_context_is_current(dev_priv);
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004296 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004297 mutex_unlock(&dev->struct_mutex);
4298
Chris Wilson737b1502015-01-26 18:03:03 +02004299 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004300 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
Chris Wilsonbdeb9782016-12-23 14:57:56 +00004301
4302 /* As the idle_work is rearming if it detects a race, play safe and
4303 * repeat the flush until it is definitely idle.
4304 */
4305 while (flush_delayed_work(&dev_priv->gt.idle_work))
4306 ;
4307
4308 i915_gem_drain_freed_objects(dev_priv);
Chris Wilson29105cc2010-01-07 10:39:13 +00004309
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004310 /* Assert that we sucessfully flushed all the work and
4311 * reset the GPU back to its idle, low power state.
4312 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004313 WARN_ON(dev_priv->gt.awake);
Imre Deak31ab49a2016-11-07 11:20:05 +02004314 WARN_ON(!intel_execlists_idle(dev_priv));
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004315
Imre Deak1c777c52016-10-12 17:46:37 +03004316 /*
4317 * Neither the BIOS, ourselves or any other kernel
4318 * expects the system to be in execlists mode on startup,
4319 * so we need to reset the GPU back to legacy mode. And the only
4320 * known way to disable logical contexts is through a GPU reset.
4321 *
4322 * So in order to leave the system in a known default configuration,
4323 * always reset the GPU upon unload and suspend. Afterwards we then
4324 * clean up the GEM state tracking, flushing off the requests and
4325 * leaving the system in a known idle state.
4326 *
4327 * Note that is of the upmost importance that the GPU is idle and
4328 * all stray writes are flushed *before* we dismantle the backing
4329 * storage for the pinned objects.
4330 *
4331 * However, since we are uncertain that resetting the GPU on older
4332 * machines is a good idea, we don't - just in case it leaves the
4333 * machine in an unusable condition.
4334 */
Chris Wilson24145512017-01-24 11:01:35 +00004335 i915_gem_sanitize(dev_priv);
Imre Deak1c777c52016-10-12 17:46:37 +03004336
Eric Anholt673a3942008-07-30 12:06:12 -07004337 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004338
4339err:
4340 mutex_unlock(&dev->struct_mutex);
4341 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004342}
4343
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004344void i915_gem_resume(struct drm_i915_private *dev_priv)
Chris Wilson5ab57c72016-07-15 14:56:20 +01004345{
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004346 struct drm_device *dev = &dev_priv->drm;
Chris Wilson5ab57c72016-07-15 14:56:20 +01004347
Imre Deak31ab49a2016-11-07 11:20:05 +02004348 WARN_ON(dev_priv->gt.awake);
4349
Chris Wilson5ab57c72016-07-15 14:56:20 +01004350 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00004351 i915_gem_restore_gtt_mappings(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004352
4353 /* As we didn't flush the kernel context before suspend, we cannot
4354 * guarantee that the context image is complete. So let's just reset
4355 * it and start again.
4356 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01004357 dev_priv->gt.resume(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004358
4359 mutex_unlock(&dev->struct_mutex);
4360}
4361
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004362void i915_gem_init_swizzling(struct drm_i915_private *dev_priv)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004363{
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004364 if (INTEL_GEN(dev_priv) < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004365 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4366 return;
4367
4368 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4369 DISP_TILE_SURFACE_SWIZZLING);
4370
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004371 if (IS_GEN5(dev_priv))
Daniel Vetter11782b02012-01-31 16:47:55 +01004372 return;
4373
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004374 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004375 if (IS_GEN6(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004376 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004377 else if (IS_GEN7(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004378 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004379 else if (IS_GEN8(dev_priv))
Ben Widawsky31a53362013-11-02 21:07:04 -07004380 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004381 else
4382 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004383}
Daniel Vettere21af882012-02-09 20:53:27 +01004384
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004385static void init_unused_ring(struct drm_i915_private *dev_priv, u32 base)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004386{
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004387 I915_WRITE(RING_CTL(base), 0);
4388 I915_WRITE(RING_HEAD(base), 0);
4389 I915_WRITE(RING_TAIL(base), 0);
4390 I915_WRITE(RING_START(base), 0);
4391}
4392
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004393static void init_unused_rings(struct drm_i915_private *dev_priv)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004394{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004395 if (IS_I830(dev_priv)) {
4396 init_unused_ring(dev_priv, PRB1_BASE);
4397 init_unused_ring(dev_priv, SRB0_BASE);
4398 init_unused_ring(dev_priv, SRB1_BASE);
4399 init_unused_ring(dev_priv, SRB2_BASE);
4400 init_unused_ring(dev_priv, SRB3_BASE);
4401 } else if (IS_GEN2(dev_priv)) {
4402 init_unused_ring(dev_priv, SRB0_BASE);
4403 init_unused_ring(dev_priv, SRB1_BASE);
4404 } else if (IS_GEN3(dev_priv)) {
4405 init_unused_ring(dev_priv, PRB1_BASE);
4406 init_unused_ring(dev_priv, PRB2_BASE);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004407 }
4408}
4409
Chris Wilson20a8a742017-02-08 14:30:31 +00004410static int __i915_gem_restart_engines(void *data)
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004411{
Chris Wilson20a8a742017-02-08 14:30:31 +00004412 struct drm_i915_private *i915 = data;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004413 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304414 enum intel_engine_id id;
Chris Wilson20a8a742017-02-08 14:30:31 +00004415 int err;
4416
4417 for_each_engine(engine, i915, id) {
4418 err = engine->init_hw(engine);
4419 if (err)
4420 return err;
4421 }
4422
4423 return 0;
4424}
4425
4426int i915_gem_init_hw(struct drm_i915_private *dev_priv)
4427{
Chris Wilsond200cda2016-04-28 09:56:44 +01004428 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004429
Chris Wilsonde867c22016-10-25 13:16:02 +01004430 dev_priv->gt.last_init_time = ktime_get();
4431
Chris Wilson5e4f5182015-02-13 14:35:59 +00004432 /* Double layer security blanket, see i915_gem_init() */
4433 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4434
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004435 if (HAS_EDRAM(dev_priv) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004436 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004437
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01004438 if (IS_HASWELL(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004439 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev_priv) ?
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004440 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004441
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004442 if (HAS_PCH_NOP(dev_priv)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004443 if (IS_IVYBRIDGE(dev_priv)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004444 u32 temp = I915_READ(GEN7_MSG_CTL);
4445 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4446 I915_WRITE(GEN7_MSG_CTL, temp);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004447 } else if (INTEL_GEN(dev_priv) >= 7) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004448 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4449 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4450 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4451 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004452 }
4453
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004454 i915_gem_init_swizzling(dev_priv);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004455
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004456 /*
4457 * At least 830 can leave some of the unused rings
4458 * "active" (ie. head != tail) after resume which
4459 * will prevent c3 entry. Makes sure all unused rings
4460 * are totally idle.
4461 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004462 init_unused_rings(dev_priv);
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004463
Dave Gordoned54c1a2016-01-19 19:02:54 +00004464 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004465
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004466 ret = i915_ppgtt_init_hw(dev_priv);
John Harrison4ad2fd82015-06-18 13:11:20 +01004467 if (ret) {
4468 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4469 goto out;
4470 }
4471
4472 /* Need to do basic initialisation of all rings first: */
Chris Wilson20a8a742017-02-08 14:30:31 +00004473 ret = __i915_gem_restart_engines(dev_priv);
4474 if (ret)
4475 goto out;
Mika Kuoppala99433932013-01-22 14:12:17 +02004476
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004477 intel_mocs_init_l3cc_table(dev_priv);
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004478
Alex Dai33a732f2015-08-12 15:43:36 +01004479 /* We can't enable contexts until all firmware is loaded */
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004480 ret = intel_guc_setup(dev_priv);
Dave Gordone556f7c2016-06-07 09:14:49 +01004481 if (ret)
4482 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004483
Chris Wilson5e4f5182015-02-13 14:35:59 +00004484out:
4485 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004486 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004487}
4488
Chris Wilson39df9192016-07-20 13:31:57 +01004489bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4490{
4491 if (INTEL_INFO(dev_priv)->gen < 6)
4492 return false;
4493
4494 /* TODO: make semaphores and Execlists play nicely together */
4495 if (i915.enable_execlists)
4496 return false;
4497
4498 if (value >= 0)
4499 return value;
4500
4501#ifdef CONFIG_INTEL_IOMMU
4502 /* Enable semaphores on SNB when IO remapping is off */
4503 if (INTEL_INFO(dev_priv)->gen == 6 && intel_iommu_gfx_mapped)
4504 return false;
4505#endif
4506
4507 return true;
4508}
4509
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004510int i915_gem_init(struct drm_i915_private *dev_priv)
Chris Wilson1070a422012-04-24 15:47:41 +01004511{
Chris Wilson1070a422012-04-24 15:47:41 +01004512 int ret;
4513
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004514 mutex_lock(&dev_priv->drm.struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004515
Oscar Mateoa83014d2014-07-24 17:04:21 +01004516 if (!i915.enable_execlists) {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004517 dev_priv->gt.resume = intel_legacy_submission_resume;
Chris Wilson7e37f882016-08-02 22:50:21 +01004518 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004519 } else {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004520 dev_priv->gt.resume = intel_lr_context_resume;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004521 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004522 }
4523
Chris Wilson5e4f5182015-02-13 14:35:59 +00004524 /* This is just a security blanket to placate dragons.
4525 * On some systems, we very sporadically observe that the first TLBs
4526 * used by the CS may be stale, despite us poking the TLB reset. If
4527 * we hold the forcewake during initialisation these problems
4528 * just magically go away.
4529 */
4530 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4531
Chris Wilson72778cb2016-05-19 16:17:16 +01004532 i915_gem_init_userptr(dev_priv);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004533
4534 ret = i915_gem_init_ggtt(dev_priv);
4535 if (ret)
4536 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004537
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004538 ret = i915_gem_context_init(dev_priv);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004539 if (ret)
4540 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004541
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004542 ret = intel_engines_init(dev_priv);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004543 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004544 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004545
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004546 ret = i915_gem_init_hw(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004547 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004548 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004549 * wedged. But we only want to do this where the GPU is angry,
4550 * for all other failure, such as an allocation failure, bail.
4551 */
4552 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01004553 i915_gem_set_wedged(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004554 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004555 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004556
4557out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004558 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004559 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004560
Chris Wilson60990322014-04-09 09:19:42 +01004561 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004562}
4563
Chris Wilson24145512017-01-24 11:01:35 +00004564void i915_gem_init_mmio(struct drm_i915_private *i915)
4565{
4566 i915_gem_sanitize(i915);
4567}
4568
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004569void
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004570i915_gem_cleanup_engines(struct drm_i915_private *dev_priv)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004571{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004572 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304573 enum intel_engine_id id;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004574
Akash Goel3b3f1652016-10-13 22:44:48 +05304575 for_each_engine(engine, dev_priv, id)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004576 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004577}
4578
Eric Anholt673a3942008-07-30 12:06:12 -07004579void
Imre Deak40ae4e12016-03-16 14:54:03 +02004580i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4581{
Chris Wilson49ef5292016-08-18 17:17:00 +01004582 int i;
Imre Deak40ae4e12016-03-16 14:54:03 +02004583
4584 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4585 !IS_CHERRYVIEW(dev_priv))
4586 dev_priv->num_fence_regs = 32;
Jani Nikula73f67aa2016-12-07 22:48:09 +02004587 else if (INTEL_INFO(dev_priv)->gen >= 4 ||
4588 IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
4589 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004590 dev_priv->num_fence_regs = 16;
4591 else
4592 dev_priv->num_fence_regs = 8;
4593
Chris Wilsonc0336662016-05-06 15:40:21 +01004594 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004595 dev_priv->num_fence_regs =
4596 I915_READ(vgtif_reg(avail_rs.fence_num));
4597
4598 /* Initialize fence registers to zero */
Chris Wilson49ef5292016-08-18 17:17:00 +01004599 for (i = 0; i < dev_priv->num_fence_regs; i++) {
4600 struct drm_i915_fence_reg *fence = &dev_priv->fence_regs[i];
4601
4602 fence->i915 = dev_priv;
4603 fence->id = i;
4604 list_add_tail(&fence->link, &dev_priv->mm.fence_list);
4605 }
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004606 i915_gem_restore_fences(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004607
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004608 i915_gem_detect_bit_6_swizzle(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004609}
4610
Chris Wilson73cb9702016-10-28 13:58:46 +01004611int
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004612i915_gem_load_init(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07004613{
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004614 int err = -ENOMEM;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004615
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004616 dev_priv->objects = KMEM_CACHE(drm_i915_gem_object, SLAB_HWCACHE_ALIGN);
4617 if (!dev_priv->objects)
Chris Wilson73cb9702016-10-28 13:58:46 +01004618 goto err_out;
Chris Wilson73cb9702016-10-28 13:58:46 +01004619
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004620 dev_priv->vmas = KMEM_CACHE(i915_vma, SLAB_HWCACHE_ALIGN);
4621 if (!dev_priv->vmas)
Chris Wilson73cb9702016-10-28 13:58:46 +01004622 goto err_objects;
Chris Wilson73cb9702016-10-28 13:58:46 +01004623
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004624 dev_priv->requests = KMEM_CACHE(drm_i915_gem_request,
4625 SLAB_HWCACHE_ALIGN |
4626 SLAB_RECLAIM_ACCOUNT |
4627 SLAB_DESTROY_BY_RCU);
4628 if (!dev_priv->requests)
Chris Wilson73cb9702016-10-28 13:58:46 +01004629 goto err_vmas;
Chris Wilson73cb9702016-10-28 13:58:46 +01004630
Chris Wilson52e54202016-11-14 20:41:02 +00004631 dev_priv->dependencies = KMEM_CACHE(i915_dependency,
4632 SLAB_HWCACHE_ALIGN |
4633 SLAB_RECLAIM_ACCOUNT);
4634 if (!dev_priv->dependencies)
4635 goto err_requests;
4636
Chris Wilson73cb9702016-10-28 13:58:46 +01004637 mutex_lock(&dev_priv->drm.struct_mutex);
4638 INIT_LIST_HEAD(&dev_priv->gt.timelines);
Chris Wilsonbb894852016-11-14 20:40:57 +00004639 err = i915_gem_timeline_init__global(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +01004640 mutex_unlock(&dev_priv->drm.struct_mutex);
4641 if (err)
Chris Wilson52e54202016-11-14 20:41:02 +00004642 goto err_dependencies;
Eric Anholt673a3942008-07-30 12:06:12 -07004643
Ben Widawskya33afea2013-09-17 21:12:45 -07004644 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004645 INIT_WORK(&dev_priv->mm.free_work, __i915_gem_free_work);
4646 init_llist_head(&dev_priv->mm.free_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004647 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4648 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004649 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson275f0392016-10-24 13:42:14 +01004650 INIT_LIST_HEAD(&dev_priv->mm.userfault_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01004651 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004652 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004653 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004654 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004655 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004656 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004657
Chris Wilson72bfa192010-12-19 11:42:05 +00004658 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4659
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004660 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004661
Chris Wilsonce453d82011-02-21 14:43:56 +00004662 dev_priv->mm.interruptible = true;
4663
Joonas Lahtinen6f633402016-09-01 14:58:21 +03004664 atomic_set(&dev_priv->mm.bsd_engine_dispatch_index, 0);
4665
Chris Wilsonb5add952016-08-04 16:32:36 +01004666 spin_lock_init(&dev_priv->fb_tracking.lock);
Chris Wilson73cb9702016-10-28 13:58:46 +01004667
4668 return 0;
4669
Chris Wilson52e54202016-11-14 20:41:02 +00004670err_dependencies:
4671 kmem_cache_destroy(dev_priv->dependencies);
Chris Wilson73cb9702016-10-28 13:58:46 +01004672err_requests:
4673 kmem_cache_destroy(dev_priv->requests);
4674err_vmas:
4675 kmem_cache_destroy(dev_priv->vmas);
4676err_objects:
4677 kmem_cache_destroy(dev_priv->objects);
4678err_out:
4679 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07004680}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004681
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004682void i915_gem_load_cleanup(struct drm_i915_private *dev_priv)
Imre Deakd64aa092016-01-19 15:26:29 +02004683{
Chris Wilsonc4d4c1c2017-02-10 16:35:23 +00004684 i915_gem_drain_freed_objects(dev_priv);
Chris Wilson7d5d59e2016-11-01 08:48:41 +00004685 WARN_ON(!llist_empty(&dev_priv->mm.free_list));
Chris Wilsonc4d4c1c2017-02-10 16:35:23 +00004686 WARN_ON(dev_priv->mm.object_count);
Chris Wilson7d5d59e2016-11-01 08:48:41 +00004687
Matthew Auldea84aa72016-11-17 21:04:11 +00004688 mutex_lock(&dev_priv->drm.struct_mutex);
4689 i915_gem_timeline_fini(&dev_priv->gt.global_timeline);
4690 WARN_ON(!list_empty(&dev_priv->gt.timelines));
4691 mutex_unlock(&dev_priv->drm.struct_mutex);
4692
Chris Wilson52e54202016-11-14 20:41:02 +00004693 kmem_cache_destroy(dev_priv->dependencies);
Imre Deakd64aa092016-01-19 15:26:29 +02004694 kmem_cache_destroy(dev_priv->requests);
4695 kmem_cache_destroy(dev_priv->vmas);
4696 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01004697
4698 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
4699 rcu_barrier();
Imre Deakd64aa092016-01-19 15:26:29 +02004700}
4701
Chris Wilson6a800ea2016-09-21 14:51:07 +01004702int i915_gem_freeze(struct drm_i915_private *dev_priv)
4703{
Chris Wilson6a800ea2016-09-21 14:51:07 +01004704 mutex_lock(&dev_priv->drm.struct_mutex);
4705 i915_gem_shrink_all(dev_priv);
4706 mutex_unlock(&dev_priv->drm.struct_mutex);
4707
Chris Wilson6a800ea2016-09-21 14:51:07 +01004708 return 0;
4709}
4710
Chris Wilson461fb992016-05-14 07:26:33 +01004711int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
4712{
4713 struct drm_i915_gem_object *obj;
Chris Wilson7aab2d52016-09-09 20:02:18 +01004714 struct list_head *phases[] = {
4715 &dev_priv->mm.unbound_list,
4716 &dev_priv->mm.bound_list,
4717 NULL
4718 }, **p;
Chris Wilson461fb992016-05-14 07:26:33 +01004719
4720 /* Called just before we write the hibernation image.
4721 *
4722 * We need to update the domain tracking to reflect that the CPU
4723 * will be accessing all the pages to create and restore from the
4724 * hibernation, and so upon restoration those pages will be in the
4725 * CPU domain.
4726 *
4727 * To make sure the hibernation image contains the latest state,
4728 * we update that state just before writing out the image.
Chris Wilson7aab2d52016-09-09 20:02:18 +01004729 *
4730 * To try and reduce the hibernation image, we manually shrink
4731 * the objects as well.
Chris Wilson461fb992016-05-14 07:26:33 +01004732 */
4733
Chris Wilson6a800ea2016-09-21 14:51:07 +01004734 mutex_lock(&dev_priv->drm.struct_mutex);
4735 i915_gem_shrink(dev_priv, -1UL, I915_SHRINK_UNBOUND);
Chris Wilson461fb992016-05-14 07:26:33 +01004736
Chris Wilson7aab2d52016-09-09 20:02:18 +01004737 for (p = phases; *p; p++) {
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004738 list_for_each_entry(obj, *p, global_link) {
Chris Wilson7aab2d52016-09-09 20:02:18 +01004739 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4740 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4741 }
Chris Wilson461fb992016-05-14 07:26:33 +01004742 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01004743 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson461fb992016-05-14 07:26:33 +01004744
4745 return 0;
4746}
4747
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004748void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004749{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004750 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004751 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00004752
4753 /* Clean up our request list when the client is going away, so that
4754 * later retire_requests won't dereference our soon-to-be-gone
4755 * file_priv.
4756 */
Chris Wilson1c255952010-09-26 11:03:27 +01004757 spin_lock(&file_priv->mm.lock);
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004758 list_for_each_entry(request, &file_priv->mm.request_list, client_list)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004759 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01004760 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01004761
Chris Wilson2e1b8732015-04-27 13:41:22 +01004762 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01004763 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01004764 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004765 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004766 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004767}
4768
4769int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4770{
4771 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004772 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004773
Chris Wilsonc4c29d72016-11-09 10:45:07 +00004774 DRM_DEBUG("\n");
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004775
4776 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4777 if (!file_priv)
4778 return -ENOMEM;
4779
4780 file->driver_priv = file_priv;
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004781 file_priv->dev_priv = to_i915(dev);
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004782 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01004783 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004784
4785 spin_lock_init(&file_priv->mm.lock);
4786 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004787
Chris Wilsonc80ff162016-07-27 09:07:27 +01004788 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00004789
Ben Widawskye422b882013-12-06 14:10:58 -08004790 ret = i915_gem_context_open(dev, file);
4791 if (ret)
4792 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004793
Ben Widawskye422b882013-12-06 14:10:58 -08004794 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004795}
4796
Daniel Vetterb680c372014-09-19 18:27:27 +02004797/**
4798 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07004799 * @old: current GEM buffer for the frontbuffer slots
4800 * @new: new GEM buffer for the frontbuffer slots
4801 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02004802 *
4803 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
4804 * from @old and setting them in @new. Both @old and @new can be NULL.
4805 */
Daniel Vettera071fa02014-06-18 23:28:09 +02004806void i915_gem_track_fb(struct drm_i915_gem_object *old,
4807 struct drm_i915_gem_object *new,
4808 unsigned frontbuffer_bits)
4809{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004810 /* Control of individual bits within the mask are guarded by
4811 * the owning plane->mutex, i.e. we can never see concurrent
4812 * manipulation of individual bits. But since the bitfield as a whole
4813 * is updated using RMW, we need to use atomics in order to update
4814 * the bits.
4815 */
4816 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
4817 sizeof(atomic_t) * BITS_PER_BYTE);
4818
Daniel Vettera071fa02014-06-18 23:28:09 +02004819 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004820 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
4821 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004822 }
4823
4824 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004825 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
4826 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004827 }
4828}
4829
Dave Gordonea702992015-07-09 19:29:02 +01004830/* Allocate a new GEM object and fill it with the supplied data */
4831struct drm_i915_gem_object *
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004832i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
Dave Gordonea702992015-07-09 19:29:02 +01004833 const void *data, size_t size)
4834{
4835 struct drm_i915_gem_object *obj;
4836 struct sg_table *sg;
4837 size_t bytes;
4838 int ret;
4839
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004840 obj = i915_gem_object_create(dev_priv, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01004841 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01004842 return obj;
4843
4844 ret = i915_gem_object_set_to_cpu_domain(obj, true);
4845 if (ret)
4846 goto fail;
4847
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004848 ret = i915_gem_object_pin_pages(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004849 if (ret)
4850 goto fail;
4851
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004852 sg = obj->mm.pages;
Dave Gordonea702992015-07-09 19:29:02 +01004853 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004854 obj->mm.dirty = true; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01004855 i915_gem_object_unpin_pages(obj);
4856
4857 if (WARN_ON(bytes != size)) {
4858 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
4859 ret = -EFAULT;
4860 goto fail;
4861 }
4862
4863 return obj;
4864
4865fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004866 i915_gem_object_put(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004867 return ERR_PTR(ret);
4868}
Chris Wilson96d77632016-10-28 13:58:33 +01004869
4870struct scatterlist *
4871i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
4872 unsigned int n,
4873 unsigned int *offset)
4874{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004875 struct i915_gem_object_page_iter *iter = &obj->mm.get_page;
Chris Wilson96d77632016-10-28 13:58:33 +01004876 struct scatterlist *sg;
4877 unsigned int idx, count;
4878
4879 might_sleep();
4880 GEM_BUG_ON(n >= obj->base.size >> PAGE_SHIFT);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004881 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
Chris Wilson96d77632016-10-28 13:58:33 +01004882
4883 /* As we iterate forward through the sg, we record each entry in a
4884 * radixtree for quick repeated (backwards) lookups. If we have seen
4885 * this index previously, we will have an entry for it.
4886 *
4887 * Initial lookup is O(N), but this is amortized to O(1) for
4888 * sequential page access (where each new request is consecutive
4889 * to the previous one). Repeated lookups are O(lg(obj->base.size)),
4890 * i.e. O(1) with a large constant!
4891 */
4892 if (n < READ_ONCE(iter->sg_idx))
4893 goto lookup;
4894
4895 mutex_lock(&iter->lock);
4896
4897 /* We prefer to reuse the last sg so that repeated lookup of this
4898 * (or the subsequent) sg are fast - comparing against the last
4899 * sg is faster than going through the radixtree.
4900 */
4901
4902 sg = iter->sg_pos;
4903 idx = iter->sg_idx;
4904 count = __sg_page_count(sg);
4905
4906 while (idx + count <= n) {
4907 unsigned long exception, i;
4908 int ret;
4909
4910 /* If we cannot allocate and insert this entry, or the
4911 * individual pages from this range, cancel updating the
4912 * sg_idx so that on this lookup we are forced to linearly
4913 * scan onwards, but on future lookups we will try the
4914 * insertion again (in which case we need to be careful of
4915 * the error return reporting that we have already inserted
4916 * this index).
4917 */
4918 ret = radix_tree_insert(&iter->radix, idx, sg);
4919 if (ret && ret != -EEXIST)
4920 goto scan;
4921
4922 exception =
4923 RADIX_TREE_EXCEPTIONAL_ENTRY |
4924 idx << RADIX_TREE_EXCEPTIONAL_SHIFT;
4925 for (i = 1; i < count; i++) {
4926 ret = radix_tree_insert(&iter->radix, idx + i,
4927 (void *)exception);
4928 if (ret && ret != -EEXIST)
4929 goto scan;
4930 }
4931
4932 idx += count;
4933 sg = ____sg_next(sg);
4934 count = __sg_page_count(sg);
4935 }
4936
4937scan:
4938 iter->sg_pos = sg;
4939 iter->sg_idx = idx;
4940
4941 mutex_unlock(&iter->lock);
4942
4943 if (unlikely(n < idx)) /* insertion completed by another thread */
4944 goto lookup;
4945
4946 /* In case we failed to insert the entry into the radixtree, we need
4947 * to look beyond the current sg.
4948 */
4949 while (idx + count <= n) {
4950 idx += count;
4951 sg = ____sg_next(sg);
4952 count = __sg_page_count(sg);
4953 }
4954
4955 *offset = n - idx;
4956 return sg;
4957
4958lookup:
4959 rcu_read_lock();
4960
4961 sg = radix_tree_lookup(&iter->radix, n);
4962 GEM_BUG_ON(!sg);
4963
4964 /* If this index is in the middle of multi-page sg entry,
4965 * the radixtree will contain an exceptional entry that points
4966 * to the start of that range. We will return the pointer to
4967 * the base page and the offset of this page within the
4968 * sg entry's range.
4969 */
4970 *offset = 0;
4971 if (unlikely(radix_tree_exception(sg))) {
4972 unsigned long base =
4973 (unsigned long)sg >> RADIX_TREE_EXCEPTIONAL_SHIFT;
4974
4975 sg = radix_tree_lookup(&iter->radix, base);
4976 GEM_BUG_ON(!sg);
4977
4978 *offset = n - base;
4979 }
4980
4981 rcu_read_unlock();
4982
4983 return sg;
4984}
4985
4986struct page *
4987i915_gem_object_get_page(struct drm_i915_gem_object *obj, unsigned int n)
4988{
4989 struct scatterlist *sg;
4990 unsigned int offset;
4991
4992 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
4993
4994 sg = i915_gem_object_get_sg(obj, n, &offset);
4995 return nth_page(sg_page(sg), offset);
4996}
4997
4998/* Like i915_gem_object_get_page(), but mark the returned page dirty */
4999struct page *
5000i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
5001 unsigned int n)
5002{
5003 struct page *page;
5004
5005 page = i915_gem_object_get_page(obj, n);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01005006 if (!obj->mm.dirty)
Chris Wilson96d77632016-10-28 13:58:33 +01005007 set_page_dirty(page);
5008
5009 return page;
5010}
5011
5012dma_addr_t
5013i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
5014 unsigned long n)
5015{
5016 struct scatterlist *sg;
5017 unsigned int offset;
5018
5019 sg = i915_gem_object_get_sg(obj, n, &offset);
5020 return sg_dma_address(sg) + (offset << PAGE_SHIFT);
5021}