blob: 47c62853c666aba34d0ffe6111beb11370ad7195 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040019#include <linux/module.h>
Felix Fietkau09d8e312013-11-18 20:14:43 +010020#include <linux/time.h>
Felix Fietkauc67ce332013-12-14 18:03:38 +010021#include <linux/bitops.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070022#include <asm/unaligned.h>
23
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070024#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040025#include "hw-ops.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070026#include "rc.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040027#include "ar9003_mac.h"
Sujith Manoharanf4701b52012-02-22 12:41:18 +053028#include "ar9003_mci.h"
Sujith Manoharan362cd032012-09-16 08:06:36 +053029#include "ar9003_phy.h"
Ben Greear462e58f2012-04-12 10:04:00 -070030#include "debug.h"
31#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070032
Sujithcbe61d82009-02-09 13:27:12 +053033static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070034
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040035MODULE_AUTHOR("Atheros Communications");
36MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
37MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
38MODULE_LICENSE("Dual BSD/GPL");
39
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020040static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +053041{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020042 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkaue4744ec2013-10-11 23:31:01 +020043 struct ath9k_channel *chan = ah->curchan;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020044 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +053045
Felix Fietkau087b6ff2011-07-09 11:12:49 +070046 /* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
47 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
48 clockrate = 117;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020049 else if (!chan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020050 clockrate = ATH9K_CLOCK_RATE_CCK;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020051 else if (IS_CHAN_2GHZ(chan))
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020052 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
53 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
54 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -040055 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020056 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
57
Michal Nazarewiczbeae4162013-11-29 18:06:46 +010058 if (chan) {
59 if (IS_CHAN_HT40(chan))
60 clockrate *= 2;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020061 if (IS_CHAN_HALF_RATE(chan))
Felix Fietkau906c7202011-07-09 11:12:48 +070062 clockrate /= 2;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020063 if (IS_CHAN_QUARTER_RATE(chan))
Felix Fietkau906c7202011-07-09 11:12:48 +070064 clockrate /= 4;
65 }
66
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020067 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +053068}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070069
Sujithcbe61d82009-02-09 13:27:12 +053070static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +053071{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020072 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +053073
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020074 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +053075}
76
Sujith0caa7b12009-02-16 13:23:20 +053077bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070078{
79 int i;
80
Sujith0caa7b12009-02-16 13:23:20 +053081 BUG_ON(timeout < AH_TIME_QUANTUM);
82
83 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070084 if ((REG_READ(ah, reg) & mask) == val)
85 return true;
86
87 udelay(AH_TIME_QUANTUM);
88 }
Sujith04bd46382008-11-28 22:18:05 +053089
Joe Perchesd2182b62011-12-15 14:55:53 -080090 ath_dbg(ath9k_hw_common(ah), ANY,
Joe Perches226afe62010-12-02 19:12:37 -080091 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
92 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +053093
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070094 return false;
95}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040096EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070097
Felix Fietkau7c5adc82012-04-19 21:18:26 +020098void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
99 int hw_delay)
100{
Felix Fietkau1a5e6322013-10-11 23:30:54 +0200101 hw_delay /= 10;
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200102
103 if (IS_CHAN_HALF_RATE(chan))
104 hw_delay *= 2;
105 else if (IS_CHAN_QUARTER_RATE(chan))
106 hw_delay *= 4;
107
108 udelay(hw_delay + BASE_ACTIVATE_DELAY);
109}
110
Felix Fietkau0166b4b2013-01-20 18:51:55 +0100111void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100112 int column, unsigned int *writecnt)
113{
114 int r;
115
116 ENABLE_REGWRITE_BUFFER(ah);
117 for (r = 0; r < array->ia_rows; r++) {
118 REG_WRITE(ah, INI_RA(array, r, 0),
119 INI_RA(array, r, column));
120 DO_DELAY(*writecnt);
121 }
122 REGWRITE_BUFFER_FLUSH(ah);
123}
124
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700125u32 ath9k_hw_reverse_bits(u32 val, u32 n)
126{
127 u32 retval;
128 int i;
129
130 for (i = 0, retval = 0; i < n; i++) {
131 retval = (retval << 1) | (val & 1);
132 val >>= 1;
133 }
134 return retval;
135}
136
Sujithcbe61d82009-02-09 13:27:12 +0530137u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100138 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530139 u32 frameLen, u16 rateix,
140 bool shortPreamble)
141{
142 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530143
144 if (kbps == 0)
145 return 0;
146
Felix Fietkau545750d2009-11-23 22:21:01 +0100147 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530148 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530149 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100150 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530151 phyTime >>= 1;
152 numBits = frameLen << 3;
153 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
154 break;
Sujith46d14a52008-11-18 09:08:13 +0530155 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530156 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530157 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
158 numBits = OFDM_PLCP_BITS + (frameLen << 3);
159 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
160 txTime = OFDM_SIFS_TIME_QUARTER
161 + OFDM_PREAMBLE_TIME_QUARTER
162 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530163 } else if (ah->curchan &&
164 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530165 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
166 numBits = OFDM_PLCP_BITS + (frameLen << 3);
167 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
168 txTime = OFDM_SIFS_TIME_HALF +
169 OFDM_PREAMBLE_TIME_HALF
170 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
171 } else {
172 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
173 numBits = OFDM_PLCP_BITS + (frameLen << 3);
174 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
175 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
176 + (numSymbols * OFDM_SYMBOL_TIME);
177 }
178 break;
179 default:
Joe Perches38002762010-12-02 19:12:36 -0800180 ath_err(ath9k_hw_common(ah),
181 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530182 txTime = 0;
183 break;
184 }
185
186 return txTime;
187}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400188EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530189
Sujithcbe61d82009-02-09 13:27:12 +0530190void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530191 struct ath9k_channel *chan,
192 struct chan_centers *centers)
193{
194 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530195
196 if (!IS_CHAN_HT40(chan)) {
197 centers->ctl_center = centers->ext_center =
198 centers->synth_center = chan->channel;
199 return;
200 }
201
Felix Fietkau88969342013-10-11 23:30:53 +0200202 if (IS_CHAN_HT40PLUS(chan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530203 centers->synth_center =
204 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
205 extoff = 1;
206 } else {
207 centers->synth_center =
208 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
209 extoff = -1;
210 }
211
212 centers->ctl_center =
213 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700214 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530215 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700216 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530217}
218
219/******************/
220/* Chip Revisions */
221/******************/
222
Sujithcbe61d82009-02-09 13:27:12 +0530223static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530224{
225 u32 val;
226
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530227 switch (ah->hw_version.devid) {
228 case AR5416_AR9100_DEVID:
229 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
230 break;
Gabor Juhos37625612011-06-21 11:23:23 +0200231 case AR9300_DEVID_AR9330:
232 ah->hw_version.macVersion = AR_SREV_VERSION_9330;
233 if (ah->get_mac_revision) {
234 ah->hw_version.macRev = ah->get_mac_revision();
235 } else {
236 val = REG_READ(ah, AR_SREV);
237 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
238 }
239 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530240 case AR9300_DEVID_AR9340:
241 ah->hw_version.macVersion = AR_SREV_VERSION_9340;
242 val = REG_READ(ah, AR_SREV);
243 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
244 return;
Gabor Juhos813831d2012-07-03 19:13:17 +0200245 case AR9300_DEVID_QCA955X:
246 ah->hw_version.macVersion = AR_SREV_VERSION_9550;
247 return;
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530248 case AR9300_DEVID_AR953X:
249 ah->hw_version.macVersion = AR_SREV_VERSION_9531;
250 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530251 }
252
Sujithf1dc5602008-10-29 10:16:30 +0530253 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
254
255 if (val == 0xFF) {
256 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530257 ah->hw_version.macVersion =
258 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
259 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530260
Sujith Manoharan77fac462012-09-11 20:09:18 +0530261 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530262 ah->is_pciexpress = true;
263 else
264 ah->is_pciexpress = (val &
265 AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530266 } else {
267 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530268 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530269
Sujithd535a422009-02-09 13:27:06 +0530270 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530271
Sujithd535a422009-02-09 13:27:06 +0530272 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530273 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530274 }
275}
276
Sujithf1dc5602008-10-29 10:16:30 +0530277/************************************/
278/* HW Attach, Detach, Init Routines */
279/************************************/
280
Sujithcbe61d82009-02-09 13:27:12 +0530281static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530282{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100283 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530284 return;
285
286 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
287 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
288 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
289 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
290 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
291 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
292 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
293 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
294 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
295
296 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
297}
298
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400299/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530300static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530301{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700302 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400303 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530304 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800305 static const u32 patternData[4] = {
306 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
307 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400308 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530309
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400310 if (!AR_SREV_9300_20_OR_LATER(ah)) {
311 loop_max = 2;
312 regAddr[1] = AR_PHY_BASE + (8 << 2);
313 } else
314 loop_max = 1;
315
316 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530317 u32 addr = regAddr[i];
318 u32 wrData, rdData;
319
320 regHold[i] = REG_READ(ah, addr);
321 for (j = 0; j < 0x100; j++) {
322 wrData = (j << 16) | j;
323 REG_WRITE(ah, addr, wrData);
324 rdData = REG_READ(ah, addr);
325 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800326 ath_err(common,
327 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
328 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530329 return false;
330 }
331 }
332 for (j = 0; j < 4; j++) {
333 wrData = patternData[j];
334 REG_WRITE(ah, addr, wrData);
335 rdData = REG_READ(ah, addr);
336 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800337 ath_err(common,
338 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
339 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530340 return false;
341 }
342 }
343 REG_WRITE(ah, regAddr[i], regHold[i]);
344 }
345 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530346
Sujithf1dc5602008-10-29 10:16:30 +0530347 return true;
348}
349
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700350static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700351{
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530352 struct ath_common *common = ath9k_hw_common(ah);
353
Felix Fietkau689e7562012-04-12 22:35:56 +0200354 ah->config.dma_beacon_response_time = 1;
355 ah->config.sw_beacon_response_time = 6;
Sujith2660b812009-02-09 13:27:26 +0530356 ah->config.cwm_ignore_extcca = 0;
Sujith2660b812009-02-09 13:27:26 +0530357 ah->config.analog_shiftreg = 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700358
Sujith0ce024c2009-12-14 14:57:00 +0530359 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400360
361 /*
362 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
363 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
364 * This means we use it for all AR5416 devices, and the few
365 * minor PCI AR9280 devices out there.
366 *
367 * Serialization is required because these devices do not handle
368 * well the case of two concurrent reads/writes due to the latency
369 * involved. During one read/write another read/write can be issued
370 * on another CPU while the previous read/write may still be working
371 * on our hardware, if we hit this case the hardware poops in a loop.
372 * We prevent this by serializing reads and writes.
373 *
374 * This issue is not present on PCI-Express devices or pre-AR5416
375 * devices (legacy, 802.11abg).
376 */
377 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700378 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530379
380 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
381 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
382 ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
383 !ah->is_pciexpress)) {
384 ah->config.serialize_regmode = SER_REG_MODE_ON;
385 } else {
386 ah->config.serialize_regmode = SER_REG_MODE_OFF;
387 }
388 }
389
390 ath_dbg(common, RESET, "serialize_regmode is %d\n",
391 ah->config.serialize_regmode);
392
393 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
394 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
395 else
396 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700397}
398
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700399static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700400{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700401 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
402
403 regulatory->country_code = CTRY_DEFAULT;
404 regulatory->power_limit = MAX_RATE_POWER;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700405
Sujithd535a422009-02-09 13:27:06 +0530406 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530407 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700408
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530409 ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE |
410 AR_STA_ID1_MCAST_KSRCH;
Felix Fietkauf1717602011-03-19 13:55:41 +0100411 if (AR_SREV_9100(ah))
412 ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530413
Rajkumar Manoharane3f2acc2011-08-27 11:22:59 +0530414 ah->slottime = ATH9K_SLOT_TIME_9;
Sujith2660b812009-02-09 13:27:26 +0530415 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200416 ah->power_mode = ATH9K_PM_UNDEFINED;
Felix Fietkau8efa7a82012-03-14 16:40:23 +0100417 ah->htc_reset_init = true;
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530418
419 ah->ani_function = ATH9K_ANI_ALL;
420 if (!AR_SREV_9300_20_OR_LATER(ah))
421 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
422
423 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
424 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
425 else
426 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700427}
428
Sujithcbe61d82009-02-09 13:27:12 +0530429static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700430{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700431 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530432 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700433 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530434 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800435 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700436
Sujithf1dc5602008-10-29 10:16:30 +0530437 sum = 0;
438 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400439 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530440 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700441 common->macaddr[2 * i] = eeval >> 8;
442 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700443 }
Sujithd8baa932009-03-30 15:28:25 +0530444 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530445 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700446
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700447 return 0;
448}
449
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700450static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700451{
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530452 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700453 int ecode;
454
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530455 if (common->bus_ops->ath_bus_type != ATH_USB) {
Sujith527d4852010-03-17 14:25:16 +0530456 if (!ath9k_hw_chip_test(ah))
457 return -ENODEV;
458 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700459
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400460 if (!AR_SREV_9300_20_OR_LATER(ah)) {
461 ecode = ar9002_hw_rf_claim(ah);
462 if (ecode != 0)
463 return ecode;
464 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700465
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700466 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700467 if (ecode != 0)
468 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530469
Joe Perchesd2182b62011-12-15 14:55:53 -0800470 ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
Joe Perches226afe62010-12-02 19:12:37 -0800471 ah->eep_ops->get_eeprom_ver(ah),
472 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530473
Sujith Manoharane3233002013-06-03 09:19:26 +0530474 ath9k_hw_ani_init(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530475
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530476 /*
477 * EEPROM needs to be initialized before we do this.
478 * This is required for regulatory compliance.
479 */
Sujith Manoharan0c7c2bb2013-12-06 16:28:50 +0530480 if (AR_SREV_9300_20_OR_LATER(ah)) {
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530481 u16 regdmn = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
482 if ((regdmn & 0xF0) == CTL_FCC) {
Sujith Manoharan0c7c2bb2013-12-06 16:28:50 +0530483 ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_2GHZ;
484 ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_5GHZ;
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530485 }
486 }
487
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700488 return 0;
489}
490
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100491static int ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700492{
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100493 if (!AR_SREV_9300_20_OR_LATER(ah))
494 return ar9002_hw_attach_ops(ah);
495
496 ar9003_hw_attach_ops(ah);
497 return 0;
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700498}
499
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400500/* Called for all hardware families */
501static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700502{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700503 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700504 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700505
Senthil Balasubramanianac45c122010-12-22 21:14:20 +0530506 ath9k_hw_read_revisions(ah);
507
Sujith Manoharande825822013-12-28 09:47:11 +0530508 switch (ah->hw_version.macVersion) {
509 case AR_SREV_VERSION_5416_PCI:
510 case AR_SREV_VERSION_5416_PCIE:
511 case AR_SREV_VERSION_9160:
512 case AR_SREV_VERSION_9100:
513 case AR_SREV_VERSION_9280:
514 case AR_SREV_VERSION_9285:
515 case AR_SREV_VERSION_9287:
516 case AR_SREV_VERSION_9271:
517 case AR_SREV_VERSION_9300:
518 case AR_SREV_VERSION_9330:
519 case AR_SREV_VERSION_9485:
520 case AR_SREV_VERSION_9340:
521 case AR_SREV_VERSION_9462:
522 case AR_SREV_VERSION_9550:
523 case AR_SREV_VERSION_9565:
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530524 case AR_SREV_VERSION_9531:
Sujith Manoharande825822013-12-28 09:47:11 +0530525 break;
526 default:
527 ath_err(common,
528 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
529 ah->hw_version.macVersion, ah->hw_version.macRev);
530 return -EOPNOTSUPP;
531 }
532
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530533 /*
534 * Read back AR_WA into a permanent copy and set bits 14 and 17.
535 * We need to do this to avoid RMW of this register. We cannot
536 * read the reg when chip is asleep.
537 */
Sujith Manoharan27251e02013-08-27 11:34:39 +0530538 if (AR_SREV_9300_20_OR_LATER(ah)) {
539 ah->WARegVal = REG_READ(ah, AR_WA);
540 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
541 AR_WA_ASPM_TIMER_BASED_DISABLE);
542 }
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530543
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700544 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800545 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700546 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700547 }
548
Sujith Manoharana4a29542012-09-10 09:20:03 +0530549 if (AR_SREV_9565(ah)) {
550 ah->WARegVal |= AR_WA_BIT22;
551 REG_WRITE(ah, AR_WA, ah->WARegVal);
552 }
553
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400554 ath9k_hw_init_defaults(ah);
555 ath9k_hw_init_config(ah);
556
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100557 r = ath9k_hw_attach_ops(ah);
558 if (r)
559 return r;
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400560
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700561 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800562 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700563 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700564 }
565
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200566 if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
Gabor Juhosc95b5842012-07-03 19:13:20 +0200567 AR_SREV_9330(ah) || AR_SREV_9550(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400568 ah->is_pciexpress = false;
569
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700570 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700571 ath9k_hw_init_cal_settings(ah);
572
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200573 if (!ah->is_pciexpress)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700574 ath9k_hw_disablepcie(ah);
575
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700576 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700577 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700578 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700579
580 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100581 r = ath9k_hw_fill_cap_info(ah);
582 if (r)
583 return r;
584
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700585 r = ath9k_hw_init_macaddr(ah);
586 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800587 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700588 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700589 }
590
Sujith Manoharan45987022013-12-24 10:44:18 +0530591 ath9k_hw_init_hang_checks(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700592
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400593 common->state = ATH_HW_INITIALIZED;
594
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700595 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700596}
597
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400598int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530599{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400600 int ret;
601 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530602
Sujith Manoharan77fac462012-09-11 20:09:18 +0530603 /* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400604 switch (ah->hw_version.devid) {
605 case AR5416_DEVID_PCI:
606 case AR5416_DEVID_PCIE:
607 case AR5416_AR9100_DEVID:
608 case AR9160_DEVID_PCI:
609 case AR9280_DEVID_PCI:
610 case AR9280_DEVID_PCIE:
611 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400612 case AR9287_DEVID_PCI:
613 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400614 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400615 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800616 case AR9300_DEVID_AR9485_PCIE:
Gabor Juhos999a7a82011-06-21 11:23:52 +0200617 case AR9300_DEVID_AR9330:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530618 case AR9300_DEVID_AR9340:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200619 case AR9300_DEVID_QCA955X:
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700620 case AR9300_DEVID_AR9580:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530621 case AR9300_DEVID_AR9462:
Mohammed Shafi Shajakhand4e59792012-08-02 11:58:50 +0530622 case AR9485_DEVID_AR1111:
Sujith Manoharan77fac462012-09-11 20:09:18 +0530623 case AR9300_DEVID_AR9565:
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530624 case AR9300_DEVID_AR953X:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400625 break;
626 default:
627 if (common->bus_ops->ath_bus_type == ATH_USB)
628 break;
Joe Perches38002762010-12-02 19:12:36 -0800629 ath_err(common, "Hardware device ID 0x%04x not supported\n",
630 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400631 return -EOPNOTSUPP;
632 }
Sujithf1dc5602008-10-29 10:16:30 +0530633
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400634 ret = __ath9k_hw_init(ah);
635 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800636 ath_err(common,
637 "Unable to initialize hardware; initialization status: %d\n",
638 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400639 return ret;
640 }
Sujithf1dc5602008-10-29 10:16:30 +0530641
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400642 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530643}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400644EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530645
Sujithcbe61d82009-02-09 13:27:12 +0530646static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530647{
Sujith7d0d0df2010-04-16 11:53:57 +0530648 ENABLE_REGWRITE_BUFFER(ah);
649
Sujithf1dc5602008-10-29 10:16:30 +0530650 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
651 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
652
653 REG_WRITE(ah, AR_QOS_NO_ACK,
654 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
655 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
656 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
657
658 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
659 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
660 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
661 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
662 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530663
664 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530665}
666
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +0530667u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530668{
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530669 struct ath_common *common = ath9k_hw_common(ah);
670 int i = 0;
671
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100672 REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
673 udelay(100);
674 REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
675
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530676 while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {
677
Vivek Natarajanb1415812011-01-27 14:45:07 +0530678 udelay(100);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530679
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530680 if (WARN_ON_ONCE(i >= 100)) {
681 ath_err(common, "PLL4 meaurement not done\n");
682 break;
683 }
684
685 i++;
686 }
687
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100688 return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
Vivek Natarajanb1415812011-01-27 14:45:07 +0530689}
690EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
691
Sujithcbe61d82009-02-09 13:27:12 +0530692static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530693 struct ath9k_channel *chan)
694{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800695 u32 pll;
696
Sujith Manoharana4a29542012-09-10 09:20:03 +0530697 if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530698 /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
699 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
700 AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
701 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
702 AR_CH0_DPLL2_KD, 0x40);
703 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
704 AR_CH0_DPLL2_KI, 0x4);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530705
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530706 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
707 AR_CH0_BB_DPLL1_REFDIV, 0x5);
708 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
709 AR_CH0_BB_DPLL1_NINI, 0x58);
710 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
711 AR_CH0_BB_DPLL1_NFRAC, 0x0);
712
713 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
714 AR_CH0_BB_DPLL2_OUTDIV, 0x1);
715 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
716 AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
717 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
718 AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
719
720 /* program BB PLL phase_shift to 0x6 */
721 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
722 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
723
724 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
725 AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530726 udelay(1000);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200727 } else if (AR_SREV_9330(ah)) {
728 u32 ddr_dpll2, pll_control2, kd;
729
730 if (ah->is_clk_25mhz) {
731 ddr_dpll2 = 0x18e82f01;
732 pll_control2 = 0xe04a3d;
733 kd = 0x1d;
734 } else {
735 ddr_dpll2 = 0x19e82f01;
736 pll_control2 = 0x886666;
737 kd = 0x3d;
738 }
739
740 /* program DDR PLL ki and kd value */
741 REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);
742
743 /* program DDR PLL phase_shift */
744 REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
745 AR_CH0_DPLL3_PHASE_SHIFT, 0x1);
746
747 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
748 udelay(1000);
749
750 /* program refdiv, nint, frac to RTC register */
751 REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);
752
753 /* program BB PLL kd and ki value */
754 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
755 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);
756
757 /* program BB PLL phase_shift */
758 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
759 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
Sujith Manoharan2c323052013-12-31 08:12:02 +0530760 } else if (AR_SREV_9340(ah) || AR_SREV_9550(ah) || AR_SREV_9531(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530761 u32 regval, pll2_divint, pll2_divfrac, refdiv;
762
763 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
764 udelay(1000);
765
766 REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
767 udelay(100);
768
769 if (ah->is_clk_25mhz) {
Sujith Manoharan2c323052013-12-31 08:12:02 +0530770 if (AR_SREV_9531(ah)) {
771 pll2_divint = 0x1c;
772 pll2_divfrac = 0xa3d2;
773 refdiv = 1;
774 } else {
775 pll2_divint = 0x54;
776 pll2_divfrac = 0x1eb85;
777 refdiv = 3;
778 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530779 } else {
Gabor Juhosfc05a312012-07-03 19:13:31 +0200780 if (AR_SREV_9340(ah)) {
781 pll2_divint = 88;
782 pll2_divfrac = 0;
783 refdiv = 5;
784 } else {
785 pll2_divint = 0x11;
786 pll2_divfrac = 0x26666;
787 refdiv = 1;
788 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530789 }
790
791 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Sujith Manoharan2c323052013-12-31 08:12:02 +0530792 if (AR_SREV_9531(ah))
793 regval |= (0x1 << 22);
794 else
795 regval |= (0x1 << 16);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530796 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
797 udelay(100);
798
799 REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
800 (pll2_divint << 18) | pll2_divfrac);
801 udelay(100);
802
803 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200804 if (AR_SREV_9340(ah))
Sujith Manoharan2c323052013-12-31 08:12:02 +0530805 regval = (regval & 0x80071fff) |
806 (0x1 << 30) |
807 (0x1 << 13) |
808 (0x4 << 26) |
809 (0x18 << 19);
810 else if (AR_SREV_9531(ah))
811 regval = (regval & 0x01c00fff) |
812 (0x1 << 31) |
813 (0x2 << 29) |
814 (0xa << 25) |
815 (0x1 << 19) |
816 (0x6 << 12);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200817 else
Sujith Manoharan2c323052013-12-31 08:12:02 +0530818 regval = (regval & 0x80071fff) |
819 (0x3 << 30) |
820 (0x1 << 13) |
821 (0x4 << 26) |
822 (0x60 << 19);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530823 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
Sujith Manoharan2c323052013-12-31 08:12:02 +0530824
825 if (AR_SREV_9531(ah))
826 REG_WRITE(ah, AR_PHY_PLL_MODE,
827 REG_READ(ah, AR_PHY_PLL_MODE) & 0xffbfffff);
828 else
829 REG_WRITE(ah, AR_PHY_PLL_MODE,
830 REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
831
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530832 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530833 }
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800834
835 pll = ath9k_hw_compute_pll_control(ah, chan);
Sujith Manoharan8565f8b2012-09-10 09:20:29 +0530836 if (AR_SREV_9565(ah))
837 pll |= 0x40000;
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100838 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530839
Gabor Juhosfc05a312012-07-03 19:13:31 +0200840 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
841 AR_SREV_9550(ah))
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530842 udelay(1000);
843
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400844 /* Switch the core clock for ar9271 to 117Mhz */
845 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530846 udelay(500);
847 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400848 }
849
Sujithf1dc5602008-10-29 10:16:30 +0530850 udelay(RTC_PLL_SETTLE_DELAY);
851
852 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530853
Gabor Juhosfc05a312012-07-03 19:13:31 +0200854 if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530855 if (ah->is_clk_25mhz) {
856 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
857 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
858 REG_WRITE(ah, AR_SLP32_INC, 0x0001e7ae);
859 } else {
860 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
861 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
862 REG_WRITE(ah, AR_SLP32_INC, 0x0001e800);
863 }
864 udelay(100);
865 }
Sujithf1dc5602008-10-29 10:16:30 +0530866}
867
Sujithcbe61d82009-02-09 13:27:12 +0530868static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800869 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530870{
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530871 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Pavel Roskin152d5302010-03-31 18:05:37 -0400872 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530873 AR_IMR_TXURN |
874 AR_IMR_RXERR |
875 AR_IMR_RXORN |
876 AR_IMR_BCNMISC;
877
Gabor Juhos3b8a0572012-07-03 19:13:29 +0200878 if (AR_SREV_9340(ah) || AR_SREV_9550(ah))
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530879 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
880
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400881 if (AR_SREV_9300_20_OR_LATER(ah)) {
882 imr_reg |= AR_IMR_RXOK_HP;
883 if (ah->config.rx_intr_mitigation)
884 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
885 else
886 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530887
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400888 } else {
889 if (ah->config.rx_intr_mitigation)
890 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
891 else
892 imr_reg |= AR_IMR_RXOK;
893 }
894
895 if (ah->config.tx_intr_mitigation)
896 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
897 else
898 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530899
Sujith7d0d0df2010-04-16 11:53:57 +0530900 ENABLE_REGWRITE_BUFFER(ah);
901
Pavel Roskin152d5302010-03-31 18:05:37 -0400902 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500903 ah->imrs2_reg |= AR_IMR_S2_GTT;
904 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530905
906 if (!AR_SREV_9100(ah)) {
907 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530908 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
Sujithf1dc5602008-10-29 10:16:30 +0530909 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
910 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400911
Sujith7d0d0df2010-04-16 11:53:57 +0530912 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530913
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400914 if (AR_SREV_9300_20_OR_LATER(ah)) {
915 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
916 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
917 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
918 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
919 }
Sujithf1dc5602008-10-29 10:16:30 +0530920}
921
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700922static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
923{
924 u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
925 val = min(val, (u32) 0xFFFF);
926 REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
927}
928
Felix Fietkau0005baf2010-01-15 02:33:40 +0100929static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530930{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100931 u32 val = ath9k_hw_mac_to_clks(ah, us);
932 val = min(val, (u32) 0xFFFF);
933 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +0530934}
935
Felix Fietkau0005baf2010-01-15 02:33:40 +0100936static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530937{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100938 u32 val = ath9k_hw_mac_to_clks(ah, us);
939 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
940 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
941}
942
943static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
944{
945 u32 val = ath9k_hw_mac_to_clks(ah, us);
946 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
947 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +0530948}
949
Sujithcbe61d82009-02-09 13:27:12 +0530950static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +0530951{
Sujithf1dc5602008-10-29 10:16:30 +0530952 if (tu > 0xFFFF) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800953 ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
954 tu);
Sujith2660b812009-02-09 13:27:26 +0530955 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +0530956 return false;
957 } else {
958 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +0530959 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +0530960 return true;
961 }
962}
963
Felix Fietkau0005baf2010-01-15 02:33:40 +0100964void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530965{
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700966 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700967 const struct ath9k_channel *chan = ah->curchan;
Felix Fietkaue115b7e2012-04-19 21:18:23 +0200968 int acktimeout, ctstimeout, ack_offset = 0;
Felix Fietkaue239d852010-01-15 02:34:58 +0100969 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100970 int sifstime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700971 int rx_lat = 0, tx_lat = 0, eifs = 0;
972 u32 reg;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100973
Joe Perchesd2182b62011-12-15 14:55:53 -0800974 ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
Joe Perches226afe62010-12-02 19:12:37 -0800975 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +0530976
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700977 if (!chan)
978 return;
979
Sujith2660b812009-02-09 13:27:26 +0530980 if (ah->misc_mode != 0)
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100981 REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100982
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +0530983 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
984 rx_lat = 41;
985 else
986 rx_lat = 37;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700987 tx_lat = 54;
988
Felix Fietkaue88e4862012-04-19 21:18:22 +0200989 if (IS_CHAN_5GHZ(chan))
990 sifstime = 16;
991 else
992 sifstime = 10;
993
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700994 if (IS_CHAN_HALF_RATE(chan)) {
995 eifs = 175;
996 rx_lat *= 2;
997 tx_lat *= 2;
998 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
999 tx_lat += 11;
1000
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001001 sifstime = 32;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001002 ack_offset = 16;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001003 slottime = 13;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001004 } else if (IS_CHAN_QUARTER_RATE(chan)) {
1005 eifs = 340;
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301006 rx_lat = (rx_lat * 4) - 1;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001007 tx_lat *= 4;
1008 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1009 tx_lat += 22;
1010
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001011 sifstime = 64;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001012 ack_offset = 32;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001013 slottime = 21;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001014 } else {
Rajkumar Manoharana7be0392011-08-27 12:13:21 +05301015 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1016 eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
1017 reg = AR_USEC_ASYNC_FIFO;
1018 } else {
1019 eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
1020 common->clockrate;
1021 reg = REG_READ(ah, AR_USEC);
1022 }
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001023 rx_lat = MS(reg, AR_USEC_RX_LAT);
1024 tx_lat = MS(reg, AR_USEC_TX_LAT);
1025
1026 slottime = ah->slottime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001027 }
Felix Fietkau0005baf2010-01-15 02:33:40 +01001028
Felix Fietkaue239d852010-01-15 02:34:58 +01001029 /* As defined by IEEE 802.11-2007 17.3.8.6 */
Mathias Kretschmerf77f8232013-04-22 22:34:41 +02001030 slottime += 3 * ah->coverage_class;
1031 acktimeout = slottime + sifstime + ack_offset;
Felix Fietkauadb50662011-08-28 01:52:10 +02001032 ctstimeout = acktimeout;
Felix Fietkau42c45682010-02-11 18:07:19 +01001033
1034 /*
1035 * Workaround for early ACK timeouts, add an offset to match the
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001036 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
Felix Fietkau42c45682010-02-11 18:07:19 +01001037 * This was initially only meant to work around an issue with delayed
1038 * BA frames in some implementations, but it has been found to fix ACK
1039 * timeout issues in other cases as well.
1040 */
Felix Fietkaue4744ec2013-10-11 23:31:01 +02001041 if (IS_CHAN_2GHZ(chan) &&
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001042 !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
Felix Fietkau42c45682010-02-11 18:07:19 +01001043 acktimeout += 64 - sifstime - ah->slottime;
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001044 ctstimeout += 48 - sifstime - ah->slottime;
1045 }
1046
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001047 ath9k_hw_set_sifs_time(ah, sifstime);
1048 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001049 ath9k_hw_set_ack_timeout(ah, acktimeout);
Felix Fietkauadb50662011-08-28 01:52:10 +02001050 ath9k_hw_set_cts_timeout(ah, ctstimeout);
Sujith2660b812009-02-09 13:27:26 +05301051 if (ah->globaltxtimeout != (u32) -1)
1052 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001053
1054 REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
1055 REG_RMW(ah, AR_USEC,
1056 (common->clockrate - 1) |
1057 SM(rx_lat, AR_USEC_RX_LAT) |
1058 SM(tx_lat, AR_USEC_TX_LAT),
1059 AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);
1060
Sujithf1dc5602008-10-29 10:16:30 +05301061}
Felix Fietkau0005baf2010-01-15 02:33:40 +01001062EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +05301063
Sujith285f2dd2010-01-08 10:36:07 +05301064void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001065{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001066 struct ath_common *common = ath9k_hw_common(ah);
1067
Sujith736b3a22010-03-17 14:25:24 +05301068 if (common->state < ATH_HW_INITIALIZED)
Felix Fietkauc1b976d2012-12-12 13:14:23 +01001069 return;
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001070
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001071 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001072}
Sujith285f2dd2010-01-08 10:36:07 +05301073EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001074
Sujithf1dc5602008-10-29 10:16:30 +05301075/*******/
1076/* INI */
1077/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001078
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001079u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -04001080{
1081 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
1082
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001083 if (IS_CHAN_2GHZ(chan))
Bob Copeland3a702e42009-03-30 22:30:29 -04001084 ctl |= CTL_11G;
1085 else
1086 ctl |= CTL_11A;
1087
1088 return ctl;
1089}
1090
Sujithf1dc5602008-10-29 10:16:30 +05301091/****************************************/
1092/* Reset and Channel Switching Routines */
1093/****************************************/
1094
Sujithcbe61d82009-02-09 13:27:12 +05301095static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301096{
Felix Fietkau57b32222010-04-15 17:39:22 -04001097 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau86c157b2013-05-23 12:20:56 +02001098 int txbuf_size;
Sujithf1dc5602008-10-29 10:16:30 +05301099
Sujith7d0d0df2010-04-16 11:53:57 +05301100 ENABLE_REGWRITE_BUFFER(ah);
1101
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001102 /*
1103 * set AHB_MODE not to do cacheline prefetches
1104 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001105 if (!AR_SREV_9300_20_OR_LATER(ah))
1106 REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301107
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001108 /*
1109 * let mac dma reads be in 128 byte chunks
1110 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001111 REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301112
Sujith7d0d0df2010-04-16 11:53:57 +05301113 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301114
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001115 /*
1116 * Restore TX Trigger Level to its pre-reset value.
1117 * The initial value depends on whether aggregation is enabled, and is
1118 * adjusted whenever underruns are detected.
1119 */
Felix Fietkau57b32222010-04-15 17:39:22 -04001120 if (!AR_SREV_9300_20_OR_LATER(ah))
1121 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301122
Sujith7d0d0df2010-04-16 11:53:57 +05301123 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301124
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001125 /*
1126 * let mac dma writes be in 128 byte chunks
1127 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001128 REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301129
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001130 /*
1131 * Setup receive FIFO threshold to hold off TX activities
1132 */
Sujithf1dc5602008-10-29 10:16:30 +05301133 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1134
Felix Fietkau57b32222010-04-15 17:39:22 -04001135 if (AR_SREV_9300_20_OR_LATER(ah)) {
1136 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
1137 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
1138
1139 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
1140 ah->caps.rx_status_len);
1141 }
1142
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001143 /*
1144 * reduce the number of usable entries in PCU TXBUF to avoid
1145 * wrap around issues.
1146 */
Sujithf1dc5602008-10-29 10:16:30 +05301147 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001148 /* For AR9285 the number of Fifos are reduced to half.
1149 * So set the usable tx buf size also to half to
1150 * avoid data/delimiter underruns
1151 */
Felix Fietkau86c157b2013-05-23 12:20:56 +02001152 txbuf_size = AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE;
1153 } else if (AR_SREV_9340_13_OR_LATER(ah)) {
1154 /* Uses fewer entries for AR934x v1.3+ to prevent rx overruns */
1155 txbuf_size = AR_9340_PCU_TXBUF_CTRL_USABLE_SIZE;
1156 } else {
1157 txbuf_size = AR_PCU_TXBUF_CTRL_USABLE_SIZE;
Sujithf1dc5602008-10-29 10:16:30 +05301158 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001159
Felix Fietkau86c157b2013-05-23 12:20:56 +02001160 if (!AR_SREV_9271(ah))
1161 REG_WRITE(ah, AR_PCU_TXBUF_CTRL, txbuf_size);
1162
Sujith7d0d0df2010-04-16 11:53:57 +05301163 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301164
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001165 if (AR_SREV_9300_20_OR_LATER(ah))
1166 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301167}
1168
Sujithcbe61d82009-02-09 13:27:12 +05301169static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301170{
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001171 u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
1172 u32 set = AR_STA_ID1_KSRCH_MODE;
Sujithf1dc5602008-10-29 10:16:30 +05301173
Sujithf1dc5602008-10-29 10:16:30 +05301174 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001175 case NL80211_IFTYPE_ADHOC:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001176 set |= AR_STA_ID1_ADHOC;
Sujithf1dc5602008-10-29 10:16:30 +05301177 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1178 break;
Thomas Pedersen2664d662013-05-08 10:16:48 -07001179 case NL80211_IFTYPE_MESH_POINT:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001180 case NL80211_IFTYPE_AP:
1181 set |= AR_STA_ID1_STA_AP;
1182 /* fall through */
Colin McCabed97809d2008-12-01 13:38:55 -08001183 case NL80211_IFTYPE_STATION:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001184 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
Sujithf1dc5602008-10-29 10:16:30 +05301185 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301186 default:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001187 if (!ah->is_monitoring)
1188 set = 0;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301189 break;
Sujithf1dc5602008-10-29 10:16:30 +05301190 }
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001191 REG_RMW(ah, AR_STA_ID1, set, mask);
Sujithf1dc5602008-10-29 10:16:30 +05301192}
1193
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001194void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1195 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001196{
1197 u32 coef_exp, coef_man;
1198
1199 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1200 if ((coef_scaled >> coef_exp) & 0x1)
1201 break;
1202
1203 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1204
1205 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1206
1207 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1208 *coef_exponent = coef_exp - 16;
1209}
1210
Sujith Manoharand7df7a52013-12-18 09:53:27 +05301211/* AR9330 WAR:
1212 * call external reset function to reset WMAC if:
1213 * - doing a cold reset
1214 * - we have pending frames in the TX queues.
1215 */
1216static bool ath9k_hw_ar9330_reset_war(struct ath_hw *ah, int type)
1217{
1218 int i, npend = 0;
1219
1220 for (i = 0; i < AR_NUM_QCU; i++) {
1221 npend = ath9k_hw_numtxpending(ah, i);
1222 if (npend)
1223 break;
1224 }
1225
1226 if (ah->external_reset &&
1227 (npend || type == ATH9K_RESET_COLD)) {
1228 int reset_err = 0;
1229
1230 ath_dbg(ath9k_hw_common(ah), RESET,
1231 "reset MAC via external reset\n");
1232
1233 reset_err = ah->external_reset();
1234 if (reset_err) {
1235 ath_err(ath9k_hw_common(ah),
1236 "External reset failed, err=%d\n",
1237 reset_err);
1238 return false;
1239 }
1240
1241 REG_WRITE(ah, AR_RTC_RESET, 1);
1242 }
1243
1244 return true;
1245}
1246
Sujithcbe61d82009-02-09 13:27:12 +05301247static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301248{
1249 u32 rst_flags;
1250 u32 tmpReg;
1251
Sujith70768492009-02-16 13:23:12 +05301252 if (AR_SREV_9100(ah)) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001253 REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
1254 AR_RTC_DERIVED_CLK_PERIOD, 1);
Sujith70768492009-02-16 13:23:12 +05301255 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1256 }
1257
Sujith7d0d0df2010-04-16 11:53:57 +05301258 ENABLE_REGWRITE_BUFFER(ah);
1259
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001260 if (AR_SREV_9300_20_OR_LATER(ah)) {
1261 REG_WRITE(ah, AR_WA, ah->WARegVal);
1262 udelay(10);
1263 }
1264
Sujithf1dc5602008-10-29 10:16:30 +05301265 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1266 AR_RTC_FORCE_WAKE_ON_INT);
1267
1268 if (AR_SREV_9100(ah)) {
1269 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1270 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1271 } else {
1272 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
Felix Fietkaua37a9912013-05-23 12:20:55 +02001273 if (AR_SREV_9340(ah))
1274 tmpReg &= AR9340_INTR_SYNC_LOCAL_TIMEOUT;
1275 else
1276 tmpReg &= AR_INTR_SYNC_LOCAL_TIMEOUT |
1277 AR_INTR_SYNC_RADM_CPL_TIMEOUT;
1278
1279 if (tmpReg) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001280 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301281 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001282
1283 val = AR_RC_HOSTIF;
1284 if (!AR_SREV_9300_20_OR_LATER(ah))
1285 val |= AR_RC_AHB;
1286 REG_WRITE(ah, AR_RC, val);
1287
1288 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301289 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301290
1291 rst_flags = AR_RTC_RC_MAC_WARM;
1292 if (type == ATH9K_RESET_COLD)
1293 rst_flags |= AR_RTC_RC_MAC_COLD;
1294 }
1295
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001296 if (AR_SREV_9330(ah)) {
Sujith Manoharand7df7a52013-12-18 09:53:27 +05301297 if (!ath9k_hw_ar9330_reset_war(ah, type))
1298 return false;
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001299 }
1300
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301301 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan506847a2012-06-12 20:18:16 +05301302 ar9003_mci_check_gpm_offset(ah);
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301303
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001304 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301305
1306 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301307
Sujith Manoharan4dc78c432013-12-18 09:53:26 +05301308 if (AR_SREV_9300_20_OR_LATER(ah))
1309 udelay(50);
1310 else if (AR_SREV_9100(ah))
1311 udelay(10000);
1312 else
1313 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05301314
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001315 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301316 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001317 ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301318 return false;
1319 }
1320
1321 if (!AR_SREV_9100(ah))
1322 REG_WRITE(ah, AR_RC, 0);
1323
Sujithf1dc5602008-10-29 10:16:30 +05301324 if (AR_SREV_9100(ah))
1325 udelay(50);
1326
1327 return true;
1328}
1329
Sujithcbe61d82009-02-09 13:27:12 +05301330static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301331{
Sujith7d0d0df2010-04-16 11:53:57 +05301332 ENABLE_REGWRITE_BUFFER(ah);
1333
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001334 if (AR_SREV_9300_20_OR_LATER(ah)) {
1335 REG_WRITE(ah, AR_WA, ah->WARegVal);
1336 udelay(10);
1337 }
1338
Sujithf1dc5602008-10-29 10:16:30 +05301339 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1340 AR_RTC_FORCE_WAKE_ON_INT);
1341
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001342 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301343 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1344
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001345 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301346
Sujith7d0d0df2010-04-16 11:53:57 +05301347 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301348
Sujith Manoharanafe36532013-12-18 09:53:25 +05301349 udelay(2);
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001350
1351 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301352 REG_WRITE(ah, AR_RC, 0);
1353
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001354 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301355
1356 if (!ath9k_hw_wait(ah,
1357 AR_RTC_STATUS,
1358 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301359 AR_RTC_STATUS_ON,
1360 AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001361 ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301362 return false;
1363 }
1364
Sujithf1dc5602008-10-29 10:16:30 +05301365 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1366}
1367
Sujithcbe61d82009-02-09 13:27:12 +05301368static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301369{
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301370 bool ret = false;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301371
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001372 if (AR_SREV_9300_20_OR_LATER(ah)) {
1373 REG_WRITE(ah, AR_WA, ah->WARegVal);
1374 udelay(10);
1375 }
1376
Sujithf1dc5602008-10-29 10:16:30 +05301377 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1378 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1379
Felix Fietkauceb26a62012-10-03 21:07:51 +02001380 if (!ah->reset_power_on)
1381 type = ATH9K_RESET_POWER_ON;
1382
Sujithf1dc5602008-10-29 10:16:30 +05301383 switch (type) {
1384 case ATH9K_RESET_POWER_ON:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301385 ret = ath9k_hw_set_reset_power_on(ah);
Sujith Manoharanda8fb122012-11-17 21:20:50 +05301386 if (ret)
Felix Fietkauceb26a62012-10-03 21:07:51 +02001387 ah->reset_power_on = true;
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301388 break;
Sujithf1dc5602008-10-29 10:16:30 +05301389 case ATH9K_RESET_WARM:
1390 case ATH9K_RESET_COLD:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301391 ret = ath9k_hw_set_reset(ah, type);
1392 break;
Sujithf1dc5602008-10-29 10:16:30 +05301393 default:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301394 break;
Sujithf1dc5602008-10-29 10:16:30 +05301395 }
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301396
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301397 return ret;
Sujithf1dc5602008-10-29 10:16:30 +05301398}
1399
Sujithcbe61d82009-02-09 13:27:12 +05301400static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301401 struct ath9k_channel *chan)
1402{
Felix Fietkau9c083af2012-03-03 15:17:02 +01001403 int reset_type = ATH9K_RESET_WARM;
1404
1405 if (AR_SREV_9280(ah)) {
1406 if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
1407 reset_type = ATH9K_RESET_POWER_ON;
1408 else
1409 reset_type = ATH9K_RESET_COLD;
Felix Fietkau3412f2f02013-02-25 20:51:07 +01001410 } else if (ah->chip_fullsleep || REG_READ(ah, AR_Q_TXE) ||
1411 (REG_READ(ah, AR_CR) & AR_CR_RXE))
1412 reset_type = ATH9K_RESET_COLD;
Felix Fietkau9c083af2012-03-03 15:17:02 +01001413
1414 if (!ath9k_hw_set_reset_reg(ah, reset_type))
Sujithf1dc5602008-10-29 10:16:30 +05301415 return false;
1416
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001417 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301418 return false;
1419
Sujith2660b812009-02-09 13:27:26 +05301420 ah->chip_fullsleep = false;
Felix Fietkaubfc441a2012-05-24 14:32:22 +02001421
1422 if (AR_SREV_9330(ah))
1423 ar9003_hw_internal_regulator_apply(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301424 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301425
1426 return true;
1427}
1428
Sujithcbe61d82009-02-09 13:27:12 +05301429static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001430 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301431{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001432 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301433 struct ath9k_hw_capabilities *pCap = &ah->caps;
1434 bool band_switch = false, mode_diff = false;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301435 u8 ini_reloaded = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001436 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001437 int r;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301438
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301439 if (pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) {
Felix Fietkauaf02efb2013-11-18 20:14:44 +01001440 u32 flags_diff = chan->channelFlags ^ ah->curchan->channelFlags;
1441 band_switch = !!(flags_diff & CHANNEL_5GHZ);
1442 mode_diff = !!(flags_diff & ~CHANNEL_HT);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301443 }
Sujithf1dc5602008-10-29 10:16:30 +05301444
1445 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1446 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001447 ath_dbg(common, QUEUE,
Joe Perches226afe62010-12-02 19:12:37 -08001448 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301449 return false;
1450 }
1451 }
1452
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001453 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001454 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301455 return false;
1456 }
1457
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301458 if (band_switch || mode_diff) {
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301459 ath9k_hw_mark_phy_inactive(ah);
1460 udelay(5);
1461
Sujith Manoharan5f35c0f2013-07-16 12:03:20 +05301462 if (band_switch)
1463 ath9k_hw_init_pll(ah, chan);
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301464
1465 if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
1466 ath_err(common, "Failed to do fast channel change\n");
1467 return false;
1468 }
1469 }
1470
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001471 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301472
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001473 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001474 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001475 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001476 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301477 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001478 ath9k_hw_set_clockrate(ah);
Gabor Juhos64ea57d2012-04-15 20:38:05 +02001479 ath9k_hw_apply_txpower(ah, chan, false);
Sujithf1dc5602008-10-29 10:16:30 +05301480
Felix Fietkau81c507a2013-10-11 23:30:55 +02001481 ath9k_hw_set_delta_slope(ah, chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001482 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301483
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301484 if (band_switch || ini_reloaded)
1485 ah->eep_ops->set_board_values(ah, chan);
1486
1487 ath9k_hw_init_bb(ah, chan);
1488 ath9k_hw_rfbus_done(ah);
1489
1490 if (band_switch || ini_reloaded) {
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301491 ah->ah_flags |= AH_FASTCC;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301492 ath9k_hw_init_cal(ah, chan);
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301493 ah->ah_flags &= ~AH_FASTCC;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301494 }
1495
Sujithf1dc5602008-10-29 10:16:30 +05301496 return true;
1497}
1498
Felix Fietkau691680b2011-03-19 13:55:38 +01001499static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
1500{
1501 u32 gpio_mask = ah->gpio_mask;
1502 int i;
1503
1504 for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
1505 if (!(gpio_mask & 1))
1506 continue;
1507
1508 ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1509 ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
1510 }
1511}
1512
Sujith Manoharan1e516ca2013-09-11 21:30:27 +05301513void ath9k_hw_check_nav(struct ath_hw *ah)
1514{
1515 struct ath_common *common = ath9k_hw_common(ah);
1516 u32 val;
1517
1518 val = REG_READ(ah, AR_NAV);
1519 if (val != 0xdeadbeef && val > 0x7fff) {
1520 ath_dbg(common, BSTUCK, "Abnormal NAV: 0x%x\n", val);
1521 REG_WRITE(ah, AR_NAV, 0);
1522 }
1523}
1524EXPORT_SYMBOL(ath9k_hw_check_nav);
1525
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001526bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301527{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001528 int count = 50;
1529 u32 reg;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301530
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301531 if (AR_SREV_9300(ah))
1532 return !ath9k_hw_detect_mac_hang(ah);
1533
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001534 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001535 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301536
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001537 do {
1538 reg = REG_READ(ah, AR_OBS_BUS_1);
1539
1540 if ((reg & 0x7E7FFFEF) == 0x00702400)
1541 continue;
1542
1543 switch (reg & 0x7E000B00) {
1544 case 0x1E000000:
1545 case 0x52000B00:
1546 case 0x18000B00:
1547 continue;
1548 default:
1549 return true;
1550 }
1551 } while (count-- > 0);
1552
1553 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301554}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001555EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301556
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301557static void ath9k_hw_init_mfp(struct ath_hw *ah)
1558{
1559 /* Setup MFP options for CCMP */
1560 if (AR_SREV_9280_20_OR_LATER(ah)) {
1561 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1562 * frames when constructing CCMP AAD. */
1563 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1564 0xc7ff);
1565 ah->sw_mgmt_crypto = false;
1566 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1567 /* Disable hardware crypto for management frames */
1568 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1569 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1570 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1571 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1572 ah->sw_mgmt_crypto = true;
1573 } else {
1574 ah->sw_mgmt_crypto = true;
1575 }
1576}
1577
1578static void ath9k_hw_reset_opmode(struct ath_hw *ah,
1579 u32 macStaId1, u32 saveDefAntenna)
1580{
1581 struct ath_common *common = ath9k_hw_common(ah);
1582
1583 ENABLE_REGWRITE_BUFFER(ah);
1584
Felix Fietkauecbbed32013-04-16 12:51:56 +02001585 REG_RMW(ah, AR_STA_ID1, macStaId1
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301586 | AR_STA_ID1_RTS_USE_DEF
Felix Fietkauecbbed32013-04-16 12:51:56 +02001587 | ah->sta_id1_defaults,
1588 ~AR_STA_ID1_SADH_MASK);
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301589 ath_hw_setbssidmask(common);
1590 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1591 ath9k_hw_write_associd(ah);
1592 REG_WRITE(ah, AR_ISR, ~0);
1593 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1594
1595 REGWRITE_BUFFER_FLUSH(ah);
1596
1597 ath9k_hw_set_operating_mode(ah, ah->opmode);
1598}
1599
1600static void ath9k_hw_init_queues(struct ath_hw *ah)
1601{
1602 int i;
1603
1604 ENABLE_REGWRITE_BUFFER(ah);
1605
1606 for (i = 0; i < AR_NUM_DCU; i++)
1607 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1608
1609 REGWRITE_BUFFER_FLUSH(ah);
1610
1611 ah->intr_txqs = 0;
1612 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1613 ath9k_hw_resettxqueue(ah, i);
1614}
1615
1616/*
1617 * For big endian systems turn on swapping for descriptors
1618 */
1619static void ath9k_hw_init_desc(struct ath_hw *ah)
1620{
1621 struct ath_common *common = ath9k_hw_common(ah);
1622
1623 if (AR_SREV_9100(ah)) {
1624 u32 mask;
1625 mask = REG_READ(ah, AR_CFG);
1626 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1627 ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
1628 mask);
1629 } else {
1630 mask = INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1631 REG_WRITE(ah, AR_CFG, mask);
1632 ath_dbg(common, RESET, "Setting CFG 0x%x\n",
1633 REG_READ(ah, AR_CFG));
1634 }
1635 } else {
1636 if (common->bus_ops->ath_bus_type == ATH_USB) {
1637 /* Configure AR9271 target WLAN */
1638 if (AR_SREV_9271(ah))
1639 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1640 else
1641 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1642 }
1643#ifdef __BIG_ENDIAN
1644 else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
Sujith Manoharan2c323052013-12-31 08:12:02 +05301645 AR_SREV_9550(ah) || AR_SREV_9531(ah))
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301646 REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
1647 else
1648 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1649#endif
1650 }
1651}
1652
Sujith Manoharancaed6572012-03-14 14:40:46 +05301653/*
1654 * Fast channel change:
1655 * (Change synthesizer based on channel freq without resetting chip)
Sujith Manoharancaed6572012-03-14 14:40:46 +05301656 */
1657static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
1658{
1659 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301660 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301661 int ret;
1662
1663 if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
1664 goto fail;
1665
1666 if (ah->chip_fullsleep)
1667 goto fail;
1668
1669 if (!ah->curchan)
1670 goto fail;
1671
1672 if (chan->channel == ah->curchan->channel)
1673 goto fail;
1674
Felix Fietkaufeb7bc92012-04-19 21:18:28 +02001675 if ((ah->curchan->channelFlags | chan->channelFlags) &
1676 (CHANNEL_HALF | CHANNEL_QUARTER))
1677 goto fail;
1678
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301679 /*
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001680 * If cross-band fcc is not supoprted, bail out if channelFlags differ.
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301681 */
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001682 if (!(pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) &&
Felix Fietkauaf02efb2013-11-18 20:14:44 +01001683 ((chan->channelFlags ^ ah->curchan->channelFlags) & ~CHANNEL_HT))
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001684 goto fail;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301685
1686 if (!ath9k_hw_check_alive(ah))
1687 goto fail;
1688
1689 /*
1690 * For AR9462, make sure that calibration data for
1691 * re-using are present.
1692 */
Sujith Manoharan8a905552012-05-04 13:23:59 +05301693 if (AR_SREV_9462(ah) && (ah->caldata &&
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301694 (!test_bit(TXIQCAL_DONE, &ah->caldata->cal_flags) ||
1695 !test_bit(TXCLCAL_DONE, &ah->caldata->cal_flags) ||
1696 !test_bit(RTT_DONE, &ah->caldata->cal_flags))))
Sujith Manoharancaed6572012-03-14 14:40:46 +05301697 goto fail;
1698
1699 ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
1700 ah->curchan->channel, chan->channel);
1701
1702 ret = ath9k_hw_channel_change(ah, chan);
1703 if (!ret)
1704 goto fail;
1705
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301706 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301707 ar9003_mci_2g5g_switch(ah, false);
Sujith Manoharancaed6572012-03-14 14:40:46 +05301708
Rajkumar Manoharan88033312012-09-12 18:59:19 +05301709 ath9k_hw_loadnf(ah, ah->curchan);
1710 ath9k_hw_start_nfcal(ah, true);
1711
Sujith Manoharancaed6572012-03-14 14:40:46 +05301712 if (AR_SREV_9271(ah))
1713 ar9002_hw_load_ani_reg(ah, chan);
1714
1715 return 0;
1716fail:
1717 return -EINVAL;
1718}
1719
Sujithcbe61d82009-02-09 13:27:12 +05301720int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith Manoharancaed6572012-03-14 14:40:46 +05301721 struct ath9k_hw_cal_data *caldata, bool fastcc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001722{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001723 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau09d8e312013-11-18 20:14:43 +01001724 struct timespec ts;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001725 u32 saveLedState;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001726 u32 saveDefAntenna;
1727 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301728 u64 tsf = 0;
Felix Fietkau09d8e312013-11-18 20:14:43 +01001729 s64 usec = 0;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301730 int r;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301731 bool start_mci_reset = false;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301732 bool save_fullsleep = ah->chip_fullsleep;
1733
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301734 if (ath9k_hw_mci_is_enabled(ah)) {
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301735 start_mci_reset = ar9003_mci_start_reset(ah, chan);
1736 if (start_mci_reset)
1737 return 0;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301738 }
1739
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001740 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001741 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001742
Sujith Manoharancaed6572012-03-14 14:40:46 +05301743 if (ah->curchan && !ah->chip_fullsleep)
1744 ath9k_hw_getnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001745
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001746 ah->caldata = caldata;
Sujith Manoharanfcb9a3d2013-03-04 12:42:52 +05301747 if (caldata && (chan->channel != caldata->channel ||
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001748 chan->channelFlags != caldata->channelFlags)) {
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001749 /* Operating channel changed, reset channel calibration data */
1750 memset(caldata, 0, sizeof(*caldata));
1751 ath9k_init_nfcal_hist_buffer(ah, chan);
Felix Fietkau51dea9b2012-08-27 17:00:07 +02001752 } else if (caldata) {
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301753 clear_bit(PAPRD_PACKET_SENT, &caldata->cal_flags);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001754 }
Lorenzo Bianconi5bc225a2013-10-11 14:09:54 +02001755 ah->noise = ath9k_hw_getchan_noise(ah, chan, chan->noisefloor);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001756
Sujith Manoharancaed6572012-03-14 14:40:46 +05301757 if (fastcc) {
1758 r = ath9k_hw_do_fastcc(ah, chan);
1759 if (!r)
1760 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001761 }
1762
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301763 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301764 ar9003_mci_stop_bt(ah, save_fullsleep);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301765
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001766 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1767 if (saveDefAntenna == 0)
1768 saveDefAntenna = 1;
1769
1770 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1771
Felix Fietkau09d8e312013-11-18 20:14:43 +01001772 /* Save TSF before chip reset, a cold reset clears it */
1773 tsf = ath9k_hw_gettsf64(ah);
1774 getrawmonotonic(&ts);
Felix Fietkaucca213f2013-12-20 17:02:24 +01001775 usec = ts.tv_sec * 1000000ULL + ts.tv_nsec / 1000;
Sujith46fe7822009-09-17 09:25:25 +05301776
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001777 saveLedState = REG_READ(ah, AR_CFG_LED) &
1778 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1779 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1780
1781 ath9k_hw_mark_phy_inactive(ah);
1782
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -08001783 ah->paprd_table_write_done = false;
1784
Sujith05020d22010-03-17 14:25:23 +05301785 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001786 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1787 REG_WRITE(ah,
1788 AR9271_RESET_POWER_DOWN_CONTROL,
1789 AR9271_RADIO_RF_RST);
1790 udelay(50);
1791 }
1792
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001793 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001794 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001795 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001796 }
1797
Sujith05020d22010-03-17 14:25:23 +05301798 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001799 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1800 ah->htc_reset_init = false;
1801 REG_WRITE(ah,
1802 AR9271_RESET_POWER_DOWN_CONTROL,
1803 AR9271_GATE_MAC_CTL);
1804 udelay(50);
1805 }
1806
Sujith46fe7822009-09-17 09:25:25 +05301807 /* Restore TSF */
Felix Fietkau09d8e312013-11-18 20:14:43 +01001808 getrawmonotonic(&ts);
Felix Fietkaucca213f2013-12-20 17:02:24 +01001809 usec = ts.tv_sec * 1000000ULL + ts.tv_nsec / 1000 - usec;
Felix Fietkau09d8e312013-11-18 20:14:43 +01001810 ath9k_hw_settsf64(ah, tsf + usec);
Sujith46fe7822009-09-17 09:25:25 +05301811
Felix Fietkau7a370812010-09-22 12:34:52 +02001812 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301813 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001814
Sujithe9141f72010-06-01 15:14:10 +05301815 if (!AR_SREV_9300_20_OR_LATER(ah))
1816 ar9002_hw_enable_async_fifo(ah);
1817
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001818 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001819 if (r)
1820 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001821
Lorenzo Bianconi935d00c2013-12-12 18:10:16 +01001822 ath9k_hw_set_rfmode(ah, chan);
1823
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301824 if (ath9k_hw_mci_is_enabled(ah))
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301825 ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);
1826
Felix Fietkauf860d522010-06-30 02:07:48 +02001827 /*
1828 * Some AR91xx SoC devices frequently fail to accept TSF writes
1829 * right after the chip reset. When that happens, write a new
1830 * value after the initvals have been applied, with an offset
1831 * based on measured time difference
1832 */
1833 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1834 tsf += 1500;
1835 ath9k_hw_settsf64(ah, tsf);
1836 }
1837
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301838 ath9k_hw_init_mfp(ah);
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001839
Felix Fietkau81c507a2013-10-11 23:30:55 +02001840 ath9k_hw_set_delta_slope(ah, chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001841 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301842 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001843
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301844 ath9k_hw_reset_opmode(ah, macStaId1, saveDefAntenna);
Sujith Manoharan00e00032011-01-26 21:59:05 +05301845
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001846 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001847 if (r)
1848 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001849
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001850 ath9k_hw_set_clockrate(ah);
1851
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301852 ath9k_hw_init_queues(ah);
Sujith2660b812009-02-09 13:27:26 +05301853 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001854 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001855 ath9k_hw_init_qos(ah);
1856
Sujith2660b812009-02-09 13:27:26 +05301857 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Felix Fietkau55821322010-12-17 00:57:01 +01001858 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301859
Felix Fietkau0005baf2010-01-15 02:33:40 +01001860 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001861
Felix Fietkaufe2b6af2011-07-09 11:12:51 +07001862 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1863 REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
1864 AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
1865 REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
1866 AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
1867 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1868 AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301869 }
1870
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001871 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001872
1873 ath9k_hw_set_dma(ah);
1874
Rajkumar Manoharaned6ebd82012-06-11 12:19:34 +05301875 if (!ath9k_hw_mci_is_enabled(ah))
1876 REG_WRITE(ah, AR_OBS, 8);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001877
Sujith0ce024c2009-12-14 14:57:00 +05301878 if (ah->config.rx_intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001879 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
1880 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
1881 }
1882
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001883 if (ah->config.tx_intr_mitigation) {
1884 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1885 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1886 }
1887
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001888 ath9k_hw_init_bb(ah, chan);
1889
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301890 if (caldata) {
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301891 clear_bit(TXIQCAL_DONE, &caldata->cal_flags);
1892 clear_bit(TXCLCAL_DONE, &caldata->cal_flags);
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301893 }
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001894 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07001895 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001896
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301897 if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301898 return -EIO;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301899
Sujith7d0d0df2010-04-16 11:53:57 +05301900 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001901
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001902 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001903 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
1904
Sujith7d0d0df2010-04-16 11:53:57 +05301905 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301906
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301907 ath9k_hw_init_desc(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001908
Sujith Manoharandbccdd12012-02-22 17:55:47 +05301909 if (ath9k_hw_btcoex_is_enabled(ah))
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05301910 ath9k_hw_btcoex_enable(ah);
1911
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301912 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301913 ar9003_mci_check_bt(ah);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301914
Rajkumar Manoharan1fe860e2012-07-01 19:53:51 +05301915 ath9k_hw_loadnf(ah, chan);
1916 ath9k_hw_start_nfcal(ah, true);
1917
Sujith Manoharana7abaf72013-12-24 10:44:21 +05301918 if (AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001919 ar9003_hw_bb_watchdog_config(ah);
Sujith Manoharana7abaf72013-12-24 10:44:21 +05301920
1921 if (ah->config.hw_hang_checks & HW_PHYRESTART_CLC_WAR)
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301922 ar9003_hw_disable_phy_restart(ah);
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301923
Felix Fietkau691680b2011-03-19 13:55:38 +01001924 ath9k_hw_apply_gpio_override(ah);
1925
Sujith Manoharan7bdea962013-08-04 14:22:00 +05301926 if (AR_SREV_9565(ah) && common->bt_ant_diversity)
Sujith Manoharan362cd032012-09-16 08:06:36 +05301927 REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV, AR_BTCOEX_WL_LNADIV_FORCE_ON);
1928
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001929 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001930}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001931EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001932
Sujithf1dc5602008-10-29 10:16:30 +05301933/******************************/
1934/* Power Management (Chipset) */
1935/******************************/
1936
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001937/*
1938 * Notify Power Mgt is disabled in self-generated frames.
1939 * If requested, force chip to sleep.
1940 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05301941static void ath9k_set_power_sleep(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301942{
1943 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301944
Sujith Manoharana4a29542012-09-10 09:20:03 +05301945 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05301946 REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
1947 REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
1948 REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05301949 /* xxx Required for WLAN only case ? */
1950 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
1951 udelay(100);
1952 }
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301953
Sujith Manoharan31604cf2012-06-04 16:27:36 +05301954 /*
1955 * Clear the RTC force wake bit to allow the
1956 * mac to go to sleep.
1957 */
1958 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301959
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05301960 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05301961 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05301962
Sujith Manoharan31604cf2012-06-04 16:27:36 +05301963 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1964 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1965
1966 /* Shutdown chip. Active low */
1967 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
1968 REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
1969 udelay(2);
Sujithf1dc5602008-10-29 10:16:30 +05301970 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001971
1972 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
Rafael J. Wysockia7322812011-11-26 23:37:43 +01001973 if (AR_SREV_9300_20_OR_LATER(ah))
1974 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001975}
1976
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001977/*
1978 * Notify Power Management is enabled in self-generating
1979 * frames. If request, set power mode of chip to
1980 * auto/normal. Duration in units of 128us (1/8 TU).
1981 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05301982static void ath9k_set_power_network_sleep(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001983{
Sujith Manoharan31604cf2012-06-04 16:27:36 +05301984 struct ath9k_hw_capabilities *pCap = &ah->caps;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301985
Sujithf1dc5602008-10-29 10:16:30 +05301986 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001987
Sujith Manoharan31604cf2012-06-04 16:27:36 +05301988 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1989 /* Set WakeOnInterrupt bit; clear ForceWake bit */
1990 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1991 AR_RTC_FORCE_WAKE_ON_INT);
1992 } else {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301993
Sujith Manoharan31604cf2012-06-04 16:27:36 +05301994 /* When chip goes into network sleep, it could be waken
1995 * up by MCI_INT interrupt caused by BT's HW messages
1996 * (LNA_xxx, CONT_xxx) which chould be in a very fast
1997 * rate (~100us). This will cause chip to leave and
1998 * re-enter network sleep mode frequently, which in
1999 * consequence will have WLAN MCI HW to generate lots of
2000 * SYS_WAKING and SYS_SLEEPING messages which will make
2001 * BT CPU to busy to process.
2002 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302003 if (ath9k_hw_mci_is_enabled(ah))
2004 REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
2005 AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302006 /*
2007 * Clear the RTC force wake bit to allow the
2008 * mac to go to sleep.
2009 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302010 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302011
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302012 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302013 udelay(30);
Sujithf1dc5602008-10-29 10:16:30 +05302014 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002015
2016 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
2017 if (AR_SREV_9300_20_OR_LATER(ah))
2018 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05302019}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002020
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302021static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302022{
2023 u32 val;
2024 int i;
2025
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002026 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
2027 if (AR_SREV_9300_20_OR_LATER(ah)) {
2028 REG_WRITE(ah, AR_WA, ah->WARegVal);
2029 udelay(10);
2030 }
2031
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302032 if ((REG_READ(ah, AR_RTC_STATUS) &
2033 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
2034 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Sujithf1dc5602008-10-29 10:16:30 +05302035 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002036 }
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302037 if (!AR_SREV_9300_20_OR_LATER(ah))
2038 ath9k_hw_init_pll(ah, NULL);
2039 }
2040 if (AR_SREV_9100(ah))
2041 REG_SET_BIT(ah, AR_RTC_RESET,
2042 AR_RTC_RESET_EN);
2043
2044 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2045 AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan04575f22013-12-28 09:47:13 +05302046
2047 if (AR_SREV_9100(ah))
2048 udelay(10000);
2049 else
2050 udelay(50);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302051
2052 for (i = POWER_UP_TIME / 50; i > 0; i--) {
2053 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
2054 if (val == AR_RTC_STATUS_ON)
2055 break;
2056 udelay(50);
2057 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2058 AR_RTC_FORCE_WAKE_EN);
2059 }
2060 if (i == 0) {
2061 ath_err(ath9k_hw_common(ah),
2062 "Failed to wakeup in %uus\n",
2063 POWER_UP_TIME / 20);
2064 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002065 }
2066
Rajkumar Manoharancdbe4082012-10-25 17:16:53 +05302067 if (ath9k_hw_mci_is_enabled(ah))
2068 ar9003_mci_set_power_awake(ah);
2069
Sujithf1dc5602008-10-29 10:16:30 +05302070 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2071
2072 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002073}
2074
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002075bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05302076{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002077 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302078 int status = true;
Sujithf1dc5602008-10-29 10:16:30 +05302079 static const char *modes[] = {
2080 "AWAKE",
2081 "FULL-SLEEP",
2082 "NETWORK SLEEP",
2083 "UNDEFINED"
2084 };
Sujithf1dc5602008-10-29 10:16:30 +05302085
Gabor Juhoscbdec972009-07-24 17:27:22 +02002086 if (ah->power_mode == mode)
2087 return status;
2088
Joe Perchesd2182b62011-12-15 14:55:53 -08002089 ath_dbg(common, RESET, "%s -> %s\n",
Joe Perches226afe62010-12-02 19:12:37 -08002090 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05302091
2092 switch (mode) {
2093 case ATH9K_PM_AWAKE:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302094 status = ath9k_hw_set_power_awake(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302095 break;
2096 case ATH9K_PM_FULL_SLEEP:
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302097 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharand1ca8b82012-02-22 12:41:01 +05302098 ar9003_mci_set_full_sleep(ah);
Mohammed Shafi Shajakhan10109112011-11-30 10:41:24 +05302099
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302100 ath9k_set_power_sleep(ah);
Sujith2660b812009-02-09 13:27:26 +05302101 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05302102 break;
2103 case ATH9K_PM_NETWORK_SLEEP:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302104 ath9k_set_power_network_sleep(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302105 break;
2106 default:
Joe Perches38002762010-12-02 19:12:36 -08002107 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05302108 return false;
2109 }
Sujith2660b812009-02-09 13:27:26 +05302110 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05302111
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002112 /*
2113 * XXX: If this warning never comes up after a while then
2114 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
2115 * ath9k_hw_setpower() return type void.
2116 */
Sujith Manoharan97dcec52010-12-20 08:02:42 +05302117
2118 if (!(ah->ah_flags & AH_UNPLUGGED))
2119 ATH_DBG_WARN_ON_ONCE(!status);
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002120
Sujithf1dc5602008-10-29 10:16:30 +05302121 return status;
2122}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002123EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05302124
Sujithf1dc5602008-10-29 10:16:30 +05302125/*******************/
2126/* Beacon Handling */
2127/*******************/
2128
Sujithcbe61d82009-02-09 13:27:12 +05302129void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002130{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002131 int flags = 0;
2132
Sujith7d0d0df2010-04-16 11:53:57 +05302133 ENABLE_REGWRITE_BUFFER(ah);
2134
Sujith2660b812009-02-09 13:27:26 +05302135 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08002136 case NL80211_IFTYPE_ADHOC:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002137 REG_SET_BIT(ah, AR_TXCFG,
2138 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
Thomas Pedersen2664d662013-05-08 10:16:48 -07002139 case NL80211_IFTYPE_MESH_POINT:
Colin McCabed97809d2008-12-01 13:38:55 -08002140 case NL80211_IFTYPE_AP:
Felix Fietkaudd347f22011-03-22 21:54:17 +01002141 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
2142 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
2143 TU_TO_USEC(ah->config.dma_beacon_response_time));
2144 REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
2145 TU_TO_USEC(ah->config.sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002146 flags |=
2147 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
2148 break;
Colin McCabed97809d2008-12-01 13:38:55 -08002149 default:
Joe Perchesd2182b62011-12-15 14:55:53 -08002150 ath_dbg(ath9k_hw_common(ah), BEACON,
2151 "%s: unsupported opmode: %d\n", __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08002152 return;
2153 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002154 }
2155
Felix Fietkaudd347f22011-03-22 21:54:17 +01002156 REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
2157 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
2158 REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002159
Sujith7d0d0df2010-04-16 11:53:57 +05302160 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302161
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002162 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
2163}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002164EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002165
Sujithcbe61d82009-02-09 13:27:12 +05302166void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302167 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002168{
2169 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05302170 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002171 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002172
Sujith7d0d0df2010-04-16 11:53:57 +05302173 ENABLE_REGWRITE_BUFFER(ah);
2174
Felix Fietkau4ed15762013-12-14 18:03:44 +01002175 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, bs->bs_nexttbtt);
2176 REG_WRITE(ah, AR_BEACON_PERIOD, bs->bs_intval);
2177 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, bs->bs_intval);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002178
Sujith7d0d0df2010-04-16 11:53:57 +05302179 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302180
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002181 REG_RMW_FIELD(ah, AR_RSSI_THR,
2182 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
2183
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302184 beaconintval = bs->bs_intval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002185
2186 if (bs->bs_sleepduration > beaconintval)
2187 beaconintval = bs->bs_sleepduration;
2188
2189 dtimperiod = bs->bs_dtimperiod;
2190 if (bs->bs_sleepduration > dtimperiod)
2191 dtimperiod = bs->bs_sleepduration;
2192
2193 if (beaconintval == dtimperiod)
2194 nextTbtt = bs->bs_nextdtim;
2195 else
2196 nextTbtt = bs->bs_nexttbtt;
2197
Joe Perchesd2182b62011-12-15 14:55:53 -08002198 ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
2199 ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
2200 ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
2201 ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002202
Sujith7d0d0df2010-04-16 11:53:57 +05302203 ENABLE_REGWRITE_BUFFER(ah);
2204
Felix Fietkau4ed15762013-12-14 18:03:44 +01002205 REG_WRITE(ah, AR_NEXT_DTIM, bs->bs_nextdtim - SLEEP_SLOP);
2206 REG_WRITE(ah, AR_NEXT_TIM, nextTbtt - SLEEP_SLOP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002207
2208 REG_WRITE(ah, AR_SLEEP1,
2209 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
2210 | AR_SLEEP1_ASSUME_DTIM);
2211
Sujith60b67f52008-08-07 10:52:38 +05302212 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002213 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
2214 else
2215 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2216
2217 REG_WRITE(ah, AR_SLEEP2,
2218 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2219
Felix Fietkau4ed15762013-12-14 18:03:44 +01002220 REG_WRITE(ah, AR_TIM_PERIOD, beaconintval);
2221 REG_WRITE(ah, AR_DTIM_PERIOD, dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002222
Sujith7d0d0df2010-04-16 11:53:57 +05302223 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302224
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002225 REG_SET_BIT(ah, AR_TIMER_MODE,
2226 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
2227 AR_DTIM_TIMER_EN);
2228
Sujith4af9cf42009-02-12 10:06:47 +05302229 /* TSF Out of Range Threshold */
2230 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002231}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002232EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002233
Sujithf1dc5602008-10-29 10:16:30 +05302234/*******************/
2235/* HW Capabilities */
2236/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002237
Felix Fietkau60540692011-07-19 08:46:44 +02002238static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
2239{
2240 eeprom_chainmask &= chip_chainmask;
2241 if (eeprom_chainmask)
2242 return eeprom_chainmask;
2243 else
2244 return chip_chainmask;
2245}
2246
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002247/**
2248 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
2249 * @ah: the atheros hardware data structure
2250 *
2251 * We enable DFS support upstream on chipsets which have passed a series
2252 * of tests. The testing requirements are going to be documented. Desired
2253 * test requirements are documented at:
2254 *
2255 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
2256 *
2257 * Once a new chipset gets properly tested an individual commit can be used
2258 * to document the testing for DFS for that chipset.
2259 */
2260static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
2261{
2262
2263 switch (ah->hw_version.macVersion) {
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002264 /* for temporary testing DFS with 9280 */
2265 case AR_SREV_VERSION_9280:
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002266 /* AR9580 will likely be our first target to get testing on */
2267 case AR_SREV_VERSION_9580:
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002268 return true;
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002269 default:
2270 return false;
2271 }
2272}
2273
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002274int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002275{
Sujith2660b812009-02-09 13:27:26 +05302276 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002277 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002278 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau60540692011-07-19 08:46:44 +02002279 unsigned int chip_chainmask;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002280
Sujith Manoharan0ff2b5c2011-04-20 11:00:34 +05302281 u16 eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002282 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002283
Sujithf74df6f2009-02-09 13:27:24 +05302284 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002285 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05302286
Sujith2660b812009-02-09 13:27:26 +05302287 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05302288 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002289 if (regulatory->current_rd == 0x64 ||
2290 regulatory->current_rd == 0x65)
2291 regulatory->current_rd += 5;
2292 else if (regulatory->current_rd == 0x41)
2293 regulatory->current_rd = 0x43;
Joe Perchesd2182b62011-12-15 14:55:53 -08002294 ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
2295 regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002296 }
Sujithdc2222a2008-08-14 13:26:55 +05302297
Sujithf74df6f2009-02-09 13:27:24 +05302298 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002299 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
Joe Perches38002762010-12-02 19:12:36 -08002300 ath_err(common,
2301 "no band has been marked as supported in EEPROM\n");
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002302 return -EINVAL;
2303 }
2304
Felix Fietkaud4659912010-10-14 16:02:39 +02002305 if (eeval & AR5416_OPFLAGS_11A)
2306 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002307
Felix Fietkaud4659912010-10-14 16:02:39 +02002308 if (eeval & AR5416_OPFLAGS_11G)
2309 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
Sujithf1dc5602008-10-29 10:16:30 +05302310
Sujith Manoharane41db612012-09-10 09:20:12 +05302311 if (AR_SREV_9485(ah) ||
2312 AR_SREV_9285(ah) ||
2313 AR_SREV_9330(ah) ||
2314 AR_SREV_9565(ah))
Felix Fietkau60540692011-07-19 08:46:44 +02002315 chip_chainmask = 1;
Mohammed Shafi Shajakhanba5736a2011-11-30 21:10:52 +05302316 else if (AR_SREV_9462(ah))
2317 chip_chainmask = 3;
Felix Fietkau60540692011-07-19 08:46:44 +02002318 else if (!AR_SREV_9280_20_OR_LATER(ah))
2319 chip_chainmask = 7;
2320 else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
2321 chip_chainmask = 3;
2322 else
2323 chip_chainmask = 7;
2324
Sujithf74df6f2009-02-09 13:27:24 +05302325 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002326 /*
2327 * For AR9271 we will temporarilly uses the rx chainmax as read from
2328 * the EEPROM.
2329 */
Sujith8147f5d2009-02-20 15:13:23 +05302330 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002331 !(eeval & AR5416_OPFLAGS_11A) &&
2332 !(AR_SREV_9271(ah)))
2333 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05302334 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
Felix Fietkau598cdd52011-03-19 13:55:42 +01002335 else if (AR_SREV_9100(ah))
2336 pCap->rx_chainmask = 0x7;
Sujith8147f5d2009-02-20 15:13:23 +05302337 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002338 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05302339 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05302340
Felix Fietkau60540692011-07-19 08:46:44 +02002341 pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
2342 pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
Felix Fietkau82b2d332011-09-03 01:40:23 +02002343 ah->txchainmask = pCap->tx_chainmask;
2344 ah->rxchainmask = pCap->rx_chainmask;
Felix Fietkau60540692011-07-19 08:46:44 +02002345
Felix Fietkau7a370812010-09-22 12:34:52 +02002346 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05302347
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01002348 /* enable key search for every frame in an aggregate */
2349 if (AR_SREV_9300_20_OR_LATER(ah))
2350 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
2351
Bruno Randolfce2220d2010-09-17 11:36:25 +09002352 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
2353
Felix Fietkau0db156e2011-03-23 20:57:29 +01002354 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
Sujithf1dc5602008-10-29 10:16:30 +05302355 pCap->hw_caps |= ATH9K_HW_CAP_HT;
2356 else
2357 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2358
Sujith5b5fa352010-03-17 14:25:15 +05302359 if (AR_SREV_9271(ah))
2360 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05302361 else if (AR_DEVID_7010(ah))
2362 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Mohammed Shafi Shajakhan6321eb02011-09-30 11:31:27 +05302363 else if (AR_SREV_9300_20_OR_LATER(ah))
2364 pCap->num_gpio_pins = AR9300_NUM_GPIO;
2365 else if (AR_SREV_9287_11_OR_LATER(ah))
2366 pCap->num_gpio_pins = AR9287_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002367 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302368 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02002369 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302370 pCap->num_gpio_pins = AR928X_NUM_GPIO;
2371 else
2372 pCap->num_gpio_pins = AR_NUM_GPIO;
2373
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302374 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302375 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302376 else
Sujithf1dc5602008-10-29 10:16:30 +05302377 pCap->rts_aggr_limit = (8 * 1024);
Sujithf1dc5602008-10-29 10:16:30 +05302378
Johannes Berg74e13062013-07-03 20:55:38 +02002379#ifdef CONFIG_ATH9K_RFKILL
Sujith2660b812009-02-09 13:27:26 +05302380 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
2381 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
2382 ah->rfkill_gpio =
2383 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
2384 ah->rfkill_polarity =
2385 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05302386
2387 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2388 }
2389#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07002390 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05302391 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
2392 else
2393 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05302394
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302395 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302396 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
2397 else
2398 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2399
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002400 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002401 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
Sujith Manoharana4a29542012-09-10 09:20:03 +05302402 if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah) && !AR_SREV_9565(ah))
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002403 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
2404
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002405 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
2406 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
2407 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002408 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002409 pCap->txs_len = sizeof(struct ar9003_txs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002410 } else {
2411 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkaua949b172011-07-09 11:12:47 +07002412 if (AR_SREV_9280_20(ah))
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04002413 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002414 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002415
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04002416 if (AR_SREV_9300_20_OR_LATER(ah))
2417 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2418
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08002419 if (AR_SREV_9300_20_OR_LATER(ah))
2420 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
2421
Felix Fietkaua42acef2010-09-22 12:34:54 +02002422 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07002423 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
2424
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302425 if (AR_SREV_9285(ah)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002426 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
2427 ant_div_ctl1 =
2428 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302429 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002430 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302431 ath_info(common, "Enable LNA combining\n");
2432 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002433 }
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302434 }
2435
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05302436 if (AR_SREV_9300_20_OR_LATER(ah)) {
2437 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
2438 pCap->hw_caps |= ATH9K_HW_CAP_APM;
2439 }
2440
Sujith Manoharan06236e52012-09-16 08:07:12 +05302441 if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302442 ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302443 if ((ant_div_ctl1 >> 0x6) == 0x3) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302444 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302445 ath_info(common, "Enable LNA combining\n");
2446 }
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302447 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002448
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002449 if (ath9k_hw_dfs_tested(ah))
2450 pCap->hw_caps |= ATH9K_HW_CAP_DFS;
2451
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002452 tx_chainmask = pCap->tx_chainmask;
2453 rx_chainmask = pCap->rx_chainmask;
2454 while (tx_chainmask || rx_chainmask) {
2455 if (tx_chainmask & BIT(0))
2456 pCap->max_txchains++;
2457 if (rx_chainmask & BIT(0))
2458 pCap->max_rxchains++;
2459
2460 tx_chainmask >>= 1;
2461 rx_chainmask >>= 1;
2462 }
2463
Sujith Manoharana4a29542012-09-10 09:20:03 +05302464 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302465 if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
2466 pCap->hw_caps |= ATH9K_HW_CAP_MCI;
2467
Sujith Manoharan2b5e54e2013-06-24 18:18:46 +05302468 if (AR_SREV_9462_20_OR_LATER(ah))
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302469 pCap->hw_caps |= ATH9K_HW_CAP_RTT;
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302470 }
2471
Sujith Manoharan846e4382013-06-03 09:19:24 +05302472 if (AR_SREV_9462(ah))
2473 pCap->hw_caps |= ATH9K_HW_WOW_DEVICE_CAPABLE;
Mohammed Shafi Shajakhand6878092012-07-10 14:55:17 +05302474
Sujith Manoharan0f21ee82012-12-10 07:22:37 +05302475 if (AR_SREV_9300_20_OR_LATER(ah) &&
2476 ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
2477 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
2478
Sujith Manoharan81dc75b2013-07-16 12:03:18 +05302479 /*
2480 * Fast channel change across bands is available
2481 * only for AR9462 and AR9565.
2482 */
2483 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
2484 pCap->hw_caps |= ATH9K_HW_CAP_FCC_BAND_SWITCH;
2485
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002486 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002487}
2488
Sujithf1dc5602008-10-29 10:16:30 +05302489/****************************/
2490/* GPIO / RFKILL / Antennae */
2491/****************************/
2492
Sujithcbe61d82009-02-09 13:27:12 +05302493static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302494 u32 gpio, u32 type)
2495{
2496 int addr;
2497 u32 gpio_shift, tmp;
2498
2499 if (gpio > 11)
2500 addr = AR_GPIO_OUTPUT_MUX3;
2501 else if (gpio > 5)
2502 addr = AR_GPIO_OUTPUT_MUX2;
2503 else
2504 addr = AR_GPIO_OUTPUT_MUX1;
2505
2506 gpio_shift = (gpio % 6) * 5;
2507
2508 if (AR_SREV_9280_20_OR_LATER(ah)
2509 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2510 REG_RMW(ah, addr, (type << gpio_shift),
2511 (0x1f << gpio_shift));
2512 } else {
2513 tmp = REG_READ(ah, addr);
2514 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2515 tmp &= ~(0x1f << gpio_shift);
2516 tmp |= (type << gpio_shift);
2517 REG_WRITE(ah, addr, tmp);
2518 }
2519}
2520
Sujithcbe61d82009-02-09 13:27:12 +05302521void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302522{
2523 u32 gpio_shift;
2524
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002525 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302526
Sujith88c1f4f2010-06-30 14:46:31 +05302527 if (AR_DEVID_7010(ah)) {
2528 gpio_shift = gpio;
2529 REG_RMW(ah, AR7010_GPIO_OE,
2530 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2531 (AR7010_GPIO_OE_MASK << gpio_shift));
2532 return;
2533 }
Sujithf1dc5602008-10-29 10:16:30 +05302534
Sujith88c1f4f2010-06-30 14:46:31 +05302535 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302536 REG_RMW(ah,
2537 AR_GPIO_OE_OUT,
2538 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2539 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2540}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002541EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302542
Sujithcbe61d82009-02-09 13:27:12 +05302543u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302544{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302545#define MS_REG_READ(x, y) \
2546 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2547
Sujith2660b812009-02-09 13:27:26 +05302548 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302549 return 0xffffffff;
2550
Sujith88c1f4f2010-06-30 14:46:31 +05302551 if (AR_DEVID_7010(ah)) {
2552 u32 val;
2553 val = REG_READ(ah, AR7010_GPIO_IN);
2554 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2555 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002556 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2557 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002558 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302559 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002560 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302561 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002562 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302563 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002564 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302565 return MS_REG_READ(AR928X, gpio) != 0;
2566 else
2567 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302568}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002569EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302570
Sujithcbe61d82009-02-09 13:27:12 +05302571void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302572 u32 ah_signal_type)
2573{
2574 u32 gpio_shift;
2575
Sujith88c1f4f2010-06-30 14:46:31 +05302576 if (AR_DEVID_7010(ah)) {
2577 gpio_shift = gpio;
2578 REG_RMW(ah, AR7010_GPIO_OE,
2579 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2580 (AR7010_GPIO_OE_MASK << gpio_shift));
2581 return;
2582 }
2583
Sujithf1dc5602008-10-29 10:16:30 +05302584 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302585 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302586 REG_RMW(ah,
2587 AR_GPIO_OE_OUT,
2588 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2589 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2590}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002591EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302592
Sujithcbe61d82009-02-09 13:27:12 +05302593void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302594{
Sujith88c1f4f2010-06-30 14:46:31 +05302595 if (AR_DEVID_7010(ah)) {
2596 val = val ? 0 : 1;
2597 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2598 AR_GPIO_BIT(gpio));
2599 return;
2600 }
2601
Sujith5b5fa352010-03-17 14:25:15 +05302602 if (AR_SREV_9271(ah))
2603 val = ~val;
2604
Sujithf1dc5602008-10-29 10:16:30 +05302605 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2606 AR_GPIO_BIT(gpio));
2607}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002608EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302609
Sujithcbe61d82009-02-09 13:27:12 +05302610void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302611{
2612 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2613}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002614EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302615
Sujithf1dc5602008-10-29 10:16:30 +05302616/*********************/
2617/* General Operation */
2618/*********************/
2619
Sujithcbe61d82009-02-09 13:27:12 +05302620u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302621{
2622 u32 bits = REG_READ(ah, AR_RX_FILTER);
2623 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2624
2625 if (phybits & AR_PHY_ERR_RADAR)
2626 bits |= ATH9K_RX_FILTER_PHYRADAR;
2627 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2628 bits |= ATH9K_RX_FILTER_PHYERR;
2629
2630 return bits;
2631}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002632EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302633
Sujithcbe61d82009-02-09 13:27:12 +05302634void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302635{
2636 u32 phybits;
2637
Sujith7d0d0df2010-04-16 11:53:57 +05302638 ENABLE_REGWRITE_BUFFER(ah);
2639
Sujith Manoharana4a29542012-09-10 09:20:03 +05302640 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302641 bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;
2642
Sujith7ea310b2009-09-03 12:08:43 +05302643 REG_WRITE(ah, AR_RX_FILTER, bits);
2644
Sujithf1dc5602008-10-29 10:16:30 +05302645 phybits = 0;
2646 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2647 phybits |= AR_PHY_ERR_RADAR;
2648 if (bits & ATH9K_RX_FILTER_PHYERR)
2649 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2650 REG_WRITE(ah, AR_PHY_ERR, phybits);
2651
2652 if (phybits)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002653 REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujithf1dc5602008-10-29 10:16:30 +05302654 else
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002655 REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302656
2657 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302658}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002659EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302660
Sujithcbe61d82009-02-09 13:27:12 +05302661bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302662{
Rajkumar Manoharan99922a42012-06-04 16:28:31 +05302663 if (ath9k_hw_mci_is_enabled(ah))
2664 ar9003_mci_bt_gain_ctrl(ah);
2665
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302666 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2667 return false;
2668
2669 ath9k_hw_init_pll(ah, NULL);
Felix Fietkau8efa7a82012-03-14 16:40:23 +01002670 ah->htc_reset_init = true;
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302671 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302672}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002673EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302674
Sujithcbe61d82009-02-09 13:27:12 +05302675bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302676{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002677 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302678 return false;
2679
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302680 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2681 return false;
2682
2683 ath9k_hw_init_pll(ah, NULL);
2684 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302685}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002686EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302687
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002688static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05302689{
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002690 enum eeprom_param gain_param;
Felix Fietkau9c204b42011-07-27 15:01:05 +02002691
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002692 if (IS_CHAN_2GHZ(chan))
2693 gain_param = EEP_ANTENNA_GAIN_2G;
2694 else
2695 gain_param = EEP_ANTENNA_GAIN_5G;
Sujithf1dc5602008-10-29 10:16:30 +05302696
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002697 return ah->eep_ops->get_eeprom(ah, gain_param);
2698}
2699
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002700void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
2701 bool test)
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002702{
2703 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2704 struct ieee80211_channel *channel;
2705 int chan_pwr, new_pwr, max_gain;
2706 int ant_gain, ant_reduction = 0;
2707
2708 if (!chan)
2709 return;
2710
2711 channel = chan->chan;
2712 chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
2713 new_pwr = min_t(int, chan_pwr, reg->power_limit);
2714 max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;
2715
2716 ant_gain = get_antenna_gain(ah, chan);
2717 if (ant_gain > max_gain)
2718 ant_reduction = ant_gain - max_gain;
Sujithf1dc5602008-10-29 10:16:30 +05302719
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002720 ah->eep_ops->set_txpower(ah, chan,
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002721 ath9k_regd_get_ctl(reg, chan),
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002722 ant_reduction, new_pwr, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002723}
2724
2725void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2726{
2727 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2728 struct ath9k_channel *chan = ah->curchan;
2729 struct ieee80211_channel *channel = chan->chan;
2730
Dan Carpenter48ef5c42011-10-17 10:28:23 +03002731 reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002732 if (test)
2733 channel->max_power = MAX_RATE_POWER / 2;
2734
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002735 ath9k_hw_apply_txpower(ah, chan, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002736
2737 if (test)
2738 channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
Sujithf1dc5602008-10-29 10:16:30 +05302739}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002740EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302741
Sujithcbe61d82009-02-09 13:27:12 +05302742void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302743{
Sujith2660b812009-02-09 13:27:26 +05302744 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302745}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002746EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302747
Sujithcbe61d82009-02-09 13:27:12 +05302748void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302749{
2750 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2751 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2752}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002753EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302754
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002755void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302756{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002757 struct ath_common *common = ath9k_hw_common(ah);
2758
2759 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2760 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2761 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302762}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002763EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302764
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002765#define ATH9K_MAX_TSF_READ 10
2766
Sujithcbe61d82009-02-09 13:27:12 +05302767u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302768{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002769 u32 tsf_lower, tsf_upper1, tsf_upper2;
2770 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302771
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002772 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2773 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2774 tsf_lower = REG_READ(ah, AR_TSF_L32);
2775 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2776 if (tsf_upper2 == tsf_upper1)
2777 break;
2778 tsf_upper1 = tsf_upper2;
2779 }
Sujithf1dc5602008-10-29 10:16:30 +05302780
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002781 WARN_ON( i == ATH9K_MAX_TSF_READ );
2782
2783 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302784}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002785EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302786
Sujithcbe61d82009-02-09 13:27:12 +05302787void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002788{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002789 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002790 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002791}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002792EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002793
Sujithcbe61d82009-02-09 13:27:12 +05302794void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302795{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002796 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2797 AH_TSF_WRITE_TIMEOUT))
Joe Perchesd2182b62011-12-15 14:55:53 -08002798 ath_dbg(ath9k_hw_common(ah), RESET,
Joe Perches226afe62010-12-02 19:12:37 -08002799 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002800
Sujithf1dc5602008-10-29 10:16:30 +05302801 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002802}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002803EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002804
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302805void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002806{
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302807 if (set)
Sujith2660b812009-02-09 13:27:26 +05302808 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002809 else
Sujith2660b812009-02-09 13:27:26 +05302810 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002811}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002812EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002813
Felix Fietkaue4744ec2013-10-11 23:31:01 +02002814void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002815{
Sujithf1dc5602008-10-29 10:16:30 +05302816 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002817
Felix Fietkaue4744ec2013-10-11 23:31:01 +02002818 if (IS_CHAN_HT40(chan) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302819 macmode = AR_2040_JOINED_RX_CLEAR;
2820 else
2821 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002822
Sujithf1dc5602008-10-29 10:16:30 +05302823 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002824}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302825
2826/* HW Generic timers configuration */
2827
2828static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2829{
2830 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2831 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2832 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2833 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2834 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2835 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2836 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2837 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2838 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2839 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2840 AR_NDP2_TIMER_MODE, 0x0002},
2841 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2842 AR_NDP2_TIMER_MODE, 0x0004},
2843 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2844 AR_NDP2_TIMER_MODE, 0x0008},
2845 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2846 AR_NDP2_TIMER_MODE, 0x0010},
2847 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2848 AR_NDP2_TIMER_MODE, 0x0020},
2849 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2850 AR_NDP2_TIMER_MODE, 0x0040},
2851 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2852 AR_NDP2_TIMER_MODE, 0x0080}
2853};
2854
2855/* HW generic timer primitives */
2856
Felix Fietkaudd347f22011-03-22 21:54:17 +01002857u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302858{
2859 return REG_READ(ah, AR_TSF_L32);
2860}
Felix Fietkaudd347f22011-03-22 21:54:17 +01002861EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302862
2863struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2864 void (*trigger)(void *),
2865 void (*overflow)(void *),
2866 void *arg,
2867 u8 timer_index)
2868{
2869 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2870 struct ath_gen_timer *timer;
2871
Felix Fietkauc67ce332013-12-14 18:03:38 +01002872 if ((timer_index < AR_FIRST_NDP_TIMER) ||
2873 (timer_index >= ATH_MAX_GEN_TIMER))
2874 return NULL;
2875
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302876 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
Joe Perches14f8dc42013-02-07 11:46:27 +00002877 if (timer == NULL)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302878 return NULL;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302879
2880 /* allocate a hardware generic timer slot */
2881 timer_table->timers[timer_index] = timer;
2882 timer->index = timer_index;
2883 timer->trigger = trigger;
2884 timer->overflow = overflow;
2885 timer->arg = arg;
2886
2887 return timer;
2888}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002889EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302890
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002891void ath9k_hw_gen_timer_start(struct ath_hw *ah,
2892 struct ath_gen_timer *timer,
Felix Fietkauc67ce332013-12-14 18:03:38 +01002893 u32 timer_next,
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002894 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302895{
2896 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
Felix Fietkauc67ce332013-12-14 18:03:38 +01002897 u32 mask = 0;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302898
Felix Fietkauc67ce332013-12-14 18:03:38 +01002899 timer_table->timer_mask |= BIT(timer->index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302900
2901 /*
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302902 * Program generic timer registers
2903 */
2904 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
2905 timer_next);
2906 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
2907 timer_period);
2908 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2909 gen_tmr_configuration[timer->index].mode_mask);
2910
Sujith Manoharana4a29542012-09-10 09:20:03 +05302911 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302912 /*
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05302913 * Starting from AR9462, each generic timer can select which tsf
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302914 * to use. But we still follow the old rule, 0 - 7 use tsf and
2915 * 8 - 15 use tsf2.
2916 */
2917 if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
2918 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
2919 (1 << timer->index));
2920 else
2921 REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
2922 (1 << timer->index));
2923 }
2924
Felix Fietkauc67ce332013-12-14 18:03:38 +01002925 if (timer->trigger)
2926 mask |= SM(AR_GENTMR_BIT(timer->index),
2927 AR_IMR_S5_GENTIMER_TRIG);
2928 if (timer->overflow)
2929 mask |= SM(AR_GENTMR_BIT(timer->index),
2930 AR_IMR_S5_GENTIMER_THRESH);
2931
2932 REG_SET_BIT(ah, AR_IMR_S5, mask);
2933
2934 if ((ah->imask & ATH9K_INT_GENTIMER) == 0) {
2935 ah->imask |= ATH9K_INT_GENTIMER;
2936 ath9k_hw_set_interrupts(ah);
2937 }
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302938}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002939EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302940
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002941void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302942{
2943 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2944
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302945 /* Clear generic timer enable bits. */
2946 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2947 gen_tmr_configuration[timer->index].mode_mask);
2948
Sujith Manoharanb7f59762012-09-11 10:46:24 +05302949 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
2950 /*
2951 * Need to switch back to TSF if it was using TSF2.
2952 */
2953 if ((timer->index >= AR_GEN_TIMER_BANK_1_LEN)) {
2954 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
2955 (1 << timer->index));
2956 }
2957 }
2958
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302959 /* Disable both trigger and thresh interrupt masks */
2960 REG_CLR_BIT(ah, AR_IMR_S5,
2961 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2962 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
2963
Felix Fietkauc67ce332013-12-14 18:03:38 +01002964 timer_table->timer_mask &= ~BIT(timer->index);
2965
2966 if (timer_table->timer_mask == 0) {
2967 ah->imask &= ~ATH9K_INT_GENTIMER;
2968 ath9k_hw_set_interrupts(ah);
2969 }
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302970}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002971EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302972
2973void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
2974{
2975 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2976
2977 /* free the hardware generic timer slot */
2978 timer_table->timers[timer->index] = NULL;
2979 kfree(timer);
2980}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002981EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302982
2983/*
2984 * Generic Timer Interrupts handling
2985 */
2986void ath_gen_timer_isr(struct ath_hw *ah)
2987{
2988 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2989 struct ath_gen_timer *timer;
Felix Fietkauc67ce332013-12-14 18:03:38 +01002990 unsigned long trigger_mask, thresh_mask;
2991 unsigned int index;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302992
2993 /* get hardware generic timer interrupt status */
2994 trigger_mask = ah->intr_gen_timer_trigger;
2995 thresh_mask = ah->intr_gen_timer_thresh;
Felix Fietkauc67ce332013-12-14 18:03:38 +01002996 trigger_mask &= timer_table->timer_mask;
2997 thresh_mask &= timer_table->timer_mask;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302998
Felix Fietkauc67ce332013-12-14 18:03:38 +01002999 for_each_set_bit(index, &thresh_mask, ARRAY_SIZE(timer_table->timers)) {
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303000 timer = timer_table->timers[index];
Felix Fietkauc67ce332013-12-14 18:03:38 +01003001 if (!timer)
3002 continue;
3003 if (!timer->overflow)
3004 continue;
Felix Fietkaua6a172b2013-12-20 16:18:45 +01003005
3006 trigger_mask &= ~BIT(index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303007 timer->overflow(timer->arg);
3008 }
3009
Felix Fietkauc67ce332013-12-14 18:03:38 +01003010 for_each_set_bit(index, &trigger_mask, ARRAY_SIZE(timer_table->timers)) {
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303011 timer = timer_table->timers[index];
Felix Fietkauc67ce332013-12-14 18:03:38 +01003012 if (!timer)
3013 continue;
3014 if (!timer->trigger)
3015 continue;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303016 timer->trigger(timer->arg);
3017 }
3018}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003019EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003020
Sujith05020d22010-03-17 14:25:23 +05303021/********/
3022/* HTC */
3023/********/
3024
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003025static struct {
3026 u32 version;
3027 const char * name;
3028} ath_mac_bb_names[] = {
3029 /* Devices with external radios */
3030 { AR_SREV_VERSION_5416_PCI, "5416" },
3031 { AR_SREV_VERSION_5416_PCIE, "5418" },
3032 { AR_SREV_VERSION_9100, "9100" },
3033 { AR_SREV_VERSION_9160, "9160" },
3034 /* Single-chip solutions */
3035 { AR_SREV_VERSION_9280, "9280" },
3036 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04003037 { AR_SREV_VERSION_9287, "9287" },
3038 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04003039 { AR_SREV_VERSION_9300, "9300" },
Gabor Juhos2c8e5932011-06-21 11:23:21 +02003040 { AR_SREV_VERSION_9330, "9330" },
Florian Fainelli397e5d52011-08-25 21:33:48 +02003041 { AR_SREV_VERSION_9340, "9340" },
Senthil Balasubramanian8f06ca22011-04-01 17:16:33 +05303042 { AR_SREV_VERSION_9485, "9485" },
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303043 { AR_SREV_VERSION_9462, "9462" },
Gabor Juhos485124c2012-07-03 19:13:19 +02003044 { AR_SREV_VERSION_9550, "9550" },
Sujith Manoharan77fac462012-09-11 20:09:18 +05303045 { AR_SREV_VERSION_9565, "9565" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003046};
3047
3048/* For devices with external radios */
3049static struct {
3050 u16 version;
3051 const char * name;
3052} ath_rf_names[] = {
3053 { 0, "5133" },
3054 { AR_RAD5133_SREV_MAJOR, "5133" },
3055 { AR_RAD5122_SREV_MAJOR, "5122" },
3056 { AR_RAD2133_SREV_MAJOR, "2133" },
3057 { AR_RAD2122_SREV_MAJOR, "2122" }
3058};
3059
3060/*
3061 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
3062 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003063static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003064{
3065 int i;
3066
3067 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
3068 if (ath_mac_bb_names[i].version == mac_bb_version) {
3069 return ath_mac_bb_names[i].name;
3070 }
3071 }
3072
3073 return "????";
3074}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003075
3076/*
3077 * Return the RF name. "????" is returned if the RF is unknown.
3078 * Used for devices with external radios.
3079 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003080static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003081{
3082 int i;
3083
3084 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
3085 if (ath_rf_names[i].version == rf_version) {
3086 return ath_rf_names[i].name;
3087 }
3088 }
3089
3090 return "????";
3091}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003092
3093void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
3094{
3095 int used;
3096
3097 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02003098 if (AR_SREV_9280_20_OR_LATER(ah)) {
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +02003099 used = scnprintf(hw_name, len,
3100 "Atheros AR%s Rev:%x",
3101 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3102 ah->hw_version.macRev);
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003103 }
3104 else {
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +02003105 used = scnprintf(hw_name, len,
3106 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
3107 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3108 ah->hw_version.macRev,
3109 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev
3110 & AR_RADIO_SREV_MAJOR)),
3111 ah->hw_version.phyRev);
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003112 }
3113
3114 hw_name[used] = '\0';
3115}
3116EXPORT_SYMBOL(ath9k_hw_name);