blob: deab4135ddc0dee57fe663426d3505c4b2641402 [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Paul Gortmaker355b2002011-07-03 16:17:28 -040030#include <linux/module.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020031#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020032#include <linux/seq_file.h>
33#include <linux/platform_device.h>
34#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020035#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020036#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030037#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053038#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053039#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030040#include <linux/pm_runtime.h>
Tomi Valkeinen6274a612012-08-21 15:35:42 +030041#include <linux/of.h>
42#include <linux/of_platform.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020043
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030044#include <video/omapdss.h>
Archit Taneja7a7c48f2011-08-25 18:25:03 +053045#include <video/mipi_display.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020046
47#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053048#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020049
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020050#define DSI_CATCH_MISSING_TE
51
Tomi Valkeinen68104462013-12-17 13:53:28 +020052struct dsi_reg { u16 module; u16 idx; };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020053
Tomi Valkeinen68104462013-12-17 13:53:28 +020054#define DSI_REG(mod, idx) ((const struct dsi_reg) { mod, idx })
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020055
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020056/* DSI Protocol Engine */
57
Tomi Valkeinen68104462013-12-17 13:53:28 +020058#define DSI_PROTO 0
59#define DSI_PROTO_SZ 0x200
60
61#define DSI_REVISION DSI_REG(DSI_PROTO, 0x0000)
62#define DSI_SYSCONFIG DSI_REG(DSI_PROTO, 0x0010)
63#define DSI_SYSSTATUS DSI_REG(DSI_PROTO, 0x0014)
64#define DSI_IRQSTATUS DSI_REG(DSI_PROTO, 0x0018)
65#define DSI_IRQENABLE DSI_REG(DSI_PROTO, 0x001C)
66#define DSI_CTRL DSI_REG(DSI_PROTO, 0x0040)
67#define DSI_GNQ DSI_REG(DSI_PROTO, 0x0044)
68#define DSI_COMPLEXIO_CFG1 DSI_REG(DSI_PROTO, 0x0048)
69#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(DSI_PROTO, 0x004C)
70#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(DSI_PROTO, 0x0050)
71#define DSI_CLK_CTRL DSI_REG(DSI_PROTO, 0x0054)
72#define DSI_TIMING1 DSI_REG(DSI_PROTO, 0x0058)
73#define DSI_TIMING2 DSI_REG(DSI_PROTO, 0x005C)
74#define DSI_VM_TIMING1 DSI_REG(DSI_PROTO, 0x0060)
75#define DSI_VM_TIMING2 DSI_REG(DSI_PROTO, 0x0064)
76#define DSI_VM_TIMING3 DSI_REG(DSI_PROTO, 0x0068)
77#define DSI_CLK_TIMING DSI_REG(DSI_PROTO, 0x006C)
78#define DSI_TX_FIFO_VC_SIZE DSI_REG(DSI_PROTO, 0x0070)
79#define DSI_RX_FIFO_VC_SIZE DSI_REG(DSI_PROTO, 0x0074)
80#define DSI_COMPLEXIO_CFG2 DSI_REG(DSI_PROTO, 0x0078)
81#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(DSI_PROTO, 0x007C)
82#define DSI_VM_TIMING4 DSI_REG(DSI_PROTO, 0x0080)
83#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(DSI_PROTO, 0x0084)
84#define DSI_VM_TIMING5 DSI_REG(DSI_PROTO, 0x0088)
85#define DSI_VM_TIMING6 DSI_REG(DSI_PROTO, 0x008C)
86#define DSI_VM_TIMING7 DSI_REG(DSI_PROTO, 0x0090)
87#define DSI_STOPCLK_TIMING DSI_REG(DSI_PROTO, 0x0094)
88#define DSI_VC_CTRL(n) DSI_REG(DSI_PROTO, 0x0100 + (n * 0x20))
89#define DSI_VC_TE(n) DSI_REG(DSI_PROTO, 0x0104 + (n * 0x20))
90#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(DSI_PROTO, 0x0108 + (n * 0x20))
91#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(DSI_PROTO, 0x010C + (n * 0x20))
92#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(DSI_PROTO, 0x0110 + (n * 0x20))
93#define DSI_VC_IRQSTATUS(n) DSI_REG(DSI_PROTO, 0x0118 + (n * 0x20))
94#define DSI_VC_IRQENABLE(n) DSI_REG(DSI_PROTO, 0x011C + (n * 0x20))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020095
96/* DSIPHY_SCP */
97
Tomi Valkeinen68104462013-12-17 13:53:28 +020098#define DSI_PHY 1
99#define DSI_PHY_OFFSET 0x200
100#define DSI_PHY_SZ 0x40
101
102#define DSI_DSIPHY_CFG0 DSI_REG(DSI_PHY, 0x0000)
103#define DSI_DSIPHY_CFG1 DSI_REG(DSI_PHY, 0x0004)
104#define DSI_DSIPHY_CFG2 DSI_REG(DSI_PHY, 0x0008)
105#define DSI_DSIPHY_CFG5 DSI_REG(DSI_PHY, 0x0014)
106#define DSI_DSIPHY_CFG10 DSI_REG(DSI_PHY, 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200107
108/* DSI_PLL_CTRL_SCP */
109
Tomi Valkeinen68104462013-12-17 13:53:28 +0200110#define DSI_PLL 2
111#define DSI_PLL_OFFSET 0x300
112#define DSI_PLL_SZ 0x20
113
114#define DSI_PLL_CONTROL DSI_REG(DSI_PLL, 0x0000)
115#define DSI_PLL_STATUS DSI_REG(DSI_PLL, 0x0004)
116#define DSI_PLL_GO DSI_REG(DSI_PLL, 0x0008)
117#define DSI_PLL_CONFIGURATION1 DSI_REG(DSI_PLL, 0x000C)
118#define DSI_PLL_CONFIGURATION2 DSI_REG(DSI_PLL, 0x0010)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200119
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530120#define REG_GET(dsidev, idx, start, end) \
121 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200122
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530123#define REG_FLD_MOD(dsidev, idx, val, start, end) \
124 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200125
126/* Global interrupts */
127#define DSI_IRQ_VC0 (1 << 0)
128#define DSI_IRQ_VC1 (1 << 1)
129#define DSI_IRQ_VC2 (1 << 2)
130#define DSI_IRQ_VC3 (1 << 3)
131#define DSI_IRQ_WAKEUP (1 << 4)
132#define DSI_IRQ_RESYNC (1 << 5)
133#define DSI_IRQ_PLL_LOCK (1 << 7)
134#define DSI_IRQ_PLL_UNLOCK (1 << 8)
135#define DSI_IRQ_PLL_RECALL (1 << 9)
136#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
137#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
138#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
139#define DSI_IRQ_TE_TRIGGER (1 << 16)
140#define DSI_IRQ_ACK_TRIGGER (1 << 17)
141#define DSI_IRQ_SYNC_LOST (1 << 18)
142#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
143#define DSI_IRQ_TA_TIMEOUT (1 << 20)
144#define DSI_IRQ_ERROR_MASK \
145 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
Archit Taneja8af6ff02011-09-05 16:48:27 +0530146 DSI_IRQ_TA_TIMEOUT | DSI_IRQ_SYNC_LOST)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200147#define DSI_IRQ_CHANNEL_MASK 0xf
148
149/* Virtual channel interrupts */
150#define DSI_VC_IRQ_CS (1 << 0)
151#define DSI_VC_IRQ_ECC_CORR (1 << 1)
152#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
153#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
154#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
155#define DSI_VC_IRQ_BTA (1 << 5)
156#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
157#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
158#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
159#define DSI_VC_IRQ_ERROR_MASK \
160 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
161 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
162 DSI_VC_IRQ_FIFO_TX_UDF)
163
164/* ComplexIO interrupts */
165#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
166#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
167#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200168#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
169#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200170#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
171#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
172#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200173#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
174#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200175#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
176#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
177#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200178#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
179#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200180#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
181#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
182#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200183#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
184#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200185#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
186#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
187#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
188#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
189#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
190#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200191#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
192#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
193#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
194#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200195#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
196#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300197#define DSI_CIO_IRQ_ERROR_MASK \
198 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200199 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
200 DSI_CIO_IRQ_ERRSYNCESC5 | \
201 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
202 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
203 DSI_CIO_IRQ_ERRESC5 | \
204 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
205 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
206 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300207 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
208 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200209 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
210 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
211 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200212
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200213typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
214
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +0200215static int dsi_display_init_dispc(struct platform_device *dsidev,
216 struct omap_overlay_manager *mgr);
217static void dsi_display_uninit_dispc(struct platform_device *dsidev,
218 struct omap_overlay_manager *mgr);
219
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300220static int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel);
221
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200222#define DSI_MAX_NR_ISRS 2
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300223#define DSI_MAX_NR_LANES 5
224
225enum dsi_lane_function {
226 DSI_LANE_UNUSED = 0,
227 DSI_LANE_CLK,
228 DSI_LANE_DATA1,
229 DSI_LANE_DATA2,
230 DSI_LANE_DATA3,
231 DSI_LANE_DATA4,
232};
233
234struct dsi_lane_config {
235 enum dsi_lane_function function;
236 u8 polarity;
237};
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200238
239struct dsi_isr_data {
240 omap_dsi_isr_t isr;
241 void *arg;
242 u32 mask;
243};
244
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200245enum fifo_size {
246 DSI_FIFO_SIZE_0 = 0,
247 DSI_FIFO_SIZE_32 = 1,
248 DSI_FIFO_SIZE_64 = 2,
249 DSI_FIFO_SIZE_96 = 3,
250 DSI_FIFO_SIZE_128 = 4,
251};
252
Archit Tanejad6049142011-08-22 11:58:08 +0530253enum dsi_vc_source {
254 DSI_VC_SOURCE_L4 = 0,
255 DSI_VC_SOURCE_VP,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200256};
257
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200258struct dsi_irq_stats {
259 unsigned long last_reset;
260 unsigned irq_count;
261 unsigned dsi_irqs[32];
262 unsigned vc_irqs[4][32];
263 unsigned cio_irqs[32];
264};
265
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200266struct dsi_isr_tables {
267 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
268 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
269 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
270};
271
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200272struct dsi_clk_calc_ctx {
273 struct platform_device *dsidev;
274
275 /* inputs */
276
277 const struct omap_dss_dsi_config *config;
278
279 unsigned long req_pck_min, req_pck_nom, req_pck_max;
280
281 /* outputs */
282
283 struct dsi_clock_info dsi_cinfo;
284 struct dispc_clock_info dispc_cinfo;
285
286 struct omap_video_timings dispc_vm;
287 struct omap_dss_dsi_videomode_timings dsi_vm;
288};
289
Tomi Valkeinen7b71c412014-08-06 15:45:26 +0300290struct dsi_lp_clock_info {
291 unsigned long lp_clk;
292 u16 lp_clk_div;
293};
294
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530295struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000296 struct platform_device *pdev;
Tomi Valkeinen68104462013-12-17 13:53:28 +0200297 void __iomem *proto_base;
298 void __iomem *phy_base;
299 void __iomem *pll_base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300300
Tomi Valkeinen11ee9602012-03-09 16:07:39 +0200301 int module_id;
302
archit tanejaaffe3602011-02-23 08:41:03 +0000303 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200304
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300305 bool is_enabled;
306
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300307 struct clk *dss_clk;
308 struct clk *sys_clk;
309
Tomi Valkeinena0d269e2012-11-27 17:05:54 +0200310 struct dispc_clock_info user_dispc_cinfo;
311 struct dsi_clock_info user_dsi_cinfo;
312
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200313 struct dsi_clock_info current_cinfo;
314
Tomi Valkeinen7b71c412014-08-06 15:45:26 +0300315 struct dsi_lp_clock_info user_lp_cinfo;
316 struct dsi_lp_clock_info current_lp_cinfo;
317
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300318 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200319 struct regulator *vdds_dsi_reg;
320
321 struct {
Archit Tanejad6049142011-08-22 11:58:08 +0530322 enum dsi_vc_source source;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200323 struct omap_dss_device *dssdev;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +0300324 enum fifo_size tx_fifo_size;
325 enum fifo_size rx_fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530326 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200327 } vc[4];
328
329 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200330 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200331
332 unsigned pll_locked;
333
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200334 spinlock_t irq_lock;
335 struct dsi_isr_tables isr_tables;
336 /* space for a copy used by the interrupt handler */
337 struct dsi_isr_tables isr_tables_copy;
338
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200339 int update_channel;
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300340#ifdef DSI_PERF_MEASURE
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200341 unsigned update_bytes;
342#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200343
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200344 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300345 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200346
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200347 void (*framedone_callback)(int, void *);
348 void *framedone_data;
349
350 struct delayed_work framedone_timeout_work;
351
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200352#ifdef DSI_CATCH_MISSING_TE
353 struct timer_list te_timer;
354#endif
355
356 unsigned long cache_req_pck;
357 unsigned long cache_clk_freq;
358 struct dsi_clock_info cache_cinfo;
359
360 u32 errors;
361 spinlock_t errors_lock;
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300362#ifdef DSI_PERF_MEASURE
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200363 ktime_t perf_setup_time;
364 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200365#endif
366 int debug_read;
367 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200368
369#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
370 spinlock_t irq_stats_lock;
371 struct dsi_irq_stats irq_stats;
372#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500373 /* DSI PLL Parameter Ranges */
374 unsigned long regm_max, regn_max;
375 unsigned long regm_dispc_max, regm_dsi_max;
376 unsigned long fint_min, fint_max;
377 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300378
Tomi Valkeinend9820852011-10-12 15:05:59 +0300379 unsigned num_lanes_supported;
Tomi Valkeinen99322572013-03-05 10:37:02 +0200380 unsigned line_buffer_size;
Archit Taneja75d72472011-05-16 15:17:08 +0530381
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300382 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
383 unsigned num_lanes_used;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300384
385 unsigned scp_clk_refcount;
Archit Taneja7d2572f2012-06-29 14:31:07 +0530386
387 struct dss_lcd_mgr_config mgr_config;
Archit Tanejae67458a2012-08-13 14:17:30 +0530388 struct omap_video_timings timings;
Archit Taneja02c39602012-08-10 15:01:33 +0530389 enum omap_dss_dsi_pixel_format pix_fmt;
Archit Tanejadca2b152012-08-16 18:02:00 +0530390 enum omap_dss_dsi_mode mode;
Archit Taneja0b3ffe32012-08-13 22:13:39 +0530391 struct omap_dss_dsi_videomode_timings vm_timings;
Archit Taneja81b87f52012-09-26 16:30:49 +0530392
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300393 struct omap_dss_device output;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530394};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200395
Archit Taneja2e868db2011-05-12 17:26:28 +0530396struct dsi_packet_sent_handler_data {
397 struct platform_device *dsidev;
398 struct completion *completion;
399};
400
Tomi Valkeinen6274a612012-08-21 15:35:42 +0300401struct dsi_module_id_data {
402 u32 address;
403 int id;
404};
405
406static const struct of_device_id dsi_of_match[];
407
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300408#ifdef DSI_PERF_MEASURE
Rusty Russell90ab5ee2012-01-13 09:32:20 +1030409static bool dsi_perf;
410module_param(dsi_perf, bool, 0644);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200411#endif
412
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530413static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
414{
415 return dev_get_drvdata(&dsidev->dev);
416}
417
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530418static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
419{
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300420 return to_platform_device(dssdev->dev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530421}
422
423struct platform_device *dsi_get_dsidev_from_id(int module)
424{
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300425 struct omap_dss_device *out;
Archit Taneja400e65d2012-07-04 13:48:34 +0530426 enum omap_dss_output_id id;
427
Tomi Valkeinen78e7f252012-10-15 12:48:11 +0300428 switch (module) {
429 case 0:
430 id = OMAP_DSS_OUTPUT_DSI1;
431 break;
432 case 1:
433 id = OMAP_DSS_OUTPUT_DSI2;
434 break;
435 default:
436 return NULL;
437 }
Archit Taneja400e65d2012-07-04 13:48:34 +0530438
439 out = omap_dss_get_output(id);
440
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300441 return out ? to_platform_device(out->dev) : NULL;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530442}
443
444static inline void dsi_write_reg(struct platform_device *dsidev,
445 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200446{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530447 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen68104462013-12-17 13:53:28 +0200448 void __iomem *base;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530449
Tomi Valkeinen68104462013-12-17 13:53:28 +0200450 switch(idx.module) {
451 case DSI_PROTO: base = dsi->proto_base; break;
452 case DSI_PHY: base = dsi->phy_base; break;
453 case DSI_PLL: base = dsi->pll_base; break;
454 default: return;
455 }
456
457 __raw_writel(val, base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200458}
459
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530460static inline u32 dsi_read_reg(struct platform_device *dsidev,
461 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200462{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530463 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen68104462013-12-17 13:53:28 +0200464 void __iomem *base;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530465
Tomi Valkeinen68104462013-12-17 13:53:28 +0200466 switch(idx.module) {
467 case DSI_PROTO: base = dsi->proto_base; break;
468 case DSI_PHY: base = dsi->phy_base; break;
469 case DSI_PLL: base = dsi->pll_base; break;
470 default: return 0;
471 }
472
473 return __raw_readl(base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200474}
475
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300476static void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200477{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530478 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
479 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
480
481 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200482}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200483
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300484static void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200485{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530486 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
487 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
488
489 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200490}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200491
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530492static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200493{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530494 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
495
496 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200497}
498
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200499static void dsi_completion_handler(void *data, u32 mask)
500{
501 complete((struct completion *)data);
502}
503
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530504static inline int wait_for_bit_change(struct platform_device *dsidev,
505 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200506{
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300507 unsigned long timeout;
508 ktime_t wait;
509 int t;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200510
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300511 /* first busyloop to see if the bit changes right away */
512 t = 100;
513 while (t-- > 0) {
514 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
515 return value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200516 }
517
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300518 /* then loop for 500ms, sleeping for 1ms in between */
519 timeout = jiffies + msecs_to_jiffies(500);
520 while (time_before(jiffies, timeout)) {
521 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
522 return value;
523
524 wait = ns_to_ktime(1000 * 1000);
525 set_current_state(TASK_UNINTERRUPTIBLE);
526 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
527 }
528
529 return !value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200530}
531
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530532u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
533{
534 switch (fmt) {
535 case OMAP_DSS_DSI_FMT_RGB888:
536 case OMAP_DSS_DSI_FMT_RGB666:
537 return 24;
538 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
539 return 18;
540 case OMAP_DSS_DSI_FMT_RGB565:
541 return 16;
542 default:
543 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300544 return 0;
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530545 }
546}
547
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300548#ifdef DSI_PERF_MEASURE
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530549static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200550{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530551 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
552 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200553}
554
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530555static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200556{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530557 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
558 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200559}
560
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530561static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200562{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530563 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200564 ktime_t t, setup_time, trans_time;
565 u32 total_bytes;
566 u32 setup_us, trans_us, total_us;
567
568 if (!dsi_perf)
569 return;
570
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200571 t = ktime_get();
572
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530573 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200574 setup_us = (u32)ktime_to_us(setup_time);
575 if (setup_us == 0)
576 setup_us = 1;
577
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530578 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200579 trans_us = (u32)ktime_to_us(trans_time);
580 if (trans_us == 0)
581 trans_us = 1;
582
583 total_us = setup_us + trans_us;
584
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200585 total_bytes = dsi->update_bytes;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200586
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200587 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
588 "%u bytes, %u kbytes/sec\n",
589 name,
590 setup_us,
591 trans_us,
592 total_us,
593 1000*1000 / total_us,
594 total_bytes,
595 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200596}
597#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300598static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
599{
600}
601
602static inline void dsi_perf_mark_start(struct platform_device *dsidev)
603{
604}
605
606static inline void dsi_perf_show(struct platform_device *dsidev,
607 const char *name)
608{
609}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200610#endif
611
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530612static int verbose_irq;
613
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200614static void print_irq_status(u32 status)
615{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200616 if (status == 0)
617 return;
618
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530619 if (!verbose_irq && (status & ~DSI_IRQ_CHANNEL_MASK) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200620 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200621
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530622#define PIS(x) (status & DSI_IRQ_##x) ? (#x " ") : ""
623
624 pr_debug("DSI IRQ: 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
625 status,
626 verbose_irq ? PIS(VC0) : "",
627 verbose_irq ? PIS(VC1) : "",
628 verbose_irq ? PIS(VC2) : "",
629 verbose_irq ? PIS(VC3) : "",
630 PIS(WAKEUP),
631 PIS(RESYNC),
632 PIS(PLL_LOCK),
633 PIS(PLL_UNLOCK),
634 PIS(PLL_RECALL),
635 PIS(COMPLEXIO_ERR),
636 PIS(HS_TX_TIMEOUT),
637 PIS(LP_RX_TIMEOUT),
638 PIS(TE_TRIGGER),
639 PIS(ACK_TRIGGER),
640 PIS(SYNC_LOST),
641 PIS(LDO_POWER_GOOD),
642 PIS(TA_TIMEOUT));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200643#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200644}
645
646static void print_irq_status_vc(int channel, u32 status)
647{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200648 if (status == 0)
649 return;
650
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530651 if (!verbose_irq && (status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200652 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200653
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530654#define PIS(x) (status & DSI_VC_IRQ_##x) ? (#x " ") : ""
655
656 pr_debug("DSI VC(%d) IRQ 0x%x: %s%s%s%s%s%s%s%s%s\n",
657 channel,
658 status,
659 PIS(CS),
660 PIS(ECC_CORR),
661 PIS(ECC_NO_CORR),
662 verbose_irq ? PIS(PACKET_SENT) : "",
663 PIS(BTA),
664 PIS(FIFO_TX_OVF),
665 PIS(FIFO_RX_OVF),
666 PIS(FIFO_TX_UDF),
667 PIS(PP_BUSY_CHANGE));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200668#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200669}
670
671static void print_irq_status_cio(u32 status)
672{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200673 if (status == 0)
674 return;
675
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530676#define PIS(x) (status & DSI_CIO_IRQ_##x) ? (#x " ") : ""
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200677
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530678 pr_debug("DSI CIO IRQ 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
679 status,
680 PIS(ERRSYNCESC1),
681 PIS(ERRSYNCESC2),
682 PIS(ERRSYNCESC3),
683 PIS(ERRESC1),
684 PIS(ERRESC2),
685 PIS(ERRESC3),
686 PIS(ERRCONTROL1),
687 PIS(ERRCONTROL2),
688 PIS(ERRCONTROL3),
689 PIS(STATEULPS1),
690 PIS(STATEULPS2),
691 PIS(STATEULPS3),
692 PIS(ERRCONTENTIONLP0_1),
693 PIS(ERRCONTENTIONLP1_1),
694 PIS(ERRCONTENTIONLP0_2),
695 PIS(ERRCONTENTIONLP1_2),
696 PIS(ERRCONTENTIONLP0_3),
697 PIS(ERRCONTENTIONLP1_3),
698 PIS(ULPSACTIVENOT_ALL0),
699 PIS(ULPSACTIVENOT_ALL1));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200700#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200701}
702
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200703#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530704static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
705 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200706{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530707 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200708 int i;
709
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530710 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200711
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530712 dsi->irq_stats.irq_count++;
713 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200714
715 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530716 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200717
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530718 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200719
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530720 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200721}
722#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530723#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200724#endif
725
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200726static int debug_irq;
727
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530728static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
729 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200730{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530731 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200732 int i;
733
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200734 if (irqstatus & DSI_IRQ_ERROR_MASK) {
735 DSSERR("DSI error, irqstatus %x\n", irqstatus);
736 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530737 spin_lock(&dsi->errors_lock);
738 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
739 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200740 } else if (debug_irq) {
741 print_irq_status(irqstatus);
742 }
743
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200744 for (i = 0; i < 4; ++i) {
745 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
746 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
747 i, vcstatus[i]);
748 print_irq_status_vc(i, vcstatus[i]);
749 } else if (debug_irq) {
750 print_irq_status_vc(i, vcstatus[i]);
751 }
752 }
753
754 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
755 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
756 print_irq_status_cio(ciostatus);
757 } else if (debug_irq) {
758 print_irq_status_cio(ciostatus);
759 }
760}
761
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200762static void dsi_call_isrs(struct dsi_isr_data *isr_array,
763 unsigned isr_array_size, u32 irqstatus)
764{
765 struct dsi_isr_data *isr_data;
766 int i;
767
768 for (i = 0; i < isr_array_size; i++) {
769 isr_data = &isr_array[i];
770 if (isr_data->isr && isr_data->mask & irqstatus)
771 isr_data->isr(isr_data->arg, irqstatus);
772 }
773}
774
775static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
776 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
777{
778 int i;
779
780 dsi_call_isrs(isr_tables->isr_table,
781 ARRAY_SIZE(isr_tables->isr_table),
782 irqstatus);
783
784 for (i = 0; i < 4; ++i) {
785 if (vcstatus[i] == 0)
786 continue;
787 dsi_call_isrs(isr_tables->isr_table_vc[i],
788 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
789 vcstatus[i]);
790 }
791
792 if (ciostatus != 0)
793 dsi_call_isrs(isr_tables->isr_table_cio,
794 ARRAY_SIZE(isr_tables->isr_table_cio),
795 ciostatus);
796}
797
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200798static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
799{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530800 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530801 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200802 u32 irqstatus, vcstatus[4], ciostatus;
803 int i;
804
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530805 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530806 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530807
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300808 if (!dsi->is_enabled)
809 return IRQ_NONE;
810
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530811 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200812
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530813 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200814
815 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200816 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530817 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200818 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200819 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200820
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530821 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200822 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530823 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200824
825 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200826 if ((irqstatus & (1 << i)) == 0) {
827 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200828 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300829 }
830
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530831 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200832
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530833 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200834 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530835 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200836 }
837
838 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530839 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200840
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530841 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200842 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530843 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200844 } else {
845 ciostatus = 0;
846 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200847
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200848#ifdef DSI_CATCH_MISSING_TE
849 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530850 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200851#endif
852
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200853 /* make a copy and unlock, so that isrs can unregister
854 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530855 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
856 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200857
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530858 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200859
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530860 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200861
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530862 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200863
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530864 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200865
archit tanejaaffe3602011-02-23 08:41:03 +0000866 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200867}
868
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530869/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530870static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
871 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200872 unsigned isr_array_size, u32 default_mask,
873 const struct dsi_reg enable_reg,
874 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200875{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200876 struct dsi_isr_data *isr_data;
877 u32 mask;
878 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200879 int i;
880
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200881 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200882
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200883 for (i = 0; i < isr_array_size; i++) {
884 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200885
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200886 if (isr_data->isr == NULL)
887 continue;
888
889 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200890 }
891
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530892 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200893 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530894 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
895 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200896
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200897 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530898 dsi_read_reg(dsidev, enable_reg);
899 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200900}
901
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530902/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530903static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200904{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530905 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200906 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200907#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200908 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200909#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530910 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
911 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200912 DSI_IRQENABLE, DSI_IRQSTATUS);
913}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200914
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530915/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530916static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200917{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530918 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
919
920 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
921 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200922 DSI_VC_IRQ_ERROR_MASK,
923 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
924}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200925
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530926/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530927static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200928{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530929 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
930
931 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
932 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200933 DSI_CIO_IRQ_ERROR_MASK,
934 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
935}
936
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530937static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200938{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530939 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200940 unsigned long flags;
941 int vc;
942
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530943 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200944
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530945 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200946
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530947 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200948 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530949 _omap_dsi_set_irqs_vc(dsidev, vc);
950 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200951
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530952 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200953}
954
955static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
956 struct dsi_isr_data *isr_array, unsigned isr_array_size)
957{
958 struct dsi_isr_data *isr_data;
959 int free_idx;
960 int i;
961
962 BUG_ON(isr == NULL);
963
964 /* check for duplicate entry and find a free slot */
965 free_idx = -1;
966 for (i = 0; i < isr_array_size; i++) {
967 isr_data = &isr_array[i];
968
969 if (isr_data->isr == isr && isr_data->arg == arg &&
970 isr_data->mask == mask) {
971 return -EINVAL;
972 }
973
974 if (isr_data->isr == NULL && free_idx == -1)
975 free_idx = i;
976 }
977
978 if (free_idx == -1)
979 return -EBUSY;
980
981 isr_data = &isr_array[free_idx];
982 isr_data->isr = isr;
983 isr_data->arg = arg;
984 isr_data->mask = mask;
985
986 return 0;
987}
988
989static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
990 struct dsi_isr_data *isr_array, unsigned isr_array_size)
991{
992 struct dsi_isr_data *isr_data;
993 int i;
994
995 for (i = 0; i < isr_array_size; i++) {
996 isr_data = &isr_array[i];
997 if (isr_data->isr != isr || isr_data->arg != arg ||
998 isr_data->mask != mask)
999 continue;
1000
1001 isr_data->isr = NULL;
1002 isr_data->arg = NULL;
1003 isr_data->mask = 0;
1004
1005 return 0;
1006 }
1007
1008 return -EINVAL;
1009}
1010
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301011static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
1012 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001013{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301014 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001015 unsigned long flags;
1016 int r;
1017
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301018 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001019
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301020 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
1021 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001022
1023 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301024 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001025
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301026 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001027
1028 return r;
1029}
1030
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301031static int dsi_unregister_isr(struct platform_device *dsidev,
1032 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001033{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301034 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001035 unsigned long flags;
1036 int r;
1037
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301038 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001039
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301040 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
1041 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001042
1043 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301044 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001045
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301046 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001047
1048 return r;
1049}
1050
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301051static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
1052 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001053{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301054 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001055 unsigned long flags;
1056 int r;
1057
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301058 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001059
1060 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301061 dsi->isr_tables.isr_table_vc[channel],
1062 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001063
1064 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301065 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001066
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301067 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001068
1069 return r;
1070}
1071
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301072static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
1073 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001074{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301075 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001076 unsigned long flags;
1077 int r;
1078
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301079 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001080
1081 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301082 dsi->isr_tables.isr_table_vc[channel],
1083 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001084
1085 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301086 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001087
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301088 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001089
1090 return r;
1091}
1092
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301093static int dsi_register_isr_cio(struct platform_device *dsidev,
1094 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001095{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301096 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001097 unsigned long flags;
1098 int r;
1099
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301100 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001101
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301102 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1103 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001104
1105 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301106 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001107
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301108 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001109
1110 return r;
1111}
1112
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301113static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1114 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001115{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301116 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001117 unsigned long flags;
1118 int r;
1119
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301120 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001121
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301122 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1123 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001124
1125 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301126 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001127
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301128 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001129
1130 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001131}
1132
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301133static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001134{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301135 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001136 unsigned long flags;
1137 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301138 spin_lock_irqsave(&dsi->errors_lock, flags);
1139 e = dsi->errors;
1140 dsi->errors = 0;
1141 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001142 return e;
1143}
1144
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001145int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001146{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001147 int r;
1148 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1149
1150 DSSDBG("dsi_runtime_get\n");
1151
1152 r = pm_runtime_get_sync(&dsi->pdev->dev);
1153 WARN_ON(r < 0);
1154 return r < 0 ? r : 0;
1155}
1156
1157void dsi_runtime_put(struct platform_device *dsidev)
1158{
1159 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1160 int r;
1161
1162 DSSDBG("dsi_runtime_put\n");
1163
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +02001164 r = pm_runtime_put_sync(&dsi->pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +03001165 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001166}
1167
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001168static int dsi_regulator_init(struct platform_device *dsidev)
1169{
1170 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1171 struct regulator *vdds_dsi;
Tomi Valkeinen02b7a322014-03-13 14:33:03 +02001172 int r;
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001173
1174 if (dsi->vdds_dsi_reg != NULL)
1175 return 0;
1176
Tomi Valkeinen931d4bd2013-06-10 14:05:10 +03001177 vdds_dsi = devm_regulator_get(&dsi->pdev->dev, "vdd");
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001178
1179 if (IS_ERR(vdds_dsi)) {
Tomi Valkeinen40359a92013-12-19 16:15:34 +02001180 if (PTR_ERR(vdds_dsi) != -EPROBE_DEFER)
Tomi Valkeinen931d4bd2013-06-10 14:05:10 +03001181 DSSERR("can't get DSI VDD regulator\n");
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001182 return PTR_ERR(vdds_dsi);
1183 }
1184
Tomi Valkeinen02b7a322014-03-13 14:33:03 +02001185 if (regulator_can_change_voltage(vdds_dsi)) {
1186 r = regulator_set_voltage(vdds_dsi, 1800000, 1800000);
1187 if (r) {
1188 devm_regulator_put(vdds_dsi);
1189 DSSERR("can't set the DSI regulator voltage\n");
1190 return r;
1191 }
1192 }
1193
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001194 dsi->vdds_dsi_reg = vdds_dsi;
1195
1196 return 0;
1197}
1198
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001199/* source clock for DSI PLL. this could also be PCLKFREE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301200static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
1201 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001202{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301203 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1204
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001205 if (enable)
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301206 clk_prepare_enable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001207 else
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301208 clk_disable_unprepare(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001209
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301210 if (enable && dsi->pll_locked) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301211 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001212 DSSERR("cannot lock PLL when enabling clocks\n");
1213 }
1214}
1215
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301216static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001217{
1218 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001219 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001220
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001221 /* A dummy read using the SCP interface to any DSIPHY register is
1222 * required after DSIPHY reset to complete the reset of the DSI complex
1223 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301224 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001225
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001226 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1227 b0 = 28;
1228 b1 = 27;
1229 b2 = 26;
1230 } else {
1231 b0 = 24;
1232 b1 = 25;
1233 b2 = 26;
1234 }
1235
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +05301236#define DSI_FLD_GET(fld, start, end)\
1237 FLD_GET(dsi_read_reg(dsidev, DSI_##fld), start, end)
1238
1239 pr_debug("DSI resets: PLL (%d) CIO (%d) PHY (%x%x%x, %d, %d, %d)\n",
1240 DSI_FLD_GET(PLL_STATUS, 0, 0),
1241 DSI_FLD_GET(COMPLEXIO_CFG1, 29, 29),
1242 DSI_FLD_GET(DSIPHY_CFG5, b0, b0),
1243 DSI_FLD_GET(DSIPHY_CFG5, b1, b1),
1244 DSI_FLD_GET(DSIPHY_CFG5, b2, b2),
1245 DSI_FLD_GET(DSIPHY_CFG5, 29, 29),
1246 DSI_FLD_GET(DSIPHY_CFG5, 30, 30),
1247 DSI_FLD_GET(DSIPHY_CFG5, 31, 31));
1248
1249#undef DSI_FLD_GET
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001250}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001251
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301252static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001253{
1254 DSSDBG("dsi_if_enable(%d)\n", enable);
1255
1256 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301257 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001258
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301259 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001260 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1261 return -EIO;
1262 }
1263
1264 return 0;
1265}
1266
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301267unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001268{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301269 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1270
1271 return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001272}
1273
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301274static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001275{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301276 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1277
1278 return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001279}
1280
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301281static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001282{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301283 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1284
1285 return dsi->current_cinfo.clkin4ddr / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001286}
1287
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301288static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001289{
1290 unsigned long r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001291 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001292
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001293 if (dss_get_dsi_clk_source(dsi->module_id) == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301294 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001295 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001296 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301297 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301298 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001299 }
1300
1301 return r;
1302}
1303
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001304static int dsi_lp_clock_calc(unsigned long dsi_fclk,
1305 unsigned long lp_clk_min, unsigned long lp_clk_max,
1306 struct dsi_lp_clock_info *lp_cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001307{
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001308 unsigned lp_clk_div;
1309 unsigned long lp_clk;
1310
1311 lp_clk_div = DIV_ROUND_UP(dsi_fclk, lp_clk_max * 2);
1312 lp_clk = dsi_fclk / 2 / lp_clk_div;
1313
1314 if (lp_clk < lp_clk_min || lp_clk > lp_clk_max)
1315 return -EINVAL;
1316
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001317 lp_cinfo->lp_clk_div = lp_clk_div;
1318 lp_cinfo->lp_clk = lp_clk;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001319
1320 return 0;
1321}
1322
Tomi Valkeinen57612172012-11-27 17:32:36 +02001323static int dsi_set_lp_clk_divisor(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001324{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301325 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001326 unsigned long dsi_fclk;
1327 unsigned lp_clk_div;
1328 unsigned long lp_clk;
1329
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001330 lp_clk_div = dsi->user_lp_cinfo.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001331
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301332 if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001333 return -EINVAL;
1334
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301335 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001336
1337 lp_clk = dsi_fclk / 2 / lp_clk_div;
1338
1339 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001340 dsi->current_lp_cinfo.lp_clk = lp_clk;
1341 dsi->current_lp_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001342
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301343 /* LP_CLK_DIVISOR */
1344 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001345
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301346 /* LP_RX_SYNCHRO_ENABLE */
1347 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001348
1349 return 0;
1350}
1351
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301352static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001353{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301354 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1355
1356 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301357 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001358}
1359
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301360static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001361{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301362 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1363
1364 WARN_ON(dsi->scp_clk_refcount == 0);
1365 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301366 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001367}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001368
1369enum dsi_pll_power_state {
1370 DSI_PLL_POWER_OFF = 0x0,
1371 DSI_PLL_POWER_ON_HSCLK = 0x1,
1372 DSI_PLL_POWER_ON_ALL = 0x2,
1373 DSI_PLL_POWER_ON_DIV = 0x3,
1374};
1375
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301376static int dsi_pll_power(struct platform_device *dsidev,
1377 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001378{
1379 int t = 0;
1380
Tomi Valkeinenc94dfe052011-04-15 10:42:59 +03001381 /* DSI-PLL power command 0x3 is not working */
1382 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1383 state == DSI_PLL_POWER_ON_DIV)
1384 state = DSI_PLL_POWER_ON_ALL;
1385
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301386 /* PLL_PWR_CMD */
1387 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001388
1389 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301390 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001391 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001392 DSSERR("Failed to set DSI PLL power mode to %d\n",
1393 state);
1394 return -ENODEV;
1395 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001396 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001397 }
1398
1399 return 0;
1400}
1401
Tomi Valkeinen72658f02013-03-05 16:39:00 +02001402unsigned long dsi_get_pll_clkin(struct platform_device *dsidev)
1403{
1404 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1405 return clk_get_rate(dsi->sys_clk);
1406}
1407
1408bool dsi_hsdiv_calc(struct platform_device *dsidev, unsigned long pll,
1409 unsigned long out_min, dsi_hsdiv_calc_func func, void *data)
1410{
1411 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1412 int regm, regm_start, regm_stop;
1413 unsigned long out_max;
1414 unsigned long out;
1415
1416 out_min = out_min ? out_min : 1;
1417 out_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
1418
1419 regm_start = max(DIV_ROUND_UP(pll, out_max), 1ul);
1420 regm_stop = min(pll / out_min, dsi->regm_dispc_max);
1421
1422 for (regm = regm_start; regm <= regm_stop; ++regm) {
1423 out = pll / regm;
1424
1425 if (func(regm, out, data))
1426 return true;
1427 }
1428
1429 return false;
1430}
1431
1432bool dsi_pll_calc(struct platform_device *dsidev, unsigned long clkin,
1433 unsigned long pll_min, unsigned long pll_max,
1434 dsi_pll_calc_func func, void *data)
1435{
1436 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1437 int regn, regn_start, regn_stop;
1438 int regm, regm_start, regm_stop;
1439 unsigned long fint, pll;
1440 const unsigned long pll_hw_max = 1800000000;
1441 unsigned long fint_hw_min, fint_hw_max;
1442
1443 fint_hw_min = dsi->fint_min;
1444 fint_hw_max = dsi->fint_max;
1445
1446 regn_start = max(DIV_ROUND_UP(clkin, fint_hw_max), 1ul);
1447 regn_stop = min(clkin / fint_hw_min, dsi->regn_max);
1448
1449 pll_max = pll_max ? pll_max : ULONG_MAX;
1450
1451 for (regn = regn_start; regn <= regn_stop; ++regn) {
1452 fint = clkin / regn;
1453
1454 regm_start = max(DIV_ROUND_UP(DIV_ROUND_UP(pll_min, fint), 2),
1455 1ul);
1456 regm_stop = min3(pll_max / fint / 2,
1457 pll_hw_max / fint / 2,
1458 dsi->regm_max);
1459
1460 for (regm = regm_start; regm <= regm_stop; ++regm) {
1461 pll = 2 * regm * fint;
1462
1463 if (func(regn, regm, fint, pll, data))
1464 return true;
1465 }
1466 }
1467
1468 return false;
1469}
1470
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001471/* calculate clock rates using dividers in cinfo */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001472static int dsi_calc_clock_rates(struct platform_device *dsidev,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001473 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001474{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301475 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1476
1477 if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001478 return -EINVAL;
1479
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301480 if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001481 return -EINVAL;
1482
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301483 if (cinfo->regm_dispc > dsi->regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001484 return -EINVAL;
1485
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301486 if (cinfo->regm_dsi > dsi->regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001487 return -EINVAL;
1488
Tomi Valkeinen3640d9f2014-08-06 16:16:32 +03001489 cinfo->fint = clk_get_rate(dsi->sys_clk) / cinfo->regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001490
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301491 if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001492 return -EINVAL;
1493
1494 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1495
1496 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1497 return -EINVAL;
1498
Archit Taneja1bb47832011-02-24 14:17:30 +05301499 if (cinfo->regm_dispc > 0)
1500 cinfo->dsi_pll_hsdiv_dispc_clk =
1501 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001502 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301503 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001504
Archit Taneja1bb47832011-02-24 14:17:30 +05301505 if (cinfo->regm_dsi > 0)
1506 cinfo->dsi_pll_hsdiv_dsi_clk =
1507 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001508 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301509 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001510
1511 return 0;
1512}
1513
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001514static void dsi_pll_calc_dsi_fck(struct dsi_clock_info *cinfo)
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001515{
1516 unsigned long max_dsi_fck;
1517
1518 max_dsi_fck = dss_feat_get_param_max(FEAT_PARAM_DSI_FCK);
1519
1520 cinfo->regm_dsi = DIV_ROUND_UP(cinfo->clkin4ddr, max_dsi_fck);
1521 cinfo->dsi_pll_hsdiv_dsi_clk = cinfo->clkin4ddr / cinfo->regm_dsi;
1522}
1523
Tomi Valkeinen544bfb62014-08-04 13:46:05 +03001524static int dsi_wait_hsdiv_ack(struct platform_device *dsidev, u32 hsdiv_ack_mask)
1525{
1526 int t = 100;
1527
1528 while (t-- > 0) {
1529 u32 v = dsi_read_reg(dsidev, DSI_PLL_STATUS);
1530 v &= hsdiv_ack_mask;
1531 if (v == hsdiv_ack_mask)
1532 return 0;
1533 }
1534
1535 return -ETIMEDOUT;
1536}
1537
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301538int dsi_pll_set_clock_div(struct platform_device *dsidev,
1539 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001540{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301541 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001542 int r = 0;
1543 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001544 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001545 u8 regn_start, regn_end, regm_start, regm_end;
1546 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001547
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05301548 DSSDBG("DSI PLL clock config starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001549
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301550 dsi->current_cinfo.fint = cinfo->fint;
1551 dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
1552 dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301553 cinfo->dsi_pll_hsdiv_dispc_clk;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301554 dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301555 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001556
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301557 dsi->current_cinfo.regn = cinfo->regn;
1558 dsi->current_cinfo.regm = cinfo->regm;
1559 dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
1560 dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001561
1562 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1563
Tomi Valkeinen3640d9f2014-08-06 16:16:32 +03001564 DSSDBG("clkin rate %ld\n", clk_get_rate(dsi->sys_clk));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001565
1566 /* DSIPHY == CLKIN4DDR */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001567 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu = %lu\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001568 cinfo->regm,
1569 cinfo->regn,
Tomi Valkeinen3640d9f2014-08-06 16:16:32 +03001570 clk_get_rate(dsi->sys_clk),
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001571 cinfo->clkin4ddr);
1572
1573 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1574 cinfo->clkin4ddr / 1000 / 1000 / 2);
1575
1576 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1577
Archit Taneja1bb47832011-02-24 14:17:30 +05301578 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301579 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1580 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301581 cinfo->dsi_pll_hsdiv_dispc_clk);
1582 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301583 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1584 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301585 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001586
Taneja, Archit49641112011-03-14 23:28:23 -05001587 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1588 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1589 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1590 &regm_dispc_end);
1591 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1592 &regm_dsi_end);
1593
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301594 /* DSI_PLL_AUTOMODE = manual */
1595 REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001596
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301597 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001598 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001599 /* DSI_PLL_REGN */
1600 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1601 /* DSI_PLL_REGM */
1602 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1603 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301604 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001605 regm_dispc_start, regm_dispc_end);
1606 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301607 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001608 regm_dsi_start, regm_dsi_end);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301609 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001610
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301611 BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001612
Tomi Valkeinenf8ef3d62012-08-22 16:00:31 +03001613 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
1614
Archit Taneja9613c022011-03-22 06:33:36 -05001615 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1616 f = cinfo->fint < 1000000 ? 0x3 :
1617 cinfo->fint < 1250000 ? 0x4 :
1618 cinfo->fint < 1500000 ? 0x5 :
1619 cinfo->fint < 1750000 ? 0x6 :
1620 0x7;
Tomi Valkeinenf8ef3d62012-08-22 16:00:31 +03001621
1622 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
1623 } else if (dss_has_feature(FEAT_DSI_PLL_SELFREQDCO)) {
1624 f = cinfo->clkin4ddr < 1000000000 ? 0x2 : 0x4;
1625
Tomi Valkeinena7f91ed2014-10-22 11:21:11 +03001626 l = FLD_MOD(l, f, 3, 1); /* PLL_SELFREQDCO */
Archit Taneja9613c022011-03-22 06:33:36 -05001627 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001628
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001629 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1630 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1631 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
Tomi Valkeinen6d446102012-08-22 16:00:40 +03001632 if (dss_has_feature(FEAT_DSI_PLL_REFSEL))
1633 l = FLD_MOD(l, 3, 22, 21); /* REF_SYSCLK = sysclk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301634 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001635
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301636 REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001637
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301638 if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001639 DSSERR("dsi pll go bit not going down.\n");
1640 r = -EIO;
1641 goto err;
1642 }
1643
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301644 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001645 DSSERR("cannot lock PLL\n");
1646 r = -EIO;
1647 goto err;
1648 }
1649
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301650 dsi->pll_locked = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001651
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301652 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001653 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1654 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1655 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1656 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1657 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1658 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1659 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1660 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1661 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1662 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1663 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1664 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1665 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1666 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301667 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001668
Tomi Valkeinen544bfb62014-08-04 13:46:05 +03001669 r = dsi_wait_hsdiv_ack(dsidev, BIT(7) | BIT(8));
1670 if (r) {
1671 DSSERR("failed to enable HSDIV clocks: %d\n", r);
1672 goto err;
1673 }
1674
1675
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001676 DSSDBG("PLL config done\n");
1677err:
1678 return r;
1679}
1680
Tomi Valkeinen1a7f4bf2014-08-06 13:31:47 +03001681int dsi_pll_init(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001682{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301683 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001684 int r = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001685
1686 DSSDBG("PLL init\n");
1687
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001688 r = dsi_regulator_init(dsidev);
1689 if (r)
1690 return r;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001691
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301692 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001693 /*
1694 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1695 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301696 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001697
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301698 if (!dsi->vdds_dsi_enabled) {
1699 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001700 if (r)
1701 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301702 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001703 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001704
1705 /* XXX PLL does not come out of reset without this... */
1706 dispc_pck_free_enable(1);
1707
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301708 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001709 DSSERR("PLL not coming out of reset.\n");
1710 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001711 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001712 goto err1;
1713 }
1714
1715 /* XXX ... but if left on, we get problems when planes do not
1716 * fill the whole display. No idea about this */
1717 dispc_pck_free_enable(0);
1718
Tomi Valkeinen1a7f4bf2014-08-06 13:31:47 +03001719 r = dsi_pll_power(dsidev, DSI_PLL_POWER_ON_ALL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001720
1721 if (r)
1722 goto err1;
1723
1724 DSSDBG("PLL init done\n");
1725
1726 return 0;
1727err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301728 if (dsi->vdds_dsi_enabled) {
1729 regulator_disable(dsi->vdds_dsi_reg);
1730 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001731 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001732err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301733 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301734 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001735 return r;
1736}
1737
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301738void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001739{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301740 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1741
1742 dsi->pll_locked = 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301743 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001744 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301745 WARN_ON(!dsi->vdds_dsi_enabled);
1746 regulator_disable(dsi->vdds_dsi_reg);
1747 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001748 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001749
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301750 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301751 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001752
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001753 DSSDBG("PLL uninit done\n");
1754}
1755
Archit Taneja5a8b5722011-05-12 17:26:29 +05301756static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1757 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001758{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301759 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1760 struct dsi_clock_info *cinfo = &dsi->current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301761 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001762 int dsi_module = dsi->module_id;
Archit Taneja067a57e2011-03-02 11:57:25 +05301763
1764 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301765 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001766
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001767 if (dsi_runtime_get(dsidev))
1768 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001769
Archit Taneja5a8b5722011-05-12 17:26:29 +05301770 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001771
Tomi Valkeinen3640d9f2014-08-06 16:16:32 +03001772 seq_printf(s, "dsi pll clkin\t%lu\n", clk_get_rate(dsi->sys_clk));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001773
1774 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1775
1776 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1777 cinfo->clkin4ddr, cinfo->regm);
1778
Archit Taneja84309f12011-12-12 11:47:41 +05301779 seq_printf(s, "DSI_PLL_HSDIV_DISPC (%s)\t%-16luregm_dispc %u\t(%s)\n",
1780 dss_feat_get_clk_source_name(dsi_module == 0 ?
1781 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
1782 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301783 cinfo->dsi_pll_hsdiv_dispc_clk,
1784 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301785 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001786 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001787
Archit Taneja84309f12011-12-12 11:47:41 +05301788 seq_printf(s, "DSI_PLL_HSDIV_DSI (%s)\t%-16luregm_dsi %u\t(%s)\n",
1789 dss_feat_get_clk_source_name(dsi_module == 0 ?
1790 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
1791 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301792 cinfo->dsi_pll_hsdiv_dsi_clk,
1793 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301794 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001795 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001796
Archit Taneja5a8b5722011-05-12 17:26:29 +05301797 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001798
Archit Taneja067a57e2011-03-02 11:57:25 +05301799 seq_printf(s, "dsi fclk source = %s (%s)\n",
1800 dss_get_generic_clk_source_name(dsi_clk_src),
1801 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001802
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301803 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001804
1805 seq_printf(s, "DDR_CLK\t\t%lu\n",
1806 cinfo->clkin4ddr / 4);
1807
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301808 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001809
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001810 seq_printf(s, "LP_CLK\t\t%lu\n", dsi->current_lp_cinfo.lp_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001811
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001812 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001813}
1814
Archit Taneja5a8b5722011-05-12 17:26:29 +05301815void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001816{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301817 struct platform_device *dsidev;
1818 int i;
1819
1820 for (i = 0; i < MAX_NUM_DSI; i++) {
1821 dsidev = dsi_get_dsidev_from_id(i);
1822 if (dsidev)
1823 dsi_dump_dsidev_clocks(dsidev, s);
1824 }
1825}
1826
1827#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1828static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1829 struct seq_file *s)
1830{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301831 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001832 unsigned long flags;
1833 struct dsi_irq_stats stats;
1834
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301835 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001836
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301837 stats = dsi->irq_stats;
1838 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1839 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001840
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301841 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001842
1843 seq_printf(s, "period %u ms\n",
1844 jiffies_to_msecs(jiffies - stats.last_reset));
1845
1846 seq_printf(s, "irqs %d\n", stats.irq_count);
1847#define PIS(x) \
1848 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1849
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001850 seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001851 PIS(VC0);
1852 PIS(VC1);
1853 PIS(VC2);
1854 PIS(VC3);
1855 PIS(WAKEUP);
1856 PIS(RESYNC);
1857 PIS(PLL_LOCK);
1858 PIS(PLL_UNLOCK);
1859 PIS(PLL_RECALL);
1860 PIS(COMPLEXIO_ERR);
1861 PIS(HS_TX_TIMEOUT);
1862 PIS(LP_RX_TIMEOUT);
1863 PIS(TE_TRIGGER);
1864 PIS(ACK_TRIGGER);
1865 PIS(SYNC_LOST);
1866 PIS(LDO_POWER_GOOD);
1867 PIS(TA_TIMEOUT);
1868#undef PIS
1869
1870#define PIS(x) \
1871 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1872 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1873 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1874 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1875 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1876
1877 seq_printf(s, "-- VC interrupts --\n");
1878 PIS(CS);
1879 PIS(ECC_CORR);
1880 PIS(PACKET_SENT);
1881 PIS(FIFO_TX_OVF);
1882 PIS(FIFO_RX_OVF);
1883 PIS(BTA);
1884 PIS(ECC_NO_CORR);
1885 PIS(FIFO_TX_UDF);
1886 PIS(PP_BUSY_CHANGE);
1887#undef PIS
1888
1889#define PIS(x) \
1890 seq_printf(s, "%-20s %10d\n", #x, \
1891 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1892
1893 seq_printf(s, "-- CIO interrupts --\n");
1894 PIS(ERRSYNCESC1);
1895 PIS(ERRSYNCESC2);
1896 PIS(ERRSYNCESC3);
1897 PIS(ERRESC1);
1898 PIS(ERRESC2);
1899 PIS(ERRESC3);
1900 PIS(ERRCONTROL1);
1901 PIS(ERRCONTROL2);
1902 PIS(ERRCONTROL3);
1903 PIS(STATEULPS1);
1904 PIS(STATEULPS2);
1905 PIS(STATEULPS3);
1906 PIS(ERRCONTENTIONLP0_1);
1907 PIS(ERRCONTENTIONLP1_1);
1908 PIS(ERRCONTENTIONLP0_2);
1909 PIS(ERRCONTENTIONLP1_2);
1910 PIS(ERRCONTENTIONLP0_3);
1911 PIS(ERRCONTENTIONLP1_3);
1912 PIS(ULPSACTIVENOT_ALL0);
1913 PIS(ULPSACTIVENOT_ALL1);
1914#undef PIS
1915}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001916
Archit Taneja5a8b5722011-05-12 17:26:29 +05301917static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001918{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301919 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1920
Archit Taneja5a8b5722011-05-12 17:26:29 +05301921 dsi_dump_dsidev_irqs(dsidev, s);
1922}
1923
1924static void dsi2_dump_irqs(struct seq_file *s)
1925{
1926 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1927
1928 dsi_dump_dsidev_irqs(dsidev, s);
1929}
Archit Taneja5a8b5722011-05-12 17:26:29 +05301930#endif
1931
1932static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
1933 struct seq_file *s)
1934{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301935#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001936
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001937 if (dsi_runtime_get(dsidev))
1938 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301939 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001940
1941 DUMPREG(DSI_REVISION);
1942 DUMPREG(DSI_SYSCONFIG);
1943 DUMPREG(DSI_SYSSTATUS);
1944 DUMPREG(DSI_IRQSTATUS);
1945 DUMPREG(DSI_IRQENABLE);
1946 DUMPREG(DSI_CTRL);
1947 DUMPREG(DSI_COMPLEXIO_CFG1);
1948 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
1949 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
1950 DUMPREG(DSI_CLK_CTRL);
1951 DUMPREG(DSI_TIMING1);
1952 DUMPREG(DSI_TIMING2);
1953 DUMPREG(DSI_VM_TIMING1);
1954 DUMPREG(DSI_VM_TIMING2);
1955 DUMPREG(DSI_VM_TIMING3);
1956 DUMPREG(DSI_CLK_TIMING);
1957 DUMPREG(DSI_TX_FIFO_VC_SIZE);
1958 DUMPREG(DSI_RX_FIFO_VC_SIZE);
1959 DUMPREG(DSI_COMPLEXIO_CFG2);
1960 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
1961 DUMPREG(DSI_VM_TIMING4);
1962 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
1963 DUMPREG(DSI_VM_TIMING5);
1964 DUMPREG(DSI_VM_TIMING6);
1965 DUMPREG(DSI_VM_TIMING7);
1966 DUMPREG(DSI_STOPCLK_TIMING);
1967
1968 DUMPREG(DSI_VC_CTRL(0));
1969 DUMPREG(DSI_VC_TE(0));
1970 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
1971 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
1972 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
1973 DUMPREG(DSI_VC_IRQSTATUS(0));
1974 DUMPREG(DSI_VC_IRQENABLE(0));
1975
1976 DUMPREG(DSI_VC_CTRL(1));
1977 DUMPREG(DSI_VC_TE(1));
1978 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
1979 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
1980 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
1981 DUMPREG(DSI_VC_IRQSTATUS(1));
1982 DUMPREG(DSI_VC_IRQENABLE(1));
1983
1984 DUMPREG(DSI_VC_CTRL(2));
1985 DUMPREG(DSI_VC_TE(2));
1986 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
1987 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
1988 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
1989 DUMPREG(DSI_VC_IRQSTATUS(2));
1990 DUMPREG(DSI_VC_IRQENABLE(2));
1991
1992 DUMPREG(DSI_VC_CTRL(3));
1993 DUMPREG(DSI_VC_TE(3));
1994 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
1995 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
1996 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
1997 DUMPREG(DSI_VC_IRQSTATUS(3));
1998 DUMPREG(DSI_VC_IRQENABLE(3));
1999
2000 DUMPREG(DSI_DSIPHY_CFG0);
2001 DUMPREG(DSI_DSIPHY_CFG1);
2002 DUMPREG(DSI_DSIPHY_CFG2);
2003 DUMPREG(DSI_DSIPHY_CFG5);
2004
2005 DUMPREG(DSI_PLL_CONTROL);
2006 DUMPREG(DSI_PLL_STATUS);
2007 DUMPREG(DSI_PLL_GO);
2008 DUMPREG(DSI_PLL_CONFIGURATION1);
2009 DUMPREG(DSI_PLL_CONFIGURATION2);
2010
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302011 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002012 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002013#undef DUMPREG
2014}
2015
Archit Taneja5a8b5722011-05-12 17:26:29 +05302016static void dsi1_dump_regs(struct seq_file *s)
2017{
2018 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
2019
2020 dsi_dump_dsidev_regs(dsidev, s);
2021}
2022
2023static void dsi2_dump_regs(struct seq_file *s)
2024{
2025 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
2026
2027 dsi_dump_dsidev_regs(dsidev, s);
2028}
2029
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002030enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002031 DSI_COMPLEXIO_POWER_OFF = 0x0,
2032 DSI_COMPLEXIO_POWER_ON = 0x1,
2033 DSI_COMPLEXIO_POWER_ULPS = 0x2,
2034};
2035
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302036static int dsi_cio_power(struct platform_device *dsidev,
2037 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002038{
2039 int t = 0;
2040
2041 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302042 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002043
2044 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302045 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
2046 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002047 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002048 DSSERR("failed to set complexio power state to "
2049 "%d\n", state);
2050 return -ENODEV;
2051 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002052 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002053 }
2054
2055 return 0;
2056}
2057
Archit Taneja0c656222011-05-16 15:17:09 +05302058static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
2059{
2060 int val;
2061
2062 /* line buffer on OMAP3 is 1024 x 24bits */
2063 /* XXX: for some reason using full buffer size causes
2064 * considerable TX slowdown with update sizes that fill the
2065 * whole buffer */
2066 if (!dss_has_feature(FEAT_DSI_GNQ))
2067 return 1023 * 3;
2068
2069 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
2070
2071 switch (val) {
2072 case 1:
2073 return 512 * 3; /* 512x24 bits */
2074 case 2:
2075 return 682 * 3; /* 682x24 bits */
2076 case 3:
2077 return 853 * 3; /* 853x24 bits */
2078 case 4:
2079 return 1024 * 3; /* 1024x24 bits */
2080 case 5:
2081 return 1194 * 3; /* 1194x24 bits */
2082 case 6:
2083 return 1365 * 3; /* 1365x24 bits */
Tomi Valkeinen2ac80fb2012-08-22 16:00:47 +03002084 case 7:
2085 return 1920 * 3; /* 1920x24 bits */
Archit Taneja0c656222011-05-16 15:17:09 +05302086 default:
2087 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002088 return 0;
Archit Taneja0c656222011-05-16 15:17:09 +05302089 }
2090}
2091
Archit Taneja9e7e9372012-08-14 12:29:22 +05302092static int dsi_set_lane_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002093{
Tomi Valkeinen48368392011-10-13 11:22:39 +03002094 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2095 static const u8 offsets[] = { 0, 4, 8, 12, 16 };
2096 static const enum dsi_lane_function functions[] = {
2097 DSI_LANE_CLK,
2098 DSI_LANE_DATA1,
2099 DSI_LANE_DATA2,
2100 DSI_LANE_DATA3,
2101 DSI_LANE_DATA4,
2102 };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002103 u32 r;
Tomi Valkeinen48368392011-10-13 11:22:39 +03002104 int i;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002105
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302106 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Archit Taneja75d72472011-05-16 15:17:08 +05302107
Tomi Valkeinen48368392011-10-13 11:22:39 +03002108 for (i = 0; i < dsi->num_lanes_used; ++i) {
2109 unsigned offset = offsets[i];
2110 unsigned polarity, lane_number;
2111 unsigned t;
Archit Taneja75d72472011-05-16 15:17:08 +05302112
Tomi Valkeinen48368392011-10-13 11:22:39 +03002113 for (t = 0; t < dsi->num_lanes_supported; ++t)
2114 if (dsi->lanes[t].function == functions[i])
2115 break;
2116
2117 if (t == dsi->num_lanes_supported)
2118 return -EINVAL;
2119
2120 lane_number = t;
2121 polarity = dsi->lanes[t].polarity;
2122
2123 r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
2124 r = FLD_MOD(r, polarity, offset + 3, offset + 3);
Archit Taneja75d72472011-05-16 15:17:08 +05302125 }
Tomi Valkeinen48368392011-10-13 11:22:39 +03002126
2127 /* clear the unused lanes */
2128 for (; i < dsi->num_lanes_supported; ++i) {
2129 unsigned offset = offsets[i];
2130
2131 r = FLD_MOD(r, 0, offset + 2, offset);
2132 r = FLD_MOD(r, 0, offset + 3, offset + 3);
2133 }
2134
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302135 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002136
Tomi Valkeinen48368392011-10-13 11:22:39 +03002137 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002138}
2139
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302140static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002141{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302142 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2143
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002144 /* convert time in ns to ddr ticks, rounding up */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302145 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002146 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
2147}
2148
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302149static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002150{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302151 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2152
2153 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002154 return ddr * 1000 * 1000 / (ddr_clk / 1000);
2155}
2156
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302157static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002158{
2159 u32 r;
2160 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
2161 u32 tlpx_half, tclk_trail, tclk_zero;
2162 u32 tclk_prepare;
2163
2164 /* calculate timings */
2165
2166 /* 1 * DDR_CLK = 2 * UI */
2167
2168 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302169 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002170
2171 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302172 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002173
2174 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302175 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002176
2177 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302178 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002179
2180 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302181 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002182
2183 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302184 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002185
2186 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302187 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002188
2189 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302190 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002191
2192 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302193 ths_prepare, ddr2ns(dsidev, ths_prepare),
2194 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002195 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302196 ths_trail, ddr2ns(dsidev, ths_trail),
2197 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002198
2199 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
2200 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302201 tlpx_half, ddr2ns(dsidev, tlpx_half),
2202 tclk_trail, ddr2ns(dsidev, tclk_trail),
2203 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002204 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302205 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002206
2207 /* program timings */
2208
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302209 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002210 r = FLD_MOD(r, ths_prepare, 31, 24);
2211 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
2212 r = FLD_MOD(r, ths_trail, 15, 8);
2213 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302214 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002215
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302216 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03002217 r = FLD_MOD(r, tlpx_half, 20, 16);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002218 r = FLD_MOD(r, tclk_trail, 15, 8);
2219 r = FLD_MOD(r, tclk_zero, 7, 0);
Tomi Valkeinen77ccbfb2012-09-24 15:15:57 +03002220
2221 if (dss_has_feature(FEAT_DSI_PHY_DCC)) {
2222 r = FLD_MOD(r, 0, 21, 21); /* DCCEN = disable */
2223 r = FLD_MOD(r, 1, 22, 22); /* CLKINP_DIVBY2EN = enable */
2224 r = FLD_MOD(r, 1, 23, 23); /* CLKINP_SEL = enable */
2225 }
2226
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302227 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002228
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302229 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002230 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302231 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002232}
2233
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002234/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302235static void dsi_cio_enable_lane_override(struct platform_device *dsidev,
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002236 unsigned mask_p, unsigned mask_n)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002237{
Archit Taneja75d72472011-05-16 15:17:08 +05302238 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002239 int i;
2240 u32 l;
Tomi Valkeinend9820852011-10-12 15:05:59 +03002241 u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002242
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002243 l = 0;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002244
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002245 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2246 unsigned p = dsi->lanes[i].polarity;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002247
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002248 if (mask_p & (1 << i))
2249 l |= 1 << (i * 2 + (p ? 0 : 1));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002250
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002251 if (mask_n & (1 << i))
2252 l |= 1 << (i * 2 + (p ? 1 : 0));
2253 }
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002254
2255 /*
2256 * Bits in REGLPTXSCPDAT4TO0DXDY:
2257 * 17: DY0 18: DX0
2258 * 19: DY1 20: DX1
2259 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05302260 * 23: DY3 24: DX3
2261 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002262 */
2263
2264 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302265
2266 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05302267 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002268
2269 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302270
2271 /* ENLPTXSCPDAT */
2272 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002273}
2274
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302275static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002276{
2277 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302278 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002279 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302280 /* REGLPTXSCPDAT4TO0DXDY */
2281 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002282}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002283
Archit Taneja9e7e9372012-08-14 12:29:22 +05302284static int dsi_cio_wait_tx_clk_esc_reset(struct platform_device *dsidev)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002285{
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002286 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2287 int t, i;
2288 bool in_use[DSI_MAX_NR_LANES];
2289 static const u8 offsets_old[] = { 28, 27, 26 };
2290 static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
2291 const u8 *offsets;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002292
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002293 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
2294 offsets = offsets_old;
2295 else
2296 offsets = offsets_new;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002297
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002298 for (i = 0; i < dsi->num_lanes_supported; ++i)
2299 in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002300
2301 t = 100000;
2302 while (true) {
2303 u32 l;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002304 int ok;
2305
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302306 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002307
2308 ok = 0;
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002309 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2310 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002311 ok++;
2312 }
2313
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002314 if (ok == dsi->num_lanes_supported)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002315 break;
2316
2317 if (--t == 0) {
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002318 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2319 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002320 continue;
2321
2322 DSSERR("CIO TXCLKESC%d domain not coming " \
2323 "out of reset\n", i);
2324 }
2325 return -EIO;
2326 }
2327 }
2328
2329 return 0;
2330}
2331
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002332/* return bitmask of enabled lanes, lane0 being the lsb */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302333static unsigned dsi_get_lane_mask(struct platform_device *dsidev)
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002334{
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002335 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2336 unsigned mask = 0;
2337 int i;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002338
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002339 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2340 if (dsi->lanes[i].function != DSI_LANE_UNUSED)
2341 mask |= 1 << i;
2342 }
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002343
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002344 return mask;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002345}
2346
Archit Taneja9e7e9372012-08-14 12:29:22 +05302347static int dsi_cio_init(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002348{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302349 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002350 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002351 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002352
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302353 DSSDBG("DSI CIO init starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002354
Archit Taneja9e7e9372012-08-14 12:29:22 +05302355 r = dss_dsi_enable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002356 if (r)
2357 return r;
Tomi Valkeinend1f5857e2010-07-30 11:57:57 +03002358
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302359 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002360
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002361 /* A dummy read using the SCP interface to any DSIPHY register is
2362 * required after DSIPHY reset to complete the reset of the DSI complex
2363 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302364 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002365
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302366 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002367 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2368 r = -EIO;
2369 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002370 }
2371
Archit Taneja9e7e9372012-08-14 12:29:22 +05302372 r = dsi_set_lane_config(dsidev);
Tomi Valkeinen48368392011-10-13 11:22:39 +03002373 if (r)
2374 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002375
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002376 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302377 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002378 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2379 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2380 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2381 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302382 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002383
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302384 if (dsi->ulps_enabled) {
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002385 unsigned mask_p;
2386 int i;
Archit Taneja75d72472011-05-16 15:17:08 +05302387
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002388 DSSDBG("manual ulps exit\n");
2389
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002390 /* ULPS is exited by Mark-1 state for 1ms, followed by
2391 * stop state. DSS HW cannot do this via the normal
2392 * ULPS exit sequence, as after reset the DSS HW thinks
2393 * that we are not in ULPS mode, and refuses to send the
2394 * sequence. So we need to send the ULPS exit sequence
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002395 * manually by setting positive lines high and negative lines
2396 * low for 1ms.
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002397 */
2398
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002399 mask_p = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302400
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002401 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2402 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
2403 continue;
2404 mask_p |= 1 << i;
2405 }
Archit Taneja75d72472011-05-16 15:17:08 +05302406
Archit Taneja9e7e9372012-08-14 12:29:22 +05302407 dsi_cio_enable_lane_override(dsidev, mask_p, 0);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002408 }
2409
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302410 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002411 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002412 goto err_cio_pwr;
2413
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302414 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002415 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2416 r = -ENODEV;
2417 goto err_cio_pwr_dom;
2418 }
2419
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302420 dsi_if_enable(dsidev, true);
2421 dsi_if_enable(dsidev, false);
2422 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002423
Archit Taneja9e7e9372012-08-14 12:29:22 +05302424 r = dsi_cio_wait_tx_clk_esc_reset(dsidev);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002425 if (r)
2426 goto err_tx_clk_esc_rst;
2427
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302428 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002429 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2430 ktime_t wait = ns_to_ktime(1000 * 1000);
2431 set_current_state(TASK_UNINTERRUPTIBLE);
2432 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2433
2434 /* Disable the override. The lanes should be set to Mark-11
2435 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302436 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002437 }
2438
2439 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302440 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002441
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302442 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002443
Archit Tanejadca2b152012-08-16 18:02:00 +05302444 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05302445 /* DDR_CLK_ALWAYS_ON */
2446 REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302447 dsi->vm_timings.ddr_clk_always_on, 13, 13);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302448 }
2449
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302450 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002451
2452 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002453
2454 return 0;
2455
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002456err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302457 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002458err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302459 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002460err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302461 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302462 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002463err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302464 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302465 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002466 return r;
2467}
2468
Archit Taneja9e7e9372012-08-14 12:29:22 +05302469static void dsi_cio_uninit(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002470{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002471 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302472
Archit Taneja8af6ff02011-09-05 16:48:27 +05302473 /* DDR_CLK_ALWAYS_ON */
2474 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
2475
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302476 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2477 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302478 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002479}
2480
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302481static void dsi_config_tx_fifo(struct platform_device *dsidev,
2482 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002483 enum fifo_size size3, enum fifo_size size4)
2484{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302485 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002486 u32 r = 0;
2487 int add = 0;
2488 int i;
2489
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002490 dsi->vc[0].tx_fifo_size = size1;
2491 dsi->vc[1].tx_fifo_size = size2;
2492 dsi->vc[2].tx_fifo_size = size3;
2493 dsi->vc[3].tx_fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002494
2495 for (i = 0; i < 4; i++) {
2496 u8 v;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002497 int size = dsi->vc[i].tx_fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002498
2499 if (add + size > 4) {
2500 DSSERR("Illegal FIFO configuration\n");
2501 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002502 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002503 }
2504
2505 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2506 r |= v << (8 * i);
2507 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2508 add += size;
2509 }
2510
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302511 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002512}
2513
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302514static void dsi_config_rx_fifo(struct platform_device *dsidev,
2515 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002516 enum fifo_size size3, enum fifo_size size4)
2517{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302518 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002519 u32 r = 0;
2520 int add = 0;
2521 int i;
2522
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002523 dsi->vc[0].rx_fifo_size = size1;
2524 dsi->vc[1].rx_fifo_size = size2;
2525 dsi->vc[2].rx_fifo_size = size3;
2526 dsi->vc[3].rx_fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002527
2528 for (i = 0; i < 4; i++) {
2529 u8 v;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002530 int size = dsi->vc[i].rx_fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002531
2532 if (add + size > 4) {
2533 DSSERR("Illegal FIFO configuration\n");
2534 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002535 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002536 }
2537
2538 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2539 r |= v << (8 * i);
2540 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2541 add += size;
2542 }
2543
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302544 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002545}
2546
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302547static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002548{
2549 u32 r;
2550
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302551 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002552 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302553 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002554
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302555 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002556 DSSERR("TX_STOP bit not going down\n");
2557 return -EIO;
2558 }
2559
2560 return 0;
2561}
2562
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302563static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002564{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302565 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002566}
2567
2568static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2569{
Archit Taneja2e868db2011-05-12 17:26:28 +05302570 struct dsi_packet_sent_handler_data *vp_data =
2571 (struct dsi_packet_sent_handler_data *) data;
2572 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302573 const int channel = dsi->update_channel;
2574 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002575
Archit Taneja2e868db2011-05-12 17:26:28 +05302576 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2577 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002578}
2579
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302580static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002581{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302582 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302583 DECLARE_COMPLETION_ONSTACK(completion);
Julia Lawall39917f02014-08-23 13:20:29 +02002584 struct dsi_packet_sent_handler_data vp_data = {
2585 .dsidev = dsidev,
2586 .completion = &completion
2587 };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002588 int r = 0;
2589 u8 bit;
2590
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302591 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002592
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302593 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302594 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002595 if (r)
2596 goto err0;
2597
2598 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302599 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002600 if (wait_for_completion_timeout(&completion,
2601 msecs_to_jiffies(10)) == 0) {
2602 DSSERR("Failed to complete previous frame transfer\n");
2603 r = -EIO;
2604 goto err1;
2605 }
2606 }
2607
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302608 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302609 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002610
2611 return 0;
2612err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302613 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302614 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002615err0:
2616 return r;
2617}
2618
2619static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2620{
Archit Taneja2e868db2011-05-12 17:26:28 +05302621 struct dsi_packet_sent_handler_data *l4_data =
2622 (struct dsi_packet_sent_handler_data *) data;
2623 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302624 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002625
Archit Taneja2e868db2011-05-12 17:26:28 +05302626 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2627 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002628}
2629
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302630static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002631{
Archit Taneja2e868db2011-05-12 17:26:28 +05302632 DECLARE_COMPLETION_ONSTACK(completion);
Julia Lawall39917f02014-08-23 13:20:29 +02002633 struct dsi_packet_sent_handler_data l4_data = {
2634 .dsidev = dsidev,
2635 .completion = &completion
2636 };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002637 int r = 0;
2638
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302639 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302640 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002641 if (r)
2642 goto err0;
2643
2644 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302645 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002646 if (wait_for_completion_timeout(&completion,
2647 msecs_to_jiffies(10)) == 0) {
2648 DSSERR("Failed to complete previous l4 transfer\n");
2649 r = -EIO;
2650 goto err1;
2651 }
2652 }
2653
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302654 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302655 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002656
2657 return 0;
2658err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302659 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302660 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002661err0:
2662 return r;
2663}
2664
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302665static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002666{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302667 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2668
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302669 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002670
2671 WARN_ON(in_interrupt());
2672
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302673 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002674 return 0;
2675
Archit Tanejad6049142011-08-22 11:58:08 +05302676 switch (dsi->vc[channel].source) {
2677 case DSI_VC_SOURCE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302678 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejad6049142011-08-22 11:58:08 +05302679 case DSI_VC_SOURCE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302680 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002681 default:
2682 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002683 return -EINVAL;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002684 }
2685}
2686
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302687static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2688 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002689{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002690 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2691 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002692
2693 enable = enable ? 1 : 0;
2694
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302695 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002696
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302697 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2698 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002699 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2700 return -EIO;
2701 }
2702
2703 return 0;
2704}
2705
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302706static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002707{
Tomi Valkeinen2c1a3ea2013-02-22 13:42:59 +02002708 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002709 u32 r;
2710
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302711 DSSDBG("Initial config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002712
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302713 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002714
2715 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2716 DSSERR("VC(%d) busy when trying to configure it!\n",
2717 channel);
2718
2719 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2720 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2721 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2722 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2723 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2724 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2725 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002726 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2727 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002728
2729 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2730 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2731
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302732 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen2c1a3ea2013-02-22 13:42:59 +02002733
2734 dsi->vc[channel].source = DSI_VC_SOURCE_L4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002735}
2736
Archit Tanejad6049142011-08-22 11:58:08 +05302737static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
2738 enum dsi_vc_source source)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002739{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302740 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2741
Archit Tanejad6049142011-08-22 11:58:08 +05302742 if (dsi->vc[channel].source == source)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002743 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002744
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302745 DSSDBG("Source config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002746
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302747 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002748
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302749 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002750
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002751 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302752 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002753 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002754 return -EIO;
2755 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002756
Archit Tanejad6049142011-08-22 11:58:08 +05302757 /* SOURCE, 0 = L4, 1 = video port */
2758 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002759
Archit Taneja9613c022011-03-22 06:33:36 -05002760 /* DCS_CMD_ENABLE */
Archit Tanejad6049142011-08-22 11:58:08 +05302761 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
2762 bool enable = source == DSI_VC_SOURCE_VP;
2763 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
2764 }
Archit Taneja9613c022011-03-22 06:33:36 -05002765
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302766 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002767
Archit Tanejad6049142011-08-22 11:58:08 +05302768 dsi->vc[channel].source = source;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002769
2770 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002771}
2772
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002773static void dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
Archit Taneja1ffefe72011-05-12 17:26:24 +05302774 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002775{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302776 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302777 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302778
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002779 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2780
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302781 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002782
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302783 dsi_vc_enable(dsidev, channel, 0);
2784 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002785
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302786 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002787
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302788 dsi_vc_enable(dsidev, channel, 1);
2789 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002790
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302791 dsi_force_tx_stop_mode_io(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302792
2793 /* start the DDR clock by sending a NULL packet */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302794 if (dsi->vm_timings.ddr_clk_always_on && enable)
Archit Taneja8af6ff02011-09-05 16:48:27 +05302795 dsi_vc_send_null(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002796}
2797
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302798static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002799{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302800 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002801 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302802 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002803 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2804 (val >> 0) & 0xff,
2805 (val >> 8) & 0xff,
2806 (val >> 16) & 0xff,
2807 (val >> 24) & 0xff);
2808 }
2809}
2810
2811static void dsi_show_rx_ack_with_err(u16 err)
2812{
2813 DSSERR("\tACK with ERROR (%#x):\n", err);
2814 if (err & (1 << 0))
2815 DSSERR("\t\tSoT Error\n");
2816 if (err & (1 << 1))
2817 DSSERR("\t\tSoT Sync Error\n");
2818 if (err & (1 << 2))
2819 DSSERR("\t\tEoT Sync Error\n");
2820 if (err & (1 << 3))
2821 DSSERR("\t\tEscape Mode Entry Command Error\n");
2822 if (err & (1 << 4))
2823 DSSERR("\t\tLP Transmit Sync Error\n");
2824 if (err & (1 << 5))
2825 DSSERR("\t\tHS Receive Timeout Error\n");
2826 if (err & (1 << 6))
2827 DSSERR("\t\tFalse Control Error\n");
2828 if (err & (1 << 7))
2829 DSSERR("\t\t(reserved7)\n");
2830 if (err & (1 << 8))
2831 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2832 if (err & (1 << 9))
2833 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2834 if (err & (1 << 10))
2835 DSSERR("\t\tChecksum Error\n");
2836 if (err & (1 << 11))
2837 DSSERR("\t\tData type not recognized\n");
2838 if (err & (1 << 12))
2839 DSSERR("\t\tInvalid VC ID\n");
2840 if (err & (1 << 13))
2841 DSSERR("\t\tInvalid Transmission Length\n");
2842 if (err & (1 << 14))
2843 DSSERR("\t\t(reserved14)\n");
2844 if (err & (1 << 15))
2845 DSSERR("\t\tDSI Protocol Violation\n");
2846}
2847
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302848static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2849 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002850{
2851 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302852 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002853 u32 val;
2854 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302855 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002856 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002857 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302858 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002859 u16 err = FLD_GET(val, 23, 8);
2860 dsi_show_rx_ack_with_err(err);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302861 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002862 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002863 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302864 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002865 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002866 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302867 } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002868 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002869 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302870 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002871 } else {
2872 DSSERR("\tunknown datatype 0x%02x\n", dt);
2873 }
2874 }
2875 return 0;
2876}
2877
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302878static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002879{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302880 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2881
2882 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002883 DSSDBG("dsi_vc_send_bta %d\n", channel);
2884
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302885 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002886
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302887 /* RX_FIFO_NOT_EMPTY */
2888 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002889 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302890 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002891 }
2892
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302893 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002894
Tomi Valkeinen968f8e92011-10-12 10:13:14 +03002895 /* flush posted write */
2896 dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
2897
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002898 return 0;
2899}
2900
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002901static int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002902{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302903 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002904 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002905 int r = 0;
2906 u32 err;
2907
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302908 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002909 &completion, DSI_VC_IRQ_BTA);
2910 if (r)
2911 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002912
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302913 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002914 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002915 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002916 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002917
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302918 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002919 if (r)
2920 goto err2;
2921
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002922 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002923 msecs_to_jiffies(500)) == 0) {
2924 DSSERR("Failed to receive BTA\n");
2925 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002926 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002927 }
2928
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302929 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002930 if (err) {
2931 DSSERR("Error while sending BTA: %x\n", err);
2932 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002933 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002934 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002935err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302936 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002937 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002938err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302939 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002940 &completion, DSI_VC_IRQ_BTA);
2941err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002942 return r;
2943}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002944
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302945static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
2946 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002947{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302948 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002949 u32 val;
2950 u8 data_id;
2951
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302952 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002953
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302954 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002955
2956 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
2957 FLD_VAL(ecc, 31, 24);
2958
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302959 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002960}
2961
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302962static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
2963 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002964{
2965 u32 val;
2966
2967 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
2968
2969/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
2970 b1, b2, b3, b4, val); */
2971
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302972 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002973}
2974
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302975static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
2976 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002977{
2978 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302979 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002980 int i;
2981 u8 *p;
2982 int r = 0;
2983 u8 b1, b2, b3, b4;
2984
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302985 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002986 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
2987
2988 /* len + header */
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002989 if (dsi->vc[channel].tx_fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002990 DSSERR("unable to send long packet: packet too long.\n");
2991 return -EINVAL;
2992 }
2993
Archit Tanejad6049142011-08-22 11:58:08 +05302994 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002995
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302996 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002997
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002998 p = data;
2999 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303000 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003001 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003002
3003 b1 = *p++;
3004 b2 = *p++;
3005 b3 = *p++;
3006 b4 = *p++;
3007
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303008 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003009 }
3010
3011 i = len % 4;
3012 if (i) {
3013 b1 = 0; b2 = 0; b3 = 0;
3014
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303015 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003016 DSSDBG("\tsending remainder bytes %d\n", i);
3017
3018 switch (i) {
3019 case 3:
3020 b1 = *p++;
3021 b2 = *p++;
3022 b3 = *p++;
3023 break;
3024 case 2:
3025 b1 = *p++;
3026 b2 = *p++;
3027 break;
3028 case 1:
3029 b1 = *p++;
3030 break;
3031 }
3032
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303033 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003034 }
3035
3036 return r;
3037}
3038
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303039static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
3040 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003041{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303042 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003043 u32 r;
3044 u8 data_id;
3045
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303046 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003047
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303048 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003049 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
3050 channel,
3051 data_type, data & 0xff, (data >> 8) & 0xff);
3052
Archit Tanejad6049142011-08-22 11:58:08 +05303053 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003054
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303055 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003056 DSSERR("ERROR FIFO FULL, aborting transfer\n");
3057 return -EINVAL;
3058 }
3059
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303060 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003061
3062 r = (data_id << 0) | (data << 8) | (ecc << 24);
3063
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303064 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003065
3066 return 0;
3067}
3068
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003069static int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003070{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303071 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303072
Archit Taneja18b7d092011-09-05 17:01:08 +05303073 return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
3074 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003075}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003076
Archit Taneja9e7e9372012-08-14 12:29:22 +05303077static int dsi_vc_write_nosync_common(struct platform_device *dsidev,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303078 int channel, u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003079{
3080 int r;
3081
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303082 if (len == 0) {
3083 BUG_ON(type == DSS_DSI_CONTENT_DCS);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303084 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303085 MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
3086 } else if (len == 1) {
3087 r = dsi_vc_send_short(dsidev, channel,
3088 type == DSS_DSI_CONTENT_GENERIC ?
3089 MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303090 MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003091 } else if (len == 2) {
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303092 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303093 type == DSS_DSI_CONTENT_GENERIC ?
3094 MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303095 MIPI_DSI_DCS_SHORT_WRITE_PARAM,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003096 data[0] | (data[1] << 8), 0);
3097 } else {
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303098 r = dsi_vc_send_long(dsidev, channel,
3099 type == DSS_DSI_CONTENT_GENERIC ?
3100 MIPI_DSI_GENERIC_LONG_WRITE :
3101 MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003102 }
3103
3104 return r;
3105}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303106
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003107static int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303108 u8 *data, int len)
3109{
Archit Taneja9e7e9372012-08-14 12:29:22 +05303110 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3111
3112 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303113 DSS_DSI_CONTENT_DCS);
3114}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003115
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003116static int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303117 u8 *data, int len)
3118{
Archit Taneja9e7e9372012-08-14 12:29:22 +05303119 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3120
3121 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303122 DSS_DSI_CONTENT_GENERIC);
3123}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303124
3125static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
3126 u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003127{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303128 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003129 int r;
3130
Archit Taneja9e7e9372012-08-14 12:29:22 +05303131 r = dsi_vc_write_nosync_common(dsidev, channel, data, len, type);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003132 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003133 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003134
Archit Taneja1ffefe72011-05-12 17:26:24 +05303135 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003136 if (r)
3137 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003138
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303139 /* RX_FIFO_NOT_EMPTY */
3140 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003141 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303142 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003143 r = -EIO;
3144 goto err;
3145 }
3146
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003147 return 0;
3148err:
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303149 DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003150 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003151 return r;
3152}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303153
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003154static int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303155 int len)
3156{
3157 return dsi_vc_write_common(dssdev, channel, data, len,
3158 DSS_DSI_CONTENT_DCS);
3159}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003160
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003161static int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303162 int len)
3163{
3164 return dsi_vc_write_common(dssdev, channel, data, len,
3165 DSS_DSI_CONTENT_GENERIC);
3166}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303167
Archit Taneja9e7e9372012-08-14 12:29:22 +05303168static int dsi_vc_dcs_send_read_request(struct platform_device *dsidev,
Archit Tanejab8509752011-08-30 15:48:23 +05303169 int channel, u8 dcs_cmd)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003170{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303171 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejab8509752011-08-30 15:48:23 +05303172 int r;
3173
3174 if (dsi->debug_read)
3175 DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
3176 channel, dcs_cmd);
3177
3178 r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
3179 if (r) {
3180 DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
3181 " failed\n", channel, dcs_cmd);
3182 return r;
3183 }
3184
3185 return 0;
3186}
3187
Archit Taneja9e7e9372012-08-14 12:29:22 +05303188static int dsi_vc_generic_send_read_request(struct platform_device *dsidev,
Archit Tanejab3b89c02011-08-30 16:07:39 +05303189 int channel, u8 *reqdata, int reqlen)
3190{
Archit Tanejab3b89c02011-08-30 16:07:39 +05303191 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3192 u16 data;
3193 u8 data_type;
3194 int r;
3195
3196 if (dsi->debug_read)
3197 DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
3198 channel, reqlen);
3199
3200 if (reqlen == 0) {
3201 data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
3202 data = 0;
3203 } else if (reqlen == 1) {
3204 data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
3205 data = reqdata[0];
3206 } else if (reqlen == 2) {
3207 data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
3208 data = reqdata[0] | (reqdata[1] << 8);
3209 } else {
3210 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003211 return -EINVAL;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303212 }
3213
3214 r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
3215 if (r) {
3216 DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
3217 " failed\n", channel, reqlen);
3218 return r;
3219 }
3220
3221 return 0;
3222}
3223
3224static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
3225 u8 *buf, int buflen, enum dss_dsi_content_type type)
Archit Tanejab8509752011-08-30 15:48:23 +05303226{
3227 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003228 u32 val;
3229 u8 dt;
3230 int r;
3231
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003232 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303233 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003234 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003235 r = -EIO;
3236 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003237 }
3238
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303239 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303240 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003241 DSSDBG("\theader: %08x\n", val);
3242 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303243 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003244 u16 err = FLD_GET(val, 23, 8);
3245 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003246 r = -EIO;
3247 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003248
Archit Tanejab3b89c02011-08-30 16:07:39 +05303249 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3250 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
3251 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003252 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303253 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303254 DSSDBG("\t%s short response, 1 byte: %02x\n",
3255 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3256 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003257
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003258 if (buflen < 1) {
3259 r = -EIO;
3260 goto err;
3261 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003262
3263 buf[0] = data;
3264
3265 return 1;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303266 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3267 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
3268 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003269 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303270 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303271 DSSDBG("\t%s short response, 2 byte: %04x\n",
3272 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3273 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003274
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003275 if (buflen < 2) {
3276 r = -EIO;
3277 goto err;
3278 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003279
3280 buf[0] = data & 0xff;
3281 buf[1] = (data >> 8) & 0xff;
3282
3283 return 2;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303284 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3285 MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
3286 MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003287 int w;
3288 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303289 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303290 DSSDBG("\t%s long response, len %d\n",
3291 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3292 "DCS", len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003293
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003294 if (len > buflen) {
3295 r = -EIO;
3296 goto err;
3297 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003298
3299 /* two byte checksum ends the packet, not included in len */
3300 for (w = 0; w < len + 2;) {
3301 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303302 val = dsi_read_reg(dsidev,
3303 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303304 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003305 DSSDBG("\t\t%02x %02x %02x %02x\n",
3306 (val >> 0) & 0xff,
3307 (val >> 8) & 0xff,
3308 (val >> 16) & 0xff,
3309 (val >> 24) & 0xff);
3310
3311 for (b = 0; b < 4; ++b) {
3312 if (w < len)
3313 buf[w] = (val >> (b * 8)) & 0xff;
3314 /* we discard the 2 byte checksum */
3315 ++w;
3316 }
3317 }
3318
3319 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003320 } else {
3321 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003322 r = -EIO;
3323 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003324 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003325
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003326err:
Archit Tanejab3b89c02011-08-30 16:07:39 +05303327 DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
3328 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003329
Archit Tanejab8509752011-08-30 15:48:23 +05303330 return r;
3331}
3332
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003333static int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
Archit Tanejab8509752011-08-30 15:48:23 +05303334 u8 *buf, int buflen)
3335{
3336 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3337 int r;
3338
Archit Taneja9e7e9372012-08-14 12:29:22 +05303339 r = dsi_vc_dcs_send_read_request(dsidev, channel, dcs_cmd);
Archit Tanejab8509752011-08-30 15:48:23 +05303340 if (r)
3341 goto err;
3342
3343 r = dsi_vc_send_bta_sync(dssdev, channel);
3344 if (r)
3345 goto err;
3346
Archit Tanejab3b89c02011-08-30 16:07:39 +05303347 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3348 DSS_DSI_CONTENT_DCS);
Archit Tanejab8509752011-08-30 15:48:23 +05303349 if (r < 0)
3350 goto err;
3351
3352 if (r != buflen) {
3353 r = -EIO;
3354 goto err;
3355 }
3356
3357 return 0;
3358err:
3359 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
3360 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003361}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003362
Archit Tanejab3b89c02011-08-30 16:07:39 +05303363static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
3364 u8 *reqdata, int reqlen, u8 *buf, int buflen)
3365{
3366 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3367 int r;
3368
Archit Taneja9e7e9372012-08-14 12:29:22 +05303369 r = dsi_vc_generic_send_read_request(dsidev, channel, reqdata, reqlen);
Archit Tanejab3b89c02011-08-30 16:07:39 +05303370 if (r)
3371 return r;
3372
3373 r = dsi_vc_send_bta_sync(dssdev, channel);
3374 if (r)
3375 return r;
3376
3377 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3378 DSS_DSI_CONTENT_GENERIC);
3379 if (r < 0)
3380 return r;
3381
3382 if (r != buflen) {
3383 r = -EIO;
3384 return r;
3385 }
3386
3387 return 0;
3388}
3389
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003390static int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
Archit Taneja1ffefe72011-05-12 17:26:24 +05303391 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003392{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303393 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3394
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303395 return dsi_vc_send_short(dsidev, channel,
3396 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003397}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003398
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303399static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003400{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303401 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003402 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003403 int r, i;
3404 unsigned mask;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003405
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05303406 DSSDBG("Entering ULPS");
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003407
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303408 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003409
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303410 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003411
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303412 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003413 return 0;
3414
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003415 /* DDR_CLK_ALWAYS_ON */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303416 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003417 dsi_if_enable(dsidev, 0);
3418 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
3419 dsi_if_enable(dsidev, 1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003420 }
3421
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303422 dsi_sync_vc(dsidev, 0);
3423 dsi_sync_vc(dsidev, 1);
3424 dsi_sync_vc(dsidev, 2);
3425 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003426
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303427 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003428
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303429 dsi_vc_enable(dsidev, 0, false);
3430 dsi_vc_enable(dsidev, 1, false);
3431 dsi_vc_enable(dsidev, 2, false);
3432 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003433
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303434 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003435 DSSERR("HS busy when enabling ULPS\n");
3436 return -EIO;
3437 }
3438
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303439 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003440 DSSERR("LP busy when enabling ULPS\n");
3441 return -EIO;
3442 }
3443
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303444 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003445 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3446 if (r)
3447 return r;
3448
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003449 mask = 0;
3450
3451 for (i = 0; i < dsi->num_lanes_supported; ++i) {
3452 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
3453 continue;
3454 mask |= 1 << i;
3455 }
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003456 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3457 /* LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003458 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003459
Tomi Valkeinena702c852011-10-12 10:10:21 +03003460 /* flush posted write and wait for SCP interface to finish the write */
3461 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003462
3463 if (wait_for_completion_timeout(&completion,
3464 msecs_to_jiffies(1000)) == 0) {
3465 DSSERR("ULPS enable timeout\n");
3466 r = -EIO;
3467 goto err;
3468 }
3469
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303470 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003471 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3472
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003473 /* Reset LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003474 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003475
Tomi Valkeinena702c852011-10-12 10:10:21 +03003476 /* flush posted write and wait for SCP interface to finish the write */
3477 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003478
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303479 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003480
3481 dsi_if_enable(dsidev, false);
3482
3483 dsi->ulps_enabled = true;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303484
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003485 return 0;
3486
3487err:
3488 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303489 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3490 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003491}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003492
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003493static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3494 unsigned ticks, bool x4, bool x16)
3495{
3496 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003497 unsigned long total_ticks;
3498 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303499
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003500 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303501
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003502 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003503 fck = dsi_fclk_rate(dsidev);
3504
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003505 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303506 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003507 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003508 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
3509 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
3510 dsi_write_reg(dsidev, DSI_TIMING2, r);
3511
3512 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3513
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003514 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3515 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303516 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3517 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003518}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003519
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003520static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3521 bool x8, bool x16)
3522{
3523 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003524 unsigned long total_ticks;
3525 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303526
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003527 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303528
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003529 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003530 fck = dsi_fclk_rate(dsidev);
3531
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003532 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303533 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003534 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003535 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
3536 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
3537 dsi_write_reg(dsidev, DSI_TIMING1, r);
3538
3539 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3540
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003541 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3542 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303543 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3544 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003545}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003546
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003547static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3548 unsigned ticks, bool x4, bool x16)
3549{
3550 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003551 unsigned long total_ticks;
3552 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303553
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003554 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303555
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003556 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003557 fck = dsi_fclk_rate(dsidev);
3558
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003559 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303560 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003561 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003562 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
3563 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
3564 dsi_write_reg(dsidev, DSI_TIMING1, r);
3565
3566 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3567
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003568 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3569 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303570 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3571 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003572}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003573
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003574static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3575 unsigned ticks, bool x4, bool x16)
3576{
3577 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003578 unsigned long total_ticks;
3579 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303580
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003581 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303582
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003583 /* ticks in TxByteClkHS */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003584 fck = dsi_get_txbyteclkhs(dsidev);
3585
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003586 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303587 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003588 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003589 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
3590 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
3591 dsi_write_reg(dsidev, DSI_TIMING2, r);
3592
3593 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3594
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003595 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3596 total_ticks,
3597 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303598 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003599}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303600
Archit Taneja9e7e9372012-08-14 12:29:22 +05303601static void dsi_config_vp_num_line_buffers(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303602{
Archit Tanejadca2b152012-08-16 18:02:00 +05303603 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303604 int num_line_buffers;
3605
Archit Tanejadca2b152012-08-16 18:02:00 +05303606 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05303607 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Tanejae67458a2012-08-13 14:17:30 +05303608 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303609 /*
3610 * Don't use line buffers if width is greater than the video
3611 * port's line buffer size
3612 */
Tomi Valkeinen99322572013-03-05 10:37:02 +02003613 if (dsi->line_buffer_size <= timings->x_res * bpp / 8)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303614 num_line_buffers = 0;
3615 else
3616 num_line_buffers = 2;
3617 } else {
3618 /* Use maximum number of line buffers in command mode */
3619 num_line_buffers = 2;
3620 }
3621
3622 /* LINE_BUFFER */
3623 REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
3624}
3625
Archit Taneja9e7e9372012-08-14 12:29:22 +05303626static void dsi_config_vp_sync_events(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303627{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303628 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003629 bool sync_end;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303630 u32 r;
3631
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003632 if (dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE)
3633 sync_end = true;
3634 else
3635 sync_end = false;
3636
Archit Taneja8af6ff02011-09-05 16:48:27 +05303637 r = dsi_read_reg(dsidev, DSI_CTRL);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05303638 r = FLD_MOD(r, 1, 9, 9); /* VP_DE_POL */
3639 r = FLD_MOD(r, 1, 10, 10); /* VP_HSYNC_POL */
3640 r = FLD_MOD(r, 1, 11, 11); /* VP_VSYNC_POL */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303641 r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003642 r = FLD_MOD(r, sync_end, 16, 16); /* VP_VSYNC_END */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303643 r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003644 r = FLD_MOD(r, sync_end, 18, 18); /* VP_HSYNC_END */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303645 dsi_write_reg(dsidev, DSI_CTRL, r);
3646}
3647
Archit Taneja9e7e9372012-08-14 12:29:22 +05303648static void dsi_config_blanking_modes(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303649{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303650 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3651 int blanking_mode = dsi->vm_timings.blanking_mode;
3652 int hfp_blanking_mode = dsi->vm_timings.hfp_blanking_mode;
3653 int hbp_blanking_mode = dsi->vm_timings.hbp_blanking_mode;
3654 int hsa_blanking_mode = dsi->vm_timings.hsa_blanking_mode;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303655 u32 r;
3656
3657 /*
3658 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
3659 * 1 = Long blanking packets are sent in corresponding blanking periods
3660 */
3661 r = dsi_read_reg(dsidev, DSI_CTRL);
3662 r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
3663 r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
3664 r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
3665 r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
3666 dsi_write_reg(dsidev, DSI_CTRL, r);
3667}
3668
Archit Taneja6f28c292012-05-15 11:32:18 +05303669/*
3670 * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
3671 * results in maximum transition time for data and clock lanes to enter and
3672 * exit HS mode. Hence, this is the scenario where the least amount of command
3673 * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
3674 * clock cycles that can be used to interleave command mode data in HS so that
3675 * all scenarios are satisfied.
3676 */
3677static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs,
3678 int exit_hs, int exiths_clk, int ddr_pre, int ddr_post)
3679{
3680 int transition;
3681
3682 /*
3683 * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
3684 * time of data lanes only, if it isn't set, we need to consider HS
3685 * transition time of both data and clock lanes. HS transition time
3686 * of Scenario 3 is considered.
3687 */
3688 if (ddr_alwon) {
3689 transition = enter_hs + exit_hs + max(enter_hs, 2) + 1;
3690 } else {
3691 int trans1, trans2;
3692 trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1;
3693 trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre +
3694 enter_hs + 1;
3695 transition = max(trans1, trans2);
3696 }
3697
3698 return blank > transition ? blank - transition : 0;
3699}
3700
3701/*
3702 * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
3703 * results in maximum transition time for data lanes to enter and exit LP mode.
3704 * Hence, this is the scenario where the least amount of command mode data can
3705 * be interleaved. We program the minimum amount of bytes that can be
3706 * interleaved in LP so that all scenarios are satisfied.
3707 */
3708static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs,
3709 int lp_clk_div, int tdsi_fclk)
3710{
3711 int trans_lp; /* time required for a LP transition, in TXBYTECLKHS */
3712 int tlp_avail; /* time left for interleaving commands, in CLKIN4DDR */
3713 int ttxclkesc; /* period of LP transmit escape clock, in CLKIN4DDR */
3714 int thsbyte_clk = 16; /* Period of TXBYTECLKHS clock, in CLKIN4DDR */
3715 int lp_inter; /* cmd mode data that can be interleaved, in bytes */
3716
3717 /* maximum LP transition time according to Scenario 1 */
3718 trans_lp = exit_hs + max(enter_hs, 2) + 1;
3719
3720 /* CLKIN4DDR = 16 * TXBYTECLKHS */
3721 tlp_avail = thsbyte_clk * (blank - trans_lp);
3722
Archit Taneja2e063c32012-06-04 13:36:34 +05303723 ttxclkesc = tdsi_fclk * lp_clk_div;
Archit Taneja6f28c292012-05-15 11:32:18 +05303724
3725 lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc -
3726 26) / 16;
3727
3728 return max(lp_inter, 0);
3729}
3730
Tomi Valkeinen57612172012-11-27 17:32:36 +02003731static void dsi_config_cmd_mode_interleaving(struct platform_device *dsidev)
Archit Taneja6f28c292012-05-15 11:32:18 +05303732{
Archit Taneja6f28c292012-05-15 11:32:18 +05303733 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3734 int blanking_mode;
3735 int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode;
3736 int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div;
3737 int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat;
3738 int tclk_trail, ths_exit, exiths_clk;
3739 bool ddr_alwon;
Archit Tanejae67458a2012-08-13 14:17:30 +05303740 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05303741 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja6f28c292012-05-15 11:32:18 +05303742 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02003743 int dsi_fclk_hsdiv = dsi->user_dsi_cinfo.regm_dsi + 1;
Archit Taneja6f28c292012-05-15 11:32:18 +05303744 int hsa_interleave_hs = 0, hsa_interleave_lp = 0;
3745 int hfp_interleave_hs = 0, hfp_interleave_lp = 0;
3746 int hbp_interleave_hs = 0, hbp_interleave_lp = 0;
3747 int bl_interleave_hs = 0, bl_interleave_lp = 0;
3748 u32 r;
3749
3750 r = dsi_read_reg(dsidev, DSI_CTRL);
3751 blanking_mode = FLD_GET(r, 20, 20);
3752 hfp_blanking_mode = FLD_GET(r, 21, 21);
3753 hbp_blanking_mode = FLD_GET(r, 22, 22);
3754 hsa_blanking_mode = FLD_GET(r, 23, 23);
3755
3756 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3757 hbp = FLD_GET(r, 11, 0);
3758 hfp = FLD_GET(r, 23, 12);
3759 hsa = FLD_GET(r, 31, 24);
3760
3761 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
3762 ddr_clk_post = FLD_GET(r, 7, 0);
3763 ddr_clk_pre = FLD_GET(r, 15, 8);
3764
3765 r = dsi_read_reg(dsidev, DSI_VM_TIMING7);
3766 exit_hs_mode_lat = FLD_GET(r, 15, 0);
3767 enter_hs_mode_lat = FLD_GET(r, 31, 16);
3768
3769 r = dsi_read_reg(dsidev, DSI_CLK_CTRL);
3770 lp_clk_div = FLD_GET(r, 12, 0);
3771 ddr_alwon = FLD_GET(r, 13, 13);
3772
3773 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
3774 ths_exit = FLD_GET(r, 7, 0);
3775
3776 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
3777 tclk_trail = FLD_GET(r, 15, 8);
3778
3779 exiths_clk = ths_exit + tclk_trail;
3780
3781 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
3782 bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl);
3783
3784 if (!hsa_blanking_mode) {
3785 hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon,
3786 enter_hs_mode_lat, exit_hs_mode_lat,
3787 exiths_clk, ddr_clk_pre, ddr_clk_post);
3788 hsa_interleave_lp = dsi_compute_interleave_lp(hsa,
3789 enter_hs_mode_lat, exit_hs_mode_lat,
3790 lp_clk_div, dsi_fclk_hsdiv);
3791 }
3792
3793 if (!hfp_blanking_mode) {
3794 hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon,
3795 enter_hs_mode_lat, exit_hs_mode_lat,
3796 exiths_clk, ddr_clk_pre, ddr_clk_post);
3797 hfp_interleave_lp = dsi_compute_interleave_lp(hfp,
3798 enter_hs_mode_lat, exit_hs_mode_lat,
3799 lp_clk_div, dsi_fclk_hsdiv);
3800 }
3801
3802 if (!hbp_blanking_mode) {
3803 hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon,
3804 enter_hs_mode_lat, exit_hs_mode_lat,
3805 exiths_clk, ddr_clk_pre, ddr_clk_post);
3806
3807 hbp_interleave_lp = dsi_compute_interleave_lp(hbp,
3808 enter_hs_mode_lat, exit_hs_mode_lat,
3809 lp_clk_div, dsi_fclk_hsdiv);
3810 }
3811
3812 if (!blanking_mode) {
3813 bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon,
3814 enter_hs_mode_lat, exit_hs_mode_lat,
3815 exiths_clk, ddr_clk_pre, ddr_clk_post);
3816
3817 bl_interleave_lp = dsi_compute_interleave_lp(bllp,
3818 enter_hs_mode_lat, exit_hs_mode_lat,
3819 lp_clk_div, dsi_fclk_hsdiv);
3820 }
3821
3822 DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3823 hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs,
3824 bl_interleave_hs);
3825
3826 DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3827 hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp,
3828 bl_interleave_lp);
3829
3830 r = dsi_read_reg(dsidev, DSI_VM_TIMING4);
3831 r = FLD_MOD(r, hsa_interleave_hs, 23, 16);
3832 r = FLD_MOD(r, hfp_interleave_hs, 15, 8);
3833 r = FLD_MOD(r, hbp_interleave_hs, 7, 0);
3834 dsi_write_reg(dsidev, DSI_VM_TIMING4, r);
3835
3836 r = dsi_read_reg(dsidev, DSI_VM_TIMING5);
3837 r = FLD_MOD(r, hsa_interleave_lp, 23, 16);
3838 r = FLD_MOD(r, hfp_interleave_lp, 15, 8);
3839 r = FLD_MOD(r, hbp_interleave_lp, 7, 0);
3840 dsi_write_reg(dsidev, DSI_VM_TIMING5, r);
3841
3842 r = dsi_read_reg(dsidev, DSI_VM_TIMING6);
3843 r = FLD_MOD(r, bl_interleave_hs, 31, 15);
3844 r = FLD_MOD(r, bl_interleave_lp, 16, 0);
3845 dsi_write_reg(dsidev, DSI_VM_TIMING6, r);
3846}
3847
Tomi Valkeinen57612172012-11-27 17:32:36 +02003848static int dsi_proto_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003849{
Archit Taneja02c39602012-08-10 15:01:33 +05303850 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003851 u32 r;
3852 int buswidth = 0;
3853
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303854 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003855 DSI_FIFO_SIZE_32,
3856 DSI_FIFO_SIZE_32,
3857 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003858
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303859 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003860 DSI_FIFO_SIZE_32,
3861 DSI_FIFO_SIZE_32,
3862 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003863
3864 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303865 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
3866 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
3867 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
3868 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003869
Archit Taneja02c39602012-08-10 15:01:33 +05303870 switch (dsi_get_pixel_size(dsi->pix_fmt)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003871 case 16:
3872 buswidth = 0;
3873 break;
3874 case 18:
3875 buswidth = 1;
3876 break;
3877 case 24:
3878 buswidth = 2;
3879 break;
3880 default:
3881 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003882 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003883 }
3884
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303885 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003886 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
3887 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
3888 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
3889 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
3890 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
3891 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003892 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
3893 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05003894 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
3895 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
3896 /* DCS_CMD_CODE, 1=start, 0=continue */
3897 r = FLD_MOD(r, 0, 25, 25);
3898 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003899
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303900 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003901
Archit Taneja9e7e9372012-08-14 12:29:22 +05303902 dsi_config_vp_num_line_buffers(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303903
Archit Tanejadca2b152012-08-16 18:02:00 +05303904 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja9e7e9372012-08-14 12:29:22 +05303905 dsi_config_vp_sync_events(dsidev);
3906 dsi_config_blanking_modes(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02003907 dsi_config_cmd_mode_interleaving(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303908 }
3909
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303910 dsi_vc_initial_config(dsidev, 0);
3911 dsi_vc_initial_config(dsidev, 1);
3912 dsi_vc_initial_config(dsidev, 2);
3913 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003914
3915 return 0;
3916}
3917
Archit Taneja9e7e9372012-08-14 12:29:22 +05303918static void dsi_proto_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003919{
Tomi Valkeinendb186442011-10-13 16:12:29 +03003920 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003921 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
3922 unsigned tclk_pre, tclk_post;
3923 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
3924 unsigned ths_trail, ths_exit;
3925 unsigned ddr_clk_pre, ddr_clk_post;
3926 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
3927 unsigned ths_eot;
Tomi Valkeinendb186442011-10-13 16:12:29 +03003928 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003929 u32 r;
3930
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303931 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003932 ths_prepare = FLD_GET(r, 31, 24);
3933 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
3934 ths_zero = ths_prepare_ths_zero - ths_prepare;
3935 ths_trail = FLD_GET(r, 15, 8);
3936 ths_exit = FLD_GET(r, 7, 0);
3937
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303938 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03003939 tlpx = FLD_GET(r, 20, 16) * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003940 tclk_trail = FLD_GET(r, 15, 8);
3941 tclk_zero = FLD_GET(r, 7, 0);
3942
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303943 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003944 tclk_prepare = FLD_GET(r, 7, 0);
3945
3946 /* min 8*UI */
3947 tclk_pre = 20;
3948 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303949 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003950
Archit Taneja8af6ff02011-09-05 16:48:27 +05303951 ths_eot = DIV_ROUND_UP(4, ndl);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003952
3953 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
3954 4);
3955 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
3956
3957 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
3958 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
3959
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303960 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003961 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
3962 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303963 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003964
3965 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
3966 ddr_clk_pre,
3967 ddr_clk_post);
3968
3969 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
3970 DIV_ROUND_UP(ths_prepare, 4) +
3971 DIV_ROUND_UP(ths_zero + 3, 4);
3972
3973 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
3974
3975 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
3976 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303977 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003978
3979 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
3980 enter_hs_mode_lat, exit_hs_mode_lat);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303981
Archit Tanejadca2b152012-08-16 18:02:00 +05303982 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05303983 /* TODO: Implement a video mode check_timings function */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303984 int hsa = dsi->vm_timings.hsa;
3985 int hfp = dsi->vm_timings.hfp;
3986 int hbp = dsi->vm_timings.hbp;
3987 int vsa = dsi->vm_timings.vsa;
3988 int vfp = dsi->vm_timings.vfp;
3989 int vbp = dsi->vm_timings.vbp;
3990 int window_sync = dsi->vm_timings.window_sync;
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003991 bool hsync_end;
Archit Tanejae67458a2012-08-13 14:17:30 +05303992 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05303993 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303994 int tl, t_he, width_bytes;
3995
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003996 hsync_end = dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303997 t_he = hsync_end ?
3998 ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
3999
4000 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
4001
4002 /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
4003 tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
4004 DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
4005
4006 DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
4007 hfp, hsync_end ? hsa : 0, tl);
4008 DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
4009 vsa, timings->y_res);
4010
4011 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
4012 r = FLD_MOD(r, hbp, 11, 0); /* HBP */
4013 r = FLD_MOD(r, hfp, 23, 12); /* HFP */
4014 r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
4015 dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
4016
4017 r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
4018 r = FLD_MOD(r, vbp, 7, 0); /* VBP */
4019 r = FLD_MOD(r, vfp, 15, 8); /* VFP */
4020 r = FLD_MOD(r, vsa, 23, 16); /* VSA */
4021 r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
4022 dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
4023
4024 r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
4025 r = FLD_MOD(r, timings->y_res, 14, 0); /* VACT */
4026 r = FLD_MOD(r, tl, 31, 16); /* TL */
4027 dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
4028 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004029}
4030
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004031static int dsi_configure_pins(struct omap_dss_device *dssdev,
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03004032 const struct omap_dsi_pin_config *pin_cfg)
4033{
4034 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4035 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4036 int num_pins;
4037 const int *pins;
4038 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
4039 int num_lanes;
4040 int i;
4041
4042 static const enum dsi_lane_function functions[] = {
4043 DSI_LANE_CLK,
4044 DSI_LANE_DATA1,
4045 DSI_LANE_DATA2,
4046 DSI_LANE_DATA3,
4047 DSI_LANE_DATA4,
4048 };
4049
4050 num_pins = pin_cfg->num_pins;
4051 pins = pin_cfg->pins;
4052
4053 if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
4054 || num_pins % 2 != 0)
4055 return -EINVAL;
4056
4057 for (i = 0; i < DSI_MAX_NR_LANES; ++i)
4058 lanes[i].function = DSI_LANE_UNUSED;
4059
4060 num_lanes = 0;
4061
4062 for (i = 0; i < num_pins; i += 2) {
4063 u8 lane, pol;
4064 int dx, dy;
4065
4066 dx = pins[i];
4067 dy = pins[i + 1];
4068
4069 if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
4070 return -EINVAL;
4071
4072 if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
4073 return -EINVAL;
4074
4075 if (dx & 1) {
4076 if (dy != dx - 1)
4077 return -EINVAL;
4078 pol = 1;
4079 } else {
4080 if (dy != dx + 1)
4081 return -EINVAL;
4082 pol = 0;
4083 }
4084
4085 lane = dx / 2;
4086
4087 lanes[lane].function = functions[i / 2];
4088 lanes[lane].polarity = pol;
4089 num_lanes++;
4090 }
4091
4092 memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
4093 dsi->num_lanes_used = num_lanes;
4094
4095 return 0;
4096}
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03004097
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004098static int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304099{
4100 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejae67458a2012-08-13 14:17:30 +05304101 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004102 struct omap_overlay_manager *mgr = dsi->output.manager;
Archit Taneja02c39602012-08-10 15:01:33 +05304103 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03004104 struct omap_dss_device *out = &dsi->output;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304105 u8 data_type;
4106 u16 word_count;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004107 int r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304108
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004109 if (out == NULL || out->manager == NULL) {
4110 DSSERR("failed to enable display: no output/manager\n");
4111 return -ENODEV;
4112 }
4113
4114 r = dsi_display_init_dispc(dsidev, mgr);
4115 if (r)
4116 goto err_init_dispc;
4117
Archit Tanejadca2b152012-08-16 18:02:00 +05304118 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05304119 switch (dsi->pix_fmt) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004120 case OMAP_DSS_DSI_FMT_RGB888:
4121 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
4122 break;
4123 case OMAP_DSS_DSI_FMT_RGB666:
4124 data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
4125 break;
4126 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
4127 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
4128 break;
4129 case OMAP_DSS_DSI_FMT_RGB565:
4130 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
4131 break;
4132 default:
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004133 r = -EINVAL;
4134 goto err_pix_fmt;
Joe Perchescf6ac4ce2013-10-08 16:23:24 -07004135 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304136
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004137 dsi_if_enable(dsidev, false);
4138 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304139
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004140 /* MODE, 1 = video mode */
4141 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304142
Archit Tanejae67458a2012-08-13 14:17:30 +05304143 word_count = DIV_ROUND_UP(dsi->timings.x_res * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304144
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004145 dsi_vc_write_long_header(dsidev, channel, data_type,
4146 word_count, 0);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304147
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004148 dsi_vc_enable(dsidev, channel, true);
4149 dsi_if_enable(dsidev, true);
4150 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304151
Archit Tanejaeea83402012-09-04 11:42:36 +05304152 r = dss_mgr_enable(mgr);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004153 if (r)
4154 goto err_mgr_enable;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304155
4156 return 0;
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004157
4158err_mgr_enable:
4159 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
4160 dsi_if_enable(dsidev, false);
4161 dsi_vc_enable(dsidev, channel, false);
4162 }
4163err_pix_fmt:
4164 dsi_display_uninit_dispc(dsidev, mgr);
4165err_init_dispc:
4166 return r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304167}
Archit Taneja8af6ff02011-09-05 16:48:27 +05304168
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004169static void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304170{
4171 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejadca2b152012-08-16 18:02:00 +05304172 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004173 struct omap_overlay_manager *mgr = dsi->output.manager;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304174
Archit Tanejadca2b152012-08-16 18:02:00 +05304175 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004176 dsi_if_enable(dsidev, false);
4177 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304178
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004179 /* MODE, 0 = command mode */
4180 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304181
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004182 dsi_vc_enable(dsidev, channel, true);
4183 dsi_if_enable(dsidev, true);
4184 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304185
Archit Tanejaeea83402012-09-04 11:42:36 +05304186 dss_mgr_disable(mgr);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004187
4188 dsi_display_uninit_dispc(dsidev, mgr);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304189}
Archit Taneja8af6ff02011-09-05 16:48:27 +05304190
Tomi Valkeinen57612172012-11-27 17:32:36 +02004191static void dsi_update_screen_dispc(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004192{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304193 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004194 struct omap_overlay_manager *mgr = dsi->output.manager;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004195 unsigned bytespp;
4196 unsigned bytespl;
4197 unsigned bytespf;
4198 unsigned total_len;
4199 unsigned packet_payload;
4200 unsigned packet_len;
4201 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004202 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304203 const unsigned channel = dsi->update_channel;
Tomi Valkeinen99322572013-03-05 10:37:02 +02004204 const unsigned line_buf_size = dsi->line_buffer_size;
Archit Taneja55cd63a2012-08-09 15:41:13 +05304205 u16 w = dsi->timings.x_res;
4206 u16 h = dsi->timings.y_res;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004207
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004208 DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004209
Archit Tanejad6049142011-08-22 11:58:08 +05304210 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004211
Archit Taneja02c39602012-08-10 15:01:33 +05304212 bytespp = dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004213 bytespl = w * bytespp;
4214 bytespf = bytespl * h;
4215
4216 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
4217 * number of lines in a packet. See errata about VP_CLK_RATIO */
4218
4219 if (bytespf < line_buf_size)
4220 packet_payload = bytespf;
4221 else
4222 packet_payload = (line_buf_size) / bytespl * bytespl;
4223
4224 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
4225 total_len = (bytespf / packet_payload) * packet_len;
4226
4227 if (bytespf % packet_payload)
4228 total_len += (bytespf % packet_payload) + 1;
4229
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004230 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304231 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004232
Archit Taneja7a7c48f2011-08-25 18:25:03 +05304233 dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304234 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004235
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304236 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004237 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
4238 else
4239 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304240 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004241
4242 /* We put SIDLEMODE to no-idle for the duration of the transfer,
4243 * because DSS interrupts are not capable of waking up the CPU and the
4244 * framedone interrupt could be delayed for quite a long time. I think
4245 * the same goes for any DSS interrupts, but for some reason I have not
4246 * seen the problem anywhere else than here.
4247 */
4248 dispc_disable_sidle();
4249
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304250 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004251
Archit Taneja49dbf582011-05-16 15:17:07 +05304252 r = schedule_delayed_work(&dsi->framedone_timeout_work,
4253 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004254 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004255
Archit Tanejaeea83402012-09-04 11:42:36 +05304256 dss_mgr_set_timings(mgr, &dsi->timings);
Archit Taneja55cd63a2012-08-09 15:41:13 +05304257
Archit Tanejaeea83402012-09-04 11:42:36 +05304258 dss_mgr_start_update(mgr);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004259
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304260 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004261 /* disable LP_RX_TO, so that we can receive TE. Time to wait
4262 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304263 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004264
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304265 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004266
4267#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304268 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004269#endif
4270 }
4271}
4272
4273#ifdef DSI_CATCH_MISSING_TE
4274static void dsi_te_timeout(unsigned long arg)
4275{
4276 DSSERR("TE not received for 250ms!\n");
4277}
4278#endif
4279
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304280static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004281{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304282 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4283
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004284 /* SIDLEMODE back to smart-idle */
4285 dispc_enable_sidle();
4286
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304287 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004288 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304289 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004290 }
4291
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304292 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004293
4294 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304295 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004296}
4297
4298static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4299{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304300 struct dsi_data *dsi = container_of(work, struct dsi_data,
4301 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004302 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
4303 * 250ms which would conflict with this timeout work. What should be
4304 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004305 * possibly scheduled framedone work. However, cancelling the transfer
4306 * on the HW is buggy, and would probably require resetting the whole
4307 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004308
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004309 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004310
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304311 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004312}
4313
Tomi Valkeinen15502022012-10-10 13:59:07 +03004314static void dsi_framedone_irq_callback(void *data)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004315{
Archit Taneja9e7e9372012-08-14 12:29:22 +05304316 struct platform_device *dsidev = (struct platform_device *) data;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304317 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4318
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004319 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
4320 * turns itself off. However, DSI still has the pixels in its buffers,
4321 * and is sending the data.
4322 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004323
Tejun Heo136b5722012-08-21 13:18:24 -07004324 cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004325
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304326 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004327}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004328
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004329static int dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004330 void (*callback)(int, void *), void *data)
4331{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304332 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304333 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004334 u16 dw, dh;
4335
4336 dsi_perf_mark_setup(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304337
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304338 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004339
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004340 dsi->framedone_callback = callback;
4341 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004342
Archit Tanejae3525742012-08-09 15:23:43 +05304343 dw = dsi->timings.x_res;
4344 dh = dsi->timings.y_res;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004345
Tomi Valkeinen477fed72013-10-02 14:41:24 +03004346#ifdef DSI_PERF_MEASURE
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004347 dsi->update_bytes = dw * dh *
Archit Taneja02c39602012-08-10 15:01:33 +05304348 dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004349#endif
Tomi Valkeinen57612172012-11-27 17:32:36 +02004350 dsi_update_screen_dispc(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004351
4352 return 0;
4353}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004354
4355/* Display funcs */
4356
Tomi Valkeinen57612172012-11-27 17:32:36 +02004357static int dsi_configure_dispc_clocks(struct platform_device *dsidev)
Archit Taneja7d2572f2012-06-29 14:31:07 +05304358{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304359 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4360 struct dispc_clock_info dispc_cinfo;
4361 int r;
Tomi Valkeinen17518182013-03-07 11:21:45 +02004362 unsigned long fck;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304363
4364 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
4365
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004366 dispc_cinfo.lck_div = dsi->user_dispc_cinfo.lck_div;
4367 dispc_cinfo.pck_div = dsi->user_dispc_cinfo.pck_div;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304368
4369 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4370 if (r) {
4371 DSSERR("Failed to calc dispc clocks\n");
4372 return r;
4373 }
4374
4375 dsi->mgr_config.clock_info = dispc_cinfo;
4376
4377 return 0;
4378}
4379
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004380static int dsi_display_init_dispc(struct platform_device *dsidev,
4381 struct omap_overlay_manager *mgr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004382{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304383 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304384 int r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304385
Tomi Valkeinen4ce9e332013-03-05 17:11:16 +02004386 dss_select_lcd_clk_source(mgr->id, dsi->module_id == 0 ?
4387 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
4388 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004389
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004390 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Tomi Valkeinen15502022012-10-10 13:59:07 +03004391 r = dss_mgr_register_framedone_handler(mgr,
4392 dsi_framedone_irq_callback, dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304393 if (r) {
Tomi Valkeinen15502022012-10-10 13:59:07 +03004394 DSSERR("can't register FRAMEDONE handler\n");
Archit Taneja7d2572f2012-06-29 14:31:07 +05304395 goto err;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304396 }
4397
Archit Taneja7d2572f2012-06-29 14:31:07 +05304398 dsi->mgr_config.stallmode = true;
4399 dsi->mgr_config.fifohandcheck = true;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304400 } else {
Archit Taneja7d2572f2012-06-29 14:31:07 +05304401 dsi->mgr_config.stallmode = false;
4402 dsi->mgr_config.fifohandcheck = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004403 }
4404
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304405 /*
4406 * override interlace, logic level and edge related parameters in
4407 * omap_video_timings with default values
4408 */
Archit Tanejae67458a2012-08-13 14:17:30 +05304409 dsi->timings.interlace = false;
4410 dsi->timings.hsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4411 dsi->timings.vsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4412 dsi->timings.data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
4413 dsi->timings.de_level = OMAPDSS_SIG_ACTIVE_HIGH;
4414 dsi->timings.sync_pclk_edge = OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES;
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304415
Archit Tanejaeea83402012-09-04 11:42:36 +05304416 dss_mgr_set_timings(mgr, &dsi->timings);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304417
Tomi Valkeinen57612172012-11-27 17:32:36 +02004418 r = dsi_configure_dispc_clocks(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304419 if (r)
4420 goto err1;
4421
4422 dsi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
4423 dsi->mgr_config.video_port_width =
Archit Taneja02c39602012-08-10 15:01:33 +05304424 dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304425 dsi->mgr_config.lcden_sig_polarity = 0;
4426
Archit Tanejaeea83402012-09-04 11:42:36 +05304427 dss_mgr_set_lcd_config(mgr, &dsi->mgr_config);
Archit Tanejad21f43b2012-06-21 09:45:11 +05304428
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004429 return 0;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304430err1:
Archit Tanejadca2b152012-08-16 18:02:00 +05304431 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
Tomi Valkeinen15502022012-10-10 13:59:07 +03004432 dss_mgr_unregister_framedone_handler(mgr,
4433 dsi_framedone_irq_callback, dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304434err:
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004435 dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304436 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004437}
4438
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004439static void dsi_display_uninit_dispc(struct platform_device *dsidev,
4440 struct omap_overlay_manager *mgr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004441{
Archit Tanejadca2b152012-08-16 18:02:00 +05304442 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4443
Tomi Valkeinen15502022012-10-10 13:59:07 +03004444 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
4445 dss_mgr_unregister_framedone_handler(mgr,
4446 dsi_framedone_irq_callback, dsidev);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004447
4448 dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004449}
4450
Tomi Valkeinen57612172012-11-27 17:32:36 +02004451static int dsi_configure_dsi_clocks(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004452{
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004453 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004454 struct dsi_clock_info cinfo;
4455 int r;
4456
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004457 cinfo = dsi->user_dsi_cinfo;
4458
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02004459 r = dsi_calc_clock_rates(dsidev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004460 if (r) {
4461 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004462 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004463 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004464
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304465 r = dsi_pll_set_clock_div(dsidev, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004466 if (r) {
4467 DSSERR("Failed to set dsi clocks\n");
4468 return r;
4469 }
4470
4471 return 0;
4472}
4473
Tomi Valkeinen57612172012-11-27 17:32:36 +02004474static int dsi_display_init_dsi(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004475{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004476 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004477 int r;
4478
Tomi Valkeinen1a7f4bf2014-08-06 13:31:47 +03004479 r = dsi_pll_init(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004480 if (r)
4481 goto err0;
4482
Tomi Valkeinen57612172012-11-27 17:32:36 +02004483 r = dsi_configure_dsi_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004484 if (r)
4485 goto err1;
4486
Tomi Valkeinen4ce9e332013-03-05 17:11:16 +02004487 dss_select_dsi_clk_source(dsi->module_id, dsi->module_id == 0 ?
4488 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
4489 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004490
4491 DSSDBG("PLL OK\n");
4492
Archit Taneja9e7e9372012-08-14 12:29:22 +05304493 r = dsi_cio_init(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004494 if (r)
4495 goto err2;
4496
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304497 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004498
Archit Taneja9e7e9372012-08-14 12:29:22 +05304499 dsi_proto_timings(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004500 dsi_set_lp_clk_divisor(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004501
4502 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304503 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004504
Tomi Valkeinen57612172012-11-27 17:32:36 +02004505 r = dsi_proto_config(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004506 if (r)
4507 goto err3;
4508
4509 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304510 dsi_vc_enable(dsidev, 0, 1);
4511 dsi_vc_enable(dsidev, 1, 1);
4512 dsi_vc_enable(dsidev, 2, 1);
4513 dsi_vc_enable(dsidev, 3, 1);
4514 dsi_if_enable(dsidev, 1);
4515 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004516
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004517 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004518err3:
Archit Taneja9e7e9372012-08-14 12:29:22 +05304519 dsi_cio_uninit(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004520err2:
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004521 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004522err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304523 dsi_pll_uninit(dsidev, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004524err0:
4525 return r;
4526}
4527
Tomi Valkeinen57612172012-11-27 17:32:36 +02004528static void dsi_display_uninit_dsi(struct platform_device *dsidev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004529 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004530{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304531 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304532
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304533 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304534 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004535
Ville Syrjäläd7370102010-04-22 22:50:09 +02004536 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304537 dsi_if_enable(dsidev, 0);
4538 dsi_vc_enable(dsidev, 0, 0);
4539 dsi_vc_enable(dsidev, 1, 0);
4540 dsi_vc_enable(dsidev, 2, 0);
4541 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004542
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004543 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Archit Taneja9e7e9372012-08-14 12:29:22 +05304544 dsi_cio_uninit(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304545 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004546}
4547
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004548static int dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004549{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304550 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304551 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004552 int r = 0;
4553
4554 DSSDBG("dsi_display_enable\n");
4555
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304556 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004557
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304558 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004559
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004560 r = dsi_runtime_get(dsidev);
4561 if (r)
4562 goto err_get_dsi;
4563
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304564 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004565
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004566 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004567
Tomi Valkeinen57612172012-11-27 17:32:36 +02004568 r = dsi_display_init_dsi(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004569 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004570 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004571
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304572 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004573
4574 return 0;
4575
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004576err_init_dsi:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304577 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004578 dsi_runtime_put(dsidev);
4579err_get_dsi:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304580 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004581 DSSDBG("dsi_display_enable FAILED\n");
4582 return r;
4583}
4584
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004585static void dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004586 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004587{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304588 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304589 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304590
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004591 DSSDBG("dsi_display_disable\n");
4592
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304593 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004594
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304595 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004596
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004597 dsi_sync_vc(dsidev, 0);
4598 dsi_sync_vc(dsidev, 1);
4599 dsi_sync_vc(dsidev, 2);
4600 dsi_sync_vc(dsidev, 3);
4601
Tomi Valkeinen57612172012-11-27 17:32:36 +02004602 dsi_display_uninit_dsi(dsidev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004603
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004604 dsi_runtime_put(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304605 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004606
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304607 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004608}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004609
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004610static int dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004611{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304612 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4613 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4614
4615 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004616 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004617}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004618
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004619#ifdef PRINT_VERBOSE_VM_TIMINGS
4620static void print_dsi_vm(const char *str,
4621 const struct omap_dss_dsi_videomode_timings *t)
4622{
4623 unsigned long byteclk = t->hsclk / 4;
4624 int bl, wc, pps, tot;
4625
4626 wc = DIV_ROUND_UP(t->hact * t->bitspp, 8);
4627 pps = DIV_ROUND_UP(wc + 6, t->ndl); /* pixel packet size */
4628 bl = t->hss + t->hsa + t->hse + t->hbp + t->hfp;
4629 tot = bl + pps;
4630
4631#define TO_DSI_T(x) ((u32)div64_u64((u64)x * 1000000000llu, byteclk))
4632
4633 pr_debug("%s bck %lu, %u/%u/%u/%u/%u/%u = %u+%u = %u, "
4634 "%u/%u/%u/%u/%u/%u = %u + %u = %u\n",
4635 str,
4636 byteclk,
4637 t->hss, t->hsa, t->hse, t->hbp, pps, t->hfp,
4638 bl, pps, tot,
4639 TO_DSI_T(t->hss),
4640 TO_DSI_T(t->hsa),
4641 TO_DSI_T(t->hse),
4642 TO_DSI_T(t->hbp),
4643 TO_DSI_T(pps),
4644 TO_DSI_T(t->hfp),
4645
4646 TO_DSI_T(bl),
4647 TO_DSI_T(pps),
4648
4649 TO_DSI_T(tot));
4650#undef TO_DSI_T
4651}
4652
4653static void print_dispc_vm(const char *str, const struct omap_video_timings *t)
4654{
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004655 unsigned long pck = t->pixelclock;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004656 int hact, bl, tot;
4657
4658 hact = t->x_res;
4659 bl = t->hsw + t->hbp + t->hfp;
4660 tot = hact + bl;
4661
4662#define TO_DISPC_T(x) ((u32)div64_u64((u64)x * 1000000000llu, pck))
4663
4664 pr_debug("%s pck %lu, %u/%u/%u/%u = %u+%u = %u, "
4665 "%u/%u/%u/%u = %u + %u = %u\n",
4666 str,
4667 pck,
4668 t->hsw, t->hbp, hact, t->hfp,
4669 bl, hact, tot,
4670 TO_DISPC_T(t->hsw),
4671 TO_DISPC_T(t->hbp),
4672 TO_DISPC_T(hact),
4673 TO_DISPC_T(t->hfp),
4674 TO_DISPC_T(bl),
4675 TO_DISPC_T(hact),
4676 TO_DISPC_T(tot));
4677#undef TO_DISPC_T
4678}
4679
4680/* note: this is not quite accurate */
4681static void print_dsi_dispc_vm(const char *str,
4682 const struct omap_dss_dsi_videomode_timings *t)
4683{
4684 struct omap_video_timings vm = { 0 };
4685 unsigned long byteclk = t->hsclk / 4;
4686 unsigned long pck;
4687 u64 dsi_tput;
4688 int dsi_hact, dsi_htot;
4689
4690 dsi_tput = (u64)byteclk * t->ndl * 8;
4691 pck = (u32)div64_u64(dsi_tput, t->bitspp);
4692 dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(t->hact * t->bitspp, 8) + 6, t->ndl);
4693 dsi_htot = t->hss + t->hsa + t->hse + t->hbp + dsi_hact + t->hfp;
4694
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004695 vm.pixelclock = pck;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004696 vm.hsw = div64_u64((u64)(t->hsa + t->hse) * pck, byteclk);
4697 vm.hbp = div64_u64((u64)t->hbp * pck, byteclk);
4698 vm.hfp = div64_u64((u64)t->hfp * pck, byteclk);
4699 vm.x_res = t->hact;
4700
4701 print_dispc_vm(str, &vm);
4702}
4703#endif /* PRINT_VERBOSE_VM_TIMINGS */
4704
4705static bool dsi_cm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
4706 unsigned long pck, void *data)
4707{
4708 struct dsi_clk_calc_ctx *ctx = data;
4709 struct omap_video_timings *t = &ctx->dispc_vm;
4710
4711 ctx->dispc_cinfo.lck_div = lckd;
4712 ctx->dispc_cinfo.pck_div = pckd;
4713 ctx->dispc_cinfo.lck = lck;
4714 ctx->dispc_cinfo.pck = pck;
4715
4716 *t = *ctx->config->timings;
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004717 t->pixelclock = pck;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004718 t->x_res = ctx->config->timings->x_res;
4719 t->y_res = ctx->config->timings->y_res;
4720 t->hsw = t->hfp = t->hbp = t->vsw = 1;
4721 t->vfp = t->vbp = 0;
4722
4723 return true;
4724}
4725
4726static bool dsi_cm_calc_hsdiv_cb(int regm_dispc, unsigned long dispc,
4727 void *data)
4728{
4729 struct dsi_clk_calc_ctx *ctx = data;
4730
4731 ctx->dsi_cinfo.regm_dispc = regm_dispc;
4732 ctx->dsi_cinfo.dsi_pll_hsdiv_dispc_clk = dispc;
4733
4734 return dispc_div_calc(dispc, ctx->req_pck_min, ctx->req_pck_max,
4735 dsi_cm_calc_dispc_cb, ctx);
4736}
4737
4738static bool dsi_cm_calc_pll_cb(int regn, int regm, unsigned long fint,
4739 unsigned long pll, void *data)
4740{
4741 struct dsi_clk_calc_ctx *ctx = data;
4742
4743 ctx->dsi_cinfo.regn = regn;
4744 ctx->dsi_cinfo.regm = regm;
4745 ctx->dsi_cinfo.fint = fint;
4746 ctx->dsi_cinfo.clkin4ddr = pll;
4747
4748 return dsi_hsdiv_calc(ctx->dsidev, pll, ctx->req_pck_min,
4749 dsi_cm_calc_hsdiv_cb, ctx);
4750}
4751
4752static bool dsi_cm_calc(struct dsi_data *dsi,
4753 const struct omap_dss_dsi_config *cfg,
4754 struct dsi_clk_calc_ctx *ctx)
4755{
4756 unsigned long clkin;
4757 int bitspp, ndl;
4758 unsigned long pll_min, pll_max;
4759 unsigned long pck, txbyteclk;
4760
4761 clkin = clk_get_rate(dsi->sys_clk);
4762 bitspp = dsi_get_pixel_size(cfg->pixel_format);
4763 ndl = dsi->num_lanes_used - 1;
4764
4765 /*
4766 * Here we should calculate minimum txbyteclk to be able to send the
4767 * frame in time, and also to handle TE. That's not very simple, though,
4768 * especially as we go to LP between each pixel packet due to HW
4769 * "feature". So let's just estimate very roughly and multiply by 1.5.
4770 */
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004771 pck = cfg->timings->pixelclock;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004772 pck = pck * 3 / 2;
4773 txbyteclk = pck * bitspp / 8 / ndl;
4774
4775 memset(ctx, 0, sizeof(*ctx));
4776 ctx->dsidev = dsi->pdev;
4777 ctx->config = cfg;
4778 ctx->req_pck_min = pck;
4779 ctx->req_pck_nom = pck;
4780 ctx->req_pck_max = pck * 3 / 2;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004781
4782 pll_min = max(cfg->hs_clk_min * 4, txbyteclk * 4 * 4);
4783 pll_max = cfg->hs_clk_max * 4;
4784
4785 return dsi_pll_calc(dsi->pdev, clkin,
4786 pll_min, pll_max,
4787 dsi_cm_calc_pll_cb, ctx);
4788}
4789
4790static bool dsi_vm_calc_blanking(struct dsi_clk_calc_ctx *ctx)
4791{
4792 struct dsi_data *dsi = dsi_get_dsidrv_data(ctx->dsidev);
4793 const struct omap_dss_dsi_config *cfg = ctx->config;
4794 int bitspp = dsi_get_pixel_size(cfg->pixel_format);
4795 int ndl = dsi->num_lanes_used - 1;
4796 unsigned long hsclk = ctx->dsi_cinfo.clkin4ddr / 4;
4797 unsigned long byteclk = hsclk / 4;
4798
4799 unsigned long dispc_pck, req_pck_min, req_pck_nom, req_pck_max;
4800 int xres;
4801 int panel_htot, panel_hbl; /* pixels */
4802 int dispc_htot, dispc_hbl; /* pixels */
4803 int dsi_htot, dsi_hact, dsi_hbl, hss, hse; /* byteclks */
4804 int hfp, hsa, hbp;
4805 const struct omap_video_timings *req_vm;
4806 struct omap_video_timings *dispc_vm;
4807 struct omap_dss_dsi_videomode_timings *dsi_vm;
4808 u64 dsi_tput, dispc_tput;
4809
4810 dsi_tput = (u64)byteclk * ndl * 8;
4811
4812 req_vm = cfg->timings;
4813 req_pck_min = ctx->req_pck_min;
4814 req_pck_max = ctx->req_pck_max;
4815 req_pck_nom = ctx->req_pck_nom;
4816
4817 dispc_pck = ctx->dispc_cinfo.pck;
4818 dispc_tput = (u64)dispc_pck * bitspp;
4819
4820 xres = req_vm->x_res;
4821
4822 panel_hbl = req_vm->hfp + req_vm->hbp + req_vm->hsw;
4823 panel_htot = xres + panel_hbl;
4824
4825 dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(xres * bitspp, 8) + 6, ndl);
4826
4827 /*
4828 * When there are no line buffers, DISPC and DSI must have the
4829 * same tput. Otherwise DISPC tput needs to be higher than DSI's.
4830 */
4831 if (dsi->line_buffer_size < xres * bitspp / 8) {
4832 if (dispc_tput != dsi_tput)
4833 return false;
4834 } else {
4835 if (dispc_tput < dsi_tput)
4836 return false;
4837 }
4838
4839 /* DSI tput must be over the min requirement */
4840 if (dsi_tput < (u64)bitspp * req_pck_min)
4841 return false;
4842
4843 /* When non-burst mode, DSI tput must be below max requirement. */
4844 if (cfg->trans_mode != OMAP_DSS_DSI_BURST_MODE) {
4845 if (dsi_tput > (u64)bitspp * req_pck_max)
4846 return false;
4847 }
4848
4849 hss = DIV_ROUND_UP(4, ndl);
4850
4851 if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
4852 if (ndl == 3 && req_vm->hsw == 0)
4853 hse = 1;
4854 else
4855 hse = DIV_ROUND_UP(4, ndl);
4856 } else {
4857 hse = 0;
4858 }
4859
4860 /* DSI htot to match the panel's nominal pck */
4861 dsi_htot = div64_u64((u64)panel_htot * byteclk, req_pck_nom);
4862
4863 /* fail if there would be no time for blanking */
4864 if (dsi_htot < hss + hse + dsi_hact)
4865 return false;
4866
4867 /* total DSI blanking needed to achieve panel's TL */
4868 dsi_hbl = dsi_htot - dsi_hact;
4869
4870 /* DISPC htot to match the DSI TL */
4871 dispc_htot = div64_u64((u64)dsi_htot * dispc_pck, byteclk);
4872
4873 /* verify that the DSI and DISPC TLs are the same */
4874 if ((u64)dsi_htot * dispc_pck != (u64)dispc_htot * byteclk)
4875 return false;
4876
4877 dispc_hbl = dispc_htot - xres;
4878
4879 /* setup DSI videomode */
4880
4881 dsi_vm = &ctx->dsi_vm;
4882 memset(dsi_vm, 0, sizeof(*dsi_vm));
4883
4884 dsi_vm->hsclk = hsclk;
4885
4886 dsi_vm->ndl = ndl;
4887 dsi_vm->bitspp = bitspp;
4888
4889 if (cfg->trans_mode != OMAP_DSS_DSI_PULSE_MODE) {
4890 hsa = 0;
4891 } else if (ndl == 3 && req_vm->hsw == 0) {
4892 hsa = 0;
4893 } else {
4894 hsa = div64_u64((u64)req_vm->hsw * byteclk, req_pck_nom);
4895 hsa = max(hsa - hse, 1);
4896 }
4897
4898 hbp = div64_u64((u64)req_vm->hbp * byteclk, req_pck_nom);
4899 hbp = max(hbp, 1);
4900
4901 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4902 if (hfp < 1) {
4903 int t;
4904 /* we need to take cycles from hbp */
4905
4906 t = 1 - hfp;
4907 hbp = max(hbp - t, 1);
4908 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4909
4910 if (hfp < 1 && hsa > 0) {
4911 /* we need to take cycles from hsa */
4912 t = 1 - hfp;
4913 hsa = max(hsa - t, 1);
4914 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4915 }
4916 }
4917
4918 if (hfp < 1)
4919 return false;
4920
4921 dsi_vm->hss = hss;
4922 dsi_vm->hsa = hsa;
4923 dsi_vm->hse = hse;
4924 dsi_vm->hbp = hbp;
4925 dsi_vm->hact = xres;
4926 dsi_vm->hfp = hfp;
4927
4928 dsi_vm->vsa = req_vm->vsw;
4929 dsi_vm->vbp = req_vm->vbp;
4930 dsi_vm->vact = req_vm->y_res;
4931 dsi_vm->vfp = req_vm->vfp;
4932
4933 dsi_vm->trans_mode = cfg->trans_mode;
4934
4935 dsi_vm->blanking_mode = 0;
4936 dsi_vm->hsa_blanking_mode = 1;
4937 dsi_vm->hfp_blanking_mode = 1;
4938 dsi_vm->hbp_blanking_mode = 1;
4939
4940 dsi_vm->ddr_clk_always_on = cfg->ddr_clk_always_on;
4941 dsi_vm->window_sync = 4;
4942
4943 /* setup DISPC videomode */
4944
4945 dispc_vm = &ctx->dispc_vm;
4946 *dispc_vm = *req_vm;
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004947 dispc_vm->pixelclock = dispc_pck;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004948
4949 if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
4950 hsa = div64_u64((u64)req_vm->hsw * dispc_pck,
4951 req_pck_nom);
4952 hsa = max(hsa, 1);
4953 } else {
4954 hsa = 1;
4955 }
4956
4957 hbp = div64_u64((u64)req_vm->hbp * dispc_pck, req_pck_nom);
4958 hbp = max(hbp, 1);
4959
4960 hfp = dispc_hbl - hsa - hbp;
4961 if (hfp < 1) {
4962 int t;
4963 /* we need to take cycles from hbp */
4964
4965 t = 1 - hfp;
4966 hbp = max(hbp - t, 1);
4967 hfp = dispc_hbl - hsa - hbp;
4968
4969 if (hfp < 1) {
4970 /* we need to take cycles from hsa */
4971 t = 1 - hfp;
4972 hsa = max(hsa - t, 1);
4973 hfp = dispc_hbl - hsa - hbp;
4974 }
4975 }
4976
4977 if (hfp < 1)
4978 return false;
4979
4980 dispc_vm->hfp = hfp;
4981 dispc_vm->hsw = hsa;
4982 dispc_vm->hbp = hbp;
4983
4984 return true;
4985}
4986
4987
4988static bool dsi_vm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
4989 unsigned long pck, void *data)
4990{
4991 struct dsi_clk_calc_ctx *ctx = data;
4992
4993 ctx->dispc_cinfo.lck_div = lckd;
4994 ctx->dispc_cinfo.pck_div = pckd;
4995 ctx->dispc_cinfo.lck = lck;
4996 ctx->dispc_cinfo.pck = pck;
4997
4998 if (dsi_vm_calc_blanking(ctx) == false)
4999 return false;
5000
5001#ifdef PRINT_VERBOSE_VM_TIMINGS
5002 print_dispc_vm("dispc", &ctx->dispc_vm);
5003 print_dsi_vm("dsi ", &ctx->dsi_vm);
5004 print_dispc_vm("req ", ctx->config->timings);
5005 print_dsi_dispc_vm("act ", &ctx->dsi_vm);
5006#endif
5007
5008 return true;
5009}
5010
5011static bool dsi_vm_calc_hsdiv_cb(int regm_dispc, unsigned long dispc,
5012 void *data)
5013{
5014 struct dsi_clk_calc_ctx *ctx = data;
5015 unsigned long pck_max;
5016
5017 ctx->dsi_cinfo.regm_dispc = regm_dispc;
5018 ctx->dsi_cinfo.dsi_pll_hsdiv_dispc_clk = dispc;
5019
5020 /*
5021 * In burst mode we can let the dispc pck be arbitrarily high, but it
5022 * limits our scaling abilities. So for now, don't aim too high.
5023 */
5024
5025 if (ctx->config->trans_mode == OMAP_DSS_DSI_BURST_MODE)
5026 pck_max = ctx->req_pck_max + 10000000;
5027 else
5028 pck_max = ctx->req_pck_max;
5029
5030 return dispc_div_calc(dispc, ctx->req_pck_min, pck_max,
5031 dsi_vm_calc_dispc_cb, ctx);
5032}
5033
5034static bool dsi_vm_calc_pll_cb(int regn, int regm, unsigned long fint,
5035 unsigned long pll, void *data)
5036{
5037 struct dsi_clk_calc_ctx *ctx = data;
5038
5039 ctx->dsi_cinfo.regn = regn;
5040 ctx->dsi_cinfo.regm = regm;
5041 ctx->dsi_cinfo.fint = fint;
5042 ctx->dsi_cinfo.clkin4ddr = pll;
5043
5044 return dsi_hsdiv_calc(ctx->dsidev, pll, ctx->req_pck_min,
5045 dsi_vm_calc_hsdiv_cb, ctx);
5046}
5047
5048static bool dsi_vm_calc(struct dsi_data *dsi,
5049 const struct omap_dss_dsi_config *cfg,
5050 struct dsi_clk_calc_ctx *ctx)
5051{
5052 const struct omap_video_timings *t = cfg->timings;
5053 unsigned long clkin;
5054 unsigned long pll_min;
5055 unsigned long pll_max;
5056 int ndl = dsi->num_lanes_used - 1;
5057 int bitspp = dsi_get_pixel_size(cfg->pixel_format);
5058 unsigned long byteclk_min;
5059
5060 clkin = clk_get_rate(dsi->sys_clk);
5061
5062 memset(ctx, 0, sizeof(*ctx));
5063 ctx->dsidev = dsi->pdev;
5064 ctx->config = cfg;
5065
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005066 /* these limits should come from the panel driver */
Tomi Valkeinend8d789412013-04-10 14:12:14 +03005067 ctx->req_pck_min = t->pixelclock - 1000;
5068 ctx->req_pck_nom = t->pixelclock;
5069 ctx->req_pck_max = t->pixelclock + 1000;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005070
5071 byteclk_min = div64_u64((u64)ctx->req_pck_min * bitspp, ndl * 8);
5072 pll_min = max(cfg->hs_clk_min * 4, byteclk_min * 4 * 4);
5073
5074 if (cfg->trans_mode == OMAP_DSS_DSI_BURST_MODE) {
5075 pll_max = cfg->hs_clk_max * 4;
5076 } else {
5077 unsigned long byteclk_max;
5078 byteclk_max = div64_u64((u64)ctx->req_pck_max * bitspp,
5079 ndl * 8);
5080
5081 pll_max = byteclk_max * 4 * 4;
5082 }
5083
5084 return dsi_pll_calc(dsi->pdev, clkin,
5085 pll_min, pll_max,
5086 dsi_vm_calc_pll_cb, ctx);
5087}
5088
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005089static int dsi_set_config(struct omap_dss_device *dssdev,
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02005090 const struct omap_dss_dsi_config *config)
Archit Tanejae67458a2012-08-13 14:17:30 +05305091{
5092 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5093 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005094 struct dsi_clk_calc_ctx ctx;
5095 bool ok;
5096 int r;
Archit Tanejae67458a2012-08-13 14:17:30 +05305097
5098 mutex_lock(&dsi->lock);
5099
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02005100 dsi->pix_fmt = config->pixel_format;
5101 dsi->mode = config->mode;
5102
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005103 if (config->mode == OMAP_DSS_DSI_VIDEO_MODE)
5104 ok = dsi_vm_calc(dsi, config, &ctx);
5105 else
5106 ok = dsi_cm_calc(dsi, config, &ctx);
5107
5108 if (!ok) {
5109 DSSERR("failed to find suitable DSI clock settings\n");
5110 r = -EINVAL;
5111 goto err;
5112 }
5113
5114 dsi_pll_calc_dsi_fck(&ctx.dsi_cinfo);
5115
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03005116 r = dsi_lp_clock_calc(ctx.dsi_cinfo.dsi_pll_hsdiv_dsi_clk,
5117 config->lp_clk_min, config->lp_clk_max, &dsi->user_lp_cinfo);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005118 if (r) {
5119 DSSERR("failed to find suitable DSI LP clock settings\n");
5120 goto err;
5121 }
5122
5123 dsi->user_dsi_cinfo = ctx.dsi_cinfo;
5124 dsi->user_dispc_cinfo = ctx.dispc_cinfo;
5125
5126 dsi->timings = ctx.dispc_vm;
5127 dsi->vm_timings = ctx.dsi_vm;
Archit Tanejae67458a2012-08-13 14:17:30 +05305128
5129 mutex_unlock(&dsi->lock);
Archit Tanejae67458a2012-08-13 14:17:30 +05305130
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02005131 return 0;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005132err:
5133 mutex_unlock(&dsi->lock);
5134
5135 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005136}
Archit Taneja0b3ffe32012-08-13 22:13:39 +05305137
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005138/*
5139 * Return a hardcoded channel for the DSI output. This should work for
5140 * current use cases, but this can be later expanded to either resolve
5141 * the channel in some more dynamic manner, or get the channel as a user
5142 * parameter.
5143 */
5144static enum omap_channel dsi_get_channel(int module_id)
Archit Tanejae3525742012-08-09 15:23:43 +05305145{
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005146 switch (omapdss_get_version()) {
5147 case OMAPDSS_VER_OMAP24xx:
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +05305148 case OMAPDSS_VER_AM43xx:
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005149 DSSWARN("DSI not supported\n");
5150 return OMAP_DSS_CHANNEL_LCD;
Archit Tanejae3525742012-08-09 15:23:43 +05305151
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005152 case OMAPDSS_VER_OMAP34xx_ES1:
5153 case OMAPDSS_VER_OMAP34xx_ES3:
5154 case OMAPDSS_VER_OMAP3630:
5155 case OMAPDSS_VER_AM35xx:
5156 return OMAP_DSS_CHANNEL_LCD;
Archit Tanejae3525742012-08-09 15:23:43 +05305157
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005158 case OMAPDSS_VER_OMAP4430_ES1:
5159 case OMAPDSS_VER_OMAP4430_ES2:
5160 case OMAPDSS_VER_OMAP4:
5161 switch (module_id) {
5162 case 0:
5163 return OMAP_DSS_CHANNEL_LCD;
5164 case 1:
5165 return OMAP_DSS_CHANNEL_LCD2;
5166 default:
5167 DSSWARN("unsupported module id\n");
5168 return OMAP_DSS_CHANNEL_LCD;
5169 }
Archit Tanejae3525742012-08-09 15:23:43 +05305170
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005171 case OMAPDSS_VER_OMAP5:
5172 switch (module_id) {
5173 case 0:
5174 return OMAP_DSS_CHANNEL_LCD;
5175 case 1:
5176 return OMAP_DSS_CHANNEL_LCD3;
5177 default:
5178 DSSWARN("unsupported module id\n");
5179 return OMAP_DSS_CHANNEL_LCD;
5180 }
5181
5182 default:
5183 DSSWARN("unsupported DSS version\n");
5184 return OMAP_DSS_CHANNEL_LCD;
5185 }
Archit Taneja02c39602012-08-10 15:01:33 +05305186}
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02005187
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005188static int dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
Archit Taneja5ee3c142011-03-02 12:35:53 +05305189{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305190 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5191 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05305192 int i;
5193
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305194 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
5195 if (!dsi->vc[i].dssdev) {
5196 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305197 *channel = i;
5198 return 0;
5199 }
5200 }
5201
5202 DSSERR("cannot get VC for display %s", dssdev->name);
5203 return -ENOSPC;
5204}
Archit Taneja5ee3c142011-03-02 12:35:53 +05305205
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005206static int dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
Archit Taneja5ee3c142011-03-02 12:35:53 +05305207{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305208 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5209 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5210
Archit Taneja5ee3c142011-03-02 12:35:53 +05305211 if (vc_id < 0 || vc_id > 3) {
5212 DSSERR("VC ID out of range\n");
5213 return -EINVAL;
5214 }
5215
5216 if (channel < 0 || channel > 3) {
5217 DSSERR("Virtual Channel out of range\n");
5218 return -EINVAL;
5219 }
5220
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305221 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05305222 DSSERR("Virtual Channel not allocated to display %s\n",
5223 dssdev->name);
5224 return -EINVAL;
5225 }
5226
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305227 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305228
5229 return 0;
5230}
Archit Taneja5ee3c142011-03-02 12:35:53 +05305231
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005232static void dsi_release_vc(struct omap_dss_device *dssdev, int channel)
Archit Taneja5ee3c142011-03-02 12:35:53 +05305233{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305234 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5235 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5236
Archit Taneja5ee3c142011-03-02 12:35:53 +05305237 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305238 dsi->vc[channel].dssdev == dssdev) {
5239 dsi->vc[channel].dssdev = NULL;
5240 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305241 }
5242}
Archit Taneja5ee3c142011-03-02 12:35:53 +05305243
Tomi Valkeinene406f902010-06-09 15:28:12 +03005244
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305245static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
Taneja, Archit49641112011-03-14 23:28:23 -05005246{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305247 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5248
5249 dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
5250 dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
5251 dsi->regm_dispc_max =
5252 dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
5253 dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
5254 dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
5255 dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
5256 dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
Taneja, Archit49641112011-03-14 23:28:23 -05005257}
5258
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005259static int dsi_get_clocks(struct platform_device *dsidev)
5260{
5261 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5262 struct clk *clk;
5263
Sachin Kamat5303b3a2013-04-02 14:33:00 +03005264 clk = devm_clk_get(&dsidev->dev, "fck");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005265 if (IS_ERR(clk)) {
5266 DSSERR("can't get fck\n");
5267 return PTR_ERR(clk);
5268 }
5269
5270 dsi->dss_clk = clk;
5271
Sachin Kamat5303b3a2013-04-02 14:33:00 +03005272 clk = devm_clk_get(&dsidev->dev, "sys_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005273 if (IS_ERR(clk)) {
5274 DSSERR("can't get sys_clk\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005275 return PTR_ERR(clk);
5276 }
5277
5278 dsi->sys_clk = clk;
5279
5280 return 0;
5281}
5282
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005283static int dsi_connect(struct omap_dss_device *dssdev,
5284 struct omap_dss_device *dst)
5285{
5286 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5287 struct omap_overlay_manager *mgr;
5288 int r;
5289
5290 r = dsi_regulator_init(dsidev);
5291 if (r)
5292 return r;
5293
5294 mgr = omap_dss_get_overlay_manager(dssdev->dispc_channel);
5295 if (!mgr)
5296 return -ENODEV;
5297
5298 r = dss_mgr_connect(mgr, dssdev);
5299 if (r)
5300 return r;
5301
5302 r = omapdss_output_set_device(dssdev, dst);
5303 if (r) {
5304 DSSERR("failed to connect output to new device: %s\n",
5305 dssdev->name);
5306 dss_mgr_disconnect(mgr, dssdev);
5307 return r;
5308 }
5309
5310 return 0;
5311}
5312
5313static void dsi_disconnect(struct omap_dss_device *dssdev,
5314 struct omap_dss_device *dst)
5315{
Tomi Valkeinen9560dc102013-07-24 13:06:54 +03005316 WARN_ON(dst != dssdev->dst);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005317
Tomi Valkeinen9560dc102013-07-24 13:06:54 +03005318 if (dst != dssdev->dst)
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005319 return;
5320
5321 omapdss_output_unset_device(dssdev);
5322
5323 if (dssdev->manager)
5324 dss_mgr_disconnect(dssdev->manager, dssdev);
5325}
5326
5327static const struct omapdss_dsi_ops dsi_ops = {
5328 .connect = dsi_connect,
5329 .disconnect = dsi_disconnect,
5330
5331 .bus_lock = dsi_bus_lock,
5332 .bus_unlock = dsi_bus_unlock,
5333
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005334 .enable = dsi_display_enable,
5335 .disable = dsi_display_disable,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005336
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005337 .enable_hs = dsi_vc_enable_hs,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005338
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005339 .configure_pins = dsi_configure_pins,
5340 .set_config = dsi_set_config,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005341
5342 .enable_video_output = dsi_enable_video_output,
5343 .disable_video_output = dsi_disable_video_output,
5344
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005345 .update = dsi_update,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005346
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005347 .enable_te = dsi_enable_te,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005348
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005349 .request_vc = dsi_request_vc,
5350 .set_vc_id = dsi_set_vc_id,
5351 .release_vc = dsi_release_vc,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005352
5353 .dcs_write = dsi_vc_dcs_write,
5354 .dcs_write_nosync = dsi_vc_dcs_write_nosync,
5355 .dcs_read = dsi_vc_dcs_read,
5356
5357 .gen_write = dsi_vc_generic_write,
5358 .gen_write_nosync = dsi_vc_generic_write_nosync,
5359 .gen_read = dsi_vc_generic_read,
5360
5361 .bta_sync = dsi_vc_send_bta_sync,
5362
5363 .set_max_rx_packet_size = dsi_vc_set_max_rx_packet_size,
5364};
5365
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005366static void dsi_init_output(struct platform_device *dsidev)
Archit Taneja81b87f52012-09-26 16:30:49 +05305367{
5368 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005369 struct omap_dss_device *out = &dsi->output;
Archit Taneja81b87f52012-09-26 16:30:49 +05305370
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005371 out->dev = &dsidev->dev;
Archit Taneja81b87f52012-09-26 16:30:49 +05305372 out->id = dsi->module_id == 0 ?
5373 OMAP_DSS_OUTPUT_DSI1 : OMAP_DSS_OUTPUT_DSI2;
5374
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005375 out->output_type = OMAP_DISPLAY_TYPE_DSI;
Tomi Valkeinen7286a082013-02-18 13:06:01 +02005376 out->name = dsi->module_id == 0 ? "dsi.0" : "dsi.1";
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005377 out->dispc_channel = dsi_get_channel(dsi->module_id);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005378 out->ops.dsi = &dsi_ops;
Tomi Valkeinenb7328e12013-05-03 11:42:18 +03005379 out->owner = THIS_MODULE;
Archit Taneja81b87f52012-09-26 16:30:49 +05305380
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +03005381 omapdss_register_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +05305382}
5383
Tomi Valkeinend1890a682013-04-26 13:47:41 +03005384static void dsi_uninit_output(struct platform_device *dsidev)
Archit Taneja81b87f52012-09-26 16:30:49 +05305385{
5386 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005387 struct omap_dss_device *out = &dsi->output;
Archit Taneja81b87f52012-09-26 16:30:49 +05305388
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +03005389 omapdss_unregister_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +05305390}
5391
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005392static int dsi_probe_of(struct platform_device *pdev)
5393{
5394 struct device_node *node = pdev->dev.of_node;
5395 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
5396 struct property *prop;
5397 u32 lane_arr[10];
5398 int len, num_pins;
5399 int r, i;
5400 struct device_node *ep;
5401 struct omap_dsi_pin_config pin_cfg;
5402
5403 ep = omapdss_of_get_first_endpoint(node);
5404 if (!ep)
5405 return 0;
5406
5407 prop = of_find_property(ep, "lanes", &len);
5408 if (prop == NULL) {
5409 dev_err(&pdev->dev, "failed to find lane data\n");
5410 r = -EINVAL;
5411 goto err;
5412 }
5413
5414 num_pins = len / sizeof(u32);
5415
5416 if (num_pins < 4 || num_pins % 2 != 0 ||
5417 num_pins > dsi->num_lanes_supported * 2) {
5418 dev_err(&pdev->dev, "bad number of lanes\n");
5419 r = -EINVAL;
5420 goto err;
5421 }
5422
5423 r = of_property_read_u32_array(ep, "lanes", lane_arr, num_pins);
5424 if (r) {
5425 dev_err(&pdev->dev, "failed to read lane data\n");
5426 goto err;
5427 }
5428
5429 pin_cfg.num_pins = num_pins;
5430 for (i = 0; i < num_pins; ++i)
5431 pin_cfg.pins[i] = (int)lane_arr[i];
5432
5433 r = dsi_configure_pins(&dsi->output, &pin_cfg);
5434 if (r) {
5435 dev_err(&pdev->dev, "failed to configure pins");
5436 goto err;
5437 }
5438
5439 of_node_put(ep);
5440
5441 return 0;
5442
5443err:
5444 of_node_put(ep);
5445 return r;
5446}
5447
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005448/* DSI1 HW IP initialisation */
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005449static int omap_dsihw_probe(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005450{
5451 u32 rev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005452 int r, i;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305453 struct dsi_data *dsi;
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005454 struct resource *dsi_mem;
Tomi Valkeinen68104462013-12-17 13:53:28 +02005455 struct resource *res;
5456 struct resource temp_res;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005457
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005458 dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005459 if (!dsi)
5460 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305461
5462 dsi->pdev = dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305463 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305464
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305465 spin_lock_init(&dsi->irq_lock);
5466 spin_lock_init(&dsi->errors_lock);
5467 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005468
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005469#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305470 spin_lock_init(&dsi->irq_stats_lock);
5471 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005472#endif
5473
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305474 mutex_init(&dsi->lock);
5475 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005476
Tejun Heo203b42f2012-08-21 13:18:23 -07005477 INIT_DEFERRABLE_WORK(&dsi->framedone_timeout_work,
5478 dsi_framedone_timeout_work_callback);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305479
5480#ifdef DSI_CATCH_MISSING_TE
5481 init_timer(&dsi->te_timer);
5482 dsi->te_timer.function = dsi_te_timeout;
5483 dsi->te_timer.data = 0;
5484#endif
Tomi Valkeinen68104462013-12-17 13:53:28 +02005485
5486 res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "proto");
5487 if (!res) {
5488 res = platform_get_resource(dsidev, IORESOURCE_MEM, 0);
5489 if (!res) {
5490 DSSERR("can't get IORESOURCE_MEM DSI\n");
5491 return -EINVAL;
5492 }
5493
5494 temp_res.start = res->start;
5495 temp_res.end = temp_res.start + DSI_PROTO_SZ - 1;
5496 res = &temp_res;
archit tanejaaffe3602011-02-23 08:41:03 +00005497 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005498
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005499 dsi_mem = res;
5500
Tomi Valkeinen68104462013-12-17 13:53:28 +02005501 dsi->proto_base = devm_ioremap(&dsidev->dev, res->start,
5502 resource_size(res));
5503 if (!dsi->proto_base) {
5504 DSSERR("can't ioremap DSI protocol engine\n");
5505 return -ENOMEM;
5506 }
5507
5508 res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "phy");
5509 if (!res) {
5510 res = platform_get_resource(dsidev, IORESOURCE_MEM, 0);
5511 if (!res) {
5512 DSSERR("can't get IORESOURCE_MEM DSI\n");
5513 return -EINVAL;
5514 }
5515
5516 temp_res.start = res->start + DSI_PHY_OFFSET;
5517 temp_res.end = temp_res.start + DSI_PHY_SZ - 1;
5518 res = &temp_res;
5519 }
5520
5521 dsi->phy_base = devm_ioremap(&dsidev->dev, res->start,
5522 resource_size(res));
5523 if (!dsi->proto_base) {
5524 DSSERR("can't ioremap DSI PHY\n");
5525 return -ENOMEM;
5526 }
5527
5528 res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "pll");
5529 if (!res) {
5530 res = platform_get_resource(dsidev, IORESOURCE_MEM, 0);
5531 if (!res) {
5532 DSSERR("can't get IORESOURCE_MEM DSI\n");
5533 return -EINVAL;
5534 }
5535
5536 temp_res.start = res->start + DSI_PLL_OFFSET;
5537 temp_res.end = temp_res.start + DSI_PLL_SZ - 1;
5538 res = &temp_res;
5539 }
5540
5541 dsi->pll_base = devm_ioremap(&dsidev->dev, res->start,
5542 resource_size(res));
5543 if (!dsi->proto_base) {
5544 DSSERR("can't ioremap DSI PLL\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005545 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305546 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005547
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305548 dsi->irq = platform_get_irq(dsi->pdev, 0);
5549 if (dsi->irq < 0) {
5550 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005551 return -ENODEV;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305552 }
archit tanejaaffe3602011-02-23 08:41:03 +00005553
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005554 r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
5555 IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00005556 if (r < 0) {
5557 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005558 return r;
archit tanejaaffe3602011-02-23 08:41:03 +00005559 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005560
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005561 if (dsidev->dev.of_node) {
5562 const struct of_device_id *match;
5563 const struct dsi_module_id_data *d;
5564
5565 match = of_match_node(dsi_of_match, dsidev->dev.of_node);
5566 if (!match) {
5567 DSSERR("unsupported DSI module\n");
5568 return -ENODEV;
5569 }
5570
5571 d = match->data;
5572
5573 while (d->address != 0 && d->address != dsi_mem->start)
5574 d++;
5575
5576 if (d->address == 0) {
5577 DSSERR("unsupported DSI module\n");
5578 return -ENODEV;
5579 }
5580
5581 dsi->module_id = d->id;
5582 } else {
5583 dsi->module_id = dsidev->id;
5584 }
5585
Archit Taneja5ee3c142011-03-02 12:35:53 +05305586 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305587 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
Archit Tanejad6049142011-08-22 11:58:08 +05305588 dsi->vc[i].source = DSI_VC_SOURCE_L4;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305589 dsi->vc[i].dssdev = NULL;
5590 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305591 }
5592
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305593 dsi_calc_clock_param_ranges(dsidev);
Taneja, Archit49641112011-03-14 23:28:23 -05005594
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005595 r = dsi_get_clocks(dsidev);
5596 if (r)
5597 return r;
5598
5599 pm_runtime_enable(&dsidev->dev);
5600
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005601 r = dsi_runtime_get(dsidev);
5602 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005603 goto err_runtime_get;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005604
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305605 rev = dsi_read_reg(dsidev, DSI_REVISION);
5606 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005607 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
5608
Tomi Valkeinend9820852011-10-12 15:05:59 +03005609 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
5610 * of data to 3 by default */
5611 if (dss_has_feature(FEAT_DSI_GNQ))
5612 /* NB_DATA_LANES */
5613 dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
5614 else
5615 dsi->num_lanes_supported = 3;
Archit Taneja75d72472011-05-16 15:17:08 +05305616
Tomi Valkeinen99322572013-03-05 10:37:02 +02005617 dsi->line_buffer_size = dsi_get_line_buf_size(dsidev);
5618
Archit Taneja81b87f52012-09-26 16:30:49 +05305619 dsi_init_output(dsidev);
5620
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005621 if (dsidev->dev.of_node) {
5622 r = dsi_probe_of(dsidev);
5623 if (r) {
5624 DSSERR("Invalid DSI DT data\n");
5625 goto err_probe_of;
5626 }
5627
5628 r = of_platform_populate(dsidev->dev.of_node, NULL, NULL,
5629 &dsidev->dev);
5630 if (r)
5631 DSSERR("Failed to populate DSI child devices: %d\n", r);
5632 }
5633
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005634 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005635
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005636 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005637 dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005638 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005639 dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs);
5640
5641#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005642 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005643 dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005644 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005645 dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs);
5646#endif
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005647
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005648 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005649
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005650err_probe_of:
5651 dsi_uninit_output(dsidev);
5652 dsi_runtime_put(dsidev);
5653
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005654err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005655 pm_runtime_disable(&dsidev->dev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005656 return r;
5657}
5658
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005659static int __exit omap_dsihw_remove(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005660{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305661 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5662
Tomi Valkeinene4e42b82014-07-31 16:15:39 +03005663 of_platform_depopulate(&dsidev->dev);
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005664
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005665 WARN_ON(dsi->scp_clk_refcount > 0);
5666
Archit Taneja81b87f52012-09-26 16:30:49 +05305667 dsi_uninit_output(dsidev);
5668
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005669 pm_runtime_disable(&dsidev->dev);
5670
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03005671 if (dsi->vdds_dsi_reg != NULL && dsi->vdds_dsi_enabled) {
5672 regulator_disable(dsi->vdds_dsi_reg);
5673 dsi->vdds_dsi_enabled = false;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005674 }
5675
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005676 return 0;
5677}
5678
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005679static int dsi_runtime_suspend(struct device *dev)
5680{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03005681 struct platform_device *pdev = to_platform_device(dev);
5682 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
5683
5684 dsi->is_enabled = false;
5685 /* ensure the irq handler sees the is_enabled value */
5686 smp_wmb();
5687 /* wait for current handler to finish before turning the DSI off */
5688 synchronize_irq(dsi->irq);
5689
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005690 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005691
5692 return 0;
5693}
5694
5695static int dsi_runtime_resume(struct device *dev)
5696{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03005697 struct platform_device *pdev = to_platform_device(dev);
5698 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005699 int r;
5700
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005701 r = dispc_runtime_get();
5702 if (r)
Tomi Valkeinen852f0832012-02-17 17:58:04 +02005703 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005704
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03005705 dsi->is_enabled = true;
5706 /* ensure the irq handler sees the is_enabled value */
5707 smp_wmb();
5708
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005709 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005710}
5711
5712static const struct dev_pm_ops dsi_pm_ops = {
5713 .runtime_suspend = dsi_runtime_suspend,
5714 .runtime_resume = dsi_runtime_resume,
5715};
5716
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005717static const struct dsi_module_id_data dsi_of_data_omap3[] = {
5718 { .address = 0x4804fc00, .id = 0, },
5719 { },
5720};
5721
5722static const struct dsi_module_id_data dsi_of_data_omap4[] = {
5723 { .address = 0x58004000, .id = 0, },
5724 { .address = 0x58005000, .id = 1, },
5725 { },
5726};
5727
Tomi Valkeinenbd3ad6a2014-03-07 12:44:24 +02005728static const struct dsi_module_id_data dsi_of_data_omap5[] = {
5729 { .address = 0x58004000, .id = 0, },
5730 { .address = 0x58009000, .id = 1, },
5731 { },
5732};
5733
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005734static const struct of_device_id dsi_of_match[] = {
5735 { .compatible = "ti,omap3-dsi", .data = dsi_of_data_omap3, },
5736 { .compatible = "ti,omap4-dsi", .data = dsi_of_data_omap4, },
Tomi Valkeinenbd3ad6a2014-03-07 12:44:24 +02005737 { .compatible = "ti,omap5-dsi", .data = dsi_of_data_omap5, },
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005738 {},
5739};
5740
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005741static struct platform_driver omap_dsihw_driver = {
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005742 .probe = omap_dsihw_probe,
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005743 .remove = __exit_p(omap_dsihw_remove),
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005744 .driver = {
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005745 .name = "omapdss_dsi",
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005746 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005747 .pm = &dsi_pm_ops,
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005748 .of_match_table = dsi_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03005749 .suppress_bind_attrs = true,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005750 },
5751};
5752
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005753int __init dsi_init_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005754{
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005755 return platform_driver_register(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005756}
5757
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005758void __exit dsi_uninit_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005759{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02005760 platform_driver_unregister(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005761}