blob: ca2a61966a231fc40ffb8d26c0c00ea7991b9cb0 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Chris Wilson4ff4b442017-06-16 15:05:16 +010040#include <linux/hash.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +000043#include <linux/perf_event.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010044#include <linux/pm_qos.h>
Chris Wilsond07f0e52016-10-28 13:58:44 +010045#include <linux/reservation.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010046#include <linux/shmem_fs.h>
47
48#include <drm/drmP.h>
49#include <drm/intel-gtt.h>
50#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
51#include <drm/drm_gem.h>
Daniel Vetter3b96a0b2016-06-21 10:54:22 +020052#include <drm/drm_auth.h>
Gabriel Krisman Bertazif9a87bd2017-01-09 19:56:49 -020053#include <drm/drm_cache.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010054
55#include "i915_params.h"
56#include "i915_reg.h"
Chris Wilson40b326e2017-01-05 15:30:22 +000057#include "i915_utils.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010058
Michal Wajdeczko16586fc2017-05-09 09:20:21 +000059#include "intel_uncore.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010060#include "intel_bios.h"
Ander Conselvan de Oliveiraac7f11c2016-03-08 17:46:19 +020061#include "intel_dpll_mgr.h"
Arkadiusz Hiler8c4f24f2016-11-25 18:59:33 +010062#include "intel_uc.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010063#include "intel_lrc.h"
64#include "intel_ringbuffer.h"
65
Chris Wilsond501b1d2016-04-13 17:35:02 +010066#include "i915_gem.h"
Chris Wilson60958682016-12-31 11:20:11 +000067#include "i915_gem_context.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020068#include "i915_gem_fence_reg.h"
69#include "i915_gem_object.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010070#include "i915_gem_gtt.h"
Chris Wilson05235c52016-07-20 09:21:08 +010071#include "i915_gem_request.h"
Chris Wilson73cb9702016-10-28 13:58:46 +010072#include "i915_gem_timeline.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070073
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020074#include "i915_vma.h"
75
Zhi Wang0ad35fe2016-06-16 08:07:00 -040076#include "intel_gvt.h"
77
Linus Torvalds1da177e2005-04-16 15:20:36 -070078/* General customization:
79 */
80
Linus Torvalds1da177e2005-04-16 15:20:36 -070081#define DRIVER_NAME "i915"
82#define DRIVER_DESC "Intel Graphics"
Rodrigo Viviee5b5bf2017-12-14 12:10:02 -080083#define DRIVER_DATE "20171214"
84#define DRIVER_TIMESTAMP 1513282202
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
Rob Clarke2c719b2014-12-15 13:56:32 -050086/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
87 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
88 * which may not necessarily be a user visible problem. This will either
89 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
90 * enable distros and users to tailor their preferred amount of i915 abrt
91 * spam.
92 */
93#define I915_STATE_WARN(condition, format...) ({ \
94 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +020095 if (unlikely(__ret_warn_on)) \
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000096 if (!WARN(i915_modparams.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -050097 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -050098 unlikely(__ret_warn_on); \
99})
100
Joonas Lahtinen152b2262015-12-18 14:27:27 +0200101#define I915_STATE_WARN_ON(x) \
102 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Mika Kuoppalac883ef12014-10-28 17:32:30 +0200103
Imre Deak4fec15d2016-03-16 13:39:08 +0200104bool __i915_inject_load_failure(const char *func, int line);
105#define i915_inject_load_failure() \
106 __i915_inject_load_failure(__func__, __LINE__)
107
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530108typedef struct {
109 uint32_t val;
110} uint_fixed_16_16_t;
111
112#define FP_16_16_MAX ({ \
113 uint_fixed_16_16_t fp; \
114 fp.val = UINT_MAX; \
115 fp; \
116})
117
Kumar, Maheshd555cb52017-05-17 17:28:29 +0530118static inline bool is_fixed16_zero(uint_fixed_16_16_t val)
119{
120 if (val.val == 0)
121 return true;
122 return false;
123}
124
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530125static inline uint_fixed_16_16_t u32_to_fixed16(uint32_t val)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530126{
127 uint_fixed_16_16_t fp;
128
Kumar, Mahesh0b4d7cb2017-08-17 19:15:22 +0530129 WARN_ON(val > U16_MAX);
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530130
131 fp.val = val << 16;
132 return fp;
133}
134
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530135static inline uint32_t fixed16_to_u32_round_up(uint_fixed_16_16_t fp)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530136{
137 return DIV_ROUND_UP(fp.val, 1 << 16);
138}
139
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530140static inline uint32_t fixed16_to_u32(uint_fixed_16_16_t fp)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530141{
142 return fp.val >> 16;
143}
144
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530145static inline uint_fixed_16_16_t min_fixed16(uint_fixed_16_16_t min1,
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530146 uint_fixed_16_16_t min2)
147{
148 uint_fixed_16_16_t min;
149
150 min.val = min(min1.val, min2.val);
151 return min;
152}
153
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530154static inline uint_fixed_16_16_t max_fixed16(uint_fixed_16_16_t max1,
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530155 uint_fixed_16_16_t max2)
156{
157 uint_fixed_16_16_t max;
158
159 max.val = max(max1.val, max2.val);
160 return max;
161}
162
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530163static inline uint_fixed_16_16_t clamp_u64_to_fixed16(uint64_t val)
164{
165 uint_fixed_16_16_t fp;
Kumar, Mahesh0b4d7cb2017-08-17 19:15:22 +0530166 WARN_ON(val > U32_MAX);
167 fp.val = (uint32_t) val;
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530168 return fp;
169}
170
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530171static inline uint32_t div_round_up_fixed16(uint_fixed_16_16_t val,
172 uint_fixed_16_16_t d)
173{
174 return DIV_ROUND_UP(val.val, d.val);
175}
176
177static inline uint32_t mul_round_up_u32_fixed16(uint32_t val,
178 uint_fixed_16_16_t mul)
179{
180 uint64_t intermediate_val;
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530181
182 intermediate_val = (uint64_t) val * mul.val;
183 intermediate_val = DIV_ROUND_UP_ULL(intermediate_val, 1 << 16);
Kumar, Mahesh0b4d7cb2017-08-17 19:15:22 +0530184 WARN_ON(intermediate_val > U32_MAX);
185 return (uint32_t) intermediate_val;
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530186}
187
188static inline uint_fixed_16_16_t mul_fixed16(uint_fixed_16_16_t val,
189 uint_fixed_16_16_t mul)
190{
191 uint64_t intermediate_val;
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530192
193 intermediate_val = (uint64_t) val.val * mul.val;
194 intermediate_val = intermediate_val >> 16;
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530195 return clamp_u64_to_fixed16(intermediate_val);
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530196}
197
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530198static inline uint_fixed_16_16_t div_fixed16(uint32_t val, uint32_t d)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530199{
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530200 uint64_t interm_val;
201
202 interm_val = (uint64_t)val << 16;
203 interm_val = DIV_ROUND_UP_ULL(interm_val, d);
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530204 return clamp_u64_to_fixed16(interm_val);
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530205}
206
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530207static inline uint32_t div_round_up_u32_fixed16(uint32_t val,
208 uint_fixed_16_16_t d)
209{
210 uint64_t interm_val;
211
212 interm_val = (uint64_t)val << 16;
213 interm_val = DIV_ROUND_UP_ULL(interm_val, d.val);
Kumar, Mahesh0b4d7cb2017-08-17 19:15:22 +0530214 WARN_ON(interm_val > U32_MAX);
215 return (uint32_t) interm_val;
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530216}
217
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530218static inline uint_fixed_16_16_t mul_u32_fixed16(uint32_t val,
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530219 uint_fixed_16_16_t mul)
220{
221 uint64_t intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530222
223 intermediate_val = (uint64_t) val * mul.val;
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530224 return clamp_u64_to_fixed16(intermediate_val);
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530225}
226
Kumar, Mahesh6ea593c2017-07-05 20:01:47 +0530227static inline uint_fixed_16_16_t add_fixed16(uint_fixed_16_16_t add1,
228 uint_fixed_16_16_t add2)
229{
230 uint64_t interm_sum;
231
232 interm_sum = (uint64_t) add1.val + add2.val;
233 return clamp_u64_to_fixed16(interm_sum);
234}
235
236static inline uint_fixed_16_16_t add_fixed16_u32(uint_fixed_16_16_t add1,
237 uint32_t add2)
238{
239 uint64_t interm_sum;
240 uint_fixed_16_16_t interm_add2 = u32_to_fixed16(add2);
241
242 interm_sum = (uint64_t) add1.val + interm_add2.val;
243 return clamp_u64_to_fixed16(interm_sum);
244}
245
Jani Nikula42a8ca42015-08-27 16:23:30 +0300246static inline const char *yesno(bool v)
247{
248 return v ? "yes" : "no";
249}
250
Jani Nikula87ad3212016-01-14 12:53:34 +0200251static inline const char *onoff(bool v)
252{
253 return v ? "on" : "off";
254}
255
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +0000256static inline const char *enableddisabled(bool v)
257{
258 return v ? "enabled" : "disabled";
259}
260
Jesse Barnes317c35d2008-08-25 15:11:06 -0700261enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +0200262 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -0700263 PIPE_A = 0,
264 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800265 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200266 _PIPE_EDP,
267 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700268};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800269#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700270
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200271enum transcoder {
272 TRANSCODER_A = 0,
273 TRANSCODER_B,
274 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200275 TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200276 TRANSCODER_DSI_A,
277 TRANSCODER_DSI_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200278 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200279};
Jani Nikulada205632016-03-15 21:51:10 +0200280
281static inline const char *transcoder_name(enum transcoder transcoder)
282{
283 switch (transcoder) {
284 case TRANSCODER_A:
285 return "A";
286 case TRANSCODER_B:
287 return "B";
288 case TRANSCODER_C:
289 return "C";
290 case TRANSCODER_EDP:
291 return "EDP";
Jani Nikula4d1de972016-03-18 17:05:42 +0200292 case TRANSCODER_DSI_A:
293 return "DSI A";
294 case TRANSCODER_DSI_C:
295 return "DSI C";
Jani Nikulada205632016-03-15 21:51:10 +0200296 default:
297 return "<invalid>";
298 }
299}
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200300
Jani Nikula4d1de972016-03-18 17:05:42 +0200301static inline bool transcoder_is_dsi(enum transcoder transcoder)
302{
303 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
304}
305
Damien Lespiau84139d12014-03-28 00:18:32 +0530306/*
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200307 * Global legacy plane identifier. Valid only for primary/sprite
Ville Syrjäläed150302017-11-17 21:19:10 +0200308 * planes on pre-g4x, and only for primary planes on g4x-bdw.
Damien Lespiau84139d12014-03-28 00:18:32 +0530309 */
Ville Syrjäläed150302017-11-17 21:19:10 +0200310enum i9xx_plane_id {
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200311 PLANE_A,
Jesse Barnes80824002009-09-10 15:28:06 -0700312 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800313 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -0700314};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800315#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800316
Ville Syrjälä580503c2016-10-31 22:37:00 +0200317#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300318
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200319/*
320 * Per-pipe plane identifier.
321 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
322 * number of planes per CRTC. Not all platforms really have this many planes,
323 * which means some arrays of size I915_MAX_PLANES may have unused entries
324 * between the topmost sprite plane and the cursor plane.
325 *
326 * This is expected to be passed to various register macros
327 * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
328 */
329enum plane_id {
330 PLANE_PRIMARY,
331 PLANE_SPRITE0,
332 PLANE_SPRITE1,
Ander Conselvan de Oliveira19c31642017-02-23 09:15:57 +0200333 PLANE_SPRITE2,
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200334 PLANE_CURSOR,
335 I915_MAX_PLANES,
336};
337
Ville Syrjäläd97d7b42016-11-22 18:01:57 +0200338#define for_each_plane_id_on_crtc(__crtc, __p) \
339 for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
340 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
341
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300342enum port {
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700343 PORT_NONE = -1,
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300344 PORT_A = 0,
345 PORT_B,
346 PORT_C,
347 PORT_D,
348 PORT_E,
349 I915_MAX_PORTS
350};
351#define port_name(p) ((p) + 'A')
352
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300353#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800354
355enum dpio_channel {
356 DPIO_CH0,
357 DPIO_CH1
358};
359
360enum dpio_phy {
361 DPIO_PHY0,
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +0200362 DPIO_PHY1,
363 DPIO_PHY2,
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800364};
365
Paulo Zanonib97186f2013-05-03 12:15:36 -0300366enum intel_display_power_domain {
367 POWER_DOMAIN_PIPE_A,
368 POWER_DOMAIN_PIPE_B,
369 POWER_DOMAIN_PIPE_C,
370 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
371 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
372 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
373 POWER_DOMAIN_TRANSCODER_A,
374 POWER_DOMAIN_TRANSCODER_B,
375 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300376 POWER_DOMAIN_TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200377 POWER_DOMAIN_TRANSCODER_DSI_A,
378 POWER_DOMAIN_TRANSCODER_DSI_C,
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100379 POWER_DOMAIN_PORT_DDI_A_LANES,
380 POWER_DOMAIN_PORT_DDI_B_LANES,
381 POWER_DOMAIN_PORT_DDI_C_LANES,
382 POWER_DOMAIN_PORT_DDI_D_LANES,
383 POWER_DOMAIN_PORT_DDI_E_LANES,
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +0200384 POWER_DOMAIN_PORT_DDI_A_IO,
385 POWER_DOMAIN_PORT_DDI_B_IO,
386 POWER_DOMAIN_PORT_DDI_C_IO,
387 POWER_DOMAIN_PORT_DDI_D_IO,
388 POWER_DOMAIN_PORT_DDI_E_IO,
Imre Deak319be8a2014-03-04 19:22:57 +0200389 POWER_DOMAIN_PORT_DSI,
390 POWER_DOMAIN_PORT_CRT,
391 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300392 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200393 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300394 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000395 POWER_DOMAIN_AUX_A,
396 POWER_DOMAIN_AUX_B,
397 POWER_DOMAIN_AUX_C,
398 POWER_DOMAIN_AUX_D,
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100399 POWER_DOMAIN_GMBUS,
Patrik Jakobssondfa57622015-11-09 16:48:22 +0100400 POWER_DOMAIN_MODESET,
Tvrtko Ursulinb6876372017-12-05 13:28:54 +0000401 POWER_DOMAIN_GT_IRQ,
Imre Deakbaa70702013-10-25 17:36:48 +0300402 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300403
404 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300405};
406
407#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
408#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
409 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300410#define POWER_DOMAIN_TRANSCODER(tran) \
411 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
412 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300413
Egbert Eich1d843f92013-02-25 12:06:49 -0500414enum hpd_pin {
415 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500416 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
417 HPD_CRT,
418 HPD_SDVO_B,
419 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700420 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500421 HPD_PORT_B,
422 HPD_PORT_C,
423 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800424 HPD_PORT_E,
Egbert Eich1d843f92013-02-25 12:06:49 -0500425 HPD_NUM_PINS
426};
427
Jani Nikulac91711f2015-05-28 15:43:48 +0300428#define for_each_hpd_pin(__pin) \
429 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
430
Lyude317eaa92017-02-03 21:18:25 -0500431#define HPD_STORM_DEFAULT_THRESHOLD 5
432
Jani Nikula5fcece82015-05-27 15:03:42 +0300433struct i915_hotplug {
434 struct work_struct hotplug_work;
435
436 struct {
437 unsigned long last_jiffies;
438 int count;
439 enum {
440 HPD_ENABLED = 0,
441 HPD_DISABLED = 1,
442 HPD_MARK_DISABLED = 2
443 } state;
444 } stats[HPD_NUM_PINS];
445 u32 event_bits;
446 struct delayed_work reenable_work;
447
448 struct intel_digital_port *irq_port[I915_MAX_PORTS];
449 u32 long_port_mask;
450 u32 short_port_mask;
451 struct work_struct dig_port_work;
452
Lyude19625e82016-06-21 17:03:44 -0400453 struct work_struct poll_init_work;
454 bool poll_enabled;
455
Lyude317eaa92017-02-03 21:18:25 -0500456 unsigned int hpd_storm_threshold;
457
Jani Nikula5fcece82015-05-27 15:03:42 +0300458 /*
459 * if we get a HPD irq from DP and a HPD irq from non-DP
460 * the non-DP HPD could block the workqueue on a mode config
461 * mutex getting, that userspace may have taken. However
462 * userspace is waiting on the DP workqueue to run which is
463 * blocked behind the non-DP one.
464 */
465 struct workqueue_struct *dp_wq;
466};
467
Chris Wilson2a2d5482012-12-03 11:49:06 +0000468#define I915_GEM_GPU_DOMAINS \
469 (I915_GEM_DOMAIN_RENDER | \
470 I915_GEM_DOMAIN_SAMPLER | \
471 I915_GEM_DOMAIN_COMMAND | \
472 I915_GEM_DOMAIN_INSTRUCTION | \
473 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700474
Damien Lespiau055e3932014-08-18 13:49:10 +0100475#define for_each_pipe(__dev_priv, __p) \
476 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Ville Syrjälä6831f3e2016-02-19 20:47:31 +0200477#define for_each_pipe_masked(__dev_priv, __p, __mask) \
478 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
479 for_each_if ((__mask) & (1 << (__p)))
Matt Roper8b364b42016-10-26 15:51:28 -0700480#define for_each_universal_plane(__dev_priv, __pipe, __p) \
Damien Lespiaudd740782015-02-28 14:54:08 +0000481 for ((__p) = 0; \
482 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
483 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000484#define for_each_sprite(__dev_priv, __p, __s) \
485 for ((__s) = 0; \
486 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
487 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800488
Jani Nikulac3aeadc82016-03-15 21:51:09 +0200489#define for_each_port_masked(__port, __ports_mask) \
490 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
491 for_each_if ((__ports_mask) & (1 << (__port)))
492
Damien Lespiaud79b8142014-05-13 23:32:23 +0100493#define for_each_crtc(dev, crtc) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100494 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
Damien Lespiaud79b8142014-05-13 23:32:23 +0100495
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300496#define for_each_intel_plane(dev, intel_plane) \
497 list_for_each_entry(intel_plane, \
Chris Wilson91c8a322016-07-05 10:40:23 +0100498 &(dev)->mode_config.plane_list, \
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300499 base.head)
500
Matt Roperc107acf2016-05-12 07:06:01 -0700501#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100502 list_for_each_entry(intel_plane, \
503 &(dev)->mode_config.plane_list, \
Matt Roperc107acf2016-05-12 07:06:01 -0700504 base.head) \
505 for_each_if ((plane_mask) & \
506 (1 << drm_plane_index(&intel_plane->base)))
507
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300508#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
509 list_for_each_entry(intel_plane, \
510 &(dev)->mode_config.plane_list, \
511 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200512 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300513
Chris Wilson91c8a322016-07-05 10:40:23 +0100514#define for_each_intel_crtc(dev, intel_crtc) \
515 list_for_each_entry(intel_crtc, \
516 &(dev)->mode_config.crtc_list, \
517 base.head)
Damien Lespiaud063ae42014-05-13 23:32:21 +0100518
Chris Wilson91c8a322016-07-05 10:40:23 +0100519#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
520 list_for_each_entry(intel_crtc, \
521 &(dev)->mode_config.crtc_list, \
522 base.head) \
Matt Roper98d39492016-05-12 07:06:03 -0700523 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
524
Damien Lespiaub2784e12014-08-05 11:29:37 +0100525#define for_each_intel_encoder(dev, intel_encoder) \
526 list_for_each_entry(intel_encoder, \
527 &(dev)->mode_config.encoder_list, \
528 base.head)
529
Daniel Vetter3f6a5e12017-03-01 10:52:21 +0100530#define for_each_intel_connector_iter(intel_connector, iter) \
531 while ((intel_connector = to_intel_connector(drm_connector_list_iter_next(iter))))
532
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200533#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
534 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200535 for_each_if ((intel_encoder)->base.crtc == (__crtc))
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200536
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800537#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
538 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200539 for_each_if ((intel_connector)->base.encoder == (__encoder))
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800540
Borun Fub04c5bd2014-07-12 10:02:27 +0530541#define for_each_power_domain(domain, mask) \
542 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +0200543 for_each_if (BIT_ULL(domain) & (mask))
Borun Fub04c5bd2014-07-12 10:02:27 +0530544
Imre Deak75ccb2e2017-02-17 17:39:43 +0200545#define for_each_power_well(__dev_priv, __power_well) \
546 for ((__power_well) = (__dev_priv)->power_domains.power_wells; \
547 (__power_well) - (__dev_priv)->power_domains.power_wells < \
548 (__dev_priv)->power_domains.power_well_count; \
549 (__power_well)++)
550
551#define for_each_power_well_rev(__dev_priv, __power_well) \
552 for ((__power_well) = (__dev_priv)->power_domains.power_wells + \
553 (__dev_priv)->power_domains.power_well_count - 1; \
554 (__power_well) - (__dev_priv)->power_domains.power_wells >= 0; \
555 (__power_well)--)
556
557#define for_each_power_domain_well(__dev_priv, __power_well, __domain_mask) \
558 for_each_power_well(__dev_priv, __power_well) \
559 for_each_if ((__power_well)->domains & (__domain_mask))
560
561#define for_each_power_domain_well_rev(__dev_priv, __power_well, __domain_mask) \
562 for_each_power_well_rev(__dev_priv, __power_well) \
563 for_each_if ((__power_well)->domains & (__domain_mask))
564
Ville Syrjälädd576022017-11-17 21:19:14 +0200565#define for_each_new_intel_plane_in_state(__state, plane, new_plane_state, __i) \
Ville Syrjäläff32c542017-03-02 19:14:57 +0200566 for ((__i) = 0; \
567 (__i) < (__state)->base.dev->mode_config.num_total_plane && \
568 ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
Ville Syrjälädd576022017-11-17 21:19:14 +0200569 (new_plane_state) = to_intel_plane_state((__state)->base.planes[__i].new_state), 1); \
Ville Syrjäläff32c542017-03-02 19:14:57 +0200570 (__i)++) \
Ville Syrjälädd576022017-11-17 21:19:14 +0200571 for_each_if (plane)
Ville Syrjäläff32c542017-03-02 19:14:57 +0200572
Ville Syrjäläd305e062017-08-30 21:57:03 +0300573#define for_each_new_intel_crtc_in_state(__state, crtc, new_crtc_state, __i) \
574 for ((__i) = 0; \
575 (__i) < (__state)->base.dev->mode_config.num_crtc && \
576 ((crtc) = to_intel_crtc((__state)->base.crtcs[__i].ptr), \
577 (new_crtc_state) = to_intel_crtc_state((__state)->base.crtcs[__i].new_state), 1); \
578 (__i)++) \
579 for_each_if (crtc)
580
Ville Syrjälä7b510452017-08-23 18:22:22 +0300581#define for_each_oldnew_intel_plane_in_state(__state, plane, old_plane_state, new_plane_state, __i) \
582 for ((__i) = 0; \
583 (__i) < (__state)->base.dev->mode_config.num_total_plane && \
584 ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
585 (old_plane_state) = to_intel_plane_state((__state)->base.planes[__i].old_state), \
586 (new_plane_state) = to_intel_plane_state((__state)->base.planes[__i].new_state), 1); \
587 (__i)++) \
588 for_each_if (plane)
589
Daniel Vettere7b903d2013-06-05 13:34:14 +0200590struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100591struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100592struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200593
Chris Wilsona6f766f2015-04-27 13:41:20 +0100594struct drm_i915_file_private {
595 struct drm_i915_private *dev_priv;
596 struct drm_file *file;
597
598 struct {
599 spinlock_t lock;
600 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100601/* 20ms is a fairly arbitrary limit (greater than the average frame time)
602 * chosen to prevent the CPU getting more than a frame ahead of the GPU
603 * (when using lax throttling for the frontbuffer). We also use it to
604 * offer free GPU waitboosts for severely congested workloads.
605 */
606#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100607 } mm;
608 struct idr context_idr;
609
Chris Wilson2e1b8732015-04-27 13:41:22 +0100610 struct intel_rps_client {
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100611 atomic_t boosts;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100612 } rps_client;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100613
Chris Wilsonc80ff162016-07-27 09:07:27 +0100614 unsigned int bsd_engine;
Mika Kuoppalab083a082016-11-18 15:10:47 +0200615
616/* Client can have a maximum of 3 contexts banned before
617 * it is denied of creating new contexts. As one context
618 * ban needs 4 consecutive hangs, and more if there is
619 * progress in between, this is a last resort stop gap measure
620 * to limit the badly behaving clients access to gpu.
621 */
622#define I915_MAX_CLIENT_CONTEXT_BANS 3
Chris Wilson77b25a92017-07-21 13:32:30 +0100623 atomic_t context_bans;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100624};
625
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100626/* Used by dp and fdi links */
627struct intel_link_m_n {
628 uint32_t tu;
629 uint32_t gmch_m;
630 uint32_t gmch_n;
631 uint32_t link_m;
632 uint32_t link_n;
633};
634
635void intel_link_compute_m_n(int bpp, int nlanes,
636 int pixel_clock, int link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +0300637 struct intel_link_m_n *m_n,
638 bool reduce_m_n);
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100639
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640/* Interface history:
641 *
642 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100643 * 1.2: Add Power Management
644 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100645 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000646 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000647 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
648 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649 */
650#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000651#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652#define DRIVER_PATCHLEVEL 0
653
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700654struct opregion_header;
655struct opregion_acpi;
656struct opregion_swsci;
657struct opregion_asle;
658
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100659struct intel_opregion {
Williams, Dan J115719f2015-10-12 21:12:57 +0000660 struct opregion_header *header;
661 struct opregion_acpi *acpi;
662 struct opregion_swsci *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300663 u32 swsci_gbda_sub_functions;
664 u32 swsci_sbcb_sub_functions;
Williams, Dan J115719f2015-10-12 21:12:57 +0000665 struct opregion_asle *asle;
Jani Nikula04ebaad2015-12-15 13:18:00 +0200666 void *rvda;
Jani Nikulaab3595b2017-08-17 14:52:09 +0300667 void *vbt_firmware;
Jani Nikula82730382015-12-14 12:50:52 +0200668 const void *vbt;
Jani Nikulaada8f952015-12-15 13:17:12 +0200669 u32 vbt_size;
Williams, Dan J115719f2015-10-12 21:12:57 +0000670 u32 *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200671 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100672};
Chris Wilson44834a62010-08-19 16:09:23 +0100673#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100674
Chris Wilson6ef3d422010-08-04 20:26:07 +0100675struct intel_overlay;
676struct intel_overlay_error_state;
677
yakui_zhao9b9d1722009-05-31 17:17:17 +0800678struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100679 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800680 u8 dvo_port;
681 u8 slave_addr;
682 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100683 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400684 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800685};
686
Jani Nikula7bd688c2013-11-08 16:48:56 +0200687struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200688struct intel_encoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100689struct intel_atomic_state;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200690struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000691struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100692struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200693struct intel_limit;
694struct dpll;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200695struct intel_cdclk_state;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100696
Jesse Barnese70236a2009-09-21 10:42:27 -0700697struct drm_i915_display_funcs {
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200698 void (*get_cdclk)(struct drm_i915_private *dev_priv,
699 struct intel_cdclk_state *cdclk_state);
Ville Syrjäläb0587e42017-01-26 21:52:01 +0200700 void (*set_cdclk)(struct drm_i915_private *dev_priv,
701 const struct intel_cdclk_state *cdclk_state);
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200702 int (*get_fifo_size)(struct drm_i915_private *dev_priv,
703 enum i9xx_plane_id i9xx_plane);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100704 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropered4a6a72016-02-23 17:20:13 -0800705 int (*compute_intermediate_wm)(struct drm_device *dev,
706 struct intel_crtc *intel_crtc,
707 struct intel_crtc_state *newstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100708 void (*initial_watermarks)(struct intel_atomic_state *state,
709 struct intel_crtc_state *cstate);
710 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
711 struct intel_crtc_state *cstate);
712 void (*optimize_watermarks)(struct intel_atomic_state *state,
713 struct intel_crtc_state *cstate);
Matt Roper98d39492016-05-12 07:06:03 -0700714 int (*compute_global_watermarks)(struct drm_atomic_state *state);
Ville Syrjälä432081b2016-10-31 22:37:03 +0200715 void (*update_wm)(struct intel_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200716 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100717 /* Returns the active state of the crtc, and if the crtc is active,
718 * fills out the pipe-config with the hw state. */
719 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200720 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000721 void (*get_initial_plane_config)(struct intel_crtc *,
722 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200723 int (*crtc_compute_clock)(struct intel_crtc *crtc,
724 struct intel_crtc_state *crtc_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +0200725 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
726 struct drm_atomic_state *old_state);
727 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
728 struct drm_atomic_state *old_state);
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +0200729 void (*update_crtcs)(struct drm_atomic_state *state);
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200730 void (*audio_codec_enable)(struct intel_encoder *encoder,
731 const struct intel_crtc_state *crtc_state,
732 const struct drm_connector_state *conn_state);
733 void (*audio_codec_disable)(struct intel_encoder *encoder,
734 const struct intel_crtc_state *old_crtc_state,
735 const struct drm_connector_state *old_conn_state);
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +0200736 void (*fdi_link_train)(struct intel_crtc *crtc,
737 const struct intel_crtc_state *crtc_state);
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200738 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100739 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700740 /* clock updates for mode set */
741 /* cursor updates */
742 /* render clock increase/decrease */
743 /* display clock increase/decrease */
744 /* pll clock increase/decrease */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +0000745
Maarten Lankhorstb95c5322016-03-30 17:16:34 +0200746 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
747 void (*load_luts)(struct drm_crtc_state *crtc_state);
Jesse Barnese70236a2009-09-21 10:42:27 -0700748};
749
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200750#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
751#define CSR_VERSION_MAJOR(version) ((version) >> 16)
752#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
753
Daniel Vettereb805622015-05-04 14:58:44 +0200754struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200755 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200756 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530757 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200758 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200759 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200760 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200761 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200762 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200763 uint32_t dc_state;
Imre Deaka37baf32016-02-29 22:49:03 +0200764 uint32_t allowed_dc_mask;
Daniel Vettereb805622015-05-04 14:58:44 +0200765};
766
Joonas Lahtinen604db652016-10-05 13:50:16 +0300767#define DEV_INFO_FOR_EACH_FLAG(func) \
768 func(is_mobile); \
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +0200769 func(is_lp); \
Jani Nikulac007fb42016-10-31 12:18:28 +0200770 func(is_alpha_support); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300771 /* Keep has_* in alphabetical order */ \
Joonas Lahtinendfc51482016-11-03 10:39:46 +0200772 func(has_64bit_reloc); \
Michel Thierry9e1d0e62016-12-05 17:57:03 -0800773 func(has_aliasing_ppgtt); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300774 func(has_csr); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300775 func(has_ddi); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300776 func(has_dp_mst); \
Michel Thierry142bc7d2017-06-20 10:57:46 +0100777 func(has_reset_engine); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300778 func(has_fbc); \
779 func(has_fpga_dbg); \
Michel Thierry9e1d0e62016-12-05 17:57:03 -0800780 func(has_full_ppgtt); \
781 func(has_full_48bit_ppgtt); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300782 func(has_gmch_display); \
783 func(has_guc); \
Michal Wajdeczkof8a58d62017-05-26 11:13:25 +0000784 func(has_guc_ct); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300785 func(has_hotplug); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300786 func(has_l3_dpf); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300787 func(has_llc); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300788 func(has_logical_ring_contexts); \
Chris Wilsone7af3112017-10-03 21:34:48 +0100789 func(has_logical_ring_preemption); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300790 func(has_overlay); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300791 func(has_pooled_eu); \
792 func(has_psr); \
793 func(has_rc6); \
794 func(has_rc6p); \
795 func(has_resource_streamer); \
796 func(has_runtime_pm); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300797 func(has_snoop); \
Chris Wilsonf4ce7662017-03-25 11:32:43 +0000798 func(unfenced_needs_alignment); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300799 func(cursor_needs_physical); \
800 func(hws_needs_physical); \
801 func(overlay_needs_physical); \
Mahesh Kumare57f1c022017-08-17 19:15:27 +0530802 func(supports_tv); \
803 func(has_ipc);
Daniel Vetterc96ea642012-08-08 22:01:51 +0200804
Imre Deak915490d2016-08-31 19:13:01 +0300805struct sseu_dev_info {
Imre Deakf08a0c92016-08-31 19:13:04 +0300806 u8 slice_mask;
Imre Deak57ec1712016-08-31 19:13:05 +0300807 u8 subslice_mask;
Imre Deak915490d2016-08-31 19:13:01 +0300808 u8 eu_total;
809 u8 eu_per_subslice;
Imre Deak43b67992016-08-31 19:13:02 +0300810 u8 min_eu_in_pool;
811 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
812 u8 subslice_7eu[3];
813 u8 has_slice_pg:1;
814 u8 has_subslice_pg:1;
815 u8 has_eu_pg:1;
Imre Deak915490d2016-08-31 19:13:01 +0300816};
817
Imre Deak57ec1712016-08-31 19:13:05 +0300818static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
819{
820 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
821}
822
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200823/* Keep in gen based order, and chronological order within a gen */
824enum intel_platform {
825 INTEL_PLATFORM_UNINITIALIZED = 0,
826 INTEL_I830,
827 INTEL_I845G,
828 INTEL_I85X,
829 INTEL_I865G,
830 INTEL_I915G,
831 INTEL_I915GM,
832 INTEL_I945G,
833 INTEL_I945GM,
834 INTEL_G33,
835 INTEL_PINEVIEW,
Jani Nikulac0f86832016-12-07 12:13:04 +0200836 INTEL_I965G,
837 INTEL_I965GM,
Jani Nikulaf69c11a2016-11-30 17:43:05 +0200838 INTEL_G45,
839 INTEL_GM45,
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200840 INTEL_IRONLAKE,
841 INTEL_SANDYBRIDGE,
842 INTEL_IVYBRIDGE,
843 INTEL_VALLEYVIEW,
844 INTEL_HASWELL,
845 INTEL_BROADWELL,
846 INTEL_CHERRYVIEW,
847 INTEL_SKYLAKE,
848 INTEL_BROXTON,
849 INTEL_KABYLAKE,
850 INTEL_GEMINILAKE,
Rodrigo Vivi71851fa2017-06-08 08:49:58 -0700851 INTEL_COFFEELAKE,
Rodrigo Vivi413f3c12017-06-06 13:30:30 -0700852 INTEL_CANNONLAKE,
Jani Nikula91600952017-02-28 13:11:43 +0200853 INTEL_MAX_PLATFORMS
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200854};
855
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500856struct intel_device_info {
Chris Wilson87f1f462014-08-09 19:18:42 +0100857 u16 device_id;
Tvrtko Ursulin4d34b112017-09-20 10:27:00 +0100858 u16 gen_mask;
859
860 u8 gen;
861 u8 gt; /* GT number, 0 if undefined */
862 u8 num_rings;
863 u8 ring_mask; /* Rings supported by the HW */
864
865 enum intel_platform platform;
Tvrtko Ursulinae7617f2017-09-27 17:41:38 +0100866 u32 platform_mask;
Tvrtko Ursulin4d34b112017-09-20 10:27:00 +0100867
868 u32 display_mmio_offset;
869
Tvrtko Ursulinac208a82016-05-10 10:57:07 +0100870 u8 num_pipes;
Damien Lespiaud615a162014-03-03 17:31:48 +0000871 u8 num_sprites[I915_MAX_PIPES];
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530872 u8 num_scalers[I915_MAX_PIPES];
Tvrtko Ursulin4d34b112017-09-20 10:27:00 +0100873
Matthew Auld2a9654b2017-10-06 23:18:16 +0100874 unsigned int page_sizes; /* page sizes supported by the HW */
875
Joonas Lahtinen604db652016-10-05 13:50:16 +0300876#define DEFINE_FLAG(name) u8 name:1
877 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
878#undef DEFINE_FLAG
Deepak M6f3fff62016-09-15 15:01:10 +0530879 u16 ddb_size; /* in blocks */
Tvrtko Ursulin4d34b112017-09-20 10:27:00 +0100880
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200881 /* Register offsets for the various display pipes and transcoders */
882 int pipe_offsets[I915_MAX_TRANSCODERS];
883 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200884 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300885 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600886
887 /* Slice/subslice/EU info */
Imre Deak43b67992016-08-31 19:13:02 +0300888 struct sseu_dev_info sseu;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000889
Lionel Landwerlinf577a032017-11-13 23:34:53 +0000890 u32 cs_timestamp_frequency_khz;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000891
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000892 struct color_luts {
893 u16 degamma_lut_size;
894 u16 gamma_lut_size;
895 } color;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500896};
897
Chris Wilson2bd160a2016-08-15 10:48:45 +0100898struct intel_display_error_state;
899
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000900struct i915_gpu_state {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100901 struct kref ref;
902 struct timeval time;
Chris Wilsonde867c22016-10-25 13:16:02 +0100903 struct timeval boottime;
904 struct timeval uptime;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100905
Chris Wilson9f267eb2016-10-12 10:05:19 +0100906 struct drm_i915_private *i915;
907
Chris Wilson2bd160a2016-08-15 10:48:45 +0100908 char error_msg[128];
909 bool simulated;
Chris Wilsonf73b5672017-03-02 15:03:56 +0000910 bool awake;
Chris Wilsone5aac872017-03-02 15:15:44 +0000911 bool wakelock;
912 bool suspended;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100913 int iommu;
914 u32 reset_count;
915 u32 suspend_count;
916 struct intel_device_info device_info;
Chris Wilson642c8a72017-02-06 21:36:07 +0000917 struct i915_params params;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100918
Michal Wajdeczko7d41ef32017-10-26 17:36:55 +0000919 struct i915_error_uc {
920 struct intel_uc_fw guc_fw;
921 struct intel_uc_fw huc_fw;
Michal Wajdeczko0397ac12017-10-26 17:36:56 +0000922 struct drm_i915_error_object *guc_log;
Michal Wajdeczko7d41ef32017-10-26 17:36:55 +0000923 } uc;
924
Chris Wilson2bd160a2016-08-15 10:48:45 +0100925 /* Generic register state */
926 u32 eir;
927 u32 pgtbl_er;
928 u32 ier;
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000929 u32 gtier[4], ngtier;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100930 u32 ccid;
931 u32 derrmr;
932 u32 forcewake;
933 u32 error; /* gen6+ */
934 u32 err_int; /* gen7 */
935 u32 fault_data0; /* gen8, gen9 */
936 u32 fault_data1; /* gen8, gen9 */
937 u32 done_reg;
938 u32 gac_eco;
939 u32 gam_ecochk;
940 u32 gab_ctl;
941 u32 gfx_mode;
Ben Widawskyd6369512016-09-20 16:54:32 +0300942
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000943 u32 nfence;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100944 u64 fence[I915_MAX_NUM_FENCES];
945 struct intel_overlay_error_state *overlay;
946 struct intel_display_error_state *display;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100947
948 struct drm_i915_error_engine {
949 int engine_id;
950 /* Software tracked state */
Chris Wilson398c8a32017-12-19 13:14:19 +0000951 bool idle;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100952 bool waiting;
953 int num_waiters;
Mika Kuoppala3fe3b032016-11-18 15:09:04 +0200954 unsigned long hangcheck_timestamp;
955 bool hangcheck_stalled;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100956 enum intel_engine_hangcheck_action hangcheck_action;
957 struct i915_address_space *vm;
958 int num_requests;
Michel Thierry702c8f82017-06-20 10:57:48 +0100959 u32 reset_count;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100960
Chris Wilsoncdb324b2016-10-04 21:11:30 +0100961 /* position of active request inside the ring */
962 u32 rq_head, rq_post, rq_tail;
963
Chris Wilson2bd160a2016-08-15 10:48:45 +0100964 /* our own tracking of ring head and tail */
965 u32 cpu_ring_head;
966 u32 cpu_ring_tail;
967
968 u32 last_seqno;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100969
970 /* Register state */
971 u32 start;
972 u32 tail;
973 u32 head;
974 u32 ctl;
Chris Wilson21a2c582016-08-15 10:49:11 +0100975 u32 mode;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100976 u32 hws;
977 u32 ipeir;
978 u32 ipehr;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100979 u32 bbstate;
980 u32 instpm;
981 u32 instps;
982 u32 seqno;
983 u64 bbaddr;
984 u64 acthd;
985 u32 fault_reg;
986 u64 faddr;
987 u32 rc_psmi; /* sleep state */
988 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
Ben Widawskyd6369512016-09-20 16:54:32 +0300989 struct intel_instdone instdone;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100990
Chris Wilson4fa60532017-01-29 09:24:33 +0000991 struct drm_i915_error_context {
992 char comm[TASK_COMM_LEN];
993 pid_t pid;
994 u32 handle;
995 u32 hw_id;
Chris Wilson1f181222017-10-03 21:34:50 +0100996 int priority;
Chris Wilson4fa60532017-01-29 09:24:33 +0000997 int ban_score;
998 int active;
999 int guilty;
1000 } context;
1001
Chris Wilson2bd160a2016-08-15 10:48:45 +01001002 struct drm_i915_error_object {
Chris Wilson2bd160a2016-08-15 10:48:45 +01001003 u64 gtt_offset;
Chris Wilson03382df2016-08-15 10:49:09 +01001004 u64 gtt_size;
Chris Wilson0a970152016-10-12 10:05:22 +01001005 int page_count;
1006 int unused;
Chris Wilson2bd160a2016-08-15 10:48:45 +01001007 u32 *pages[0];
1008 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
1009
Chris Wilsonb0fd47a2017-04-15 10:39:02 +01001010 struct drm_i915_error_object **user_bo;
1011 long user_bo_count;
1012
Chris Wilson2bd160a2016-08-15 10:48:45 +01001013 struct drm_i915_error_object *wa_ctx;
Chris Wilson4e90a6e22017-11-26 22:09:01 +00001014 struct drm_i915_error_object *default_state;
Chris Wilson2bd160a2016-08-15 10:48:45 +01001015
1016 struct drm_i915_error_request {
1017 long jiffies;
Chris Wilsonc84455b2016-08-15 10:49:08 +01001018 pid_t pid;
Chris Wilson35ca0392016-10-13 11:18:14 +01001019 u32 context;
Chris Wilson1f181222017-10-03 21:34:50 +01001020 int priority;
Mika Kuoppala84102172016-11-16 17:20:32 +02001021 int ban_score;
Chris Wilson2bd160a2016-08-15 10:48:45 +01001022 u32 seqno;
1023 u32 head;
1024 u32 tail;
Mika Kuoppala76e70082017-09-22 15:43:07 +03001025 } *requests, execlist[EXECLIST_MAX_PORTS];
1026 unsigned int num_ports;
Chris Wilson2bd160a2016-08-15 10:48:45 +01001027
1028 struct drm_i915_error_waiter {
1029 char comm[TASK_COMM_LEN];
1030 pid_t pid;
1031 u32 seqno;
1032 } *waiters;
1033
1034 struct {
1035 u32 gfx_mode;
1036 union {
1037 u64 pdp[4];
1038 u32 pp_dir_base;
1039 };
1040 } vm_info;
Chris Wilson2bd160a2016-08-15 10:48:45 +01001041 } engine[I915_NUM_ENGINES];
1042
1043 struct drm_i915_error_buffer {
1044 u32 size;
1045 u32 name;
1046 u32 rseqno[I915_NUM_ENGINES], wseqno;
1047 u64 gtt_offset;
1048 u32 read_domains;
1049 u32 write_domain;
1050 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
1051 u32 tiling:2;
1052 u32 dirty:1;
1053 u32 purgeable:1;
1054 u32 userptr:1;
1055 s32 engine:4;
1056 u32 cache_level:3;
1057 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
1058 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
1059 struct i915_address_space *active_vm[I915_NUM_ENGINES];
1060};
1061
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001062enum i915_cache_level {
1063 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +01001064 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
1065 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
1066 caches, eg sampler/render caches, and the
1067 large Last-Level-Cache. LLC is coherent with
1068 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +01001069 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001070};
1071
Chris Wilson85fd4f52016-12-05 14:29:36 +00001072#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
1073
Paulo Zanonia4001f12015-02-13 17:23:44 -02001074enum fb_op_origin {
1075 ORIGIN_GTT,
1076 ORIGIN_CPU,
1077 ORIGIN_CS,
1078 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -03001079 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -02001080};
1081
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001082struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001083 /* This is always the inner lock when overlapping with struct_mutex and
1084 * it's the outer lock when overlapping with stolen_lock. */
1085 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -07001086 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001087 unsigned int possible_framebuffer_bits;
1088 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -02001089 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -02001090 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001091
Ben Widawskyc4213882014-06-19 12:06:10 -07001092 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001093 struct drm_mm_node *compressed_llb;
1094
Rodrigo Vivida46f932014-08-01 02:04:45 -07001095 bool false_color;
1096
Paulo Zanonid029bca2015-10-15 10:44:46 -03001097 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001098 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -03001099
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001100 bool underrun_detected;
1101 struct work_struct underrun_work;
1102
Paulo Zanoni525a4f92017-07-14 16:38:22 -03001103 /*
1104 * Due to the atomic rules we can't access some structures without the
1105 * appropriate locking, so we cache information here in order to avoid
1106 * these problems.
1107 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001108 struct intel_fbc_state_cache {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001109 struct i915_vma *vma;
1110
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001111 struct {
1112 unsigned int mode_flags;
1113 uint32_t hsw_bdw_pixel_rate;
1114 } crtc;
1115
1116 struct {
1117 unsigned int rotation;
1118 int src_w;
1119 int src_h;
1120 bool visible;
Juha-Pekka Heikkilabf0a5d42017-10-17 23:08:07 +03001121 /*
1122 * Display surface base address adjustement for
1123 * pageflips. Note that on gen4+ this only adjusts up
1124 * to a tile, offsets within a tile are handled in
1125 * the hw itself (with the TILEOFF register).
1126 */
1127 int adjusted_x;
1128 int adjusted_y;
Juha-Pekka Heikkila31d1d3c2017-10-17 23:08:11 +03001129
1130 int y;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001131 } plane;
1132
1133 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +02001134 const struct drm_format_info *format;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001135 unsigned int stride;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001136 } fb;
1137 } state_cache;
1138
Paulo Zanoni525a4f92017-07-14 16:38:22 -03001139 /*
1140 * This structure contains everything that's relevant to program the
1141 * hardware registers. When we want to figure out if we need to disable
1142 * and re-enable FBC for a new configuration we just check if there's
1143 * something different in the struct. The genx_fbc_activate functions
1144 * are supposed to read from it in order to program the registers.
1145 */
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001146 struct intel_fbc_reg_params {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001147 struct i915_vma *vma;
1148
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001149 struct {
1150 enum pipe pipe;
Ville Syrjäläed150302017-11-17 21:19:10 +02001151 enum i9xx_plane_id i9xx_plane;
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001152 unsigned int fence_y_offset;
1153 } crtc;
1154
1155 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +02001156 const struct drm_format_info *format;
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001157 unsigned int stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001158 } fb;
1159
1160 int cfb_size;
Praveen Paneri5654a162017-08-11 00:00:33 +05301161 unsigned int gen9_wa_cfb_stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001162 } params;
1163
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001164 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -02001165 bool scheduled;
Paulo Zanonica18d512016-01-21 18:03:05 -02001166 u32 scheduled_vblank;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001167 struct work_struct work;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001168 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001169
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001170 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001171};
1172
Chris Wilsonfe88d122016-12-31 11:20:12 +00001173/*
Vandana Kannan96178ee2015-01-10 02:25:56 +05301174 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1175 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1176 * parsing for same resolution.
1177 */
1178enum drrs_refresh_rate_type {
1179 DRRS_HIGH_RR,
1180 DRRS_LOW_RR,
1181 DRRS_MAX_RR, /* RR count */
1182};
1183
1184enum drrs_support_type {
1185 DRRS_NOT_SUPPORTED = 0,
1186 STATIC_DRRS_SUPPORT = 1,
1187 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301188};
1189
Daniel Vetter2807cf62014-07-11 10:30:11 -07001190struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +05301191struct i915_drrs {
1192 struct mutex mutex;
1193 struct delayed_work work;
1194 struct intel_dp *dp;
1195 unsigned busy_frontbuffer_bits;
1196 enum drrs_refresh_rate_type refresh_rate_type;
1197 enum drrs_support_type type;
1198};
1199
Rodrigo Vivia031d702013-10-03 16:15:06 -03001200struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -07001201 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -03001202 bool sink_support;
1203 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -07001204 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001205 bool active;
1206 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -07001207 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +05301208 bool psr2_support;
1209 bool aux_frame_sync;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08001210 bool link_standby;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05301211 bool y_cord_support;
1212 bool colorimetry_support;
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +05301213 bool alpm;
Rodrigo Vivi424644c2017-09-07 16:00:32 -07001214
Rodrigo Vivid0d5e0d2017-09-07 16:00:41 -07001215 void (*enable_source)(struct intel_dp *,
1216 const struct intel_crtc_state *);
Rodrigo Vivi424644c2017-09-07 16:00:32 -07001217 void (*disable_source)(struct intel_dp *,
1218 const struct intel_crtc_state *);
Rodrigo Vivi49ad3162017-09-07 16:00:40 -07001219 void (*enable_sink)(struct intel_dp *);
Rodrigo Vivie3702ac2017-09-07 16:00:34 -07001220 void (*activate)(struct intel_dp *);
Rodrigo Vivi2a5db872017-09-07 16:00:39 -07001221 void (*setup_vsc)(struct intel_dp *, const struct intel_crtc_state *);
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001222};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001223
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001224enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -03001225 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001226 PCH_IBX, /* Ibexpeak PCH */
Ville Syrjälä243dec52017-06-20 16:03:08 +03001227 PCH_CPT, /* Cougarpoint/Pantherpoint PCH */
1228 PCH_LPT, /* Lynxpoint/Wildcatpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05301229 PCH_SPT, /* Sunrisepoint PCH */
Rodrigo Vivi23247d72017-07-31 11:52:20 -07001230 PCH_KBP, /* Kaby Lake PCH */
1231 PCH_CNP, /* Cannon Lake PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001232 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001233};
1234
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001235enum intel_sbi_destination {
1236 SBI_ICLK,
1237 SBI_MPHY,
1238};
1239
Keith Packard435793d2011-07-12 14:56:22 -07001240#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +01001241#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +00001242#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Daniel Vetter656bfa32014-11-20 09:26:30 +01001243#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Manasi Navarec99a2592017-06-30 09:33:48 -07001244#define QUIRK_INCREASE_T12_DELAY (1<<6)
Jesse Barnesb690e962010-07-19 13:53:12 -07001245
Dave Airlie8be48d92010-03-30 05:34:14 +00001246struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +01001247struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +00001248
Daniel Vetterc2b91522012-02-14 22:37:19 +01001249struct intel_gmbus {
1250 struct i2c_adapter adapter;
Ville Syrjälä3e4d44e2016-03-07 17:56:59 +02001251#define GMBUS_FORCE_BIT_RETRY (1U << 31)
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +00001252 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001253 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001254 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +01001255 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001256 struct drm_i915_private *dev_priv;
1257};
1258
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001259struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +10001260 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001261 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -08001262 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -08001263 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001264 u32 saveSWF0[16];
1265 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +03001266 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +02001267 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -04001268 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -08001269 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001270};
Daniel Vetterc85aa882012-11-02 19:55:03 +01001271
Imre Deakddeea5b2014-05-05 15:19:56 +03001272struct vlv_s0ix_state {
1273 /* GAM */
1274 u32 wr_watermark;
1275 u32 gfx_prio_ctrl;
1276 u32 arb_mode;
1277 u32 gfx_pend_tlb0;
1278 u32 gfx_pend_tlb1;
1279 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1280 u32 media_max_req_count;
1281 u32 gfx_max_req_count;
1282 u32 render_hwsp;
1283 u32 ecochk;
1284 u32 bsd_hwsp;
1285 u32 blt_hwsp;
1286 u32 tlb_rd_addr;
1287
1288 /* MBC */
1289 u32 g3dctl;
1290 u32 gsckgctl;
1291 u32 mbctl;
1292
1293 /* GCP */
1294 u32 ucgctl1;
1295 u32 ucgctl3;
1296 u32 rcgctl1;
1297 u32 rcgctl2;
1298 u32 rstctl;
1299 u32 misccpctl;
1300
1301 /* GPM */
1302 u32 gfxpause;
1303 u32 rpdeuhwtc;
1304 u32 rpdeuc;
1305 u32 ecobus;
1306 u32 pwrdwnupctl;
1307 u32 rp_down_timeout;
1308 u32 rp_deucsw;
1309 u32 rcubmabdtmr;
1310 u32 rcedata;
1311 u32 spare2gh;
1312
1313 /* Display 1 CZ domain */
1314 u32 gt_imr;
1315 u32 gt_ier;
1316 u32 pm_imr;
1317 u32 pm_ier;
1318 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1319
1320 /* GT SA CZ domain */
1321 u32 tilectl;
1322 u32 gt_fifoctl;
1323 u32 gtlc_wake_ctrl;
1324 u32 gtlc_survive;
1325 u32 pmwgicz;
1326
1327 /* Display 2 CZ domain */
1328 u32 gu_ctl0;
1329 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001330 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001331 u32 clock_gate_dis2;
1332};
1333
Chris Wilsonbf225f22014-07-10 20:31:18 +01001334struct intel_rps_ei {
Mika Kuoppala679cb6c2017-03-15 17:43:03 +02001335 ktime_t ktime;
Chris Wilsonbf225f22014-07-10 20:31:18 +01001336 u32 render_c0;
1337 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001338};
1339
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001340struct intel_rps {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001341 /*
1342 * work, interrupts_enabled and pm_iir are protected by
1343 * dev_priv->irq_lock
1344 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001345 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001346 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001347 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001348
Dave Gordonb20e3cf2016-09-12 21:19:35 +01001349 /* PM interrupt bits that should never be masked */
Sagar Arun Kamble5dd04552017-03-11 08:07:00 +05301350 u32 pm_intrmsk_mbz;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05301351
Ben Widawskyb39fb292014-03-19 18:31:11 -07001352 /* Frequencies are stored in potentially platform dependent multiples.
1353 * In other words, *_freq needs to be multiplied by X to be interesting.
1354 * Soft limits are those which are used for the dynamic reclocking done
1355 * by the driver (raise frequencies under heavy loads, and lower for
1356 * lighter loads). Hard limits are those imposed by the hardware.
1357 *
1358 * A distinction is made for overclocking, which is never enabled by
1359 * default, and is considered to be above the hard limit if it's
1360 * possible at all.
1361 */
1362 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1363 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1364 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1365 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1366 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001367 u8 boost_freq; /* Frequency to request when wait boosting */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001368 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001369 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1370 u8 rp1_freq; /* "less than" RP0 power/freqency */
1371 u8 rp0_freq; /* Non-overclocked max frequency. */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001372 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001373
Chris Wilson8fb55192015-04-07 16:20:28 +01001374 u8 up_threshold; /* Current %busy required to uplock */
1375 u8 down_threshold; /* Current %busy required to downclock */
1376
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001377 int last_adj;
1378 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1379
Chris Wilsonc0951f02013-10-10 21:58:50 +01001380 bool enabled;
Chris Wilson7b92c1b2017-06-28 13:35:48 +01001381 atomic_t num_waiters;
1382 atomic_t boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001383
Chris Wilsonbf225f22014-07-10 20:31:18 +01001384 /* manual wa residency calculations */
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001385 struct intel_rps_ei ei;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001386};
1387
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01001388struct intel_rc6 {
1389 bool enabled;
1390};
1391
1392struct intel_llc_pstate {
1393 bool enabled;
1394};
1395
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001396struct intel_gen6_power_mgmt {
1397 struct intel_rps rps;
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +01001398 struct intel_rc6 rc6;
1399 struct intel_llc_pstate llc_pstate;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001400};
1401
Daniel Vetter1a240d42012-11-29 22:18:51 +01001402/* defined intel_pm.c */
1403extern spinlock_t mchdev_lock;
1404
Daniel Vetterc85aa882012-11-02 19:55:03 +01001405struct intel_ilk_power_mgmt {
1406 u8 cur_delay;
1407 u8 min_delay;
1408 u8 max_delay;
1409 u8 fmax;
1410 u8 fstart;
1411
1412 u64 last_count1;
1413 unsigned long last_time1;
1414 unsigned long chipset_power;
1415 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001416 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001417 unsigned long gfx_power;
1418 u8 corr;
1419
1420 int c_m;
1421 int r_t;
1422};
1423
Imre Deakc6cb5822014-03-04 19:22:55 +02001424struct drm_i915_private;
1425struct i915_power_well;
1426
1427struct i915_power_well_ops {
1428 /*
1429 * Synchronize the well's hw state to match the current sw state, for
1430 * example enable/disable it based on the current refcount. Called
1431 * during driver init and resume time, possibly after first calling
1432 * the enable/disable handlers.
1433 */
1434 void (*sync_hw)(struct drm_i915_private *dev_priv,
1435 struct i915_power_well *power_well);
1436 /*
1437 * Enable the well and resources that depend on it (for example
1438 * interrupts located on the well). Called after the 0->1 refcount
1439 * transition.
1440 */
1441 void (*enable)(struct drm_i915_private *dev_priv,
1442 struct i915_power_well *power_well);
1443 /*
1444 * Disable the well and resources that depend on it. Called after
1445 * the 1->0 refcount transition.
1446 */
1447 void (*disable)(struct drm_i915_private *dev_priv,
1448 struct i915_power_well *power_well);
1449 /* Returns the hw enabled state. */
1450 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1451 struct i915_power_well *power_well);
1452};
1453
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001454/* Power well structure for haswell */
1455struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001456 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001457 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001458 /* power well enable/disable usage count */
1459 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001460 /* cached hw enabled state */
1461 bool hw_enabled;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02001462 u64 domains;
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001463 /* unique identifier for this power well */
Imre Deak438b8dc2017-07-11 23:42:30 +03001464 enum i915_power_well_id id;
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +03001465 /*
1466 * Arbitraty data associated with this power well. Platform and power
1467 * well specific.
1468 */
Imre Deakb5565a22017-07-06 17:40:29 +03001469 union {
1470 struct {
1471 enum dpio_phy phy;
1472 } bxt;
Imre Deak001bd2c2017-07-12 18:54:13 +03001473 struct {
1474 /* Mask of pipes whose IRQ logic is backed by the pw */
1475 u8 irq_pipe_mask;
1476 /* The pw is backing the VGA functionality */
1477 bool has_vga:1;
Imre Deakb2891eb2017-07-11 23:42:35 +03001478 bool has_fuses:1;
Imre Deak001bd2c2017-07-12 18:54:13 +03001479 } hsw;
Imre Deakb5565a22017-07-06 17:40:29 +03001480 };
Imre Deakc6cb5822014-03-04 19:22:55 +02001481 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001482};
1483
Imre Deak83c00f52013-10-25 17:36:47 +03001484struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001485 /*
1486 * Power wells needed for initialization at driver init and suspend
1487 * time are on. They are kept on until after the first modeset.
1488 */
1489 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001490 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001491 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001492
Imre Deak83c00f52013-10-25 17:36:47 +03001493 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001494 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001495 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +03001496};
1497
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001498#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001499struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001500 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001501 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001502 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001503};
1504
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001505struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001506 /** Memory allocator for GTT stolen memory */
1507 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -03001508 /** Protects the usage of the GTT stolen memory allocator. This is
1509 * always the inner lock when overlapping with struct_mutex. */
1510 struct mutex stolen_lock;
1511
Chris Wilsonf2123812017-10-16 12:40:37 +01001512 /* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
1513 spinlock_t obj_lock;
1514
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001515 /** List of all objects in gtt_space. Used to restore gtt
1516 * mappings on resume */
1517 struct list_head bound_list;
1518 /**
1519 * List of objects which are not bound to the GTT (thus
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001520 * are idle and not used by the GPU). These objects may or may
1521 * not actually have any pages attached.
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001522 */
1523 struct list_head unbound_list;
1524
Chris Wilson275f0392016-10-24 13:42:14 +01001525 /** List of all objects in gtt_space, currently mmaped by userspace.
1526 * All objects within this list must also be on bound_list.
1527 */
1528 struct list_head userfault_list;
1529
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001530 /**
1531 * List of objects which are pending destruction.
1532 */
1533 struct llist_head free_list;
1534 struct work_struct free_work;
Chris Wilson87701b42017-10-13 21:26:20 +01001535 spinlock_t free_lock;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001536
Chris Wilson66df1012017-08-22 18:38:28 +01001537 /**
1538 * Small stash of WC pages
1539 */
1540 struct pagevec wc_stash;
1541
Matthew Auld465c4032017-10-06 23:18:14 +01001542 /**
1543 * tmpfs instance used for shmem backed objects
1544 */
1545 struct vfsmount *gemfs;
1546
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001547 /** PPGTT used for aliasing the PPGTT with the GTT */
1548 struct i915_hw_ppgtt *aliasing_ppgtt;
1549
Chris Wilson2cfcd322014-05-20 08:28:43 +01001550 struct notifier_block oom_notifier;
Chris Wilsone87666b2016-04-04 14:46:43 +01001551 struct notifier_block vmap_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001552 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001553
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001554 /** LRU list of objects with fence regs on them. */
1555 struct list_head fence_list;
1556
Chris Wilson8a2421b2017-06-16 15:05:22 +01001557 /**
1558 * Workqueue to fault in userptr pages, flushed by the execbuf
1559 * when required but otherwise left to userspace to try again
1560 * on EAGAIN.
1561 */
1562 struct workqueue_struct *userptr_wq;
1563
Chris Wilson94312822017-05-03 10:39:18 +01001564 u64 unordered_timeline;
1565
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001566 /* the indicator for dispatch video commands on two BSD rings */
Joonas Lahtinen6f633402016-09-01 14:58:21 +03001567 atomic_t bsd_engine_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001568
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001569 /** Bit 6 swizzling required for X tiling */
1570 uint32_t bit_6_swizzle_x;
1571 /** Bit 6 swizzling required for Y tiling */
1572 uint32_t bit_6_swizzle_y;
1573
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001574 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001575 spinlock_t object_stat_lock;
Chris Wilson3ef7f222016-10-18 13:02:48 +01001576 u64 object_memory;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001577 u32 object_count;
1578};
1579
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001580struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001581 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001582 unsigned bytes;
1583 unsigned size;
1584 int err;
1585 u8 *buf;
1586 loff_t start;
1587 loff_t pos;
1588};
1589
Chris Wilsonee42c002017-12-11 19:41:34 +00001590#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */
1591
Chris Wilsonb52992c2016-10-28 13:58:24 +01001592#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1593#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1594
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001595#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1596#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1597
Daniel Vetter99584db2012-11-14 17:14:04 +01001598struct i915_gpu_error {
1599 /* For hangcheck timer */
1600#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1601#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001602
Chris Wilson737b1502015-01-26 18:03:03 +02001603 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001604
1605 /* For reset and error_state handling. */
1606 spinlock_t lock;
1607 /* Protected by the above dev->gpu_error.lock. */
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001608 struct i915_gpu_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001609
Daniel Vetter9db529a2017-08-08 10:08:28 +02001610 atomic_t pending_fb_pin;
1611
Chris Wilson094f9a52013-09-25 17:34:55 +01001612 unsigned long missed_irq_rings;
1613
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001614 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001615 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001616 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001617 * This is a counter which gets incremented when reset is triggered,
Chris Wilson8af29b02016-09-09 14:11:47 +01001618 *
Michel Thierry56306c62017-04-18 13:23:16 -07001619 * Before the reset commences, the I915_RESET_BACKOFF bit is set
Chris Wilson8af29b02016-09-09 14:11:47 +01001620 * meaning that any waiters holding onto the struct_mutex should
1621 * relinquish the lock immediately in order for the reset to start.
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001622 *
1623 * If reset is not completed succesfully, the I915_WEDGE bit is
1624 * set meaning that hardware is terminally sour and there is no
1625 * recovery. All waiters on the reset_queue will be woken when
1626 * that happens.
1627 *
1628 * This counter is used by the wait_seqno code to notice that reset
1629 * event happened and it needs to restart the entire ioctl (since most
1630 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001631 *
1632 * This is important for lock-free wait paths, where no contended lock
1633 * naturally enforces the correct ordering between the bail-out of the
1634 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001635 */
Chris Wilson8af29b02016-09-09 14:11:47 +01001636 unsigned long reset_count;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001637
Chris Wilson8c185ec2017-03-16 17:13:02 +00001638 /**
1639 * flags: Control various stages of the GPU reset
1640 *
1641 * #I915_RESET_BACKOFF - When we start a reset, we want to stop any
1642 * other users acquiring the struct_mutex. To do this we set the
1643 * #I915_RESET_BACKOFF bit in the error flags when we detect a reset
1644 * and then check for that bit before acquiring the struct_mutex (in
1645 * i915_mutex_lock_interruptible()?). I915_RESET_BACKOFF serves a
1646 * secondary role in preventing two concurrent global reset attempts.
1647 *
1648 * #I915_RESET_HANDOFF - To perform the actual GPU reset, we need the
1649 * struct_mutex. We try to acquire the struct_mutex in the reset worker,
1650 * but it may be held by some long running waiter (that we cannot
1651 * interrupt without causing trouble). Once we are ready to do the GPU
1652 * reset, we set the I915_RESET_HANDOFF bit and wakeup any waiters. If
1653 * they already hold the struct_mutex and want to participate they can
1654 * inspect the bit and do the reset directly, otherwise the worker
1655 * waits for the struct_mutex.
1656 *
Michel Thierry142bc7d2017-06-20 10:57:46 +01001657 * #I915_RESET_ENGINE[num_engines] - Since the driver doesn't need to
1658 * acquire the struct_mutex to reset an engine, we need an explicit
1659 * flag to prevent two concurrent reset attempts in the same engine.
1660 * As the number of engines continues to grow, allocate the flags from
1661 * the most significant bits.
1662 *
Chris Wilson8c185ec2017-03-16 17:13:02 +00001663 * #I915_WEDGED - If reset fails and we can no longer use the GPU,
1664 * we set the #I915_WEDGED bit. Prior to command submission, e.g.
1665 * i915_gem_request_alloc(), this bit is checked and the sequence
1666 * aborted (with -EIO reported to userspace) if set.
1667 */
Chris Wilson8af29b02016-09-09 14:11:47 +01001668 unsigned long flags;
Chris Wilson8c185ec2017-03-16 17:13:02 +00001669#define I915_RESET_BACKOFF 0
1670#define I915_RESET_HANDOFF 1
Daniel Vetter9db529a2017-08-08 10:08:28 +02001671#define I915_RESET_MODESET 2
Chris Wilson8af29b02016-09-09 14:11:47 +01001672#define I915_WEDGED (BITS_PER_LONG - 1)
Michel Thierry142bc7d2017-06-20 10:57:46 +01001673#define I915_RESET_ENGINE (I915_WEDGED - I915_NUM_ENGINES)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001674
Michel Thierry702c8f82017-06-20 10:57:48 +01001675 /** Number of times an engine has been reset */
1676 u32 reset_engine_count[I915_NUM_ENGINES];
1677
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001678 /**
Chris Wilson1f15b762016-07-01 17:23:14 +01001679 * Waitqueue to signal when a hang is detected. Used to for waiters
1680 * to release the struct_mutex for the reset to procede.
1681 */
1682 wait_queue_head_t wait_queue;
1683
1684 /**
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001685 * Waitqueue to signal when the reset has completed. Used by clients
1686 * that wait for dev_priv->mm.wedged to settle.
1687 */
1688 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001689
Chris Wilson094f9a52013-09-25 17:34:55 +01001690 /* For missed irq/seqno simulation. */
Chris Wilson688e6c72016-07-01 17:23:15 +01001691 unsigned long test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001692};
1693
Zhang Ruib8efb172013-02-05 15:41:53 +08001694enum modeset_restore {
1695 MODESET_ON_LID_OPEN,
1696 MODESET_DONE,
1697 MODESET_SUSPENDED,
1698};
1699
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001700#define DP_AUX_A 0x40
1701#define DP_AUX_B 0x10
1702#define DP_AUX_C 0x20
1703#define DP_AUX_D 0x30
1704
Xiong Zhang11c1b652015-08-17 16:04:04 +08001705#define DDC_PIN_B 0x05
1706#define DDC_PIN_C 0x04
1707#define DDC_PIN_D 0x06
1708
Paulo Zanoni6acab152013-09-12 17:06:24 -03001709struct ddi_vbt_port_info {
Ville Syrjäläd6038612017-10-30 16:57:02 +02001710 int max_tmds_clock;
1711
Damien Lespiauce4dd492014-08-01 11:07:54 +01001712 /*
1713 * This is an index in the HDMI/DVI DDI buffer translation table.
1714 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1715 * populate this field.
1716 */
1717#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001718 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001719
1720 uint8_t supports_dvi:1;
1721 uint8_t supports_hdmi:1;
1722 uint8_t supports_dp:1;
Imre Deaka98d9c12016-12-21 12:17:24 +02001723 uint8_t supports_edp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001724
1725 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001726 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001727
1728 uint8_t dp_boost_level;
1729 uint8_t hdmi_boost_level;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001730};
1731
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001732enum psr_lines_to_wait {
1733 PSR_0_LINES_TO_WAIT = 0,
1734 PSR_1_LINE_TO_WAIT,
1735 PSR_4_LINES_TO_WAIT,
1736 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301737};
1738
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001739struct intel_vbt_data {
1740 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1741 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1742
1743 /* Feature bits */
1744 unsigned int int_tv_support:1;
1745 unsigned int lvds_dither:1;
1746 unsigned int lvds_vbt:1;
1747 unsigned int int_crt_support:1;
1748 unsigned int lvds_use_ssc:1;
1749 unsigned int display_clock_mode:1;
1750 unsigned int fdi_rx_polarity_inverted:1;
Ville Syrjälä3e845c72016-04-08 16:28:12 +03001751 unsigned int panel_type:4;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001752 int lvds_ssc_freq;
1753 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1754
Pradeep Bhat83a72802014-03-28 10:14:57 +05301755 enum drrs_support_type drrs_type;
1756
Jani Nikula6aa23e62016-03-24 17:50:20 +02001757 struct {
1758 int rate;
1759 int lanes;
1760 int preemphasis;
1761 int vswing;
Jani Nikula06411f02016-03-24 17:50:21 +02001762 bool low_vswing;
Jani Nikula6aa23e62016-03-24 17:50:20 +02001763 bool initialized;
1764 bool support;
1765 int bpp;
1766 struct edp_power_seq pps;
1767 } edp;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001768
Jani Nikulaf00076d2013-12-14 20:38:29 -02001769 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001770 bool full_link;
1771 bool require_aux_wakeup;
1772 int idle_frames;
1773 enum psr_lines_to_wait lines_to_wait;
1774 int tp1_wakeup_time;
1775 int tp2_tp3_wakeup_time;
1776 } psr;
1777
1778 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001779 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001780 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001781 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001782 u8 min_brightness; /* min_brightness/255 of max */
Vidya Srinivasadd03372016-12-08 11:26:18 +02001783 u8 controller; /* brightness controller number */
Deepak M9a41e172016-04-26 16:14:24 +03001784 enum intel_backlight_type type;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001785 } backlight;
1786
Shobhit Kumard17c5442013-08-27 15:12:25 +03001787 /* MIPI DSI */
1788 struct {
1789 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301790 struct mipi_config *config;
1791 struct mipi_pps_data *pps;
Madhav Chauhan46e58322017-10-13 18:14:59 +05301792 u16 bl_ports;
1793 u16 cabc_ports;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301794 u8 seq_version;
1795 u32 size;
1796 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001797 const u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001798 } dsi;
1799
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001800 int crt_ddc_pin;
1801
1802 int child_dev_num;
Jani Nikulacc998582017-08-24 21:54:03 +03001803 struct child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001804
1805 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Jani Nikula9d6c8752016-03-24 17:50:22 +02001806 struct sdvo_device_mapping sdvo_mappings[2];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001807};
1808
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001809enum intel_ddb_partitioning {
1810 INTEL_DDB_PART_1_2,
1811 INTEL_DDB_PART_5_6, /* IVB+ */
1812};
1813
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001814struct intel_wm_level {
1815 bool enable;
1816 uint32_t pri_val;
1817 uint32_t spr_val;
1818 uint32_t cur_val;
1819 uint32_t fbc_val;
1820};
1821
Imre Deak820c1982013-12-17 14:46:36 +02001822struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001823 uint32_t wm_pipe[3];
1824 uint32_t wm_lp[3];
1825 uint32_t wm_lp_spr[3];
1826 uint32_t wm_linetime[3];
1827 bool enable_fbc_wm;
1828 enum intel_ddb_partitioning partitioning;
1829};
1830
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001831struct g4x_pipe_wm {
Ville Syrjälä1b313892016-11-28 19:37:08 +02001832 uint16_t plane[I915_MAX_PLANES];
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001833 uint16_t fbc;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001834};
1835
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001836struct g4x_sr_wm {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001837 uint16_t plane;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001838 uint16_t cursor;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001839 uint16_t fbc;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001840};
1841
1842struct vlv_wm_ddl_values {
1843 uint8_t plane[I915_MAX_PLANES];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001844};
1845
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001846struct vlv_wm_values {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001847 struct g4x_pipe_wm pipe[3];
1848 struct g4x_sr_wm sr;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001849 struct vlv_wm_ddl_values ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001850 uint8_t level;
1851 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001852};
1853
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001854struct g4x_wm_values {
1855 struct g4x_pipe_wm pipe[2];
1856 struct g4x_sr_wm sr;
1857 struct g4x_sr_wm hpll;
1858 bool cxsr;
1859 bool hpll_en;
1860 bool fbc_en;
1861};
1862
Damien Lespiauc1939242014-11-04 17:06:41 +00001863struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001864 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001865};
1866
1867static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1868{
Damien Lespiau16160e32014-11-04 17:06:53 +00001869 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001870}
1871
Damien Lespiau08db6652014-11-04 17:06:52 +00001872static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1873 const struct skl_ddb_entry *e2)
1874{
1875 if (e1->start == e2->start && e1->end == e2->end)
1876 return true;
1877
1878 return false;
1879}
1880
Damien Lespiauc1939242014-11-04 17:06:41 +00001881struct skl_ddb_allocation {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001882 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
Matt Roper4969d332015-09-24 15:53:10 -07001883 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001884};
1885
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001886struct skl_wm_values {
Matt Roper2b4b9f32016-05-12 07:06:07 -07001887 unsigned dirty_pipes;
Damien Lespiauc1939242014-11-04 17:06:41 +00001888 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001889};
1890
1891struct skl_wm_level {
Lyudea62163e2016-10-04 14:28:20 -04001892 bool plane_en;
1893 uint16_t plane_res_b;
1894 uint8_t plane_res_l;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001895};
1896
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05301897/* Stores plane specific WM parameters */
1898struct skl_wm_params {
1899 bool x_tiled, y_tiled;
1900 bool rc_surface;
1901 uint32_t width;
1902 uint8_t cpp;
1903 uint32_t plane_pixel_rate;
1904 uint32_t y_min_scanlines;
1905 uint32_t plane_bytes_per_line;
1906 uint_fixed_16_16_t plane_blocks_per_line;
1907 uint_fixed_16_16_t y_tile_minimum;
1908 uint32_t linetime_us;
1909};
1910
Paulo Zanonic67a4702013-08-19 13:18:09 -03001911/*
Paulo Zanoni765dab672014-03-07 20:08:18 -03001912 * This struct helps tracking the state needed for runtime PM, which puts the
1913 * device in PCI D3 state. Notice that when this happens, nothing on the
1914 * graphics device works, even register access, so we don't get interrupts nor
1915 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001916 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001917 * Every piece of our code that needs to actually touch the hardware needs to
1918 * either call intel_runtime_pm_get or call intel_display_power_get with the
1919 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001920 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001921 * Our driver uses the autosuspend delay feature, which means we'll only really
1922 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001923 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab672014-03-07 20:08:18 -03001924 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001925 *
1926 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1927 * goes back to false exactly before we reenable the IRQs. We use this variable
1928 * to check if someone is trying to enable/disable IRQs while they're supposed
1929 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001930 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001931 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001932 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001933 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001934struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001935 atomic_t wakeref_count;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001936 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001937 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001938};
1939
Daniel Vetter926321d2013-10-16 13:30:34 +02001940enum intel_pipe_crc_source {
1941 INTEL_PIPE_CRC_SOURCE_NONE,
1942 INTEL_PIPE_CRC_SOURCE_PLANE1,
1943 INTEL_PIPE_CRC_SOURCE_PLANE2,
1944 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001945 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001946 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1947 INTEL_PIPE_CRC_SOURCE_TV,
1948 INTEL_PIPE_CRC_SOURCE_DP_B,
1949 INTEL_PIPE_CRC_SOURCE_DP_C,
1950 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001951 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001952 INTEL_PIPE_CRC_SOURCE_MAX,
1953};
1954
Shuang He8bf1e9f2013-10-15 18:55:27 +01001955struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001956 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001957 uint32_t crc[5];
1958};
1959
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001960#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001961struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001962 spinlock_t lock;
1963 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001964 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001965 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001966 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001967 wait_queue_head_t wq;
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001968 int skipped;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001969};
1970
Daniel Vetterf99d7062014-06-19 16:01:59 +02001971struct i915_frontbuffer_tracking {
Chris Wilsonb5add952016-08-04 16:32:36 +01001972 spinlock_t lock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001973
1974 /*
1975 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1976 * scheduled flips.
1977 */
1978 unsigned busy_bits;
1979 unsigned flip_bits;
1980};
1981
Mika Kuoppala72253422014-10-07 17:21:26 +03001982struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001983 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001984 u32 value;
1985 /* bitmask representing WA bits */
1986 u32 mask;
1987};
1988
Oscar Mateod6242ae2017-10-17 13:27:51 -07001989#define I915_MAX_WA_REGS 16
Mika Kuoppala72253422014-10-07 17:21:26 +03001990
1991struct i915_workarounds {
1992 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1993 u32 count;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001994 u32 hw_whitelist_count[I915_NUM_ENGINES];
Mika Kuoppala72253422014-10-07 17:21:26 +03001995};
1996
Yu Zhangcf9d2892015-02-10 19:05:47 +08001997struct i915_virtual_gpu {
1998 bool active;
Tina Zhang8a4ab662017-08-14 15:20:46 +08001999 u32 caps;
Yu Zhangcf9d2892015-02-10 19:05:47 +08002000};
2001
Matt Roperaa363132015-09-24 15:53:18 -07002002/* used in computing the new watermarks state */
2003struct intel_wm_config {
2004 unsigned int num_pipes_active;
2005 bool sprites_enabled;
2006 bool sprites_scaled;
2007};
2008
Robert Braggd7965152016-11-07 19:49:52 +00002009struct i915_oa_format {
2010 u32 format;
2011 int size;
2012};
2013
Robert Bragg8a3003d2016-11-07 19:49:51 +00002014struct i915_oa_reg {
2015 i915_reg_t addr;
2016 u32 value;
2017};
2018
Lionel Landwerlin701f8232017-08-03 17:58:08 +01002019struct i915_oa_config {
2020 char uuid[UUID_STRING_LEN + 1];
2021 int id;
2022
2023 const struct i915_oa_reg *mux_regs;
2024 u32 mux_regs_len;
2025 const struct i915_oa_reg *b_counter_regs;
2026 u32 b_counter_regs_len;
2027 const struct i915_oa_reg *flex_regs;
2028 u32 flex_regs_len;
2029
2030 struct attribute_group sysfs_metric;
2031 struct attribute *attrs[2];
2032 struct device_attribute sysfs_metric_id;
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01002033
2034 atomic_t ref_count;
Lionel Landwerlin701f8232017-08-03 17:58:08 +01002035};
2036
Robert Braggeec688e2016-11-07 19:49:47 +00002037struct i915_perf_stream;
2038
Robert Bragg16d98b32016-12-07 21:40:33 +00002039/**
2040 * struct i915_perf_stream_ops - the OPs to support a specific stream type
2041 */
Robert Braggeec688e2016-11-07 19:49:47 +00002042struct i915_perf_stream_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00002043 /**
2044 * @enable: Enables the collection of HW samples, either in response to
2045 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
2046 * without `I915_PERF_FLAG_DISABLED`.
Robert Braggeec688e2016-11-07 19:49:47 +00002047 */
2048 void (*enable)(struct i915_perf_stream *stream);
2049
Robert Bragg16d98b32016-12-07 21:40:33 +00002050 /**
2051 * @disable: Disables the collection of HW samples, either in response
2052 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
2053 * the stream.
Robert Braggeec688e2016-11-07 19:49:47 +00002054 */
2055 void (*disable)(struct i915_perf_stream *stream);
2056
Robert Bragg16d98b32016-12-07 21:40:33 +00002057 /**
2058 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
Robert Braggeec688e2016-11-07 19:49:47 +00002059 * once there is something ready to read() for the stream
2060 */
2061 void (*poll_wait)(struct i915_perf_stream *stream,
2062 struct file *file,
2063 poll_table *wait);
2064
Robert Bragg16d98b32016-12-07 21:40:33 +00002065 /**
2066 * @wait_unlocked: For handling a blocking read, wait until there is
2067 * something to ready to read() for the stream. E.g. wait on the same
Robert Braggd7965152016-11-07 19:49:52 +00002068 * wait queue that would be passed to poll_wait().
Robert Braggeec688e2016-11-07 19:49:47 +00002069 */
2070 int (*wait_unlocked)(struct i915_perf_stream *stream);
2071
Robert Bragg16d98b32016-12-07 21:40:33 +00002072 /**
2073 * @read: Copy buffered metrics as records to userspace
2074 * **buf**: the userspace, destination buffer
2075 * **count**: the number of bytes to copy, requested by userspace
2076 * **offset**: zero at the start of the read, updated as the read
2077 * proceeds, it represents how many bytes have been copied so far and
2078 * the buffer offset for copying the next record.
Robert Braggeec688e2016-11-07 19:49:47 +00002079 *
Robert Bragg16d98b32016-12-07 21:40:33 +00002080 * Copy as many buffered i915 perf samples and records for this stream
2081 * to userspace as will fit in the given buffer.
Robert Braggeec688e2016-11-07 19:49:47 +00002082 *
Robert Bragg16d98b32016-12-07 21:40:33 +00002083 * Only write complete records; returning -%ENOSPC if there isn't room
2084 * for a complete record.
Robert Braggeec688e2016-11-07 19:49:47 +00002085 *
Robert Bragg16d98b32016-12-07 21:40:33 +00002086 * Return any error condition that results in a short read such as
2087 * -%ENOSPC or -%EFAULT, even though these may be squashed before
2088 * returning to userspace.
Robert Braggeec688e2016-11-07 19:49:47 +00002089 */
2090 int (*read)(struct i915_perf_stream *stream,
2091 char __user *buf,
2092 size_t count,
2093 size_t *offset);
2094
Robert Bragg16d98b32016-12-07 21:40:33 +00002095 /**
2096 * @destroy: Cleanup any stream specific resources.
Robert Braggeec688e2016-11-07 19:49:47 +00002097 *
2098 * The stream will always be disabled before this is called.
2099 */
2100 void (*destroy)(struct i915_perf_stream *stream);
2101};
2102
Robert Bragg16d98b32016-12-07 21:40:33 +00002103/**
2104 * struct i915_perf_stream - state for a single open stream FD
2105 */
Robert Braggeec688e2016-11-07 19:49:47 +00002106struct i915_perf_stream {
Robert Bragg16d98b32016-12-07 21:40:33 +00002107 /**
2108 * @dev_priv: i915 drm device
2109 */
Robert Braggeec688e2016-11-07 19:49:47 +00002110 struct drm_i915_private *dev_priv;
2111
Robert Bragg16d98b32016-12-07 21:40:33 +00002112 /**
2113 * @link: Links the stream into ``&drm_i915_private->streams``
2114 */
Robert Braggeec688e2016-11-07 19:49:47 +00002115 struct list_head link;
2116
Robert Bragg16d98b32016-12-07 21:40:33 +00002117 /**
2118 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
2119 * properties given when opening a stream, representing the contents
2120 * of a single sample as read() by userspace.
2121 */
Robert Braggeec688e2016-11-07 19:49:47 +00002122 u32 sample_flags;
Robert Bragg16d98b32016-12-07 21:40:33 +00002123
2124 /**
2125 * @sample_size: Considering the configured contents of a sample
2126 * combined with the required header size, this is the total size
2127 * of a single sample record.
2128 */
Robert Braggd7965152016-11-07 19:49:52 +00002129 int sample_size;
Robert Braggeec688e2016-11-07 19:49:47 +00002130
Robert Bragg16d98b32016-12-07 21:40:33 +00002131 /**
2132 * @ctx: %NULL if measuring system-wide across all contexts or a
2133 * specific context that is being monitored.
2134 */
Robert Braggeec688e2016-11-07 19:49:47 +00002135 struct i915_gem_context *ctx;
Robert Bragg16d98b32016-12-07 21:40:33 +00002136
2137 /**
2138 * @enabled: Whether the stream is currently enabled, considering
2139 * whether the stream was opened in a disabled state and based
2140 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
2141 */
Robert Braggeec688e2016-11-07 19:49:47 +00002142 bool enabled;
2143
Robert Bragg16d98b32016-12-07 21:40:33 +00002144 /**
2145 * @ops: The callbacks providing the implementation of this specific
2146 * type of configured stream.
2147 */
Robert Braggd7965152016-11-07 19:49:52 +00002148 const struct i915_perf_stream_ops *ops;
Lionel Landwerlin701f8232017-08-03 17:58:08 +01002149
2150 /**
2151 * @oa_config: The OA configuration used by the stream.
2152 */
2153 struct i915_oa_config *oa_config;
Robert Braggd7965152016-11-07 19:49:52 +00002154};
2155
Robert Bragg16d98b32016-12-07 21:40:33 +00002156/**
2157 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
2158 */
Robert Braggd7965152016-11-07 19:49:52 +00002159struct i915_oa_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00002160 /**
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01002161 * @is_valid_b_counter_reg: Validates register's address for
2162 * programming boolean counters for a particular platform.
2163 */
2164 bool (*is_valid_b_counter_reg)(struct drm_i915_private *dev_priv,
2165 u32 addr);
2166
2167 /**
2168 * @is_valid_mux_reg: Validates register's address for programming mux
2169 * for a particular platform.
2170 */
2171 bool (*is_valid_mux_reg)(struct drm_i915_private *dev_priv, u32 addr);
2172
2173 /**
2174 * @is_valid_flex_reg: Validates register's address for programming
2175 * flex EU filtering for a particular platform.
2176 */
2177 bool (*is_valid_flex_reg)(struct drm_i915_private *dev_priv, u32 addr);
2178
2179 /**
Robert Bragg16d98b32016-12-07 21:40:33 +00002180 * @init_oa_buffer: Resets the head and tail pointers of the
2181 * circular buffer for periodic OA reports.
2182 *
2183 * Called when first opening a stream for OA metrics, but also may be
2184 * called in response to an OA buffer overflow or other error
2185 * condition.
2186 *
2187 * Note it may be necessary to clear the full OA buffer here as part of
2188 * maintaining the invariable that new reports must be written to
2189 * zeroed memory for us to be able to reliable detect if an expected
2190 * report has not yet landed in memory. (At least on Haswell the OA
2191 * buffer tail pointer is not synchronized with reports being visible
2192 * to the CPU)
2193 */
Robert Braggd7965152016-11-07 19:49:52 +00002194 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002195
2196 /**
Robert Bragg19f81df2017-06-13 12:23:03 +01002197 * @enable_metric_set: Selects and applies any MUX configuration to set
2198 * up the Boolean and Custom (B/C) counters that are part of the
2199 * counter reports being sampled. May apply system constraints such as
Robert Bragg16d98b32016-12-07 21:40:33 +00002200 * disabling EU clock gating as required.
2201 */
Lionel Landwerlin701f8232017-08-03 17:58:08 +01002202 int (*enable_metric_set)(struct drm_i915_private *dev_priv,
2203 const struct i915_oa_config *oa_config);
Robert Bragg16d98b32016-12-07 21:40:33 +00002204
2205 /**
2206 * @disable_metric_set: Remove system constraints associated with using
2207 * the OA unit.
2208 */
Robert Braggd7965152016-11-07 19:49:52 +00002209 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002210
2211 /**
2212 * @oa_enable: Enable periodic sampling
2213 */
Robert Braggd7965152016-11-07 19:49:52 +00002214 void (*oa_enable)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002215
2216 /**
2217 * @oa_disable: Disable periodic sampling
2218 */
Robert Braggd7965152016-11-07 19:49:52 +00002219 void (*oa_disable)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002220
2221 /**
2222 * @read: Copy data from the circular OA buffer into a given userspace
2223 * buffer.
2224 */
Robert Braggd7965152016-11-07 19:49:52 +00002225 int (*read)(struct i915_perf_stream *stream,
2226 char __user *buf,
2227 size_t count,
2228 size_t *offset);
Robert Bragg16d98b32016-12-07 21:40:33 +00002229
2230 /**
Robert Bragg19f81df2017-06-13 12:23:03 +01002231 * @oa_hw_tail_read: read the OA tail pointer register
Robert Bragg16d98b32016-12-07 21:40:33 +00002232 *
Robert Bragg19f81df2017-06-13 12:23:03 +01002233 * In particular this enables us to share all the fiddly code for
2234 * handling the OA unit tail pointer race that affects multiple
2235 * generations.
Robert Bragg16d98b32016-12-07 21:40:33 +00002236 */
Robert Bragg19f81df2017-06-13 12:23:03 +01002237 u32 (*oa_hw_tail_read)(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00002238};
2239
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002240struct intel_cdclk_state {
2241 unsigned int cdclk, vco, ref;
Ville Syrjälä64600bd2017-10-24 12:52:08 +03002242 u8 voltage_level;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002243};
2244
Jani Nikula77fec552014-03-31 14:27:22 +03002245struct drm_i915_private {
Chris Wilson8f460e22016-06-24 14:00:18 +01002246 struct drm_device drm;
2247
Chris Wilsonefab6d82015-04-07 16:20:57 +01002248 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01002249 struct kmem_cache *vmas;
Chris Wilsond1b48c12017-08-16 09:52:08 +01002250 struct kmem_cache *luts;
Chris Wilsonefab6d82015-04-07 16:20:57 +01002251 struct kmem_cache *requests;
Chris Wilson52e54202016-11-14 20:41:02 +00002252 struct kmem_cache *dependencies;
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01002253 struct kmem_cache *priorities;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002254
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002255 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002256
Matthew Auld77894222017-12-11 15:18:18 +00002257 /**
2258 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
2259 * end of stolen which we can optionally use to create GEM objects
Matthew Auldb1ace602017-12-11 15:18:21 +00002260 * backed by stolen memory. Note that stolen_usable_size tells us
Matthew Auld77894222017-12-11 15:18:18 +00002261 * exactly how much of this we are actually allowed to use, given that
2262 * some portion of it is in fact reserved for use by hardware functions.
2263 */
2264 struct resource dsm;
Matthew Auld17a05342017-12-11 15:18:19 +00002265 /**
2266 * Reseved portion of Data Stolen Memory
2267 */
2268 struct resource dsm_reserved;
Matthew Auld77894222017-12-11 15:18:18 +00002269
Matthew Auldb1ace602017-12-11 15:18:21 +00002270 /*
2271 * Stolen memory is segmented in hardware with different portions
2272 * offlimits to certain functions.
2273 *
2274 * The drm_mm is initialised to the total accessible range, as found
2275 * from the PCI config. On Broadwell+, this is further restricted to
2276 * avoid the first page! The upper end of stolen memory is reserved for
2277 * hardware functions and similarly removed from the accessible range.
2278 */
Matthew Auldb7128ef2017-12-11 15:18:22 +00002279 resource_size_t stolen_usable_size; /* Total size minus reserved ranges */
Matthew Auldb1ace602017-12-11 15:18:21 +00002280
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002281 void __iomem *regs;
2282
Chris Wilson907b28c2013-07-19 20:36:52 +01002283 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002284
Yu Zhangcf9d2892015-02-10 19:05:47 +08002285 struct i915_virtual_gpu vgpu;
2286
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08002287 struct intel_gvt *gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002288
Anusha Srivatsabd1328582017-01-18 08:05:53 -08002289 struct intel_huc huc;
Alex Dai33a732f2015-08-12 15:43:36 +01002290 struct intel_guc guc;
2291
Daniel Vettereb805622015-05-04 14:58:44 +02002292 struct intel_csr csr;
2293
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03002294 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01002295
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002296 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
2297 * controller on different i2c buses. */
2298 struct mutex gmbus_mutex;
2299
2300 /**
2301 * Base address of the gmbus and gpio block.
2302 */
2303 uint32_t gpio_mmio_base;
2304
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05302305 /* MMIO base address for MIPI regs */
2306 uint32_t mipi_mmio_base;
2307
Ville Syrjälä443a3892015-11-11 20:34:15 +02002308 uint32_t psr_mmio_base;
2309
Imre Deak44cb7342016-08-10 14:07:29 +03002310 uint32_t pps_mmio_base;
2311
Daniel Vetter28c70f12012-12-01 13:53:45 +01002312 wait_queue_head_t gmbus_wait_queue;
2313
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002314 struct pci_dev *bridge_dev;
Akash Goel3b3f1652016-10-13 22:44:48 +05302315 struct intel_engine_cs *engine[I915_NUM_ENGINES];
Chris Wilsone7af3112017-10-03 21:34:48 +01002316 /* Context used internally to idle the GPU and setup initial state */
2317 struct i915_gem_context *kernel_context;
2318 /* Context only to be used for injecting preemption commands */
2319 struct i915_gem_context *preempt_context;
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00002320 struct intel_engine_cs *engine_class[MAX_ENGINE_CLASS + 1]
2321 [MAX_ENGINE_INSTANCE + 1];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002322
Daniel Vetterba8286f2014-09-11 07:43:25 +02002323 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002324 struct resource mch_res;
2325
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002326 /* protects the irq masks */
2327 spinlock_t irq_lock;
2328
Imre Deakf8b79e52014-03-04 19:23:07 +02002329 bool display_irqs_enabled;
2330
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01002331 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
2332 struct pm_qos_request pm_qos;
2333
Ville Syrjäläa5805162015-05-26 20:42:30 +03002334 /* Sideband mailbox protection */
2335 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002336
2337 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07002338 union {
2339 u32 irq_mask;
2340 u32 de_irq_mask[I915_MAX_PIPES];
2341 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002342 u32 gt_irq_mask;
Akash Goelf4e9af42016-10-12 21:54:30 +05302343 u32 pm_imr;
2344 u32 pm_ier;
Deepak Sa6706b42014-03-15 20:23:22 +05302345 u32 pm_rps_events;
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05302346 u32 pm_guc_events;
Imre Deak91d181d2014-02-10 18:42:49 +02002347 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002348
Jani Nikula5fcece82015-05-27 15:03:42 +03002349 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02002350 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05302351 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002352 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03002353 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002354
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002355 bool preserve_bios_swizzle;
2356
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002357 /* overlay */
2358 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002359
Jani Nikula58c68772013-11-08 16:48:54 +02002360 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02002361 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03002362
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002363 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002364 bool no_aux_handshake;
2365
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002366 /* protects panel power sequencer state */
2367 struct mutex pps_mutex;
2368
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002369 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002370 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2371
2372 unsigned int fsb_freq, mem_freq, is_ddr3;
Ville Syrjäläb2045352016-05-13 23:41:27 +03002373 unsigned int skl_preferred_vco_freq;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002374 unsigned int max_cdclk_freq;
Ville Syrjälä8d965612016-11-14 18:35:10 +02002375
Mika Kaholaadafdc62015-08-18 14:36:59 +03002376 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02002377 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03002378 unsigned int hpll_freq;
Chris Wilson58ecd9d2017-11-05 13:49:05 +00002379 unsigned int fdi_pll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03002380 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002381
Ville Syrjälä63911d72016-05-13 23:41:32 +03002382 struct {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002383 /*
2384 * The current logical cdclk state.
2385 * See intel_atomic_state.cdclk.logical
2386 *
2387 * For reading holding any crtc lock is sufficient,
2388 * for writing must hold all of them.
2389 */
2390 struct intel_cdclk_state logical;
2391 /*
2392 * The current actual cdclk state.
2393 * See intel_atomic_state.cdclk.actual
2394 */
2395 struct intel_cdclk_state actual;
2396 /* The current hardware cdclk state */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002397 struct intel_cdclk_state hw;
2398 } cdclk;
Ville Syrjälä63911d72016-05-13 23:41:32 +03002399
Daniel Vetter645416f2013-09-02 16:22:25 +02002400 /**
2401 * wq - Driver workqueue for GEM.
2402 *
2403 * NOTE: Work items scheduled here are not allowed to grab any modeset
2404 * locks, for otherwise the flushing done in the pageflip code will
2405 * result in deadlocks.
2406 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002407 struct workqueue_struct *wq;
2408
2409 /* Display functions */
2410 struct drm_i915_display_funcs display;
2411
2412 /* PCH chipset type */
2413 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002414 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002415
2416 unsigned long quirks;
2417
Zhang Ruib8efb172013-02-05 15:41:53 +08002418 enum modeset_restore modeset_restore;
2419 struct mutex modeset_restore_lock;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01002420 struct drm_atomic_state *modeset_restore_state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03002421 struct drm_modeset_acquire_ctx reset_ctx;
Eric Anholt673a3942008-07-30 12:06:12 -07002422
Ben Widawskya7bbbd62013-07-16 16:50:07 -07002423 struct list_head vm_list; /* Global list of all address spaces */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02002424 struct i915_ggtt ggtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08002425
Daniel Vetter4b5aed62012-11-14 17:14:03 +01002426 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01002427 DECLARE_HASHTABLE(mm_structs, 7);
2428 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02002429
Zhi Wang43958902017-09-14 20:39:40 +08002430 struct intel_ppat ppat;
2431
Daniel Vetter87813422012-05-02 11:49:32 +02002432 /* Kernel Modesetting */
2433
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02002434 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2435 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002436
Daniel Vetterc4597872013-10-21 21:04:07 +02002437#ifdef CONFIG_DEBUG_FS
2438 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2439#endif
2440
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002441 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02002442 int num_shared_dpll;
2443 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02002444 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002445
Maarten Lankhorstfbf6d872016-03-23 14:51:12 +01002446 /*
2447 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2448 * Must be global rather than per dpll, because on some platforms
2449 * plls share registers.
2450 */
2451 struct mutex dpll_lock;
2452
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002453 unsigned int active_crtcs;
Ville Syrjäläd305e062017-08-30 21:57:03 +03002454 /* minimum acceptable cdclk for each pipe */
2455 int min_cdclk[I915_MAX_PIPES];
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03002456 /* minimum acceptable voltage level for each pipe */
2457 u8 min_voltage_level[I915_MAX_PIPES];
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002458
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002459 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002460
Mika Kuoppala72253422014-10-07 17:21:26 +03002461 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01002462
Daniel Vetterf99d7062014-06-19 16:01:59 +02002463 struct i915_frontbuffer_tracking fb_tracking;
2464
Chris Wilsoneb955ee2017-01-23 21:29:39 +00002465 struct intel_atomic_helper {
2466 struct llist_head free_list;
2467 struct work_struct free_work;
2468 } atomic_helper;
2469
Jesse Barnes652c3932009-08-17 13:31:43 -07002470 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08002471
Zhenyu Wangc48044112009-12-17 14:48:43 +08002472 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08002473
Daniel Vettera4da4fa2012-11-02 19:55:07 +01002474 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002475
Ben Widawsky59124502013-07-04 11:02:05 -07002476 /* Cannot be determined by PCIID. You must always read a register. */
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002477 u32 edram_cap;
Ben Widawsky59124502013-07-04 11:02:05 -07002478
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002479 /*
2480 * Protects RPS/RC6 register access and PCU communication.
2481 * Must be taken after struct_mutex if nested. Note that
2482 * this lock may be held for long periods of time when
2483 * talking to hw - so only take it when talking to hw!
2484 */
2485 struct mutex pcu_lock;
2486
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002487 /* gen6+ GT PM state */
2488 struct intel_gen6_power_mgmt gt_pm;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002489
Daniel Vetter20e4d402012-08-08 23:35:39 +02002490 /* ilk-only ips/rps state. Everything in here is protected by the global
2491 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01002492 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002493
Imre Deak83c00f52013-10-25 17:36:47 +03002494 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08002495
Rodrigo Vivia031d702013-10-03 16:15:06 -03002496 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002497
Daniel Vetter99584db2012-11-14 17:14:04 +01002498 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01002499
Jesse Barnesc9cddff2013-05-08 10:45:13 -07002500 struct drm_i915_gem_object *vlv_pctx;
2501
Dave Airlie8be48d92010-03-30 05:34:14 +00002502 /* list of fbdev register on this device */
2503 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01002504 struct work_struct fbdev_suspend_work;
Chris Wilsone953fd72011-02-21 22:23:52 +00002505
2506 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01002507 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07002508
Imre Deak58fddc22015-01-08 17:54:14 +02002509 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02002510 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02002511 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08002512 /**
2513 * av_mutex - mutex for audio/video sync
2514 *
2515 */
2516 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02002517
Chris Wilson829a0af2017-06-20 12:05:45 +01002518 struct {
2519 struct list_head list;
Chris Wilson5f09a9c2017-06-20 12:05:46 +01002520 struct llist_head free_list;
2521 struct work_struct free_work;
Chris Wilson829a0af2017-06-20 12:05:45 +01002522
2523 /* The hw wants to have a stable context identifier for the
2524 * lifetime of the context (for OA, PASID, faults, etc).
2525 * This is limited in execlists to 21 bits.
2526 */
2527 struct ida hw_ida;
2528#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2529 } contexts;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002530
Damien Lespiau3e683202012-12-11 18:48:29 +00002531 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02002532
Ville Syrjäläc2317752016-03-15 16:39:56 +02002533 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
Ville Syrjälä70722462015-04-10 18:21:28 +03002534 u32 chv_phy_control;
Ville Syrjäläc2317752016-03-15 16:39:56 +02002535 /*
2536 * Shadows for CHV DPLL_MD regs to keep the state
2537 * checker somewhat working in the presence hardware
2538 * crappiness (can't read out DPLL_MD for pipes B & C).
2539 */
2540 u32 chv_dpll_md[I915_MAX_PIPES];
Imre Deakadc7f042016-04-04 17:27:10 +03002541 u32 bxt_phy_grc;
Ville Syrjälä70722462015-04-10 18:21:28 +03002542
Daniel Vetter842f1c82014-03-10 10:01:44 +01002543 u32 suspend_count;
Imre Deakbc872292015-11-18 17:32:30 +02002544 bool suspended_to_idle;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002545 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03002546 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01002547
Lyude656d1b82016-08-17 15:55:54 -04002548 enum {
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002549 I915_SAGV_UNKNOWN = 0,
2550 I915_SAGV_DISABLED,
2551 I915_SAGV_ENABLED,
2552 I915_SAGV_NOT_CONTROLLED
2553 } sagv_status;
Lyude656d1b82016-08-17 15:55:54 -04002554
Ville Syrjälä53615a52013-08-01 16:18:50 +03002555 struct {
2556 /*
2557 * Raw watermark latency values:
2558 * in 0.1us units for WM0,
2559 * in 0.5us units for WM1+.
2560 */
2561 /* primary */
2562 uint16_t pri_latency[5];
2563 /* sprite */
2564 uint16_t spr_latency[5];
2565 /* cursor */
2566 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002567 /*
2568 * Raw watermark memory latency values
2569 * for SKL for all 8 levels
2570 * in 1us units.
2571 */
2572 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03002573
2574 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002575 union {
2576 struct ilk_wm_values hw;
2577 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02002578 struct vlv_wm_values vlv;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03002579 struct g4x_wm_values g4x;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002580 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03002581
2582 uint8_t max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08002583
2584 /*
2585 * Should be held around atomic WM register writing; also
2586 * protects * intel_crtc->wm.active and
2587 * cstate->wm.need_postvbl_update.
2588 */
2589 struct mutex wm_mutex;
Matt Roper279e99d2016-05-12 07:06:02 -07002590
2591 /*
2592 * Set during HW readout of watermarks/DDB. Some platforms
2593 * need to know when we're still using BIOS-provided values
2594 * (which we don't fully trust).
2595 */
2596 bool distrust_bios_wm;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002597 } wm;
2598
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002599 struct i915_runtime_pm runtime_pm;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002600
Robert Braggeec688e2016-11-07 19:49:47 +00002601 struct {
2602 bool initialized;
Robert Braggd7965152016-11-07 19:49:52 +00002603
Robert Bragg442b8c02016-11-07 19:49:53 +00002604 struct kobject *metrics_kobj;
Robert Braggccdf6342016-11-07 19:49:54 +00002605 struct ctl_table_header *sysctl_header;
Robert Bragg442b8c02016-11-07 19:49:53 +00002606
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01002607 /*
2608 * Lock associated with adding/modifying/removing OA configs
2609 * in dev_priv->perf.metrics_idr.
2610 */
2611 struct mutex metrics_lock;
2612
2613 /*
2614 * List of dynamic configurations, you need to hold
2615 * dev_priv->perf.metrics_lock to access it.
2616 */
2617 struct idr metrics_idr;
2618
2619 /*
2620 * Lock associated with anything below within this structure
2621 * except exclusive_stream.
2622 */
Robert Braggeec688e2016-11-07 19:49:47 +00002623 struct mutex lock;
2624 struct list_head streams;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002625
2626 struct {
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01002627 /*
2628 * The stream currently using the OA unit. If accessed
2629 * outside a syscall associated to its file
2630 * descriptor, you need to hold
2631 * dev_priv->drm.struct_mutex.
2632 */
Robert Braggd7965152016-11-07 19:49:52 +00002633 struct i915_perf_stream *exclusive_stream;
2634
2635 u32 specific_ctx_id;
Robert Braggd7965152016-11-07 19:49:52 +00002636
2637 struct hrtimer poll_check_timer;
2638 wait_queue_head_t poll_wq;
2639 bool pollin;
2640
Robert Bragg712122e2017-05-11 16:43:31 +01002641 /**
2642 * For rate limiting any notifications of spurious
2643 * invalid OA reports
2644 */
2645 struct ratelimit_state spurious_report_rs;
2646
Robert Braggd7965152016-11-07 19:49:52 +00002647 bool periodic;
2648 int period_exponent;
Robert Braggd7965152016-11-07 19:49:52 +00002649
Lionel Landwerlin701f8232017-08-03 17:58:08 +01002650 struct i915_oa_config test_config;
Robert Braggd7965152016-11-07 19:49:52 +00002651
2652 struct {
2653 struct i915_vma *vma;
2654 u8 *vaddr;
Robert Bragg19f81df2017-06-13 12:23:03 +01002655 u32 last_ctx_id;
Robert Braggd7965152016-11-07 19:49:52 +00002656 int format;
2657 int format_size;
Robert Braggf2790202017-05-11 16:43:26 +01002658
2659 /**
Robert Bragg0dd860c2017-05-11 16:43:28 +01002660 * Locks reads and writes to all head/tail state
2661 *
2662 * Consider: the head and tail pointer state
2663 * needs to be read consistently from a hrtimer
2664 * callback (atomic context) and read() fop
2665 * (user context) with tail pointer updates
2666 * happening in atomic context and head updates
2667 * in user context and the (unlikely)
2668 * possibility of read() errors needing to
2669 * reset all head/tail state.
2670 *
2671 * Note: Contention or performance aren't
2672 * currently a significant concern here
2673 * considering the relatively low frequency of
2674 * hrtimer callbacks (5ms period) and that
2675 * reads typically only happen in response to a
2676 * hrtimer event and likely complete before the
2677 * next callback.
2678 *
2679 * Note: This lock is not held *while* reading
2680 * and copying data to userspace so the value
2681 * of head observed in htrimer callbacks won't
2682 * represent any partial consumption of data.
2683 */
2684 spinlock_t ptr_lock;
2685
2686 /**
2687 * One 'aging' tail pointer and one 'aged'
2688 * tail pointer ready to used for reading.
2689 *
2690 * Initial values of 0xffffffff are invalid
2691 * and imply that an update is required
2692 * (and should be ignored by an attempted
2693 * read)
2694 */
2695 struct {
2696 u32 offset;
2697 } tails[2];
2698
2699 /**
2700 * Index for the aged tail ready to read()
2701 * data up to.
2702 */
2703 unsigned int aged_tail_idx;
2704
2705 /**
2706 * A monotonic timestamp for when the current
2707 * aging tail pointer was read; used to
2708 * determine when it is old enough to trust.
2709 */
2710 u64 aging_timestamp;
2711
2712 /**
Robert Braggf2790202017-05-11 16:43:26 +01002713 * Although we can always read back the head
2714 * pointer register, we prefer to avoid
2715 * trusting the HW state, just to avoid any
2716 * risk that some hardware condition could
2717 * somehow bump the head pointer unpredictably
2718 * and cause us to forward the wrong OA buffer
2719 * data to userspace.
2720 */
2721 u32 head;
Robert Braggd7965152016-11-07 19:49:52 +00002722 } oa_buffer;
2723
2724 u32 gen7_latched_oastatus1;
Robert Bragg19f81df2017-06-13 12:23:03 +01002725 u32 ctx_oactxctrl_offset;
2726 u32 ctx_flexeu0_offset;
2727
2728 /**
2729 * The RPT_ID/reason field for Gen8+ includes a bit
2730 * to determine if the CTX ID in the report is valid
2731 * but the specific bit differs between Gen 8 and 9
2732 */
2733 u32 gen8_valid_ctx_bit;
Robert Braggd7965152016-11-07 19:49:52 +00002734
2735 struct i915_oa_ops ops;
2736 const struct i915_oa_format *oa_formats;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002737 } oa;
Robert Braggeec688e2016-11-07 19:49:47 +00002738 } perf;
2739
Oscar Mateoa83014d2014-07-24 17:04:21 +01002740 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2741 struct {
Chris Wilson821ed7d2016-09-09 14:11:53 +01002742 void (*resume)(struct drm_i915_private *);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002743 void (*cleanup_engine)(struct intel_engine_cs *engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01002744
Chris Wilson73cb9702016-10-28 13:58:46 +01002745 struct list_head timelines;
2746 struct i915_gem_timeline global_timeline;
Chris Wilson28176ef2016-10-28 13:58:56 +01002747 u32 active_requests;
Chris Wilson73cb9702016-10-28 13:58:46 +01002748
Chris Wilson67d97da2016-07-04 08:08:31 +01002749 /**
2750 * Is the GPU currently considered idle, or busy executing
2751 * userspace requests? Whilst idle, we allow runtime power
2752 * management to power down the hardware and display clocks.
2753 * In order to reduce the effect on performance, there
2754 * is a slight delay before we do so.
2755 */
Chris Wilson67d97da2016-07-04 08:08:31 +01002756 bool awake;
2757
2758 /**
2759 * We leave the user IRQ off as much as possible,
2760 * but this means that requests will finish and never
2761 * be retired once the system goes idle. Set a timer to
2762 * fire periodically while the ring is running. When it
2763 * fires, go retire requests.
2764 */
2765 struct delayed_work retire_work;
2766
2767 /**
2768 * When we detect an idle GPU, we want to turn on
2769 * powersaving features. So once we see that there
2770 * are no more requests outstanding and no more
2771 * arrive within a small period of time, we fire
2772 * off the idle_work.
2773 */
2774 struct delayed_work idle_work;
Chris Wilsonde867c22016-10-25 13:16:02 +01002775
2776 ktime_t last_init_time;
Oscar Mateoa83014d2014-07-24 17:04:21 +01002777 } gt;
2778
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002779 /* perform PHY state sanity checks? */
2780 bool chv_phy_assert[2];
2781
Mahesh Kumara3a89862016-12-01 21:19:34 +05302782 bool ipc_enabled;
2783
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -07002784 /* Used to save the pipe-to-encoder mapping for audio */
2785 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01002786
Jerome Anandeef57322017-01-25 04:27:49 +05302787 /* necessary resource sharing with HDMI LPE audio driver. */
2788 struct {
2789 struct platform_device *platdev;
2790 int irq;
2791 } lpe_audio;
2792
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00002793 struct i915_pmu pmu;
2794
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02002795 /*
2796 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2797 * will be rejected. Instead look for a better place.
2798 */
Jani Nikula77fec552014-03-31 14:27:22 +03002799};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002800
Chris Wilson2c1792a2013-08-01 18:39:55 +01002801static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2802{
Chris Wilson091387c2016-06-24 14:00:21 +01002803 return container_of(dev, struct drm_i915_private, drm);
Chris Wilson2c1792a2013-08-01 18:39:55 +01002804}
2805
David Weinehallc49d13e2016-08-22 13:32:42 +03002806static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
Imre Deak888d0d42015-01-08 17:54:13 +02002807{
David Weinehallc49d13e2016-08-22 13:32:42 +03002808 return to_i915(dev_get_drvdata(kdev));
Imre Deak888d0d42015-01-08 17:54:13 +02002809}
2810
Alex Dai33a732f2015-08-12 15:43:36 +01002811static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2812{
2813 return container_of(guc, struct drm_i915_private, guc);
2814}
2815
Arkadiusz Hiler50beba52017-03-14 15:28:06 +01002816static inline struct drm_i915_private *huc_to_i915(struct intel_huc *huc)
2817{
2818 return container_of(huc, struct drm_i915_private, huc);
2819}
2820
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002821/* Simple iterator over all initialised engines */
Akash Goel3b3f1652016-10-13 22:44:48 +05302822#define for_each_engine(engine__, dev_priv__, id__) \
2823 for ((id__) = 0; \
2824 (id__) < I915_NUM_ENGINES; \
2825 (id__)++) \
2826 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
Dave Gordonc3232b12016-03-23 18:19:53 +00002827
2828/* Iterator over subset of engines selected by mask */
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002829#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2830 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
Akash Goel3b3f1652016-10-13 22:44:48 +05302831 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002832
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002833enum hdmi_force_audio {
2834 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2835 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2836 HDMI_AUDIO_AUTO, /* trust EDID */
2837 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2838};
2839
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002840#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002841
Daniel Vettera071fa02014-06-18 23:28:09 +02002842/*
2843 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302844 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002845 * doesn't mean that the hw necessarily already scans it out, but that any
2846 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2847 *
2848 * We have one bit per pipe and per scanout plane type.
2849 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302850#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2851#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Daniel Vettera071fa02014-06-18 23:28:09 +02002852#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2853 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2854#define INTEL_FRONTBUFFER_CURSOR(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302855 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2856#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2857 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettera071fa02014-06-18 23:28:09 +02002858#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302859 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02002860#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302861 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002862
Dave Gordon85d12252016-05-20 11:54:06 +01002863/*
2864 * Optimised SGL iterator for GEM objects
2865 */
2866static __always_inline struct sgt_iter {
2867 struct scatterlist *sgp;
2868 union {
2869 unsigned long pfn;
2870 dma_addr_t dma;
2871 };
2872 unsigned int curr;
2873 unsigned int max;
2874} __sgt_iter(struct scatterlist *sgl, bool dma) {
2875 struct sgt_iter s = { .sgp = sgl };
2876
2877 if (s.sgp) {
2878 s.max = s.curr = s.sgp->offset;
2879 s.max += s.sgp->length;
2880 if (dma)
2881 s.dma = sg_dma_address(s.sgp);
2882 else
2883 s.pfn = page_to_pfn(sg_page(s.sgp));
2884 }
2885
2886 return s;
2887}
2888
Chris Wilson96d77632016-10-28 13:58:33 +01002889static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2890{
2891 ++sg;
2892 if (unlikely(sg_is_chain(sg)))
2893 sg = sg_chain_ptr(sg);
2894 return sg;
2895}
2896
Dave Gordon85d12252016-05-20 11:54:06 +01002897/**
Dave Gordon63d15322016-05-20 11:54:07 +01002898 * __sg_next - return the next scatterlist entry in a list
2899 * @sg: The current sg entry
2900 *
2901 * Description:
2902 * If the entry is the last, return NULL; otherwise, step to the next
2903 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2904 * otherwise just return the pointer to the current element.
2905 **/
2906static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2907{
2908#ifdef CONFIG_DEBUG_SG
2909 BUG_ON(sg->sg_magic != SG_MAGIC);
2910#endif
Chris Wilson96d77632016-10-28 13:58:33 +01002911 return sg_is_last(sg) ? NULL : ____sg_next(sg);
Dave Gordon63d15322016-05-20 11:54:07 +01002912}
2913
2914/**
Dave Gordon85d12252016-05-20 11:54:06 +01002915 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2916 * @__dmap: DMA address (output)
2917 * @__iter: 'struct sgt_iter' (iterator state, internal)
2918 * @__sgt: sg_table to iterate over (input)
2919 */
2920#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2921 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2922 ((__dmap) = (__iter).dma + (__iter).curr); \
Chris Wilsone60b36f2017-09-13 11:57:54 +01002923 (((__iter).curr += PAGE_SIZE) >= (__iter).max) ? \
2924 (__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0 : 0)
Dave Gordon85d12252016-05-20 11:54:06 +01002925
2926/**
2927 * for_each_sgt_page - iterate over the pages of the given sg_table
2928 * @__pp: page pointer (output)
2929 * @__iter: 'struct sgt_iter' (iterator state, internal)
2930 * @__sgt: sg_table to iterate over (input)
2931 */
2932#define for_each_sgt_page(__pp, __iter, __sgt) \
2933 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2934 ((__pp) = (__iter).pfn == 0 ? NULL : \
2935 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
Chris Wilsone60b36f2017-09-13 11:57:54 +01002936 (((__iter).curr += PAGE_SIZE) >= (__iter).max) ? \
2937 (__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0 : 0)
Daniel Vettera071fa02014-06-18 23:28:09 +02002938
Matthew Aulda5c081662017-10-06 23:18:18 +01002939static inline unsigned int i915_sg_page_sizes(struct scatterlist *sg)
2940{
2941 unsigned int page_sizes;
2942
2943 page_sizes = 0;
2944 while (sg) {
2945 GEM_BUG_ON(sg->offset);
2946 GEM_BUG_ON(!IS_ALIGNED(sg->length, PAGE_SIZE));
2947 page_sizes |= sg->length;
2948 sg = __sg_next(sg);
2949 }
2950
2951 return page_sizes;
2952}
2953
Tvrtko Ursulin56024522017-08-03 10:14:17 +01002954static inline unsigned int i915_sg_segment_size(void)
2955{
2956 unsigned int size = swiotlb_max_segment();
2957
2958 if (size == 0)
2959 return SCATTERLIST_MAX_SEGMENT;
2960
2961 size = rounddown(size, PAGE_SIZE);
2962 /* swiotlb_max_segment_size can return 1 byte when it means one page. */
2963 if (size < PAGE_SIZE)
2964 size = PAGE_SIZE;
2965
2966 return size;
2967}
2968
Tvrtko Ursulin5ca43ef2016-11-16 08:55:45 +00002969static inline const struct intel_device_info *
2970intel_info(const struct drm_i915_private *dev_priv)
2971{
2972 return &dev_priv->info;
2973}
2974
2975#define INTEL_INFO(dev_priv) intel_info((dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002976
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002977#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002978#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002979
Jani Nikulae87a0052015-10-20 15:22:02 +03002980#define REVID_FOREVER 0xff
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002981#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002982
2983#define GEN_FOREVER (0)
Joonas Lahtinenfe52e592017-09-13 14:52:54 +03002984
2985#define INTEL_GEN_MASK(s, e) ( \
2986 BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \
2987 BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \
2988 GENMASK((e) != GEN_FOREVER ? (e) - 1 : BITS_PER_LONG - 1, \
2989 (s) != GEN_FOREVER ? (s) - 1 : 0) \
2990)
2991
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002992/*
2993 * Returns true if Gen is in inclusive range [Start, End].
2994 *
2995 * Use GEN_FOREVER for unbound start and or end.
2996 */
Joonas Lahtinenfe52e592017-09-13 14:52:54 +03002997#define IS_GEN(dev_priv, s, e) \
2998 (!!((dev_priv)->info.gen_mask & INTEL_GEN_MASK((s), (e))))
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002999
Jani Nikulae87a0052015-10-20 15:22:02 +03003000/*
3001 * Return true if revision is in range [since,until] inclusive.
3002 *
3003 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
3004 */
3005#define IS_REVID(p, since, until) \
3006 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
3007
Tvrtko Ursulinae7617f2017-09-27 17:41:38 +01003008#define IS_PLATFORM(dev_priv, p) ((dev_priv)->info.platform_mask & BIT(p))
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01003009
3010#define IS_I830(dev_priv) IS_PLATFORM(dev_priv, INTEL_I830)
3011#define IS_I845G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I845G)
3012#define IS_I85X(dev_priv) IS_PLATFORM(dev_priv, INTEL_I85X)
3013#define IS_I865G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I865G)
3014#define IS_I915G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I915G)
3015#define IS_I915GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I915GM)
3016#define IS_I945G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I945G)
3017#define IS_I945GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I945GM)
3018#define IS_I965G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I965G)
3019#define IS_I965GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I965GM)
3020#define IS_G45(dev_priv) IS_PLATFORM(dev_priv, INTEL_G45)
3021#define IS_GM45(dev_priv) IS_PLATFORM(dev_priv, INTEL_GM45)
Jani Nikulaf69c11a2016-11-30 17:43:05 +02003022#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01003023#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
3024#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01003025#define IS_PINEVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
3026#define IS_G33(dev_priv) IS_PLATFORM(dev_priv, INTEL_G33)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01003027#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01003028#define IS_IVYBRIDGE(dev_priv) IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
Lionel Landwerlin18b53812017-08-30 17:12:07 +01003029#define IS_IVB_GT1(dev_priv) (IS_IVYBRIDGE(dev_priv) && \
3030 (dev_priv)->info.gt == 1)
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01003031#define IS_VALLEYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
3032#define IS_CHERRYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
3033#define IS_HASWELL(dev_priv) IS_PLATFORM(dev_priv, INTEL_HASWELL)
3034#define IS_BROADWELL(dev_priv) IS_PLATFORM(dev_priv, INTEL_BROADWELL)
3035#define IS_SKYLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
3036#define IS_BROXTON(dev_priv) IS_PLATFORM(dev_priv, INTEL_BROXTON)
3037#define IS_KABYLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
3038#define IS_GEMINILAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
3039#define IS_COFFEELAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
3040#define IS_CANNONLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
Ville Syrjälä646d5772016-10-31 22:37:14 +02003041#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01003042#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
3043 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
3044#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
3045 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
3046 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
3047 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03003048/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01003049#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
3050 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
3051#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01003052 (dev_priv)->info.gt == 3)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01003053#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
3054 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
3055#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01003056 (dev_priv)->info.gt == 3)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03003057/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01003058#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
3059 INTEL_DEVID(dev_priv) == 0x0A1E)
3060#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
3061 INTEL_DEVID(dev_priv) == 0x1913 || \
3062 INTEL_DEVID(dev_priv) == 0x1916 || \
3063 INTEL_DEVID(dev_priv) == 0x1921 || \
3064 INTEL_DEVID(dev_priv) == 0x1926)
3065#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
3066 INTEL_DEVID(dev_priv) == 0x1915 || \
3067 INTEL_DEVID(dev_priv) == 0x191E)
3068#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
3069 INTEL_DEVID(dev_priv) == 0x5913 || \
3070 INTEL_DEVID(dev_priv) == 0x5916 || \
3071 INTEL_DEVID(dev_priv) == 0x5921 || \
3072 INTEL_DEVID(dev_priv) == 0x5926)
3073#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
3074 INTEL_DEVID(dev_priv) == 0x5915 || \
3075 INTEL_DEVID(dev_priv) == 0x591E)
Robert Bragg19f81df2017-06-13 12:23:03 +01003076#define IS_SKL_GT2(dev_priv) (IS_SKYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01003077 (dev_priv)->info.gt == 2)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01003078#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01003079 (dev_priv)->info.gt == 3)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01003080#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01003081 (dev_priv)->info.gt == 4)
Lionel Landwerlin38915892017-06-13 12:23:07 +01003082#define IS_KBL_GT2(dev_priv) (IS_KABYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01003083 (dev_priv)->info.gt == 2)
Lionel Landwerlin38915892017-06-13 12:23:07 +01003084#define IS_KBL_GT3(dev_priv) (IS_KABYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01003085 (dev_priv)->info.gt == 3)
Rodrigo Vivida411a42017-06-09 15:02:50 -07003086#define IS_CFL_ULT(dev_priv) (IS_COFFEELAKE(dev_priv) && \
3087 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x00A0)
Lionel Landwerlin22ea4f32017-09-18 12:21:24 +01003088#define IS_CFL_GT2(dev_priv) (IS_COFFEELAKE(dev_priv) && \
3089 (dev_priv)->info.gt == 2)
Lionel Landwerlin4407eaa2017-11-10 19:08:40 +00003090#define IS_CFL_GT3(dev_priv) (IS_COFFEELAKE(dev_priv) && \
3091 (dev_priv)->info.gt == 3)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05303092
Jani Nikulac007fb42016-10-31 12:18:28 +02003093#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
Zou Nan haicae58522010-11-09 17:17:32 +08003094
Jani Nikulaef712bb2015-10-20 15:22:00 +03003095#define SKL_REVID_A0 0x0
3096#define SKL_REVID_B0 0x1
3097#define SKL_REVID_C0 0x2
3098#define SKL_REVID_D0 0x3
3099#define SKL_REVID_E0 0x4
3100#define SKL_REVID_F0 0x5
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03003101#define SKL_REVID_G0 0x6
3102#define SKL_REVID_H0 0x7
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00003103
Jani Nikulae87a0052015-10-20 15:22:02 +03003104#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
3105
Jani Nikulaef712bb2015-10-20 15:22:00 +03003106#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03003107#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03003108#define BXT_REVID_B0 0x3
Ander Conselvan de Oliveiraa3f79ca2016-11-24 15:23:27 +02003109#define BXT_REVID_B_LAST 0x8
Jani Nikulaef712bb2015-10-20 15:22:00 +03003110#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00003111
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01003112#define IS_BXT_REVID(dev_priv, since, until) \
3113 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
Jani Nikulae87a0052015-10-20 15:22:02 +03003114
Mika Kuoppalac033a372016-06-07 17:18:55 +03003115#define KBL_REVID_A0 0x0
3116#define KBL_REVID_B0 0x1
Mika Kuoppalafe905812016-06-07 17:19:03 +03003117#define KBL_REVID_C0 0x2
3118#define KBL_REVID_D0 0x3
3119#define KBL_REVID_E0 0x4
Mika Kuoppalac033a372016-06-07 17:18:55 +03003120
Tvrtko Ursulin08537232016-10-13 11:03:02 +01003121#define IS_KBL_REVID(dev_priv, since, until) \
3122 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
Mika Kuoppalac033a372016-06-07 17:18:55 +03003123
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02003124#define GLK_REVID_A0 0x0
3125#define GLK_REVID_A1 0x1
3126
3127#define IS_GLK_REVID(dev_priv, since, until) \
3128 (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
3129
Paulo Zanoni3c2e0fd2017-06-06 13:30:34 -07003130#define CNL_REVID_A0 0x0
3131#define CNL_REVID_B0 0x1
Rodrigo Vivie4ffc832017-08-22 16:58:28 -07003132#define CNL_REVID_C0 0x2
Paulo Zanoni3c2e0fd2017-06-06 13:30:34 -07003133
3134#define IS_CNL_REVID(p, since, until) \
3135 (IS_CANNONLAKE(p) && IS_REVID(p, since, until))
3136
Jesse Barnes85436692011-04-06 12:11:14 -07003137/*
3138 * The genX designation typically refers to the render engine, so render
3139 * capability related checks should use IS_GEN, while display and other checks
3140 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
3141 * chips, etc.).
3142 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003143#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
3144#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
3145#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
3146#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
3147#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
3148#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
3149#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
3150#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
Rodrigo Vivi413f3c12017-06-06 13:30:30 -07003151#define IS_GEN10(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(9)))
Zou Nan haicae58522010-11-09 17:17:32 +08003152
Rodrigo Vivi8727dc02016-12-18 13:36:26 -08003153#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
Rodrigo Vivib976dc52017-01-23 10:32:37 -08003154#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && IS_LP(dev_priv))
3155#define IS_GEN9_BC(dev_priv) (IS_GEN9(dev_priv) && !IS_LP(dev_priv))
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +02003156
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01003157#define ENGINE_MASK(id) BIT(id)
3158#define RENDER_RING ENGINE_MASK(RCS)
3159#define BSD_RING ENGINE_MASK(VCS)
3160#define BLT_RING ENGINE_MASK(BCS)
3161#define VEBOX_RING ENGINE_MASK(VECS)
3162#define BSD2_RING ENGINE_MASK(VCS2)
3163#define ALL_ENGINES (~0)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02003164
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01003165#define HAS_ENGINE(dev_priv, id) \
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00003166 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01003167
3168#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
3169#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
3170#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
3171#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
3172
Chris Wilson93c6e962017-11-20 20:55:04 +00003173#define HAS_LEGACY_SEMAPHORES(dev_priv) IS_GEN7(dev_priv)
3174
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00003175#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
3176#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
3177#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003178#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
3179 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
Zou Nan haicae58522010-11-09 17:17:32 +08003180
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00003181#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01003182
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00003183#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
3184 ((dev_priv)->info.has_logical_ring_contexts)
Michał Winiarskia4598d12017-10-25 22:00:18 +02003185#define HAS_LOGICAL_RING_PREEMPTION(dev_priv) \
3186 ((dev_priv)->info.has_logical_ring_preemption)
Chris Wilsonfb5c5512017-11-20 20:55:00 +00003187
3188#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)
3189
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003190#define USES_PPGTT(dev_priv) (i915_modparams.enable_ppgtt)
3191#define USES_FULL_PPGTT(dev_priv) (i915_modparams.enable_ppgtt >= 2)
3192#define USES_FULL_48BIT_PPGTT(dev_priv) (i915_modparams.enable_ppgtt == 3)
Matthew Aulda5c081662017-10-06 23:18:18 +01003193#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
3194 GEM_BUG_ON((sizes) == 0); \
3195 ((sizes) & ~(dev_priv)->info.page_sizes) == 0; \
3196})
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00003197
3198#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
3199#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
3200 ((dev_priv)->info.overlay_needs_physical)
Zou Nan haicae58522010-11-09 17:17:32 +08003201
Daniel Vetterb45305f2012-12-17 16:21:27 +01003202/* Early gen2 have a totally busted CS tlb and require pinned batches. */
Jani Nikula2a307c22016-11-30 17:43:04 +02003203#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02003204
3205/* WaRsDisableCoarsePowerGating:skl,bxt */
Tvrtko Ursulin61251512016-06-21 15:07:14 +01003206#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
Jani Nikulaf2254d22017-02-15 17:21:39 +02003207 (IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
Mika Kuoppala185c66e2016-04-05 15:56:16 +03003208
Daniel Vetter4e6b7882014-02-07 16:33:20 +01003209/*
3210 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
3211 * even when in MSI mode. This results in spurious interrupt warnings if the
3212 * legacy irq no. is shared with another device. The kernel then disables that
3213 * interrupt source and so prevents the other device from working properly.
Ville Syrjälä309bd8e2017-08-18 21:37:05 +03003214 *
3215 * Since we don't enable MSI anymore on gen4, we can always use GMBUS/AUX
3216 * interrupts.
Daniel Vetter4e6b7882014-02-07 16:33:20 +01003217 */
Ville Syrjälä309bd8e2017-08-18 21:37:05 +03003218#define HAS_AUX_IRQ(dev_priv) true
3219#define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
Daniel Vetterb45305f2012-12-17 16:21:27 +01003220
Zou Nan haicae58522010-11-09 17:17:32 +08003221/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
3222 * rows, which changed the alignment requirements and fence programming.
3223 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01003224#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
3225 !(IS_I915G(dev_priv) || \
3226 IS_I915GM(dev_priv)))
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003227#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
3228#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08003229
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003230#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003231#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
Ville Syrjälä024faac2017-03-27 21:55:42 +03003232#define HAS_CUR_FBC(dev_priv) (!HAS_GMCH_DISPLAY(dev_priv) && INTEL_INFO(dev_priv)->gen >= 7)
Zou Nan haicae58522010-11-09 17:17:32 +08003233
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01003234#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiauf5adf942013-06-24 18:29:34 +01003235
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003236#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
Jani Nikula0c9b3712015-05-18 17:10:01 +03003237
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003238#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
3239#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
3240#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00003241
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003242#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
3243#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00003244#define HAS_RC6pp(dev_priv) (false) /* HW was never validated */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003245
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003246#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
Daniel Vettereb805622015-05-04 14:58:44 +02003247
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01003248#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
Joonas Lahtinendfc51482016-11-03 10:39:46 +02003249#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
3250
Mahesh Kumare57f1c022017-08-17 19:15:27 +05303251#define HAS_IPC(dev_priv) ((dev_priv)->info.has_ipc)
3252
Dave Gordon1a3d1892016-05-13 15:36:30 +01003253/*
3254 * For now, anything with a GuC requires uCode loading, and then supports
3255 * command submission once loaded. But these are logically independent
3256 * properties, so we have separate macros to test them.
3257 */
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00003258#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
Michal Wajdeczkof8a58d62017-05-26 11:13:25 +00003259#define HAS_GUC_CT(dev_priv) ((dev_priv)->info.has_guc_ct)
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00003260#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
3261#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
Michal Wajdeczko2fe2d4e2017-12-06 13:53:10 +00003262
3263/* For now, anything with a GuC has also HuC */
3264#define HAS_HUC(dev_priv) (HAS_GUC(dev_priv))
Anusha Srivatsabd1328582017-01-18 08:05:53 -08003265#define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
Alex Dai33a732f2015-08-12 15:43:36 +01003266
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +00003267/* Having a GuC is not the same as using a GuC */
Michal Wajdeczko121981f2017-12-06 13:53:15 +00003268#define USES_GUC(dev_priv) intel_uc_is_using_guc()
3269#define USES_GUC_SUBMISSION(dev_priv) intel_uc_is_using_guc_submission()
3270#define USES_HUC(dev_priv) intel_uc_is_using_huc()
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +00003271
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00003272#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03003273
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00003274#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +01003275
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03003276#define INTEL_PCH_DEVICE_ID_MASK 0xff80
Paulo Zanoni17a303e2012-11-20 15:12:07 -02003277#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
3278#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
3279#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
3280#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
3281#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03003282#define INTEL_PCH_WPT_DEVICE_ID_TYPE 0x8c80
3283#define INTEL_PCH_WPT_LP_DEVICE_ID_TYPE 0x9c80
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05303284#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
3285#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03003286#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA280
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07003287#define INTEL_PCH_CNP_DEVICE_ID_TYPE 0xA300
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -07003288#define INTEL_PCH_CNP_LP_DEVICE_ID_TYPE 0x9D80
Robert Beckett30c964a2015-08-28 13:10:22 +01003289#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Jesse Barnes1844a662016-03-16 13:31:30 -07003290#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01003291#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02003292
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003293#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07003294#define HAS_PCH_CNP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CNP)
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -07003295#define HAS_PCH_CNP_LP(dev_priv) \
3296 ((dev_priv)->pch_id == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003297#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
3298#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
3299#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01003300#define HAS_PCH_LPT_LP(dev_priv) \
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03003301 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE || \
3302 (dev_priv)->pch_id == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01003303#define HAS_PCH_LPT_H(dev_priv) \
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03003304 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE || \
3305 (dev_priv)->pch_id == INTEL_PCH_WPT_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003306#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
3307#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
3308#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
3309#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08003310
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01003311#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
Sonika Jindal5fafe292014-07-21 15:23:38 +05303312
Rodrigo Viviff159472017-06-09 15:26:14 -07003313#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
Shashank Sharma6389dd82016-10-14 19:56:50 +05303314
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003315/* DPF == dynamic parity feature */
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01003316#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01003317#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
3318 2 : HAS_L3_DPF(dev_priv))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07003319
Ben Widawskyc8735b02012-09-07 19:43:39 -07003320#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05303321#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07003322
Chris Wilson05394f32010-11-08 19:18:58 +00003323#include "i915_trace.h"
3324
Chris Wilson80debff2017-05-25 13:16:12 +01003325static inline bool intel_vtd_active(void)
Chris Wilson48f112f2016-06-24 14:07:14 +01003326{
3327#ifdef CONFIG_INTEL_IOMMU
Chris Wilson80debff2017-05-25 13:16:12 +01003328 if (intel_iommu_gfx_mapped)
Chris Wilson48f112f2016-06-24 14:07:14 +01003329 return true;
3330#endif
3331 return false;
3332}
3333
Chris Wilson80debff2017-05-25 13:16:12 +01003334static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
3335{
3336 return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
3337}
3338
Jon Bloomfield0ef34ad2017-05-24 08:54:11 -07003339static inline bool
3340intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
3341{
Chris Wilson80debff2017-05-25 13:16:12 +01003342 return IS_BROXTON(dev_priv) && intel_vtd_active();
Jon Bloomfield0ef34ad2017-05-24 08:54:11 -07003343}
3344
Chris Wilsonc0336662016-05-06 15:40:21 +01003345int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
David Weinehall351c3b52016-08-22 13:32:41 +03003346 int enable_ppgtt);
Chris Wilson0e4ca102016-04-29 13:18:22 +01003347
Chris Wilson0673ad42016-06-24 14:00:22 +01003348/* i915_drv.c */
Imre Deakd15d7532016-03-18 10:46:10 +02003349void __printf(3, 4)
3350__i915_printk(struct drm_i915_private *dev_priv, const char *level,
3351 const char *fmt, ...);
3352
3353#define i915_report_error(dev_priv, fmt, ...) \
3354 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
3355
Ben Widawskyc43b5632012-04-16 14:07:40 -07003356#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11003357extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
3358 unsigned long arg);
Jani Nikula55edf412016-11-01 17:40:44 +02003359#else
3360#define i915_compat_ioctl NULL
Ben Widawskyc43b5632012-04-16 14:07:40 -07003361#endif
Jani Nikulaefab0692016-09-15 16:28:54 +03003362extern const struct dev_pm_ops i915_pm_ops;
3363
3364extern int i915_driver_load(struct pci_dev *pdev,
3365 const struct pci_device_id *ent);
3366extern void i915_driver_unload(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01003367extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
3368extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
Chris Wilson535275d2017-07-21 13:32:37 +01003369
3370#define I915_RESET_QUIET BIT(0)
3371extern void i915_reset(struct drm_i915_private *i915, unsigned int flags);
3372extern int i915_reset_engine(struct intel_engine_cs *engine,
3373 unsigned int flags);
3374
Michel Thierry142bc7d2017-06-20 10:57:46 +01003375extern bool intel_has_reset_engine(struct drm_i915_private *dev_priv);
Michel Thierrycb20a3c2017-10-30 11:56:14 -07003376extern int intel_reset_guc(struct drm_i915_private *dev_priv);
Michel Thierry6acbea82017-10-31 15:53:09 -07003377extern int intel_guc_reset_engine(struct intel_guc *guc,
3378 struct intel_engine_cs *engine);
Tomas Elffc0768c2016-03-21 16:26:59 +00003379extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +02003380extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003381extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
3382extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
3383extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
3384extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03003385int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003386
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03003387int intel_engines_init_mmio(struct drm_i915_private *dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +00003388int intel_engines_init(struct drm_i915_private *dev_priv);
3389
Jani Nikula77913b32015-06-18 13:06:16 +03003390/* intel_hotplug.c */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003391void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
3392 u32 pin_mask, u32 long_mask);
Jani Nikula77913b32015-06-18 13:06:16 +03003393void intel_hpd_init(struct drm_i915_private *dev_priv);
3394void intel_hpd_init_work(struct drm_i915_private *dev_priv);
3395void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Rodrigo Vivi256cfdd2017-08-11 11:26:49 -07003396enum port intel_hpd_pin_to_port(enum hpd_pin pin);
Rodrigo Vivif761bef22017-08-11 11:26:50 -07003397enum hpd_pin intel_hpd_pin(enum port port);
Lyudeb236d7c82016-06-21 17:03:43 -04003398bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
3399void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
Jani Nikula77913b32015-06-18 13:06:16 +03003400
Linus Torvalds1da177e2005-04-16 15:20:36 -07003401/* i915_irq.c */
Chris Wilson26a02b82016-07-01 17:23:13 +01003402static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
3403{
3404 unsigned long delay;
3405
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003406 if (unlikely(!i915_modparams.enable_hangcheck))
Chris Wilson26a02b82016-07-01 17:23:13 +01003407 return;
3408
3409 /* Don't continually defer the hangcheck so that it is always run at
3410 * least once after work has been scheduled on any ring. Otherwise,
3411 * we will ignore a hung ring if a second ring is kept busy.
3412 */
3413
3414 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
3415 queue_delayed_work(system_long_wq,
3416 &dev_priv->gpu_error.hangcheck_work, delay);
3417}
3418
Mika Kuoppala58174462014-02-25 17:11:26 +02003419__printf(3, 4)
Chris Wilsonc0336662016-05-06 15:40:21 +01003420void i915_handle_error(struct drm_i915_private *dev_priv,
3421 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003422 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003423
Daniel Vetterb9632912014-09-30 10:56:44 +02003424extern void intel_irq_init(struct drm_i915_private *dev_priv);
Joonas Lahtinencefcff82017-04-28 10:58:39 +03003425extern void intel_irq_fini(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02003426int intel_irq_install(struct drm_i915_private *dev_priv);
3427void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01003428
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003429static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3430{
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08003431 return dev_priv->gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003432}
3433
Chris Wilsonc0336662016-05-06 15:40:21 +01003434static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
Yu Zhangcf9d2892015-02-10 19:05:47 +08003435{
Chris Wilsonc0336662016-05-06 15:40:21 +01003436 return dev_priv->vgpu.active;
Yu Zhangcf9d2892015-02-10 19:05:47 +08003437}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003438
Ville Syrjälä6b12ca52017-09-14 18:17:31 +03003439u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
3440 enum pipe pipe);
Keith Packard7c463582008-11-04 02:03:27 -08003441void
Jani Nikula50227e12014-03-31 14:27:21 +03003442i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003443 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08003444
3445void
Jani Nikula50227e12014-03-31 14:27:21 +03003446i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003447 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08003448
Imre Deakf8b79e52014-03-04 19:23:07 +02003449void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3450void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02003451void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3452 uint32_t mask,
3453 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003454void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3455 uint32_t interrupt_mask,
3456 uint32_t enabled_irq_mask);
3457static inline void
3458ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3459{
3460 ilk_update_display_irq(dev_priv, bits, bits);
3461}
3462static inline void
3463ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3464{
3465 ilk_update_display_irq(dev_priv, bits, 0);
3466}
Ville Syrjälä013d3752015-11-23 18:06:17 +02003467void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3468 enum pipe pipe,
3469 uint32_t interrupt_mask,
3470 uint32_t enabled_irq_mask);
3471static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3472 enum pipe pipe, uint32_t bits)
3473{
3474 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3475}
3476static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3477 enum pipe pipe, uint32_t bits)
3478{
3479 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3480}
Daniel Vetter47339cd2014-09-30 10:56:46 +02003481void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3482 uint32_t interrupt_mask,
3483 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02003484static inline void
3485ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3486{
3487 ibx_display_interrupt_update(dev_priv, bits, bits);
3488}
3489static inline void
3490ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3491{
3492 ibx_display_interrupt_update(dev_priv, bits, 0);
3493}
3494
Eric Anholt673a3942008-07-30 12:06:12 -07003495/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07003496int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3497 struct drm_file *file_priv);
3498int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3499 struct drm_file *file_priv);
3500int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3501 struct drm_file *file_priv);
3502int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3503 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003504int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3505 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003506int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3507 struct drm_file *file_priv);
3508int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3509 struct drm_file *file_priv);
3510int i915_gem_execbuffer(struct drm_device *dev, void *data,
3511 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003512int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3513 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003514int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3515 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07003516int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3517 struct drm_file *file);
3518int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3519 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003520int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3521 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003522int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3523 struct drm_file *file_priv);
Chris Wilson111dbca2017-01-10 12:10:44 +00003524int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
3525 struct drm_file *file_priv);
3526int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
3527 struct drm_file *file_priv);
Chris Wilson8a2421b2017-06-16 15:05:22 +01003528int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
3529void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01003530int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3531 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07003532int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3533 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003534int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3535 struct drm_file *file_priv);
Chris Wilson24145512017-01-24 11:01:35 +00003536void i915_gem_sanitize(struct drm_i915_private *i915);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003537int i915_gem_load_init(struct drm_i915_private *dev_priv);
3538void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02003539void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01003540int i915_gem_freeze(struct drm_i915_private *dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01003541int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3542
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003543void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003544void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01003545void i915_gem_object_init(struct drm_i915_gem_object *obj,
3546 const struct drm_i915_gem_object_ops *ops);
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00003547struct drm_i915_gem_object *
3548i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
3549struct drm_i915_gem_object *
3550i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
3551 const void *data, size_t size);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003552void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003553void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003554
Chris Wilsonbdeb9782016-12-23 14:57:56 +00003555static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
3556{
3557 /* A single pass should suffice to release all the freed objects (along
3558 * most call paths) , but be a little more paranoid in that freeing
3559 * the objects does take a little amount of time, during which the rcu
3560 * callbacks could have added new objects into the freed list, and
3561 * armed the work again.
3562 */
3563 do {
3564 rcu_barrier();
3565 } while (flush_work(&i915->mm.free_work));
3566}
3567
Chris Wilson3b19f162017-07-18 14:41:24 +01003568static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
3569{
3570 /*
3571 * Similar to objects above (see i915_gem_drain_freed-objects), in
3572 * general we have workers that are armed by RCU and then rearm
3573 * themselves in their callbacks. To be paranoid, we need to
3574 * drain the workqueue a second time after waiting for the RCU
3575 * grace period so that we catch work queued via RCU from the first
3576 * pass. As neither drain_workqueue() nor flush_workqueue() report
3577 * a result, we make an assumption that we only don't require more
3578 * than 2 passes to catch all recursive RCU delayed work.
3579 *
3580 */
3581 int pass = 2;
3582 do {
3583 rcu_barrier();
3584 drain_workqueue(i915->wq);
3585 } while (--pass);
3586}
3587
Chris Wilson058d88c2016-08-15 10:49:06 +01003588struct i915_vma * __must_check
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003589i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3590 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003591 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003592 u64 alignment,
3593 u64 flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003594
Chris Wilsonaa653a62016-08-04 07:52:27 +01003595int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003596void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003597
Chris Wilson7c108fd2016-10-24 13:42:18 +01003598void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3599
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003600static inline int __sg_page_count(const struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01003601{
Chris Wilsonee286372015-04-07 16:20:25 +01003602 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01003603}
Chris Wilsonee286372015-04-07 16:20:25 +01003604
Chris Wilson96d77632016-10-28 13:58:33 +01003605struct scatterlist *
3606i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3607 unsigned int n, unsigned int *offset);
3608
Dave Gordon033908a2015-12-10 18:51:23 +00003609struct page *
Chris Wilson96d77632016-10-28 13:58:33 +01003610i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3611 unsigned int n);
Dave Gordon033908a2015-12-10 18:51:23 +00003612
Chris Wilson96d77632016-10-28 13:58:33 +01003613struct page *
3614i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3615 unsigned int n);
Chris Wilson341be1c2016-06-10 14:23:00 +05303616
Chris Wilson96d77632016-10-28 13:58:33 +01003617dma_addr_t
3618i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3619 unsigned long n);
Chris Wilsonee286372015-04-07 16:20:25 +01003620
Chris Wilson03ac84f2016-10-28 13:58:36 +01003621void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
Matthew Aulda5c081662017-10-06 23:18:18 +01003622 struct sg_table *pages,
Matthew Auld84e89782017-10-09 12:00:24 +01003623 unsigned int sg_page_sizes);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003624int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3625
3626static inline int __must_check
3627i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003628{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003629 might_lock(&obj->mm.lock);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003630
Chris Wilson1233e2d2016-10-28 13:58:37 +01003631 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003632 return 0;
3633
3634 return __i915_gem_object_get_pages(obj);
3635}
3636
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01003637static inline bool
3638i915_gem_object_has_pages(struct drm_i915_gem_object *obj)
3639{
3640 return !IS_ERR_OR_NULL(READ_ONCE(obj->mm.pages));
3641}
3642
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003643static inline void
3644__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3645{
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01003646 GEM_BUG_ON(!i915_gem_object_has_pages(obj));
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003647
Chris Wilson1233e2d2016-10-28 13:58:37 +01003648 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003649}
3650
3651static inline bool
3652i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3653{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003654 return atomic_read(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003655}
3656
3657static inline void
3658__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3659{
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01003660 GEM_BUG_ON(!i915_gem_object_has_pages(obj));
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003661 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003662
Chris Wilson1233e2d2016-10-28 13:58:37 +01003663 atomic_dec(&obj->mm.pages_pin_count);
Chris Wilsona5570172012-09-04 21:02:54 +01003664}
Chris Wilson0a798eb2016-04-08 12:11:11 +01003665
Chris Wilson1233e2d2016-10-28 13:58:37 +01003666static inline void
3667i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003668{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003669 __i915_gem_object_unpin_pages(obj);
Chris Wilsona5570172012-09-04 21:02:54 +01003670}
3671
Chris Wilson548625e2016-11-01 12:11:34 +00003672enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3673 I915_MM_NORMAL = 0,
3674 I915_MM_SHRINKER
3675};
3676
3677void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3678 enum i915_mm_subclass subclass);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003679void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003680
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003681enum i915_map_type {
3682 I915_MAP_WB = 0,
3683 I915_MAP_WC,
Chris Wilsona575c672017-08-28 11:46:31 +01003684#define I915_MAP_OVERRIDE BIT(31)
3685 I915_MAP_FORCE_WB = I915_MAP_WB | I915_MAP_OVERRIDE,
3686 I915_MAP_FORCE_WC = I915_MAP_WC | I915_MAP_OVERRIDE,
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003687};
3688
Chris Wilson0a798eb2016-04-08 12:11:11 +01003689/**
3690 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
Chris Wilsona73c7a42016-12-31 11:20:10 +00003691 * @obj: the object to map into kernel address space
3692 * @type: the type of mapping, used to select pgprot_t
Chris Wilson0a798eb2016-04-08 12:11:11 +01003693 *
3694 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3695 * pages and then returns a contiguous mapping of the backing storage into
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003696 * the kernel address space. Based on the @type of mapping, the PTE will be
3697 * set to either WriteBack or WriteCombine (via pgprot_t).
Chris Wilson0a798eb2016-04-08 12:11:11 +01003698 *
Chris Wilson1233e2d2016-10-28 13:58:37 +01003699 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3700 * mapping is no longer required.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003701 *
Dave Gordon83052162016-04-12 14:46:16 +01003702 * Returns the pointer through which to access the mapped object, or an
3703 * ERR_PTR() on error.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003704 */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003705void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3706 enum i915_map_type type);
Chris Wilson0a798eb2016-04-08 12:11:11 +01003707
3708/**
3709 * i915_gem_object_unpin_map - releases an earlier mapping
Chris Wilsona73c7a42016-12-31 11:20:10 +00003710 * @obj: the object to unmap
Chris Wilson0a798eb2016-04-08 12:11:11 +01003711 *
3712 * After pinning the object and mapping its pages, once you are finished
3713 * with your access, call i915_gem_object_unpin_map() to release the pin
3714 * upon the mapping. Once the pin count reaches zero, that mapping may be
3715 * removed.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003716 */
3717static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3718{
Chris Wilson0a798eb2016-04-08 12:11:11 +01003719 i915_gem_object_unpin_pages(obj);
3720}
3721
Chris Wilson43394c72016-08-18 17:16:47 +01003722int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3723 unsigned int *needs_clflush);
3724int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3725 unsigned int *needs_clflush);
Chris Wilson7f5f95d2017-03-10 00:09:42 +00003726#define CLFLUSH_BEFORE BIT(0)
3727#define CLFLUSH_AFTER BIT(1)
3728#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
Chris Wilson43394c72016-08-18 17:16:47 +01003729
3730static inline void
3731i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3732{
3733 i915_gem_object_unpin_pages(obj);
3734}
3735
Chris Wilson54cf91d2010-11-25 18:00:26 +00003736int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawskye2d05a82013-09-24 09:57:58 -07003737void i915_vma_move_to_active(struct i915_vma *vma,
Chris Wilson5cf3d282016-08-04 07:52:43 +01003738 struct drm_i915_gem_request *req,
3739 unsigned int flags);
Dave Airlieff72145b2011-02-07 12:16:14 +10003740int i915_gem_dumb_create(struct drm_file *file_priv,
3741 struct drm_device *dev,
3742 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10003743int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3744 uint32_t handle, uint64_t *offset);
Chris Wilson4cc69072016-08-25 19:05:19 +01003745int i915_gem_mmap_gtt_version(void);
Dave Gordon85d12252016-05-20 11:54:06 +01003746
3747void i915_gem_track_fb(struct drm_i915_gem_object *old,
3748 struct drm_i915_gem_object *new,
3749 unsigned frontbuffer_bits);
3750
Chris Wilson73cb9702016-10-28 13:58:46 +01003751int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003752
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003753struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003754i915_gem_find_active_request(struct intel_engine_cs *engine);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003755
Chris Wilson67d97da2016-07-04 08:08:31 +01003756void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
Sourab Gupta84c33a62014-06-02 16:47:17 +05303757
Chris Wilson8c185ec2017-03-16 17:13:02 +00003758static inline bool i915_reset_backoff(struct i915_gpu_error *error)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003759{
Chris Wilson8c185ec2017-03-16 17:13:02 +00003760 return unlikely(test_bit(I915_RESET_BACKOFF, &error->flags));
3761}
3762
3763static inline bool i915_reset_handoff(struct i915_gpu_error *error)
3764{
3765 return unlikely(test_bit(I915_RESET_HANDOFF, &error->flags));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003766}
3767
3768static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3769{
Chris Wilson8af29b02016-09-09 14:11:47 +01003770 return unlikely(test_bit(I915_WEDGED, &error->flags));
3771}
3772
Chris Wilson8c185ec2017-03-16 17:13:02 +00003773static inline bool i915_reset_backoff_or_wedged(struct i915_gpu_error *error)
Chris Wilson8af29b02016-09-09 14:11:47 +01003774{
Chris Wilson8c185ec2017-03-16 17:13:02 +00003775 return i915_reset_backoff(error) | i915_terminally_wedged(error);
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003776}
3777
3778static inline u32 i915_reset_count(struct i915_gpu_error *error)
3779{
Chris Wilson8af29b02016-09-09 14:11:47 +01003780 return READ_ONCE(error->reset_count);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003781}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003782
Michel Thierry702c8f82017-06-20 10:57:48 +01003783static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
3784 struct intel_engine_cs *engine)
3785{
3786 return READ_ONCE(error->reset_engine_count[engine->id]);
3787}
3788
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003789struct drm_i915_gem_request *
3790i915_gem_reset_prepare_engine(struct intel_engine_cs *engine);
Chris Wilson0e178ae2017-01-17 17:59:06 +02003791int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
Chris Wilsond8027092017-02-08 14:30:32 +00003792void i915_gem_reset(struct drm_i915_private *dev_priv);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003793void i915_gem_reset_finish_engine(struct intel_engine_cs *engine);
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003794void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
Chris Wilson821ed7d2016-09-09 14:11:53 +01003795void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003796bool i915_gem_unset_wedged(struct drm_i915_private *dev_priv);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003797void i915_gem_reset_engine(struct intel_engine_cs *engine,
3798 struct drm_i915_gem_request *request);
Chris Wilson57822dc2017-02-22 11:40:48 +00003799
Chris Wilson24145512017-01-24 11:01:35 +00003800void i915_gem_init_mmio(struct drm_i915_private *i915);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003801int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3802int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00003803void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003804void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
Chris Wilson496b5752017-02-13 17:15:58 +00003805int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3806 unsigned int flags);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003807int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3808void i915_gem_resume(struct drm_i915_private *dev_priv);
Dave Jiang11bac802017-02-24 14:56:41 -08003809int i915_gem_fault(struct vm_fault *vmf);
Chris Wilsone95433c2016-10-28 13:58:27 +01003810int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3811 unsigned int flags,
3812 long timeout,
3813 struct intel_rps_client *rps);
Chris Wilson6b5e90f2016-11-14 20:41:05 +00003814int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3815 unsigned int flags,
3816 int priority);
3817#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3818
Chris Wilson2e2f3512015-04-27 13:41:14 +01003819int __must_check
Chris Wilsone22d8e32017-04-12 12:01:11 +01003820i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write);
3821int __must_check
3822i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson20217462010-11-23 15:26:33 +00003823int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003824i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson058d88c2016-08-15 10:49:06 +01003825struct i915_vma * __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003826i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3827 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003828 const struct i915_ggtt_view *view);
Chris Wilson058d88c2016-08-15 10:49:06 +01003829void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
Chris Wilson00731152014-05-21 12:42:56 +01003830int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003831 int align);
Chris Wilson829a0af2017-06-20 12:05:45 +01003832int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003833void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003834
Chris Wilsone4ffd172011-04-04 09:44:39 +01003835int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3836 enum i915_cache_level cache_level);
3837
Daniel Vetter1286ff72012-05-10 15:25:09 +02003838struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3839 struct dma_buf *dma_buf);
3840
3841struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3842 struct drm_gem_object *gem_obj, int flags);
3843
Daniel Vetter841cd772014-08-06 15:04:48 +02003844static inline struct i915_hw_ppgtt *
3845i915_vm_to_ppgtt(struct i915_address_space *vm)
3846{
Daniel Vetter841cd772014-08-06 15:04:48 +02003847 return container_of(vm, struct i915_hw_ppgtt, base);
3848}
3849
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +02003850/* i915_gem_fence_reg.c */
Changbin Du969b0952017-09-04 16:01:01 +08003851struct drm_i915_fence_reg *
3852i915_reserve_fence(struct drm_i915_private *dev_priv);
3853void i915_unreserve_fence(struct drm_i915_fence_reg *fence);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003854
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003855void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003856void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003857
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003858void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003859void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3860 struct sg_table *pages);
3861void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3862 struct sg_table *pages);
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003863
Chris Wilsonca585b52016-05-24 14:53:36 +01003864static inline struct i915_gem_context *
Chris Wilson1acfc102017-06-20 12:05:47 +01003865__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
3866{
3867 return idr_find(&file_priv->context_idr, id);
3868}
3869
3870static inline struct i915_gem_context *
Chris Wilsonca585b52016-05-24 14:53:36 +01003871i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3872{
3873 struct i915_gem_context *ctx;
3874
Chris Wilson1acfc102017-06-20 12:05:47 +01003875 rcu_read_lock();
3876 ctx = __i915_gem_context_lookup_rcu(file_priv, id);
3877 if (ctx && !kref_get_unless_zero(&ctx->ref))
3878 ctx = NULL;
3879 rcu_read_unlock();
Chris Wilsonca585b52016-05-24 14:53:36 +01003880
3881 return ctx;
3882}
3883
Chris Wilson80b204b2016-10-28 13:58:58 +01003884static inline struct intel_timeline *
3885i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3886 struct intel_engine_cs *engine)
3887{
3888 struct i915_address_space *vm;
3889
3890 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3891 return &vm->timeline.engine[engine->id];
3892}
3893
Robert Braggeec688e2016-11-07 19:49:47 +00003894int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3895 struct drm_file *file);
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01003896int i915_perf_add_config_ioctl(struct drm_device *dev, void *data,
3897 struct drm_file *file);
3898int i915_perf_remove_config_ioctl(struct drm_device *dev, void *data,
3899 struct drm_file *file);
Robert Bragg19f81df2017-06-13 12:23:03 +01003900void i915_oa_init_reg_state(struct intel_engine_cs *engine,
3901 struct i915_gem_context *ctx,
3902 uint32_t *reg_state);
Robert Braggeec688e2016-11-07 19:49:47 +00003903
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003904/* i915_gem_evict.c */
Chris Wilsone522ac22016-08-04 16:32:18 +01003905int __must_check i915_gem_evict_something(struct i915_address_space *vm,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003906 u64 min_size, u64 alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003907 unsigned cache_level,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003908 u64 start, u64 end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003909 unsigned flags);
Chris Wilson625d9882017-01-11 11:23:11 +00003910int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3911 struct drm_mm_node *node,
3912 unsigned int flags);
Chris Wilson2889caa2017-06-16 15:05:19 +01003913int i915_gem_evict_vm(struct i915_address_space *vm);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003914
Chris Wilson71253972017-12-06 12:49:14 +00003915void i915_gem_flush_ggtt_writes(struct drm_i915_private *dev_priv);
3916
Ben Widawsky0260c422014-03-22 22:47:21 -07003917/* belongs in i915_gem_gtt.h */
Chris Wilsonc0336662016-05-06 15:40:21 +01003918static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07003919{
Chris Wilson600f4362016-08-18 17:16:40 +01003920 wmb();
Chris Wilsonc0336662016-05-06 15:40:21 +01003921 if (INTEL_GEN(dev_priv) < 6)
Eric Anholt673a3942008-07-30 12:06:12 -07003922 intel_gtt_chipset_flush();
3923}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003924
Chris Wilson9797fbf2012-04-24 15:47:39 +01003925/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003926int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3927 struct drm_mm_node *node, u64 size,
3928 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003929int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3930 struct drm_mm_node *node, u64 size,
3931 unsigned alignment, u64 start,
3932 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003933void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3934 struct drm_mm_node *node);
Tvrtko Ursulin7ace3d32016-11-16 08:55:35 +00003935int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003936void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003937struct drm_i915_gem_object *
Matthew Auldb7128ef2017-12-11 15:18:22 +00003938i915_gem_object_create_stolen(struct drm_i915_private *dev_priv,
3939 resource_size_t size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003940struct drm_i915_gem_object *
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003941i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
Matthew Auldb7128ef2017-12-11 15:18:22 +00003942 resource_size_t stolen_offset,
3943 resource_size_t gtt_offset,
3944 resource_size_t size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003945
Chris Wilson920cf412016-10-28 13:58:30 +01003946/* i915_gem_internal.c */
3947struct drm_i915_gem_object *
3948i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
Chris Wilsonfcd46e52017-01-12 13:04:31 +00003949 phys_addr_t size);
Chris Wilson920cf412016-10-28 13:58:30 +01003950
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003951/* i915_gem_shrinker.c */
Chris Wilson56fa4bf2017-11-23 11:53:38 +00003952unsigned long i915_gem_shrink(struct drm_i915_private *i915,
Chris Wilson14387542015-10-01 12:18:25 +01003953 unsigned long target,
Chris Wilson912d5722017-09-06 16:19:30 -07003954 unsigned long *nr_scanned,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003955 unsigned flags);
3956#define I915_SHRINK_PURGEABLE 0x1
3957#define I915_SHRINK_UNBOUND 0x2
3958#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003959#define I915_SHRINK_ACTIVE 0x8
Chris Wilsoneae2c432016-04-08 12:11:12 +01003960#define I915_SHRINK_VMAPS 0x10
Chris Wilson56fa4bf2017-11-23 11:53:38 +00003961unsigned long i915_gem_shrink_all(struct drm_i915_private *i915);
3962void i915_gem_shrinker_register(struct drm_i915_private *i915);
3963void i915_gem_shrinker_unregister(struct drm_i915_private *i915);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003964
3965
Eric Anholt673a3942008-07-30 12:06:12 -07003966/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003967static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003968{
Chris Wilson091387c2016-06-24 14:00:21 +01003969 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003970
3971 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003972 i915_gem_object_is_tiled(obj);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003973}
3974
Chris Wilson91d4e0aa2017-01-09 16:16:13 +00003975u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3976 unsigned int tiling, unsigned int stride);
3977u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3978 unsigned int tiling, unsigned int stride);
3979
Ben Gamari20172632009-02-17 20:08:50 -05003980/* i915_debugfs.c */
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003981#ifdef CONFIG_DEBUG_FS
Chris Wilson1dac8912016-06-24 14:00:17 +01003982int i915_debugfs_register(struct drm_i915_private *dev_priv);
Jani Nikula249e87d2015-04-10 16:59:32 +03003983int i915_debugfs_connector_add(struct drm_connector *connector);
David Weinehall36cdd012016-08-22 13:59:31 +03003984void intel_display_crc_init(struct drm_i915_private *dev_priv);
Damien Lespiau07144422013-10-15 18:55:40 +01003985#else
Chris Wilson8d35acb2016-07-12 12:55:29 +01003986static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
Daniel Vetter101057f2015-07-13 09:23:19 +02003987static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3988{ return 0; }
Maarten Lankhorstce5e2ac2016-08-25 11:07:01 +02003989static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003990#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003991
3992/* i915_gpu_error.c */
Chris Wilson98a2f412016-10-12 10:05:18 +01003993#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3994
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003995__printf(2, 3)
3996void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003997int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003998 const struct i915_gpu_state *gpu);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003999int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01004000 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03004001 size_t count, loff_t pos);
4002static inline void i915_error_state_buf_release(
4003 struct drm_i915_error_state_buf *eb)
4004{
4005 kfree(eb->buf);
4006}
Chris Wilson5a4c6f12017-02-14 16:46:11 +00004007
4008struct i915_gpu_state *i915_capture_gpu_state(struct drm_i915_private *i915);
Chris Wilsonc0336662016-05-06 15:40:21 +01004009void i915_capture_error_state(struct drm_i915_private *dev_priv,
4010 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02004011 const char *error_msg);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00004012
4013static inline struct i915_gpu_state *
4014i915_gpu_state_get(struct i915_gpu_state *gpu)
4015{
4016 kref_get(&gpu->ref);
4017 return gpu;
4018}
4019
4020void __i915_gpu_state_free(struct kref *kref);
4021static inline void i915_gpu_state_put(struct i915_gpu_state *gpu)
4022{
4023 if (gpu)
4024 kref_put(&gpu->ref, __i915_gpu_state_free);
4025}
4026
4027struct i915_gpu_state *i915_first_error_state(struct drm_i915_private *i915);
4028void i915_reset_error_state(struct drm_i915_private *i915);
Mika Kuoppala84734a02013-07-12 16:50:57 +03004029
Chris Wilson98a2f412016-10-12 10:05:18 +01004030#else
4031
4032static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
4033 u32 engine_mask,
4034 const char *error_msg)
4035{
4036}
4037
Chris Wilson5a4c6f12017-02-14 16:46:11 +00004038static inline struct i915_gpu_state *
4039i915_first_error_state(struct drm_i915_private *i915)
4040{
4041 return NULL;
4042}
4043
4044static inline void i915_reset_error_state(struct drm_i915_private *i915)
Chris Wilson98a2f412016-10-12 10:05:18 +01004045{
4046}
4047
4048#endif
4049
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01004050const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05004051
Brad Volkin351e3db2014-02-18 10:15:46 -08004052/* i915_cmd_parser.c */
Chris Wilson1ca37122016-05-04 14:25:36 +01004053int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
Chris Wilson7756e452016-08-18 17:17:10 +01004054void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01004055void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01004056int intel_engine_cmd_parser(struct intel_engine_cs *engine,
4057 struct drm_i915_gem_object *batch_obj,
4058 struct drm_i915_gem_object *shadow_batch_obj,
4059 u32 batch_start_offset,
4060 u32 batch_len,
4061 bool is_master);
Brad Volkin351e3db2014-02-18 10:15:46 -08004062
Robert Braggeec688e2016-11-07 19:49:47 +00004063/* i915_perf.c */
4064extern void i915_perf_init(struct drm_i915_private *dev_priv);
4065extern void i915_perf_fini(struct drm_i915_private *dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00004066extern void i915_perf_register(struct drm_i915_private *dev_priv);
4067extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00004068
Jesse Barnes317c35d2008-08-25 15:11:06 -07004069/* i915_suspend.c */
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00004070extern int i915_save_state(struct drm_i915_private *dev_priv);
4071extern int i915_restore_state(struct drm_i915_private *dev_priv);
Jesse Barnes317c35d2008-08-25 15:11:06 -07004072
Ben Widawsky0136db52012-04-10 21:17:01 -07004073/* i915_sysfs.c */
David Weinehall694c2822016-08-22 13:32:43 +03004074void i915_setup_sysfs(struct drm_i915_private *dev_priv);
4075void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
Ben Widawsky0136db52012-04-10 21:17:01 -07004076
Jerome Anandeef57322017-01-25 04:27:49 +05304077/* intel_lpe_audio.c */
4078int intel_lpe_audio_init(struct drm_i915_private *dev_priv);
4079void intel_lpe_audio_teardown(struct drm_i915_private *dev_priv);
4080void intel_lpe_audio_irq_handler(struct drm_i915_private *dev_priv);
Jerome Anand46d196e2017-01-25 04:27:50 +05304081void intel_lpe_audio_notify(struct drm_i915_private *dev_priv,
Ville Syrjälä20be5512017-04-27 19:02:26 +03004082 enum pipe pipe, enum port port,
4083 const void *eld, int ls_clock, bool dp_output);
Jerome Anandeef57322017-01-25 04:27:49 +05304084
Chris Wilsonf899fc62010-07-20 15:44:45 -07004085/* intel_i2c.c */
Tvrtko Ursulin40196442016-12-01 14:16:42 +00004086extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
4087extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
Jani Nikula88ac7932015-03-27 00:20:22 +02004088extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
4089 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08004090
Jani Nikula0184df42015-03-27 00:20:20 +02004091extern struct i2c_adapter *
4092intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01004093extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
4094extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02004095static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01004096{
4097 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
4098}
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00004099extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
Chris Wilsonf899fc62010-07-20 15:44:45 -07004100
Jani Nikula8b8e1a82015-12-14 12:50:49 +02004101/* intel_bios.c */
Jani Nikula66578852017-03-10 15:27:57 +02004102void intel_bios_init(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02004103bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula3bdd14d2016-03-16 12:43:29 +02004104bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
Jani Nikula5a69d132016-03-16 12:43:30 +02004105bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
Ville Syrjälä22f350422016-06-03 12:17:43 +03004106bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula951d9ef2016-03-16 12:43:31 +02004107bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Ville Syrjäläd6199252016-05-04 14:45:22 +03004108bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula7137aec2016-03-16 12:43:32 +02004109bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05304110bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
4111 enum port port);
Shashank Sharma6389dd82016-10-14 19:56:50 +05304112bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
4113 enum port port);
4114
Jani Nikula8b8e1a82015-12-14 12:50:49 +02004115
Chris Wilson3b617962010-08-24 09:02:58 +01004116/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01004117#ifdef CONFIG_ACPI
Chris Wilson6f9f4b72016-05-23 15:08:09 +01004118extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01004119extern void intel_opregion_register(struct drm_i915_private *dev_priv);
4120extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004121extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03004122extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
4123 bool enable);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01004124extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03004125 pci_power_t state);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01004126extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
Len Brown65e082c2008-10-24 17:18:10 -04004127#else
Chris Wilson6f9f4b72016-05-23 15:08:09 +01004128static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
Randy Dunlapbdaa2df2016-06-27 14:53:19 +03004129static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
4130static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004131static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
4132{
4133}
Jani Nikula9c4b0a62013-08-30 19:40:30 +03004134static inline int
4135intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
4136{
4137 return 0;
4138}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03004139static inline int
Chris Wilson6f9f4b72016-05-23 15:08:09 +01004140intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03004141{
4142 return 0;
4143}
Chris Wilson6f9f4b72016-05-23 15:08:09 +01004144static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
Ville Syrjäläa0562812016-04-11 10:23:51 +03004145{
4146 return -ENODEV;
4147}
Len Brown65e082c2008-10-24 17:18:10 -04004148#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01004149
Jesse Barnes723bfd72010-10-07 16:01:13 -07004150/* intel_acpi.c */
4151#ifdef CONFIG_ACPI
4152extern void intel_register_dsm_handler(void);
4153extern void intel_unregister_dsm_handler(void);
4154#else
4155static inline void intel_register_dsm_handler(void) { return; }
4156static inline void intel_unregister_dsm_handler(void) { return; }
4157#endif /* CONFIG_ACPI */
4158
Chris Wilson94b4f3b2016-07-05 10:40:20 +01004159/* intel_device_info.c */
4160static inline struct intel_device_info *
4161mkwrite_device_info(struct drm_i915_private *dev_priv)
4162{
4163 return (struct intel_device_info *)&dev_priv->info;
4164}
4165
Jani Nikula2e0d26f2016-12-01 14:49:55 +02004166const char *intel_platform_name(enum intel_platform platform);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01004167void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
Michal Wajdeczkoeb10ed92017-12-19 11:43:45 +00004168void intel_device_info_dump(const struct intel_device_info *info,
4169 struct drm_printer *p);
Michal Wajdeczkoa8c9b842017-12-19 11:43:44 +00004170void intel_device_info_dump_flags(const struct intel_device_info *info,
4171 struct drm_printer *p);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01004172
Jesse Barnes79e53942008-11-07 14:24:08 -08004173/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02004174extern void intel_modeset_init_hw(struct drm_device *dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +03004175extern int intel_modeset_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08004176extern void intel_modeset_cleanup(struct drm_device *dev);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01004177extern int intel_connector_register(struct drm_connector *);
Chris Wilsonc191eca2016-06-17 11:40:33 +01004178extern void intel_connector_unregister(struct drm_connector *);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00004179extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
4180 bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02004181extern void intel_display_resume(struct drm_device *dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00004182extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
4183extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004184extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02004185extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00004186extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
Ville Syrjälä11a85d62016-11-28 19:37:12 +02004187extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
Imre Deak5209b1f2014-07-01 12:36:17 +03004188 bool enable);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08004189
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07004190int i915_reg_read_ioctl(struct drm_device *dev, void *data,
4191 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07004192
Chris Wilson6ef3d422010-08-04 20:26:07 +01004193/* overlay */
Chris Wilsonc0336662016-05-06 15:40:21 +01004194extern struct intel_overlay_error_state *
4195intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03004196extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
4197 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00004198
Chris Wilsonc0336662016-05-06 15:40:21 +01004199extern struct intel_display_error_state *
4200intel_display_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03004201extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00004202 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01004203
Tom O'Rourke151a49d2014-11-13 18:50:10 -08004204int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
4205int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02004206int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
4207 u32 reply_mask, u32 reply, int timeout_base_ms);
Jani Nikula59de0812013-05-22 15:36:16 +03004208
4209/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05304210u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00004211int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03004212u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02004213u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
4214void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03004215u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
4216void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
4217u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
4218void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08004219u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
4220void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004221u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
4222void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03004223u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
4224 enum intel_sbi_destination destination);
4225void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
4226 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05304227u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
4228void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004229
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03004230/* intel_dpio_phy.c */
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02004231void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03004232 enum dpio_phy *phy, enum dpio_channel *ch);
Ander Conselvan de Oliveirab6e08202016-10-06 19:22:19 +03004233void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
4234 enum port port, u32 margin, u32 scale,
4235 u32 enable, u32 deemphasis);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03004236void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
4237void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
4238bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
4239 enum dpio_phy phy);
4240bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
4241 enum dpio_phy phy);
Ville Syrjälä5161d052017-10-27 16:43:48 +03004242uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(uint8_t lane_count);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03004243void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
4244 uint8_t lane_lat_optim_mask);
4245uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
4246
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03004247void chv_set_phy_signal_level(struct intel_encoder *encoder,
4248 u32 deemph_reg_value, u32 margin_reg_value,
4249 bool uniq_trans_scale);
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03004250void chv_data_lane_soft_reset(struct intel_encoder *encoder,
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02004251 const struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03004252 bool reset);
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02004253void chv_phy_pre_pll_enable(struct intel_encoder *encoder,
4254 const struct intel_crtc_state *crtc_state);
4255void chv_phy_pre_encoder_enable(struct intel_encoder *encoder,
4256 const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03004257void chv_phy_release_cl2_override(struct intel_encoder *encoder);
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02004258void chv_phy_post_pll_disable(struct intel_encoder *encoder,
4259 const struct intel_crtc_state *old_crtc_state);
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03004260
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03004261void vlv_set_phy_signal_level(struct intel_encoder *encoder,
4262 u32 demph_reg_value, u32 preemph_reg_value,
4263 u32 uniqtranscale_reg_value, u32 tx3_demph);
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02004264void vlv_phy_pre_pll_enable(struct intel_encoder *encoder,
4265 const struct intel_crtc_state *crtc_state);
4266void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder,
4267 const struct intel_crtc_state *crtc_state);
4268void vlv_phy_reset_lanes(struct intel_encoder *encoder,
4269 const struct intel_crtc_state *old_crtc_state);
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03004270
Ville Syrjälä616bc822015-01-23 21:04:25 +02004271int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
4272int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00004273u64 intel_rc6_residency_ns(struct drm_i915_private *dev_priv,
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02004274 const i915_reg_t reg);
Deepak Sc8d9a592013-11-23 14:55:42 +05304275
Tvrtko Ursulinc84b2702017-11-21 18:18:44 +00004276u32 intel_get_cagf(struct drm_i915_private *dev_priv, u32 rpstat1);
4277
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00004278static inline u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
4279 const i915_reg_t reg)
4280{
4281 return DIV_ROUND_UP_ULL(intel_rc6_residency_ns(dev_priv, reg), 1000);
4282}
4283
Ben Widawsky0b274482013-10-04 21:22:51 -07004284#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
4285#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00004286
Ben Widawsky0b274482013-10-04 21:22:51 -07004287#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
4288#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
4289#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
4290#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00004291
Ben Widawsky0b274482013-10-04 21:22:51 -07004292#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
4293#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
4294#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
4295#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00004296
Chris Wilson698b3132014-03-21 13:16:43 +00004297/* Be very careful with read/write 64-bit values. On 32-bit machines, they
4298 * will be implemented using 2 32-bit writes in an arbitrary order with
4299 * an arbitrary delay between them. This can cause the hardware to
4300 * act upon the intermediate value, possibly leading to corruption and
Chris Wilsonb18c1bb2016-09-06 15:45:38 +01004301 * machine death. For this reason we do not support I915_WRITE64, or
4302 * dev_priv->uncore.funcs.mmio_writeq.
4303 *
4304 * When reading a 64-bit value as two 32-bit values, the delay may cause
4305 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
4306 * occasionally a 64-bit register does not actualy support a full readq
4307 * and must be read using two 32-bit reads.
4308 *
4309 * You have been warned.
Chris Wilson698b3132014-03-21 13:16:43 +00004310 */
Ben Widawsky0b274482013-10-04 21:22:51 -07004311#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08004312
Chris Wilson50877442014-03-21 12:41:53 +00004313#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01004314 u32 upper, lower, old_upper, loop = 0; \
4315 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01004316 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01004317 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01004318 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01004319 upper = I915_READ(upper_reg); \
4320 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01004321 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00004322
Zou Nan haicae58522010-11-09 17:17:32 +08004323#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
4324#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
4325
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03004326#define __raw_read(x, s) \
Chris Wilson6e3955a2017-03-23 10:19:43 +00004327static inline uint##x##_t __raw_i915_read##x(const struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004328 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03004329{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004330 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03004331}
4332
4333#define __raw_write(x, s) \
Chris Wilson6e3955a2017-03-23 10:19:43 +00004334static inline void __raw_i915_write##x(const struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004335 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03004336{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004337 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03004338}
4339__raw_read(8, b)
4340__raw_read(16, w)
4341__raw_read(32, l)
4342__raw_read(64, q)
4343
4344__raw_write(8, b)
4345__raw_write(16, w)
4346__raw_write(32, l)
4347__raw_write(64, q)
4348
4349#undef __raw_read
4350#undef __raw_write
4351
Chris Wilsona6111f72015-04-07 16:21:02 +01004352/* These are untraced mmio-accessors that are only valid to be used inside
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02004353 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
Chris Wilsona6111f72015-04-07 16:21:02 +01004354 * controlled.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02004355 *
Chris Wilsona6111f72015-04-07 16:21:02 +01004356 * Think twice, and think again, before using these.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02004357 *
4358 * As an example, these accessors can possibly be used between:
4359 *
4360 * spin_lock_irq(&dev_priv->uncore.lock);
4361 * intel_uncore_forcewake_get__locked();
4362 *
4363 * and
4364 *
4365 * intel_uncore_forcewake_put__locked();
4366 * spin_unlock_irq(&dev_priv->uncore.lock);
4367 *
4368 *
4369 * Note: some registers may not need forcewake held, so
4370 * intel_uncore_forcewake_{get,put} can be omitted, see
4371 * intel_uncore_forcewake_for_reg().
4372 *
4373 * Certain architectures will die if the same cacheline is concurrently accessed
4374 * by different clients (e.g. on Ivybridge). Access to registers should
4375 * therefore generally be serialised, by either the dev_priv->uncore.lock or
4376 * a more localised lock guarding all access to that bank of registers.
Chris Wilsona6111f72015-04-07 16:21:02 +01004377 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03004378#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
4379#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilson76f84212016-06-30 15:33:45 +01004380#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01004381#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
4382
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004383/* "Broadcast RGB" property */
4384#define INTEL_BROADCAST_RGB_AUTO 0
4385#define INTEL_BROADCAST_RGB_FULL 1
4386#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08004387
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01004388static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02004389{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01004390 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02004391 return VLV_VGACNTRL;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01004392 else if (INTEL_GEN(dev_priv) >= 5)
Sonika Jindal92e23b92014-07-21 15:23:40 +05304393 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02004394 else
4395 return VGACNTRL;
4396}
4397
Imre Deakdf977292013-05-21 20:03:17 +03004398static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
4399{
4400 unsigned long j = msecs_to_jiffies(m);
4401
4402 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4403}
4404
Daniel Vetter7bd0e222014-12-04 11:12:54 +01004405static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
4406{
Chris Wilsonb8050142017-08-11 11:57:31 +01004407 /* nsecs_to_jiffies64() does not guard against overflow */
4408 if (NSEC_PER_SEC % HZ &&
4409 div_u64(n, NSEC_PER_SEC) >= MAX_JIFFY_OFFSET / HZ)
4410 return MAX_JIFFY_OFFSET;
4411
Daniel Vetter7bd0e222014-12-04 11:12:54 +01004412 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
4413}
4414
Imre Deakdf977292013-05-21 20:03:17 +03004415static inline unsigned long
4416timespec_to_jiffies_timeout(const struct timespec *value)
4417{
4418 unsigned long j = timespec_to_jiffies(value);
4419
4420 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4421}
4422
Paulo Zanonidce56b32013-12-19 14:29:40 -02004423/*
4424 * If you need to wait X milliseconds between events A and B, but event B
4425 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
4426 * when event A happened, then just before event B you call this function and
4427 * pass the timestamp as the first argument, and X as the second argument.
4428 */
4429static inline void
4430wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
4431{
Imre Deakec5e0cf2014-01-29 13:25:40 +02004432 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02004433
4434 /*
4435 * Don't re-read the value of "jiffies" every time since it may change
4436 * behind our back and break the math.
4437 */
4438 tmp_jiffies = jiffies;
4439 target_jiffies = timestamp_jiffies +
4440 msecs_to_jiffies_timeout(to_wait_ms);
4441
4442 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02004443 remaining_jiffies = target_jiffies - tmp_jiffies;
4444 while (remaining_jiffies)
4445 remaining_jiffies =
4446 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02004447 }
4448}
Chris Wilson221fe792016-09-09 14:11:51 +01004449
4450static inline bool
Chris Wilson754c9fd2017-02-23 07:44:14 +00004451__i915_request_irq_complete(const struct drm_i915_gem_request *req)
Chris Wilson688e6c72016-07-01 17:23:15 +01004452{
Chris Wilsonf69a02c2016-07-01 17:23:16 +01004453 struct intel_engine_cs *engine = req->engine;
Chris Wilson754c9fd2017-02-23 07:44:14 +00004454 u32 seqno;
Chris Wilsonf69a02c2016-07-01 17:23:16 +01004455
Chris Wilson309663a2017-02-23 07:44:07 +00004456 /* Note that the engine may have wrapped around the seqno, and
4457 * so our request->global_seqno will be ahead of the hardware,
4458 * even though it completed the request before wrapping. We catch
4459 * this by kicking all the waiters before resetting the seqno
4460 * in hardware, and also signal the fence.
4461 */
4462 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &req->fence.flags))
4463 return true;
4464
Chris Wilson754c9fd2017-02-23 07:44:14 +00004465 /* The request was dequeued before we were awoken. We check after
4466 * inspecting the hw to confirm that this was the same request
4467 * that generated the HWS update. The memory barriers within
4468 * the request execution are sufficient to ensure that a check
4469 * after reading the value from hw matches this request.
4470 */
4471 seqno = i915_gem_request_global_seqno(req);
4472 if (!seqno)
4473 return false;
4474
Chris Wilson7ec2c732016-07-01 17:23:22 +01004475 /* Before we do the heavier coherent read of the seqno,
4476 * check the value (hopefully) in the CPU cacheline.
4477 */
Chris Wilson754c9fd2017-02-23 07:44:14 +00004478 if (__i915_gem_request_completed(req, seqno))
Chris Wilson7ec2c732016-07-01 17:23:22 +01004479 return true;
4480
Chris Wilson688e6c72016-07-01 17:23:15 +01004481 /* Ensure our read of the seqno is coherent so that we
4482 * do not "miss an interrupt" (i.e. if this is the last
4483 * request and the seqno write from the GPU is not visible
4484 * by the time the interrupt fires, we will see that the
4485 * request is incomplete and go back to sleep awaiting
4486 * another interrupt that will never come.)
4487 *
4488 * Strictly, we only need to do this once after an interrupt,
4489 * but it is easier and safer to do it every time the waiter
4490 * is woken.
4491 */
Chris Wilson3d5564e2016-07-01 17:23:23 +01004492 if (engine->irq_seqno_barrier &&
Chris Wilson538b2572017-01-24 15:18:05 +00004493 test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
Chris Wilson56299fb2017-02-27 20:58:48 +00004494 struct intel_breadcrumbs *b = &engine->breadcrumbs;
Chris Wilson99fe4a52016-07-06 12:39:01 +01004495
Chris Wilson3d5564e2016-07-01 17:23:23 +01004496 /* The ordering of irq_posted versus applying the barrier
4497 * is crucial. The clearing of the current irq_posted must
4498 * be visible before we perform the barrier operation,
4499 * such that if a subsequent interrupt arrives, irq_posted
4500 * is reasserted and our task rewoken (which causes us to
4501 * do another __i915_request_irq_complete() immediately
4502 * and reapply the barrier). Conversely, if the clear
4503 * occurs after the barrier, then an interrupt that arrived
4504 * whilst we waited on the barrier would not trigger a
4505 * barrier on the next pass, and the read may not see the
4506 * seqno update.
4507 */
Chris Wilsonf69a02c2016-07-01 17:23:16 +01004508 engine->irq_seqno_barrier(engine);
Chris Wilson99fe4a52016-07-06 12:39:01 +01004509
4510 /* If we consume the irq, but we are no longer the bottom-half,
4511 * the real bottom-half may not have serialised their own
4512 * seqno check with the irq-barrier (i.e. may have inspected
4513 * the seqno before we believe it coherent since they see
4514 * irq_posted == false but we are still running).
4515 */
Tvrtko Ursulin2c33b542017-03-06 15:03:19 +00004516 spin_lock_irq(&b->irq_lock);
Chris Wilson61d3dc72017-03-03 19:08:24 +00004517 if (b->irq_wait && b->irq_wait->tsk != current)
Chris Wilson99fe4a52016-07-06 12:39:01 +01004518 /* Note that if the bottom-half is changed as we
4519 * are sending the wake-up, the new bottom-half will
4520 * be woken by whomever made the change. We only have
4521 * to worry about when we steal the irq-posted for
4522 * ourself.
4523 */
Chris Wilson61d3dc72017-03-03 19:08:24 +00004524 wake_up_process(b->irq_wait->tsk);
Tvrtko Ursulin2c33b542017-03-06 15:03:19 +00004525 spin_unlock_irq(&b->irq_lock);
Chris Wilson99fe4a52016-07-06 12:39:01 +01004526
Chris Wilson754c9fd2017-02-23 07:44:14 +00004527 if (__i915_gem_request_completed(req, seqno))
Chris Wilson7ec2c732016-07-01 17:23:22 +01004528 return true;
4529 }
Chris Wilson688e6c72016-07-01 17:23:15 +01004530
Chris Wilson688e6c72016-07-01 17:23:15 +01004531 return false;
4532}
4533
Chris Wilson0b1de5d2016-08-12 12:39:59 +01004534void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4535bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4536
Chris Wilsonc4d3ae62017-01-06 15:20:09 +00004537/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
4538 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
4539 * perform the operation. To check beforehand, pass in the parameters to
4540 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
4541 * you only need to pass in the minor offsets, page-aligned pointers are
4542 * always valid.
4543 *
4544 * For just checking for SSE4.1, in the foreknowledge that the future use
4545 * will be correctly aligned, just use i915_has_memcpy_from_wc().
4546 */
4547#define i915_can_memcpy_from_wc(dst, src, len) \
4548 i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
4549
4550#define i915_has_memcpy_from_wc() \
4551 i915_memcpy_from_wc(NULL, NULL, 0)
4552
Chris Wilsonc58305a2016-08-19 16:54:28 +01004553/* i915_mm.c */
4554int remap_io_mapping(struct vm_area_struct *vma,
4555 unsigned long addr, unsigned long pfn, unsigned long size,
4556 struct io_mapping *iomap);
4557
Chris Wilson767a9832017-09-13 09:56:05 +01004558static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
4559{
4560 if (INTEL_GEN(i915) >= 10)
4561 return CNL_HWS_CSB_WRITE_INDEX;
4562 else
4563 return I915_HWS_CSB_WRITE_INDEX;
4564}
4565
Linus Torvalds1da177e2005-04-16 15:20:36 -07004566#endif