blob: 1ee16e9195b96f0bbacd8902d415ea6902416bff [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Akshay Joshi0206e352011-08-16 15:34:10 -040044bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020045static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
48typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040049 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080050} intel_range_t;
51
52typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040053 int dot_limit;
54 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080055} intel_p2_t;
56
57#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080058typedef struct intel_limit intel_limit_t;
59struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040060 intel_range_t dot, vco, n, m, m1, m2, p, p1;
61 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080062};
Jesse Barnes79e53942008-11-07 14:24:08 -080063
Jesse Barnes2377b742010-07-07 14:06:43 -070064/* FDI */
65#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
66
Daniel Vetterd2acd212012-10-20 20:57:43 +020067int
68intel_pch_rawclk(struct drm_device *dev)
69{
70 struct drm_i915_private *dev_priv = dev->dev_private;
71
72 WARN_ON(!HAS_PCH_SPLIT(dev));
73
74 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
75}
76
Chris Wilson021357a2010-09-07 20:54:59 +010077static inline u32 /* units of 100MHz */
78intel_fdi_link_freq(struct drm_device *dev)
79{
Chris Wilson8b99e682010-10-13 09:59:17 +010080 if (IS_GEN5(dev)) {
81 struct drm_i915_private *dev_priv = dev->dev_private;
82 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
83 } else
84 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010085}
86
Keith Packarde4b36692009-06-05 19:22:17 -070087static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -040088 .dot = { .min = 25000, .max = 350000 },
89 .vco = { .min = 930000, .max = 1400000 },
90 .n = { .min = 3, .max = 16 },
91 .m = { .min = 96, .max = 140 },
92 .m1 = { .min = 18, .max = 26 },
93 .m2 = { .min = 6, .max = 16 },
94 .p = { .min = 4, .max = 128 },
95 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -070096 .p2 = { .dot_limit = 165000,
97 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -070098};
99
100static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400101 .dot = { .min = 25000, .max = 350000 },
102 .vco = { .min = 930000, .max = 1400000 },
103 .n = { .min = 3, .max = 16 },
104 .m = { .min = 96, .max = 140 },
105 .m1 = { .min = 18, .max = 26 },
106 .m2 = { .min = 6, .max = 16 },
107 .p = { .min = 4, .max = 128 },
108 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700109 .p2 = { .dot_limit = 165000,
110 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700111};
Eric Anholt273e27c2011-03-30 13:01:10 -0700112
Keith Packarde4b36692009-06-05 19:22:17 -0700113static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400114 .dot = { .min = 20000, .max = 400000 },
115 .vco = { .min = 1400000, .max = 2800000 },
116 .n = { .min = 1, .max = 6 },
117 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100118 .m1 = { .min = 8, .max = 18 },
119 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400120 .p = { .min = 5, .max = 80 },
121 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700122 .p2 = { .dot_limit = 200000,
123 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700124};
125
126static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400127 .dot = { .min = 20000, .max = 400000 },
128 .vco = { .min = 1400000, .max = 2800000 },
129 .n = { .min = 1, .max = 6 },
130 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100131 .m1 = { .min = 8, .max = 18 },
132 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400133 .p = { .min = 7, .max = 98 },
134 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700135 .p2 = { .dot_limit = 112000,
136 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700137};
138
Eric Anholt273e27c2011-03-30 13:01:10 -0700139
Keith Packarde4b36692009-06-05 19:22:17 -0700140static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700141 .dot = { .min = 25000, .max = 270000 },
142 .vco = { .min = 1750000, .max = 3500000},
143 .n = { .min = 1, .max = 4 },
144 .m = { .min = 104, .max = 138 },
145 .m1 = { .min = 17, .max = 23 },
146 .m2 = { .min = 5, .max = 11 },
147 .p = { .min = 10, .max = 30 },
148 .p1 = { .min = 1, .max = 3},
149 .p2 = { .dot_limit = 270000,
150 .p2_slow = 10,
151 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800152 },
Keith Packarde4b36692009-06-05 19:22:17 -0700153};
154
155static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700156 .dot = { .min = 22000, .max = 400000 },
157 .vco = { .min = 1750000, .max = 3500000},
158 .n = { .min = 1, .max = 4 },
159 .m = { .min = 104, .max = 138 },
160 .m1 = { .min = 16, .max = 23 },
161 .m2 = { .min = 5, .max = 11 },
162 .p = { .min = 5, .max = 80 },
163 .p1 = { .min = 1, .max = 8},
164 .p2 = { .dot_limit = 165000,
165 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700166};
167
168static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700169 .dot = { .min = 20000, .max = 115000 },
170 .vco = { .min = 1750000, .max = 3500000 },
171 .n = { .min = 1, .max = 3 },
172 .m = { .min = 104, .max = 138 },
173 .m1 = { .min = 17, .max = 23 },
174 .m2 = { .min = 5, .max = 11 },
175 .p = { .min = 28, .max = 112 },
176 .p1 = { .min = 2, .max = 8 },
177 .p2 = { .dot_limit = 0,
178 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800179 },
Keith Packarde4b36692009-06-05 19:22:17 -0700180};
181
182static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700183 .dot = { .min = 80000, .max = 224000 },
184 .vco = { .min = 1750000, .max = 3500000 },
185 .n = { .min = 1, .max = 3 },
186 .m = { .min = 104, .max = 138 },
187 .m1 = { .min = 17, .max = 23 },
188 .m2 = { .min = 5, .max = 11 },
189 .p = { .min = 14, .max = 42 },
190 .p1 = { .min = 2, .max = 6 },
191 .p2 = { .dot_limit = 0,
192 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800193 },
Keith Packarde4b36692009-06-05 19:22:17 -0700194};
195
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500196static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400197 .dot = { .min = 20000, .max = 400000},
198 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700199 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400200 .n = { .min = 3, .max = 6 },
201 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700202 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400203 .m1 = { .min = 0, .max = 0 },
204 .m2 = { .min = 0, .max = 254 },
205 .p = { .min = 5, .max = 80 },
206 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700207 .p2 = { .dot_limit = 200000,
208 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700209};
210
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500211static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400212 .dot = { .min = 20000, .max = 400000 },
213 .vco = { .min = 1700000, .max = 3500000 },
214 .n = { .min = 3, .max = 6 },
215 .m = { .min = 2, .max = 256 },
216 .m1 = { .min = 0, .max = 0 },
217 .m2 = { .min = 0, .max = 254 },
218 .p = { .min = 7, .max = 112 },
219 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700220 .p2 = { .dot_limit = 112000,
221 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700222};
223
Eric Anholt273e27c2011-03-30 13:01:10 -0700224/* Ironlake / Sandybridge
225 *
226 * We calculate clock using (register_value + 2) for N/M1/M2, so here
227 * the range value for them is (actual_value - 2).
228 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800229static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .dot = { .min = 25000, .max = 350000 },
231 .vco = { .min = 1760000, .max = 3510000 },
232 .n = { .min = 1, .max = 5 },
233 .m = { .min = 79, .max = 127 },
234 .m1 = { .min = 12, .max = 22 },
235 .m2 = { .min = 5, .max = 9 },
236 .p = { .min = 5, .max = 80 },
237 .p1 = { .min = 1, .max = 8 },
238 .p2 = { .dot_limit = 225000,
239 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800242static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .dot = { .min = 25000, .max = 350000 },
244 .vco = { .min = 1760000, .max = 3510000 },
245 .n = { .min = 1, .max = 3 },
246 .m = { .min = 79, .max = 118 },
247 .m1 = { .min = 12, .max = 22 },
248 .m2 = { .min = 5, .max = 9 },
249 .p = { .min = 28, .max = 112 },
250 .p1 = { .min = 2, .max = 8 },
251 .p2 = { .dot_limit = 225000,
252 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800253};
254
255static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700256 .dot = { .min = 25000, .max = 350000 },
257 .vco = { .min = 1760000, .max = 3510000 },
258 .n = { .min = 1, .max = 3 },
259 .m = { .min = 79, .max = 127 },
260 .m1 = { .min = 12, .max = 22 },
261 .m2 = { .min = 5, .max = 9 },
262 .p = { .min = 14, .max = 56 },
263 .p1 = { .min = 2, .max = 8 },
264 .p2 = { .dot_limit = 225000,
265 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800266};
267
Eric Anholt273e27c2011-03-30 13:01:10 -0700268/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800269static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 .dot = { .min = 25000, .max = 350000 },
271 .vco = { .min = 1760000, .max = 3510000 },
272 .n = { .min = 1, .max = 2 },
273 .m = { .min = 79, .max = 126 },
274 .m1 = { .min = 12, .max = 22 },
275 .m2 = { .min = 5, .max = 9 },
276 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700278 .p2 = { .dot_limit = 225000,
279 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800280};
281
282static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 .dot = { .min = 25000, .max = 350000 },
284 .vco = { .min = 1760000, .max = 3510000 },
285 .n = { .min = 1, .max = 3 },
286 .m = { .min = 79, .max = 126 },
287 .m1 = { .min = 12, .max = 22 },
288 .m2 = { .min = 5, .max = 9 },
289 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400290 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700291 .p2 = { .dot_limit = 225000,
292 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800293};
294
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700295static const intel_limit_t intel_limits_vlv_dac = {
296 .dot = { .min = 25000, .max = 270000 },
297 .vco = { .min = 4000000, .max = 6000000 },
298 .n = { .min = 1, .max = 7 },
299 .m = { .min = 22, .max = 450 }, /* guess */
300 .m1 = { .min = 2, .max = 3 },
301 .m2 = { .min = 11, .max = 156 },
302 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200303 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700304 .p2 = { .dot_limit = 270000,
305 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700306};
307
308static const intel_limit_t intel_limits_vlv_hdmi = {
Daniel Vetter75e53982013-04-18 21:10:43 +0200309 .dot = { .min = 25000, .max = 270000 },
310 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700311 .n = { .min = 1, .max = 7 },
312 .m = { .min = 60, .max = 300 }, /* guess */
313 .m1 = { .min = 2, .max = 3 },
314 .m2 = { .min = 11, .max = 156 },
315 .p = { .min = 10, .max = 30 },
316 .p1 = { .min = 2, .max = 3 },
317 .p2 = { .dot_limit = 270000,
318 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700319};
320
321static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530322 .dot = { .min = 25000, .max = 270000 },
323 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700324 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530325 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700326 .m1 = { .min = 2, .max = 3 },
327 .m2 = { .min = 11, .max = 156 },
328 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200329 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700330 .p2 = { .dot_limit = 270000,
331 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700332};
333
Chris Wilson1b894b52010-12-14 20:04:54 +0000334static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
335 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800336{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800337 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800338 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800339
340 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100341 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000342 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800343 limit = &intel_limits_ironlake_dual_lvds_100m;
344 else
345 limit = &intel_limits_ironlake_dual_lvds;
346 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000347 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800348 limit = &intel_limits_ironlake_single_lvds_100m;
349 else
350 limit = &intel_limits_ironlake_single_lvds;
351 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200352 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800353 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800354
355 return limit;
356}
357
Ma Ling044c7c42009-03-18 20:13:23 +0800358static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
359{
360 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800361 const intel_limit_t *limit;
362
363 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100364 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700365 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800366 else
Keith Packarde4b36692009-06-05 19:22:17 -0700367 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800368 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
369 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700370 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800371 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700372 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800373 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700374 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800375
376 return limit;
377}
378
Chris Wilson1b894b52010-12-14 20:04:54 +0000379static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800380{
381 struct drm_device *dev = crtc->dev;
382 const intel_limit_t *limit;
383
Eric Anholtbad720f2009-10-22 16:11:14 -0700384 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000385 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800386 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800387 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500388 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800389 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500390 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800391 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500392 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700393 } else if (IS_VALLEYVIEW(dev)) {
394 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
395 limit = &intel_limits_vlv_dac;
396 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
397 limit = &intel_limits_vlv_hdmi;
398 else
399 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100400 } else if (!IS_GEN2(dev)) {
401 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
402 limit = &intel_limits_i9xx_lvds;
403 else
404 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800405 } else {
406 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700407 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800408 else
Keith Packarde4b36692009-06-05 19:22:17 -0700409 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800410 }
411 return limit;
412}
413
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500414/* m1 is reserved as 0 in Pineview, n is a ring counter */
415static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800416{
Shaohua Li21778322009-02-23 15:19:16 +0800417 clock->m = clock->m2 + 2;
418 clock->p = clock->p1 * clock->p2;
419 clock->vco = refclk * clock->m / clock->n;
420 clock->dot = clock->vco / clock->p;
421}
422
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200423static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
424{
425 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
426}
427
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200428static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800429{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200430 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800431 clock->p = clock->p1 * clock->p2;
432 clock->vco = refclk * clock->m / (clock->n + 2);
433 clock->dot = clock->vco / clock->p;
434}
435
Jesse Barnes79e53942008-11-07 14:24:08 -0800436/**
437 * Returns whether any output on the specified pipe is of the specified type
438 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100439bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800440{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100441 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100442 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800443
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200444 for_each_encoder_on_crtc(dev, crtc, encoder)
445 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100446 return true;
447
448 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800449}
450
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800451#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800452/**
453 * Returns whether the given set of divisors are valid for a given refclk with
454 * the given connectors.
455 */
456
Chris Wilson1b894b52010-12-14 20:04:54 +0000457static bool intel_PLL_is_valid(struct drm_device *dev,
458 const intel_limit_t *limit,
459 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800460{
Jesse Barnes79e53942008-11-07 14:24:08 -0800461 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400462 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800463 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400464 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800465 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400466 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800467 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400468 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500469 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400470 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800471 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400472 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800473 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400474 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800475 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400476 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800477 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
478 * connector, etc., rather than just a single range.
479 */
480 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400481 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800482
483 return true;
484}
485
Ma Lingd4906092009-03-18 20:13:27 +0800486static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200487i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800488 int target, int refclk, intel_clock_t *match_clock,
489 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800490{
491 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800493 int err = target;
494
Daniel Vettera210b022012-11-26 17:22:08 +0100495 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800496 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100497 * For LVDS just rely on its current settings for dual-channel.
498 * We haven't figured out how to reliably set up different
499 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800500 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100501 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800502 clock.p2 = limit->p2.p2_fast;
503 else
504 clock.p2 = limit->p2.p2_slow;
505 } else {
506 if (target < limit->p2.dot_limit)
507 clock.p2 = limit->p2.p2_slow;
508 else
509 clock.p2 = limit->p2.p2_fast;
510 }
511
Akshay Joshi0206e352011-08-16 15:34:10 -0400512 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800513
Zhao Yakui42158662009-11-20 11:24:18 +0800514 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
515 clock.m1++) {
516 for (clock.m2 = limit->m2.min;
517 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200518 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800519 break;
520 for (clock.n = limit->n.min;
521 clock.n <= limit->n.max; clock.n++) {
522 for (clock.p1 = limit->p1.min;
523 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800524 int this_err;
525
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200526 i9xx_clock(refclk, &clock);
527 if (!intel_PLL_is_valid(dev, limit,
528 &clock))
529 continue;
530 if (match_clock &&
531 clock.p != match_clock->p)
532 continue;
533
534 this_err = abs(clock.dot - target);
535 if (this_err < err) {
536 *best_clock = clock;
537 err = this_err;
538 }
539 }
540 }
541 }
542 }
543
544 return (err != target);
545}
546
547static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200548pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
549 int target, int refclk, intel_clock_t *match_clock,
550 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200551{
552 struct drm_device *dev = crtc->dev;
553 intel_clock_t clock;
554 int err = target;
555
556 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
557 /*
558 * For LVDS just rely on its current settings for dual-channel.
559 * We haven't figured out how to reliably set up different
560 * single/dual channel state, if we even can.
561 */
562 if (intel_is_dual_link_lvds(dev))
563 clock.p2 = limit->p2.p2_fast;
564 else
565 clock.p2 = limit->p2.p2_slow;
566 } else {
567 if (target < limit->p2.dot_limit)
568 clock.p2 = limit->p2.p2_slow;
569 else
570 clock.p2 = limit->p2.p2_fast;
571 }
572
573 memset(best_clock, 0, sizeof(*best_clock));
574
575 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
576 clock.m1++) {
577 for (clock.m2 = limit->m2.min;
578 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200579 for (clock.n = limit->n.min;
580 clock.n <= limit->n.max; clock.n++) {
581 for (clock.p1 = limit->p1.min;
582 clock.p1 <= limit->p1.max; clock.p1++) {
583 int this_err;
584
585 pineview_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000586 if (!intel_PLL_is_valid(dev, limit,
587 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800589 if (match_clock &&
590 clock.p != match_clock->p)
591 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800592
593 this_err = abs(clock.dot - target);
594 if (this_err < err) {
595 *best_clock = clock;
596 err = this_err;
597 }
598 }
599 }
600 }
601 }
602
603 return (err != target);
604}
605
Ma Lingd4906092009-03-18 20:13:27 +0800606static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200607g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
608 int target, int refclk, intel_clock_t *match_clock,
609 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800610{
611 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800612 intel_clock_t clock;
613 int max_n;
614 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400615 /* approximately equals target * 0.00585 */
616 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800617 found = false;
618
619 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100620 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800621 clock.p2 = limit->p2.p2_fast;
622 else
623 clock.p2 = limit->p2.p2_slow;
624 } else {
625 if (target < limit->p2.dot_limit)
626 clock.p2 = limit->p2.p2_slow;
627 else
628 clock.p2 = limit->p2.p2_fast;
629 }
630
631 memset(best_clock, 0, sizeof(*best_clock));
632 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200633 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800634 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200635 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800636 for (clock.m1 = limit->m1.max;
637 clock.m1 >= limit->m1.min; clock.m1--) {
638 for (clock.m2 = limit->m2.max;
639 clock.m2 >= limit->m2.min; clock.m2--) {
640 for (clock.p1 = limit->p1.max;
641 clock.p1 >= limit->p1.min; clock.p1--) {
642 int this_err;
643
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200644 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000645 if (!intel_PLL_is_valid(dev, limit,
646 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800647 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000648
649 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800650 if (this_err < err_most) {
651 *best_clock = clock;
652 err_most = this_err;
653 max_n = clock.n;
654 found = true;
655 }
656 }
657 }
658 }
659 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800660 return found;
661}
Ma Lingd4906092009-03-18 20:13:27 +0800662
Zhenyu Wang2c072452009-06-05 15:38:42 +0800663static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200664vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
665 int target, int refclk, intel_clock_t *match_clock,
666 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700667{
668 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
669 u32 m, n, fastclk;
670 u32 updrate, minupdate, fracbits, p;
671 unsigned long bestppm, ppm, absppm;
672 int dotclk, flag;
673
Alan Coxaf447bd2012-07-25 13:49:18 +0100674 flag = 0;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700675 dotclk = target * 1000;
676 bestppm = 1000000;
677 ppm = absppm = 0;
678 fastclk = dotclk / (2*100);
679 updrate = 0;
680 minupdate = 19200;
681 fracbits = 1;
682 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
683 bestm1 = bestm2 = bestp1 = bestp2 = 0;
684
685 /* based on hardware requirement, prefer smaller n to precision */
686 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
687 updrate = refclk / n;
688 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
689 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
690 if (p2 > 10)
691 p2 = p2 - 1;
692 p = p1 * p2;
693 /* based on hardware requirement, prefer bigger m1,m2 values */
694 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
695 m2 = (((2*(fastclk * p * n / m1 )) +
696 refclk) / (2*refclk));
697 m = m1 * m2;
698 vco = updrate * m;
699 if (vco >= limit->vco.min && vco < limit->vco.max) {
700 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
701 absppm = (ppm > 0) ? ppm : (-ppm);
702 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
703 bestppm = 0;
704 flag = 1;
705 }
706 if (absppm < bestppm - 10) {
707 bestppm = absppm;
708 flag = 1;
709 }
710 if (flag) {
711 bestn = n;
712 bestm1 = m1;
713 bestm2 = m2;
714 bestp1 = p1;
715 bestp2 = p2;
716 flag = 0;
717 }
718 }
719 }
720 }
721 }
722 }
723 best_clock->n = bestn;
724 best_clock->m1 = bestm1;
725 best_clock->m2 = bestm2;
726 best_clock->p1 = bestp1;
727 best_clock->p2 = bestp2;
728
729 return true;
730}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700731
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200732enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
733 enum pipe pipe)
734{
735 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
737
Daniel Vetter3b117c82013-04-17 20:15:07 +0200738 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200739}
740
Paulo Zanonia928d532012-05-04 17:18:15 -0300741static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
742{
743 struct drm_i915_private *dev_priv = dev->dev_private;
744 u32 frame, frame_reg = PIPEFRAME(pipe);
745
746 frame = I915_READ(frame_reg);
747
748 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
749 DRM_DEBUG_KMS("vblank wait timed out\n");
750}
751
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700752/**
753 * intel_wait_for_vblank - wait for vblank on a given pipe
754 * @dev: drm device
755 * @pipe: pipe to wait for
756 *
757 * Wait for vblank to occur on a given pipe. Needed for various bits of
758 * mode setting code.
759 */
760void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800761{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700762 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800763 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700764
Paulo Zanonia928d532012-05-04 17:18:15 -0300765 if (INTEL_INFO(dev)->gen >= 5) {
766 ironlake_wait_for_vblank(dev, pipe);
767 return;
768 }
769
Chris Wilson300387c2010-09-05 20:25:43 +0100770 /* Clear existing vblank status. Note this will clear any other
771 * sticky status fields as well.
772 *
773 * This races with i915_driver_irq_handler() with the result
774 * that either function could miss a vblank event. Here it is not
775 * fatal, as we will either wait upon the next vblank interrupt or
776 * timeout. Generally speaking intel_wait_for_vblank() is only
777 * called during modeset at which time the GPU should be idle and
778 * should *not* be performing page flips and thus not waiting on
779 * vblanks...
780 * Currently, the result of us stealing a vblank from the irq
781 * handler is that a single frame will be skipped during swapbuffers.
782 */
783 I915_WRITE(pipestat_reg,
784 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
785
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700786 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100787 if (wait_for(I915_READ(pipestat_reg) &
788 PIPE_VBLANK_INTERRUPT_STATUS,
789 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700790 DRM_DEBUG_KMS("vblank wait timed out\n");
791}
792
Keith Packardab7ad7f2010-10-03 00:33:06 -0700793/*
794 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700795 * @dev: drm device
796 * @pipe: pipe to wait for
797 *
798 * After disabling a pipe, we can't wait for vblank in the usual way,
799 * spinning on the vblank interrupt status bit, since we won't actually
800 * see an interrupt when the pipe is disabled.
801 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700802 * On Gen4 and above:
803 * wait for the pipe register state bit to turn off
804 *
805 * Otherwise:
806 * wait for the display line value to settle (it usually
807 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100808 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700809 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100810void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700811{
812 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200813 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
814 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700815
Keith Packardab7ad7f2010-10-03 00:33:06 -0700816 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200817 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700818
Keith Packardab7ad7f2010-10-03 00:33:06 -0700819 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100820 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
821 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200822 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700823 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300824 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100825 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700826 unsigned long timeout = jiffies + msecs_to_jiffies(100);
827
Paulo Zanoni837ba002012-05-04 17:18:14 -0300828 if (IS_GEN2(dev))
829 line_mask = DSL_LINEMASK_GEN2;
830 else
831 line_mask = DSL_LINEMASK_GEN3;
832
Keith Packardab7ad7f2010-10-03 00:33:06 -0700833 /* Wait for the display line to settle */
834 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300835 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700836 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300837 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700838 time_after(timeout, jiffies));
839 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200840 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700841 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800842}
843
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000844/*
845 * ibx_digital_port_connected - is the specified port connected?
846 * @dev_priv: i915 private structure
847 * @port: the port to test
848 *
849 * Returns true if @port is connected, false otherwise.
850 */
851bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
852 struct intel_digital_port *port)
853{
854 u32 bit;
855
Damien Lespiauc36346e2012-12-13 16:09:03 +0000856 if (HAS_PCH_IBX(dev_priv->dev)) {
857 switch(port->port) {
858 case PORT_B:
859 bit = SDE_PORTB_HOTPLUG;
860 break;
861 case PORT_C:
862 bit = SDE_PORTC_HOTPLUG;
863 break;
864 case PORT_D:
865 bit = SDE_PORTD_HOTPLUG;
866 break;
867 default:
868 return true;
869 }
870 } else {
871 switch(port->port) {
872 case PORT_B:
873 bit = SDE_PORTB_HOTPLUG_CPT;
874 break;
875 case PORT_C:
876 bit = SDE_PORTC_HOTPLUG_CPT;
877 break;
878 case PORT_D:
879 bit = SDE_PORTD_HOTPLUG_CPT;
880 break;
881 default:
882 return true;
883 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000884 }
885
886 return I915_READ(SDEISR) & bit;
887}
888
Jesse Barnesb24e7172011-01-04 15:09:30 -0800889static const char *state_string(bool enabled)
890{
891 return enabled ? "on" : "off";
892}
893
894/* Only for pre-ILK configs */
895static void assert_pll(struct drm_i915_private *dev_priv,
896 enum pipe pipe, bool state)
897{
898 int reg;
899 u32 val;
900 bool cur_state;
901
902 reg = DPLL(pipe);
903 val = I915_READ(reg);
904 cur_state = !!(val & DPLL_VCO_ENABLE);
905 WARN(cur_state != state,
906 "PLL state assertion failure (expected %s, current %s)\n",
907 state_string(state), state_string(cur_state));
908}
909#define assert_pll_enabled(d, p) assert_pll(d, p, true)
910#define assert_pll_disabled(d, p) assert_pll(d, p, false)
911
Daniel Vettere2b78262013-06-07 23:10:03 +0200912static struct intel_shared_dpll *
913intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
914{
915 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
916
Daniel Vettera43f6e02013-06-07 23:10:32 +0200917 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200918 return NULL;
919
Daniel Vettera43f6e02013-06-07 23:10:32 +0200920 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200921}
922
Jesse Barnes040484a2011-01-03 12:14:26 -0800923/* For ILK+ */
Daniel Vettere72f9fb2013-06-05 13:34:06 +0200924static void assert_shared_dpll(struct drm_i915_private *dev_priv,
925 struct intel_shared_dpll *pll,
926 struct intel_crtc *crtc,
927 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800928{
Jesse Barnes040484a2011-01-03 12:14:26 -0800929 u32 val;
930 bool cur_state;
931
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300932 if (HAS_PCH_LPT(dev_priv->dev)) {
933 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
934 return;
935 }
936
Chris Wilson92b27b02012-05-20 18:10:50 +0100937 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200938 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100939 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100940
Chris Wilson92b27b02012-05-20 18:10:50 +0100941 val = I915_READ(pll->pll_reg);
942 cur_state = !!(val & DPLL_VCO_ENABLE);
943 WARN(cur_state != state,
Daniel Vetter46edb022013-06-05 13:34:12 +0200944 "%s assertion failure (expected %s, current %s), val=%08x\n",
945 pll->name, state_string(state), state_string(cur_state), val);
Chris Wilson92b27b02012-05-20 18:10:50 +0100946
947 /* Make sure the selected PLL is correctly attached to the transcoder */
948 if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700949 u32 pch_dpll;
950
951 pch_dpll = I915_READ(PCH_DPLL_SEL);
Chris Wilson92b27b02012-05-20 18:10:50 +0100952 cur_state = pll->pll_reg == _PCH_DPLL_B;
953 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300954 "PLL[%d] not attached to this transcoder %c: %08x\n",
955 cur_state, pipe_name(crtc->pipe), pch_dpll)) {
Chris Wilson92b27b02012-05-20 18:10:50 +0100956 cur_state = !!(val >> (4*crtc->pipe + 3));
957 WARN(cur_state != state,
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300958 "PLL[%d] not %s on this transcoder %c: %08x\n",
Chris Wilson92b27b02012-05-20 18:10:50 +0100959 pll->pll_reg == _PCH_DPLL_B,
960 state_string(state),
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300961 pipe_name(crtc->pipe),
Chris Wilson92b27b02012-05-20 18:10:50 +0100962 val);
963 }
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700964 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800965}
Daniel Vettere72f9fb2013-06-05 13:34:06 +0200966#define assert_shared_dpll_enabled(d, p, c) assert_shared_dpll(d, p, c, true)
967#define assert_shared_dpll_disabled(d, p, c) assert_shared_dpll(d, p, c, false)
Jesse Barnes040484a2011-01-03 12:14:26 -0800968
969static void assert_fdi_tx(struct drm_i915_private *dev_priv,
970 enum pipe pipe, bool state)
971{
972 int reg;
973 u32 val;
974 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200975 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
976 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800977
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200978 if (HAS_DDI(dev_priv->dev)) {
979 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200980 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300981 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200982 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300983 } else {
984 reg = FDI_TX_CTL(pipe);
985 val = I915_READ(reg);
986 cur_state = !!(val & FDI_TX_ENABLE);
987 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800988 WARN(cur_state != state,
989 "FDI TX state assertion failure (expected %s, current %s)\n",
990 state_string(state), state_string(cur_state));
991}
992#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
993#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
994
995static void assert_fdi_rx(struct drm_i915_private *dev_priv,
996 enum pipe pipe, bool state)
997{
998 int reg;
999 u32 val;
1000 bool cur_state;
1001
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001002 reg = FDI_RX_CTL(pipe);
1003 val = I915_READ(reg);
1004 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001005 WARN(cur_state != state,
1006 "FDI RX state assertion failure (expected %s, current %s)\n",
1007 state_string(state), state_string(cur_state));
1008}
1009#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1010#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1011
1012static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1013 enum pipe pipe)
1014{
1015 int reg;
1016 u32 val;
1017
1018 /* ILK FDI PLL is always enabled */
1019 if (dev_priv->info->gen == 5)
1020 return;
1021
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001022 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001023 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001024 return;
1025
Jesse Barnes040484a2011-01-03 12:14:26 -08001026 reg = FDI_TX_CTL(pipe);
1027 val = I915_READ(reg);
1028 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1029}
1030
1031static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1032 enum pipe pipe)
1033{
1034 int reg;
1035 u32 val;
1036
1037 reg = FDI_RX_CTL(pipe);
1038 val = I915_READ(reg);
1039 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1040}
1041
Jesse Barnesea0760c2011-01-04 15:09:32 -08001042static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1043 enum pipe pipe)
1044{
1045 int pp_reg, lvds_reg;
1046 u32 val;
1047 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001048 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001049
1050 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1051 pp_reg = PCH_PP_CONTROL;
1052 lvds_reg = PCH_LVDS;
1053 } else {
1054 pp_reg = PP_CONTROL;
1055 lvds_reg = LVDS;
1056 }
1057
1058 val = I915_READ(pp_reg);
1059 if (!(val & PANEL_POWER_ON) ||
1060 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1061 locked = false;
1062
1063 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1064 panel_pipe = PIPE_B;
1065
1066 WARN(panel_pipe == pipe && locked,
1067 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001068 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001069}
1070
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001071void assert_pipe(struct drm_i915_private *dev_priv,
1072 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001073{
1074 int reg;
1075 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001076 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001077 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1078 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001079
Daniel Vetter8e636782012-01-22 01:36:48 +01001080 /* if we need the pipe A quirk it must be always on */
1081 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1082 state = true;
1083
Paulo Zanonib97186f2013-05-03 12:15:36 -03001084 if (!intel_display_power_enabled(dev_priv->dev,
1085 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001086 cur_state = false;
1087 } else {
1088 reg = PIPECONF(cpu_transcoder);
1089 val = I915_READ(reg);
1090 cur_state = !!(val & PIPECONF_ENABLE);
1091 }
1092
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001093 WARN(cur_state != state,
1094 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001095 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001096}
1097
Chris Wilson931872f2012-01-16 23:01:13 +00001098static void assert_plane(struct drm_i915_private *dev_priv,
1099 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001100{
1101 int reg;
1102 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001103 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001104
1105 reg = DSPCNTR(plane);
1106 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001107 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1108 WARN(cur_state != state,
1109 "plane %c assertion failure (expected %s, current %s)\n",
1110 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001111}
1112
Chris Wilson931872f2012-01-16 23:01:13 +00001113#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1114#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1115
Jesse Barnesb24e7172011-01-04 15:09:30 -08001116static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1117 enum pipe pipe)
1118{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001119 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001120 int reg, i;
1121 u32 val;
1122 int cur_pipe;
1123
Ville Syrjälä653e1022013-06-04 13:49:05 +03001124 /* Primary planes are fixed to pipes on gen4+ */
1125 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001126 reg = DSPCNTR(pipe);
1127 val = I915_READ(reg);
1128 WARN((val & DISPLAY_PLANE_ENABLE),
1129 "plane %c assertion failure, should be disabled but not\n",
1130 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001131 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001132 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001133
Jesse Barnesb24e7172011-01-04 15:09:30 -08001134 /* Need to check both planes against the pipe */
Ville Syrjälä653e1022013-06-04 13:49:05 +03001135 for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001136 reg = DSPCNTR(i);
1137 val = I915_READ(reg);
1138 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1139 DISPPLANE_SEL_PIPE_SHIFT;
1140 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001141 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1142 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001143 }
1144}
1145
Jesse Barnes19332d72013-03-28 09:55:38 -07001146static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1147 enum pipe pipe)
1148{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001149 struct drm_device *dev = dev_priv->dev;
Jesse Barnes19332d72013-03-28 09:55:38 -07001150 int reg, i;
1151 u32 val;
1152
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001153 if (IS_VALLEYVIEW(dev)) {
1154 for (i = 0; i < dev_priv->num_plane; i++) {
1155 reg = SPCNTR(pipe, i);
1156 val = I915_READ(reg);
1157 WARN((val & SP_ENABLE),
1158 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1159 sprite_name(pipe, i), pipe_name(pipe));
1160 }
1161 } else if (INTEL_INFO(dev)->gen >= 7) {
1162 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001163 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001164 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001165 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001166 plane_name(pipe), pipe_name(pipe));
1167 } else if (INTEL_INFO(dev)->gen >= 5) {
1168 reg = DVSCNTR(pipe);
1169 val = I915_READ(reg);
1170 WARN((val & DVS_ENABLE),
1171 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1172 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001173 }
1174}
1175
Jesse Barnes92f25842011-01-04 15:09:34 -08001176static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1177{
1178 u32 val;
1179 bool enabled;
1180
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001181 if (HAS_PCH_LPT(dev_priv->dev)) {
1182 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1183 return;
1184 }
1185
Jesse Barnes92f25842011-01-04 15:09:34 -08001186 val = I915_READ(PCH_DREF_CONTROL);
1187 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1188 DREF_SUPERSPREAD_SOURCE_MASK));
1189 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1190}
1191
Daniel Vetterab9412b2013-05-03 11:49:46 +02001192static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1193 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001194{
1195 int reg;
1196 u32 val;
1197 bool enabled;
1198
Daniel Vetterab9412b2013-05-03 11:49:46 +02001199 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001200 val = I915_READ(reg);
1201 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001202 WARN(enabled,
1203 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1204 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001205}
1206
Keith Packard4e634382011-08-06 10:39:45 -07001207static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1208 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001209{
1210 if ((val & DP_PORT_EN) == 0)
1211 return false;
1212
1213 if (HAS_PCH_CPT(dev_priv->dev)) {
1214 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1215 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1216 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1217 return false;
1218 } else {
1219 if ((val & DP_PIPE_MASK) != (pipe << 30))
1220 return false;
1221 }
1222 return true;
1223}
1224
Keith Packard1519b992011-08-06 10:35:34 -07001225static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1226 enum pipe pipe, u32 val)
1227{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001228 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001229 return false;
1230
1231 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001232 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001233 return false;
1234 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001235 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001236 return false;
1237 }
1238 return true;
1239}
1240
1241static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1242 enum pipe pipe, u32 val)
1243{
1244 if ((val & LVDS_PORT_EN) == 0)
1245 return false;
1246
1247 if (HAS_PCH_CPT(dev_priv->dev)) {
1248 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1249 return false;
1250 } else {
1251 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1252 return false;
1253 }
1254 return true;
1255}
1256
1257static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1258 enum pipe pipe, u32 val)
1259{
1260 if ((val & ADPA_DAC_ENABLE) == 0)
1261 return false;
1262 if (HAS_PCH_CPT(dev_priv->dev)) {
1263 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1264 return false;
1265 } else {
1266 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1267 return false;
1268 }
1269 return true;
1270}
1271
Jesse Barnes291906f2011-02-02 12:28:03 -08001272static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001273 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001274{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001275 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001276 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001277 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001278 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001279
Daniel Vetter75c5da22012-09-10 21:58:29 +02001280 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1281 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001282 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001283}
1284
1285static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1286 enum pipe pipe, int reg)
1287{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001288 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001289 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001290 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001291 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001292
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001293 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001294 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001295 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001296}
1297
1298static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1299 enum pipe pipe)
1300{
1301 int reg;
1302 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001303
Keith Packardf0575e92011-07-25 22:12:43 -07001304 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1305 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1306 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001307
1308 reg = PCH_ADPA;
1309 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001310 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001311 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001312 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001313
1314 reg = PCH_LVDS;
1315 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001316 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001317 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001318 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001319
Paulo Zanonie2debe92013-02-18 19:00:27 -03001320 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1321 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1322 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001323}
1324
Jesse Barnesb24e7172011-01-04 15:09:30 -08001325/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001326 * intel_enable_pll - enable a PLL
1327 * @dev_priv: i915 private structure
1328 * @pipe: pipe PLL to enable
1329 *
1330 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1331 * make sure the PLL reg is writable first though, since the panel write
1332 * protect mechanism may be enabled.
1333 *
1334 * Note! This is for pre-ILK only.
Thomas Richter7434a252012-07-18 19:22:30 +02001335 *
1336 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001337 */
1338static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1339{
1340 int reg;
1341 u32 val;
1342
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001343 assert_pipe_disabled(dev_priv, pipe);
1344
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001345 /* No really, not for ILK+ */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001346 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001347
1348 /* PLL is protected by panel, make sure we can write it */
1349 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1350 assert_panel_unlocked(dev_priv, pipe);
1351
1352 reg = DPLL(pipe);
1353 val = I915_READ(reg);
1354 val |= DPLL_VCO_ENABLE;
1355
1356 /* We do this three times for luck */
1357 I915_WRITE(reg, val);
1358 POSTING_READ(reg);
1359 udelay(150); /* wait for warmup */
1360 I915_WRITE(reg, val);
1361 POSTING_READ(reg);
1362 udelay(150); /* wait for warmup */
1363 I915_WRITE(reg, val);
1364 POSTING_READ(reg);
1365 udelay(150); /* wait for warmup */
1366}
1367
1368/**
1369 * intel_disable_pll - disable a PLL
1370 * @dev_priv: i915 private structure
1371 * @pipe: pipe PLL to disable
1372 *
1373 * Disable the PLL for @pipe, making sure the pipe is off first.
1374 *
1375 * Note! This is for pre-ILK only.
1376 */
1377static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1378{
1379 int reg;
1380 u32 val;
1381
1382 /* Don't disable pipe A or pipe A PLLs if needed */
1383 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1384 return;
1385
1386 /* Make sure the pipe isn't still relying on us */
1387 assert_pipe_disabled(dev_priv, pipe);
1388
1389 reg = DPLL(pipe);
1390 val = I915_READ(reg);
1391 val &= ~DPLL_VCO_ENABLE;
1392 I915_WRITE(reg, val);
1393 POSTING_READ(reg);
1394}
1395
Jesse Barnes89b667f2013-04-18 14:51:36 -07001396void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
1397{
1398 u32 port_mask;
1399
1400 if (!port)
1401 port_mask = DPLL_PORTB_READY_MASK;
1402 else
1403 port_mask = DPLL_PORTC_READY_MASK;
1404
1405 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1406 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1407 'B' + port, I915_READ(DPLL(0)));
1408}
1409
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001410/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001411 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001412 * @dev_priv: i915 private structure
1413 * @pipe: pipe PLL to enable
1414 *
1415 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1416 * drives the transcoder clock.
1417 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001418static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001419{
Daniel Vettere2b78262013-06-07 23:10:03 +02001420 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1421 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001422 int reg;
1423 u32 val;
1424
Chris Wilson48da64a2012-05-13 20:16:12 +01001425 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001426 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001427 if (pll == NULL)
1428 return;
1429
1430 if (WARN_ON(pll->refcount == 0))
1431 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001432
Daniel Vetter46edb022013-06-05 13:34:12 +02001433 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1434 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001435 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001436
1437 /* PCH refclock must be enabled first */
1438 assert_pch_refclk_enabled(dev_priv);
1439
Daniel Vettercdbd2312013-06-05 13:34:03 +02001440 if (pll->active++) {
1441 WARN_ON(!pll->on);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001442 assert_shared_dpll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001443 return;
1444 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001445 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001446
Daniel Vetter46edb022013-06-05 13:34:12 +02001447 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001448
1449 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001450 val = I915_READ(reg);
1451 val |= DPLL_VCO_ENABLE;
1452 I915_WRITE(reg, val);
1453 POSTING_READ(reg);
1454 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001455
1456 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001457}
1458
Daniel Vettere2b78262013-06-07 23:10:03 +02001459static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001460{
Daniel Vettere2b78262013-06-07 23:10:03 +02001461 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1462 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001463 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001464 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001465
Jesse Barnes92f25842011-01-04 15:09:34 -08001466 /* PCH only available on ILK+ */
1467 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001468 if (pll == NULL)
1469 return;
1470
Chris Wilson48da64a2012-05-13 20:16:12 +01001471 if (WARN_ON(pll->refcount == 0))
1472 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001473
Daniel Vetter46edb022013-06-05 13:34:12 +02001474 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1475 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001476 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001477
Chris Wilson48da64a2012-05-13 20:16:12 +01001478 if (WARN_ON(pll->active == 0)) {
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001479 assert_shared_dpll_disabled(dev_priv, pll, NULL);
Chris Wilson48da64a2012-05-13 20:16:12 +01001480 return;
1481 }
1482
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001483 assert_shared_dpll_enabled(dev_priv, pll, NULL);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001484 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001485 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001486 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001487
Daniel Vetter46edb022013-06-05 13:34:12 +02001488 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Jesse Barnes92f25842011-01-04 15:09:34 -08001489
1490 /* Make sure transcoder isn't still depending on us */
Daniel Vettere2b78262013-06-07 23:10:03 +02001491 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001492
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001493 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001494 val = I915_READ(reg);
1495 val &= ~DPLL_VCO_ENABLE;
1496 I915_WRITE(reg, val);
1497 POSTING_READ(reg);
1498 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001499
1500 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001501}
1502
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001503static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1504 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001505{
Daniel Vetter23670b322012-11-01 09:15:30 +01001506 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001507 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001508 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001509 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001510
1511 /* PCH only available on ILK+ */
1512 BUG_ON(dev_priv->info->gen < 5);
1513
1514 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001515 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere2b78262013-06-07 23:10:03 +02001516 intel_crtc_to_shared_dpll(intel_crtc),
1517 intel_crtc);
Jesse Barnes040484a2011-01-03 12:14:26 -08001518
1519 /* FDI must be feeding us bits for PCH ports */
1520 assert_fdi_tx_enabled(dev_priv, pipe);
1521 assert_fdi_rx_enabled(dev_priv, pipe);
1522
Daniel Vetter23670b322012-11-01 09:15:30 +01001523 if (HAS_PCH_CPT(dev)) {
1524 /* Workaround: Set the timing override bit before enabling the
1525 * pch transcoder. */
1526 reg = TRANS_CHICKEN2(pipe);
1527 val = I915_READ(reg);
1528 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1529 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001530 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001531
Daniel Vetterab9412b2013-05-03 11:49:46 +02001532 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001533 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001534 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001535
1536 if (HAS_PCH_IBX(dev_priv->dev)) {
1537 /*
1538 * make the BPC in transcoder be consistent with
1539 * that in pipeconf reg.
1540 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001541 val &= ~PIPECONF_BPC_MASK;
1542 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001543 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001544
1545 val &= ~TRANS_INTERLACE_MASK;
1546 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001547 if (HAS_PCH_IBX(dev_priv->dev) &&
1548 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1549 val |= TRANS_LEGACY_INTERLACED_ILK;
1550 else
1551 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001552 else
1553 val |= TRANS_PROGRESSIVE;
1554
Jesse Barnes040484a2011-01-03 12:14:26 -08001555 I915_WRITE(reg, val | TRANS_ENABLE);
1556 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001557 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001558}
1559
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001560static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001561 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001562{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001563 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001564
1565 /* PCH only available on ILK+ */
1566 BUG_ON(dev_priv->info->gen < 5);
1567
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001568 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001569 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001570 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001571
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001572 /* Workaround: set timing override bit. */
1573 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001574 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001575 I915_WRITE(_TRANSA_CHICKEN2, val);
1576
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001577 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001578 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001579
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001580 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1581 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001582 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001583 else
1584 val |= TRANS_PROGRESSIVE;
1585
Daniel Vetterab9412b2013-05-03 11:49:46 +02001586 I915_WRITE(LPT_TRANSCONF, val);
1587 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001588 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001589}
1590
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001591static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1592 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001593{
Daniel Vetter23670b322012-11-01 09:15:30 +01001594 struct drm_device *dev = dev_priv->dev;
1595 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001596
1597 /* FDI relies on the transcoder */
1598 assert_fdi_tx_disabled(dev_priv, pipe);
1599 assert_fdi_rx_disabled(dev_priv, pipe);
1600
Jesse Barnes291906f2011-02-02 12:28:03 -08001601 /* Ports must be off as well */
1602 assert_pch_ports_disabled(dev_priv, pipe);
1603
Daniel Vetterab9412b2013-05-03 11:49:46 +02001604 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001605 val = I915_READ(reg);
1606 val &= ~TRANS_ENABLE;
1607 I915_WRITE(reg, val);
1608 /* wait for PCH transcoder off, transcoder state */
1609 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001610 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001611
1612 if (!HAS_PCH_IBX(dev)) {
1613 /* Workaround: Clear the timing override chicken bit again. */
1614 reg = TRANS_CHICKEN2(pipe);
1615 val = I915_READ(reg);
1616 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1617 I915_WRITE(reg, val);
1618 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001619}
1620
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001621static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001622{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001623 u32 val;
1624
Daniel Vetterab9412b2013-05-03 11:49:46 +02001625 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001626 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001627 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001628 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001629 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001630 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001631
1632 /* Workaround: clear timing override bit. */
1633 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001634 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001635 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001636}
1637
1638/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001639 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001640 * @dev_priv: i915 private structure
1641 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001642 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001643 *
1644 * Enable @pipe, making sure that various hardware specific requirements
1645 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1646 *
1647 * @pipe should be %PIPE_A or %PIPE_B.
1648 *
1649 * Will wait until the pipe is actually running (i.e. first vblank) before
1650 * returning.
1651 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001652static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1653 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001654{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001655 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1656 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001657 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001658 int reg;
1659 u32 val;
1660
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001661 assert_planes_disabled(dev_priv, pipe);
1662 assert_sprites_disabled(dev_priv, pipe);
1663
Paulo Zanoni681e5812012-12-06 11:12:38 -02001664 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001665 pch_transcoder = TRANSCODER_A;
1666 else
1667 pch_transcoder = pipe;
1668
Jesse Barnesb24e7172011-01-04 15:09:30 -08001669 /*
1670 * A pipe without a PLL won't actually be able to drive bits from
1671 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1672 * need the check.
1673 */
1674 if (!HAS_PCH_SPLIT(dev_priv->dev))
1675 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001676 else {
1677 if (pch_port) {
1678 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001679 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001680 assert_fdi_tx_pll_enabled(dev_priv,
1681 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001682 }
1683 /* FIXME: assert CPU port conditions for SNB+ */
1684 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001685
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001686 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001687 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001688 if (val & PIPECONF_ENABLE)
1689 return;
1690
1691 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001692 intel_wait_for_vblank(dev_priv->dev, pipe);
1693}
1694
1695/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001696 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001697 * @dev_priv: i915 private structure
1698 * @pipe: pipe to disable
1699 *
1700 * Disable @pipe, making sure that various hardware specific requirements
1701 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1702 *
1703 * @pipe should be %PIPE_A or %PIPE_B.
1704 *
1705 * Will wait until the pipe has shut down before returning.
1706 */
1707static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1708 enum pipe pipe)
1709{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001710 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1711 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001712 int reg;
1713 u32 val;
1714
1715 /*
1716 * Make sure planes won't keep trying to pump pixels to us,
1717 * or we might hang the display.
1718 */
1719 assert_planes_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001720 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001721
1722 /* Don't disable pipe A or pipe A PLLs if needed */
1723 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1724 return;
1725
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001726 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001727 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001728 if ((val & PIPECONF_ENABLE) == 0)
1729 return;
1730
1731 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001732 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1733}
1734
Keith Packardd74362c2011-07-28 14:47:14 -07001735/*
1736 * Plane regs are double buffered, going from enabled->disabled needs a
1737 * trigger in order to latch. The display address reg provides this.
1738 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001739void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001740 enum plane plane)
1741{
Damien Lespiau14f86142012-10-29 15:24:49 +00001742 if (dev_priv->info->gen >= 4)
1743 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1744 else
1745 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001746}
1747
Jesse Barnesb24e7172011-01-04 15:09:30 -08001748/**
1749 * intel_enable_plane - enable a display plane on a given pipe
1750 * @dev_priv: i915 private structure
1751 * @plane: plane to enable
1752 * @pipe: pipe being fed
1753 *
1754 * Enable @plane on @pipe, making sure that @pipe is running first.
1755 */
1756static void intel_enable_plane(struct drm_i915_private *dev_priv,
1757 enum plane plane, enum pipe pipe)
1758{
1759 int reg;
1760 u32 val;
1761
1762 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1763 assert_pipe_enabled(dev_priv, pipe);
1764
1765 reg = DSPCNTR(plane);
1766 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001767 if (val & DISPLAY_PLANE_ENABLE)
1768 return;
1769
1770 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001771 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001772 intel_wait_for_vblank(dev_priv->dev, pipe);
1773}
1774
Jesse Barnesb24e7172011-01-04 15:09:30 -08001775/**
1776 * intel_disable_plane - disable a display plane
1777 * @dev_priv: i915 private structure
1778 * @plane: plane to disable
1779 * @pipe: pipe consuming the data
1780 *
1781 * Disable @plane; should be an independent operation.
1782 */
1783static void intel_disable_plane(struct drm_i915_private *dev_priv,
1784 enum plane plane, enum pipe pipe)
1785{
1786 int reg;
1787 u32 val;
1788
1789 reg = DSPCNTR(plane);
1790 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001791 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1792 return;
1793
1794 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001795 intel_flush_display_plane(dev_priv, plane);
1796 intel_wait_for_vblank(dev_priv->dev, pipe);
1797}
1798
Chris Wilson693db182013-03-05 14:52:39 +00001799static bool need_vtd_wa(struct drm_device *dev)
1800{
1801#ifdef CONFIG_INTEL_IOMMU
1802 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1803 return true;
1804#endif
1805 return false;
1806}
1807
Chris Wilson127bd2a2010-07-23 23:32:05 +01001808int
Chris Wilson48b956c2010-09-14 12:50:34 +01001809intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001810 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001811 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001812{
Chris Wilsonce453d82011-02-21 14:43:56 +00001813 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001814 u32 alignment;
1815 int ret;
1816
Chris Wilson05394f32010-11-08 19:18:58 +00001817 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001818 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001819 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1820 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001821 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001822 alignment = 4 * 1024;
1823 else
1824 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001825 break;
1826 case I915_TILING_X:
1827 /* pin() will align the object as required by fence */
1828 alignment = 0;
1829 break;
1830 case I915_TILING_Y:
Daniel Vetter8bb6e952013-04-06 23:54:56 +02001831 /* Despite that we check this in framebuffer_init userspace can
1832 * screw us over and change the tiling after the fact. Only
1833 * pinned buffers can't change their tiling. */
1834 DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001835 return -EINVAL;
1836 default:
1837 BUG();
1838 }
1839
Chris Wilson693db182013-03-05 14:52:39 +00001840 /* Note that the w/a also requires 64 PTE of padding following the
1841 * bo. We currently fill all unused PTE with the shadow page and so
1842 * we should always have valid PTE following the scanout preventing
1843 * the VT-d warning.
1844 */
1845 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1846 alignment = 256 * 1024;
1847
Chris Wilsonce453d82011-02-21 14:43:56 +00001848 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001849 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001850 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001851 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001852
1853 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1854 * fence, whereas 965+ only requires a fence if using
1855 * framebuffer compression. For simplicity, we always install
1856 * a fence as the cost is not that onerous.
1857 */
Chris Wilson06d98132012-04-17 15:31:24 +01001858 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001859 if (ret)
1860 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001861
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001862 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001863
Chris Wilsonce453d82011-02-21 14:43:56 +00001864 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001865 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001866
1867err_unpin:
1868 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001869err_interruptible:
1870 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001871 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001872}
1873
Chris Wilson1690e1e2011-12-14 13:57:08 +01001874void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1875{
1876 i915_gem_object_unpin_fence(obj);
1877 i915_gem_object_unpin(obj);
1878}
1879
Daniel Vetterc2c75132012-07-05 12:17:30 +02001880/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1881 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001882unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1883 unsigned int tiling_mode,
1884 unsigned int cpp,
1885 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001886{
Chris Wilsonbc752862013-02-21 20:04:31 +00001887 if (tiling_mode != I915_TILING_NONE) {
1888 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001889
Chris Wilsonbc752862013-02-21 20:04:31 +00001890 tile_rows = *y / 8;
1891 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001892
Chris Wilsonbc752862013-02-21 20:04:31 +00001893 tiles = *x / (512/cpp);
1894 *x %= 512/cpp;
1895
1896 return tile_rows * pitch * 8 + tiles * 4096;
1897 } else {
1898 unsigned int offset;
1899
1900 offset = *y * pitch + *x * cpp;
1901 *y = 0;
1902 *x = (offset & 4095) / cpp;
1903 return offset & -4096;
1904 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02001905}
1906
Jesse Barnes17638cd2011-06-24 12:19:23 -07001907static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1908 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001909{
1910 struct drm_device *dev = crtc->dev;
1911 struct drm_i915_private *dev_priv = dev->dev_private;
1912 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1913 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001914 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001915 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001916 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001917 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001918 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001919
1920 switch (plane) {
1921 case 0:
1922 case 1:
1923 break;
1924 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001925 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07001926 return -EINVAL;
1927 }
1928
1929 intel_fb = to_intel_framebuffer(fb);
1930 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001931
Chris Wilson5eddb702010-09-11 13:48:45 +01001932 reg = DSPCNTR(plane);
1933 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001934 /* Mask out pixel format bits in case we change it */
1935 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001936 switch (fb->pixel_format) {
1937 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07001938 dspcntr |= DISPPLANE_8BPP;
1939 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001940 case DRM_FORMAT_XRGB1555:
1941 case DRM_FORMAT_ARGB1555:
1942 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07001943 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001944 case DRM_FORMAT_RGB565:
1945 dspcntr |= DISPPLANE_BGRX565;
1946 break;
1947 case DRM_FORMAT_XRGB8888:
1948 case DRM_FORMAT_ARGB8888:
1949 dspcntr |= DISPPLANE_BGRX888;
1950 break;
1951 case DRM_FORMAT_XBGR8888:
1952 case DRM_FORMAT_ABGR8888:
1953 dspcntr |= DISPPLANE_RGBX888;
1954 break;
1955 case DRM_FORMAT_XRGB2101010:
1956 case DRM_FORMAT_ARGB2101010:
1957 dspcntr |= DISPPLANE_BGRX101010;
1958 break;
1959 case DRM_FORMAT_XBGR2101010:
1960 case DRM_FORMAT_ABGR2101010:
1961 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07001962 break;
1963 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01001964 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07001965 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02001966
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001967 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00001968 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07001969 dspcntr |= DISPPLANE_TILED;
1970 else
1971 dspcntr &= ~DISPPLANE_TILED;
1972 }
1973
Ville Syrjäläde1aa622013-06-07 10:47:01 +03001974 if (IS_G4X(dev))
1975 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1976
Chris Wilson5eddb702010-09-11 13:48:45 +01001977 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07001978
Daniel Vettere506a0c2012-07-05 12:17:29 +02001979 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07001980
Daniel Vetterc2c75132012-07-05 12:17:30 +02001981 if (INTEL_INFO(dev)->gen >= 4) {
1982 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00001983 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
1984 fb->bits_per_pixel / 8,
1985 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02001986 linear_offset -= intel_crtc->dspaddr_offset;
1987 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02001988 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001989 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02001990
1991 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
1992 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001993 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001994 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02001995 I915_MODIFY_DISPBASE(DSPSURF(plane),
1996 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001997 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02001998 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001999 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02002000 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002001 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002002
Jesse Barnes17638cd2011-06-24 12:19:23 -07002003 return 0;
2004}
2005
2006static int ironlake_update_plane(struct drm_crtc *crtc,
2007 struct drm_framebuffer *fb, int x, int y)
2008{
2009 struct drm_device *dev = crtc->dev;
2010 struct drm_i915_private *dev_priv = dev->dev_private;
2011 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2012 struct intel_framebuffer *intel_fb;
2013 struct drm_i915_gem_object *obj;
2014 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002015 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002016 u32 dspcntr;
2017 u32 reg;
2018
2019 switch (plane) {
2020 case 0:
2021 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002022 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002023 break;
2024 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002025 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002026 return -EINVAL;
2027 }
2028
2029 intel_fb = to_intel_framebuffer(fb);
2030 obj = intel_fb->obj;
2031
2032 reg = DSPCNTR(plane);
2033 dspcntr = I915_READ(reg);
2034 /* Mask out pixel format bits in case we change it */
2035 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002036 switch (fb->pixel_format) {
2037 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002038 dspcntr |= DISPPLANE_8BPP;
2039 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002040 case DRM_FORMAT_RGB565:
2041 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002042 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002043 case DRM_FORMAT_XRGB8888:
2044 case DRM_FORMAT_ARGB8888:
2045 dspcntr |= DISPPLANE_BGRX888;
2046 break;
2047 case DRM_FORMAT_XBGR8888:
2048 case DRM_FORMAT_ABGR8888:
2049 dspcntr |= DISPPLANE_RGBX888;
2050 break;
2051 case DRM_FORMAT_XRGB2101010:
2052 case DRM_FORMAT_ARGB2101010:
2053 dspcntr |= DISPPLANE_BGRX101010;
2054 break;
2055 case DRM_FORMAT_XBGR2101010:
2056 case DRM_FORMAT_ABGR2101010:
2057 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002058 break;
2059 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002060 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002061 }
2062
2063 if (obj->tiling_mode != I915_TILING_NONE)
2064 dspcntr |= DISPPLANE_TILED;
2065 else
2066 dspcntr &= ~DISPPLANE_TILED;
2067
2068 /* must disable */
2069 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2070
2071 I915_WRITE(reg, dspcntr);
2072
Daniel Vettere506a0c2012-07-05 12:17:29 +02002073 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002074 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002075 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2076 fb->bits_per_pixel / 8,
2077 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002078 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002079
Daniel Vettere506a0c2012-07-05 12:17:29 +02002080 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2081 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002082 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002083 I915_MODIFY_DISPBASE(DSPSURF(plane),
2084 obj->gtt_offset + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002085 if (IS_HASWELL(dev)) {
2086 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2087 } else {
2088 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2089 I915_WRITE(DSPLINOFF(plane), linear_offset);
2090 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002091 POSTING_READ(reg);
2092
2093 return 0;
2094}
2095
2096/* Assume fb object is pinned & idle & fenced and just update base pointers */
2097static int
2098intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2099 int x, int y, enum mode_set_atomic state)
2100{
2101 struct drm_device *dev = crtc->dev;
2102 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002103
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002104 if (dev_priv->display.disable_fbc)
2105 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002106 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002107
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002108 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002109}
2110
Ville Syrjälä96a02912013-02-18 19:08:49 +02002111void intel_display_handle_reset(struct drm_device *dev)
2112{
2113 struct drm_i915_private *dev_priv = dev->dev_private;
2114 struct drm_crtc *crtc;
2115
2116 /*
2117 * Flips in the rings have been nuked by the reset,
2118 * so complete all pending flips so that user space
2119 * will get its events and not get stuck.
2120 *
2121 * Also update the base address of all primary
2122 * planes to the the last fb to make sure we're
2123 * showing the correct fb after a reset.
2124 *
2125 * Need to make two loops over the crtcs so that we
2126 * don't try to grab a crtc mutex before the
2127 * pending_flip_queue really got woken up.
2128 */
2129
2130 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2131 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2132 enum plane plane = intel_crtc->plane;
2133
2134 intel_prepare_page_flip(dev, plane);
2135 intel_finish_page_flip_plane(dev, plane);
2136 }
2137
2138 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2139 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2140
2141 mutex_lock(&crtc->mutex);
2142 if (intel_crtc->active)
2143 dev_priv->display.update_plane(crtc, crtc->fb,
2144 crtc->x, crtc->y);
2145 mutex_unlock(&crtc->mutex);
2146 }
2147}
2148
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002149static int
Chris Wilson14667a42012-04-03 17:58:35 +01002150intel_finish_fb(struct drm_framebuffer *old_fb)
2151{
2152 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2153 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2154 bool was_interruptible = dev_priv->mm.interruptible;
2155 int ret;
2156
Chris Wilson14667a42012-04-03 17:58:35 +01002157 /* Big Hammer, we also need to ensure that any pending
2158 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2159 * current scanout is retired before unpinning the old
2160 * framebuffer.
2161 *
2162 * This should only fail upon a hung GPU, in which case we
2163 * can safely continue.
2164 */
2165 dev_priv->mm.interruptible = false;
2166 ret = i915_gem_object_finish_gpu(obj);
2167 dev_priv->mm.interruptible = was_interruptible;
2168
2169 return ret;
2170}
2171
Ville Syrjälä198598d2012-10-31 17:50:24 +02002172static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2173{
2174 struct drm_device *dev = crtc->dev;
2175 struct drm_i915_master_private *master_priv;
2176 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2177
2178 if (!dev->primary->master)
2179 return;
2180
2181 master_priv = dev->primary->master->driver_priv;
2182 if (!master_priv->sarea_priv)
2183 return;
2184
2185 switch (intel_crtc->pipe) {
2186 case 0:
2187 master_priv->sarea_priv->pipeA_x = x;
2188 master_priv->sarea_priv->pipeA_y = y;
2189 break;
2190 case 1:
2191 master_priv->sarea_priv->pipeB_x = x;
2192 master_priv->sarea_priv->pipeB_y = y;
2193 break;
2194 default:
2195 break;
2196 }
2197}
2198
Chris Wilson14667a42012-04-03 17:58:35 +01002199static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002200intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002201 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002202{
2203 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002204 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002205 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002206 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002207 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002208
2209 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002210 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002211 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002212 return 0;
2213 }
2214
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002215 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002216 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2217 plane_name(intel_crtc->plane),
2218 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002219 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002220 }
2221
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002222 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002223 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002224 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002225 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002226 if (ret != 0) {
2227 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002228 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002229 return ret;
2230 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002231
Daniel Vetter94352cf2012-07-05 22:51:56 +02002232 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002233 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002234 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002235 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002236 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002237 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002238 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002239
Daniel Vetter94352cf2012-07-05 22:51:56 +02002240 old_fb = crtc->fb;
2241 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002242 crtc->x = x;
2243 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002244
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002245 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002246 if (intel_crtc->active && old_fb != fb)
2247 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002248 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002249 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002250
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002251 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002252 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002253
Ville Syrjälä198598d2012-10-31 17:50:24 +02002254 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002255
2256 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002257}
2258
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002259static void intel_fdi_normal_train(struct drm_crtc *crtc)
2260{
2261 struct drm_device *dev = crtc->dev;
2262 struct drm_i915_private *dev_priv = dev->dev_private;
2263 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2264 int pipe = intel_crtc->pipe;
2265 u32 reg, temp;
2266
2267 /* enable normal train */
2268 reg = FDI_TX_CTL(pipe);
2269 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002270 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002271 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2272 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002273 } else {
2274 temp &= ~FDI_LINK_TRAIN_NONE;
2275 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002276 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002277 I915_WRITE(reg, temp);
2278
2279 reg = FDI_RX_CTL(pipe);
2280 temp = I915_READ(reg);
2281 if (HAS_PCH_CPT(dev)) {
2282 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2283 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2284 } else {
2285 temp &= ~FDI_LINK_TRAIN_NONE;
2286 temp |= FDI_LINK_TRAIN_NONE;
2287 }
2288 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2289
2290 /* wait one idle pattern time */
2291 POSTING_READ(reg);
2292 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002293
2294 /* IVB wants error correction enabled */
2295 if (IS_IVYBRIDGE(dev))
2296 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2297 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002298}
2299
Daniel Vetter1e833f42013-02-19 22:31:57 +01002300static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
2301{
2302 return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
2303}
2304
Daniel Vetter01a415f2012-10-27 15:58:40 +02002305static void ivb_modeset_global_resources(struct drm_device *dev)
2306{
2307 struct drm_i915_private *dev_priv = dev->dev_private;
2308 struct intel_crtc *pipe_B_crtc =
2309 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2310 struct intel_crtc *pipe_C_crtc =
2311 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2312 uint32_t temp;
2313
Daniel Vetter1e833f42013-02-19 22:31:57 +01002314 /*
2315 * When everything is off disable fdi C so that we could enable fdi B
2316 * with all lanes. Note that we don't care about enabled pipes without
2317 * an enabled pch encoder.
2318 */
2319 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2320 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002321 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2322 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2323
2324 temp = I915_READ(SOUTH_CHICKEN1);
2325 temp &= ~FDI_BC_BIFURCATION_SELECT;
2326 DRM_DEBUG_KMS("disabling fdi C rx\n");
2327 I915_WRITE(SOUTH_CHICKEN1, temp);
2328 }
2329}
2330
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002331/* The FDI link training functions for ILK/Ibexpeak. */
2332static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2333{
2334 struct drm_device *dev = crtc->dev;
2335 struct drm_i915_private *dev_priv = dev->dev_private;
2336 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2337 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002338 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002339 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002340
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002341 /* FDI needs bits from pipe & plane first */
2342 assert_pipe_enabled(dev_priv, pipe);
2343 assert_plane_enabled(dev_priv, plane);
2344
Adam Jacksone1a44742010-06-25 15:32:14 -04002345 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2346 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002347 reg = FDI_RX_IMR(pipe);
2348 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002349 temp &= ~FDI_RX_SYMBOL_LOCK;
2350 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002351 I915_WRITE(reg, temp);
2352 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002353 udelay(150);
2354
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002355 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002356 reg = FDI_TX_CTL(pipe);
2357 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002358 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2359 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002360 temp &= ~FDI_LINK_TRAIN_NONE;
2361 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002362 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002363
Chris Wilson5eddb702010-09-11 13:48:45 +01002364 reg = FDI_RX_CTL(pipe);
2365 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002366 temp &= ~FDI_LINK_TRAIN_NONE;
2367 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002368 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2369
2370 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002371 udelay(150);
2372
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002373 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002374 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2375 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2376 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002377
Chris Wilson5eddb702010-09-11 13:48:45 +01002378 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002379 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002380 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002381 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2382
2383 if ((temp & FDI_RX_BIT_LOCK)) {
2384 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002385 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002386 break;
2387 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002388 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002389 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002390 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002391
2392 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002393 reg = FDI_TX_CTL(pipe);
2394 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002395 temp &= ~FDI_LINK_TRAIN_NONE;
2396 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002397 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002398
Chris Wilson5eddb702010-09-11 13:48:45 +01002399 reg = FDI_RX_CTL(pipe);
2400 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002401 temp &= ~FDI_LINK_TRAIN_NONE;
2402 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002403 I915_WRITE(reg, temp);
2404
2405 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002406 udelay(150);
2407
Chris Wilson5eddb702010-09-11 13:48:45 +01002408 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002409 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002410 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002411 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2412
2413 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002414 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002415 DRM_DEBUG_KMS("FDI train 2 done.\n");
2416 break;
2417 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002418 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002419 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002420 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002421
2422 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002423
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002424}
2425
Akshay Joshi0206e352011-08-16 15:34:10 -04002426static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002427 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2428 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2429 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2430 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2431};
2432
2433/* The FDI link training functions for SNB/Cougarpoint. */
2434static void gen6_fdi_link_train(struct drm_crtc *crtc)
2435{
2436 struct drm_device *dev = crtc->dev;
2437 struct drm_i915_private *dev_priv = dev->dev_private;
2438 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2439 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002440 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002441
Adam Jacksone1a44742010-06-25 15:32:14 -04002442 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2443 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002444 reg = FDI_RX_IMR(pipe);
2445 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002446 temp &= ~FDI_RX_SYMBOL_LOCK;
2447 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002448 I915_WRITE(reg, temp);
2449
2450 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002451 udelay(150);
2452
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002453 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002454 reg = FDI_TX_CTL(pipe);
2455 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002456 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2457 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002458 temp &= ~FDI_LINK_TRAIN_NONE;
2459 temp |= FDI_LINK_TRAIN_PATTERN_1;
2460 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2461 /* SNB-B */
2462 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002463 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002464
Daniel Vetterd74cf322012-10-26 10:58:13 +02002465 I915_WRITE(FDI_RX_MISC(pipe),
2466 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2467
Chris Wilson5eddb702010-09-11 13:48:45 +01002468 reg = FDI_RX_CTL(pipe);
2469 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002470 if (HAS_PCH_CPT(dev)) {
2471 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2472 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2473 } else {
2474 temp &= ~FDI_LINK_TRAIN_NONE;
2475 temp |= FDI_LINK_TRAIN_PATTERN_1;
2476 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002477 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2478
2479 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002480 udelay(150);
2481
Akshay Joshi0206e352011-08-16 15:34:10 -04002482 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002483 reg = FDI_TX_CTL(pipe);
2484 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002485 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2486 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002487 I915_WRITE(reg, temp);
2488
2489 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002490 udelay(500);
2491
Sean Paulfa37d392012-03-02 12:53:39 -05002492 for (retry = 0; retry < 5; retry++) {
2493 reg = FDI_RX_IIR(pipe);
2494 temp = I915_READ(reg);
2495 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2496 if (temp & FDI_RX_BIT_LOCK) {
2497 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2498 DRM_DEBUG_KMS("FDI train 1 done.\n");
2499 break;
2500 }
2501 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002502 }
Sean Paulfa37d392012-03-02 12:53:39 -05002503 if (retry < 5)
2504 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002505 }
2506 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002507 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002508
2509 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002510 reg = FDI_TX_CTL(pipe);
2511 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002512 temp &= ~FDI_LINK_TRAIN_NONE;
2513 temp |= FDI_LINK_TRAIN_PATTERN_2;
2514 if (IS_GEN6(dev)) {
2515 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2516 /* SNB-B */
2517 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2518 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002519 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002520
Chris Wilson5eddb702010-09-11 13:48:45 +01002521 reg = FDI_RX_CTL(pipe);
2522 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002523 if (HAS_PCH_CPT(dev)) {
2524 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2525 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2526 } else {
2527 temp &= ~FDI_LINK_TRAIN_NONE;
2528 temp |= FDI_LINK_TRAIN_PATTERN_2;
2529 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002530 I915_WRITE(reg, temp);
2531
2532 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002533 udelay(150);
2534
Akshay Joshi0206e352011-08-16 15:34:10 -04002535 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002536 reg = FDI_TX_CTL(pipe);
2537 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002538 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2539 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002540 I915_WRITE(reg, temp);
2541
2542 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002543 udelay(500);
2544
Sean Paulfa37d392012-03-02 12:53:39 -05002545 for (retry = 0; retry < 5; retry++) {
2546 reg = FDI_RX_IIR(pipe);
2547 temp = I915_READ(reg);
2548 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2549 if (temp & FDI_RX_SYMBOL_LOCK) {
2550 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2551 DRM_DEBUG_KMS("FDI train 2 done.\n");
2552 break;
2553 }
2554 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002555 }
Sean Paulfa37d392012-03-02 12:53:39 -05002556 if (retry < 5)
2557 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002558 }
2559 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002560 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002561
2562 DRM_DEBUG_KMS("FDI train done.\n");
2563}
2564
Jesse Barnes357555c2011-04-28 15:09:55 -07002565/* Manual link training for Ivy Bridge A0 parts */
2566static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2567{
2568 struct drm_device *dev = crtc->dev;
2569 struct drm_i915_private *dev_priv = dev->dev_private;
2570 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2571 int pipe = intel_crtc->pipe;
2572 u32 reg, temp, i;
2573
2574 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2575 for train result */
2576 reg = FDI_RX_IMR(pipe);
2577 temp = I915_READ(reg);
2578 temp &= ~FDI_RX_SYMBOL_LOCK;
2579 temp &= ~FDI_RX_BIT_LOCK;
2580 I915_WRITE(reg, temp);
2581
2582 POSTING_READ(reg);
2583 udelay(150);
2584
Daniel Vetter01a415f2012-10-27 15:58:40 +02002585 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2586 I915_READ(FDI_RX_IIR(pipe)));
2587
Jesse Barnes357555c2011-04-28 15:09:55 -07002588 /* enable CPU FDI TX and PCH FDI RX */
2589 reg = FDI_TX_CTL(pipe);
2590 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002591 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2592 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Jesse Barnes357555c2011-04-28 15:09:55 -07002593 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2594 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2595 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2596 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002597 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002598 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2599
Daniel Vetterd74cf322012-10-26 10:58:13 +02002600 I915_WRITE(FDI_RX_MISC(pipe),
2601 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2602
Jesse Barnes357555c2011-04-28 15:09:55 -07002603 reg = FDI_RX_CTL(pipe);
2604 temp = I915_READ(reg);
2605 temp &= ~FDI_LINK_TRAIN_AUTO;
2606 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2607 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002608 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002609 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2610
2611 POSTING_READ(reg);
2612 udelay(150);
2613
Akshay Joshi0206e352011-08-16 15:34:10 -04002614 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002615 reg = FDI_TX_CTL(pipe);
2616 temp = I915_READ(reg);
2617 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2618 temp |= snb_b_fdi_train_param[i];
2619 I915_WRITE(reg, temp);
2620
2621 POSTING_READ(reg);
2622 udelay(500);
2623
2624 reg = FDI_RX_IIR(pipe);
2625 temp = I915_READ(reg);
2626 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2627
2628 if (temp & FDI_RX_BIT_LOCK ||
2629 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2630 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002631 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002632 break;
2633 }
2634 }
2635 if (i == 4)
2636 DRM_ERROR("FDI train 1 fail!\n");
2637
2638 /* Train 2 */
2639 reg = FDI_TX_CTL(pipe);
2640 temp = I915_READ(reg);
2641 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2642 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2643 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2644 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2645 I915_WRITE(reg, temp);
2646
2647 reg = FDI_RX_CTL(pipe);
2648 temp = I915_READ(reg);
2649 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2650 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2651 I915_WRITE(reg, temp);
2652
2653 POSTING_READ(reg);
2654 udelay(150);
2655
Akshay Joshi0206e352011-08-16 15:34:10 -04002656 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002657 reg = FDI_TX_CTL(pipe);
2658 temp = I915_READ(reg);
2659 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2660 temp |= snb_b_fdi_train_param[i];
2661 I915_WRITE(reg, temp);
2662
2663 POSTING_READ(reg);
2664 udelay(500);
2665
2666 reg = FDI_RX_IIR(pipe);
2667 temp = I915_READ(reg);
2668 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2669
2670 if (temp & FDI_RX_SYMBOL_LOCK) {
2671 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002672 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002673 break;
2674 }
2675 }
2676 if (i == 4)
2677 DRM_ERROR("FDI train 2 fail!\n");
2678
2679 DRM_DEBUG_KMS("FDI train done.\n");
2680}
2681
Daniel Vetter88cefb62012-08-12 19:27:14 +02002682static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002683{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002684 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002685 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002686 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002687 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002688
Jesse Barnesc64e3112010-09-10 11:27:03 -07002689
Jesse Barnes0e23b992010-09-10 11:10:00 -07002690 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002691 reg = FDI_RX_CTL(pipe);
2692 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002693 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2694 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002695 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002696 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2697
2698 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002699 udelay(200);
2700
2701 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002702 temp = I915_READ(reg);
2703 I915_WRITE(reg, temp | FDI_PCDCLK);
2704
2705 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002706 udelay(200);
2707
Paulo Zanoni20749732012-11-23 15:30:38 -02002708 /* Enable CPU FDI TX PLL, always on for Ironlake */
2709 reg = FDI_TX_CTL(pipe);
2710 temp = I915_READ(reg);
2711 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2712 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002713
Paulo Zanoni20749732012-11-23 15:30:38 -02002714 POSTING_READ(reg);
2715 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002716 }
2717}
2718
Daniel Vetter88cefb62012-08-12 19:27:14 +02002719static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2720{
2721 struct drm_device *dev = intel_crtc->base.dev;
2722 struct drm_i915_private *dev_priv = dev->dev_private;
2723 int pipe = intel_crtc->pipe;
2724 u32 reg, temp;
2725
2726 /* Switch from PCDclk to Rawclk */
2727 reg = FDI_RX_CTL(pipe);
2728 temp = I915_READ(reg);
2729 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2730
2731 /* Disable CPU FDI TX PLL */
2732 reg = FDI_TX_CTL(pipe);
2733 temp = I915_READ(reg);
2734 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2735
2736 POSTING_READ(reg);
2737 udelay(100);
2738
2739 reg = FDI_RX_CTL(pipe);
2740 temp = I915_READ(reg);
2741 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2742
2743 /* Wait for the clocks to turn off. */
2744 POSTING_READ(reg);
2745 udelay(100);
2746}
2747
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002748static void ironlake_fdi_disable(struct drm_crtc *crtc)
2749{
2750 struct drm_device *dev = crtc->dev;
2751 struct drm_i915_private *dev_priv = dev->dev_private;
2752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2753 int pipe = intel_crtc->pipe;
2754 u32 reg, temp;
2755
2756 /* disable CPU FDI tx and PCH FDI rx */
2757 reg = FDI_TX_CTL(pipe);
2758 temp = I915_READ(reg);
2759 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2760 POSTING_READ(reg);
2761
2762 reg = FDI_RX_CTL(pipe);
2763 temp = I915_READ(reg);
2764 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002765 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002766 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2767
2768 POSTING_READ(reg);
2769 udelay(100);
2770
2771 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002772 if (HAS_PCH_IBX(dev)) {
2773 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002774 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002775
2776 /* still set train pattern 1 */
2777 reg = FDI_TX_CTL(pipe);
2778 temp = I915_READ(reg);
2779 temp &= ~FDI_LINK_TRAIN_NONE;
2780 temp |= FDI_LINK_TRAIN_PATTERN_1;
2781 I915_WRITE(reg, temp);
2782
2783 reg = FDI_RX_CTL(pipe);
2784 temp = I915_READ(reg);
2785 if (HAS_PCH_CPT(dev)) {
2786 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2787 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2788 } else {
2789 temp &= ~FDI_LINK_TRAIN_NONE;
2790 temp |= FDI_LINK_TRAIN_PATTERN_1;
2791 }
2792 /* BPC in FDI rx is consistent with that in PIPECONF */
2793 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002794 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002795 I915_WRITE(reg, temp);
2796
2797 POSTING_READ(reg);
2798 udelay(100);
2799}
2800
Chris Wilson5bb61642012-09-27 21:25:58 +01002801static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2802{
2803 struct drm_device *dev = crtc->dev;
2804 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002805 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002806 unsigned long flags;
2807 bool pending;
2808
Ville Syrjälä10d83732013-01-29 18:13:34 +02002809 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2810 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002811 return false;
2812
2813 spin_lock_irqsave(&dev->event_lock, flags);
2814 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2815 spin_unlock_irqrestore(&dev->event_lock, flags);
2816
2817 return pending;
2818}
2819
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002820static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2821{
Chris Wilson0f911282012-04-17 10:05:38 +01002822 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002823 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002824
2825 if (crtc->fb == NULL)
2826 return;
2827
Daniel Vetter2c10d572012-12-20 21:24:07 +01002828 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2829
Chris Wilson5bb61642012-09-27 21:25:58 +01002830 wait_event(dev_priv->pending_flip_queue,
2831 !intel_crtc_has_pending_flip(crtc));
2832
Chris Wilson0f911282012-04-17 10:05:38 +01002833 mutex_lock(&dev->struct_mutex);
2834 intel_finish_fb(crtc->fb);
2835 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002836}
2837
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002838/* Program iCLKIP clock to the desired frequency */
2839static void lpt_program_iclkip(struct drm_crtc *crtc)
2840{
2841 struct drm_device *dev = crtc->dev;
2842 struct drm_i915_private *dev_priv = dev->dev_private;
2843 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2844 u32 temp;
2845
Daniel Vetter09153002012-12-12 14:06:44 +01002846 mutex_lock(&dev_priv->dpio_lock);
2847
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002848 /* It is necessary to ungate the pixclk gate prior to programming
2849 * the divisors, and gate it back when it is done.
2850 */
2851 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2852
2853 /* Disable SSCCTL */
2854 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002855 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2856 SBI_SSCCTL_DISABLE,
2857 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002858
2859 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2860 if (crtc->mode.clock == 20000) {
2861 auxdiv = 1;
2862 divsel = 0x41;
2863 phaseinc = 0x20;
2864 } else {
2865 /* The iCLK virtual clock root frequency is in MHz,
2866 * but the crtc->mode.clock in in KHz. To get the divisors,
2867 * it is necessary to divide one by another, so we
2868 * convert the virtual clock precision to KHz here for higher
2869 * precision.
2870 */
2871 u32 iclk_virtual_root_freq = 172800 * 1000;
2872 u32 iclk_pi_range = 64;
2873 u32 desired_divisor, msb_divisor_value, pi_value;
2874
2875 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2876 msb_divisor_value = desired_divisor / iclk_pi_range;
2877 pi_value = desired_divisor % iclk_pi_range;
2878
2879 auxdiv = 0;
2880 divsel = msb_divisor_value - 2;
2881 phaseinc = pi_value;
2882 }
2883
2884 /* This should not happen with any sane values */
2885 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2886 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2887 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2888 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2889
2890 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2891 crtc->mode.clock,
2892 auxdiv,
2893 divsel,
2894 phasedir,
2895 phaseinc);
2896
2897 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002898 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002899 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2900 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2901 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2902 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2903 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2904 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002905 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002906
2907 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002908 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002909 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2910 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002911 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002912
2913 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002914 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002915 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002916 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002917
2918 /* Wait for initialization time */
2919 udelay(24);
2920
2921 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01002922
2923 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002924}
2925
Daniel Vetter275f01b22013-05-03 11:49:47 +02002926static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
2927 enum pipe pch_transcoder)
2928{
2929 struct drm_device *dev = crtc->base.dev;
2930 struct drm_i915_private *dev_priv = dev->dev_private;
2931 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2932
2933 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
2934 I915_READ(HTOTAL(cpu_transcoder)));
2935 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
2936 I915_READ(HBLANK(cpu_transcoder)));
2937 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
2938 I915_READ(HSYNC(cpu_transcoder)));
2939
2940 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
2941 I915_READ(VTOTAL(cpu_transcoder)));
2942 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
2943 I915_READ(VBLANK(cpu_transcoder)));
2944 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
2945 I915_READ(VSYNC(cpu_transcoder)));
2946 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
2947 I915_READ(VSYNCSHIFT(cpu_transcoder)));
2948}
2949
Jesse Barnesf67a5592011-01-05 10:31:48 -08002950/*
2951 * Enable PCH resources required for PCH ports:
2952 * - PCH PLLs
2953 * - FDI training & RX/TX
2954 * - update transcoder timings
2955 * - DP transcoding bits
2956 * - transcoder
2957 */
2958static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002959{
2960 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002961 struct drm_i915_private *dev_priv = dev->dev_private;
2962 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2963 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002964 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002965
Daniel Vetterab9412b2013-05-03 11:49:46 +02002966 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01002967
Daniel Vettercd986ab2012-10-26 10:58:12 +02002968 /* Write the TU size bits before fdi link training, so that error
2969 * detection works. */
2970 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2971 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
2972
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002973 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07002974 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002975
Daniel Vetter572deb32012-10-27 18:46:14 +02002976 /* XXX: pch pll's can be enabled any time before we enable the PCH
2977 * transcoder, and we actually should do this to not upset any PCH
2978 * transcoder that already use the clock when we share it.
2979 *
Daniel Vettere72f9fb2013-06-05 13:34:06 +02002980 * Note that enable_shared_dpll tries to do the right thing, but
2981 * get_shared_dpll unconditionally resets the pll - we need that to have
2982 * the right LVDS enable sequence. */
2983 ironlake_enable_shared_dpll(intel_crtc);
Chris Wilson6f13b7b2012-05-13 09:54:09 +01002984
Paulo Zanoni303b81e2012-10-31 18:12:23 -02002985 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002986 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07002987
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002988 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02002989 temp |= TRANS_DPLL_ENABLE(pipe);
2990 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02002991 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002992 temp |= sel;
2993 else
2994 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002995 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002996 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002997
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08002998 /* set transcoder timing, panel must allow it */
2999 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003000 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003001
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003002 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003003
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003004 /* For PCH DP, enable TRANS_DP_CTL */
3005 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003006 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3007 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003008 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003009 reg = TRANS_DP_CTL(pipe);
3010 temp = I915_READ(reg);
3011 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003012 TRANS_DP_SYNC_MASK |
3013 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003014 temp |= (TRANS_DP_OUTPUT_ENABLE |
3015 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003016 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003017
3018 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003019 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003020 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003021 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003022
3023 switch (intel_trans_dp_port_sel(crtc)) {
3024 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003025 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003026 break;
3027 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003028 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003029 break;
3030 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003031 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003032 break;
3033 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003034 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003035 }
3036
Chris Wilson5eddb702010-09-11 13:48:45 +01003037 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003038 }
3039
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003040 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003041}
3042
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003043static void lpt_pch_enable(struct drm_crtc *crtc)
3044{
3045 struct drm_device *dev = crtc->dev;
3046 struct drm_i915_private *dev_priv = dev->dev_private;
3047 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003048 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003049
Daniel Vetterab9412b2013-05-03 11:49:46 +02003050 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003051
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003052 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003053
Paulo Zanoni0540e482012-10-31 18:12:40 -02003054 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003055 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003056
Paulo Zanoni937bb612012-10-31 18:12:47 -02003057 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003058}
3059
Daniel Vettere2b78262013-06-07 23:10:03 +02003060static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003061{
Daniel Vettere2b78262013-06-07 23:10:03 +02003062 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003063
3064 if (pll == NULL)
3065 return;
3066
3067 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003068 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003069 return;
3070 }
3071
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003072 if (--pll->refcount == 0) {
3073 WARN_ON(pll->on);
3074 WARN_ON(pll->active);
3075 }
3076
Daniel Vettera43f6e02013-06-07 23:10:32 +02003077 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003078}
3079
Daniel Vettere2b78262013-06-07 23:10:03 +02003080static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc, u32 dpll, u32 fp)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003081{
Daniel Vettere2b78262013-06-07 23:10:03 +02003082 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3083 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3084 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003085
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003086 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003087 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3088 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003089 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003090 }
3091
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003092 if (HAS_PCH_IBX(dev_priv->dev)) {
3093 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vettere2b78262013-06-07 23:10:03 +02003094 i = crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003095 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003096
Daniel Vetter46edb022013-06-05 13:34:12 +02003097 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3098 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003099
3100 goto found;
3101 }
3102
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003103 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3104 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003105
3106 /* Only want to check enabled timings first */
3107 if (pll->refcount == 0)
3108 continue;
3109
3110 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
3111 fp == I915_READ(pll->fp0_reg)) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003112 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003113 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003114 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003115
3116 goto found;
3117 }
3118 }
3119
3120 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003121 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3122 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003123 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003124 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3125 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003126 goto found;
3127 }
3128 }
3129
3130 return NULL;
3131
3132found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003133 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003134 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3135 pipe_name(crtc->pipe));
Daniel Vettercdbd2312013-06-05 13:34:03 +02003136 if (pll->active == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003137 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003138 WARN_ON(pll->on);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003139 assert_shared_dpll_disabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003140
Daniel Vettercdbd2312013-06-05 13:34:03 +02003141 /* Wait for the clocks to stabilize before rewriting the regs */
3142 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
3143 POSTING_READ(pll->pll_reg);
3144 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003145
Daniel Vettercdbd2312013-06-05 13:34:03 +02003146 I915_WRITE(pll->fp0_reg, fp);
3147 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
3148 }
3149 pll->refcount++;
3150
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003151 return pll;
3152}
3153
Daniel Vettera1520312013-05-03 11:49:50 +02003154static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003155{
3156 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003157 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003158 u32 temp;
3159
3160 temp = I915_READ(dslreg);
3161 udelay(500);
3162 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003163 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003164 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003165 }
3166}
3167
Jesse Barnesb074cec2013-04-25 12:55:02 -07003168static void ironlake_pfit_enable(struct intel_crtc *crtc)
3169{
3170 struct drm_device *dev = crtc->base.dev;
3171 struct drm_i915_private *dev_priv = dev->dev_private;
3172 int pipe = crtc->pipe;
3173
Jesse Barnes0ef37f32013-05-03 13:26:37 -07003174 if (crtc->config.pch_pfit.size) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003175 /* Force use of hard-coded filter coefficients
3176 * as some pre-programmed values are broken,
3177 * e.g. x201.
3178 */
3179 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3180 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3181 PF_PIPE_SEL_IVB(pipe));
3182 else
3183 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3184 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3185 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
3186 }
3187}
3188
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003189static void intel_enable_planes(struct drm_crtc *crtc)
3190{
3191 struct drm_device *dev = crtc->dev;
3192 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3193 struct intel_plane *intel_plane;
3194
3195 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3196 if (intel_plane->pipe == pipe)
3197 intel_plane_restore(&intel_plane->base);
3198}
3199
3200static void intel_disable_planes(struct drm_crtc *crtc)
3201{
3202 struct drm_device *dev = crtc->dev;
3203 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3204 struct intel_plane *intel_plane;
3205
3206 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3207 if (intel_plane->pipe == pipe)
3208 intel_plane_disable(&intel_plane->base);
3209}
3210
Jesse Barnesf67a5592011-01-05 10:31:48 -08003211static void ironlake_crtc_enable(struct drm_crtc *crtc)
3212{
3213 struct drm_device *dev = crtc->dev;
3214 struct drm_i915_private *dev_priv = dev->dev_private;
3215 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003216 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003217 int pipe = intel_crtc->pipe;
3218 int plane = intel_crtc->plane;
3219 u32 temp;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003220
Daniel Vetter08a48462012-07-02 11:43:47 +02003221 WARN_ON(!crtc->enabled);
3222
Jesse Barnesf67a5592011-01-05 10:31:48 -08003223 if (intel_crtc->active)
3224 return;
3225
3226 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003227
3228 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3229 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3230
Jesse Barnesf67a5592011-01-05 10:31:48 -08003231 intel_update_watermarks(dev);
3232
3233 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3234 temp = I915_READ(PCH_LVDS);
3235 if ((temp & LVDS_PORT_EN) == 0)
3236 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3237 }
3238
Jesse Barnesf67a5592011-01-05 10:31:48 -08003239
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003240 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003241 /* Note: FDI PLL enabling _must_ be done before we enable the
3242 * cpu pipes, hence this is separate from all the other fdi/pch
3243 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003244 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003245 } else {
3246 assert_fdi_tx_disabled(dev_priv, pipe);
3247 assert_fdi_rx_disabled(dev_priv, pipe);
3248 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003249
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003250 for_each_encoder_on_crtc(dev, crtc, encoder)
3251 if (encoder->pre_enable)
3252 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003253
3254 /* Enable panel fitting for LVDS */
Jesse Barnesb074cec2013-04-25 12:55:02 -07003255 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003256
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003257 /*
3258 * On ILK+ LUT must be loaded before the pipe is running but with
3259 * clocks enabled
3260 */
3261 intel_crtc_load_lut(crtc);
3262
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003263 intel_enable_pipe(dev_priv, pipe,
3264 intel_crtc->config.has_pch_encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003265 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003266 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003267 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003268
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003269 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003270 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003271
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003272 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003273 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003274 mutex_unlock(&dev->struct_mutex);
3275
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003276 for_each_encoder_on_crtc(dev, crtc, encoder)
3277 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003278
3279 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003280 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003281
3282 /*
3283 * There seems to be a race in PCH platform hw (at least on some
3284 * outputs) where an enabled pipe still completes any pageflip right
3285 * away (as if the pipe is off) instead of waiting for vblank. As soon
3286 * as the first vblank happend, everything works as expected. Hence just
3287 * wait for one vblank before returning to avoid strange things
3288 * happening.
3289 */
3290 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003291}
3292
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003293/* IPS only exists on ULT machines and is tied to pipe A. */
3294static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3295{
3296 return IS_ULT(crtc->base.dev) && crtc->pipe == PIPE_A;
3297}
3298
3299static void hsw_enable_ips(struct intel_crtc *crtc)
3300{
3301 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3302
3303 if (!crtc->config.ips_enabled)
3304 return;
3305
3306 /* We can only enable IPS after we enable a plane and wait for a vblank.
3307 * We guarantee that the plane is enabled by calling intel_enable_ips
3308 * only after intel_enable_plane. And intel_enable_plane already waits
3309 * for a vblank, so all we need to do here is to enable the IPS bit. */
3310 assert_plane_enabled(dev_priv, crtc->plane);
3311 I915_WRITE(IPS_CTL, IPS_ENABLE);
3312}
3313
3314static void hsw_disable_ips(struct intel_crtc *crtc)
3315{
3316 struct drm_device *dev = crtc->base.dev;
3317 struct drm_i915_private *dev_priv = dev->dev_private;
3318
3319 if (!crtc->config.ips_enabled)
3320 return;
3321
3322 assert_plane_enabled(dev_priv, crtc->plane);
3323 I915_WRITE(IPS_CTL, 0);
3324
3325 /* We need to wait for a vblank before we can disable the plane. */
3326 intel_wait_for_vblank(dev, crtc->pipe);
3327}
3328
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003329static void haswell_crtc_enable(struct drm_crtc *crtc)
3330{
3331 struct drm_device *dev = crtc->dev;
3332 struct drm_i915_private *dev_priv = dev->dev_private;
3333 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3334 struct intel_encoder *encoder;
3335 int pipe = intel_crtc->pipe;
3336 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003337
3338 WARN_ON(!crtc->enabled);
3339
3340 if (intel_crtc->active)
3341 return;
3342
3343 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003344
3345 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3346 if (intel_crtc->config.has_pch_encoder)
3347 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3348
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003349 intel_update_watermarks(dev);
3350
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003351 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003352 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003353
3354 for_each_encoder_on_crtc(dev, crtc, encoder)
3355 if (encoder->pre_enable)
3356 encoder->pre_enable(encoder);
3357
Paulo Zanoni1f544382012-10-24 11:32:00 -02003358 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003359
Paulo Zanoni1f544382012-10-24 11:32:00 -02003360 /* Enable panel fitting for eDP */
Jesse Barnesb074cec2013-04-25 12:55:02 -07003361 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003362
3363 /*
3364 * On ILK+ LUT must be loaded before the pipe is running but with
3365 * clocks enabled
3366 */
3367 intel_crtc_load_lut(crtc);
3368
Paulo Zanoni1f544382012-10-24 11:32:00 -02003369 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003370 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003371
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003372 intel_enable_pipe(dev_priv, pipe,
3373 intel_crtc->config.has_pch_encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003374 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003375 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003376 intel_crtc_update_cursor(crtc, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003377
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003378 hsw_enable_ips(intel_crtc);
3379
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003380 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003381 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003382
3383 mutex_lock(&dev->struct_mutex);
3384 intel_update_fbc(dev);
3385 mutex_unlock(&dev->struct_mutex);
3386
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003387 for_each_encoder_on_crtc(dev, crtc, encoder)
3388 encoder->enable(encoder);
3389
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003390 /*
3391 * There seems to be a race in PCH platform hw (at least on some
3392 * outputs) where an enabled pipe still completes any pageflip right
3393 * away (as if the pipe is off) instead of waiting for vblank. As soon
3394 * as the first vblank happend, everything works as expected. Hence just
3395 * wait for one vblank before returning to avoid strange things
3396 * happening.
3397 */
3398 intel_wait_for_vblank(dev, intel_crtc->pipe);
3399}
3400
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003401static void ironlake_pfit_disable(struct intel_crtc *crtc)
3402{
3403 struct drm_device *dev = crtc->base.dev;
3404 struct drm_i915_private *dev_priv = dev->dev_private;
3405 int pipe = crtc->pipe;
3406
3407 /* To avoid upsetting the power well on haswell only disable the pfit if
3408 * it's in use. The hw state code will make sure we get this right. */
3409 if (crtc->config.pch_pfit.size) {
3410 I915_WRITE(PF_CTL(pipe), 0);
3411 I915_WRITE(PF_WIN_POS(pipe), 0);
3412 I915_WRITE(PF_WIN_SZ(pipe), 0);
3413 }
3414}
3415
Jesse Barnes6be4a602010-09-10 10:26:01 -07003416static void ironlake_crtc_disable(struct drm_crtc *crtc)
3417{
3418 struct drm_device *dev = crtc->dev;
3419 struct drm_i915_private *dev_priv = dev->dev_private;
3420 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003421 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003422 int pipe = intel_crtc->pipe;
3423 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003424 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003425
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003426
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003427 if (!intel_crtc->active)
3428 return;
3429
Daniel Vetterea9d7582012-07-10 10:42:52 +02003430 for_each_encoder_on_crtc(dev, crtc, encoder)
3431 encoder->disable(encoder);
3432
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003433 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003434 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003435
Chris Wilson973d04f2011-07-08 12:22:37 +01003436 if (dev_priv->cfb_plane == plane)
3437 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003438
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003439 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003440 intel_disable_planes(crtc);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003441 intel_disable_plane(dev_priv, plane, pipe);
3442
Daniel Vetterd925c592013-06-05 13:34:04 +02003443 if (intel_crtc->config.has_pch_encoder)
3444 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3445
Jesse Barnesb24e7172011-01-04 15:09:30 -08003446 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003447
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003448 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003449
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003450 for_each_encoder_on_crtc(dev, crtc, encoder)
3451 if (encoder->post_disable)
3452 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003453
Daniel Vetterd925c592013-06-05 13:34:04 +02003454 if (intel_crtc->config.has_pch_encoder) {
3455 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003456
Daniel Vetterd925c592013-06-05 13:34:04 +02003457 ironlake_disable_pch_transcoder(dev_priv, pipe);
3458 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003459
Daniel Vetterd925c592013-06-05 13:34:04 +02003460 if (HAS_PCH_CPT(dev)) {
3461 /* disable TRANS_DP_CTL */
3462 reg = TRANS_DP_CTL(pipe);
3463 temp = I915_READ(reg);
3464 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3465 TRANS_DP_PORT_SEL_MASK);
3466 temp |= TRANS_DP_PORT_SEL_NONE;
3467 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003468
Daniel Vetterd925c592013-06-05 13:34:04 +02003469 /* disable DPLL_SEL */
3470 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003471 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003472 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003473 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003474
3475 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003476 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003477
3478 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003479 }
3480
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003481 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003482 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003483
3484 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003485 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003486 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003487}
3488
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003489static void haswell_crtc_disable(struct drm_crtc *crtc)
3490{
3491 struct drm_device *dev = crtc->dev;
3492 struct drm_i915_private *dev_priv = dev->dev_private;
3493 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3494 struct intel_encoder *encoder;
3495 int pipe = intel_crtc->pipe;
3496 int plane = intel_crtc->plane;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003497 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003498
3499 if (!intel_crtc->active)
3500 return;
3501
3502 for_each_encoder_on_crtc(dev, crtc, encoder)
3503 encoder->disable(encoder);
3504
3505 intel_crtc_wait_for_pending_flips(crtc);
3506 drm_vblank_off(dev, pipe);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003507
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003508 /* FBC must be disabled before disabling the plane on HSW. */
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003509 if (dev_priv->cfb_plane == plane)
3510 intel_disable_fbc(dev);
3511
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003512 hsw_disable_ips(intel_crtc);
3513
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003514 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003515 intel_disable_planes(crtc);
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003516 intel_disable_plane(dev_priv, plane, pipe);
3517
Paulo Zanoni86642812013-04-12 17:57:57 -03003518 if (intel_crtc->config.has_pch_encoder)
3519 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003520 intel_disable_pipe(dev_priv, pipe);
3521
Paulo Zanoniad80a812012-10-24 16:06:19 -02003522 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003523
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003524 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003525
Paulo Zanoni1f544382012-10-24 11:32:00 -02003526 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003527
3528 for_each_encoder_on_crtc(dev, crtc, encoder)
3529 if (encoder->post_disable)
3530 encoder->post_disable(encoder);
3531
Daniel Vetter88adfff2013-03-28 10:42:01 +01003532 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003533 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003534 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003535 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003536 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003537
3538 intel_crtc->active = false;
3539 intel_update_watermarks(dev);
3540
3541 mutex_lock(&dev->struct_mutex);
3542 intel_update_fbc(dev);
3543 mutex_unlock(&dev->struct_mutex);
3544}
3545
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003546static void ironlake_crtc_off(struct drm_crtc *crtc)
3547{
3548 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003549 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003550}
3551
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003552static void haswell_crtc_off(struct drm_crtc *crtc)
3553{
3554 intel_ddi_put_crtc_pll(crtc);
3555}
3556
Daniel Vetter02e792f2009-09-15 22:57:34 +02003557static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3558{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003559 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003560 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003561 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003562
Chris Wilson23f09ce2010-08-12 13:53:37 +01003563 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003564 dev_priv->mm.interruptible = false;
3565 (void) intel_overlay_switch_off(intel_crtc->overlay);
3566 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003567 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003568 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003569
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003570 /* Let userspace switch the overlay on again. In most cases userspace
3571 * has to recompute where to put it anyway.
3572 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003573}
3574
Egbert Eich61bc95c2013-03-04 09:24:38 -05003575/**
3576 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3577 * cursor plane briefly if not already running after enabling the display
3578 * plane.
3579 * This workaround avoids occasional blank screens when self refresh is
3580 * enabled.
3581 */
3582static void
3583g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3584{
3585 u32 cntl = I915_READ(CURCNTR(pipe));
3586
3587 if ((cntl & CURSOR_MODE) == 0) {
3588 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3589
3590 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3591 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3592 intel_wait_for_vblank(dev_priv->dev, pipe);
3593 I915_WRITE(CURCNTR(pipe), cntl);
3594 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3595 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3596 }
3597}
3598
Jesse Barnes2dd24552013-04-25 12:55:01 -07003599static void i9xx_pfit_enable(struct intel_crtc *crtc)
3600{
3601 struct drm_device *dev = crtc->base.dev;
3602 struct drm_i915_private *dev_priv = dev->dev_private;
3603 struct intel_crtc_config *pipe_config = &crtc->config;
3604
Daniel Vetter328d8e82013-05-08 10:36:31 +02003605 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003606 return;
3607
Daniel Vetterc0b03412013-05-28 12:05:54 +02003608 /*
3609 * The panel fitter should only be adjusted whilst the pipe is disabled,
3610 * according to register description and PRM.
3611 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003612 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3613 assert_pipe_disabled(dev_priv, crtc->pipe);
3614
Jesse Barnesb074cec2013-04-25 12:55:02 -07003615 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3616 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003617
3618 /* Border color in case we don't scale up to the full screen. Black by
3619 * default, change to something else for debugging. */
3620 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003621}
3622
Jesse Barnes89b667f2013-04-18 14:51:36 -07003623static void valleyview_crtc_enable(struct drm_crtc *crtc)
3624{
3625 struct drm_device *dev = crtc->dev;
3626 struct drm_i915_private *dev_priv = dev->dev_private;
3627 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3628 struct intel_encoder *encoder;
3629 int pipe = intel_crtc->pipe;
3630 int plane = intel_crtc->plane;
3631
3632 WARN_ON(!crtc->enabled);
3633
3634 if (intel_crtc->active)
3635 return;
3636
3637 intel_crtc->active = true;
3638 intel_update_watermarks(dev);
3639
3640 mutex_lock(&dev_priv->dpio_lock);
3641
3642 for_each_encoder_on_crtc(dev, crtc, encoder)
3643 if (encoder->pre_pll_enable)
3644 encoder->pre_pll_enable(encoder);
3645
3646 intel_enable_pll(dev_priv, pipe);
3647
3648 for_each_encoder_on_crtc(dev, crtc, encoder)
3649 if (encoder->pre_enable)
3650 encoder->pre_enable(encoder);
3651
3652 /* VLV wants encoder enabling _before_ the pipe is up. */
3653 for_each_encoder_on_crtc(dev, crtc, encoder)
3654 encoder->enable(encoder);
3655
Jesse Barnes2dd24552013-04-25 12:55:01 -07003656 /* Enable panel fitting for eDP */
3657 i9xx_pfit_enable(intel_crtc);
3658
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003659 intel_crtc_load_lut(crtc);
3660
Jesse Barnes89b667f2013-04-18 14:51:36 -07003661 intel_enable_pipe(dev_priv, pipe, false);
3662 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003663 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003664 intel_crtc_update_cursor(crtc, true);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003665
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003666 intel_update_fbc(dev);
3667
Jesse Barnes89b667f2013-04-18 14:51:36 -07003668 mutex_unlock(&dev_priv->dpio_lock);
3669}
3670
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003671static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003672{
3673 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003674 struct drm_i915_private *dev_priv = dev->dev_private;
3675 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003676 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003677 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003678 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003679
Daniel Vetter08a48462012-07-02 11:43:47 +02003680 WARN_ON(!crtc->enabled);
3681
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003682 if (intel_crtc->active)
3683 return;
3684
3685 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003686 intel_update_watermarks(dev);
3687
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003688 intel_enable_pll(dev_priv, pipe);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003689
3690 for_each_encoder_on_crtc(dev, crtc, encoder)
3691 if (encoder->pre_enable)
3692 encoder->pre_enable(encoder);
3693
Jesse Barnes2dd24552013-04-25 12:55:01 -07003694 /* Enable panel fitting for LVDS */
3695 i9xx_pfit_enable(intel_crtc);
3696
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003697 intel_crtc_load_lut(crtc);
3698
Jesse Barnes040484a2011-01-03 12:14:26 -08003699 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003700 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003701 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003702 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05003703 if (IS_G4X(dev))
3704 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003705 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003706
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003707 /* Give the overlay scaler a chance to enable if it's on this pipe */
3708 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003709
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003710 intel_update_fbc(dev);
3711
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003712 for_each_encoder_on_crtc(dev, crtc, encoder)
3713 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003714}
3715
Daniel Vetter87476d62013-04-11 16:29:06 +02003716static void i9xx_pfit_disable(struct intel_crtc *crtc)
3717{
3718 struct drm_device *dev = crtc->base.dev;
3719 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02003720
3721 if (!crtc->config.gmch_pfit.control)
3722 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02003723
3724 assert_pipe_disabled(dev_priv, crtc->pipe);
3725
Daniel Vetter328d8e82013-05-08 10:36:31 +02003726 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
3727 I915_READ(PFIT_CONTROL));
3728 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02003729}
3730
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003731static void i9xx_crtc_disable(struct drm_crtc *crtc)
3732{
3733 struct drm_device *dev = crtc->dev;
3734 struct drm_i915_private *dev_priv = dev->dev_private;
3735 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003736 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003737 int pipe = intel_crtc->pipe;
3738 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003739
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003740 if (!intel_crtc->active)
3741 return;
3742
Daniel Vetterea9d7582012-07-10 10:42:52 +02003743 for_each_encoder_on_crtc(dev, crtc, encoder)
3744 encoder->disable(encoder);
3745
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003746 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003747 intel_crtc_wait_for_pending_flips(crtc);
3748 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003749
Chris Wilson973d04f2011-07-08 12:22:37 +01003750 if (dev_priv->cfb_plane == plane)
3751 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003752
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003753 intel_crtc_dpms_overlay(intel_crtc, false);
3754 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003755 intel_disable_planes(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003756 intel_disable_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003757
Jesse Barnesb24e7172011-01-04 15:09:30 -08003758 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003759
Daniel Vetter87476d62013-04-11 16:29:06 +02003760 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003761
Jesse Barnes89b667f2013-04-18 14:51:36 -07003762 for_each_encoder_on_crtc(dev, crtc, encoder)
3763 if (encoder->post_disable)
3764 encoder->post_disable(encoder);
3765
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003766 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003767
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003768 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003769 intel_update_fbc(dev);
3770 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003771}
3772
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003773static void i9xx_crtc_off(struct drm_crtc *crtc)
3774{
3775}
3776
Daniel Vetter976f8a22012-07-08 22:34:21 +02003777static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3778 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003779{
3780 struct drm_device *dev = crtc->dev;
3781 struct drm_i915_master_private *master_priv;
3782 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3783 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003784
3785 if (!dev->primary->master)
3786 return;
3787
3788 master_priv = dev->primary->master->driver_priv;
3789 if (!master_priv->sarea_priv)
3790 return;
3791
Jesse Barnes79e53942008-11-07 14:24:08 -08003792 switch (pipe) {
3793 case 0:
3794 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3795 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3796 break;
3797 case 1:
3798 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3799 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3800 break;
3801 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003802 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003803 break;
3804 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003805}
3806
Daniel Vetter976f8a22012-07-08 22:34:21 +02003807/**
3808 * Sets the power management mode of the pipe and plane.
3809 */
3810void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003811{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003812 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003813 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003814 struct intel_encoder *intel_encoder;
3815 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003816
Daniel Vetter976f8a22012-07-08 22:34:21 +02003817 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3818 enable |= intel_encoder->connectors_active;
3819
3820 if (enable)
3821 dev_priv->display.crtc_enable(crtc);
3822 else
3823 dev_priv->display.crtc_disable(crtc);
3824
3825 intel_crtc_update_sarea(crtc, enable);
3826}
3827
Daniel Vetter976f8a22012-07-08 22:34:21 +02003828static void intel_crtc_disable(struct drm_crtc *crtc)
3829{
3830 struct drm_device *dev = crtc->dev;
3831 struct drm_connector *connector;
3832 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003833 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003834
3835 /* crtc should still be enabled when we disable it. */
3836 WARN_ON(!crtc->enabled);
3837
3838 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03003839 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003840 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003841 dev_priv->display.off(crtc);
3842
Chris Wilson931872f2012-01-16 23:01:13 +00003843 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3844 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003845
3846 if (crtc->fb) {
3847 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003848 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003849 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003850 crtc->fb = NULL;
3851 }
3852
3853 /* Update computed state. */
3854 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3855 if (!connector->encoder || !connector->encoder->crtc)
3856 continue;
3857
3858 if (connector->encoder->crtc != crtc)
3859 continue;
3860
3861 connector->dpms = DRM_MODE_DPMS_OFF;
3862 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003863 }
3864}
3865
Daniel Vettera261b242012-07-26 19:21:47 +02003866void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003867{
Daniel Vettera261b242012-07-26 19:21:47 +02003868 struct drm_crtc *crtc;
3869
3870 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3871 if (crtc->enabled)
3872 intel_crtc_disable(crtc);
3873 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003874}
3875
Chris Wilsonea5b2132010-08-04 13:50:23 +01003876void intel_encoder_destroy(struct drm_encoder *encoder)
3877{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003878 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003879
Chris Wilsonea5b2132010-08-04 13:50:23 +01003880 drm_encoder_cleanup(encoder);
3881 kfree(intel_encoder);
3882}
3883
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003884/* Simple dpms helper for encodres with just one connector, no cloning and only
3885 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3886 * state of the entire output pipe. */
3887void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3888{
3889 if (mode == DRM_MODE_DPMS_ON) {
3890 encoder->connectors_active = true;
3891
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003892 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003893 } else {
3894 encoder->connectors_active = false;
3895
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003896 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003897 }
3898}
3899
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003900/* Cross check the actual hw state with our own modeset state tracking (and it's
3901 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003902static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003903{
3904 if (connector->get_hw_state(connector)) {
3905 struct intel_encoder *encoder = connector->encoder;
3906 struct drm_crtc *crtc;
3907 bool encoder_enabled;
3908 enum pipe pipe;
3909
3910 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3911 connector->base.base.id,
3912 drm_get_connector_name(&connector->base));
3913
3914 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3915 "wrong connector dpms state\n");
3916 WARN(connector->base.encoder != &encoder->base,
3917 "active connector not linked to encoder\n");
3918 WARN(!encoder->connectors_active,
3919 "encoder->connectors_active not set\n");
3920
3921 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3922 WARN(!encoder_enabled, "encoder not enabled\n");
3923 if (WARN_ON(!encoder->base.crtc))
3924 return;
3925
3926 crtc = encoder->base.crtc;
3927
3928 WARN(!crtc->enabled, "crtc not enabled\n");
3929 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3930 WARN(pipe != to_intel_crtc(crtc)->pipe,
3931 "encoder active on the wrong pipe\n");
3932 }
3933}
3934
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003935/* Even simpler default implementation, if there's really no special case to
3936 * consider. */
3937void intel_connector_dpms(struct drm_connector *connector, int mode)
3938{
3939 struct intel_encoder *encoder = intel_attached_encoder(connector);
3940
3941 /* All the simple cases only support two dpms states. */
3942 if (mode != DRM_MODE_DPMS_ON)
3943 mode = DRM_MODE_DPMS_OFF;
3944
3945 if (mode == connector->dpms)
3946 return;
3947
3948 connector->dpms = mode;
3949
3950 /* Only need to change hw state when actually enabled */
3951 if (encoder->base.crtc)
3952 intel_encoder_dpms(encoder, mode);
3953 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003954 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003955
Daniel Vetterb9805142012-08-31 17:37:33 +02003956 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003957}
3958
Daniel Vetterf0947c32012-07-02 13:10:34 +02003959/* Simple connector->get_hw_state implementation for encoders that support only
3960 * one connector and no cloning and hence the encoder state determines the state
3961 * of the connector. */
3962bool intel_connector_get_hw_state(struct intel_connector *connector)
3963{
Daniel Vetter24929352012-07-02 20:28:59 +02003964 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003965 struct intel_encoder *encoder = connector->encoder;
3966
3967 return encoder->get_hw_state(encoder, &pipe);
3968}
3969
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003970static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
3971 struct intel_crtc_config *pipe_config)
3972{
3973 struct drm_i915_private *dev_priv = dev->dev_private;
3974 struct intel_crtc *pipe_B_crtc =
3975 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3976
3977 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
3978 pipe_name(pipe), pipe_config->fdi_lanes);
3979 if (pipe_config->fdi_lanes > 4) {
3980 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
3981 pipe_name(pipe), pipe_config->fdi_lanes);
3982 return false;
3983 }
3984
3985 if (IS_HASWELL(dev)) {
3986 if (pipe_config->fdi_lanes > 2) {
3987 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
3988 pipe_config->fdi_lanes);
3989 return false;
3990 } else {
3991 return true;
3992 }
3993 }
3994
3995 if (INTEL_INFO(dev)->num_pipes == 2)
3996 return true;
3997
3998 /* Ivybridge 3 pipe is really complicated */
3999 switch (pipe) {
4000 case PIPE_A:
4001 return true;
4002 case PIPE_B:
4003 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4004 pipe_config->fdi_lanes > 2) {
4005 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4006 pipe_name(pipe), pipe_config->fdi_lanes);
4007 return false;
4008 }
4009 return true;
4010 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004011 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004012 pipe_B_crtc->config.fdi_lanes <= 2) {
4013 if (pipe_config->fdi_lanes > 2) {
4014 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4015 pipe_name(pipe), pipe_config->fdi_lanes);
4016 return false;
4017 }
4018 } else {
4019 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4020 return false;
4021 }
4022 return true;
4023 default:
4024 BUG();
4025 }
4026}
4027
Daniel Vettere29c22c2013-02-21 00:00:16 +01004028#define RETRY 1
4029static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4030 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004031{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004032 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004033 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004034 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004035 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004036
Daniel Vettere29c22c2013-02-21 00:00:16 +01004037retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004038 /* FDI is a binary signal running at ~2.7GHz, encoding
4039 * each output octet as 10 bits. The actual frequency
4040 * is stored as a divider into a 100MHz clock, and the
4041 * mode pixel clock is stored in units of 1KHz.
4042 * Hence the bw of each lane in terms of the mode signal
4043 * is:
4044 */
4045 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4046
Daniel Vetterff9a6752013-06-01 17:16:21 +02004047 fdi_dotclock = adjusted_mode->clock;
Daniel Vetteref1b4602013-06-01 17:17:04 +02004048 fdi_dotclock /= pipe_config->pixel_multiplier;
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004049
4050 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004051 pipe_config->pipe_bpp);
4052
4053 pipe_config->fdi_lanes = lane;
4054
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004055 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004056 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004057
Daniel Vettere29c22c2013-02-21 00:00:16 +01004058 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4059 intel_crtc->pipe, pipe_config);
4060 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4061 pipe_config->pipe_bpp -= 2*3;
4062 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4063 pipe_config->pipe_bpp);
4064 needs_recompute = true;
4065 pipe_config->bw_constrained = true;
4066
4067 goto retry;
4068 }
4069
4070 if (needs_recompute)
4071 return RETRY;
4072
4073 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004074}
4075
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004076static void hsw_compute_ips_config(struct intel_crtc *crtc,
4077 struct intel_crtc_config *pipe_config)
4078{
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004079 pipe_config->ips_enabled = i915_enable_ips &&
4080 hsw_crtc_supports_ips(crtc) &&
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004081 pipe_config->pipe_bpp == 24;
4082}
4083
Daniel Vettera43f6e02013-06-07 23:10:32 +02004084static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004085 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004086{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004087 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004088 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004089
Eric Anholtbad720f2009-10-22 16:11:14 -07004090 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004091 /* FDI link clock is fixed at 2.7G */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004092 if (pipe_config->requested_mode.clock * 3
4093 > IRONLAKE_FDI_FREQ * 4)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004094 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004095 }
Chris Wilson89749352010-09-12 18:25:19 +01004096
Daniel Vetterf9bef082012-04-15 19:53:19 +02004097 /* All interlaced capable intel hw wants timings in frames. Note though
4098 * that intel_lvds_mode_fixup does some funny tricks with the crtc
4099 * timings, so we need to be careful not to clobber these.*/
Daniel Vetter7ae89232013-03-27 00:44:52 +01004100 if (!pipe_config->timings_set)
Daniel Vetterf9bef082012-04-15 19:53:19 +02004101 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01004102
Damien Lespiau8693a822013-05-03 18:48:11 +01004103 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4104 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004105 */
4106 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4107 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004108 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004109
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004110 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004111 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004112 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004113 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4114 * for lvds. */
4115 pipe_config->pipe_bpp = 8*3;
4116 }
4117
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004118 if (IS_HASWELL(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004119 hsw_compute_ips_config(crtc, pipe_config);
4120
4121 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4122 * clock survives for now. */
4123 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4124 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004125
Daniel Vetter877d48d2013-04-19 11:24:43 +02004126 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004127 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004128
Daniel Vettere29c22c2013-02-21 00:00:16 +01004129 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004130}
4131
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004132static int valleyview_get_display_clock_speed(struct drm_device *dev)
4133{
4134 return 400000; /* FIXME */
4135}
4136
Jesse Barnese70236a2009-09-21 10:42:27 -07004137static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004138{
Jesse Barnese70236a2009-09-21 10:42:27 -07004139 return 400000;
4140}
Jesse Barnes79e53942008-11-07 14:24:08 -08004141
Jesse Barnese70236a2009-09-21 10:42:27 -07004142static int i915_get_display_clock_speed(struct drm_device *dev)
4143{
4144 return 333000;
4145}
Jesse Barnes79e53942008-11-07 14:24:08 -08004146
Jesse Barnese70236a2009-09-21 10:42:27 -07004147static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4148{
4149 return 200000;
4150}
Jesse Barnes79e53942008-11-07 14:24:08 -08004151
Jesse Barnese70236a2009-09-21 10:42:27 -07004152static int i915gm_get_display_clock_speed(struct drm_device *dev)
4153{
4154 u16 gcfgc = 0;
4155
4156 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4157
4158 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004159 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004160 else {
4161 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4162 case GC_DISPLAY_CLOCK_333_MHZ:
4163 return 333000;
4164 default:
4165 case GC_DISPLAY_CLOCK_190_200_MHZ:
4166 return 190000;
4167 }
4168 }
4169}
Jesse Barnes79e53942008-11-07 14:24:08 -08004170
Jesse Barnese70236a2009-09-21 10:42:27 -07004171static int i865_get_display_clock_speed(struct drm_device *dev)
4172{
4173 return 266000;
4174}
4175
4176static int i855_get_display_clock_speed(struct drm_device *dev)
4177{
4178 u16 hpllcc = 0;
4179 /* Assume that the hardware is in the high speed state. This
4180 * should be the default.
4181 */
4182 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4183 case GC_CLOCK_133_200:
4184 case GC_CLOCK_100_200:
4185 return 200000;
4186 case GC_CLOCK_166_250:
4187 return 250000;
4188 case GC_CLOCK_100_133:
4189 return 133000;
4190 }
4191
4192 /* Shouldn't happen */
4193 return 0;
4194}
4195
4196static int i830_get_display_clock_speed(struct drm_device *dev)
4197{
4198 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004199}
4200
Zhenyu Wang2c072452009-06-05 15:38:42 +08004201static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004202intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004203{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004204 while (*num > DATA_LINK_M_N_MASK ||
4205 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004206 *num >>= 1;
4207 *den >>= 1;
4208 }
4209}
4210
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004211static void compute_m_n(unsigned int m, unsigned int n,
4212 uint32_t *ret_m, uint32_t *ret_n)
4213{
4214 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4215 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4216 intel_reduce_m_n_ratio(ret_m, ret_n);
4217}
4218
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004219void
4220intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4221 int pixel_clock, int link_clock,
4222 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004223{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004224 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004225
4226 compute_m_n(bits_per_pixel * pixel_clock,
4227 link_clock * nlanes * 8,
4228 &m_n->gmch_m, &m_n->gmch_n);
4229
4230 compute_m_n(pixel_clock, link_clock,
4231 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004232}
4233
Chris Wilsona7615032011-01-12 17:04:08 +00004234static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4235{
Keith Packard72bbe58c2011-09-26 16:09:45 -07004236 if (i915_panel_use_ssc >= 0)
4237 return i915_panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004238 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004239 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004240}
4241
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004242static int vlv_get_refclk(struct drm_crtc *crtc)
4243{
4244 struct drm_device *dev = crtc->dev;
4245 struct drm_i915_private *dev_priv = dev->dev_private;
4246 int refclk = 27000; /* for DP & HDMI */
4247
4248 return 100000; /* only one validated so far */
4249
4250 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4251 refclk = 96000;
4252 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4253 if (intel_panel_use_ssc(dev_priv))
4254 refclk = 100000;
4255 else
4256 refclk = 96000;
4257 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4258 refclk = 100000;
4259 }
4260
4261 return refclk;
4262}
4263
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004264static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4265{
4266 struct drm_device *dev = crtc->dev;
4267 struct drm_i915_private *dev_priv = dev->dev_private;
4268 int refclk;
4269
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004270 if (IS_VALLEYVIEW(dev)) {
4271 refclk = vlv_get_refclk(crtc);
4272 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004273 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004274 refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004275 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4276 refclk / 1000);
4277 } else if (!IS_GEN2(dev)) {
4278 refclk = 96000;
4279 } else {
4280 refclk = 48000;
4281 }
4282
4283 return refclk;
4284}
4285
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004286static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
4287{
4288 return (1 << dpll->n) << 16 | dpll->m1 << 8 | dpll->m2;
4289}
4290
4291static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4292{
4293 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
4294}
4295
Daniel Vetterf47709a2013-03-28 10:42:02 +01004296static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004297 intel_clock_t *reduced_clock)
4298{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004299 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004300 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004301 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004302 u32 fp, fp2 = 0;
4303
4304 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004305 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004306 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004307 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004308 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004309 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004310 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004311 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004312 }
4313
4314 I915_WRITE(FP0(pipe), fp);
4315
Daniel Vetterf47709a2013-03-28 10:42:02 +01004316 crtc->lowfreq_avail = false;
4317 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004318 reduced_clock && i915_powersave) {
4319 I915_WRITE(FP1(pipe), fp2);
Daniel Vetterf47709a2013-03-28 10:42:02 +01004320 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004321 } else {
4322 I915_WRITE(FP1(pipe), fp);
4323 }
4324}
4325
Jesse Barnes89b667f2013-04-18 14:51:36 -07004326static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
4327{
4328 u32 reg_val;
4329
4330 /*
4331 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4332 * and set it to a reasonable value instead.
4333 */
Jani Nikulaae992582013-05-22 15:36:19 +03004334 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004335 reg_val &= 0xffffff00;
4336 reg_val |= 0x00000030;
Jani Nikulaae992582013-05-22 15:36:19 +03004337 vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004338
Jani Nikulaae992582013-05-22 15:36:19 +03004339 reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004340 reg_val &= 0x8cffffff;
4341 reg_val = 0x8c000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004342 vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004343
Jani Nikulaae992582013-05-22 15:36:19 +03004344 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004345 reg_val &= 0xffffff00;
Jani Nikulaae992582013-05-22 15:36:19 +03004346 vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004347
Jani Nikulaae992582013-05-22 15:36:19 +03004348 reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004349 reg_val &= 0x00ffffff;
4350 reg_val |= 0xb0000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004351 vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004352}
4353
Daniel Vetterb5518422013-05-03 11:49:48 +02004354static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4355 struct intel_link_m_n *m_n)
4356{
4357 struct drm_device *dev = crtc->base.dev;
4358 struct drm_i915_private *dev_priv = dev->dev_private;
4359 int pipe = crtc->pipe;
4360
Daniel Vettere3b95f12013-05-03 11:49:49 +02004361 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4362 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4363 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4364 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004365}
4366
4367static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4368 struct intel_link_m_n *m_n)
4369{
4370 struct drm_device *dev = crtc->base.dev;
4371 struct drm_i915_private *dev_priv = dev->dev_private;
4372 int pipe = crtc->pipe;
4373 enum transcoder transcoder = crtc->config.cpu_transcoder;
4374
4375 if (INTEL_INFO(dev)->gen >= 5) {
4376 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4377 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4378 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4379 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4380 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004381 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4382 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4383 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4384 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004385 }
4386}
4387
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004388static void intel_dp_set_m_n(struct intel_crtc *crtc)
4389{
4390 if (crtc->config.has_pch_encoder)
4391 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4392 else
4393 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4394}
4395
Daniel Vetterf47709a2013-03-28 10:42:02 +01004396static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004397{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004398 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004399 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004400 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004401 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004402 u32 dpll, mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004403 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004404 bool is_hdmi;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004405 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004406
Daniel Vetter09153002012-12-12 14:06:44 +01004407 mutex_lock(&dev_priv->dpio_lock);
4408
Jesse Barnes89b667f2013-04-18 14:51:36 -07004409 is_hdmi = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004410
Daniel Vetterf47709a2013-03-28 10:42:02 +01004411 bestn = crtc->config.dpll.n;
4412 bestm1 = crtc->config.dpll.m1;
4413 bestm2 = crtc->config.dpll.m2;
4414 bestp1 = crtc->config.dpll.p1;
4415 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004416
Jesse Barnes89b667f2013-04-18 14:51:36 -07004417 /* See eDP HDMI DPIO driver vbios notes doc */
4418
4419 /* PLL B needs special handling */
4420 if (pipe)
4421 vlv_pllb_recal_opamp(dev_priv);
4422
4423 /* Set up Tx target for periodic Rcomp update */
Jani Nikulaae992582013-05-22 15:36:19 +03004424 vlv_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004425
4426 /* Disable target IRef on PLL */
Jani Nikulaae992582013-05-22 15:36:19 +03004427 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004428 reg_val &= 0x00ffffff;
Jani Nikulaae992582013-05-22 15:36:19 +03004429 vlv_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004430
4431 /* Disable fast lock */
Jani Nikulaae992582013-05-22 15:36:19 +03004432 vlv_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004433
4434 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004435 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4436 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4437 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004438 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004439
4440 /*
4441 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4442 * but we don't support that).
4443 * Note: don't use the DAC post divider as it seems unstable.
4444 */
4445 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Jani Nikulaae992582013-05-22 15:36:19 +03004446 vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004447
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004448 mdiv |= DPIO_ENABLE_CALIBRATION;
Jani Nikulaae992582013-05-22 15:36:19 +03004449 vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004450
Jesse Barnes89b667f2013-04-18 14:51:36 -07004451 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004452 if (crtc->config.port_clock == 162000 ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004453 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Jani Nikulaae992582013-05-22 15:36:19 +03004454 vlv_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004455 0x005f0021);
4456 else
Jani Nikulaae992582013-05-22 15:36:19 +03004457 vlv_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004458 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004459
Jesse Barnes89b667f2013-04-18 14:51:36 -07004460 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4461 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4462 /* Use SSC source */
4463 if (!pipe)
Jani Nikulaae992582013-05-22 15:36:19 +03004464 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004465 0x0df40000);
4466 else
Jani Nikulaae992582013-05-22 15:36:19 +03004467 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004468 0x0df70000);
4469 } else { /* HDMI or VGA */
4470 /* Use bend source */
4471 if (!pipe)
Jani Nikulaae992582013-05-22 15:36:19 +03004472 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004473 0x0df70000);
4474 else
Jani Nikulaae992582013-05-22 15:36:19 +03004475 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004476 0x0df40000);
4477 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004478
Jani Nikulaae992582013-05-22 15:36:19 +03004479 coreclk = vlv_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004480 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4481 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4482 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4483 coreclk |= 0x01000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004484 vlv_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004485
Jani Nikulaae992582013-05-22 15:36:19 +03004486 vlv_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004487
4488 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
4489 if (encoder->pre_pll_enable)
4490 encoder->pre_pll_enable(encoder);
4491
4492 /* Enable DPIO clock input */
4493 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4494 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
4495 if (pipe)
4496 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004497
4498 dpll |= DPLL_VCO_ENABLE;
4499 I915_WRITE(DPLL(pipe), dpll);
4500 POSTING_READ(DPLL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004501 udelay(150);
4502
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004503 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4504 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4505
Daniel Vetteref1b4602013-06-01 17:17:04 +02004506 dpll_md = (crtc->config.pixel_multiplier - 1)
4507 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004508 I915_WRITE(DPLL_MD(pipe), dpll_md);
4509 POSTING_READ(DPLL_MD(pipe));
Daniel Vetterf47709a2013-03-28 10:42:02 +01004510
Jesse Barnes89b667f2013-04-18 14:51:36 -07004511 if (crtc->config.has_dp_encoder)
4512 intel_dp_set_m_n(crtc);
Daniel Vetter09153002012-12-12 14:06:44 +01004513
4514 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004515}
4516
Daniel Vetterf47709a2013-03-28 10:42:02 +01004517static void i9xx_update_pll(struct intel_crtc *crtc,
4518 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004519 int num_connectors)
4520{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004521 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004522 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004523 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004524 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004525 u32 dpll;
4526 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004527 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004528
Daniel Vetterf47709a2013-03-28 10:42:02 +01004529 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304530
Daniel Vetterf47709a2013-03-28 10:42:02 +01004531 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4532 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004533
4534 dpll = DPLL_VGA_MODE_DIS;
4535
Daniel Vetterf47709a2013-03-28 10:42:02 +01004536 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004537 dpll |= DPLLB_MODE_LVDS;
4538 else
4539 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004540
Daniel Vetteref1b4602013-06-01 17:17:04 +02004541 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02004542 dpll |= (crtc->config.pixel_multiplier - 1)
4543 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004544 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004545
4546 if (is_sdvo)
4547 dpll |= DPLL_DVO_HIGH_SPEED;
4548
Daniel Vetterf47709a2013-03-28 10:42:02 +01004549 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004550 dpll |= DPLL_DVO_HIGH_SPEED;
4551
4552 /* compute bitmask from p1 value */
4553 if (IS_PINEVIEW(dev))
4554 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4555 else {
4556 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4557 if (IS_G4X(dev) && reduced_clock)
4558 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4559 }
4560 switch (clock->p2) {
4561 case 5:
4562 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4563 break;
4564 case 7:
4565 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4566 break;
4567 case 10:
4568 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4569 break;
4570 case 14:
4571 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4572 break;
4573 }
4574 if (INTEL_INFO(dev)->gen >= 4)
4575 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4576
Daniel Vetter09ede542013-04-30 14:01:45 +02004577 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004578 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004579 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004580 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4581 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4582 else
4583 dpll |= PLL_REF_INPUT_DREFCLK;
4584
4585 dpll |= DPLL_VCO_ENABLE;
4586 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4587 POSTING_READ(DPLL(pipe));
4588 udelay(150);
4589
Daniel Vetterf47709a2013-03-28 10:42:02 +01004590 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004591 if (encoder->pre_pll_enable)
4592 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004593
Daniel Vetterf47709a2013-03-28 10:42:02 +01004594 if (crtc->config.has_dp_encoder)
4595 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004596
4597 I915_WRITE(DPLL(pipe), dpll);
4598
4599 /* Wait for the clocks to stabilize. */
4600 POSTING_READ(DPLL(pipe));
4601 udelay(150);
4602
4603 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02004604 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
4605 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004606 I915_WRITE(DPLL_MD(pipe), dpll_md);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004607 } else {
4608 /* The pixel multiplier can only be updated once the
4609 * DPLL is enabled and the clocks are stable.
4610 *
4611 * So write it again.
4612 */
4613 I915_WRITE(DPLL(pipe), dpll);
4614 }
4615}
4616
Daniel Vetterf47709a2013-03-28 10:42:02 +01004617static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01004618 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004619 int num_connectors)
4620{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004621 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004622 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004623 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004624 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004625 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004626 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004627
Daniel Vetterf47709a2013-03-28 10:42:02 +01004628 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304629
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004630 dpll = DPLL_VGA_MODE_DIS;
4631
Daniel Vetterf47709a2013-03-28 10:42:02 +01004632 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004633 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4634 } else {
4635 if (clock->p1 == 2)
4636 dpll |= PLL_P1_DIVIDE_BY_TWO;
4637 else
4638 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4639 if (clock->p2 == 4)
4640 dpll |= PLL_P2_DIVIDE_BY_4;
4641 }
4642
Daniel Vetterf47709a2013-03-28 10:42:02 +01004643 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004644 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4645 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4646 else
4647 dpll |= PLL_REF_INPUT_DREFCLK;
4648
4649 dpll |= DPLL_VCO_ENABLE;
4650 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4651 POSTING_READ(DPLL(pipe));
4652 udelay(150);
4653
Daniel Vetterf47709a2013-03-28 10:42:02 +01004654 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004655 if (encoder->pre_pll_enable)
4656 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004657
Daniel Vetter5b5896e2012-09-11 12:37:55 +02004658 I915_WRITE(DPLL(pipe), dpll);
4659
4660 /* Wait for the clocks to stabilize. */
4661 POSTING_READ(DPLL(pipe));
4662 udelay(150);
4663
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004664 /* The pixel multiplier can only be updated once the
4665 * DPLL is enabled and the clocks are stable.
4666 *
4667 * So write it again.
4668 */
4669 I915_WRITE(DPLL(pipe), dpll);
4670}
4671
Daniel Vetter8a654f32013-06-01 17:16:22 +02004672static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004673{
4674 struct drm_device *dev = intel_crtc->base.dev;
4675 struct drm_i915_private *dev_priv = dev->dev_private;
4676 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004677 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02004678 struct drm_display_mode *adjusted_mode =
4679 &intel_crtc->config.adjusted_mode;
4680 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004681 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
4682
4683 /* We need to be careful not to changed the adjusted mode, for otherwise
4684 * the hw state checker will get angry at the mismatch. */
4685 crtc_vtotal = adjusted_mode->crtc_vtotal;
4686 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004687
4688 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4689 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004690 crtc_vtotal -= 1;
4691 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004692 vsyncshift = adjusted_mode->crtc_hsync_start
4693 - adjusted_mode->crtc_htotal / 2;
4694 } else {
4695 vsyncshift = 0;
4696 }
4697
4698 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004699 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004700
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004701 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004702 (adjusted_mode->crtc_hdisplay - 1) |
4703 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004704 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004705 (adjusted_mode->crtc_hblank_start - 1) |
4706 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004707 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004708 (adjusted_mode->crtc_hsync_start - 1) |
4709 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4710
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004711 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004712 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004713 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004714 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004715 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004716 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004717 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004718 (adjusted_mode->crtc_vsync_start - 1) |
4719 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4720
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004721 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4722 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4723 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4724 * bits. */
4725 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4726 (pipe == PIPE_B || pipe == PIPE_C))
4727 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4728
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004729 /* pipesrc controls the size that is scaled from, which should
4730 * always be the user's requested size.
4731 */
4732 I915_WRITE(PIPESRC(pipe),
4733 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4734}
4735
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004736static void intel_get_pipe_timings(struct intel_crtc *crtc,
4737 struct intel_crtc_config *pipe_config)
4738{
4739 struct drm_device *dev = crtc->base.dev;
4740 struct drm_i915_private *dev_priv = dev->dev_private;
4741 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4742 uint32_t tmp;
4743
4744 tmp = I915_READ(HTOTAL(cpu_transcoder));
4745 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
4746 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
4747 tmp = I915_READ(HBLANK(cpu_transcoder));
4748 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
4749 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
4750 tmp = I915_READ(HSYNC(cpu_transcoder));
4751 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
4752 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
4753
4754 tmp = I915_READ(VTOTAL(cpu_transcoder));
4755 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
4756 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
4757 tmp = I915_READ(VBLANK(cpu_transcoder));
4758 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
4759 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
4760 tmp = I915_READ(VSYNC(cpu_transcoder));
4761 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
4762 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
4763
4764 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
4765 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
4766 pipe_config->adjusted_mode.crtc_vtotal += 1;
4767 pipe_config->adjusted_mode.crtc_vblank_end += 1;
4768 }
4769
4770 tmp = I915_READ(PIPESRC(crtc->pipe));
4771 pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
4772 pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
4773}
4774
Daniel Vetter84b046f2013-02-19 18:48:54 +01004775static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
4776{
4777 struct drm_device *dev = intel_crtc->base.dev;
4778 struct drm_i915_private *dev_priv = dev->dev_private;
4779 uint32_t pipeconf;
4780
4781 pipeconf = I915_READ(PIPECONF(intel_crtc->pipe));
4782
4783 if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4784 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4785 * core speed.
4786 *
4787 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4788 * pipe == 0 check?
4789 */
4790 if (intel_crtc->config.requested_mode.clock >
4791 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4792 pipeconf |= PIPECONF_DOUBLE_WIDE;
4793 else
4794 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4795 }
4796
Daniel Vetterff9ce462013-04-24 14:57:17 +02004797 /* only g4x and later have fancy bpc/dither controls */
4798 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
4799 pipeconf &= ~(PIPECONF_BPC_MASK |
4800 PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetter84b046f2013-02-19 18:48:54 +01004801
Daniel Vetterff9ce462013-04-24 14:57:17 +02004802 /* Bspec claims that we can't use dithering for 30bpp pipes. */
4803 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
4804 pipeconf |= PIPECONF_DITHER_EN |
4805 PIPECONF_DITHER_TYPE_SP;
4806
4807 switch (intel_crtc->config.pipe_bpp) {
4808 case 18:
4809 pipeconf |= PIPECONF_6BPC;
4810 break;
4811 case 24:
4812 pipeconf |= PIPECONF_8BPC;
4813 break;
4814 case 30:
4815 pipeconf |= PIPECONF_10BPC;
4816 break;
4817 default:
4818 /* Case prevented by intel_choose_pipe_bpp_dither. */
4819 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01004820 }
4821 }
4822
4823 if (HAS_PIPE_CXSR(dev)) {
4824 if (intel_crtc->lowfreq_avail) {
4825 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4826 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4827 } else {
4828 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4829 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4830 }
4831 }
4832
4833 pipeconf &= ~PIPECONF_INTERLACE_MASK;
4834 if (!IS_GEN2(dev) &&
4835 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
4836 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4837 else
4838 pipeconf |= PIPECONF_PROGRESSIVE;
4839
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03004840 if (IS_VALLEYVIEW(dev)) {
4841 if (intel_crtc->config.limited_color_range)
4842 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
4843 else
4844 pipeconf &= ~PIPECONF_COLOR_RANGE_SELECT;
4845 }
4846
Daniel Vetter84b046f2013-02-19 18:48:54 +01004847 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
4848 POSTING_READ(PIPECONF(intel_crtc->pipe));
4849}
4850
Eric Anholtf564048e2011-03-30 13:01:02 -07004851static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004852 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004853 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004854{
4855 struct drm_device *dev = crtc->dev;
4856 struct drm_i915_private *dev_priv = dev->dev_private;
4857 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004858 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08004859 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004860 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004861 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004862 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004863 u32 dspcntr;
Daniel Vettera16af722013-04-30 14:01:44 +02004864 bool ok, has_reduced_clock = false;
4865 bool is_lvds = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004866 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004867 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004868 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004869
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004870 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004871 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004872 case INTEL_OUTPUT_LVDS:
4873 is_lvds = true;
4874 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004875 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004876
Eric Anholtc751ce42010-03-25 11:48:48 -07004877 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004878 }
4879
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004880 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004881
Ma Lingd4906092009-03-18 20:13:27 +08004882 /*
4883 * Returns a set of divisors for the desired target clock with the given
4884 * refclk, or FALSE. The returned values represent the clock equation:
4885 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4886 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004887 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02004888 ok = dev_priv->display.find_dpll(limit, crtc,
4889 intel_crtc->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02004890 refclk, NULL, &clock);
4891 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004892 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004893 return -EINVAL;
4894 }
4895
4896 /* Ensure that the cursor is valid for the new mode before changing... */
4897 intel_crtc_update_cursor(crtc, true);
4898
4899 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004900 /*
4901 * Ensure we match the reduced clock's P to the target clock.
4902 * If the clocks don't match, we can't switch the display clock
4903 * by using the FP0/FP1. In such case we will disable the LVDS
4904 * downclock feature.
4905 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02004906 has_reduced_clock =
4907 dev_priv->display.find_dpll(limit, crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004908 dev_priv->lvds_downclock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02004909 refclk, &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004910 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004911 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01004912 /* Compat-code for transition, will disappear. */
4913 if (!intel_crtc->config.clock_set) {
4914 intel_crtc->config.dpll.n = clock.n;
4915 intel_crtc->config.dpll.m1 = clock.m1;
4916 intel_crtc->config.dpll.m2 = clock.m2;
4917 intel_crtc->config.dpll.p1 = clock.p1;
4918 intel_crtc->config.dpll.p2 = clock.p2;
4919 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004920
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004921 if (IS_GEN2(dev))
Daniel Vetter8a654f32013-06-01 17:16:22 +02004922 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304923 has_reduced_clock ? &reduced_clock : NULL,
4924 num_connectors);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004925 else if (IS_VALLEYVIEW(dev))
Daniel Vetterf47709a2013-03-28 10:42:02 +01004926 vlv_update_pll(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004927 else
Daniel Vetterf47709a2013-03-28 10:42:02 +01004928 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004929 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07004930 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004931
Eric Anholtf564048e2011-03-30 13:01:02 -07004932 /* Set up the display plane register */
4933 dspcntr = DISPPLANE_GAMMA_ENABLE;
4934
Jesse Barnesda6ecc52013-03-08 10:46:00 -08004935 if (!IS_VALLEYVIEW(dev)) {
4936 if (pipe == 0)
4937 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4938 else
4939 dspcntr |= DISPPLANE_SEL_PIPE_B;
4940 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004941
Daniel Vetter8a654f32013-06-01 17:16:22 +02004942 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004943
4944 /* pipesrc and dspsize control the size that is scaled from,
4945 * which should always be the user's requested size.
4946 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004947 I915_WRITE(DSPSIZE(plane),
4948 ((mode->vdisplay - 1) << 16) |
4949 (mode->hdisplay - 1));
4950 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004951
Daniel Vetter84b046f2013-02-19 18:48:54 +01004952 i9xx_set_pipeconf(intel_crtc);
4953
Eric Anholtf564048e2011-03-30 13:01:02 -07004954 I915_WRITE(DSPCNTR(plane), dspcntr);
4955 POSTING_READ(DSPCNTR(plane));
4956
Daniel Vetter94352cf2012-07-05 22:51:56 +02004957 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004958
4959 intel_update_watermarks(dev);
4960
Eric Anholtf564048e2011-03-30 13:01:02 -07004961 return ret;
4962}
4963
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004964static void i9xx_get_pfit_config(struct intel_crtc *crtc,
4965 struct intel_crtc_config *pipe_config)
4966{
4967 struct drm_device *dev = crtc->base.dev;
4968 struct drm_i915_private *dev_priv = dev->dev_private;
4969 uint32_t tmp;
4970
4971 tmp = I915_READ(PFIT_CONTROL);
4972
4973 if (INTEL_INFO(dev)->gen < 4) {
4974 if (crtc->pipe != PIPE_B)
4975 return;
4976
4977 /* gen2/3 store dither state in pfit control, needs to match */
4978 pipe_config->gmch_pfit.control = tmp & PANEL_8TO6_DITHER_ENABLE;
4979 } else {
4980 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
4981 return;
4982 }
4983
4984 if (!(tmp & PFIT_ENABLE))
4985 return;
4986
4987 pipe_config->gmch_pfit.control = I915_READ(PFIT_CONTROL);
4988 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
4989 if (INTEL_INFO(dev)->gen < 5)
4990 pipe_config->gmch_pfit.lvds_border_bits =
4991 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
4992}
4993
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004994static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
4995 struct intel_crtc_config *pipe_config)
4996{
4997 struct drm_device *dev = crtc->base.dev;
4998 struct drm_i915_private *dev_priv = dev->dev_private;
4999 uint32_t tmp;
5000
Daniel Vettereccb1402013-05-22 00:50:22 +02005001 pipe_config->cpu_transcoder = crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005002 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005003
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005004 tmp = I915_READ(PIPECONF(crtc->pipe));
5005 if (!(tmp & PIPECONF_ENABLE))
5006 return false;
5007
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005008 intel_get_pipe_timings(crtc, pipe_config);
5009
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005010 i9xx_get_pfit_config(crtc, pipe_config);
5011
Daniel Vetter6c49f242013-06-06 12:45:25 +02005012 if (INTEL_INFO(dev)->gen >= 4) {
5013 tmp = I915_READ(DPLL_MD(crtc->pipe));
5014 pipe_config->pixel_multiplier =
5015 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5016 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
5017 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5018 tmp = I915_READ(DPLL(crtc->pipe));
5019 pipe_config->pixel_multiplier =
5020 ((tmp & SDVO_MULTIPLIER_MASK)
5021 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5022 } else {
5023 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5024 * port and will be fixed up in the encoder->get_config
5025 * function. */
5026 pipe_config->pixel_multiplier = 1;
5027 }
5028
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005029 return true;
5030}
5031
Paulo Zanonidde86e22012-12-01 12:04:25 -02005032static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005033{
5034 struct drm_i915_private *dev_priv = dev->dev_private;
5035 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005036 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005037 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005038 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005039 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005040 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005041 bool has_ck505 = false;
5042 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005043
5044 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005045 list_for_each_entry(encoder, &mode_config->encoder_list,
5046 base.head) {
5047 switch (encoder->type) {
5048 case INTEL_OUTPUT_LVDS:
5049 has_panel = true;
5050 has_lvds = true;
5051 break;
5052 case INTEL_OUTPUT_EDP:
5053 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005054 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005055 has_cpu_edp = true;
5056 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005057 }
5058 }
5059
Keith Packard99eb6a02011-09-26 14:29:12 -07005060 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005061 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005062 can_ssc = has_ck505;
5063 } else {
5064 has_ck505 = false;
5065 can_ssc = true;
5066 }
5067
Imre Deak2de69052013-05-08 13:14:04 +03005068 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5069 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005070
5071 /* Ironlake: try to setup display ref clock before DPLL
5072 * enabling. This is only under driver's control after
5073 * PCH B stepping, previous chipset stepping should be
5074 * ignoring this setting.
5075 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005076 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005077
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005078 /* As we must carefully and slowly disable/enable each source in turn,
5079 * compute the final state we want first and check if we need to
5080 * make any changes at all.
5081 */
5082 final = val;
5083 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005084 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005085 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005086 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005087 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5088
5089 final &= ~DREF_SSC_SOURCE_MASK;
5090 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5091 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005092
Keith Packard199e5d72011-09-22 12:01:57 -07005093 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005094 final |= DREF_SSC_SOURCE_ENABLE;
5095
5096 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5097 final |= DREF_SSC1_ENABLE;
5098
5099 if (has_cpu_edp) {
5100 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5101 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5102 else
5103 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5104 } else
5105 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5106 } else {
5107 final |= DREF_SSC_SOURCE_DISABLE;
5108 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5109 }
5110
5111 if (final == val)
5112 return;
5113
5114 /* Always enable nonspread source */
5115 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5116
5117 if (has_ck505)
5118 val |= DREF_NONSPREAD_CK505_ENABLE;
5119 else
5120 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5121
5122 if (has_panel) {
5123 val &= ~DREF_SSC_SOURCE_MASK;
5124 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005125
Keith Packard199e5d72011-09-22 12:01:57 -07005126 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005127 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005128 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005129 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005130 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005131 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005132
5133 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005134 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005135 POSTING_READ(PCH_DREF_CONTROL);
5136 udelay(200);
5137
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005138 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005139
5140 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005141 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005142 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005143 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005144 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005145 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005146 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005147 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005148 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005149 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005150
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005151 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005152 POSTING_READ(PCH_DREF_CONTROL);
5153 udelay(200);
5154 } else {
5155 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5156
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005157 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005158
5159 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005160 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005161
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005162 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005163 POSTING_READ(PCH_DREF_CONTROL);
5164 udelay(200);
5165
5166 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005167 val &= ~DREF_SSC_SOURCE_MASK;
5168 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005169
5170 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005171 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005172
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005173 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005174 POSTING_READ(PCH_DREF_CONTROL);
5175 udelay(200);
5176 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005177
5178 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005179}
5180
Paulo Zanonidde86e22012-12-01 12:04:25 -02005181/* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
5182static void lpt_init_pch_refclk(struct drm_device *dev)
5183{
5184 struct drm_i915_private *dev_priv = dev->dev_private;
5185 struct drm_mode_config *mode_config = &dev->mode_config;
5186 struct intel_encoder *encoder;
5187 bool has_vga = false;
5188 bool is_sdv = false;
5189 u32 tmp;
5190
5191 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5192 switch (encoder->type) {
5193 case INTEL_OUTPUT_ANALOG:
5194 has_vga = true;
5195 break;
5196 }
5197 }
5198
5199 if (!has_vga)
5200 return;
5201
Daniel Vetterc00db242013-01-22 15:33:27 +01005202 mutex_lock(&dev_priv->dpio_lock);
5203
Paulo Zanonidde86e22012-12-01 12:04:25 -02005204 /* XXX: Rip out SDV support once Haswell ships for real. */
5205 if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
5206 is_sdv = true;
5207
5208 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5209 tmp &= ~SBI_SSCCTL_DISABLE;
5210 tmp |= SBI_SSCCTL_PATHALT;
5211 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5212
5213 udelay(24);
5214
5215 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5216 tmp &= ~SBI_SSCCTL_PATHALT;
5217 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5218
5219 if (!is_sdv) {
5220 tmp = I915_READ(SOUTH_CHICKEN2);
5221 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5222 I915_WRITE(SOUTH_CHICKEN2, tmp);
5223
5224 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5225 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5226 DRM_ERROR("FDI mPHY reset assert timeout\n");
5227
5228 tmp = I915_READ(SOUTH_CHICKEN2);
5229 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5230 I915_WRITE(SOUTH_CHICKEN2, tmp);
5231
5232 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5233 FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
5234 100))
5235 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
5236 }
5237
5238 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5239 tmp &= ~(0xFF << 24);
5240 tmp |= (0x12 << 24);
5241 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5242
Paulo Zanonidde86e22012-12-01 12:04:25 -02005243 if (is_sdv) {
5244 tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
5245 tmp |= 0x7FFF;
5246 intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
5247 }
5248
5249 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5250 tmp |= (1 << 11);
5251 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5252
5253 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5254 tmp |= (1 << 11);
5255 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5256
5257 if (is_sdv) {
5258 tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
5259 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5260 intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);
5261
5262 tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
5263 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5264 intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);
5265
5266 tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
5267 tmp |= (0x3F << 8);
5268 intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);
5269
5270 tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
5271 tmp |= (0x3F << 8);
5272 intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
5273 }
5274
5275 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5276 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5277 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5278
5279 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5280 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5281 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5282
5283 if (!is_sdv) {
5284 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5285 tmp &= ~(7 << 13);
5286 tmp |= (5 << 13);
5287 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
5288
5289 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5290 tmp &= ~(7 << 13);
5291 tmp |= (5 << 13);
5292 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
5293 }
5294
5295 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5296 tmp &= ~0xFF;
5297 tmp |= 0x1C;
5298 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5299
5300 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5301 tmp &= ~0xFF;
5302 tmp |= 0x1C;
5303 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5304
5305 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5306 tmp &= ~(0xFF << 16);
5307 tmp |= (0x1C << 16);
5308 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5309
5310 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5311 tmp &= ~(0xFF << 16);
5312 tmp |= (0x1C << 16);
5313 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5314
5315 if (!is_sdv) {
5316 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5317 tmp |= (1 << 27);
5318 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
5319
5320 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5321 tmp |= (1 << 27);
5322 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
5323
5324 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5325 tmp &= ~(0xF << 28);
5326 tmp |= (4 << 28);
5327 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
5328
5329 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5330 tmp &= ~(0xF << 28);
5331 tmp |= (4 << 28);
5332 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
5333 }
5334
5335 /* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
5336 tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
5337 tmp |= SBI_DBUFF0_ENABLE;
5338 intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005339
5340 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005341}
5342
5343/*
5344 * Initialize reference clocks when the driver loads
5345 */
5346void intel_init_pch_refclk(struct drm_device *dev)
5347{
5348 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5349 ironlake_init_pch_refclk(dev);
5350 else if (HAS_PCH_LPT(dev))
5351 lpt_init_pch_refclk(dev);
5352}
5353
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005354static int ironlake_get_refclk(struct drm_crtc *crtc)
5355{
5356 struct drm_device *dev = crtc->dev;
5357 struct drm_i915_private *dev_priv = dev->dev_private;
5358 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005359 int num_connectors = 0;
5360 bool is_lvds = false;
5361
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005362 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005363 switch (encoder->type) {
5364 case INTEL_OUTPUT_LVDS:
5365 is_lvds = true;
5366 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005367 }
5368 num_connectors++;
5369 }
5370
5371 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5372 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005373 dev_priv->vbt.lvds_ssc_freq);
5374 return dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005375 }
5376
5377 return 120000;
5378}
5379
Daniel Vetter6ff93602013-04-19 11:24:36 +02005380static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005381{
5382 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5383 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5384 int pipe = intel_crtc->pipe;
5385 uint32_t val;
5386
5387 val = I915_READ(PIPECONF(pipe));
5388
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005389 val &= ~PIPECONF_BPC_MASK;
Daniel Vetter965e0c42013-03-27 00:44:57 +01005390 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005391 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005392 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005393 break;
5394 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005395 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005396 break;
5397 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005398 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005399 break;
5400 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005401 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005402 break;
5403 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005404 /* Case prevented by intel_choose_pipe_bpp_dither. */
5405 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005406 }
5407
5408 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetterd8b32242013-04-25 17:54:44 +02005409 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005410 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5411
5412 val &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetter6ff93602013-04-19 11:24:36 +02005413 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005414 val |= PIPECONF_INTERLACED_ILK;
5415 else
5416 val |= PIPECONF_PROGRESSIVE;
5417
Daniel Vetter50f3b012013-03-27 00:44:56 +01005418 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005419 val |= PIPECONF_COLOR_RANGE_SELECT;
5420 else
5421 val &= ~PIPECONF_COLOR_RANGE_SELECT;
5422
Paulo Zanonic8203562012-09-12 10:06:29 -03005423 I915_WRITE(PIPECONF(pipe), val);
5424 POSTING_READ(PIPECONF(pipe));
5425}
5426
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005427/*
5428 * Set up the pipe CSC unit.
5429 *
5430 * Currently only full range RGB to limited range RGB conversion
5431 * is supported, but eventually this should handle various
5432 * RGB<->YCbCr scenarios as well.
5433 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005434static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005435{
5436 struct drm_device *dev = crtc->dev;
5437 struct drm_i915_private *dev_priv = dev->dev_private;
5438 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5439 int pipe = intel_crtc->pipe;
5440 uint16_t coeff = 0x7800; /* 1.0 */
5441
5442 /*
5443 * TODO: Check what kind of values actually come out of the pipe
5444 * with these coeff/postoff values and adjust to get the best
5445 * accuracy. Perhaps we even need to take the bpc value into
5446 * consideration.
5447 */
5448
Daniel Vetter50f3b012013-03-27 00:44:56 +01005449 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005450 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5451
5452 /*
5453 * GY/GU and RY/RU should be the other way around according
5454 * to BSpec, but reality doesn't agree. Just set them up in
5455 * a way that results in the correct picture.
5456 */
5457 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5458 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5459
5460 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5461 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5462
5463 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5464 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5465
5466 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5467 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5468 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5469
5470 if (INTEL_INFO(dev)->gen > 6) {
5471 uint16_t postoff = 0;
5472
Daniel Vetter50f3b012013-03-27 00:44:56 +01005473 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005474 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5475
5476 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5477 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5478 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5479
5480 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5481 } else {
5482 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5483
Daniel Vetter50f3b012013-03-27 00:44:56 +01005484 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005485 mode |= CSC_BLACK_SCREEN_OFFSET;
5486
5487 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5488 }
5489}
5490
Daniel Vetter6ff93602013-04-19 11:24:36 +02005491static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005492{
5493 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5494 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005495 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005496 uint32_t val;
5497
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005498 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005499
5500 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetterd8b32242013-04-25 17:54:44 +02005501 if (intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005502 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5503
5504 val &= ~PIPECONF_INTERLACE_MASK_HSW;
Daniel Vetter6ff93602013-04-19 11:24:36 +02005505 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005506 val |= PIPECONF_INTERLACED_ILK;
5507 else
5508 val |= PIPECONF_PROGRESSIVE;
5509
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005510 I915_WRITE(PIPECONF(cpu_transcoder), val);
5511 POSTING_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005512}
5513
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005514static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005515 intel_clock_t *clock,
5516 bool *has_reduced_clock,
5517 intel_clock_t *reduced_clock)
5518{
5519 struct drm_device *dev = crtc->dev;
5520 struct drm_i915_private *dev_priv = dev->dev_private;
5521 struct intel_encoder *intel_encoder;
5522 int refclk;
5523 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02005524 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005525
5526 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5527 switch (intel_encoder->type) {
5528 case INTEL_OUTPUT_LVDS:
5529 is_lvds = true;
5530 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005531 }
5532 }
5533
5534 refclk = ironlake_get_refclk(crtc);
5535
5536 /*
5537 * Returns a set of divisors for the desired target clock with the given
5538 * refclk, or FALSE. The returned values represent the clock equation:
5539 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5540 */
5541 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02005542 ret = dev_priv->display.find_dpll(limit, crtc,
5543 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02005544 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005545 if (!ret)
5546 return false;
5547
5548 if (is_lvds && dev_priv->lvds_downclock_avail) {
5549 /*
5550 * Ensure we match the reduced clock's P to the target clock.
5551 * If the clocks don't match, we can't switch the display clock
5552 * by using the FP0/FP1. In such case we will disable the LVDS
5553 * downclock feature.
5554 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02005555 *has_reduced_clock =
5556 dev_priv->display.find_dpll(limit, crtc,
5557 dev_priv->lvds_downclock,
5558 refclk, clock,
5559 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005560 }
5561
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005562 return true;
5563}
5564
Daniel Vetter01a415f2012-10-27 15:58:40 +02005565static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5566{
5567 struct drm_i915_private *dev_priv = dev->dev_private;
5568 uint32_t temp;
5569
5570 temp = I915_READ(SOUTH_CHICKEN1);
5571 if (temp & FDI_BC_BIFURCATION_SELECT)
5572 return;
5573
5574 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5575 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5576
5577 temp |= FDI_BC_BIFURCATION_SELECT;
5578 DRM_DEBUG_KMS("enabling fdi C rx\n");
5579 I915_WRITE(SOUTH_CHICKEN1, temp);
5580 POSTING_READ(SOUTH_CHICKEN1);
5581}
5582
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005583static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
5584{
5585 struct drm_device *dev = intel_crtc->base.dev;
5586 struct drm_i915_private *dev_priv = dev->dev_private;
5587
5588 switch (intel_crtc->pipe) {
5589 case PIPE_A:
5590 break;
5591 case PIPE_B:
5592 if (intel_crtc->config.fdi_lanes > 2)
5593 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5594 else
5595 cpt_enable_fdi_bc_bifurcation(dev);
5596
5597 break;
5598 case PIPE_C:
Daniel Vetter01a415f2012-10-27 15:58:40 +02005599 cpt_enable_fdi_bc_bifurcation(dev);
5600
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005601 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005602 default:
5603 BUG();
5604 }
5605}
5606
Paulo Zanonid4b19312012-11-29 11:29:32 -02005607int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5608{
5609 /*
5610 * Account for spread spectrum to avoid
5611 * oversubscribing the link. Max center spread
5612 * is 2.5%; use 5% for safety's sake.
5613 */
5614 u32 bps = target_clock * bpp * 21 / 20;
5615 return bps / (link_bw * 8) + 1;
5616}
5617
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005618static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
5619{
5620 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
5621}
5622
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005623static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005624 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005625 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005626{
5627 struct drm_crtc *crtc = &intel_crtc->base;
5628 struct drm_device *dev = crtc->dev;
5629 struct drm_i915_private *dev_priv = dev->dev_private;
5630 struct intel_encoder *intel_encoder;
5631 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005632 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02005633 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005634
5635 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5636 switch (intel_encoder->type) {
5637 case INTEL_OUTPUT_LVDS:
5638 is_lvds = true;
5639 break;
5640 case INTEL_OUTPUT_SDVO:
5641 case INTEL_OUTPUT_HDMI:
5642 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005643 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005644 }
5645
5646 num_connectors++;
5647 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005648
Chris Wilsonc1858122010-12-03 21:35:48 +00005649 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005650 factor = 21;
5651 if (is_lvds) {
5652 if ((intel_panel_use_ssc(dev_priv) &&
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005653 dev_priv->vbt.lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02005654 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07005655 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02005656 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07005657 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005658
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005659 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02005660 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005661
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005662 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
5663 *fp2 |= FP_CB_TUNE;
5664
Chris Wilson5eddb702010-09-11 13:48:45 +01005665 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005666
Eric Anholta07d6782011-03-30 13:01:08 -07005667 if (is_lvds)
5668 dpll |= DPLLB_MODE_LVDS;
5669 else
5670 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005671
Daniel Vetteref1b4602013-06-01 17:17:04 +02005672 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5673 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005674
5675 if (is_sdvo)
5676 dpll |= DPLL_DVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02005677 if (intel_crtc->config.has_dp_encoder)
Eric Anholta07d6782011-03-30 13:01:08 -07005678 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005679
Eric Anholta07d6782011-03-30 13:01:08 -07005680 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005681 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005682 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005683 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005684
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005685 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005686 case 5:
5687 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5688 break;
5689 case 7:
5690 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5691 break;
5692 case 10:
5693 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5694 break;
5695 case 14:
5696 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5697 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005698 }
5699
Daniel Vetterb4c09f32013-04-30 14:01:42 +02005700 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005701 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005702 else
5703 dpll |= PLL_REF_INPUT_DREFCLK;
5704
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005705 return dpll;
5706}
5707
Jesse Barnes79e53942008-11-07 14:24:08 -08005708static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005709 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005710 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005711{
5712 struct drm_device *dev = crtc->dev;
5713 struct drm_i915_private *dev_priv = dev->dev_private;
5714 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5715 int pipe = intel_crtc->pipe;
5716 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005717 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005718 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005719 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005720 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01005721 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005722 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02005723 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005724 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005725
5726 for_each_encoder_on_crtc(dev, crtc, encoder) {
5727 switch (encoder->type) {
5728 case INTEL_OUTPUT_LVDS:
5729 is_lvds = true;
5730 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005731 }
5732
5733 num_connectors++;
5734 }
5735
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005736 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5737 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5738
Daniel Vetterff9a6752013-06-01 17:16:21 +02005739 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005740 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02005741 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005742 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5743 return -EINVAL;
5744 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01005745 /* Compat-code for transition, will disappear. */
5746 if (!intel_crtc->config.clock_set) {
5747 intel_crtc->config.dpll.n = clock.n;
5748 intel_crtc->config.dpll.m1 = clock.m1;
5749 intel_crtc->config.dpll.m2 = clock.m2;
5750 intel_crtc->config.dpll.p1 = clock.p1;
5751 intel_crtc->config.dpll.p2 = clock.p2;
5752 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005753
5754 /* Ensure that the cursor is valid for the new mode before changing... */
5755 intel_crtc_update_cursor(crtc, true);
5756
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005757 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01005758 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005759 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005760 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005761 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005762
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005763 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005764 &fp, &reduced_clock,
5765 has_reduced_clock ? &fp2 : NULL);
5766
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005767 pll = intel_get_shared_dpll(intel_crtc, dpll, fp);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005768 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005769 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
5770 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07005771 return -EINVAL;
5772 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005773 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005774 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005775
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005776 if (intel_crtc->config.has_dp_encoder)
5777 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005778
Daniel Vetterdafd2262012-11-26 17:22:07 +01005779 for_each_encoder_on_crtc(dev, crtc, encoder)
5780 if (encoder->pre_pll_enable)
5781 encoder->pre_pll_enable(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08005782
Daniel Vettere2b78262013-06-07 23:10:03 +02005783 intel_crtc->lowfreq_avail = false;
5784
5785 if (intel_crtc->config.has_pch_encoder) {
5786 pll = intel_crtc_to_shared_dpll(intel_crtc);
5787
5788 I915_WRITE(pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005789
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005790 /* Wait for the clocks to stabilize. */
Daniel Vettere2b78262013-06-07 23:10:03 +02005791 POSTING_READ(pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005792 udelay(150);
5793
Eric Anholt8febb292011-03-30 13:01:07 -07005794 /* The pixel multiplier can only be updated once the
5795 * DPLL is enabled and the clocks are stable.
5796 *
5797 * So write it again.
5798 */
Daniel Vettere2b78262013-06-07 23:10:03 +02005799 I915_WRITE(pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005800
Jesse Barnes4b645f12011-10-12 09:51:31 -07005801 if (is_lvds && has_reduced_clock && i915_powersave) {
Daniel Vettere2b78262013-06-07 23:10:03 +02005802 I915_WRITE(pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005803 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005804 } else {
Daniel Vettere2b78262013-06-07 23:10:03 +02005805 I915_WRITE(pll->fp1_reg, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005806 }
5807 }
5808
Daniel Vetter8a654f32013-06-01 17:16:22 +02005809 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005810
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005811 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005812 intel_cpu_transcoder_set_m_n(intel_crtc,
5813 &intel_crtc->config.fdi_m_n);
5814 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005815
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005816 if (IS_IVYBRIDGE(dev))
5817 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005818
Daniel Vetter6ff93602013-04-19 11:24:36 +02005819 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005820
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005821 /* Set up the display plane register */
5822 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005823 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005824
Daniel Vetter94352cf2012-07-05 22:51:56 +02005825 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005826
5827 intel_update_watermarks(dev);
5828
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005829 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005830}
5831
Daniel Vetter72419202013-04-04 13:28:53 +02005832static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5833 struct intel_crtc_config *pipe_config)
5834{
5835 struct drm_device *dev = crtc->base.dev;
5836 struct drm_i915_private *dev_priv = dev->dev_private;
5837 enum transcoder transcoder = pipe_config->cpu_transcoder;
5838
5839 pipe_config->fdi_m_n.link_m = I915_READ(PIPE_LINK_M1(transcoder));
5840 pipe_config->fdi_m_n.link_n = I915_READ(PIPE_LINK_N1(transcoder));
5841 pipe_config->fdi_m_n.gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
5842 & ~TU_SIZE_MASK;
5843 pipe_config->fdi_m_n.gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
5844 pipe_config->fdi_m_n.tu = ((I915_READ(PIPE_DATA_M1(transcoder))
5845 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
5846}
5847
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005848static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5849 struct intel_crtc_config *pipe_config)
5850{
5851 struct drm_device *dev = crtc->base.dev;
5852 struct drm_i915_private *dev_priv = dev->dev_private;
5853 uint32_t tmp;
5854
5855 tmp = I915_READ(PF_CTL(crtc->pipe));
5856
5857 if (tmp & PF_ENABLE) {
5858 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
5859 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02005860
5861 /* We currently do not free assignements of panel fitters on
5862 * ivb/hsw (since we don't use the higher upscaling modes which
5863 * differentiates them) so just WARN about this case for now. */
5864 if (IS_GEN7(dev)) {
5865 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
5866 PF_PIPE_SEL_IVB(crtc->pipe));
5867 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005868 }
5869}
5870
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005871static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5872 struct intel_crtc_config *pipe_config)
5873{
5874 struct drm_device *dev = crtc->base.dev;
5875 struct drm_i915_private *dev_priv = dev->dev_private;
5876 uint32_t tmp;
5877
Daniel Vettereccb1402013-05-22 00:50:22 +02005878 pipe_config->cpu_transcoder = crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005879 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005880
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005881 tmp = I915_READ(PIPECONF(crtc->pipe));
5882 if (!(tmp & PIPECONF_ENABLE))
5883 return false;
5884
Daniel Vetterab9412b2013-05-03 11:49:46 +02005885 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01005886 pipe_config->has_pch_encoder = true;
5887
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005888 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
5889 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
5890 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02005891
5892 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02005893
5894 /* XXX: Can't properly read out the pch dpll pixel multiplier
5895 * since we don't have state tracking for pch clocks yet. */
5896 pipe_config->pixel_multiplier = 1;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005897
5898 if (HAS_PCH_IBX(dev_priv->dev)) {
5899 pipe_config->shared_dpll = crtc->pipe;
5900 } else {
5901 tmp = I915_READ(PCH_DPLL_SEL);
5902 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
5903 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
5904 else
5905 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
5906 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005907 } else {
5908 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005909 }
5910
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005911 intel_get_pipe_timings(crtc, pipe_config);
5912
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005913 ironlake_get_pfit_config(crtc, pipe_config);
5914
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005915 return true;
5916}
5917
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005918static void haswell_modeset_global_resources(struct drm_device *dev)
5919{
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005920 bool enable = false;
5921 struct intel_crtc *crtc;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005922
5923 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Daniel Vettere7a639c2013-05-31 17:49:17 +02005924 if (!crtc->base.enabled)
5925 continue;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005926
Daniel Vettere7a639c2013-05-31 17:49:17 +02005927 if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.size ||
5928 crtc->config.cpu_transcoder != TRANSCODER_EDP)
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005929 enable = true;
5930 }
5931
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005932 intel_set_power_well(dev, enable);
5933}
5934
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005935static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005936 int x, int y,
5937 struct drm_framebuffer *fb)
5938{
5939 struct drm_device *dev = crtc->dev;
5940 struct drm_i915_private *dev_priv = dev->dev_private;
5941 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005942 int plane = intel_crtc->plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005943 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005944
Daniel Vetterff9a6752013-06-01 17:16:21 +02005945 if (!intel_ddi_pll_mode_set(crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005946 return -EINVAL;
5947
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005948 /* Ensure that the cursor is valid for the new mode before changing... */
5949 intel_crtc_update_cursor(crtc, true);
5950
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005951 if (intel_crtc->config.has_dp_encoder)
5952 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005953
5954 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005955
Daniel Vetter8a654f32013-06-01 17:16:22 +02005956 intel_set_pipe_timings(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005957
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005958 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005959 intel_cpu_transcoder_set_m_n(intel_crtc,
5960 &intel_crtc->config.fdi_m_n);
5961 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005962
Daniel Vetter6ff93602013-04-19 11:24:36 +02005963 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005964
Daniel Vetter50f3b012013-03-27 00:44:56 +01005965 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005966
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005967 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005968 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005969 POSTING_READ(DSPCNTR(plane));
5970
5971 ret = intel_pipe_set_base(crtc, x, y, fb);
5972
5973 intel_update_watermarks(dev);
5974
Jesse Barnes79e53942008-11-07 14:24:08 -08005975 return ret;
5976}
5977
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005978static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5979 struct intel_crtc_config *pipe_config)
5980{
5981 struct drm_device *dev = crtc->base.dev;
5982 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005983 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005984 uint32_t tmp;
5985
Daniel Vettereccb1402013-05-22 00:50:22 +02005986 pipe_config->cpu_transcoder = crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005987 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
5988
Daniel Vettereccb1402013-05-22 00:50:22 +02005989 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
5990 if (tmp & TRANS_DDI_FUNC_ENABLE) {
5991 enum pipe trans_edp_pipe;
5992 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
5993 default:
5994 WARN(1, "unknown pipe linked to edp transcoder\n");
5995 case TRANS_DDI_EDP_INPUT_A_ONOFF:
5996 case TRANS_DDI_EDP_INPUT_A_ON:
5997 trans_edp_pipe = PIPE_A;
5998 break;
5999 case TRANS_DDI_EDP_INPUT_B_ONOFF:
6000 trans_edp_pipe = PIPE_B;
6001 break;
6002 case TRANS_DDI_EDP_INPUT_C_ONOFF:
6003 trans_edp_pipe = PIPE_C;
6004 break;
6005 }
6006
6007 if (trans_edp_pipe == crtc->pipe)
6008 pipe_config->cpu_transcoder = TRANSCODER_EDP;
6009 }
6010
Paulo Zanonib97186f2013-05-03 12:15:36 -03006011 if (!intel_display_power_enabled(dev,
Daniel Vettereccb1402013-05-22 00:50:22 +02006012 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03006013 return false;
6014
Daniel Vettereccb1402013-05-22 00:50:22 +02006015 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006016 if (!(tmp & PIPECONF_ENABLE))
6017 return false;
6018
Daniel Vetter88adfff2013-03-28 10:42:01 +01006019 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03006020 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01006021 * DDI E. So just check whether this pipe is wired to DDI E and whether
6022 * the PCH transcoder is on.
6023 */
Daniel Vettereccb1402013-05-22 00:50:22 +02006024 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01006025 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02006026 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01006027 pipe_config->has_pch_encoder = true;
6028
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006029 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
6030 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6031 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006032
6033 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006034 }
6035
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006036 intel_get_pipe_timings(crtc, pipe_config);
6037
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006038 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
6039 if (intel_display_power_enabled(dev, pfit_domain))
6040 ironlake_get_pfit_config(crtc, pipe_config);
6041
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006042 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
6043 (I915_READ(IPS_CTL) & IPS_ENABLE);
6044
Daniel Vetter6c49f242013-06-06 12:45:25 +02006045 pipe_config->pixel_multiplier = 1;
6046
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006047 return true;
6048}
6049
Eric Anholtf564048e2011-03-30 13:01:02 -07006050static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07006051 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006052 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07006053{
6054 struct drm_device *dev = crtc->dev;
6055 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01006056 struct drm_encoder_helper_funcs *encoder_funcs;
6057 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07006058 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006059 struct drm_display_mode *adjusted_mode =
6060 &intel_crtc->config.adjusted_mode;
6061 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07006062 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07006063 int ret;
6064
Eric Anholt0b701d22011-03-30 13:01:03 -07006065 drm_vblank_pre_modeset(dev, pipe);
6066
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006067 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
6068
Jesse Barnes79e53942008-11-07 14:24:08 -08006069 drm_vblank_post_modeset(dev, pipe);
6070
Daniel Vetter9256aa12012-10-31 19:26:13 +01006071 if (ret != 0)
6072 return ret;
6073
6074 for_each_encoder_on_crtc(dev, crtc, encoder) {
6075 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
6076 encoder->base.base.id,
6077 drm_get_encoder_name(&encoder->base),
6078 mode->base.id, mode->name);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006079 if (encoder->mode_set) {
6080 encoder->mode_set(encoder);
6081 } else {
6082 encoder_funcs = encoder->base.helper_private;
6083 encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
6084 }
Daniel Vetter9256aa12012-10-31 19:26:13 +01006085 }
6086
6087 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006088}
6089
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006090static bool intel_eld_uptodate(struct drm_connector *connector,
6091 int reg_eldv, uint32_t bits_eldv,
6092 int reg_elda, uint32_t bits_elda,
6093 int reg_edid)
6094{
6095 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6096 uint8_t *eld = connector->eld;
6097 uint32_t i;
6098
6099 i = I915_READ(reg_eldv);
6100 i &= bits_eldv;
6101
6102 if (!eld[0])
6103 return !i;
6104
6105 if (!i)
6106 return false;
6107
6108 i = I915_READ(reg_elda);
6109 i &= ~bits_elda;
6110 I915_WRITE(reg_elda, i);
6111
6112 for (i = 0; i < eld[2]; i++)
6113 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6114 return false;
6115
6116 return true;
6117}
6118
Wu Fengguange0dac652011-09-05 14:25:34 +08006119static void g4x_write_eld(struct drm_connector *connector,
6120 struct drm_crtc *crtc)
6121{
6122 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6123 uint8_t *eld = connector->eld;
6124 uint32_t eldv;
6125 uint32_t len;
6126 uint32_t i;
6127
6128 i = I915_READ(G4X_AUD_VID_DID);
6129
6130 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6131 eldv = G4X_ELDV_DEVCL_DEVBLC;
6132 else
6133 eldv = G4X_ELDV_DEVCTG;
6134
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006135 if (intel_eld_uptodate(connector,
6136 G4X_AUD_CNTL_ST, eldv,
6137 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6138 G4X_HDMIW_HDMIEDID))
6139 return;
6140
Wu Fengguange0dac652011-09-05 14:25:34 +08006141 i = I915_READ(G4X_AUD_CNTL_ST);
6142 i &= ~(eldv | G4X_ELD_ADDR);
6143 len = (i >> 9) & 0x1f; /* ELD buffer size */
6144 I915_WRITE(G4X_AUD_CNTL_ST, i);
6145
6146 if (!eld[0])
6147 return;
6148
6149 len = min_t(uint8_t, eld[2], len);
6150 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6151 for (i = 0; i < len; i++)
6152 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6153
6154 i = I915_READ(G4X_AUD_CNTL_ST);
6155 i |= eldv;
6156 I915_WRITE(G4X_AUD_CNTL_ST, i);
6157}
6158
Wang Xingchao83358c852012-08-16 22:43:37 +08006159static void haswell_write_eld(struct drm_connector *connector,
6160 struct drm_crtc *crtc)
6161{
6162 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6163 uint8_t *eld = connector->eld;
6164 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006165 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08006166 uint32_t eldv;
6167 uint32_t i;
6168 int len;
6169 int pipe = to_intel_crtc(crtc)->pipe;
6170 int tmp;
6171
6172 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6173 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6174 int aud_config = HSW_AUD_CFG(pipe);
6175 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6176
6177
6178 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6179
6180 /* Audio output enable */
6181 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6182 tmp = I915_READ(aud_cntrl_st2);
6183 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6184 I915_WRITE(aud_cntrl_st2, tmp);
6185
6186 /* Wait for 1 vertical blank */
6187 intel_wait_for_vblank(dev, pipe);
6188
6189 /* Set ELD valid state */
6190 tmp = I915_READ(aud_cntrl_st2);
6191 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
6192 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6193 I915_WRITE(aud_cntrl_st2, tmp);
6194 tmp = I915_READ(aud_cntrl_st2);
6195 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
6196
6197 /* Enable HDMI mode */
6198 tmp = I915_READ(aud_config);
6199 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
6200 /* clear N_programing_enable and N_value_index */
6201 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6202 I915_WRITE(aud_config, tmp);
6203
6204 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6205
6206 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006207 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006208
6209 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6210 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6211 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6212 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6213 } else
6214 I915_WRITE(aud_config, 0);
6215
6216 if (intel_eld_uptodate(connector,
6217 aud_cntrl_st2, eldv,
6218 aud_cntl_st, IBX_ELD_ADDRESS,
6219 hdmiw_hdmiedid))
6220 return;
6221
6222 i = I915_READ(aud_cntrl_st2);
6223 i &= ~eldv;
6224 I915_WRITE(aud_cntrl_st2, i);
6225
6226 if (!eld[0])
6227 return;
6228
6229 i = I915_READ(aud_cntl_st);
6230 i &= ~IBX_ELD_ADDRESS;
6231 I915_WRITE(aud_cntl_st, i);
6232 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6233 DRM_DEBUG_DRIVER("port num:%d\n", i);
6234
6235 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6236 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6237 for (i = 0; i < len; i++)
6238 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6239
6240 i = I915_READ(aud_cntrl_st2);
6241 i |= eldv;
6242 I915_WRITE(aud_cntrl_st2, i);
6243
6244}
6245
Wu Fengguange0dac652011-09-05 14:25:34 +08006246static void ironlake_write_eld(struct drm_connector *connector,
6247 struct drm_crtc *crtc)
6248{
6249 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6250 uint8_t *eld = connector->eld;
6251 uint32_t eldv;
6252 uint32_t i;
6253 int len;
6254 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006255 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006256 int aud_cntl_st;
6257 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006258 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006259
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006260 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006261 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6262 aud_config = IBX_AUD_CFG(pipe);
6263 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006264 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006265 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006266 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6267 aud_config = CPT_AUD_CFG(pipe);
6268 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006269 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006270 }
6271
Wang Xingchao9b138a82012-08-09 16:52:18 +08006272 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006273
6274 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006275 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006276 if (!i) {
6277 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6278 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006279 eldv = IBX_ELD_VALIDB;
6280 eldv |= IBX_ELD_VALIDB << 4;
6281 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006282 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03006283 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006284 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006285 }
6286
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006287 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6288 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6289 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006290 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6291 } else
6292 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006293
6294 if (intel_eld_uptodate(connector,
6295 aud_cntrl_st2, eldv,
6296 aud_cntl_st, IBX_ELD_ADDRESS,
6297 hdmiw_hdmiedid))
6298 return;
6299
Wu Fengguange0dac652011-09-05 14:25:34 +08006300 i = I915_READ(aud_cntrl_st2);
6301 i &= ~eldv;
6302 I915_WRITE(aud_cntrl_st2, i);
6303
6304 if (!eld[0])
6305 return;
6306
Wu Fengguange0dac652011-09-05 14:25:34 +08006307 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006308 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006309 I915_WRITE(aud_cntl_st, i);
6310
6311 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6312 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6313 for (i = 0; i < len; i++)
6314 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6315
6316 i = I915_READ(aud_cntrl_st2);
6317 i |= eldv;
6318 I915_WRITE(aud_cntrl_st2, i);
6319}
6320
6321void intel_write_eld(struct drm_encoder *encoder,
6322 struct drm_display_mode *mode)
6323{
6324 struct drm_crtc *crtc = encoder->crtc;
6325 struct drm_connector *connector;
6326 struct drm_device *dev = encoder->dev;
6327 struct drm_i915_private *dev_priv = dev->dev_private;
6328
6329 connector = drm_select_eld(encoder, mode);
6330 if (!connector)
6331 return;
6332
6333 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6334 connector->base.id,
6335 drm_get_connector_name(connector),
6336 connector->encoder->base.id,
6337 drm_get_encoder_name(connector->encoder));
6338
6339 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6340
6341 if (dev_priv->display.write_eld)
6342 dev_priv->display.write_eld(connector, crtc);
6343}
6344
Jesse Barnes79e53942008-11-07 14:24:08 -08006345/** Loads the palette/gamma unit for the CRTC with the prepared values */
6346void intel_crtc_load_lut(struct drm_crtc *crtc)
6347{
6348 struct drm_device *dev = crtc->dev;
6349 struct drm_i915_private *dev_priv = dev->dev_private;
6350 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006351 enum pipe pipe = intel_crtc->pipe;
6352 int palreg = PALETTE(pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006353 int i;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006354 bool reenable_ips = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006355
6356 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006357 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006358 return;
6359
Ville Syrjälä14420bd2013-06-04 13:49:07 +03006360 if (!HAS_PCH_SPLIT(dev_priv->dev))
6361 assert_pll_enabled(dev_priv, pipe);
6362
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006363 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006364 if (HAS_PCH_SPLIT(dev))
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006365 palreg = LGC_PALETTE(pipe);
6366
6367 /* Workaround : Do not read or write the pipe palette/gamma data while
6368 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
6369 */
6370 if (intel_crtc->config.ips_enabled &&
6371 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
6372 GAMMA_MODE_MODE_SPLIT)) {
6373 hsw_disable_ips(intel_crtc);
6374 reenable_ips = true;
6375 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08006376
Jesse Barnes79e53942008-11-07 14:24:08 -08006377 for (i = 0; i < 256; i++) {
6378 I915_WRITE(palreg + 4 * i,
6379 (intel_crtc->lut_r[i] << 16) |
6380 (intel_crtc->lut_g[i] << 8) |
6381 intel_crtc->lut_b[i]);
6382 }
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006383
6384 if (reenable_ips)
6385 hsw_enable_ips(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006386}
6387
Chris Wilson560b85b2010-08-07 11:01:38 +01006388static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6389{
6390 struct drm_device *dev = crtc->dev;
6391 struct drm_i915_private *dev_priv = dev->dev_private;
6392 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6393 bool visible = base != 0;
6394 u32 cntl;
6395
6396 if (intel_crtc->cursor_visible == visible)
6397 return;
6398
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006399 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006400 if (visible) {
6401 /* On these chipsets we can only modify the base whilst
6402 * the cursor is disabled.
6403 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006404 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006405
6406 cntl &= ~(CURSOR_FORMAT_MASK);
6407 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6408 cntl |= CURSOR_ENABLE |
6409 CURSOR_GAMMA_ENABLE |
6410 CURSOR_FORMAT_ARGB;
6411 } else
6412 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006413 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006414
6415 intel_crtc->cursor_visible = visible;
6416}
6417
6418static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6419{
6420 struct drm_device *dev = crtc->dev;
6421 struct drm_i915_private *dev_priv = dev->dev_private;
6422 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6423 int pipe = intel_crtc->pipe;
6424 bool visible = base != 0;
6425
6426 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006427 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006428 if (base) {
6429 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6430 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6431 cntl |= pipe << 28; /* Connect to correct pipe */
6432 } else {
6433 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6434 cntl |= CURSOR_MODE_DISABLE;
6435 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006436 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006437
6438 intel_crtc->cursor_visible = visible;
6439 }
6440 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006441 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006442}
6443
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006444static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6445{
6446 struct drm_device *dev = crtc->dev;
6447 struct drm_i915_private *dev_priv = dev->dev_private;
6448 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6449 int pipe = intel_crtc->pipe;
6450 bool visible = base != 0;
6451
6452 if (intel_crtc->cursor_visible != visible) {
6453 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6454 if (base) {
6455 cntl &= ~CURSOR_MODE;
6456 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6457 } else {
6458 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6459 cntl |= CURSOR_MODE_DISABLE;
6460 }
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006461 if (IS_HASWELL(dev))
6462 cntl |= CURSOR_PIPE_CSC_ENABLE;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006463 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6464
6465 intel_crtc->cursor_visible = visible;
6466 }
6467 /* and commit changes on next vblank */
6468 I915_WRITE(CURBASE_IVB(pipe), base);
6469}
6470
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006471/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006472static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6473 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006474{
6475 struct drm_device *dev = crtc->dev;
6476 struct drm_i915_private *dev_priv = dev->dev_private;
6477 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6478 int pipe = intel_crtc->pipe;
6479 int x = intel_crtc->cursor_x;
6480 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006481 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006482 bool visible;
6483
6484 pos = 0;
6485
Chris Wilson6b383a72010-09-13 13:54:26 +01006486 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006487 base = intel_crtc->cursor_addr;
6488 if (x > (int) crtc->fb->width)
6489 base = 0;
6490
6491 if (y > (int) crtc->fb->height)
6492 base = 0;
6493 } else
6494 base = 0;
6495
6496 if (x < 0) {
6497 if (x + intel_crtc->cursor_width < 0)
6498 base = 0;
6499
6500 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6501 x = -x;
6502 }
6503 pos |= x << CURSOR_X_SHIFT;
6504
6505 if (y < 0) {
6506 if (y + intel_crtc->cursor_height < 0)
6507 base = 0;
6508
6509 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6510 y = -y;
6511 }
6512 pos |= y << CURSOR_Y_SHIFT;
6513
6514 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006515 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006516 return;
6517
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006518 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006519 I915_WRITE(CURPOS_IVB(pipe), pos);
6520 ivb_update_cursor(crtc, base);
6521 } else {
6522 I915_WRITE(CURPOS(pipe), pos);
6523 if (IS_845G(dev) || IS_I865G(dev))
6524 i845_update_cursor(crtc, base);
6525 else
6526 i9xx_update_cursor(crtc, base);
6527 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006528}
6529
Jesse Barnes79e53942008-11-07 14:24:08 -08006530static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006531 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006532 uint32_t handle,
6533 uint32_t width, uint32_t height)
6534{
6535 struct drm_device *dev = crtc->dev;
6536 struct drm_i915_private *dev_priv = dev->dev_private;
6537 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006538 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006539 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006540 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006541
Jesse Barnes79e53942008-11-07 14:24:08 -08006542 /* if we want to turn off the cursor ignore width and height */
6543 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006544 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006545 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006546 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006547 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006548 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006549 }
6550
6551 /* Currently we only support 64x64 cursors */
6552 if (width != 64 || height != 64) {
6553 DRM_ERROR("we currently only support 64x64 cursors\n");
6554 return -EINVAL;
6555 }
6556
Chris Wilson05394f32010-11-08 19:18:58 +00006557 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006558 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006559 return -ENOENT;
6560
Chris Wilson05394f32010-11-08 19:18:58 +00006561 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006562 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006563 ret = -ENOMEM;
6564 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006565 }
6566
Dave Airlie71acb5e2008-12-30 20:31:46 +10006567 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006568 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006569 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00006570 unsigned alignment;
6571
Chris Wilsond9e86c02010-11-10 16:40:20 +00006572 if (obj->tiling_mode) {
6573 DRM_ERROR("cursor cannot be tiled\n");
6574 ret = -EINVAL;
6575 goto fail_locked;
6576 }
6577
Chris Wilson693db182013-03-05 14:52:39 +00006578 /* Note that the w/a also requires 2 PTE of padding following
6579 * the bo. We currently fill all unused PTE with the shadow
6580 * page and so we should always have valid PTE following the
6581 * cursor preventing the VT-d warning.
6582 */
6583 alignment = 0;
6584 if (need_vtd_wa(dev))
6585 alignment = 64*1024;
6586
6587 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006588 if (ret) {
6589 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006590 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006591 }
6592
Chris Wilsond9e86c02010-11-10 16:40:20 +00006593 ret = i915_gem_object_put_fence(obj);
6594 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006595 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006596 goto fail_unpin;
6597 }
6598
Chris Wilson05394f32010-11-08 19:18:58 +00006599 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006600 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006601 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006602 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006603 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6604 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006605 if (ret) {
6606 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006607 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006608 }
Chris Wilson05394f32010-11-08 19:18:58 +00006609 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006610 }
6611
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006612 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04006613 I915_WRITE(CURSIZE, (height << 12) | width);
6614
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006615 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006616 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006617 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006618 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006619 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6620 } else
6621 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006622 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006623 }
Jesse Barnes80824002009-09-10 15:28:06 -07006624
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006625 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006626
6627 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006628 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006629 intel_crtc->cursor_width = width;
6630 intel_crtc->cursor_height = height;
6631
Mika Kuoppala40ccc722013-04-23 17:27:08 +03006632 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006633
Jesse Barnes79e53942008-11-07 14:24:08 -08006634 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006635fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006636 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006637fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006638 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006639fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006640 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006641 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006642}
6643
6644static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6645{
Jesse Barnes79e53942008-11-07 14:24:08 -08006646 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006647
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006648 intel_crtc->cursor_x = x;
6649 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006650
Mika Kuoppala40ccc722013-04-23 17:27:08 +03006651 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08006652
6653 return 0;
6654}
6655
6656/** Sets the color ramps on behalf of RandR */
6657void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6658 u16 blue, int regno)
6659{
6660 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6661
6662 intel_crtc->lut_r[regno] = red >> 8;
6663 intel_crtc->lut_g[regno] = green >> 8;
6664 intel_crtc->lut_b[regno] = blue >> 8;
6665}
6666
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006667void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6668 u16 *blue, int regno)
6669{
6670 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6671
6672 *red = intel_crtc->lut_r[regno] << 8;
6673 *green = intel_crtc->lut_g[regno] << 8;
6674 *blue = intel_crtc->lut_b[regno] << 8;
6675}
6676
Jesse Barnes79e53942008-11-07 14:24:08 -08006677static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006678 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006679{
James Simmons72034252010-08-03 01:33:19 +01006680 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006681 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006682
James Simmons72034252010-08-03 01:33:19 +01006683 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006684 intel_crtc->lut_r[i] = red[i] >> 8;
6685 intel_crtc->lut_g[i] = green[i] >> 8;
6686 intel_crtc->lut_b[i] = blue[i] >> 8;
6687 }
6688
6689 intel_crtc_load_lut(crtc);
6690}
6691
Jesse Barnes79e53942008-11-07 14:24:08 -08006692/* VESA 640x480x72Hz mode to set on the pipe */
6693static struct drm_display_mode load_detect_mode = {
6694 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6695 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6696};
6697
Chris Wilsond2dff872011-04-19 08:36:26 +01006698static struct drm_framebuffer *
6699intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006700 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006701 struct drm_i915_gem_object *obj)
6702{
6703 struct intel_framebuffer *intel_fb;
6704 int ret;
6705
6706 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6707 if (!intel_fb) {
6708 drm_gem_object_unreference_unlocked(&obj->base);
6709 return ERR_PTR(-ENOMEM);
6710 }
6711
6712 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6713 if (ret) {
6714 drm_gem_object_unreference_unlocked(&obj->base);
6715 kfree(intel_fb);
6716 return ERR_PTR(ret);
6717 }
6718
6719 return &intel_fb->base;
6720}
6721
6722static u32
6723intel_framebuffer_pitch_for_width(int width, int bpp)
6724{
6725 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6726 return ALIGN(pitch, 64);
6727}
6728
6729static u32
6730intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6731{
6732 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6733 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6734}
6735
6736static struct drm_framebuffer *
6737intel_framebuffer_create_for_mode(struct drm_device *dev,
6738 struct drm_display_mode *mode,
6739 int depth, int bpp)
6740{
6741 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00006742 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01006743
6744 obj = i915_gem_alloc_object(dev,
6745 intel_framebuffer_size_for_mode(mode, bpp));
6746 if (obj == NULL)
6747 return ERR_PTR(-ENOMEM);
6748
6749 mode_cmd.width = mode->hdisplay;
6750 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006751 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6752 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006753 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006754
6755 return intel_framebuffer_create(dev, &mode_cmd, obj);
6756}
6757
6758static struct drm_framebuffer *
6759mode_fits_in_fbdev(struct drm_device *dev,
6760 struct drm_display_mode *mode)
6761{
6762 struct drm_i915_private *dev_priv = dev->dev_private;
6763 struct drm_i915_gem_object *obj;
6764 struct drm_framebuffer *fb;
6765
6766 if (dev_priv->fbdev == NULL)
6767 return NULL;
6768
6769 obj = dev_priv->fbdev->ifb.obj;
6770 if (obj == NULL)
6771 return NULL;
6772
6773 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006774 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6775 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006776 return NULL;
6777
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006778 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006779 return NULL;
6780
6781 return fb;
6782}
6783
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006784bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01006785 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006786 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006787{
6788 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006789 struct intel_encoder *intel_encoder =
6790 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08006791 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006792 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006793 struct drm_crtc *crtc = NULL;
6794 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02006795 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006796 int i = -1;
6797
Chris Wilsond2dff872011-04-19 08:36:26 +01006798 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6799 connector->base.id, drm_get_connector_name(connector),
6800 encoder->base.id, drm_get_encoder_name(encoder));
6801
Jesse Barnes79e53942008-11-07 14:24:08 -08006802 /*
6803 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006804 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006805 * - if the connector already has an assigned crtc, use it (but make
6806 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006807 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006808 * - try to find the first unused crtc that can drive this connector,
6809 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006810 */
6811
6812 /* See if we already have a CRTC for this connector */
6813 if (encoder->crtc) {
6814 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006815
Daniel Vetter7b240562012-12-12 00:35:33 +01006816 mutex_lock(&crtc->mutex);
6817
Daniel Vetter24218aa2012-08-12 19:27:11 +02006818 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006819 old->load_detect_temp = false;
6820
6821 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006822 if (connector->dpms != DRM_MODE_DPMS_ON)
6823 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01006824
Chris Wilson71731882011-04-19 23:10:58 +01006825 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006826 }
6827
6828 /* Find an unused one (if possible) */
6829 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6830 i++;
6831 if (!(encoder->possible_crtcs & (1 << i)))
6832 continue;
6833 if (!possible_crtc->enabled) {
6834 crtc = possible_crtc;
6835 break;
6836 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006837 }
6838
6839 /*
6840 * If we didn't find an unused CRTC, don't use any.
6841 */
6842 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006843 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6844 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006845 }
6846
Daniel Vetter7b240562012-12-12 00:35:33 +01006847 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02006848 intel_encoder->new_crtc = to_intel_crtc(crtc);
6849 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006850
6851 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006852 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006853 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006854 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006855
Chris Wilson64927112011-04-20 07:25:26 +01006856 if (!mode)
6857 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006858
Chris Wilsond2dff872011-04-19 08:36:26 +01006859 /* We need a framebuffer large enough to accommodate all accesses
6860 * that the plane may generate whilst we perform load detection.
6861 * We can not rely on the fbcon either being present (we get called
6862 * during its initialisation to detect all boot displays, or it may
6863 * not even exist) or that it is large enough to satisfy the
6864 * requested mode.
6865 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02006866 fb = mode_fits_in_fbdev(dev, mode);
6867 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006868 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006869 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6870 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01006871 } else
6872 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006873 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006874 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01006875 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006876 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006877 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006878
Chris Wilsonc0c36b942012-12-19 16:08:43 +00006879 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006880 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006881 if (old->release_fb)
6882 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01006883 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006884 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006885 }
Chris Wilson71731882011-04-19 23:10:58 +01006886
Jesse Barnes79e53942008-11-07 14:24:08 -08006887 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006888 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01006889 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006890}
6891
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006892void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01006893 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006894{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006895 struct intel_encoder *intel_encoder =
6896 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01006897 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01006898 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08006899
Chris Wilsond2dff872011-04-19 08:36:26 +01006900 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6901 connector->base.id, drm_get_connector_name(connector),
6902 encoder->base.id, drm_get_encoder_name(encoder));
6903
Chris Wilson8261b192011-04-19 23:18:09 +01006904 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02006905 to_intel_connector(connector)->new_encoder = NULL;
6906 intel_encoder->new_crtc = NULL;
6907 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01006908
Daniel Vetter36206362012-12-10 20:42:17 +01006909 if (old->release_fb) {
6910 drm_framebuffer_unregister_private(old->release_fb);
6911 drm_framebuffer_unreference(old->release_fb);
6912 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006913
Daniel Vetter67c96402013-01-23 16:25:09 +00006914 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01006915 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006916 }
6917
Eric Anholtc751ce42010-03-25 11:48:48 -07006918 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006919 if (old->dpms_mode != DRM_MODE_DPMS_ON)
6920 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01006921
6922 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08006923}
6924
6925/* Returns the clock of the currently programmed mode of the given pipe. */
6926static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6927{
6928 struct drm_i915_private *dev_priv = dev->dev_private;
6929 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6930 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006931 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006932 u32 fp;
6933 intel_clock_t clock;
6934
6935 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006936 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006937 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006938 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006939
6940 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006941 if (IS_PINEVIEW(dev)) {
6942 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6943 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006944 } else {
6945 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6946 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6947 }
6948
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006949 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006950 if (IS_PINEVIEW(dev))
6951 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6952 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006953 else
6954 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006955 DPLL_FPA01_P1_POST_DIV_SHIFT);
6956
6957 switch (dpll & DPLL_MODE_MASK) {
6958 case DPLLB_MODE_DAC_SERIAL:
6959 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6960 5 : 10;
6961 break;
6962 case DPLLB_MODE_LVDS:
6963 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6964 7 : 14;
6965 break;
6966 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006967 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006968 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6969 return 0;
6970 }
6971
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006972 if (IS_PINEVIEW(dev))
6973 pineview_clock(96000, &clock);
6974 else
6975 i9xx_clock(96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006976 } else {
6977 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6978
6979 if (is_lvds) {
6980 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6981 DPLL_FPA01_P1_POST_DIV_SHIFT);
6982 clock.p2 = 14;
6983
6984 if ((dpll & PLL_REF_INPUT_MASK) ==
6985 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6986 /* XXX: might not be 66MHz */
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006987 i9xx_clock(66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006988 } else
Daniel Vetterac58c3f2013-06-01 17:16:17 +02006989 i9xx_clock(48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006990 } else {
6991 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6992 clock.p1 = 2;
6993 else {
6994 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6995 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6996 }
6997 if (dpll & PLL_P2_DIVIDE_BY_4)
6998 clock.p2 = 4;
6999 else
7000 clock.p2 = 2;
7001
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007002 i9xx_clock(48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007003 }
7004 }
7005
7006 /* XXX: It would be nice to validate the clocks, but we can't reuse
7007 * i830PllIsValid() because it relies on the xf86_config connector
7008 * configuration being accurate, which it isn't necessarily.
7009 */
7010
7011 return clock.dot;
7012}
7013
7014/** Returns the currently programmed mode of the given pipe. */
7015struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
7016 struct drm_crtc *crtc)
7017{
Jesse Barnes548f2452011-02-17 10:40:53 -08007018 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007019 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02007020 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007021 struct drm_display_mode *mode;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007022 int htot = I915_READ(HTOTAL(cpu_transcoder));
7023 int hsync = I915_READ(HSYNC(cpu_transcoder));
7024 int vtot = I915_READ(VTOTAL(cpu_transcoder));
7025 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08007026
7027 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
7028 if (!mode)
7029 return NULL;
7030
7031 mode->clock = intel_crtc_clock_get(dev, crtc);
7032 mode->hdisplay = (htot & 0xffff) + 1;
7033 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
7034 mode->hsync_start = (hsync & 0xffff) + 1;
7035 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
7036 mode->vdisplay = (vtot & 0xffff) + 1;
7037 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
7038 mode->vsync_start = (vsync & 0xffff) + 1;
7039 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
7040
7041 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08007042
7043 return mode;
7044}
7045
Daniel Vetter3dec0092010-08-20 21:40:52 +02007046static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07007047{
7048 struct drm_device *dev = crtc->dev;
7049 drm_i915_private_t *dev_priv = dev->dev_private;
7050 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7051 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007052 int dpll_reg = DPLL(pipe);
7053 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07007054
Eric Anholtbad720f2009-10-22 16:11:14 -07007055 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007056 return;
7057
7058 if (!dev_priv->lvds_downclock_avail)
7059 return;
7060
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007061 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007062 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007063 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007064
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007065 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007066
7067 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
7068 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007069 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007070
Jesse Barnes652c3932009-08-17 13:31:43 -07007071 dpll = I915_READ(dpll_reg);
7072 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08007073 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007074 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007075}
7076
7077static void intel_decrease_pllclock(struct drm_crtc *crtc)
7078{
7079 struct drm_device *dev = crtc->dev;
7080 drm_i915_private_t *dev_priv = dev->dev_private;
7081 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007082
Eric Anholtbad720f2009-10-22 16:11:14 -07007083 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007084 return;
7085
7086 if (!dev_priv->lvds_downclock_avail)
7087 return;
7088
7089 /*
7090 * Since this is called by a timer, we should never get here in
7091 * the manual case.
7092 */
7093 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01007094 int pipe = intel_crtc->pipe;
7095 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02007096 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01007097
Zhao Yakui44d98a62009-10-09 11:39:40 +08007098 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007099
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007100 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007101
Chris Wilson074b5e12012-05-02 12:07:06 +01007102 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007103 dpll |= DISPLAY_RATE_SELECT_FPA1;
7104 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007105 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007106 dpll = I915_READ(dpll_reg);
7107 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007108 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007109 }
7110
7111}
7112
Chris Wilsonf047e392012-07-21 12:31:41 +01007113void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007114{
Chris Wilsonf047e392012-07-21 12:31:41 +01007115 i915_update_gfx_val(dev->dev_private);
7116}
7117
7118void intel_mark_idle(struct drm_device *dev)
7119{
Chris Wilson725a5b52013-01-08 11:02:57 +00007120 struct drm_crtc *crtc;
7121
7122 if (!i915_powersave)
7123 return;
7124
7125 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7126 if (!crtc->fb)
7127 continue;
7128
7129 intel_decrease_pllclock(crtc);
7130 }
Chris Wilsonf047e392012-07-21 12:31:41 +01007131}
7132
Chris Wilsonc65355b2013-06-06 16:53:41 -03007133void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
7134 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01007135{
7136 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07007137 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07007138
7139 if (!i915_powersave)
7140 return;
7141
Jesse Barnes652c3932009-08-17 13:31:43 -07007142 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007143 if (!crtc->fb)
7144 continue;
7145
Chris Wilsonc65355b2013-06-06 16:53:41 -03007146 if (to_intel_framebuffer(crtc->fb)->obj != obj)
7147 continue;
7148
7149 intel_increase_pllclock(crtc);
7150 if (ring && intel_fbc_enabled(dev))
7151 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07007152 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007153}
7154
Jesse Barnes79e53942008-11-07 14:24:08 -08007155static void intel_crtc_destroy(struct drm_crtc *crtc)
7156{
7157 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007158 struct drm_device *dev = crtc->dev;
7159 struct intel_unpin_work *work;
7160 unsigned long flags;
7161
7162 spin_lock_irqsave(&dev->event_lock, flags);
7163 work = intel_crtc->unpin_work;
7164 intel_crtc->unpin_work = NULL;
7165 spin_unlock_irqrestore(&dev->event_lock, flags);
7166
7167 if (work) {
7168 cancel_work_sync(&work->work);
7169 kfree(work);
7170 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007171
Mika Kuoppala40ccc722013-04-23 17:27:08 +03007172 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
7173
Jesse Barnes79e53942008-11-07 14:24:08 -08007174 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007175
Jesse Barnes79e53942008-11-07 14:24:08 -08007176 kfree(intel_crtc);
7177}
7178
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007179static void intel_unpin_work_fn(struct work_struct *__work)
7180{
7181 struct intel_unpin_work *work =
7182 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007183 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007184
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007185 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007186 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007187 drm_gem_object_unreference(&work->pending_flip_obj->base);
7188 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007189
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007190 intel_update_fbc(dev);
7191 mutex_unlock(&dev->struct_mutex);
7192
7193 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7194 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7195
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007196 kfree(work);
7197}
7198
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007199static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007200 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007201{
7202 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007203 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7204 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007205 unsigned long flags;
7206
7207 /* Ignore early vblank irqs */
7208 if (intel_crtc == NULL)
7209 return;
7210
7211 spin_lock_irqsave(&dev->event_lock, flags);
7212 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007213
7214 /* Ensure we don't miss a work->pending update ... */
7215 smp_rmb();
7216
7217 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007218 spin_unlock_irqrestore(&dev->event_lock, flags);
7219 return;
7220 }
7221
Chris Wilsone7d841c2012-12-03 11:36:30 +00007222 /* and that the unpin work is consistent wrt ->pending. */
7223 smp_rmb();
7224
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007225 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007226
Rob Clark45a066e2012-10-08 14:50:40 -05007227 if (work->event)
7228 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007229
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007230 drm_vblank_put(dev, intel_crtc->pipe);
7231
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007232 spin_unlock_irqrestore(&dev->event_lock, flags);
7233
Daniel Vetter2c10d572012-12-20 21:24:07 +01007234 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007235
7236 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007237
7238 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007239}
7240
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007241void intel_finish_page_flip(struct drm_device *dev, int pipe)
7242{
7243 drm_i915_private_t *dev_priv = dev->dev_private;
7244 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7245
Mario Kleiner49b14a52010-12-09 07:00:07 +01007246 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007247}
7248
7249void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7250{
7251 drm_i915_private_t *dev_priv = dev->dev_private;
7252 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7253
Mario Kleiner49b14a52010-12-09 07:00:07 +01007254 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007255}
7256
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007257void intel_prepare_page_flip(struct drm_device *dev, int plane)
7258{
7259 drm_i915_private_t *dev_priv = dev->dev_private;
7260 struct intel_crtc *intel_crtc =
7261 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7262 unsigned long flags;
7263
Chris Wilsone7d841c2012-12-03 11:36:30 +00007264 /* NB: An MMIO update of the plane base pointer will also
7265 * generate a page-flip completion irq, i.e. every modeset
7266 * is also accompanied by a spurious intel_prepare_page_flip().
7267 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007268 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007269 if (intel_crtc->unpin_work)
7270 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007271 spin_unlock_irqrestore(&dev->event_lock, flags);
7272}
7273
Chris Wilsone7d841c2012-12-03 11:36:30 +00007274inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7275{
7276 /* Ensure that the work item is consistent when activating it ... */
7277 smp_wmb();
7278 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7279 /* and that it is marked active as soon as the irq could fire. */
7280 smp_wmb();
7281}
7282
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007283static int intel_gen2_queue_flip(struct drm_device *dev,
7284 struct drm_crtc *crtc,
7285 struct drm_framebuffer *fb,
7286 struct drm_i915_gem_object *obj)
7287{
7288 struct drm_i915_private *dev_priv = dev->dev_private;
7289 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007290 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007291 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007292 int ret;
7293
Daniel Vetter6d90c952012-04-26 23:28:05 +02007294 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007295 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007296 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007297
Daniel Vetter6d90c952012-04-26 23:28:05 +02007298 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007299 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007300 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007301
7302 /* Can't queue multiple flips, so wait for the previous
7303 * one to finish before executing the next.
7304 */
7305 if (intel_crtc->plane)
7306 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7307 else
7308 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007309 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7310 intel_ring_emit(ring, MI_NOOP);
7311 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7312 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7313 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007314 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007315 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007316
7317 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007318 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007319 return 0;
7320
7321err_unpin:
7322 intel_unpin_fb_obj(obj);
7323err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007324 return ret;
7325}
7326
7327static int intel_gen3_queue_flip(struct drm_device *dev,
7328 struct drm_crtc *crtc,
7329 struct drm_framebuffer *fb,
7330 struct drm_i915_gem_object *obj)
7331{
7332 struct drm_i915_private *dev_priv = dev->dev_private;
7333 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007334 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007335 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007336 int ret;
7337
Daniel Vetter6d90c952012-04-26 23:28:05 +02007338 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007339 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007340 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007341
Daniel Vetter6d90c952012-04-26 23:28:05 +02007342 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007343 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007344 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007345
7346 if (intel_crtc->plane)
7347 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7348 else
7349 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007350 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7351 intel_ring_emit(ring, MI_NOOP);
7352 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7353 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7354 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007355 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007356 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007357
Chris Wilsone7d841c2012-12-03 11:36:30 +00007358 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007359 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007360 return 0;
7361
7362err_unpin:
7363 intel_unpin_fb_obj(obj);
7364err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007365 return ret;
7366}
7367
7368static int intel_gen4_queue_flip(struct drm_device *dev,
7369 struct drm_crtc *crtc,
7370 struct drm_framebuffer *fb,
7371 struct drm_i915_gem_object *obj)
7372{
7373 struct drm_i915_private *dev_priv = dev->dev_private;
7374 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7375 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007376 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007377 int ret;
7378
Daniel Vetter6d90c952012-04-26 23:28:05 +02007379 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007380 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007381 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007382
Daniel Vetter6d90c952012-04-26 23:28:05 +02007383 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007384 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007385 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007386
7387 /* i965+ uses the linear or tiled offsets from the
7388 * Display Registers (which do not change across a page-flip)
7389 * so we need only reprogram the base address.
7390 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007391 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7392 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7393 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007394 intel_ring_emit(ring,
7395 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
7396 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007397
7398 /* XXX Enabling the panel-fitter across page-flip is so far
7399 * untested on non-native modes, so ignore it for now.
7400 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7401 */
7402 pf = 0;
7403 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007404 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007405
7406 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007407 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007408 return 0;
7409
7410err_unpin:
7411 intel_unpin_fb_obj(obj);
7412err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007413 return ret;
7414}
7415
7416static int intel_gen6_queue_flip(struct drm_device *dev,
7417 struct drm_crtc *crtc,
7418 struct drm_framebuffer *fb,
7419 struct drm_i915_gem_object *obj)
7420{
7421 struct drm_i915_private *dev_priv = dev->dev_private;
7422 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007423 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007424 uint32_t pf, pipesrc;
7425 int ret;
7426
Daniel Vetter6d90c952012-04-26 23:28:05 +02007427 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007428 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007429 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007430
Daniel Vetter6d90c952012-04-26 23:28:05 +02007431 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007432 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007433 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007434
Daniel Vetter6d90c952012-04-26 23:28:05 +02007435 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7436 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7437 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007438 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007439
Chris Wilson99d9acd2012-04-17 20:37:00 +01007440 /* Contrary to the suggestions in the documentation,
7441 * "Enable Panel Fitter" does not seem to be required when page
7442 * flipping with a non-native mode, and worse causes a normal
7443 * modeset to fail.
7444 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7445 */
7446 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007447 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007448 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007449
7450 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007451 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007452 return 0;
7453
7454err_unpin:
7455 intel_unpin_fb_obj(obj);
7456err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007457 return ret;
7458}
7459
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007460/*
7461 * On gen7 we currently use the blit ring because (in early silicon at least)
7462 * the render ring doesn't give us interrpts for page flip completion, which
7463 * means clients will hang after the first flip is queued. Fortunately the
7464 * blit ring generates interrupts properly, so use it instead.
7465 */
7466static int intel_gen7_queue_flip(struct drm_device *dev,
7467 struct drm_crtc *crtc,
7468 struct drm_framebuffer *fb,
7469 struct drm_i915_gem_object *obj)
7470{
7471 struct drm_i915_private *dev_priv = dev->dev_private;
7472 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7473 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007474 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007475 int ret;
7476
7477 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7478 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007479 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007480
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007481 switch(intel_crtc->plane) {
7482 case PLANE_A:
7483 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7484 break;
7485 case PLANE_B:
7486 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7487 break;
7488 case PLANE_C:
7489 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7490 break;
7491 default:
7492 WARN_ONCE(1, "unknown plane in flip command\n");
7493 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007494 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007495 }
7496
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007497 ret = intel_ring_begin(ring, 4);
7498 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007499 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007500
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007501 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007502 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02007503 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007504 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00007505
7506 intel_mark_page_flip_active(intel_crtc);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007507 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007508 return 0;
7509
7510err_unpin:
7511 intel_unpin_fb_obj(obj);
7512err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007513 return ret;
7514}
7515
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007516static int intel_default_queue_flip(struct drm_device *dev,
7517 struct drm_crtc *crtc,
7518 struct drm_framebuffer *fb,
7519 struct drm_i915_gem_object *obj)
7520{
7521 return -ENODEV;
7522}
7523
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007524static int intel_crtc_page_flip(struct drm_crtc *crtc,
7525 struct drm_framebuffer *fb,
7526 struct drm_pending_vblank_event *event)
7527{
7528 struct drm_device *dev = crtc->dev;
7529 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007530 struct drm_framebuffer *old_fb = crtc->fb;
7531 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007532 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7533 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007534 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007535 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007536
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007537 /* Can't change pixel format via MI display flips. */
7538 if (fb->pixel_format != crtc->fb->pixel_format)
7539 return -EINVAL;
7540
7541 /*
7542 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7543 * Note that pitch changes could also affect these register.
7544 */
7545 if (INTEL_INFO(dev)->gen > 3 &&
7546 (fb->offsets[0] != crtc->fb->offsets[0] ||
7547 fb->pitches[0] != crtc->fb->pitches[0]))
7548 return -EINVAL;
7549
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007550 work = kzalloc(sizeof *work, GFP_KERNEL);
7551 if (work == NULL)
7552 return -ENOMEM;
7553
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007554 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007555 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007556 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007557 INIT_WORK(&work->work, intel_unpin_work_fn);
7558
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007559 ret = drm_vblank_get(dev, intel_crtc->pipe);
7560 if (ret)
7561 goto free_work;
7562
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007563 /* We borrow the event spin lock for protecting unpin_work */
7564 spin_lock_irqsave(&dev->event_lock, flags);
7565 if (intel_crtc->unpin_work) {
7566 spin_unlock_irqrestore(&dev->event_lock, flags);
7567 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007568 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007569
7570 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007571 return -EBUSY;
7572 }
7573 intel_crtc->unpin_work = work;
7574 spin_unlock_irqrestore(&dev->event_lock, flags);
7575
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007576 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
7577 flush_workqueue(dev_priv->wq);
7578
Chris Wilson79158102012-05-23 11:13:58 +01007579 ret = i915_mutex_lock_interruptible(dev);
7580 if (ret)
7581 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007582
Jesse Barnes75dfca82010-02-10 15:09:44 -08007583 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007584 drm_gem_object_reference(&work->old_fb_obj->base);
7585 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007586
7587 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007588
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007589 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007590
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007591 work->enable_stall_check = true;
7592
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007593 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02007594 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007595
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007596 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7597 if (ret)
7598 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007599
Chris Wilson7782de32011-07-08 12:22:41 +01007600 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03007601 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007602 mutex_unlock(&dev->struct_mutex);
7603
Jesse Barnese5510fa2010-07-01 16:48:37 -07007604 trace_i915_flip_request(intel_crtc->plane, obj);
7605
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007606 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007607
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007608cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007609 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007610 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007611 drm_gem_object_unreference(&work->old_fb_obj->base);
7612 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007613 mutex_unlock(&dev->struct_mutex);
7614
Chris Wilson79158102012-05-23 11:13:58 +01007615cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01007616 spin_lock_irqsave(&dev->event_lock, flags);
7617 intel_crtc->unpin_work = NULL;
7618 spin_unlock_irqrestore(&dev->event_lock, flags);
7619
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007620 drm_vblank_put(dev, intel_crtc->pipe);
7621free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007622 kfree(work);
7623
7624 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007625}
7626
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007627static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007628 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7629 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007630};
7631
Daniel Vetter50f56112012-07-02 09:35:43 +02007632static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7633 struct drm_crtc *crtc)
7634{
7635 struct drm_device *dev;
7636 struct drm_crtc *tmp;
7637 int crtc_mask = 1;
7638
7639 WARN(!crtc, "checking null crtc?\n");
7640
7641 dev = crtc->dev;
7642
7643 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7644 if (tmp == crtc)
7645 break;
7646 crtc_mask <<= 1;
7647 }
7648
7649 if (encoder->possible_crtcs & crtc_mask)
7650 return true;
7651 return false;
7652}
7653
Daniel Vetter9a935852012-07-05 22:34:27 +02007654/**
7655 * intel_modeset_update_staged_output_state
7656 *
7657 * Updates the staged output configuration state, e.g. after we've read out the
7658 * current hw state.
7659 */
7660static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7661{
7662 struct intel_encoder *encoder;
7663 struct intel_connector *connector;
7664
7665 list_for_each_entry(connector, &dev->mode_config.connector_list,
7666 base.head) {
7667 connector->new_encoder =
7668 to_intel_encoder(connector->base.encoder);
7669 }
7670
7671 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7672 base.head) {
7673 encoder->new_crtc =
7674 to_intel_crtc(encoder->base.crtc);
7675 }
7676}
7677
7678/**
7679 * intel_modeset_commit_output_state
7680 *
7681 * This function copies the stage display pipe configuration to the real one.
7682 */
7683static void intel_modeset_commit_output_state(struct drm_device *dev)
7684{
7685 struct intel_encoder *encoder;
7686 struct intel_connector *connector;
7687
7688 list_for_each_entry(connector, &dev->mode_config.connector_list,
7689 base.head) {
7690 connector->base.encoder = &connector->new_encoder->base;
7691 }
7692
7693 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7694 base.head) {
7695 encoder->base.crtc = &encoder->new_crtc->base;
7696 }
7697}
7698
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007699static void
7700connected_sink_compute_bpp(struct intel_connector * connector,
7701 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007702{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007703 int bpp = pipe_config->pipe_bpp;
7704
7705 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
7706 connector->base.base.id,
7707 drm_get_connector_name(&connector->base));
7708
7709 /* Don't use an invalid EDID bpc value */
7710 if (connector->base.display_info.bpc &&
7711 connector->base.display_info.bpc * 3 < bpp) {
7712 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
7713 bpp, connector->base.display_info.bpc*3);
7714 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
7715 }
7716
7717 /* Clamp bpp to 8 on screens without EDID 1.4 */
7718 if (connector->base.display_info.bpc == 0 && bpp > 24) {
7719 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
7720 bpp);
7721 pipe_config->pipe_bpp = 24;
7722 }
7723}
7724
7725static int
7726compute_baseline_pipe_bpp(struct intel_crtc *crtc,
7727 struct drm_framebuffer *fb,
7728 struct intel_crtc_config *pipe_config)
7729{
7730 struct drm_device *dev = crtc->base.dev;
7731 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007732 int bpp;
7733
Daniel Vetterd42264b2013-03-28 16:38:08 +01007734 switch (fb->pixel_format) {
7735 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007736 bpp = 8*3; /* since we go through a colormap */
7737 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007738 case DRM_FORMAT_XRGB1555:
7739 case DRM_FORMAT_ARGB1555:
7740 /* checked in intel_framebuffer_init already */
7741 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
7742 return -EINVAL;
7743 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007744 bpp = 6*3; /* min is 18bpp */
7745 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007746 case DRM_FORMAT_XBGR8888:
7747 case DRM_FORMAT_ABGR8888:
7748 /* checked in intel_framebuffer_init already */
7749 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
7750 return -EINVAL;
7751 case DRM_FORMAT_XRGB8888:
7752 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007753 bpp = 8*3;
7754 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007755 case DRM_FORMAT_XRGB2101010:
7756 case DRM_FORMAT_ARGB2101010:
7757 case DRM_FORMAT_XBGR2101010:
7758 case DRM_FORMAT_ABGR2101010:
7759 /* checked in intel_framebuffer_init already */
7760 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01007761 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007762 bpp = 10*3;
7763 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01007764 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007765 default:
7766 DRM_DEBUG_KMS("unsupported depth\n");
7767 return -EINVAL;
7768 }
7769
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007770 pipe_config->pipe_bpp = bpp;
7771
7772 /* Clamp display bpp to EDID value */
7773 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007774 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02007775 if (!connector->new_encoder ||
7776 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007777 continue;
7778
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007779 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007780 }
7781
7782 return bpp;
7783}
7784
Daniel Vetterc0b03412013-05-28 12:05:54 +02007785static void intel_dump_pipe_config(struct intel_crtc *crtc,
7786 struct intel_crtc_config *pipe_config,
7787 const char *context)
7788{
7789 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
7790 context, pipe_name(crtc->pipe));
7791
7792 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
7793 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
7794 pipe_config->pipe_bpp, pipe_config->dither);
7795 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
7796 pipe_config->has_pch_encoder,
7797 pipe_config->fdi_lanes,
7798 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
7799 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
7800 pipe_config->fdi_m_n.tu);
7801 DRM_DEBUG_KMS("requested mode:\n");
7802 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
7803 DRM_DEBUG_KMS("adjusted mode:\n");
7804 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
7805 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
7806 pipe_config->gmch_pfit.control,
7807 pipe_config->gmch_pfit.pgm_ratios,
7808 pipe_config->gmch_pfit.lvds_border_bits);
7809 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x\n",
7810 pipe_config->pch_pfit.pos,
7811 pipe_config->pch_pfit.size);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007812 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Daniel Vetterc0b03412013-05-28 12:05:54 +02007813}
7814
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02007815static bool check_encoder_cloning(struct drm_crtc *crtc)
7816{
7817 int num_encoders = 0;
7818 bool uncloneable_encoders = false;
7819 struct intel_encoder *encoder;
7820
7821 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
7822 base.head) {
7823 if (&encoder->new_crtc->base != crtc)
7824 continue;
7825
7826 num_encoders++;
7827 if (!encoder->cloneable)
7828 uncloneable_encoders = true;
7829 }
7830
7831 return !(num_encoders > 1 && uncloneable_encoders);
7832}
7833
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007834static struct intel_crtc_config *
7835intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007836 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007837 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02007838{
7839 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02007840 struct drm_encoder_helper_funcs *encoder_funcs;
7841 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007842 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01007843 int plane_bpp, ret = -EINVAL;
7844 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02007845
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02007846 if (!check_encoder_cloning(crtc)) {
7847 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
7848 return ERR_PTR(-EINVAL);
7849 }
7850
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007851 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7852 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02007853 return ERR_PTR(-ENOMEM);
7854
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007855 drm_mode_copy(&pipe_config->adjusted_mode, mode);
7856 drm_mode_copy(&pipe_config->requested_mode, mode);
Daniel Vettereccb1402013-05-22 00:50:22 +02007857 pipe_config->cpu_transcoder = to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007858 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007859
Daniel Vetter050f7ae2013-06-02 13:26:23 +02007860 /* Compute a starting value for pipe_config->pipe_bpp taking the source
7861 * plane pixel format and any sink constraints into account. Returns the
7862 * source plane bpp so that dithering can be selected on mismatches
7863 * after encoders and crtc also have had their say. */
7864 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
7865 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007866 if (plane_bpp < 0)
7867 goto fail;
7868
Daniel Vettere29c22c2013-02-21 00:00:16 +01007869encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02007870 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02007871 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02007872 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02007873
Daniel Vetter7758a112012-07-08 19:40:39 +02007874 /* Pass our mode to the connectors and the CRTC to give them a chance to
7875 * adjust it according to limitations or connector properties, and also
7876 * a chance to reject the mode entirely.
7877 */
7878 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7879 base.head) {
7880
7881 if (&encoder->new_crtc->base != crtc)
7882 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01007883
7884 if (encoder->compute_config) {
7885 if (!(encoder->compute_config(encoder, pipe_config))) {
7886 DRM_DEBUG_KMS("Encoder config failure\n");
7887 goto fail;
7888 }
7889
7890 continue;
7891 }
7892
Daniel Vetter7758a112012-07-08 19:40:39 +02007893 encoder_funcs = encoder->base.helper_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007894 if (!(encoder_funcs->mode_fixup(&encoder->base,
7895 &pipe_config->requested_mode,
7896 &pipe_config->adjusted_mode))) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007897 DRM_DEBUG_KMS("Encoder fixup failed\n");
7898 goto fail;
7899 }
7900 }
7901
Daniel Vetterff9a6752013-06-01 17:16:21 +02007902 /* Set default port clock if not overwritten by the encoder. Needs to be
7903 * done afterwards in case the encoder adjusts the mode. */
7904 if (!pipe_config->port_clock)
7905 pipe_config->port_clock = pipe_config->adjusted_mode.clock;
7906
Daniel Vettera43f6e02013-06-07 23:10:32 +02007907 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01007908 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007909 DRM_DEBUG_KMS("CRTC fixup failed\n");
7910 goto fail;
7911 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01007912
7913 if (ret == RETRY) {
7914 if (WARN(!retry, "loop in pipe configuration computation\n")) {
7915 ret = -EINVAL;
7916 goto fail;
7917 }
7918
7919 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
7920 retry = false;
7921 goto encoder_retry;
7922 }
7923
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007924 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
7925 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
7926 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
7927
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007928 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02007929fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007930 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01007931 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02007932}
7933
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007934/* Computes which crtcs are affected and sets the relevant bits in the mask. For
7935 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
7936static void
7937intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
7938 unsigned *prepare_pipes, unsigned *disable_pipes)
7939{
7940 struct intel_crtc *intel_crtc;
7941 struct drm_device *dev = crtc->dev;
7942 struct intel_encoder *encoder;
7943 struct intel_connector *connector;
7944 struct drm_crtc *tmp_crtc;
7945
7946 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
7947
7948 /* Check which crtcs have changed outputs connected to them, these need
7949 * to be part of the prepare_pipes mask. We don't (yet) support global
7950 * modeset across multiple crtcs, so modeset_pipes will only have one
7951 * bit set at most. */
7952 list_for_each_entry(connector, &dev->mode_config.connector_list,
7953 base.head) {
7954 if (connector->base.encoder == &connector->new_encoder->base)
7955 continue;
7956
7957 if (connector->base.encoder) {
7958 tmp_crtc = connector->base.encoder->crtc;
7959
7960 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7961 }
7962
7963 if (connector->new_encoder)
7964 *prepare_pipes |=
7965 1 << connector->new_encoder->new_crtc->pipe;
7966 }
7967
7968 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7969 base.head) {
7970 if (encoder->base.crtc == &encoder->new_crtc->base)
7971 continue;
7972
7973 if (encoder->base.crtc) {
7974 tmp_crtc = encoder->base.crtc;
7975
7976 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7977 }
7978
7979 if (encoder->new_crtc)
7980 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
7981 }
7982
7983 /* Check for any pipes that will be fully disabled ... */
7984 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7985 base.head) {
7986 bool used = false;
7987
7988 /* Don't try to disable disabled crtcs. */
7989 if (!intel_crtc->base.enabled)
7990 continue;
7991
7992 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7993 base.head) {
7994 if (encoder->new_crtc == intel_crtc)
7995 used = true;
7996 }
7997
7998 if (!used)
7999 *disable_pipes |= 1 << intel_crtc->pipe;
8000 }
8001
8002
8003 /* set_mode is also used to update properties on life display pipes. */
8004 intel_crtc = to_intel_crtc(crtc);
8005 if (crtc->enabled)
8006 *prepare_pipes |= 1 << intel_crtc->pipe;
8007
Daniel Vetterb6c51642013-04-12 18:48:43 +02008008 /*
8009 * For simplicity do a full modeset on any pipe where the output routing
8010 * changed. We could be more clever, but that would require us to be
8011 * more careful with calling the relevant encoder->mode_set functions.
8012 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008013 if (*prepare_pipes)
8014 *modeset_pipes = *prepare_pipes;
8015
8016 /* ... and mask these out. */
8017 *modeset_pipes &= ~(*disable_pipes);
8018 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02008019
8020 /*
8021 * HACK: We don't (yet) fully support global modesets. intel_set_config
8022 * obies this rule, but the modeset restore mode of
8023 * intel_modeset_setup_hw_state does not.
8024 */
8025 *modeset_pipes &= 1 << intel_crtc->pipe;
8026 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02008027
8028 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
8029 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008030}
8031
Daniel Vetterea9d7582012-07-10 10:42:52 +02008032static bool intel_crtc_in_use(struct drm_crtc *crtc)
8033{
8034 struct drm_encoder *encoder;
8035 struct drm_device *dev = crtc->dev;
8036
8037 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
8038 if (encoder->crtc == crtc)
8039 return true;
8040
8041 return false;
8042}
8043
8044static void
8045intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
8046{
8047 struct intel_encoder *intel_encoder;
8048 struct intel_crtc *intel_crtc;
8049 struct drm_connector *connector;
8050
8051 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
8052 base.head) {
8053 if (!intel_encoder->base.crtc)
8054 continue;
8055
8056 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
8057
8058 if (prepare_pipes & (1 << intel_crtc->pipe))
8059 intel_encoder->connectors_active = false;
8060 }
8061
8062 intel_modeset_commit_output_state(dev);
8063
8064 /* Update computed state. */
8065 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8066 base.head) {
8067 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
8068 }
8069
8070 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
8071 if (!connector->encoder || !connector->encoder->crtc)
8072 continue;
8073
8074 intel_crtc = to_intel_crtc(connector->encoder->crtc);
8075
8076 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02008077 struct drm_property *dpms_property =
8078 dev->mode_config.dpms_property;
8079
Daniel Vetterea9d7582012-07-10 10:42:52 +02008080 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05008081 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02008082 dpms_property,
8083 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02008084
8085 intel_encoder = to_intel_encoder(connector->encoder);
8086 intel_encoder->connectors_active = true;
8087 }
8088 }
8089
8090}
8091
Daniel Vetter25c5b262012-07-08 22:08:04 +02008092#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
8093 list_for_each_entry((intel_crtc), \
8094 &(dev)->mode_config.crtc_list, \
8095 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02008096 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02008097
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008098static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008099intel_pipe_config_compare(struct drm_device *dev,
8100 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008101 struct intel_crtc_config *pipe_config)
8102{
Daniel Vetter08a24032013-04-19 11:25:34 +02008103#define PIPE_CONF_CHECK_I(name) \
8104 if (current_config->name != pipe_config->name) { \
8105 DRM_ERROR("mismatch in " #name " " \
8106 "(expected %i, found %i)\n", \
8107 current_config->name, \
8108 pipe_config->name); \
8109 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01008110 }
8111
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008112#define PIPE_CONF_CHECK_FLAGS(name, mask) \
8113 if ((current_config->name ^ pipe_config->name) & (mask)) { \
8114 DRM_ERROR("mismatch in " #name " " \
8115 "(expected %i, found %i)\n", \
8116 current_config->name & (mask), \
8117 pipe_config->name & (mask)); \
8118 return false; \
8119 }
8120
Daniel Vetterbb760062013-06-06 14:55:52 +02008121#define PIPE_CONF_QUIRK(quirk) \
8122 ((current_config->quirks | pipe_config->quirks) & (quirk))
8123
Daniel Vettereccb1402013-05-22 00:50:22 +02008124 PIPE_CONF_CHECK_I(cpu_transcoder);
8125
Daniel Vetter08a24032013-04-19 11:25:34 +02008126 PIPE_CONF_CHECK_I(has_pch_encoder);
8127 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02008128 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
8129 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
8130 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
8131 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
8132 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02008133
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008134 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
8135 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
8136 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
8137 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
8138 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
8139 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
8140
8141 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
8142 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
8143 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
8144 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
8145 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
8146 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
8147
Daniel Vetter6c49f242013-06-06 12:45:25 +02008148 if (!HAS_PCH_SPLIT(dev))
8149 PIPE_CONF_CHECK_I(pixel_multiplier);
8150
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008151 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8152 DRM_MODE_FLAG_INTERLACE);
8153
Daniel Vetterbb760062013-06-06 14:55:52 +02008154 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
8155 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8156 DRM_MODE_FLAG_PHSYNC);
8157 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8158 DRM_MODE_FLAG_NHSYNC);
8159 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8160 DRM_MODE_FLAG_PVSYNC);
8161 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8162 DRM_MODE_FLAG_NVSYNC);
8163 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008164
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008165 PIPE_CONF_CHECK_I(requested_mode.hdisplay);
8166 PIPE_CONF_CHECK_I(requested_mode.vdisplay);
8167
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008168 PIPE_CONF_CHECK_I(gmch_pfit.control);
8169 /* pfit ratios are autocomputed by the hw on gen4+ */
8170 if (INTEL_INFO(dev)->gen < 4)
8171 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
8172 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
8173 PIPE_CONF_CHECK_I(pch_pfit.pos);
8174 PIPE_CONF_CHECK_I(pch_pfit.size);
8175
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008176 PIPE_CONF_CHECK_I(ips_enabled);
8177
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008178 PIPE_CONF_CHECK_I(shared_dpll);
8179
Daniel Vetter08a24032013-04-19 11:25:34 +02008180#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008181#undef PIPE_CONF_CHECK_FLAGS
Daniel Vetterbb760062013-06-06 14:55:52 +02008182#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008183
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008184 return true;
8185}
8186
Daniel Vetterb9805142012-08-31 17:37:33 +02008187void
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008188intel_modeset_check_state(struct drm_device *dev)
8189{
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008190 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008191 struct intel_crtc *crtc;
8192 struct intel_encoder *encoder;
8193 struct intel_connector *connector;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008194 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008195
8196 list_for_each_entry(connector, &dev->mode_config.connector_list,
8197 base.head) {
8198 /* This also checks the encoder/connector hw state with the
8199 * ->get_hw_state callbacks. */
8200 intel_connector_check_state(connector);
8201
8202 WARN(&connector->new_encoder->base != connector->base.encoder,
8203 "connector's staged encoder doesn't match current encoder\n");
8204 }
8205
8206 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8207 base.head) {
8208 bool enabled = false;
8209 bool active = false;
8210 enum pipe pipe, tracked_pipe;
8211
8212 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
8213 encoder->base.base.id,
8214 drm_get_encoder_name(&encoder->base));
8215
8216 WARN(&encoder->new_crtc->base != encoder->base.crtc,
8217 "encoder's stage crtc doesn't match current crtc\n");
8218 WARN(encoder->connectors_active && !encoder->base.crtc,
8219 "encoder's active_connectors set, but no crtc\n");
8220
8221 list_for_each_entry(connector, &dev->mode_config.connector_list,
8222 base.head) {
8223 if (connector->base.encoder != &encoder->base)
8224 continue;
8225 enabled = true;
8226 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
8227 active = true;
8228 }
8229 WARN(!!encoder->base.crtc != enabled,
8230 "encoder's enabled state mismatch "
8231 "(expected %i, found %i)\n",
8232 !!encoder->base.crtc, enabled);
8233 WARN(active && !encoder->base.crtc,
8234 "active encoder with no crtc\n");
8235
8236 WARN(encoder->connectors_active != active,
8237 "encoder's computed active state doesn't match tracked active state "
8238 "(expected %i, found %i)\n", active, encoder->connectors_active);
8239
8240 active = encoder->get_hw_state(encoder, &pipe);
8241 WARN(active != encoder->connectors_active,
8242 "encoder's hw state doesn't match sw tracking "
8243 "(expected %i, found %i)\n",
8244 encoder->connectors_active, active);
8245
8246 if (!encoder->base.crtc)
8247 continue;
8248
8249 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
8250 WARN(active && pipe != tracked_pipe,
8251 "active encoder's pipe doesn't match"
8252 "(expected %i, found %i)\n",
8253 tracked_pipe, pipe);
8254
8255 }
8256
8257 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8258 base.head) {
8259 bool enabled = false;
8260 bool active = false;
8261
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008262 memset(&pipe_config, 0, sizeof(pipe_config));
8263
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008264 DRM_DEBUG_KMS("[CRTC:%d]\n",
8265 crtc->base.base.id);
8266
8267 WARN(crtc->active && !crtc->base.enabled,
8268 "active crtc, but not enabled in sw tracking\n");
8269
8270 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8271 base.head) {
8272 if (encoder->base.crtc != &crtc->base)
8273 continue;
8274 enabled = true;
8275 if (encoder->connectors_active)
8276 active = true;
8277 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008278
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008279 WARN(active != crtc->active,
8280 "crtc's computed active state doesn't match tracked active state "
8281 "(expected %i, found %i)\n", active, crtc->active);
8282 WARN(enabled != crtc->base.enabled,
8283 "crtc's computed enabled state doesn't match tracked enabled state "
8284 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
8285
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008286 active = dev_priv->display.get_pipe_config(crtc,
8287 &pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008288 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8289 base.head) {
8290 if (encoder->base.crtc != &crtc->base)
8291 continue;
8292 if (encoder->get_config)
8293 encoder->get_config(encoder, &pipe_config);
8294 }
8295
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008296 WARN(crtc->active != active,
8297 "crtc active state doesn't match with hw state "
8298 "(expected %i, found %i)\n", crtc->active, active);
8299
Daniel Vetterc0b03412013-05-28 12:05:54 +02008300 if (active &&
8301 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
8302 WARN(1, "pipe state doesn't match!\n");
8303 intel_dump_pipe_config(crtc, &pipe_config,
8304 "[hw state]");
8305 intel_dump_pipe_config(crtc, &crtc->config,
8306 "[sw state]");
8307 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008308 }
8309}
8310
Daniel Vetterf30da182013-04-11 20:22:50 +02008311static int __intel_set_mode(struct drm_crtc *crtc,
8312 struct drm_display_mode *mode,
8313 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02008314{
8315 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02008316 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008317 struct drm_display_mode *saved_mode, *saved_hwmode;
8318 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008319 struct intel_crtc *intel_crtc;
8320 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008321 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02008322
Tim Gardner3ac18232012-12-07 07:54:26 -07008323 saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008324 if (!saved_mode)
8325 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07008326 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02008327
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008328 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02008329 &prepare_pipes, &disable_pipes);
8330
Tim Gardner3ac18232012-12-07 07:54:26 -07008331 *saved_hwmode = crtc->hwmode;
8332 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008333
Daniel Vetter25c5b262012-07-08 22:08:04 +02008334 /* Hack: Because we don't (yet) support global modeset on multiple
8335 * crtcs, we don't keep track of the new mode for more than one crtc.
8336 * Hence simply check whether any bit is set in modeset_pipes in all the
8337 * pieces of code that are not yet converted to deal with mutliple crtcs
8338 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008339 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008340 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008341 if (IS_ERR(pipe_config)) {
8342 ret = PTR_ERR(pipe_config);
8343 pipe_config = NULL;
8344
Tim Gardner3ac18232012-12-07 07:54:26 -07008345 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008346 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02008347 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
8348 "[modeset]");
Daniel Vettera6778b32012-07-02 09:56:42 +02008349 }
8350
Daniel Vetter460da9162013-03-27 00:44:51 +01008351 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
8352 intel_crtc_disable(&intel_crtc->base);
8353
Daniel Vetterea9d7582012-07-10 10:42:52 +02008354 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
8355 if (intel_crtc->base.enabled)
8356 dev_priv->display.crtc_disable(&intel_crtc->base);
8357 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008358
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02008359 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
8360 * to set it here already despite that we pass it down the callchain.
8361 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008362 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02008363 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008364 /* mode_set/enable/disable functions rely on a correct pipe
8365 * config. */
8366 to_intel_crtc(crtc)->config = *pipe_config;
8367 }
Daniel Vetter7758a112012-07-08 19:40:39 +02008368
Daniel Vetterea9d7582012-07-10 10:42:52 +02008369 /* Only after disabling all output pipelines that will be changed can we
8370 * update the the output configuration. */
8371 intel_modeset_update_state(dev, prepare_pipes);
8372
Daniel Vetter47fab732012-10-26 10:58:18 +02008373 if (dev_priv->display.modeset_global_resources)
8374 dev_priv->display.modeset_global_resources(dev);
8375
Daniel Vettera6778b32012-07-02 09:56:42 +02008376 /* Set up the DPLL and any encoders state that needs to adjust or depend
8377 * on the DPLL.
8378 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008379 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008380 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008381 x, y, fb);
8382 if (ret)
8383 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02008384 }
8385
8386 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008387 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
8388 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02008389
Daniel Vetter25c5b262012-07-08 22:08:04 +02008390 if (modeset_pipes) {
8391 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008392 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008393
Daniel Vetter25c5b262012-07-08 22:08:04 +02008394 /* Calculate and store various constants which
8395 * are later needed by vblank and swap-completion
8396 * timestamping. They are derived from true hwmode.
8397 */
8398 drm_calc_timestamping_constants(crtc);
8399 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008400
8401 /* FIXME: add subpixel order */
8402done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008403 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07008404 crtc->hwmode = *saved_hwmode;
8405 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008406 }
8407
Tim Gardner3ac18232012-12-07 07:54:26 -07008408out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008409 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07008410 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02008411 return ret;
8412}
8413
Daniel Vetterf30da182013-04-11 20:22:50 +02008414int intel_set_mode(struct drm_crtc *crtc,
8415 struct drm_display_mode *mode,
8416 int x, int y, struct drm_framebuffer *fb)
8417{
8418 int ret;
8419
8420 ret = __intel_set_mode(crtc, mode, x, y, fb);
8421
8422 if (ret == 0)
8423 intel_modeset_check_state(crtc->dev);
8424
8425 return ret;
8426}
8427
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008428void intel_crtc_restore_mode(struct drm_crtc *crtc)
8429{
8430 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
8431}
8432
Daniel Vetter25c5b262012-07-08 22:08:04 +02008433#undef for_each_intel_crtc_masked
8434
Daniel Vetterd9e55602012-07-04 22:16:09 +02008435static void intel_set_config_free(struct intel_set_config *config)
8436{
8437 if (!config)
8438 return;
8439
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008440 kfree(config->save_connector_encoders);
8441 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02008442 kfree(config);
8443}
8444
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008445static int intel_set_config_save_state(struct drm_device *dev,
8446 struct intel_set_config *config)
8447{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008448 struct drm_encoder *encoder;
8449 struct drm_connector *connector;
8450 int count;
8451
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008452 config->save_encoder_crtcs =
8453 kcalloc(dev->mode_config.num_encoder,
8454 sizeof(struct drm_crtc *), GFP_KERNEL);
8455 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008456 return -ENOMEM;
8457
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008458 config->save_connector_encoders =
8459 kcalloc(dev->mode_config.num_connector,
8460 sizeof(struct drm_encoder *), GFP_KERNEL);
8461 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008462 return -ENOMEM;
8463
8464 /* Copy data. Note that driver private data is not affected.
8465 * Should anything bad happen only the expected state is
8466 * restored, not the drivers personal bookkeeping.
8467 */
8468 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008469 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008470 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008471 }
8472
8473 count = 0;
8474 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008475 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008476 }
8477
8478 return 0;
8479}
8480
8481static void intel_set_config_restore_state(struct drm_device *dev,
8482 struct intel_set_config *config)
8483{
Daniel Vetter9a935852012-07-05 22:34:27 +02008484 struct intel_encoder *encoder;
8485 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008486 int count;
8487
8488 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008489 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8490 encoder->new_crtc =
8491 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008492 }
8493
8494 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008495 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
8496 connector->new_encoder =
8497 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008498 }
8499}
8500
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008501static void
8502intel_set_config_compute_mode_changes(struct drm_mode_set *set,
8503 struct intel_set_config *config)
8504{
8505
8506 /* We should be able to check here if the fb has the same properties
8507 * and then just flip_or_move it */
8508 if (set->crtc->fb != set->fb) {
8509 /* If we have no fb then treat it as a full mode set */
8510 if (set->crtc->fb == NULL) {
8511 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
8512 config->mode_changed = true;
8513 } else if (set->fb == NULL) {
8514 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01008515 } else if (set->fb->pixel_format !=
8516 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008517 config->mode_changed = true;
8518 } else
8519 config->fb_changed = true;
8520 }
8521
Daniel Vetter835c5872012-07-10 18:11:08 +02008522 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008523 config->fb_changed = true;
8524
8525 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
8526 DRM_DEBUG_KMS("modes are different, full mode set\n");
8527 drm_mode_debug_printmodeline(&set->crtc->mode);
8528 drm_mode_debug_printmodeline(set->mode);
8529 config->mode_changed = true;
8530 }
8531}
8532
Daniel Vetter2e431052012-07-04 22:42:15 +02008533static int
Daniel Vetter9a935852012-07-05 22:34:27 +02008534intel_modeset_stage_output_state(struct drm_device *dev,
8535 struct drm_mode_set *set,
8536 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02008537{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008538 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008539 struct intel_connector *connector;
8540 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02008541 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02008542
Damien Lespiau9abdda72013-02-13 13:29:23 +00008543 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02008544 * of connectors. For paranoia, double-check this. */
8545 WARN_ON(!set->fb && (set->num_connectors != 0));
8546 WARN_ON(set->fb && (set->num_connectors == 0));
8547
Daniel Vetter50f56112012-07-02 09:35:43 +02008548 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008549 list_for_each_entry(connector, &dev->mode_config.connector_list,
8550 base.head) {
8551 /* Otherwise traverse passed in connector list and get encoders
8552 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008553 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008554 if (set->connectors[ro] == &connector->base) {
8555 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02008556 break;
8557 }
8558 }
8559
Daniel Vetter9a935852012-07-05 22:34:27 +02008560 /* If we disable the crtc, disable all its connectors. Also, if
8561 * the connector is on the changing crtc but not on the new
8562 * connector list, disable it. */
8563 if ((!set->fb || ro == set->num_connectors) &&
8564 connector->base.encoder &&
8565 connector->base.encoder->crtc == set->crtc) {
8566 connector->new_encoder = NULL;
8567
8568 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
8569 connector->base.base.id,
8570 drm_get_connector_name(&connector->base));
8571 }
8572
8573
8574 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008575 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008576 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008577 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008578 }
8579 /* connector->new_encoder is now updated for all connectors. */
8580
8581 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008582 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008583 list_for_each_entry(connector, &dev->mode_config.connector_list,
8584 base.head) {
8585 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02008586 continue;
8587
Daniel Vetter9a935852012-07-05 22:34:27 +02008588 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02008589
8590 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008591 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02008592 new_crtc = set->crtc;
8593 }
8594
8595 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02008596 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
8597 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008598 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02008599 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008600 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
8601
8602 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
8603 connector->base.base.id,
8604 drm_get_connector_name(&connector->base),
8605 new_crtc->base.id);
8606 }
8607
8608 /* Check for any encoders that needs to be disabled. */
8609 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8610 base.head) {
8611 list_for_each_entry(connector,
8612 &dev->mode_config.connector_list,
8613 base.head) {
8614 if (connector->new_encoder == encoder) {
8615 WARN_ON(!connector->new_encoder->new_crtc);
8616
8617 goto next_encoder;
8618 }
8619 }
8620 encoder->new_crtc = NULL;
8621next_encoder:
8622 /* Only now check for crtc changes so we don't miss encoders
8623 * that will be disabled. */
8624 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008625 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008626 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008627 }
8628 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008629 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008630
Daniel Vetter2e431052012-07-04 22:42:15 +02008631 return 0;
8632}
8633
8634static int intel_crtc_set_config(struct drm_mode_set *set)
8635{
8636 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02008637 struct drm_mode_set save_set;
8638 struct intel_set_config *config;
8639 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02008640
Daniel Vetter8d3e3752012-07-05 16:09:09 +02008641 BUG_ON(!set);
8642 BUG_ON(!set->crtc);
8643 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02008644
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01008645 /* Enforce sane interface api - has been abused by the fb helper. */
8646 BUG_ON(!set->mode && set->fb);
8647 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02008648
Daniel Vetter2e431052012-07-04 22:42:15 +02008649 if (set->fb) {
8650 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
8651 set->crtc->base.id, set->fb->base.id,
8652 (int)set->num_connectors, set->x, set->y);
8653 } else {
8654 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02008655 }
8656
8657 dev = set->crtc->dev;
8658
8659 ret = -ENOMEM;
8660 config = kzalloc(sizeof(*config), GFP_KERNEL);
8661 if (!config)
8662 goto out_config;
8663
8664 ret = intel_set_config_save_state(dev, config);
8665 if (ret)
8666 goto out_config;
8667
8668 save_set.crtc = set->crtc;
8669 save_set.mode = &set->crtc->mode;
8670 save_set.x = set->crtc->x;
8671 save_set.y = set->crtc->y;
8672 save_set.fb = set->crtc->fb;
8673
8674 /* Compute whether we need a full modeset, only an fb base update or no
8675 * change at all. In the future we might also check whether only the
8676 * mode changed, e.g. for LVDS where we only change the panel fitter in
8677 * such cases. */
8678 intel_set_config_compute_mode_changes(set, config);
8679
Daniel Vetter9a935852012-07-05 22:34:27 +02008680 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02008681 if (ret)
8682 goto fail;
8683
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008684 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008685 ret = intel_set_mode(set->crtc, set->mode,
8686 set->x, set->y, set->fb);
8687 if (ret) {
8688 DRM_ERROR("failed to set mode on [CRTC:%d], err = %d\n",
8689 set->crtc->base.id, ret);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008690 goto fail;
8691 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008692 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02008693 intel_crtc_wait_for_pending_flips(set->crtc);
8694
Daniel Vetter4f660f42012-07-02 09:47:37 +02008695 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02008696 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02008697 }
8698
Daniel Vetterd9e55602012-07-04 22:16:09 +02008699 intel_set_config_free(config);
8700
Daniel Vetter50f56112012-07-02 09:35:43 +02008701 return 0;
8702
8703fail:
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008704 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008705
8706 /* Try to restore the config */
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008707 if (config->mode_changed &&
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008708 intel_set_mode(save_set.crtc, save_set.mode,
8709 save_set.x, save_set.y, save_set.fb))
Daniel Vetter50f56112012-07-02 09:35:43 +02008710 DRM_ERROR("failed to restore config after modeset failure\n");
8711
Daniel Vetterd9e55602012-07-04 22:16:09 +02008712out_config:
8713 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008714 return ret;
8715}
8716
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008717static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008718 .cursor_set = intel_crtc_cursor_set,
8719 .cursor_move = intel_crtc_cursor_move,
8720 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02008721 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008722 .destroy = intel_crtc_destroy,
8723 .page_flip = intel_crtc_page_flip,
8724};
8725
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008726static void intel_cpu_pll_init(struct drm_device *dev)
8727{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008728 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008729 intel_ddi_pll_init(dev);
8730}
8731
Daniel Vetter46edb022013-06-05 13:34:12 +02008732static char *ibx_pch_dpll_names[] = {
8733 "PCH DPLL A",
8734 "PCH DPLL B",
8735};
8736
Daniel Vetter7c74ade2013-06-05 13:34:11 +02008737static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008738{
8739 drm_i915_private_t *dev_priv = dev->dev_private;
8740 int i;
8741
Daniel Vetter7c74ade2013-06-05 13:34:11 +02008742 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008743
Daniel Vettere72f9fb2013-06-05 13:34:06 +02008744 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +02008745 dev_priv->shared_dplls[i].id = i;
8746 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vettere72f9fb2013-06-05 13:34:06 +02008747 dev_priv->shared_dplls[i].pll_reg = _PCH_DPLL(i);
8748 dev_priv->shared_dplls[i].fp0_reg = _PCH_FP0(i);
8749 dev_priv->shared_dplls[i].fp1_reg = _PCH_FP1(i);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008750 }
8751}
8752
Daniel Vetter7c74ade2013-06-05 13:34:11 +02008753static void intel_shared_dpll_init(struct drm_device *dev)
8754{
8755 drm_i915_private_t *dev_priv = dev->dev_private;
8756
8757 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8758 ibx_pch_dpll_init(dev);
8759 else
8760 dev_priv->num_shared_dpll = 0;
8761
8762 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
8763 DRM_DEBUG_KMS("%i shared PLLs initialized\n",
8764 dev_priv->num_shared_dpll);
8765}
8766
Hannes Ederb358d0a2008-12-18 21:18:47 +01008767static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08008768{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008769 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008770 struct intel_crtc *intel_crtc;
8771 int i;
8772
8773 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
8774 if (intel_crtc == NULL)
8775 return;
8776
8777 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
8778
8779 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08008780 for (i = 0; i < 256; i++) {
8781 intel_crtc->lut_r[i] = i;
8782 intel_crtc->lut_g[i] = i;
8783 intel_crtc->lut_b[i] = i;
8784 }
8785
Jesse Barnes80824002009-09-10 15:28:06 -07008786 /* Swap pipes & planes for FBC on pre-965 */
8787 intel_crtc->pipe = pipe;
8788 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01008789 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008790 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01008791 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07008792 }
8793
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008794 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
8795 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
8796 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
8797 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
8798
Jesse Barnes79e53942008-11-07 14:24:08 -08008799 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08008800}
8801
Carl Worth08d7b3d2009-04-29 14:43:54 -07008802int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00008803 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07008804{
Carl Worth08d7b3d2009-04-29 14:43:54 -07008805 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02008806 struct drm_mode_object *drmmode_obj;
8807 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008808
Daniel Vetter1cff8f62012-04-24 09:55:08 +02008809 if (!drm_core_check_feature(dev, DRIVER_MODESET))
8810 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008811
Daniel Vetterc05422d2009-08-11 16:05:30 +02008812 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
8813 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07008814
Daniel Vetterc05422d2009-08-11 16:05:30 +02008815 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07008816 DRM_ERROR("no such CRTC id\n");
8817 return -EINVAL;
8818 }
8819
Daniel Vetterc05422d2009-08-11 16:05:30 +02008820 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
8821 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008822
Daniel Vetterc05422d2009-08-11 16:05:30 +02008823 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008824}
8825
Daniel Vetter66a92782012-07-12 20:08:18 +02008826static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008827{
Daniel Vetter66a92782012-07-12 20:08:18 +02008828 struct drm_device *dev = encoder->base.dev;
8829 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008830 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008831 int entry = 0;
8832
Daniel Vetter66a92782012-07-12 20:08:18 +02008833 list_for_each_entry(source_encoder,
8834 &dev->mode_config.encoder_list, base.head) {
8835
8836 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008837 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02008838
8839 /* Intel hw has only one MUX where enocoders could be cloned. */
8840 if (encoder->cloneable && source_encoder->cloneable)
8841 index_mask |= (1 << entry);
8842
Jesse Barnes79e53942008-11-07 14:24:08 -08008843 entry++;
8844 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01008845
Jesse Barnes79e53942008-11-07 14:24:08 -08008846 return index_mask;
8847}
8848
Chris Wilson4d302442010-12-14 19:21:29 +00008849static bool has_edp_a(struct drm_device *dev)
8850{
8851 struct drm_i915_private *dev_priv = dev->dev_private;
8852
8853 if (!IS_MOBILE(dev))
8854 return false;
8855
8856 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8857 return false;
8858
8859 if (IS_GEN5(dev) &&
8860 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8861 return false;
8862
8863 return true;
8864}
8865
Jesse Barnes79e53942008-11-07 14:24:08 -08008866static void intel_setup_outputs(struct drm_device *dev)
8867{
Eric Anholt725e30a2009-01-22 13:01:02 -08008868 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008869 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008870 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008871 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08008872
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008873 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00008874 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
8875 /* disable the panel fitter on everything but LVDS */
8876 I915_WRITE(PFIT_CONTROL, 0);
8877 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008878
Paulo Zanonic40c0f52013-04-12 18:16:53 -03008879 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02008880 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008881
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008882 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03008883 int found;
8884
8885 /* Haswell uses DDI functions to detect digital outputs */
8886 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
8887 /* DDI A only supports eDP */
8888 if (found)
8889 intel_ddi_init(dev, PORT_A);
8890
8891 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
8892 * register */
8893 found = I915_READ(SFUSE_STRAP);
8894
8895 if (found & SFUSE_STRAP_DDIB_DETECTED)
8896 intel_ddi_init(dev, PORT_B);
8897 if (found & SFUSE_STRAP_DDIC_DETECTED)
8898 intel_ddi_init(dev, PORT_C);
8899 if (found & SFUSE_STRAP_DDID_DETECTED)
8900 intel_ddi_init(dev, PORT_D);
8901 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008902 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02008903 dpd_is_edp = intel_dpd_is_edp(dev);
8904
8905 if (has_edp_a(dev))
8906 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008907
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008908 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08008909 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01008910 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008911 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008912 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008913 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008914 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008915 }
8916
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008917 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008918 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008919
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008920 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008921 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008922
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008923 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008924 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008925
Daniel Vetter270b3042012-10-27 15:52:05 +02008926 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008927 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008928 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05308929 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008930 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
8931 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +05308932
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008933 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03008934 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
8935 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008936 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
8937 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008938 }
Zhenyu Wang103a1962009-11-27 11:44:36 +08008939 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008940 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08008941
Paulo Zanonie2debe92013-02-18 19:00:27 -03008942 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008943 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008944 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008945 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
8946 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008947 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008948 }
Ma Ling27185ae2009-08-24 13:50:23 +08008949
Imre Deake7281ea2013-05-08 13:14:08 +03008950 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008951 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -08008952 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008953
8954 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008955
Paulo Zanonie2debe92013-02-18 19:00:27 -03008956 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008957 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008958 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008959 }
Ma Ling27185ae2009-08-24 13:50:23 +08008960
Paulo Zanonie2debe92013-02-18 19:00:27 -03008961 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008962
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008963 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
8964 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008965 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008966 }
Imre Deake7281ea2013-05-08 13:14:08 +03008967 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008968 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -08008969 }
Ma Ling27185ae2009-08-24 13:50:23 +08008970
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008971 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +03008972 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008973 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -07008974 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008975 intel_dvo_init(dev);
8976
Zhenyu Wang103a1962009-11-27 11:44:36 +08008977 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008978 intel_tv_init(dev);
8979
Chris Wilson4ef69c72010-09-09 15:14:28 +01008980 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8981 encoder->base.possible_crtcs = encoder->crtc_mask;
8982 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02008983 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08008984 }
Chris Wilson47356eb2011-01-11 17:06:04 +00008985
Paulo Zanonidde86e22012-12-01 12:04:25 -02008986 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02008987
8988 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008989}
8990
8991static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
8992{
8993 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08008994
8995 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008996 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008997
8998 kfree(intel_fb);
8999}
9000
9001static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00009002 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08009003 unsigned int *handle)
9004{
9005 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009006 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009007
Chris Wilson05394f32010-11-08 19:18:58 +00009008 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08009009}
9010
9011static const struct drm_framebuffer_funcs intel_fb_funcs = {
9012 .destroy = intel_user_framebuffer_destroy,
9013 .create_handle = intel_user_framebuffer_create_handle,
9014};
9015
Dave Airlie38651672010-03-30 05:34:13 +00009016int intel_framebuffer_init(struct drm_device *dev,
9017 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009018 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00009019 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08009020{
Jesse Barnes79e53942008-11-07 14:24:08 -08009021 int ret;
9022
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009023 if (obj->tiling_mode == I915_TILING_Y) {
9024 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01009025 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009026 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009027
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009028 if (mode_cmd->pitches[0] & 63) {
9029 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
9030 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01009031 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009032 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009033
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009034 /* FIXME <= Gen4 stride limits are bit unclear */
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009035 if (mode_cmd->pitches[0] > 32768) {
9036 DRM_DEBUG("pitch (%d) must be at less than 32768\n",
9037 mode_cmd->pitches[0]);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009038 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009039 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009040
9041 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009042 mode_cmd->pitches[0] != obj->stride) {
9043 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
9044 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009045 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009046 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009047
Ville Syrjälä57779d02012-10-31 17:50:14 +02009048 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009049 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02009050 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02009051 case DRM_FORMAT_RGB565:
9052 case DRM_FORMAT_XRGB8888:
9053 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02009054 break;
9055 case DRM_FORMAT_XRGB1555:
9056 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009057 if (INTEL_INFO(dev)->gen > 3) {
9058 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02009059 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009060 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02009061 break;
9062 case DRM_FORMAT_XBGR8888:
9063 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02009064 case DRM_FORMAT_XRGB2101010:
9065 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02009066 case DRM_FORMAT_XBGR2101010:
9067 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009068 if (INTEL_INFO(dev)->gen < 4) {
9069 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02009070 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009071 }
Jesse Barnesb5626742011-06-24 12:19:27 -07009072 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02009073 case DRM_FORMAT_YUYV:
9074 case DRM_FORMAT_UYVY:
9075 case DRM_FORMAT_YVYU:
9076 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009077 if (INTEL_INFO(dev)->gen < 5) {
9078 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02009079 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009080 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009081 break;
9082 default:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009083 DRM_DEBUG("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01009084 return -EINVAL;
9085 }
9086
Ville Syrjälä90f9a332012-10-31 17:50:19 +02009087 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
9088 if (mode_cmd->offsets[0] != 0)
9089 return -EINVAL;
9090
Daniel Vetterc7d73f62012-12-13 23:38:38 +01009091 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
9092 intel_fb->obj = obj;
9093
Jesse Barnes79e53942008-11-07 14:24:08 -08009094 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
9095 if (ret) {
9096 DRM_ERROR("framebuffer init failed %d\n", ret);
9097 return ret;
9098 }
9099
Jesse Barnes79e53942008-11-07 14:24:08 -08009100 return 0;
9101}
9102
Jesse Barnes79e53942008-11-07 14:24:08 -08009103static struct drm_framebuffer *
9104intel_user_framebuffer_create(struct drm_device *dev,
9105 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009106 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08009107{
Chris Wilson05394f32010-11-08 19:18:58 +00009108 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009109
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009110 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
9111 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00009112 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01009113 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08009114
Chris Wilsond2dff872011-04-19 08:36:26 +01009115 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08009116}
9117
Jesse Barnes79e53942008-11-07 14:24:08 -08009118static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08009119 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00009120 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08009121};
9122
Jesse Barnese70236a2009-09-21 10:42:27 -07009123/* Set up chip specific display functions */
9124static void intel_init_display(struct drm_device *dev)
9125{
9126 struct drm_i915_private *dev_priv = dev->dev_private;
9127
Daniel Vetteree9300b2013-06-03 22:40:22 +02009128 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
9129 dev_priv->display.find_dpll = g4x_find_best_dpll;
9130 else if (IS_VALLEYVIEW(dev))
9131 dev_priv->display.find_dpll = vlv_find_best_dpll;
9132 else if (IS_PINEVIEW(dev))
9133 dev_priv->display.find_dpll = pnv_find_best_dpll;
9134 else
9135 dev_priv->display.find_dpll = i9xx_find_best_dpll;
9136
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009137 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009138 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009139 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02009140 dev_priv->display.crtc_enable = haswell_crtc_enable;
9141 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009142 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009143 dev_priv->display.update_plane = ironlake_update_plane;
9144 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009145 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07009146 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009147 dev_priv->display.crtc_enable = ironlake_crtc_enable;
9148 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009149 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009150 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -07009151 } else if (IS_VALLEYVIEW(dev)) {
9152 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
9153 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
9154 dev_priv->display.crtc_enable = valleyview_crtc_enable;
9155 dev_priv->display.crtc_disable = i9xx_crtc_disable;
9156 dev_priv->display.off = i9xx_crtc_off;
9157 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009158 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009159 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07009160 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009161 dev_priv->display.crtc_enable = i9xx_crtc_enable;
9162 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009163 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009164 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009165 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009166
Jesse Barnese70236a2009-09-21 10:42:27 -07009167 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07009168 if (IS_VALLEYVIEW(dev))
9169 dev_priv->display.get_display_clock_speed =
9170 valleyview_get_display_clock_speed;
9171 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07009172 dev_priv->display.get_display_clock_speed =
9173 i945_get_display_clock_speed;
9174 else if (IS_I915G(dev))
9175 dev_priv->display.get_display_clock_speed =
9176 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009177 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009178 dev_priv->display.get_display_clock_speed =
9179 i9xx_misc_get_display_clock_speed;
9180 else if (IS_I915GM(dev))
9181 dev_priv->display.get_display_clock_speed =
9182 i915gm_get_display_clock_speed;
9183 else if (IS_I865G(dev))
9184 dev_priv->display.get_display_clock_speed =
9185 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02009186 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009187 dev_priv->display.get_display_clock_speed =
9188 i855_get_display_clock_speed;
9189 else /* 852, 830 */
9190 dev_priv->display.get_display_clock_speed =
9191 i830_get_display_clock_speed;
9192
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08009193 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01009194 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009195 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009196 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08009197 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009198 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009199 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07009200 } else if (IS_IVYBRIDGE(dev)) {
9201 /* FIXME: detect B0+ stepping and use auto training */
9202 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009203 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02009204 dev_priv->display.modeset_global_resources =
9205 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03009206 } else if (IS_HASWELL(dev)) {
9207 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08009208 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02009209 dev_priv->display.modeset_global_resources =
9210 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -02009211 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07009212 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08009213 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07009214 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009215
9216 /* Default just returns -ENODEV to indicate unsupported */
9217 dev_priv->display.queue_flip = intel_default_queue_flip;
9218
9219 switch (INTEL_INFO(dev)->gen) {
9220 case 2:
9221 dev_priv->display.queue_flip = intel_gen2_queue_flip;
9222 break;
9223
9224 case 3:
9225 dev_priv->display.queue_flip = intel_gen3_queue_flip;
9226 break;
9227
9228 case 4:
9229 case 5:
9230 dev_priv->display.queue_flip = intel_gen4_queue_flip;
9231 break;
9232
9233 case 6:
9234 dev_priv->display.queue_flip = intel_gen6_queue_flip;
9235 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009236 case 7:
9237 dev_priv->display.queue_flip = intel_gen7_queue_flip;
9238 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009239 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009240}
9241
Jesse Barnesb690e962010-07-19 13:53:12 -07009242/*
9243 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
9244 * resume, or other times. This quirk makes sure that's the case for
9245 * affected systems.
9246 */
Akshay Joshi0206e352011-08-16 15:34:10 -04009247static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07009248{
9249 struct drm_i915_private *dev_priv = dev->dev_private;
9250
9251 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009252 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009253}
9254
Keith Packard435793d2011-07-12 14:56:22 -07009255/*
9256 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
9257 */
9258static void quirk_ssc_force_disable(struct drm_device *dev)
9259{
9260 struct drm_i915_private *dev_priv = dev->dev_private;
9261 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009262 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07009263}
9264
Carsten Emde4dca20e2012-03-15 15:56:26 +01009265/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01009266 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
9267 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01009268 */
9269static void quirk_invert_brightness(struct drm_device *dev)
9270{
9271 struct drm_i915_private *dev_priv = dev->dev_private;
9272 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009273 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009274}
9275
9276struct intel_quirk {
9277 int device;
9278 int subsystem_vendor;
9279 int subsystem_device;
9280 void (*hook)(struct drm_device *dev);
9281};
9282
Egbert Eich5f85f172012-10-14 15:46:38 +02009283/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
9284struct intel_dmi_quirk {
9285 void (*hook)(struct drm_device *dev);
9286 const struct dmi_system_id (*dmi_id_list)[];
9287};
9288
9289static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
9290{
9291 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
9292 return 1;
9293}
9294
9295static const struct intel_dmi_quirk intel_dmi_quirks[] = {
9296 {
9297 .dmi_id_list = &(const struct dmi_system_id[]) {
9298 {
9299 .callback = intel_dmi_reverse_brightness,
9300 .ident = "NCR Corporation",
9301 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
9302 DMI_MATCH(DMI_PRODUCT_NAME, ""),
9303 },
9304 },
9305 { } /* terminating entry */
9306 },
9307 .hook = quirk_invert_brightness,
9308 },
9309};
9310
Ben Widawskyc43b5632012-04-16 14:07:40 -07009311static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07009312 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04009313 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07009314
Jesse Barnesb690e962010-07-19 13:53:12 -07009315 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
9316 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
9317
Jesse Barnesb690e962010-07-19 13:53:12 -07009318 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
9319 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
9320
Daniel Vetterccd0d362012-10-10 23:13:59 +02009321 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -07009322 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02009323 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07009324
9325 /* Lenovo U160 cannot use SSC on LVDS */
9326 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02009327
9328 /* Sony Vaio Y cannot use SSC on LVDS */
9329 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01009330
9331 /* Acer Aspire 5734Z must invert backlight brightness */
9332 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jani Nikula1ffff602013-01-22 12:50:34 +02009333
9334 /* Acer/eMachines G725 */
9335 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
Jani Nikula01e3a8f2013-01-22 12:50:35 +02009336
9337 /* Acer/eMachines e725 */
9338 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
Jani Nikula5559eca2013-01-22 12:50:36 +02009339
9340 /* Acer/Packard Bell NCL20 */
9341 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
Daniel Vetterac4199e2013-02-15 18:35:30 +01009342
9343 /* Acer Aspire 4736Z */
9344 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07009345};
9346
9347static void intel_init_quirks(struct drm_device *dev)
9348{
9349 struct pci_dev *d = dev->pdev;
9350 int i;
9351
9352 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
9353 struct intel_quirk *q = &intel_quirks[i];
9354
9355 if (d->device == q->device &&
9356 (d->subsystem_vendor == q->subsystem_vendor ||
9357 q->subsystem_vendor == PCI_ANY_ID) &&
9358 (d->subsystem_device == q->subsystem_device ||
9359 q->subsystem_device == PCI_ANY_ID))
9360 q->hook(dev);
9361 }
Egbert Eich5f85f172012-10-14 15:46:38 +02009362 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
9363 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
9364 intel_dmi_quirks[i].hook(dev);
9365 }
Jesse Barnesb690e962010-07-19 13:53:12 -07009366}
9367
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009368/* Disable the VGA plane that we never use */
9369static void i915_disable_vga(struct drm_device *dev)
9370{
9371 struct drm_i915_private *dev_priv = dev->dev_private;
9372 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009373 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009374
9375 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07009376 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009377 sr1 = inb(VGA_SR_DATA);
9378 outb(sr1 | 1<<5, VGA_SR_DATA);
9379 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
9380 udelay(300);
9381
9382 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9383 POSTING_READ(vga_reg);
9384}
9385
Daniel Vetterf8175862012-04-10 15:50:11 +02009386void intel_modeset_init_hw(struct drm_device *dev)
9387{
Paulo Zanonifa42e232013-01-25 16:59:11 -02009388 intel_init_power_well(dev);
Eugeni Dodonov0232e922012-07-06 15:42:36 -03009389
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03009390 intel_prepare_ddi(dev);
9391
Daniel Vetterf8175862012-04-10 15:50:11 +02009392 intel_init_clock_gating(dev);
9393
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009394 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009395 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009396 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02009397}
9398
Imre Deak7d708ee2013-04-17 14:04:50 +03009399void intel_modeset_suspend_hw(struct drm_device *dev)
9400{
9401 intel_suspend_hw(dev);
9402}
9403
Jesse Barnes79e53942008-11-07 14:24:08 -08009404void intel_modeset_init(struct drm_device *dev)
9405{
Jesse Barnes652c3932009-08-17 13:31:43 -07009406 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009407 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009408
9409 drm_mode_config_init(dev);
9410
9411 dev->mode_config.min_width = 0;
9412 dev->mode_config.min_height = 0;
9413
Dave Airlie019d96c2011-09-29 16:20:42 +01009414 dev->mode_config.preferred_depth = 24;
9415 dev->mode_config.prefer_shadow = 1;
9416
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02009417 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08009418
Jesse Barnesb690e962010-07-19 13:53:12 -07009419 intel_init_quirks(dev);
9420
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009421 intel_init_pm(dev);
9422
Ben Widawskye3c74752013-04-05 13:12:39 -07009423 if (INTEL_INFO(dev)->num_pipes == 0)
9424 return;
9425
Jesse Barnese70236a2009-09-21 10:42:27 -07009426 intel_init_display(dev);
9427
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009428 if (IS_GEN2(dev)) {
9429 dev->mode_config.max_width = 2048;
9430 dev->mode_config.max_height = 2048;
9431 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07009432 dev->mode_config.max_width = 4096;
9433 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08009434 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009435 dev->mode_config.max_width = 8192;
9436 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08009437 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -08009438 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009439
Zhao Yakui28c97732009-10-09 11:39:41 +08009440 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009441 INTEL_INFO(dev)->num_pipes,
9442 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08009443
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009444 for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009445 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009446 for (j = 0; j < dev_priv->num_plane; j++) {
9447 ret = intel_plane_init(dev, i, j);
9448 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +03009449 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
9450 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009451 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009452 }
9453
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009454 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02009455 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009456
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009457 /* Just disable it once at startup */
9458 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009459 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00009460
9461 /* Just in case the BIOS is doing something questionable. */
9462 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009463}
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009464
Daniel Vetter24929352012-07-02 20:28:59 +02009465static void
9466intel_connector_break_all_links(struct intel_connector *connector)
9467{
9468 connector->base.dpms = DRM_MODE_DPMS_OFF;
9469 connector->base.encoder = NULL;
9470 connector->encoder->connectors_active = false;
9471 connector->encoder->base.crtc = NULL;
9472}
9473
Daniel Vetter7fad7982012-07-04 17:51:47 +02009474static void intel_enable_pipe_a(struct drm_device *dev)
9475{
9476 struct intel_connector *connector;
9477 struct drm_connector *crt = NULL;
9478 struct intel_load_detect_pipe load_detect_temp;
9479
9480 /* We can't just switch on the pipe A, we need to set things up with a
9481 * proper mode and output configuration. As a gross hack, enable pipe A
9482 * by enabling the load detect pipe once. */
9483 list_for_each_entry(connector,
9484 &dev->mode_config.connector_list,
9485 base.head) {
9486 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
9487 crt = &connector->base;
9488 break;
9489 }
9490 }
9491
9492 if (!crt)
9493 return;
9494
9495 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
9496 intel_release_load_detect_pipe(crt, &load_detect_temp);
9497
9498
9499}
9500
Daniel Vetterfa555832012-10-10 23:14:00 +02009501static bool
9502intel_check_plane_mapping(struct intel_crtc *crtc)
9503{
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009504 struct drm_device *dev = crtc->base.dev;
9505 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009506 u32 reg, val;
9507
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009508 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +02009509 return true;
9510
9511 reg = DSPCNTR(!crtc->plane);
9512 val = I915_READ(reg);
9513
9514 if ((val & DISPLAY_PLANE_ENABLE) &&
9515 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
9516 return false;
9517
9518 return true;
9519}
9520
Daniel Vetter24929352012-07-02 20:28:59 +02009521static void intel_sanitize_crtc(struct intel_crtc *crtc)
9522{
9523 struct drm_device *dev = crtc->base.dev;
9524 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009525 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +02009526
Daniel Vetter24929352012-07-02 20:28:59 +02009527 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +02009528 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +02009529 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
9530
9531 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +02009532 * disable the crtc (and hence change the state) if it is wrong. Note
9533 * that gen4+ has a fixed plane -> pipe mapping. */
9534 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +02009535 struct intel_connector *connector;
9536 bool plane;
9537
Daniel Vetter24929352012-07-02 20:28:59 +02009538 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
9539 crtc->base.base.id);
9540
9541 /* Pipe has the wrong plane attached and the plane is active.
9542 * Temporarily change the plane mapping and disable everything
9543 * ... */
9544 plane = crtc->plane;
9545 crtc->plane = !plane;
9546 dev_priv->display.crtc_disable(&crtc->base);
9547 crtc->plane = plane;
9548
9549 /* ... and break all links. */
9550 list_for_each_entry(connector, &dev->mode_config.connector_list,
9551 base.head) {
9552 if (connector->encoder->base.crtc != &crtc->base)
9553 continue;
9554
9555 intel_connector_break_all_links(connector);
9556 }
9557
9558 WARN_ON(crtc->active);
9559 crtc->base.enabled = false;
9560 }
Daniel Vetter24929352012-07-02 20:28:59 +02009561
Daniel Vetter7fad7982012-07-04 17:51:47 +02009562 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
9563 crtc->pipe == PIPE_A && !crtc->active) {
9564 /* BIOS forgot to enable pipe A, this mostly happens after
9565 * resume. Force-enable the pipe to fix this, the update_dpms
9566 * call below we restore the pipe to the right state, but leave
9567 * the required bits on. */
9568 intel_enable_pipe_a(dev);
9569 }
9570
Daniel Vetter24929352012-07-02 20:28:59 +02009571 /* Adjust the state of the output pipe according to whether we
9572 * have active connectors/encoders. */
9573 intel_crtc_update_dpms(&crtc->base);
9574
9575 if (crtc->active != crtc->base.enabled) {
9576 struct intel_encoder *encoder;
9577
9578 /* This can happen either due to bugs in the get_hw_state
9579 * functions or because the pipe is force-enabled due to the
9580 * pipe A quirk. */
9581 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
9582 crtc->base.base.id,
9583 crtc->base.enabled ? "enabled" : "disabled",
9584 crtc->active ? "enabled" : "disabled");
9585
9586 crtc->base.enabled = crtc->active;
9587
9588 /* Because we only establish the connector -> encoder ->
9589 * crtc links if something is active, this means the
9590 * crtc is now deactivated. Break the links. connector
9591 * -> encoder links are only establish when things are
9592 * actually up, hence no need to break them. */
9593 WARN_ON(crtc->active);
9594
9595 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
9596 WARN_ON(encoder->connectors_active);
9597 encoder->base.crtc = NULL;
9598 }
9599 }
9600}
9601
9602static void intel_sanitize_encoder(struct intel_encoder *encoder)
9603{
9604 struct intel_connector *connector;
9605 struct drm_device *dev = encoder->base.dev;
9606
9607 /* We need to check both for a crtc link (meaning that the
9608 * encoder is active and trying to read from a pipe) and the
9609 * pipe itself being active. */
9610 bool has_active_crtc = encoder->base.crtc &&
9611 to_intel_crtc(encoder->base.crtc)->active;
9612
9613 if (encoder->connectors_active && !has_active_crtc) {
9614 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
9615 encoder->base.base.id,
9616 drm_get_encoder_name(&encoder->base));
9617
9618 /* Connector is active, but has no active pipe. This is
9619 * fallout from our resume register restoring. Disable
9620 * the encoder manually again. */
9621 if (encoder->base.crtc) {
9622 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
9623 encoder->base.base.id,
9624 drm_get_encoder_name(&encoder->base));
9625 encoder->disable(encoder);
9626 }
9627
9628 /* Inconsistent output/port/pipe state happens presumably due to
9629 * a bug in one of the get_hw_state functions. Or someplace else
9630 * in our code, like the register restore mess on resume. Clamp
9631 * things to off as a safer default. */
9632 list_for_each_entry(connector,
9633 &dev->mode_config.connector_list,
9634 base.head) {
9635 if (connector->encoder != encoder)
9636 continue;
9637
9638 intel_connector_break_all_links(connector);
9639 }
9640 }
9641 /* Enabled encoders without active connectors will be fixed in
9642 * the crtc fixup. */
9643}
9644
Daniel Vetter44cec742013-01-25 17:53:21 +01009645void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009646{
9647 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009648 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009649
9650 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
9651 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +02009652 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009653 }
9654}
9655
Daniel Vetter24929352012-07-02 20:28:59 +02009656/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
9657 * and i915 state tracking structures. */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009658void intel_modeset_setup_hw_state(struct drm_device *dev,
9659 bool force_restore)
Daniel Vetter24929352012-07-02 20:28:59 +02009660{
9661 struct drm_i915_private *dev_priv = dev->dev_private;
9662 enum pipe pipe;
Jesse Barnesb5644d02013-03-26 13:25:27 -07009663 struct drm_plane *plane;
Daniel Vetter24929352012-07-02 20:28:59 +02009664 struct intel_crtc *crtc;
9665 struct intel_encoder *encoder;
9666 struct intel_connector *connector;
9667
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009668 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9669 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01009670 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +02009671
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009672 crtc->active = dev_priv->display.get_pipe_config(crtc,
9673 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +02009674
9675 crtc->base.enabled = crtc->active;
9676
9677 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
9678 crtc->base.base.id,
9679 crtc->active ? "enabled" : "disabled");
9680 }
9681
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009682 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009683 intel_ddi_setup_hw_pll_state(dev);
9684
Daniel Vetter24929352012-07-02 20:28:59 +02009685 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9686 base.head) {
9687 pipe = 0;
9688
9689 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009690 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9691 encoder->base.crtc = &crtc->base;
9692 if (encoder->get_config)
9693 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +02009694 } else {
9695 encoder->base.crtc = NULL;
9696 }
9697
9698 encoder->connectors_active = false;
9699 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
9700 encoder->base.base.id,
9701 drm_get_encoder_name(&encoder->base),
9702 encoder->base.crtc ? "enabled" : "disabled",
9703 pipe);
9704 }
9705
9706 list_for_each_entry(connector, &dev->mode_config.connector_list,
9707 base.head) {
9708 if (connector->get_hw_state(connector)) {
9709 connector->base.dpms = DRM_MODE_DPMS_ON;
9710 connector->encoder->connectors_active = true;
9711 connector->base.encoder = &connector->encoder->base;
9712 } else {
9713 connector->base.dpms = DRM_MODE_DPMS_OFF;
9714 connector->base.encoder = NULL;
9715 }
9716 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
9717 connector->base.base.id,
9718 drm_get_connector_name(&connector->base),
9719 connector->base.encoder ? "enabled" : "disabled");
9720 }
9721
9722 /* HW state is read out, now we need to sanitize this mess. */
9723 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9724 base.head) {
9725 intel_sanitize_encoder(encoder);
9726 }
9727
9728 for_each_pipe(pipe) {
9729 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9730 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009731 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +02009732 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009733
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009734 if (force_restore) {
Daniel Vetterf30da182013-04-11 20:22:50 +02009735 /*
9736 * We need to use raw interfaces for restoring state to avoid
9737 * checking (bogus) intermediate states.
9738 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009739 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -07009740 struct drm_crtc *crtc =
9741 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +02009742
9743 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
9744 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009745 }
Jesse Barnesb5644d02013-03-26 13:25:27 -07009746 list_for_each_entry(plane, &dev->mode_config.plane_list, head)
9747 intel_plane_restore(plane);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009748
9749 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009750 } else {
9751 intel_modeset_update_staged_output_state(dev);
9752 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009753
9754 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +02009755
9756 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009757}
9758
9759void intel_modeset_gem_init(struct drm_device *dev)
9760{
Chris Wilson1833b132012-05-09 11:56:28 +01009761 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009762
9763 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009764
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009765 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -08009766}
9767
9768void intel_modeset_cleanup(struct drm_device *dev)
9769{
Jesse Barnes652c3932009-08-17 13:31:43 -07009770 struct drm_i915_private *dev_priv = dev->dev_private;
9771 struct drm_crtc *crtc;
9772 struct intel_crtc *intel_crtc;
9773
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009774 /*
9775 * Interrupts and polling as the first thing to avoid creating havoc.
9776 * Too much stuff here (turning of rps, connectors, ...) would
9777 * experience fancy races otherwise.
9778 */
9779 drm_irq_uninstall(dev);
9780 cancel_work_sync(&dev_priv->hotplug_work);
9781 /*
9782 * Due to the hpd irq storm handling the hotplug work can re-arm the
9783 * poll handlers. Hence disable polling after hpd handling is shut down.
9784 */
Keith Packardf87ea762010-10-03 19:36:26 -07009785 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009786
Jesse Barnes652c3932009-08-17 13:31:43 -07009787 mutex_lock(&dev->struct_mutex);
9788
Jesse Barnes723bfd72010-10-07 16:01:13 -07009789 intel_unregister_dsm_handler();
9790
Jesse Barnes652c3932009-08-17 13:31:43 -07009791 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9792 /* Skip inactive CRTCs */
9793 if (!crtc->fb)
9794 continue;
9795
9796 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009797 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009798 }
9799
Chris Wilson973d04f2011-07-08 12:22:37 +01009800 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009801
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009802 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009803
Daniel Vetter930ebb42012-06-29 23:32:16 +02009804 ironlake_teardown_rc6(dev);
9805
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009806 mutex_unlock(&dev->struct_mutex);
9807
Chris Wilson1630fe72011-07-08 12:22:42 +01009808 /* flush any delayed tasks or pending work */
9809 flush_scheduled_work();
9810
Jani Nikuladc652f92013-04-12 15:18:38 +03009811 /* destroy backlight, if any, before the connectors */
9812 intel_panel_destroy_backlight(dev);
9813
Jesse Barnes79e53942008-11-07 14:24:08 -08009814 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +01009815
9816 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009817}
9818
Dave Airlie28d52042009-09-21 14:33:58 +10009819/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009820 * Return which encoder is currently attached for connector.
9821 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009822struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009823{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009824 return &intel_attached_encoder(connector)->base;
9825}
Jesse Barnes79e53942008-11-07 14:24:08 -08009826
Chris Wilsondf0e9242010-09-09 16:20:55 +01009827void intel_connector_attach_encoder(struct intel_connector *connector,
9828 struct intel_encoder *encoder)
9829{
9830 connector->encoder = encoder;
9831 drm_mode_connector_attach_encoder(&connector->base,
9832 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009833}
Dave Airlie28d52042009-09-21 14:33:58 +10009834
9835/*
9836 * set vga decode state - true == enable VGA decode
9837 */
9838int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9839{
9840 struct drm_i915_private *dev_priv = dev->dev_private;
9841 u16 gmch_ctrl;
9842
9843 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9844 if (state)
9845 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9846 else
9847 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9848 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9849 return 0;
9850}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009851
9852#ifdef CONFIG_DEBUG_FS
9853#include <linux/seq_file.h>
9854
9855struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009856
9857 u32 power_well_driver;
9858
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009859 struct intel_cursor_error_state {
9860 u32 control;
9861 u32 position;
9862 u32 base;
9863 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +01009864 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009865
9866 struct intel_pipe_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009867 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009868 u32 conf;
9869 u32 source;
9870
9871 u32 htotal;
9872 u32 hblank;
9873 u32 hsync;
9874 u32 vtotal;
9875 u32 vblank;
9876 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +01009877 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009878
9879 struct intel_plane_error_state {
9880 u32 control;
9881 u32 stride;
9882 u32 size;
9883 u32 pos;
9884 u32 addr;
9885 u32 surface;
9886 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +01009887 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009888};
9889
9890struct intel_display_error_state *
9891intel_display_capture_error_state(struct drm_device *dev)
9892{
Akshay Joshi0206e352011-08-16 15:34:10 -04009893 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009894 struct intel_display_error_state *error;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009895 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009896 int i;
9897
9898 error = kmalloc(sizeof(*error), GFP_ATOMIC);
9899 if (error == NULL)
9900 return NULL;
9901
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009902 if (HAS_POWER_WELL(dev))
9903 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
9904
Damien Lespiau52331302012-08-15 19:23:25 +01009905 for_each_pipe(i) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009906 cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009907 error->pipe[i].cpu_transcoder = cpu_transcoder;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009908
Paulo Zanonia18c4c32013-03-06 20:03:12 -03009909 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
9910 error->cursor[i].control = I915_READ(CURCNTR(i));
9911 error->cursor[i].position = I915_READ(CURPOS(i));
9912 error->cursor[i].base = I915_READ(CURBASE(i));
9913 } else {
9914 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
9915 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
9916 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
9917 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009918
9919 error->plane[i].control = I915_READ(DSPCNTR(i));
9920 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009921 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -03009922 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009923 error->plane[i].pos = I915_READ(DSPPOS(i));
9924 }
Paulo Zanonica291362013-03-06 20:03:14 -03009925 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
9926 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009927 if (INTEL_INFO(dev)->gen >= 4) {
9928 error->plane[i].surface = I915_READ(DSPSURF(i));
9929 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
9930 }
9931
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009932 error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009933 error->pipe[i].source = I915_READ(PIPESRC(i));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009934 error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
9935 error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
9936 error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
9937 error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
9938 error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
9939 error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009940 }
9941
Paulo Zanoni12d217c2013-05-03 12:15:38 -03009942 /* In the code above we read the registers without checking if the power
9943 * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
9944 * prevent the next I915_WRITE from detecting it and printing an error
9945 * message. */
9946 if (HAS_POWER_WELL(dev))
9947 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
9948
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009949 return error;
9950}
9951
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009952#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
9953
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009954void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009955intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009956 struct drm_device *dev,
9957 struct intel_display_error_state *error)
9958{
9959 int i;
9960
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009961 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009962 if (HAS_POWER_WELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009963 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009964 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +01009965 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009966 err_printf(m, "Pipe [%d]:\n", i);
9967 err_printf(m, " CPU transcoder: %c\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009968 transcoder_name(error->pipe[i].cpu_transcoder));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009969 err_printf(m, " CONF: %08x\n", error->pipe[i].conf);
9970 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
9971 err_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
9972 err_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
9973 err_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
9974 err_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
9975 err_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9976 err_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009977
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009978 err_printf(m, "Plane [%d]:\n", i);
9979 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
9980 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009981 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009982 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
9983 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009984 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -03009985 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009986 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009987 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009988 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
9989 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009990 }
9991
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009992 err_printf(m, "Cursor [%d]:\n", i);
9993 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
9994 err_printf(m, " POS: %08x\n", error->cursor[i].position);
9995 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009996 }
9997}
9998#endif