blob: 641527701123e0c7b8110fdcb651364d21838d3e [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
Chris Wilsonf3cd4742009-10-13 22:20:20 +010029#include <linux/debugfs.h>
Chris Wilson6d2b88852013-08-07 18:30:54 +010030#include <linux/list_sort.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010031#include "intel_drv.h"
Ben Gamari20172632009-02-17 20:08:50 -050032
David Weinehall36cdd012016-08-22 13:59:31 +030033static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
34{
35 return to_i915(node->minor->dev);
36}
37
Damien Lespiau497666d2013-10-15 18:55:39 +010038/* As the drm_debugfs_init() routines are called before dev->dev_private is
39 * allocated we need to hook into the minor for release. */
40static int
41drm_add_fake_info_node(struct drm_minor *minor,
42 struct dentry *ent,
43 const void *key)
44{
45 struct drm_info_node *node;
46
47 node = kmalloc(sizeof(*node), GFP_KERNEL);
48 if (node == NULL) {
49 debugfs_remove(ent);
50 return -ENOMEM;
51 }
52
53 node->minor = minor;
54 node->dent = ent;
David Weinehall36cdd012016-08-22 13:59:31 +030055 node->info_ent = (void *)key;
Damien Lespiau497666d2013-10-15 18:55:39 +010056
57 mutex_lock(&minor->debugfs_lock);
58 list_add(&node->list, &minor->debugfs_list);
59 mutex_unlock(&minor->debugfs_lock);
60
61 return 0;
62}
63
Chris Wilson418e3cd2017-02-06 21:36:08 +000064static __always_inline void seq_print_param(struct seq_file *m,
65 const char *name,
66 const char *type,
67 const void *x)
68{
69 if (!__builtin_strcmp(type, "bool"))
70 seq_printf(m, "i915.%s=%s\n", name, yesno(*(const bool *)x));
71 else if (!__builtin_strcmp(type, "int"))
72 seq_printf(m, "i915.%s=%d\n", name, *(const int *)x);
73 else if (!__builtin_strcmp(type, "unsigned int"))
74 seq_printf(m, "i915.%s=%u\n", name, *(const unsigned int *)x);
75 else
76 BUILD_BUG();
77}
78
Chris Wilson70d39fe2010-08-25 16:03:34 +010079static int i915_capabilities(struct seq_file *m, void *data)
80{
David Weinehall36cdd012016-08-22 13:59:31 +030081 struct drm_i915_private *dev_priv = node_to_i915(m->private);
82 const struct intel_device_info *info = INTEL_INFO(dev_priv);
Chris Wilson70d39fe2010-08-25 16:03:34 +010083
David Weinehall36cdd012016-08-22 13:59:31 +030084 seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
Jani Nikula2e0d26f2016-12-01 14:49:55 +020085 seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
David Weinehall36cdd012016-08-22 13:59:31 +030086 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
Chris Wilson418e3cd2017-02-06 21:36:08 +000087
Damien Lespiau79fc46d2013-04-23 16:37:17 +010088#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
Joonas Lahtinen604db652016-10-05 13:50:16 +030089 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG);
Damien Lespiau79fc46d2013-04-23 16:37:17 +010090#undef PRINT_FLAG
Chris Wilson70d39fe2010-08-25 16:03:34 +010091
Chris Wilson418e3cd2017-02-06 21:36:08 +000092 kernel_param_lock(THIS_MODULE);
93#define PRINT_PARAM(T, x) seq_print_param(m, #x, #T, &i915.x);
94 I915_PARAMS_FOR_EACH(PRINT_PARAM);
95#undef PRINT_PARAM
96 kernel_param_unlock(THIS_MODULE);
97
Chris Wilson70d39fe2010-08-25 16:03:34 +010098 return 0;
99}
Ben Gamari433e12f2009-02-17 20:08:51 -0500100
Imre Deaka7363de2016-05-12 16:18:52 +0300101static char get_active_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000102{
Chris Wilson573adb32016-08-04 16:32:39 +0100103 return i915_gem_object_is_active(obj) ? '*' : ' ';
Chris Wilsona6172a82009-02-11 14:26:38 +0000104}
105
Imre Deaka7363de2016-05-12 16:18:52 +0300106static char get_pin_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100107{
108 return obj->pin_display ? 'p' : ' ';
109}
110
Imre Deaka7363de2016-05-12 16:18:52 +0300111static char get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000112{
Chris Wilson3e510a82016-08-05 10:14:23 +0100113 switch (i915_gem_object_get_tiling(obj)) {
Akshay Joshi0206e352011-08-16 15:34:10 -0400114 default:
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100115 case I915_TILING_NONE: return ' ';
116 case I915_TILING_X: return 'X';
117 case I915_TILING_Y: return 'Y';
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000119}
120
Imre Deaka7363de2016-05-12 16:18:52 +0300121static char get_global_flag(struct drm_i915_gem_object *obj)
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700122{
Chris Wilson275f0392016-10-24 13:42:14 +0100123 return !list_empty(&obj->userfault_link) ? 'g' : ' ';
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100124}
125
Imre Deaka7363de2016-05-12 16:18:52 +0300126static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100127{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100128 return obj->mm.mapping ? 'M' : ' ';
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700129}
130
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100131static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
132{
133 u64 size = 0;
134 struct i915_vma *vma;
135
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000136 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +0100137 if (i915_vma_is_ggtt(vma) && drm_mm_node_allocated(&vma->node))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100138 size += vma->node.size;
139 }
140
141 return size;
142}
143
Chris Wilson37811fc2010-08-25 22:45:57 +0100144static void
145describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
146{
Chris Wilsonb4716182015-04-27 13:41:17 +0100147 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000148 struct intel_engine_cs *engine;
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700149 struct i915_vma *vma;
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100150 unsigned int frontbuffer_bits;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800151 int pin_count = 0;
152
Chris Wilson188c1ab2016-04-03 14:14:20 +0100153 lockdep_assert_held(&obj->base.dev->struct_mutex);
154
Chris Wilsond07f0e52016-10-28 13:58:44 +0100155 seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100156 &obj->base,
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100157 get_active_flag(obj),
Chris Wilson37811fc2010-08-25 22:45:57 +0100158 get_pin_flag(obj),
159 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700160 get_global_flag(obj),
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100161 get_pin_mapped_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800162 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100163 obj->base.read_domains,
Chris Wilsond07f0e52016-10-28 13:58:44 +0100164 obj->base.write_domain,
David Weinehall36cdd012016-08-22 13:59:31 +0300165 i915_cache_level_str(dev_priv, obj->cache_level),
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100166 obj->mm.dirty ? " dirty" : "",
167 obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
Chris Wilson37811fc2010-08-25 22:45:57 +0100168 if (obj->base.name)
169 seq_printf(m, " (name: %d)", obj->base.name);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000170 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson20dfbde2016-08-04 16:32:30 +0100171 if (i915_vma_is_pinned(vma))
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800172 pin_count++;
Dan Carpenterba0635ff2015-02-25 16:17:48 +0300173 }
174 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100175 if (obj->pin_display)
176 seq_printf(m, " (display)");
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000177 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson15717de2016-08-04 07:52:26 +0100178 if (!drm_mm_node_allocated(&vma->node))
179 continue;
180
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100181 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
Chris Wilson3272db52016-08-04 16:32:32 +0100182 i915_vma_is_ggtt(vma) ? "g" : "pp",
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100183 vma->node.start, vma->node.size);
Chris Wilson21976852017-01-12 11:21:08 +0000184 if (i915_vma_is_ggtt(vma)) {
185 switch (vma->ggtt_view.type) {
186 case I915_GGTT_VIEW_NORMAL:
187 seq_puts(m, ", normal");
188 break;
189
190 case I915_GGTT_VIEW_PARTIAL:
191 seq_printf(m, ", partial [%08llx+%x]",
Chris Wilson8bab11932017-01-14 00:28:25 +0000192 vma->ggtt_view.partial.offset << PAGE_SHIFT,
193 vma->ggtt_view.partial.size << PAGE_SHIFT);
Chris Wilson21976852017-01-12 11:21:08 +0000194 break;
195
196 case I915_GGTT_VIEW_ROTATED:
197 seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
Chris Wilson8bab11932017-01-14 00:28:25 +0000198 vma->ggtt_view.rotated.plane[0].width,
199 vma->ggtt_view.rotated.plane[0].height,
200 vma->ggtt_view.rotated.plane[0].stride,
201 vma->ggtt_view.rotated.plane[0].offset,
202 vma->ggtt_view.rotated.plane[1].width,
203 vma->ggtt_view.rotated.plane[1].height,
204 vma->ggtt_view.rotated.plane[1].stride,
205 vma->ggtt_view.rotated.plane[1].offset);
Chris Wilson21976852017-01-12 11:21:08 +0000206 break;
207
208 default:
209 MISSING_CASE(vma->ggtt_view.type);
210 break;
211 }
212 }
Chris Wilson49ef5292016-08-18 17:17:00 +0100213 if (vma->fence)
214 seq_printf(m, " , fence: %d%s",
215 vma->fence->id,
216 i915_gem_active_isset(&vma->last_fence) ? "*" : "");
Chris Wilson596c5922016-02-26 11:03:20 +0000217 seq_puts(m, ")");
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700218 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000219 if (obj->stolen)
Thierry Reding440fd522015-01-23 09:05:06 +0100220 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
Chris Wilson27c01aa2016-08-04 07:52:30 +0100221
Chris Wilsond07f0e52016-10-28 13:58:44 +0100222 engine = i915_gem_object_last_write_engine(obj);
Chris Wilson27c01aa2016-08-04 07:52:30 +0100223 if (engine)
224 seq_printf(m, " (%s)", engine->name);
225
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100226 frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
227 if (frontbuffer_bits)
228 seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100229}
230
Chris Wilson6d2b88852013-08-07 18:30:54 +0100231static int obj_rank_by_stolen(void *priv,
232 struct list_head *A, struct list_head *B)
233{
234 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200235 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100236 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200237 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100238
Rasmus Villemoes2d05fa12015-09-28 23:08:50 +0200239 if (a->stolen->start < b->stolen->start)
240 return -1;
241 if (a->stolen->start > b->stolen->start)
242 return 1;
243 return 0;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100244}
245
246static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
247{
David Weinehall36cdd012016-08-22 13:59:31 +0300248 struct drm_i915_private *dev_priv = node_to_i915(m->private);
249 struct drm_device *dev = &dev_priv->drm;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100250 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300251 u64 total_obj_size, total_gtt_size;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100252 LIST_HEAD(stolen);
253 int count, ret;
254
255 ret = mutex_lock_interruptible(&dev->struct_mutex);
256 if (ret)
257 return ret;
258
259 total_obj_size = total_gtt_size = count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200260 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
Chris Wilson6d2b88852013-08-07 18:30:54 +0100261 if (obj->stolen == NULL)
262 continue;
263
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200264 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100265
266 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100267 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100268 count++;
269 }
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200270 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
Chris Wilson6d2b88852013-08-07 18:30:54 +0100271 if (obj->stolen == NULL)
272 continue;
273
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200274 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100275
276 total_obj_size += obj->base.size;
277 count++;
278 }
279 list_sort(NULL, &stolen, obj_rank_by_stolen);
280 seq_puts(m, "Stolen:\n");
281 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200282 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100283 seq_puts(m, " ");
284 describe_obj(m, obj);
285 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200286 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100287 }
288 mutex_unlock(&dev->struct_mutex);
289
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300290 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson6d2b88852013-08-07 18:30:54 +0100291 count, total_obj_size, total_gtt_size);
292 return 0;
293}
294
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100295struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000296 struct drm_i915_file_private *file_priv;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300297 unsigned long count;
298 u64 total, unbound;
299 u64 global, shared;
300 u64 active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100301};
302
303static int per_file_stats(int id, void *ptr, void *data)
304{
305 struct drm_i915_gem_object *obj = ptr;
306 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000307 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100308
309 stats->count++;
310 stats->total += obj->base.size;
Chris Wilson15717de2016-08-04 07:52:26 +0100311 if (!obj->bind_count)
312 stats->unbound += obj->base.size;
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000313 if (obj->base.name || obj->base.dma_buf)
314 stats->shared += obj->base.size;
315
Chris Wilson894eeec2016-08-04 07:52:20 +0100316 list_for_each_entry(vma, &obj->vma_list, obj_link) {
317 if (!drm_mm_node_allocated(&vma->node))
318 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000319
Chris Wilson3272db52016-08-04 16:32:32 +0100320 if (i915_vma_is_ggtt(vma)) {
Chris Wilson894eeec2016-08-04 07:52:20 +0100321 stats->global += vma->node.size;
322 } else {
323 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
Chris Wilson6313c202014-03-19 13:45:45 +0000324
Chris Wilson2bfa9962016-08-04 07:52:25 +0100325 if (ppgtt->base.file != stats->file_priv)
Chris Wilson6313c202014-03-19 13:45:45 +0000326 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000327 }
Chris Wilson894eeec2016-08-04 07:52:20 +0100328
Chris Wilsonb0decaf2016-08-04 07:52:44 +0100329 if (i915_vma_is_active(vma))
Chris Wilson894eeec2016-08-04 07:52:20 +0100330 stats->active += vma->node.size;
331 else
332 stats->inactive += vma->node.size;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100333 }
334
335 return 0;
336}
337
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100338#define print_file_stats(m, name, stats) do { \
339 if (stats.count) \
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300340 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100341 name, \
342 stats.count, \
343 stats.total, \
344 stats.active, \
345 stats.inactive, \
346 stats.global, \
347 stats.shared, \
348 stats.unbound); \
349} while (0)
Brad Volkin493018d2014-12-11 12:13:08 -0800350
351static void print_batch_pool_stats(struct seq_file *m,
352 struct drm_i915_private *dev_priv)
353{
354 struct drm_i915_gem_object *obj;
355 struct file_stats stats;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000356 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530357 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000358 int j;
Brad Volkin493018d2014-12-11 12:13:08 -0800359
360 memset(&stats, 0, sizeof(stats));
361
Akash Goel3b3f1652016-10-13 22:44:48 +0530362 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000363 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100364 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000365 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100366 batch_pool_link)
367 per_file_stats(0, obj, &stats);
368 }
Chris Wilson06fbca72015-04-07 16:20:36 +0100369 }
Brad Volkin493018d2014-12-11 12:13:08 -0800370
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100371 print_file_stats(m, "[k]batch pool", stats);
Brad Volkin493018d2014-12-11 12:13:08 -0800372}
373
Chris Wilson15da9562016-05-24 14:53:43 +0100374static int per_file_ctx_stats(int id, void *ptr, void *data)
375{
376 struct i915_gem_context *ctx = ptr;
377 int n;
378
379 for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
380 if (ctx->engine[n].state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100381 per_file_stats(0, ctx->engine[n].state->obj, data);
Chris Wilsondca33ec2016-08-02 22:50:20 +0100382 if (ctx->engine[n].ring)
Chris Wilson57e88532016-08-15 10:48:57 +0100383 per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
Chris Wilson15da9562016-05-24 14:53:43 +0100384 }
385
386 return 0;
387}
388
389static void print_context_stats(struct seq_file *m,
390 struct drm_i915_private *dev_priv)
391{
David Weinehall36cdd012016-08-22 13:59:31 +0300392 struct drm_device *dev = &dev_priv->drm;
Chris Wilson15da9562016-05-24 14:53:43 +0100393 struct file_stats stats;
394 struct drm_file *file;
395
396 memset(&stats, 0, sizeof(stats));
397
David Weinehall36cdd012016-08-22 13:59:31 +0300398 mutex_lock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100399 if (dev_priv->kernel_context)
400 per_file_ctx_stats(0, dev_priv->kernel_context, &stats);
401
David Weinehall36cdd012016-08-22 13:59:31 +0300402 list_for_each_entry(file, &dev->filelist, lhead) {
Chris Wilson15da9562016-05-24 14:53:43 +0100403 struct drm_i915_file_private *fpriv = file->driver_priv;
404 idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
405 }
David Weinehall36cdd012016-08-22 13:59:31 +0300406 mutex_unlock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100407
408 print_file_stats(m, "[k]contexts", stats);
409}
410
David Weinehall36cdd012016-08-22 13:59:31 +0300411static int i915_gem_object_info(struct seq_file *m, void *data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100412{
David Weinehall36cdd012016-08-22 13:59:31 +0300413 struct drm_i915_private *dev_priv = node_to_i915(m->private);
414 struct drm_device *dev = &dev_priv->drm;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300415 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100416 u32 count, mapped_count, purgeable_count, dpy_count;
417 u64 size, mapped_size, purgeable_size, dpy_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000418 struct drm_i915_gem_object *obj;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100419 struct drm_file *file;
Chris Wilson73aa8082010-09-30 11:46:12 +0100420 int ret;
421
422 ret = mutex_lock_interruptible(&dev->struct_mutex);
423 if (ret)
424 return ret;
425
Chris Wilson3ef7f222016-10-18 13:02:48 +0100426 seq_printf(m, "%u objects, %llu bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000427 dev_priv->mm.object_count,
428 dev_priv->mm.object_memory);
429
Chris Wilson1544c422016-08-15 13:18:16 +0100430 size = count = 0;
431 mapped_size = mapped_count = 0;
432 purgeable_size = purgeable_count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200433 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100434 size += obj->base.size;
435 ++count;
Chris Wilson6c085a72012-08-20 11:40:46 +0200436
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100437 if (obj->mm.madv == I915_MADV_DONTNEED) {
Chris Wilsonb7abb712012-08-20 11:33:30 +0200438 purgeable_size += obj->base.size;
439 ++purgeable_count;
440 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100441
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100442 if (obj->mm.mapping) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100443 mapped_count++;
444 mapped_size += obj->base.size;
Tvrtko Ursulinbe19b102016-04-15 11:34:53 +0100445 }
Chris Wilson6299f992010-11-24 12:23:44 +0000446 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100447 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
448
449 size = count = dpy_size = dpy_count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200450 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100451 size += obj->base.size;
452 ++count;
453
454 if (obj->pin_display) {
455 dpy_size += obj->base.size;
456 ++dpy_count;
457 }
458
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100459 if (obj->mm.madv == I915_MADV_DONTNEED) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100460 purgeable_size += obj->base.size;
461 ++purgeable_count;
462 }
463
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100464 if (obj->mm.mapping) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100465 mapped_count++;
466 mapped_size += obj->base.size;
467 }
468 }
469 seq_printf(m, "%u bound objects, %llu bytes\n",
470 count, size);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300471 seq_printf(m, "%u purgeable objects, %llu bytes\n",
Chris Wilsonb7abb712012-08-20 11:33:30 +0200472 purgeable_count, purgeable_size);
Chris Wilson2bd160a2016-08-15 10:48:45 +0100473 seq_printf(m, "%u mapped objects, %llu bytes\n",
474 mapped_count, mapped_size);
475 seq_printf(m, "%u display objects (pinned), %llu bytes\n",
476 dpy_count, dpy_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000477
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300478 seq_printf(m, "%llu [%llu] gtt total\n",
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300479 ggtt->base.total, ggtt->mappable_end - ggtt->base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100480
Damien Lespiau267f0c92013-06-24 22:59:48 +0100481 seq_putc(m, '\n');
Brad Volkin493018d2014-12-11 12:13:08 -0800482 print_batch_pool_stats(m, dev_priv);
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200483 mutex_unlock(&dev->struct_mutex);
484
485 mutex_lock(&dev->filelist_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100486 print_context_stats(m, dev_priv);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100487 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
488 struct file_stats stats;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100489 struct drm_i915_file_private *file_priv = file->driver_priv;
490 struct drm_i915_gem_request *request;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900491 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100492
493 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000494 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100495 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100496 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100497 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900498 /*
499 * Although we have a valid reference on file->pid, that does
500 * not guarantee that the task_struct who called get_pid() is
501 * still alive (e.g. get_pid(current) => fork() => exit()).
502 * Therefore, we need to protect this ->comm access using RCU.
503 */
Chris Wilsonc84455b2016-08-15 10:49:08 +0100504 mutex_lock(&dev->struct_mutex);
505 request = list_first_entry_or_null(&file_priv->mm.request_list,
506 struct drm_i915_gem_request,
507 client_list);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900508 rcu_read_lock();
Chris Wilsonc84455b2016-08-15 10:49:08 +0100509 task = pid_task(request && request->ctx->pid ?
510 request->ctx->pid : file->pid,
511 PIDTYPE_PID);
Brad Volkin493018d2014-12-11 12:13:08 -0800512 print_file_stats(m, task ? task->comm : "<unknown>", stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900513 rcu_read_unlock();
Chris Wilsonc84455b2016-08-15 10:49:08 +0100514 mutex_unlock(&dev->struct_mutex);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100515 }
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200516 mutex_unlock(&dev->filelist_mutex);
Chris Wilson73aa8082010-09-30 11:46:12 +0100517
518 return 0;
519}
520
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100521static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000522{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100523 struct drm_info_node *node = m->private;
David Weinehall36cdd012016-08-22 13:59:31 +0300524 struct drm_i915_private *dev_priv = node_to_i915(node);
525 struct drm_device *dev = &dev_priv->drm;
Chris Wilson5f4b0912016-08-19 12:56:25 +0100526 bool show_pin_display_only = !!node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000527 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300528 u64 total_obj_size, total_gtt_size;
Chris Wilson08c18322011-01-10 00:00:24 +0000529 int count, ret;
530
531 ret = mutex_lock_interruptible(&dev->struct_mutex);
532 if (ret)
533 return ret;
534
535 total_obj_size = total_gtt_size = count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200536 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
Chris Wilson6da84822016-08-15 10:48:44 +0100537 if (show_pin_display_only && !obj->pin_display)
Chris Wilson1b502472012-04-24 15:47:30 +0100538 continue;
539
Damien Lespiau267f0c92013-06-24 22:59:48 +0100540 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000541 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100542 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000543 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100544 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000545 count++;
546 }
547
548 mutex_unlock(&dev->struct_mutex);
549
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300550 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson08c18322011-01-10 00:00:24 +0000551 count, total_obj_size, total_gtt_size);
552
553 return 0;
554}
555
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100556static int i915_gem_pageflip_info(struct seq_file *m, void *data)
557{
David Weinehall36cdd012016-08-22 13:59:31 +0300558 struct drm_i915_private *dev_priv = node_to_i915(m->private);
559 struct drm_device *dev = &dev_priv->drm;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100560 struct intel_crtc *crtc;
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200561 int ret;
562
563 ret = mutex_lock_interruptible(&dev->struct_mutex);
564 if (ret)
565 return ret;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100566
Damien Lespiaud3fcc802014-05-13 23:32:22 +0100567 for_each_intel_crtc(dev, crtc) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800568 const char pipe = pipe_name(crtc->pipe);
569 const char plane = plane_name(crtc->plane);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200570 struct intel_flip_work *work;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100571
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200572 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200573 work = crtc->flip_work;
574 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800575 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100576 pipe, plane);
577 } else {
Daniel Vetter5a21b662016-05-24 17:13:53 +0200578 u32 pending;
579 u32 addr;
580
581 pending = atomic_read(&work->pending);
582 if (pending) {
583 seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
584 pipe, plane);
585 } else {
586 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
587 pipe, plane);
588 }
589 if (work->flip_queued_req) {
Joonas Lahtinen24327f82016-11-08 09:11:48 +0200590 struct intel_engine_cs *engine = work->flip_queued_req->engine;
Daniel Vetter5a21b662016-05-24 17:13:53 +0200591
Chris Wilson312c3c42016-11-24 14:47:50 +0000592 seq_printf(m, "Flip queued on %s at seqno %x, last submitted seqno %x [current breadcrumb %x], completed? %d\n",
Daniel Vetter5a21b662016-05-24 17:13:53 +0200593 engine->name,
Joonas Lahtinen24327f82016-11-08 09:11:48 +0200594 work->flip_queued_req->global_seqno,
Chris Wilson312c3c42016-11-24 14:47:50 +0000595 intel_engine_last_submit(engine),
Chris Wilson1b7744e2016-07-01 17:23:17 +0100596 intel_engine_get_seqno(engine),
Chris Wilsonf69a02c2016-07-01 17:23:16 +0100597 i915_gem_request_completed(work->flip_queued_req));
Daniel Vetter5a21b662016-05-24 17:13:53 +0200598 } else
599 seq_printf(m, "Flip not associated with any ring\n");
600 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
601 work->flip_queued_vblank,
602 work->flip_ready_vblank,
603 intel_crtc_get_vblank_counter(crtc));
604 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
605
David Weinehall36cdd012016-08-22 13:59:31 +0300606 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetter5a21b662016-05-24 17:13:53 +0200607 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
608 else
609 addr = I915_READ(DSPADDR(crtc->plane));
610 seq_printf(m, "Current scanout address 0x%08x\n", addr);
611
612 if (work->pending_flip_obj) {
613 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
614 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100615 }
616 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200617 spin_unlock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100618 }
619
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200620 mutex_unlock(&dev->struct_mutex);
621
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100622 return 0;
623}
624
Brad Volkin493018d2014-12-11 12:13:08 -0800625static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
626{
David Weinehall36cdd012016-08-22 13:59:31 +0300627 struct drm_i915_private *dev_priv = node_to_i915(m->private);
628 struct drm_device *dev = &dev_priv->drm;
Brad Volkin493018d2014-12-11 12:13:08 -0800629 struct drm_i915_gem_object *obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000630 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530631 enum intel_engine_id id;
Chris Wilson8d9d5742015-04-07 16:20:38 +0100632 int total = 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000633 int ret, j;
Brad Volkin493018d2014-12-11 12:13:08 -0800634
635 ret = mutex_lock_interruptible(&dev->struct_mutex);
636 if (ret)
637 return ret;
638
Akash Goel3b3f1652016-10-13 22:44:48 +0530639 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000640 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100641 int count;
642
643 count = 0;
644 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000645 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100646 batch_pool_link)
647 count++;
648 seq_printf(m, "%s cache[%d]: %d objects\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000649 engine->name, j, count);
Chris Wilson8d9d5742015-04-07 16:20:38 +0100650
651 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000652 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100653 batch_pool_link) {
654 seq_puts(m, " ");
655 describe_obj(m, obj);
656 seq_putc(m, '\n');
657 }
658
659 total += count;
Chris Wilson06fbca72015-04-07 16:20:36 +0100660 }
Brad Volkin493018d2014-12-11 12:13:08 -0800661 }
662
Chris Wilson8d9d5742015-04-07 16:20:38 +0100663 seq_printf(m, "total: %d\n", total);
Brad Volkin493018d2014-12-11 12:13:08 -0800664
665 mutex_unlock(&dev->struct_mutex);
666
667 return 0;
668}
669
Chris Wilson1b365952016-10-04 21:11:31 +0100670static void print_request(struct seq_file *m,
671 struct drm_i915_gem_request *rq,
672 const char *prefix)
673{
Chris Wilson20311bd2016-11-14 20:41:03 +0000674 seq_printf(m, "%s%x [%x:%x] prio=%d @ %dms: %s\n", prefix,
Chris Wilson65e47602016-10-28 13:58:49 +0100675 rq->global_seqno, rq->ctx->hw_id, rq->fence.seqno,
Chris Wilson20311bd2016-11-14 20:41:03 +0000676 rq->priotree.priority,
Chris Wilson1b365952016-10-04 21:11:31 +0100677 jiffies_to_msecs(jiffies - rq->emitted_jiffies),
Chris Wilson562f5d42016-10-28 13:58:54 +0100678 rq->timeline->common->name);
Chris Wilson1b365952016-10-04 21:11:31 +0100679}
680
Ben Gamari20172632009-02-17 20:08:50 -0500681static int i915_gem_request_info(struct seq_file *m, void *data)
682{
David Weinehall36cdd012016-08-22 13:59:31 +0300683 struct drm_i915_private *dev_priv = node_to_i915(m->private);
684 struct drm_device *dev = &dev_priv->drm;
Daniel Vettereed29a52015-05-21 14:21:25 +0200685 struct drm_i915_gem_request *req;
Akash Goel3b3f1652016-10-13 22:44:48 +0530686 struct intel_engine_cs *engine;
687 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000688 int ret, any;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100689
690 ret = mutex_lock_interruptible(&dev->struct_mutex);
691 if (ret)
692 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500693
Chris Wilson2d1070b2015-04-01 10:36:56 +0100694 any = 0;
Akash Goel3b3f1652016-10-13 22:44:48 +0530695 for_each_engine(engine, dev_priv, id) {
Chris Wilson2d1070b2015-04-01 10:36:56 +0100696 int count;
697
698 count = 0;
Chris Wilson73cb9702016-10-28 13:58:46 +0100699 list_for_each_entry(req, &engine->timeline->requests, link)
Chris Wilson2d1070b2015-04-01 10:36:56 +0100700 count++;
701 if (count == 0)
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100702 continue;
703
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000704 seq_printf(m, "%s requests: %d\n", engine->name, count);
Chris Wilson73cb9702016-10-28 13:58:46 +0100705 list_for_each_entry(req, &engine->timeline->requests, link)
Chris Wilson1b365952016-10-04 21:11:31 +0100706 print_request(m, req, " ");
Chris Wilson2d1070b2015-04-01 10:36:56 +0100707
708 any++;
Ben Gamari20172632009-02-17 20:08:50 -0500709 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100710 mutex_unlock(&dev->struct_mutex);
711
Chris Wilson2d1070b2015-04-01 10:36:56 +0100712 if (any == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100713 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100714
Ben Gamari20172632009-02-17 20:08:50 -0500715 return 0;
716}
717
Chris Wilsonb2223492010-10-27 15:27:33 +0100718static void i915_ring_seqno_info(struct seq_file *m,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000719 struct intel_engine_cs *engine)
Chris Wilsonb2223492010-10-27 15:27:33 +0100720{
Chris Wilson688e6c72016-07-01 17:23:15 +0100721 struct intel_breadcrumbs *b = &engine->breadcrumbs;
722 struct rb_node *rb;
723
Chris Wilson12471ba2016-04-09 10:57:55 +0100724 seq_printf(m, "Current sequence (%s): %x\n",
Chris Wilson1b7744e2016-07-01 17:23:17 +0100725 engine->name, intel_engine_get_seqno(engine));
Chris Wilson688e6c72016-07-01 17:23:15 +0100726
Chris Wilsonf6168e32016-10-28 13:58:55 +0100727 spin_lock_irq(&b->lock);
Chris Wilson688e6c72016-07-01 17:23:15 +0100728 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
Geliang Tangf802cf72016-12-19 22:43:49 +0800729 struct intel_wait *w = rb_entry(rb, typeof(*w), node);
Chris Wilson688e6c72016-07-01 17:23:15 +0100730
731 seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
732 engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
733 }
Chris Wilsonf6168e32016-10-28 13:58:55 +0100734 spin_unlock_irq(&b->lock);
Chris Wilsonb2223492010-10-27 15:27:33 +0100735}
736
Ben Gamari20172632009-02-17 20:08:50 -0500737static int i915_gem_seqno_info(struct seq_file *m, void *data)
738{
David Weinehall36cdd012016-08-22 13:59:31 +0300739 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000740 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530741 enum intel_engine_id id;
Ben Gamari20172632009-02-17 20:08:50 -0500742
Akash Goel3b3f1652016-10-13 22:44:48 +0530743 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000744 i915_ring_seqno_info(m, engine);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100745
Ben Gamari20172632009-02-17 20:08:50 -0500746 return 0;
747}
748
749
750static int i915_interrupt_info(struct seq_file *m, void *data)
751{
David Weinehall36cdd012016-08-22 13:59:31 +0300752 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000753 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530754 enum intel_engine_id id;
Chris Wilson4bb05042016-09-03 07:53:43 +0100755 int i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100756
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200757 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500758
David Weinehall36cdd012016-08-22 13:59:31 +0300759 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300760 seq_printf(m, "Master Interrupt Control:\t%08x\n",
761 I915_READ(GEN8_MASTER_IRQ));
762
763 seq_printf(m, "Display IER:\t%08x\n",
764 I915_READ(VLV_IER));
765 seq_printf(m, "Display IIR:\t%08x\n",
766 I915_READ(VLV_IIR));
767 seq_printf(m, "Display IIR_RW:\t%08x\n",
768 I915_READ(VLV_IIR_RW));
769 seq_printf(m, "Display IMR:\t%08x\n",
770 I915_READ(VLV_IMR));
Chris Wilson9c870d02016-10-24 13:42:15 +0100771 for_each_pipe(dev_priv, pipe) {
772 enum intel_display_power_domain power_domain;
773
774 power_domain = POWER_DOMAIN_PIPE(pipe);
775 if (!intel_display_power_get_if_enabled(dev_priv,
776 power_domain)) {
777 seq_printf(m, "Pipe %c power disabled\n",
778 pipe_name(pipe));
779 continue;
780 }
781
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300782 seq_printf(m, "Pipe %c stat:\t%08x\n",
783 pipe_name(pipe),
784 I915_READ(PIPESTAT(pipe)));
785
Chris Wilson9c870d02016-10-24 13:42:15 +0100786 intel_display_power_put(dev_priv, power_domain);
787 }
788
789 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300790 seq_printf(m, "Port hotplug:\t%08x\n",
791 I915_READ(PORT_HOTPLUG_EN));
792 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
793 I915_READ(VLV_DPFLIPSTAT));
794 seq_printf(m, "DPINVGTT:\t%08x\n",
795 I915_READ(DPINVGTT));
Chris Wilson9c870d02016-10-24 13:42:15 +0100796 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300797
798 for (i = 0; i < 4; i++) {
799 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
800 i, I915_READ(GEN8_GT_IMR(i)));
801 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
802 i, I915_READ(GEN8_GT_IIR(i)));
803 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
804 i, I915_READ(GEN8_GT_IER(i)));
805 }
806
807 seq_printf(m, "PCU interrupt mask:\t%08x\n",
808 I915_READ(GEN8_PCU_IMR));
809 seq_printf(m, "PCU interrupt identity:\t%08x\n",
810 I915_READ(GEN8_PCU_IIR));
811 seq_printf(m, "PCU interrupt enable:\t%08x\n",
812 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300813 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700814 seq_printf(m, "Master Interrupt Control:\t%08x\n",
815 I915_READ(GEN8_MASTER_IRQ));
816
817 for (i = 0; i < 4; i++) {
818 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
819 i, I915_READ(GEN8_GT_IMR(i)));
820 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
821 i, I915_READ(GEN8_GT_IIR(i)));
822 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
823 i, I915_READ(GEN8_GT_IER(i)));
824 }
825
Damien Lespiau055e3932014-08-18 13:49:10 +0100826 for_each_pipe(dev_priv, pipe) {
Imre Deake1296492016-02-12 18:55:17 +0200827 enum intel_display_power_domain power_domain;
828
829 power_domain = POWER_DOMAIN_PIPE(pipe);
830 if (!intel_display_power_get_if_enabled(dev_priv,
831 power_domain)) {
Paulo Zanoni22c59962014-08-08 17:45:32 -0300832 seq_printf(m, "Pipe %c power disabled\n",
833 pipe_name(pipe));
834 continue;
835 }
Ben Widawskya123f152013-11-02 21:07:10 -0700836 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000837 pipe_name(pipe),
838 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700839 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000840 pipe_name(pipe),
841 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700842 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000843 pipe_name(pipe),
844 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Imre Deake1296492016-02-12 18:55:17 +0200845
846 intel_display_power_put(dev_priv, power_domain);
Ben Widawskya123f152013-11-02 21:07:10 -0700847 }
848
849 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
850 I915_READ(GEN8_DE_PORT_IMR));
851 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
852 I915_READ(GEN8_DE_PORT_IIR));
853 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
854 I915_READ(GEN8_DE_PORT_IER));
855
856 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
857 I915_READ(GEN8_DE_MISC_IMR));
858 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
859 I915_READ(GEN8_DE_MISC_IIR));
860 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
861 I915_READ(GEN8_DE_MISC_IER));
862
863 seq_printf(m, "PCU interrupt mask:\t%08x\n",
864 I915_READ(GEN8_PCU_IMR));
865 seq_printf(m, "PCU interrupt identity:\t%08x\n",
866 I915_READ(GEN8_PCU_IIR));
867 seq_printf(m, "PCU interrupt enable:\t%08x\n",
868 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300869 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700870 seq_printf(m, "Display IER:\t%08x\n",
871 I915_READ(VLV_IER));
872 seq_printf(m, "Display IIR:\t%08x\n",
873 I915_READ(VLV_IIR));
874 seq_printf(m, "Display IIR_RW:\t%08x\n",
875 I915_READ(VLV_IIR_RW));
876 seq_printf(m, "Display IMR:\t%08x\n",
877 I915_READ(VLV_IMR));
Chris Wilson4f4631a2017-02-10 13:36:32 +0000878 for_each_pipe(dev_priv, pipe) {
879 enum intel_display_power_domain power_domain;
880
881 power_domain = POWER_DOMAIN_PIPE(pipe);
882 if (!intel_display_power_get_if_enabled(dev_priv,
883 power_domain)) {
884 seq_printf(m, "Pipe %c power disabled\n",
885 pipe_name(pipe));
886 continue;
887 }
888
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700889 seq_printf(m, "Pipe %c stat:\t%08x\n",
890 pipe_name(pipe),
891 I915_READ(PIPESTAT(pipe)));
Chris Wilson4f4631a2017-02-10 13:36:32 +0000892 intel_display_power_put(dev_priv, power_domain);
893 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700894
895 seq_printf(m, "Master IER:\t%08x\n",
896 I915_READ(VLV_MASTER_IER));
897
898 seq_printf(m, "Render IER:\t%08x\n",
899 I915_READ(GTIER));
900 seq_printf(m, "Render IIR:\t%08x\n",
901 I915_READ(GTIIR));
902 seq_printf(m, "Render IMR:\t%08x\n",
903 I915_READ(GTIMR));
904
905 seq_printf(m, "PM IER:\t\t%08x\n",
906 I915_READ(GEN6_PMIER));
907 seq_printf(m, "PM IIR:\t\t%08x\n",
908 I915_READ(GEN6_PMIIR));
909 seq_printf(m, "PM IMR:\t\t%08x\n",
910 I915_READ(GEN6_PMIMR));
911
912 seq_printf(m, "Port hotplug:\t%08x\n",
913 I915_READ(PORT_HOTPLUG_EN));
914 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
915 I915_READ(VLV_DPFLIPSTAT));
916 seq_printf(m, "DPINVGTT:\t%08x\n",
917 I915_READ(DPINVGTT));
918
David Weinehall36cdd012016-08-22 13:59:31 +0300919 } else if (!HAS_PCH_SPLIT(dev_priv)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800920 seq_printf(m, "Interrupt enable: %08x\n",
921 I915_READ(IER));
922 seq_printf(m, "Interrupt identity: %08x\n",
923 I915_READ(IIR));
924 seq_printf(m, "Interrupt mask: %08x\n",
925 I915_READ(IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100926 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800927 seq_printf(m, "Pipe %c stat: %08x\n",
928 pipe_name(pipe),
929 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800930 } else {
931 seq_printf(m, "North Display Interrupt enable: %08x\n",
932 I915_READ(DEIER));
933 seq_printf(m, "North Display Interrupt identity: %08x\n",
934 I915_READ(DEIIR));
935 seq_printf(m, "North Display Interrupt mask: %08x\n",
936 I915_READ(DEIMR));
937 seq_printf(m, "South Display Interrupt enable: %08x\n",
938 I915_READ(SDEIER));
939 seq_printf(m, "South Display Interrupt identity: %08x\n",
940 I915_READ(SDEIIR));
941 seq_printf(m, "South Display Interrupt mask: %08x\n",
942 I915_READ(SDEIMR));
943 seq_printf(m, "Graphics Interrupt enable: %08x\n",
944 I915_READ(GTIER));
945 seq_printf(m, "Graphics Interrupt identity: %08x\n",
946 I915_READ(GTIIR));
947 seq_printf(m, "Graphics Interrupt mask: %08x\n",
948 I915_READ(GTIMR));
949 }
Akash Goel3b3f1652016-10-13 22:44:48 +0530950 for_each_engine(engine, dev_priv, id) {
David Weinehall36cdd012016-08-22 13:59:31 +0300951 if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100952 seq_printf(m,
953 "Graphics Interrupt mask (%s): %08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000954 engine->name, I915_READ_IMR(engine));
Chris Wilson9862e602011-01-04 22:22:17 +0000955 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000956 i915_ring_seqno_info(m, engine);
Chris Wilson9862e602011-01-04 22:22:17 +0000957 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200958 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100959
Ben Gamari20172632009-02-17 20:08:50 -0500960 return 0;
961}
962
Chris Wilsona6172a82009-02-11 14:26:38 +0000963static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
964{
David Weinehall36cdd012016-08-22 13:59:31 +0300965 struct drm_i915_private *dev_priv = node_to_i915(m->private);
966 struct drm_device *dev = &dev_priv->drm;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100967 int i, ret;
968
969 ret = mutex_lock_interruptible(&dev->struct_mutex);
970 if (ret)
971 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000972
Chris Wilsona6172a82009-02-11 14:26:38 +0000973 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
974 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson49ef5292016-08-18 17:17:00 +0100975 struct i915_vma *vma = dev_priv->fence_regs[i].vma;
Chris Wilsona6172a82009-02-11 14:26:38 +0000976
Chris Wilson6c085a72012-08-20 11:40:46 +0200977 seq_printf(m, "Fence %d, pin count = %d, object = ",
978 i, dev_priv->fence_regs[i].pin_count);
Chris Wilson49ef5292016-08-18 17:17:00 +0100979 if (!vma)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100980 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100981 else
Chris Wilson49ef5292016-08-18 17:17:00 +0100982 describe_obj(m, vma->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100983 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000984 }
985
Chris Wilson05394f32010-11-08 19:18:58 +0000986 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000987 return 0;
988}
989
Chris Wilson98a2f412016-10-12 10:05:18 +0100990#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
991
Daniel Vetterd5442302012-04-27 15:17:40 +0200992static ssize_t
993i915_error_state_write(struct file *filp,
994 const char __user *ubuf,
995 size_t cnt,
996 loff_t *ppos)
997{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300998 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200999
1000 DRM_DEBUG_DRIVER("Resetting error state\n");
Tvrtko Ursulin12ff05e2016-12-01 14:16:43 +00001001 i915_destroy_error_state(error_priv->i915);
Daniel Vetterd5442302012-04-27 15:17:40 +02001002
1003 return cnt;
1004}
1005
1006static int i915_error_state_open(struct inode *inode, struct file *file)
1007{
David Weinehall36cdd012016-08-22 13:59:31 +03001008 struct drm_i915_private *dev_priv = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +02001009 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +02001010
1011 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
1012 if (!error_priv)
1013 return -ENOMEM;
1014
Tvrtko Ursulin12ff05e2016-12-01 14:16:43 +00001015 error_priv->i915 = dev_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +02001016
David Weinehall36cdd012016-08-22 13:59:31 +03001017 i915_error_state_get(&dev_priv->drm, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +02001018
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001019 file->private_data = error_priv;
1020
1021 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +02001022}
1023
1024static int i915_error_state_release(struct inode *inode, struct file *file)
1025{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001026 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +02001027
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +03001028 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +02001029 kfree(error_priv);
1030
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001031 return 0;
1032}
1033
1034static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1035 size_t count, loff_t *pos)
1036{
1037 struct i915_error_state_file_priv *error_priv = file->private_data;
1038 struct drm_i915_error_state_buf error_str;
1039 loff_t tmp_pos = 0;
1040 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001041 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001042
Tvrtko Ursulin12ff05e2016-12-01 14:16:43 +00001043 ret = i915_error_state_buf_init(&error_str, error_priv->i915,
1044 count, *pos);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001045 if (ret)
1046 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001047
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001048 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001049 if (ret)
1050 goto out;
1051
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001052 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1053 error_str.buf,
1054 error_str.bytes);
1055
1056 if (ret_count < 0)
1057 ret = ret_count;
1058 else
1059 *pos = error_str.start + ret_count;
1060out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001061 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001062 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +02001063}
1064
1065static const struct file_operations i915_error_state_fops = {
1066 .owner = THIS_MODULE,
1067 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001068 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +02001069 .write = i915_error_state_write,
1070 .llseek = default_llseek,
1071 .release = i915_error_state_release,
1072};
1073
Chris Wilson98a2f412016-10-12 10:05:18 +01001074#endif
1075
Kees Cook647416f2013-03-10 14:10:06 -07001076static int
1077i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001078{
David Weinehall36cdd012016-08-22 13:59:31 +03001079 struct drm_i915_private *dev_priv = data;
Mika Kuoppala40633212012-12-04 15:12:00 +02001080
Joonas Lahtinen4c266ed2016-11-24 14:47:49 +00001081 *val = 1 + atomic_read(&dev_priv->gt.global_timeline.seqno);
Kees Cook647416f2013-03-10 14:10:06 -07001082 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +02001083}
1084
Kees Cook647416f2013-03-10 14:10:06 -07001085static int
1086i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001087{
David Weinehall36cdd012016-08-22 13:59:31 +03001088 struct drm_i915_private *dev_priv = data;
1089 struct drm_device *dev = &dev_priv->drm;
Mika Kuoppala40633212012-12-04 15:12:00 +02001090 int ret;
1091
Mika Kuoppala40633212012-12-04 15:12:00 +02001092 ret = mutex_lock_interruptible(&dev->struct_mutex);
1093 if (ret)
1094 return ret;
1095
Chris Wilson73cb9702016-10-28 13:58:46 +01001096 ret = i915_gem_set_global_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +02001097 mutex_unlock(&dev->struct_mutex);
1098
Kees Cook647416f2013-03-10 14:10:06 -07001099 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +02001100}
1101
Kees Cook647416f2013-03-10 14:10:06 -07001102DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1103 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001104 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +02001105
Deepak Sadb4bd12014-03-31 11:30:02 +05301106static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001107{
David Weinehall36cdd012016-08-22 13:59:31 +03001108 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1109 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001110 int ret = 0;
1111
1112 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001113
David Weinehall36cdd012016-08-22 13:59:31 +03001114 if (IS_GEN5(dev_priv)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001115 u16 rgvswctl = I915_READ16(MEMSWCTL);
1116 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1117
1118 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1119 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1120 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1121 MEMSTAT_VID_SHIFT);
1122 seq_printf(m, "Current P-state: %d\n",
1123 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
David Weinehall36cdd012016-08-22 13:59:31 +03001124 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Wayne Boyer666a4532015-12-09 12:29:35 -08001125 u32 freq_sts;
1126
1127 mutex_lock(&dev_priv->rps.hw_lock);
1128 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1129 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1130 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1131
1132 seq_printf(m, "actual GPU freq: %d MHz\n",
1133 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1134
1135 seq_printf(m, "current GPU freq: %d MHz\n",
1136 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1137
1138 seq_printf(m, "max GPU freq: %d MHz\n",
1139 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1140
1141 seq_printf(m, "min GPU freq: %d MHz\n",
1142 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1143
1144 seq_printf(m, "idle GPU freq: %d MHz\n",
1145 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1146
1147 seq_printf(m,
1148 "efficient (RPe) frequency: %d MHz\n",
1149 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1150 mutex_unlock(&dev_priv->rps.hw_lock);
David Weinehall36cdd012016-08-22 13:59:31 +03001151 } else if (INTEL_GEN(dev_priv) >= 6) {
Bob Paauwe35040562015-06-25 14:54:07 -07001152 u32 rp_state_limits;
1153 u32 gt_perf_status;
1154 u32 rp_state_cap;
Chris Wilson0d8f9492014-03-27 09:06:14 +00001155 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001156 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001157 u32 rpupei, rpcurup, rpprevup;
1158 u32 rpdownei, rpcurdown, rpprevdown;
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001159 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001160 int max_freq;
1161
Bob Paauwe35040562015-06-25 14:54:07 -07001162 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001163 if (IS_GEN9_LP(dev_priv)) {
Bob Paauwe35040562015-06-25 14:54:07 -07001164 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1165 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1166 } else {
1167 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1168 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1169 }
1170
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001171 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001172 ret = mutex_lock_interruptible(&dev->struct_mutex);
1173 if (ret)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001174 goto out;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001175
Mika Kuoppala59bad942015-01-16 11:34:40 +02001176 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001177
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001178 reqf = I915_READ(GEN6_RPNSWREQ);
David Weinehall36cdd012016-08-22 13:59:31 +03001179 if (IS_GEN9(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301180 reqf >>= 23;
1181 else {
1182 reqf &= ~GEN6_TURBO_DISABLE;
David Weinehall36cdd012016-08-22 13:59:31 +03001183 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301184 reqf >>= 24;
1185 else
1186 reqf >>= 25;
1187 }
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001188 reqf = intel_gpu_freq(dev_priv, reqf);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001189
Chris Wilson0d8f9492014-03-27 09:06:14 +00001190 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1191 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1192 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1193
Jesse Barnesccab5c82011-01-18 15:49:25 -08001194 rpstat = I915_READ(GEN6_RPSTAT1);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301195 rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
1196 rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
1197 rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
1198 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
1199 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
1200 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
David Weinehall36cdd012016-08-22 13:59:31 +03001201 if (IS_GEN9(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301202 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
David Weinehall36cdd012016-08-22 13:59:31 +03001203 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ben Widawskyf82855d2013-01-29 12:00:15 -08001204 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1205 else
1206 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001207 cagf = intel_gpu_freq(dev_priv, cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001208
Mika Kuoppala59bad942015-01-16 11:34:40 +02001209 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001210 mutex_unlock(&dev->struct_mutex);
1211
David Weinehall36cdd012016-08-22 13:59:31 +03001212 if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001213 pm_ier = I915_READ(GEN6_PMIER);
1214 pm_imr = I915_READ(GEN6_PMIMR);
1215 pm_isr = I915_READ(GEN6_PMISR);
1216 pm_iir = I915_READ(GEN6_PMIIR);
1217 pm_mask = I915_READ(GEN6_PMINTRMSK);
1218 } else {
1219 pm_ier = I915_READ(GEN8_GT_IER(2));
1220 pm_imr = I915_READ(GEN8_GT_IMR(2));
1221 pm_isr = I915_READ(GEN8_GT_ISR(2));
1222 pm_iir = I915_READ(GEN8_GT_IIR(2));
1223 pm_mask = I915_READ(GEN6_PMINTRMSK);
1224 }
Chris Wilson0d8f9492014-03-27 09:06:14 +00001225 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001226 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05301227 seq_printf(m, "pm_intr_keep: 0x%08x\n", dev_priv->rps.pm_intr_keep);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001228 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001229 seq_printf(m, "Render p-state ratio: %d\n",
David Weinehall36cdd012016-08-22 13:59:31 +03001230 (gt_perf_status & (IS_GEN9(dev_priv) ? 0x1ff00 : 0xff00)) >> 8);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001231 seq_printf(m, "Render p-state VID: %d\n",
1232 gt_perf_status & 0xff);
1233 seq_printf(m, "Render p-state limit: %d\n",
1234 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001235 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1236 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1237 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1238 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001239 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001240 seq_printf(m, "CAGF: %dMHz\n", cagf);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301241 seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
1242 rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
1243 seq_printf(m, "RP CUR UP: %d (%dus)\n",
1244 rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
1245 seq_printf(m, "RP PREV UP: %d (%dus)\n",
1246 rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
Chris Wilsond86ed342015-04-27 13:41:19 +01001247 seq_printf(m, "Up threshold: %d%%\n",
1248 dev_priv->rps.up_threshold);
1249
Akash Goeld6cda9c2016-04-23 00:05:46 +05301250 seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
1251 rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
1252 seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
1253 rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
1254 seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
1255 rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
Chris Wilsond86ed342015-04-27 13:41:19 +01001256 seq_printf(m, "Down threshold: %d%%\n",
1257 dev_priv->rps.down_threshold);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001258
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001259 max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
Bob Paauwe35040562015-06-25 14:54:07 -07001260 rp_state_cap >> 16) & 0xff;
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001261 max_freq *= (IS_GEN9_BC(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001262 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001263 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001264
1265 max_freq = (rp_state_cap & 0xff00) >> 8;
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001266 max_freq *= (IS_GEN9_BC(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001267 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001268 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001269
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001270 max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
Bob Paauwe35040562015-06-25 14:54:07 -07001271 rp_state_cap >> 0) & 0xff;
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001272 max_freq *= (IS_GEN9_BC(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001273 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001274 intel_gpu_freq(dev_priv, max_freq));
Ben Widawsky31c77382013-04-05 14:29:22 -07001275 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001276 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilsonaed242f2015-03-18 09:48:21 +00001277
Chris Wilsond86ed342015-04-27 13:41:19 +01001278 seq_printf(m, "Current freq: %d MHz\n",
1279 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1280 seq_printf(m, "Actual freq: %d MHz\n", cagf);
Chris Wilsonaed242f2015-03-18 09:48:21 +00001281 seq_printf(m, "Idle freq: %d MHz\n",
1282 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001283 seq_printf(m, "Min freq: %d MHz\n",
1284 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001285 seq_printf(m, "Boost freq: %d MHz\n",
1286 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001287 seq_printf(m, "Max freq: %d MHz\n",
1288 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1289 seq_printf(m,
1290 "efficient (RPe) frequency: %d MHz\n",
1291 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001292 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001293 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001294 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001295
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001296 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
Mika Kahola1170f282015-09-25 14:00:32 +03001297 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1298 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1299
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001300out:
1301 intel_runtime_pm_put(dev_priv);
1302 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001303}
1304
Ben Widawskyd6369512016-09-20 16:54:32 +03001305static void i915_instdone_info(struct drm_i915_private *dev_priv,
1306 struct seq_file *m,
1307 struct intel_instdone *instdone)
1308{
Ben Widawskyf9e61372016-09-20 16:54:33 +03001309 int slice;
1310 int subslice;
1311
Ben Widawskyd6369512016-09-20 16:54:32 +03001312 seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
1313 instdone->instdone);
1314
1315 if (INTEL_GEN(dev_priv) <= 3)
1316 return;
1317
1318 seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
1319 instdone->slice_common);
1320
1321 if (INTEL_GEN(dev_priv) <= 6)
1322 return;
1323
Ben Widawskyf9e61372016-09-20 16:54:33 +03001324 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1325 seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
1326 slice, subslice, instdone->sampler[slice][subslice]);
1327
1328 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1329 seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
1330 slice, subslice, instdone->row[slice][subslice]);
Ben Widawskyd6369512016-09-20 16:54:32 +03001331}
1332
Chris Wilsonf6544492015-01-26 18:03:04 +02001333static int i915_hangcheck_info(struct seq_file *m, void *unused)
1334{
David Weinehall36cdd012016-08-22 13:59:31 +03001335 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001336 struct intel_engine_cs *engine;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001337 u64 acthd[I915_NUM_ENGINES];
1338 u32 seqno[I915_NUM_ENGINES];
Ben Widawskyd6369512016-09-20 16:54:32 +03001339 struct intel_instdone instdone;
Dave Gordonc3232b12016-03-23 18:19:53 +00001340 enum intel_engine_id id;
Chris Wilsonf6544492015-01-26 18:03:04 +02001341
Chris Wilson8af29b02016-09-09 14:11:47 +01001342 if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
1343 seq_printf(m, "Wedged\n");
1344 if (test_bit(I915_RESET_IN_PROGRESS, &dev_priv->gpu_error.flags))
1345 seq_printf(m, "Reset in progress\n");
1346 if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
1347 seq_printf(m, "Waiter holding struct mutex\n");
1348 if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
1349 seq_printf(m, "struct_mutex blocked for reset\n");
1350
Chris Wilsonf6544492015-01-26 18:03:04 +02001351 if (!i915.enable_hangcheck) {
1352 seq_printf(m, "Hangcheck disabled\n");
1353 return 0;
1354 }
1355
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001356 intel_runtime_pm_get(dev_priv);
1357
Akash Goel3b3f1652016-10-13 22:44:48 +05301358 for_each_engine(engine, dev_priv, id) {
Chris Wilson7e37f882016-08-02 22:50:21 +01001359 acthd[id] = intel_engine_get_active_head(engine);
Chris Wilson1b7744e2016-07-01 17:23:17 +01001360 seqno[id] = intel_engine_get_seqno(engine);
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001361 }
1362
Akash Goel3b3f1652016-10-13 22:44:48 +05301363 intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001364
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001365 intel_runtime_pm_put(dev_priv);
1366
Chris Wilsonf6544492015-01-26 18:03:04 +02001367 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1368 seq_printf(m, "Hangcheck active, fires in %dms\n",
1369 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1370 jiffies));
1371 } else
1372 seq_printf(m, "Hangcheck inactive\n");
1373
Akash Goel3b3f1652016-10-13 22:44:48 +05301374 for_each_engine(engine, dev_priv, id) {
Chris Wilson33f53712016-10-04 21:11:32 +01001375 struct intel_breadcrumbs *b = &engine->breadcrumbs;
1376 struct rb_node *rb;
1377
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001378 seq_printf(m, "%s:\n", engine->name);
Chris Wilson14fd0d62016-04-07 07:29:10 +01001379 seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
Chris Wilsoncb399ea2016-11-01 10:03:16 +00001380 engine->hangcheck.seqno, seqno[id],
1381 intel_engine_last_submit(engine));
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001382 seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s\n",
Chris Wilson83348ba2016-08-09 17:47:51 +01001383 yesno(intel_engine_has_waiter(engine)),
1384 yesno(test_bit(engine->id,
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001385 &dev_priv->gpu_error.missed_irq_rings)),
1386 yesno(engine->hangcheck.stalled));
1387
Chris Wilsonf6168e32016-10-28 13:58:55 +01001388 spin_lock_irq(&b->lock);
Chris Wilson33f53712016-10-04 21:11:32 +01001389 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
Geliang Tangf802cf72016-12-19 22:43:49 +08001390 struct intel_wait *w = rb_entry(rb, typeof(*w), node);
Chris Wilson33f53712016-10-04 21:11:32 +01001391
1392 seq_printf(m, "\t%s [%d] waiting for %x\n",
1393 w->tsk->comm, w->tsk->pid, w->seqno);
1394 }
Chris Wilsonf6168e32016-10-28 13:58:55 +01001395 spin_unlock_irq(&b->lock);
Chris Wilson33f53712016-10-04 21:11:32 +01001396
Chris Wilsonf6544492015-01-26 18:03:04 +02001397 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001398 (long long)engine->hangcheck.acthd,
Dave Gordonc3232b12016-03-23 18:19:53 +00001399 (long long)acthd[id]);
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001400 seq_printf(m, "\taction = %s(%d) %d ms ago\n",
1401 hangcheck_action_to_str(engine->hangcheck.action),
1402 engine->hangcheck.action,
1403 jiffies_to_msecs(jiffies -
1404 engine->hangcheck.action_timestamp));
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001405
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001406 if (engine->id == RCS) {
Ben Widawskyd6369512016-09-20 16:54:32 +03001407 seq_puts(m, "\tinstdone read =\n");
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001408
Ben Widawskyd6369512016-09-20 16:54:32 +03001409 i915_instdone_info(dev_priv, m, &instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001410
Ben Widawskyd6369512016-09-20 16:54:32 +03001411 seq_puts(m, "\tinstdone accu =\n");
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001412
Ben Widawskyd6369512016-09-20 16:54:32 +03001413 i915_instdone_info(dev_priv, m,
1414 &engine->hangcheck.instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001415 }
Chris Wilsonf6544492015-01-26 18:03:04 +02001416 }
1417
1418 return 0;
1419}
1420
Ben Widawsky4d855292011-12-12 19:34:16 -08001421static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001422{
David Weinehall36cdd012016-08-22 13:59:31 +03001423 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001424 u32 rgvmodectl, rstdbyctl;
1425 u16 crstandvid;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001426
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001427 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001428
1429 rgvmodectl = I915_READ(MEMMODECTL);
1430 rstdbyctl = I915_READ(RSTDBYCTL);
1431 crstandvid = I915_READ16(CRSTANDVID);
1432
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001433 intel_runtime_pm_put(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001434
Jani Nikula742f4912015-09-03 11:16:09 +03001435 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001436 seq_printf(m, "Boost freq: %d\n",
1437 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1438 MEMMODE_BOOST_FREQ_SHIFT);
1439 seq_printf(m, "HW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001440 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001441 seq_printf(m, "SW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001442 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001443 seq_printf(m, "Gated voltage change: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001444 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001445 seq_printf(m, "Starting frequency: P%d\n",
1446 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001447 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001448 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001449 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1450 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1451 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1452 seq_printf(m, "Render standby enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001453 yesno(!(rstdbyctl & RCX_SW_EXIT)));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001454 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001455 switch (rstdbyctl & RSX_STATUS_MASK) {
1456 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001457 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001458 break;
1459 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001460 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001461 break;
1462 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001463 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001464 break;
1465 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001466 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001467 break;
1468 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001469 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001470 break;
1471 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001472 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001473 break;
1474 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001475 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001476 break;
1477 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001478
1479 return 0;
1480}
1481
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001482static int i915_forcewake_domains(struct seq_file *m, void *data)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001483{
David Weinehall36cdd012016-08-22 13:59:31 +03001484 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001485 struct intel_uncore_forcewake_domain *fw_domain;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001486
1487 spin_lock_irq(&dev_priv->uncore.lock);
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001488 for_each_fw_domain(fw_domain, dev_priv) {
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001489 seq_printf(m, "%s.wake_count = %u\n",
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001490 intel_uncore_forcewake_domain_to_str(fw_domain->id),
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001491 fw_domain->wake_count);
1492 }
1493 spin_unlock_irq(&dev_priv->uncore.lock);
1494
1495 return 0;
1496}
1497
Deepak S669ab5a2014-01-10 15:18:26 +05301498static int vlv_drpc_info(struct seq_file *m)
1499{
David Weinehall36cdd012016-08-22 13:59:31 +03001500 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001501 u32 rpmodectl1, rcctl1, pw_status;
Deepak S669ab5a2014-01-10 15:18:26 +05301502
Imre Deakd46c0512014-04-14 20:24:27 +03001503 intel_runtime_pm_get(dev_priv);
1504
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001505 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
Deepak S669ab5a2014-01-10 15:18:26 +05301506 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1507 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1508
Imre Deakd46c0512014-04-14 20:24:27 +03001509 intel_runtime_pm_put(dev_priv);
1510
Deepak S669ab5a2014-01-10 15:18:26 +05301511 seq_printf(m, "Video Turbo Mode: %s\n",
1512 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1513 seq_printf(m, "Turbo enabled: %s\n",
1514 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1515 seq_printf(m, "HW control enabled: %s\n",
1516 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1517 seq_printf(m, "SW control enabled: %s\n",
1518 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1519 GEN6_RP_MEDIA_SW_MODE));
1520 seq_printf(m, "RC6 Enabled: %s\n",
1521 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1522 GEN6_RC_CTL_EI_MODE(1))));
1523 seq_printf(m, "Render Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001524 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301525 seq_printf(m, "Media Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001526 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301527
Imre Deak9cc19be2014-04-14 20:24:24 +03001528 seq_printf(m, "Render RC6 residency since boot: %u\n",
1529 I915_READ(VLV_GT_RENDER_RC6));
1530 seq_printf(m, "Media RC6 residency since boot: %u\n",
1531 I915_READ(VLV_GT_MEDIA_RC6));
1532
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001533 return i915_forcewake_domains(m, NULL);
Deepak S669ab5a2014-01-10 15:18:26 +05301534}
1535
Ben Widawsky4d855292011-12-12 19:34:16 -08001536static int gen6_drpc_info(struct seq_file *m)
1537{
David Weinehall36cdd012016-08-22 13:59:31 +03001538 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1539 struct drm_device *dev = &dev_priv->drm;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001540 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Akash Goelf2dd7572016-06-27 20:10:01 +05301541 u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001542 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001543 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001544
1545 ret = mutex_lock_interruptible(&dev->struct_mutex);
1546 if (ret)
1547 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001548 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001549
Chris Wilson907b28c2013-07-19 20:36:52 +01001550 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001551 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
Chris Wilson907b28c2013-07-19 20:36:52 +01001552 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001553
1554 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001555 seq_puts(m, "RC information inaccurate because somebody "
1556 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001557 } else {
1558 /* NB: we cannot use forcewake, else we read the wrong values */
1559 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1560 udelay(10);
1561 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1562 }
1563
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03001564 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001565 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001566
1567 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1568 rcctl1 = I915_READ(GEN6_RC_CONTROL);
David Weinehall36cdd012016-08-22 13:59:31 +03001569 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301570 gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
1571 gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
1572 }
Ben Widawsky4d855292011-12-12 19:34:16 -08001573 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001574 mutex_lock(&dev_priv->rps.hw_lock);
1575 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1576 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001577
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001578 intel_runtime_pm_put(dev_priv);
1579
Ben Widawsky4d855292011-12-12 19:34:16 -08001580 seq_printf(m, "Video Turbo Mode: %s\n",
1581 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1582 seq_printf(m, "HW control enabled: %s\n",
1583 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1584 seq_printf(m, "SW control enabled: %s\n",
1585 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1586 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001587 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001588 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1589 seq_printf(m, "RC6 Enabled: %s\n",
1590 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
David Weinehall36cdd012016-08-22 13:59:31 +03001591 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301592 seq_printf(m, "Render Well Gating Enabled: %s\n",
1593 yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
1594 seq_printf(m, "Media Well Gating Enabled: %s\n",
1595 yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
1596 }
Ben Widawsky4d855292011-12-12 19:34:16 -08001597 seq_printf(m, "Deep RC6 Enabled: %s\n",
1598 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1599 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1600 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001601 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001602 switch (gt_core_status & GEN6_RCn_MASK) {
1603 case GEN6_RC0:
1604 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001605 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001606 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001607 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001608 break;
1609 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001610 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001611 break;
1612 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001613 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001614 break;
1615 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001616 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001617 break;
1618 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001619 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001620 break;
1621 }
1622
1623 seq_printf(m, "Core Power Down: %s\n",
1624 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
David Weinehall36cdd012016-08-22 13:59:31 +03001625 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301626 seq_printf(m, "Render Power Well: %s\n",
1627 (gen9_powergate_status &
1628 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
1629 seq_printf(m, "Media Power Well: %s\n",
1630 (gen9_powergate_status &
1631 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
1632 }
Ben Widawskycce66a22012-03-27 18:59:38 -07001633
1634 /* Not exactly sure what this is */
1635 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1636 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1637 seq_printf(m, "RC6 residency since boot: %u\n",
1638 I915_READ(GEN6_GT_GFX_RC6));
1639 seq_printf(m, "RC6+ residency since boot: %u\n",
1640 I915_READ(GEN6_GT_GFX_RC6p));
1641 seq_printf(m, "RC6++ residency since boot: %u\n",
1642 I915_READ(GEN6_GT_GFX_RC6pp));
1643
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001644 seq_printf(m, "RC6 voltage: %dmV\n",
1645 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1646 seq_printf(m, "RC6+ voltage: %dmV\n",
1647 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1648 seq_printf(m, "RC6++ voltage: %dmV\n",
1649 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Akash Goelf2dd7572016-06-27 20:10:01 +05301650 return i915_forcewake_domains(m, NULL);
Ben Widawsky4d855292011-12-12 19:34:16 -08001651}
1652
1653static int i915_drpc_info(struct seq_file *m, void *unused)
1654{
David Weinehall36cdd012016-08-22 13:59:31 +03001655 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ben Widawsky4d855292011-12-12 19:34:16 -08001656
David Weinehall36cdd012016-08-22 13:59:31 +03001657 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S669ab5a2014-01-10 15:18:26 +05301658 return vlv_drpc_info(m);
David Weinehall36cdd012016-08-22 13:59:31 +03001659 else if (INTEL_GEN(dev_priv) >= 6)
Ben Widawsky4d855292011-12-12 19:34:16 -08001660 return gen6_drpc_info(m);
1661 else
1662 return ironlake_drpc_info(m);
1663}
1664
Daniel Vetter9a851782015-06-18 10:30:22 +02001665static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1666{
David Weinehall36cdd012016-08-22 13:59:31 +03001667 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Daniel Vetter9a851782015-06-18 10:30:22 +02001668
1669 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1670 dev_priv->fb_tracking.busy_bits);
1671
1672 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1673 dev_priv->fb_tracking.flip_bits);
1674
1675 return 0;
1676}
1677
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001678static int i915_fbc_status(struct seq_file *m, void *unused)
1679{
David Weinehall36cdd012016-08-22 13:59:31 +03001680 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001681
David Weinehall36cdd012016-08-22 13:59:31 +03001682 if (!HAS_FBC(dev_priv)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001683 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001684 return 0;
1685 }
1686
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001687 intel_runtime_pm_get(dev_priv);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001688 mutex_lock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001689
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001690 if (intel_fbc_is_active(dev_priv))
Damien Lespiau267f0c92013-06-24 22:59:48 +01001691 seq_puts(m, "FBC enabled\n");
Paulo Zanoni2e8144a2015-06-12 14:36:20 -03001692 else
1693 seq_printf(m, "FBC disabled: %s\n",
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001694 dev_priv->fbc.no_fbc_reason);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001695
Paulo Zanoni0fc6a9d2016-10-21 13:55:46 -02001696 if (intel_fbc_is_active(dev_priv) && INTEL_GEN(dev_priv) >= 7) {
1697 uint32_t mask = INTEL_GEN(dev_priv) >= 8 ?
1698 BDW_FBC_COMPRESSION_MASK :
1699 IVB_FBC_COMPRESSION_MASK;
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001700 seq_printf(m, "Compressing: %s\n",
Paulo Zanoni0fc6a9d2016-10-21 13:55:46 -02001701 yesno(I915_READ(FBC_STATUS2) & mask));
1702 }
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001703
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001704 mutex_unlock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001705 intel_runtime_pm_put(dev_priv);
1706
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001707 return 0;
1708}
1709
Rodrigo Vivida46f932014-08-01 02:04:45 -07001710static int i915_fbc_fc_get(void *data, u64 *val)
1711{
David Weinehall36cdd012016-08-22 13:59:31 +03001712 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001713
David Weinehall36cdd012016-08-22 13:59:31 +03001714 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001715 return -ENODEV;
1716
Rodrigo Vivida46f932014-08-01 02:04:45 -07001717 *val = dev_priv->fbc.false_color;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001718
1719 return 0;
1720}
1721
1722static int i915_fbc_fc_set(void *data, u64 val)
1723{
David Weinehall36cdd012016-08-22 13:59:31 +03001724 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001725 u32 reg;
1726
David Weinehall36cdd012016-08-22 13:59:31 +03001727 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001728 return -ENODEV;
1729
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001730 mutex_lock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001731
1732 reg = I915_READ(ILK_DPFC_CONTROL);
1733 dev_priv->fbc.false_color = val;
1734
1735 I915_WRITE(ILK_DPFC_CONTROL, val ?
1736 (reg | FBC_CTL_FALSE_COLOR) :
1737 (reg & ~FBC_CTL_FALSE_COLOR));
1738
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001739 mutex_unlock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001740 return 0;
1741}
1742
1743DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1744 i915_fbc_fc_get, i915_fbc_fc_set,
1745 "%llu\n");
1746
Paulo Zanoni92d44622013-05-31 16:33:24 -03001747static int i915_ips_status(struct seq_file *m, void *unused)
1748{
David Weinehall36cdd012016-08-22 13:59:31 +03001749 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanoni92d44622013-05-31 16:33:24 -03001750
David Weinehall36cdd012016-08-22 13:59:31 +03001751 if (!HAS_IPS(dev_priv)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001752 seq_puts(m, "not supported\n");
1753 return 0;
1754 }
1755
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001756 intel_runtime_pm_get(dev_priv);
1757
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001758 seq_printf(m, "Enabled by kernel parameter: %s\n",
1759 yesno(i915.enable_ips));
1760
David Weinehall36cdd012016-08-22 13:59:31 +03001761 if (INTEL_GEN(dev_priv) >= 8) {
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001762 seq_puts(m, "Currently: unknown\n");
1763 } else {
1764 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1765 seq_puts(m, "Currently: enabled\n");
1766 else
1767 seq_puts(m, "Currently: disabled\n");
1768 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001769
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001770 intel_runtime_pm_put(dev_priv);
1771
Paulo Zanoni92d44622013-05-31 16:33:24 -03001772 return 0;
1773}
1774
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001775static int i915_sr_status(struct seq_file *m, void *unused)
1776{
David Weinehall36cdd012016-08-22 13:59:31 +03001777 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001778 bool sr_enabled = false;
1779
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001780 intel_runtime_pm_get(dev_priv);
Chris Wilson9c870d02016-10-24 13:42:15 +01001781 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001782
David Weinehall36cdd012016-08-22 13:59:31 +03001783 if (HAS_PCH_SPLIT(dev_priv))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001784 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Jani Nikulac0f86832016-12-07 12:13:04 +02001785 else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
David Weinehall36cdd012016-08-22 13:59:31 +03001786 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001787 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001788 else if (IS_I915GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001789 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001790 else if (IS_PINEVIEW(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001791 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001792 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ander Conselvan de Oliveira77b64552015-06-02 14:17:47 +03001793 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001794
Chris Wilson9c870d02016-10-24 13:42:15 +01001795 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001796 intel_runtime_pm_put(dev_priv);
1797
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +00001798 seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001799
1800 return 0;
1801}
1802
Jesse Barnes7648fa92010-05-20 14:28:11 -07001803static int i915_emon_status(struct seq_file *m, void *unused)
1804{
David Weinehall36cdd012016-08-22 13:59:31 +03001805 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1806 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001807 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001808 int ret;
1809
David Weinehall36cdd012016-08-22 13:59:31 +03001810 if (!IS_GEN5(dev_priv))
Chris Wilson582be6b2012-04-30 19:35:02 +01001811 return -ENODEV;
1812
Chris Wilsonde227ef2010-07-03 07:58:38 +01001813 ret = mutex_lock_interruptible(&dev->struct_mutex);
1814 if (ret)
1815 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001816
1817 temp = i915_mch_val(dev_priv);
1818 chipset = i915_chipset_val(dev_priv);
1819 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001820 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001821
1822 seq_printf(m, "GMCH temp: %ld\n", temp);
1823 seq_printf(m, "Chipset power: %ld\n", chipset);
1824 seq_printf(m, "GFX power: %ld\n", gfx);
1825 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1826
1827 return 0;
1828}
1829
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001830static int i915_ring_freq_table(struct seq_file *m, void *unused)
1831{
David Weinehall36cdd012016-08-22 13:59:31 +03001832 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001833 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001834 int gpu_freq, ia_freq;
Akash Goelf936ec32015-06-29 14:50:22 +05301835 unsigned int max_gpu_freq, min_gpu_freq;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001836
Carlos Santa26310342016-08-17 12:30:41 -07001837 if (!HAS_LLC(dev_priv)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001838 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001839 return 0;
1840 }
1841
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001842 intel_runtime_pm_get(dev_priv);
1843
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001844 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001845 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001846 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001847
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001848 if (IS_GEN9_BC(dev_priv)) {
Akash Goelf936ec32015-06-29 14:50:22 +05301849 /* Convert GT frequency to 50 HZ units */
1850 min_gpu_freq =
1851 dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
1852 max_gpu_freq =
1853 dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
1854 } else {
1855 min_gpu_freq = dev_priv->rps.min_freq_softlimit;
1856 max_gpu_freq = dev_priv->rps.max_freq_softlimit;
1857 }
1858
Damien Lespiau267f0c92013-06-24 22:59:48 +01001859 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001860
Akash Goelf936ec32015-06-29 14:50:22 +05301861 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001862 ia_freq = gpu_freq;
1863 sandybridge_pcode_read(dev_priv,
1864 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1865 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001866 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
Akash Goelf936ec32015-06-29 14:50:22 +05301867 intel_gpu_freq(dev_priv, (gpu_freq *
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001868 (IS_GEN9_BC(dev_priv) ?
1869 GEN9_FREQ_SCALER : 1))),
Chris Wilson3ebecd02013-04-12 19:10:13 +01001870 ((ia_freq >> 0) & 0xff) * 100,
1871 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001872 }
1873
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001874 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001875
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001876out:
1877 intel_runtime_pm_put(dev_priv);
1878 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001879}
1880
Chris Wilson44834a62010-08-19 16:09:23 +01001881static int i915_opregion(struct seq_file *m, void *unused)
1882{
David Weinehall36cdd012016-08-22 13:59:31 +03001883 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1884 struct drm_device *dev = &dev_priv->drm;
Chris Wilson44834a62010-08-19 16:09:23 +01001885 struct intel_opregion *opregion = &dev_priv->opregion;
1886 int ret;
1887
1888 ret = mutex_lock_interruptible(&dev->struct_mutex);
1889 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001890 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001891
Jani Nikula2455a8e2015-12-14 12:50:53 +02001892 if (opregion->header)
1893 seq_write(m, opregion->header, OPREGION_SIZE);
Chris Wilson44834a62010-08-19 16:09:23 +01001894
1895 mutex_unlock(&dev->struct_mutex);
1896
Daniel Vetter0d38f002012-04-21 22:49:10 +02001897out:
Chris Wilson44834a62010-08-19 16:09:23 +01001898 return 0;
1899}
1900
Jani Nikulaada8f952015-12-15 13:17:12 +02001901static int i915_vbt(struct seq_file *m, void *unused)
1902{
David Weinehall36cdd012016-08-22 13:59:31 +03001903 struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
Jani Nikulaada8f952015-12-15 13:17:12 +02001904
1905 if (opregion->vbt)
1906 seq_write(m, opregion->vbt, opregion->vbt_size);
1907
1908 return 0;
1909}
1910
Chris Wilson37811fc2010-08-25 22:45:57 +01001911static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1912{
David Weinehall36cdd012016-08-22 13:59:31 +03001913 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1914 struct drm_device *dev = &dev_priv->drm;
Namrta Salonieb13b8402015-11-27 13:43:11 +05301915 struct intel_framebuffer *fbdev_fb = NULL;
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001916 struct drm_framebuffer *drm_fb;
Chris Wilson188c1ab2016-04-03 14:14:20 +01001917 int ret;
1918
1919 ret = mutex_lock_interruptible(&dev->struct_mutex);
1920 if (ret)
1921 return ret;
Chris Wilson37811fc2010-08-25 22:45:57 +01001922
Daniel Vetter06957262015-08-10 13:34:08 +02001923#ifdef CONFIG_DRM_FBDEV_EMULATION
David Weinehall36cdd012016-08-22 13:59:31 +03001924 if (dev_priv->fbdev) {
1925 fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
Chris Wilson37811fc2010-08-25 22:45:57 +01001926
Chris Wilson25bcce92016-07-02 15:36:00 +01001927 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1928 fbdev_fb->base.width,
1929 fbdev_fb->base.height,
Ville Syrjäläb00c6002016-12-14 23:31:35 +02001930 fbdev_fb->base.format->depth,
Ville Syrjälä272725c2016-12-14 23:32:20 +02001931 fbdev_fb->base.format->cpp[0] * 8,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02001932 fbdev_fb->base.modifier,
Chris Wilson25bcce92016-07-02 15:36:00 +01001933 drm_framebuffer_read_refcount(&fbdev_fb->base));
1934 describe_obj(m, fbdev_fb->obj);
1935 seq_putc(m, '\n');
1936 }
Daniel Vetter4520f532013-10-09 09:18:51 +02001937#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001938
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001939 mutex_lock(&dev->mode_config.fb_lock);
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001940 drm_for_each_fb(drm_fb, dev) {
Namrta Salonieb13b8402015-11-27 13:43:11 +05301941 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
1942 if (fb == fbdev_fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001943 continue;
1944
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001945 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001946 fb->base.width,
1947 fb->base.height,
Ville Syrjäläb00c6002016-12-14 23:31:35 +02001948 fb->base.format->depth,
Ville Syrjälä272725c2016-12-14 23:32:20 +02001949 fb->base.format->cpp[0] * 8,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02001950 fb->base.modifier,
Dave Airlie747a5982016-04-15 15:10:35 +10001951 drm_framebuffer_read_refcount(&fb->base));
Chris Wilson05394f32010-11-08 19:18:58 +00001952 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001953 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001954 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001955 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson188c1ab2016-04-03 14:14:20 +01001956 mutex_unlock(&dev->struct_mutex);
Chris Wilson37811fc2010-08-25 22:45:57 +01001957
1958 return 0;
1959}
1960
Chris Wilson7e37f882016-08-02 22:50:21 +01001961static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001962{
1963 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
Chris Wilson7e37f882016-08-02 22:50:21 +01001964 ring->space, ring->head, ring->tail,
1965 ring->last_retired_head);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001966}
1967
Ben Widawskye76d3632011-03-19 18:14:29 -07001968static int i915_context_status(struct seq_file *m, void *unused)
1969{
David Weinehall36cdd012016-08-22 13:59:31 +03001970 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1971 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001972 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01001973 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05301974 enum intel_engine_id id;
Dave Gordonc3232b12016-03-23 18:19:53 +00001975 int ret;
Ben Widawskye76d3632011-03-19 18:14:29 -07001976
Daniel Vetterf3d28872014-05-29 23:23:08 +02001977 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001978 if (ret)
1979 return ret;
1980
Ben Widawskya33afea2013-09-17 21:12:45 -07001981 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Chris Wilson5d1808e2016-04-28 09:56:51 +01001982 seq_printf(m, "HW context %u ", ctx->hw_id);
Chris Wilsonc84455b2016-08-15 10:49:08 +01001983 if (ctx->pid) {
Chris Wilsond28b99a2016-05-24 14:53:39 +01001984 struct task_struct *task;
1985
Chris Wilsonc84455b2016-08-15 10:49:08 +01001986 task = get_pid_task(ctx->pid, PIDTYPE_PID);
Chris Wilsond28b99a2016-05-24 14:53:39 +01001987 if (task) {
1988 seq_printf(m, "(%s [%d]) ",
1989 task->comm, task->pid);
1990 put_task_struct(task);
1991 }
Chris Wilsonc84455b2016-08-15 10:49:08 +01001992 } else if (IS_ERR(ctx->file_priv)) {
1993 seq_puts(m, "(deleted) ");
Chris Wilsond28b99a2016-05-24 14:53:39 +01001994 } else {
1995 seq_puts(m, "(kernel) ");
1996 }
1997
Chris Wilsonbca44d82016-05-24 14:53:41 +01001998 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
1999 seq_putc(m, '\n');
Ben Widawskya33afea2013-09-17 21:12:45 -07002000
Akash Goel3b3f1652016-10-13 22:44:48 +05302001 for_each_engine(engine, dev_priv, id) {
Chris Wilsonbca44d82016-05-24 14:53:41 +01002002 struct intel_context *ce = &ctx->engine[engine->id];
2003
2004 seq_printf(m, "%s: ", engine->name);
2005 seq_putc(m, ce->initialised ? 'I' : 'i');
2006 if (ce->state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002007 describe_obj(m, ce->state->obj);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002008 if (ce->ring)
Chris Wilson7e37f882016-08-02 22:50:21 +01002009 describe_ctx_ring(m, ce->ring);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01002010 seq_putc(m, '\n');
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01002011 }
2012
Ben Widawskya33afea2013-09-17 21:12:45 -07002013 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08002014 }
2015
Daniel Vetterf3d28872014-05-29 23:23:08 +02002016 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07002017
2018 return 0;
2019}
2020
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002021static void i915_dump_lrc_obj(struct seq_file *m,
Chris Wilsone2efd132016-05-24 14:53:34 +01002022 struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002023 struct intel_engine_cs *engine)
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002024{
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002025 struct i915_vma *vma = ctx->engine[engine->id].state;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002026 struct page *page;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002027 int j;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002028
Chris Wilson7069b142016-04-28 09:56:52 +01002029 seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);
2030
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002031 if (!vma) {
2032 seq_puts(m, "\tFake context\n");
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002033 return;
2034 }
2035
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002036 if (vma->flags & I915_VMA_GLOBAL_BIND)
2037 seq_printf(m, "\tBound in GGTT at 0x%08x\n",
Chris Wilsonbde13eb2016-08-15 10:49:07 +01002038 i915_ggtt_offset(vma));
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002039
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002040 if (i915_gem_object_pin_pages(vma->obj)) {
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002041 seq_puts(m, "\tFailed to get pages for context object\n\n");
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002042 return;
2043 }
2044
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002045 page = i915_gem_object_get_page(vma->obj, LRC_STATE_PN);
2046 if (page) {
2047 u32 *reg_state = kmap_atomic(page);
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002048
2049 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002050 seq_printf(m,
2051 "\t[0x%04x] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2052 j * 4,
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002053 reg_state[j], reg_state[j + 1],
2054 reg_state[j + 2], reg_state[j + 3]);
2055 }
2056 kunmap_atomic(reg_state);
2057 }
2058
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002059 i915_gem_object_unpin_pages(vma->obj);
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002060 seq_putc(m, '\n');
2061}
2062
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002063static int i915_dump_lrc(struct seq_file *m, void *unused)
2064{
David Weinehall36cdd012016-08-22 13:59:31 +03002065 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2066 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002067 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01002068 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05302069 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002070 int ret;
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002071
2072 if (!i915.enable_execlists) {
2073 seq_printf(m, "Logical Ring Contexts are disabled\n");
2074 return 0;
2075 }
2076
2077 ret = mutex_lock_interruptible(&dev->struct_mutex);
2078 if (ret)
2079 return ret;
2080
Dave Gordone28e4042016-01-19 19:02:55 +00002081 list_for_each_entry(ctx, &dev_priv->context_list, link)
Akash Goel3b3f1652016-10-13 22:44:48 +05302082 for_each_engine(engine, dev_priv, id)
Chris Wilson24f1d3c2016-04-28 09:56:53 +01002083 i915_dump_lrc_obj(m, ctx, engine);
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002084
2085 mutex_unlock(&dev->struct_mutex);
2086
2087 return 0;
2088}
2089
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002090static const char *swizzle_string(unsigned swizzle)
2091{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01002092 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002093 case I915_BIT_6_SWIZZLE_NONE:
2094 return "none";
2095 case I915_BIT_6_SWIZZLE_9:
2096 return "bit9";
2097 case I915_BIT_6_SWIZZLE_9_10:
2098 return "bit9/bit10";
2099 case I915_BIT_6_SWIZZLE_9_11:
2100 return "bit9/bit11";
2101 case I915_BIT_6_SWIZZLE_9_10_11:
2102 return "bit9/bit10/bit11";
2103 case I915_BIT_6_SWIZZLE_9_17:
2104 return "bit9/bit17";
2105 case I915_BIT_6_SWIZZLE_9_10_17:
2106 return "bit9/bit10/bit17";
2107 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09002108 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002109 }
2110
2111 return "bug";
2112}
2113
2114static int i915_swizzle_info(struct seq_file *m, void *data)
2115{
David Weinehall36cdd012016-08-22 13:59:31 +03002116 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002117
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002118 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002119
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002120 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2121 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2122 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2123 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2124
David Weinehall36cdd012016-08-22 13:59:31 +03002125 if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002126 seq_printf(m, "DDC = 0x%08x\n",
2127 I915_READ(DCC));
Daniel Vetter656bfa32014-11-20 09:26:30 +01002128 seq_printf(m, "DDC2 = 0x%08x\n",
2129 I915_READ(DCC2));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002130 seq_printf(m, "C0DRB3 = 0x%04x\n",
2131 I915_READ16(C0DRB3));
2132 seq_printf(m, "C1DRB3 = 0x%04x\n",
2133 I915_READ16(C1DRB3));
David Weinehall36cdd012016-08-22 13:59:31 +03002134 } else if (INTEL_GEN(dev_priv) >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002135 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2136 I915_READ(MAD_DIMM_C0));
2137 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2138 I915_READ(MAD_DIMM_C1));
2139 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2140 I915_READ(MAD_DIMM_C2));
2141 seq_printf(m, "TILECTL = 0x%08x\n",
2142 I915_READ(TILECTL));
David Weinehall36cdd012016-08-22 13:59:31 +03002143 if (INTEL_GEN(dev_priv) >= 8)
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002144 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2145 I915_READ(GAMTARBMODE));
2146 else
2147 seq_printf(m, "ARB_MODE = 0x%08x\n",
2148 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002149 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2150 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002151 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01002152
2153 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2154 seq_puts(m, "L-shaped memory detected\n");
2155
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002156 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002157
2158 return 0;
2159}
2160
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002161static int per_file_ctx(int id, void *ptr, void *data)
2162{
Chris Wilsone2efd132016-05-24 14:53:34 +01002163 struct i915_gem_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002164 struct seq_file *m = data;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002165 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2166
2167 if (!ppgtt) {
2168 seq_printf(m, " no ppgtt for context %d\n",
2169 ctx->user_handle);
2170 return 0;
2171 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002172
Oscar Mateof83d6512014-05-22 14:13:38 +01002173 if (i915_gem_context_is_default(ctx))
2174 seq_puts(m, " default context:\n");
2175 else
Oscar Mateo821d66d2014-07-03 16:28:00 +01002176 seq_printf(m, " context %d:\n", ctx->user_handle);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002177 ppgtt->debug_dump(ppgtt, m);
2178
2179 return 0;
2180}
2181
David Weinehall36cdd012016-08-22 13:59:31 +03002182static void gen8_ppgtt_info(struct seq_file *m,
2183 struct drm_i915_private *dev_priv)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002184{
Ben Widawsky77df6772013-11-02 21:07:30 -07002185 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
Akash Goel3b3f1652016-10-13 22:44:48 +05302186 struct intel_engine_cs *engine;
2187 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002188 int i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002189
Ben Widawsky77df6772013-11-02 21:07:30 -07002190 if (!ppgtt)
2191 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002192
Akash Goel3b3f1652016-10-13 22:44:48 +05302193 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002194 seq_printf(m, "%s\n", engine->name);
Ben Widawsky77df6772013-11-02 21:07:30 -07002195 for (i = 0; i < 4; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002196 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
Ben Widawsky77df6772013-11-02 21:07:30 -07002197 pdp <<= 32;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002198 pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03002199 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07002200 }
2201 }
2202}
2203
David Weinehall36cdd012016-08-22 13:59:31 +03002204static void gen6_ppgtt_info(struct seq_file *m,
2205 struct drm_i915_private *dev_priv)
Ben Widawsky77df6772013-11-02 21:07:30 -07002206{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002207 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302208 enum intel_engine_id id;
Ben Widawsky77df6772013-11-02 21:07:30 -07002209
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002210 if (IS_GEN6(dev_priv))
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002211 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2212
Akash Goel3b3f1652016-10-13 22:44:48 +05302213 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002214 seq_printf(m, "%s\n", engine->name);
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002215 if (IS_GEN7(dev_priv))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002216 seq_printf(m, "GFX_MODE: 0x%08x\n",
2217 I915_READ(RING_MODE_GEN7(engine)));
2218 seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
2219 I915_READ(RING_PP_DIR_BASE(engine)));
2220 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
2221 I915_READ(RING_PP_DIR_BASE_READ(engine)));
2222 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
2223 I915_READ(RING_PP_DIR_DCLV(engine)));
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002224 }
2225 if (dev_priv->mm.aliasing_ppgtt) {
2226 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2227
Damien Lespiau267f0c92013-06-24 22:59:48 +01002228 seq_puts(m, "aliasing PPGTT:\n");
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002229 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002230
Ben Widawsky87d60b62013-12-06 14:11:29 -08002231 ppgtt->debug_dump(ppgtt, m);
Daniel Vetterae6c4802014-08-06 15:04:53 +02002232 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002233
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002234 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07002235}
2236
2237static int i915_ppgtt_info(struct seq_file *m, void *data)
2238{
David Weinehall36cdd012016-08-22 13:59:31 +03002239 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2240 struct drm_device *dev = &dev_priv->drm;
Michel Thierryea91e402015-07-29 17:23:57 +01002241 struct drm_file *file;
Chris Wilson637ee292016-08-22 14:28:20 +01002242 int ret;
Ben Widawsky77df6772013-11-02 21:07:30 -07002243
Chris Wilson637ee292016-08-22 14:28:20 +01002244 mutex_lock(&dev->filelist_mutex);
2245 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawsky77df6772013-11-02 21:07:30 -07002246 if (ret)
Chris Wilson637ee292016-08-22 14:28:20 +01002247 goto out_unlock;
2248
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002249 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002250
David Weinehall36cdd012016-08-22 13:59:31 +03002251 if (INTEL_GEN(dev_priv) >= 8)
2252 gen8_ppgtt_info(m, dev_priv);
2253 else if (INTEL_GEN(dev_priv) >= 6)
2254 gen6_ppgtt_info(m, dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002255
Michel Thierryea91e402015-07-29 17:23:57 +01002256 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2257 struct drm_i915_file_private *file_priv = file->driver_priv;
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002258 struct task_struct *task;
Michel Thierryea91e402015-07-29 17:23:57 +01002259
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002260 task = get_pid_task(file->pid, PIDTYPE_PID);
Dan Carpenter06812762015-10-02 18:14:22 +03002261 if (!task) {
2262 ret = -ESRCH;
Chris Wilson637ee292016-08-22 14:28:20 +01002263 goto out_rpm;
Dan Carpenter06812762015-10-02 18:14:22 +03002264 }
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002265 seq_printf(m, "\nproc: %s\n", task->comm);
2266 put_task_struct(task);
Michel Thierryea91e402015-07-29 17:23:57 +01002267 idr_for_each(&file_priv->context_idr, per_file_ctx,
2268 (void *)(unsigned long)m);
2269 }
2270
Chris Wilson637ee292016-08-22 14:28:20 +01002271out_rpm:
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002272 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002273 mutex_unlock(&dev->struct_mutex);
Chris Wilson637ee292016-08-22 14:28:20 +01002274out_unlock:
2275 mutex_unlock(&dev->filelist_mutex);
Dan Carpenter06812762015-10-02 18:14:22 +03002276 return ret;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002277}
2278
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002279static int count_irq_waiters(struct drm_i915_private *i915)
2280{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002281 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302282 enum intel_engine_id id;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002283 int count = 0;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002284
Akash Goel3b3f1652016-10-13 22:44:48 +05302285 for_each_engine(engine, i915, id)
Chris Wilson688e6c72016-07-01 17:23:15 +01002286 count += intel_engine_has_waiter(engine);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002287
2288 return count;
2289}
2290
Chris Wilson7466c292016-08-15 09:49:33 +01002291static const char *rps_power_to_str(unsigned int power)
2292{
2293 static const char * const strings[] = {
2294 [LOW_POWER] = "low power",
2295 [BETWEEN] = "mixed",
2296 [HIGH_POWER] = "high power",
2297 };
2298
2299 if (power >= ARRAY_SIZE(strings) || !strings[power])
2300 return "unknown";
2301
2302 return strings[power];
2303}
2304
Chris Wilson1854d5c2015-04-07 16:20:32 +01002305static int i915_rps_boost_info(struct seq_file *m, void *data)
2306{
David Weinehall36cdd012016-08-22 13:59:31 +03002307 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2308 struct drm_device *dev = &dev_priv->drm;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002309 struct drm_file *file;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002310
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002311 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
Chris Wilson28176ef2016-10-28 13:58:56 +01002312 seq_printf(m, "GPU busy? %s [%d requests]\n",
2313 yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002314 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
Chris Wilson7466c292016-08-15 09:49:33 +01002315 seq_printf(m, "Frequency requested %d\n",
2316 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
2317 seq_printf(m, " min hard:%d, soft:%d; max soft:%d, hard:%d\n",
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002318 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2319 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2320 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2321 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilson7466c292016-08-15 09:49:33 +01002322 seq_printf(m, " idle:%d, efficient:%d, boost:%d\n",
2323 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
2324 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
2325 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002326
2327 mutex_lock(&dev->filelist_mutex);
Chris Wilson8d3afd72015-05-21 21:01:47 +01002328 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002329 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2330 struct drm_i915_file_private *file_priv = file->driver_priv;
2331 struct task_struct *task;
2332
2333 rcu_read_lock();
2334 task = pid_task(file->pid, PIDTYPE_PID);
2335 seq_printf(m, "%s [%d]: %d boosts%s\n",
2336 task ? task->comm : "<unknown>",
2337 task ? task->pid : -1,
Chris Wilson2e1b8732015-04-27 13:41:22 +01002338 file_priv->rps.boosts,
2339 list_empty(&file_priv->rps.link) ? "" : ", active");
Chris Wilson1854d5c2015-04-07 16:20:32 +01002340 rcu_read_unlock();
2341 }
Chris Wilson197be2a2016-07-20 09:21:13 +01002342 seq_printf(m, "Kernel (anonymous) boosts: %d\n", dev_priv->rps.boosts);
Chris Wilson8d3afd72015-05-21 21:01:47 +01002343 spin_unlock(&dev_priv->rps.client_lock);
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002344 mutex_unlock(&dev->filelist_mutex);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002345
Chris Wilson7466c292016-08-15 09:49:33 +01002346 if (INTEL_GEN(dev_priv) >= 6 &&
2347 dev_priv->rps.enabled &&
Chris Wilson28176ef2016-10-28 13:58:56 +01002348 dev_priv->gt.active_requests) {
Chris Wilson7466c292016-08-15 09:49:33 +01002349 u32 rpup, rpupei;
2350 u32 rpdown, rpdownei;
2351
2352 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
2353 rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
2354 rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
2355 rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
2356 rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
2357 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
2358
2359 seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
2360 rps_power_to_str(dev_priv->rps.power));
2361 seq_printf(m, " Avg. up: %d%% [above threshold? %d%%]\n",
2362 100 * rpup / rpupei,
2363 dev_priv->rps.up_threshold);
2364 seq_printf(m, " Avg. down: %d%% [below threshold? %d%%]\n",
2365 100 * rpdown / rpdownei,
2366 dev_priv->rps.down_threshold);
2367 } else {
2368 seq_puts(m, "\nRPS Autotuning inactive\n");
2369 }
2370
Chris Wilson8d3afd72015-05-21 21:01:47 +01002371 return 0;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002372}
2373
Ben Widawsky63573eb2013-07-04 11:02:07 -07002374static int i915_llc(struct seq_file *m, void *data)
2375{
David Weinehall36cdd012016-08-22 13:59:31 +03002376 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002377 const bool edram = INTEL_GEN(dev_priv) > 8;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002378
David Weinehall36cdd012016-08-22 13:59:31 +03002379 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002380 seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
2381 intel_uncore_edram_size(dev_priv)/1024/1024);
Ben Widawsky63573eb2013-07-04 11:02:07 -07002382
2383 return 0;
2384}
2385
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002386static int i915_huc_load_status_info(struct seq_file *m, void *data)
2387{
2388 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2389 struct intel_uc_fw *huc_fw = &dev_priv->huc.fw;
2390
2391 if (!HAS_HUC_UCODE(dev_priv))
2392 return 0;
2393
2394 seq_puts(m, "HuC firmware status:\n");
2395 seq_printf(m, "\tpath: %s\n", huc_fw->path);
2396 seq_printf(m, "\tfetch: %s\n",
2397 intel_uc_fw_status_repr(huc_fw->fetch_status));
2398 seq_printf(m, "\tload: %s\n",
2399 intel_uc_fw_status_repr(huc_fw->load_status));
2400 seq_printf(m, "\tversion wanted: %d.%d\n",
2401 huc_fw->major_ver_wanted, huc_fw->minor_ver_wanted);
2402 seq_printf(m, "\tversion found: %d.%d\n",
2403 huc_fw->major_ver_found, huc_fw->minor_ver_found);
2404 seq_printf(m, "\theader: offset is %d; size = %d\n",
2405 huc_fw->header_offset, huc_fw->header_size);
2406 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2407 huc_fw->ucode_offset, huc_fw->ucode_size);
2408 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2409 huc_fw->rsa_offset, huc_fw->rsa_size);
2410
2411 seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
2412
2413 return 0;
2414}
2415
Alex Daifdf5d352015-08-12 15:43:37 +01002416static int i915_guc_load_status_info(struct seq_file *m, void *data)
2417{
David Weinehall36cdd012016-08-22 13:59:31 +03002418 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002419 struct intel_uc_fw *guc_fw = &dev_priv->guc.fw;
Alex Daifdf5d352015-08-12 15:43:37 +01002420 u32 tmp, i;
2421
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002422 if (!HAS_GUC_UCODE(dev_priv))
Alex Daifdf5d352015-08-12 15:43:37 +01002423 return 0;
2424
2425 seq_printf(m, "GuC firmware status:\n");
2426 seq_printf(m, "\tpath: %s\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002427 guc_fw->path);
Alex Daifdf5d352015-08-12 15:43:37 +01002428 seq_printf(m, "\tfetch: %s\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002429 intel_uc_fw_status_repr(guc_fw->fetch_status));
Alex Daifdf5d352015-08-12 15:43:37 +01002430 seq_printf(m, "\tload: %s\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002431 intel_uc_fw_status_repr(guc_fw->load_status));
Alex Daifdf5d352015-08-12 15:43:37 +01002432 seq_printf(m, "\tversion wanted: %d.%d\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002433 guc_fw->major_ver_wanted, guc_fw->minor_ver_wanted);
Alex Daifdf5d352015-08-12 15:43:37 +01002434 seq_printf(m, "\tversion found: %d.%d\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002435 guc_fw->major_ver_found, guc_fw->minor_ver_found);
Alex Daifeda33e2015-10-19 16:10:54 -07002436 seq_printf(m, "\theader: offset is %d; size = %d\n",
2437 guc_fw->header_offset, guc_fw->header_size);
2438 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2439 guc_fw->ucode_offset, guc_fw->ucode_size);
2440 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2441 guc_fw->rsa_offset, guc_fw->rsa_size);
Alex Daifdf5d352015-08-12 15:43:37 +01002442
2443 tmp = I915_READ(GUC_STATUS);
2444
2445 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2446 seq_printf(m, "\tBootrom status = 0x%x\n",
2447 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2448 seq_printf(m, "\tuKernel status = 0x%x\n",
2449 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2450 seq_printf(m, "\tMIA Core status = 0x%x\n",
2451 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2452 seq_puts(m, "\nScratch registers:\n");
2453 for (i = 0; i < 16; i++)
2454 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2455
2456 return 0;
2457}
2458
Akash Goel5aa1ee42016-10-12 21:54:36 +05302459static void i915_guc_log_info(struct seq_file *m,
2460 struct drm_i915_private *dev_priv)
2461{
2462 struct intel_guc *guc = &dev_priv->guc;
2463
2464 seq_puts(m, "\nGuC logging stats:\n");
2465
2466 seq_printf(m, "\tISR: flush count %10u, overflow count %10u\n",
2467 guc->log.flush_count[GUC_ISR_LOG_BUFFER],
2468 guc->log.total_overflow_count[GUC_ISR_LOG_BUFFER]);
2469
2470 seq_printf(m, "\tDPC: flush count %10u, overflow count %10u\n",
2471 guc->log.flush_count[GUC_DPC_LOG_BUFFER],
2472 guc->log.total_overflow_count[GUC_DPC_LOG_BUFFER]);
2473
2474 seq_printf(m, "\tCRASH: flush count %10u, overflow count %10u\n",
2475 guc->log.flush_count[GUC_CRASH_DUMP_LOG_BUFFER],
2476 guc->log.total_overflow_count[GUC_CRASH_DUMP_LOG_BUFFER]);
2477
2478 seq_printf(m, "\tTotal flush interrupt count: %u\n",
2479 guc->log.flush_interrupt_count);
2480
2481 seq_printf(m, "\tCapture miss count: %u\n",
2482 guc->log.capture_miss_count);
2483}
2484
Dave Gordon8b417c22015-08-12 15:43:44 +01002485static void i915_guc_client_info(struct seq_file *m,
2486 struct drm_i915_private *dev_priv,
2487 struct i915_guc_client *client)
2488{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002489 struct intel_engine_cs *engine;
Dave Gordonc18468c2016-08-09 15:19:22 +01002490 enum intel_engine_id id;
Dave Gordon8b417c22015-08-12 15:43:44 +01002491 uint64_t tot = 0;
Dave Gordon8b417c22015-08-12 15:43:44 +01002492
2493 seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
2494 client->priority, client->ctx_index, client->proc_desc_offset);
2495 seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
Chris Wilson357248b2016-11-29 12:10:21 +00002496 client->doorbell_id, client->doorbell_offset, client->doorbell_cookie);
Dave Gordon8b417c22015-08-12 15:43:44 +01002497 seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
2498 client->wq_size, client->wq_offset, client->wq_tail);
2499
Dave Gordon551aaec2016-05-13 15:36:33 +01002500 seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
Dave Gordon8b417c22015-08-12 15:43:44 +01002501 seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
2502 seq_printf(m, "\tLast submission result: %d\n", client->retcode);
2503
Akash Goel3b3f1652016-10-13 22:44:48 +05302504 for_each_engine(engine, dev_priv, id) {
Dave Gordonc18468c2016-08-09 15:19:22 +01002505 u64 submissions = client->submissions[id];
2506 tot += submissions;
Dave Gordon8b417c22015-08-12 15:43:44 +01002507 seq_printf(m, "\tSubmissions: %llu %s\n",
Dave Gordonc18468c2016-08-09 15:19:22 +01002508 submissions, engine->name);
Dave Gordon8b417c22015-08-12 15:43:44 +01002509 }
2510 seq_printf(m, "\tTotal: %llu\n", tot);
2511}
2512
2513static int i915_guc_info(struct seq_file *m, void *data)
2514{
David Weinehall36cdd012016-08-22 13:59:31 +03002515 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilson334636c2016-11-29 12:10:20 +00002516 const struct intel_guc *guc = &dev_priv->guc;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002517 struct intel_engine_cs *engine;
Dave Gordonc18468c2016-08-09 15:19:22 +01002518 enum intel_engine_id id;
Chris Wilson334636c2016-11-29 12:10:20 +00002519 u64 total;
Dave Gordon8b417c22015-08-12 15:43:44 +01002520
Chris Wilson334636c2016-11-29 12:10:20 +00002521 if (!guc->execbuf_client) {
2522 seq_printf(m, "GuC submission %s\n",
2523 HAS_GUC_SCHED(dev_priv) ?
2524 "disabled" :
2525 "not supported");
Dave Gordon8b417c22015-08-12 15:43:44 +01002526 return 0;
Chris Wilson334636c2016-11-29 12:10:20 +00002527 }
Dave Gordon8b417c22015-08-12 15:43:44 +01002528
Dave Gordon9636f6d2016-06-13 17:57:28 +01002529 seq_printf(m, "Doorbell map:\n");
Chris Wilson334636c2016-11-29 12:10:20 +00002530 seq_printf(m, "\t%*pb\n", GUC_MAX_DOORBELLS, guc->doorbell_bitmap);
2531 seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc->db_cacheline);
Dave Gordon9636f6d2016-06-13 17:57:28 +01002532
Chris Wilson334636c2016-11-29 12:10:20 +00002533 seq_printf(m, "GuC total action count: %llu\n", guc->action_count);
2534 seq_printf(m, "GuC action failure count: %u\n", guc->action_fail);
2535 seq_printf(m, "GuC last action command: 0x%x\n", guc->action_cmd);
2536 seq_printf(m, "GuC last action status: 0x%x\n", guc->action_status);
2537 seq_printf(m, "GuC last action error code: %d\n", guc->action_err);
Dave Gordon8b417c22015-08-12 15:43:44 +01002538
Chris Wilson334636c2016-11-29 12:10:20 +00002539 total = 0;
Dave Gordon8b417c22015-08-12 15:43:44 +01002540 seq_printf(m, "\nGuC submissions:\n");
Akash Goel3b3f1652016-10-13 22:44:48 +05302541 for_each_engine(engine, dev_priv, id) {
Chris Wilson334636c2016-11-29 12:10:20 +00002542 u64 submissions = guc->submissions[id];
Dave Gordonc18468c2016-08-09 15:19:22 +01002543 total += submissions;
Alex Dai397097b2016-01-23 11:58:14 -08002544 seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
Chris Wilson334636c2016-11-29 12:10:20 +00002545 engine->name, submissions, guc->last_seqno[id]);
Dave Gordon8b417c22015-08-12 15:43:44 +01002546 }
2547 seq_printf(m, "\t%s: %llu\n", "Total", total);
2548
Chris Wilson334636c2016-11-29 12:10:20 +00002549 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
2550 i915_guc_client_info(m, dev_priv, guc->execbuf_client);
Dave Gordon8b417c22015-08-12 15:43:44 +01002551
Akash Goel5aa1ee42016-10-12 21:54:36 +05302552 i915_guc_log_info(m, dev_priv);
2553
Dave Gordon8b417c22015-08-12 15:43:44 +01002554 /* Add more as required ... */
2555
2556 return 0;
2557}
2558
Alex Dai4c7e77f2015-08-12 15:43:40 +01002559static int i915_guc_log_dump(struct seq_file *m, void *data)
2560{
David Weinehall36cdd012016-08-22 13:59:31 +03002561 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilson8b797af2016-08-15 10:48:51 +01002562 struct drm_i915_gem_object *obj;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002563 int i = 0, pg;
2564
Akash Goeld6b40b42016-10-12 21:54:29 +05302565 if (!dev_priv->guc.log.vma)
Alex Dai4c7e77f2015-08-12 15:43:40 +01002566 return 0;
2567
Akash Goeld6b40b42016-10-12 21:54:29 +05302568 obj = dev_priv->guc.log.vma->obj;
Chris Wilson8b797af2016-08-15 10:48:51 +01002569 for (pg = 0; pg < obj->base.size / PAGE_SIZE; pg++) {
2570 u32 *log = kmap_atomic(i915_gem_object_get_page(obj, pg));
Alex Dai4c7e77f2015-08-12 15:43:40 +01002571
2572 for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
2573 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2574 *(log + i), *(log + i + 1),
2575 *(log + i + 2), *(log + i + 3));
2576
2577 kunmap_atomic(log);
2578 }
2579
2580 seq_putc(m, '\n');
2581
2582 return 0;
2583}
2584
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302585static int i915_guc_log_control_get(void *data, u64 *val)
2586{
2587 struct drm_device *dev = data;
2588 struct drm_i915_private *dev_priv = to_i915(dev);
2589
2590 if (!dev_priv->guc.log.vma)
2591 return -EINVAL;
2592
2593 *val = i915.guc_log_level;
2594
2595 return 0;
2596}
2597
2598static int i915_guc_log_control_set(void *data, u64 val)
2599{
2600 struct drm_device *dev = data;
2601 struct drm_i915_private *dev_priv = to_i915(dev);
2602 int ret;
2603
2604 if (!dev_priv->guc.log.vma)
2605 return -EINVAL;
2606
2607 ret = mutex_lock_interruptible(&dev->struct_mutex);
2608 if (ret)
2609 return ret;
2610
2611 intel_runtime_pm_get(dev_priv);
2612 ret = i915_guc_log_control(dev_priv, val);
2613 intel_runtime_pm_put(dev_priv);
2614
2615 mutex_unlock(&dev->struct_mutex);
2616 return ret;
2617}
2618
2619DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_control_fops,
2620 i915_guc_log_control_get, i915_guc_log_control_set,
2621 "%lld\n");
2622
Chris Wilsonb86bef202017-01-16 13:06:21 +00002623static const char *psr2_live_status(u32 val)
2624{
2625 static const char * const live_status[] = {
2626 "IDLE",
2627 "CAPTURE",
2628 "CAPTURE_FS",
2629 "SLEEP",
2630 "BUFON_FW",
2631 "ML_UP",
2632 "SU_STANDBY",
2633 "FAST_SLEEP",
2634 "DEEP_SLEEP",
2635 "BUF_ON",
2636 "TG_ON"
2637 };
2638
2639 val = (val & EDP_PSR2_STATUS_STATE_MASK) >> EDP_PSR2_STATUS_STATE_SHIFT;
2640 if (val < ARRAY_SIZE(live_status))
2641 return live_status[val];
2642
2643 return "unknown";
2644}
2645
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002646static int i915_edp_psr_status(struct seq_file *m, void *data)
2647{
David Weinehall36cdd012016-08-22 13:59:31 +03002648 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002649 u32 psrperf = 0;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002650 u32 stat[3];
2651 enum pipe pipe;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002652 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002653
David Weinehall36cdd012016-08-22 13:59:31 +03002654 if (!HAS_PSR(dev_priv)) {
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002655 seq_puts(m, "PSR not supported\n");
2656 return 0;
2657 }
2658
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002659 intel_runtime_pm_get(dev_priv);
2660
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002661 mutex_lock(&dev_priv->psr.lock);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002662 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2663 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Daniel Vetter2807cf62014-07-11 10:30:11 -07002664 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002665 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002666 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2667 dev_priv->psr.busy_frontbuffer_bits);
2668 seq_printf(m, "Re-enable work scheduled: %s\n",
2669 yesno(work_busy(&dev_priv->psr.work.work)));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002670
Nagaraju, Vathsala7e3eb592016-12-09 23:42:09 +05302671 if (HAS_DDI(dev_priv)) {
2672 if (dev_priv->psr.psr2_support)
2673 enabled = I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE;
2674 else
2675 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
2676 } else {
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002677 for_each_pipe(dev_priv, pipe) {
Chris Wilson9c870d02016-10-24 13:42:15 +01002678 enum transcoder cpu_transcoder =
2679 intel_pipe_to_cpu_transcoder(dev_priv, pipe);
2680 enum intel_display_power_domain power_domain;
2681
2682 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
2683 if (!intel_display_power_get_if_enabled(dev_priv,
2684 power_domain))
2685 continue;
2686
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002687 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2688 VLV_EDP_PSR_CURR_STATE_MASK;
2689 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2690 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2691 enabled = true;
Chris Wilson9c870d02016-10-24 13:42:15 +01002692
2693 intel_display_power_put(dev_priv, power_domain);
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002694 }
2695 }
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08002696
2697 seq_printf(m, "Main link in standby mode: %s\n",
2698 yesno(dev_priv->psr.link_standby));
2699
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002700 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002701
David Weinehall36cdd012016-08-22 13:59:31 +03002702 if (!HAS_DDI(dev_priv))
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002703 for_each_pipe(dev_priv, pipe) {
2704 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2705 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2706 seq_printf(m, " pipe %c", pipe_name(pipe));
2707 }
2708 seq_puts(m, "\n");
2709
Rodrigo Vivi05eec3c2015-11-23 14:16:40 -08002710 /*
2711 * VLV/CHV PSR has no kind of performance counter
2712 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2713 */
David Weinehall36cdd012016-08-22 13:59:31 +03002714 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä443a3892015-11-11 20:34:15 +02002715 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
Rodrigo Vivia031d702013-10-03 16:15:06 -03002716 EDP_PSR_PERF_CNT_MASK;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002717
2718 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2719 }
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302720 if (dev_priv->psr.psr2_support) {
Chris Wilsonb86bef202017-01-16 13:06:21 +00002721 u32 psr2 = I915_READ(EDP_PSR2_STATUS_CTL);
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302722
Chris Wilsonb86bef202017-01-16 13:06:21 +00002723 seq_printf(m, "EDP_PSR2_STATUS_CTL: %x [%s]\n",
2724 psr2, psr2_live_status(psr2));
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302725 }
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002726 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002727
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002728 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002729 return 0;
2730}
2731
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002732static int i915_sink_crc(struct seq_file *m, void *data)
2733{
David Weinehall36cdd012016-08-22 13:59:31 +03002734 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2735 struct drm_device *dev = &dev_priv->drm;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002736 struct intel_connector *connector;
2737 struct intel_dp *intel_dp = NULL;
2738 int ret;
2739 u8 crc[6];
2740
2741 drm_modeset_lock_all(dev);
Rodrigo Viviaca5e362015-03-13 16:13:59 -07002742 for_each_intel_connector(dev, connector) {
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002743 struct drm_crtc *crtc;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002744
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002745 if (!connector->base.state->best_encoder)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002746 continue;
2747
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002748 crtc = connector->base.state->crtc;
2749 if (!crtc->state->active)
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002750 continue;
2751
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002752 if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002753 continue;
2754
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002755 intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002756
2757 ret = intel_dp_sink_crc(intel_dp, crc);
2758 if (ret)
2759 goto out;
2760
2761 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2762 crc[0], crc[1], crc[2],
2763 crc[3], crc[4], crc[5]);
2764 goto out;
2765 }
2766 ret = -ENODEV;
2767out:
2768 drm_modeset_unlock_all(dev);
2769 return ret;
2770}
2771
Jesse Barnesec013e72013-08-20 10:29:23 +01002772static int i915_energy_uJ(struct seq_file *m, void *data)
2773{
David Weinehall36cdd012016-08-22 13:59:31 +03002774 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnesec013e72013-08-20 10:29:23 +01002775 u64 power;
2776 u32 units;
2777
David Weinehall36cdd012016-08-22 13:59:31 +03002778 if (INTEL_GEN(dev_priv) < 6)
Jesse Barnesec013e72013-08-20 10:29:23 +01002779 return -ENODEV;
2780
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002781 intel_runtime_pm_get(dev_priv);
2782
Jesse Barnesec013e72013-08-20 10:29:23 +01002783 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2784 power = (power & 0x1f00) >> 8;
2785 units = 1000000 / (1 << power); /* convert to uJ */
2786 power = I915_READ(MCH_SECP_NRG_STTS);
2787 power *= units;
2788
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002789 intel_runtime_pm_put(dev_priv);
2790
Jesse Barnesec013e72013-08-20 10:29:23 +01002791 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002792
2793 return 0;
2794}
2795
Damien Lespiau6455c872015-06-04 18:23:57 +01002796static int i915_runtime_pm_status(struct seq_file *m, void *unused)
Paulo Zanoni371db662013-08-19 13:18:10 -03002797{
David Weinehall36cdd012016-08-22 13:59:31 +03002798 struct drm_i915_private *dev_priv = node_to_i915(m->private);
David Weinehall52a05c32016-08-22 13:32:44 +03002799 struct pci_dev *pdev = dev_priv->drm.pdev;
Paulo Zanoni371db662013-08-19 13:18:10 -03002800
Chris Wilsona156e642016-04-03 14:14:21 +01002801 if (!HAS_RUNTIME_PM(dev_priv))
2802 seq_puts(m, "Runtime power management not supported\n");
Paulo Zanoni371db662013-08-19 13:18:10 -03002803
Chris Wilson67d97da2016-07-04 08:08:31 +01002804 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
Paulo Zanoni371db662013-08-19 13:18:10 -03002805 seq_printf(m, "IRQs disabled: %s\n",
Jesse Barnes9df7575f2014-06-20 09:29:20 -07002806 yesno(!intel_irqs_enabled(dev_priv)));
Chris Wilson0d804182015-06-15 12:52:28 +01002807#ifdef CONFIG_PM
Damien Lespiaua6aaec82015-06-04 18:23:58 +01002808 seq_printf(m, "Usage count: %d\n",
David Weinehall36cdd012016-08-22 13:59:31 +03002809 atomic_read(&dev_priv->drm.dev->power.usage_count));
Chris Wilson0d804182015-06-15 12:52:28 +01002810#else
2811 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2812#endif
Chris Wilsona156e642016-04-03 14:14:21 +01002813 seq_printf(m, "PCI device power state: %s [%d]\n",
David Weinehall52a05c32016-08-22 13:32:44 +03002814 pci_power_name(pdev->current_state),
2815 pdev->current_state);
Paulo Zanoni371db662013-08-19 13:18:10 -03002816
Jesse Barnesec013e72013-08-20 10:29:23 +01002817 return 0;
2818}
2819
Imre Deak1da51582013-11-25 17:15:35 +02002820static int i915_power_domain_info(struct seq_file *m, void *unused)
2821{
David Weinehall36cdd012016-08-22 13:59:31 +03002822 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak1da51582013-11-25 17:15:35 +02002823 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2824 int i;
2825
2826 mutex_lock(&power_domains->lock);
2827
2828 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2829 for (i = 0; i < power_domains->power_well_count; i++) {
2830 struct i915_power_well *power_well;
2831 enum intel_display_power_domain power_domain;
2832
2833 power_well = &power_domains->power_wells[i];
2834 seq_printf(m, "%-25s %d\n", power_well->name,
2835 power_well->count);
2836
Joonas Lahtinen8385c2e2017-02-08 15:12:10 +02002837 for_each_power_domain(power_domain, power_well->domains)
Imre Deak1da51582013-11-25 17:15:35 +02002838 seq_printf(m, " %-23s %d\n",
Daniel Stone9895ad02015-11-20 15:55:33 +00002839 intel_display_power_domain_str(power_domain),
Imre Deak1da51582013-11-25 17:15:35 +02002840 power_domains->domain_use_count[power_domain]);
Imre Deak1da51582013-11-25 17:15:35 +02002841 }
2842
2843 mutex_unlock(&power_domains->lock);
2844
2845 return 0;
2846}
2847
Damien Lespiaub7cec662015-10-27 14:47:01 +02002848static int i915_dmc_info(struct seq_file *m, void *unused)
2849{
David Weinehall36cdd012016-08-22 13:59:31 +03002850 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Damien Lespiaub7cec662015-10-27 14:47:01 +02002851 struct intel_csr *csr;
2852
David Weinehall36cdd012016-08-22 13:59:31 +03002853 if (!HAS_CSR(dev_priv)) {
Damien Lespiaub7cec662015-10-27 14:47:01 +02002854 seq_puts(m, "not supported\n");
2855 return 0;
2856 }
2857
2858 csr = &dev_priv->csr;
2859
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002860 intel_runtime_pm_get(dev_priv);
2861
Damien Lespiaub7cec662015-10-27 14:47:01 +02002862 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2863 seq_printf(m, "path: %s\n", csr->fw_path);
2864
2865 if (!csr->dmc_payload)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002866 goto out;
Damien Lespiaub7cec662015-10-27 14:47:01 +02002867
2868 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2869 CSR_VERSION_MINOR(csr->version));
2870
David Weinehall36cdd012016-08-22 13:59:31 +03002871 if (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6)) {
Damien Lespiau83372062015-10-30 17:53:32 +02002872 seq_printf(m, "DC3 -> DC5 count: %d\n",
2873 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2874 seq_printf(m, "DC5 -> DC6 count: %d\n",
2875 I915_READ(SKL_CSR_DC5_DC6_COUNT));
David Weinehall36cdd012016-08-22 13:59:31 +03002876 } else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
Mika Kuoppala16e11b92015-10-27 14:47:03 +02002877 seq_printf(m, "DC3 -> DC5 count: %d\n",
2878 I915_READ(BXT_CSR_DC3_DC5_COUNT));
Damien Lespiau83372062015-10-30 17:53:32 +02002879 }
2880
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002881out:
2882 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2883 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2884 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2885
Damien Lespiau83372062015-10-30 17:53:32 +02002886 intel_runtime_pm_put(dev_priv);
2887
Damien Lespiaub7cec662015-10-27 14:47:01 +02002888 return 0;
2889}
2890
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002891static void intel_seq_print_mode(struct seq_file *m, int tabs,
2892 struct drm_display_mode *mode)
2893{
2894 int i;
2895
2896 for (i = 0; i < tabs; i++)
2897 seq_putc(m, '\t');
2898
2899 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2900 mode->base.id, mode->name,
2901 mode->vrefresh, mode->clock,
2902 mode->hdisplay, mode->hsync_start,
2903 mode->hsync_end, mode->htotal,
2904 mode->vdisplay, mode->vsync_start,
2905 mode->vsync_end, mode->vtotal,
2906 mode->type, mode->flags);
2907}
2908
2909static void intel_encoder_info(struct seq_file *m,
2910 struct intel_crtc *intel_crtc,
2911 struct intel_encoder *intel_encoder)
2912{
David Weinehall36cdd012016-08-22 13:59:31 +03002913 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2914 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002915 struct drm_crtc *crtc = &intel_crtc->base;
2916 struct intel_connector *intel_connector;
2917 struct drm_encoder *encoder;
2918
2919 encoder = &intel_encoder->base;
2920 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03002921 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002922 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2923 struct drm_connector *connector = &intel_connector->base;
2924 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2925 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002926 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002927 drm_get_connector_status_name(connector->status));
2928 if (connector->status == connector_status_connected) {
2929 struct drm_display_mode *mode = &crtc->mode;
2930 seq_printf(m, ", mode:\n");
2931 intel_seq_print_mode(m, 2, mode);
2932 } else {
2933 seq_putc(m, '\n');
2934 }
2935 }
2936}
2937
2938static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2939{
David Weinehall36cdd012016-08-22 13:59:31 +03002940 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2941 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002942 struct drm_crtc *crtc = &intel_crtc->base;
2943 struct intel_encoder *intel_encoder;
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002944 struct drm_plane_state *plane_state = crtc->primary->state;
2945 struct drm_framebuffer *fb = plane_state->fb;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002946
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002947 if (fb)
Matt Roper5aa8a932014-06-16 10:12:55 -07002948 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002949 fb->base.id, plane_state->src_x >> 16,
2950 plane_state->src_y >> 16, fb->width, fb->height);
Matt Roper5aa8a932014-06-16 10:12:55 -07002951 else
2952 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002953 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2954 intel_encoder_info(m, intel_crtc, intel_encoder);
2955}
2956
2957static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2958{
2959 struct drm_display_mode *mode = panel->fixed_mode;
2960
2961 seq_printf(m, "\tfixed mode:\n");
2962 intel_seq_print_mode(m, 2, mode);
2963}
2964
2965static void intel_dp_info(struct seq_file *m,
2966 struct intel_connector *intel_connector)
2967{
2968 struct intel_encoder *intel_encoder = intel_connector->encoder;
2969 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2970
2971 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
Jani Nikula742f4912015-09-03 11:16:09 +03002972 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02002973 if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002974 intel_panel_info(m, &intel_connector->panel);
Mika Kahola80209e52016-09-09 14:10:57 +03002975
2976 drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
2977 &intel_dp->aux);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002978}
2979
Libin Yang9a148a92016-11-28 20:07:05 +08002980static void intel_dp_mst_info(struct seq_file *m,
2981 struct intel_connector *intel_connector)
2982{
2983 struct intel_encoder *intel_encoder = intel_connector->encoder;
2984 struct intel_dp_mst_encoder *intel_mst =
2985 enc_to_mst(&intel_encoder->base);
2986 struct intel_digital_port *intel_dig_port = intel_mst->primary;
2987 struct intel_dp *intel_dp = &intel_dig_port->dp;
2988 bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
2989 intel_connector->port);
2990
2991 seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
2992}
2993
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002994static void intel_hdmi_info(struct seq_file *m,
2995 struct intel_connector *intel_connector)
2996{
2997 struct intel_encoder *intel_encoder = intel_connector->encoder;
2998 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2999
Jani Nikula742f4912015-09-03 11:16:09 +03003000 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003001}
3002
3003static void intel_lvds_info(struct seq_file *m,
3004 struct intel_connector *intel_connector)
3005{
3006 intel_panel_info(m, &intel_connector->panel);
3007}
3008
3009static void intel_connector_info(struct seq_file *m,
3010 struct drm_connector *connector)
3011{
3012 struct intel_connector *intel_connector = to_intel_connector(connector);
3013 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08003014 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003015
3016 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03003017 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003018 drm_get_connector_status_name(connector->status));
3019 if (connector->status == connector_status_connected) {
3020 seq_printf(m, "\tname: %s\n", connector->display_info.name);
3021 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
3022 connector->display_info.width_mm,
3023 connector->display_info.height_mm);
3024 seq_printf(m, "\tsubpixel order: %s\n",
3025 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
3026 seq_printf(m, "\tCEA rev: %d\n",
3027 connector->display_info.cea_rev);
3028 }
Maarten Lankhorstee648a72016-06-21 12:00:38 +02003029
3030 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3031 return;
3032
3033 switch (connector->connector_type) {
3034 case DRM_MODE_CONNECTOR_DisplayPort:
3035 case DRM_MODE_CONNECTOR_eDP:
Libin Yang9a148a92016-11-28 20:07:05 +08003036 if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
3037 intel_dp_mst_info(m, intel_connector);
3038 else
3039 intel_dp_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02003040 break;
3041 case DRM_MODE_CONNECTOR_LVDS:
3042 if (intel_encoder->type == INTEL_OUTPUT_LVDS)
Dave Airlie36cd7442014-05-02 13:44:18 +10003043 intel_lvds_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02003044 break;
3045 case DRM_MODE_CONNECTOR_HDMIA:
3046 if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
3047 intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
3048 intel_hdmi_info(m, intel_connector);
3049 break;
3050 default:
3051 break;
Dave Airlie36cd7442014-05-02 13:44:18 +10003052 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003053
Jesse Barnesf103fc72014-02-20 12:39:57 -08003054 seq_printf(m, "\tmodes:\n");
3055 list_for_each_entry(mode, &connector->modes, head)
3056 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003057}
3058
David Weinehall36cdd012016-08-22 13:59:31 +03003059static bool cursor_active(struct drm_i915_private *dev_priv, int pipe)
Chris Wilson065f2ec2014-03-12 09:13:13 +00003060{
Chris Wilson065f2ec2014-03-12 09:13:13 +00003061 u32 state;
3062
Jani Nikula2a307c22016-11-30 17:43:04 +02003063 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03003064 state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003065 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03003066 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003067
3068 return state;
3069}
3070
David Weinehall36cdd012016-08-22 13:59:31 +03003071static bool cursor_position(struct drm_i915_private *dev_priv,
3072 int pipe, int *x, int *y)
Chris Wilson065f2ec2014-03-12 09:13:13 +00003073{
Chris Wilson065f2ec2014-03-12 09:13:13 +00003074 u32 pos;
3075
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03003076 pos = I915_READ(CURPOS(pipe));
Chris Wilson065f2ec2014-03-12 09:13:13 +00003077
3078 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
3079 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
3080 *x = -*x;
3081
3082 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
3083 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
3084 *y = -*y;
3085
David Weinehall36cdd012016-08-22 13:59:31 +03003086 return cursor_active(dev_priv, pipe);
Chris Wilson065f2ec2014-03-12 09:13:13 +00003087}
3088
Robert Fekete3abc4e02015-10-27 16:58:32 +01003089static const char *plane_type(enum drm_plane_type type)
3090{
3091 switch (type) {
3092 case DRM_PLANE_TYPE_OVERLAY:
3093 return "OVL";
3094 case DRM_PLANE_TYPE_PRIMARY:
3095 return "PRI";
3096 case DRM_PLANE_TYPE_CURSOR:
3097 return "CUR";
3098 /*
3099 * Deliberately omitting default: to generate compiler warnings
3100 * when a new drm_plane_type gets added.
3101 */
3102 }
3103
3104 return "unknown";
3105}
3106
3107static const char *plane_rotation(unsigned int rotation)
3108{
3109 static char buf[48];
3110 /*
3111 * According to doc only one DRM_ROTATE_ is allowed but this
3112 * will print them all to visualize if the values are misused
3113 */
3114 snprintf(buf, sizeof(buf),
3115 "%s%s%s%s%s%s(0x%08x)",
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003116 (rotation & DRM_ROTATE_0) ? "0 " : "",
3117 (rotation & DRM_ROTATE_90) ? "90 " : "",
3118 (rotation & DRM_ROTATE_180) ? "180 " : "",
3119 (rotation & DRM_ROTATE_270) ? "270 " : "",
3120 (rotation & DRM_REFLECT_X) ? "FLIPX " : "",
3121 (rotation & DRM_REFLECT_Y) ? "FLIPY " : "",
Robert Fekete3abc4e02015-10-27 16:58:32 +01003122 rotation);
3123
3124 return buf;
3125}
3126
3127static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3128{
David Weinehall36cdd012016-08-22 13:59:31 +03003129 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3130 struct drm_device *dev = &dev_priv->drm;
Robert Fekete3abc4e02015-10-27 16:58:32 +01003131 struct intel_plane *intel_plane;
3132
3133 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3134 struct drm_plane_state *state;
3135 struct drm_plane *plane = &intel_plane->base;
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003136 struct drm_format_name_buf format_name;
Robert Fekete3abc4e02015-10-27 16:58:32 +01003137
3138 if (!plane->state) {
3139 seq_puts(m, "plane->state is NULL!\n");
3140 continue;
3141 }
3142
3143 state = plane->state;
3144
Eric Engestrom90844f02016-08-15 01:02:38 +01003145 if (state->fb) {
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003146 drm_get_format_name(state->fb->format->format,
3147 &format_name);
Eric Engestrom90844f02016-08-15 01:02:38 +01003148 } else {
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003149 sprintf(format_name.str, "N/A");
Eric Engestrom90844f02016-08-15 01:02:38 +01003150 }
3151
Robert Fekete3abc4e02015-10-27 16:58:32 +01003152 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3153 plane->base.id,
3154 plane_type(intel_plane->base.type),
3155 state->crtc_x, state->crtc_y,
3156 state->crtc_w, state->crtc_h,
3157 (state->src_x >> 16),
3158 ((state->src_x & 0xffff) * 15625) >> 10,
3159 (state->src_y >> 16),
3160 ((state->src_y & 0xffff) * 15625) >> 10,
3161 (state->src_w >> 16),
3162 ((state->src_w & 0xffff) * 15625) >> 10,
3163 (state->src_h >> 16),
3164 ((state->src_h & 0xffff) * 15625) >> 10,
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003165 format_name.str,
Robert Fekete3abc4e02015-10-27 16:58:32 +01003166 plane_rotation(state->rotation));
3167 }
3168}
3169
3170static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3171{
3172 struct intel_crtc_state *pipe_config;
3173 int num_scalers = intel_crtc->num_scalers;
3174 int i;
3175
3176 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3177
3178 /* Not all platformas have a scaler */
3179 if (num_scalers) {
3180 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3181 num_scalers,
3182 pipe_config->scaler_state.scaler_users,
3183 pipe_config->scaler_state.scaler_id);
3184
A.Sunil Kamath58415912016-11-20 23:20:26 +05303185 for (i = 0; i < num_scalers; i++) {
Robert Fekete3abc4e02015-10-27 16:58:32 +01003186 struct intel_scaler *sc =
3187 &pipe_config->scaler_state.scalers[i];
3188
3189 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3190 i, yesno(sc->in_use), sc->mode);
3191 }
3192 seq_puts(m, "\n");
3193 } else {
3194 seq_puts(m, "\tNo scalers available on this platform\n");
3195 }
3196}
3197
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003198static int i915_display_info(struct seq_file *m, void *unused)
3199{
David Weinehall36cdd012016-08-22 13:59:31 +03003200 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3201 struct drm_device *dev = &dev_priv->drm;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003202 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003203 struct drm_connector *connector;
3204
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003205 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003206 drm_modeset_lock_all(dev);
3207 seq_printf(m, "CRTC info\n");
3208 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003209 for_each_intel_crtc(dev, crtc) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00003210 bool active;
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003211 struct intel_crtc_state *pipe_config;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003212 int x, y;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003213
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003214 pipe_config = to_intel_crtc_state(crtc->base.state);
3215
Robert Fekete3abc4e02015-10-27 16:58:32 +01003216 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00003217 crtc->base.base.id, pipe_name(crtc->pipe),
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003218 yesno(pipe_config->base.active),
Robert Fekete3abc4e02015-10-27 16:58:32 +01003219 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3220 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3221
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003222 if (pipe_config->base.active) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00003223 intel_crtc_info(m, crtc);
3224
David Weinehall36cdd012016-08-22 13:59:31 +03003225 active = cursor_position(dev_priv, crtc->pipe, &x, &y);
Chris Wilson57127ef2014-07-04 08:20:11 +01003226 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
Chris Wilson4b0e3332014-05-30 16:35:26 +03003227 yesno(crtc->cursor_base),
Matt Roper3dd512f2015-02-27 10:12:00 -08003228 x, y, crtc->base.cursor->state->crtc_w,
3229 crtc->base.cursor->state->crtc_h,
Chris Wilson57127ef2014-07-04 08:20:11 +01003230 crtc->cursor_addr, yesno(active));
Robert Fekete3abc4e02015-10-27 16:58:32 +01003231 intel_scaler_info(m, crtc);
3232 intel_plane_info(m, crtc);
Paulo Zanonia23dc652014-04-01 14:55:11 -03003233 }
Daniel Vettercace8412014-05-22 17:56:31 +02003234
3235 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3236 yesno(!crtc->cpu_fifo_underrun_disabled),
3237 yesno(!crtc->pch_fifo_underrun_disabled));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003238 }
3239
3240 seq_printf(m, "\n");
3241 seq_printf(m, "Connector info\n");
3242 seq_printf(m, "--------------\n");
3243 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3244 intel_connector_info(m, connector);
3245 }
3246 drm_modeset_unlock_all(dev);
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003247 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003248
3249 return 0;
3250}
3251
Chris Wilson1b365952016-10-04 21:11:31 +01003252static int i915_engine_info(struct seq_file *m, void *unused)
3253{
3254 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3255 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05303256 enum intel_engine_id id;
Chris Wilson1b365952016-10-04 21:11:31 +01003257
Chris Wilson9c870d02016-10-24 13:42:15 +01003258 intel_runtime_pm_get(dev_priv);
3259
Akash Goel3b3f1652016-10-13 22:44:48 +05303260 for_each_engine(engine, dev_priv, id) {
Chris Wilson1b365952016-10-04 21:11:31 +01003261 struct intel_breadcrumbs *b = &engine->breadcrumbs;
3262 struct drm_i915_gem_request *rq;
3263 struct rb_node *rb;
3264 u64 addr;
3265
3266 seq_printf(m, "%s\n", engine->name);
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02003267 seq_printf(m, "\tcurrent seqno %x, last %x, hangcheck %x [%d ms]\n",
Chris Wilson1b365952016-10-04 21:11:31 +01003268 intel_engine_get_seqno(engine),
Chris Wilsoncb399ea2016-11-01 10:03:16 +00003269 intel_engine_last_submit(engine),
Chris Wilson1b365952016-10-04 21:11:31 +01003270 engine->hangcheck.seqno,
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02003271 jiffies_to_msecs(jiffies - engine->hangcheck.action_timestamp));
Chris Wilson1b365952016-10-04 21:11:31 +01003272
3273 rcu_read_lock();
3274
3275 seq_printf(m, "\tRequests:\n");
3276
Chris Wilson73cb9702016-10-28 13:58:46 +01003277 rq = list_first_entry(&engine->timeline->requests,
3278 struct drm_i915_gem_request, link);
3279 if (&rq->link != &engine->timeline->requests)
Chris Wilson1b365952016-10-04 21:11:31 +01003280 print_request(m, rq, "\t\tfirst ");
3281
Chris Wilson73cb9702016-10-28 13:58:46 +01003282 rq = list_last_entry(&engine->timeline->requests,
3283 struct drm_i915_gem_request, link);
3284 if (&rq->link != &engine->timeline->requests)
Chris Wilson1b365952016-10-04 21:11:31 +01003285 print_request(m, rq, "\t\tlast ");
3286
3287 rq = i915_gem_find_active_request(engine);
3288 if (rq) {
3289 print_request(m, rq, "\t\tactive ");
3290 seq_printf(m,
3291 "\t\t[head %04x, postfix %04x, tail %04x, batch 0x%08x_%08x]\n",
3292 rq->head, rq->postfix, rq->tail,
3293 rq->batch ? upper_32_bits(rq->batch->node.start) : ~0u,
3294 rq->batch ? lower_32_bits(rq->batch->node.start) : ~0u);
3295 }
3296
3297 seq_printf(m, "\tRING_START: 0x%08x [0x%08x]\n",
3298 I915_READ(RING_START(engine->mmio_base)),
3299 rq ? i915_ggtt_offset(rq->ring->vma) : 0);
3300 seq_printf(m, "\tRING_HEAD: 0x%08x [0x%08x]\n",
3301 I915_READ(RING_HEAD(engine->mmio_base)) & HEAD_ADDR,
3302 rq ? rq->ring->head : 0);
3303 seq_printf(m, "\tRING_TAIL: 0x%08x [0x%08x]\n",
3304 I915_READ(RING_TAIL(engine->mmio_base)) & TAIL_ADDR,
3305 rq ? rq->ring->tail : 0);
3306 seq_printf(m, "\tRING_CTL: 0x%08x [%s]\n",
3307 I915_READ(RING_CTL(engine->mmio_base)),
3308 I915_READ(RING_CTL(engine->mmio_base)) & (RING_WAIT | RING_WAIT_SEMAPHORE) ? "waiting" : "");
3309
3310 rcu_read_unlock();
3311
3312 addr = intel_engine_get_active_head(engine);
3313 seq_printf(m, "\tACTHD: 0x%08x_%08x\n",
3314 upper_32_bits(addr), lower_32_bits(addr));
3315 addr = intel_engine_get_last_batch_head(engine);
3316 seq_printf(m, "\tBBADDR: 0x%08x_%08x\n",
3317 upper_32_bits(addr), lower_32_bits(addr));
3318
3319 if (i915.enable_execlists) {
3320 u32 ptr, read, write;
Chris Wilson20311bd2016-11-14 20:41:03 +00003321 struct rb_node *rb;
Chris Wilson1b365952016-10-04 21:11:31 +01003322
3323 seq_printf(m, "\tExeclist status: 0x%08x %08x\n",
3324 I915_READ(RING_EXECLIST_STATUS_LO(engine)),
3325 I915_READ(RING_EXECLIST_STATUS_HI(engine)));
3326
3327 ptr = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
3328 read = GEN8_CSB_READ_PTR(ptr);
3329 write = GEN8_CSB_WRITE_PTR(ptr);
3330 seq_printf(m, "\tExeclist CSB read %d, write %d\n",
3331 read, write);
3332 if (read >= GEN8_CSB_ENTRIES)
3333 read = 0;
3334 if (write >= GEN8_CSB_ENTRIES)
3335 write = 0;
3336 if (read > write)
3337 write += GEN8_CSB_ENTRIES;
3338 while (read < write) {
3339 unsigned int idx = ++read % GEN8_CSB_ENTRIES;
3340
3341 seq_printf(m, "\tExeclist CSB[%d]: 0x%08x, context: %d\n",
3342 idx,
3343 I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, idx)),
3344 I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, idx)));
3345 }
3346
3347 rcu_read_lock();
3348 rq = READ_ONCE(engine->execlist_port[0].request);
Chris Wilson816ee792017-01-24 11:00:03 +00003349 if (rq) {
3350 seq_printf(m, "\t\tELSP[0] count=%d, ",
3351 engine->execlist_port[0].count);
3352 print_request(m, rq, "rq: ");
3353 } else {
Chris Wilson1b365952016-10-04 21:11:31 +01003354 seq_printf(m, "\t\tELSP[0] idle\n");
Chris Wilson816ee792017-01-24 11:00:03 +00003355 }
Chris Wilson1b365952016-10-04 21:11:31 +01003356 rq = READ_ONCE(engine->execlist_port[1].request);
Chris Wilson816ee792017-01-24 11:00:03 +00003357 if (rq) {
3358 seq_printf(m, "\t\tELSP[1] count=%d, ",
3359 engine->execlist_port[1].count);
3360 print_request(m, rq, "rq: ");
3361 } else {
Chris Wilson1b365952016-10-04 21:11:31 +01003362 seq_printf(m, "\t\tELSP[1] idle\n");
Chris Wilson816ee792017-01-24 11:00:03 +00003363 }
Chris Wilson1b365952016-10-04 21:11:31 +01003364 rcu_read_unlock();
Chris Wilsonc8247c02016-10-27 01:03:43 +01003365
Chris Wilson663f71e2016-11-14 20:41:00 +00003366 spin_lock_irq(&engine->timeline->lock);
Chris Wilson20311bd2016-11-14 20:41:03 +00003367 for (rb = engine->execlist_first; rb; rb = rb_next(rb)) {
3368 rq = rb_entry(rb, typeof(*rq), priotree.node);
Chris Wilsonc8247c02016-10-27 01:03:43 +01003369 print_request(m, rq, "\t\tQ ");
3370 }
Chris Wilson663f71e2016-11-14 20:41:00 +00003371 spin_unlock_irq(&engine->timeline->lock);
Chris Wilson1b365952016-10-04 21:11:31 +01003372 } else if (INTEL_GEN(dev_priv) > 6) {
3373 seq_printf(m, "\tPP_DIR_BASE: 0x%08x\n",
3374 I915_READ(RING_PP_DIR_BASE(engine)));
3375 seq_printf(m, "\tPP_DIR_BASE_READ: 0x%08x\n",
3376 I915_READ(RING_PP_DIR_BASE_READ(engine)));
3377 seq_printf(m, "\tPP_DIR_DCLV: 0x%08x\n",
3378 I915_READ(RING_PP_DIR_DCLV(engine)));
3379 }
3380
Chris Wilsonf6168e32016-10-28 13:58:55 +01003381 spin_lock_irq(&b->lock);
Chris Wilson1b365952016-10-04 21:11:31 +01003382 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
Geliang Tangf802cf72016-12-19 22:43:49 +08003383 struct intel_wait *w = rb_entry(rb, typeof(*w), node);
Chris Wilson1b365952016-10-04 21:11:31 +01003384
3385 seq_printf(m, "\t%s [%d] waiting for %x\n",
3386 w->tsk->comm, w->tsk->pid, w->seqno);
3387 }
Chris Wilsonf6168e32016-10-28 13:58:55 +01003388 spin_unlock_irq(&b->lock);
Chris Wilson1b365952016-10-04 21:11:31 +01003389
3390 seq_puts(m, "\n");
3391 }
3392
Chris Wilson9c870d02016-10-24 13:42:15 +01003393 intel_runtime_pm_put(dev_priv);
3394
Chris Wilson1b365952016-10-04 21:11:31 +01003395 return 0;
3396}
3397
Ben Widawskye04934c2014-06-30 09:53:42 -07003398static int i915_semaphore_status(struct seq_file *m, void *unused)
3399{
David Weinehall36cdd012016-08-22 13:59:31 +03003400 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3401 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003402 struct intel_engine_cs *engine;
David Weinehall36cdd012016-08-22 13:59:31 +03003403 int num_rings = INTEL_INFO(dev_priv)->num_rings;
Dave Gordonc3232b12016-03-23 18:19:53 +00003404 enum intel_engine_id id;
3405 int j, ret;
Ben Widawskye04934c2014-06-30 09:53:42 -07003406
Chris Wilson39df9192016-07-20 13:31:57 +01003407 if (!i915.semaphores) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003408 seq_puts(m, "Semaphores are disabled\n");
3409 return 0;
3410 }
3411
3412 ret = mutex_lock_interruptible(&dev->struct_mutex);
3413 if (ret)
3414 return ret;
Paulo Zanoni03872062014-07-09 14:31:57 -03003415 intel_runtime_pm_get(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003416
David Weinehall36cdd012016-08-22 13:59:31 +03003417 if (IS_BROADWELL(dev_priv)) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003418 struct page *page;
3419 uint64_t *seqno;
3420
Chris Wilson51d545d2016-08-15 10:49:02 +01003421 page = i915_gem_object_get_page(dev_priv->semaphore->obj, 0);
Ben Widawskye04934c2014-06-30 09:53:42 -07003422
3423 seqno = (uint64_t *)kmap_atomic(page);
Akash Goel3b3f1652016-10-13 22:44:48 +05303424 for_each_engine(engine, dev_priv, id) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003425 uint64_t offset;
3426
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003427 seq_printf(m, "%s\n", engine->name);
Ben Widawskye04934c2014-06-30 09:53:42 -07003428
3429 seq_puts(m, " Last signal:");
3430 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003431 offset = id * I915_NUM_ENGINES + j;
Ben Widawskye04934c2014-06-30 09:53:42 -07003432 seq_printf(m, "0x%08llx (0x%02llx) ",
3433 seqno[offset], offset * 8);
3434 }
3435 seq_putc(m, '\n');
3436
3437 seq_puts(m, " Last wait: ");
3438 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003439 offset = id + (j * I915_NUM_ENGINES);
Ben Widawskye04934c2014-06-30 09:53:42 -07003440 seq_printf(m, "0x%08llx (0x%02llx) ",
3441 seqno[offset], offset * 8);
3442 }
3443 seq_putc(m, '\n');
3444
3445 }
3446 kunmap_atomic(seqno);
3447 } else {
3448 seq_puts(m, " Last signal:");
Akash Goel3b3f1652016-10-13 22:44:48 +05303449 for_each_engine(engine, dev_priv, id)
Ben Widawskye04934c2014-06-30 09:53:42 -07003450 for (j = 0; j < num_rings; j++)
3451 seq_printf(m, "0x%08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003452 I915_READ(engine->semaphore.mbox.signal[j]));
Ben Widawskye04934c2014-06-30 09:53:42 -07003453 seq_putc(m, '\n');
3454 }
3455
Paulo Zanoni03872062014-07-09 14:31:57 -03003456 intel_runtime_pm_put(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003457 mutex_unlock(&dev->struct_mutex);
3458 return 0;
3459}
3460
Daniel Vetter728e29d2014-06-25 22:01:53 +03003461static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3462{
David Weinehall36cdd012016-08-22 13:59:31 +03003463 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3464 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter728e29d2014-06-25 22:01:53 +03003465 int i;
3466
3467 drm_modeset_lock_all(dev);
3468 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3469 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3470
3471 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +01003472 seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003473 pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
Daniel Vetter728e29d2014-06-25 22:01:53 +03003474 seq_printf(m, " tracked hardware state:\n");
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003475 seq_printf(m, " dpll: 0x%08x\n", pll->state.hw_state.dpll);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003476 seq_printf(m, " dpll_md: 0x%08x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003477 pll->state.hw_state.dpll_md);
3478 seq_printf(m, " fp0: 0x%08x\n", pll->state.hw_state.fp0);
3479 seq_printf(m, " fp1: 0x%08x\n", pll->state.hw_state.fp1);
3480 seq_printf(m, " wrpll: 0x%08x\n", pll->state.hw_state.wrpll);
Daniel Vetter728e29d2014-06-25 22:01:53 +03003481 }
3482 drm_modeset_unlock_all(dev);
3483
3484 return 0;
3485}
3486
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01003487static int i915_wa_registers(struct seq_file *m, void *unused)
Arun Siluvery888b5992014-08-26 14:44:51 +01003488{
3489 int i;
3490 int ret;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003491 struct intel_engine_cs *engine;
David Weinehall36cdd012016-08-22 13:59:31 +03003492 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3493 struct drm_device *dev = &dev_priv->drm;
Arun Siluvery33136b02016-01-21 21:43:47 +00003494 struct i915_workarounds *workarounds = &dev_priv->workarounds;
Dave Gordonc3232b12016-03-23 18:19:53 +00003495 enum intel_engine_id id;
Arun Siluvery888b5992014-08-26 14:44:51 +01003496
Arun Siluvery888b5992014-08-26 14:44:51 +01003497 ret = mutex_lock_interruptible(&dev->struct_mutex);
3498 if (ret)
3499 return ret;
3500
3501 intel_runtime_pm_get(dev_priv);
3502
Arun Siluvery33136b02016-01-21 21:43:47 +00003503 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
Akash Goel3b3f1652016-10-13 22:44:48 +05303504 for_each_engine(engine, dev_priv, id)
Arun Siluvery33136b02016-01-21 21:43:47 +00003505 seq_printf(m, "HW whitelist count for %s: %d\n",
Dave Gordonc3232b12016-03-23 18:19:53 +00003506 engine->name, workarounds->hw_whitelist_count[id]);
Arun Siluvery33136b02016-01-21 21:43:47 +00003507 for (i = 0; i < workarounds->count; ++i) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003508 i915_reg_t addr;
3509 u32 mask, value, read;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003510 bool ok;
Arun Siluvery888b5992014-08-26 14:44:51 +01003511
Arun Siluvery33136b02016-01-21 21:43:47 +00003512 addr = workarounds->reg[i].addr;
3513 mask = workarounds->reg[i].mask;
3514 value = workarounds->reg[i].value;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003515 read = I915_READ(addr);
3516 ok = (value & mask) == (read & mask);
3517 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003518 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
Arun Siluvery888b5992014-08-26 14:44:51 +01003519 }
3520
3521 intel_runtime_pm_put(dev_priv);
3522 mutex_unlock(&dev->struct_mutex);
3523
3524 return 0;
3525}
3526
Damien Lespiauc5511e42014-11-04 17:06:51 +00003527static int i915_ddb_info(struct seq_file *m, void *unused)
3528{
David Weinehall36cdd012016-08-22 13:59:31 +03003529 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3530 struct drm_device *dev = &dev_priv->drm;
Damien Lespiauc5511e42014-11-04 17:06:51 +00003531 struct skl_ddb_allocation *ddb;
3532 struct skl_ddb_entry *entry;
3533 enum pipe pipe;
3534 int plane;
3535
David Weinehall36cdd012016-08-22 13:59:31 +03003536 if (INTEL_GEN(dev_priv) < 9)
Damien Lespiau2fcffe12014-12-03 17:33:24 +00003537 return 0;
3538
Damien Lespiauc5511e42014-11-04 17:06:51 +00003539 drm_modeset_lock_all(dev);
3540
3541 ddb = &dev_priv->wm.skl_hw.ddb;
3542
3543 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3544
3545 for_each_pipe(dev_priv, pipe) {
3546 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3547
Matt Roper8b364b42016-10-26 15:51:28 -07003548 for_each_universal_plane(dev_priv, pipe, plane) {
Damien Lespiauc5511e42014-11-04 17:06:51 +00003549 entry = &ddb->plane[pipe][plane];
3550 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3551 entry->start, entry->end,
3552 skl_ddb_entry_size(entry));
3553 }
3554
Matt Roper4969d332015-09-24 15:53:10 -07003555 entry = &ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiauc5511e42014-11-04 17:06:51 +00003556 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3557 entry->end, skl_ddb_entry_size(entry));
3558 }
3559
3560 drm_modeset_unlock_all(dev);
3561
3562 return 0;
3563}
3564
Vandana Kannana54746e2015-03-03 20:53:10 +05303565static void drrs_status_per_crtc(struct seq_file *m,
David Weinehall36cdd012016-08-22 13:59:31 +03003566 struct drm_device *dev,
3567 struct intel_crtc *intel_crtc)
Vandana Kannana54746e2015-03-03 20:53:10 +05303568{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003569 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303570 struct i915_drrs *drrs = &dev_priv->drrs;
3571 int vrefresh = 0;
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003572 struct drm_connector *connector;
Vandana Kannana54746e2015-03-03 20:53:10 +05303573
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003574 drm_for_each_connector(connector, dev) {
3575 if (connector->state->crtc != &intel_crtc->base)
3576 continue;
3577
3578 seq_printf(m, "%s:\n", connector->name);
Vandana Kannana54746e2015-03-03 20:53:10 +05303579 }
3580
3581 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3582 seq_puts(m, "\tVBT: DRRS_type: Static");
3583 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3584 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3585 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3586 seq_puts(m, "\tVBT: DRRS_type: None");
3587 else
3588 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3589
3590 seq_puts(m, "\n\n");
3591
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003592 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303593 struct intel_panel *panel;
3594
3595 mutex_lock(&drrs->mutex);
3596 /* DRRS Supported */
3597 seq_puts(m, "\tDRRS Supported: Yes\n");
3598
3599 /* disable_drrs() will make drrs->dp NULL */
3600 if (!drrs->dp) {
3601 seq_puts(m, "Idleness DRRS: Disabled");
3602 mutex_unlock(&drrs->mutex);
3603 return;
3604 }
3605
3606 panel = &drrs->dp->attached_connector->panel;
3607 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3608 drrs->busy_frontbuffer_bits);
3609
3610 seq_puts(m, "\n\t\t");
3611 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3612 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3613 vrefresh = panel->fixed_mode->vrefresh;
3614 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3615 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3616 vrefresh = panel->downclock_mode->vrefresh;
3617 } else {
3618 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3619 drrs->refresh_rate_type);
3620 mutex_unlock(&drrs->mutex);
3621 return;
3622 }
3623 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3624
3625 seq_puts(m, "\n\t\t");
3626 mutex_unlock(&drrs->mutex);
3627 } else {
3628 /* DRRS not supported. Print the VBT parameter*/
3629 seq_puts(m, "\tDRRS Supported : No");
3630 }
3631 seq_puts(m, "\n");
3632}
3633
3634static int i915_drrs_status(struct seq_file *m, void *unused)
3635{
David Weinehall36cdd012016-08-22 13:59:31 +03003636 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3637 struct drm_device *dev = &dev_priv->drm;
Vandana Kannana54746e2015-03-03 20:53:10 +05303638 struct intel_crtc *intel_crtc;
3639 int active_crtc_cnt = 0;
3640
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003641 drm_modeset_lock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303642 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003643 if (intel_crtc->base.state->active) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303644 active_crtc_cnt++;
3645 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3646
3647 drrs_status_per_crtc(m, dev, intel_crtc);
3648 }
Vandana Kannana54746e2015-03-03 20:53:10 +05303649 }
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003650 drm_modeset_unlock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303651
3652 if (!active_crtc_cnt)
3653 seq_puts(m, "No active crtc found\n");
3654
3655 return 0;
3656}
3657
Dave Airlie11bed952014-05-12 15:22:27 +10003658static int i915_dp_mst_info(struct seq_file *m, void *unused)
3659{
David Weinehall36cdd012016-08-22 13:59:31 +03003660 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3661 struct drm_device *dev = &dev_priv->drm;
Dave Airlie11bed952014-05-12 15:22:27 +10003662 struct intel_encoder *intel_encoder;
3663 struct intel_digital_port *intel_dig_port;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003664 struct drm_connector *connector;
3665
Dave Airlie11bed952014-05-12 15:22:27 +10003666 drm_modeset_lock_all(dev);
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003667 drm_for_each_connector(connector, dev) {
3668 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
Dave Airlie11bed952014-05-12 15:22:27 +10003669 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003670
3671 intel_encoder = intel_attached_encoder(connector);
3672 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3673 continue;
3674
3675 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlie11bed952014-05-12 15:22:27 +10003676 if (!intel_dig_port->dp.can_mst)
3677 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003678
Jim Bride40ae80c2016-04-14 10:18:37 -07003679 seq_printf(m, "MST Source Port %c\n",
3680 port_name(intel_dig_port->port));
Dave Airlie11bed952014-05-12 15:22:27 +10003681 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3682 }
3683 drm_modeset_unlock_all(dev);
3684 return 0;
3685}
3686
Todd Previteeb3394fa2015-04-18 00:04:19 -07003687static ssize_t i915_displayport_test_active_write(struct file *file,
David Weinehall36cdd012016-08-22 13:59:31 +03003688 const char __user *ubuf,
3689 size_t len, loff_t *offp)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003690{
3691 char *input_buffer;
3692 int status = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003693 struct drm_device *dev;
3694 struct drm_connector *connector;
3695 struct list_head *connector_list;
3696 struct intel_dp *intel_dp;
3697 int val = 0;
3698
Sudip Mukherjee9aaffa32015-07-21 17:36:45 +05303699 dev = ((struct seq_file *)file->private_data)->private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003700
Todd Previteeb3394fa2015-04-18 00:04:19 -07003701 connector_list = &dev->mode_config.connector_list;
3702
3703 if (len == 0)
3704 return 0;
3705
3706 input_buffer = kmalloc(len + 1, GFP_KERNEL);
3707 if (!input_buffer)
3708 return -ENOMEM;
3709
3710 if (copy_from_user(input_buffer, ubuf, len)) {
3711 status = -EFAULT;
3712 goto out;
3713 }
3714
3715 input_buffer[len] = '\0';
3716 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
3717
3718 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07003719 if (connector->connector_type !=
3720 DRM_MODE_CONNECTOR_DisplayPort)
3721 continue;
3722
Sudip Mukherjeeb8bb08e2015-07-21 17:36:46 +05303723 if (connector->status == connector_status_connected &&
Todd Previteeb3394fa2015-04-18 00:04:19 -07003724 connector->encoder != NULL) {
3725 intel_dp = enc_to_intel_dp(connector->encoder);
3726 status = kstrtoint(input_buffer, 10, &val);
3727 if (status < 0)
3728 goto out;
3729 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
3730 /* To prevent erroneous activation of the compliance
3731 * testing code, only accept an actual value of 1 here
3732 */
3733 if (val == 1)
Manasi Navarec1617ab2016-12-09 16:22:50 -08003734 intel_dp->compliance.test_active = 1;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003735 else
Manasi Navarec1617ab2016-12-09 16:22:50 -08003736 intel_dp->compliance.test_active = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003737 }
3738 }
3739out:
3740 kfree(input_buffer);
3741 if (status < 0)
3742 return status;
3743
3744 *offp += len;
3745 return len;
3746}
3747
3748static int i915_displayport_test_active_show(struct seq_file *m, void *data)
3749{
3750 struct drm_device *dev = m->private;
3751 struct drm_connector *connector;
3752 struct list_head *connector_list = &dev->mode_config.connector_list;
3753 struct intel_dp *intel_dp;
3754
Todd Previteeb3394fa2015-04-18 00:04:19 -07003755 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07003756 if (connector->connector_type !=
3757 DRM_MODE_CONNECTOR_DisplayPort)
3758 continue;
3759
3760 if (connector->status == connector_status_connected &&
3761 connector->encoder != NULL) {
3762 intel_dp = enc_to_intel_dp(connector->encoder);
Manasi Navarec1617ab2016-12-09 16:22:50 -08003763 if (intel_dp->compliance.test_active)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003764 seq_puts(m, "1");
3765 else
3766 seq_puts(m, "0");
3767 } else
3768 seq_puts(m, "0");
3769 }
3770
3771 return 0;
3772}
3773
3774static int i915_displayport_test_active_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03003775 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003776{
David Weinehall36cdd012016-08-22 13:59:31 +03003777 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003778
David Weinehall36cdd012016-08-22 13:59:31 +03003779 return single_open(file, i915_displayport_test_active_show,
3780 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003781}
3782
3783static const struct file_operations i915_displayport_test_active_fops = {
3784 .owner = THIS_MODULE,
3785 .open = i915_displayport_test_active_open,
3786 .read = seq_read,
3787 .llseek = seq_lseek,
3788 .release = single_release,
3789 .write = i915_displayport_test_active_write
3790};
3791
3792static int i915_displayport_test_data_show(struct seq_file *m, void *data)
3793{
3794 struct drm_device *dev = m->private;
3795 struct drm_connector *connector;
3796 struct list_head *connector_list = &dev->mode_config.connector_list;
3797 struct intel_dp *intel_dp;
3798
Todd Previteeb3394fa2015-04-18 00:04:19 -07003799 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07003800 if (connector->connector_type !=
3801 DRM_MODE_CONNECTOR_DisplayPort)
3802 continue;
3803
3804 if (connector->status == connector_status_connected &&
3805 connector->encoder != NULL) {
3806 intel_dp = enc_to_intel_dp(connector->encoder);
Manasi Navareb48a5ba2017-01-20 19:09:28 -08003807 if (intel_dp->compliance.test_type ==
3808 DP_TEST_LINK_EDID_READ)
3809 seq_printf(m, "%lx",
3810 intel_dp->compliance.test_data.edid);
Manasi Navare611032b2017-01-24 08:21:49 -08003811 else if (intel_dp->compliance.test_type ==
3812 DP_TEST_LINK_VIDEO_PATTERN) {
3813 seq_printf(m, "hdisplay: %d\n",
3814 intel_dp->compliance.test_data.hdisplay);
3815 seq_printf(m, "vdisplay: %d\n",
3816 intel_dp->compliance.test_data.vdisplay);
3817 seq_printf(m, "bpc: %u\n",
3818 intel_dp->compliance.test_data.bpc);
3819 }
Todd Previteeb3394fa2015-04-18 00:04:19 -07003820 } else
3821 seq_puts(m, "0");
3822 }
3823
3824 return 0;
3825}
3826static int i915_displayport_test_data_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03003827 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003828{
David Weinehall36cdd012016-08-22 13:59:31 +03003829 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003830
David Weinehall36cdd012016-08-22 13:59:31 +03003831 return single_open(file, i915_displayport_test_data_show,
3832 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003833}
3834
3835static const struct file_operations i915_displayport_test_data_fops = {
3836 .owner = THIS_MODULE,
3837 .open = i915_displayport_test_data_open,
3838 .read = seq_read,
3839 .llseek = seq_lseek,
3840 .release = single_release
3841};
3842
3843static int i915_displayport_test_type_show(struct seq_file *m, void *data)
3844{
3845 struct drm_device *dev = m->private;
3846 struct drm_connector *connector;
3847 struct list_head *connector_list = &dev->mode_config.connector_list;
3848 struct intel_dp *intel_dp;
3849
Todd Previteeb3394fa2015-04-18 00:04:19 -07003850 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07003851 if (connector->connector_type !=
3852 DRM_MODE_CONNECTOR_DisplayPort)
3853 continue;
3854
3855 if (connector->status == connector_status_connected &&
3856 connector->encoder != NULL) {
3857 intel_dp = enc_to_intel_dp(connector->encoder);
Manasi Navarec1617ab2016-12-09 16:22:50 -08003858 seq_printf(m, "%02lx", intel_dp->compliance.test_type);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003859 } else
3860 seq_puts(m, "0");
3861 }
3862
3863 return 0;
3864}
3865
3866static int i915_displayport_test_type_open(struct inode *inode,
3867 struct file *file)
3868{
David Weinehall36cdd012016-08-22 13:59:31 +03003869 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003870
David Weinehall36cdd012016-08-22 13:59:31 +03003871 return single_open(file, i915_displayport_test_type_show,
3872 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003873}
3874
3875static const struct file_operations i915_displayport_test_type_fops = {
3876 .owner = THIS_MODULE,
3877 .open = i915_displayport_test_type_open,
3878 .read = seq_read,
3879 .llseek = seq_lseek,
3880 .release = single_release
3881};
3882
Damien Lespiau97e94b22014-11-04 17:06:50 +00003883static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02003884{
David Weinehall36cdd012016-08-22 13:59:31 +03003885 struct drm_i915_private *dev_priv = m->private;
3886 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003887 int level;
Ville Syrjäläde38b952015-06-24 22:00:09 +03003888 int num_levels;
3889
David Weinehall36cdd012016-08-22 13:59:31 +03003890 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03003891 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03003892 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03003893 num_levels = 1;
3894 else
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003895 num_levels = ilk_wm_max_level(dev_priv) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003896
3897 drm_modeset_lock_all(dev);
3898
3899 for (level = 0; level < num_levels; level++) {
3900 unsigned int latency = wm[level];
3901
Damien Lespiau97e94b22014-11-04 17:06:50 +00003902 /*
3903 * - WM1+ latency values in 0.5us units
Ville Syrjäläde38b952015-06-24 22:00:09 +03003904 * - latencies are in us on gen9/vlv/chv
Damien Lespiau97e94b22014-11-04 17:06:50 +00003905 */
David Weinehall36cdd012016-08-22 13:59:31 +03003906 if (INTEL_GEN(dev_priv) >= 9 || IS_VALLEYVIEW(dev_priv) ||
3907 IS_CHERRYVIEW(dev_priv))
Damien Lespiau97e94b22014-11-04 17:06:50 +00003908 latency *= 10;
3909 else if (level > 0)
Ville Syrjälä369a1342014-01-22 14:36:08 +02003910 latency *= 5;
3911
3912 seq_printf(m, "WM%d %u (%u.%u usec)\n",
Damien Lespiau97e94b22014-11-04 17:06:50 +00003913 level, wm[level], latency / 10, latency % 10);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003914 }
3915
3916 drm_modeset_unlock_all(dev);
3917}
3918
3919static int pri_wm_latency_show(struct seq_file *m, void *data)
3920{
David Weinehall36cdd012016-08-22 13:59:31 +03003921 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003922 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003923
David Weinehall36cdd012016-08-22 13:59:31 +03003924 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003925 latencies = dev_priv->wm.skl_latency;
3926 else
David Weinehall36cdd012016-08-22 13:59:31 +03003927 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003928
3929 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003930
3931 return 0;
3932}
3933
3934static int spr_wm_latency_show(struct seq_file *m, void *data)
3935{
David Weinehall36cdd012016-08-22 13:59:31 +03003936 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003937 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003938
David Weinehall36cdd012016-08-22 13:59:31 +03003939 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003940 latencies = dev_priv->wm.skl_latency;
3941 else
David Weinehall36cdd012016-08-22 13:59:31 +03003942 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003943
3944 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003945
3946 return 0;
3947}
3948
3949static int cur_wm_latency_show(struct seq_file *m, void *data)
3950{
David Weinehall36cdd012016-08-22 13:59:31 +03003951 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003952 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003953
David Weinehall36cdd012016-08-22 13:59:31 +03003954 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003955 latencies = dev_priv->wm.skl_latency;
3956 else
David Weinehall36cdd012016-08-22 13:59:31 +03003957 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003958
3959 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003960
3961 return 0;
3962}
3963
3964static int pri_wm_latency_open(struct inode *inode, struct file *file)
3965{
David Weinehall36cdd012016-08-22 13:59:31 +03003966 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003967
David Weinehall36cdd012016-08-22 13:59:31 +03003968 if (INTEL_GEN(dev_priv) < 5)
Ville Syrjälä369a1342014-01-22 14:36:08 +02003969 return -ENODEV;
3970
David Weinehall36cdd012016-08-22 13:59:31 +03003971 return single_open(file, pri_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003972}
3973
3974static int spr_wm_latency_open(struct inode *inode, struct file *file)
3975{
David Weinehall36cdd012016-08-22 13:59:31 +03003976 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003977
David Weinehall36cdd012016-08-22 13:59:31 +03003978 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003979 return -ENODEV;
3980
David Weinehall36cdd012016-08-22 13:59:31 +03003981 return single_open(file, spr_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003982}
3983
3984static int cur_wm_latency_open(struct inode *inode, struct file *file)
3985{
David Weinehall36cdd012016-08-22 13:59:31 +03003986 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003987
David Weinehall36cdd012016-08-22 13:59:31 +03003988 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003989 return -ENODEV;
3990
David Weinehall36cdd012016-08-22 13:59:31 +03003991 return single_open(file, cur_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003992}
3993
3994static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
Damien Lespiau97e94b22014-11-04 17:06:50 +00003995 size_t len, loff_t *offp, uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02003996{
3997 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03003998 struct drm_i915_private *dev_priv = m->private;
3999 struct drm_device *dev = &dev_priv->drm;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004000 uint16_t new[8] = { 0 };
Ville Syrjäläde38b952015-06-24 22:00:09 +03004001 int num_levels;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004002 int level;
4003 int ret;
4004 char tmp[32];
4005
David Weinehall36cdd012016-08-22 13:59:31 +03004006 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004007 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03004008 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004009 num_levels = 1;
4010 else
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004011 num_levels = ilk_wm_max_level(dev_priv) + 1;
Ville Syrjäläde38b952015-06-24 22:00:09 +03004012
Ville Syrjälä369a1342014-01-22 14:36:08 +02004013 if (len >= sizeof(tmp))
4014 return -EINVAL;
4015
4016 if (copy_from_user(tmp, ubuf, len))
4017 return -EFAULT;
4018
4019 tmp[len] = '\0';
4020
Damien Lespiau97e94b22014-11-04 17:06:50 +00004021 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4022 &new[0], &new[1], &new[2], &new[3],
4023 &new[4], &new[5], &new[6], &new[7]);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004024 if (ret != num_levels)
4025 return -EINVAL;
4026
4027 drm_modeset_lock_all(dev);
4028
4029 for (level = 0; level < num_levels; level++)
4030 wm[level] = new[level];
4031
4032 drm_modeset_unlock_all(dev);
4033
4034 return len;
4035}
4036
4037
4038static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4039 size_t len, loff_t *offp)
4040{
4041 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004042 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004043 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004044
David Weinehall36cdd012016-08-22 13:59:31 +03004045 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004046 latencies = dev_priv->wm.skl_latency;
4047 else
David Weinehall36cdd012016-08-22 13:59:31 +03004048 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004049
4050 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004051}
4052
4053static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4054 size_t len, loff_t *offp)
4055{
4056 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004057 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004058 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004059
David Weinehall36cdd012016-08-22 13:59:31 +03004060 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004061 latencies = dev_priv->wm.skl_latency;
4062 else
David Weinehall36cdd012016-08-22 13:59:31 +03004063 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004064
4065 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004066}
4067
4068static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4069 size_t len, loff_t *offp)
4070{
4071 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004072 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004073 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004074
David Weinehall36cdd012016-08-22 13:59:31 +03004075 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004076 latencies = dev_priv->wm.skl_latency;
4077 else
David Weinehall36cdd012016-08-22 13:59:31 +03004078 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004079
4080 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004081}
4082
4083static const struct file_operations i915_pri_wm_latency_fops = {
4084 .owner = THIS_MODULE,
4085 .open = pri_wm_latency_open,
4086 .read = seq_read,
4087 .llseek = seq_lseek,
4088 .release = single_release,
4089 .write = pri_wm_latency_write
4090};
4091
4092static const struct file_operations i915_spr_wm_latency_fops = {
4093 .owner = THIS_MODULE,
4094 .open = spr_wm_latency_open,
4095 .read = seq_read,
4096 .llseek = seq_lseek,
4097 .release = single_release,
4098 .write = spr_wm_latency_write
4099};
4100
4101static const struct file_operations i915_cur_wm_latency_fops = {
4102 .owner = THIS_MODULE,
4103 .open = cur_wm_latency_open,
4104 .read = seq_read,
4105 .llseek = seq_lseek,
4106 .release = single_release,
4107 .write = cur_wm_latency_write
4108};
4109
Kees Cook647416f2013-03-10 14:10:06 -07004110static int
4111i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004112{
David Weinehall36cdd012016-08-22 13:59:31 +03004113 struct drm_i915_private *dev_priv = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004114
Chris Wilsond98c52c2016-04-13 17:35:05 +01004115 *val = i915_terminally_wedged(&dev_priv->gpu_error);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004116
Kees Cook647416f2013-03-10 14:10:06 -07004117 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004118}
4119
Kees Cook647416f2013-03-10 14:10:06 -07004120static int
4121i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004122{
David Weinehall36cdd012016-08-22 13:59:31 +03004123 struct drm_i915_private *dev_priv = data;
Imre Deakd46c0512014-04-14 20:24:27 +03004124
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004125 /*
4126 * There is no safeguard against this debugfs entry colliding
4127 * with the hangcheck calling same i915_handle_error() in
4128 * parallel, causing an explosion. For now we assume that the
4129 * test harness is responsible enough not to inject gpu hangs
4130 * while it is writing to 'i915_wedged'
4131 */
4132
Chris Wilsond98c52c2016-04-13 17:35:05 +01004133 if (i915_reset_in_progress(&dev_priv->gpu_error))
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004134 return -EAGAIN;
4135
Chris Wilsonc0336662016-05-06 15:40:21 +01004136 i915_handle_error(dev_priv, val,
Mika Kuoppala58174462014-02-25 17:11:26 +02004137 "Manually setting wedged to %llu", val);
Imre Deakd46c0512014-04-14 20:24:27 +03004138
Kees Cook647416f2013-03-10 14:10:06 -07004139 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004140}
4141
Kees Cook647416f2013-03-10 14:10:06 -07004142DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4143 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004144 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004145
Kees Cook647416f2013-03-10 14:10:06 -07004146static int
Chris Wilson094f9a52013-09-25 17:34:55 +01004147i915_ring_missed_irq_get(void *data, u64 *val)
4148{
David Weinehall36cdd012016-08-22 13:59:31 +03004149 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004150
4151 *val = dev_priv->gpu_error.missed_irq_rings;
4152 return 0;
4153}
4154
4155static int
4156i915_ring_missed_irq_set(void *data, u64 val)
4157{
David Weinehall36cdd012016-08-22 13:59:31 +03004158 struct drm_i915_private *dev_priv = data;
4159 struct drm_device *dev = &dev_priv->drm;
Chris Wilson094f9a52013-09-25 17:34:55 +01004160 int ret;
4161
4162 /* Lock against concurrent debugfs callers */
4163 ret = mutex_lock_interruptible(&dev->struct_mutex);
4164 if (ret)
4165 return ret;
4166 dev_priv->gpu_error.missed_irq_rings = val;
4167 mutex_unlock(&dev->struct_mutex);
4168
4169 return 0;
4170}
4171
4172DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4173 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4174 "0x%08llx\n");
4175
4176static int
4177i915_ring_test_irq_get(void *data, u64 *val)
4178{
David Weinehall36cdd012016-08-22 13:59:31 +03004179 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004180
4181 *val = dev_priv->gpu_error.test_irq_rings;
4182
4183 return 0;
4184}
4185
4186static int
4187i915_ring_test_irq_set(void *data, u64 val)
4188{
David Weinehall36cdd012016-08-22 13:59:31 +03004189 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004190
Chris Wilson3a122c22016-06-17 14:35:05 +01004191 val &= INTEL_INFO(dev_priv)->ring_mask;
Chris Wilson094f9a52013-09-25 17:34:55 +01004192 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004193 dev_priv->gpu_error.test_irq_rings = val;
Chris Wilson094f9a52013-09-25 17:34:55 +01004194
4195 return 0;
4196}
4197
4198DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4199 i915_ring_test_irq_get, i915_ring_test_irq_set,
4200 "0x%08llx\n");
4201
Chris Wilsondd624af2013-01-15 12:39:35 +00004202#define DROP_UNBOUND 0x1
4203#define DROP_BOUND 0x2
4204#define DROP_RETIRE 0x4
4205#define DROP_ACTIVE 0x8
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004206#define DROP_FREED 0x10
4207#define DROP_ALL (DROP_UNBOUND | \
4208 DROP_BOUND | \
4209 DROP_RETIRE | \
4210 DROP_ACTIVE | \
4211 DROP_FREED)
Kees Cook647416f2013-03-10 14:10:06 -07004212static int
4213i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004214{
Kees Cook647416f2013-03-10 14:10:06 -07004215 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00004216
Kees Cook647416f2013-03-10 14:10:06 -07004217 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004218}
4219
Kees Cook647416f2013-03-10 14:10:06 -07004220static int
4221i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004222{
David Weinehall36cdd012016-08-22 13:59:31 +03004223 struct drm_i915_private *dev_priv = data;
4224 struct drm_device *dev = &dev_priv->drm;
Kees Cook647416f2013-03-10 14:10:06 -07004225 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004226
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08004227 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00004228
4229 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4230 * on ioctls on -EAGAIN. */
4231 ret = mutex_lock_interruptible(&dev->struct_mutex);
4232 if (ret)
4233 return ret;
4234
4235 if (val & DROP_ACTIVE) {
Chris Wilson22dd3bb2016-09-09 14:11:50 +01004236 ret = i915_gem_wait_for_idle(dev_priv,
4237 I915_WAIT_INTERRUPTIBLE |
4238 I915_WAIT_LOCKED);
Chris Wilsondd624af2013-01-15 12:39:35 +00004239 if (ret)
4240 goto unlock;
4241 }
4242
4243 if (val & (DROP_RETIRE | DROP_ACTIVE))
Chris Wilsonc0336662016-05-06 15:40:21 +01004244 i915_gem_retire_requests(dev_priv);
Chris Wilsondd624af2013-01-15 12:39:35 +00004245
Chris Wilson21ab4e72014-09-09 11:16:08 +01004246 if (val & DROP_BOUND)
4247 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
Chris Wilson4ad72b72014-09-03 19:23:37 +01004248
Chris Wilson21ab4e72014-09-09 11:16:08 +01004249 if (val & DROP_UNBOUND)
4250 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
Chris Wilsondd624af2013-01-15 12:39:35 +00004251
4252unlock:
4253 mutex_unlock(&dev->struct_mutex);
4254
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004255 if (val & DROP_FREED) {
4256 synchronize_rcu();
Chris Wilsonbdeb9782016-12-23 14:57:56 +00004257 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004258 }
4259
Kees Cook647416f2013-03-10 14:10:06 -07004260 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004261}
4262
Kees Cook647416f2013-03-10 14:10:06 -07004263DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4264 i915_drop_caches_get, i915_drop_caches_set,
4265 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00004266
Kees Cook647416f2013-03-10 14:10:06 -07004267static int
4268i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004269{
David Weinehall36cdd012016-08-22 13:59:31 +03004270 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02004271
David Weinehall36cdd012016-08-22 13:59:31 +03004272 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004273 return -ENODEV;
4274
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004275 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004276 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004277}
4278
Kees Cook647416f2013-03-10 14:10:06 -07004279static int
4280i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004281{
David Weinehall36cdd012016-08-22 13:59:31 +03004282 struct drm_i915_private *dev_priv = data;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304283 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004284 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004285
David Weinehall36cdd012016-08-22 13:59:31 +03004286 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004287 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07004288
Kees Cook647416f2013-03-10 14:10:06 -07004289 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07004290
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004291 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004292 if (ret)
4293 return ret;
4294
Jesse Barnes358733e2011-07-27 11:53:01 -07004295 /*
4296 * Turbo will still be enabled, but won't go above the set value.
4297 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304298 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004299
Akash Goelbc4d91f2015-02-26 16:09:47 +05304300 hw_max = dev_priv->rps.max_freq;
4301 hw_min = dev_priv->rps.min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004302
Ben Widawskyb39fb292014-03-19 18:31:11 -07004303 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004304 mutex_unlock(&dev_priv->rps.hw_lock);
4305 return -EINVAL;
4306 }
4307
Ben Widawskyb39fb292014-03-19 18:31:11 -07004308 dev_priv->rps.max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004309
Chris Wilson9fcee2f2017-01-26 10:19:19 +00004310 if (intel_set_rps(dev_priv, val))
4311 DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004312
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004313 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004314
Kees Cook647416f2013-03-10 14:10:06 -07004315 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004316}
4317
Kees Cook647416f2013-03-10 14:10:06 -07004318DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4319 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004320 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07004321
Kees Cook647416f2013-03-10 14:10:06 -07004322static int
4323i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004324{
David Weinehall36cdd012016-08-22 13:59:31 +03004325 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02004326
Chris Wilson62e1baa2016-07-13 09:10:36 +01004327 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004328 return -ENODEV;
4329
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004330 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004331 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004332}
4333
Kees Cook647416f2013-03-10 14:10:06 -07004334static int
4335i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004336{
David Weinehall36cdd012016-08-22 13:59:31 +03004337 struct drm_i915_private *dev_priv = data;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304338 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004339 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004340
Chris Wilson62e1baa2016-07-13 09:10:36 +01004341 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004342 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07004343
Kees Cook647416f2013-03-10 14:10:06 -07004344 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07004345
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004346 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004347 if (ret)
4348 return ret;
4349
Jesse Barnes1523c312012-05-25 12:34:54 -07004350 /*
4351 * Turbo will still be enabled, but won't go below the set value.
4352 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304353 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004354
Akash Goelbc4d91f2015-02-26 16:09:47 +05304355 hw_max = dev_priv->rps.max_freq;
4356 hw_min = dev_priv->rps.min_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004357
David Weinehall36cdd012016-08-22 13:59:31 +03004358 if (val < hw_min ||
4359 val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004360 mutex_unlock(&dev_priv->rps.hw_lock);
4361 return -EINVAL;
4362 }
4363
Ben Widawskyb39fb292014-03-19 18:31:11 -07004364 dev_priv->rps.min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004365
Chris Wilson9fcee2f2017-01-26 10:19:19 +00004366 if (intel_set_rps(dev_priv, val))
4367 DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004368
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004369 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07004370
Kees Cook647416f2013-03-10 14:10:06 -07004371 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004372}
4373
Kees Cook647416f2013-03-10 14:10:06 -07004374DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
4375 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004376 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07004377
Kees Cook647416f2013-03-10 14:10:06 -07004378static int
4379i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004380{
David Weinehall36cdd012016-08-22 13:59:31 +03004381 struct drm_i915_private *dev_priv = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004382 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004383
David Weinehall36cdd012016-08-22 13:59:31 +03004384 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02004385 return -ENODEV;
4386
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004387 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004388
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004389 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004390
4391 intel_runtime_pm_put(dev_priv);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004392
Kees Cook647416f2013-03-10 14:10:06 -07004393 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004394
Kees Cook647416f2013-03-10 14:10:06 -07004395 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004396}
4397
Kees Cook647416f2013-03-10 14:10:06 -07004398static int
4399i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004400{
David Weinehall36cdd012016-08-22 13:59:31 +03004401 struct drm_i915_private *dev_priv = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004402 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004403
David Weinehall36cdd012016-08-22 13:59:31 +03004404 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02004405 return -ENODEV;
4406
Kees Cook647416f2013-03-10 14:10:06 -07004407 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004408 return -EINVAL;
4409
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004410 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004411 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004412
4413 /* Update the cache sharing policy here as well */
4414 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4415 snpcr &= ~GEN6_MBC_SNPCR_MASK;
4416 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
4417 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
4418
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004419 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004420 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004421}
4422
Kees Cook647416f2013-03-10 14:10:06 -07004423DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
4424 i915_cache_sharing_get, i915_cache_sharing_set,
4425 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004426
David Weinehall36cdd012016-08-22 13:59:31 +03004427static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004428 struct sseu_dev_info *sseu)
Jeff McGee5d395252015-04-03 18:13:17 -07004429{
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03004430 int ss_max = 2;
Jeff McGee5d395252015-04-03 18:13:17 -07004431 int ss;
4432 u32 sig1[ss_max], sig2[ss_max];
4433
4434 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
4435 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
4436 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
4437 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
4438
4439 for (ss = 0; ss < ss_max; ss++) {
4440 unsigned int eu_cnt;
4441
4442 if (sig1[ss] & CHV_SS_PG_ENABLE)
4443 /* skip disabled subslice */
4444 continue;
4445
Imre Deakf08a0c92016-08-31 19:13:04 +03004446 sseu->slice_mask = BIT(0);
Imre Deak57ec1712016-08-31 19:13:05 +03004447 sseu->subslice_mask |= BIT(ss);
Jeff McGee5d395252015-04-03 18:13:17 -07004448 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
4449 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
4450 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
4451 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
Imre Deak915490d2016-08-31 19:13:01 +03004452 sseu->eu_total += eu_cnt;
4453 sseu->eu_per_subslice = max_t(unsigned int,
4454 sseu->eu_per_subslice, eu_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07004455 }
Jeff McGee5d395252015-04-03 18:13:17 -07004456}
4457
David Weinehall36cdd012016-08-22 13:59:31 +03004458static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004459 struct sseu_dev_info *sseu)
Jeff McGee5d395252015-04-03 18:13:17 -07004460{
Jeff McGee1c046bc2015-04-03 18:13:18 -07004461 int s_max = 3, ss_max = 4;
Jeff McGee5d395252015-04-03 18:13:17 -07004462 int s, ss;
4463 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
4464
Jeff McGee1c046bc2015-04-03 18:13:18 -07004465 /* BXT has a single slice and at most 3 subslices. */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004466 if (IS_GEN9_LP(dev_priv)) {
Jeff McGee1c046bc2015-04-03 18:13:18 -07004467 s_max = 1;
4468 ss_max = 3;
4469 }
4470
4471 for (s = 0; s < s_max; s++) {
4472 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
4473 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
4474 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
4475 }
4476
Jeff McGee5d395252015-04-03 18:13:17 -07004477 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
4478 GEN9_PGCTL_SSA_EU19_ACK |
4479 GEN9_PGCTL_SSA_EU210_ACK |
4480 GEN9_PGCTL_SSA_EU311_ACK;
4481 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
4482 GEN9_PGCTL_SSB_EU19_ACK |
4483 GEN9_PGCTL_SSB_EU210_ACK |
4484 GEN9_PGCTL_SSB_EU311_ACK;
4485
4486 for (s = 0; s < s_max; s++) {
4487 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
4488 /* skip disabled slice */
4489 continue;
4490
Imre Deakf08a0c92016-08-31 19:13:04 +03004491 sseu->slice_mask |= BIT(s);
Jeff McGee1c046bc2015-04-03 18:13:18 -07004492
Rodrigo Vivib976dc52017-01-23 10:32:37 -08004493 if (IS_GEN9_BC(dev_priv))
Imre Deak57ec1712016-08-31 19:13:05 +03004494 sseu->subslice_mask =
4495 INTEL_INFO(dev_priv)->sseu.subslice_mask;
Jeff McGee1c046bc2015-04-03 18:13:18 -07004496
Jeff McGee5d395252015-04-03 18:13:17 -07004497 for (ss = 0; ss < ss_max; ss++) {
4498 unsigned int eu_cnt;
4499
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004500 if (IS_GEN9_LP(dev_priv)) {
Imre Deak57ec1712016-08-31 19:13:05 +03004501 if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
4502 /* skip disabled subslice */
4503 continue;
Jeff McGee1c046bc2015-04-03 18:13:18 -07004504
Imre Deak57ec1712016-08-31 19:13:05 +03004505 sseu->subslice_mask |= BIT(ss);
4506 }
Jeff McGee1c046bc2015-04-03 18:13:18 -07004507
Jeff McGee5d395252015-04-03 18:13:17 -07004508 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
4509 eu_mask[ss%2]);
Imre Deak915490d2016-08-31 19:13:01 +03004510 sseu->eu_total += eu_cnt;
4511 sseu->eu_per_subslice = max_t(unsigned int,
4512 sseu->eu_per_subslice,
4513 eu_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07004514 }
4515 }
4516}
4517
David Weinehall36cdd012016-08-22 13:59:31 +03004518static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004519 struct sseu_dev_info *sseu)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004520{
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004521 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
David Weinehall36cdd012016-08-22 13:59:31 +03004522 int s;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004523
Imre Deakf08a0c92016-08-31 19:13:04 +03004524 sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004525
Imre Deakf08a0c92016-08-31 19:13:04 +03004526 if (sseu->slice_mask) {
Imre Deak57ec1712016-08-31 19:13:05 +03004527 sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
Imre Deak43b67992016-08-31 19:13:02 +03004528 sseu->eu_per_subslice =
4529 INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
Imre Deak57ec1712016-08-31 19:13:05 +03004530 sseu->eu_total = sseu->eu_per_subslice *
4531 sseu_subslice_total(sseu);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004532
4533 /* subtract fused off EU(s) from enabled slice(s) */
Imre Deak795b38b2016-08-31 19:13:07 +03004534 for (s = 0; s < fls(sseu->slice_mask); s++) {
Imre Deak43b67992016-08-31 19:13:02 +03004535 u8 subslice_7eu =
4536 INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004537
Imre Deak915490d2016-08-31 19:13:01 +03004538 sseu->eu_total -= hweight8(subslice_7eu);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004539 }
4540 }
4541}
4542
Imre Deak615d8902016-08-31 19:13:03 +03004543static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
4544 const struct sseu_dev_info *sseu)
4545{
4546 struct drm_i915_private *dev_priv = node_to_i915(m->private);
4547 const char *type = is_available_info ? "Available" : "Enabled";
4548
Imre Deakc67ba532016-08-31 19:13:06 +03004549 seq_printf(m, " %s Slice Mask: %04x\n", type,
4550 sseu->slice_mask);
Imre Deak615d8902016-08-31 19:13:03 +03004551 seq_printf(m, " %s Slice Total: %u\n", type,
Imre Deakf08a0c92016-08-31 19:13:04 +03004552 hweight8(sseu->slice_mask));
Imre Deak615d8902016-08-31 19:13:03 +03004553 seq_printf(m, " %s Subslice Total: %u\n", type,
Imre Deak57ec1712016-08-31 19:13:05 +03004554 sseu_subslice_total(sseu));
Imre Deakc67ba532016-08-31 19:13:06 +03004555 seq_printf(m, " %s Subslice Mask: %04x\n", type,
4556 sseu->subslice_mask);
Imre Deak615d8902016-08-31 19:13:03 +03004557 seq_printf(m, " %s Subslice Per Slice: %u\n", type,
Imre Deak57ec1712016-08-31 19:13:05 +03004558 hweight8(sseu->subslice_mask));
Imre Deak615d8902016-08-31 19:13:03 +03004559 seq_printf(m, " %s EU Total: %u\n", type,
4560 sseu->eu_total);
4561 seq_printf(m, " %s EU Per Subslice: %u\n", type,
4562 sseu->eu_per_subslice);
4563
4564 if (!is_available_info)
4565 return;
4566
4567 seq_printf(m, " Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
4568 if (HAS_POOLED_EU(dev_priv))
4569 seq_printf(m, " Min EU in pool: %u\n", sseu->min_eu_in_pool);
4570
4571 seq_printf(m, " Has Slice Power Gating: %s\n",
4572 yesno(sseu->has_slice_pg));
4573 seq_printf(m, " Has Subslice Power Gating: %s\n",
4574 yesno(sseu->has_subslice_pg));
4575 seq_printf(m, " Has EU Power Gating: %s\n",
4576 yesno(sseu->has_eu_pg));
4577}
4578
Jeff McGee38732182015-02-13 10:27:54 -06004579static int i915_sseu_status(struct seq_file *m, void *unused)
4580{
David Weinehall36cdd012016-08-22 13:59:31 +03004581 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak915490d2016-08-31 19:13:01 +03004582 struct sseu_dev_info sseu;
Jeff McGee38732182015-02-13 10:27:54 -06004583
David Weinehall36cdd012016-08-22 13:59:31 +03004584 if (INTEL_GEN(dev_priv) < 8)
Jeff McGee38732182015-02-13 10:27:54 -06004585 return -ENODEV;
4586
4587 seq_puts(m, "SSEU Device Info\n");
Imre Deak615d8902016-08-31 19:13:03 +03004588 i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
Jeff McGee38732182015-02-13 10:27:54 -06004589
Jeff McGee7f992ab2015-02-13 10:27:55 -06004590 seq_puts(m, "SSEU Device Status\n");
Imre Deak915490d2016-08-31 19:13:01 +03004591 memset(&sseu, 0, sizeof(sseu));
David Weinehall238010e2016-08-01 17:33:27 +03004592
4593 intel_runtime_pm_get(dev_priv);
4594
David Weinehall36cdd012016-08-22 13:59:31 +03004595 if (IS_CHERRYVIEW(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03004596 cherryview_sseu_device_status(dev_priv, &sseu);
David Weinehall36cdd012016-08-22 13:59:31 +03004597 } else if (IS_BROADWELL(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03004598 broadwell_sseu_device_status(dev_priv, &sseu);
David Weinehall36cdd012016-08-22 13:59:31 +03004599 } else if (INTEL_GEN(dev_priv) >= 9) {
Imre Deak915490d2016-08-31 19:13:01 +03004600 gen9_sseu_device_status(dev_priv, &sseu);
Jeff McGee7f992ab2015-02-13 10:27:55 -06004601 }
David Weinehall238010e2016-08-01 17:33:27 +03004602
4603 intel_runtime_pm_put(dev_priv);
4604
Imre Deak615d8902016-08-31 19:13:03 +03004605 i915_print_sseu_info(m, false, &sseu);
Jeff McGee7f992ab2015-02-13 10:27:55 -06004606
Jeff McGee38732182015-02-13 10:27:54 -06004607 return 0;
4608}
4609
Ben Widawsky6d794d42011-04-25 11:25:56 -07004610static int i915_forcewake_open(struct inode *inode, struct file *file)
4611{
David Weinehall36cdd012016-08-22 13:59:31 +03004612 struct drm_i915_private *dev_priv = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004613
David Weinehall36cdd012016-08-22 13:59:31 +03004614 if (INTEL_GEN(dev_priv) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004615 return 0;
4616
Chris Wilson6daccb02015-01-16 11:34:35 +02004617 intel_runtime_pm_get(dev_priv);
Mika Kuoppala59bad942015-01-16 11:34:40 +02004618 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004619
4620 return 0;
4621}
4622
Ben Widawskyc43b5632012-04-16 14:07:40 -07004623static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004624{
David Weinehall36cdd012016-08-22 13:59:31 +03004625 struct drm_i915_private *dev_priv = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004626
David Weinehall36cdd012016-08-22 13:59:31 +03004627 if (INTEL_GEN(dev_priv) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004628 return 0;
4629
Mika Kuoppala59bad942015-01-16 11:34:40 +02004630 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson6daccb02015-01-16 11:34:35 +02004631 intel_runtime_pm_put(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004632
4633 return 0;
4634}
4635
4636static const struct file_operations i915_forcewake_fops = {
4637 .owner = THIS_MODULE,
4638 .open = i915_forcewake_open,
4639 .release = i915_forcewake_release,
4640};
4641
4642static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
4643{
Ben Widawsky6d794d42011-04-25 11:25:56 -07004644 struct dentry *ent;
4645
4646 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07004647 S_IRUSR,
David Weinehall36cdd012016-08-22 13:59:31 +03004648 root, to_i915(minor->dev),
Ben Widawsky6d794d42011-04-25 11:25:56 -07004649 &i915_forcewake_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08004650 if (!ent)
4651 return -ENOMEM;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004652
Ben Widawsky8eb57292011-05-11 15:10:58 -07004653 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004654}
4655
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004656static int i915_debugfs_create(struct dentry *root,
4657 struct drm_minor *minor,
4658 const char *name,
4659 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07004660{
Jesse Barnes358733e2011-07-27 11:53:01 -07004661 struct dentry *ent;
4662
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004663 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07004664 S_IRUGO | S_IWUSR,
David Weinehall36cdd012016-08-22 13:59:31 +03004665 root, to_i915(minor->dev),
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004666 fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08004667 if (!ent)
4668 return -ENOMEM;
Jesse Barnes358733e2011-07-27 11:53:01 -07004669
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004670 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004671}
4672
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004673static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00004674 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01004675 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00004676 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson6da84822016-08-15 10:48:44 +01004677 {"i915_gem_pin_display", i915_gem_gtt_info, 0, (void *)1},
Chris Wilson6d2b88852013-08-07 18:30:54 +01004678 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01004679 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004680 {"i915_gem_request", i915_gem_request_info, 0},
4681 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00004682 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004683 {"i915_gem_interrupt", i915_interrupt_info, 0},
Brad Volkin493018d2014-12-11 12:13:08 -08004684 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
Dave Gordon8b417c22015-08-12 15:43:44 +01004685 {"i915_guc_info", i915_guc_info, 0},
Alex Daifdf5d352015-08-12 15:43:37 +01004686 {"i915_guc_load_status", i915_guc_load_status_info, 0},
Alex Dai4c7e77f2015-08-12 15:43:40 +01004687 {"i915_guc_log_dump", i915_guc_log_dump, 0},
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08004688 {"i915_huc_load_status", i915_huc_load_status_info, 0},
Deepak Sadb4bd12014-03-31 11:30:02 +05304689 {"i915_frequency_info", i915_frequency_info, 0},
Chris Wilsonf6544492015-01-26 18:03:04 +02004690 {"i915_hangcheck_info", i915_hangcheck_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08004691 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07004692 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004693 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Daniel Vetter9a851782015-06-18 10:30:22 +02004694 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08004695 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03004696 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08004697 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01004698 {"i915_opregion", i915_opregion, 0},
Jani Nikulaada8f952015-12-15 13:17:12 +02004699 {"i915_vbt", i915_vbt, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01004700 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07004701 {"i915_context_status", i915_context_status, 0},
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01004702 {"i915_dump_lrc", i915_dump_lrc, 0},
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02004703 {"i915_forcewake_domains", i915_forcewake_domains, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01004704 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01004705 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07004706 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004707 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004708 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01004709 {"i915_energy_uJ", i915_energy_uJ, 0},
Damien Lespiau6455c872015-06-04 18:23:57 +01004710 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02004711 {"i915_power_domain_info", i915_power_domain_info, 0},
Damien Lespiaub7cec662015-10-27 14:47:01 +02004712 {"i915_dmc_info", i915_dmc_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08004713 {"i915_display_info", i915_display_info, 0},
Chris Wilson1b365952016-10-04 21:11:31 +01004714 {"i915_engine_info", i915_engine_info, 0},
Ben Widawskye04934c2014-06-30 09:53:42 -07004715 {"i915_semaphore_status", i915_semaphore_status, 0},
Daniel Vetter728e29d2014-06-25 22:01:53 +03004716 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
Dave Airlie11bed952014-05-12 15:22:27 +10004717 {"i915_dp_mst_info", i915_dp_mst_info, 0},
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01004718 {"i915_wa_registers", i915_wa_registers, 0},
Damien Lespiauc5511e42014-11-04 17:06:51 +00004719 {"i915_ddb_info", i915_ddb_info, 0},
Jeff McGee38732182015-02-13 10:27:54 -06004720 {"i915_sseu_status", i915_sseu_status, 0},
Vandana Kannana54746e2015-03-03 20:53:10 +05304721 {"i915_drrs_status", i915_drrs_status, 0},
Chris Wilson1854d5c2015-04-07 16:20:32 +01004722 {"i915_rps_boost_info", i915_rps_boost_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004723};
Ben Gamari27c202a2009-07-01 22:26:52 -04004724#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05004725
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004726static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02004727 const char *name;
4728 const struct file_operations *fops;
4729} i915_debugfs_files[] = {
4730 {"i915_wedged", &i915_wedged_fops},
4731 {"i915_max_freq", &i915_max_freq_fops},
4732 {"i915_min_freq", &i915_min_freq_fops},
4733 {"i915_cache_sharing", &i915_cache_sharing_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01004734 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
4735 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02004736 {"i915_gem_drop_caches", &i915_drop_caches_fops},
Chris Wilson98a2f412016-10-12 10:05:18 +01004737#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
Daniel Vetter34b96742013-07-04 20:49:44 +02004738 {"i915_error_state", &i915_error_state_fops},
Chris Wilson98a2f412016-10-12 10:05:18 +01004739#endif
Daniel Vetter34b96742013-07-04 20:49:44 +02004740 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01004741 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02004742 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
4743 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
4744 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Rodrigo Vivida46f932014-08-01 02:04:45 -07004745 {"i915_fbc_false_color", &i915_fbc_fc_fops},
Todd Previteeb3394fa2015-04-18 00:04:19 -07004746 {"i915_dp_test_data", &i915_displayport_test_data_fops},
4747 {"i915_dp_test_type", &i915_displayport_test_type_fops},
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05304748 {"i915_dp_test_active", &i915_displayport_test_active_fops},
4749 {"i915_guc_log_control", &i915_guc_log_control_fops}
Daniel Vetter34b96742013-07-04 20:49:44 +02004750};
4751
Chris Wilson1dac8912016-06-24 14:00:17 +01004752int i915_debugfs_register(struct drm_i915_private *dev_priv)
Ben Gamari20172632009-02-17 20:08:50 -05004753{
Chris Wilson91c8a322016-07-05 10:40:23 +01004754 struct drm_minor *minor = dev_priv->drm.primary;
Daniel Vetter34b96742013-07-04 20:49:44 +02004755 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004756
Ben Widawsky6d794d42011-04-25 11:25:56 -07004757 ret = i915_forcewake_create(minor->debugfs_root, minor);
4758 if (ret)
4759 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004760
Tomeu Vizoso731035f2016-12-12 13:29:48 +01004761 ret = intel_pipe_crc_create(minor);
4762 if (ret)
4763 return ret;
Damien Lespiau07144422013-10-15 18:55:40 +01004764
Daniel Vetter34b96742013-07-04 20:49:44 +02004765 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4766 ret = i915_debugfs_create(minor->debugfs_root, minor,
4767 i915_debugfs_files[i].name,
4768 i915_debugfs_files[i].fops);
4769 if (ret)
4770 return ret;
4771 }
Mika Kuoppala40633212012-12-04 15:12:00 +02004772
Ben Gamari27c202a2009-07-01 22:26:52 -04004773 return drm_debugfs_create_files(i915_debugfs_list,
4774 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05004775 minor->debugfs_root, minor);
4776}
4777
Chris Wilson1dac8912016-06-24 14:00:17 +01004778void i915_debugfs_unregister(struct drm_i915_private *dev_priv)
Ben Gamari20172632009-02-17 20:08:50 -05004779{
Chris Wilson91c8a322016-07-05 10:40:23 +01004780 struct drm_minor *minor = dev_priv->drm.primary;
Daniel Vetter34b96742013-07-04 20:49:44 +02004781 int i;
4782
Ben Gamari27c202a2009-07-01 22:26:52 -04004783 drm_debugfs_remove_files(i915_debugfs_list,
4784 I915_DEBUGFS_ENTRIES, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01004785
David Weinehall36cdd012016-08-22 13:59:31 +03004786 drm_debugfs_remove_files((struct drm_info_list *)&i915_forcewake_fops,
Ben Widawsky6d794d42011-04-25 11:25:56 -07004787 1, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01004788
Tomeu Vizoso731035f2016-12-12 13:29:48 +01004789 intel_pipe_crc_cleanup(minor);
Damien Lespiau07144422013-10-15 18:55:40 +01004790
Daniel Vetter34b96742013-07-04 20:49:44 +02004791 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4792 struct drm_info_list *info_list =
David Weinehall36cdd012016-08-22 13:59:31 +03004793 (struct drm_info_list *)i915_debugfs_files[i].fops;
Daniel Vetter34b96742013-07-04 20:49:44 +02004794
4795 drm_debugfs_remove_files(info_list, 1, minor);
4796 }
Ben Gamari20172632009-02-17 20:08:50 -05004797}
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004798
4799struct dpcd_block {
4800 /* DPCD dump start address. */
4801 unsigned int offset;
4802 /* DPCD dump end address, inclusive. If unset, .size will be used. */
4803 unsigned int end;
4804 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
4805 size_t size;
4806 /* Only valid for eDP. */
4807 bool edp;
4808};
4809
4810static const struct dpcd_block i915_dpcd_debug[] = {
4811 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
4812 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
4813 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
4814 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
4815 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
4816 { .offset = DP_SET_POWER },
4817 { .offset = DP_EDP_DPCD_REV },
4818 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
4819 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
4820 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
4821};
4822
4823static int i915_dpcd_show(struct seq_file *m, void *data)
4824{
4825 struct drm_connector *connector = m->private;
4826 struct intel_dp *intel_dp =
4827 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
4828 uint8_t buf[16];
4829 ssize_t err;
4830 int i;
4831
Mika Kuoppala5c1a8872015-05-15 13:09:21 +03004832 if (connector->status != connector_status_connected)
4833 return -ENODEV;
4834
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004835 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
4836 const struct dpcd_block *b = &i915_dpcd_debug[i];
4837 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
4838
4839 if (b->edp &&
4840 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
4841 continue;
4842
4843 /* low tech for now */
4844 if (WARN_ON(size > sizeof(buf)))
4845 continue;
4846
4847 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
4848 if (err <= 0) {
4849 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
4850 size, b->offset, err);
4851 continue;
4852 }
4853
4854 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
kbuild test robotb3f9d7d2015-04-16 18:34:06 +08004855 }
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004856
4857 return 0;
4858}
4859
4860static int i915_dpcd_open(struct inode *inode, struct file *file)
4861{
4862 return single_open(file, i915_dpcd_show, inode->i_private);
4863}
4864
4865static const struct file_operations i915_dpcd_fops = {
4866 .owner = THIS_MODULE,
4867 .open = i915_dpcd_open,
4868 .read = seq_read,
4869 .llseek = seq_lseek,
4870 .release = single_release,
4871};
4872
David Weinehallecbd6782016-08-23 12:23:56 +03004873static int i915_panel_show(struct seq_file *m, void *data)
4874{
4875 struct drm_connector *connector = m->private;
4876 struct intel_dp *intel_dp =
4877 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
4878
4879 if (connector->status != connector_status_connected)
4880 return -ENODEV;
4881
4882 seq_printf(m, "Panel power up delay: %d\n",
4883 intel_dp->panel_power_up_delay);
4884 seq_printf(m, "Panel power down delay: %d\n",
4885 intel_dp->panel_power_down_delay);
4886 seq_printf(m, "Backlight on delay: %d\n",
4887 intel_dp->backlight_on_delay);
4888 seq_printf(m, "Backlight off delay: %d\n",
4889 intel_dp->backlight_off_delay);
4890
4891 return 0;
4892}
4893
4894static int i915_panel_open(struct inode *inode, struct file *file)
4895{
4896 return single_open(file, i915_panel_show, inode->i_private);
4897}
4898
4899static const struct file_operations i915_panel_fops = {
4900 .owner = THIS_MODULE,
4901 .open = i915_panel_open,
4902 .read = seq_read,
4903 .llseek = seq_lseek,
4904 .release = single_release,
4905};
4906
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004907/**
4908 * i915_debugfs_connector_add - add i915 specific connector debugfs files
4909 * @connector: pointer to a registered drm_connector
4910 *
4911 * Cleanup will be done by drm_connector_unregister() through a call to
4912 * drm_debugfs_connector_remove().
4913 *
4914 * Returns 0 on success, negative error codes on error.
4915 */
4916int i915_debugfs_connector_add(struct drm_connector *connector)
4917{
4918 struct dentry *root = connector->debugfs_entry;
4919
4920 /* The connector must have been registered beforehands. */
4921 if (!root)
4922 return -ENODEV;
4923
4924 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
4925 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
David Weinehallecbd6782016-08-23 12:23:56 +03004926 debugfs_create_file("i915_dpcd", S_IRUGO, root,
4927 connector, &i915_dpcd_fops);
4928
4929 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4930 debugfs_create_file("i915_panel_timings", S_IRUGO, root,
4931 connector, &i915_panel_fops);
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004932
4933 return 0;
4934}