Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1 | /******************************************************************************* |
| 2 | * |
| 3 | * Intel Ethernet Controller XL710 Family Linux Driver |
Anjali Singhai Jain | ecc6a23 | 2016-01-13 16:51:43 -0800 | [diff] [blame] | 4 | * Copyright(c) 2013 - 2016 Intel Corporation. |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify it |
| 7 | * under the terms and conditions of the GNU General Public License, |
| 8 | * version 2, as published by the Free Software Foundation. |
| 9 | * |
| 10 | * This program is distributed in the hope it will be useful, but WITHOUT |
| 11 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 12 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 13 | * more details. |
| 14 | * |
Greg Rose | dc641b7 | 2013-12-18 13:45:51 +0000 | [diff] [blame] | 15 | * You should have received a copy of the GNU General Public License along |
| 16 | * with this program. If not, see <http://www.gnu.org/licenses/>. |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 17 | * |
| 18 | * The full GNU General Public License is included in this distribution in |
| 19 | * the file called "COPYING". |
| 20 | * |
| 21 | * Contact Information: |
| 22 | * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net> |
| 23 | * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 |
| 24 | * |
| 25 | ******************************************************************************/ |
| 26 | |
Mitch Williams | 1c112a6 | 2014-04-04 04:43:06 +0000 | [diff] [blame] | 27 | #include <linux/prefetch.h> |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 28 | #include <net/busy_poll.h> |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 29 | #include <linux/bpf_trace.h> |
Jesper Dangaard Brouer | 8712882 | 2018-01-03 11:25:23 +0100 | [diff] [blame] | 30 | #include <net/xdp.h> |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 31 | #include "i40e.h" |
Scott Peterson | ed0980c | 2017-04-13 04:45:44 -0400 | [diff] [blame] | 32 | #include "i40e_trace.h" |
Jesse Brandeburg | 206812b | 2014-02-12 01:45:33 +0000 | [diff] [blame] | 33 | #include "i40e_prototype.h" |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 34 | |
| 35 | static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size, |
| 36 | u32 td_tag) |
| 37 | { |
| 38 | return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA | |
| 39 | ((u64)td_cmd << I40E_TXD_QW1_CMD_SHIFT) | |
| 40 | ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) | |
| 41 | ((u64)size << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) | |
| 42 | ((u64)td_tag << I40E_TXD_QW1_L2TAG1_SHIFT)); |
| 43 | } |
| 44 | |
Jesse Brandeburg | eaefbd0 | 2013-09-28 07:13:54 +0000 | [diff] [blame] | 45 | #define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS) |
Alexander Duyck | 5e02f28 | 2016-09-12 14:18:41 -0700 | [diff] [blame] | 46 | /** |
| 47 | * i40e_fdir - Generate a Flow Director descriptor based on fdata |
| 48 | * @tx_ring: Tx ring to send buffer on |
| 49 | * @fdata: Flow director filter data |
| 50 | * @add: Indicate if we are adding a rule or deleting one |
| 51 | * |
| 52 | **/ |
| 53 | static void i40e_fdir(struct i40e_ring *tx_ring, |
| 54 | struct i40e_fdir_filter *fdata, bool add) |
| 55 | { |
| 56 | struct i40e_filter_program_desc *fdir_desc; |
| 57 | struct i40e_pf *pf = tx_ring->vsi->back; |
| 58 | u32 flex_ptype, dtype_cmd; |
| 59 | u16 i; |
| 60 | |
| 61 | /* grab the next descriptor */ |
| 62 | i = tx_ring->next_to_use; |
| 63 | fdir_desc = I40E_TX_FDIRDESC(tx_ring, i); |
| 64 | |
| 65 | i++; |
| 66 | tx_ring->next_to_use = (i < tx_ring->count) ? i : 0; |
| 67 | |
| 68 | flex_ptype = I40E_TXD_FLTR_QW0_QINDEX_MASK & |
| 69 | (fdata->q_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT); |
| 70 | |
| 71 | flex_ptype |= I40E_TXD_FLTR_QW0_FLEXOFF_MASK & |
| 72 | (fdata->flex_off << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT); |
| 73 | |
| 74 | flex_ptype |= I40E_TXD_FLTR_QW0_PCTYPE_MASK & |
| 75 | (fdata->pctype << I40E_TXD_FLTR_QW0_PCTYPE_SHIFT); |
| 76 | |
Jacob Keller | 0e588de | 2017-02-06 14:38:50 -0800 | [diff] [blame] | 77 | flex_ptype |= I40E_TXD_FLTR_QW0_PCTYPE_MASK & |
| 78 | (fdata->flex_offset << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT); |
| 79 | |
Alexander Duyck | 5e02f28 | 2016-09-12 14:18:41 -0700 | [diff] [blame] | 80 | /* Use LAN VSI Id if not programmed by user */ |
| 81 | flex_ptype |= I40E_TXD_FLTR_QW0_DEST_VSI_MASK & |
| 82 | ((u32)(fdata->dest_vsi ? : pf->vsi[pf->lan_vsi]->id) << |
| 83 | I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT); |
| 84 | |
| 85 | dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG; |
| 86 | |
| 87 | dtype_cmd |= add ? |
| 88 | I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE << |
| 89 | I40E_TXD_FLTR_QW1_PCMD_SHIFT : |
| 90 | I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE << |
| 91 | I40E_TXD_FLTR_QW1_PCMD_SHIFT; |
| 92 | |
| 93 | dtype_cmd |= I40E_TXD_FLTR_QW1_DEST_MASK & |
| 94 | (fdata->dest_ctl << I40E_TXD_FLTR_QW1_DEST_SHIFT); |
| 95 | |
| 96 | dtype_cmd |= I40E_TXD_FLTR_QW1_FD_STATUS_MASK & |
| 97 | (fdata->fd_status << I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT); |
| 98 | |
| 99 | if (fdata->cnt_index) { |
| 100 | dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK; |
| 101 | dtype_cmd |= I40E_TXD_FLTR_QW1_CNTINDEX_MASK & |
| 102 | ((u32)fdata->cnt_index << |
| 103 | I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT); |
| 104 | } |
| 105 | |
| 106 | fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype); |
| 107 | fdir_desc->rsvd = cpu_to_le32(0); |
| 108 | fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd); |
| 109 | fdir_desc->fd_id = cpu_to_le32(fdata->fd_id); |
| 110 | } |
| 111 | |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 112 | #define I40E_FD_CLEAN_DELAY 10 |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 113 | /** |
| 114 | * i40e_program_fdir_filter - Program a Flow Director filter |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 115 | * @fdir_data: Packet data that will be filter parameters |
| 116 | * @raw_packet: the pre-allocated packet buffer for FDir |
Jeff Kirsher | b40c82e6 | 2015-02-27 09:18:34 +0000 | [diff] [blame] | 117 | * @pf: The PF pointer |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 118 | * @add: True for add/update, False for remove |
| 119 | **/ |
Alexander Duyck | 1eb846a | 2016-09-12 14:18:42 -0700 | [diff] [blame] | 120 | static int i40e_program_fdir_filter(struct i40e_fdir_filter *fdir_data, |
| 121 | u8 *raw_packet, struct i40e_pf *pf, |
| 122 | bool add) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 123 | { |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 124 | struct i40e_tx_buffer *tx_buf, *first; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 125 | struct i40e_tx_desc *tx_desc; |
| 126 | struct i40e_ring *tx_ring; |
| 127 | struct i40e_vsi *vsi; |
| 128 | struct device *dev; |
| 129 | dma_addr_t dma; |
| 130 | u32 td_cmd = 0; |
| 131 | u16 i; |
| 132 | |
| 133 | /* find existing FDIR VSI */ |
Alexander Duyck | 4b81644 | 2016-10-11 15:26:53 -0700 | [diff] [blame] | 134 | vsi = i40e_find_vsi_by_type(pf, I40E_VSI_FDIR); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 135 | if (!vsi) |
| 136 | return -ENOENT; |
| 137 | |
Alexander Duyck | 9f65e15 | 2013-09-28 06:00:58 +0000 | [diff] [blame] | 138 | tx_ring = vsi->tx_rings[0]; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 139 | dev = tx_ring->dev; |
| 140 | |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 141 | /* we need two descriptors to add/del a filter and we can wait */ |
Alexander Duyck | ed24540 | 2016-09-14 16:24:32 -0700 | [diff] [blame] | 142 | for (i = I40E_FD_CLEAN_DELAY; I40E_DESC_UNUSED(tx_ring) < 2; i--) { |
| 143 | if (!i) |
| 144 | return -EAGAIN; |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 145 | msleep_interruptible(1); |
Alexander Duyck | ed24540 | 2016-09-14 16:24:32 -0700 | [diff] [blame] | 146 | } |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 147 | |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 148 | dma = dma_map_single(dev, raw_packet, |
| 149 | I40E_FDIR_MAX_RAW_PACKET_SIZE, DMA_TO_DEVICE); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 150 | if (dma_mapping_error(dev, dma)) |
| 151 | goto dma_fail; |
| 152 | |
| 153 | /* grab the next descriptor */ |
Alexander Duyck | fc4ac67 | 2013-09-28 06:00:22 +0000 | [diff] [blame] | 154 | i = tx_ring->next_to_use; |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 155 | first = &tx_ring->tx_bi[i]; |
Alexander Duyck | 5e02f28 | 2016-09-12 14:18:41 -0700 | [diff] [blame] | 156 | i40e_fdir(tx_ring, fdir_data, add); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 157 | |
| 158 | /* Now program a dummy descriptor */ |
Alexander Duyck | fc4ac67 | 2013-09-28 06:00:22 +0000 | [diff] [blame] | 159 | i = tx_ring->next_to_use; |
| 160 | tx_desc = I40E_TX_DESC(tx_ring, i); |
Anjali Singhai Jain | 298deef | 2013-11-28 06:39:33 +0000 | [diff] [blame] | 161 | tx_buf = &tx_ring->tx_bi[i]; |
Alexander Duyck | fc4ac67 | 2013-09-28 06:00:22 +0000 | [diff] [blame] | 162 | |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 163 | tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0; |
| 164 | |
| 165 | memset(tx_buf, 0, sizeof(struct i40e_tx_buffer)); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 166 | |
Anjali Singhai Jain | 298deef | 2013-11-28 06:39:33 +0000 | [diff] [blame] | 167 | /* record length, and DMA address */ |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 168 | dma_unmap_len_set(tx_buf, len, I40E_FDIR_MAX_RAW_PACKET_SIZE); |
Anjali Singhai Jain | 298deef | 2013-11-28 06:39:33 +0000 | [diff] [blame] | 169 | dma_unmap_addr_set(tx_buf, dma, dma); |
| 170 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 171 | tx_desc->buffer_addr = cpu_to_le64(dma); |
Jesse Brandeburg | eaefbd0 | 2013-09-28 07:13:54 +0000 | [diff] [blame] | 172 | td_cmd = I40E_TXD_CMD | I40E_TX_DESC_CMD_DUMMY; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 173 | |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 174 | tx_buf->tx_flags = I40E_TX_FLAGS_FD_SB; |
| 175 | tx_buf->raw_buf = (void *)raw_packet; |
| 176 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 177 | tx_desc->cmd_type_offset_bsz = |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 178 | build_ctob(td_cmd, 0, I40E_FDIR_MAX_RAW_PACKET_SIZE, 0); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 179 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 180 | /* Force memory writes to complete before letting h/w |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 181 | * know there are new descriptors to fetch. |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 182 | */ |
| 183 | wmb(); |
| 184 | |
Alexander Duyck | fc4ac67 | 2013-09-28 06:00:22 +0000 | [diff] [blame] | 185 | /* Mark the data descriptor to be watched */ |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 186 | first->next_to_watch = tx_desc; |
Alexander Duyck | fc4ac67 | 2013-09-28 06:00:22 +0000 | [diff] [blame] | 187 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 188 | writel(tx_ring->next_to_use, tx_ring->tail); |
| 189 | return 0; |
| 190 | |
| 191 | dma_fail: |
| 192 | return -1; |
| 193 | } |
| 194 | |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 195 | #define IP_HEADER_OFFSET 14 |
| 196 | #define I40E_UDPIP_DUMMY_PACKET_LEN 42 |
| 197 | /** |
| 198 | * i40e_add_del_fdir_udpv4 - Add/Remove UDPv4 filters |
| 199 | * @vsi: pointer to the targeted VSI |
| 200 | * @fd_data: the flow director data required for the FDir descriptor |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 201 | * @add: true adds a filter, false removes it |
| 202 | * |
| 203 | * Returns 0 if the filters were successfully added or removed |
| 204 | **/ |
| 205 | static int i40e_add_del_fdir_udpv4(struct i40e_vsi *vsi, |
| 206 | struct i40e_fdir_filter *fd_data, |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 207 | bool add) |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 208 | { |
| 209 | struct i40e_pf *pf = vsi->back; |
| 210 | struct udphdr *udp; |
| 211 | struct iphdr *ip; |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 212 | u8 *raw_packet; |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 213 | int ret; |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 214 | static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0, |
| 215 | 0x45, 0, 0, 0x1c, 0, 0, 0x40, 0, 0x40, 0x11, 0, 0, 0, 0, 0, 0, |
| 216 | 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0}; |
| 217 | |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 218 | raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL); |
| 219 | if (!raw_packet) |
| 220 | return -ENOMEM; |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 221 | memcpy(raw_packet, packet, I40E_UDPIP_DUMMY_PACKET_LEN); |
| 222 | |
| 223 | ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET); |
| 224 | udp = (struct udphdr *)(raw_packet + IP_HEADER_OFFSET |
| 225 | + sizeof(struct iphdr)); |
| 226 | |
Jacob Keller | 8ce43dc | 2017-02-06 14:38:39 -0800 | [diff] [blame] | 227 | ip->daddr = fd_data->dst_ip; |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 228 | udp->dest = fd_data->dst_port; |
Jacob Keller | 8ce43dc | 2017-02-06 14:38:39 -0800 | [diff] [blame] | 229 | ip->saddr = fd_data->src_ip; |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 230 | udp->source = fd_data->src_port; |
| 231 | |
Jacob Keller | 0e588de | 2017-02-06 14:38:50 -0800 | [diff] [blame] | 232 | if (fd_data->flex_filter) { |
| 233 | u8 *payload = raw_packet + I40E_UDPIP_DUMMY_PACKET_LEN; |
| 234 | __be16 pattern = fd_data->flex_word; |
| 235 | u16 off = fd_data->flex_offset; |
| 236 | |
| 237 | *((__force __be16 *)(payload + off)) = pattern; |
| 238 | } |
| 239 | |
Kevin Scott | b2d36c0 | 2014-04-09 05:58:59 +0000 | [diff] [blame] | 240 | fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_UDP; |
| 241 | ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add); |
| 242 | if (ret) { |
| 243 | dev_info(&pf->pdev->dev, |
Carolyn Wyborny | e99bdd3 | 2014-07-09 07:46:12 +0000 | [diff] [blame] | 244 | "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n", |
| 245 | fd_data->pctype, fd_data->fd_id, ret); |
Jacob Keller | e5187ee | 2017-02-06 14:38:41 -0800 | [diff] [blame] | 246 | /* Free the packet buffer since it wasn't added to the ring */ |
| 247 | kfree(raw_packet); |
| 248 | return -EOPNOTSUPP; |
Anjali Singhai Jain | 4205d37 | 2015-02-27 09:15:27 +0000 | [diff] [blame] | 249 | } else if (I40E_DEBUG_FD & pf->hw.debug_mask) { |
Anjali Singhai Jain | f7233c5 | 2014-07-09 07:46:16 +0000 | [diff] [blame] | 250 | if (add) |
| 251 | dev_info(&pf->pdev->dev, |
| 252 | "Filter OK for PCTYPE %d loc = %d\n", |
| 253 | fd_data->pctype, fd_data->fd_id); |
| 254 | else |
| 255 | dev_info(&pf->pdev->dev, |
| 256 | "Filter deleted for PCTYPE %d loc = %d\n", |
| 257 | fd_data->pctype, fd_data->fd_id); |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 258 | } |
Kiran Patil | a42e7a3 | 2015-11-06 15:26:03 -0800 | [diff] [blame] | 259 | |
Jacob Keller | 097dbf5 | 2017-02-06 14:38:46 -0800 | [diff] [blame] | 260 | if (add) |
| 261 | pf->fd_udp4_filter_cnt++; |
| 262 | else |
| 263 | pf->fd_udp4_filter_cnt--; |
| 264 | |
Jacob Keller | e5187ee | 2017-02-06 14:38:41 -0800 | [diff] [blame] | 265 | return 0; |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 266 | } |
| 267 | |
| 268 | #define I40E_TCPIP_DUMMY_PACKET_LEN 54 |
| 269 | /** |
| 270 | * i40e_add_del_fdir_tcpv4 - Add/Remove TCPv4 filters |
| 271 | * @vsi: pointer to the targeted VSI |
| 272 | * @fd_data: the flow director data required for the FDir descriptor |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 273 | * @add: true adds a filter, false removes it |
| 274 | * |
| 275 | * Returns 0 if the filters were successfully added or removed |
| 276 | **/ |
| 277 | static int i40e_add_del_fdir_tcpv4(struct i40e_vsi *vsi, |
| 278 | struct i40e_fdir_filter *fd_data, |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 279 | bool add) |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 280 | { |
| 281 | struct i40e_pf *pf = vsi->back; |
| 282 | struct tcphdr *tcp; |
| 283 | struct iphdr *ip; |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 284 | u8 *raw_packet; |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 285 | int ret; |
| 286 | /* Dummy packet */ |
| 287 | static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0, |
| 288 | 0x45, 0, 0, 0x28, 0, 0, 0x40, 0, 0x40, 0x6, 0, 0, 0, 0, 0, 0, |
| 289 | 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x80, 0x11, |
| 290 | 0x0, 0x72, 0, 0, 0, 0}; |
| 291 | |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 292 | raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL); |
| 293 | if (!raw_packet) |
| 294 | return -ENOMEM; |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 295 | memcpy(raw_packet, packet, I40E_TCPIP_DUMMY_PACKET_LEN); |
| 296 | |
| 297 | ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET); |
| 298 | tcp = (struct tcphdr *)(raw_packet + IP_HEADER_OFFSET |
| 299 | + sizeof(struct iphdr)); |
| 300 | |
Jacob Keller | 8ce43dc | 2017-02-06 14:38:39 -0800 | [diff] [blame] | 301 | ip->daddr = fd_data->dst_ip; |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 302 | tcp->dest = fd_data->dst_port; |
Jacob Keller | 8ce43dc | 2017-02-06 14:38:39 -0800 | [diff] [blame] | 303 | ip->saddr = fd_data->src_ip; |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 304 | tcp->source = fd_data->src_port; |
| 305 | |
Jacob Keller | 0e588de | 2017-02-06 14:38:50 -0800 | [diff] [blame] | 306 | if (fd_data->flex_filter) { |
| 307 | u8 *payload = raw_packet + I40E_TCPIP_DUMMY_PACKET_LEN; |
| 308 | __be16 pattern = fd_data->flex_word; |
| 309 | u16 off = fd_data->flex_offset; |
| 310 | |
| 311 | *((__force __be16 *)(payload + off)) = pattern; |
| 312 | } |
| 313 | |
Kevin Scott | b2d36c0 | 2014-04-09 05:58:59 +0000 | [diff] [blame] | 314 | fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_TCP; |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 315 | ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add); |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 316 | if (ret) { |
| 317 | dev_info(&pf->pdev->dev, |
Carolyn Wyborny | e99bdd3 | 2014-07-09 07:46:12 +0000 | [diff] [blame] | 318 | "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n", |
| 319 | fd_data->pctype, fd_data->fd_id, ret); |
Jacob Keller | e5187ee | 2017-02-06 14:38:41 -0800 | [diff] [blame] | 320 | /* Free the packet buffer since it wasn't added to the ring */ |
| 321 | kfree(raw_packet); |
| 322 | return -EOPNOTSUPP; |
Anjali Singhai Jain | 4205d37 | 2015-02-27 09:15:27 +0000 | [diff] [blame] | 323 | } else if (I40E_DEBUG_FD & pf->hw.debug_mask) { |
Anjali Singhai Jain | f7233c5 | 2014-07-09 07:46:16 +0000 | [diff] [blame] | 324 | if (add) |
| 325 | dev_info(&pf->pdev->dev, "Filter OK for PCTYPE %d loc = %d)\n", |
| 326 | fd_data->pctype, fd_data->fd_id); |
| 327 | else |
| 328 | dev_info(&pf->pdev->dev, |
| 329 | "Filter deleted for PCTYPE %d loc = %d\n", |
| 330 | fd_data->pctype, fd_data->fd_id); |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 331 | } |
| 332 | |
Jacob Keller | 377cc24 | 2017-02-06 14:38:42 -0800 | [diff] [blame] | 333 | if (add) { |
Jacob Keller | 097dbf5 | 2017-02-06 14:38:46 -0800 | [diff] [blame] | 334 | pf->fd_tcp4_filter_cnt++; |
Jacob Keller | 377cc24 | 2017-02-06 14:38:42 -0800 | [diff] [blame] | 335 | if ((pf->flags & I40E_FLAG_FD_ATR_ENABLED) && |
| 336 | I40E_DEBUG_FD & pf->hw.debug_mask) |
| 337 | dev_info(&pf->pdev->dev, "Forcing ATR off, sideband rules for TCP/IPv4 flow being applied\n"); |
Jacob Keller | 47994c1 | 2017-04-19 09:25:57 -0400 | [diff] [blame] | 338 | pf->flags |= I40E_FLAG_FD_ATR_AUTO_DISABLED; |
Jacob Keller | 377cc24 | 2017-02-06 14:38:42 -0800 | [diff] [blame] | 339 | } else { |
Jacob Keller | 097dbf5 | 2017-02-06 14:38:46 -0800 | [diff] [blame] | 340 | pf->fd_tcp4_filter_cnt--; |
Jacob Keller | 377cc24 | 2017-02-06 14:38:42 -0800 | [diff] [blame] | 341 | } |
| 342 | |
Jacob Keller | e5187ee | 2017-02-06 14:38:41 -0800 | [diff] [blame] | 343 | return 0; |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 344 | } |
| 345 | |
Jacob Keller | f223c87 | 2017-02-06 14:38:51 -0800 | [diff] [blame] | 346 | #define I40E_SCTPIP_DUMMY_PACKET_LEN 46 |
| 347 | /** |
| 348 | * i40e_add_del_fdir_sctpv4 - Add/Remove SCTPv4 Flow Director filters for |
| 349 | * a specific flow spec |
| 350 | * @vsi: pointer to the targeted VSI |
| 351 | * @fd_data: the flow director data required for the FDir descriptor |
| 352 | * @add: true adds a filter, false removes it |
| 353 | * |
| 354 | * Returns 0 if the filters were successfully added or removed |
| 355 | **/ |
| 356 | static int i40e_add_del_fdir_sctpv4(struct i40e_vsi *vsi, |
| 357 | struct i40e_fdir_filter *fd_data, |
| 358 | bool add) |
| 359 | { |
| 360 | struct i40e_pf *pf = vsi->back; |
| 361 | struct sctphdr *sctp; |
| 362 | struct iphdr *ip; |
| 363 | u8 *raw_packet; |
| 364 | int ret; |
| 365 | /* Dummy packet */ |
| 366 | static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0, |
| 367 | 0x45, 0, 0, 0x20, 0, 0, 0x40, 0, 0x40, 0x84, 0, 0, 0, 0, 0, 0, |
| 368 | 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0}; |
| 369 | |
| 370 | raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL); |
| 371 | if (!raw_packet) |
| 372 | return -ENOMEM; |
| 373 | memcpy(raw_packet, packet, I40E_SCTPIP_DUMMY_PACKET_LEN); |
| 374 | |
| 375 | ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET); |
| 376 | sctp = (struct sctphdr *)(raw_packet + IP_HEADER_OFFSET |
| 377 | + sizeof(struct iphdr)); |
| 378 | |
| 379 | ip->daddr = fd_data->dst_ip; |
| 380 | sctp->dest = fd_data->dst_port; |
| 381 | ip->saddr = fd_data->src_ip; |
| 382 | sctp->source = fd_data->src_port; |
| 383 | |
| 384 | if (fd_data->flex_filter) { |
| 385 | u8 *payload = raw_packet + I40E_SCTPIP_DUMMY_PACKET_LEN; |
| 386 | __be16 pattern = fd_data->flex_word; |
| 387 | u16 off = fd_data->flex_offset; |
| 388 | |
| 389 | *((__force __be16 *)(payload + off)) = pattern; |
| 390 | } |
| 391 | |
| 392 | fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_SCTP; |
| 393 | ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add); |
| 394 | if (ret) { |
| 395 | dev_info(&pf->pdev->dev, |
| 396 | "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n", |
| 397 | fd_data->pctype, fd_data->fd_id, ret); |
| 398 | /* Free the packet buffer since it wasn't added to the ring */ |
| 399 | kfree(raw_packet); |
| 400 | return -EOPNOTSUPP; |
| 401 | } else if (I40E_DEBUG_FD & pf->hw.debug_mask) { |
| 402 | if (add) |
| 403 | dev_info(&pf->pdev->dev, |
| 404 | "Filter OK for PCTYPE %d loc = %d\n", |
| 405 | fd_data->pctype, fd_data->fd_id); |
| 406 | else |
| 407 | dev_info(&pf->pdev->dev, |
| 408 | "Filter deleted for PCTYPE %d loc = %d\n", |
| 409 | fd_data->pctype, fd_data->fd_id); |
| 410 | } |
| 411 | |
| 412 | if (add) |
| 413 | pf->fd_sctp4_filter_cnt++; |
| 414 | else |
| 415 | pf->fd_sctp4_filter_cnt--; |
| 416 | |
| 417 | return 0; |
| 418 | } |
| 419 | |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 420 | #define I40E_IP_DUMMY_PACKET_LEN 34 |
| 421 | /** |
| 422 | * i40e_add_del_fdir_ipv4 - Add/Remove IPv4 Flow Director filters for |
| 423 | * a specific flow spec |
| 424 | * @vsi: pointer to the targeted VSI |
| 425 | * @fd_data: the flow director data required for the FDir descriptor |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 426 | * @add: true adds a filter, false removes it |
| 427 | * |
| 428 | * Returns 0 if the filters were successfully added or removed |
| 429 | **/ |
| 430 | static int i40e_add_del_fdir_ipv4(struct i40e_vsi *vsi, |
| 431 | struct i40e_fdir_filter *fd_data, |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 432 | bool add) |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 433 | { |
| 434 | struct i40e_pf *pf = vsi->back; |
| 435 | struct iphdr *ip; |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 436 | u8 *raw_packet; |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 437 | int ret; |
| 438 | int i; |
| 439 | static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0, |
| 440 | 0x45, 0, 0, 0x14, 0, 0, 0x40, 0, 0x40, 0x10, 0, 0, 0, 0, 0, 0, |
| 441 | 0, 0, 0, 0}; |
| 442 | |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 443 | for (i = I40E_FILTER_PCTYPE_NONF_IPV4_OTHER; |
| 444 | i <= I40E_FILTER_PCTYPE_FRAG_IPV4; i++) { |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 445 | raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL); |
| 446 | if (!raw_packet) |
| 447 | return -ENOMEM; |
| 448 | memcpy(raw_packet, packet, I40E_IP_DUMMY_PACKET_LEN); |
| 449 | ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET); |
| 450 | |
Jacob Keller | 8ce43dc | 2017-02-06 14:38:39 -0800 | [diff] [blame] | 451 | ip->saddr = fd_data->src_ip; |
| 452 | ip->daddr = fd_data->dst_ip; |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 453 | ip->protocol = 0; |
| 454 | |
Jacob Keller | 0e588de | 2017-02-06 14:38:50 -0800 | [diff] [blame] | 455 | if (fd_data->flex_filter) { |
| 456 | u8 *payload = raw_packet + I40E_IP_DUMMY_PACKET_LEN; |
| 457 | __be16 pattern = fd_data->flex_word; |
| 458 | u16 off = fd_data->flex_offset; |
| 459 | |
| 460 | *((__force __be16 *)(payload + off)) = pattern; |
| 461 | } |
| 462 | |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 463 | fd_data->pctype = i; |
| 464 | ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add); |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 465 | if (ret) { |
| 466 | dev_info(&pf->pdev->dev, |
Carolyn Wyborny | e99bdd3 | 2014-07-09 07:46:12 +0000 | [diff] [blame] | 467 | "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n", |
| 468 | fd_data->pctype, fd_data->fd_id, ret); |
Jacob Keller | e5187ee | 2017-02-06 14:38:41 -0800 | [diff] [blame] | 469 | /* The packet buffer wasn't added to the ring so we |
| 470 | * need to free it now. |
| 471 | */ |
| 472 | kfree(raw_packet); |
| 473 | return -EOPNOTSUPP; |
Anjali Singhai Jain | 4205d37 | 2015-02-27 09:15:27 +0000 | [diff] [blame] | 474 | } else if (I40E_DEBUG_FD & pf->hw.debug_mask) { |
Anjali Singhai Jain | f7233c5 | 2014-07-09 07:46:16 +0000 | [diff] [blame] | 475 | if (add) |
| 476 | dev_info(&pf->pdev->dev, |
| 477 | "Filter OK for PCTYPE %d loc = %d\n", |
| 478 | fd_data->pctype, fd_data->fd_id); |
| 479 | else |
| 480 | dev_info(&pf->pdev->dev, |
| 481 | "Filter deleted for PCTYPE %d loc = %d\n", |
| 482 | fd_data->pctype, fd_data->fd_id); |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 483 | } |
| 484 | } |
| 485 | |
Jacob Keller | 097dbf5 | 2017-02-06 14:38:46 -0800 | [diff] [blame] | 486 | if (add) |
| 487 | pf->fd_ip4_filter_cnt++; |
| 488 | else |
| 489 | pf->fd_ip4_filter_cnt--; |
| 490 | |
Jacob Keller | e5187ee | 2017-02-06 14:38:41 -0800 | [diff] [blame] | 491 | return 0; |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 492 | } |
| 493 | |
| 494 | /** |
| 495 | * i40e_add_del_fdir - Build raw packets to add/del fdir filter |
| 496 | * @vsi: pointer to the targeted VSI |
| 497 | * @cmd: command to get or set RX flow classification rules |
| 498 | * @add: true adds a filter, false removes it |
| 499 | * |
| 500 | **/ |
| 501 | int i40e_add_del_fdir(struct i40e_vsi *vsi, |
| 502 | struct i40e_fdir_filter *input, bool add) |
| 503 | { |
| 504 | struct i40e_pf *pf = vsi->back; |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 505 | int ret; |
| 506 | |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 507 | switch (input->flow_type & ~FLOW_EXT) { |
| 508 | case TCP_V4_FLOW: |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 509 | ret = i40e_add_del_fdir_tcpv4(vsi, input, add); |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 510 | break; |
| 511 | case UDP_V4_FLOW: |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 512 | ret = i40e_add_del_fdir_udpv4(vsi, input, add); |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 513 | break; |
Jacob Keller | f223c87 | 2017-02-06 14:38:51 -0800 | [diff] [blame] | 514 | case SCTP_V4_FLOW: |
| 515 | ret = i40e_add_del_fdir_sctpv4(vsi, input, add); |
| 516 | break; |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 517 | case IP_USER_FLOW: |
| 518 | switch (input->ip4_proto) { |
| 519 | case IPPROTO_TCP: |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 520 | ret = i40e_add_del_fdir_tcpv4(vsi, input, add); |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 521 | break; |
| 522 | case IPPROTO_UDP: |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 523 | ret = i40e_add_del_fdir_udpv4(vsi, input, add); |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 524 | break; |
Jacob Keller | f223c87 | 2017-02-06 14:38:51 -0800 | [diff] [blame] | 525 | case IPPROTO_SCTP: |
| 526 | ret = i40e_add_del_fdir_sctpv4(vsi, input, add); |
| 527 | break; |
Alexander Duyck | e1da71c | 2016-09-14 16:24:35 -0700 | [diff] [blame] | 528 | case IPPROTO_IP: |
Anjali Singhai Jain | 49d7d93 | 2014-06-04 08:45:15 +0000 | [diff] [blame] | 529 | ret = i40e_add_del_fdir_ipv4(vsi, input, add); |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 530 | break; |
Alexander Duyck | e1da71c | 2016-09-14 16:24:35 -0700 | [diff] [blame] | 531 | default: |
| 532 | /* We cannot support masking based on protocol */ |
Jacob Keller | a346fb8 | 2017-04-05 07:50:53 -0400 | [diff] [blame] | 533 | dev_info(&pf->pdev->dev, "Unsupported IPv4 protocol 0x%02x\n", |
| 534 | input->ip4_proto); |
| 535 | return -EINVAL; |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 536 | } |
| 537 | break; |
| 538 | default: |
Jacob Keller | a346fb8 | 2017-04-05 07:50:53 -0400 | [diff] [blame] | 539 | dev_info(&pf->pdev->dev, "Unsupported flow type 0x%02x\n", |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 540 | input->flow_type); |
Jacob Keller | a346fb8 | 2017-04-05 07:50:53 -0400 | [diff] [blame] | 541 | return -EINVAL; |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 542 | } |
| 543 | |
Jacob Keller | a158aea | 2017-02-09 23:44:27 -0800 | [diff] [blame] | 544 | /* The buffer allocated here will be normally be freed by |
| 545 | * i40e_clean_fdir_tx_irq() as it reclaims resources after transmit |
| 546 | * completion. In the event of an error adding the buffer to the FDIR |
| 547 | * ring, it will immediately be freed. It may also be freed by |
| 548 | * i40e_clean_tx_ring() when closing the VSI. |
| 549 | */ |
Joseph Gasparakis | 17a73f6 | 2014-02-12 01:45:30 +0000 | [diff] [blame] | 550 | return ret; |
| 551 | } |
| 552 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 553 | /** |
| 554 | * i40e_fd_handle_status - check the Programming Status for FD |
| 555 | * @rx_ring: the Rx ring for this descriptor |
Anjali Singhai Jain | 55a5e60 | 2014-02-12 06:33:25 +0000 | [diff] [blame] | 556 | * @rx_desc: the Rx descriptor for programming Status, not a packet descriptor. |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 557 | * @prog_id: the id originally used for programming |
| 558 | * |
| 559 | * This is used to verify if the FD programming or invalidation |
| 560 | * requested by SW to the HW is successful or not and take actions accordingly. |
| 561 | **/ |
Anjali Singhai Jain | 55a5e60 | 2014-02-12 06:33:25 +0000 | [diff] [blame] | 562 | static void i40e_fd_handle_status(struct i40e_ring *rx_ring, |
| 563 | union i40e_rx_desc *rx_desc, u8 prog_id) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 564 | { |
Anjali Singhai Jain | 55a5e60 | 2014-02-12 06:33:25 +0000 | [diff] [blame] | 565 | struct i40e_pf *pf = rx_ring->vsi->back; |
| 566 | struct pci_dev *pdev = pf->pdev; |
| 567 | u32 fcnt_prog, fcnt_avail; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 568 | u32 error; |
Anjali Singhai Jain | 55a5e60 | 2014-02-12 06:33:25 +0000 | [diff] [blame] | 569 | u64 qw; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 570 | |
Anjali Singhai Jain | 55a5e60 | 2014-02-12 06:33:25 +0000 | [diff] [blame] | 571 | qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 572 | error = (qw & I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK) >> |
| 573 | I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT; |
| 574 | |
Jesse Brandeburg | 41a1d04 | 2015-06-04 16:24:02 -0400 | [diff] [blame] | 575 | if (error == BIT(I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT)) { |
Carolyn Wyborny | 3487b6c | 2015-08-27 11:42:38 -0400 | [diff] [blame] | 576 | pf->fd_inv = le32_to_cpu(rx_desc->wb.qword0.hi_dword.fd_id); |
Anjali Singhai Jain | f7233c5 | 2014-07-09 07:46:16 +0000 | [diff] [blame] | 577 | if ((rx_desc->wb.qword0.hi_dword.fd_id != 0) || |
| 578 | (I40E_DEBUG_FD & pf->hw.debug_mask)) |
| 579 | dev_warn(&pdev->dev, "ntuple filter loc = %d, could not be added\n", |
Carolyn Wyborny | 3487b6c | 2015-08-27 11:42:38 -0400 | [diff] [blame] | 580 | pf->fd_inv); |
Anjali Singhai Jain | 55a5e60 | 2014-02-12 06:33:25 +0000 | [diff] [blame] | 581 | |
Anjali Singhai Jain | 04294e3 | 2015-02-27 09:15:28 +0000 | [diff] [blame] | 582 | /* Check if the programming error is for ATR. |
| 583 | * If so, auto disable ATR and set a state for |
| 584 | * flush in progress. Next time we come here if flush is in |
| 585 | * progress do nothing, once flush is complete the state will |
| 586 | * be cleared. |
| 587 | */ |
Jacob Keller | 0da36b9 | 2017-04-19 09:25:55 -0400 | [diff] [blame] | 588 | if (test_bit(__I40E_FD_FLUSH_REQUESTED, pf->state)) |
Anjali Singhai Jain | 04294e3 | 2015-02-27 09:15:28 +0000 | [diff] [blame] | 589 | return; |
| 590 | |
Anjali Singhai Jain | 1e1be8f | 2014-07-10 08:03:26 +0000 | [diff] [blame] | 591 | pf->fd_add_err++; |
| 592 | /* store the current atr filter count */ |
| 593 | pf->fd_atr_cnt = i40e_get_current_atr_cnt(pf); |
| 594 | |
Anjali Singhai Jain | 04294e3 | 2015-02-27 09:15:28 +0000 | [diff] [blame] | 595 | if ((rx_desc->wb.qword0.hi_dword.fd_id == 0) && |
Jacob Keller | 47994c1 | 2017-04-19 09:25:57 -0400 | [diff] [blame] | 596 | pf->flags & I40E_FLAG_FD_SB_AUTO_DISABLED) { |
| 597 | pf->flags |= I40E_FLAG_FD_ATR_AUTO_DISABLED; |
Jacob Keller | 0da36b9 | 2017-04-19 09:25:55 -0400 | [diff] [blame] | 598 | set_bit(__I40E_FD_FLUSH_REQUESTED, pf->state); |
Anjali Singhai Jain | 04294e3 | 2015-02-27 09:15:28 +0000 | [diff] [blame] | 599 | } |
| 600 | |
Anjali Singhai Jain | 55a5e60 | 2014-02-12 06:33:25 +0000 | [diff] [blame] | 601 | /* filter programming failed most likely due to table full */ |
Anjali Singhai Jain | 04294e3 | 2015-02-27 09:15:28 +0000 | [diff] [blame] | 602 | fcnt_prog = i40e_get_global_fd_count(pf); |
Anjali Singhai Jain | 1295738 | 2014-06-04 04:22:47 +0000 | [diff] [blame] | 603 | fcnt_avail = pf->fdir_pf_filter_count; |
Anjali Singhai Jain | 55a5e60 | 2014-02-12 06:33:25 +0000 | [diff] [blame] | 604 | /* If ATR is running fcnt_prog can quickly change, |
| 605 | * if we are very close to full, it makes sense to disable |
| 606 | * FD ATR/SB and then re-enable it when there is room. |
| 607 | */ |
| 608 | if (fcnt_prog >= (fcnt_avail - I40E_FDIR_BUFFER_FULL_MARGIN)) { |
Anjali Singhai Jain | 1e1be8f | 2014-07-10 08:03:26 +0000 | [diff] [blame] | 609 | if ((pf->flags & I40E_FLAG_FD_SB_ENABLED) && |
Jacob Keller | 47994c1 | 2017-04-19 09:25:57 -0400 | [diff] [blame] | 610 | !(pf->flags & I40E_FLAG_FD_SB_AUTO_DISABLED)) { |
| 611 | pf->flags |= I40E_FLAG_FD_SB_AUTO_DISABLED; |
Anjali Singhai Jain | 2e4875e | 2015-04-16 20:06:06 -0400 | [diff] [blame] | 612 | if (I40E_DEBUG_FD & pf->hw.debug_mask) |
| 613 | dev_warn(&pdev->dev, "FD filter space full, new ntuple rules will not be added\n"); |
Anjali Singhai Jain | 55a5e60 | 2014-02-12 06:33:25 +0000 | [diff] [blame] | 614 | } |
Anjali Singhai Jain | 55a5e60 | 2014-02-12 06:33:25 +0000 | [diff] [blame] | 615 | } |
Jesse Brandeburg | 41a1d04 | 2015-06-04 16:24:02 -0400 | [diff] [blame] | 616 | } else if (error == BIT(I40E_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT)) { |
Anjali Singhai Jain | 13c2884 | 2014-03-06 09:00:04 +0000 | [diff] [blame] | 617 | if (I40E_DEBUG_FD & pf->hw.debug_mask) |
Carolyn Wyborny | e99bdd3 | 2014-07-09 07:46:12 +0000 | [diff] [blame] | 618 | dev_info(&pdev->dev, "ntuple filter fd_id = %d, could not be removed\n", |
Anjali Singhai Jain | 13c2884 | 2014-03-06 09:00:04 +0000 | [diff] [blame] | 619 | rx_desc->wb.qword0.hi_dword.fd_id); |
Anjali Singhai Jain | 55a5e60 | 2014-02-12 06:33:25 +0000 | [diff] [blame] | 620 | } |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 621 | } |
| 622 | |
| 623 | /** |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 624 | * i40e_unmap_and_free_tx_resource - Release a Tx buffer |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 625 | * @ring: the ring that owns the buffer |
| 626 | * @tx_buffer: the buffer to free |
| 627 | **/ |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 628 | static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring, |
| 629 | struct i40e_tx_buffer *tx_buffer) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 630 | { |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 631 | if (tx_buffer->skb) { |
Alexander Duyck | 64bfd68 | 2016-09-12 14:18:39 -0700 | [diff] [blame] | 632 | if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB) |
| 633 | kfree(tx_buffer->raw_buf); |
Björn Töpel | 74608d1 | 2017-05-24 07:55:35 +0200 | [diff] [blame] | 634 | else if (ring_is_xdp(ring)) |
| 635 | page_frag_free(tx_buffer->raw_buf); |
Alexander Duyck | 64bfd68 | 2016-09-12 14:18:39 -0700 | [diff] [blame] | 636 | else |
| 637 | dev_kfree_skb_any(tx_buffer->skb); |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 638 | if (dma_unmap_len(tx_buffer, len)) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 639 | dma_unmap_single(ring->dev, |
Alexander Duyck | 35a1e2a | 2013-09-28 06:00:17 +0000 | [diff] [blame] | 640 | dma_unmap_addr(tx_buffer, dma), |
| 641 | dma_unmap_len(tx_buffer, len), |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 642 | DMA_TO_DEVICE); |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 643 | } else if (dma_unmap_len(tx_buffer, len)) { |
| 644 | dma_unmap_page(ring->dev, |
| 645 | dma_unmap_addr(tx_buffer, dma), |
| 646 | dma_unmap_len(tx_buffer, len), |
| 647 | DMA_TO_DEVICE); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 648 | } |
Kiran Patil | a42e7a3 | 2015-11-06 15:26:03 -0800 | [diff] [blame] | 649 | |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 650 | tx_buffer->next_to_watch = NULL; |
| 651 | tx_buffer->skb = NULL; |
Alexander Duyck | 35a1e2a | 2013-09-28 06:00:17 +0000 | [diff] [blame] | 652 | dma_unmap_len_set(tx_buffer, len, 0); |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 653 | /* tx_buffer must be completely set up in the transmit path */ |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 654 | } |
| 655 | |
| 656 | /** |
| 657 | * i40e_clean_tx_ring - Free any empty Tx buffers |
| 658 | * @tx_ring: ring to be cleaned |
| 659 | **/ |
| 660 | void i40e_clean_tx_ring(struct i40e_ring *tx_ring) |
| 661 | { |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 662 | unsigned long bi_size; |
| 663 | u16 i; |
| 664 | |
| 665 | /* ring already cleared, nothing to do */ |
| 666 | if (!tx_ring->tx_bi) |
| 667 | return; |
| 668 | |
| 669 | /* Free all the Tx ring sk_buffs */ |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 670 | for (i = 0; i < tx_ring->count; i++) |
| 671 | i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 672 | |
| 673 | bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count; |
| 674 | memset(tx_ring->tx_bi, 0, bi_size); |
| 675 | |
| 676 | /* Zero out the descriptor ring */ |
| 677 | memset(tx_ring->desc, 0, tx_ring->size); |
| 678 | |
| 679 | tx_ring->next_to_use = 0; |
| 680 | tx_ring->next_to_clean = 0; |
Alexander Duyck | 7070ce0 | 2013-09-28 06:00:37 +0000 | [diff] [blame] | 681 | |
| 682 | if (!tx_ring->netdev) |
| 683 | return; |
| 684 | |
| 685 | /* cleanup Tx queue statistics */ |
Alexander Duyck | e486bdf | 2016-09-12 14:18:40 -0700 | [diff] [blame] | 686 | netdev_tx_reset_queue(txring_txq(tx_ring)); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 687 | } |
| 688 | |
| 689 | /** |
| 690 | * i40e_free_tx_resources - Free Tx resources per queue |
| 691 | * @tx_ring: Tx descriptor ring for a specific queue |
| 692 | * |
| 693 | * Free all transmit software resources |
| 694 | **/ |
| 695 | void i40e_free_tx_resources(struct i40e_ring *tx_ring) |
| 696 | { |
| 697 | i40e_clean_tx_ring(tx_ring); |
| 698 | kfree(tx_ring->tx_bi); |
| 699 | tx_ring->tx_bi = NULL; |
| 700 | |
| 701 | if (tx_ring->desc) { |
| 702 | dma_free_coherent(tx_ring->dev, tx_ring->size, |
| 703 | tx_ring->desc, tx_ring->dma); |
| 704 | tx_ring->desc = NULL; |
| 705 | } |
| 706 | } |
| 707 | |
Jesse Brandeburg | a68de58 | 2015-02-24 05:26:03 +0000 | [diff] [blame] | 708 | /** |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 709 | * i40e_get_tx_pending - how many tx descriptors not processed |
| 710 | * @tx_ring: the ring of descriptors |
| 711 | * |
| 712 | * Since there is no access to the ring head register |
| 713 | * in XL710, we need to use our local copies |
| 714 | **/ |
Alan Brady | 17daabb | 2017-04-05 07:50:56 -0400 | [diff] [blame] | 715 | u32 i40e_get_tx_pending(struct i40e_ring *ring) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 716 | { |
Jesse Brandeburg | a68de58 | 2015-02-24 05:26:03 +0000 | [diff] [blame] | 717 | u32 head, tail; |
| 718 | |
Alan Brady | 17daabb | 2017-04-05 07:50:56 -0400 | [diff] [blame] | 719 | head = i40e_get_head(ring); |
Jesse Brandeburg | a68de58 | 2015-02-24 05:26:03 +0000 | [diff] [blame] | 720 | tail = readl(ring->tail); |
| 721 | |
| 722 | if (head != tail) |
| 723 | return (head < tail) ? |
| 724 | tail - head : (tail + ring->count - head); |
| 725 | |
| 726 | return 0; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 727 | } |
| 728 | |
Sudheer Mogilappagari | 07d4419 | 2017-12-18 05:17:25 -0500 | [diff] [blame] | 729 | /** |
| 730 | * i40e_detect_recover_hung - Function to detect and recover hung_queues |
| 731 | * @vsi: pointer to vsi struct with tx queues |
| 732 | * |
| 733 | * VSI has netdev and netdev has TX queues. This function is to check each of |
| 734 | * those TX queues if they are hung, trigger recovery by issuing SW interrupt. |
| 735 | **/ |
| 736 | void i40e_detect_recover_hung(struct i40e_vsi *vsi) |
| 737 | { |
| 738 | struct i40e_ring *tx_ring = NULL; |
| 739 | struct net_device *netdev; |
| 740 | unsigned int i; |
| 741 | int packets; |
| 742 | |
| 743 | if (!vsi) |
| 744 | return; |
| 745 | |
| 746 | if (test_bit(__I40E_VSI_DOWN, vsi->state)) |
| 747 | return; |
| 748 | |
| 749 | netdev = vsi->netdev; |
| 750 | if (!netdev) |
| 751 | return; |
| 752 | |
| 753 | if (!netif_carrier_ok(netdev)) |
| 754 | return; |
| 755 | |
| 756 | for (i = 0; i < vsi->num_queue_pairs; i++) { |
| 757 | tx_ring = vsi->tx_rings[i]; |
| 758 | if (tx_ring && tx_ring->desc) { |
| 759 | /* If packet counter has not changed the queue is |
| 760 | * likely stalled, so force an interrupt for this |
| 761 | * queue. |
| 762 | * |
| 763 | * prev_pkt_ctr would be negative if there was no |
| 764 | * pending work. |
| 765 | */ |
| 766 | packets = tx_ring->stats.packets & INT_MAX; |
| 767 | if (tx_ring->tx_stats.prev_pkt_ctr == packets) { |
| 768 | i40e_force_wb(vsi, tx_ring->q_vector); |
| 769 | continue; |
| 770 | } |
| 771 | |
| 772 | /* Memory barrier between read of packet count and call |
| 773 | * to i40e_get_tx_pending() |
| 774 | */ |
| 775 | smp_rmb(); |
| 776 | tx_ring->tx_stats.prev_pkt_ctr = |
| 777 | i40e_get_tx_pending(tx_ring) ? packets : -1; |
| 778 | } |
| 779 | } |
| 780 | } |
| 781 | |
Alexander Duyck | 1dc8b53 | 2016-10-11 15:26:54 -0700 | [diff] [blame] | 782 | #define WB_STRIDE 4 |
Jesse Brandeburg | d91649f | 2015-01-07 02:55:01 +0000 | [diff] [blame] | 783 | |
Jesse Brandeburg | 1943d8b | 2014-02-14 02:14:40 +0000 | [diff] [blame] | 784 | /** |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 785 | * i40e_clean_tx_irq - Reclaim resources after transmit completes |
Alexander Duyck | a619afe | 2016-03-07 09:30:03 -0800 | [diff] [blame] | 786 | * @vsi: the VSI we care about |
| 787 | * @tx_ring: Tx ring to clean |
| 788 | * @napi_budget: Used to determine if we are in netpoll |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 789 | * |
| 790 | * Returns true if there's any budget left (e.g. the clean is finished) |
| 791 | **/ |
Alexander Duyck | a619afe | 2016-03-07 09:30:03 -0800 | [diff] [blame] | 792 | static bool i40e_clean_tx_irq(struct i40e_vsi *vsi, |
| 793 | struct i40e_ring *tx_ring, int napi_budget) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 794 | { |
| 795 | u16 i = tx_ring->next_to_clean; |
| 796 | struct i40e_tx_buffer *tx_buf; |
Jesse Brandeburg | 1943d8b | 2014-02-14 02:14:40 +0000 | [diff] [blame] | 797 | struct i40e_tx_desc *tx_head; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 798 | struct i40e_tx_desc *tx_desc; |
Alexander Duyck | a619afe | 2016-03-07 09:30:03 -0800 | [diff] [blame] | 799 | unsigned int total_bytes = 0, total_packets = 0; |
| 800 | unsigned int budget = vsi->work_limit; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 801 | |
| 802 | tx_buf = &tx_ring->tx_bi[i]; |
| 803 | tx_desc = I40E_TX_DESC(tx_ring, i); |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 804 | i -= tx_ring->count; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 805 | |
Jesse Brandeburg | 1943d8b | 2014-02-14 02:14:40 +0000 | [diff] [blame] | 806 | tx_head = I40E_TX_DESC(tx_ring, i40e_get_head(tx_ring)); |
| 807 | |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 808 | do { |
| 809 | struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 810 | |
| 811 | /* if next_to_watch is not set then there is no work pending */ |
| 812 | if (!eop_desc) |
| 813 | break; |
| 814 | |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 815 | /* prevent any other reads prior to eop_desc */ |
Brian King | 52c6912 | 2017-11-17 11:05:44 -0600 | [diff] [blame] | 816 | smp_rmb(); |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 817 | |
Scott Peterson | ed0980c | 2017-04-13 04:45:44 -0400 | [diff] [blame] | 818 | i40e_trace(clean_tx_irq, tx_ring, tx_desc, tx_buf); |
Jesse Brandeburg | 1943d8b | 2014-02-14 02:14:40 +0000 | [diff] [blame] | 819 | /* we have caught up to head, no work left to do */ |
| 820 | if (tx_head == tx_desc) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 821 | break; |
| 822 | |
Alexander Duyck | c304fda | 2013-09-28 06:00:12 +0000 | [diff] [blame] | 823 | /* clear next_to_watch to prevent false hangs */ |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 824 | tx_buf->next_to_watch = NULL; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 825 | |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 826 | /* update the statistics for this packet */ |
| 827 | total_bytes += tx_buf->bytecount; |
| 828 | total_packets += tx_buf->gso_segs; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 829 | |
Björn Töpel | 74608d1 | 2017-05-24 07:55:35 +0200 | [diff] [blame] | 830 | /* free the skb/XDP data */ |
| 831 | if (ring_is_xdp(tx_ring)) |
| 832 | page_frag_free(tx_buf->raw_buf); |
| 833 | else |
| 834 | napi_consume_skb(tx_buf->skb, napi_budget); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 835 | |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 836 | /* unmap skb header data */ |
| 837 | dma_unmap_single(tx_ring->dev, |
| 838 | dma_unmap_addr(tx_buf, dma), |
| 839 | dma_unmap_len(tx_buf, len), |
| 840 | DMA_TO_DEVICE); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 841 | |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 842 | /* clear tx_buffer data */ |
| 843 | tx_buf->skb = NULL; |
| 844 | dma_unmap_len_set(tx_buf, len, 0); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 845 | |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 846 | /* unmap remaining buffers */ |
| 847 | while (tx_desc != eop_desc) { |
Scott Peterson | ed0980c | 2017-04-13 04:45:44 -0400 | [diff] [blame] | 848 | i40e_trace(clean_tx_irq_unmap, |
| 849 | tx_ring, tx_desc, tx_buf); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 850 | |
| 851 | tx_buf++; |
| 852 | tx_desc++; |
| 853 | i++; |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 854 | if (unlikely(!i)) { |
| 855 | i -= tx_ring->count; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 856 | tx_buf = tx_ring->tx_bi; |
| 857 | tx_desc = I40E_TX_DESC(tx_ring, 0); |
| 858 | } |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 859 | |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 860 | /* unmap any remaining paged data */ |
| 861 | if (dma_unmap_len(tx_buf, len)) { |
| 862 | dma_unmap_page(tx_ring->dev, |
| 863 | dma_unmap_addr(tx_buf, dma), |
| 864 | dma_unmap_len(tx_buf, len), |
| 865 | DMA_TO_DEVICE); |
| 866 | dma_unmap_len_set(tx_buf, len, 0); |
| 867 | } |
| 868 | } |
| 869 | |
| 870 | /* move us one more past the eop_desc for start of next pkt */ |
| 871 | tx_buf++; |
| 872 | tx_desc++; |
| 873 | i++; |
| 874 | if (unlikely(!i)) { |
| 875 | i -= tx_ring->count; |
| 876 | tx_buf = tx_ring->tx_bi; |
| 877 | tx_desc = I40E_TX_DESC(tx_ring, 0); |
| 878 | } |
| 879 | |
Jesse Brandeburg | 016890b | 2015-02-27 09:15:31 +0000 | [diff] [blame] | 880 | prefetch(tx_desc); |
| 881 | |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 882 | /* update budget accounting */ |
| 883 | budget--; |
| 884 | } while (likely(budget)); |
| 885 | |
| 886 | i += tx_ring->count; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 887 | tx_ring->next_to_clean = i; |
Alexander Duyck | 980e9b1 | 2013-09-28 06:01:03 +0000 | [diff] [blame] | 888 | u64_stats_update_begin(&tx_ring->syncp); |
Alexander Duyck | a114d0a | 2013-09-28 06:00:43 +0000 | [diff] [blame] | 889 | tx_ring->stats.bytes += total_bytes; |
| 890 | tx_ring->stats.packets += total_packets; |
Alexander Duyck | 980e9b1 | 2013-09-28 06:01:03 +0000 | [diff] [blame] | 891 | u64_stats_update_end(&tx_ring->syncp); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 892 | tx_ring->q_vector->tx.total_bytes += total_bytes; |
| 893 | tx_ring->q_vector->tx.total_packets += total_packets; |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 894 | |
Anjali Singhai | 5804474 | 2015-09-25 18:26:13 -0700 | [diff] [blame] | 895 | if (tx_ring->flags & I40E_TXR_FLAGS_WB_ON_ITR) { |
Anjali Singhai | 5804474 | 2015-09-25 18:26:13 -0700 | [diff] [blame] | 896 | /* check to see if there are < 4 descriptors |
| 897 | * waiting to be written back, then kick the hardware to force |
| 898 | * them to be written back in case we stay in NAPI. |
| 899 | * In this mode on X722 we do not enable Interrupt. |
| 900 | */ |
Alan Brady | 17daabb | 2017-04-05 07:50:56 -0400 | [diff] [blame] | 901 | unsigned int j = i40e_get_tx_pending(tx_ring); |
Anjali Singhai | 5804474 | 2015-09-25 18:26:13 -0700 | [diff] [blame] | 902 | |
| 903 | if (budget && |
Alexander Duyck | 1dc8b53 | 2016-10-11 15:26:54 -0700 | [diff] [blame] | 904 | ((j / WB_STRIDE) == 0) && (j > 0) && |
Jacob Keller | 0da36b9 | 2017-04-19 09:25:55 -0400 | [diff] [blame] | 905 | !test_bit(__I40E_VSI_DOWN, vsi->state) && |
Anjali Singhai | 5804474 | 2015-09-25 18:26:13 -0700 | [diff] [blame] | 906 | (I40E_DESC_UNUSED(tx_ring) != tx_ring->count)) |
| 907 | tx_ring->arm_wb = true; |
| 908 | } |
Jesse Brandeburg | d91649f | 2015-01-07 02:55:01 +0000 | [diff] [blame] | 909 | |
Björn Töpel | 74608d1 | 2017-05-24 07:55:35 +0200 | [diff] [blame] | 910 | if (ring_is_xdp(tx_ring)) |
| 911 | return !!budget; |
| 912 | |
Alexander Duyck | e486bdf | 2016-09-12 14:18:40 -0700 | [diff] [blame] | 913 | /* notify netdev of completed buffers */ |
| 914 | netdev_tx_completed_queue(txring_txq(tx_ring), |
Alexander Duyck | 7070ce0 | 2013-09-28 06:00:37 +0000 | [diff] [blame] | 915 | total_packets, total_bytes); |
| 916 | |
Jesse Brandeburg | b85c94b | 2017-06-20 15:16:59 -0700 | [diff] [blame] | 917 | #define TX_WAKE_THRESHOLD ((s16)(DESC_NEEDED * 2)) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 918 | if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) && |
| 919 | (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) { |
| 920 | /* Make sure that anybody stopping the queue after this |
| 921 | * sees the new next_to_clean. |
| 922 | */ |
| 923 | smp_mb(); |
| 924 | if (__netif_subqueue_stopped(tx_ring->netdev, |
| 925 | tx_ring->queue_index) && |
Jacob Keller | 0da36b9 | 2017-04-19 09:25:55 -0400 | [diff] [blame] | 926 | !test_bit(__I40E_VSI_DOWN, vsi->state)) { |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 927 | netif_wake_subqueue(tx_ring->netdev, |
| 928 | tx_ring->queue_index); |
| 929 | ++tx_ring->tx_stats.restart_queue; |
| 930 | } |
| 931 | } |
| 932 | |
Jesse Brandeburg | d91649f | 2015-01-07 02:55:01 +0000 | [diff] [blame] | 933 | return !!budget; |
| 934 | } |
| 935 | |
| 936 | /** |
Anjali Singhai Jain | ecc6a23 | 2016-01-13 16:51:43 -0800 | [diff] [blame] | 937 | * i40e_enable_wb_on_itr - Arm hardware to do a wb, interrupts are not enabled |
| 938 | * @vsi: the VSI we care about |
| 939 | * @q_vector: the vector on which to enable writeback |
| 940 | * |
| 941 | **/ |
| 942 | static void i40e_enable_wb_on_itr(struct i40e_vsi *vsi, |
| 943 | struct i40e_q_vector *q_vector) |
| 944 | { |
| 945 | u16 flags = q_vector->tx.ring[0].flags; |
| 946 | u32 val; |
| 947 | |
| 948 | if (!(flags & I40E_TXR_FLAGS_WB_ON_ITR)) |
| 949 | return; |
| 950 | |
| 951 | if (q_vector->arm_wb_state) |
| 952 | return; |
| 953 | |
| 954 | if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) { |
| 955 | val = I40E_PFINT_DYN_CTLN_WB_ON_ITR_MASK | |
| 956 | I40E_PFINT_DYN_CTLN_ITR_INDX_MASK; /* set noitr */ |
| 957 | |
| 958 | wr32(&vsi->back->hw, |
Alexander Duyck | a3f9fb5 | 2017-12-29 08:48:53 -0500 | [diff] [blame] | 959 | I40E_PFINT_DYN_CTLN(q_vector->reg_idx), |
Anjali Singhai Jain | ecc6a23 | 2016-01-13 16:51:43 -0800 | [diff] [blame] | 960 | val); |
| 961 | } else { |
| 962 | val = I40E_PFINT_DYN_CTL0_WB_ON_ITR_MASK | |
| 963 | I40E_PFINT_DYN_CTL0_ITR_INDX_MASK; /* set noitr */ |
| 964 | |
| 965 | wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val); |
| 966 | } |
| 967 | q_vector->arm_wb_state = true; |
| 968 | } |
| 969 | |
| 970 | /** |
| 971 | * i40e_force_wb - Issue SW Interrupt so HW does a wb |
Jesse Brandeburg | d91649f | 2015-01-07 02:55:01 +0000 | [diff] [blame] | 972 | * @vsi: the VSI we care about |
| 973 | * @q_vector: the vector on which to force writeback |
| 974 | * |
| 975 | **/ |
Kiran Patil | b03a8c1 | 2015-09-24 18:13:15 -0400 | [diff] [blame] | 976 | void i40e_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector) |
Jesse Brandeburg | d91649f | 2015-01-07 02:55:01 +0000 | [diff] [blame] | 977 | { |
Anjali Singhai Jain | ecc6a23 | 2016-01-13 16:51:43 -0800 | [diff] [blame] | 978 | if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) { |
Anjali Singhai Jain | 8e0764b | 2015-06-05 12:20:30 -0400 | [diff] [blame] | 979 | u32 val = I40E_PFINT_DYN_CTLN_INTENA_MASK | |
| 980 | I40E_PFINT_DYN_CTLN_ITR_INDX_MASK | /* set noitr */ |
| 981 | I40E_PFINT_DYN_CTLN_SWINT_TRIG_MASK | |
| 982 | I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK; |
| 983 | /* allow 00 to be written to the index */ |
| 984 | |
| 985 | wr32(&vsi->back->hw, |
Alexander Duyck | a3f9fb5 | 2017-12-29 08:48:53 -0500 | [diff] [blame] | 986 | I40E_PFINT_DYN_CTLN(q_vector->reg_idx), val); |
Anjali Singhai Jain | 8e0764b | 2015-06-05 12:20:30 -0400 | [diff] [blame] | 987 | } else { |
| 988 | u32 val = I40E_PFINT_DYN_CTL0_INTENA_MASK | |
| 989 | I40E_PFINT_DYN_CTL0_ITR_INDX_MASK | /* set noitr */ |
| 990 | I40E_PFINT_DYN_CTL0_SWINT_TRIG_MASK | |
| 991 | I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_MASK; |
| 992 | /* allow 00 to be written to the index */ |
| 993 | |
| 994 | wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val); |
| 995 | } |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 996 | } |
| 997 | |
| 998 | /** |
| 999 | * i40e_set_new_dynamic_itr - Find new ITR level |
| 1000 | * @rc: structure containing ring performance data |
| 1001 | * |
Jesse Brandeburg | 8f5e39c | 2015-09-28 14:16:51 -0400 | [diff] [blame] | 1002 | * Returns true if ITR changed, false if not |
| 1003 | * |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1004 | * Stores a new ITR value based on packets and byte counts during |
| 1005 | * the last interrupt. The advantage of per interrupt computation |
| 1006 | * is faster updates and more accurate ITR for the current traffic |
| 1007 | * pattern. Constants in this function were computed based on |
| 1008 | * theoretical maximum wire speed and thresholds were set based on |
| 1009 | * testing data as well as attempting to minimize response time |
| 1010 | * while increasing bulk throughput. |
| 1011 | **/ |
Jesse Brandeburg | 8f5e39c | 2015-09-28 14:16:51 -0400 | [diff] [blame] | 1012 | static bool i40e_set_new_dynamic_itr(struct i40e_ring_container *rc) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1013 | { |
| 1014 | enum i40e_latency_range new_latency_range = rc->latency_range; |
Jacob Keller | 2b634bb | 2017-07-14 09:10:14 -0400 | [diff] [blame] | 1015 | int bytes_per_usec; |
Jacob Keller | 742c987 | 2017-07-14 09:10:13 -0400 | [diff] [blame] | 1016 | unsigned int usecs, estimated_usecs; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1017 | |
Alexander Duyck | 71dc371 | 2017-12-29 08:49:53 -0500 | [diff] [blame] | 1018 | if (!rc->ring || !ITR_IS_DYNAMIC(rc->ring->itr_setting)) |
| 1019 | return false; |
| 1020 | |
Alexander Duyck | 556fdfd | 2017-12-29 08:51:25 -0500 | [diff] [blame^] | 1021 | if (!rc->total_packets || !rc->current_itr) |
Jesse Brandeburg | 8f5e39c | 2015-09-28 14:16:51 -0400 | [diff] [blame] | 1022 | return false; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1023 | |
Alexander Duyck | 556fdfd | 2017-12-29 08:51:25 -0500 | [diff] [blame^] | 1024 | usecs = (rc->current_itr << 1) * ITR_COUNTDOWN_START; |
Jacob Keller | 2b634bb | 2017-07-14 09:10:14 -0400 | [diff] [blame] | 1025 | bytes_per_usec = rc->total_bytes / usecs; |
Jacob Keller | 742c987 | 2017-07-14 09:10:13 -0400 | [diff] [blame] | 1026 | |
| 1027 | /* The calculations in this algorithm depend on interrupts actually |
| 1028 | * firing at the ITR rate. This may not happen if the packet rate is |
| 1029 | * really low, or if we've been napi polling. Check to make sure |
| 1030 | * that's not the case before we continue. |
| 1031 | */ |
| 1032 | estimated_usecs = jiffies_to_usecs(jiffies - rc->last_itr_update); |
| 1033 | if (estimated_usecs > usecs) { |
| 1034 | new_latency_range = I40E_LOW_LATENCY; |
| 1035 | goto reset_latency; |
| 1036 | } |
| 1037 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1038 | /* simple throttlerate management |
Jesse Brandeburg | c56625d | 2015-09-28 14:16:53 -0400 | [diff] [blame] | 1039 | * 0-10MB/s lowest (50000 ints/s) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1040 | * 10-20MB/s low (20000 ints/s) |
Jesse Brandeburg | c56625d | 2015-09-28 14:16:53 -0400 | [diff] [blame] | 1041 | * 20-1249MB/s bulk (18000 ints/s) |
Jesse Brandeburg | 51cc6d9 | 2015-09-28 14:16:52 -0400 | [diff] [blame] | 1042 | * |
| 1043 | * The math works out because the divisor is in 10^(-6) which |
| 1044 | * turns the bytes/us input value into MB/s values, but |
| 1045 | * make sure to use usecs, as the register values written |
Jesse Brandeburg | ee2319c | 2015-09-28 14:16:54 -0400 | [diff] [blame] | 1046 | * are in 2 usec increments in the ITR registers, and make sure |
| 1047 | * to use the smoothed values that the countdown timer gives us. |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1048 | */ |
Carolyn Wyborny | de32e3e | 2015-06-10 13:42:07 -0400 | [diff] [blame] | 1049 | switch (new_latency_range) { |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1050 | case I40E_LOWEST_LATENCY: |
Jacob Keller | 2b634bb | 2017-07-14 09:10:14 -0400 | [diff] [blame] | 1051 | if (bytes_per_usec > 10) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1052 | new_latency_range = I40E_LOW_LATENCY; |
| 1053 | break; |
| 1054 | case I40E_LOW_LATENCY: |
Jacob Keller | 2b634bb | 2017-07-14 09:10:14 -0400 | [diff] [blame] | 1055 | if (bytes_per_usec > 20) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1056 | new_latency_range = I40E_BULK_LATENCY; |
Jacob Keller | 2b634bb | 2017-07-14 09:10:14 -0400 | [diff] [blame] | 1057 | else if (bytes_per_usec <= 10) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1058 | new_latency_range = I40E_LOWEST_LATENCY; |
| 1059 | break; |
| 1060 | case I40E_BULK_LATENCY: |
Carolyn Wyborny | de32e3e | 2015-06-10 13:42:07 -0400 | [diff] [blame] | 1061 | default: |
Jacob Keller | 2b634bb | 2017-07-14 09:10:14 -0400 | [diff] [blame] | 1062 | if (bytes_per_usec <= 20) |
Carolyn Wyborny | de32e3e | 2015-06-10 13:42:07 -0400 | [diff] [blame] | 1063 | new_latency_range = I40E_LOW_LATENCY; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1064 | break; |
| 1065 | } |
Jesse Brandeburg | c56625d | 2015-09-28 14:16:53 -0400 | [diff] [blame] | 1066 | |
Jacob Keller | 742c987 | 2017-07-14 09:10:13 -0400 | [diff] [blame] | 1067 | reset_latency: |
Carolyn Wyborny | de32e3e | 2015-06-10 13:42:07 -0400 | [diff] [blame] | 1068 | rc->latency_range = new_latency_range; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1069 | |
| 1070 | switch (new_latency_range) { |
| 1071 | case I40E_LOWEST_LATENCY: |
Alexander Duyck | 556fdfd | 2017-12-29 08:51:25 -0500 | [diff] [blame^] | 1072 | rc->target_itr = I40E_ITR_50K; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1073 | break; |
| 1074 | case I40E_LOW_LATENCY: |
Alexander Duyck | 556fdfd | 2017-12-29 08:51:25 -0500 | [diff] [blame^] | 1075 | rc->target_itr = I40E_ITR_20K; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1076 | break; |
| 1077 | case I40E_BULK_LATENCY: |
Alexander Duyck | 556fdfd | 2017-12-29 08:51:25 -0500 | [diff] [blame^] | 1078 | rc->target_itr = I40E_ITR_18K; |
Jesse Brandeburg | c56625d | 2015-09-28 14:16:53 -0400 | [diff] [blame] | 1079 | break; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1080 | default: |
| 1081 | break; |
| 1082 | } |
| 1083 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1084 | rc->total_bytes = 0; |
| 1085 | rc->total_packets = 0; |
Jacob Keller | 742c987 | 2017-07-14 09:10:13 -0400 | [diff] [blame] | 1086 | rc->last_itr_update = jiffies; |
Jesse Brandeburg | 8f5e39c | 2015-09-28 14:16:51 -0400 | [diff] [blame] | 1087 | |
Alexander Duyck | 556fdfd | 2017-12-29 08:51:25 -0500 | [diff] [blame^] | 1088 | return rc->target_itr != rc->current_itr; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1089 | } |
| 1090 | |
| 1091 | /** |
Alexander Duyck | 2b9478f | 2017-10-04 08:44:43 -0700 | [diff] [blame] | 1092 | * i40e_reuse_rx_page - page flip buffer and store it back on the ring |
| 1093 | * @rx_ring: rx descriptor ring to store buffers on |
| 1094 | * @old_buff: donor buffer to have page reused |
| 1095 | * |
| 1096 | * Synchronizes page for reuse by the adapter |
| 1097 | **/ |
| 1098 | static void i40e_reuse_rx_page(struct i40e_ring *rx_ring, |
| 1099 | struct i40e_rx_buffer *old_buff) |
| 1100 | { |
| 1101 | struct i40e_rx_buffer *new_buff; |
| 1102 | u16 nta = rx_ring->next_to_alloc; |
| 1103 | |
| 1104 | new_buff = &rx_ring->rx_bi[nta]; |
| 1105 | |
| 1106 | /* update, and store next to alloc */ |
| 1107 | nta++; |
| 1108 | rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0; |
| 1109 | |
| 1110 | /* transfer page from old buffer to new buffer */ |
| 1111 | new_buff->dma = old_buff->dma; |
| 1112 | new_buff->page = old_buff->page; |
| 1113 | new_buff->page_offset = old_buff->page_offset; |
| 1114 | new_buff->pagecnt_bias = old_buff->pagecnt_bias; |
| 1115 | } |
| 1116 | |
| 1117 | /** |
Alexander Duyck | 0e626ff | 2017-04-10 05:18:43 -0400 | [diff] [blame] | 1118 | * i40e_rx_is_programming_status - check for programming status descriptor |
| 1119 | * @qw: qword representing status_error_len in CPU ordering |
| 1120 | * |
| 1121 | * The value of in the descriptor length field indicate if this |
| 1122 | * is a programming status descriptor for flow director or FCoE |
| 1123 | * by the value of I40E_RX_PROG_STATUS_DESC_LENGTH, otherwise |
| 1124 | * it is a packet descriptor. |
| 1125 | **/ |
| 1126 | static inline bool i40e_rx_is_programming_status(u64 qw) |
| 1127 | { |
| 1128 | /* The Rx filter programming status and SPH bit occupy the same |
| 1129 | * spot in the descriptor. Since we don't support packet split we |
| 1130 | * can just reuse the bit as an indication that this is a |
| 1131 | * programming status descriptor. |
| 1132 | */ |
| 1133 | return qw & I40E_RXD_QW1_LENGTH_SPH_MASK; |
| 1134 | } |
| 1135 | |
| 1136 | /** |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1137 | * i40e_clean_programming_status - clean the programming status descriptor |
| 1138 | * @rx_ring: the rx ring that has this descriptor |
| 1139 | * @rx_desc: the rx descriptor written back by HW |
Alexander Duyck | 0e626ff | 2017-04-10 05:18:43 -0400 | [diff] [blame] | 1140 | * @qw: qword representing status_error_len in CPU ordering |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1141 | * |
| 1142 | * Flow director should handle FD_FILTER_STATUS to check its filter programming |
| 1143 | * status being successful or not and take actions accordingly. FCoE should |
| 1144 | * handle its context/filter programming/invalidation status and take actions. |
| 1145 | * |
| 1146 | **/ |
| 1147 | static void i40e_clean_programming_status(struct i40e_ring *rx_ring, |
Alexander Duyck | 0e626ff | 2017-04-10 05:18:43 -0400 | [diff] [blame] | 1148 | union i40e_rx_desc *rx_desc, |
| 1149 | u64 qw) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1150 | { |
Alexander Duyck | 2b9478f | 2017-10-04 08:44:43 -0700 | [diff] [blame] | 1151 | struct i40e_rx_buffer *rx_buffer; |
| 1152 | u32 ntc = rx_ring->next_to_clean; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1153 | u8 id; |
| 1154 | |
Alexander Duyck | 0e626ff | 2017-04-10 05:18:43 -0400 | [diff] [blame] | 1155 | /* fetch, update, and store next to clean */ |
Alexander Duyck | 2b9478f | 2017-10-04 08:44:43 -0700 | [diff] [blame] | 1156 | rx_buffer = &rx_ring->rx_bi[ntc++]; |
Alexander Duyck | 0e626ff | 2017-04-10 05:18:43 -0400 | [diff] [blame] | 1157 | ntc = (ntc < rx_ring->count) ? ntc : 0; |
| 1158 | rx_ring->next_to_clean = ntc; |
| 1159 | |
| 1160 | prefetch(I40E_RX_DESC(rx_ring, ntc)); |
| 1161 | |
Alexander Duyck | 2b9478f | 2017-10-04 08:44:43 -0700 | [diff] [blame] | 1162 | /* place unused page back on the ring */ |
| 1163 | i40e_reuse_rx_page(rx_ring, rx_buffer); |
| 1164 | rx_ring->rx_stats.page_reuse_count++; |
| 1165 | |
| 1166 | /* clear contents of buffer_info */ |
| 1167 | rx_buffer->page = NULL; |
| 1168 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1169 | id = (qw & I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK) >> |
| 1170 | I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT; |
| 1171 | |
| 1172 | if (id == I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS) |
Anjali Singhai Jain | 55a5e60 | 2014-02-12 06:33:25 +0000 | [diff] [blame] | 1173 | i40e_fd_handle_status(rx_ring, rx_desc, id); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1174 | } |
| 1175 | |
| 1176 | /** |
| 1177 | * i40e_setup_tx_descriptors - Allocate the Tx descriptors |
| 1178 | * @tx_ring: the tx ring to set up |
| 1179 | * |
| 1180 | * Return 0 on success, negative on error |
| 1181 | **/ |
| 1182 | int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring) |
| 1183 | { |
| 1184 | struct device *dev = tx_ring->dev; |
| 1185 | int bi_size; |
| 1186 | |
| 1187 | if (!dev) |
| 1188 | return -ENOMEM; |
| 1189 | |
Jesse Brandeburg | e908f81 | 2015-07-23 16:54:42 -0400 | [diff] [blame] | 1190 | /* warn if we are about to overwrite the pointer */ |
| 1191 | WARN_ON(tx_ring->tx_bi); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1192 | bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count; |
| 1193 | tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL); |
| 1194 | if (!tx_ring->tx_bi) |
| 1195 | goto err; |
| 1196 | |
Florian Fainelli | 7d6d067 | 2017-08-01 12:11:07 -0700 | [diff] [blame] | 1197 | u64_stats_init(&tx_ring->syncp); |
| 1198 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1199 | /* round up to nearest 4K */ |
| 1200 | tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc); |
Jesse Brandeburg | 1943d8b | 2014-02-14 02:14:40 +0000 | [diff] [blame] | 1201 | /* add u32 for head writeback, align after this takes care of |
| 1202 | * guaranteeing this is at least one cache line in size |
| 1203 | */ |
| 1204 | tx_ring->size += sizeof(u32); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1205 | tx_ring->size = ALIGN(tx_ring->size, 4096); |
| 1206 | tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size, |
| 1207 | &tx_ring->dma, GFP_KERNEL); |
| 1208 | if (!tx_ring->desc) { |
| 1209 | dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n", |
| 1210 | tx_ring->size); |
| 1211 | goto err; |
| 1212 | } |
| 1213 | |
| 1214 | tx_ring->next_to_use = 0; |
| 1215 | tx_ring->next_to_clean = 0; |
Sudheer Mogilappagari | 07d4419 | 2017-12-18 05:17:25 -0500 | [diff] [blame] | 1216 | tx_ring->tx_stats.prev_pkt_ctr = -1; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1217 | return 0; |
| 1218 | |
| 1219 | err: |
| 1220 | kfree(tx_ring->tx_bi); |
| 1221 | tx_ring->tx_bi = NULL; |
| 1222 | return -ENOMEM; |
| 1223 | } |
| 1224 | |
| 1225 | /** |
| 1226 | * i40e_clean_rx_ring - Free Rx buffers |
| 1227 | * @rx_ring: ring to be cleaned |
| 1228 | **/ |
| 1229 | void i40e_clean_rx_ring(struct i40e_ring *rx_ring) |
| 1230 | { |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1231 | unsigned long bi_size; |
| 1232 | u16 i; |
| 1233 | |
| 1234 | /* ring already cleared, nothing to do */ |
| 1235 | if (!rx_ring->rx_bi) |
| 1236 | return; |
| 1237 | |
Scott Peterson | e72e565 | 2017-02-09 23:40:25 -0800 | [diff] [blame] | 1238 | if (rx_ring->skb) { |
| 1239 | dev_kfree_skb(rx_ring->skb); |
| 1240 | rx_ring->skb = NULL; |
| 1241 | } |
| 1242 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1243 | /* Free all the Rx ring sk_buffs */ |
| 1244 | for (i = 0; i < rx_ring->count; i++) { |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1245 | struct i40e_rx_buffer *rx_bi = &rx_ring->rx_bi[i]; |
| 1246 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1247 | if (!rx_bi->page) |
| 1248 | continue; |
| 1249 | |
Alexander Duyck | 59605bc | 2017-01-30 12:29:35 -0800 | [diff] [blame] | 1250 | /* Invalidate cache lines that may have been written to by |
| 1251 | * device so that we avoid corrupting memory. |
| 1252 | */ |
| 1253 | dma_sync_single_range_for_cpu(rx_ring->dev, |
| 1254 | rx_bi->dma, |
| 1255 | rx_bi->page_offset, |
Alexander Duyck | 98efd69 | 2017-04-05 07:51:01 -0400 | [diff] [blame] | 1256 | rx_ring->rx_buf_len, |
Alexander Duyck | 59605bc | 2017-01-30 12:29:35 -0800 | [diff] [blame] | 1257 | DMA_FROM_DEVICE); |
| 1258 | |
| 1259 | /* free resources associated with mapping */ |
| 1260 | dma_unmap_page_attrs(rx_ring->dev, rx_bi->dma, |
Alexander Duyck | 98efd69 | 2017-04-05 07:51:01 -0400 | [diff] [blame] | 1261 | i40e_rx_pg_size(rx_ring), |
Alexander Duyck | 59605bc | 2017-01-30 12:29:35 -0800 | [diff] [blame] | 1262 | DMA_FROM_DEVICE, |
| 1263 | I40E_RX_DMA_ATTR); |
Alexander Duyck | 98efd69 | 2017-04-05 07:51:01 -0400 | [diff] [blame] | 1264 | |
Alexander Duyck | 1793668 | 2017-02-21 15:55:39 -0800 | [diff] [blame] | 1265 | __page_frag_cache_drain(rx_bi->page, rx_bi->pagecnt_bias); |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1266 | |
| 1267 | rx_bi->page = NULL; |
| 1268 | rx_bi->page_offset = 0; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1269 | } |
| 1270 | |
| 1271 | bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count; |
| 1272 | memset(rx_ring->rx_bi, 0, bi_size); |
| 1273 | |
| 1274 | /* Zero out the descriptor ring */ |
| 1275 | memset(rx_ring->desc, 0, rx_ring->size); |
| 1276 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1277 | rx_ring->next_to_alloc = 0; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1278 | rx_ring->next_to_clean = 0; |
| 1279 | rx_ring->next_to_use = 0; |
| 1280 | } |
| 1281 | |
| 1282 | /** |
| 1283 | * i40e_free_rx_resources - Free Rx resources |
| 1284 | * @rx_ring: ring to clean the resources from |
| 1285 | * |
| 1286 | * Free all receive software resources |
| 1287 | **/ |
| 1288 | void i40e_free_rx_resources(struct i40e_ring *rx_ring) |
| 1289 | { |
| 1290 | i40e_clean_rx_ring(rx_ring); |
Jesper Dangaard Brouer | 8712882 | 2018-01-03 11:25:23 +0100 | [diff] [blame] | 1291 | if (rx_ring->vsi->type == I40E_VSI_MAIN) |
| 1292 | xdp_rxq_info_unreg(&rx_ring->xdp_rxq); |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 1293 | rx_ring->xdp_prog = NULL; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1294 | kfree(rx_ring->rx_bi); |
| 1295 | rx_ring->rx_bi = NULL; |
| 1296 | |
| 1297 | if (rx_ring->desc) { |
| 1298 | dma_free_coherent(rx_ring->dev, rx_ring->size, |
| 1299 | rx_ring->desc, rx_ring->dma); |
| 1300 | rx_ring->desc = NULL; |
| 1301 | } |
| 1302 | } |
| 1303 | |
| 1304 | /** |
| 1305 | * i40e_setup_rx_descriptors - Allocate Rx descriptors |
| 1306 | * @rx_ring: Rx descriptor ring (for a specific queue) to setup |
| 1307 | * |
| 1308 | * Returns 0 on success, negative on failure |
| 1309 | **/ |
| 1310 | int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring) |
| 1311 | { |
| 1312 | struct device *dev = rx_ring->dev; |
Jesper Dangaard Brouer | 8712882 | 2018-01-03 11:25:23 +0100 | [diff] [blame] | 1313 | int err = -ENOMEM; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1314 | int bi_size; |
| 1315 | |
Jesse Brandeburg | e908f81 | 2015-07-23 16:54:42 -0400 | [diff] [blame] | 1316 | /* warn if we are about to overwrite the pointer */ |
| 1317 | WARN_ON(rx_ring->rx_bi); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1318 | bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count; |
| 1319 | rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL); |
| 1320 | if (!rx_ring->rx_bi) |
| 1321 | goto err; |
| 1322 | |
Carolyn Wyborny | f217d6c | 2015-02-09 17:42:31 -0800 | [diff] [blame] | 1323 | u64_stats_init(&rx_ring->syncp); |
Carolyn Wyborny | 638702b | 2015-01-24 09:58:32 +0000 | [diff] [blame] | 1324 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1325 | /* Round up to nearest 4K */ |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1326 | rx_ring->size = rx_ring->count * sizeof(union i40e_32byte_rx_desc); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1327 | rx_ring->size = ALIGN(rx_ring->size, 4096); |
| 1328 | rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size, |
| 1329 | &rx_ring->dma, GFP_KERNEL); |
| 1330 | |
| 1331 | if (!rx_ring->desc) { |
| 1332 | dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n", |
| 1333 | rx_ring->size); |
| 1334 | goto err; |
| 1335 | } |
| 1336 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1337 | rx_ring->next_to_alloc = 0; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1338 | rx_ring->next_to_clean = 0; |
| 1339 | rx_ring->next_to_use = 0; |
| 1340 | |
Jesper Dangaard Brouer | 8712882 | 2018-01-03 11:25:23 +0100 | [diff] [blame] | 1341 | /* XDP RX-queue info only needed for RX rings exposed to XDP */ |
| 1342 | if (rx_ring->vsi->type == I40E_VSI_MAIN) { |
| 1343 | err = xdp_rxq_info_reg(&rx_ring->xdp_rxq, rx_ring->netdev, |
| 1344 | rx_ring->queue_index); |
| 1345 | if (err < 0) |
| 1346 | goto err; |
| 1347 | } |
| 1348 | |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 1349 | rx_ring->xdp_prog = rx_ring->vsi->xdp_prog; |
| 1350 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1351 | return 0; |
| 1352 | err: |
| 1353 | kfree(rx_ring->rx_bi); |
| 1354 | rx_ring->rx_bi = NULL; |
Jesper Dangaard Brouer | 8712882 | 2018-01-03 11:25:23 +0100 | [diff] [blame] | 1355 | return err; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1356 | } |
| 1357 | |
| 1358 | /** |
| 1359 | * i40e_release_rx_desc - Store the new tail and head values |
| 1360 | * @rx_ring: ring to bump |
| 1361 | * @val: new head index |
| 1362 | **/ |
| 1363 | static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val) |
| 1364 | { |
| 1365 | rx_ring->next_to_use = val; |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1366 | |
| 1367 | /* update next to alloc since we have filled the ring */ |
| 1368 | rx_ring->next_to_alloc = val; |
| 1369 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1370 | /* Force memory writes to complete before letting h/w |
| 1371 | * know there are new descriptors to fetch. (Only |
| 1372 | * applicable for weak-ordered memory model archs, |
| 1373 | * such as IA-64). |
| 1374 | */ |
| 1375 | wmb(); |
| 1376 | writel(val, rx_ring->tail); |
| 1377 | } |
| 1378 | |
| 1379 | /** |
Alexander Duyck | ca9ec08 | 2017-04-05 07:51:02 -0400 | [diff] [blame] | 1380 | * i40e_rx_offset - Return expected offset into page to access data |
| 1381 | * @rx_ring: Ring we are requesting offset of |
| 1382 | * |
| 1383 | * Returns the offset value for ring into the data buffer. |
| 1384 | */ |
| 1385 | static inline unsigned int i40e_rx_offset(struct i40e_ring *rx_ring) |
| 1386 | { |
| 1387 | return ring_uses_build_skb(rx_ring) ? I40E_SKB_PAD : 0; |
| 1388 | } |
| 1389 | |
| 1390 | /** |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1391 | * i40e_alloc_mapped_page - recycle or make a new page |
| 1392 | * @rx_ring: ring to use |
| 1393 | * @bi: rx_buffer struct to modify |
Jesse Brandeburg | c2e245a | 2016-01-13 16:51:46 -0800 | [diff] [blame] | 1394 | * |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1395 | * Returns true if the page was successfully allocated or |
| 1396 | * reused. |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1397 | **/ |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1398 | static bool i40e_alloc_mapped_page(struct i40e_ring *rx_ring, |
| 1399 | struct i40e_rx_buffer *bi) |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 1400 | { |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1401 | struct page *page = bi->page; |
| 1402 | dma_addr_t dma; |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 1403 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1404 | /* since we are recycling buffers we should seldom need to alloc */ |
| 1405 | if (likely(page)) { |
| 1406 | rx_ring->rx_stats.page_reuse_count++; |
| 1407 | return true; |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 1408 | } |
| 1409 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1410 | /* alloc new page for storage */ |
Alexander Duyck | 98efd69 | 2017-04-05 07:51:01 -0400 | [diff] [blame] | 1411 | page = dev_alloc_pages(i40e_rx_pg_order(rx_ring)); |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1412 | if (unlikely(!page)) { |
| 1413 | rx_ring->rx_stats.alloc_page_failed++; |
Jesse Brandeburg | c2e245a | 2016-01-13 16:51:46 -0800 | [diff] [blame] | 1414 | return false; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1415 | } |
| 1416 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1417 | /* map page for use */ |
Alexander Duyck | 59605bc | 2017-01-30 12:29:35 -0800 | [diff] [blame] | 1418 | dma = dma_map_page_attrs(rx_ring->dev, page, 0, |
Alexander Duyck | 98efd69 | 2017-04-05 07:51:01 -0400 | [diff] [blame] | 1419 | i40e_rx_pg_size(rx_ring), |
Alexander Duyck | 59605bc | 2017-01-30 12:29:35 -0800 | [diff] [blame] | 1420 | DMA_FROM_DEVICE, |
| 1421 | I40E_RX_DMA_ATTR); |
Jesse Brandeburg | c2e245a | 2016-01-13 16:51:46 -0800 | [diff] [blame] | 1422 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1423 | /* if mapping failed free memory back to system since |
| 1424 | * there isn't much point in holding memory we can't use |
Jesse Brandeburg | c2e245a | 2016-01-13 16:51:46 -0800 | [diff] [blame] | 1425 | */ |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1426 | if (dma_mapping_error(rx_ring->dev, dma)) { |
Alexander Duyck | 98efd69 | 2017-04-05 07:51:01 -0400 | [diff] [blame] | 1427 | __free_pages(page, i40e_rx_pg_order(rx_ring)); |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1428 | rx_ring->rx_stats.alloc_page_failed++; |
| 1429 | return false; |
| 1430 | } |
| 1431 | |
| 1432 | bi->dma = dma; |
| 1433 | bi->page = page; |
Alexander Duyck | ca9ec08 | 2017-04-05 07:51:02 -0400 | [diff] [blame] | 1434 | bi->page_offset = i40e_rx_offset(rx_ring); |
Alexander Duyck | a0cfc31 | 2017-03-14 10:15:24 -0700 | [diff] [blame] | 1435 | |
| 1436 | /* initialize pagecnt_bias to 1 representing we fully own page */ |
Alexander Duyck | 1793668 | 2017-02-21 15:55:39 -0800 | [diff] [blame] | 1437 | bi->pagecnt_bias = 1; |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1438 | |
Jesse Brandeburg | c2e245a | 2016-01-13 16:51:46 -0800 | [diff] [blame] | 1439 | return true; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1440 | } |
| 1441 | |
| 1442 | /** |
| 1443 | * i40e_receive_skb - Send a completed packet up the stack |
| 1444 | * @rx_ring: rx ring in play |
| 1445 | * @skb: packet to send up |
| 1446 | * @vlan_tag: vlan tag for packet |
| 1447 | **/ |
| 1448 | static void i40e_receive_skb(struct i40e_ring *rx_ring, |
| 1449 | struct sk_buff *skb, u16 vlan_tag) |
| 1450 | { |
| 1451 | struct i40e_q_vector *q_vector = rx_ring->q_vector; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1452 | |
Jesse Brandeburg | a149f2c | 2016-04-12 08:30:49 -0700 | [diff] [blame] | 1453 | if ((rx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_RX) && |
| 1454 | (vlan_tag & VLAN_VID_MASK)) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1455 | __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag); |
| 1456 | |
Alexander Duyck | 8b65035 | 2015-09-24 09:04:32 -0700 | [diff] [blame] | 1457 | napi_gro_receive(&q_vector->napi, skb); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1458 | } |
| 1459 | |
| 1460 | /** |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1461 | * i40e_alloc_rx_buffers - Replace used receive buffers |
| 1462 | * @rx_ring: ring to place buffers on |
| 1463 | * @cleaned_count: number of buffers to replace |
| 1464 | * |
| 1465 | * Returns false if all allocations were successful, true if any fail |
| 1466 | **/ |
| 1467 | bool i40e_alloc_rx_buffers(struct i40e_ring *rx_ring, u16 cleaned_count) |
| 1468 | { |
| 1469 | u16 ntu = rx_ring->next_to_use; |
| 1470 | union i40e_rx_desc *rx_desc; |
| 1471 | struct i40e_rx_buffer *bi; |
| 1472 | |
| 1473 | /* do nothing if no valid netdev defined */ |
| 1474 | if (!rx_ring->netdev || !cleaned_count) |
| 1475 | return false; |
| 1476 | |
| 1477 | rx_desc = I40E_RX_DESC(rx_ring, ntu); |
| 1478 | bi = &rx_ring->rx_bi[ntu]; |
| 1479 | |
| 1480 | do { |
| 1481 | if (!i40e_alloc_mapped_page(rx_ring, bi)) |
| 1482 | goto no_buffers; |
| 1483 | |
Alexander Duyck | 59605bc | 2017-01-30 12:29:35 -0800 | [diff] [blame] | 1484 | /* sync the buffer for use by the device */ |
| 1485 | dma_sync_single_range_for_device(rx_ring->dev, bi->dma, |
| 1486 | bi->page_offset, |
Alexander Duyck | 98efd69 | 2017-04-05 07:51:01 -0400 | [diff] [blame] | 1487 | rx_ring->rx_buf_len, |
Alexander Duyck | 59605bc | 2017-01-30 12:29:35 -0800 | [diff] [blame] | 1488 | DMA_FROM_DEVICE); |
| 1489 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1490 | /* Refresh the desc even if buffer_addrs didn't change |
| 1491 | * because each write-back erases this info. |
| 1492 | */ |
| 1493 | rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset); |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1494 | |
| 1495 | rx_desc++; |
| 1496 | bi++; |
| 1497 | ntu++; |
| 1498 | if (unlikely(ntu == rx_ring->count)) { |
| 1499 | rx_desc = I40E_RX_DESC(rx_ring, 0); |
| 1500 | bi = rx_ring->rx_bi; |
| 1501 | ntu = 0; |
| 1502 | } |
| 1503 | |
| 1504 | /* clear the status bits for the next_to_use descriptor */ |
| 1505 | rx_desc->wb.qword1.status_error_len = 0; |
| 1506 | |
| 1507 | cleaned_count--; |
| 1508 | } while (cleaned_count); |
| 1509 | |
| 1510 | if (rx_ring->next_to_use != ntu) |
| 1511 | i40e_release_rx_desc(rx_ring, ntu); |
| 1512 | |
| 1513 | return false; |
| 1514 | |
| 1515 | no_buffers: |
| 1516 | if (rx_ring->next_to_use != ntu) |
| 1517 | i40e_release_rx_desc(rx_ring, ntu); |
| 1518 | |
| 1519 | /* make sure to come back via polling to try again after |
| 1520 | * allocation failure |
| 1521 | */ |
| 1522 | return true; |
| 1523 | } |
| 1524 | |
| 1525 | /** |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1526 | * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum |
| 1527 | * @vsi: the VSI we care about |
| 1528 | * @skb: skb currently being received and modified |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1529 | * @rx_desc: the receive descriptor |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1530 | **/ |
| 1531 | static inline void i40e_rx_checksum(struct i40e_vsi *vsi, |
| 1532 | struct sk_buff *skb, |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1533 | union i40e_rx_desc *rx_desc) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1534 | { |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1535 | struct i40e_rx_ptype_decoded decoded; |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1536 | u32 rx_error, rx_status; |
Alexander Duyck | 858296c8 | 2016-06-14 15:45:42 -0700 | [diff] [blame] | 1537 | bool ipv4, ipv6; |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1538 | u8 ptype; |
| 1539 | u64 qword; |
| 1540 | |
| 1541 | qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len); |
| 1542 | ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >> I40E_RXD_QW1_PTYPE_SHIFT; |
| 1543 | rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >> |
| 1544 | I40E_RXD_QW1_ERROR_SHIFT; |
| 1545 | rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >> |
| 1546 | I40E_RXD_QW1_STATUS_SHIFT; |
| 1547 | decoded = decode_rx_desc_ptype(ptype); |
Joseph Gasparakis | 8144f0f | 2013-12-28 05:27:57 +0000 | [diff] [blame] | 1548 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1549 | skb->ip_summed = CHECKSUM_NONE; |
| 1550 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1551 | skb_checksum_none_assert(skb); |
| 1552 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1553 | /* Rx csum enabled and ip headers found? */ |
Jesse Brandeburg | 8a3c91c | 2014-05-20 08:01:43 +0000 | [diff] [blame] | 1554 | if (!(vsi->netdev->features & NETIF_F_RXCSUM)) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1555 | return; |
| 1556 | |
Jesse Brandeburg | 8a3c91c | 2014-05-20 08:01:43 +0000 | [diff] [blame] | 1557 | /* did the hardware decode the packet and checksum? */ |
Jesse Brandeburg | 41a1d04 | 2015-06-04 16:24:02 -0400 | [diff] [blame] | 1558 | if (!(rx_status & BIT(I40E_RX_DESC_STATUS_L3L4P_SHIFT))) |
Jesse Brandeburg | 8a3c91c | 2014-05-20 08:01:43 +0000 | [diff] [blame] | 1559 | return; |
| 1560 | |
| 1561 | /* both known and outer_ip must be set for the below code to work */ |
| 1562 | if (!(decoded.known && decoded.outer_ip)) |
| 1563 | return; |
| 1564 | |
Alexander Duyck | fad5733 | 2016-01-24 21:17:22 -0800 | [diff] [blame] | 1565 | ipv4 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) && |
| 1566 | (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4); |
| 1567 | ipv6 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) && |
| 1568 | (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6); |
Jesse Brandeburg | 8a3c91c | 2014-05-20 08:01:43 +0000 | [diff] [blame] | 1569 | |
| 1570 | if (ipv4 && |
Jesse Brandeburg | 41a1d04 | 2015-06-04 16:24:02 -0400 | [diff] [blame] | 1571 | (rx_error & (BIT(I40E_RX_DESC_ERROR_IPE_SHIFT) | |
| 1572 | BIT(I40E_RX_DESC_ERROR_EIPE_SHIFT)))) |
Jesse Brandeburg | 8a3c91c | 2014-05-20 08:01:43 +0000 | [diff] [blame] | 1573 | goto checksum_fail; |
| 1574 | |
Jesse Brandeburg | ddf1d0d | 2014-02-13 03:48:39 -0800 | [diff] [blame] | 1575 | /* likely incorrect csum if alternate IP extension headers found */ |
Jesse Brandeburg | 8a3c91c | 2014-05-20 08:01:43 +0000 | [diff] [blame] | 1576 | if (ipv6 && |
Jesse Brandeburg | 41a1d04 | 2015-06-04 16:24:02 -0400 | [diff] [blame] | 1577 | rx_status & BIT(I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT)) |
Jesse Brandeburg | 8a3c91c | 2014-05-20 08:01:43 +0000 | [diff] [blame] | 1578 | /* don't increment checksum err here, non-fatal err */ |
Shannon Nelson | 8ee75a8 | 2013-12-21 05:44:46 +0000 | [diff] [blame] | 1579 | return; |
| 1580 | |
Jesse Brandeburg | 8a3c91c | 2014-05-20 08:01:43 +0000 | [diff] [blame] | 1581 | /* there was some L4 error, count error and punt packet to the stack */ |
Jesse Brandeburg | 41a1d04 | 2015-06-04 16:24:02 -0400 | [diff] [blame] | 1582 | if (rx_error & BIT(I40E_RX_DESC_ERROR_L4E_SHIFT)) |
Jesse Brandeburg | 8a3c91c | 2014-05-20 08:01:43 +0000 | [diff] [blame] | 1583 | goto checksum_fail; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1584 | |
Jesse Brandeburg | 8a3c91c | 2014-05-20 08:01:43 +0000 | [diff] [blame] | 1585 | /* handle packets that were not able to be checksummed due |
| 1586 | * to arrival speed, in this case the stack can compute |
| 1587 | * the csum. |
| 1588 | */ |
Jesse Brandeburg | 41a1d04 | 2015-06-04 16:24:02 -0400 | [diff] [blame] | 1589 | if (rx_error & BIT(I40E_RX_DESC_ERROR_PPRS_SHIFT)) |
Jesse Brandeburg | 8a3c91c | 2014-05-20 08:01:43 +0000 | [diff] [blame] | 1590 | return; |
| 1591 | |
Alexander Duyck | 858296c8 | 2016-06-14 15:45:42 -0700 | [diff] [blame] | 1592 | /* If there is an outer header present that might contain a checksum |
| 1593 | * we need to bump the checksum level by 1 to reflect the fact that |
| 1594 | * we are indicating we validated the inner checksum. |
Jesse Brandeburg | 8a3c91c | 2014-05-20 08:01:43 +0000 | [diff] [blame] | 1595 | */ |
Alexander Duyck | 858296c8 | 2016-06-14 15:45:42 -0700 | [diff] [blame] | 1596 | if (decoded.tunnel_type >= I40E_RX_PTYPE_TUNNEL_IP_GRENAT) |
| 1597 | skb->csum_level = 1; |
Alexander Duyck | fad5733 | 2016-01-24 21:17:22 -0800 | [diff] [blame] | 1598 | |
Alexander Duyck | 858296c8 | 2016-06-14 15:45:42 -0700 | [diff] [blame] | 1599 | /* Only report checksum unnecessary for TCP, UDP, or SCTP */ |
| 1600 | switch (decoded.inner_prot) { |
| 1601 | case I40E_RX_PTYPE_INNER_PROT_TCP: |
| 1602 | case I40E_RX_PTYPE_INNER_PROT_UDP: |
| 1603 | case I40E_RX_PTYPE_INNER_PROT_SCTP: |
| 1604 | skb->ip_summed = CHECKSUM_UNNECESSARY; |
| 1605 | /* fall though */ |
| 1606 | default: |
| 1607 | break; |
| 1608 | } |
Jesse Brandeburg | 8a3c91c | 2014-05-20 08:01:43 +0000 | [diff] [blame] | 1609 | |
| 1610 | return; |
| 1611 | |
| 1612 | checksum_fail: |
| 1613 | vsi->back->hw_csum_rx_error++; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 1614 | } |
| 1615 | |
| 1616 | /** |
Anjali Singhai Jain | 857942f | 2015-12-09 15:50:21 -0800 | [diff] [blame] | 1617 | * i40e_ptype_to_htype - get a hash type |
Jesse Brandeburg | 206812b | 2014-02-12 01:45:33 +0000 | [diff] [blame] | 1618 | * @ptype: the ptype value from the descriptor |
| 1619 | * |
| 1620 | * Returns a hash type to be used by skb_set_hash |
| 1621 | **/ |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1622 | static inline int i40e_ptype_to_htype(u8 ptype) |
Jesse Brandeburg | 206812b | 2014-02-12 01:45:33 +0000 | [diff] [blame] | 1623 | { |
| 1624 | struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype); |
| 1625 | |
| 1626 | if (!decoded.known) |
| 1627 | return PKT_HASH_TYPE_NONE; |
| 1628 | |
| 1629 | if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP && |
| 1630 | decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4) |
| 1631 | return PKT_HASH_TYPE_L4; |
| 1632 | else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP && |
| 1633 | decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3) |
| 1634 | return PKT_HASH_TYPE_L3; |
| 1635 | else |
| 1636 | return PKT_HASH_TYPE_L2; |
| 1637 | } |
| 1638 | |
| 1639 | /** |
Anjali Singhai Jain | 857942f | 2015-12-09 15:50:21 -0800 | [diff] [blame] | 1640 | * i40e_rx_hash - set the hash value in the skb |
| 1641 | * @ring: descriptor ring |
| 1642 | * @rx_desc: specific descriptor |
| 1643 | **/ |
| 1644 | static inline void i40e_rx_hash(struct i40e_ring *ring, |
| 1645 | union i40e_rx_desc *rx_desc, |
| 1646 | struct sk_buff *skb, |
| 1647 | u8 rx_ptype) |
| 1648 | { |
| 1649 | u32 hash; |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1650 | const __le64 rss_mask = |
Anjali Singhai Jain | 857942f | 2015-12-09 15:50:21 -0800 | [diff] [blame] | 1651 | cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH << |
| 1652 | I40E_RX_DESC_STATUS_FLTSTAT_SHIFT); |
| 1653 | |
Mitch Williams | a876c3b | 2016-05-03 15:13:18 -0700 | [diff] [blame] | 1654 | if (!(ring->netdev->features & NETIF_F_RXHASH)) |
Anjali Singhai Jain | 857942f | 2015-12-09 15:50:21 -0800 | [diff] [blame] | 1655 | return; |
| 1656 | |
| 1657 | if ((rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask) { |
| 1658 | hash = le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss); |
| 1659 | skb_set_hash(skb, hash, i40e_ptype_to_htype(rx_ptype)); |
| 1660 | } |
| 1661 | } |
| 1662 | |
| 1663 | /** |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1664 | * i40e_process_skb_fields - Populate skb header fields from Rx descriptor |
| 1665 | * @rx_ring: rx descriptor ring packet is being transacted on |
| 1666 | * @rx_desc: pointer to the EOP Rx descriptor |
| 1667 | * @skb: pointer to current skb being populated |
| 1668 | * @rx_ptype: the packet type decoded by hardware |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 1669 | * |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1670 | * This function checks the ring, descriptor, and packet information in |
| 1671 | * order to populate the hash, checksum, VLAN, protocol, and |
| 1672 | * other fields within the skb. |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 1673 | **/ |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1674 | static inline |
| 1675 | void i40e_process_skb_fields(struct i40e_ring *rx_ring, |
| 1676 | union i40e_rx_desc *rx_desc, struct sk_buff *skb, |
| 1677 | u8 rx_ptype) |
| 1678 | { |
| 1679 | u64 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len); |
| 1680 | u32 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >> |
| 1681 | I40E_RXD_QW1_STATUS_SHIFT; |
Jacob Keller | 144ed17 | 2016-10-05 09:30:42 -0700 | [diff] [blame] | 1682 | u32 tsynvalid = rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK; |
| 1683 | u32 tsyn = (rx_status & I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >> |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1684 | I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT; |
| 1685 | |
Jacob Keller | 1249050 | 2016-10-05 09:30:44 -0700 | [diff] [blame] | 1686 | if (unlikely(tsynvalid)) |
Jacob Keller | 144ed17 | 2016-10-05 09:30:42 -0700 | [diff] [blame] | 1687 | i40e_ptp_rx_hwtstamp(rx_ring->vsi->back, skb, tsyn); |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1688 | |
| 1689 | i40e_rx_hash(rx_ring, rx_desc, skb, rx_ptype); |
| 1690 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1691 | i40e_rx_checksum(rx_ring->vsi, skb, rx_desc); |
| 1692 | |
| 1693 | skb_record_rx_queue(skb, rx_ring->queue_index); |
Alexander Duyck | a5b268e | 2017-02-21 15:55:46 -0800 | [diff] [blame] | 1694 | |
| 1695 | /* modifies the skb - consumes the enet header */ |
| 1696 | skb->protocol = eth_type_trans(skb, rx_ring->netdev); |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1697 | } |
| 1698 | |
| 1699 | /** |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1700 | * i40e_cleanup_headers - Correct empty headers |
| 1701 | * @rx_ring: rx descriptor ring packet is being transacted on |
| 1702 | * @skb: pointer to current skb being fixed |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 1703 | * @rx_desc: pointer to the EOP Rx descriptor |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1704 | * |
| 1705 | * Also address the case where we are pulling data in on pages only |
| 1706 | * and as such no data is present in the skb header. |
| 1707 | * |
| 1708 | * In addition if skb is not at least 60 bytes we need to pad it so that |
| 1709 | * it is large enough to qualify as a valid Ethernet frame. |
| 1710 | * |
| 1711 | * Returns true if an error was encountered and skb was freed. |
| 1712 | **/ |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 1713 | static bool i40e_cleanup_headers(struct i40e_ring *rx_ring, struct sk_buff *skb, |
| 1714 | union i40e_rx_desc *rx_desc) |
| 1715 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1716 | { |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 1717 | /* XDP packets use error pointer so abort at this point */ |
| 1718 | if (IS_ERR(skb)) |
| 1719 | return true; |
| 1720 | |
| 1721 | /* ERR_MASK will only have valid bits if EOP set, and |
| 1722 | * what we are doing here is actually checking |
| 1723 | * I40E_RX_DESC_ERROR_RXE_SHIFT, since it is the zeroth bit in |
| 1724 | * the error field |
| 1725 | */ |
| 1726 | if (unlikely(i40e_test_staterr(rx_desc, |
| 1727 | BIT(I40E_RXD_QW1_ERROR_SHIFT)))) { |
| 1728 | dev_kfree_skb_any(skb); |
| 1729 | return true; |
| 1730 | } |
| 1731 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1732 | /* if eth_skb_pad returns an error the skb was freed */ |
| 1733 | if (eth_skb_pad(skb)) |
| 1734 | return true; |
| 1735 | |
| 1736 | return false; |
| 1737 | } |
| 1738 | |
| 1739 | /** |
Scott Peterson | 9b37c93 | 2017-02-09 23:43:30 -0800 | [diff] [blame] | 1740 | * i40e_page_is_reusable - check if any reuse is possible |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1741 | * @page: page struct to check |
Scott Peterson | 9b37c93 | 2017-02-09 23:43:30 -0800 | [diff] [blame] | 1742 | * |
| 1743 | * A page is not reusable if it was allocated under low memory |
| 1744 | * conditions, or it's not in the same NUMA node as this CPU. |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1745 | */ |
Scott Peterson | 9b37c93 | 2017-02-09 23:43:30 -0800 | [diff] [blame] | 1746 | static inline bool i40e_page_is_reusable(struct page *page) |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1747 | { |
Scott Peterson | 9b37c93 | 2017-02-09 23:43:30 -0800 | [diff] [blame] | 1748 | return (page_to_nid(page) == numa_mem_id()) && |
| 1749 | !page_is_pfmemalloc(page); |
| 1750 | } |
| 1751 | |
| 1752 | /** |
| 1753 | * i40e_can_reuse_rx_page - Determine if this page can be reused by |
| 1754 | * the adapter for another receive |
| 1755 | * |
| 1756 | * @rx_buffer: buffer containing the page |
Scott Peterson | 9b37c93 | 2017-02-09 23:43:30 -0800 | [diff] [blame] | 1757 | * |
| 1758 | * If page is reusable, rx_buffer->page_offset is adjusted to point to |
| 1759 | * an unused region in the page. |
| 1760 | * |
| 1761 | * For small pages, @truesize will be a constant value, half the size |
| 1762 | * of the memory at page. We'll attempt to alternate between high and |
| 1763 | * low halves of the page, with one half ready for use by the hardware |
| 1764 | * and the other half being consumed by the stack. We use the page |
| 1765 | * ref count to determine whether the stack has finished consuming the |
| 1766 | * portion of this page that was passed up with a previous packet. If |
| 1767 | * the page ref count is >1, we'll assume the "other" half page is |
| 1768 | * still busy, and this page cannot be reused. |
| 1769 | * |
| 1770 | * For larger pages, @truesize will be the actual space used by the |
| 1771 | * received packet (adjusted upward to an even multiple of the cache |
| 1772 | * line size). This will advance through the page by the amount |
| 1773 | * actually consumed by the received packets while there is still |
| 1774 | * space for a buffer. Each region of larger pages will be used at |
| 1775 | * most once, after which the page will not be reused. |
| 1776 | * |
| 1777 | * In either case, if the page is reusable its refcount is increased. |
| 1778 | **/ |
Alexander Duyck | a0cfc31 | 2017-03-14 10:15:24 -0700 | [diff] [blame] | 1779 | static bool i40e_can_reuse_rx_page(struct i40e_rx_buffer *rx_buffer) |
Scott Peterson | 9b37c93 | 2017-02-09 23:43:30 -0800 | [diff] [blame] | 1780 | { |
Alexander Duyck | a0cfc31 | 2017-03-14 10:15:24 -0700 | [diff] [blame] | 1781 | unsigned int pagecnt_bias = rx_buffer->pagecnt_bias; |
| 1782 | struct page *page = rx_buffer->page; |
Scott Peterson | 9b37c93 | 2017-02-09 23:43:30 -0800 | [diff] [blame] | 1783 | |
| 1784 | /* Is any reuse possible? */ |
| 1785 | if (unlikely(!i40e_page_is_reusable(page))) |
| 1786 | return false; |
| 1787 | |
| 1788 | #if (PAGE_SIZE < 8192) |
| 1789 | /* if we are only owner of page we can reuse it */ |
Alexander Duyck | a0cfc31 | 2017-03-14 10:15:24 -0700 | [diff] [blame] | 1790 | if (unlikely((page_count(page) - pagecnt_bias) > 1)) |
Scott Peterson | 9b37c93 | 2017-02-09 23:43:30 -0800 | [diff] [blame] | 1791 | return false; |
Scott Peterson | 9b37c93 | 2017-02-09 23:43:30 -0800 | [diff] [blame] | 1792 | #else |
Alexander Duyck | 98efd69 | 2017-04-05 07:51:01 -0400 | [diff] [blame] | 1793 | #define I40E_LAST_OFFSET \ |
| 1794 | (SKB_WITH_OVERHEAD(PAGE_SIZE) - I40E_RXBUFFER_2048) |
| 1795 | if (rx_buffer->page_offset > I40E_LAST_OFFSET) |
Scott Peterson | 9b37c93 | 2017-02-09 23:43:30 -0800 | [diff] [blame] | 1796 | return false; |
| 1797 | #endif |
| 1798 | |
Alexander Duyck | 1793668 | 2017-02-21 15:55:39 -0800 | [diff] [blame] | 1799 | /* If we have drained the page fragment pool we need to update |
| 1800 | * the pagecnt_bias and page count so that we fully restock the |
| 1801 | * number of references the driver holds. |
| 1802 | */ |
Alexander Duyck | a0cfc31 | 2017-03-14 10:15:24 -0700 | [diff] [blame] | 1803 | if (unlikely(!pagecnt_bias)) { |
Alexander Duyck | 1793668 | 2017-02-21 15:55:39 -0800 | [diff] [blame] | 1804 | page_ref_add(page, USHRT_MAX); |
| 1805 | rx_buffer->pagecnt_bias = USHRT_MAX; |
| 1806 | } |
Alexander Duyck | a0cfc31 | 2017-03-14 10:15:24 -0700 | [diff] [blame] | 1807 | |
Scott Peterson | 9b37c93 | 2017-02-09 23:43:30 -0800 | [diff] [blame] | 1808 | return true; |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1809 | } |
| 1810 | |
| 1811 | /** |
| 1812 | * i40e_add_rx_frag - Add contents of Rx buffer to sk_buff |
| 1813 | * @rx_ring: rx descriptor ring to transact packets on |
| 1814 | * @rx_buffer: buffer containing page to add |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1815 | * @skb: sk_buff to place the data into |
Alexander Duyck | a0cfc31 | 2017-03-14 10:15:24 -0700 | [diff] [blame] | 1816 | * @size: packet length from rx_desc |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1817 | * |
| 1818 | * This function will add the data contained in rx_buffer->page to the skb. |
Alexander Duyck | fa2343e | 2017-03-14 10:15:25 -0700 | [diff] [blame] | 1819 | * It will just attach the page as a frag to the skb. |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1820 | * |
Alexander Duyck | fa2343e | 2017-03-14 10:15:25 -0700 | [diff] [blame] | 1821 | * The function will then update the page offset. |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1822 | **/ |
Alexander Duyck | a0cfc31 | 2017-03-14 10:15:24 -0700 | [diff] [blame] | 1823 | static void i40e_add_rx_frag(struct i40e_ring *rx_ring, |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1824 | struct i40e_rx_buffer *rx_buffer, |
Alexander Duyck | a0cfc31 | 2017-03-14 10:15:24 -0700 | [diff] [blame] | 1825 | struct sk_buff *skb, |
| 1826 | unsigned int size) |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1827 | { |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1828 | #if (PAGE_SIZE < 8192) |
Alexander Duyck | 98efd69 | 2017-04-05 07:51:01 -0400 | [diff] [blame] | 1829 | unsigned int truesize = i40e_rx_pg_size(rx_ring) / 2; |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1830 | #else |
Alexander Duyck | ca9ec08 | 2017-04-05 07:51:02 -0400 | [diff] [blame] | 1831 | unsigned int truesize = SKB_DATA_ALIGN(size + i40e_rx_offset(rx_ring)); |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1832 | #endif |
Scott Peterson | 9b37c93 | 2017-02-09 23:43:30 -0800 | [diff] [blame] | 1833 | |
Alexander Duyck | fa2343e | 2017-03-14 10:15:25 -0700 | [diff] [blame] | 1834 | skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, rx_buffer->page, |
| 1835 | rx_buffer->page_offset, size, truesize); |
Scott Peterson | 9b37c93 | 2017-02-09 23:43:30 -0800 | [diff] [blame] | 1836 | |
Alexander Duyck | a0cfc31 | 2017-03-14 10:15:24 -0700 | [diff] [blame] | 1837 | /* page is being used so we must update the page offset */ |
| 1838 | #if (PAGE_SIZE < 8192) |
| 1839 | rx_buffer->page_offset ^= truesize; |
| 1840 | #else |
| 1841 | rx_buffer->page_offset += truesize; |
| 1842 | #endif |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1843 | } |
| 1844 | |
| 1845 | /** |
Alexander Duyck | 9a06412 | 2017-03-14 10:15:23 -0700 | [diff] [blame] | 1846 | * i40e_get_rx_buffer - Fetch Rx buffer and synchronize data for use |
| 1847 | * @rx_ring: rx descriptor ring to transact packets on |
| 1848 | * @size: size of buffer to add to skb |
| 1849 | * |
| 1850 | * This function will pull an Rx buffer from the ring and synchronize it |
| 1851 | * for use by the CPU. |
| 1852 | */ |
| 1853 | static struct i40e_rx_buffer *i40e_get_rx_buffer(struct i40e_ring *rx_ring, |
| 1854 | const unsigned int size) |
| 1855 | { |
| 1856 | struct i40e_rx_buffer *rx_buffer; |
| 1857 | |
| 1858 | rx_buffer = &rx_ring->rx_bi[rx_ring->next_to_clean]; |
| 1859 | prefetchw(rx_buffer->page); |
| 1860 | |
| 1861 | /* we are reusing so sync this buffer for CPU use */ |
| 1862 | dma_sync_single_range_for_cpu(rx_ring->dev, |
| 1863 | rx_buffer->dma, |
| 1864 | rx_buffer->page_offset, |
| 1865 | size, |
| 1866 | DMA_FROM_DEVICE); |
| 1867 | |
Alexander Duyck | a0cfc31 | 2017-03-14 10:15:24 -0700 | [diff] [blame] | 1868 | /* We have pulled a buffer for use, so decrement pagecnt_bias */ |
| 1869 | rx_buffer->pagecnt_bias--; |
| 1870 | |
Alexander Duyck | 9a06412 | 2017-03-14 10:15:23 -0700 | [diff] [blame] | 1871 | return rx_buffer; |
| 1872 | } |
| 1873 | |
| 1874 | /** |
Alexander Duyck | fa2343e | 2017-03-14 10:15:25 -0700 | [diff] [blame] | 1875 | * i40e_construct_skb - Allocate skb and populate it |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1876 | * @rx_ring: rx descriptor ring to transact packets on |
Alexander Duyck | 9a06412 | 2017-03-14 10:15:23 -0700 | [diff] [blame] | 1877 | * @rx_buffer: rx buffer to pull data from |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 1878 | * @xdp: xdp_buff pointing to the data |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1879 | * |
Alexander Duyck | fa2343e | 2017-03-14 10:15:25 -0700 | [diff] [blame] | 1880 | * This function allocates an skb. It then populates it with the page |
| 1881 | * data from the current receive descriptor, taking care to set up the |
| 1882 | * skb correctly. |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1883 | */ |
Alexander Duyck | fa2343e | 2017-03-14 10:15:25 -0700 | [diff] [blame] | 1884 | static struct sk_buff *i40e_construct_skb(struct i40e_ring *rx_ring, |
| 1885 | struct i40e_rx_buffer *rx_buffer, |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 1886 | struct xdp_buff *xdp) |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1887 | { |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 1888 | unsigned int size = xdp->data_end - xdp->data; |
Alexander Duyck | fa2343e | 2017-03-14 10:15:25 -0700 | [diff] [blame] | 1889 | #if (PAGE_SIZE < 8192) |
Alexander Duyck | 98efd69 | 2017-04-05 07:51:01 -0400 | [diff] [blame] | 1890 | unsigned int truesize = i40e_rx_pg_size(rx_ring) / 2; |
Alexander Duyck | fa2343e | 2017-03-14 10:15:25 -0700 | [diff] [blame] | 1891 | #else |
| 1892 | unsigned int truesize = SKB_DATA_ALIGN(size); |
| 1893 | #endif |
| 1894 | unsigned int headlen; |
| 1895 | struct sk_buff *skb; |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1896 | |
Alexander Duyck | fa2343e | 2017-03-14 10:15:25 -0700 | [diff] [blame] | 1897 | /* prefetch first cache line of first page */ |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 1898 | prefetch(xdp->data); |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1899 | #if L1_CACHE_BYTES < 128 |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 1900 | prefetch(xdp->data + L1_CACHE_BYTES); |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1901 | #endif |
| 1902 | |
Alexander Duyck | fa2343e | 2017-03-14 10:15:25 -0700 | [diff] [blame] | 1903 | /* allocate a skb to store the frags */ |
| 1904 | skb = __napi_alloc_skb(&rx_ring->q_vector->napi, |
| 1905 | I40E_RX_HDR_SIZE, |
| 1906 | GFP_ATOMIC | __GFP_NOWARN); |
| 1907 | if (unlikely(!skb)) |
| 1908 | return NULL; |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1909 | |
Alexander Duyck | fa2343e | 2017-03-14 10:15:25 -0700 | [diff] [blame] | 1910 | /* Determine available headroom for copy */ |
| 1911 | headlen = size; |
| 1912 | if (headlen > I40E_RX_HDR_SIZE) |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 1913 | headlen = eth_get_headlen(xdp->data, I40E_RX_HDR_SIZE); |
Alexander Duyck | fa2343e | 2017-03-14 10:15:25 -0700 | [diff] [blame] | 1914 | |
| 1915 | /* align pull length to size of long to optimize memcpy performance */ |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 1916 | memcpy(__skb_put(skb, headlen), xdp->data, |
| 1917 | ALIGN(headlen, sizeof(long))); |
Alexander Duyck | fa2343e | 2017-03-14 10:15:25 -0700 | [diff] [blame] | 1918 | |
| 1919 | /* update all of the pointers */ |
| 1920 | size -= headlen; |
| 1921 | if (size) { |
| 1922 | skb_add_rx_frag(skb, 0, rx_buffer->page, |
| 1923 | rx_buffer->page_offset + headlen, |
| 1924 | size, truesize); |
| 1925 | |
| 1926 | /* buffer is used by skb, update page_offset */ |
| 1927 | #if (PAGE_SIZE < 8192) |
| 1928 | rx_buffer->page_offset ^= truesize; |
| 1929 | #else |
| 1930 | rx_buffer->page_offset += truesize; |
| 1931 | #endif |
| 1932 | } else { |
| 1933 | /* buffer is unused, reset bias back to rx_buffer */ |
| 1934 | rx_buffer->pagecnt_bias++; |
| 1935 | } |
Alexander Duyck | a0cfc31 | 2017-03-14 10:15:24 -0700 | [diff] [blame] | 1936 | |
| 1937 | return skb; |
| 1938 | } |
| 1939 | |
| 1940 | /** |
Alexander Duyck | f8b45b7 | 2017-04-05 07:51:03 -0400 | [diff] [blame] | 1941 | * i40e_build_skb - Build skb around an existing buffer |
| 1942 | * @rx_ring: Rx descriptor ring to transact packets on |
| 1943 | * @rx_buffer: Rx buffer to pull data from |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 1944 | * @xdp: xdp_buff pointing to the data |
Alexander Duyck | f8b45b7 | 2017-04-05 07:51:03 -0400 | [diff] [blame] | 1945 | * |
| 1946 | * This function builds an skb around an existing Rx buffer, taking care |
| 1947 | * to set up the skb correctly and avoid any memcpy overhead. |
| 1948 | */ |
| 1949 | static struct sk_buff *i40e_build_skb(struct i40e_ring *rx_ring, |
| 1950 | struct i40e_rx_buffer *rx_buffer, |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 1951 | struct xdp_buff *xdp) |
Alexander Duyck | f8b45b7 | 2017-04-05 07:51:03 -0400 | [diff] [blame] | 1952 | { |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 1953 | unsigned int size = xdp->data_end - xdp->data; |
Alexander Duyck | f8b45b7 | 2017-04-05 07:51:03 -0400 | [diff] [blame] | 1954 | #if (PAGE_SIZE < 8192) |
| 1955 | unsigned int truesize = i40e_rx_pg_size(rx_ring) / 2; |
| 1956 | #else |
Björn Töpel | 2aae918 | 2017-05-15 06:52:00 +0200 | [diff] [blame] | 1957 | unsigned int truesize = SKB_DATA_ALIGN(sizeof(struct skb_shared_info)) + |
| 1958 | SKB_DATA_ALIGN(I40E_SKB_PAD + size); |
Alexander Duyck | f8b45b7 | 2017-04-05 07:51:03 -0400 | [diff] [blame] | 1959 | #endif |
| 1960 | struct sk_buff *skb; |
| 1961 | |
| 1962 | /* prefetch first cache line of first page */ |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 1963 | prefetch(xdp->data); |
Alexander Duyck | f8b45b7 | 2017-04-05 07:51:03 -0400 | [diff] [blame] | 1964 | #if L1_CACHE_BYTES < 128 |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 1965 | prefetch(xdp->data + L1_CACHE_BYTES); |
Alexander Duyck | f8b45b7 | 2017-04-05 07:51:03 -0400 | [diff] [blame] | 1966 | #endif |
| 1967 | /* build an skb around the page buffer */ |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 1968 | skb = build_skb(xdp->data_hard_start, truesize); |
Alexander Duyck | f8b45b7 | 2017-04-05 07:51:03 -0400 | [diff] [blame] | 1969 | if (unlikely(!skb)) |
| 1970 | return NULL; |
| 1971 | |
| 1972 | /* update pointers within the skb to store the data */ |
| 1973 | skb_reserve(skb, I40E_SKB_PAD); |
| 1974 | __skb_put(skb, size); |
| 1975 | |
| 1976 | /* buffer is used by skb, update page_offset */ |
| 1977 | #if (PAGE_SIZE < 8192) |
| 1978 | rx_buffer->page_offset ^= truesize; |
| 1979 | #else |
| 1980 | rx_buffer->page_offset += truesize; |
| 1981 | #endif |
| 1982 | |
| 1983 | return skb; |
| 1984 | } |
| 1985 | |
| 1986 | /** |
Alexander Duyck | a0cfc31 | 2017-03-14 10:15:24 -0700 | [diff] [blame] | 1987 | * i40e_put_rx_buffer - Clean up used buffer and either recycle or free |
| 1988 | * @rx_ring: rx descriptor ring to transact packets on |
| 1989 | * @rx_buffer: rx buffer to pull data from |
| 1990 | * |
| 1991 | * This function will clean up the contents of the rx_buffer. It will |
Alan Brady | 11a350c | 2017-12-29 08:48:33 -0500 | [diff] [blame] | 1992 | * either recycle the buffer or unmap it and free the associated resources. |
Alexander Duyck | a0cfc31 | 2017-03-14 10:15:24 -0700 | [diff] [blame] | 1993 | */ |
| 1994 | static void i40e_put_rx_buffer(struct i40e_ring *rx_ring, |
| 1995 | struct i40e_rx_buffer *rx_buffer) |
| 1996 | { |
| 1997 | if (i40e_can_reuse_rx_page(rx_buffer)) { |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 1998 | /* hand second half of page back to the ring */ |
| 1999 | i40e_reuse_rx_page(rx_ring, rx_buffer); |
| 2000 | rx_ring->rx_stats.page_reuse_count++; |
| 2001 | } else { |
| 2002 | /* we are not reusing the buffer so unmap it */ |
Alexander Duyck | 98efd69 | 2017-04-05 07:51:01 -0400 | [diff] [blame] | 2003 | dma_unmap_page_attrs(rx_ring->dev, rx_buffer->dma, |
| 2004 | i40e_rx_pg_size(rx_ring), |
Alexander Duyck | 59605bc | 2017-01-30 12:29:35 -0800 | [diff] [blame] | 2005 | DMA_FROM_DEVICE, I40E_RX_DMA_ATTR); |
Alexander Duyck | 1793668 | 2017-02-21 15:55:39 -0800 | [diff] [blame] | 2006 | __page_frag_cache_drain(rx_buffer->page, |
| 2007 | rx_buffer->pagecnt_bias); |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2008 | } |
| 2009 | |
| 2010 | /* clear contents of buffer_info */ |
| 2011 | rx_buffer->page = NULL; |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2012 | } |
| 2013 | |
| 2014 | /** |
| 2015 | * i40e_is_non_eop - process handling of non-EOP buffers |
| 2016 | * @rx_ring: Rx ring being processed |
| 2017 | * @rx_desc: Rx descriptor for current buffer |
| 2018 | * @skb: Current socket buffer containing buffer in progress |
| 2019 | * |
| 2020 | * This function updates next to clean. If the buffer is an EOP buffer |
| 2021 | * this function exits returning false, otherwise it will place the |
| 2022 | * sk_buff in the next buffer to be chained and return true indicating |
| 2023 | * that this is in fact a non-EOP buffer. |
| 2024 | **/ |
| 2025 | static bool i40e_is_non_eop(struct i40e_ring *rx_ring, |
| 2026 | union i40e_rx_desc *rx_desc, |
| 2027 | struct sk_buff *skb) |
| 2028 | { |
| 2029 | u32 ntc = rx_ring->next_to_clean + 1; |
| 2030 | |
| 2031 | /* fetch, update, and store next to clean */ |
| 2032 | ntc = (ntc < rx_ring->count) ? ntc : 0; |
| 2033 | rx_ring->next_to_clean = ntc; |
| 2034 | |
| 2035 | prefetch(I40E_RX_DESC(rx_ring, ntc)); |
| 2036 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2037 | /* if we are the last buffer then there is nothing else to do */ |
| 2038 | #define I40E_RXD_EOF BIT(I40E_RX_DESC_STATUS_EOF_SHIFT) |
| 2039 | if (likely(i40e_test_staterr(rx_desc, I40E_RXD_EOF))) |
| 2040 | return false; |
| 2041 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2042 | rx_ring->rx_stats.non_eop_descs++; |
| 2043 | |
| 2044 | return true; |
| 2045 | } |
| 2046 | |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 2047 | #define I40E_XDP_PASS 0 |
| 2048 | #define I40E_XDP_CONSUMED 1 |
Björn Töpel | 74608d1 | 2017-05-24 07:55:35 +0200 | [diff] [blame] | 2049 | #define I40E_XDP_TX 2 |
| 2050 | |
| 2051 | static int i40e_xmit_xdp_ring(struct xdp_buff *xdp, |
| 2052 | struct i40e_ring *xdp_ring); |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 2053 | |
| 2054 | /** |
| 2055 | * i40e_run_xdp - run an XDP program |
| 2056 | * @rx_ring: Rx ring being processed |
| 2057 | * @xdp: XDP buffer containing the frame |
| 2058 | **/ |
| 2059 | static struct sk_buff *i40e_run_xdp(struct i40e_ring *rx_ring, |
| 2060 | struct xdp_buff *xdp) |
| 2061 | { |
| 2062 | int result = I40E_XDP_PASS; |
Björn Töpel | 74608d1 | 2017-05-24 07:55:35 +0200 | [diff] [blame] | 2063 | struct i40e_ring *xdp_ring; |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 2064 | struct bpf_prog *xdp_prog; |
| 2065 | u32 act; |
| 2066 | |
| 2067 | rcu_read_lock(); |
| 2068 | xdp_prog = READ_ONCE(rx_ring->xdp_prog); |
| 2069 | |
| 2070 | if (!xdp_prog) |
| 2071 | goto xdp_out; |
| 2072 | |
| 2073 | act = bpf_prog_run_xdp(xdp_prog, xdp); |
| 2074 | switch (act) { |
| 2075 | case XDP_PASS: |
| 2076 | break; |
Björn Töpel | 74608d1 | 2017-05-24 07:55:35 +0200 | [diff] [blame] | 2077 | case XDP_TX: |
| 2078 | xdp_ring = rx_ring->vsi->xdp_rings[rx_ring->queue_index]; |
| 2079 | result = i40e_xmit_xdp_ring(xdp, xdp_ring); |
| 2080 | break; |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 2081 | default: |
| 2082 | bpf_warn_invalid_xdp_action(act); |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 2083 | case XDP_ABORTED: |
| 2084 | trace_xdp_exception(rx_ring->netdev, xdp_prog, act); |
| 2085 | /* fallthrough -- handle aborts by dropping packet */ |
| 2086 | case XDP_DROP: |
| 2087 | result = I40E_XDP_CONSUMED; |
| 2088 | break; |
| 2089 | } |
| 2090 | xdp_out: |
| 2091 | rcu_read_unlock(); |
| 2092 | return ERR_PTR(-result); |
| 2093 | } |
| 2094 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2095 | /** |
Björn Töpel | 74608d1 | 2017-05-24 07:55:35 +0200 | [diff] [blame] | 2096 | * i40e_rx_buffer_flip - adjusted rx_buffer to point to an unused region |
| 2097 | * @rx_ring: Rx ring |
| 2098 | * @rx_buffer: Rx buffer to adjust |
| 2099 | * @size: Size of adjustment |
| 2100 | **/ |
| 2101 | static void i40e_rx_buffer_flip(struct i40e_ring *rx_ring, |
| 2102 | struct i40e_rx_buffer *rx_buffer, |
| 2103 | unsigned int size) |
| 2104 | { |
| 2105 | #if (PAGE_SIZE < 8192) |
| 2106 | unsigned int truesize = i40e_rx_pg_size(rx_ring) / 2; |
| 2107 | |
| 2108 | rx_buffer->page_offset ^= truesize; |
| 2109 | #else |
| 2110 | unsigned int truesize = SKB_DATA_ALIGN(i40e_rx_offset(rx_ring) + size); |
| 2111 | |
| 2112 | rx_buffer->page_offset += truesize; |
| 2113 | #endif |
| 2114 | } |
| 2115 | |
| 2116 | /** |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2117 | * i40e_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf |
| 2118 | * @rx_ring: rx descriptor ring to transact packets on |
| 2119 | * @budget: Total limit on number of packets to process |
| 2120 | * |
| 2121 | * This function provides a "bounce buffer" approach to Rx interrupt |
| 2122 | * processing. The advantage to this is that on systems that have |
| 2123 | * expensive overhead for IOMMU access this provides a means of avoiding |
| 2124 | * it by maintaining the mapping of the page to the system. |
| 2125 | * |
| 2126 | * Returns amount of work completed |
| 2127 | **/ |
| 2128 | static int i40e_clean_rx_irq(struct i40e_ring *rx_ring, int budget) |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2129 | { |
| 2130 | unsigned int total_rx_bytes = 0, total_rx_packets = 0; |
Scott Peterson | e72e565 | 2017-02-09 23:40:25 -0800 | [diff] [blame] | 2131 | struct sk_buff *skb = rx_ring->skb; |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2132 | u16 cleaned_count = I40E_DESC_UNUSED(rx_ring); |
Björn Töpel | 74608d1 | 2017-05-24 07:55:35 +0200 | [diff] [blame] | 2133 | bool failure = false, xdp_xmit = false; |
Jesper Dangaard Brouer | 8712882 | 2018-01-03 11:25:23 +0100 | [diff] [blame] | 2134 | struct xdp_buff xdp; |
| 2135 | |
| 2136 | xdp.rxq = &rx_ring->xdp_rxq; |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2137 | |
Jesse Brandeburg | b85c94b | 2017-06-20 15:16:59 -0700 | [diff] [blame] | 2138 | while (likely(total_rx_packets < (unsigned int)budget)) { |
Alexander Duyck | 9a06412 | 2017-03-14 10:15:23 -0700 | [diff] [blame] | 2139 | struct i40e_rx_buffer *rx_buffer; |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2140 | union i40e_rx_desc *rx_desc; |
Alexander Duyck | d57c0e0 | 2017-03-14 10:15:22 -0700 | [diff] [blame] | 2141 | unsigned int size; |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2142 | u16 vlan_tag; |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2143 | u8 rx_ptype; |
| 2144 | u64 qword; |
| 2145 | |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2146 | /* return some buffers to hardware, one at a time is too slow */ |
| 2147 | if (cleaned_count >= I40E_RX_BUFFER_WRITE) { |
Jesse Brandeburg | c2e245a | 2016-01-13 16:51:46 -0800 | [diff] [blame] | 2148 | failure = failure || |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2149 | i40e_alloc_rx_buffers(rx_ring, cleaned_count); |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2150 | cleaned_count = 0; |
| 2151 | } |
| 2152 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2153 | rx_desc = I40E_RX_DESC(rx_ring, rx_ring->next_to_clean); |
| 2154 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2155 | /* status_error_len will always be zero for unused descriptors |
| 2156 | * because it's cleared in cleanup, and overlaps with hdr_addr |
| 2157 | * which is always zero because packet split isn't used, if the |
Alexander Duyck | d57c0e0 | 2017-03-14 10:15:22 -0700 | [diff] [blame] | 2158 | * hardware wrote DD then the length will be non-zero |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2159 | */ |
Alexander Duyck | d57c0e0 | 2017-03-14 10:15:22 -0700 | [diff] [blame] | 2160 | qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len); |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2161 | |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2162 | /* This memory barrier is needed to keep us from reading |
Alexander Duyck | d57c0e0 | 2017-03-14 10:15:22 -0700 | [diff] [blame] | 2163 | * any other fields out of the rx_desc until we have |
| 2164 | * verified the descriptor has been written back. |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2165 | */ |
Alexander Duyck | 6731716 | 2015-04-08 18:49:43 -0700 | [diff] [blame] | 2166 | dma_rmb(); |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2167 | |
Alexander Duyck | 0e626ff | 2017-04-10 05:18:43 -0400 | [diff] [blame] | 2168 | if (unlikely(i40e_rx_is_programming_status(qword))) { |
| 2169 | i40e_clean_programming_status(rx_ring, rx_desc, qword); |
Alexander Duyck | 62b4c66 | 2017-10-21 18:12:29 -0700 | [diff] [blame] | 2170 | cleaned_count++; |
Alexander Duyck | 0e626ff | 2017-04-10 05:18:43 -0400 | [diff] [blame] | 2171 | continue; |
| 2172 | } |
| 2173 | size = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >> |
| 2174 | I40E_RXD_QW1_LENGTH_PBUF_SHIFT; |
| 2175 | if (!size) |
| 2176 | break; |
| 2177 | |
Scott Peterson | ed0980c | 2017-04-13 04:45:44 -0400 | [diff] [blame] | 2178 | i40e_trace(clean_rx_irq, rx_ring, rx_desc, skb); |
Alexander Duyck | 9a06412 | 2017-03-14 10:15:23 -0700 | [diff] [blame] | 2179 | rx_buffer = i40e_get_rx_buffer(rx_ring, size); |
| 2180 | |
Alexander Duyck | fa2343e | 2017-03-14 10:15:25 -0700 | [diff] [blame] | 2181 | /* retrieve a buffer from the ring */ |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 2182 | if (!skb) { |
| 2183 | xdp.data = page_address(rx_buffer->page) + |
| 2184 | rx_buffer->page_offset; |
Daniel Borkmann | de8f3a8 | 2017-09-25 02:25:51 +0200 | [diff] [blame] | 2185 | xdp_set_data_meta_invalid(&xdp); |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 2186 | xdp.data_hard_start = xdp.data - |
| 2187 | i40e_rx_offset(rx_ring); |
| 2188 | xdp.data_end = xdp.data + size; |
| 2189 | |
| 2190 | skb = i40e_run_xdp(rx_ring, &xdp); |
| 2191 | } |
| 2192 | |
| 2193 | if (IS_ERR(skb)) { |
Björn Töpel | 74608d1 | 2017-05-24 07:55:35 +0200 | [diff] [blame] | 2194 | if (PTR_ERR(skb) == -I40E_XDP_TX) { |
| 2195 | xdp_xmit = true; |
| 2196 | i40e_rx_buffer_flip(rx_ring, rx_buffer, size); |
| 2197 | } else { |
| 2198 | rx_buffer->pagecnt_bias++; |
| 2199 | } |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 2200 | total_rx_bytes += size; |
| 2201 | total_rx_packets++; |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 2202 | } else if (skb) { |
Alexander Duyck | fa2343e | 2017-03-14 10:15:25 -0700 | [diff] [blame] | 2203 | i40e_add_rx_frag(rx_ring, rx_buffer, skb, size); |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 2204 | } else if (ring_uses_build_skb(rx_ring)) { |
| 2205 | skb = i40e_build_skb(rx_ring, rx_buffer, &xdp); |
| 2206 | } else { |
| 2207 | skb = i40e_construct_skb(rx_ring, rx_buffer, &xdp); |
| 2208 | } |
Alexander Duyck | fa2343e | 2017-03-14 10:15:25 -0700 | [diff] [blame] | 2209 | |
| 2210 | /* exit if we failed to retrieve a buffer */ |
| 2211 | if (!skb) { |
| 2212 | rx_ring->rx_stats.alloc_buff_failed++; |
| 2213 | rx_buffer->pagecnt_bias++; |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2214 | break; |
Alexander Duyck | fa2343e | 2017-03-14 10:15:25 -0700 | [diff] [blame] | 2215 | } |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2216 | |
Alexander Duyck | a0cfc31 | 2017-03-14 10:15:24 -0700 | [diff] [blame] | 2217 | i40e_put_rx_buffer(rx_ring, rx_buffer); |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2218 | cleaned_count++; |
| 2219 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2220 | if (i40e_is_non_eop(rx_ring, rx_desc, skb)) |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2221 | continue; |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2222 | |
Björn Töpel | 0c8493d | 2017-05-24 07:55:34 +0200 | [diff] [blame] | 2223 | if (i40e_cleanup_headers(rx_ring, skb, rx_desc)) { |
Scott Peterson | e72e565 | 2017-02-09 23:40:25 -0800 | [diff] [blame] | 2224 | skb = NULL; |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2225 | continue; |
Scott Peterson | e72e565 | 2017-02-09 23:40:25 -0800 | [diff] [blame] | 2226 | } |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2227 | |
| 2228 | /* probably a little skewed due to removing CRC */ |
| 2229 | total_rx_bytes += skb->len; |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2230 | |
Alexander Duyck | 99dad8b | 2016-09-27 11:28:50 -0700 | [diff] [blame] | 2231 | qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len); |
| 2232 | rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >> |
| 2233 | I40E_RXD_QW1_PTYPE_SHIFT; |
| 2234 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2235 | /* populate checksum, VLAN, and protocol */ |
| 2236 | i40e_process_skb_fields(rx_ring, rx_desc, skb, rx_ptype); |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2237 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2238 | vlan_tag = (qword & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)) ? |
| 2239 | le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1) : 0; |
| 2240 | |
Scott Peterson | ed0980c | 2017-04-13 04:45:44 -0400 | [diff] [blame] | 2241 | i40e_trace(clean_rx_irq_rx, rx_ring, rx_desc, skb); |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2242 | i40e_receive_skb(rx_ring, skb, vlan_tag); |
Scott Peterson | e72e565 | 2017-02-09 23:40:25 -0800 | [diff] [blame] | 2243 | skb = NULL; |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2244 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2245 | /* update budget accounting */ |
| 2246 | total_rx_packets++; |
| 2247 | } |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2248 | |
Björn Töpel | 74608d1 | 2017-05-24 07:55:35 +0200 | [diff] [blame] | 2249 | if (xdp_xmit) { |
| 2250 | struct i40e_ring *xdp_ring; |
| 2251 | |
| 2252 | xdp_ring = rx_ring->vsi->xdp_rings[rx_ring->queue_index]; |
| 2253 | |
| 2254 | /* Force memory writes to complete before letting h/w |
| 2255 | * know there are new descriptors to fetch. |
| 2256 | */ |
| 2257 | wmb(); |
| 2258 | |
| 2259 | writel(xdp_ring->next_to_use, xdp_ring->tail); |
| 2260 | } |
| 2261 | |
Scott Peterson | e72e565 | 2017-02-09 23:40:25 -0800 | [diff] [blame] | 2262 | rx_ring->skb = skb; |
| 2263 | |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2264 | u64_stats_update_begin(&rx_ring->syncp); |
| 2265 | rx_ring->stats.packets += total_rx_packets; |
| 2266 | rx_ring->stats.bytes += total_rx_bytes; |
| 2267 | u64_stats_update_end(&rx_ring->syncp); |
| 2268 | rx_ring->q_vector->rx.total_packets += total_rx_packets; |
| 2269 | rx_ring->q_vector->rx.total_bytes += total_rx_bytes; |
| 2270 | |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2271 | /* guarantee a trip back through this routine if there was a failure */ |
Jesse Brandeburg | b85c94b | 2017-06-20 15:16:59 -0700 | [diff] [blame] | 2272 | return failure ? budget : (int)total_rx_packets; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2273 | } |
| 2274 | |
Alexander Duyck | 92418fb | 2017-12-29 08:51:08 -0500 | [diff] [blame] | 2275 | static inline u32 i40e_buildreg_itr(const int type, u16 itr) |
Jesse Brandeburg | 8f5e39c | 2015-09-28 14:16:51 -0400 | [diff] [blame] | 2276 | { |
| 2277 | u32 val; |
| 2278 | |
Alexander Duyck | 4ff1792 | 2017-12-29 08:50:55 -0500 | [diff] [blame] | 2279 | /* We don't bother with setting the CLEARPBA bit as the data sheet |
| 2280 | * points out doing so is "meaningless since it was already |
| 2281 | * auto-cleared". The auto-clearing happens when the interrupt is |
| 2282 | * asserted. |
| 2283 | * |
| 2284 | * Hardware errata 28 for also indicates that writing to a |
| 2285 | * xxINT_DYN_CTLx CSR with INTENA_MSK (bit 31) set to 0 will clear |
| 2286 | * an event in the PBA anyway so we need to rely on the automask |
| 2287 | * to hold pending events for us until the interrupt is re-enabled |
Alexander Duyck | 92418fb | 2017-12-29 08:51:08 -0500 | [diff] [blame] | 2288 | * |
| 2289 | * The itr value is reported in microseconds, and the register |
| 2290 | * value is recorded in 2 microsecond units. For this reason we |
| 2291 | * only need to shift by the interval shift - 1 instead of the |
| 2292 | * full value. |
Alexander Duyck | 4ff1792 | 2017-12-29 08:50:55 -0500 | [diff] [blame] | 2293 | */ |
Alexander Duyck | 92418fb | 2017-12-29 08:51:08 -0500 | [diff] [blame] | 2294 | itr &= I40E_ITR_MASK; |
| 2295 | |
Jesse Brandeburg | 8f5e39c | 2015-09-28 14:16:51 -0400 | [diff] [blame] | 2296 | val = I40E_PFINT_DYN_CTLN_INTENA_MASK | |
Jesse Brandeburg | 8f5e39c | 2015-09-28 14:16:51 -0400 | [diff] [blame] | 2297 | (type << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT) | |
Alexander Duyck | 92418fb | 2017-12-29 08:51:08 -0500 | [diff] [blame] | 2298 | (itr << (I40E_PFINT_DYN_CTLN_INTERVAL_SHIFT - 1)); |
Jesse Brandeburg | 8f5e39c | 2015-09-28 14:16:51 -0400 | [diff] [blame] | 2299 | |
| 2300 | return val; |
| 2301 | } |
| 2302 | |
| 2303 | /* a small macro to shorten up some long lines */ |
| 2304 | #define INTREG I40E_PFINT_DYN_CTLN |
| 2305 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2306 | /** |
Carolyn Wyborny | de32e3e | 2015-06-10 13:42:07 -0400 | [diff] [blame] | 2307 | * i40e_update_enable_itr - Update itr and re-enable MSIX interrupt |
| 2308 | * @vsi: the VSI we care about |
| 2309 | * @q_vector: q_vector for which itr is being updated and interrupt enabled |
| 2310 | * |
| 2311 | **/ |
| 2312 | static inline void i40e_update_enable_itr(struct i40e_vsi *vsi, |
| 2313 | struct i40e_q_vector *q_vector) |
| 2314 | { |
| 2315 | struct i40e_hw *hw = &vsi->back->hw; |
Jesse Brandeburg | 8f5e39c | 2015-09-28 14:16:51 -0400 | [diff] [blame] | 2316 | bool rx = false, tx = false; |
Alexander Duyck | 556fdfd | 2017-12-29 08:51:25 -0500 | [diff] [blame^] | 2317 | u32 intval; |
Carolyn Wyborny | de32e3e | 2015-06-10 13:42:07 -0400 | [diff] [blame] | 2318 | |
Jacob Keller | 9254c0e | 2017-07-14 09:10:09 -0400 | [diff] [blame] | 2319 | /* If we don't have MSIX, then we only need to re-enable icr0 */ |
| 2320 | if (!(vsi->back->flags & I40E_FLAG_MSIX_ENABLED)) { |
Jacob Keller | dbadbbe | 2017-09-07 08:05:49 -0400 | [diff] [blame] | 2321 | i40e_irq_dynamic_enable_icr0(vsi->back); |
Jacob Keller | 9254c0e | 2017-07-14 09:10:09 -0400 | [diff] [blame] | 2322 | return; |
| 2323 | } |
| 2324 | |
Alexander Duyck | 71dc371 | 2017-12-29 08:49:53 -0500 | [diff] [blame] | 2325 | /* avoid dynamic calculation if in countdown mode */ |
| 2326 | if (q_vector->itr_countdown > 0) |
Jesse Brandeburg | ee2319c | 2015-09-28 14:16:54 -0400 | [diff] [blame] | 2327 | goto enable_int; |
Jesse Brandeburg | ee2319c | 2015-09-28 14:16:54 -0400 | [diff] [blame] | 2328 | |
Alexander Duyck | 71dc371 | 2017-12-29 08:49:53 -0500 | [diff] [blame] | 2329 | /* these will return false if dynamic mode is disabled */ |
| 2330 | rx = i40e_set_new_dynamic_itr(&q_vector->rx); |
| 2331 | tx = i40e_set_new_dynamic_itr(&q_vector->tx); |
Jesse Brandeburg | 8f5e39c | 2015-09-28 14:16:51 -0400 | [diff] [blame] | 2332 | |
| 2333 | if (rx || tx) { |
| 2334 | /* get the higher of the two ITR adjustments and |
| 2335 | * use the same value for both ITR registers |
| 2336 | * when in adaptive mode (Rx and/or Tx) |
| 2337 | */ |
Alexander Duyck | 556fdfd | 2017-12-29 08:51:25 -0500 | [diff] [blame^] | 2338 | u16 itr = max(q_vector->tx.target_itr, |
| 2339 | q_vector->rx.target_itr); |
Jesse Brandeburg | 8f5e39c | 2015-09-28 14:16:51 -0400 | [diff] [blame] | 2340 | |
Alexander Duyck | 556fdfd | 2017-12-29 08:51:25 -0500 | [diff] [blame^] | 2341 | q_vector->tx.target_itr = itr; |
| 2342 | q_vector->rx.target_itr = itr; |
Jesse Brandeburg | 8f5e39c | 2015-09-28 14:16:51 -0400 | [diff] [blame] | 2343 | } |
| 2344 | |
Jesse Brandeburg | ee2319c | 2015-09-28 14:16:54 -0400 | [diff] [blame] | 2345 | enable_int: |
Alexander Duyck | 556fdfd | 2017-12-29 08:51:25 -0500 | [diff] [blame^] | 2346 | if (q_vector->rx.target_itr != q_vector->rx.current_itr) { |
| 2347 | intval = i40e_buildreg_itr(I40E_RX_ITR, |
| 2348 | q_vector->rx.target_itr); |
| 2349 | q_vector->rx.current_itr = q_vector->rx.target_itr; |
| 2350 | |
| 2351 | if (q_vector->tx.target_itr != q_vector->tx.current_itr) { |
| 2352 | /* set the INTENA_MSK_MASK so that this first write |
| 2353 | * won't actually enable the interrupt, instead just |
| 2354 | * updating the ITR (it's bit 31 PF and VF) |
| 2355 | * |
| 2356 | * don't check _DOWN because interrupt isn't being |
| 2357 | * enabled |
| 2358 | */ |
| 2359 | wr32(hw, INTREG(q_vector->reg_idx), |
| 2360 | intval | BIT(31)); |
| 2361 | /* now that Rx is done process Tx update */ |
| 2362 | goto update_tx; |
| 2363 | } |
| 2364 | } else if (q_vector->tx.target_itr != q_vector->tx.current_itr) { |
| 2365 | update_tx: |
| 2366 | intval = i40e_buildreg_itr(I40E_TX_ITR, |
| 2367 | q_vector->tx.target_itr); |
| 2368 | q_vector->tx.current_itr = q_vector->tx.target_itr; |
| 2369 | } else { |
| 2370 | intval = i40e_buildreg_itr(I40E_ITR_NONE, 0); |
| 2371 | } |
| 2372 | |
Jacob Keller | 0da36b9 | 2017-04-19 09:25:55 -0400 | [diff] [blame] | 2373 | if (!test_bit(__I40E_VSI_DOWN, vsi->state)) |
Alexander Duyck | 556fdfd | 2017-12-29 08:51:25 -0500 | [diff] [blame^] | 2374 | wr32(hw, INTREG(q_vector->reg_idx), intval); |
Jesse Brandeburg | ee2319c | 2015-09-28 14:16:54 -0400 | [diff] [blame] | 2375 | |
| 2376 | if (q_vector->itr_countdown) |
| 2377 | q_vector->itr_countdown--; |
| 2378 | else |
| 2379 | q_vector->itr_countdown = ITR_COUNTDOWN_START; |
Carolyn Wyborny | de32e3e | 2015-06-10 13:42:07 -0400 | [diff] [blame] | 2380 | } |
| 2381 | |
| 2382 | /** |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2383 | * i40e_napi_poll - NAPI polling Rx/Tx cleanup routine |
| 2384 | * @napi: napi struct with our devices info in it |
| 2385 | * @budget: amount of work driver is allowed to do this pass, in packets |
| 2386 | * |
| 2387 | * This function will clean all queues associated with a q_vector. |
| 2388 | * |
| 2389 | * Returns the amount of work done |
| 2390 | **/ |
| 2391 | int i40e_napi_poll(struct napi_struct *napi, int budget) |
| 2392 | { |
| 2393 | struct i40e_q_vector *q_vector = |
| 2394 | container_of(napi, struct i40e_q_vector, napi); |
| 2395 | struct i40e_vsi *vsi = q_vector->vsi; |
Alexander Duyck | cd0b6fa | 2013-09-28 06:00:53 +0000 | [diff] [blame] | 2396 | struct i40e_ring *ring; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2397 | bool clean_complete = true; |
Jesse Brandeburg | d91649f | 2015-01-07 02:55:01 +0000 | [diff] [blame] | 2398 | bool arm_wb = false; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2399 | int budget_per_ring; |
Jesse Brandeburg | 32b3e08 | 2015-09-24 16:35:47 -0700 | [diff] [blame] | 2400 | int work_done = 0; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2401 | |
Jacob Keller | 0da36b9 | 2017-04-19 09:25:55 -0400 | [diff] [blame] | 2402 | if (test_bit(__I40E_VSI_DOWN, vsi->state)) { |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2403 | napi_complete(napi); |
| 2404 | return 0; |
| 2405 | } |
| 2406 | |
Alexander Duyck | cd0b6fa | 2013-09-28 06:00:53 +0000 | [diff] [blame] | 2407 | /* Since the actual Tx work is minimal, we can give the Tx a larger |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2408 | * budget and be more aggressive about cleaning up the Tx descriptors. |
| 2409 | */ |
Jesse Brandeburg | d91649f | 2015-01-07 02:55:01 +0000 | [diff] [blame] | 2410 | i40e_for_each_ring(ring, q_vector->tx) { |
Alexander Duyck | a619afe | 2016-03-07 09:30:03 -0800 | [diff] [blame] | 2411 | if (!i40e_clean_tx_irq(vsi, ring, budget)) { |
Alexander Duyck | f2edaaa | 2016-03-07 09:29:57 -0800 | [diff] [blame] | 2412 | clean_complete = false; |
| 2413 | continue; |
| 2414 | } |
| 2415 | arm_wb |= ring->arm_wb; |
Jesse Brandeburg | 0deda86 | 2015-07-23 16:54:34 -0400 | [diff] [blame] | 2416 | ring->arm_wb = false; |
Jesse Brandeburg | d91649f | 2015-01-07 02:55:01 +0000 | [diff] [blame] | 2417 | } |
Alexander Duyck | cd0b6fa | 2013-09-28 06:00:53 +0000 | [diff] [blame] | 2418 | |
Alexander Duyck | c67cace | 2015-09-24 09:04:26 -0700 | [diff] [blame] | 2419 | /* Handle case where we are called by netpoll with a budget of 0 */ |
| 2420 | if (budget <= 0) |
| 2421 | goto tx_only; |
| 2422 | |
Alexander Duyck | cd0b6fa | 2013-09-28 06:00:53 +0000 | [diff] [blame] | 2423 | /* We attempt to distribute budget to each Rx queue fairly, but don't |
| 2424 | * allow the budget to go below 1 because that would exit polling early. |
| 2425 | */ |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2426 | budget_per_ring = max(budget/q_vector->num_ringpairs, 1); |
Alexander Duyck | cd0b6fa | 2013-09-28 06:00:53 +0000 | [diff] [blame] | 2427 | |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2428 | i40e_for_each_ring(ring, q_vector->rx) { |
Jesse Brandeburg | 1a557afc | 2016-04-20 19:43:37 -0700 | [diff] [blame] | 2429 | int cleaned = i40e_clean_rx_irq(ring, budget_per_ring); |
Jesse Brandeburg | 32b3e08 | 2015-09-24 16:35:47 -0700 | [diff] [blame] | 2430 | |
| 2431 | work_done += cleaned; |
Alexander Duyck | f2edaaa | 2016-03-07 09:29:57 -0800 | [diff] [blame] | 2432 | /* if we clean as many as budgeted, we must not be done */ |
| 2433 | if (cleaned >= budget_per_ring) |
| 2434 | clean_complete = false; |
Mitch Williams | a132af2 | 2015-01-24 09:58:35 +0000 | [diff] [blame] | 2435 | } |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2436 | |
| 2437 | /* If work not completed, return budget and polling will return */ |
Jesse Brandeburg | d91649f | 2015-01-07 02:55:01 +0000 | [diff] [blame] | 2438 | if (!clean_complete) { |
Alan Brady | 96db776 | 2016-09-14 16:24:38 -0700 | [diff] [blame] | 2439 | int cpu_id = smp_processor_id(); |
| 2440 | |
| 2441 | /* It is possible that the interrupt affinity has changed but, |
| 2442 | * if the cpu is pegged at 100%, polling will never exit while |
| 2443 | * traffic continues and the interrupt will be stuck on this |
| 2444 | * cpu. We check to make sure affinity is correct before we |
| 2445 | * continue to poll, otherwise we must stop polling so the |
| 2446 | * interrupt can move to the correct cpu. |
| 2447 | */ |
Jacob Keller | 6d97772 | 2017-07-14 09:10:11 -0400 | [diff] [blame] | 2448 | if (!cpumask_test_cpu(cpu_id, &q_vector->affinity_mask)) { |
| 2449 | /* Tell napi that we are done polling */ |
| 2450 | napi_complete_done(napi, work_done); |
| 2451 | |
| 2452 | /* Force an interrupt */ |
| 2453 | i40e_force_wb(vsi, q_vector); |
| 2454 | |
| 2455 | /* Return budget-1 so that polling stops */ |
| 2456 | return budget - 1; |
Anjali Singhai Jain | 164c9f5 | 2015-10-21 19:47:08 -0400 | [diff] [blame] | 2457 | } |
Jacob Keller | 6d97772 | 2017-07-14 09:10:11 -0400 | [diff] [blame] | 2458 | tx_only: |
| 2459 | if (arm_wb) { |
| 2460 | q_vector->tx.ring[0].tx_stats.tx_force_wb++; |
| 2461 | i40e_enable_wb_on_itr(vsi, q_vector); |
| 2462 | } |
| 2463 | return budget; |
Jesse Brandeburg | d91649f | 2015-01-07 02:55:01 +0000 | [diff] [blame] | 2464 | } |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2465 | |
Anjali Singhai Jain | 8e0764b | 2015-06-05 12:20:30 -0400 | [diff] [blame] | 2466 | if (vsi->back->flags & I40E_TXR_FLAGS_WB_ON_ITR) |
| 2467 | q_vector->arm_wb_state = false; |
| 2468 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2469 | /* Work is done so exit the polling mode and re-enable the interrupt */ |
Jesse Brandeburg | 32b3e08 | 2015-09-24 16:35:47 -0700 | [diff] [blame] | 2470 | napi_complete_done(napi, work_done); |
Alan Brady | 96db776 | 2016-09-14 16:24:38 -0700 | [diff] [blame] | 2471 | |
Jacob Keller | 6d97772 | 2017-07-14 09:10:11 -0400 | [diff] [blame] | 2472 | i40e_update_enable_itr(vsi, q_vector); |
Alan Brady | 96db776 | 2016-09-14 16:24:38 -0700 | [diff] [blame] | 2473 | |
Alexander Duyck | 6beb84a | 2016-11-08 13:05:16 -0800 | [diff] [blame] | 2474 | return min(work_done, budget - 1); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2475 | } |
| 2476 | |
| 2477 | /** |
| 2478 | * i40e_atr - Add a Flow Director ATR filter |
| 2479 | * @tx_ring: ring to add programming descriptor to |
| 2480 | * @skb: send buffer |
Anjali Singhai Jain | 89232c3 | 2015-04-16 20:06:00 -0400 | [diff] [blame] | 2481 | * @tx_flags: send tx flags |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2482 | **/ |
| 2483 | static void i40e_atr(struct i40e_ring *tx_ring, struct sk_buff *skb, |
Alexander Duyck | 6b037cd | 2016-01-24 21:17:36 -0800 | [diff] [blame] | 2484 | u32 tx_flags) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2485 | { |
| 2486 | struct i40e_filter_program_desc *fdir_desc; |
| 2487 | struct i40e_pf *pf = tx_ring->vsi->back; |
| 2488 | union { |
| 2489 | unsigned char *network; |
| 2490 | struct iphdr *ipv4; |
| 2491 | struct ipv6hdr *ipv6; |
| 2492 | } hdr; |
| 2493 | struct tcphdr *th; |
| 2494 | unsigned int hlen; |
| 2495 | u32 flex_ptype, dtype_cmd; |
Alexander Duyck | ffcc55c | 2016-01-25 19:32:54 -0800 | [diff] [blame] | 2496 | int l4_proto; |
Alexander Duyck | fc4ac67 | 2013-09-28 06:00:22 +0000 | [diff] [blame] | 2497 | u16 i; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2498 | |
| 2499 | /* make sure ATR is enabled */ |
Jesse Brandeburg | 60ea5f8 | 2014-01-17 15:36:34 -0800 | [diff] [blame] | 2500 | if (!(pf->flags & I40E_FLAG_FD_ATR_ENABLED)) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2501 | return; |
| 2502 | |
Jacob Keller | 47994c1 | 2017-04-19 09:25:57 -0400 | [diff] [blame] | 2503 | if (pf->flags & I40E_FLAG_FD_ATR_AUTO_DISABLED) |
Anjali Singhai Jain | 04294e3 | 2015-02-27 09:15:28 +0000 | [diff] [blame] | 2504 | return; |
| 2505 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2506 | /* if sampling is disabled do nothing */ |
| 2507 | if (!tx_ring->atr_sample_rate) |
| 2508 | return; |
| 2509 | |
Alexander Duyck | 6b037cd | 2016-01-24 21:17:36 -0800 | [diff] [blame] | 2510 | /* Currently only IPv4/IPv6 with TCP is supported */ |
Anjali Singhai Jain | 89232c3 | 2015-04-16 20:06:00 -0400 | [diff] [blame] | 2511 | if (!(tx_flags & (I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6))) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2512 | return; |
Anjali Singhai Jain | 89232c3 | 2015-04-16 20:06:00 -0400 | [diff] [blame] | 2513 | |
Alexander Duyck | ffcc55c | 2016-01-25 19:32:54 -0800 | [diff] [blame] | 2514 | /* snag network header to get L4 type and address */ |
| 2515 | hdr.network = (tx_flags & I40E_TX_FLAGS_UDP_TUNNEL) ? |
| 2516 | skb_inner_network_header(skb) : skb_network_header(skb); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2517 | |
Alexander Duyck | 6b037cd | 2016-01-24 21:17:36 -0800 | [diff] [blame] | 2518 | /* Note: tx_flags gets modified to reflect inner protocols in |
Anjali Singhai Jain | 89232c3 | 2015-04-16 20:06:00 -0400 | [diff] [blame] | 2519 | * tx_enable_csum function if encap is enabled. |
| 2520 | */ |
Alexander Duyck | ffcc55c | 2016-01-25 19:32:54 -0800 | [diff] [blame] | 2521 | if (tx_flags & I40E_TX_FLAGS_IPV4) { |
| 2522 | /* access ihl as u8 to avoid unaligned access on ia64 */ |
| 2523 | hlen = (hdr.network[0] & 0x0F) << 2; |
| 2524 | l4_proto = hdr.ipv4->protocol; |
| 2525 | } else { |
Jesse Brandeburg | 601a2e7 | 2017-06-20 15:16:58 -0700 | [diff] [blame] | 2526 | /* find the start of the innermost ipv6 header */ |
| 2527 | unsigned int inner_hlen = hdr.network - skb->data; |
| 2528 | unsigned int h_offset = inner_hlen; |
| 2529 | |
| 2530 | /* this function updates h_offset to the end of the header */ |
| 2531 | l4_proto = |
| 2532 | ipv6_find_hdr(skb, &h_offset, IPPROTO_TCP, NULL, NULL); |
| 2533 | /* hlen will contain our best estimate of the tcp header */ |
| 2534 | hlen = h_offset - inner_hlen; |
Alexander Duyck | ffcc55c | 2016-01-25 19:32:54 -0800 | [diff] [blame] | 2535 | } |
| 2536 | |
Alexander Duyck | 6b037cd | 2016-01-24 21:17:36 -0800 | [diff] [blame] | 2537 | if (l4_proto != IPPROTO_TCP) |
Anjali Singhai Jain | 89232c3 | 2015-04-16 20:06:00 -0400 | [diff] [blame] | 2538 | return; |
| 2539 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2540 | th = (struct tcphdr *)(hdr.network + hlen); |
| 2541 | |
Anjali Singhai Jain | 55a5e60 | 2014-02-12 06:33:25 +0000 | [diff] [blame] | 2542 | /* Due to lack of space, no more new filters can be programmed */ |
Jacob Keller | 47994c1 | 2017-04-19 09:25:57 -0400 | [diff] [blame] | 2543 | if (th->syn && (pf->flags & I40E_FLAG_FD_ATR_AUTO_DISABLED)) |
Anjali Singhai Jain | 55a5e60 | 2014-02-12 06:33:25 +0000 | [diff] [blame] | 2544 | return; |
Jacob Keller | 6964e53 | 2017-06-12 15:38:36 -0700 | [diff] [blame] | 2545 | if (pf->flags & I40E_FLAG_HW_ATR_EVICT_ENABLED) { |
Anjali Singhai Jain | 52eb95e | 2015-06-05 12:20:33 -0400 | [diff] [blame] | 2546 | /* HW ATR eviction will take care of removing filters on FIN |
| 2547 | * and RST packets. |
| 2548 | */ |
| 2549 | if (th->fin || th->rst) |
| 2550 | return; |
| 2551 | } |
Anjali Singhai Jain | 55a5e60 | 2014-02-12 06:33:25 +0000 | [diff] [blame] | 2552 | |
| 2553 | tx_ring->atr_count++; |
| 2554 | |
Anjali Singhai Jain | ce80678 | 2014-03-06 08:59:54 +0000 | [diff] [blame] | 2555 | /* sample on all syn/fin/rst packets or once every atr sample rate */ |
| 2556 | if (!th->fin && |
| 2557 | !th->syn && |
| 2558 | !th->rst && |
| 2559 | (tx_ring->atr_count < tx_ring->atr_sample_rate)) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2560 | return; |
| 2561 | |
| 2562 | tx_ring->atr_count = 0; |
| 2563 | |
| 2564 | /* grab the next descriptor */ |
Alexander Duyck | fc4ac67 | 2013-09-28 06:00:22 +0000 | [diff] [blame] | 2565 | i = tx_ring->next_to_use; |
| 2566 | fdir_desc = I40E_TX_FDIRDESC(tx_ring, i); |
| 2567 | |
| 2568 | i++; |
| 2569 | tx_ring->next_to_use = (i < tx_ring->count) ? i : 0; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2570 | |
| 2571 | flex_ptype = (tx_ring->queue_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) & |
| 2572 | I40E_TXD_FLTR_QW0_QINDEX_MASK; |
Alexander Duyck | 6b037cd | 2016-01-24 21:17:36 -0800 | [diff] [blame] | 2573 | flex_ptype |= (tx_flags & I40E_TX_FLAGS_IPV4) ? |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2574 | (I40E_FILTER_PCTYPE_NONF_IPV4_TCP << |
| 2575 | I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) : |
| 2576 | (I40E_FILTER_PCTYPE_NONF_IPV6_TCP << |
| 2577 | I40E_TXD_FLTR_QW0_PCTYPE_SHIFT); |
| 2578 | |
| 2579 | flex_ptype |= tx_ring->vsi->id << I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT; |
| 2580 | |
| 2581 | dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG; |
| 2582 | |
Anjali Singhai Jain | ce80678 | 2014-03-06 08:59:54 +0000 | [diff] [blame] | 2583 | dtype_cmd |= (th->fin || th->rst) ? |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2584 | (I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE << |
| 2585 | I40E_TXD_FLTR_QW1_PCMD_SHIFT) : |
| 2586 | (I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE << |
| 2587 | I40E_TXD_FLTR_QW1_PCMD_SHIFT); |
| 2588 | |
| 2589 | dtype_cmd |= I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX << |
| 2590 | I40E_TXD_FLTR_QW1_DEST_SHIFT; |
| 2591 | |
| 2592 | dtype_cmd |= I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID << |
| 2593 | I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT; |
| 2594 | |
Anjali Singhai Jain | 433c47d | 2014-05-22 06:32:17 +0000 | [diff] [blame] | 2595 | dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK; |
Singhai, Anjali | 6a89902 | 2015-12-14 12:21:18 -0800 | [diff] [blame] | 2596 | if (!(tx_flags & I40E_TX_FLAGS_UDP_TUNNEL)) |
Anjali Singhai Jain | 60ccd45 | 2015-04-16 20:06:01 -0400 | [diff] [blame] | 2597 | dtype_cmd |= |
| 2598 | ((u32)I40E_FD_ATR_STAT_IDX(pf->hw.pf_id) << |
| 2599 | I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) & |
| 2600 | I40E_TXD_FLTR_QW1_CNTINDEX_MASK; |
| 2601 | else |
| 2602 | dtype_cmd |= |
| 2603 | ((u32)I40E_FD_ATR_TUNNEL_STAT_IDX(pf->hw.pf_id) << |
| 2604 | I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) & |
| 2605 | I40E_TXD_FLTR_QW1_CNTINDEX_MASK; |
Anjali Singhai Jain | 433c47d | 2014-05-22 06:32:17 +0000 | [diff] [blame] | 2606 | |
Jacob Keller | 6964e53 | 2017-06-12 15:38:36 -0700 | [diff] [blame] | 2607 | if (pf->flags & I40E_FLAG_HW_ATR_EVICT_ENABLED) |
Anjali Singhai Jain | 52eb95e | 2015-06-05 12:20:33 -0400 | [diff] [blame] | 2608 | dtype_cmd |= I40E_TXD_FLTR_QW1_ATR_MASK; |
| 2609 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2610 | fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype); |
Jesse Brandeburg | 99753ea | 2014-06-04 04:22:49 +0000 | [diff] [blame] | 2611 | fdir_desc->rsvd = cpu_to_le32(0); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2612 | fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd); |
Jesse Brandeburg | 99753ea | 2014-06-04 04:22:49 +0000 | [diff] [blame] | 2613 | fdir_desc->fd_id = cpu_to_le32(0); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2614 | } |
| 2615 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2616 | /** |
| 2617 | * i40e_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW |
| 2618 | * @skb: send buffer |
| 2619 | * @tx_ring: ring to send buffer on |
| 2620 | * @flags: the tx flags to be set |
| 2621 | * |
| 2622 | * Checks the skb and set up correspondingly several generic transmit flags |
| 2623 | * related to VLAN tagging for the HW, such as VLAN, DCB, etc. |
| 2624 | * |
| 2625 | * Returns error code indicate the frame should be dropped upon error and the |
| 2626 | * otherwise returns 0 to indicate the flags has been set properly. |
| 2627 | **/ |
Jesse Brandeburg | 3e587cf | 2015-04-16 20:06:10 -0400 | [diff] [blame] | 2628 | static inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb, |
| 2629 | struct i40e_ring *tx_ring, |
| 2630 | u32 *flags) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2631 | { |
| 2632 | __be16 protocol = skb->protocol; |
| 2633 | u32 tx_flags = 0; |
| 2634 | |
Greg Rose | 31eaacc | 2015-03-31 00:45:03 -0700 | [diff] [blame] | 2635 | if (protocol == htons(ETH_P_8021Q) && |
| 2636 | !(tx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_TX)) { |
| 2637 | /* When HW VLAN acceleration is turned off by the user the |
| 2638 | * stack sets the protocol to 8021q so that the driver |
| 2639 | * can take any steps required to support the SW only |
| 2640 | * VLAN handling. In our case the driver doesn't need |
| 2641 | * to take any further steps so just set the protocol |
| 2642 | * to the encapsulated ethertype. |
| 2643 | */ |
| 2644 | skb->protocol = vlan_get_protocol(skb); |
| 2645 | goto out; |
| 2646 | } |
| 2647 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2648 | /* if we have a HW VLAN tag being added, default to the HW one */ |
Jiri Pirko | df8a39d | 2015-01-13 17:13:44 +0100 | [diff] [blame] | 2649 | if (skb_vlan_tag_present(skb)) { |
| 2650 | tx_flags |= skb_vlan_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2651 | tx_flags |= I40E_TX_FLAGS_HW_VLAN; |
| 2652 | /* else if it is a SW VLAN, check the next protocol and store the tag */ |
Jesse Brandeburg | 0e2fe46c | 2013-11-28 06:39:29 +0000 | [diff] [blame] | 2653 | } else if (protocol == htons(ETH_P_8021Q)) { |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2654 | struct vlan_hdr *vhdr, _vhdr; |
Jesse Brandeburg | 6995b36 | 2015-08-28 17:55:54 -0400 | [diff] [blame] | 2655 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2656 | vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr); |
| 2657 | if (!vhdr) |
| 2658 | return -EINVAL; |
| 2659 | |
| 2660 | protocol = vhdr->h_vlan_encapsulated_proto; |
| 2661 | tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT; |
| 2662 | tx_flags |= I40E_TX_FLAGS_SW_VLAN; |
| 2663 | } |
| 2664 | |
Neerav Parikh | d40d00b | 2015-02-24 06:58:40 +0000 | [diff] [blame] | 2665 | if (!(tx_ring->vsi->back->flags & I40E_FLAG_DCB_ENABLED)) |
| 2666 | goto out; |
| 2667 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2668 | /* Insert 802.1p priority into VLAN header */ |
Vasu Dev | 38e0043 | 2014-08-01 13:27:03 -0700 | [diff] [blame] | 2669 | if ((tx_flags & (I40E_TX_FLAGS_HW_VLAN | I40E_TX_FLAGS_SW_VLAN)) || |
| 2670 | (skb->priority != TC_PRIO_CONTROL)) { |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2671 | tx_flags &= ~I40E_TX_FLAGS_VLAN_PRIO_MASK; |
| 2672 | tx_flags |= (skb->priority & 0x7) << |
| 2673 | I40E_TX_FLAGS_VLAN_PRIO_SHIFT; |
| 2674 | if (tx_flags & I40E_TX_FLAGS_SW_VLAN) { |
| 2675 | struct vlan_ethhdr *vhdr; |
Francois Romieu | dd225bc | 2014-03-30 03:14:48 +0000 | [diff] [blame] | 2676 | int rc; |
| 2677 | |
| 2678 | rc = skb_cow_head(skb, 0); |
| 2679 | if (rc < 0) |
| 2680 | return rc; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2681 | vhdr = (struct vlan_ethhdr *)skb->data; |
| 2682 | vhdr->h_vlan_TCI = htons(tx_flags >> |
| 2683 | I40E_TX_FLAGS_VLAN_SHIFT); |
| 2684 | } else { |
| 2685 | tx_flags |= I40E_TX_FLAGS_HW_VLAN; |
| 2686 | } |
| 2687 | } |
Neerav Parikh | d40d00b | 2015-02-24 06:58:40 +0000 | [diff] [blame] | 2688 | |
| 2689 | out: |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2690 | *flags = tx_flags; |
| 2691 | return 0; |
| 2692 | } |
| 2693 | |
| 2694 | /** |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2695 | * i40e_tso - set up the tso context descriptor |
Alexander Duyck | 52ea3e8 | 2016-11-28 16:05:59 -0800 | [diff] [blame] | 2696 | * @first: pointer to first Tx buffer for xmit |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2697 | * @hdr_len: ptr to the size of the packet header |
Shannon Nelson | 9c883bd | 2015-10-21 19:47:02 -0400 | [diff] [blame] | 2698 | * @cd_type_cmd_tso_mss: Quad Word 1 |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2699 | * |
| 2700 | * Returns 0 if no TSO can happen, 1 if tso is going, or error |
| 2701 | **/ |
Alexander Duyck | 52ea3e8 | 2016-11-28 16:05:59 -0800 | [diff] [blame] | 2702 | static int i40e_tso(struct i40e_tx_buffer *first, u8 *hdr_len, |
| 2703 | u64 *cd_type_cmd_tso_mss) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2704 | { |
Alexander Duyck | 52ea3e8 | 2016-11-28 16:05:59 -0800 | [diff] [blame] | 2705 | struct sk_buff *skb = first->skb; |
Alexander Duyck | 03f9d6a | 2016-01-24 21:16:20 -0800 | [diff] [blame] | 2706 | u64 cd_cmd, cd_tso_len, cd_mss; |
Alexander Duyck | c777019 | 2016-01-24 21:16:35 -0800 | [diff] [blame] | 2707 | union { |
| 2708 | struct iphdr *v4; |
| 2709 | struct ipv6hdr *v6; |
| 2710 | unsigned char *hdr; |
| 2711 | } ip; |
Alexander Duyck | c49a7bc | 2016-01-24 21:16:28 -0800 | [diff] [blame] | 2712 | union { |
| 2713 | struct tcphdr *tcp; |
Alexander Duyck | 5453205 | 2016-01-24 21:17:29 -0800 | [diff] [blame] | 2714 | struct udphdr *udp; |
Alexander Duyck | c49a7bc | 2016-01-24 21:16:28 -0800 | [diff] [blame] | 2715 | unsigned char *hdr; |
| 2716 | } l4; |
| 2717 | u32 paylen, l4_offset; |
Alexander Duyck | 52ea3e8 | 2016-11-28 16:05:59 -0800 | [diff] [blame] | 2718 | u16 gso_segs, gso_size; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2719 | int err; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2720 | |
Shannon Nelson | e9f6563 | 2016-01-04 10:33:04 -0800 | [diff] [blame] | 2721 | if (skb->ip_summed != CHECKSUM_PARTIAL) |
| 2722 | return 0; |
| 2723 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2724 | if (!skb_is_gso(skb)) |
| 2725 | return 0; |
| 2726 | |
Francois Romieu | dd225bc | 2014-03-30 03:14:48 +0000 | [diff] [blame] | 2727 | err = skb_cow_head(skb, 0); |
| 2728 | if (err < 0) |
| 2729 | return err; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2730 | |
Alexander Duyck | c777019 | 2016-01-24 21:16:35 -0800 | [diff] [blame] | 2731 | ip.hdr = skb_network_header(skb); |
| 2732 | l4.hdr = skb_transport_header(skb); |
Anjali Singhai | df23075 | 2014-12-19 02:58:16 +0000 | [diff] [blame] | 2733 | |
Alexander Duyck | c777019 | 2016-01-24 21:16:35 -0800 | [diff] [blame] | 2734 | /* initialize outer IP header fields */ |
| 2735 | if (ip.v4->version == 4) { |
| 2736 | ip.v4->tot_len = 0; |
| 2737 | ip.v4->check = 0; |
Alexander Duyck | c49a7bc | 2016-01-24 21:16:28 -0800 | [diff] [blame] | 2738 | } else { |
Alexander Duyck | c777019 | 2016-01-24 21:16:35 -0800 | [diff] [blame] | 2739 | ip.v6->payload_len = 0; |
| 2740 | } |
| 2741 | |
Alexander Duyck | 577389a | 2016-04-02 00:06:56 -0700 | [diff] [blame] | 2742 | if (skb_shinfo(skb)->gso_type & (SKB_GSO_GRE | |
Alexander Duyck | 1c7b4a2 | 2016-04-14 17:19:25 -0400 | [diff] [blame] | 2743 | SKB_GSO_GRE_CSUM | |
Tom Herbert | 7e13318 | 2016-05-18 09:06:10 -0700 | [diff] [blame] | 2744 | SKB_GSO_IPXIP4 | |
Alexander Duyck | bf2d1df | 2016-05-18 10:44:53 -0700 | [diff] [blame] | 2745 | SKB_GSO_IPXIP6 | |
Alexander Duyck | 577389a | 2016-04-02 00:06:56 -0700 | [diff] [blame] | 2746 | SKB_GSO_UDP_TUNNEL | |
Alexander Duyck | 5453205 | 2016-01-24 21:17:29 -0800 | [diff] [blame] | 2747 | SKB_GSO_UDP_TUNNEL_CSUM)) { |
Alexander Duyck | 1c7b4a2 | 2016-04-14 17:19:25 -0400 | [diff] [blame] | 2748 | if (!(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) && |
| 2749 | (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM)) { |
| 2750 | l4.udp->len = 0; |
| 2751 | |
Alexander Duyck | 5453205 | 2016-01-24 21:17:29 -0800 | [diff] [blame] | 2752 | /* determine offset of outer transport header */ |
| 2753 | l4_offset = l4.hdr - skb->data; |
| 2754 | |
| 2755 | /* remove payload length from outer checksum */ |
Alexander Duyck | 24d41e5 | 2016-03-18 16:06:47 -0700 | [diff] [blame] | 2756 | paylen = skb->len - l4_offset; |
Jacob Keller | b9c015d | 2016-12-12 15:44:17 -0800 | [diff] [blame] | 2757 | csum_replace_by_diff(&l4.udp->check, |
| 2758 | (__force __wsum)htonl(paylen)); |
Alexander Duyck | 5453205 | 2016-01-24 21:17:29 -0800 | [diff] [blame] | 2759 | } |
| 2760 | |
Alexander Duyck | c777019 | 2016-01-24 21:16:35 -0800 | [diff] [blame] | 2761 | /* reset pointers to inner headers */ |
| 2762 | ip.hdr = skb_inner_network_header(skb); |
| 2763 | l4.hdr = skb_inner_transport_header(skb); |
| 2764 | |
| 2765 | /* initialize inner IP header fields */ |
| 2766 | if (ip.v4->version == 4) { |
| 2767 | ip.v4->tot_len = 0; |
| 2768 | ip.v4->check = 0; |
| 2769 | } else { |
| 2770 | ip.v6->payload_len = 0; |
| 2771 | } |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2772 | } |
| 2773 | |
Alexander Duyck | c49a7bc | 2016-01-24 21:16:28 -0800 | [diff] [blame] | 2774 | /* determine offset of inner transport header */ |
| 2775 | l4_offset = l4.hdr - skb->data; |
| 2776 | |
| 2777 | /* remove payload length from inner checksum */ |
Alexander Duyck | 24d41e5 | 2016-03-18 16:06:47 -0700 | [diff] [blame] | 2778 | paylen = skb->len - l4_offset; |
Jacob Keller | b9c015d | 2016-12-12 15:44:17 -0800 | [diff] [blame] | 2779 | csum_replace_by_diff(&l4.tcp->check, (__force __wsum)htonl(paylen)); |
Alexander Duyck | c49a7bc | 2016-01-24 21:16:28 -0800 | [diff] [blame] | 2780 | |
| 2781 | /* compute length of segmentation header */ |
| 2782 | *hdr_len = (l4.tcp->doff * 4) + l4_offset; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2783 | |
Alexander Duyck | 52ea3e8 | 2016-11-28 16:05:59 -0800 | [diff] [blame] | 2784 | /* pull values out of skb_shinfo */ |
| 2785 | gso_size = skb_shinfo(skb)->gso_size; |
| 2786 | gso_segs = skb_shinfo(skb)->gso_segs; |
| 2787 | |
| 2788 | /* update GSO size and bytecount with header size */ |
| 2789 | first->gso_segs = gso_segs; |
| 2790 | first->bytecount += (first->gso_segs - 1) * *hdr_len; |
| 2791 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2792 | /* find the field values */ |
| 2793 | cd_cmd = I40E_TX_CTX_DESC_TSO; |
| 2794 | cd_tso_len = skb->len - *hdr_len; |
Alexander Duyck | 52ea3e8 | 2016-11-28 16:05:59 -0800 | [diff] [blame] | 2795 | cd_mss = gso_size; |
Alexander Duyck | 03f9d6a | 2016-01-24 21:16:20 -0800 | [diff] [blame] | 2796 | *cd_type_cmd_tso_mss |= (cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) | |
| 2797 | (cd_tso_len << I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) | |
| 2798 | (cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2799 | return 1; |
| 2800 | } |
| 2801 | |
| 2802 | /** |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 2803 | * i40e_tsyn - set up the tsyn context descriptor |
| 2804 | * @tx_ring: ptr to the ring to send |
| 2805 | * @skb: ptr to the skb we're sending |
| 2806 | * @tx_flags: the collected send information |
Shannon Nelson | 9c883bd | 2015-10-21 19:47:02 -0400 | [diff] [blame] | 2807 | * @cd_type_cmd_tso_mss: Quad Word 1 |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 2808 | * |
| 2809 | * Returns 0 if no Tx timestamp can happen and 1 if the timestamp will happen |
| 2810 | **/ |
| 2811 | static int i40e_tsyn(struct i40e_ring *tx_ring, struct sk_buff *skb, |
| 2812 | u32 tx_flags, u64 *cd_type_cmd_tso_mss) |
| 2813 | { |
| 2814 | struct i40e_pf *pf; |
| 2815 | |
| 2816 | if (likely(!(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP))) |
| 2817 | return 0; |
| 2818 | |
| 2819 | /* Tx timestamps cannot be sampled when doing TSO */ |
| 2820 | if (tx_flags & I40E_TX_FLAGS_TSO) |
| 2821 | return 0; |
| 2822 | |
| 2823 | /* only timestamp the outbound packet if the user has requested it and |
| 2824 | * we are not already transmitting a packet to be timestamped |
| 2825 | */ |
| 2826 | pf = i40e_netdev_to_pf(tx_ring->netdev); |
Jacob Keller | 22b4777 | 2014-12-14 01:55:09 +0000 | [diff] [blame] | 2827 | if (!(pf->flags & I40E_FLAG_PTP)) |
| 2828 | return 0; |
| 2829 | |
Jakub Kicinski | 9ce34f0 | 2014-03-15 14:55:42 +0000 | [diff] [blame] | 2830 | if (pf->ptp_tx && |
Jacob Keller | 0da36b9 | 2017-04-19 09:25:55 -0400 | [diff] [blame] | 2831 | !test_and_set_bit_lock(__I40E_PTP_TX_IN_PROGRESS, pf->state)) { |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 2832 | skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS; |
Jacob Keller | 0bc0706 | 2017-05-03 10:29:02 -0700 | [diff] [blame] | 2833 | pf->ptp_tx_start = jiffies; |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 2834 | pf->ptp_tx_skb = skb_get(skb); |
| 2835 | } else { |
Jacob Keller | 2955fac | 2017-05-03 10:28:58 -0700 | [diff] [blame] | 2836 | pf->tx_hwtstamp_skipped++; |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 2837 | return 0; |
| 2838 | } |
| 2839 | |
| 2840 | *cd_type_cmd_tso_mss |= (u64)I40E_TX_CTX_DESC_TSYN << |
| 2841 | I40E_TXD_CTX_QW1_CMD_SHIFT; |
| 2842 | |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 2843 | return 1; |
| 2844 | } |
| 2845 | |
| 2846 | /** |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2847 | * i40e_tx_enable_csum - Enable Tx checksum offloads |
| 2848 | * @skb: send buffer |
Anjali Singhai Jain | 89232c3 | 2015-04-16 20:06:00 -0400 | [diff] [blame] | 2849 | * @tx_flags: pointer to Tx flags currently set |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2850 | * @td_cmd: Tx descriptor command bits to set |
| 2851 | * @td_offset: Tx descriptor header offsets to set |
Jean Sacren | 554f454 | 2015-10-13 01:06:28 -0600 | [diff] [blame] | 2852 | * @tx_ring: Tx descriptor ring |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2853 | * @cd_tunneling: ptr to context desc bits |
| 2854 | **/ |
Alexander Duyck | 529f1f6 | 2016-01-24 21:17:10 -0800 | [diff] [blame] | 2855 | static int i40e_tx_enable_csum(struct sk_buff *skb, u32 *tx_flags, |
| 2856 | u32 *td_cmd, u32 *td_offset, |
| 2857 | struct i40e_ring *tx_ring, |
| 2858 | u32 *cd_tunneling) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2859 | { |
Alexander Duyck | b96b78f | 2016-01-24 21:16:42 -0800 | [diff] [blame] | 2860 | union { |
| 2861 | struct iphdr *v4; |
| 2862 | struct ipv6hdr *v6; |
| 2863 | unsigned char *hdr; |
| 2864 | } ip; |
| 2865 | union { |
| 2866 | struct tcphdr *tcp; |
| 2867 | struct udphdr *udp; |
| 2868 | unsigned char *hdr; |
| 2869 | } l4; |
Alexander Duyck | a3fd9d8 | 2016-01-24 21:16:54 -0800 | [diff] [blame] | 2870 | unsigned char *exthdr; |
Jesse Brandeburg | d1bd743 | 2016-04-01 03:56:04 -0700 | [diff] [blame] | 2871 | u32 offset, cmd = 0; |
Alexander Duyck | a3fd9d8 | 2016-01-24 21:16:54 -0800 | [diff] [blame] | 2872 | __be16 frag_off; |
Alexander Duyck | b96b78f | 2016-01-24 21:16:42 -0800 | [diff] [blame] | 2873 | u8 l4_proto = 0; |
| 2874 | |
Alexander Duyck | 529f1f6 | 2016-01-24 21:17:10 -0800 | [diff] [blame] | 2875 | if (skb->ip_summed != CHECKSUM_PARTIAL) |
| 2876 | return 0; |
| 2877 | |
Alexander Duyck | b96b78f | 2016-01-24 21:16:42 -0800 | [diff] [blame] | 2878 | ip.hdr = skb_network_header(skb); |
| 2879 | l4.hdr = skb_transport_header(skb); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2880 | |
Alexander Duyck | 475b420 | 2016-01-24 21:17:01 -0800 | [diff] [blame] | 2881 | /* compute outer L2 header size */ |
| 2882 | offset = ((ip.hdr - skb->data) / 2) << I40E_TX_DESC_LENGTH_MACLEN_SHIFT; |
| 2883 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2884 | if (skb->encapsulation) { |
Jesse Brandeburg | d1bd743 | 2016-04-01 03:56:04 -0700 | [diff] [blame] | 2885 | u32 tunnel = 0; |
Alexander Duyck | a006472 | 2016-01-24 21:16:48 -0800 | [diff] [blame] | 2886 | /* define outer network header type */ |
| 2887 | if (*tx_flags & I40E_TX_FLAGS_IPV4) { |
Alexander Duyck | 475b420 | 2016-01-24 21:17:01 -0800 | [diff] [blame] | 2888 | tunnel |= (*tx_flags & I40E_TX_FLAGS_TSO) ? |
| 2889 | I40E_TX_CTX_EXT_IP_IPV4 : |
| 2890 | I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM; |
| 2891 | |
Alexander Duyck | a006472 | 2016-01-24 21:16:48 -0800 | [diff] [blame] | 2892 | l4_proto = ip.v4->protocol; |
| 2893 | } else if (*tx_flags & I40E_TX_FLAGS_IPV6) { |
Alexander Duyck | 475b420 | 2016-01-24 21:17:01 -0800 | [diff] [blame] | 2894 | tunnel |= I40E_TX_CTX_EXT_IP_IPV6; |
Alexander Duyck | a3fd9d8 | 2016-01-24 21:16:54 -0800 | [diff] [blame] | 2895 | |
| 2896 | exthdr = ip.hdr + sizeof(*ip.v6); |
Alexander Duyck | a006472 | 2016-01-24 21:16:48 -0800 | [diff] [blame] | 2897 | l4_proto = ip.v6->nexthdr; |
Alexander Duyck | a3fd9d8 | 2016-01-24 21:16:54 -0800 | [diff] [blame] | 2898 | if (l4.hdr != exthdr) |
| 2899 | ipv6_skip_exthdr(skb, exthdr - skb->data, |
| 2900 | &l4_proto, &frag_off); |
Alexander Duyck | a006472 | 2016-01-24 21:16:48 -0800 | [diff] [blame] | 2901 | } |
| 2902 | |
| 2903 | /* define outer transport */ |
| 2904 | switch (l4_proto) { |
Anjali Singhai Jain | 4599120 | 2015-02-27 09:15:29 +0000 | [diff] [blame] | 2905 | case IPPROTO_UDP: |
Alexander Duyck | 475b420 | 2016-01-24 21:17:01 -0800 | [diff] [blame] | 2906 | tunnel |= I40E_TXD_CTX_UDP_TUNNELING; |
Singhai, Anjali | 6a89902 | 2015-12-14 12:21:18 -0800 | [diff] [blame] | 2907 | *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL; |
Anjali Singhai Jain | 4599120 | 2015-02-27 09:15:29 +0000 | [diff] [blame] | 2908 | break; |
Shannon Nelson | c1d1791 | 2015-09-25 19:26:04 +0000 | [diff] [blame] | 2909 | case IPPROTO_GRE: |
Alexander Duyck | 475b420 | 2016-01-24 21:17:01 -0800 | [diff] [blame] | 2910 | tunnel |= I40E_TXD_CTX_GRE_TUNNELING; |
Alexander Duyck | a006472 | 2016-01-24 21:16:48 -0800 | [diff] [blame] | 2911 | *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL; |
Shannon Nelson | c1d1791 | 2015-09-25 19:26:04 +0000 | [diff] [blame] | 2912 | break; |
Alexander Duyck | 577389a | 2016-04-02 00:06:56 -0700 | [diff] [blame] | 2913 | case IPPROTO_IPIP: |
| 2914 | case IPPROTO_IPV6: |
| 2915 | *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL; |
| 2916 | l4.hdr = skb_inner_network_header(skb); |
| 2917 | break; |
Anjali Singhai Jain | 4599120 | 2015-02-27 09:15:29 +0000 | [diff] [blame] | 2918 | default: |
Alexander Duyck | 529f1f6 | 2016-01-24 21:17:10 -0800 | [diff] [blame] | 2919 | if (*tx_flags & I40E_TX_FLAGS_TSO) |
| 2920 | return -1; |
| 2921 | |
| 2922 | skb_checksum_help(skb); |
| 2923 | return 0; |
Anjali Singhai Jain | 4599120 | 2015-02-27 09:15:29 +0000 | [diff] [blame] | 2924 | } |
Alexander Duyck | b96b78f | 2016-01-24 21:16:42 -0800 | [diff] [blame] | 2925 | |
Alexander Duyck | 577389a | 2016-04-02 00:06:56 -0700 | [diff] [blame] | 2926 | /* compute outer L3 header size */ |
| 2927 | tunnel |= ((l4.hdr - ip.hdr) / 4) << |
| 2928 | I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT; |
| 2929 | |
| 2930 | /* switch IP header pointer from outer to inner header */ |
| 2931 | ip.hdr = skb_inner_network_header(skb); |
| 2932 | |
Alexander Duyck | 475b420 | 2016-01-24 21:17:01 -0800 | [diff] [blame] | 2933 | /* compute tunnel header size */ |
| 2934 | tunnel |= ((ip.hdr - l4.hdr) / 2) << |
| 2935 | I40E_TXD_CTX_QW0_NATLEN_SHIFT; |
| 2936 | |
Alexander Duyck | 5453205 | 2016-01-24 21:17:29 -0800 | [diff] [blame] | 2937 | /* indicate if we need to offload outer UDP header */ |
| 2938 | if ((*tx_flags & I40E_TX_FLAGS_TSO) && |
Alexander Duyck | 1c7b4a2 | 2016-04-14 17:19:25 -0400 | [diff] [blame] | 2939 | !(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) && |
Alexander Duyck | 5453205 | 2016-01-24 21:17:29 -0800 | [diff] [blame] | 2940 | (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM)) |
| 2941 | tunnel |= I40E_TXD_CTX_QW0_L4T_CS_MASK; |
| 2942 | |
Alexander Duyck | 475b420 | 2016-01-24 21:17:01 -0800 | [diff] [blame] | 2943 | /* record tunnel offload values */ |
| 2944 | *cd_tunneling |= tunnel; |
| 2945 | |
Alexander Duyck | b96b78f | 2016-01-24 21:16:42 -0800 | [diff] [blame] | 2946 | /* switch L4 header pointer from outer to inner */ |
Alexander Duyck | b96b78f | 2016-01-24 21:16:42 -0800 | [diff] [blame] | 2947 | l4.hdr = skb_inner_transport_header(skb); |
Alexander Duyck | a006472 | 2016-01-24 21:16:48 -0800 | [diff] [blame] | 2948 | l4_proto = 0; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2949 | |
Alexander Duyck | a006472 | 2016-01-24 21:16:48 -0800 | [diff] [blame] | 2950 | /* reset type as we transition from outer to inner headers */ |
| 2951 | *tx_flags &= ~(I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6); |
| 2952 | if (ip.v4->version == 4) |
| 2953 | *tx_flags |= I40E_TX_FLAGS_IPV4; |
| 2954 | if (ip.v6->version == 6) |
Anjali Singhai Jain | 89232c3 | 2015-04-16 20:06:00 -0400 | [diff] [blame] | 2955 | *tx_flags |= I40E_TX_FLAGS_IPV6; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2956 | } |
| 2957 | |
| 2958 | /* Enable IP checksum offloads */ |
Anjali Singhai Jain | 89232c3 | 2015-04-16 20:06:00 -0400 | [diff] [blame] | 2959 | if (*tx_flags & I40E_TX_FLAGS_IPV4) { |
Alexander Duyck | b96b78f | 2016-01-24 21:16:42 -0800 | [diff] [blame] | 2960 | l4_proto = ip.v4->protocol; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2961 | /* the stack computes the IP header already, the only time we |
| 2962 | * need the hardware to recompute it is in the case of TSO. |
| 2963 | */ |
Alexander Duyck | 475b420 | 2016-01-24 21:17:01 -0800 | [diff] [blame] | 2964 | cmd |= (*tx_flags & I40E_TX_FLAGS_TSO) ? |
| 2965 | I40E_TX_DESC_CMD_IIPT_IPV4_CSUM : |
| 2966 | I40E_TX_DESC_CMD_IIPT_IPV4; |
Anjali Singhai Jain | 89232c3 | 2015-04-16 20:06:00 -0400 | [diff] [blame] | 2967 | } else if (*tx_flags & I40E_TX_FLAGS_IPV6) { |
Alexander Duyck | 475b420 | 2016-01-24 21:17:01 -0800 | [diff] [blame] | 2968 | cmd |= I40E_TX_DESC_CMD_IIPT_IPV6; |
Alexander Duyck | a3fd9d8 | 2016-01-24 21:16:54 -0800 | [diff] [blame] | 2969 | |
| 2970 | exthdr = ip.hdr + sizeof(*ip.v6); |
| 2971 | l4_proto = ip.v6->nexthdr; |
| 2972 | if (l4.hdr != exthdr) |
| 2973 | ipv6_skip_exthdr(skb, exthdr - skb->data, |
| 2974 | &l4_proto, &frag_off); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2975 | } |
Alexander Duyck | b96b78f | 2016-01-24 21:16:42 -0800 | [diff] [blame] | 2976 | |
Alexander Duyck | 475b420 | 2016-01-24 21:17:01 -0800 | [diff] [blame] | 2977 | /* compute inner L3 header size */ |
| 2978 | offset |= ((l4.hdr - ip.hdr) / 4) << I40E_TX_DESC_LENGTH_IPLEN_SHIFT; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2979 | |
| 2980 | /* Enable L4 checksum offloads */ |
Alexander Duyck | b96b78f | 2016-01-24 21:16:42 -0800 | [diff] [blame] | 2981 | switch (l4_proto) { |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2982 | case IPPROTO_TCP: |
| 2983 | /* enable checksum offloads */ |
Alexander Duyck | 475b420 | 2016-01-24 21:17:01 -0800 | [diff] [blame] | 2984 | cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP; |
| 2985 | offset |= l4.tcp->doff << I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2986 | break; |
| 2987 | case IPPROTO_SCTP: |
| 2988 | /* enable SCTP checksum offload */ |
Alexander Duyck | 475b420 | 2016-01-24 21:17:01 -0800 | [diff] [blame] | 2989 | cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP; |
| 2990 | offset |= (sizeof(struct sctphdr) >> 2) << |
| 2991 | I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2992 | break; |
| 2993 | case IPPROTO_UDP: |
| 2994 | /* enable UDP checksum offload */ |
Alexander Duyck | 475b420 | 2016-01-24 21:17:01 -0800 | [diff] [blame] | 2995 | cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP; |
| 2996 | offset |= (sizeof(struct udphdr) >> 2) << |
| 2997 | I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 2998 | break; |
| 2999 | default: |
Alexander Duyck | 529f1f6 | 2016-01-24 21:17:10 -0800 | [diff] [blame] | 3000 | if (*tx_flags & I40E_TX_FLAGS_TSO) |
| 3001 | return -1; |
| 3002 | skb_checksum_help(skb); |
| 3003 | return 0; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3004 | } |
Alexander Duyck | 475b420 | 2016-01-24 21:17:01 -0800 | [diff] [blame] | 3005 | |
| 3006 | *td_cmd |= cmd; |
| 3007 | *td_offset |= offset; |
Alexander Duyck | 529f1f6 | 2016-01-24 21:17:10 -0800 | [diff] [blame] | 3008 | |
| 3009 | return 1; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3010 | } |
| 3011 | |
| 3012 | /** |
| 3013 | * i40e_create_tx_ctx Build the Tx context descriptor |
| 3014 | * @tx_ring: ring to create the descriptor on |
| 3015 | * @cd_type_cmd_tso_mss: Quad Word 1 |
| 3016 | * @cd_tunneling: Quad Word 0 - bits 0-31 |
| 3017 | * @cd_l2tag2: Quad Word 0 - bits 32-63 |
| 3018 | **/ |
| 3019 | static void i40e_create_tx_ctx(struct i40e_ring *tx_ring, |
| 3020 | const u64 cd_type_cmd_tso_mss, |
| 3021 | const u32 cd_tunneling, const u32 cd_l2tag2) |
| 3022 | { |
| 3023 | struct i40e_tx_context_desc *context_desc; |
Alexander Duyck | fc4ac67 | 2013-09-28 06:00:22 +0000 | [diff] [blame] | 3024 | int i = tx_ring->next_to_use; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3025 | |
Jesse Brandeburg | ff40dd5 | 2014-02-14 02:14:41 +0000 | [diff] [blame] | 3026 | if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) && |
| 3027 | !cd_tunneling && !cd_l2tag2) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3028 | return; |
| 3029 | |
| 3030 | /* grab the next descriptor */ |
Alexander Duyck | fc4ac67 | 2013-09-28 06:00:22 +0000 | [diff] [blame] | 3031 | context_desc = I40E_TX_CTXTDESC(tx_ring, i); |
| 3032 | |
| 3033 | i++; |
| 3034 | tx_ring->next_to_use = (i < tx_ring->count) ? i : 0; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3035 | |
| 3036 | /* cpu_to_le32 and assign to struct fields */ |
| 3037 | context_desc->tunneling_params = cpu_to_le32(cd_tunneling); |
| 3038 | context_desc->l2tag2 = cpu_to_le16(cd_l2tag2); |
Jesse Brandeburg | 3efbbb2 | 2014-06-04 20:41:54 +0000 | [diff] [blame] | 3039 | context_desc->rsvd = cpu_to_le16(0); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3040 | context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss); |
| 3041 | } |
| 3042 | |
| 3043 | /** |
Eric Dumazet | 4567dc1 | 2014-10-07 13:30:23 -0700 | [diff] [blame] | 3044 | * __i40e_maybe_stop_tx - 2nd level check for tx stop conditions |
| 3045 | * @tx_ring: the ring to be checked |
| 3046 | * @size: the size buffer we want to assure is available |
| 3047 | * |
| 3048 | * Returns -EBUSY if a stop is needed, else 0 |
| 3049 | **/ |
Alexander Duyck | 4ec441d | 2016-02-17 11:02:43 -0800 | [diff] [blame] | 3050 | int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size) |
Eric Dumazet | 4567dc1 | 2014-10-07 13:30:23 -0700 | [diff] [blame] | 3051 | { |
| 3052 | netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index); |
| 3053 | /* Memory barrier before checking head and tail */ |
| 3054 | smp_mb(); |
| 3055 | |
| 3056 | /* Check again in a case another CPU has just made room available. */ |
| 3057 | if (likely(I40E_DESC_UNUSED(tx_ring) < size)) |
| 3058 | return -EBUSY; |
| 3059 | |
| 3060 | /* A reprieve! - use start_queue because it doesn't call schedule */ |
| 3061 | netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index); |
| 3062 | ++tx_ring->tx_stats.restart_queue; |
| 3063 | return 0; |
| 3064 | } |
| 3065 | |
| 3066 | /** |
Alexander Duyck | 3f3f7cb | 2016-03-30 16:15:37 -0700 | [diff] [blame] | 3067 | * __i40e_chk_linearize - Check if there are more than 8 buffers per packet |
Anjali Singhai | 71da619 | 2015-02-21 06:42:35 +0000 | [diff] [blame] | 3068 | * @skb: send buffer |
Anjali Singhai | 71da619 | 2015-02-21 06:42:35 +0000 | [diff] [blame] | 3069 | * |
Alexander Duyck | 3f3f7cb | 2016-03-30 16:15:37 -0700 | [diff] [blame] | 3070 | * Note: Our HW can't DMA more than 8 buffers to build a packet on the wire |
| 3071 | * and so we need to figure out the cases where we need to linearize the skb. |
| 3072 | * |
| 3073 | * For TSO we need to count the TSO header and segment payload separately. |
| 3074 | * As such we need to check cases where we have 7 fragments or more as we |
| 3075 | * can potentially require 9 DMA transactions, 1 for the TSO header, 1 for |
| 3076 | * the segment payload in the first descriptor, and another 7 for the |
| 3077 | * fragments. |
Anjali Singhai | 71da619 | 2015-02-21 06:42:35 +0000 | [diff] [blame] | 3078 | **/ |
Alexander Duyck | 2d37490 | 2016-02-17 11:02:50 -0800 | [diff] [blame] | 3079 | bool __i40e_chk_linearize(struct sk_buff *skb) |
Anjali Singhai | 71da619 | 2015-02-21 06:42:35 +0000 | [diff] [blame] | 3080 | { |
Alexander Duyck | 2d37490 | 2016-02-17 11:02:50 -0800 | [diff] [blame] | 3081 | const struct skb_frag_struct *frag, *stale; |
Alexander Duyck | 3f3f7cb | 2016-03-30 16:15:37 -0700 | [diff] [blame] | 3082 | int nr_frags, sum; |
Anjali Singhai | 71da619 | 2015-02-21 06:42:35 +0000 | [diff] [blame] | 3083 | |
Alexander Duyck | 3f3f7cb | 2016-03-30 16:15:37 -0700 | [diff] [blame] | 3084 | /* no need to check if number of frags is less than 7 */ |
Alexander Duyck | 2d37490 | 2016-02-17 11:02:50 -0800 | [diff] [blame] | 3085 | nr_frags = skb_shinfo(skb)->nr_frags; |
Alexander Duyck | 3f3f7cb | 2016-03-30 16:15:37 -0700 | [diff] [blame] | 3086 | if (nr_frags < (I40E_MAX_BUFFER_TXD - 1)) |
Alexander Duyck | 2d37490 | 2016-02-17 11:02:50 -0800 | [diff] [blame] | 3087 | return false; |
Anjali Singhai | 71da619 | 2015-02-21 06:42:35 +0000 | [diff] [blame] | 3088 | |
Alexander Duyck | 2d37490 | 2016-02-17 11:02:50 -0800 | [diff] [blame] | 3089 | /* We need to walk through the list and validate that each group |
Alexander Duyck | 841493a | 2016-09-06 18:05:04 -0700 | [diff] [blame] | 3090 | * of 6 fragments totals at least gso_size. |
Alexander Duyck | 2d37490 | 2016-02-17 11:02:50 -0800 | [diff] [blame] | 3091 | */ |
Alexander Duyck | 3f3f7cb | 2016-03-30 16:15:37 -0700 | [diff] [blame] | 3092 | nr_frags -= I40E_MAX_BUFFER_TXD - 2; |
Alexander Duyck | 2d37490 | 2016-02-17 11:02:50 -0800 | [diff] [blame] | 3093 | frag = &skb_shinfo(skb)->frags[0]; |
| 3094 | |
| 3095 | /* Initialize size to the negative value of gso_size minus 1. We |
| 3096 | * use this as the worst case scenerio in which the frag ahead |
| 3097 | * of us only provides one byte which is why we are limited to 6 |
| 3098 | * descriptors for a single transmit as the header and previous |
| 3099 | * fragment are already consuming 2 descriptors. |
| 3100 | */ |
Alexander Duyck | 3f3f7cb | 2016-03-30 16:15:37 -0700 | [diff] [blame] | 3101 | sum = 1 - skb_shinfo(skb)->gso_size; |
Alexander Duyck | 2d37490 | 2016-02-17 11:02:50 -0800 | [diff] [blame] | 3102 | |
Alexander Duyck | 3f3f7cb | 2016-03-30 16:15:37 -0700 | [diff] [blame] | 3103 | /* Add size of frags 0 through 4 to create our initial sum */ |
| 3104 | sum += skb_frag_size(frag++); |
| 3105 | sum += skb_frag_size(frag++); |
| 3106 | sum += skb_frag_size(frag++); |
| 3107 | sum += skb_frag_size(frag++); |
| 3108 | sum += skb_frag_size(frag++); |
Alexander Duyck | 2d37490 | 2016-02-17 11:02:50 -0800 | [diff] [blame] | 3109 | |
| 3110 | /* Walk through fragments adding latest fragment, testing it, and |
| 3111 | * then removing stale fragments from the sum. |
| 3112 | */ |
Alexander Duyck | 248de22 | 2017-12-08 10:55:04 -0800 | [diff] [blame] | 3113 | for (stale = &skb_shinfo(skb)->frags[0];; stale++) { |
| 3114 | int stale_size = skb_frag_size(stale); |
| 3115 | |
Alexander Duyck | 3f3f7cb | 2016-03-30 16:15:37 -0700 | [diff] [blame] | 3116 | sum += skb_frag_size(frag++); |
Alexander Duyck | 2d37490 | 2016-02-17 11:02:50 -0800 | [diff] [blame] | 3117 | |
Alexander Duyck | 248de22 | 2017-12-08 10:55:04 -0800 | [diff] [blame] | 3118 | /* The stale fragment may present us with a smaller |
| 3119 | * descriptor than the actual fragment size. To account |
| 3120 | * for that we need to remove all the data on the front and |
| 3121 | * figure out what the remainder would be in the last |
| 3122 | * descriptor associated with the fragment. |
| 3123 | */ |
| 3124 | if (stale_size > I40E_MAX_DATA_PER_TXD) { |
| 3125 | int align_pad = -(stale->page_offset) & |
| 3126 | (I40E_MAX_READ_REQ_SIZE - 1); |
| 3127 | |
| 3128 | sum -= align_pad; |
| 3129 | stale_size -= align_pad; |
| 3130 | |
| 3131 | do { |
| 3132 | sum -= I40E_MAX_DATA_PER_TXD_ALIGNED; |
| 3133 | stale_size -= I40E_MAX_DATA_PER_TXD_ALIGNED; |
| 3134 | } while (stale_size > I40E_MAX_DATA_PER_TXD); |
| 3135 | } |
| 3136 | |
Alexander Duyck | 2d37490 | 2016-02-17 11:02:50 -0800 | [diff] [blame] | 3137 | /* if sum is negative we failed to make sufficient progress */ |
| 3138 | if (sum < 0) |
| 3139 | return true; |
| 3140 | |
Alexander Duyck | 841493a | 2016-09-06 18:05:04 -0700 | [diff] [blame] | 3141 | if (!nr_frags--) |
Alexander Duyck | 2d37490 | 2016-02-17 11:02:50 -0800 | [diff] [blame] | 3142 | break; |
| 3143 | |
Alexander Duyck | 248de22 | 2017-12-08 10:55:04 -0800 | [diff] [blame] | 3144 | sum -= stale_size; |
Anjali Singhai | 71da619 | 2015-02-21 06:42:35 +0000 | [diff] [blame] | 3145 | } |
| 3146 | |
Alexander Duyck | 2d37490 | 2016-02-17 11:02:50 -0800 | [diff] [blame] | 3147 | return false; |
Anjali Singhai | 71da619 | 2015-02-21 06:42:35 +0000 | [diff] [blame] | 3148 | } |
| 3149 | |
| 3150 | /** |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3151 | * i40e_tx_map - Build the Tx descriptor |
| 3152 | * @tx_ring: ring to send buffer on |
| 3153 | * @skb: send buffer |
| 3154 | * @first: first buffer info buffer to use |
| 3155 | * @tx_flags: collected send information |
| 3156 | * @hdr_len: size of the packet header |
| 3157 | * @td_cmd: the command field in the descriptor |
| 3158 | * @td_offset: offset for checksum or crc |
Jacob Keller | 6907757 | 2017-05-03 10:28:54 -0700 | [diff] [blame] | 3159 | * |
| 3160 | * Returns 0 on success, -1 on failure to DMA |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3161 | **/ |
Jacob Keller | 6907757 | 2017-05-03 10:28:54 -0700 | [diff] [blame] | 3162 | static inline int i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb, |
| 3163 | struct i40e_tx_buffer *first, u32 tx_flags, |
| 3164 | const u8 hdr_len, u32 td_cmd, u32 td_offset) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3165 | { |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3166 | unsigned int data_len = skb->data_len; |
| 3167 | unsigned int size = skb_headlen(skb); |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 3168 | struct skb_frag_struct *frag; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3169 | struct i40e_tx_buffer *tx_bi; |
| 3170 | struct i40e_tx_desc *tx_desc; |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 3171 | u16 i = tx_ring->next_to_use; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3172 | u32 td_tag = 0; |
| 3173 | dma_addr_t dma; |
Alexander Duyck | 1dc8b53 | 2016-10-11 15:26:54 -0700 | [diff] [blame] | 3174 | u16 desc_count = 1; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3175 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3176 | if (tx_flags & I40E_TX_FLAGS_HW_VLAN) { |
| 3177 | td_cmd |= I40E_TX_DESC_CMD_IL2TAG1; |
| 3178 | td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >> |
| 3179 | I40E_TX_FLAGS_VLAN_SHIFT; |
| 3180 | } |
| 3181 | |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 3182 | first->tx_flags = tx_flags; |
| 3183 | |
| 3184 | dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE); |
| 3185 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3186 | tx_desc = I40E_TX_DESC(tx_ring, i); |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 3187 | tx_bi = first; |
| 3188 | |
| 3189 | for (frag = &skb_shinfo(skb)->frags[0];; frag++) { |
Alexander Duyck | 5c4654d | 2016-02-19 12:17:08 -0800 | [diff] [blame] | 3190 | unsigned int max_data = I40E_MAX_DATA_PER_TXD_ALIGNED; |
| 3191 | |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 3192 | if (dma_mapping_error(tx_ring->dev, dma)) |
| 3193 | goto dma_error; |
| 3194 | |
| 3195 | /* record length, and DMA address */ |
| 3196 | dma_unmap_len_set(tx_bi, len, size); |
| 3197 | dma_unmap_addr_set(tx_bi, dma, dma); |
| 3198 | |
Alexander Duyck | 5c4654d | 2016-02-19 12:17:08 -0800 | [diff] [blame] | 3199 | /* align size to end of page */ |
| 3200 | max_data += -dma & (I40E_MAX_READ_REQ_SIZE - 1); |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 3201 | tx_desc->buffer_addr = cpu_to_le64(dma); |
| 3202 | |
| 3203 | while (unlikely(size > I40E_MAX_DATA_PER_TXD)) { |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3204 | tx_desc->cmd_type_offset_bsz = |
| 3205 | build_ctob(td_cmd, td_offset, |
Alexander Duyck | 5c4654d | 2016-02-19 12:17:08 -0800 | [diff] [blame] | 3206 | max_data, td_tag); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3207 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3208 | tx_desc++; |
| 3209 | i++; |
Anjali Singhai | 5804474 | 2015-09-25 18:26:13 -0700 | [diff] [blame] | 3210 | desc_count++; |
| 3211 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3212 | if (i == tx_ring->count) { |
| 3213 | tx_desc = I40E_TX_DESC(tx_ring, 0); |
| 3214 | i = 0; |
| 3215 | } |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 3216 | |
Alexander Duyck | 5c4654d | 2016-02-19 12:17:08 -0800 | [diff] [blame] | 3217 | dma += max_data; |
| 3218 | size -= max_data; |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 3219 | |
Alexander Duyck | 5c4654d | 2016-02-19 12:17:08 -0800 | [diff] [blame] | 3220 | max_data = I40E_MAX_DATA_PER_TXD_ALIGNED; |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 3221 | tx_desc->buffer_addr = cpu_to_le64(dma); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3222 | } |
| 3223 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3224 | if (likely(!data_len)) |
| 3225 | break; |
| 3226 | |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 3227 | tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset, |
| 3228 | size, td_tag); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3229 | |
| 3230 | tx_desc++; |
| 3231 | i++; |
Anjali Singhai | 5804474 | 2015-09-25 18:26:13 -0700 | [diff] [blame] | 3232 | desc_count++; |
| 3233 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3234 | if (i == tx_ring->count) { |
| 3235 | tx_desc = I40E_TX_DESC(tx_ring, 0); |
| 3236 | i = 0; |
| 3237 | } |
| 3238 | |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 3239 | size = skb_frag_size(frag); |
| 3240 | data_len -= size; |
| 3241 | |
| 3242 | dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size, |
| 3243 | DMA_TO_DEVICE); |
| 3244 | |
| 3245 | tx_bi = &tx_ring->tx_bi[i]; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3246 | } |
| 3247 | |
Alexander Duyck | 1dc8b53 | 2016-10-11 15:26:54 -0700 | [diff] [blame] | 3248 | netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount); |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 3249 | |
| 3250 | i++; |
| 3251 | if (i == tx_ring->count) |
| 3252 | i = 0; |
| 3253 | |
| 3254 | tx_ring->next_to_use = i; |
| 3255 | |
Eric Dumazet | 4567dc1 | 2014-10-07 13:30:23 -0700 | [diff] [blame] | 3256 | i40e_maybe_stop_tx(tx_ring, DESC_NEEDED); |
Anjali Singhai | 5804474 | 2015-09-25 18:26:13 -0700 | [diff] [blame] | 3257 | |
Alexander Duyck | 1dc8b53 | 2016-10-11 15:26:54 -0700 | [diff] [blame] | 3258 | /* write last descriptor with EOP bit */ |
| 3259 | td_cmd |= I40E_TX_DESC_CMD_EOP; |
| 3260 | |
Jacob Keller | a5340d9 | 2017-08-29 05:32:42 -0400 | [diff] [blame] | 3261 | /* We OR these values together to check both against 4 (WB_STRIDE) |
| 3262 | * below. This is safe since we don't re-use desc_count afterwards. |
Alexander Duyck | 1dc8b53 | 2016-10-11 15:26:54 -0700 | [diff] [blame] | 3263 | */ |
| 3264 | desc_count |= ++tx_ring->packet_stride; |
| 3265 | |
Jacob Keller | a5340d9 | 2017-08-29 05:32:42 -0400 | [diff] [blame] | 3266 | if (desc_count >= WB_STRIDE) { |
Alexander Duyck | 1dc8b53 | 2016-10-11 15:26:54 -0700 | [diff] [blame] | 3267 | /* write last descriptor with RS bit set */ |
| 3268 | td_cmd |= I40E_TX_DESC_CMD_RS; |
Anjali Singhai | 5804474 | 2015-09-25 18:26:13 -0700 | [diff] [blame] | 3269 | tx_ring->packet_stride = 0; |
Anjali Singhai | 5804474 | 2015-09-25 18:26:13 -0700 | [diff] [blame] | 3270 | } |
Anjali Singhai | 5804474 | 2015-09-25 18:26:13 -0700 | [diff] [blame] | 3271 | |
| 3272 | tx_desc->cmd_type_offset_bsz = |
Alexander Duyck | 1dc8b53 | 2016-10-11 15:26:54 -0700 | [diff] [blame] | 3273 | build_ctob(td_cmd, td_offset, size, td_tag); |
| 3274 | |
| 3275 | /* Force memory writes to complete before letting h/w know there |
| 3276 | * are new descriptors to fetch. |
| 3277 | * |
| 3278 | * We also use this memory barrier to make certain all of the |
| 3279 | * status bits have been updated before next_to_watch is written. |
| 3280 | */ |
| 3281 | wmb(); |
| 3282 | |
| 3283 | /* set next_to_watch value indicating a packet is present */ |
| 3284 | first->next_to_watch = tx_desc; |
Anjali Singhai | 5804474 | 2015-09-25 18:26:13 -0700 | [diff] [blame] | 3285 | |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 3286 | /* notify HW of packet */ |
Jacob Keller | a5340d9 | 2017-08-29 05:32:42 -0400 | [diff] [blame] | 3287 | if (netif_xmit_stopped(txring_txq(tx_ring)) || !skb->xmit_more) { |
Anjali Singhai | 5804474 | 2015-09-25 18:26:13 -0700 | [diff] [blame] | 3288 | writel(i, tx_ring->tail); |
Alexander Duyck | 1dc8b53 | 2016-10-11 15:26:54 -0700 | [diff] [blame] | 3289 | |
| 3290 | /* we need this if more than one processor can write to our tail |
| 3291 | * at a time, it synchronizes IO on IA64/Altix systems |
| 3292 | */ |
| 3293 | mmiowb(); |
Anjali Singhai | 5804474 | 2015-09-25 18:26:13 -0700 | [diff] [blame] | 3294 | } |
Alexander Duyck | 1dc8b53 | 2016-10-11 15:26:54 -0700 | [diff] [blame] | 3295 | |
Jacob Keller | 6907757 | 2017-05-03 10:28:54 -0700 | [diff] [blame] | 3296 | return 0; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3297 | |
| 3298 | dma_error: |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 3299 | dev_info(tx_ring->dev, "TX DMA map failed\n"); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3300 | |
| 3301 | /* clear dma mappings for failed tx_bi map */ |
| 3302 | for (;;) { |
| 3303 | tx_bi = &tx_ring->tx_bi[i]; |
Alexander Duyck | a5e9c57 | 2013-09-28 06:00:27 +0000 | [diff] [blame] | 3304 | i40e_unmap_and_free_tx_resource(tx_ring, tx_bi); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3305 | if (tx_bi == first) |
| 3306 | break; |
| 3307 | if (i == 0) |
| 3308 | i = tx_ring->count; |
| 3309 | i--; |
| 3310 | } |
| 3311 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3312 | tx_ring->next_to_use = i; |
Jacob Keller | 6907757 | 2017-05-03 10:28:54 -0700 | [diff] [blame] | 3313 | |
| 3314 | return -1; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3315 | } |
| 3316 | |
| 3317 | /** |
Björn Töpel | 74608d1 | 2017-05-24 07:55:35 +0200 | [diff] [blame] | 3318 | * i40e_xmit_xdp_ring - transmits an XDP buffer to an XDP Tx ring |
| 3319 | * @xdp: data to transmit |
| 3320 | * @xdp_ring: XDP Tx ring |
| 3321 | **/ |
| 3322 | static int i40e_xmit_xdp_ring(struct xdp_buff *xdp, |
| 3323 | struct i40e_ring *xdp_ring) |
| 3324 | { |
| 3325 | u32 size = xdp->data_end - xdp->data; |
| 3326 | u16 i = xdp_ring->next_to_use; |
| 3327 | struct i40e_tx_buffer *tx_bi; |
| 3328 | struct i40e_tx_desc *tx_desc; |
| 3329 | dma_addr_t dma; |
| 3330 | |
| 3331 | if (!unlikely(I40E_DESC_UNUSED(xdp_ring))) { |
| 3332 | xdp_ring->tx_stats.tx_busy++; |
| 3333 | return I40E_XDP_CONSUMED; |
| 3334 | } |
| 3335 | |
| 3336 | dma = dma_map_single(xdp_ring->dev, xdp->data, size, DMA_TO_DEVICE); |
| 3337 | if (dma_mapping_error(xdp_ring->dev, dma)) |
| 3338 | return I40E_XDP_CONSUMED; |
| 3339 | |
| 3340 | tx_bi = &xdp_ring->tx_bi[i]; |
| 3341 | tx_bi->bytecount = size; |
| 3342 | tx_bi->gso_segs = 1; |
| 3343 | tx_bi->raw_buf = xdp->data; |
| 3344 | |
| 3345 | /* record length, and DMA address */ |
| 3346 | dma_unmap_len_set(tx_bi, len, size); |
| 3347 | dma_unmap_addr_set(tx_bi, dma, dma); |
| 3348 | |
| 3349 | tx_desc = I40E_TX_DESC(xdp_ring, i); |
| 3350 | tx_desc->buffer_addr = cpu_to_le64(dma); |
| 3351 | tx_desc->cmd_type_offset_bsz = build_ctob(I40E_TX_DESC_CMD_ICRC |
| 3352 | | I40E_TXD_CMD, |
| 3353 | 0, size, 0); |
| 3354 | |
| 3355 | /* Make certain all of the status bits have been updated |
| 3356 | * before next_to_watch is written. |
| 3357 | */ |
| 3358 | smp_wmb(); |
| 3359 | |
| 3360 | i++; |
| 3361 | if (i == xdp_ring->count) |
| 3362 | i = 0; |
| 3363 | |
| 3364 | tx_bi->next_to_watch = tx_desc; |
| 3365 | xdp_ring->next_to_use = i; |
| 3366 | |
| 3367 | return I40E_XDP_TX; |
| 3368 | } |
| 3369 | |
| 3370 | /** |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3371 | * i40e_xmit_frame_ring - Sends buffer on Tx ring |
| 3372 | * @skb: send buffer |
| 3373 | * @tx_ring: ring to send buffer on |
| 3374 | * |
| 3375 | * Returns NETDEV_TX_OK if sent, else an error code |
| 3376 | **/ |
| 3377 | static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb, |
| 3378 | struct i40e_ring *tx_ring) |
| 3379 | { |
| 3380 | u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT; |
| 3381 | u32 cd_tunneling = 0, cd_l2tag2 = 0; |
| 3382 | struct i40e_tx_buffer *first; |
| 3383 | u32 td_offset = 0; |
| 3384 | u32 tx_flags = 0; |
| 3385 | __be16 protocol; |
| 3386 | u32 td_cmd = 0; |
| 3387 | u8 hdr_len = 0; |
Alexander Duyck | 4ec441d | 2016-02-17 11:02:43 -0800 | [diff] [blame] | 3388 | int tso, count; |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 3389 | int tsyn; |
Jesse Brandeburg | 6995b36 | 2015-08-28 17:55:54 -0400 | [diff] [blame] | 3390 | |
Jesse Brandeburg | b74118f | 2015-10-26 19:44:30 -0400 | [diff] [blame] | 3391 | /* prefetch the data, we'll need it later */ |
| 3392 | prefetch(skb->data); |
| 3393 | |
Scott Peterson | ed0980c | 2017-04-13 04:45:44 -0400 | [diff] [blame] | 3394 | i40e_trace(xmit_frame_ring, skb, tx_ring); |
| 3395 | |
Alexander Duyck | 4ec441d | 2016-02-17 11:02:43 -0800 | [diff] [blame] | 3396 | count = i40e_xmit_descriptor_count(skb); |
Alexander Duyck | 2d37490 | 2016-02-17 11:02:50 -0800 | [diff] [blame] | 3397 | if (i40e_chk_linearize(skb, count)) { |
Alexander Duyck | 52ea3e8 | 2016-11-28 16:05:59 -0800 | [diff] [blame] | 3398 | if (__skb_linearize(skb)) { |
| 3399 | dev_kfree_skb_any(skb); |
| 3400 | return NETDEV_TX_OK; |
| 3401 | } |
Alexander Duyck | 5c4654d | 2016-02-19 12:17:08 -0800 | [diff] [blame] | 3402 | count = i40e_txd_use_count(skb->len); |
Alexander Duyck | 2d37490 | 2016-02-17 11:02:50 -0800 | [diff] [blame] | 3403 | tx_ring->tx_stats.tx_linearize++; |
| 3404 | } |
Alexander Duyck | 4ec441d | 2016-02-17 11:02:43 -0800 | [diff] [blame] | 3405 | |
| 3406 | /* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD, |
| 3407 | * + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD, |
| 3408 | * + 4 desc gap to avoid the cache line where head is, |
| 3409 | * + 1 desc for context descriptor, |
| 3410 | * otherwise try next time |
| 3411 | */ |
| 3412 | if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) { |
| 3413 | tx_ring->tx_stats.tx_busy++; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3414 | return NETDEV_TX_BUSY; |
Alexander Duyck | 4ec441d | 2016-02-17 11:02:43 -0800 | [diff] [blame] | 3415 | } |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3416 | |
Alexander Duyck | 52ea3e8 | 2016-11-28 16:05:59 -0800 | [diff] [blame] | 3417 | /* record the location of the first descriptor for this packet */ |
| 3418 | first = &tx_ring->tx_bi[tx_ring->next_to_use]; |
| 3419 | first->skb = skb; |
| 3420 | first->bytecount = skb->len; |
| 3421 | first->gso_segs = 1; |
| 3422 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3423 | /* prepare the xmit flags */ |
| 3424 | if (i40e_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags)) |
| 3425 | goto out_drop; |
| 3426 | |
| 3427 | /* obtain protocol of skb */ |
Vlad Yasevich | 3d34dd0 | 2014-08-25 10:34:52 -0400 | [diff] [blame] | 3428 | protocol = vlan_get_protocol(skb); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3429 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3430 | /* setup IPv4/IPv6 offloads */ |
Jesse Brandeburg | 0e2fe46c | 2013-11-28 06:39:29 +0000 | [diff] [blame] | 3431 | if (protocol == htons(ETH_P_IP)) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3432 | tx_flags |= I40E_TX_FLAGS_IPV4; |
Jesse Brandeburg | 0e2fe46c | 2013-11-28 06:39:29 +0000 | [diff] [blame] | 3433 | else if (protocol == htons(ETH_P_IPV6)) |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3434 | tx_flags |= I40E_TX_FLAGS_IPV6; |
| 3435 | |
Alexander Duyck | 52ea3e8 | 2016-11-28 16:05:59 -0800 | [diff] [blame] | 3436 | tso = i40e_tso(first, &hdr_len, &cd_type_cmd_tso_mss); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3437 | |
| 3438 | if (tso < 0) |
| 3439 | goto out_drop; |
| 3440 | else if (tso) |
| 3441 | tx_flags |= I40E_TX_FLAGS_TSO; |
| 3442 | |
Alexander Duyck | 3bc6797 | 2016-02-17 11:02:56 -0800 | [diff] [blame] | 3443 | /* Always offload the checksum, since it's in the data descriptor */ |
| 3444 | tso = i40e_tx_enable_csum(skb, &tx_flags, &td_cmd, &td_offset, |
| 3445 | tx_ring, &cd_tunneling); |
| 3446 | if (tso < 0) |
| 3447 | goto out_drop; |
| 3448 | |
Jacob Keller | beb0dff | 2014-01-11 05:43:19 +0000 | [diff] [blame] | 3449 | tsyn = i40e_tsyn(tx_ring, skb, tx_flags, &cd_type_cmd_tso_mss); |
| 3450 | |
| 3451 | if (tsyn) |
| 3452 | tx_flags |= I40E_TX_FLAGS_TSYN; |
| 3453 | |
Jakub Kicinski | 259afec | 2014-03-15 14:55:37 +0000 | [diff] [blame] | 3454 | skb_tx_timestamp(skb); |
| 3455 | |
Alexander Duyck | b194130 | 2013-09-28 06:00:32 +0000 | [diff] [blame] | 3456 | /* always enable CRC insertion offload */ |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3457 | td_cmd |= I40E_TX_DESC_CMD_ICRC; |
| 3458 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3459 | i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss, |
| 3460 | cd_tunneling, cd_l2tag2); |
| 3461 | |
| 3462 | /* Add Flow Director ATR if it's enabled. |
| 3463 | * |
| 3464 | * NOTE: this must always be directly before the data descriptor. |
| 3465 | */ |
Alexander Duyck | 6b037cd | 2016-01-24 21:17:36 -0800 | [diff] [blame] | 3466 | i40e_atr(tx_ring, skb, tx_flags); |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3467 | |
Jacob Keller | 6907757 | 2017-05-03 10:28:54 -0700 | [diff] [blame] | 3468 | if (i40e_tx_map(tx_ring, skb, first, tx_flags, hdr_len, |
| 3469 | td_cmd, td_offset)) |
| 3470 | goto cleanup_tx_tstamp; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3471 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3472 | return NETDEV_TX_OK; |
| 3473 | |
| 3474 | out_drop: |
Scott Peterson | ed0980c | 2017-04-13 04:45:44 -0400 | [diff] [blame] | 3475 | i40e_trace(xmit_frame_ring_drop, first->skb, tx_ring); |
Alexander Duyck | 52ea3e8 | 2016-11-28 16:05:59 -0800 | [diff] [blame] | 3476 | dev_kfree_skb_any(first->skb); |
| 3477 | first->skb = NULL; |
Jacob Keller | 6907757 | 2017-05-03 10:28:54 -0700 | [diff] [blame] | 3478 | cleanup_tx_tstamp: |
| 3479 | if (unlikely(tx_flags & I40E_TX_FLAGS_TSYN)) { |
| 3480 | struct i40e_pf *pf = i40e_netdev_to_pf(tx_ring->netdev); |
| 3481 | |
| 3482 | dev_kfree_skb_any(pf->ptp_tx_skb); |
| 3483 | pf->ptp_tx_skb = NULL; |
| 3484 | clear_bit_unlock(__I40E_PTP_TX_IN_PROGRESS, pf->state); |
| 3485 | } |
| 3486 | |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3487 | return NETDEV_TX_OK; |
| 3488 | } |
| 3489 | |
| 3490 | /** |
| 3491 | * i40e_lan_xmit_frame - Selects the correct VSI and Tx queue to send buffer |
| 3492 | * @skb: send buffer |
| 3493 | * @netdev: network interface device structure |
| 3494 | * |
| 3495 | * Returns NETDEV_TX_OK if sent, else an error code |
| 3496 | **/ |
| 3497 | netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev) |
| 3498 | { |
| 3499 | struct i40e_netdev_priv *np = netdev_priv(netdev); |
| 3500 | struct i40e_vsi *vsi = np->vsi; |
Alexander Duyck | 9f65e15 | 2013-09-28 06:00:58 +0000 | [diff] [blame] | 3501 | struct i40e_ring *tx_ring = vsi->tx_rings[skb->queue_mapping]; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3502 | |
| 3503 | /* hardware can't handle really short frames, hardware padding works |
| 3504 | * beyond this point |
| 3505 | */ |
Alexander Duyck | a94d9e2 | 2014-12-03 08:17:39 -0800 | [diff] [blame] | 3506 | if (skb_put_padto(skb, I40E_MIN_TX_LEN)) |
| 3507 | return NETDEV_TX_OK; |
Jesse Brandeburg | fd0a05c | 2013-09-11 08:39:51 +0000 | [diff] [blame] | 3508 | |
| 3509 | return i40e_xmit_frame_ring(skb, tx_ring); |
| 3510 | } |