blob: d88057edfdea1df7c10ccef3b187575d4594ce0d [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Akshay Joshi0206e352011-08-16 15:34:10 -040044bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020045static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Jesse Barnesf1f644d2013-06-27 00:39:25 +030048static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
49 struct intel_crtc_config *pipe_config);
50static void ironlake_crtc_clock_get(struct intel_crtc *crtc,
51 struct intel_crtc_config *pipe_config);
52
Damien Lespiaue7457a92013-08-08 22:28:59 +010053static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
54 int x, int y, struct drm_framebuffer *old_fb);
55
56
Jesse Barnes79e53942008-11-07 14:24:08 -080057typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040058 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080059} intel_range_t;
60
61typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040062 int dot_limit;
63 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080064} intel_p2_t;
65
Ma Lingd4906092009-03-18 20:13:27 +080066typedef struct intel_limit intel_limit_t;
67struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040068 intel_range_t dot, vco, n, m, m1, m2, p, p1;
69 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080070};
Jesse Barnes79e53942008-11-07 14:24:08 -080071
Daniel Vetterd2acd212012-10-20 20:57:43 +020072int
73intel_pch_rawclk(struct drm_device *dev)
74{
75 struct drm_i915_private *dev_priv = dev->dev_private;
76
77 WARN_ON(!HAS_PCH_SPLIT(dev));
78
79 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
80}
81
Chris Wilson021357a2010-09-07 20:54:59 +010082static inline u32 /* units of 100MHz */
83intel_fdi_link_freq(struct drm_device *dev)
84{
Chris Wilson8b99e682010-10-13 09:59:17 +010085 if (IS_GEN5(dev)) {
86 struct drm_i915_private *dev_priv = dev->dev_private;
87 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
88 } else
89 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010090}
91
Daniel Vetter5d536e22013-07-06 12:52:06 +020092static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040093 .dot = { .min = 25000, .max = 350000 },
94 .vco = { .min = 930000, .max = 1400000 },
95 .n = { .min = 3, .max = 16 },
96 .m = { .min = 96, .max = 140 },
97 .m1 = { .min = 18, .max = 26 },
98 .m2 = { .min = 6, .max = 16 },
99 .p = { .min = 4, .max = 128 },
100 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700101 .p2 = { .dot_limit = 165000,
102 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700103};
104
Daniel Vetter5d536e22013-07-06 12:52:06 +0200105static const intel_limit_t intel_limits_i8xx_dvo = {
106 .dot = { .min = 25000, .max = 350000 },
107 .vco = { .min = 930000, .max = 1400000 },
108 .n = { .min = 3, .max = 16 },
109 .m = { .min = 96, .max = 140 },
110 .m1 = { .min = 18, .max = 26 },
111 .m2 = { .min = 6, .max = 16 },
112 .p = { .min = 4, .max = 128 },
113 .p1 = { .min = 2, .max = 33 },
114 .p2 = { .dot_limit = 165000,
115 .p2_slow = 4, .p2_fast = 4 },
116};
117
Keith Packarde4b36692009-06-05 19:22:17 -0700118static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400119 .dot = { .min = 25000, .max = 350000 },
120 .vco = { .min = 930000, .max = 1400000 },
121 .n = { .min = 3, .max = 16 },
122 .m = { .min = 96, .max = 140 },
123 .m1 = { .min = 18, .max = 26 },
124 .m2 = { .min = 6, .max = 16 },
125 .p = { .min = 4, .max = 128 },
126 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700127 .p2 = { .dot_limit = 165000,
128 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700129};
Eric Anholt273e27c2011-03-30 13:01:10 -0700130
Keith Packarde4b36692009-06-05 19:22:17 -0700131static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400132 .dot = { .min = 20000, .max = 400000 },
133 .vco = { .min = 1400000, .max = 2800000 },
134 .n = { .min = 1, .max = 6 },
135 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100136 .m1 = { .min = 8, .max = 18 },
137 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400138 .p = { .min = 5, .max = 80 },
139 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700140 .p2 = { .dot_limit = 200000,
141 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700142};
143
144static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400145 .dot = { .min = 20000, .max = 400000 },
146 .vco = { .min = 1400000, .max = 2800000 },
147 .n = { .min = 1, .max = 6 },
148 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100149 .m1 = { .min = 8, .max = 18 },
150 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400151 .p = { .min = 7, .max = 98 },
152 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700153 .p2 = { .dot_limit = 112000,
154 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700155};
156
Eric Anholt273e27c2011-03-30 13:01:10 -0700157
Keith Packarde4b36692009-06-05 19:22:17 -0700158static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700159 .dot = { .min = 25000, .max = 270000 },
160 .vco = { .min = 1750000, .max = 3500000},
161 .n = { .min = 1, .max = 4 },
162 .m = { .min = 104, .max = 138 },
163 .m1 = { .min = 17, .max = 23 },
164 .m2 = { .min = 5, .max = 11 },
165 .p = { .min = 10, .max = 30 },
166 .p1 = { .min = 1, .max = 3},
167 .p2 = { .dot_limit = 270000,
168 .p2_slow = 10,
169 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800170 },
Keith Packarde4b36692009-06-05 19:22:17 -0700171};
172
173static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700174 .dot = { .min = 22000, .max = 400000 },
175 .vco = { .min = 1750000, .max = 3500000},
176 .n = { .min = 1, .max = 4 },
177 .m = { .min = 104, .max = 138 },
178 .m1 = { .min = 16, .max = 23 },
179 .m2 = { .min = 5, .max = 11 },
180 .p = { .min = 5, .max = 80 },
181 .p1 = { .min = 1, .max = 8},
182 .p2 = { .dot_limit = 165000,
183 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700184};
185
186static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700187 .dot = { .min = 20000, .max = 115000 },
188 .vco = { .min = 1750000, .max = 3500000 },
189 .n = { .min = 1, .max = 3 },
190 .m = { .min = 104, .max = 138 },
191 .m1 = { .min = 17, .max = 23 },
192 .m2 = { .min = 5, .max = 11 },
193 .p = { .min = 28, .max = 112 },
194 .p1 = { .min = 2, .max = 8 },
195 .p2 = { .dot_limit = 0,
196 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800197 },
Keith Packarde4b36692009-06-05 19:22:17 -0700198};
199
200static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700201 .dot = { .min = 80000, .max = 224000 },
202 .vco = { .min = 1750000, .max = 3500000 },
203 .n = { .min = 1, .max = 3 },
204 .m = { .min = 104, .max = 138 },
205 .m1 = { .min = 17, .max = 23 },
206 .m2 = { .min = 5, .max = 11 },
207 .p = { .min = 14, .max = 42 },
208 .p1 = { .min = 2, .max = 6 },
209 .p2 = { .dot_limit = 0,
210 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800211 },
Keith Packarde4b36692009-06-05 19:22:17 -0700212};
213
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500214static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400215 .dot = { .min = 20000, .max = 400000},
216 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700217 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400218 .n = { .min = 3, .max = 6 },
219 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700220 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400221 .m1 = { .min = 0, .max = 0 },
222 .m2 = { .min = 0, .max = 254 },
223 .p = { .min = 5, .max = 80 },
224 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700225 .p2 = { .dot_limit = 200000,
226 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700227};
228
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500229static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400230 .dot = { .min = 20000, .max = 400000 },
231 .vco = { .min = 1700000, .max = 3500000 },
232 .n = { .min = 3, .max = 6 },
233 .m = { .min = 2, .max = 256 },
234 .m1 = { .min = 0, .max = 0 },
235 .m2 = { .min = 0, .max = 254 },
236 .p = { .min = 7, .max = 112 },
237 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700238 .p2 = { .dot_limit = 112000,
239 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
Eric Anholt273e27c2011-03-30 13:01:10 -0700242/* Ironlake / Sandybridge
243 *
244 * We calculate clock using (register_value + 2) for N/M1/M2, so here
245 * the range value for them is (actual_value - 2).
246 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800247static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700248 .dot = { .min = 25000, .max = 350000 },
249 .vco = { .min = 1760000, .max = 3510000 },
250 .n = { .min = 1, .max = 5 },
251 .m = { .min = 79, .max = 127 },
252 .m1 = { .min = 12, .max = 22 },
253 .m2 = { .min = 5, .max = 9 },
254 .p = { .min = 5, .max = 80 },
255 .p1 = { .min = 1, .max = 8 },
256 .p2 = { .dot_limit = 225000,
257 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700258};
259
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800260static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700261 .dot = { .min = 25000, .max = 350000 },
262 .vco = { .min = 1760000, .max = 3510000 },
263 .n = { .min = 1, .max = 3 },
264 .m = { .min = 79, .max = 118 },
265 .m1 = { .min = 12, .max = 22 },
266 .m2 = { .min = 5, .max = 9 },
267 .p = { .min = 28, .max = 112 },
268 .p1 = { .min = 2, .max = 8 },
269 .p2 = { .dot_limit = 225000,
270 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800271};
272
273static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700274 .dot = { .min = 25000, .max = 350000 },
275 .vco = { .min = 1760000, .max = 3510000 },
276 .n = { .min = 1, .max = 3 },
277 .m = { .min = 79, .max = 127 },
278 .m1 = { .min = 12, .max = 22 },
279 .m2 = { .min = 5, .max = 9 },
280 .p = { .min = 14, .max = 56 },
281 .p1 = { .min = 2, .max = 8 },
282 .p2 = { .dot_limit = 225000,
283 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800284};
285
Eric Anholt273e27c2011-03-30 13:01:10 -0700286/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800287static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700288 .dot = { .min = 25000, .max = 350000 },
289 .vco = { .min = 1760000, .max = 3510000 },
290 .n = { .min = 1, .max = 2 },
291 .m = { .min = 79, .max = 126 },
292 .m1 = { .min = 12, .max = 22 },
293 .m2 = { .min = 5, .max = 9 },
294 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400295 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700296 .p2 = { .dot_limit = 225000,
297 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800298};
299
300static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700301 .dot = { .min = 25000, .max = 350000 },
302 .vco = { .min = 1760000, .max = 3510000 },
303 .n = { .min = 1, .max = 3 },
304 .m = { .min = 79, .max = 126 },
305 .m1 = { .min = 12, .max = 22 },
306 .m2 = { .min = 5, .max = 9 },
307 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400308 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700309 .p2 = { .dot_limit = 225000,
310 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800311};
312
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700313static const intel_limit_t intel_limits_vlv_dac = {
314 .dot = { .min = 25000, .max = 270000 },
315 .vco = { .min = 4000000, .max = 6000000 },
316 .n = { .min = 1, .max = 7 },
317 .m = { .min = 22, .max = 450 }, /* guess */
318 .m1 = { .min = 2, .max = 3 },
319 .m2 = { .min = 11, .max = 156 },
320 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200321 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700322 .p2 = { .dot_limit = 270000,
323 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700324};
325
326static const intel_limit_t intel_limits_vlv_hdmi = {
Daniel Vetter75e53982013-04-18 21:10:43 +0200327 .dot = { .min = 25000, .max = 270000 },
328 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700329 .n = { .min = 1, .max = 7 },
330 .m = { .min = 60, .max = 300 }, /* guess */
331 .m1 = { .min = 2, .max = 3 },
332 .m2 = { .min = 11, .max = 156 },
333 .p = { .min = 10, .max = 30 },
334 .p1 = { .min = 2, .max = 3 },
335 .p2 = { .dot_limit = 270000,
336 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700337};
338
Chris Wilson1b894b52010-12-14 20:04:54 +0000339static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
340 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800341{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800342 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800343 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800344
345 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100346 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000347 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800348 limit = &intel_limits_ironlake_dual_lvds_100m;
349 else
350 limit = &intel_limits_ironlake_dual_lvds;
351 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000352 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800353 limit = &intel_limits_ironlake_single_lvds_100m;
354 else
355 limit = &intel_limits_ironlake_single_lvds;
356 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200357 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800358 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800359
360 return limit;
361}
362
Ma Ling044c7c42009-03-18 20:13:23 +0800363static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
364{
365 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800366 const intel_limit_t *limit;
367
368 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100369 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700370 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800371 else
Keith Packarde4b36692009-06-05 19:22:17 -0700372 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800373 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
374 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700375 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800376 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700377 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800378 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700379 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800380
381 return limit;
382}
383
Chris Wilson1b894b52010-12-14 20:04:54 +0000384static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800385{
386 struct drm_device *dev = crtc->dev;
387 const intel_limit_t *limit;
388
Eric Anholtbad720f2009-10-22 16:11:14 -0700389 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000390 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800391 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800392 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500393 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800394 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500395 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800396 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500397 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700398 } else if (IS_VALLEYVIEW(dev)) {
399 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
400 limit = &intel_limits_vlv_dac;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700401 else
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +0800402 limit = &intel_limits_vlv_hdmi;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100403 } else if (!IS_GEN2(dev)) {
404 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
405 limit = &intel_limits_i9xx_lvds;
406 else
407 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800408 } else {
409 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700410 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200411 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700412 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200413 else
414 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800415 }
416 return limit;
417}
418
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500419/* m1 is reserved as 0 in Pineview, n is a ring counter */
420static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800421{
Shaohua Li21778322009-02-23 15:19:16 +0800422 clock->m = clock->m2 + 2;
423 clock->p = clock->p1 * clock->p2;
424 clock->vco = refclk * clock->m / clock->n;
425 clock->dot = clock->vco / clock->p;
426}
427
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200428static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
429{
430 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
431}
432
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200433static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800434{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200435 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800436 clock->p = clock->p1 * clock->p2;
437 clock->vco = refclk * clock->m / (clock->n + 2);
438 clock->dot = clock->vco / clock->p;
439}
440
Jesse Barnes79e53942008-11-07 14:24:08 -0800441/**
442 * Returns whether any output on the specified pipe is of the specified type
443 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100444bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800445{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100446 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100447 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800448
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200449 for_each_encoder_on_crtc(dev, crtc, encoder)
450 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100451 return true;
452
453 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800454}
455
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800456#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800457/**
458 * Returns whether the given set of divisors are valid for a given refclk with
459 * the given connectors.
460 */
461
Chris Wilson1b894b52010-12-14 20:04:54 +0000462static bool intel_PLL_is_valid(struct drm_device *dev,
463 const intel_limit_t *limit,
464 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800465{
Jesse Barnes79e53942008-11-07 14:24:08 -0800466 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400467 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800468 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400469 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800470 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400471 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800472 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400473 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500474 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400475 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800476 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400477 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800478 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400479 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800480 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400481 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800482 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
483 * connector, etc., rather than just a single range.
484 */
485 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400486 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800487
488 return true;
489}
490
Ma Lingd4906092009-03-18 20:13:27 +0800491static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200492i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800493 int target, int refclk, intel_clock_t *match_clock,
494 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800495{
496 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800497 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800498 int err = target;
499
Daniel Vettera210b022012-11-26 17:22:08 +0100500 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800501 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100502 * For LVDS just rely on its current settings for dual-channel.
503 * We haven't figured out how to reliably set up different
504 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800505 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100506 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 clock.p2 = limit->p2.p2_fast;
508 else
509 clock.p2 = limit->p2.p2_slow;
510 } else {
511 if (target < limit->p2.dot_limit)
512 clock.p2 = limit->p2.p2_slow;
513 else
514 clock.p2 = limit->p2.p2_fast;
515 }
516
Akshay Joshi0206e352011-08-16 15:34:10 -0400517 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800518
Zhao Yakui42158662009-11-20 11:24:18 +0800519 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
520 clock.m1++) {
521 for (clock.m2 = limit->m2.min;
522 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200523 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800524 break;
525 for (clock.n = limit->n.min;
526 clock.n <= limit->n.max; clock.n++) {
527 for (clock.p1 = limit->p1.min;
528 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800529 int this_err;
530
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200531 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000532 if (!intel_PLL_is_valid(dev, limit,
533 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800534 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800535 if (match_clock &&
536 clock.p != match_clock->p)
537 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800538
539 this_err = abs(clock.dot - target);
540 if (this_err < err) {
541 *best_clock = clock;
542 err = this_err;
543 }
544 }
545 }
546 }
547 }
548
549 return (err != target);
550}
551
Ma Lingd4906092009-03-18 20:13:27 +0800552static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200553pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
554 int target, int refclk, intel_clock_t *match_clock,
555 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200556{
557 struct drm_device *dev = crtc->dev;
558 intel_clock_t clock;
559 int err = target;
560
561 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
562 /*
563 * For LVDS just rely on its current settings for dual-channel.
564 * We haven't figured out how to reliably set up different
565 * single/dual channel state, if we even can.
566 */
567 if (intel_is_dual_link_lvds(dev))
568 clock.p2 = limit->p2.p2_fast;
569 else
570 clock.p2 = limit->p2.p2_slow;
571 } else {
572 if (target < limit->p2.dot_limit)
573 clock.p2 = limit->p2.p2_slow;
574 else
575 clock.p2 = limit->p2.p2_fast;
576 }
577
578 memset(best_clock, 0, sizeof(*best_clock));
579
580 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
581 clock.m1++) {
582 for (clock.m2 = limit->m2.min;
583 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200584 for (clock.n = limit->n.min;
585 clock.n <= limit->n.max; clock.n++) {
586 for (clock.p1 = limit->p1.min;
587 clock.p1 <= limit->p1.max; clock.p1++) {
588 int this_err;
589
590 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800591 if (!intel_PLL_is_valid(dev, limit,
592 &clock))
593 continue;
594 if (match_clock &&
595 clock.p != match_clock->p)
596 continue;
597
598 this_err = abs(clock.dot - target);
599 if (this_err < err) {
600 *best_clock = clock;
601 err = this_err;
602 }
603 }
604 }
605 }
606 }
607
608 return (err != target);
609}
610
Ma Lingd4906092009-03-18 20:13:27 +0800611static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200612g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
613 int target, int refclk, intel_clock_t *match_clock,
614 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800615{
616 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800617 intel_clock_t clock;
618 int max_n;
619 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400620 /* approximately equals target * 0.00585 */
621 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800622 found = false;
623
624 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100625 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800626 clock.p2 = limit->p2.p2_fast;
627 else
628 clock.p2 = limit->p2.p2_slow;
629 } else {
630 if (target < limit->p2.dot_limit)
631 clock.p2 = limit->p2.p2_slow;
632 else
633 clock.p2 = limit->p2.p2_fast;
634 }
635
636 memset(best_clock, 0, sizeof(*best_clock));
637 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200638 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800639 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200640 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800641 for (clock.m1 = limit->m1.max;
642 clock.m1 >= limit->m1.min; clock.m1--) {
643 for (clock.m2 = limit->m2.max;
644 clock.m2 >= limit->m2.min; clock.m2--) {
645 for (clock.p1 = limit->p1.max;
646 clock.p1 >= limit->p1.min; clock.p1--) {
647 int this_err;
648
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200649 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000650 if (!intel_PLL_is_valid(dev, limit,
651 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800652 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000653
654 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800655 if (this_err < err_most) {
656 *best_clock = clock;
657 err_most = this_err;
658 max_n = clock.n;
659 found = true;
660 }
661 }
662 }
663 }
664 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800665 return found;
666}
Ma Lingd4906092009-03-18 20:13:27 +0800667
Zhenyu Wang2c072452009-06-05 15:38:42 +0800668static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200669vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
670 int target, int refclk, intel_clock_t *match_clock,
671 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700672{
673 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
674 u32 m, n, fastclk;
Paulo Zanonif3f08572013-08-12 14:56:53 -0300675 u32 updrate, minupdate, p;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700676 unsigned long bestppm, ppm, absppm;
677 int dotclk, flag;
678
Alan Coxaf447bd2012-07-25 13:49:18 +0100679 flag = 0;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700680 dotclk = target * 1000;
681 bestppm = 1000000;
682 ppm = absppm = 0;
683 fastclk = dotclk / (2*100);
684 updrate = 0;
685 minupdate = 19200;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700686 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
687 bestm1 = bestm2 = bestp1 = bestp2 = 0;
688
689 /* based on hardware requirement, prefer smaller n to precision */
690 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
691 updrate = refclk / n;
692 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
693 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
694 if (p2 > 10)
695 p2 = p2 - 1;
696 p = p1 * p2;
697 /* based on hardware requirement, prefer bigger m1,m2 values */
698 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
699 m2 = (((2*(fastclk * p * n / m1 )) +
700 refclk) / (2*refclk));
701 m = m1 * m2;
702 vco = updrate * m;
703 if (vco >= limit->vco.min && vco < limit->vco.max) {
704 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
705 absppm = (ppm > 0) ? ppm : (-ppm);
706 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
707 bestppm = 0;
708 flag = 1;
709 }
710 if (absppm < bestppm - 10) {
711 bestppm = absppm;
712 flag = 1;
713 }
714 if (flag) {
715 bestn = n;
716 bestm1 = m1;
717 bestm2 = m2;
718 bestp1 = p1;
719 bestp2 = p2;
720 flag = 0;
721 }
722 }
723 }
724 }
725 }
726 }
727 best_clock->n = bestn;
728 best_clock->m1 = bestm1;
729 best_clock->m2 = bestm2;
730 best_clock->p1 = bestp1;
731 best_clock->p2 = bestp2;
732
733 return true;
734}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700735
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200736enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
737 enum pipe pipe)
738{
739 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
740 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
741
Daniel Vetter3b117c82013-04-17 20:15:07 +0200742 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200743}
744
Paulo Zanonia928d532012-05-04 17:18:15 -0300745static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
746{
747 struct drm_i915_private *dev_priv = dev->dev_private;
748 u32 frame, frame_reg = PIPEFRAME(pipe);
749
750 frame = I915_READ(frame_reg);
751
752 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
753 DRM_DEBUG_KMS("vblank wait timed out\n");
754}
755
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700756/**
757 * intel_wait_for_vblank - wait for vblank on a given pipe
758 * @dev: drm device
759 * @pipe: pipe to wait for
760 *
761 * Wait for vblank to occur on a given pipe. Needed for various bits of
762 * mode setting code.
763 */
764void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800765{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700766 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800767 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700768
Paulo Zanonia928d532012-05-04 17:18:15 -0300769 if (INTEL_INFO(dev)->gen >= 5) {
770 ironlake_wait_for_vblank(dev, pipe);
771 return;
772 }
773
Chris Wilson300387c2010-09-05 20:25:43 +0100774 /* Clear existing vblank status. Note this will clear any other
775 * sticky status fields as well.
776 *
777 * This races with i915_driver_irq_handler() with the result
778 * that either function could miss a vblank event. Here it is not
779 * fatal, as we will either wait upon the next vblank interrupt or
780 * timeout. Generally speaking intel_wait_for_vblank() is only
781 * called during modeset at which time the GPU should be idle and
782 * should *not* be performing page flips and thus not waiting on
783 * vblanks...
784 * Currently, the result of us stealing a vblank from the irq
785 * handler is that a single frame will be skipped during swapbuffers.
786 */
787 I915_WRITE(pipestat_reg,
788 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
789
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700790 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100791 if (wait_for(I915_READ(pipestat_reg) &
792 PIPE_VBLANK_INTERRUPT_STATUS,
793 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700794 DRM_DEBUG_KMS("vblank wait timed out\n");
795}
796
Keith Packardab7ad7f2010-10-03 00:33:06 -0700797/*
798 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700799 * @dev: drm device
800 * @pipe: pipe to wait for
801 *
802 * After disabling a pipe, we can't wait for vblank in the usual way,
803 * spinning on the vblank interrupt status bit, since we won't actually
804 * see an interrupt when the pipe is disabled.
805 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700806 * On Gen4 and above:
807 * wait for the pipe register state bit to turn off
808 *
809 * Otherwise:
810 * wait for the display line value to settle (it usually
811 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100812 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700813 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100814void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700815{
816 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200817 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
818 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700819
Keith Packardab7ad7f2010-10-03 00:33:06 -0700820 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200821 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700822
Keith Packardab7ad7f2010-10-03 00:33:06 -0700823 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100824 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
825 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200826 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700827 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300828 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100829 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700830 unsigned long timeout = jiffies + msecs_to_jiffies(100);
831
Paulo Zanoni837ba002012-05-04 17:18:14 -0300832 if (IS_GEN2(dev))
833 line_mask = DSL_LINEMASK_GEN2;
834 else
835 line_mask = DSL_LINEMASK_GEN3;
836
Keith Packardab7ad7f2010-10-03 00:33:06 -0700837 /* Wait for the display line to settle */
838 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300839 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700840 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300841 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700842 time_after(timeout, jiffies));
843 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200844 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700845 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800846}
847
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000848/*
849 * ibx_digital_port_connected - is the specified port connected?
850 * @dev_priv: i915 private structure
851 * @port: the port to test
852 *
853 * Returns true if @port is connected, false otherwise.
854 */
855bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
856 struct intel_digital_port *port)
857{
858 u32 bit;
859
Damien Lespiauc36346e2012-12-13 16:09:03 +0000860 if (HAS_PCH_IBX(dev_priv->dev)) {
861 switch(port->port) {
862 case PORT_B:
863 bit = SDE_PORTB_HOTPLUG;
864 break;
865 case PORT_C:
866 bit = SDE_PORTC_HOTPLUG;
867 break;
868 case PORT_D:
869 bit = SDE_PORTD_HOTPLUG;
870 break;
871 default:
872 return true;
873 }
874 } else {
875 switch(port->port) {
876 case PORT_B:
877 bit = SDE_PORTB_HOTPLUG_CPT;
878 break;
879 case PORT_C:
880 bit = SDE_PORTC_HOTPLUG_CPT;
881 break;
882 case PORT_D:
883 bit = SDE_PORTD_HOTPLUG_CPT;
884 break;
885 default:
886 return true;
887 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000888 }
889
890 return I915_READ(SDEISR) & bit;
891}
892
Jesse Barnesb24e7172011-01-04 15:09:30 -0800893static const char *state_string(bool enabled)
894{
895 return enabled ? "on" : "off";
896}
897
898/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200899void assert_pll(struct drm_i915_private *dev_priv,
900 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800901{
902 int reg;
903 u32 val;
904 bool cur_state;
905
906 reg = DPLL(pipe);
907 val = I915_READ(reg);
908 cur_state = !!(val & DPLL_VCO_ENABLE);
909 WARN(cur_state != state,
910 "PLL state assertion failure (expected %s, current %s)\n",
911 state_string(state), state_string(cur_state));
912}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800913
Jani Nikula23538ef2013-08-27 15:12:22 +0300914/* XXX: the dsi pll is shared between MIPI DSI ports */
915static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
916{
917 u32 val;
918 bool cur_state;
919
920 mutex_lock(&dev_priv->dpio_lock);
921 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
922 mutex_unlock(&dev_priv->dpio_lock);
923
924 cur_state = val & DSI_PLL_VCO_EN;
925 WARN(cur_state != state,
926 "DSI PLL state assertion failure (expected %s, current %s)\n",
927 state_string(state), state_string(cur_state));
928}
929#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
930#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
931
Daniel Vetter55607e82013-06-16 21:42:39 +0200932struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200933intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800934{
Daniel Vettere2b78262013-06-07 23:10:03 +0200935 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
936
Daniel Vettera43f6e02013-06-07 23:10:32 +0200937 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200938 return NULL;
939
Daniel Vettera43f6e02013-06-07 23:10:32 +0200940 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200941}
942
Jesse Barnesb24e7172011-01-04 15:09:30 -0800943/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200944void assert_shared_dpll(struct drm_i915_private *dev_priv,
945 struct intel_shared_dpll *pll,
946 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800947{
Jesse Barnes040484a2011-01-03 12:14:26 -0800948 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200949 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800950
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300951 if (HAS_PCH_LPT(dev_priv->dev)) {
952 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
953 return;
954 }
955
Chris Wilson92b27b02012-05-20 18:10:50 +0100956 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200957 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100958 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100959
Daniel Vetter53589012013-06-05 13:34:16 +0200960 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100961 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200962 "%s assertion failure (expected %s, current %s)\n",
963 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800964}
Jesse Barnes040484a2011-01-03 12:14:26 -0800965
966static void assert_fdi_tx(struct drm_i915_private *dev_priv,
967 enum pipe pipe, bool state)
968{
969 int reg;
970 u32 val;
971 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200972 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
973 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800974
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200975 if (HAS_DDI(dev_priv->dev)) {
976 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200977 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300978 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200979 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300980 } else {
981 reg = FDI_TX_CTL(pipe);
982 val = I915_READ(reg);
983 cur_state = !!(val & FDI_TX_ENABLE);
984 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800985 WARN(cur_state != state,
986 "FDI TX state assertion failure (expected %s, current %s)\n",
987 state_string(state), state_string(cur_state));
988}
989#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
990#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
991
992static void assert_fdi_rx(struct drm_i915_private *dev_priv,
993 enum pipe pipe, bool state)
994{
995 int reg;
996 u32 val;
997 bool cur_state;
998
Paulo Zanonid63fa0d2012-11-20 13:27:35 -0200999 reg = FDI_RX_CTL(pipe);
1000 val = I915_READ(reg);
1001 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001002 WARN(cur_state != state,
1003 "FDI RX state assertion failure (expected %s, current %s)\n",
1004 state_string(state), state_string(cur_state));
1005}
1006#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1007#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1008
1009static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1010 enum pipe pipe)
1011{
1012 int reg;
1013 u32 val;
1014
1015 /* ILK FDI PLL is always enabled */
1016 if (dev_priv->info->gen == 5)
1017 return;
1018
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001019 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001020 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001021 return;
1022
Jesse Barnes040484a2011-01-03 12:14:26 -08001023 reg = FDI_TX_CTL(pipe);
1024 val = I915_READ(reg);
1025 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1026}
1027
Daniel Vetter55607e82013-06-16 21:42:39 +02001028void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1029 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001030{
1031 int reg;
1032 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001033 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001034
1035 reg = FDI_RX_CTL(pipe);
1036 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001037 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1038 WARN(cur_state != state,
1039 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1040 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001041}
1042
Jesse Barnesea0760c2011-01-04 15:09:32 -08001043static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1044 enum pipe pipe)
1045{
1046 int pp_reg, lvds_reg;
1047 u32 val;
1048 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001049 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001050
1051 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1052 pp_reg = PCH_PP_CONTROL;
1053 lvds_reg = PCH_LVDS;
1054 } else {
1055 pp_reg = PP_CONTROL;
1056 lvds_reg = LVDS;
1057 }
1058
1059 val = I915_READ(pp_reg);
1060 if (!(val & PANEL_POWER_ON) ||
1061 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1062 locked = false;
1063
1064 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1065 panel_pipe = PIPE_B;
1066
1067 WARN(panel_pipe == pipe && locked,
1068 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001069 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001070}
1071
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001072void assert_pipe(struct drm_i915_private *dev_priv,
1073 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001074{
1075 int reg;
1076 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001077 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001078 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1079 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001080
Daniel Vetter8e636782012-01-22 01:36:48 +01001081 /* if we need the pipe A quirk it must be always on */
1082 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1083 state = true;
1084
Paulo Zanonib97186f2013-05-03 12:15:36 -03001085 if (!intel_display_power_enabled(dev_priv->dev,
1086 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001087 cur_state = false;
1088 } else {
1089 reg = PIPECONF(cpu_transcoder);
1090 val = I915_READ(reg);
1091 cur_state = !!(val & PIPECONF_ENABLE);
1092 }
1093
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001094 WARN(cur_state != state,
1095 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001096 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001097}
1098
Chris Wilson931872f2012-01-16 23:01:13 +00001099static void assert_plane(struct drm_i915_private *dev_priv,
1100 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001101{
1102 int reg;
1103 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001104 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001105
1106 reg = DSPCNTR(plane);
1107 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001108 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1109 WARN(cur_state != state,
1110 "plane %c assertion failure (expected %s, current %s)\n",
1111 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001112}
1113
Chris Wilson931872f2012-01-16 23:01:13 +00001114#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1115#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1116
Jesse Barnesb24e7172011-01-04 15:09:30 -08001117static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1118 enum pipe pipe)
1119{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001120 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001121 int reg, i;
1122 u32 val;
1123 int cur_pipe;
1124
Ville Syrjälä653e1022013-06-04 13:49:05 +03001125 /* Primary planes are fixed to pipes on gen4+ */
1126 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001127 reg = DSPCNTR(pipe);
1128 val = I915_READ(reg);
1129 WARN((val & DISPLAY_PLANE_ENABLE),
1130 "plane %c assertion failure, should be disabled but not\n",
1131 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001132 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001133 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001134
Jesse Barnesb24e7172011-01-04 15:09:30 -08001135 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001136 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001137 reg = DSPCNTR(i);
1138 val = I915_READ(reg);
1139 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1140 DISPPLANE_SEL_PIPE_SHIFT;
1141 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001142 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1143 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001144 }
1145}
1146
Jesse Barnes19332d72013-03-28 09:55:38 -07001147static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1148 enum pipe pipe)
1149{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001150 struct drm_device *dev = dev_priv->dev;
Jesse Barnes19332d72013-03-28 09:55:38 -07001151 int reg, i;
1152 u32 val;
1153
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001154 if (IS_VALLEYVIEW(dev)) {
1155 for (i = 0; i < dev_priv->num_plane; i++) {
1156 reg = SPCNTR(pipe, i);
1157 val = I915_READ(reg);
1158 WARN((val & SP_ENABLE),
1159 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1160 sprite_name(pipe, i), pipe_name(pipe));
1161 }
1162 } else if (INTEL_INFO(dev)->gen >= 7) {
1163 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001164 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001165 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001166 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001167 plane_name(pipe), pipe_name(pipe));
1168 } else if (INTEL_INFO(dev)->gen >= 5) {
1169 reg = DVSCNTR(pipe);
1170 val = I915_READ(reg);
1171 WARN((val & DVS_ENABLE),
1172 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1173 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001174 }
1175}
1176
Jesse Barnes92f25842011-01-04 15:09:34 -08001177static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1178{
1179 u32 val;
1180 bool enabled;
1181
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001182 if (HAS_PCH_LPT(dev_priv->dev)) {
1183 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1184 return;
1185 }
1186
Jesse Barnes92f25842011-01-04 15:09:34 -08001187 val = I915_READ(PCH_DREF_CONTROL);
1188 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1189 DREF_SUPERSPREAD_SOURCE_MASK));
1190 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1191}
1192
Daniel Vetterab9412b2013-05-03 11:49:46 +02001193static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1194 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001195{
1196 int reg;
1197 u32 val;
1198 bool enabled;
1199
Daniel Vetterab9412b2013-05-03 11:49:46 +02001200 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001201 val = I915_READ(reg);
1202 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001203 WARN(enabled,
1204 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1205 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001206}
1207
Keith Packard4e634382011-08-06 10:39:45 -07001208static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1209 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001210{
1211 if ((val & DP_PORT_EN) == 0)
1212 return false;
1213
1214 if (HAS_PCH_CPT(dev_priv->dev)) {
1215 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1216 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1217 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1218 return false;
1219 } else {
1220 if ((val & DP_PIPE_MASK) != (pipe << 30))
1221 return false;
1222 }
1223 return true;
1224}
1225
Keith Packard1519b992011-08-06 10:35:34 -07001226static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1227 enum pipe pipe, u32 val)
1228{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001229 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001230 return false;
1231
1232 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001233 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001234 return false;
1235 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001236 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001237 return false;
1238 }
1239 return true;
1240}
1241
1242static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1243 enum pipe pipe, u32 val)
1244{
1245 if ((val & LVDS_PORT_EN) == 0)
1246 return false;
1247
1248 if (HAS_PCH_CPT(dev_priv->dev)) {
1249 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1250 return false;
1251 } else {
1252 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1253 return false;
1254 }
1255 return true;
1256}
1257
1258static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1259 enum pipe pipe, u32 val)
1260{
1261 if ((val & ADPA_DAC_ENABLE) == 0)
1262 return false;
1263 if (HAS_PCH_CPT(dev_priv->dev)) {
1264 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1265 return false;
1266 } else {
1267 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1268 return false;
1269 }
1270 return true;
1271}
1272
Jesse Barnes291906f2011-02-02 12:28:03 -08001273static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001274 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001275{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001276 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001277 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001278 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001279 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001280
Daniel Vetter75c5da22012-09-10 21:58:29 +02001281 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1282 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001283 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001284}
1285
1286static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1287 enum pipe pipe, int reg)
1288{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001289 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001290 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001291 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001292 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001293
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001294 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001295 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001296 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001297}
1298
1299static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1300 enum pipe pipe)
1301{
1302 int reg;
1303 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001304
Keith Packardf0575e92011-07-25 22:12:43 -07001305 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1306 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1307 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001308
1309 reg = PCH_ADPA;
1310 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001311 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001312 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001313 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001314
1315 reg = PCH_LVDS;
1316 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001317 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001318 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001319 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001320
Paulo Zanonie2debe92013-02-18 19:00:27 -03001321 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1322 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1323 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001324}
1325
Daniel Vetter426115c2013-07-11 22:13:42 +02001326static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001327{
Daniel Vetter426115c2013-07-11 22:13:42 +02001328 struct drm_device *dev = crtc->base.dev;
1329 struct drm_i915_private *dev_priv = dev->dev_private;
1330 int reg = DPLL(crtc->pipe);
1331 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001332
Daniel Vetter426115c2013-07-11 22:13:42 +02001333 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001334
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001335 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001336 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1337
1338 /* PLL is protected by panel, make sure we can write it */
1339 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001340 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001341
Daniel Vetter426115c2013-07-11 22:13:42 +02001342 I915_WRITE(reg, dpll);
1343 POSTING_READ(reg);
1344 udelay(150);
1345
1346 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1347 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1348
1349 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1350 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001351
1352 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001353 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001354 POSTING_READ(reg);
1355 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001356 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001357 POSTING_READ(reg);
1358 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001359 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001360 POSTING_READ(reg);
1361 udelay(150); /* wait for warmup */
1362}
1363
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001364static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001365{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001366 struct drm_device *dev = crtc->base.dev;
1367 struct drm_i915_private *dev_priv = dev->dev_private;
1368 int reg = DPLL(crtc->pipe);
1369 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001370
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001371 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001372
1373 /* No really, not for ILK+ */
1374 BUG_ON(dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001375
1376 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001377 if (IS_MOBILE(dev) && !IS_I830(dev))
1378 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001379
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001380 I915_WRITE(reg, dpll);
1381
1382 /* Wait for the clocks to stabilize. */
1383 POSTING_READ(reg);
1384 udelay(150);
1385
1386 if (INTEL_INFO(dev)->gen >= 4) {
1387 I915_WRITE(DPLL_MD(crtc->pipe),
1388 crtc->config.dpll_hw_state.dpll_md);
1389 } else {
1390 /* The pixel multiplier can only be updated once the
1391 * DPLL is enabled and the clocks are stable.
1392 *
1393 * So write it again.
1394 */
1395 I915_WRITE(reg, dpll);
1396 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001397
1398 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001399 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001400 POSTING_READ(reg);
1401 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001402 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001403 POSTING_READ(reg);
1404 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001405 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001406 POSTING_READ(reg);
1407 udelay(150); /* wait for warmup */
1408}
1409
1410/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001411 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001412 * @dev_priv: i915 private structure
1413 * @pipe: pipe PLL to disable
1414 *
1415 * Disable the PLL for @pipe, making sure the pipe is off first.
1416 *
1417 * Note! This is for pre-ILK only.
1418 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001419static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001420{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001421 /* Don't disable pipe A or pipe A PLLs if needed */
1422 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1423 return;
1424
1425 /* Make sure the pipe isn't still relying on us */
1426 assert_pipe_disabled(dev_priv, pipe);
1427
Daniel Vetter50b44a42013-06-05 13:34:33 +02001428 I915_WRITE(DPLL(pipe), 0);
1429 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001430}
1431
Jesse Barnes89b667f2013-04-18 14:51:36 -07001432void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
1433{
1434 u32 port_mask;
1435
1436 if (!port)
1437 port_mask = DPLL_PORTB_READY_MASK;
1438 else
1439 port_mask = DPLL_PORTC_READY_MASK;
1440
1441 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1442 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1443 'B' + port, I915_READ(DPLL(0)));
1444}
1445
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001446/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001447 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001448 * @dev_priv: i915 private structure
1449 * @pipe: pipe PLL to enable
1450 *
1451 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1452 * drives the transcoder clock.
1453 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001454static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001455{
Daniel Vettere2b78262013-06-07 23:10:03 +02001456 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1457 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001458
Chris Wilson48da64a2012-05-13 20:16:12 +01001459 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001460 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001461 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001462 return;
1463
1464 if (WARN_ON(pll->refcount == 0))
1465 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001466
Daniel Vetter46edb022013-06-05 13:34:12 +02001467 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1468 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001469 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001470
Daniel Vettercdbd2312013-06-05 13:34:03 +02001471 if (pll->active++) {
1472 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001473 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001474 return;
1475 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001476 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001477
Daniel Vetter46edb022013-06-05 13:34:12 +02001478 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001479 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001480 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001481}
1482
Daniel Vettere2b78262013-06-07 23:10:03 +02001483static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001484{
Daniel Vettere2b78262013-06-07 23:10:03 +02001485 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1486 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001487
Jesse Barnes92f25842011-01-04 15:09:34 -08001488 /* PCH only available on ILK+ */
1489 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001490 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001491 return;
1492
Chris Wilson48da64a2012-05-13 20:16:12 +01001493 if (WARN_ON(pll->refcount == 0))
1494 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001495
Daniel Vetter46edb022013-06-05 13:34:12 +02001496 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1497 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001498 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001499
Chris Wilson48da64a2012-05-13 20:16:12 +01001500 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001501 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001502 return;
1503 }
1504
Daniel Vettere9d69442013-06-05 13:34:15 +02001505 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001506 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001507 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001508 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001509
Daniel Vetter46edb022013-06-05 13:34:12 +02001510 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001511 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001512 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001513}
1514
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001515static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1516 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001517{
Daniel Vetter23670b322012-11-01 09:15:30 +01001518 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001519 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001520 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001521 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001522
1523 /* PCH only available on ILK+ */
1524 BUG_ON(dev_priv->info->gen < 5);
1525
1526 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001527 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001528 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001529
1530 /* FDI must be feeding us bits for PCH ports */
1531 assert_fdi_tx_enabled(dev_priv, pipe);
1532 assert_fdi_rx_enabled(dev_priv, pipe);
1533
Daniel Vetter23670b322012-11-01 09:15:30 +01001534 if (HAS_PCH_CPT(dev)) {
1535 /* Workaround: Set the timing override bit before enabling the
1536 * pch transcoder. */
1537 reg = TRANS_CHICKEN2(pipe);
1538 val = I915_READ(reg);
1539 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1540 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001541 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001542
Daniel Vetterab9412b2013-05-03 11:49:46 +02001543 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001544 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001545 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001546
1547 if (HAS_PCH_IBX(dev_priv->dev)) {
1548 /*
1549 * make the BPC in transcoder be consistent with
1550 * that in pipeconf reg.
1551 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001552 val &= ~PIPECONF_BPC_MASK;
1553 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001554 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001555
1556 val &= ~TRANS_INTERLACE_MASK;
1557 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001558 if (HAS_PCH_IBX(dev_priv->dev) &&
1559 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1560 val |= TRANS_LEGACY_INTERLACED_ILK;
1561 else
1562 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001563 else
1564 val |= TRANS_PROGRESSIVE;
1565
Jesse Barnes040484a2011-01-03 12:14:26 -08001566 I915_WRITE(reg, val | TRANS_ENABLE);
1567 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001568 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001569}
1570
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001571static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001572 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001573{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001574 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001575
1576 /* PCH only available on ILK+ */
1577 BUG_ON(dev_priv->info->gen < 5);
1578
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001579 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001580 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001581 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001582
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001583 /* Workaround: set timing override bit. */
1584 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001585 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001586 I915_WRITE(_TRANSA_CHICKEN2, val);
1587
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001588 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001589 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001590
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001591 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1592 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001593 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001594 else
1595 val |= TRANS_PROGRESSIVE;
1596
Daniel Vetterab9412b2013-05-03 11:49:46 +02001597 I915_WRITE(LPT_TRANSCONF, val);
1598 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001599 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001600}
1601
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001602static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1603 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001604{
Daniel Vetter23670b322012-11-01 09:15:30 +01001605 struct drm_device *dev = dev_priv->dev;
1606 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001607
1608 /* FDI relies on the transcoder */
1609 assert_fdi_tx_disabled(dev_priv, pipe);
1610 assert_fdi_rx_disabled(dev_priv, pipe);
1611
Jesse Barnes291906f2011-02-02 12:28:03 -08001612 /* Ports must be off as well */
1613 assert_pch_ports_disabled(dev_priv, pipe);
1614
Daniel Vetterab9412b2013-05-03 11:49:46 +02001615 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001616 val = I915_READ(reg);
1617 val &= ~TRANS_ENABLE;
1618 I915_WRITE(reg, val);
1619 /* wait for PCH transcoder off, transcoder state */
1620 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001621 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001622
1623 if (!HAS_PCH_IBX(dev)) {
1624 /* Workaround: Clear the timing override chicken bit again. */
1625 reg = TRANS_CHICKEN2(pipe);
1626 val = I915_READ(reg);
1627 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1628 I915_WRITE(reg, val);
1629 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001630}
1631
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001632static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001633{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001634 u32 val;
1635
Daniel Vetterab9412b2013-05-03 11:49:46 +02001636 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001637 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001638 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001639 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001640 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001641 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001642
1643 /* Workaround: clear timing override bit. */
1644 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001645 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001646 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001647}
1648
1649/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001650 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001651 * @dev_priv: i915 private structure
1652 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001653 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001654 *
1655 * Enable @pipe, making sure that various hardware specific requirements
1656 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1657 *
1658 * @pipe should be %PIPE_A or %PIPE_B.
1659 *
1660 * Will wait until the pipe is actually running (i.e. first vblank) before
1661 * returning.
1662 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001663static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03001664 bool pch_port, bool dsi)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001665{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001666 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1667 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001668 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001669 int reg;
1670 u32 val;
1671
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001672 assert_planes_disabled(dev_priv, pipe);
1673 assert_sprites_disabled(dev_priv, pipe);
1674
Paulo Zanoni681e5812012-12-06 11:12:38 -02001675 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001676 pch_transcoder = TRANSCODER_A;
1677 else
1678 pch_transcoder = pipe;
1679
Jesse Barnesb24e7172011-01-04 15:09:30 -08001680 /*
1681 * A pipe without a PLL won't actually be able to drive bits from
1682 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1683 * need the check.
1684 */
1685 if (!HAS_PCH_SPLIT(dev_priv->dev))
Jani Nikula23538ef2013-08-27 15:12:22 +03001686 if (dsi)
1687 assert_dsi_pll_enabled(dev_priv);
1688 else
1689 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001690 else {
1691 if (pch_port) {
1692 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001693 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001694 assert_fdi_tx_pll_enabled(dev_priv,
1695 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001696 }
1697 /* FIXME: assert CPU port conditions for SNB+ */
1698 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001699
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001700 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001701 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001702 if (val & PIPECONF_ENABLE)
1703 return;
1704
1705 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001706 intel_wait_for_vblank(dev_priv->dev, pipe);
1707}
1708
1709/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001710 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001711 * @dev_priv: i915 private structure
1712 * @pipe: pipe to disable
1713 *
1714 * Disable @pipe, making sure that various hardware specific requirements
1715 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1716 *
1717 * @pipe should be %PIPE_A or %PIPE_B.
1718 *
1719 * Will wait until the pipe has shut down before returning.
1720 */
1721static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1722 enum pipe pipe)
1723{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001724 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1725 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001726 int reg;
1727 u32 val;
1728
1729 /*
1730 * Make sure planes won't keep trying to pump pixels to us,
1731 * or we might hang the display.
1732 */
1733 assert_planes_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001734 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001735
1736 /* Don't disable pipe A or pipe A PLLs if needed */
1737 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1738 return;
1739
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001740 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001741 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001742 if ((val & PIPECONF_ENABLE) == 0)
1743 return;
1744
1745 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001746 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1747}
1748
Keith Packardd74362c2011-07-28 14:47:14 -07001749/*
1750 * Plane regs are double buffered, going from enabled->disabled needs a
1751 * trigger in order to latch. The display address reg provides this.
1752 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001753void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001754 enum plane plane)
1755{
Damien Lespiau14f86142012-10-29 15:24:49 +00001756 if (dev_priv->info->gen >= 4)
1757 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1758 else
1759 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001760}
1761
Jesse Barnesb24e7172011-01-04 15:09:30 -08001762/**
1763 * intel_enable_plane - enable a display plane on a given pipe
1764 * @dev_priv: i915 private structure
1765 * @plane: plane to enable
1766 * @pipe: pipe being fed
1767 *
1768 * Enable @plane on @pipe, making sure that @pipe is running first.
1769 */
1770static void intel_enable_plane(struct drm_i915_private *dev_priv,
1771 enum plane plane, enum pipe pipe)
1772{
1773 int reg;
1774 u32 val;
1775
1776 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1777 assert_pipe_enabled(dev_priv, pipe);
1778
1779 reg = DSPCNTR(plane);
1780 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001781 if (val & DISPLAY_PLANE_ENABLE)
1782 return;
1783
1784 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001785 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001786 intel_wait_for_vblank(dev_priv->dev, pipe);
1787}
1788
Jesse Barnesb24e7172011-01-04 15:09:30 -08001789/**
1790 * intel_disable_plane - disable a display plane
1791 * @dev_priv: i915 private structure
1792 * @plane: plane to disable
1793 * @pipe: pipe consuming the data
1794 *
1795 * Disable @plane; should be an independent operation.
1796 */
1797static void intel_disable_plane(struct drm_i915_private *dev_priv,
1798 enum plane plane, enum pipe pipe)
1799{
1800 int reg;
1801 u32 val;
1802
1803 reg = DSPCNTR(plane);
1804 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001805 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1806 return;
1807
1808 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001809 intel_flush_display_plane(dev_priv, plane);
1810 intel_wait_for_vblank(dev_priv->dev, pipe);
1811}
1812
Chris Wilson693db182013-03-05 14:52:39 +00001813static bool need_vtd_wa(struct drm_device *dev)
1814{
1815#ifdef CONFIG_INTEL_IOMMU
1816 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1817 return true;
1818#endif
1819 return false;
1820}
1821
Chris Wilson127bd2a2010-07-23 23:32:05 +01001822int
Chris Wilson48b956c2010-09-14 12:50:34 +01001823intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001824 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001825 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001826{
Chris Wilsonce453d82011-02-21 14:43:56 +00001827 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001828 u32 alignment;
1829 int ret;
1830
Chris Wilson05394f32010-11-08 19:18:58 +00001831 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001832 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001833 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1834 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001835 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001836 alignment = 4 * 1024;
1837 else
1838 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001839 break;
1840 case I915_TILING_X:
1841 /* pin() will align the object as required by fence */
1842 alignment = 0;
1843 break;
1844 case I915_TILING_Y:
Daniel Vetter8bb6e952013-04-06 23:54:56 +02001845 /* Despite that we check this in framebuffer_init userspace can
1846 * screw us over and change the tiling after the fact. Only
1847 * pinned buffers can't change their tiling. */
1848 DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001849 return -EINVAL;
1850 default:
1851 BUG();
1852 }
1853
Chris Wilson693db182013-03-05 14:52:39 +00001854 /* Note that the w/a also requires 64 PTE of padding following the
1855 * bo. We currently fill all unused PTE with the shadow page and so
1856 * we should always have valid PTE following the scanout preventing
1857 * the VT-d warning.
1858 */
1859 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1860 alignment = 256 * 1024;
1861
Chris Wilsonce453d82011-02-21 14:43:56 +00001862 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001863 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001864 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001865 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001866
1867 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1868 * fence, whereas 965+ only requires a fence if using
1869 * framebuffer compression. For simplicity, we always install
1870 * a fence as the cost is not that onerous.
1871 */
Chris Wilson06d98132012-04-17 15:31:24 +01001872 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001873 if (ret)
1874 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001875
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001876 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001877
Chris Wilsonce453d82011-02-21 14:43:56 +00001878 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001879 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001880
1881err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01001882 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001883err_interruptible:
1884 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001885 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001886}
1887
Chris Wilson1690e1e2011-12-14 13:57:08 +01001888void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1889{
1890 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01001891 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01001892}
1893
Daniel Vetterc2c75132012-07-05 12:17:30 +02001894/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1895 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001896unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1897 unsigned int tiling_mode,
1898 unsigned int cpp,
1899 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001900{
Chris Wilsonbc752862013-02-21 20:04:31 +00001901 if (tiling_mode != I915_TILING_NONE) {
1902 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001903
Chris Wilsonbc752862013-02-21 20:04:31 +00001904 tile_rows = *y / 8;
1905 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001906
Chris Wilsonbc752862013-02-21 20:04:31 +00001907 tiles = *x / (512/cpp);
1908 *x %= 512/cpp;
1909
1910 return tile_rows * pitch * 8 + tiles * 4096;
1911 } else {
1912 unsigned int offset;
1913
1914 offset = *y * pitch + *x * cpp;
1915 *y = 0;
1916 *x = (offset & 4095) / cpp;
1917 return offset & -4096;
1918 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02001919}
1920
Jesse Barnes17638cd2011-06-24 12:19:23 -07001921static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1922 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001923{
1924 struct drm_device *dev = crtc->dev;
1925 struct drm_i915_private *dev_priv = dev->dev_private;
1926 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1927 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001928 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001929 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001930 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001931 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001932 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001933
1934 switch (plane) {
1935 case 0:
1936 case 1:
1937 break;
1938 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001939 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07001940 return -EINVAL;
1941 }
1942
1943 intel_fb = to_intel_framebuffer(fb);
1944 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001945
Chris Wilson5eddb702010-09-11 13:48:45 +01001946 reg = DSPCNTR(plane);
1947 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001948 /* Mask out pixel format bits in case we change it */
1949 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001950 switch (fb->pixel_format) {
1951 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07001952 dspcntr |= DISPPLANE_8BPP;
1953 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001954 case DRM_FORMAT_XRGB1555:
1955 case DRM_FORMAT_ARGB1555:
1956 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07001957 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001958 case DRM_FORMAT_RGB565:
1959 dspcntr |= DISPPLANE_BGRX565;
1960 break;
1961 case DRM_FORMAT_XRGB8888:
1962 case DRM_FORMAT_ARGB8888:
1963 dspcntr |= DISPPLANE_BGRX888;
1964 break;
1965 case DRM_FORMAT_XBGR8888:
1966 case DRM_FORMAT_ABGR8888:
1967 dspcntr |= DISPPLANE_RGBX888;
1968 break;
1969 case DRM_FORMAT_XRGB2101010:
1970 case DRM_FORMAT_ARGB2101010:
1971 dspcntr |= DISPPLANE_BGRX101010;
1972 break;
1973 case DRM_FORMAT_XBGR2101010:
1974 case DRM_FORMAT_ABGR2101010:
1975 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07001976 break;
1977 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01001978 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07001979 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02001980
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001981 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00001982 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07001983 dspcntr |= DISPPLANE_TILED;
1984 else
1985 dspcntr &= ~DISPPLANE_TILED;
1986 }
1987
Ville Syrjäläde1aa622013-06-07 10:47:01 +03001988 if (IS_G4X(dev))
1989 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1990
Chris Wilson5eddb702010-09-11 13:48:45 +01001991 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07001992
Daniel Vettere506a0c2012-07-05 12:17:29 +02001993 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07001994
Daniel Vetterc2c75132012-07-05 12:17:30 +02001995 if (INTEL_INFO(dev)->gen >= 4) {
1996 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00001997 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
1998 fb->bits_per_pixel / 8,
1999 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002000 linear_offset -= intel_crtc->dspaddr_offset;
2001 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002002 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002003 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002004
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002005 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2006 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2007 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002008 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002009 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002010 I915_MODIFY_DISPBASE(DSPSURF(plane),
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002011 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002012 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002013 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002014 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002015 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002016 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002017
Jesse Barnes17638cd2011-06-24 12:19:23 -07002018 return 0;
2019}
2020
2021static int ironlake_update_plane(struct drm_crtc *crtc,
2022 struct drm_framebuffer *fb, int x, int y)
2023{
2024 struct drm_device *dev = crtc->dev;
2025 struct drm_i915_private *dev_priv = dev->dev_private;
2026 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2027 struct intel_framebuffer *intel_fb;
2028 struct drm_i915_gem_object *obj;
2029 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002030 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002031 u32 dspcntr;
2032 u32 reg;
2033
2034 switch (plane) {
2035 case 0:
2036 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002037 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002038 break;
2039 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002040 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002041 return -EINVAL;
2042 }
2043
2044 intel_fb = to_intel_framebuffer(fb);
2045 obj = intel_fb->obj;
2046
2047 reg = DSPCNTR(plane);
2048 dspcntr = I915_READ(reg);
2049 /* Mask out pixel format bits in case we change it */
2050 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002051 switch (fb->pixel_format) {
2052 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002053 dspcntr |= DISPPLANE_8BPP;
2054 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002055 case DRM_FORMAT_RGB565:
2056 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002057 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002058 case DRM_FORMAT_XRGB8888:
2059 case DRM_FORMAT_ARGB8888:
2060 dspcntr |= DISPPLANE_BGRX888;
2061 break;
2062 case DRM_FORMAT_XBGR8888:
2063 case DRM_FORMAT_ABGR8888:
2064 dspcntr |= DISPPLANE_RGBX888;
2065 break;
2066 case DRM_FORMAT_XRGB2101010:
2067 case DRM_FORMAT_ARGB2101010:
2068 dspcntr |= DISPPLANE_BGRX101010;
2069 break;
2070 case DRM_FORMAT_XBGR2101010:
2071 case DRM_FORMAT_ABGR2101010:
2072 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002073 break;
2074 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002075 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002076 }
2077
2078 if (obj->tiling_mode != I915_TILING_NONE)
2079 dspcntr |= DISPPLANE_TILED;
2080 else
2081 dspcntr &= ~DISPPLANE_TILED;
2082
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002083 if (IS_HASWELL(dev))
2084 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2085 else
2086 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002087
2088 I915_WRITE(reg, dspcntr);
2089
Daniel Vettere506a0c2012-07-05 12:17:29 +02002090 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002091 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002092 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2093 fb->bits_per_pixel / 8,
2094 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002095 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002096
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002097 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2098 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2099 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002100 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002101 I915_MODIFY_DISPBASE(DSPSURF(plane),
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002102 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002103 if (IS_HASWELL(dev)) {
2104 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2105 } else {
2106 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2107 I915_WRITE(DSPLINOFF(plane), linear_offset);
2108 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002109 POSTING_READ(reg);
2110
2111 return 0;
2112}
2113
2114/* Assume fb object is pinned & idle & fenced and just update base pointers */
2115static int
2116intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2117 int x, int y, enum mode_set_atomic state)
2118{
2119 struct drm_device *dev = crtc->dev;
2120 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002121
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002122 if (dev_priv->display.disable_fbc)
2123 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002124 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002125
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002126 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002127}
2128
Ville Syrjälä96a02912013-02-18 19:08:49 +02002129void intel_display_handle_reset(struct drm_device *dev)
2130{
2131 struct drm_i915_private *dev_priv = dev->dev_private;
2132 struct drm_crtc *crtc;
2133
2134 /*
2135 * Flips in the rings have been nuked by the reset,
2136 * so complete all pending flips so that user space
2137 * will get its events and not get stuck.
2138 *
2139 * Also update the base address of all primary
2140 * planes to the the last fb to make sure we're
2141 * showing the correct fb after a reset.
2142 *
2143 * Need to make two loops over the crtcs so that we
2144 * don't try to grab a crtc mutex before the
2145 * pending_flip_queue really got woken up.
2146 */
2147
2148 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2149 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2150 enum plane plane = intel_crtc->plane;
2151
2152 intel_prepare_page_flip(dev, plane);
2153 intel_finish_page_flip_plane(dev, plane);
2154 }
2155
2156 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2157 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2158
2159 mutex_lock(&crtc->mutex);
2160 if (intel_crtc->active)
2161 dev_priv->display.update_plane(crtc, crtc->fb,
2162 crtc->x, crtc->y);
2163 mutex_unlock(&crtc->mutex);
2164 }
2165}
2166
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002167static int
Chris Wilson14667a42012-04-03 17:58:35 +01002168intel_finish_fb(struct drm_framebuffer *old_fb)
2169{
2170 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2171 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2172 bool was_interruptible = dev_priv->mm.interruptible;
2173 int ret;
2174
Chris Wilson14667a42012-04-03 17:58:35 +01002175 /* Big Hammer, we also need to ensure that any pending
2176 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2177 * current scanout is retired before unpinning the old
2178 * framebuffer.
2179 *
2180 * This should only fail upon a hung GPU, in which case we
2181 * can safely continue.
2182 */
2183 dev_priv->mm.interruptible = false;
2184 ret = i915_gem_object_finish_gpu(obj);
2185 dev_priv->mm.interruptible = was_interruptible;
2186
2187 return ret;
2188}
2189
Ville Syrjälä198598d2012-10-31 17:50:24 +02002190static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2191{
2192 struct drm_device *dev = crtc->dev;
2193 struct drm_i915_master_private *master_priv;
2194 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2195
2196 if (!dev->primary->master)
2197 return;
2198
2199 master_priv = dev->primary->master->driver_priv;
2200 if (!master_priv->sarea_priv)
2201 return;
2202
2203 switch (intel_crtc->pipe) {
2204 case 0:
2205 master_priv->sarea_priv->pipeA_x = x;
2206 master_priv->sarea_priv->pipeA_y = y;
2207 break;
2208 case 1:
2209 master_priv->sarea_priv->pipeB_x = x;
2210 master_priv->sarea_priv->pipeB_y = y;
2211 break;
2212 default:
2213 break;
2214 }
2215}
2216
Chris Wilson14667a42012-04-03 17:58:35 +01002217static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002218intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002219 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002220{
2221 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002222 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002223 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002224 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002225 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002226
2227 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002228 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002229 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002230 return 0;
2231 }
2232
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002233 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002234 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2235 plane_name(intel_crtc->plane),
2236 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002237 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002238 }
2239
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002240 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002241 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002242 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002243 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002244 if (ret != 0) {
2245 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002246 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002247 return ret;
2248 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002249
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002250 /* Update pipe size and adjust fitter if needed */
2251 if (i915_fastboot) {
2252 I915_WRITE(PIPESRC(intel_crtc->pipe),
2253 ((crtc->mode.hdisplay - 1) << 16) |
2254 (crtc->mode.vdisplay - 1));
2255 if (!intel_crtc->config.pch_pfit.size &&
2256 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2257 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2258 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2259 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2260 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2261 }
2262 }
2263
Daniel Vetter94352cf2012-07-05 22:51:56 +02002264 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002265 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002266 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002267 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002268 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002269 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002270 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002271
Daniel Vetter94352cf2012-07-05 22:51:56 +02002272 old_fb = crtc->fb;
2273 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002274 crtc->x = x;
2275 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002276
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002277 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002278 if (intel_crtc->active && old_fb != fb)
2279 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002280 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002281 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002282
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002283 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002284 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002285 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002286
Ville Syrjälä198598d2012-10-31 17:50:24 +02002287 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002288
2289 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002290}
2291
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002292static void intel_fdi_normal_train(struct drm_crtc *crtc)
2293{
2294 struct drm_device *dev = crtc->dev;
2295 struct drm_i915_private *dev_priv = dev->dev_private;
2296 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2297 int pipe = intel_crtc->pipe;
2298 u32 reg, temp;
2299
2300 /* enable normal train */
2301 reg = FDI_TX_CTL(pipe);
2302 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002303 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002304 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2305 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002306 } else {
2307 temp &= ~FDI_LINK_TRAIN_NONE;
2308 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002309 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002310 I915_WRITE(reg, temp);
2311
2312 reg = FDI_RX_CTL(pipe);
2313 temp = I915_READ(reg);
2314 if (HAS_PCH_CPT(dev)) {
2315 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2316 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2317 } else {
2318 temp &= ~FDI_LINK_TRAIN_NONE;
2319 temp |= FDI_LINK_TRAIN_NONE;
2320 }
2321 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2322
2323 /* wait one idle pattern time */
2324 POSTING_READ(reg);
2325 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002326
2327 /* IVB wants error correction enabled */
2328 if (IS_IVYBRIDGE(dev))
2329 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2330 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002331}
2332
Daniel Vetter1e833f42013-02-19 22:31:57 +01002333static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
2334{
2335 return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
2336}
2337
Daniel Vetter01a415f2012-10-27 15:58:40 +02002338static void ivb_modeset_global_resources(struct drm_device *dev)
2339{
2340 struct drm_i915_private *dev_priv = dev->dev_private;
2341 struct intel_crtc *pipe_B_crtc =
2342 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2343 struct intel_crtc *pipe_C_crtc =
2344 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2345 uint32_t temp;
2346
Daniel Vetter1e833f42013-02-19 22:31:57 +01002347 /*
2348 * When everything is off disable fdi C so that we could enable fdi B
2349 * with all lanes. Note that we don't care about enabled pipes without
2350 * an enabled pch encoder.
2351 */
2352 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2353 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002354 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2355 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2356
2357 temp = I915_READ(SOUTH_CHICKEN1);
2358 temp &= ~FDI_BC_BIFURCATION_SELECT;
2359 DRM_DEBUG_KMS("disabling fdi C rx\n");
2360 I915_WRITE(SOUTH_CHICKEN1, temp);
2361 }
2362}
2363
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002364/* The FDI link training functions for ILK/Ibexpeak. */
2365static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2366{
2367 struct drm_device *dev = crtc->dev;
2368 struct drm_i915_private *dev_priv = dev->dev_private;
2369 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2370 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002371 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002372 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002373
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002374 /* FDI needs bits from pipe & plane first */
2375 assert_pipe_enabled(dev_priv, pipe);
2376 assert_plane_enabled(dev_priv, plane);
2377
Adam Jacksone1a44742010-06-25 15:32:14 -04002378 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2379 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002380 reg = FDI_RX_IMR(pipe);
2381 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002382 temp &= ~FDI_RX_SYMBOL_LOCK;
2383 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002384 I915_WRITE(reg, temp);
2385 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002386 udelay(150);
2387
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002388 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002389 reg = FDI_TX_CTL(pipe);
2390 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002391 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2392 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002393 temp &= ~FDI_LINK_TRAIN_NONE;
2394 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002395 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002396
Chris Wilson5eddb702010-09-11 13:48:45 +01002397 reg = FDI_RX_CTL(pipe);
2398 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002399 temp &= ~FDI_LINK_TRAIN_NONE;
2400 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002401 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2402
2403 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002404 udelay(150);
2405
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002406 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002407 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2408 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2409 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002410
Chris Wilson5eddb702010-09-11 13:48:45 +01002411 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002412 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002413 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002414 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2415
2416 if ((temp & FDI_RX_BIT_LOCK)) {
2417 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002418 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002419 break;
2420 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002421 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002422 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002423 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002424
2425 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002426 reg = FDI_TX_CTL(pipe);
2427 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002428 temp &= ~FDI_LINK_TRAIN_NONE;
2429 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002430 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002431
Chris Wilson5eddb702010-09-11 13:48:45 +01002432 reg = FDI_RX_CTL(pipe);
2433 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002434 temp &= ~FDI_LINK_TRAIN_NONE;
2435 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002436 I915_WRITE(reg, temp);
2437
2438 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002439 udelay(150);
2440
Chris Wilson5eddb702010-09-11 13:48:45 +01002441 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002442 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002443 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002444 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2445
2446 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002447 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002448 DRM_DEBUG_KMS("FDI train 2 done.\n");
2449 break;
2450 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002451 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002452 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002453 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002454
2455 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002456
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002457}
2458
Akshay Joshi0206e352011-08-16 15:34:10 -04002459static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002460 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2461 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2462 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2463 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2464};
2465
2466/* The FDI link training functions for SNB/Cougarpoint. */
2467static void gen6_fdi_link_train(struct drm_crtc *crtc)
2468{
2469 struct drm_device *dev = crtc->dev;
2470 struct drm_i915_private *dev_priv = dev->dev_private;
2471 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2472 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002473 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002474
Adam Jacksone1a44742010-06-25 15:32:14 -04002475 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2476 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002477 reg = FDI_RX_IMR(pipe);
2478 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002479 temp &= ~FDI_RX_SYMBOL_LOCK;
2480 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002481 I915_WRITE(reg, temp);
2482
2483 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002484 udelay(150);
2485
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002486 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002487 reg = FDI_TX_CTL(pipe);
2488 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002489 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2490 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002491 temp &= ~FDI_LINK_TRAIN_NONE;
2492 temp |= FDI_LINK_TRAIN_PATTERN_1;
2493 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2494 /* SNB-B */
2495 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002496 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002497
Daniel Vetterd74cf322012-10-26 10:58:13 +02002498 I915_WRITE(FDI_RX_MISC(pipe),
2499 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2500
Chris Wilson5eddb702010-09-11 13:48:45 +01002501 reg = FDI_RX_CTL(pipe);
2502 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002503 if (HAS_PCH_CPT(dev)) {
2504 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2505 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2506 } else {
2507 temp &= ~FDI_LINK_TRAIN_NONE;
2508 temp |= FDI_LINK_TRAIN_PATTERN_1;
2509 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002510 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2511
2512 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002513 udelay(150);
2514
Akshay Joshi0206e352011-08-16 15:34:10 -04002515 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002516 reg = FDI_TX_CTL(pipe);
2517 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002518 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2519 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002520 I915_WRITE(reg, temp);
2521
2522 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002523 udelay(500);
2524
Sean Paulfa37d392012-03-02 12:53:39 -05002525 for (retry = 0; retry < 5; retry++) {
2526 reg = FDI_RX_IIR(pipe);
2527 temp = I915_READ(reg);
2528 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2529 if (temp & FDI_RX_BIT_LOCK) {
2530 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2531 DRM_DEBUG_KMS("FDI train 1 done.\n");
2532 break;
2533 }
2534 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002535 }
Sean Paulfa37d392012-03-02 12:53:39 -05002536 if (retry < 5)
2537 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002538 }
2539 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002540 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002541
2542 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002543 reg = FDI_TX_CTL(pipe);
2544 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002545 temp &= ~FDI_LINK_TRAIN_NONE;
2546 temp |= FDI_LINK_TRAIN_PATTERN_2;
2547 if (IS_GEN6(dev)) {
2548 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2549 /* SNB-B */
2550 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2551 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002552 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002553
Chris Wilson5eddb702010-09-11 13:48:45 +01002554 reg = FDI_RX_CTL(pipe);
2555 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002556 if (HAS_PCH_CPT(dev)) {
2557 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2558 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2559 } else {
2560 temp &= ~FDI_LINK_TRAIN_NONE;
2561 temp |= FDI_LINK_TRAIN_PATTERN_2;
2562 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002563 I915_WRITE(reg, temp);
2564
2565 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002566 udelay(150);
2567
Akshay Joshi0206e352011-08-16 15:34:10 -04002568 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002569 reg = FDI_TX_CTL(pipe);
2570 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002571 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2572 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002573 I915_WRITE(reg, temp);
2574
2575 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002576 udelay(500);
2577
Sean Paulfa37d392012-03-02 12:53:39 -05002578 for (retry = 0; retry < 5; retry++) {
2579 reg = FDI_RX_IIR(pipe);
2580 temp = I915_READ(reg);
2581 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2582 if (temp & FDI_RX_SYMBOL_LOCK) {
2583 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2584 DRM_DEBUG_KMS("FDI train 2 done.\n");
2585 break;
2586 }
2587 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002588 }
Sean Paulfa37d392012-03-02 12:53:39 -05002589 if (retry < 5)
2590 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002591 }
2592 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002593 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002594
2595 DRM_DEBUG_KMS("FDI train done.\n");
2596}
2597
Jesse Barnes357555c2011-04-28 15:09:55 -07002598/* Manual link training for Ivy Bridge A0 parts */
2599static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2600{
2601 struct drm_device *dev = crtc->dev;
2602 struct drm_i915_private *dev_priv = dev->dev_private;
2603 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2604 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002605 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07002606
2607 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2608 for train result */
2609 reg = FDI_RX_IMR(pipe);
2610 temp = I915_READ(reg);
2611 temp &= ~FDI_RX_SYMBOL_LOCK;
2612 temp &= ~FDI_RX_BIT_LOCK;
2613 I915_WRITE(reg, temp);
2614
2615 POSTING_READ(reg);
2616 udelay(150);
2617
Daniel Vetter01a415f2012-10-27 15:58:40 +02002618 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2619 I915_READ(FDI_RX_IIR(pipe)));
2620
Jesse Barnes139ccd32013-08-19 11:04:55 -07002621 /* Try each vswing and preemphasis setting twice before moving on */
2622 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2623 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07002624 reg = FDI_TX_CTL(pipe);
2625 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002626 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2627 temp &= ~FDI_TX_ENABLE;
2628 I915_WRITE(reg, temp);
2629
2630 reg = FDI_RX_CTL(pipe);
2631 temp = I915_READ(reg);
2632 temp &= ~FDI_LINK_TRAIN_AUTO;
2633 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2634 temp &= ~FDI_RX_ENABLE;
2635 I915_WRITE(reg, temp);
2636
2637 /* enable CPU FDI TX and PCH FDI RX */
2638 reg = FDI_TX_CTL(pipe);
2639 temp = I915_READ(reg);
2640 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2641 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2642 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07002643 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002644 temp |= snb_b_fdi_train_param[j/2];
2645 temp |= FDI_COMPOSITE_SYNC;
2646 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2647
2648 I915_WRITE(FDI_RX_MISC(pipe),
2649 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2650
2651 reg = FDI_RX_CTL(pipe);
2652 temp = I915_READ(reg);
2653 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2654 temp |= FDI_COMPOSITE_SYNC;
2655 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2656
2657 POSTING_READ(reg);
2658 udelay(1); /* should be 0.5us */
2659
2660 for (i = 0; i < 4; i++) {
2661 reg = FDI_RX_IIR(pipe);
2662 temp = I915_READ(reg);
2663 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2664
2665 if (temp & FDI_RX_BIT_LOCK ||
2666 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2667 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2668 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2669 i);
2670 break;
2671 }
2672 udelay(1); /* should be 0.5us */
2673 }
2674 if (i == 4) {
2675 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2676 continue;
2677 }
2678
2679 /* Train 2 */
2680 reg = FDI_TX_CTL(pipe);
2681 temp = I915_READ(reg);
2682 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2683 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2684 I915_WRITE(reg, temp);
2685
2686 reg = FDI_RX_CTL(pipe);
2687 temp = I915_READ(reg);
2688 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2689 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07002690 I915_WRITE(reg, temp);
2691
2692 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002693 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002694
Jesse Barnes139ccd32013-08-19 11:04:55 -07002695 for (i = 0; i < 4; i++) {
2696 reg = FDI_RX_IIR(pipe);
2697 temp = I915_READ(reg);
2698 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07002699
Jesse Barnes139ccd32013-08-19 11:04:55 -07002700 if (temp & FDI_RX_SYMBOL_LOCK ||
2701 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2702 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2703 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2704 i);
2705 goto train_done;
2706 }
2707 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002708 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07002709 if (i == 4)
2710 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07002711 }
Jesse Barnes357555c2011-04-28 15:09:55 -07002712
Jesse Barnes139ccd32013-08-19 11:04:55 -07002713train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07002714 DRM_DEBUG_KMS("FDI train done.\n");
2715}
2716
Daniel Vetter88cefb62012-08-12 19:27:14 +02002717static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002718{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002719 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002720 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002721 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002722 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002723
Jesse Barnesc64e3112010-09-10 11:27:03 -07002724
Jesse Barnes0e23b992010-09-10 11:10:00 -07002725 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002726 reg = FDI_RX_CTL(pipe);
2727 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002728 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2729 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002730 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002731 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2732
2733 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002734 udelay(200);
2735
2736 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002737 temp = I915_READ(reg);
2738 I915_WRITE(reg, temp | FDI_PCDCLK);
2739
2740 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002741 udelay(200);
2742
Paulo Zanoni20749732012-11-23 15:30:38 -02002743 /* Enable CPU FDI TX PLL, always on for Ironlake */
2744 reg = FDI_TX_CTL(pipe);
2745 temp = I915_READ(reg);
2746 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2747 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002748
Paulo Zanoni20749732012-11-23 15:30:38 -02002749 POSTING_READ(reg);
2750 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002751 }
2752}
2753
Daniel Vetter88cefb62012-08-12 19:27:14 +02002754static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2755{
2756 struct drm_device *dev = intel_crtc->base.dev;
2757 struct drm_i915_private *dev_priv = dev->dev_private;
2758 int pipe = intel_crtc->pipe;
2759 u32 reg, temp;
2760
2761 /* Switch from PCDclk to Rawclk */
2762 reg = FDI_RX_CTL(pipe);
2763 temp = I915_READ(reg);
2764 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2765
2766 /* Disable CPU FDI TX PLL */
2767 reg = FDI_TX_CTL(pipe);
2768 temp = I915_READ(reg);
2769 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2770
2771 POSTING_READ(reg);
2772 udelay(100);
2773
2774 reg = FDI_RX_CTL(pipe);
2775 temp = I915_READ(reg);
2776 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2777
2778 /* Wait for the clocks to turn off. */
2779 POSTING_READ(reg);
2780 udelay(100);
2781}
2782
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002783static void ironlake_fdi_disable(struct drm_crtc *crtc)
2784{
2785 struct drm_device *dev = crtc->dev;
2786 struct drm_i915_private *dev_priv = dev->dev_private;
2787 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2788 int pipe = intel_crtc->pipe;
2789 u32 reg, temp;
2790
2791 /* disable CPU FDI tx and PCH FDI rx */
2792 reg = FDI_TX_CTL(pipe);
2793 temp = I915_READ(reg);
2794 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2795 POSTING_READ(reg);
2796
2797 reg = FDI_RX_CTL(pipe);
2798 temp = I915_READ(reg);
2799 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002800 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002801 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2802
2803 POSTING_READ(reg);
2804 udelay(100);
2805
2806 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002807 if (HAS_PCH_IBX(dev)) {
2808 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002809 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002810
2811 /* still set train pattern 1 */
2812 reg = FDI_TX_CTL(pipe);
2813 temp = I915_READ(reg);
2814 temp &= ~FDI_LINK_TRAIN_NONE;
2815 temp |= FDI_LINK_TRAIN_PATTERN_1;
2816 I915_WRITE(reg, temp);
2817
2818 reg = FDI_RX_CTL(pipe);
2819 temp = I915_READ(reg);
2820 if (HAS_PCH_CPT(dev)) {
2821 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2822 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2823 } else {
2824 temp &= ~FDI_LINK_TRAIN_NONE;
2825 temp |= FDI_LINK_TRAIN_PATTERN_1;
2826 }
2827 /* BPC in FDI rx is consistent with that in PIPECONF */
2828 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002829 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002830 I915_WRITE(reg, temp);
2831
2832 POSTING_READ(reg);
2833 udelay(100);
2834}
2835
Chris Wilson5bb61642012-09-27 21:25:58 +01002836static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2837{
2838 struct drm_device *dev = crtc->dev;
2839 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002840 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002841 unsigned long flags;
2842 bool pending;
2843
Ville Syrjälä10d83732013-01-29 18:13:34 +02002844 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2845 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002846 return false;
2847
2848 spin_lock_irqsave(&dev->event_lock, flags);
2849 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2850 spin_unlock_irqrestore(&dev->event_lock, flags);
2851
2852 return pending;
2853}
2854
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002855static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2856{
Chris Wilson0f911282012-04-17 10:05:38 +01002857 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002858 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002859
2860 if (crtc->fb == NULL)
2861 return;
2862
Daniel Vetter2c10d572012-12-20 21:24:07 +01002863 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2864
Chris Wilson5bb61642012-09-27 21:25:58 +01002865 wait_event(dev_priv->pending_flip_queue,
2866 !intel_crtc_has_pending_flip(crtc));
2867
Chris Wilson0f911282012-04-17 10:05:38 +01002868 mutex_lock(&dev->struct_mutex);
2869 intel_finish_fb(crtc->fb);
2870 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002871}
2872
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002873/* Program iCLKIP clock to the desired frequency */
2874static void lpt_program_iclkip(struct drm_crtc *crtc)
2875{
2876 struct drm_device *dev = crtc->dev;
2877 struct drm_i915_private *dev_priv = dev->dev_private;
2878 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2879 u32 temp;
2880
Daniel Vetter09153002012-12-12 14:06:44 +01002881 mutex_lock(&dev_priv->dpio_lock);
2882
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002883 /* It is necessary to ungate the pixclk gate prior to programming
2884 * the divisors, and gate it back when it is done.
2885 */
2886 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2887
2888 /* Disable SSCCTL */
2889 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002890 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2891 SBI_SSCCTL_DISABLE,
2892 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002893
2894 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2895 if (crtc->mode.clock == 20000) {
2896 auxdiv = 1;
2897 divsel = 0x41;
2898 phaseinc = 0x20;
2899 } else {
2900 /* The iCLK virtual clock root frequency is in MHz,
2901 * but the crtc->mode.clock in in KHz. To get the divisors,
2902 * it is necessary to divide one by another, so we
2903 * convert the virtual clock precision to KHz here for higher
2904 * precision.
2905 */
2906 u32 iclk_virtual_root_freq = 172800 * 1000;
2907 u32 iclk_pi_range = 64;
2908 u32 desired_divisor, msb_divisor_value, pi_value;
2909
2910 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2911 msb_divisor_value = desired_divisor / iclk_pi_range;
2912 pi_value = desired_divisor % iclk_pi_range;
2913
2914 auxdiv = 0;
2915 divsel = msb_divisor_value - 2;
2916 phaseinc = pi_value;
2917 }
2918
2919 /* This should not happen with any sane values */
2920 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2921 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2922 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2923 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2924
2925 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2926 crtc->mode.clock,
2927 auxdiv,
2928 divsel,
2929 phasedir,
2930 phaseinc);
2931
2932 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002933 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002934 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2935 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2936 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2937 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2938 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2939 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002940 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002941
2942 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002943 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002944 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2945 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002946 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002947
2948 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002949 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002950 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002951 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002952
2953 /* Wait for initialization time */
2954 udelay(24);
2955
2956 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01002957
2958 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002959}
2960
Daniel Vetter275f01b22013-05-03 11:49:47 +02002961static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
2962 enum pipe pch_transcoder)
2963{
2964 struct drm_device *dev = crtc->base.dev;
2965 struct drm_i915_private *dev_priv = dev->dev_private;
2966 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2967
2968 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
2969 I915_READ(HTOTAL(cpu_transcoder)));
2970 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
2971 I915_READ(HBLANK(cpu_transcoder)));
2972 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
2973 I915_READ(HSYNC(cpu_transcoder)));
2974
2975 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
2976 I915_READ(VTOTAL(cpu_transcoder)));
2977 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
2978 I915_READ(VBLANK(cpu_transcoder)));
2979 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
2980 I915_READ(VSYNC(cpu_transcoder)));
2981 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
2982 I915_READ(VSYNCSHIFT(cpu_transcoder)));
2983}
2984
Jesse Barnesf67a5592011-01-05 10:31:48 -08002985/*
2986 * Enable PCH resources required for PCH ports:
2987 * - PCH PLLs
2988 * - FDI training & RX/TX
2989 * - update transcoder timings
2990 * - DP transcoding bits
2991 * - transcoder
2992 */
2993static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002994{
2995 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002996 struct drm_i915_private *dev_priv = dev->dev_private;
2997 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2998 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002999 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003000
Daniel Vetterab9412b2013-05-03 11:49:46 +02003001 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003002
Daniel Vettercd986ab2012-10-26 10:58:12 +02003003 /* Write the TU size bits before fdi link training, so that error
3004 * detection works. */
3005 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3006 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3007
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003008 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003009 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003010
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003011 /* We need to program the right clock selection before writing the pixel
3012 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003013 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003014 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003015
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003016 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003017 temp |= TRANS_DPLL_ENABLE(pipe);
3018 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003019 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003020 temp |= sel;
3021 else
3022 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003023 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003024 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003025
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003026 /* XXX: pch pll's can be enabled any time before we enable the PCH
3027 * transcoder, and we actually should do this to not upset any PCH
3028 * transcoder that already use the clock when we share it.
3029 *
3030 * Note that enable_shared_dpll tries to do the right thing, but
3031 * get_shared_dpll unconditionally resets the pll - we need that to have
3032 * the right LVDS enable sequence. */
3033 ironlake_enable_shared_dpll(intel_crtc);
3034
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003035 /* set transcoder timing, panel must allow it */
3036 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003037 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003038
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003039 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003040
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003041 /* For PCH DP, enable TRANS_DP_CTL */
3042 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003043 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3044 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003045 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003046 reg = TRANS_DP_CTL(pipe);
3047 temp = I915_READ(reg);
3048 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003049 TRANS_DP_SYNC_MASK |
3050 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003051 temp |= (TRANS_DP_OUTPUT_ENABLE |
3052 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003053 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003054
3055 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003056 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003057 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003058 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003059
3060 switch (intel_trans_dp_port_sel(crtc)) {
3061 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003062 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003063 break;
3064 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003065 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003066 break;
3067 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003068 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003069 break;
3070 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003071 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003072 }
3073
Chris Wilson5eddb702010-09-11 13:48:45 +01003074 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003075 }
3076
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003077 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003078}
3079
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003080static void lpt_pch_enable(struct drm_crtc *crtc)
3081{
3082 struct drm_device *dev = crtc->dev;
3083 struct drm_i915_private *dev_priv = dev->dev_private;
3084 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003085 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003086
Daniel Vetterab9412b2013-05-03 11:49:46 +02003087 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003088
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003089 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003090
Paulo Zanoni0540e482012-10-31 18:12:40 -02003091 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003092 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003093
Paulo Zanoni937bb612012-10-31 18:12:47 -02003094 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003095}
3096
Daniel Vettere2b78262013-06-07 23:10:03 +02003097static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003098{
Daniel Vettere2b78262013-06-07 23:10:03 +02003099 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003100
3101 if (pll == NULL)
3102 return;
3103
3104 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003105 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003106 return;
3107 }
3108
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003109 if (--pll->refcount == 0) {
3110 WARN_ON(pll->on);
3111 WARN_ON(pll->active);
3112 }
3113
Daniel Vettera43f6e02013-06-07 23:10:32 +02003114 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003115}
3116
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003117static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003118{
Daniel Vettere2b78262013-06-07 23:10:03 +02003119 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3120 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3121 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003122
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003123 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003124 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3125 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003126 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003127 }
3128
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003129 if (HAS_PCH_IBX(dev_priv->dev)) {
3130 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003131 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003132 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003133
Daniel Vetter46edb022013-06-05 13:34:12 +02003134 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3135 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003136
3137 goto found;
3138 }
3139
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003140 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3141 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003142
3143 /* Only want to check enabled timings first */
3144 if (pll->refcount == 0)
3145 continue;
3146
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003147 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3148 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003149 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003150 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003151 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003152
3153 goto found;
3154 }
3155 }
3156
3157 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003158 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3159 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003160 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003161 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3162 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003163 goto found;
3164 }
3165 }
3166
3167 return NULL;
3168
3169found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003170 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003171 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3172 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003173
Daniel Vettercdbd2312013-06-05 13:34:03 +02003174 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003175 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3176 sizeof(pll->hw_state));
3177
Daniel Vetter46edb022013-06-05 13:34:12 +02003178 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003179 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003180 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003181
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003182 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003183 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003184 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003185
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003186 return pll;
3187}
3188
Daniel Vettera1520312013-05-03 11:49:50 +02003189static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003190{
3191 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003192 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003193 u32 temp;
3194
3195 temp = I915_READ(dslreg);
3196 udelay(500);
3197 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003198 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003199 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003200 }
3201}
3202
Jesse Barnesb074cec2013-04-25 12:55:02 -07003203static void ironlake_pfit_enable(struct intel_crtc *crtc)
3204{
3205 struct drm_device *dev = crtc->base.dev;
3206 struct drm_i915_private *dev_priv = dev->dev_private;
3207 int pipe = crtc->pipe;
3208
Jesse Barnes0ef37f32013-05-03 13:26:37 -07003209 if (crtc->config.pch_pfit.size) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003210 /* Force use of hard-coded filter coefficients
3211 * as some pre-programmed values are broken,
3212 * e.g. x201.
3213 */
3214 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3215 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3216 PF_PIPE_SEL_IVB(pipe));
3217 else
3218 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3219 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3220 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003221 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003222}
3223
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003224static void intel_enable_planes(struct drm_crtc *crtc)
3225{
3226 struct drm_device *dev = crtc->dev;
3227 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3228 struct intel_plane *intel_plane;
3229
3230 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3231 if (intel_plane->pipe == pipe)
3232 intel_plane_restore(&intel_plane->base);
3233}
3234
3235static void intel_disable_planes(struct drm_crtc *crtc)
3236{
3237 struct drm_device *dev = crtc->dev;
3238 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3239 struct intel_plane *intel_plane;
3240
3241 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3242 if (intel_plane->pipe == pipe)
3243 intel_plane_disable(&intel_plane->base);
3244}
3245
Jesse Barnesf67a5592011-01-05 10:31:48 -08003246static void ironlake_crtc_enable(struct drm_crtc *crtc)
3247{
3248 struct drm_device *dev = crtc->dev;
3249 struct drm_i915_private *dev_priv = dev->dev_private;
3250 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003251 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003252 int pipe = intel_crtc->pipe;
3253 int plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003254
Daniel Vetter08a48462012-07-02 11:43:47 +02003255 WARN_ON(!crtc->enabled);
3256
Jesse Barnesf67a5592011-01-05 10:31:48 -08003257 if (intel_crtc->active)
3258 return;
3259
3260 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003261
3262 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3263 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3264
Jesse Barnesf67a5592011-01-05 10:31:48 -08003265 intel_update_watermarks(dev);
3266
Daniel Vetterf6736a12013-06-05 13:34:30 +02003267 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003268 if (encoder->pre_enable)
3269 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003270
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003271 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003272 /* Note: FDI PLL enabling _must_ be done before we enable the
3273 * cpu pipes, hence this is separate from all the other fdi/pch
3274 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003275 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003276 } else {
3277 assert_fdi_tx_disabled(dev_priv, pipe);
3278 assert_fdi_rx_disabled(dev_priv, pipe);
3279 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003280
Jesse Barnesb074cec2013-04-25 12:55:02 -07003281 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003282
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003283 /*
3284 * On ILK+ LUT must be loaded before the pipe is running but with
3285 * clocks enabled
3286 */
3287 intel_crtc_load_lut(crtc);
3288
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003289 intel_enable_pipe(dev_priv, pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03003290 intel_crtc->config.has_pch_encoder, false);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003291 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003292 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003293 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003294
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003295 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003296 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003297
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003298 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003299 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003300 mutex_unlock(&dev->struct_mutex);
3301
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003302 for_each_encoder_on_crtc(dev, crtc, encoder)
3303 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003304
3305 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003306 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003307
3308 /*
3309 * There seems to be a race in PCH platform hw (at least on some
3310 * outputs) where an enabled pipe still completes any pageflip right
3311 * away (as if the pipe is off) instead of waiting for vblank. As soon
3312 * as the first vblank happend, everything works as expected. Hence just
3313 * wait for one vblank before returning to avoid strange things
3314 * happening.
3315 */
3316 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003317}
3318
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003319/* IPS only exists on ULT machines and is tied to pipe A. */
3320static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3321{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003322 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003323}
3324
3325static void hsw_enable_ips(struct intel_crtc *crtc)
3326{
3327 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3328
3329 if (!crtc->config.ips_enabled)
3330 return;
3331
3332 /* We can only enable IPS after we enable a plane and wait for a vblank.
3333 * We guarantee that the plane is enabled by calling intel_enable_ips
3334 * only after intel_enable_plane. And intel_enable_plane already waits
3335 * for a vblank, so all we need to do here is to enable the IPS bit. */
3336 assert_plane_enabled(dev_priv, crtc->plane);
3337 I915_WRITE(IPS_CTL, IPS_ENABLE);
3338}
3339
3340static void hsw_disable_ips(struct intel_crtc *crtc)
3341{
3342 struct drm_device *dev = crtc->base.dev;
3343 struct drm_i915_private *dev_priv = dev->dev_private;
3344
3345 if (!crtc->config.ips_enabled)
3346 return;
3347
3348 assert_plane_enabled(dev_priv, crtc->plane);
3349 I915_WRITE(IPS_CTL, 0);
3350
3351 /* We need to wait for a vblank before we can disable the plane. */
3352 intel_wait_for_vblank(dev, crtc->pipe);
3353}
3354
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003355static void haswell_crtc_enable(struct drm_crtc *crtc)
3356{
3357 struct drm_device *dev = crtc->dev;
3358 struct drm_i915_private *dev_priv = dev->dev_private;
3359 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3360 struct intel_encoder *encoder;
3361 int pipe = intel_crtc->pipe;
3362 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003363
3364 WARN_ON(!crtc->enabled);
3365
3366 if (intel_crtc->active)
3367 return;
3368
3369 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003370
3371 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3372 if (intel_crtc->config.has_pch_encoder)
3373 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3374
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003375 intel_update_watermarks(dev);
3376
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003377 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003378 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003379
3380 for_each_encoder_on_crtc(dev, crtc, encoder)
3381 if (encoder->pre_enable)
3382 encoder->pre_enable(encoder);
3383
Paulo Zanoni1f544382012-10-24 11:32:00 -02003384 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003385
Jesse Barnesb074cec2013-04-25 12:55:02 -07003386 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003387
3388 /*
3389 * On ILK+ LUT must be loaded before the pipe is running but with
3390 * clocks enabled
3391 */
3392 intel_crtc_load_lut(crtc);
3393
Paulo Zanoni1f544382012-10-24 11:32:00 -02003394 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003395 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003396
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003397 intel_enable_pipe(dev_priv, pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03003398 intel_crtc->config.has_pch_encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003399 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003400 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003401 intel_crtc_update_cursor(crtc, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003402
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003403 hsw_enable_ips(intel_crtc);
3404
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003405 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003406 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003407
3408 mutex_lock(&dev->struct_mutex);
3409 intel_update_fbc(dev);
3410 mutex_unlock(&dev->struct_mutex);
3411
Jani Nikula8807e552013-08-30 19:40:32 +03003412 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003413 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003414 intel_opregion_notify_encoder(encoder, true);
3415 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003416
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003417 /*
3418 * There seems to be a race in PCH platform hw (at least on some
3419 * outputs) where an enabled pipe still completes any pageflip right
3420 * away (as if the pipe is off) instead of waiting for vblank. As soon
3421 * as the first vblank happend, everything works as expected. Hence just
3422 * wait for one vblank before returning to avoid strange things
3423 * happening.
3424 */
3425 intel_wait_for_vblank(dev, intel_crtc->pipe);
3426}
3427
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003428static void ironlake_pfit_disable(struct intel_crtc *crtc)
3429{
3430 struct drm_device *dev = crtc->base.dev;
3431 struct drm_i915_private *dev_priv = dev->dev_private;
3432 int pipe = crtc->pipe;
3433
3434 /* To avoid upsetting the power well on haswell only disable the pfit if
3435 * it's in use. The hw state code will make sure we get this right. */
3436 if (crtc->config.pch_pfit.size) {
3437 I915_WRITE(PF_CTL(pipe), 0);
3438 I915_WRITE(PF_WIN_POS(pipe), 0);
3439 I915_WRITE(PF_WIN_SZ(pipe), 0);
3440 }
3441}
3442
Jesse Barnes6be4a602010-09-10 10:26:01 -07003443static void ironlake_crtc_disable(struct drm_crtc *crtc)
3444{
3445 struct drm_device *dev = crtc->dev;
3446 struct drm_i915_private *dev_priv = dev->dev_private;
3447 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003448 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003449 int pipe = intel_crtc->pipe;
3450 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003451 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003452
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003453
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003454 if (!intel_crtc->active)
3455 return;
3456
Daniel Vetterea9d7582012-07-10 10:42:52 +02003457 for_each_encoder_on_crtc(dev, crtc, encoder)
3458 encoder->disable(encoder);
3459
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003460 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003461 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003462
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003463 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003464 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003465
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003466 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003467 intel_disable_planes(crtc);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003468 intel_disable_plane(dev_priv, plane, pipe);
3469
Daniel Vetterd925c592013-06-05 13:34:04 +02003470 if (intel_crtc->config.has_pch_encoder)
3471 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3472
Jesse Barnesb24e7172011-01-04 15:09:30 -08003473 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003474
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003475 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003476
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003477 for_each_encoder_on_crtc(dev, crtc, encoder)
3478 if (encoder->post_disable)
3479 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003480
Daniel Vetterd925c592013-06-05 13:34:04 +02003481 if (intel_crtc->config.has_pch_encoder) {
3482 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003483
Daniel Vetterd925c592013-06-05 13:34:04 +02003484 ironlake_disable_pch_transcoder(dev_priv, pipe);
3485 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003486
Daniel Vetterd925c592013-06-05 13:34:04 +02003487 if (HAS_PCH_CPT(dev)) {
3488 /* disable TRANS_DP_CTL */
3489 reg = TRANS_DP_CTL(pipe);
3490 temp = I915_READ(reg);
3491 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3492 TRANS_DP_PORT_SEL_MASK);
3493 temp |= TRANS_DP_PORT_SEL_NONE;
3494 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003495
Daniel Vetterd925c592013-06-05 13:34:04 +02003496 /* disable DPLL_SEL */
3497 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003498 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003499 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003500 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003501
3502 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003503 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003504
3505 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003506 }
3507
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003508 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003509 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003510
3511 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003512 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003513 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003514}
3515
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003516static void haswell_crtc_disable(struct drm_crtc *crtc)
3517{
3518 struct drm_device *dev = crtc->dev;
3519 struct drm_i915_private *dev_priv = dev->dev_private;
3520 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3521 struct intel_encoder *encoder;
3522 int pipe = intel_crtc->pipe;
3523 int plane = intel_crtc->plane;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003524 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003525
3526 if (!intel_crtc->active)
3527 return;
3528
Jani Nikula8807e552013-08-30 19:40:32 +03003529 for_each_encoder_on_crtc(dev, crtc, encoder) {
3530 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003531 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003532 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003533
3534 intel_crtc_wait_for_pending_flips(crtc);
3535 drm_vblank_off(dev, pipe);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003536
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003537 /* FBC must be disabled before disabling the plane on HSW. */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003538 if (dev_priv->fbc.plane == plane)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003539 intel_disable_fbc(dev);
3540
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003541 hsw_disable_ips(intel_crtc);
3542
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003543 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003544 intel_disable_planes(crtc);
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003545 intel_disable_plane(dev_priv, plane, pipe);
3546
Paulo Zanoni86642812013-04-12 17:57:57 -03003547 if (intel_crtc->config.has_pch_encoder)
3548 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003549 intel_disable_pipe(dev_priv, pipe);
3550
Paulo Zanoniad80a812012-10-24 16:06:19 -02003551 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003552
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003553 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003554
Paulo Zanoni1f544382012-10-24 11:32:00 -02003555 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003556
3557 for_each_encoder_on_crtc(dev, crtc, encoder)
3558 if (encoder->post_disable)
3559 encoder->post_disable(encoder);
3560
Daniel Vetter88adfff2013-03-28 10:42:01 +01003561 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003562 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003563 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003564 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003565 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003566
3567 intel_crtc->active = false;
3568 intel_update_watermarks(dev);
3569
3570 mutex_lock(&dev->struct_mutex);
3571 intel_update_fbc(dev);
3572 mutex_unlock(&dev->struct_mutex);
3573}
3574
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003575static void ironlake_crtc_off(struct drm_crtc *crtc)
3576{
3577 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003578 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003579}
3580
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003581static void haswell_crtc_off(struct drm_crtc *crtc)
3582{
3583 intel_ddi_put_crtc_pll(crtc);
3584}
3585
Daniel Vetter02e792f2009-09-15 22:57:34 +02003586static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3587{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003588 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003589 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003590 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003591
Chris Wilson23f09ce2010-08-12 13:53:37 +01003592 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003593 dev_priv->mm.interruptible = false;
3594 (void) intel_overlay_switch_off(intel_crtc->overlay);
3595 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003596 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003597 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003598
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003599 /* Let userspace switch the overlay on again. In most cases userspace
3600 * has to recompute where to put it anyway.
3601 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003602}
3603
Egbert Eich61bc95c2013-03-04 09:24:38 -05003604/**
3605 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3606 * cursor plane briefly if not already running after enabling the display
3607 * plane.
3608 * This workaround avoids occasional blank screens when self refresh is
3609 * enabled.
3610 */
3611static void
3612g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3613{
3614 u32 cntl = I915_READ(CURCNTR(pipe));
3615
3616 if ((cntl & CURSOR_MODE) == 0) {
3617 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3618
3619 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3620 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3621 intel_wait_for_vblank(dev_priv->dev, pipe);
3622 I915_WRITE(CURCNTR(pipe), cntl);
3623 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3624 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3625 }
3626}
3627
Jesse Barnes2dd24552013-04-25 12:55:01 -07003628static void i9xx_pfit_enable(struct intel_crtc *crtc)
3629{
3630 struct drm_device *dev = crtc->base.dev;
3631 struct drm_i915_private *dev_priv = dev->dev_private;
3632 struct intel_crtc_config *pipe_config = &crtc->config;
3633
Daniel Vetter328d8e82013-05-08 10:36:31 +02003634 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003635 return;
3636
Daniel Vetterc0b03412013-05-28 12:05:54 +02003637 /*
3638 * The panel fitter should only be adjusted whilst the pipe is disabled,
3639 * according to register description and PRM.
3640 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003641 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3642 assert_pipe_disabled(dev_priv, crtc->pipe);
3643
Jesse Barnesb074cec2013-04-25 12:55:02 -07003644 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3645 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003646
3647 /* Border color in case we don't scale up to the full screen. Black by
3648 * default, change to something else for debugging. */
3649 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003650}
3651
Jesse Barnes89b667f2013-04-18 14:51:36 -07003652static void valleyview_crtc_enable(struct drm_crtc *crtc)
3653{
3654 struct drm_device *dev = crtc->dev;
3655 struct drm_i915_private *dev_priv = dev->dev_private;
3656 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3657 struct intel_encoder *encoder;
3658 int pipe = intel_crtc->pipe;
3659 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03003660 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07003661
3662 WARN_ON(!crtc->enabled);
3663
3664 if (intel_crtc->active)
3665 return;
3666
3667 intel_crtc->active = true;
3668 intel_update_watermarks(dev);
3669
Jesse Barnes89b667f2013-04-18 14:51:36 -07003670 for_each_encoder_on_crtc(dev, crtc, encoder)
3671 if (encoder->pre_pll_enable)
3672 encoder->pre_pll_enable(encoder);
3673
Jani Nikula23538ef2013-08-27 15:12:22 +03003674 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
3675
Jani Nikulae9fd1c02013-08-27 15:12:23 +03003676 if (!is_dsi)
3677 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003678
3679 for_each_encoder_on_crtc(dev, crtc, encoder)
3680 if (encoder->pre_enable)
3681 encoder->pre_enable(encoder);
3682
Jesse Barnes2dd24552013-04-25 12:55:01 -07003683 i9xx_pfit_enable(intel_crtc);
3684
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003685 intel_crtc_load_lut(crtc);
3686
Jani Nikula23538ef2013-08-27 15:12:22 +03003687 intel_enable_pipe(dev_priv, pipe, false, is_dsi);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003688 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003689 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003690 intel_crtc_update_cursor(crtc, true);
3691
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003692 intel_update_fbc(dev);
Jani Nikula50049452013-07-30 12:20:32 +03003693
3694 for_each_encoder_on_crtc(dev, crtc, encoder)
3695 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003696}
3697
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003698static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003699{
3700 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003701 struct drm_i915_private *dev_priv = dev->dev_private;
3702 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003703 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003704 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003705 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003706
Daniel Vetter08a48462012-07-02 11:43:47 +02003707 WARN_ON(!crtc->enabled);
3708
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003709 if (intel_crtc->active)
3710 return;
3711
3712 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003713 intel_update_watermarks(dev);
3714
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02003715 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003716 if (encoder->pre_enable)
3717 encoder->pre_enable(encoder);
3718
Daniel Vetterf6736a12013-06-05 13:34:30 +02003719 i9xx_enable_pll(intel_crtc);
3720
Jesse Barnes2dd24552013-04-25 12:55:01 -07003721 i9xx_pfit_enable(intel_crtc);
3722
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003723 intel_crtc_load_lut(crtc);
3724
Jani Nikula23538ef2013-08-27 15:12:22 +03003725 intel_enable_pipe(dev_priv, pipe, false, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003726 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003727 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003728 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05003729 if (IS_G4X(dev))
3730 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003731 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003732
3733 /* Give the overlay scaler a chance to enable if it's on this pipe */
3734 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003735
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003736 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003737
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003738 for_each_encoder_on_crtc(dev, crtc, encoder)
3739 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003740}
3741
Daniel Vetter87476d62013-04-11 16:29:06 +02003742static void i9xx_pfit_disable(struct intel_crtc *crtc)
3743{
3744 struct drm_device *dev = crtc->base.dev;
3745 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02003746
3747 if (!crtc->config.gmch_pfit.control)
3748 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02003749
3750 assert_pipe_disabled(dev_priv, crtc->pipe);
3751
Daniel Vetter328d8e82013-05-08 10:36:31 +02003752 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
3753 I915_READ(PFIT_CONTROL));
3754 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02003755}
3756
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003757static void i9xx_crtc_disable(struct drm_crtc *crtc)
3758{
3759 struct drm_device *dev = crtc->dev;
3760 struct drm_i915_private *dev_priv = dev->dev_private;
3761 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003762 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003763 int pipe = intel_crtc->pipe;
3764 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003765
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003766 if (!intel_crtc->active)
3767 return;
3768
Daniel Vetterea9d7582012-07-10 10:42:52 +02003769 for_each_encoder_on_crtc(dev, crtc, encoder)
3770 encoder->disable(encoder);
3771
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003772 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003773 intel_crtc_wait_for_pending_flips(crtc);
3774 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003775
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003776 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003777 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003778
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003779 intel_crtc_dpms_overlay(intel_crtc, false);
3780 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003781 intel_disable_planes(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003782 intel_disable_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003783
Jesse Barnesb24e7172011-01-04 15:09:30 -08003784 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003785
Daniel Vetter87476d62013-04-11 16:29:06 +02003786 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003787
Jesse Barnes89b667f2013-04-18 14:51:36 -07003788 for_each_encoder_on_crtc(dev, crtc, encoder)
3789 if (encoder->post_disable)
3790 encoder->post_disable(encoder);
3791
Jani Nikulae9fd1c02013-08-27 15:12:23 +03003792 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3793 i9xx_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003794
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003795 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003796 intel_update_fbc(dev);
3797 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003798}
3799
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003800static void i9xx_crtc_off(struct drm_crtc *crtc)
3801{
3802}
3803
Daniel Vetter976f8a22012-07-08 22:34:21 +02003804static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3805 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003806{
3807 struct drm_device *dev = crtc->dev;
3808 struct drm_i915_master_private *master_priv;
3809 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3810 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003811
3812 if (!dev->primary->master)
3813 return;
3814
3815 master_priv = dev->primary->master->driver_priv;
3816 if (!master_priv->sarea_priv)
3817 return;
3818
Jesse Barnes79e53942008-11-07 14:24:08 -08003819 switch (pipe) {
3820 case 0:
3821 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3822 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3823 break;
3824 case 1:
3825 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3826 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3827 break;
3828 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003829 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003830 break;
3831 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003832}
3833
Daniel Vetter976f8a22012-07-08 22:34:21 +02003834/**
3835 * Sets the power management mode of the pipe and plane.
3836 */
3837void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003838{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003839 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003840 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003841 struct intel_encoder *intel_encoder;
3842 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003843
Daniel Vetter976f8a22012-07-08 22:34:21 +02003844 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3845 enable |= intel_encoder->connectors_active;
3846
3847 if (enable)
3848 dev_priv->display.crtc_enable(crtc);
3849 else
3850 dev_priv->display.crtc_disable(crtc);
3851
3852 intel_crtc_update_sarea(crtc, enable);
3853}
3854
Daniel Vetter976f8a22012-07-08 22:34:21 +02003855static void intel_crtc_disable(struct drm_crtc *crtc)
3856{
3857 struct drm_device *dev = crtc->dev;
3858 struct drm_connector *connector;
3859 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003860 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003861
3862 /* crtc should still be enabled when we disable it. */
3863 WARN_ON(!crtc->enabled);
3864
3865 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03003866 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003867 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003868 dev_priv->display.off(crtc);
3869
Chris Wilson931872f2012-01-16 23:01:13 +00003870 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3871 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003872
3873 if (crtc->fb) {
3874 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003875 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003876 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003877 crtc->fb = NULL;
3878 }
3879
3880 /* Update computed state. */
3881 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3882 if (!connector->encoder || !connector->encoder->crtc)
3883 continue;
3884
3885 if (connector->encoder->crtc != crtc)
3886 continue;
3887
3888 connector->dpms = DRM_MODE_DPMS_OFF;
3889 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003890 }
3891}
3892
Chris Wilsonea5b2132010-08-04 13:50:23 +01003893void intel_encoder_destroy(struct drm_encoder *encoder)
3894{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003895 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003896
Chris Wilsonea5b2132010-08-04 13:50:23 +01003897 drm_encoder_cleanup(encoder);
3898 kfree(intel_encoder);
3899}
3900
Damien Lespiau92373292013-08-08 22:28:57 +01003901/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003902 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3903 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01003904static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003905{
3906 if (mode == DRM_MODE_DPMS_ON) {
3907 encoder->connectors_active = true;
3908
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003909 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003910 } else {
3911 encoder->connectors_active = false;
3912
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003913 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003914 }
3915}
3916
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003917/* Cross check the actual hw state with our own modeset state tracking (and it's
3918 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003919static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003920{
3921 if (connector->get_hw_state(connector)) {
3922 struct intel_encoder *encoder = connector->encoder;
3923 struct drm_crtc *crtc;
3924 bool encoder_enabled;
3925 enum pipe pipe;
3926
3927 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3928 connector->base.base.id,
3929 drm_get_connector_name(&connector->base));
3930
3931 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3932 "wrong connector dpms state\n");
3933 WARN(connector->base.encoder != &encoder->base,
3934 "active connector not linked to encoder\n");
3935 WARN(!encoder->connectors_active,
3936 "encoder->connectors_active not set\n");
3937
3938 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3939 WARN(!encoder_enabled, "encoder not enabled\n");
3940 if (WARN_ON(!encoder->base.crtc))
3941 return;
3942
3943 crtc = encoder->base.crtc;
3944
3945 WARN(!crtc->enabled, "crtc not enabled\n");
3946 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3947 WARN(pipe != to_intel_crtc(crtc)->pipe,
3948 "encoder active on the wrong pipe\n");
3949 }
3950}
3951
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003952/* Even simpler default implementation, if there's really no special case to
3953 * consider. */
3954void intel_connector_dpms(struct drm_connector *connector, int mode)
3955{
3956 struct intel_encoder *encoder = intel_attached_encoder(connector);
3957
3958 /* All the simple cases only support two dpms states. */
3959 if (mode != DRM_MODE_DPMS_ON)
3960 mode = DRM_MODE_DPMS_OFF;
3961
3962 if (mode == connector->dpms)
3963 return;
3964
3965 connector->dpms = mode;
3966
3967 /* Only need to change hw state when actually enabled */
3968 if (encoder->base.crtc)
3969 intel_encoder_dpms(encoder, mode);
3970 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003971 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003972
Daniel Vetterb9805142012-08-31 17:37:33 +02003973 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003974}
3975
Daniel Vetterf0947c32012-07-02 13:10:34 +02003976/* Simple connector->get_hw_state implementation for encoders that support only
3977 * one connector and no cloning and hence the encoder state determines the state
3978 * of the connector. */
3979bool intel_connector_get_hw_state(struct intel_connector *connector)
3980{
Daniel Vetter24929352012-07-02 20:28:59 +02003981 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003982 struct intel_encoder *encoder = connector->encoder;
3983
3984 return encoder->get_hw_state(encoder, &pipe);
3985}
3986
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003987static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
3988 struct intel_crtc_config *pipe_config)
3989{
3990 struct drm_i915_private *dev_priv = dev->dev_private;
3991 struct intel_crtc *pipe_B_crtc =
3992 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3993
3994 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
3995 pipe_name(pipe), pipe_config->fdi_lanes);
3996 if (pipe_config->fdi_lanes > 4) {
3997 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
3998 pipe_name(pipe), pipe_config->fdi_lanes);
3999 return false;
4000 }
4001
4002 if (IS_HASWELL(dev)) {
4003 if (pipe_config->fdi_lanes > 2) {
4004 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4005 pipe_config->fdi_lanes);
4006 return false;
4007 } else {
4008 return true;
4009 }
4010 }
4011
4012 if (INTEL_INFO(dev)->num_pipes == 2)
4013 return true;
4014
4015 /* Ivybridge 3 pipe is really complicated */
4016 switch (pipe) {
4017 case PIPE_A:
4018 return true;
4019 case PIPE_B:
4020 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4021 pipe_config->fdi_lanes > 2) {
4022 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4023 pipe_name(pipe), pipe_config->fdi_lanes);
4024 return false;
4025 }
4026 return true;
4027 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004028 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004029 pipe_B_crtc->config.fdi_lanes <= 2) {
4030 if (pipe_config->fdi_lanes > 2) {
4031 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4032 pipe_name(pipe), pipe_config->fdi_lanes);
4033 return false;
4034 }
4035 } else {
4036 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4037 return false;
4038 }
4039 return true;
4040 default:
4041 BUG();
4042 }
4043}
4044
Daniel Vettere29c22c2013-02-21 00:00:16 +01004045#define RETRY 1
4046static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4047 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004048{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004049 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004050 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004051 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004052 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004053
Daniel Vettere29c22c2013-02-21 00:00:16 +01004054retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004055 /* FDI is a binary signal running at ~2.7GHz, encoding
4056 * each output octet as 10 bits. The actual frequency
4057 * is stored as a divider into a 100MHz clock, and the
4058 * mode pixel clock is stored in units of 1KHz.
4059 * Hence the bw of each lane in terms of the mode signal
4060 * is:
4061 */
4062 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4063
Daniel Vetterff9a6752013-06-01 17:16:21 +02004064 fdi_dotclock = adjusted_mode->clock;
Daniel Vetteref1b4602013-06-01 17:17:04 +02004065 fdi_dotclock /= pipe_config->pixel_multiplier;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004066
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004067 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004068 pipe_config->pipe_bpp);
4069
4070 pipe_config->fdi_lanes = lane;
4071
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004072 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004073 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004074
Daniel Vettere29c22c2013-02-21 00:00:16 +01004075 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4076 intel_crtc->pipe, pipe_config);
4077 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4078 pipe_config->pipe_bpp -= 2*3;
4079 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4080 pipe_config->pipe_bpp);
4081 needs_recompute = true;
4082 pipe_config->bw_constrained = true;
4083
4084 goto retry;
4085 }
4086
4087 if (needs_recompute)
4088 return RETRY;
4089
4090 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004091}
4092
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004093static void hsw_compute_ips_config(struct intel_crtc *crtc,
4094 struct intel_crtc_config *pipe_config)
4095{
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004096 pipe_config->ips_enabled = i915_enable_ips &&
4097 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004098 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004099}
4100
Daniel Vettera43f6e02013-06-07 23:10:32 +02004101static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004102 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004103{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004104 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004105 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004106
Damien Lespiau8693a822013-05-03 18:48:11 +01004107 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4108 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004109 */
4110 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4111 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004112 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004113
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004114 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004115 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004116 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004117 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4118 * for lvds. */
4119 pipe_config->pipe_bpp = 8*3;
4120 }
4121
Damien Lespiauf5adf942013-06-24 18:29:34 +01004122 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004123 hsw_compute_ips_config(crtc, pipe_config);
4124
4125 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4126 * clock survives for now. */
4127 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4128 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004129
Daniel Vetter877d48d2013-04-19 11:24:43 +02004130 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004131 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004132
Daniel Vettere29c22c2013-02-21 00:00:16 +01004133 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004134}
4135
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004136static int valleyview_get_display_clock_speed(struct drm_device *dev)
4137{
4138 return 400000; /* FIXME */
4139}
4140
Jesse Barnese70236a2009-09-21 10:42:27 -07004141static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004142{
Jesse Barnese70236a2009-09-21 10:42:27 -07004143 return 400000;
4144}
Jesse Barnes79e53942008-11-07 14:24:08 -08004145
Jesse Barnese70236a2009-09-21 10:42:27 -07004146static int i915_get_display_clock_speed(struct drm_device *dev)
4147{
4148 return 333000;
4149}
Jesse Barnes79e53942008-11-07 14:24:08 -08004150
Jesse Barnese70236a2009-09-21 10:42:27 -07004151static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4152{
4153 return 200000;
4154}
Jesse Barnes79e53942008-11-07 14:24:08 -08004155
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004156static int pnv_get_display_clock_speed(struct drm_device *dev)
4157{
4158 u16 gcfgc = 0;
4159
4160 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4161
4162 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4163 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4164 return 267000;
4165 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4166 return 333000;
4167 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4168 return 444000;
4169 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4170 return 200000;
4171 default:
4172 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4173 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4174 return 133000;
4175 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4176 return 167000;
4177 }
4178}
4179
Jesse Barnese70236a2009-09-21 10:42:27 -07004180static int i915gm_get_display_clock_speed(struct drm_device *dev)
4181{
4182 u16 gcfgc = 0;
4183
4184 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4185
4186 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004187 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004188 else {
4189 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4190 case GC_DISPLAY_CLOCK_333_MHZ:
4191 return 333000;
4192 default:
4193 case GC_DISPLAY_CLOCK_190_200_MHZ:
4194 return 190000;
4195 }
4196 }
4197}
Jesse Barnes79e53942008-11-07 14:24:08 -08004198
Jesse Barnese70236a2009-09-21 10:42:27 -07004199static int i865_get_display_clock_speed(struct drm_device *dev)
4200{
4201 return 266000;
4202}
4203
4204static int i855_get_display_clock_speed(struct drm_device *dev)
4205{
4206 u16 hpllcc = 0;
4207 /* Assume that the hardware is in the high speed state. This
4208 * should be the default.
4209 */
4210 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4211 case GC_CLOCK_133_200:
4212 case GC_CLOCK_100_200:
4213 return 200000;
4214 case GC_CLOCK_166_250:
4215 return 250000;
4216 case GC_CLOCK_100_133:
4217 return 133000;
4218 }
4219
4220 /* Shouldn't happen */
4221 return 0;
4222}
4223
4224static int i830_get_display_clock_speed(struct drm_device *dev)
4225{
4226 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004227}
4228
Zhenyu Wang2c072452009-06-05 15:38:42 +08004229static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004230intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004231{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004232 while (*num > DATA_LINK_M_N_MASK ||
4233 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004234 *num >>= 1;
4235 *den >>= 1;
4236 }
4237}
4238
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004239static void compute_m_n(unsigned int m, unsigned int n,
4240 uint32_t *ret_m, uint32_t *ret_n)
4241{
4242 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4243 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4244 intel_reduce_m_n_ratio(ret_m, ret_n);
4245}
4246
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004247void
4248intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4249 int pixel_clock, int link_clock,
4250 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004251{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004252 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004253
4254 compute_m_n(bits_per_pixel * pixel_clock,
4255 link_clock * nlanes * 8,
4256 &m_n->gmch_m, &m_n->gmch_n);
4257
4258 compute_m_n(pixel_clock, link_clock,
4259 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004260}
4261
Chris Wilsona7615032011-01-12 17:04:08 +00004262static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4263{
Keith Packard72bbe58c2011-09-26 16:09:45 -07004264 if (i915_panel_use_ssc >= 0)
4265 return i915_panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004266 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004267 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004268}
4269
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004270static int vlv_get_refclk(struct drm_crtc *crtc)
4271{
4272 struct drm_device *dev = crtc->dev;
4273 struct drm_i915_private *dev_priv = dev->dev_private;
4274 int refclk = 27000; /* for DP & HDMI */
4275
4276 return 100000; /* only one validated so far */
4277
4278 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4279 refclk = 96000;
4280 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4281 if (intel_panel_use_ssc(dev_priv))
4282 refclk = 100000;
4283 else
4284 refclk = 96000;
4285 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4286 refclk = 100000;
4287 }
4288
4289 return refclk;
4290}
4291
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004292static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4293{
4294 struct drm_device *dev = crtc->dev;
4295 struct drm_i915_private *dev_priv = dev->dev_private;
4296 int refclk;
4297
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004298 if (IS_VALLEYVIEW(dev)) {
4299 refclk = vlv_get_refclk(crtc);
4300 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004301 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004302 refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004303 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4304 refclk / 1000);
4305 } else if (!IS_GEN2(dev)) {
4306 refclk = 96000;
4307 } else {
4308 refclk = 48000;
4309 }
4310
4311 return refclk;
4312}
4313
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004314static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004315{
Daniel Vetter7df00d72013-05-21 21:54:55 +02004316 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004317}
Daniel Vetterf47709a2013-03-28 10:42:02 +01004318
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004319static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4320{
4321 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004322}
4323
Daniel Vetterf47709a2013-03-28 10:42:02 +01004324static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004325 intel_clock_t *reduced_clock)
4326{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004327 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004328 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004329 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004330 u32 fp, fp2 = 0;
4331
4332 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004333 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004334 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004335 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004336 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004337 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004338 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004339 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004340 }
4341
4342 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004343 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004344
Daniel Vetterf47709a2013-03-28 10:42:02 +01004345 crtc->lowfreq_avail = false;
4346 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004347 reduced_clock && i915_powersave) {
4348 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004349 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004350 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004351 } else {
4352 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004353 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004354 }
4355}
4356
Jesse Barnes89b667f2013-04-18 14:51:36 -07004357static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
4358{
4359 u32 reg_val;
4360
4361 /*
4362 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4363 * and set it to a reasonable value instead.
4364 */
Jani Nikulaae992582013-05-22 15:36:19 +03004365 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004366 reg_val &= 0xffffff00;
4367 reg_val |= 0x00000030;
Jani Nikulaae992582013-05-22 15:36:19 +03004368 vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004369
Jani Nikulaae992582013-05-22 15:36:19 +03004370 reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004371 reg_val &= 0x8cffffff;
4372 reg_val = 0x8c000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004373 vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004374
Jani Nikulaae992582013-05-22 15:36:19 +03004375 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004376 reg_val &= 0xffffff00;
Jani Nikulaae992582013-05-22 15:36:19 +03004377 vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004378
Jani Nikulaae992582013-05-22 15:36:19 +03004379 reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004380 reg_val &= 0x00ffffff;
4381 reg_val |= 0xb0000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004382 vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004383}
4384
Daniel Vetterb5518422013-05-03 11:49:48 +02004385static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4386 struct intel_link_m_n *m_n)
4387{
4388 struct drm_device *dev = crtc->base.dev;
4389 struct drm_i915_private *dev_priv = dev->dev_private;
4390 int pipe = crtc->pipe;
4391
Daniel Vettere3b95f12013-05-03 11:49:49 +02004392 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4393 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4394 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4395 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004396}
4397
4398static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4399 struct intel_link_m_n *m_n)
4400{
4401 struct drm_device *dev = crtc->base.dev;
4402 struct drm_i915_private *dev_priv = dev->dev_private;
4403 int pipe = crtc->pipe;
4404 enum transcoder transcoder = crtc->config.cpu_transcoder;
4405
4406 if (INTEL_INFO(dev)->gen >= 5) {
4407 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4408 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4409 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4410 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4411 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004412 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4413 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4414 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4415 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004416 }
4417}
4418
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004419static void intel_dp_set_m_n(struct intel_crtc *crtc)
4420{
4421 if (crtc->config.has_pch_encoder)
4422 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4423 else
4424 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4425}
4426
Daniel Vetterf47709a2013-03-28 10:42:02 +01004427static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004428{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004429 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004430 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004431 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004432 u32 dpll, mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004433 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004434 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004435
Daniel Vetter09153002012-12-12 14:06:44 +01004436 mutex_lock(&dev_priv->dpio_lock);
4437
Daniel Vetterf47709a2013-03-28 10:42:02 +01004438 bestn = crtc->config.dpll.n;
4439 bestm1 = crtc->config.dpll.m1;
4440 bestm2 = crtc->config.dpll.m2;
4441 bestp1 = crtc->config.dpll.p1;
4442 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004443
Jesse Barnes89b667f2013-04-18 14:51:36 -07004444 /* See eDP HDMI DPIO driver vbios notes doc */
4445
4446 /* PLL B needs special handling */
4447 if (pipe)
4448 vlv_pllb_recal_opamp(dev_priv);
4449
4450 /* Set up Tx target for periodic Rcomp update */
Jani Nikulaae992582013-05-22 15:36:19 +03004451 vlv_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004452
4453 /* Disable target IRef on PLL */
Jani Nikulaae992582013-05-22 15:36:19 +03004454 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004455 reg_val &= 0x00ffffff;
Jani Nikulaae992582013-05-22 15:36:19 +03004456 vlv_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004457
4458 /* Disable fast lock */
Jani Nikulaae992582013-05-22 15:36:19 +03004459 vlv_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004460
4461 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004462 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4463 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4464 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004465 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004466
4467 /*
4468 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4469 * but we don't support that).
4470 * Note: don't use the DAC post divider as it seems unstable.
4471 */
4472 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Jani Nikulaae992582013-05-22 15:36:19 +03004473 vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004474
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004475 mdiv |= DPIO_ENABLE_CALIBRATION;
Jani Nikulaae992582013-05-22 15:36:19 +03004476 vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004477
Jesse Barnes89b667f2013-04-18 14:51:36 -07004478 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004479 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03004480 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004481 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Ville Syrjälä4abb2c32013-06-14 14:02:53 +03004482 vlv_dpio_write(dev_priv, DPIO_LPF_COEFF(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03004483 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004484 else
Ville Syrjälä4abb2c32013-06-14 14:02:53 +03004485 vlv_dpio_write(dev_priv, DPIO_LPF_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004486 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004487
Jesse Barnes89b667f2013-04-18 14:51:36 -07004488 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4489 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4490 /* Use SSC source */
4491 if (!pipe)
Jani Nikulaae992582013-05-22 15:36:19 +03004492 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004493 0x0df40000);
4494 else
Jani Nikulaae992582013-05-22 15:36:19 +03004495 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004496 0x0df70000);
4497 } else { /* HDMI or VGA */
4498 /* Use bend source */
4499 if (!pipe)
Jani Nikulaae992582013-05-22 15:36:19 +03004500 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004501 0x0df70000);
4502 else
Jani Nikulaae992582013-05-22 15:36:19 +03004503 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004504 0x0df40000);
4505 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004506
Jani Nikulaae992582013-05-22 15:36:19 +03004507 coreclk = vlv_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004508 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4509 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4510 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4511 coreclk |= 0x01000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004512 vlv_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004513
Jani Nikulaae992582013-05-22 15:36:19 +03004514 vlv_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004515
Jesse Barnes89b667f2013-04-18 14:51:36 -07004516 /* Enable DPIO clock input */
4517 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4518 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
4519 if (pipe)
4520 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004521
4522 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004523 crtc->config.dpll_hw_state.dpll = dpll;
4524
Daniel Vetteref1b4602013-06-01 17:17:04 +02004525 dpll_md = (crtc->config.pixel_multiplier - 1)
4526 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004527 crtc->config.dpll_hw_state.dpll_md = dpll_md;
4528
Daniel Vetterf47709a2013-03-28 10:42:02 +01004529 if (crtc->config.has_dp_encoder)
4530 intel_dp_set_m_n(crtc);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304531
Daniel Vetter09153002012-12-12 14:06:44 +01004532 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004533}
4534
Daniel Vetterf47709a2013-03-28 10:42:02 +01004535static void i9xx_update_pll(struct intel_crtc *crtc,
4536 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004537 int num_connectors)
4538{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004539 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004540 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004541 u32 dpll;
4542 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004543 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004544
Daniel Vetterf47709a2013-03-28 10:42:02 +01004545 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304546
Daniel Vetterf47709a2013-03-28 10:42:02 +01004547 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4548 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004549
4550 dpll = DPLL_VGA_MODE_DIS;
4551
Daniel Vetterf47709a2013-03-28 10:42:02 +01004552 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004553 dpll |= DPLLB_MODE_LVDS;
4554 else
4555 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004556
Daniel Vetteref1b4602013-06-01 17:17:04 +02004557 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02004558 dpll |= (crtc->config.pixel_multiplier - 1)
4559 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004560 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004561
4562 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02004563 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004564
Daniel Vetterf47709a2013-03-28 10:42:02 +01004565 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02004566 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004567
4568 /* compute bitmask from p1 value */
4569 if (IS_PINEVIEW(dev))
4570 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4571 else {
4572 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4573 if (IS_G4X(dev) && reduced_clock)
4574 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4575 }
4576 switch (clock->p2) {
4577 case 5:
4578 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4579 break;
4580 case 7:
4581 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4582 break;
4583 case 10:
4584 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4585 break;
4586 case 14:
4587 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4588 break;
4589 }
4590 if (INTEL_INFO(dev)->gen >= 4)
4591 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4592
Daniel Vetter09ede542013-04-30 14:01:45 +02004593 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004594 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004595 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004596 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4597 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4598 else
4599 dpll |= PLL_REF_INPUT_DREFCLK;
4600
4601 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004602 crtc->config.dpll_hw_state.dpll = dpll;
4603
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004604 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02004605 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
4606 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004607 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004608 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004609
4610 if (crtc->config.has_dp_encoder)
4611 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004612}
4613
Daniel Vetterf47709a2013-03-28 10:42:02 +01004614static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01004615 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004616 int num_connectors)
4617{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004618 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004619 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004620 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004621 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004622
Daniel Vetterf47709a2013-03-28 10:42:02 +01004623 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304624
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004625 dpll = DPLL_VGA_MODE_DIS;
4626
Daniel Vetterf47709a2013-03-28 10:42:02 +01004627 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004628 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4629 } else {
4630 if (clock->p1 == 2)
4631 dpll |= PLL_P1_DIVIDE_BY_TWO;
4632 else
4633 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4634 if (clock->p2 == 4)
4635 dpll |= PLL_P2_DIVIDE_BY_4;
4636 }
4637
Daniel Vetter4a33e482013-07-06 12:52:05 +02004638 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
4639 dpll |= DPLL_DVO_2X_MODE;
4640
Daniel Vetterf47709a2013-03-28 10:42:02 +01004641 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004642 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4643 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4644 else
4645 dpll |= PLL_REF_INPUT_DREFCLK;
4646
4647 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004648 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004649}
4650
Daniel Vetter8a654f32013-06-01 17:16:22 +02004651static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004652{
4653 struct drm_device *dev = intel_crtc->base.dev;
4654 struct drm_i915_private *dev_priv = dev->dev_private;
4655 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004656 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02004657 struct drm_display_mode *adjusted_mode =
4658 &intel_crtc->config.adjusted_mode;
4659 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004660 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
4661
4662 /* We need to be careful not to changed the adjusted mode, for otherwise
4663 * the hw state checker will get angry at the mismatch. */
4664 crtc_vtotal = adjusted_mode->crtc_vtotal;
4665 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004666
4667 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4668 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004669 crtc_vtotal -= 1;
4670 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004671 vsyncshift = adjusted_mode->crtc_hsync_start
4672 - adjusted_mode->crtc_htotal / 2;
4673 } else {
4674 vsyncshift = 0;
4675 }
4676
4677 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004678 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004679
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004680 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004681 (adjusted_mode->crtc_hdisplay - 1) |
4682 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004683 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004684 (adjusted_mode->crtc_hblank_start - 1) |
4685 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004686 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004687 (adjusted_mode->crtc_hsync_start - 1) |
4688 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4689
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004690 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004691 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004692 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004693 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004694 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004695 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004696 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004697 (adjusted_mode->crtc_vsync_start - 1) |
4698 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4699
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004700 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4701 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4702 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4703 * bits. */
4704 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4705 (pipe == PIPE_B || pipe == PIPE_C))
4706 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4707
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004708 /* pipesrc controls the size that is scaled from, which should
4709 * always be the user's requested size.
4710 */
4711 I915_WRITE(PIPESRC(pipe),
4712 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4713}
4714
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004715static void intel_get_pipe_timings(struct intel_crtc *crtc,
4716 struct intel_crtc_config *pipe_config)
4717{
4718 struct drm_device *dev = crtc->base.dev;
4719 struct drm_i915_private *dev_priv = dev->dev_private;
4720 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4721 uint32_t tmp;
4722
4723 tmp = I915_READ(HTOTAL(cpu_transcoder));
4724 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
4725 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
4726 tmp = I915_READ(HBLANK(cpu_transcoder));
4727 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
4728 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
4729 tmp = I915_READ(HSYNC(cpu_transcoder));
4730 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
4731 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
4732
4733 tmp = I915_READ(VTOTAL(cpu_transcoder));
4734 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
4735 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
4736 tmp = I915_READ(VBLANK(cpu_transcoder));
4737 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
4738 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
4739 tmp = I915_READ(VSYNC(cpu_transcoder));
4740 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
4741 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
4742
4743 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
4744 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
4745 pipe_config->adjusted_mode.crtc_vtotal += 1;
4746 pipe_config->adjusted_mode.crtc_vblank_end += 1;
4747 }
4748
4749 tmp = I915_READ(PIPESRC(crtc->pipe));
4750 pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
4751 pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
4752}
4753
Jesse Barnesbabea612013-06-26 18:57:38 +03004754static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
4755 struct intel_crtc_config *pipe_config)
4756{
4757 struct drm_crtc *crtc = &intel_crtc->base;
4758
4759 crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
4760 crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
4761 crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
4762 crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
4763
4764 crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
4765 crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
4766 crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
4767 crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
4768
4769 crtc->mode.flags = pipe_config->adjusted_mode.flags;
4770
4771 crtc->mode.clock = pipe_config->adjusted_mode.clock;
4772 crtc->mode.flags |= pipe_config->adjusted_mode.flags;
4773}
4774
Daniel Vetter84b046f2013-02-19 18:48:54 +01004775static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
4776{
4777 struct drm_device *dev = intel_crtc->base.dev;
4778 struct drm_i915_private *dev_priv = dev->dev_private;
4779 uint32_t pipeconf;
4780
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02004781 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004782
4783 if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4784 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4785 * core speed.
4786 *
4787 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4788 * pipe == 0 check?
4789 */
4790 if (intel_crtc->config.requested_mode.clock >
4791 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4792 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004793 }
4794
Daniel Vetterff9ce462013-04-24 14:57:17 +02004795 /* only g4x and later have fancy bpc/dither controls */
4796 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02004797 /* Bspec claims that we can't use dithering for 30bpp pipes. */
4798 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
4799 pipeconf |= PIPECONF_DITHER_EN |
4800 PIPECONF_DITHER_TYPE_SP;
4801
4802 switch (intel_crtc->config.pipe_bpp) {
4803 case 18:
4804 pipeconf |= PIPECONF_6BPC;
4805 break;
4806 case 24:
4807 pipeconf |= PIPECONF_8BPC;
4808 break;
4809 case 30:
4810 pipeconf |= PIPECONF_10BPC;
4811 break;
4812 default:
4813 /* Case prevented by intel_choose_pipe_bpp_dither. */
4814 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01004815 }
4816 }
4817
4818 if (HAS_PIPE_CXSR(dev)) {
4819 if (intel_crtc->lowfreq_avail) {
4820 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4821 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4822 } else {
4823 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01004824 }
4825 }
4826
Daniel Vetter84b046f2013-02-19 18:48:54 +01004827 if (!IS_GEN2(dev) &&
4828 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
4829 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4830 else
4831 pipeconf |= PIPECONF_PROGRESSIVE;
4832
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02004833 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
4834 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03004835
Daniel Vetter84b046f2013-02-19 18:48:54 +01004836 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
4837 POSTING_READ(PIPECONF(intel_crtc->pipe));
4838}
4839
Eric Anholtf564048e2011-03-30 13:01:02 -07004840static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004841 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004842 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004843{
4844 struct drm_device *dev = crtc->dev;
4845 struct drm_i915_private *dev_priv = dev->dev_private;
4846 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004847 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08004848 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004849 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004850 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004851 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004852 u32 dspcntr;
Daniel Vettera16af722013-04-30 14:01:44 +02004853 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004854 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004855 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004856 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004857 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004858
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004859 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004860 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004861 case INTEL_OUTPUT_LVDS:
4862 is_lvds = true;
4863 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004864 case INTEL_OUTPUT_DSI:
4865 is_dsi = true;
4866 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004867 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004868
Eric Anholtc751ce42010-03-25 11:48:48 -07004869 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004870 }
4871
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004872 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004873
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08004874 if (!is_dsi && !intel_crtc->config.clock_set) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004875 /*
4876 * Returns a set of divisors for the desired target clock with
4877 * the given refclk, or FALSE. The returned values represent
4878 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
4879 * 2) / p1 / p2.
4880 */
4881 limit = intel_limit(crtc, refclk);
4882 ok = dev_priv->display.find_dpll(limit, crtc,
4883 intel_crtc->config.port_clock,
4884 refclk, NULL, &clock);
4885 if (!ok && !intel_crtc->config.clock_set) {
4886 DRM_ERROR("Couldn't find PLL settings for mode!\n");
4887 return -EINVAL;
4888 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004889 }
4890
4891 /* Ensure that the cursor is valid for the new mode before changing... */
4892 intel_crtc_update_cursor(crtc, true);
4893
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004894 if (!is_dsi && is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004895 /*
4896 * Ensure we match the reduced clock's P to the target clock.
4897 * If the clocks don't match, we can't switch the display clock
4898 * by using the FP0/FP1. In such case we will disable the LVDS
4899 * downclock feature.
4900 */
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08004901 limit = intel_limit(crtc, refclk);
Daniel Vetteree9300b2013-06-03 22:40:22 +02004902 has_reduced_clock =
4903 dev_priv->display.find_dpll(limit, crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004904 dev_priv->lvds_downclock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02004905 refclk, &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004906 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004907 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01004908 /* Compat-code for transition, will disappear. */
4909 if (!intel_crtc->config.clock_set) {
4910 intel_crtc->config.dpll.n = clock.n;
4911 intel_crtc->config.dpll.m1 = clock.m1;
4912 intel_crtc->config.dpll.m2 = clock.m2;
4913 intel_crtc->config.dpll.p1 = clock.p1;
4914 intel_crtc->config.dpll.p2 = clock.p2;
4915 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004916
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004917 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02004918 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304919 has_reduced_clock ? &reduced_clock : NULL,
4920 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004921 } else if (IS_VALLEYVIEW(dev)) {
4922 if (!is_dsi)
4923 vlv_update_pll(intel_crtc);
4924 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01004925 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004926 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07004927 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004928 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004929
Eric Anholtf564048e2011-03-30 13:01:02 -07004930 /* Set up the display plane register */
4931 dspcntr = DISPPLANE_GAMMA_ENABLE;
4932
Jesse Barnesda6ecc52013-03-08 10:46:00 -08004933 if (!IS_VALLEYVIEW(dev)) {
4934 if (pipe == 0)
4935 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4936 else
4937 dspcntr |= DISPPLANE_SEL_PIPE_B;
4938 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004939
Daniel Vetter8a654f32013-06-01 17:16:22 +02004940 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004941
4942 /* pipesrc and dspsize control the size that is scaled from,
4943 * which should always be the user's requested size.
4944 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004945 I915_WRITE(DSPSIZE(plane),
4946 ((mode->vdisplay - 1) << 16) |
4947 (mode->hdisplay - 1));
4948 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004949
Daniel Vetter84b046f2013-02-19 18:48:54 +01004950 i9xx_set_pipeconf(intel_crtc);
4951
Eric Anholtf564048e2011-03-30 13:01:02 -07004952 I915_WRITE(DSPCNTR(plane), dspcntr);
4953 POSTING_READ(DSPCNTR(plane));
4954
Daniel Vetter94352cf2012-07-05 22:51:56 +02004955 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004956
4957 intel_update_watermarks(dev);
4958
Eric Anholtf564048e2011-03-30 13:01:02 -07004959 return ret;
4960}
4961
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004962static void i9xx_get_pfit_config(struct intel_crtc *crtc,
4963 struct intel_crtc_config *pipe_config)
4964{
4965 struct drm_device *dev = crtc->base.dev;
4966 struct drm_i915_private *dev_priv = dev->dev_private;
4967 uint32_t tmp;
4968
4969 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02004970 if (!(tmp & PFIT_ENABLE))
4971 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004972
Daniel Vetter06922822013-07-11 13:35:40 +02004973 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004974 if (INTEL_INFO(dev)->gen < 4) {
4975 if (crtc->pipe != PIPE_B)
4976 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004977 } else {
4978 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
4979 return;
4980 }
4981
Daniel Vetter06922822013-07-11 13:35:40 +02004982 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004983 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
4984 if (INTEL_INFO(dev)->gen < 5)
4985 pipe_config->gmch_pfit.lvds_border_bits =
4986 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
4987}
4988
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004989static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
4990 struct intel_crtc_config *pipe_config)
4991{
4992 struct drm_device *dev = crtc->base.dev;
4993 struct drm_i915_private *dev_priv = dev->dev_private;
4994 uint32_t tmp;
4995
Daniel Vettere143a212013-07-04 12:01:15 +02004996 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02004997 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02004998
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004999 tmp = I915_READ(PIPECONF(crtc->pipe));
5000 if (!(tmp & PIPECONF_ENABLE))
5001 return false;
5002
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005003 intel_get_pipe_timings(crtc, pipe_config);
5004
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005005 i9xx_get_pfit_config(crtc, pipe_config);
5006
Daniel Vetter6c49f242013-06-06 12:45:25 +02005007 if (INTEL_INFO(dev)->gen >= 4) {
5008 tmp = I915_READ(DPLL_MD(crtc->pipe));
5009 pipe_config->pixel_multiplier =
5010 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5011 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005012 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005013 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5014 tmp = I915_READ(DPLL(crtc->pipe));
5015 pipe_config->pixel_multiplier =
5016 ((tmp & SDVO_MULTIPLIER_MASK)
5017 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5018 } else {
5019 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5020 * port and will be fixed up in the encoder->get_config
5021 * function. */
5022 pipe_config->pixel_multiplier = 1;
5023 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005024 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5025 if (!IS_VALLEYVIEW(dev)) {
5026 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5027 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005028 } else {
5029 /* Mask out read-only status bits. */
5030 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5031 DPLL_PORTC_READY_MASK |
5032 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005033 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005034
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005035 return true;
5036}
5037
Paulo Zanonidde86e22012-12-01 12:04:25 -02005038static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005039{
5040 struct drm_i915_private *dev_priv = dev->dev_private;
5041 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005042 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005043 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005044 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005045 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005046 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005047 bool has_ck505 = false;
5048 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005049
5050 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005051 list_for_each_entry(encoder, &mode_config->encoder_list,
5052 base.head) {
5053 switch (encoder->type) {
5054 case INTEL_OUTPUT_LVDS:
5055 has_panel = true;
5056 has_lvds = true;
5057 break;
5058 case INTEL_OUTPUT_EDP:
5059 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005060 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005061 has_cpu_edp = true;
5062 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005063 }
5064 }
5065
Keith Packard99eb6a02011-09-26 14:29:12 -07005066 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005067 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005068 can_ssc = has_ck505;
5069 } else {
5070 has_ck505 = false;
5071 can_ssc = true;
5072 }
5073
Imre Deak2de69052013-05-08 13:14:04 +03005074 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5075 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005076
5077 /* Ironlake: try to setup display ref clock before DPLL
5078 * enabling. This is only under driver's control after
5079 * PCH B stepping, previous chipset stepping should be
5080 * ignoring this setting.
5081 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005082 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005083
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005084 /* As we must carefully and slowly disable/enable each source in turn,
5085 * compute the final state we want first and check if we need to
5086 * make any changes at all.
5087 */
5088 final = val;
5089 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005090 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005091 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005092 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005093 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5094
5095 final &= ~DREF_SSC_SOURCE_MASK;
5096 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5097 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005098
Keith Packard199e5d72011-09-22 12:01:57 -07005099 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005100 final |= DREF_SSC_SOURCE_ENABLE;
5101
5102 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5103 final |= DREF_SSC1_ENABLE;
5104
5105 if (has_cpu_edp) {
5106 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5107 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5108 else
5109 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5110 } else
5111 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5112 } else {
5113 final |= DREF_SSC_SOURCE_DISABLE;
5114 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5115 }
5116
5117 if (final == val)
5118 return;
5119
5120 /* Always enable nonspread source */
5121 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5122
5123 if (has_ck505)
5124 val |= DREF_NONSPREAD_CK505_ENABLE;
5125 else
5126 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5127
5128 if (has_panel) {
5129 val &= ~DREF_SSC_SOURCE_MASK;
5130 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005131
Keith Packard199e5d72011-09-22 12:01:57 -07005132 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005133 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005134 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005135 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005136 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005137 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005138
5139 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005140 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005141 POSTING_READ(PCH_DREF_CONTROL);
5142 udelay(200);
5143
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005144 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005145
5146 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005147 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005148 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005149 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005150 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005151 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005152 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005153 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005154 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005155 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005156
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005157 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005158 POSTING_READ(PCH_DREF_CONTROL);
5159 udelay(200);
5160 } else {
5161 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5162
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005163 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005164
5165 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005166 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005167
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005168 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005169 POSTING_READ(PCH_DREF_CONTROL);
5170 udelay(200);
5171
5172 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005173 val &= ~DREF_SSC_SOURCE_MASK;
5174 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005175
5176 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005177 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005178
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005179 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005180 POSTING_READ(PCH_DREF_CONTROL);
5181 udelay(200);
5182 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005183
5184 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005185}
5186
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005187static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02005188{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005189 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005190
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005191 tmp = I915_READ(SOUTH_CHICKEN2);
5192 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5193 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005194
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005195 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5196 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5197 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02005198
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005199 tmp = I915_READ(SOUTH_CHICKEN2);
5200 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5201 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005202
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005203 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5204 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5205 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005206}
5207
5208/* WaMPhyProgramming:hsw */
5209static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5210{
5211 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005212
5213 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5214 tmp &= ~(0xFF << 24);
5215 tmp |= (0x12 << 24);
5216 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5217
Paulo Zanonidde86e22012-12-01 12:04:25 -02005218 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5219 tmp |= (1 << 11);
5220 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5221
5222 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5223 tmp |= (1 << 11);
5224 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5225
Paulo Zanonidde86e22012-12-01 12:04:25 -02005226 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5227 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5228 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5229
5230 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5231 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5232 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5233
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005234 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5235 tmp &= ~(7 << 13);
5236 tmp |= (5 << 13);
5237 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005238
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005239 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5240 tmp &= ~(7 << 13);
5241 tmp |= (5 << 13);
5242 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005243
5244 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5245 tmp &= ~0xFF;
5246 tmp |= 0x1C;
5247 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5248
5249 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5250 tmp &= ~0xFF;
5251 tmp |= 0x1C;
5252 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5253
5254 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5255 tmp &= ~(0xFF << 16);
5256 tmp |= (0x1C << 16);
5257 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5258
5259 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5260 tmp &= ~(0xFF << 16);
5261 tmp |= (0x1C << 16);
5262 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5263
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005264 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5265 tmp |= (1 << 27);
5266 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005267
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005268 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5269 tmp |= (1 << 27);
5270 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005271
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005272 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5273 tmp &= ~(0xF << 28);
5274 tmp |= (4 << 28);
5275 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005276
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005277 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5278 tmp &= ~(0xF << 28);
5279 tmp |= (4 << 28);
5280 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005281}
5282
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005283/* Implements 3 different sequences from BSpec chapter "Display iCLK
5284 * Programming" based on the parameters passed:
5285 * - Sequence to enable CLKOUT_DP
5286 * - Sequence to enable CLKOUT_DP without spread
5287 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
5288 */
5289static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
5290 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005291{
5292 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005293 uint32_t reg, tmp;
5294
5295 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
5296 with_spread = true;
5297 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
5298 with_fdi, "LP PCH doesn't have FDI\n"))
5299 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005300
5301 mutex_lock(&dev_priv->dpio_lock);
5302
5303 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5304 tmp &= ~SBI_SSCCTL_DISABLE;
5305 tmp |= SBI_SSCCTL_PATHALT;
5306 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5307
5308 udelay(24);
5309
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005310 if (with_spread) {
5311 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5312 tmp &= ~SBI_SSCCTL_PATHALT;
5313 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005314
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005315 if (with_fdi) {
5316 lpt_reset_fdi_mphy(dev_priv);
5317 lpt_program_fdi_mphy(dev_priv);
5318 }
5319 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02005320
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005321 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5322 SBI_GEN0 : SBI_DBUFF0;
5323 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5324 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5325 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005326
5327 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005328}
5329
Paulo Zanoni47701c32013-07-23 11:19:25 -03005330/* Sequence to disable CLKOUT_DP */
5331static void lpt_disable_clkout_dp(struct drm_device *dev)
5332{
5333 struct drm_i915_private *dev_priv = dev->dev_private;
5334 uint32_t reg, tmp;
5335
5336 mutex_lock(&dev_priv->dpio_lock);
5337
5338 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5339 SBI_GEN0 : SBI_DBUFF0;
5340 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5341 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5342 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
5343
5344 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5345 if (!(tmp & SBI_SSCCTL_DISABLE)) {
5346 if (!(tmp & SBI_SSCCTL_PATHALT)) {
5347 tmp |= SBI_SSCCTL_PATHALT;
5348 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5349 udelay(32);
5350 }
5351 tmp |= SBI_SSCCTL_DISABLE;
5352 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5353 }
5354
5355 mutex_unlock(&dev_priv->dpio_lock);
5356}
5357
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005358static void lpt_init_pch_refclk(struct drm_device *dev)
5359{
5360 struct drm_mode_config *mode_config = &dev->mode_config;
5361 struct intel_encoder *encoder;
5362 bool has_vga = false;
5363
5364 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5365 switch (encoder->type) {
5366 case INTEL_OUTPUT_ANALOG:
5367 has_vga = true;
5368 break;
5369 }
5370 }
5371
Paulo Zanoni47701c32013-07-23 11:19:25 -03005372 if (has_vga)
5373 lpt_enable_clkout_dp(dev, true, true);
5374 else
5375 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005376}
5377
Paulo Zanonidde86e22012-12-01 12:04:25 -02005378/*
5379 * Initialize reference clocks when the driver loads
5380 */
5381void intel_init_pch_refclk(struct drm_device *dev)
5382{
5383 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5384 ironlake_init_pch_refclk(dev);
5385 else if (HAS_PCH_LPT(dev))
5386 lpt_init_pch_refclk(dev);
5387}
5388
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005389static int ironlake_get_refclk(struct drm_crtc *crtc)
5390{
5391 struct drm_device *dev = crtc->dev;
5392 struct drm_i915_private *dev_priv = dev->dev_private;
5393 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005394 int num_connectors = 0;
5395 bool is_lvds = false;
5396
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005397 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005398 switch (encoder->type) {
5399 case INTEL_OUTPUT_LVDS:
5400 is_lvds = true;
5401 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005402 }
5403 num_connectors++;
5404 }
5405
5406 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5407 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005408 dev_priv->vbt.lvds_ssc_freq);
5409 return dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005410 }
5411
5412 return 120000;
5413}
5414
Daniel Vetter6ff93602013-04-19 11:24:36 +02005415static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005416{
5417 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5418 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5419 int pipe = intel_crtc->pipe;
5420 uint32_t val;
5421
Daniel Vetter78114072013-06-13 00:54:57 +02005422 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03005423
Daniel Vetter965e0c42013-03-27 00:44:57 +01005424 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005425 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005426 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005427 break;
5428 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005429 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005430 break;
5431 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005432 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005433 break;
5434 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005435 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005436 break;
5437 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005438 /* Case prevented by intel_choose_pipe_bpp_dither. */
5439 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005440 }
5441
Daniel Vetterd8b32242013-04-25 17:54:44 +02005442 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005443 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5444
Daniel Vetter6ff93602013-04-19 11:24:36 +02005445 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005446 val |= PIPECONF_INTERLACED_ILK;
5447 else
5448 val |= PIPECONF_PROGRESSIVE;
5449
Daniel Vetter50f3b012013-03-27 00:44:56 +01005450 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005451 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005452
Paulo Zanonic8203562012-09-12 10:06:29 -03005453 I915_WRITE(PIPECONF(pipe), val);
5454 POSTING_READ(PIPECONF(pipe));
5455}
5456
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005457/*
5458 * Set up the pipe CSC unit.
5459 *
5460 * Currently only full range RGB to limited range RGB conversion
5461 * is supported, but eventually this should handle various
5462 * RGB<->YCbCr scenarios as well.
5463 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005464static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005465{
5466 struct drm_device *dev = crtc->dev;
5467 struct drm_i915_private *dev_priv = dev->dev_private;
5468 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5469 int pipe = intel_crtc->pipe;
5470 uint16_t coeff = 0x7800; /* 1.0 */
5471
5472 /*
5473 * TODO: Check what kind of values actually come out of the pipe
5474 * with these coeff/postoff values and adjust to get the best
5475 * accuracy. Perhaps we even need to take the bpc value into
5476 * consideration.
5477 */
5478
Daniel Vetter50f3b012013-03-27 00:44:56 +01005479 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005480 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5481
5482 /*
5483 * GY/GU and RY/RU should be the other way around according
5484 * to BSpec, but reality doesn't agree. Just set them up in
5485 * a way that results in the correct picture.
5486 */
5487 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5488 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5489
5490 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5491 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5492
5493 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5494 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5495
5496 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5497 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5498 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5499
5500 if (INTEL_INFO(dev)->gen > 6) {
5501 uint16_t postoff = 0;
5502
Daniel Vetter50f3b012013-03-27 00:44:56 +01005503 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005504 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5505
5506 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5507 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5508 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5509
5510 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5511 } else {
5512 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5513
Daniel Vetter50f3b012013-03-27 00:44:56 +01005514 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005515 mode |= CSC_BLACK_SCREEN_OFFSET;
5516
5517 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5518 }
5519}
5520
Daniel Vetter6ff93602013-04-19 11:24:36 +02005521static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005522{
5523 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5524 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005525 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005526 uint32_t val;
5527
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005528 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005529
Daniel Vetterd8b32242013-04-25 17:54:44 +02005530 if (intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005531 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5532
Daniel Vetter6ff93602013-04-19 11:24:36 +02005533 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005534 val |= PIPECONF_INTERLACED_ILK;
5535 else
5536 val |= PIPECONF_PROGRESSIVE;
5537
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005538 I915_WRITE(PIPECONF(cpu_transcoder), val);
5539 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005540
5541 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
5542 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005543}
5544
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005545static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005546 intel_clock_t *clock,
5547 bool *has_reduced_clock,
5548 intel_clock_t *reduced_clock)
5549{
5550 struct drm_device *dev = crtc->dev;
5551 struct drm_i915_private *dev_priv = dev->dev_private;
5552 struct intel_encoder *intel_encoder;
5553 int refclk;
5554 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02005555 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005556
5557 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5558 switch (intel_encoder->type) {
5559 case INTEL_OUTPUT_LVDS:
5560 is_lvds = true;
5561 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005562 }
5563 }
5564
5565 refclk = ironlake_get_refclk(crtc);
5566
5567 /*
5568 * Returns a set of divisors for the desired target clock with the given
5569 * refclk, or FALSE. The returned values represent the clock equation:
5570 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5571 */
5572 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02005573 ret = dev_priv->display.find_dpll(limit, crtc,
5574 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02005575 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005576 if (!ret)
5577 return false;
5578
5579 if (is_lvds && dev_priv->lvds_downclock_avail) {
5580 /*
5581 * Ensure we match the reduced clock's P to the target clock.
5582 * If the clocks don't match, we can't switch the display clock
5583 * by using the FP0/FP1. In such case we will disable the LVDS
5584 * downclock feature.
5585 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02005586 *has_reduced_clock =
5587 dev_priv->display.find_dpll(limit, crtc,
5588 dev_priv->lvds_downclock,
5589 refclk, clock,
5590 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005591 }
5592
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005593 return true;
5594}
5595
Daniel Vetter01a415f2012-10-27 15:58:40 +02005596static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5597{
5598 struct drm_i915_private *dev_priv = dev->dev_private;
5599 uint32_t temp;
5600
5601 temp = I915_READ(SOUTH_CHICKEN1);
5602 if (temp & FDI_BC_BIFURCATION_SELECT)
5603 return;
5604
5605 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5606 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5607
5608 temp |= FDI_BC_BIFURCATION_SELECT;
5609 DRM_DEBUG_KMS("enabling fdi C rx\n");
5610 I915_WRITE(SOUTH_CHICKEN1, temp);
5611 POSTING_READ(SOUTH_CHICKEN1);
5612}
5613
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005614static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005615{
5616 struct drm_device *dev = intel_crtc->base.dev;
5617 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005618
5619 switch (intel_crtc->pipe) {
5620 case PIPE_A:
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005621 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005622 case PIPE_B:
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005623 if (intel_crtc->config.fdi_lanes > 2)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005624 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5625 else
5626 cpt_enable_fdi_bc_bifurcation(dev);
5627
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005628 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005629 case PIPE_C:
Daniel Vetter01a415f2012-10-27 15:58:40 +02005630 cpt_enable_fdi_bc_bifurcation(dev);
5631
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005632 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005633 default:
5634 BUG();
5635 }
5636}
5637
Paulo Zanonid4b19312012-11-29 11:29:32 -02005638int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5639{
5640 /*
5641 * Account for spread spectrum to avoid
5642 * oversubscribing the link. Max center spread
5643 * is 2.5%; use 5% for safety's sake.
5644 */
5645 u32 bps = target_clock * bpp * 21 / 20;
5646 return bps / (link_bw * 8) + 1;
5647}
5648
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005649static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005650{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005651 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005652}
5653
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005654static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005655 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005656 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005657{
5658 struct drm_crtc *crtc = &intel_crtc->base;
5659 struct drm_device *dev = crtc->dev;
5660 struct drm_i915_private *dev_priv = dev->dev_private;
5661 struct intel_encoder *intel_encoder;
5662 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005663 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02005664 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005665
5666 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5667 switch (intel_encoder->type) {
5668 case INTEL_OUTPUT_LVDS:
5669 is_lvds = true;
5670 break;
5671 case INTEL_OUTPUT_SDVO:
5672 case INTEL_OUTPUT_HDMI:
5673 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005674 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005675 }
5676
5677 num_connectors++;
5678 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005679
Chris Wilsonc1858122010-12-03 21:35:48 +00005680 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005681 factor = 21;
5682 if (is_lvds) {
5683 if ((intel_panel_use_ssc(dev_priv) &&
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005684 dev_priv->vbt.lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02005685 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07005686 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02005687 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07005688 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005689
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005690 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02005691 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005692
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005693 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
5694 *fp2 |= FP_CB_TUNE;
5695
Chris Wilson5eddb702010-09-11 13:48:45 +01005696 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005697
Eric Anholta07d6782011-03-30 13:01:08 -07005698 if (is_lvds)
5699 dpll |= DPLLB_MODE_LVDS;
5700 else
5701 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005702
Daniel Vetteref1b4602013-06-01 17:17:04 +02005703 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5704 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005705
5706 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005707 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02005708 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005709 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005710
Eric Anholta07d6782011-03-30 13:01:08 -07005711 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005712 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005713 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005714 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005715
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005716 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005717 case 5:
5718 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5719 break;
5720 case 7:
5721 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5722 break;
5723 case 10:
5724 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5725 break;
5726 case 14:
5727 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5728 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005729 }
5730
Daniel Vetterb4c09f32013-04-30 14:01:42 +02005731 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005732 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005733 else
5734 dpll |= PLL_REF_INPUT_DREFCLK;
5735
Daniel Vetter959e16d2013-06-05 13:34:21 +02005736 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005737}
5738
Jesse Barnes79e53942008-11-07 14:24:08 -08005739static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005740 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005741 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005742{
5743 struct drm_device *dev = crtc->dev;
5744 struct drm_i915_private *dev_priv = dev->dev_private;
5745 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5746 int pipe = intel_crtc->pipe;
5747 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005748 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005749 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005750 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005751 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01005752 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005753 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02005754 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005755 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005756
5757 for_each_encoder_on_crtc(dev, crtc, encoder) {
5758 switch (encoder->type) {
5759 case INTEL_OUTPUT_LVDS:
5760 is_lvds = true;
5761 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005762 }
5763
5764 num_connectors++;
5765 }
5766
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005767 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5768 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5769
Daniel Vetterff9a6752013-06-01 17:16:21 +02005770 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005771 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02005772 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005773 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5774 return -EINVAL;
5775 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01005776 /* Compat-code for transition, will disappear. */
5777 if (!intel_crtc->config.clock_set) {
5778 intel_crtc->config.dpll.n = clock.n;
5779 intel_crtc->config.dpll.m1 = clock.m1;
5780 intel_crtc->config.dpll.m2 = clock.m2;
5781 intel_crtc->config.dpll.p1 = clock.p1;
5782 intel_crtc->config.dpll.p2 = clock.p2;
5783 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005784
5785 /* Ensure that the cursor is valid for the new mode before changing... */
5786 intel_crtc_update_cursor(crtc, true);
5787
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005788 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01005789 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005790 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005791 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005792 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005793
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005794 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005795 &fp, &reduced_clock,
5796 has_reduced_clock ? &fp2 : NULL);
5797
Daniel Vetter959e16d2013-06-05 13:34:21 +02005798 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02005799 intel_crtc->config.dpll_hw_state.fp0 = fp;
5800 if (has_reduced_clock)
5801 intel_crtc->config.dpll_hw_state.fp1 = fp2;
5802 else
5803 intel_crtc->config.dpll_hw_state.fp1 = fp;
5804
Daniel Vetterb89a1d32013-06-05 13:34:24 +02005805 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005806 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005807 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
5808 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07005809 return -EINVAL;
5810 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005811 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005812 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005813
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005814 if (intel_crtc->config.has_dp_encoder)
5815 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005816
Daniel Vetterbcd644e2013-06-05 13:34:22 +02005817 if (is_lvds && has_reduced_clock && i915_powersave)
5818 intel_crtc->lowfreq_avail = true;
5819 else
5820 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02005821
5822 if (intel_crtc->config.has_pch_encoder) {
5823 pll = intel_crtc_to_shared_dpll(intel_crtc);
5824
Jesse Barnes79e53942008-11-07 14:24:08 -08005825 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005826
Daniel Vetter8a654f32013-06-01 17:16:22 +02005827 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005828
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005829 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005830 intel_cpu_transcoder_set_m_n(intel_crtc,
5831 &intel_crtc->config.fdi_m_n);
5832 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005833
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005834 if (IS_IVYBRIDGE(dev))
5835 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005836
Daniel Vetter6ff93602013-04-19 11:24:36 +02005837 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005838
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005839 /* Set up the display plane register */
5840 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005841 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005842
Daniel Vetter94352cf2012-07-05 22:51:56 +02005843 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005844
5845 intel_update_watermarks(dev);
5846
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005847 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005848}
5849
Daniel Vetter72419202013-04-04 13:28:53 +02005850static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5851 struct intel_crtc_config *pipe_config)
5852{
5853 struct drm_device *dev = crtc->base.dev;
5854 struct drm_i915_private *dev_priv = dev->dev_private;
5855 enum transcoder transcoder = pipe_config->cpu_transcoder;
5856
5857 pipe_config->fdi_m_n.link_m = I915_READ(PIPE_LINK_M1(transcoder));
5858 pipe_config->fdi_m_n.link_n = I915_READ(PIPE_LINK_N1(transcoder));
5859 pipe_config->fdi_m_n.gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
5860 & ~TU_SIZE_MASK;
5861 pipe_config->fdi_m_n.gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
5862 pipe_config->fdi_m_n.tu = ((I915_READ(PIPE_DATA_M1(transcoder))
5863 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
5864}
5865
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005866static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5867 struct intel_crtc_config *pipe_config)
5868{
5869 struct drm_device *dev = crtc->base.dev;
5870 struct drm_i915_private *dev_priv = dev->dev_private;
5871 uint32_t tmp;
5872
5873 tmp = I915_READ(PF_CTL(crtc->pipe));
5874
5875 if (tmp & PF_ENABLE) {
5876 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
5877 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02005878
5879 /* We currently do not free assignements of panel fitters on
5880 * ivb/hsw (since we don't use the higher upscaling modes which
5881 * differentiates them) so just WARN about this case for now. */
5882 if (IS_GEN7(dev)) {
5883 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
5884 PF_PIPE_SEL_IVB(crtc->pipe));
5885 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005886 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005887}
5888
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005889static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5890 struct intel_crtc_config *pipe_config)
5891{
5892 struct drm_device *dev = crtc->base.dev;
5893 struct drm_i915_private *dev_priv = dev->dev_private;
5894 uint32_t tmp;
5895
Daniel Vettere143a212013-07-04 12:01:15 +02005896 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005897 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005898
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005899 tmp = I915_READ(PIPECONF(crtc->pipe));
5900 if (!(tmp & PIPECONF_ENABLE))
5901 return false;
5902
Daniel Vetterab9412b2013-05-03 11:49:46 +02005903 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02005904 struct intel_shared_dpll *pll;
5905
Daniel Vetter88adfff2013-03-28 10:42:01 +01005906 pipe_config->has_pch_encoder = true;
5907
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005908 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
5909 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
5910 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02005911
5912 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02005913
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005914 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02005915 pipe_config->shared_dpll =
5916 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005917 } else {
5918 tmp = I915_READ(PCH_DPLL_SEL);
5919 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
5920 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
5921 else
5922 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
5923 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02005924
5925 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
5926
5927 WARN_ON(!pll->get_hw_state(dev_priv, pll,
5928 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02005929
5930 tmp = pipe_config->dpll_hw_state.dpll;
5931 pipe_config->pixel_multiplier =
5932 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
5933 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005934 } else {
5935 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005936 }
5937
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005938 intel_get_pipe_timings(crtc, pipe_config);
5939
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005940 ironlake_get_pfit_config(crtc, pipe_config);
5941
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005942 return true;
5943}
5944
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005945static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
5946{
5947 struct drm_device *dev = dev_priv->dev;
5948 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
5949 struct intel_crtc *crtc;
5950 unsigned long irqflags;
Paulo Zanonibd633a72013-08-19 13:18:08 -03005951 uint32_t val;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005952
5953 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
5954 WARN(crtc->base.enabled, "CRTC for pipe %c enabled\n",
5955 pipe_name(crtc->pipe));
5956
5957 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
5958 WARN(plls->spll_refcount, "SPLL enabled\n");
5959 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
5960 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
5961 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
5962 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
5963 "CPU PWM1 enabled\n");
5964 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
5965 "CPU PWM2 enabled\n");
5966 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
5967 "PCH PWM1 enabled\n");
5968 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
5969 "Utility pin enabled\n");
5970 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
5971
5972 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
5973 val = I915_READ(DEIMR);
5974 WARN((val & ~DE_PCH_EVENT_IVB) != val,
5975 "Unexpected DEIMR bits enabled: 0x%x\n", val);
5976 val = I915_READ(SDEIMR);
Paulo Zanonibd633a72013-08-19 13:18:08 -03005977 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005978 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
5979 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
5980}
5981
5982/*
5983 * This function implements pieces of two sequences from BSpec:
5984 * - Sequence for display software to disable LCPLL
5985 * - Sequence for display software to allow package C8+
5986 * The steps implemented here are just the steps that actually touch the LCPLL
5987 * register. Callers should take care of disabling all the display engine
5988 * functions, doing the mode unset, fixing interrupts, etc.
5989 */
5990void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
5991 bool switch_to_fclk, bool allow_power_down)
5992{
5993 uint32_t val;
5994
5995 assert_can_disable_lcpll(dev_priv);
5996
5997 val = I915_READ(LCPLL_CTL);
5998
5999 if (switch_to_fclk) {
6000 val |= LCPLL_CD_SOURCE_FCLK;
6001 I915_WRITE(LCPLL_CTL, val);
6002
6003 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6004 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6005 DRM_ERROR("Switching to FCLK failed\n");
6006
6007 val = I915_READ(LCPLL_CTL);
6008 }
6009
6010 val |= LCPLL_PLL_DISABLE;
6011 I915_WRITE(LCPLL_CTL, val);
6012 POSTING_READ(LCPLL_CTL);
6013
6014 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6015 DRM_ERROR("LCPLL still locked\n");
6016
6017 val = I915_READ(D_COMP);
6018 val |= D_COMP_COMP_DISABLE;
6019 I915_WRITE(D_COMP, val);
6020 POSTING_READ(D_COMP);
6021 ndelay(100);
6022
6023 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6024 DRM_ERROR("D_COMP RCOMP still in progress\n");
6025
6026 if (allow_power_down) {
6027 val = I915_READ(LCPLL_CTL);
6028 val |= LCPLL_POWER_DOWN_ALLOW;
6029 I915_WRITE(LCPLL_CTL, val);
6030 POSTING_READ(LCPLL_CTL);
6031 }
6032}
6033
6034/*
6035 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6036 * source.
6037 */
6038void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
6039{
6040 uint32_t val;
6041
6042 val = I915_READ(LCPLL_CTL);
6043
6044 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6045 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6046 return;
6047
Paulo Zanoni215733f2013-08-19 13:18:07 -03006048 /* Make sure we're not on PC8 state before disabling PC8, otherwise
6049 * we'll hang the machine! */
6050 dev_priv->uncore.funcs.force_wake_get(dev_priv);
6051
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006052 if (val & LCPLL_POWER_DOWN_ALLOW) {
6053 val &= ~LCPLL_POWER_DOWN_ALLOW;
6054 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006055 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006056 }
6057
6058 val = I915_READ(D_COMP);
6059 val |= D_COMP_COMP_FORCE;
6060 val &= ~D_COMP_COMP_DISABLE;
6061 I915_WRITE(D_COMP, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006062 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006063
6064 val = I915_READ(LCPLL_CTL);
6065 val &= ~LCPLL_PLL_DISABLE;
6066 I915_WRITE(LCPLL_CTL, val);
6067
6068 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6069 DRM_ERROR("LCPLL not locked yet\n");
6070
6071 if (val & LCPLL_CD_SOURCE_FCLK) {
6072 val = I915_READ(LCPLL_CTL);
6073 val &= ~LCPLL_CD_SOURCE_FCLK;
6074 I915_WRITE(LCPLL_CTL, val);
6075
6076 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6077 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6078 DRM_ERROR("Switching back to LCPLL failed\n");
6079 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03006080
6081 dev_priv->uncore.funcs.force_wake_put(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006082}
6083
Paulo Zanonic67a4702013-08-19 13:18:09 -03006084void hsw_enable_pc8_work(struct work_struct *__work)
6085{
6086 struct drm_i915_private *dev_priv =
6087 container_of(to_delayed_work(__work), struct drm_i915_private,
6088 pc8.enable_work);
6089 struct drm_device *dev = dev_priv->dev;
6090 uint32_t val;
6091
6092 if (dev_priv->pc8.enabled)
6093 return;
6094
6095 DRM_DEBUG_KMS("Enabling package C8+\n");
6096
6097 dev_priv->pc8.enabled = true;
6098
6099 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6100 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6101 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6102 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6103 }
6104
6105 lpt_disable_clkout_dp(dev);
6106 hsw_pc8_disable_interrupts(dev);
6107 hsw_disable_lcpll(dev_priv, true, true);
6108}
6109
6110static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6111{
6112 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6113 WARN(dev_priv->pc8.disable_count < 1,
6114 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6115
6116 dev_priv->pc8.disable_count--;
6117 if (dev_priv->pc8.disable_count != 0)
6118 return;
6119
6120 schedule_delayed_work(&dev_priv->pc8.enable_work,
Paulo Zanoni90058742013-08-19 13:18:11 -03006121 msecs_to_jiffies(i915_pc8_timeout));
Paulo Zanonic67a4702013-08-19 13:18:09 -03006122}
6123
6124static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6125{
6126 struct drm_device *dev = dev_priv->dev;
6127 uint32_t val;
6128
6129 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6130 WARN(dev_priv->pc8.disable_count < 0,
6131 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6132
6133 dev_priv->pc8.disable_count++;
6134 if (dev_priv->pc8.disable_count != 1)
6135 return;
6136
6137 cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
6138 if (!dev_priv->pc8.enabled)
6139 return;
6140
6141 DRM_DEBUG_KMS("Disabling package C8+\n");
6142
6143 hsw_restore_lcpll(dev_priv);
6144 hsw_pc8_restore_interrupts(dev);
6145 lpt_init_pch_refclk(dev);
6146
6147 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6148 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6149 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
6150 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6151 }
6152
6153 intel_prepare_ddi(dev);
6154 i915_gem_init_swizzling(dev);
6155 mutex_lock(&dev_priv->rps.hw_lock);
6156 gen6_update_ring_freq(dev);
6157 mutex_unlock(&dev_priv->rps.hw_lock);
6158 dev_priv->pc8.enabled = false;
6159}
6160
6161void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6162{
6163 mutex_lock(&dev_priv->pc8.lock);
6164 __hsw_enable_package_c8(dev_priv);
6165 mutex_unlock(&dev_priv->pc8.lock);
6166}
6167
6168void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6169{
6170 mutex_lock(&dev_priv->pc8.lock);
6171 __hsw_disable_package_c8(dev_priv);
6172 mutex_unlock(&dev_priv->pc8.lock);
6173}
6174
6175static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
6176{
6177 struct drm_device *dev = dev_priv->dev;
6178 struct intel_crtc *crtc;
6179 uint32_t val;
6180
6181 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6182 if (crtc->base.enabled)
6183 return false;
6184
6185 /* This case is still possible since we have the i915.disable_power_well
6186 * parameter and also the KVMr or something else might be requesting the
6187 * power well. */
6188 val = I915_READ(HSW_PWR_WELL_DRIVER);
6189 if (val != 0) {
6190 DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
6191 return false;
6192 }
6193
6194 return true;
6195}
6196
6197/* Since we're called from modeset_global_resources there's no way to
6198 * symmetrically increase and decrease the refcount, so we use
6199 * dev_priv->pc8.requirements_met to track whether we already have the refcount
6200 * or not.
6201 */
6202static void hsw_update_package_c8(struct drm_device *dev)
6203{
6204 struct drm_i915_private *dev_priv = dev->dev_private;
6205 bool allow;
6206
6207 if (!i915_enable_pc8)
6208 return;
6209
6210 mutex_lock(&dev_priv->pc8.lock);
6211
6212 allow = hsw_can_enable_package_c8(dev_priv);
6213
6214 if (allow == dev_priv->pc8.requirements_met)
6215 goto done;
6216
6217 dev_priv->pc8.requirements_met = allow;
6218
6219 if (allow)
6220 __hsw_enable_package_c8(dev_priv);
6221 else
6222 __hsw_disable_package_c8(dev_priv);
6223
6224done:
6225 mutex_unlock(&dev_priv->pc8.lock);
6226}
6227
6228static void hsw_package_c8_gpu_idle(struct drm_i915_private *dev_priv)
6229{
6230 if (!dev_priv->pc8.gpu_idle) {
6231 dev_priv->pc8.gpu_idle = true;
6232 hsw_enable_package_c8(dev_priv);
6233 }
6234}
6235
6236static void hsw_package_c8_gpu_busy(struct drm_i915_private *dev_priv)
6237{
6238 if (dev_priv->pc8.gpu_idle) {
6239 dev_priv->pc8.gpu_idle = false;
6240 hsw_disable_package_c8(dev_priv);
6241 }
Daniel Vetter94352cf2012-07-05 22:51:56 +02006242}
Eric Anholtf564048e2011-03-30 13:01:02 -07006243
6244static void haswell_modeset_global_resources(struct drm_device *dev)
6245{
Daniel Vetter9256aa12012-10-31 19:26:13 +01006246 bool enable = false;
6247 struct intel_crtc *crtc;
Eric Anholt0b701d22011-03-30 13:01:03 -07006248
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006249 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6250 if (!crtc->base.enabled)
6251 continue;
Eric Anholt0b701d22011-03-30 13:01:03 -07006252
Eric Anholtf564048e2011-03-30 13:01:02 -07006253 if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.size ||
6254 crtc->config.cpu_transcoder != TRANSCODER_EDP)
Eric Anholt0b701d22011-03-30 13:01:03 -07006255 enable = true;
6256 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006257
6258 intel_set_power_well(dev, enable);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006259
6260 hsw_update_package_c8(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006261}
6262
6263static int haswell_crtc_mode_set(struct drm_crtc *crtc,
6264 int x, int y,
6265 struct drm_framebuffer *fb)
6266{
6267 struct drm_device *dev = crtc->dev;
6268 struct drm_i915_private *dev_priv = dev->dev_private;
6269 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6270 int plane = intel_crtc->plane;
6271 int ret;
6272
6273 if (!intel_ddi_pll_mode_set(crtc))
6274 return -EINVAL;
6275
6276 /* Ensure that the cursor is valid for the new mode before changing... */
6277 intel_crtc_update_cursor(crtc, true);
6278
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006279 if (intel_crtc->config.has_dp_encoder)
Eric Anholtbad720f2009-10-22 16:11:14 -07006280 intel_dp_set_m_n(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006281
6282 intel_crtc->lowfreq_avail = false;
6283
Jesse Barnes79e53942008-11-07 14:24:08 -08006284 intel_set_pipe_timings(intel_crtc);
6285
6286 if (intel_crtc->config.has_pch_encoder) {
6287 intel_cpu_transcoder_set_m_n(intel_crtc,
6288 &intel_crtc->config.fdi_m_n);
6289 }
6290
6291 haswell_set_pipeconf(crtc);
Chris Wilson560b85b2010-08-07 11:01:38 +01006292
6293 intel_set_pipe_csc(crtc);
6294
6295 /* Set up the display plane register */
6296 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
6297 POSTING_READ(DSPCNTR(plane));
6298
6299 ret = intel_pipe_set_base(crtc, x, y, fb);
6300
6301 intel_update_watermarks(dev);
6302
6303 return ret;
6304}
6305
6306static bool haswell_get_pipe_config(struct intel_crtc *crtc,
6307 struct intel_crtc_config *pipe_config)
6308{
6309 struct drm_device *dev = crtc->base.dev;
6310 struct drm_i915_private *dev_priv = dev->dev_private;
6311 enum intel_display_power_domain pfit_domain;
6312 uint32_t tmp;
6313
6314 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
6315 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6316
6317 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
6318 if (tmp & TRANS_DDI_FUNC_ENABLE) {
6319 enum pipe trans_edp_pipe;
6320 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
6321 default:
6322 WARN(1, "unknown pipe linked to edp transcoder\n");
6323 case TRANS_DDI_EDP_INPUT_A_ONOFF:
6324 case TRANS_DDI_EDP_INPUT_A_ON:
6325 trans_edp_pipe = PIPE_A;
6326 break;
6327 case TRANS_DDI_EDP_INPUT_B_ONOFF:
6328 trans_edp_pipe = PIPE_B;
6329 break;
6330 case TRANS_DDI_EDP_INPUT_C_ONOFF:
6331 trans_edp_pipe = PIPE_C;
6332 break;
6333 }
6334
6335 if (trans_edp_pipe == crtc->pipe)
6336 pipe_config->cpu_transcoder = TRANSCODER_EDP;
6337 }
6338
6339 if (!intel_display_power_enabled(dev,
6340 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
6341 return false;
6342
6343 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
6344 if (!(tmp & PIPECONF_ENABLE))
6345 return false;
6346
6347 /*
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006348 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Chris Wilson6b383a72010-09-13 13:54:26 +01006349 * DDI E. So just check whether this pipe is wired to DDI E and whether
6350 * the PCH transcoder is on.
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006351 */
6352 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
6353 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
6354 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
6355 pipe_config->has_pch_encoder = true;
6356
6357 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
Chris Wilson560b85b2010-08-07 11:01:38 +01006358 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006359 FDI_DP_PORT_WIDTH_SHIFT) + 1;
6360
6361 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6362 }
Chris Wilson6b383a72010-09-13 13:54:26 +01006363
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006364 intel_get_pipe_timings(crtc, pipe_config);
6365
6366 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
6367 if (intel_display_power_enabled(dev, pfit_domain))
6368 ironlake_get_pfit_config(crtc, pipe_config);
6369
6370 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
6371 (I915_READ(IPS_CTL) & IPS_ENABLE);
6372
6373 pipe_config->pixel_multiplier = 1;
6374
6375 return true;
6376}
6377
6378static int intel_crtc_mode_set(struct drm_crtc *crtc,
6379 int x, int y,
6380 struct drm_framebuffer *fb)
6381{
6382 struct drm_device *dev = crtc->dev;
6383 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtf564048e2011-03-30 13:01:02 -07006384 struct intel_encoder *encoder;
6385 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07006386 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
6387 int pipe = intel_crtc->pipe;
6388 int ret;
6389
6390 drm_vblank_pre_modeset(dev, pipe);
6391
6392 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
Daniel Vetter94352cf2012-07-05 22:51:56 +02006393
Jesse Barnes79e53942008-11-07 14:24:08 -08006394 drm_vblank_post_modeset(dev, pipe);
6395
Daniel Vetter9256aa12012-10-31 19:26:13 +01006396 if (ret != 0)
6397 return ret;
6398
6399 for_each_encoder_on_crtc(dev, crtc, encoder) {
6400 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
6401 encoder->base.base.id,
6402 drm_get_encoder_name(&encoder->base),
6403 mode->base.id, mode->name);
Daniel Vetter36f2d1f2013-07-21 21:37:08 +02006404 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01006405 }
6406
6407 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006408}
6409
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006410static bool intel_eld_uptodate(struct drm_connector *connector,
6411 int reg_eldv, uint32_t bits_eldv,
6412 int reg_elda, uint32_t bits_elda,
6413 int reg_edid)
6414{
6415 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6416 uint8_t *eld = connector->eld;
6417 uint32_t i;
6418
6419 i = I915_READ(reg_eldv);
6420 i &= bits_eldv;
6421
6422 if (!eld[0])
6423 return !i;
6424
6425 if (!i)
6426 return false;
6427
6428 i = I915_READ(reg_elda);
6429 i &= ~bits_elda;
6430 I915_WRITE(reg_elda, i);
6431
6432 for (i = 0; i < eld[2]; i++)
6433 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6434 return false;
6435
6436 return true;
6437}
6438
Wu Fengguange0dac652011-09-05 14:25:34 +08006439static void g4x_write_eld(struct drm_connector *connector,
6440 struct drm_crtc *crtc)
6441{
6442 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6443 uint8_t *eld = connector->eld;
6444 uint32_t eldv;
6445 uint32_t len;
6446 uint32_t i;
6447
6448 i = I915_READ(G4X_AUD_VID_DID);
6449
6450 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6451 eldv = G4X_ELDV_DEVCL_DEVBLC;
6452 else
6453 eldv = G4X_ELDV_DEVCTG;
6454
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006455 if (intel_eld_uptodate(connector,
6456 G4X_AUD_CNTL_ST, eldv,
6457 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6458 G4X_HDMIW_HDMIEDID))
6459 return;
6460
Wu Fengguange0dac652011-09-05 14:25:34 +08006461 i = I915_READ(G4X_AUD_CNTL_ST);
6462 i &= ~(eldv | G4X_ELD_ADDR);
6463 len = (i >> 9) & 0x1f; /* ELD buffer size */
6464 I915_WRITE(G4X_AUD_CNTL_ST, i);
6465
6466 if (!eld[0])
6467 return;
6468
6469 len = min_t(uint8_t, eld[2], len);
6470 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6471 for (i = 0; i < len; i++)
6472 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6473
6474 i = I915_READ(G4X_AUD_CNTL_ST);
6475 i |= eldv;
6476 I915_WRITE(G4X_AUD_CNTL_ST, i);
6477}
6478
Wang Xingchao83358c852012-08-16 22:43:37 +08006479static void haswell_write_eld(struct drm_connector *connector,
6480 struct drm_crtc *crtc)
6481{
6482 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6483 uint8_t *eld = connector->eld;
6484 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006485 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08006486 uint32_t eldv;
6487 uint32_t i;
6488 int len;
6489 int pipe = to_intel_crtc(crtc)->pipe;
6490 int tmp;
6491
6492 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6493 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6494 int aud_config = HSW_AUD_CFG(pipe);
6495 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6496
6497
6498 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6499
6500 /* Audio output enable */
6501 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6502 tmp = I915_READ(aud_cntrl_st2);
6503 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6504 I915_WRITE(aud_cntrl_st2, tmp);
6505
6506 /* Wait for 1 vertical blank */
6507 intel_wait_for_vblank(dev, pipe);
6508
6509 /* Set ELD valid state */
6510 tmp = I915_READ(aud_cntrl_st2);
6511 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
6512 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6513 I915_WRITE(aud_cntrl_st2, tmp);
6514 tmp = I915_READ(aud_cntrl_st2);
6515 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
6516
6517 /* Enable HDMI mode */
6518 tmp = I915_READ(aud_config);
6519 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
6520 /* clear N_programing_enable and N_value_index */
6521 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6522 I915_WRITE(aud_config, tmp);
6523
6524 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6525
6526 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006527 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006528
6529 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6530 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6531 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6532 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6533 } else
6534 I915_WRITE(aud_config, 0);
6535
6536 if (intel_eld_uptodate(connector,
6537 aud_cntrl_st2, eldv,
6538 aud_cntl_st, IBX_ELD_ADDRESS,
6539 hdmiw_hdmiedid))
6540 return;
6541
6542 i = I915_READ(aud_cntrl_st2);
6543 i &= ~eldv;
6544 I915_WRITE(aud_cntrl_st2, i);
6545
6546 if (!eld[0])
6547 return;
6548
6549 i = I915_READ(aud_cntl_st);
6550 i &= ~IBX_ELD_ADDRESS;
6551 I915_WRITE(aud_cntl_st, i);
6552 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6553 DRM_DEBUG_DRIVER("port num:%d\n", i);
6554
6555 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6556 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6557 for (i = 0; i < len; i++)
6558 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6559
6560 i = I915_READ(aud_cntrl_st2);
6561 i |= eldv;
6562 I915_WRITE(aud_cntrl_st2, i);
6563
6564}
6565
Wu Fengguange0dac652011-09-05 14:25:34 +08006566static void ironlake_write_eld(struct drm_connector *connector,
6567 struct drm_crtc *crtc)
6568{
6569 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6570 uint8_t *eld = connector->eld;
6571 uint32_t eldv;
6572 uint32_t i;
6573 int len;
6574 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006575 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006576 int aud_cntl_st;
6577 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006578 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006579
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006580 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006581 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6582 aud_config = IBX_AUD_CFG(pipe);
6583 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006584 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006585 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006586 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6587 aud_config = CPT_AUD_CFG(pipe);
6588 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006589 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006590 }
6591
Wang Xingchao9b138a82012-08-09 16:52:18 +08006592 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006593
6594 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006595 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006596 if (!i) {
6597 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6598 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006599 eldv = IBX_ELD_VALIDB;
6600 eldv |= IBX_ELD_VALIDB << 4;
6601 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006602 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03006603 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006604 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006605 }
6606
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006607 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6608 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6609 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006610 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6611 } else
6612 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006613
6614 if (intel_eld_uptodate(connector,
6615 aud_cntrl_st2, eldv,
6616 aud_cntl_st, IBX_ELD_ADDRESS,
6617 hdmiw_hdmiedid))
6618 return;
6619
Wu Fengguange0dac652011-09-05 14:25:34 +08006620 i = I915_READ(aud_cntrl_st2);
6621 i &= ~eldv;
6622 I915_WRITE(aud_cntrl_st2, i);
6623
6624 if (!eld[0])
6625 return;
6626
Wu Fengguange0dac652011-09-05 14:25:34 +08006627 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006628 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006629 I915_WRITE(aud_cntl_st, i);
6630
6631 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6632 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6633 for (i = 0; i < len; i++)
6634 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6635
6636 i = I915_READ(aud_cntrl_st2);
6637 i |= eldv;
6638 I915_WRITE(aud_cntrl_st2, i);
6639}
6640
6641void intel_write_eld(struct drm_encoder *encoder,
6642 struct drm_display_mode *mode)
6643{
6644 struct drm_crtc *crtc = encoder->crtc;
6645 struct drm_connector *connector;
6646 struct drm_device *dev = encoder->dev;
6647 struct drm_i915_private *dev_priv = dev->dev_private;
6648
6649 connector = drm_select_eld(encoder, mode);
6650 if (!connector)
6651 return;
6652
6653 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6654 connector->base.id,
6655 drm_get_connector_name(connector),
6656 connector->encoder->base.id,
6657 drm_get_encoder_name(connector->encoder));
6658
6659 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6660
6661 if (dev_priv->display.write_eld)
6662 dev_priv->display.write_eld(connector, crtc);
6663}
6664
Jesse Barnes79e53942008-11-07 14:24:08 -08006665/** Loads the palette/gamma unit for the CRTC with the prepared values */
6666void intel_crtc_load_lut(struct drm_crtc *crtc)
6667{
6668 struct drm_device *dev = crtc->dev;
6669 struct drm_i915_private *dev_priv = dev->dev_private;
6670 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006671 enum pipe pipe = intel_crtc->pipe;
6672 int palreg = PALETTE(pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006673 int i;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006674 bool reenable_ips = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006675
6676 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006677 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006678 return;
6679
Jani Nikula23538ef2013-08-27 15:12:22 +03006680 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
6681 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
6682 assert_dsi_pll_enabled(dev_priv);
6683 else
6684 assert_pll_enabled(dev_priv, pipe);
6685 }
Ville Syrjälä14420bd2013-06-04 13:49:07 +03006686
Jesse Barnes79e53942008-11-07 14:24:08 -08006687 /* use legacy palette for Ironlake */
6688 if (HAS_PCH_SPLIT(dev))
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006689 palreg = LGC_PALETTE(pipe);
6690
6691 /* Workaround : Do not read or write the pipe palette/gamma data while
6692 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
6693 */
6694 if (intel_crtc->config.ips_enabled &&
6695 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
6696 GAMMA_MODE_MODE_SPLIT)) {
6697 hsw_disable_ips(intel_crtc);
6698 reenable_ips = true;
6699 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006700
6701 for (i = 0; i < 256; i++) {
6702 I915_WRITE(palreg + 4 * i,
6703 (intel_crtc->lut_r[i] << 16) |
6704 (intel_crtc->lut_g[i] << 8) |
6705 intel_crtc->lut_b[i]);
6706 }
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006707
6708 if (reenable_ips)
6709 hsw_enable_ips(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006710}
6711
6712static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6713{
6714 struct drm_device *dev = crtc->dev;
6715 struct drm_i915_private *dev_priv = dev->dev_private;
6716 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6717 bool visible = base != 0;
6718 u32 cntl;
6719
6720 if (intel_crtc->cursor_visible == visible)
6721 return;
6722
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006723 cntl = I915_READ(_CURACNTR);
Jesse Barnes79e53942008-11-07 14:24:08 -08006724 if (visible) {
6725 /* On these chipsets we can only modify the base whilst
6726 * the cursor is disabled.
6727 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006728 I915_WRITE(_CURABASE, base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006729
6730 cntl &= ~(CURSOR_FORMAT_MASK);
6731 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6732 cntl |= CURSOR_ENABLE |
6733 CURSOR_GAMMA_ENABLE |
6734 CURSOR_FORMAT_ARGB;
6735 } else
6736 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006737 I915_WRITE(_CURACNTR, cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08006738
6739 intel_crtc->cursor_visible = visible;
6740}
6741
6742static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6743{
6744 struct drm_device *dev = crtc->dev;
6745 struct drm_i915_private *dev_priv = dev->dev_private;
6746 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6747 int pipe = intel_crtc->pipe;
6748 bool visible = base != 0;
6749
6750 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006751 uint32_t cntl = I915_READ(CURCNTR(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006752 if (base) {
6753 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6754 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6755 cntl |= pipe << 28; /* Connect to correct pipe */
6756 } else {
6757 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6758 cntl |= CURSOR_MODE_DISABLE;
6759 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006760 I915_WRITE(CURCNTR(pipe), cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08006761
6762 intel_crtc->cursor_visible = visible;
6763 }
6764 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006765 I915_WRITE(CURBASE(pipe), base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006766}
6767
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006768static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6769{
6770 struct drm_device *dev = crtc->dev;
6771 struct drm_i915_private *dev_priv = dev->dev_private;
6772 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6773 int pipe = intel_crtc->pipe;
6774 bool visible = base != 0;
6775
6776 if (intel_crtc->cursor_visible != visible) {
6777 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6778 if (base) {
6779 cntl &= ~CURSOR_MODE;
6780 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6781 } else {
6782 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6783 cntl |= CURSOR_MODE_DISABLE;
6784 }
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03006785 if (IS_HASWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006786 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03006787 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
6788 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006789 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6790
6791 intel_crtc->cursor_visible = visible;
6792 }
6793 /* and commit changes on next vblank */
6794 I915_WRITE(CURBASE_IVB(pipe), base);
6795}
6796
Jesse Barnes79e53942008-11-07 14:24:08 -08006797/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006798static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6799 bool on)
6800{
6801 struct drm_device *dev = crtc->dev;
6802 struct drm_i915_private *dev_priv = dev->dev_private;
6803 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6804 int pipe = intel_crtc->pipe;
6805 int x = intel_crtc->cursor_x;
6806 int y = intel_crtc->cursor_y;
6807 u32 base, pos;
6808 bool visible;
6809
6810 pos = 0;
6811
6812 if (on && crtc->enabled && crtc->fb) {
6813 base = intel_crtc->cursor_addr;
6814 if (x > (int) crtc->fb->width)
6815 base = 0;
6816
6817 if (y > (int) crtc->fb->height)
6818 base = 0;
6819 } else
6820 base = 0;
6821
6822 if (x < 0) {
6823 if (x + intel_crtc->cursor_width < 0)
6824 base = 0;
6825
6826 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6827 x = -x;
6828 }
6829 pos |= x << CURSOR_X_SHIFT;
6830
6831 if (y < 0) {
6832 if (y + intel_crtc->cursor_height < 0)
6833 base = 0;
6834
6835 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6836 y = -y;
6837 }
6838 pos |= y << CURSOR_Y_SHIFT;
6839
6840 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006841 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006842 return;
6843
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006844 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006845 I915_WRITE(CURPOS_IVB(pipe), pos);
6846 ivb_update_cursor(crtc, base);
6847 } else {
6848 I915_WRITE(CURPOS(pipe), pos);
6849 if (IS_845G(dev) || IS_I865G(dev))
6850 i845_update_cursor(crtc, base);
6851 else
6852 i9xx_update_cursor(crtc, base);
6853 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006854}
6855
Jesse Barnes79e53942008-11-07 14:24:08 -08006856static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006857 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006858 uint32_t handle,
6859 uint32_t width, uint32_t height)
6860{
6861 struct drm_device *dev = crtc->dev;
6862 struct drm_i915_private *dev_priv = dev->dev_private;
6863 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006864 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006865 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006866 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006867
Jesse Barnes79e53942008-11-07 14:24:08 -08006868 /* if we want to turn off the cursor ignore width and height */
6869 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006870 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006871 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006872 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006873 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006874 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006875 }
6876
6877 /* Currently we only support 64x64 cursors */
6878 if (width != 64 || height != 64) {
6879 DRM_ERROR("we currently only support 64x64 cursors\n");
6880 return -EINVAL;
6881 }
6882
Chris Wilson05394f32010-11-08 19:18:58 +00006883 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006884 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006885 return -ENOENT;
6886
Chris Wilson05394f32010-11-08 19:18:58 +00006887 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006888 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006889 ret = -ENOMEM;
6890 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006891 }
6892
Dave Airlie71acb5e2008-12-30 20:31:46 +10006893 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006894 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006895 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00006896 unsigned alignment;
6897
Chris Wilsond9e86c02010-11-10 16:40:20 +00006898 if (obj->tiling_mode) {
6899 DRM_ERROR("cursor cannot be tiled\n");
6900 ret = -EINVAL;
6901 goto fail_locked;
6902 }
6903
Chris Wilson693db182013-03-05 14:52:39 +00006904 /* Note that the w/a also requires 2 PTE of padding following
6905 * the bo. We currently fill all unused PTE with the shadow
6906 * page and so we should always have valid PTE following the
6907 * cursor preventing the VT-d warning.
6908 */
6909 alignment = 0;
6910 if (need_vtd_wa(dev))
6911 alignment = 64*1024;
6912
6913 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006914 if (ret) {
6915 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006916 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006917 }
6918
Chris Wilsond9e86c02010-11-10 16:40:20 +00006919 ret = i915_gem_object_put_fence(obj);
6920 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006921 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006922 goto fail_unpin;
6923 }
6924
Ben Widawskyf343c5f2013-07-05 14:41:04 -07006925 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006926 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006927 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006928 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006929 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6930 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006931 if (ret) {
6932 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006933 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006934 }
Chris Wilson05394f32010-11-08 19:18:58 +00006935 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006936 }
6937
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006938 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04006939 I915_WRITE(CURSIZE, (height << 12) | width);
6940
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006941 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006942 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006943 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006944 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006945 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6946 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01006947 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006948 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006949 }
Jesse Barnes80824002009-09-10 15:28:06 -07006950
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006951 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006952
6953 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006954 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006955 intel_crtc->cursor_width = width;
6956 intel_crtc->cursor_height = height;
6957
Mika Kuoppala40ccc722013-04-23 17:27:08 +03006958 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006959
Jesse Barnes79e53942008-11-07 14:24:08 -08006960 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006961fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01006962 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006963fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006964 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006965fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006966 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006967 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006968}
6969
6970static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6971{
Jesse Barnes79e53942008-11-07 14:24:08 -08006972 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006973
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006974 intel_crtc->cursor_x = x;
6975 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006976
Mika Kuoppala40ccc722013-04-23 17:27:08 +03006977 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08006978
6979 return 0;
6980}
6981
6982/** Sets the color ramps on behalf of RandR */
6983void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6984 u16 blue, int regno)
6985{
6986 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6987
6988 intel_crtc->lut_r[regno] = red >> 8;
6989 intel_crtc->lut_g[regno] = green >> 8;
6990 intel_crtc->lut_b[regno] = blue >> 8;
6991}
6992
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006993void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6994 u16 *blue, int regno)
6995{
6996 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6997
6998 *red = intel_crtc->lut_r[regno] << 8;
6999 *green = intel_crtc->lut_g[regno] << 8;
7000 *blue = intel_crtc->lut_b[regno] << 8;
7001}
7002
Jesse Barnes79e53942008-11-07 14:24:08 -08007003static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01007004 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08007005{
James Simmons72034252010-08-03 01:33:19 +01007006 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007007 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007008
James Simmons72034252010-08-03 01:33:19 +01007009 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007010 intel_crtc->lut_r[i] = red[i] >> 8;
7011 intel_crtc->lut_g[i] = green[i] >> 8;
7012 intel_crtc->lut_b[i] = blue[i] >> 8;
7013 }
7014
7015 intel_crtc_load_lut(crtc);
7016}
7017
Jesse Barnes79e53942008-11-07 14:24:08 -08007018/* VESA 640x480x72Hz mode to set on the pipe */
7019static struct drm_display_mode load_detect_mode = {
7020 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7021 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7022};
7023
Chris Wilsond2dff872011-04-19 08:36:26 +01007024static struct drm_framebuffer *
7025intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007026 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01007027 struct drm_i915_gem_object *obj)
7028{
7029 struct intel_framebuffer *intel_fb;
7030 int ret;
7031
7032 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7033 if (!intel_fb) {
7034 drm_gem_object_unreference_unlocked(&obj->base);
7035 return ERR_PTR(-ENOMEM);
7036 }
7037
7038 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
7039 if (ret) {
7040 drm_gem_object_unreference_unlocked(&obj->base);
7041 kfree(intel_fb);
7042 return ERR_PTR(ret);
7043 }
7044
7045 return &intel_fb->base;
7046}
7047
7048static u32
7049intel_framebuffer_pitch_for_width(int width, int bpp)
7050{
7051 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7052 return ALIGN(pitch, 64);
7053}
7054
7055static u32
7056intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7057{
7058 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7059 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7060}
7061
7062static struct drm_framebuffer *
7063intel_framebuffer_create_for_mode(struct drm_device *dev,
7064 struct drm_display_mode *mode,
7065 int depth, int bpp)
7066{
7067 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00007068 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01007069
7070 obj = i915_gem_alloc_object(dev,
7071 intel_framebuffer_size_for_mode(mode, bpp));
7072 if (obj == NULL)
7073 return ERR_PTR(-ENOMEM);
7074
7075 mode_cmd.width = mode->hdisplay;
7076 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007077 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7078 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00007079 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01007080
7081 return intel_framebuffer_create(dev, &mode_cmd, obj);
7082}
7083
7084static struct drm_framebuffer *
7085mode_fits_in_fbdev(struct drm_device *dev,
7086 struct drm_display_mode *mode)
7087{
7088 struct drm_i915_private *dev_priv = dev->dev_private;
7089 struct drm_i915_gem_object *obj;
7090 struct drm_framebuffer *fb;
7091
7092 if (dev_priv->fbdev == NULL)
7093 return NULL;
7094
7095 obj = dev_priv->fbdev->ifb.obj;
7096 if (obj == NULL)
7097 return NULL;
7098
7099 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007100 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7101 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01007102 return NULL;
7103
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007104 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01007105 return NULL;
7106
7107 return fb;
7108}
7109
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007110bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01007111 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01007112 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007113{
7114 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007115 struct intel_encoder *intel_encoder =
7116 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08007117 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007118 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007119 struct drm_crtc *crtc = NULL;
7120 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02007121 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08007122 int i = -1;
7123
Chris Wilsond2dff872011-04-19 08:36:26 +01007124 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7125 connector->base.id, drm_get_connector_name(connector),
7126 encoder->base.id, drm_get_encoder_name(encoder));
7127
Jesse Barnes79e53942008-11-07 14:24:08 -08007128 /*
7129 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01007130 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007131 * - if the connector already has an assigned crtc, use it (but make
7132 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01007133 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007134 * - try to find the first unused crtc that can drive this connector,
7135 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08007136 */
7137
7138 /* See if we already have a CRTC for this connector */
7139 if (encoder->crtc) {
7140 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01007141
Daniel Vetter7b240562012-12-12 00:35:33 +01007142 mutex_lock(&crtc->mutex);
7143
Daniel Vetter24218aa2012-08-12 19:27:11 +02007144 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007145 old->load_detect_temp = false;
7146
7147 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007148 if (connector->dpms != DRM_MODE_DPMS_ON)
7149 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01007150
Chris Wilson71731882011-04-19 23:10:58 +01007151 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007152 }
7153
7154 /* Find an unused one (if possible) */
7155 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
7156 i++;
7157 if (!(encoder->possible_crtcs & (1 << i)))
7158 continue;
7159 if (!possible_crtc->enabled) {
7160 crtc = possible_crtc;
7161 break;
7162 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007163 }
7164
7165 /*
7166 * If we didn't find an unused CRTC, don't use any.
7167 */
7168 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01007169 DRM_DEBUG_KMS("no pipe available for load-detect\n");
7170 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007171 }
7172
Daniel Vetter7b240562012-12-12 00:35:33 +01007173 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02007174 intel_encoder->new_crtc = to_intel_crtc(crtc);
7175 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007176
7177 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02007178 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007179 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01007180 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08007181
Chris Wilson64927112011-04-20 07:25:26 +01007182 if (!mode)
7183 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08007184
Chris Wilsond2dff872011-04-19 08:36:26 +01007185 /* We need a framebuffer large enough to accommodate all accesses
7186 * that the plane may generate whilst we perform load detection.
7187 * We can not rely on the fbcon either being present (we get called
7188 * during its initialisation to detect all boot displays, or it may
7189 * not even exist) or that it is large enough to satisfy the
7190 * requested mode.
7191 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02007192 fb = mode_fits_in_fbdev(dev, mode);
7193 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007194 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007195 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
7196 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01007197 } else
7198 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007199 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007200 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01007201 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007202 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007203 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007204
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007205 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01007206 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01007207 if (old->release_fb)
7208 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01007209 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007210 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007211 }
Chris Wilson71731882011-04-19 23:10:58 +01007212
Jesse Barnes79e53942008-11-07 14:24:08 -08007213 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007214 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01007215 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007216}
7217
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007218void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01007219 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007220{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007221 struct intel_encoder *intel_encoder =
7222 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01007223 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01007224 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08007225
Chris Wilsond2dff872011-04-19 08:36:26 +01007226 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7227 connector->base.id, drm_get_connector_name(connector),
7228 encoder->base.id, drm_get_encoder_name(encoder));
7229
Chris Wilson8261b192011-04-19 23:18:09 +01007230 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02007231 to_intel_connector(connector)->new_encoder = NULL;
7232 intel_encoder->new_crtc = NULL;
7233 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01007234
Daniel Vetter36206362012-12-10 20:42:17 +01007235 if (old->release_fb) {
7236 drm_framebuffer_unregister_private(old->release_fb);
7237 drm_framebuffer_unreference(old->release_fb);
7238 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007239
Daniel Vetter67c96402013-01-23 16:25:09 +00007240 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01007241 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007242 }
7243
Eric Anholtc751ce42010-03-25 11:48:48 -07007244 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007245 if (old->dpms_mode != DRM_MODE_DPMS_ON)
7246 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01007247
7248 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08007249}
7250
7251/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007252static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
7253 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007254{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007255 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007256 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007257 int pipe = pipe_config->cpu_transcoder;
Jesse Barnes548f2452011-02-17 10:40:53 -08007258 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007259 u32 fp;
7260 intel_clock_t clock;
7261
7262 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01007263 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007264 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01007265 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007266
7267 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007268 if (IS_PINEVIEW(dev)) {
7269 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
7270 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08007271 } else {
7272 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
7273 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
7274 }
7275
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007276 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007277 if (IS_PINEVIEW(dev))
7278 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
7279 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08007280 else
7281 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08007282 DPLL_FPA01_P1_POST_DIV_SHIFT);
7283
7284 switch (dpll & DPLL_MODE_MASK) {
7285 case DPLLB_MODE_DAC_SERIAL:
7286 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
7287 5 : 10;
7288 break;
7289 case DPLLB_MODE_LVDS:
7290 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
7291 7 : 14;
7292 break;
7293 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08007294 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08007295 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007296 pipe_config->adjusted_mode.clock = 0;
7297 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007298 }
7299
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007300 if (IS_PINEVIEW(dev))
7301 pineview_clock(96000, &clock);
7302 else
7303 i9xx_clock(96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007304 } else {
7305 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
7306
7307 if (is_lvds) {
7308 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
7309 DPLL_FPA01_P1_POST_DIV_SHIFT);
7310 clock.p2 = 14;
7311
7312 if ((dpll & PLL_REF_INPUT_MASK) ==
7313 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7314 /* XXX: might not be 66MHz */
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007315 i9xx_clock(66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007316 } else
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007317 i9xx_clock(48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007318 } else {
7319 if (dpll & PLL_P1_DIVIDE_BY_TWO)
7320 clock.p1 = 2;
7321 else {
7322 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
7323 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
7324 }
7325 if (dpll & PLL_P2_DIVIDE_BY_4)
7326 clock.p2 = 4;
7327 else
7328 clock.p2 = 2;
7329
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007330 i9xx_clock(48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007331 }
7332 }
7333
Daniel Vettera2dc53e2013-09-03 20:40:37 +02007334 pipe_config->adjusted_mode.clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007335}
7336
7337static void ironlake_crtc_clock_get(struct intel_crtc *crtc,
7338 struct intel_crtc_config *pipe_config)
7339{
7340 struct drm_device *dev = crtc->base.dev;
7341 struct drm_i915_private *dev_priv = dev->dev_private;
7342 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7343 int link_freq, repeat;
7344 u64 clock;
7345 u32 link_m, link_n;
7346
7347 repeat = pipe_config->pixel_multiplier;
7348
7349 /*
7350 * The calculation for the data clock is:
7351 * pixel_clock = ((m/n)*(link_clock * nr_lanes * repeat))/bpp
7352 * But we want to avoid losing precison if possible, so:
7353 * pixel_clock = ((m * link_clock * nr_lanes * repeat)/(n*bpp))
7354 *
7355 * and the link clock is simpler:
7356 * link_clock = (m * link_clock * repeat) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08007357 */
7358
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007359 /*
7360 * We need to get the FDI or DP link clock here to derive
7361 * the M/N dividers.
7362 *
7363 * For FDI, we read it from the BIOS or use a fixed 2.7GHz.
7364 * For DP, it's either 1.62GHz or 2.7GHz.
7365 * We do our calculations in 10*MHz since we don't need much precison.
7366 */
7367 if (pipe_config->has_pch_encoder)
7368 link_freq = intel_fdi_link_freq(dev) * 10000;
7369 else
7370 link_freq = pipe_config->port_clock;
7371
7372 link_m = I915_READ(PIPE_LINK_M1(cpu_transcoder));
7373 link_n = I915_READ(PIPE_LINK_N1(cpu_transcoder));
7374
7375 if (!link_m || !link_n)
7376 return;
7377
7378 clock = ((u64)link_m * (u64)link_freq * (u64)repeat);
7379 do_div(clock, link_n);
7380
7381 pipe_config->adjusted_mode.clock = clock;
Jesse Barnes79e53942008-11-07 14:24:08 -08007382}
7383
7384/** Returns the currently programmed mode of the given pipe. */
7385struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
7386 struct drm_crtc *crtc)
7387{
Jesse Barnes548f2452011-02-17 10:40:53 -08007388 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007389 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02007390 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007391 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007392 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007393 int htot = I915_READ(HTOTAL(cpu_transcoder));
7394 int hsync = I915_READ(HSYNC(cpu_transcoder));
7395 int vtot = I915_READ(VTOTAL(cpu_transcoder));
7396 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08007397
7398 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
7399 if (!mode)
7400 return NULL;
7401
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007402 /*
7403 * Construct a pipe_config sufficient for getting the clock info
7404 * back out of crtc_clock_get.
7405 *
7406 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
7407 * to use a real value here instead.
7408 */
Daniel Vettere143a212013-07-04 12:01:15 +02007409 pipe_config.cpu_transcoder = (enum transcoder) intel_crtc->pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007410 pipe_config.pixel_multiplier = 1;
7411 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
7412
7413 mode->clock = pipe_config.adjusted_mode.clock;
Jesse Barnes79e53942008-11-07 14:24:08 -08007414 mode->hdisplay = (htot & 0xffff) + 1;
7415 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
7416 mode->hsync_start = (hsync & 0xffff) + 1;
7417 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
7418 mode->vdisplay = (vtot & 0xffff) + 1;
7419 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
7420 mode->vsync_start = (vsync & 0xffff) + 1;
7421 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
7422
7423 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08007424
7425 return mode;
7426}
7427
Daniel Vetter3dec0092010-08-20 21:40:52 +02007428static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07007429{
7430 struct drm_device *dev = crtc->dev;
7431 drm_i915_private_t *dev_priv = dev->dev_private;
7432 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7433 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007434 int dpll_reg = DPLL(pipe);
7435 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07007436
Eric Anholtbad720f2009-10-22 16:11:14 -07007437 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007438 return;
7439
7440 if (!dev_priv->lvds_downclock_avail)
7441 return;
7442
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007443 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007444 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007445 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007446
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007447 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007448
7449 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
7450 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007451 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007452
Jesse Barnes652c3932009-08-17 13:31:43 -07007453 dpll = I915_READ(dpll_reg);
7454 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08007455 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007456 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007457}
7458
7459static void intel_decrease_pllclock(struct drm_crtc *crtc)
7460{
7461 struct drm_device *dev = crtc->dev;
7462 drm_i915_private_t *dev_priv = dev->dev_private;
7463 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007464
Eric Anholtbad720f2009-10-22 16:11:14 -07007465 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007466 return;
7467
7468 if (!dev_priv->lvds_downclock_avail)
7469 return;
7470
7471 /*
7472 * Since this is called by a timer, we should never get here in
7473 * the manual case.
7474 */
7475 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01007476 int pipe = intel_crtc->pipe;
7477 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02007478 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01007479
Zhao Yakui44d98a62009-10-09 11:39:40 +08007480 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007481
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007482 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007483
Chris Wilson074b5e12012-05-02 12:07:06 +01007484 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007485 dpll |= DISPLAY_RATE_SELECT_FPA1;
7486 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007487 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007488 dpll = I915_READ(dpll_reg);
7489 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007490 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007491 }
7492
7493}
7494
Chris Wilsonf047e392012-07-21 12:31:41 +01007495void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007496{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007497 struct drm_i915_private *dev_priv = dev->dev_private;
7498
7499 hsw_package_c8_gpu_busy(dev_priv);
7500 i915_update_gfx_val(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01007501}
7502
7503void intel_mark_idle(struct drm_device *dev)
7504{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007505 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00007506 struct drm_crtc *crtc;
7507
Paulo Zanonic67a4702013-08-19 13:18:09 -03007508 hsw_package_c8_gpu_idle(dev_priv);
7509
Chris Wilson725a5b52013-01-08 11:02:57 +00007510 if (!i915_powersave)
7511 return;
7512
7513 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7514 if (!crtc->fb)
7515 continue;
7516
7517 intel_decrease_pllclock(crtc);
7518 }
Chris Wilsonf047e392012-07-21 12:31:41 +01007519}
7520
Chris Wilsonc65355b2013-06-06 16:53:41 -03007521void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
7522 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01007523{
7524 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07007525 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07007526
7527 if (!i915_powersave)
7528 return;
7529
Jesse Barnes652c3932009-08-17 13:31:43 -07007530 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007531 if (!crtc->fb)
7532 continue;
7533
Chris Wilsonc65355b2013-06-06 16:53:41 -03007534 if (to_intel_framebuffer(crtc->fb)->obj != obj)
7535 continue;
7536
7537 intel_increase_pllclock(crtc);
7538 if (ring && intel_fbc_enabled(dev))
7539 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07007540 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007541}
7542
Jesse Barnes79e53942008-11-07 14:24:08 -08007543static void intel_crtc_destroy(struct drm_crtc *crtc)
7544{
7545 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007546 struct drm_device *dev = crtc->dev;
7547 struct intel_unpin_work *work;
7548 unsigned long flags;
7549
7550 spin_lock_irqsave(&dev->event_lock, flags);
7551 work = intel_crtc->unpin_work;
7552 intel_crtc->unpin_work = NULL;
7553 spin_unlock_irqrestore(&dev->event_lock, flags);
7554
7555 if (work) {
7556 cancel_work_sync(&work->work);
7557 kfree(work);
7558 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007559
Mika Kuoppala40ccc722013-04-23 17:27:08 +03007560 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
7561
Jesse Barnes79e53942008-11-07 14:24:08 -08007562 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007563
Jesse Barnes79e53942008-11-07 14:24:08 -08007564 kfree(intel_crtc);
7565}
7566
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007567static void intel_unpin_work_fn(struct work_struct *__work)
7568{
7569 struct intel_unpin_work *work =
7570 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007571 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007572
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007573 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007574 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007575 drm_gem_object_unreference(&work->pending_flip_obj->base);
7576 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007577
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007578 intel_update_fbc(dev);
7579 mutex_unlock(&dev->struct_mutex);
7580
7581 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7582 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7583
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007584 kfree(work);
7585}
7586
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007587static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007588 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007589{
7590 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007591 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7592 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007593 unsigned long flags;
7594
7595 /* Ignore early vblank irqs */
7596 if (intel_crtc == NULL)
7597 return;
7598
7599 spin_lock_irqsave(&dev->event_lock, flags);
7600 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007601
7602 /* Ensure we don't miss a work->pending update ... */
7603 smp_rmb();
7604
7605 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007606 spin_unlock_irqrestore(&dev->event_lock, flags);
7607 return;
7608 }
7609
Chris Wilsone7d841c2012-12-03 11:36:30 +00007610 /* and that the unpin work is consistent wrt ->pending. */
7611 smp_rmb();
7612
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007613 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007614
Rob Clark45a066e2012-10-08 14:50:40 -05007615 if (work->event)
7616 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007617
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007618 drm_vblank_put(dev, intel_crtc->pipe);
7619
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007620 spin_unlock_irqrestore(&dev->event_lock, flags);
7621
Daniel Vetter2c10d572012-12-20 21:24:07 +01007622 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007623
7624 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007625
7626 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007627}
7628
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007629void intel_finish_page_flip(struct drm_device *dev, int pipe)
7630{
7631 drm_i915_private_t *dev_priv = dev->dev_private;
7632 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7633
Mario Kleiner49b14a52010-12-09 07:00:07 +01007634 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007635}
7636
7637void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7638{
7639 drm_i915_private_t *dev_priv = dev->dev_private;
7640 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7641
Mario Kleiner49b14a52010-12-09 07:00:07 +01007642 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007643}
7644
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007645void intel_prepare_page_flip(struct drm_device *dev, int plane)
7646{
7647 drm_i915_private_t *dev_priv = dev->dev_private;
7648 struct intel_crtc *intel_crtc =
7649 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7650 unsigned long flags;
7651
Chris Wilsone7d841c2012-12-03 11:36:30 +00007652 /* NB: An MMIO update of the plane base pointer will also
7653 * generate a page-flip completion irq, i.e. every modeset
7654 * is also accompanied by a spurious intel_prepare_page_flip().
7655 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007656 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007657 if (intel_crtc->unpin_work)
7658 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007659 spin_unlock_irqrestore(&dev->event_lock, flags);
7660}
7661
Chris Wilsone7d841c2012-12-03 11:36:30 +00007662inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7663{
7664 /* Ensure that the work item is consistent when activating it ... */
7665 smp_wmb();
7666 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7667 /* and that it is marked active as soon as the irq could fire. */
7668 smp_wmb();
7669}
7670
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007671static int intel_gen2_queue_flip(struct drm_device *dev,
7672 struct drm_crtc *crtc,
7673 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007674 struct drm_i915_gem_object *obj,
7675 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007676{
7677 struct drm_i915_private *dev_priv = dev->dev_private;
7678 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007679 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007680 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007681 int ret;
7682
Daniel Vetter6d90c952012-04-26 23:28:05 +02007683 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007684 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007685 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007686
Daniel Vetter6d90c952012-04-26 23:28:05 +02007687 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007688 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007689 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007690
7691 /* Can't queue multiple flips, so wait for the previous
7692 * one to finish before executing the next.
7693 */
7694 if (intel_crtc->plane)
7695 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7696 else
7697 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007698 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7699 intel_ring_emit(ring, MI_NOOP);
7700 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7701 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7702 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007703 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007704 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007705
7706 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007707 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007708 return 0;
7709
7710err_unpin:
7711 intel_unpin_fb_obj(obj);
7712err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007713 return ret;
7714}
7715
7716static int intel_gen3_queue_flip(struct drm_device *dev,
7717 struct drm_crtc *crtc,
7718 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007719 struct drm_i915_gem_object *obj,
7720 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007721{
7722 struct drm_i915_private *dev_priv = dev->dev_private;
7723 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007724 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007725 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007726 int ret;
7727
Daniel Vetter6d90c952012-04-26 23:28:05 +02007728 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007729 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007730 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007731
Daniel Vetter6d90c952012-04-26 23:28:05 +02007732 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007733 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007734 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007735
7736 if (intel_crtc->plane)
7737 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7738 else
7739 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007740 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7741 intel_ring_emit(ring, MI_NOOP);
7742 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7743 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7744 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007745 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007746 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007747
Chris Wilsone7d841c2012-12-03 11:36:30 +00007748 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007749 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007750 return 0;
7751
7752err_unpin:
7753 intel_unpin_fb_obj(obj);
7754err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007755 return ret;
7756}
7757
7758static int intel_gen4_queue_flip(struct drm_device *dev,
7759 struct drm_crtc *crtc,
7760 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007761 struct drm_i915_gem_object *obj,
7762 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007763{
7764 struct drm_i915_private *dev_priv = dev->dev_private;
7765 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7766 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007767 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007768 int ret;
7769
Daniel Vetter6d90c952012-04-26 23:28:05 +02007770 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007771 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007772 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007773
Daniel Vetter6d90c952012-04-26 23:28:05 +02007774 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007775 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007776 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007777
7778 /* i965+ uses the linear or tiled offsets from the
7779 * Display Registers (which do not change across a page-flip)
7780 * so we need only reprogram the base address.
7781 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007782 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7783 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7784 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007785 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007786 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02007787 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007788
7789 /* XXX Enabling the panel-fitter across page-flip is so far
7790 * untested on non-native modes, so ignore it for now.
7791 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7792 */
7793 pf = 0;
7794 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007795 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007796
7797 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007798 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007799 return 0;
7800
7801err_unpin:
7802 intel_unpin_fb_obj(obj);
7803err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007804 return ret;
7805}
7806
7807static int intel_gen6_queue_flip(struct drm_device *dev,
7808 struct drm_crtc *crtc,
7809 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007810 struct drm_i915_gem_object *obj,
7811 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007812{
7813 struct drm_i915_private *dev_priv = dev->dev_private;
7814 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007815 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007816 uint32_t pf, pipesrc;
7817 int ret;
7818
Daniel Vetter6d90c952012-04-26 23:28:05 +02007819 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007820 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007821 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007822
Daniel Vetter6d90c952012-04-26 23:28:05 +02007823 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007824 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007825 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007826
Daniel Vetter6d90c952012-04-26 23:28:05 +02007827 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7828 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7829 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007830 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007831
Chris Wilson99d9acd2012-04-17 20:37:00 +01007832 /* Contrary to the suggestions in the documentation,
7833 * "Enable Panel Fitter" does not seem to be required when page
7834 * flipping with a non-native mode, and worse causes a normal
7835 * modeset to fail.
7836 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7837 */
7838 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007839 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007840 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007841
7842 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007843 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007844 return 0;
7845
7846err_unpin:
7847 intel_unpin_fb_obj(obj);
7848err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007849 return ret;
7850}
7851
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007852static int intel_gen7_queue_flip(struct drm_device *dev,
7853 struct drm_crtc *crtc,
7854 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007855 struct drm_i915_gem_object *obj,
7856 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007857{
7858 struct drm_i915_private *dev_priv = dev->dev_private;
7859 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01007860 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007861 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01007862 int len, ret;
7863
7864 ring = obj->ring;
7865 if (ring == NULL || ring->id != RCS)
7866 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007867
7868 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7869 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007870 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007871
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007872 switch(intel_crtc->plane) {
7873 case PLANE_A:
7874 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7875 break;
7876 case PLANE_B:
7877 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7878 break;
7879 case PLANE_C:
7880 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7881 break;
7882 default:
7883 WARN_ONCE(1, "unknown plane in flip command\n");
7884 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007885 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007886 }
7887
Chris Wilsonffe74d72013-08-26 20:58:12 +01007888 len = 4;
7889 if (ring->id == RCS)
7890 len += 6;
7891
7892 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007893 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007894 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007895
Chris Wilsonffe74d72013-08-26 20:58:12 +01007896 /* Unmask the flip-done completion message. Note that the bspec says that
7897 * we should do this for both the BCS and RCS, and that we must not unmask
7898 * more than one flip event at any time (or ensure that one flip message
7899 * can be sent by waiting for flip-done prior to queueing new flips).
7900 * Experimentation says that BCS works despite DERRMR masking all
7901 * flip-done completion events and that unmasking all planes at once
7902 * for the RCS also doesn't appear to drop events. Setting the DERRMR
7903 * to zero does lead to lockups within MI_DISPLAY_FLIP.
7904 */
7905 if (ring->id == RCS) {
7906 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
7907 intel_ring_emit(ring, DERRMR);
7908 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
7909 DERRMR_PIPEB_PRI_FLIP_DONE |
7910 DERRMR_PIPEC_PRI_FLIP_DONE));
7911 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1));
7912 intel_ring_emit(ring, DERRMR);
7913 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
7914 }
7915
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007916 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007917 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007918 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007919 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00007920
7921 intel_mark_page_flip_active(intel_crtc);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007922 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007923 return 0;
7924
7925err_unpin:
7926 intel_unpin_fb_obj(obj);
7927err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007928 return ret;
7929}
7930
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007931static int intel_default_queue_flip(struct drm_device *dev,
7932 struct drm_crtc *crtc,
7933 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007934 struct drm_i915_gem_object *obj,
7935 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007936{
7937 return -ENODEV;
7938}
7939
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007940static int intel_crtc_page_flip(struct drm_crtc *crtc,
7941 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007942 struct drm_pending_vblank_event *event,
7943 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007944{
7945 struct drm_device *dev = crtc->dev;
7946 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007947 struct drm_framebuffer *old_fb = crtc->fb;
7948 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007949 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7950 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007951 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007952 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007953
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007954 /* Can't change pixel format via MI display flips. */
7955 if (fb->pixel_format != crtc->fb->pixel_format)
7956 return -EINVAL;
7957
7958 /*
7959 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7960 * Note that pitch changes could also affect these register.
7961 */
7962 if (INTEL_INFO(dev)->gen > 3 &&
7963 (fb->offsets[0] != crtc->fb->offsets[0] ||
7964 fb->pitches[0] != crtc->fb->pitches[0]))
7965 return -EINVAL;
7966
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007967 work = kzalloc(sizeof *work, GFP_KERNEL);
7968 if (work == NULL)
7969 return -ENOMEM;
7970
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007971 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007972 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007973 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007974 INIT_WORK(&work->work, intel_unpin_work_fn);
7975
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007976 ret = drm_vblank_get(dev, intel_crtc->pipe);
7977 if (ret)
7978 goto free_work;
7979
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007980 /* We borrow the event spin lock for protecting unpin_work */
7981 spin_lock_irqsave(&dev->event_lock, flags);
7982 if (intel_crtc->unpin_work) {
7983 spin_unlock_irqrestore(&dev->event_lock, flags);
7984 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007985 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007986
7987 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007988 return -EBUSY;
7989 }
7990 intel_crtc->unpin_work = work;
7991 spin_unlock_irqrestore(&dev->event_lock, flags);
7992
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007993 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
7994 flush_workqueue(dev_priv->wq);
7995
Chris Wilson79158102012-05-23 11:13:58 +01007996 ret = i915_mutex_lock_interruptible(dev);
7997 if (ret)
7998 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007999
Jesse Barnes75dfca82010-02-10 15:09:44 -08008000 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00008001 drm_gem_object_reference(&work->old_fb_obj->base);
8002 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008003
8004 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01008005
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008006 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008007
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01008008 work->enable_stall_check = true;
8009
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008010 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02008011 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008012
Keith Packarded8d1972013-07-22 18:49:58 -07008013 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008014 if (ret)
8015 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008016
Chris Wilson7782de32011-07-08 12:22:41 +01008017 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008018 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008019 mutex_unlock(&dev->struct_mutex);
8020
Jesse Barnese5510fa2010-07-01 16:48:37 -07008021 trace_i915_flip_request(intel_crtc->plane, obj);
8022
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008023 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01008024
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008025cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008026 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008027 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00008028 drm_gem_object_unreference(&work->old_fb_obj->base);
8029 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01008030 mutex_unlock(&dev->struct_mutex);
8031
Chris Wilson79158102012-05-23 11:13:58 +01008032cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01008033 spin_lock_irqsave(&dev->event_lock, flags);
8034 intel_crtc->unpin_work = NULL;
8035 spin_unlock_irqrestore(&dev->event_lock, flags);
8036
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008037 drm_vblank_put(dev, intel_crtc->pipe);
8038free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01008039 kfree(work);
8040
8041 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008042}
8043
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008044static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008045 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8046 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008047};
8048
Daniel Vetter50f56112012-07-02 09:35:43 +02008049static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
8050 struct drm_crtc *crtc)
8051{
8052 struct drm_device *dev;
8053 struct drm_crtc *tmp;
8054 int crtc_mask = 1;
8055
8056 WARN(!crtc, "checking null crtc?\n");
8057
8058 dev = crtc->dev;
8059
8060 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
8061 if (tmp == crtc)
8062 break;
8063 crtc_mask <<= 1;
8064 }
8065
8066 if (encoder->possible_crtcs & crtc_mask)
8067 return true;
8068 return false;
8069}
8070
Daniel Vetter9a935852012-07-05 22:34:27 +02008071/**
8072 * intel_modeset_update_staged_output_state
8073 *
8074 * Updates the staged output configuration state, e.g. after we've read out the
8075 * current hw state.
8076 */
8077static void intel_modeset_update_staged_output_state(struct drm_device *dev)
8078{
8079 struct intel_encoder *encoder;
8080 struct intel_connector *connector;
8081
8082 list_for_each_entry(connector, &dev->mode_config.connector_list,
8083 base.head) {
8084 connector->new_encoder =
8085 to_intel_encoder(connector->base.encoder);
8086 }
8087
8088 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8089 base.head) {
8090 encoder->new_crtc =
8091 to_intel_crtc(encoder->base.crtc);
8092 }
8093}
8094
8095/**
8096 * intel_modeset_commit_output_state
8097 *
8098 * This function copies the stage display pipe configuration to the real one.
8099 */
8100static void intel_modeset_commit_output_state(struct drm_device *dev)
8101{
8102 struct intel_encoder *encoder;
8103 struct intel_connector *connector;
8104
8105 list_for_each_entry(connector, &dev->mode_config.connector_list,
8106 base.head) {
8107 connector->base.encoder = &connector->new_encoder->base;
8108 }
8109
8110 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8111 base.head) {
8112 encoder->base.crtc = &encoder->new_crtc->base;
8113 }
8114}
8115
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008116static void
8117connected_sink_compute_bpp(struct intel_connector * connector,
8118 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008119{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008120 int bpp = pipe_config->pipe_bpp;
8121
8122 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
8123 connector->base.base.id,
8124 drm_get_connector_name(&connector->base));
8125
8126 /* Don't use an invalid EDID bpc value */
8127 if (connector->base.display_info.bpc &&
8128 connector->base.display_info.bpc * 3 < bpp) {
8129 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
8130 bpp, connector->base.display_info.bpc*3);
8131 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
8132 }
8133
8134 /* Clamp bpp to 8 on screens without EDID 1.4 */
8135 if (connector->base.display_info.bpc == 0 && bpp > 24) {
8136 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
8137 bpp);
8138 pipe_config->pipe_bpp = 24;
8139 }
8140}
8141
8142static int
8143compute_baseline_pipe_bpp(struct intel_crtc *crtc,
8144 struct drm_framebuffer *fb,
8145 struct intel_crtc_config *pipe_config)
8146{
8147 struct drm_device *dev = crtc->base.dev;
8148 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008149 int bpp;
8150
Daniel Vetterd42264b2013-03-28 16:38:08 +01008151 switch (fb->pixel_format) {
8152 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008153 bpp = 8*3; /* since we go through a colormap */
8154 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008155 case DRM_FORMAT_XRGB1555:
8156 case DRM_FORMAT_ARGB1555:
8157 /* checked in intel_framebuffer_init already */
8158 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
8159 return -EINVAL;
8160 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008161 bpp = 6*3; /* min is 18bpp */
8162 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008163 case DRM_FORMAT_XBGR8888:
8164 case DRM_FORMAT_ABGR8888:
8165 /* checked in intel_framebuffer_init already */
8166 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
8167 return -EINVAL;
8168 case DRM_FORMAT_XRGB8888:
8169 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008170 bpp = 8*3;
8171 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008172 case DRM_FORMAT_XRGB2101010:
8173 case DRM_FORMAT_ARGB2101010:
8174 case DRM_FORMAT_XBGR2101010:
8175 case DRM_FORMAT_ABGR2101010:
8176 /* checked in intel_framebuffer_init already */
8177 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01008178 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008179 bpp = 10*3;
8180 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01008181 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008182 default:
8183 DRM_DEBUG_KMS("unsupported depth\n");
8184 return -EINVAL;
8185 }
8186
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008187 pipe_config->pipe_bpp = bpp;
8188
8189 /* Clamp display bpp to EDID value */
8190 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008191 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02008192 if (!connector->new_encoder ||
8193 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008194 continue;
8195
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008196 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008197 }
8198
8199 return bpp;
8200}
8201
Daniel Vetterc0b03412013-05-28 12:05:54 +02008202static void intel_dump_pipe_config(struct intel_crtc *crtc,
8203 struct intel_crtc_config *pipe_config,
8204 const char *context)
8205{
8206 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
8207 context, pipe_name(crtc->pipe));
8208
8209 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
8210 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
8211 pipe_config->pipe_bpp, pipe_config->dither);
8212 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8213 pipe_config->has_pch_encoder,
8214 pipe_config->fdi_lanes,
8215 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
8216 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
8217 pipe_config->fdi_m_n.tu);
8218 DRM_DEBUG_KMS("requested mode:\n");
8219 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
8220 DRM_DEBUG_KMS("adjusted mode:\n");
8221 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
8222 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
8223 pipe_config->gmch_pfit.control,
8224 pipe_config->gmch_pfit.pgm_ratios,
8225 pipe_config->gmch_pfit.lvds_border_bits);
8226 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x\n",
8227 pipe_config->pch_pfit.pos,
8228 pipe_config->pch_pfit.size);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008229 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008230}
8231
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008232static bool check_encoder_cloning(struct drm_crtc *crtc)
8233{
8234 int num_encoders = 0;
8235 bool uncloneable_encoders = false;
8236 struct intel_encoder *encoder;
8237
8238 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
8239 base.head) {
8240 if (&encoder->new_crtc->base != crtc)
8241 continue;
8242
8243 num_encoders++;
8244 if (!encoder->cloneable)
8245 uncloneable_encoders = true;
8246 }
8247
8248 return !(num_encoders > 1 && uncloneable_encoders);
8249}
8250
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008251static struct intel_crtc_config *
8252intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008253 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008254 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02008255{
8256 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02008257 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008258 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01008259 int plane_bpp, ret = -EINVAL;
8260 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02008261
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008262 if (!check_encoder_cloning(crtc)) {
8263 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
8264 return ERR_PTR(-EINVAL);
8265 }
8266
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008267 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8268 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02008269 return ERR_PTR(-ENOMEM);
8270
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008271 drm_mode_copy(&pipe_config->adjusted_mode, mode);
8272 drm_mode_copy(&pipe_config->requested_mode, mode);
Daniel Vettere143a212013-07-04 12:01:15 +02008273 pipe_config->cpu_transcoder =
8274 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008275 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008276
Imre Deak2960bc92013-07-30 13:36:32 +03008277 /*
8278 * Sanitize sync polarity flags based on requested ones. If neither
8279 * positive or negative polarity is requested, treat this as meaning
8280 * negative polarity.
8281 */
8282 if (!(pipe_config->adjusted_mode.flags &
8283 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
8284 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
8285
8286 if (!(pipe_config->adjusted_mode.flags &
8287 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
8288 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
8289
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008290 /* Compute a starting value for pipe_config->pipe_bpp taking the source
8291 * plane pixel format and any sink constraints into account. Returns the
8292 * source plane bpp so that dithering can be selected on mismatches
8293 * after encoders and crtc also have had their say. */
8294 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
8295 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008296 if (plane_bpp < 0)
8297 goto fail;
8298
Daniel Vettere29c22c2013-02-21 00:00:16 +01008299encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02008300 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02008301 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02008302 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02008303
Daniel Vetter135c81b2013-07-21 21:37:09 +02008304 /* Fill in default crtc timings, allow encoders to overwrite them. */
8305 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, 0);
8306
Daniel Vetter7758a112012-07-08 19:40:39 +02008307 /* Pass our mode to the connectors and the CRTC to give them a chance to
8308 * adjust it according to limitations or connector properties, and also
8309 * a chance to reject the mode entirely.
8310 */
8311 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8312 base.head) {
8313
8314 if (&encoder->new_crtc->base != crtc)
8315 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01008316
Daniel Vetterefea6e82013-07-21 21:36:59 +02008317 if (!(encoder->compute_config(encoder, pipe_config))) {
8318 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02008319 goto fail;
8320 }
8321 }
8322
Daniel Vetterff9a6752013-06-01 17:16:21 +02008323 /* Set default port clock if not overwritten by the encoder. Needs to be
8324 * done afterwards in case the encoder adjusts the mode. */
8325 if (!pipe_config->port_clock)
8326 pipe_config->port_clock = pipe_config->adjusted_mode.clock;
8327
Daniel Vettera43f6e02013-06-07 23:10:32 +02008328 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01008329 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02008330 DRM_DEBUG_KMS("CRTC fixup failed\n");
8331 goto fail;
8332 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01008333
8334 if (ret == RETRY) {
8335 if (WARN(!retry, "loop in pipe configuration computation\n")) {
8336 ret = -EINVAL;
8337 goto fail;
8338 }
8339
8340 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
8341 retry = false;
8342 goto encoder_retry;
8343 }
8344
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008345 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
8346 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
8347 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
8348
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008349 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02008350fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008351 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01008352 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02008353}
8354
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008355/* Computes which crtcs are affected and sets the relevant bits in the mask. For
8356 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
8357static void
8358intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
8359 unsigned *prepare_pipes, unsigned *disable_pipes)
8360{
8361 struct intel_crtc *intel_crtc;
8362 struct drm_device *dev = crtc->dev;
8363 struct intel_encoder *encoder;
8364 struct intel_connector *connector;
8365 struct drm_crtc *tmp_crtc;
8366
8367 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
8368
8369 /* Check which crtcs have changed outputs connected to them, these need
8370 * to be part of the prepare_pipes mask. We don't (yet) support global
8371 * modeset across multiple crtcs, so modeset_pipes will only have one
8372 * bit set at most. */
8373 list_for_each_entry(connector, &dev->mode_config.connector_list,
8374 base.head) {
8375 if (connector->base.encoder == &connector->new_encoder->base)
8376 continue;
8377
8378 if (connector->base.encoder) {
8379 tmp_crtc = connector->base.encoder->crtc;
8380
8381 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
8382 }
8383
8384 if (connector->new_encoder)
8385 *prepare_pipes |=
8386 1 << connector->new_encoder->new_crtc->pipe;
8387 }
8388
8389 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8390 base.head) {
8391 if (encoder->base.crtc == &encoder->new_crtc->base)
8392 continue;
8393
8394 if (encoder->base.crtc) {
8395 tmp_crtc = encoder->base.crtc;
8396
8397 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
8398 }
8399
8400 if (encoder->new_crtc)
8401 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
8402 }
8403
8404 /* Check for any pipes that will be fully disabled ... */
8405 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8406 base.head) {
8407 bool used = false;
8408
8409 /* Don't try to disable disabled crtcs. */
8410 if (!intel_crtc->base.enabled)
8411 continue;
8412
8413 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8414 base.head) {
8415 if (encoder->new_crtc == intel_crtc)
8416 used = true;
8417 }
8418
8419 if (!used)
8420 *disable_pipes |= 1 << intel_crtc->pipe;
8421 }
8422
8423
8424 /* set_mode is also used to update properties on life display pipes. */
8425 intel_crtc = to_intel_crtc(crtc);
8426 if (crtc->enabled)
8427 *prepare_pipes |= 1 << intel_crtc->pipe;
8428
Daniel Vetterb6c51642013-04-12 18:48:43 +02008429 /*
8430 * For simplicity do a full modeset on any pipe where the output routing
8431 * changed. We could be more clever, but that would require us to be
8432 * more careful with calling the relevant encoder->mode_set functions.
8433 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008434 if (*prepare_pipes)
8435 *modeset_pipes = *prepare_pipes;
8436
8437 /* ... and mask these out. */
8438 *modeset_pipes &= ~(*disable_pipes);
8439 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02008440
8441 /*
8442 * HACK: We don't (yet) fully support global modesets. intel_set_config
8443 * obies this rule, but the modeset restore mode of
8444 * intel_modeset_setup_hw_state does not.
8445 */
8446 *modeset_pipes &= 1 << intel_crtc->pipe;
8447 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02008448
8449 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
8450 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008451}
8452
Daniel Vetterea9d7582012-07-10 10:42:52 +02008453static bool intel_crtc_in_use(struct drm_crtc *crtc)
8454{
8455 struct drm_encoder *encoder;
8456 struct drm_device *dev = crtc->dev;
8457
8458 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
8459 if (encoder->crtc == crtc)
8460 return true;
8461
8462 return false;
8463}
8464
8465static void
8466intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
8467{
8468 struct intel_encoder *intel_encoder;
8469 struct intel_crtc *intel_crtc;
8470 struct drm_connector *connector;
8471
8472 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
8473 base.head) {
8474 if (!intel_encoder->base.crtc)
8475 continue;
8476
8477 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
8478
8479 if (prepare_pipes & (1 << intel_crtc->pipe))
8480 intel_encoder->connectors_active = false;
8481 }
8482
8483 intel_modeset_commit_output_state(dev);
8484
8485 /* Update computed state. */
8486 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8487 base.head) {
8488 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
8489 }
8490
8491 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
8492 if (!connector->encoder || !connector->encoder->crtc)
8493 continue;
8494
8495 intel_crtc = to_intel_crtc(connector->encoder->crtc);
8496
8497 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02008498 struct drm_property *dpms_property =
8499 dev->mode_config.dpms_property;
8500
Daniel Vetterea9d7582012-07-10 10:42:52 +02008501 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05008502 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02008503 dpms_property,
8504 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02008505
8506 intel_encoder = to_intel_encoder(connector->encoder);
8507 intel_encoder->connectors_active = true;
8508 }
8509 }
8510
8511}
8512
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008513static bool intel_fuzzy_clock_check(struct intel_crtc_config *cur,
8514 struct intel_crtc_config *new)
8515{
8516 int clock1, clock2, diff;
8517
8518 clock1 = cur->adjusted_mode.clock;
8519 clock2 = new->adjusted_mode.clock;
8520
8521 if (clock1 == clock2)
8522 return true;
8523
8524 if (!clock1 || !clock2)
8525 return false;
8526
8527 diff = abs(clock1 - clock2);
8528
8529 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
8530 return true;
8531
8532 return false;
8533}
8534
Daniel Vetter25c5b262012-07-08 22:08:04 +02008535#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
8536 list_for_each_entry((intel_crtc), \
8537 &(dev)->mode_config.crtc_list, \
8538 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02008539 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02008540
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008541static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008542intel_pipe_config_compare(struct drm_device *dev,
8543 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008544 struct intel_crtc_config *pipe_config)
8545{
Daniel Vetter66e985c2013-06-05 13:34:20 +02008546#define PIPE_CONF_CHECK_X(name) \
8547 if (current_config->name != pipe_config->name) { \
8548 DRM_ERROR("mismatch in " #name " " \
8549 "(expected 0x%08x, found 0x%08x)\n", \
8550 current_config->name, \
8551 pipe_config->name); \
8552 return false; \
8553 }
8554
Daniel Vetter08a24032013-04-19 11:25:34 +02008555#define PIPE_CONF_CHECK_I(name) \
8556 if (current_config->name != pipe_config->name) { \
8557 DRM_ERROR("mismatch in " #name " " \
8558 "(expected %i, found %i)\n", \
8559 current_config->name, \
8560 pipe_config->name); \
8561 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01008562 }
8563
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008564#define PIPE_CONF_CHECK_FLAGS(name, mask) \
8565 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07008566 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008567 "(expected %i, found %i)\n", \
8568 current_config->name & (mask), \
8569 pipe_config->name & (mask)); \
8570 return false; \
8571 }
8572
Daniel Vetterbb760062013-06-06 14:55:52 +02008573#define PIPE_CONF_QUIRK(quirk) \
8574 ((current_config->quirks | pipe_config->quirks) & (quirk))
8575
Daniel Vettereccb1402013-05-22 00:50:22 +02008576 PIPE_CONF_CHECK_I(cpu_transcoder);
8577
Daniel Vetter08a24032013-04-19 11:25:34 +02008578 PIPE_CONF_CHECK_I(has_pch_encoder);
8579 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02008580 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
8581 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
8582 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
8583 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
8584 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02008585
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008586 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
8587 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
8588 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
8589 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
8590 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
8591 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
8592
8593 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
8594 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
8595 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
8596 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
8597 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
8598 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
8599
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008600 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008601
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008602 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8603 DRM_MODE_FLAG_INTERLACE);
8604
Daniel Vetterbb760062013-06-06 14:55:52 +02008605 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
8606 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8607 DRM_MODE_FLAG_PHSYNC);
8608 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8609 DRM_MODE_FLAG_NHSYNC);
8610 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8611 DRM_MODE_FLAG_PVSYNC);
8612 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8613 DRM_MODE_FLAG_NVSYNC);
8614 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008615
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008616 PIPE_CONF_CHECK_I(requested_mode.hdisplay);
8617 PIPE_CONF_CHECK_I(requested_mode.vdisplay);
8618
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008619 PIPE_CONF_CHECK_I(gmch_pfit.control);
8620 /* pfit ratios are autocomputed by the hw on gen4+ */
8621 if (INTEL_INFO(dev)->gen < 4)
8622 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
8623 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
8624 PIPE_CONF_CHECK_I(pch_pfit.pos);
8625 PIPE_CONF_CHECK_I(pch_pfit.size);
8626
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008627 PIPE_CONF_CHECK_I(ips_enabled);
8628
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008629 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008630 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008631 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008632 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
8633 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008634
Daniel Vetter66e985c2013-06-05 13:34:20 +02008635#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02008636#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008637#undef PIPE_CONF_CHECK_FLAGS
Daniel Vetterbb760062013-06-06 14:55:52 +02008638#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008639
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008640 if (!IS_HASWELL(dev)) {
8641 if (!intel_fuzzy_clock_check(current_config, pipe_config)) {
Jesse Barnes6f024882013-07-01 10:19:09 -07008642 DRM_ERROR("mismatch in clock (expected %d, found %d)\n",
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008643 current_config->adjusted_mode.clock,
8644 pipe_config->adjusted_mode.clock);
8645 return false;
8646 }
8647 }
8648
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008649 return true;
8650}
8651
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008652static void
8653check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008654{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008655 struct intel_connector *connector;
8656
8657 list_for_each_entry(connector, &dev->mode_config.connector_list,
8658 base.head) {
8659 /* This also checks the encoder/connector hw state with the
8660 * ->get_hw_state callbacks. */
8661 intel_connector_check_state(connector);
8662
8663 WARN(&connector->new_encoder->base != connector->base.encoder,
8664 "connector's staged encoder doesn't match current encoder\n");
8665 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008666}
8667
8668static void
8669check_encoder_state(struct drm_device *dev)
8670{
8671 struct intel_encoder *encoder;
8672 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008673
8674 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8675 base.head) {
8676 bool enabled = false;
8677 bool active = false;
8678 enum pipe pipe, tracked_pipe;
8679
8680 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
8681 encoder->base.base.id,
8682 drm_get_encoder_name(&encoder->base));
8683
8684 WARN(&encoder->new_crtc->base != encoder->base.crtc,
8685 "encoder's stage crtc doesn't match current crtc\n");
8686 WARN(encoder->connectors_active && !encoder->base.crtc,
8687 "encoder's active_connectors set, but no crtc\n");
8688
8689 list_for_each_entry(connector, &dev->mode_config.connector_list,
8690 base.head) {
8691 if (connector->base.encoder != &encoder->base)
8692 continue;
8693 enabled = true;
8694 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
8695 active = true;
8696 }
8697 WARN(!!encoder->base.crtc != enabled,
8698 "encoder's enabled state mismatch "
8699 "(expected %i, found %i)\n",
8700 !!encoder->base.crtc, enabled);
8701 WARN(active && !encoder->base.crtc,
8702 "active encoder with no crtc\n");
8703
8704 WARN(encoder->connectors_active != active,
8705 "encoder's computed active state doesn't match tracked active state "
8706 "(expected %i, found %i)\n", active, encoder->connectors_active);
8707
8708 active = encoder->get_hw_state(encoder, &pipe);
8709 WARN(active != encoder->connectors_active,
8710 "encoder's hw state doesn't match sw tracking "
8711 "(expected %i, found %i)\n",
8712 encoder->connectors_active, active);
8713
8714 if (!encoder->base.crtc)
8715 continue;
8716
8717 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
8718 WARN(active && pipe != tracked_pipe,
8719 "active encoder's pipe doesn't match"
8720 "(expected %i, found %i)\n",
8721 tracked_pipe, pipe);
8722
8723 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008724}
8725
8726static void
8727check_crtc_state(struct drm_device *dev)
8728{
8729 drm_i915_private_t *dev_priv = dev->dev_private;
8730 struct intel_crtc *crtc;
8731 struct intel_encoder *encoder;
8732 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008733
8734 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8735 base.head) {
8736 bool enabled = false;
8737 bool active = false;
8738
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008739 memset(&pipe_config, 0, sizeof(pipe_config));
8740
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008741 DRM_DEBUG_KMS("[CRTC:%d]\n",
8742 crtc->base.base.id);
8743
8744 WARN(crtc->active && !crtc->base.enabled,
8745 "active crtc, but not enabled in sw tracking\n");
8746
8747 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8748 base.head) {
8749 if (encoder->base.crtc != &crtc->base)
8750 continue;
8751 enabled = true;
8752 if (encoder->connectors_active)
8753 active = true;
8754 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008755
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008756 WARN(active != crtc->active,
8757 "crtc's computed active state doesn't match tracked active state "
8758 "(expected %i, found %i)\n", active, crtc->active);
8759 WARN(enabled != crtc->base.enabled,
8760 "crtc's computed enabled state doesn't match tracked enabled state "
8761 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
8762
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008763 active = dev_priv->display.get_pipe_config(crtc,
8764 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02008765
8766 /* hw state is inconsistent with the pipe A quirk */
8767 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
8768 active = crtc->active;
8769
Daniel Vetter6c49f242013-06-06 12:45:25 +02008770 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8771 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +03008772 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008773 if (encoder->base.crtc != &crtc->base)
8774 continue;
Ville Syrjälä3eaba512013-08-05 17:57:48 +03008775 if (encoder->get_config &&
8776 encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +02008777 encoder->get_config(encoder, &pipe_config);
8778 }
8779
Jesse Barnes510d5f22013-07-01 15:50:17 -07008780 if (dev_priv->display.get_clock)
8781 dev_priv->display.get_clock(crtc, &pipe_config);
8782
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008783 WARN(crtc->active != active,
8784 "crtc active state doesn't match with hw state "
8785 "(expected %i, found %i)\n", crtc->active, active);
8786
Daniel Vetterc0b03412013-05-28 12:05:54 +02008787 if (active &&
8788 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
8789 WARN(1, "pipe state doesn't match!\n");
8790 intel_dump_pipe_config(crtc, &pipe_config,
8791 "[hw state]");
8792 intel_dump_pipe_config(crtc, &crtc->config,
8793 "[sw state]");
8794 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008795 }
8796}
8797
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008798static void
8799check_shared_dpll_state(struct drm_device *dev)
8800{
8801 drm_i915_private_t *dev_priv = dev->dev_private;
8802 struct intel_crtc *crtc;
8803 struct intel_dpll_hw_state dpll_hw_state;
8804 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02008805
8806 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8807 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
8808 int enabled_crtcs = 0, active_crtcs = 0;
8809 bool active;
8810
8811 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
8812
8813 DRM_DEBUG_KMS("%s\n", pll->name);
8814
8815 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
8816
8817 WARN(pll->active > pll->refcount,
8818 "more active pll users than references: %i vs %i\n",
8819 pll->active, pll->refcount);
8820 WARN(pll->active && !pll->on,
8821 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02008822 WARN(pll->on && !pll->active,
8823 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02008824 WARN(pll->on != active,
8825 "pll on state mismatch (expected %i, found %i)\n",
8826 pll->on, active);
8827
8828 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8829 base.head) {
8830 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
8831 enabled_crtcs++;
8832 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
8833 active_crtcs++;
8834 }
8835 WARN(pll->active != active_crtcs,
8836 "pll active crtcs mismatch (expected %i, found %i)\n",
8837 pll->active, active_crtcs);
8838 WARN(pll->refcount != enabled_crtcs,
8839 "pll enabled crtcs mismatch (expected %i, found %i)\n",
8840 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008841
8842 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
8843 sizeof(dpll_hw_state)),
8844 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02008845 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008846}
8847
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008848void
8849intel_modeset_check_state(struct drm_device *dev)
8850{
8851 check_connector_state(dev);
8852 check_encoder_state(dev);
8853 check_crtc_state(dev);
8854 check_shared_dpll_state(dev);
8855}
8856
Daniel Vetterf30da182013-04-11 20:22:50 +02008857static int __intel_set_mode(struct drm_crtc *crtc,
8858 struct drm_display_mode *mode,
8859 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02008860{
8861 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02008862 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008863 struct drm_display_mode *saved_mode, *saved_hwmode;
8864 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008865 struct intel_crtc *intel_crtc;
8866 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008867 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02008868
Tim Gardner3ac18232012-12-07 07:54:26 -07008869 saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008870 if (!saved_mode)
8871 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07008872 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02008873
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008874 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02008875 &prepare_pipes, &disable_pipes);
8876
Tim Gardner3ac18232012-12-07 07:54:26 -07008877 *saved_hwmode = crtc->hwmode;
8878 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008879
Daniel Vetter25c5b262012-07-08 22:08:04 +02008880 /* Hack: Because we don't (yet) support global modeset on multiple
8881 * crtcs, we don't keep track of the new mode for more than one crtc.
8882 * Hence simply check whether any bit is set in modeset_pipes in all the
8883 * pieces of code that are not yet converted to deal with mutliple crtcs
8884 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008885 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008886 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008887 if (IS_ERR(pipe_config)) {
8888 ret = PTR_ERR(pipe_config);
8889 pipe_config = NULL;
8890
Tim Gardner3ac18232012-12-07 07:54:26 -07008891 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008892 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02008893 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
8894 "[modeset]");
Daniel Vettera6778b32012-07-02 09:56:42 +02008895 }
8896
Daniel Vetter460da9162013-03-27 00:44:51 +01008897 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
8898 intel_crtc_disable(&intel_crtc->base);
8899
Daniel Vetterea9d7582012-07-10 10:42:52 +02008900 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
8901 if (intel_crtc->base.enabled)
8902 dev_priv->display.crtc_disable(&intel_crtc->base);
8903 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008904
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02008905 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
8906 * to set it here already despite that we pass it down the callchain.
8907 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008908 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02008909 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008910 /* mode_set/enable/disable functions rely on a correct pipe
8911 * config. */
8912 to_intel_crtc(crtc)->config = *pipe_config;
8913 }
Daniel Vetter7758a112012-07-08 19:40:39 +02008914
Daniel Vetterea9d7582012-07-10 10:42:52 +02008915 /* Only after disabling all output pipelines that will be changed can we
8916 * update the the output configuration. */
8917 intel_modeset_update_state(dev, prepare_pipes);
8918
Daniel Vetter47fab732012-10-26 10:58:18 +02008919 if (dev_priv->display.modeset_global_resources)
8920 dev_priv->display.modeset_global_resources(dev);
8921
Daniel Vettera6778b32012-07-02 09:56:42 +02008922 /* Set up the DPLL and any encoders state that needs to adjust or depend
8923 * on the DPLL.
8924 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008925 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008926 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008927 x, y, fb);
8928 if (ret)
8929 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02008930 }
8931
8932 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008933 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
8934 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02008935
Daniel Vetter25c5b262012-07-08 22:08:04 +02008936 if (modeset_pipes) {
8937 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008938 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008939
Daniel Vetter25c5b262012-07-08 22:08:04 +02008940 /* Calculate and store various constants which
8941 * are later needed by vblank and swap-completion
8942 * timestamping. They are derived from true hwmode.
8943 */
8944 drm_calc_timestamping_constants(crtc);
8945 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008946
8947 /* FIXME: add subpixel order */
8948done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008949 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07008950 crtc->hwmode = *saved_hwmode;
8951 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008952 }
8953
Tim Gardner3ac18232012-12-07 07:54:26 -07008954out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008955 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07008956 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02008957 return ret;
8958}
8959
Damien Lespiaue7457a92013-08-08 22:28:59 +01008960static int intel_set_mode(struct drm_crtc *crtc,
8961 struct drm_display_mode *mode,
8962 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +02008963{
8964 int ret;
8965
8966 ret = __intel_set_mode(crtc, mode, x, y, fb);
8967
8968 if (ret == 0)
8969 intel_modeset_check_state(crtc->dev);
8970
8971 return ret;
8972}
8973
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008974void intel_crtc_restore_mode(struct drm_crtc *crtc)
8975{
8976 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
8977}
8978
Daniel Vetter25c5b262012-07-08 22:08:04 +02008979#undef for_each_intel_crtc_masked
8980
Daniel Vetterd9e55602012-07-04 22:16:09 +02008981static void intel_set_config_free(struct intel_set_config *config)
8982{
8983 if (!config)
8984 return;
8985
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008986 kfree(config->save_connector_encoders);
8987 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02008988 kfree(config);
8989}
8990
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008991static int intel_set_config_save_state(struct drm_device *dev,
8992 struct intel_set_config *config)
8993{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008994 struct drm_encoder *encoder;
8995 struct drm_connector *connector;
8996 int count;
8997
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008998 config->save_encoder_crtcs =
8999 kcalloc(dev->mode_config.num_encoder,
9000 sizeof(struct drm_crtc *), GFP_KERNEL);
9001 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009002 return -ENOMEM;
9003
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009004 config->save_connector_encoders =
9005 kcalloc(dev->mode_config.num_connector,
9006 sizeof(struct drm_encoder *), GFP_KERNEL);
9007 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009008 return -ENOMEM;
9009
9010 /* Copy data. Note that driver private data is not affected.
9011 * Should anything bad happen only the expected state is
9012 * restored, not the drivers personal bookkeeping.
9013 */
9014 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009015 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009016 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009017 }
9018
9019 count = 0;
9020 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009021 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009022 }
9023
9024 return 0;
9025}
9026
9027static void intel_set_config_restore_state(struct drm_device *dev,
9028 struct intel_set_config *config)
9029{
Daniel Vetter9a935852012-07-05 22:34:27 +02009030 struct intel_encoder *encoder;
9031 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009032 int count;
9033
9034 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009035 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9036 encoder->new_crtc =
9037 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009038 }
9039
9040 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009041 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
9042 connector->new_encoder =
9043 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009044 }
9045}
9046
Imre Deake3de42b2013-05-03 19:44:07 +02009047static bool
Chris Wilson2e57f472013-07-17 12:14:40 +01009048is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +02009049{
9050 int i;
9051
Chris Wilson2e57f472013-07-17 12:14:40 +01009052 if (set->num_connectors == 0)
9053 return false;
9054
9055 if (WARN_ON(set->connectors == NULL))
9056 return false;
9057
9058 for (i = 0; i < set->num_connectors; i++)
9059 if (set->connectors[i]->encoder &&
9060 set->connectors[i]->encoder->crtc == set->crtc &&
9061 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +02009062 return true;
9063
9064 return false;
9065}
9066
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009067static void
9068intel_set_config_compute_mode_changes(struct drm_mode_set *set,
9069 struct intel_set_config *config)
9070{
9071
9072 /* We should be able to check here if the fb has the same properties
9073 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +01009074 if (is_crtc_connector_off(set)) {
9075 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009076 } else if (set->crtc->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009077 /* If we have no fb then treat it as a full mode set */
9078 if (set->crtc->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +03009079 struct intel_crtc *intel_crtc =
9080 to_intel_crtc(set->crtc);
9081
9082 if (intel_crtc->active && i915_fastboot) {
9083 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
9084 config->fb_changed = true;
9085 } else {
9086 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
9087 config->mode_changed = true;
9088 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009089 } else if (set->fb == NULL) {
9090 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01009091 } else if (set->fb->pixel_format !=
9092 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009093 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009094 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009095 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009096 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009097 }
9098
Daniel Vetter835c5872012-07-10 18:11:08 +02009099 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009100 config->fb_changed = true;
9101
9102 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
9103 DRM_DEBUG_KMS("modes are different, full mode set\n");
9104 drm_mode_debug_printmodeline(&set->crtc->mode);
9105 drm_mode_debug_printmodeline(set->mode);
9106 config->mode_changed = true;
9107 }
Chris Wilsona1d95702013-08-13 18:48:47 +01009108
9109 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
9110 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009111}
9112
Daniel Vetter2e431052012-07-04 22:42:15 +02009113static int
Daniel Vetter9a935852012-07-05 22:34:27 +02009114intel_modeset_stage_output_state(struct drm_device *dev,
9115 struct drm_mode_set *set,
9116 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02009117{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009118 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009119 struct intel_connector *connector;
9120 struct intel_encoder *encoder;
Paulo Zanonif3f08572013-08-12 14:56:53 -03009121 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02009122
Damien Lespiau9abdda72013-02-13 13:29:23 +00009123 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02009124 * of connectors. For paranoia, double-check this. */
9125 WARN_ON(!set->fb && (set->num_connectors != 0));
9126 WARN_ON(set->fb && (set->num_connectors == 0));
9127
Daniel Vetter9a935852012-07-05 22:34:27 +02009128 list_for_each_entry(connector, &dev->mode_config.connector_list,
9129 base.head) {
9130 /* Otherwise traverse passed in connector list and get encoders
9131 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009132 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009133 if (set->connectors[ro] == &connector->base) {
9134 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02009135 break;
9136 }
9137 }
9138
Daniel Vetter9a935852012-07-05 22:34:27 +02009139 /* If we disable the crtc, disable all its connectors. Also, if
9140 * the connector is on the changing crtc but not on the new
9141 * connector list, disable it. */
9142 if ((!set->fb || ro == set->num_connectors) &&
9143 connector->base.encoder &&
9144 connector->base.encoder->crtc == set->crtc) {
9145 connector->new_encoder = NULL;
9146
9147 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
9148 connector->base.base.id,
9149 drm_get_connector_name(&connector->base));
9150 }
9151
9152
9153 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009154 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009155 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009156 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009157 }
9158 /* connector->new_encoder is now updated for all connectors. */
9159
9160 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +02009161 list_for_each_entry(connector, &dev->mode_config.connector_list,
9162 base.head) {
9163 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02009164 continue;
9165
Daniel Vetter9a935852012-07-05 22:34:27 +02009166 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02009167
9168 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009169 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02009170 new_crtc = set->crtc;
9171 }
9172
9173 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02009174 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
9175 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009176 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02009177 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009178 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
9179
9180 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
9181 connector->base.base.id,
9182 drm_get_connector_name(&connector->base),
9183 new_crtc->base.id);
9184 }
9185
9186 /* Check for any encoders that needs to be disabled. */
9187 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9188 base.head) {
9189 list_for_each_entry(connector,
9190 &dev->mode_config.connector_list,
9191 base.head) {
9192 if (connector->new_encoder == encoder) {
9193 WARN_ON(!connector->new_encoder->new_crtc);
9194
9195 goto next_encoder;
9196 }
9197 }
9198 encoder->new_crtc = NULL;
9199next_encoder:
9200 /* Only now check for crtc changes so we don't miss encoders
9201 * that will be disabled. */
9202 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009203 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009204 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009205 }
9206 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009207 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009208
Daniel Vetter2e431052012-07-04 22:42:15 +02009209 return 0;
9210}
9211
9212static int intel_crtc_set_config(struct drm_mode_set *set)
9213{
9214 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02009215 struct drm_mode_set save_set;
9216 struct intel_set_config *config;
9217 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02009218
Daniel Vetter8d3e3752012-07-05 16:09:09 +02009219 BUG_ON(!set);
9220 BUG_ON(!set->crtc);
9221 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02009222
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01009223 /* Enforce sane interface api - has been abused by the fb helper. */
9224 BUG_ON(!set->mode && set->fb);
9225 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02009226
Daniel Vetter2e431052012-07-04 22:42:15 +02009227 if (set->fb) {
9228 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
9229 set->crtc->base.id, set->fb->base.id,
9230 (int)set->num_connectors, set->x, set->y);
9231 } else {
9232 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02009233 }
9234
9235 dev = set->crtc->dev;
9236
9237 ret = -ENOMEM;
9238 config = kzalloc(sizeof(*config), GFP_KERNEL);
9239 if (!config)
9240 goto out_config;
9241
9242 ret = intel_set_config_save_state(dev, config);
9243 if (ret)
9244 goto out_config;
9245
9246 save_set.crtc = set->crtc;
9247 save_set.mode = &set->crtc->mode;
9248 save_set.x = set->crtc->x;
9249 save_set.y = set->crtc->y;
9250 save_set.fb = set->crtc->fb;
9251
9252 /* Compute whether we need a full modeset, only an fb base update or no
9253 * change at all. In the future we might also check whether only the
9254 * mode changed, e.g. for LVDS where we only change the panel fitter in
9255 * such cases. */
9256 intel_set_config_compute_mode_changes(set, config);
9257
Daniel Vetter9a935852012-07-05 22:34:27 +02009258 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02009259 if (ret)
9260 goto fail;
9261
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009262 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009263 ret = intel_set_mode(set->crtc, set->mode,
9264 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009265 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02009266 intel_crtc_wait_for_pending_flips(set->crtc);
9267
Daniel Vetter4f660f42012-07-02 09:47:37 +02009268 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02009269 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02009270 }
9271
Chris Wilson2d05eae2013-05-03 17:36:25 +01009272 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +02009273 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
9274 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +02009275fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +01009276 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02009277
Chris Wilson2d05eae2013-05-03 17:36:25 +01009278 /* Try to restore the config */
9279 if (config->mode_changed &&
9280 intel_set_mode(save_set.crtc, save_set.mode,
9281 save_set.x, save_set.y, save_set.fb))
9282 DRM_ERROR("failed to restore config after modeset failure\n");
9283 }
Daniel Vetter50f56112012-07-02 09:35:43 +02009284
Daniel Vetterd9e55602012-07-04 22:16:09 +02009285out_config:
9286 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02009287 return ret;
9288}
9289
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009290static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009291 .cursor_set = intel_crtc_cursor_set,
9292 .cursor_move = intel_crtc_cursor_move,
9293 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02009294 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009295 .destroy = intel_crtc_destroy,
9296 .page_flip = intel_crtc_page_flip,
9297};
9298
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009299static void intel_cpu_pll_init(struct drm_device *dev)
9300{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009301 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009302 intel_ddi_pll_init(dev);
9303}
9304
Daniel Vetter53589012013-06-05 13:34:16 +02009305static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
9306 struct intel_shared_dpll *pll,
9307 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009308{
Daniel Vetter53589012013-06-05 13:34:16 +02009309 uint32_t val;
9310
9311 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +02009312 hw_state->dpll = val;
9313 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
9314 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +02009315
9316 return val & DPLL_VCO_ENABLE;
9317}
9318
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009319static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
9320 struct intel_shared_dpll *pll)
9321{
9322 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
9323 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
9324}
9325
Daniel Vettere7b903d2013-06-05 13:34:14 +02009326static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
9327 struct intel_shared_dpll *pll)
9328{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009329 /* PCH refclock must be enabled first */
9330 assert_pch_refclk_enabled(dev_priv);
9331
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009332 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
9333
9334 /* Wait for the clocks to stabilize. */
9335 POSTING_READ(PCH_DPLL(pll->id));
9336 udelay(150);
9337
9338 /* The pixel multiplier can only be updated once the
9339 * DPLL is enabled and the clocks are stable.
9340 *
9341 * So write it again.
9342 */
9343 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
9344 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02009345 udelay(200);
9346}
9347
9348static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
9349 struct intel_shared_dpll *pll)
9350{
9351 struct drm_device *dev = dev_priv->dev;
9352 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +02009353
9354 /* Make sure no transcoder isn't still depending on us. */
9355 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9356 if (intel_crtc_to_shared_dpll(crtc) == pll)
9357 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
9358 }
9359
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009360 I915_WRITE(PCH_DPLL(pll->id), 0);
9361 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02009362 udelay(200);
9363}
9364
Daniel Vetter46edb022013-06-05 13:34:12 +02009365static char *ibx_pch_dpll_names[] = {
9366 "PCH DPLL A",
9367 "PCH DPLL B",
9368};
9369
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009370static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009371{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009372 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009373 int i;
9374
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009375 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009376
Daniel Vettere72f9fb2013-06-05 13:34:06 +02009377 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +02009378 dev_priv->shared_dplls[i].id = i;
9379 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009380 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +02009381 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
9382 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +02009383 dev_priv->shared_dplls[i].get_hw_state =
9384 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009385 }
9386}
9387
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009388static void intel_shared_dpll_init(struct drm_device *dev)
9389{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009390 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009391
9392 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
9393 ibx_pch_dpll_init(dev);
9394 else
9395 dev_priv->num_shared_dpll = 0;
9396
9397 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
9398 DRM_DEBUG_KMS("%i shared PLLs initialized\n",
9399 dev_priv->num_shared_dpll);
9400}
9401
Hannes Ederb358d0a2008-12-18 21:18:47 +01009402static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08009403{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08009404 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08009405 struct intel_crtc *intel_crtc;
9406 int i;
9407
9408 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
9409 if (intel_crtc == NULL)
9410 return;
9411
9412 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
9413
9414 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08009415 for (i = 0; i < 256; i++) {
9416 intel_crtc->lut_r[i] = i;
9417 intel_crtc->lut_g[i] = i;
9418 intel_crtc->lut_b[i] = i;
9419 }
9420
Jesse Barnes80824002009-09-10 15:28:06 -07009421 /* Swap pipes & planes for FBC on pre-965 */
9422 intel_crtc->pipe = pipe;
9423 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01009424 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08009425 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01009426 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07009427 }
9428
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08009429 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
9430 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
9431 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
9432 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
9433
Jesse Barnes79e53942008-11-07 14:24:08 -08009434 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08009435}
9436
Carl Worth08d7b3d2009-04-29 14:43:54 -07009437int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00009438 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07009439{
Carl Worth08d7b3d2009-04-29 14:43:54 -07009440 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02009441 struct drm_mode_object *drmmode_obj;
9442 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009443
Daniel Vetter1cff8f62012-04-24 09:55:08 +02009444 if (!drm_core_check_feature(dev, DRIVER_MODESET))
9445 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009446
Daniel Vetterc05422d2009-08-11 16:05:30 +02009447 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
9448 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07009449
Daniel Vetterc05422d2009-08-11 16:05:30 +02009450 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07009451 DRM_ERROR("no such CRTC id\n");
9452 return -EINVAL;
9453 }
9454
Daniel Vetterc05422d2009-08-11 16:05:30 +02009455 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
9456 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009457
Daniel Vetterc05422d2009-08-11 16:05:30 +02009458 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009459}
9460
Daniel Vetter66a92782012-07-12 20:08:18 +02009461static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08009462{
Daniel Vetter66a92782012-07-12 20:08:18 +02009463 struct drm_device *dev = encoder->base.dev;
9464 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009465 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009466 int entry = 0;
9467
Daniel Vetter66a92782012-07-12 20:08:18 +02009468 list_for_each_entry(source_encoder,
9469 &dev->mode_config.encoder_list, base.head) {
9470
9471 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08009472 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02009473
9474 /* Intel hw has only one MUX where enocoders could be cloned. */
9475 if (encoder->cloneable && source_encoder->cloneable)
9476 index_mask |= (1 << entry);
9477
Jesse Barnes79e53942008-11-07 14:24:08 -08009478 entry++;
9479 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01009480
Jesse Barnes79e53942008-11-07 14:24:08 -08009481 return index_mask;
9482}
9483
Chris Wilson4d302442010-12-14 19:21:29 +00009484static bool has_edp_a(struct drm_device *dev)
9485{
9486 struct drm_i915_private *dev_priv = dev->dev_private;
9487
9488 if (!IS_MOBILE(dev))
9489 return false;
9490
9491 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
9492 return false;
9493
9494 if (IS_GEN5(dev) &&
9495 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
9496 return false;
9497
9498 return true;
9499}
9500
Jesse Barnes79e53942008-11-07 14:24:08 -08009501static void intel_setup_outputs(struct drm_device *dev)
9502{
Eric Anholt725e30a2009-01-22 13:01:02 -08009503 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009504 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009505 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009506
Daniel Vetterc9093352013-06-06 22:22:47 +02009507 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009508
Paulo Zanonic40c0f52013-04-12 18:16:53 -03009509 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02009510 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009511
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009512 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03009513 int found;
9514
9515 /* Haswell uses DDI functions to detect digital outputs */
9516 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
9517 /* DDI A only supports eDP */
9518 if (found)
9519 intel_ddi_init(dev, PORT_A);
9520
9521 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
9522 * register */
9523 found = I915_READ(SFUSE_STRAP);
9524
9525 if (found & SFUSE_STRAP_DDIB_DETECTED)
9526 intel_ddi_init(dev, PORT_B);
9527 if (found & SFUSE_STRAP_DDIC_DETECTED)
9528 intel_ddi_init(dev, PORT_C);
9529 if (found & SFUSE_STRAP_DDID_DETECTED)
9530 intel_ddi_init(dev, PORT_D);
9531 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009532 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02009533 dpd_is_edp = intel_dpd_is_edp(dev);
9534
9535 if (has_edp_a(dev))
9536 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009537
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009538 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08009539 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01009540 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009541 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009542 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009543 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009544 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009545 }
9546
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009547 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009548 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009549
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009550 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009551 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009552
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009553 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009554 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009555
Daniel Vetter270b3042012-10-27 15:52:05 +02009556 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009557 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009558 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05309559 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Jesse Barnes6f6005a2013-08-09 09:34:35 -07009560 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
9561 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
9562 PORT_C);
9563 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
9564 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C,
9565 PORT_C);
9566 }
Gajanan Bhat19c03922012-09-27 19:13:07 +05309567
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009568 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03009569 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
9570 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02009571 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
9572 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009573 }
Jani Nikula3cfca972013-08-27 15:12:26 +03009574
9575 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +08009576 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009577 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08009578
Paulo Zanonie2debe92013-02-18 19:00:27 -03009579 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009580 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009581 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009582 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
9583 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009584 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009585 }
Ma Ling27185ae2009-08-24 13:50:23 +08009586
Imre Deake7281ea2013-05-08 13:14:08 +03009587 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009588 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -08009589 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009590
9591 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009592
Paulo Zanonie2debe92013-02-18 19:00:27 -03009593 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009594 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009595 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009596 }
Ma Ling27185ae2009-08-24 13:50:23 +08009597
Paulo Zanonie2debe92013-02-18 19:00:27 -03009598 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009599
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009600 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
9601 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009602 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009603 }
Imre Deake7281ea2013-05-08 13:14:08 +03009604 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009605 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -08009606 }
Ma Ling27185ae2009-08-24 13:50:23 +08009607
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009608 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +03009609 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009610 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -07009611 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009612 intel_dvo_init(dev);
9613
Zhenyu Wang103a1962009-11-27 11:44:36 +08009614 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009615 intel_tv_init(dev);
9616
Chris Wilson4ef69c72010-09-09 15:14:28 +01009617 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9618 encoder->base.possible_crtcs = encoder->crtc_mask;
9619 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02009620 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08009621 }
Chris Wilson47356eb2011-01-11 17:06:04 +00009622
Paulo Zanonidde86e22012-12-01 12:04:25 -02009623 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02009624
9625 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009626}
9627
Chris Wilsonddfe1562013-08-06 17:43:07 +01009628void intel_framebuffer_fini(struct intel_framebuffer *fb)
9629{
9630 drm_framebuffer_cleanup(&fb->base);
9631 drm_gem_object_unreference_unlocked(&fb->obj->base);
9632}
9633
Jesse Barnes79e53942008-11-07 14:24:08 -08009634static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
9635{
9636 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08009637
Chris Wilsonddfe1562013-08-06 17:43:07 +01009638 intel_framebuffer_fini(intel_fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08009639 kfree(intel_fb);
9640}
9641
9642static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00009643 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08009644 unsigned int *handle)
9645{
9646 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009647 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009648
Chris Wilson05394f32010-11-08 19:18:58 +00009649 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08009650}
9651
9652static const struct drm_framebuffer_funcs intel_fb_funcs = {
9653 .destroy = intel_user_framebuffer_destroy,
9654 .create_handle = intel_user_framebuffer_create_handle,
9655};
9656
Dave Airlie38651672010-03-30 05:34:13 +00009657int intel_framebuffer_init(struct drm_device *dev,
9658 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009659 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00009660 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08009661{
Chris Wilsona35cdaa2013-06-25 17:26:45 +01009662 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08009663 int ret;
9664
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009665 if (obj->tiling_mode == I915_TILING_Y) {
9666 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01009667 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009668 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009669
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009670 if (mode_cmd->pitches[0] & 63) {
9671 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
9672 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01009673 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009674 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009675
Chris Wilsona35cdaa2013-06-25 17:26:45 +01009676 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
9677 pitch_limit = 32*1024;
9678 } else if (INTEL_INFO(dev)->gen >= 4) {
9679 if (obj->tiling_mode)
9680 pitch_limit = 16*1024;
9681 else
9682 pitch_limit = 32*1024;
9683 } else if (INTEL_INFO(dev)->gen >= 3) {
9684 if (obj->tiling_mode)
9685 pitch_limit = 8*1024;
9686 else
9687 pitch_limit = 16*1024;
9688 } else
9689 /* XXX DSPC is limited to 4k tiled */
9690 pitch_limit = 8*1024;
9691
9692 if (mode_cmd->pitches[0] > pitch_limit) {
9693 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
9694 obj->tiling_mode ? "tiled" : "linear",
9695 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009696 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009697 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009698
9699 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009700 mode_cmd->pitches[0] != obj->stride) {
9701 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
9702 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009703 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009704 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009705
Ville Syrjälä57779d02012-10-31 17:50:14 +02009706 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009707 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02009708 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02009709 case DRM_FORMAT_RGB565:
9710 case DRM_FORMAT_XRGB8888:
9711 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02009712 break;
9713 case DRM_FORMAT_XRGB1555:
9714 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009715 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009716 DRM_DEBUG("unsupported pixel format: %s\n",
9717 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009718 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009719 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02009720 break;
9721 case DRM_FORMAT_XBGR8888:
9722 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02009723 case DRM_FORMAT_XRGB2101010:
9724 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02009725 case DRM_FORMAT_XBGR2101010:
9726 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009727 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009728 DRM_DEBUG("unsupported pixel format: %s\n",
9729 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009730 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009731 }
Jesse Barnesb5626742011-06-24 12:19:27 -07009732 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02009733 case DRM_FORMAT_YUYV:
9734 case DRM_FORMAT_UYVY:
9735 case DRM_FORMAT_YVYU:
9736 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009737 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009738 DRM_DEBUG("unsupported pixel format: %s\n",
9739 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009740 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009741 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009742 break;
9743 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009744 DRM_DEBUG("unsupported pixel format: %s\n",
9745 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +01009746 return -EINVAL;
9747 }
9748
Ville Syrjälä90f9a332012-10-31 17:50:19 +02009749 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
9750 if (mode_cmd->offsets[0] != 0)
9751 return -EINVAL;
9752
Daniel Vetterc7d73f62012-12-13 23:38:38 +01009753 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
9754 intel_fb->obj = obj;
9755
Jesse Barnes79e53942008-11-07 14:24:08 -08009756 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
9757 if (ret) {
9758 DRM_ERROR("framebuffer init failed %d\n", ret);
9759 return ret;
9760 }
9761
Jesse Barnes79e53942008-11-07 14:24:08 -08009762 return 0;
9763}
9764
Jesse Barnes79e53942008-11-07 14:24:08 -08009765static struct drm_framebuffer *
9766intel_user_framebuffer_create(struct drm_device *dev,
9767 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009768 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08009769{
Chris Wilson05394f32010-11-08 19:18:58 +00009770 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009771
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009772 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
9773 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00009774 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01009775 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08009776
Chris Wilsond2dff872011-04-19 08:36:26 +01009777 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08009778}
9779
Jesse Barnes79e53942008-11-07 14:24:08 -08009780static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08009781 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00009782 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08009783};
9784
Jesse Barnese70236a2009-09-21 10:42:27 -07009785/* Set up chip specific display functions */
9786static void intel_init_display(struct drm_device *dev)
9787{
9788 struct drm_i915_private *dev_priv = dev->dev_private;
9789
Daniel Vetteree9300b2013-06-03 22:40:22 +02009790 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
9791 dev_priv->display.find_dpll = g4x_find_best_dpll;
9792 else if (IS_VALLEYVIEW(dev))
9793 dev_priv->display.find_dpll = vlv_find_best_dpll;
9794 else if (IS_PINEVIEW(dev))
9795 dev_priv->display.find_dpll = pnv_find_best_dpll;
9796 else
9797 dev_priv->display.find_dpll = i9xx_find_best_dpll;
9798
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009799 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009800 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009801 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02009802 dev_priv->display.crtc_enable = haswell_crtc_enable;
9803 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009804 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009805 dev_priv->display.update_plane = ironlake_update_plane;
9806 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009807 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009808 dev_priv->display.get_clock = ironlake_crtc_clock_get;
Eric Anholtf564048e2011-03-30 13:01:02 -07009809 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009810 dev_priv->display.crtc_enable = ironlake_crtc_enable;
9811 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009812 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009813 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -07009814 } else if (IS_VALLEYVIEW(dev)) {
9815 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009816 dev_priv->display.get_clock = i9xx_crtc_clock_get;
Jesse Barnes89b667f2013-04-18 14:51:36 -07009817 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
9818 dev_priv->display.crtc_enable = valleyview_crtc_enable;
9819 dev_priv->display.crtc_disable = i9xx_crtc_disable;
9820 dev_priv->display.off = i9xx_crtc_off;
9821 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009822 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009823 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009824 dev_priv->display.get_clock = i9xx_crtc_clock_get;
Eric Anholtf564048e2011-03-30 13:01:02 -07009825 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009826 dev_priv->display.crtc_enable = i9xx_crtc_enable;
9827 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009828 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009829 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009830 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009831
Jesse Barnese70236a2009-09-21 10:42:27 -07009832 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07009833 if (IS_VALLEYVIEW(dev))
9834 dev_priv->display.get_display_clock_speed =
9835 valleyview_get_display_clock_speed;
9836 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07009837 dev_priv->display.get_display_clock_speed =
9838 i945_get_display_clock_speed;
9839 else if (IS_I915G(dev))
9840 dev_priv->display.get_display_clock_speed =
9841 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02009842 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009843 dev_priv->display.get_display_clock_speed =
9844 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02009845 else if (IS_PINEVIEW(dev))
9846 dev_priv->display.get_display_clock_speed =
9847 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -07009848 else if (IS_I915GM(dev))
9849 dev_priv->display.get_display_clock_speed =
9850 i915gm_get_display_clock_speed;
9851 else if (IS_I865G(dev))
9852 dev_priv->display.get_display_clock_speed =
9853 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02009854 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009855 dev_priv->display.get_display_clock_speed =
9856 i855_get_display_clock_speed;
9857 else /* 852, 830 */
9858 dev_priv->display.get_display_clock_speed =
9859 i830_get_display_clock_speed;
9860
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08009861 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01009862 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009863 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009864 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08009865 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009866 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009867 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07009868 } else if (IS_IVYBRIDGE(dev)) {
9869 /* FIXME: detect B0+ stepping and use auto training */
9870 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009871 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02009872 dev_priv->display.modeset_global_resources =
9873 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03009874 } else if (IS_HASWELL(dev)) {
9875 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08009876 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02009877 dev_priv->display.modeset_global_resources =
9878 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -02009879 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07009880 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08009881 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07009882 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009883
9884 /* Default just returns -ENODEV to indicate unsupported */
9885 dev_priv->display.queue_flip = intel_default_queue_flip;
9886
9887 switch (INTEL_INFO(dev)->gen) {
9888 case 2:
9889 dev_priv->display.queue_flip = intel_gen2_queue_flip;
9890 break;
9891
9892 case 3:
9893 dev_priv->display.queue_flip = intel_gen3_queue_flip;
9894 break;
9895
9896 case 4:
9897 case 5:
9898 dev_priv->display.queue_flip = intel_gen4_queue_flip;
9899 break;
9900
9901 case 6:
9902 dev_priv->display.queue_flip = intel_gen6_queue_flip;
9903 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009904 case 7:
9905 dev_priv->display.queue_flip = intel_gen7_queue_flip;
9906 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009907 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009908}
9909
Jesse Barnesb690e962010-07-19 13:53:12 -07009910/*
9911 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
9912 * resume, or other times. This quirk makes sure that's the case for
9913 * affected systems.
9914 */
Akshay Joshi0206e352011-08-16 15:34:10 -04009915static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07009916{
9917 struct drm_i915_private *dev_priv = dev->dev_private;
9918
9919 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009920 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009921}
9922
Keith Packard435793d2011-07-12 14:56:22 -07009923/*
9924 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
9925 */
9926static void quirk_ssc_force_disable(struct drm_device *dev)
9927{
9928 struct drm_i915_private *dev_priv = dev->dev_private;
9929 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009930 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07009931}
9932
Carsten Emde4dca20e2012-03-15 15:56:26 +01009933/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01009934 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
9935 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01009936 */
9937static void quirk_invert_brightness(struct drm_device *dev)
9938{
9939 struct drm_i915_private *dev_priv = dev->dev_private;
9940 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009941 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009942}
9943
Kamal Mostafae85843b2013-07-19 15:02:01 -07009944/*
9945 * Some machines (Dell XPS13) suffer broken backlight controls if
9946 * BLM_PCH_PWM_ENABLE is set.
9947 */
9948static void quirk_no_pcm_pwm_enable(struct drm_device *dev)
9949{
9950 struct drm_i915_private *dev_priv = dev->dev_private;
9951 dev_priv->quirks |= QUIRK_NO_PCH_PWM_ENABLE;
9952 DRM_INFO("applying no-PCH_PWM_ENABLE quirk\n");
9953}
9954
Jesse Barnesb690e962010-07-19 13:53:12 -07009955struct intel_quirk {
9956 int device;
9957 int subsystem_vendor;
9958 int subsystem_device;
9959 void (*hook)(struct drm_device *dev);
9960};
9961
Egbert Eich5f85f172012-10-14 15:46:38 +02009962/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
9963struct intel_dmi_quirk {
9964 void (*hook)(struct drm_device *dev);
9965 const struct dmi_system_id (*dmi_id_list)[];
9966};
9967
9968static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
9969{
9970 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
9971 return 1;
9972}
9973
9974static const struct intel_dmi_quirk intel_dmi_quirks[] = {
9975 {
9976 .dmi_id_list = &(const struct dmi_system_id[]) {
9977 {
9978 .callback = intel_dmi_reverse_brightness,
9979 .ident = "NCR Corporation",
9980 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
9981 DMI_MATCH(DMI_PRODUCT_NAME, ""),
9982 },
9983 },
9984 { } /* terminating entry */
9985 },
9986 .hook = quirk_invert_brightness,
9987 },
9988};
9989
Ben Widawskyc43b5632012-04-16 14:07:40 -07009990static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07009991 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04009992 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07009993
Jesse Barnesb690e962010-07-19 13:53:12 -07009994 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
9995 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
9996
Jesse Barnesb690e962010-07-19 13:53:12 -07009997 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
9998 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
9999
Daniel Vetterccd0d362012-10-10 23:13:59 +020010000 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -070010001 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +020010002 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070010003
10004 /* Lenovo U160 cannot use SSC on LVDS */
10005 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020010006
10007 /* Sony Vaio Y cannot use SSC on LVDS */
10008 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010010009
10010 /* Acer Aspire 5734Z must invert backlight brightness */
10011 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jani Nikula1ffff602013-01-22 12:50:34 +020010012
10013 /* Acer/eMachines G725 */
10014 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
Jani Nikula01e3a8f2013-01-22 12:50:35 +020010015
10016 /* Acer/eMachines e725 */
10017 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
Jani Nikula5559eca2013-01-22 12:50:36 +020010018
10019 /* Acer/Packard Bell NCL20 */
10020 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
Daniel Vetterac4199e2013-02-15 18:35:30 +010010021
10022 /* Acer Aspire 4736Z */
10023 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Kamal Mostafae85843b2013-07-19 15:02:01 -070010024
10025 /* Dell XPS13 HD Sandy Bridge */
10026 { 0x0116, 0x1028, 0x052e, quirk_no_pcm_pwm_enable },
10027 /* Dell XPS13 HD and XPS13 FHD Ivy Bridge */
10028 { 0x0166, 0x1028, 0x058b, quirk_no_pcm_pwm_enable },
Jesse Barnesb690e962010-07-19 13:53:12 -070010029};
10030
10031static void intel_init_quirks(struct drm_device *dev)
10032{
10033 struct pci_dev *d = dev->pdev;
10034 int i;
10035
10036 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
10037 struct intel_quirk *q = &intel_quirks[i];
10038
10039 if (d->device == q->device &&
10040 (d->subsystem_vendor == q->subsystem_vendor ||
10041 q->subsystem_vendor == PCI_ANY_ID) &&
10042 (d->subsystem_device == q->subsystem_device ||
10043 q->subsystem_device == PCI_ANY_ID))
10044 q->hook(dev);
10045 }
Egbert Eich5f85f172012-10-14 15:46:38 +020010046 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
10047 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
10048 intel_dmi_quirks[i].hook(dev);
10049 }
Jesse Barnesb690e962010-07-19 13:53:12 -070010050}
10051
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010052/* Disable the VGA plane that we never use */
10053static void i915_disable_vga(struct drm_device *dev)
10054{
10055 struct drm_i915_private *dev_priv = dev->dev_private;
10056 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010057 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010058
10059 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070010060 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010061 sr1 = inb(VGA_SR_DATA);
10062 outb(sr1 | 1<<5, VGA_SR_DATA);
Alex Williamson81b5c7b2013-08-28 09:39:08 -060010063
10064 /* Disable VGA memory on Intel HD */
10065 if (HAS_PCH_SPLIT(dev)) {
10066 outb(inb(VGA_MSR_READ) & ~VGA_MSR_MEM_EN, VGA_MSR_WRITE);
10067 vga_set_legacy_decoding(dev->pdev, VGA_RSRC_LEGACY_IO |
10068 VGA_RSRC_NORMAL_IO |
10069 VGA_RSRC_NORMAL_MEM);
10070 }
10071
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010072 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10073 udelay(300);
10074
10075 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
10076 POSTING_READ(vga_reg);
10077}
10078
Alex Williamson81b5c7b2013-08-28 09:39:08 -060010079static void i915_enable_vga(struct drm_device *dev)
10080{
10081 /* Enable VGA memory on Intel HD */
10082 if (HAS_PCH_SPLIT(dev)) {
10083 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
10084 outb(inb(VGA_MSR_READ) | VGA_MSR_MEM_EN, VGA_MSR_WRITE);
10085 vga_set_legacy_decoding(dev->pdev, VGA_RSRC_LEGACY_IO |
10086 VGA_RSRC_LEGACY_MEM |
10087 VGA_RSRC_NORMAL_IO |
10088 VGA_RSRC_NORMAL_MEM);
10089 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10090 }
10091}
10092
Daniel Vetterf8175862012-04-10 15:50:11 +020010093void intel_modeset_init_hw(struct drm_device *dev)
10094{
Paulo Zanonifa42e232013-01-25 16:59:11 -020010095 intel_init_power_well(dev);
Eugeni Dodonov0232e922012-07-06 15:42:36 -030010096
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030010097 intel_prepare_ddi(dev);
10098
Daniel Vetterf8175862012-04-10 15:50:11 +020010099 intel_init_clock_gating(dev);
10100
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010101 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020010102 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010103 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +020010104}
10105
Imre Deak7d708ee2013-04-17 14:04:50 +030010106void intel_modeset_suspend_hw(struct drm_device *dev)
10107{
10108 intel_suspend_hw(dev);
10109}
10110
Jesse Barnes79e53942008-11-07 14:24:08 -080010111void intel_modeset_init(struct drm_device *dev)
10112{
Jesse Barnes652c3932009-08-17 13:31:43 -070010113 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010114 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010115
10116 drm_mode_config_init(dev);
10117
10118 dev->mode_config.min_width = 0;
10119 dev->mode_config.min_height = 0;
10120
Dave Airlie019d96c2011-09-29 16:20:42 +010010121 dev->mode_config.preferred_depth = 24;
10122 dev->mode_config.prefer_shadow = 1;
10123
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020010124 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080010125
Jesse Barnesb690e962010-07-19 13:53:12 -070010126 intel_init_quirks(dev);
10127
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030010128 intel_init_pm(dev);
10129
Ben Widawskye3c74752013-04-05 13:12:39 -070010130 if (INTEL_INFO(dev)->num_pipes == 0)
10131 return;
10132
Jesse Barnese70236a2009-09-21 10:42:27 -070010133 intel_init_display(dev);
10134
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010135 if (IS_GEN2(dev)) {
10136 dev->mode_config.max_width = 2048;
10137 dev->mode_config.max_height = 2048;
10138 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070010139 dev->mode_config.max_width = 4096;
10140 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080010141 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010142 dev->mode_config.max_width = 8192;
10143 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080010144 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -080010145 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010146
Zhao Yakui28c97732009-10-09 11:39:41 +080010147 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010148 INTEL_INFO(dev)->num_pipes,
10149 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080010150
Damien Lespiau08e2a7d2013-07-11 20:10:54 +010010151 for_each_pipe(i) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010152 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010153 for (j = 0; j < dev_priv->num_plane; j++) {
10154 ret = intel_plane_init(dev, i, j);
10155 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030010156 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
10157 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010158 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010159 }
10160
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010161 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010162 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010163
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010164 /* Just disable it once at startup */
10165 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010166 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000010167
10168 /* Just in case the BIOS is doing something questionable. */
10169 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010010170}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080010171
Daniel Vetter24929352012-07-02 20:28:59 +020010172static void
10173intel_connector_break_all_links(struct intel_connector *connector)
10174{
10175 connector->base.dpms = DRM_MODE_DPMS_OFF;
10176 connector->base.encoder = NULL;
10177 connector->encoder->connectors_active = false;
10178 connector->encoder->base.crtc = NULL;
10179}
10180
Daniel Vetter7fad7982012-07-04 17:51:47 +020010181static void intel_enable_pipe_a(struct drm_device *dev)
10182{
10183 struct intel_connector *connector;
10184 struct drm_connector *crt = NULL;
10185 struct intel_load_detect_pipe load_detect_temp;
10186
10187 /* We can't just switch on the pipe A, we need to set things up with a
10188 * proper mode and output configuration. As a gross hack, enable pipe A
10189 * by enabling the load detect pipe once. */
10190 list_for_each_entry(connector,
10191 &dev->mode_config.connector_list,
10192 base.head) {
10193 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
10194 crt = &connector->base;
10195 break;
10196 }
10197 }
10198
10199 if (!crt)
10200 return;
10201
10202 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
10203 intel_release_load_detect_pipe(crt, &load_detect_temp);
10204
10205
10206}
10207
Daniel Vetterfa555832012-10-10 23:14:00 +020010208static bool
10209intel_check_plane_mapping(struct intel_crtc *crtc)
10210{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010211 struct drm_device *dev = crtc->base.dev;
10212 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020010213 u32 reg, val;
10214
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010215 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020010216 return true;
10217
10218 reg = DSPCNTR(!crtc->plane);
10219 val = I915_READ(reg);
10220
10221 if ((val & DISPLAY_PLANE_ENABLE) &&
10222 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
10223 return false;
10224
10225 return true;
10226}
10227
Daniel Vetter24929352012-07-02 20:28:59 +020010228static void intel_sanitize_crtc(struct intel_crtc *crtc)
10229{
10230 struct drm_device *dev = crtc->base.dev;
10231 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020010232 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020010233
Daniel Vetter24929352012-07-02 20:28:59 +020010234 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020010235 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020010236 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
10237
10238 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020010239 * disable the crtc (and hence change the state) if it is wrong. Note
10240 * that gen4+ has a fixed plane -> pipe mapping. */
10241 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020010242 struct intel_connector *connector;
10243 bool plane;
10244
Daniel Vetter24929352012-07-02 20:28:59 +020010245 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
10246 crtc->base.base.id);
10247
10248 /* Pipe has the wrong plane attached and the plane is active.
10249 * Temporarily change the plane mapping and disable everything
10250 * ... */
10251 plane = crtc->plane;
10252 crtc->plane = !plane;
10253 dev_priv->display.crtc_disable(&crtc->base);
10254 crtc->plane = plane;
10255
10256 /* ... and break all links. */
10257 list_for_each_entry(connector, &dev->mode_config.connector_list,
10258 base.head) {
10259 if (connector->encoder->base.crtc != &crtc->base)
10260 continue;
10261
10262 intel_connector_break_all_links(connector);
10263 }
10264
10265 WARN_ON(crtc->active);
10266 crtc->base.enabled = false;
10267 }
Daniel Vetter24929352012-07-02 20:28:59 +020010268
Daniel Vetter7fad7982012-07-04 17:51:47 +020010269 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
10270 crtc->pipe == PIPE_A && !crtc->active) {
10271 /* BIOS forgot to enable pipe A, this mostly happens after
10272 * resume. Force-enable the pipe to fix this, the update_dpms
10273 * call below we restore the pipe to the right state, but leave
10274 * the required bits on. */
10275 intel_enable_pipe_a(dev);
10276 }
10277
Daniel Vetter24929352012-07-02 20:28:59 +020010278 /* Adjust the state of the output pipe according to whether we
10279 * have active connectors/encoders. */
10280 intel_crtc_update_dpms(&crtc->base);
10281
10282 if (crtc->active != crtc->base.enabled) {
10283 struct intel_encoder *encoder;
10284
10285 /* This can happen either due to bugs in the get_hw_state
10286 * functions or because the pipe is force-enabled due to the
10287 * pipe A quirk. */
10288 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
10289 crtc->base.base.id,
10290 crtc->base.enabled ? "enabled" : "disabled",
10291 crtc->active ? "enabled" : "disabled");
10292
10293 crtc->base.enabled = crtc->active;
10294
10295 /* Because we only establish the connector -> encoder ->
10296 * crtc links if something is active, this means the
10297 * crtc is now deactivated. Break the links. connector
10298 * -> encoder links are only establish when things are
10299 * actually up, hence no need to break them. */
10300 WARN_ON(crtc->active);
10301
10302 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
10303 WARN_ON(encoder->connectors_active);
10304 encoder->base.crtc = NULL;
10305 }
10306 }
10307}
10308
10309static void intel_sanitize_encoder(struct intel_encoder *encoder)
10310{
10311 struct intel_connector *connector;
10312 struct drm_device *dev = encoder->base.dev;
10313
10314 /* We need to check both for a crtc link (meaning that the
10315 * encoder is active and trying to read from a pipe) and the
10316 * pipe itself being active. */
10317 bool has_active_crtc = encoder->base.crtc &&
10318 to_intel_crtc(encoder->base.crtc)->active;
10319
10320 if (encoder->connectors_active && !has_active_crtc) {
10321 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
10322 encoder->base.base.id,
10323 drm_get_encoder_name(&encoder->base));
10324
10325 /* Connector is active, but has no active pipe. This is
10326 * fallout from our resume register restoring. Disable
10327 * the encoder manually again. */
10328 if (encoder->base.crtc) {
10329 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
10330 encoder->base.base.id,
10331 drm_get_encoder_name(&encoder->base));
10332 encoder->disable(encoder);
10333 }
10334
10335 /* Inconsistent output/port/pipe state happens presumably due to
10336 * a bug in one of the get_hw_state functions. Or someplace else
10337 * in our code, like the register restore mess on resume. Clamp
10338 * things to off as a safer default. */
10339 list_for_each_entry(connector,
10340 &dev->mode_config.connector_list,
10341 base.head) {
10342 if (connector->encoder != encoder)
10343 continue;
10344
10345 intel_connector_break_all_links(connector);
10346 }
10347 }
10348 /* Enabled encoders without active connectors will be fixed in
10349 * the crtc fixup. */
10350}
10351
Daniel Vetter44cec742013-01-25 17:53:21 +010010352void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010353{
10354 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010355 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010356
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030010357 /* This function can be called both from intel_modeset_setup_hw_state or
10358 * at a very early point in our resume sequence, where the power well
10359 * structures are not yet restored. Since this function is at a very
10360 * paranoid "someone might have enabled VGA while we were not looking"
10361 * level, just check if the power well is enabled instead of trying to
10362 * follow the "don't touch the power well if we don't need it" policy
10363 * the rest of the driver uses. */
10364 if (HAS_POWER_WELL(dev) &&
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -030010365 (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE_ENABLED) == 0)
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030010366 return;
10367
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010368 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
10369 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +020010370 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010371 }
10372}
10373
Daniel Vetter30e984d2013-06-05 13:34:17 +020010374static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020010375{
10376 struct drm_i915_private *dev_priv = dev->dev_private;
10377 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020010378 struct intel_crtc *crtc;
10379 struct intel_encoder *encoder;
10380 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020010381 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020010382
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010383 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10384 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010010385 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020010386
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010387 crtc->active = dev_priv->display.get_pipe_config(crtc,
10388 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020010389
10390 crtc->base.enabled = crtc->active;
10391
10392 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
10393 crtc->base.base.id,
10394 crtc->active ? "enabled" : "disabled");
10395 }
10396
Daniel Vetter53589012013-06-05 13:34:16 +020010397 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010398 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010399 intel_ddi_setup_hw_pll_state(dev);
10400
Daniel Vetter53589012013-06-05 13:34:16 +020010401 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10402 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10403
10404 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
10405 pll->active = 0;
10406 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10407 base.head) {
10408 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10409 pll->active++;
10410 }
10411 pll->refcount = pll->active;
10412
Daniel Vetter35c95372013-07-17 06:55:04 +020010413 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
10414 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020010415 }
10416
Daniel Vetter24929352012-07-02 20:28:59 +020010417 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10418 base.head) {
10419 pipe = 0;
10420
10421 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010422 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
10423 encoder->base.crtc = &crtc->base;
Jesse Barnes510d5f22013-07-01 15:50:17 -070010424 if (encoder->get_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010425 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020010426 } else {
10427 encoder->base.crtc = NULL;
10428 }
10429
10430 encoder->connectors_active = false;
10431 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
10432 encoder->base.base.id,
10433 drm_get_encoder_name(&encoder->base),
10434 encoder->base.crtc ? "enabled" : "disabled",
10435 pipe);
10436 }
10437
Jesse Barnes510d5f22013-07-01 15:50:17 -070010438 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10439 base.head) {
10440 if (!crtc->active)
10441 continue;
10442 if (dev_priv->display.get_clock)
10443 dev_priv->display.get_clock(crtc,
10444 &crtc->config);
10445 }
10446
Daniel Vetter24929352012-07-02 20:28:59 +020010447 list_for_each_entry(connector, &dev->mode_config.connector_list,
10448 base.head) {
10449 if (connector->get_hw_state(connector)) {
10450 connector->base.dpms = DRM_MODE_DPMS_ON;
10451 connector->encoder->connectors_active = true;
10452 connector->base.encoder = &connector->encoder->base;
10453 } else {
10454 connector->base.dpms = DRM_MODE_DPMS_OFF;
10455 connector->base.encoder = NULL;
10456 }
10457 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
10458 connector->base.base.id,
10459 drm_get_connector_name(&connector->base),
10460 connector->base.encoder ? "enabled" : "disabled");
10461 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020010462}
10463
10464/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
10465 * and i915 state tracking structures. */
10466void intel_modeset_setup_hw_state(struct drm_device *dev,
10467 bool force_restore)
10468{
10469 struct drm_i915_private *dev_priv = dev->dev_private;
10470 enum pipe pipe;
10471 struct drm_plane *plane;
10472 struct intel_crtc *crtc;
10473 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020010474 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020010475
10476 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020010477
Jesse Barnesbabea612013-06-26 18:57:38 +030010478 /*
10479 * Now that we have the config, copy it to each CRTC struct
10480 * Note that this could go away if we move to using crtc_config
10481 * checking everywhere.
10482 */
10483 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10484 base.head) {
10485 if (crtc->active && i915_fastboot) {
10486 intel_crtc_mode_from_pipe_config(crtc, &crtc->config);
10487
10488 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
10489 crtc->base.base.id);
10490 drm_mode_debug_printmodeline(&crtc->base.mode);
10491 }
10492 }
10493
Daniel Vetter24929352012-07-02 20:28:59 +020010494 /* HW state is read out, now we need to sanitize this mess. */
10495 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10496 base.head) {
10497 intel_sanitize_encoder(encoder);
10498 }
10499
10500 for_each_pipe(pipe) {
10501 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
10502 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010503 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020010504 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010505
Daniel Vetter35c95372013-07-17 06:55:04 +020010506 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10507 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10508
10509 if (!pll->on || pll->active)
10510 continue;
10511
10512 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
10513
10514 pll->disable(dev_priv, pll);
10515 pll->on = false;
10516 }
10517
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010518 if (force_restore) {
Daniel Vetterf30da182013-04-11 20:22:50 +020010519 /*
10520 * We need to use raw interfaces for restoring state to avoid
10521 * checking (bogus) intermediate states.
10522 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010523 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070010524 struct drm_crtc *crtc =
10525 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020010526
10527 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
10528 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010529 }
Jesse Barnesb5644d02013-03-26 13:25:27 -070010530 list_for_each_entry(plane, &dev->mode_config.plane_list, head)
10531 intel_plane_restore(plane);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010532
10533 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010534 } else {
10535 intel_modeset_update_staged_output_state(dev);
10536 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010537
10538 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +020010539
10540 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010010541}
10542
10543void intel_modeset_gem_init(struct drm_device *dev)
10544{
Chris Wilson1833b132012-05-09 11:56:28 +010010545 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020010546
10547 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020010548
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010549 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -080010550}
10551
10552void intel_modeset_cleanup(struct drm_device *dev)
10553{
Jesse Barnes652c3932009-08-17 13:31:43 -070010554 struct drm_i915_private *dev_priv = dev->dev_private;
10555 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -070010556
Daniel Vetterfd0c0642013-04-24 11:13:35 +020010557 /*
10558 * Interrupts and polling as the first thing to avoid creating havoc.
10559 * Too much stuff here (turning of rps, connectors, ...) would
10560 * experience fancy races otherwise.
10561 */
10562 drm_irq_uninstall(dev);
10563 cancel_work_sync(&dev_priv->hotplug_work);
10564 /*
10565 * Due to the hpd irq storm handling the hotplug work can re-arm the
10566 * poll handlers. Hence disable polling after hpd handling is shut down.
10567 */
Keith Packardf87ea762010-10-03 19:36:26 -070010568 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020010569
Jesse Barnes652c3932009-08-17 13:31:43 -070010570 mutex_lock(&dev->struct_mutex);
10571
Jesse Barnes723bfd72010-10-07 16:01:13 -070010572 intel_unregister_dsm_handler();
10573
Jesse Barnes652c3932009-08-17 13:31:43 -070010574 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10575 /* Skip inactive CRTCs */
10576 if (!crtc->fb)
10577 continue;
10578
Daniel Vetter3dec0092010-08-20 21:40:52 +020010579 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070010580 }
10581
Chris Wilson973d04f2011-07-08 12:22:37 +010010582 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070010583
Alex Williamson81b5c7b2013-08-28 09:39:08 -060010584 i915_enable_vga(dev);
10585
Daniel Vetter8090c6b2012-06-24 16:42:32 +020010586 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000010587
Daniel Vetter930ebb42012-06-29 23:32:16 +020010588 ironlake_teardown_rc6(dev);
10589
Kristian Høgsberg69341a52009-11-11 12:19:17 -050010590 mutex_unlock(&dev->struct_mutex);
10591
Chris Wilson1630fe72011-07-08 12:22:42 +010010592 /* flush any delayed tasks or pending work */
10593 flush_scheduled_work();
10594
Jani Nikuladc652f92013-04-12 15:18:38 +030010595 /* destroy backlight, if any, before the connectors */
10596 intel_panel_destroy_backlight(dev);
10597
Jesse Barnes79e53942008-11-07 14:24:08 -080010598 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010010599
10600 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010601}
10602
Dave Airlie28d52042009-09-21 14:33:58 +100010603/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080010604 * Return which encoder is currently attached for connector.
10605 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010010606struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080010607{
Chris Wilsondf0e9242010-09-09 16:20:55 +010010608 return &intel_attached_encoder(connector)->base;
10609}
Jesse Barnes79e53942008-11-07 14:24:08 -080010610
Chris Wilsondf0e9242010-09-09 16:20:55 +010010611void intel_connector_attach_encoder(struct intel_connector *connector,
10612 struct intel_encoder *encoder)
10613{
10614 connector->encoder = encoder;
10615 drm_mode_connector_attach_encoder(&connector->base,
10616 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080010617}
Dave Airlie28d52042009-09-21 14:33:58 +100010618
10619/*
10620 * set vga decode state - true == enable VGA decode
10621 */
10622int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
10623{
10624 struct drm_i915_private *dev_priv = dev->dev_private;
10625 u16 gmch_ctrl;
10626
10627 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
10628 if (state)
10629 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
10630 else
10631 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
10632 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
10633 return 0;
10634}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010635
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010636struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010637
10638 u32 power_well_driver;
10639
Chris Wilson63b66e52013-08-08 15:12:06 +020010640 int num_transcoders;
10641
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010642 struct intel_cursor_error_state {
10643 u32 control;
10644 u32 position;
10645 u32 base;
10646 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010010647 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010648
10649 struct intel_pipe_error_state {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010650 u32 source;
Damien Lespiau52331302012-08-15 19:23:25 +010010651 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010652
10653 struct intel_plane_error_state {
10654 u32 control;
10655 u32 stride;
10656 u32 size;
10657 u32 pos;
10658 u32 addr;
10659 u32 surface;
10660 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010010661 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020010662
10663 struct intel_transcoder_error_state {
10664 enum transcoder cpu_transcoder;
10665
10666 u32 conf;
10667
10668 u32 htotal;
10669 u32 hblank;
10670 u32 hsync;
10671 u32 vtotal;
10672 u32 vblank;
10673 u32 vsync;
10674 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010675};
10676
10677struct intel_display_error_state *
10678intel_display_capture_error_state(struct drm_device *dev)
10679{
Akshay Joshi0206e352011-08-16 15:34:10 -040010680 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010681 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020010682 int transcoders[] = {
10683 TRANSCODER_A,
10684 TRANSCODER_B,
10685 TRANSCODER_C,
10686 TRANSCODER_EDP,
10687 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010688 int i;
10689
Chris Wilson63b66e52013-08-08 15:12:06 +020010690 if (INTEL_INFO(dev)->num_pipes == 0)
10691 return NULL;
10692
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010693 error = kmalloc(sizeof(*error), GFP_ATOMIC);
10694 if (error == NULL)
10695 return NULL;
10696
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010697 if (HAS_POWER_WELL(dev))
10698 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
10699
Damien Lespiau52331302012-08-15 19:23:25 +010010700 for_each_pipe(i) {
Paulo Zanonia18c4c32013-03-06 20:03:12 -030010701 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
10702 error->cursor[i].control = I915_READ(CURCNTR(i));
10703 error->cursor[i].position = I915_READ(CURPOS(i));
10704 error->cursor[i].base = I915_READ(CURBASE(i));
10705 } else {
10706 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
10707 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
10708 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
10709 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010710
10711 error->plane[i].control = I915_READ(DSPCNTR(i));
10712 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010713 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030010714 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010715 error->plane[i].pos = I915_READ(DSPPOS(i));
10716 }
Paulo Zanonica291362013-03-06 20:03:14 -030010717 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
10718 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010719 if (INTEL_INFO(dev)->gen >= 4) {
10720 error->plane[i].surface = I915_READ(DSPSURF(i));
10721 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
10722 }
10723
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010724 error->pipe[i].source = I915_READ(PIPESRC(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020010725 }
10726
10727 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
10728 if (HAS_DDI(dev_priv->dev))
10729 error->num_transcoders++; /* Account for eDP. */
10730
10731 for (i = 0; i < error->num_transcoders; i++) {
10732 enum transcoder cpu_transcoder = transcoders[i];
10733
10734 error->transcoder[i].cpu_transcoder = cpu_transcoder;
10735
10736 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
10737 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
10738 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
10739 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
10740 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
10741 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
10742 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010743 }
10744
Paulo Zanoni12d217c2013-05-03 12:15:38 -030010745 /* In the code above we read the registers without checking if the power
10746 * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
10747 * prevent the next I915_WRITE from detecting it and printing an error
10748 * message. */
Chris Wilson907b28c2013-07-19 20:36:52 +010010749 intel_uncore_clear_errors(dev);
Paulo Zanoni12d217c2013-05-03 12:15:38 -030010750
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010751 return error;
10752}
10753
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010754#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
10755
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010756void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010757intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010758 struct drm_device *dev,
10759 struct intel_display_error_state *error)
10760{
10761 int i;
10762
Chris Wilson63b66e52013-08-08 15:12:06 +020010763 if (!error)
10764 return;
10765
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010766 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010767 if (HAS_POWER_WELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010768 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010769 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010010770 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010771 err_printf(m, "Pipe [%d]:\n", i);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010772 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010773
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010774 err_printf(m, "Plane [%d]:\n", i);
10775 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
10776 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010777 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010778 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
10779 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010780 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030010781 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010782 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010783 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010784 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
10785 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010786 }
10787
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010788 err_printf(m, "Cursor [%d]:\n", i);
10789 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
10790 err_printf(m, " POS: %08x\n", error->cursor[i].position);
10791 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010792 }
Chris Wilson63b66e52013-08-08 15:12:06 +020010793
10794 for (i = 0; i < error->num_transcoders; i++) {
10795 err_printf(m, " CPU transcoder: %c\n",
10796 transcoder_name(error->transcoder[i].cpu_transcoder));
10797 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
10798 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
10799 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
10800 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
10801 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
10802 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
10803 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
10804 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010805}