blob: c69990d2170e5a868e550b6bb6719f892c59e167 [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Yuval Mintz247fa822013-01-14 05:11:50 +00003 * Copyright (c) 2007-2013 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
Eilon Greensteinca003922009-08-12 22:53:28 -070013 * Slowpath and fastpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Joe Perchesf1deab52011-08-14 12:16:21 +000018#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
19
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020020#include <linux/module.h>
21#include <linux/moduleparam.h>
22#include <linux/kernel.h>
23#include <linux/device.h> /* for dev_info() */
24#include <linux/timer.h>
25#include <linux/errno.h>
26#include <linux/ioport.h>
27#include <linux/slab.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020028#include <linux/interrupt.h>
29#include <linux/pci.h>
30#include <linux/init.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/skbuff.h>
34#include <linux/dma-mapping.h>
35#include <linux/bitops.h>
36#include <linux/irq.h>
37#include <linux/delay.h>
38#include <asm/byteorder.h>
39#include <linux/time.h>
40#include <linux/ethtool.h>
41#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080042#include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020043#include <net/ip.h>
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030044#include <net/ipv6.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020045#include <net/tcp.h>
46#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070047#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020048#include <linux/workqueue.h>
49#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070050#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020051#include <linux/prefetch.h>
52#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020053#include <linux/io.h>
Yuval Mintz452427b2012-03-26 20:47:07 +000054#include <linux/semaphore.h>
Ben Hutchings45229b42009-11-07 11:53:39 +000055#include <linux/stringify.h>
David S. Miller7ab24bf2011-06-29 05:48:41 -070056#include <linux/vmalloc.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020057
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020058#include "bnx2x.h"
59#include "bnx2x_init.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070060#include "bnx2x_init_ops.h"
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000061#include "bnx2x_cmn.h"
Ariel Elior1ab44342013-01-01 05:22:23 +000062#include "bnx2x_vfpf.h"
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000063#include "bnx2x_dcb.h"
Vladislav Zolotarov042181f2011-06-14 01:33:39 +000064#include "bnx2x_sp.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020065
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070066#include <linux/firmware.h>
67#include "bnx2x_fw_file_hdr.h"
68/* FW files */
Ben Hutchings45229b42009-11-07 11:53:39 +000069#define FW_FILE_VERSION \
70 __stringify(BCM_5710_FW_MAJOR_VERSION) "." \
71 __stringify(BCM_5710_FW_MINOR_VERSION) "." \
72 __stringify(BCM_5710_FW_REVISION_VERSION) "." \
73 __stringify(BCM_5710_FW_ENGINEERING_VERSION)
Dmitry Kravkov560131f2010-10-06 03:18:47 +000074#define FW_FILE_NAME_E1 "bnx2x/bnx2x-e1-" FW_FILE_VERSION ".fw"
75#define FW_FILE_NAME_E1H "bnx2x/bnx2x-e1h-" FW_FILE_VERSION ".fw"
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000076#define FW_FILE_NAME_E2 "bnx2x/bnx2x-e2-" FW_FILE_VERSION ".fw"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070077
Eilon Greenstein34f80b02008-06-23 20:33:01 -070078/* Time in jiffies before concluding the transmitter is hung */
79#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020080
Bill Pemberton0329aba2012-12-03 09:24:24 -050081static char version[] =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030082 "Broadcom NetXtreme II 5771x/578xx 10/20-Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020083 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
84
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070085MODULE_AUTHOR("Eliezer Tamir");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000086MODULE_DESCRIPTION("Broadcom NetXtreme II "
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030087 "BCM57710/57711/57711E/"
88 "57712/57712_MF/57800/57800_MF/57810/57810_MF/"
89 "57840/57840_MF Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020090MODULE_LICENSE("GPL");
91MODULE_VERSION(DRV_MODULE_VERSION);
Ben Hutchings45229b42009-11-07 11:53:39 +000092MODULE_FIRMWARE(FW_FILE_NAME_E1);
93MODULE_FIRMWARE(FW_FILE_NAME_E1H);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000094MODULE_FIRMWARE(FW_FILE_NAME_E2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020095
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000096int num_queues;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000097module_param(num_queues, int, 0);
Dmitry Kravkov96305232012-04-03 18:41:30 +000098MODULE_PARM_DESC(num_queues,
99 " Set number of queues (default is as a number of CPUs)");
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000100
Eilon Greenstein19680c42008-08-13 15:47:33 -0700101static int disable_tpa;
Eilon Greenstein19680c42008-08-13 15:47:33 -0700102module_param(disable_tpa, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000103MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000104
Merav Sicron0e8d2ec2012-06-19 07:48:30 +0000105int int_mode;
Eilon Greenstein8badd272009-02-12 08:36:15 +0000106module_param(int_mode, int, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300107MODULE_PARM_DESC(int_mode, " Force interrupt mode other than MSI-X "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000108 "(1 INT#x; 2 MSI)");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000109
Eilon Greensteina18f5122009-08-12 08:23:26 +0000110static int dropless_fc;
111module_param(dropless_fc, int, 0);
112MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
113
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000114static int mrrs = -1;
115module_param(mrrs, int, 0);
116MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
117
Eilon Greenstein9898f862009-02-12 08:38:27 +0000118static int debug;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200119module_param(debug, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000120MODULE_PARM_DESC(debug, " Default debug msglevel");
121
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300122struct workqueue_struct *bnx2x_wq;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000123
Barak Witkowski1ef1d452013-01-10 04:53:40 +0000124struct bnx2x_mac_vals {
125 u32 xmac_addr;
126 u32 xmac_val;
127 u32 emac_addr;
128 u32 emac_val;
129 u32 umac_addr;
130 u32 umac_val;
131 u32 bmac_addr;
132 u32 bmac_val[2];
133};
134
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200135enum bnx2x_board_type {
136 BCM57710 = 0,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300137 BCM57711,
138 BCM57711E,
139 BCM57712,
140 BCM57712_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000141 BCM57712_VF,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300142 BCM57800,
143 BCM57800_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000144 BCM57800_VF,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300145 BCM57810,
146 BCM57810_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000147 BCM57810_VF,
Yuval Mintzc3def942012-07-23 10:25:43 +0300148 BCM57840_4_10,
149 BCM57840_2_20,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000150 BCM57840_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000151 BCM57840_VF,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000152 BCM57811,
Ariel Elior1ab44342013-01-01 05:22:23 +0000153 BCM57811_MF,
154 BCM57840_O,
155 BCM57840_MFO,
156 BCM57811_VF
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200157};
158
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700159/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800160static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200161 char *name;
Bill Pemberton0329aba2012-12-03 09:24:24 -0500162} board_info[] = {
Ariel Elior1ab44342013-01-01 05:22:23 +0000163 [BCM57710] = { "Broadcom NetXtreme II BCM57710 10 Gigabit PCIe [Everest]" },
164 [BCM57711] = { "Broadcom NetXtreme II BCM57711 10 Gigabit PCIe" },
165 [BCM57711E] = { "Broadcom NetXtreme II BCM57711E 10 Gigabit PCIe" },
166 [BCM57712] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet" },
167 [BCM57712_MF] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Multi Function" },
168 [BCM57712_VF] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Virtual Function" },
169 [BCM57800] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet" },
170 [BCM57800_MF] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Multi Function" },
171 [BCM57800_VF] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Virtual Function" },
172 [BCM57810] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet" },
173 [BCM57810_MF] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Multi Function" },
174 [BCM57810_VF] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Virtual Function" },
175 [BCM57840_4_10] = { "Broadcom NetXtreme II BCM57840 10 Gigabit Ethernet" },
176 [BCM57840_2_20] = { "Broadcom NetXtreme II BCM57840 20 Gigabit Ethernet" },
177 [BCM57840_MF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" },
178 [BCM57840_VF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" },
179 [BCM57811] = { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet" },
180 [BCM57811_MF] = { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet Multi Function" },
181 [BCM57840_O] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet" },
182 [BCM57840_MFO] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" },
183 [BCM57811_VF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200184};
185
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300186#ifndef PCI_DEVICE_ID_NX2_57710
187#define PCI_DEVICE_ID_NX2_57710 CHIP_NUM_57710
188#endif
189#ifndef PCI_DEVICE_ID_NX2_57711
190#define PCI_DEVICE_ID_NX2_57711 CHIP_NUM_57711
191#endif
192#ifndef PCI_DEVICE_ID_NX2_57711E
193#define PCI_DEVICE_ID_NX2_57711E CHIP_NUM_57711E
194#endif
195#ifndef PCI_DEVICE_ID_NX2_57712
196#define PCI_DEVICE_ID_NX2_57712 CHIP_NUM_57712
197#endif
198#ifndef PCI_DEVICE_ID_NX2_57712_MF
199#define PCI_DEVICE_ID_NX2_57712_MF CHIP_NUM_57712_MF
200#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000201#ifndef PCI_DEVICE_ID_NX2_57712_VF
202#define PCI_DEVICE_ID_NX2_57712_VF CHIP_NUM_57712_VF
203#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300204#ifndef PCI_DEVICE_ID_NX2_57800
205#define PCI_DEVICE_ID_NX2_57800 CHIP_NUM_57800
206#endif
207#ifndef PCI_DEVICE_ID_NX2_57800_MF
208#define PCI_DEVICE_ID_NX2_57800_MF CHIP_NUM_57800_MF
209#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000210#ifndef PCI_DEVICE_ID_NX2_57800_VF
211#define PCI_DEVICE_ID_NX2_57800_VF CHIP_NUM_57800_VF
212#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300213#ifndef PCI_DEVICE_ID_NX2_57810
214#define PCI_DEVICE_ID_NX2_57810 CHIP_NUM_57810
215#endif
216#ifndef PCI_DEVICE_ID_NX2_57810_MF
217#define PCI_DEVICE_ID_NX2_57810_MF CHIP_NUM_57810_MF
218#endif
Yuval Mintzc3def942012-07-23 10:25:43 +0300219#ifndef PCI_DEVICE_ID_NX2_57840_O
220#define PCI_DEVICE_ID_NX2_57840_O CHIP_NUM_57840_OBSOLETE
221#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000222#ifndef PCI_DEVICE_ID_NX2_57810_VF
223#define PCI_DEVICE_ID_NX2_57810_VF CHIP_NUM_57810_VF
224#endif
Yuval Mintzc3def942012-07-23 10:25:43 +0300225#ifndef PCI_DEVICE_ID_NX2_57840_4_10
226#define PCI_DEVICE_ID_NX2_57840_4_10 CHIP_NUM_57840_4_10
227#endif
228#ifndef PCI_DEVICE_ID_NX2_57840_2_20
229#define PCI_DEVICE_ID_NX2_57840_2_20 CHIP_NUM_57840_2_20
230#endif
231#ifndef PCI_DEVICE_ID_NX2_57840_MFO
232#define PCI_DEVICE_ID_NX2_57840_MFO CHIP_NUM_57840_MF_OBSOLETE
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300233#endif
234#ifndef PCI_DEVICE_ID_NX2_57840_MF
235#define PCI_DEVICE_ID_NX2_57840_MF CHIP_NUM_57840_MF
236#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000237#ifndef PCI_DEVICE_ID_NX2_57840_VF
238#define PCI_DEVICE_ID_NX2_57840_VF CHIP_NUM_57840_VF
239#endif
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000240#ifndef PCI_DEVICE_ID_NX2_57811
241#define PCI_DEVICE_ID_NX2_57811 CHIP_NUM_57811
242#endif
243#ifndef PCI_DEVICE_ID_NX2_57811_MF
244#define PCI_DEVICE_ID_NX2_57811_MF CHIP_NUM_57811_MF
245#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000246#ifndef PCI_DEVICE_ID_NX2_57811_VF
247#define PCI_DEVICE_ID_NX2_57811_VF CHIP_NUM_57811_VF
248#endif
249
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000250static DEFINE_PCI_DEVICE_TABLE(bnx2x_pci_tbl) = {
Eilon Greensteine4ed7112009-08-12 08:24:10 +0000251 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
252 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
253 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000254 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712), BCM57712 },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300255 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_MF), BCM57712_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000256 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_VF), BCM57712_VF },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300257 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800), BCM57800 },
258 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_MF), BCM57800_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000259 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_VF), BCM57800_VF },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300260 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810), BCM57810 },
261 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_MF), BCM57810_MF },
Yuval Mintzc3def942012-07-23 10:25:43 +0300262 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_O), BCM57840_O },
263 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_4_10), BCM57840_4_10 },
264 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_2_20), BCM57840_2_20 },
Ariel Elior8395be52013-01-01 05:22:44 +0000265 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_VF), BCM57810_VF },
Yuval Mintzc3def942012-07-23 10:25:43 +0300266 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MFO), BCM57840_MFO },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300267 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MF), BCM57840_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000268 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_VF), BCM57840_VF },
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000269 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811), BCM57811 },
270 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_MF), BCM57811_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000271 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_VF), BCM57811_VF },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200272 { 0 }
273};
274
275MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
276
Yuval Mintz452427b2012-03-26 20:47:07 +0000277/* Global resources for unloading a previously loaded device */
278#define BNX2X_PREV_WAIT_NEEDED 1
279static DEFINE_SEMAPHORE(bnx2x_prev_sem);
280static LIST_HEAD(bnx2x_prev_list);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200281/****************************************************************************
282* General service functions
283****************************************************************************/
284
Eric Dumazet1191cb82012-04-27 21:39:21 +0000285static void __storm_memset_dma_mapping(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300286 u32 addr, dma_addr_t mapping)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000287{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300288 REG_WR(bp, addr, U64_LO(mapping));
289 REG_WR(bp, addr + 4, U64_HI(mapping));
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000290}
291
Eric Dumazet1191cb82012-04-27 21:39:21 +0000292static void storm_memset_spq_addr(struct bnx2x *bp,
293 dma_addr_t mapping, u16 abs_fid)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300294{
295 u32 addr = XSEM_REG_FAST_MEMORY +
296 XSTORM_SPQ_PAGE_BASE_OFFSET(abs_fid);
297
298 __storm_memset_dma_mapping(bp, addr, mapping);
299}
300
Eric Dumazet1191cb82012-04-27 21:39:21 +0000301static void storm_memset_vf_to_pf(struct bnx2x *bp, u16 abs_fid,
302 u16 pf_id)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300303{
304 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_VF_TO_PF_OFFSET(abs_fid),
305 pf_id);
306 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_VF_TO_PF_OFFSET(abs_fid),
307 pf_id);
308 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_VF_TO_PF_OFFSET(abs_fid),
309 pf_id);
310 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_VF_TO_PF_OFFSET(abs_fid),
311 pf_id);
312}
313
Eric Dumazet1191cb82012-04-27 21:39:21 +0000314static void storm_memset_func_en(struct bnx2x *bp, u16 abs_fid,
315 u8 enable)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300316{
317 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(abs_fid),
318 enable);
319 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(abs_fid),
320 enable);
321 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(abs_fid),
322 enable);
323 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(abs_fid),
324 enable);
325}
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000326
Eric Dumazet1191cb82012-04-27 21:39:21 +0000327static void storm_memset_eq_data(struct bnx2x *bp,
328 struct event_ring_data *eq_data,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000329 u16 pfid)
330{
331 size_t size = sizeof(struct event_ring_data);
332
333 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_DATA_OFFSET(pfid);
334
335 __storm_memset_struct(bp, addr, size, (u32 *)eq_data);
336}
337
Eric Dumazet1191cb82012-04-27 21:39:21 +0000338static void storm_memset_eq_prod(struct bnx2x *bp, u16 eq_prod,
339 u16 pfid)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000340{
341 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_PROD_OFFSET(pfid);
342 REG_WR16(bp, addr, eq_prod);
343}
344
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200345/* used only at init
346 * locking is done by mcp
347 */
stephen hemminger8d962862010-10-21 07:50:56 +0000348static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200349{
350 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
351 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
352 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
353 PCICFG_VENDOR_ID_OFFSET);
354}
355
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200356static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
357{
358 u32 val;
359
360 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
361 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
362 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
363 PCICFG_VENDOR_ID_OFFSET);
364
365 return val;
366}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200367
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000368#define DMAE_DP_SRC_GRC "grc src_addr [%08x]"
369#define DMAE_DP_SRC_PCI "pci src_addr [%x:%08x]"
370#define DMAE_DP_DST_GRC "grc dst_addr [%08x]"
371#define DMAE_DP_DST_PCI "pci dst_addr [%x:%08x]"
372#define DMAE_DP_DST_NONE "dst_addr [none]"
373
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000374static void bnx2x_dp_dmae(struct bnx2x *bp,
375 struct dmae_command *dmae, int msglvl)
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000376{
377 u32 src_type = dmae->opcode & DMAE_COMMAND_SRC;
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000378 int i;
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000379
380 switch (dmae->opcode & DMAE_COMMAND_DST) {
381 case DMAE_CMD_DST_PCI:
382 if (src_type == DMAE_CMD_SRC_PCI)
383 DP(msglvl, "DMAE: opcode 0x%08x\n"
384 "src [%x:%08x], len [%d*4], dst [%x:%08x]\n"
385 "comp_addr [%x:%08x], comp_val 0x%08x\n",
386 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
387 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
388 dmae->comp_addr_hi, dmae->comp_addr_lo,
389 dmae->comp_val);
390 else
391 DP(msglvl, "DMAE: opcode 0x%08x\n"
392 "src [%08x], len [%d*4], dst [%x:%08x]\n"
393 "comp_addr [%x:%08x], comp_val 0x%08x\n",
394 dmae->opcode, dmae->src_addr_lo >> 2,
395 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
396 dmae->comp_addr_hi, dmae->comp_addr_lo,
397 dmae->comp_val);
398 break;
399 case DMAE_CMD_DST_GRC:
400 if (src_type == DMAE_CMD_SRC_PCI)
401 DP(msglvl, "DMAE: opcode 0x%08x\n"
402 "src [%x:%08x], len [%d*4], dst_addr [%08x]\n"
403 "comp_addr [%x:%08x], comp_val 0x%08x\n",
404 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
405 dmae->len, dmae->dst_addr_lo >> 2,
406 dmae->comp_addr_hi, dmae->comp_addr_lo,
407 dmae->comp_val);
408 else
409 DP(msglvl, "DMAE: opcode 0x%08x\n"
410 "src [%08x], len [%d*4], dst [%08x]\n"
411 "comp_addr [%x:%08x], comp_val 0x%08x\n",
412 dmae->opcode, dmae->src_addr_lo >> 2,
413 dmae->len, dmae->dst_addr_lo >> 2,
414 dmae->comp_addr_hi, dmae->comp_addr_lo,
415 dmae->comp_val);
416 break;
417 default:
418 if (src_type == DMAE_CMD_SRC_PCI)
419 DP(msglvl, "DMAE: opcode 0x%08x\n"
420 "src_addr [%x:%08x] len [%d * 4] dst_addr [none]\n"
421 "comp_addr [%x:%08x] comp_val 0x%08x\n",
422 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
423 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
424 dmae->comp_val);
425 else
426 DP(msglvl, "DMAE: opcode 0x%08x\n"
427 "src_addr [%08x] len [%d * 4] dst_addr [none]\n"
428 "comp_addr [%x:%08x] comp_val 0x%08x\n",
429 dmae->opcode, dmae->src_addr_lo >> 2,
430 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
431 dmae->comp_val);
432 break;
433 }
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000434
435 for (i = 0; i < (sizeof(struct dmae_command)/4); i++)
436 DP(msglvl, "DMAE RAW [%02d]: 0x%08x\n",
437 i, *(((u32 *)dmae) + i));
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000438}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000439
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200440/* copy command into DMAE command memory and set DMAE command go */
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000441void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200442{
443 u32 cmd_offset;
444 int i;
445
446 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
447 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
448 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200449 }
450 REG_WR(bp, dmae_reg_go_c[idx], 1);
451}
452
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000453u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type)
454{
455 return opcode | ((comp_type << DMAE_COMMAND_C_DST_SHIFT) |
456 DMAE_CMD_C_ENABLE);
457}
458
459u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode)
460{
461 return opcode & ~DMAE_CMD_SRC_RESET;
462}
463
464u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
465 bool with_comp, u8 comp_type)
466{
467 u32 opcode = 0;
468
469 opcode |= ((src_type << DMAE_COMMAND_SRC_SHIFT) |
470 (dst_type << DMAE_COMMAND_DST_SHIFT));
471
472 opcode |= (DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET);
473
474 opcode |= (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0);
David S. Miller8decf862011-09-22 03:23:13 -0400475 opcode |= ((BP_VN(bp) << DMAE_CMD_E1HVN_SHIFT) |
476 (BP_VN(bp) << DMAE_COMMAND_DST_VN_SHIFT));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000477 opcode |= (DMAE_COM_SET_ERR << DMAE_COMMAND_ERR_POLICY_SHIFT);
478
479#ifdef __BIG_ENDIAN
480 opcode |= DMAE_CMD_ENDIANITY_B_DW_SWAP;
481#else
482 opcode |= DMAE_CMD_ENDIANITY_DW_SWAP;
483#endif
484 if (with_comp)
485 opcode = bnx2x_dmae_opcode_add_comp(opcode, comp_type);
486 return opcode;
487}
488
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000489void bnx2x_prep_dmae_with_comp(struct bnx2x *bp,
stephen hemminger8d962862010-10-21 07:50:56 +0000490 struct dmae_command *dmae,
491 u8 src_type, u8 dst_type)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000492{
493 memset(dmae, 0, sizeof(struct dmae_command));
494
495 /* set the opcode */
496 dmae->opcode = bnx2x_dmae_opcode(bp, src_type, dst_type,
497 true, DMAE_COMP_PCI);
498
499 /* fill in the completion parameters */
500 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
501 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
502 dmae->comp_val = DMAE_COMP_VAL;
503}
504
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000505/* issue a dmae command over the init-channel and wait for completion */
506int bnx2x_issue_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000507{
508 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Dmitry Kravkov5e374b52011-05-22 10:09:19 +0000509 int cnt = CHIP_REV_IS_SLOW(bp) ? (400000) : 4000;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000510 int rc = 0;
511
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000512 bnx2x_dp_dmae(bp, dmae, BNX2X_MSG_DMAE);
513
514 /* Lock the dmae channel. Disable BHs to prevent a dead-lock
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300515 * as long as this code is called both from syscall context and
516 * from ndo_set_rx_mode() flow that may be called from BH.
517 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800518 spin_lock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000519
520 /* reset completion */
521 *wb_comp = 0;
522
523 /* post the command on the channel used for initializations */
524 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
525
526 /* wait for completion */
527 udelay(5);
528 while ((*wb_comp & ~DMAE_PCI_ERR_FLAG) != DMAE_COMP_VAL) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000529
Ariel Elior95c6c6162012-01-26 06:01:52 +0000530 if (!cnt ||
531 (bp->recovery_state != BNX2X_RECOVERY_DONE &&
532 bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000533 BNX2X_ERR("DMAE timeout!\n");
534 rc = DMAE_TIMEOUT;
535 goto unlock;
536 }
537 cnt--;
538 udelay(50);
539 }
540 if (*wb_comp & DMAE_PCI_ERR_FLAG) {
541 BNX2X_ERR("DMAE PCI error!\n");
542 rc = DMAE_PCI_ERROR;
543 }
544
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000545unlock:
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800546 spin_unlock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000547 return rc;
548}
549
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700550void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
551 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200552{
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000553 int rc;
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000554 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700555
556 if (!bp->dmae_ready) {
557 u32 *data = bnx2x_sp(bp, wb_data[0]);
558
Ariel Elior127a4252012-01-26 06:01:46 +0000559 if (CHIP_IS_E1(bp))
560 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
561 else
562 bnx2x_init_str_wr(bp, dst_addr, data, len32);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700563 return;
564 }
565
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000566 /* set opcode and fixed command fields */
567 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_PCI, DMAE_DST_GRC);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200568
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000569 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000570 dmae.src_addr_lo = U64_LO(dma_addr);
571 dmae.src_addr_hi = U64_HI(dma_addr);
572 dmae.dst_addr_lo = dst_addr >> 2;
573 dmae.dst_addr_hi = 0;
574 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200575
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000576 /* issue the command and wait for completion */
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000577 rc = bnx2x_issue_dmae_with_comp(bp, &dmae);
578 if (rc) {
579 BNX2X_ERR("DMAE returned failure %d\n", rc);
580 bnx2x_panic();
581 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200582}
583
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700584void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200585{
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000586 int rc;
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000587 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700588
589 if (!bp->dmae_ready) {
590 u32 *data = bnx2x_sp(bp, wb_data[0]);
591 int i;
592
Merav Sicron51c1a582012-03-18 10:33:38 +0000593 if (CHIP_IS_E1(bp))
Ariel Elior127a4252012-01-26 06:01:46 +0000594 for (i = 0; i < len32; i++)
595 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
Merav Sicron51c1a582012-03-18 10:33:38 +0000596 else
Ariel Elior127a4252012-01-26 06:01:46 +0000597 for (i = 0; i < len32; i++)
598 data[i] = REG_RD(bp, src_addr + i*4);
599
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700600 return;
601 }
602
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000603 /* set opcode and fixed command fields */
604 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_GRC, DMAE_DST_PCI);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200605
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000606 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000607 dmae.src_addr_lo = src_addr >> 2;
608 dmae.src_addr_hi = 0;
609 dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
610 dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
611 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200612
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000613 /* issue the command and wait for completion */
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000614 rc = bnx2x_issue_dmae_with_comp(bp, &dmae);
615 if (rc) {
616 BNX2X_ERR("DMAE returned failure %d\n", rc);
617 bnx2x_panic();
Yuval Mintzc957d092013-06-25 08:50:11 +0300618 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200619}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200620
stephen hemminger8d962862010-10-21 07:50:56 +0000621static void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
622 u32 addr, u32 len)
Eilon Greenstein573f2032009-08-12 08:24:14 +0000623{
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000624 int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
Eilon Greenstein573f2032009-08-12 08:24:14 +0000625 int offset = 0;
626
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000627 while (len > dmae_wr_max) {
Eilon Greenstein573f2032009-08-12 08:24:14 +0000628 bnx2x_write_dmae(bp, phys_addr + offset,
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000629 addr + offset, dmae_wr_max);
630 offset += dmae_wr_max * 4;
631 len -= dmae_wr_max;
Eilon Greenstein573f2032009-08-12 08:24:14 +0000632 }
633
634 bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
635}
636
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200637static int bnx2x_mc_assert(struct bnx2x *bp)
638{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200639 char last_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700640 int i, rc = 0;
641 u32 row0, row1, row2, row3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200642
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700643 /* XSTORM */
644 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
645 XSTORM_ASSERT_LIST_INDEX_OFFSET);
646 if (last_idx)
647 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200648
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700649 /* print the asserts */
650 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200651
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700652 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
653 XSTORM_ASSERT_LIST_OFFSET(i));
654 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
655 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
656 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
657 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
658 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
659 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200660
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700661 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000662 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700663 i, row3, row2, row1, row0);
664 rc++;
665 } else {
666 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200667 }
668 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700669
670 /* TSTORM */
671 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
672 TSTORM_ASSERT_LIST_INDEX_OFFSET);
673 if (last_idx)
674 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
675
676 /* print the asserts */
677 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
678
679 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
680 TSTORM_ASSERT_LIST_OFFSET(i));
681 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
682 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
683 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
684 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
685 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
686 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
687
688 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000689 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700690 i, row3, row2, row1, row0);
691 rc++;
692 } else {
693 break;
694 }
695 }
696
697 /* CSTORM */
698 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
699 CSTORM_ASSERT_LIST_INDEX_OFFSET);
700 if (last_idx)
701 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
702
703 /* print the asserts */
704 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
705
706 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
707 CSTORM_ASSERT_LIST_OFFSET(i));
708 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
709 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
710 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
711 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
712 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
713 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
714
715 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000716 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700717 i, row3, row2, row1, row0);
718 rc++;
719 } else {
720 break;
721 }
722 }
723
724 /* USTORM */
725 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
726 USTORM_ASSERT_LIST_INDEX_OFFSET);
727 if (last_idx)
728 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
729
730 /* print the asserts */
731 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
732
733 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
734 USTORM_ASSERT_LIST_OFFSET(i));
735 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
736 USTORM_ASSERT_LIST_OFFSET(i) + 4);
737 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
738 USTORM_ASSERT_LIST_OFFSET(i) + 8);
739 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
740 USTORM_ASSERT_LIST_OFFSET(i) + 12);
741
742 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000743 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700744 i, row3, row2, row1, row0);
745 rc++;
746 } else {
747 break;
748 }
749 }
750
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200751 return rc;
752}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800753
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000754void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200755{
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000756 u32 addr, val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200757 u32 mark, offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000758 __be32 data[9];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200759 int word;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000760 u32 trace_shmem_base;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +0000761 if (BP_NOMCP(bp)) {
762 BNX2X_ERR("NO MCP - can not dump\n");
763 return;
764 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000765 netdev_printk(lvl, bp->dev, "bc %d.%d.%d\n",
766 (bp->common.bc_ver & 0xff0000) >> 16,
767 (bp->common.bc_ver & 0xff00) >> 8,
768 (bp->common.bc_ver & 0xff));
769
770 val = REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER);
771 if (val == REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER))
Merav Sicron51c1a582012-03-18 10:33:38 +0000772 BNX2X_ERR("%s" "MCP PC at 0x%x\n", lvl, val);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000773
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000774 if (BP_PATH(bp) == 0)
775 trace_shmem_base = bp->common.shmem_base;
776 else
777 trace_shmem_base = SHMEM2_RD(bp, other_shmem_base_addr);
Dmitry Kravkovde128802012-03-18 10:33:45 +0000778 addr = trace_shmem_base - 0x800;
779
780 /* validate TRCB signature */
781 mark = REG_RD(bp, addr);
782 if (mark != MFW_TRACE_SIGNATURE) {
783 BNX2X_ERR("Trace buffer signature is missing.");
784 return ;
785 }
786
787 /* read cyclic buffer pointer */
788 addr += 4;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000789 mark = REG_RD(bp, addr);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000790 mark = (CHIP_IS_E1x(bp) ? MCP_REG_MCPR_SCRATCH : MCP_A_REG_MCPR_SCRATCH)
791 + ((mark + 0x3) & ~0x3) - 0x08000000;
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000792 printk("%s" "begin fw dump (mark 0x%x)\n", lvl, mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200793
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000794 printk("%s", lvl);
Yuval Mintz2de67432013-01-23 03:21:43 +0000795
796 /* dump buffer after the mark */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000797 for (offset = mark; offset <= trace_shmem_base; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200798 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000799 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200800 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000801 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200802 }
Yuval Mintz2de67432013-01-23 03:21:43 +0000803
804 /* dump buffer before the mark */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000805 for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200806 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000807 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200808 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000809 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200810 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000811 printk("%s" "end of fw dump\n", lvl);
812}
813
Eric Dumazet1191cb82012-04-27 21:39:21 +0000814static void bnx2x_fw_dump(struct bnx2x *bp)
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000815{
816 bnx2x_fw_dump_lvl(bp, KERN_ERR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200817}
818
Yuval Mintz823e1d92013-01-14 05:11:47 +0000819static void bnx2x_hc_int_disable(struct bnx2x *bp)
820{
821 int port = BP_PORT(bp);
822 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
823 u32 val = REG_RD(bp, addr);
824
825 /* in E1 we must use only PCI configuration space to disable
Yuval Mintz16a5fd92013-06-02 00:06:18 +0000826 * MSI/MSIX capability
827 * It's forbidden to disable IGU_PF_CONF_MSI_MSIX_EN in HC block
Yuval Mintz823e1d92013-01-14 05:11:47 +0000828 */
829 if (CHIP_IS_E1(bp)) {
830 /* Since IGU_PF_CONF_MSI_MSIX_EN still always on
831 * Use mask register to prevent from HC sending interrupts
832 * after we exit the function
833 */
834 REG_WR(bp, HC_REG_INT_MASK + port*4, 0);
835
836 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
837 HC_CONFIG_0_REG_INT_LINE_EN_0 |
838 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
839 } else
840 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
841 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
842 HC_CONFIG_0_REG_INT_LINE_EN_0 |
843 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
844
845 DP(NETIF_MSG_IFDOWN,
846 "write %x to HC %d (addr 0x%x)\n",
847 val, port, addr);
848
849 /* flush all outstanding writes */
850 mmiowb();
851
852 REG_WR(bp, addr, val);
853 if (REG_RD(bp, addr) != val)
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000854 BNX2X_ERR("BUG! Proper val not read from IGU!\n");
Yuval Mintz823e1d92013-01-14 05:11:47 +0000855}
856
857static void bnx2x_igu_int_disable(struct bnx2x *bp)
858{
859 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
860
861 val &= ~(IGU_PF_CONF_MSI_MSIX_EN |
862 IGU_PF_CONF_INT_LINE_EN |
863 IGU_PF_CONF_ATTN_BIT_EN);
864
865 DP(NETIF_MSG_IFDOWN, "write %x to IGU\n", val);
866
867 /* flush all outstanding writes */
868 mmiowb();
869
870 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
871 if (REG_RD(bp, IGU_REG_PF_CONFIGURATION) != val)
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000872 BNX2X_ERR("BUG! Proper val not read from IGU!\n");
Yuval Mintz823e1d92013-01-14 05:11:47 +0000873}
874
875static void bnx2x_int_disable(struct bnx2x *bp)
876{
877 if (bp->common.int_block == INT_BLOCK_HC)
878 bnx2x_hc_int_disable(bp);
879 else
880 bnx2x_igu_int_disable(bp);
881}
882
883void bnx2x_panic_dump(struct bnx2x *bp, bool disable_int)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200884{
885 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000886 u16 j;
887 struct hc_sp_status_block_data sp_sb_data;
888 int func = BP_FUNC(bp);
889#ifdef BNX2X_STOP_ON_ERROR
890 u16 start = 0, end = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000891 u8 cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000892#endif
Yuval Mintz823e1d92013-01-14 05:11:47 +0000893 if (disable_int)
894 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200895
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700896 bp->stats_state = STATS_STATE_DISABLED;
Ariel Elior7a752992012-01-26 06:01:53 +0000897 bp->eth_stats.unrecoverable_error++;
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700898 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
899
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200900 BNX2X_ERR("begin crash dump -----------------\n");
901
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000902 /* Indices */
903 /* Common */
Merav Sicron51c1a582012-03-18 10:33:38 +0000904 BNX2X_ERR("def_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x) spq_prod_idx(0x%x) next_stats_cnt(0x%x)\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300905 bp->def_idx, bp->def_att_idx, bp->attn_state,
906 bp->spq_prod_idx, bp->stats_counter);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000907 BNX2X_ERR("DSB: attn bits(0x%x) ack(0x%x) id(0x%x) idx(0x%x)\n",
908 bp->def_status_blk->atten_status_block.attn_bits,
909 bp->def_status_blk->atten_status_block.attn_bits_ack,
910 bp->def_status_blk->atten_status_block.status_block_id,
911 bp->def_status_blk->atten_status_block.attn_bits_index);
912 BNX2X_ERR(" def (");
913 for (i = 0; i < HC_SP_SB_MAX_INDICES; i++)
914 pr_cont("0x%x%s",
Joe Perchesf1deab52011-08-14 12:16:21 +0000915 bp->def_status_blk->sp_sb.index_values[i],
916 (i == HC_SP_SB_MAX_INDICES - 1) ? ") " : " ");
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000917
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000918 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
919 *((u32 *)&sp_sb_data + i) = REG_RD(bp, BAR_CSTRORM_INTMEM +
920 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
921 i*sizeof(u32));
922
Joe Perchesf1deab52011-08-14 12:16:21 +0000923 pr_cont("igu_sb_id(0x%x) igu_seg_id(0x%x) pf_id(0x%x) vnic_id(0x%x) vf_id(0x%x) vf_valid (0x%x) state(0x%x)\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000924 sp_sb_data.igu_sb_id,
925 sp_sb_data.igu_seg_id,
926 sp_sb_data.p_func.pf_id,
927 sp_sb_data.p_func.vnic_id,
928 sp_sb_data.p_func.vf_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300929 sp_sb_data.p_func.vf_valid,
930 sp_sb_data.state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000931
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000932 for_each_eth_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000933 struct bnx2x_fastpath *fp = &bp->fp[i];
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000934 int loop;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000935 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000936 struct hc_status_block_data_e1x sb_data_e1x;
937 struct hc_status_block_sm *hc_sm_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300938 CHIP_IS_E1x(bp) ?
939 sb_data_e1x.common.state_machine :
940 sb_data_e2.common.state_machine;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000941 struct hc_index_data *hc_index_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300942 CHIP_IS_E1x(bp) ?
943 sb_data_e1x.index_data :
944 sb_data_e2.index_data;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000945 u8 data_size, cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000946 u32 *sb_data_p;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000947 struct bnx2x_fp_txdata txdata;
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000948
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000949 /* Rx */
Merav Sicron51c1a582012-03-18 10:33:38 +0000950 BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x) rx_comp_prod(0x%x) rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000951 i, fp->rx_bd_prod, fp->rx_bd_cons,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000952 fp->rx_comp_prod,
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000953 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
Merav Sicron51c1a582012-03-18 10:33:38 +0000954 BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x) fp_hc_idx(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000955 fp->rx_sge_prod, fp->last_max_sge,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000956 le16_to_cpu(fp->fp_hc_idx));
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000957
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000958 /* Tx */
Ariel Elior6383c0b2011-07-14 08:31:57 +0000959 for_each_cos_in_tx_queue(fp, cos)
960 {
Merav Sicron65565882012-06-19 07:48:26 +0000961 txdata = *fp->txdata_ptr[cos];
Merav Sicron51c1a582012-03-18 10:33:38 +0000962 BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x) tx_bd_prod(0x%x) tx_bd_cons(0x%x) *tx_cons_sb(0x%x)\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +0000963 i, txdata.tx_pkt_prod,
964 txdata.tx_pkt_cons, txdata.tx_bd_prod,
965 txdata.tx_bd_cons,
966 le16_to_cpu(*txdata.tx_cons_sb));
967 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000968
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300969 loop = CHIP_IS_E1x(bp) ?
970 HC_SB_MAX_INDICES_E1X : HC_SB_MAX_INDICES_E2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000971
972 /* host sb data */
973
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000974 if (IS_FCOE_FP(fp))
975 continue;
Merav Sicron55c11942012-11-07 00:45:48 +0000976
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000977 BNX2X_ERR(" run indexes (");
978 for (j = 0; j < HC_SB_MAX_SM; j++)
979 pr_cont("0x%x%s",
980 fp->sb_running_index[j],
981 (j == HC_SB_MAX_SM - 1) ? ")" : " ");
982
983 BNX2X_ERR(" indexes (");
984 for (j = 0; j < loop; j++)
985 pr_cont("0x%x%s",
986 fp->sb_index_values[j],
987 (j == loop - 1) ? ")" : " ");
988 /* fw sb data */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300989 data_size = CHIP_IS_E1x(bp) ?
990 sizeof(struct hc_status_block_data_e1x) :
991 sizeof(struct hc_status_block_data_e2);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000992 data_size /= sizeof(u32);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300993 sb_data_p = CHIP_IS_E1x(bp) ?
994 (u32 *)&sb_data_e1x :
995 (u32 *)&sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000996 /* copy sb data in here */
997 for (j = 0; j < data_size; j++)
998 *(sb_data_p + j) = REG_RD(bp, BAR_CSTRORM_INTMEM +
999 CSTORM_STATUS_BLOCK_DATA_OFFSET(fp->fw_sb_id) +
1000 j * sizeof(u32));
1001
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001002 if (!CHIP_IS_E1x(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001003 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001004 sb_data_e2.common.p_func.pf_id,
1005 sb_data_e2.common.p_func.vf_id,
1006 sb_data_e2.common.p_func.vf_valid,
1007 sb_data_e2.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001008 sb_data_e2.common.same_igu_sb_1b,
1009 sb_data_e2.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001010 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00001011 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001012 sb_data_e1x.common.p_func.pf_id,
1013 sb_data_e1x.common.p_func.vf_id,
1014 sb_data_e1x.common.p_func.vf_valid,
1015 sb_data_e1x.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001016 sb_data_e1x.common.same_igu_sb_1b,
1017 sb_data_e1x.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001018 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001019
1020 /* SB_SMs data */
1021 for (j = 0; j < HC_SB_MAX_SM; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001022 pr_cont("SM[%d] __flags (0x%x) igu_sb_id (0x%x) igu_seg_id(0x%x) time_to_expire (0x%x) timer_value(0x%x)\n",
1023 j, hc_sm_p[j].__flags,
1024 hc_sm_p[j].igu_sb_id,
1025 hc_sm_p[j].igu_seg_id,
1026 hc_sm_p[j].time_to_expire,
1027 hc_sm_p[j].timer_value);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001028 }
1029
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001030 /* Indices data */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001031 for (j = 0; j < loop; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001032 pr_cont("INDEX[%d] flags (0x%x) timeout (0x%x)\n", j,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001033 hc_index_p[j].flags,
1034 hc_index_p[j].timeout);
1035 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001036 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001037
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001038#ifdef BNX2X_STOP_ON_ERROR
Yuval Mintz04c46732013-01-23 03:21:46 +00001039
1040 /* event queue */
Yuval Mintz6bf07b82013-06-02 00:06:20 +00001041 BNX2X_ERR("eq cons %x prod %x\n", bp->eq_cons, bp->eq_prod);
Yuval Mintz04c46732013-01-23 03:21:46 +00001042 for (i = 0; i < NUM_EQ_DESC; i++) {
1043 u32 *data = (u32 *)&bp->eq_ring[i].message.data;
1044
1045 BNX2X_ERR("event queue [%d]: header: opcode %d, error %d\n",
1046 i, bp->eq_ring[i].message.opcode,
1047 bp->eq_ring[i].message.error);
1048 BNX2X_ERR("data: %x %x %x\n", data[0], data[1], data[2]);
1049 }
1050
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001051 /* Rings */
1052 /* Rx */
Merav Sicron55c11942012-11-07 00:45:48 +00001053 for_each_valid_rx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001054 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001055
1056 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
1057 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001058 for (j = start; j != end; j = RX_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001059 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
1060 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
1061
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001062 BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
Yuval Mintz44151ac2012-01-23 07:31:56 +00001063 i, j, rx_bd[1], rx_bd[0], sw_bd->data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001064 }
1065
Eilon Greenstein3196a882008-08-13 15:58:49 -07001066 start = RX_SGE(fp->rx_sge_prod);
1067 end = RX_SGE(fp->last_max_sge);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001068 for (j = start; j != end; j = RX_SGE(j + 1)) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001069 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
1070 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
1071
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001072 BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
1073 i, j, rx_sge[1], rx_sge[0], sw_page->page);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001074 }
1075
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001076 start = RCQ_BD(fp->rx_comp_cons - 10);
1077 end = RCQ_BD(fp->rx_comp_cons + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001078 for (j = start; j != end; j = RCQ_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001079 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
1080
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001081 BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
1082 i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001083 }
1084 }
1085
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001086 /* Tx */
Merav Sicron55c11942012-11-07 00:45:48 +00001087 for_each_valid_tx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001088 struct bnx2x_fastpath *fp = &bp->fp[i];
Ariel Elior6383c0b2011-07-14 08:31:57 +00001089 for_each_cos_in_tx_queue(fp, cos) {
Merav Sicron65565882012-06-19 07:48:26 +00001090 struct bnx2x_fp_txdata *txdata = fp->txdata_ptr[cos];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001091
Ariel Elior6383c0b2011-07-14 08:31:57 +00001092 start = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) - 10);
1093 end = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) + 245);
1094 for (j = start; j != end; j = TX_BD(j + 1)) {
1095 struct sw_tx_bd *sw_bd =
1096 &txdata->tx_buf_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001097
Merav Sicron51c1a582012-03-18 10:33:38 +00001098 BNX2X_ERR("fp%d: txdata %d, packet[%x]=[%p,%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00001099 i, cos, j, sw_bd->skb,
1100 sw_bd->first_bd);
1101 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001102
Ariel Elior6383c0b2011-07-14 08:31:57 +00001103 start = TX_BD(txdata->tx_bd_cons - 10);
1104 end = TX_BD(txdata->tx_bd_cons + 254);
1105 for (j = start; j != end; j = TX_BD(j + 1)) {
1106 u32 *tx_bd = (u32 *)&txdata->tx_desc_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001107
Merav Sicron51c1a582012-03-18 10:33:38 +00001108 BNX2X_ERR("fp%d: txdata %d, tx_bd[%x]=[%x:%x:%x:%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00001109 i, cos, j, tx_bd[0], tx_bd[1],
1110 tx_bd[2], tx_bd[3]);
1111 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001112 }
1113 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001114#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001115 bnx2x_fw_dump(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001116 bnx2x_mc_assert(bp);
1117 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001118}
1119
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001120/*
1121 * FLR Support for E2
1122 *
1123 * bnx2x_pf_flr_clnup() is called during nic_load in the per function HW
1124 * initialization.
1125 */
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001126#define FLR_WAIT_USEC 10000 /* 10 milliseconds */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001127#define FLR_WAIT_INTERVAL 50 /* usec */
1128#define FLR_POLL_CNT (FLR_WAIT_USEC/FLR_WAIT_INTERVAL) /* 200 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001129
1130struct pbf_pN_buf_regs {
1131 int pN;
1132 u32 init_crd;
1133 u32 crd;
1134 u32 crd_freed;
1135};
1136
1137struct pbf_pN_cmd_regs {
1138 int pN;
1139 u32 lines_occup;
1140 u32 lines_freed;
1141};
1142
1143static void bnx2x_pbf_pN_buf_flushed(struct bnx2x *bp,
1144 struct pbf_pN_buf_regs *regs,
1145 u32 poll_count)
1146{
1147 u32 init_crd, crd, crd_start, crd_freed, crd_freed_start;
1148 u32 cur_cnt = poll_count;
1149
1150 crd_freed = crd_freed_start = REG_RD(bp, regs->crd_freed);
1151 crd = crd_start = REG_RD(bp, regs->crd);
1152 init_crd = REG_RD(bp, regs->init_crd);
1153
1154 DP(BNX2X_MSG_SP, "INIT CREDIT[%d] : %x\n", regs->pN, init_crd);
1155 DP(BNX2X_MSG_SP, "CREDIT[%d] : s:%x\n", regs->pN, crd);
1156 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: s:%x\n", regs->pN, crd_freed);
1157
1158 while ((crd != init_crd) && ((u32)SUB_S32(crd_freed, crd_freed_start) <
1159 (init_crd - crd_start))) {
1160 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001161 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001162 crd = REG_RD(bp, regs->crd);
1163 crd_freed = REG_RD(bp, regs->crd_freed);
1164 } else {
1165 DP(BNX2X_MSG_SP, "PBF tx buffer[%d] timed out\n",
1166 regs->pN);
1167 DP(BNX2X_MSG_SP, "CREDIT[%d] : c:%x\n",
1168 regs->pN, crd);
1169 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: c:%x\n",
1170 regs->pN, crd_freed);
1171 break;
1172 }
1173 }
1174 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF tx buffer[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +00001175 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001176}
1177
1178static void bnx2x_pbf_pN_cmd_flushed(struct bnx2x *bp,
1179 struct pbf_pN_cmd_regs *regs,
1180 u32 poll_count)
1181{
1182 u32 occup, to_free, freed, freed_start;
1183 u32 cur_cnt = poll_count;
1184
1185 occup = to_free = REG_RD(bp, regs->lines_occup);
1186 freed = freed_start = REG_RD(bp, regs->lines_freed);
1187
1188 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n", regs->pN, occup);
1189 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n", regs->pN, freed);
1190
1191 while (occup && ((u32)SUB_S32(freed, freed_start) < to_free)) {
1192 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001193 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001194 occup = REG_RD(bp, regs->lines_occup);
1195 freed = REG_RD(bp, regs->lines_freed);
1196 } else {
1197 DP(BNX2X_MSG_SP, "PBF cmd queue[%d] timed out\n",
1198 regs->pN);
1199 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n",
1200 regs->pN, occup);
1201 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n",
1202 regs->pN, freed);
1203 break;
1204 }
1205 }
1206 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF cmd queue[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +00001207 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001208}
1209
Eric Dumazet1191cb82012-04-27 21:39:21 +00001210static u32 bnx2x_flr_clnup_reg_poll(struct bnx2x *bp, u32 reg,
1211 u32 expected, u32 poll_count)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001212{
1213 u32 cur_cnt = poll_count;
1214 u32 val;
1215
1216 while ((val = REG_RD(bp, reg)) != expected && cur_cnt--)
Ariel Elior89db4ad2012-01-26 06:01:48 +00001217 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001218
1219 return val;
1220}
1221
Ariel Eliord16132c2013-01-01 05:22:42 +00001222int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
1223 char *msg, u32 poll_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001224{
1225 u32 val = bnx2x_flr_clnup_reg_poll(bp, reg, 0, poll_cnt);
1226 if (val != 0) {
1227 BNX2X_ERR("%s usage count=%d\n", msg, val);
1228 return 1;
1229 }
1230 return 0;
1231}
1232
Ariel Eliord16132c2013-01-01 05:22:42 +00001233/* Common routines with VF FLR cleanup */
1234u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001235{
1236 /* adjust polling timeout */
1237 if (CHIP_REV_IS_EMUL(bp))
1238 return FLR_POLL_CNT * 2000;
1239
1240 if (CHIP_REV_IS_FPGA(bp))
1241 return FLR_POLL_CNT * 120;
1242
1243 return FLR_POLL_CNT;
1244}
1245
Ariel Eliord16132c2013-01-01 05:22:42 +00001246void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001247{
1248 struct pbf_pN_cmd_regs cmd_regs[] = {
1249 {0, (CHIP_IS_E3B0(bp)) ?
1250 PBF_REG_TQ_OCCUPANCY_Q0 :
1251 PBF_REG_P0_TQ_OCCUPANCY,
1252 (CHIP_IS_E3B0(bp)) ?
1253 PBF_REG_TQ_LINES_FREED_CNT_Q0 :
1254 PBF_REG_P0_TQ_LINES_FREED_CNT},
1255 {1, (CHIP_IS_E3B0(bp)) ?
1256 PBF_REG_TQ_OCCUPANCY_Q1 :
1257 PBF_REG_P1_TQ_OCCUPANCY,
1258 (CHIP_IS_E3B0(bp)) ?
1259 PBF_REG_TQ_LINES_FREED_CNT_Q1 :
1260 PBF_REG_P1_TQ_LINES_FREED_CNT},
1261 {4, (CHIP_IS_E3B0(bp)) ?
1262 PBF_REG_TQ_OCCUPANCY_LB_Q :
1263 PBF_REG_P4_TQ_OCCUPANCY,
1264 (CHIP_IS_E3B0(bp)) ?
1265 PBF_REG_TQ_LINES_FREED_CNT_LB_Q :
1266 PBF_REG_P4_TQ_LINES_FREED_CNT}
1267 };
1268
1269 struct pbf_pN_buf_regs buf_regs[] = {
1270 {0, (CHIP_IS_E3B0(bp)) ?
1271 PBF_REG_INIT_CRD_Q0 :
1272 PBF_REG_P0_INIT_CRD ,
1273 (CHIP_IS_E3B0(bp)) ?
1274 PBF_REG_CREDIT_Q0 :
1275 PBF_REG_P0_CREDIT,
1276 (CHIP_IS_E3B0(bp)) ?
1277 PBF_REG_INTERNAL_CRD_FREED_CNT_Q0 :
1278 PBF_REG_P0_INTERNAL_CRD_FREED_CNT},
1279 {1, (CHIP_IS_E3B0(bp)) ?
1280 PBF_REG_INIT_CRD_Q1 :
1281 PBF_REG_P1_INIT_CRD,
1282 (CHIP_IS_E3B0(bp)) ?
1283 PBF_REG_CREDIT_Q1 :
1284 PBF_REG_P1_CREDIT,
1285 (CHIP_IS_E3B0(bp)) ?
1286 PBF_REG_INTERNAL_CRD_FREED_CNT_Q1 :
1287 PBF_REG_P1_INTERNAL_CRD_FREED_CNT},
1288 {4, (CHIP_IS_E3B0(bp)) ?
1289 PBF_REG_INIT_CRD_LB_Q :
1290 PBF_REG_P4_INIT_CRD,
1291 (CHIP_IS_E3B0(bp)) ?
1292 PBF_REG_CREDIT_LB_Q :
1293 PBF_REG_P4_CREDIT,
1294 (CHIP_IS_E3B0(bp)) ?
1295 PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q :
1296 PBF_REG_P4_INTERNAL_CRD_FREED_CNT},
1297 };
1298
1299 int i;
1300
1301 /* Verify the command queues are flushed P0, P1, P4 */
1302 for (i = 0; i < ARRAY_SIZE(cmd_regs); i++)
1303 bnx2x_pbf_pN_cmd_flushed(bp, &cmd_regs[i], poll_count);
1304
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001305 /* Verify the transmission buffers are flushed P0, P1, P4 */
1306 for (i = 0; i < ARRAY_SIZE(buf_regs); i++)
1307 bnx2x_pbf_pN_buf_flushed(bp, &buf_regs[i], poll_count);
1308}
1309
1310#define OP_GEN_PARAM(param) \
1311 (((param) << SDM_OP_GEN_COMP_PARAM_SHIFT) & SDM_OP_GEN_COMP_PARAM)
1312
1313#define OP_GEN_TYPE(type) \
1314 (((type) << SDM_OP_GEN_COMP_TYPE_SHIFT) & SDM_OP_GEN_COMP_TYPE)
1315
1316#define OP_GEN_AGG_VECT(index) \
1317 (((index) << SDM_OP_GEN_AGG_VECT_IDX_SHIFT) & SDM_OP_GEN_AGG_VECT_IDX)
1318
Ariel Eliord16132c2013-01-01 05:22:42 +00001319int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func, u32 poll_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001320{
Yuval Mintz86564c32013-01-23 03:21:50 +00001321 u32 op_gen_command = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001322 u32 comp_addr = BAR_CSTRORM_INTMEM +
1323 CSTORM_FINAL_CLEANUP_COMPLETE_OFFSET(clnup_func);
1324 int ret = 0;
1325
1326 if (REG_RD(bp, comp_addr)) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001327 BNX2X_ERR("Cleanup complete was not 0 before sending\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001328 return 1;
1329 }
1330
Yuval Mintz86564c32013-01-23 03:21:50 +00001331 op_gen_command |= OP_GEN_PARAM(XSTORM_AGG_INT_FINAL_CLEANUP_INDEX);
1332 op_gen_command |= OP_GEN_TYPE(XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE);
1333 op_gen_command |= OP_GEN_AGG_VECT(clnup_func);
1334 op_gen_command |= 1 << SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001335
Ariel Elior89db4ad2012-01-26 06:01:48 +00001336 DP(BNX2X_MSG_SP, "sending FW Final cleanup\n");
Yuval Mintz86564c32013-01-23 03:21:50 +00001337 REG_WR(bp, XSDM_REG_OPERATION_GEN, op_gen_command);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001338
1339 if (bnx2x_flr_clnup_reg_poll(bp, comp_addr, 1, poll_cnt) != 1) {
1340 BNX2X_ERR("FW final cleanup did not succeed\n");
Merav Sicron51c1a582012-03-18 10:33:38 +00001341 DP(BNX2X_MSG_SP, "At timeout completion address contained %x\n",
1342 (REG_RD(bp, comp_addr)));
Ariel Eliord16132c2013-01-01 05:22:42 +00001343 bnx2x_panic();
1344 return 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001345 }
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001346 /* Zero completion for next FLR */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001347 REG_WR(bp, comp_addr, 0);
1348
1349 return ret;
1350}
1351
Ariel Eliorb56e9672013-01-01 05:22:32 +00001352u8 bnx2x_is_pcie_pending(struct pci_dev *dev)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001353{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001354 u16 status;
1355
Jiang Liu2a80eeb2012-08-20 13:26:51 -06001356 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001357 return status & PCI_EXP_DEVSTA_TRPND;
1358}
1359
1360/* PF FLR specific routines
1361*/
1362static int bnx2x_poll_hw_usage_counters(struct bnx2x *bp, u32 poll_cnt)
1363{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001364 /* wait for CFC PF usage-counter to zero (includes all the VFs) */
1365 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1366 CFC_REG_NUM_LCIDS_INSIDE_PF,
1367 "CFC PF usage counter timed out",
1368 poll_cnt))
1369 return 1;
1370
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001371 /* Wait for DQ PF usage-counter to zero (until DQ cleanup) */
1372 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1373 DORQ_REG_PF_USAGE_CNT,
1374 "DQ PF usage counter timed out",
1375 poll_cnt))
1376 return 1;
1377
1378 /* Wait for QM PF usage-counter to zero (until DQ cleanup) */
1379 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1380 QM_REG_PF_USG_CNT_0 + 4*BP_FUNC(bp),
1381 "QM PF usage counter timed out",
1382 poll_cnt))
1383 return 1;
1384
1385 /* Wait for Timer PF usage-counters to zero (until DQ cleanup) */
1386 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1387 TM_REG_LIN0_VNIC_UC + 4*BP_PORT(bp),
1388 "Timers VNIC usage counter timed out",
1389 poll_cnt))
1390 return 1;
1391 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1392 TM_REG_LIN0_NUM_SCANS + 4*BP_PORT(bp),
1393 "Timers NUM_SCANS usage counter timed out",
1394 poll_cnt))
1395 return 1;
1396
1397 /* Wait DMAE PF usage counter to zero */
1398 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1399 dmae_reg_go_c[INIT_DMAE_C(bp)],
Yuval Mintz6bf07b82013-06-02 00:06:20 +00001400 "DMAE command register timed out",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001401 poll_cnt))
1402 return 1;
1403
1404 return 0;
1405}
1406
1407static void bnx2x_hw_enable_status(struct bnx2x *bp)
1408{
1409 u32 val;
1410
1411 val = REG_RD(bp, CFC_REG_WEAK_ENABLE_PF);
1412 DP(BNX2X_MSG_SP, "CFC_REG_WEAK_ENABLE_PF is 0x%x\n", val);
1413
1414 val = REG_RD(bp, PBF_REG_DISABLE_PF);
1415 DP(BNX2X_MSG_SP, "PBF_REG_DISABLE_PF is 0x%x\n", val);
1416
1417 val = REG_RD(bp, IGU_REG_PCI_PF_MSI_EN);
1418 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSI_EN is 0x%x\n", val);
1419
1420 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_EN);
1421 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_EN is 0x%x\n", val);
1422
1423 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_FUNC_MASK);
1424 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_FUNC_MASK is 0x%x\n", val);
1425
1426 val = REG_RD(bp, PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR);
1427 DP(BNX2X_MSG_SP, "PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR is 0x%x\n", val);
1428
1429 val = REG_RD(bp, PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR);
1430 DP(BNX2X_MSG_SP, "PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR is 0x%x\n", val);
1431
1432 val = REG_RD(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
1433 DP(BNX2X_MSG_SP, "PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER is 0x%x\n",
1434 val);
1435}
1436
1437static int bnx2x_pf_flr_clnup(struct bnx2x *bp)
1438{
1439 u32 poll_cnt = bnx2x_flr_clnup_poll_count(bp);
1440
1441 DP(BNX2X_MSG_SP, "Cleanup after FLR PF[%d]\n", BP_ABS_FUNC(bp));
1442
1443 /* Re-enable PF target read access */
1444 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
1445
1446 /* Poll HW usage counters */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001447 DP(BNX2X_MSG_SP, "Polling usage counters\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001448 if (bnx2x_poll_hw_usage_counters(bp, poll_cnt))
1449 return -EBUSY;
1450
1451 /* Zero the igu 'trailing edge' and 'leading edge' */
1452
1453 /* Send the FW cleanup command */
1454 if (bnx2x_send_final_clnup(bp, (u8)BP_FUNC(bp), poll_cnt))
1455 return -EBUSY;
1456
1457 /* ATC cleanup */
1458
1459 /* Verify TX hw is flushed */
1460 bnx2x_tx_hw_flushed(bp, poll_cnt);
1461
1462 /* Wait 100ms (not adjusted according to platform) */
1463 msleep(100);
1464
1465 /* Verify no pending pci transactions */
1466 if (bnx2x_is_pcie_pending(bp->pdev))
1467 BNX2X_ERR("PCIE Transactions still pending\n");
1468
1469 /* Debug */
1470 bnx2x_hw_enable_status(bp);
1471
1472 /*
1473 * Master enable - Due to WB DMAE writes performed before this
1474 * register is re-initialized as part of the regular function init
1475 */
1476 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
1477
1478 return 0;
1479}
1480
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001481static void bnx2x_hc_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001482{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001483 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001484 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1485 u32 val = REG_RD(bp, addr);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001486 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1487 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1488 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001489
1490 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001491 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1492 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001493 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1494 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001495 if (single_msix)
1496 val |= HC_CONFIG_0_REG_SINGLE_ISR_EN_0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001497 } else if (msi) {
1498 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
1499 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1500 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1501 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001502 } else {
1503 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001504 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001505 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1506 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001507
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001508 if (!CHIP_IS_E1(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001509 DP(NETIF_MSG_IFUP,
1510 "write %x to HC %d (addr 0x%x)\n", val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001511
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001512 REG_WR(bp, addr, val);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001513
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001514 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
1515 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001516 }
1517
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001518 if (CHIP_IS_E1(bp))
1519 REG_WR(bp, HC_REG_INT_MASK + port*4, 0x1FFFF);
1520
Merav Sicron51c1a582012-03-18 10:33:38 +00001521 DP(NETIF_MSG_IFUP,
1522 "write %x to HC %d (addr 0x%x) mode %s\n", val, port, addr,
1523 (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001524
1525 REG_WR(bp, addr, val);
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001526 /*
1527 * Ensure that HC_CONFIG is written before leading/trailing edge config
1528 */
1529 mmiowb();
1530 barrier();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001531
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001532 if (!CHIP_IS_E1(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001533 /* init leading/trailing edge */
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001534 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001535 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001536 if (bp->port.pmf)
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001537 /* enable nig and gpio3 attention */
1538 val |= 0x1100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001539 } else
1540 val = 0xffff;
1541
1542 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
1543 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
1544 }
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001545
1546 /* Make sure that interrupts are indeed enabled from here on */
1547 mmiowb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001548}
1549
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001550static void bnx2x_igu_int_enable(struct bnx2x *bp)
1551{
1552 u32 val;
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001553 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1554 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1555 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001556
1557 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1558
1559 if (msix) {
1560 val &= ~(IGU_PF_CONF_INT_LINE_EN |
1561 IGU_PF_CONF_SINGLE_ISR_EN);
Yuval Mintzebe61d82013-01-14 05:11:48 +00001562 val |= (IGU_PF_CONF_MSI_MSIX_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001563 IGU_PF_CONF_ATTN_BIT_EN);
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001564
1565 if (single_msix)
1566 val |= IGU_PF_CONF_SINGLE_ISR_EN;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001567 } else if (msi) {
1568 val &= ~IGU_PF_CONF_INT_LINE_EN;
Yuval Mintzebe61d82013-01-14 05:11:48 +00001569 val |= (IGU_PF_CONF_MSI_MSIX_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001570 IGU_PF_CONF_ATTN_BIT_EN |
1571 IGU_PF_CONF_SINGLE_ISR_EN);
1572 } else {
1573 val &= ~IGU_PF_CONF_MSI_MSIX_EN;
Yuval Mintzebe61d82013-01-14 05:11:48 +00001574 val |= (IGU_PF_CONF_INT_LINE_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001575 IGU_PF_CONF_ATTN_BIT_EN |
1576 IGU_PF_CONF_SINGLE_ISR_EN);
1577 }
1578
Yuval Mintzebe61d82013-01-14 05:11:48 +00001579 /* Clean previous status - need to configure igu prior to ack*/
1580 if ((!msix) || single_msix) {
1581 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1582 bnx2x_ack_int(bp);
1583 }
1584
1585 val |= IGU_PF_CONF_FUNC_EN;
1586
Merav Sicron51c1a582012-03-18 10:33:38 +00001587 DP(NETIF_MSG_IFUP, "write 0x%x to IGU mode %s\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001588 val, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
1589
1590 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1591
Yuval Mintz79a85572012-04-03 18:41:25 +00001592 if (val & IGU_PF_CONF_INT_LINE_EN)
1593 pci_intx(bp->pdev, true);
1594
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001595 barrier();
1596
1597 /* init leading/trailing edge */
1598 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001599 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001600 if (bp->port.pmf)
1601 /* enable nig and gpio3 attention */
1602 val |= 0x1100;
1603 } else
1604 val = 0xffff;
1605
1606 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
1607 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
1608
1609 /* Make sure that interrupts are indeed enabled from here on */
1610 mmiowb();
1611}
1612
1613void bnx2x_int_enable(struct bnx2x *bp)
1614{
1615 if (bp->common.int_block == INT_BLOCK_HC)
1616 bnx2x_hc_int_enable(bp);
1617 else
1618 bnx2x_igu_int_enable(bp);
1619}
1620
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001621void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001622{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001623 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001624 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001625
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07001626 if (disable_hw)
1627 /* prevent the HW from sending interrupts */
1628 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001629
1630 /* make sure all ISRs are done */
1631 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001632 synchronize_irq(bp->msix_table[0].vector);
1633 offset = 1;
Merav Sicron55c11942012-11-07 00:45:48 +00001634 if (CNIC_SUPPORT(bp))
1635 offset++;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001636 for_each_eth_queue(bp, i)
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001637 synchronize_irq(bp->msix_table[offset++].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001638 } else
1639 synchronize_irq(bp->pdev->irq);
1640
1641 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001642 cancel_delayed_work(&bp->sp_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00001643 cancel_delayed_work(&bp->period_task);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001644 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001645}
1646
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001647/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001648
1649/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001650 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001651 */
1652
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001653/* Return true if succeeded to acquire the lock */
1654static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
1655{
1656 u32 lock_status;
1657 u32 resource_bit = (1 << resource);
1658 int func = BP_FUNC(bp);
1659 u32 hw_lock_control_reg;
1660
Merav Sicron51c1a582012-03-18 10:33:38 +00001661 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1662 "Trying to take a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001663
1664 /* Validating that the resource is within range */
1665 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001666 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001667 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1668 resource, HW_LOCK_MAX_RESOURCE_VALUE);
Eric Dumazet0fdf4d02010-08-26 22:03:53 -07001669 return false;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001670 }
1671
1672 if (func <= 5)
1673 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1674 else
1675 hw_lock_control_reg =
1676 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1677
1678 /* Try to acquire the lock */
1679 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1680 lock_status = REG_RD(bp, hw_lock_control_reg);
1681 if (lock_status & resource_bit)
1682 return true;
1683
Merav Sicron51c1a582012-03-18 10:33:38 +00001684 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1685 "Failed to get a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001686 return false;
1687}
1688
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001689/**
1690 * bnx2x_get_leader_lock_resource - get the recovery leader resource id
1691 *
1692 * @bp: driver handle
1693 *
1694 * Returns the recovery leader resource id according to the engine this function
1695 * belongs to. Currently only only 2 engines is supported.
1696 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001697static int bnx2x_get_leader_lock_resource(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001698{
1699 if (BP_PATH(bp))
1700 return HW_LOCK_RESOURCE_RECOVERY_LEADER_1;
1701 else
1702 return HW_LOCK_RESOURCE_RECOVERY_LEADER_0;
1703}
1704
1705/**
Yuval Mintz2de67432013-01-23 03:21:43 +00001706 * bnx2x_trylock_leader_lock- try to acquire a leader lock.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001707 *
1708 * @bp: driver handle
1709 *
Yuval Mintz2de67432013-01-23 03:21:43 +00001710 * Tries to acquire a leader lock for current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001711 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001712static bool bnx2x_trylock_leader_lock(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001713{
1714 return bnx2x_trylock_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1715}
1716
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001717static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err);
Merav Sicron55c11942012-11-07 00:45:48 +00001718
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001719/* schedule the sp task and mark that interrupt occurred (runs from ISR) */
1720static int bnx2x_schedule_sp_task(struct bnx2x *bp)
1721{
1722 /* Set the interrupt occurred bit for the sp-task to recognize it
1723 * must ack the interrupt and transition according to the IGU
1724 * state machine.
1725 */
1726 atomic_set(&bp->interrupt_occurred, 1);
1727
1728 /* The sp_task must execute only after this bit
1729 * is set, otherwise we will get out of sync and miss all
1730 * further interrupts. Hence, the barrier.
1731 */
1732 smp_wmb();
1733
1734 /* schedule sp_task to workqueue */
1735 return queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
1736}
Eilon Greenstein3196a882008-08-13 15:58:49 -07001737
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001738void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001739{
1740 struct bnx2x *bp = fp->bp;
1741 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1742 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001743 enum bnx2x_queue_cmd drv_cmd = BNX2X_Q_CMD_MAX;
Barak Witkowski15192a82012-06-19 07:48:28 +00001744 struct bnx2x_queue_sp_obj *q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001745
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001746 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001747 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001748 fp->index, cid, command, bp->state,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001749 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001750
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001751 /* If cid is within VF range, replace the slowpath object with the
1752 * one corresponding to this VF
1753 */
1754 if (cid >= BNX2X_FIRST_VF_CID &&
1755 cid < BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)
1756 bnx2x_iov_set_queue_sp_obj(bp, cid, &q_obj);
1757
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001758 switch (command) {
1759 case (RAMROD_CMD_ID_ETH_CLIENT_UPDATE):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001760 DP(BNX2X_MSG_SP, "got UPDATE ramrod. CID %d\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001761 drv_cmd = BNX2X_Q_CMD_UPDATE;
1762 break;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001763
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001764 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001765 DP(BNX2X_MSG_SP, "got MULTI[%d] setup ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001766 drv_cmd = BNX2X_Q_CMD_SETUP;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001767 break;
1768
Ariel Elior6383c0b2011-07-14 08:31:57 +00001769 case (RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP):
Merav Sicron51c1a582012-03-18 10:33:38 +00001770 DP(BNX2X_MSG_SP, "got MULTI[%d] tx-only setup ramrod\n", cid);
Ariel Elior6383c0b2011-07-14 08:31:57 +00001771 drv_cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
1772 break;
1773
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001774 case (RAMROD_CMD_ID_ETH_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001775 DP(BNX2X_MSG_SP, "got MULTI[%d] halt ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001776 drv_cmd = BNX2X_Q_CMD_HALT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001777 break;
1778
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001779 case (RAMROD_CMD_ID_ETH_TERMINATE):
Yuval Mintz6bf07b82013-06-02 00:06:20 +00001780 DP(BNX2X_MSG_SP, "got MULTI[%d] terminate ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001781 drv_cmd = BNX2X_Q_CMD_TERMINATE;
1782 break;
1783
1784 case (RAMROD_CMD_ID_ETH_EMPTY):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001785 DP(BNX2X_MSG_SP, "got MULTI[%d] empty ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001786 drv_cmd = BNX2X_Q_CMD_EMPTY;
Eliezer Tamir49d66772008-02-28 11:53:13 -08001787 break;
1788
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001789 default:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001790 BNX2X_ERR("unexpected MC reply (%d) on fp[%d]\n",
1791 command, fp->index);
1792 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001793 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001794
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001795 if ((drv_cmd != BNX2X_Q_CMD_MAX) &&
1796 q_obj->complete_cmd(bp, q_obj, drv_cmd))
1797 /* q_obj->complete_cmd() failure means that this was
1798 * an unexpected completion.
1799 *
1800 * In this case we don't want to increase the bp->spq_left
1801 * because apparently we haven't sent this command the first
1802 * place.
1803 */
1804#ifdef BNX2X_STOP_ON_ERROR
1805 bnx2x_panic();
1806#else
1807 return;
1808#endif
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001809 /* SRIOV: reschedule any 'in_progress' operations */
1810 bnx2x_iov_sp_event(bp, cid, true);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001811
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00001812 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001813 atomic_inc(&bp->cq_spq_left);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001814 /* push the change in bp->spq_left and towards the memory */
1815 smp_mb__after_atomic_inc();
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001816
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001817 DP(BNX2X_MSG_SP, "bp->cq_spq_left %x\n", atomic_read(&bp->cq_spq_left));
1818
Barak Witkowskia3348722012-04-23 03:04:46 +00001819 if ((drv_cmd == BNX2X_Q_CMD_UPDATE) && (IS_FCOE_FP(fp)) &&
1820 (!!test_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state))) {
1821 /* if Q update ramrod is completed for last Q in AFEX vif set
1822 * flow, then ACK MCP at the end
1823 *
1824 * mark pending ACK to MCP bit.
1825 * prevent case that both bits are cleared.
1826 * At the end of load/unload driver checks that
Yuval Mintz2de67432013-01-23 03:21:43 +00001827 * sp_state is cleared, and this order prevents
Barak Witkowskia3348722012-04-23 03:04:46 +00001828 * races
1829 */
1830 smp_mb__before_clear_bit();
1831 set_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK, &bp->sp_state);
1832 wmb();
1833 clear_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
1834 smp_mb__after_clear_bit();
1835
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001836 /* schedule the sp task as mcp ack is required */
1837 bnx2x_schedule_sp_task(bp);
Barak Witkowskia3348722012-04-23 03:04:46 +00001838 }
1839
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001840 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001841}
1842
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001843irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001844{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001845 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001846 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001847 u16 mask;
Eilon Greensteinca003922009-08-12 22:53:28 -07001848 int i;
Ariel Elior6383c0b2011-07-14 08:31:57 +00001849 u8 cos;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001850
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001851 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001852 if (unlikely(status == 0)) {
1853 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1854 return IRQ_NONE;
1855 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001856 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001857
Eilon Greenstein3196a882008-08-13 15:58:49 -07001858#ifdef BNX2X_STOP_ON_ERROR
1859 if (unlikely(bp->panic))
1860 return IRQ_HANDLED;
1861#endif
1862
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001863 for_each_eth_queue(bp, i) {
Eilon Greensteinca003922009-08-12 22:53:28 -07001864 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001865
Merav Sicron55c11942012-11-07 00:45:48 +00001866 mask = 0x2 << (fp->index + CNIC_SUPPORT(bp));
Eilon Greensteinca003922009-08-12 22:53:28 -07001867 if (status & mask) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001868 /* Handle Rx or Tx according to SB id */
Ariel Elior6383c0b2011-07-14 08:31:57 +00001869 for_each_cos_in_tx_queue(fp, cos)
Merav Sicron65565882012-06-19 07:48:26 +00001870 prefetch(fp->txdata_ptr[cos]->tx_cons_sb);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001871 prefetch(&fp->sb_running_index[SM_RX_ID]);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001872 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
Eilon Greensteinca003922009-08-12 22:53:28 -07001873 status &= ~mask;
1874 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001875 }
1876
Merav Sicron55c11942012-11-07 00:45:48 +00001877 if (CNIC_SUPPORT(bp)) {
1878 mask = 0x2;
1879 if (status & (mask | 0x1)) {
1880 struct cnic_ops *c_ops = NULL;
Michael Chan993ac7b2009-10-10 13:46:56 +00001881
Michael Chanad9b4352013-01-23 03:21:52 +00001882 rcu_read_lock();
1883 c_ops = rcu_dereference(bp->cnic_ops);
1884 if (c_ops && (bp->cnic_eth_dev.drv_state &
1885 CNIC_DRV_STATE_HANDLES_IRQ))
1886 c_ops->cnic_handler(bp->cnic_data, NULL);
1887 rcu_read_unlock();
Merav Sicron55c11942012-11-07 00:45:48 +00001888
1889 status &= ~mask;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001890 }
Michael Chan993ac7b2009-10-10 13:46:56 +00001891 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001892
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001893 if (unlikely(status & 0x1)) {
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001894
1895 /* schedule sp task to perform default status block work, ack
1896 * attentions and enable interrupts.
1897 */
1898 bnx2x_schedule_sp_task(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001899
1900 status &= ~0x1;
1901 if (!status)
1902 return IRQ_HANDLED;
1903 }
1904
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001905 if (unlikely(status))
1906 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001907 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001908
1909 return IRQ_HANDLED;
1910}
1911
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001912/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001913
1914/*
1915 * General service functions
1916 */
1917
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001918int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001919{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001920 u32 lock_status;
1921 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001922 int func = BP_FUNC(bp);
1923 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001924 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001925
1926 /* Validating that the resource is within range */
1927 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001928 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001929 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1930 return -EINVAL;
1931 }
1932
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001933 if (func <= 5) {
1934 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1935 } else {
1936 hw_lock_control_reg =
1937 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1938 }
1939
Eliezer Tamirf1410642008-02-28 11:51:50 -08001940 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001941 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001942 if (lock_status & resource_bit) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001943 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001944 lock_status, resource_bit);
1945 return -EEXIST;
1946 }
1947
Eilon Greenstein46230476b2008-08-25 15:23:30 -07001948 /* Try for 5 second every 5ms */
1949 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08001950 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001951 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1952 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001953 if (lock_status & resource_bit)
1954 return 0;
1955
Yuval Mintz639d65b2013-06-02 00:06:21 +00001956 usleep_range(5000, 10000);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001957 }
Merav Sicron51c1a582012-03-18 10:33:38 +00001958 BNX2X_ERR("Timeout\n");
Eliezer Tamirf1410642008-02-28 11:51:50 -08001959 return -EAGAIN;
1960}
1961
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001962int bnx2x_release_leader_lock(struct bnx2x *bp)
1963{
1964 return bnx2x_release_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1965}
1966
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001967int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001968{
1969 u32 lock_status;
1970 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001971 int func = BP_FUNC(bp);
1972 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001973
1974 /* Validating that the resource is within range */
1975 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001976 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001977 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1978 return -EINVAL;
1979 }
1980
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001981 if (func <= 5) {
1982 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1983 } else {
1984 hw_lock_control_reg =
1985 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1986 }
1987
Eliezer Tamirf1410642008-02-28 11:51:50 -08001988 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001989 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001990 if (!(lock_status & resource_bit)) {
Yuval Mintz6bf07b82013-06-02 00:06:20 +00001991 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x. Unlock was called but lock wasn't taken!\n",
1992 lock_status, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001993 return -EFAULT;
1994 }
1995
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001996 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001997 return 0;
1998}
1999
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002000int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
2001{
2002 /* The GPIO should be swapped if swap register is set and active */
2003 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2004 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2005 int gpio_shift = gpio_num +
2006 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2007 u32 gpio_mask = (1 << gpio_shift);
2008 u32 gpio_reg;
2009 int value;
2010
2011 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2012 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2013 return -EINVAL;
2014 }
2015
2016 /* read GPIO value */
2017 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
2018
2019 /* get the requested pin value */
2020 if ((gpio_reg & gpio_mask) == gpio_mask)
2021 value = 1;
2022 else
2023 value = 0;
2024
2025 DP(NETIF_MSG_LINK, "pin %d value 0x%x\n", gpio_num, value);
2026
2027 return value;
2028}
2029
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002030int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002031{
2032 /* The GPIO should be swapped if swap register is set and active */
2033 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002034 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002035 int gpio_shift = gpio_num +
2036 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2037 u32 gpio_mask = (1 << gpio_shift);
2038 u32 gpio_reg;
2039
2040 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2041 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2042 return -EINVAL;
2043 }
2044
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002045 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002046 /* read GPIO and mask except the float bits */
2047 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
2048
2049 switch (mode) {
2050 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
Merav Sicron51c1a582012-03-18 10:33:38 +00002051 DP(NETIF_MSG_LINK,
2052 "Set GPIO %d (shift %d) -> output low\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002053 gpio_num, gpio_shift);
2054 /* clear FLOAT and set CLR */
2055 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2056 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
2057 break;
2058
2059 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
Merav Sicron51c1a582012-03-18 10:33:38 +00002060 DP(NETIF_MSG_LINK,
2061 "Set GPIO %d (shift %d) -> output high\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002062 gpio_num, gpio_shift);
2063 /* clear FLOAT and set SET */
2064 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2065 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
2066 break;
2067
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002068 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Merav Sicron51c1a582012-03-18 10:33:38 +00002069 DP(NETIF_MSG_LINK,
2070 "Set GPIO %d (shift %d) -> input\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002071 gpio_num, gpio_shift);
2072 /* set FLOAT */
2073 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2074 break;
2075
2076 default:
2077 break;
2078 }
2079
2080 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002081 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002082
2083 return 0;
2084}
2085
Yaniv Rosner0d40f0d2011-06-14 01:34:27 +00002086int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode)
2087{
2088 u32 gpio_reg = 0;
2089 int rc = 0;
2090
2091 /* Any port swapping should be handled by caller. */
2092
2093 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2094 /* read GPIO and mask except the float bits */
2095 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
2096 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_FLOAT_POS);
2097 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_CLR_POS);
2098 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_SET_POS);
2099
2100 switch (mode) {
2101 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
2102 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output low\n", pins);
2103 /* set CLR */
2104 gpio_reg |= (pins << MISC_REGISTERS_GPIO_CLR_POS);
2105 break;
2106
2107 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
2108 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output high\n", pins);
2109 /* set SET */
2110 gpio_reg |= (pins << MISC_REGISTERS_GPIO_SET_POS);
2111 break;
2112
2113 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
2114 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> input\n", pins);
2115 /* set FLOAT */
2116 gpio_reg |= (pins << MISC_REGISTERS_GPIO_FLOAT_POS);
2117 break;
2118
2119 default:
2120 BNX2X_ERR("Invalid GPIO mode assignment %d\n", mode);
2121 rc = -EINVAL;
2122 break;
2123 }
2124
2125 if (rc == 0)
2126 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
2127
2128 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2129
2130 return rc;
2131}
2132
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002133int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
2134{
2135 /* The GPIO should be swapped if swap register is set and active */
2136 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2137 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2138 int gpio_shift = gpio_num +
2139 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2140 u32 gpio_mask = (1 << gpio_shift);
2141 u32 gpio_reg;
2142
2143 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2144 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2145 return -EINVAL;
2146 }
2147
2148 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2149 /* read GPIO int */
2150 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
2151
2152 switch (mode) {
2153 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
Merav Sicron51c1a582012-03-18 10:33:38 +00002154 DP(NETIF_MSG_LINK,
2155 "Clear GPIO INT %d (shift %d) -> output low\n",
2156 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002157 /* clear SET and set CLR */
2158 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2159 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2160 break;
2161
2162 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
Merav Sicron51c1a582012-03-18 10:33:38 +00002163 DP(NETIF_MSG_LINK,
2164 "Set GPIO INT %d (shift %d) -> output high\n",
2165 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002166 /* clear CLR and set SET */
2167 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2168 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2169 break;
2170
2171 default:
2172 break;
2173 }
2174
2175 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
2176 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2177
2178 return 0;
2179}
2180
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002181static int bnx2x_set_spio(struct bnx2x *bp, int spio, u32 mode)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002182{
Eliezer Tamirf1410642008-02-28 11:51:50 -08002183 u32 spio_reg;
2184
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002185 /* Only 2 SPIOs are configurable */
2186 if ((spio != MISC_SPIO_SPIO4) && (spio != MISC_SPIO_SPIO5)) {
2187 BNX2X_ERR("Invalid SPIO 0x%x\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002188 return -EINVAL;
2189 }
2190
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002191 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002192 /* read SPIO and mask except the float bits */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002193 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_SPIO_FLOAT);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002194
2195 switch (mode) {
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002196 case MISC_SPIO_OUTPUT_LOW:
2197 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output low\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002198 /* clear FLOAT and set CLR */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002199 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2200 spio_reg |= (spio << MISC_SPIO_CLR_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002201 break;
2202
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002203 case MISC_SPIO_OUTPUT_HIGH:
2204 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output high\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002205 /* clear FLOAT and set SET */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002206 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2207 spio_reg |= (spio << MISC_SPIO_SET_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002208 break;
2209
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002210 case MISC_SPIO_INPUT_HI_Z:
2211 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> input\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002212 /* set FLOAT */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002213 spio_reg |= (spio << MISC_SPIO_FLOAT_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002214 break;
2215
2216 default:
2217 break;
2218 }
2219
2220 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002221 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002222
2223 return 0;
2224}
2225
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002226void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002227{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002228 u8 cfg_idx = bnx2x_get_link_cfg_idx(bp);
Eilon Greensteinad33ea32009-01-14 21:24:57 -08002229 switch (bp->link_vars.ieee_fc &
2230 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002231 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002232 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002233 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002234 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002235
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002236 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002237 bp->port.advertising[cfg_idx] |= (ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002238 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002239 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002240
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002241 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002242 bp->port.advertising[cfg_idx] |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002243 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002244
Eliezer Tamirf1410642008-02-28 11:51:50 -08002245 default:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002246 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002247 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002248 break;
2249 }
2250}
2251
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002252static void bnx2x_set_requested_fc(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002253{
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002254 /* Initialize link parameters structure variables
2255 * It is recommended to turn off RX FC for jumbo frames
2256 * for better performance
2257 */
2258 if (CHIP_IS_E1x(bp) && (bp->dev->mtu > 5000))
2259 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
2260 else
2261 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
2262}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002263
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002264static void bnx2x_init_dropless_fc(struct bnx2x *bp)
2265{
2266 u32 pause_enabled = 0;
2267
2268 if (!CHIP_IS_E1(bp) && bp->dropless_fc && bp->link_vars.link_up) {
2269 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2270 pause_enabled = 1;
2271
2272 REG_WR(bp, BAR_USTRORM_INTMEM +
2273 USTORM_ETH_PAUSE_ENABLED_OFFSET(BP_PORT(bp)),
2274 pause_enabled);
2275 }
2276
2277 DP(NETIF_MSG_IFUP | NETIF_MSG_LINK, "dropless_fc is %s\n",
2278 pause_enabled ? "enabled" : "disabled");
2279}
2280
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002281int bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
2282{
2283 int rc, cfx_idx = bnx2x_get_link_cfg_idx(bp);
2284 u16 req_line_speed = bp->link_params.req_line_speed[cfx_idx];
2285
2286 if (!BP_NOMCP(bp)) {
2287 bnx2x_set_requested_fc(bp);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002288 bnx2x_acquire_phy_lock(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002289
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002290 if (load_mode == LOAD_DIAG) {
Yaniv Rosner1cb0c782011-07-24 03:53:21 +00002291 struct link_params *lp = &bp->link_params;
2292 lp->loopback_mode = LOOPBACK_XGXS;
2293 /* do PHY loopback at 10G speed, if possible */
2294 if (lp->req_line_speed[cfx_idx] < SPEED_10000) {
2295 if (lp->speed_cap_mask[cfx_idx] &
2296 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
2297 lp->req_line_speed[cfx_idx] =
2298 SPEED_10000;
2299 else
2300 lp->req_line_speed[cfx_idx] =
2301 SPEED_1000;
2302 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002303 }
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002304
Merav Sicron8970b2e2012-06-19 07:48:22 +00002305 if (load_mode == LOAD_LOOPBACK_EXT) {
2306 struct link_params *lp = &bp->link_params;
2307 lp->loopback_mode = LOOPBACK_EXT;
2308 }
2309
Eilon Greenstein19680c42008-08-13 15:47:33 -07002310 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002311
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002312 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002313
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002314 bnx2x_init_dropless_fc(bp);
2315
Eilon Greenstein3c96c682009-01-14 21:25:31 -08002316 bnx2x_calc_fc_adv(bp);
2317
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002318 if (bp->link_vars.link_up) {
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002319 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002320 bnx2x_link_report(bp);
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002321 }
2322 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002323 bp->link_params.req_line_speed[cfx_idx] = req_line_speed;
Eilon Greenstein19680c42008-08-13 15:47:33 -07002324 return rc;
2325 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00002326 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
Eilon Greenstein19680c42008-08-13 15:47:33 -07002327 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002328}
2329
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002330void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002331{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002332 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002333 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002334 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002335 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002336
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002337 bnx2x_init_dropless_fc(bp);
2338
Eilon Greenstein19680c42008-08-13 15:47:33 -07002339 bnx2x_calc_fc_adv(bp);
2340 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002341 BNX2X_ERR("Bootcode is missing - can not set link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002342}
2343
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002344static void bnx2x__link_reset(struct bnx2x *bp)
2345{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002346 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002347 bnx2x_acquire_phy_lock(bp);
Yuval Mintz5d07d862012-09-13 02:56:21 +00002348 bnx2x_lfa_reset(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002349 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002350 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002351 BNX2X_ERR("Bootcode is missing - can not reset link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002352}
2353
Yuval Mintz5d07d862012-09-13 02:56:21 +00002354void bnx2x_force_link_reset(struct bnx2x *bp)
2355{
2356 bnx2x_acquire_phy_lock(bp);
2357 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
2358 bnx2x_release_phy_lock(bp);
2359}
2360
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002361u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002362{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002363 u8 rc = 0;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002364
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002365 if (!BP_NOMCP(bp)) {
2366 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002367 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars,
2368 is_serdes);
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002369 bnx2x_release_phy_lock(bp);
2370 } else
2371 BNX2X_ERR("Bootcode is missing - can not test link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002372
2373 return rc;
2374}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002375
Eilon Greenstein2691d512009-08-12 08:22:08 +00002376/* Calculates the sum of vn_min_rates.
2377 It's needed for further normalizing of the min_rates.
2378 Returns:
2379 sum of vn_min_rates.
2380 or
2381 0 - if all the min_rates are 0.
Yuval Mintz16a5fd92013-06-02 00:06:18 +00002382 In the later case fairness algorithm should be deactivated.
Eilon Greenstein2691d512009-08-12 08:22:08 +00002383 If not all min_rates are zero then those that are zeroes will be set to 1.
2384 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002385static void bnx2x_calc_vn_min(struct bnx2x *bp,
2386 struct cmng_init_input *input)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002387{
2388 int all_zero = 1;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002389 int vn;
2390
David S. Miller8decf862011-09-22 03:23:13 -04002391 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002392 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein2691d512009-08-12 08:22:08 +00002393 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2394 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
2395
2396 /* Skip hidden vns */
2397 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Yuval Mintzb475d782012-04-03 18:41:29 +00002398 vn_min_rate = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002399 /* If min rate is zero - set it to 1 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002400 else if (!vn_min_rate)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002401 vn_min_rate = DEF_MIN_RATE;
2402 else
2403 all_zero = 0;
2404
Yuval Mintzb475d782012-04-03 18:41:29 +00002405 input->vnic_min_rate[vn] = vn_min_rate;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002406 }
2407
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002408 /* if ETS or all min rates are zeros - disable fairness */
2409 if (BNX2X_IS_ETS_ENABLED(bp)) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002410 input->flags.cmng_enables &=
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002411 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2412 DP(NETIF_MSG_IFUP, "Fairness will be disabled due to ETS\n");
2413 } else if (all_zero) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002414 input->flags.cmng_enables &=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002415 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002416 DP(NETIF_MSG_IFUP,
2417 "All MIN values are zeroes fairness will be disabled\n");
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002418 } else
Yuval Mintzb475d782012-04-03 18:41:29 +00002419 input->flags.cmng_enables |=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002420 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002421}
2422
Yuval Mintzb475d782012-04-03 18:41:29 +00002423static void bnx2x_calc_vn_max(struct bnx2x *bp, int vn,
2424 struct cmng_init_input *input)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002425{
Yuval Mintzb475d782012-04-03 18:41:29 +00002426 u16 vn_max_rate;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002427 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002428
Yuval Mintzb475d782012-04-03 18:41:29 +00002429 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002430 vn_max_rate = 0;
Yuval Mintzb475d782012-04-03 18:41:29 +00002431 else {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002432 u32 maxCfg = bnx2x_extract_max_cfg(bp, vn_cfg);
2433
Yuval Mintzb475d782012-04-03 18:41:29 +00002434 if (IS_MF_SI(bp)) {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002435 /* maxCfg in percents of linkspeed */
2436 vn_max_rate = (bp->link_vars.line_speed * maxCfg) / 100;
Yuval Mintzb475d782012-04-03 18:41:29 +00002437 } else /* SD modes */
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002438 /* maxCfg is absolute in 100Mb units */
2439 vn_max_rate = maxCfg * 100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002440 }
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002441
Yuval Mintzb475d782012-04-03 18:41:29 +00002442 DP(NETIF_MSG_IFUP, "vn %d: vn_max_rate %d\n", vn, vn_max_rate);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002443
Yuval Mintzb475d782012-04-03 18:41:29 +00002444 input->vnic_max_rate[vn] = vn_max_rate;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002445}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002446
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002447static int bnx2x_get_cmng_fns_mode(struct bnx2x *bp)
2448{
2449 if (CHIP_REV_IS_SLOW(bp))
2450 return CMNG_FNS_NONE;
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00002451 if (IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002452 return CMNG_FNS_MINMAX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002453
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002454 return CMNG_FNS_NONE;
2455}
2456
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002457void bnx2x_read_mf_cfg(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002458{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002459 int vn, n = (CHIP_MODE_IS_4_PORT(bp) ? 2 : 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002460
2461 if (BP_NOMCP(bp))
Yuval Mintz16a5fd92013-06-02 00:06:18 +00002462 return; /* what should be the default value in this case */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002463
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002464 /* For 2 port configuration the absolute function number formula
2465 * is:
2466 * abs_func = 2 * vn + BP_PORT + BP_PATH
2467 *
2468 * and there are 4 functions per port
2469 *
2470 * For 4 port configuration it is
2471 * abs_func = 4 * vn + 2 * BP_PORT + BP_PATH
2472 *
2473 * and there are 2 functions per port
2474 */
David S. Miller8decf862011-09-22 03:23:13 -04002475 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002476 int /*abs*/func = n * (2 * vn + BP_PORT(bp)) + BP_PATH(bp);
2477
2478 if (func >= E1H_FUNC_MAX)
2479 break;
2480
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002481 bp->mf_config[vn] =
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002482 MF_CFG_RD(bp, func_mf_config[func].config);
2483 }
Barak Witkowskia3348722012-04-23 03:04:46 +00002484 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
2485 DP(NETIF_MSG_IFUP, "mf_cfg function disabled\n");
2486 bp->flags |= MF_FUNC_DIS;
2487 } else {
2488 DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
2489 bp->flags &= ~MF_FUNC_DIS;
2490 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002491}
2492
2493static void bnx2x_cmng_fns_init(struct bnx2x *bp, u8 read_cfg, u8 cmng_type)
2494{
Yuval Mintzb475d782012-04-03 18:41:29 +00002495 struct cmng_init_input input;
2496 memset(&input, 0, sizeof(struct cmng_init_input));
2497
2498 input.port_rate = bp->link_vars.line_speed;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002499
Dmitry Kravkov568e2422013-08-13 02:25:00 +03002500 if (cmng_type == CMNG_FNS_MINMAX && input.port_rate) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002501 int vn;
2502
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002503 /* read mf conf from shmem */
2504 if (read_cfg)
2505 bnx2x_read_mf_cfg(bp);
2506
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002507 /* vn_weight_sum and enable fairness if not 0 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002508 bnx2x_calc_vn_min(bp, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002509
2510 /* calculate and set min-max rate for each vn */
Dmitry Kravkovc4154f22011-03-06 10:49:25 +00002511 if (bp->port.pmf)
David S. Miller8decf862011-09-22 03:23:13 -04002512 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++)
Yuval Mintzb475d782012-04-03 18:41:29 +00002513 bnx2x_calc_vn_max(bp, vn, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002514
2515 /* always enable rate shaping and fairness */
Yuval Mintzb475d782012-04-03 18:41:29 +00002516 input.flags.cmng_enables |=
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002517 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002518
2519 bnx2x_init_cmng(&input, &bp->cmng);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002520 return;
2521 }
2522
2523 /* rate shaping and fairness are disabled */
2524 DP(NETIF_MSG_IFUP,
2525 "rate shaping and fairness are disabled\n");
2526}
2527
Eric Dumazet1191cb82012-04-27 21:39:21 +00002528static void storm_memset_cmng(struct bnx2x *bp,
2529 struct cmng_init *cmng,
2530 u8 port)
2531{
2532 int vn;
2533 size_t size = sizeof(struct cmng_struct_per_port);
2534
2535 u32 addr = BAR_XSTRORM_INTMEM +
2536 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port);
2537
2538 __storm_memset_struct(bp, addr, size, (u32 *)&cmng->port);
2539
2540 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
2541 int func = func_by_vn(bp, vn);
2542
2543 addr = BAR_XSTRORM_INTMEM +
2544 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func);
2545 size = sizeof(struct rate_shaping_vars_per_vn);
2546 __storm_memset_struct(bp, addr, size,
2547 (u32 *)&cmng->vnic.vnic_max_rate[vn]);
2548
2549 addr = BAR_XSTRORM_INTMEM +
2550 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func);
2551 size = sizeof(struct fairness_vars_per_vn);
2552 __storm_memset_struct(bp, addr, size,
2553 (u32 *)&cmng->vnic.vnic_min_rate[vn]);
2554 }
2555}
2556
Dmitry Kravkov568e2422013-08-13 02:25:00 +03002557/* init cmng mode in HW according to local configuration */
2558void bnx2x_set_local_cmng(struct bnx2x *bp)
2559{
2560 int cmng_fns = bnx2x_get_cmng_fns_mode(bp);
2561
2562 if (cmng_fns != CMNG_FNS_NONE) {
2563 bnx2x_cmng_fns_init(bp, false, cmng_fns);
2564 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2565 } else {
2566 /* rate shaping and fairness are disabled */
2567 DP(NETIF_MSG_IFUP,
2568 "single function mode without fairness\n");
2569 }
2570}
2571
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002572/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002573static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002574{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002575 /* Make sure that we are synced with the current statistics */
2576 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2577
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002578 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002579
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002580 bnx2x_init_dropless_fc(bp);
2581
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002582 if (bp->link_vars.link_up) {
2583
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002584 if (bp->link_vars.mac_type != MAC_TYPE_EMAC) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002585 struct host_port_stats *pstats;
2586
2587 pstats = bnx2x_sp(bp, port_stats);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002588 /* reset old mac stats */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002589 memset(&(pstats->mac_stx[0]), 0,
2590 sizeof(struct mac_stx));
2591 }
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002592 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002593 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2594 }
2595
Dmitry Kravkov568e2422013-08-13 02:25:00 +03002596 if (bp->link_vars.link_up && bp->link_vars.line_speed)
2597 bnx2x_set_local_cmng(bp);
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002598
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002599 __bnx2x_link_report(bp);
2600
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002601 if (IS_MF(bp))
2602 bnx2x_link_sync_notify(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002603}
2604
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002605void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002606{
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002607 if (bp->state != BNX2X_STATE_OPEN)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002608 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002609
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002610 /* read updated dcb configuration */
Ariel Eliorad5afc82013-01-01 05:22:26 +00002611 if (IS_PF(bp)) {
2612 bnx2x_dcbx_pmf_update(bp);
2613 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2614 if (bp->link_vars.link_up)
2615 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2616 else
2617 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2618 /* indicate link status */
2619 bnx2x_link_report(bp);
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002620
Ariel Eliorad5afc82013-01-01 05:22:26 +00002621 } else { /* VF */
2622 bp->port.supported[0] |= (SUPPORTED_10baseT_Half |
2623 SUPPORTED_10baseT_Full |
2624 SUPPORTED_100baseT_Half |
2625 SUPPORTED_100baseT_Full |
2626 SUPPORTED_1000baseT_Full |
2627 SUPPORTED_2500baseX_Full |
2628 SUPPORTED_10000baseT_Full |
2629 SUPPORTED_TP |
2630 SUPPORTED_FIBRE |
2631 SUPPORTED_Autoneg |
2632 SUPPORTED_Pause |
2633 SUPPORTED_Asym_Pause);
2634 bp->port.advertising[0] = bp->port.supported[0];
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002635
Ariel Eliorad5afc82013-01-01 05:22:26 +00002636 bp->link_params.bp = bp;
2637 bp->link_params.port = BP_PORT(bp);
2638 bp->link_params.req_duplex[0] = DUPLEX_FULL;
2639 bp->link_params.req_flow_ctrl[0] = BNX2X_FLOW_CTRL_NONE;
2640 bp->link_params.req_line_speed[0] = SPEED_10000;
2641 bp->link_params.speed_cap_mask[0] = 0x7f0000;
2642 bp->link_params.switch_cfg = SWITCH_CFG_10G;
2643 bp->link_vars.mac_type = MAC_TYPE_BMAC;
2644 bp->link_vars.line_speed = SPEED_10000;
2645 bp->link_vars.link_status =
2646 (LINK_STATUS_LINK_UP |
2647 LINK_STATUS_SPEED_AND_DUPLEX_10GTFD);
2648 bp->link_vars.link_up = 1;
2649 bp->link_vars.duplex = DUPLEX_FULL;
2650 bp->link_vars.flow_ctrl = BNX2X_FLOW_CTRL_NONE;
2651 __bnx2x_link_report(bp);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002652 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Ariel Eliorad5afc82013-01-01 05:22:26 +00002653 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002654}
2655
Barak Witkowskia3348722012-04-23 03:04:46 +00002656static int bnx2x_afex_func_update(struct bnx2x *bp, u16 vifid,
2657 u16 vlan_val, u8 allowed_prio)
2658{
Yuval Mintz86564c32013-01-23 03:21:50 +00002659 struct bnx2x_func_state_params func_params = {NULL};
Barak Witkowskia3348722012-04-23 03:04:46 +00002660 struct bnx2x_func_afex_update_params *f_update_params =
2661 &func_params.params.afex_update;
2662
2663 func_params.f_obj = &bp->func_obj;
2664 func_params.cmd = BNX2X_F_CMD_AFEX_UPDATE;
2665
2666 /* no need to wait for RAMROD completion, so don't
2667 * set RAMROD_COMP_WAIT flag
2668 */
2669
2670 f_update_params->vif_id = vifid;
2671 f_update_params->afex_default_vlan = vlan_val;
2672 f_update_params->allowed_priorities = allowed_prio;
2673
2674 /* if ramrod can not be sent, response to MCP immediately */
2675 if (bnx2x_func_state_change(bp, &func_params) < 0)
2676 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
2677
2678 return 0;
2679}
2680
2681static int bnx2x_afex_handle_vif_list_cmd(struct bnx2x *bp, u8 cmd_type,
2682 u16 vif_index, u8 func_bit_map)
2683{
Yuval Mintz86564c32013-01-23 03:21:50 +00002684 struct bnx2x_func_state_params func_params = {NULL};
Barak Witkowskia3348722012-04-23 03:04:46 +00002685 struct bnx2x_func_afex_viflists_params *update_params =
2686 &func_params.params.afex_viflists;
2687 int rc;
2688 u32 drv_msg_code;
2689
2690 /* validate only LIST_SET and LIST_GET are received from switch */
2691 if ((cmd_type != VIF_LIST_RULE_GET) && (cmd_type != VIF_LIST_RULE_SET))
2692 BNX2X_ERR("BUG! afex_handle_vif_list_cmd invalid type 0x%x\n",
2693 cmd_type);
2694
2695 func_params.f_obj = &bp->func_obj;
2696 func_params.cmd = BNX2X_F_CMD_AFEX_VIFLISTS;
2697
2698 /* set parameters according to cmd_type */
2699 update_params->afex_vif_list_command = cmd_type;
Yuval Mintz86564c32013-01-23 03:21:50 +00002700 update_params->vif_list_index = vif_index;
Barak Witkowskia3348722012-04-23 03:04:46 +00002701 update_params->func_bit_map =
2702 (cmd_type == VIF_LIST_RULE_GET) ? 0 : func_bit_map;
2703 update_params->func_to_clear = 0;
2704 drv_msg_code =
2705 (cmd_type == VIF_LIST_RULE_GET) ?
2706 DRV_MSG_CODE_AFEX_LISTGET_ACK :
2707 DRV_MSG_CODE_AFEX_LISTSET_ACK;
2708
2709 /* if ramrod can not be sent, respond to MCP immediately for
2710 * SET and GET requests (other are not triggered from MCP)
2711 */
2712 rc = bnx2x_func_state_change(bp, &func_params);
2713 if (rc < 0)
2714 bnx2x_fw_command(bp, drv_msg_code, 0);
2715
2716 return 0;
2717}
2718
2719static void bnx2x_handle_afex_cmd(struct bnx2x *bp, u32 cmd)
2720{
2721 struct afex_stats afex_stats;
2722 u32 func = BP_ABS_FUNC(bp);
2723 u32 mf_config;
2724 u16 vlan_val;
2725 u32 vlan_prio;
2726 u16 vif_id;
2727 u8 allowed_prio;
2728 u8 vlan_mode;
2729 u32 addr_to_write, vifid, addrs, stats_type, i;
2730
2731 if (cmd & DRV_STATUS_AFEX_LISTGET_REQ) {
2732 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2733 DP(BNX2X_MSG_MCP,
2734 "afex: got MCP req LISTGET_REQ for vifid 0x%x\n", vifid);
2735 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_GET, vifid, 0);
2736 }
2737
2738 if (cmd & DRV_STATUS_AFEX_LISTSET_REQ) {
2739 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2740 addrs = SHMEM2_RD(bp, afex_param2_to_driver[BP_FW_MB_IDX(bp)]);
2741 DP(BNX2X_MSG_MCP,
2742 "afex: got MCP req LISTSET_REQ for vifid 0x%x addrs 0x%x\n",
2743 vifid, addrs);
2744 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_SET, vifid,
2745 addrs);
2746 }
2747
2748 if (cmd & DRV_STATUS_AFEX_STATSGET_REQ) {
2749 addr_to_write = SHMEM2_RD(bp,
2750 afex_scratchpad_addr_to_write[BP_FW_MB_IDX(bp)]);
2751 stats_type = SHMEM2_RD(bp,
2752 afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2753
2754 DP(BNX2X_MSG_MCP,
2755 "afex: got MCP req STATSGET_REQ, write to addr 0x%x\n",
2756 addr_to_write);
2757
2758 bnx2x_afex_collect_stats(bp, (void *)&afex_stats, stats_type);
2759
2760 /* write response to scratchpad, for MCP */
2761 for (i = 0; i < (sizeof(struct afex_stats)/sizeof(u32)); i++)
2762 REG_WR(bp, addr_to_write + i*sizeof(u32),
2763 *(((u32 *)(&afex_stats))+i));
2764
2765 /* send ack message to MCP */
2766 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_STATSGET_ACK, 0);
2767 }
2768
2769 if (cmd & DRV_STATUS_AFEX_VIFSET_REQ) {
2770 mf_config = MF_CFG_RD(bp, func_mf_config[func].config);
2771 bp->mf_config[BP_VN(bp)] = mf_config;
2772 DP(BNX2X_MSG_MCP,
2773 "afex: got MCP req VIFSET_REQ, mf_config 0x%x\n",
2774 mf_config);
2775
2776 /* if VIF_SET is "enabled" */
2777 if (!(mf_config & FUNC_MF_CFG_FUNC_DISABLED)) {
2778 /* set rate limit directly to internal RAM */
2779 struct cmng_init_input cmng_input;
2780 struct rate_shaping_vars_per_vn m_rs_vn;
2781 size_t size = sizeof(struct rate_shaping_vars_per_vn);
2782 u32 addr = BAR_XSTRORM_INTMEM +
2783 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(BP_FUNC(bp));
2784
2785 bp->mf_config[BP_VN(bp)] = mf_config;
2786
2787 bnx2x_calc_vn_max(bp, BP_VN(bp), &cmng_input);
2788 m_rs_vn.vn_counter.rate =
2789 cmng_input.vnic_max_rate[BP_VN(bp)];
2790 m_rs_vn.vn_counter.quota =
2791 (m_rs_vn.vn_counter.rate *
2792 RS_PERIODIC_TIMEOUT_USEC) / 8;
2793
2794 __storm_memset_struct(bp, addr, size, (u32 *)&m_rs_vn);
2795
2796 /* read relevant values from mf_cfg struct in shmem */
2797 vif_id =
2798 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2799 FUNC_MF_CFG_E1HOV_TAG_MASK) >>
2800 FUNC_MF_CFG_E1HOV_TAG_SHIFT;
2801 vlan_val =
2802 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2803 FUNC_MF_CFG_AFEX_VLAN_MASK) >>
2804 FUNC_MF_CFG_AFEX_VLAN_SHIFT;
2805 vlan_prio = (mf_config &
2806 FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK) >>
2807 FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT;
2808 vlan_val |= (vlan_prio << VLAN_PRIO_SHIFT);
2809 vlan_mode =
2810 (MF_CFG_RD(bp,
2811 func_mf_config[func].afex_config) &
2812 FUNC_MF_CFG_AFEX_VLAN_MODE_MASK) >>
2813 FUNC_MF_CFG_AFEX_VLAN_MODE_SHIFT;
2814 allowed_prio =
2815 (MF_CFG_RD(bp,
2816 func_mf_config[func].afex_config) &
2817 FUNC_MF_CFG_AFEX_COS_FILTER_MASK) >>
2818 FUNC_MF_CFG_AFEX_COS_FILTER_SHIFT;
2819
2820 /* send ramrod to FW, return in case of failure */
2821 if (bnx2x_afex_func_update(bp, vif_id, vlan_val,
2822 allowed_prio))
2823 return;
2824
2825 bp->afex_def_vlan_tag = vlan_val;
2826 bp->afex_vlan_mode = vlan_mode;
2827 } else {
2828 /* notify link down because BP->flags is disabled */
2829 bnx2x_link_report(bp);
2830
2831 /* send INVALID VIF ramrod to FW */
2832 bnx2x_afex_func_update(bp, 0xFFFF, 0, 0);
2833
2834 /* Reset the default afex VLAN */
2835 bp->afex_def_vlan_tag = -1;
2836 }
2837 }
2838}
2839
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002840static void bnx2x_pmf_update(struct bnx2x *bp)
2841{
2842 int port = BP_PORT(bp);
2843 u32 val;
2844
2845 bp->port.pmf = 1;
Merav Sicron51c1a582012-03-18 10:33:38 +00002846 DP(BNX2X_MSG_MCP, "pmf %d\n", bp->port.pmf);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002847
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002848 /*
2849 * We need the mb() to ensure the ordering between the writing to
2850 * bp->port.pmf here and reading it from the bnx2x_periodic_task().
2851 */
2852 smp_mb();
2853
2854 /* queue a periodic task */
2855 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
2856
Dmitry Kravkovef018542011-06-14 01:33:57 +00002857 bnx2x_dcbx_pmf_update(bp);
2858
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002859 /* enable nig attention */
David S. Miller8decf862011-09-22 03:23:13 -04002860 val = (0xff0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002861 if (bp->common.int_block == INT_BLOCK_HC) {
2862 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2863 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002864 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002865 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
2866 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
2867 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002868
2869 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002870}
2871
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002872/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002873
2874/* slow path */
2875
2876/*
2877 * General service functions
2878 */
2879
Eilon Greenstein2691d512009-08-12 08:22:08 +00002880/* send the MCP a request, block until there is a reply */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002881u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002882{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002883 int mb_idx = BP_FW_MB_IDX(bp);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002884 u32 seq;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002885 u32 rc = 0;
2886 u32 cnt = 1;
2887 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
2888
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002889 mutex_lock(&bp->fw_mb_mutex);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002890 seq = ++bp->fw_seq;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002891 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_param, param);
2892 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_header, (command | seq));
2893
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00002894 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB param 0x%08x\n",
2895 (command | seq), param);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002896
2897 do {
2898 /* let the FW do it's magic ... */
2899 msleep(delay);
2900
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002901 rc = SHMEM_RD(bp, func_mb[mb_idx].fw_mb_header);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002902
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002903 /* Give the FW up to 5 second (500*10ms) */
2904 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
Eilon Greenstein2691d512009-08-12 08:22:08 +00002905
2906 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
2907 cnt*delay, rc, seq);
2908
2909 /* is this a reply to our command? */
2910 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
2911 rc &= FW_MSG_CODE_MASK;
2912 else {
2913 /* FW BUG! */
2914 BNX2X_ERR("FW failed to respond!\n");
2915 bnx2x_fw_dump(bp);
2916 rc = 0;
2917 }
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002918 mutex_unlock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002919
2920 return rc;
2921}
2922
Eric Dumazet1191cb82012-04-27 21:39:21 +00002923static void storm_memset_func_cfg(struct bnx2x *bp,
2924 struct tstorm_eth_function_common_config *tcfg,
2925 u16 abs_fid)
2926{
2927 size_t size = sizeof(struct tstorm_eth_function_common_config);
2928
2929 u32 addr = BAR_TSTRORM_INTMEM +
2930 TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(abs_fid);
2931
2932 __storm_memset_struct(bp, addr, size, (u32 *)tcfg);
2933}
2934
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002935void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002936{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002937 if (CHIP_IS_E1x(bp)) {
2938 struct tstorm_eth_function_common_config tcfg = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002939
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002940 storm_memset_func_cfg(bp, &tcfg, p->func_id);
2941 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002942
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002943 /* Enable the function in the FW */
2944 storm_memset_vf_to_pf(bp, p->func_id, p->pf_id);
2945 storm_memset_func_en(bp, p->func_id, 1);
2946
2947 /* spq */
2948 if (p->func_flgs & FUNC_FLG_SPQ) {
2949 storm_memset_spq_addr(bp, p->spq_map, p->func_id);
2950 REG_WR(bp, XSEM_REG_FAST_MEMORY +
2951 XSTORM_SPQ_PROD_OFFSET(p->func_id), p->spq_prod);
2952 }
2953}
2954
Ariel Elior6383c0b2011-07-14 08:31:57 +00002955/**
Yuval Mintz16a5fd92013-06-02 00:06:18 +00002956 * bnx2x_get_common_flags - Return common flags
Ariel Elior6383c0b2011-07-14 08:31:57 +00002957 *
2958 * @bp device handle
2959 * @fp queue handle
2960 * @zero_stats TRUE if statistics zeroing is needed
2961 *
2962 * Return the flags that are common for the Tx-only and not normal connections.
2963 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00002964static unsigned long bnx2x_get_common_flags(struct bnx2x *bp,
2965 struct bnx2x_fastpath *fp,
2966 bool zero_stats)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002967{
2968 unsigned long flags = 0;
2969
2970 /* PF driver will always initialize the Queue to an ACTIVE state */
2971 __set_bit(BNX2X_Q_FLG_ACTIVE, &flags);
2972
Ariel Elior6383c0b2011-07-14 08:31:57 +00002973 /* tx only connections collect statistics (on the same index as the
Dmitry Kravkov91226792013-03-11 05:17:52 +00002974 * parent connection). The statistics are zeroed when the parent
2975 * connection is initialized.
Ariel Elior6383c0b2011-07-14 08:31:57 +00002976 */
Barak Witkowski50f0a562011-12-05 21:52:23 +00002977
2978 __set_bit(BNX2X_Q_FLG_STATS, &flags);
2979 if (zero_stats)
2980 __set_bit(BNX2X_Q_FLG_ZERO_STATS, &flags);
2981
Dmitry Kravkov91226792013-03-11 05:17:52 +00002982 __set_bit(BNX2X_Q_FLG_PCSUM_ON_PKT, &flags);
Dmitry Kravkove287a752013-03-21 15:38:24 +00002983 __set_bit(BNX2X_Q_FLG_TUN_INC_INNER_IP_ID, &flags);
Ariel Elior6383c0b2011-07-14 08:31:57 +00002984
Yuval Mintz823e1d92013-01-14 05:11:47 +00002985#ifdef BNX2X_STOP_ON_ERROR
2986 __set_bit(BNX2X_Q_FLG_TX_SEC, &flags);
2987#endif
2988
Ariel Elior6383c0b2011-07-14 08:31:57 +00002989 return flags;
2990}
2991
Eric Dumazet1191cb82012-04-27 21:39:21 +00002992static unsigned long bnx2x_get_q_flags(struct bnx2x *bp,
2993 struct bnx2x_fastpath *fp,
2994 bool leading)
Ariel Elior6383c0b2011-07-14 08:31:57 +00002995{
2996 unsigned long flags = 0;
2997
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002998 /* calculate other queue flags */
2999 if (IS_MF_SD(bp))
3000 __set_bit(BNX2X_Q_FLG_OV, &flags);
3001
Barak Witkowskia3348722012-04-23 03:04:46 +00003002 if (IS_FCOE_FP(fp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003003 __set_bit(BNX2X_Q_FLG_FCOE, &flags);
Barak Witkowskia3348722012-04-23 03:04:46 +00003004 /* For FCoE - force usage of default priority (for afex) */
3005 __set_bit(BNX2X_Q_FLG_FORCE_DEFAULT_PRI, &flags);
3006 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003007
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00003008 if (!fp->disable_tpa) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003009 __set_bit(BNX2X_Q_FLG_TPA, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00003010 __set_bit(BNX2X_Q_FLG_TPA_IPV6, &flags);
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00003011 if (fp->mode == TPA_MODE_GRO)
3012 __set_bit(BNX2X_Q_FLG_TPA_GRO, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00003013 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003014
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003015 if (leading) {
3016 __set_bit(BNX2X_Q_FLG_LEADING_RSS, &flags);
3017 __set_bit(BNX2X_Q_FLG_MCAST, &flags);
3018 }
3019
3020 /* Always set HW VLAN stripping */
3021 __set_bit(BNX2X_Q_FLG_VLAN, &flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003022
Barak Witkowskia3348722012-04-23 03:04:46 +00003023 /* configure silent vlan removal */
3024 if (IS_MF_AFEX(bp))
3025 __set_bit(BNX2X_Q_FLG_SILENT_VLAN_REM, &flags);
3026
Ariel Elior6383c0b2011-07-14 08:31:57 +00003027 return flags | bnx2x_get_common_flags(bp, fp, true);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003028}
3029
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003030static void bnx2x_pf_q_prep_general(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00003031 struct bnx2x_fastpath *fp, struct bnx2x_general_setup_params *gen_init,
3032 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003033{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003034 gen_init->stat_id = bnx2x_stats_id(fp);
3035 gen_init->spcl_id = fp->cl_id;
3036
3037 /* Always use mini-jumbo MTU for FCoE L2 ring */
3038 if (IS_FCOE_FP(fp))
3039 gen_init->mtu = BNX2X_FCOE_MINI_JUMBO_MTU;
3040 else
3041 gen_init->mtu = bp->dev->mtu;
Ariel Elior6383c0b2011-07-14 08:31:57 +00003042
3043 gen_init->cos = cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003044}
3045
3046static void bnx2x_pf_rx_q_prep(struct bnx2x *bp,
3047 struct bnx2x_fastpath *fp, struct rxq_pause_params *pause,
3048 struct bnx2x_rxq_setup_params *rxq_init)
3049{
3050 u8 max_sge = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003051 u16 sge_sz = 0;
3052 u16 tpa_agg_size = 0;
3053
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003054 if (!fp->disable_tpa) {
David S. Miller8decf862011-09-22 03:23:13 -04003055 pause->sge_th_lo = SGE_TH_LO(bp);
3056 pause->sge_th_hi = SGE_TH_HI(bp);
3057
3058 /* validate SGE ring has enough to cross high threshold */
3059 WARN_ON(bp->dropless_fc &&
3060 pause->sge_th_hi + FW_PREFETCH_CNT >
3061 MAX_RX_SGE_CNT * NUM_RX_SGE_PAGES);
3062
Yuval Mintz924d75a2013-01-23 03:21:44 +00003063 tpa_agg_size = TPA_AGG_SIZE;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003064 max_sge = SGE_PAGE_ALIGN(bp->dev->mtu) >>
3065 SGE_PAGE_SHIFT;
3066 max_sge = ((max_sge + PAGES_PER_SGE - 1) &
3067 (~(PAGES_PER_SGE-1))) >> PAGES_PER_SGE_SHIFT;
Yuval Mintz924d75a2013-01-23 03:21:44 +00003068 sge_sz = (u16)min_t(u32, SGE_PAGES, 0xffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003069 }
3070
3071 /* pause - not for e1 */
3072 if (!CHIP_IS_E1(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04003073 pause->bd_th_lo = BD_TH_LO(bp);
3074 pause->bd_th_hi = BD_TH_HI(bp);
3075
3076 pause->rcq_th_lo = RCQ_TH_LO(bp);
3077 pause->rcq_th_hi = RCQ_TH_HI(bp);
3078 /*
3079 * validate that rings have enough entries to cross
3080 * high thresholds
3081 */
3082 WARN_ON(bp->dropless_fc &&
3083 pause->bd_th_hi + FW_PREFETCH_CNT >
3084 bp->rx_ring_size);
3085 WARN_ON(bp->dropless_fc &&
3086 pause->rcq_th_hi + FW_PREFETCH_CNT >
3087 NUM_RCQ_RINGS * MAX_RCQ_DESC_CNT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003088
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003089 pause->pri_map = 1;
3090 }
3091
3092 /* rxq setup */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003093 rxq_init->dscr_map = fp->rx_desc_mapping;
3094 rxq_init->sge_map = fp->rx_sge_mapping;
3095 rxq_init->rcq_map = fp->rx_comp_mapping;
3096 rxq_init->rcq_np_map = fp->rx_comp_mapping + BCM_PAGE_SIZE;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08003097
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003098 /* This should be a maximum number of data bytes that may be
3099 * placed on the BD (not including paddings).
3100 */
Eric Dumazete52fcb22011-11-14 06:05:34 +00003101 rxq_init->buf_sz = fp->rx_buf_size - BNX2X_FW_RX_ALIGN_START -
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003102 BNX2X_FW_RX_ALIGN_END - IP_HEADER_ALIGNMENT_PADDING;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08003103
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003104 rxq_init->cl_qzone_id = fp->cl_qzone_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003105 rxq_init->tpa_agg_sz = tpa_agg_size;
3106 rxq_init->sge_buf_sz = sge_sz;
3107 rxq_init->max_sges_pkt = max_sge;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003108 rxq_init->rss_engine_id = BP_FUNC(bp);
Yuval Mintz259afa12012-03-12 08:53:10 +00003109 rxq_init->mcast_engine_id = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003110
3111 /* Maximum number or simultaneous TPA aggregation for this Queue.
3112 *
Yuval Mintz2de67432013-01-23 03:21:43 +00003113 * For PF Clients it should be the maximum available number.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003114 * VF driver(s) may want to define it to a smaller value.
3115 */
David S. Miller8decf862011-09-22 03:23:13 -04003116 rxq_init->max_tpa_queues = MAX_AGG_QS(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003117
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003118 rxq_init->cache_line_log = BNX2X_RX_ALIGN_SHIFT;
3119 rxq_init->fw_sb_id = fp->fw_sb_id;
3120
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003121 if (IS_FCOE_FP(fp))
3122 rxq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS;
3123 else
Ariel Elior6383c0b2011-07-14 08:31:57 +00003124 rxq_init->sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
Barak Witkowskia3348722012-04-23 03:04:46 +00003125 /* configure silent vlan removal
3126 * if multi function mode is afex, then mask default vlan
3127 */
3128 if (IS_MF_AFEX(bp)) {
3129 rxq_init->silent_removal_value = bp->afex_def_vlan_tag;
3130 rxq_init->silent_removal_mask = VLAN_VID_MASK;
3131 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003132}
3133
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003134static void bnx2x_pf_tx_q_prep(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00003135 struct bnx2x_fastpath *fp, struct bnx2x_txq_setup_params *txq_init,
3136 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003137{
Merav Sicron65565882012-06-19 07:48:26 +00003138 txq_init->dscr_map = fp->txdata_ptr[cos]->tx_desc_mapping;
Ariel Elior6383c0b2011-07-14 08:31:57 +00003139 txq_init->sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS + cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003140 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_NW;
3141 txq_init->fw_sb_id = fp->fw_sb_id;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003142
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003143 /*
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003144 * set the tss leading client id for TX classification ==
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003145 * leading RSS client id
3146 */
3147 txq_init->tss_leading_cl_id = bnx2x_fp(bp, 0, cl_id);
3148
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003149 if (IS_FCOE_FP(fp)) {
3150 txq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS;
3151 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_FCOE;
3152 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003153}
3154
stephen hemminger8d962862010-10-21 07:50:56 +00003155static void bnx2x_pf_init(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003156{
3157 struct bnx2x_func_init_params func_init = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003158 struct event_ring_data eq_data = { {0} };
3159 u16 flags;
3160
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003161 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003162 /* reset IGU PF statistics: MSIX + ATTN */
3163 /* PF */
3164 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
3165 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
3166 (CHIP_MODE_IS_4_PORT(bp) ?
3167 BP_FUNC(bp) : BP_VN(bp))*4, 0);
3168 /* ATTN */
3169 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
3170 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
3171 BNX2X_IGU_STAS_MSG_PF_CNT*4 +
3172 (CHIP_MODE_IS_4_PORT(bp) ?
3173 BP_FUNC(bp) : BP_VN(bp))*4, 0);
3174 }
3175
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003176 /* function setup flags */
3177 flags = (FUNC_FLG_STATS | FUNC_FLG_LEADING | FUNC_FLG_SPQ);
3178
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003179 /* This flag is relevant for E1x only.
3180 * E2 doesn't have a TPA configuration in a function level.
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003181 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003182 flags |= (bp->flags & TPA_ENABLE_FLAG) ? FUNC_FLG_TPA : 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003183
3184 func_init.func_flgs = flags;
3185 func_init.pf_id = BP_FUNC(bp);
3186 func_init.func_id = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003187 func_init.spq_map = bp->spq_mapping;
3188 func_init.spq_prod = bp->spq_prod_idx;
3189
3190 bnx2x_func_init(bp, &func_init);
3191
3192 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
3193
3194 /*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003195 * Congestion management values depend on the link rate
3196 * There is no active link so initial link rate is set to 10 Gbps.
3197 * When the link comes up The congestion management values are
3198 * re-calculated according to the actual link rate.
3199 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003200 bp->link_vars.line_speed = SPEED_10000;
3201 bnx2x_cmng_fns_init(bp, true, bnx2x_get_cmng_fns_mode(bp));
3202
3203 /* Only the PMF sets the HW */
3204 if (bp->port.pmf)
3205 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3206
Yuval Mintz86564c32013-01-23 03:21:50 +00003207 /* init Event Queue - PCI bus guarantees correct endianity*/
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003208 eq_data.base_addr.hi = U64_HI(bp->eq_mapping);
3209 eq_data.base_addr.lo = U64_LO(bp->eq_mapping);
3210 eq_data.producer = bp->eq_prod;
3211 eq_data.index_id = HC_SP_INDEX_EQ_CONS;
3212 eq_data.sb_id = DEF_SB_ID;
3213 storm_memset_eq_data(bp, &eq_data, BP_FUNC(bp));
3214}
3215
Eilon Greenstein2691d512009-08-12 08:22:08 +00003216static void bnx2x_e1h_disable(struct bnx2x *bp)
3217{
3218 int port = BP_PORT(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003219
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003220 bnx2x_tx_disable(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003221
3222 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003223}
3224
3225static void bnx2x_e1h_enable(struct bnx2x *bp)
3226{
3227 int port = BP_PORT(bp);
3228
3229 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
3230
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003231 /* Tx queue should be only re-enabled */
Eilon Greenstein2691d512009-08-12 08:22:08 +00003232 netif_tx_wake_all_queues(bp->dev);
3233
Eilon Greenstein061bc702009-10-15 00:18:47 -07003234 /*
3235 * Should not call netif_carrier_on since it will be called if the link
3236 * is up when checking for link state
3237 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00003238}
3239
Barak Witkowski1d187b32011-12-05 22:41:50 +00003240#define DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED 3
3241
3242static void bnx2x_drv_info_ether_stat(struct bnx2x *bp)
3243{
3244 struct eth_stats_info *ether_stat =
3245 &bp->slowpath->drv_info_to_mcp.ether_stat;
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003246 struct bnx2x_vlan_mac_obj *mac_obj =
3247 &bp->sp_objs->mac_obj;
3248 int i;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003249
Dan Carpenter786fdf02012-10-02 01:47:46 +00003250 strlcpy(ether_stat->version, DRV_MODULE_VERSION,
3251 ETH_STAT_INFO_VERSION_LEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003252
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003253 /* get DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED macs, placing them in the
3254 * mac_local field in ether_stat struct. The base address is offset by 2
3255 * bytes to account for the field being 8 bytes but a mac address is
3256 * only 6 bytes. Likewise, the stride for the get_n_elements function is
3257 * 2 bytes to compensate from the 6 bytes of a mac to the 8 bytes
3258 * allocated by the ether_stat struct, so the macs will land in their
3259 * proper positions.
3260 */
3261 for (i = 0; i < DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED; i++)
3262 memset(ether_stat->mac_local + i, 0,
3263 sizeof(ether_stat->mac_local[0]));
3264 mac_obj->get_n_elements(bp, &bp->sp_objs[0].mac_obj,
3265 DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED,
3266 ether_stat->mac_local + MAC_PAD, MAC_PAD,
3267 ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003268 ether_stat->mtu_size = bp->dev->mtu;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003269 if (bp->dev->features & NETIF_F_RXCSUM)
3270 ether_stat->feature_flags |= FEATURE_ETH_CHKSUM_OFFLOAD_MASK;
3271 if (bp->dev->features & NETIF_F_TSO)
3272 ether_stat->feature_flags |= FEATURE_ETH_LSO_MASK;
3273 ether_stat->feature_flags |= bp->common.boot_mode;
3274
3275 ether_stat->promiscuous_mode = (bp->dev->flags & IFF_PROMISC) ? 1 : 0;
3276
3277 ether_stat->txq_size = bp->tx_ring_size;
3278 ether_stat->rxq_size = bp->rx_ring_size;
3279}
3280
3281static void bnx2x_drv_info_fcoe_stat(struct bnx2x *bp)
3282{
3283 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3284 struct fcoe_stats_info *fcoe_stat =
3285 &bp->slowpath->drv_info_to_mcp.fcoe_stat;
3286
Merav Sicron55c11942012-11-07 00:45:48 +00003287 if (!CNIC_LOADED(bp))
3288 return;
3289
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003290 memcpy(fcoe_stat->mac_local + MAC_PAD, bp->fip_mac, ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003291
3292 fcoe_stat->qos_priority =
3293 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_FCOE];
3294
3295 /* insert FCoE stats from ramrod response */
3296 if (!NO_FCOE(bp)) {
3297 struct tstorm_per_queue_stats *fcoe_q_tstorm_stats =
Merav Sicron65565882012-06-19 07:48:26 +00003298 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
Barak Witkowski1d187b32011-12-05 22:41:50 +00003299 tstorm_queue_statistics;
3300
3301 struct xstorm_per_queue_stats *fcoe_q_xstorm_stats =
Merav Sicron65565882012-06-19 07:48:26 +00003302 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
Barak Witkowski1d187b32011-12-05 22:41:50 +00003303 xstorm_queue_statistics;
3304
3305 struct fcoe_statistics_params *fw_fcoe_stat =
3306 &bp->fw_stats_data->fcoe;
3307
Yuval Mintz86564c32013-01-23 03:21:50 +00003308 ADD_64_LE(fcoe_stat->rx_bytes_hi, LE32_0,
3309 fcoe_stat->rx_bytes_lo,
3310 fw_fcoe_stat->rx_stat0.fcoe_rx_byte_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003311
Yuval Mintz86564c32013-01-23 03:21:50 +00003312 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3313 fcoe_q_tstorm_stats->rcv_ucast_bytes.hi,
3314 fcoe_stat->rx_bytes_lo,
3315 fcoe_q_tstorm_stats->rcv_ucast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003316
Yuval Mintz86564c32013-01-23 03:21:50 +00003317 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3318 fcoe_q_tstorm_stats->rcv_bcast_bytes.hi,
3319 fcoe_stat->rx_bytes_lo,
3320 fcoe_q_tstorm_stats->rcv_bcast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003321
Yuval Mintz86564c32013-01-23 03:21:50 +00003322 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3323 fcoe_q_tstorm_stats->rcv_mcast_bytes.hi,
3324 fcoe_stat->rx_bytes_lo,
3325 fcoe_q_tstorm_stats->rcv_mcast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003326
Yuval Mintz86564c32013-01-23 03:21:50 +00003327 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3328 fcoe_stat->rx_frames_lo,
3329 fw_fcoe_stat->rx_stat0.fcoe_rx_pkt_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003330
Yuval Mintz86564c32013-01-23 03:21:50 +00003331 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3332 fcoe_stat->rx_frames_lo,
3333 fcoe_q_tstorm_stats->rcv_ucast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003334
Yuval Mintz86564c32013-01-23 03:21:50 +00003335 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3336 fcoe_stat->rx_frames_lo,
3337 fcoe_q_tstorm_stats->rcv_bcast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003338
Yuval Mintz86564c32013-01-23 03:21:50 +00003339 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3340 fcoe_stat->rx_frames_lo,
3341 fcoe_q_tstorm_stats->rcv_mcast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003342
Yuval Mintz86564c32013-01-23 03:21:50 +00003343 ADD_64_LE(fcoe_stat->tx_bytes_hi, LE32_0,
3344 fcoe_stat->tx_bytes_lo,
3345 fw_fcoe_stat->tx_stat.fcoe_tx_byte_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003346
Yuval Mintz86564c32013-01-23 03:21:50 +00003347 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3348 fcoe_q_xstorm_stats->ucast_bytes_sent.hi,
3349 fcoe_stat->tx_bytes_lo,
3350 fcoe_q_xstorm_stats->ucast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003351
Yuval Mintz86564c32013-01-23 03:21:50 +00003352 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3353 fcoe_q_xstorm_stats->bcast_bytes_sent.hi,
3354 fcoe_stat->tx_bytes_lo,
3355 fcoe_q_xstorm_stats->bcast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003356
Yuval Mintz86564c32013-01-23 03:21:50 +00003357 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3358 fcoe_q_xstorm_stats->mcast_bytes_sent.hi,
3359 fcoe_stat->tx_bytes_lo,
3360 fcoe_q_xstorm_stats->mcast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003361
Yuval Mintz86564c32013-01-23 03:21:50 +00003362 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3363 fcoe_stat->tx_frames_lo,
3364 fw_fcoe_stat->tx_stat.fcoe_tx_pkt_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003365
Yuval Mintz86564c32013-01-23 03:21:50 +00003366 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3367 fcoe_stat->tx_frames_lo,
3368 fcoe_q_xstorm_stats->ucast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003369
Yuval Mintz86564c32013-01-23 03:21:50 +00003370 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3371 fcoe_stat->tx_frames_lo,
3372 fcoe_q_xstorm_stats->bcast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003373
Yuval Mintz86564c32013-01-23 03:21:50 +00003374 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3375 fcoe_stat->tx_frames_lo,
3376 fcoe_q_xstorm_stats->mcast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003377 }
3378
Barak Witkowski1d187b32011-12-05 22:41:50 +00003379 /* ask L5 driver to add data to the struct */
3380 bnx2x_cnic_notify(bp, CNIC_CTL_FCOE_STATS_GET_CMD);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003381}
3382
3383static void bnx2x_drv_info_iscsi_stat(struct bnx2x *bp)
3384{
3385 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3386 struct iscsi_stats_info *iscsi_stat =
3387 &bp->slowpath->drv_info_to_mcp.iscsi_stat;
3388
Merav Sicron55c11942012-11-07 00:45:48 +00003389 if (!CNIC_LOADED(bp))
3390 return;
3391
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003392 memcpy(iscsi_stat->mac_local + MAC_PAD, bp->cnic_eth_dev.iscsi_mac,
3393 ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003394
3395 iscsi_stat->qos_priority =
3396 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_ISCSI];
3397
Barak Witkowski1d187b32011-12-05 22:41:50 +00003398 /* ask L5 driver to add data to the struct */
3399 bnx2x_cnic_notify(bp, CNIC_CTL_ISCSI_STATS_GET_CMD);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003400}
3401
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003402/* called due to MCP event (on pmf):
3403 * reread new bandwidth configuration
3404 * configure FW
3405 * notify others function about the change
3406 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003407static void bnx2x_config_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003408{
3409 if (bp->link_vars.link_up) {
3410 bnx2x_cmng_fns_init(bp, true, CMNG_FNS_MINMAX);
3411 bnx2x_link_sync_notify(bp);
3412 }
3413 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3414}
3415
Eric Dumazet1191cb82012-04-27 21:39:21 +00003416static void bnx2x_set_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003417{
3418 bnx2x_config_mf_bw(bp);
3419 bnx2x_fw_command(bp, DRV_MSG_CODE_SET_MF_BW_ACK, 0);
3420}
3421
Yuval Mintzc8c60d82012-06-06 17:13:07 +00003422static void bnx2x_handle_eee_event(struct bnx2x *bp)
3423{
3424 DP(BNX2X_MSG_MCP, "EEE - LLDP event\n");
3425 bnx2x_fw_command(bp, DRV_MSG_CODE_EEE_RESULTS_ACK, 0);
3426}
3427
Barak Witkowski1d187b32011-12-05 22:41:50 +00003428static void bnx2x_handle_drv_info_req(struct bnx2x *bp)
3429{
3430 enum drv_info_opcode op_code;
3431 u32 drv_info_ctl = SHMEM2_RD(bp, drv_info_control);
3432
3433 /* if drv_info version supported by MFW doesn't match - send NACK */
3434 if ((drv_info_ctl & DRV_INFO_CONTROL_VER_MASK) != DRV_INFO_CUR_VER) {
3435 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3436 return;
3437 }
3438
3439 op_code = (drv_info_ctl & DRV_INFO_CONTROL_OP_CODE_MASK) >>
3440 DRV_INFO_CONTROL_OP_CODE_SHIFT;
3441
3442 memset(&bp->slowpath->drv_info_to_mcp, 0,
3443 sizeof(union drv_info_to_mcp));
3444
3445 switch (op_code) {
3446 case ETH_STATS_OPCODE:
3447 bnx2x_drv_info_ether_stat(bp);
3448 break;
3449 case FCOE_STATS_OPCODE:
3450 bnx2x_drv_info_fcoe_stat(bp);
3451 break;
3452 case ISCSI_STATS_OPCODE:
3453 bnx2x_drv_info_iscsi_stat(bp);
3454 break;
3455 default:
3456 /* if op code isn't supported - send NACK */
3457 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3458 return;
3459 }
3460
3461 /* if we got drv_info attn from MFW then these fields are defined in
3462 * shmem2 for sure
3463 */
3464 SHMEM2_WR(bp, drv_info_host_addr_lo,
3465 U64_LO(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3466 SHMEM2_WR(bp, drv_info_host_addr_hi,
3467 U64_HI(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3468
3469 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_ACK, 0);
3470}
3471
Eilon Greenstein2691d512009-08-12 08:22:08 +00003472static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event)
3473{
Eilon Greenstein2691d512009-08-12 08:22:08 +00003474 DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003475
3476 if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) {
3477
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003478 /*
3479 * This is the only place besides the function initialization
3480 * where the bp->flags can change so it is done without any
3481 * locks
3482 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003483 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
Merav Sicron51c1a582012-03-18 10:33:38 +00003484 DP(BNX2X_MSG_MCP, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003485 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003486
3487 bnx2x_e1h_disable(bp);
3488 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00003489 DP(BNX2X_MSG_MCP, "mf_cfg function enabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003490 bp->flags &= ~MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003491
3492 bnx2x_e1h_enable(bp);
3493 }
3494 dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF;
3495 }
3496 if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003497 bnx2x_config_mf_bw(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003498 dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION;
3499 }
3500
3501 /* Report results to MCP */
3502 if (dcc_event)
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003503 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003504 else
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003505 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003506}
3507
Michael Chan289129022009-10-10 13:46:53 +00003508/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003509static struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
Michael Chan289129022009-10-10 13:46:53 +00003510{
3511 struct eth_spe *next_spe = bp->spq_prod_bd;
3512
3513 if (bp->spq_prod_bd == bp->spq_last_bd) {
3514 bp->spq_prod_bd = bp->spq;
3515 bp->spq_prod_idx = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00003516 DP(BNX2X_MSG_SP, "end of spq\n");
Michael Chan289129022009-10-10 13:46:53 +00003517 } else {
3518 bp->spq_prod_bd++;
3519 bp->spq_prod_idx++;
3520 }
3521 return next_spe;
3522}
3523
3524/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003525static void bnx2x_sp_prod_update(struct bnx2x *bp)
Michael Chan289129022009-10-10 13:46:53 +00003526{
3527 int func = BP_FUNC(bp);
3528
Vladislav Zolotarov53e51e22011-07-19 01:45:02 +00003529 /*
3530 * Make sure that BD data is updated before writing the producer:
3531 * BD data is written to the memory, the producer is read from the
3532 * memory, thus we need a full memory barrier to ensure the ordering.
3533 */
3534 mb();
Michael Chan289129022009-10-10 13:46:53 +00003535
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003536 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00003537 bp->spq_prod_idx);
Michael Chan289129022009-10-10 13:46:53 +00003538 mmiowb();
3539}
3540
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003541/**
3542 * bnx2x_is_contextless_ramrod - check if the current command ends on EQ
3543 *
3544 * @cmd: command to check
3545 * @cmd_type: command type
3546 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003547static bool bnx2x_is_contextless_ramrod(int cmd, int cmd_type)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003548{
3549 if ((cmd_type == NONE_CONNECTION_TYPE) ||
Ariel Elior6383c0b2011-07-14 08:31:57 +00003550 (cmd == RAMROD_CMD_ID_ETH_FORWARD_SETUP) ||
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003551 (cmd == RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES) ||
3552 (cmd == RAMROD_CMD_ID_ETH_FILTER_RULES) ||
3553 (cmd == RAMROD_CMD_ID_ETH_MULTICAST_RULES) ||
3554 (cmd == RAMROD_CMD_ID_ETH_SET_MAC) ||
3555 (cmd == RAMROD_CMD_ID_ETH_RSS_UPDATE))
3556 return true;
3557 else
3558 return false;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003559}
3560
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003561/**
3562 * bnx2x_sp_post - place a single command on an SP ring
3563 *
3564 * @bp: driver handle
3565 * @command: command to place (e.g. SETUP, FILTER_RULES, etc.)
3566 * @cid: SW CID the command is related to
3567 * @data_hi: command private data address (high 32 bits)
3568 * @data_lo: command private data address (low 32 bits)
3569 * @cmd_type: command type (e.g. NONE, ETH)
3570 *
3571 * SP data is handled as if it's always an address pair, thus data fields are
3572 * not swapped to little endian in upper functions. Instead this function swaps
3573 * data as if it's two u32 fields.
3574 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003575int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003576 u32 data_hi, u32 data_lo, int cmd_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003577{
Michael Chan289129022009-10-10 13:46:53 +00003578 struct eth_spe *spe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003579 u16 type;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003580 bool common = bnx2x_is_contextless_ramrod(command, cmd_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003581
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003582#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00003583 if (unlikely(bp->panic)) {
3584 BNX2X_ERR("Can't post SP when there is panic\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003585 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +00003586 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003587#endif
3588
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003589 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003590
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003591 if (common) {
3592 if (!atomic_read(&bp->eq_spq_left)) {
3593 BNX2X_ERR("BUG! EQ ring full!\n");
3594 spin_unlock_bh(&bp->spq_lock);
3595 bnx2x_panic();
3596 return -EBUSY;
3597 }
3598 } else if (!atomic_read(&bp->cq_spq_left)) {
3599 BNX2X_ERR("BUG! SPQ ring full!\n");
3600 spin_unlock_bh(&bp->spq_lock);
3601 bnx2x_panic();
3602 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003603 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08003604
Michael Chan289129022009-10-10 13:46:53 +00003605 spe = bnx2x_sp_get_next(bp);
3606
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003607 /* CID needs port number to be encoded int it */
Michael Chan289129022009-10-10 13:46:53 +00003608 spe->hdr.conn_and_cmd_data =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003609 cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
3610 HW_CID(bp, cid));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003611
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003612 type = (cmd_type << SPE_HDR_CONN_TYPE_SHIFT) & SPE_HDR_CONN_TYPE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003613
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003614 type |= ((BP_FUNC(bp) << SPE_HDR_FUNCTION_ID_SHIFT) &
3615 SPE_HDR_FUNCTION_ID);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003616
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003617 spe->hdr.type = cpu_to_le16(type);
3618
3619 spe->data.update_data_addr.hi = cpu_to_le32(data_hi);
3620 spe->data.update_data_addr.lo = cpu_to_le32(data_lo);
3621
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003622 /*
3623 * It's ok if the actual decrement is issued towards the memory
3624 * somewhere between the spin_lock and spin_unlock. Thus no
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003625 * more explicit memory barrier is needed.
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003626 */
3627 if (common)
3628 atomic_dec(&bp->eq_spq_left);
3629 else
3630 atomic_dec(&bp->cq_spq_left);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003631
Merav Sicron51c1a582012-03-18 10:33:38 +00003632 DP(BNX2X_MSG_SP,
3633 "SPQE[%x] (%x:%x) (cmd, common?) (%d,%d) hw_cid %x data (%x:%x) type(0x%x) left (CQ, EQ) (%x,%x)\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003634 bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
3635 (u32)(U64_LO(bp->spq_mapping) +
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003636 (void *)bp->spq_prod_bd - (void *)bp->spq), command, common,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003637 HW_CID(bp, cid), data_hi, data_lo, type,
3638 atomic_read(&bp->cq_spq_left), atomic_read(&bp->eq_spq_left));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003639
Michael Chan289129022009-10-10 13:46:53 +00003640 bnx2x_sp_prod_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003641 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003642 return 0;
3643}
3644
3645/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003646static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003647{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003648 u32 j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003649 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003650
3651 might_sleep();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003652 for (j = 0; j < 1000; j++) {
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003653 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, MCPR_ACCESS_LOCK_LOCK);
3654 val = REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK);
3655 if (val & MCPR_ACCESS_LOCK_LOCK)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003656 break;
3657
Yuval Mintz639d65b2013-06-02 00:06:21 +00003658 usleep_range(5000, 10000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003659 }
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003660 if (!(val & MCPR_ACCESS_LOCK_LOCK)) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07003661 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003662 rc = -EBUSY;
3663 }
3664
3665 return rc;
3666}
3667
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003668/* release split MCP access lock register */
3669static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003670{
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003671 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003672}
3673
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003674#define BNX2X_DEF_SB_ATT_IDX 0x0001
3675#define BNX2X_DEF_SB_IDX 0x0002
3676
Eric Dumazet1191cb82012-04-27 21:39:21 +00003677static u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003678{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003679 struct host_sp_status_block *def_sb = bp->def_status_blk;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003680 u16 rc = 0;
3681
3682 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003683 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
3684 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003685 rc |= BNX2X_DEF_SB_ATT_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003686 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003687
3688 if (bp->def_idx != def_sb->sp_sb.running_index) {
3689 bp->def_idx = def_sb->sp_sb.running_index;
3690 rc |= BNX2X_DEF_SB_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003691 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003692
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003693 /* Do not reorder: indices reading should complete before handling */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003694 barrier();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003695 return rc;
3696}
3697
3698/*
3699 * slow path service functions
3700 */
3701
3702static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
3703{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003704 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003705 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
3706 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003707 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
3708 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003709 u32 aeu_mask;
Eilon Greenstein87942b42009-02-12 08:36:49 +00003710 u32 nig_mask = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003711 u32 reg_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003712
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003713 if (bp->attn_state & asserted)
3714 BNX2X_ERR("IGU ERROR\n");
3715
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003716 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
3717 aeu_mask = REG_RD(bp, aeu_addr);
3718
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003719 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003720 aeu_mask, asserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003721 aeu_mask &= ~(asserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003722 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003723
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003724 REG_WR(bp, aeu_addr, aeu_mask);
3725 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003726
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003727 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003728 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003729 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003730
3731 if (asserted & ATTN_HARD_WIRED_MASK) {
3732 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003733
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003734 bnx2x_acquire_phy_lock(bp);
3735
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003736 /* save nig interrupt mask */
Eilon Greenstein87942b42009-02-12 08:36:49 +00003737 nig_mask = REG_RD(bp, nig_int_mask_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003738
Yaniv Rosner361c3912011-06-14 01:33:19 +00003739 /* If nig_mask is not set, no need to call the update
3740 * function.
3741 */
3742 if (nig_mask) {
3743 REG_WR(bp, nig_int_mask_addr, 0);
3744
3745 bnx2x_link_attn(bp);
3746 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003747
3748 /* handle unicore attn? */
3749 }
3750 if (asserted & ATTN_SW_TIMER_4_FUNC)
3751 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
3752
3753 if (asserted & GPIO_2_FUNC)
3754 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
3755
3756 if (asserted & GPIO_3_FUNC)
3757 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
3758
3759 if (asserted & GPIO_4_FUNC)
3760 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
3761
3762 if (port == 0) {
3763 if (asserted & ATTN_GENERAL_ATTN_1) {
3764 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
3765 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
3766 }
3767 if (asserted & ATTN_GENERAL_ATTN_2) {
3768 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
3769 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
3770 }
3771 if (asserted & ATTN_GENERAL_ATTN_3) {
3772 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
3773 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
3774 }
3775 } else {
3776 if (asserted & ATTN_GENERAL_ATTN_4) {
3777 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
3778 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
3779 }
3780 if (asserted & ATTN_GENERAL_ATTN_5) {
3781 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
3782 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
3783 }
3784 if (asserted & ATTN_GENERAL_ATTN_6) {
3785 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
3786 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
3787 }
3788 }
3789
3790 } /* if hardwired */
3791
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003792 if (bp->common.int_block == INT_BLOCK_HC)
3793 reg_addr = (HC_REG_COMMAND_REG + port*32 +
3794 COMMAND_REG_ATTN_BITS_SET);
3795 else
3796 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_SET_UPPER*8);
3797
3798 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", asserted,
3799 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
3800 REG_WR(bp, reg_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003801
3802 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003803 if (asserted & ATTN_NIG_FOR_FUNC) {
Yaniv Rosner27c11512012-12-02 04:05:54 +00003804 /* Verify that IGU ack through BAR was written before restoring
3805 * NIG mask. This loop should exit after 2-3 iterations max.
3806 */
3807 if (bp->common.int_block != INT_BLOCK_HC) {
3808 u32 cnt = 0, igu_acked;
3809 do {
3810 igu_acked = REG_RD(bp,
3811 IGU_REG_ATTENTION_ACK_BITS);
3812 } while (((igu_acked & ATTN_NIG_FOR_FUNC) == 0) &&
3813 (++cnt < MAX_IGU_ATTN_ACK_TO));
3814 if (!igu_acked)
3815 DP(NETIF_MSG_HW,
3816 "Failed to verify IGU ack on time\n");
3817 barrier();
3818 }
Eilon Greenstein87942b42009-02-12 08:36:49 +00003819 REG_WR(bp, nig_int_mask_addr, nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003820 bnx2x_release_phy_lock(bp);
3821 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003822}
3823
Eric Dumazet1191cb82012-04-27 21:39:21 +00003824static void bnx2x_fan_failure(struct bnx2x *bp)
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003825{
3826 int port = BP_PORT(bp);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003827 u32 ext_phy_config;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003828 /* mark the failure */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003829 ext_phy_config =
3830 SHMEM_RD(bp,
3831 dev_info.port_hw_config[port].external_phy_config);
3832
3833 ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
3834 ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003835 SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003836 ext_phy_config);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003837
3838 /* log the failure */
Merav Sicron51c1a582012-03-18 10:33:38 +00003839 netdev_err(bp->dev, "Fan Failure on Network Controller has caused the driver to shutdown the card to prevent permanent damage.\n"
3840 "Please contact OEM Support for assistance\n");
Ariel Elior83048592011-11-13 04:34:29 +00003841
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003842 /* Schedule device reset (unload)
Ariel Elior83048592011-11-13 04:34:29 +00003843 * This is due to some boards consuming sufficient power when driver is
3844 * up to overheat if fan fails.
3845 */
3846 smp_mb__before_clear_bit();
3847 set_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state);
3848 smp_mb__after_clear_bit();
3849 schedule_delayed_work(&bp->sp_rtnl_task, 0);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003850}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00003851
Eric Dumazet1191cb82012-04-27 21:39:21 +00003852static void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003853{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003854 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003855 int reg_offset;
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003856 u32 val;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003857
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003858 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
3859 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003860
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003861 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003862
3863 val = REG_RD(bp, reg_offset);
3864 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
3865 REG_WR(bp, reg_offset, val);
3866
3867 BNX2X_ERR("SPIO5 hw attention\n");
3868
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003869 /* Fan failure attention */
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003870 bnx2x_hw_reset_phy(&bp->link_params);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003871 bnx2x_fan_failure(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003872 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003873
Yaniv Rosner3deb8162011-06-14 01:34:33 +00003874 if ((attn & bp->link_vars.aeu_int_mask) && bp->port.pmf) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00003875 bnx2x_acquire_phy_lock(bp);
3876 bnx2x_handle_module_detect_int(&bp->link_params);
3877 bnx2x_release_phy_lock(bp);
3878 }
3879
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003880 if (attn & HW_INTERRUT_ASSERT_SET_0) {
3881
3882 val = REG_RD(bp, reg_offset);
3883 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
3884 REG_WR(bp, reg_offset, val);
3885
3886 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003887 (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003888 bnx2x_panic();
3889 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003890}
3891
Eric Dumazet1191cb82012-04-27 21:39:21 +00003892static void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003893{
3894 u32 val;
3895
Eilon Greenstein0626b892009-02-12 08:38:14 +00003896 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003897
3898 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
3899 BNX2X_ERR("DB hw attention 0x%x\n", val);
3900 /* DORQ discard attention */
3901 if (val & 0x2)
3902 BNX2X_ERR("FATAL error from DORQ\n");
3903 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003904
3905 if (attn & HW_INTERRUT_ASSERT_SET_1) {
3906
3907 int port = BP_PORT(bp);
3908 int reg_offset;
3909
3910 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
3911 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
3912
3913 val = REG_RD(bp, reg_offset);
3914 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
3915 REG_WR(bp, reg_offset, val);
3916
3917 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003918 (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003919 bnx2x_panic();
3920 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003921}
3922
Eric Dumazet1191cb82012-04-27 21:39:21 +00003923static void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003924{
3925 u32 val;
3926
3927 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
3928
3929 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
3930 BNX2X_ERR("CFC hw attention 0x%x\n", val);
3931 /* CFC error attention */
3932 if (val & 0x2)
3933 BNX2X_ERR("FATAL error from CFC\n");
3934 }
3935
3936 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003937 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003938 BNX2X_ERR("PXP hw attention-0 0x%x\n", val);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003939 /* RQ_USDMDP_FIFO_OVERFLOW */
3940 if (val & 0x18000)
3941 BNX2X_ERR("FATAL error from PXP\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003942
3943 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003944 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_1);
3945 BNX2X_ERR("PXP hw attention-1 0x%x\n", val);
3946 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003947 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003948
3949 if (attn & HW_INTERRUT_ASSERT_SET_2) {
3950
3951 int port = BP_PORT(bp);
3952 int reg_offset;
3953
3954 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
3955 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
3956
3957 val = REG_RD(bp, reg_offset);
3958 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
3959 REG_WR(bp, reg_offset, val);
3960
3961 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003962 (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003963 bnx2x_panic();
3964 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003965}
3966
Eric Dumazet1191cb82012-04-27 21:39:21 +00003967static void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003968{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003969 u32 val;
3970
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003971 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
3972
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003973 if (attn & BNX2X_PMF_LINK_ASSERT) {
3974 int func = BP_FUNC(bp);
3975
3976 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
Barak Witkowskia3348722012-04-23 03:04:46 +00003977 bnx2x_read_mf_cfg(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003978 bp->mf_config[BP_VN(bp)] = MF_CFG_RD(bp,
3979 func_mf_config[BP_ABS_FUNC(bp)].config);
3980 val = SHMEM_RD(bp,
3981 func_mb[BP_FW_MB_IDX(bp)].drv_status);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003982 if (val & DRV_STATUS_DCC_EVENT_MASK)
3983 bnx2x_dcc_event(bp,
3984 (val & DRV_STATUS_DCC_EVENT_MASK));
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003985
3986 if (val & DRV_STATUS_SET_MF_BW)
3987 bnx2x_set_mf_bw(bp);
3988
Barak Witkowski1d187b32011-12-05 22:41:50 +00003989 if (val & DRV_STATUS_DRV_INFO_REQ)
3990 bnx2x_handle_drv_info_req(bp);
Ariel Eliord16132c2013-01-01 05:22:42 +00003991
3992 if (val & DRV_STATUS_VF_DISABLED)
3993 bnx2x_vf_handle_flr_event(bp);
3994
Eilon Greenstein2691d512009-08-12 08:22:08 +00003995 if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003996 bnx2x_pmf_update(bp);
3997
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003998 if (bp->port.pmf &&
Shmulik Ravid785b9b12010-12-30 06:27:03 +00003999 (val & DRV_STATUS_DCBX_NEGOTIATION_RESULTS) &&
4000 bp->dcbx_enabled > 0)
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004001 /* start dcbx state machine */
4002 bnx2x_dcbx_set_params(bp,
4003 BNX2X_DCBX_STATE_NEG_RECEIVED);
Barak Witkowskia3348722012-04-23 03:04:46 +00004004 if (val & DRV_STATUS_AFEX_EVENT_MASK)
4005 bnx2x_handle_afex_cmd(bp,
4006 val & DRV_STATUS_AFEX_EVENT_MASK);
Yuval Mintzc8c60d82012-06-06 17:13:07 +00004007 if (val & DRV_STATUS_EEE_NEGOTIATION_RESULTS)
4008 bnx2x_handle_eee_event(bp);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00004009 if (bp->link_vars.periodic_flags &
4010 PERIODIC_FLAGS_LINK_EVENT) {
4011 /* sync with link */
4012 bnx2x_acquire_phy_lock(bp);
4013 bp->link_vars.periodic_flags &=
4014 ~PERIODIC_FLAGS_LINK_EVENT;
4015 bnx2x_release_phy_lock(bp);
4016 if (IS_MF(bp))
4017 bnx2x_link_sync_notify(bp);
4018 bnx2x_link_report(bp);
4019 }
4020 /* Always call it here: bnx2x_link_report() will
4021 * prevent the link indication duplication.
4022 */
4023 bnx2x__link_status_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004024 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004025
4026 BNX2X_ERR("MC assert!\n");
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004027 bnx2x_mc_assert(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004028 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
4029 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
4030 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
4031 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
4032 bnx2x_panic();
4033
4034 } else if (attn & BNX2X_MCP_ASSERT) {
4035
4036 BNX2X_ERR("MCP assert!\n");
4037 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004038 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004039
4040 } else
4041 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
4042 }
4043
4044 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004045 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
4046 if (attn & BNX2X_GRC_TIMEOUT) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004047 val = CHIP_IS_E1(bp) ? 0 :
4048 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004049 BNX2X_ERR("GRC time-out 0x%08x\n", val);
4050 }
4051 if (attn & BNX2X_GRC_RSV) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004052 val = CHIP_IS_E1(bp) ? 0 :
4053 REG_RD(bp, MISC_REG_GRC_RSV_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004054 BNX2X_ERR("GRC reserved 0x%08x\n", val);
4055 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004056 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004057 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004058}
4059
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004060/*
4061 * Bits map:
4062 * 0-7 - Engine0 load counter.
4063 * 8-15 - Engine1 load counter.
4064 * 16 - Engine0 RESET_IN_PROGRESS bit.
4065 * 17 - Engine1 RESET_IN_PROGRESS bit.
4066 * 18 - Engine0 ONE_IS_LOADED. Set when there is at least one active function
4067 * on the engine
4068 * 19 - Engine1 ONE_IS_LOADED.
4069 * 20 - Chip reset flow bit. When set none-leader must wait for both engines
4070 * leader to complete (check for both RESET_IN_PROGRESS bits and not for
4071 * just the one belonging to its engine).
4072 *
4073 */
4074#define BNX2X_RECOVERY_GLOB_REG MISC_REG_GENERIC_POR_1
4075
4076#define BNX2X_PATH0_LOAD_CNT_MASK 0x000000ff
4077#define BNX2X_PATH0_LOAD_CNT_SHIFT 0
4078#define BNX2X_PATH1_LOAD_CNT_MASK 0x0000ff00
4079#define BNX2X_PATH1_LOAD_CNT_SHIFT 8
4080#define BNX2X_PATH0_RST_IN_PROG_BIT 0x00010000
4081#define BNX2X_PATH1_RST_IN_PROG_BIT 0x00020000
4082#define BNX2X_GLOBAL_RESET_BIT 0x00040000
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00004083
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004084/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004085 * Set the GLOBAL_RESET bit.
4086 *
4087 * Should be run under rtnl lock
4088 */
4089void bnx2x_set_reset_global(struct bnx2x *bp)
4090{
Ariel Eliorf16da432012-01-26 06:01:50 +00004091 u32 val;
4092 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4093 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004094 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val | BNX2X_GLOBAL_RESET_BIT);
Ariel Eliorf16da432012-01-26 06:01:50 +00004095 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004096}
4097
4098/*
4099 * Clear the GLOBAL_RESET bit.
4100 *
4101 * Should be run under rtnl lock
4102 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004103static void bnx2x_clear_reset_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004104{
Ariel Eliorf16da432012-01-26 06:01:50 +00004105 u32 val;
4106 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4107 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004108 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~BNX2X_GLOBAL_RESET_BIT));
Ariel Eliorf16da432012-01-26 06:01:50 +00004109 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004110}
4111
4112/*
4113 * Checks the GLOBAL_RESET bit.
4114 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004115 * should be run under rtnl lock
4116 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004117static bool bnx2x_reset_is_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004118{
Yuval Mintz3cdeec22013-06-02 00:06:19 +00004119 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004120
4121 DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
4122 return (val & BNX2X_GLOBAL_RESET_BIT) ? true : false;
4123}
4124
4125/*
4126 * Clear RESET_IN_PROGRESS bit for the current engine.
4127 *
4128 * Should be run under rtnl lock
4129 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004130static void bnx2x_set_reset_done(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004131{
Ariel Eliorf16da432012-01-26 06:01:50 +00004132 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004133 u32 bit = BP_PATH(bp) ?
4134 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00004135 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4136 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004137
4138 /* Clear the bit */
4139 val &= ~bit;
4140 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004141
4142 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004143}
4144
4145/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004146 * Set RESET_IN_PROGRESS for the current engine.
4147 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004148 * should be run under rtnl lock
4149 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004150void bnx2x_set_reset_in_progress(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004151{
Ariel Eliorf16da432012-01-26 06:01:50 +00004152 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004153 u32 bit = BP_PATH(bp) ?
4154 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00004155 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4156 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004157
4158 /* Set the bit */
4159 val |= bit;
4160 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004161 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004162}
4163
4164/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004165 * Checks the RESET_IN_PROGRESS bit for the given engine.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004166 * should be run under rtnl lock
4167 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004168bool bnx2x_reset_is_done(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004169{
Yuval Mintz3cdeec22013-06-02 00:06:19 +00004170 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004171 u32 bit = engine ?
4172 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
4173
4174 /* return false if bit is set */
4175 return (val & bit) ? false : true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004176}
4177
4178/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004179 * set pf load for the current pf.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004180 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004181 * should be run under rtnl lock
4182 */
Ariel Elior889b9af2012-01-26 06:01:51 +00004183void bnx2x_set_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004184{
Ariel Eliorf16da432012-01-26 06:01:50 +00004185 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004186 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4187 BNX2X_PATH0_LOAD_CNT_MASK;
4188 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4189 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004190
Ariel Eliorf16da432012-01-26 06:01:50 +00004191 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4192 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4193
Merav Sicron51c1a582012-03-18 10:33:38 +00004194 DP(NETIF_MSG_IFUP, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004195
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004196 /* get the current counter value */
4197 val1 = (val & mask) >> shift;
4198
Ariel Elior889b9af2012-01-26 06:01:51 +00004199 /* set bit of that PF */
4200 val1 |= (1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004201
4202 /* clear the old value */
4203 val &= ~mask;
4204
4205 /* set the new one */
4206 val |= ((val1 << shift) & mask);
4207
4208 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004209 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004210}
4211
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004212/**
Ariel Elior889b9af2012-01-26 06:01:51 +00004213 * bnx2x_clear_pf_load - clear pf load mark
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004214 *
4215 * @bp: driver handle
4216 *
4217 * Should be run under rtnl lock.
4218 * Decrements the load counter for the current engine. Returns
Ariel Elior889b9af2012-01-26 06:01:51 +00004219 * whether other functions are still loaded
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004220 */
Ariel Elior889b9af2012-01-26 06:01:51 +00004221bool bnx2x_clear_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004222{
Ariel Eliorf16da432012-01-26 06:01:50 +00004223 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004224 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4225 BNX2X_PATH0_LOAD_CNT_MASK;
4226 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4227 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004228
Ariel Eliorf16da432012-01-26 06:01:50 +00004229 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4230 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Merav Sicron51c1a582012-03-18 10:33:38 +00004231 DP(NETIF_MSG_IFDOWN, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004232
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004233 /* get the current counter value */
4234 val1 = (val & mask) >> shift;
4235
Ariel Elior889b9af2012-01-26 06:01:51 +00004236 /* clear bit of that PF */
4237 val1 &= ~(1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004238
4239 /* clear the old value */
4240 val &= ~mask;
4241
4242 /* set the new one */
4243 val |= ((val1 << shift) & mask);
4244
4245 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004246 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4247 return val1 != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004248}
4249
4250/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004251 * Read the load status for the current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004252 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004253 * should be run under rtnl lock
4254 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004255static bool bnx2x_get_load_status(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004256{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004257 u32 mask = (engine ? BNX2X_PATH1_LOAD_CNT_MASK :
4258 BNX2X_PATH0_LOAD_CNT_MASK);
4259 u32 shift = (engine ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4260 BNX2X_PATH0_LOAD_CNT_SHIFT);
4261 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4262
Merav Sicron51c1a582012-03-18 10:33:38 +00004263 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "GLOB_REG=0x%08x\n", val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004264
4265 val = (val & mask) >> shift;
4266
Merav Sicron51c1a582012-03-18 10:33:38 +00004267 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "load mask for engine %d = 0x%x\n",
4268 engine, val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004269
Ariel Elior889b9af2012-01-26 06:01:51 +00004270 return val != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004271}
4272
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004273static void _print_parity(struct bnx2x *bp, u32 reg)
4274{
4275 pr_cont(" [0x%08x] ", REG_RD(bp, reg));
4276}
4277
Eric Dumazet1191cb82012-04-27 21:39:21 +00004278static void _print_next_block(int idx, const char *blk)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004279{
Joe Perchesf1deab52011-08-14 12:16:21 +00004280 pr_cont("%s%s", idx ? ", " : "", blk);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004281}
4282
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004283static int bnx2x_check_blocks_with_parity0(struct bnx2x *bp, u32 sig,
4284 int par_num, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004285{
4286 int i = 0;
4287 u32 cur_bit = 0;
4288 for (i = 0; sig; i++) {
4289 cur_bit = ((u32)0x1 << i);
4290 if (sig & cur_bit) {
4291 switch (cur_bit) {
4292 case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004293 if (print) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004294 _print_next_block(par_num++, "BRB");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004295 _print_parity(bp,
4296 BRB1_REG_BRB1_PRTY_STS);
4297 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004298 break;
4299 case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004300 if (print) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004301 _print_next_block(par_num++, "PARSER");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004302 _print_parity(bp, PRS_REG_PRS_PRTY_STS);
4303 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004304 break;
4305 case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004306 if (print) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004307 _print_next_block(par_num++, "TSDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004308 _print_parity(bp,
4309 TSDM_REG_TSDM_PRTY_STS);
4310 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004311 break;
4312 case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004313 if (print) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004314 _print_next_block(par_num++,
4315 "SEARCHER");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004316 _print_parity(bp, SRC_REG_SRC_PRTY_STS);
4317 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004318 break;
4319 case AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004320 if (print) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004321 _print_next_block(par_num++, "TCM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004322 _print_parity(bp,
4323 TCM_REG_TCM_PRTY_STS);
4324 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004325 break;
4326 case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004327 if (print) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004328 _print_next_block(par_num++, "TSEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004329 _print_parity(bp,
4330 TSEM_REG_TSEM_PRTY_STS_0);
4331 _print_parity(bp,
4332 TSEM_REG_TSEM_PRTY_STS_1);
4333 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004334 break;
4335 case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004336 if (print) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004337 _print_next_block(par_num++, "XPB");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004338 _print_parity(bp, GRCBASE_XPB +
4339 PB_REG_PB_PRTY_STS);
4340 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004341 break;
4342 }
4343
4344 /* Clear the bit */
4345 sig &= ~cur_bit;
4346 }
4347 }
4348
4349 return par_num;
4350}
4351
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004352static int bnx2x_check_blocks_with_parity1(struct bnx2x *bp, u32 sig,
4353 int par_num, bool *global,
4354 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004355{
4356 int i = 0;
4357 u32 cur_bit = 0;
4358 for (i = 0; sig; i++) {
4359 cur_bit = ((u32)0x1 << i);
4360 if (sig & cur_bit) {
4361 switch (cur_bit) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004362 case AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004363 if (print) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004364 _print_next_block(par_num++, "PBF");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004365 _print_parity(bp, PBF_REG_PBF_PRTY_STS);
4366 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004367 break;
4368 case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004369 if (print) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004370 _print_next_block(par_num++, "QM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004371 _print_parity(bp, QM_REG_QM_PRTY_STS);
4372 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004373 break;
4374 case AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004375 if (print) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004376 _print_next_block(par_num++, "TM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004377 _print_parity(bp, TM_REG_TM_PRTY_STS);
4378 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004379 break;
4380 case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004381 if (print) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004382 _print_next_block(par_num++, "XSDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004383 _print_parity(bp,
4384 XSDM_REG_XSDM_PRTY_STS);
4385 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004386 break;
4387 case AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004388 if (print) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004389 _print_next_block(par_num++, "XCM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004390 _print_parity(bp, XCM_REG_XCM_PRTY_STS);
4391 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004392 break;
4393 case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004394 if (print) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004395 _print_next_block(par_num++, "XSEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004396 _print_parity(bp,
4397 XSEM_REG_XSEM_PRTY_STS_0);
4398 _print_parity(bp,
4399 XSEM_REG_XSEM_PRTY_STS_1);
4400 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004401 break;
4402 case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004403 if (print) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004404 _print_next_block(par_num++,
4405 "DOORBELLQ");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004406 _print_parity(bp,
4407 DORQ_REG_DORQ_PRTY_STS);
4408 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004409 break;
4410 case AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004411 if (print) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004412 _print_next_block(par_num++, "NIG");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004413 if (CHIP_IS_E1x(bp)) {
4414 _print_parity(bp,
4415 NIG_REG_NIG_PRTY_STS);
4416 } else {
4417 _print_parity(bp,
4418 NIG_REG_NIG_PRTY_STS_0);
4419 _print_parity(bp,
4420 NIG_REG_NIG_PRTY_STS_1);
4421 }
4422 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004423 break;
4424 case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004425 if (print)
4426 _print_next_block(par_num++,
4427 "VAUX PCI CORE");
4428 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004429 break;
4430 case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004431 if (print) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004432 _print_next_block(par_num++, "DEBUG");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004433 _print_parity(bp, DBG_REG_DBG_PRTY_STS);
4434 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004435 break;
4436 case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004437 if (print) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004438 _print_next_block(par_num++, "USDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004439 _print_parity(bp,
4440 USDM_REG_USDM_PRTY_STS);
4441 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004442 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004443 case AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004444 if (print) {
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004445 _print_next_block(par_num++, "UCM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004446 _print_parity(bp, UCM_REG_UCM_PRTY_STS);
4447 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004448 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004449 case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004450 if (print) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004451 _print_next_block(par_num++, "USEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004452 _print_parity(bp,
4453 USEM_REG_USEM_PRTY_STS_0);
4454 _print_parity(bp,
4455 USEM_REG_USEM_PRTY_STS_1);
4456 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004457 break;
4458 case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004459 if (print) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004460 _print_next_block(par_num++, "UPB");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004461 _print_parity(bp, GRCBASE_UPB +
4462 PB_REG_PB_PRTY_STS);
4463 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004464 break;
4465 case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004466 if (print) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004467 _print_next_block(par_num++, "CSDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004468 _print_parity(bp,
4469 CSDM_REG_CSDM_PRTY_STS);
4470 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004471 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004472 case AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004473 if (print) {
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004474 _print_next_block(par_num++, "CCM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004475 _print_parity(bp, CCM_REG_CCM_PRTY_STS);
4476 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004477 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004478 }
4479
4480 /* Clear the bit */
4481 sig &= ~cur_bit;
4482 }
4483 }
4484
4485 return par_num;
4486}
4487
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004488static int bnx2x_check_blocks_with_parity2(struct bnx2x *bp, u32 sig,
4489 int par_num, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004490{
4491 int i = 0;
4492 u32 cur_bit = 0;
4493 for (i = 0; sig; i++) {
4494 cur_bit = ((u32)0x1 << i);
4495 if (sig & cur_bit) {
4496 switch (cur_bit) {
4497 case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004498 if (print) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004499 _print_next_block(par_num++, "CSEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004500 _print_parity(bp,
4501 CSEM_REG_CSEM_PRTY_STS_0);
4502 _print_parity(bp,
4503 CSEM_REG_CSEM_PRTY_STS_1);
4504 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004505 break;
4506 case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004507 if (print) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004508 _print_next_block(par_num++, "PXP");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004509 _print_parity(bp, PXP_REG_PXP_PRTY_STS);
4510 _print_parity(bp,
4511 PXP2_REG_PXP2_PRTY_STS_0);
4512 _print_parity(bp,
4513 PXP2_REG_PXP2_PRTY_STS_1);
4514 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004515 break;
4516 case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004517 if (print)
4518 _print_next_block(par_num++,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004519 "PXPPCICLOCKCLIENT");
4520 break;
4521 case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004522 if (print) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004523 _print_next_block(par_num++, "CFC");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004524 _print_parity(bp,
4525 CFC_REG_CFC_PRTY_STS);
4526 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004527 break;
4528 case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004529 if (print) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004530 _print_next_block(par_num++, "CDU");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004531 _print_parity(bp, CDU_REG_CDU_PRTY_STS);
4532 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004533 break;
4534 case AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004535 if (print) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004536 _print_next_block(par_num++, "DMAE");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004537 _print_parity(bp,
4538 DMAE_REG_DMAE_PRTY_STS);
4539 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004540 break;
4541 case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004542 if (print) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004543 _print_next_block(par_num++, "IGU");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004544 if (CHIP_IS_E1x(bp))
4545 _print_parity(bp,
4546 HC_REG_HC_PRTY_STS);
4547 else
4548 _print_parity(bp,
4549 IGU_REG_IGU_PRTY_STS);
4550 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004551 break;
4552 case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004553 if (print) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004554 _print_next_block(par_num++, "MISC");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004555 _print_parity(bp,
4556 MISC_REG_MISC_PRTY_STS);
4557 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004558 break;
4559 }
4560
4561 /* Clear the bit */
4562 sig &= ~cur_bit;
4563 }
4564 }
4565
4566 return par_num;
4567}
4568
Eric Dumazet1191cb82012-04-27 21:39:21 +00004569static int bnx2x_check_blocks_with_parity3(u32 sig, int par_num,
4570 bool *global, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004571{
4572 int i = 0;
4573 u32 cur_bit = 0;
4574 for (i = 0; sig; i++) {
4575 cur_bit = ((u32)0x1 << i);
4576 if (sig & cur_bit) {
4577 switch (cur_bit) {
4578 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004579 if (print)
4580 _print_next_block(par_num++, "MCP ROM");
4581 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004582 break;
4583 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004584 if (print)
4585 _print_next_block(par_num++,
4586 "MCP UMP RX");
4587 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004588 break;
4589 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004590 if (print)
4591 _print_next_block(par_num++,
4592 "MCP UMP TX");
4593 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004594 break;
4595 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004596 if (print)
4597 _print_next_block(par_num++,
4598 "MCP SCPAD");
4599 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004600 break;
4601 }
4602
4603 /* Clear the bit */
4604 sig &= ~cur_bit;
4605 }
4606 }
4607
4608 return par_num;
4609}
4610
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004611static int bnx2x_check_blocks_with_parity4(struct bnx2x *bp, u32 sig,
4612 int par_num, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004613{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004614 int i = 0;
4615 u32 cur_bit = 0;
4616 for (i = 0; sig; i++) {
4617 cur_bit = ((u32)0x1 << i);
4618 if (sig & cur_bit) {
4619 switch (cur_bit) {
4620 case AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004621 if (print) {
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004622 _print_next_block(par_num++, "PGLUE_B");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004623 _print_parity(bp,
4624 PGLUE_B_REG_PGLUE_B_PRTY_STS);
4625 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004626 break;
4627 case AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004628 if (print) {
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004629 _print_next_block(par_num++, "ATC");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004630 _print_parity(bp,
4631 ATC_REG_ATC_PRTY_STS);
4632 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004633 break;
4634 }
4635
4636 /* Clear the bit */
4637 sig &= ~cur_bit;
4638 }
4639 }
4640
4641 return par_num;
4642}
4643
Eric Dumazet1191cb82012-04-27 21:39:21 +00004644static bool bnx2x_parity_attn(struct bnx2x *bp, bool *global, bool print,
4645 u32 *sig)
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004646{
4647 if ((sig[0] & HW_PRTY_ASSERT_SET_0) ||
4648 (sig[1] & HW_PRTY_ASSERT_SET_1) ||
4649 (sig[2] & HW_PRTY_ASSERT_SET_2) ||
4650 (sig[3] & HW_PRTY_ASSERT_SET_3) ||
4651 (sig[4] & HW_PRTY_ASSERT_SET_4)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004652 int par_num = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00004653 DP(NETIF_MSG_HW, "Was parity error: HW block parity attention:\n"
4654 "[0]:0x%08x [1]:0x%08x [2]:0x%08x [3]:0x%08x [4]:0x%08x\n",
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004655 sig[0] & HW_PRTY_ASSERT_SET_0,
4656 sig[1] & HW_PRTY_ASSERT_SET_1,
4657 sig[2] & HW_PRTY_ASSERT_SET_2,
4658 sig[3] & HW_PRTY_ASSERT_SET_3,
4659 sig[4] & HW_PRTY_ASSERT_SET_4);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004660 if (print)
4661 netdev_err(bp->dev,
4662 "Parity errors detected in blocks: ");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004663 par_num = bnx2x_check_blocks_with_parity0(bp,
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004664 sig[0] & HW_PRTY_ASSERT_SET_0, par_num, print);
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004665 par_num = bnx2x_check_blocks_with_parity1(bp,
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004666 sig[1] & HW_PRTY_ASSERT_SET_1, par_num, global, print);
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004667 par_num = bnx2x_check_blocks_with_parity2(bp,
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004668 sig[2] & HW_PRTY_ASSERT_SET_2, par_num, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004669 par_num = bnx2x_check_blocks_with_parity3(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004670 sig[3] & HW_PRTY_ASSERT_SET_3, par_num, global, print);
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004671 par_num = bnx2x_check_blocks_with_parity4(bp,
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004672 sig[4] & HW_PRTY_ASSERT_SET_4, par_num, print);
4673
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004674 if (print)
4675 pr_cont("\n");
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004676
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004677 return true;
4678 } else
4679 return false;
4680}
4681
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004682/**
4683 * bnx2x_chk_parity_attn - checks for parity attentions.
4684 *
4685 * @bp: driver handle
4686 * @global: true if there was a global attention
4687 * @print: show parity attention in syslog
4688 */
4689bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004690{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004691 struct attn_route attn = { {0} };
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004692 int port = BP_PORT(bp);
4693
4694 attn.sig[0] = REG_RD(bp,
4695 MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
4696 port*4);
4697 attn.sig[1] = REG_RD(bp,
4698 MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
4699 port*4);
4700 attn.sig[2] = REG_RD(bp,
4701 MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
4702 port*4);
4703 attn.sig[3] = REG_RD(bp,
4704 MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
4705 port*4);
4706
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004707 if (!CHIP_IS_E1x(bp))
4708 attn.sig[4] = REG_RD(bp,
4709 MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 +
4710 port*4);
4711
4712 return bnx2x_parity_attn(bp, global, print, attn.sig);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004713}
4714
Eric Dumazet1191cb82012-04-27 21:39:21 +00004715static void bnx2x_attn_int_deasserted4(struct bnx2x *bp, u32 attn)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004716{
4717 u32 val;
4718 if (attn & AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT) {
4719
4720 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS_CLR);
4721 BNX2X_ERR("PGLUE hw attention 0x%x\n", val);
4722 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004723 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004724 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004725 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004726 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004727 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004728 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004729 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004730 if (val &
4731 PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004732 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004733 if (val &
4734 PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004735 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004736 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004737 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004738 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004739 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004740 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW)
Merav Sicron51c1a582012-03-18 10:33:38 +00004741 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004742 }
4743 if (attn & AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT) {
4744 val = REG_RD(bp, ATC_REG_ATC_INT_STS_CLR);
4745 BNX2X_ERR("ATC hw attention 0x%x\n", val);
4746 if (val & ATC_ATC_INT_STS_REG_ADDRESS_ERROR)
4747 BNX2X_ERR("ATC_ATC_INT_STS_REG_ADDRESS_ERROR\n");
4748 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND)
Merav Sicron51c1a582012-03-18 10:33:38 +00004749 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004750 if (val & ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS)
Merav Sicron51c1a582012-03-18 10:33:38 +00004751 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004752 if (val & ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT)
Merav Sicron51c1a582012-03-18 10:33:38 +00004753 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004754 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR)
4755 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR\n");
4756 if (val & ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU)
Merav Sicron51c1a582012-03-18 10:33:38 +00004757 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004758 }
4759
4760 if (attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4761 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)) {
4762 BNX2X_ERR("FATAL parity attention set4 0x%x\n",
4763 (u32)(attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4764 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)));
4765 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004766}
4767
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004768static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
4769{
4770 struct attn_route attn, *group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004771 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004772 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004773 u32 reg_addr;
4774 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004775 u32 aeu_mask;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004776 bool global = false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004777
4778 /* need to take HW lock because MCP or other port might also
4779 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004780 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004781
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004782 if (bnx2x_chk_parity_attn(bp, &global, true)) {
4783#ifndef BNX2X_STOP_ON_ERROR
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004784 bp->recovery_state = BNX2X_RECOVERY_INIT;
Ariel Elior7be08a72011-07-14 08:31:19 +00004785 schedule_delayed_work(&bp->sp_rtnl_task, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004786 /* Disable HW interrupts */
4787 bnx2x_int_disable(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004788 /* In case of parity errors don't handle attentions so that
4789 * other function would "see" parity errors.
4790 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004791#else
4792 bnx2x_panic();
4793#endif
4794 bnx2x_release_alr(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004795 return;
4796 }
4797
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004798 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
4799 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
4800 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
4801 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004802 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004803 attn.sig[4] =
4804 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 + port*4);
4805 else
4806 attn.sig[4] = 0;
4807
4808 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x %08x\n",
4809 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3], attn.sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004810
4811 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
4812 if (deasserted & (1 << index)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004813 group_mask = &bp->attn_group[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004814
Merav Sicron51c1a582012-03-18 10:33:38 +00004815 DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x %08x\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004816 index,
4817 group_mask->sig[0], group_mask->sig[1],
4818 group_mask->sig[2], group_mask->sig[3],
4819 group_mask->sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004820
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004821 bnx2x_attn_int_deasserted4(bp,
4822 attn.sig[4] & group_mask->sig[4]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004823 bnx2x_attn_int_deasserted3(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004824 attn.sig[3] & group_mask->sig[3]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004825 bnx2x_attn_int_deasserted1(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004826 attn.sig[1] & group_mask->sig[1]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004827 bnx2x_attn_int_deasserted2(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004828 attn.sig[2] & group_mask->sig[2]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004829 bnx2x_attn_int_deasserted0(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004830 attn.sig[0] & group_mask->sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004831 }
4832 }
4833
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004834 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004835
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004836 if (bp->common.int_block == INT_BLOCK_HC)
4837 reg_addr = (HC_REG_COMMAND_REG + port*32 +
4838 COMMAND_REG_ATTN_BITS_CLR);
4839 else
4840 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_CLR_UPPER*8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004841
4842 val = ~deasserted;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004843 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", val,
4844 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07004845 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004846
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004847 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004848 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004849
4850 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
4851 MISC_REG_AEU_MASK_ATTN_FUNC_0;
4852
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004853 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
4854 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004855
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004856 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
4857 aeu_mask, deasserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004858 aeu_mask |= (deasserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004859 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
4860
4861 REG_WR(bp, reg_addr, aeu_mask);
4862 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004863
4864 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
4865 bp->attn_state &= ~deasserted;
4866 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
4867}
4868
4869static void bnx2x_attn_int(struct bnx2x *bp)
4870{
4871 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08004872 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
4873 attn_bits);
4874 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
4875 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004876 u32 attn_state = bp->attn_state;
4877
4878 /* look for changed bits */
4879 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
4880 u32 deasserted = ~attn_bits & attn_ack & attn_state;
4881
4882 DP(NETIF_MSG_HW,
4883 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
4884 attn_bits, attn_ack, asserted, deasserted);
4885
4886 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004887 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004888
4889 /* handle bits that were raised */
4890 if (asserted)
4891 bnx2x_attn_int_asserted(bp, asserted);
4892
4893 if (deasserted)
4894 bnx2x_attn_int_deasserted(bp, deasserted);
4895}
4896
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004897void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
4898 u16 index, u8 op, u8 update)
4899{
Ariel Eliordc1ba592013-01-01 05:22:30 +00004900 u32 igu_addr = bp->igu_base_addr;
4901 igu_addr += (IGU_CMD_INT_ACK_BASE + igu_sb_id)*8;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004902 bnx2x_igu_ack_sb_gen(bp, igu_sb_id, segment, index, op, update,
4903 igu_addr);
4904}
4905
Eric Dumazet1191cb82012-04-27 21:39:21 +00004906static void bnx2x_update_eq_prod(struct bnx2x *bp, u16 prod)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004907{
4908 /* No memory barriers */
4909 storm_memset_eq_prod(bp, prod, BP_FUNC(bp));
4910 mmiowb(); /* keep prod updates ordered */
4911}
4912
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004913static int bnx2x_cnic_handle_cfc_del(struct bnx2x *bp, u32 cid,
4914 union event_ring_elem *elem)
4915{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004916 u8 err = elem->message.error;
4917
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004918 if (!bp->cnic_eth_dev.starting_cid ||
Vladislav Zolotarovc3a8ce62011-05-22 10:08:09 +00004919 (cid < bp->cnic_eth_dev.starting_cid &&
4920 cid != bp->cnic_eth_dev.iscsi_l2_cid))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004921 return 1;
4922
4923 DP(BNX2X_MSG_SP, "got delete ramrod for CNIC CID %d\n", cid);
4924
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004925 if (unlikely(err)) {
4926
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004927 BNX2X_ERR("got delete ramrod for CNIC CID %d with error!\n",
4928 cid);
Yuval Mintz823e1d92013-01-14 05:11:47 +00004929 bnx2x_panic_dump(bp, false);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004930 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004931 bnx2x_cnic_cfc_comp(bp, cid, err);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004932 return 0;
4933}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004934
Eric Dumazet1191cb82012-04-27 21:39:21 +00004935static void bnx2x_handle_mcast_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004936{
4937 struct bnx2x_mcast_ramrod_params rparam;
4938 int rc;
4939
4940 memset(&rparam, 0, sizeof(rparam));
4941
4942 rparam.mcast_obj = &bp->mcast_obj;
4943
4944 netif_addr_lock_bh(bp->dev);
4945
4946 /* Clear pending state for the last command */
4947 bp->mcast_obj.raw.clear_pending(&bp->mcast_obj.raw);
4948
4949 /* If there are pending mcast commands - send them */
4950 if (bp->mcast_obj.check_pending(&bp->mcast_obj)) {
4951 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_CONT);
4952 if (rc < 0)
4953 BNX2X_ERR("Failed to send pending mcast commands: %d\n",
4954 rc);
4955 }
4956
4957 netif_addr_unlock_bh(bp->dev);
4958}
4959
Eric Dumazet1191cb82012-04-27 21:39:21 +00004960static void bnx2x_handle_classification_eqe(struct bnx2x *bp,
4961 union event_ring_elem *elem)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004962{
4963 unsigned long ramrod_flags = 0;
4964 int rc = 0;
4965 u32 cid = elem->message.data.eth_event.echo & BNX2X_SWCID_MASK;
4966 struct bnx2x_vlan_mac_obj *vlan_mac_obj;
4967
4968 /* Always push next commands out, don't wait here */
4969 __set_bit(RAMROD_CONT, &ramrod_flags);
4970
Yuval Mintz86564c32013-01-23 03:21:50 +00004971 switch (le32_to_cpu((__force __le32)elem->message.data.eth_event.echo)
4972 >> BNX2X_SWCID_SHIFT) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004973 case BNX2X_FILTER_MAC_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00004974 DP(BNX2X_MSG_SP, "Got SETUP_MAC completions\n");
Merav Sicron55c11942012-11-07 00:45:48 +00004975 if (CNIC_LOADED(bp) && (cid == BNX2X_ISCSI_ETH_CID(bp)))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004976 vlan_mac_obj = &bp->iscsi_l2_mac_obj;
4977 else
Barak Witkowski15192a82012-06-19 07:48:28 +00004978 vlan_mac_obj = &bp->sp_objs[cid].mac_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004979
4980 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004981 case BNX2X_FILTER_MCAST_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00004982 DP(BNX2X_MSG_SP, "Got SETUP_MCAST completions\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004983 /* This is only relevant for 57710 where multicast MACs are
4984 * configured as unicast MACs using the same ramrod.
4985 */
4986 bnx2x_handle_mcast_eqe(bp);
4987 return;
4988 default:
4989 BNX2X_ERR("Unsupported classification command: %d\n",
4990 elem->message.data.eth_event.echo);
4991 return;
4992 }
4993
4994 rc = vlan_mac_obj->complete(bp, vlan_mac_obj, elem, &ramrod_flags);
4995
4996 if (rc < 0)
4997 BNX2X_ERR("Failed to schedule new commands: %d\n", rc);
4998 else if (rc > 0)
4999 DP(BNX2X_MSG_SP, "Scheduled next pending commands...\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005000}
5001
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005002static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005003
Eric Dumazet1191cb82012-04-27 21:39:21 +00005004static void bnx2x_handle_rx_mode_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005005{
5006 netif_addr_lock_bh(bp->dev);
5007
5008 clear_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
5009
5010 /* Send rx_mode command again if was requested */
5011 if (test_and_clear_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state))
5012 bnx2x_set_storm_rx_mode(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005013 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED,
5014 &bp->sp_state))
5015 bnx2x_set_iscsi_eth_rx_mode(bp, true);
5016 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED,
5017 &bp->sp_state))
5018 bnx2x_set_iscsi_eth_rx_mode(bp, false);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005019
5020 netif_addr_unlock_bh(bp->dev);
5021}
5022
Eric Dumazet1191cb82012-04-27 21:39:21 +00005023static void bnx2x_after_afex_vif_lists(struct bnx2x *bp,
Barak Witkowskia3348722012-04-23 03:04:46 +00005024 union event_ring_elem *elem)
5025{
5026 if (elem->message.data.vif_list_event.echo == VIF_LIST_RULE_GET) {
5027 DP(BNX2X_MSG_SP,
5028 "afex: ramrod completed VIF LIST_GET, addrs 0x%x\n",
5029 elem->message.data.vif_list_event.func_bit_map);
5030 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTGET_ACK,
5031 elem->message.data.vif_list_event.func_bit_map);
5032 } else if (elem->message.data.vif_list_event.echo ==
5033 VIF_LIST_RULE_SET) {
5034 DP(BNX2X_MSG_SP, "afex: ramrod completed VIF LIST_SET\n");
5035 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTSET_ACK, 0);
5036 }
5037}
5038
5039/* called with rtnl_lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005040static void bnx2x_after_function_update(struct bnx2x *bp)
Barak Witkowskia3348722012-04-23 03:04:46 +00005041{
5042 int q, rc;
5043 struct bnx2x_fastpath *fp;
5044 struct bnx2x_queue_state_params queue_params = {NULL};
5045 struct bnx2x_queue_update_params *q_update_params =
5046 &queue_params.params.update;
5047
Yuval Mintz2de67432013-01-23 03:21:43 +00005048 /* Send Q update command with afex vlan removal values for all Qs */
Barak Witkowskia3348722012-04-23 03:04:46 +00005049 queue_params.cmd = BNX2X_Q_CMD_UPDATE;
5050
5051 /* set silent vlan removal values according to vlan mode */
5052 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM_CHNG,
5053 &q_update_params->update_flags);
5054 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM,
5055 &q_update_params->update_flags);
5056 __set_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
5057
5058 /* in access mode mark mask and value are 0 to strip all vlans */
5059 if (bp->afex_vlan_mode == FUNC_MF_CFG_AFEX_VLAN_ACCESS_MODE) {
5060 q_update_params->silent_removal_value = 0;
5061 q_update_params->silent_removal_mask = 0;
5062 } else {
5063 q_update_params->silent_removal_value =
5064 (bp->afex_def_vlan_tag & VLAN_VID_MASK);
5065 q_update_params->silent_removal_mask = VLAN_VID_MASK;
5066 }
5067
5068 for_each_eth_queue(bp, q) {
5069 /* Set the appropriate Queue object */
5070 fp = &bp->fp[q];
Barak Witkowski15192a82012-06-19 07:48:28 +00005071 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Barak Witkowskia3348722012-04-23 03:04:46 +00005072
5073 /* send the ramrod */
5074 rc = bnx2x_queue_state_change(bp, &queue_params);
5075 if (rc < 0)
5076 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
5077 q);
5078 }
5079
Yuval Mintzfea75642013-04-10 13:34:39 +03005080 if (!NO_FCOE(bp) && CNIC_ENABLED(bp)) {
Merav Sicron65565882012-06-19 07:48:26 +00005081 fp = &bp->fp[FCOE_IDX(bp)];
Barak Witkowski15192a82012-06-19 07:48:28 +00005082 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Barak Witkowskia3348722012-04-23 03:04:46 +00005083
5084 /* clear pending completion bit */
5085 __clear_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
5086
5087 /* mark latest Q bit */
5088 smp_mb__before_clear_bit();
5089 set_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
5090 smp_mb__after_clear_bit();
5091
5092 /* send Q update ramrod for FCoE Q */
5093 rc = bnx2x_queue_state_change(bp, &queue_params);
5094 if (rc < 0)
5095 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
5096 q);
5097 } else {
5098 /* If no FCoE ring - ACK MCP now */
5099 bnx2x_link_report(bp);
5100 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
5101 }
Barak Witkowskia3348722012-04-23 03:04:46 +00005102}
5103
Eric Dumazet1191cb82012-04-27 21:39:21 +00005104static struct bnx2x_queue_sp_obj *bnx2x_cid_to_q_obj(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005105 struct bnx2x *bp, u32 cid)
5106{
Joe Perches94f05b02011-08-14 12:16:20 +00005107 DP(BNX2X_MSG_SP, "retrieving fp from cid %d\n", cid);
Merav Sicron55c11942012-11-07 00:45:48 +00005108
5109 if (CNIC_LOADED(bp) && (cid == BNX2X_FCOE_ETH_CID(bp)))
Barak Witkowski15192a82012-06-19 07:48:28 +00005110 return &bnx2x_fcoe_sp_obj(bp, q_obj);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005111 else
Barak Witkowski15192a82012-06-19 07:48:28 +00005112 return &bp->sp_objs[CID_TO_FP(cid, bp)].q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005113}
5114
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005115static void bnx2x_eq_int(struct bnx2x *bp)
5116{
5117 u16 hw_cons, sw_cons, sw_prod;
5118 union event_ring_elem *elem;
Merav Sicron55c11942012-11-07 00:45:48 +00005119 u8 echo;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005120 u32 cid;
5121 u8 opcode;
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005122 int rc, spqe_cnt = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005123 struct bnx2x_queue_sp_obj *q_obj;
5124 struct bnx2x_func_sp_obj *f_obj = &bp->func_obj;
5125 struct bnx2x_raw_obj *rss_raw = &bp->rss_conf_obj.raw;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005126
5127 hw_cons = le16_to_cpu(*bp->eq_cons_sb);
5128
5129 /* The hw_cos range is 1-255, 257 - the sw_cons range is 0-254, 256.
Yuval Mintz16a5fd92013-06-02 00:06:18 +00005130 * when we get the next-page we need to adjust so the loop
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005131 * condition below will be met. The next element is the size of a
5132 * regular element and hence incrementing by 1
5133 */
5134 if ((hw_cons & EQ_DESC_MAX_PAGE) == EQ_DESC_MAX_PAGE)
5135 hw_cons++;
5136
Lucas De Marchi25985ed2011-03-30 22:57:33 -03005137 /* This function may never run in parallel with itself for a
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005138 * specific bp, thus there is no need in "paired" read memory
5139 * barrier here.
5140 */
5141 sw_cons = bp->eq_cons;
5142 sw_prod = bp->eq_prod;
5143
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005144 DP(BNX2X_MSG_SP, "EQ: hw_cons %u sw_cons %u bp->eq_spq_left %x\n",
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005145 hw_cons, sw_cons, atomic_read(&bp->eq_spq_left));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005146
5147 for (; sw_cons != hw_cons;
5148 sw_prod = NEXT_EQ_IDX(sw_prod), sw_cons = NEXT_EQ_IDX(sw_cons)) {
5149
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005150 elem = &bp->eq_ring[EQ_DESC(sw_cons)];
5151
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005152 rc = bnx2x_iov_eq_sp_event(bp, elem);
5153 if (!rc) {
5154 DP(BNX2X_MSG_IOV, "bnx2x_iov_eq_sp_event returned %d\n",
5155 rc);
5156 goto next_spqe;
5157 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005158
Yuval Mintz86564c32013-01-23 03:21:50 +00005159 /* elem CID originates from FW; actually LE */
5160 cid = SW_CID((__force __le32)
5161 elem->message.data.cfc_del_event.cid);
5162 opcode = elem->message.opcode;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005163
5164 /* handle eq element */
5165 switch (opcode) {
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005166 case EVENT_RING_OPCODE_VF_PF_CHANNEL:
5167 DP(BNX2X_MSG_IOV, "vf pf channel element on eq\n");
5168 bnx2x_vf_mbx(bp, &elem->message.data.vf_pf_event);
5169 continue;
5170
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005171 case EVENT_RING_OPCODE_STAT_QUERY:
Merav Sicron51c1a582012-03-18 10:33:38 +00005172 DP(BNX2X_MSG_SP | BNX2X_MSG_STATS,
5173 "got statistics comp event %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005174 bp->stats_comp++);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005175 /* nothing to do with stats comp */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005176 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005177
5178 case EVENT_RING_OPCODE_CFC_DEL:
5179 /* handle according to cid range */
5180 /*
5181 * we may want to verify here that the bp state is
5182 * HALTING
5183 */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005184 DP(BNX2X_MSG_SP,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005185 "got delete ramrod for MULTI[%d]\n", cid);
Merav Sicron55c11942012-11-07 00:45:48 +00005186
5187 if (CNIC_LOADED(bp) &&
5188 !bnx2x_cnic_handle_cfc_del(bp, cid, elem))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005189 goto next_spqe;
Merav Sicron55c11942012-11-07 00:45:48 +00005190
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005191 q_obj = bnx2x_cid_to_q_obj(bp, cid);
5192
5193 if (q_obj->complete_cmd(bp, q_obj, BNX2X_Q_CMD_CFC_DEL))
5194 break;
5195
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005196 goto next_spqe;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005197
5198 case EVENT_RING_OPCODE_STOP_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00005199 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got STOP TRAFFIC\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00005200 if (f_obj->complete_cmd(bp, f_obj,
5201 BNX2X_F_CMD_TX_STOP))
5202 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005203 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_PAUSED);
5204 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005205
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005206 case EVENT_RING_OPCODE_START_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00005207 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got START TRAFFIC\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00005208 if (f_obj->complete_cmd(bp, f_obj,
5209 BNX2X_F_CMD_TX_START))
5210 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005211 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_RELEASED);
5212 goto next_spqe;
Merav Sicron55c11942012-11-07 00:45:48 +00005213
Barak Witkowskia3348722012-04-23 03:04:46 +00005214 case EVENT_RING_OPCODE_FUNCTION_UPDATE:
Merav Sicron55c11942012-11-07 00:45:48 +00005215 echo = elem->message.data.function_update_event.echo;
5216 if (echo == SWITCH_UPDATE) {
5217 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5218 "got FUNC_SWITCH_UPDATE ramrod\n");
5219 if (f_obj->complete_cmd(
5220 bp, f_obj, BNX2X_F_CMD_SWITCH_UPDATE))
5221 break;
Barak Witkowskia3348722012-04-23 03:04:46 +00005222
Merav Sicron55c11942012-11-07 00:45:48 +00005223 } else {
5224 DP(BNX2X_MSG_SP | BNX2X_MSG_MCP,
5225 "AFEX: ramrod completed FUNCTION_UPDATE\n");
5226 f_obj->complete_cmd(bp, f_obj,
5227 BNX2X_F_CMD_AFEX_UPDATE);
Barak Witkowskia3348722012-04-23 03:04:46 +00005228
Merav Sicron55c11942012-11-07 00:45:48 +00005229 /* We will perform the Queues update from
5230 * sp_rtnl task as all Queue SP operations
5231 * should run under rtnl_lock.
5232 */
5233 smp_mb__before_clear_bit();
5234 set_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE,
5235 &bp->sp_rtnl_state);
5236 smp_mb__after_clear_bit();
5237
5238 schedule_delayed_work(&bp->sp_rtnl_task, 0);
5239 }
5240
Barak Witkowskia3348722012-04-23 03:04:46 +00005241 goto next_spqe;
5242
5243 case EVENT_RING_OPCODE_AFEX_VIF_LISTS:
5244 f_obj->complete_cmd(bp, f_obj,
5245 BNX2X_F_CMD_AFEX_VIFLISTS);
5246 bnx2x_after_afex_vif_lists(bp, elem);
5247 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005248 case EVENT_RING_OPCODE_FUNCTION_START:
Merav Sicron51c1a582012-03-18 10:33:38 +00005249 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5250 "got FUNC_START ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005251 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_START))
5252 break;
5253
5254 goto next_spqe;
5255
5256 case EVENT_RING_OPCODE_FUNCTION_STOP:
Merav Sicron51c1a582012-03-18 10:33:38 +00005257 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5258 "got FUNC_STOP ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005259 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_STOP))
5260 break;
5261
5262 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005263 }
5264
5265 switch (opcode | bp->state) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005266 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
5267 BNX2X_STATE_OPEN):
5268 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005269 BNX2X_STATE_OPENING_WAIT4_PORT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005270 cid = elem->message.data.eth_event.echo &
5271 BNX2X_SWCID_MASK;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005272 DP(BNX2X_MSG_SP, "got RSS_UPDATE ramrod. CID %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005273 cid);
5274 rss_raw->clear_pending(rss_raw);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005275 break;
5276
5277 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_OPEN):
5278 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_DIAG):
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005279 case (EVENT_RING_OPCODE_SET_MAC |
5280 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005281 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5282 BNX2X_STATE_OPEN):
5283 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5284 BNX2X_STATE_DIAG):
5285 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5286 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005287 DP(BNX2X_MSG_SP, "got (un)set mac ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005288 bnx2x_handle_classification_eqe(bp, elem);
5289 break;
5290
5291 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5292 BNX2X_STATE_OPEN):
5293 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5294 BNX2X_STATE_DIAG):
5295 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5296 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005297 DP(BNX2X_MSG_SP, "got mcast ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005298 bnx2x_handle_mcast_eqe(bp);
5299 break;
5300
5301 case (EVENT_RING_OPCODE_FILTERS_RULES |
5302 BNX2X_STATE_OPEN):
5303 case (EVENT_RING_OPCODE_FILTERS_RULES |
5304 BNX2X_STATE_DIAG):
5305 case (EVENT_RING_OPCODE_FILTERS_RULES |
5306 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005307 DP(BNX2X_MSG_SP, "got rx_mode ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005308 bnx2x_handle_rx_mode_eqe(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005309 break;
5310 default:
5311 /* unknown event log error and continue */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005312 BNX2X_ERR("Unknown EQ event %d, bp->state 0x%x\n",
5313 elem->message.opcode, bp->state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005314 }
5315next_spqe:
5316 spqe_cnt++;
5317 } /* for */
5318
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00005319 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005320 atomic_add(spqe_cnt, &bp->eq_spq_left);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005321
5322 bp->eq_cons = sw_cons;
5323 bp->eq_prod = sw_prod;
5324 /* Make sure that above mem writes were issued towards the memory */
5325 smp_wmb();
5326
5327 /* update producer */
5328 bnx2x_update_eq_prod(bp, bp->eq_prod);
5329}
5330
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005331static void bnx2x_sp_task(struct work_struct *work)
5332{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08005333 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005334
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005335 DP(BNX2X_MSG_SP, "sp task invoked\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005336
Yuval Mintz16a5fd92013-06-02 00:06:18 +00005337 /* make sure the atomic interrupt_occurred has been written */
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005338 smp_rmb();
5339 if (atomic_read(&bp->interrupt_occurred)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005340
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005341 /* what work needs to be performed? */
5342 u16 status = bnx2x_update_dsb_idx(bp);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005343
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005344 DP(BNX2X_MSG_SP, "status %x\n", status);
5345 DP(BNX2X_MSG_SP, "setting interrupt_occurred to 0\n");
5346 atomic_set(&bp->interrupt_occurred, 0);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005347
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005348 /* HW attentions */
5349 if (status & BNX2X_DEF_SB_ATT_IDX) {
5350 bnx2x_attn_int(bp);
5351 status &= ~BNX2X_DEF_SB_ATT_IDX;
Vladislav Zolotarov019dbb42011-07-19 01:43:25 +00005352 }
Merav Sicron55c11942012-11-07 00:45:48 +00005353
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005354 /* SP events: STAT_QUERY and others */
5355 if (status & BNX2X_DEF_SB_IDX) {
5356 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005357
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005358 if (FCOE_INIT(bp) &&
5359 (bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp))) {
5360 /* Prevent local bottom-halves from running as
5361 * we are going to change the local NAPI list.
5362 */
5363 local_bh_disable();
5364 napi_schedule(&bnx2x_fcoe(bp, napi));
5365 local_bh_enable();
5366 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005367
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005368 /* Handle EQ completions */
5369 bnx2x_eq_int(bp);
5370 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID,
5371 le16_to_cpu(bp->def_idx), IGU_INT_NOP, 1);
5372
5373 status &= ~BNX2X_DEF_SB_IDX;
5374 }
5375
5376 /* if status is non zero then perhaps something went wrong */
5377 if (unlikely(status))
5378 DP(BNX2X_MSG_SP,
5379 "got an unknown interrupt! (status 0x%x)\n", status);
5380
5381 /* ack status block only if something was actually handled */
5382 bnx2x_ack_sb(bp, bp->igu_dsb_id, ATTENTION_ID,
5383 le16_to_cpu(bp->def_att_idx), IGU_INT_ENABLE, 1);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005384 }
5385
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005386 /* must be called after the EQ processing (since eq leads to sriov
5387 * ramrod completion flows).
5388 * This flow may have been scheduled by the arrival of a ramrod
5389 * completion, or by the sriov code rescheduling itself.
5390 */
5391 bnx2x_iov_sp_task(bp);
Barak Witkowskia3348722012-04-23 03:04:46 +00005392
5393 /* afex - poll to check if VIFSET_ACK should be sent to MFW */
5394 if (test_and_clear_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK,
5395 &bp->sp_state)) {
5396 bnx2x_link_report(bp);
5397 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
5398 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005399}
5400
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005401irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005402{
5403 struct net_device *dev = dev_instance;
5404 struct bnx2x *bp = netdev_priv(dev);
5405
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005406 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0,
5407 IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005408
5409#ifdef BNX2X_STOP_ON_ERROR
5410 if (unlikely(bp->panic))
5411 return IRQ_HANDLED;
5412#endif
5413
Merav Sicron55c11942012-11-07 00:45:48 +00005414 if (CNIC_LOADED(bp)) {
Michael Chan993ac7b2009-10-10 13:46:56 +00005415 struct cnic_ops *c_ops;
5416
5417 rcu_read_lock();
5418 c_ops = rcu_dereference(bp->cnic_ops);
5419 if (c_ops)
5420 c_ops->cnic_handler(bp->cnic_data, NULL);
5421 rcu_read_unlock();
5422 }
Merav Sicron55c11942012-11-07 00:45:48 +00005423
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005424 /* schedule sp task to perform default status block work, ack
5425 * attentions and enable interrupts.
5426 */
5427 bnx2x_schedule_sp_task(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005428
5429 return IRQ_HANDLED;
5430}
5431
5432/* end of slow path */
5433
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005434void bnx2x_drv_pulse(struct bnx2x *bp)
5435{
5436 SHMEM_WR(bp, func_mb[BP_FW_MB_IDX(bp)].drv_pulse_mb,
5437 bp->fw_drv_pulse_wr_seq);
5438}
5439
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005440static void bnx2x_timer(unsigned long data)
5441{
5442 struct bnx2x *bp = (struct bnx2x *) data;
5443
5444 if (!netif_running(bp->dev))
5445 return;
5446
Ariel Elior67c431a2013-01-01 05:22:36 +00005447 if (IS_PF(bp) &&
5448 !BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005449 int mb_idx = BP_FW_MB_IDX(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005450 u32 drv_pulse;
5451 u32 mcp_pulse;
5452
5453 ++bp->fw_drv_pulse_wr_seq;
5454 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
5455 /* TBD - add SYSTEM_TIME */
5456 drv_pulse = bp->fw_drv_pulse_wr_seq;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005457 bnx2x_drv_pulse(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005458
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005459 mcp_pulse = (SHMEM_RD(bp, func_mb[mb_idx].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005460 MCP_PULSE_SEQ_MASK);
5461 /* The delta between driver pulse and mcp response
5462 * should be 1 (before mcp response) or 0 (after mcp response)
5463 */
5464 if ((drv_pulse != mcp_pulse) &&
5465 (drv_pulse != ((mcp_pulse + 1) & MCP_PULSE_SEQ_MASK))) {
5466 /* someone lost a heartbeat... */
5467 BNX2X_ERR("drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
5468 drv_pulse, mcp_pulse);
5469 }
5470 }
5471
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07005472 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07005473 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005474
Ariel Eliorabc5a022013-01-01 05:22:43 +00005475 /* sample pf vf bulletin board for new posts from pf */
Yuval Mintz371734882013-06-24 11:04:10 +03005476 if (IS_VF(bp))
5477 bnx2x_timer_sriov(bp);
Ariel Elior78c3bcc2013-06-20 17:39:08 +03005478
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005479 mod_timer(&bp->timer, jiffies + bp->current_interval);
5480}
5481
5482/* end of Statistics */
5483
5484/* nic init */
5485
5486/*
5487 * nic init service functions
5488 */
5489
Eric Dumazet1191cb82012-04-27 21:39:21 +00005490static void bnx2x_fill(struct bnx2x *bp, u32 addr, int fill, u32 len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005491{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005492 u32 i;
5493 if (!(len%4) && !(addr%4))
5494 for (i = 0; i < len; i += 4)
5495 REG_WR(bp, addr + i, fill);
5496 else
5497 for (i = 0; i < len; i++)
5498 REG_WR8(bp, addr + i, fill);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005499}
5500
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005501/* helper: writes FP SP data to FW - data_size in dwords */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005502static void bnx2x_wr_fp_sb_data(struct bnx2x *bp,
5503 int fw_sb_id,
5504 u32 *sb_data_p,
5505 u32 data_size)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005506{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005507 int index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005508 for (index = 0; index < data_size; index++)
5509 REG_WR(bp, BAR_CSTRORM_INTMEM +
5510 CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
5511 sizeof(u32)*index,
5512 *(sb_data_p + index));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005513}
5514
Eric Dumazet1191cb82012-04-27 21:39:21 +00005515static void bnx2x_zero_fp_sb(struct bnx2x *bp, int fw_sb_id)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005516{
5517 u32 *sb_data_p;
5518 u32 data_size = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005519 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005520 struct hc_status_block_data_e1x sb_data_e1x;
5521
5522 /* disable the function first */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005523 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005524 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005525 sb_data_e2.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005526 sb_data_e2.common.p_func.vf_valid = false;
5527 sb_data_p = (u32 *)&sb_data_e2;
5528 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
5529 } else {
5530 memset(&sb_data_e1x, 0,
5531 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005532 sb_data_e1x.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005533 sb_data_e1x.common.p_func.vf_valid = false;
5534 sb_data_p = (u32 *)&sb_data_e1x;
5535 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
5536 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005537 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5538
5539 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5540 CSTORM_STATUS_BLOCK_OFFSET(fw_sb_id), 0,
5541 CSTORM_STATUS_BLOCK_SIZE);
5542 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5543 CSTORM_SYNC_BLOCK_OFFSET(fw_sb_id), 0,
5544 CSTORM_SYNC_BLOCK_SIZE);
5545}
5546
5547/* helper: writes SP SB data to FW */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005548static void bnx2x_wr_sp_sb_data(struct bnx2x *bp,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005549 struct hc_sp_status_block_data *sp_sb_data)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005550{
5551 int func = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005552 int i;
5553 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
5554 REG_WR(bp, BAR_CSTRORM_INTMEM +
5555 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
5556 i*sizeof(u32),
5557 *((u32 *)sp_sb_data + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005558}
5559
Eric Dumazet1191cb82012-04-27 21:39:21 +00005560static void bnx2x_zero_sp_sb(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005561{
5562 int func = BP_FUNC(bp);
5563 struct hc_sp_status_block_data sp_sb_data;
5564 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5565
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005566 sp_sb_data.state = SB_DISABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005567 sp_sb_data.p_func.vf_valid = false;
5568
5569 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
5570
5571 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5572 CSTORM_SP_STATUS_BLOCK_OFFSET(func), 0,
5573 CSTORM_SP_STATUS_BLOCK_SIZE);
5574 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5575 CSTORM_SP_SYNC_BLOCK_OFFSET(func), 0,
5576 CSTORM_SP_SYNC_BLOCK_SIZE);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005577}
5578
Eric Dumazet1191cb82012-04-27 21:39:21 +00005579static void bnx2x_setup_ndsb_state_machine(struct hc_status_block_sm *hc_sm,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005580 int igu_sb_id, int igu_seg_id)
5581{
5582 hc_sm->igu_sb_id = igu_sb_id;
5583 hc_sm->igu_seg_id = igu_seg_id;
5584 hc_sm->timer_value = 0xFF;
5585 hc_sm->time_to_expire = 0xFFFFFFFF;
5586}
5587
David S. Miller8decf862011-09-22 03:23:13 -04005588/* allocates state machine ids. */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005589static void bnx2x_map_sb_state_machines(struct hc_index_data *index_data)
David S. Miller8decf862011-09-22 03:23:13 -04005590{
5591 /* zero out state machine indices */
5592 /* rx indices */
5593 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5594
5595 /* tx indices */
5596 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5597 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags &= ~HC_INDEX_DATA_SM_ID;
5598 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags &= ~HC_INDEX_DATA_SM_ID;
5599 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags &= ~HC_INDEX_DATA_SM_ID;
5600
5601 /* map indices */
5602 /* rx indices */
5603 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags |=
5604 SM_RX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5605
5606 /* tx indices */
5607 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags |=
5608 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5609 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags |=
5610 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5611 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags |=
5612 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5613 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags |=
5614 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5615}
5616
Ariel Eliorb93288d2013-01-01 05:22:35 +00005617void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005618 u8 vf_valid, int fw_sb_id, int igu_sb_id)
5619{
5620 int igu_seg_id;
5621
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005622 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005623 struct hc_status_block_data_e1x sb_data_e1x;
5624 struct hc_status_block_sm *hc_sm_p;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005625 int data_size;
5626 u32 *sb_data_p;
5627
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005628 if (CHIP_INT_MODE_IS_BC(bp))
5629 igu_seg_id = HC_SEG_ACCESS_NORM;
5630 else
5631 igu_seg_id = IGU_SEG_ACCESS_NORM;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005632
5633 bnx2x_zero_fp_sb(bp, fw_sb_id);
5634
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005635 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005636 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005637 sb_data_e2.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005638 sb_data_e2.common.p_func.pf_id = BP_FUNC(bp);
5639 sb_data_e2.common.p_func.vf_id = vfid;
5640 sb_data_e2.common.p_func.vf_valid = vf_valid;
5641 sb_data_e2.common.p_func.vnic_id = BP_VN(bp);
5642 sb_data_e2.common.same_igu_sb_1b = true;
5643 sb_data_e2.common.host_sb_addr.hi = U64_HI(mapping);
5644 sb_data_e2.common.host_sb_addr.lo = U64_LO(mapping);
5645 hc_sm_p = sb_data_e2.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005646 sb_data_p = (u32 *)&sb_data_e2;
5647 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005648 bnx2x_map_sb_state_machines(sb_data_e2.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005649 } else {
5650 memset(&sb_data_e1x, 0,
5651 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005652 sb_data_e1x.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005653 sb_data_e1x.common.p_func.pf_id = BP_FUNC(bp);
5654 sb_data_e1x.common.p_func.vf_id = 0xff;
5655 sb_data_e1x.common.p_func.vf_valid = false;
5656 sb_data_e1x.common.p_func.vnic_id = BP_VN(bp);
5657 sb_data_e1x.common.same_igu_sb_1b = true;
5658 sb_data_e1x.common.host_sb_addr.hi = U64_HI(mapping);
5659 sb_data_e1x.common.host_sb_addr.lo = U64_LO(mapping);
5660 hc_sm_p = sb_data_e1x.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005661 sb_data_p = (u32 *)&sb_data_e1x;
5662 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005663 bnx2x_map_sb_state_machines(sb_data_e1x.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005664 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005665
5666 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_RX_ID],
5667 igu_sb_id, igu_seg_id);
5668 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_TX_ID],
5669 igu_sb_id, igu_seg_id);
5670
Merav Sicron51c1a582012-03-18 10:33:38 +00005671 DP(NETIF_MSG_IFUP, "Init FW SB %d\n", fw_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005672
Yuval Mintz86564c32013-01-23 03:21:50 +00005673 /* write indices to HW - PCI guarantees endianity of regpairs */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005674 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5675}
5676
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005677static void bnx2x_update_coalesce_sb(struct bnx2x *bp, u8 fw_sb_id,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005678 u16 tx_usec, u16 rx_usec)
5679{
Ariel Elior6383c0b2011-07-14 08:31:57 +00005680 bnx2x_update_coalesce_sb_index(bp, fw_sb_id, HC_INDEX_ETH_RX_CQ_CONS,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005681 false, rx_usec);
Ariel Elior6383c0b2011-07-14 08:31:57 +00005682 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5683 HC_INDEX_ETH_TX_CQ_CONS_COS0, false,
5684 tx_usec);
5685 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5686 HC_INDEX_ETH_TX_CQ_CONS_COS1, false,
5687 tx_usec);
5688 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5689 HC_INDEX_ETH_TX_CQ_CONS_COS2, false,
5690 tx_usec);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005691}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005692
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005693static void bnx2x_init_def_sb(struct bnx2x *bp)
5694{
5695 struct host_sp_status_block *def_sb = bp->def_status_blk;
5696 dma_addr_t mapping = bp->def_status_blk_mapping;
5697 int igu_sp_sb_index;
5698 int igu_seg_id;
5699 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005700 int func = BP_FUNC(bp);
David S. Miller88c51002011-10-07 13:38:43 -04005701 int reg_offset, reg_offset_en5;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005702 u64 section;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005703 int index;
5704 struct hc_sp_status_block_data sp_sb_data;
5705 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5706
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005707 if (CHIP_INT_MODE_IS_BC(bp)) {
5708 igu_sp_sb_index = DEF_SB_IGU_ID;
5709 igu_seg_id = HC_SEG_ACCESS_DEF;
5710 } else {
5711 igu_sp_sb_index = bp->igu_dsb_id;
5712 igu_seg_id = IGU_SEG_ACCESS_DEF;
5713 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005714
5715 /* ATTN */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005716 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005717 atten_status_block);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005718 def_sb->atten_status_block.status_block_id = igu_sp_sb_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005719
Eliezer Tamir49d66772008-02-28 11:53:13 -08005720 bp->attn_state = 0;
5721
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005722 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
5723 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
David S. Miller88c51002011-10-07 13:38:43 -04005724 reg_offset_en5 = (port ? MISC_REG_AEU_ENABLE5_FUNC_1_OUT_0 :
5725 MISC_REG_AEU_ENABLE5_FUNC_0_OUT_0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005726 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005727 int sindex;
5728 /* take care of sig[0]..sig[4] */
5729 for (sindex = 0; sindex < 4; sindex++)
5730 bp->attn_group[index].sig[sindex] =
5731 REG_RD(bp, reg_offset + sindex*0x4 + 0x10*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005732
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005733 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005734 /*
5735 * enable5 is separate from the rest of the registers,
5736 * and therefore the address skip is 4
5737 * and not 16 between the different groups
5738 */
5739 bp->attn_group[index].sig[4] = REG_RD(bp,
David S. Miller88c51002011-10-07 13:38:43 -04005740 reg_offset_en5 + 0x4*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005741 else
5742 bp->attn_group[index].sig[4] = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005743 }
5744
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005745 if (bp->common.int_block == INT_BLOCK_HC) {
5746 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
5747 HC_REG_ATTN_MSG0_ADDR_L);
5748
5749 REG_WR(bp, reg_offset, U64_LO(section));
5750 REG_WR(bp, reg_offset + 4, U64_HI(section));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005751 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005752 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_L, U64_LO(section));
5753 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_H, U64_HI(section));
5754 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005755
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005756 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
5757 sp_sb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005758
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005759 bnx2x_zero_sp_sb(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005760
Yuval Mintz86564c32013-01-23 03:21:50 +00005761 /* PCI guarantees endianity of regpairs */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005762 sp_sb_data.state = SB_ENABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005763 sp_sb_data.host_sb_addr.lo = U64_LO(section);
5764 sp_sb_data.host_sb_addr.hi = U64_HI(section);
5765 sp_sb_data.igu_sb_id = igu_sp_sb_index;
5766 sp_sb_data.igu_seg_id = igu_seg_id;
5767 sp_sb_data.p_func.pf_id = func;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005768 sp_sb_data.p_func.vnic_id = BP_VN(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005769 sp_sb_data.p_func.vf_id = 0xff;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005770
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005771 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005772
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005773 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005774}
5775
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005776void bnx2x_update_coalesce(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005777{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005778 int i;
5779
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005780 for_each_eth_queue(bp, i)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005781 bnx2x_update_coalesce_sb(bp, bp->fp[i].fw_sb_id,
Ariel Elior423cfa7e2011-03-14 13:43:22 -07005782 bp->tx_ticks, bp->rx_ticks);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005783}
5784
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005785static void bnx2x_init_sp_ring(struct bnx2x *bp)
5786{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005787 spin_lock_init(&bp->spq_lock);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005788 atomic_set(&bp->cq_spq_left, MAX_SPQ_PENDING);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005789
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005790 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005791 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
5792 bp->spq_prod_bd = bp->spq;
5793 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005794}
5795
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005796static void bnx2x_init_eq_ring(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005797{
5798 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005799 for (i = 1; i <= NUM_EQ_PAGES; i++) {
5800 union event_ring_elem *elem =
5801 &bp->eq_ring[EQ_DESC_CNT_PAGE * i - 1];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005802
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005803 elem->next_page.addr.hi =
5804 cpu_to_le32(U64_HI(bp->eq_mapping +
5805 BCM_PAGE_SIZE * (i % NUM_EQ_PAGES)));
5806 elem->next_page.addr.lo =
5807 cpu_to_le32(U64_LO(bp->eq_mapping +
5808 BCM_PAGE_SIZE*(i % NUM_EQ_PAGES)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005809 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005810 bp->eq_cons = 0;
5811 bp->eq_prod = NUM_EQ_DESC;
5812 bp->eq_cons_sb = BNX2X_EQ_INDEX;
Yuval Mintz16a5fd92013-06-02 00:06:18 +00005813 /* we want a warning message before it gets wrought... */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005814 atomic_set(&bp->eq_spq_left,
5815 min_t(int, MAX_SP_DESC_CNT - MAX_SPQ_PENDING, NUM_EQ_DESC) - 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005816}
5817
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005818/* called with netif_addr_lock_bh() */
Yuval Mintz924d75a2013-01-23 03:21:44 +00005819int bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id,
5820 unsigned long rx_mode_flags,
5821 unsigned long rx_accept_flags,
5822 unsigned long tx_accept_flags,
5823 unsigned long ramrod_flags)
Tom Herbertab532cf2011-02-16 10:27:02 +00005824{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005825 struct bnx2x_rx_mode_ramrod_params ramrod_param;
5826 int rc;
Tom Herbertab532cf2011-02-16 10:27:02 +00005827
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005828 memset(&ramrod_param, 0, sizeof(ramrod_param));
Tom Herbertab532cf2011-02-16 10:27:02 +00005829
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005830 /* Prepare ramrod parameters */
5831 ramrod_param.cid = 0;
5832 ramrod_param.cl_id = cl_id;
5833 ramrod_param.rx_mode_obj = &bp->rx_mode_obj;
5834 ramrod_param.func_id = BP_FUNC(bp);
5835
5836 ramrod_param.pstate = &bp->sp_state;
5837 ramrod_param.state = BNX2X_FILTER_RX_MODE_PENDING;
5838
5839 ramrod_param.rdata = bnx2x_sp(bp, rx_mode_rdata);
5840 ramrod_param.rdata_mapping = bnx2x_sp_mapping(bp, rx_mode_rdata);
5841
5842 set_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
5843
5844 ramrod_param.ramrod_flags = ramrod_flags;
5845 ramrod_param.rx_mode_flags = rx_mode_flags;
5846
5847 ramrod_param.rx_accept_flags = rx_accept_flags;
5848 ramrod_param.tx_accept_flags = tx_accept_flags;
5849
5850 rc = bnx2x_config_rx_mode(bp, &ramrod_param);
5851 if (rc < 0) {
5852 BNX2X_ERR("Set rx_mode %d failed\n", bp->rx_mode);
Yuval Mintz924d75a2013-01-23 03:21:44 +00005853 return rc;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005854 }
Yuval Mintz924d75a2013-01-23 03:21:44 +00005855
5856 return 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005857}
5858
Yuval Mintz86564c32013-01-23 03:21:50 +00005859static int bnx2x_fill_accept_flags(struct bnx2x *bp, u32 rx_mode,
5860 unsigned long *rx_accept_flags,
5861 unsigned long *tx_accept_flags)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005862{
Yuval Mintz924d75a2013-01-23 03:21:44 +00005863 /* Clear the flags first */
5864 *rx_accept_flags = 0;
5865 *tx_accept_flags = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005866
Yuval Mintz924d75a2013-01-23 03:21:44 +00005867 switch (rx_mode) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005868 case BNX2X_RX_MODE_NONE:
5869 /*
5870 * 'drop all' supersedes any accept flags that may have been
5871 * passed to the function.
5872 */
5873 break;
5874 case BNX2X_RX_MODE_NORMAL:
Yuval Mintz924d75a2013-01-23 03:21:44 +00005875 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
5876 __set_bit(BNX2X_ACCEPT_MULTICAST, rx_accept_flags);
5877 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005878
5879 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00005880 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
5881 __set_bit(BNX2X_ACCEPT_MULTICAST, tx_accept_flags);
5882 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005883
5884 break;
5885 case BNX2X_RX_MODE_ALLMULTI:
Yuval Mintz924d75a2013-01-23 03:21:44 +00005886 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
5887 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags);
5888 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005889
5890 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00005891 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
5892 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags);
5893 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005894
5895 break;
5896 case BNX2X_RX_MODE_PROMISC:
Yuval Mintz16a5fd92013-06-02 00:06:18 +00005897 /* According to definition of SI mode, iface in promisc mode
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005898 * should receive matched and unmatched (in resolution of port)
5899 * unicast packets.
5900 */
Yuval Mintz924d75a2013-01-23 03:21:44 +00005901 __set_bit(BNX2X_ACCEPT_UNMATCHED, rx_accept_flags);
5902 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
5903 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags);
5904 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005905
5906 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00005907 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags);
5908 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005909
5910 if (IS_MF_SI(bp))
Yuval Mintz924d75a2013-01-23 03:21:44 +00005911 __set_bit(BNX2X_ACCEPT_ALL_UNICAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005912 else
Yuval Mintz924d75a2013-01-23 03:21:44 +00005913 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005914
5915 break;
5916 default:
Yuval Mintz924d75a2013-01-23 03:21:44 +00005917 BNX2X_ERR("Unknown rx_mode: %d\n", rx_mode);
5918 return -EINVAL;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005919 }
5920
Yuval Mintz924d75a2013-01-23 03:21:44 +00005921 /* Set ACCEPT_ANY_VLAN as we do not enable filtering by VLAN */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005922 if (bp->rx_mode != BNX2X_RX_MODE_NONE) {
Yuval Mintz924d75a2013-01-23 03:21:44 +00005923 __set_bit(BNX2X_ACCEPT_ANY_VLAN, rx_accept_flags);
5924 __set_bit(BNX2X_ACCEPT_ANY_VLAN, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005925 }
5926
Yuval Mintz924d75a2013-01-23 03:21:44 +00005927 return 0;
5928}
5929
5930/* called with netif_addr_lock_bh() */
5931int bnx2x_set_storm_rx_mode(struct bnx2x *bp)
5932{
5933 unsigned long rx_mode_flags = 0, ramrod_flags = 0;
5934 unsigned long rx_accept_flags = 0, tx_accept_flags = 0;
5935 int rc;
5936
5937 if (!NO_FCOE(bp))
5938 /* Configure rx_mode of FCoE Queue */
5939 __set_bit(BNX2X_RX_MODE_FCOE_ETH, &rx_mode_flags);
5940
5941 rc = bnx2x_fill_accept_flags(bp, bp->rx_mode, &rx_accept_flags,
5942 &tx_accept_flags);
5943 if (rc)
5944 return rc;
5945
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005946 __set_bit(RAMROD_RX, &ramrod_flags);
5947 __set_bit(RAMROD_TX, &ramrod_flags);
5948
Yuval Mintz924d75a2013-01-23 03:21:44 +00005949 return bnx2x_set_q_rx_mode(bp, bp->fp->cl_id, rx_mode_flags,
5950 rx_accept_flags, tx_accept_flags,
5951 ramrod_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005952}
5953
Eilon Greenstein471de712008-08-13 15:49:35 -07005954static void bnx2x_init_internal_common(struct bnx2x *bp)
5955{
5956 int i;
5957
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005958 if (IS_MF_SI(bp))
5959 /*
5960 * In switch independent mode, the TSTORM needs to accept
5961 * packets that failed classification, since approximate match
5962 * mac addresses aren't written to NIG LLH
5963 */
5964 REG_WR8(bp, BAR_TSTRORM_INTMEM +
5965 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 2);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005966 else if (!CHIP_IS_E1(bp)) /* 57710 doesn't support MF */
5967 REG_WR8(bp, BAR_TSTRORM_INTMEM +
5968 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 0);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005969
Eilon Greenstein471de712008-08-13 15:49:35 -07005970 /* Zero this manually as its initialization is
5971 currently missing in the initTool */
5972 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
5973 REG_WR(bp, BAR_USTRORM_INTMEM +
5974 USTORM_AGG_DATA_OFFSET + i * 4, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005975 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005976 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_IGU_MODE_OFFSET,
5977 CHIP_INT_MODE_IS_BC(bp) ?
5978 HC_IGU_BC_MODE : HC_IGU_NBC_MODE);
5979 }
Eilon Greenstein471de712008-08-13 15:49:35 -07005980}
5981
Eilon Greenstein471de712008-08-13 15:49:35 -07005982static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
5983{
5984 switch (load_code) {
5985 case FW_MSG_CODE_DRV_LOAD_COMMON:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005986 case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
Eilon Greenstein471de712008-08-13 15:49:35 -07005987 bnx2x_init_internal_common(bp);
5988 /* no break */
5989
5990 case FW_MSG_CODE_DRV_LOAD_PORT:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005991 /* nothing to do */
Eilon Greenstein471de712008-08-13 15:49:35 -07005992 /* no break */
5993
5994 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005995 /* internal memory per function is
5996 initialized inside bnx2x_pf_init */
Eilon Greenstein471de712008-08-13 15:49:35 -07005997 break;
5998
5999 default:
6000 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
6001 break;
6002 }
6003}
6004
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006005static inline u8 bnx2x_fp_igu_sb_id(struct bnx2x_fastpath *fp)
6006{
Merav Sicron55c11942012-11-07 00:45:48 +00006007 return fp->bp->igu_base_sb + fp->index + CNIC_SUPPORT(fp->bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006008}
6009
6010static inline u8 bnx2x_fp_fw_sb_id(struct bnx2x_fastpath *fp)
6011{
Merav Sicron55c11942012-11-07 00:45:48 +00006012 return fp->bp->base_fw_ndsb + fp->index + CNIC_SUPPORT(fp->bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006013}
6014
Eric Dumazet1191cb82012-04-27 21:39:21 +00006015static u8 bnx2x_fp_cl_id(struct bnx2x_fastpath *fp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006016{
6017 if (CHIP_IS_E1x(fp->bp))
6018 return BP_L_ID(fp->bp) + fp->index;
6019 else /* We want Client ID to be the same as IGU SB ID for 57712 */
6020 return bnx2x_fp_igu_sb_id(fp);
6021}
6022
Ariel Elior6383c0b2011-07-14 08:31:57 +00006023static void bnx2x_init_eth_fp(struct bnx2x *bp, int fp_idx)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006024{
6025 struct bnx2x_fastpath *fp = &bp->fp[fp_idx];
Ariel Elior6383c0b2011-07-14 08:31:57 +00006026 u8 cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006027 unsigned long q_type = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +00006028 u32 cids[BNX2X_MULTI_TX_COS] = { 0 };
Dmitry Kravkovf233caf2011-11-13 04:34:22 +00006029 fp->rx_queue = fp_idx;
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006030 fp->cid = fp_idx;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006031 fp->cl_id = bnx2x_fp_cl_id(fp);
6032 fp->fw_sb_id = bnx2x_fp_fw_sb_id(fp);
6033 fp->igu_sb_id = bnx2x_fp_igu_sb_id(fp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006034 /* qZone id equals to FW (per path) client id */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006035 fp->cl_qzone_id = bnx2x_fp_qzone_id(fp);
6036
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006037 /* init shortcut */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006038 fp->ustorm_rx_prods_offset = bnx2x_rx_ustorm_prods_offset(fp);
Ariel Elior7a752992012-01-26 06:01:53 +00006039
Yuval Mintz16a5fd92013-06-02 00:06:18 +00006040 /* Setup SB indices */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006041 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006042
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006043 /* Configure Queue State object */
6044 __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
6045 __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
Ariel Elior6383c0b2011-07-14 08:31:57 +00006046
6047 BUG_ON(fp->max_cos > BNX2X_MULTI_TX_COS);
6048
6049 /* init tx data */
6050 for_each_cos_in_tx_queue(fp, cos) {
Merav Sicron65565882012-06-19 07:48:26 +00006051 bnx2x_init_txdata(bp, fp->txdata_ptr[cos],
6052 CID_COS_TO_TX_ONLY_CID(fp->cid, cos, bp),
6053 FP_COS_TO_TXQ(fp, cos, bp),
6054 BNX2X_TX_SB_INDEX_BASE + cos, fp);
6055 cids[cos] = fp->txdata_ptr[cos]->cid;
Ariel Elior6383c0b2011-07-14 08:31:57 +00006056 }
6057
Ariel Eliorad5afc82013-01-01 05:22:26 +00006058 /* nothing more for vf to do here */
6059 if (IS_VF(bp))
6060 return;
6061
6062 bnx2x_init_sb(bp, fp->status_blk_mapping, BNX2X_VF_ID_INVALID, false,
6063 fp->fw_sb_id, fp->igu_sb_id);
6064 bnx2x_update_fpsb_idx(fp);
Barak Witkowski15192a82012-06-19 07:48:28 +00006065 bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id, cids,
6066 fp->max_cos, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
Ariel Elior6383c0b2011-07-14 08:31:57 +00006067 bnx2x_sp_mapping(bp, q_rdata), q_type);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006068
6069 /**
6070 * Configure classification DBs: Always enable Tx switching
6071 */
6072 bnx2x_init_vlan_mac_fp_objs(fp, BNX2X_OBJ_TYPE_RX_TX);
6073
Ariel Eliorad5afc82013-01-01 05:22:26 +00006074 DP(NETIF_MSG_IFUP,
6075 "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
6076 fp_idx, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
6077 fp->igu_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006078}
6079
Eric Dumazet1191cb82012-04-27 21:39:21 +00006080static void bnx2x_init_tx_ring_one(struct bnx2x_fp_txdata *txdata)
6081{
6082 int i;
6083
6084 for (i = 1; i <= NUM_TX_RINGS; i++) {
6085 struct eth_tx_next_bd *tx_next_bd =
6086 &txdata->tx_desc_ring[TX_DESC_CNT * i - 1].next_bd;
6087
6088 tx_next_bd->addr_hi =
6089 cpu_to_le32(U64_HI(txdata->tx_desc_mapping +
6090 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
6091 tx_next_bd->addr_lo =
6092 cpu_to_le32(U64_LO(txdata->tx_desc_mapping +
6093 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
6094 }
6095
Yuval Mintz639d65b2013-06-02 00:06:21 +00006096 *txdata->tx_cons_sb = cpu_to_le16(0);
6097
Eric Dumazet1191cb82012-04-27 21:39:21 +00006098 SET_FLAG(txdata->tx_db.data.header.header, DOORBELL_HDR_DB_TYPE, 1);
6099 txdata->tx_db.data.zero_fill1 = 0;
6100 txdata->tx_db.data.prod = 0;
6101
6102 txdata->tx_pkt_prod = 0;
6103 txdata->tx_pkt_cons = 0;
6104 txdata->tx_bd_prod = 0;
6105 txdata->tx_bd_cons = 0;
6106 txdata->tx_pkt = 0;
6107}
6108
Merav Sicron55c11942012-11-07 00:45:48 +00006109static void bnx2x_init_tx_rings_cnic(struct bnx2x *bp)
6110{
6111 int i;
6112
6113 for_each_tx_queue_cnic(bp, i)
6114 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[0]);
6115}
Yuval Mintzd76a6112013-06-02 00:06:17 +00006116
Eric Dumazet1191cb82012-04-27 21:39:21 +00006117static void bnx2x_init_tx_rings(struct bnx2x *bp)
6118{
6119 int i;
6120 u8 cos;
6121
Merav Sicron55c11942012-11-07 00:45:48 +00006122 for_each_eth_queue(bp, i)
Eric Dumazet1191cb82012-04-27 21:39:21 +00006123 for_each_cos_in_tx_queue(&bp->fp[i], cos)
Merav Sicron65565882012-06-19 07:48:26 +00006124 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[cos]);
Eric Dumazet1191cb82012-04-27 21:39:21 +00006125}
6126
Merav Sicron55c11942012-11-07 00:45:48 +00006127void bnx2x_nic_init_cnic(struct bnx2x *bp)
6128{
6129 if (!NO_FCOE(bp))
6130 bnx2x_init_fcoe_fp(bp);
6131
6132 bnx2x_init_sb(bp, bp->cnic_sb_mapping,
6133 BNX2X_VF_ID_INVALID, false,
6134 bnx2x_cnic_fw_sb_id(bp), bnx2x_cnic_igu_sb_id(bp));
6135
6136 /* ensure status block indices were read */
6137 rmb();
6138 bnx2x_init_rx_rings_cnic(bp);
6139 bnx2x_init_tx_rings_cnic(bp);
6140
6141 /* flush all */
6142 mb();
6143 mmiowb();
6144}
6145
Yuval Mintzecf01c22013-04-22 02:53:03 +00006146void bnx2x_pre_irq_nic_init(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006147{
6148 int i;
6149
Yuval Mintzecf01c22013-04-22 02:53:03 +00006150 /* Setup NIC internals and enable interrupts */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006151 for_each_eth_queue(bp, i)
Ariel Elior6383c0b2011-07-14 08:31:57 +00006152 bnx2x_init_eth_fp(bp, i);
Ariel Eliorad5afc82013-01-01 05:22:26 +00006153
6154 /* ensure status block indices were read */
6155 rmb();
6156 bnx2x_init_rx_rings(bp);
6157 bnx2x_init_tx_rings(bp);
6158
Yuval Mintzecf01c22013-04-22 02:53:03 +00006159 if (IS_PF(bp)) {
6160 /* Initialize MOD_ABS interrupts */
6161 bnx2x_init_mod_abs_int(bp, &bp->link_vars, bp->common.chip_id,
6162 bp->common.shmem_base,
6163 bp->common.shmem2_base, BP_PORT(bp));
Eilon Greenstein16119782009-03-02 07:59:27 +00006164
Yuval Mintzecf01c22013-04-22 02:53:03 +00006165 /* initialize the default status block and sp ring */
6166 bnx2x_init_def_sb(bp);
6167 bnx2x_update_dsb_idx(bp);
6168 bnx2x_init_sp_ring(bp);
Yuval Mintz3cdeec22013-06-02 00:06:19 +00006169 } else {
6170 bnx2x_memset_stats(bp);
Yuval Mintzecf01c22013-04-22 02:53:03 +00006171 }
6172}
Eilon Greenstein16119782009-03-02 07:59:27 +00006173
Yuval Mintzecf01c22013-04-22 02:53:03 +00006174void bnx2x_post_irq_nic_init(struct bnx2x *bp, u32 load_code)
6175{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006176 bnx2x_init_eq_ring(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07006177 bnx2x_init_internal(bp, load_code);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006178 bnx2x_pf_init(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08006179 bnx2x_stats_init(bp);
6180
Eilon Greenstein0ef00452009-01-14 21:31:08 -08006181 /* flush all before enabling interrupts */
6182 mb();
6183 mmiowb();
6184
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08006185 bnx2x_int_enable(bp);
Eilon Greensteineb8da202009-07-21 05:47:30 +00006186
6187 /* Check for SPIO5 */
6188 bnx2x_attn_int_deasserted0(bp,
6189 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
6190 AEU_INPUTS_ATTN_BITS_SPIO5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006191}
6192
Yuval Mintzecf01c22013-04-22 02:53:03 +00006193/* gzip service functions */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006194static int bnx2x_gunzip_init(struct bnx2x *bp)
6195{
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006196 bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
6197 &bp->gunzip_mapping, GFP_KERNEL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006198 if (bp->gunzip_buf == NULL)
6199 goto gunzip_nomem1;
6200
6201 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
6202 if (bp->strm == NULL)
6203 goto gunzip_nomem2;
6204
David S. Miller7ab24bf2011-06-29 05:48:41 -07006205 bp->strm->workspace = vmalloc(zlib_inflate_workspacesize());
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006206 if (bp->strm->workspace == NULL)
6207 goto gunzip_nomem3;
6208
6209 return 0;
6210
6211gunzip_nomem3:
6212 kfree(bp->strm);
6213 bp->strm = NULL;
6214
6215gunzip_nomem2:
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006216 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6217 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006218 bp->gunzip_buf = NULL;
6219
6220gunzip_nomem1:
Merav Sicron51c1a582012-03-18 10:33:38 +00006221 BNX2X_ERR("Cannot allocate firmware buffer for un-compression\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006222 return -ENOMEM;
6223}
6224
6225static void bnx2x_gunzip_end(struct bnx2x *bp)
6226{
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006227 if (bp->strm) {
David S. Miller7ab24bf2011-06-29 05:48:41 -07006228 vfree(bp->strm->workspace);
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006229 kfree(bp->strm);
6230 bp->strm = NULL;
6231 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006232
6233 if (bp->gunzip_buf) {
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006234 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6235 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006236 bp->gunzip_buf = NULL;
6237 }
6238}
6239
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006240static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006241{
6242 int n, rc;
6243
6244 /* check gzip header */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006245 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
6246 BNX2X_ERR("Bad gzip header\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006247 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006248 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006249
6250 n = 10;
6251
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006252#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006253
6254 if (zbuf[3] & FNAME)
6255 while ((zbuf[n++] != 0) && (n < len));
6256
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006257 bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006258 bp->strm->avail_in = len - n;
6259 bp->strm->next_out = bp->gunzip_buf;
6260 bp->strm->avail_out = FW_BUF_SIZE;
6261
6262 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
6263 if (rc != Z_OK)
6264 return rc;
6265
6266 rc = zlib_inflate(bp->strm, Z_FINISH);
6267 if ((rc != Z_OK) && (rc != Z_STREAM_END))
Joe Perches7995c642010-02-17 15:01:52 +00006268 netdev_err(bp->dev, "Firmware decompression error: %s\n",
6269 bp->strm->msg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006270
6271 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
6272 if (bp->gunzip_outlen & 0x3)
Merav Sicron51c1a582012-03-18 10:33:38 +00006273 netdev_err(bp->dev,
6274 "Firmware decompression error: gunzip_outlen (%d) not aligned\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006275 bp->gunzip_outlen);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006276 bp->gunzip_outlen >>= 2;
6277
6278 zlib_inflateEnd(bp->strm);
6279
6280 if (rc == Z_STREAM_END)
6281 return 0;
6282
6283 return rc;
6284}
6285
6286/* nic load/unload */
6287
6288/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006289 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006290 */
6291
6292/* send a NIG loopback debug packet */
6293static void bnx2x_lb_pckt(struct bnx2x *bp)
6294{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006295 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006296
6297 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006298 wb_write[0] = 0x55555555;
6299 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006300 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006301 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006302
6303 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006304 wb_write[0] = 0x09000000;
6305 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006306 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006307 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006308}
6309
6310/* some of the internal memories
6311 * are not directly readable from the driver
6312 * to test them we send debug packets
6313 */
6314static int bnx2x_int_mem_test(struct bnx2x *bp)
6315{
6316 int factor;
6317 int count, i;
6318 u32 val = 0;
6319
Eilon Greensteinad8d3942008-06-23 20:29:02 -07006320 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006321 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07006322 else if (CHIP_REV_IS_EMUL(bp))
6323 factor = 200;
6324 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006325 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006326
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006327 /* Disable inputs of parser neighbor blocks */
6328 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6329 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6330 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006331 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006332
6333 /* Write 0 to parser credits for CFC search request */
6334 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6335
6336 /* send Ethernet packet */
6337 bnx2x_lb_pckt(bp);
6338
6339 /* TODO do i reset NIG statistic? */
6340 /* Wait until NIG register shows 1 packet of size 0x10 */
6341 count = 1000 * factor;
6342 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006343
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006344 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6345 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006346 if (val == 0x10)
6347 break;
6348
Yuval Mintz639d65b2013-06-02 00:06:21 +00006349 usleep_range(10000, 20000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006350 count--;
6351 }
6352 if (val != 0x10) {
6353 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6354 return -1;
6355 }
6356
6357 /* Wait until PRS register shows 1 packet */
6358 count = 1000 * factor;
6359 while (count) {
6360 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006361 if (val == 1)
6362 break;
6363
Yuval Mintz639d65b2013-06-02 00:06:21 +00006364 usleep_range(10000, 20000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006365 count--;
6366 }
6367 if (val != 0x1) {
6368 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6369 return -2;
6370 }
6371
6372 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006373 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006374 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006375 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006376 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006377 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6378 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006379
6380 DP(NETIF_MSG_HW, "part2\n");
6381
6382 /* Disable inputs of parser neighbor blocks */
6383 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6384 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6385 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006386 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006387
6388 /* Write 0 to parser credits for CFC search request */
6389 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6390
6391 /* send 10 Ethernet packets */
6392 for (i = 0; i < 10; i++)
6393 bnx2x_lb_pckt(bp);
6394
6395 /* Wait until NIG register shows 10 + 1
6396 packets of size 11*0x10 = 0xb0 */
6397 count = 1000 * factor;
6398 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006399
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006400 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6401 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006402 if (val == 0xb0)
6403 break;
6404
Yuval Mintz639d65b2013-06-02 00:06:21 +00006405 usleep_range(10000, 20000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006406 count--;
6407 }
6408 if (val != 0xb0) {
6409 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6410 return -3;
6411 }
6412
6413 /* Wait until PRS register shows 2 packets */
6414 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6415 if (val != 2)
6416 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6417
6418 /* Write 1 to parser credits for CFC search request */
6419 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
6420
6421 /* Wait until PRS register shows 3 packets */
6422 msleep(10 * factor);
6423 /* Wait until NIG register shows 1 packet of size 0x10 */
6424 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6425 if (val != 3)
6426 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6427
6428 /* clear NIG EOP FIFO */
6429 for (i = 0; i < 11; i++)
6430 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
6431 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
6432 if (val != 1) {
6433 BNX2X_ERR("clear of NIG failed\n");
6434 return -4;
6435 }
6436
6437 /* Reset and init BRB, PRS, NIG */
6438 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
6439 msleep(50);
6440 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
6441 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006442 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6443 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Merav Sicron55c11942012-11-07 00:45:48 +00006444 if (!CNIC_SUPPORT(bp))
6445 /* set NIC mode */
6446 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006447
6448 /* Enable inputs of parser neighbor blocks */
6449 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
6450 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
6451 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006452 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006453
6454 DP(NETIF_MSG_HW, "done\n");
6455
6456 return 0; /* OK */
6457}
6458
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006459static void bnx2x_enable_blocks_attention(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006460{
Yuval Mintzb343d002012-12-02 04:05:53 +00006461 u32 val;
6462
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006463 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006464 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006465 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0x40);
6466 else
6467 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006468 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
6469 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006470 /*
6471 * mask read length error interrupts in brb for parser
6472 * (parsing unit and 'checksum and crc' unit)
6473 * these errors are legal (PU reads fixed length and CAC can cause
6474 * read length error on truncated packets)
6475 */
6476 REG_WR(bp, BRB1_REG_BRB1_INT_MASK, 0xFC00);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006477 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
6478 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
6479 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
6480 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
6481 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006482/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
6483/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006484 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
6485 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
6486 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006487/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
6488/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006489 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
6490 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
6491 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
6492 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006493/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
6494/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006495
Yuval Mintzb343d002012-12-02 04:05:53 +00006496 val = PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT |
6497 PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF |
6498 PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN;
6499 if (!CHIP_IS_E1x(bp))
6500 val |= PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED |
6501 PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED;
6502 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, val);
6503
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006504 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
6505 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
6506 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006507/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006508
6509 if (!CHIP_IS_E1x(bp))
6510 /* enable VFC attentions: bits 11 and 12, bits 31:13 reserved */
6511 REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0x07ff);
6512
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006513 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
6514 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006515/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006516 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0x18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006517}
6518
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006519static void bnx2x_reset_common(struct bnx2x *bp)
6520{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006521 u32 val = 0x1400;
6522
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006523 /* reset_common */
6524 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6525 0xd3ffff7f);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006526
6527 if (CHIP_IS_E3(bp)) {
6528 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6529 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6530 }
6531
6532 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, val);
6533}
6534
6535static void bnx2x_setup_dmae(struct bnx2x *bp)
6536{
6537 bp->dmae_ready = 0;
6538 spin_lock_init(&bp->dmae_lock);
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006539}
6540
Eilon Greenstein573f2032009-08-12 08:24:14 +00006541static void bnx2x_init_pxp(struct bnx2x *bp)
6542{
6543 u16 devctl;
6544 int r_order, w_order;
6545
Jiang Liu2a80eeb2012-08-20 13:26:51 -06006546 pcie_capability_read_word(bp->pdev, PCI_EXP_DEVCTL, &devctl);
Eilon Greenstein573f2032009-08-12 08:24:14 +00006547 DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
6548 w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
6549 if (bp->mrrs == -1)
6550 r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
6551 else {
6552 DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
6553 r_order = bp->mrrs;
6554 }
6555
6556 bnx2x_init_pxp_arb(bp, r_order, w_order);
6557}
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006558
6559static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
6560{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006561 int is_required;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006562 u32 val;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006563 int port;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006564
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006565 if (BP_NOMCP(bp))
6566 return;
6567
6568 is_required = 0;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006569 val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
6570 SHARED_HW_CFG_FAN_FAILURE_MASK;
6571
6572 if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
6573 is_required = 1;
6574
6575 /*
6576 * The fan failure mechanism is usually related to the PHY type since
6577 * the power consumption of the board is affected by the PHY. Currently,
6578 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
6579 */
6580 else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
6581 for (port = PORT_0; port < PORT_MAX; port++) {
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006582 is_required |=
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006583 bnx2x_fan_failure_det_req(
6584 bp,
6585 bp->common.shmem_base,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006586 bp->common.shmem2_base,
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006587 port);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006588 }
6589
6590 DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
6591
6592 if (is_required == 0)
6593 return;
6594
6595 /* Fan failure is indicated by SPIO 5 */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006596 bnx2x_set_spio(bp, MISC_SPIO_SPIO5, MISC_SPIO_INPUT_HI_Z);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006597
6598 /* set to active low mode */
6599 val = REG_RD(bp, MISC_REG_SPIO_INT);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006600 val |= (MISC_SPIO_SPIO5 << MISC_SPIO_INT_OLD_SET_POS);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006601 REG_WR(bp, MISC_REG_SPIO_INT, val);
6602
6603 /* enable interrupt to signal the IGU */
6604 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006605 val |= MISC_SPIO_SPIO5;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006606 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
6607}
6608
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00006609void bnx2x_pf_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006610{
6611 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
6612 val &= ~IGU_PF_CONF_FUNC_EN;
6613
6614 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
6615 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6616 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 0);
6617}
6618
Eric Dumazet1191cb82012-04-27 21:39:21 +00006619static void bnx2x__common_init_phy(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006620{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006621 u32 shmem_base[2], shmem2_base[2];
Yaniv Rosnerb884d952012-11-27 03:46:28 +00006622 /* Avoid common init in case MFW supports LFA */
6623 if (SHMEM2_RD(bp, size) >
6624 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
6625 return;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006626 shmem_base[0] = bp->common.shmem_base;
6627 shmem2_base[0] = bp->common.shmem2_base;
6628 if (!CHIP_IS_E1x(bp)) {
6629 shmem_base[1] =
6630 SHMEM2_RD(bp, other_shmem_base_addr);
6631 shmem2_base[1] =
6632 SHMEM2_RD(bp, other_shmem2_base_addr);
6633 }
6634 bnx2x_acquire_phy_lock(bp);
6635 bnx2x_common_init_phy(bp, shmem_base, shmem2_base,
6636 bp->common.chip_id);
6637 bnx2x_release_phy_lock(bp);
6638}
6639
6640/**
6641 * bnx2x_init_hw_common - initialize the HW at the COMMON phase.
6642 *
6643 * @bp: driver handle
6644 */
6645static int bnx2x_init_hw_common(struct bnx2x *bp)
6646{
6647 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006648
Merav Sicron51c1a582012-03-18 10:33:38 +00006649 DP(NETIF_MSG_HW, "starting common init func %d\n", BP_ABS_FUNC(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006650
David S. Miller823dcd22011-08-20 10:39:12 -07006651 /*
Yuval Mintz2de67432013-01-23 03:21:43 +00006652 * take the RESET lock to protect undi_unload flow from accessing
David S. Miller823dcd22011-08-20 10:39:12 -07006653 * registers while we're resetting the chip
6654 */
David S. Miller8decf862011-09-22 03:23:13 -04006655 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006656
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006657 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006658 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006659
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006660 val = 0xfffc;
6661 if (CHIP_IS_E3(bp)) {
6662 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6663 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6664 }
6665 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006666
David S. Miller8decf862011-09-22 03:23:13 -04006667 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006668
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006669 bnx2x_init_block(bp, BLOCK_MISC, PHASE_COMMON);
6670
6671 if (!CHIP_IS_E1x(bp)) {
6672 u8 abs_func_id;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006673
6674 /**
6675 * 4-port mode or 2-port mode we need to turn of master-enable
6676 * for everyone, after that, turn it back on for self.
6677 * so, we disregard multi-function or not, and always disable
6678 * for all functions on the given path, this means 0,2,4,6 for
6679 * path 0 and 1,3,5,7 for path 1
6680 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006681 for (abs_func_id = BP_PATH(bp);
6682 abs_func_id < E2_FUNC_MAX*2; abs_func_id += 2) {
6683 if (abs_func_id == BP_ABS_FUNC(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006684 REG_WR(bp,
6685 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER,
6686 1);
6687 continue;
6688 }
6689
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006690 bnx2x_pretend_func(bp, abs_func_id);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006691 /* clear pf enable */
6692 bnx2x_pf_disable(bp);
6693 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
6694 }
6695 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006696
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006697 bnx2x_init_block(bp, BLOCK_PXP, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006698 if (CHIP_IS_E1(bp)) {
6699 /* enable HW interrupt from PXP on USDM overflow
6700 bit 16 on INT_MASK_0 */
6701 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006702 }
6703
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006704 bnx2x_init_block(bp, BLOCK_PXP2, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006705 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006706
6707#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006708 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
6709 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
6710 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
6711 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
6712 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006713 /* make sure this value is 0 */
6714 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006715
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006716/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
6717 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
6718 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
6719 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
6720 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006721#endif
6722
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006723 bnx2x_ilt_init_page_size(bp, INITOP_SET);
6724
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006725 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
6726 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006727
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006728 /* let the HW do it's magic ... */
6729 msleep(100);
6730 /* finish PXP init */
6731 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
6732 if (val != 1) {
6733 BNX2X_ERR("PXP2 CFG failed\n");
6734 return -EBUSY;
6735 }
6736 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
6737 if (val != 1) {
6738 BNX2X_ERR("PXP2 RD_INIT failed\n");
6739 return -EBUSY;
6740 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006741
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006742 /* Timers bug workaround E2 only. We need to set the entire ILT to
6743 * have entries with value "0" and valid bit on.
6744 * This needs to be done by the first PF that is loaded in a path
6745 * (i.e. common phase)
6746 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006747 if (!CHIP_IS_E1x(bp)) {
6748/* In E2 there is a bug in the timers block that can cause function 6 / 7
6749 * (i.e. vnic3) to start even if it is marked as "scan-off".
6750 * This occurs when a different function (func2,3) is being marked
6751 * as "scan-off". Real-life scenario for example: if a driver is being
6752 * load-unloaded while func6,7 are down. This will cause the timer to access
6753 * the ilt, translate to a logical address and send a request to read/write.
6754 * Since the ilt for the function that is down is not valid, this will cause
6755 * a translation error which is unrecoverable.
6756 * The Workaround is intended to make sure that when this happens nothing fatal
6757 * will occur. The workaround:
6758 * 1. First PF driver which loads on a path will:
6759 * a. After taking the chip out of reset, by using pretend,
6760 * it will write "0" to the following registers of
6761 * the other vnics.
6762 * REG_WR(pdev, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6763 * REG_WR(pdev, CFC_REG_WEAK_ENABLE_PF,0);
6764 * REG_WR(pdev, CFC_REG_STRONG_ENABLE_PF,0);
6765 * And for itself it will write '1' to
6766 * PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER to enable
6767 * dmae-operations (writing to pram for example.)
6768 * note: can be done for only function 6,7 but cleaner this
6769 * way.
6770 * b. Write zero+valid to the entire ILT.
6771 * c. Init the first_timers_ilt_entry, last_timers_ilt_entry of
6772 * VNIC3 (of that port). The range allocated will be the
6773 * entire ILT. This is needed to prevent ILT range error.
6774 * 2. Any PF driver load flow:
6775 * a. ILT update with the physical addresses of the allocated
6776 * logical pages.
6777 * b. Wait 20msec. - note that this timeout is needed to make
6778 * sure there are no requests in one of the PXP internal
6779 * queues with "old" ILT addresses.
6780 * c. PF enable in the PGLC.
6781 * d. Clear the was_error of the PF in the PGLC. (could have
Yuval Mintz2de67432013-01-23 03:21:43 +00006782 * occurred while driver was down)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006783 * e. PF enable in the CFC (WEAK + STRONG)
6784 * f. Timers scan enable
6785 * 3. PF driver unload flow:
6786 * a. Clear the Timers scan_en.
6787 * b. Polling for scan_on=0 for that PF.
6788 * c. Clear the PF enable bit in the PXP.
6789 * d. Clear the PF enable in the CFC (WEAK + STRONG)
6790 * e. Write zero+valid to all ILT entries (The valid bit must
6791 * stay set)
6792 * f. If this is VNIC 3 of a port then also init
6793 * first_timers_ilt_entry to zero and last_timers_ilt_entry
Yuval Mintz16a5fd92013-06-02 00:06:18 +00006794 * to the last entry in the ILT.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006795 *
6796 * Notes:
6797 * Currently the PF error in the PGLC is non recoverable.
6798 * In the future the there will be a recovery routine for this error.
6799 * Currently attention is masked.
6800 * Having an MCP lock on the load/unload process does not guarantee that
6801 * there is no Timer disable during Func6/7 enable. This is because the
6802 * Timers scan is currently being cleared by the MCP on FLR.
6803 * Step 2.d can be done only for PF6/7 and the driver can also check if
6804 * there is error before clearing it. But the flow above is simpler and
6805 * more general.
6806 * All ILT entries are written by zero+valid and not just PF6/7
6807 * ILT entries since in the future the ILT entries allocation for
6808 * PF-s might be dynamic.
6809 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006810 struct ilt_client_info ilt_cli;
6811 struct bnx2x_ilt ilt;
6812 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
6813 memset(&ilt, 0, sizeof(struct bnx2x_ilt));
6814
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04006815 /* initialize dummy TM client */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006816 ilt_cli.start = 0;
6817 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
6818 ilt_cli.client_num = ILT_CLIENT_TM;
6819
6820 /* Step 1: set zeroes to all ilt page entries with valid bit on
6821 * Step 2: set the timers first/last ilt entry to point
6822 * to the entire range to prevent ILT range error for 3rd/4th
Yuval Mintz2de67432013-01-23 03:21:43 +00006823 * vnic (this code assumes existence of the vnic)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006824 *
6825 * both steps performed by call to bnx2x_ilt_client_init_op()
6826 * with dummy TM client
6827 *
6828 * we must use pretend since PXP2_REG_RQ_##blk##_FIRST_ILT
6829 * and his brother are split registers
6830 */
6831 bnx2x_pretend_func(bp, (BP_PATH(bp) + 6));
6832 bnx2x_ilt_client_init_op_ilt(bp, &ilt, &ilt_cli, INITOP_CLEAR);
6833 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
6834
6835 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN, BNX2X_PXP_DRAM_ALIGN);
6836 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_RD, BNX2X_PXP_DRAM_ALIGN);
6837 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_SEL, 1);
6838 }
6839
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006840 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
6841 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006842
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006843 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006844 int factor = CHIP_REV_IS_EMUL(bp) ? 1000 :
6845 (CHIP_REV_IS_FPGA(bp) ? 400 : 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006846 bnx2x_init_block(bp, BLOCK_PGLUE_B, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006847
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006848 bnx2x_init_block(bp, BLOCK_ATC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006849
6850 /* let the HW do it's magic ... */
6851 do {
6852 msleep(200);
6853 val = REG_RD(bp, ATC_REG_ATC_INIT_DONE);
6854 } while (factor-- && (val != 1));
6855
6856 if (val != 1) {
6857 BNX2X_ERR("ATC_INIT failed\n");
6858 return -EBUSY;
6859 }
6860 }
6861
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006862 bnx2x_init_block(bp, BLOCK_DMAE, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006863
Ariel Eliorb56e9672013-01-01 05:22:32 +00006864 bnx2x_iov_init_dmae(bp);
6865
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006866 /* clean the DMAE memory */
6867 bp->dmae_ready = 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006868 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006869
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006870 bnx2x_init_block(bp, BLOCK_TCM, PHASE_COMMON);
6871
6872 bnx2x_init_block(bp, BLOCK_UCM, PHASE_COMMON);
6873
6874 bnx2x_init_block(bp, BLOCK_CCM, PHASE_COMMON);
6875
6876 bnx2x_init_block(bp, BLOCK_XCM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006877
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006878 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
6879 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
6880 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
6881 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
6882
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006883 bnx2x_init_block(bp, BLOCK_QM, PHASE_COMMON);
Michael Chan37b091b2009-10-10 13:46:55 +00006884
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006885 /* QM queues pointers table */
6886 bnx2x_qm_init_ptr_table(bp, bp->qm_cid_count, INITOP_SET);
Michael Chan37b091b2009-10-10 13:46:55 +00006887
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006888 /* soft reset pulse */
6889 REG_WR(bp, QM_REG_SOFT_RESET, 1);
6890 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006891
Merav Sicron55c11942012-11-07 00:45:48 +00006892 if (CNIC_SUPPORT(bp))
6893 bnx2x_init_block(bp, BLOCK_TM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006894
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006895 bnx2x_init_block(bp, BLOCK_DORQ, PHASE_COMMON);
Ariel Eliorb9871bc2013-09-04 14:09:21 +03006896
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006897 if (!CHIP_REV_IS_SLOW(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006898 /* enable hw interrupt from doorbell Q */
6899 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006900
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006901 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006902
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006903 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08006904 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006905
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006906 if (!CHIP_IS_E1(bp))
6907 REG_WR(bp, PRS_REG_E1HOV_MODE, bp->path_has_ovlan);
6908
Barak Witkowskia3348722012-04-23 03:04:46 +00006909 if (!CHIP_IS_E1x(bp) && !CHIP_IS_E3B0(bp)) {
6910 if (IS_MF_AFEX(bp)) {
6911 /* configure that VNTag and VLAN headers must be
6912 * received in afex mode
6913 */
6914 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC, 0xE);
6915 REG_WR(bp, PRS_REG_MUST_HAVE_HDRS, 0xA);
6916 REG_WR(bp, PRS_REG_HDRS_AFTER_TAG_0, 0x6);
6917 REG_WR(bp, PRS_REG_TAG_ETHERTYPE_0, 0x8926);
6918 REG_WR(bp, PRS_REG_TAG_LEN_0, 0x4);
6919 } else {
6920 /* Bit-map indicating which L2 hdrs may appear
6921 * after the basic Ethernet header
6922 */
6923 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC,
6924 bp->path_has_ovlan ? 7 : 6);
6925 }
6926 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006927
6928 bnx2x_init_block(bp, BLOCK_TSDM, PHASE_COMMON);
6929 bnx2x_init_block(bp, BLOCK_CSDM, PHASE_COMMON);
6930 bnx2x_init_block(bp, BLOCK_USDM, PHASE_COMMON);
6931 bnx2x_init_block(bp, BLOCK_XSDM, PHASE_COMMON);
6932
6933 if (!CHIP_IS_E1x(bp)) {
6934 /* reset VFC memories */
6935 REG_WR(bp, TSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
6936 VFC_MEMORIES_RST_REG_CAM_RST |
6937 VFC_MEMORIES_RST_REG_RAM_RST);
6938 REG_WR(bp, XSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
6939 VFC_MEMORIES_RST_REG_CAM_RST |
6940 VFC_MEMORIES_RST_REG_RAM_RST);
6941
6942 msleep(20);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006943 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006944
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006945 bnx2x_init_block(bp, BLOCK_TSEM, PHASE_COMMON);
6946 bnx2x_init_block(bp, BLOCK_USEM, PHASE_COMMON);
6947 bnx2x_init_block(bp, BLOCK_CSEM, PHASE_COMMON);
6948 bnx2x_init_block(bp, BLOCK_XSEM, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006949
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006950 /* sync semi rtc */
6951 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6952 0x80000000);
6953 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
6954 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006955
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006956 bnx2x_init_block(bp, BLOCK_UPB, PHASE_COMMON);
6957 bnx2x_init_block(bp, BLOCK_XPB, PHASE_COMMON);
6958 bnx2x_init_block(bp, BLOCK_PBF, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006959
Barak Witkowskia3348722012-04-23 03:04:46 +00006960 if (!CHIP_IS_E1x(bp)) {
6961 if (IS_MF_AFEX(bp)) {
6962 /* configure that VNTag and VLAN headers must be
6963 * sent in afex mode
6964 */
6965 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC, 0xE);
6966 REG_WR(bp, PBF_REG_MUST_HAVE_HDRS, 0xA);
6967 REG_WR(bp, PBF_REG_HDRS_AFTER_TAG_0, 0x6);
6968 REG_WR(bp, PBF_REG_TAG_ETHERTYPE_0, 0x8926);
6969 REG_WR(bp, PBF_REG_TAG_LEN_0, 0x4);
6970 } else {
6971 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC,
6972 bp->path_has_ovlan ? 7 : 6);
6973 }
6974 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006975
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006976 REG_WR(bp, SRC_REG_SOFT_RST, 1);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006977
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006978 bnx2x_init_block(bp, BLOCK_SRC, PHASE_COMMON);
6979
Merav Sicron55c11942012-11-07 00:45:48 +00006980 if (CNIC_SUPPORT(bp)) {
6981 REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
6982 REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
6983 REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
6984 REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
6985 REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
6986 REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
6987 REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
6988 REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
6989 REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
6990 REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
6991 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006992 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006993
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006994 if (sizeof(union cdu_context) != 1024)
6995 /* we currently assume that a context is 1024 bytes */
Merav Sicron51c1a582012-03-18 10:33:38 +00006996 dev_alert(&bp->pdev->dev,
6997 "please adjust the size of cdu_context(%ld)\n",
6998 (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006999
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007000 bnx2x_init_block(bp, BLOCK_CDU, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007001 val = (4 << 24) + (0 << 12) + 1024;
7002 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007003
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007004 bnx2x_init_block(bp, BLOCK_CFC, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007005 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08007006 /* enable context validation interrupt from CFC */
7007 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
7008
7009 /* set the thresholds to prevent CFC/CDU race */
7010 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007011
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007012 bnx2x_init_block(bp, BLOCK_HC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007013
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007014 if (!CHIP_IS_E1x(bp) && BP_NOMCP(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007015 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x36);
7016
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007017 bnx2x_init_block(bp, BLOCK_IGU, PHASE_COMMON);
7018 bnx2x_init_block(bp, BLOCK_MISC_AEU, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007019
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007020 /* Reset PCIE errors for debug */
7021 REG_WR(bp, 0x2814, 0xffffffff);
7022 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007023
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007024 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007025 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_CONTROL_5,
7026 (PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 |
7027 PXPCS_TL_CONTROL_5_ERR_UNSPPORT));
7028 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC345_STAT,
7029 (PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4 |
7030 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3 |
7031 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2));
7032 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC678_STAT,
7033 (PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7 |
7034 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6 |
7035 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5));
7036 }
7037
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007038 bnx2x_init_block(bp, BLOCK_NIG, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007039 if (!CHIP_IS_E1(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007040 /* in E3 this done in per-port section */
7041 if (!CHIP_IS_E3(bp))
7042 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_MF(bp));
7043 }
7044 if (CHIP_IS_E1H(bp))
7045 /* not applicable for E2 (and above ...) */
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007046 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_MF_SD(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007047
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007048 if (CHIP_REV_IS_SLOW(bp))
7049 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007050
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007051 /* finish CFC init */
7052 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
7053 if (val != 1) {
7054 BNX2X_ERR("CFC LL_INIT failed\n");
7055 return -EBUSY;
7056 }
7057 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
7058 if (val != 1) {
7059 BNX2X_ERR("CFC AC_INIT failed\n");
7060 return -EBUSY;
7061 }
7062 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
7063 if (val != 1) {
7064 BNX2X_ERR("CFC CAM_INIT failed\n");
7065 return -EBUSY;
7066 }
7067 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007068
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007069 if (CHIP_IS_E1(bp)) {
7070 /* read NIG statistic
7071 to see if this is our first up since powerup */
7072 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
7073 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007074
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007075 /* do internal memory self test */
7076 if ((val == 0) && bnx2x_int_mem_test(bp)) {
7077 BNX2X_ERR("internal mem self test failed\n");
7078 return -EBUSY;
7079 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007080 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007081
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00007082 bnx2x_setup_fan_failure_detection(bp);
7083
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007084 /* clear PXP2 attentions */
7085 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007086
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00007087 bnx2x_enable_blocks_attention(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007088 bnx2x_enable_blocks_parity(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007089
Yaniv Rosner6bbca912008-08-13 15:57:28 -07007090 if (!BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007091 if (CHIP_IS_E1x(bp))
7092 bnx2x__common_init_phy(bp);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07007093 } else
7094 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
7095
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007096 return 0;
7097}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007098
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007099/**
7100 * bnx2x_init_hw_common_chip - init HW at the COMMON_CHIP phase.
7101 *
7102 * @bp: driver handle
7103 */
7104static int bnx2x_init_hw_common_chip(struct bnx2x *bp)
7105{
7106 int rc = bnx2x_init_hw_common(bp);
7107
7108 if (rc)
7109 return rc;
7110
7111 /* In E2 2-PORT mode, same ext phy is used for the two paths */
7112 if (!BP_NOMCP(bp))
7113 bnx2x__common_init_phy(bp);
7114
7115 return 0;
7116}
7117
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007118static int bnx2x_init_hw_port(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007119{
7120 int port = BP_PORT(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007121 int init_phase = port ? PHASE_PORT1 : PHASE_PORT0;
Eilon Greenstein1c063282009-02-12 08:36:43 +00007122 u32 low, high;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007123 u32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007124
Merav Sicron51c1a582012-03-18 10:33:38 +00007125 DP(NETIF_MSG_HW, "starting port init port %d\n", port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007126
7127 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007128
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007129 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
7130 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7131 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
Eilon Greensteinca003922009-08-12 22:53:28 -07007132
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007133 /* Timers bug workaround: disables the pf_master bit in pglue at
7134 * common phase, we need to enable it here before any dmae access are
7135 * attempted. Therefore we manually added the enable-master to the
7136 * port phase (it also happens in the function phase)
7137 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007138 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007139 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
7140
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007141 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
7142 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
7143 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
7144 bnx2x_init_block(bp, BLOCK_QM, init_phase);
7145
7146 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
7147 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
7148 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
7149 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007150
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007151 /* QM cid (connection) count */
7152 bnx2x_qm_init_cid_count(bp, bp->qm_cid_count, INITOP_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007153
Merav Sicron55c11942012-11-07 00:45:48 +00007154 if (CNIC_SUPPORT(bp)) {
7155 bnx2x_init_block(bp, BLOCK_TM, init_phase);
7156 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
7157 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
7158 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007159
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007160 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Eilon Greenstein1c063282009-02-12 08:36:43 +00007161
Dmitry Kravkov2b674042012-10-28 21:59:04 +00007162 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
7163
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007164 if (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007165
7166 if (IS_MF(bp))
7167 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
7168 else if (bp->dev->mtu > 4096) {
7169 if (bp->flags & ONE_PORT_FLAG)
7170 low = 160;
7171 else {
7172 val = bp->dev->mtu;
7173 /* (24*1024 + val*4)/256 */
7174 low = 96 + (val/64) +
7175 ((val % 64) ? 1 : 0);
7176 }
7177 } else
7178 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
7179 high = low + 56; /* 14*1024/256 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007180 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
7181 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
7182 }
7183
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007184 if (CHIP_MODE_IS_4_PORT(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007185 REG_WR(bp, (BP_PORT(bp) ?
7186 BRB1_REG_MAC_GUARANTIED_1 :
7187 BRB1_REG_MAC_GUARANTIED_0), 40);
Eilon Greenstein356e2382009-02-12 08:38:32 +00007188
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007189 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
Barak Witkowskia3348722012-04-23 03:04:46 +00007190 if (CHIP_IS_E3B0(bp)) {
7191 if (IS_MF_AFEX(bp)) {
7192 /* configure headers for AFEX mode */
7193 REG_WR(bp, BP_PORT(bp) ?
7194 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
7195 PRS_REG_HDRS_AFTER_BASIC_PORT_0, 0xE);
7196 REG_WR(bp, BP_PORT(bp) ?
7197 PRS_REG_HDRS_AFTER_TAG_0_PORT_1 :
7198 PRS_REG_HDRS_AFTER_TAG_0_PORT_0, 0x6);
7199 REG_WR(bp, BP_PORT(bp) ?
7200 PRS_REG_MUST_HAVE_HDRS_PORT_1 :
7201 PRS_REG_MUST_HAVE_HDRS_PORT_0, 0xA);
7202 } else {
7203 /* Ovlan exists only if we are in multi-function +
7204 * switch-dependent mode, in switch-independent there
7205 * is no ovlan headers
7206 */
7207 REG_WR(bp, BP_PORT(bp) ?
7208 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
7209 PRS_REG_HDRS_AFTER_BASIC_PORT_0,
7210 (bp->path_has_ovlan ? 7 : 6));
7211 }
7212 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007213
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007214 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7215 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7216 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7217 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
7218
7219 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7220 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
7221 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
7222 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
7223
7224 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7225 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
7226
7227 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7228
7229 if (CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007230 /* configure PBF to work without PAUSE mtu 9000 */
7231 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007232
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007233 /* update threshold */
7234 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
7235 /* update init credit */
7236 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007237
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007238 /* probe changes */
7239 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
7240 udelay(50);
7241 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
7242 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007243
Merav Sicron55c11942012-11-07 00:45:48 +00007244 if (CNIC_SUPPORT(bp))
7245 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7246
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007247 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
7248 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007249
7250 if (CHIP_IS_E1(bp)) {
7251 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7252 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7253 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007254 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007255
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007256 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007257
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007258 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007259 /* init aeu_mask_attn_func_0/1:
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007260 * - SF mode: bits 3-7 are masked. Only bits 0-2 are in use
7261 * - MF mode: bit 3 is masked. Bits 0-2 are in use as in SF
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007262 * bits 4-7 are used for "per vn group attention" */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00007263 val = IS_MF(bp) ? 0xF7 : 0x7;
7264 /* Enable DCBX attention for all but E1 */
7265 val |= CHIP_IS_E1(bp) ? 0 : 0x10;
7266 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007267
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007268 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
Eilon Greenstein356e2382009-02-12 08:38:32 +00007269
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007270 if (!CHIP_IS_E1x(bp)) {
7271 /* Bit-map indicating which L2 hdrs may appear after the
7272 * basic Ethernet header
7273 */
Barak Witkowskia3348722012-04-23 03:04:46 +00007274 if (IS_MF_AFEX(bp))
7275 REG_WR(bp, BP_PORT(bp) ?
7276 NIG_REG_P1_HDRS_AFTER_BASIC :
7277 NIG_REG_P0_HDRS_AFTER_BASIC, 0xE);
7278 else
7279 REG_WR(bp, BP_PORT(bp) ?
7280 NIG_REG_P1_HDRS_AFTER_BASIC :
7281 NIG_REG_P0_HDRS_AFTER_BASIC,
7282 IS_MF_SD(bp) ? 7 : 6);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007283
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007284 if (CHIP_IS_E3(bp))
7285 REG_WR(bp, BP_PORT(bp) ?
7286 NIG_REG_LLH1_MF_MODE :
7287 NIG_REG_LLH_MF_MODE, IS_MF(bp));
7288 }
7289 if (!CHIP_IS_E3(bp))
7290 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007291
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007292 if (!CHIP_IS_E1(bp)) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007293 /* 0x2 disable mf_ov, 0x1 enable */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007294 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007295 (IS_MF_SD(bp) ? 0x1 : 0x2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007296
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007297 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007298 val = 0;
7299 switch (bp->mf_mode) {
7300 case MULTI_FUNCTION_SD:
7301 val = 1;
7302 break;
7303 case MULTI_FUNCTION_SI:
Barak Witkowskia3348722012-04-23 03:04:46 +00007304 case MULTI_FUNCTION_AFEX:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007305 val = 2;
7306 break;
7307 }
7308
7309 REG_WR(bp, (BP_PORT(bp) ? NIG_REG_LLH1_CLS_TYPE :
7310 NIG_REG_LLH0_CLS_TYPE), val);
7311 }
Eilon Greenstein1c063282009-02-12 08:36:43 +00007312 {
7313 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
7314 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
7315 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
7316 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007317 }
7318
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007319 /* If SPIO5 is set to generate interrupts, enable it for this port */
7320 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00007321 if (val & MISC_SPIO_SPIO5) {
Eilon Greenstein4d295db2009-07-21 05:47:47 +00007322 u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
7323 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
7324 val = REG_RD(bp, reg_addr);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007325 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00007326 REG_WR(bp, reg_addr, val);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007327 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007328
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007329 return 0;
7330}
7331
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007332static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
7333{
7334 int reg;
Yuval Mintz32d68de2012-04-03 18:41:24 +00007335 u32 wb_write[2];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007336
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007337 if (CHIP_IS_E1(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007338 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007339 else
7340 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007341
Yuval Mintz32d68de2012-04-03 18:41:24 +00007342 wb_write[0] = ONCHIP_ADDR1(addr);
7343 wb_write[1] = ONCHIP_ADDR2(addr);
7344 REG_WR_DMAE(bp, reg, wb_write, 2);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007345}
7346
Ariel Eliorb56e9672013-01-01 05:22:32 +00007347void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func, u8 idu_sb_id, bool is_pf)
Eric Dumazet1191cb82012-04-27 21:39:21 +00007348{
7349 u32 data, ctl, cnt = 100;
7350 u32 igu_addr_data = IGU_REG_COMMAND_REG_32LSB_DATA;
7351 u32 igu_addr_ctl = IGU_REG_COMMAND_REG_CTRL;
7352 u32 igu_addr_ack = IGU_REG_CSTORM_TYPE_0_SB_CLEANUP + (idu_sb_id/32)*4;
7353 u32 sb_bit = 1 << (idu_sb_id%32);
Ariel Eliorb56e9672013-01-01 05:22:32 +00007354 u32 func_encode = func | (is_pf ? 1 : 0) << IGU_FID_ENCODE_IS_PF_SHIFT;
Eric Dumazet1191cb82012-04-27 21:39:21 +00007355 u32 addr_encode = IGU_CMD_E2_PROD_UPD_BASE + idu_sb_id;
7356
7357 /* Not supported in BC mode */
7358 if (CHIP_INT_MODE_IS_BC(bp))
7359 return;
7360
7361 data = (IGU_USE_REGISTER_cstorm_type_0_sb_cleanup
7362 << IGU_REGULAR_CLEANUP_TYPE_SHIFT) |
7363 IGU_REGULAR_CLEANUP_SET |
7364 IGU_REGULAR_BCLEANUP;
7365
7366 ctl = addr_encode << IGU_CTRL_REG_ADDRESS_SHIFT |
7367 func_encode << IGU_CTRL_REG_FID_SHIFT |
7368 IGU_CTRL_CMD_TYPE_WR << IGU_CTRL_REG_TYPE_SHIFT;
7369
7370 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7371 data, igu_addr_data);
7372 REG_WR(bp, igu_addr_data, data);
7373 mmiowb();
7374 barrier();
7375 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7376 ctl, igu_addr_ctl);
7377 REG_WR(bp, igu_addr_ctl, ctl);
7378 mmiowb();
7379 barrier();
7380
7381 /* wait for clean up to finish */
7382 while (!(REG_RD(bp, igu_addr_ack) & sb_bit) && --cnt)
7383 msleep(20);
7384
Eric Dumazet1191cb82012-04-27 21:39:21 +00007385 if (!(REG_RD(bp, igu_addr_ack) & sb_bit)) {
7386 DP(NETIF_MSG_HW,
7387 "Unable to finish IGU cleanup: idu_sb_id %d offset %d bit %d (cnt %d)\n",
7388 idu_sb_id, idu_sb_id/32, idu_sb_id%32, cnt);
7389 }
7390}
7391
7392static void bnx2x_igu_clear_sb(struct bnx2x *bp, u8 idu_sb_id)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007393{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007394 bnx2x_igu_clear_sb_gen(bp, BP_FUNC(bp), idu_sb_id, true /*PF*/);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007395}
7396
Eric Dumazet1191cb82012-04-27 21:39:21 +00007397static void bnx2x_clear_func_ilt(struct bnx2x *bp, u32 func)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007398{
7399 u32 i, base = FUNC_ILT_BASE(func);
7400 for (i = base; i < base + ILT_PER_FUNC; i++)
7401 bnx2x_ilt_wr(bp, i, 0);
7402}
7403
Merav Sicron910cc722012-11-11 03:56:08 +00007404static void bnx2x_init_searcher(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +00007405{
7406 int port = BP_PORT(bp);
7407 bnx2x_src_init_t2(bp, bp->t2, bp->t2_mapping, SRC_CONN_NUM);
7408 /* T1 hash bits value determines the T1 number of entries */
7409 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, SRC_HASH_BITS);
7410}
7411
7412static inline int bnx2x_func_switch_update(struct bnx2x *bp, int suspend)
7413{
7414 int rc;
7415 struct bnx2x_func_state_params func_params = {NULL};
7416 struct bnx2x_func_switch_update_params *switch_update_params =
7417 &func_params.params.switch_update;
7418
7419 /* Prepare parameters for function state transitions */
7420 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
7421 __set_bit(RAMROD_RETRY, &func_params.ramrod_flags);
7422
7423 func_params.f_obj = &bp->func_obj;
7424 func_params.cmd = BNX2X_F_CMD_SWITCH_UPDATE;
7425
7426 /* Function parameters */
7427 switch_update_params->suspend = suspend;
7428
7429 rc = bnx2x_func_state_change(bp, &func_params);
7430
7431 return rc;
7432}
7433
Merav Sicron910cc722012-11-11 03:56:08 +00007434static int bnx2x_reset_nic_mode(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +00007435{
7436 int rc, i, port = BP_PORT(bp);
7437 int vlan_en = 0, mac_en[NUM_MACS];
7438
Merav Sicron55c11942012-11-07 00:45:48 +00007439 /* Close input from network */
7440 if (bp->mf_mode == SINGLE_FUNCTION) {
7441 bnx2x_set_rx_filter(&bp->link_params, 0);
7442 } else {
7443 vlan_en = REG_RD(bp, port ? NIG_REG_LLH1_FUNC_EN :
7444 NIG_REG_LLH0_FUNC_EN);
7445 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7446 NIG_REG_LLH0_FUNC_EN, 0);
7447 for (i = 0; i < NUM_MACS; i++) {
7448 mac_en[i] = REG_RD(bp, port ?
7449 (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7450 4 * i) :
7451 (NIG_REG_LLH0_FUNC_MEM_ENABLE +
7452 4 * i));
7453 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7454 4 * i) :
7455 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i), 0);
7456 }
7457 }
7458
7459 /* Close BMC to host */
7460 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7461 NIG_REG_P1_TX_MNG_HOST_ENABLE, 0);
7462
7463 /* Suspend Tx switching to the PF. Completion of this ramrod
7464 * further guarantees that all the packets of that PF / child
7465 * VFs in BRB were processed by the Parser, so it is safe to
7466 * change the NIC_MODE register.
7467 */
7468 rc = bnx2x_func_switch_update(bp, 1);
7469 if (rc) {
7470 BNX2X_ERR("Can't suspend tx-switching!\n");
7471 return rc;
7472 }
7473
7474 /* Change NIC_MODE register */
7475 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7476
7477 /* Open input from network */
7478 if (bp->mf_mode == SINGLE_FUNCTION) {
7479 bnx2x_set_rx_filter(&bp->link_params, 1);
7480 } else {
7481 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7482 NIG_REG_LLH0_FUNC_EN, vlan_en);
7483 for (i = 0; i < NUM_MACS; i++) {
7484 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7485 4 * i) :
7486 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i),
7487 mac_en[i]);
7488 }
7489 }
7490
7491 /* Enable BMC to host */
7492 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7493 NIG_REG_P1_TX_MNG_HOST_ENABLE, 1);
7494
7495 /* Resume Tx switching to the PF */
7496 rc = bnx2x_func_switch_update(bp, 0);
7497 if (rc) {
7498 BNX2X_ERR("Can't resume tx-switching!\n");
7499 return rc;
7500 }
7501
7502 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7503 return 0;
7504}
7505
7506int bnx2x_init_hw_func_cnic(struct bnx2x *bp)
7507{
7508 int rc;
7509
7510 bnx2x_ilt_init_op_cnic(bp, INITOP_SET);
7511
7512 if (CONFIGURE_NIC_MODE(bp)) {
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007513 /* Configure searcher as part of function hw init */
Merav Sicron55c11942012-11-07 00:45:48 +00007514 bnx2x_init_searcher(bp);
7515
7516 /* Reset NIC mode */
7517 rc = bnx2x_reset_nic_mode(bp);
7518 if (rc)
7519 BNX2X_ERR("Can't change NIC mode!\n");
7520 return rc;
7521 }
7522
7523 return 0;
7524}
7525
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007526static int bnx2x_init_hw_func(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007527{
7528 int port = BP_PORT(bp);
7529 int func = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007530 int init_phase = PHASE_PF0 + func;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007531 struct bnx2x_ilt *ilt = BP_ILT(bp);
7532 u16 cdu_ilt_start;
Eilon Greenstein8badd272009-02-12 08:36:15 +00007533 u32 addr, val;
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007534 u32 main_mem_base, main_mem_size, main_mem_prty_clr;
Ariel Elior89db4ad2012-01-26 06:01:48 +00007535 int i, main_mem_width, rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007536
Merav Sicron51c1a582012-03-18 10:33:38 +00007537 DP(NETIF_MSG_HW, "starting func init func %d\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007538
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007539 /* FLR cleanup - hmmm */
Ariel Elior89db4ad2012-01-26 06:01:48 +00007540 if (!CHIP_IS_E1x(bp)) {
7541 rc = bnx2x_pf_flr_clnup(bp);
Yuval Mintz04c46732013-01-23 03:21:46 +00007542 if (rc) {
7543 bnx2x_fw_dump(bp);
Ariel Elior89db4ad2012-01-26 06:01:48 +00007544 return rc;
Yuval Mintz04c46732013-01-23 03:21:46 +00007545 }
Ariel Elior89db4ad2012-01-26 06:01:48 +00007546 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007547
Eilon Greenstein8badd272009-02-12 08:36:15 +00007548 /* set MSI reconfigure capability */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007549 if (bp->common.int_block == INT_BLOCK_HC) {
7550 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
7551 val = REG_RD(bp, addr);
7552 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
7553 REG_WR(bp, addr, val);
7554 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00007555
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007556 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7557 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
7558
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007559 ilt = BP_ILT(bp);
7560 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007561
Ariel Elior290ca2b2013-01-01 05:22:31 +00007562 if (IS_SRIOV(bp))
7563 cdu_ilt_start += BNX2X_FIRST_VF_CID/ILT_PAGE_CIDS;
7564 cdu_ilt_start = bnx2x_iov_init_ilt(bp, cdu_ilt_start);
7565
7566 /* since BNX2X_FIRST_VF_CID > 0 the PF L2 cids precedes
7567 * those of the VFs, so start line should be reset
7568 */
7569 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007570 for (i = 0; i < L2_ILT_LINES(bp); i++) {
Merav Sicrona0529972012-06-19 07:48:25 +00007571 ilt->lines[cdu_ilt_start + i].page = bp->context[i].vcxt;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007572 ilt->lines[cdu_ilt_start + i].page_mapping =
Merav Sicrona0529972012-06-19 07:48:25 +00007573 bp->context[i].cxt_mapping;
7574 ilt->lines[cdu_ilt_start + i].size = bp->context[i].size;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007575 }
Ariel Elior290ca2b2013-01-01 05:22:31 +00007576
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007577 bnx2x_ilt_init_op(bp, INITOP_SET);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007578
Merav Sicron55c11942012-11-07 00:45:48 +00007579 if (!CONFIGURE_NIC_MODE(bp)) {
7580 bnx2x_init_searcher(bp);
7581 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7582 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7583 } else {
7584 /* Set NIC mode */
7585 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Yuval Mintz6bf07b82013-06-02 00:06:20 +00007586 DP(NETIF_MSG_IFUP, "NIC MODE configured\n");
Merav Sicron55c11942012-11-07 00:45:48 +00007587 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007588
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007589 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007590 u32 pf_conf = IGU_PF_CONF_FUNC_EN;
7591
7592 /* Turn on a single ISR mode in IGU if driver is going to use
7593 * INT#x or MSI
7594 */
7595 if (!(bp->flags & USING_MSIX_FLAG))
7596 pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
7597 /*
7598 * Timers workaround bug: function init part.
7599 * Need to wait 20msec after initializing ILT,
7600 * needed to make sure there are no requests in
7601 * one of the PXP internal queues with "old" ILT addresses
7602 */
7603 msleep(20);
7604 /*
7605 * Master enable - Due to WB DMAE writes performed before this
7606 * register is re-initialized as part of the regular function
7607 * init
7608 */
7609 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
7610 /* Enable the function in IGU */
7611 REG_WR(bp, IGU_REG_PF_CONFIGURATION, pf_conf);
7612 }
7613
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007614 bp->dmae_ready = 1;
7615
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007616 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007617
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007618 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007619 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR, func);
7620
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007621 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
7622 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
7623 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
7624 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7625 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
7626 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
7627 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
7628 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
7629 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
7630 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7631 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
7632 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
7633 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007634
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007635 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007636 REG_WR(bp, QM_REG_PF_EN, 1);
7637
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007638 if (!CHIP_IS_E1x(bp)) {
7639 REG_WR(bp, TSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7640 REG_WR(bp, USEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7641 REG_WR(bp, CSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7642 REG_WR(bp, XSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7643 }
7644 bnx2x_init_block(bp, BLOCK_QM, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007645
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007646 bnx2x_init_block(bp, BLOCK_TM, init_phase);
7647 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Ariel Eliorb56e9672013-01-01 05:22:32 +00007648
7649 bnx2x_iov_init_dq(bp);
7650
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007651 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
7652 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
7653 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7654 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7655 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7656 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
7657 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7658 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
7659 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7660 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007661 REG_WR(bp, PBF_REG_DISABLE_PF, 0);
7662
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007663 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007664
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007665 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007666
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007667 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007668 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 1);
7669
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007670 if (IS_MF(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007671 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007672 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->mf_ov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007673 }
7674
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007675 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007676
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007677 /* HC init per function */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007678 if (bp->common.int_block == INT_BLOCK_HC) {
7679 if (CHIP_IS_E1H(bp)) {
7680 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7681
7682 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7683 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7684 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007685 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007686
7687 } else {
7688 int num_segs, sb_idx, prod_offset;
7689
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007690 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7691
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007692 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007693 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
7694 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
7695 }
7696
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007697 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007698
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007699 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007700 int dsb_idx = 0;
7701 /**
7702 * Producer memory:
7703 * E2 mode: address 0-135 match to the mapping memory;
7704 * 136 - PF0 default prod; 137 - PF1 default prod;
7705 * 138 - PF2 default prod; 139 - PF3 default prod;
7706 * 140 - PF0 attn prod; 141 - PF1 attn prod;
7707 * 142 - PF2 attn prod; 143 - PF3 attn prod;
7708 * 144-147 reserved.
7709 *
7710 * E1.5 mode - In backward compatible mode;
7711 * for non default SB; each even line in the memory
7712 * holds the U producer and each odd line hold
7713 * the C producer. The first 128 producers are for
7714 * NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The last 20
7715 * producers are for the DSB for each PF.
7716 * Each PF has five segments: (the order inside each
7717 * segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
7718 * 132-135 C prods; 136-139 X prods; 140-143 T prods;
7719 * 144-147 attn prods;
7720 */
7721 /* non-default-status-blocks */
7722 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7723 IGU_BC_NDSB_NUM_SEGS : IGU_NORM_NDSB_NUM_SEGS;
7724 for (sb_idx = 0; sb_idx < bp->igu_sb_cnt; sb_idx++) {
7725 prod_offset = (bp->igu_base_sb + sb_idx) *
7726 num_segs;
7727
7728 for (i = 0; i < num_segs; i++) {
7729 addr = IGU_REG_PROD_CONS_MEMORY +
7730 (prod_offset + i) * 4;
7731 REG_WR(bp, addr, 0);
7732 }
7733 /* send consumer update with value 0 */
7734 bnx2x_ack_sb(bp, bp->igu_base_sb + sb_idx,
7735 USTORM_ID, 0, IGU_INT_NOP, 1);
7736 bnx2x_igu_clear_sb(bp,
7737 bp->igu_base_sb + sb_idx);
7738 }
7739
7740 /* default-status-blocks */
7741 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7742 IGU_BC_DSB_NUM_SEGS : IGU_NORM_DSB_NUM_SEGS;
7743
7744 if (CHIP_MODE_IS_4_PORT(bp))
7745 dsb_idx = BP_FUNC(bp);
7746 else
David S. Miller8decf862011-09-22 03:23:13 -04007747 dsb_idx = BP_VN(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007748
7749 prod_offset = (CHIP_INT_MODE_IS_BC(bp) ?
7750 IGU_BC_BASE_DSB_PROD + dsb_idx :
7751 IGU_NORM_BASE_DSB_PROD + dsb_idx);
7752
David S. Miller8decf862011-09-22 03:23:13 -04007753 /*
7754 * igu prods come in chunks of E1HVN_MAX (4) -
7755 * does not matters what is the current chip mode
7756 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007757 for (i = 0; i < (num_segs * E1HVN_MAX);
7758 i += E1HVN_MAX) {
7759 addr = IGU_REG_PROD_CONS_MEMORY +
7760 (prod_offset + i)*4;
7761 REG_WR(bp, addr, 0);
7762 }
7763 /* send consumer update with 0 */
7764 if (CHIP_INT_MODE_IS_BC(bp)) {
7765 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7766 USTORM_ID, 0, IGU_INT_NOP, 1);
7767 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7768 CSTORM_ID, 0, IGU_INT_NOP, 1);
7769 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7770 XSTORM_ID, 0, IGU_INT_NOP, 1);
7771 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7772 TSTORM_ID, 0, IGU_INT_NOP, 1);
7773 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7774 ATTENTION_ID, 0, IGU_INT_NOP, 1);
7775 } else {
7776 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7777 USTORM_ID, 0, IGU_INT_NOP, 1);
7778 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7779 ATTENTION_ID, 0, IGU_INT_NOP, 1);
7780 }
7781 bnx2x_igu_clear_sb(bp, bp->igu_dsb_id);
7782
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007783 /* !!! These should become driver const once
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007784 rf-tool supports split-68 const */
7785 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_LSB, 0);
7786 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_MSB, 0);
7787 REG_WR(bp, IGU_REG_SB_MASK_LSB, 0);
7788 REG_WR(bp, IGU_REG_SB_MASK_MSB, 0);
7789 REG_WR(bp, IGU_REG_PBA_STATUS_LSB, 0);
7790 REG_WR(bp, IGU_REG_PBA_STATUS_MSB, 0);
7791 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007792 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007793
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007794 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007795 REG_WR(bp, 0x2114, 0xffffffff);
7796 REG_WR(bp, 0x2120, 0xffffffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007797
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007798 if (CHIP_IS_E1x(bp)) {
7799 main_mem_size = HC_REG_MAIN_MEMORY_SIZE / 2; /*dwords*/
7800 main_mem_base = HC_REG_MAIN_MEMORY +
7801 BP_PORT(bp) * (main_mem_size * 4);
7802 main_mem_prty_clr = HC_REG_HC_PRTY_STS_CLR;
7803 main_mem_width = 8;
7804
7805 val = REG_RD(bp, main_mem_prty_clr);
7806 if (val)
Merav Sicron51c1a582012-03-18 10:33:38 +00007807 DP(NETIF_MSG_HW,
7808 "Hmmm... Parity errors in HC block during function init (0x%x)!\n",
7809 val);
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007810
7811 /* Clear "false" parity errors in MSI-X table */
7812 for (i = main_mem_base;
7813 i < main_mem_base + main_mem_size * 4;
7814 i += main_mem_width) {
7815 bnx2x_read_dmae(bp, i, main_mem_width / 4);
7816 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data),
7817 i, main_mem_width / 4);
7818 }
7819 /* Clear HC parity attention */
7820 REG_RD(bp, main_mem_prty_clr);
7821 }
7822
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007823#ifdef BNX2X_STOP_ON_ERROR
7824 /* Enable STORMs SP logging */
7825 REG_WR8(bp, BAR_USTRORM_INTMEM +
7826 USTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7827 REG_WR8(bp, BAR_TSTRORM_INTMEM +
7828 TSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7829 REG_WR8(bp, BAR_CSTRORM_INTMEM +
7830 CSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7831 REG_WR8(bp, BAR_XSTRORM_INTMEM +
7832 XSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7833#endif
7834
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007835 bnx2x_phy_probe(&bp->link_params);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007836
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007837 return 0;
7838}
7839
Merav Sicron55c11942012-11-07 00:45:48 +00007840void bnx2x_free_mem_cnic(struct bnx2x *bp)
7841{
7842 bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_FREE);
7843
7844 if (!CHIP_IS_E1x(bp))
7845 BNX2X_PCI_FREE(bp->cnic_sb.e2_sb, bp->cnic_sb_mapping,
7846 sizeof(struct host_hc_status_block_e2));
7847 else
7848 BNX2X_PCI_FREE(bp->cnic_sb.e1x_sb, bp->cnic_sb_mapping,
7849 sizeof(struct host_hc_status_block_e1x));
7850
7851 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
7852}
7853
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00007854void bnx2x_free_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007855{
Merav Sicrona0529972012-06-19 07:48:25 +00007856 int i;
7857
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007858 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007859 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007860
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007861 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
7862 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
7863
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007864 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007865 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007866
Merav Sicrona0529972012-06-19 07:48:25 +00007867 for (i = 0; i < L2_ILT_LINES(bp); i++)
7868 BNX2X_PCI_FREE(bp->context[i].vcxt, bp->context[i].cxt_mapping,
7869 bp->context[i].size);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007870 bnx2x_ilt_mem_op(bp, ILT_MEMOP_FREE);
7871
7872 BNX2X_FREE(bp->ilt->lines);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007873
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007874 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007875
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007876 BNX2X_PCI_FREE(bp->eq_ring, bp->eq_mapping,
7877 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Yuval Mintz580d9d02013-01-23 03:21:51 +00007878
Yuval Mintz05952242013-05-01 04:27:58 +00007879 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
7880
Yuval Mintz580d9d02013-01-23 03:21:51 +00007881 bnx2x_iov_free_mem(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007882}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007883
Merav Sicron55c11942012-11-07 00:45:48 +00007884int bnx2x_alloc_mem_cnic(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007885{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007886 if (!CHIP_IS_E1x(bp))
7887 /* size = the status block + ramrod buffers */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007888 BNX2X_PCI_ALLOC(bp->cnic_sb.e2_sb, &bp->cnic_sb_mapping,
7889 sizeof(struct host_hc_status_block_e2));
7890 else
Merav Sicron55c11942012-11-07 00:45:48 +00007891 BNX2X_PCI_ALLOC(bp->cnic_sb.e1x_sb,
7892 &bp->cnic_sb_mapping,
7893 sizeof(struct
7894 host_hc_status_block_e1x));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007895
Yuval Mintz2f7a3122013-04-24 01:45:01 +00007896 if (CONFIGURE_NIC_MODE(bp) && !bp->t2)
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007897 /* allocate searcher T2 table, as it wasn't allocated before */
Merav Sicron55c11942012-11-07 00:45:48 +00007898 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007899
Merav Sicron55c11942012-11-07 00:45:48 +00007900 /* write address to which L5 should insert its values */
7901 bp->cnic_eth_dev.addr_drv_info_to_mcp =
7902 &bp->slowpath->drv_info_to_mcp;
7903
7904 if (bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_ALLOC))
7905 goto alloc_mem_err;
7906
7907 return 0;
7908
7909alloc_mem_err:
7910 bnx2x_free_mem_cnic(bp);
7911 BNX2X_ERR("Can't allocate memory\n");
7912 return -ENOMEM;
7913}
7914
7915int bnx2x_alloc_mem(struct bnx2x *bp)
7916{
7917 int i, allocated, context_size;
7918
Yuval Mintz2f7a3122013-04-24 01:45:01 +00007919 if (!CONFIGURE_NIC_MODE(bp) && !bp->t2)
Merav Sicron55c11942012-11-07 00:45:48 +00007920 /* allocate searcher T2 table */
7921 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007922
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007923 BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007924 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007925
7926 BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping,
7927 sizeof(struct bnx2x_slowpath));
7928
Merav Sicrona0529972012-06-19 07:48:25 +00007929 /* Allocate memory for CDU context:
7930 * This memory is allocated separately and not in the generic ILT
7931 * functions because CDU differs in few aspects:
7932 * 1. There are multiple entities allocating memory for context -
7933 * 'regular' driver, CNIC and SRIOV driver. Each separately controls
7934 * its own ILT lines.
7935 * 2. Since CDU page-size is not a single 4KB page (which is the case
7936 * for the other ILT clients), to be efficient we want to support
7937 * allocation of sub-page-size in the last entry.
7938 * 3. Context pointers are used by the driver to pass to FW / update
7939 * the context (for the other ILT clients the pointers are used just to
7940 * free the memory during unload).
7941 */
7942 context_size = sizeof(union cdu_context) * BNX2X_L2_CID_COUNT(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007943
Merav Sicrona0529972012-06-19 07:48:25 +00007944 for (i = 0, allocated = 0; allocated < context_size; i++) {
7945 bp->context[i].size = min(CDU_ILT_PAGE_SZ,
7946 (context_size - allocated));
7947 BNX2X_PCI_ALLOC(bp->context[i].vcxt,
7948 &bp->context[i].cxt_mapping,
7949 bp->context[i].size);
7950 allocated += bp->context[i].size;
7951 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007952 BNX2X_ALLOC(bp->ilt->lines, sizeof(struct ilt_line) * ILT_MAX_LINES);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007953
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007954 if (bnx2x_ilt_mem_op(bp, ILT_MEMOP_ALLOC))
7955 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007956
Ariel Elior67c431a2013-01-01 05:22:36 +00007957 if (bnx2x_iov_alloc_mem(bp))
7958 goto alloc_mem_err;
7959
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007960 /* Slow path ring */
7961 BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE);
7962
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007963 /* EQ */
7964 BNX2X_PCI_ALLOC(bp->eq_ring, &bp->eq_mapping,
7965 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Tom Herbertab532cf2011-02-16 10:27:02 +00007966
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007967 return 0;
7968
7969alloc_mem_err:
7970 bnx2x_free_mem(bp);
Merav Sicron51c1a582012-03-18 10:33:38 +00007971 BNX2X_ERR("Can't allocate memory\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007972 return -ENOMEM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007973}
7974
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007975/*
7976 * Init service functions
7977 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007978
7979int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
7980 struct bnx2x_vlan_mac_obj *obj, bool set,
7981 int mac_type, unsigned long *ramrod_flags)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007982{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007983 int rc;
7984 struct bnx2x_vlan_mac_ramrod_params ramrod_param;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007985
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007986 memset(&ramrod_param, 0, sizeof(ramrod_param));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007987
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007988 /* Fill general parameters */
7989 ramrod_param.vlan_mac_obj = obj;
7990 ramrod_param.ramrod_flags = *ramrod_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007991
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007992 /* Fill a user request section if needed */
7993 if (!test_bit(RAMROD_CONT, ramrod_flags)) {
7994 memcpy(ramrod_param.user_req.u.mac.mac, mac, ETH_ALEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007995
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007996 __set_bit(mac_type, &ramrod_param.user_req.vlan_mac_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007997
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007998 /* Set the command: ADD or DEL */
7999 if (set)
8000 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_ADD;
8001 else
8002 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_DEL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008003 }
8004
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008005 rc = bnx2x_config_vlan_mac(bp, &ramrod_param);
Yuval Mintz7b5342d2012-09-11 04:34:14 +00008006
8007 if (rc == -EEXIST) {
8008 DP(BNX2X_MSG_SP, "Failed to schedule ADD operations: %d\n", rc);
8009 /* do not treat adding same MAC as error */
8010 rc = 0;
8011 } else if (rc < 0)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008012 BNX2X_ERR("%s MAC failed\n", (set ? "Set" : "Del"));
Yuval Mintz7b5342d2012-09-11 04:34:14 +00008013
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008014 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008015}
8016
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008017int bnx2x_del_all_macs(struct bnx2x *bp,
8018 struct bnx2x_vlan_mac_obj *mac_obj,
8019 int mac_type, bool wait_for_comp)
Michael Chane665bfd2009-10-10 13:46:54 +00008020{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008021 int rc;
8022 unsigned long ramrod_flags = 0, vlan_mac_flags = 0;
8023
8024 /* Wait for completion of requested */
8025 if (wait_for_comp)
8026 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
8027
8028 /* Set the mac type of addresses we want to clear */
8029 __set_bit(mac_type, &vlan_mac_flags);
8030
8031 rc = mac_obj->delete_all(bp, mac_obj, &vlan_mac_flags, &ramrod_flags);
8032 if (rc < 0)
8033 BNX2X_ERR("Failed to delete MACs: %d\n", rc);
8034
8035 return rc;
Michael Chane665bfd2009-10-10 13:46:54 +00008036}
8037
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008038int bnx2x_set_eth_mac(struct bnx2x *bp, bool set)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008039{
Barak Witkowskia3348722012-04-23 03:04:46 +00008040 if (is_zero_ether_addr(bp->dev->dev_addr) &&
8041 (IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp))) {
Merav Sicron51c1a582012-03-18 10:33:38 +00008042 DP(NETIF_MSG_IFUP | NETIF_MSG_IFDOWN,
8043 "Ignoring Zero MAC for STORAGE SD mode\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00008044 return 0;
8045 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00008046
Dmitry Kravkovf8f4f612013-04-24 01:45:00 +00008047 if (IS_PF(bp)) {
8048 unsigned long ramrod_flags = 0;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008049
Dmitry Kravkovf8f4f612013-04-24 01:45:00 +00008050 DP(NETIF_MSG_IFUP, "Adding Eth MAC\n");
8051 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
8052 return bnx2x_set_mac_one(bp, bp->dev->dev_addr,
8053 &bp->sp_objs->mac_obj, set,
8054 BNX2X_ETH_MAC, &ramrod_flags);
8055 } else { /* vf */
8056 return bnx2x_vfpf_config_mac(bp, bp->dev->dev_addr,
8057 bp->fp->index, true);
8058 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008059}
8060
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008061int bnx2x_setup_leading(struct bnx2x *bp)
Michael Chane665bfd2009-10-10 13:46:54 +00008062{
Ariel Elior60cad4e2013-09-04 14:09:22 +03008063 if (IS_PF(bp))
8064 return bnx2x_setup_queue(bp, &bp->fp[0], true);
8065 else /* VF */
8066 return bnx2x_vfpf_setup_q(bp, &bp->fp[0], true);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008067}
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08008068
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008069/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00008070 * bnx2x_set_int_mode - configure interrupt mode
8071 *
8072 * @bp: driver handle
8073 *
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008074 * In case of MSI-X it will also try to enable MSI-X.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008075 */
Ariel Elior1ab44342013-01-01 05:22:23 +00008076int bnx2x_set_int_mode(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008077{
Ariel Elior1ab44342013-01-01 05:22:23 +00008078 int rc = 0;
8079
Ariel Elior60cad4e2013-09-04 14:09:22 +03008080 if (IS_VF(bp) && int_mode != BNX2X_INT_MODE_MSIX) {
8081 BNX2X_ERR("VF not loaded since interrupt mode not msix\n");
Ariel Elior1ab44342013-01-01 05:22:23 +00008082 return -EINVAL;
Ariel Elior60cad4e2013-09-04 14:09:22 +03008083 }
Ariel Elior1ab44342013-01-01 05:22:23 +00008084
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00008085 switch (int_mode) {
Ariel Elior1ab44342013-01-01 05:22:23 +00008086 case BNX2X_INT_MODE_MSIX:
8087 /* attempt to enable msix */
8088 rc = bnx2x_enable_msix(bp);
8089
8090 /* msix attained */
8091 if (!rc)
8092 return 0;
8093
8094 /* vfs use only msix */
8095 if (rc && IS_VF(bp))
8096 return rc;
8097
8098 /* failed to enable multiple MSI-X */
8099 BNX2X_DEV_INFO("Failed to enable multiple MSI-X (%d), set number of queues to %d\n",
8100 bp->num_queues,
8101 1 + bp->num_cnic_queues);
8102
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008103 /* falling through... */
Ariel Elior1ab44342013-01-01 05:22:23 +00008104 case BNX2X_INT_MODE_MSI:
8105 bnx2x_enable_msi(bp);
8106
8107 /* falling through... */
8108 case BNX2X_INT_MODE_INTX:
Merav Sicron55c11942012-11-07 00:45:48 +00008109 bp->num_ethernet_queues = 1;
8110 bp->num_queues = bp->num_ethernet_queues + bp->num_cnic_queues;
Merav Sicron51c1a582012-03-18 10:33:38 +00008111 BNX2X_DEV_INFO("set number of queues to 1\n");
Eilon Greensteinca003922009-08-12 22:53:28 -07008112 break;
Eilon Greensteinca003922009-08-12 22:53:28 -07008113 default:
Ariel Elior1ab44342013-01-01 05:22:23 +00008114 BNX2X_DEV_INFO("unknown value in int_mode module parameter\n");
8115 return -EINVAL;
Eilon Greensteinca003922009-08-12 22:53:28 -07008116 }
Ariel Elior1ab44342013-01-01 05:22:23 +00008117 return 0;
Eilon Greensteinca003922009-08-12 22:53:28 -07008118}
8119
Ariel Elior1ab44342013-01-01 05:22:23 +00008120/* must be called prior to any HW initializations */
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00008121static inline u16 bnx2x_cid_ilt_lines(struct bnx2x *bp)
8122{
Ariel Elior290ca2b2013-01-01 05:22:31 +00008123 if (IS_SRIOV(bp))
8124 return (BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)/ILT_PAGE_CIDS;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00008125 return L2_ILT_LINES(bp);
8126}
8127
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008128void bnx2x_ilt_set_info(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008129{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008130 struct ilt_client_info *ilt_client;
8131 struct bnx2x_ilt *ilt = BP_ILT(bp);
8132 u16 line = 0;
8133
8134 ilt->start_line = FUNC_ILT_BASE(BP_FUNC(bp));
8135 DP(BNX2X_MSG_SP, "ilt starts at line %d\n", ilt->start_line);
8136
8137 /* CDU */
8138 ilt_client = &ilt->clients[ILT_CLIENT_CDU];
8139 ilt_client->client_num = ILT_CLIENT_CDU;
8140 ilt_client->page_size = CDU_ILT_PAGE_SZ;
8141 ilt_client->flags = ILT_CLIENT_SKIP_MEM;
8142 ilt_client->start = line;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008143 line += bnx2x_cid_ilt_lines(bp);
Merav Sicron55c11942012-11-07 00:45:48 +00008144
8145 if (CNIC_SUPPORT(bp))
8146 line += CNIC_ILT_LINES;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008147 ilt_client->end = line - 1;
8148
Merav Sicron51c1a582012-03-18 10:33:38 +00008149 DP(NETIF_MSG_IFUP, "ilt client[CDU]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008150 ilt_client->start,
8151 ilt_client->end,
8152 ilt_client->page_size,
8153 ilt_client->flags,
8154 ilog2(ilt_client->page_size >> 12));
8155
8156 /* QM */
8157 if (QM_INIT(bp->qm_cid_count)) {
8158 ilt_client = &ilt->clients[ILT_CLIENT_QM];
8159 ilt_client->client_num = ILT_CLIENT_QM;
8160 ilt_client->page_size = QM_ILT_PAGE_SZ;
8161 ilt_client->flags = 0;
8162 ilt_client->start = line;
8163
8164 /* 4 bytes for each cid */
8165 line += DIV_ROUND_UP(bp->qm_cid_count * QM_QUEUES_PER_FUNC * 4,
8166 QM_ILT_PAGE_SZ);
8167
8168 ilt_client->end = line - 1;
8169
Merav Sicron51c1a582012-03-18 10:33:38 +00008170 DP(NETIF_MSG_IFUP,
8171 "ilt client[QM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008172 ilt_client->start,
8173 ilt_client->end,
8174 ilt_client->page_size,
8175 ilt_client->flags,
8176 ilog2(ilt_client->page_size >> 12));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008177 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008178
Merav Sicron55c11942012-11-07 00:45:48 +00008179 if (CNIC_SUPPORT(bp)) {
8180 /* SRC */
8181 ilt_client = &ilt->clients[ILT_CLIENT_SRC];
8182 ilt_client->client_num = ILT_CLIENT_SRC;
8183 ilt_client->page_size = SRC_ILT_PAGE_SZ;
8184 ilt_client->flags = 0;
8185 ilt_client->start = line;
8186 line += SRC_ILT_LINES;
8187 ilt_client->end = line - 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008188
Merav Sicron55c11942012-11-07 00:45:48 +00008189 DP(NETIF_MSG_IFUP,
8190 "ilt client[SRC]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
8191 ilt_client->start,
8192 ilt_client->end,
8193 ilt_client->page_size,
8194 ilt_client->flags,
8195 ilog2(ilt_client->page_size >> 12));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008196
Merav Sicron55c11942012-11-07 00:45:48 +00008197 /* TM */
8198 ilt_client = &ilt->clients[ILT_CLIENT_TM];
8199 ilt_client->client_num = ILT_CLIENT_TM;
8200 ilt_client->page_size = TM_ILT_PAGE_SZ;
8201 ilt_client->flags = 0;
8202 ilt_client->start = line;
8203 line += TM_ILT_LINES;
8204 ilt_client->end = line - 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008205
Merav Sicron55c11942012-11-07 00:45:48 +00008206 DP(NETIF_MSG_IFUP,
8207 "ilt client[TM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
8208 ilt_client->start,
8209 ilt_client->end,
8210 ilt_client->page_size,
8211 ilt_client->flags,
8212 ilog2(ilt_client->page_size >> 12));
8213 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008214
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008215 BUG_ON(line > ILT_MAX_LINES);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008216}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008217
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008218/**
8219 * bnx2x_pf_q_prep_init - prepare INIT transition parameters
8220 *
8221 * @bp: driver handle
8222 * @fp: pointer to fastpath
8223 * @init_params: pointer to parameters structure
8224 *
8225 * parameters configured:
8226 * - HC configuration
8227 * - Queue's CDU context
8228 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00008229static void bnx2x_pf_q_prep_init(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008230 struct bnx2x_fastpath *fp, struct bnx2x_queue_init_params *init_params)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008231{
Ariel Elior6383c0b2011-07-14 08:31:57 +00008232 u8 cos;
Merav Sicrona0529972012-06-19 07:48:25 +00008233 int cxt_index, cxt_offset;
8234
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008235 /* FCoE Queue uses Default SB, thus has no HC capabilities */
8236 if (!IS_FCOE_FP(fp)) {
8237 __set_bit(BNX2X_Q_FLG_HC, &init_params->rx.flags);
8238 __set_bit(BNX2X_Q_FLG_HC, &init_params->tx.flags);
8239
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008240 /* If HC is supported, enable host coalescing in the transition
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008241 * to INIT state.
8242 */
8243 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->rx.flags);
8244 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->tx.flags);
8245
8246 /* HC rate */
8247 init_params->rx.hc_rate = bp->rx_ticks ?
8248 (1000000 / bp->rx_ticks) : 0;
8249 init_params->tx.hc_rate = bp->tx_ticks ?
8250 (1000000 / bp->tx_ticks) : 0;
8251
8252 /* FW SB ID */
8253 init_params->rx.fw_sb_id = init_params->tx.fw_sb_id =
8254 fp->fw_sb_id;
8255
8256 /*
8257 * CQ index among the SB indices: FCoE clients uses the default
8258 * SB, therefore it's different.
8259 */
Ariel Elior6383c0b2011-07-14 08:31:57 +00008260 init_params->rx.sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
8261 init_params->tx.sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008262 }
8263
Ariel Elior6383c0b2011-07-14 08:31:57 +00008264 /* set maximum number of COSs supported by this queue */
8265 init_params->max_cos = fp->max_cos;
8266
Merav Sicron51c1a582012-03-18 10:33:38 +00008267 DP(NETIF_MSG_IFUP, "fp: %d setting queue params max cos to: %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008268 fp->index, init_params->max_cos);
8269
8270 /* set the context pointers queue object */
Merav Sicrona0529972012-06-19 07:48:25 +00008271 for (cos = FIRST_TX_COS_INDEX; cos < init_params->max_cos; cos++) {
Merav Sicron65565882012-06-19 07:48:26 +00008272 cxt_index = fp->txdata_ptr[cos]->cid / ILT_PAGE_CIDS;
8273 cxt_offset = fp->txdata_ptr[cos]->cid - (cxt_index *
Merav Sicrona0529972012-06-19 07:48:25 +00008274 ILT_PAGE_CIDS);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008275 init_params->cxts[cos] =
Merav Sicrona0529972012-06-19 07:48:25 +00008276 &bp->context[cxt_index].vcxt[cxt_offset].eth;
8277 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008278}
8279
Merav Sicron910cc722012-11-11 03:56:08 +00008280static int bnx2x_setup_tx_only(struct bnx2x *bp, struct bnx2x_fastpath *fp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00008281 struct bnx2x_queue_state_params *q_params,
8282 struct bnx2x_queue_setup_tx_only_params *tx_only_params,
8283 int tx_index, bool leading)
8284{
8285 memset(tx_only_params, 0, sizeof(*tx_only_params));
8286
8287 /* Set the command */
8288 q_params->cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
8289
8290 /* Set tx-only QUEUE flags: don't zero statistics */
8291 tx_only_params->flags = bnx2x_get_common_flags(bp, fp, false);
8292
8293 /* choose the index of the cid to send the slow path on */
8294 tx_only_params->cid_index = tx_index;
8295
8296 /* Set general TX_ONLY_SETUP parameters */
8297 bnx2x_pf_q_prep_general(bp, fp, &tx_only_params->gen_params, tx_index);
8298
8299 /* Set Tx TX_ONLY_SETUP parameters */
8300 bnx2x_pf_tx_q_prep(bp, fp, &tx_only_params->txq_params, tx_index);
8301
Merav Sicron51c1a582012-03-18 10:33:38 +00008302 DP(NETIF_MSG_IFUP,
8303 "preparing to send tx-only ramrod for connection: cos %d, primary cid %d, cid %d, client id %d, sp-client id %d, flags %lx\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008304 tx_index, q_params->q_obj->cids[FIRST_TX_COS_INDEX],
8305 q_params->q_obj->cids[tx_index], q_params->q_obj->cl_id,
8306 tx_only_params->gen_params.spcl_id, tx_only_params->flags);
8307
8308 /* send the ramrod */
8309 return bnx2x_queue_state_change(bp, q_params);
8310}
8311
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008312/**
8313 * bnx2x_setup_queue - setup queue
8314 *
8315 * @bp: driver handle
8316 * @fp: pointer to fastpath
8317 * @leading: is leading
8318 *
8319 * This function performs 2 steps in a Queue state machine
8320 * actually: 1) RESET->INIT 2) INIT->SETUP
8321 */
8322
8323int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
8324 bool leading)
8325{
Yuval Mintz3b603062012-03-18 10:33:39 +00008326 struct bnx2x_queue_state_params q_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008327 struct bnx2x_queue_setup_params *setup_params =
8328 &q_params.params.setup;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008329 struct bnx2x_queue_setup_tx_only_params *tx_only_params =
8330 &q_params.params.tx_only;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008331 int rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008332 u8 tx_index;
8333
Merav Sicron51c1a582012-03-18 10:33:38 +00008334 DP(NETIF_MSG_IFUP, "setting up queue %d\n", fp->index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008335
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008336 /* reset IGU state skip FCoE L2 queue */
8337 if (!IS_FCOE_FP(fp))
8338 bnx2x_ack_sb(bp, fp->igu_sb_id, USTORM_ID, 0,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008339 IGU_INT_ENABLE, 0);
8340
Barak Witkowski15192a82012-06-19 07:48:28 +00008341 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008342 /* We want to wait for completion in this context */
8343 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008344
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008345 /* Prepare the INIT parameters */
8346 bnx2x_pf_q_prep_init(bp, fp, &q_params.params.init);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008347
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008348 /* Set the command */
8349 q_params.cmd = BNX2X_Q_CMD_INIT;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008350
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008351 /* Change the state to INIT */
8352 rc = bnx2x_queue_state_change(bp, &q_params);
8353 if (rc) {
Ariel Elior6383c0b2011-07-14 08:31:57 +00008354 BNX2X_ERR("Queue(%d) INIT failed\n", fp->index);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008355 return rc;
8356 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008357
Merav Sicron51c1a582012-03-18 10:33:38 +00008358 DP(NETIF_MSG_IFUP, "init complete\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +00008359
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008360 /* Now move the Queue to the SETUP state... */
8361 memset(setup_params, 0, sizeof(*setup_params));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008362
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008363 /* Set QUEUE flags */
8364 setup_params->flags = bnx2x_get_q_flags(bp, fp, leading);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008365
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008366 /* Set general SETUP parameters */
Ariel Elior6383c0b2011-07-14 08:31:57 +00008367 bnx2x_pf_q_prep_general(bp, fp, &setup_params->gen_params,
8368 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008369
Ariel Elior6383c0b2011-07-14 08:31:57 +00008370 bnx2x_pf_rx_q_prep(bp, fp, &setup_params->pause_params,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008371 &setup_params->rxq_params);
8372
Ariel Elior6383c0b2011-07-14 08:31:57 +00008373 bnx2x_pf_tx_q_prep(bp, fp, &setup_params->txq_params,
8374 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008375
8376 /* Set the command */
8377 q_params.cmd = BNX2X_Q_CMD_SETUP;
8378
Merav Sicron55c11942012-11-07 00:45:48 +00008379 if (IS_FCOE_FP(fp))
8380 bp->fcoe_init = true;
8381
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008382 /* Change the state to SETUP */
8383 rc = bnx2x_queue_state_change(bp, &q_params);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008384 if (rc) {
8385 BNX2X_ERR("Queue(%d) SETUP failed\n", fp->index);
8386 return rc;
8387 }
8388
8389 /* loop through the relevant tx-only indices */
8390 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8391 tx_index < fp->max_cos;
8392 tx_index++) {
8393
8394 /* prepare and send tx-only ramrod*/
8395 rc = bnx2x_setup_tx_only(bp, fp, &q_params,
8396 tx_only_params, tx_index, leading);
8397 if (rc) {
8398 BNX2X_ERR("Queue(%d.%d) TX_ONLY_SETUP failed\n",
8399 fp->index, tx_index);
8400 return rc;
8401 }
8402 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008403
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008404 return rc;
8405}
8406
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008407static int bnx2x_stop_queue(struct bnx2x *bp, int index)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008408{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008409 struct bnx2x_fastpath *fp = &bp->fp[index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00008410 struct bnx2x_fp_txdata *txdata;
Yuval Mintz3b603062012-03-18 10:33:39 +00008411 struct bnx2x_queue_state_params q_params = {NULL};
Ariel Elior6383c0b2011-07-14 08:31:57 +00008412 int rc, tx_index;
8413
Merav Sicron51c1a582012-03-18 10:33:38 +00008414 DP(NETIF_MSG_IFDOWN, "stopping queue %d cid %d\n", index, fp->cid);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008415
Barak Witkowski15192a82012-06-19 07:48:28 +00008416 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008417 /* We want to wait for completion in this context */
8418 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008419
Ariel Elior6383c0b2011-07-14 08:31:57 +00008420 /* close tx-only connections */
8421 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8422 tx_index < fp->max_cos;
8423 tx_index++){
8424
8425 /* ascertain this is a normal queue*/
Merav Sicron65565882012-06-19 07:48:26 +00008426 txdata = fp->txdata_ptr[tx_index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00008427
Merav Sicron51c1a582012-03-18 10:33:38 +00008428 DP(NETIF_MSG_IFDOWN, "stopping tx-only queue %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008429 txdata->txq_index);
8430
8431 /* send halt terminate on tx-only connection */
8432 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
8433 memset(&q_params.params.terminate, 0,
8434 sizeof(q_params.params.terminate));
8435 q_params.params.terminate.cid_index = tx_index;
8436
8437 rc = bnx2x_queue_state_change(bp, &q_params);
8438 if (rc)
8439 return rc;
8440
8441 /* send halt terminate on tx-only connection */
8442 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
8443 memset(&q_params.params.cfc_del, 0,
8444 sizeof(q_params.params.cfc_del));
8445 q_params.params.cfc_del.cid_index = tx_index;
8446 rc = bnx2x_queue_state_change(bp, &q_params);
8447 if (rc)
8448 return rc;
8449 }
8450 /* Stop the primary connection: */
8451 /* ...halt the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008452 q_params.cmd = BNX2X_Q_CMD_HALT;
8453 rc = bnx2x_queue_state_change(bp, &q_params);
8454 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008455 return rc;
8456
Ariel Elior6383c0b2011-07-14 08:31:57 +00008457 /* ...terminate the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008458 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008459 memset(&q_params.params.terminate, 0,
8460 sizeof(q_params.params.terminate));
8461 q_params.params.terminate.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008462 rc = bnx2x_queue_state_change(bp, &q_params);
8463 if (rc)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008464 return rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008465 /* ...delete cfc entry */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008466 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008467 memset(&q_params.params.cfc_del, 0,
8468 sizeof(q_params.params.cfc_del));
8469 q_params.params.cfc_del.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008470 return bnx2x_queue_state_change(bp, &q_params);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008471}
8472
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008473static void bnx2x_reset_func(struct bnx2x *bp)
8474{
8475 int port = BP_PORT(bp);
8476 int func = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008477 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008478
8479 /* Disable the function in the FW */
8480 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(func), 0);
8481 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(func), 0);
8482 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(func), 0);
8483 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(func), 0);
8484
8485 /* FP SBs */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008486 for_each_eth_queue(bp, i) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008487 struct bnx2x_fastpath *fp = &bp->fp[i];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008488 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Ariel Elior6383c0b2011-07-14 08:31:57 +00008489 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(fp->fw_sb_id),
8490 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008491 }
8492
Merav Sicron55c11942012-11-07 00:45:48 +00008493 if (CNIC_LOADED(bp))
8494 /* CNIC SB */
8495 REG_WR8(bp, BAR_CSTRORM_INTMEM +
8496 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET
8497 (bnx2x_cnic_fw_sb_id(bp)), SB_DISABLED);
8498
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008499 /* SP SB */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008500 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Yuval Mintz2de67432013-01-23 03:21:43 +00008501 CSTORM_SP_STATUS_BLOCK_DATA_STATE_OFFSET(func),
8502 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008503
8504 for (i = 0; i < XSTORM_SPQ_DATA_SIZE / 4; i++)
8505 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_DATA_OFFSET(func),
8506 0);
Eliezer Tamir49d66772008-02-28 11:53:13 -08008507
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008508 /* Configure IGU */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008509 if (bp->common.int_block == INT_BLOCK_HC) {
8510 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
8511 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
8512 } else {
8513 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
8514 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
8515 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008516
Merav Sicron55c11942012-11-07 00:45:48 +00008517 if (CNIC_LOADED(bp)) {
8518 /* Disable Timer scan */
8519 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
8520 /*
8521 * Wait for at least 10ms and up to 2 second for the timers
8522 * scan to complete
8523 */
8524 for (i = 0; i < 200; i++) {
Yuval Mintz639d65b2013-06-02 00:06:21 +00008525 usleep_range(10000, 20000);
Merav Sicron55c11942012-11-07 00:45:48 +00008526 if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
8527 break;
8528 }
Michael Chan37b091b2009-10-10 13:46:55 +00008529 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008530 /* Clear ILT */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008531 bnx2x_clear_func_ilt(bp, func);
8532
8533 /* Timers workaround bug for E2: if this is vnic-3,
8534 * we need to set the entire ilt range for this timers.
8535 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008536 if (!CHIP_IS_E1x(bp) && BP_VN(bp) == 3) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008537 struct ilt_client_info ilt_cli;
8538 /* use dummy TM client */
8539 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
8540 ilt_cli.start = 0;
8541 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
8542 ilt_cli.client_num = ILT_CLIENT_TM;
8543
8544 bnx2x_ilt_boundry_init_op(bp, &ilt_cli, 0, INITOP_CLEAR);
8545 }
8546
8547 /* this assumes that reset_port() called before reset_func()*/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008548 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008549 bnx2x_pf_disable(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008550
8551 bp->dmae_ready = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008552}
8553
8554static void bnx2x_reset_port(struct bnx2x *bp)
8555{
8556 int port = BP_PORT(bp);
8557 u32 val;
8558
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008559 /* Reset physical Link */
8560 bnx2x__link_reset(bp);
8561
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008562 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
8563
8564 /* Do not rcv packets to BRB */
8565 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
8566 /* Do not direct rcv packets that are not for MCP to the BRB */
8567 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
8568 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
8569
8570 /* Configure AEU */
8571 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
8572
8573 msleep(100);
8574 /* Check for BRB port occupancy */
8575 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
8576 if (val)
8577 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07008578 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008579
8580 /* TODO: Close Doorbell port? */
8581}
8582
Eric Dumazet1191cb82012-04-27 21:39:21 +00008583static int bnx2x_reset_hw(struct bnx2x *bp, u32 load_code)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008584{
Yuval Mintz3b603062012-03-18 10:33:39 +00008585 struct bnx2x_func_state_params func_params = {NULL};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008586
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008587 /* Prepare parameters for function state transitions */
8588 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008589
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008590 func_params.f_obj = &bp->func_obj;
8591 func_params.cmd = BNX2X_F_CMD_HW_RESET;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008592
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008593 func_params.params.hw_init.load_phase = load_code;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008594
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008595 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008596}
8597
Eric Dumazet1191cb82012-04-27 21:39:21 +00008598static int bnx2x_func_stop(struct bnx2x *bp)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008599{
Yuval Mintz3b603062012-03-18 10:33:39 +00008600 struct bnx2x_func_state_params func_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008601 int rc;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008602
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008603 /* Prepare parameters for function state transitions */
8604 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
8605 func_params.f_obj = &bp->func_obj;
8606 func_params.cmd = BNX2X_F_CMD_STOP;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008607
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008608 /*
8609 * Try to stop the function the 'good way'. If fails (in case
8610 * of a parity error during bnx2x_chip_cleanup()) and we are
8611 * not in a debug mode, perform a state transaction in order to
8612 * enable further HW_RESET transaction.
8613 */
8614 rc = bnx2x_func_state_change(bp, &func_params);
8615 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008616#ifdef BNX2X_STOP_ON_ERROR
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008617 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008618#else
Merav Sicron51c1a582012-03-18 10:33:38 +00008619 BNX2X_ERR("FUNC_STOP ramrod failed. Running a dry transaction\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008620 __set_bit(RAMROD_DRV_CLR_ONLY, &func_params.ramrod_flags);
8621 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008622#endif
Yitchak Gertner65abd742008-08-25 15:26:24 -07008623 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008624
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008625 return 0;
8626}
Yitchak Gertner65abd742008-08-25 15:26:24 -07008627
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008628/**
8629 * bnx2x_send_unload_req - request unload mode from the MCP.
8630 *
8631 * @bp: driver handle
8632 * @unload_mode: requested function's unload mode
8633 *
8634 * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
8635 */
8636u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode)
8637{
8638 u32 reset_code = 0;
8639 int port = BP_PORT(bp);
8640
8641 /* Select the UNLOAD request mode */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008642 if (unload_mode == UNLOAD_NORMAL)
8643 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008644
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008645 else if (bp->flags & NO_WOL_FLAG)
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008646 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008647
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008648 else if (bp->wol) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008649 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008650 u8 *mac_addr = bp->dev->dev_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008651 u32 val;
David S. Miller88c51002011-10-07 13:38:43 -04008652 u16 pmc;
8653
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008654 /* The mac address is written to entries 1-4 to
David S. Miller88c51002011-10-07 13:38:43 -04008655 * preserve entry 0 which is used by the PMF
8656 */
David S. Miller8decf862011-09-22 03:23:13 -04008657 u8 entry = (BP_VN(bp) + 1)*8;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008658
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008659 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008660 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008661
8662 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
8663 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008664 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008665
David S. Miller88c51002011-10-07 13:38:43 -04008666 /* Enable the PME and clear the status */
8667 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmc);
8668 pmc |= PCI_PM_CTRL_PME_ENABLE | PCI_PM_CTRL_PME_STATUS;
8669 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, pmc);
8670
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008671 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008672
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008673 } else
8674 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
8675
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008676 /* Send the request to the MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008677 if (!BP_NOMCP(bp))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008678 reset_code = bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008679 else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008680 int path = BP_PATH(bp);
8681
Merav Sicron51c1a582012-03-18 10:33:38 +00008682 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts[%d] %d, %d, %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008683 path, load_count[path][0], load_count[path][1],
8684 load_count[path][2]);
8685 load_count[path][0]--;
8686 load_count[path][1 + port]--;
Merav Sicron51c1a582012-03-18 10:33:38 +00008687 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts[%d] %d, %d, %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008688 path, load_count[path][0], load_count[path][1],
8689 load_count[path][2]);
8690 if (load_count[path][0] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008691 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008692 else if (load_count[path][1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008693 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
8694 else
8695 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
8696 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008697
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008698 return reset_code;
8699}
8700
8701/**
8702 * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
8703 *
8704 * @bp: driver handle
Yuval Mintz5d07d862012-09-13 02:56:21 +00008705 * @keep_link: true iff link should be kept up
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008706 */
Yuval Mintz5d07d862012-09-13 02:56:21 +00008707void bnx2x_send_unload_done(struct bnx2x *bp, bool keep_link)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008708{
Yuval Mintz5d07d862012-09-13 02:56:21 +00008709 u32 reset_param = keep_link ? DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET : 0;
8710
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008711 /* Report UNLOAD_DONE to MCP */
8712 if (!BP_NOMCP(bp))
Yuval Mintz5d07d862012-09-13 02:56:21 +00008713 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, reset_param);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008714}
8715
Eric Dumazet1191cb82012-04-27 21:39:21 +00008716static int bnx2x_func_wait_started(struct bnx2x *bp)
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008717{
8718 int tout = 50;
8719 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
8720
8721 if (!bp->port.pmf)
8722 return 0;
8723
8724 /*
8725 * (assumption: No Attention from MCP at this stage)
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008726 * PMF probably in the middle of TX disable/enable transaction
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008727 * 1. Sync IRS for default SB
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008728 * 2. Sync SP queue - this guarantees us that attention handling started
8729 * 3. Wait, that TX disable/enable transaction completes
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008730 *
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008731 * 1+2 guarantee that if DCBx attention was scheduled it already changed
8732 * pending bit of transaction from STARTED-->TX_STOPPED, if we already
8733 * received completion for the transaction the state is TX_STOPPED.
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008734 * State will return to STARTED after completion of TX_STOPPED-->STARTED
8735 * transaction.
8736 */
8737
8738 /* make sure default SB ISR is done */
8739 if (msix)
8740 synchronize_irq(bp->msix_table[0].vector);
8741 else
8742 synchronize_irq(bp->pdev->irq);
8743
8744 flush_workqueue(bnx2x_wq);
8745
8746 while (bnx2x_func_get_state(bp, &bp->func_obj) !=
8747 BNX2X_F_STATE_STARTED && tout--)
8748 msleep(20);
8749
8750 if (bnx2x_func_get_state(bp, &bp->func_obj) !=
8751 BNX2X_F_STATE_STARTED) {
8752#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00008753 BNX2X_ERR("Wrong function state\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008754 return -EBUSY;
8755#else
8756 /*
8757 * Failed to complete the transaction in a "good way"
8758 * Force both transactions with CLR bit
8759 */
Yuval Mintz3b603062012-03-18 10:33:39 +00008760 struct bnx2x_func_state_params func_params = {NULL};
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008761
Merav Sicron51c1a582012-03-18 10:33:38 +00008762 DP(NETIF_MSG_IFDOWN,
Yuval Mintz6bf07b82013-06-02 00:06:20 +00008763 "Hmmm... Unexpected function state! Forcing STARTED-->TX_ST0PPED-->STARTED\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008764
8765 func_params.f_obj = &bp->func_obj;
8766 __set_bit(RAMROD_DRV_CLR_ONLY,
8767 &func_params.ramrod_flags);
8768
8769 /* STARTED-->TX_ST0PPED */
8770 func_params.cmd = BNX2X_F_CMD_TX_STOP;
8771 bnx2x_func_state_change(bp, &func_params);
8772
8773 /* TX_ST0PPED-->STARTED */
8774 func_params.cmd = BNX2X_F_CMD_TX_START;
8775 return bnx2x_func_state_change(bp, &func_params);
8776#endif
8777 }
8778
8779 return 0;
8780}
8781
Yuval Mintz5d07d862012-09-13 02:56:21 +00008782void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode, bool keep_link)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008783{
8784 int port = BP_PORT(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008785 int i, rc = 0;
8786 u8 cos;
Yuval Mintz3b603062012-03-18 10:33:39 +00008787 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008788 u32 reset_code;
8789
8790 /* Wait until tx fastpath tasks complete */
8791 for_each_tx_queue(bp, i) {
8792 struct bnx2x_fastpath *fp = &bp->fp[i];
8793
Ariel Elior6383c0b2011-07-14 08:31:57 +00008794 for_each_cos_in_tx_queue(fp, cos)
Merav Sicron65565882012-06-19 07:48:26 +00008795 rc = bnx2x_clean_tx_queue(bp, fp->txdata_ptr[cos]);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008796#ifdef BNX2X_STOP_ON_ERROR
8797 if (rc)
8798 return;
8799#endif
8800 }
8801
8802 /* Give HW time to discard old tx messages */
Yuval Mintz0926d492013-01-23 03:21:45 +00008803 usleep_range(1000, 2000);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008804
8805 /* Clean all ETH MACs */
Barak Witkowski15192a82012-06-19 07:48:28 +00008806 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_ETH_MAC,
8807 false);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008808 if (rc < 0)
8809 BNX2X_ERR("Failed to delete all ETH macs: %d\n", rc);
8810
8811 /* Clean up UC list */
Barak Witkowski15192a82012-06-19 07:48:28 +00008812 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_UC_LIST_MAC,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008813 true);
8814 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +00008815 BNX2X_ERR("Failed to schedule DEL commands for UC MACs list: %d\n",
8816 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008817
8818 /* Disable LLH */
8819 if (!CHIP_IS_E1(bp))
8820 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
8821
8822 /* Set "drop all" (stop Rx).
8823 * We need to take a netif_addr_lock() here in order to prevent
8824 * a race between the completion code and this code.
8825 */
8826 netif_addr_lock_bh(bp->dev);
8827 /* Schedule the rx_mode command */
8828 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
8829 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
8830 else
8831 bnx2x_set_storm_rx_mode(bp);
8832
8833 /* Cleanup multicast configuration */
8834 rparam.mcast_obj = &bp->mcast_obj;
8835 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
8836 if (rc < 0)
8837 BNX2X_ERR("Failed to send DEL multicast command: %d\n", rc);
8838
8839 netif_addr_unlock_bh(bp->dev);
8840
Ariel Eliorf1929b02013-01-01 05:22:41 +00008841 bnx2x_iov_chip_cleanup(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008842
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008843 /*
8844 * Send the UNLOAD_REQUEST to the MCP. This will return if
8845 * this function should perform FUNC, PORT or COMMON HW
8846 * reset.
8847 */
8848 reset_code = bnx2x_send_unload_req(bp, unload_mode);
8849
8850 /*
8851 * (assumption: No Attention from MCP at this stage)
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008852 * PMF probably in the middle of TX disable/enable transaction
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008853 */
8854 rc = bnx2x_func_wait_started(bp);
8855 if (rc) {
8856 BNX2X_ERR("bnx2x_func_wait_started failed\n");
8857#ifdef BNX2X_STOP_ON_ERROR
8858 return;
8859#endif
8860 }
8861
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008862 /* Close multi and leading connections
8863 * Completions for ramrods are collected in a synchronous way
8864 */
Merav Sicron55c11942012-11-07 00:45:48 +00008865 for_each_eth_queue(bp, i)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008866 if (bnx2x_stop_queue(bp, i))
8867#ifdef BNX2X_STOP_ON_ERROR
8868 return;
8869#else
8870 goto unload_error;
8871#endif
Merav Sicron55c11942012-11-07 00:45:48 +00008872
8873 if (CNIC_LOADED(bp)) {
8874 for_each_cnic_queue(bp, i)
8875 if (bnx2x_stop_queue(bp, i))
8876#ifdef BNX2X_STOP_ON_ERROR
8877 return;
8878#else
8879 goto unload_error;
8880#endif
8881 }
8882
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008883 /* If SP settings didn't get completed so far - something
8884 * very wrong has happen.
8885 */
8886 if (!bnx2x_wait_sp_comp(bp, ~0x0UL))
8887 BNX2X_ERR("Hmmm... Common slow path ramrods got stuck!\n");
8888
8889#ifndef BNX2X_STOP_ON_ERROR
8890unload_error:
8891#endif
8892 rc = bnx2x_func_stop(bp);
8893 if (rc) {
8894 BNX2X_ERR("Function stop failed!\n");
8895#ifdef BNX2X_STOP_ON_ERROR
8896 return;
8897#endif
8898 }
8899
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008900 /* Disable HW interrupts, NAPI */
8901 bnx2x_netif_stop(bp, 1);
Merav Sicron26614ba2012-08-27 03:26:19 +00008902 /* Delete all NAPI objects */
8903 bnx2x_del_all_napi(bp);
Merav Sicron55c11942012-11-07 00:45:48 +00008904 if (CNIC_LOADED(bp))
8905 bnx2x_del_all_napi_cnic(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008906
8907 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008908 bnx2x_free_irq(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008909
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008910 /* Reset the chip */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008911 rc = bnx2x_reset_hw(bp, reset_code);
8912 if (rc)
8913 BNX2X_ERR("HW_RESET failed\n");
8914
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008915 /* Report UNLOAD_DONE to MCP */
Yuval Mintz5d07d862012-09-13 02:56:21 +00008916 bnx2x_send_unload_done(bp, keep_link);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008917}
8918
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00008919void bnx2x_disable_close_the_gate(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008920{
8921 u32 val;
8922
Merav Sicron51c1a582012-03-18 10:33:38 +00008923 DP(NETIF_MSG_IFDOWN, "Disabling \"close the gates\"\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008924
8925 if (CHIP_IS_E1(bp)) {
8926 int port = BP_PORT(bp);
8927 u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
8928 MISC_REG_AEU_MASK_ATTN_FUNC_0;
8929
8930 val = REG_RD(bp, addr);
8931 val &= ~(0x300);
8932 REG_WR(bp, addr, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008933 } else {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008934 val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
8935 val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
8936 MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
8937 REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
8938 }
8939}
8940
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008941/* Close gates #2, #3 and #4: */
8942static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
8943{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008944 u32 val;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008945
8946 /* Gates #2 and #4a are closed/opened for "not E1" only */
8947 if (!CHIP_IS_E1(bp)) {
8948 /* #4 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008949 REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008950 /* #2 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008951 REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008952 }
8953
8954 /* #3 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008955 if (CHIP_IS_E1x(bp)) {
8956 /* Prevent interrupts from HC on both ports */
8957 val = REG_RD(bp, HC_REG_CONFIG_1);
8958 REG_WR(bp, HC_REG_CONFIG_1,
8959 (!close) ? (val | HC_CONFIG_1_REG_BLOCK_DISABLE_1) :
8960 (val & ~(u32)HC_CONFIG_1_REG_BLOCK_DISABLE_1));
8961
8962 val = REG_RD(bp, HC_REG_CONFIG_0);
8963 REG_WR(bp, HC_REG_CONFIG_0,
8964 (!close) ? (val | HC_CONFIG_0_REG_BLOCK_DISABLE_0) :
8965 (val & ~(u32)HC_CONFIG_0_REG_BLOCK_DISABLE_0));
8966 } else {
Jorrit Schippersd82603c2012-12-27 17:33:02 +01008967 /* Prevent incoming interrupts in IGU */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008968 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
8969
8970 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION,
8971 (!close) ?
8972 (val | IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE) :
8973 (val & ~(u32)IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE));
8974 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008975
Merav Sicron51c1a582012-03-18 10:33:38 +00008976 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "%s gates #2, #3 and #4\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008977 close ? "closing" : "opening");
8978 mmiowb();
8979}
8980
8981#define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */
8982
8983static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
8984{
8985 /* Do some magic... */
8986 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
8987 *magic_val = val & SHARED_MF_CLP_MAGIC;
8988 MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
8989}
8990
Dmitry Kravkove8920672011-05-04 23:52:40 +00008991/**
8992 * bnx2x_clp_reset_done - restore the value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008993 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00008994 * @bp: driver handle
8995 * @magic_val: old value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008996 */
8997static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
8998{
8999 /* Restore the `magic' bit value... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009000 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
9001 MF_CFG_WR(bp, shared_mf_config.clp_mb,
9002 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
9003}
9004
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009005/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00009006 * bnx2x_reset_mcp_prep - prepare for MCP reset.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009007 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00009008 * @bp: driver handle
9009 * @magic_val: old value of 'magic' bit.
9010 *
9011 * Takes care of CLP configurations.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009012 */
9013static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
9014{
9015 u32 shmem;
9016 u32 validity_offset;
9017
Merav Sicron51c1a582012-03-18 10:33:38 +00009018 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "Starting\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009019
9020 /* Set `magic' bit in order to save MF config */
9021 if (!CHIP_IS_E1(bp))
9022 bnx2x_clp_reset_prep(bp, magic_val);
9023
9024 /* Get shmem offset */
9025 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
Barak Witkowskic55e7712012-12-02 04:05:46 +00009026 validity_offset =
9027 offsetof(struct shmem_region, validity_map[BP_PORT(bp)]);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009028
9029 /* Clear validity map flags */
9030 if (shmem > 0)
9031 REG_WR(bp, shmem + validity_offset, 0);
9032}
9033
9034#define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */
9035#define MCP_ONE_TIMEOUT 100 /* 100 ms */
9036
Dmitry Kravkove8920672011-05-04 23:52:40 +00009037/**
9038 * bnx2x_mcp_wait_one - wait for MCP_ONE_TIMEOUT
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009039 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00009040 * @bp: driver handle
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009041 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00009042static void bnx2x_mcp_wait_one(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009043{
9044 /* special handling for emulation and FPGA,
9045 wait 10 times longer */
9046 if (CHIP_REV_IS_SLOW(bp))
9047 msleep(MCP_ONE_TIMEOUT*10);
9048 else
9049 msleep(MCP_ONE_TIMEOUT);
9050}
9051
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009052/*
9053 * initializes bp->common.shmem_base and waits for validity signature to appear
9054 */
9055static int bnx2x_init_shmem(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009056{
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009057 int cnt = 0;
9058 u32 val = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009059
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009060 do {
9061 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
9062 if (bp->common.shmem_base) {
9063 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
9064 if (val & SHR_MEM_VALIDITY_MB)
9065 return 0;
9066 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009067
9068 bnx2x_mcp_wait_one(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009069
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009070 } while (cnt++ < (MCP_TIMEOUT / MCP_ONE_TIMEOUT));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009071
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009072 BNX2X_ERR("BAD MCP validity signature\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009073
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009074 return -ENODEV;
9075}
9076
9077static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
9078{
9079 int rc = bnx2x_init_shmem(bp);
9080
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009081 /* Restore the `magic' bit value */
9082 if (!CHIP_IS_E1(bp))
9083 bnx2x_clp_reset_done(bp, magic_val);
9084
9085 return rc;
9086}
9087
9088static void bnx2x_pxp_prep(struct bnx2x *bp)
9089{
9090 if (!CHIP_IS_E1(bp)) {
9091 REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
9092 REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009093 mmiowb();
9094 }
9095}
9096
9097/*
9098 * Reset the whole chip except for:
9099 * - PCIE core
9100 * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
9101 * one reset bit)
9102 * - IGU
9103 * - MISC (including AEU)
9104 * - GRC
9105 * - RBCN, RBCP
9106 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009107static void bnx2x_process_kill_chip_reset(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009108{
9109 u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009110 u32 global_bits2, stay_reset2;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009111
9112 /*
9113 * Bits that have to be set in reset_mask2 if we want to reset 'global'
9114 * (per chip) blocks.
9115 */
9116 global_bits2 =
9117 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU |
9118 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009119
Barak Witkowskic55e7712012-12-02 04:05:46 +00009120 /* Don't reset the following blocks.
9121 * Important: per port blocks (such as EMAC, BMAC, UMAC) can't be
9122 * reset, as in 4 port device they might still be owned
9123 * by the MCP (there is only one leader per path).
9124 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009125 not_reset_mask1 =
9126 MISC_REGISTERS_RESET_REG_1_RST_HC |
9127 MISC_REGISTERS_RESET_REG_1_RST_PXPV |
9128 MISC_REGISTERS_RESET_REG_1_RST_PXP;
9129
9130 not_reset_mask2 =
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009131 MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO |
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009132 MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
9133 MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
9134 MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
9135 MISC_REGISTERS_RESET_REG_2_RST_RBCN |
9136 MISC_REGISTERS_RESET_REG_2_RST_GRC |
9137 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009138 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B |
9139 MISC_REGISTERS_RESET_REG_2_RST_ATC |
Barak Witkowskic55e7712012-12-02 04:05:46 +00009140 MISC_REGISTERS_RESET_REG_2_PGLC |
9141 MISC_REGISTERS_RESET_REG_2_RST_BMAC0 |
9142 MISC_REGISTERS_RESET_REG_2_RST_BMAC1 |
9143 MISC_REGISTERS_RESET_REG_2_RST_EMAC0 |
9144 MISC_REGISTERS_RESET_REG_2_RST_EMAC1 |
9145 MISC_REGISTERS_RESET_REG_2_UMAC0 |
9146 MISC_REGISTERS_RESET_REG_2_UMAC1;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009147
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009148 /*
9149 * Keep the following blocks in reset:
9150 * - all xxMACs are handled by the bnx2x_link code.
9151 */
9152 stay_reset2 =
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009153 MISC_REGISTERS_RESET_REG_2_XMAC |
9154 MISC_REGISTERS_RESET_REG_2_XMAC_SOFT;
9155
9156 /* Full reset masks according to the chip */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009157 reset_mask1 = 0xffffffff;
9158
9159 if (CHIP_IS_E1(bp))
9160 reset_mask2 = 0xffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009161 else if (CHIP_IS_E1H(bp))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009162 reset_mask2 = 0x1ffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009163 else if (CHIP_IS_E2(bp))
9164 reset_mask2 = 0xfffff;
9165 else /* CHIP_IS_E3 */
9166 reset_mask2 = 0x3ffffff;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009167
9168 /* Don't reset global blocks unless we need to */
9169 if (!global)
9170 reset_mask2 &= ~global_bits2;
9171
9172 /*
9173 * In case of attention in the QM, we need to reset PXP
9174 * (MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR) before QM
9175 * because otherwise QM reset would release 'close the gates' shortly
9176 * before resetting the PXP, then the PSWRQ would send a write
9177 * request to PGLUE. Then when PXP is reset, PGLUE would try to
9178 * read the payload data from PSWWR, but PSWWR would not
9179 * respond. The write queue in PGLUE would stuck, dmae commands
9180 * would not return. Therefore it's important to reset the second
9181 * reset register (containing the
9182 * MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR bit) before the
9183 * first one (containing the MISC_REGISTERS_RESET_REG_1_RST_QM
9184 * bit).
9185 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009186 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
9187 reset_mask2 & (~not_reset_mask2));
9188
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009189 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
9190 reset_mask1 & (~not_reset_mask1));
9191
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009192 barrier();
9193 mmiowb();
9194
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009195 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
9196 reset_mask2 & (~stay_reset2));
9197
9198 barrier();
9199 mmiowb();
9200
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009201 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009202 mmiowb();
9203}
9204
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009205/**
9206 * bnx2x_er_poll_igu_vq - poll for pending writes bit.
9207 * It should get cleared in no more than 1s.
9208 *
9209 * @bp: driver handle
9210 *
9211 * It should get cleared in no more than 1s. Returns 0 if
9212 * pending writes bit gets cleared.
9213 */
9214static int bnx2x_er_poll_igu_vq(struct bnx2x *bp)
9215{
9216 u32 cnt = 1000;
9217 u32 pend_bits = 0;
9218
9219 do {
9220 pend_bits = REG_RD(bp, IGU_REG_PENDING_BITS_STATUS);
9221
9222 if (pend_bits == 0)
9223 break;
9224
Yuval Mintz0926d492013-01-23 03:21:45 +00009225 usleep_range(1000, 2000);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009226 } while (cnt-- > 0);
9227
9228 if (cnt <= 0) {
9229 BNX2X_ERR("Still pending IGU requests pend_bits=%x!\n",
9230 pend_bits);
9231 return -EBUSY;
9232 }
9233
9234 return 0;
9235}
9236
9237static int bnx2x_process_kill(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009238{
9239 int cnt = 1000;
9240 u32 val = 0;
9241 u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
Yuval Mintz2de67432013-01-23 03:21:43 +00009242 u32 tags_63_32 = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009243
9244 /* Empty the Tetris buffer, wait for 1s */
9245 do {
9246 sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT);
9247 blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
9248 port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
9249 port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
9250 pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
Barak Witkowskic55e7712012-12-02 04:05:46 +00009251 if (CHIP_IS_E3(bp))
9252 tags_63_32 = REG_RD(bp, PGLUE_B_REG_TAGS_63_32);
9253
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009254 if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
9255 ((port_is_idle_0 & 0x1) == 0x1) &&
9256 ((port_is_idle_1 & 0x1) == 0x1) &&
Barak Witkowskic55e7712012-12-02 04:05:46 +00009257 (pgl_exp_rom2 == 0xffffffff) &&
9258 (!CHIP_IS_E3(bp) || (tags_63_32 == 0xffffffff)))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009259 break;
Yuval Mintz0926d492013-01-23 03:21:45 +00009260 usleep_range(1000, 2000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009261 } while (cnt-- > 0);
9262
9263 if (cnt <= 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009264 BNX2X_ERR("Tetris buffer didn't get empty or there are still outstanding read requests after 1s!\n");
9265 BNX2X_ERR("sr_cnt=0x%08x, blk_cnt=0x%08x, port_is_idle_0=0x%08x, port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009266 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
9267 pgl_exp_rom2);
9268 return -EAGAIN;
9269 }
9270
9271 barrier();
9272
9273 /* Close gates #2, #3 and #4 */
9274 bnx2x_set_234_gates(bp, true);
9275
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009276 /* Poll for IGU VQs for 57712 and newer chips */
9277 if (!CHIP_IS_E1x(bp) && bnx2x_er_poll_igu_vq(bp))
9278 return -EAGAIN;
9279
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009280 /* TBD: Indicate that "process kill" is in progress to MCP */
9281
9282 /* Clear "unprepared" bit */
9283 REG_WR(bp, MISC_REG_UNPREPARED, 0);
9284 barrier();
9285
9286 /* Make sure all is written to the chip before the reset */
9287 mmiowb();
9288
9289 /* Wait for 1ms to empty GLUE and PCI-E core queues,
9290 * PSWHST, GRC and PSWRD Tetris buffer.
9291 */
Yuval Mintz0926d492013-01-23 03:21:45 +00009292 usleep_range(1000, 2000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009293
9294 /* Prepare to chip reset: */
9295 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009296 if (global)
9297 bnx2x_reset_mcp_prep(bp, &val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009298
9299 /* PXP */
9300 bnx2x_pxp_prep(bp);
9301 barrier();
9302
9303 /* reset the chip */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009304 bnx2x_process_kill_chip_reset(bp, global);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009305 barrier();
9306
9307 /* Recover after reset: */
9308 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009309 if (global && bnx2x_reset_mcp_comp(bp, val))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009310 return -EAGAIN;
9311
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009312 /* TBD: Add resetting the NO_MCP mode DB here */
9313
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009314 /* Open the gates #2, #3 and #4 */
9315 bnx2x_set_234_gates(bp, false);
9316
9317 /* TBD: IGU/AEU preparation bring back the AEU/IGU to a
9318 * reset state, re-enable attentions. */
9319
9320 return 0;
9321}
9322
Merav Sicron910cc722012-11-11 03:56:08 +00009323static int bnx2x_leader_reset(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009324{
9325 int rc = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009326 bool global = bnx2x_reset_is_global(bp);
Ariel Elior95c6c6162012-01-26 06:01:52 +00009327 u32 load_code;
9328
9329 /* if not going to reset MCP - load "fake" driver to reset HW while
9330 * driver is owner of the HW
9331 */
9332 if (!global && !BP_NOMCP(bp)) {
Yuval Mintz5d07d862012-09-13 02:56:21 +00009333 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ,
9334 DRV_MSG_CODE_LOAD_REQ_WITH_LFA);
Ariel Elior95c6c6162012-01-26 06:01:52 +00009335 if (!load_code) {
9336 BNX2X_ERR("MCP response failure, aborting\n");
9337 rc = -EAGAIN;
9338 goto exit_leader_reset;
9339 }
9340 if ((load_code != FW_MSG_CODE_DRV_LOAD_COMMON_CHIP) &&
9341 (load_code != FW_MSG_CODE_DRV_LOAD_COMMON)) {
9342 BNX2X_ERR("MCP unexpected resp, aborting\n");
9343 rc = -EAGAIN;
9344 goto exit_leader_reset2;
9345 }
9346 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE, 0);
9347 if (!load_code) {
9348 BNX2X_ERR("MCP response failure, aborting\n");
9349 rc = -EAGAIN;
9350 goto exit_leader_reset2;
9351 }
9352 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009353
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009354 /* Try to recover after the failure */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009355 if (bnx2x_process_kill(bp, global)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009356 BNX2X_ERR("Something bad had happen on engine %d! Aii!\n",
9357 BP_PATH(bp));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009358 rc = -EAGAIN;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009359 goto exit_leader_reset2;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009360 }
9361
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009362 /*
9363 * Clear RESET_IN_PROGRES and RESET_GLOBAL bits and update the driver
9364 * state.
9365 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009366 bnx2x_set_reset_done(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009367 if (global)
9368 bnx2x_clear_reset_global(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009369
Ariel Elior95c6c6162012-01-26 06:01:52 +00009370exit_leader_reset2:
9371 /* unload "fake driver" if it was loaded */
9372 if (!global && !BP_NOMCP(bp)) {
9373 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP, 0);
9374 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
9375 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009376exit_leader_reset:
9377 bp->is_leader = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009378 bnx2x_release_leader_lock(bp);
9379 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009380 return rc;
9381}
9382
Eric Dumazet1191cb82012-04-27 21:39:21 +00009383static void bnx2x_recovery_failed(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009384{
9385 netdev_err(bp->dev, "Recovery has failed. Power cycle is needed.\n");
9386
9387 /* Disconnect this device */
9388 netif_device_detach(bp->dev);
9389
9390 /*
9391 * Block ifup for all function on this engine until "process kill"
9392 * or power cycle.
9393 */
9394 bnx2x_set_reset_in_progress(bp);
9395
9396 /* Shut down the power */
9397 bnx2x_set_power_state(bp, PCI_D3hot);
9398
9399 bp->recovery_state = BNX2X_RECOVERY_FAILED;
9400
9401 smp_mb();
9402}
9403
9404/*
9405 * Assumption: runs under rtnl lock. This together with the fact
Ariel Elior6383c0b2011-07-14 08:31:57 +00009406 * that it's called only from bnx2x_sp_rtnl() ensure that it
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009407 * will never be called when netif_running(bp->dev) is false.
9408 */
9409static void bnx2x_parity_recover(struct bnx2x *bp)
9410{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009411 bool global = false;
Ariel Elior7a752992012-01-26 06:01:53 +00009412 u32 error_recovered, error_unrecovered;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009413 bool is_parity;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009414
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009415 DP(NETIF_MSG_HW, "Handling parity\n");
9416 while (1) {
9417 switch (bp->recovery_state) {
9418 case BNX2X_RECOVERY_INIT:
9419 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00009420 is_parity = bnx2x_chk_parity_attn(bp, &global, false);
9421 WARN_ON(!is_parity);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009422
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009423 /* Try to get a LEADER_LOCK HW lock */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009424 if (bnx2x_trylock_leader_lock(bp)) {
9425 bnx2x_set_reset_in_progress(bp);
9426 /*
9427 * Check if there is a global attention and if
9428 * there was a global attention, set the global
9429 * reset bit.
9430 */
9431
9432 if (global)
9433 bnx2x_set_reset_global(bp);
9434
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009435 bp->is_leader = 1;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009436 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009437
9438 /* Stop the driver */
9439 /* If interface has been removed - break */
Yuval Mintz5d07d862012-09-13 02:56:21 +00009440 if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY, false))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009441 return;
9442
9443 bp->recovery_state = BNX2X_RECOVERY_WAIT;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009444
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009445 /* Ensure "is_leader", MCP command sequence and
9446 * "recovery_state" update values are seen on other
9447 * CPUs.
9448 */
9449 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009450 break;
9451
9452 case BNX2X_RECOVERY_WAIT:
9453 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
9454 if (bp->is_leader) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009455 int other_engine = BP_PATH(bp) ? 0 : 1;
Ariel Elior889b9af2012-01-26 06:01:51 +00009456 bool other_load_status =
9457 bnx2x_get_load_status(bp, other_engine);
9458 bool load_status =
9459 bnx2x_get_load_status(bp, BP_PATH(bp));
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009460 global = bnx2x_reset_is_global(bp);
9461
9462 /*
9463 * In case of a parity in a global block, let
9464 * the first leader that performs a
9465 * leader_reset() reset the global blocks in
9466 * order to clear global attentions. Otherwise
Yuval Mintz16a5fd92013-06-02 00:06:18 +00009467 * the gates will remain closed for that
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009468 * engine.
9469 */
Ariel Elior889b9af2012-01-26 06:01:51 +00009470 if (load_status ||
9471 (global && other_load_status)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009472 /* Wait until all other functions get
9473 * down.
9474 */
Ariel Elior7be08a72011-07-14 08:31:19 +00009475 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009476 HZ/10);
9477 return;
9478 } else {
9479 /* If all other functions got down -
9480 * try to bring the chip back to
9481 * normal. In any case it's an exit
9482 * point for a leader.
9483 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009484 if (bnx2x_leader_reset(bp)) {
9485 bnx2x_recovery_failed(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009486 return;
9487 }
9488
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009489 /* If we are here, means that the
9490 * leader has succeeded and doesn't
9491 * want to be a leader any more. Try
9492 * to continue as a none-leader.
9493 */
9494 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009495 }
9496 } else { /* non-leader */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009497 if (!bnx2x_reset_is_done(bp, BP_PATH(bp))) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009498 /* Try to get a LEADER_LOCK HW lock as
9499 * long as a former leader may have
9500 * been unloaded by the user or
9501 * released a leadership by another
9502 * reason.
9503 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009504 if (bnx2x_trylock_leader_lock(bp)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009505 /* I'm a leader now! Restart a
9506 * switch case.
9507 */
9508 bp->is_leader = 1;
9509 break;
9510 }
9511
Ariel Elior7be08a72011-07-14 08:31:19 +00009512 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009513 HZ/10);
9514 return;
9515
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009516 } else {
9517 /*
9518 * If there was a global attention, wait
9519 * for it to be cleared.
9520 */
9521 if (bnx2x_reset_is_global(bp)) {
9522 schedule_delayed_work(
Ariel Elior7be08a72011-07-14 08:31:19 +00009523 &bp->sp_rtnl_task,
9524 HZ/10);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009525 return;
9526 }
9527
Ariel Elior7a752992012-01-26 06:01:53 +00009528 error_recovered =
9529 bp->eth_stats.recoverable_error;
9530 error_unrecovered =
9531 bp->eth_stats.unrecoverable_error;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009532 bp->recovery_state =
9533 BNX2X_RECOVERY_NIC_LOADING;
9534 if (bnx2x_nic_load(bp, LOAD_NORMAL)) {
Ariel Elior7a752992012-01-26 06:01:53 +00009535 error_unrecovered++;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009536 netdev_err(bp->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +00009537 "Recovery failed. Power cycle needed\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00009538 /* Disconnect this device */
9539 netif_device_detach(bp->dev);
9540 /* Shut down the power */
9541 bnx2x_set_power_state(
9542 bp, PCI_D3hot);
9543 smp_mb();
9544 } else {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009545 bp->recovery_state =
9546 BNX2X_RECOVERY_DONE;
Ariel Elior7a752992012-01-26 06:01:53 +00009547 error_recovered++;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009548 smp_mb();
9549 }
Ariel Elior7a752992012-01-26 06:01:53 +00009550 bp->eth_stats.recoverable_error =
9551 error_recovered;
9552 bp->eth_stats.unrecoverable_error =
9553 error_unrecovered;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009554
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009555 return;
9556 }
9557 }
9558 default:
9559 return;
9560 }
9561 }
9562}
9563
Michal Schmidt56ad3152012-02-16 02:38:48 +00009564static int bnx2x_close(struct net_device *dev);
9565
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009566/* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
9567 * scheduled on a general queue in order to prevent a dead lock.
9568 */
Ariel Elior7be08a72011-07-14 08:31:19 +00009569static void bnx2x_sp_rtnl_task(struct work_struct *work)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009570{
Ariel Elior7be08a72011-07-14 08:31:19 +00009571 struct bnx2x *bp = container_of(work, struct bnx2x, sp_rtnl_task.work);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009572
9573 rtnl_lock();
9574
Ariel Elior8395be52013-01-01 05:22:44 +00009575 if (!netif_running(bp->dev)) {
9576 rtnl_unlock();
9577 return;
9578 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009579
Ariel Elior7be08a72011-07-14 08:31:19 +00009580 if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE)) {
Yuval Mintz6bf07b82013-06-02 00:06:20 +00009581#ifdef BNX2X_STOP_ON_ERROR
9582 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
9583 "you will need to reboot when done\n");
9584 goto sp_rtnl_not_reset;
9585#endif
Ariel Elior7be08a72011-07-14 08:31:19 +00009586 /*
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009587 * Clear all pending SP commands as we are going to reset the
9588 * function anyway.
Ariel Elior7be08a72011-07-14 08:31:19 +00009589 */
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009590 bp->sp_rtnl_state = 0;
9591 smp_mb();
9592
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009593 bnx2x_parity_recover(bp);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009594
Ariel Elior8395be52013-01-01 05:22:44 +00009595 rtnl_unlock();
9596 return;
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009597 }
9598
9599 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_TIMEOUT, &bp->sp_rtnl_state)) {
Yuval Mintz6bf07b82013-06-02 00:06:20 +00009600#ifdef BNX2X_STOP_ON_ERROR
9601 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
9602 "you will need to reboot when done\n");
9603 goto sp_rtnl_not_reset;
9604#endif
9605
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009606 /*
9607 * Clear all pending SP commands as we are going to reset the
9608 * function anyway.
9609 */
9610 bp->sp_rtnl_state = 0;
9611 smp_mb();
9612
Yuval Mintz5d07d862012-09-13 02:56:21 +00009613 bnx2x_nic_unload(bp, UNLOAD_NORMAL, true);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009614 bnx2x_nic_load(bp, LOAD_NORMAL);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009615
Ariel Elior8395be52013-01-01 05:22:44 +00009616 rtnl_unlock();
9617 return;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009618 }
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009619#ifdef BNX2X_STOP_ON_ERROR
9620sp_rtnl_not_reset:
9621#endif
9622 if (test_and_clear_bit(BNX2X_SP_RTNL_SETUP_TC, &bp->sp_rtnl_state))
9623 bnx2x_setup_tc(bp->dev, bp->dcbx_port_params.ets.num_of_cos);
Barak Witkowskia3348722012-04-23 03:04:46 +00009624 if (test_and_clear_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE, &bp->sp_rtnl_state))
9625 bnx2x_after_function_update(bp);
Ariel Elior83048592011-11-13 04:34:29 +00009626 /*
9627 * in case of fan failure we need to reset id if the "stop on error"
9628 * debug flag is set, since we trying to prevent permanent overheating
9629 * damage
9630 */
9631 if (test_and_clear_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009632 DP(NETIF_MSG_HW, "fan failure detected. Unloading driver\n");
Ariel Elior83048592011-11-13 04:34:29 +00009633 netif_device_detach(bp->dev);
9634 bnx2x_close(bp->dev);
Ariel Elior8395be52013-01-01 05:22:44 +00009635 rtnl_unlock();
9636 return;
Ariel Elior83048592011-11-13 04:34:29 +00009637 }
9638
Ariel Elior381ac162013-01-01 05:22:29 +00009639 if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_MCAST, &bp->sp_rtnl_state)) {
9640 DP(BNX2X_MSG_SP,
9641 "sending set mcast vf pf channel message from rtnl sp-task\n");
9642 bnx2x_vfpf_set_mcast(bp->dev);
9643 }
Ariel Elior78c3bcc2013-06-20 17:39:08 +03009644 if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_CHANNEL_DOWN,
9645 &bp->sp_rtnl_state)){
9646 if (!test_bit(__LINK_STATE_NOCARRIER, &bp->dev->state)) {
9647 bnx2x_tx_disable(bp);
9648 BNX2X_ERR("PF indicated channel is not servicable anymore. This means this VF device is no longer operational\n");
9649 }
9650 }
Ariel Elior381ac162013-01-01 05:22:29 +00009651
Yuval Mintz8b09be52013-08-01 17:30:59 +03009652 if (test_and_clear_bit(BNX2X_SP_RTNL_RX_MODE, &bp->sp_rtnl_state)) {
9653 DP(BNX2X_MSG_SP, "Handling Rx Mode setting\n");
9654 bnx2x_set_rx_mode_inner(bp);
Ariel Elior381ac162013-01-01 05:22:29 +00009655 }
9656
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00009657 if (test_and_clear_bit(BNX2X_SP_RTNL_HYPERVISOR_VLAN,
9658 &bp->sp_rtnl_state))
9659 bnx2x_pf_set_vfs_vlan(bp);
9660
Dmitry Kravkov07b4eb32013-08-19 09:11:57 +03009661 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_STOP, &bp->sp_rtnl_state))
9662 bnx2x_dcbx_stop_hw_tx(bp);
9663
9664 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_RESUME, &bp->sp_rtnl_state))
9665 bnx2x_dcbx_resume_hw_tx(bp);
9666
Ariel Elior8395be52013-01-01 05:22:44 +00009667 /* work which needs rtnl lock not-taken (as it takes the lock itself and
9668 * can be called from other contexts as well)
9669 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009670 rtnl_unlock();
Ariel Elior8395be52013-01-01 05:22:44 +00009671
Ariel Elior64112802013-01-07 00:50:23 +00009672 /* enable SR-IOV if applicable */
Ariel Elior8395be52013-01-01 05:22:44 +00009673 if (IS_SRIOV(bp) && test_and_clear_bit(BNX2X_SP_RTNL_ENABLE_SRIOV,
Ariel Elior3c76fef2013-03-11 05:17:46 +00009674 &bp->sp_rtnl_state)) {
9675 bnx2x_disable_sriov(bp);
Ariel Elior64112802013-01-07 00:50:23 +00009676 bnx2x_enable_sriov(bp);
Ariel Elior3c76fef2013-03-11 05:17:46 +00009677 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009678}
9679
Yaniv Rosner3deb8162011-06-14 01:34:33 +00009680static void bnx2x_period_task(struct work_struct *work)
9681{
9682 struct bnx2x *bp = container_of(work, struct bnx2x, period_task.work);
9683
9684 if (!netif_running(bp->dev))
9685 goto period_task_exit;
9686
9687 if (CHIP_REV_IS_SLOW(bp)) {
9688 BNX2X_ERR("period task called on emulation, ignoring\n");
9689 goto period_task_exit;
9690 }
9691
9692 bnx2x_acquire_phy_lock(bp);
9693 /*
9694 * The barrier is needed to ensure the ordering between the writing to
9695 * the bp->port.pmf in the bnx2x_nic_load() or bnx2x_pmf_update() and
9696 * the reading here.
9697 */
9698 smp_mb();
9699 if (bp->port.pmf) {
9700 bnx2x_period_func(&bp->link_params, &bp->link_vars);
9701
9702 /* Re-queue task in 1 sec */
9703 queue_delayed_work(bnx2x_wq, &bp->period_task, 1*HZ);
9704 }
9705
9706 bnx2x_release_phy_lock(bp);
9707period_task_exit:
9708 return;
9709}
9710
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009711/*
9712 * Init service functions
9713 */
9714
Ariel Eliorb56e9672013-01-01 05:22:32 +00009715u32 bnx2x_get_pretend_reg(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009716{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009717 u32 base = PXP2_REG_PGL_PRETEND_FUNC_F0;
9718 u32 stride = PXP2_REG_PGL_PRETEND_FUNC_F1 - base;
9719 return base + (BP_ABS_FUNC(bp)) * stride;
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009720}
9721
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009722static void bnx2x_prev_unload_close_mac(struct bnx2x *bp,
9723 struct bnx2x_mac_vals *vals)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009724{
Yuval Mintz452427b2012-03-26 20:47:07 +00009725 u32 val, base_addr, offset, mask, reset_reg;
9726 bool mac_stopped = false;
9727 u8 port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009728
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009729 /* reset addresses as they also mark which values were changed */
9730 vals->bmac_addr = 0;
9731 vals->umac_addr = 0;
9732 vals->xmac_addr = 0;
9733 vals->emac_addr = 0;
9734
Yuval Mintz452427b2012-03-26 20:47:07 +00009735 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_2);
David S. Miller8decf862011-09-22 03:23:13 -04009736
Yuval Mintz452427b2012-03-26 20:47:07 +00009737 if (!CHIP_IS_E3(bp)) {
9738 val = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port * 4);
9739 mask = MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port;
9740 if ((mask & reset_reg) && val) {
9741 u32 wb_data[2];
9742 BNX2X_DEV_INFO("Disable bmac Rx\n");
9743 base_addr = BP_PORT(bp) ? NIG_REG_INGRESS_BMAC1_MEM
9744 : NIG_REG_INGRESS_BMAC0_MEM;
9745 offset = CHIP_IS_E2(bp) ? BIGMAC2_REGISTER_BMAC_CONTROL
9746 : BIGMAC_REGISTER_BMAC_CONTROL;
Ariel Eliorf16da432012-01-26 06:01:50 +00009747
Yuval Mintz452427b2012-03-26 20:47:07 +00009748 /*
9749 * use rd/wr since we cannot use dmae. This is safe
9750 * since MCP won't access the bus due to the request
9751 * to unload, and no function on the path can be
9752 * loaded at this time.
9753 */
9754 wb_data[0] = REG_RD(bp, base_addr + offset);
9755 wb_data[1] = REG_RD(bp, base_addr + offset + 0x4);
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009756 vals->bmac_addr = base_addr + offset;
9757 vals->bmac_val[0] = wb_data[0];
9758 vals->bmac_val[1] = wb_data[1];
Yuval Mintz452427b2012-03-26 20:47:07 +00009759 wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009760 REG_WR(bp, vals->bmac_addr, wb_data[0]);
9761 REG_WR(bp, vals->bmac_addr + 0x4, wb_data[1]);
Yuval Mintz452427b2012-03-26 20:47:07 +00009762 }
9763 BNX2X_DEV_INFO("Disable emac Rx\n");
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009764 vals->emac_addr = NIG_REG_NIG_EMAC0_EN + BP_PORT(bp)*4;
9765 vals->emac_val = REG_RD(bp, vals->emac_addr);
9766 REG_WR(bp, vals->emac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +00009767 mac_stopped = true;
9768 } else {
9769 if (reset_reg & MISC_REGISTERS_RESET_REG_2_XMAC) {
9770 BNX2X_DEV_INFO("Disable xmac Rx\n");
9771 base_addr = BP_PORT(bp) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
9772 val = REG_RD(bp, base_addr + XMAC_REG_PFC_CTRL_HI);
9773 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
9774 val & ~(1 << 1));
9775 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
9776 val | (1 << 1));
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009777 vals->xmac_addr = base_addr + XMAC_REG_CTRL;
9778 vals->xmac_val = REG_RD(bp, vals->xmac_addr);
9779 REG_WR(bp, vals->xmac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +00009780 mac_stopped = true;
9781 }
9782 mask = MISC_REGISTERS_RESET_REG_2_UMAC0 << port;
9783 if (mask & reset_reg) {
9784 BNX2X_DEV_INFO("Disable umac Rx\n");
9785 base_addr = BP_PORT(bp) ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009786 vals->umac_addr = base_addr + UMAC_REG_COMMAND_CONFIG;
9787 vals->umac_val = REG_RD(bp, vals->umac_addr);
9788 REG_WR(bp, vals->umac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +00009789 mac_stopped = true;
David S. Miller8decf862011-09-22 03:23:13 -04009790 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009791 }
Ariel Eliorf16da432012-01-26 06:01:50 +00009792
Yuval Mintz452427b2012-03-26 20:47:07 +00009793 if (mac_stopped)
9794 msleep(20);
Yuval Mintz452427b2012-03-26 20:47:07 +00009795}
9796
9797#define BNX2X_PREV_UNDI_PROD_ADDR(p) (BAR_TSTRORM_INTMEM + 0x1508 + ((p) << 4))
9798#define BNX2X_PREV_UNDI_RCQ(val) ((val) & 0xffff)
9799#define BNX2X_PREV_UNDI_BD(val) ((val) >> 16 & 0xffff)
9800#define BNX2X_PREV_UNDI_PROD(rcq, bd) ((bd) << 16 | (rcq))
9801
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00009802static void bnx2x_prev_unload_undi_inc(struct bnx2x *bp, u8 port, u8 inc)
Yuval Mintz452427b2012-03-26 20:47:07 +00009803{
9804 u16 rcq, bd;
9805 u32 tmp_reg = REG_RD(bp, BNX2X_PREV_UNDI_PROD_ADDR(port));
9806
9807 rcq = BNX2X_PREV_UNDI_RCQ(tmp_reg) + inc;
9808 bd = BNX2X_PREV_UNDI_BD(tmp_reg) + inc;
9809
9810 tmp_reg = BNX2X_PREV_UNDI_PROD(rcq, bd);
9811 REG_WR(bp, BNX2X_PREV_UNDI_PROD_ADDR(port), tmp_reg);
9812
9813 BNX2X_DEV_INFO("UNDI producer [%d] rings bd -> 0x%04x, rcq -> 0x%04x\n",
9814 port, bd, rcq);
9815}
9816
Bill Pemberton0329aba2012-12-03 09:24:24 -05009817static int bnx2x_prev_mcp_done(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009818{
Yuval Mintz5d07d862012-09-13 02:56:21 +00009819 u32 rc = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE,
9820 DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET);
Yuval Mintz452427b2012-03-26 20:47:07 +00009821 if (!rc) {
9822 BNX2X_ERR("MCP response failure, aborting\n");
9823 return -EBUSY;
9824 }
9825
9826 return 0;
9827}
9828
Barak Witkowskic63da992012-12-05 23:04:03 +00009829static struct bnx2x_prev_path_list *
9830 bnx2x_prev_path_get_entry(struct bnx2x *bp)
9831{
9832 struct bnx2x_prev_path_list *tmp_list;
9833
9834 list_for_each_entry(tmp_list, &bnx2x_prev_list, list)
9835 if (PCI_SLOT(bp->pdev->devfn) == tmp_list->slot &&
9836 bp->pdev->bus->number == tmp_list->bus &&
9837 BP_PATH(bp) == tmp_list->path)
9838 return tmp_list;
9839
9840 return NULL;
9841}
9842
Yuval Mintz7fa6f3402013-03-20 05:21:28 +00009843static int bnx2x_prev_path_mark_eeh(struct bnx2x *bp)
9844{
9845 struct bnx2x_prev_path_list *tmp_list;
9846 int rc;
9847
9848 rc = down_interruptible(&bnx2x_prev_sem);
9849 if (rc) {
9850 BNX2X_ERR("Received %d when tried to take lock\n", rc);
9851 return rc;
9852 }
9853
9854 tmp_list = bnx2x_prev_path_get_entry(bp);
9855 if (tmp_list) {
9856 tmp_list->aer = 1;
9857 rc = 0;
9858 } else {
9859 BNX2X_ERR("path %d: Entry does not exist for eeh; Flow occurs before initial insmod is over ?\n",
9860 BP_PATH(bp));
9861 }
9862
9863 up(&bnx2x_prev_sem);
9864
9865 return rc;
9866}
9867
Bill Pemberton0329aba2012-12-03 09:24:24 -05009868static bool bnx2x_prev_is_path_marked(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009869{
9870 struct bnx2x_prev_path_list *tmp_list;
9871 int rc = false;
9872
9873 if (down_trylock(&bnx2x_prev_sem))
9874 return false;
9875
Yuval Mintz7fa6f3402013-03-20 05:21:28 +00009876 tmp_list = bnx2x_prev_path_get_entry(bp);
9877 if (tmp_list) {
9878 if (tmp_list->aer) {
9879 DP(NETIF_MSG_HW, "Path %d was marked by AER\n",
9880 BP_PATH(bp));
9881 } else {
Yuval Mintz452427b2012-03-26 20:47:07 +00009882 rc = true;
9883 BNX2X_DEV_INFO("Path %d was already cleaned from previous drivers\n",
9884 BP_PATH(bp));
Yuval Mintz452427b2012-03-26 20:47:07 +00009885 }
9886 }
9887
9888 up(&bnx2x_prev_sem);
9889
9890 return rc;
9891}
9892
Dmitry Kravkov178135c2013-05-22 21:21:50 +00009893bool bnx2x_port_after_undi(struct bnx2x *bp)
9894{
9895 struct bnx2x_prev_path_list *entry;
9896 bool val;
9897
9898 down(&bnx2x_prev_sem);
9899
9900 entry = bnx2x_prev_path_get_entry(bp);
9901 val = !!(entry && (entry->undi & (1 << BP_PORT(bp))));
9902
9903 up(&bnx2x_prev_sem);
9904
9905 return val;
9906}
9907
Barak Witkowskic63da992012-12-05 23:04:03 +00009908static int bnx2x_prev_mark_path(struct bnx2x *bp, bool after_undi)
Yuval Mintz452427b2012-03-26 20:47:07 +00009909{
9910 struct bnx2x_prev_path_list *tmp_list;
9911 int rc;
9912
Yuval Mintz7fa6f3402013-03-20 05:21:28 +00009913 rc = down_interruptible(&bnx2x_prev_sem);
9914 if (rc) {
9915 BNX2X_ERR("Received %d when tried to take lock\n", rc);
9916 return rc;
9917 }
9918
9919 /* Check whether the entry for this path already exists */
9920 tmp_list = bnx2x_prev_path_get_entry(bp);
9921 if (tmp_list) {
9922 if (!tmp_list->aer) {
9923 BNX2X_ERR("Re-Marking the path.\n");
9924 } else {
9925 DP(NETIF_MSG_HW, "Removing AER indication from path %d\n",
9926 BP_PATH(bp));
9927 tmp_list->aer = 0;
9928 }
9929 up(&bnx2x_prev_sem);
9930 return 0;
9931 }
9932 up(&bnx2x_prev_sem);
9933
9934 /* Create an entry for this path and add it */
Devendra Nagaea4b3852012-07-29 03:19:23 +00009935 tmp_list = kmalloc(sizeof(struct bnx2x_prev_path_list), GFP_KERNEL);
Yuval Mintz452427b2012-03-26 20:47:07 +00009936 if (!tmp_list) {
9937 BNX2X_ERR("Failed to allocate 'bnx2x_prev_path_list'\n");
9938 return -ENOMEM;
9939 }
9940
9941 tmp_list->bus = bp->pdev->bus->number;
9942 tmp_list->slot = PCI_SLOT(bp->pdev->devfn);
9943 tmp_list->path = BP_PATH(bp);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +00009944 tmp_list->aer = 0;
Barak Witkowskic63da992012-12-05 23:04:03 +00009945 tmp_list->undi = after_undi ? (1 << BP_PORT(bp)) : 0;
Yuval Mintz452427b2012-03-26 20:47:07 +00009946
9947 rc = down_interruptible(&bnx2x_prev_sem);
9948 if (rc) {
9949 BNX2X_ERR("Received %d when tried to take lock\n", rc);
9950 kfree(tmp_list);
9951 } else {
Yuval Mintz7fa6f3402013-03-20 05:21:28 +00009952 DP(NETIF_MSG_HW, "Marked path [%d] - finished previous unload\n",
9953 BP_PATH(bp));
Yuval Mintz452427b2012-03-26 20:47:07 +00009954 list_add(&tmp_list->list, &bnx2x_prev_list);
9955 up(&bnx2x_prev_sem);
9956 }
9957
9958 return rc;
9959}
9960
Bill Pemberton0329aba2012-12-03 09:24:24 -05009961static int bnx2x_do_flr(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009962{
Jiang Liu2a80eeb2012-08-20 13:26:51 -06009963 int i;
Yuval Mintz452427b2012-03-26 20:47:07 +00009964 u16 status;
9965 struct pci_dev *dev = bp->pdev;
9966
Yuval Mintz8eee6942012-08-09 04:37:25 +00009967 if (CHIP_IS_E1x(bp)) {
9968 BNX2X_DEV_INFO("FLR not supported in E1/E1H\n");
9969 return -EINVAL;
9970 }
9971
9972 /* only bootcode REQ_BC_VER_4_INITIATE_FLR and onwards support flr */
9973 if (bp->common.bc_ver < REQ_BC_VER_4_INITIATE_FLR) {
9974 BNX2X_ERR("FLR not supported by BC_VER: 0x%x\n",
9975 bp->common.bc_ver);
9976 return -EINVAL;
9977 }
Yuval Mintz452427b2012-03-26 20:47:07 +00009978
Yuval Mintz452427b2012-03-26 20:47:07 +00009979 /* Wait for Transaction Pending bit clean */
9980 for (i = 0; i < 4; i++) {
9981 if (i)
9982 msleep((1 << (i - 1)) * 100);
9983
Jiang Liu2a80eeb2012-08-20 13:26:51 -06009984 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
Yuval Mintz452427b2012-03-26 20:47:07 +00009985 if (!(status & PCI_EXP_DEVSTA_TRPND))
9986 goto clear;
9987 }
9988
9989 dev_err(&dev->dev,
9990 "transaction is not cleared; proceeding with reset anyway\n");
9991
9992clear:
Yuval Mintz452427b2012-03-26 20:47:07 +00009993
Yuval Mintz8eee6942012-08-09 04:37:25 +00009994 BNX2X_DEV_INFO("Initiating FLR\n");
Yuval Mintz452427b2012-03-26 20:47:07 +00009995 bnx2x_fw_command(bp, DRV_MSG_CODE_INITIATE_FLR, 0);
9996
9997 return 0;
9998}
9999
Bill Pemberton0329aba2012-12-03 09:24:24 -050010000static int bnx2x_prev_unload_uncommon(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010001{
10002 int rc;
10003
10004 BNX2X_DEV_INFO("Uncommon unload Flow\n");
10005
10006 /* Test if previous unload process was already finished for this path */
10007 if (bnx2x_prev_is_path_marked(bp))
10008 return bnx2x_prev_mcp_done(bp);
10009
Yuval Mintz04c46732013-01-23 03:21:46 +000010010 BNX2X_DEV_INFO("Path is unmarked\n");
10011
Yuval Mintz452427b2012-03-26 20:47:07 +000010012 /* If function has FLR capabilities, and existing FW version matches
10013 * the one required, then FLR will be sufficient to clean any residue
10014 * left by previous driver
10015 */
Ariel Eliorad5afc82013-01-01 05:22:26 +000010016 rc = bnx2x_nic_load_analyze_req(bp, FW_MSG_CODE_DRV_LOAD_FUNCTION);
Yuval Mintz8eee6942012-08-09 04:37:25 +000010017
10018 if (!rc) {
10019 /* fw version is good */
10020 BNX2X_DEV_INFO("FW version matches our own. Attempting FLR\n");
10021 rc = bnx2x_do_flr(bp);
10022 }
10023
10024 if (!rc) {
10025 /* FLR was performed */
10026 BNX2X_DEV_INFO("FLR successful\n");
10027 return 0;
10028 }
10029
10030 BNX2X_DEV_INFO("Could not FLR\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010031
10032 /* Close the MCP request, return failure*/
10033 rc = bnx2x_prev_mcp_done(bp);
10034 if (!rc)
10035 rc = BNX2X_PREV_WAIT_NEEDED;
10036
10037 return rc;
10038}
10039
Bill Pemberton0329aba2012-12-03 09:24:24 -050010040static int bnx2x_prev_unload_common(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010041{
10042 u32 reset_reg, tmp_reg = 0, rc;
Barak Witkowskic63da992012-12-05 23:04:03 +000010043 bool prev_undi = false;
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010044 struct bnx2x_mac_vals mac_vals;
10045
Yuval Mintz452427b2012-03-26 20:47:07 +000010046 /* It is possible a previous function received 'common' answer,
10047 * but hasn't loaded yet, therefore creating a scenario of
10048 * multiple functions receiving 'common' on the same path.
10049 */
10050 BNX2X_DEV_INFO("Common unload Flow\n");
10051
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010052 memset(&mac_vals, 0, sizeof(mac_vals));
10053
Yuval Mintz452427b2012-03-26 20:47:07 +000010054 if (bnx2x_prev_is_path_marked(bp))
10055 return bnx2x_prev_mcp_done(bp);
10056
10057 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);
10058
10059 /* Reset should be performed after BRB is emptied */
10060 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_BRB1) {
10061 u32 timer_count = 1000;
Yuval Mintz452427b2012-03-26 20:47:07 +000010062
10063 /* Close the MAC Rx to prevent BRB from filling up */
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010064 bnx2x_prev_unload_close_mac(bp, &mac_vals);
10065
10066 /* close LLH filters towards the BRB */
10067 bnx2x_set_rx_filter(&bp->link_params, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010068
10069 /* Check if the UNDI driver was previously loaded
10070 * UNDI driver initializes CID offset for normal bell to 0x7
10071 */
Yuval Mintz452427b2012-03-26 20:47:07 +000010072 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_DORQ) {
10073 tmp_reg = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
10074 if (tmp_reg == 0x7) {
10075 BNX2X_DEV_INFO("UNDI previously loaded\n");
10076 prev_undi = true;
10077 /* clear the UNDI indication */
10078 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
Yuval Mintza74801c2013-01-14 05:11:41 +000010079 /* clear possible idle check errors */
10080 REG_RD(bp, NIG_REG_NIG_INT_STS_CLR_0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010081 }
10082 }
Dmitry Kravkovd46f7c42013-04-17 22:49:05 +000010083 if (!CHIP_IS_E1x(bp))
10084 /* block FW from writing to host */
10085 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
10086
Yuval Mintz452427b2012-03-26 20:47:07 +000010087 /* wait until BRB is empty */
10088 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
10089 while (timer_count) {
10090 u32 prev_brb = tmp_reg;
10091
10092 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
10093 if (!tmp_reg)
10094 break;
10095
10096 BNX2X_DEV_INFO("BRB still has 0x%08x\n", tmp_reg);
10097
10098 /* reset timer as long as BRB actually gets emptied */
10099 if (prev_brb > tmp_reg)
10100 timer_count = 1000;
10101 else
10102 timer_count--;
10103
10104 /* If UNDI resides in memory, manually increment it */
10105 if (prev_undi)
10106 bnx2x_prev_unload_undi_inc(bp, BP_PORT(bp), 1);
10107
10108 udelay(10);
10109 }
10110
10111 if (!timer_count)
10112 BNX2X_ERR("Failed to empty BRB, hope for the best\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010113 }
10114
10115 /* No packets are in the pipeline, path is ready for reset */
10116 bnx2x_reset_common(bp);
10117
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010118 if (mac_vals.xmac_addr)
10119 REG_WR(bp, mac_vals.xmac_addr, mac_vals.xmac_val);
10120 if (mac_vals.umac_addr)
10121 REG_WR(bp, mac_vals.umac_addr, mac_vals.umac_val);
10122 if (mac_vals.emac_addr)
10123 REG_WR(bp, mac_vals.emac_addr, mac_vals.emac_val);
10124 if (mac_vals.bmac_addr) {
10125 REG_WR(bp, mac_vals.bmac_addr, mac_vals.bmac_val[0]);
10126 REG_WR(bp, mac_vals.bmac_addr + 4, mac_vals.bmac_val[1]);
10127 }
10128
Barak Witkowskic63da992012-12-05 23:04:03 +000010129 rc = bnx2x_prev_mark_path(bp, prev_undi);
Yuval Mintz452427b2012-03-26 20:47:07 +000010130 if (rc) {
10131 bnx2x_prev_mcp_done(bp);
10132 return rc;
10133 }
10134
10135 return bnx2x_prev_mcp_done(bp);
10136}
10137
Ariel Elior24f06712012-05-06 07:05:57 +000010138/* previous driver DMAE transaction may have occurred when pre-boot stage ended
10139 * and boot began, or when kdump kernel was loaded. Either case would invalidate
10140 * the addresses of the transaction, resulting in was-error bit set in the pci
10141 * causing all hw-to-host pcie transactions to timeout. If this happened we want
10142 * to clear the interrupt which detected this from the pglueb and the was done
10143 * bit
10144 */
Bill Pemberton0329aba2012-12-03 09:24:24 -050010145static void bnx2x_prev_interrupted_dmae(struct bnx2x *bp)
Ariel Elior24f06712012-05-06 07:05:57 +000010146{
Ariel Elior4a254172012-11-22 07:16:17 +000010147 if (!CHIP_IS_E1x(bp)) {
10148 u32 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS);
10149 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN) {
Yuval Mintz04c46732013-01-23 03:21:46 +000010150 DP(BNX2X_MSG_SP,
10151 "'was error' bit was found to be set in pglueb upon startup. Clearing\n");
Ariel Elior4a254172012-11-22 07:16:17 +000010152 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR,
10153 1 << BP_FUNC(bp));
10154 }
Ariel Elior24f06712012-05-06 07:05:57 +000010155 }
10156}
10157
Bill Pemberton0329aba2012-12-03 09:24:24 -050010158static int bnx2x_prev_unload(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010159{
10160 int time_counter = 10;
10161 u32 rc, fw, hw_lock_reg, hw_lock_val;
10162 BNX2X_DEV_INFO("Entering Previous Unload Flow\n");
10163
Ariel Elior24f06712012-05-06 07:05:57 +000010164 /* clear hw from errors which may have resulted from an interrupted
10165 * dmae transaction.
10166 */
10167 bnx2x_prev_interrupted_dmae(bp);
10168
10169 /* Release previously held locks */
Yuval Mintz452427b2012-03-26 20:47:07 +000010170 hw_lock_reg = (BP_FUNC(bp) <= 5) ?
10171 (MISC_REG_DRIVER_CONTROL_1 + BP_FUNC(bp) * 8) :
10172 (MISC_REG_DRIVER_CONTROL_7 + (BP_FUNC(bp) - 6) * 8);
10173
Yuval Mintz3cdeec22013-06-02 00:06:19 +000010174 hw_lock_val = REG_RD(bp, hw_lock_reg);
Yuval Mintz452427b2012-03-26 20:47:07 +000010175 if (hw_lock_val) {
10176 if (hw_lock_val & HW_LOCK_RESOURCE_NVRAM) {
10177 BNX2X_DEV_INFO("Release Previously held NVRAM lock\n");
10178 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
10179 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << BP_PORT(bp)));
10180 }
10181
10182 BNX2X_DEV_INFO("Release Previously held hw lock\n");
10183 REG_WR(bp, hw_lock_reg, 0xffffffff);
10184 } else
10185 BNX2X_DEV_INFO("No need to release hw/nvram locks\n");
10186
10187 if (MCPR_ACCESS_LOCK_LOCK & REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK)) {
10188 BNX2X_DEV_INFO("Release previously held alr\n");
Yuval Mintz3cdeec22013-06-02 00:06:19 +000010189 bnx2x_release_alr(bp);
Yuval Mintz452427b2012-03-26 20:47:07 +000010190 }
10191
Yuval Mintz452427b2012-03-26 20:47:07 +000010192 do {
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010193 int aer = 0;
Yuval Mintz452427b2012-03-26 20:47:07 +000010194 /* Lock MCP using an unload request */
10195 fw = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS, 0);
10196 if (!fw) {
10197 BNX2X_ERR("MCP response failure, aborting\n");
10198 rc = -EBUSY;
10199 break;
10200 }
10201
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010202 rc = down_interruptible(&bnx2x_prev_sem);
10203 if (rc) {
10204 BNX2X_ERR("Cannot check for AER; Received %d when tried to take lock\n",
10205 rc);
10206 } else {
10207 /* If Path is marked by EEH, ignore unload status */
10208 aer = !!(bnx2x_prev_path_get_entry(bp) &&
10209 bnx2x_prev_path_get_entry(bp)->aer);
Yuval Mintz60cde812013-03-26 23:28:03 +000010210 up(&bnx2x_prev_sem);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010211 }
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010212
10213 if (fw == FW_MSG_CODE_DRV_UNLOAD_COMMON || aer) {
Yuval Mintz452427b2012-03-26 20:47:07 +000010214 rc = bnx2x_prev_unload_common(bp);
10215 break;
10216 }
10217
Yuval Mintz16a5fd92013-06-02 00:06:18 +000010218 /* non-common reply from MCP might require looping */
Yuval Mintz452427b2012-03-26 20:47:07 +000010219 rc = bnx2x_prev_unload_uncommon(bp);
10220 if (rc != BNX2X_PREV_WAIT_NEEDED)
10221 break;
10222
10223 msleep(20);
10224 } while (--time_counter);
10225
10226 if (!time_counter || rc) {
10227 BNX2X_ERR("Failed unloading previous driver, aborting\n");
10228 rc = -EBUSY;
10229 }
10230
Barak Witkowskic63da992012-12-05 23:04:03 +000010231 /* Mark function if its port was used to boot from SAN */
Dmitry Kravkov178135c2013-05-22 21:21:50 +000010232 if (bnx2x_port_after_undi(bp))
Barak Witkowskic63da992012-12-05 23:04:03 +000010233 bp->link_params.feature_config_flags |=
10234 FEATURE_CONFIG_BOOT_FROM_SAN;
10235
Yuval Mintz452427b2012-03-26 20:47:07 +000010236 BNX2X_DEV_INFO("Finished Previous Unload Flow [%d]\n", rc);
10237
10238 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010239}
10240
Bill Pemberton0329aba2012-12-03 09:24:24 -050010241static void bnx2x_get_common_hwinfo(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010242{
Barak Witkowski1d187b32011-12-05 22:41:50 +000010243 u32 val, val2, val3, val4, id, boot_mode;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -070010244 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010245
10246 /* Get the chip revision id and number. */
10247 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
10248 val = REG_RD(bp, MISC_REG_CHIP_NUM);
10249 id = ((val & 0xffff) << 16);
10250 val = REG_RD(bp, MISC_REG_CHIP_REV);
10251 id |= ((val & 0xf) << 12);
Yuval Mintzf22fdf22013-03-11 05:17:43 +000010252
10253 /* Metal is read from PCI regs, but we can't access >=0x400 from
10254 * the configuration space (so we need to reg_rd)
10255 */
10256 val = REG_RD(bp, PCICFG_OFFSET + PCI_ID_VAL3);
10257 id |= (((val >> 24) & 0xf) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +000010258 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010259 id |= (val & 0xf);
10260 bp->common.chip_id = id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010261
Barak Witkowski7e8e02d2012-04-03 18:41:28 +000010262 /* force 57811 according to MISC register */
10263 if (REG_RD(bp, MISC_REG_CHIP_TYPE) & MISC_REG_CHIP_TYPE_57811_MASK) {
10264 if (CHIP_IS_57810(bp))
10265 bp->common.chip_id = (CHIP_NUM_57811 << 16) |
10266 (bp->common.chip_id & 0x0000FFFF);
10267 else if (CHIP_IS_57810_MF(bp))
10268 bp->common.chip_id = (CHIP_NUM_57811_MF << 16) |
10269 (bp->common.chip_id & 0x0000FFFF);
10270 bp->common.chip_id |= 0x1;
10271 }
10272
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010273 /* Set doorbell size */
10274 bp->db_size = (1 << BNX2X_DB_SHIFT);
10275
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010276 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010277 val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
10278 if ((val & 1) == 0)
10279 val = REG_RD(bp, MISC_REG_PORT4MODE_EN);
10280 else
10281 val = (val >> 1) & 1;
10282 BNX2X_DEV_INFO("chip is in %s\n", val ? "4_PORT_MODE" :
10283 "2_PORT_MODE");
10284 bp->common.chip_port_mode = val ? CHIP_4_PORT_MODE :
10285 CHIP_2_PORT_MODE;
10286
10287 if (CHIP_MODE_IS_4_PORT(bp))
10288 bp->pfid = (bp->pf_num >> 1); /* 0..3 */
10289 else
10290 bp->pfid = (bp->pf_num & 0x6); /* 0, 2, 4, 6 */
10291 } else {
10292 bp->common.chip_port_mode = CHIP_PORT_MODE_NONE; /* N/A */
10293 bp->pfid = bp->pf_num; /* 0..7 */
10294 }
10295
Merav Sicron51c1a582012-03-18 10:33:38 +000010296 BNX2X_DEV_INFO("pf_id: %x", bp->pfid);
10297
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010298 bp->link_params.chip_id = bp->common.chip_id;
10299 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010300
Eilon Greenstein1c063282009-02-12 08:36:43 +000010301 val = (REG_RD(bp, 0x2874) & 0x55);
10302 if ((bp->common.chip_id & 0x1) ||
10303 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
10304 bp->flags |= ONE_PORT_FLAG;
10305 BNX2X_DEV_INFO("single port device\n");
10306 }
10307
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010308 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010309 bp->common.flash_size = (BNX2X_NVRAM_1MB_SIZE <<
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010310 (val & MCPR_NVM_CFG4_FLASH_SIZE));
10311 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
10312 bp->common.flash_size, bp->common.flash_size);
10313
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +000010314 bnx2x_init_shmem(bp);
10315
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010316 bp->common.shmem2_base = REG_RD(bp, (BP_PATH(bp) ?
10317 MISC_REG_GENERIC_CR_1 :
10318 MISC_REG_GENERIC_CR_0));
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +000010319
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010320 bp->link_params.shmem_base = bp->common.shmem_base;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010321 bp->link_params.shmem2_base = bp->common.shmem2_base;
Yaniv Rosnerb884d952012-11-27 03:46:28 +000010322 if (SHMEM2_RD(bp, size) >
10323 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
10324 bp->link_params.lfa_base =
10325 REG_RD(bp, bp->common.shmem2_base +
10326 (u32)offsetof(struct shmem2_region,
10327 lfa_host_addr[BP_PORT(bp)]));
10328 else
10329 bp->link_params.lfa_base = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +000010330 BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
10331 bp->common.shmem_base, bp->common.shmem2_base);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010332
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010333 if (!bp->common.shmem_base) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010334 BNX2X_DEV_INFO("MCP not active\n");
10335 bp->flags |= NO_MCP_FLAG;
10336 return;
10337 }
10338
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010339 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +000010340 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010341
10342 bp->link_params.hw_led_mode = ((bp->common.hw_config &
10343 SHARED_HW_CFG_LED_MODE_MASK) >>
10344 SHARED_HW_CFG_LED_MODE_SHIFT);
10345
Eilon Greensteinc2c8b032009-02-12 08:37:14 +000010346 bp->link_params.feature_config_flags = 0;
10347 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
10348 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
10349 bp->link_params.feature_config_flags |=
10350 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
10351 else
10352 bp->link_params.feature_config_flags &=
10353 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
10354
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010355 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
10356 bp->common.bc_ver = val;
10357 BNX2X_DEV_INFO("bc_ver %X\n", val);
10358 if (val < BNX2X_BC_VER) {
10359 /* for now only warn
10360 * later we might need to enforce this */
Merav Sicron51c1a582012-03-18 10:33:38 +000010361 BNX2X_ERR("This driver needs bc_ver %X but found %X, please upgrade BC\n",
10362 BNX2X_BC_VER, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010363 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010364 bp->link_params.feature_config_flags |=
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010365 (val >= REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL) ?
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010366 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
10367
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010368 bp->link_params.feature_config_flags |=
10369 (val >= REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL) ?
10370 FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY : 0;
Barak Witkowskia3348722012-04-23 03:04:46 +000010371 bp->link_params.feature_config_flags |=
10372 (val >= REQ_BC_VER_4_VRFY_AFEX_SUPPORTED) ?
10373 FEATURE_CONFIG_BC_SUPPORTS_AFEX : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +000010374 bp->link_params.feature_config_flags |=
10375 (val >= REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED) ?
10376 FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED : 0;
Yaniv Rosner55386fe82012-11-27 03:46:30 +000010377
10378 bp->link_params.feature_config_flags |=
10379 (val >= REQ_BC_VER_4_MT_SUPPORTED) ?
10380 FEATURE_CONFIG_MT_SUPPORT : 0;
10381
Barak Witkowski0e898dd2011-12-05 21:52:22 +000010382 bp->flags |= (val >= REQ_BC_VER_4_PFC_STATS_SUPPORTED) ?
10383 BC_SUPPORTS_PFC_STATS : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +000010384
Barak Witkowski2e499d32012-06-26 01:31:19 +000010385 bp->flags |= (val >= REQ_BC_VER_4_FCOE_FEATURES) ?
10386 BC_SUPPORTS_FCOE_FEATURES : 0;
10387
Barak Witkowski98768792012-06-19 07:48:31 +000010388 bp->flags |= (val >= REQ_BC_VER_4_DCBX_ADMIN_MSG_NON_PMF) ?
10389 BC_SUPPORTS_DCBX_MSG_NON_PMF : 0;
Barak Witkowskya6d3a5b2013-08-13 02:25:02 +030010390
10391 bp->flags |= (val >= REQ_BC_VER_4_RMMOD_CMD) ?
10392 BC_SUPPORTS_RMMOD_CMD : 0;
10393
Barak Witkowski1d187b32011-12-05 22:41:50 +000010394 boot_mode = SHMEM_RD(bp,
10395 dev_info.port_feature_config[BP_PORT(bp)].mba_config) &
10396 PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK;
10397 switch (boot_mode) {
10398 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE:
10399 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_PXE;
10400 break;
10401 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB:
10402 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_ISCSI;
10403 break;
10404 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_FCOE_BOOT:
10405 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_FCOE;
10406 break;
10407 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_NONE:
10408 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_NONE;
10409 break;
10410 }
10411
Dmitry Kravkovf9a3ebb2011-05-04 23:49:11 +000010412 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_PMC, &pmc);
10413 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
10414
Eilon Greenstein72ce58c2008-08-13 15:52:46 -070010415 BNX2X_DEV_INFO("%sWoL capable\n",
Eilon Greensteinf5372252009-02-12 08:38:30 +000010416 (bp->flags & NO_WOL_FLAG) ? "not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010417
10418 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
10419 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
10420 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
10421 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
10422
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010423 dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
10424 val, val2, val3, val4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010425}
10426
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010427#define IGU_FID(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_FID)
10428#define IGU_VEC(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_VECTOR)
10429
Bill Pemberton0329aba2012-12-03 09:24:24 -050010430static int bnx2x_get_igu_cam_info(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010431{
10432 int pfid = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010433 int igu_sb_id;
10434 u32 val;
Ariel Elior6383c0b2011-07-14 08:31:57 +000010435 u8 fid, igu_sb_cnt = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010436
10437 bp->igu_base_sb = 0xff;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010438 if (CHIP_INT_MODE_IS_BC(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -040010439 int vn = BP_VN(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010440 igu_sb_cnt = bp->igu_sb_cnt;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010441 bp->igu_base_sb = (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn) *
10442 FP_SB_MAX_E1x;
10443
10444 bp->igu_dsb_id = E1HVN_MAX * FP_SB_MAX_E1x +
10445 (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn);
10446
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010447 return 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010448 }
10449
10450 /* IGU in normal mode - read CAM */
10451 for (igu_sb_id = 0; igu_sb_id < IGU_REG_MAPPING_MEMORY_SIZE;
10452 igu_sb_id++) {
10453 val = REG_RD(bp, IGU_REG_MAPPING_MEMORY + igu_sb_id * 4);
10454 if (!(val & IGU_REG_MAPPING_MEMORY_VALID))
10455 continue;
10456 fid = IGU_FID(val);
10457 if ((fid & IGU_FID_ENCODE_IS_PF)) {
10458 if ((fid & IGU_FID_PF_NUM_MASK) != pfid)
10459 continue;
10460 if (IGU_VEC(val) == 0)
10461 /* default status block */
10462 bp->igu_dsb_id = igu_sb_id;
10463 else {
10464 if (bp->igu_base_sb == 0xff)
10465 bp->igu_base_sb = igu_sb_id;
Ariel Elior6383c0b2011-07-14 08:31:57 +000010466 igu_sb_cnt++;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010467 }
10468 }
10469 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010470
Ariel Elior6383c0b2011-07-14 08:31:57 +000010471#ifdef CONFIG_PCI_MSI
Ariel Elior185d4c82012-09-20 05:26:41 +000010472 /* Due to new PF resource allocation by MFW T7.4 and above, it's
10473 * optional that number of CAM entries will not be equal to the value
10474 * advertised in PCI.
10475 * Driver should use the minimal value of both as the actual status
10476 * block count
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010477 */
Ariel Elior185d4c82012-09-20 05:26:41 +000010478 bp->igu_sb_cnt = min_t(int, bp->igu_sb_cnt, igu_sb_cnt);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010479#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010480
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010481 if (igu_sb_cnt == 0) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010482 BNX2X_ERR("CAM configuration error\n");
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010483 return -EINVAL;
10484 }
10485
10486 return 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010487}
10488
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +000010489static void bnx2x_link_settings_supported(struct bnx2x *bp, u32 switch_cfg)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010490{
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010491 int cfg_size = 0, idx, port = BP_PORT(bp);
10492
10493 /* Aggregation of supported attributes of all external phys */
10494 bp->port.supported[0] = 0;
10495 bp->port.supported[1] = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010496 switch (bp->link_params.num_phys) {
10497 case 1:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010498 bp->port.supported[0] = bp->link_params.phy[INT_PHY].supported;
10499 cfg_size = 1;
10500 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010501 case 2:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010502 bp->port.supported[0] = bp->link_params.phy[EXT_PHY1].supported;
10503 cfg_size = 1;
10504 break;
10505 case 3:
10506 if (bp->link_params.multi_phy_config &
10507 PORT_HW_CFG_PHY_SWAPPED_ENABLED) {
10508 bp->port.supported[1] =
10509 bp->link_params.phy[EXT_PHY1].supported;
10510 bp->port.supported[0] =
10511 bp->link_params.phy[EXT_PHY2].supported;
10512 } else {
10513 bp->port.supported[0] =
10514 bp->link_params.phy[EXT_PHY1].supported;
10515 bp->port.supported[1] =
10516 bp->link_params.phy[EXT_PHY2].supported;
10517 }
10518 cfg_size = 2;
10519 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010520 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010521
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010522 if (!(bp->port.supported[0] || bp->port.supported[1])) {
Merav Sicron51c1a582012-03-18 10:33:38 +000010523 BNX2X_ERR("NVRAM config error. BAD phy config. PHY1 config 0x%x, PHY2 config 0x%x\n",
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010524 SHMEM_RD(bp,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010525 dev_info.port_hw_config[port].external_phy_config),
10526 SHMEM_RD(bp,
10527 dev_info.port_hw_config[port].external_phy_config2));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010528 return;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010529 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010530
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010531 if (CHIP_IS_E3(bp))
10532 bp->port.phy_addr = REG_RD(bp, MISC_REG_WC0_CTRL_PHY_ADDR);
10533 else {
10534 switch (switch_cfg) {
10535 case SWITCH_CFG_1G:
10536 bp->port.phy_addr = REG_RD(
10537 bp, NIG_REG_SERDES0_CTRL_PHY_ADDR + port*0x10);
10538 break;
10539 case SWITCH_CFG_10G:
10540 bp->port.phy_addr = REG_RD(
10541 bp, NIG_REG_XGXS0_CTRL_PHY_ADDR + port*0x18);
10542 break;
10543 default:
10544 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
10545 bp->port.link_config[0]);
10546 return;
10547 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010548 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010549 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010550 /* mask what we support according to speed_cap_mask per configuration */
10551 for (idx = 0; idx < cfg_size; idx++) {
10552 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010553 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010554 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010555
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010556 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010557 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010558 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010559
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010560 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010561 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010562 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010563
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010564 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010565 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010566 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010567
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010568 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010569 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010570 bp->port.supported[idx] &= ~(SUPPORTED_1000baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010571 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010572
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010573 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010574 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010575 bp->port.supported[idx] &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010576
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010577 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010578 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010579 bp->port.supported[idx] &= ~SUPPORTED_10000baseT_Full;
Yaniv Rosnerb8e0d882013-06-20 17:39:11 +030010580
10581 if (!(bp->link_params.speed_cap_mask[idx] &
10582 PORT_HW_CFG_SPEED_CAPABILITY_D0_20G))
10583 bp->port.supported[idx] &= ~SUPPORTED_20000baseKR2_Full;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010584 }
10585
10586 BNX2X_DEV_INFO("supported 0x%x 0x%x\n", bp->port.supported[0],
10587 bp->port.supported[1]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010588}
10589
Bill Pemberton0329aba2012-12-03 09:24:24 -050010590static void bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010591{
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010592 u32 link_config, idx, cfg_size = 0;
10593 bp->port.advertising[0] = 0;
10594 bp->port.advertising[1] = 0;
10595 switch (bp->link_params.num_phys) {
10596 case 1:
10597 case 2:
10598 cfg_size = 1;
10599 break;
10600 case 3:
10601 cfg_size = 2;
10602 break;
10603 }
10604 for (idx = 0; idx < cfg_size; idx++) {
10605 bp->link_params.req_duplex[idx] = DUPLEX_FULL;
10606 link_config = bp->port.link_config[idx];
10607 switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010608 case PORT_FEATURE_LINK_SPEED_AUTO:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010609 if (bp->port.supported[idx] & SUPPORTED_Autoneg) {
10610 bp->link_params.req_line_speed[idx] =
10611 SPEED_AUTO_NEG;
10612 bp->port.advertising[idx] |=
10613 bp->port.supported[idx];
Mintz Yuval10bd1f22012-02-15 02:10:30 +000010614 if (bp->link_params.phy[EXT_PHY1].type ==
10615 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
10616 bp->port.advertising[idx] |=
10617 (SUPPORTED_100baseT_Half |
10618 SUPPORTED_100baseT_Full);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010619 } else {
10620 /* force 10G, no AN */
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010621 bp->link_params.req_line_speed[idx] =
10622 SPEED_10000;
10623 bp->port.advertising[idx] |=
10624 (ADVERTISED_10000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010625 ADVERTISED_FIBRE);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010626 continue;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010627 }
10628 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010629
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010630 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010631 if (bp->port.supported[idx] & SUPPORTED_10baseT_Full) {
10632 bp->link_params.req_line_speed[idx] =
10633 SPEED_10;
10634 bp->port.advertising[idx] |=
10635 (ADVERTISED_10baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010636 ADVERTISED_TP);
10637 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010638 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010639 link_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010640 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010641 return;
10642 }
10643 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010644
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010645 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010646 if (bp->port.supported[idx] & SUPPORTED_10baseT_Half) {
10647 bp->link_params.req_line_speed[idx] =
10648 SPEED_10;
10649 bp->link_params.req_duplex[idx] =
10650 DUPLEX_HALF;
10651 bp->port.advertising[idx] |=
10652 (ADVERTISED_10baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010653 ADVERTISED_TP);
10654 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010655 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010656 link_config,
10657 bp->link_params.speed_cap_mask[idx]);
10658 return;
10659 }
10660 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010661
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010662 case PORT_FEATURE_LINK_SPEED_100M_FULL:
10663 if (bp->port.supported[idx] &
10664 SUPPORTED_100baseT_Full) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010665 bp->link_params.req_line_speed[idx] =
10666 SPEED_100;
10667 bp->port.advertising[idx] |=
10668 (ADVERTISED_100baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010669 ADVERTISED_TP);
10670 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010671 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010672 link_config,
10673 bp->link_params.speed_cap_mask[idx]);
10674 return;
10675 }
10676 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010677
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010678 case PORT_FEATURE_LINK_SPEED_100M_HALF:
10679 if (bp->port.supported[idx] &
10680 SUPPORTED_100baseT_Half) {
10681 bp->link_params.req_line_speed[idx] =
10682 SPEED_100;
10683 bp->link_params.req_duplex[idx] =
10684 DUPLEX_HALF;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010685 bp->port.advertising[idx] |=
10686 (ADVERTISED_100baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010687 ADVERTISED_TP);
10688 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010689 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010690 link_config,
10691 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010692 return;
10693 }
10694 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010695
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010696 case PORT_FEATURE_LINK_SPEED_1G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010697 if (bp->port.supported[idx] &
10698 SUPPORTED_1000baseT_Full) {
10699 bp->link_params.req_line_speed[idx] =
10700 SPEED_1000;
10701 bp->port.advertising[idx] |=
10702 (ADVERTISED_1000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010703 ADVERTISED_TP);
10704 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010705 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010706 link_config,
10707 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010708 return;
10709 }
10710 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010711
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010712 case PORT_FEATURE_LINK_SPEED_2_5G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010713 if (bp->port.supported[idx] &
10714 SUPPORTED_2500baseX_Full) {
10715 bp->link_params.req_line_speed[idx] =
10716 SPEED_2500;
10717 bp->port.advertising[idx] |=
10718 (ADVERTISED_2500baseX_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010719 ADVERTISED_TP);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010720 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010721 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010722 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010723 bp->link_params.speed_cap_mask[idx]);
10724 return;
10725 }
10726 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010727
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010728 case PORT_FEATURE_LINK_SPEED_10G_CX4:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010729 if (bp->port.supported[idx] &
10730 SUPPORTED_10000baseT_Full) {
10731 bp->link_params.req_line_speed[idx] =
10732 SPEED_10000;
10733 bp->port.advertising[idx] |=
10734 (ADVERTISED_10000baseT_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010735 ADVERTISED_FIBRE);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010736 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010737 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010738 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010739 bp->link_params.speed_cap_mask[idx]);
10740 return;
10741 }
10742 break;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000010743 case PORT_FEATURE_LINK_SPEED_20G:
10744 bp->link_params.req_line_speed[idx] = SPEED_20000;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010745
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000010746 break;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010747 default:
Merav Sicron51c1a582012-03-18 10:33:38 +000010748 BNX2X_ERR("NVRAM config error. BAD link speed link_config 0x%x\n",
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010749 link_config);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010750 bp->link_params.req_line_speed[idx] =
10751 SPEED_AUTO_NEG;
10752 bp->port.advertising[idx] =
10753 bp->port.supported[idx];
10754 break;
10755 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010756
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010757 bp->link_params.req_flow_ctrl[idx] = (link_config &
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010758 PORT_FEATURE_FLOW_CONTROL_MASK);
Yuval Mintzcd1dfce2012-12-02 04:05:56 +000010759 if (bp->link_params.req_flow_ctrl[idx] ==
10760 BNX2X_FLOW_CTRL_AUTO) {
10761 if (!(bp->port.supported[idx] & SUPPORTED_Autoneg))
10762 bp->link_params.req_flow_ctrl[idx] =
10763 BNX2X_FLOW_CTRL_NONE;
10764 else
10765 bnx2x_set_requested_fc(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010766 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010767
Merav Sicron51c1a582012-03-18 10:33:38 +000010768 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x advertising 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010769 bp->link_params.req_line_speed[idx],
10770 bp->link_params.req_duplex[idx],
10771 bp->link_params.req_flow_ctrl[idx],
10772 bp->port.advertising[idx]);
10773 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010774}
10775
Bill Pemberton0329aba2012-12-03 09:24:24 -050010776static void bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
Michael Chane665bfd2009-10-10 13:46:54 +000010777{
Yuval Mintz86564c32013-01-23 03:21:50 +000010778 __be16 mac_hi_be = cpu_to_be16(mac_hi);
10779 __be32 mac_lo_be = cpu_to_be32(mac_lo);
10780 memcpy(mac_buf, &mac_hi_be, sizeof(mac_hi_be));
10781 memcpy(mac_buf + sizeof(mac_hi_be), &mac_lo_be, sizeof(mac_lo_be));
Michael Chane665bfd2009-10-10 13:46:54 +000010782}
10783
Bill Pemberton0329aba2012-12-03 09:24:24 -050010784static void bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010785{
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010786 int port = BP_PORT(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +000010787 u32 config;
Yuval Mintzc8c60d82012-06-06 17:13:07 +000010788 u32 ext_phy_type, ext_phy_config, eee_mode;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010789
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010790 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010791 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010792
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010793 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010794 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010795
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010796 bp->link_params.speed_cap_mask[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010797 SHMEM_RD(bp,
Yaniv Rosnerb0261922013-05-01 04:27:57 +000010798 dev_info.port_hw_config[port].speed_capability_mask) &
10799 PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010800 bp->link_params.speed_cap_mask[1] =
10801 SHMEM_RD(bp,
Yaniv Rosnerb0261922013-05-01 04:27:57 +000010802 dev_info.port_hw_config[port].speed_capability_mask2) &
10803 PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010804 bp->port.link_config[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010805 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
10806
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010807 bp->port.link_config[1] =
10808 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config2);
Eilon Greensteinc2c8b032009-02-12 08:37:14 +000010809
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010810 bp->link_params.multi_phy_config =
10811 SHMEM_RD(bp, dev_info.port_hw_config[port].multi_phy_config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000010812 /* If the device is capable of WoL, set the default state according
10813 * to the HW
10814 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010815 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000010816 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
10817 (config & PORT_FEATURE_WOL_ENABLED));
10818
Yuval Mintz4ba76992013-01-14 05:11:45 +000010819 if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) ==
10820 PORT_FEAT_CFG_STORAGE_PERSONALITY_FCOE && !IS_MF(bp))
10821 bp->flags |= NO_ISCSI_FLAG;
10822 if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) ==
10823 PORT_FEAT_CFG_STORAGE_PERSONALITY_ISCSI && !(IS_MF(bp)))
10824 bp->flags |= NO_FCOE_FLAG;
10825
Merav Sicron51c1a582012-03-18 10:33:38 +000010826 BNX2X_DEV_INFO("lane_config 0x%08x speed_cap_mask0 0x%08x link_config0 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010827 bp->link_params.lane_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010828 bp->link_params.speed_cap_mask[0],
10829 bp->port.link_config[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010830
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010831 bp->link_params.switch_cfg = (bp->port.link_config[0] &
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010832 PORT_FEATURE_CONNECTED_SWITCH_MASK);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010833 bnx2x_phy_probe(&bp->link_params);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010834 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010835
10836 bnx2x_link_settings_requested(bp);
10837
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010838 /*
10839 * If connected directly, work with the internal PHY, otherwise, work
10840 * with the external PHY
10841 */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010842 ext_phy_config =
10843 SHMEM_RD(bp,
10844 dev_info.port_hw_config[port].external_phy_config);
10845 ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010846 if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010847 bp->mdio.prtad = bp->port.phy_addr;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010848
10849 else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
10850 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
10851 bp->mdio.prtad =
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010852 XGXS_EXT_PHY_ADDR(ext_phy_config);
Yaniv Rosner5866df62011-01-30 04:15:07 +000010853
Yuval Mintzc8c60d82012-06-06 17:13:07 +000010854 /* Configure link feature according to nvram value */
10855 eee_mode = (((SHMEM_RD(bp, dev_info.
10856 port_feature_config[port].eee_power_mode)) &
10857 PORT_FEAT_CFG_EEE_POWER_MODE_MASK) >>
10858 PORT_FEAT_CFG_EEE_POWER_MODE_SHIFT);
10859 if (eee_mode != PORT_FEAT_CFG_EEE_POWER_MODE_DISABLED) {
10860 bp->link_params.eee_mode = EEE_MODE_ADV_LPI |
10861 EEE_MODE_ENABLE_LPI |
10862 EEE_MODE_OUTPUT_TIME;
10863 } else {
10864 bp->link_params.eee_mode = 0;
10865 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010866}
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010867
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010868void bnx2x_get_iscsi_info(struct bnx2x *bp)
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010869{
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010870 u32 no_flags = NO_ISCSI_FLAG;
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010871 int port = BP_PORT(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010872 u32 max_iscsi_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010873 drv_lic_key[port].max_iscsi_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010874
Merav Sicron55c11942012-11-07 00:45:48 +000010875 if (!CNIC_SUPPORT(bp)) {
10876 bp->flags |= no_flags;
10877 return;
10878 }
10879
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010880 /* Get the number of maximum allowed iSCSI connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010881 bp->cnic_eth_dev.max_iscsi_conn =
10882 (max_iscsi_conn & BNX2X_MAX_ISCSI_INIT_CONN_MASK) >>
10883 BNX2X_MAX_ISCSI_INIT_CONN_SHIFT;
10884
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010885 BNX2X_DEV_INFO("max_iscsi_conn 0x%x\n",
10886 bp->cnic_eth_dev.max_iscsi_conn);
10887
10888 /*
10889 * If maximum allowed number of connections is zero -
10890 * disable the feature.
10891 */
10892 if (!bp->cnic_eth_dev.max_iscsi_conn)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010893 bp->flags |= no_flags;
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010894}
10895
Bill Pemberton0329aba2012-12-03 09:24:24 -050010896static void bnx2x_get_ext_wwn_info(struct bnx2x *bp, int func)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010897{
10898 /* Port info */
10899 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
10900 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_upper);
10901 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
10902 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_lower);
10903
10904 /* Node info */
10905 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
10906 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_upper);
10907 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
10908 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_lower);
10909}
Dmitry Kravkov86800192013-05-27 04:08:29 +000010910
10911static int bnx2x_shared_fcoe_funcs(struct bnx2x *bp)
10912{
10913 u8 count = 0;
10914
10915 if (IS_MF(bp)) {
10916 u8 fid;
10917
10918 /* iterate over absolute function ids for this path: */
10919 for (fid = BP_PATH(bp); fid < E2_FUNC_MAX * 2; fid += 2) {
10920 if (IS_MF_SD(bp)) {
10921 u32 cfg = MF_CFG_RD(bp,
10922 func_mf_config[fid].config);
10923
10924 if (!(cfg & FUNC_MF_CFG_FUNC_HIDE) &&
10925 ((cfg & FUNC_MF_CFG_PROTOCOL_MASK) ==
10926 FUNC_MF_CFG_PROTOCOL_FCOE))
10927 count++;
10928 } else {
10929 u32 cfg = MF_CFG_RD(bp,
10930 func_ext_config[fid].
10931 func_cfg);
10932
10933 if ((cfg & MACP_FUNC_CFG_FLAGS_ENABLED) &&
10934 (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD))
10935 count++;
10936 }
10937 }
10938 } else { /* SF */
10939 int port, port_cnt = CHIP_MODE_IS_4_PORT(bp) ? 2 : 1;
10940
10941 for (port = 0; port < port_cnt; port++) {
10942 u32 lic = SHMEM_RD(bp,
10943 drv_lic_key[port].max_fcoe_conn) ^
10944 FW_ENCODE_32BIT_PATTERN;
10945 if (lic)
10946 count++;
10947 }
10948 }
10949
10950 return count;
10951}
10952
Bill Pemberton0329aba2012-12-03 09:24:24 -050010953static void bnx2x_get_fcoe_info(struct bnx2x *bp)
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010954{
10955 int port = BP_PORT(bp);
10956 int func = BP_ABS_FUNC(bp);
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010957 u32 max_fcoe_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
10958 drv_lic_key[port].max_fcoe_conn);
Dmitry Kravkov86800192013-05-27 04:08:29 +000010959 u8 num_fcoe_func = bnx2x_shared_fcoe_funcs(bp);
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010960
Merav Sicron55c11942012-11-07 00:45:48 +000010961 if (!CNIC_SUPPORT(bp)) {
10962 bp->flags |= NO_FCOE_FLAG;
10963 return;
10964 }
10965
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010966 /* Get the number of maximum allowed FCoE connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010967 bp->cnic_eth_dev.max_fcoe_conn =
10968 (max_fcoe_conn & BNX2X_MAX_FCOE_INIT_CONN_MASK) >>
10969 BNX2X_MAX_FCOE_INIT_CONN_SHIFT;
10970
Bhanu Prakash Gollapudi0eb43b42013-04-22 19:22:30 +000010971 /* Calculate the number of maximum allowed FCoE tasks */
10972 bp->cnic_eth_dev.max_fcoe_exchanges = MAX_NUM_FCOE_TASKS_PER_ENGINE;
Dmitry Kravkov86800192013-05-27 04:08:29 +000010973
10974 /* check if FCoE resources must be shared between different functions */
10975 if (num_fcoe_func)
10976 bp->cnic_eth_dev.max_fcoe_exchanges /= num_fcoe_func;
Bhanu Prakash Gollapudi0eb43b42013-04-22 19:22:30 +000010977
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010978 /* Read the WWN: */
10979 if (!IS_MF(bp)) {
10980 /* Port info */
10981 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
10982 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000010983 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010984 fcoe_wwn_port_name_upper);
10985 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
10986 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000010987 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010988 fcoe_wwn_port_name_lower);
10989
10990 /* Node info */
10991 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
10992 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000010993 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010994 fcoe_wwn_node_name_upper);
10995 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
10996 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000010997 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010998 fcoe_wwn_node_name_lower);
10999 } else if (!IS_MF_SD(bp)) {
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011000 /*
11001 * Read the WWN info only if the FCoE feature is enabled for
11002 * this function.
11003 */
Yuval Mintz7b5342d2012-09-11 04:34:14 +000011004 if (BNX2X_MF_EXT_PROTOCOL_FCOE(bp) && !CHIP_IS_E1x(bp))
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011005 bnx2x_get_ext_wwn_info(bp, func);
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011006
Yuval Mintz382e5132012-12-02 04:05:51 +000011007 } else if (IS_MF_FCOE_SD(bp) && !CHIP_IS_E1x(bp)) {
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011008 bnx2x_get_ext_wwn_info(bp, func);
Yuval Mintz382e5132012-12-02 04:05:51 +000011009 }
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011010
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011011 BNX2X_DEV_INFO("max_fcoe_conn 0x%x\n", bp->cnic_eth_dev.max_fcoe_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011012
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011013 /*
11014 * If maximum allowed number of connections is zero -
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011015 * disable the feature.
11016 */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011017 if (!bp->cnic_eth_dev.max_fcoe_conn)
11018 bp->flags |= NO_FCOE_FLAG;
11019}
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011020
Bill Pemberton0329aba2012-12-03 09:24:24 -050011021static void bnx2x_get_cnic_info(struct bnx2x *bp)
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011022{
11023 /*
11024 * iSCSI may be dynamically disabled but reading
11025 * info here we will decrease memory usage by driver
11026 * if the feature is disabled for good
11027 */
11028 bnx2x_get_iscsi_info(bp);
11029 bnx2x_get_fcoe_info(bp);
11030}
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011031
Bill Pemberton0329aba2012-12-03 09:24:24 -050011032static void bnx2x_get_cnic_mac_hwinfo(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +000011033{
11034 u32 val, val2;
11035 int func = BP_ABS_FUNC(bp);
11036 int port = BP_PORT(bp);
11037 u8 *iscsi_mac = bp->cnic_eth_dev.iscsi_mac;
11038 u8 *fip_mac = bp->fip_mac;
11039
11040 if (IS_MF(bp)) {
11041 /* iSCSI and FCoE NPAR MACs: if there is no either iSCSI or
11042 * FCoE MAC then the appropriate feature should be disabled.
11043 * In non SD mode features configuration comes from struct
11044 * func_ext_config.
11045 */
11046 if (!IS_MF_SD(bp) && !CHIP_IS_E1x(bp)) {
11047 u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
11048 if (cfg & MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD) {
11049 val2 = MF_CFG_RD(bp, func_ext_config[func].
11050 iscsi_mac_addr_upper);
11051 val = MF_CFG_RD(bp, func_ext_config[func].
11052 iscsi_mac_addr_lower);
11053 bnx2x_set_mac_buf(iscsi_mac, val, val2);
11054 BNX2X_DEV_INFO
11055 ("Read iSCSI MAC: %pM\n", iscsi_mac);
11056 } else {
11057 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
11058 }
11059
11060 if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) {
11061 val2 = MF_CFG_RD(bp, func_ext_config[func].
11062 fcoe_mac_addr_upper);
11063 val = MF_CFG_RD(bp, func_ext_config[func].
11064 fcoe_mac_addr_lower);
11065 bnx2x_set_mac_buf(fip_mac, val, val2);
11066 BNX2X_DEV_INFO
11067 ("Read FCoE L2 MAC: %pM\n", fip_mac);
11068 } else {
11069 bp->flags |= NO_FCOE_FLAG;
11070 }
11071
11072 bp->mf_ext_config = cfg;
11073
11074 } else { /* SD MODE */
11075 if (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp)) {
11076 /* use primary mac as iscsi mac */
11077 memcpy(iscsi_mac, bp->dev->dev_addr, ETH_ALEN);
11078
11079 BNX2X_DEV_INFO("SD ISCSI MODE\n");
11080 BNX2X_DEV_INFO
11081 ("Read iSCSI MAC: %pM\n", iscsi_mac);
11082 } else if (BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)) {
11083 /* use primary mac as fip mac */
11084 memcpy(fip_mac, bp->dev->dev_addr, ETH_ALEN);
11085 BNX2X_DEV_INFO("SD FCoE MODE\n");
11086 BNX2X_DEV_INFO
11087 ("Read FIP MAC: %pM\n", fip_mac);
11088 }
11089 }
11090
Yuval Mintz82594f82013-03-11 05:17:51 +000011091 /* If this is a storage-only interface, use SAN mac as
11092 * primary MAC. Notice that for SD this is already the case,
11093 * as the SAN mac was copied from the primary MAC.
11094 */
11095 if (IS_MF_FCOE_AFEX(bp))
Merav Sicron55c11942012-11-07 00:45:48 +000011096 memcpy(bp->dev->dev_addr, fip_mac, ETH_ALEN);
Merav Sicron55c11942012-11-07 00:45:48 +000011097 } else {
11098 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
11099 iscsi_mac_upper);
11100 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
11101 iscsi_mac_lower);
11102 bnx2x_set_mac_buf(iscsi_mac, val, val2);
11103
11104 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
11105 fcoe_fip_mac_upper);
11106 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
11107 fcoe_fip_mac_lower);
11108 bnx2x_set_mac_buf(fip_mac, val, val2);
11109 }
11110
11111 /* Disable iSCSI OOO if MAC configuration is invalid. */
11112 if (!is_valid_ether_addr(iscsi_mac)) {
11113 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
11114 memset(iscsi_mac, 0, ETH_ALEN);
11115 }
11116
11117 /* Disable FCoE if MAC configuration is invalid. */
11118 if (!is_valid_ether_addr(fip_mac)) {
11119 bp->flags |= NO_FCOE_FLAG;
11120 memset(bp->fip_mac, 0, ETH_ALEN);
11121 }
11122}
11123
Bill Pemberton0329aba2012-12-03 09:24:24 -050011124static void bnx2x_get_mac_hwinfo(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011125{
11126 u32 val, val2;
11127 int func = BP_ABS_FUNC(bp);
11128 int port = BP_PORT(bp);
11129
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011130 /* Zero primary MAC configuration */
11131 memset(bp->dev->dev_addr, 0, ETH_ALEN);
11132
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011133 if (BP_NOMCP(bp)) {
11134 BNX2X_ERROR("warning: random MAC workaround active\n");
Danny Kukawka7ce5d222012-02-15 06:45:40 +000011135 eth_hw_addr_random(bp->dev);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011136 } else if (IS_MF(bp)) {
11137 val2 = MF_CFG_RD(bp, func_mf_config[func].mac_upper);
11138 val = MF_CFG_RD(bp, func_mf_config[func].mac_lower);
11139 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
11140 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT))
11141 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
11142
Merav Sicron55c11942012-11-07 00:45:48 +000011143 if (CNIC_SUPPORT(bp))
11144 bnx2x_get_cnic_mac_hwinfo(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011145 } else {
11146 /* in SF read MACs from port configuration */
11147 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
11148 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
11149 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
11150
Merav Sicron55c11942012-11-07 00:45:48 +000011151 if (CNIC_SUPPORT(bp))
11152 bnx2x_get_cnic_mac_hwinfo(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011153 }
11154
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011155 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
Michael Chan37b091b2009-10-10 13:46:55 +000011156
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011157 if (!bnx2x_is_valid_ether_addr(bp, bp->dev->dev_addr))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011158 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011159 "bad Ethernet MAC address configuration: %pM\n"
11160 "change it manually before bringing up the appropriate network interface\n",
Joe Perches0f9dad12011-08-14 12:16:19 +000011161 bp->dev->dev_addr);
Yuval Mintz79642112012-12-02 04:05:50 +000011162}
Merav Sicron51c1a582012-03-18 10:33:38 +000011163
Bill Pemberton0329aba2012-12-03 09:24:24 -050011164static bool bnx2x_get_dropless_info(struct bnx2x *bp)
Yuval Mintz79642112012-12-02 04:05:50 +000011165{
11166 int tmp;
11167 u32 cfg;
Merav Sicron51c1a582012-03-18 10:33:38 +000011168
Yuval Mintzaeeddb82013-08-19 09:11:59 +030011169 if (IS_VF(bp))
11170 return 0;
11171
Yuval Mintz79642112012-12-02 04:05:50 +000011172 if (IS_MF(bp) && !CHIP_IS_E1x(bp)) {
11173 /* Take function: tmp = func */
11174 tmp = BP_ABS_FUNC(bp);
11175 cfg = MF_CFG_RD(bp, func_ext_config[tmp].func_cfg);
11176 cfg = !!(cfg & MACP_FUNC_CFG_PAUSE_ON_HOST_RING);
11177 } else {
11178 /* Take port: tmp = port */
11179 tmp = BP_PORT(bp);
11180 cfg = SHMEM_RD(bp,
11181 dev_info.port_hw_config[tmp].generic_features);
11182 cfg = !!(cfg & PORT_HW_CFG_PAUSE_ON_HOST_RING_ENABLED);
11183 }
11184 return cfg;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011185}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011186
Bill Pemberton0329aba2012-12-03 09:24:24 -050011187static int bnx2x_get_hwinfo(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011188{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011189 int /*abs*/func = BP_ABS_FUNC(bp);
David S. Millerb8ee8322011-04-17 16:56:12 -070011190 int vn;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011191 u32 val = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011192 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011193
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011194 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011195
Ariel Elior6383c0b2011-07-14 08:31:57 +000011196 /*
11197 * initialize IGU parameters
11198 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011199 if (CHIP_IS_E1x(bp)) {
11200 bp->common.int_block = INT_BLOCK_HC;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011201
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011202 bp->igu_dsb_id = DEF_SB_IGU_ID;
11203 bp->igu_base_sb = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011204 } else {
11205 bp->common.int_block = INT_BLOCK_IGU;
David S. Miller8decf862011-09-22 03:23:13 -040011206
Yuval Mintz16a5fd92013-06-02 00:06:18 +000011207 /* do not allow device reset during IGU info processing */
David S. Miller8decf862011-09-22 03:23:13 -040011208 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
11209
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011210 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011211
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011212 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011213 int tout = 5000;
11214
11215 BNX2X_DEV_INFO("FORCING Normal Mode\n");
11216
11217 val &= ~(IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN);
11218 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION, val);
11219 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x7f);
11220
11221 while (tout && REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
11222 tout--;
Yuval Mintz0926d492013-01-23 03:21:45 +000011223 usleep_range(1000, 2000);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011224 }
11225
11226 if (REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
11227 dev_err(&bp->pdev->dev,
11228 "FORCING Normal Mode failed!!!\n");
Barak Witkowski9b341bb2012-12-02 04:05:52 +000011229 bnx2x_release_hw_lock(bp,
11230 HW_LOCK_RESOURCE_RESET);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011231 return -EPERM;
11232 }
11233 }
11234
11235 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
11236 BNX2X_DEV_INFO("IGU Backward Compatible Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011237 bp->common.int_block |= INT_BLOCK_MODE_BW_COMP;
11238 } else
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011239 BNX2X_DEV_INFO("IGU Normal Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011240
Barak Witkowski9b341bb2012-12-02 04:05:52 +000011241 rc = bnx2x_get_igu_cam_info(bp);
David S. Miller8decf862011-09-22 03:23:13 -040011242 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
Barak Witkowski9b341bb2012-12-02 04:05:52 +000011243 if (rc)
11244 return rc;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011245 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011246
11247 /*
11248 * set base FW non-default (fast path) status block id, this value is
11249 * used to initialize the fw_sb_id saved on the fp/queue structure to
11250 * determine the id used by the FW.
11251 */
11252 if (CHIP_IS_E1x(bp))
11253 bp->base_fw_ndsb = BP_PORT(bp) * FP_SB_MAX_E1x + BP_L_ID(bp);
11254 else /*
11255 * 57712 - we currently use one FW SB per IGU SB (Rx and Tx of
11256 * the same queue are indicated on the same IGU SB). So we prefer
11257 * FW and IGU SBs to be the same value.
11258 */
11259 bp->base_fw_ndsb = bp->igu_base_sb;
11260
11261 BNX2X_DEV_INFO("igu_dsb_id %d igu_base_sb %d igu_sb_cnt %d\n"
11262 "base_fw_ndsb %d\n", bp->igu_dsb_id, bp->igu_base_sb,
11263 bp->igu_sb_cnt, bp->base_fw_ndsb);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011264
11265 /*
11266 * Initialize MF configuration
11267 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011268
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011269 bp->mf_ov = 0;
11270 bp->mf_mode = 0;
David S. Miller8decf862011-09-22 03:23:13 -040011271 vn = BP_VN(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011272
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011273 if (!CHIP_IS_E1(bp) && !BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011274 BNX2X_DEV_INFO("shmem2base 0x%x, size %d, mfcfg offset %d\n",
11275 bp->common.shmem2_base, SHMEM2_RD(bp, size),
11276 (u32)offsetof(struct shmem2_region, mf_cfg_addr));
11277
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011278 if (SHMEM2_HAS(bp, mf_cfg_addr))
11279 bp->common.mf_cfg_base = SHMEM2_RD(bp, mf_cfg_addr);
11280 else
11281 bp->common.mf_cfg_base = bp->common.shmem_base +
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011282 offsetof(struct shmem_region, func_mb) +
11283 E1H_FUNC_MAX * sizeof(struct drv_func_mb);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011284 /*
11285 * get mf configuration:
Yuval Mintz16a5fd92013-06-02 00:06:18 +000011286 * 1. Existence of MF configuration
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011287 * 2. MAC address must be legal (check only upper bytes)
11288 * for Switch-Independent mode;
11289 * OVLAN must be legal for Switch-Dependent mode
11290 * 3. SF_MODE configures specific MF mode
11291 */
11292 if (bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
11293 /* get mf configuration */
11294 val = SHMEM_RD(bp,
11295 dev_info.shared_feature_config.config);
11296 val &= SHARED_FEAT_CFG_FORCE_SF_MODE_MASK;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011297
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011298 switch (val) {
11299 case SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT:
11300 val = MF_CFG_RD(bp, func_mf_config[func].
11301 mac_upper);
11302 /* check for legal mac (upper bytes)*/
11303 if (val != 0xffff) {
11304 bp->mf_mode = MULTI_FUNCTION_SI;
11305 bp->mf_config[vn] = MF_CFG_RD(bp,
11306 func_mf_config[func].config);
11307 } else
Merav Sicron51c1a582012-03-18 10:33:38 +000011308 BNX2X_DEV_INFO("illegal MAC address for SI\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011309 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011310 case SHARED_FEAT_CFG_FORCE_SF_MODE_AFEX_MODE:
11311 if ((!CHIP_IS_E1x(bp)) &&
11312 (MF_CFG_RD(bp, func_mf_config[func].
11313 mac_upper) != 0xffff) &&
11314 (SHMEM2_HAS(bp,
11315 afex_driver_support))) {
11316 bp->mf_mode = MULTI_FUNCTION_AFEX;
11317 bp->mf_config[vn] = MF_CFG_RD(bp,
11318 func_mf_config[func].config);
11319 } else {
11320 BNX2X_DEV_INFO("can not configure afex mode\n");
11321 }
11322 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011323 case SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED:
11324 /* get OV configuration */
11325 val = MF_CFG_RD(bp,
11326 func_mf_config[FUNC_0].e1hov_tag);
11327 val &= FUNC_MF_CFG_E1HOV_TAG_MASK;
11328
11329 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
11330 bp->mf_mode = MULTI_FUNCTION_SD;
11331 bp->mf_config[vn] = MF_CFG_RD(bp,
11332 func_mf_config[func].config);
11333 } else
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000011334 BNX2X_DEV_INFO("illegal OV for SD\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011335 break;
Ariel Elior3786b942013-03-11 05:17:44 +000011336 case SHARED_FEAT_CFG_FORCE_SF_MODE_FORCED_SF:
11337 bp->mf_config[vn] = 0;
11338 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011339 default:
11340 /* Unknown configuration: reset mf_config */
11341 bp->mf_config[vn] = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +000011342 BNX2X_DEV_INFO("unknown MF mode 0x%x\n", val);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011343 }
11344 }
11345
Eilon Greenstein2691d512009-08-12 08:22:08 +000011346 BNX2X_DEV_INFO("%s function mode\n",
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011347 IS_MF(bp) ? "multi" : "single");
Eilon Greenstein2691d512009-08-12 08:22:08 +000011348
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011349 switch (bp->mf_mode) {
11350 case MULTI_FUNCTION_SD:
11351 val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
11352 FUNC_MF_CFG_E1HOV_TAG_MASK;
Eilon Greenstein2691d512009-08-12 08:22:08 +000011353 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011354 bp->mf_ov = val;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011355 bp->path_has_ovlan = true;
11356
Merav Sicron51c1a582012-03-18 10:33:38 +000011357 BNX2X_DEV_INFO("MF OV for func %d is %d (0x%04x)\n",
11358 func, bp->mf_ov, bp->mf_ov);
Eilon Greenstein2691d512009-08-12 08:22:08 +000011359 } else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011360 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011361 "No valid MF OV for func %d, aborting\n",
11362 func);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011363 return -EPERM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011364 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011365 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011366 case MULTI_FUNCTION_AFEX:
11367 BNX2X_DEV_INFO("func %d is in MF afex mode\n", func);
11368 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011369 case MULTI_FUNCTION_SI:
Merav Sicron51c1a582012-03-18 10:33:38 +000011370 BNX2X_DEV_INFO("func %d is in MF switch-independent mode\n",
11371 func);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011372 break;
11373 default:
11374 if (vn) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011375 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011376 "VN %d is in a single function mode, aborting\n",
11377 vn);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011378 return -EPERM;
Eilon Greenstein2691d512009-08-12 08:22:08 +000011379 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011380 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011381 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011382
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011383 /* check if other port on the path needs ovlan:
11384 * Since MF configuration is shared between ports
11385 * Possible mixed modes are only
11386 * {SF, SI} {SF, SD} {SD, SF} {SI, SF}
11387 */
11388 if (CHIP_MODE_IS_4_PORT(bp) &&
11389 !bp->path_has_ovlan &&
11390 !IS_MF(bp) &&
11391 bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
11392 u8 other_port = !BP_PORT(bp);
11393 u8 other_func = BP_PATH(bp) + 2*other_port;
11394 val = MF_CFG_RD(bp,
11395 func_mf_config[other_func].e1hov_tag);
11396 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
11397 bp->path_has_ovlan = true;
11398 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011399 }
11400
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011401 /* adjust igu_sb_cnt to MF for E1x */
11402 if (CHIP_IS_E1x(bp) && IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011403 bp->igu_sb_cnt /= E1HVN_MAX;
11404
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011405 /* port info */
11406 bnx2x_get_port_hwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011407
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011408 /* Get MAC addresses */
11409 bnx2x_get_mac_hwinfo(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011410
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011411 bnx2x_get_cnic_info(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011412
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011413 return rc;
11414}
11415
Bill Pemberton0329aba2012-12-03 09:24:24 -050011416static void bnx2x_read_fwinfo(struct bnx2x *bp)
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011417{
11418 int cnt, i, block_end, rodi;
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011419 char vpd_start[BNX2X_VPD_LEN+1];
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011420 char str_id_reg[VENDOR_ID_LEN+1];
11421 char str_id_cap[VENDOR_ID_LEN+1];
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011422 char *vpd_data;
11423 char *vpd_extended_data = NULL;
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011424 u8 len;
11425
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011426 cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_start);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011427 memset(bp->fw_ver, 0, sizeof(bp->fw_ver));
11428
11429 if (cnt < BNX2X_VPD_LEN)
11430 goto out_not_found;
11431
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011432 /* VPD RO tag should be first tag after identifier string, hence
11433 * we should be able to find it in first BNX2X_VPD_LEN chars
11434 */
11435 i = pci_vpd_find_tag(vpd_start, 0, BNX2X_VPD_LEN,
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011436 PCI_VPD_LRDT_RO_DATA);
11437 if (i < 0)
11438 goto out_not_found;
11439
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011440 block_end = i + PCI_VPD_LRDT_TAG_SIZE +
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011441 pci_vpd_lrdt_size(&vpd_start[i]);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011442
11443 i += PCI_VPD_LRDT_TAG_SIZE;
11444
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011445 if (block_end > BNX2X_VPD_LEN) {
11446 vpd_extended_data = kmalloc(block_end, GFP_KERNEL);
11447 if (vpd_extended_data == NULL)
11448 goto out_not_found;
11449
11450 /* read rest of vpd image into vpd_extended_data */
11451 memcpy(vpd_extended_data, vpd_start, BNX2X_VPD_LEN);
11452 cnt = pci_read_vpd(bp->pdev, BNX2X_VPD_LEN,
11453 block_end - BNX2X_VPD_LEN,
11454 vpd_extended_data + BNX2X_VPD_LEN);
11455 if (cnt < (block_end - BNX2X_VPD_LEN))
11456 goto out_not_found;
11457 vpd_data = vpd_extended_data;
11458 } else
11459 vpd_data = vpd_start;
11460
11461 /* now vpd_data holds full vpd content in both cases */
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011462
11463 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
11464 PCI_VPD_RO_KEYWORD_MFR_ID);
11465 if (rodi < 0)
11466 goto out_not_found;
11467
11468 len = pci_vpd_info_field_size(&vpd_data[rodi]);
11469
11470 if (len != VENDOR_ID_LEN)
11471 goto out_not_found;
11472
11473 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
11474
11475 /* vendor specific info */
11476 snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
11477 snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
11478 if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
11479 !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {
11480
11481 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
11482 PCI_VPD_RO_KEYWORD_VENDOR0);
11483 if (rodi >= 0) {
11484 len = pci_vpd_info_field_size(&vpd_data[rodi]);
11485
11486 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
11487
11488 if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
11489 memcpy(bp->fw_ver, &vpd_data[rodi], len);
11490 bp->fw_ver[len] = ' ';
11491 }
11492 }
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011493 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011494 return;
11495 }
11496out_not_found:
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011497 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011498 return;
11499}
11500
Bill Pemberton0329aba2012-12-03 09:24:24 -050011501static void bnx2x_set_modes_bitmap(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011502{
11503 u32 flags = 0;
11504
11505 if (CHIP_REV_IS_FPGA(bp))
11506 SET_FLAGS(flags, MODE_FPGA);
11507 else if (CHIP_REV_IS_EMUL(bp))
11508 SET_FLAGS(flags, MODE_EMUL);
11509 else
11510 SET_FLAGS(flags, MODE_ASIC);
11511
11512 if (CHIP_MODE_IS_4_PORT(bp))
11513 SET_FLAGS(flags, MODE_PORT4);
11514 else
11515 SET_FLAGS(flags, MODE_PORT2);
11516
11517 if (CHIP_IS_E2(bp))
11518 SET_FLAGS(flags, MODE_E2);
11519 else if (CHIP_IS_E3(bp)) {
11520 SET_FLAGS(flags, MODE_E3);
11521 if (CHIP_REV(bp) == CHIP_REV_Ax)
11522 SET_FLAGS(flags, MODE_E3_A0);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011523 else /*if (CHIP_REV(bp) == CHIP_REV_Bx)*/
11524 SET_FLAGS(flags, MODE_E3_B0 | MODE_COS3);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011525 }
11526
11527 if (IS_MF(bp)) {
11528 SET_FLAGS(flags, MODE_MF);
11529 switch (bp->mf_mode) {
11530 case MULTI_FUNCTION_SD:
11531 SET_FLAGS(flags, MODE_MF_SD);
11532 break;
11533 case MULTI_FUNCTION_SI:
11534 SET_FLAGS(flags, MODE_MF_SI);
11535 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011536 case MULTI_FUNCTION_AFEX:
11537 SET_FLAGS(flags, MODE_MF_AFEX);
11538 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011539 }
11540 } else
11541 SET_FLAGS(flags, MODE_SF);
11542
11543#if defined(__LITTLE_ENDIAN)
11544 SET_FLAGS(flags, MODE_LITTLE_ENDIAN);
11545#else /*(__BIG_ENDIAN)*/
11546 SET_FLAGS(flags, MODE_BIG_ENDIAN);
11547#endif
11548 INIT_MODE_FLAGS(bp) = flags;
11549}
11550
Bill Pemberton0329aba2012-12-03 09:24:24 -050011551static int bnx2x_init_bp(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011552{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011553 int func;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011554 int rc;
11555
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011556 mutex_init(&bp->port.phy_mutex);
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -070011557 mutex_init(&bp->fw_mb_mutex);
David S. Millerbb7e95c2010-07-27 21:01:35 -070011558 spin_lock_init(&bp->stats_lock);
Dmitry Kravkov507393e2013-08-13 02:24:59 +030011559 sema_init(&bp->stats_sema, 1);
Merav Sicron55c11942012-11-07 00:45:48 +000011560
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080011561 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Ariel Elior7be08a72011-07-14 08:31:19 +000011562 INIT_DELAYED_WORK(&bp->sp_rtnl_task, bnx2x_sp_rtnl_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +000011563 INIT_DELAYED_WORK(&bp->period_task, bnx2x_period_task);
Ariel Elior1ab44342013-01-01 05:22:23 +000011564 if (IS_PF(bp)) {
11565 rc = bnx2x_get_hwinfo(bp);
11566 if (rc)
11567 return rc;
11568 } else {
Ariel Eliore09b74d2013-05-27 04:08:26 +000011569 eth_zero_addr(bp->dev->dev_addr);
Ariel Elior1ab44342013-01-01 05:22:23 +000011570 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011571
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011572 bnx2x_set_modes_bitmap(bp);
11573
11574 rc = bnx2x_alloc_mem_bp(bp);
11575 if (rc)
11576 return rc;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011577
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011578 bnx2x_read_fwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011579
11580 func = BP_FUNC(bp);
11581
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011582 /* need to reset chip if undi was active */
Ariel Elior1ab44342013-01-01 05:22:23 +000011583 if (IS_PF(bp) && !BP_NOMCP(bp)) {
Yuval Mintz452427b2012-03-26 20:47:07 +000011584 /* init fw_seq */
11585 bp->fw_seq =
11586 SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
11587 DRV_MSG_SEQ_NUMBER_MASK;
11588 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
11589
11590 bnx2x_prev_unload(bp);
11591 }
11592
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011593 if (CHIP_REV_IS_FPGA(bp))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011594 dev_err(&bp->pdev->dev, "FPGA detected\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011595
11596 if (BP_NOMCP(bp) && (func == 0))
Merav Sicron51c1a582012-03-18 10:33:38 +000011597 dev_err(&bp->pdev->dev, "MCP disabled, must load devices in order!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011598
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011599 bp->disable_tpa = disable_tpa;
Barak Witkowskia3348722012-04-23 03:04:46 +000011600 bp->disable_tpa |= IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp);
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011601
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011602 /* Set TPA flags */
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011603 if (bp->disable_tpa) {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000011604 bp->flags &= ~(TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011605 bp->dev->features &= ~NETIF_F_LRO;
11606 } else {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000011607 bp->flags |= (TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011608 bp->dev->features |= NETIF_F_LRO;
11609 }
11610
Eilon Greensteina18f5122009-08-12 08:23:26 +000011611 if (CHIP_IS_E1(bp))
11612 bp->dropless_fc = 0;
11613 else
Yuval Mintz79642112012-12-02 04:05:50 +000011614 bp->dropless_fc = dropless_fc | bnx2x_get_dropless_info(bp);
Eilon Greensteina18f5122009-08-12 08:23:26 +000011615
Eilon Greenstein8d5726c2009-02-12 08:37:19 +000011616 bp->mrrs = mrrs;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011617
Barak Witkowskia3348722012-04-23 03:04:46 +000011618 bp->tx_ring_size = IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL;
Ariel Elior1ab44342013-01-01 05:22:23 +000011619 if (IS_VF(bp))
11620 bp->rx_ring_size = MAX_RX_AVAIL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011621
Eilon Greenstein7d323bf2009-11-09 06:09:35 +000011622 /* make sure that the numbers are in the right granularity */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011623 bp->tx_ticks = (50 / BNX2X_BTR) * BNX2X_BTR;
11624 bp->rx_ticks = (25 / BNX2X_BTR) * BNX2X_BTR;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011625
Michal Schmidtfc543632012-02-14 09:05:46 +000011626 bp->current_interval = CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011627
11628 init_timer(&bp->timer);
11629 bp->timer.expires = jiffies + bp->current_interval;
11630 bp->timer.data = (unsigned long) bp;
11631 bp->timer.function = bnx2x_timer;
11632
Barak Witkowski0370cf92012-12-02 04:05:55 +000011633 if (SHMEM2_HAS(bp, dcbx_lldp_params_offset) &&
11634 SHMEM2_HAS(bp, dcbx_lldp_dcbx_stat_offset) &&
11635 SHMEM2_RD(bp, dcbx_lldp_params_offset) &&
11636 SHMEM2_RD(bp, dcbx_lldp_dcbx_stat_offset)) {
11637 bnx2x_dcbx_set_state(bp, true, BNX2X_DCBX_ENABLED_ON_NEG_ON);
11638 bnx2x_dcbx_init_params(bp);
11639 } else {
11640 bnx2x_dcbx_set_state(bp, false, BNX2X_DCBX_ENABLED_OFF);
11641 }
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000011642
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011643 if (CHIP_IS_E1x(bp))
11644 bp->cnic_base_cl_id = FP_SB_MAX_E1x;
11645 else
11646 bp->cnic_base_cl_id = FP_SB_MAX_E2;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011647
Ariel Elior6383c0b2011-07-14 08:31:57 +000011648 /* multiple tx priority */
Ariel Elior1ab44342013-01-01 05:22:23 +000011649 if (IS_VF(bp))
11650 bp->max_cos = 1;
11651 else if (CHIP_IS_E1x(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000011652 bp->max_cos = BNX2X_MULTI_TX_COS_E1X;
Ariel Elior1ab44342013-01-01 05:22:23 +000011653 else if (CHIP_IS_E2(bp) || CHIP_IS_E3A0(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000011654 bp->max_cos = BNX2X_MULTI_TX_COS_E2_E3A0;
Ariel Elior1ab44342013-01-01 05:22:23 +000011655 else if (CHIP_IS_E3B0(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000011656 bp->max_cos = BNX2X_MULTI_TX_COS_E3B0;
Ariel Elior1ab44342013-01-01 05:22:23 +000011657 else
11658 BNX2X_ERR("unknown chip %x revision %x\n",
11659 CHIP_NUM(bp), CHIP_REV(bp));
11660 BNX2X_DEV_INFO("set bp->max_cos to %d\n", bp->max_cos);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011661
Merav Sicron55c11942012-11-07 00:45:48 +000011662 /* We need at least one default status block for slow-path events,
11663 * second status block for the L2 queue, and a third status block for
Yuval Mintz16a5fd92013-06-02 00:06:18 +000011664 * CNIC if supported.
Merav Sicron55c11942012-11-07 00:45:48 +000011665 */
Ariel Elior60cad4e2013-09-04 14:09:22 +030011666 if (IS_VF(bp))
11667 bp->min_msix_vec_cnt = 1;
11668 else if (CNIC_SUPPORT(bp))
Merav Sicron55c11942012-11-07 00:45:48 +000011669 bp->min_msix_vec_cnt = 3;
Ariel Elior60cad4e2013-09-04 14:09:22 +030011670 else /* PF w/o cnic */
Merav Sicron55c11942012-11-07 00:45:48 +000011671 bp->min_msix_vec_cnt = 2;
11672 BNX2X_DEV_INFO("bp->min_msix_vec_cnt %d", bp->min_msix_vec_cnt);
11673
Michal Schmidt5bb680d2013-07-01 17:23:06 +020011674 bp->dump_preset_idx = 1;
11675
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011676 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011677}
11678
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000011679/****************************************************************************
11680* General service functions
11681****************************************************************************/
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011682
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011683/*
11684 * net_device service functions
11685 */
11686
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011687/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011688static int bnx2x_open(struct net_device *dev)
11689{
11690 struct bnx2x *bp = netdev_priv(dev);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011691 bool global = false;
11692 int other_engine = BP_PATH(bp) ? 0 : 1;
Ariel Elior889b9af2012-01-26 06:01:51 +000011693 bool other_load_status, load_status;
Ariel Elior8395be52013-01-01 05:22:44 +000011694 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011695
Mintz Yuval1355b702012-02-15 02:10:22 +000011696 bp->stats_init = true;
11697
Eilon Greenstein6eccabb2009-01-22 03:37:48 +000011698 netif_carrier_off(dev);
11699
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011700 bnx2x_set_power_state(bp, PCI_D0);
11701
Ariel Eliorad5afc82013-01-01 05:22:26 +000011702 /* If parity had happen during the unload, then attentions
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011703 * and/or RECOVERY_IN_PROGRES may still be set. In this case we
11704 * want the first function loaded on the current engine to
11705 * complete the recovery.
Ariel Eliorad5afc82013-01-01 05:22:26 +000011706 * Parity recovery is only relevant for PF driver.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011707 */
Ariel Eliorad5afc82013-01-01 05:22:26 +000011708 if (IS_PF(bp)) {
11709 other_load_status = bnx2x_get_load_status(bp, other_engine);
11710 load_status = bnx2x_get_load_status(bp, BP_PATH(bp));
11711 if (!bnx2x_reset_is_done(bp, BP_PATH(bp)) ||
11712 bnx2x_chk_parity_attn(bp, &global, true)) {
11713 do {
11714 /* If there are attentions and they are in a
11715 * global blocks, set the GLOBAL_RESET bit
11716 * regardless whether it will be this function
11717 * that will complete the recovery or not.
11718 */
11719 if (global)
11720 bnx2x_set_reset_global(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011721
Ariel Eliorad5afc82013-01-01 05:22:26 +000011722 /* Only the first function on the current
11723 * engine should try to recover in open. In case
11724 * of attentions in global blocks only the first
11725 * in the chip should try to recover.
11726 */
11727 if ((!load_status &&
11728 (!global || !other_load_status)) &&
11729 bnx2x_trylock_leader_lock(bp) &&
11730 !bnx2x_leader_reset(bp)) {
11731 netdev_info(bp->dev,
11732 "Recovered in open\n");
11733 break;
11734 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011735
Ariel Eliorad5afc82013-01-01 05:22:26 +000011736 /* recovery has failed... */
11737 bnx2x_set_power_state(bp, PCI_D3hot);
11738 bp->recovery_state = BNX2X_RECOVERY_FAILED;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011739
Ariel Eliorad5afc82013-01-01 05:22:26 +000011740 BNX2X_ERR("Recovery flow hasn't been properly completed yet. Try again later.\n"
11741 "If you still see this message after a few retries then power cycle is required.\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011742
Ariel Eliorad5afc82013-01-01 05:22:26 +000011743 return -EAGAIN;
11744 } while (0);
11745 }
11746 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011747
11748 bp->recovery_state = BNX2X_RECOVERY_DONE;
Ariel Elior8395be52013-01-01 05:22:44 +000011749 rc = bnx2x_nic_load(bp, LOAD_OPEN);
11750 if (rc)
11751 return rc;
11752 return bnx2x_open_epilog(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011753}
11754
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011755/* called with rtnl_lock */
Michal Schmidt56ad3152012-02-16 02:38:48 +000011756static int bnx2x_close(struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011757{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011758 struct bnx2x *bp = netdev_priv(dev);
11759
11760 /* Unload the driver, release IRQs */
Yuval Mintz5d07d862012-09-13 02:56:21 +000011761 bnx2x_nic_unload(bp, UNLOAD_CLOSE, false);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011762
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011763 return 0;
11764}
11765
Eric Dumazet1191cb82012-04-27 21:39:21 +000011766static int bnx2x_init_mcast_macs_list(struct bnx2x *bp,
11767 struct bnx2x_mcast_ramrod_params *p)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011768{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011769 int mc_count = netdev_mc_count(bp->dev);
11770 struct bnx2x_mcast_list_elem *mc_mac =
11771 kzalloc(sizeof(*mc_mac) * mc_count, GFP_ATOMIC);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011772 struct netdev_hw_addr *ha;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011773
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011774 if (!mc_mac)
11775 return -ENOMEM;
11776
11777 INIT_LIST_HEAD(&p->mcast_list);
11778
11779 netdev_for_each_mc_addr(ha, bp->dev) {
11780 mc_mac->mac = bnx2x_mc_addr(ha);
11781 list_add_tail(&mc_mac->link, &p->mcast_list);
11782 mc_mac++;
11783 }
11784
11785 p->mcast_list_len = mc_count;
11786
11787 return 0;
11788}
11789
Eric Dumazet1191cb82012-04-27 21:39:21 +000011790static void bnx2x_free_mcast_macs_list(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011791 struct bnx2x_mcast_ramrod_params *p)
11792{
11793 struct bnx2x_mcast_list_elem *mc_mac =
11794 list_first_entry(&p->mcast_list, struct bnx2x_mcast_list_elem,
11795 link);
11796
11797 WARN_ON(!mc_mac);
11798 kfree(mc_mac);
11799}
11800
11801/**
11802 * bnx2x_set_uc_list - configure a new unicast MACs list.
11803 *
11804 * @bp: driver handle
11805 *
11806 * We will use zero (0) as a MAC type for these MACs.
11807 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000011808static int bnx2x_set_uc_list(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011809{
11810 int rc;
11811 struct net_device *dev = bp->dev;
11812 struct netdev_hw_addr *ha;
Barak Witkowski15192a82012-06-19 07:48:28 +000011813 struct bnx2x_vlan_mac_obj *mac_obj = &bp->sp_objs->mac_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011814 unsigned long ramrod_flags = 0;
11815
11816 /* First schedule a cleanup up of old configuration */
11817 rc = bnx2x_del_all_macs(bp, mac_obj, BNX2X_UC_LIST_MAC, false);
11818 if (rc < 0) {
11819 BNX2X_ERR("Failed to schedule DELETE operations: %d\n", rc);
11820 return rc;
11821 }
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011822
11823 netdev_for_each_uc_addr(ha, dev) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011824 rc = bnx2x_set_mac_one(bp, bnx2x_uc_addr(ha), mac_obj, true,
11825 BNX2X_UC_LIST_MAC, &ramrod_flags);
Yuval Mintz7b5342d2012-09-11 04:34:14 +000011826 if (rc == -EEXIST) {
11827 DP(BNX2X_MSG_SP,
11828 "Failed to schedule ADD operations: %d\n", rc);
11829 /* do not treat adding same MAC as error */
11830 rc = 0;
11831
11832 } else if (rc < 0) {
11833
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011834 BNX2X_ERR("Failed to schedule ADD operations: %d\n",
11835 rc);
11836 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011837 }
11838 }
11839
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011840 /* Execute the pending commands */
11841 __set_bit(RAMROD_CONT, &ramrod_flags);
11842 return bnx2x_set_mac_one(bp, NULL, mac_obj, false /* don't care */,
11843 BNX2X_UC_LIST_MAC, &ramrod_flags);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011844}
11845
Eric Dumazet1191cb82012-04-27 21:39:21 +000011846static int bnx2x_set_mc_list(struct bnx2x *bp)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011847{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011848 struct net_device *dev = bp->dev;
Yuval Mintz3b603062012-03-18 10:33:39 +000011849 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011850 int rc = 0;
11851
11852 rparam.mcast_obj = &bp->mcast_obj;
11853
11854 /* first, clear all configured multicast MACs */
11855 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
11856 if (rc < 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011857 BNX2X_ERR("Failed to clear multicast configuration: %d\n", rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011858 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011859 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011860
11861 /* then, configure a new MACs list */
11862 if (netdev_mc_count(dev)) {
11863 rc = bnx2x_init_mcast_macs_list(bp, &rparam);
11864 if (rc) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011865 BNX2X_ERR("Failed to create multicast MACs list: %d\n",
11866 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011867 return rc;
11868 }
11869
11870 /* Now add the new MACs */
11871 rc = bnx2x_config_mcast(bp, &rparam,
11872 BNX2X_MCAST_CMD_ADD);
11873 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +000011874 BNX2X_ERR("Failed to set a new multicast configuration: %d\n",
11875 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011876
11877 bnx2x_free_mcast_macs_list(&rparam);
11878 }
11879
11880 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011881}
11882
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011883/* If bp->state is OPEN, should be called with netif_addr_lock_bh() */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000011884void bnx2x_set_rx_mode(struct net_device *dev)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011885{
11886 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011887
11888 if (bp->state != BNX2X_STATE_OPEN) {
11889 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
11890 return;
Yuval Mintz8b09be52013-08-01 17:30:59 +030011891 } else {
11892 /* Schedule an SP task to handle rest of change */
11893 DP(NETIF_MSG_IFUP, "Scheduling an Rx mode change\n");
11894 smp_mb__before_clear_bit();
11895 set_bit(BNX2X_SP_RTNL_RX_MODE, &bp->sp_rtnl_state);
11896 smp_mb__after_clear_bit();
11897 schedule_delayed_work(&bp->sp_rtnl_task, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011898 }
Yuval Mintz8b09be52013-08-01 17:30:59 +030011899}
11900
11901void bnx2x_set_rx_mode_inner(struct bnx2x *bp)
11902{
11903 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011904
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011905 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", bp->dev->flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011906
Yuval Mintz8b09be52013-08-01 17:30:59 +030011907 netif_addr_lock_bh(bp->dev);
11908
11909 if (bp->dev->flags & IFF_PROMISC) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011910 rx_mode = BNX2X_RX_MODE_PROMISC;
Yuval Mintz8b09be52013-08-01 17:30:59 +030011911 } else if ((bp->dev->flags & IFF_ALLMULTI) ||
11912 ((netdev_mc_count(bp->dev) > BNX2X_MAX_MULTICAST) &&
11913 CHIP_IS_E1(bp))) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011914 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Yuval Mintz8b09be52013-08-01 17:30:59 +030011915 } else {
Ariel Elior381ac162013-01-01 05:22:29 +000011916 if (IS_PF(bp)) {
11917 /* some multicasts */
11918 if (bnx2x_set_mc_list(bp) < 0)
11919 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011920
Yuval Mintz8b09be52013-08-01 17:30:59 +030011921 /* release bh lock, as bnx2x_set_uc_list might sleep */
11922 netif_addr_unlock_bh(bp->dev);
Ariel Elior381ac162013-01-01 05:22:29 +000011923 if (bnx2x_set_uc_list(bp) < 0)
11924 rx_mode = BNX2X_RX_MODE_PROMISC;
Yuval Mintz8b09be52013-08-01 17:30:59 +030011925 netif_addr_lock_bh(bp->dev);
Ariel Elior381ac162013-01-01 05:22:29 +000011926 } else {
11927 /* configuring mcast to a vf involves sleeping (when we
Yuval Mintz8b09be52013-08-01 17:30:59 +030011928 * wait for the pf's response).
Ariel Elior381ac162013-01-01 05:22:29 +000011929 */
11930 smp_mb__before_clear_bit();
11931 set_bit(BNX2X_SP_RTNL_VFPF_MCAST,
11932 &bp->sp_rtnl_state);
11933 smp_mb__after_clear_bit();
11934 schedule_delayed_work(&bp->sp_rtnl_task, 0);
11935 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011936 }
11937
11938 bp->rx_mode = rx_mode;
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011939 /* handle ISCSI SD mode */
11940 if (IS_MF_ISCSI_SD(bp))
11941 bp->rx_mode = BNX2X_RX_MODE_NONE;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011942
11943 /* Schedule the rx_mode command */
11944 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state)) {
11945 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
Yuval Mintz8b09be52013-08-01 17:30:59 +030011946 netif_addr_unlock_bh(bp->dev);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011947 return;
11948 }
11949
Ariel Elior381ac162013-01-01 05:22:29 +000011950 if (IS_PF(bp)) {
11951 bnx2x_set_storm_rx_mode(bp);
Yuval Mintz8b09be52013-08-01 17:30:59 +030011952 netif_addr_unlock_bh(bp->dev);
Ariel Elior381ac162013-01-01 05:22:29 +000011953 } else {
Yuval Mintz8b09be52013-08-01 17:30:59 +030011954 /* VF will need to request the PF to make this change, and so
11955 * the VF needs to release the bottom-half lock prior to the
11956 * request (as it will likely require sleep on the VF side)
Ariel Elior381ac162013-01-01 05:22:29 +000011957 */
Yuval Mintz8b09be52013-08-01 17:30:59 +030011958 netif_addr_unlock_bh(bp->dev);
11959 bnx2x_vfpf_storm_rx_mode(bp);
Ariel Elior381ac162013-01-01 05:22:29 +000011960 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011961}
11962
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011963/* called with rtnl_lock */
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011964static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
11965 int devad, u16 addr)
11966{
11967 struct bnx2x *bp = netdev_priv(netdev);
11968 u16 value;
11969 int rc;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011970
11971 DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
11972 prtad, devad, addr);
11973
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011974 /* The HW expects different devad if CL22 is used */
11975 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
11976
11977 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011978 rc = bnx2x_phy_read(&bp->link_params, prtad, devad, addr, &value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011979 bnx2x_release_phy_lock(bp);
11980 DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
11981
11982 if (!rc)
11983 rc = value;
11984 return rc;
11985}
11986
11987/* called with rtnl_lock */
11988static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
11989 u16 addr, u16 value)
11990{
11991 struct bnx2x *bp = netdev_priv(netdev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011992 int rc;
11993
Merav Sicron51c1a582012-03-18 10:33:38 +000011994 DP(NETIF_MSG_LINK,
11995 "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x, value 0x%x\n",
11996 prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011997
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011998 /* The HW expects different devad if CL22 is used */
11999 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
12000
12001 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000012002 rc = bnx2x_phy_write(&bp->link_params, prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012003 bnx2x_release_phy_lock(bp);
12004 return rc;
12005}
12006
12007/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012008static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
12009{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012010 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012011 struct mii_ioctl_data *mdio = if_mii(ifr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012012
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012013 DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
12014 mdio->phy_id, mdio->reg_num, mdio->val_in);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012015
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012016 if (!netif_running(dev))
12017 return -EAGAIN;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070012018
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012019 return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012020}
12021
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000012022#ifdef CONFIG_NET_POLL_CONTROLLER
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012023static void poll_bnx2x(struct net_device *dev)
12024{
12025 struct bnx2x *bp = netdev_priv(dev);
Merav Sicron14a15d62012-08-27 03:26:20 +000012026 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012027
Merav Sicron14a15d62012-08-27 03:26:20 +000012028 for_each_eth_queue(bp, i) {
12029 struct bnx2x_fastpath *fp = &bp->fp[i];
12030 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
12031 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012032}
12033#endif
12034
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012035static int bnx2x_validate_addr(struct net_device *dev)
12036{
12037 struct bnx2x *bp = netdev_priv(dev);
12038
Ariel Eliore09b74d2013-05-27 04:08:26 +000012039 /* query the bulletin board for mac address configured by the PF */
12040 if (IS_VF(bp))
12041 bnx2x_sample_bulletin(bp);
12042
Merav Sicron51c1a582012-03-18 10:33:38 +000012043 if (!bnx2x_is_valid_ether_addr(bp, dev->dev_addr)) {
12044 BNX2X_ERR("Non-valid Ethernet address\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012045 return -EADDRNOTAVAIL;
Merav Sicron51c1a582012-03-18 10:33:38 +000012046 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012047 return 0;
12048}
12049
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012050static const struct net_device_ops bnx2x_netdev_ops = {
12051 .ndo_open = bnx2x_open,
12052 .ndo_stop = bnx2x_close,
12053 .ndo_start_xmit = bnx2x_start_xmit,
Vladislav Zolotarov8307fa32010-12-13 05:44:09 +000012054 .ndo_select_queue = bnx2x_select_queue,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012055 .ndo_set_rx_mode = bnx2x_set_rx_mode,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012056 .ndo_set_mac_address = bnx2x_change_mac_addr,
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012057 .ndo_validate_addr = bnx2x_validate_addr,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012058 .ndo_do_ioctl = bnx2x_ioctl,
12059 .ndo_change_mtu = bnx2x_change_mtu,
Michał Mirosław66371c42011-04-12 09:38:23 +000012060 .ndo_fix_features = bnx2x_fix_features,
12061 .ndo_set_features = bnx2x_set_features,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012062 .ndo_tx_timeout = bnx2x_tx_timeout,
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000012063#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012064 .ndo_poll_controller = poll_bnx2x,
12065#endif
Ariel Elior6383c0b2011-07-14 08:31:57 +000012066 .ndo_setup_tc = bnx2x_setup_tc,
Ariel Elior64112802013-01-07 00:50:23 +000012067#ifdef CONFIG_BNX2X_SRIOV
Ariel Eliorabc5a022013-01-01 05:22:43 +000012068 .ndo_set_vf_mac = bnx2x_set_vf_mac,
Yuval Mintz3cdeec22013-06-02 00:06:19 +000012069 .ndo_set_vf_vlan = bnx2x_set_vf_vlan,
Ariel Elior3ec9f9c2013-03-11 05:17:45 +000012070 .ndo_get_vf_config = bnx2x_get_vf_config,
Ariel Elior64112802013-01-07 00:50:23 +000012071#endif
Merav Sicron55c11942012-11-07 00:45:48 +000012072#ifdef NETDEV_FCOE_WWNN
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000012073 .ndo_fcoe_get_wwn = bnx2x_fcoe_get_wwn,
12074#endif
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +030012075
Cong Wange0d10952013-08-01 11:10:25 +080012076#ifdef CONFIG_NET_RX_BUSY_POLL
Eliezer Tamir8b80cda2013-07-10 17:13:26 +030012077 .ndo_busy_poll = bnx2x_low_latency_recv,
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +030012078#endif
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012079};
12080
Eric Dumazet1191cb82012-04-27 21:39:21 +000012081static int bnx2x_set_coherency_mask(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012082{
12083 struct device *dev = &bp->pdev->dev;
12084
12085 if (dma_set_mask(dev, DMA_BIT_MASK(64)) == 0) {
12086 bp->flags |= USING_DAC_FLAG;
12087 if (dma_set_coherent_mask(dev, DMA_BIT_MASK(64)) != 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012088 dev_err(dev, "dma_set_coherent_mask failed, aborting\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012089 return -EIO;
12090 }
12091 } else if (dma_set_mask(dev, DMA_BIT_MASK(32)) != 0) {
12092 dev_err(dev, "System does not support DMA, aborting\n");
12093 return -EIO;
12094 }
12095
12096 return 0;
12097}
12098
Ariel Elior1ab44342013-01-01 05:22:23 +000012099static int bnx2x_init_dev(struct bnx2x *bp, struct pci_dev *pdev,
12100 struct net_device *dev, unsigned long board_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012101{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012102 int rc;
Ariel Eliorc22610d02012-01-26 06:01:47 +000012103 u32 pci_cfg_dword;
Ariel Elior65087cf2012-01-23 07:31:55 +000012104 bool chip_is_e1x = (board_type == BCM57710 ||
12105 board_type == BCM57711 ||
12106 board_type == BCM57711E);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012107
12108 SET_NETDEV_DEV(dev, &pdev->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012109
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012110 bp->dev = dev;
12111 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012112
12113 rc = pci_enable_device(pdev);
12114 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012115 dev_err(&bp->pdev->dev,
12116 "Cannot enable PCI device, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012117 goto err_out;
12118 }
12119
12120 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012121 dev_err(&bp->pdev->dev,
12122 "Cannot find PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012123 rc = -ENODEV;
12124 goto err_out_disable;
12125 }
12126
Ariel Elior1ab44342013-01-01 05:22:23 +000012127 if (IS_PF(bp) && !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
12128 dev_err(&bp->pdev->dev, "Cannot find second PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012129 rc = -ENODEV;
12130 goto err_out_disable;
12131 }
12132
Yaniv Rosner092a5fc2012-12-02 23:56:49 +000012133 pci_read_config_dword(pdev, PCICFG_REVISION_ID_OFFSET, &pci_cfg_dword);
12134 if ((pci_cfg_dword & PCICFG_REVESION_ID_MASK) ==
12135 PCICFG_REVESION_ID_ERROR_VAL) {
12136 pr_err("PCI device error, probably due to fan failure, aborting\n");
12137 rc = -ENODEV;
12138 goto err_out_disable;
12139 }
12140
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012141 if (atomic_read(&pdev->enable_cnt) == 1) {
12142 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
12143 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012144 dev_err(&bp->pdev->dev,
12145 "Cannot obtain PCI resources, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012146 goto err_out_disable;
12147 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012148
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012149 pci_set_master(pdev);
12150 pci_save_state(pdev);
12151 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012152
Ariel Elior1ab44342013-01-01 05:22:23 +000012153 if (IS_PF(bp)) {
Yijing Wangb8a39dd2013-06-18 16:05:39 +080012154 bp->pm_cap = pdev->pm_cap;
Ariel Elior1ab44342013-01-01 05:22:23 +000012155 if (bp->pm_cap == 0) {
12156 dev_err(&bp->pdev->dev,
12157 "Cannot find power management capability, aborting\n");
12158 rc = -EIO;
12159 goto err_out_release;
12160 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012161 }
12162
Jon Mason77c98e62011-06-27 07:45:12 +000012163 if (!pci_is_pcie(pdev)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012164 dev_err(&bp->pdev->dev, "Not PCI Express, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012165 rc = -EIO;
12166 goto err_out_release;
12167 }
12168
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012169 rc = bnx2x_set_coherency_mask(bp);
12170 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012171 goto err_out_release;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012172
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012173 dev->mem_start = pci_resource_start(pdev, 0);
12174 dev->base_addr = dev->mem_start;
12175 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012176
12177 dev->irq = pdev->irq;
12178
Arjan van de Ven275f1652008-10-20 21:42:39 -070012179 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012180 if (!bp->regview) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012181 dev_err(&bp->pdev->dev,
12182 "Cannot map register space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012183 rc = -ENOMEM;
12184 goto err_out_release;
12185 }
12186
Ariel Eliorc22610d02012-01-26 06:01:47 +000012187 /* In E1/E1H use pci device function given by kernel.
12188 * In E2/E3 read physical function from ME register since these chips
12189 * support Physical Device Assignment where kernel BDF maybe arbitrary
12190 * (depending on hypervisor).
12191 */
Yuval Mintz2de67432013-01-23 03:21:43 +000012192 if (chip_is_e1x) {
Ariel Eliorc22610d02012-01-26 06:01:47 +000012193 bp->pf_num = PCI_FUNC(pdev->devfn);
Yuval Mintz2de67432013-01-23 03:21:43 +000012194 } else {
12195 /* chip is E2/3*/
Ariel Eliorc22610d02012-01-26 06:01:47 +000012196 pci_read_config_dword(bp->pdev,
12197 PCICFG_ME_REGISTER, &pci_cfg_dword);
12198 bp->pf_num = (u8)((pci_cfg_dword & ME_REG_ABS_PF_NUM) >>
Yuval Mintz2de67432013-01-23 03:21:43 +000012199 ME_REG_ABS_PF_NUM_SHIFT);
Ariel Eliorc22610d02012-01-26 06:01:47 +000012200 }
Merav Sicron51c1a582012-03-18 10:33:38 +000012201 BNX2X_DEV_INFO("me reg PF num: %d\n", bp->pf_num);
Ariel Eliorc22610d02012-01-26 06:01:47 +000012202
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012203 /* clean indirect addresses */
12204 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
12205 PCICFG_VENDOR_ID_OFFSET);
David S. Miller8decf862011-09-22 03:23:13 -040012206 /*
12207 * Clean the following indirect addresses for all functions since it
David S. Miller823dcd22011-08-20 10:39:12 -070012208 * is not used by the driver.
12209 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012210 if (IS_PF(bp)) {
12211 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0, 0);
12212 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0, 0);
12213 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0, 0);
12214 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0, 0);
David S. Miller8decf862011-09-22 03:23:13 -040012215
Ariel Elior1ab44342013-01-01 05:22:23 +000012216 if (chip_is_e1x) {
12217 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F1, 0);
12218 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F1, 0);
12219 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F1, 0);
12220 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F1, 0);
12221 }
12222
12223 /* Enable internal target-read (in case we are probed after PF
12224 * FLR). Must be done prior to any BAR read access. Only for
12225 * 57712 and up
12226 */
12227 if (!chip_is_e1x)
12228 REG_WR(bp,
12229 PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
David S. Miller8decf862011-09-22 03:23:13 -040012230 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012231
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012232 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012233
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012234 dev->netdev_ops = &bnx2x_netdev_ops;
Ariel Elior005a07ba2013-03-11 05:17:42 +000012235 bnx2x_set_ethtool_ops(bp, dev);
Michał Mirosław66371c42011-04-12 09:38:23 +000012236
Jiri Pirko01789342011-08-16 06:29:00 +000012237 dev->priv_flags |= IFF_UNICAST_FLT;
12238
Michał Mirosław66371c42011-04-12 09:38:23 +000012239 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000012240 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
12241 NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_GRO |
Patrick McHardyf6469682013-04-19 02:04:27 +000012242 NETIF_F_RXHASH | NETIF_F_HW_VLAN_CTAG_TX;
Dmitry Kravkova848ade2013-03-18 06:51:03 +000012243 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkov65bc0cf2013-04-28 08:16:02 +000012244 dev->hw_features |= NETIF_F_GSO_GRE | NETIF_F_GSO_UDP_TUNNEL;
Dmitry Kravkova848ade2013-03-18 06:51:03 +000012245 dev->hw_enc_features =
12246 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
12247 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
Dmitry Kravkov65bc0cf2013-04-28 08:16:02 +000012248 NETIF_F_GSO_GRE | NETIF_F_GSO_UDP_TUNNEL;
Dmitry Kravkova848ade2013-03-18 06:51:03 +000012249 }
Michał Mirosław66371c42011-04-12 09:38:23 +000012250
12251 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
12252 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 | NETIF_F_HIGHDMA;
12253
Patrick McHardyf6469682013-04-19 02:04:27 +000012254 dev->features |= dev->hw_features | NETIF_F_HW_VLAN_CTAG_RX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012255 if (bp->flags & USING_DAC_FLAG)
12256 dev->features |= NETIF_F_HIGHDMA;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012257
Mahesh Bandewar538dd2e2011-05-13 15:08:49 +000012258 /* Add Loopback capability to the device */
12259 dev->hw_features |= NETIF_F_LOOPBACK;
12260
Shmulik Ravid98507672011-02-28 12:19:55 -080012261#ifdef BCM_DCBNL
Shmulik Ravid785b9b12010-12-30 06:27:03 +000012262 dev->dcbnl_ops = &bnx2x_dcbnl_ops;
12263#endif
12264
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012265 /* get_port_hwinfo() will set prtad and mmds properly */
12266 bp->mdio.prtad = MDIO_PRTAD_NONE;
12267 bp->mdio.mmds = 0;
12268 bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
12269 bp->mdio.dev = dev;
12270 bp->mdio.mdio_read = bnx2x_mdio_read;
12271 bp->mdio.mdio_write = bnx2x_mdio_write;
12272
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012273 return 0;
12274
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012275err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012276 if (atomic_read(&pdev->enable_cnt) == 1)
12277 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012278
12279err_out_disable:
12280 pci_disable_device(pdev);
12281 pci_set_drvdata(pdev, NULL);
12282
12283err_out:
12284 return rc;
12285}
12286
Dmitry Kravkovca1ee4b2013-05-27 04:08:27 +000012287static void bnx2x_get_pcie_width_speed(struct bnx2x *bp, int *width,
12288 enum bnx2x_pci_bus_speed *speed)
Eliezer Tamir25047952008-02-28 11:50:16 -080012289{
Dmitry Kravkovca1ee4b2013-05-27 04:08:27 +000012290 u32 link_speed, val = 0;
Eliezer Tamir25047952008-02-28 11:50:16 -080012291
Ariel Elior1ab44342013-01-01 05:22:23 +000012292 pci_read_config_dword(bp->pdev, PCICFG_LINK_CONTROL, &val);
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012293 *width = (val & PCICFG_LINK_WIDTH) >> PCICFG_LINK_WIDTH_SHIFT;
12294
Dmitry Kravkovca1ee4b2013-05-27 04:08:27 +000012295 link_speed = (val & PCICFG_LINK_SPEED) >> PCICFG_LINK_SPEED_SHIFT;
12296
12297 switch (link_speed) {
12298 case 3:
12299 *speed = BNX2X_PCI_LINK_SPEED_8000;
12300 break;
12301 case 2:
12302 *speed = BNX2X_PCI_LINK_SPEED_5000;
12303 break;
12304 default:
12305 *speed = BNX2X_PCI_LINK_SPEED_2500;
12306 }
Eliezer Tamir25047952008-02-28 11:50:16 -080012307}
12308
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000012309static int bnx2x_check_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012310{
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012311 const struct firmware *firmware = bp->firmware;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012312 struct bnx2x_fw_file_hdr *fw_hdr;
12313 struct bnx2x_fw_file_section *sections;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012314 u32 offset, len, num_ops;
Yuval Mintz86564c32013-01-23 03:21:50 +000012315 __be16 *ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012316 int i;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012317 const u8 *fw_ver;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012318
Merav Sicron51c1a582012-03-18 10:33:38 +000012319 if (firmware->size < sizeof(struct bnx2x_fw_file_hdr)) {
12320 BNX2X_ERR("Wrong FW size\n");
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012321 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000012322 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012323
12324 fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
12325 sections = (struct bnx2x_fw_file_section *)fw_hdr;
12326
12327 /* Make sure none of the offsets and sizes make us read beyond
12328 * the end of the firmware data */
12329 for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
12330 offset = be32_to_cpu(sections[i].offset);
12331 len = be32_to_cpu(sections[i].len);
12332 if (offset + len > firmware->size) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012333 BNX2X_ERR("Section %d length is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012334 return -EINVAL;
12335 }
12336 }
12337
12338 /* Likewise for the init_ops offsets */
12339 offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
Yuval Mintz86564c32013-01-23 03:21:50 +000012340 ops_offsets = (__force __be16 *)(firmware->data + offset);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012341 num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
12342
12343 for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
12344 if (be16_to_cpu(ops_offsets[i]) > num_ops) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012345 BNX2X_ERR("Section offset %d is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012346 return -EINVAL;
12347 }
12348 }
12349
12350 /* Check FW version */
12351 offset = be32_to_cpu(fw_hdr->fw_version.offset);
12352 fw_ver = firmware->data + offset;
12353 if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
12354 (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
12355 (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
12356 (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012357 BNX2X_ERR("Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
12358 fw_ver[0], fw_ver[1], fw_ver[2], fw_ver[3],
12359 BCM_5710_FW_MAJOR_VERSION,
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012360 BCM_5710_FW_MINOR_VERSION,
12361 BCM_5710_FW_REVISION_VERSION,
12362 BCM_5710_FW_ENGINEERING_VERSION);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012363 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012364 }
12365
12366 return 0;
12367}
12368
Eric Dumazet1191cb82012-04-27 21:39:21 +000012369static void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012370{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012371 const __be32 *source = (const __be32 *)_source;
12372 u32 *target = (u32 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012373 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012374
12375 for (i = 0; i < n/4; i++)
12376 target[i] = be32_to_cpu(source[i]);
12377}
12378
12379/*
12380 Ops array is stored in the following format:
12381 {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
12382 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012383static void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012384{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012385 const __be32 *source = (const __be32 *)_source;
12386 struct raw_op *target = (struct raw_op *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012387 u32 i, j, tmp;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012388
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012389 for (i = 0, j = 0; i < n/8; i++, j += 2) {
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012390 tmp = be32_to_cpu(source[j]);
12391 target[i].op = (tmp >> 24) & 0xff;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012392 target[i].offset = tmp & 0xffffff;
12393 target[i].raw_data = be32_to_cpu(source[j + 1]);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012394 }
12395}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012396
Ben Hutchings1aa8b472012-07-10 10:56:59 +000012397/* IRO array is stored in the following format:
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012398 * {base(24bit), m1(16bit), m2(16bit), m3(16bit), size(16bit) }
12399 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012400static void bnx2x_prep_iro(const u8 *_source, u8 *_target, u32 n)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012401{
12402 const __be32 *source = (const __be32 *)_source;
12403 struct iro *target = (struct iro *)_target;
12404 u32 i, j, tmp;
12405
12406 for (i = 0, j = 0; i < n/sizeof(struct iro); i++) {
12407 target[i].base = be32_to_cpu(source[j]);
12408 j++;
12409 tmp = be32_to_cpu(source[j]);
12410 target[i].m1 = (tmp >> 16) & 0xffff;
12411 target[i].m2 = tmp & 0xffff;
12412 j++;
12413 tmp = be32_to_cpu(source[j]);
12414 target[i].m3 = (tmp >> 16) & 0xffff;
12415 target[i].size = tmp & 0xffff;
12416 j++;
12417 }
12418}
12419
Eric Dumazet1191cb82012-04-27 21:39:21 +000012420static void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012421{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012422 const __be16 *source = (const __be16 *)_source;
12423 u16 *target = (u16 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012424 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012425
12426 for (i = 0; i < n/2; i++)
12427 target[i] = be16_to_cpu(source[i]);
12428}
12429
Joe Perches7995c642010-02-17 15:01:52 +000012430#define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
12431do { \
12432 u32 len = be32_to_cpu(fw_hdr->arr.len); \
12433 bp->arr = kmalloc(len, GFP_KERNEL); \
Joe Perchese404dec2012-01-29 12:56:23 +000012434 if (!bp->arr) \
Joe Perches7995c642010-02-17 15:01:52 +000012435 goto lbl; \
Joe Perches7995c642010-02-17 15:01:52 +000012436 func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
12437 (u8 *)bp->arr, len); \
12438} while (0)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012439
Yuval Mintz3b603062012-03-18 10:33:39 +000012440static int bnx2x_init_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012441{
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012442 const char *fw_file_name;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012443 struct bnx2x_fw_file_hdr *fw_hdr;
Ben Hutchings45229b42009-11-07 11:53:39 +000012444 int rc;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012445
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012446 if (bp->firmware)
12447 return 0;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012448
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012449 if (CHIP_IS_E1(bp))
12450 fw_file_name = FW_FILE_NAME_E1;
12451 else if (CHIP_IS_E1H(bp))
12452 fw_file_name = FW_FILE_NAME_E1H;
12453 else if (!CHIP_IS_E1x(bp))
12454 fw_file_name = FW_FILE_NAME_E2;
12455 else {
12456 BNX2X_ERR("Unsupported chip revision\n");
12457 return -EINVAL;
12458 }
12459 BNX2X_DEV_INFO("Loading %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012460
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012461 rc = request_firmware(&bp->firmware, fw_file_name, &bp->pdev->dev);
12462 if (rc) {
12463 BNX2X_ERR("Can't load firmware file %s\n",
12464 fw_file_name);
12465 goto request_firmware_exit;
12466 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012467
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012468 rc = bnx2x_check_firmware(bp);
12469 if (rc) {
12470 BNX2X_ERR("Corrupt firmware file %s\n", fw_file_name);
12471 goto request_firmware_exit;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012472 }
12473
12474 fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
12475
12476 /* Initialize the pointers to the init arrays */
12477 /* Blob */
12478 BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
12479
12480 /* Opcodes */
12481 BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
12482
12483 /* Offsets */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012484 BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
12485 be16_to_cpu_n);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012486
12487 /* STORMs firmware */
Eilon Greenstein573f2032009-08-12 08:24:14 +000012488 INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12489 be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
12490 INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
12491 be32_to_cpu(fw_hdr->tsem_pram_data.offset);
12492 INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12493 be32_to_cpu(fw_hdr->usem_int_table_data.offset);
12494 INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
12495 be32_to_cpu(fw_hdr->usem_pram_data.offset);
12496 INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12497 be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
12498 INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
12499 be32_to_cpu(fw_hdr->xsem_pram_data.offset);
12500 INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12501 be32_to_cpu(fw_hdr->csem_int_table_data.offset);
12502 INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
12503 be32_to_cpu(fw_hdr->csem_pram_data.offset);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012504 /* IRO */
12505 BNX2X_ALLOC_AND_SET(iro_arr, iro_alloc_err, bnx2x_prep_iro);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012506
12507 return 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012508
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012509iro_alloc_err:
12510 kfree(bp->init_ops_offsets);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012511init_offsets_alloc_err:
12512 kfree(bp->init_ops);
12513init_ops_alloc_err:
12514 kfree(bp->init_data);
12515request_firmware_exit:
12516 release_firmware(bp->firmware);
Michal Schmidt127d0a12012-03-15 14:08:28 +000012517 bp->firmware = NULL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012518
12519 return rc;
12520}
12521
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012522static void bnx2x_release_firmware(struct bnx2x *bp)
12523{
12524 kfree(bp->init_ops_offsets);
12525 kfree(bp->init_ops);
12526 kfree(bp->init_data);
12527 release_firmware(bp->firmware);
Dmitry Kravkoveb2afd42011-11-15 12:07:33 +000012528 bp->firmware = NULL;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012529}
12530
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012531static struct bnx2x_func_sp_drv_ops bnx2x_func_sp_drv = {
12532 .init_hw_cmn_chip = bnx2x_init_hw_common_chip,
12533 .init_hw_cmn = bnx2x_init_hw_common,
12534 .init_hw_port = bnx2x_init_hw_port,
12535 .init_hw_func = bnx2x_init_hw_func,
12536
12537 .reset_hw_cmn = bnx2x_reset_common,
12538 .reset_hw_port = bnx2x_reset_port,
12539 .reset_hw_func = bnx2x_reset_func,
12540
12541 .gunzip_init = bnx2x_gunzip_init,
12542 .gunzip_end = bnx2x_gunzip_end,
12543
12544 .init_fw = bnx2x_init_firmware,
12545 .release_fw = bnx2x_release_firmware,
12546};
12547
12548void bnx2x__init_func_obj(struct bnx2x *bp)
12549{
12550 /* Prepare DMAE related driver resources */
12551 bnx2x_setup_dmae(bp);
12552
12553 bnx2x_init_func_obj(bp, &bp->func_obj,
12554 bnx2x_sp(bp, func_rdata),
12555 bnx2x_sp_mapping(bp, func_rdata),
Barak Witkowskia3348722012-04-23 03:04:46 +000012556 bnx2x_sp(bp, func_afex_rdata),
12557 bnx2x_sp_mapping(bp, func_afex_rdata),
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012558 &bnx2x_func_sp_drv);
12559}
12560
12561/* must be called after sriov-enable */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012562static int bnx2x_set_qm_cid_count(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012563{
Merav Sicron37ae41a2012-06-19 07:48:27 +000012564 int cid_count = BNX2X_L2_MAX_CID(bp);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012565
Ariel Elior290ca2b2013-01-01 05:22:31 +000012566 if (IS_SRIOV(bp))
12567 cid_count += BNX2X_VF_CIDS;
12568
Merav Sicron55c11942012-11-07 00:45:48 +000012569 if (CNIC_SUPPORT(bp))
12570 cid_count += CNIC_CID_MAX;
Ariel Elior290ca2b2013-01-01 05:22:31 +000012571
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012572 return roundup(cid_count, QM_CID_ROUND);
12573}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000012574
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012575/**
Ariel Elior6383c0b2011-07-14 08:31:57 +000012576 * bnx2x_get_num_none_def_sbs - return the number of none default SBs
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012577 *
12578 * @dev: pci device
12579 *
12580 */
Ariel Elior60cad4e2013-09-04 14:09:22 +030012581static int bnx2x_get_num_non_def_sbs(struct pci_dev *pdev, int cnic_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012582{
Yijing Wangae2104b2013-08-08 21:02:36 +080012583 int index;
Ariel Elior1ab44342013-01-01 05:22:23 +000012584 u16 control = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012585
Ariel Elior6383c0b2011-07-14 08:31:57 +000012586 /*
12587 * If MSI-X is not supported - return number of SBs needed to support
12588 * one fast path queue: one FP queue + SB for CNIC
12589 */
Yijing Wangae2104b2013-08-08 21:02:36 +080012590 if (!pdev->msix_cap) {
Ariel Elior1ab44342013-01-01 05:22:23 +000012591 dev_info(&pdev->dev, "no msix capability found\n");
Merav Sicron55c11942012-11-07 00:45:48 +000012592 return 1 + cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000012593 }
12594 dev_info(&pdev->dev, "msix capability found\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +000012595
12596 /*
12597 * The value in the PCI configuration space is the index of the last
12598 * entry, namely one less than the actual size of the table, which is
12599 * exactly what we want to return from this function: number of all SBs
12600 * without the default SB.
Ariel Elior1ab44342013-01-01 05:22:23 +000012601 * For VFs there is no default SB, then we return (index+1).
Ariel Elior6383c0b2011-07-14 08:31:57 +000012602 */
Yijing Wangae2104b2013-08-08 21:02:36 +080012603 pci_read_config_word(pdev, pdev->msix_cap + PCI_MSI_FLAGS, &control);
Ariel Elior1ab44342013-01-01 05:22:23 +000012604
12605 index = control & PCI_MSIX_FLAGS_QSIZE;
12606
Ariel Elior60cad4e2013-09-04 14:09:22 +030012607 return index;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012608}
12609
Ariel Elior1ab44342013-01-01 05:22:23 +000012610static int set_max_cos_est(int chip_id)
12611{
12612 switch (chip_id) {
12613 case BCM57710:
12614 case BCM57711:
12615 case BCM57711E:
12616 return BNX2X_MULTI_TX_COS_E1X;
12617 case BCM57712:
12618 case BCM57712_MF:
12619 case BCM57712_VF:
12620 return BNX2X_MULTI_TX_COS_E2_E3A0;
12621 case BCM57800:
12622 case BCM57800_MF:
12623 case BCM57800_VF:
12624 case BCM57810:
12625 case BCM57810_MF:
12626 case BCM57840_4_10:
12627 case BCM57840_2_20:
12628 case BCM57840_O:
12629 case BCM57840_MFO:
12630 case BCM57810_VF:
12631 case BCM57840_MF:
12632 case BCM57840_VF:
12633 case BCM57811:
12634 case BCM57811_MF:
12635 case BCM57811_VF:
12636 return BNX2X_MULTI_TX_COS_E3B0;
12637 return 1;
12638 default:
12639 pr_err("Unknown board_type (%d), aborting\n", chip_id);
12640 return -ENODEV;
12641 }
12642}
Michael Chan4bd9b0ff2012-12-06 10:33:12 +000012643
Ariel Elior1ab44342013-01-01 05:22:23 +000012644static int set_is_vf(int chip_id)
12645{
12646 switch (chip_id) {
12647 case BCM57712_VF:
12648 case BCM57800_VF:
12649 case BCM57810_VF:
12650 case BCM57840_VF:
12651 case BCM57811_VF:
12652 return true;
12653 default:
12654 return false;
12655 }
12656}
12657
12658struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev);
12659
12660static int bnx2x_init_one(struct pci_dev *pdev,
12661 const struct pci_device_id *ent)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012662{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012663 struct net_device *dev = NULL;
12664 struct bnx2x *bp;
Dmitry Kravkovca1ee4b2013-05-27 04:08:27 +000012665 int pcie_width;
12666 enum bnx2x_pci_bus_speed pcie_speed;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012667 int rc, max_non_def_sbs;
Merav Sicron65565882012-06-19 07:48:26 +000012668 int rx_count, tx_count, rss_count, doorbell_size;
Ariel Elior1ab44342013-01-01 05:22:23 +000012669 int max_cos_est;
12670 bool is_vf;
Merav Sicron55c11942012-11-07 00:45:48 +000012671 int cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000012672
12673 /* An estimated maximum supported CoS number according to the chip
Ariel Elior6383c0b2011-07-14 08:31:57 +000012674 * version.
12675 * We will try to roughly estimate the maximum number of CoSes this chip
12676 * may support in order to minimize the memory allocated for Tx
12677 * netdev_queue's. This number will be accurately calculated during the
12678 * initialization of bp->max_cos based on the chip versions AND chip
12679 * revision in the bnx2x_init_bp().
12680 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012681 max_cos_est = set_max_cos_est(ent->driver_data);
12682 if (max_cos_est < 0)
12683 return max_cos_est;
12684 is_vf = set_is_vf(ent->driver_data);
12685 cnic_cnt = is_vf ? 0 : 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012686
Ariel Elior60cad4e2013-09-04 14:09:22 +030012687 max_non_def_sbs = bnx2x_get_num_non_def_sbs(pdev, cnic_cnt);
12688
12689 /* add another SB for VF as it has no default SB */
12690 max_non_def_sbs += is_vf ? 1 : 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012691
12692 /* Maximum number of RSS queues: one IGU SB goes to CNIC */
Ariel Elior60cad4e2013-09-04 14:09:22 +030012693 rss_count = max_non_def_sbs - cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000012694
12695 if (rss_count < 1)
12696 return -EINVAL;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012697
12698 /* Maximum number of netdev Rx queues: RSS + FCoE L2 */
Merav Sicron55c11942012-11-07 00:45:48 +000012699 rx_count = rss_count + cnic_cnt;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012700
Ariel Elior1ab44342013-01-01 05:22:23 +000012701 /* Maximum number of netdev Tx queues:
Merav Sicron37ae41a2012-06-19 07:48:27 +000012702 * Maximum TSS queues * Maximum supported number of CoS + FCoE L2
Ariel Elior6383c0b2011-07-14 08:31:57 +000012703 */
Merav Sicron55c11942012-11-07 00:45:48 +000012704 tx_count = rss_count * max_cos_est + cnic_cnt;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000012705
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012706 /* dev zeroed in init_etherdev */
Ariel Elior6383c0b2011-07-14 08:31:57 +000012707 dev = alloc_etherdev_mqs(sizeof(*bp), tx_count, rx_count);
Joe Perches41de8d42012-01-29 13:47:52 +000012708 if (!dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012709 return -ENOMEM;
12710
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012711 bp = netdev_priv(dev);
Ariel Elior6383c0b2011-07-14 08:31:57 +000012712
Ariel Elior1ab44342013-01-01 05:22:23 +000012713 bp->flags = 0;
12714 if (is_vf)
12715 bp->flags |= IS_VF_FLAG;
12716
Ariel Elior6383c0b2011-07-14 08:31:57 +000012717 bp->igu_sb_cnt = max_non_def_sbs;
Ariel Elior1ab44342013-01-01 05:22:23 +000012718 bp->igu_base_addr = IS_VF(bp) ? PXP_VF_ADDR_IGU_START : BAR_IGU_INTMEM;
Joe Perches7995c642010-02-17 15:01:52 +000012719 bp->msg_enable = debug;
Merav Sicron55c11942012-11-07 00:45:48 +000012720 bp->cnic_support = cnic_cnt;
Michael Chan4bd9b0ff2012-12-06 10:33:12 +000012721 bp->cnic_probe = bnx2x_cnic_probe;
Merav Sicron55c11942012-11-07 00:45:48 +000012722
Eilon Greensteindf4770de2009-08-12 08:23:28 +000012723 pci_set_drvdata(pdev, dev);
12724
Ariel Elior1ab44342013-01-01 05:22:23 +000012725 rc = bnx2x_init_dev(bp, pdev, dev, ent->driver_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012726 if (rc < 0) {
12727 free_netdev(dev);
12728 return rc;
12729 }
12730
Ariel Elior1ab44342013-01-01 05:22:23 +000012731 BNX2X_DEV_INFO("This is a %s function\n",
12732 IS_PF(bp) ? "physical" : "virtual");
Merav Sicron55c11942012-11-07 00:45:48 +000012733 BNX2X_DEV_INFO("Cnic support is %s\n", CNIC_SUPPORT(bp) ? "on" : "off");
Ariel Elior1ab44342013-01-01 05:22:23 +000012734 BNX2X_DEV_INFO("Max num of status blocks %d\n", max_non_def_sbs);
Merav Sicron60aa0502012-06-19 07:48:29 +000012735 BNX2X_DEV_INFO("Allocated netdev with %d tx and %d rx queues\n",
Yuval Mintz2de67432013-01-23 03:21:43 +000012736 tx_count, rx_count);
Merav Sicron60aa0502012-06-19 07:48:29 +000012737
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012738 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000012739 if (rc)
12740 goto init_one_exit;
12741
Ariel Elior1ab44342013-01-01 05:22:23 +000012742 /* Map doorbells here as we need the real value of bp->max_cos which
12743 * is initialized in bnx2x_init_bp() to determine the number of
12744 * l2 connections.
Ariel Elior6383c0b2011-07-14 08:31:57 +000012745 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012746 if (IS_VF(bp)) {
Dmitry Kravkov1d6f3cd2013-03-27 01:05:17 +000012747 bp->doorbells = bnx2x_vf_doorbells(bp);
Ariel Elior64112802013-01-07 00:50:23 +000012748 rc = bnx2x_vf_pci_alloc(bp);
12749 if (rc)
12750 goto init_one_exit;
Ariel Elior1ab44342013-01-01 05:22:23 +000012751 } else {
12752 doorbell_size = BNX2X_L2_MAX_CID(bp) * (1 << BNX2X_DB_SHIFT);
12753 if (doorbell_size > pci_resource_len(pdev, 2)) {
12754 dev_err(&bp->pdev->dev,
12755 "Cannot map doorbells, bar size too small, aborting\n");
12756 rc = -ENOMEM;
12757 goto init_one_exit;
12758 }
12759 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
12760 doorbell_size);
Merav Sicron37ae41a2012-06-19 07:48:27 +000012761 }
Ariel Elior6383c0b2011-07-14 08:31:57 +000012762 if (!bp->doorbells) {
12763 dev_err(&bp->pdev->dev,
12764 "Cannot map doorbell space, aborting\n");
12765 rc = -ENOMEM;
12766 goto init_one_exit;
12767 }
12768
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000012769 if (IS_VF(bp)) {
12770 rc = bnx2x_vfpf_acquire(bp, tx_count, rx_count);
12771 if (rc)
12772 goto init_one_exit;
12773 }
12774
Ariel Elior3c76fef2013-03-11 05:17:46 +000012775 /* Enable SRIOV if capability found in configuration space */
12776 rc = bnx2x_iov_init_one(bp, int_mode, BNX2X_MAX_NUM_OF_VFS);
Ariel Elior290ca2b2013-01-01 05:22:31 +000012777 if (rc)
12778 goto init_one_exit;
12779
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012780 /* calc qm_cid_count */
Ariel Elior6383c0b2011-07-14 08:31:57 +000012781 bp->qm_cid_count = bnx2x_set_qm_cid_count(bp);
Ariel Elior1ab44342013-01-01 05:22:23 +000012782 BNX2X_DEV_INFO("qm_cid_count %d\n", bp->qm_cid_count);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012783
Merav Sicron55c11942012-11-07 00:45:48 +000012784 /* disable FCOE L2 queue for E1x*/
Dmitry Kravkov62ac0dc2011-11-13 04:34:21 +000012785 if (CHIP_IS_E1x(bp))
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012786 bp->flags |= NO_FCOE_FLAG;
12787
Merav Sicron0e8d2ec2012-06-19 07:48:30 +000012788 /* Set bp->num_queues for MSI-X mode*/
12789 bnx2x_set_num_queues(bp);
12790
Lucas De Marchi25985ed2011-03-30 22:57:33 -030012791 /* Configure interrupt mode: try to enable MSI-X/MSI if
Merav Sicron0e8d2ec2012-06-19 07:48:30 +000012792 * needed.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012793 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012794 rc = bnx2x_set_int_mode(bp);
12795 if (rc) {
12796 dev_err(&pdev->dev, "Cannot set interrupts\n");
12797 goto init_one_exit;
12798 }
Yuval Mintz04c46732013-01-23 03:21:46 +000012799 BNX2X_DEV_INFO("set interrupts successfully\n");
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012800
Ariel Elior1ab44342013-01-01 05:22:23 +000012801 /* register the net device */
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080012802 rc = register_netdev(dev);
12803 if (rc) {
12804 dev_err(&pdev->dev, "Cannot register net device\n");
12805 goto init_one_exit;
12806 }
Ariel Elior1ab44342013-01-01 05:22:23 +000012807 BNX2X_DEV_INFO("device name after netdev register %s\n", dev->name);
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080012808
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012809 if (!NO_FCOE(bp)) {
12810 /* Add storage MAC address */
12811 rtnl_lock();
12812 dev_addr_add(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
12813 rtnl_unlock();
12814 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012815
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012816 bnx2x_get_pcie_width_speed(bp, &pcie_width, &pcie_speed);
Ariel Elior1ab44342013-01-01 05:22:23 +000012817 BNX2X_DEV_INFO("got pcie width %d and speed %d\n",
12818 pcie_width, pcie_speed);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012819
Dmitry Kravkovca1ee4b2013-05-27 04:08:27 +000012820 BNX2X_DEV_INFO("%s (%c%d) PCI-E x%d %s found at mem %lx, IRQ %d, node addr %pM\n",
12821 board_info[ent->driver_data].name,
12822 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
12823 pcie_width,
12824 pcie_speed == BNX2X_PCI_LINK_SPEED_2500 ? "2.5GHz" :
12825 pcie_speed == BNX2X_PCI_LINK_SPEED_5000 ? "5.0GHz" :
12826 pcie_speed == BNX2X_PCI_LINK_SPEED_8000 ? "8.0GHz" :
12827 "Unknown",
12828 dev->base_addr, bp->pdev->irq, dev->dev_addr);
Eilon Greensteinc0162012009-03-02 08:01:05 +000012829
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012830 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012831
12832init_one_exit:
12833 if (bp->regview)
12834 iounmap(bp->regview);
12835
Ariel Elior1ab44342013-01-01 05:22:23 +000012836 if (IS_PF(bp) && bp->doorbells)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012837 iounmap(bp->doorbells);
12838
12839 free_netdev(dev);
12840
12841 if (atomic_read(&pdev->enable_cnt) == 1)
12842 pci_release_regions(pdev);
12843
12844 pci_disable_device(pdev);
12845 pci_set_drvdata(pdev, NULL);
12846
12847 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012848}
12849
Yuval Mintzb030ed22013-05-27 04:08:30 +000012850static void __bnx2x_remove(struct pci_dev *pdev,
12851 struct net_device *dev,
12852 struct bnx2x *bp,
12853 bool remove_netdev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012854{
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012855 /* Delete storage MAC address */
12856 if (!NO_FCOE(bp)) {
12857 rtnl_lock();
12858 dev_addr_del(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
12859 rtnl_unlock();
12860 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012861
Shmulik Ravid98507672011-02-28 12:19:55 -080012862#ifdef BCM_DCBNL
12863 /* Delete app tlvs from dcbnl */
12864 bnx2x_dcbnl_update_applist(bp, true);
12865#endif
12866
Barak Witkowskya6d3a5b2013-08-13 02:25:02 +030012867 if (IS_PF(bp) &&
12868 !BP_NOMCP(bp) &&
12869 (bp->flags & BC_SUPPORTS_RMMOD_CMD))
12870 bnx2x_fw_command(bp, DRV_MSG_CODE_RMMOD, 0);
12871
Yuval Mintzb030ed22013-05-27 04:08:30 +000012872 /* Close the interface - either directly or implicitly */
12873 if (remove_netdev) {
12874 unregister_netdev(dev);
12875 } else {
12876 rtnl_lock();
Yuval Mintz6ef5a922013-08-13 02:25:03 +030012877 dev_close(dev);
Yuval Mintzb030ed22013-05-27 04:08:30 +000012878 rtnl_unlock();
12879 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012880
Ariel Elior78c3bcc2013-06-20 17:39:08 +030012881 bnx2x_iov_remove_one(bp);
12882
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000012883 /* Power on: we can't let PCI layer write to us while we are in D3 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012884 if (IS_PF(bp))
12885 bnx2x_set_power_state(bp, PCI_D0);
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000012886
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012887 /* Disable MSI/MSI-X */
12888 bnx2x_disable_msi(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000012889
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000012890 /* Power off */
Ariel Elior1ab44342013-01-01 05:22:23 +000012891 if (IS_PF(bp))
12892 bnx2x_set_power_state(bp, PCI_D3hot);
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000012893
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012894 /* Make sure RESET task is not scheduled before continuing */
Ariel Elior7be08a72011-07-14 08:31:19 +000012895 cancel_delayed_work_sync(&bp->sp_rtnl_task);
Ariel Elior290ca2b2013-01-01 05:22:31 +000012896
Ariel Elior4513f922013-01-01 05:22:25 +000012897 /* send message via vfpf channel to release the resources of this vf */
12898 if (IS_VF(bp))
12899 bnx2x_vfpf_release(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012900
Yuval Mintzb030ed22013-05-27 04:08:30 +000012901 /* Assumes no further PCIe PM changes will occur */
12902 if (system_state == SYSTEM_POWER_OFF) {
12903 pci_wake_from_d3(pdev, bp->wol);
12904 pci_set_power_state(pdev, PCI_D3hot);
12905 }
12906
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012907 if (bp->regview)
12908 iounmap(bp->regview);
12909
Ariel Elior1ab44342013-01-01 05:22:23 +000012910 /* for vf doorbells are part of the regview and were unmapped along with
12911 * it. FW is only loaded by PF.
12912 */
12913 if (IS_PF(bp)) {
12914 if (bp->doorbells)
12915 iounmap(bp->doorbells);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012916
Ariel Elior1ab44342013-01-01 05:22:23 +000012917 bnx2x_release_firmware(bp);
12918 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012919 bnx2x_free_mem_bp(bp);
12920
Yuval Mintzb030ed22013-05-27 04:08:30 +000012921 if (remove_netdev)
12922 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012923
12924 if (atomic_read(&pdev->enable_cnt) == 1)
12925 pci_release_regions(pdev);
12926
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012927 pci_disable_device(pdev);
12928 pci_set_drvdata(pdev, NULL);
12929}
12930
Yuval Mintzb030ed22013-05-27 04:08:30 +000012931static void bnx2x_remove_one(struct pci_dev *pdev)
12932{
12933 struct net_device *dev = pci_get_drvdata(pdev);
12934 struct bnx2x *bp;
12935
12936 if (!dev) {
12937 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
12938 return;
12939 }
12940 bp = netdev_priv(dev);
12941
12942 __bnx2x_remove(pdev, dev, bp, true);
12943}
12944
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012945static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
12946{
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000012947 bp->state = BNX2X_STATE_CLOSING_WAIT4_HALT;
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012948
12949 bp->rx_mode = BNX2X_RX_MODE_NONE;
12950
Merav Sicron55c11942012-11-07 00:45:48 +000012951 if (CNIC_LOADED(bp))
12952 bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD);
12953
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012954 /* Stop Tx */
12955 bnx2x_tx_disable(bp);
Merav Sicron26614ba2012-08-27 03:26:19 +000012956 /* Delete all NAPI objects */
12957 bnx2x_del_all_napi(bp);
Merav Sicron55c11942012-11-07 00:45:48 +000012958 if (CNIC_LOADED(bp))
12959 bnx2x_del_all_napi_cnic(bp);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000012960 netdev_reset_tc(bp->dev);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012961
12962 del_timer_sync(&bp->timer);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000012963 cancel_delayed_work(&bp->sp_task);
12964 cancel_delayed_work(&bp->period_task);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012965
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000012966 spin_lock_bh(&bp->stats_lock);
12967 bp->stats_state = STATS_STATE_DISABLED;
12968 spin_unlock_bh(&bp->stats_lock);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012969
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000012970 bnx2x_save_statistics(bp);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012971
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012972 netif_carrier_off(bp->dev);
12973
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012974 return 0;
12975}
12976
Wendy Xiong493adb12008-06-23 20:36:22 -070012977/**
12978 * bnx2x_io_error_detected - called when PCI error is detected
12979 * @pdev: Pointer to PCI device
12980 * @state: The current pci connection state
12981 *
12982 * This function is called after a PCI bus error affecting
12983 * this device has been detected.
12984 */
12985static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
12986 pci_channel_state_t state)
12987{
12988 struct net_device *dev = pci_get_drvdata(pdev);
12989 struct bnx2x *bp = netdev_priv(dev);
12990
12991 rtnl_lock();
12992
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000012993 BNX2X_ERR("IO error detected\n");
12994
Wendy Xiong493adb12008-06-23 20:36:22 -070012995 netif_device_detach(dev);
12996
Dean Nelson07ce50e42009-07-31 09:13:25 +000012997 if (state == pci_channel_io_perm_failure) {
12998 rtnl_unlock();
12999 return PCI_ERS_RESULT_DISCONNECT;
13000 }
13001
Wendy Xiong493adb12008-06-23 20:36:22 -070013002 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013003 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -070013004
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013005 bnx2x_prev_path_mark_eeh(bp);
13006
Wendy Xiong493adb12008-06-23 20:36:22 -070013007 pci_disable_device(pdev);
13008
13009 rtnl_unlock();
13010
13011 /* Request a slot reset */
13012 return PCI_ERS_RESULT_NEED_RESET;
13013}
13014
13015/**
13016 * bnx2x_io_slot_reset - called after the PCI bus has been reset
13017 * @pdev: Pointer to PCI device
13018 *
13019 * Restart the card from scratch, as if from a cold-boot.
13020 */
13021static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
13022{
13023 struct net_device *dev = pci_get_drvdata(pdev);
13024 struct bnx2x *bp = netdev_priv(dev);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013025 int i;
Wendy Xiong493adb12008-06-23 20:36:22 -070013026
13027 rtnl_lock();
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013028 BNX2X_ERR("IO slot reset initializing...\n");
Wendy Xiong493adb12008-06-23 20:36:22 -070013029 if (pci_enable_device(pdev)) {
13030 dev_err(&pdev->dev,
13031 "Cannot re-enable PCI device after reset\n");
13032 rtnl_unlock();
13033 return PCI_ERS_RESULT_DISCONNECT;
13034 }
13035
13036 pci_set_master(pdev);
13037 pci_restore_state(pdev);
Yuval Mintz70632d02013-04-24 01:45:02 +000013038 pci_save_state(pdev);
Wendy Xiong493adb12008-06-23 20:36:22 -070013039
13040 if (netif_running(dev))
13041 bnx2x_set_power_state(bp, PCI_D0);
13042
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013043 if (netif_running(dev)) {
13044 BNX2X_ERR("IO slot reset --> driver unload\n");
Yuval Mintze68072e2013-05-22 21:21:51 +000013045
13046 /* MCP should have been reset; Need to wait for validity */
13047 bnx2x_init_shmem(bp);
13048
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013049 if (IS_PF(bp) && SHMEM2_HAS(bp, drv_capabilities_flag)) {
13050 u32 v;
13051
13052 v = SHMEM2_RD(bp,
13053 drv_capabilities_flag[BP_FW_MB_IDX(bp)]);
13054 SHMEM2_WR(bp, drv_capabilities_flag[BP_FW_MB_IDX(bp)],
13055 v & ~DRV_FLAGS_CAPABILITIES_LOADED_L2);
13056 }
13057 bnx2x_drain_tx_queues(bp);
13058 bnx2x_send_unload_req(bp, UNLOAD_RECOVERY);
13059 bnx2x_netif_stop(bp, 1);
13060 bnx2x_free_irq(bp);
13061
13062 /* Report UNLOAD_DONE to MCP */
13063 bnx2x_send_unload_done(bp, true);
13064
13065 bp->sp_state = 0;
13066 bp->port.pmf = 0;
13067
13068 bnx2x_prev_unload(bp);
13069
Yuval Mintz16a5fd92013-06-02 00:06:18 +000013070 /* We should have reseted the engine, so It's fair to
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013071 * assume the FW will no longer write to the bnx2x driver.
13072 */
13073 bnx2x_squeeze_objects(bp);
13074 bnx2x_free_skbs(bp);
13075 for_each_rx_queue(bp, i)
13076 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
13077 bnx2x_free_fp_mem(bp);
13078 bnx2x_free_mem(bp);
13079
13080 bp->state = BNX2X_STATE_CLOSED;
13081 }
13082
Wendy Xiong493adb12008-06-23 20:36:22 -070013083 rtnl_unlock();
13084
13085 return PCI_ERS_RESULT_RECOVERED;
13086}
13087
13088/**
13089 * bnx2x_io_resume - called when traffic can start flowing again
13090 * @pdev: Pointer to PCI device
13091 *
13092 * This callback is called when the error recovery driver tells us that
13093 * its OK to resume normal operation.
13094 */
13095static void bnx2x_io_resume(struct pci_dev *pdev)
13096{
13097 struct net_device *dev = pci_get_drvdata(pdev);
13098 struct bnx2x *bp = netdev_priv(dev);
13099
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013100 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
Merav Sicron51c1a582012-03-18 10:33:38 +000013101 netdev_err(bp->dev, "Handling parity error recovery. Try again later\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013102 return;
13103 }
13104
Wendy Xiong493adb12008-06-23 20:36:22 -070013105 rtnl_lock();
13106
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013107 bp->fw_seq = SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
13108 DRV_MSG_SEQ_NUMBER_MASK;
13109
Wendy Xiong493adb12008-06-23 20:36:22 -070013110 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013111 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070013112
13113 netif_device_attach(dev);
13114
13115 rtnl_unlock();
13116}
13117
Stephen Hemminger3646f0e2012-09-07 09:33:15 -070013118static const struct pci_error_handlers bnx2x_err_handler = {
Wendy Xiong493adb12008-06-23 20:36:22 -070013119 .error_detected = bnx2x_io_error_detected,
Eilon Greenstein356e2382009-02-12 08:38:32 +000013120 .slot_reset = bnx2x_io_slot_reset,
13121 .resume = bnx2x_io_resume,
Wendy Xiong493adb12008-06-23 20:36:22 -070013122};
13123
Yuval Mintzb030ed22013-05-27 04:08:30 +000013124static void bnx2x_shutdown(struct pci_dev *pdev)
13125{
13126 struct net_device *dev = pci_get_drvdata(pdev);
13127 struct bnx2x *bp;
13128
13129 if (!dev)
13130 return;
13131
13132 bp = netdev_priv(dev);
13133 if (!bp)
13134 return;
13135
13136 rtnl_lock();
13137 netif_device_detach(dev);
13138 rtnl_unlock();
13139
13140 /* Don't remove the netdevice, as there are scenarios which will cause
13141 * the kernel to hang, e.g., when trying to remove bnx2i while the
13142 * rootfs is mounted from SAN.
13143 */
13144 __bnx2x_remove(pdev, dev, bp, false);
13145}
13146
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013147static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070013148 .name = DRV_MODULE_NAME,
13149 .id_table = bnx2x_pci_tbl,
13150 .probe = bnx2x_init_one,
Bill Pemberton0329aba2012-12-03 09:24:24 -050013151 .remove = bnx2x_remove_one,
Wendy Xiong493adb12008-06-23 20:36:22 -070013152 .suspend = bnx2x_suspend,
13153 .resume = bnx2x_resume,
13154 .err_handler = &bnx2x_err_handler,
Ariel Elior3c76fef2013-03-11 05:17:46 +000013155#ifdef CONFIG_BNX2X_SRIOV
13156 .sriov_configure = bnx2x_sriov_configure,
13157#endif
Yuval Mintzb030ed22013-05-27 04:08:30 +000013158 .shutdown = bnx2x_shutdown,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013159};
13160
13161static int __init bnx2x_init(void)
13162{
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013163 int ret;
13164
Joe Perches7995c642010-02-17 15:01:52 +000013165 pr_info("%s", version);
Eilon Greenstein938cf542009-08-12 08:23:37 +000013166
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013167 bnx2x_wq = create_singlethread_workqueue("bnx2x");
13168 if (bnx2x_wq == NULL) {
Joe Perches7995c642010-02-17 15:01:52 +000013169 pr_err("Cannot create workqueue\n");
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013170 return -ENOMEM;
13171 }
13172
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013173 ret = pci_register_driver(&bnx2x_pci_driver);
13174 if (ret) {
Joe Perches7995c642010-02-17 15:01:52 +000013175 pr_err("Cannot register driver\n");
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013176 destroy_workqueue(bnx2x_wq);
13177 }
13178 return ret;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013179}
13180
13181static void __exit bnx2x_cleanup(void)
13182{
Yuval Mintz452427b2012-03-26 20:47:07 +000013183 struct list_head *pos, *q;
Yuval Mintzd76a6112013-06-02 00:06:17 +000013184
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013185 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013186
13187 destroy_workqueue(bnx2x_wq);
Yuval Mintz452427b2012-03-26 20:47:07 +000013188
Yuval Mintz16a5fd92013-06-02 00:06:18 +000013189 /* Free globally allocated resources */
Yuval Mintz452427b2012-03-26 20:47:07 +000013190 list_for_each_safe(pos, q, &bnx2x_prev_list) {
13191 struct bnx2x_prev_path_list *tmp =
13192 list_entry(pos, struct bnx2x_prev_path_list, list);
13193 list_del(pos);
13194 kfree(tmp);
13195 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013196}
13197
Yaniv Rosner3deb8162011-06-14 01:34:33 +000013198void bnx2x_notify_link_changed(struct bnx2x *bp)
13199{
13200 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + BP_FUNC(bp)*sizeof(u32), 1);
13201}
13202
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013203module_init(bnx2x_init);
13204module_exit(bnx2x_cleanup);
13205
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013206/**
13207 * bnx2x_set_iscsi_eth_mac_addr - set iSCSI MAC(s).
13208 *
13209 * @bp: driver handle
13210 * @set: set or clear the CAM entry
13211 *
Yuval Mintz16a5fd92013-06-02 00:06:18 +000013212 * This function will wait until the ramrod completion returns.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013213 * Return 0 if success, -ENODEV if ramrod doesn't return.
13214 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000013215static int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013216{
13217 unsigned long ramrod_flags = 0;
13218
13219 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
13220 return bnx2x_set_mac_one(bp, bp->cnic_eth_dev.iscsi_mac,
13221 &bp->iscsi_l2_mac_obj, true,
13222 BNX2X_ISCSI_ETH_MAC, &ramrod_flags);
13223}
Michael Chan993ac7b2009-10-10 13:46:56 +000013224
13225/* count denotes the number of new completions we have seen */
13226static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
13227{
13228 struct eth_spe *spe;
Merav Sicrona0529972012-06-19 07:48:25 +000013229 int cxt_index, cxt_offset;
Michael Chan993ac7b2009-10-10 13:46:56 +000013230
13231#ifdef BNX2X_STOP_ON_ERROR
13232 if (unlikely(bp->panic))
13233 return;
13234#endif
13235
13236 spin_lock_bh(&bp->spq_lock);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013237 BUG_ON(bp->cnic_spq_pending < count);
Michael Chan993ac7b2009-10-10 13:46:56 +000013238 bp->cnic_spq_pending -= count;
13239
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013240 for (; bp->cnic_kwq_pending; bp->cnic_kwq_pending--) {
13241 u16 type = (le16_to_cpu(bp->cnic_kwq_cons->hdr.type)
13242 & SPE_HDR_CONN_TYPE) >>
13243 SPE_HDR_CONN_TYPE_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013244 u8 cmd = (le32_to_cpu(bp->cnic_kwq_cons->hdr.conn_and_cmd_data)
13245 >> SPE_HDR_CMD_ID_SHIFT) & 0xff;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013246
13247 /* Set validation for iSCSI L2 client before sending SETUP
13248 * ramrod
13249 */
13250 if (type == ETH_CONNECTION_TYPE) {
Merav Sicrona0529972012-06-19 07:48:25 +000013251 if (cmd == RAMROD_CMD_ID_ETH_CLIENT_SETUP) {
Merav Sicron37ae41a2012-06-19 07:48:27 +000013252 cxt_index = BNX2X_ISCSI_ETH_CID(bp) /
Merav Sicrona0529972012-06-19 07:48:25 +000013253 ILT_PAGE_CIDS;
Merav Sicron37ae41a2012-06-19 07:48:27 +000013254 cxt_offset = BNX2X_ISCSI_ETH_CID(bp) -
Merav Sicrona0529972012-06-19 07:48:25 +000013255 (cxt_index * ILT_PAGE_CIDS);
13256 bnx2x_set_ctx_validation(bp,
13257 &bp->context[cxt_index].
13258 vcxt[cxt_offset].eth,
Merav Sicron37ae41a2012-06-19 07:48:27 +000013259 BNX2X_ISCSI_ETH_CID(bp));
Merav Sicrona0529972012-06-19 07:48:25 +000013260 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013261 }
13262
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013263 /*
13264 * There may be not more than 8 L2, not more than 8 L5 SPEs
13265 * and in the air. We also check that number of outstanding
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013266 * COMMON ramrods is not more than the EQ and SPQ can
13267 * accommodate.
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013268 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013269 if (type == ETH_CONNECTION_TYPE) {
13270 if (!atomic_read(&bp->cq_spq_left))
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013271 break;
13272 else
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013273 atomic_dec(&bp->cq_spq_left);
13274 } else if (type == NONE_CONNECTION_TYPE) {
13275 if (!atomic_read(&bp->eq_spq_left))
13276 break;
13277 else
13278 atomic_dec(&bp->eq_spq_left);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013279 } else if ((type == ISCSI_CONNECTION_TYPE) ||
13280 (type == FCOE_CONNECTION_TYPE)) {
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013281 if (bp->cnic_spq_pending >=
13282 bp->cnic_eth_dev.max_kwqe_pending)
13283 break;
13284 else
13285 bp->cnic_spq_pending++;
13286 } else {
13287 BNX2X_ERR("Unknown SPE type: %d\n", type);
13288 bnx2x_panic();
Michael Chan993ac7b2009-10-10 13:46:56 +000013289 break;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013290 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013291
13292 spe = bnx2x_sp_get_next(bp);
13293 *spe = *bp->cnic_kwq_cons;
13294
Merav Sicron51c1a582012-03-18 10:33:38 +000013295 DP(BNX2X_MSG_SP, "pending on SPQ %d, on KWQ %d count %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000013296 bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
13297
13298 if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
13299 bp->cnic_kwq_cons = bp->cnic_kwq;
13300 else
13301 bp->cnic_kwq_cons++;
13302 }
13303 bnx2x_sp_prod_update(bp);
13304 spin_unlock_bh(&bp->spq_lock);
13305}
13306
13307static int bnx2x_cnic_sp_queue(struct net_device *dev,
13308 struct kwqe_16 *kwqes[], u32 count)
13309{
13310 struct bnx2x *bp = netdev_priv(dev);
13311 int i;
13312
13313#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +000013314 if (unlikely(bp->panic)) {
13315 BNX2X_ERR("Can't post to SP queue while panic\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000013316 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +000013317 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013318#endif
13319
Ariel Elior95c6c6162012-01-26 06:01:52 +000013320 if ((bp->recovery_state != BNX2X_RECOVERY_DONE) &&
13321 (bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000013322 BNX2X_ERR("Handling parity error recovery. Try again later\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +000013323 return -EAGAIN;
13324 }
13325
Michael Chan993ac7b2009-10-10 13:46:56 +000013326 spin_lock_bh(&bp->spq_lock);
13327
13328 for (i = 0; i < count; i++) {
13329 struct eth_spe *spe = (struct eth_spe *)kwqes[i];
13330
13331 if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
13332 break;
13333
13334 *bp->cnic_kwq_prod = *spe;
13335
13336 bp->cnic_kwq_pending++;
13337
Merav Sicron51c1a582012-03-18 10:33:38 +000013338 DP(BNX2X_MSG_SP, "L5 SPQE %x %x %x:%x pos %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000013339 spe->hdr.conn_and_cmd_data, spe->hdr.type,
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013340 spe->data.update_data_addr.hi,
13341 spe->data.update_data_addr.lo,
Michael Chan993ac7b2009-10-10 13:46:56 +000013342 bp->cnic_kwq_pending);
13343
13344 if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
13345 bp->cnic_kwq_prod = bp->cnic_kwq;
13346 else
13347 bp->cnic_kwq_prod++;
13348 }
13349
13350 spin_unlock_bh(&bp->spq_lock);
13351
13352 if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
13353 bnx2x_cnic_sp_post(bp, 0);
13354
13355 return i;
13356}
13357
13358static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
13359{
13360 struct cnic_ops *c_ops;
13361 int rc = 0;
13362
13363 mutex_lock(&bp->cnic_mutex);
Eric Dumazet13707f92011-01-26 19:28:23 +000013364 c_ops = rcu_dereference_protected(bp->cnic_ops,
13365 lockdep_is_held(&bp->cnic_mutex));
Michael Chan993ac7b2009-10-10 13:46:56 +000013366 if (c_ops)
13367 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
13368 mutex_unlock(&bp->cnic_mutex);
13369
13370 return rc;
13371}
13372
13373static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
13374{
13375 struct cnic_ops *c_ops;
13376 int rc = 0;
13377
13378 rcu_read_lock();
13379 c_ops = rcu_dereference(bp->cnic_ops);
13380 if (c_ops)
13381 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
13382 rcu_read_unlock();
13383
13384 return rc;
13385}
13386
13387/*
13388 * for commands that have no data
13389 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000013390int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
Michael Chan993ac7b2009-10-10 13:46:56 +000013391{
13392 struct cnic_ctl_info ctl = {0};
13393
13394 ctl.cmd = cmd;
13395
13396 return bnx2x_cnic_ctl_send(bp, &ctl);
13397}
13398
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013399static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err)
Michael Chan993ac7b2009-10-10 13:46:56 +000013400{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013401 struct cnic_ctl_info ctl = {0};
Michael Chan993ac7b2009-10-10 13:46:56 +000013402
13403 /* first we tell CNIC and only then we count this as a completion */
13404 ctl.cmd = CNIC_CTL_COMPLETION_CMD;
13405 ctl.data.comp.cid = cid;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013406 ctl.data.comp.error = err;
Michael Chan993ac7b2009-10-10 13:46:56 +000013407
13408 bnx2x_cnic_ctl_send_bh(bp, &ctl);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013409 bnx2x_cnic_sp_post(bp, 0);
Michael Chan993ac7b2009-10-10 13:46:56 +000013410}
13411
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013412/* Called with netif_addr_lock_bh() taken.
13413 * Sets an rx_mode config for an iSCSI ETH client.
13414 * Doesn't block.
13415 * Completion should be checked outside.
13416 */
13417static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start)
13418{
13419 unsigned long accept_flags = 0, ramrod_flags = 0;
13420 u8 cl_id = bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
13421 int sched_state = BNX2X_FILTER_ISCSI_ETH_STOP_SCHED;
13422
13423 if (start) {
13424 /* Start accepting on iSCSI L2 ring. Accept all multicasts
13425 * because it's the only way for UIO Queue to accept
13426 * multicasts (in non-promiscuous mode only one Queue per
13427 * function will receive multicast packets (leading in our
13428 * case).
13429 */
13430 __set_bit(BNX2X_ACCEPT_UNICAST, &accept_flags);
13431 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &accept_flags);
13432 __set_bit(BNX2X_ACCEPT_BROADCAST, &accept_flags);
13433 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &accept_flags);
13434
13435 /* Clear STOP_PENDING bit if START is requested */
13436 clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &bp->sp_state);
13437
13438 sched_state = BNX2X_FILTER_ISCSI_ETH_START_SCHED;
13439 } else
13440 /* Clear START_PENDING bit if STOP is requested */
13441 clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &bp->sp_state);
13442
13443 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
13444 set_bit(sched_state, &bp->sp_state);
13445 else {
13446 __set_bit(RAMROD_RX, &ramrod_flags);
13447 bnx2x_set_q_rx_mode(bp, cl_id, 0, accept_flags, 0,
13448 ramrod_flags);
13449 }
13450}
13451
Michael Chan993ac7b2009-10-10 13:46:56 +000013452static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
13453{
13454 struct bnx2x *bp = netdev_priv(dev);
13455 int rc = 0;
13456
13457 switch (ctl->cmd) {
13458 case DRV_CTL_CTXTBL_WR_CMD: {
13459 u32 index = ctl->data.io.offset;
13460 dma_addr_t addr = ctl->data.io.dma_addr;
13461
13462 bnx2x_ilt_wr(bp, index, addr);
13463 break;
13464 }
13465
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013466 case DRV_CTL_RET_L5_SPQ_CREDIT_CMD: {
13467 int count = ctl->data.credit.credit_count;
Michael Chan993ac7b2009-10-10 13:46:56 +000013468
13469 bnx2x_cnic_sp_post(bp, count);
13470 break;
13471 }
13472
13473 /* rtnl_lock is held. */
13474 case DRV_CTL_START_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013475 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13476 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000013477
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013478 /* Configure the iSCSI classification object */
13479 bnx2x_init_mac_obj(bp, &bp->iscsi_l2_mac_obj,
13480 cp->iscsi_l2_client_id,
13481 cp->iscsi_l2_cid, BP_FUNC(bp),
13482 bnx2x_sp(bp, mac_rdata),
13483 bnx2x_sp_mapping(bp, mac_rdata),
13484 BNX2X_FILTER_MAC_PENDING,
13485 &bp->sp_state, BNX2X_OBJ_TYPE_RX,
13486 &bp->macs_pool);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013487
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013488 /* Set iSCSI MAC address */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013489 rc = bnx2x_set_iscsi_eth_mac_addr(bp);
13490 if (rc)
13491 break;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013492
13493 mmiowb();
13494 barrier();
13495
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013496 /* Start accepting on iSCSI L2 ring */
13497
13498 netif_addr_lock_bh(dev);
13499 bnx2x_set_iscsi_eth_rx_mode(bp, true);
13500 netif_addr_unlock_bh(dev);
13501
13502 /* bits to wait on */
13503 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
13504 __set_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &sp_bits);
13505
13506 if (!bnx2x_wait_sp_comp(bp, sp_bits))
13507 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013508
Michael Chan993ac7b2009-10-10 13:46:56 +000013509 break;
13510 }
13511
13512 /* rtnl_lock is held. */
13513 case DRV_CTL_STOP_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013514 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000013515
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013516 /* Stop accepting on iSCSI L2 ring */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013517 netif_addr_lock_bh(dev);
13518 bnx2x_set_iscsi_eth_rx_mode(bp, false);
13519 netif_addr_unlock_bh(dev);
13520
13521 /* bits to wait on */
13522 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
13523 __set_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &sp_bits);
13524
13525 if (!bnx2x_wait_sp_comp(bp, sp_bits))
13526 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013527
13528 mmiowb();
13529 barrier();
13530
13531 /* Unset iSCSI L2 MAC */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013532 rc = bnx2x_del_all_macs(bp, &bp->iscsi_l2_mac_obj,
13533 BNX2X_ISCSI_ETH_MAC, true);
Michael Chan993ac7b2009-10-10 13:46:56 +000013534 break;
13535 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013536 case DRV_CTL_RET_L2_SPQ_CREDIT_CMD: {
13537 int count = ctl->data.credit.credit_count;
13538
13539 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013540 atomic_add(count, &bp->cq_spq_left);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013541 smp_mb__after_atomic_inc();
13542 break;
13543 }
Barak Witkowski1d187b32011-12-05 22:41:50 +000013544 case DRV_CTL_ULP_REGISTER_CMD: {
Barak Witkowski2e499d32012-06-26 01:31:19 +000013545 int ulp_type = ctl->data.register_data.ulp_type;
Barak Witkowski1d187b32011-12-05 22:41:50 +000013546
13547 if (CHIP_IS_E3(bp)) {
13548 int idx = BP_FW_MB_IDX(bp);
Barak Witkowski2e499d32012-06-26 01:31:19 +000013549 u32 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
13550 int path = BP_PATH(bp);
13551 int port = BP_PORT(bp);
13552 int i;
13553 u32 scratch_offset;
13554 u32 *host_addr;
Barak Witkowski1d187b32011-12-05 22:41:50 +000013555
Barak Witkowski2e499d32012-06-26 01:31:19 +000013556 /* first write capability to shmem2 */
Barak Witkowski1d187b32011-12-05 22:41:50 +000013557 if (ulp_type == CNIC_ULP_ISCSI)
13558 cap |= DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
13559 else if (ulp_type == CNIC_ULP_FCOE)
13560 cap |= DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
13561 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
Barak Witkowski2e499d32012-06-26 01:31:19 +000013562
13563 if ((ulp_type != CNIC_ULP_FCOE) ||
13564 (!SHMEM2_HAS(bp, ncsi_oem_data_addr)) ||
13565 (!(bp->flags & BC_SUPPORTS_FCOE_FEATURES)))
13566 break;
13567
13568 /* if reached here - should write fcoe capabilities */
13569 scratch_offset = SHMEM2_RD(bp, ncsi_oem_data_addr);
13570 if (!scratch_offset)
13571 break;
13572 scratch_offset += offsetof(struct glob_ncsi_oem_data,
13573 fcoe_features[path][port]);
13574 host_addr = (u32 *) &(ctl->data.register_data.
13575 fcoe_features);
13576 for (i = 0; i < sizeof(struct fcoe_capabilities);
13577 i += 4)
13578 REG_WR(bp, scratch_offset + i,
13579 *(host_addr + i/4));
Barak Witkowski1d187b32011-12-05 22:41:50 +000013580 }
13581 break;
13582 }
Barak Witkowski2e499d32012-06-26 01:31:19 +000013583
Barak Witkowski1d187b32011-12-05 22:41:50 +000013584 case DRV_CTL_ULP_UNREGISTER_CMD: {
13585 int ulp_type = ctl->data.ulp_type;
13586
13587 if (CHIP_IS_E3(bp)) {
13588 int idx = BP_FW_MB_IDX(bp);
13589 u32 cap;
13590
13591 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
13592 if (ulp_type == CNIC_ULP_ISCSI)
13593 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
13594 else if (ulp_type == CNIC_ULP_FCOE)
13595 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
13596 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
13597 }
13598 break;
13599 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013600
13601 default:
13602 BNX2X_ERR("unknown command %x\n", ctl->cmd);
13603 rc = -EINVAL;
13604 }
13605
13606 return rc;
13607}
13608
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000013609void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
Michael Chan993ac7b2009-10-10 13:46:56 +000013610{
13611 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13612
13613 if (bp->flags & USING_MSIX_FLAG) {
13614 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
13615 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
13616 cp->irq_arr[0].vector = bp->msix_table[1].vector;
13617 } else {
13618 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
13619 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
13620 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013621 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000013622 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e2_sb;
13623 else
13624 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e1x_sb;
13625
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013626 cp->irq_arr[0].status_blk_num = bnx2x_cnic_fw_sb_id(bp);
13627 cp->irq_arr[0].status_blk_num2 = bnx2x_cnic_igu_sb_id(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000013628 cp->irq_arr[1].status_blk = bp->def_status_blk;
13629 cp->irq_arr[1].status_blk_num = DEF_SB_ID;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013630 cp->irq_arr[1].status_blk_num2 = DEF_SB_IGU_ID;
Michael Chan993ac7b2009-10-10 13:46:56 +000013631
13632 cp->num_irq = 2;
13633}
13634
Merav Sicron37ae41a2012-06-19 07:48:27 +000013635void bnx2x_setup_cnic_info(struct bnx2x *bp)
13636{
13637 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13638
Merav Sicron37ae41a2012-06-19 07:48:27 +000013639 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
13640 bnx2x_cid_ilt_lines(bp);
13641 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
13642 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
13643 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
13644
13645 if (NO_ISCSI_OOO(bp))
13646 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
13647}
13648
Michael Chan993ac7b2009-10-10 13:46:56 +000013649static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
13650 void *data)
13651{
13652 struct bnx2x *bp = netdev_priv(dev);
13653 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
Merav Sicron55c11942012-11-07 00:45:48 +000013654 int rc;
13655
13656 DP(NETIF_MSG_IFUP, "Register_cnic called\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000013657
Merav Sicron51c1a582012-03-18 10:33:38 +000013658 if (ops == NULL) {
13659 BNX2X_ERR("NULL ops received\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000013660 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000013661 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013662
Merav Sicron55c11942012-11-07 00:45:48 +000013663 if (!CNIC_SUPPORT(bp)) {
13664 BNX2X_ERR("Can't register CNIC when not supported\n");
13665 return -EOPNOTSUPP;
13666 }
13667
13668 if (!CNIC_LOADED(bp)) {
13669 rc = bnx2x_load_cnic(bp);
13670 if (rc) {
13671 BNX2X_ERR("CNIC-related load failed\n");
13672 return rc;
13673 }
Merav Sicron55c11942012-11-07 00:45:48 +000013674 }
13675
13676 bp->cnic_enabled = true;
13677
Michael Chan993ac7b2009-10-10 13:46:56 +000013678 bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
13679 if (!bp->cnic_kwq)
13680 return -ENOMEM;
13681
13682 bp->cnic_kwq_cons = bp->cnic_kwq;
13683 bp->cnic_kwq_prod = bp->cnic_kwq;
13684 bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
13685
13686 bp->cnic_spq_pending = 0;
13687 bp->cnic_kwq_pending = 0;
13688
13689 bp->cnic_data = data;
13690
13691 cp->num_irq = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013692 cp->drv_state |= CNIC_DRV_STATE_REGD;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013693 cp->iro_arr = bp->iro_arr;
Michael Chan993ac7b2009-10-10 13:46:56 +000013694
Michael Chan993ac7b2009-10-10 13:46:56 +000013695 bnx2x_setup_cnic_irq_info(bp);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013696
Michael Chan993ac7b2009-10-10 13:46:56 +000013697 rcu_assign_pointer(bp->cnic_ops, ops);
13698
13699 return 0;
13700}
13701
13702static int bnx2x_unregister_cnic(struct net_device *dev)
13703{
13704 struct bnx2x *bp = netdev_priv(dev);
13705 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13706
13707 mutex_lock(&bp->cnic_mutex);
Michael Chan993ac7b2009-10-10 13:46:56 +000013708 cp->drv_state = 0;
Eric Dumazet2cfa5a02011-11-23 07:09:32 +000013709 RCU_INIT_POINTER(bp->cnic_ops, NULL);
Michael Chan993ac7b2009-10-10 13:46:56 +000013710 mutex_unlock(&bp->cnic_mutex);
13711 synchronize_rcu();
Yuval Mintzfea75642013-04-10 13:34:39 +030013712 bp->cnic_enabled = false;
Michael Chan993ac7b2009-10-10 13:46:56 +000013713 kfree(bp->cnic_kwq);
13714 bp->cnic_kwq = NULL;
13715
13716 return 0;
13717}
13718
13719struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
13720{
13721 struct bnx2x *bp = netdev_priv(dev);
13722 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13723
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000013724 /* If both iSCSI and FCoE are disabled - return NULL in
13725 * order to indicate CNIC that it should not try to work
13726 * with this device.
13727 */
13728 if (NO_ISCSI(bp) && NO_FCOE(bp))
13729 return NULL;
13730
Michael Chan993ac7b2009-10-10 13:46:56 +000013731 cp->drv_owner = THIS_MODULE;
13732 cp->chip_id = CHIP_ID(bp);
13733 cp->pdev = bp->pdev;
13734 cp->io_base = bp->regview;
13735 cp->io_base2 = bp->doorbells;
13736 cp->max_kwqe_pending = 8;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013737 cp->ctx_blk_size = CDU_ILT_PAGE_SZ;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013738 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
13739 bnx2x_cid_ilt_lines(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000013740 cp->ctx_tbl_len = CNIC_ILT_LINES;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013741 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
Michael Chan993ac7b2009-10-10 13:46:56 +000013742 cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
13743 cp->drv_ctl = bnx2x_drv_ctl;
13744 cp->drv_register_cnic = bnx2x_register_cnic;
13745 cp->drv_unregister_cnic = bnx2x_unregister_cnic;
Merav Sicron37ae41a2012-06-19 07:48:27 +000013746 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013747 cp->iscsi_l2_client_id =
13748 bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
Merav Sicron37ae41a2012-06-19 07:48:27 +000013749 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000013750
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000013751 if (NO_ISCSI_OOO(bp))
13752 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
13753
13754 if (NO_ISCSI(bp))
13755 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI;
13756
13757 if (NO_FCOE(bp))
13758 cp->drv_state |= CNIC_DRV_STATE_NO_FCOE;
13759
Merav Sicron51c1a582012-03-18 10:33:38 +000013760 BNX2X_DEV_INFO(
13761 "page_size %d, tbl_offset %d, tbl_lines %d, starting cid %d\n",
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013762 cp->ctx_blk_size,
13763 cp->ctx_tbl_offset,
13764 cp->ctx_tbl_len,
13765 cp->starting_cid);
Michael Chan993ac7b2009-10-10 13:46:56 +000013766 return cp;
13767}
Michael Chan993ac7b2009-10-10 13:46:56 +000013768
Ariel Elior64112802013-01-07 00:50:23 +000013769u32 bnx2x_rx_ustorm_prods_offset(struct bnx2x_fastpath *fp)
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013770{
Ariel Elior64112802013-01-07 00:50:23 +000013771 struct bnx2x *bp = fp->bp;
13772 u32 offset = BAR_USTRORM_INTMEM;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013773
Ariel Elior64112802013-01-07 00:50:23 +000013774 if (IS_VF(bp))
13775 return bnx2x_vf_ustorm_prods_offset(bp, fp);
13776 else if (!CHIP_IS_E1x(bp))
13777 offset += USTORM_RX_PRODS_E2_OFFSET(fp->cl_qzone_id);
13778 else
13779 offset += USTORM_RX_PRODS_E1X_OFFSET(BP_PORT(bp), fp->cl_id);
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013780
Ariel Elior64112802013-01-07 00:50:23 +000013781 return offset;
13782}
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013783
Ariel Elior64112802013-01-07 00:50:23 +000013784/* called only on E1H or E2.
13785 * When pretending to be PF, the pretend value is the function number 0...7
13786 * When pretending to be VF, the pretend val is the PF-num:VF-valid:ABS-VFID
13787 * combination
13788 */
13789int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val)
13790{
13791 u32 pretend_reg;
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013792
Ariel Elior23826852013-01-09 07:04:35 +000013793 if (CHIP_IS_E1H(bp) && pretend_func_val >= E1H_FUNC_MAX)
Ariel Elior64112802013-01-07 00:50:23 +000013794 return -1;
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013795
Ariel Elior64112802013-01-07 00:50:23 +000013796 /* get my own pretend register */
13797 pretend_reg = bnx2x_get_pretend_reg(bp);
13798 REG_WR(bp, pretend_reg, pretend_func_val);
13799 REG_RD(bp, pretend_reg);
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013800 return 0;
13801}