blob: 19aec82a942906afc55dac80ba0a5ceb4314db7e [file] [log] [blame]
Harry Wentland45622362017-09-12 15:58:20 -04001/*
2 * Copyright 2012-14 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: AMD
23 *
24 */
25
26#ifndef DC_INTERFACE_H_
27#define DC_INTERFACE_H_
28
29#include "dc_types.h"
Harry Wentland45622362017-09-12 15:58:20 -040030#include "grph_object_defs.h"
31#include "logger_types.h"
32#include "gpio_types.h"
33#include "link_service_types.h"
Harry Wentlandd0778eb2017-07-22 20:05:20 -040034#include "grph_object_ctrl_defs.h"
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -040035#include <inc/hw/opp.h>
Harry Wentland45622362017-09-12 15:58:20 -040036
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040037#include "inc/hw_sequencer.h"
Roman Libe7c97f2017-08-14 17:35:08 -040038#include "inc/compressor.h"
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040039#include "dml/display_mode_lib.h"
40
Tony Cheng5dd0bb32018-02-21 16:40:50 -050041#define DC_VER "3.1.37"
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040042
Harry Wentland091a97e2016-12-06 12:25:52 -050043#define MAX_SURFACES 3
Aric Cyrab2541b2016-12-29 15:27:12 -050044#define MAX_STREAMS 6
Harry Wentland45622362017-09-12 15:58:20 -040045#define MAX_SINKS_PER_LINK 4
46
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040047
Harry Wentland45622362017-09-12 15:58:20 -040048/*******************************************************************************
49 * Display Core Interfaces
50 ******************************************************************************/
Anthony Kooe923a352018-02-07 23:25:43 -050051struct dmcu_version {
52 unsigned int date;
53 unsigned int month;
54 unsigned int year;
55 unsigned int interface_version;
56};
57
58struct dc_versions {
59 const char *dc_ver;
60 struct dmcu_version dmcu_version;
61};
62
Harry Wentland45622362017-09-12 15:58:20 -040063struct dc_caps {
Aric Cyrab2541b2016-12-29 15:27:12 -050064 uint32_t max_streams;
Harry Wentland45622362017-09-12 15:58:20 -040065 uint32_t max_links;
66 uint32_t max_audios;
67 uint32_t max_slave_planes;
Harry Wentland3be5262e2017-07-27 09:55:38 -040068 uint32_t max_planes;
Harry Wentland45622362017-09-12 15:58:20 -040069 uint32_t max_downscale_ratio;
70 uint32_t i2c_speed_in_khz;
Tony Chenga37656b2017-02-08 22:13:52 -050071 unsigned int max_cursor_size;
Dmytro Laktyushkin8e7095b2017-10-03 12:54:18 -040072 unsigned int max_video_width;
Andrew Jiang746673c2017-11-08 09:21:28 -050073 int linear_pitch_alignment;
Tony Chenga32a7702017-09-25 18:06:11 -040074 bool dcc_const_color;
Charlene Liu41766642017-09-27 23:23:16 -040075 bool dynamic_audio;
Anthony Koo553aae12017-10-16 10:43:59 -040076 bool is_apu;
Harry Wentland7e98ab12017-12-19 16:17:22 -050077 bool dual_link_dvi;
Harry Wentland45622362017-09-12 15:58:20 -040078};
79
Harry Wentland45622362017-09-12 15:58:20 -040080struct dc_dcc_surface_param {
Harry Wentland45622362017-09-12 15:58:20 -040081 struct dc_size surface_size;
Anthony Kooebf055f2017-06-14 10:19:57 -040082 enum surface_pixel_format format;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -040083 enum swizzle_mode_values swizzle_mode;
Harry Wentland45622362017-09-12 15:58:20 -040084 enum dc_scan_direction scan;
85};
86
87struct dc_dcc_setting {
88 unsigned int max_compressed_blk_size;
89 unsigned int max_uncompressed_blk_size;
90 bool independent_64b_blks;
91};
92
93struct dc_surface_dcc_cap {
Harry Wentland45622362017-09-12 15:58:20 -040094 union {
95 struct {
96 struct dc_dcc_setting rgb;
97 } grph;
98
99 struct {
100 struct dc_dcc_setting luma;
101 struct dc_dcc_setting chroma;
102 } video;
103 };
Anthony Kooebf055f2017-06-14 10:19:57 -0400104
105 bool capable;
106 bool const_color_support;
Harry Wentland45622362017-09-12 15:58:20 -0400107};
108
Sylvia Tsai94267b32017-04-21 15:29:55 -0400109struct dc_static_screen_events {
Charlene Liued8462a2018-02-01 15:16:20 -0500110 bool force_trigger;
Sylvia Tsai94267b32017-04-21 15:29:55 -0400111 bool cursor_update;
112 bool surface_update;
113 bool overlay_update;
114};
115
Andrew Jiang19ec3202017-11-06 17:00:07 -0500116
117/* Surface update type is used by dc_update_surfaces_and_stream
118 * The update type is determined at the very beginning of the function based
119 * on parameters passed in and decides how much programming (or updating) is
120 * going to be done during the call.
121 *
122 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
123 * logical calculations or hardware register programming. This update MUST be
124 * ISR safe on windows. Currently fast update will only be used to flip surface
125 * address.
126 *
127 * UPDATE_TYPE_MED is used for slower updates which require significant hw
128 * re-programming however do not affect bandwidth consumption or clock
129 * requirements. At present, this is the level at which front end updates
130 * that do not require us to run bw_calcs happen. These are in/out transfer func
131 * updates, viewport offset changes, recout size changes and pixel depth changes.
132 * This update can be done at ISR, but we want to minimize how often this happens.
133 *
134 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
135 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
136 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
137 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
138 * a full update. This cannot be done at ISR level and should be a rare event.
139 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
140 * underscan we don't expect to see this call at all.
141 */
142
143enum surface_update_type {
144 UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
145 UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/
146 UPDATE_TYPE_FULL, /* may need to shuffle resources */
147};
148
Harry Wentland45622362017-09-12 15:58:20 -0400149/* Forward declaration*/
150struct dc;
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400151struct dc_plane_state;
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400152struct dc_state;
Harry Wentland45622362017-09-12 15:58:20 -0400153
Harry Wentland7c0c9672017-11-08 14:34:14 -0500154
Harry Wentland45622362017-09-12 15:58:20 -0400155struct dc_cap_funcs {
Alex Deucherff5ef992017-06-15 16:27:42 -0400156 bool (*get_dcc_compression_cap)(const struct dc *dc,
157 const struct dc_dcc_surface_param *input,
158 struct dc_surface_dcc_cap *output);
Harry Wentland45622362017-09-12 15:58:20 -0400159};
160
Harry Wentland45622362017-09-12 15:58:20 -0400161struct link_training_settings;
162
Harry Wentland45622362017-09-12 15:58:20 -0400163
164/* Structure to hold configuration flags set by dm at dc creation. */
165struct dc_config {
166 bool gpu_vm_support;
167 bool disable_disp_pll_sharing;
168};
169
Tony Chenga32a7702017-09-25 18:06:11 -0400170enum dcc_option {
171 DCC_ENABLE = 0,
172 DCC_DISABLE = 1,
173 DCC_HALF_REQ_DISALBE = 2,
174};
175
Tony Chengdb64fbe2017-09-25 10:52:07 -0400176enum pipe_split_policy {
177 MPC_SPLIT_DYNAMIC = 0,
178 MPC_SPLIT_AVOID = 1,
179 MPC_SPLIT_AVOID_MULT_DISP = 2,
180};
181
Eric Yang441ad742017-09-27 11:44:43 -0400182enum wm_report_mode {
183 WM_REPORT_DEFAULT = 0,
184 WM_REPORT_OVERRIDE = 1,
185};
186
Dmytro Laktyushkin15cf3972018-02-13 14:41:51 -0500187struct dc_clocks {
188 int dispclk_khz;
189 int max_dppclk_khz;
190 int dcfclk_khz;
191 int socclk_khz;
192 int dcfclk_deep_sleep_khz;
193 int fclk_khz;
194 int dram_ccm_us;
195 int min_active_dram_ccm_us;
196};
197
Harry Wentland45622362017-09-12 15:58:20 -0400198struct dc_debug {
199 bool surface_visual_confirm;
Tony Cheng2b13d7d2017-07-14 14:07:16 -0400200 bool sanity_checks;
Harry Wentland45622362017-09-12 15:58:20 -0400201 bool max_disp_clk;
Harry Wentland45622362017-09-12 15:58:20 -0400202 bool surface_trace;
Yongqiang Sun94749802016-12-08 09:47:11 -0500203 bool timing_trace;
Dmytro Laktyushkinc9742682017-06-07 13:53:30 -0400204 bool clock_trace;
Harry Wentland45622362017-09-12 15:58:20 -0400205 bool validation_trace;
Tony Cheng966869d2017-09-26 01:56:00 -0400206
207 /* stutter efficiency related */
Harry Wentland45622362017-09-12 15:58:20 -0400208 bool disable_stutter;
Tony Cheng966869d2017-09-26 01:56:00 -0400209 bool use_max_lb;
Tony Chenga32a7702017-09-25 18:06:11 -0400210 enum dcc_option disable_dcc;
Tony Cheng966869d2017-09-26 01:56:00 -0400211 enum pipe_split_policy pipe_split_policy;
212 bool force_single_disp_pipe_split;
Tony Cheng65123872017-09-27 09:20:51 -0400213 bool voltage_align_fclk;
Tony Cheng966869d2017-09-26 01:56:00 -0400214
Harry Wentland45622362017-09-12 15:58:20 -0400215 bool disable_dfs_bypass;
Alex Deucherff5ef992017-06-15 16:27:42 -0400216 bool disable_dpp_power_gate;
217 bool disable_hubp_power_gate;
218 bool disable_pplib_wm_range;
Eric Yang441ad742017-09-27 11:44:43 -0400219 enum wm_report_mode pplib_wm_report_mode;
Hersen Wu4f4ee682017-09-20 16:30:44 -0400220 unsigned int min_disp_clk_khz;
Dmytro Laktyushkin139cb652017-06-21 09:35:35 -0400221 int sr_exit_time_dpm0_ns;
222 int sr_enter_plus_exit_time_dpm0_ns;
Alex Deucherff5ef992017-06-15 16:27:42 -0400223 int sr_exit_time_ns;
224 int sr_enter_plus_exit_time_ns;
225 int urgent_latency_ns;
226 int percent_of_ideal_drambw;
227 int dram_clock_change_latency_ns;
Dmytro Laktyushkine73b59b2017-05-19 13:01:35 -0400228 int always_scale;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400229 bool disable_pplib_clock_request;
Harry Wentland45622362017-09-12 15:58:20 -0400230 bool disable_clock_gate;
Yongqiang Sunaa66df52016-12-15 10:50:48 -0500231 bool disable_dmcu;
Charlene Liu29eba8e2017-05-23 17:15:54 -0400232 bool disable_psr;
Anthony Koo70814f62017-01-27 17:50:03 -0500233 bool force_abm_enable;
Charlene Liu6d732e72017-09-20 16:15:18 -0400234 bool disable_hbup_pg;
235 bool disable_dpp_pg;
Charlene Liu73fb63e2017-10-02 18:01:36 -0400236 bool disable_stereo_support;
Charlene Liuf6cb5882017-10-02 16:25:58 -0400237 bool vsr_support;
Dmytro Laktyushkin215a6f02017-10-06 15:40:07 -0400238 bool performance_trace;
Charlene Liu7c357e62018-01-09 18:37:04 -0500239 bool az_endpoint_mute_only;
Krunoslav Kovaca771c1f2018-01-10 17:40:32 -0500240 bool always_use_regamma;
Geling Licf5e4a62018-01-11 14:21:12 -0500241 bool p010_mpo_support;
Harry Wentland45622362017-09-12 15:58:20 -0400242};
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400243struct dc_state;
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400244struct resource_pool;
245struct dce_hwseq;
Harry Wentland45622362017-09-12 15:58:20 -0400246struct dc {
Anthony Kooe923a352018-02-07 23:25:43 -0500247 struct dc_versions versions;
Harry Wentland45622362017-09-12 15:58:20 -0400248 struct dc_caps caps;
249 struct dc_cap_funcs cap_funcs;
Harry Wentland45622362017-09-12 15:58:20 -0400250 struct dc_config config;
251 struct dc_debug debug;
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400252
253 struct dc_context *ctx;
254
255 uint8_t link_count;
256 struct dc_link *links[MAX_PIPES * 2];
257
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400258 struct dc_state *current_state;
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400259 struct resource_pool *res_pool;
260
261 /* Display Engine Clock levels */
262 struct dm_pp_clock_levels sclk_lvls;
263
264 /* Inputs into BW and WM calculations. */
265 struct bw_calcs_dceip *bw_dceip;
266 struct bw_calcs_vbios *bw_vbios;
267#ifdef CONFIG_DRM_AMD_DC_DCN1_0
268 struct dcn_soc_bounding_box *dcn_soc;
269 struct dcn_ip_params *dcn_ip;
270 struct display_mode_lib dml;
271#endif
272
273 /* HW functions */
274 struct hw_sequencer_funcs hwss;
275 struct dce_hwseq *hwseq;
276
277 /* temp store of dm_pp_display_configuration
278 * to compare to see if display config changed
279 */
280 struct dm_pp_display_configuration prev_display_config;
281
Harry Wentland40104722017-11-22 15:59:39 -0500282 bool optimized_required;
283
Yongqiang Sun4cac1e62018-02-02 17:35:00 -0500284 bool apply_edp_fast_boot_optimization;
285
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400286 /* FBC compressor */
Shirish S3eab7912017-09-26 15:35:42 +0530287#if defined(CONFIG_DRM_AMD_DC_FBC)
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400288 struct compressor *fbc_compressor;
289#endif
Harry Wentland45622362017-09-12 15:58:20 -0400290};
291
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400292enum frame_buffer_mode {
293 FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
294 FRAME_BUFFER_MODE_ZFB_ONLY,
295 FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
296} ;
297
298struct dchub_init_data {
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400299 int64_t zfb_phys_addr_base;
300 int64_t zfb_mc_base_addr;
301 uint64_t zfb_size_in_byte;
302 enum frame_buffer_mode fb_mode;
Anthony Kooebf055f2017-06-14 10:19:57 -0400303 bool dchub_initialzied;
304 bool dchub_info_valid;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400305};
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400306
Harry Wentland45622362017-09-12 15:58:20 -0400307struct dc_init_data {
308 struct hw_asic_id asic_id;
309 void *driver; /* ctx */
310 struct cgs_device *cgs_device;
311
312 int num_virtual_links;
313 /*
314 * If 'vbios_override' not NULL, it will be called instead
315 * of the real VBIOS. Intended use is Diagnostics on FPGA.
316 */
317 struct dc_bios *vbios_override;
318 enum dce_environment dce_environment;
319
320 struct dc_config flags;
Harry Wentland01a526f2017-09-12 19:33:40 -0400321 uint32_t log_mask;
Harry Wentland45622362017-09-12 15:58:20 -0400322};
323
324struct dc *dc_create(const struct dc_init_data *init_params);
325
326void dc_destroy(struct dc **dc);
327
Harry Wentland45622362017-09-12 15:58:20 -0400328/*******************************************************************************
329 * Surface Interfaces
330 ******************************************************************************/
331
332enum {
Anthony Koofb735a92016-12-13 13:59:41 -0500333 TRANSFER_FUNC_POINTS = 1025
Harry Wentland45622362017-09-12 15:58:20 -0400334};
335
SivapiriyanKumarasamy2938bbb2017-10-04 14:24:53 -0400336// Moved here from color module for linux
337enum color_transfer_func {
338 transfer_func_unknown,
339 transfer_func_srgb,
340 transfer_func_bt709,
341 transfer_func_pq2084,
342 transfer_func_pq2084_interim,
343 transfer_func_linear_0_1,
344 transfer_func_linear_0_125,
345 transfer_func_dolbyvision,
346 transfer_func_gamma_22,
347 transfer_func_gamma_26
348};
349
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500350struct dc_hdr_static_metadata {
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500351 /* display chromaticities and white point in units of 0.00001 */
352 unsigned int chromaticity_green_x;
353 unsigned int chromaticity_green_y;
354 unsigned int chromaticity_blue_x;
355 unsigned int chromaticity_blue_y;
356 unsigned int chromaticity_red_x;
357 unsigned int chromaticity_red_y;
358 unsigned int chromaticity_white_point_x;
359 unsigned int chromaticity_white_point_y;
360
361 uint32_t min_luminance;
362 uint32_t max_luminance;
363 uint32_t maximum_content_light_level;
364 uint32_t maximum_frame_average_light_level;
Anthony Kooebf055f2017-06-14 10:19:57 -0400365
366 bool hdr_supported;
367 bool is_hdr;
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500368};
369
Anthony Koofb735a92016-12-13 13:59:41 -0500370enum dc_transfer_func_type {
371 TF_TYPE_PREDEFINED,
372 TF_TYPE_DISTRIBUTED_POINTS,
Vitaly Prosyakb6295962017-11-14 17:12:52 -0600373 TF_TYPE_BYPASS,
Anthony Koofb735a92016-12-13 13:59:41 -0500374};
375
376struct dc_transfer_func_distributed_points {
Amy Zhangfcd2f4b2017-01-05 17:12:20 -0500377 struct fixed31_32 red[TRANSFER_FUNC_POINTS];
378 struct fixed31_32 green[TRANSFER_FUNC_POINTS];
379 struct fixed31_32 blue[TRANSFER_FUNC_POINTS];
380
Anthony Koofb735a92016-12-13 13:59:41 -0500381 uint16_t end_exponent;
Amy Zhangfcd2f4b2017-01-05 17:12:20 -0500382 uint16_t x_point_at_y1_red;
383 uint16_t x_point_at_y1_green;
384 uint16_t x_point_at_y1_blue;
Anthony Koofb735a92016-12-13 13:59:41 -0500385};
386
387enum dc_transfer_func_predefined {
388 TRANSFER_FUNCTION_SRGB,
389 TRANSFER_FUNCTION_BT709,
Anthony Koo90e508b2016-12-15 12:09:46 -0500390 TRANSFER_FUNCTION_PQ,
Anthony Koofb735a92016-12-13 13:59:41 -0500391 TRANSFER_FUNCTION_LINEAR,
Vitaly Prosyak79086a52017-11-23 09:42:22 -0600392 TRANSFER_FUNCTION_UNITY,
Anthony Koofb735a92016-12-13 13:59:41 -0500393};
394
395struct dc_transfer_func {
Dave Airlie93052132017-10-03 12:38:57 +1000396 struct kref refcount;
Anthony Kooebf055f2017-06-14 10:19:57 -0400397 struct dc_transfer_func_distributed_points tf_pts;
Anthony Koofb735a92016-12-13 13:59:41 -0500398 enum dc_transfer_func_type type;
399 enum dc_transfer_func_predefined tf;
Krunoslav Kovac6d9ac912017-12-22 11:22:39 -0500400 /* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/
401 uint32_t sdr_ref_white_level;
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400402 struct dc_context *ctx;
Anthony Koofb735a92016-12-13 13:59:41 -0500403};
404
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400405/*
406 * This structure is filled in by dc_surface_get_status and contains
407 * the last requested address and the currently active address so the called
408 * can determine if there are any outstanding flips
409 */
Harry Wentland3be5262e2017-07-27 09:55:38 -0400410struct dc_plane_status {
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400411 struct dc_plane_address requested_address;
412 struct dc_plane_address current_address;
413 bool is_flip_pending;
414 bool is_right_eye;
415};
416
Andrew Jiang19ec3202017-11-06 17:00:07 -0500417union surface_update_flags {
418
419 struct {
420 /* Medium updates */
Andrew Jiange9dd9222017-11-16 17:08:44 -0500421 uint32_t dcc_change:1;
Andrew Jiang19ec3202017-11-06 17:00:07 -0500422 uint32_t color_space_change:1;
423 uint32_t input_tf_change:1;
424 uint32_t horizontal_mirror_change:1;
425 uint32_t per_pixel_alpha_change:1;
426 uint32_t rotation_change:1;
427 uint32_t swizzle_change:1;
428 uint32_t scaling_change:1;
429 uint32_t position_change:1;
Andrew Jiang405c50a2017-12-20 10:07:42 -0500430 uint32_t in_transfer_func_change:1;
Andrew Jiang19ec3202017-11-06 17:00:07 -0500431 uint32_t input_csc_change:1;
Krunoslav Kovac6d9ac912017-12-22 11:22:39 -0500432 uint32_t output_tf_change:1;
Duke Du3aa0cad2018-01-04 09:32:06 +0800433 uint32_t pixel_format_change:1;
Andrew Jiang19ec3202017-11-06 17:00:07 -0500434
435 /* Full updates */
436 uint32_t new_plane:1;
437 uint32_t bpp_change:1;
Andrew Jiang405c50a2017-12-20 10:07:42 -0500438 uint32_t gamma_change:1;
Andrew Jiang19ec3202017-11-06 17:00:07 -0500439 uint32_t bandwidth_change:1;
440 uint32_t clock_change:1;
441 uint32_t stereo_format_change:1;
Andrew Jiang27b89312017-11-08 12:15:17 -0500442 uint32_t full_update:1;
Andrew Jiang19ec3202017-11-06 17:00:07 -0500443 } bits;
444
445 uint32_t raw;
446};
447
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400448struct dc_plane_state {
Harry Wentland45622362017-09-12 15:58:20 -0400449 struct dc_plane_address address;
Anthony Koo64ed6a22018-02-28 11:37:51 -0500450 struct dc_plane_flip_time time;
Harry Wentland45622362017-09-12 15:58:20 -0400451 struct scaling_taps scaling_quality;
452 struct rect src_rect;
453 struct rect dst_rect;
454 struct rect clip_rect;
455
456 union plane_size plane_size;
457 union dc_tiling_info tiling_info;
Anthony Kooebf055f2017-06-14 10:19:57 -0400458
Harry Wentland45622362017-09-12 15:58:20 -0400459 struct dc_plane_dcc_param dcc;
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500460
Harry Wentland7a6c4af62017-07-24 15:30:17 -0400461 struct dc_gamma *gamma_correction;
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400462 struct dc_transfer_func *in_transfer_func;
SivapiriyanKumarasamyde4a2962017-10-19 13:41:30 -0400463 struct dc_bias_and_scale *bias_and_scale;
464 struct csc_transform input_csc_color_matrix;
465 struct fixed31_32 coeff_reduction_factor;
Krunoslav Kovac6d9ac912017-12-22 11:22:39 -0500466 uint32_t sdr_white_level;
Anthony Kooebf055f2017-06-14 10:19:57 -0400467
Anthony Koo56ef6ed2017-10-23 17:02:02 -0400468 // TODO: No longer used, remove
469 struct dc_hdr_static_metadata hdr_static_ctx;
SivapiriyanKumarasamy2938bbb2017-10-04 14:24:53 -0400470
Anthony Kooebf055f2017-06-14 10:19:57 -0400471 enum dc_color_space color_space;
Anthony Koo56ef6ed2017-10-23 17:02:02 -0400472 enum color_transfer_func input_tf;
473
Anthony Kooebf055f2017-06-14 10:19:57 -0400474 enum surface_pixel_format format;
475 enum dc_rotation_angle rotation;
476 enum plane_stereo_format stereo_format;
477
Eric Murphy-Zarembaee016c42017-11-17 16:29:00 -0500478 bool is_tiling_rotated;
Anthony Kooebf055f2017-06-14 10:19:57 -0400479 bool per_pixel_alpha;
480 bool visible;
481 bool flip_immediate;
482 bool horizontal_mirror;
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400483
Andrew Jiang19ec3202017-11-06 17:00:07 -0500484 union surface_update_flags update_flags;
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400485 /* private to DC core */
Harry Wentland3be5262e2017-07-27 09:55:38 -0400486 struct dc_plane_status status;
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400487 struct dc_context *ctx;
488
489 /* private to dc_surface.c */
490 enum dc_irq_source irq_source;
Dave Airlie4d090f02017-10-03 12:38:59 +1000491 struct kref refcount;
Harry Wentland45622362017-09-12 15:58:20 -0400492};
493
494struct dc_plane_info {
495 union plane_size plane_size;
496 union dc_tiling_info tiling_info;
Leon Elazar9cd09bf2016-12-19 12:00:05 -0500497 struct dc_plane_dcc_param dcc;
Harry Wentland45622362017-09-12 15:58:20 -0400498 enum surface_pixel_format format;
499 enum dc_rotation_angle rotation;
Harry Wentland45622362017-09-12 15:58:20 -0400500 enum plane_stereo_format stereo_format;
Anthony Koo56ef6ed2017-10-23 17:02:02 -0400501 enum dc_color_space color_space;
502 enum color_transfer_func input_tf;
Krunoslav Kovac6d9ac912017-12-22 11:22:39 -0500503 unsigned int sdr_white_level;
Anthony Kooebf055f2017-06-14 10:19:57 -0400504 bool horizontal_mirror;
Harry Wentland45622362017-09-12 15:58:20 -0400505 bool visible;
Anthony Kooebf055f2017-06-14 10:19:57 -0400506 bool per_pixel_alpha;
SivapiriyanKumarasamyde4a2962017-10-19 13:41:30 -0400507 bool input_csc_enabled;
Harry Wentland45622362017-09-12 15:58:20 -0400508};
509
510struct dc_scaling_info {
Anthony Kooebf055f2017-06-14 10:19:57 -0400511 struct rect src_rect;
512 struct rect dst_rect;
513 struct rect clip_rect;
514 struct scaling_taps scaling_quality;
Harry Wentland45622362017-09-12 15:58:20 -0400515};
516
517struct dc_surface_update {
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400518 struct dc_plane_state *surface;
Harry Wentland45622362017-09-12 15:58:20 -0400519
520 /* isr safe update parameters. null means no updates */
521 struct dc_flip_addrs *flip_addr;
522 struct dc_plane_info *plane_info;
523 struct dc_scaling_info *scaling_info;
Anthony Koo56ef6ed2017-10-23 17:02:02 -0400524
Harry Wentland45622362017-09-12 15:58:20 -0400525 /* following updates require alloc/sleep/spin that is not isr safe,
526 * null means no updates
527 */
528 struct dc_gamma *gamma;
SivapiriyanKumarasamya03f39a2017-11-02 15:28:32 -0400529 enum color_transfer_func color_input_tf;
Anthony Koofb735a92016-12-13 13:59:41 -0500530 struct dc_transfer_func *in_transfer_func;
SivapiriyanKumarasamyde4a2962017-10-19 13:41:30 -0400531
532 struct csc_transform *input_csc_color_matrix;
533 struct fixed31_32 *coeff_reduction_factor;
Harry Wentland45622362017-09-12 15:58:20 -0400534};
Harry Wentland45622362017-09-12 15:58:20 -0400535
536/*
537 * Create a new surface with default parameters;
538 */
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400539struct dc_plane_state *dc_create_plane_state(struct dc *dc);
Harry Wentland3be5262e2017-07-27 09:55:38 -0400540const struct dc_plane_status *dc_plane_get_status(
541 const struct dc_plane_state *plane_state);
Harry Wentland45622362017-09-12 15:58:20 -0400542
Harry Wentland3be5262e2017-07-27 09:55:38 -0400543void dc_plane_state_retain(struct dc_plane_state *plane_state);
544void dc_plane_state_release(struct dc_plane_state *plane_state);
Harry Wentland45622362017-09-12 15:58:20 -0400545
Harry Wentland7a6c4af62017-07-24 15:30:17 -0400546void dc_gamma_retain(struct dc_gamma *dc_gamma);
547void dc_gamma_release(struct dc_gamma **dc_gamma);
Harry Wentland45622362017-09-12 15:58:20 -0400548struct dc_gamma *dc_create_gamma(void);
549
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400550void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
551void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
Anthony Koo90e508b2016-12-15 12:09:46 -0500552struct dc_transfer_func *dc_create_transfer_func(void);
Anthony Koofb735a92016-12-13 13:59:41 -0500553
Harry Wentland45622362017-09-12 15:58:20 -0400554/*
555 * This structure holds a surface address. There could be multiple addresses
556 * in cases such as Stereo 3D, Planar YUV, etc. Other per-flip attributes such
557 * as frame durations and DCC format can also be set.
558 */
559struct dc_flip_addrs {
560 struct dc_plane_address address;
Anthony Koo64ed6a22018-02-28 11:37:51 -0500561 unsigned int flip_timestamp_in_us;
Harry Wentland45622362017-09-12 15:58:20 -0400562 bool flip_immediate;
Harry Wentland45622362017-09-12 15:58:20 -0400563 /* TODO: add flip duration for FreeSync */
564};
565
Aric Cyrab2541b2016-12-29 15:27:12 -0500566bool dc_post_update_surfaces_to_stream(
Harry Wentland45622362017-09-12 15:58:20 -0400567 struct dc *dc);
568
Harry Wentland7c0c9672017-11-08 14:34:14 -0500569#include "dc_stream.h"
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400570
Aric Cyrab2541b2016-12-29 15:27:12 -0500571/*
572 * Structure to store surface/stream associations for validation
573 */
574struct dc_validation_set {
Harry Wentland0971c402017-07-27 09:33:33 -0400575 struct dc_stream_state *stream;
Harry Wentland3be5262e2017-07-27 09:55:38 -0400576 struct dc_plane_state *plane_states[MAX_SURFACES];
577 uint8_t plane_count;
Aric Cyrab2541b2016-12-29 15:27:12 -0500578};
579
Yongqiang Sun62c933f2017-10-10 14:01:33 -0400580enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400581
Yongqiang Sune750d562017-09-20 17:06:18 -0400582enum dc_status dc_validate_global_state(
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400583 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400584 struct dc_state *new_ctx);
Harry Wentland07d72b32017-03-29 11:22:05 -0400585
Andrey Grodzovskyab8db3e2017-08-28 14:25:01 -0400586
587void dc_resource_state_construct(
588 const struct dc *dc,
589 struct dc_state *dst_ctx);
590
Bhawanpreet Lakhaf36cc572017-08-28 12:04:23 -0400591void dc_resource_state_copy_construct(
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400592 const struct dc_state *src_ctx,
593 struct dc_state *dst_ctx);
Harry Wentland8122a252017-03-29 11:15:14 -0400594
Bhawanpreet Lakhaf36cc572017-08-28 12:04:23 -0400595void dc_resource_state_copy_construct_current(
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400596 const struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400597 struct dc_state *dst_ctx);
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400598
Bhawanpreet Lakhaf36cc572017-08-28 12:04:23 -0400599void dc_resource_state_destruct(struct dc_state *context);
Harry Wentland8122a252017-03-29 11:15:14 -0400600
Aric Cyrab2541b2016-12-29 15:27:12 -0500601/*
Harry Wentland7cf2c842017-03-06 09:43:30 -0500602 * TODO update to make it about validation sets
603 * Set up streams and links associated to drive sinks
604 * The streams parameter is an absolute set of all active streams.
605 *
606 * After this call:
607 * Phy, Encoder, Timing Generator are programmed and enabled.
608 * New streams are enabled with blank stream; no memory read.
609 */
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400610bool dc_commit_state(struct dc *dc, struct dc_state *context);
Harry Wentland7cf2c842017-03-06 09:43:30 -0500611
Andrey Grodzovsky8a767082017-07-11 14:41:51 -0400612
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400613struct dc_state *dc_create_state(void);
614void dc_retain_state(struct dc_state *context);
615void dc_release_state(struct dc_state *context);
Andrey Grodzovsky8a767082017-07-11 14:41:51 -0400616
Harry Wentland45622362017-09-12 15:58:20 -0400617/*******************************************************************************
618 * Link Interfaces
619 ******************************************************************************/
620
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400621struct dpcd_caps {
622 union dpcd_rev dpcd_rev;
623 union max_lane_count max_ln_count;
624 union max_down_spread max_down_spread;
625
626 /* dongle type (DP converter, CV smart dongle) */
627 enum display_dongle_type dongle_type;
628 /* Dongle's downstream count. */
629 union sink_count sink_count;
630 /* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
631 indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
632 struct dc_dongle_caps dongle_caps;
633
634 uint32_t sink_dev_id;
635 uint32_t branch_dev_id;
636 int8_t branch_dev_name[6];
637 int8_t branch_hw_revision;
638
639 bool allow_invalid_MSA_timing_param;
640 bool panel_mode_edp;
Wenjing Liu9799624a2017-08-15 19:10:14 -0400641 bool dpcd_display_control_capable;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400642};
643
Harry Wentland2e5fa5b2017-11-08 14:59:48 -0500644#include "dc_link.h"
Harry Wentland45622362017-09-12 15:58:20 -0400645
646/*******************************************************************************
647 * Sink Interfaces - A sink corresponds to a display output device
648 ******************************************************************************/
649
xhdu8c895312017-03-21 11:05:32 -0400650struct dc_container_id {
651 // 128bit GUID in binary form
652 unsigned char guid[16];
653 // 8 byte port ID -> ELD.PortID
654 unsigned int portId[2];
655 // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
656 unsigned short manufacturerName;
657 // 2 byte product code -> ELD.ProductCode
658 unsigned short productCode;
659};
660
Vitaly Prosyakb6d61032017-06-12 11:03:26 -0500661
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500662
Harry Wentland45622362017-09-12 15:58:20 -0400663/*
664 * The sink structure contains EDID and other display device properties
665 */
666struct dc_sink {
667 enum signal_type sink_signal;
668 struct dc_edid dc_edid; /* raw edid */
669 struct dc_edid_caps edid_caps; /* parse display caps */
xhdu8c895312017-03-21 11:05:32 -0400670 struct dc_container_id *dc_container_id;
Zeyu Fan4a9a5d62017-03-07 11:48:50 -0500671 uint32_t dongle_max_pix_clk;
Andrey Grodzovsky5c4e980642017-02-14 15:47:24 -0500672 void *priv;
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500673 struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
Anthony Kooebf055f2017-06-14 10:19:57 -0400674 bool converter_disable_audio;
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400675
676 /* private to DC core */
677 struct dc_link *link;
678 struct dc_context *ctx;
679
680 /* private to dc_sink.c */
Dave Airliecb56ace2017-10-03 12:39:01 +1000681 struct kref refcount;
Eric Yang7d8d90d2017-10-23 12:06:54 -0400682
Harry Wentland45622362017-09-12 15:58:20 -0400683};
684
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400685void dc_sink_retain(struct dc_sink *sink);
686void dc_sink_release(struct dc_sink *sink);
Harry Wentland45622362017-09-12 15:58:20 -0400687
Harry Wentland45622362017-09-12 15:58:20 -0400688struct dc_sink_init_data {
689 enum signal_type sink_signal;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400690 struct dc_link *link;
Harry Wentland45622362017-09-12 15:58:20 -0400691 uint32_t dongle_max_pix_clk;
692 bool converter_disable_audio;
693};
694
695struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);
696
Harry Wentland45622362017-09-12 15:58:20 -0400697/* Newer interfaces */
698struct dc_cursor {
699 struct dc_plane_address address;
700 struct dc_cursor_attributes attributes;
701};
702
Harry Wentland45622362017-09-12 15:58:20 -0400703/*******************************************************************************
704 * Interrupt interfaces
705 ******************************************************************************/
706enum dc_irq_source dc_interrupt_to_irq_source(
707 struct dc *dc,
708 uint32_t src_id,
709 uint32_t ext_id);
Harry Wentlanda0e30392018-02-13 11:03:01 -0500710bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
Harry Wentland45622362017-09-12 15:58:20 -0400711void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
712enum dc_irq_source dc_get_hpd_irq_source_at_index(
713 struct dc *dc, uint32_t link_index);
714
715/*******************************************************************************
716 * Power Interfaces
717 ******************************************************************************/
718
719void dc_set_power_state(
720 struct dc *dc,
Andrey Grodzovskya3621482017-04-20 15:59:25 -0400721 enum dc_acpi_cm_power_state power_state);
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400722void dc_resume(struct dc *dc);
Harry Wentland45622362017-09-12 15:58:20 -0400723
Harry Wentland45622362017-09-12 15:58:20 -0400724#endif /* DC_INTERFACE_H_ */