blob: 94ef15c87b806e927326425e2260bb8a890c8cfb [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Akshay Joshi0206e352011-08-16 15:34:10 -040044bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020045static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Jesse Barnesf1f644d2013-06-27 00:39:25 +030048static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
49 struct intel_crtc_config *pipe_config);
50static void ironlake_crtc_clock_get(struct intel_crtc *crtc,
51 struct intel_crtc_config *pipe_config);
52
Damien Lespiaue7457a92013-08-08 22:28:59 +010053static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
54 int x, int y, struct drm_framebuffer *old_fb);
55
56
Jesse Barnes79e53942008-11-07 14:24:08 -080057typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040058 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080059} intel_range_t;
60
61typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040062 int dot_limit;
63 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080064} intel_p2_t;
65
Ma Lingd4906092009-03-18 20:13:27 +080066typedef struct intel_limit intel_limit_t;
67struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040068 intel_range_t dot, vco, n, m, m1, m2, p, p1;
69 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080070};
Jesse Barnes79e53942008-11-07 14:24:08 -080071
Daniel Vetterd2acd212012-10-20 20:57:43 +020072int
73intel_pch_rawclk(struct drm_device *dev)
74{
75 struct drm_i915_private *dev_priv = dev->dev_private;
76
77 WARN_ON(!HAS_PCH_SPLIT(dev));
78
79 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
80}
81
Chris Wilson021357a2010-09-07 20:54:59 +010082static inline u32 /* units of 100MHz */
83intel_fdi_link_freq(struct drm_device *dev)
84{
Chris Wilson8b99e682010-10-13 09:59:17 +010085 if (IS_GEN5(dev)) {
86 struct drm_i915_private *dev_priv = dev->dev_private;
87 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
88 } else
89 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010090}
91
Daniel Vetter5d536e22013-07-06 12:52:06 +020092static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040093 .dot = { .min = 25000, .max = 350000 },
94 .vco = { .min = 930000, .max = 1400000 },
95 .n = { .min = 3, .max = 16 },
96 .m = { .min = 96, .max = 140 },
97 .m1 = { .min = 18, .max = 26 },
98 .m2 = { .min = 6, .max = 16 },
99 .p = { .min = 4, .max = 128 },
100 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700101 .p2 = { .dot_limit = 165000,
102 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700103};
104
Daniel Vetter5d536e22013-07-06 12:52:06 +0200105static const intel_limit_t intel_limits_i8xx_dvo = {
106 .dot = { .min = 25000, .max = 350000 },
107 .vco = { .min = 930000, .max = 1400000 },
108 .n = { .min = 3, .max = 16 },
109 .m = { .min = 96, .max = 140 },
110 .m1 = { .min = 18, .max = 26 },
111 .m2 = { .min = 6, .max = 16 },
112 .p = { .min = 4, .max = 128 },
113 .p1 = { .min = 2, .max = 33 },
114 .p2 = { .dot_limit = 165000,
115 .p2_slow = 4, .p2_fast = 4 },
116};
117
Keith Packarde4b36692009-06-05 19:22:17 -0700118static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400119 .dot = { .min = 25000, .max = 350000 },
120 .vco = { .min = 930000, .max = 1400000 },
121 .n = { .min = 3, .max = 16 },
122 .m = { .min = 96, .max = 140 },
123 .m1 = { .min = 18, .max = 26 },
124 .m2 = { .min = 6, .max = 16 },
125 .p = { .min = 4, .max = 128 },
126 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700127 .p2 = { .dot_limit = 165000,
128 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700129};
Eric Anholt273e27c2011-03-30 13:01:10 -0700130
Keith Packarde4b36692009-06-05 19:22:17 -0700131static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400132 .dot = { .min = 20000, .max = 400000 },
133 .vco = { .min = 1400000, .max = 2800000 },
134 .n = { .min = 1, .max = 6 },
135 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100136 .m1 = { .min = 8, .max = 18 },
137 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400138 .p = { .min = 5, .max = 80 },
139 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700140 .p2 = { .dot_limit = 200000,
141 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700142};
143
144static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400145 .dot = { .min = 20000, .max = 400000 },
146 .vco = { .min = 1400000, .max = 2800000 },
147 .n = { .min = 1, .max = 6 },
148 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100149 .m1 = { .min = 8, .max = 18 },
150 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400151 .p = { .min = 7, .max = 98 },
152 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700153 .p2 = { .dot_limit = 112000,
154 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700155};
156
Eric Anholt273e27c2011-03-30 13:01:10 -0700157
Keith Packarde4b36692009-06-05 19:22:17 -0700158static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700159 .dot = { .min = 25000, .max = 270000 },
160 .vco = { .min = 1750000, .max = 3500000},
161 .n = { .min = 1, .max = 4 },
162 .m = { .min = 104, .max = 138 },
163 .m1 = { .min = 17, .max = 23 },
164 .m2 = { .min = 5, .max = 11 },
165 .p = { .min = 10, .max = 30 },
166 .p1 = { .min = 1, .max = 3},
167 .p2 = { .dot_limit = 270000,
168 .p2_slow = 10,
169 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800170 },
Keith Packarde4b36692009-06-05 19:22:17 -0700171};
172
173static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700174 .dot = { .min = 22000, .max = 400000 },
175 .vco = { .min = 1750000, .max = 3500000},
176 .n = { .min = 1, .max = 4 },
177 .m = { .min = 104, .max = 138 },
178 .m1 = { .min = 16, .max = 23 },
179 .m2 = { .min = 5, .max = 11 },
180 .p = { .min = 5, .max = 80 },
181 .p1 = { .min = 1, .max = 8},
182 .p2 = { .dot_limit = 165000,
183 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700184};
185
186static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700187 .dot = { .min = 20000, .max = 115000 },
188 .vco = { .min = 1750000, .max = 3500000 },
189 .n = { .min = 1, .max = 3 },
190 .m = { .min = 104, .max = 138 },
191 .m1 = { .min = 17, .max = 23 },
192 .m2 = { .min = 5, .max = 11 },
193 .p = { .min = 28, .max = 112 },
194 .p1 = { .min = 2, .max = 8 },
195 .p2 = { .dot_limit = 0,
196 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800197 },
Keith Packarde4b36692009-06-05 19:22:17 -0700198};
199
200static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700201 .dot = { .min = 80000, .max = 224000 },
202 .vco = { .min = 1750000, .max = 3500000 },
203 .n = { .min = 1, .max = 3 },
204 .m = { .min = 104, .max = 138 },
205 .m1 = { .min = 17, .max = 23 },
206 .m2 = { .min = 5, .max = 11 },
207 .p = { .min = 14, .max = 42 },
208 .p1 = { .min = 2, .max = 6 },
209 .p2 = { .dot_limit = 0,
210 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800211 },
Keith Packarde4b36692009-06-05 19:22:17 -0700212};
213
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500214static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400215 .dot = { .min = 20000, .max = 400000},
216 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700217 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400218 .n = { .min = 3, .max = 6 },
219 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700220 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400221 .m1 = { .min = 0, .max = 0 },
222 .m2 = { .min = 0, .max = 254 },
223 .p = { .min = 5, .max = 80 },
224 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700225 .p2 = { .dot_limit = 200000,
226 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700227};
228
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500229static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400230 .dot = { .min = 20000, .max = 400000 },
231 .vco = { .min = 1700000, .max = 3500000 },
232 .n = { .min = 3, .max = 6 },
233 .m = { .min = 2, .max = 256 },
234 .m1 = { .min = 0, .max = 0 },
235 .m2 = { .min = 0, .max = 254 },
236 .p = { .min = 7, .max = 112 },
237 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700238 .p2 = { .dot_limit = 112000,
239 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
Eric Anholt273e27c2011-03-30 13:01:10 -0700242/* Ironlake / Sandybridge
243 *
244 * We calculate clock using (register_value + 2) for N/M1/M2, so here
245 * the range value for them is (actual_value - 2).
246 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800247static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700248 .dot = { .min = 25000, .max = 350000 },
249 .vco = { .min = 1760000, .max = 3510000 },
250 .n = { .min = 1, .max = 5 },
251 .m = { .min = 79, .max = 127 },
252 .m1 = { .min = 12, .max = 22 },
253 .m2 = { .min = 5, .max = 9 },
254 .p = { .min = 5, .max = 80 },
255 .p1 = { .min = 1, .max = 8 },
256 .p2 = { .dot_limit = 225000,
257 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700258};
259
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800260static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700261 .dot = { .min = 25000, .max = 350000 },
262 .vco = { .min = 1760000, .max = 3510000 },
263 .n = { .min = 1, .max = 3 },
264 .m = { .min = 79, .max = 118 },
265 .m1 = { .min = 12, .max = 22 },
266 .m2 = { .min = 5, .max = 9 },
267 .p = { .min = 28, .max = 112 },
268 .p1 = { .min = 2, .max = 8 },
269 .p2 = { .dot_limit = 225000,
270 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800271};
272
273static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700274 .dot = { .min = 25000, .max = 350000 },
275 .vco = { .min = 1760000, .max = 3510000 },
276 .n = { .min = 1, .max = 3 },
277 .m = { .min = 79, .max = 127 },
278 .m1 = { .min = 12, .max = 22 },
279 .m2 = { .min = 5, .max = 9 },
280 .p = { .min = 14, .max = 56 },
281 .p1 = { .min = 2, .max = 8 },
282 .p2 = { .dot_limit = 225000,
283 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800284};
285
Eric Anholt273e27c2011-03-30 13:01:10 -0700286/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800287static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700288 .dot = { .min = 25000, .max = 350000 },
289 .vco = { .min = 1760000, .max = 3510000 },
290 .n = { .min = 1, .max = 2 },
291 .m = { .min = 79, .max = 126 },
292 .m1 = { .min = 12, .max = 22 },
293 .m2 = { .min = 5, .max = 9 },
294 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400295 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700296 .p2 = { .dot_limit = 225000,
297 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800298};
299
300static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700301 .dot = { .min = 25000, .max = 350000 },
302 .vco = { .min = 1760000, .max = 3510000 },
303 .n = { .min = 1, .max = 3 },
304 .m = { .min = 79, .max = 126 },
305 .m1 = { .min = 12, .max = 22 },
306 .m2 = { .min = 5, .max = 9 },
307 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400308 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700309 .p2 = { .dot_limit = 225000,
310 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800311};
312
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700313static const intel_limit_t intel_limits_vlv_dac = {
314 .dot = { .min = 25000, .max = 270000 },
315 .vco = { .min = 4000000, .max = 6000000 },
316 .n = { .min = 1, .max = 7 },
317 .m = { .min = 22, .max = 450 }, /* guess */
318 .m1 = { .min = 2, .max = 3 },
319 .m2 = { .min = 11, .max = 156 },
320 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200321 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700322 .p2 = { .dot_limit = 270000,
323 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700324};
325
326static const intel_limit_t intel_limits_vlv_hdmi = {
Daniel Vetter75e53982013-04-18 21:10:43 +0200327 .dot = { .min = 25000, .max = 270000 },
328 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700329 .n = { .min = 1, .max = 7 },
330 .m = { .min = 60, .max = 300 }, /* guess */
331 .m1 = { .min = 2, .max = 3 },
332 .m2 = { .min = 11, .max = 156 },
333 .p = { .min = 10, .max = 30 },
334 .p1 = { .min = 2, .max = 3 },
335 .p2 = { .dot_limit = 270000,
336 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700337};
338
Chris Wilson1b894b52010-12-14 20:04:54 +0000339static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
340 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800341{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800342 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800343 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800344
345 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100346 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000347 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800348 limit = &intel_limits_ironlake_dual_lvds_100m;
349 else
350 limit = &intel_limits_ironlake_dual_lvds;
351 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000352 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800353 limit = &intel_limits_ironlake_single_lvds_100m;
354 else
355 limit = &intel_limits_ironlake_single_lvds;
356 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200357 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800358 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800359
360 return limit;
361}
362
Ma Ling044c7c42009-03-18 20:13:23 +0800363static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
364{
365 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800366 const intel_limit_t *limit;
367
368 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100369 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700370 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800371 else
Keith Packarde4b36692009-06-05 19:22:17 -0700372 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800373 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
374 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700375 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800376 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700377 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800378 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700379 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800380
381 return limit;
382}
383
Chris Wilson1b894b52010-12-14 20:04:54 +0000384static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800385{
386 struct drm_device *dev = crtc->dev;
387 const intel_limit_t *limit;
388
Eric Anholtbad720f2009-10-22 16:11:14 -0700389 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000390 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800391 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800392 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500393 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800394 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500395 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800396 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500397 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700398 } else if (IS_VALLEYVIEW(dev)) {
399 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
400 limit = &intel_limits_vlv_dac;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700401 else
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +0800402 limit = &intel_limits_vlv_hdmi;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100403 } else if (!IS_GEN2(dev)) {
404 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
405 limit = &intel_limits_i9xx_lvds;
406 else
407 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800408 } else {
409 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700410 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200411 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700412 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200413 else
414 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800415 }
416 return limit;
417}
418
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500419/* m1 is reserved as 0 in Pineview, n is a ring counter */
420static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800421{
Shaohua Li21778322009-02-23 15:19:16 +0800422 clock->m = clock->m2 + 2;
423 clock->p = clock->p1 * clock->p2;
424 clock->vco = refclk * clock->m / clock->n;
425 clock->dot = clock->vco / clock->p;
426}
427
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200428static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
429{
430 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
431}
432
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200433static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800434{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200435 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800436 clock->p = clock->p1 * clock->p2;
437 clock->vco = refclk * clock->m / (clock->n + 2);
438 clock->dot = clock->vco / clock->p;
439}
440
Jesse Barnes79e53942008-11-07 14:24:08 -0800441/**
442 * Returns whether any output on the specified pipe is of the specified type
443 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100444bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800445{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100446 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100447 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800448
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200449 for_each_encoder_on_crtc(dev, crtc, encoder)
450 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100451 return true;
452
453 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800454}
455
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800456#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800457/**
458 * Returns whether the given set of divisors are valid for a given refclk with
459 * the given connectors.
460 */
461
Chris Wilson1b894b52010-12-14 20:04:54 +0000462static bool intel_PLL_is_valid(struct drm_device *dev,
463 const intel_limit_t *limit,
464 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800465{
Jesse Barnes79e53942008-11-07 14:24:08 -0800466 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400467 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800468 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400469 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800470 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400471 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800472 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400473 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500474 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400475 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800476 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400477 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800478 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400479 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800480 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400481 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800482 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
483 * connector, etc., rather than just a single range.
484 */
485 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400486 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800487
488 return true;
489}
490
Ma Lingd4906092009-03-18 20:13:27 +0800491static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200492i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800493 int target, int refclk, intel_clock_t *match_clock,
494 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800495{
496 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800497 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800498 int err = target;
499
Daniel Vettera210b022012-11-26 17:22:08 +0100500 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800501 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100502 * For LVDS just rely on its current settings for dual-channel.
503 * We haven't figured out how to reliably set up different
504 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800505 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100506 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 clock.p2 = limit->p2.p2_fast;
508 else
509 clock.p2 = limit->p2.p2_slow;
510 } else {
511 if (target < limit->p2.dot_limit)
512 clock.p2 = limit->p2.p2_slow;
513 else
514 clock.p2 = limit->p2.p2_fast;
515 }
516
Akshay Joshi0206e352011-08-16 15:34:10 -0400517 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800518
Zhao Yakui42158662009-11-20 11:24:18 +0800519 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
520 clock.m1++) {
521 for (clock.m2 = limit->m2.min;
522 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200523 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800524 break;
525 for (clock.n = limit->n.min;
526 clock.n <= limit->n.max; clock.n++) {
527 for (clock.p1 = limit->p1.min;
528 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800529 int this_err;
530
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200531 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000532 if (!intel_PLL_is_valid(dev, limit,
533 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800534 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800535 if (match_clock &&
536 clock.p != match_clock->p)
537 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800538
539 this_err = abs(clock.dot - target);
540 if (this_err < err) {
541 *best_clock = clock;
542 err = this_err;
543 }
544 }
545 }
546 }
547 }
548
549 return (err != target);
550}
551
Ma Lingd4906092009-03-18 20:13:27 +0800552static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200553pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
554 int target, int refclk, intel_clock_t *match_clock,
555 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200556{
557 struct drm_device *dev = crtc->dev;
558 intel_clock_t clock;
559 int err = target;
560
561 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
562 /*
563 * For LVDS just rely on its current settings for dual-channel.
564 * We haven't figured out how to reliably set up different
565 * single/dual channel state, if we even can.
566 */
567 if (intel_is_dual_link_lvds(dev))
568 clock.p2 = limit->p2.p2_fast;
569 else
570 clock.p2 = limit->p2.p2_slow;
571 } else {
572 if (target < limit->p2.dot_limit)
573 clock.p2 = limit->p2.p2_slow;
574 else
575 clock.p2 = limit->p2.p2_fast;
576 }
577
578 memset(best_clock, 0, sizeof(*best_clock));
579
580 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
581 clock.m1++) {
582 for (clock.m2 = limit->m2.min;
583 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200584 for (clock.n = limit->n.min;
585 clock.n <= limit->n.max; clock.n++) {
586 for (clock.p1 = limit->p1.min;
587 clock.p1 <= limit->p1.max; clock.p1++) {
588 int this_err;
589
590 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800591 if (!intel_PLL_is_valid(dev, limit,
592 &clock))
593 continue;
594 if (match_clock &&
595 clock.p != match_clock->p)
596 continue;
597
598 this_err = abs(clock.dot - target);
599 if (this_err < err) {
600 *best_clock = clock;
601 err = this_err;
602 }
603 }
604 }
605 }
606 }
607
608 return (err != target);
609}
610
Ma Lingd4906092009-03-18 20:13:27 +0800611static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200612g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
613 int target, int refclk, intel_clock_t *match_clock,
614 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800615{
616 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800617 intel_clock_t clock;
618 int max_n;
619 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400620 /* approximately equals target * 0.00585 */
621 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800622 found = false;
623
624 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100625 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800626 clock.p2 = limit->p2.p2_fast;
627 else
628 clock.p2 = limit->p2.p2_slow;
629 } else {
630 if (target < limit->p2.dot_limit)
631 clock.p2 = limit->p2.p2_slow;
632 else
633 clock.p2 = limit->p2.p2_fast;
634 }
635
636 memset(best_clock, 0, sizeof(*best_clock));
637 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200638 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800639 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200640 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800641 for (clock.m1 = limit->m1.max;
642 clock.m1 >= limit->m1.min; clock.m1--) {
643 for (clock.m2 = limit->m2.max;
644 clock.m2 >= limit->m2.min; clock.m2--) {
645 for (clock.p1 = limit->p1.max;
646 clock.p1 >= limit->p1.min; clock.p1--) {
647 int this_err;
648
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200649 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000650 if (!intel_PLL_is_valid(dev, limit,
651 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800652 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000653
654 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800655 if (this_err < err_most) {
656 *best_clock = clock;
657 err_most = this_err;
658 max_n = clock.n;
659 found = true;
660 }
661 }
662 }
663 }
664 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800665 return found;
666}
Ma Lingd4906092009-03-18 20:13:27 +0800667
Zhenyu Wang2c072452009-06-05 15:38:42 +0800668static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200669vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
670 int target, int refclk, intel_clock_t *match_clock,
671 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700672{
673 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
674 u32 m, n, fastclk;
Paulo Zanonif3f08572013-08-12 14:56:53 -0300675 u32 updrate, minupdate, p;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700676 unsigned long bestppm, ppm, absppm;
677 int dotclk, flag;
678
Alan Coxaf447bd2012-07-25 13:49:18 +0100679 flag = 0;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700680 dotclk = target * 1000;
681 bestppm = 1000000;
682 ppm = absppm = 0;
683 fastclk = dotclk / (2*100);
684 updrate = 0;
685 minupdate = 19200;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700686 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
687 bestm1 = bestm2 = bestp1 = bestp2 = 0;
688
689 /* based on hardware requirement, prefer smaller n to precision */
690 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
691 updrate = refclk / n;
692 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
693 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
694 if (p2 > 10)
695 p2 = p2 - 1;
696 p = p1 * p2;
697 /* based on hardware requirement, prefer bigger m1,m2 values */
698 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
699 m2 = (((2*(fastclk * p * n / m1 )) +
700 refclk) / (2*refclk));
701 m = m1 * m2;
702 vco = updrate * m;
703 if (vco >= limit->vco.min && vco < limit->vco.max) {
704 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
705 absppm = (ppm > 0) ? ppm : (-ppm);
706 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
707 bestppm = 0;
708 flag = 1;
709 }
710 if (absppm < bestppm - 10) {
711 bestppm = absppm;
712 flag = 1;
713 }
714 if (flag) {
715 bestn = n;
716 bestm1 = m1;
717 bestm2 = m2;
718 bestp1 = p1;
719 bestp2 = p2;
720 flag = 0;
721 }
722 }
723 }
724 }
725 }
726 }
727 best_clock->n = bestn;
728 best_clock->m1 = bestm1;
729 best_clock->m2 = bestm2;
730 best_clock->p1 = bestp1;
731 best_clock->p2 = bestp2;
732
733 return true;
734}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700735
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200736enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
737 enum pipe pipe)
738{
739 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
740 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
741
Daniel Vetter3b117c82013-04-17 20:15:07 +0200742 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200743}
744
Paulo Zanonia928d532012-05-04 17:18:15 -0300745static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
746{
747 struct drm_i915_private *dev_priv = dev->dev_private;
748 u32 frame, frame_reg = PIPEFRAME(pipe);
749
750 frame = I915_READ(frame_reg);
751
752 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
753 DRM_DEBUG_KMS("vblank wait timed out\n");
754}
755
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700756/**
757 * intel_wait_for_vblank - wait for vblank on a given pipe
758 * @dev: drm device
759 * @pipe: pipe to wait for
760 *
761 * Wait for vblank to occur on a given pipe. Needed for various bits of
762 * mode setting code.
763 */
764void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800765{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700766 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800767 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700768
Paulo Zanonia928d532012-05-04 17:18:15 -0300769 if (INTEL_INFO(dev)->gen >= 5) {
770 ironlake_wait_for_vblank(dev, pipe);
771 return;
772 }
773
Chris Wilson300387c2010-09-05 20:25:43 +0100774 /* Clear existing vblank status. Note this will clear any other
775 * sticky status fields as well.
776 *
777 * This races with i915_driver_irq_handler() with the result
778 * that either function could miss a vblank event. Here it is not
779 * fatal, as we will either wait upon the next vblank interrupt or
780 * timeout. Generally speaking intel_wait_for_vblank() is only
781 * called during modeset at which time the GPU should be idle and
782 * should *not* be performing page flips and thus not waiting on
783 * vblanks...
784 * Currently, the result of us stealing a vblank from the irq
785 * handler is that a single frame will be skipped during swapbuffers.
786 */
787 I915_WRITE(pipestat_reg,
788 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
789
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700790 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100791 if (wait_for(I915_READ(pipestat_reg) &
792 PIPE_VBLANK_INTERRUPT_STATUS,
793 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700794 DRM_DEBUG_KMS("vblank wait timed out\n");
795}
796
Keith Packardab7ad7f2010-10-03 00:33:06 -0700797/*
798 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700799 * @dev: drm device
800 * @pipe: pipe to wait for
801 *
802 * After disabling a pipe, we can't wait for vblank in the usual way,
803 * spinning on the vblank interrupt status bit, since we won't actually
804 * see an interrupt when the pipe is disabled.
805 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700806 * On Gen4 and above:
807 * wait for the pipe register state bit to turn off
808 *
809 * Otherwise:
810 * wait for the display line value to settle (it usually
811 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100812 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700813 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100814void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700815{
816 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200817 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
818 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700819
Keith Packardab7ad7f2010-10-03 00:33:06 -0700820 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200821 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700822
Keith Packardab7ad7f2010-10-03 00:33:06 -0700823 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100824 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
825 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200826 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700827 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300828 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100829 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700830 unsigned long timeout = jiffies + msecs_to_jiffies(100);
831
Paulo Zanoni837ba002012-05-04 17:18:14 -0300832 if (IS_GEN2(dev))
833 line_mask = DSL_LINEMASK_GEN2;
834 else
835 line_mask = DSL_LINEMASK_GEN3;
836
Keith Packardab7ad7f2010-10-03 00:33:06 -0700837 /* Wait for the display line to settle */
838 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300839 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700840 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300841 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700842 time_after(timeout, jiffies));
843 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200844 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700845 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800846}
847
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000848/*
849 * ibx_digital_port_connected - is the specified port connected?
850 * @dev_priv: i915 private structure
851 * @port: the port to test
852 *
853 * Returns true if @port is connected, false otherwise.
854 */
855bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
856 struct intel_digital_port *port)
857{
858 u32 bit;
859
Damien Lespiauc36346e2012-12-13 16:09:03 +0000860 if (HAS_PCH_IBX(dev_priv->dev)) {
861 switch(port->port) {
862 case PORT_B:
863 bit = SDE_PORTB_HOTPLUG;
864 break;
865 case PORT_C:
866 bit = SDE_PORTC_HOTPLUG;
867 break;
868 case PORT_D:
869 bit = SDE_PORTD_HOTPLUG;
870 break;
871 default:
872 return true;
873 }
874 } else {
875 switch(port->port) {
876 case PORT_B:
877 bit = SDE_PORTB_HOTPLUG_CPT;
878 break;
879 case PORT_C:
880 bit = SDE_PORTC_HOTPLUG_CPT;
881 break;
882 case PORT_D:
883 bit = SDE_PORTD_HOTPLUG_CPT;
884 break;
885 default:
886 return true;
887 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000888 }
889
890 return I915_READ(SDEISR) & bit;
891}
892
Jesse Barnesb24e7172011-01-04 15:09:30 -0800893static const char *state_string(bool enabled)
894{
895 return enabled ? "on" : "off";
896}
897
898/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200899void assert_pll(struct drm_i915_private *dev_priv,
900 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800901{
902 int reg;
903 u32 val;
904 bool cur_state;
905
906 reg = DPLL(pipe);
907 val = I915_READ(reg);
908 cur_state = !!(val & DPLL_VCO_ENABLE);
909 WARN(cur_state != state,
910 "PLL state assertion failure (expected %s, current %s)\n",
911 state_string(state), state_string(cur_state));
912}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800913
Jani Nikula23538ef2013-08-27 15:12:22 +0300914/* XXX: the dsi pll is shared between MIPI DSI ports */
915static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
916{
917 u32 val;
918 bool cur_state;
919
920 mutex_lock(&dev_priv->dpio_lock);
921 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
922 mutex_unlock(&dev_priv->dpio_lock);
923
924 cur_state = val & DSI_PLL_VCO_EN;
925 WARN(cur_state != state,
926 "DSI PLL state assertion failure (expected %s, current %s)\n",
927 state_string(state), state_string(cur_state));
928}
929#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
930#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
931
Daniel Vetter55607e82013-06-16 21:42:39 +0200932struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200933intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800934{
Daniel Vettere2b78262013-06-07 23:10:03 +0200935 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
936
Daniel Vettera43f6e02013-06-07 23:10:32 +0200937 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200938 return NULL;
939
Daniel Vettera43f6e02013-06-07 23:10:32 +0200940 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200941}
942
Jesse Barnesb24e7172011-01-04 15:09:30 -0800943/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200944void assert_shared_dpll(struct drm_i915_private *dev_priv,
945 struct intel_shared_dpll *pll,
946 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800947{
Jesse Barnes040484a2011-01-03 12:14:26 -0800948 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200949 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800950
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300951 if (HAS_PCH_LPT(dev_priv->dev)) {
952 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
953 return;
954 }
955
Chris Wilson92b27b02012-05-20 18:10:50 +0100956 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200957 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100958 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100959
Daniel Vetter53589012013-06-05 13:34:16 +0200960 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100961 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200962 "%s assertion failure (expected %s, current %s)\n",
963 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800964}
Jesse Barnes040484a2011-01-03 12:14:26 -0800965
966static void assert_fdi_tx(struct drm_i915_private *dev_priv,
967 enum pipe pipe, bool state)
968{
969 int reg;
970 u32 val;
971 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200972 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
973 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800974
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200975 if (HAS_DDI(dev_priv->dev)) {
976 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200977 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300978 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200979 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300980 } else {
981 reg = FDI_TX_CTL(pipe);
982 val = I915_READ(reg);
983 cur_state = !!(val & FDI_TX_ENABLE);
984 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800985 WARN(cur_state != state,
986 "FDI TX state assertion failure (expected %s, current %s)\n",
987 state_string(state), state_string(cur_state));
988}
989#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
990#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
991
992static void assert_fdi_rx(struct drm_i915_private *dev_priv,
993 enum pipe pipe, bool state)
994{
995 int reg;
996 u32 val;
997 bool cur_state;
998
Paulo Zanonid63fa0d2012-11-20 13:27:35 -0200999 reg = FDI_RX_CTL(pipe);
1000 val = I915_READ(reg);
1001 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001002 WARN(cur_state != state,
1003 "FDI RX state assertion failure (expected %s, current %s)\n",
1004 state_string(state), state_string(cur_state));
1005}
1006#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1007#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1008
1009static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1010 enum pipe pipe)
1011{
1012 int reg;
1013 u32 val;
1014
1015 /* ILK FDI PLL is always enabled */
1016 if (dev_priv->info->gen == 5)
1017 return;
1018
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001019 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001020 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001021 return;
1022
Jesse Barnes040484a2011-01-03 12:14:26 -08001023 reg = FDI_TX_CTL(pipe);
1024 val = I915_READ(reg);
1025 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1026}
1027
Daniel Vetter55607e82013-06-16 21:42:39 +02001028void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1029 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001030{
1031 int reg;
1032 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001033 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001034
1035 reg = FDI_RX_CTL(pipe);
1036 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001037 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1038 WARN(cur_state != state,
1039 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1040 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001041}
1042
Jesse Barnesea0760c2011-01-04 15:09:32 -08001043static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1044 enum pipe pipe)
1045{
1046 int pp_reg, lvds_reg;
1047 u32 val;
1048 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001049 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001050
1051 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1052 pp_reg = PCH_PP_CONTROL;
1053 lvds_reg = PCH_LVDS;
1054 } else {
1055 pp_reg = PP_CONTROL;
1056 lvds_reg = LVDS;
1057 }
1058
1059 val = I915_READ(pp_reg);
1060 if (!(val & PANEL_POWER_ON) ||
1061 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1062 locked = false;
1063
1064 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1065 panel_pipe = PIPE_B;
1066
1067 WARN(panel_pipe == pipe && locked,
1068 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001069 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001070}
1071
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001072static void assert_cursor(struct drm_i915_private *dev_priv,
1073 enum pipe pipe, bool state)
1074{
1075 struct drm_device *dev = dev_priv->dev;
1076 bool cur_state;
1077
1078 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1079 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
1080 else if (IS_845G(dev) || IS_I865G(dev))
1081 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
1082 else
1083 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
1084
1085 WARN(cur_state != state,
1086 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1087 pipe_name(pipe), state_string(state), state_string(cur_state));
1088}
1089#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1090#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1091
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001092void assert_pipe(struct drm_i915_private *dev_priv,
1093 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001094{
1095 int reg;
1096 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001097 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001098 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1099 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001100
Daniel Vetter8e636782012-01-22 01:36:48 +01001101 /* if we need the pipe A quirk it must be always on */
1102 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1103 state = true;
1104
Paulo Zanonib97186f2013-05-03 12:15:36 -03001105 if (!intel_display_power_enabled(dev_priv->dev,
1106 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001107 cur_state = false;
1108 } else {
1109 reg = PIPECONF(cpu_transcoder);
1110 val = I915_READ(reg);
1111 cur_state = !!(val & PIPECONF_ENABLE);
1112 }
1113
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001114 WARN(cur_state != state,
1115 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001116 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001117}
1118
Chris Wilson931872f2012-01-16 23:01:13 +00001119static void assert_plane(struct drm_i915_private *dev_priv,
1120 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001121{
1122 int reg;
1123 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001124 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001125
1126 reg = DSPCNTR(plane);
1127 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001128 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1129 WARN(cur_state != state,
1130 "plane %c assertion failure (expected %s, current %s)\n",
1131 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001132}
1133
Chris Wilson931872f2012-01-16 23:01:13 +00001134#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1135#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1136
Jesse Barnesb24e7172011-01-04 15:09:30 -08001137static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1138 enum pipe pipe)
1139{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001140 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001141 int reg, i;
1142 u32 val;
1143 int cur_pipe;
1144
Ville Syrjälä653e1022013-06-04 13:49:05 +03001145 /* Primary planes are fixed to pipes on gen4+ */
1146 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001147 reg = DSPCNTR(pipe);
1148 val = I915_READ(reg);
1149 WARN((val & DISPLAY_PLANE_ENABLE),
1150 "plane %c assertion failure, should be disabled but not\n",
1151 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001152 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001153 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001154
Jesse Barnesb24e7172011-01-04 15:09:30 -08001155 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001156 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001157 reg = DSPCNTR(i);
1158 val = I915_READ(reg);
1159 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1160 DISPPLANE_SEL_PIPE_SHIFT;
1161 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001162 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1163 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001164 }
1165}
1166
Jesse Barnes19332d72013-03-28 09:55:38 -07001167static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1168 enum pipe pipe)
1169{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001170 struct drm_device *dev = dev_priv->dev;
Jesse Barnes19332d72013-03-28 09:55:38 -07001171 int reg, i;
1172 u32 val;
1173
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001174 if (IS_VALLEYVIEW(dev)) {
1175 for (i = 0; i < dev_priv->num_plane; i++) {
1176 reg = SPCNTR(pipe, i);
1177 val = I915_READ(reg);
1178 WARN((val & SP_ENABLE),
1179 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1180 sprite_name(pipe, i), pipe_name(pipe));
1181 }
1182 } else if (INTEL_INFO(dev)->gen >= 7) {
1183 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001184 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001185 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001186 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001187 plane_name(pipe), pipe_name(pipe));
1188 } else if (INTEL_INFO(dev)->gen >= 5) {
1189 reg = DVSCNTR(pipe);
1190 val = I915_READ(reg);
1191 WARN((val & DVS_ENABLE),
1192 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1193 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001194 }
1195}
1196
Jesse Barnes92f25842011-01-04 15:09:34 -08001197static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1198{
1199 u32 val;
1200 bool enabled;
1201
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001202 if (HAS_PCH_LPT(dev_priv->dev)) {
1203 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1204 return;
1205 }
1206
Jesse Barnes92f25842011-01-04 15:09:34 -08001207 val = I915_READ(PCH_DREF_CONTROL);
1208 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1209 DREF_SUPERSPREAD_SOURCE_MASK));
1210 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1211}
1212
Daniel Vetterab9412b2013-05-03 11:49:46 +02001213static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1214 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001215{
1216 int reg;
1217 u32 val;
1218 bool enabled;
1219
Daniel Vetterab9412b2013-05-03 11:49:46 +02001220 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001221 val = I915_READ(reg);
1222 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001223 WARN(enabled,
1224 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1225 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001226}
1227
Keith Packard4e634382011-08-06 10:39:45 -07001228static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1229 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001230{
1231 if ((val & DP_PORT_EN) == 0)
1232 return false;
1233
1234 if (HAS_PCH_CPT(dev_priv->dev)) {
1235 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1236 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1237 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1238 return false;
1239 } else {
1240 if ((val & DP_PIPE_MASK) != (pipe << 30))
1241 return false;
1242 }
1243 return true;
1244}
1245
Keith Packard1519b992011-08-06 10:35:34 -07001246static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1247 enum pipe pipe, u32 val)
1248{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001249 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001250 return false;
1251
1252 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001253 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001254 return false;
1255 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001256 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001257 return false;
1258 }
1259 return true;
1260}
1261
1262static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1263 enum pipe pipe, u32 val)
1264{
1265 if ((val & LVDS_PORT_EN) == 0)
1266 return false;
1267
1268 if (HAS_PCH_CPT(dev_priv->dev)) {
1269 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1270 return false;
1271 } else {
1272 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1273 return false;
1274 }
1275 return true;
1276}
1277
1278static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1279 enum pipe pipe, u32 val)
1280{
1281 if ((val & ADPA_DAC_ENABLE) == 0)
1282 return false;
1283 if (HAS_PCH_CPT(dev_priv->dev)) {
1284 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1285 return false;
1286 } else {
1287 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1288 return false;
1289 }
1290 return true;
1291}
1292
Jesse Barnes291906f2011-02-02 12:28:03 -08001293static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001294 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001295{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001296 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001297 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001298 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001299 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001300
Daniel Vetter75c5da22012-09-10 21:58:29 +02001301 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1302 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001303 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001304}
1305
1306static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1307 enum pipe pipe, int reg)
1308{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001309 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001310 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001311 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001312 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001313
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001314 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001315 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001316 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001317}
1318
1319static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1320 enum pipe pipe)
1321{
1322 int reg;
1323 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001324
Keith Packardf0575e92011-07-25 22:12:43 -07001325 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1326 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1327 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001328
1329 reg = PCH_ADPA;
1330 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001331 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001332 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001333 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001334
1335 reg = PCH_LVDS;
1336 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001337 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001338 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001339 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001340
Paulo Zanonie2debe92013-02-18 19:00:27 -03001341 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1342 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1343 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001344}
1345
Daniel Vetter426115c2013-07-11 22:13:42 +02001346static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001347{
Daniel Vetter426115c2013-07-11 22:13:42 +02001348 struct drm_device *dev = crtc->base.dev;
1349 struct drm_i915_private *dev_priv = dev->dev_private;
1350 int reg = DPLL(crtc->pipe);
1351 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001352
Daniel Vetter426115c2013-07-11 22:13:42 +02001353 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001354
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001355 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001356 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1357
1358 /* PLL is protected by panel, make sure we can write it */
1359 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001360 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001361
Daniel Vetter426115c2013-07-11 22:13:42 +02001362 I915_WRITE(reg, dpll);
1363 POSTING_READ(reg);
1364 udelay(150);
1365
1366 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1367 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1368
1369 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1370 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001371
1372 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001373 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001374 POSTING_READ(reg);
1375 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001376 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001377 POSTING_READ(reg);
1378 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001379 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001380 POSTING_READ(reg);
1381 udelay(150); /* wait for warmup */
1382}
1383
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001384static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001385{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001386 struct drm_device *dev = crtc->base.dev;
1387 struct drm_i915_private *dev_priv = dev->dev_private;
1388 int reg = DPLL(crtc->pipe);
1389 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001390
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001391 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001392
1393 /* No really, not for ILK+ */
1394 BUG_ON(dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001395
1396 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001397 if (IS_MOBILE(dev) && !IS_I830(dev))
1398 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001399
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001400 I915_WRITE(reg, dpll);
1401
1402 /* Wait for the clocks to stabilize. */
1403 POSTING_READ(reg);
1404 udelay(150);
1405
1406 if (INTEL_INFO(dev)->gen >= 4) {
1407 I915_WRITE(DPLL_MD(crtc->pipe),
1408 crtc->config.dpll_hw_state.dpll_md);
1409 } else {
1410 /* The pixel multiplier can only be updated once the
1411 * DPLL is enabled and the clocks are stable.
1412 *
1413 * So write it again.
1414 */
1415 I915_WRITE(reg, dpll);
1416 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001417
1418 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001419 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001420 POSTING_READ(reg);
1421 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001422 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001423 POSTING_READ(reg);
1424 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001425 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001426 POSTING_READ(reg);
1427 udelay(150); /* wait for warmup */
1428}
1429
1430/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001431 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001432 * @dev_priv: i915 private structure
1433 * @pipe: pipe PLL to disable
1434 *
1435 * Disable the PLL for @pipe, making sure the pipe is off first.
1436 *
1437 * Note! This is for pre-ILK only.
1438 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001439static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001440{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001441 /* Don't disable pipe A or pipe A PLLs if needed */
1442 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1443 return;
1444
1445 /* Make sure the pipe isn't still relying on us */
1446 assert_pipe_disabled(dev_priv, pipe);
1447
Daniel Vetter50b44a42013-06-05 13:34:33 +02001448 I915_WRITE(DPLL(pipe), 0);
1449 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001450}
1451
Jesse Barnes89b667f2013-04-18 14:51:36 -07001452void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
1453{
1454 u32 port_mask;
1455
1456 if (!port)
1457 port_mask = DPLL_PORTB_READY_MASK;
1458 else
1459 port_mask = DPLL_PORTC_READY_MASK;
1460
1461 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1462 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1463 'B' + port, I915_READ(DPLL(0)));
1464}
1465
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001466/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001467 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001468 * @dev_priv: i915 private structure
1469 * @pipe: pipe PLL to enable
1470 *
1471 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1472 * drives the transcoder clock.
1473 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001474static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001475{
Daniel Vettere2b78262013-06-07 23:10:03 +02001476 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1477 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001478
Chris Wilson48da64a2012-05-13 20:16:12 +01001479 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001480 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001481 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001482 return;
1483
1484 if (WARN_ON(pll->refcount == 0))
1485 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001486
Daniel Vetter46edb022013-06-05 13:34:12 +02001487 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1488 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001489 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001490
Daniel Vettercdbd2312013-06-05 13:34:03 +02001491 if (pll->active++) {
1492 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001493 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001494 return;
1495 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001496 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001497
Daniel Vetter46edb022013-06-05 13:34:12 +02001498 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001499 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001500 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001501}
1502
Daniel Vettere2b78262013-06-07 23:10:03 +02001503static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001504{
Daniel Vettere2b78262013-06-07 23:10:03 +02001505 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1506 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001507
Jesse Barnes92f25842011-01-04 15:09:34 -08001508 /* PCH only available on ILK+ */
1509 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001510 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001511 return;
1512
Chris Wilson48da64a2012-05-13 20:16:12 +01001513 if (WARN_ON(pll->refcount == 0))
1514 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001515
Daniel Vetter46edb022013-06-05 13:34:12 +02001516 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1517 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001518 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001519
Chris Wilson48da64a2012-05-13 20:16:12 +01001520 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001521 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001522 return;
1523 }
1524
Daniel Vettere9d69442013-06-05 13:34:15 +02001525 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001526 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001527 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001528 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001529
Daniel Vetter46edb022013-06-05 13:34:12 +02001530 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001531 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001532 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001533}
1534
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001535static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1536 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001537{
Daniel Vetter23670b322012-11-01 09:15:30 +01001538 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001539 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001540 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001541 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001542
1543 /* PCH only available on ILK+ */
1544 BUG_ON(dev_priv->info->gen < 5);
1545
1546 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001547 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001548 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001549
1550 /* FDI must be feeding us bits for PCH ports */
1551 assert_fdi_tx_enabled(dev_priv, pipe);
1552 assert_fdi_rx_enabled(dev_priv, pipe);
1553
Daniel Vetter23670b322012-11-01 09:15:30 +01001554 if (HAS_PCH_CPT(dev)) {
1555 /* Workaround: Set the timing override bit before enabling the
1556 * pch transcoder. */
1557 reg = TRANS_CHICKEN2(pipe);
1558 val = I915_READ(reg);
1559 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1560 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001561 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001562
Daniel Vetterab9412b2013-05-03 11:49:46 +02001563 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001564 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001565 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001566
1567 if (HAS_PCH_IBX(dev_priv->dev)) {
1568 /*
1569 * make the BPC in transcoder be consistent with
1570 * that in pipeconf reg.
1571 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001572 val &= ~PIPECONF_BPC_MASK;
1573 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001574 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001575
1576 val &= ~TRANS_INTERLACE_MASK;
1577 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001578 if (HAS_PCH_IBX(dev_priv->dev) &&
1579 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1580 val |= TRANS_LEGACY_INTERLACED_ILK;
1581 else
1582 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001583 else
1584 val |= TRANS_PROGRESSIVE;
1585
Jesse Barnes040484a2011-01-03 12:14:26 -08001586 I915_WRITE(reg, val | TRANS_ENABLE);
1587 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001588 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001589}
1590
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001591static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001592 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001593{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001594 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001595
1596 /* PCH only available on ILK+ */
1597 BUG_ON(dev_priv->info->gen < 5);
1598
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001599 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001600 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001601 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001602
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001603 /* Workaround: set timing override bit. */
1604 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001605 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001606 I915_WRITE(_TRANSA_CHICKEN2, val);
1607
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001608 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001609 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001610
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001611 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1612 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001613 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001614 else
1615 val |= TRANS_PROGRESSIVE;
1616
Daniel Vetterab9412b2013-05-03 11:49:46 +02001617 I915_WRITE(LPT_TRANSCONF, val);
1618 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001619 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001620}
1621
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001622static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1623 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001624{
Daniel Vetter23670b322012-11-01 09:15:30 +01001625 struct drm_device *dev = dev_priv->dev;
1626 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001627
1628 /* FDI relies on the transcoder */
1629 assert_fdi_tx_disabled(dev_priv, pipe);
1630 assert_fdi_rx_disabled(dev_priv, pipe);
1631
Jesse Barnes291906f2011-02-02 12:28:03 -08001632 /* Ports must be off as well */
1633 assert_pch_ports_disabled(dev_priv, pipe);
1634
Daniel Vetterab9412b2013-05-03 11:49:46 +02001635 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001636 val = I915_READ(reg);
1637 val &= ~TRANS_ENABLE;
1638 I915_WRITE(reg, val);
1639 /* wait for PCH transcoder off, transcoder state */
1640 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001641 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001642
1643 if (!HAS_PCH_IBX(dev)) {
1644 /* Workaround: Clear the timing override chicken bit again. */
1645 reg = TRANS_CHICKEN2(pipe);
1646 val = I915_READ(reg);
1647 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1648 I915_WRITE(reg, val);
1649 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001650}
1651
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001652static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001653{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001654 u32 val;
1655
Daniel Vetterab9412b2013-05-03 11:49:46 +02001656 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001657 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001658 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001659 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001660 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001661 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001662
1663 /* Workaround: clear timing override bit. */
1664 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001665 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001666 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001667}
1668
1669/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001670 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001671 * @dev_priv: i915 private structure
1672 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001673 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001674 *
1675 * Enable @pipe, making sure that various hardware specific requirements
1676 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1677 *
1678 * @pipe should be %PIPE_A or %PIPE_B.
1679 *
1680 * Will wait until the pipe is actually running (i.e. first vblank) before
1681 * returning.
1682 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001683static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03001684 bool pch_port, bool dsi)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001685{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001686 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1687 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001688 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001689 int reg;
1690 u32 val;
1691
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001692 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001693 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001694 assert_sprites_disabled(dev_priv, pipe);
1695
Paulo Zanoni681e5812012-12-06 11:12:38 -02001696 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001697 pch_transcoder = TRANSCODER_A;
1698 else
1699 pch_transcoder = pipe;
1700
Jesse Barnesb24e7172011-01-04 15:09:30 -08001701 /*
1702 * A pipe without a PLL won't actually be able to drive bits from
1703 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1704 * need the check.
1705 */
1706 if (!HAS_PCH_SPLIT(dev_priv->dev))
Jani Nikula23538ef2013-08-27 15:12:22 +03001707 if (dsi)
1708 assert_dsi_pll_enabled(dev_priv);
1709 else
1710 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001711 else {
1712 if (pch_port) {
1713 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001714 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001715 assert_fdi_tx_pll_enabled(dev_priv,
1716 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001717 }
1718 /* FIXME: assert CPU port conditions for SNB+ */
1719 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001720
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001721 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001722 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001723 if (val & PIPECONF_ENABLE)
1724 return;
1725
1726 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001727 intel_wait_for_vblank(dev_priv->dev, pipe);
1728}
1729
1730/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001731 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001732 * @dev_priv: i915 private structure
1733 * @pipe: pipe to disable
1734 *
1735 * Disable @pipe, making sure that various hardware specific requirements
1736 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1737 *
1738 * @pipe should be %PIPE_A or %PIPE_B.
1739 *
1740 * Will wait until the pipe has shut down before returning.
1741 */
1742static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1743 enum pipe pipe)
1744{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001745 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1746 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001747 int reg;
1748 u32 val;
1749
1750 /*
1751 * Make sure planes won't keep trying to pump pixels to us,
1752 * or we might hang the display.
1753 */
1754 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001755 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001756 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001757
1758 /* Don't disable pipe A or pipe A PLLs if needed */
1759 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1760 return;
1761
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001762 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001763 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001764 if ((val & PIPECONF_ENABLE) == 0)
1765 return;
1766
1767 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001768 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1769}
1770
Keith Packardd74362c2011-07-28 14:47:14 -07001771/*
1772 * Plane regs are double buffered, going from enabled->disabled needs a
1773 * trigger in order to latch. The display address reg provides this.
1774 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001775void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001776 enum plane plane)
1777{
Damien Lespiau14f86142012-10-29 15:24:49 +00001778 if (dev_priv->info->gen >= 4)
1779 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1780 else
1781 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001782}
1783
Jesse Barnesb24e7172011-01-04 15:09:30 -08001784/**
1785 * intel_enable_plane - enable a display plane on a given pipe
1786 * @dev_priv: i915 private structure
1787 * @plane: plane to enable
1788 * @pipe: pipe being fed
1789 *
1790 * Enable @plane on @pipe, making sure that @pipe is running first.
1791 */
1792static void intel_enable_plane(struct drm_i915_private *dev_priv,
1793 enum plane plane, enum pipe pipe)
1794{
1795 int reg;
1796 u32 val;
1797
1798 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1799 assert_pipe_enabled(dev_priv, pipe);
1800
1801 reg = DSPCNTR(plane);
1802 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001803 if (val & DISPLAY_PLANE_ENABLE)
1804 return;
1805
1806 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001807 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001808 intel_wait_for_vblank(dev_priv->dev, pipe);
1809}
1810
Jesse Barnesb24e7172011-01-04 15:09:30 -08001811/**
1812 * intel_disable_plane - disable a display plane
1813 * @dev_priv: i915 private structure
1814 * @plane: plane to disable
1815 * @pipe: pipe consuming the data
1816 *
1817 * Disable @plane; should be an independent operation.
1818 */
1819static void intel_disable_plane(struct drm_i915_private *dev_priv,
1820 enum plane plane, enum pipe pipe)
1821{
1822 int reg;
1823 u32 val;
1824
1825 reg = DSPCNTR(plane);
1826 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001827 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1828 return;
1829
1830 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001831 intel_flush_display_plane(dev_priv, plane);
1832 intel_wait_for_vblank(dev_priv->dev, pipe);
1833}
1834
Chris Wilson693db182013-03-05 14:52:39 +00001835static bool need_vtd_wa(struct drm_device *dev)
1836{
1837#ifdef CONFIG_INTEL_IOMMU
1838 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1839 return true;
1840#endif
1841 return false;
1842}
1843
Chris Wilson127bd2a2010-07-23 23:32:05 +01001844int
Chris Wilson48b956c2010-09-14 12:50:34 +01001845intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001846 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001847 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001848{
Chris Wilsonce453d82011-02-21 14:43:56 +00001849 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001850 u32 alignment;
1851 int ret;
1852
Chris Wilson05394f32010-11-08 19:18:58 +00001853 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001854 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001855 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1856 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001857 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001858 alignment = 4 * 1024;
1859 else
1860 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001861 break;
1862 case I915_TILING_X:
1863 /* pin() will align the object as required by fence */
1864 alignment = 0;
1865 break;
1866 case I915_TILING_Y:
Daniel Vetter8bb6e952013-04-06 23:54:56 +02001867 /* Despite that we check this in framebuffer_init userspace can
1868 * screw us over and change the tiling after the fact. Only
1869 * pinned buffers can't change their tiling. */
1870 DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001871 return -EINVAL;
1872 default:
1873 BUG();
1874 }
1875
Chris Wilson693db182013-03-05 14:52:39 +00001876 /* Note that the w/a also requires 64 PTE of padding following the
1877 * bo. We currently fill all unused PTE with the shadow page and so
1878 * we should always have valid PTE following the scanout preventing
1879 * the VT-d warning.
1880 */
1881 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1882 alignment = 256 * 1024;
1883
Chris Wilsonce453d82011-02-21 14:43:56 +00001884 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001885 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001886 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001887 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001888
1889 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1890 * fence, whereas 965+ only requires a fence if using
1891 * framebuffer compression. For simplicity, we always install
1892 * a fence as the cost is not that onerous.
1893 */
Chris Wilson06d98132012-04-17 15:31:24 +01001894 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001895 if (ret)
1896 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001897
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001898 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001899
Chris Wilsonce453d82011-02-21 14:43:56 +00001900 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001901 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001902
1903err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01001904 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001905err_interruptible:
1906 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001907 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001908}
1909
Chris Wilson1690e1e2011-12-14 13:57:08 +01001910void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1911{
1912 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01001913 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01001914}
1915
Daniel Vetterc2c75132012-07-05 12:17:30 +02001916/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1917 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001918unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1919 unsigned int tiling_mode,
1920 unsigned int cpp,
1921 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001922{
Chris Wilsonbc752862013-02-21 20:04:31 +00001923 if (tiling_mode != I915_TILING_NONE) {
1924 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001925
Chris Wilsonbc752862013-02-21 20:04:31 +00001926 tile_rows = *y / 8;
1927 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001928
Chris Wilsonbc752862013-02-21 20:04:31 +00001929 tiles = *x / (512/cpp);
1930 *x %= 512/cpp;
1931
1932 return tile_rows * pitch * 8 + tiles * 4096;
1933 } else {
1934 unsigned int offset;
1935
1936 offset = *y * pitch + *x * cpp;
1937 *y = 0;
1938 *x = (offset & 4095) / cpp;
1939 return offset & -4096;
1940 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02001941}
1942
Jesse Barnes17638cd2011-06-24 12:19:23 -07001943static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1944 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001945{
1946 struct drm_device *dev = crtc->dev;
1947 struct drm_i915_private *dev_priv = dev->dev_private;
1948 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1949 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001950 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001951 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001952 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001953 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001954 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001955
1956 switch (plane) {
1957 case 0:
1958 case 1:
1959 break;
1960 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001961 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07001962 return -EINVAL;
1963 }
1964
1965 intel_fb = to_intel_framebuffer(fb);
1966 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001967
Chris Wilson5eddb702010-09-11 13:48:45 +01001968 reg = DSPCNTR(plane);
1969 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001970 /* Mask out pixel format bits in case we change it */
1971 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001972 switch (fb->pixel_format) {
1973 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07001974 dspcntr |= DISPPLANE_8BPP;
1975 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001976 case DRM_FORMAT_XRGB1555:
1977 case DRM_FORMAT_ARGB1555:
1978 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07001979 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001980 case DRM_FORMAT_RGB565:
1981 dspcntr |= DISPPLANE_BGRX565;
1982 break;
1983 case DRM_FORMAT_XRGB8888:
1984 case DRM_FORMAT_ARGB8888:
1985 dspcntr |= DISPPLANE_BGRX888;
1986 break;
1987 case DRM_FORMAT_XBGR8888:
1988 case DRM_FORMAT_ABGR8888:
1989 dspcntr |= DISPPLANE_RGBX888;
1990 break;
1991 case DRM_FORMAT_XRGB2101010:
1992 case DRM_FORMAT_ARGB2101010:
1993 dspcntr |= DISPPLANE_BGRX101010;
1994 break;
1995 case DRM_FORMAT_XBGR2101010:
1996 case DRM_FORMAT_ABGR2101010:
1997 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07001998 break;
1999 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002000 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002001 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002002
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002003 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002004 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002005 dspcntr |= DISPPLANE_TILED;
2006 else
2007 dspcntr &= ~DISPPLANE_TILED;
2008 }
2009
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002010 if (IS_G4X(dev))
2011 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2012
Chris Wilson5eddb702010-09-11 13:48:45 +01002013 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002014
Daniel Vettere506a0c2012-07-05 12:17:29 +02002015 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002016
Daniel Vetterc2c75132012-07-05 12:17:30 +02002017 if (INTEL_INFO(dev)->gen >= 4) {
2018 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002019 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2020 fb->bits_per_pixel / 8,
2021 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002022 linear_offset -= intel_crtc->dspaddr_offset;
2023 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002024 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002025 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002026
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002027 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2028 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2029 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002030 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002031 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002032 I915_MODIFY_DISPBASE(DSPSURF(plane),
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002033 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002034 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002035 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002036 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002037 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002038 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002039
Jesse Barnes17638cd2011-06-24 12:19:23 -07002040 return 0;
2041}
2042
2043static int ironlake_update_plane(struct drm_crtc *crtc,
2044 struct drm_framebuffer *fb, int x, int y)
2045{
2046 struct drm_device *dev = crtc->dev;
2047 struct drm_i915_private *dev_priv = dev->dev_private;
2048 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2049 struct intel_framebuffer *intel_fb;
2050 struct drm_i915_gem_object *obj;
2051 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002052 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002053 u32 dspcntr;
2054 u32 reg;
2055
2056 switch (plane) {
2057 case 0:
2058 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002059 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002060 break;
2061 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002062 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002063 return -EINVAL;
2064 }
2065
2066 intel_fb = to_intel_framebuffer(fb);
2067 obj = intel_fb->obj;
2068
2069 reg = DSPCNTR(plane);
2070 dspcntr = I915_READ(reg);
2071 /* Mask out pixel format bits in case we change it */
2072 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002073 switch (fb->pixel_format) {
2074 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002075 dspcntr |= DISPPLANE_8BPP;
2076 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002077 case DRM_FORMAT_RGB565:
2078 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002079 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002080 case DRM_FORMAT_XRGB8888:
2081 case DRM_FORMAT_ARGB8888:
2082 dspcntr |= DISPPLANE_BGRX888;
2083 break;
2084 case DRM_FORMAT_XBGR8888:
2085 case DRM_FORMAT_ABGR8888:
2086 dspcntr |= DISPPLANE_RGBX888;
2087 break;
2088 case DRM_FORMAT_XRGB2101010:
2089 case DRM_FORMAT_ARGB2101010:
2090 dspcntr |= DISPPLANE_BGRX101010;
2091 break;
2092 case DRM_FORMAT_XBGR2101010:
2093 case DRM_FORMAT_ABGR2101010:
2094 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002095 break;
2096 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002097 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002098 }
2099
2100 if (obj->tiling_mode != I915_TILING_NONE)
2101 dspcntr |= DISPPLANE_TILED;
2102 else
2103 dspcntr &= ~DISPPLANE_TILED;
2104
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002105 if (IS_HASWELL(dev))
2106 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2107 else
2108 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002109
2110 I915_WRITE(reg, dspcntr);
2111
Daniel Vettere506a0c2012-07-05 12:17:29 +02002112 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002113 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002114 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2115 fb->bits_per_pixel / 8,
2116 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002117 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002118
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002119 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2120 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2121 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002122 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002123 I915_MODIFY_DISPBASE(DSPSURF(plane),
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002124 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002125 if (IS_HASWELL(dev)) {
2126 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2127 } else {
2128 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2129 I915_WRITE(DSPLINOFF(plane), linear_offset);
2130 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002131 POSTING_READ(reg);
2132
2133 return 0;
2134}
2135
2136/* Assume fb object is pinned & idle & fenced and just update base pointers */
2137static int
2138intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2139 int x, int y, enum mode_set_atomic state)
2140{
2141 struct drm_device *dev = crtc->dev;
2142 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002143
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002144 if (dev_priv->display.disable_fbc)
2145 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002146 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002147
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002148 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002149}
2150
Ville Syrjälä96a02912013-02-18 19:08:49 +02002151void intel_display_handle_reset(struct drm_device *dev)
2152{
2153 struct drm_i915_private *dev_priv = dev->dev_private;
2154 struct drm_crtc *crtc;
2155
2156 /*
2157 * Flips in the rings have been nuked by the reset,
2158 * so complete all pending flips so that user space
2159 * will get its events and not get stuck.
2160 *
2161 * Also update the base address of all primary
2162 * planes to the the last fb to make sure we're
2163 * showing the correct fb after a reset.
2164 *
2165 * Need to make two loops over the crtcs so that we
2166 * don't try to grab a crtc mutex before the
2167 * pending_flip_queue really got woken up.
2168 */
2169
2170 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2171 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2172 enum plane plane = intel_crtc->plane;
2173
2174 intel_prepare_page_flip(dev, plane);
2175 intel_finish_page_flip_plane(dev, plane);
2176 }
2177
2178 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2179 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2180
2181 mutex_lock(&crtc->mutex);
2182 if (intel_crtc->active)
2183 dev_priv->display.update_plane(crtc, crtc->fb,
2184 crtc->x, crtc->y);
2185 mutex_unlock(&crtc->mutex);
2186 }
2187}
2188
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002189static int
Chris Wilson14667a42012-04-03 17:58:35 +01002190intel_finish_fb(struct drm_framebuffer *old_fb)
2191{
2192 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2193 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2194 bool was_interruptible = dev_priv->mm.interruptible;
2195 int ret;
2196
Chris Wilson14667a42012-04-03 17:58:35 +01002197 /* Big Hammer, we also need to ensure that any pending
2198 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2199 * current scanout is retired before unpinning the old
2200 * framebuffer.
2201 *
2202 * This should only fail upon a hung GPU, in which case we
2203 * can safely continue.
2204 */
2205 dev_priv->mm.interruptible = false;
2206 ret = i915_gem_object_finish_gpu(obj);
2207 dev_priv->mm.interruptible = was_interruptible;
2208
2209 return ret;
2210}
2211
Ville Syrjälä198598d2012-10-31 17:50:24 +02002212static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2213{
2214 struct drm_device *dev = crtc->dev;
2215 struct drm_i915_master_private *master_priv;
2216 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2217
2218 if (!dev->primary->master)
2219 return;
2220
2221 master_priv = dev->primary->master->driver_priv;
2222 if (!master_priv->sarea_priv)
2223 return;
2224
2225 switch (intel_crtc->pipe) {
2226 case 0:
2227 master_priv->sarea_priv->pipeA_x = x;
2228 master_priv->sarea_priv->pipeA_y = y;
2229 break;
2230 case 1:
2231 master_priv->sarea_priv->pipeB_x = x;
2232 master_priv->sarea_priv->pipeB_y = y;
2233 break;
2234 default:
2235 break;
2236 }
2237}
2238
Chris Wilson14667a42012-04-03 17:58:35 +01002239static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002240intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002241 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002242{
2243 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002244 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002245 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002246 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002247 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002248
2249 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002250 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002251 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002252 return 0;
2253 }
2254
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002255 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002256 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2257 plane_name(intel_crtc->plane),
2258 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002259 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002260 }
2261
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002262 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002263 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002264 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002265 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002266 if (ret != 0) {
2267 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002268 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002269 return ret;
2270 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002271
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002272 /* Update pipe size and adjust fitter if needed */
2273 if (i915_fastboot) {
2274 I915_WRITE(PIPESRC(intel_crtc->pipe),
2275 ((crtc->mode.hdisplay - 1) << 16) |
2276 (crtc->mode.vdisplay - 1));
2277 if (!intel_crtc->config.pch_pfit.size &&
2278 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2279 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2280 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2281 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2282 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2283 }
2284 }
2285
Daniel Vetter94352cf2012-07-05 22:51:56 +02002286 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002287 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002288 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002289 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002290 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002291 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002292 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002293
Daniel Vetter94352cf2012-07-05 22:51:56 +02002294 old_fb = crtc->fb;
2295 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002296 crtc->x = x;
2297 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002298
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002299 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002300 if (intel_crtc->active && old_fb != fb)
2301 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002302 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002303 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002304
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002305 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002306 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002307 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002308
Ville Syrjälä198598d2012-10-31 17:50:24 +02002309 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002310
2311 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002312}
2313
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002314static void intel_fdi_normal_train(struct drm_crtc *crtc)
2315{
2316 struct drm_device *dev = crtc->dev;
2317 struct drm_i915_private *dev_priv = dev->dev_private;
2318 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2319 int pipe = intel_crtc->pipe;
2320 u32 reg, temp;
2321
2322 /* enable normal train */
2323 reg = FDI_TX_CTL(pipe);
2324 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002325 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002326 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2327 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002328 } else {
2329 temp &= ~FDI_LINK_TRAIN_NONE;
2330 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002331 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002332 I915_WRITE(reg, temp);
2333
2334 reg = FDI_RX_CTL(pipe);
2335 temp = I915_READ(reg);
2336 if (HAS_PCH_CPT(dev)) {
2337 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2338 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2339 } else {
2340 temp &= ~FDI_LINK_TRAIN_NONE;
2341 temp |= FDI_LINK_TRAIN_NONE;
2342 }
2343 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2344
2345 /* wait one idle pattern time */
2346 POSTING_READ(reg);
2347 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002348
2349 /* IVB wants error correction enabled */
2350 if (IS_IVYBRIDGE(dev))
2351 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2352 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002353}
2354
Daniel Vetter1e833f42013-02-19 22:31:57 +01002355static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
2356{
2357 return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
2358}
2359
Daniel Vetter01a415f2012-10-27 15:58:40 +02002360static void ivb_modeset_global_resources(struct drm_device *dev)
2361{
2362 struct drm_i915_private *dev_priv = dev->dev_private;
2363 struct intel_crtc *pipe_B_crtc =
2364 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2365 struct intel_crtc *pipe_C_crtc =
2366 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2367 uint32_t temp;
2368
Daniel Vetter1e833f42013-02-19 22:31:57 +01002369 /*
2370 * When everything is off disable fdi C so that we could enable fdi B
2371 * with all lanes. Note that we don't care about enabled pipes without
2372 * an enabled pch encoder.
2373 */
2374 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2375 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002376 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2377 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2378
2379 temp = I915_READ(SOUTH_CHICKEN1);
2380 temp &= ~FDI_BC_BIFURCATION_SELECT;
2381 DRM_DEBUG_KMS("disabling fdi C rx\n");
2382 I915_WRITE(SOUTH_CHICKEN1, temp);
2383 }
2384}
2385
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002386/* The FDI link training functions for ILK/Ibexpeak. */
2387static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2388{
2389 struct drm_device *dev = crtc->dev;
2390 struct drm_i915_private *dev_priv = dev->dev_private;
2391 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2392 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002393 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002394 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002395
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002396 /* FDI needs bits from pipe & plane first */
2397 assert_pipe_enabled(dev_priv, pipe);
2398 assert_plane_enabled(dev_priv, plane);
2399
Adam Jacksone1a44742010-06-25 15:32:14 -04002400 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2401 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002402 reg = FDI_RX_IMR(pipe);
2403 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002404 temp &= ~FDI_RX_SYMBOL_LOCK;
2405 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002406 I915_WRITE(reg, temp);
2407 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002408 udelay(150);
2409
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002410 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002411 reg = FDI_TX_CTL(pipe);
2412 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002413 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2414 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002415 temp &= ~FDI_LINK_TRAIN_NONE;
2416 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002417 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002418
Chris Wilson5eddb702010-09-11 13:48:45 +01002419 reg = FDI_RX_CTL(pipe);
2420 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002421 temp &= ~FDI_LINK_TRAIN_NONE;
2422 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002423 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2424
2425 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002426 udelay(150);
2427
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002428 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002429 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2430 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2431 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002432
Chris Wilson5eddb702010-09-11 13:48:45 +01002433 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002434 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002435 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002436 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2437
2438 if ((temp & FDI_RX_BIT_LOCK)) {
2439 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002440 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002441 break;
2442 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002443 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002444 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002445 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002446
2447 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002448 reg = FDI_TX_CTL(pipe);
2449 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002450 temp &= ~FDI_LINK_TRAIN_NONE;
2451 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002452 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002453
Chris Wilson5eddb702010-09-11 13:48:45 +01002454 reg = FDI_RX_CTL(pipe);
2455 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002456 temp &= ~FDI_LINK_TRAIN_NONE;
2457 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002458 I915_WRITE(reg, temp);
2459
2460 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002461 udelay(150);
2462
Chris Wilson5eddb702010-09-11 13:48:45 +01002463 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002464 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002465 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002466 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2467
2468 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002469 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002470 DRM_DEBUG_KMS("FDI train 2 done.\n");
2471 break;
2472 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002473 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002474 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002475 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002476
2477 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002478
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002479}
2480
Akshay Joshi0206e352011-08-16 15:34:10 -04002481static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002482 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2483 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2484 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2485 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2486};
2487
2488/* The FDI link training functions for SNB/Cougarpoint. */
2489static void gen6_fdi_link_train(struct drm_crtc *crtc)
2490{
2491 struct drm_device *dev = crtc->dev;
2492 struct drm_i915_private *dev_priv = dev->dev_private;
2493 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2494 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002495 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002496
Adam Jacksone1a44742010-06-25 15:32:14 -04002497 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2498 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002499 reg = FDI_RX_IMR(pipe);
2500 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002501 temp &= ~FDI_RX_SYMBOL_LOCK;
2502 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002503 I915_WRITE(reg, temp);
2504
2505 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002506 udelay(150);
2507
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002508 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002509 reg = FDI_TX_CTL(pipe);
2510 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002511 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2512 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002513 temp &= ~FDI_LINK_TRAIN_NONE;
2514 temp |= FDI_LINK_TRAIN_PATTERN_1;
2515 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2516 /* SNB-B */
2517 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002518 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002519
Daniel Vetterd74cf322012-10-26 10:58:13 +02002520 I915_WRITE(FDI_RX_MISC(pipe),
2521 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2522
Chris Wilson5eddb702010-09-11 13:48:45 +01002523 reg = FDI_RX_CTL(pipe);
2524 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002525 if (HAS_PCH_CPT(dev)) {
2526 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2527 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2528 } else {
2529 temp &= ~FDI_LINK_TRAIN_NONE;
2530 temp |= FDI_LINK_TRAIN_PATTERN_1;
2531 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002532 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2533
2534 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002535 udelay(150);
2536
Akshay Joshi0206e352011-08-16 15:34:10 -04002537 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002538 reg = FDI_TX_CTL(pipe);
2539 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002540 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2541 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002542 I915_WRITE(reg, temp);
2543
2544 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002545 udelay(500);
2546
Sean Paulfa37d392012-03-02 12:53:39 -05002547 for (retry = 0; retry < 5; retry++) {
2548 reg = FDI_RX_IIR(pipe);
2549 temp = I915_READ(reg);
2550 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2551 if (temp & FDI_RX_BIT_LOCK) {
2552 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2553 DRM_DEBUG_KMS("FDI train 1 done.\n");
2554 break;
2555 }
2556 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002557 }
Sean Paulfa37d392012-03-02 12:53:39 -05002558 if (retry < 5)
2559 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002560 }
2561 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002562 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002563
2564 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002565 reg = FDI_TX_CTL(pipe);
2566 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002567 temp &= ~FDI_LINK_TRAIN_NONE;
2568 temp |= FDI_LINK_TRAIN_PATTERN_2;
2569 if (IS_GEN6(dev)) {
2570 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2571 /* SNB-B */
2572 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2573 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002574 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002575
Chris Wilson5eddb702010-09-11 13:48:45 +01002576 reg = FDI_RX_CTL(pipe);
2577 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002578 if (HAS_PCH_CPT(dev)) {
2579 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2580 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2581 } else {
2582 temp &= ~FDI_LINK_TRAIN_NONE;
2583 temp |= FDI_LINK_TRAIN_PATTERN_2;
2584 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002585 I915_WRITE(reg, temp);
2586
2587 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002588 udelay(150);
2589
Akshay Joshi0206e352011-08-16 15:34:10 -04002590 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002591 reg = FDI_TX_CTL(pipe);
2592 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002593 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2594 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002595 I915_WRITE(reg, temp);
2596
2597 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002598 udelay(500);
2599
Sean Paulfa37d392012-03-02 12:53:39 -05002600 for (retry = 0; retry < 5; retry++) {
2601 reg = FDI_RX_IIR(pipe);
2602 temp = I915_READ(reg);
2603 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2604 if (temp & FDI_RX_SYMBOL_LOCK) {
2605 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2606 DRM_DEBUG_KMS("FDI train 2 done.\n");
2607 break;
2608 }
2609 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002610 }
Sean Paulfa37d392012-03-02 12:53:39 -05002611 if (retry < 5)
2612 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002613 }
2614 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002615 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002616
2617 DRM_DEBUG_KMS("FDI train done.\n");
2618}
2619
Jesse Barnes357555c2011-04-28 15:09:55 -07002620/* Manual link training for Ivy Bridge A0 parts */
2621static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2622{
2623 struct drm_device *dev = crtc->dev;
2624 struct drm_i915_private *dev_priv = dev->dev_private;
2625 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2626 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002627 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07002628
2629 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2630 for train result */
2631 reg = FDI_RX_IMR(pipe);
2632 temp = I915_READ(reg);
2633 temp &= ~FDI_RX_SYMBOL_LOCK;
2634 temp &= ~FDI_RX_BIT_LOCK;
2635 I915_WRITE(reg, temp);
2636
2637 POSTING_READ(reg);
2638 udelay(150);
2639
Daniel Vetter01a415f2012-10-27 15:58:40 +02002640 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2641 I915_READ(FDI_RX_IIR(pipe)));
2642
Jesse Barnes139ccd32013-08-19 11:04:55 -07002643 /* Try each vswing and preemphasis setting twice before moving on */
2644 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2645 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07002646 reg = FDI_TX_CTL(pipe);
2647 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002648 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2649 temp &= ~FDI_TX_ENABLE;
2650 I915_WRITE(reg, temp);
2651
2652 reg = FDI_RX_CTL(pipe);
2653 temp = I915_READ(reg);
2654 temp &= ~FDI_LINK_TRAIN_AUTO;
2655 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2656 temp &= ~FDI_RX_ENABLE;
2657 I915_WRITE(reg, temp);
2658
2659 /* enable CPU FDI TX and PCH FDI RX */
2660 reg = FDI_TX_CTL(pipe);
2661 temp = I915_READ(reg);
2662 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2663 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2664 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07002665 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002666 temp |= snb_b_fdi_train_param[j/2];
2667 temp |= FDI_COMPOSITE_SYNC;
2668 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2669
2670 I915_WRITE(FDI_RX_MISC(pipe),
2671 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2672
2673 reg = FDI_RX_CTL(pipe);
2674 temp = I915_READ(reg);
2675 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2676 temp |= FDI_COMPOSITE_SYNC;
2677 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2678
2679 POSTING_READ(reg);
2680 udelay(1); /* should be 0.5us */
2681
2682 for (i = 0; i < 4; i++) {
2683 reg = FDI_RX_IIR(pipe);
2684 temp = I915_READ(reg);
2685 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2686
2687 if (temp & FDI_RX_BIT_LOCK ||
2688 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2689 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2690 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2691 i);
2692 break;
2693 }
2694 udelay(1); /* should be 0.5us */
2695 }
2696 if (i == 4) {
2697 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2698 continue;
2699 }
2700
2701 /* Train 2 */
2702 reg = FDI_TX_CTL(pipe);
2703 temp = I915_READ(reg);
2704 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2705 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2706 I915_WRITE(reg, temp);
2707
2708 reg = FDI_RX_CTL(pipe);
2709 temp = I915_READ(reg);
2710 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2711 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07002712 I915_WRITE(reg, temp);
2713
2714 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002715 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002716
Jesse Barnes139ccd32013-08-19 11:04:55 -07002717 for (i = 0; i < 4; i++) {
2718 reg = FDI_RX_IIR(pipe);
2719 temp = I915_READ(reg);
2720 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07002721
Jesse Barnes139ccd32013-08-19 11:04:55 -07002722 if (temp & FDI_RX_SYMBOL_LOCK ||
2723 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2724 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2725 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2726 i);
2727 goto train_done;
2728 }
2729 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002730 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07002731 if (i == 4)
2732 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07002733 }
Jesse Barnes357555c2011-04-28 15:09:55 -07002734
Jesse Barnes139ccd32013-08-19 11:04:55 -07002735train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07002736 DRM_DEBUG_KMS("FDI train done.\n");
2737}
2738
Daniel Vetter88cefb62012-08-12 19:27:14 +02002739static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002740{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002741 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002742 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002743 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002744 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002745
Jesse Barnesc64e3112010-09-10 11:27:03 -07002746
Jesse Barnes0e23b992010-09-10 11:10:00 -07002747 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002748 reg = FDI_RX_CTL(pipe);
2749 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002750 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2751 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002752 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002753 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2754
2755 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002756 udelay(200);
2757
2758 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002759 temp = I915_READ(reg);
2760 I915_WRITE(reg, temp | FDI_PCDCLK);
2761
2762 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002763 udelay(200);
2764
Paulo Zanoni20749732012-11-23 15:30:38 -02002765 /* Enable CPU FDI TX PLL, always on for Ironlake */
2766 reg = FDI_TX_CTL(pipe);
2767 temp = I915_READ(reg);
2768 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2769 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002770
Paulo Zanoni20749732012-11-23 15:30:38 -02002771 POSTING_READ(reg);
2772 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002773 }
2774}
2775
Daniel Vetter88cefb62012-08-12 19:27:14 +02002776static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2777{
2778 struct drm_device *dev = intel_crtc->base.dev;
2779 struct drm_i915_private *dev_priv = dev->dev_private;
2780 int pipe = intel_crtc->pipe;
2781 u32 reg, temp;
2782
2783 /* Switch from PCDclk to Rawclk */
2784 reg = FDI_RX_CTL(pipe);
2785 temp = I915_READ(reg);
2786 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2787
2788 /* Disable CPU FDI TX PLL */
2789 reg = FDI_TX_CTL(pipe);
2790 temp = I915_READ(reg);
2791 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2792
2793 POSTING_READ(reg);
2794 udelay(100);
2795
2796 reg = FDI_RX_CTL(pipe);
2797 temp = I915_READ(reg);
2798 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2799
2800 /* Wait for the clocks to turn off. */
2801 POSTING_READ(reg);
2802 udelay(100);
2803}
2804
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002805static void ironlake_fdi_disable(struct drm_crtc *crtc)
2806{
2807 struct drm_device *dev = crtc->dev;
2808 struct drm_i915_private *dev_priv = dev->dev_private;
2809 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2810 int pipe = intel_crtc->pipe;
2811 u32 reg, temp;
2812
2813 /* disable CPU FDI tx and PCH FDI rx */
2814 reg = FDI_TX_CTL(pipe);
2815 temp = I915_READ(reg);
2816 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2817 POSTING_READ(reg);
2818
2819 reg = FDI_RX_CTL(pipe);
2820 temp = I915_READ(reg);
2821 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002822 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002823 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2824
2825 POSTING_READ(reg);
2826 udelay(100);
2827
2828 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002829 if (HAS_PCH_IBX(dev)) {
2830 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002831 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002832
2833 /* still set train pattern 1 */
2834 reg = FDI_TX_CTL(pipe);
2835 temp = I915_READ(reg);
2836 temp &= ~FDI_LINK_TRAIN_NONE;
2837 temp |= FDI_LINK_TRAIN_PATTERN_1;
2838 I915_WRITE(reg, temp);
2839
2840 reg = FDI_RX_CTL(pipe);
2841 temp = I915_READ(reg);
2842 if (HAS_PCH_CPT(dev)) {
2843 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2844 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2845 } else {
2846 temp &= ~FDI_LINK_TRAIN_NONE;
2847 temp |= FDI_LINK_TRAIN_PATTERN_1;
2848 }
2849 /* BPC in FDI rx is consistent with that in PIPECONF */
2850 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002851 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002852 I915_WRITE(reg, temp);
2853
2854 POSTING_READ(reg);
2855 udelay(100);
2856}
2857
Chris Wilson5bb61642012-09-27 21:25:58 +01002858static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2859{
2860 struct drm_device *dev = crtc->dev;
2861 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002862 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002863 unsigned long flags;
2864 bool pending;
2865
Ville Syrjälä10d83732013-01-29 18:13:34 +02002866 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2867 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002868 return false;
2869
2870 spin_lock_irqsave(&dev->event_lock, flags);
2871 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2872 spin_unlock_irqrestore(&dev->event_lock, flags);
2873
2874 return pending;
2875}
2876
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002877static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2878{
Chris Wilson0f911282012-04-17 10:05:38 +01002879 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002880 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002881
2882 if (crtc->fb == NULL)
2883 return;
2884
Daniel Vetter2c10d572012-12-20 21:24:07 +01002885 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2886
Chris Wilson5bb61642012-09-27 21:25:58 +01002887 wait_event(dev_priv->pending_flip_queue,
2888 !intel_crtc_has_pending_flip(crtc));
2889
Chris Wilson0f911282012-04-17 10:05:38 +01002890 mutex_lock(&dev->struct_mutex);
2891 intel_finish_fb(crtc->fb);
2892 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002893}
2894
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002895/* Program iCLKIP clock to the desired frequency */
2896static void lpt_program_iclkip(struct drm_crtc *crtc)
2897{
2898 struct drm_device *dev = crtc->dev;
2899 struct drm_i915_private *dev_priv = dev->dev_private;
2900 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2901 u32 temp;
2902
Daniel Vetter09153002012-12-12 14:06:44 +01002903 mutex_lock(&dev_priv->dpio_lock);
2904
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002905 /* It is necessary to ungate the pixclk gate prior to programming
2906 * the divisors, and gate it back when it is done.
2907 */
2908 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2909
2910 /* Disable SSCCTL */
2911 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002912 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2913 SBI_SSCCTL_DISABLE,
2914 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002915
2916 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2917 if (crtc->mode.clock == 20000) {
2918 auxdiv = 1;
2919 divsel = 0x41;
2920 phaseinc = 0x20;
2921 } else {
2922 /* The iCLK virtual clock root frequency is in MHz,
2923 * but the crtc->mode.clock in in KHz. To get the divisors,
2924 * it is necessary to divide one by another, so we
2925 * convert the virtual clock precision to KHz here for higher
2926 * precision.
2927 */
2928 u32 iclk_virtual_root_freq = 172800 * 1000;
2929 u32 iclk_pi_range = 64;
2930 u32 desired_divisor, msb_divisor_value, pi_value;
2931
2932 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2933 msb_divisor_value = desired_divisor / iclk_pi_range;
2934 pi_value = desired_divisor % iclk_pi_range;
2935
2936 auxdiv = 0;
2937 divsel = msb_divisor_value - 2;
2938 phaseinc = pi_value;
2939 }
2940
2941 /* This should not happen with any sane values */
2942 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2943 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2944 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2945 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2946
2947 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2948 crtc->mode.clock,
2949 auxdiv,
2950 divsel,
2951 phasedir,
2952 phaseinc);
2953
2954 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002955 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002956 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2957 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2958 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2959 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2960 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2961 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002962 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002963
2964 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002965 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002966 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2967 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002968 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002969
2970 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002971 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002972 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002973 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002974
2975 /* Wait for initialization time */
2976 udelay(24);
2977
2978 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01002979
2980 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002981}
2982
Daniel Vetter275f01b22013-05-03 11:49:47 +02002983static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
2984 enum pipe pch_transcoder)
2985{
2986 struct drm_device *dev = crtc->base.dev;
2987 struct drm_i915_private *dev_priv = dev->dev_private;
2988 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2989
2990 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
2991 I915_READ(HTOTAL(cpu_transcoder)));
2992 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
2993 I915_READ(HBLANK(cpu_transcoder)));
2994 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
2995 I915_READ(HSYNC(cpu_transcoder)));
2996
2997 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
2998 I915_READ(VTOTAL(cpu_transcoder)));
2999 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3000 I915_READ(VBLANK(cpu_transcoder)));
3001 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3002 I915_READ(VSYNC(cpu_transcoder)));
3003 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3004 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3005}
3006
Jesse Barnesf67a5592011-01-05 10:31:48 -08003007/*
3008 * Enable PCH resources required for PCH ports:
3009 * - PCH PLLs
3010 * - FDI training & RX/TX
3011 * - update transcoder timings
3012 * - DP transcoding bits
3013 * - transcoder
3014 */
3015static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003016{
3017 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003018 struct drm_i915_private *dev_priv = dev->dev_private;
3019 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3020 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003021 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003022
Daniel Vetterab9412b2013-05-03 11:49:46 +02003023 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003024
Daniel Vettercd986ab2012-10-26 10:58:12 +02003025 /* Write the TU size bits before fdi link training, so that error
3026 * detection works. */
3027 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3028 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3029
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003030 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003031 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003032
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003033 /* We need to program the right clock selection before writing the pixel
3034 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003035 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003036 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003037
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003038 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003039 temp |= TRANS_DPLL_ENABLE(pipe);
3040 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003041 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003042 temp |= sel;
3043 else
3044 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003045 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003046 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003047
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003048 /* XXX: pch pll's can be enabled any time before we enable the PCH
3049 * transcoder, and we actually should do this to not upset any PCH
3050 * transcoder that already use the clock when we share it.
3051 *
3052 * Note that enable_shared_dpll tries to do the right thing, but
3053 * get_shared_dpll unconditionally resets the pll - we need that to have
3054 * the right LVDS enable sequence. */
3055 ironlake_enable_shared_dpll(intel_crtc);
3056
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003057 /* set transcoder timing, panel must allow it */
3058 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003059 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003060
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003061 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003062
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003063 /* For PCH DP, enable TRANS_DP_CTL */
3064 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003065 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3066 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003067 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003068 reg = TRANS_DP_CTL(pipe);
3069 temp = I915_READ(reg);
3070 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003071 TRANS_DP_SYNC_MASK |
3072 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003073 temp |= (TRANS_DP_OUTPUT_ENABLE |
3074 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003075 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003076
3077 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003078 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003079 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003080 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003081
3082 switch (intel_trans_dp_port_sel(crtc)) {
3083 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003084 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003085 break;
3086 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003087 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003088 break;
3089 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003090 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003091 break;
3092 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003093 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003094 }
3095
Chris Wilson5eddb702010-09-11 13:48:45 +01003096 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003097 }
3098
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003099 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003100}
3101
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003102static void lpt_pch_enable(struct drm_crtc *crtc)
3103{
3104 struct drm_device *dev = crtc->dev;
3105 struct drm_i915_private *dev_priv = dev->dev_private;
3106 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003107 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003108
Daniel Vetterab9412b2013-05-03 11:49:46 +02003109 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003110
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003111 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003112
Paulo Zanoni0540e482012-10-31 18:12:40 -02003113 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003114 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003115
Paulo Zanoni937bb612012-10-31 18:12:47 -02003116 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003117}
3118
Daniel Vettere2b78262013-06-07 23:10:03 +02003119static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003120{
Daniel Vettere2b78262013-06-07 23:10:03 +02003121 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003122
3123 if (pll == NULL)
3124 return;
3125
3126 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003127 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003128 return;
3129 }
3130
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003131 if (--pll->refcount == 0) {
3132 WARN_ON(pll->on);
3133 WARN_ON(pll->active);
3134 }
3135
Daniel Vettera43f6e02013-06-07 23:10:32 +02003136 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003137}
3138
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003139static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003140{
Daniel Vettere2b78262013-06-07 23:10:03 +02003141 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3142 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3143 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003144
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003145 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003146 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3147 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003148 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003149 }
3150
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003151 if (HAS_PCH_IBX(dev_priv->dev)) {
3152 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003153 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003154 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003155
Daniel Vetter46edb022013-06-05 13:34:12 +02003156 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3157 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003158
3159 goto found;
3160 }
3161
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003162 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3163 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003164
3165 /* Only want to check enabled timings first */
3166 if (pll->refcount == 0)
3167 continue;
3168
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003169 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3170 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003171 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003172 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003173 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003174
3175 goto found;
3176 }
3177 }
3178
3179 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003180 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3181 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003182 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003183 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3184 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003185 goto found;
3186 }
3187 }
3188
3189 return NULL;
3190
3191found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003192 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003193 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3194 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003195
Daniel Vettercdbd2312013-06-05 13:34:03 +02003196 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003197 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3198 sizeof(pll->hw_state));
3199
Daniel Vetter46edb022013-06-05 13:34:12 +02003200 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003201 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003202 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003203
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003204 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003205 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003206 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003207
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003208 return pll;
3209}
3210
Daniel Vettera1520312013-05-03 11:49:50 +02003211static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003212{
3213 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003214 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003215 u32 temp;
3216
3217 temp = I915_READ(dslreg);
3218 udelay(500);
3219 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003220 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003221 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003222 }
3223}
3224
Jesse Barnesb074cec2013-04-25 12:55:02 -07003225static void ironlake_pfit_enable(struct intel_crtc *crtc)
3226{
3227 struct drm_device *dev = crtc->base.dev;
3228 struct drm_i915_private *dev_priv = dev->dev_private;
3229 int pipe = crtc->pipe;
3230
Jesse Barnes0ef37f32013-05-03 13:26:37 -07003231 if (crtc->config.pch_pfit.size) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003232 /* Force use of hard-coded filter coefficients
3233 * as some pre-programmed values are broken,
3234 * e.g. x201.
3235 */
3236 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3237 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3238 PF_PIPE_SEL_IVB(pipe));
3239 else
3240 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3241 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3242 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003243 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003244}
3245
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003246static void intel_enable_planes(struct drm_crtc *crtc)
3247{
3248 struct drm_device *dev = crtc->dev;
3249 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3250 struct intel_plane *intel_plane;
3251
3252 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3253 if (intel_plane->pipe == pipe)
3254 intel_plane_restore(&intel_plane->base);
3255}
3256
3257static void intel_disable_planes(struct drm_crtc *crtc)
3258{
3259 struct drm_device *dev = crtc->dev;
3260 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3261 struct intel_plane *intel_plane;
3262
3263 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3264 if (intel_plane->pipe == pipe)
3265 intel_plane_disable(&intel_plane->base);
3266}
3267
Jesse Barnesf67a5592011-01-05 10:31:48 -08003268static void ironlake_crtc_enable(struct drm_crtc *crtc)
3269{
3270 struct drm_device *dev = crtc->dev;
3271 struct drm_i915_private *dev_priv = dev->dev_private;
3272 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003273 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003274 int pipe = intel_crtc->pipe;
3275 int plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003276
Daniel Vetter08a48462012-07-02 11:43:47 +02003277 WARN_ON(!crtc->enabled);
3278
Jesse Barnesf67a5592011-01-05 10:31:48 -08003279 if (intel_crtc->active)
3280 return;
3281
3282 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003283
3284 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3285 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3286
Daniel Vetterf6736a12013-06-05 13:34:30 +02003287 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003288 if (encoder->pre_enable)
3289 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003290
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003291 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003292 /* Note: FDI PLL enabling _must_ be done before we enable the
3293 * cpu pipes, hence this is separate from all the other fdi/pch
3294 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003295 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003296 } else {
3297 assert_fdi_tx_disabled(dev_priv, pipe);
3298 assert_fdi_rx_disabled(dev_priv, pipe);
3299 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003300
Jesse Barnesb074cec2013-04-25 12:55:02 -07003301 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003302
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003303 /*
3304 * On ILK+ LUT must be loaded before the pipe is running but with
3305 * clocks enabled
3306 */
3307 intel_crtc_load_lut(crtc);
3308
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003309 intel_update_watermarks(crtc);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003310 intel_enable_pipe(dev_priv, pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03003311 intel_crtc->config.has_pch_encoder, false);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003312 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003313 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003314 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003315
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003316 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003317 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003318
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003319 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003320 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003321 mutex_unlock(&dev->struct_mutex);
3322
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003323 for_each_encoder_on_crtc(dev, crtc, encoder)
3324 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003325
3326 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003327 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003328
3329 /*
3330 * There seems to be a race in PCH platform hw (at least on some
3331 * outputs) where an enabled pipe still completes any pageflip right
3332 * away (as if the pipe is off) instead of waiting for vblank. As soon
3333 * as the first vblank happend, everything works as expected. Hence just
3334 * wait for one vblank before returning to avoid strange things
3335 * happening.
3336 */
3337 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003338}
3339
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003340/* IPS only exists on ULT machines and is tied to pipe A. */
3341static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3342{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003343 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003344}
3345
3346static void hsw_enable_ips(struct intel_crtc *crtc)
3347{
3348 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3349
3350 if (!crtc->config.ips_enabled)
3351 return;
3352
3353 /* We can only enable IPS after we enable a plane and wait for a vblank.
3354 * We guarantee that the plane is enabled by calling intel_enable_ips
3355 * only after intel_enable_plane. And intel_enable_plane already waits
3356 * for a vblank, so all we need to do here is to enable the IPS bit. */
3357 assert_plane_enabled(dev_priv, crtc->plane);
3358 I915_WRITE(IPS_CTL, IPS_ENABLE);
3359}
3360
3361static void hsw_disable_ips(struct intel_crtc *crtc)
3362{
3363 struct drm_device *dev = crtc->base.dev;
3364 struct drm_i915_private *dev_priv = dev->dev_private;
3365
3366 if (!crtc->config.ips_enabled)
3367 return;
3368
3369 assert_plane_enabled(dev_priv, crtc->plane);
3370 I915_WRITE(IPS_CTL, 0);
3371
3372 /* We need to wait for a vblank before we can disable the plane. */
3373 intel_wait_for_vblank(dev, crtc->pipe);
3374}
3375
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003376static void haswell_crtc_enable(struct drm_crtc *crtc)
3377{
3378 struct drm_device *dev = crtc->dev;
3379 struct drm_i915_private *dev_priv = dev->dev_private;
3380 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3381 struct intel_encoder *encoder;
3382 int pipe = intel_crtc->pipe;
3383 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003384
3385 WARN_ON(!crtc->enabled);
3386
3387 if (intel_crtc->active)
3388 return;
3389
3390 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003391
3392 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3393 if (intel_crtc->config.has_pch_encoder)
3394 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3395
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003396 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003397 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003398
3399 for_each_encoder_on_crtc(dev, crtc, encoder)
3400 if (encoder->pre_enable)
3401 encoder->pre_enable(encoder);
3402
Paulo Zanoni1f544382012-10-24 11:32:00 -02003403 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003404
Jesse Barnesb074cec2013-04-25 12:55:02 -07003405 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003406
3407 /*
3408 * On ILK+ LUT must be loaded before the pipe is running but with
3409 * clocks enabled
3410 */
3411 intel_crtc_load_lut(crtc);
3412
Paulo Zanoni1f544382012-10-24 11:32:00 -02003413 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003414 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003415
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003416 intel_update_watermarks(crtc);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003417 intel_enable_pipe(dev_priv, pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03003418 intel_crtc->config.has_pch_encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003419 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003420 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003421 intel_crtc_update_cursor(crtc, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003422
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003423 hsw_enable_ips(intel_crtc);
3424
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003425 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003426 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003427
3428 mutex_lock(&dev->struct_mutex);
3429 intel_update_fbc(dev);
3430 mutex_unlock(&dev->struct_mutex);
3431
Jani Nikula8807e552013-08-30 19:40:32 +03003432 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003433 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003434 intel_opregion_notify_encoder(encoder, true);
3435 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003436
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003437 /*
3438 * There seems to be a race in PCH platform hw (at least on some
3439 * outputs) where an enabled pipe still completes any pageflip right
3440 * away (as if the pipe is off) instead of waiting for vblank. As soon
3441 * as the first vblank happend, everything works as expected. Hence just
3442 * wait for one vblank before returning to avoid strange things
3443 * happening.
3444 */
3445 intel_wait_for_vblank(dev, intel_crtc->pipe);
3446}
3447
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003448static void ironlake_pfit_disable(struct intel_crtc *crtc)
3449{
3450 struct drm_device *dev = crtc->base.dev;
3451 struct drm_i915_private *dev_priv = dev->dev_private;
3452 int pipe = crtc->pipe;
3453
3454 /* To avoid upsetting the power well on haswell only disable the pfit if
3455 * it's in use. The hw state code will make sure we get this right. */
3456 if (crtc->config.pch_pfit.size) {
3457 I915_WRITE(PF_CTL(pipe), 0);
3458 I915_WRITE(PF_WIN_POS(pipe), 0);
3459 I915_WRITE(PF_WIN_SZ(pipe), 0);
3460 }
3461}
3462
Jesse Barnes6be4a602010-09-10 10:26:01 -07003463static void ironlake_crtc_disable(struct drm_crtc *crtc)
3464{
3465 struct drm_device *dev = crtc->dev;
3466 struct drm_i915_private *dev_priv = dev->dev_private;
3467 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003468 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003469 int pipe = intel_crtc->pipe;
3470 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003471 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003472
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003473
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003474 if (!intel_crtc->active)
3475 return;
3476
Daniel Vetterea9d7582012-07-10 10:42:52 +02003477 for_each_encoder_on_crtc(dev, crtc, encoder)
3478 encoder->disable(encoder);
3479
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003480 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003481 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003482
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003483 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003484 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003485
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003486 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003487 intel_disable_planes(crtc);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003488 intel_disable_plane(dev_priv, plane, pipe);
3489
Daniel Vetterd925c592013-06-05 13:34:04 +02003490 if (intel_crtc->config.has_pch_encoder)
3491 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3492
Jesse Barnesb24e7172011-01-04 15:09:30 -08003493 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003494
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003495 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003496
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003497 for_each_encoder_on_crtc(dev, crtc, encoder)
3498 if (encoder->post_disable)
3499 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003500
Daniel Vetterd925c592013-06-05 13:34:04 +02003501 if (intel_crtc->config.has_pch_encoder) {
3502 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003503
Daniel Vetterd925c592013-06-05 13:34:04 +02003504 ironlake_disable_pch_transcoder(dev_priv, pipe);
3505 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003506
Daniel Vetterd925c592013-06-05 13:34:04 +02003507 if (HAS_PCH_CPT(dev)) {
3508 /* disable TRANS_DP_CTL */
3509 reg = TRANS_DP_CTL(pipe);
3510 temp = I915_READ(reg);
3511 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3512 TRANS_DP_PORT_SEL_MASK);
3513 temp |= TRANS_DP_PORT_SEL_NONE;
3514 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003515
Daniel Vetterd925c592013-06-05 13:34:04 +02003516 /* disable DPLL_SEL */
3517 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003518 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003519 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003520 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003521
3522 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003523 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003524
3525 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003526 }
3527
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003528 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003529 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003530
3531 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003532 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003533 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003534}
3535
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003536static void haswell_crtc_disable(struct drm_crtc *crtc)
3537{
3538 struct drm_device *dev = crtc->dev;
3539 struct drm_i915_private *dev_priv = dev->dev_private;
3540 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3541 struct intel_encoder *encoder;
3542 int pipe = intel_crtc->pipe;
3543 int plane = intel_crtc->plane;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003544 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003545
3546 if (!intel_crtc->active)
3547 return;
3548
Jani Nikula8807e552013-08-30 19:40:32 +03003549 for_each_encoder_on_crtc(dev, crtc, encoder) {
3550 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003551 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003552 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003553
3554 intel_crtc_wait_for_pending_flips(crtc);
3555 drm_vblank_off(dev, pipe);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003556
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003557 /* FBC must be disabled before disabling the plane on HSW. */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003558 if (dev_priv->fbc.plane == plane)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003559 intel_disable_fbc(dev);
3560
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003561 hsw_disable_ips(intel_crtc);
3562
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003563 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003564 intel_disable_planes(crtc);
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003565 intel_disable_plane(dev_priv, plane, pipe);
3566
Paulo Zanoni86642812013-04-12 17:57:57 -03003567 if (intel_crtc->config.has_pch_encoder)
3568 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003569 intel_disable_pipe(dev_priv, pipe);
3570
Paulo Zanoniad80a812012-10-24 16:06:19 -02003571 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003572
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003573 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003574
Paulo Zanoni1f544382012-10-24 11:32:00 -02003575 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003576
3577 for_each_encoder_on_crtc(dev, crtc, encoder)
3578 if (encoder->post_disable)
3579 encoder->post_disable(encoder);
3580
Daniel Vetter88adfff2013-03-28 10:42:01 +01003581 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003582 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003583 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003584 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003585 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003586
3587 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003588 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003589
3590 mutex_lock(&dev->struct_mutex);
3591 intel_update_fbc(dev);
3592 mutex_unlock(&dev->struct_mutex);
3593}
3594
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003595static void ironlake_crtc_off(struct drm_crtc *crtc)
3596{
3597 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003598 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003599}
3600
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003601static void haswell_crtc_off(struct drm_crtc *crtc)
3602{
3603 intel_ddi_put_crtc_pll(crtc);
3604}
3605
Daniel Vetter02e792f2009-09-15 22:57:34 +02003606static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3607{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003608 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003609 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003610 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003611
Chris Wilson23f09ce2010-08-12 13:53:37 +01003612 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003613 dev_priv->mm.interruptible = false;
3614 (void) intel_overlay_switch_off(intel_crtc->overlay);
3615 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003616 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003617 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003618
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003619 /* Let userspace switch the overlay on again. In most cases userspace
3620 * has to recompute where to put it anyway.
3621 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003622}
3623
Egbert Eich61bc95c2013-03-04 09:24:38 -05003624/**
3625 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3626 * cursor plane briefly if not already running after enabling the display
3627 * plane.
3628 * This workaround avoids occasional blank screens when self refresh is
3629 * enabled.
3630 */
3631static void
3632g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3633{
3634 u32 cntl = I915_READ(CURCNTR(pipe));
3635
3636 if ((cntl & CURSOR_MODE) == 0) {
3637 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3638
3639 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3640 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3641 intel_wait_for_vblank(dev_priv->dev, pipe);
3642 I915_WRITE(CURCNTR(pipe), cntl);
3643 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3644 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3645 }
3646}
3647
Jesse Barnes2dd24552013-04-25 12:55:01 -07003648static void i9xx_pfit_enable(struct intel_crtc *crtc)
3649{
3650 struct drm_device *dev = crtc->base.dev;
3651 struct drm_i915_private *dev_priv = dev->dev_private;
3652 struct intel_crtc_config *pipe_config = &crtc->config;
3653
Daniel Vetter328d8e82013-05-08 10:36:31 +02003654 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003655 return;
3656
Daniel Vetterc0b03412013-05-28 12:05:54 +02003657 /*
3658 * The panel fitter should only be adjusted whilst the pipe is disabled,
3659 * according to register description and PRM.
3660 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003661 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3662 assert_pipe_disabled(dev_priv, crtc->pipe);
3663
Jesse Barnesb074cec2013-04-25 12:55:02 -07003664 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3665 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003666
3667 /* Border color in case we don't scale up to the full screen. Black by
3668 * default, change to something else for debugging. */
3669 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003670}
3671
Jesse Barnes89b667f2013-04-18 14:51:36 -07003672static void valleyview_crtc_enable(struct drm_crtc *crtc)
3673{
3674 struct drm_device *dev = crtc->dev;
3675 struct drm_i915_private *dev_priv = dev->dev_private;
3676 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3677 struct intel_encoder *encoder;
3678 int pipe = intel_crtc->pipe;
3679 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03003680 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07003681
3682 WARN_ON(!crtc->enabled);
3683
3684 if (intel_crtc->active)
3685 return;
3686
3687 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07003688
Jesse Barnes89b667f2013-04-18 14:51:36 -07003689 for_each_encoder_on_crtc(dev, crtc, encoder)
3690 if (encoder->pre_pll_enable)
3691 encoder->pre_pll_enable(encoder);
3692
Jani Nikula23538ef2013-08-27 15:12:22 +03003693 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
3694
Jani Nikulae9fd1c02013-08-27 15:12:23 +03003695 if (!is_dsi)
3696 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003697
3698 for_each_encoder_on_crtc(dev, crtc, encoder)
3699 if (encoder->pre_enable)
3700 encoder->pre_enable(encoder);
3701
Jesse Barnes2dd24552013-04-25 12:55:01 -07003702 i9xx_pfit_enable(intel_crtc);
3703
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003704 intel_crtc_load_lut(crtc);
3705
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003706 intel_update_watermarks(crtc);
Jani Nikula23538ef2013-08-27 15:12:22 +03003707 intel_enable_pipe(dev_priv, pipe, false, is_dsi);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003708 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003709 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003710 intel_crtc_update_cursor(crtc, true);
3711
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003712 intel_update_fbc(dev);
Jani Nikula50049452013-07-30 12:20:32 +03003713
3714 for_each_encoder_on_crtc(dev, crtc, encoder)
3715 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003716}
3717
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003718static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003719{
3720 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003721 struct drm_i915_private *dev_priv = dev->dev_private;
3722 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003723 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003724 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003725 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003726
Daniel Vetter08a48462012-07-02 11:43:47 +02003727 WARN_ON(!crtc->enabled);
3728
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003729 if (intel_crtc->active)
3730 return;
3731
3732 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003733
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02003734 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003735 if (encoder->pre_enable)
3736 encoder->pre_enable(encoder);
3737
Daniel Vetterf6736a12013-06-05 13:34:30 +02003738 i9xx_enable_pll(intel_crtc);
3739
Jesse Barnes2dd24552013-04-25 12:55:01 -07003740 i9xx_pfit_enable(intel_crtc);
3741
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003742 intel_crtc_load_lut(crtc);
3743
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003744 intel_update_watermarks(crtc);
Jani Nikula23538ef2013-08-27 15:12:22 +03003745 intel_enable_pipe(dev_priv, pipe, false, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003746 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003747 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003748 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05003749 if (IS_G4X(dev))
3750 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003751 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003752
3753 /* Give the overlay scaler a chance to enable if it's on this pipe */
3754 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003755
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003756 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003757
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003758 for_each_encoder_on_crtc(dev, crtc, encoder)
3759 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003760}
3761
Daniel Vetter87476d62013-04-11 16:29:06 +02003762static void i9xx_pfit_disable(struct intel_crtc *crtc)
3763{
3764 struct drm_device *dev = crtc->base.dev;
3765 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02003766
3767 if (!crtc->config.gmch_pfit.control)
3768 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02003769
3770 assert_pipe_disabled(dev_priv, crtc->pipe);
3771
Daniel Vetter328d8e82013-05-08 10:36:31 +02003772 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
3773 I915_READ(PFIT_CONTROL));
3774 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02003775}
3776
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003777static void i9xx_crtc_disable(struct drm_crtc *crtc)
3778{
3779 struct drm_device *dev = crtc->dev;
3780 struct drm_i915_private *dev_priv = dev->dev_private;
3781 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003782 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003783 int pipe = intel_crtc->pipe;
3784 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003785
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003786 if (!intel_crtc->active)
3787 return;
3788
Daniel Vetterea9d7582012-07-10 10:42:52 +02003789 for_each_encoder_on_crtc(dev, crtc, encoder)
3790 encoder->disable(encoder);
3791
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003792 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003793 intel_crtc_wait_for_pending_flips(crtc);
3794 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003795
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003796 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003797 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003798
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003799 intel_crtc_dpms_overlay(intel_crtc, false);
3800 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003801 intel_disable_planes(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003802 intel_disable_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003803
Jesse Barnesb24e7172011-01-04 15:09:30 -08003804 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003805
Daniel Vetter87476d62013-04-11 16:29:06 +02003806 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003807
Jesse Barnes89b667f2013-04-18 14:51:36 -07003808 for_each_encoder_on_crtc(dev, crtc, encoder)
3809 if (encoder->post_disable)
3810 encoder->post_disable(encoder);
3811
Jani Nikulae9fd1c02013-08-27 15:12:23 +03003812 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3813 i9xx_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003814
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003815 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003816 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003817
3818 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003819}
3820
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003821static void i9xx_crtc_off(struct drm_crtc *crtc)
3822{
3823}
3824
Daniel Vetter976f8a22012-07-08 22:34:21 +02003825static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3826 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003827{
3828 struct drm_device *dev = crtc->dev;
3829 struct drm_i915_master_private *master_priv;
3830 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3831 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003832
3833 if (!dev->primary->master)
3834 return;
3835
3836 master_priv = dev->primary->master->driver_priv;
3837 if (!master_priv->sarea_priv)
3838 return;
3839
Jesse Barnes79e53942008-11-07 14:24:08 -08003840 switch (pipe) {
3841 case 0:
3842 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3843 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3844 break;
3845 case 1:
3846 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3847 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3848 break;
3849 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003850 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003851 break;
3852 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003853}
3854
Daniel Vetter976f8a22012-07-08 22:34:21 +02003855/**
3856 * Sets the power management mode of the pipe and plane.
3857 */
3858void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003859{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003860 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003861 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003862 struct intel_encoder *intel_encoder;
3863 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003864
Daniel Vetter976f8a22012-07-08 22:34:21 +02003865 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3866 enable |= intel_encoder->connectors_active;
3867
3868 if (enable)
3869 dev_priv->display.crtc_enable(crtc);
3870 else
3871 dev_priv->display.crtc_disable(crtc);
3872
3873 intel_crtc_update_sarea(crtc, enable);
3874}
3875
Daniel Vetter976f8a22012-07-08 22:34:21 +02003876static void intel_crtc_disable(struct drm_crtc *crtc)
3877{
3878 struct drm_device *dev = crtc->dev;
3879 struct drm_connector *connector;
3880 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003881 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003882
3883 /* crtc should still be enabled when we disable it. */
3884 WARN_ON(!crtc->enabled);
3885
3886 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03003887 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003888 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003889 dev_priv->display.off(crtc);
3890
Chris Wilson931872f2012-01-16 23:01:13 +00003891 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03003892 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00003893 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003894
3895 if (crtc->fb) {
3896 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003897 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003898 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003899 crtc->fb = NULL;
3900 }
3901
3902 /* Update computed state. */
3903 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3904 if (!connector->encoder || !connector->encoder->crtc)
3905 continue;
3906
3907 if (connector->encoder->crtc != crtc)
3908 continue;
3909
3910 connector->dpms = DRM_MODE_DPMS_OFF;
3911 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003912 }
3913}
3914
Chris Wilsonea5b2132010-08-04 13:50:23 +01003915void intel_encoder_destroy(struct drm_encoder *encoder)
3916{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003917 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003918
Chris Wilsonea5b2132010-08-04 13:50:23 +01003919 drm_encoder_cleanup(encoder);
3920 kfree(intel_encoder);
3921}
3922
Damien Lespiau92373292013-08-08 22:28:57 +01003923/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003924 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3925 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01003926static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003927{
3928 if (mode == DRM_MODE_DPMS_ON) {
3929 encoder->connectors_active = true;
3930
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003931 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003932 } else {
3933 encoder->connectors_active = false;
3934
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003935 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003936 }
3937}
3938
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003939/* Cross check the actual hw state with our own modeset state tracking (and it's
3940 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003941static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003942{
3943 if (connector->get_hw_state(connector)) {
3944 struct intel_encoder *encoder = connector->encoder;
3945 struct drm_crtc *crtc;
3946 bool encoder_enabled;
3947 enum pipe pipe;
3948
3949 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3950 connector->base.base.id,
3951 drm_get_connector_name(&connector->base));
3952
3953 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3954 "wrong connector dpms state\n");
3955 WARN(connector->base.encoder != &encoder->base,
3956 "active connector not linked to encoder\n");
3957 WARN(!encoder->connectors_active,
3958 "encoder->connectors_active not set\n");
3959
3960 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3961 WARN(!encoder_enabled, "encoder not enabled\n");
3962 if (WARN_ON(!encoder->base.crtc))
3963 return;
3964
3965 crtc = encoder->base.crtc;
3966
3967 WARN(!crtc->enabled, "crtc not enabled\n");
3968 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3969 WARN(pipe != to_intel_crtc(crtc)->pipe,
3970 "encoder active on the wrong pipe\n");
3971 }
3972}
3973
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003974/* Even simpler default implementation, if there's really no special case to
3975 * consider. */
3976void intel_connector_dpms(struct drm_connector *connector, int mode)
3977{
3978 struct intel_encoder *encoder = intel_attached_encoder(connector);
3979
3980 /* All the simple cases only support two dpms states. */
3981 if (mode != DRM_MODE_DPMS_ON)
3982 mode = DRM_MODE_DPMS_OFF;
3983
3984 if (mode == connector->dpms)
3985 return;
3986
3987 connector->dpms = mode;
3988
3989 /* Only need to change hw state when actually enabled */
3990 if (encoder->base.crtc)
3991 intel_encoder_dpms(encoder, mode);
3992 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003993 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003994
Daniel Vetterb9805142012-08-31 17:37:33 +02003995 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003996}
3997
Daniel Vetterf0947c32012-07-02 13:10:34 +02003998/* Simple connector->get_hw_state implementation for encoders that support only
3999 * one connector and no cloning and hence the encoder state determines the state
4000 * of the connector. */
4001bool intel_connector_get_hw_state(struct intel_connector *connector)
4002{
Daniel Vetter24929352012-07-02 20:28:59 +02004003 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004004 struct intel_encoder *encoder = connector->encoder;
4005
4006 return encoder->get_hw_state(encoder, &pipe);
4007}
4008
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004009static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4010 struct intel_crtc_config *pipe_config)
4011{
4012 struct drm_i915_private *dev_priv = dev->dev_private;
4013 struct intel_crtc *pipe_B_crtc =
4014 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4015
4016 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4017 pipe_name(pipe), pipe_config->fdi_lanes);
4018 if (pipe_config->fdi_lanes > 4) {
4019 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4020 pipe_name(pipe), pipe_config->fdi_lanes);
4021 return false;
4022 }
4023
4024 if (IS_HASWELL(dev)) {
4025 if (pipe_config->fdi_lanes > 2) {
4026 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4027 pipe_config->fdi_lanes);
4028 return false;
4029 } else {
4030 return true;
4031 }
4032 }
4033
4034 if (INTEL_INFO(dev)->num_pipes == 2)
4035 return true;
4036
4037 /* Ivybridge 3 pipe is really complicated */
4038 switch (pipe) {
4039 case PIPE_A:
4040 return true;
4041 case PIPE_B:
4042 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4043 pipe_config->fdi_lanes > 2) {
4044 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4045 pipe_name(pipe), pipe_config->fdi_lanes);
4046 return false;
4047 }
4048 return true;
4049 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004050 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004051 pipe_B_crtc->config.fdi_lanes <= 2) {
4052 if (pipe_config->fdi_lanes > 2) {
4053 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4054 pipe_name(pipe), pipe_config->fdi_lanes);
4055 return false;
4056 }
4057 } else {
4058 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4059 return false;
4060 }
4061 return true;
4062 default:
4063 BUG();
4064 }
4065}
4066
Daniel Vettere29c22c2013-02-21 00:00:16 +01004067#define RETRY 1
4068static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4069 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004070{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004071 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004072 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004073 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004074 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004075
Daniel Vettere29c22c2013-02-21 00:00:16 +01004076retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004077 /* FDI is a binary signal running at ~2.7GHz, encoding
4078 * each output octet as 10 bits. The actual frequency
4079 * is stored as a divider into a 100MHz clock, and the
4080 * mode pixel clock is stored in units of 1KHz.
4081 * Hence the bw of each lane in terms of the mode signal
4082 * is:
4083 */
4084 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4085
Daniel Vetterff9a6752013-06-01 17:16:21 +02004086 fdi_dotclock = adjusted_mode->clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004087
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004088 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004089 pipe_config->pipe_bpp);
4090
4091 pipe_config->fdi_lanes = lane;
4092
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004093 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004094 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004095
Daniel Vettere29c22c2013-02-21 00:00:16 +01004096 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4097 intel_crtc->pipe, pipe_config);
4098 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4099 pipe_config->pipe_bpp -= 2*3;
4100 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4101 pipe_config->pipe_bpp);
4102 needs_recompute = true;
4103 pipe_config->bw_constrained = true;
4104
4105 goto retry;
4106 }
4107
4108 if (needs_recompute)
4109 return RETRY;
4110
4111 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004112}
4113
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004114static void hsw_compute_ips_config(struct intel_crtc *crtc,
4115 struct intel_crtc_config *pipe_config)
4116{
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004117 pipe_config->ips_enabled = i915_enable_ips &&
4118 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004119 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004120}
4121
Daniel Vettera43f6e02013-06-07 23:10:32 +02004122static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004123 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004124{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004125 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004126 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004127
Damien Lespiau8693a822013-05-03 18:48:11 +01004128 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4129 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004130 */
4131 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4132 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004133 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004134
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004135 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004136 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004137 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004138 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4139 * for lvds. */
4140 pipe_config->pipe_bpp = 8*3;
4141 }
4142
Damien Lespiauf5adf942013-06-24 18:29:34 +01004143 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004144 hsw_compute_ips_config(crtc, pipe_config);
4145
4146 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4147 * clock survives for now. */
4148 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4149 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004150
Daniel Vetter877d48d2013-04-19 11:24:43 +02004151 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004152 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004153
Daniel Vettere29c22c2013-02-21 00:00:16 +01004154 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004155}
4156
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004157static int valleyview_get_display_clock_speed(struct drm_device *dev)
4158{
4159 return 400000; /* FIXME */
4160}
4161
Jesse Barnese70236a2009-09-21 10:42:27 -07004162static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004163{
Jesse Barnese70236a2009-09-21 10:42:27 -07004164 return 400000;
4165}
Jesse Barnes79e53942008-11-07 14:24:08 -08004166
Jesse Barnese70236a2009-09-21 10:42:27 -07004167static int i915_get_display_clock_speed(struct drm_device *dev)
4168{
4169 return 333000;
4170}
Jesse Barnes79e53942008-11-07 14:24:08 -08004171
Jesse Barnese70236a2009-09-21 10:42:27 -07004172static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4173{
4174 return 200000;
4175}
Jesse Barnes79e53942008-11-07 14:24:08 -08004176
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004177static int pnv_get_display_clock_speed(struct drm_device *dev)
4178{
4179 u16 gcfgc = 0;
4180
4181 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4182
4183 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4184 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4185 return 267000;
4186 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4187 return 333000;
4188 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4189 return 444000;
4190 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4191 return 200000;
4192 default:
4193 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4194 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4195 return 133000;
4196 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4197 return 167000;
4198 }
4199}
4200
Jesse Barnese70236a2009-09-21 10:42:27 -07004201static int i915gm_get_display_clock_speed(struct drm_device *dev)
4202{
4203 u16 gcfgc = 0;
4204
4205 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4206
4207 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004208 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004209 else {
4210 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4211 case GC_DISPLAY_CLOCK_333_MHZ:
4212 return 333000;
4213 default:
4214 case GC_DISPLAY_CLOCK_190_200_MHZ:
4215 return 190000;
4216 }
4217 }
4218}
Jesse Barnes79e53942008-11-07 14:24:08 -08004219
Jesse Barnese70236a2009-09-21 10:42:27 -07004220static int i865_get_display_clock_speed(struct drm_device *dev)
4221{
4222 return 266000;
4223}
4224
4225static int i855_get_display_clock_speed(struct drm_device *dev)
4226{
4227 u16 hpllcc = 0;
4228 /* Assume that the hardware is in the high speed state. This
4229 * should be the default.
4230 */
4231 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4232 case GC_CLOCK_133_200:
4233 case GC_CLOCK_100_200:
4234 return 200000;
4235 case GC_CLOCK_166_250:
4236 return 250000;
4237 case GC_CLOCK_100_133:
4238 return 133000;
4239 }
4240
4241 /* Shouldn't happen */
4242 return 0;
4243}
4244
4245static int i830_get_display_clock_speed(struct drm_device *dev)
4246{
4247 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004248}
4249
Zhenyu Wang2c072452009-06-05 15:38:42 +08004250static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004251intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004252{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004253 while (*num > DATA_LINK_M_N_MASK ||
4254 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004255 *num >>= 1;
4256 *den >>= 1;
4257 }
4258}
4259
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004260static void compute_m_n(unsigned int m, unsigned int n,
4261 uint32_t *ret_m, uint32_t *ret_n)
4262{
4263 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4264 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4265 intel_reduce_m_n_ratio(ret_m, ret_n);
4266}
4267
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004268void
4269intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4270 int pixel_clock, int link_clock,
4271 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004272{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004273 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004274
4275 compute_m_n(bits_per_pixel * pixel_clock,
4276 link_clock * nlanes * 8,
4277 &m_n->gmch_m, &m_n->gmch_n);
4278
4279 compute_m_n(pixel_clock, link_clock,
4280 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004281}
4282
Chris Wilsona7615032011-01-12 17:04:08 +00004283static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4284{
Keith Packard72bbe58c2011-09-26 16:09:45 -07004285 if (i915_panel_use_ssc >= 0)
4286 return i915_panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004287 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004288 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004289}
4290
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004291static int vlv_get_refclk(struct drm_crtc *crtc)
4292{
4293 struct drm_device *dev = crtc->dev;
4294 struct drm_i915_private *dev_priv = dev->dev_private;
4295 int refclk = 27000; /* for DP & HDMI */
4296
4297 return 100000; /* only one validated so far */
4298
4299 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4300 refclk = 96000;
4301 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4302 if (intel_panel_use_ssc(dev_priv))
4303 refclk = 100000;
4304 else
4305 refclk = 96000;
4306 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4307 refclk = 100000;
4308 }
4309
4310 return refclk;
4311}
4312
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004313static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4314{
4315 struct drm_device *dev = crtc->dev;
4316 struct drm_i915_private *dev_priv = dev->dev_private;
4317 int refclk;
4318
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004319 if (IS_VALLEYVIEW(dev)) {
4320 refclk = vlv_get_refclk(crtc);
4321 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004322 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004323 refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004324 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4325 refclk / 1000);
4326 } else if (!IS_GEN2(dev)) {
4327 refclk = 96000;
4328 } else {
4329 refclk = 48000;
4330 }
4331
4332 return refclk;
4333}
4334
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004335static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004336{
Daniel Vetter7df00d72013-05-21 21:54:55 +02004337 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004338}
Daniel Vetterf47709a2013-03-28 10:42:02 +01004339
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004340static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4341{
4342 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004343}
4344
Daniel Vetterf47709a2013-03-28 10:42:02 +01004345static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004346 intel_clock_t *reduced_clock)
4347{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004348 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004349 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004350 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004351 u32 fp, fp2 = 0;
4352
4353 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004354 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004355 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004356 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004357 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004358 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004359 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004360 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004361 }
4362
4363 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004364 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004365
Daniel Vetterf47709a2013-03-28 10:42:02 +01004366 crtc->lowfreq_avail = false;
4367 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004368 reduced_clock && i915_powersave) {
4369 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004370 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004371 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004372 } else {
4373 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004374 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004375 }
4376}
4377
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004378static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
4379 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07004380{
4381 u32 reg_val;
4382
4383 /*
4384 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4385 * and set it to a reasonable value instead.
4386 */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004387 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004388 reg_val &= 0xffffff00;
4389 reg_val |= 0x00000030;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004390 vlv_dpio_write(dev_priv, pipe, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004391
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004392 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004393 reg_val &= 0x8cffffff;
4394 reg_val = 0x8c000000;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004395 vlv_dpio_write(dev_priv, pipe, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004396
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004397 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004398 reg_val &= 0xffffff00;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004399 vlv_dpio_write(dev_priv, pipe, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004400
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004401 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004402 reg_val &= 0x00ffffff;
4403 reg_val |= 0xb0000000;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004404 vlv_dpio_write(dev_priv, pipe, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004405}
4406
Daniel Vetterb5518422013-05-03 11:49:48 +02004407static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4408 struct intel_link_m_n *m_n)
4409{
4410 struct drm_device *dev = crtc->base.dev;
4411 struct drm_i915_private *dev_priv = dev->dev_private;
4412 int pipe = crtc->pipe;
4413
Daniel Vettere3b95f12013-05-03 11:49:49 +02004414 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4415 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4416 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4417 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004418}
4419
4420static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4421 struct intel_link_m_n *m_n)
4422{
4423 struct drm_device *dev = crtc->base.dev;
4424 struct drm_i915_private *dev_priv = dev->dev_private;
4425 int pipe = crtc->pipe;
4426 enum transcoder transcoder = crtc->config.cpu_transcoder;
4427
4428 if (INTEL_INFO(dev)->gen >= 5) {
4429 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4430 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4431 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4432 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4433 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004434 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4435 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4436 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4437 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004438 }
4439}
4440
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004441static void intel_dp_set_m_n(struct intel_crtc *crtc)
4442{
4443 if (crtc->config.has_pch_encoder)
4444 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4445 else
4446 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4447}
4448
Daniel Vetterf47709a2013-03-28 10:42:02 +01004449static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004450{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004451 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004452 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004453 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004454 u32 dpll, mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004455 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004456 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004457
Daniel Vetter09153002012-12-12 14:06:44 +01004458 mutex_lock(&dev_priv->dpio_lock);
4459
Daniel Vetterf47709a2013-03-28 10:42:02 +01004460 bestn = crtc->config.dpll.n;
4461 bestm1 = crtc->config.dpll.m1;
4462 bestm2 = crtc->config.dpll.m2;
4463 bestp1 = crtc->config.dpll.p1;
4464 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004465
Jesse Barnes89b667f2013-04-18 14:51:36 -07004466 /* See eDP HDMI DPIO driver vbios notes doc */
4467
4468 /* PLL B needs special handling */
4469 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004470 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004471
4472 /* Set up Tx target for periodic Rcomp update */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004473 vlv_dpio_write(dev_priv, pipe, DPIO_IREF_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004474
4475 /* Disable target IRef on PLL */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004476 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF_CTL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004477 reg_val &= 0x00ffffff;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004478 vlv_dpio_write(dev_priv, pipe, DPIO_IREF_CTL(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004479
4480 /* Disable fast lock */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004481 vlv_dpio_write(dev_priv, pipe, DPIO_FASTCLK_DISABLE, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004482
4483 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004484 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4485 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4486 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004487 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004488
4489 /*
4490 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4491 * but we don't support that).
4492 * Note: don't use the DAC post divider as it seems unstable.
4493 */
4494 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004495 vlv_dpio_write(dev_priv, pipe, DPIO_DIV(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004496
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004497 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004498 vlv_dpio_write(dev_priv, pipe, DPIO_DIV(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004499
Jesse Barnes89b667f2013-04-18 14:51:36 -07004500 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004501 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03004502 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004503 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004504 vlv_dpio_write(dev_priv, pipe, DPIO_LPF_COEFF(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03004505 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004506 else
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004507 vlv_dpio_write(dev_priv, pipe, DPIO_LPF_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004508 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004509
Jesse Barnes89b667f2013-04-18 14:51:36 -07004510 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4511 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4512 /* Use SSC source */
4513 if (!pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004514 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004515 0x0df40000);
4516 else
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004517 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004518 0x0df70000);
4519 } else { /* HDMI or VGA */
4520 /* Use bend source */
4521 if (!pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004522 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004523 0x0df70000);
4524 else
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004525 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004526 0x0df40000);
4527 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004528
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004529 coreclk = vlv_dpio_read(dev_priv, pipe, DPIO_CORE_CLK(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004530 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4531 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4532 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4533 coreclk |= 0x01000000;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004534 vlv_dpio_write(dev_priv, pipe, DPIO_CORE_CLK(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004535
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004536 vlv_dpio_write(dev_priv, pipe, DPIO_PLL_CML(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004537
Jesse Barnes89b667f2013-04-18 14:51:36 -07004538 /* Enable DPIO clock input */
4539 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4540 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
4541 if (pipe)
4542 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004543
4544 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004545 crtc->config.dpll_hw_state.dpll = dpll;
4546
Daniel Vetteref1b4602013-06-01 17:17:04 +02004547 dpll_md = (crtc->config.pixel_multiplier - 1)
4548 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004549 crtc->config.dpll_hw_state.dpll_md = dpll_md;
4550
Daniel Vetterf47709a2013-03-28 10:42:02 +01004551 if (crtc->config.has_dp_encoder)
4552 intel_dp_set_m_n(crtc);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304553
Daniel Vetter09153002012-12-12 14:06:44 +01004554 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004555}
4556
Daniel Vetterf47709a2013-03-28 10:42:02 +01004557static void i9xx_update_pll(struct intel_crtc *crtc,
4558 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004559 int num_connectors)
4560{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004561 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004562 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004563 u32 dpll;
4564 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004565 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004566
Daniel Vetterf47709a2013-03-28 10:42:02 +01004567 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304568
Daniel Vetterf47709a2013-03-28 10:42:02 +01004569 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4570 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004571
4572 dpll = DPLL_VGA_MODE_DIS;
4573
Daniel Vetterf47709a2013-03-28 10:42:02 +01004574 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004575 dpll |= DPLLB_MODE_LVDS;
4576 else
4577 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004578
Daniel Vetteref1b4602013-06-01 17:17:04 +02004579 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02004580 dpll |= (crtc->config.pixel_multiplier - 1)
4581 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004582 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004583
4584 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02004585 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004586
Daniel Vetterf47709a2013-03-28 10:42:02 +01004587 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02004588 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004589
4590 /* compute bitmask from p1 value */
4591 if (IS_PINEVIEW(dev))
4592 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4593 else {
4594 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4595 if (IS_G4X(dev) && reduced_clock)
4596 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4597 }
4598 switch (clock->p2) {
4599 case 5:
4600 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4601 break;
4602 case 7:
4603 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4604 break;
4605 case 10:
4606 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4607 break;
4608 case 14:
4609 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4610 break;
4611 }
4612 if (INTEL_INFO(dev)->gen >= 4)
4613 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4614
Daniel Vetter09ede542013-04-30 14:01:45 +02004615 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004616 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004617 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004618 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4619 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4620 else
4621 dpll |= PLL_REF_INPUT_DREFCLK;
4622
4623 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004624 crtc->config.dpll_hw_state.dpll = dpll;
4625
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004626 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02004627 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
4628 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004629 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004630 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004631
4632 if (crtc->config.has_dp_encoder)
4633 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004634}
4635
Daniel Vetterf47709a2013-03-28 10:42:02 +01004636static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01004637 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004638 int num_connectors)
4639{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004640 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004641 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004642 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004643 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004644
Daniel Vetterf47709a2013-03-28 10:42:02 +01004645 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304646
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004647 dpll = DPLL_VGA_MODE_DIS;
4648
Daniel Vetterf47709a2013-03-28 10:42:02 +01004649 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004650 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4651 } else {
4652 if (clock->p1 == 2)
4653 dpll |= PLL_P1_DIVIDE_BY_TWO;
4654 else
4655 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4656 if (clock->p2 == 4)
4657 dpll |= PLL_P2_DIVIDE_BY_4;
4658 }
4659
Daniel Vetter4a33e482013-07-06 12:52:05 +02004660 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
4661 dpll |= DPLL_DVO_2X_MODE;
4662
Daniel Vetterf47709a2013-03-28 10:42:02 +01004663 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004664 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4665 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4666 else
4667 dpll |= PLL_REF_INPUT_DREFCLK;
4668
4669 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004670 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004671}
4672
Daniel Vetter8a654f32013-06-01 17:16:22 +02004673static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004674{
4675 struct drm_device *dev = intel_crtc->base.dev;
4676 struct drm_i915_private *dev_priv = dev->dev_private;
4677 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004678 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02004679 struct drm_display_mode *adjusted_mode =
4680 &intel_crtc->config.adjusted_mode;
4681 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004682 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
4683
4684 /* We need to be careful not to changed the adjusted mode, for otherwise
4685 * the hw state checker will get angry at the mismatch. */
4686 crtc_vtotal = adjusted_mode->crtc_vtotal;
4687 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004688
4689 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4690 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004691 crtc_vtotal -= 1;
4692 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004693 vsyncshift = adjusted_mode->crtc_hsync_start
4694 - adjusted_mode->crtc_htotal / 2;
4695 } else {
4696 vsyncshift = 0;
4697 }
4698
4699 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004700 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004701
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004702 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004703 (adjusted_mode->crtc_hdisplay - 1) |
4704 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004705 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004706 (adjusted_mode->crtc_hblank_start - 1) |
4707 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004708 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004709 (adjusted_mode->crtc_hsync_start - 1) |
4710 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4711
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004712 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004713 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004714 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004715 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004716 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004717 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004718 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004719 (adjusted_mode->crtc_vsync_start - 1) |
4720 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4721
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004722 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4723 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4724 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4725 * bits. */
4726 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4727 (pipe == PIPE_B || pipe == PIPE_C))
4728 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4729
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004730 /* pipesrc controls the size that is scaled from, which should
4731 * always be the user's requested size.
4732 */
4733 I915_WRITE(PIPESRC(pipe),
4734 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4735}
4736
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004737static void intel_get_pipe_timings(struct intel_crtc *crtc,
4738 struct intel_crtc_config *pipe_config)
4739{
4740 struct drm_device *dev = crtc->base.dev;
4741 struct drm_i915_private *dev_priv = dev->dev_private;
4742 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4743 uint32_t tmp;
4744
4745 tmp = I915_READ(HTOTAL(cpu_transcoder));
4746 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
4747 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
4748 tmp = I915_READ(HBLANK(cpu_transcoder));
4749 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
4750 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
4751 tmp = I915_READ(HSYNC(cpu_transcoder));
4752 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
4753 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
4754
4755 tmp = I915_READ(VTOTAL(cpu_transcoder));
4756 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
4757 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
4758 tmp = I915_READ(VBLANK(cpu_transcoder));
4759 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
4760 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
4761 tmp = I915_READ(VSYNC(cpu_transcoder));
4762 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
4763 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
4764
4765 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
4766 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
4767 pipe_config->adjusted_mode.crtc_vtotal += 1;
4768 pipe_config->adjusted_mode.crtc_vblank_end += 1;
4769 }
4770
4771 tmp = I915_READ(PIPESRC(crtc->pipe));
4772 pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
4773 pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
4774}
4775
Jesse Barnesbabea612013-06-26 18:57:38 +03004776static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
4777 struct intel_crtc_config *pipe_config)
4778{
4779 struct drm_crtc *crtc = &intel_crtc->base;
4780
4781 crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
4782 crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
4783 crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
4784 crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
4785
4786 crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
4787 crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
4788 crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
4789 crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
4790
4791 crtc->mode.flags = pipe_config->adjusted_mode.flags;
4792
4793 crtc->mode.clock = pipe_config->adjusted_mode.clock;
4794 crtc->mode.flags |= pipe_config->adjusted_mode.flags;
4795}
4796
Daniel Vetter84b046f2013-02-19 18:48:54 +01004797static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
4798{
4799 struct drm_device *dev = intel_crtc->base.dev;
4800 struct drm_i915_private *dev_priv = dev->dev_private;
4801 uint32_t pipeconf;
4802
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02004803 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004804
4805 if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4806 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4807 * core speed.
4808 *
4809 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4810 * pipe == 0 check?
4811 */
4812 if (intel_crtc->config.requested_mode.clock >
4813 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4814 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004815 }
4816
Daniel Vetterff9ce462013-04-24 14:57:17 +02004817 /* only g4x and later have fancy bpc/dither controls */
4818 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02004819 /* Bspec claims that we can't use dithering for 30bpp pipes. */
4820 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
4821 pipeconf |= PIPECONF_DITHER_EN |
4822 PIPECONF_DITHER_TYPE_SP;
4823
4824 switch (intel_crtc->config.pipe_bpp) {
4825 case 18:
4826 pipeconf |= PIPECONF_6BPC;
4827 break;
4828 case 24:
4829 pipeconf |= PIPECONF_8BPC;
4830 break;
4831 case 30:
4832 pipeconf |= PIPECONF_10BPC;
4833 break;
4834 default:
4835 /* Case prevented by intel_choose_pipe_bpp_dither. */
4836 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01004837 }
4838 }
4839
4840 if (HAS_PIPE_CXSR(dev)) {
4841 if (intel_crtc->lowfreq_avail) {
4842 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4843 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4844 } else {
4845 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01004846 }
4847 }
4848
Daniel Vetter84b046f2013-02-19 18:48:54 +01004849 if (!IS_GEN2(dev) &&
4850 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
4851 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4852 else
4853 pipeconf |= PIPECONF_PROGRESSIVE;
4854
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02004855 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
4856 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03004857
Daniel Vetter84b046f2013-02-19 18:48:54 +01004858 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
4859 POSTING_READ(PIPECONF(intel_crtc->pipe));
4860}
4861
Eric Anholtf564048e2011-03-30 13:01:02 -07004862static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004863 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004864 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004865{
4866 struct drm_device *dev = crtc->dev;
4867 struct drm_i915_private *dev_priv = dev->dev_private;
4868 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004869 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08004870 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004871 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004872 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004873 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004874 u32 dspcntr;
Daniel Vettera16af722013-04-30 14:01:44 +02004875 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004876 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004877 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004878 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004879 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004880
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004881 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004882 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004883 case INTEL_OUTPUT_LVDS:
4884 is_lvds = true;
4885 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004886 case INTEL_OUTPUT_DSI:
4887 is_dsi = true;
4888 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004889 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004890
Eric Anholtc751ce42010-03-25 11:48:48 -07004891 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004892 }
4893
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004894 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004895
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08004896 if (!is_dsi && !intel_crtc->config.clock_set) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004897 /*
4898 * Returns a set of divisors for the desired target clock with
4899 * the given refclk, or FALSE. The returned values represent
4900 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
4901 * 2) / p1 / p2.
4902 */
4903 limit = intel_limit(crtc, refclk);
4904 ok = dev_priv->display.find_dpll(limit, crtc,
4905 intel_crtc->config.port_clock,
4906 refclk, NULL, &clock);
4907 if (!ok && !intel_crtc->config.clock_set) {
4908 DRM_ERROR("Couldn't find PLL settings for mode!\n");
4909 return -EINVAL;
4910 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004911 }
4912
4913 /* Ensure that the cursor is valid for the new mode before changing... */
4914 intel_crtc_update_cursor(crtc, true);
4915
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004916 if (!is_dsi && is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004917 /*
4918 * Ensure we match the reduced clock's P to the target clock.
4919 * If the clocks don't match, we can't switch the display clock
4920 * by using the FP0/FP1. In such case we will disable the LVDS
4921 * downclock feature.
4922 */
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08004923 limit = intel_limit(crtc, refclk);
Daniel Vetteree9300b2013-06-03 22:40:22 +02004924 has_reduced_clock =
4925 dev_priv->display.find_dpll(limit, crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004926 dev_priv->lvds_downclock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02004927 refclk, &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004928 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004929 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01004930 /* Compat-code for transition, will disappear. */
4931 if (!intel_crtc->config.clock_set) {
4932 intel_crtc->config.dpll.n = clock.n;
4933 intel_crtc->config.dpll.m1 = clock.m1;
4934 intel_crtc->config.dpll.m2 = clock.m2;
4935 intel_crtc->config.dpll.p1 = clock.p1;
4936 intel_crtc->config.dpll.p2 = clock.p2;
4937 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004938
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004939 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02004940 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304941 has_reduced_clock ? &reduced_clock : NULL,
4942 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004943 } else if (IS_VALLEYVIEW(dev)) {
4944 if (!is_dsi)
4945 vlv_update_pll(intel_crtc);
4946 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01004947 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004948 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07004949 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004950 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004951
Eric Anholtf564048e2011-03-30 13:01:02 -07004952 /* Set up the display plane register */
4953 dspcntr = DISPPLANE_GAMMA_ENABLE;
4954
Jesse Barnesda6ecc52013-03-08 10:46:00 -08004955 if (!IS_VALLEYVIEW(dev)) {
4956 if (pipe == 0)
4957 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4958 else
4959 dspcntr |= DISPPLANE_SEL_PIPE_B;
4960 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004961
Daniel Vetter8a654f32013-06-01 17:16:22 +02004962 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004963
4964 /* pipesrc and dspsize control the size that is scaled from,
4965 * which should always be the user's requested size.
4966 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004967 I915_WRITE(DSPSIZE(plane),
4968 ((mode->vdisplay - 1) << 16) |
4969 (mode->hdisplay - 1));
4970 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004971
Daniel Vetter84b046f2013-02-19 18:48:54 +01004972 i9xx_set_pipeconf(intel_crtc);
4973
Eric Anholtf564048e2011-03-30 13:01:02 -07004974 I915_WRITE(DSPCNTR(plane), dspcntr);
4975 POSTING_READ(DSPCNTR(plane));
4976
Daniel Vetter94352cf2012-07-05 22:51:56 +02004977 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004978
Eric Anholtf564048e2011-03-30 13:01:02 -07004979 return ret;
4980}
4981
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004982static void i9xx_get_pfit_config(struct intel_crtc *crtc,
4983 struct intel_crtc_config *pipe_config)
4984{
4985 struct drm_device *dev = crtc->base.dev;
4986 struct drm_i915_private *dev_priv = dev->dev_private;
4987 uint32_t tmp;
4988
4989 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02004990 if (!(tmp & PFIT_ENABLE))
4991 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004992
Daniel Vetter06922822013-07-11 13:35:40 +02004993 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004994 if (INTEL_INFO(dev)->gen < 4) {
4995 if (crtc->pipe != PIPE_B)
4996 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004997 } else {
4998 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
4999 return;
5000 }
5001
Daniel Vetter06922822013-07-11 13:35:40 +02005002 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005003 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5004 if (INTEL_INFO(dev)->gen < 5)
5005 pipe_config->gmch_pfit.lvds_border_bits =
5006 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5007}
5008
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005009static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5010 struct intel_crtc_config *pipe_config)
5011{
5012 struct drm_device *dev = crtc->base.dev;
5013 struct drm_i915_private *dev_priv = dev->dev_private;
5014 uint32_t tmp;
5015
Daniel Vettere143a212013-07-04 12:01:15 +02005016 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005017 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005018
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005019 tmp = I915_READ(PIPECONF(crtc->pipe));
5020 if (!(tmp & PIPECONF_ENABLE))
5021 return false;
5022
Ville Syrjälä42571ae2013-09-06 23:29:00 +03005023 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5024 switch (tmp & PIPECONF_BPC_MASK) {
5025 case PIPECONF_6BPC:
5026 pipe_config->pipe_bpp = 18;
5027 break;
5028 case PIPECONF_8BPC:
5029 pipe_config->pipe_bpp = 24;
5030 break;
5031 case PIPECONF_10BPC:
5032 pipe_config->pipe_bpp = 30;
5033 break;
5034 default:
5035 break;
5036 }
5037 }
5038
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005039 intel_get_pipe_timings(crtc, pipe_config);
5040
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005041 i9xx_get_pfit_config(crtc, pipe_config);
5042
Daniel Vetter6c49f242013-06-06 12:45:25 +02005043 if (INTEL_INFO(dev)->gen >= 4) {
5044 tmp = I915_READ(DPLL_MD(crtc->pipe));
5045 pipe_config->pixel_multiplier =
5046 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5047 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005048 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005049 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5050 tmp = I915_READ(DPLL(crtc->pipe));
5051 pipe_config->pixel_multiplier =
5052 ((tmp & SDVO_MULTIPLIER_MASK)
5053 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5054 } else {
5055 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5056 * port and will be fixed up in the encoder->get_config
5057 * function. */
5058 pipe_config->pixel_multiplier = 1;
5059 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005060 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5061 if (!IS_VALLEYVIEW(dev)) {
5062 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5063 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005064 } else {
5065 /* Mask out read-only status bits. */
5066 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5067 DPLL_PORTC_READY_MASK |
5068 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005069 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005070
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005071 return true;
5072}
5073
Paulo Zanonidde86e22012-12-01 12:04:25 -02005074static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005075{
5076 struct drm_i915_private *dev_priv = dev->dev_private;
5077 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005078 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005079 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005080 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005081 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005082 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005083 bool has_ck505 = false;
5084 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005085
5086 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005087 list_for_each_entry(encoder, &mode_config->encoder_list,
5088 base.head) {
5089 switch (encoder->type) {
5090 case INTEL_OUTPUT_LVDS:
5091 has_panel = true;
5092 has_lvds = true;
5093 break;
5094 case INTEL_OUTPUT_EDP:
5095 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005096 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005097 has_cpu_edp = true;
5098 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005099 }
5100 }
5101
Keith Packard99eb6a02011-09-26 14:29:12 -07005102 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005103 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005104 can_ssc = has_ck505;
5105 } else {
5106 has_ck505 = false;
5107 can_ssc = true;
5108 }
5109
Imre Deak2de69052013-05-08 13:14:04 +03005110 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5111 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005112
5113 /* Ironlake: try to setup display ref clock before DPLL
5114 * enabling. This is only under driver's control after
5115 * PCH B stepping, previous chipset stepping should be
5116 * ignoring this setting.
5117 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005118 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005119
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005120 /* As we must carefully and slowly disable/enable each source in turn,
5121 * compute the final state we want first and check if we need to
5122 * make any changes at all.
5123 */
5124 final = val;
5125 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005126 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005127 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005128 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005129 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5130
5131 final &= ~DREF_SSC_SOURCE_MASK;
5132 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5133 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005134
Keith Packard199e5d72011-09-22 12:01:57 -07005135 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005136 final |= DREF_SSC_SOURCE_ENABLE;
5137
5138 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5139 final |= DREF_SSC1_ENABLE;
5140
5141 if (has_cpu_edp) {
5142 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5143 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5144 else
5145 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5146 } else
5147 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5148 } else {
5149 final |= DREF_SSC_SOURCE_DISABLE;
5150 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5151 }
5152
5153 if (final == val)
5154 return;
5155
5156 /* Always enable nonspread source */
5157 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5158
5159 if (has_ck505)
5160 val |= DREF_NONSPREAD_CK505_ENABLE;
5161 else
5162 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5163
5164 if (has_panel) {
5165 val &= ~DREF_SSC_SOURCE_MASK;
5166 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005167
Keith Packard199e5d72011-09-22 12:01:57 -07005168 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005169 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005170 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005171 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005172 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005173 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005174
5175 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005176 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005177 POSTING_READ(PCH_DREF_CONTROL);
5178 udelay(200);
5179
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005180 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005181
5182 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005183 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005184 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005185 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005186 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005187 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005188 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005189 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005190 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005191 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005192
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005193 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005194 POSTING_READ(PCH_DREF_CONTROL);
5195 udelay(200);
5196 } else {
5197 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5198
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005199 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005200
5201 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005202 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005203
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005204 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005205 POSTING_READ(PCH_DREF_CONTROL);
5206 udelay(200);
5207
5208 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005209 val &= ~DREF_SSC_SOURCE_MASK;
5210 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005211
5212 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005213 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005214
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005215 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005216 POSTING_READ(PCH_DREF_CONTROL);
5217 udelay(200);
5218 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005219
5220 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005221}
5222
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005223static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02005224{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005225 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005226
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005227 tmp = I915_READ(SOUTH_CHICKEN2);
5228 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5229 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005230
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005231 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5232 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5233 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02005234
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005235 tmp = I915_READ(SOUTH_CHICKEN2);
5236 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5237 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005238
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005239 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5240 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5241 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005242}
5243
5244/* WaMPhyProgramming:hsw */
5245static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5246{
5247 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005248
5249 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5250 tmp &= ~(0xFF << 24);
5251 tmp |= (0x12 << 24);
5252 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5253
Paulo Zanonidde86e22012-12-01 12:04:25 -02005254 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5255 tmp |= (1 << 11);
5256 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5257
5258 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5259 tmp |= (1 << 11);
5260 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5261
Paulo Zanonidde86e22012-12-01 12:04:25 -02005262 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5263 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5264 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5265
5266 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5267 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5268 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5269
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005270 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5271 tmp &= ~(7 << 13);
5272 tmp |= (5 << 13);
5273 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005274
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005275 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5276 tmp &= ~(7 << 13);
5277 tmp |= (5 << 13);
5278 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005279
5280 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5281 tmp &= ~0xFF;
5282 tmp |= 0x1C;
5283 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5284
5285 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5286 tmp &= ~0xFF;
5287 tmp |= 0x1C;
5288 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5289
5290 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5291 tmp &= ~(0xFF << 16);
5292 tmp |= (0x1C << 16);
5293 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5294
5295 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5296 tmp &= ~(0xFF << 16);
5297 tmp |= (0x1C << 16);
5298 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5299
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005300 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5301 tmp |= (1 << 27);
5302 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005303
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005304 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5305 tmp |= (1 << 27);
5306 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005307
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005308 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5309 tmp &= ~(0xF << 28);
5310 tmp |= (4 << 28);
5311 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005312
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005313 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5314 tmp &= ~(0xF << 28);
5315 tmp |= (4 << 28);
5316 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005317}
5318
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005319/* Implements 3 different sequences from BSpec chapter "Display iCLK
5320 * Programming" based on the parameters passed:
5321 * - Sequence to enable CLKOUT_DP
5322 * - Sequence to enable CLKOUT_DP without spread
5323 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
5324 */
5325static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
5326 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005327{
5328 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005329 uint32_t reg, tmp;
5330
5331 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
5332 with_spread = true;
5333 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
5334 with_fdi, "LP PCH doesn't have FDI\n"))
5335 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005336
5337 mutex_lock(&dev_priv->dpio_lock);
5338
5339 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5340 tmp &= ~SBI_SSCCTL_DISABLE;
5341 tmp |= SBI_SSCCTL_PATHALT;
5342 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5343
5344 udelay(24);
5345
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005346 if (with_spread) {
5347 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5348 tmp &= ~SBI_SSCCTL_PATHALT;
5349 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005350
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005351 if (with_fdi) {
5352 lpt_reset_fdi_mphy(dev_priv);
5353 lpt_program_fdi_mphy(dev_priv);
5354 }
5355 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02005356
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005357 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5358 SBI_GEN0 : SBI_DBUFF0;
5359 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5360 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5361 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005362
5363 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005364}
5365
Paulo Zanoni47701c32013-07-23 11:19:25 -03005366/* Sequence to disable CLKOUT_DP */
5367static void lpt_disable_clkout_dp(struct drm_device *dev)
5368{
5369 struct drm_i915_private *dev_priv = dev->dev_private;
5370 uint32_t reg, tmp;
5371
5372 mutex_lock(&dev_priv->dpio_lock);
5373
5374 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5375 SBI_GEN0 : SBI_DBUFF0;
5376 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5377 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5378 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
5379
5380 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5381 if (!(tmp & SBI_SSCCTL_DISABLE)) {
5382 if (!(tmp & SBI_SSCCTL_PATHALT)) {
5383 tmp |= SBI_SSCCTL_PATHALT;
5384 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5385 udelay(32);
5386 }
5387 tmp |= SBI_SSCCTL_DISABLE;
5388 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5389 }
5390
5391 mutex_unlock(&dev_priv->dpio_lock);
5392}
5393
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005394static void lpt_init_pch_refclk(struct drm_device *dev)
5395{
5396 struct drm_mode_config *mode_config = &dev->mode_config;
5397 struct intel_encoder *encoder;
5398 bool has_vga = false;
5399
5400 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5401 switch (encoder->type) {
5402 case INTEL_OUTPUT_ANALOG:
5403 has_vga = true;
5404 break;
5405 }
5406 }
5407
Paulo Zanoni47701c32013-07-23 11:19:25 -03005408 if (has_vga)
5409 lpt_enable_clkout_dp(dev, true, true);
5410 else
5411 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005412}
5413
Paulo Zanonidde86e22012-12-01 12:04:25 -02005414/*
5415 * Initialize reference clocks when the driver loads
5416 */
5417void intel_init_pch_refclk(struct drm_device *dev)
5418{
5419 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5420 ironlake_init_pch_refclk(dev);
5421 else if (HAS_PCH_LPT(dev))
5422 lpt_init_pch_refclk(dev);
5423}
5424
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005425static int ironlake_get_refclk(struct drm_crtc *crtc)
5426{
5427 struct drm_device *dev = crtc->dev;
5428 struct drm_i915_private *dev_priv = dev->dev_private;
5429 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005430 int num_connectors = 0;
5431 bool is_lvds = false;
5432
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005433 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005434 switch (encoder->type) {
5435 case INTEL_OUTPUT_LVDS:
5436 is_lvds = true;
5437 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005438 }
5439 num_connectors++;
5440 }
5441
5442 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5443 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005444 dev_priv->vbt.lvds_ssc_freq);
5445 return dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005446 }
5447
5448 return 120000;
5449}
5450
Daniel Vetter6ff93602013-04-19 11:24:36 +02005451static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005452{
5453 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5454 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5455 int pipe = intel_crtc->pipe;
5456 uint32_t val;
5457
Daniel Vetter78114072013-06-13 00:54:57 +02005458 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03005459
Daniel Vetter965e0c42013-03-27 00:44:57 +01005460 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005461 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005462 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005463 break;
5464 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005465 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005466 break;
5467 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005468 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005469 break;
5470 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005471 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005472 break;
5473 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005474 /* Case prevented by intel_choose_pipe_bpp_dither. */
5475 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005476 }
5477
Daniel Vetterd8b32242013-04-25 17:54:44 +02005478 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005479 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5480
Daniel Vetter6ff93602013-04-19 11:24:36 +02005481 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005482 val |= PIPECONF_INTERLACED_ILK;
5483 else
5484 val |= PIPECONF_PROGRESSIVE;
5485
Daniel Vetter50f3b012013-03-27 00:44:56 +01005486 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005487 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005488
Paulo Zanonic8203562012-09-12 10:06:29 -03005489 I915_WRITE(PIPECONF(pipe), val);
5490 POSTING_READ(PIPECONF(pipe));
5491}
5492
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005493/*
5494 * Set up the pipe CSC unit.
5495 *
5496 * Currently only full range RGB to limited range RGB conversion
5497 * is supported, but eventually this should handle various
5498 * RGB<->YCbCr scenarios as well.
5499 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005500static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005501{
5502 struct drm_device *dev = crtc->dev;
5503 struct drm_i915_private *dev_priv = dev->dev_private;
5504 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5505 int pipe = intel_crtc->pipe;
5506 uint16_t coeff = 0x7800; /* 1.0 */
5507
5508 /*
5509 * TODO: Check what kind of values actually come out of the pipe
5510 * with these coeff/postoff values and adjust to get the best
5511 * accuracy. Perhaps we even need to take the bpc value into
5512 * consideration.
5513 */
5514
Daniel Vetter50f3b012013-03-27 00:44:56 +01005515 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005516 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5517
5518 /*
5519 * GY/GU and RY/RU should be the other way around according
5520 * to BSpec, but reality doesn't agree. Just set them up in
5521 * a way that results in the correct picture.
5522 */
5523 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5524 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5525
5526 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5527 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5528
5529 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5530 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5531
5532 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5533 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5534 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5535
5536 if (INTEL_INFO(dev)->gen > 6) {
5537 uint16_t postoff = 0;
5538
Daniel Vetter50f3b012013-03-27 00:44:56 +01005539 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005540 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5541
5542 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5543 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5544 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5545
5546 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5547 } else {
5548 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5549
Daniel Vetter50f3b012013-03-27 00:44:56 +01005550 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005551 mode |= CSC_BLACK_SCREEN_OFFSET;
5552
5553 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5554 }
5555}
5556
Daniel Vetter6ff93602013-04-19 11:24:36 +02005557static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005558{
5559 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5560 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005561 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005562 uint32_t val;
5563
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005564 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005565
Daniel Vetterd8b32242013-04-25 17:54:44 +02005566 if (intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005567 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5568
Daniel Vetter6ff93602013-04-19 11:24:36 +02005569 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005570 val |= PIPECONF_INTERLACED_ILK;
5571 else
5572 val |= PIPECONF_PROGRESSIVE;
5573
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005574 I915_WRITE(PIPECONF(cpu_transcoder), val);
5575 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005576
5577 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
5578 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005579}
5580
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005581static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005582 intel_clock_t *clock,
5583 bool *has_reduced_clock,
5584 intel_clock_t *reduced_clock)
5585{
5586 struct drm_device *dev = crtc->dev;
5587 struct drm_i915_private *dev_priv = dev->dev_private;
5588 struct intel_encoder *intel_encoder;
5589 int refclk;
5590 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02005591 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005592
5593 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5594 switch (intel_encoder->type) {
5595 case INTEL_OUTPUT_LVDS:
5596 is_lvds = true;
5597 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005598 }
5599 }
5600
5601 refclk = ironlake_get_refclk(crtc);
5602
5603 /*
5604 * Returns a set of divisors for the desired target clock with the given
5605 * refclk, or FALSE. The returned values represent the clock equation:
5606 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5607 */
5608 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02005609 ret = dev_priv->display.find_dpll(limit, crtc,
5610 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02005611 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005612 if (!ret)
5613 return false;
5614
5615 if (is_lvds && dev_priv->lvds_downclock_avail) {
5616 /*
5617 * Ensure we match the reduced clock's P to the target clock.
5618 * If the clocks don't match, we can't switch the display clock
5619 * by using the FP0/FP1. In such case we will disable the LVDS
5620 * downclock feature.
5621 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02005622 *has_reduced_clock =
5623 dev_priv->display.find_dpll(limit, crtc,
5624 dev_priv->lvds_downclock,
5625 refclk, clock,
5626 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005627 }
5628
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005629 return true;
5630}
5631
Daniel Vetter01a415f2012-10-27 15:58:40 +02005632static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5633{
5634 struct drm_i915_private *dev_priv = dev->dev_private;
5635 uint32_t temp;
5636
5637 temp = I915_READ(SOUTH_CHICKEN1);
5638 if (temp & FDI_BC_BIFURCATION_SELECT)
5639 return;
5640
5641 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5642 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5643
5644 temp |= FDI_BC_BIFURCATION_SELECT;
5645 DRM_DEBUG_KMS("enabling fdi C rx\n");
5646 I915_WRITE(SOUTH_CHICKEN1, temp);
5647 POSTING_READ(SOUTH_CHICKEN1);
5648}
5649
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005650static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005651{
5652 struct drm_device *dev = intel_crtc->base.dev;
5653 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005654
5655 switch (intel_crtc->pipe) {
5656 case PIPE_A:
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005657 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005658 case PIPE_B:
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005659 if (intel_crtc->config.fdi_lanes > 2)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005660 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5661 else
5662 cpt_enable_fdi_bc_bifurcation(dev);
5663
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005664 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005665 case PIPE_C:
Daniel Vetter01a415f2012-10-27 15:58:40 +02005666 cpt_enable_fdi_bc_bifurcation(dev);
5667
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005668 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005669 default:
5670 BUG();
5671 }
5672}
5673
Paulo Zanonid4b19312012-11-29 11:29:32 -02005674int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5675{
5676 /*
5677 * Account for spread spectrum to avoid
5678 * oversubscribing the link. Max center spread
5679 * is 2.5%; use 5% for safety's sake.
5680 */
5681 u32 bps = target_clock * bpp * 21 / 20;
5682 return bps / (link_bw * 8) + 1;
5683}
5684
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005685static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005686{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005687 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005688}
5689
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005690static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005691 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005692 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005693{
5694 struct drm_crtc *crtc = &intel_crtc->base;
5695 struct drm_device *dev = crtc->dev;
5696 struct drm_i915_private *dev_priv = dev->dev_private;
5697 struct intel_encoder *intel_encoder;
5698 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005699 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02005700 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005701
5702 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5703 switch (intel_encoder->type) {
5704 case INTEL_OUTPUT_LVDS:
5705 is_lvds = true;
5706 break;
5707 case INTEL_OUTPUT_SDVO:
5708 case INTEL_OUTPUT_HDMI:
5709 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005710 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005711 }
5712
5713 num_connectors++;
5714 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005715
Chris Wilsonc1858122010-12-03 21:35:48 +00005716 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005717 factor = 21;
5718 if (is_lvds) {
5719 if ((intel_panel_use_ssc(dev_priv) &&
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005720 dev_priv->vbt.lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02005721 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07005722 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02005723 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07005724 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005725
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005726 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02005727 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005728
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005729 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
5730 *fp2 |= FP_CB_TUNE;
5731
Chris Wilson5eddb702010-09-11 13:48:45 +01005732 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005733
Eric Anholta07d6782011-03-30 13:01:08 -07005734 if (is_lvds)
5735 dpll |= DPLLB_MODE_LVDS;
5736 else
5737 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005738
Daniel Vetteref1b4602013-06-01 17:17:04 +02005739 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5740 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005741
5742 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005743 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02005744 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005745 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005746
Eric Anholta07d6782011-03-30 13:01:08 -07005747 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005748 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005749 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005750 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005751
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005752 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005753 case 5:
5754 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5755 break;
5756 case 7:
5757 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5758 break;
5759 case 10:
5760 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5761 break;
5762 case 14:
5763 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5764 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005765 }
5766
Daniel Vetterb4c09f32013-04-30 14:01:42 +02005767 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005768 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005769 else
5770 dpll |= PLL_REF_INPUT_DREFCLK;
5771
Daniel Vetter959e16d2013-06-05 13:34:21 +02005772 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005773}
5774
Jesse Barnes79e53942008-11-07 14:24:08 -08005775static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005776 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005777 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005778{
5779 struct drm_device *dev = crtc->dev;
5780 struct drm_i915_private *dev_priv = dev->dev_private;
5781 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5782 int pipe = intel_crtc->pipe;
5783 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005784 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005785 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005786 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005787 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01005788 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005789 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02005790 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005791 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005792
5793 for_each_encoder_on_crtc(dev, crtc, encoder) {
5794 switch (encoder->type) {
5795 case INTEL_OUTPUT_LVDS:
5796 is_lvds = true;
5797 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005798 }
5799
5800 num_connectors++;
5801 }
5802
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005803 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5804 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5805
Daniel Vetterff9a6752013-06-01 17:16:21 +02005806 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005807 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02005808 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005809 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5810 return -EINVAL;
5811 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01005812 /* Compat-code for transition, will disappear. */
5813 if (!intel_crtc->config.clock_set) {
5814 intel_crtc->config.dpll.n = clock.n;
5815 intel_crtc->config.dpll.m1 = clock.m1;
5816 intel_crtc->config.dpll.m2 = clock.m2;
5817 intel_crtc->config.dpll.p1 = clock.p1;
5818 intel_crtc->config.dpll.p2 = clock.p2;
5819 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005820
5821 /* Ensure that the cursor is valid for the new mode before changing... */
5822 intel_crtc_update_cursor(crtc, true);
5823
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005824 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01005825 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005826 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005827 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005828 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005829
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005830 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005831 &fp, &reduced_clock,
5832 has_reduced_clock ? &fp2 : NULL);
5833
Daniel Vetter959e16d2013-06-05 13:34:21 +02005834 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02005835 intel_crtc->config.dpll_hw_state.fp0 = fp;
5836 if (has_reduced_clock)
5837 intel_crtc->config.dpll_hw_state.fp1 = fp2;
5838 else
5839 intel_crtc->config.dpll_hw_state.fp1 = fp;
5840
Daniel Vetterb89a1d32013-06-05 13:34:24 +02005841 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005842 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005843 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
5844 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07005845 return -EINVAL;
5846 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005847 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02005848 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005849
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005850 if (intel_crtc->config.has_dp_encoder)
5851 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005852
Daniel Vetterbcd644e2013-06-05 13:34:22 +02005853 if (is_lvds && has_reduced_clock && i915_powersave)
5854 intel_crtc->lowfreq_avail = true;
5855 else
5856 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02005857
5858 if (intel_crtc->config.has_pch_encoder) {
5859 pll = intel_crtc_to_shared_dpll(intel_crtc);
5860
Jesse Barnes79e53942008-11-07 14:24:08 -08005861 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005862
Daniel Vetter8a654f32013-06-01 17:16:22 +02005863 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005864
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005865 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005866 intel_cpu_transcoder_set_m_n(intel_crtc,
5867 &intel_crtc->config.fdi_m_n);
5868 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005869
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005870 if (IS_IVYBRIDGE(dev))
5871 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005872
Daniel Vetter6ff93602013-04-19 11:24:36 +02005873 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005874
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005875 /* Set up the display plane register */
5876 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005877 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005878
Daniel Vetter94352cf2012-07-05 22:51:56 +02005879 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005880
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005881 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005882}
5883
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03005884static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
5885 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02005886{
5887 struct drm_device *dev = crtc->base.dev;
5888 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03005889 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02005890
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03005891 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
5892 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
5893 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
5894 & ~TU_SIZE_MASK;
5895 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
5896 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
5897 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
5898}
5899
5900static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
5901 enum transcoder transcoder,
5902 struct intel_link_m_n *m_n)
5903{
5904 struct drm_device *dev = crtc->base.dev;
5905 struct drm_i915_private *dev_priv = dev->dev_private;
5906 enum pipe pipe = crtc->pipe;
5907
5908 if (INTEL_INFO(dev)->gen >= 5) {
5909 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
5910 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
5911 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
5912 & ~TU_SIZE_MASK;
5913 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
5914 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
5915 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
5916 } else {
5917 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
5918 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
5919 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
5920 & ~TU_SIZE_MASK;
5921 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
5922 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
5923 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
5924 }
5925}
5926
5927void intel_dp_get_m_n(struct intel_crtc *crtc,
5928 struct intel_crtc_config *pipe_config)
5929{
5930 if (crtc->config.has_pch_encoder)
5931 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
5932 else
5933 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
5934 &pipe_config->dp_m_n);
5935}
5936
5937static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5938 struct intel_crtc_config *pipe_config)
5939{
5940 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
5941 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02005942}
5943
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005944static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5945 struct intel_crtc_config *pipe_config)
5946{
5947 struct drm_device *dev = crtc->base.dev;
5948 struct drm_i915_private *dev_priv = dev->dev_private;
5949 uint32_t tmp;
5950
5951 tmp = I915_READ(PF_CTL(crtc->pipe));
5952
5953 if (tmp & PF_ENABLE) {
5954 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
5955 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02005956
5957 /* We currently do not free assignements of panel fitters on
5958 * ivb/hsw (since we don't use the higher upscaling modes which
5959 * differentiates them) so just WARN about this case for now. */
5960 if (IS_GEN7(dev)) {
5961 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
5962 PF_PIPE_SEL_IVB(crtc->pipe));
5963 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005964 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005965}
5966
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005967static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5968 struct intel_crtc_config *pipe_config)
5969{
5970 struct drm_device *dev = crtc->base.dev;
5971 struct drm_i915_private *dev_priv = dev->dev_private;
5972 uint32_t tmp;
5973
Daniel Vettere143a212013-07-04 12:01:15 +02005974 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005975 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005976
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005977 tmp = I915_READ(PIPECONF(crtc->pipe));
5978 if (!(tmp & PIPECONF_ENABLE))
5979 return false;
5980
Ville Syrjälä42571ae2013-09-06 23:29:00 +03005981 switch (tmp & PIPECONF_BPC_MASK) {
5982 case PIPECONF_6BPC:
5983 pipe_config->pipe_bpp = 18;
5984 break;
5985 case PIPECONF_8BPC:
5986 pipe_config->pipe_bpp = 24;
5987 break;
5988 case PIPECONF_10BPC:
5989 pipe_config->pipe_bpp = 30;
5990 break;
5991 case PIPECONF_12BPC:
5992 pipe_config->pipe_bpp = 36;
5993 break;
5994 default:
5995 break;
5996 }
5997
Daniel Vetterab9412b2013-05-03 11:49:46 +02005998 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02005999 struct intel_shared_dpll *pll;
6000
Daniel Vetter88adfff2013-03-28 10:42:01 +01006001 pipe_config->has_pch_encoder = true;
6002
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006003 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6004 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6005 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006006
6007 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006008
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006009 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02006010 pipe_config->shared_dpll =
6011 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006012 } else {
6013 tmp = I915_READ(PCH_DPLL_SEL);
6014 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6015 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6016 else
6017 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6018 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02006019
6020 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6021
6022 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6023 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02006024
6025 tmp = pipe_config->dpll_hw_state.dpll;
6026 pipe_config->pixel_multiplier =
6027 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6028 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006029 } else {
6030 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006031 }
6032
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006033 intel_get_pipe_timings(crtc, pipe_config);
6034
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006035 ironlake_get_pfit_config(crtc, pipe_config);
6036
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006037 return true;
6038}
6039
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006040static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6041{
6042 struct drm_device *dev = dev_priv->dev;
6043 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6044 struct intel_crtc *crtc;
6045 unsigned long irqflags;
Paulo Zanonibd633a72013-08-19 13:18:08 -03006046 uint32_t val;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006047
6048 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6049 WARN(crtc->base.enabled, "CRTC for pipe %c enabled\n",
6050 pipe_name(crtc->pipe));
6051
6052 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6053 WARN(plls->spll_refcount, "SPLL enabled\n");
6054 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6055 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6056 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6057 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6058 "CPU PWM1 enabled\n");
6059 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6060 "CPU PWM2 enabled\n");
6061 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6062 "PCH PWM1 enabled\n");
6063 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6064 "Utility pin enabled\n");
6065 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6066
6067 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
6068 val = I915_READ(DEIMR);
6069 WARN((val & ~DE_PCH_EVENT_IVB) != val,
6070 "Unexpected DEIMR bits enabled: 0x%x\n", val);
6071 val = I915_READ(SDEIMR);
Paulo Zanonibd633a72013-08-19 13:18:08 -03006072 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006073 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
6074 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6075}
6076
6077/*
6078 * This function implements pieces of two sequences from BSpec:
6079 * - Sequence for display software to disable LCPLL
6080 * - Sequence for display software to allow package C8+
6081 * The steps implemented here are just the steps that actually touch the LCPLL
6082 * register. Callers should take care of disabling all the display engine
6083 * functions, doing the mode unset, fixing interrupts, etc.
6084 */
6085void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6086 bool switch_to_fclk, bool allow_power_down)
6087{
6088 uint32_t val;
6089
6090 assert_can_disable_lcpll(dev_priv);
6091
6092 val = I915_READ(LCPLL_CTL);
6093
6094 if (switch_to_fclk) {
6095 val |= LCPLL_CD_SOURCE_FCLK;
6096 I915_WRITE(LCPLL_CTL, val);
6097
6098 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6099 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6100 DRM_ERROR("Switching to FCLK failed\n");
6101
6102 val = I915_READ(LCPLL_CTL);
6103 }
6104
6105 val |= LCPLL_PLL_DISABLE;
6106 I915_WRITE(LCPLL_CTL, val);
6107 POSTING_READ(LCPLL_CTL);
6108
6109 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6110 DRM_ERROR("LCPLL still locked\n");
6111
6112 val = I915_READ(D_COMP);
6113 val |= D_COMP_COMP_DISABLE;
6114 I915_WRITE(D_COMP, val);
6115 POSTING_READ(D_COMP);
6116 ndelay(100);
6117
6118 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6119 DRM_ERROR("D_COMP RCOMP still in progress\n");
6120
6121 if (allow_power_down) {
6122 val = I915_READ(LCPLL_CTL);
6123 val |= LCPLL_POWER_DOWN_ALLOW;
6124 I915_WRITE(LCPLL_CTL, val);
6125 POSTING_READ(LCPLL_CTL);
6126 }
6127}
6128
6129/*
6130 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6131 * source.
6132 */
6133void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
6134{
6135 uint32_t val;
6136
6137 val = I915_READ(LCPLL_CTL);
6138
6139 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6140 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6141 return;
6142
Paulo Zanoni215733f2013-08-19 13:18:07 -03006143 /* Make sure we're not on PC8 state before disabling PC8, otherwise
6144 * we'll hang the machine! */
6145 dev_priv->uncore.funcs.force_wake_get(dev_priv);
6146
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006147 if (val & LCPLL_POWER_DOWN_ALLOW) {
6148 val &= ~LCPLL_POWER_DOWN_ALLOW;
6149 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006150 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006151 }
6152
6153 val = I915_READ(D_COMP);
6154 val |= D_COMP_COMP_FORCE;
6155 val &= ~D_COMP_COMP_DISABLE;
6156 I915_WRITE(D_COMP, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006157 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006158
6159 val = I915_READ(LCPLL_CTL);
6160 val &= ~LCPLL_PLL_DISABLE;
6161 I915_WRITE(LCPLL_CTL, val);
6162
6163 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6164 DRM_ERROR("LCPLL not locked yet\n");
6165
6166 if (val & LCPLL_CD_SOURCE_FCLK) {
6167 val = I915_READ(LCPLL_CTL);
6168 val &= ~LCPLL_CD_SOURCE_FCLK;
6169 I915_WRITE(LCPLL_CTL, val);
6170
6171 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6172 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6173 DRM_ERROR("Switching back to LCPLL failed\n");
6174 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03006175
6176 dev_priv->uncore.funcs.force_wake_put(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006177}
6178
Paulo Zanonic67a4702013-08-19 13:18:09 -03006179void hsw_enable_pc8_work(struct work_struct *__work)
6180{
6181 struct drm_i915_private *dev_priv =
6182 container_of(to_delayed_work(__work), struct drm_i915_private,
6183 pc8.enable_work);
6184 struct drm_device *dev = dev_priv->dev;
6185 uint32_t val;
6186
6187 if (dev_priv->pc8.enabled)
6188 return;
6189
6190 DRM_DEBUG_KMS("Enabling package C8+\n");
6191
6192 dev_priv->pc8.enabled = true;
6193
6194 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6195 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6196 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6197 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6198 }
6199
6200 lpt_disable_clkout_dp(dev);
6201 hsw_pc8_disable_interrupts(dev);
6202 hsw_disable_lcpll(dev_priv, true, true);
6203}
6204
6205static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6206{
6207 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6208 WARN(dev_priv->pc8.disable_count < 1,
6209 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6210
6211 dev_priv->pc8.disable_count--;
6212 if (dev_priv->pc8.disable_count != 0)
6213 return;
6214
6215 schedule_delayed_work(&dev_priv->pc8.enable_work,
Paulo Zanoni90058742013-08-19 13:18:11 -03006216 msecs_to_jiffies(i915_pc8_timeout));
Paulo Zanonic67a4702013-08-19 13:18:09 -03006217}
6218
6219static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6220{
6221 struct drm_device *dev = dev_priv->dev;
6222 uint32_t val;
6223
6224 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6225 WARN(dev_priv->pc8.disable_count < 0,
6226 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6227
6228 dev_priv->pc8.disable_count++;
6229 if (dev_priv->pc8.disable_count != 1)
6230 return;
6231
6232 cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
6233 if (!dev_priv->pc8.enabled)
6234 return;
6235
6236 DRM_DEBUG_KMS("Disabling package C8+\n");
6237
6238 hsw_restore_lcpll(dev_priv);
6239 hsw_pc8_restore_interrupts(dev);
6240 lpt_init_pch_refclk(dev);
6241
6242 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6243 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6244 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
6245 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6246 }
6247
6248 intel_prepare_ddi(dev);
6249 i915_gem_init_swizzling(dev);
6250 mutex_lock(&dev_priv->rps.hw_lock);
6251 gen6_update_ring_freq(dev);
6252 mutex_unlock(&dev_priv->rps.hw_lock);
6253 dev_priv->pc8.enabled = false;
6254}
6255
6256void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6257{
6258 mutex_lock(&dev_priv->pc8.lock);
6259 __hsw_enable_package_c8(dev_priv);
6260 mutex_unlock(&dev_priv->pc8.lock);
6261}
6262
6263void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6264{
6265 mutex_lock(&dev_priv->pc8.lock);
6266 __hsw_disable_package_c8(dev_priv);
6267 mutex_unlock(&dev_priv->pc8.lock);
6268}
6269
6270static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
6271{
6272 struct drm_device *dev = dev_priv->dev;
6273 struct intel_crtc *crtc;
6274 uint32_t val;
6275
6276 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6277 if (crtc->base.enabled)
6278 return false;
6279
6280 /* This case is still possible since we have the i915.disable_power_well
6281 * parameter and also the KVMr or something else might be requesting the
6282 * power well. */
6283 val = I915_READ(HSW_PWR_WELL_DRIVER);
6284 if (val != 0) {
6285 DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
6286 return false;
6287 }
6288
6289 return true;
6290}
6291
6292/* Since we're called from modeset_global_resources there's no way to
6293 * symmetrically increase and decrease the refcount, so we use
6294 * dev_priv->pc8.requirements_met to track whether we already have the refcount
6295 * or not.
6296 */
6297static void hsw_update_package_c8(struct drm_device *dev)
6298{
6299 struct drm_i915_private *dev_priv = dev->dev_private;
6300 bool allow;
6301
6302 if (!i915_enable_pc8)
6303 return;
6304
6305 mutex_lock(&dev_priv->pc8.lock);
6306
6307 allow = hsw_can_enable_package_c8(dev_priv);
6308
6309 if (allow == dev_priv->pc8.requirements_met)
6310 goto done;
6311
6312 dev_priv->pc8.requirements_met = allow;
6313
6314 if (allow)
6315 __hsw_enable_package_c8(dev_priv);
6316 else
6317 __hsw_disable_package_c8(dev_priv);
6318
6319done:
6320 mutex_unlock(&dev_priv->pc8.lock);
6321}
6322
6323static void hsw_package_c8_gpu_idle(struct drm_i915_private *dev_priv)
6324{
6325 if (!dev_priv->pc8.gpu_idle) {
6326 dev_priv->pc8.gpu_idle = true;
6327 hsw_enable_package_c8(dev_priv);
6328 }
6329}
6330
6331static void hsw_package_c8_gpu_busy(struct drm_i915_private *dev_priv)
6332{
6333 if (dev_priv->pc8.gpu_idle) {
6334 dev_priv->pc8.gpu_idle = false;
6335 hsw_disable_package_c8(dev_priv);
6336 }
Daniel Vetter94352cf2012-07-05 22:51:56 +02006337}
Eric Anholtf564048e2011-03-30 13:01:02 -07006338
6339static void haswell_modeset_global_resources(struct drm_device *dev)
6340{
Daniel Vetter9256aa12012-10-31 19:26:13 +01006341 bool enable = false;
6342 struct intel_crtc *crtc;
Eric Anholt0b701d22011-03-30 13:01:03 -07006343
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006344 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6345 if (!crtc->base.enabled)
6346 continue;
Eric Anholt0b701d22011-03-30 13:01:03 -07006347
Eric Anholtf564048e2011-03-30 13:01:02 -07006348 if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.size ||
6349 crtc->config.cpu_transcoder != TRANSCODER_EDP)
Eric Anholt0b701d22011-03-30 13:01:03 -07006350 enable = true;
6351 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006352
6353 intel_set_power_well(dev, enable);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006354
6355 hsw_update_package_c8(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006356}
6357
6358static int haswell_crtc_mode_set(struct drm_crtc *crtc,
6359 int x, int y,
6360 struct drm_framebuffer *fb)
6361{
6362 struct drm_device *dev = crtc->dev;
6363 struct drm_i915_private *dev_priv = dev->dev_private;
6364 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6365 int plane = intel_crtc->plane;
6366 int ret;
6367
6368 if (!intel_ddi_pll_mode_set(crtc))
6369 return -EINVAL;
6370
6371 /* Ensure that the cursor is valid for the new mode before changing... */
6372 intel_crtc_update_cursor(crtc, true);
6373
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006374 if (intel_crtc->config.has_dp_encoder)
Eric Anholtbad720f2009-10-22 16:11:14 -07006375 intel_dp_set_m_n(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006376
6377 intel_crtc->lowfreq_avail = false;
6378
Jesse Barnes79e53942008-11-07 14:24:08 -08006379 intel_set_pipe_timings(intel_crtc);
6380
6381 if (intel_crtc->config.has_pch_encoder) {
6382 intel_cpu_transcoder_set_m_n(intel_crtc,
6383 &intel_crtc->config.fdi_m_n);
6384 }
6385
6386 haswell_set_pipeconf(crtc);
Chris Wilson560b85b2010-08-07 11:01:38 +01006387
6388 intel_set_pipe_csc(crtc);
6389
6390 /* Set up the display plane register */
6391 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
6392 POSTING_READ(DSPCNTR(plane));
6393
6394 ret = intel_pipe_set_base(crtc, x, y, fb);
6395
Chris Wilson560b85b2010-08-07 11:01:38 +01006396 return ret;
6397}
6398
6399static bool haswell_get_pipe_config(struct intel_crtc *crtc,
6400 struct intel_crtc_config *pipe_config)
6401{
6402 struct drm_device *dev = crtc->base.dev;
6403 struct drm_i915_private *dev_priv = dev->dev_private;
6404 enum intel_display_power_domain pfit_domain;
6405 uint32_t tmp;
6406
6407 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
6408 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6409
6410 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
6411 if (tmp & TRANS_DDI_FUNC_ENABLE) {
6412 enum pipe trans_edp_pipe;
6413 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
6414 default:
6415 WARN(1, "unknown pipe linked to edp transcoder\n");
6416 case TRANS_DDI_EDP_INPUT_A_ONOFF:
6417 case TRANS_DDI_EDP_INPUT_A_ON:
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006418 trans_edp_pipe = PIPE_A;
Chris Wilson6b383a72010-09-13 13:54:26 +01006419 break;
6420 case TRANS_DDI_EDP_INPUT_B_ONOFF:
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006421 trans_edp_pipe = PIPE_B;
6422 break;
6423 case TRANS_DDI_EDP_INPUT_C_ONOFF:
6424 trans_edp_pipe = PIPE_C;
6425 break;
6426 }
6427
Chris Wilson560b85b2010-08-07 11:01:38 +01006428 if (trans_edp_pipe == crtc->pipe)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006429 pipe_config->cpu_transcoder = TRANSCODER_EDP;
6430 }
6431
6432 if (!intel_display_power_enabled(dev,
Chris Wilson6b383a72010-09-13 13:54:26 +01006433 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006434 return false;
6435
6436 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
6437 if (!(tmp & PIPECONF_ENABLE))
6438 return false;
6439
6440 /*
6441 * Haswell has only FDI/PCH transcoder A. It is which is connected to
6442 * DDI E. So just check whether this pipe is wired to DDI E and whether
6443 * the PCH transcoder is on.
6444 */
6445 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
6446 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
6447 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
6448 pipe_config->has_pch_encoder = true;
6449
6450 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
6451 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6452 FDI_DP_PORT_WIDTH_SHIFT) + 1;
6453
6454 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6455 }
6456
6457 intel_get_pipe_timings(crtc, pipe_config);
6458
6459 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
6460 if (intel_display_power_enabled(dev, pfit_domain))
6461 ironlake_get_pfit_config(crtc, pipe_config);
Chris Wilson560b85b2010-08-07 11:01:38 +01006462
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006463 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
6464 (I915_READ(IPS_CTL) & IPS_ENABLE);
6465
Chris Wilson560b85b2010-08-07 11:01:38 +01006466 pipe_config->pixel_multiplier = 1;
6467
6468 return true;
6469}
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006470
6471static int intel_crtc_mode_set(struct drm_crtc *crtc,
6472 int x, int y,
6473 struct drm_framebuffer *fb)
6474{
Jesse Barnes79e53942008-11-07 14:24:08 -08006475 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08006476 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtf564048e2011-03-30 13:01:02 -07006477 struct intel_encoder *encoder;
6478 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07006479 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
6480 int pipe = intel_crtc->pipe;
6481 int ret;
6482
6483 drm_vblank_pre_modeset(dev, pipe);
6484
6485 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
Daniel Vetter94352cf2012-07-05 22:51:56 +02006486
Jesse Barnes79e53942008-11-07 14:24:08 -08006487 drm_vblank_post_modeset(dev, pipe);
6488
Daniel Vetter9256aa12012-10-31 19:26:13 +01006489 if (ret != 0)
6490 return ret;
6491
6492 for_each_encoder_on_crtc(dev, crtc, encoder) {
6493 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
6494 encoder->base.base.id,
6495 drm_get_encoder_name(&encoder->base),
6496 mode->base.id, mode->name);
Daniel Vetter36f2d1f2013-07-21 21:37:08 +02006497 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01006498 }
6499
6500 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006501}
6502
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006503static bool intel_eld_uptodate(struct drm_connector *connector,
6504 int reg_eldv, uint32_t bits_eldv,
6505 int reg_elda, uint32_t bits_elda,
6506 int reg_edid)
6507{
6508 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6509 uint8_t *eld = connector->eld;
6510 uint32_t i;
6511
6512 i = I915_READ(reg_eldv);
6513 i &= bits_eldv;
6514
6515 if (!eld[0])
6516 return !i;
6517
6518 if (!i)
6519 return false;
6520
6521 i = I915_READ(reg_elda);
6522 i &= ~bits_elda;
6523 I915_WRITE(reg_elda, i);
6524
6525 for (i = 0; i < eld[2]; i++)
6526 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6527 return false;
6528
6529 return true;
6530}
6531
Wu Fengguange0dac652011-09-05 14:25:34 +08006532static void g4x_write_eld(struct drm_connector *connector,
6533 struct drm_crtc *crtc)
6534{
6535 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6536 uint8_t *eld = connector->eld;
6537 uint32_t eldv;
6538 uint32_t len;
6539 uint32_t i;
6540
6541 i = I915_READ(G4X_AUD_VID_DID);
6542
6543 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6544 eldv = G4X_ELDV_DEVCL_DEVBLC;
6545 else
6546 eldv = G4X_ELDV_DEVCTG;
6547
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006548 if (intel_eld_uptodate(connector,
6549 G4X_AUD_CNTL_ST, eldv,
6550 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6551 G4X_HDMIW_HDMIEDID))
6552 return;
6553
Wu Fengguange0dac652011-09-05 14:25:34 +08006554 i = I915_READ(G4X_AUD_CNTL_ST);
6555 i &= ~(eldv | G4X_ELD_ADDR);
6556 len = (i >> 9) & 0x1f; /* ELD buffer size */
6557 I915_WRITE(G4X_AUD_CNTL_ST, i);
6558
6559 if (!eld[0])
6560 return;
6561
6562 len = min_t(uint8_t, eld[2], len);
6563 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6564 for (i = 0; i < len; i++)
6565 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6566
6567 i = I915_READ(G4X_AUD_CNTL_ST);
6568 i |= eldv;
6569 I915_WRITE(G4X_AUD_CNTL_ST, i);
6570}
6571
Wang Xingchao83358c852012-08-16 22:43:37 +08006572static void haswell_write_eld(struct drm_connector *connector,
6573 struct drm_crtc *crtc)
6574{
6575 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6576 uint8_t *eld = connector->eld;
6577 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006578 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08006579 uint32_t eldv;
6580 uint32_t i;
6581 int len;
6582 int pipe = to_intel_crtc(crtc)->pipe;
6583 int tmp;
6584
6585 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6586 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6587 int aud_config = HSW_AUD_CFG(pipe);
6588 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6589
6590
6591 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6592
6593 /* Audio output enable */
6594 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6595 tmp = I915_READ(aud_cntrl_st2);
6596 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6597 I915_WRITE(aud_cntrl_st2, tmp);
6598
6599 /* Wait for 1 vertical blank */
6600 intel_wait_for_vblank(dev, pipe);
6601
6602 /* Set ELD valid state */
6603 tmp = I915_READ(aud_cntrl_st2);
6604 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
6605 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6606 I915_WRITE(aud_cntrl_st2, tmp);
6607 tmp = I915_READ(aud_cntrl_st2);
6608 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
6609
6610 /* Enable HDMI mode */
6611 tmp = I915_READ(aud_config);
6612 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
6613 /* clear N_programing_enable and N_value_index */
6614 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6615 I915_WRITE(aud_config, tmp);
6616
6617 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6618
6619 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006620 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006621
6622 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6623 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6624 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6625 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6626 } else
6627 I915_WRITE(aud_config, 0);
6628
6629 if (intel_eld_uptodate(connector,
6630 aud_cntrl_st2, eldv,
6631 aud_cntl_st, IBX_ELD_ADDRESS,
6632 hdmiw_hdmiedid))
6633 return;
6634
6635 i = I915_READ(aud_cntrl_st2);
6636 i &= ~eldv;
6637 I915_WRITE(aud_cntrl_st2, i);
6638
6639 if (!eld[0])
6640 return;
6641
6642 i = I915_READ(aud_cntl_st);
6643 i &= ~IBX_ELD_ADDRESS;
6644 I915_WRITE(aud_cntl_st, i);
6645 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6646 DRM_DEBUG_DRIVER("port num:%d\n", i);
6647
6648 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6649 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6650 for (i = 0; i < len; i++)
6651 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6652
6653 i = I915_READ(aud_cntrl_st2);
6654 i |= eldv;
6655 I915_WRITE(aud_cntrl_st2, i);
6656
6657}
6658
Wu Fengguange0dac652011-09-05 14:25:34 +08006659static void ironlake_write_eld(struct drm_connector *connector,
6660 struct drm_crtc *crtc)
6661{
6662 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6663 uint8_t *eld = connector->eld;
6664 uint32_t eldv;
6665 uint32_t i;
6666 int len;
6667 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006668 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006669 int aud_cntl_st;
6670 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006671 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006672
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006673 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006674 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6675 aud_config = IBX_AUD_CFG(pipe);
6676 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006677 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006678 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006679 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6680 aud_config = CPT_AUD_CFG(pipe);
6681 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006682 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006683 }
6684
Wang Xingchao9b138a82012-08-09 16:52:18 +08006685 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006686
6687 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006688 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006689 if (!i) {
6690 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6691 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006692 eldv = IBX_ELD_VALIDB;
6693 eldv |= IBX_ELD_VALIDB << 4;
6694 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006695 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03006696 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006697 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006698 }
6699
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006700 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6701 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6702 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006703 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6704 } else
6705 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006706
6707 if (intel_eld_uptodate(connector,
6708 aud_cntrl_st2, eldv,
6709 aud_cntl_st, IBX_ELD_ADDRESS,
6710 hdmiw_hdmiedid))
6711 return;
6712
Wu Fengguange0dac652011-09-05 14:25:34 +08006713 i = I915_READ(aud_cntrl_st2);
6714 i &= ~eldv;
6715 I915_WRITE(aud_cntrl_st2, i);
6716
6717 if (!eld[0])
6718 return;
6719
Wu Fengguange0dac652011-09-05 14:25:34 +08006720 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006721 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006722 I915_WRITE(aud_cntl_st, i);
6723
6724 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6725 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6726 for (i = 0; i < len; i++)
6727 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6728
6729 i = I915_READ(aud_cntrl_st2);
6730 i |= eldv;
6731 I915_WRITE(aud_cntrl_st2, i);
6732}
6733
6734void intel_write_eld(struct drm_encoder *encoder,
6735 struct drm_display_mode *mode)
6736{
6737 struct drm_crtc *crtc = encoder->crtc;
6738 struct drm_connector *connector;
6739 struct drm_device *dev = encoder->dev;
6740 struct drm_i915_private *dev_priv = dev->dev_private;
6741
6742 connector = drm_select_eld(encoder, mode);
6743 if (!connector)
6744 return;
6745
6746 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6747 connector->base.id,
6748 drm_get_connector_name(connector),
6749 connector->encoder->base.id,
6750 drm_get_encoder_name(connector->encoder));
6751
6752 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6753
6754 if (dev_priv->display.write_eld)
6755 dev_priv->display.write_eld(connector, crtc);
6756}
6757
Jesse Barnes79e53942008-11-07 14:24:08 -08006758/** Loads the palette/gamma unit for the CRTC with the prepared values */
6759void intel_crtc_load_lut(struct drm_crtc *crtc)
6760{
6761 struct drm_device *dev = crtc->dev;
6762 struct drm_i915_private *dev_priv = dev->dev_private;
6763 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006764 enum pipe pipe = intel_crtc->pipe;
6765 int palreg = PALETTE(pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006766 int i;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006767 bool reenable_ips = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006768
6769 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006770 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006771 return;
6772
Jani Nikula23538ef2013-08-27 15:12:22 +03006773 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
6774 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
6775 assert_dsi_pll_enabled(dev_priv);
6776 else
6777 assert_pll_enabled(dev_priv, pipe);
6778 }
Ville Syrjälä14420bd2013-06-04 13:49:07 +03006779
Jesse Barnes79e53942008-11-07 14:24:08 -08006780 /* use legacy palette for Ironlake */
6781 if (HAS_PCH_SPLIT(dev))
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006782 palreg = LGC_PALETTE(pipe);
6783
6784 /* Workaround : Do not read or write the pipe palette/gamma data while
6785 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
6786 */
6787 if (intel_crtc->config.ips_enabled &&
6788 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
6789 GAMMA_MODE_MODE_SPLIT)) {
6790 hsw_disable_ips(intel_crtc);
6791 reenable_ips = true;
6792 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006793
6794 for (i = 0; i < 256; i++) {
6795 I915_WRITE(palreg + 4 * i,
6796 (intel_crtc->lut_r[i] << 16) |
6797 (intel_crtc->lut_g[i] << 8) |
6798 intel_crtc->lut_b[i]);
6799 }
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006800
6801 if (reenable_ips)
6802 hsw_enable_ips(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006803}
6804
6805static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6806{
6807 struct drm_device *dev = crtc->dev;
6808 struct drm_i915_private *dev_priv = dev->dev_private;
6809 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6810 bool visible = base != 0;
6811 u32 cntl;
6812
6813 if (intel_crtc->cursor_visible == visible)
6814 return;
6815
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006816 cntl = I915_READ(_CURACNTR);
Jesse Barnes79e53942008-11-07 14:24:08 -08006817 if (visible) {
6818 /* On these chipsets we can only modify the base whilst
6819 * the cursor is disabled.
6820 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006821 I915_WRITE(_CURABASE, base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006822
6823 cntl &= ~(CURSOR_FORMAT_MASK);
6824 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6825 cntl |= CURSOR_ENABLE |
6826 CURSOR_GAMMA_ENABLE |
6827 CURSOR_FORMAT_ARGB;
6828 } else
6829 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006830 I915_WRITE(_CURACNTR, cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08006831
6832 intel_crtc->cursor_visible = visible;
6833}
6834
6835static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6836{
6837 struct drm_device *dev = crtc->dev;
6838 struct drm_i915_private *dev_priv = dev->dev_private;
6839 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6840 int pipe = intel_crtc->pipe;
6841 bool visible = base != 0;
6842
6843 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006844 uint32_t cntl = I915_READ(CURCNTR(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006845 if (base) {
6846 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6847 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6848 cntl |= pipe << 28; /* Connect to correct pipe */
6849 } else {
6850 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6851 cntl |= CURSOR_MODE_DISABLE;
6852 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006853 I915_WRITE(CURCNTR(pipe), cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08006854
6855 intel_crtc->cursor_visible = visible;
6856 }
6857 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006858 I915_WRITE(CURBASE(pipe), base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006859}
6860
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006861static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6862{
6863 struct drm_device *dev = crtc->dev;
6864 struct drm_i915_private *dev_priv = dev->dev_private;
6865 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6866 int pipe = intel_crtc->pipe;
6867 bool visible = base != 0;
6868
6869 if (intel_crtc->cursor_visible != visible) {
6870 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6871 if (base) {
6872 cntl &= ~CURSOR_MODE;
6873 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6874 } else {
6875 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6876 cntl |= CURSOR_MODE_DISABLE;
6877 }
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03006878 if (IS_HASWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006879 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03006880 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
6881 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006882 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6883
6884 intel_crtc->cursor_visible = visible;
6885 }
6886 /* and commit changes on next vblank */
6887 I915_WRITE(CURBASE_IVB(pipe), base);
6888}
6889
Jesse Barnes79e53942008-11-07 14:24:08 -08006890/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
6891static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6892 bool on)
6893{
6894 struct drm_device *dev = crtc->dev;
6895 struct drm_i915_private *dev_priv = dev->dev_private;
6896 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6897 int pipe = intel_crtc->pipe;
6898 int x = intel_crtc->cursor_x;
6899 int y = intel_crtc->cursor_y;
6900 u32 base, pos;
6901 bool visible;
6902
6903 pos = 0;
6904
6905 if (on && crtc->enabled && crtc->fb) {
6906 base = intel_crtc->cursor_addr;
6907 if (x > (int) crtc->fb->width)
6908 base = 0;
6909
6910 if (y > (int) crtc->fb->height)
6911 base = 0;
6912 } else
6913 base = 0;
6914
6915 if (x < 0) {
6916 if (x + intel_crtc->cursor_width < 0)
6917 base = 0;
6918
6919 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6920 x = -x;
6921 }
6922 pos |= x << CURSOR_X_SHIFT;
6923
6924 if (y < 0) {
6925 if (y + intel_crtc->cursor_height < 0)
6926 base = 0;
6927
6928 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6929 y = -y;
6930 }
6931 pos |= y << CURSOR_Y_SHIFT;
6932
6933 visible = base != 0;
6934 if (!visible && !intel_crtc->cursor_visible)
6935 return;
6936
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006937 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006938 I915_WRITE(CURPOS_IVB(pipe), pos);
6939 ivb_update_cursor(crtc, base);
6940 } else {
6941 I915_WRITE(CURPOS(pipe), pos);
6942 if (IS_845G(dev) || IS_I865G(dev))
6943 i845_update_cursor(crtc, base);
6944 else
6945 i9xx_update_cursor(crtc, base);
6946 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006947}
6948
6949static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006950 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006951 uint32_t handle,
6952 uint32_t width, uint32_t height)
6953{
6954 struct drm_device *dev = crtc->dev;
6955 struct drm_i915_private *dev_priv = dev->dev_private;
6956 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006957 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006958 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006959 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006960
Jesse Barnes79e53942008-11-07 14:24:08 -08006961 /* if we want to turn off the cursor ignore width and height */
6962 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006963 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006964 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006965 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006966 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006967 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006968 }
6969
6970 /* Currently we only support 64x64 cursors */
6971 if (width != 64 || height != 64) {
6972 DRM_ERROR("we currently only support 64x64 cursors\n");
6973 return -EINVAL;
6974 }
6975
Chris Wilson05394f32010-11-08 19:18:58 +00006976 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006977 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006978 return -ENOENT;
6979
Chris Wilson05394f32010-11-08 19:18:58 +00006980 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006981 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006982 ret = -ENOMEM;
6983 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006984 }
6985
Dave Airlie71acb5e2008-12-30 20:31:46 +10006986 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006987 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006988 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00006989 unsigned alignment;
6990
Chris Wilsond9e86c02010-11-10 16:40:20 +00006991 if (obj->tiling_mode) {
6992 DRM_ERROR("cursor cannot be tiled\n");
6993 ret = -EINVAL;
6994 goto fail_locked;
6995 }
6996
Chris Wilson693db182013-03-05 14:52:39 +00006997 /* Note that the w/a also requires 2 PTE of padding following
6998 * the bo. We currently fill all unused PTE with the shadow
6999 * page and so we should always have valid PTE following the
7000 * cursor preventing the VT-d warning.
7001 */
7002 alignment = 0;
7003 if (need_vtd_wa(dev))
7004 alignment = 64*1024;
7005
7006 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01007007 if (ret) {
7008 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007009 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007010 }
7011
Chris Wilsond9e86c02010-11-10 16:40:20 +00007012 ret = i915_gem_object_put_fence(obj);
7013 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007014 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007015 goto fail_unpin;
7016 }
7017
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007018 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007019 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007020 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00007021 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007022 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7023 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007024 if (ret) {
7025 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007026 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10007027 }
Chris Wilson05394f32010-11-08 19:18:58 +00007028 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007029 }
7030
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007031 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04007032 I915_WRITE(CURSIZE, (height << 12) | width);
7033
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007034 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007035 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05007036 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00007037 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10007038 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7039 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01007040 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00007041 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007042 }
Jesse Barnes80824002009-09-10 15:28:06 -07007043
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007044 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007045
7046 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00007047 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007048 intel_crtc->cursor_width = width;
7049 intel_crtc->cursor_height = height;
7050
Mika Kuoppala40ccc722013-04-23 17:27:08 +03007051 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007052
Jesse Barnes79e53942008-11-07 14:24:08 -08007053 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007054fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01007055 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007056fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10007057 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00007058fail:
Chris Wilson05394f32010-11-08 19:18:58 +00007059 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10007060 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007061}
7062
7063static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7064{
Jesse Barnes79e53942008-11-07 14:24:08 -08007065 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007066
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007067 intel_crtc->cursor_x = x;
7068 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07007069
Mika Kuoppala40ccc722013-04-23 17:27:08 +03007070 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08007071
7072 return 0;
7073}
7074
7075/** Sets the color ramps on behalf of RandR */
7076void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
7077 u16 blue, int regno)
7078{
7079 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7080
7081 intel_crtc->lut_r[regno] = red >> 8;
7082 intel_crtc->lut_g[regno] = green >> 8;
7083 intel_crtc->lut_b[regno] = blue >> 8;
7084}
7085
Dave Airlieb8c00ac2009-10-06 13:54:01 +10007086void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
7087 u16 *blue, int regno)
7088{
7089 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7090
7091 *red = intel_crtc->lut_r[regno] << 8;
7092 *green = intel_crtc->lut_g[regno] << 8;
7093 *blue = intel_crtc->lut_b[regno] << 8;
7094}
7095
Jesse Barnes79e53942008-11-07 14:24:08 -08007096static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01007097 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08007098{
James Simmons72034252010-08-03 01:33:19 +01007099 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007100 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007101
James Simmons72034252010-08-03 01:33:19 +01007102 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007103 intel_crtc->lut_r[i] = red[i] >> 8;
7104 intel_crtc->lut_g[i] = green[i] >> 8;
7105 intel_crtc->lut_b[i] = blue[i] >> 8;
7106 }
7107
7108 intel_crtc_load_lut(crtc);
7109}
7110
Jesse Barnes79e53942008-11-07 14:24:08 -08007111/* VESA 640x480x72Hz mode to set on the pipe */
7112static struct drm_display_mode load_detect_mode = {
7113 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7114 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7115};
7116
Chris Wilsond2dff872011-04-19 08:36:26 +01007117static struct drm_framebuffer *
7118intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007119 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01007120 struct drm_i915_gem_object *obj)
7121{
7122 struct intel_framebuffer *intel_fb;
7123 int ret;
7124
7125 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7126 if (!intel_fb) {
7127 drm_gem_object_unreference_unlocked(&obj->base);
7128 return ERR_PTR(-ENOMEM);
7129 }
7130
7131 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
7132 if (ret) {
7133 drm_gem_object_unreference_unlocked(&obj->base);
7134 kfree(intel_fb);
7135 return ERR_PTR(ret);
7136 }
7137
7138 return &intel_fb->base;
7139}
7140
7141static u32
7142intel_framebuffer_pitch_for_width(int width, int bpp)
7143{
7144 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7145 return ALIGN(pitch, 64);
7146}
7147
7148static u32
7149intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7150{
7151 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7152 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7153}
7154
7155static struct drm_framebuffer *
7156intel_framebuffer_create_for_mode(struct drm_device *dev,
7157 struct drm_display_mode *mode,
7158 int depth, int bpp)
7159{
7160 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00007161 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01007162
7163 obj = i915_gem_alloc_object(dev,
7164 intel_framebuffer_size_for_mode(mode, bpp));
7165 if (obj == NULL)
7166 return ERR_PTR(-ENOMEM);
7167
7168 mode_cmd.width = mode->hdisplay;
7169 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007170 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7171 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00007172 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01007173
7174 return intel_framebuffer_create(dev, &mode_cmd, obj);
7175}
7176
7177static struct drm_framebuffer *
7178mode_fits_in_fbdev(struct drm_device *dev,
7179 struct drm_display_mode *mode)
7180{
7181 struct drm_i915_private *dev_priv = dev->dev_private;
7182 struct drm_i915_gem_object *obj;
7183 struct drm_framebuffer *fb;
7184
7185 if (dev_priv->fbdev == NULL)
7186 return NULL;
7187
7188 obj = dev_priv->fbdev->ifb.obj;
7189 if (obj == NULL)
7190 return NULL;
7191
7192 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007193 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7194 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01007195 return NULL;
7196
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007197 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01007198 return NULL;
7199
7200 return fb;
7201}
7202
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007203bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01007204 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01007205 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007206{
7207 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007208 struct intel_encoder *intel_encoder =
7209 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08007210 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007211 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007212 struct drm_crtc *crtc = NULL;
7213 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02007214 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08007215 int i = -1;
7216
Chris Wilsond2dff872011-04-19 08:36:26 +01007217 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7218 connector->base.id, drm_get_connector_name(connector),
7219 encoder->base.id, drm_get_encoder_name(encoder));
7220
Jesse Barnes79e53942008-11-07 14:24:08 -08007221 /*
7222 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01007223 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007224 * - if the connector already has an assigned crtc, use it (but make
7225 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01007226 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007227 * - try to find the first unused crtc that can drive this connector,
7228 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08007229 */
7230
7231 /* See if we already have a CRTC for this connector */
7232 if (encoder->crtc) {
7233 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01007234
Daniel Vetter7b240562012-12-12 00:35:33 +01007235 mutex_lock(&crtc->mutex);
7236
Daniel Vetter24218aa2012-08-12 19:27:11 +02007237 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007238 old->load_detect_temp = false;
7239
7240 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007241 if (connector->dpms != DRM_MODE_DPMS_ON)
7242 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01007243
Chris Wilson71731882011-04-19 23:10:58 +01007244 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007245 }
7246
7247 /* Find an unused one (if possible) */
7248 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
7249 i++;
7250 if (!(encoder->possible_crtcs & (1 << i)))
7251 continue;
7252 if (!possible_crtc->enabled) {
7253 crtc = possible_crtc;
7254 break;
7255 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007256 }
7257
7258 /*
7259 * If we didn't find an unused CRTC, don't use any.
7260 */
7261 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01007262 DRM_DEBUG_KMS("no pipe available for load-detect\n");
7263 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007264 }
7265
Daniel Vetter7b240562012-12-12 00:35:33 +01007266 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02007267 intel_encoder->new_crtc = to_intel_crtc(crtc);
7268 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007269
7270 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02007271 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007272 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01007273 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08007274
Chris Wilson64927112011-04-20 07:25:26 +01007275 if (!mode)
7276 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08007277
Chris Wilsond2dff872011-04-19 08:36:26 +01007278 /* We need a framebuffer large enough to accommodate all accesses
7279 * that the plane may generate whilst we perform load detection.
7280 * We can not rely on the fbcon either being present (we get called
7281 * during its initialisation to detect all boot displays, or it may
7282 * not even exist) or that it is large enough to satisfy the
7283 * requested mode.
7284 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02007285 fb = mode_fits_in_fbdev(dev, mode);
7286 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007287 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007288 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
7289 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01007290 } else
7291 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007292 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007293 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01007294 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007295 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007296 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007297
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007298 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01007299 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01007300 if (old->release_fb)
7301 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01007302 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007303 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007304 }
Chris Wilson71731882011-04-19 23:10:58 +01007305
Jesse Barnes79e53942008-11-07 14:24:08 -08007306 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007307 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01007308 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007309}
7310
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007311void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01007312 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007313{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007314 struct intel_encoder *intel_encoder =
7315 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01007316 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01007317 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08007318
Chris Wilsond2dff872011-04-19 08:36:26 +01007319 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7320 connector->base.id, drm_get_connector_name(connector),
7321 encoder->base.id, drm_get_encoder_name(encoder));
7322
Chris Wilson8261b192011-04-19 23:18:09 +01007323 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02007324 to_intel_connector(connector)->new_encoder = NULL;
7325 intel_encoder->new_crtc = NULL;
7326 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01007327
Daniel Vetter36206362012-12-10 20:42:17 +01007328 if (old->release_fb) {
7329 drm_framebuffer_unregister_private(old->release_fb);
7330 drm_framebuffer_unreference(old->release_fb);
7331 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007332
Daniel Vetter67c96402013-01-23 16:25:09 +00007333 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01007334 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007335 }
7336
Eric Anholtc751ce42010-03-25 11:48:48 -07007337 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007338 if (old->dpms_mode != DRM_MODE_DPMS_ON)
7339 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01007340
7341 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08007342}
7343
7344/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007345static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
7346 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007347{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007348 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007349 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007350 int pipe = pipe_config->cpu_transcoder;
Jesse Barnes548f2452011-02-17 10:40:53 -08007351 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007352 u32 fp;
7353 intel_clock_t clock;
7354
7355 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01007356 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007357 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01007358 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007359
7360 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007361 if (IS_PINEVIEW(dev)) {
7362 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
7363 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08007364 } else {
7365 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
7366 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
7367 }
7368
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007369 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007370 if (IS_PINEVIEW(dev))
7371 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
7372 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08007373 else
7374 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08007375 DPLL_FPA01_P1_POST_DIV_SHIFT);
7376
7377 switch (dpll & DPLL_MODE_MASK) {
7378 case DPLLB_MODE_DAC_SERIAL:
7379 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
7380 5 : 10;
7381 break;
7382 case DPLLB_MODE_LVDS:
7383 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
7384 7 : 14;
7385 break;
7386 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08007387 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08007388 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007389 pipe_config->adjusted_mode.clock = 0;
7390 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007391 }
7392
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007393 if (IS_PINEVIEW(dev))
7394 pineview_clock(96000, &clock);
7395 else
7396 i9xx_clock(96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007397 } else {
7398 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
7399
7400 if (is_lvds) {
7401 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
7402 DPLL_FPA01_P1_POST_DIV_SHIFT);
7403 clock.p2 = 14;
7404
7405 if ((dpll & PLL_REF_INPUT_MASK) ==
7406 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
7407 /* XXX: might not be 66MHz */
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007408 i9xx_clock(66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007409 } else
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007410 i9xx_clock(48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007411 } else {
7412 if (dpll & PLL_P1_DIVIDE_BY_TWO)
7413 clock.p1 = 2;
7414 else {
7415 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
7416 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
7417 }
7418 if (dpll & PLL_P2_DIVIDE_BY_4)
7419 clock.p2 = 4;
7420 else
7421 clock.p2 = 2;
7422
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007423 i9xx_clock(48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007424 }
7425 }
7426
Daniel Vettera2dc53e2013-09-03 20:40:37 +02007427 pipe_config->adjusted_mode.clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007428}
7429
Ville Syrjälä6878da02013-09-13 15:59:11 +03007430int intel_dotclock_calculate(int link_freq,
7431 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007432{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007433 /*
7434 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03007435 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007436 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03007437 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007438 *
7439 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03007440 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08007441 */
7442
Ville Syrjälä6878da02013-09-13 15:59:11 +03007443 if (!m_n->link_n)
7444 return 0;
7445
7446 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
7447}
7448
7449static void ironlake_crtc_clock_get(struct intel_crtc *crtc,
7450 struct intel_crtc_config *pipe_config)
7451{
7452 struct drm_device *dev = crtc->base.dev;
7453 int link_freq;
7454
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007455 /*
7456 * We need to get the FDI or DP link clock here to derive
7457 * the M/N dividers.
7458 *
7459 * For FDI, we read it from the BIOS or use a fixed 2.7GHz.
7460 * For DP, it's either 1.62GHz or 2.7GHz.
7461 * We do our calculations in 10*MHz since we don't need much precison.
7462 */
Ville Syrjälä6878da02013-09-13 15:59:11 +03007463 if (pipe_config->has_pch_encoder) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007464 link_freq = intel_fdi_link_freq(dev) * 10000;
Ville Syrjälä6878da02013-09-13 15:59:11 +03007465
7466 pipe_config->adjusted_mode.clock =
7467 intel_dotclock_calculate(link_freq, &pipe_config->fdi_m_n);
7468 } else {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007469 link_freq = pipe_config->port_clock;
7470
Ville Syrjälä6878da02013-09-13 15:59:11 +03007471 pipe_config->adjusted_mode.clock =
7472 intel_dotclock_calculate(link_freq, &pipe_config->dp_m_n);
7473 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007474}
7475
7476/** Returns the currently programmed mode of the given pipe. */
7477struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
7478 struct drm_crtc *crtc)
7479{
Jesse Barnes548f2452011-02-17 10:40:53 -08007480 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007481 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02007482 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007483 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007484 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007485 int htot = I915_READ(HTOTAL(cpu_transcoder));
7486 int hsync = I915_READ(HSYNC(cpu_transcoder));
7487 int vtot = I915_READ(VTOTAL(cpu_transcoder));
7488 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08007489
7490 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
7491 if (!mode)
7492 return NULL;
7493
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007494 /*
7495 * Construct a pipe_config sufficient for getting the clock info
7496 * back out of crtc_clock_get.
7497 *
7498 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
7499 * to use a real value here instead.
7500 */
Daniel Vettere143a212013-07-04 12:01:15 +02007501 pipe_config.cpu_transcoder = (enum transcoder) intel_crtc->pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007502 pipe_config.pixel_multiplier = 1;
7503 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
7504
7505 mode->clock = pipe_config.adjusted_mode.clock;
Jesse Barnes79e53942008-11-07 14:24:08 -08007506 mode->hdisplay = (htot & 0xffff) + 1;
7507 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
7508 mode->hsync_start = (hsync & 0xffff) + 1;
7509 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
7510 mode->vdisplay = (vtot & 0xffff) + 1;
7511 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
7512 mode->vsync_start = (vsync & 0xffff) + 1;
7513 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
7514
7515 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08007516
7517 return mode;
7518}
7519
Daniel Vetter3dec0092010-08-20 21:40:52 +02007520static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07007521{
7522 struct drm_device *dev = crtc->dev;
7523 drm_i915_private_t *dev_priv = dev->dev_private;
7524 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7525 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007526 int dpll_reg = DPLL(pipe);
7527 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07007528
Eric Anholtbad720f2009-10-22 16:11:14 -07007529 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007530 return;
7531
7532 if (!dev_priv->lvds_downclock_avail)
7533 return;
7534
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007535 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007536 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007537 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007538
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007539 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007540
7541 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
7542 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007543 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007544
Jesse Barnes652c3932009-08-17 13:31:43 -07007545 dpll = I915_READ(dpll_reg);
7546 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08007547 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007548 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007549}
7550
7551static void intel_decrease_pllclock(struct drm_crtc *crtc)
7552{
7553 struct drm_device *dev = crtc->dev;
7554 drm_i915_private_t *dev_priv = dev->dev_private;
7555 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007556
Eric Anholtbad720f2009-10-22 16:11:14 -07007557 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007558 return;
7559
7560 if (!dev_priv->lvds_downclock_avail)
7561 return;
7562
7563 /*
7564 * Since this is called by a timer, we should never get here in
7565 * the manual case.
7566 */
7567 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01007568 int pipe = intel_crtc->pipe;
7569 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02007570 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01007571
Zhao Yakui44d98a62009-10-09 11:39:40 +08007572 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007573
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007574 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007575
Chris Wilson074b5e12012-05-02 12:07:06 +01007576 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007577 dpll |= DISPLAY_RATE_SELECT_FPA1;
7578 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007579 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007580 dpll = I915_READ(dpll_reg);
7581 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007582 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007583 }
7584
7585}
7586
Chris Wilsonf047e392012-07-21 12:31:41 +01007587void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007588{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007589 struct drm_i915_private *dev_priv = dev->dev_private;
7590
7591 hsw_package_c8_gpu_busy(dev_priv);
7592 i915_update_gfx_val(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01007593}
7594
7595void intel_mark_idle(struct drm_device *dev)
7596{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007597 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00007598 struct drm_crtc *crtc;
7599
Paulo Zanonic67a4702013-08-19 13:18:09 -03007600 hsw_package_c8_gpu_idle(dev_priv);
7601
Chris Wilson725a5b52013-01-08 11:02:57 +00007602 if (!i915_powersave)
7603 return;
7604
7605 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7606 if (!crtc->fb)
7607 continue;
7608
7609 intel_decrease_pllclock(crtc);
7610 }
Chris Wilsonf047e392012-07-21 12:31:41 +01007611}
7612
Chris Wilsonc65355b2013-06-06 16:53:41 -03007613void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
7614 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01007615{
7616 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07007617 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07007618
7619 if (!i915_powersave)
7620 return;
7621
Jesse Barnes652c3932009-08-17 13:31:43 -07007622 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007623 if (!crtc->fb)
7624 continue;
7625
Chris Wilsonc65355b2013-06-06 16:53:41 -03007626 if (to_intel_framebuffer(crtc->fb)->obj != obj)
7627 continue;
7628
7629 intel_increase_pllclock(crtc);
7630 if (ring && intel_fbc_enabled(dev))
7631 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07007632 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007633}
7634
Jesse Barnes79e53942008-11-07 14:24:08 -08007635static void intel_crtc_destroy(struct drm_crtc *crtc)
7636{
7637 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007638 struct drm_device *dev = crtc->dev;
7639 struct intel_unpin_work *work;
7640 unsigned long flags;
7641
7642 spin_lock_irqsave(&dev->event_lock, flags);
7643 work = intel_crtc->unpin_work;
7644 intel_crtc->unpin_work = NULL;
7645 spin_unlock_irqrestore(&dev->event_lock, flags);
7646
7647 if (work) {
7648 cancel_work_sync(&work->work);
7649 kfree(work);
7650 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007651
Mika Kuoppala40ccc722013-04-23 17:27:08 +03007652 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
7653
Jesse Barnes79e53942008-11-07 14:24:08 -08007654 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007655
Jesse Barnes79e53942008-11-07 14:24:08 -08007656 kfree(intel_crtc);
7657}
7658
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007659static void intel_unpin_work_fn(struct work_struct *__work)
7660{
7661 struct intel_unpin_work *work =
7662 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007663 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007664
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007665 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007666 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007667 drm_gem_object_unreference(&work->pending_flip_obj->base);
7668 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007669
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007670 intel_update_fbc(dev);
7671 mutex_unlock(&dev->struct_mutex);
7672
7673 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7674 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7675
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007676 kfree(work);
7677}
7678
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007679static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007680 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007681{
7682 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007683 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7684 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007685 unsigned long flags;
7686
7687 /* Ignore early vblank irqs */
7688 if (intel_crtc == NULL)
7689 return;
7690
7691 spin_lock_irqsave(&dev->event_lock, flags);
7692 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007693
7694 /* Ensure we don't miss a work->pending update ... */
7695 smp_rmb();
7696
7697 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007698 spin_unlock_irqrestore(&dev->event_lock, flags);
7699 return;
7700 }
7701
Chris Wilsone7d841c2012-12-03 11:36:30 +00007702 /* and that the unpin work is consistent wrt ->pending. */
7703 smp_rmb();
7704
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007705 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007706
Rob Clark45a066e2012-10-08 14:50:40 -05007707 if (work->event)
7708 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007709
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007710 drm_vblank_put(dev, intel_crtc->pipe);
7711
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007712 spin_unlock_irqrestore(&dev->event_lock, flags);
7713
Daniel Vetter2c10d572012-12-20 21:24:07 +01007714 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007715
7716 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007717
7718 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007719}
7720
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007721void intel_finish_page_flip(struct drm_device *dev, int pipe)
7722{
7723 drm_i915_private_t *dev_priv = dev->dev_private;
7724 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7725
Mario Kleiner49b14a52010-12-09 07:00:07 +01007726 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007727}
7728
7729void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7730{
7731 drm_i915_private_t *dev_priv = dev->dev_private;
7732 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7733
Mario Kleiner49b14a52010-12-09 07:00:07 +01007734 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007735}
7736
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007737void intel_prepare_page_flip(struct drm_device *dev, int plane)
7738{
7739 drm_i915_private_t *dev_priv = dev->dev_private;
7740 struct intel_crtc *intel_crtc =
7741 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7742 unsigned long flags;
7743
Chris Wilsone7d841c2012-12-03 11:36:30 +00007744 /* NB: An MMIO update of the plane base pointer will also
7745 * generate a page-flip completion irq, i.e. every modeset
7746 * is also accompanied by a spurious intel_prepare_page_flip().
7747 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007748 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007749 if (intel_crtc->unpin_work)
7750 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007751 spin_unlock_irqrestore(&dev->event_lock, flags);
7752}
7753
Chris Wilsone7d841c2012-12-03 11:36:30 +00007754inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7755{
7756 /* Ensure that the work item is consistent when activating it ... */
7757 smp_wmb();
7758 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7759 /* and that it is marked active as soon as the irq could fire. */
7760 smp_wmb();
7761}
7762
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007763static int intel_gen2_queue_flip(struct drm_device *dev,
7764 struct drm_crtc *crtc,
7765 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007766 struct drm_i915_gem_object *obj,
7767 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007768{
7769 struct drm_i915_private *dev_priv = dev->dev_private;
7770 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007771 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007772 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007773 int ret;
7774
Daniel Vetter6d90c952012-04-26 23:28:05 +02007775 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007776 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007777 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007778
Daniel Vetter6d90c952012-04-26 23:28:05 +02007779 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007780 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007781 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007782
7783 /* Can't queue multiple flips, so wait for the previous
7784 * one to finish before executing the next.
7785 */
7786 if (intel_crtc->plane)
7787 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7788 else
7789 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007790 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7791 intel_ring_emit(ring, MI_NOOP);
7792 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7793 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7794 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007795 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007796 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007797
7798 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01007799 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007800 return 0;
7801
7802err_unpin:
7803 intel_unpin_fb_obj(obj);
7804err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007805 return ret;
7806}
7807
7808static int intel_gen3_queue_flip(struct drm_device *dev,
7809 struct drm_crtc *crtc,
7810 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007811 struct drm_i915_gem_object *obj,
7812 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007813{
7814 struct drm_i915_private *dev_priv = dev->dev_private;
7815 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007816 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007817 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007818 int ret;
7819
Daniel Vetter6d90c952012-04-26 23:28:05 +02007820 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007821 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007822 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007823
Daniel Vetter6d90c952012-04-26 23:28:05 +02007824 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007825 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007826 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007827
7828 if (intel_crtc->plane)
7829 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7830 else
7831 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007832 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7833 intel_ring_emit(ring, MI_NOOP);
7834 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7835 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7836 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007837 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007838 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007839
Chris Wilsone7d841c2012-12-03 11:36:30 +00007840 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01007841 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007842 return 0;
7843
7844err_unpin:
7845 intel_unpin_fb_obj(obj);
7846err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007847 return ret;
7848}
7849
7850static int intel_gen4_queue_flip(struct drm_device *dev,
7851 struct drm_crtc *crtc,
7852 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007853 struct drm_i915_gem_object *obj,
7854 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007855{
7856 struct drm_i915_private *dev_priv = dev->dev_private;
7857 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7858 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007859 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007860 int ret;
7861
Daniel Vetter6d90c952012-04-26 23:28:05 +02007862 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007863 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007864 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007865
Daniel Vetter6d90c952012-04-26 23:28:05 +02007866 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007867 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007868 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007869
7870 /* i965+ uses the linear or tiled offsets from the
7871 * Display Registers (which do not change across a page-flip)
7872 * so we need only reprogram the base address.
7873 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007874 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7875 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7876 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007877 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007878 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02007879 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007880
7881 /* XXX Enabling the panel-fitter across page-flip is so far
7882 * untested on non-native modes, so ignore it for now.
7883 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7884 */
7885 pf = 0;
7886 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007887 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007888
7889 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01007890 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007891 return 0;
7892
7893err_unpin:
7894 intel_unpin_fb_obj(obj);
7895err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007896 return ret;
7897}
7898
7899static int intel_gen6_queue_flip(struct drm_device *dev,
7900 struct drm_crtc *crtc,
7901 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007902 struct drm_i915_gem_object *obj,
7903 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007904{
7905 struct drm_i915_private *dev_priv = dev->dev_private;
7906 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007907 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007908 uint32_t pf, pipesrc;
7909 int ret;
7910
Daniel Vetter6d90c952012-04-26 23:28:05 +02007911 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007912 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007913 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007914
Daniel Vetter6d90c952012-04-26 23:28:05 +02007915 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007916 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007917 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007918
Daniel Vetter6d90c952012-04-26 23:28:05 +02007919 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7920 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7921 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007922 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007923
Chris Wilson99d9acd2012-04-17 20:37:00 +01007924 /* Contrary to the suggestions in the documentation,
7925 * "Enable Panel Fitter" does not seem to be required when page
7926 * flipping with a non-native mode, and worse causes a normal
7927 * modeset to fail.
7928 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7929 */
7930 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007931 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007932 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007933
7934 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01007935 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007936 return 0;
7937
7938err_unpin:
7939 intel_unpin_fb_obj(obj);
7940err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007941 return ret;
7942}
7943
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007944static int intel_gen7_queue_flip(struct drm_device *dev,
7945 struct drm_crtc *crtc,
7946 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007947 struct drm_i915_gem_object *obj,
7948 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007949{
7950 struct drm_i915_private *dev_priv = dev->dev_private;
7951 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01007952 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007953 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01007954 int len, ret;
7955
7956 ring = obj->ring;
7957 if (ring == NULL || ring->id != RCS)
7958 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007959
7960 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7961 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007962 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007963
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007964 switch(intel_crtc->plane) {
7965 case PLANE_A:
7966 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7967 break;
7968 case PLANE_B:
7969 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7970 break;
7971 case PLANE_C:
7972 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7973 break;
7974 default:
7975 WARN_ONCE(1, "unknown plane in flip command\n");
7976 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007977 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007978 }
7979
Chris Wilsonffe74d72013-08-26 20:58:12 +01007980 len = 4;
7981 if (ring->id == RCS)
7982 len += 6;
7983
7984 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007985 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007986 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007987
Chris Wilsonffe74d72013-08-26 20:58:12 +01007988 /* Unmask the flip-done completion message. Note that the bspec says that
7989 * we should do this for both the BCS and RCS, and that we must not unmask
7990 * more than one flip event at any time (or ensure that one flip message
7991 * can be sent by waiting for flip-done prior to queueing new flips).
7992 * Experimentation says that BCS works despite DERRMR masking all
7993 * flip-done completion events and that unmasking all planes at once
7994 * for the RCS also doesn't appear to drop events. Setting the DERRMR
7995 * to zero does lead to lockups within MI_DISPLAY_FLIP.
7996 */
7997 if (ring->id == RCS) {
7998 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
7999 intel_ring_emit(ring, DERRMR);
8000 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8001 DERRMR_PIPEB_PRI_FLIP_DONE |
8002 DERRMR_PIPEC_PRI_FLIP_DONE));
8003 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1));
8004 intel_ring_emit(ring, DERRMR);
8005 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
8006 }
8007
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008008 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008009 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008010 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008011 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00008012
8013 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008014 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008015 return 0;
8016
8017err_unpin:
8018 intel_unpin_fb_obj(obj);
8019err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008020 return ret;
8021}
8022
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008023static int intel_default_queue_flip(struct drm_device *dev,
8024 struct drm_crtc *crtc,
8025 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008026 struct drm_i915_gem_object *obj,
8027 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008028{
8029 return -ENODEV;
8030}
8031
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008032static int intel_crtc_page_flip(struct drm_crtc *crtc,
8033 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008034 struct drm_pending_vblank_event *event,
8035 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008036{
8037 struct drm_device *dev = crtc->dev;
8038 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008039 struct drm_framebuffer *old_fb = crtc->fb;
8040 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008041 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8042 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008043 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01008044 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008045
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008046 /* Can't change pixel format via MI display flips. */
8047 if (fb->pixel_format != crtc->fb->pixel_format)
8048 return -EINVAL;
8049
8050 /*
8051 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8052 * Note that pitch changes could also affect these register.
8053 */
8054 if (INTEL_INFO(dev)->gen > 3 &&
8055 (fb->offsets[0] != crtc->fb->offsets[0] ||
8056 fb->pitches[0] != crtc->fb->pitches[0]))
8057 return -EINVAL;
8058
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008059 work = kzalloc(sizeof *work, GFP_KERNEL);
8060 if (work == NULL)
8061 return -ENOMEM;
8062
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008063 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008064 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008065 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008066 INIT_WORK(&work->work, intel_unpin_work_fn);
8067
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008068 ret = drm_vblank_get(dev, intel_crtc->pipe);
8069 if (ret)
8070 goto free_work;
8071
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008072 /* We borrow the event spin lock for protecting unpin_work */
8073 spin_lock_irqsave(&dev->event_lock, flags);
8074 if (intel_crtc->unpin_work) {
8075 spin_unlock_irqrestore(&dev->event_lock, flags);
8076 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008077 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01008078
8079 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008080 return -EBUSY;
8081 }
8082 intel_crtc->unpin_work = work;
8083 spin_unlock_irqrestore(&dev->event_lock, flags);
8084
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008085 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8086 flush_workqueue(dev_priv->wq);
8087
Chris Wilson79158102012-05-23 11:13:58 +01008088 ret = i915_mutex_lock_interruptible(dev);
8089 if (ret)
8090 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008091
Jesse Barnes75dfca82010-02-10 15:09:44 -08008092 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00008093 drm_gem_object_reference(&work->old_fb_obj->base);
8094 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008095
8096 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01008097
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008098 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008099
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01008100 work->enable_stall_check = true;
8101
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008102 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02008103 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008104
Keith Packarded8d1972013-07-22 18:49:58 -07008105 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008106 if (ret)
8107 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008108
Chris Wilson7782de32011-07-08 12:22:41 +01008109 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008110 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008111 mutex_unlock(&dev->struct_mutex);
8112
Jesse Barnese5510fa2010-07-01 16:48:37 -07008113 trace_i915_flip_request(intel_crtc->plane, obj);
8114
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008115 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01008116
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008117cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008118 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008119 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00008120 drm_gem_object_unreference(&work->old_fb_obj->base);
8121 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01008122 mutex_unlock(&dev->struct_mutex);
8123
Chris Wilson79158102012-05-23 11:13:58 +01008124cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01008125 spin_lock_irqsave(&dev->event_lock, flags);
8126 intel_crtc->unpin_work = NULL;
8127 spin_unlock_irqrestore(&dev->event_lock, flags);
8128
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008129 drm_vblank_put(dev, intel_crtc->pipe);
8130free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01008131 kfree(work);
8132
8133 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008134}
8135
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008136static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008137 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8138 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008139};
8140
Daniel Vetter50f56112012-07-02 09:35:43 +02008141static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
8142 struct drm_crtc *crtc)
8143{
8144 struct drm_device *dev;
8145 struct drm_crtc *tmp;
8146 int crtc_mask = 1;
8147
8148 WARN(!crtc, "checking null crtc?\n");
8149
8150 dev = crtc->dev;
8151
8152 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
8153 if (tmp == crtc)
8154 break;
8155 crtc_mask <<= 1;
8156 }
8157
8158 if (encoder->possible_crtcs & crtc_mask)
8159 return true;
8160 return false;
8161}
8162
Daniel Vetter9a935852012-07-05 22:34:27 +02008163/**
8164 * intel_modeset_update_staged_output_state
8165 *
8166 * Updates the staged output configuration state, e.g. after we've read out the
8167 * current hw state.
8168 */
8169static void intel_modeset_update_staged_output_state(struct drm_device *dev)
8170{
8171 struct intel_encoder *encoder;
8172 struct intel_connector *connector;
8173
8174 list_for_each_entry(connector, &dev->mode_config.connector_list,
8175 base.head) {
8176 connector->new_encoder =
8177 to_intel_encoder(connector->base.encoder);
8178 }
8179
8180 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8181 base.head) {
8182 encoder->new_crtc =
8183 to_intel_crtc(encoder->base.crtc);
8184 }
8185}
8186
8187/**
8188 * intel_modeset_commit_output_state
8189 *
8190 * This function copies the stage display pipe configuration to the real one.
8191 */
8192static void intel_modeset_commit_output_state(struct drm_device *dev)
8193{
8194 struct intel_encoder *encoder;
8195 struct intel_connector *connector;
8196
8197 list_for_each_entry(connector, &dev->mode_config.connector_list,
8198 base.head) {
8199 connector->base.encoder = &connector->new_encoder->base;
8200 }
8201
8202 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8203 base.head) {
8204 encoder->base.crtc = &encoder->new_crtc->base;
8205 }
8206}
8207
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008208static void
8209connected_sink_compute_bpp(struct intel_connector * connector,
8210 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008211{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008212 int bpp = pipe_config->pipe_bpp;
8213
8214 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
8215 connector->base.base.id,
8216 drm_get_connector_name(&connector->base));
8217
8218 /* Don't use an invalid EDID bpc value */
8219 if (connector->base.display_info.bpc &&
8220 connector->base.display_info.bpc * 3 < bpp) {
8221 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
8222 bpp, connector->base.display_info.bpc*3);
8223 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
8224 }
8225
8226 /* Clamp bpp to 8 on screens without EDID 1.4 */
8227 if (connector->base.display_info.bpc == 0 && bpp > 24) {
8228 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
8229 bpp);
8230 pipe_config->pipe_bpp = 24;
8231 }
8232}
8233
8234static int
8235compute_baseline_pipe_bpp(struct intel_crtc *crtc,
8236 struct drm_framebuffer *fb,
8237 struct intel_crtc_config *pipe_config)
8238{
8239 struct drm_device *dev = crtc->base.dev;
8240 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008241 int bpp;
8242
Daniel Vetterd42264b2013-03-28 16:38:08 +01008243 switch (fb->pixel_format) {
8244 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008245 bpp = 8*3; /* since we go through a colormap */
8246 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008247 case DRM_FORMAT_XRGB1555:
8248 case DRM_FORMAT_ARGB1555:
8249 /* checked in intel_framebuffer_init already */
8250 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
8251 return -EINVAL;
8252 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008253 bpp = 6*3; /* min is 18bpp */
8254 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008255 case DRM_FORMAT_XBGR8888:
8256 case DRM_FORMAT_ABGR8888:
8257 /* checked in intel_framebuffer_init already */
8258 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
8259 return -EINVAL;
8260 case DRM_FORMAT_XRGB8888:
8261 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008262 bpp = 8*3;
8263 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008264 case DRM_FORMAT_XRGB2101010:
8265 case DRM_FORMAT_ARGB2101010:
8266 case DRM_FORMAT_XBGR2101010:
8267 case DRM_FORMAT_ABGR2101010:
8268 /* checked in intel_framebuffer_init already */
8269 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01008270 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008271 bpp = 10*3;
8272 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01008273 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008274 default:
8275 DRM_DEBUG_KMS("unsupported depth\n");
8276 return -EINVAL;
8277 }
8278
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008279 pipe_config->pipe_bpp = bpp;
8280
8281 /* Clamp display bpp to EDID value */
8282 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008283 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02008284 if (!connector->new_encoder ||
8285 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008286 continue;
8287
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008288 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008289 }
8290
8291 return bpp;
8292}
8293
Daniel Vetterc0b03412013-05-28 12:05:54 +02008294static void intel_dump_pipe_config(struct intel_crtc *crtc,
8295 struct intel_crtc_config *pipe_config,
8296 const char *context)
8297{
8298 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
8299 context, pipe_name(crtc->pipe));
8300
8301 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
8302 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
8303 pipe_config->pipe_bpp, pipe_config->dither);
8304 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8305 pipe_config->has_pch_encoder,
8306 pipe_config->fdi_lanes,
8307 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
8308 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
8309 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008310 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8311 pipe_config->has_dp_encoder,
8312 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
8313 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
8314 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008315 DRM_DEBUG_KMS("requested mode:\n");
8316 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
8317 DRM_DEBUG_KMS("adjusted mode:\n");
8318 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
8319 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
8320 pipe_config->gmch_pfit.control,
8321 pipe_config->gmch_pfit.pgm_ratios,
8322 pipe_config->gmch_pfit.lvds_border_bits);
8323 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x\n",
8324 pipe_config->pch_pfit.pos,
8325 pipe_config->pch_pfit.size);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008326 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008327}
8328
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008329static bool check_encoder_cloning(struct drm_crtc *crtc)
8330{
8331 int num_encoders = 0;
8332 bool uncloneable_encoders = false;
8333 struct intel_encoder *encoder;
8334
8335 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
8336 base.head) {
8337 if (&encoder->new_crtc->base != crtc)
8338 continue;
8339
8340 num_encoders++;
8341 if (!encoder->cloneable)
8342 uncloneable_encoders = true;
8343 }
8344
8345 return !(num_encoders > 1 && uncloneable_encoders);
8346}
8347
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008348static struct intel_crtc_config *
8349intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008350 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008351 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02008352{
8353 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02008354 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008355 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01008356 int plane_bpp, ret = -EINVAL;
8357 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02008358
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008359 if (!check_encoder_cloning(crtc)) {
8360 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
8361 return ERR_PTR(-EINVAL);
8362 }
8363
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008364 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8365 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02008366 return ERR_PTR(-ENOMEM);
8367
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008368 drm_mode_copy(&pipe_config->adjusted_mode, mode);
8369 drm_mode_copy(&pipe_config->requested_mode, mode);
Daniel Vettere143a212013-07-04 12:01:15 +02008370 pipe_config->cpu_transcoder =
8371 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008372 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008373
Imre Deak2960bc92013-07-30 13:36:32 +03008374 /*
8375 * Sanitize sync polarity flags based on requested ones. If neither
8376 * positive or negative polarity is requested, treat this as meaning
8377 * negative polarity.
8378 */
8379 if (!(pipe_config->adjusted_mode.flags &
8380 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
8381 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
8382
8383 if (!(pipe_config->adjusted_mode.flags &
8384 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
8385 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
8386
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008387 /* Compute a starting value for pipe_config->pipe_bpp taking the source
8388 * plane pixel format and any sink constraints into account. Returns the
8389 * source plane bpp so that dithering can be selected on mismatches
8390 * after encoders and crtc also have had their say. */
8391 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
8392 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008393 if (plane_bpp < 0)
8394 goto fail;
8395
Daniel Vettere29c22c2013-02-21 00:00:16 +01008396encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02008397 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02008398 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02008399 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02008400
Daniel Vetter135c81b2013-07-21 21:37:09 +02008401 /* Fill in default crtc timings, allow encoders to overwrite them. */
8402 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, 0);
8403
Daniel Vetter7758a112012-07-08 19:40:39 +02008404 /* Pass our mode to the connectors and the CRTC to give them a chance to
8405 * adjust it according to limitations or connector properties, and also
8406 * a chance to reject the mode entirely.
8407 */
8408 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8409 base.head) {
8410
8411 if (&encoder->new_crtc->base != crtc)
8412 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01008413
Daniel Vetterefea6e82013-07-21 21:36:59 +02008414 if (!(encoder->compute_config(encoder, pipe_config))) {
8415 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02008416 goto fail;
8417 }
8418 }
8419
Daniel Vetterff9a6752013-06-01 17:16:21 +02008420 /* Set default port clock if not overwritten by the encoder. Needs to be
8421 * done afterwards in case the encoder adjusts the mode. */
8422 if (!pipe_config->port_clock)
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +03008423 pipe_config->port_clock = pipe_config->adjusted_mode.clock *
8424 pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02008425
Daniel Vettera43f6e02013-06-07 23:10:32 +02008426 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01008427 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02008428 DRM_DEBUG_KMS("CRTC fixup failed\n");
8429 goto fail;
8430 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01008431
8432 if (ret == RETRY) {
8433 if (WARN(!retry, "loop in pipe configuration computation\n")) {
8434 ret = -EINVAL;
8435 goto fail;
8436 }
8437
8438 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
8439 retry = false;
8440 goto encoder_retry;
8441 }
8442
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008443 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
8444 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
8445 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
8446
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008447 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02008448fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008449 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01008450 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02008451}
8452
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008453/* Computes which crtcs are affected and sets the relevant bits in the mask. For
8454 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
8455static void
8456intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
8457 unsigned *prepare_pipes, unsigned *disable_pipes)
8458{
8459 struct intel_crtc *intel_crtc;
8460 struct drm_device *dev = crtc->dev;
8461 struct intel_encoder *encoder;
8462 struct intel_connector *connector;
8463 struct drm_crtc *tmp_crtc;
8464
8465 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
8466
8467 /* Check which crtcs have changed outputs connected to them, these need
8468 * to be part of the prepare_pipes mask. We don't (yet) support global
8469 * modeset across multiple crtcs, so modeset_pipes will only have one
8470 * bit set at most. */
8471 list_for_each_entry(connector, &dev->mode_config.connector_list,
8472 base.head) {
8473 if (connector->base.encoder == &connector->new_encoder->base)
8474 continue;
8475
8476 if (connector->base.encoder) {
8477 tmp_crtc = connector->base.encoder->crtc;
8478
8479 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
8480 }
8481
8482 if (connector->new_encoder)
8483 *prepare_pipes |=
8484 1 << connector->new_encoder->new_crtc->pipe;
8485 }
8486
8487 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8488 base.head) {
8489 if (encoder->base.crtc == &encoder->new_crtc->base)
8490 continue;
8491
8492 if (encoder->base.crtc) {
8493 tmp_crtc = encoder->base.crtc;
8494
8495 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
8496 }
8497
8498 if (encoder->new_crtc)
8499 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
8500 }
8501
8502 /* Check for any pipes that will be fully disabled ... */
8503 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8504 base.head) {
8505 bool used = false;
8506
8507 /* Don't try to disable disabled crtcs. */
8508 if (!intel_crtc->base.enabled)
8509 continue;
8510
8511 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8512 base.head) {
8513 if (encoder->new_crtc == intel_crtc)
8514 used = true;
8515 }
8516
8517 if (!used)
8518 *disable_pipes |= 1 << intel_crtc->pipe;
8519 }
8520
8521
8522 /* set_mode is also used to update properties on life display pipes. */
8523 intel_crtc = to_intel_crtc(crtc);
8524 if (crtc->enabled)
8525 *prepare_pipes |= 1 << intel_crtc->pipe;
8526
Daniel Vetterb6c51642013-04-12 18:48:43 +02008527 /*
8528 * For simplicity do a full modeset on any pipe where the output routing
8529 * changed. We could be more clever, but that would require us to be
8530 * more careful with calling the relevant encoder->mode_set functions.
8531 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008532 if (*prepare_pipes)
8533 *modeset_pipes = *prepare_pipes;
8534
8535 /* ... and mask these out. */
8536 *modeset_pipes &= ~(*disable_pipes);
8537 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02008538
8539 /*
8540 * HACK: We don't (yet) fully support global modesets. intel_set_config
8541 * obies this rule, but the modeset restore mode of
8542 * intel_modeset_setup_hw_state does not.
8543 */
8544 *modeset_pipes &= 1 << intel_crtc->pipe;
8545 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02008546
8547 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
8548 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008549}
8550
Daniel Vetterea9d7582012-07-10 10:42:52 +02008551static bool intel_crtc_in_use(struct drm_crtc *crtc)
8552{
8553 struct drm_encoder *encoder;
8554 struct drm_device *dev = crtc->dev;
8555
8556 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
8557 if (encoder->crtc == crtc)
8558 return true;
8559
8560 return false;
8561}
8562
8563static void
8564intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
8565{
8566 struct intel_encoder *intel_encoder;
8567 struct intel_crtc *intel_crtc;
8568 struct drm_connector *connector;
8569
8570 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
8571 base.head) {
8572 if (!intel_encoder->base.crtc)
8573 continue;
8574
8575 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
8576
8577 if (prepare_pipes & (1 << intel_crtc->pipe))
8578 intel_encoder->connectors_active = false;
8579 }
8580
8581 intel_modeset_commit_output_state(dev);
8582
8583 /* Update computed state. */
8584 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8585 base.head) {
8586 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
8587 }
8588
8589 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
8590 if (!connector->encoder || !connector->encoder->crtc)
8591 continue;
8592
8593 intel_crtc = to_intel_crtc(connector->encoder->crtc);
8594
8595 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02008596 struct drm_property *dpms_property =
8597 dev->mode_config.dpms_property;
8598
Daniel Vetterea9d7582012-07-10 10:42:52 +02008599 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05008600 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02008601 dpms_property,
8602 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02008603
8604 intel_encoder = to_intel_encoder(connector->encoder);
8605 intel_encoder->connectors_active = true;
8606 }
8607 }
8608
8609}
8610
Ville Syrjälä3bd26262013-09-06 23:29:02 +03008611static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008612{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03008613 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008614
8615 if (clock1 == clock2)
8616 return true;
8617
8618 if (!clock1 || !clock2)
8619 return false;
8620
8621 diff = abs(clock1 - clock2);
8622
8623 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
8624 return true;
8625
8626 return false;
8627}
8628
Daniel Vetter25c5b262012-07-08 22:08:04 +02008629#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
8630 list_for_each_entry((intel_crtc), \
8631 &(dev)->mode_config.crtc_list, \
8632 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02008633 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02008634
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008635static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008636intel_pipe_config_compare(struct drm_device *dev,
8637 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008638 struct intel_crtc_config *pipe_config)
8639{
Daniel Vetter66e985c2013-06-05 13:34:20 +02008640#define PIPE_CONF_CHECK_X(name) \
8641 if (current_config->name != pipe_config->name) { \
8642 DRM_ERROR("mismatch in " #name " " \
8643 "(expected 0x%08x, found 0x%08x)\n", \
8644 current_config->name, \
8645 pipe_config->name); \
8646 return false; \
8647 }
8648
Daniel Vetter08a24032013-04-19 11:25:34 +02008649#define PIPE_CONF_CHECK_I(name) \
8650 if (current_config->name != pipe_config->name) { \
8651 DRM_ERROR("mismatch in " #name " " \
8652 "(expected %i, found %i)\n", \
8653 current_config->name, \
8654 pipe_config->name); \
8655 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01008656 }
8657
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008658#define PIPE_CONF_CHECK_FLAGS(name, mask) \
8659 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07008660 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008661 "(expected %i, found %i)\n", \
8662 current_config->name & (mask), \
8663 pipe_config->name & (mask)); \
8664 return false; \
8665 }
8666
Daniel Vetterbb760062013-06-06 14:55:52 +02008667#define PIPE_CONF_QUIRK(quirk) \
8668 ((current_config->quirks | pipe_config->quirks) & (quirk))
8669
Daniel Vettereccb1402013-05-22 00:50:22 +02008670 PIPE_CONF_CHECK_I(cpu_transcoder);
8671
Daniel Vetter08a24032013-04-19 11:25:34 +02008672 PIPE_CONF_CHECK_I(has_pch_encoder);
8673 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02008674 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
8675 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
8676 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
8677 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
8678 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02008679
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008680 PIPE_CONF_CHECK_I(has_dp_encoder);
8681 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
8682 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
8683 PIPE_CONF_CHECK_I(dp_m_n.link_m);
8684 PIPE_CONF_CHECK_I(dp_m_n.link_n);
8685 PIPE_CONF_CHECK_I(dp_m_n.tu);
8686
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008687 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
8688 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
8689 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
8690 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
8691 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
8692 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
8693
8694 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
8695 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
8696 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
8697 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
8698 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
8699 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
8700
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008701 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008702
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008703 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8704 DRM_MODE_FLAG_INTERLACE);
8705
Daniel Vetterbb760062013-06-06 14:55:52 +02008706 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
8707 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8708 DRM_MODE_FLAG_PHSYNC);
8709 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8710 DRM_MODE_FLAG_NHSYNC);
8711 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8712 DRM_MODE_FLAG_PVSYNC);
8713 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8714 DRM_MODE_FLAG_NVSYNC);
8715 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008716
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008717 PIPE_CONF_CHECK_I(requested_mode.hdisplay);
8718 PIPE_CONF_CHECK_I(requested_mode.vdisplay);
8719
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008720 PIPE_CONF_CHECK_I(gmch_pfit.control);
8721 /* pfit ratios are autocomputed by the hw on gen4+ */
8722 if (INTEL_INFO(dev)->gen < 4)
8723 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
8724 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
8725 PIPE_CONF_CHECK_I(pch_pfit.pos);
8726 PIPE_CONF_CHECK_I(pch_pfit.size);
8727
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008728 PIPE_CONF_CHECK_I(ips_enabled);
8729
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008730 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008731 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008732 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008733 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
8734 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008735
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008736 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
8737 PIPE_CONF_CHECK_I(pipe_bpp);
8738
Daniel Vetter66e985c2013-06-05 13:34:20 +02008739#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02008740#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008741#undef PIPE_CONF_CHECK_FLAGS
Daniel Vetterbb760062013-06-06 14:55:52 +02008742#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008743
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008744 if (!IS_HASWELL(dev)) {
Ville Syrjälä3bd26262013-09-06 23:29:02 +03008745 if (!intel_fuzzy_clock_check(current_config->adjusted_mode.clock,
8746 pipe_config->adjusted_mode.clock)) {
Jesse Barnes6f024882013-07-01 10:19:09 -07008747 DRM_ERROR("mismatch in clock (expected %d, found %d)\n",
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008748 current_config->adjusted_mode.clock,
8749 pipe_config->adjusted_mode.clock);
8750 return false;
8751 }
8752 }
8753
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008754 return true;
8755}
8756
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008757static void
8758check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008759{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008760 struct intel_connector *connector;
8761
8762 list_for_each_entry(connector, &dev->mode_config.connector_list,
8763 base.head) {
8764 /* This also checks the encoder/connector hw state with the
8765 * ->get_hw_state callbacks. */
8766 intel_connector_check_state(connector);
8767
8768 WARN(&connector->new_encoder->base != connector->base.encoder,
8769 "connector's staged encoder doesn't match current encoder\n");
8770 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008771}
8772
8773static void
8774check_encoder_state(struct drm_device *dev)
8775{
8776 struct intel_encoder *encoder;
8777 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008778
8779 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8780 base.head) {
8781 bool enabled = false;
8782 bool active = false;
8783 enum pipe pipe, tracked_pipe;
8784
8785 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
8786 encoder->base.base.id,
8787 drm_get_encoder_name(&encoder->base));
8788
8789 WARN(&encoder->new_crtc->base != encoder->base.crtc,
8790 "encoder's stage crtc doesn't match current crtc\n");
8791 WARN(encoder->connectors_active && !encoder->base.crtc,
8792 "encoder's active_connectors set, but no crtc\n");
8793
8794 list_for_each_entry(connector, &dev->mode_config.connector_list,
8795 base.head) {
8796 if (connector->base.encoder != &encoder->base)
8797 continue;
8798 enabled = true;
8799 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
8800 active = true;
8801 }
8802 WARN(!!encoder->base.crtc != enabled,
8803 "encoder's enabled state mismatch "
8804 "(expected %i, found %i)\n",
8805 !!encoder->base.crtc, enabled);
8806 WARN(active && !encoder->base.crtc,
8807 "active encoder with no crtc\n");
8808
8809 WARN(encoder->connectors_active != active,
8810 "encoder's computed active state doesn't match tracked active state "
8811 "(expected %i, found %i)\n", active, encoder->connectors_active);
8812
8813 active = encoder->get_hw_state(encoder, &pipe);
8814 WARN(active != encoder->connectors_active,
8815 "encoder's hw state doesn't match sw tracking "
8816 "(expected %i, found %i)\n",
8817 encoder->connectors_active, active);
8818
8819 if (!encoder->base.crtc)
8820 continue;
8821
8822 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
8823 WARN(active && pipe != tracked_pipe,
8824 "active encoder's pipe doesn't match"
8825 "(expected %i, found %i)\n",
8826 tracked_pipe, pipe);
8827
8828 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008829}
8830
8831static void
8832check_crtc_state(struct drm_device *dev)
8833{
8834 drm_i915_private_t *dev_priv = dev->dev_private;
8835 struct intel_crtc *crtc;
8836 struct intel_encoder *encoder;
8837 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008838
8839 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8840 base.head) {
8841 bool enabled = false;
8842 bool active = false;
8843
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008844 memset(&pipe_config, 0, sizeof(pipe_config));
8845
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008846 DRM_DEBUG_KMS("[CRTC:%d]\n",
8847 crtc->base.base.id);
8848
8849 WARN(crtc->active && !crtc->base.enabled,
8850 "active crtc, but not enabled in sw tracking\n");
8851
8852 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8853 base.head) {
8854 if (encoder->base.crtc != &crtc->base)
8855 continue;
8856 enabled = true;
8857 if (encoder->connectors_active)
8858 active = true;
8859 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008860
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008861 WARN(active != crtc->active,
8862 "crtc's computed active state doesn't match tracked active state "
8863 "(expected %i, found %i)\n", active, crtc->active);
8864 WARN(enabled != crtc->base.enabled,
8865 "crtc's computed enabled state doesn't match tracked enabled state "
8866 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
8867
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008868 active = dev_priv->display.get_pipe_config(crtc,
8869 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02008870
8871 /* hw state is inconsistent with the pipe A quirk */
8872 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
8873 active = crtc->active;
8874
Daniel Vetter6c49f242013-06-06 12:45:25 +02008875 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8876 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +03008877 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008878 if (encoder->base.crtc != &crtc->base)
8879 continue;
Ville Syrjälä3eaba512013-08-05 17:57:48 +03008880 if (encoder->get_config &&
8881 encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +02008882 encoder->get_config(encoder, &pipe_config);
8883 }
8884
Jesse Barnes510d5f22013-07-01 15:50:17 -07008885 if (dev_priv->display.get_clock)
8886 dev_priv->display.get_clock(crtc, &pipe_config);
8887
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008888 WARN(crtc->active != active,
8889 "crtc active state doesn't match with hw state "
8890 "(expected %i, found %i)\n", crtc->active, active);
8891
Daniel Vetterc0b03412013-05-28 12:05:54 +02008892 if (active &&
8893 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
8894 WARN(1, "pipe state doesn't match!\n");
8895 intel_dump_pipe_config(crtc, &pipe_config,
8896 "[hw state]");
8897 intel_dump_pipe_config(crtc, &crtc->config,
8898 "[sw state]");
8899 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008900 }
8901}
8902
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008903static void
8904check_shared_dpll_state(struct drm_device *dev)
8905{
8906 drm_i915_private_t *dev_priv = dev->dev_private;
8907 struct intel_crtc *crtc;
8908 struct intel_dpll_hw_state dpll_hw_state;
8909 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02008910
8911 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
8912 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
8913 int enabled_crtcs = 0, active_crtcs = 0;
8914 bool active;
8915
8916 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
8917
8918 DRM_DEBUG_KMS("%s\n", pll->name);
8919
8920 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
8921
8922 WARN(pll->active > pll->refcount,
8923 "more active pll users than references: %i vs %i\n",
8924 pll->active, pll->refcount);
8925 WARN(pll->active && !pll->on,
8926 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02008927 WARN(pll->on && !pll->active,
8928 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02008929 WARN(pll->on != active,
8930 "pll on state mismatch (expected %i, found %i)\n",
8931 pll->on, active);
8932
8933 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8934 base.head) {
8935 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
8936 enabled_crtcs++;
8937 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
8938 active_crtcs++;
8939 }
8940 WARN(pll->active != active_crtcs,
8941 "pll active crtcs mismatch (expected %i, found %i)\n",
8942 pll->active, active_crtcs);
8943 WARN(pll->refcount != enabled_crtcs,
8944 "pll enabled crtcs mismatch (expected %i, found %i)\n",
8945 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008946
8947 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
8948 sizeof(dpll_hw_state)),
8949 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02008950 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008951}
8952
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008953void
8954intel_modeset_check_state(struct drm_device *dev)
8955{
8956 check_connector_state(dev);
8957 check_encoder_state(dev);
8958 check_crtc_state(dev);
8959 check_shared_dpll_state(dev);
8960}
8961
Daniel Vetterf30da182013-04-11 20:22:50 +02008962static int __intel_set_mode(struct drm_crtc *crtc,
8963 struct drm_display_mode *mode,
8964 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02008965{
8966 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02008967 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008968 struct drm_display_mode *saved_mode, *saved_hwmode;
8969 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008970 struct intel_crtc *intel_crtc;
8971 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008972 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02008973
Tim Gardner3ac18232012-12-07 07:54:26 -07008974 saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008975 if (!saved_mode)
8976 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07008977 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02008978
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008979 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02008980 &prepare_pipes, &disable_pipes);
8981
Tim Gardner3ac18232012-12-07 07:54:26 -07008982 *saved_hwmode = crtc->hwmode;
8983 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008984
Daniel Vetter25c5b262012-07-08 22:08:04 +02008985 /* Hack: Because we don't (yet) support global modeset on multiple
8986 * crtcs, we don't keep track of the new mode for more than one crtc.
8987 * Hence simply check whether any bit is set in modeset_pipes in all the
8988 * pieces of code that are not yet converted to deal with mutliple crtcs
8989 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008990 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008991 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008992 if (IS_ERR(pipe_config)) {
8993 ret = PTR_ERR(pipe_config);
8994 pipe_config = NULL;
8995
Tim Gardner3ac18232012-12-07 07:54:26 -07008996 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008997 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02008998 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
8999 "[modeset]");
Daniel Vettera6778b32012-07-02 09:56:42 +02009000 }
9001
Daniel Vetter460da9162013-03-27 00:44:51 +01009002 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9003 intel_crtc_disable(&intel_crtc->base);
9004
Daniel Vetterea9d7582012-07-10 10:42:52 +02009005 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9006 if (intel_crtc->base.enabled)
9007 dev_priv->display.crtc_disable(&intel_crtc->base);
9008 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009009
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02009010 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9011 * to set it here already despite that we pass it down the callchain.
9012 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009013 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02009014 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009015 /* mode_set/enable/disable functions rely on a correct pipe
9016 * config. */
9017 to_intel_crtc(crtc)->config = *pipe_config;
9018 }
Daniel Vetter7758a112012-07-08 19:40:39 +02009019
Daniel Vetterea9d7582012-07-10 10:42:52 +02009020 /* Only after disabling all output pipelines that will be changed can we
9021 * update the the output configuration. */
9022 intel_modeset_update_state(dev, prepare_pipes);
9023
Daniel Vetter47fab732012-10-26 10:58:18 +02009024 if (dev_priv->display.modeset_global_resources)
9025 dev_priv->display.modeset_global_resources(dev);
9026
Daniel Vettera6778b32012-07-02 09:56:42 +02009027 /* Set up the DPLL and any encoders state that needs to adjust or depend
9028 * on the DPLL.
9029 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009030 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009031 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009032 x, y, fb);
9033 if (ret)
9034 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02009035 }
9036
9037 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009038 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9039 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02009040
Daniel Vetter25c5b262012-07-08 22:08:04 +02009041 if (modeset_pipes) {
9042 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009043 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009044
Daniel Vetter25c5b262012-07-08 22:08:04 +02009045 /* Calculate and store various constants which
9046 * are later needed by vblank and swap-completion
9047 * timestamping. They are derived from true hwmode.
9048 */
9049 drm_calc_timestamping_constants(crtc);
9050 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009051
9052 /* FIXME: add subpixel order */
9053done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009054 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07009055 crtc->hwmode = *saved_hwmode;
9056 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009057 }
9058
Tim Gardner3ac18232012-12-07 07:54:26 -07009059out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009060 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07009061 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02009062 return ret;
9063}
9064
Damien Lespiaue7457a92013-08-08 22:28:59 +01009065static int intel_set_mode(struct drm_crtc *crtc,
9066 struct drm_display_mode *mode,
9067 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +02009068{
9069 int ret;
9070
9071 ret = __intel_set_mode(crtc, mode, x, y, fb);
9072
9073 if (ret == 0)
9074 intel_modeset_check_state(crtc->dev);
9075
9076 return ret;
9077}
9078
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009079void intel_crtc_restore_mode(struct drm_crtc *crtc)
9080{
9081 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
9082}
9083
Daniel Vetter25c5b262012-07-08 22:08:04 +02009084#undef for_each_intel_crtc_masked
9085
Daniel Vetterd9e55602012-07-04 22:16:09 +02009086static void intel_set_config_free(struct intel_set_config *config)
9087{
9088 if (!config)
9089 return;
9090
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009091 kfree(config->save_connector_encoders);
9092 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02009093 kfree(config);
9094}
9095
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009096static int intel_set_config_save_state(struct drm_device *dev,
9097 struct intel_set_config *config)
9098{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009099 struct drm_encoder *encoder;
9100 struct drm_connector *connector;
9101 int count;
9102
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009103 config->save_encoder_crtcs =
9104 kcalloc(dev->mode_config.num_encoder,
9105 sizeof(struct drm_crtc *), GFP_KERNEL);
9106 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009107 return -ENOMEM;
9108
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009109 config->save_connector_encoders =
9110 kcalloc(dev->mode_config.num_connector,
9111 sizeof(struct drm_encoder *), GFP_KERNEL);
9112 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009113 return -ENOMEM;
9114
9115 /* Copy data. Note that driver private data is not affected.
9116 * Should anything bad happen only the expected state is
9117 * restored, not the drivers personal bookkeeping.
9118 */
9119 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009120 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009121 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009122 }
9123
9124 count = 0;
9125 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009126 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009127 }
9128
9129 return 0;
9130}
9131
9132static void intel_set_config_restore_state(struct drm_device *dev,
9133 struct intel_set_config *config)
9134{
Daniel Vetter9a935852012-07-05 22:34:27 +02009135 struct intel_encoder *encoder;
9136 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009137 int count;
9138
9139 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009140 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9141 encoder->new_crtc =
9142 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009143 }
9144
9145 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009146 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
9147 connector->new_encoder =
9148 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009149 }
9150}
9151
Imre Deake3de42b2013-05-03 19:44:07 +02009152static bool
Chris Wilson2e57f472013-07-17 12:14:40 +01009153is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +02009154{
9155 int i;
9156
Chris Wilson2e57f472013-07-17 12:14:40 +01009157 if (set->num_connectors == 0)
9158 return false;
9159
9160 if (WARN_ON(set->connectors == NULL))
9161 return false;
9162
9163 for (i = 0; i < set->num_connectors; i++)
9164 if (set->connectors[i]->encoder &&
9165 set->connectors[i]->encoder->crtc == set->crtc &&
9166 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +02009167 return true;
9168
9169 return false;
9170}
9171
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009172static void
9173intel_set_config_compute_mode_changes(struct drm_mode_set *set,
9174 struct intel_set_config *config)
9175{
9176
9177 /* We should be able to check here if the fb has the same properties
9178 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +01009179 if (is_crtc_connector_off(set)) {
9180 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009181 } else if (set->crtc->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009182 /* If we have no fb then treat it as a full mode set */
9183 if (set->crtc->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +03009184 struct intel_crtc *intel_crtc =
9185 to_intel_crtc(set->crtc);
9186
9187 if (intel_crtc->active && i915_fastboot) {
9188 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
9189 config->fb_changed = true;
9190 } else {
9191 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
9192 config->mode_changed = true;
9193 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009194 } else if (set->fb == NULL) {
9195 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01009196 } else if (set->fb->pixel_format !=
9197 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009198 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009199 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009200 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009201 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009202 }
9203
Daniel Vetter835c5872012-07-10 18:11:08 +02009204 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009205 config->fb_changed = true;
9206
9207 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
9208 DRM_DEBUG_KMS("modes are different, full mode set\n");
9209 drm_mode_debug_printmodeline(&set->crtc->mode);
9210 drm_mode_debug_printmodeline(set->mode);
9211 config->mode_changed = true;
9212 }
Chris Wilsona1d95702013-08-13 18:48:47 +01009213
9214 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
9215 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009216}
9217
Daniel Vetter2e431052012-07-04 22:42:15 +02009218static int
Daniel Vetter9a935852012-07-05 22:34:27 +02009219intel_modeset_stage_output_state(struct drm_device *dev,
9220 struct drm_mode_set *set,
9221 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02009222{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009223 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009224 struct intel_connector *connector;
9225 struct intel_encoder *encoder;
Paulo Zanonif3f08572013-08-12 14:56:53 -03009226 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02009227
Damien Lespiau9abdda72013-02-13 13:29:23 +00009228 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02009229 * of connectors. For paranoia, double-check this. */
9230 WARN_ON(!set->fb && (set->num_connectors != 0));
9231 WARN_ON(set->fb && (set->num_connectors == 0));
9232
Daniel Vetter9a935852012-07-05 22:34:27 +02009233 list_for_each_entry(connector, &dev->mode_config.connector_list,
9234 base.head) {
9235 /* Otherwise traverse passed in connector list and get encoders
9236 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009237 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009238 if (set->connectors[ro] == &connector->base) {
9239 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02009240 break;
9241 }
9242 }
9243
Daniel Vetter9a935852012-07-05 22:34:27 +02009244 /* If we disable the crtc, disable all its connectors. Also, if
9245 * the connector is on the changing crtc but not on the new
9246 * connector list, disable it. */
9247 if ((!set->fb || ro == set->num_connectors) &&
9248 connector->base.encoder &&
9249 connector->base.encoder->crtc == set->crtc) {
9250 connector->new_encoder = NULL;
9251
9252 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
9253 connector->base.base.id,
9254 drm_get_connector_name(&connector->base));
9255 }
9256
9257
9258 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009259 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009260 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009261 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009262 }
9263 /* connector->new_encoder is now updated for all connectors. */
9264
9265 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +02009266 list_for_each_entry(connector, &dev->mode_config.connector_list,
9267 base.head) {
9268 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02009269 continue;
9270
Daniel Vetter9a935852012-07-05 22:34:27 +02009271 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02009272
9273 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009274 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02009275 new_crtc = set->crtc;
9276 }
9277
9278 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02009279 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
9280 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009281 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02009282 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009283 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
9284
9285 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
9286 connector->base.base.id,
9287 drm_get_connector_name(&connector->base),
9288 new_crtc->base.id);
9289 }
9290
9291 /* Check for any encoders that needs to be disabled. */
9292 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9293 base.head) {
9294 list_for_each_entry(connector,
9295 &dev->mode_config.connector_list,
9296 base.head) {
9297 if (connector->new_encoder == encoder) {
9298 WARN_ON(!connector->new_encoder->new_crtc);
9299
9300 goto next_encoder;
9301 }
9302 }
9303 encoder->new_crtc = NULL;
9304next_encoder:
9305 /* Only now check for crtc changes so we don't miss encoders
9306 * that will be disabled. */
9307 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009308 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009309 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009310 }
9311 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009312 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009313
Daniel Vetter2e431052012-07-04 22:42:15 +02009314 return 0;
9315}
9316
9317static int intel_crtc_set_config(struct drm_mode_set *set)
9318{
9319 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02009320 struct drm_mode_set save_set;
9321 struct intel_set_config *config;
9322 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02009323
Daniel Vetter8d3e3752012-07-05 16:09:09 +02009324 BUG_ON(!set);
9325 BUG_ON(!set->crtc);
9326 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02009327
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01009328 /* Enforce sane interface api - has been abused by the fb helper. */
9329 BUG_ON(!set->mode && set->fb);
9330 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02009331
Daniel Vetter2e431052012-07-04 22:42:15 +02009332 if (set->fb) {
9333 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
9334 set->crtc->base.id, set->fb->base.id,
9335 (int)set->num_connectors, set->x, set->y);
9336 } else {
9337 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02009338 }
9339
9340 dev = set->crtc->dev;
9341
9342 ret = -ENOMEM;
9343 config = kzalloc(sizeof(*config), GFP_KERNEL);
9344 if (!config)
9345 goto out_config;
9346
9347 ret = intel_set_config_save_state(dev, config);
9348 if (ret)
9349 goto out_config;
9350
9351 save_set.crtc = set->crtc;
9352 save_set.mode = &set->crtc->mode;
9353 save_set.x = set->crtc->x;
9354 save_set.y = set->crtc->y;
9355 save_set.fb = set->crtc->fb;
9356
9357 /* Compute whether we need a full modeset, only an fb base update or no
9358 * change at all. In the future we might also check whether only the
9359 * mode changed, e.g. for LVDS where we only change the panel fitter in
9360 * such cases. */
9361 intel_set_config_compute_mode_changes(set, config);
9362
Daniel Vetter9a935852012-07-05 22:34:27 +02009363 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02009364 if (ret)
9365 goto fail;
9366
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009367 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009368 ret = intel_set_mode(set->crtc, set->mode,
9369 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009370 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02009371 intel_crtc_wait_for_pending_flips(set->crtc);
9372
Daniel Vetter4f660f42012-07-02 09:47:37 +02009373 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02009374 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02009375 }
9376
Chris Wilson2d05eae2013-05-03 17:36:25 +01009377 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +02009378 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
9379 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +02009380fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +01009381 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02009382
Chris Wilson2d05eae2013-05-03 17:36:25 +01009383 /* Try to restore the config */
9384 if (config->mode_changed &&
9385 intel_set_mode(save_set.crtc, save_set.mode,
9386 save_set.x, save_set.y, save_set.fb))
9387 DRM_ERROR("failed to restore config after modeset failure\n");
9388 }
Daniel Vetter50f56112012-07-02 09:35:43 +02009389
Daniel Vetterd9e55602012-07-04 22:16:09 +02009390out_config:
9391 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02009392 return ret;
9393}
9394
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009395static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009396 .cursor_set = intel_crtc_cursor_set,
9397 .cursor_move = intel_crtc_cursor_move,
9398 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02009399 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009400 .destroy = intel_crtc_destroy,
9401 .page_flip = intel_crtc_page_flip,
9402};
9403
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009404static void intel_cpu_pll_init(struct drm_device *dev)
9405{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009406 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009407 intel_ddi_pll_init(dev);
9408}
9409
Daniel Vetter53589012013-06-05 13:34:16 +02009410static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
9411 struct intel_shared_dpll *pll,
9412 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009413{
Daniel Vetter53589012013-06-05 13:34:16 +02009414 uint32_t val;
9415
9416 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +02009417 hw_state->dpll = val;
9418 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
9419 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +02009420
9421 return val & DPLL_VCO_ENABLE;
9422}
9423
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009424static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
9425 struct intel_shared_dpll *pll)
9426{
9427 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
9428 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
9429}
9430
Daniel Vettere7b903d2013-06-05 13:34:14 +02009431static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
9432 struct intel_shared_dpll *pll)
9433{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009434 /* PCH refclock must be enabled first */
9435 assert_pch_refclk_enabled(dev_priv);
9436
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009437 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
9438
9439 /* Wait for the clocks to stabilize. */
9440 POSTING_READ(PCH_DPLL(pll->id));
9441 udelay(150);
9442
9443 /* The pixel multiplier can only be updated once the
9444 * DPLL is enabled and the clocks are stable.
9445 *
9446 * So write it again.
9447 */
9448 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
9449 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02009450 udelay(200);
9451}
9452
9453static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
9454 struct intel_shared_dpll *pll)
9455{
9456 struct drm_device *dev = dev_priv->dev;
9457 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +02009458
9459 /* Make sure no transcoder isn't still depending on us. */
9460 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9461 if (intel_crtc_to_shared_dpll(crtc) == pll)
9462 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
9463 }
9464
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009465 I915_WRITE(PCH_DPLL(pll->id), 0);
9466 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02009467 udelay(200);
9468}
9469
Daniel Vetter46edb022013-06-05 13:34:12 +02009470static char *ibx_pch_dpll_names[] = {
9471 "PCH DPLL A",
9472 "PCH DPLL B",
9473};
9474
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009475static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009476{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009477 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009478 int i;
9479
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009480 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009481
Daniel Vettere72f9fb2013-06-05 13:34:06 +02009482 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +02009483 dev_priv->shared_dplls[i].id = i;
9484 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009485 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +02009486 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
9487 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +02009488 dev_priv->shared_dplls[i].get_hw_state =
9489 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009490 }
9491}
9492
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009493static void intel_shared_dpll_init(struct drm_device *dev)
9494{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009495 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009496
9497 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
9498 ibx_pch_dpll_init(dev);
9499 else
9500 dev_priv->num_shared_dpll = 0;
9501
9502 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
9503 DRM_DEBUG_KMS("%i shared PLLs initialized\n",
9504 dev_priv->num_shared_dpll);
9505}
9506
Hannes Ederb358d0a2008-12-18 21:18:47 +01009507static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08009508{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08009509 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08009510 struct intel_crtc *intel_crtc;
9511 int i;
9512
9513 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
9514 if (intel_crtc == NULL)
9515 return;
9516
9517 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
9518
9519 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08009520 for (i = 0; i < 256; i++) {
9521 intel_crtc->lut_r[i] = i;
9522 intel_crtc->lut_g[i] = i;
9523 intel_crtc->lut_b[i] = i;
9524 }
9525
Jesse Barnes80824002009-09-10 15:28:06 -07009526 /* Swap pipes & planes for FBC on pre-965 */
9527 intel_crtc->pipe = pipe;
9528 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01009529 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08009530 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01009531 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07009532 }
9533
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08009534 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
9535 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
9536 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
9537 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
9538
Jesse Barnes79e53942008-11-07 14:24:08 -08009539 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08009540}
9541
Carl Worth08d7b3d2009-04-29 14:43:54 -07009542int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00009543 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07009544{
Carl Worth08d7b3d2009-04-29 14:43:54 -07009545 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02009546 struct drm_mode_object *drmmode_obj;
9547 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009548
Daniel Vetter1cff8f62012-04-24 09:55:08 +02009549 if (!drm_core_check_feature(dev, DRIVER_MODESET))
9550 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009551
Daniel Vetterc05422d2009-08-11 16:05:30 +02009552 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
9553 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07009554
Daniel Vetterc05422d2009-08-11 16:05:30 +02009555 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07009556 DRM_ERROR("no such CRTC id\n");
9557 return -EINVAL;
9558 }
9559
Daniel Vetterc05422d2009-08-11 16:05:30 +02009560 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
9561 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009562
Daniel Vetterc05422d2009-08-11 16:05:30 +02009563 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009564}
9565
Daniel Vetter66a92782012-07-12 20:08:18 +02009566static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08009567{
Daniel Vetter66a92782012-07-12 20:08:18 +02009568 struct drm_device *dev = encoder->base.dev;
9569 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009570 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009571 int entry = 0;
9572
Daniel Vetter66a92782012-07-12 20:08:18 +02009573 list_for_each_entry(source_encoder,
9574 &dev->mode_config.encoder_list, base.head) {
9575
9576 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08009577 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02009578
9579 /* Intel hw has only one MUX where enocoders could be cloned. */
9580 if (encoder->cloneable && source_encoder->cloneable)
9581 index_mask |= (1 << entry);
9582
Jesse Barnes79e53942008-11-07 14:24:08 -08009583 entry++;
9584 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01009585
Jesse Barnes79e53942008-11-07 14:24:08 -08009586 return index_mask;
9587}
9588
Chris Wilson4d302442010-12-14 19:21:29 +00009589static bool has_edp_a(struct drm_device *dev)
9590{
9591 struct drm_i915_private *dev_priv = dev->dev_private;
9592
9593 if (!IS_MOBILE(dev))
9594 return false;
9595
9596 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
9597 return false;
9598
9599 if (IS_GEN5(dev) &&
9600 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
9601 return false;
9602
9603 return true;
9604}
9605
Jesse Barnes79e53942008-11-07 14:24:08 -08009606static void intel_setup_outputs(struct drm_device *dev)
9607{
Eric Anholt725e30a2009-01-22 13:01:02 -08009608 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009609 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009610 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009611
Daniel Vetterc9093352013-06-06 22:22:47 +02009612 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009613
Paulo Zanonic40c0f52013-04-12 18:16:53 -03009614 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02009615 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009616
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009617 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03009618 int found;
9619
9620 /* Haswell uses DDI functions to detect digital outputs */
9621 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
9622 /* DDI A only supports eDP */
9623 if (found)
9624 intel_ddi_init(dev, PORT_A);
9625
9626 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
9627 * register */
9628 found = I915_READ(SFUSE_STRAP);
9629
9630 if (found & SFUSE_STRAP_DDIB_DETECTED)
9631 intel_ddi_init(dev, PORT_B);
9632 if (found & SFUSE_STRAP_DDIC_DETECTED)
9633 intel_ddi_init(dev, PORT_C);
9634 if (found & SFUSE_STRAP_DDID_DETECTED)
9635 intel_ddi_init(dev, PORT_D);
9636 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009637 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02009638 dpd_is_edp = intel_dpd_is_edp(dev);
9639
9640 if (has_edp_a(dev))
9641 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009642
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009643 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08009644 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01009645 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009646 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009647 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009648 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009649 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009650 }
9651
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009652 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009653 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009654
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009655 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009656 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009657
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009658 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009659 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009660
Daniel Vetter270b3042012-10-27 15:52:05 +02009661 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009662 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009663 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05309664 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Jesse Barnes6f6005a2013-08-09 09:34:35 -07009665 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
9666 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
9667 PORT_C);
9668 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
9669 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C,
9670 PORT_C);
9671 }
Gajanan Bhat19c03922012-09-27 19:13:07 +05309672
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009673 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03009674 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
9675 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02009676 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
9677 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009678 }
Jani Nikula3cfca972013-08-27 15:12:26 +03009679
9680 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +08009681 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009682 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08009683
Paulo Zanonie2debe92013-02-18 19:00:27 -03009684 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009685 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009686 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009687 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
9688 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009689 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009690 }
Ma Ling27185ae2009-08-24 13:50:23 +08009691
Imre Deake7281ea2013-05-08 13:14:08 +03009692 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009693 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -08009694 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009695
9696 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009697
Paulo Zanonie2debe92013-02-18 19:00:27 -03009698 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009699 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009700 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009701 }
Ma Ling27185ae2009-08-24 13:50:23 +08009702
Paulo Zanonie2debe92013-02-18 19:00:27 -03009703 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009704
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009705 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
9706 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009707 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009708 }
Imre Deake7281ea2013-05-08 13:14:08 +03009709 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009710 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -08009711 }
Ma Ling27185ae2009-08-24 13:50:23 +08009712
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009713 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +03009714 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009715 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -07009716 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009717 intel_dvo_init(dev);
9718
Zhenyu Wang103a1962009-11-27 11:44:36 +08009719 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009720 intel_tv_init(dev);
9721
Chris Wilson4ef69c72010-09-09 15:14:28 +01009722 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9723 encoder->base.possible_crtcs = encoder->crtc_mask;
9724 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02009725 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08009726 }
Chris Wilson47356eb2011-01-11 17:06:04 +00009727
Paulo Zanonidde86e22012-12-01 12:04:25 -02009728 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02009729
9730 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009731}
9732
Chris Wilsonddfe1562013-08-06 17:43:07 +01009733void intel_framebuffer_fini(struct intel_framebuffer *fb)
9734{
9735 drm_framebuffer_cleanup(&fb->base);
9736 drm_gem_object_unreference_unlocked(&fb->obj->base);
9737}
9738
Jesse Barnes79e53942008-11-07 14:24:08 -08009739static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
9740{
9741 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08009742
Chris Wilsonddfe1562013-08-06 17:43:07 +01009743 intel_framebuffer_fini(intel_fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08009744 kfree(intel_fb);
9745}
9746
9747static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00009748 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08009749 unsigned int *handle)
9750{
9751 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009752 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009753
Chris Wilson05394f32010-11-08 19:18:58 +00009754 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08009755}
9756
9757static const struct drm_framebuffer_funcs intel_fb_funcs = {
9758 .destroy = intel_user_framebuffer_destroy,
9759 .create_handle = intel_user_framebuffer_create_handle,
9760};
9761
Dave Airlie38651672010-03-30 05:34:13 +00009762int intel_framebuffer_init(struct drm_device *dev,
9763 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009764 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00009765 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08009766{
Chris Wilsona35cdaa2013-06-25 17:26:45 +01009767 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08009768 int ret;
9769
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009770 if (obj->tiling_mode == I915_TILING_Y) {
9771 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01009772 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009773 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009774
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009775 if (mode_cmd->pitches[0] & 63) {
9776 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
9777 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01009778 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009779 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009780
Chris Wilsona35cdaa2013-06-25 17:26:45 +01009781 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
9782 pitch_limit = 32*1024;
9783 } else if (INTEL_INFO(dev)->gen >= 4) {
9784 if (obj->tiling_mode)
9785 pitch_limit = 16*1024;
9786 else
9787 pitch_limit = 32*1024;
9788 } else if (INTEL_INFO(dev)->gen >= 3) {
9789 if (obj->tiling_mode)
9790 pitch_limit = 8*1024;
9791 else
9792 pitch_limit = 16*1024;
9793 } else
9794 /* XXX DSPC is limited to 4k tiled */
9795 pitch_limit = 8*1024;
9796
9797 if (mode_cmd->pitches[0] > pitch_limit) {
9798 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
9799 obj->tiling_mode ? "tiled" : "linear",
9800 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009801 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009802 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009803
9804 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009805 mode_cmd->pitches[0] != obj->stride) {
9806 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
9807 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009808 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009809 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009810
Ville Syrjälä57779d02012-10-31 17:50:14 +02009811 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009812 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02009813 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02009814 case DRM_FORMAT_RGB565:
9815 case DRM_FORMAT_XRGB8888:
9816 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02009817 break;
9818 case DRM_FORMAT_XRGB1555:
9819 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009820 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009821 DRM_DEBUG("unsupported pixel format: %s\n",
9822 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009823 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009824 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02009825 break;
9826 case DRM_FORMAT_XBGR8888:
9827 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02009828 case DRM_FORMAT_XRGB2101010:
9829 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02009830 case DRM_FORMAT_XBGR2101010:
9831 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009832 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009833 DRM_DEBUG("unsupported pixel format: %s\n",
9834 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009835 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009836 }
Jesse Barnesb5626742011-06-24 12:19:27 -07009837 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02009838 case DRM_FORMAT_YUYV:
9839 case DRM_FORMAT_UYVY:
9840 case DRM_FORMAT_YVYU:
9841 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009842 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009843 DRM_DEBUG("unsupported pixel format: %s\n",
9844 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +02009845 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009846 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009847 break;
9848 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +00009849 DRM_DEBUG("unsupported pixel format: %s\n",
9850 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +01009851 return -EINVAL;
9852 }
9853
Ville Syrjälä90f9a332012-10-31 17:50:19 +02009854 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
9855 if (mode_cmd->offsets[0] != 0)
9856 return -EINVAL;
9857
Daniel Vetterc7d73f62012-12-13 23:38:38 +01009858 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
9859 intel_fb->obj = obj;
9860
Jesse Barnes79e53942008-11-07 14:24:08 -08009861 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
9862 if (ret) {
9863 DRM_ERROR("framebuffer init failed %d\n", ret);
9864 return ret;
9865 }
9866
Jesse Barnes79e53942008-11-07 14:24:08 -08009867 return 0;
9868}
9869
Jesse Barnes79e53942008-11-07 14:24:08 -08009870static struct drm_framebuffer *
9871intel_user_framebuffer_create(struct drm_device *dev,
9872 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009873 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08009874{
Chris Wilson05394f32010-11-08 19:18:58 +00009875 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009876
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009877 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
9878 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00009879 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01009880 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08009881
Chris Wilsond2dff872011-04-19 08:36:26 +01009882 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08009883}
9884
Jesse Barnes79e53942008-11-07 14:24:08 -08009885static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08009886 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00009887 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08009888};
9889
Jesse Barnese70236a2009-09-21 10:42:27 -07009890/* Set up chip specific display functions */
9891static void intel_init_display(struct drm_device *dev)
9892{
9893 struct drm_i915_private *dev_priv = dev->dev_private;
9894
Daniel Vetteree9300b2013-06-03 22:40:22 +02009895 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
9896 dev_priv->display.find_dpll = g4x_find_best_dpll;
9897 else if (IS_VALLEYVIEW(dev))
9898 dev_priv->display.find_dpll = vlv_find_best_dpll;
9899 else if (IS_PINEVIEW(dev))
9900 dev_priv->display.find_dpll = pnv_find_best_dpll;
9901 else
9902 dev_priv->display.find_dpll = i9xx_find_best_dpll;
9903
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009904 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009905 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009906 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02009907 dev_priv->display.crtc_enable = haswell_crtc_enable;
9908 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009909 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009910 dev_priv->display.update_plane = ironlake_update_plane;
9911 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009912 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009913 dev_priv->display.get_clock = ironlake_crtc_clock_get;
Eric Anholtf564048e2011-03-30 13:01:02 -07009914 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009915 dev_priv->display.crtc_enable = ironlake_crtc_enable;
9916 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009917 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009918 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -07009919 } else if (IS_VALLEYVIEW(dev)) {
9920 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009921 dev_priv->display.get_clock = i9xx_crtc_clock_get;
Jesse Barnes89b667f2013-04-18 14:51:36 -07009922 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
9923 dev_priv->display.crtc_enable = valleyview_crtc_enable;
9924 dev_priv->display.crtc_disable = i9xx_crtc_disable;
9925 dev_priv->display.off = i9xx_crtc_off;
9926 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009927 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009928 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009929 dev_priv->display.get_clock = i9xx_crtc_clock_get;
Eric Anholtf564048e2011-03-30 13:01:02 -07009930 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02009931 dev_priv->display.crtc_enable = i9xx_crtc_enable;
9932 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009933 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07009934 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07009935 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009936
Jesse Barnese70236a2009-09-21 10:42:27 -07009937 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07009938 if (IS_VALLEYVIEW(dev))
9939 dev_priv->display.get_display_clock_speed =
9940 valleyview_get_display_clock_speed;
9941 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07009942 dev_priv->display.get_display_clock_speed =
9943 i945_get_display_clock_speed;
9944 else if (IS_I915G(dev))
9945 dev_priv->display.get_display_clock_speed =
9946 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02009947 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009948 dev_priv->display.get_display_clock_speed =
9949 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02009950 else if (IS_PINEVIEW(dev))
9951 dev_priv->display.get_display_clock_speed =
9952 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -07009953 else if (IS_I915GM(dev))
9954 dev_priv->display.get_display_clock_speed =
9955 i915gm_get_display_clock_speed;
9956 else if (IS_I865G(dev))
9957 dev_priv->display.get_display_clock_speed =
9958 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02009959 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07009960 dev_priv->display.get_display_clock_speed =
9961 i855_get_display_clock_speed;
9962 else /* 852, 830 */
9963 dev_priv->display.get_display_clock_speed =
9964 i830_get_display_clock_speed;
9965
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08009966 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01009967 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009968 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009969 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08009970 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07009971 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009972 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07009973 } else if (IS_IVYBRIDGE(dev)) {
9974 /* FIXME: detect B0+ stepping and use auto training */
9975 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08009976 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02009977 dev_priv->display.modeset_global_resources =
9978 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03009979 } else if (IS_HASWELL(dev)) {
9980 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08009981 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02009982 dev_priv->display.modeset_global_resources =
9983 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -02009984 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07009985 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08009986 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07009987 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009988
9989 /* Default just returns -ENODEV to indicate unsupported */
9990 dev_priv->display.queue_flip = intel_default_queue_flip;
9991
9992 switch (INTEL_INFO(dev)->gen) {
9993 case 2:
9994 dev_priv->display.queue_flip = intel_gen2_queue_flip;
9995 break;
9996
9997 case 3:
9998 dev_priv->display.queue_flip = intel_gen3_queue_flip;
9999 break;
10000
10001 case 4:
10002 case 5:
10003 dev_priv->display.queue_flip = intel_gen4_queue_flip;
10004 break;
10005
10006 case 6:
10007 dev_priv->display.queue_flip = intel_gen6_queue_flip;
10008 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010009 case 7:
10010 dev_priv->display.queue_flip = intel_gen7_queue_flip;
10011 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010012 }
Jesse Barnese70236a2009-09-21 10:42:27 -070010013}
10014
Jesse Barnesb690e962010-07-19 13:53:12 -070010015/*
10016 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
10017 * resume, or other times. This quirk makes sure that's the case for
10018 * affected systems.
10019 */
Akshay Joshi0206e352011-08-16 15:34:10 -040010020static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070010021{
10022 struct drm_i915_private *dev_priv = dev->dev_private;
10023
10024 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010025 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010026}
10027
Keith Packard435793d2011-07-12 14:56:22 -070010028/*
10029 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
10030 */
10031static void quirk_ssc_force_disable(struct drm_device *dev)
10032{
10033 struct drm_i915_private *dev_priv = dev->dev_private;
10034 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010035 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070010036}
10037
Carsten Emde4dca20e2012-03-15 15:56:26 +010010038/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010010039 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
10040 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010010041 */
10042static void quirk_invert_brightness(struct drm_device *dev)
10043{
10044 struct drm_i915_private *dev_priv = dev->dev_private;
10045 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010046 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010047}
10048
Kamal Mostafae85843b2013-07-19 15:02:01 -070010049/*
10050 * Some machines (Dell XPS13) suffer broken backlight controls if
10051 * BLM_PCH_PWM_ENABLE is set.
10052 */
10053static void quirk_no_pcm_pwm_enable(struct drm_device *dev)
10054{
10055 struct drm_i915_private *dev_priv = dev->dev_private;
10056 dev_priv->quirks |= QUIRK_NO_PCH_PWM_ENABLE;
10057 DRM_INFO("applying no-PCH_PWM_ENABLE quirk\n");
10058}
10059
Jesse Barnesb690e962010-07-19 13:53:12 -070010060struct intel_quirk {
10061 int device;
10062 int subsystem_vendor;
10063 int subsystem_device;
10064 void (*hook)(struct drm_device *dev);
10065};
10066
Egbert Eich5f85f172012-10-14 15:46:38 +020010067/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
10068struct intel_dmi_quirk {
10069 void (*hook)(struct drm_device *dev);
10070 const struct dmi_system_id (*dmi_id_list)[];
10071};
10072
10073static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
10074{
10075 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
10076 return 1;
10077}
10078
10079static const struct intel_dmi_quirk intel_dmi_quirks[] = {
10080 {
10081 .dmi_id_list = &(const struct dmi_system_id[]) {
10082 {
10083 .callback = intel_dmi_reverse_brightness,
10084 .ident = "NCR Corporation",
10085 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
10086 DMI_MATCH(DMI_PRODUCT_NAME, ""),
10087 },
10088 },
10089 { } /* terminating entry */
10090 },
10091 .hook = quirk_invert_brightness,
10092 },
10093};
10094
Ben Widawskyc43b5632012-04-16 14:07:40 -070010095static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070010096 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040010097 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070010098
Jesse Barnesb690e962010-07-19 13:53:12 -070010099 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
10100 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
10101
Jesse Barnesb690e962010-07-19 13:53:12 -070010102 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
10103 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
10104
Daniel Vetterccd0d362012-10-10 23:13:59 +020010105 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -070010106 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +020010107 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070010108
10109 /* Lenovo U160 cannot use SSC on LVDS */
10110 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020010111
10112 /* Sony Vaio Y cannot use SSC on LVDS */
10113 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010010114
10115 /* Acer Aspire 5734Z must invert backlight brightness */
10116 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jani Nikula1ffff602013-01-22 12:50:34 +020010117
10118 /* Acer/eMachines G725 */
10119 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
Jani Nikula01e3a8f2013-01-22 12:50:35 +020010120
10121 /* Acer/eMachines e725 */
10122 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
Jani Nikula5559eca2013-01-22 12:50:36 +020010123
10124 /* Acer/Packard Bell NCL20 */
10125 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
Daniel Vetterac4199e2013-02-15 18:35:30 +010010126
10127 /* Acer Aspire 4736Z */
10128 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Kamal Mostafae85843b2013-07-19 15:02:01 -070010129
10130 /* Dell XPS13 HD Sandy Bridge */
10131 { 0x0116, 0x1028, 0x052e, quirk_no_pcm_pwm_enable },
10132 /* Dell XPS13 HD and XPS13 FHD Ivy Bridge */
10133 { 0x0166, 0x1028, 0x058b, quirk_no_pcm_pwm_enable },
Jesse Barnesb690e962010-07-19 13:53:12 -070010134};
10135
10136static void intel_init_quirks(struct drm_device *dev)
10137{
10138 struct pci_dev *d = dev->pdev;
10139 int i;
10140
10141 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
10142 struct intel_quirk *q = &intel_quirks[i];
10143
10144 if (d->device == q->device &&
10145 (d->subsystem_vendor == q->subsystem_vendor ||
10146 q->subsystem_vendor == PCI_ANY_ID) &&
10147 (d->subsystem_device == q->subsystem_device ||
10148 q->subsystem_device == PCI_ANY_ID))
10149 q->hook(dev);
10150 }
Egbert Eich5f85f172012-10-14 15:46:38 +020010151 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
10152 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
10153 intel_dmi_quirks[i].hook(dev);
10154 }
Jesse Barnesb690e962010-07-19 13:53:12 -070010155}
10156
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010157/* Disable the VGA plane that we never use */
10158static void i915_disable_vga(struct drm_device *dev)
10159{
10160 struct drm_i915_private *dev_priv = dev->dev_private;
10161 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010162 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010163
10164 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070010165 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010166 sr1 = inb(VGA_SR_DATA);
10167 outb(sr1 | 1<<5, VGA_SR_DATA);
Alex Williamson81b5c7b2013-08-28 09:39:08 -060010168
10169 /* Disable VGA memory on Intel HD */
10170 if (HAS_PCH_SPLIT(dev)) {
10171 outb(inb(VGA_MSR_READ) & ~VGA_MSR_MEM_EN, VGA_MSR_WRITE);
10172 vga_set_legacy_decoding(dev->pdev, VGA_RSRC_LEGACY_IO |
10173 VGA_RSRC_NORMAL_IO |
10174 VGA_RSRC_NORMAL_MEM);
10175 }
10176
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010177 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10178 udelay(300);
10179
10180 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
10181 POSTING_READ(vga_reg);
10182}
10183
Alex Williamson81b5c7b2013-08-28 09:39:08 -060010184static void i915_enable_vga(struct drm_device *dev)
10185{
10186 /* Enable VGA memory on Intel HD */
10187 if (HAS_PCH_SPLIT(dev)) {
10188 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
10189 outb(inb(VGA_MSR_READ) | VGA_MSR_MEM_EN, VGA_MSR_WRITE);
10190 vga_set_legacy_decoding(dev->pdev, VGA_RSRC_LEGACY_IO |
10191 VGA_RSRC_LEGACY_MEM |
10192 VGA_RSRC_NORMAL_IO |
10193 VGA_RSRC_NORMAL_MEM);
10194 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10195 }
10196}
10197
Daniel Vetterf8175862012-04-10 15:50:11 +020010198void intel_modeset_init_hw(struct drm_device *dev)
10199{
Paulo Zanonifa42e232013-01-25 16:59:11 -020010200 intel_init_power_well(dev);
Eugeni Dodonov0232e922012-07-06 15:42:36 -030010201
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030010202 intel_prepare_ddi(dev);
10203
Daniel Vetterf8175862012-04-10 15:50:11 +020010204 intel_init_clock_gating(dev);
10205
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010206 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020010207 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010208 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +020010209}
10210
Imre Deak7d708ee2013-04-17 14:04:50 +030010211void intel_modeset_suspend_hw(struct drm_device *dev)
10212{
10213 intel_suspend_hw(dev);
10214}
10215
Jesse Barnes79e53942008-11-07 14:24:08 -080010216void intel_modeset_init(struct drm_device *dev)
10217{
Jesse Barnes652c3932009-08-17 13:31:43 -070010218 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010219 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010220
10221 drm_mode_config_init(dev);
10222
10223 dev->mode_config.min_width = 0;
10224 dev->mode_config.min_height = 0;
10225
Dave Airlie019d96c2011-09-29 16:20:42 +010010226 dev->mode_config.preferred_depth = 24;
10227 dev->mode_config.prefer_shadow = 1;
10228
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020010229 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080010230
Jesse Barnesb690e962010-07-19 13:53:12 -070010231 intel_init_quirks(dev);
10232
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030010233 intel_init_pm(dev);
10234
Ben Widawskye3c74752013-04-05 13:12:39 -070010235 if (INTEL_INFO(dev)->num_pipes == 0)
10236 return;
10237
Jesse Barnese70236a2009-09-21 10:42:27 -070010238 intel_init_display(dev);
10239
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010240 if (IS_GEN2(dev)) {
10241 dev->mode_config.max_width = 2048;
10242 dev->mode_config.max_height = 2048;
10243 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070010244 dev->mode_config.max_width = 4096;
10245 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080010246 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010247 dev->mode_config.max_width = 8192;
10248 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080010249 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -080010250 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010251
Zhao Yakui28c97732009-10-09 11:39:41 +080010252 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010253 INTEL_INFO(dev)->num_pipes,
10254 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080010255
Damien Lespiau08e2a7d2013-07-11 20:10:54 +010010256 for_each_pipe(i) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010257 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010258 for (j = 0; j < dev_priv->num_plane; j++) {
10259 ret = intel_plane_init(dev, i, j);
10260 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030010261 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
10262 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010263 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010264 }
10265
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010266 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010267 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010268
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010269 /* Just disable it once at startup */
10270 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010271 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000010272
10273 /* Just in case the BIOS is doing something questionable. */
10274 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010010275}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080010276
Daniel Vetter24929352012-07-02 20:28:59 +020010277static void
10278intel_connector_break_all_links(struct intel_connector *connector)
10279{
10280 connector->base.dpms = DRM_MODE_DPMS_OFF;
10281 connector->base.encoder = NULL;
10282 connector->encoder->connectors_active = false;
10283 connector->encoder->base.crtc = NULL;
10284}
10285
Daniel Vetter7fad7982012-07-04 17:51:47 +020010286static void intel_enable_pipe_a(struct drm_device *dev)
10287{
10288 struct intel_connector *connector;
10289 struct drm_connector *crt = NULL;
10290 struct intel_load_detect_pipe load_detect_temp;
10291
10292 /* We can't just switch on the pipe A, we need to set things up with a
10293 * proper mode and output configuration. As a gross hack, enable pipe A
10294 * by enabling the load detect pipe once. */
10295 list_for_each_entry(connector,
10296 &dev->mode_config.connector_list,
10297 base.head) {
10298 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
10299 crt = &connector->base;
10300 break;
10301 }
10302 }
10303
10304 if (!crt)
10305 return;
10306
10307 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
10308 intel_release_load_detect_pipe(crt, &load_detect_temp);
10309
10310
10311}
10312
Daniel Vetterfa555832012-10-10 23:14:00 +020010313static bool
10314intel_check_plane_mapping(struct intel_crtc *crtc)
10315{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010316 struct drm_device *dev = crtc->base.dev;
10317 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020010318 u32 reg, val;
10319
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010320 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020010321 return true;
10322
10323 reg = DSPCNTR(!crtc->plane);
10324 val = I915_READ(reg);
10325
10326 if ((val & DISPLAY_PLANE_ENABLE) &&
10327 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
10328 return false;
10329
10330 return true;
10331}
10332
Daniel Vetter24929352012-07-02 20:28:59 +020010333static void intel_sanitize_crtc(struct intel_crtc *crtc)
10334{
10335 struct drm_device *dev = crtc->base.dev;
10336 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020010337 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020010338
Daniel Vetter24929352012-07-02 20:28:59 +020010339 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020010340 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020010341 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
10342
10343 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020010344 * disable the crtc (and hence change the state) if it is wrong. Note
10345 * that gen4+ has a fixed plane -> pipe mapping. */
10346 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020010347 struct intel_connector *connector;
10348 bool plane;
10349
Daniel Vetter24929352012-07-02 20:28:59 +020010350 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
10351 crtc->base.base.id);
10352
10353 /* Pipe has the wrong plane attached and the plane is active.
10354 * Temporarily change the plane mapping and disable everything
10355 * ... */
10356 plane = crtc->plane;
10357 crtc->plane = !plane;
10358 dev_priv->display.crtc_disable(&crtc->base);
10359 crtc->plane = plane;
10360
10361 /* ... and break all links. */
10362 list_for_each_entry(connector, &dev->mode_config.connector_list,
10363 base.head) {
10364 if (connector->encoder->base.crtc != &crtc->base)
10365 continue;
10366
10367 intel_connector_break_all_links(connector);
10368 }
10369
10370 WARN_ON(crtc->active);
10371 crtc->base.enabled = false;
10372 }
Daniel Vetter24929352012-07-02 20:28:59 +020010373
Daniel Vetter7fad7982012-07-04 17:51:47 +020010374 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
10375 crtc->pipe == PIPE_A && !crtc->active) {
10376 /* BIOS forgot to enable pipe A, this mostly happens after
10377 * resume. Force-enable the pipe to fix this, the update_dpms
10378 * call below we restore the pipe to the right state, but leave
10379 * the required bits on. */
10380 intel_enable_pipe_a(dev);
10381 }
10382
Daniel Vetter24929352012-07-02 20:28:59 +020010383 /* Adjust the state of the output pipe according to whether we
10384 * have active connectors/encoders. */
10385 intel_crtc_update_dpms(&crtc->base);
10386
10387 if (crtc->active != crtc->base.enabled) {
10388 struct intel_encoder *encoder;
10389
10390 /* This can happen either due to bugs in the get_hw_state
10391 * functions or because the pipe is force-enabled due to the
10392 * pipe A quirk. */
10393 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
10394 crtc->base.base.id,
10395 crtc->base.enabled ? "enabled" : "disabled",
10396 crtc->active ? "enabled" : "disabled");
10397
10398 crtc->base.enabled = crtc->active;
10399
10400 /* Because we only establish the connector -> encoder ->
10401 * crtc links if something is active, this means the
10402 * crtc is now deactivated. Break the links. connector
10403 * -> encoder links are only establish when things are
10404 * actually up, hence no need to break them. */
10405 WARN_ON(crtc->active);
10406
10407 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
10408 WARN_ON(encoder->connectors_active);
10409 encoder->base.crtc = NULL;
10410 }
10411 }
10412}
10413
10414static void intel_sanitize_encoder(struct intel_encoder *encoder)
10415{
10416 struct intel_connector *connector;
10417 struct drm_device *dev = encoder->base.dev;
10418
10419 /* We need to check both for a crtc link (meaning that the
10420 * encoder is active and trying to read from a pipe) and the
10421 * pipe itself being active. */
10422 bool has_active_crtc = encoder->base.crtc &&
10423 to_intel_crtc(encoder->base.crtc)->active;
10424
10425 if (encoder->connectors_active && !has_active_crtc) {
10426 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
10427 encoder->base.base.id,
10428 drm_get_encoder_name(&encoder->base));
10429
10430 /* Connector is active, but has no active pipe. This is
10431 * fallout from our resume register restoring. Disable
10432 * the encoder manually again. */
10433 if (encoder->base.crtc) {
10434 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
10435 encoder->base.base.id,
10436 drm_get_encoder_name(&encoder->base));
10437 encoder->disable(encoder);
10438 }
10439
10440 /* Inconsistent output/port/pipe state happens presumably due to
10441 * a bug in one of the get_hw_state functions. Or someplace else
10442 * in our code, like the register restore mess on resume. Clamp
10443 * things to off as a safer default. */
10444 list_for_each_entry(connector,
10445 &dev->mode_config.connector_list,
10446 base.head) {
10447 if (connector->encoder != encoder)
10448 continue;
10449
10450 intel_connector_break_all_links(connector);
10451 }
10452 }
10453 /* Enabled encoders without active connectors will be fixed in
10454 * the crtc fixup. */
10455}
10456
Daniel Vetter44cec742013-01-25 17:53:21 +010010457void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010458{
10459 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010460 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010461
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030010462 /* This function can be called both from intel_modeset_setup_hw_state or
10463 * at a very early point in our resume sequence, where the power well
10464 * structures are not yet restored. Since this function is at a very
10465 * paranoid "someone might have enabled VGA while we were not looking"
10466 * level, just check if the power well is enabled instead of trying to
10467 * follow the "don't touch the power well if we don't need it" policy
10468 * the rest of the driver uses. */
10469 if (HAS_POWER_WELL(dev) &&
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -030010470 (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE_ENABLED) == 0)
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030010471 return;
10472
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010473 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
10474 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +020010475 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010476 }
10477}
10478
Daniel Vetter30e984d2013-06-05 13:34:17 +020010479static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020010480{
10481 struct drm_i915_private *dev_priv = dev->dev_private;
10482 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020010483 struct intel_crtc *crtc;
10484 struct intel_encoder *encoder;
10485 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020010486 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020010487
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010488 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10489 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010010490 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020010491
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010492 crtc->active = dev_priv->display.get_pipe_config(crtc,
10493 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020010494
10495 crtc->base.enabled = crtc->active;
10496
10497 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
10498 crtc->base.base.id,
10499 crtc->active ? "enabled" : "disabled");
10500 }
10501
Daniel Vetter53589012013-06-05 13:34:16 +020010502 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010503 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010504 intel_ddi_setup_hw_pll_state(dev);
10505
Daniel Vetter53589012013-06-05 13:34:16 +020010506 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10507 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10508
10509 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
10510 pll->active = 0;
10511 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10512 base.head) {
10513 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10514 pll->active++;
10515 }
10516 pll->refcount = pll->active;
10517
Daniel Vetter35c95372013-07-17 06:55:04 +020010518 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
10519 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020010520 }
10521
Daniel Vetter24929352012-07-02 20:28:59 +020010522 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10523 base.head) {
10524 pipe = 0;
10525
10526 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010527 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
10528 encoder->base.crtc = &crtc->base;
Jesse Barnes510d5f22013-07-01 15:50:17 -070010529 if (encoder->get_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010530 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020010531 } else {
10532 encoder->base.crtc = NULL;
10533 }
10534
10535 encoder->connectors_active = false;
10536 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
10537 encoder->base.base.id,
10538 drm_get_encoder_name(&encoder->base),
10539 encoder->base.crtc ? "enabled" : "disabled",
10540 pipe);
10541 }
10542
Jesse Barnes510d5f22013-07-01 15:50:17 -070010543 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10544 base.head) {
10545 if (!crtc->active)
10546 continue;
10547 if (dev_priv->display.get_clock)
10548 dev_priv->display.get_clock(crtc,
10549 &crtc->config);
10550 }
10551
Daniel Vetter24929352012-07-02 20:28:59 +020010552 list_for_each_entry(connector, &dev->mode_config.connector_list,
10553 base.head) {
10554 if (connector->get_hw_state(connector)) {
10555 connector->base.dpms = DRM_MODE_DPMS_ON;
10556 connector->encoder->connectors_active = true;
10557 connector->base.encoder = &connector->encoder->base;
10558 } else {
10559 connector->base.dpms = DRM_MODE_DPMS_OFF;
10560 connector->base.encoder = NULL;
10561 }
10562 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
10563 connector->base.base.id,
10564 drm_get_connector_name(&connector->base),
10565 connector->base.encoder ? "enabled" : "disabled");
10566 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020010567}
10568
10569/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
10570 * and i915 state tracking structures. */
10571void intel_modeset_setup_hw_state(struct drm_device *dev,
10572 bool force_restore)
10573{
10574 struct drm_i915_private *dev_priv = dev->dev_private;
10575 enum pipe pipe;
10576 struct drm_plane *plane;
10577 struct intel_crtc *crtc;
10578 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020010579 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020010580
10581 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020010582
Jesse Barnesbabea612013-06-26 18:57:38 +030010583 /*
10584 * Now that we have the config, copy it to each CRTC struct
10585 * Note that this could go away if we move to using crtc_config
10586 * checking everywhere.
10587 */
10588 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10589 base.head) {
10590 if (crtc->active && i915_fastboot) {
10591 intel_crtc_mode_from_pipe_config(crtc, &crtc->config);
10592
10593 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
10594 crtc->base.base.id);
10595 drm_mode_debug_printmodeline(&crtc->base.mode);
10596 }
10597 }
10598
Daniel Vetter24929352012-07-02 20:28:59 +020010599 /* HW state is read out, now we need to sanitize this mess. */
10600 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10601 base.head) {
10602 intel_sanitize_encoder(encoder);
10603 }
10604
10605 for_each_pipe(pipe) {
10606 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
10607 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010608 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020010609 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010610
Daniel Vetter35c95372013-07-17 06:55:04 +020010611 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10612 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10613
10614 if (!pll->on || pll->active)
10615 continue;
10616
10617 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
10618
10619 pll->disable(dev_priv, pll);
10620 pll->on = false;
10621 }
10622
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010623 if (force_restore) {
Daniel Vetterf30da182013-04-11 20:22:50 +020010624 /*
10625 * We need to use raw interfaces for restoring state to avoid
10626 * checking (bogus) intermediate states.
10627 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010628 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070010629 struct drm_crtc *crtc =
10630 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020010631
10632 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
10633 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010634 }
Jesse Barnesb5644d02013-03-26 13:25:27 -070010635 list_for_each_entry(plane, &dev->mode_config.plane_list, head)
10636 intel_plane_restore(plane);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010637
10638 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010639 } else {
10640 intel_modeset_update_staged_output_state(dev);
10641 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010642
10643 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +020010644
10645 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010010646}
10647
10648void intel_modeset_gem_init(struct drm_device *dev)
10649{
Chris Wilson1833b132012-05-09 11:56:28 +010010650 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020010651
10652 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020010653
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010654 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -080010655}
10656
10657void intel_modeset_cleanup(struct drm_device *dev)
10658{
Jesse Barnes652c3932009-08-17 13:31:43 -070010659 struct drm_i915_private *dev_priv = dev->dev_private;
10660 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -070010661
Daniel Vetterfd0c0642013-04-24 11:13:35 +020010662 /*
10663 * Interrupts and polling as the first thing to avoid creating havoc.
10664 * Too much stuff here (turning of rps, connectors, ...) would
10665 * experience fancy races otherwise.
10666 */
10667 drm_irq_uninstall(dev);
10668 cancel_work_sync(&dev_priv->hotplug_work);
10669 /*
10670 * Due to the hpd irq storm handling the hotplug work can re-arm the
10671 * poll handlers. Hence disable polling after hpd handling is shut down.
10672 */
Keith Packardf87ea762010-10-03 19:36:26 -070010673 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020010674
Jesse Barnes652c3932009-08-17 13:31:43 -070010675 mutex_lock(&dev->struct_mutex);
10676
Jesse Barnes723bfd72010-10-07 16:01:13 -070010677 intel_unregister_dsm_handler();
10678
Jesse Barnes652c3932009-08-17 13:31:43 -070010679 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10680 /* Skip inactive CRTCs */
10681 if (!crtc->fb)
10682 continue;
10683
Daniel Vetter3dec0092010-08-20 21:40:52 +020010684 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070010685 }
10686
Chris Wilson973d04f2011-07-08 12:22:37 +010010687 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070010688
Alex Williamson81b5c7b2013-08-28 09:39:08 -060010689 i915_enable_vga(dev);
10690
Daniel Vetter8090c6b2012-06-24 16:42:32 +020010691 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000010692
Daniel Vetter930ebb42012-06-29 23:32:16 +020010693 ironlake_teardown_rc6(dev);
10694
Kristian Høgsberg69341a52009-11-11 12:19:17 -050010695 mutex_unlock(&dev->struct_mutex);
10696
Chris Wilson1630fe72011-07-08 12:22:42 +010010697 /* flush any delayed tasks or pending work */
10698 flush_scheduled_work();
10699
Jani Nikuladc652f92013-04-12 15:18:38 +030010700 /* destroy backlight, if any, before the connectors */
10701 intel_panel_destroy_backlight(dev);
10702
Jesse Barnes79e53942008-11-07 14:24:08 -080010703 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010010704
10705 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010706}
10707
Dave Airlie28d52042009-09-21 14:33:58 +100010708/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080010709 * Return which encoder is currently attached for connector.
10710 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010010711struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080010712{
Chris Wilsondf0e9242010-09-09 16:20:55 +010010713 return &intel_attached_encoder(connector)->base;
10714}
Jesse Barnes79e53942008-11-07 14:24:08 -080010715
Chris Wilsondf0e9242010-09-09 16:20:55 +010010716void intel_connector_attach_encoder(struct intel_connector *connector,
10717 struct intel_encoder *encoder)
10718{
10719 connector->encoder = encoder;
10720 drm_mode_connector_attach_encoder(&connector->base,
10721 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080010722}
Dave Airlie28d52042009-09-21 14:33:58 +100010723
10724/*
10725 * set vga decode state - true == enable VGA decode
10726 */
10727int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
10728{
10729 struct drm_i915_private *dev_priv = dev->dev_private;
10730 u16 gmch_ctrl;
10731
10732 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
10733 if (state)
10734 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
10735 else
10736 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
10737 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
10738 return 0;
10739}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010740
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010741struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010742
10743 u32 power_well_driver;
10744
Chris Wilson63b66e52013-08-08 15:12:06 +020010745 int num_transcoders;
10746
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010747 struct intel_cursor_error_state {
10748 u32 control;
10749 u32 position;
10750 u32 base;
10751 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010010752 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010753
10754 struct intel_pipe_error_state {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010755 u32 source;
Damien Lespiau52331302012-08-15 19:23:25 +010010756 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010757
10758 struct intel_plane_error_state {
10759 u32 control;
10760 u32 stride;
10761 u32 size;
10762 u32 pos;
10763 u32 addr;
10764 u32 surface;
10765 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010010766 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020010767
10768 struct intel_transcoder_error_state {
10769 enum transcoder cpu_transcoder;
10770
10771 u32 conf;
10772
10773 u32 htotal;
10774 u32 hblank;
10775 u32 hsync;
10776 u32 vtotal;
10777 u32 vblank;
10778 u32 vsync;
10779 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010780};
10781
10782struct intel_display_error_state *
10783intel_display_capture_error_state(struct drm_device *dev)
10784{
Akshay Joshi0206e352011-08-16 15:34:10 -040010785 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010786 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020010787 int transcoders[] = {
10788 TRANSCODER_A,
10789 TRANSCODER_B,
10790 TRANSCODER_C,
10791 TRANSCODER_EDP,
10792 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010793 int i;
10794
Chris Wilson63b66e52013-08-08 15:12:06 +020010795 if (INTEL_INFO(dev)->num_pipes == 0)
10796 return NULL;
10797
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010798 error = kmalloc(sizeof(*error), GFP_ATOMIC);
10799 if (error == NULL)
10800 return NULL;
10801
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010802 if (HAS_POWER_WELL(dev))
10803 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
10804
Damien Lespiau52331302012-08-15 19:23:25 +010010805 for_each_pipe(i) {
Paulo Zanonia18c4c32013-03-06 20:03:12 -030010806 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
10807 error->cursor[i].control = I915_READ(CURCNTR(i));
10808 error->cursor[i].position = I915_READ(CURPOS(i));
10809 error->cursor[i].base = I915_READ(CURBASE(i));
10810 } else {
10811 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
10812 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
10813 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
10814 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010815
10816 error->plane[i].control = I915_READ(DSPCNTR(i));
10817 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010818 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030010819 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010820 error->plane[i].pos = I915_READ(DSPPOS(i));
10821 }
Paulo Zanonica291362013-03-06 20:03:14 -030010822 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
10823 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010824 if (INTEL_INFO(dev)->gen >= 4) {
10825 error->plane[i].surface = I915_READ(DSPSURF(i));
10826 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
10827 }
10828
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010829 error->pipe[i].source = I915_READ(PIPESRC(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020010830 }
10831
10832 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
10833 if (HAS_DDI(dev_priv->dev))
10834 error->num_transcoders++; /* Account for eDP. */
10835
10836 for (i = 0; i < error->num_transcoders; i++) {
10837 enum transcoder cpu_transcoder = transcoders[i];
10838
10839 error->transcoder[i].cpu_transcoder = cpu_transcoder;
10840
10841 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
10842 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
10843 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
10844 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
10845 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
10846 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
10847 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010848 }
10849
Paulo Zanoni12d217c2013-05-03 12:15:38 -030010850 /* In the code above we read the registers without checking if the power
10851 * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
10852 * prevent the next I915_WRITE from detecting it and printing an error
10853 * message. */
Chris Wilson907b28c2013-07-19 20:36:52 +010010854 intel_uncore_clear_errors(dev);
Paulo Zanoni12d217c2013-05-03 12:15:38 -030010855
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010856 return error;
10857}
10858
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010859#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
10860
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010861void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010862intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010863 struct drm_device *dev,
10864 struct intel_display_error_state *error)
10865{
10866 int i;
10867
Chris Wilson63b66e52013-08-08 15:12:06 +020010868 if (!error)
10869 return;
10870
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010871 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010872 if (HAS_POWER_WELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010873 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010874 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010010875 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010876 err_printf(m, "Pipe [%d]:\n", i);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010877 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010878
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010879 err_printf(m, "Plane [%d]:\n", i);
10880 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
10881 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010882 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010883 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
10884 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030010885 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030010886 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010887 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010888 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010889 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
10890 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010891 }
10892
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030010893 err_printf(m, "Cursor [%d]:\n", i);
10894 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
10895 err_printf(m, " POS: %08x\n", error->cursor[i].position);
10896 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010897 }
Chris Wilson63b66e52013-08-08 15:12:06 +020010898
10899 for (i = 0; i < error->num_transcoders; i++) {
10900 err_printf(m, " CPU transcoder: %c\n",
10901 transcoder_name(error->transcoder[i].cpu_transcoder));
10902 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
10903 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
10904 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
10905 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
10906 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
10907 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
10908 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
10909 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010910}