blob: d0dcaf35b4298c7c58440881597b3ad4b76522f0 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010035#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010036#include "intel_mocs.h"
Chris Wilson6b5e90f2016-11-14 20:41:05 +000037#include <linux/dma-fence-array.h>
Chris Wilsonc13d87e2016-07-20 09:21:15 +010038#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070039#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070041#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080042#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020043#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070044
Chris Wilsonfbbd37b2016-10-28 13:58:42 +010045static void i915_gem_flush_free_objects(struct drm_i915_private *i915);
Chris Wilson05394f32010-11-08 19:18:58 +000046static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010047static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson61050802012-04-17 15:31:31 +010048
Chris Wilsonc76ce032013-08-08 14:41:03 +010049static bool cpu_cache_is_coherent(struct drm_device *dev,
50 enum i915_cache_level level)
51{
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +000052 return HAS_LLC(to_i915(dev)) || level != I915_CACHE_NONE;
Chris Wilsonc76ce032013-08-08 14:41:03 +010053}
54
Chris Wilson2c225692013-08-09 12:26:45 +010055static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
56{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053057 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
58 return false;
59
Chris Wilson2c225692013-08-09 12:26:45 +010060 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
61 return true;
62
63 return obj->pin_display;
64}
65
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053066static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +010067insert_mappable_node(struct i915_ggtt *ggtt,
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053068 struct drm_mm_node *node, u32 size)
69{
70 memset(node, 0, sizeof(*node));
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +010071 return drm_mm_insert_node_in_range_generic(&ggtt->base.mm, node,
72 size, 0, -1,
73 0, ggtt->mappable_end,
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053074 DRM_MM_SEARCH_DEFAULT,
75 DRM_MM_CREATE_DEFAULT);
76}
77
78static void
79remove_mappable_node(struct drm_mm_node *node)
80{
81 drm_mm_remove_node(node);
82}
83
Chris Wilson73aa8082010-09-30 11:46:12 +010084/* some bookkeeping */
85static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010086 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010087{
Daniel Vetterc20e8352013-07-24 22:40:23 +020088 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010089 dev_priv->mm.object_count++;
90 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020091 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010092}
93
94static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010095 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010096{
Daniel Vetterc20e8352013-07-24 22:40:23 +020097 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010098 dev_priv->mm.object_count--;
99 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200100 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100101}
102
Chris Wilson21dd3732011-01-26 15:55:56 +0000103static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100104i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100105{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100106 int ret;
107
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100108 might_sleep();
109
Chris Wilsond98c52c2016-04-13 17:35:05 +0100110 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100111 return 0;
112
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200113 /*
114 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
115 * userspace. If it takes that long something really bad is going on and
116 * we should simply try to bail out and fail as gracefully as possible.
117 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100118 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +0100119 !i915_reset_in_progress(error),
Chris Wilsonb52992c2016-10-28 13:58:24 +0100120 I915_RESET_TIMEOUT);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200121 if (ret == 0) {
122 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
123 return -EIO;
124 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100125 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100126 } else {
127 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200128 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100129}
130
Chris Wilson54cf91d2010-11-25 18:00:26 +0000131int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100133 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100134 int ret;
135
Daniel Vetter33196de2012-11-14 17:14:05 +0100136 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100137 if (ret)
138 return ret;
139
140 ret = mutex_lock_interruptible(&dev->struct_mutex);
141 if (ret)
142 return ret;
143
Chris Wilson76c1dec2010-09-25 11:22:51 +0100144 return 0;
145}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100146
Eric Anholt673a3942008-07-30 12:06:12 -0700147int
Eric Anholt5a125c32008-10-22 21:40:13 -0700148i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000149 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700150{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300151 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200152 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300153 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100154 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000155 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700156
Chris Wilson6299f992010-11-24 12:23:44 +0000157 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100158 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000159 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100160 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100161 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000162 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100163 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100164 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100165 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700166
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300167 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400168 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000169
Eric Anholt5a125c32008-10-22 21:40:13 -0700170 return 0;
171}
172
Chris Wilson03ac84f2016-10-28 13:58:36 +0100173static struct sg_table *
Chris Wilson6a2c4232014-11-04 04:51:40 -0800174i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100175{
Al Viro93c76a32015-12-04 23:45:44 -0500176 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800177 char *vaddr = obj->phys_handle->vaddr;
178 struct sg_table *st;
179 struct scatterlist *sg;
180 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100181
Chris Wilson6a2c4232014-11-04 04:51:40 -0800182 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
Chris Wilson03ac84f2016-10-28 13:58:36 +0100183 return ERR_PTR(-EINVAL);
Chris Wilson00731152014-05-21 12:42:56 +0100184
Chris Wilson6a2c4232014-11-04 04:51:40 -0800185 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
186 struct page *page;
187 char *src;
188
189 page = shmem_read_mapping_page(mapping, i);
190 if (IS_ERR(page))
Chris Wilson03ac84f2016-10-28 13:58:36 +0100191 return ERR_CAST(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800192
193 src = kmap_atomic(page);
194 memcpy(vaddr, src, PAGE_SIZE);
195 drm_clflush_virt_range(vaddr, PAGE_SIZE);
196 kunmap_atomic(src);
197
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300198 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800199 vaddr += PAGE_SIZE;
200 }
201
Chris Wilsonc0336662016-05-06 15:40:21 +0100202 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800203
204 st = kmalloc(sizeof(*st), GFP_KERNEL);
205 if (st == NULL)
Chris Wilson03ac84f2016-10-28 13:58:36 +0100206 return ERR_PTR(-ENOMEM);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800207
208 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
209 kfree(st);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100210 return ERR_PTR(-ENOMEM);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800211 }
212
213 sg = st->sgl;
214 sg->offset = 0;
215 sg->length = obj->base.size;
216
217 sg_dma_address(sg) = obj->phys_handle->busaddr;
218 sg_dma_len(sg) = obj->base.size;
219
Chris Wilson03ac84f2016-10-28 13:58:36 +0100220 return st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800221}
222
223static void
Chris Wilson2b3c8312016-11-11 14:58:09 +0000224__i915_gem_object_release_shmem(struct drm_i915_gem_object *obj,
225 struct sg_table *pages)
Chris Wilson6a2c4232014-11-04 04:51:40 -0800226{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100227 GEM_BUG_ON(obj->mm.madv == __I915_MADV_PURGED);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800228
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100229 if (obj->mm.madv == I915_MADV_DONTNEED)
230 obj->mm.dirty = false;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800231
Chris Wilson05c34832016-11-18 21:17:47 +0000232 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0 &&
233 !cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
Chris Wilson2b3c8312016-11-11 14:58:09 +0000234 drm_clflush_sg(pages);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100235
236 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
237 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
238}
239
240static void
241i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj,
242 struct sg_table *pages)
243{
Chris Wilson2b3c8312016-11-11 14:58:09 +0000244 __i915_gem_object_release_shmem(obj, pages);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100245
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100246 if (obj->mm.dirty) {
Al Viro93c76a32015-12-04 23:45:44 -0500247 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800248 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100249 int i;
250
251 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800252 struct page *page;
253 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100254
Chris Wilson6a2c4232014-11-04 04:51:40 -0800255 page = shmem_read_mapping_page(mapping, i);
256 if (IS_ERR(page))
257 continue;
258
259 dst = kmap_atomic(page);
260 drm_clflush_virt_range(vaddr, PAGE_SIZE);
261 memcpy(dst, vaddr, PAGE_SIZE);
262 kunmap_atomic(dst);
263
264 set_page_dirty(page);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100265 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100266 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300267 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100268 vaddr += PAGE_SIZE;
269 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100270 obj->mm.dirty = false;
Chris Wilson00731152014-05-21 12:42:56 +0100271 }
272
Chris Wilson03ac84f2016-10-28 13:58:36 +0100273 sg_free_table(pages);
274 kfree(pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800275}
276
277static void
278i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
279{
280 drm_pci_free(obj->base.dev, obj->phys_handle);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100281 i915_gem_object_unpin_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800282}
283
284static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
285 .get_pages = i915_gem_object_get_pages_phys,
286 .put_pages = i915_gem_object_put_pages_phys,
287 .release = i915_gem_object_release_phys,
288};
289
Chris Wilson35a96112016-08-14 18:44:40 +0100290int i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Chris Wilsonaa653a62016-08-04 07:52:27 +0100291{
292 struct i915_vma *vma;
293 LIST_HEAD(still_in_list);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100294 int ret;
Chris Wilsonaa653a62016-08-04 07:52:27 +0100295
Chris Wilson02bef8f2016-08-14 18:44:41 +0100296 lockdep_assert_held(&obj->base.dev->struct_mutex);
297
298 /* Closed vma are removed from the obj->vma_list - but they may
299 * still have an active binding on the object. To remove those we
300 * must wait for all rendering to complete to the object (as unbinding
301 * must anyway), and retire the requests.
Chris Wilsonaa653a62016-08-04 07:52:27 +0100302 */
Chris Wilsone95433c2016-10-28 13:58:27 +0100303 ret = i915_gem_object_wait(obj,
304 I915_WAIT_INTERRUPTIBLE |
305 I915_WAIT_LOCKED |
306 I915_WAIT_ALL,
307 MAX_SCHEDULE_TIMEOUT,
308 NULL);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100309 if (ret)
310 return ret;
311
312 i915_gem_retire_requests(to_i915(obj->base.dev));
313
Chris Wilsonaa653a62016-08-04 07:52:27 +0100314 while ((vma = list_first_entry_or_null(&obj->vma_list,
315 struct i915_vma,
316 obj_link))) {
317 list_move_tail(&vma->obj_link, &still_in_list);
318 ret = i915_vma_unbind(vma);
319 if (ret)
320 break;
321 }
322 list_splice(&still_in_list, &obj->vma_list);
323
324 return ret;
325}
326
Chris Wilsone95433c2016-10-28 13:58:27 +0100327static long
328i915_gem_object_wait_fence(struct dma_fence *fence,
329 unsigned int flags,
330 long timeout,
331 struct intel_rps_client *rps)
332{
333 struct drm_i915_gem_request *rq;
334
335 BUILD_BUG_ON(I915_WAIT_INTERRUPTIBLE != 0x1);
336
337 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags))
338 return timeout;
339
340 if (!dma_fence_is_i915(fence))
341 return dma_fence_wait_timeout(fence,
342 flags & I915_WAIT_INTERRUPTIBLE,
343 timeout);
344
345 rq = to_request(fence);
346 if (i915_gem_request_completed(rq))
347 goto out;
348
349 /* This client is about to stall waiting for the GPU. In many cases
350 * this is undesirable and limits the throughput of the system, as
351 * many clients cannot continue processing user input/output whilst
352 * blocked. RPS autotuning may take tens of milliseconds to respond
353 * to the GPU load and thus incurs additional latency for the client.
354 * We can circumvent that by promoting the GPU frequency to maximum
355 * before we wait. This makes the GPU throttle up much more quickly
356 * (good for benchmarks and user experience, e.g. window animations),
357 * but at a cost of spending more power processing the workload
358 * (bad for battery). Not all clients even want their results
359 * immediately and for them we should just let the GPU select its own
360 * frequency to maximise efficiency. To prevent a single client from
361 * forcing the clocks too high for the whole system, we only allow
362 * each client to waitboost once in a busy period.
363 */
364 if (rps) {
365 if (INTEL_GEN(rq->i915) >= 6)
366 gen6_rps_boost(rq->i915, rps, rq->emitted_jiffies);
367 else
368 rps = NULL;
369 }
370
371 timeout = i915_wait_request(rq, flags, timeout);
372
373out:
374 if (flags & I915_WAIT_LOCKED && i915_gem_request_completed(rq))
375 i915_gem_request_retire_upto(rq);
376
Chris Wilsoncb399ea2016-11-01 10:03:16 +0000377 if (rps && rq->global_seqno == intel_engine_last_submit(rq->engine)) {
Chris Wilsone95433c2016-10-28 13:58:27 +0100378 /* The GPU is now idle and this client has stalled.
379 * Since no other client has submitted a request in the
380 * meantime, assume that this client is the only one
381 * supplying work to the GPU but is unable to keep that
382 * work supplied because it is waiting. Since the GPU is
383 * then never kept fully busy, RPS autoclocking will
384 * keep the clocks relatively low, causing further delays.
385 * Compensate by giving the synchronous client credit for
386 * a waitboost next time.
387 */
388 spin_lock(&rq->i915->rps.client_lock);
389 list_del_init(&rps->link);
390 spin_unlock(&rq->i915->rps.client_lock);
391 }
392
393 return timeout;
394}
395
396static long
397i915_gem_object_wait_reservation(struct reservation_object *resv,
398 unsigned int flags,
399 long timeout,
400 struct intel_rps_client *rps)
401{
402 struct dma_fence *excl;
403
404 if (flags & I915_WAIT_ALL) {
405 struct dma_fence **shared;
406 unsigned int count, i;
407 int ret;
408
409 ret = reservation_object_get_fences_rcu(resv,
410 &excl, &count, &shared);
411 if (ret)
412 return ret;
413
414 for (i = 0; i < count; i++) {
415 timeout = i915_gem_object_wait_fence(shared[i],
416 flags, timeout,
417 rps);
418 if (timeout <= 0)
419 break;
420
421 dma_fence_put(shared[i]);
422 }
423
424 for (; i < count; i++)
425 dma_fence_put(shared[i]);
426 kfree(shared);
427 } else {
428 excl = reservation_object_get_excl_rcu(resv);
429 }
430
431 if (excl && timeout > 0)
432 timeout = i915_gem_object_wait_fence(excl, flags, timeout, rps);
433
434 dma_fence_put(excl);
435
436 return timeout;
437}
438
Chris Wilson6b5e90f2016-11-14 20:41:05 +0000439static void __fence_set_priority(struct dma_fence *fence, int prio)
440{
441 struct drm_i915_gem_request *rq;
442 struct intel_engine_cs *engine;
443
444 if (!dma_fence_is_i915(fence))
445 return;
446
447 rq = to_request(fence);
448 engine = rq->engine;
449 if (!engine->schedule)
450 return;
451
452 engine->schedule(rq, prio);
453}
454
455static void fence_set_priority(struct dma_fence *fence, int prio)
456{
457 /* Recurse once into a fence-array */
458 if (dma_fence_is_array(fence)) {
459 struct dma_fence_array *array = to_dma_fence_array(fence);
460 int i;
461
462 for (i = 0; i < array->num_fences; i++)
463 __fence_set_priority(array->fences[i], prio);
464 } else {
465 __fence_set_priority(fence, prio);
466 }
467}
468
469int
470i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
471 unsigned int flags,
472 int prio)
473{
474 struct dma_fence *excl;
475
476 if (flags & I915_WAIT_ALL) {
477 struct dma_fence **shared;
478 unsigned int count, i;
479 int ret;
480
481 ret = reservation_object_get_fences_rcu(obj->resv,
482 &excl, &count, &shared);
483 if (ret)
484 return ret;
485
486 for (i = 0; i < count; i++) {
487 fence_set_priority(shared[i], prio);
488 dma_fence_put(shared[i]);
489 }
490
491 kfree(shared);
492 } else {
493 excl = reservation_object_get_excl_rcu(obj->resv);
494 }
495
496 if (excl) {
497 fence_set_priority(excl, prio);
498 dma_fence_put(excl);
499 }
500 return 0;
501}
502
Chris Wilson00e60f22016-08-04 16:32:40 +0100503/**
Chris Wilsone95433c2016-10-28 13:58:27 +0100504 * Waits for rendering to the object to be completed
Chris Wilson00e60f22016-08-04 16:32:40 +0100505 * @obj: i915 gem object
Chris Wilsone95433c2016-10-28 13:58:27 +0100506 * @flags: how to wait (under a lock, for all rendering or just for writes etc)
507 * @timeout: how long to wait
508 * @rps: client (user process) to charge for any waitboosting
Chris Wilson00e60f22016-08-04 16:32:40 +0100509 */
510int
Chris Wilsone95433c2016-10-28 13:58:27 +0100511i915_gem_object_wait(struct drm_i915_gem_object *obj,
512 unsigned int flags,
513 long timeout,
514 struct intel_rps_client *rps)
Chris Wilson00e60f22016-08-04 16:32:40 +0100515{
Chris Wilsone95433c2016-10-28 13:58:27 +0100516 might_sleep();
517#if IS_ENABLED(CONFIG_LOCKDEP)
518 GEM_BUG_ON(debug_locks &&
519 !!lockdep_is_held(&obj->base.dev->struct_mutex) !=
520 !!(flags & I915_WAIT_LOCKED));
521#endif
522 GEM_BUG_ON(timeout < 0);
Chris Wilson00e60f22016-08-04 16:32:40 +0100523
Chris Wilsond07f0e52016-10-28 13:58:44 +0100524 timeout = i915_gem_object_wait_reservation(obj->resv,
525 flags, timeout,
526 rps);
Chris Wilsone95433c2016-10-28 13:58:27 +0100527 return timeout < 0 ? timeout : 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100528}
529
530static struct intel_rps_client *to_rps_client(struct drm_file *file)
531{
532 struct drm_i915_file_private *fpriv = file->driver_priv;
533
534 return &fpriv->rps;
535}
536
Chris Wilson00731152014-05-21 12:42:56 +0100537int
538i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
539 int align)
540{
541 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800542 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100543
544 if (obj->phys_handle) {
545 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
546 return -EBUSY;
547
548 return 0;
549 }
550
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100551 if (obj->mm.madv != I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100552 return -EFAULT;
553
554 if (obj->base.filp == NULL)
555 return -EINVAL;
556
Chris Wilson4717ca92016-08-04 07:52:28 +0100557 ret = i915_gem_object_unbind(obj);
558 if (ret)
559 return ret;
560
Chris Wilson548625e2016-11-01 12:11:34 +0000561 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100562 if (obj->mm.pages)
563 return -EBUSY;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800564
Chris Wilson00731152014-05-21 12:42:56 +0100565 /* create a new object */
566 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
567 if (!phys)
568 return -ENOMEM;
569
Chris Wilson00731152014-05-21 12:42:56 +0100570 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800571 obj->ops = &i915_gem_phys_ops;
572
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100573 return i915_gem_object_pin_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100574}
575
576static int
577i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
578 struct drm_i915_gem_pwrite *args,
Chris Wilson03ac84f2016-10-28 13:58:36 +0100579 struct drm_file *file)
Chris Wilson00731152014-05-21 12:42:56 +0100580{
581 struct drm_device *dev = obj->base.dev;
582 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300583 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilsone95433c2016-10-28 13:58:27 +0100584 int ret;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800585
586 /* We manually control the domain here and pretend that it
587 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
588 */
Chris Wilsone95433c2016-10-28 13:58:27 +0100589 lockdep_assert_held(&obj->base.dev->struct_mutex);
590 ret = i915_gem_object_wait(obj,
591 I915_WAIT_INTERRUPTIBLE |
592 I915_WAIT_LOCKED |
593 I915_WAIT_ALL,
594 MAX_SCHEDULE_TIMEOUT,
Chris Wilson03ac84f2016-10-28 13:58:36 +0100595 to_rps_client(file));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800596 if (ret)
597 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100598
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700599 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100600 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
601 unsigned long unwritten;
602
603 /* The physical object once assigned is fixed for the lifetime
604 * of the obj, so we can safely drop the lock and continue
605 * to access vaddr.
606 */
607 mutex_unlock(&dev->struct_mutex);
608 unwritten = copy_from_user(vaddr, user_data, args->size);
609 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200610 if (unwritten) {
611 ret = -EFAULT;
612 goto out;
613 }
Chris Wilson00731152014-05-21 12:42:56 +0100614 }
615
Chris Wilson6a2c4232014-11-04 04:51:40 -0800616 drm_clflush_virt_range(vaddr, args->size);
Chris Wilsonc0336662016-05-06 15:40:21 +0100617 i915_gem_chipset_flush(to_i915(dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200618
619out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700620 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200621 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100622}
623
Chris Wilson42dcedd2012-11-15 11:32:30 +0000624void *i915_gem_object_alloc(struct drm_device *dev)
625{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100626 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100627 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000628}
629
630void i915_gem_object_free(struct drm_i915_gem_object *obj)
631{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100632 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100633 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000634}
635
Dave Airlieff72145b2011-02-07 12:16:14 +1000636static int
637i915_gem_create(struct drm_file *file,
638 struct drm_device *dev,
639 uint64_t size,
640 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700641{
Chris Wilson05394f32010-11-08 19:18:58 +0000642 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300643 int ret;
644 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700645
Dave Airlieff72145b2011-02-07 12:16:14 +1000646 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200647 if (size == 0)
648 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700649
650 /* Allocate the new object */
Dave Gordond37cd8a2016-04-22 19:14:32 +0100651 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100652 if (IS_ERR(obj))
653 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700654
Chris Wilson05394f32010-11-08 19:18:58 +0000655 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100656 /* drop reference from allocate - handle holds it now */
Chris Wilsonf0cd5182016-10-28 13:58:43 +0100657 i915_gem_object_put(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200658 if (ret)
659 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100660
Dave Airlieff72145b2011-02-07 12:16:14 +1000661 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700662 return 0;
663}
664
Dave Airlieff72145b2011-02-07 12:16:14 +1000665int
666i915_gem_dumb_create(struct drm_file *file,
667 struct drm_device *dev,
668 struct drm_mode_create_dumb *args)
669{
670 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300671 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000672 args->size = args->pitch * args->height;
673 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000674 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000675}
676
Dave Airlieff72145b2011-02-07 12:16:14 +1000677/**
678 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100679 * @dev: drm device pointer
680 * @data: ioctl data blob
681 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000682 */
683int
684i915_gem_create_ioctl(struct drm_device *dev, void *data,
685 struct drm_file *file)
686{
687 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200688
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100689 i915_gem_flush_free_objects(to_i915(dev));
690
Dave Airlieff72145b2011-02-07 12:16:14 +1000691 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000692 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000693}
694
Daniel Vetter8c599672011-12-14 13:57:31 +0100695static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100696__copy_to_user_swizzled(char __user *cpu_vaddr,
697 const char *gpu_vaddr, int gpu_offset,
698 int length)
699{
700 int ret, cpu_offset = 0;
701
702 while (length > 0) {
703 int cacheline_end = ALIGN(gpu_offset + 1, 64);
704 int this_length = min(cacheline_end - gpu_offset, length);
705 int swizzled_gpu_offset = gpu_offset ^ 64;
706
707 ret = __copy_to_user(cpu_vaddr + cpu_offset,
708 gpu_vaddr + swizzled_gpu_offset,
709 this_length);
710 if (ret)
711 return ret + length;
712
713 cpu_offset += this_length;
714 gpu_offset += this_length;
715 length -= this_length;
716 }
717
718 return 0;
719}
720
721static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700722__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
723 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100724 int length)
725{
726 int ret, cpu_offset = 0;
727
728 while (length > 0) {
729 int cacheline_end = ALIGN(gpu_offset + 1, 64);
730 int this_length = min(cacheline_end - gpu_offset, length);
731 int swizzled_gpu_offset = gpu_offset ^ 64;
732
733 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
734 cpu_vaddr + cpu_offset,
735 this_length);
736 if (ret)
737 return ret + length;
738
739 cpu_offset += this_length;
740 gpu_offset += this_length;
741 length -= this_length;
742 }
743
744 return 0;
745}
746
Brad Volkin4c914c02014-02-18 10:15:45 -0800747/*
748 * Pins the specified object's pages and synchronizes the object with
749 * GPU accesses. Sets needs_clflush to non-zero if the caller should
750 * flush the object from the CPU cache.
751 */
752int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
Chris Wilson43394c72016-08-18 17:16:47 +0100753 unsigned int *needs_clflush)
Brad Volkin4c914c02014-02-18 10:15:45 -0800754{
755 int ret;
756
Chris Wilsone95433c2016-10-28 13:58:27 +0100757 lockdep_assert_held(&obj->base.dev->struct_mutex);
Brad Volkin4c914c02014-02-18 10:15:45 -0800758
Chris Wilsone95433c2016-10-28 13:58:27 +0100759 *needs_clflush = 0;
Chris Wilson43394c72016-08-18 17:16:47 +0100760 if (!i915_gem_object_has_struct_page(obj))
761 return -ENODEV;
Brad Volkin4c914c02014-02-18 10:15:45 -0800762
Chris Wilsone95433c2016-10-28 13:58:27 +0100763 ret = i915_gem_object_wait(obj,
764 I915_WAIT_INTERRUPTIBLE |
765 I915_WAIT_LOCKED,
766 MAX_SCHEDULE_TIMEOUT,
767 NULL);
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100768 if (ret)
769 return ret;
770
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100771 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100772 if (ret)
773 return ret;
774
Chris Wilsona314d5c2016-08-18 17:16:48 +0100775 i915_gem_object_flush_gtt_write_domain(obj);
776
Chris Wilson43394c72016-08-18 17:16:47 +0100777 /* If we're not in the cpu read domain, set ourself into the gtt
778 * read domain and manually flush cachelines (if required). This
779 * optimizes for the case when the gpu will dirty the data
780 * anyway again before the next pread happens.
781 */
782 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
Brad Volkin4c914c02014-02-18 10:15:45 -0800783 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
784 obj->cache_level);
Brad Volkin4c914c02014-02-18 10:15:45 -0800785
Chris Wilson43394c72016-08-18 17:16:47 +0100786 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
787 ret = i915_gem_object_set_to_cpu_domain(obj, false);
Chris Wilson97649512016-08-18 17:16:50 +0100788 if (ret)
789 goto err_unpin;
790
Chris Wilson43394c72016-08-18 17:16:47 +0100791 *needs_clflush = 0;
792 }
793
Chris Wilson97649512016-08-18 17:16:50 +0100794 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100795 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100796
797err_unpin:
798 i915_gem_object_unpin_pages(obj);
799 return ret;
Chris Wilson43394c72016-08-18 17:16:47 +0100800}
801
802int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
803 unsigned int *needs_clflush)
804{
805 int ret;
806
Chris Wilsone95433c2016-10-28 13:58:27 +0100807 lockdep_assert_held(&obj->base.dev->struct_mutex);
808
Chris Wilson43394c72016-08-18 17:16:47 +0100809 *needs_clflush = 0;
810 if (!i915_gem_object_has_struct_page(obj))
811 return -ENODEV;
812
Chris Wilsone95433c2016-10-28 13:58:27 +0100813 ret = i915_gem_object_wait(obj,
814 I915_WAIT_INTERRUPTIBLE |
815 I915_WAIT_LOCKED |
816 I915_WAIT_ALL,
817 MAX_SCHEDULE_TIMEOUT,
818 NULL);
Chris Wilson43394c72016-08-18 17:16:47 +0100819 if (ret)
820 return ret;
821
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100822 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100823 if (ret)
824 return ret;
825
Chris Wilsona314d5c2016-08-18 17:16:48 +0100826 i915_gem_object_flush_gtt_write_domain(obj);
827
Chris Wilson43394c72016-08-18 17:16:47 +0100828 /* If we're not in the cpu write domain, set ourself into the
829 * gtt write domain and manually flush cachelines (as required).
830 * This optimizes for the case when the gpu will use the data
831 * right away and we therefore have to clflush anyway.
832 */
833 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
834 *needs_clflush |= cpu_write_needs_clflush(obj) << 1;
835
836 /* Same trick applies to invalidate partially written cachelines read
837 * before writing.
838 */
839 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
840 *needs_clflush |= !cpu_cache_is_coherent(obj->base.dev,
841 obj->cache_level);
842
Chris Wilson43394c72016-08-18 17:16:47 +0100843 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
844 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilson97649512016-08-18 17:16:50 +0100845 if (ret)
846 goto err_unpin;
847
Chris Wilson43394c72016-08-18 17:16:47 +0100848 *needs_clflush = 0;
849 }
850
851 if ((*needs_clflush & CLFLUSH_AFTER) == 0)
852 obj->cache_dirty = true;
853
854 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100855 obj->mm.dirty = true;
Chris Wilson97649512016-08-18 17:16:50 +0100856 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100857 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100858
859err_unpin:
860 i915_gem_object_unpin_pages(obj);
861 return ret;
Brad Volkin4c914c02014-02-18 10:15:45 -0800862}
863
Daniel Vetter23c18c72012-03-25 19:47:42 +0200864static void
865shmem_clflush_swizzled_range(char *addr, unsigned long length,
866 bool swizzled)
867{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200868 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200869 unsigned long start = (unsigned long) addr;
870 unsigned long end = (unsigned long) addr + length;
871
872 /* For swizzling simply ensure that we always flush both
873 * channels. Lame, but simple and it works. Swizzled
874 * pwrite/pread is far from a hotpath - current userspace
875 * doesn't use it at all. */
876 start = round_down(start, 128);
877 end = round_up(end, 128);
878
879 drm_clflush_virt_range((void *)start, end - start);
880 } else {
881 drm_clflush_virt_range(addr, length);
882 }
883
884}
885
Daniel Vetterd174bd62012-03-25 19:47:40 +0200886/* Only difference to the fast-path function is that this can handle bit17
887 * and uses non-atomic copy and kmap functions. */
888static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100889shmem_pread_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +0200890 char __user *user_data,
891 bool page_do_bit17_swizzling, bool needs_clflush)
892{
893 char *vaddr;
894 int ret;
895
896 vaddr = kmap(page);
897 if (needs_clflush)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100898 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +0200899 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200900
901 if (page_do_bit17_swizzling)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100902 ret = __copy_to_user_swizzled(user_data, vaddr, offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200903 else
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100904 ret = __copy_to_user(user_data, vaddr + offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200905 kunmap(page);
906
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100907 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200908}
909
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100910static int
911shmem_pread(struct page *page, int offset, int length, char __user *user_data,
912 bool page_do_bit17_swizzling, bool needs_clflush)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530913{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100914 int ret;
915
916 ret = -ENODEV;
917 if (!page_do_bit17_swizzling) {
918 char *vaddr = kmap_atomic(page);
919
920 if (needs_clflush)
921 drm_clflush_virt_range(vaddr + offset, length);
922 ret = __copy_to_user_inatomic(user_data, vaddr + offset, length);
923 kunmap_atomic(vaddr);
924 }
925 if (ret == 0)
926 return 0;
927
928 return shmem_pread_slow(page, offset, length, user_data,
929 page_do_bit17_swizzling, needs_clflush);
930}
931
932static int
933i915_gem_shmem_pread(struct drm_i915_gem_object *obj,
934 struct drm_i915_gem_pread *args)
935{
936 char __user *user_data;
937 u64 remain;
938 unsigned int obj_do_bit17_swizzling;
939 unsigned int needs_clflush;
940 unsigned int idx, offset;
941 int ret;
942
943 obj_do_bit17_swizzling = 0;
944 if (i915_gem_object_needs_bit17_swizzle(obj))
945 obj_do_bit17_swizzling = BIT(17);
946
947 ret = mutex_lock_interruptible(&obj->base.dev->struct_mutex);
948 if (ret)
949 return ret;
950
951 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
952 mutex_unlock(&obj->base.dev->struct_mutex);
953 if (ret)
954 return ret;
955
956 remain = args->size;
957 user_data = u64_to_user_ptr(args->data_ptr);
958 offset = offset_in_page(args->offset);
959 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
960 struct page *page = i915_gem_object_get_page(obj, idx);
961 int length;
962
963 length = remain;
964 if (offset + length > PAGE_SIZE)
965 length = PAGE_SIZE - offset;
966
967 ret = shmem_pread(page, offset, length, user_data,
968 page_to_phys(page) & obj_do_bit17_swizzling,
969 needs_clflush);
970 if (ret)
971 break;
972
973 remain -= length;
974 user_data += length;
975 offset = 0;
976 }
977
978 i915_gem_obj_finish_shmem_access(obj);
979 return ret;
980}
981
982static inline bool
983gtt_user_read(struct io_mapping *mapping,
984 loff_t base, int offset,
985 char __user *user_data, int length)
986{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530987 void *vaddr;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100988 unsigned long unwritten;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530989
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530990 /* We can use the cpu mem copy function because this is X86. */
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100991 vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base);
992 unwritten = __copy_to_user_inatomic(user_data, vaddr + offset, length);
993 io_mapping_unmap_atomic(vaddr);
994 if (unwritten) {
995 vaddr = (void __force *)
996 io_mapping_map_wc(mapping, base, PAGE_SIZE);
997 unwritten = copy_to_user(user_data, vaddr + offset, length);
998 io_mapping_unmap(vaddr);
999 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301000 return unwritten;
1001}
1002
1003static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001004i915_gem_gtt_pread(struct drm_i915_gem_object *obj,
1005 const struct drm_i915_gem_pread *args)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301006{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001007 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1008 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301009 struct drm_mm_node node;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001010 struct i915_vma *vma;
1011 void __user *user_data;
1012 u64 remain, offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301013 int ret;
1014
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001015 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1016 if (ret)
1017 return ret;
1018
1019 intel_runtime_pm_get(i915);
1020 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
1021 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001022 if (!IS_ERR(vma)) {
1023 node.start = i915_ggtt_offset(vma);
1024 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001025 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001026 if (ret) {
1027 i915_vma_unpin(vma);
1028 vma = ERR_PTR(ret);
1029 }
1030 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001031 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001032 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301033 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001034 goto out_unlock;
1035 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301036 }
1037
1038 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1039 if (ret)
1040 goto out_unpin;
1041
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001042 mutex_unlock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301043
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001044 user_data = u64_to_user_ptr(args->data_ptr);
1045 remain = args->size;
1046 offset = args->offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301047
1048 while (remain > 0) {
1049 /* Operation in this page
1050 *
1051 * page_base = page offset within aperture
1052 * page_offset = offset within page
1053 * page_length = bytes to copy for this page
1054 */
1055 u32 page_base = node.start;
1056 unsigned page_offset = offset_in_page(offset);
1057 unsigned page_length = PAGE_SIZE - page_offset;
1058 page_length = remain < page_length ? remain : page_length;
1059 if (node.allocated) {
1060 wmb();
1061 ggtt->base.insert_page(&ggtt->base,
1062 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001063 node.start, I915_CACHE_NONE, 0);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301064 wmb();
1065 } else {
1066 page_base += offset & PAGE_MASK;
1067 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001068
1069 if (gtt_user_read(&ggtt->mappable, page_base, page_offset,
1070 user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301071 ret = -EFAULT;
1072 break;
1073 }
1074
1075 remain -= page_length;
1076 user_data += page_length;
1077 offset += page_length;
1078 }
1079
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001080 mutex_lock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301081out_unpin:
1082 if (node.allocated) {
1083 wmb();
1084 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001085 node.start, node.size);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301086 remove_mappable_node(&node);
1087 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001088 i915_vma_unpin(vma);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301089 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001090out_unlock:
1091 intel_runtime_pm_put(i915);
1092 mutex_unlock(&i915->drm.struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001093
Eric Anholteb014592009-03-10 11:44:52 -07001094 return ret;
1095}
1096
Eric Anholt673a3942008-07-30 12:06:12 -07001097/**
1098 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001099 * @dev: drm device pointer
1100 * @data: ioctl data blob
1101 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -07001102 *
1103 * On error, the contents of *data are undefined.
1104 */
1105int
1106i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001107 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001108{
1109 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001110 struct drm_i915_gem_object *obj;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001111 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001112
Chris Wilson51311d02010-11-17 09:10:42 +00001113 if (args->size == 0)
1114 return 0;
1115
1116 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001117 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001118 args->size))
1119 return -EFAULT;
1120
Chris Wilson03ac0642016-07-20 13:31:51 +01001121 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001122 if (!obj)
1123 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001124
Chris Wilson7dcd2492010-09-26 20:21:44 +01001125 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +00001126 if (args->offset > obj->base.size ||
1127 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001128 ret = -EINVAL;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001129 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001130 }
1131
Chris Wilsondb53a302011-02-03 11:57:46 +00001132 trace_i915_gem_object_pread(obj, args->offset, args->size);
1133
Chris Wilsone95433c2016-10-28 13:58:27 +01001134 ret = i915_gem_object_wait(obj,
1135 I915_WAIT_INTERRUPTIBLE,
1136 MAX_SCHEDULE_TIMEOUT,
1137 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001138 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001139 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001140
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001141 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001142 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001143 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001144
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001145 ret = i915_gem_shmem_pread(obj, args);
Chris Wilson9c870d02016-10-24 13:42:15 +01001146 if (ret == -EFAULT || ret == -ENODEV)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001147 ret = i915_gem_gtt_pread(obj, args);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301148
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001149 i915_gem_object_unpin_pages(obj);
1150out:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001151 i915_gem_object_put(obj);
Eric Anholteb014592009-03-10 11:44:52 -07001152 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001153}
1154
Keith Packard0839ccb2008-10-30 19:38:48 -07001155/* This is the fast write path which cannot handle
1156 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001157 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001158
Chris Wilsonfe115622016-10-28 13:58:40 +01001159static inline bool
1160ggtt_write(struct io_mapping *mapping,
1161 loff_t base, int offset,
1162 char __user *user_data, int length)
Keith Packard0839ccb2008-10-30 19:38:48 -07001163{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001164 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001165 unsigned long unwritten;
1166
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001167 /* We can use the cpu mem copy function because this is X86. */
Chris Wilsonfe115622016-10-28 13:58:40 +01001168 vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base);
1169 unwritten = __copy_from_user_inatomic_nocache(vaddr + offset,
Keith Packard0839ccb2008-10-30 19:38:48 -07001170 user_data, length);
Chris Wilsonfe115622016-10-28 13:58:40 +01001171 io_mapping_unmap_atomic(vaddr);
1172 if (unwritten) {
1173 vaddr = (void __force *)
1174 io_mapping_map_wc(mapping, base, PAGE_SIZE);
1175 unwritten = copy_from_user(vaddr + offset, user_data, length);
1176 io_mapping_unmap(vaddr);
1177 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001178
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001179 return unwritten;
1180}
1181
Eric Anholt3de09aa2009-03-09 09:42:23 -07001182/**
1183 * This is the fast pwrite path, where we copy the data directly from the
1184 * user into the GTT, uncached.
Chris Wilsonfe115622016-10-28 13:58:40 +01001185 * @obj: i915 GEM object
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001186 * @args: pwrite arguments structure
Eric Anholt3de09aa2009-03-09 09:42:23 -07001187 */
Eric Anholt673a3942008-07-30 12:06:12 -07001188static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001189i915_gem_gtt_pwrite_fast(struct drm_i915_gem_object *obj,
1190 const struct drm_i915_gem_pwrite *args)
Eric Anholt673a3942008-07-30 12:06:12 -07001191{
Chris Wilsonfe115622016-10-28 13:58:40 +01001192 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301193 struct i915_ggtt *ggtt = &i915->ggtt;
1194 struct drm_mm_node node;
Chris Wilsonfe115622016-10-28 13:58:40 +01001195 struct i915_vma *vma;
1196 u64 remain, offset;
1197 void __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301198 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301199
Chris Wilsonfe115622016-10-28 13:58:40 +01001200 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1201 if (ret)
1202 return ret;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001203
Chris Wilson9c870d02016-10-24 13:42:15 +01001204 intel_runtime_pm_get(i915);
Chris Wilson058d88c2016-08-15 10:49:06 +01001205 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
Chris Wilsonde895082016-08-04 16:32:34 +01001206 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001207 if (!IS_ERR(vma)) {
1208 node.start = i915_ggtt_offset(vma);
1209 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001210 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001211 if (ret) {
1212 i915_vma_unpin(vma);
1213 vma = ERR_PTR(ret);
1214 }
1215 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001216 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001217 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301218 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001219 goto out_unlock;
1220 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301221 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001222
1223 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1224 if (ret)
1225 goto out_unpin;
1226
Chris Wilsonfe115622016-10-28 13:58:40 +01001227 mutex_unlock(&i915->drm.struct_mutex);
1228
Chris Wilsonb19482d2016-08-18 17:16:43 +01001229 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001230
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301231 user_data = u64_to_user_ptr(args->data_ptr);
1232 offset = args->offset;
1233 remain = args->size;
1234 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001235 /* Operation in this page
1236 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001237 * page_base = page offset within aperture
1238 * page_offset = offset within page
1239 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001240 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301241 u32 page_base = node.start;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001242 unsigned int page_offset = offset_in_page(offset);
1243 unsigned int page_length = PAGE_SIZE - page_offset;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301244 page_length = remain < page_length ? remain : page_length;
1245 if (node.allocated) {
1246 wmb(); /* flush the write before we modify the GGTT */
1247 ggtt->base.insert_page(&ggtt->base,
1248 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1249 node.start, I915_CACHE_NONE, 0);
1250 wmb(); /* flush modifications to the GGTT (insert_page) */
1251 } else {
1252 page_base += offset & PAGE_MASK;
1253 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001254 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001255 * source page isn't available. Return the error and we'll
1256 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301257 * If the object is non-shmem backed, we retry again with the
1258 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001259 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001260 if (ggtt_write(&ggtt->mappable, page_base, page_offset,
1261 user_data, page_length)) {
1262 ret = -EFAULT;
1263 break;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001264 }
Eric Anholt673a3942008-07-30 12:06:12 -07001265
Keith Packard0839ccb2008-10-30 19:38:48 -07001266 remain -= page_length;
1267 user_data += page_length;
1268 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001269 }
Chris Wilsonb19482d2016-08-18 17:16:43 +01001270 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001271
1272 mutex_lock(&i915->drm.struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001273out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301274 if (node.allocated) {
1275 wmb();
1276 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001277 node.start, node.size);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301278 remove_mappable_node(&node);
1279 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001280 i915_vma_unpin(vma);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301281 }
Chris Wilsonfe115622016-10-28 13:58:40 +01001282out_unlock:
Chris Wilson9c870d02016-10-24 13:42:15 +01001283 intel_runtime_pm_put(i915);
Chris Wilsonfe115622016-10-28 13:58:40 +01001284 mutex_unlock(&i915->drm.struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001285 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001286}
1287
Eric Anholt673a3942008-07-30 12:06:12 -07001288static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001289shmem_pwrite_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +02001290 char __user *user_data,
1291 bool page_do_bit17_swizzling,
1292 bool needs_clflush_before,
1293 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001294{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001295 char *vaddr;
1296 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001297
Daniel Vetterd174bd62012-03-25 19:47:40 +02001298 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001299 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Chris Wilsonfe115622016-10-28 13:58:40 +01001300 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001301 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001302 if (page_do_bit17_swizzling)
Chris Wilsonfe115622016-10-28 13:58:40 +01001303 ret = __copy_from_user_swizzled(vaddr, offset, user_data,
1304 length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001305 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001306 ret = __copy_from_user(vaddr + offset, user_data, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001307 if (needs_clflush_after)
Chris Wilsonfe115622016-10-28 13:58:40 +01001308 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001309 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001310 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001311
Chris Wilson755d2212012-09-04 21:02:55 +01001312 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001313}
1314
Chris Wilsonfe115622016-10-28 13:58:40 +01001315/* Per-page copy function for the shmem pwrite fastpath.
1316 * Flushes invalid cachelines before writing to the target if
1317 * needs_clflush_before is set and flushes out any written cachelines after
1318 * writing if needs_clflush is set.
1319 */
Eric Anholt40123c12009-03-09 13:42:30 -07001320static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001321shmem_pwrite(struct page *page, int offset, int len, char __user *user_data,
1322 bool page_do_bit17_swizzling,
1323 bool needs_clflush_before,
1324 bool needs_clflush_after)
Eric Anholt40123c12009-03-09 13:42:30 -07001325{
Chris Wilsonfe115622016-10-28 13:58:40 +01001326 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001327
Chris Wilsonfe115622016-10-28 13:58:40 +01001328 ret = -ENODEV;
1329 if (!page_do_bit17_swizzling) {
1330 char *vaddr = kmap_atomic(page);
1331
1332 if (needs_clflush_before)
1333 drm_clflush_virt_range(vaddr + offset, len);
1334 ret = __copy_from_user_inatomic(vaddr + offset, user_data, len);
1335 if (needs_clflush_after)
1336 drm_clflush_virt_range(vaddr + offset, len);
1337
1338 kunmap_atomic(vaddr);
1339 }
1340 if (ret == 0)
1341 return ret;
1342
1343 return shmem_pwrite_slow(page, offset, len, user_data,
1344 page_do_bit17_swizzling,
1345 needs_clflush_before,
1346 needs_clflush_after);
1347}
1348
1349static int
1350i915_gem_shmem_pwrite(struct drm_i915_gem_object *obj,
1351 const struct drm_i915_gem_pwrite *args)
1352{
1353 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1354 void __user *user_data;
1355 u64 remain;
1356 unsigned int obj_do_bit17_swizzling;
1357 unsigned int partial_cacheline_write;
1358 unsigned int needs_clflush;
1359 unsigned int offset, idx;
1360 int ret;
1361
1362 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
Chris Wilson43394c72016-08-18 17:16:47 +01001363 if (ret)
1364 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001365
Chris Wilsonfe115622016-10-28 13:58:40 +01001366 ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush);
1367 mutex_unlock(&i915->drm.struct_mutex);
1368 if (ret)
1369 return ret;
1370
1371 obj_do_bit17_swizzling = 0;
1372 if (i915_gem_object_needs_bit17_swizzle(obj))
1373 obj_do_bit17_swizzling = BIT(17);
1374
1375 /* If we don't overwrite a cacheline completely we need to be
1376 * careful to have up-to-date data by first clflushing. Don't
1377 * overcomplicate things and flush the entire patch.
1378 */
1379 partial_cacheline_write = 0;
1380 if (needs_clflush & CLFLUSH_BEFORE)
1381 partial_cacheline_write = boot_cpu_data.x86_clflush_size - 1;
1382
Chris Wilson43394c72016-08-18 17:16:47 +01001383 user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson43394c72016-08-18 17:16:47 +01001384 remain = args->size;
Chris Wilsonfe115622016-10-28 13:58:40 +01001385 offset = offset_in_page(args->offset);
1386 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
1387 struct page *page = i915_gem_object_get_page(obj, idx);
1388 int length;
Eric Anholt40123c12009-03-09 13:42:30 -07001389
Chris Wilsonfe115622016-10-28 13:58:40 +01001390 length = remain;
1391 if (offset + length > PAGE_SIZE)
1392 length = PAGE_SIZE - offset;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001393
Chris Wilsonfe115622016-10-28 13:58:40 +01001394 ret = shmem_pwrite(page, offset, length, user_data,
1395 page_to_phys(page) & obj_do_bit17_swizzling,
1396 (offset | length) & partial_cacheline_write,
1397 needs_clflush & CLFLUSH_AFTER);
1398 if (ret)
Chris Wilson9da3da62012-06-01 15:20:22 +01001399 break;
1400
Chris Wilsonfe115622016-10-28 13:58:40 +01001401 remain -= length;
1402 user_data += length;
1403 offset = 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001404 }
1405
Rodrigo Vivide152b62015-07-07 16:28:51 -07001406 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001407 i915_gem_obj_finish_shmem_access(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001408 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001409}
1410
1411/**
1412 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001413 * @dev: drm device
1414 * @data: ioctl data blob
1415 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001416 *
1417 * On error, the contents of the buffer that were to be modified are undefined.
1418 */
1419int
1420i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001421 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001422{
1423 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001424 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001425 int ret;
1426
1427 if (args->size == 0)
1428 return 0;
1429
1430 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001431 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001432 args->size))
1433 return -EFAULT;
1434
Chris Wilson03ac0642016-07-20 13:31:51 +01001435 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001436 if (!obj)
1437 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001438
Chris Wilson7dcd2492010-09-26 20:21:44 +01001439 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001440 if (args->offset > obj->base.size ||
1441 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001442 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001443 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001444 }
1445
Chris Wilsondb53a302011-02-03 11:57:46 +00001446 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1447
Chris Wilsone95433c2016-10-28 13:58:27 +01001448 ret = i915_gem_object_wait(obj,
1449 I915_WAIT_INTERRUPTIBLE |
1450 I915_WAIT_ALL,
1451 MAX_SCHEDULE_TIMEOUT,
1452 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001453 if (ret)
1454 goto err;
1455
Chris Wilsonfe115622016-10-28 13:58:40 +01001456 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001457 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001458 goto err;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001459
Daniel Vetter935aaa62012-03-25 19:47:35 +02001460 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001461 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1462 * it would end up going through the fenced access, and we'll get
1463 * different detiling behavior between reading and writing.
1464 * pread/pwrite currently are reading and writing from the CPU
1465 * perspective, requiring manual detiling by the client.
1466 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001467 if (!i915_gem_object_has_struct_page(obj) ||
Chris Wilson9c870d02016-10-24 13:42:15 +01001468 cpu_write_needs_clflush(obj))
Daniel Vetter935aaa62012-03-25 19:47:35 +02001469 /* Note that the gtt paths might fail with non-page-backed user
1470 * pointers (e.g. gtt mappings when moving data between
Chris Wilson9c870d02016-10-24 13:42:15 +01001471 * textures). Fallback to the shmem path in that case.
1472 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001473 ret = i915_gem_gtt_pwrite_fast(obj, args);
Eric Anholt673a3942008-07-30 12:06:12 -07001474
Chris Wilsond1054ee2016-07-16 18:42:36 +01001475 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001476 if (obj->phys_handle)
1477 ret = i915_gem_phys_pwrite(obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301478 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001479 ret = i915_gem_shmem_pwrite(obj, args);
Chris Wilson6a2c4232014-11-04 04:51:40 -08001480 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001481
Chris Wilsonfe115622016-10-28 13:58:40 +01001482 i915_gem_object_unpin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001483err:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001484 i915_gem_object_put(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001485 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001486}
1487
Chris Wilsond243ad82016-08-18 17:16:44 +01001488static inline enum fb_op_origin
Chris Wilsonaeecc962016-06-17 14:46:39 -03001489write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1490{
Chris Wilson50349242016-08-18 17:17:04 +01001491 return (domain == I915_GEM_DOMAIN_GTT ?
1492 obj->frontbuffer_ggtt_origin : ORIGIN_CPU);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001493}
1494
Chris Wilson40e62d52016-10-28 13:58:41 +01001495static void i915_gem_object_bump_inactive_ggtt(struct drm_i915_gem_object *obj)
1496{
1497 struct drm_i915_private *i915;
1498 struct list_head *list;
1499 struct i915_vma *vma;
1500
1501 list_for_each_entry(vma, &obj->vma_list, obj_link) {
1502 if (!i915_vma_is_ggtt(vma))
1503 continue;
1504
1505 if (i915_vma_is_active(vma))
1506 continue;
1507
1508 if (!drm_mm_node_allocated(&vma->node))
1509 continue;
1510
1511 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
1512 }
1513
1514 i915 = to_i915(obj->base.dev);
1515 list = obj->bind_count ? &i915->mm.bound_list : &i915->mm.unbound_list;
Joonas Lahtinen56cea322016-11-02 12:16:04 +02001516 list_move_tail(&obj->global_link, list);
Chris Wilson40e62d52016-10-28 13:58:41 +01001517}
1518
Eric Anholt673a3942008-07-30 12:06:12 -07001519/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001520 * Called when user space prepares to use an object with the CPU, either
1521 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001522 * @dev: drm device
1523 * @data: ioctl data blob
1524 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001525 */
1526int
1527i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001528 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001529{
1530 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001531 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001532 uint32_t read_domains = args->read_domains;
1533 uint32_t write_domain = args->write_domain;
Chris Wilson40e62d52016-10-28 13:58:41 +01001534 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07001535
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001536 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001537 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001538 return -EINVAL;
1539
1540 /* Having something in the write domain implies it's in the read
1541 * domain, and only that read domain. Enforce that in the request.
1542 */
1543 if (write_domain != 0 && read_domains != write_domain)
1544 return -EINVAL;
1545
Chris Wilson03ac0642016-07-20 13:31:51 +01001546 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001547 if (!obj)
1548 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001549
Chris Wilson3236f572012-08-24 09:35:09 +01001550 /* Try to flush the object off the GPU without holding the lock.
1551 * We will repeat the flush holding the lock in the normal manner
1552 * to catch cases where we are gazumped.
1553 */
Chris Wilson40e62d52016-10-28 13:58:41 +01001554 err = i915_gem_object_wait(obj,
Chris Wilsone95433c2016-10-28 13:58:27 +01001555 I915_WAIT_INTERRUPTIBLE |
1556 (write_domain ? I915_WAIT_ALL : 0),
1557 MAX_SCHEDULE_TIMEOUT,
1558 to_rps_client(file));
Chris Wilson40e62d52016-10-28 13:58:41 +01001559 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001560 goto out;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001561
Chris Wilson40e62d52016-10-28 13:58:41 +01001562 /* Flush and acquire obj->pages so that we are coherent through
1563 * direct access in memory with previous cached writes through
1564 * shmemfs and that our cache domain tracking remains valid.
1565 * For example, if the obj->filp was moved to swap without us
1566 * being notified and releasing the pages, we would mistakenly
1567 * continue to assume that the obj remained out of the CPU cached
1568 * domain.
1569 */
1570 err = i915_gem_object_pin_pages(obj);
1571 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001572 goto out;
Chris Wilson40e62d52016-10-28 13:58:41 +01001573
1574 err = i915_mutex_lock_interruptible(dev);
1575 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001576 goto out_unpin;
Chris Wilson3236f572012-08-24 09:35:09 +01001577
Chris Wilson43566de2015-01-02 16:29:29 +05301578 if (read_domains & I915_GEM_DOMAIN_GTT)
Chris Wilson40e62d52016-10-28 13:58:41 +01001579 err = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301580 else
Chris Wilson40e62d52016-10-28 13:58:41 +01001581 err = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1582
1583 /* And bump the LRU for this access */
1584 i915_gem_object_bump_inactive_ggtt(obj);
1585
1586 mutex_unlock(&dev->struct_mutex);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001587
Daniel Vetter031b6982015-06-26 19:35:16 +02001588 if (write_domain != 0)
Chris Wilsonaeecc962016-06-17 14:46:39 -03001589 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001590
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001591out_unpin:
Chris Wilson40e62d52016-10-28 13:58:41 +01001592 i915_gem_object_unpin_pages(obj);
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001593out:
1594 i915_gem_object_put(obj);
Chris Wilson40e62d52016-10-28 13:58:41 +01001595 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001596}
1597
1598/**
1599 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001600 * @dev: drm device
1601 * @data: ioctl data blob
1602 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001603 */
1604int
1605i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001606 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001607{
1608 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001609 struct drm_i915_gem_object *obj;
Chris Wilsonc21724c2016-08-05 10:14:19 +01001610 int err = 0;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001611
Chris Wilson03ac0642016-07-20 13:31:51 +01001612 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001613 if (!obj)
1614 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001615
Eric Anholt673a3942008-07-30 12:06:12 -07001616 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilsonc21724c2016-08-05 10:14:19 +01001617 if (READ_ONCE(obj->pin_display)) {
1618 err = i915_mutex_lock_interruptible(dev);
1619 if (!err) {
1620 i915_gem_object_flush_cpu_write_domain(obj);
1621 mutex_unlock(&dev->struct_mutex);
1622 }
1623 }
Eric Anholte47c68e2008-11-14 13:35:19 -08001624
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001625 i915_gem_object_put(obj);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001626 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001627}
1628
1629/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001630 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1631 * it is mapped to.
1632 * @dev: drm device
1633 * @data: ioctl data blob
1634 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001635 *
1636 * While the mapping holds a reference on the contents of the object, it doesn't
1637 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001638 *
1639 * IMPORTANT:
1640 *
1641 * DRM driver writers who look a this function as an example for how to do GEM
1642 * mmap support, please don't implement mmap support like here. The modern way
1643 * to implement DRM mmap support is with an mmap offset ioctl (like
1644 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1645 * That way debug tooling like valgrind will understand what's going on, hiding
1646 * the mmap call in a driver private ioctl will break that. The i915 driver only
1647 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001648 */
1649int
1650i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001651 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001652{
1653 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001654 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001655 unsigned long addr;
1656
Akash Goel1816f922015-01-02 16:29:30 +05301657 if (args->flags & ~(I915_MMAP_WC))
1658 return -EINVAL;
1659
Borislav Petkov568a58e2016-03-29 17:42:01 +02001660 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301661 return -ENODEV;
1662
Chris Wilson03ac0642016-07-20 13:31:51 +01001663 obj = i915_gem_object_lookup(file, args->handle);
1664 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001665 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001666
Daniel Vetter1286ff72012-05-10 15:25:09 +02001667 /* prime objects have no backing filp to GEM mmap
1668 * pages from.
1669 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001670 if (!obj->base.filp) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001671 i915_gem_object_put(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001672 return -EINVAL;
1673 }
1674
Chris Wilson03ac0642016-07-20 13:31:51 +01001675 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001676 PROT_READ | PROT_WRITE, MAP_SHARED,
1677 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301678 if (args->flags & I915_MMAP_WC) {
1679 struct mm_struct *mm = current->mm;
1680 struct vm_area_struct *vma;
1681
Michal Hocko80a89a52016-05-23 16:26:11 -07001682 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001683 i915_gem_object_put(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001684 return -EINTR;
1685 }
Akash Goel1816f922015-01-02 16:29:30 +05301686 vma = find_vma(mm, addr);
1687 if (vma)
1688 vma->vm_page_prot =
1689 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1690 else
1691 addr = -ENOMEM;
1692 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001693
1694 /* This may race, but that's ok, it only gets set */
Chris Wilson50349242016-08-18 17:17:04 +01001695 WRITE_ONCE(obj->frontbuffer_ggtt_origin, ORIGIN_CPU);
Akash Goel1816f922015-01-02 16:29:30 +05301696 }
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001697 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001698 if (IS_ERR((void *)addr))
1699 return addr;
1700
1701 args->addr_ptr = (uint64_t) addr;
1702
1703 return 0;
1704}
1705
Chris Wilson03af84f2016-08-18 17:17:01 +01001706static unsigned int tile_row_pages(struct drm_i915_gem_object *obj)
1707{
1708 u64 size;
1709
1710 size = i915_gem_object_get_stride(obj);
1711 size *= i915_gem_object_get_tiling(obj) == I915_TILING_Y ? 32 : 8;
1712
1713 return size >> PAGE_SHIFT;
1714}
1715
Jesse Barnesde151cf2008-11-12 10:03:55 -08001716/**
Chris Wilson4cc69072016-08-25 19:05:19 +01001717 * i915_gem_mmap_gtt_version - report the current feature set for GTT mmaps
1718 *
1719 * A history of the GTT mmap interface:
1720 *
1721 * 0 - Everything had to fit into the GTT. Both parties of a memcpy had to
1722 * aligned and suitable for fencing, and still fit into the available
1723 * mappable space left by the pinned display objects. A classic problem
1724 * we called the page-fault-of-doom where we would ping-pong between
1725 * two objects that could not fit inside the GTT and so the memcpy
1726 * would page one object in at the expense of the other between every
1727 * single byte.
1728 *
1729 * 1 - Objects can be any size, and have any compatible fencing (X Y, or none
1730 * as set via i915_gem_set_tiling() [DRM_I915_GEM_SET_TILING]). If the
1731 * object is too large for the available space (or simply too large
1732 * for the mappable aperture!), a view is created instead and faulted
1733 * into userspace. (This view is aligned and sized appropriately for
1734 * fenced access.)
1735 *
1736 * Restrictions:
1737 *
1738 * * snoopable objects cannot be accessed via the GTT. It can cause machine
1739 * hangs on some architectures, corruption on others. An attempt to service
1740 * a GTT page fault from a snoopable object will generate a SIGBUS.
1741 *
1742 * * the object must be able to fit into RAM (physical memory, though no
1743 * limited to the mappable aperture).
1744 *
1745 *
1746 * Caveats:
1747 *
1748 * * a new GTT page fault will synchronize rendering from the GPU and flush
1749 * all data to system memory. Subsequent access will not be synchronized.
1750 *
1751 * * all mappings are revoked on runtime device suspend.
1752 *
1753 * * there are only 8, 16 or 32 fence registers to share between all users
1754 * (older machines require fence register for display and blitter access
1755 * as well). Contention of the fence registers will cause the previous users
1756 * to be unmapped and any new access will generate new page faults.
1757 *
1758 * * running out of memory while servicing a fault may generate a SIGBUS,
1759 * rather than the expected SIGSEGV.
1760 */
1761int i915_gem_mmap_gtt_version(void)
1762{
1763 return 1;
1764}
1765
1766/**
Jesse Barnesde151cf2008-11-12 10:03:55 -08001767 * i915_gem_fault - fault a page into the GTT
Chris Wilson058d88c2016-08-15 10:49:06 +01001768 * @area: CPU VMA in question
Geliang Tangd9072a32015-09-15 05:58:44 -07001769 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001770 *
1771 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1772 * from userspace. The fault handler takes care of binding the object to
1773 * the GTT (if needed), allocating and programming a fence register (again,
1774 * only if needed based on whether the old reg is still valid or the object
1775 * is tiled) and inserting a new PTE into the faulting process.
1776 *
1777 * Note that the faulting process may involve evicting existing objects
1778 * from the GTT and/or fence registers to make room. So performance may
1779 * suffer if the GTT working set is large or there are few fence registers
1780 * left.
Chris Wilson4cc69072016-08-25 19:05:19 +01001781 *
1782 * The current feature set supported by i915_gem_fault() and thus GTT mmaps
1783 * is exposed via I915_PARAM_MMAP_GTT_VERSION (see i915_gem_mmap_gtt_version).
Jesse Barnesde151cf2008-11-12 10:03:55 -08001784 */
Chris Wilson058d88c2016-08-15 10:49:06 +01001785int i915_gem_fault(struct vm_area_struct *area, struct vm_fault *vmf)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001786{
Chris Wilson03af84f2016-08-18 17:17:01 +01001787#define MIN_CHUNK_PAGES ((1 << 20) >> PAGE_SHIFT) /* 1 MiB */
Chris Wilson058d88c2016-08-15 10:49:06 +01001788 struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data);
Chris Wilson05394f32010-11-08 19:18:58 +00001789 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001790 struct drm_i915_private *dev_priv = to_i915(dev);
1791 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001792 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Chris Wilson058d88c2016-08-15 10:49:06 +01001793 struct i915_vma *vma;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001794 pgoff_t page_offset;
Chris Wilson82118872016-08-18 17:17:05 +01001795 unsigned int flags;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001796 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02001797
Jesse Barnesde151cf2008-11-12 10:03:55 -08001798 /* We don't use vmf->pgoff since that has the fake offset */
Chris Wilson058d88c2016-08-15 10:49:06 +01001799 page_offset = ((unsigned long)vmf->virtual_address - area->vm_start) >>
Jesse Barnesde151cf2008-11-12 10:03:55 -08001800 PAGE_SHIFT;
1801
Chris Wilsondb53a302011-02-03 11:57:46 +00001802 trace_i915_gem_object_fault(obj, page_offset, true, write);
1803
Chris Wilson6e4930f2014-02-07 18:37:06 -02001804 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01001805 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02001806 * repeat the flush holding the lock in the normal manner to catch cases
1807 * where we are gazumped.
1808 */
Chris Wilsone95433c2016-10-28 13:58:27 +01001809 ret = i915_gem_object_wait(obj,
1810 I915_WAIT_INTERRUPTIBLE,
1811 MAX_SCHEDULE_TIMEOUT,
1812 NULL);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001813 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001814 goto err;
1815
Chris Wilson40e62d52016-10-28 13:58:41 +01001816 ret = i915_gem_object_pin_pages(obj);
1817 if (ret)
1818 goto err;
1819
Chris Wilsonb8f90962016-08-05 10:14:07 +01001820 intel_runtime_pm_get(dev_priv);
1821
1822 ret = i915_mutex_lock_interruptible(dev);
1823 if (ret)
1824 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02001825
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001826 /* Access to snoopable pages through the GTT is incoherent. */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001827 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev_priv)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001828 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001829 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001830 }
1831
Chris Wilson82118872016-08-18 17:17:05 +01001832 /* If the object is smaller than a couple of partial vma, it is
1833 * not worth only creating a single partial vma - we may as well
1834 * clear enough space for the full object.
1835 */
1836 flags = PIN_MAPPABLE;
1837 if (obj->base.size > 2 * MIN_CHUNK_PAGES << PAGE_SHIFT)
1838 flags |= PIN_NONBLOCK | PIN_NONFAULT;
1839
Chris Wilsona61007a2016-08-18 17:17:02 +01001840 /* Now pin it into the GTT as needed */
Chris Wilson82118872016-08-18 17:17:05 +01001841 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, flags);
Chris Wilsona61007a2016-08-18 17:17:02 +01001842 if (IS_ERR(vma)) {
1843 struct i915_ggtt_view view;
Chris Wilson03af84f2016-08-18 17:17:01 +01001844 unsigned int chunk_size;
1845
Chris Wilsona61007a2016-08-18 17:17:02 +01001846 /* Use a partial view if it is bigger than available space */
Chris Wilson03af84f2016-08-18 17:17:01 +01001847 chunk_size = MIN_CHUNK_PAGES;
1848 if (i915_gem_object_is_tiled(obj))
Chris Wilson0ef723c2016-11-07 10:54:43 +00001849 chunk_size = roundup(chunk_size, tile_row_pages(obj));
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001850
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001851 memset(&view, 0, sizeof(view));
1852 view.type = I915_GGTT_VIEW_PARTIAL;
1853 view.params.partial.offset = rounddown(page_offset, chunk_size);
1854 view.params.partial.size =
Chris Wilsona61007a2016-08-18 17:17:02 +01001855 min_t(unsigned int, chunk_size,
Chris Wilson908b1232016-10-11 10:06:56 +01001856 vma_pages(area) - view.params.partial.offset);
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001857
Chris Wilsonaa136d92016-08-18 17:17:03 +01001858 /* If the partial covers the entire object, just create a
1859 * normal VMA.
1860 */
1861 if (chunk_size >= obj->base.size >> PAGE_SHIFT)
1862 view.type = I915_GGTT_VIEW_NORMAL;
1863
Chris Wilson50349242016-08-18 17:17:04 +01001864 /* Userspace is now writing through an untracked VMA, abandon
1865 * all hope that the hardware is able to track future writes.
1866 */
1867 obj->frontbuffer_ggtt_origin = ORIGIN_CPU;
1868
Chris Wilsona61007a2016-08-18 17:17:02 +01001869 vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
1870 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001871 if (IS_ERR(vma)) {
1872 ret = PTR_ERR(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001873 goto err_unlock;
Chris Wilson058d88c2016-08-15 10:49:06 +01001874 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001875
Chris Wilsonc9839302012-11-20 10:45:17 +00001876 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1877 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001878 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00001879
Chris Wilson49ef5292016-08-18 17:17:00 +01001880 ret = i915_vma_get_fence(vma);
Chris Wilsonc9839302012-11-20 10:45:17 +00001881 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001882 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001883
Chris Wilson275f0392016-10-24 13:42:14 +01001884 /* Mark as being mmapped into userspace for later revocation */
Chris Wilson9c870d02016-10-24 13:42:15 +01001885 assert_rpm_wakelock_held(dev_priv);
Chris Wilson275f0392016-10-24 13:42:14 +01001886 if (list_empty(&obj->userfault_link))
1887 list_add(&obj->userfault_link, &dev_priv->mm.userfault_list);
Chris Wilson275f0392016-10-24 13:42:14 +01001888
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001889 /* Finally, remap it using the new GTT offset */
Chris Wilsonc58305a2016-08-19 16:54:28 +01001890 ret = remap_io_mapping(area,
1891 area->vm_start + (vma->ggtt_view.params.partial.offset << PAGE_SHIFT),
1892 (ggtt->mappable_base + vma->node.start) >> PAGE_SHIFT,
1893 min_t(u64, vma->size, area->vm_end - area->vm_start),
1894 &ggtt->mappable);
Chris Wilsona61007a2016-08-18 17:17:02 +01001895
Chris Wilsonb8f90962016-08-05 10:14:07 +01001896err_unpin:
Chris Wilson058d88c2016-08-15 10:49:06 +01001897 __i915_vma_unpin(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001898err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001899 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001900err_rpm:
1901 intel_runtime_pm_put(dev_priv);
Chris Wilson40e62d52016-10-28 13:58:41 +01001902 i915_gem_object_unpin_pages(obj);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001903err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001904 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001905 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001906 /*
1907 * We eat errors when the gpu is terminally wedged to avoid
1908 * userspace unduly crashing (gl has no provisions for mmaps to
1909 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1910 * and so needs to be reported.
1911 */
1912 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001913 ret = VM_FAULT_SIGBUS;
1914 break;
1915 }
Chris Wilson045e7692010-11-07 09:18:22 +00001916 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001917 /*
1918 * EAGAIN means the gpu is hung and we'll wait for the error
1919 * handler to reset everything when re-faulting in
1920 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001921 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001922 case 0:
1923 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001924 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001925 case -EBUSY:
1926 /*
1927 * EBUSY is ok: this just means that another thread
1928 * already did the job.
1929 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001930 ret = VM_FAULT_NOPAGE;
1931 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001932 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001933 ret = VM_FAULT_OOM;
1934 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001935 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001936 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001937 ret = VM_FAULT_SIGBUS;
1938 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001939 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001940 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001941 ret = VM_FAULT_SIGBUS;
1942 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001943 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001944 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001945}
1946
1947/**
Chris Wilson901782b2009-07-10 08:18:50 +01001948 * i915_gem_release_mmap - remove physical page mappings
1949 * @obj: obj in question
1950 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001951 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001952 * relinquish ownership of the pages back to the system.
1953 *
1954 * It is vital that we remove the page mapping if we have mapped a tiled
1955 * object through the GTT and then lose the fence register due to
1956 * resource pressure. Similarly if the object has been moved out of the
1957 * aperture, than pages mapped into userspace must be revoked. Removing the
1958 * mapping will then trigger a page fault on the next user access, allowing
1959 * fixup by i915_gem_fault().
1960 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001961void
Chris Wilson05394f32010-11-08 19:18:58 +00001962i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001963{
Chris Wilson275f0392016-10-24 13:42:14 +01001964 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Chris Wilson275f0392016-10-24 13:42:14 +01001965
Chris Wilson349f2cc2016-04-13 17:35:12 +01001966 /* Serialisation between user GTT access and our code depends upon
1967 * revoking the CPU's PTE whilst the mutex is held. The next user
1968 * pagefault then has to wait until we release the mutex.
Chris Wilson9c870d02016-10-24 13:42:15 +01001969 *
1970 * Note that RPM complicates somewhat by adding an additional
1971 * requirement that operations to the GGTT be made holding the RPM
1972 * wakeref.
Chris Wilson349f2cc2016-04-13 17:35:12 +01001973 */
Chris Wilson275f0392016-10-24 13:42:14 +01001974 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson9c870d02016-10-24 13:42:15 +01001975 intel_runtime_pm_get(i915);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001976
Chris Wilson3594a3e2016-10-24 13:42:16 +01001977 if (list_empty(&obj->userfault_link))
Chris Wilson9c870d02016-10-24 13:42:15 +01001978 goto out;
Chris Wilson901782b2009-07-10 08:18:50 +01001979
Chris Wilson3594a3e2016-10-24 13:42:16 +01001980 list_del_init(&obj->userfault_link);
David Herrmann6796cb12014-01-03 14:24:19 +01001981 drm_vma_node_unmap(&obj->base.vma_node,
1982 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001983
1984 /* Ensure that the CPU's PTE are revoked and there are not outstanding
1985 * memory transactions from userspace before we return. The TLB
1986 * flushing implied above by changing the PTE above *should* be
1987 * sufficient, an extra barrier here just provides us with a bit
1988 * of paranoid documentation about our requirement to serialise
1989 * memory writes before touching registers / GSM.
1990 */
1991 wmb();
Chris Wilson9c870d02016-10-24 13:42:15 +01001992
1993out:
1994 intel_runtime_pm_put(i915);
Chris Wilson901782b2009-07-10 08:18:50 +01001995}
1996
Chris Wilson7c108fd2016-10-24 13:42:18 +01001997void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv)
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001998{
Chris Wilson3594a3e2016-10-24 13:42:16 +01001999 struct drm_i915_gem_object *obj, *on;
Chris Wilson7c108fd2016-10-24 13:42:18 +01002000 int i;
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002001
Chris Wilson3594a3e2016-10-24 13:42:16 +01002002 /*
2003 * Only called during RPM suspend. All users of the userfault_list
2004 * must be holding an RPM wakeref to ensure that this can not
2005 * run concurrently with themselves (and use the struct_mutex for
2006 * protection between themselves).
2007 */
2008
2009 list_for_each_entry_safe(obj, on,
2010 &dev_priv->mm.userfault_list, userfault_link) {
Chris Wilson275f0392016-10-24 13:42:14 +01002011 list_del_init(&obj->userfault_link);
Chris Wilson275f0392016-10-24 13:42:14 +01002012 drm_vma_node_unmap(&obj->base.vma_node,
2013 obj->base.dev->anon_inode->i_mapping);
Chris Wilson275f0392016-10-24 13:42:14 +01002014 }
Chris Wilson7c108fd2016-10-24 13:42:18 +01002015
2016 /* The fence will be lost when the device powers down. If any were
2017 * in use by hardware (i.e. they are pinned), we should not be powering
2018 * down! All other fences will be reacquired by the user upon waking.
2019 */
2020 for (i = 0; i < dev_priv->num_fence_regs; i++) {
2021 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2022
2023 if (WARN_ON(reg->pin_count))
2024 continue;
2025
2026 if (!reg->vma)
2027 continue;
2028
2029 GEM_BUG_ON(!list_empty(&reg->vma->obj->userfault_link));
2030 reg->dirty = true;
2031 }
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002032}
2033
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002034/**
2035 * i915_gem_get_ggtt_size - return required global GTT size for an object
Chris Wilsona9f14812016-08-04 16:32:28 +01002036 * @dev_priv: i915 device
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002037 * @size: object size
2038 * @tiling_mode: tiling mode
2039 *
2040 * Return the required global GTT size for an object, taking into account
2041 * potential fence register mapping.
2042 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002043u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv,
2044 u64 size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00002045{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002046 u64 ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002047
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002048 GEM_BUG_ON(size == 0);
2049
Chris Wilsona9f14812016-08-04 16:32:28 +01002050 if (INTEL_GEN(dev_priv) >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002051 tiling_mode == I915_TILING_NONE)
2052 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002053
2054 /* Previous chips need a power-of-two fence region when tiling */
Chris Wilsona9f14812016-08-04 16:32:28 +01002055 if (IS_GEN3(dev_priv))
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002056 ggtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002057 else
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002058 ggtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002059
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002060 while (ggtt_size < size)
2061 ggtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002062
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002063 return ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002064}
2065
Jesse Barnesde151cf2008-11-12 10:03:55 -08002066/**
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002067 * i915_gem_get_ggtt_alignment - return required global GTT alignment
Chris Wilsona9f14812016-08-04 16:32:28 +01002068 * @dev_priv: i915 device
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002069 * @size: object size
2070 * @tiling_mode: tiling mode
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002071 * @fenced: is fenced alignment required or not
Jesse Barnesde151cf2008-11-12 10:03:55 -08002072 *
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002073 * Return the required global GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01002074 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002075 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002076u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002077 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002078{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002079 GEM_BUG_ON(size == 0);
2080
Jesse Barnesde151cf2008-11-12 10:03:55 -08002081 /*
2082 * Minimum alignment is 4k (GTT page size), but might be greater
2083 * if a fence register is needed for the object.
2084 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002085 if (INTEL_GEN(dev_priv) >= 4 || (!fenced && IS_G33(dev_priv)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002086 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002087 return 4096;
2088
2089 /*
2090 * Previous chips need to be aligned to the size of the smallest
2091 * fence register that can contain the object.
2092 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002093 return i915_gem_get_ggtt_size(dev_priv, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002094}
2095
Chris Wilsond8cb5082012-08-11 15:41:03 +01002096static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2097{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002098 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002099 int err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002100
Chris Wilsonf3f61842016-08-05 10:14:14 +01002101 err = drm_gem_create_mmap_offset(&obj->base);
2102 if (!err)
2103 return 0;
Daniel Vetterda494d72012-12-20 15:11:16 +01002104
Chris Wilsonf3f61842016-08-05 10:14:14 +01002105 /* We can idle the GPU locklessly to flush stale objects, but in order
2106 * to claim that space for ourselves, we need to take the big
2107 * struct_mutex to free the requests+objects and allocate our slot.
Chris Wilsond8cb5082012-08-11 15:41:03 +01002108 */
Chris Wilsonea746f32016-09-09 14:11:49 +01002109 err = i915_gem_wait_for_idle(dev_priv, I915_WAIT_INTERRUPTIBLE);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002110 if (err)
2111 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002112
Chris Wilsonf3f61842016-08-05 10:14:14 +01002113 err = i915_mutex_lock_interruptible(&dev_priv->drm);
2114 if (!err) {
2115 i915_gem_retire_requests(dev_priv);
2116 err = drm_gem_create_mmap_offset(&obj->base);
2117 mutex_unlock(&dev_priv->drm.struct_mutex);
2118 }
Daniel Vetterda494d72012-12-20 15:11:16 +01002119
Chris Wilsonf3f61842016-08-05 10:14:14 +01002120 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002121}
2122
2123static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2124{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002125 drm_gem_free_mmap_offset(&obj->base);
2126}
2127
Dave Airlieda6b51d2014-12-24 13:11:17 +10002128int
Dave Airlieff72145b2011-02-07 12:16:14 +10002129i915_gem_mmap_gtt(struct drm_file *file,
2130 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002131 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002132 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002133{
Chris Wilson05394f32010-11-08 19:18:58 +00002134 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002135 int ret;
2136
Chris Wilson03ac0642016-07-20 13:31:51 +01002137 obj = i915_gem_object_lookup(file, handle);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002138 if (!obj)
2139 return -ENOENT;
Chris Wilsonab182822009-09-22 18:46:17 +01002140
Chris Wilsond8cb5082012-08-11 15:41:03 +01002141 ret = i915_gem_object_create_mmap_offset(obj);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002142 if (ret == 0)
2143 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002144
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002145 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002146 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002147}
2148
Dave Airlieff72145b2011-02-07 12:16:14 +10002149/**
2150 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2151 * @dev: DRM device
2152 * @data: GTT mapping ioctl data
2153 * @file: GEM object info
2154 *
2155 * Simply returns the fake offset to userspace so it can mmap it.
2156 * The mmap call will end up in drm_gem_mmap(), which will set things
2157 * up so we can get faults in the handler above.
2158 *
2159 * The fault handler will take care of binding the object into the GTT
2160 * (since it may have been evicted to make room for something), allocating
2161 * a fence register, and mapping the appropriate aperture address into
2162 * userspace.
2163 */
2164int
2165i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2166 struct drm_file *file)
2167{
2168 struct drm_i915_gem_mmap_gtt *args = data;
2169
Dave Airlieda6b51d2014-12-24 13:11:17 +10002170 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002171}
2172
Daniel Vetter225067e2012-08-20 10:23:20 +02002173/* Immediately discard the backing storage */
2174static void
2175i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002176{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002177 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002178
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002179 if (obj->base.filp == NULL)
2180 return;
2181
Daniel Vetter225067e2012-08-20 10:23:20 +02002182 /* Our goal here is to return as much of the memory as
2183 * is possible back to the system as we are called from OOM.
2184 * To do this we must instruct the shmfs to drop all of its
2185 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002186 */
Chris Wilson55372522014-03-25 13:23:06 +00002187 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002188 obj->mm.madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002189}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002190
Chris Wilson55372522014-03-25 13:23:06 +00002191/* Try to discard unwanted pages */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002192void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002193{
Chris Wilson55372522014-03-25 13:23:06 +00002194 struct address_space *mapping;
2195
Chris Wilson1233e2d2016-10-28 13:58:37 +01002196 lockdep_assert_held(&obj->mm.lock);
2197 GEM_BUG_ON(obj->mm.pages);
2198
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002199 switch (obj->mm.madv) {
Chris Wilson55372522014-03-25 13:23:06 +00002200 case I915_MADV_DONTNEED:
2201 i915_gem_object_truncate(obj);
2202 case __I915_MADV_PURGED:
2203 return;
2204 }
2205
2206 if (obj->base.filp == NULL)
2207 return;
2208
Al Viro93c76a32015-12-04 23:45:44 -05002209 mapping = obj->base.filp->f_mapping,
Chris Wilson55372522014-03-25 13:23:06 +00002210 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002211}
2212
Chris Wilson5cdf5882010-09-27 15:51:07 +01002213static void
Chris Wilson03ac84f2016-10-28 13:58:36 +01002214i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj,
2215 struct sg_table *pages)
Eric Anholt673a3942008-07-30 12:06:12 -07002216{
Dave Gordon85d12252016-05-20 11:54:06 +01002217 struct sgt_iter sgt_iter;
2218 struct page *page;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002219
Chris Wilson2b3c8312016-11-11 14:58:09 +00002220 __i915_gem_object_release_shmem(obj, pages);
Eric Anholt856fa192009-03-19 14:10:50 -07002221
Chris Wilson03ac84f2016-10-28 13:58:36 +01002222 i915_gem_gtt_finish_pages(obj, pages);
Imre Deake2273302015-07-09 12:59:05 +03002223
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002224 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002225 i915_gem_object_save_bit_17_swizzle(obj, pages);
Eric Anholt280b7132009-03-12 16:56:27 -07002226
Chris Wilson03ac84f2016-10-28 13:58:36 +01002227 for_each_sgt_page(page, sgt_iter, pages) {
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002228 if (obj->mm.dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002229 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002230
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002231 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002232 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002233
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002234 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002235 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002236 obj->mm.dirty = false;
Eric Anholt673a3942008-07-30 12:06:12 -07002237
Chris Wilson03ac84f2016-10-28 13:58:36 +01002238 sg_free_table(pages);
2239 kfree(pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002240}
2241
Chris Wilson96d77632016-10-28 13:58:33 +01002242static void __i915_gem_object_reset_page_iter(struct drm_i915_gem_object *obj)
2243{
2244 struct radix_tree_iter iter;
2245 void **slot;
2246
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002247 radix_tree_for_each_slot(slot, &obj->mm.get_page.radix, &iter, 0)
2248 radix_tree_delete(&obj->mm.get_page.radix, iter.index);
Chris Wilson96d77632016-10-28 13:58:33 +01002249}
2250
Chris Wilson548625e2016-11-01 12:11:34 +00002251void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
2252 enum i915_mm_subclass subclass)
Chris Wilson37e680a2012-06-07 15:38:42 +01002253{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002254 struct sg_table *pages;
Chris Wilson37e680a2012-06-07 15:38:42 +01002255
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002256 if (i915_gem_object_has_pinned_pages(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002257 return;
Chris Wilsona5570172012-09-04 21:02:54 +01002258
Chris Wilson15717de2016-08-04 07:52:26 +01002259 GEM_BUG_ON(obj->bind_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002260 if (!READ_ONCE(obj->mm.pages))
2261 return;
2262
2263 /* May be called by shrinker from within get_pages() (on another bo) */
Chris Wilson548625e2016-11-01 12:11:34 +00002264 mutex_lock_nested(&obj->mm.lock, subclass);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002265 if (unlikely(atomic_read(&obj->mm.pages_pin_count)))
2266 goto unlock;
Ben Widawsky3e123022013-07-31 17:00:04 -07002267
Chris Wilsona2165e32012-12-03 11:49:00 +00002268 /* ->put_pages might need to allocate memory for the bit17 swizzle
2269 * array, hence protect them from being reaped by removing them from gtt
2270 * lists early. */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002271 pages = fetch_and_zero(&obj->mm.pages);
2272 GEM_BUG_ON(!pages);
Chris Wilsona2165e32012-12-03 11:49:00 +00002273
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002274 if (obj->mm.mapping) {
Chris Wilson4b30cb22016-08-18 17:16:42 +01002275 void *ptr;
2276
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002277 ptr = ptr_mask_bits(obj->mm.mapping);
Chris Wilson4b30cb22016-08-18 17:16:42 +01002278 if (is_vmalloc_addr(ptr))
2279 vunmap(ptr);
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002280 else
Chris Wilson4b30cb22016-08-18 17:16:42 +01002281 kunmap(kmap_to_page(ptr));
2282
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002283 obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002284 }
2285
Chris Wilson96d77632016-10-28 13:58:33 +01002286 __i915_gem_object_reset_page_iter(obj);
2287
Chris Wilson03ac84f2016-10-28 13:58:36 +01002288 obj->ops->put_pages(obj, pages);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002289unlock:
2290 mutex_unlock(&obj->mm.lock);
Chris Wilson6c085a72012-08-20 11:40:46 +02002291}
2292
Chris Wilson4ff340f02016-10-18 13:02:50 +01002293static unsigned int swiotlb_max_size(void)
Chris Wilson871dfbd2016-10-11 09:20:21 +01002294{
2295#if IS_ENABLED(CONFIG_SWIOTLB)
2296 return rounddown(swiotlb_nr_tbl() << IO_TLB_SHIFT, PAGE_SIZE);
2297#else
2298 return 0;
2299#endif
2300}
2301
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002302static void i915_sg_trim(struct sg_table *orig_st)
2303{
2304 struct sg_table new_st;
2305 struct scatterlist *sg, *new_sg;
2306 unsigned int i;
2307
2308 if (orig_st->nents == orig_st->orig_nents)
2309 return;
2310
2311 if (sg_alloc_table(&new_st, orig_st->nents, GFP_KERNEL))
2312 return;
2313
2314 new_sg = new_st.sgl;
2315 for_each_sg(orig_st->sgl, sg, orig_st->nents, i) {
2316 sg_set_page(new_sg, sg_page(sg), sg->length, 0);
2317 /* called before being DMA mapped, no need to copy sg->dma_* */
2318 new_sg = sg_next(new_sg);
2319 }
2320
2321 sg_free_table(orig_st);
2322
2323 *orig_st = new_st;
2324}
2325
Chris Wilson03ac84f2016-10-28 13:58:36 +01002326static struct sg_table *
Chris Wilson6c085a72012-08-20 11:40:46 +02002327i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002328{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002329 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002330 int page_count, i;
2331 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002332 struct sg_table *st;
2333 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002334 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002335 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002336 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson4ff340f02016-10-18 13:02:50 +01002337 unsigned int max_segment;
Imre Deake2273302015-07-09 12:59:05 +03002338 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002339 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002340
Chris Wilson6c085a72012-08-20 11:40:46 +02002341 /* Assert that the object is not currently in any GPU domain. As it
2342 * wasn't in the GTT, there shouldn't be any way it could have been in
2343 * a GPU cache
2344 */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002345 GEM_BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2346 GEM_BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Chris Wilson6c085a72012-08-20 11:40:46 +02002347
Chris Wilson871dfbd2016-10-11 09:20:21 +01002348 max_segment = swiotlb_max_size();
2349 if (!max_segment)
Chris Wilson4ff340f02016-10-18 13:02:50 +01002350 max_segment = rounddown(UINT_MAX, PAGE_SIZE);
Chris Wilson871dfbd2016-10-11 09:20:21 +01002351
Chris Wilson9da3da62012-06-01 15:20:22 +01002352 st = kmalloc(sizeof(*st), GFP_KERNEL);
2353 if (st == NULL)
Chris Wilson03ac84f2016-10-28 13:58:36 +01002354 return ERR_PTR(-ENOMEM);
Eric Anholt673a3942008-07-30 12:06:12 -07002355
Chris Wilson9da3da62012-06-01 15:20:22 +01002356 page_count = obj->base.size / PAGE_SIZE;
2357 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002358 kfree(st);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002359 return ERR_PTR(-ENOMEM);
Chris Wilson9da3da62012-06-01 15:20:22 +01002360 }
2361
2362 /* Get the list of pages out of our struct file. They'll be pinned
2363 * at this point until we release them.
2364 *
2365 * Fail silently without starting the shrinker
2366 */
Al Viro93c76a32015-12-04 23:45:44 -05002367 mapping = obj->base.filp->f_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002368 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002369 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002370 sg = st->sgl;
2371 st->nents = 0;
2372 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002373 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2374 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002375 i915_gem_shrink(dev_priv,
2376 page_count,
2377 I915_SHRINK_BOUND |
2378 I915_SHRINK_UNBOUND |
2379 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002380 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2381 }
2382 if (IS_ERR(page)) {
2383 /* We've tried hard to allocate the memory by reaping
2384 * our own buffer, now let the real VM do its job and
2385 * go down in flames if truly OOM.
2386 */
David Herrmannf461d1b2014-05-25 14:34:10 +02002387 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002388 if (IS_ERR(page)) {
2389 ret = PTR_ERR(page);
Chris Wilsonb17993b2016-11-14 11:29:30 +00002390 goto err_sg;
Imre Deake2273302015-07-09 12:59:05 +03002391 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002392 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002393 if (!i ||
2394 sg->length >= max_segment ||
2395 page_to_pfn(page) != last_pfn + 1) {
Imre Deak90797e62013-02-18 19:28:03 +02002396 if (i)
2397 sg = sg_next(sg);
2398 st->nents++;
2399 sg_set_page(sg, page, PAGE_SIZE, 0);
2400 } else {
2401 sg->length += PAGE_SIZE;
2402 }
2403 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002404
2405 /* Check that the i965g/gm workaround works. */
2406 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002407 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002408 if (sg) /* loop terminated early; short sg table */
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002409 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002410
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002411 /* Trim unused sg entries to avoid wasting memory. */
2412 i915_sg_trim(st);
2413
Chris Wilson03ac84f2016-10-28 13:58:36 +01002414 ret = i915_gem_gtt_prepare_pages(obj, st);
Imre Deake2273302015-07-09 12:59:05 +03002415 if (ret)
2416 goto err_pages;
2417
Eric Anholt673a3942008-07-30 12:06:12 -07002418 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002419 i915_gem_object_do_bit_17_swizzle(obj, st);
Eric Anholt673a3942008-07-30 12:06:12 -07002420
Chris Wilson03ac84f2016-10-28 13:58:36 +01002421 return st;
Eric Anholt673a3942008-07-30 12:06:12 -07002422
Chris Wilsonb17993b2016-11-14 11:29:30 +00002423err_sg:
Imre Deak90797e62013-02-18 19:28:03 +02002424 sg_mark_end(sg);
Chris Wilsonb17993b2016-11-14 11:29:30 +00002425err_pages:
Dave Gordon85d12252016-05-20 11:54:06 +01002426 for_each_sgt_page(page, sgt_iter, st)
2427 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002428 sg_free_table(st);
2429 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002430
2431 /* shmemfs first checks if there is enough memory to allocate the page
2432 * and reports ENOSPC should there be insufficient, along with the usual
2433 * ENOMEM for a genuine allocation failure.
2434 *
2435 * We use ENOSPC in our driver to mean that we have run out of aperture
2436 * space and so want to translate the error from shmemfs back to our
2437 * usual understanding of ENOMEM.
2438 */
Imre Deake2273302015-07-09 12:59:05 +03002439 if (ret == -ENOSPC)
2440 ret = -ENOMEM;
2441
Chris Wilson03ac84f2016-10-28 13:58:36 +01002442 return ERR_PTR(ret);
2443}
2444
2445void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
2446 struct sg_table *pages)
2447{
Chris Wilson1233e2d2016-10-28 13:58:37 +01002448 lockdep_assert_held(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002449
2450 obj->mm.get_page.sg_pos = pages->sgl;
2451 obj->mm.get_page.sg_idx = 0;
2452
2453 obj->mm.pages = pages;
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002454
2455 if (i915_gem_object_is_tiled(obj) &&
2456 to_i915(obj->base.dev)->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
2457 GEM_BUG_ON(obj->mm.quirked);
2458 __i915_gem_object_pin_pages(obj);
2459 obj->mm.quirked = true;
2460 }
Chris Wilson03ac84f2016-10-28 13:58:36 +01002461}
2462
2463static int ____i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2464{
2465 struct sg_table *pages;
2466
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002467 GEM_BUG_ON(i915_gem_object_has_pinned_pages(obj));
2468
Chris Wilson03ac84f2016-10-28 13:58:36 +01002469 if (unlikely(obj->mm.madv != I915_MADV_WILLNEED)) {
2470 DRM_DEBUG("Attempting to obtain a purgeable object\n");
2471 return -EFAULT;
2472 }
2473
2474 pages = obj->ops->get_pages(obj);
2475 if (unlikely(IS_ERR(pages)))
2476 return PTR_ERR(pages);
2477
2478 __i915_gem_object_set_pages(obj, pages);
2479 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002480}
2481
Chris Wilson37e680a2012-06-07 15:38:42 +01002482/* Ensure that the associated pages are gathered from the backing storage
Chris Wilson1233e2d2016-10-28 13:58:37 +01002483 * and pinned into our object. i915_gem_object_pin_pages() may be called
Chris Wilson37e680a2012-06-07 15:38:42 +01002484 * multiple times before they are released by a single call to
Chris Wilson1233e2d2016-10-28 13:58:37 +01002485 * i915_gem_object_unpin_pages() - once the pages are no longer referenced
Chris Wilson37e680a2012-06-07 15:38:42 +01002486 * either as a result of memory pressure (reaping pages under the shrinker)
2487 * or as the object is itself released.
2488 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002489int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
Chris Wilson37e680a2012-06-07 15:38:42 +01002490{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002491 int err;
Chris Wilson37e680a2012-06-07 15:38:42 +01002492
Chris Wilson1233e2d2016-10-28 13:58:37 +01002493 err = mutex_lock_interruptible(&obj->mm.lock);
2494 if (err)
2495 return err;
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002496
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002497 if (unlikely(!obj->mm.pages)) {
2498 err = ____i915_gem_object_get_pages(obj);
2499 if (err)
2500 goto unlock;
2501
2502 smp_mb__before_atomic();
Chris Wilson1233e2d2016-10-28 13:58:37 +01002503 }
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002504 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson43e28f02013-01-08 10:53:09 +00002505
Chris Wilson1233e2d2016-10-28 13:58:37 +01002506unlock:
2507 mutex_unlock(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002508 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07002509}
2510
Dave Gordondd6034c2016-05-20 11:54:04 +01002511/* The 'mapping' part of i915_gem_object_pin_map() below */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002512static void *i915_gem_object_map(const struct drm_i915_gem_object *obj,
2513 enum i915_map_type type)
Dave Gordondd6034c2016-05-20 11:54:04 +01002514{
2515 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002516 struct sg_table *sgt = obj->mm.pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002517 struct sgt_iter sgt_iter;
2518 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002519 struct page *stack_pages[32];
2520 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002521 unsigned long i = 0;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002522 pgprot_t pgprot;
Dave Gordondd6034c2016-05-20 11:54:04 +01002523 void *addr;
2524
2525 /* A single page can always be kmapped */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002526 if (n_pages == 1 && type == I915_MAP_WB)
Dave Gordondd6034c2016-05-20 11:54:04 +01002527 return kmap(sg_page(sgt->sgl));
2528
Dave Gordonb338fa42016-05-20 11:54:05 +01002529 if (n_pages > ARRAY_SIZE(stack_pages)) {
2530 /* Too big for stack -- allocate temporary array instead */
2531 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2532 if (!pages)
2533 return NULL;
2534 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002535
Dave Gordon85d12252016-05-20 11:54:06 +01002536 for_each_sgt_page(page, sgt_iter, sgt)
2537 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002538
2539 /* Check that we have the expected number of pages */
2540 GEM_BUG_ON(i != n_pages);
2541
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002542 switch (type) {
2543 case I915_MAP_WB:
2544 pgprot = PAGE_KERNEL;
2545 break;
2546 case I915_MAP_WC:
2547 pgprot = pgprot_writecombine(PAGE_KERNEL_IO);
2548 break;
2549 }
2550 addr = vmap(pages, n_pages, 0, pgprot);
Dave Gordondd6034c2016-05-20 11:54:04 +01002551
Dave Gordonb338fa42016-05-20 11:54:05 +01002552 if (pages != stack_pages)
2553 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002554
2555 return addr;
2556}
2557
2558/* get, pin, and map the pages of the object into kernel space */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002559void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2560 enum i915_map_type type)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002561{
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002562 enum i915_map_type has_type;
2563 bool pinned;
2564 void *ptr;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002565 int ret;
2566
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002567 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002568
Chris Wilson1233e2d2016-10-28 13:58:37 +01002569 ret = mutex_lock_interruptible(&obj->mm.lock);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002570 if (ret)
2571 return ERR_PTR(ret);
2572
Chris Wilson1233e2d2016-10-28 13:58:37 +01002573 pinned = true;
2574 if (!atomic_inc_not_zero(&obj->mm.pages_pin_count)) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002575 if (unlikely(!obj->mm.pages)) {
2576 ret = ____i915_gem_object_get_pages(obj);
2577 if (ret)
2578 goto err_unlock;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002579
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002580 smp_mb__before_atomic();
2581 }
2582 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002583 pinned = false;
2584 }
2585 GEM_BUG_ON(!obj->mm.pages);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002586
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002587 ptr = ptr_unpack_bits(obj->mm.mapping, has_type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002588 if (ptr && has_type != type) {
2589 if (pinned) {
2590 ret = -EBUSY;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002591 goto err_unpin;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002592 }
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002593
2594 if (is_vmalloc_addr(ptr))
2595 vunmap(ptr);
2596 else
2597 kunmap(kmap_to_page(ptr));
2598
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002599 ptr = obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002600 }
2601
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002602 if (!ptr) {
2603 ptr = i915_gem_object_map(obj, type);
2604 if (!ptr) {
2605 ret = -ENOMEM;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002606 goto err_unpin;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002607 }
2608
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002609 obj->mm.mapping = ptr_pack_bits(ptr, type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002610 }
2611
Chris Wilson1233e2d2016-10-28 13:58:37 +01002612out_unlock:
2613 mutex_unlock(&obj->mm.lock);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002614 return ptr;
2615
Chris Wilson1233e2d2016-10-28 13:58:37 +01002616err_unpin:
2617 atomic_dec(&obj->mm.pages_pin_count);
2618err_unlock:
2619 ptr = ERR_PTR(ret);
2620 goto out_unlock;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002621}
2622
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002623static bool i915_context_is_banned(const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002624{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002625 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002626
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002627 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002628 return true;
2629
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002630 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
Chris Wilson676fa572014-12-24 08:13:39 -08002631 if (ctx->hang_stats.ban_period_seconds &&
2632 elapsed <= ctx->hang_stats.ban_period_seconds) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002633 DRM_DEBUG("context hanging too fast, banning!\n");
2634 return true;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002635 }
2636
2637 return false;
2638}
2639
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002640static void i915_set_reset_status(struct i915_gem_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002641 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002642{
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002643 struct i915_ctx_hang_stats *hs = &ctx->hang_stats;
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002644
2645 if (guilty) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002646 hs->banned = i915_context_is_banned(ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002647 hs->batch_active++;
2648 hs->guilty_ts = get_seconds();
2649 } else {
2650 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002651 }
2652}
2653
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002654struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002655i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002656{
Chris Wilson4db080f2013-12-04 11:37:09 +00002657 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002658
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002659 /* We are called by the error capture and reset at a random
2660 * point in time. In particular, note that neither is crucially
2661 * ordered with an interrupt. After a hang, the GPU is dead and we
2662 * assume that no more writes can happen (we waited long enough for
2663 * all writes that were in transaction to be flushed) - adding an
2664 * extra delay for a recent interrupt is pointless. Hence, we do
2665 * not need an engine->irq_seqno_barrier() before the seqno reads.
2666 */
Chris Wilson73cb9702016-10-28 13:58:46 +01002667 list_for_each_entry(request, &engine->timeline->requests, link) {
Chris Wilson80b204b2016-10-28 13:58:58 +01002668 if (__i915_gem_request_completed(request))
Chris Wilson4db080f2013-12-04 11:37:09 +00002669 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002670
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002671 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002672 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002673
2674 return NULL;
2675}
2676
Chris Wilson821ed7d2016-09-09 14:11:53 +01002677static void reset_request(struct drm_i915_gem_request *request)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002678{
Chris Wilson821ed7d2016-09-09 14:11:53 +01002679 void *vaddr = request->ring->vaddr;
2680 u32 head;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002681
Chris Wilson821ed7d2016-09-09 14:11:53 +01002682 /* As this request likely depends on state from the lost
2683 * context, clear out all the user operations leaving the
2684 * breadcrumb at the end (so we get the fence notifications).
2685 */
2686 head = request->head;
2687 if (request->postfix < head) {
2688 memset(vaddr + head, 0, request->ring->size - head);
2689 head = 0;
2690 }
2691 memset(vaddr + head, 0, request->postfix - head);
Chris Wilson4db080f2013-12-04 11:37:09 +00002692}
2693
Chris Wilson821ed7d2016-09-09 14:11:53 +01002694static void i915_gem_reset_engine(struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002695{
Chris Wilsondcff85c2016-08-05 10:14:11 +01002696 struct drm_i915_gem_request *request;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002697 struct i915_gem_context *incomplete_ctx;
Chris Wilson80b204b2016-10-28 13:58:58 +01002698 struct intel_timeline *timeline;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002699 bool ring_hung;
Chris Wilson608c1a52015-09-03 13:01:40 +01002700
Chris Wilson821ed7d2016-09-09 14:11:53 +01002701 if (engine->irq_seqno_barrier)
2702 engine->irq_seqno_barrier(engine);
2703
2704 request = i915_gem_find_active_request(engine);
2705 if (!request)
2706 return;
2707
2708 ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
Chris Wilson77c60702016-10-04 21:11:29 +01002709 if (engine->hangcheck.seqno != intel_engine_get_seqno(engine))
2710 ring_hung = false;
2711
Chris Wilson821ed7d2016-09-09 14:11:53 +01002712 i915_set_reset_status(request->ctx, ring_hung);
2713 if (!ring_hung)
2714 return;
2715
2716 DRM_DEBUG_DRIVER("resetting %s to restart from tail of request 0x%x\n",
Chris Wilson65e47602016-10-28 13:58:49 +01002717 engine->name, request->global_seqno);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002718
2719 /* Setup the CS to resume from the breadcrumb of the hung request */
2720 engine->reset_hw(engine, request);
2721
2722 /* Users of the default context do not rely on logical state
2723 * preserved between batches. They have to emit full state on
2724 * every batch and so it is safe to execute queued requests following
2725 * the hang.
2726 *
2727 * Other contexts preserve state, now corrupt. We want to skip all
2728 * queued requests that reference the corrupt context.
2729 */
2730 incomplete_ctx = request->ctx;
2731 if (i915_gem_context_is_default(incomplete_ctx))
2732 return;
2733
Chris Wilson73cb9702016-10-28 13:58:46 +01002734 list_for_each_entry_continue(request, &engine->timeline->requests, link)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002735 if (request->ctx == incomplete_ctx)
2736 reset_request(request);
Chris Wilson80b204b2016-10-28 13:58:58 +01002737
2738 timeline = i915_gem_context_lookup_timeline(incomplete_ctx, engine);
2739 list_for_each_entry(request, &timeline->requests, link)
2740 reset_request(request);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002741}
2742
2743void i915_gem_reset(struct drm_i915_private *dev_priv)
2744{
2745 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302746 enum intel_engine_id id;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002747
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002748 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2749
Chris Wilson821ed7d2016-09-09 14:11:53 +01002750 i915_gem_retire_requests(dev_priv);
2751
Akash Goel3b3f1652016-10-13 22:44:48 +05302752 for_each_engine(engine, dev_priv, id)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002753 i915_gem_reset_engine(engine);
2754
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00002755 i915_gem_restore_fences(dev_priv);
Chris Wilsonf2a91d12016-09-21 14:51:06 +01002756
2757 if (dev_priv->gt.awake) {
2758 intel_sanitize_gt_powersave(dev_priv);
2759 intel_enable_gt_powersave(dev_priv);
2760 if (INTEL_GEN(dev_priv) >= 6)
2761 gen6_rps_busy(dev_priv);
2762 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002763}
2764
2765static void nop_submit_request(struct drm_i915_gem_request *request)
2766{
Chris Wilsonce1135c2016-11-22 14:41:20 +00002767 i915_gem_request_submit(request);
2768 intel_engine_init_global_seqno(request->engine, request->global_seqno);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002769}
2770
2771static void i915_gem_cleanup_engine(struct intel_engine_cs *engine)
2772{
2773 engine->submit_request = nop_submit_request;
Chris Wilson70c2a242016-09-09 14:11:46 +01002774
Chris Wilsonc4b09302016-07-20 09:21:10 +01002775 /* Mark all pending requests as complete so that any concurrent
2776 * (lockless) lookup doesn't try and wait upon the request as we
2777 * reset it.
2778 */
Chris Wilson73cb9702016-10-28 13:58:46 +01002779 intel_engine_init_global_seqno(engine,
Chris Wilsoncb399ea2016-11-01 10:03:16 +00002780 intel_engine_last_submit(engine));
Chris Wilsonc4b09302016-07-20 09:21:10 +01002781
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002782 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002783 * Clear the execlists queue up before freeing the requests, as those
2784 * are the ones that keep the context and ringbuffer backing objects
2785 * pinned in place.
2786 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002787
Tomas Elf7de1691a2015-10-19 16:32:32 +01002788 if (i915.enable_execlists) {
Chris Wilson663f71e2016-11-14 20:41:00 +00002789 unsigned long flags;
2790
2791 spin_lock_irqsave(&engine->timeline->lock, flags);
2792
Chris Wilson70c2a242016-09-09 14:11:46 +01002793 i915_gem_request_put(engine->execlist_port[0].request);
2794 i915_gem_request_put(engine->execlist_port[1].request);
2795 memset(engine->execlist_port, 0, sizeof(engine->execlist_port));
Chris Wilson20311bd2016-11-14 20:41:03 +00002796 engine->execlist_queue = RB_ROOT;
2797 engine->execlist_first = NULL;
Chris Wilson663f71e2016-11-14 20:41:00 +00002798
2799 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002800 }
Eric Anholt673a3942008-07-30 12:06:12 -07002801}
2802
Chris Wilson821ed7d2016-09-09 14:11:53 +01002803void i915_gem_set_wedged(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07002804{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002805 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302806 enum intel_engine_id id;
Eric Anholt673a3942008-07-30 12:06:12 -07002807
Chris Wilson821ed7d2016-09-09 14:11:53 +01002808 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2809 set_bit(I915_WEDGED, &dev_priv->gpu_error.flags);
Chris Wilson4db080f2013-12-04 11:37:09 +00002810
Chris Wilson821ed7d2016-09-09 14:11:53 +01002811 i915_gem_context_lost(dev_priv);
Akash Goel3b3f1652016-10-13 22:44:48 +05302812 for_each_engine(engine, dev_priv, id)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002813 i915_gem_cleanup_engine(engine);
Chris Wilsonb913b332016-07-13 09:10:31 +01002814 mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0);
Chris Wilsondfaae392010-09-22 10:31:52 +01002815
Chris Wilson821ed7d2016-09-09 14:11:53 +01002816 i915_gem_retire_requests(dev_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002817}
2818
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002819static void
Eric Anholt673a3942008-07-30 12:06:12 -07002820i915_gem_retire_work_handler(struct work_struct *work)
2821{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002822 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002823 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002824 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07002825
Chris Wilson891b48c2010-09-29 12:26:37 +01002826 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002827 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01002828 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002829 mutex_unlock(&dev->struct_mutex);
2830 }
Chris Wilson67d97da2016-07-04 08:08:31 +01002831
2832 /* Keep the retire handler running until we are finally idle.
2833 * We do not need to do this test under locking as in the worst-case
2834 * we queue the retire worker once too often.
2835 */
Chris Wilsonc9615612016-07-09 10:12:06 +01002836 if (READ_ONCE(dev_priv->gt.awake)) {
2837 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01002838 queue_delayed_work(dev_priv->wq,
2839 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002840 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01002841 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002842}
Chris Wilson891b48c2010-09-29 12:26:37 +01002843
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002844static void
2845i915_gem_idle_work_handler(struct work_struct *work)
2846{
2847 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002848 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002849 struct drm_device *dev = &dev_priv->drm;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002850 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302851 enum intel_engine_id id;
Chris Wilson67d97da2016-07-04 08:08:31 +01002852 bool rearm_hangcheck;
2853
2854 if (!READ_ONCE(dev_priv->gt.awake))
2855 return;
2856
Imre Deak0cb56702016-11-07 11:20:04 +02002857 /*
2858 * Wait for last execlists context complete, but bail out in case a
2859 * new request is submitted.
2860 */
2861 wait_for(READ_ONCE(dev_priv->gt.active_requests) ||
2862 intel_execlists_idle(dev_priv), 10);
2863
Chris Wilson28176ef2016-10-28 13:58:56 +01002864 if (READ_ONCE(dev_priv->gt.active_requests))
Chris Wilson67d97da2016-07-04 08:08:31 +01002865 return;
2866
2867 rearm_hangcheck =
2868 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
2869
2870 if (!mutex_trylock(&dev->struct_mutex)) {
2871 /* Currently busy, come back later */
2872 mod_delayed_work(dev_priv->wq,
2873 &dev_priv->gt.idle_work,
2874 msecs_to_jiffies(50));
2875 goto out_rearm;
2876 }
2877
Imre Deak93c97dc2016-11-07 11:20:03 +02002878 /*
2879 * New request retired after this work handler started, extend active
2880 * period until next instance of the work.
2881 */
2882 if (work_pending(work))
2883 goto out_unlock;
2884
Chris Wilson28176ef2016-10-28 13:58:56 +01002885 if (dev_priv->gt.active_requests)
Chris Wilson67d97da2016-07-04 08:08:31 +01002886 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002887
Imre Deak0cb56702016-11-07 11:20:04 +02002888 if (wait_for(intel_execlists_idle(dev_priv), 10))
2889 DRM_ERROR("Timeout waiting for engines to idle\n");
2890
Akash Goel3b3f1652016-10-13 22:44:48 +05302891 for_each_engine(engine, dev_priv, id)
Chris Wilson67d97da2016-07-04 08:08:31 +01002892 i915_gem_batch_pool_fini(&engine->batch_pool);
Zou Nan hai852835f2010-05-21 09:08:56 +08002893
Chris Wilson67d97da2016-07-04 08:08:31 +01002894 GEM_BUG_ON(!dev_priv->gt.awake);
2895 dev_priv->gt.awake = false;
2896 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01002897
Chris Wilson67d97da2016-07-04 08:08:31 +01002898 if (INTEL_GEN(dev_priv) >= 6)
2899 gen6_rps_idle(dev_priv);
2900 intel_runtime_pm_put(dev_priv);
2901out_unlock:
2902 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01002903
Chris Wilson67d97da2016-07-04 08:08:31 +01002904out_rearm:
2905 if (rearm_hangcheck) {
2906 GEM_BUG_ON(!dev_priv->gt.awake);
2907 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01002908 }
Eric Anholt673a3942008-07-30 12:06:12 -07002909}
2910
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002911void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
2912{
2913 struct drm_i915_gem_object *obj = to_intel_bo(gem);
2914 struct drm_i915_file_private *fpriv = file->driver_priv;
2915 struct i915_vma *vma, *vn;
2916
2917 mutex_lock(&obj->base.dev->struct_mutex);
2918 list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link)
2919 if (vma->vm->file == fpriv)
2920 i915_vma_close(vma);
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01002921
2922 if (i915_gem_object_is_active(obj) &&
2923 !i915_gem_object_has_active_reference(obj)) {
2924 i915_gem_object_set_active_reference(obj);
2925 i915_gem_object_get(obj);
2926 }
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002927 mutex_unlock(&obj->base.dev->struct_mutex);
2928}
2929
Chris Wilsone95433c2016-10-28 13:58:27 +01002930static unsigned long to_wait_timeout(s64 timeout_ns)
2931{
2932 if (timeout_ns < 0)
2933 return MAX_SCHEDULE_TIMEOUT;
2934
2935 if (timeout_ns == 0)
2936 return 0;
2937
2938 return nsecs_to_jiffies_timeout(timeout_ns);
2939}
2940
Ben Widawsky5816d642012-04-11 11:18:19 -07002941/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002942 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002943 * @dev: drm device pointer
2944 * @data: ioctl data blob
2945 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002946 *
2947 * Returns 0 if successful, else an error is returned with the remaining time in
2948 * the timeout parameter.
2949 * -ETIME: object is still busy after timeout
2950 * -ERESTARTSYS: signal interrupted the wait
2951 * -ENONENT: object doesn't exist
2952 * Also possible, but rare:
2953 * -EAGAIN: GPU wedged
2954 * -ENOMEM: damn
2955 * -ENODEV: Internal IRQ fail
2956 * -E?: The add request failed
2957 *
2958 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2959 * non-zero timeout parameter the wait ioctl will wait for the given number of
2960 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2961 * without holding struct_mutex the object may become re-busied before this
2962 * function completes. A similar but shorter * race condition exists in the busy
2963 * ioctl
2964 */
2965int
2966i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2967{
2968 struct drm_i915_gem_wait *args = data;
2969 struct drm_i915_gem_object *obj;
Chris Wilsone95433c2016-10-28 13:58:27 +01002970 ktime_t start;
2971 long ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002972
Daniel Vetter11b5d512014-09-29 15:31:26 +02002973 if (args->flags != 0)
2974 return -EINVAL;
2975
Chris Wilson03ac0642016-07-20 13:31:51 +01002976 obj = i915_gem_object_lookup(file, args->bo_handle);
Chris Wilson033d5492016-08-05 10:14:17 +01002977 if (!obj)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002978 return -ENOENT;
Chris Wilson033d5492016-08-05 10:14:17 +01002979
Chris Wilsone95433c2016-10-28 13:58:27 +01002980 start = ktime_get();
2981
2982 ret = i915_gem_object_wait(obj,
2983 I915_WAIT_INTERRUPTIBLE | I915_WAIT_ALL,
2984 to_wait_timeout(args->timeout_ns),
2985 to_rps_client(file));
2986
2987 if (args->timeout_ns > 0) {
2988 args->timeout_ns -= ktime_to_ns(ktime_sub(ktime_get(), start));
2989 if (args->timeout_ns < 0)
2990 args->timeout_ns = 0;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002991 }
2992
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002993 i915_gem_object_put(obj);
John Harrisonff865882014-11-24 18:49:28 +00002994 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002995}
2996
Chris Wilson73cb9702016-10-28 13:58:46 +01002997static int wait_for_timeline(struct i915_gem_timeline *tl, unsigned int flags)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002998{
Chris Wilson73cb9702016-10-28 13:58:46 +01002999 int ret, i;
3000
3001 for (i = 0; i < ARRAY_SIZE(tl->engine); i++) {
3002 ret = i915_gem_active_wait(&tl->engine[i].last_request, flags);
3003 if (ret)
3004 return ret;
3005 }
3006
3007 return 0;
3008}
3009
3010int i915_gem_wait_for_idle(struct drm_i915_private *i915, unsigned int flags)
3011{
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003012 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003013
Chris Wilson9caa34a2016-11-11 14:58:08 +00003014 if (flags & I915_WAIT_LOCKED) {
3015 struct i915_gem_timeline *tl;
3016
3017 lockdep_assert_held(&i915->drm.struct_mutex);
3018
3019 list_for_each_entry(tl, &i915->gt.timelines, link) {
3020 ret = wait_for_timeline(tl, flags);
3021 if (ret)
3022 return ret;
3023 }
3024 } else {
3025 ret = wait_for_timeline(&i915->gt.global_timeline, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003026 if (ret)
3027 return ret;
3028 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003029
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003030 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003031}
3032
Chris Wilsond0da48c2016-11-06 12:59:59 +00003033void i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3034 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003035{
Eric Anholt673a3942008-07-30 12:06:12 -07003036 /* If we don't have a page list set up, then we're not pinned
3037 * to GPU, and we can ignore the cache flush because it'll happen
3038 * again at bind time.
3039 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003040 if (!obj->mm.pages)
Chris Wilsond0da48c2016-11-06 12:59:59 +00003041 return;
Eric Anholt673a3942008-07-30 12:06:12 -07003042
Imre Deak769ce462013-02-13 21:56:05 +02003043 /*
3044 * Stolen memory is always coherent with the GPU as it is explicitly
3045 * marked as wc by the system, or the system is cache-coherent.
3046 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003047 if (obj->stolen || obj->phys_handle)
Chris Wilsond0da48c2016-11-06 12:59:59 +00003048 return;
Imre Deak769ce462013-02-13 21:56:05 +02003049
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003050 /* If the GPU is snooping the contents of the CPU cache,
3051 * we do not need to manually clear the CPU cache lines. However,
3052 * the caches are only snooped when the render cache is
3053 * flushed/invalidated. As we always have to emit invalidations
3054 * and flushes when moving into and out of the RENDER domain, correct
3055 * snooping behaviour occurs naturally as the result of our domain
3056 * tracking.
3057 */
Chris Wilson0f719792015-01-13 13:32:52 +00003058 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3059 obj->cache_dirty = true;
Chris Wilsond0da48c2016-11-06 12:59:59 +00003060 return;
Chris Wilson0f719792015-01-13 13:32:52 +00003061 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003062
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003063 trace_i915_gem_object_clflush(obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003064 drm_clflush_sg(obj->mm.pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003065 obj->cache_dirty = false;
Eric Anholte47c68e2008-11-14 13:35:19 -08003066}
3067
3068/** Flushes the GTT write domain for the object if it's dirty. */
3069static void
Chris Wilson05394f32010-11-08 19:18:58 +00003070i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003071{
Chris Wilson3b5724d2016-08-18 17:16:49 +01003072 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003073
Chris Wilson05394f32010-11-08 19:18:58 +00003074 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003075 return;
3076
Chris Wilson63256ec2011-01-04 18:42:07 +00003077 /* No actual flushing is required for the GTT write domain. Writes
Chris Wilson3b5724d2016-08-18 17:16:49 +01003078 * to it "immediately" go to main memory as far as we know, so there's
Eric Anholte47c68e2008-11-14 13:35:19 -08003079 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003080 *
3081 * However, we do have to enforce the order so that all writes through
3082 * the GTT land before any writes to the device, such as updates to
3083 * the GATT itself.
Chris Wilson3b5724d2016-08-18 17:16:49 +01003084 *
3085 * We also have to wait a bit for the writes to land from the GTT.
3086 * An uncached read (i.e. mmio) seems to be ideal for the round-trip
3087 * timing. This issue has only been observed when switching quickly
3088 * between GTT writes and CPU reads from inside the kernel on recent hw,
3089 * and it appears to only affect discrete GTT blocks (i.e. on LLC
3090 * system agents we cannot reproduce this behaviour).
Eric Anholte47c68e2008-11-14 13:35:19 -08003091 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003092 wmb();
Chris Wilson3b5724d2016-08-18 17:16:49 +01003093 if (INTEL_GEN(dev_priv) >= 6 && !HAS_LLC(dev_priv))
Akash Goel3b3f1652016-10-13 22:44:48 +05303094 POSTING_READ(RING_ACTHD(dev_priv->engine[RCS]->mmio_base));
Chris Wilson63256ec2011-01-04 18:42:07 +00003095
Chris Wilsond243ad82016-08-18 17:16:44 +01003096 intel_fb_obj_flush(obj, false, write_origin(obj, I915_GEM_DOMAIN_GTT));
Daniel Vetterf99d7062014-06-19 16:01:59 +02003097
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003098 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003099 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003100 obj->base.read_domains,
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003101 I915_GEM_DOMAIN_GTT);
Eric Anholte47c68e2008-11-14 13:35:19 -08003102}
3103
3104/** Flushes the CPU write domain for the object if it's dirty. */
3105static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003106i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003107{
Chris Wilson05394f32010-11-08 19:18:58 +00003108 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003109 return;
3110
Chris Wilsond0da48c2016-11-06 12:59:59 +00003111 i915_gem_clflush_object(obj, obj->pin_display);
Rodrigo Vivide152b62015-07-07 16:28:51 -07003112 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003113
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003114 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003115 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003116 obj->base.read_domains,
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003117 I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08003118}
3119
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003120/**
3121 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003122 * @obj: object to act on
3123 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003124 *
3125 * This function returns when the move is complete, including waiting on
3126 * flushes to occur.
3127 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003128int
Chris Wilson20217462010-11-23 15:26:33 +00003129i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003130{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003131 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003132 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003133
Chris Wilsone95433c2016-10-28 13:58:27 +01003134 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003135
Chris Wilsone95433c2016-10-28 13:58:27 +01003136 ret = i915_gem_object_wait(obj,
3137 I915_WAIT_INTERRUPTIBLE |
3138 I915_WAIT_LOCKED |
3139 (write ? I915_WAIT_ALL : 0),
3140 MAX_SCHEDULE_TIMEOUT,
3141 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003142 if (ret)
3143 return ret;
3144
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003145 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3146 return 0;
3147
Chris Wilson43566de2015-01-02 16:29:29 +05303148 /* Flush and acquire obj->pages so that we are coherent through
3149 * direct access in memory with previous cached writes through
3150 * shmemfs and that our cache domain tracking remains valid.
3151 * For example, if the obj->filp was moved to swap without us
3152 * being notified and releasing the pages, we would mistakenly
3153 * continue to assume that the obj remained out of the CPU cached
3154 * domain.
3155 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003156 ret = i915_gem_object_pin_pages(obj);
Chris Wilson43566de2015-01-02 16:29:29 +05303157 if (ret)
3158 return ret;
3159
Daniel Vettere62b59e2015-01-21 14:53:48 +01003160 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003161
Chris Wilsond0a57782012-10-09 19:24:37 +01003162 /* Serialise direct access to this object with the barriers for
3163 * coherent writes from the GPU, by effectively invalidating the
3164 * GTT domain upon first access.
3165 */
3166 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3167 mb();
3168
Chris Wilson05394f32010-11-08 19:18:58 +00003169 old_write_domain = obj->base.write_domain;
3170 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003171
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003172 /* It should now be out of any other write domains, and we can update
3173 * the domain values for our changes.
3174 */
Chris Wilson40e62d52016-10-28 13:58:41 +01003175 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
Chris Wilson05394f32010-11-08 19:18:58 +00003176 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003177 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003178 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3179 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003180 obj->mm.dirty = true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003181 }
3182
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003183 trace_i915_gem_object_change_domain(obj,
3184 old_read_domains,
3185 old_write_domain);
3186
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003187 i915_gem_object_unpin_pages(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003188 return 0;
3189}
3190
Chris Wilsonef55f922015-10-09 14:11:27 +01003191/**
3192 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003193 * @obj: object to act on
3194 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003195 *
3196 * After this function returns, the object will be in the new cache-level
3197 * across all GTT and the contents of the backing storage will be coherent,
3198 * with respect to the new cache-level. In order to keep the backing storage
3199 * coherent for all users, we only allow a single cache level to be set
3200 * globally on the object and prevent it from being changed whilst the
3201 * hardware is reading from the object. That is if the object is currently
3202 * on the scanout it will be set to uncached (or equivalent display
3203 * cache coherency) and all non-MOCS GPU access will also be uncached so
3204 * that all direct access to the scanout remains coherent.
3205 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003206int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3207 enum i915_cache_level cache_level)
3208{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003209 struct i915_vma *vma;
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003210 int ret;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003211
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003212 lockdep_assert_held(&obj->base.dev->struct_mutex);
3213
Chris Wilsone4ffd172011-04-04 09:44:39 +01003214 if (obj->cache_level == cache_level)
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003215 return 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003216
Chris Wilsonef55f922015-10-09 14:11:27 +01003217 /* Inspect the list of currently bound VMA and unbind any that would
3218 * be invalid given the new cache-level. This is principally to
3219 * catch the issue of the CS prefetch crossing page boundaries and
3220 * reading an invalid PTE on older architectures.
3221 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003222restart:
3223 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003224 if (!drm_mm_node_allocated(&vma->node))
3225 continue;
3226
Chris Wilson20dfbde2016-08-04 16:32:30 +01003227 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003228 DRM_DEBUG("can not change the cache level of pinned objects\n");
3229 return -EBUSY;
3230 }
3231
Chris Wilsonaa653a62016-08-04 07:52:27 +01003232 if (i915_gem_valid_gtt_space(vma, cache_level))
3233 continue;
3234
3235 ret = i915_vma_unbind(vma);
3236 if (ret)
3237 return ret;
3238
3239 /* As unbinding may affect other elements in the
3240 * obj->vma_list (due to side-effects from retiring
3241 * an active vma), play safe and restart the iterator.
3242 */
3243 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003244 }
3245
Chris Wilsonef55f922015-10-09 14:11:27 +01003246 /* We can reuse the existing drm_mm nodes but need to change the
3247 * cache-level on the PTE. We could simply unbind them all and
3248 * rebind with the correct cache-level on next use. However since
3249 * we already have a valid slot, dma mapping, pages etc, we may as
3250 * rewrite the PTE in the belief that doing so tramples upon less
3251 * state and so involves less work.
3252 */
Chris Wilson15717de2016-08-04 07:52:26 +01003253 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003254 /* Before we change the PTE, the GPU must not be accessing it.
3255 * If we wait upon the object, we know that all the bound
3256 * VMA are no longer active.
3257 */
Chris Wilsone95433c2016-10-28 13:58:27 +01003258 ret = i915_gem_object_wait(obj,
3259 I915_WAIT_INTERRUPTIBLE |
3260 I915_WAIT_LOCKED |
3261 I915_WAIT_ALL,
3262 MAX_SCHEDULE_TIMEOUT,
3263 NULL);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003264 if (ret)
3265 return ret;
3266
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00003267 if (!HAS_LLC(to_i915(obj->base.dev)) &&
3268 cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003269 /* Access to snoopable pages through the GTT is
3270 * incoherent and on some machines causes a hard
3271 * lockup. Relinquish the CPU mmaping to force
3272 * userspace to refault in the pages and we can
3273 * then double check if the GTT mapping is still
3274 * valid for that pointer access.
3275 */
3276 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003277
Chris Wilsonef55f922015-10-09 14:11:27 +01003278 /* As we no longer need a fence for GTT access,
3279 * we can relinquish it now (and so prevent having
3280 * to steal a fence from someone else on the next
3281 * fence request). Note GPU activity would have
3282 * dropped the fence as all snoopable access is
3283 * supposed to be linear.
3284 */
Chris Wilson49ef5292016-08-18 17:17:00 +01003285 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3286 ret = i915_vma_put_fence(vma);
3287 if (ret)
3288 return ret;
3289 }
Chris Wilsonef55f922015-10-09 14:11:27 +01003290 } else {
3291 /* We either have incoherent backing store and
3292 * so no GTT access or the architecture is fully
3293 * coherent. In such cases, existing GTT mmaps
3294 * ignore the cache bit in the PTE and we can
3295 * rewrite it without confusing the GPU or having
3296 * to force userspace to fault back in its mmaps.
3297 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003298 }
3299
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003300 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003301 if (!drm_mm_node_allocated(&vma->node))
3302 continue;
3303
3304 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3305 if (ret)
3306 return ret;
3307 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003308 }
3309
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003310 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU &&
3311 cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
3312 obj->cache_dirty = true;
3313
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003314 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003315 vma->node.color = cache_level;
3316 obj->cache_level = cache_level;
3317
Chris Wilsone4ffd172011-04-04 09:44:39 +01003318 return 0;
3319}
3320
Ben Widawsky199adf42012-09-21 17:01:20 -07003321int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3322 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003323{
Ben Widawsky199adf42012-09-21 17:01:20 -07003324 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003325 struct drm_i915_gem_object *obj;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003326 int err = 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003327
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003328 rcu_read_lock();
3329 obj = i915_gem_object_lookup_rcu(file, args->handle);
3330 if (!obj) {
3331 err = -ENOENT;
3332 goto out;
3333 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003334
Chris Wilson651d7942013-08-08 14:41:10 +01003335 switch (obj->cache_level) {
3336 case I915_CACHE_LLC:
3337 case I915_CACHE_L3_LLC:
3338 args->caching = I915_CACHING_CACHED;
3339 break;
3340
Chris Wilson4257d3b2013-08-08 14:41:11 +01003341 case I915_CACHE_WT:
3342 args->caching = I915_CACHING_DISPLAY;
3343 break;
3344
Chris Wilson651d7942013-08-08 14:41:10 +01003345 default:
3346 args->caching = I915_CACHING_NONE;
3347 break;
3348 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003349out:
3350 rcu_read_unlock();
3351 return err;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003352}
3353
Ben Widawsky199adf42012-09-21 17:01:20 -07003354int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3355 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003356{
Chris Wilson9c870d02016-10-24 13:42:15 +01003357 struct drm_i915_private *i915 = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003358 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003359 struct drm_i915_gem_object *obj;
3360 enum i915_cache_level level;
3361 int ret;
3362
Ben Widawsky199adf42012-09-21 17:01:20 -07003363 switch (args->caching) {
3364 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003365 level = I915_CACHE_NONE;
3366 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003367 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003368 /*
3369 * Due to a HW issue on BXT A stepping, GPU stores via a
3370 * snooped mapping may leave stale data in a corresponding CPU
3371 * cacheline, whereas normally such cachelines would get
3372 * invalidated.
3373 */
Chris Wilson9c870d02016-10-24 13:42:15 +01003374 if (!HAS_LLC(i915) && !HAS_SNOOP(i915))
Imre Deake5756c12015-08-14 18:43:30 +03003375 return -ENODEV;
3376
Chris Wilsone6994ae2012-07-10 10:27:08 +01003377 level = I915_CACHE_LLC;
3378 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003379 case I915_CACHING_DISPLAY:
Chris Wilson9c870d02016-10-24 13:42:15 +01003380 level = HAS_WT(i915) ? I915_CACHE_WT : I915_CACHE_NONE;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003381 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003382 default:
3383 return -EINVAL;
3384 }
3385
Ben Widawsky3bc29132012-09-26 16:15:20 -07003386 ret = i915_mutex_lock_interruptible(dev);
3387 if (ret)
Chris Wilson9c870d02016-10-24 13:42:15 +01003388 return ret;
Ben Widawsky3bc29132012-09-26 16:15:20 -07003389
Chris Wilson03ac0642016-07-20 13:31:51 +01003390 obj = i915_gem_object_lookup(file, args->handle);
3391 if (!obj) {
Chris Wilsone6994ae2012-07-10 10:27:08 +01003392 ret = -ENOENT;
3393 goto unlock;
3394 }
3395
3396 ret = i915_gem_object_set_cache_level(obj, level);
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003397 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003398unlock:
3399 mutex_unlock(&dev->struct_mutex);
3400 return ret;
3401}
3402
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003403/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003404 * Prepare buffer for display plane (scanout, cursors, etc).
3405 * Can be called from an uninterruptible phase (modesetting) and allows
3406 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003407 */
Chris Wilson058d88c2016-08-15 10:49:06 +01003408struct i915_vma *
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003409i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3410 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003411 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003412{
Chris Wilson058d88c2016-08-15 10:49:06 +01003413 struct i915_vma *vma;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003414 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003415 int ret;
3416
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003417 lockdep_assert_held(&obj->base.dev->struct_mutex);
3418
Chris Wilsoncc98b412013-08-09 12:25:09 +01003419 /* Mark the pin_display early so that we account for the
3420 * display coherency whilst setting up the cache domains.
3421 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003422 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003423
Eric Anholta7ef0642011-03-29 16:59:54 -07003424 /* The display engine is not coherent with the LLC cache on gen6. As
3425 * a result, we make sure that the pinning that is about to occur is
3426 * done with uncached PTEs. This is lowest common denominator for all
3427 * chipsets.
3428 *
3429 * However for gen6+, we could do better by using the GFDT bit instead
3430 * of uncaching, which would allow us to flush all the LLC-cached data
3431 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3432 */
Chris Wilson651d7942013-08-08 14:41:10 +01003433 ret = i915_gem_object_set_cache_level(obj,
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003434 HAS_WT(to_i915(obj->base.dev)) ?
3435 I915_CACHE_WT : I915_CACHE_NONE);
Chris Wilson058d88c2016-08-15 10:49:06 +01003436 if (ret) {
3437 vma = ERR_PTR(ret);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003438 goto err_unpin_display;
Chris Wilson058d88c2016-08-15 10:49:06 +01003439 }
Eric Anholta7ef0642011-03-29 16:59:54 -07003440
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003441 /* As the user may map the buffer once pinned in the display plane
3442 * (e.g. libkms for the bootup splash), we have to ensure that we
Chris Wilson2efb8132016-08-18 17:17:06 +01003443 * always use map_and_fenceable for all scanout buffers. However,
3444 * it may simply be too big to fit into mappable, in which case
3445 * put it anyway and hope that userspace can cope (but always first
3446 * try to preserve the existing ABI).
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003447 */
Chris Wilson2efb8132016-08-18 17:17:06 +01003448 vma = ERR_PTR(-ENOSPC);
3449 if (view->type == I915_GGTT_VIEW_NORMAL)
3450 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
3451 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson767a2222016-11-07 11:01:28 +00003452 if (IS_ERR(vma)) {
3453 struct drm_i915_private *i915 = to_i915(obj->base.dev);
3454 unsigned int flags;
3455
3456 /* Valleyview is definitely limited to scanning out the first
3457 * 512MiB. Lets presume this behaviour was inherited from the
3458 * g4x display engine and that all earlier gen are similarly
3459 * limited. Testing suggests that it is a little more
3460 * complicated than this. For example, Cherryview appears quite
3461 * happy to scanout from anywhere within its global aperture.
3462 */
3463 flags = 0;
3464 if (HAS_GMCH_DISPLAY(i915))
3465 flags = PIN_MAPPABLE;
3466 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, flags);
3467 }
Chris Wilson058d88c2016-08-15 10:49:06 +01003468 if (IS_ERR(vma))
Chris Wilsoncc98b412013-08-09 12:25:09 +01003469 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003470
Chris Wilsond8923dc2016-08-18 17:17:07 +01003471 vma->display_alignment = max_t(u64, vma->display_alignment, alignment);
3472
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003473 /* Treat this as an end-of-frame, like intel_user_framebuffer_dirty() */
3474 if (obj->cache_dirty) {
3475 i915_gem_clflush_object(obj, true);
3476 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
3477 }
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003478
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003479 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003480 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003481
3482 /* It should now be out of any other write domains, and we can update
3483 * the domain values for our changes.
3484 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003485 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003486 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003487
3488 trace_i915_gem_object_change_domain(obj,
3489 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003490 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003491
Chris Wilson058d88c2016-08-15 10:49:06 +01003492 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003493
3494err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003495 obj->pin_display--;
Chris Wilson058d88c2016-08-15 10:49:06 +01003496 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003497}
3498
3499void
Chris Wilson058d88c2016-08-15 10:49:06 +01003500i915_gem_object_unpin_from_display_plane(struct i915_vma *vma)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003501{
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003502 lockdep_assert_held(&vma->vm->dev->struct_mutex);
3503
Chris Wilson058d88c2016-08-15 10:49:06 +01003504 if (WARN_ON(vma->obj->pin_display == 0))
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003505 return;
3506
Chris Wilsond8923dc2016-08-18 17:17:07 +01003507 if (--vma->obj->pin_display == 0)
3508 vma->display_alignment = 0;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003509
Chris Wilson383d5822016-08-18 17:17:08 +01003510 /* Bump the LRU to try and avoid premature eviction whilst flipping */
3511 if (!i915_vma_is_active(vma))
3512 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
3513
Chris Wilson058d88c2016-08-15 10:49:06 +01003514 i915_vma_unpin(vma);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003515}
3516
Eric Anholte47c68e2008-11-14 13:35:19 -08003517/**
3518 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003519 * @obj: object to act on
3520 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003521 *
3522 * This function returns when the move is complete, including waiting on
3523 * flushes to occur.
3524 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003525int
Chris Wilson919926a2010-11-12 13:42:53 +00003526i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003527{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003528 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003529 int ret;
3530
Chris Wilsone95433c2016-10-28 13:58:27 +01003531 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003532
Chris Wilsone95433c2016-10-28 13:58:27 +01003533 ret = i915_gem_object_wait(obj,
3534 I915_WAIT_INTERRUPTIBLE |
3535 I915_WAIT_LOCKED |
3536 (write ? I915_WAIT_ALL : 0),
3537 MAX_SCHEDULE_TIMEOUT,
3538 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003539 if (ret)
3540 return ret;
3541
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003542 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3543 return 0;
3544
Eric Anholte47c68e2008-11-14 13:35:19 -08003545 i915_gem_object_flush_gtt_write_domain(obj);
3546
Chris Wilson05394f32010-11-08 19:18:58 +00003547 old_write_domain = obj->base.write_domain;
3548 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003549
Eric Anholte47c68e2008-11-14 13:35:19 -08003550 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003551 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003552 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003553
Chris Wilson05394f32010-11-08 19:18:58 +00003554 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003555 }
3556
3557 /* It should now be out of any other write domains, and we can update
3558 * the domain values for our changes.
3559 */
Chris Wilson40e62d52016-10-28 13:58:41 +01003560 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003561
3562 /* If we're writing through the CPU, then the GPU read domains will
3563 * need to be invalidated at next use.
3564 */
3565 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003566 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3567 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003568 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003569
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003570 trace_i915_gem_object_change_domain(obj,
3571 old_read_domains,
3572 old_write_domain);
3573
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003574 return 0;
3575}
3576
Eric Anholt673a3942008-07-30 12:06:12 -07003577/* Throttle our rendering by waiting until the ring has completed our requests
3578 * emitted over 20 msec ago.
3579 *
Eric Anholtb9624422009-06-03 07:27:35 +00003580 * Note that if we were to use the current jiffies each time around the loop,
3581 * we wouldn't escape the function with any frames outstanding if the time to
3582 * render a frame was over 20ms.
3583 *
Eric Anholt673a3942008-07-30 12:06:12 -07003584 * This should get us reasonable parallelism between CPU and GPU but also
3585 * relatively low latency when blocking on a particular request to finish.
3586 */
3587static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003588i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003589{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003590 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003591 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003592 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003593 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsone95433c2016-10-28 13:58:27 +01003594 long ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003595
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003596 /* ABI: return -EIO if already wedged */
3597 if (i915_terminally_wedged(&dev_priv->gpu_error))
3598 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003599
Chris Wilson1c255952010-09-26 11:03:27 +01003600 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003601 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003602 if (time_after_eq(request->emitted_jiffies, recent_enough))
3603 break;
3604
John Harrisonfcfa423c2015-05-29 17:44:12 +01003605 /*
3606 * Note that the request might not have been submitted yet.
3607 * In which case emitted_jiffies will be zero.
3608 */
3609 if (!request->emitted_jiffies)
3610 continue;
3611
John Harrison54fb2412014-11-24 18:49:27 +00003612 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003613 }
John Harrisonff865882014-11-24 18:49:28 +00003614 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003615 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003616 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003617
John Harrison54fb2412014-11-24 18:49:27 +00003618 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003619 return 0;
3620
Chris Wilsone95433c2016-10-28 13:58:27 +01003621 ret = i915_wait_request(target,
3622 I915_WAIT_INTERRUPTIBLE,
3623 MAX_SCHEDULE_TIMEOUT);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003624 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003625
Chris Wilsone95433c2016-10-28 13:58:27 +01003626 return ret < 0 ? ret : 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003627}
3628
Chris Wilson058d88c2016-08-15 10:49:06 +01003629struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003630i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3631 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003632 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003633 u64 alignment,
3634 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003635{
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003636 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3637 struct i915_address_space *vm = &dev_priv->ggtt.base;
Chris Wilson59bfa122016-08-04 16:32:31 +01003638 struct i915_vma *vma;
3639 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003640
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003641 lockdep_assert_held(&obj->base.dev->struct_mutex);
3642
Chris Wilson058d88c2016-08-15 10:49:06 +01003643 vma = i915_gem_obj_lookup_or_create_vma(obj, vm, view);
Chris Wilson59bfa122016-08-04 16:32:31 +01003644 if (IS_ERR(vma))
Chris Wilson058d88c2016-08-15 10:49:06 +01003645 return vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01003646
3647 if (i915_vma_misplaced(vma, size, alignment, flags)) {
3648 if (flags & PIN_NONBLOCK &&
3649 (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01003650 return ERR_PTR(-ENOSPC);
Chris Wilson59bfa122016-08-04 16:32:31 +01003651
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003652 if (flags & PIN_MAPPABLE) {
3653 u32 fence_size;
3654
3655 fence_size = i915_gem_get_ggtt_size(dev_priv, vma->size,
3656 i915_gem_object_get_tiling(obj));
3657 /* If the required space is larger than the available
3658 * aperture, we will not able to find a slot for the
3659 * object and unbinding the object now will be in
3660 * vain. Worse, doing so may cause us to ping-pong
3661 * the object in and out of the Global GTT and
3662 * waste a lot of cycles under the mutex.
3663 */
3664 if (fence_size > dev_priv->ggtt.mappable_end)
3665 return ERR_PTR(-E2BIG);
3666
3667 /* If NONBLOCK is set the caller is optimistically
3668 * trying to cache the full object within the mappable
3669 * aperture, and *must* have a fallback in place for
3670 * situations where we cannot bind the object. We
3671 * can be a little more lax here and use the fallback
3672 * more often to avoid costly migrations of ourselves
3673 * and other objects within the aperture.
3674 *
3675 * Half-the-aperture is used as a simple heuristic.
3676 * More interesting would to do search for a free
3677 * block prior to making the commitment to unbind.
3678 * That caters for the self-harm case, and with a
3679 * little more heuristics (e.g. NOFAULT, NOEVICT)
3680 * we could try to minimise harm to others.
3681 */
3682 if (flags & PIN_NONBLOCK &&
3683 fence_size > dev_priv->ggtt.mappable_end / 2)
3684 return ERR_PTR(-ENOSPC);
3685 }
3686
Chris Wilson59bfa122016-08-04 16:32:31 +01003687 WARN(i915_vma_is_pinned(vma),
3688 "bo is already pinned in ggtt with incorrect alignment:"
Chris Wilson05a20d02016-08-18 17:16:55 +01003689 " offset=%08x, req.alignment=%llx,"
3690 " req.map_and_fenceable=%d, vma->map_and_fenceable=%d\n",
3691 i915_ggtt_offset(vma), alignment,
Chris Wilson59bfa122016-08-04 16:32:31 +01003692 !!(flags & PIN_MAPPABLE),
Chris Wilson05a20d02016-08-18 17:16:55 +01003693 i915_vma_is_map_and_fenceable(vma));
Chris Wilson59bfa122016-08-04 16:32:31 +01003694 ret = i915_vma_unbind(vma);
3695 if (ret)
Chris Wilson058d88c2016-08-15 10:49:06 +01003696 return ERR_PTR(ret);
Chris Wilson59bfa122016-08-04 16:32:31 +01003697 }
3698
Chris Wilson058d88c2016-08-15 10:49:06 +01003699 ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
3700 if (ret)
3701 return ERR_PTR(ret);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003702
Chris Wilson058d88c2016-08-15 10:49:06 +01003703 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003704}
3705
Chris Wilsonedf6b762016-08-09 09:23:33 +01003706static __always_inline unsigned int __busy_read_flag(unsigned int id)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003707{
3708 /* Note that we could alias engines in the execbuf API, but
3709 * that would be very unwise as it prevents userspace from
3710 * fine control over engine selection. Ahem.
3711 *
3712 * This should be something like EXEC_MAX_ENGINE instead of
3713 * I915_NUM_ENGINES.
3714 */
3715 BUILD_BUG_ON(I915_NUM_ENGINES > 16);
3716 return 0x10000 << id;
3717}
3718
3719static __always_inline unsigned int __busy_write_id(unsigned int id)
3720{
Chris Wilson70cb4722016-08-09 18:08:25 +01003721 /* The uABI guarantees an active writer is also amongst the read
3722 * engines. This would be true if we accessed the activity tracking
3723 * under the lock, but as we perform the lookup of the object and
3724 * its activity locklessly we can not guarantee that the last_write
3725 * being active implies that we have set the same engine flag from
3726 * last_read - hence we always set both read and write busy for
3727 * last_write.
3728 */
3729 return id | __busy_read_flag(id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003730}
3731
Chris Wilsonedf6b762016-08-09 09:23:33 +01003732static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01003733__busy_set_if_active(const struct dma_fence *fence,
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003734 unsigned int (*flag)(unsigned int id))
3735{
Chris Wilsond07f0e52016-10-28 13:58:44 +01003736 struct drm_i915_gem_request *rq;
Chris Wilson12555012016-08-16 09:50:40 +01003737
Chris Wilsond07f0e52016-10-28 13:58:44 +01003738 /* We have to check the current hw status of the fence as the uABI
3739 * guarantees forward progress. We could rely on the idle worker
3740 * to eventually flush us, but to minimise latency just ask the
3741 * hardware.
3742 *
3743 * Note we only report on the status of native fences.
3744 */
3745 if (!dma_fence_is_i915(fence))
Chris Wilson12555012016-08-16 09:50:40 +01003746 return 0;
3747
Chris Wilsond07f0e52016-10-28 13:58:44 +01003748 /* opencode to_request() in order to avoid const warnings */
3749 rq = container_of(fence, struct drm_i915_gem_request, fence);
3750 if (i915_gem_request_completed(rq))
3751 return 0;
3752
3753 return flag(rq->engine->exec_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003754}
3755
Chris Wilsonedf6b762016-08-09 09:23:33 +01003756static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01003757busy_check_reader(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003758{
Chris Wilsond07f0e52016-10-28 13:58:44 +01003759 return __busy_set_if_active(fence, __busy_read_flag);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003760}
3761
Chris Wilsonedf6b762016-08-09 09:23:33 +01003762static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01003763busy_check_writer(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003764{
Chris Wilsond07f0e52016-10-28 13:58:44 +01003765 if (!fence)
3766 return 0;
3767
3768 return __busy_set_if_active(fence, __busy_write_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003769}
3770
Eric Anholt673a3942008-07-30 12:06:12 -07003771int
Eric Anholt673a3942008-07-30 12:06:12 -07003772i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003773 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003774{
3775 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003776 struct drm_i915_gem_object *obj;
Chris Wilsond07f0e52016-10-28 13:58:44 +01003777 struct reservation_object_list *list;
3778 unsigned int seq;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003779 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07003780
Chris Wilsond07f0e52016-10-28 13:58:44 +01003781 err = -ENOENT;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003782 rcu_read_lock();
3783 obj = i915_gem_object_lookup_rcu(file, args->handle);
Chris Wilsond07f0e52016-10-28 13:58:44 +01003784 if (!obj)
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003785 goto out;
Chris Wilsond07f0e52016-10-28 13:58:44 +01003786
3787 /* A discrepancy here is that we do not report the status of
3788 * non-i915 fences, i.e. even though we may report the object as idle,
3789 * a call to set-domain may still stall waiting for foreign rendering.
3790 * This also means that wait-ioctl may report an object as busy,
3791 * where busy-ioctl considers it idle.
3792 *
3793 * We trade the ability to warn of foreign fences to report on which
3794 * i915 engines are active for the object.
3795 *
3796 * Alternatively, we can trade that extra information on read/write
3797 * activity with
3798 * args->busy =
3799 * !reservation_object_test_signaled_rcu(obj->resv, true);
3800 * to report the overall busyness. This is what the wait-ioctl does.
3801 *
3802 */
3803retry:
3804 seq = raw_read_seqcount(&obj->resv->seq);
3805
3806 /* Translate the exclusive fence to the READ *and* WRITE engine */
3807 args->busy = busy_check_writer(rcu_dereference(obj->resv->fence_excl));
3808
3809 /* Translate shared fences to READ set of engines */
3810 list = rcu_dereference(obj->resv->fence);
3811 if (list) {
3812 unsigned int shared_count = list->shared_count, i;
3813
3814 for (i = 0; i < shared_count; ++i) {
3815 struct dma_fence *fence =
3816 rcu_dereference(list->shared[i]);
3817
3818 args->busy |= busy_check_reader(fence);
3819 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003820 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003821
Chris Wilsond07f0e52016-10-28 13:58:44 +01003822 if (args->busy && read_seqcount_retry(&obj->resv->seq, seq))
3823 goto retry;
Chris Wilson426960b2016-01-15 16:51:46 +00003824
Chris Wilsond07f0e52016-10-28 13:58:44 +01003825 err = 0;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003826out:
3827 rcu_read_unlock();
3828 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07003829}
3830
3831int
3832i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3833 struct drm_file *file_priv)
3834{
Akshay Joshi0206e352011-08-16 15:34:10 -04003835 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003836}
3837
Chris Wilson3ef94da2009-09-14 16:50:29 +01003838int
3839i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3840 struct drm_file *file_priv)
3841{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003842 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003843 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003844 struct drm_i915_gem_object *obj;
Chris Wilson1233e2d2016-10-28 13:58:37 +01003845 int err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003846
3847 switch (args->madv) {
3848 case I915_MADV_DONTNEED:
3849 case I915_MADV_WILLNEED:
3850 break;
3851 default:
3852 return -EINVAL;
3853 }
3854
Chris Wilson03ac0642016-07-20 13:31:51 +01003855 obj = i915_gem_object_lookup(file_priv, args->handle);
Chris Wilson1233e2d2016-10-28 13:58:37 +01003856 if (!obj)
3857 return -ENOENT;
3858
3859 err = mutex_lock_interruptible(&obj->mm.lock);
3860 if (err)
3861 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003862
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003863 if (obj->mm.pages &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003864 i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01003865 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
Chris Wilsonbc0629a2016-11-01 10:03:17 +00003866 if (obj->mm.madv == I915_MADV_WILLNEED) {
3867 GEM_BUG_ON(!obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003868 __i915_gem_object_unpin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00003869 obj->mm.quirked = false;
3870 }
3871 if (args->madv == I915_MADV_WILLNEED) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00003872 GEM_BUG_ON(obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003873 __i915_gem_object_pin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00003874 obj->mm.quirked = true;
3875 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01003876 }
3877
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003878 if (obj->mm.madv != __I915_MADV_PURGED)
3879 obj->mm.madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003880
Chris Wilson6c085a72012-08-20 11:40:46 +02003881 /* if the object is no longer attached, discard its backing storage */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003882 if (obj->mm.madv == I915_MADV_DONTNEED && !obj->mm.pages)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003883 i915_gem_object_truncate(obj);
3884
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003885 args->retained = obj->mm.madv != __I915_MADV_PURGED;
Chris Wilson1233e2d2016-10-28 13:58:37 +01003886 mutex_unlock(&obj->mm.lock);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003887
Chris Wilson1233e2d2016-10-28 13:58:37 +01003888out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003889 i915_gem_object_put(obj);
Chris Wilson1233e2d2016-10-28 13:58:37 +01003890 return err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003891}
3892
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00003893static void
3894frontbuffer_retire(struct i915_gem_active *active,
3895 struct drm_i915_gem_request *request)
3896{
3897 struct drm_i915_gem_object *obj =
3898 container_of(active, typeof(*obj), frontbuffer_write);
3899
3900 intel_fb_obj_flush(obj, true, ORIGIN_CS);
3901}
3902
Chris Wilson37e680a2012-06-07 15:38:42 +01003903void i915_gem_object_init(struct drm_i915_gem_object *obj,
3904 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003905{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003906 mutex_init(&obj->mm.lock);
3907
Joonas Lahtinen56cea322016-11-02 12:16:04 +02003908 INIT_LIST_HEAD(&obj->global_link);
Chris Wilson275f0392016-10-24 13:42:14 +01003909 INIT_LIST_HEAD(&obj->userfault_link);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02003910 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07003911 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01003912 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003913
Chris Wilson37e680a2012-06-07 15:38:42 +01003914 obj->ops = ops;
3915
Chris Wilsond07f0e52016-10-28 13:58:44 +01003916 reservation_object_init(&obj->__builtin_resv);
3917 obj->resv = &obj->__builtin_resv;
3918
Chris Wilson50349242016-08-18 17:17:04 +01003919 obj->frontbuffer_ggtt_origin = ORIGIN_GTT;
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00003920 init_request_active(&obj->frontbuffer_write, frontbuffer_retire);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003921
3922 obj->mm.madv = I915_MADV_WILLNEED;
3923 INIT_RADIX_TREE(&obj->mm.get_page.radix, GFP_KERNEL | __GFP_NOWARN);
3924 mutex_init(&obj->mm.get_page.lock);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003925
Dave Gordonf19ec8c2016-07-04 11:34:37 +01003926 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003927}
3928
Chris Wilson37e680a2012-06-07 15:38:42 +01003929static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Tvrtko Ursulin3599a912016-11-01 14:44:10 +00003930 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE |
3931 I915_GEM_OBJECT_IS_SHRINKABLE,
Chris Wilson37e680a2012-06-07 15:38:42 +01003932 .get_pages = i915_gem_object_get_pages_gtt,
3933 .put_pages = i915_gem_object_put_pages_gtt,
3934};
3935
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01003936/* Note we don't consider signbits :| */
3937#define overflows_type(x, T) \
3938 (sizeof(x) > sizeof(T) && (x) >> (sizeof(T) * BITS_PER_BYTE))
3939
3940struct drm_i915_gem_object *
3941i915_gem_object_create(struct drm_device *dev, u64 size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003942{
Ville Syrjäläa26e5232016-10-31 22:37:19 +02003943 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00003944 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003945 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01003946 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01003947 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00003948
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01003949 /* There is a prevalence of the assumption that we fit the object's
3950 * page count inside a 32bit _signed_ variable. Let's document this and
3951 * catch if we ever need to fix it. In the meantime, if you do spot
3952 * such a local variable, please consider fixing!
3953 */
3954 if (WARN_ON(size >> PAGE_SHIFT > INT_MAX))
3955 return ERR_PTR(-E2BIG);
3956
3957 if (overflows_type(size, obj->base.size))
3958 return ERR_PTR(-E2BIG);
3959
Chris Wilson42dcedd2012-11-15 11:32:30 +00003960 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00003961 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01003962 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00003963
Chris Wilsonfe3db792016-04-25 13:32:13 +01003964 ret = drm_gem_object_init(dev, &obj->base, size);
3965 if (ret)
3966 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00003967
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003968 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
Ville Syrjäläa26e5232016-10-31 22:37:19 +02003969 if (IS_CRESTLINE(dev_priv) || IS_BROADWATER(dev_priv)) {
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003970 /* 965gm cannot relocate objects above 4GiB. */
3971 mask &= ~__GFP_HIGHMEM;
3972 mask |= __GFP_DMA32;
3973 }
3974
Al Viro93c76a32015-12-04 23:45:44 -05003975 mapping = obj->base.filp->f_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003976 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07003977
Chris Wilson37e680a2012-06-07 15:38:42 +01003978 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01003979
Daniel Vetterc397b902010-04-09 19:05:07 +00003980 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3981 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3982
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00003983 if (HAS_LLC(dev_priv)) {
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003984 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003985 * cache) for about a 10% performance improvement
3986 * compared to uncached. Graphics requests other than
3987 * display scanout are coherent with the CPU in
3988 * accessing this cache. This means in this mode we
3989 * don't need to clflush on the CPU side, and on the
3990 * GPU side we only need to flush internal caches to
3991 * get data visible to the CPU.
3992 *
3993 * However, we maintain the display planes as UC, and so
3994 * need to rebind when first used as such.
3995 */
3996 obj->cache_level = I915_CACHE_LLC;
3997 } else
3998 obj->cache_level = I915_CACHE_NONE;
3999
Daniel Vetterd861e332013-07-24 23:25:03 +02004000 trace_i915_gem_object_create(obj);
4001
Chris Wilson05394f32010-11-08 19:18:58 +00004002 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004003
4004fail:
4005 i915_gem_object_free(obj);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004006 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004007}
4008
Chris Wilson340fbd82014-05-22 09:16:52 +01004009static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4010{
4011 /* If we are the last user of the backing storage (be it shmemfs
4012 * pages or stolen etc), we know that the pages are going to be
4013 * immediately released. In this case, we can then skip copying
4014 * back the contents from the GPU.
4015 */
4016
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004017 if (obj->mm.madv != I915_MADV_WILLNEED)
Chris Wilson340fbd82014-05-22 09:16:52 +01004018 return false;
4019
4020 if (obj->base.filp == NULL)
4021 return true;
4022
4023 /* At first glance, this looks racy, but then again so would be
4024 * userspace racing mmap against close. However, the first external
4025 * reference to the filp can only be obtained through the
4026 * i915_gem_mmap_ioctl() which safeguards us against the user
4027 * acquiring such a reference whilst we are in the middle of
4028 * freeing the object.
4029 */
4030 return atomic_long_read(&obj->base.filp->f_count) == 1;
4031}
4032
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004033static void __i915_gem_free_objects(struct drm_i915_private *i915,
4034 struct llist_node *freed)
Chris Wilsonbe726152010-07-23 23:18:50 +01004035{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004036 struct drm_i915_gem_object *obj, *on;
Chris Wilsonbe726152010-07-23 23:18:50 +01004037
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004038 mutex_lock(&i915->drm.struct_mutex);
4039 intel_runtime_pm_get(i915);
4040 llist_for_each_entry(obj, freed, freed) {
4041 struct i915_vma *vma, *vn;
Paulo Zanonif65c9162013-11-27 18:20:34 -02004042
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004043 trace_i915_gem_object_destroy(obj);
4044
4045 GEM_BUG_ON(i915_gem_object_is_active(obj));
4046 list_for_each_entry_safe(vma, vn,
4047 &obj->vma_list, obj_link) {
4048 GEM_BUG_ON(!i915_vma_is_ggtt(vma));
4049 GEM_BUG_ON(i915_vma_is_active(vma));
4050 vma->flags &= ~I915_VMA_PIN_MASK;
4051 i915_vma_close(vma);
4052 }
Chris Wilsondb6c2b42016-11-01 11:54:00 +00004053 GEM_BUG_ON(!list_empty(&obj->vma_list));
4054 GEM_BUG_ON(!RB_EMPTY_ROOT(&obj->vma_tree));
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004055
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004056 list_del(&obj->global_link);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004057 }
4058 intel_runtime_pm_put(i915);
4059 mutex_unlock(&i915->drm.struct_mutex);
4060
4061 llist_for_each_entry_safe(obj, on, freed, freed) {
4062 GEM_BUG_ON(obj->bind_count);
4063 GEM_BUG_ON(atomic_read(&obj->frontbuffer_bits));
4064
4065 if (obj->ops->release)
4066 obj->ops->release(obj);
4067
4068 if (WARN_ON(i915_gem_object_has_pinned_pages(obj)))
4069 atomic_set(&obj->mm.pages_pin_count, 0);
Chris Wilson548625e2016-11-01 12:11:34 +00004070 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004071 GEM_BUG_ON(obj->mm.pages);
4072
4073 if (obj->base.import_attach)
4074 drm_prime_gem_destroy(&obj->base, NULL);
4075
Chris Wilsond07f0e52016-10-28 13:58:44 +01004076 reservation_object_fini(&obj->__builtin_resv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004077 drm_gem_object_release(&obj->base);
4078 i915_gem_info_remove_obj(i915, obj->base.size);
4079
4080 kfree(obj->bit_17);
4081 i915_gem_object_free(obj);
4082 }
4083}
4084
4085static void i915_gem_flush_free_objects(struct drm_i915_private *i915)
4086{
4087 struct llist_node *freed;
4088
4089 freed = llist_del_all(&i915->mm.free_list);
4090 if (unlikely(freed))
4091 __i915_gem_free_objects(i915, freed);
4092}
4093
4094static void __i915_gem_free_work(struct work_struct *work)
4095{
4096 struct drm_i915_private *i915 =
4097 container_of(work, struct drm_i915_private, mm.free_work);
4098 struct llist_node *freed;
Chris Wilson26e12f82011-03-20 11:20:19 +00004099
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004100 /* All file-owned VMA should have been released by this point through
4101 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4102 * However, the object may also be bound into the global GTT (e.g.
4103 * older GPUs without per-process support, or for direct access through
4104 * the GTT either for the user or for scanout). Those VMA still need to
4105 * unbound now.
4106 */
Chris Wilson1488fc02012-04-24 15:47:31 +01004107
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004108 while ((freed = llist_del_all(&i915->mm.free_list)))
4109 __i915_gem_free_objects(i915, freed);
4110}
4111
4112static void __i915_gem_free_object_rcu(struct rcu_head *head)
4113{
4114 struct drm_i915_gem_object *obj =
4115 container_of(head, typeof(*obj), rcu);
4116 struct drm_i915_private *i915 = to_i915(obj->base.dev);
4117
4118 /* We can't simply use call_rcu() from i915_gem_free_object()
4119 * as we need to block whilst unbinding, and the call_rcu
4120 * task may be called from softirq context. So we take a
4121 * detour through a worker.
4122 */
4123 if (llist_add(&obj->freed, &i915->mm.free_list))
4124 schedule_work(&i915->mm.free_work);
4125}
4126
4127void i915_gem_free_object(struct drm_gem_object *gem_obj)
4128{
4129 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4130
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004131 if (obj->mm.quirked)
4132 __i915_gem_object_unpin_pages(obj);
4133
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004134 if (discard_backing_storage(obj))
4135 obj->mm.madv = I915_MADV_DONTNEED;
Daniel Vettera071fa02014-06-18 23:28:09 +02004136
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004137 /* Before we free the object, make sure any pure RCU-only
4138 * read-side critical sections are complete, e.g.
4139 * i915_gem_busy_ioctl(). For the corresponding synchronized
4140 * lookup see i915_gem_object_lookup_rcu().
4141 */
4142 call_rcu(&obj->rcu, __i915_gem_free_object_rcu);
Chris Wilsonbe726152010-07-23 23:18:50 +01004143}
4144
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01004145void __i915_gem_object_release_unless_active(struct drm_i915_gem_object *obj)
4146{
4147 lockdep_assert_held(&obj->base.dev->struct_mutex);
4148
4149 GEM_BUG_ON(i915_gem_object_has_active_reference(obj));
4150 if (i915_gem_object_is_active(obj))
4151 i915_gem_object_set_active_reference(obj);
4152 else
4153 i915_gem_object_put(obj);
4154}
4155
Chris Wilson3033aca2016-10-28 13:58:47 +01004156static void assert_kernel_context_is_current(struct drm_i915_private *dev_priv)
4157{
4158 struct intel_engine_cs *engine;
4159 enum intel_engine_id id;
4160
4161 for_each_engine(engine, dev_priv, id)
4162 GEM_BUG_ON(engine->last_context != dev_priv->kernel_context);
4163}
4164
Chris Wilsondcff85c2016-08-05 10:14:11 +01004165int i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004166{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004167 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsondcff85c2016-08-05 10:14:11 +01004168 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004169
Chris Wilson54b4f682016-07-21 21:16:19 +01004170 intel_suspend_gt_powersave(dev_priv);
4171
Chris Wilson45c5f202013-10-16 11:50:01 +01004172 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004173
4174 /* We have to flush all the executing contexts to main memory so
4175 * that they can saved in the hibernation image. To ensure the last
4176 * context image is coherent, we have to switch away from it. That
4177 * leaves the dev_priv->kernel_context still active when
4178 * we actually suspend, and its image in memory may not match the GPU
4179 * state. Fortunately, the kernel_context is disposable and we do
4180 * not rely on its state.
4181 */
4182 ret = i915_gem_switch_to_kernel_context(dev_priv);
4183 if (ret)
4184 goto err;
4185
Chris Wilson22dd3bb2016-09-09 14:11:50 +01004186 ret = i915_gem_wait_for_idle(dev_priv,
4187 I915_WAIT_INTERRUPTIBLE |
4188 I915_WAIT_LOCKED);
Chris Wilsonf7403342013-09-13 23:57:04 +01004189 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004190 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004191
Chris Wilsonc0336662016-05-06 15:40:21 +01004192 i915_gem_retire_requests(dev_priv);
Chris Wilson28176ef2016-10-28 13:58:56 +01004193 GEM_BUG_ON(dev_priv->gt.active_requests);
Eric Anholt673a3942008-07-30 12:06:12 -07004194
Chris Wilson3033aca2016-10-28 13:58:47 +01004195 assert_kernel_context_is_current(dev_priv);
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004196 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004197 mutex_unlock(&dev->struct_mutex);
4198
Chris Wilson737b1502015-01-26 18:03:03 +02004199 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004200 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
4201 flush_delayed_work(&dev_priv->gt.idle_work);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004202 flush_work(&dev_priv->mm.free_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004203
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004204 /* Assert that we sucessfully flushed all the work and
4205 * reset the GPU back to its idle, low power state.
4206 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004207 WARN_ON(dev_priv->gt.awake);
Imre Deak31ab49a2016-11-07 11:20:05 +02004208 WARN_ON(!intel_execlists_idle(dev_priv));
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004209
Imre Deak1c777c52016-10-12 17:46:37 +03004210 /*
4211 * Neither the BIOS, ourselves or any other kernel
4212 * expects the system to be in execlists mode on startup,
4213 * so we need to reset the GPU back to legacy mode. And the only
4214 * known way to disable logical contexts is through a GPU reset.
4215 *
4216 * So in order to leave the system in a known default configuration,
4217 * always reset the GPU upon unload and suspend. Afterwards we then
4218 * clean up the GEM state tracking, flushing off the requests and
4219 * leaving the system in a known idle state.
4220 *
4221 * Note that is of the upmost importance that the GPU is idle and
4222 * all stray writes are flushed *before* we dismantle the backing
4223 * storage for the pinned objects.
4224 *
4225 * However, since we are uncertain that resetting the GPU on older
4226 * machines is a good idea, we don't - just in case it leaves the
4227 * machine in an unusable condition.
4228 */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004229 if (HAS_HW_CONTEXTS(dev_priv)) {
Imre Deak1c777c52016-10-12 17:46:37 +03004230 int reset = intel_gpu_reset(dev_priv, ALL_ENGINES);
4231 WARN_ON(reset && reset != -ENODEV);
4232 }
4233
Eric Anholt673a3942008-07-30 12:06:12 -07004234 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004235
4236err:
4237 mutex_unlock(&dev->struct_mutex);
4238 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004239}
4240
Chris Wilson5ab57c72016-07-15 14:56:20 +01004241void i915_gem_resume(struct drm_device *dev)
4242{
4243 struct drm_i915_private *dev_priv = to_i915(dev);
4244
Imre Deak31ab49a2016-11-07 11:20:05 +02004245 WARN_ON(dev_priv->gt.awake);
4246
Chris Wilson5ab57c72016-07-15 14:56:20 +01004247 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00004248 i915_gem_restore_gtt_mappings(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004249
4250 /* As we didn't flush the kernel context before suspend, we cannot
4251 * guarantee that the context image is complete. So let's just reset
4252 * it and start again.
4253 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01004254 dev_priv->gt.resume(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004255
4256 mutex_unlock(&dev->struct_mutex);
4257}
4258
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004259void i915_gem_init_swizzling(struct drm_i915_private *dev_priv)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004260{
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004261 if (INTEL_GEN(dev_priv) < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004262 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4263 return;
4264
4265 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4266 DISP_TILE_SURFACE_SWIZZLING);
4267
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004268 if (IS_GEN5(dev_priv))
Daniel Vetter11782b02012-01-31 16:47:55 +01004269 return;
4270
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004271 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004272 if (IS_GEN6(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004273 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004274 else if (IS_GEN7(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004275 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004276 else if (IS_GEN8(dev_priv))
Ben Widawsky31a53362013-11-02 21:07:04 -07004277 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004278 else
4279 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004280}
Daniel Vettere21af882012-02-09 20:53:27 +01004281
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004282static void init_unused_ring(struct drm_i915_private *dev_priv, u32 base)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004283{
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004284 I915_WRITE(RING_CTL(base), 0);
4285 I915_WRITE(RING_HEAD(base), 0);
4286 I915_WRITE(RING_TAIL(base), 0);
4287 I915_WRITE(RING_START(base), 0);
4288}
4289
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004290static void init_unused_rings(struct drm_i915_private *dev_priv)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004291{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004292 if (IS_I830(dev_priv)) {
4293 init_unused_ring(dev_priv, PRB1_BASE);
4294 init_unused_ring(dev_priv, SRB0_BASE);
4295 init_unused_ring(dev_priv, SRB1_BASE);
4296 init_unused_ring(dev_priv, SRB2_BASE);
4297 init_unused_ring(dev_priv, SRB3_BASE);
4298 } else if (IS_GEN2(dev_priv)) {
4299 init_unused_ring(dev_priv, SRB0_BASE);
4300 init_unused_ring(dev_priv, SRB1_BASE);
4301 } else if (IS_GEN3(dev_priv)) {
4302 init_unused_ring(dev_priv, PRB1_BASE);
4303 init_unused_ring(dev_priv, PRB2_BASE);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004304 }
4305}
4306
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004307int
4308i915_gem_init_hw(struct drm_device *dev)
4309{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004310 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004311 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304312 enum intel_engine_id id;
Chris Wilsond200cda2016-04-28 09:56:44 +01004313 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004314
Chris Wilsonde867c22016-10-25 13:16:02 +01004315 dev_priv->gt.last_init_time = ktime_get();
4316
Chris Wilson5e4f5182015-02-13 14:35:59 +00004317 /* Double layer security blanket, see i915_gem_init() */
4318 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4319
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004320 if (HAS_EDRAM(dev_priv) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004321 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004322
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01004323 if (IS_HASWELL(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004324 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev_priv) ?
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004325 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004326
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004327 if (HAS_PCH_NOP(dev_priv)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004328 if (IS_IVYBRIDGE(dev_priv)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004329 u32 temp = I915_READ(GEN7_MSG_CTL);
4330 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4331 I915_WRITE(GEN7_MSG_CTL, temp);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004332 } else if (INTEL_GEN(dev_priv) >= 7) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004333 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4334 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4335 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4336 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004337 }
4338
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004339 i915_gem_init_swizzling(dev_priv);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004340
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004341 /*
4342 * At least 830 can leave some of the unused rings
4343 * "active" (ie. head != tail) after resume which
4344 * will prevent c3 entry. Makes sure all unused rings
4345 * are totally idle.
4346 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004347 init_unused_rings(dev_priv);
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004348
Dave Gordoned54c1a2016-01-19 19:02:54 +00004349 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004350
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004351 ret = i915_ppgtt_init_hw(dev_priv);
John Harrison4ad2fd82015-06-18 13:11:20 +01004352 if (ret) {
4353 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4354 goto out;
4355 }
4356
4357 /* Need to do basic initialisation of all rings first: */
Akash Goel3b3f1652016-10-13 22:44:48 +05304358 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004359 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004360 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004361 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004362 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004363
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004364 intel_mocs_init_l3cc_table(dev);
4365
Alex Dai33a732f2015-08-12 15:43:36 +01004366 /* We can't enable contexts until all firmware is loaded */
Dave Gordone556f7c2016-06-07 09:14:49 +01004367 ret = intel_guc_setup(dev);
4368 if (ret)
4369 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004370
Chris Wilson5e4f5182015-02-13 14:35:59 +00004371out:
4372 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004373 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004374}
4375
Chris Wilson39df9192016-07-20 13:31:57 +01004376bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4377{
4378 if (INTEL_INFO(dev_priv)->gen < 6)
4379 return false;
4380
4381 /* TODO: make semaphores and Execlists play nicely together */
4382 if (i915.enable_execlists)
4383 return false;
4384
4385 if (value >= 0)
4386 return value;
4387
4388#ifdef CONFIG_INTEL_IOMMU
4389 /* Enable semaphores on SNB when IO remapping is off */
4390 if (INTEL_INFO(dev_priv)->gen == 6 && intel_iommu_gfx_mapped)
4391 return false;
4392#endif
4393
4394 return true;
4395}
4396
Chris Wilson1070a422012-04-24 15:47:41 +01004397int i915_gem_init(struct drm_device *dev)
4398{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004399 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson1070a422012-04-24 15:47:41 +01004400 int ret;
4401
Chris Wilson1070a422012-04-24 15:47:41 +01004402 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004403
Oscar Mateoa83014d2014-07-24 17:04:21 +01004404 if (!i915.enable_execlists) {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004405 dev_priv->gt.resume = intel_legacy_submission_resume;
Chris Wilson7e37f882016-08-02 22:50:21 +01004406 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004407 } else {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004408 dev_priv->gt.resume = intel_lr_context_resume;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004409 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004410 }
4411
Chris Wilson5e4f5182015-02-13 14:35:59 +00004412 /* This is just a security blanket to placate dragons.
4413 * On some systems, we very sporadically observe that the first TLBs
4414 * used by the CS may be stale, despite us poking the TLB reset. If
4415 * we hold the forcewake during initialisation these problems
4416 * just magically go away.
4417 */
4418 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4419
Chris Wilson72778cb2016-05-19 16:17:16 +01004420 i915_gem_init_userptr(dev_priv);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004421
4422 ret = i915_gem_init_ggtt(dev_priv);
4423 if (ret)
4424 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004425
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004426 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004427 if (ret)
4428 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004429
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01004430 ret = intel_engines_init(dev);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004431 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004432 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004433
4434 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004435 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004436 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004437 * wedged. But we only want to do this where the GPU is angry,
4438 * for all other failure, such as an allocation failure, bail.
4439 */
4440 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01004441 i915_gem_set_wedged(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004442 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004443 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004444
4445out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004446 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01004447 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004448
Chris Wilson60990322014-04-09 09:19:42 +01004449 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004450}
4451
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004452void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004453i915_gem_cleanup_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004454{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004455 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004456 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304457 enum intel_engine_id id;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004458
Akash Goel3b3f1652016-10-13 22:44:48 +05304459 for_each_engine(engine, dev_priv, id)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004460 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004461}
4462
Eric Anholt673a3942008-07-30 12:06:12 -07004463void
Imre Deak40ae4e12016-03-16 14:54:03 +02004464i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4465{
Chris Wilson49ef5292016-08-18 17:17:00 +01004466 int i;
Imre Deak40ae4e12016-03-16 14:54:03 +02004467
4468 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4469 !IS_CHERRYVIEW(dev_priv))
4470 dev_priv->num_fence_regs = 32;
4471 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
4472 IS_I945GM(dev_priv) || IS_G33(dev_priv))
4473 dev_priv->num_fence_regs = 16;
4474 else
4475 dev_priv->num_fence_regs = 8;
4476
Chris Wilsonc0336662016-05-06 15:40:21 +01004477 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004478 dev_priv->num_fence_regs =
4479 I915_READ(vgtif_reg(avail_rs.fence_num));
4480
4481 /* Initialize fence registers to zero */
Chris Wilson49ef5292016-08-18 17:17:00 +01004482 for (i = 0; i < dev_priv->num_fence_regs; i++) {
4483 struct drm_i915_fence_reg *fence = &dev_priv->fence_regs[i];
4484
4485 fence->i915 = dev_priv;
4486 fence->id = i;
4487 list_add_tail(&fence->link, &dev_priv->mm.fence_list);
4488 }
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004489 i915_gem_restore_fences(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004490
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004491 i915_gem_detect_bit_6_swizzle(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004492}
4493
Chris Wilson73cb9702016-10-28 13:58:46 +01004494int
Imre Deakd64aa092016-01-19 15:26:29 +02004495i915_gem_load_init(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004496{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004497 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004498 int err = -ENOMEM;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004499
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004500 dev_priv->objects = KMEM_CACHE(drm_i915_gem_object, SLAB_HWCACHE_ALIGN);
4501 if (!dev_priv->objects)
Chris Wilson73cb9702016-10-28 13:58:46 +01004502 goto err_out;
Chris Wilson73cb9702016-10-28 13:58:46 +01004503
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004504 dev_priv->vmas = KMEM_CACHE(i915_vma, SLAB_HWCACHE_ALIGN);
4505 if (!dev_priv->vmas)
Chris Wilson73cb9702016-10-28 13:58:46 +01004506 goto err_objects;
Chris Wilson73cb9702016-10-28 13:58:46 +01004507
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004508 dev_priv->requests = KMEM_CACHE(drm_i915_gem_request,
4509 SLAB_HWCACHE_ALIGN |
4510 SLAB_RECLAIM_ACCOUNT |
4511 SLAB_DESTROY_BY_RCU);
4512 if (!dev_priv->requests)
Chris Wilson73cb9702016-10-28 13:58:46 +01004513 goto err_vmas;
Chris Wilson73cb9702016-10-28 13:58:46 +01004514
Chris Wilson52e54202016-11-14 20:41:02 +00004515 dev_priv->dependencies = KMEM_CACHE(i915_dependency,
4516 SLAB_HWCACHE_ALIGN |
4517 SLAB_RECLAIM_ACCOUNT);
4518 if (!dev_priv->dependencies)
4519 goto err_requests;
4520
Chris Wilson73cb9702016-10-28 13:58:46 +01004521 mutex_lock(&dev_priv->drm.struct_mutex);
4522 INIT_LIST_HEAD(&dev_priv->gt.timelines);
Chris Wilsonbb894852016-11-14 20:40:57 +00004523 err = i915_gem_timeline_init__global(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +01004524 mutex_unlock(&dev_priv->drm.struct_mutex);
4525 if (err)
Chris Wilson52e54202016-11-14 20:41:02 +00004526 goto err_dependencies;
Eric Anholt673a3942008-07-30 12:06:12 -07004527
Ben Widawskya33afea2013-09-17 21:12:45 -07004528 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004529 INIT_WORK(&dev_priv->mm.free_work, __i915_gem_free_work);
4530 init_llist_head(&dev_priv->mm.free_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004531 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4532 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004533 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson275f0392016-10-24 13:42:14 +01004534 INIT_LIST_HEAD(&dev_priv->mm.userfault_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01004535 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004536 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004537 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004538 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004539 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004540 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004541
Chris Wilson72bfa192010-12-19 11:42:05 +00004542 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4543
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004544 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004545
Chris Wilsonce453d82011-02-21 14:43:56 +00004546 dev_priv->mm.interruptible = true;
4547
Joonas Lahtinen6f633402016-09-01 14:58:21 +03004548 atomic_set(&dev_priv->mm.bsd_engine_dispatch_index, 0);
4549
Chris Wilsonb5add952016-08-04 16:32:36 +01004550 spin_lock_init(&dev_priv->fb_tracking.lock);
Chris Wilson73cb9702016-10-28 13:58:46 +01004551
4552 return 0;
4553
Chris Wilson52e54202016-11-14 20:41:02 +00004554err_dependencies:
4555 kmem_cache_destroy(dev_priv->dependencies);
Chris Wilson73cb9702016-10-28 13:58:46 +01004556err_requests:
4557 kmem_cache_destroy(dev_priv->requests);
4558err_vmas:
4559 kmem_cache_destroy(dev_priv->vmas);
4560err_objects:
4561 kmem_cache_destroy(dev_priv->objects);
4562err_out:
4563 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07004564}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004565
Imre Deakd64aa092016-01-19 15:26:29 +02004566void i915_gem_load_cleanup(struct drm_device *dev)
4567{
4568 struct drm_i915_private *dev_priv = to_i915(dev);
4569
Chris Wilson7d5d59e2016-11-01 08:48:41 +00004570 WARN_ON(!llist_empty(&dev_priv->mm.free_list));
4571
Matthew Auldea84aa72016-11-17 21:04:11 +00004572 mutex_lock(&dev_priv->drm.struct_mutex);
4573 i915_gem_timeline_fini(&dev_priv->gt.global_timeline);
4574 WARN_ON(!list_empty(&dev_priv->gt.timelines));
4575 mutex_unlock(&dev_priv->drm.struct_mutex);
4576
Chris Wilson52e54202016-11-14 20:41:02 +00004577 kmem_cache_destroy(dev_priv->dependencies);
Imre Deakd64aa092016-01-19 15:26:29 +02004578 kmem_cache_destroy(dev_priv->requests);
4579 kmem_cache_destroy(dev_priv->vmas);
4580 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01004581
4582 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
4583 rcu_barrier();
Imre Deakd64aa092016-01-19 15:26:29 +02004584}
4585
Chris Wilson6a800ea2016-09-21 14:51:07 +01004586int i915_gem_freeze(struct drm_i915_private *dev_priv)
4587{
4588 intel_runtime_pm_get(dev_priv);
4589
4590 mutex_lock(&dev_priv->drm.struct_mutex);
4591 i915_gem_shrink_all(dev_priv);
4592 mutex_unlock(&dev_priv->drm.struct_mutex);
4593
4594 intel_runtime_pm_put(dev_priv);
4595
4596 return 0;
4597}
4598
Chris Wilson461fb992016-05-14 07:26:33 +01004599int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
4600{
4601 struct drm_i915_gem_object *obj;
Chris Wilson7aab2d52016-09-09 20:02:18 +01004602 struct list_head *phases[] = {
4603 &dev_priv->mm.unbound_list,
4604 &dev_priv->mm.bound_list,
4605 NULL
4606 }, **p;
Chris Wilson461fb992016-05-14 07:26:33 +01004607
4608 /* Called just before we write the hibernation image.
4609 *
4610 * We need to update the domain tracking to reflect that the CPU
4611 * will be accessing all the pages to create and restore from the
4612 * hibernation, and so upon restoration those pages will be in the
4613 * CPU domain.
4614 *
4615 * To make sure the hibernation image contains the latest state,
4616 * we update that state just before writing out the image.
Chris Wilson7aab2d52016-09-09 20:02:18 +01004617 *
4618 * To try and reduce the hibernation image, we manually shrink
4619 * the objects as well.
Chris Wilson461fb992016-05-14 07:26:33 +01004620 */
4621
Chris Wilson6a800ea2016-09-21 14:51:07 +01004622 mutex_lock(&dev_priv->drm.struct_mutex);
4623 i915_gem_shrink(dev_priv, -1UL, I915_SHRINK_UNBOUND);
Chris Wilson461fb992016-05-14 07:26:33 +01004624
Chris Wilson7aab2d52016-09-09 20:02:18 +01004625 for (p = phases; *p; p++) {
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004626 list_for_each_entry(obj, *p, global_link) {
Chris Wilson7aab2d52016-09-09 20:02:18 +01004627 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4628 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4629 }
Chris Wilson461fb992016-05-14 07:26:33 +01004630 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01004631 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson461fb992016-05-14 07:26:33 +01004632
4633 return 0;
4634}
4635
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004636void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004637{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004638 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004639 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00004640
4641 /* Clean up our request list when the client is going away, so that
4642 * later retire_requests won't dereference our soon-to-be-gone
4643 * file_priv.
4644 */
Chris Wilson1c255952010-09-26 11:03:27 +01004645 spin_lock(&file_priv->mm.lock);
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004646 list_for_each_entry(request, &file_priv->mm.request_list, client_list)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004647 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01004648 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01004649
Chris Wilson2e1b8732015-04-27 13:41:22 +01004650 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01004651 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01004652 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004653 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004654 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004655}
4656
4657int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4658{
4659 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004660 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004661
Chris Wilsonc4c29d72016-11-09 10:45:07 +00004662 DRM_DEBUG("\n");
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004663
4664 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4665 if (!file_priv)
4666 return -ENOMEM;
4667
4668 file->driver_priv = file_priv;
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004669 file_priv->dev_priv = to_i915(dev);
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004670 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01004671 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004672
4673 spin_lock_init(&file_priv->mm.lock);
4674 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004675
Chris Wilsonc80ff162016-07-27 09:07:27 +01004676 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00004677
Ben Widawskye422b882013-12-06 14:10:58 -08004678 ret = i915_gem_context_open(dev, file);
4679 if (ret)
4680 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004681
Ben Widawskye422b882013-12-06 14:10:58 -08004682 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004683}
4684
Daniel Vetterb680c372014-09-19 18:27:27 +02004685/**
4686 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07004687 * @old: current GEM buffer for the frontbuffer slots
4688 * @new: new GEM buffer for the frontbuffer slots
4689 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02004690 *
4691 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
4692 * from @old and setting them in @new. Both @old and @new can be NULL.
4693 */
Daniel Vettera071fa02014-06-18 23:28:09 +02004694void i915_gem_track_fb(struct drm_i915_gem_object *old,
4695 struct drm_i915_gem_object *new,
4696 unsigned frontbuffer_bits)
4697{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004698 /* Control of individual bits within the mask are guarded by
4699 * the owning plane->mutex, i.e. we can never see concurrent
4700 * manipulation of individual bits. But since the bitfield as a whole
4701 * is updated using RMW, we need to use atomics in order to update
4702 * the bits.
4703 */
4704 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
4705 sizeof(atomic_t) * BITS_PER_BYTE);
4706
Daniel Vettera071fa02014-06-18 23:28:09 +02004707 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004708 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
4709 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004710 }
4711
4712 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004713 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
4714 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004715 }
4716}
4717
Dave Gordonea702992015-07-09 19:29:02 +01004718/* Allocate a new GEM object and fill it with the supplied data */
4719struct drm_i915_gem_object *
4720i915_gem_object_create_from_data(struct drm_device *dev,
4721 const void *data, size_t size)
4722{
4723 struct drm_i915_gem_object *obj;
4724 struct sg_table *sg;
4725 size_t bytes;
4726 int ret;
4727
Dave Gordond37cd8a2016-04-22 19:14:32 +01004728 obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01004729 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01004730 return obj;
4731
4732 ret = i915_gem_object_set_to_cpu_domain(obj, true);
4733 if (ret)
4734 goto fail;
4735
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004736 ret = i915_gem_object_pin_pages(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004737 if (ret)
4738 goto fail;
4739
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004740 sg = obj->mm.pages;
Dave Gordonea702992015-07-09 19:29:02 +01004741 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004742 obj->mm.dirty = true; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01004743 i915_gem_object_unpin_pages(obj);
4744
4745 if (WARN_ON(bytes != size)) {
4746 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
4747 ret = -EFAULT;
4748 goto fail;
4749 }
4750
4751 return obj;
4752
4753fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004754 i915_gem_object_put(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004755 return ERR_PTR(ret);
4756}
Chris Wilson96d77632016-10-28 13:58:33 +01004757
4758struct scatterlist *
4759i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
4760 unsigned int n,
4761 unsigned int *offset)
4762{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004763 struct i915_gem_object_page_iter *iter = &obj->mm.get_page;
Chris Wilson96d77632016-10-28 13:58:33 +01004764 struct scatterlist *sg;
4765 unsigned int idx, count;
4766
4767 might_sleep();
4768 GEM_BUG_ON(n >= obj->base.size >> PAGE_SHIFT);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004769 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
Chris Wilson96d77632016-10-28 13:58:33 +01004770
4771 /* As we iterate forward through the sg, we record each entry in a
4772 * radixtree for quick repeated (backwards) lookups. If we have seen
4773 * this index previously, we will have an entry for it.
4774 *
4775 * Initial lookup is O(N), but this is amortized to O(1) for
4776 * sequential page access (where each new request is consecutive
4777 * to the previous one). Repeated lookups are O(lg(obj->base.size)),
4778 * i.e. O(1) with a large constant!
4779 */
4780 if (n < READ_ONCE(iter->sg_idx))
4781 goto lookup;
4782
4783 mutex_lock(&iter->lock);
4784
4785 /* We prefer to reuse the last sg so that repeated lookup of this
4786 * (or the subsequent) sg are fast - comparing against the last
4787 * sg is faster than going through the radixtree.
4788 */
4789
4790 sg = iter->sg_pos;
4791 idx = iter->sg_idx;
4792 count = __sg_page_count(sg);
4793
4794 while (idx + count <= n) {
4795 unsigned long exception, i;
4796 int ret;
4797
4798 /* If we cannot allocate and insert this entry, or the
4799 * individual pages from this range, cancel updating the
4800 * sg_idx so that on this lookup we are forced to linearly
4801 * scan onwards, but on future lookups we will try the
4802 * insertion again (in which case we need to be careful of
4803 * the error return reporting that we have already inserted
4804 * this index).
4805 */
4806 ret = radix_tree_insert(&iter->radix, idx, sg);
4807 if (ret && ret != -EEXIST)
4808 goto scan;
4809
4810 exception =
4811 RADIX_TREE_EXCEPTIONAL_ENTRY |
4812 idx << RADIX_TREE_EXCEPTIONAL_SHIFT;
4813 for (i = 1; i < count; i++) {
4814 ret = radix_tree_insert(&iter->radix, idx + i,
4815 (void *)exception);
4816 if (ret && ret != -EEXIST)
4817 goto scan;
4818 }
4819
4820 idx += count;
4821 sg = ____sg_next(sg);
4822 count = __sg_page_count(sg);
4823 }
4824
4825scan:
4826 iter->sg_pos = sg;
4827 iter->sg_idx = idx;
4828
4829 mutex_unlock(&iter->lock);
4830
4831 if (unlikely(n < idx)) /* insertion completed by another thread */
4832 goto lookup;
4833
4834 /* In case we failed to insert the entry into the radixtree, we need
4835 * to look beyond the current sg.
4836 */
4837 while (idx + count <= n) {
4838 idx += count;
4839 sg = ____sg_next(sg);
4840 count = __sg_page_count(sg);
4841 }
4842
4843 *offset = n - idx;
4844 return sg;
4845
4846lookup:
4847 rcu_read_lock();
4848
4849 sg = radix_tree_lookup(&iter->radix, n);
4850 GEM_BUG_ON(!sg);
4851
4852 /* If this index is in the middle of multi-page sg entry,
4853 * the radixtree will contain an exceptional entry that points
4854 * to the start of that range. We will return the pointer to
4855 * the base page and the offset of this page within the
4856 * sg entry's range.
4857 */
4858 *offset = 0;
4859 if (unlikely(radix_tree_exception(sg))) {
4860 unsigned long base =
4861 (unsigned long)sg >> RADIX_TREE_EXCEPTIONAL_SHIFT;
4862
4863 sg = radix_tree_lookup(&iter->radix, base);
4864 GEM_BUG_ON(!sg);
4865
4866 *offset = n - base;
4867 }
4868
4869 rcu_read_unlock();
4870
4871 return sg;
4872}
4873
4874struct page *
4875i915_gem_object_get_page(struct drm_i915_gem_object *obj, unsigned int n)
4876{
4877 struct scatterlist *sg;
4878 unsigned int offset;
4879
4880 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
4881
4882 sg = i915_gem_object_get_sg(obj, n, &offset);
4883 return nth_page(sg_page(sg), offset);
4884}
4885
4886/* Like i915_gem_object_get_page(), but mark the returned page dirty */
4887struct page *
4888i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
4889 unsigned int n)
4890{
4891 struct page *page;
4892
4893 page = i915_gem_object_get_page(obj, n);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004894 if (!obj->mm.dirty)
Chris Wilson96d77632016-10-28 13:58:33 +01004895 set_page_dirty(page);
4896
4897 return page;
4898}
4899
4900dma_addr_t
4901i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
4902 unsigned long n)
4903{
4904 struct scatterlist *sg;
4905 unsigned int offset;
4906
4907 sg = i915_gem_object_get_sg(obj, n, &offset);
4908 return sg_dma_address(sg) + (offset << PAGE_SHIFT);
4909}