blob: 9a5d786b4885abe81d4cbffbee9c5c04405a60eb [file] [log] [blame]
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04002 * Marvell 88e6xxx Ethernet switch single-chip support
3 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00004 * Copyright (c) 2008 Marvell Semiconductor
5 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
7 *
Vivien Didelot4333d612017-03-28 15:10:36 -04008 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
9 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
10 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
Barry Grussling19b2f972013-01-08 16:05:54 +000017#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070018#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020019#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070020#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020021#include <linux/interrupt.h>
22#include <linux/irq.h>
23#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000024#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000025#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020026#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000027#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040028#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020029#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020030#include <linux/of_mdio.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000031#include <linux/netdevice.h>
Andrew Lunnc8c1b392015-11-20 03:56:24 +010032#include <linux/gpio/consumer.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000033#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000034#include <net/dsa.h>
Vivien Didelotec561272016-09-02 14:45:33 -040035
Vivien Didelot4d5f2ba72017-06-02 17:06:15 -040036#include "chip.h"
Vivien Didelota935c052016-09-29 12:21:53 -040037#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040038#include "global2.h"
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +010039#include "hwtstamp.h"
Andrew Lunn10fa5bf2017-05-26 01:03:20 +020040#include "phy.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010041#include "port.h"
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +010042#include "ptp.h"
Andrew Lunn6d917822017-05-26 01:03:21 +020043#include "serdes.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000044
Vivien Didelotfad09c72016-06-21 12:28:20 -040045static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040046{
Vivien Didelotfad09c72016-06-21 12:28:20 -040047 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
48 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040049 dump_stack();
50 }
51}
52
Vivien Didelot914b32f2016-06-20 13:14:11 -040053/* The switch ADDR[4:1] configuration pins define the chip SMI device address
54 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
55 *
56 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
57 * is the only device connected to the SMI master. In this mode it responds to
58 * all 32 possible SMI addresses, and thus maps directly the internal devices.
59 *
60 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
61 * multiple devices to share the SMI interface. In this mode it responds to only
62 * 2 registers, used to indirectly access the internal SMI devices.
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000063 */
Vivien Didelot914b32f2016-06-20 13:14:11 -040064
Vivien Didelotfad09c72016-06-21 12:28:20 -040065static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040066 int addr, int reg, u16 *val)
67{
Vivien Didelotfad09c72016-06-21 12:28:20 -040068 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040069 return -EOPNOTSUPP;
70
Vivien Didelotfad09c72016-06-21 12:28:20 -040071 return chip->smi_ops->read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040072}
73
Vivien Didelotfad09c72016-06-21 12:28:20 -040074static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040075 int addr, int reg, u16 val)
76{
Vivien Didelotfad09c72016-06-21 12:28:20 -040077 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040078 return -EOPNOTSUPP;
79
Vivien Didelotfad09c72016-06-21 12:28:20 -040080 return chip->smi_ops->write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040081}
82
Vivien Didelotfad09c72016-06-21 12:28:20 -040083static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040084 int addr, int reg, u16 *val)
85{
86 int ret;
87
Vivien Didelotfad09c72016-06-21 12:28:20 -040088 ret = mdiobus_read_nested(chip->bus, addr, reg);
Vivien Didelot914b32f2016-06-20 13:14:11 -040089 if (ret < 0)
90 return ret;
91
92 *val = ret & 0xffff;
93
94 return 0;
95}
96
Vivien Didelotfad09c72016-06-21 12:28:20 -040097static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040098 int addr, int reg, u16 val)
99{
100 int ret;
101
Vivien Didelotfad09c72016-06-21 12:28:20 -0400102 ret = mdiobus_write_nested(chip->bus, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400103 if (ret < 0)
104 return ret;
105
106 return 0;
107}
108
Vivien Didelotc08026a2016-09-29 12:21:59 -0400109static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400110 .read = mv88e6xxx_smi_single_chip_read,
111 .write = mv88e6xxx_smi_single_chip_write,
112};
113
Vivien Didelotfad09c72016-06-21 12:28:20 -0400114static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000115{
116 int ret;
117 int i;
118
119 for (i = 0; i < 16; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400120 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000121 if (ret < 0)
122 return ret;
123
Andrew Lunncca8b132015-04-02 04:06:39 +0200124 if ((ret & SMI_CMD_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000125 return 0;
126 }
127
128 return -ETIMEDOUT;
129}
130
Vivien Didelotfad09c72016-06-21 12:28:20 -0400131static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400132 int addr, int reg, u16 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000133{
134 int ret;
135
Barry Grussling3675c8d2013-01-08 16:05:53 +0000136 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400137 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000138 if (ret < 0)
139 return ret;
140
Barry Grussling3675c8d2013-01-08 16:05:53 +0000141 /* Transmit the read command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400142 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Neil Armstrong6e899e62015-10-22 10:37:53 +0200143 SMI_CMD_OP_22_READ | (addr << 5) | reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000144 if (ret < 0)
145 return ret;
146
Barry Grussling3675c8d2013-01-08 16:05:53 +0000147 /* Wait for the read command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400148 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000149 if (ret < 0)
150 return ret;
151
Barry Grussling3675c8d2013-01-08 16:05:53 +0000152 /* Read the data. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400153 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000154 if (ret < 0)
155 return ret;
156
Vivien Didelot914b32f2016-06-20 13:14:11 -0400157 *val = ret & 0xffff;
158
159 return 0;
160}
161
Vivien Didelotfad09c72016-06-21 12:28:20 -0400162static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400163 int addr, int reg, u16 val)
164{
165 int ret;
166
167 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400168 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400169 if (ret < 0)
170 return ret;
171
172 /* Transmit the data to write. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400173 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400174 if (ret < 0)
175 return ret;
176
177 /* Transmit the write command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400178 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400179 SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
180 if (ret < 0)
181 return ret;
182
183 /* Wait for the write command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400184 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400185 if (ret < 0)
186 return ret;
187
188 return 0;
189}
190
Vivien Didelotc08026a2016-09-29 12:21:59 -0400191static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400192 .read = mv88e6xxx_smi_multi_chip_read,
193 .write = mv88e6xxx_smi_multi_chip_write,
194};
195
Vivien Didelotec561272016-09-02 14:45:33 -0400196int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400197{
198 int err;
199
Vivien Didelotfad09c72016-06-21 12:28:20 -0400200 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400201
Vivien Didelotfad09c72016-06-21 12:28:20 -0400202 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400203 if (err)
204 return err;
205
Vivien Didelotfad09c72016-06-21 12:28:20 -0400206 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400207 addr, reg, *val);
208
209 return 0;
210}
211
Vivien Didelotec561272016-09-02 14:45:33 -0400212int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400213{
214 int err;
215
Vivien Didelotfad09c72016-06-21 12:28:20 -0400216 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400217
Vivien Didelotfad09c72016-06-21 12:28:20 -0400218 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400219 if (err)
220 return err;
221
Vivien Didelotfad09c72016-06-21 12:28:20 -0400222 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400223 addr, reg, val);
224
225 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000226}
227
Andrew Lunn10fa5bf2017-05-26 01:03:20 +0200228struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
Andrew Lunna3c53be52017-01-24 14:53:50 +0100229{
230 struct mv88e6xxx_mdio_bus *mdio_bus;
231
232 mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
233 list);
234 if (!mdio_bus)
235 return NULL;
236
237 return mdio_bus->bus;
238}
239
Andrew Lunndc30c352016-10-16 19:56:49 +0200240static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
241{
242 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
243 unsigned int n = d->hwirq;
244
245 chip->g1_irq.masked |= (1 << n);
246}
247
248static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
249{
250 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
251 unsigned int n = d->hwirq;
252
253 chip->g1_irq.masked &= ~(1 << n);
254}
255
Andrew Lunn294d7112018-02-22 22:58:32 +0100256static irqreturn_t mv88e6xxx_g1_irq_thread_work(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200257{
Andrew Lunndc30c352016-10-16 19:56:49 +0200258 unsigned int nhandled = 0;
259 unsigned int sub_irq;
260 unsigned int n;
261 u16 reg;
262 int err;
263
264 mutex_lock(&chip->reg_lock);
Vivien Didelot82466922017-06-15 12:13:59 -0400265 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200266 mutex_unlock(&chip->reg_lock);
267
268 if (err)
269 goto out;
270
271 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
272 if (reg & (1 << n)) {
273 sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
274 handle_nested_irq(sub_irq);
275 ++nhandled;
276 }
277 }
278out:
279 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
280}
281
Andrew Lunn294d7112018-02-22 22:58:32 +0100282static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
283{
284 struct mv88e6xxx_chip *chip = dev_id;
285
286 return mv88e6xxx_g1_irq_thread_work(chip);
287}
288
Andrew Lunndc30c352016-10-16 19:56:49 +0200289static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
290{
291 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
292
293 mutex_lock(&chip->reg_lock);
294}
295
296static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
297{
298 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
299 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
300 u16 reg;
301 int err;
302
Vivien Didelotd77f4322017-06-15 12:14:03 -0400303 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200304 if (err)
305 goto out;
306
307 reg &= ~mask;
308 reg |= (~chip->g1_irq.masked & mask);
309
Vivien Didelotd77f4322017-06-15 12:14:03 -0400310 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200311 if (err)
312 goto out;
313
314out:
315 mutex_unlock(&chip->reg_lock);
316}
317
Bhumika Goyal6eb15e22017-08-19 16:25:52 +0530318static const struct irq_chip mv88e6xxx_g1_irq_chip = {
Andrew Lunndc30c352016-10-16 19:56:49 +0200319 .name = "mv88e6xxx-g1",
320 .irq_mask = mv88e6xxx_g1_irq_mask,
321 .irq_unmask = mv88e6xxx_g1_irq_unmask,
322 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
323 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
324};
325
326static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
327 unsigned int irq,
328 irq_hw_number_t hwirq)
329{
330 struct mv88e6xxx_chip *chip = d->host_data;
331
332 irq_set_chip_data(irq, d->host_data);
333 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
334 irq_set_noprobe(irq);
335
336 return 0;
337}
338
339static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
340 .map = mv88e6xxx_g1_irq_domain_map,
341 .xlate = irq_domain_xlate_twocell,
342};
343
Andrew Lunn294d7112018-02-22 22:58:32 +0100344static void mv88e6xxx_g1_irq_free_common(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200345{
346 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100347 u16 mask;
348
Vivien Didelotd77f4322017-06-15 12:14:03 -0400349 mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunn3d5fdba2017-12-07 01:05:56 +0100350 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400351 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3460a572016-11-20 20:14:16 +0100352
Andreas Färber5edef2f2016-11-27 23:26:28 +0100353 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100354 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200355 irq_dispose_mapping(virq);
356 }
357
Andrew Lunna3db3d32016-11-20 20:14:14 +0100358 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200359}
360
Andrew Lunn294d7112018-02-22 22:58:32 +0100361static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
362{
Andrew Lunnb19e5c12018-03-08 21:21:36 +0100363 mv88e6xxx_g1_irq_free_common(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +0100364
365 free_irq(chip->irq, chip);
366}
367
368static int mv88e6xxx_g1_irq_setup_common(struct mv88e6xxx_chip *chip)
Andrew Lunndc30c352016-10-16 19:56:49 +0200369{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100370 int err, irq, virq;
371 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200372
373 chip->g1_irq.nirqs = chip->info->g1_irqs;
374 chip->g1_irq.domain = irq_domain_add_simple(
375 NULL, chip->g1_irq.nirqs, 0,
376 &mv88e6xxx_g1_irq_domain_ops, chip);
377 if (!chip->g1_irq.domain)
378 return -ENOMEM;
379
380 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
381 irq_create_mapping(chip->g1_irq.domain, irq);
382
383 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
384 chip->g1_irq.masked = ~0;
385
Vivien Didelotd77f4322017-06-15 12:14:03 -0400386 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200387 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100388 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200389
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100390 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200391
Vivien Didelotd77f4322017-06-15 12:14:03 -0400392 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200393 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100394 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200395
396 /* Reading the interrupt status clears (most of) them */
Vivien Didelot82466922017-06-15 12:13:59 -0400397 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200398 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100399 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200400
Andrew Lunndc30c352016-10-16 19:56:49 +0200401 return 0;
402
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100403out_disable:
Andrew Lunn3d5fdba2017-12-07 01:05:56 +0100404 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400405 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100406
407out_mapping:
408 for (irq = 0; irq < 16; irq++) {
409 virq = irq_find_mapping(chip->g1_irq.domain, irq);
410 irq_dispose_mapping(virq);
411 }
412
413 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200414
415 return err;
416}
417
Andrew Lunn294d7112018-02-22 22:58:32 +0100418static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
419{
420 int err;
421
422 err = mv88e6xxx_g1_irq_setup_common(chip);
423 if (err)
424 return err;
425
426 err = request_threaded_irq(chip->irq, NULL,
427 mv88e6xxx_g1_irq_thread_fn,
Andrew Lunn422a9fd62018-03-25 23:43:14 +0200428 IRQF_ONESHOT,
Andrew Lunn294d7112018-02-22 22:58:32 +0100429 dev_name(chip->dev), chip);
430 if (err)
431 mv88e6xxx_g1_irq_free_common(chip);
432
433 return err;
434}
435
436static void mv88e6xxx_irq_poll(struct kthread_work *work)
437{
438 struct mv88e6xxx_chip *chip = container_of(work,
439 struct mv88e6xxx_chip,
440 irq_poll_work.work);
441 mv88e6xxx_g1_irq_thread_work(chip);
442
443 kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
444 msecs_to_jiffies(100));
445}
446
447static int mv88e6xxx_irq_poll_setup(struct mv88e6xxx_chip *chip)
448{
449 int err;
450
451 err = mv88e6xxx_g1_irq_setup_common(chip);
452 if (err)
453 return err;
454
455 kthread_init_delayed_work(&chip->irq_poll_work,
456 mv88e6xxx_irq_poll);
457
458 chip->kworker = kthread_create_worker(0, dev_name(chip->dev));
459 if (IS_ERR(chip->kworker))
460 return PTR_ERR(chip->kworker);
461
462 kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
463 msecs_to_jiffies(100));
464
465 return 0;
466}
467
468static void mv88e6xxx_irq_poll_free(struct mv88e6xxx_chip *chip)
469{
Andrew Lunn71f74ae2018-03-25 23:43:15 +0200470 mv88e6xxx_g1_irq_free_common(chip);
471
Andrew Lunn294d7112018-02-22 22:58:32 +0100472 kthread_cancel_delayed_work_sync(&chip->irq_poll_work);
473 kthread_destroy_worker(chip->kworker);
474}
475
Vivien Didelotec561272016-09-02 14:45:33 -0400476int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
Vivien Didelot2d79af62016-08-15 17:18:57 -0400477{
Andrew Lunn6441e6692016-08-19 00:01:55 +0200478 int i;
Vivien Didelot2d79af62016-08-15 17:18:57 -0400479
Andrew Lunn6441e6692016-08-19 00:01:55 +0200480 for (i = 0; i < 16; i++) {
Vivien Didelot2d79af62016-08-15 17:18:57 -0400481 u16 val;
482 int err;
483
484 err = mv88e6xxx_read(chip, addr, reg, &val);
485 if (err)
486 return err;
487
488 if (!(val & mask))
489 return 0;
490
491 usleep_range(1000, 2000);
492 }
493
Andrew Lunn30853552016-08-19 00:01:57 +0200494 dev_err(chip->dev, "Timeout while waiting for switch\n");
Vivien Didelot2d79af62016-08-15 17:18:57 -0400495 return -ETIMEDOUT;
496}
497
Vivien Didelotf22ab642016-07-18 20:45:31 -0400498/* Indirect write to single pointer-data register with an Update bit */
Vivien Didelotec561272016-09-02 14:45:33 -0400499int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
Vivien Didelotf22ab642016-07-18 20:45:31 -0400500{
501 u16 val;
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200502 int err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400503
504 /* Wait until the previous operation is completed */
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200505 err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
506 if (err)
507 return err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400508
509 /* Set the Update bit to trigger a write operation */
510 val = BIT(15) | update;
511
512 return mv88e6xxx_write(chip, addr, reg, val);
513}
514
Vivien Didelotd78343d2016-11-04 03:23:36 +0100515static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
516 int link, int speed, int duplex,
517 phy_interface_t mode)
518{
519 int err;
520
521 if (!chip->info->ops->port_set_link)
522 return 0;
523
524 /* Port's MAC control must not be changed unless the link is down */
525 err = chip->info->ops->port_set_link(chip, port, 0);
526 if (err)
527 return err;
528
529 if (chip->info->ops->port_set_speed) {
530 err = chip->info->ops->port_set_speed(chip, port, speed);
531 if (err && err != -EOPNOTSUPP)
532 goto restore_link;
533 }
534
535 if (chip->info->ops->port_set_duplex) {
536 err = chip->info->ops->port_set_duplex(chip, port, duplex);
537 if (err && err != -EOPNOTSUPP)
538 goto restore_link;
539 }
540
541 if (chip->info->ops->port_set_rgmii_delay) {
542 err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
543 if (err && err != -EOPNOTSUPP)
544 goto restore_link;
545 }
546
Andrew Lunnf39908d2017-02-04 20:02:50 +0100547 if (chip->info->ops->port_set_cmode) {
548 err = chip->info->ops->port_set_cmode(chip, port, mode);
549 if (err && err != -EOPNOTSUPP)
550 goto restore_link;
551 }
552
Vivien Didelotd78343d2016-11-04 03:23:36 +0100553 err = 0;
554restore_link:
555 if (chip->info->ops->port_set_link(chip, port, link))
Vivien Didelot774439e52017-06-08 18:34:08 -0400556 dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100557
558 return err;
559}
560
Andrew Lunndea87022015-08-31 15:56:47 +0200561/* We expect the switch to perform auto negotiation if there is a real
562 * phy. However, in the case of a fixed link phy, we force the port
563 * settings from the fixed link settings.
564 */
Vivien Didelotf81ec902016-05-09 13:22:58 -0400565static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
566 struct phy_device *phydev)
Andrew Lunndea87022015-08-31 15:56:47 +0200567{
Vivien Didelot04bed142016-08-31 18:06:13 -0400568 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200569 int err;
Andrew Lunndea87022015-08-31 15:56:47 +0200570
571 if (!phy_is_pseudo_fixed_link(phydev))
572 return;
573
Vivien Didelotfad09c72016-06-21 12:28:20 -0400574 mutex_lock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100575 err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
576 phydev->duplex, phydev->interface);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400577 mutex_unlock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100578
579 if (err && err != -EOPNOTSUPP)
Vivien Didelot774439e52017-06-08 18:34:08 -0400580 dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
Andrew Lunndea87022015-08-31 15:56:47 +0200581}
582
Andrew Lunna605a0f2016-11-21 23:26:58 +0100583static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000584{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100585 if (!chip->info->ops->stats_snapshot)
586 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000587
Andrew Lunna605a0f2016-11-21 23:26:58 +0100588 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000589}
590
Andrew Lunne413e7e2015-04-02 04:06:38 +0200591static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100592 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
593 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
594 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
595 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
596 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
597 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
598 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
599 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
600 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
601 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
602 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
603 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
604 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
605 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
606 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
607 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
608 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
609 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
610 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
611 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
612 { "single", 4, 0x14, STATS_TYPE_BANK0, },
613 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
614 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
615 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
616 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
617 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
618 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
619 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
620 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
621 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
622 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
623 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
624 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
625 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
626 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
627 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
628 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
629 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
630 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
631 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
632 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
633 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
634 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
635 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
636 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
637 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
638 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
639 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
640 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
641 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
642 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
643 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
644 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
645 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
646 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
647 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
648 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
649 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
650 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200651};
652
Vivien Didelotfad09c72016-06-21 12:28:20 -0400653static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100654 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100655 int port, u16 bank1_select,
656 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200657{
Andrew Lunn80c46272015-06-20 18:42:30 +0200658 u32 low;
659 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100660 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200661 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200662 u64 value;
663
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100664 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100665 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200666 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
667 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200668 return UINT64_MAX;
669
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200670 low = reg;
Andrew Lunncda9f4a2018-03-01 02:02:31 +0100671 if (s->size == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200672 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
673 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200674 return UINT64_MAX;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200675 high = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200676 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100677 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100678 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100679 reg = bank1_select;
Andrew Lunndfafe442016-11-21 23:27:02 +0100680 /* fall through */
681 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100682 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100683 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunncda9f4a2018-03-01 02:02:31 +0100684 if (s->size == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100685 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Gustavo A. R. Silva9fc3e4d2017-05-11 22:11:29 -0500686 break;
687 default:
688 return UINT64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200689 }
690 value = (((u64)high) << 16) | low;
691 return value;
692}
693
Andrew Lunn436fe172018-03-01 02:02:29 +0100694static int mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
695 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100696{
697 struct mv88e6xxx_hw_stat *stat;
698 int i, j;
699
700 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
701 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100702 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100703 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
704 ETH_GSTRING_LEN);
705 j++;
706 }
707 }
Andrew Lunn436fe172018-03-01 02:02:29 +0100708
709 return j;
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100710}
711
Andrew Lunn436fe172018-03-01 02:02:29 +0100712static int mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
713 uint8_t *data)
Andrew Lunndfafe442016-11-21 23:27:02 +0100714{
Andrew Lunn436fe172018-03-01 02:02:29 +0100715 return mv88e6xxx_stats_get_strings(chip, data,
716 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
Andrew Lunndfafe442016-11-21 23:27:02 +0100717}
718
Andrew Lunn436fe172018-03-01 02:02:29 +0100719static int mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
720 uint8_t *data)
Andrew Lunndfafe442016-11-21 23:27:02 +0100721{
Andrew Lunn436fe172018-03-01 02:02:29 +0100722 return mv88e6xxx_stats_get_strings(chip, data,
723 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
Andrew Lunndfafe442016-11-21 23:27:02 +0100724}
725
726static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
727 uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100728{
Vivien Didelot04bed142016-08-31 18:06:13 -0400729 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn436fe172018-03-01 02:02:29 +0100730 int count = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100731
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100732 mutex_lock(&chip->reg_lock);
733
Andrew Lunndfafe442016-11-21 23:27:02 +0100734 if (chip->info->ops->stats_get_strings)
Andrew Lunn436fe172018-03-01 02:02:29 +0100735 count = chip->info->ops->stats_get_strings(chip, data);
736
737 if (chip->info->ops->serdes_get_strings) {
738 data += count * ETH_GSTRING_LEN;
739 chip->info->ops->serdes_get_strings(chip, port, data);
740 }
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100741
742 mutex_unlock(&chip->reg_lock);
Andrew Lunndfafe442016-11-21 23:27:02 +0100743}
744
745static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
746 int types)
747{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100748 struct mv88e6xxx_hw_stat *stat;
749 int i, j;
750
751 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
752 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100753 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100754 j++;
755 }
756 return j;
757}
758
Andrew Lunndfafe442016-11-21 23:27:02 +0100759static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
760{
761 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
762 STATS_TYPE_PORT);
763}
764
765static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
766{
767 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
768 STATS_TYPE_BANK1);
769}
770
Andrew Lunn88c06052018-03-01 02:02:27 +0100771static int mv88e6xxx_get_sset_count(struct dsa_switch *ds, int port)
Andrew Lunndfafe442016-11-21 23:27:02 +0100772{
773 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn436fe172018-03-01 02:02:29 +0100774 int serdes_count = 0;
775 int count = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100776
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100777 mutex_lock(&chip->reg_lock);
Andrew Lunndfafe442016-11-21 23:27:02 +0100778 if (chip->info->ops->stats_get_sset_count)
Andrew Lunn436fe172018-03-01 02:02:29 +0100779 count = chip->info->ops->stats_get_sset_count(chip);
780 if (count < 0)
781 goto out;
782
783 if (chip->info->ops->serdes_get_sset_count)
784 serdes_count = chip->info->ops->serdes_get_sset_count(chip,
785 port);
786 if (serdes_count < 0)
787 count = serdes_count;
788 else
789 count += serdes_count;
790out:
Andrew Lunnc6c8cd52018-03-01 02:02:28 +0100791 mutex_unlock(&chip->reg_lock);
Andrew Lunndfafe442016-11-21 23:27:02 +0100792
Andrew Lunn436fe172018-03-01 02:02:29 +0100793 return count;
Andrew Lunndfafe442016-11-21 23:27:02 +0100794}
795
Andrew Lunn436fe172018-03-01 02:02:29 +0100796static int mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
797 uint64_t *data, int types,
798 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +0100799{
800 struct mv88e6xxx_hw_stat *stat;
801 int i, j;
802
803 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
804 stat = &mv88e6xxx_hw_stats[i];
805 if (stat->type & types) {
Andrew Lunn377cda12018-02-15 14:38:34 +0100806 mutex_lock(&chip->reg_lock);
Andrew Lunne0d8b612016-11-21 23:27:04 +0100807 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
808 bank1_select,
809 histogram);
Andrew Lunn377cda12018-02-15 14:38:34 +0100810 mutex_unlock(&chip->reg_lock);
811
Andrew Lunn052f9472016-11-21 23:27:03 +0100812 j++;
813 }
814 }
Andrew Lunn436fe172018-03-01 02:02:29 +0100815 return j;
Andrew Lunn052f9472016-11-21 23:27:03 +0100816}
817
Andrew Lunn436fe172018-03-01 02:02:29 +0100818static int mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
819 uint64_t *data)
Andrew Lunn052f9472016-11-21 23:27:03 +0100820{
821 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100822 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400823 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +0100824}
825
Andrew Lunn436fe172018-03-01 02:02:29 +0100826static int mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
827 uint64_t *data)
Andrew Lunn052f9472016-11-21 23:27:03 +0100828{
829 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100830 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400831 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
832 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunne0d8b612016-11-21 23:27:04 +0100833}
834
Andrew Lunn436fe172018-03-01 02:02:29 +0100835static int mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
836 uint64_t *data)
Andrew Lunne0d8b612016-11-21 23:27:04 +0100837{
838 return mv88e6xxx_stats_get_stats(chip, port, data,
839 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400840 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
841 0);
Andrew Lunn052f9472016-11-21 23:27:03 +0100842}
843
844static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
845 uint64_t *data)
846{
Andrew Lunn436fe172018-03-01 02:02:29 +0100847 int count = 0;
848
Andrew Lunn052f9472016-11-21 23:27:03 +0100849 if (chip->info->ops->stats_get_stats)
Andrew Lunn436fe172018-03-01 02:02:29 +0100850 count = chip->info->ops->stats_get_stats(chip, port, data);
851
852 if (chip->info->ops->serdes_get_stats) {
853 data += count;
Florian Fainellief44d782018-03-18 11:23:05 -0700854 mutex_lock(&chip->reg_lock);
Andrew Lunn436fe172018-03-01 02:02:29 +0100855 chip->info->ops->serdes_get_stats(chip, port, data);
Florian Fainellief44d782018-03-18 11:23:05 -0700856 mutex_unlock(&chip->reg_lock);
Andrew Lunn436fe172018-03-01 02:02:29 +0100857 }
Andrew Lunn052f9472016-11-21 23:27:03 +0100858}
859
Vivien Didelotf81ec902016-05-09 13:22:58 -0400860static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
861 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000862{
Vivien Didelot04bed142016-08-31 18:06:13 -0400863 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000864 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000865
Vivien Didelotfad09c72016-06-21 12:28:20 -0400866 mutex_lock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000867
Andrew Lunna605a0f2016-11-21 23:26:58 +0100868 ret = mv88e6xxx_stats_snapshot(chip, port);
Andrew Lunn377cda12018-02-15 14:38:34 +0100869 mutex_unlock(&chip->reg_lock);
870
871 if (ret < 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000872 return;
Andrew Lunn052f9472016-11-21 23:27:03 +0100873
874 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000875
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000876}
Ben Hutchings98e67302011-11-25 14:36:19 +0000877
Andrew Lunnde2273872016-11-21 23:27:01 +0100878static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
879{
880 if (chip->info->ops->stats_set_histogram)
881 return chip->info->ops->stats_set_histogram(chip);
882
883 return 0;
884}
885
Vivien Didelotf81ec902016-05-09 13:22:58 -0400886static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700887{
888 return 32 * sizeof(u16);
889}
890
Vivien Didelotf81ec902016-05-09 13:22:58 -0400891static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
892 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700893{
Vivien Didelot04bed142016-08-31 18:06:13 -0400894 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200895 int err;
896 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700897 u16 *p = _p;
898 int i;
899
900 regs->version = 0;
901
902 memset(p, 0xff, 32 * sizeof(u16));
903
Vivien Didelotfad09c72016-06-21 12:28:20 -0400904 mutex_lock(&chip->reg_lock);
Vivien Didelot23062512016-05-09 13:22:45 -0400905
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700906 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700907
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200908 err = mv88e6xxx_port_read(chip, port, i, &reg);
909 if (!err)
910 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700911 }
Vivien Didelot23062512016-05-09 13:22:45 -0400912
Vivien Didelotfad09c72016-06-21 12:28:20 -0400913 mutex_unlock(&chip->reg_lock);
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700914}
915
Vivien Didelot08f50062017-08-01 16:32:41 -0400916static int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port,
917 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -0800918{
Vivien Didelot5480db62017-08-01 16:32:40 -0400919 /* Nothing to do on the port's MAC */
920 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800921}
922
Vivien Didelot08f50062017-08-01 16:32:41 -0400923static int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port,
924 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -0800925{
Vivien Didelot5480db62017-08-01 16:32:40 -0400926 /* Nothing to do on the port's MAC */
927 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800928}
929
Vivien Didelote5887a22017-03-30 17:37:11 -0400930static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700931{
Vivien Didelote5887a22017-03-30 17:37:11 -0400932 struct dsa_switch *ds = NULL;
933 struct net_device *br;
934 u16 pvlan;
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500935 int i;
936
Vivien Didelote5887a22017-03-30 17:37:11 -0400937 if (dev < DSA_MAX_SWITCHES)
938 ds = chip->ds->dst->ds[dev];
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500939
Vivien Didelote5887a22017-03-30 17:37:11 -0400940 /* Prevent frames from unknown switch or port */
941 if (!ds || port >= ds->num_ports)
942 return 0;
943
944 /* Frames from DSA links and CPU ports can egress any local port */
945 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
946 return mv88e6xxx_port_mask(chip);
947
948 br = ds->ports[port].bridge_dev;
949 pvlan = 0;
950
951 /* Frames from user ports can egress any local DSA links and CPU ports,
952 * as well as any local member of their bridge group.
953 */
954 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
955 if (dsa_is_cpu_port(chip->ds, i) ||
956 dsa_is_dsa_port(chip->ds, i) ||
Vivien Didelotc8652c82017-10-16 11:12:19 -0400957 (br && dsa_to_port(chip->ds, i)->bridge_dev == br))
Vivien Didelote5887a22017-03-30 17:37:11 -0400958 pvlan |= BIT(i);
959
960 return pvlan;
961}
962
Vivien Didelot240ea3e2017-03-30 17:37:12 -0400963static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
Vivien Didelote5887a22017-03-30 17:37:11 -0400964{
965 u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500966
967 /* prevent frames from going back out of the port they came in on */
968 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700969
Vivien Didelot5a7921f2016-11-04 03:23:28 +0100970 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700971}
972
Vivien Didelotf81ec902016-05-09 13:22:58 -0400973static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
974 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700975{
Vivien Didelot04bed142016-08-31 18:06:13 -0400976 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot553eb542016-05-13 20:38:23 -0400977 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700978
Vivien Didelotfad09c72016-06-21 12:28:20 -0400979 mutex_lock(&chip->reg_lock);
Vivien Didelotf894c292017-06-08 18:34:10 -0400980 err = mv88e6xxx_port_set_state(chip, port, state);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400981 mutex_unlock(&chip->reg_lock);
Vivien Didelot553eb542016-05-13 20:38:23 -0400982
983 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -0400984 dev_err(ds->dev, "p%d: failed to update state\n", port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700985}
986
Vivien Didelot9e907d72017-07-17 13:03:43 -0400987static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
988{
989 if (chip->info->ops->pot_clear)
990 return chip->info->ops->pot_clear(chip);
991
992 return 0;
993}
994
Vivien Didelot51c901a2017-07-17 13:03:41 -0400995static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
996{
997 if (chip->info->ops->mgmt_rsvd2cpu)
998 return chip->info->ops->mgmt_rsvd2cpu(chip);
999
1000 return 0;
1001}
1002
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001003static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
1004{
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001005 int err;
1006
Vivien Didelotdaefc942017-03-11 16:12:54 -05001007 err = mv88e6xxx_g1_atu_flush(chip, 0, true);
1008 if (err)
1009 return err;
1010
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001011 err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
1012 if (err)
1013 return err;
1014
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001015 return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
1016}
1017
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04001018static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
1019{
1020 int port;
1021 int err;
1022
1023 if (!chip->info->ops->irl_init_all)
1024 return 0;
1025
1026 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
1027 /* Disable ingress rate limiting by resetting all per port
1028 * ingress rate limit resources to their initial state.
1029 */
1030 err = chip->info->ops->irl_init_all(chip, port);
1031 if (err)
1032 return err;
1033 }
1034
1035 return 0;
1036}
1037
Vivien Didelot04a69a12017-10-13 14:18:05 -04001038static int mv88e6xxx_mac_setup(struct mv88e6xxx_chip *chip)
1039{
1040 if (chip->info->ops->set_switch_mac) {
1041 u8 addr[ETH_ALEN];
1042
1043 eth_random_addr(addr);
1044
1045 return chip->info->ops->set_switch_mac(chip, addr);
1046 }
1047
1048 return 0;
1049}
1050
Vivien Didelot17a15942017-03-30 17:37:09 -04001051static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
1052{
1053 u16 pvlan = 0;
1054
1055 if (!mv88e6xxx_has_pvt(chip))
1056 return -EOPNOTSUPP;
1057
1058 /* Skip the local source device, which uses in-chip port VLAN */
1059 if (dev != chip->ds->index)
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001060 pvlan = mv88e6xxx_port_vlan(chip, dev, port);
Vivien Didelot17a15942017-03-30 17:37:09 -04001061
1062 return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
1063}
1064
Vivien Didelot81228992017-03-30 17:37:08 -04001065static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
1066{
Vivien Didelot17a15942017-03-30 17:37:09 -04001067 int dev, port;
1068 int err;
1069
Vivien Didelot81228992017-03-30 17:37:08 -04001070 if (!mv88e6xxx_has_pvt(chip))
1071 return 0;
1072
1073 /* Clear 5 Bit Port for usage with Marvell Link Street devices:
1074 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
1075 */
Vivien Didelot17a15942017-03-30 17:37:09 -04001076 err = mv88e6xxx_g2_misc_4_bit_port(chip);
1077 if (err)
1078 return err;
1079
1080 for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
1081 for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
1082 err = mv88e6xxx_pvt_map(chip, dev, port);
1083 if (err)
1084 return err;
1085 }
1086 }
1087
1088 return 0;
Vivien Didelot81228992017-03-30 17:37:08 -04001089}
1090
Vivien Didelot749efcb2016-09-22 16:49:24 -04001091static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
1092{
1093 struct mv88e6xxx_chip *chip = ds->priv;
1094 int err;
1095
1096 mutex_lock(&chip->reg_lock);
Vivien Didelote606ca32017-03-11 16:12:55 -05001097 err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001098 mutex_unlock(&chip->reg_lock);
1099
1100 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -04001101 dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001102}
1103
Vivien Didelotb486d7c2017-05-01 14:05:13 -04001104static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
1105{
1106 if (!chip->info->max_vid)
1107 return 0;
1108
1109 return mv88e6xxx_g1_vtu_flush(chip);
1110}
1111
Vivien Didelotf1394b72017-05-01 14:05:22 -04001112static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
1113 struct mv88e6xxx_vtu_entry *entry)
1114{
1115 if (!chip->info->ops->vtu_getnext)
1116 return -EOPNOTSUPP;
1117
1118 return chip->info->ops->vtu_getnext(chip, entry);
1119}
1120
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001121static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1122 struct mv88e6xxx_vtu_entry *entry)
1123{
1124 if (!chip->info->ops->vtu_loadpurge)
1125 return -EOPNOTSUPP;
1126
1127 return chip->info->ops->vtu_loadpurge(chip, entry);
1128}
1129
Vivien Didelotd7f435f2017-03-11 16:12:56 -05001130static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001131{
1132 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001133 struct mv88e6xxx_vtu_entry vlan = {
1134 .vid = chip->info->max_vid,
1135 };
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001136 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001137
1138 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1139
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001140 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001141 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001142 err = mv88e6xxx_port_get_fid(chip, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001143 if (err)
1144 return err;
1145
1146 set_bit(*fid, fid_bitmap);
1147 }
1148
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001149 /* Set every FID bit used by the VLAN entries */
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001150 do {
Vivien Didelotf1394b72017-05-01 14:05:22 -04001151 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001152 if (err)
1153 return err;
1154
1155 if (!vlan.valid)
1156 break;
1157
1158 set_bit(vlan.fid, fid_bitmap);
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001159 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001160
1161 /* The reset value 0x000 is used to indicate that multiple address
1162 * databases are not needed. Return the next positive available.
1163 */
1164 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001165 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001166 return -ENOSPC;
1167
1168 /* Clear the database */
Vivien Didelotdaefc942017-03-11 16:12:54 -05001169 return mv88e6xxx_g1_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001170}
1171
Vivien Didelot567aa592017-05-01 14:05:25 -04001172static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
1173 struct mv88e6xxx_vtu_entry *entry, bool new)
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001174{
1175 int err;
1176
1177 if (!vid)
1178 return -EINVAL;
1179
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001180 entry->vid = vid - 1;
1181 entry->valid = false;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001182
Vivien Didelotf1394b72017-05-01 14:05:22 -04001183 err = mv88e6xxx_vtu_getnext(chip, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001184 if (err)
1185 return err;
1186
Vivien Didelot567aa592017-05-01 14:05:25 -04001187 if (entry->vid == vid && entry->valid)
1188 return 0;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001189
Vivien Didelot567aa592017-05-01 14:05:25 -04001190 if (new) {
1191 int i;
1192
1193 /* Initialize a fresh VLAN entry */
1194 memset(entry, 0, sizeof(*entry));
1195 entry->valid = true;
1196 entry->vid = vid;
1197
Vivien Didelot553a7682017-06-07 18:12:16 -04001198 /* Exclude all ports */
Vivien Didelot567aa592017-05-01 14:05:25 -04001199 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
Vivien Didelot553a7682017-06-07 18:12:16 -04001200 entry->member[i] =
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001201 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot567aa592017-05-01 14:05:25 -04001202
1203 return mv88e6xxx_atu_new(chip, &entry->fid);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001204 }
1205
Vivien Didelot567aa592017-05-01 14:05:25 -04001206 /* switchdev expects -EOPNOTSUPP to honor software VLANs */
1207 return -EOPNOTSUPP;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001208}
1209
Vivien Didelotda9c3592016-02-12 12:09:40 -05001210static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1211 u16 vid_begin, u16 vid_end)
1212{
Vivien Didelot04bed142016-08-31 18:06:13 -04001213 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001214 struct mv88e6xxx_vtu_entry vlan = {
1215 .vid = vid_begin - 1,
1216 };
Vivien Didelotda9c3592016-02-12 12:09:40 -05001217 int i, err;
1218
Andrew Lunndb06ae412017-09-25 23:32:20 +02001219 /* DSA and CPU ports have to be members of multiple vlans */
1220 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
1221 return 0;
1222
Vivien Didelotda9c3592016-02-12 12:09:40 -05001223 if (!vid_begin)
1224 return -EOPNOTSUPP;
1225
Vivien Didelotfad09c72016-06-21 12:28:20 -04001226 mutex_lock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001227
Vivien Didelotda9c3592016-02-12 12:09:40 -05001228 do {
Vivien Didelotf1394b72017-05-01 14:05:22 -04001229 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001230 if (err)
1231 goto unlock;
1232
1233 if (!vlan.valid)
1234 break;
1235
1236 if (vlan.vid > vid_end)
1237 break;
1238
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001239 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05001240 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1241 continue;
1242
Andrew Lunncd886462017-11-09 22:29:53 +01001243 if (!ds->ports[i].slave)
Andrew Lunn66e28092016-12-11 21:07:19 +01001244 continue;
1245
Vivien Didelotbd00e052017-05-01 14:05:11 -04001246 if (vlan.member[i] ==
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001247 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001248 continue;
1249
Vivien Didelotc8652c82017-10-16 11:12:19 -04001250 if (dsa_to_port(ds, i)->bridge_dev ==
Vivien Didelotfae8a252017-01-27 15:29:42 -05001251 ds->ports[port].bridge_dev)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001252 break; /* same bridge, check next VLAN */
1253
Vivien Didelotc8652c82017-10-16 11:12:19 -04001254 if (!dsa_to_port(ds, i)->bridge_dev)
Andrew Lunn66e28092016-12-11 21:07:19 +01001255 continue;
1256
Andrew Lunn743fcc22017-11-09 22:29:54 +01001257 dev_err(ds->dev, "p%d: hw VLAN %d already used by port %d in %s\n",
1258 port, vlan.vid, i,
Vivien Didelotc8652c82017-10-16 11:12:19 -04001259 netdev_name(dsa_to_port(ds, i)->bridge_dev));
Vivien Didelotda9c3592016-02-12 12:09:40 -05001260 err = -EOPNOTSUPP;
1261 goto unlock;
1262 }
1263 } while (vlan.vid < vid_end);
1264
1265unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001266 mutex_unlock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001267
1268 return err;
1269}
1270
Vivien Didelotf81ec902016-05-09 13:22:58 -04001271static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1272 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001273{
Vivien Didelot04bed142016-08-31 18:06:13 -04001274 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot81c6edb2017-06-12 12:37:41 -04001275 u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
1276 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001277 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001278
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001279 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001280 return -EOPNOTSUPP;
1281
Vivien Didelotfad09c72016-06-21 12:28:20 -04001282 mutex_lock(&chip->reg_lock);
Vivien Didelot385a0992016-11-04 03:23:31 +01001283 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001284 mutex_unlock(&chip->reg_lock);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001285
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001286 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001287}
1288
Vivien Didelot57d32312016-06-20 13:13:58 -04001289static int
1290mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
Vivien Didelot80e02362017-11-30 11:23:57 -05001291 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001292{
Vivien Didelot04bed142016-08-31 18:06:13 -04001293 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001294 int err;
1295
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001296 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001297 return -EOPNOTSUPP;
1298
Vivien Didelotda9c3592016-02-12 12:09:40 -05001299 /* If the requested port doesn't belong to the same bridge as the VLAN
1300 * members, do not support it (yet) and fallback to software VLAN.
1301 */
1302 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
1303 vlan->vid_end);
1304 if (err)
1305 return err;
1306
Vivien Didelot76e398a2015-11-01 12:33:55 -05001307 /* We don't need any dynamic resource from the kernel (yet),
1308 * so skip the prepare phase.
1309 */
1310 return 0;
1311}
1312
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001313static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
1314 const unsigned char *addr, u16 vid,
1315 u8 state)
1316{
1317 struct mv88e6xxx_vtu_entry vlan;
1318 struct mv88e6xxx_atu_entry entry;
1319 int err;
1320
1321 /* Null VLAN ID corresponds to the port private database */
1322 if (vid == 0)
1323 err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
1324 else
1325 err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1326 if (err)
1327 return err;
1328
1329 entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1330 ether_addr_copy(entry.mac, addr);
1331 eth_addr_dec(entry.mac);
1332
1333 err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
1334 if (err)
1335 return err;
1336
1337 /* Initialize a fresh ATU entry if it isn't found */
1338 if (entry.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED ||
1339 !ether_addr_equal(entry.mac, addr)) {
1340 memset(&entry, 0, sizeof(entry));
1341 ether_addr_copy(entry.mac, addr);
1342 }
1343
1344 /* Purge the ATU entry only if no port is using it anymore */
1345 if (state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED) {
1346 entry.portvec &= ~BIT(port);
1347 if (!entry.portvec)
1348 entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1349 } else {
1350 entry.portvec |= BIT(port);
1351 entry.state = state;
1352 }
1353
1354 return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
1355}
1356
Andrew Lunn87fa8862017-11-09 22:29:56 +01001357static int mv88e6xxx_port_add_broadcast(struct mv88e6xxx_chip *chip, int port,
1358 u16 vid)
1359{
1360 const char broadcast[6] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
1361 u8 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC;
1362
1363 return mv88e6xxx_port_db_load_purge(chip, port, broadcast, vid, state);
1364}
1365
1366static int mv88e6xxx_broadcast_setup(struct mv88e6xxx_chip *chip, u16 vid)
1367{
1368 int port;
1369 int err;
1370
1371 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
1372 err = mv88e6xxx_port_add_broadcast(chip, port, vid);
1373 if (err)
1374 return err;
1375 }
1376
1377 return 0;
1378}
1379
Vivien Didelotfad09c72016-06-21 12:28:20 -04001380static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
Vivien Didelotc91498e2017-06-07 18:12:13 -04001381 u16 vid, u8 member)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001382{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001383 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001384 int err;
1385
Vivien Didelot567aa592017-05-01 14:05:25 -04001386 err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001387 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001388 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001389
Vivien Didelotc91498e2017-06-07 18:12:13 -04001390 vlan.member[port] = member;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001391
Andrew Lunn87fa8862017-11-09 22:29:56 +01001392 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1393 if (err)
1394 return err;
1395
1396 return mv88e6xxx_broadcast_setup(chip, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001397}
1398
Vivien Didelotf81ec902016-05-09 13:22:58 -04001399static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
Vivien Didelot80e02362017-11-30 11:23:57 -05001400 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001401{
Vivien Didelot04bed142016-08-31 18:06:13 -04001402 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001403 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1404 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001405 u8 member;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001406 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001407
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001408 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001409 return;
1410
Vivien Didelotc91498e2017-06-07 18:12:13 -04001411 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001412 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001413 else if (untagged)
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001414 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001415 else
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001416 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001417
Vivien Didelotfad09c72016-06-21 12:28:20 -04001418 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001419
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001420 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Vivien Didelotc91498e2017-06-07 18:12:13 -04001421 if (_mv88e6xxx_port_vlan_add(chip, port, vid, member))
Vivien Didelot774439e52017-06-08 18:34:08 -04001422 dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
1423 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05001424
Vivien Didelot77064f32016-11-04 03:23:30 +01001425 if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
Vivien Didelot774439e52017-06-08 18:34:08 -04001426 dev_err(ds->dev, "p%d: failed to set PVID %d\n", port,
1427 vlan->vid_end);
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001428
Vivien Didelotfad09c72016-06-21 12:28:20 -04001429 mutex_unlock(&chip->reg_lock);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001430}
1431
Vivien Didelotfad09c72016-06-21 12:28:20 -04001432static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001433 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001434{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001435 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001436 int i, err;
1437
Vivien Didelot567aa592017-05-01 14:05:25 -04001438 err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001439 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001440 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001441
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001442 /* Tell switchdev if this VLAN is handled in software */
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001443 if (vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05001444 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001445
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001446 vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001447
1448 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001449 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001450 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001451 if (vlan.member[i] !=
1452 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001453 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001454 break;
1455 }
1456 }
1457
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001458 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001459 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001460 return err;
1461
Vivien Didelote606ca32017-03-11 16:12:55 -05001462 return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001463}
1464
Vivien Didelotf81ec902016-05-09 13:22:58 -04001465static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
1466 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001467{
Vivien Didelot04bed142016-08-31 18:06:13 -04001468 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001469 u16 pvid, vid;
1470 int err = 0;
1471
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001472 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001473 return -EOPNOTSUPP;
1474
Vivien Didelotfad09c72016-06-21 12:28:20 -04001475 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001476
Vivien Didelot77064f32016-11-04 03:23:30 +01001477 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001478 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001479 goto unlock;
1480
Vivien Didelot76e398a2015-11-01 12:33:55 -05001481 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001482 err = _mv88e6xxx_port_vlan_del(chip, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001483 if (err)
1484 goto unlock;
1485
1486 if (vid == pvid) {
Vivien Didelot77064f32016-11-04 03:23:30 +01001487 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001488 if (err)
1489 goto unlock;
1490 }
1491 }
1492
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001493unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001494 mutex_unlock(&chip->reg_lock);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001495
1496 return err;
1497}
1498
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001499static int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
1500 const unsigned char *addr, u16 vid)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001501{
Vivien Didelot04bed142016-08-31 18:06:13 -04001502 struct mv88e6xxx_chip *chip = ds->priv;
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001503 int err;
Vivien Didelot6630e232015-08-06 01:44:07 -04001504
Vivien Didelotfad09c72016-06-21 12:28:20 -04001505 mutex_lock(&chip->reg_lock);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001506 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
1507 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001508 mutex_unlock(&chip->reg_lock);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001509
1510 return err;
David S. Millercdf09692015-08-11 12:00:37 -07001511}
1512
Vivien Didelotf81ec902016-05-09 13:22:58 -04001513static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
Arkadi Sharshevsky6c2c1dc2017-08-06 16:15:39 +03001514 const unsigned char *addr, u16 vid)
David S. Millercdf09692015-08-11 12:00:37 -07001515{
Vivien Didelot04bed142016-08-31 18:06:13 -04001516 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001517 int err;
David S. Millercdf09692015-08-11 12:00:37 -07001518
Vivien Didelotfad09c72016-06-21 12:28:20 -04001519 mutex_lock(&chip->reg_lock);
Arkadi Sharshevsky6c2c1dc2017-08-06 16:15:39 +03001520 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04001521 MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001522 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07001523
Vivien Didelot83dabd12016-08-31 11:50:04 -04001524 return err;
David S. Millercdf09692015-08-11 12:00:37 -07001525}
1526
Vivien Didelot83dabd12016-08-31 11:50:04 -04001527static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
1528 u16 fid, u16 vid, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001529 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001530{
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001531 struct mv88e6xxx_atu_entry addr;
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001532 bool is_static;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001533 int err;
1534
Vivien Didelot27c0e602017-06-15 12:14:01 -04001535 addr.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001536 eth_broadcast_addr(addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001537
1538 do {
Andrew Lunna61e5402018-02-15 14:38:35 +01001539 mutex_lock(&chip->reg_lock);
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001540 err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
Andrew Lunna61e5402018-02-15 14:38:35 +01001541 mutex_unlock(&chip->reg_lock);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001542 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001543 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001544
Vivien Didelot27c0e602017-06-15 12:14:01 -04001545 if (addr.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001546 break;
1547
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001548 if (addr.trunk || (addr.portvec & BIT(port)) == 0)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001549 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001550
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001551 if (!is_unicast_ether_addr(addr.mac))
1552 continue;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001553
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001554 is_static = (addr.state ==
1555 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
1556 err = cb(addr.mac, vid, is_static, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001557 if (err)
1558 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001559 } while (!is_broadcast_ether_addr(addr.mac));
1560
1561 return err;
1562}
1563
Vivien Didelot83dabd12016-08-31 11:50:04 -04001564static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001565 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001566{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001567 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001568 .vid = chip->info->max_vid,
Vivien Didelot83dabd12016-08-31 11:50:04 -04001569 };
1570 u16 fid;
1571 int err;
1572
1573 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Andrew Lunna61e5402018-02-15 14:38:35 +01001574 mutex_lock(&chip->reg_lock);
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001575 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Andrew Lunna61e5402018-02-15 14:38:35 +01001576 mutex_unlock(&chip->reg_lock);
1577
Vivien Didelot83dabd12016-08-31 11:50:04 -04001578 if (err)
1579 return err;
1580
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001581 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, cb, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001582 if (err)
1583 return err;
1584
1585 /* Dump VLANs' Filtering Information Databases */
Vivien Didelot83dabd12016-08-31 11:50:04 -04001586 do {
Andrew Lunna61e5402018-02-15 14:38:35 +01001587 mutex_lock(&chip->reg_lock);
Vivien Didelotf1394b72017-05-01 14:05:22 -04001588 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Andrew Lunna61e5402018-02-15 14:38:35 +01001589 mutex_unlock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001590 if (err)
1591 return err;
1592
1593 if (!vlan.valid)
1594 break;
1595
1596 err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001597 cb, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001598 if (err)
1599 return err;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001600 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001601
1602 return err;
1603}
1604
Vivien Didelotf81ec902016-05-09 13:22:58 -04001605static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001606 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelotf33475b2015-10-22 09:34:41 -04001607{
Vivien Didelot04bed142016-08-31 18:06:13 -04001608 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotf33475b2015-10-22 09:34:41 -04001609
Andrew Lunna61e5402018-02-15 14:38:35 +01001610 return mv88e6xxx_port_db_dump(chip, port, cb, data);
Vivien Didelotf33475b2015-10-22 09:34:41 -04001611}
1612
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001613static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
1614 struct net_device *br)
1615{
Vivien Didelote96a6e02017-03-30 17:37:13 -04001616 struct dsa_switch *ds;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001617 int port;
Vivien Didelote96a6e02017-03-30 17:37:13 -04001618 int dev;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001619 int err;
1620
1621 /* Remap the Port VLAN of each local bridge group member */
1622 for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
1623 if (chip->ds->ports[port].bridge_dev == br) {
1624 err = mv88e6xxx_port_vlan_map(chip, port);
1625 if (err)
1626 return err;
1627 }
1628 }
1629
Vivien Didelote96a6e02017-03-30 17:37:13 -04001630 if (!mv88e6xxx_has_pvt(chip))
1631 return 0;
1632
1633 /* Remap the Port VLAN of each cross-chip bridge group member */
1634 for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
1635 ds = chip->ds->dst->ds[dev];
1636 if (!ds)
1637 break;
1638
1639 for (port = 0; port < ds->num_ports; ++port) {
1640 if (ds->ports[port].bridge_dev == br) {
1641 err = mv88e6xxx_pvt_map(chip, dev, port);
1642 if (err)
1643 return err;
1644 }
1645 }
1646 }
1647
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001648 return 0;
1649}
1650
Vivien Didelotf81ec902016-05-09 13:22:58 -04001651static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
Vivien Didelotfae8a252017-01-27 15:29:42 -05001652 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001653{
Vivien Didelot04bed142016-08-31 18:06:13 -04001654 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001655 int err;
Vivien Didelot466dfa02016-02-26 13:16:05 -05001656
Vivien Didelotfad09c72016-06-21 12:28:20 -04001657 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001658 err = mv88e6xxx_bridge_map(chip, br);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001659 mutex_unlock(&chip->reg_lock);
Vivien Didelota6692752016-02-12 12:09:39 -05001660
Vivien Didelot466dfa02016-02-26 13:16:05 -05001661 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001662}
1663
Vivien Didelotf123f2f2017-01-27 15:29:41 -05001664static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
1665 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001666{
Vivien Didelot04bed142016-08-31 18:06:13 -04001667 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot466dfa02016-02-26 13:16:05 -05001668
Vivien Didelotfad09c72016-06-21 12:28:20 -04001669 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001670 if (mv88e6xxx_bridge_map(chip, br) ||
1671 mv88e6xxx_port_vlan_map(chip, port))
1672 dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04001673 mutex_unlock(&chip->reg_lock);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05001674}
1675
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001676static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
1677 int port, struct net_device *br)
1678{
1679 struct mv88e6xxx_chip *chip = ds->priv;
1680 int err;
1681
1682 if (!mv88e6xxx_has_pvt(chip))
1683 return 0;
1684
1685 mutex_lock(&chip->reg_lock);
1686 err = mv88e6xxx_pvt_map(chip, dev, port);
1687 mutex_unlock(&chip->reg_lock);
1688
1689 return err;
1690}
1691
1692static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
1693 int port, struct net_device *br)
1694{
1695 struct mv88e6xxx_chip *chip = ds->priv;
1696
1697 if (!mv88e6xxx_has_pvt(chip))
1698 return;
1699
1700 mutex_lock(&chip->reg_lock);
1701 if (mv88e6xxx_pvt_map(chip, dev, port))
1702 dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
1703 mutex_unlock(&chip->reg_lock);
1704}
1705
Vivien Didelot17e708b2016-12-05 17:30:27 -05001706static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
1707{
1708 if (chip->info->ops->reset)
1709 return chip->info->ops->reset(chip);
1710
1711 return 0;
1712}
1713
Vivien Didelot309eca62016-12-05 17:30:26 -05001714static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
1715{
1716 struct gpio_desc *gpiod = chip->reset;
1717
1718 /* If there is a GPIO connected to the reset pin, toggle it */
1719 if (gpiod) {
1720 gpiod_set_value_cansleep(gpiod, 1);
1721 usleep_range(10000, 20000);
1722 gpiod_set_value_cansleep(gpiod, 0);
1723 usleep_range(10000, 20000);
1724 }
1725}
1726
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001727static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
1728{
1729 int i, err;
1730
1731 /* Set all ports to the Disabled state */
1732 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelotf894c292017-06-08 18:34:10 -04001733 err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001734 if (err)
1735 return err;
1736 }
1737
1738 /* Wait for transmit queues to drain,
1739 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
1740 */
1741 usleep_range(2000, 4000);
1742
1743 return 0;
1744}
1745
Vivien Didelotfad09c72016-06-21 12:28:20 -04001746static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04001747{
Vivien Didelota935c052016-09-29 12:21:53 -04001748 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04001749
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001750 err = mv88e6xxx_disable_ports(chip);
1751 if (err)
1752 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04001753
Vivien Didelot309eca62016-12-05 17:30:26 -05001754 mv88e6xxx_hardware_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04001755
Vivien Didelot17e708b2016-12-05 17:30:27 -05001756 return mv88e6xxx_software_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04001757}
1758
Vivien Didelot43145572017-03-11 16:12:59 -05001759static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001760 enum mv88e6xxx_frame_mode frame,
1761 enum mv88e6xxx_egress_mode egress, u16 etype)
Andrew Lunn56995cb2016-12-03 04:35:19 +01001762{
1763 int err;
1764
Vivien Didelot43145572017-03-11 16:12:59 -05001765 if (!chip->info->ops->port_set_frame_mode)
1766 return -EOPNOTSUPP;
1767
1768 err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001769 if (err)
1770 return err;
1771
Vivien Didelot43145572017-03-11 16:12:59 -05001772 err = chip->info->ops->port_set_frame_mode(chip, port, frame);
1773 if (err)
1774 return err;
1775
1776 if (chip->info->ops->port_set_ether_type)
1777 return chip->info->ops->port_set_ether_type(chip, port, etype);
1778
1779 return 0;
1780}
1781
1782static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
1783{
1784 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001785 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04001786 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05001787}
1788
1789static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
1790{
1791 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001792 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04001793 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05001794}
1795
1796static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
1797{
1798 return mv88e6xxx_set_port_mode(chip, port,
1799 MV88E6XXX_FRAME_MODE_ETHERTYPE,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001800 MV88E6XXX_EGRESS_MODE_ETHERTYPE,
1801 ETH_P_EDSA);
Vivien Didelot43145572017-03-11 16:12:59 -05001802}
1803
1804static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
1805{
1806 if (dsa_is_dsa_port(chip->ds, port))
1807 return mv88e6xxx_set_port_mode_dsa(chip, port);
1808
Vivien Didelot2b3e9892017-10-26 11:22:54 -04001809 if (dsa_is_user_port(chip->ds, port))
Vivien Didelot43145572017-03-11 16:12:59 -05001810 return mv88e6xxx_set_port_mode_normal(chip, port);
1811
1812 /* Setup CPU port mode depending on its supported tag format */
1813 if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
1814 return mv88e6xxx_set_port_mode_dsa(chip, port);
1815
1816 if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
1817 return mv88e6xxx_set_port_mode_edsa(chip, port);
1818
1819 return -EINVAL;
1820}
1821
Vivien Didelotea698f42017-03-11 16:12:50 -05001822static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
1823{
1824 bool message = dsa_is_dsa_port(chip->ds, port);
1825
1826 return mv88e6xxx_port_set_message_port(chip, port, message);
1827}
1828
Vivien Didelot601aeed2017-03-11 16:13:00 -05001829static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
1830{
Vivien Didelot3ee50cb2017-12-05 15:34:09 -05001831 struct dsa_switch *ds = chip->ds;
1832 bool flood;
Vivien Didelot601aeed2017-03-11 16:13:00 -05001833
1834 /* Upstream ports flood frames with unknown unicast or multicast DA */
Vivien Didelot3ee50cb2017-12-05 15:34:09 -05001835 flood = dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port);
Vivien Didelot601aeed2017-03-11 16:13:00 -05001836 if (chip->info->ops->port_set_egress_floods)
1837 return chip->info->ops->port_set_egress_floods(chip, port,
1838 flood, flood);
1839
1840 return 0;
1841}
1842
Andrew Lunn6d917822017-05-26 01:03:21 +02001843static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
1844 bool on)
1845{
Vivien Didelot523a8902017-05-26 18:02:42 -04001846 if (chip->info->ops->serdes_power)
1847 return chip->info->ops->serdes_power(chip, port, on);
Andrew Lunn6d917822017-05-26 01:03:21 +02001848
Vivien Didelot523a8902017-05-26 18:02:42 -04001849 return 0;
Andrew Lunn6d917822017-05-26 01:03:21 +02001850}
1851
Vivien Didelotfa371c82017-12-05 15:34:10 -05001852static int mv88e6xxx_setup_upstream_port(struct mv88e6xxx_chip *chip, int port)
1853{
1854 struct dsa_switch *ds = chip->ds;
1855 int upstream_port;
1856 int err;
1857
Vivien Didelot07073c72017-12-05 15:34:13 -05001858 upstream_port = dsa_upstream_port(ds, port);
Vivien Didelotfa371c82017-12-05 15:34:10 -05001859 if (chip->info->ops->port_set_upstream_port) {
1860 err = chip->info->ops->port_set_upstream_port(chip, port,
1861 upstream_port);
1862 if (err)
1863 return err;
1864 }
1865
Vivien Didelot0ea54dd2017-12-05 15:34:11 -05001866 if (port == upstream_port) {
1867 if (chip->info->ops->set_cpu_port) {
1868 err = chip->info->ops->set_cpu_port(chip,
1869 upstream_port);
1870 if (err)
1871 return err;
1872 }
1873
1874 if (chip->info->ops->set_egress_port) {
1875 err = chip->info->ops->set_egress_port(chip,
1876 upstream_port);
1877 if (err)
1878 return err;
1879 }
1880 }
1881
Vivien Didelotfa371c82017-12-05 15:34:10 -05001882 return 0;
1883}
1884
Vivien Didelotfad09c72016-06-21 12:28:20 -04001885static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07001886{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001887 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001888 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001889 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07001890
Vivien Didelotd78343d2016-11-04 03:23:36 +01001891 /* MAC Forcing register: don't force link, speed, duplex or flow control
1892 * state to any particular values on physical ports, but force the CPU
1893 * port and all DSA ports to their maximum bandwidth and full duplex.
1894 */
1895 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
1896 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
1897 SPEED_MAX, DUPLEX_FULL,
1898 PHY_INTERFACE_MODE_NA);
1899 else
1900 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
1901 SPEED_UNFORCED, DUPLEX_UNFORCED,
1902 PHY_INTERFACE_MODE_NA);
1903 if (err)
1904 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001905
1906 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
1907 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
1908 * tunneling, determine priority by looking at 802.1p and IP
1909 * priority fields (IP prio has precedence), and set STP state
1910 * to Forwarding.
1911 *
1912 * If this is the CPU link, use DSA or EDSA tagging depending
1913 * on which tagging mode was configured.
1914 *
1915 * If this is a link to another switch, use DSA tagging mode.
1916 *
1917 * If this is the upstream port for this switch, enable
1918 * forwarding of unknown unicasts and multicasts.
1919 */
Vivien Didelota89b433be2017-06-12 12:37:37 -04001920 reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
1921 MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
1922 MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
1923 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001924 if (err)
1925 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02001926
Vivien Didelot601aeed2017-03-11 16:13:00 -05001927 err = mv88e6xxx_setup_port_mode(chip, port);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001928 if (err)
1929 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001930
Vivien Didelot601aeed2017-03-11 16:13:00 -05001931 err = mv88e6xxx_setup_egress_floods(chip, port);
Vivien Didelot43145572017-03-11 16:12:59 -05001932 if (err)
1933 return err;
1934
Andrew Lunn04aca992017-05-26 01:03:24 +02001935 /* Enable the SERDES interface for DSA and CPU ports. Normal
1936 * ports SERDES are enabled when the port is enabled, thus
1937 * saving a bit of power.
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00001938 */
Andrew Lunn04aca992017-05-26 01:03:24 +02001939 if ((dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))) {
1940 err = mv88e6xxx_serdes_power(chip, port, true);
1941 if (err)
1942 return err;
1943 }
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00001944
Vivien Didelot8efdda42015-08-13 12:52:23 -04001945 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05001946 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04001947 * untagged frames on this port, do a destination address lookup on all
1948 * received packets as usual, disable ARP mirroring and don't send a
1949 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02001950 */
Andrew Lunna23b2962017-02-04 20:15:28 +01001951 err = mv88e6xxx_port_set_map_da(chip, port);
1952 if (err)
1953 return err;
1954
Vivien Didelotfa371c82017-12-05 15:34:10 -05001955 err = mv88e6xxx_setup_upstream_port(chip, port);
1956 if (err)
1957 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001958
Andrew Lunna23b2962017-02-04 20:15:28 +01001959 err = mv88e6xxx_port_set_8021q_mode(chip, port,
Vivien Didelot81c6edb2017-06-12 12:37:41 -04001960 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
Andrew Lunna23b2962017-02-04 20:15:28 +01001961 if (err)
1962 return err;
1963
Vivien Didelotcd782652017-06-08 18:34:13 -04001964 if (chip->info->ops->port_set_jumbo_size) {
1965 err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
Andrew Lunn5f436662016-12-03 04:45:17 +01001966 if (err)
1967 return err;
1968 }
1969
Andrew Lunn54d792f2015-05-06 01:09:47 +02001970 /* Port Association Vector: when learning source addresses
1971 * of packets, add the address to the address database using
1972 * a port bitmap that has only the bit for this port set and
1973 * the other bits clear.
1974 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05001975 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04001976 /* Disable learning for CPU port */
1977 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04001978 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05001979
Vivien Didelot2a4614e2017-06-12 12:37:43 -04001980 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
1981 reg);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001982 if (err)
1983 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001984
1985 /* Egress rate control 2: disable egress rate control. */
Vivien Didelot2cb8cb12017-06-12 12:37:42 -04001986 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
1987 0x0000);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001988 if (err)
1989 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001990
Vivien Didelot08984322017-06-08 18:34:12 -04001991 if (chip->info->ops->port_pause_limit) {
1992 err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
Andrew Lunnb35d322a2016-12-03 04:45:19 +01001993 if (err)
1994 return err;
1995 }
1996
Vivien Didelotc8c94892017-03-11 16:13:01 -05001997 if (chip->info->ops->port_disable_learn_limit) {
1998 err = chip->info->ops->port_disable_learn_limit(chip, port);
1999 if (err)
2000 return err;
2001 }
2002
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002003 if (chip->info->ops->port_disable_pri_override) {
2004 err = chip->info->ops->port_disable_pri_override(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002005 if (err)
2006 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01002007 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002008
Andrew Lunnef0a7312016-12-03 04:35:16 +01002009 if (chip->info->ops->port_tag_remap) {
2010 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002011 if (err)
2012 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002013 }
2014
Andrew Lunnef70b112016-12-03 04:45:18 +01002015 if (chip->info->ops->port_egress_rate_limiting) {
2016 err = chip->info->ops->port_egress_rate_limiting(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002017 if (err)
2018 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002019 }
2020
Vivien Didelotea698f42017-03-11 16:12:50 -05002021 err = mv88e6xxx_setup_message_port(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002022 if (err)
2023 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002024
Vivien Didelot207afda2016-04-14 14:42:09 -04002025 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002026 * database, and allow bidirectional communication between the
2027 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07002028 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002029 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002030 if (err)
2031 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002032
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002033 err = mv88e6xxx_port_vlan_map(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002034 if (err)
2035 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002036
2037 /* Default VLAN ID and priority: don't set a default VLAN
2038 * ID, and set the default packet priority to zero.
2039 */
Vivien Didelotb7929fb2017-06-12 12:37:40 -04002040 return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
Andrew Lunndbde9e62015-05-06 01:09:48 +02002041}
2042
Andrew Lunn04aca992017-05-26 01:03:24 +02002043static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
2044 struct phy_device *phydev)
2045{
2046 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot523a8902017-05-26 18:02:42 -04002047 int err;
Andrew Lunn04aca992017-05-26 01:03:24 +02002048
2049 mutex_lock(&chip->reg_lock);
Vivien Didelot523a8902017-05-26 18:02:42 -04002050 err = mv88e6xxx_serdes_power(chip, port, true);
Andrew Lunn04aca992017-05-26 01:03:24 +02002051 mutex_unlock(&chip->reg_lock);
2052
2053 return err;
2054}
2055
2056static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port,
2057 struct phy_device *phydev)
2058{
2059 struct mv88e6xxx_chip *chip = ds->priv;
2060
2061 mutex_lock(&chip->reg_lock);
Vivien Didelot523a8902017-05-26 18:02:42 -04002062 if (mv88e6xxx_serdes_power(chip, port, false))
2063 dev_err(chip->dev, "failed to power off SERDES\n");
Andrew Lunn04aca992017-05-26 01:03:24 +02002064 mutex_unlock(&chip->reg_lock);
2065}
2066
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002067static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2068 unsigned int ageing_time)
2069{
Vivien Didelot04bed142016-08-31 18:06:13 -04002070 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002071 int err;
2072
2073 mutex_lock(&chip->reg_lock);
Vivien Didelot720c6342017-03-11 16:12:48 -05002074 err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002075 mutex_unlock(&chip->reg_lock);
2076
2077 return err;
2078}
2079
Vivien Didelot97299342016-07-18 20:45:30 -04002080static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002081{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002082 struct dsa_switch *ds = chip->ds;
Vivien Didelot08a01262016-05-09 13:22:50 -04002083 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002084
Vivien Didelot50484ff2016-05-09 13:22:54 -04002085 /* Disable remote management, and set the switch's DSA device number. */
Vivien Didelotd77f4322017-06-15 12:14:03 -04002086 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL2,
2087 MV88E6XXX_G1_CTL2_MULTIPLE_CASCADE |
Vivien Didelota935c052016-09-29 12:21:53 -04002088 (ds->index & 0x1f));
Vivien Didelot50484ff2016-05-09 13:22:54 -04002089 if (err)
2090 return err;
2091
Vivien Didelot08a01262016-05-09 13:22:50 -04002092 /* Configure the IP ToS mapping registers. */
Vivien Didelotccba8f32017-06-15 12:14:06 -04002093 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_0, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002094 if (err)
2095 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04002096 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_1, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002097 if (err)
2098 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04002099 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_2, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002100 if (err)
2101 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04002102 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_3, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002103 if (err)
2104 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04002105 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_4, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002106 if (err)
2107 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04002108 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_5, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002109 if (err)
2110 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04002111 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_6, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002112 if (err)
2113 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04002114 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_7, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002115 if (err)
2116 return err;
2117
2118 /* Configure the IEEE 802.1p priority mapping register. */
Vivien Didelotccba8f32017-06-15 12:14:06 -04002119 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IEEE_PRI, 0xfa41);
Vivien Didelot08a01262016-05-09 13:22:50 -04002120 if (err)
2121 return err;
2122
Andrew Lunnde2273872016-11-21 23:27:01 +01002123 /* Initialize the statistics unit */
2124 err = mv88e6xxx_stats_set_histogram(chip);
2125 if (err)
2126 return err;
2127
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002128 return mv88e6xxx_g1_stats_clear(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04002129}
2130
Vivien Didelotf81ec902016-05-09 13:22:58 -04002131static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002132{
Vivien Didelot04bed142016-08-31 18:06:13 -04002133 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot552238b2016-05-09 13:22:49 -04002134 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002135 int i;
2136
Vivien Didelotfad09c72016-06-21 12:28:20 -04002137 chip->ds = ds;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002138 ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002139
Vivien Didelotfad09c72016-06-21 12:28:20 -04002140 mutex_lock(&chip->reg_lock);
Vivien Didelot552238b2016-05-09 13:22:49 -04002141
Vivien Didelot97299342016-07-18 20:45:30 -04002142 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002143 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelot91dee142017-10-26 11:22:52 -04002144 if (dsa_is_unused_port(ds, i))
2145 continue;
2146
Vivien Didelot97299342016-07-18 20:45:30 -04002147 err = mv88e6xxx_setup_port(chip, i);
2148 if (err)
2149 goto unlock;
2150 }
2151
2152 /* Setup Switch Global 1 Registers */
2153 err = mv88e6xxx_g1_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002154 if (err)
2155 goto unlock;
2156
Vivien Didelot97299342016-07-18 20:45:30 -04002157 /* Setup Switch Global 2 Registers */
Vivien Didelot9069c132017-07-17 13:03:44 -04002158 if (chip->info->global2_addr) {
Vivien Didelot97299342016-07-18 20:45:30 -04002159 err = mv88e6xxx_g2_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002160 if (err)
2161 goto unlock;
2162 }
Andrew Lunn54d792f2015-05-06 01:09:47 +02002163
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002164 err = mv88e6xxx_irl_setup(chip);
2165 if (err)
2166 goto unlock;
2167
Vivien Didelot04a69a12017-10-13 14:18:05 -04002168 err = mv88e6xxx_mac_setup(chip);
2169 if (err)
2170 goto unlock;
2171
Vivien Didelot1b17aed2017-05-26 18:03:05 -04002172 err = mv88e6xxx_phy_setup(chip);
2173 if (err)
2174 goto unlock;
2175
Vivien Didelotb486d7c2017-05-01 14:05:13 -04002176 err = mv88e6xxx_vtu_setup(chip);
2177 if (err)
2178 goto unlock;
2179
Vivien Didelot81228992017-03-30 17:37:08 -04002180 err = mv88e6xxx_pvt_setup(chip);
2181 if (err)
2182 goto unlock;
2183
Vivien Didelota2ac29d2017-03-11 16:12:49 -05002184 err = mv88e6xxx_atu_setup(chip);
2185 if (err)
2186 goto unlock;
2187
Andrew Lunn87fa8862017-11-09 22:29:56 +01002188 err = mv88e6xxx_broadcast_setup(chip, 0);
2189 if (err)
2190 goto unlock;
2191
Vivien Didelot9e907d72017-07-17 13:03:43 -04002192 err = mv88e6xxx_pot_setup(chip);
2193 if (err)
2194 goto unlock;
2195
Vivien Didelot51c901a2017-07-17 13:03:41 -04002196 err = mv88e6xxx_rsvd2cpu_setup(chip);
2197 if (err)
2198 goto unlock;
Andrew Lunn6e55f692016-12-03 04:45:16 +01002199
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01002200 /* Setup PTP Hardware Clock and timestamping */
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01002201 if (chip->info->ptp_support) {
2202 err = mv88e6xxx_ptp_setup(chip);
2203 if (err)
2204 goto unlock;
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01002205
2206 err = mv88e6xxx_hwtstamp_setup(chip);
2207 if (err)
2208 goto unlock;
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01002209 }
2210
Vivien Didelot6b17e862015-08-13 12:52:18 -04002211unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002212 mutex_unlock(&chip->reg_lock);
Andrew Lunndb687a52015-06-20 21:31:29 +02002213
Andrew Lunn48ace4e2016-04-14 23:47:12 +02002214 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002215}
2216
Vivien Didelote57e5e72016-08-15 17:19:00 -04002217static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002218{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002219 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2220 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002221 u16 val;
2222 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002223
Andrew Lunnee26a222017-01-24 14:53:48 +01002224 if (!chip->info->ops->phy_read)
2225 return -EOPNOTSUPP;
2226
Vivien Didelotfad09c72016-06-21 12:28:20 -04002227 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002228 err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002229 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002230
Andrew Lunnda9f3302017-02-01 03:40:05 +01002231 if (reg == MII_PHYSID2) {
2232 /* Some internal PHYS don't have a model number. Use
2233 * the mv88e6390 family model number instead.
2234 */
2235 if (!(val & 0x3f0))
Vivien Didelot107fcc12017-06-12 12:37:36 -04002236 val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
Andrew Lunnda9f3302017-02-01 03:40:05 +01002237 }
2238
Vivien Didelote57e5e72016-08-15 17:19:00 -04002239 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002240}
2241
Vivien Didelote57e5e72016-08-15 17:19:00 -04002242static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002243{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002244 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2245 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002246 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002247
Andrew Lunnee26a222017-01-24 14:53:48 +01002248 if (!chip->info->ops->phy_write)
2249 return -EOPNOTSUPP;
2250
Vivien Didelotfad09c72016-06-21 12:28:20 -04002251 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002252 err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002253 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002254
2255 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002256}
2257
Vivien Didelotfad09c72016-06-21 12:28:20 -04002258static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunna3c53be52017-01-24 14:53:50 +01002259 struct device_node *np,
2260 bool external)
Andrew Lunnb516d452016-06-04 21:17:06 +02002261{
2262 static int index;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002263 struct mv88e6xxx_mdio_bus *mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002264 struct mii_bus *bus;
2265 int err;
2266
Andrew Lunn2510bab2018-02-22 01:51:49 +01002267 if (external) {
2268 mutex_lock(&chip->reg_lock);
2269 err = mv88e6xxx_g2_scratch_gpio_set_smi(chip, true);
2270 mutex_unlock(&chip->reg_lock);
2271
2272 if (err)
2273 return err;
2274 }
2275
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002276 bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
Andrew Lunnb516d452016-06-04 21:17:06 +02002277 if (!bus)
2278 return -ENOMEM;
2279
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002280 mdio_bus = bus->priv;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002281 mdio_bus->bus = bus;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002282 mdio_bus->chip = chip;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002283 INIT_LIST_HEAD(&mdio_bus->list);
2284 mdio_bus->external = external;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002285
Andrew Lunnb516d452016-06-04 21:17:06 +02002286 if (np) {
2287 bus->name = np->full_name;
Rob Herringf7ce9102017-07-18 16:43:19 -05002288 snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002289 } else {
2290 bus->name = "mv88e6xxx SMI";
2291 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
2292 }
2293
2294 bus->read = mv88e6xxx_mdio_read;
2295 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002296 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02002297
Andrew Lunn6f882842018-03-17 20:32:05 +01002298 if (!external) {
2299 err = mv88e6xxx_g2_irq_mdio_setup(chip, bus);
2300 if (err)
2301 return err;
2302 }
2303
Andrew Lunna3c53be52017-01-24 14:53:50 +01002304 if (np)
2305 err = of_mdiobus_register(bus, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002306 else
2307 err = mdiobus_register(bus);
2308 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002309 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunn6f882842018-03-17 20:32:05 +01002310 mv88e6xxx_g2_irq_mdio_free(chip, bus);
Andrew Lunna3c53be52017-01-24 14:53:50 +01002311 return err;
Andrew Lunnb516d452016-06-04 21:17:06 +02002312 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01002313
2314 if (external)
2315 list_add_tail(&mdio_bus->list, &chip->mdios);
2316 else
2317 list_add(&mdio_bus->list, &chip->mdios);
Andrew Lunnb516d452016-06-04 21:17:06 +02002318
2319 return 0;
Andrew Lunnb516d452016-06-04 21:17:06 +02002320}
2321
Andrew Lunna3c53be52017-01-24 14:53:50 +01002322static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
2323 { .compatible = "marvell,mv88e6xxx-mdio-external",
2324 .data = (void *)true },
2325 { },
2326};
2327
Andrew Lunn3126aee2017-12-07 01:05:57 +01002328static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
2329
2330{
2331 struct mv88e6xxx_mdio_bus *mdio_bus;
2332 struct mii_bus *bus;
2333
2334 list_for_each_entry(mdio_bus, &chip->mdios, list) {
2335 bus = mdio_bus->bus;
2336
Andrew Lunn6f882842018-03-17 20:32:05 +01002337 if (!mdio_bus->external)
2338 mv88e6xxx_g2_irq_mdio_free(chip, bus);
2339
Andrew Lunn3126aee2017-12-07 01:05:57 +01002340 mdiobus_unregister(bus);
2341 }
2342}
2343
Andrew Lunna3c53be52017-01-24 14:53:50 +01002344static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
2345 struct device_node *np)
2346{
2347 const struct of_device_id *match;
2348 struct device_node *child;
2349 int err;
2350
2351 /* Always register one mdio bus for the internal/default mdio
2352 * bus. This maybe represented in the device tree, but is
2353 * optional.
2354 */
2355 child = of_get_child_by_name(np, "mdio");
2356 err = mv88e6xxx_mdio_register(chip, child, false);
2357 if (err)
2358 return err;
2359
2360 /* Walk the device tree, and see if there are any other nodes
2361 * which say they are compatible with the external mdio
2362 * bus.
2363 */
2364 for_each_available_child_of_node(np, child) {
2365 match = of_match_node(mv88e6xxx_mdio_external_match, child);
2366 if (match) {
2367 err = mv88e6xxx_mdio_register(chip, child, true);
Andrew Lunn3126aee2017-12-07 01:05:57 +01002368 if (err) {
2369 mv88e6xxx_mdios_unregister(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01002370 return err;
Andrew Lunn3126aee2017-12-07 01:05:57 +01002371 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01002372 }
2373 }
2374
2375 return 0;
2376}
2377
Vivien Didelot855b1932016-07-20 18:18:35 -04002378static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
2379{
Vivien Didelot04bed142016-08-31 18:06:13 -04002380 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002381
2382 return chip->eeprom_len;
2383}
2384
Vivien Didelot855b1932016-07-20 18:18:35 -04002385static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
2386 struct ethtool_eeprom *eeprom, u8 *data)
2387{
Vivien Didelot04bed142016-08-31 18:06:13 -04002388 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002389 int err;
2390
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002391 if (!chip->info->ops->get_eeprom)
2392 return -EOPNOTSUPP;
2393
Vivien Didelot855b1932016-07-20 18:18:35 -04002394 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002395 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002396 mutex_unlock(&chip->reg_lock);
2397
2398 if (err)
2399 return err;
2400
2401 eeprom->magic = 0xc3ec4951;
2402
2403 return 0;
2404}
2405
Vivien Didelot855b1932016-07-20 18:18:35 -04002406static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
2407 struct ethtool_eeprom *eeprom, u8 *data)
2408{
Vivien Didelot04bed142016-08-31 18:06:13 -04002409 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002410 int err;
2411
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002412 if (!chip->info->ops->set_eeprom)
2413 return -EOPNOTSUPP;
2414
Vivien Didelot855b1932016-07-20 18:18:35 -04002415 if (eeprom->magic != 0xc3ec4951)
2416 return -EINVAL;
2417
2418 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002419 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002420 mutex_unlock(&chip->reg_lock);
2421
2422 return err;
2423}
2424
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002425static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002426 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002427 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002428 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002429 .phy_read = mv88e6185_phy_ppu_read,
2430 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002431 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002432 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002433 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002434 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002435 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002436 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002437 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01002438 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002439 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002440 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002441 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002442 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002443 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002444 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2445 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002446 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002447 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2448 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002449 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002450 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002451 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002452 .ppu_enable = mv88e6185_g1_ppu_enable,
2453 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002454 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002455 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002456 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002457};
2458
2459static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002460 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002461 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002462 .phy_read = mv88e6185_phy_ppu_read,
2463 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002464 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002465 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002466 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002467 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002468 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunna23b2962017-02-04 20:15:28 +01002469 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002470 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002471 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002472 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2473 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002474 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002475 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002476 .ppu_enable = mv88e6185_g1_ppu_enable,
2477 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002478 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002479 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002480 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002481};
2482
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002483static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01002484 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002485 .irl_init_all = mv88e6352_g2_irl_init_all,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002486 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2487 .phy_read = mv88e6xxx_g2_smi_phy_read,
2488 .phy_write = mv88e6xxx_g2_smi_phy_write,
2489 .port_set_link = mv88e6xxx_port_set_link,
2490 .port_set_duplex = mv88e6xxx_port_set_duplex,
2491 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002492 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002493 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002494 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002495 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002496 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002497 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002498 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002499 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002500 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002501 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002502 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002503 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2504 .stats_get_strings = mv88e6095_stats_get_strings,
2505 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002506 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2507 .set_egress_port = mv88e6095_g1_set_egress_port,
Volodymyr Bendiuga91eaa472017-02-14 11:29:30 +01002508 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002509 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002510 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002511 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002512 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002513 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002514};
2515
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002516static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002517 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002518 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002519 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02002520 .phy_read = mv88e6xxx_g2_smi_phy_read,
2521 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002522 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002523 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002524 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002525 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002526 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002527 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002528 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn0ac64c32017-06-02 23:22:46 +02002529 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002530 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002531 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2532 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002533 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002534 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2535 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002536 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002537 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002538 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002539 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002540 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002541 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002542};
2543
2544static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002545 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002546 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002547 .phy_read = mv88e6185_phy_ppu_read,
2548 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002549 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002550 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002551 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002552 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002553 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002554 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002555 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna23b2962017-02-04 20:15:28 +01002556 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Vivien Didelotcd782652017-06-08 18:34:13 -04002557 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002558 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002559 .port_pause_limit = mv88e6097_port_pause_limit,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002560 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002561 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002562 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2563 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002564 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002565 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2566 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002567 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002568 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002569 .ppu_enable = mv88e6185_g1_ppu_enable,
2570 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002571 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002572 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002573 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002574};
2575
Vivien Didelot990e27b2017-03-28 13:50:32 -04002576static const struct mv88e6xxx_ops mv88e6141_ops = {
2577 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002578 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002579 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2580 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
2581 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2582 .phy_read = mv88e6xxx_g2_smi_phy_read,
2583 .phy_write = mv88e6xxx_g2_smi_phy_write,
2584 .port_set_link = mv88e6xxx_port_set_link,
2585 .port_set_duplex = mv88e6xxx_port_set_duplex,
2586 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2587 .port_set_speed = mv88e6390_port_set_speed,
2588 .port_tag_remap = mv88e6095_port_tag_remap,
2589 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
2590 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
2591 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002592 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002593 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002594 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002595 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2596 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2597 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002598 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002599 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2600 .stats_get_strings = mv88e6320_stats_get_strings,
2601 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002602 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2603 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002604 .watchdog_ops = &mv88e6390_watchdog_ops,
2605 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002606 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002607 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002608 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002609 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01002610 .gpio_ops = &mv88e6352_gpio_ops,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002611};
2612
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002613static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002614 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002615 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002616 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02002617 .phy_read = mv88e6xxx_g2_smi_phy_read,
2618 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002619 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002620 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002621 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002622 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002623 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002624 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002625 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002626 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002627 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002628 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002629 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002630 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn0ac64c32017-06-02 23:22:46 +02002631 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002632 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002633 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2634 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002635 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002636 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2637 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002638 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002639 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002640 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002641 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002642 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002643 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002644};
2645
2646static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002647 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002648 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002649 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01002650 .phy_read = mv88e6165_phy_read,
2651 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002652 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002653 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002654 .port_set_speed = mv88e6185_port_set_speed,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002655 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002656 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002657 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002658 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002659 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2660 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002661 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002662 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2663 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002664 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002665 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002666 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002667 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002668 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002669 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002670};
2671
2672static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002673 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002674 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002675 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002676 .phy_read = mv88e6xxx_g2_smi_phy_read,
2677 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002678 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002679 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01002680 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002681 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002682 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002683 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002684 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002685 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002686 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002687 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002688 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002689 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002690 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002691 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002692 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002693 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2694 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002695 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002696 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2697 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002698 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002699 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002700 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002701 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002702 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002703 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002704};
2705
2706static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002707 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002708 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002709 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2710 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002711 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002712 .phy_read = mv88e6xxx_g2_smi_phy_read,
2713 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002714 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002715 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002716 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002717 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002718 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002719 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002720 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002721 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002722 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002723 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002724 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002725 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002726 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002727 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002728 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002729 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2730 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002731 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002732 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2733 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002734 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002735 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002736 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002737 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002738 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002739 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02002740 .serdes_power = mv88e6352_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01002741 .gpio_ops = &mv88e6352_gpio_ops,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002742};
2743
2744static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002745 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002746 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002747 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002748 .phy_read = mv88e6xxx_g2_smi_phy_read,
2749 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002750 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002751 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01002752 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002753 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002754 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002755 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002756 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002757 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002758 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002759 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002760 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002761 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002762 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002763 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002764 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002765 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2766 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002767 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002768 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2769 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002770 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002771 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002772 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002773 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002774 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002775 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002776};
2777
2778static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002779 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002780 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002781 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2782 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002783 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002784 .phy_read = mv88e6xxx_g2_smi_phy_read,
2785 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002786 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002787 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002788 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002789 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002790 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002791 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002792 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002793 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002794 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002795 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002796 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002797 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002798 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002799 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002800 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002801 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2802 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002803 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002804 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2805 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002806 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002807 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002808 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002809 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002810 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002811 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02002812 .serdes_power = mv88e6352_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01002813 .gpio_ops = &mv88e6352_gpio_ops,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002814};
2815
2816static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002817 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002818 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002819 .phy_read = mv88e6185_phy_ppu_read,
2820 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002821 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002822 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002823 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002824 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002825 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunnef70b112016-12-03 04:45:18 +01002826 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunna23b2962017-02-04 20:15:28 +01002827 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002828 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002829 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002830 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2831 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002832 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002833 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2834 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002835 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002836 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002837 .ppu_enable = mv88e6185_g1_ppu_enable,
2838 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002839 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002840 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002841 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002842};
2843
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002844static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002845 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002846 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002847 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2848 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002849 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2850 .phy_read = mv88e6xxx_g2_smi_phy_read,
2851 .phy_write = mv88e6xxx_g2_smi_phy_write,
2852 .port_set_link = mv88e6xxx_port_set_link,
2853 .port_set_duplex = mv88e6xxx_port_set_duplex,
2854 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2855 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002856 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002857 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002858 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002859 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04002860 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002861 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002862 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002863 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002864 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002865 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2866 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002867 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002868 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2869 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002870 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002871 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002872 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002873 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002874 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2875 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002876 .serdes_power = mv88e6390_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01002877 .gpio_ops = &mv88e6352_gpio_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002878};
2879
2880static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002881 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002882 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002883 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2884 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002885 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2886 .phy_read = mv88e6xxx_g2_smi_phy_read,
2887 .phy_write = mv88e6xxx_g2_smi_phy_write,
2888 .port_set_link = mv88e6xxx_port_set_link,
2889 .port_set_duplex = mv88e6xxx_port_set_duplex,
2890 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2891 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002892 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002893 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002894 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002895 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04002896 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002897 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002898 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002899 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002900 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002901 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2902 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002903 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002904 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2905 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002906 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002907 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002908 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002909 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002910 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2911 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002912 .serdes_power = mv88e6390_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01002913 .gpio_ops = &mv88e6352_gpio_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002914};
2915
2916static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002917 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002918 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002919 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2920 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002921 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2922 .phy_read = mv88e6xxx_g2_smi_phy_read,
2923 .phy_write = mv88e6xxx_g2_smi_phy_write,
2924 .port_set_link = mv88e6xxx_port_set_link,
2925 .port_set_duplex = mv88e6xxx_port_set_duplex,
2926 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2927 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002928 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002929 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002930 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002931 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04002932 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002933 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002934 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002935 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002936 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002937 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2938 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002939 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002940 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2941 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002942 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002943 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002944 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002945 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002946 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2947 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002948 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002949};
2950
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002951static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002952 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002953 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002954 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2955 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002956 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002957 .phy_read = mv88e6xxx_g2_smi_phy_read,
2958 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002959 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002960 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002961 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002962 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002963 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002964 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002965 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002966 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002967 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002968 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002969 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002970 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002971 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002972 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002973 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002974 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2975 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002976 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002977 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2978 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002979 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002980 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002981 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002982 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002983 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002984 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02002985 .serdes_power = mv88e6352_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01002986 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01002987 .avb_ops = &mv88e6352_avb_ops,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002988};
2989
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002990static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002991 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002992 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002993 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2994 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002995 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2996 .phy_read = mv88e6xxx_g2_smi_phy_read,
2997 .phy_write = mv88e6xxx_g2_smi_phy_write,
2998 .port_set_link = mv88e6xxx_port_set_link,
2999 .port_set_duplex = mv88e6xxx_port_set_duplex,
3000 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3001 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003002 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003003 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003004 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003005 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04003006 .port_pause_limit = mv88e6390_port_pause_limit,
Andrew Lunnf39908d2017-02-04 20:02:50 +01003007 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003008 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003009 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003010 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003011 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003012 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3013 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003014 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003015 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3016 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003017 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003018 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003019 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003020 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04003021 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3022 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003023 .serdes_power = mv88e6390_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003024 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003025 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003026};
3027
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003028static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003029 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003030 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003031 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3032 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003033 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003034 .phy_read = mv88e6xxx_g2_smi_phy_read,
3035 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003036 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003037 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003038 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003039 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003040 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003041 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003042 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003043 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003044 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003045 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003046 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003047 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003048 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003049 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003050 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3051 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003052 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003053 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3054 .set_egress_port = mv88e6095_g1_set_egress_port,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003055 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003056 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003057 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04003058 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003059 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003060 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003061 .avb_ops = &mv88e6352_avb_ops,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003062};
3063
3064static const struct mv88e6xxx_ops mv88e6321_ops = {
Vivien Didelotbd807202017-07-17 13:03:37 -04003065 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003066 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003067 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3068 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003069 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003070 .phy_read = mv88e6xxx_g2_smi_phy_read,
3071 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003072 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003073 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003074 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003075 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003076 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003077 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003078 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003079 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003080 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003081 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003082 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003083 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003084 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003085 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003086 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3087 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003088 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003089 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3090 .set_egress_port = mv88e6095_g1_set_egress_port,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003091 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04003092 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003093 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003094 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003095 .avb_ops = &mv88e6352_avb_ops,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003096};
3097
Vivien Didelot16e329a2017-03-28 13:50:33 -04003098static const struct mv88e6xxx_ops mv88e6341_ops = {
3099 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003100 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003101 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3102 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
3103 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3104 .phy_read = mv88e6xxx_g2_smi_phy_read,
3105 .phy_write = mv88e6xxx_g2_smi_phy_write,
3106 .port_set_link = mv88e6xxx_port_set_link,
3107 .port_set_duplex = mv88e6xxx_port_set_duplex,
3108 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3109 .port_set_speed = mv88e6390_port_set_speed,
3110 .port_tag_remap = mv88e6095_port_tag_remap,
3111 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3112 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
3113 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003114 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003115 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003116 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003117 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3118 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3119 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003120 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003121 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3122 .stats_get_strings = mv88e6320_stats_get_strings,
3123 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003124 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3125 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003126 .watchdog_ops = &mv88e6390_watchdog_ops,
3127 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003128 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003129 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04003130 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003131 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003132 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003133 .avb_ops = &mv88e6390_avb_ops,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003134};
3135
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003136static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003137 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003138 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003139 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003140 .phy_read = mv88e6xxx_g2_smi_phy_read,
3141 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003142 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003143 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003144 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003145 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003146 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003147 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003148 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003149 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003150 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003151 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003152 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003153 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003154 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003155 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003156 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003157 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3158 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003159 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003160 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3161 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003162 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003163 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003164 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003165 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04003166 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003167 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003168};
3169
3170static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003171 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003172 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003173 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003174 .phy_read = mv88e6xxx_g2_smi_phy_read,
3175 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003176 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003177 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003178 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003179 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003180 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003181 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003182 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003183 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003184 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003185 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003186 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003187 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003188 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003189 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003190 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003191 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3192 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003193 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003194 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3195 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003196 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003197 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003198 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003199 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04003200 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003201 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003202 .avb_ops = &mv88e6352_avb_ops,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003203};
3204
3205static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003206 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003207 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003208 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3209 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003210 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003211 .phy_read = mv88e6xxx_g2_smi_phy_read,
3212 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003213 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003214 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003215 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003216 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003217 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003218 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003219 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003220 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003221 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003222 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003223 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003224 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003225 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003226 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003227 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003228 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3229 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003230 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003231 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3232 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003233 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003234 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003235 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003236 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04003237 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003238 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02003239 .serdes_power = mv88e6352_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003240 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003241 .avb_ops = &mv88e6352_avb_ops,
Andrew Lunncda9f4a2018-03-01 02:02:31 +01003242 .serdes_get_sset_count = mv88e6352_serdes_get_sset_count,
3243 .serdes_get_strings = mv88e6352_serdes_get_strings,
3244 .serdes_get_stats = mv88e6352_serdes_get_stats,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003245};
3246
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003247static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003248 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003249 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003250 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3251 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003252 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3253 .phy_read = mv88e6xxx_g2_smi_phy_read,
3254 .phy_write = mv88e6xxx_g2_smi_phy_write,
3255 .port_set_link = mv88e6xxx_port_set_link,
3256 .port_set_duplex = mv88e6xxx_port_set_duplex,
3257 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3258 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003259 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003260 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003261 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003262 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003263 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003264 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003265 .port_pause_limit = mv88e6390_port_pause_limit,
Andrew Lunnf39908d2017-02-04 20:02:50 +01003266 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003267 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003268 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003269 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003270 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003271 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3272 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003273 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003274 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3275 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003276 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003277 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003278 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003279 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04003280 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3281 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003282 .serdes_power = mv88e6390_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003283 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003284 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003285};
3286
3287static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003288 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003289 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003290 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3291 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003292 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3293 .phy_read = mv88e6xxx_g2_smi_phy_read,
3294 .phy_write = mv88e6xxx_g2_smi_phy_write,
3295 .port_set_link = mv88e6xxx_port_set_link,
3296 .port_set_duplex = mv88e6xxx_port_set_duplex,
3297 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3298 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003299 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003300 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003301 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003302 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003303 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003304 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003305 .port_pause_limit = mv88e6390_port_pause_limit,
Martin Hundebøllbb0a2672017-07-19 08:17:02 +02003306 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003307 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003308 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003309 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003310 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003311 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3312 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003313 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003314 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3315 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003316 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003317 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003318 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003319 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04003320 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3321 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003322 .serdes_power = mv88e6390_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003323 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003324 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003325};
3326
Vivien Didelotf81ec902016-05-09 13:22:58 -04003327static const struct mv88e6xxx_info mv88e6xxx_table[] = {
3328 [MV88E6085] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003329 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003330 .family = MV88E6XXX_FAMILY_6097,
3331 .name = "Marvell 88E6085",
3332 .num_databases = 4096,
3333 .num_ports = 10,
Andrew Lunnbc393152018-03-17 20:32:04 +01003334 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003335 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003336 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003337 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003338 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003339 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003340 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003341 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003342 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003343 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003344 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003345 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003346 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003347 },
3348
3349 [MV88E6095] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003350 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003351 .family = MV88E6XXX_FAMILY_6095,
3352 .name = "Marvell 88E6095/88E6095F",
3353 .num_databases = 256,
3354 .num_ports = 11,
Andrew Lunnbc393152018-03-17 20:32:04 +01003355 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003356 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003357 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003358 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003359 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003360 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003361 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003362 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003363 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003364 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003365 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003366 },
3367
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003368 [MV88E6097] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003369 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003370 .family = MV88E6XXX_FAMILY_6097,
3371 .name = "Marvell 88E6097/88E6097F",
3372 .num_databases = 4096,
3373 .num_ports = 11,
Andrew Lunnbc393152018-03-17 20:32:04 +01003374 .num_internal_phys = 8,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003375 .max_vid = 4095,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003376 .port_base_addr = 0x10,
3377 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003378 .global2_addr = 0x1c,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003379 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01003380 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003381 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003382 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003383 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003384 .multi_chip = true,
Stefan Eichenberger2bfcfcd2016-12-05 14:12:42 +01003385 .tag_protocol = DSA_TAG_PROTO_EDSA,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003386 .ops = &mv88e6097_ops,
3387 },
3388
Vivien Didelotf81ec902016-05-09 13:22:58 -04003389 [MV88E6123] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003390 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003391 .family = MV88E6XXX_FAMILY_6165,
3392 .name = "Marvell 88E6123",
3393 .num_databases = 4096,
3394 .num_ports = 3,
Andrew Lunnbc393152018-03-17 20:32:04 +01003395 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003396 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003397 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003398 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003399 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003400 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003401 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003402 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003403 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003404 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003405 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02003406 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003407 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003408 },
3409
3410 [MV88E6131] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003411 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003412 .family = MV88E6XXX_FAMILY_6185,
3413 .name = "Marvell 88E6131",
3414 .num_databases = 256,
3415 .num_ports = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01003416 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003417 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003418 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003419 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003420 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003421 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003422 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003423 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003424 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003425 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003426 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003427 },
3428
Vivien Didelot990e27b2017-03-28 13:50:32 -04003429 [MV88E6141] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003430 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003431 .family = MV88E6XXX_FAMILY_6341,
Uwe Kleine-König79a68b22018-03-20 10:44:40 +01003432 .name = "Marvell 88E6141",
Vivien Didelot990e27b2017-03-28 13:50:32 -04003433 .num_databases = 4096,
3434 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01003435 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003436 .num_gpio = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003437 .max_vid = 4095,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003438 .port_base_addr = 0x10,
3439 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003440 .global2_addr = 0x1c,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003441 .age_time_coeff = 3750,
3442 .atu_move_port_mask = 0x1f,
Andrew Lunnadfccf12018-03-17 20:32:03 +01003443 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003444 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04003445 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003446 .multi_chip = true,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003447 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003448 .ops = &mv88e6141_ops,
3449 },
3450
Vivien Didelotf81ec902016-05-09 13:22:58 -04003451 [MV88E6161] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003452 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003453 .family = MV88E6XXX_FAMILY_6165,
3454 .name = "Marvell 88E6161",
3455 .num_databases = 4096,
3456 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01003457 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003458 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003459 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003460 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003461 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003462 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003463 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003464 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003465 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003466 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003467 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02003468 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003469 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003470 },
3471
3472 [MV88E6165] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003473 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003474 .family = MV88E6XXX_FAMILY_6165,
3475 .name = "Marvell 88E6165",
3476 .num_databases = 4096,
3477 .num_ports = 6,
Andrew Lunnbc393152018-03-17 20:32:04 +01003478 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003479 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003480 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003481 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003482 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003483 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003484 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003485 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003486 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003487 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003488 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003489 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003490 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003491 },
3492
3493 [MV88E6171] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003494 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003495 .family = MV88E6XXX_FAMILY_6351,
3496 .name = "Marvell 88E6171",
3497 .num_databases = 4096,
3498 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01003499 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003500 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003501 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003502 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003503 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003504 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003505 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003506 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003507 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003508 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003509 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003510 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003511 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003512 },
3513
3514 [MV88E6172] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003515 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003516 .family = MV88E6XXX_FAMILY_6352,
3517 .name = "Marvell 88E6172",
3518 .num_databases = 4096,
3519 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01003520 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003521 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003522 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003523 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003524 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003525 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003526 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003527 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003528 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003529 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003530 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003531 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003532 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003533 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003534 },
3535
3536 [MV88E6175] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003537 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003538 .family = MV88E6XXX_FAMILY_6351,
3539 .name = "Marvell 88E6175",
3540 .num_databases = 4096,
3541 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01003542 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003543 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003544 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003545 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003546 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003547 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003548 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003549 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003550 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003551 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003552 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003553 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003554 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003555 },
3556
3557 [MV88E6176] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003558 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003559 .family = MV88E6XXX_FAMILY_6352,
3560 .name = "Marvell 88E6176",
3561 .num_databases = 4096,
3562 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01003563 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003564 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003565 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003566 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003567 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003568 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003569 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003570 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003571 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003572 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003573 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003574 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003575 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003576 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003577 },
3578
3579 [MV88E6185] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003580 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003581 .family = MV88E6XXX_FAMILY_6185,
3582 .name = "Marvell 88E6185",
3583 .num_databases = 256,
3584 .num_ports = 10,
Andrew Lunnbc393152018-03-17 20:32:04 +01003585 .num_internal_phys = 0,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003586 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003587 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003588 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003589 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003590 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003591 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003592 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003593 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003594 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003595 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003596 },
3597
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003598 [MV88E6190] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003599 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003600 .family = MV88E6XXX_FAMILY_6390,
3601 .name = "Marvell 88E6190",
3602 .num_databases = 4096,
3603 .num_ports = 11, /* 10 + Z80 */
Andrew Lunnbc393152018-03-17 20:32:04 +01003604 .num_internal_phys = 11,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003605 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04003606 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003607 .port_base_addr = 0x0,
3608 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003609 .global2_addr = 0x1c,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003610 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003611 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003612 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003613 .g2_irqs = 14,
Vivien Didelotf3645652017-03-30 17:37:07 -04003614 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003615 .multi_chip = true,
Vivien Didelote606ca32017-03-11 16:12:55 -05003616 .atu_move_port_mask = 0x1f,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003617 .ops = &mv88e6190_ops,
3618 },
3619
3620 [MV88E6190X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003621 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003622 .family = MV88E6XXX_FAMILY_6390,
3623 .name = "Marvell 88E6190X",
3624 .num_databases = 4096,
3625 .num_ports = 11, /* 10 + Z80 */
Andrew Lunnbc393152018-03-17 20:32:04 +01003626 .num_internal_phys = 11,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003627 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04003628 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003629 .port_base_addr = 0x0,
3630 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003631 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003632 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003633 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003634 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003635 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003636 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003637 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003638 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003639 .ops = &mv88e6190x_ops,
3640 },
3641
3642 [MV88E6191] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003643 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003644 .family = MV88E6XXX_FAMILY_6390,
3645 .name = "Marvell 88E6191",
3646 .num_databases = 4096,
3647 .num_ports = 11, /* 10 + Z80 */
Andrew Lunnbc393152018-03-17 20:32:04 +01003648 .num_internal_phys = 11,
Vivien Didelot931d1822017-05-01 14:05:27 -04003649 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003650 .port_base_addr = 0x0,
3651 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003652 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003653 .age_time_coeff = 3750,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003654 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003655 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003656 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003657 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003658 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003659 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003660 .ptp_support = true,
Vivien Didelot2cf4cefb2017-03-28 13:50:34 -04003661 .ops = &mv88e6191_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003662 },
3663
Vivien Didelotf81ec902016-05-09 13:22:58 -04003664 [MV88E6240] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003665 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003666 .family = MV88E6XXX_FAMILY_6352,
3667 .name = "Marvell 88E6240",
3668 .num_databases = 4096,
3669 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01003670 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003671 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003672 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003673 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003674 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003675 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003676 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003677 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003678 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003679 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003680 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003681 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003682 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003683 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003684 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003685 },
3686
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003687 [MV88E6290] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003688 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003689 .family = MV88E6XXX_FAMILY_6390,
3690 .name = "Marvell 88E6290",
3691 .num_databases = 4096,
3692 .num_ports = 11, /* 10 + Z80 */
Andrew Lunnbc393152018-03-17 20:32:04 +01003693 .num_internal_phys = 11,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003694 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04003695 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003696 .port_base_addr = 0x0,
3697 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003698 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003699 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003700 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003701 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003702 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003703 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003704 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003705 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003706 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003707 .ops = &mv88e6290_ops,
3708 },
3709
Vivien Didelotf81ec902016-05-09 13:22:58 -04003710 [MV88E6320] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003711 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003712 .family = MV88E6XXX_FAMILY_6320,
3713 .name = "Marvell 88E6320",
3714 .num_databases = 4096,
3715 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01003716 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003717 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003718 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003719 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003720 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003721 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003722 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003723 .g1_irqs = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01003724 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003725 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003726 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003727 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003728 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003729 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003730 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003731 },
3732
3733 [MV88E6321] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003734 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003735 .family = MV88E6XXX_FAMILY_6320,
3736 .name = "Marvell 88E6321",
3737 .num_databases = 4096,
3738 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01003739 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003740 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003741 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003742 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003743 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003744 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003745 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003746 .g1_irqs = 8,
Andrew Lunnbc393152018-03-17 20:32:04 +01003747 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003748 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003749 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003750 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003751 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003752 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003753 },
3754
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003755 [MV88E6341] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003756 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003757 .family = MV88E6XXX_FAMILY_6341,
3758 .name = "Marvell 88E6341",
3759 .num_databases = 4096,
Andrew Lunnbc393152018-03-17 20:32:04 +01003760 .num_internal_phys = 5,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003761 .num_ports = 6,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003762 .num_gpio = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003763 .max_vid = 4095,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003764 .port_base_addr = 0x10,
3765 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003766 .global2_addr = 0x1c,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003767 .age_time_coeff = 3750,
Vivien Didelote606ca32017-03-11 16:12:55 -05003768 .atu_move_port_mask = 0x1f,
Andrew Lunnadfccf12018-03-17 20:32:03 +01003769 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003770 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04003771 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003772 .multi_chip = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003773 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003774 .ptp_support = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003775 .ops = &mv88e6341_ops,
3776 },
3777
Vivien Didelotf81ec902016-05-09 13:22:58 -04003778 [MV88E6350] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003779 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003780 .family = MV88E6XXX_FAMILY_6351,
3781 .name = "Marvell 88E6350",
3782 .num_databases = 4096,
3783 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01003784 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003785 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003786 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003787 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003788 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003789 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003790 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003791 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003792 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003793 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003794 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003795 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003796 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003797 },
3798
3799 [MV88E6351] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003800 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003801 .family = MV88E6XXX_FAMILY_6351,
3802 .name = "Marvell 88E6351",
3803 .num_databases = 4096,
3804 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01003805 .num_internal_phys = 5,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003806 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003807 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003808 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003809 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003810 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003811 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003812 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003813 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003814 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003815 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003816 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003817 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003818 },
3819
3820 [MV88E6352] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003821 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003822 .family = MV88E6XXX_FAMILY_6352,
3823 .name = "Marvell 88E6352",
3824 .num_databases = 4096,
3825 .num_ports = 7,
Andrew Lunnbc393152018-03-17 20:32:04 +01003826 .num_internal_phys = 5,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003827 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003828 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003829 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003830 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003831 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003832 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003833 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003834 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003835 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003836 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003837 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003838 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003839 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003840 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003841 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003842 [MV88E6390] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003843 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003844 .family = MV88E6XXX_FAMILY_6390,
3845 .name = "Marvell 88E6390",
3846 .num_databases = 4096,
3847 .num_ports = 11, /* 10 + Z80 */
Andrew Lunnbc393152018-03-17 20:32:04 +01003848 .num_internal_phys = 11,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003849 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04003850 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003851 .port_base_addr = 0x0,
3852 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003853 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003854 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003855 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003856 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003857 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003858 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003859 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003860 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003861 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003862 .ops = &mv88e6390_ops,
3863 },
3864 [MV88E6390X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003865 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003866 .family = MV88E6XXX_FAMILY_6390,
3867 .name = "Marvell 88E6390X",
3868 .num_databases = 4096,
3869 .num_ports = 11, /* 10 + Z80 */
Andrew Lunnbc393152018-03-17 20:32:04 +01003870 .num_internal_phys = 11,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003871 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04003872 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003873 .port_base_addr = 0x0,
3874 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003875 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003876 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003877 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003878 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003879 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003880 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003881 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003882 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003883 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003884 .ops = &mv88e6390x_ops,
3885 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04003886};
3887
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003888static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04003889{
Vivien Didelota439c062016-04-17 13:23:58 -04003890 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04003891
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003892 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
3893 if (mv88e6xxx_table[i].prod_num == prod_num)
3894 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04003895
Vivien Didelotb9b37712015-10-30 19:39:48 -04003896 return NULL;
3897}
3898
Vivien Didelotfad09c72016-06-21 12:28:20 -04003899static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003900{
3901 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003902 unsigned int prod_num, rev;
3903 u16 id;
3904 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003905
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003906 mutex_lock(&chip->reg_lock);
Vivien Didelot107fcc12017-06-12 12:37:36 -04003907 err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003908 mutex_unlock(&chip->reg_lock);
3909 if (err)
3910 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003911
Vivien Didelot107fcc12017-06-12 12:37:36 -04003912 prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
3913 rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003914
3915 info = mv88e6xxx_lookup_info(prod_num);
3916 if (!info)
3917 return -ENODEV;
3918
Vivien Didelotcaac8542016-06-20 13:14:09 -04003919 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003920 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003921
Vivien Didelotca070c12016-09-02 14:45:34 -04003922 err = mv88e6xxx_g2_require(chip);
3923 if (err)
3924 return err;
3925
Vivien Didelotfad09c72016-06-21 12:28:20 -04003926 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
3927 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003928
3929 return 0;
3930}
3931
Vivien Didelotfad09c72016-06-21 12:28:20 -04003932static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04003933{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003934 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003935
Vivien Didelotfad09c72016-06-21 12:28:20 -04003936 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
3937 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003938 return NULL;
3939
Vivien Didelotfad09c72016-06-21 12:28:20 -04003940 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04003941
Vivien Didelotfad09c72016-06-21 12:28:20 -04003942 mutex_init(&chip->reg_lock);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003943 INIT_LIST_HEAD(&chip->mdios);
Vivien Didelot469d7292016-06-20 13:14:06 -04003944
Vivien Didelotfad09c72016-06-21 12:28:20 -04003945 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003946}
3947
Vivien Didelotfad09c72016-06-21 12:28:20 -04003948static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003949 struct mii_bus *bus, int sw_addr)
3950{
Vivien Didelot914b32f2016-06-20 13:14:11 -04003951 if (sw_addr == 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -04003952 chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003953 else if (chip->info->multi_chip)
Vivien Didelotfad09c72016-06-21 12:28:20 -04003954 chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
Vivien Didelot914b32f2016-06-20 13:14:11 -04003955 else
3956 return -EINVAL;
3957
Vivien Didelotfad09c72016-06-21 12:28:20 -04003958 chip->bus = bus;
3959 chip->sw_addr = sw_addr;
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003960
3961 return 0;
3962}
3963
Florian Fainelli5ed4e3e2017-11-10 15:22:52 -08003964static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds,
3965 int port)
Andrew Lunn7b314362016-08-22 16:01:01 +02003966{
Vivien Didelot04bed142016-08-31 18:06:13 -04003967 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02003968
Andrew Lunn443d5a12016-12-03 04:35:18 +01003969 return chip->info->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02003970}
3971
Florian Fainelli2a93c1a2017-12-06 15:03:33 -08003972#if IS_ENABLED(CONFIG_NET_DSA_LEGACY)
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003973static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
3974 struct device *host_dev, int sw_addr,
3975 void **priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +02003976{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003977 struct mv88e6xxx_chip *chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003978 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003979 int err;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003980
Vivien Didelota439c062016-04-17 13:23:58 -04003981 bus = dsa_host_dev_to_mii_bus(host_dev);
Andrew Lunnc1569132016-04-13 02:40:45 +02003982 if (!bus)
3983 return NULL;
3984
Vivien Didelotfad09c72016-06-21 12:28:20 -04003985 chip = mv88e6xxx_alloc_chip(dsa_dev);
3986 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003987 return NULL;
3988
Vivien Didelotcaac8542016-06-20 13:14:09 -04003989 /* Legacy SMI probing will only support chips similar to 88E6085 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003990 chip->info = &mv88e6xxx_table[MV88E6085];
Vivien Didelotcaac8542016-06-20 13:14:09 -04003991
Vivien Didelotfad09c72016-06-21 12:28:20 -04003992 err = mv88e6xxx_smi_init(chip, bus, sw_addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003993 if (err)
3994 goto free;
3995
Vivien Didelotfad09c72016-06-21 12:28:20 -04003996 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003997 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003998 goto free;
Vivien Didelota439c062016-04-17 13:23:58 -04003999
Andrew Lunndc30c352016-10-16 19:56:49 +02004000 mutex_lock(&chip->reg_lock);
4001 err = mv88e6xxx_switch_reset(chip);
4002 mutex_unlock(&chip->reg_lock);
4003 if (err)
4004 goto free;
4005
Vivien Didelote57e5e72016-08-15 17:19:00 -04004006 mv88e6xxx_phy_init(chip);
4007
Andrew Lunna3c53be52017-01-24 14:53:50 +01004008 err = mv88e6xxx_mdios_register(chip, NULL);
Andrew Lunnb516d452016-06-04 21:17:06 +02004009 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04004010 goto free;
Andrew Lunnb516d452016-06-04 21:17:06 +02004011
Vivien Didelotfad09c72016-06-21 12:28:20 -04004012 *priv = chip;
Vivien Didelota439c062016-04-17 13:23:58 -04004013
Vivien Didelotfad09c72016-06-21 12:28:20 -04004014 return chip->info->name;
Vivien Didelot469d7292016-06-20 13:14:06 -04004015free:
Vivien Didelotfad09c72016-06-21 12:28:20 -04004016 devm_kfree(dsa_dev, chip);
Vivien Didelot469d7292016-06-20 13:14:06 -04004017
4018 return NULL;
Andrew Lunna77d43f2016-04-13 02:40:42 +02004019}
Florian Fainelli2a93c1a2017-12-06 15:03:33 -08004020#endif
Andrew Lunna77d43f2016-04-13 02:40:42 +02004021
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004022static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
Vivien Didelot3709aad2017-11-30 11:23:58 -05004023 const struct switchdev_obj_port_mdb *mdb)
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004024{
4025 /* We don't need any dynamic resource from the kernel (yet),
4026 * so skip the prepare phase.
4027 */
4028
4029 return 0;
4030}
4031
4032static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
Vivien Didelot3709aad2017-11-30 11:23:58 -05004033 const struct switchdev_obj_port_mdb *mdb)
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004034{
Vivien Didelot04bed142016-08-31 18:06:13 -04004035 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004036
4037 mutex_lock(&chip->reg_lock);
4038 if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04004039 MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC))
Vivien Didelot774439e52017-06-08 18:34:08 -04004040 dev_err(ds->dev, "p%d: failed to load multicast MAC address\n",
4041 port);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004042 mutex_unlock(&chip->reg_lock);
4043}
4044
4045static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
4046 const struct switchdev_obj_port_mdb *mdb)
4047{
Vivien Didelot04bed142016-08-31 18:06:13 -04004048 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004049 int err;
4050
4051 mutex_lock(&chip->reg_lock);
4052 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04004053 MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004054 mutex_unlock(&chip->reg_lock);
4055
4056 return err;
4057}
4058
Florian Fainellia82f67a2017-01-08 14:52:08 -08004059static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
Florian Fainelli2a93c1a2017-12-06 15:03:33 -08004060#if IS_ENABLED(CONFIG_NET_DSA_LEGACY)
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02004061 .probe = mv88e6xxx_drv_probe,
Florian Fainelli2a93c1a2017-12-06 15:03:33 -08004062#endif
Andrew Lunn7b314362016-08-22 16:01:01 +02004063 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004064 .setup = mv88e6xxx_setup,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004065 .adjust_link = mv88e6xxx_adjust_link,
4066 .get_strings = mv88e6xxx_get_strings,
4067 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
4068 .get_sset_count = mv88e6xxx_get_sset_count,
Andrew Lunn04aca992017-05-26 01:03:24 +02004069 .port_enable = mv88e6xxx_port_enable,
4070 .port_disable = mv88e6xxx_port_disable,
Vivien Didelot08f50062017-08-01 16:32:41 -04004071 .get_mac_eee = mv88e6xxx_get_mac_eee,
4072 .set_mac_eee = mv88e6xxx_set_mac_eee,
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004073 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004074 .get_eeprom = mv88e6xxx_get_eeprom,
4075 .set_eeprom = mv88e6xxx_set_eeprom,
4076 .get_regs_len = mv88e6xxx_get_regs_len,
4077 .get_regs = mv88e6xxx_get_regs,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04004078 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004079 .port_bridge_join = mv88e6xxx_port_bridge_join,
4080 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
4081 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04004082 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004083 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
4084 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
4085 .port_vlan_add = mv88e6xxx_port_vlan_add,
4086 .port_vlan_del = mv88e6xxx_port_vlan_del,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004087 .port_fdb_add = mv88e6xxx_port_fdb_add,
4088 .port_fdb_del = mv88e6xxx_port_fdb_del,
4089 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004090 .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
4091 .port_mdb_add = mv88e6xxx_port_mdb_add,
4092 .port_mdb_del = mv88e6xxx_port_mdb_del,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04004093 .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
4094 .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01004095 .port_hwtstamp_set = mv88e6xxx_port_hwtstamp_set,
4096 .port_hwtstamp_get = mv88e6xxx_port_hwtstamp_get,
4097 .port_txtstamp = mv88e6xxx_port_txtstamp,
4098 .port_rxtstamp = mv88e6xxx_port_rxtstamp,
4099 .get_ts_info = mv88e6xxx_get_ts_info,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004100};
4101
Florian Fainelliab3d4082017-01-08 14:52:07 -08004102static struct dsa_switch_driver mv88e6xxx_switch_drv = {
4103 .ops = &mv88e6xxx_switch_ops,
4104};
4105
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004106static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004107{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004108 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004109 struct dsa_switch *ds;
4110
Vivien Didelot73b12042017-03-30 17:37:10 -04004111 ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004112 if (!ds)
4113 return -ENOMEM;
4114
Vivien Didelotfad09c72016-06-21 12:28:20 -04004115 ds->priv = chip;
Vivien Didelot9d490b42016-08-23 12:38:56 -04004116 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelot9ff74f22017-03-15 15:53:50 -04004117 ds->ageing_time_min = chip->info->age_time_coeff;
4118 ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004119
4120 dev_set_drvdata(dev, ds);
4121
Vivien Didelot23c9ee42017-05-26 18:12:51 -04004122 return dsa_register_switch(ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004123}
4124
Vivien Didelotfad09c72016-06-21 12:28:20 -04004125static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004126{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004127 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004128}
4129
Vivien Didelot57d32312016-06-20 13:13:58 -04004130static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004131{
4132 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004133 struct device_node *np = dev->of_node;
Vivien Didelotcaac8542016-06-20 13:14:09 -04004134 const struct mv88e6xxx_info *compat_info;
Vivien Didelotfad09c72016-06-21 12:28:20 -04004135 struct mv88e6xxx_chip *chip;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004136 u32 eeprom_len;
Andrew Lunn52638f72016-05-10 23:27:22 +02004137 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004138
Vivien Didelotcaac8542016-06-20 13:14:09 -04004139 compat_info = of_device_get_match_data(dev);
4140 if (!compat_info)
4141 return -EINVAL;
4142
Vivien Didelotfad09c72016-06-21 12:28:20 -04004143 chip = mv88e6xxx_alloc_chip(dev);
4144 if (!chip)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004145 return -ENOMEM;
4146
Vivien Didelotfad09c72016-06-21 12:28:20 -04004147 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04004148
Vivien Didelotfad09c72016-06-21 12:28:20 -04004149 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004150 if (err)
4151 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004152
Andrew Lunnb4308f02016-11-21 23:26:55 +01004153 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
4154 if (IS_ERR(chip->reset))
4155 return PTR_ERR(chip->reset);
4156
Vivien Didelotfad09c72016-06-21 12:28:20 -04004157 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004158 if (err)
4159 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004160
Vivien Didelote57e5e72016-08-15 17:19:00 -04004161 mv88e6xxx_phy_init(chip);
4162
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004163 if (chip->info->ops->get_eeprom &&
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004164 !of_property_read_u32(np, "eeprom-length", &eeprom_len))
Vivien Didelotfad09c72016-06-21 12:28:20 -04004165 chip->eeprom_len = eeprom_len;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004166
Andrew Lunndc30c352016-10-16 19:56:49 +02004167 mutex_lock(&chip->reg_lock);
4168 err = mv88e6xxx_switch_reset(chip);
4169 mutex_unlock(&chip->reg_lock);
Andrew Lunnb516d452016-06-04 21:17:06 +02004170 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02004171 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02004172
Andrew Lunndc30c352016-10-16 19:56:49 +02004173 chip->irq = of_irq_get(np, 0);
4174 if (chip->irq == -EPROBE_DEFER) {
4175 err = chip->irq;
4176 goto out;
Andrew Lunn83c0afa2016-06-04 21:17:07 +02004177 }
4178
Andrew Lunn294d7112018-02-22 22:58:32 +01004179 /* Has to be performed before the MDIO bus is created, because
Uwe Kleine-Königa7087672018-03-20 10:44:41 +01004180 * the PHYs will link their interrupts to these interrupt
Andrew Lunn294d7112018-02-22 22:58:32 +01004181 * controllers
4182 */
4183 mutex_lock(&chip->reg_lock);
4184 if (chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02004185 err = mv88e6xxx_g1_irq_setup(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01004186 else
4187 err = mv88e6xxx_irq_poll_setup(chip);
4188 mutex_unlock(&chip->reg_lock);
Andrew Lunndc30c352016-10-16 19:56:49 +02004189
Andrew Lunn294d7112018-02-22 22:58:32 +01004190 if (err)
4191 goto out;
4192
4193 if (chip->info->g2_irqs > 0) {
4194 err = mv88e6xxx_g2_irq_setup(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004195 if (err)
Andrew Lunn294d7112018-02-22 22:58:32 +01004196 goto out_g1_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +02004197 }
4198
Andrew Lunn294d7112018-02-22 22:58:32 +01004199 err = mv88e6xxx_g1_atu_prob_irq_setup(chip);
4200 if (err)
4201 goto out_g2_irq;
4202
4203 err = mv88e6xxx_g1_vtu_prob_irq_setup(chip);
4204 if (err)
4205 goto out_g1_atu_prob_irq;
4206
Andrew Lunna3c53be52017-01-24 14:53:50 +01004207 err = mv88e6xxx_mdios_register(chip, np);
Andrew Lunndc30c352016-10-16 19:56:49 +02004208 if (err)
Andrew Lunn62eb1162018-01-14 02:32:45 +01004209 goto out_g1_vtu_prob_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +02004210
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004211 err = mv88e6xxx_register_switch(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004212 if (err)
4213 goto out_mdio;
4214
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004215 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02004216
4217out_mdio:
Andrew Lunna3c53be52017-01-24 14:53:50 +01004218 mv88e6xxx_mdios_unregister(chip);
Andrew Lunn62eb1162018-01-14 02:32:45 +01004219out_g1_vtu_prob_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01004220 mv88e6xxx_g1_vtu_prob_irq_free(chip);
Andrew Lunn09776442018-01-14 02:32:44 +01004221out_g1_atu_prob_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01004222 mv88e6xxx_g1_atu_prob_irq_free(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004223out_g2_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01004224 if (chip->info->g2_irqs > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02004225 mv88e6xxx_g2_irq_free(chip);
4226out_g1_irq:
Andrew Lunn294d7112018-02-22 22:58:32 +01004227 mutex_lock(&chip->reg_lock);
4228 if (chip->irq > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01004229 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn294d7112018-02-22 22:58:32 +01004230 else
4231 mv88e6xxx_irq_poll_free(chip);
4232 mutex_unlock(&chip->reg_lock);
Andrew Lunndc30c352016-10-16 19:56:49 +02004233out:
4234 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004235}
4236
4237static void mv88e6xxx_remove(struct mdio_device *mdiodev)
4238{
4239 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04004240 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004241
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01004242 if (chip->info->ptp_support) {
4243 mv88e6xxx_hwtstamp_free(chip);
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004244 mv88e6xxx_ptp_free(chip);
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01004245 }
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004246
Andrew Lunn930188c2016-08-22 16:01:03 +02004247 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04004248 mv88e6xxx_unregister_switch(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01004249 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004250
Andrew Lunn76f38f12018-03-17 20:21:09 +01004251 mv88e6xxx_g1_vtu_prob_irq_free(chip);
4252 mv88e6xxx_g1_atu_prob_irq_free(chip);
4253
4254 if (chip->info->g2_irqs > 0)
4255 mv88e6xxx_g2_irq_free(chip);
4256
4257 mutex_lock(&chip->reg_lock);
4258 if (chip->irq > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01004259 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn76f38f12018-03-17 20:21:09 +01004260 else
4261 mv88e6xxx_irq_poll_free(chip);
4262 mutex_unlock(&chip->reg_lock);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004263}
4264
4265static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04004266 {
4267 .compatible = "marvell,mv88e6085",
4268 .data = &mv88e6xxx_table[MV88E6085],
4269 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004270 {
4271 .compatible = "marvell,mv88e6190",
4272 .data = &mv88e6xxx_table[MV88E6190],
4273 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004274 { /* sentinel */ },
4275};
4276
4277MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
4278
4279static struct mdio_driver mv88e6xxx_driver = {
4280 .probe = mv88e6xxx_probe,
4281 .remove = mv88e6xxx_remove,
4282 .mdiodrv.driver = {
4283 .name = "mv88e6085",
4284 .of_match_table = mv88e6xxx_of_match,
4285 },
4286};
4287
Ben Hutchings98e67302011-11-25 14:36:19 +00004288static int __init mv88e6xxx_init(void)
4289{
Florian Fainelliab3d4082017-01-08 14:52:07 -08004290 register_switch_driver(&mv88e6xxx_switch_drv);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004291 return mdio_driver_register(&mv88e6xxx_driver);
Ben Hutchings98e67302011-11-25 14:36:19 +00004292}
4293module_init(mv88e6xxx_init);
4294
4295static void __exit mv88e6xxx_cleanup(void)
4296{
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004297 mdio_driver_unregister(&mv88e6xxx_driver);
Florian Fainelliab3d4082017-01-08 14:52:07 -08004298 unregister_switch_driver(&mv88e6xxx_switch_drv);
Ben Hutchings98e67302011-11-25 14:36:19 +00004299}
4300module_exit(mv88e6xxx_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00004301
4302MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
4303MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
4304MODULE_LICENSE("GPL");