blob: 15202d07cf8a3dc979652406fde3a4f17de7b9c8 [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Ajit Khaparded2145cd2011-03-16 08:20:46 +00002 * Copyright (C) 2005 - 2011 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
Parav Pandit6a4ab662012-03-26 14:27:12 +000018#include <linux/module.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070019#include "be.h"
Sathya Perla8788fdc2009-07-27 22:52:03 +000020#include "be_cmds.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070021
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +000022static struct be_cmd_priv_map cmd_priv_map[] = {
23 {
24 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
25 CMD_SUBSYSTEM_ETH,
26 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
27 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
28 },
29 {
30 OPCODE_COMMON_GET_FLOW_CONTROL,
31 CMD_SUBSYSTEM_COMMON,
32 BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
33 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
34 },
35 {
36 OPCODE_COMMON_SET_FLOW_CONTROL,
37 CMD_SUBSYSTEM_COMMON,
38 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
39 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
40 },
41 {
42 OPCODE_ETH_GET_PPORT_STATS,
43 CMD_SUBSYSTEM_ETH,
44 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
45 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
46 },
47 {
48 OPCODE_COMMON_GET_PHY_DETAILS,
49 CMD_SUBSYSTEM_COMMON,
50 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
51 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
52 }
53};
54
55static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode,
56 u8 subsystem)
57{
58 int i;
59 int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
60 u32 cmd_privileges = adapter->cmd_privileges;
61
62 for (i = 0; i < num_entries; i++)
63 if (opcode == cmd_priv_map[i].opcode &&
64 subsystem == cmd_priv_map[i].subsystem)
65 if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
66 return false;
67
68 return true;
69}
70
Somnath Kotur3de09452011-09-30 07:25:05 +000071static inline void *embedded_payload(struct be_mcc_wrb *wrb)
72{
73 return wrb->payload.embedded_payload;
74}
Ajit Khaparde609ff3b2011-02-20 11:42:07 +000075
Sathya Perla8788fdc2009-07-27 22:52:03 +000076static void be_mcc_notify(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +000077{
Sathya Perla8788fdc2009-07-27 22:52:03 +000078 struct be_queue_info *mccq = &adapter->mcc_obj.q;
Sathya Perla5fb379e2009-06-18 00:02:59 +000079 u32 val = 0;
80
Sathya Perla6589ade2011-11-10 19:18:00 +000081 if (be_error(adapter))
Ajit Khaparde7acc2082011-02-11 13:38:17 +000082 return;
Ajit Khaparde7acc2082011-02-11 13:38:17 +000083
Sathya Perla5fb379e2009-06-18 00:02:59 +000084 val |= mccq->id & DB_MCCQ_RING_ID_MASK;
85 val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
Sathya Perlaf3eb62d2010-06-29 00:11:17 +000086
87 wmb();
Sathya Perla8788fdc2009-07-27 22:52:03 +000088 iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
Sathya Perla5fb379e2009-06-18 00:02:59 +000089}
90
91/* To check if valid bit is set, check the entire word as we don't know
92 * the endianness of the data (old entry is host endian while a new entry is
93 * little endian) */
Sathya Perlaefd2e402009-07-27 22:53:10 +000094static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000095{
96 if (compl->flags != 0) {
97 compl->flags = le32_to_cpu(compl->flags);
98 BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
99 return true;
100 } else {
101 return false;
102 }
103}
104
105/* Need to reset the entire word that houses the valid bit */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000106static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000107{
108 compl->flags = 0;
109}
110
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000111static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
112{
113 unsigned long addr;
114
115 addr = tag1;
116 addr = ((addr << 16) << 16) | tag0;
117 return (void *)addr;
118}
119
Sathya Perla8788fdc2009-07-27 22:52:03 +0000120static int be_mcc_compl_process(struct be_adapter *adapter,
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000121 struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000122{
123 u16 compl_status, extd_status;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000124 struct be_cmd_resp_hdr *resp_hdr;
125 u8 opcode = 0, subsystem = 0;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000126
127 /* Just swap the status to host endian; mcc tag is opaquely copied
128 * from mcc_wrb */
129 be_dws_le_to_cpu(compl, 4);
130
131 compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
132 CQE_STATUS_COMPL_MASK;
Sarveshwar Bandidd131e72010-05-25 16:16:32 -0700133
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000134 resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
135
136 if (resp_hdr) {
137 opcode = resp_hdr->opcode;
138 subsystem = resp_hdr->subsystem;
139 }
140
141 if (((opcode == OPCODE_COMMON_WRITE_FLASHROM) ||
142 (opcode == OPCODE_COMMON_WRITE_OBJECT)) &&
143 (subsystem == CMD_SUBSYSTEM_COMMON)) {
Sarveshwar Bandidd131e72010-05-25 16:16:32 -0700144 adapter->flash_status = compl_status;
145 complete(&adapter->flash_compl);
146 }
147
Sathya Perlab31c50a2009-09-17 10:30:13 -0700148 if (compl_status == MCC_STATUS_SUCCESS) {
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000149 if (((opcode == OPCODE_ETH_GET_STATISTICS) ||
150 (opcode == OPCODE_ETH_GET_PPORT_STATS)) &&
151 (subsystem == CMD_SUBSYSTEM_ETH)) {
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000152 be_parse_stats(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +0000153 adapter->stats_cmd_sent = false;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700154 }
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000155 if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
156 subsystem == CMD_SUBSYSTEM_COMMON) {
Somnath Kotur3de09452011-09-30 07:25:05 +0000157 struct be_cmd_resp_get_cntl_addnl_attribs *resp =
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000158 (void *)resp_hdr;
Somnath Kotur3de09452011-09-30 07:25:05 +0000159 adapter->drv_stats.be_on_die_temperature =
160 resp->on_die_temperature;
161 }
Sathya Perla2b3f2912011-06-29 23:32:56 +0000162 } else {
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000163 if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
Padmanabh Ratnakar7aeb2152012-07-12 03:56:46 +0000164 adapter->be_get_temp_freq = 0;
Somnath Kotur3de09452011-09-30 07:25:05 +0000165
Sathya Perla2b3f2912011-06-29 23:32:56 +0000166 if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
167 compl_status == MCC_STATUS_ILLEGAL_REQUEST)
168 goto done;
169
170 if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000171 dev_warn(&adapter->pdev->dev,
Vasundhara Volam522609f2012-08-28 20:37:44 +0000172 "VF is not privileged to issue opcode %d-%d\n",
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000173 opcode, subsystem);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000174 } else {
175 extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
176 CQE_STATUS_EXTD_MASK;
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000177 dev_err(&adapter->pdev->dev,
178 "opcode %d-%d failed:status %d-%d\n",
179 opcode, subsystem, compl_status, extd_status);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000180 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000181 }
Sathya Perla2b3f2912011-06-29 23:32:56 +0000182done:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700183 return compl_status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000184}
185
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000186/* Link state evt is a string of bytes; no need for endian swapping */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000187static void be_async_link_state_process(struct be_adapter *adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000188 struct be_async_event_link_state *evt)
189{
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000190 /* When link status changes, link speed must be re-queried from FW */
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000191 adapter->phy.link_speed = -1;
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000192
Padmanabh Ratnakar2e177a52012-07-18 02:52:15 +0000193 /* Ignore physical link event */
194 if (lancer_chip(adapter) &&
195 !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
196 return;
197
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000198 /* For the initial link status do not rely on the ASYNC event as
199 * it may not be received in some cases.
200 */
201 if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
202 be_link_status_update(adapter, evt->port_link_status);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000203}
204
Somnath Koturcc4ce022010-10-21 07:11:14 -0700205/* Grp5 CoS Priority evt */
206static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
207 struct be_async_event_grp5_cos_priority *evt)
208{
209 if (evt->valid) {
210 adapter->vlan_prio_bmap = evt->available_priority_bmap;
Ajit Khaparde60964dd2011-02-11 13:37:25 +0000211 adapter->recommended_prio &= ~VLAN_PRIO_MASK;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700212 adapter->recommended_prio =
213 evt->reco_default_priority << VLAN_PRIO_SHIFT;
214 }
215}
216
Sathya Perla323ff712012-09-28 04:39:43 +0000217/* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
Somnath Koturcc4ce022010-10-21 07:11:14 -0700218static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
219 struct be_async_event_grp5_qos_link_speed *evt)
220{
Sathya Perla323ff712012-09-28 04:39:43 +0000221 if (adapter->phy.link_speed >= 0 &&
222 evt->physical_port == adapter->port_num)
223 adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700224}
225
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000226/*Grp5 PVID evt*/
227static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
228 struct be_async_event_grp5_pvid_state *evt)
229{
230 if (evt->enabled)
Somnath Kotur939cf302011-08-18 21:51:49 -0700231 adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000232 else
233 adapter->pvid = 0;
234}
235
Somnath Koturcc4ce022010-10-21 07:11:14 -0700236static void be_async_grp5_evt_process(struct be_adapter *adapter,
237 u32 trailer, struct be_mcc_compl *evt)
238{
239 u8 event_type = 0;
240
241 event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
242 ASYNC_TRAILER_EVENT_TYPE_MASK;
243
244 switch (event_type) {
245 case ASYNC_EVENT_COS_PRIORITY:
246 be_async_grp5_cos_priority_process(adapter,
247 (struct be_async_event_grp5_cos_priority *)evt);
248 break;
249 case ASYNC_EVENT_QOS_SPEED:
250 be_async_grp5_qos_speed_process(adapter,
251 (struct be_async_event_grp5_qos_link_speed *)evt);
252 break;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000253 case ASYNC_EVENT_PVID_STATE:
254 be_async_grp5_pvid_state_process(adapter,
255 (struct be_async_event_grp5_pvid_state *)evt);
256 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700257 default:
258 dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
259 break;
260 }
261}
262
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000263static inline bool is_link_state_evt(u32 trailer)
264{
Eric Dumazet807540b2010-09-23 05:40:09 +0000265 return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000266 ASYNC_TRAILER_EVENT_CODE_MASK) ==
Eric Dumazet807540b2010-09-23 05:40:09 +0000267 ASYNC_EVENT_CODE_LINK_STATE;
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000268}
Sathya Perla5fb379e2009-06-18 00:02:59 +0000269
Somnath Koturcc4ce022010-10-21 07:11:14 -0700270static inline bool is_grp5_evt(u32 trailer)
271{
272 return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
273 ASYNC_TRAILER_EVENT_CODE_MASK) ==
274 ASYNC_EVENT_CODE_GRP_5);
275}
276
Sathya Perlaefd2e402009-07-27 22:53:10 +0000277static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000278{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000279 struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000280 struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000281
282 if (be_mcc_compl_is_new(compl)) {
283 queue_tail_inc(mcc_cq);
284 return compl;
285 }
286 return NULL;
287}
288
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000289void be_async_mcc_enable(struct be_adapter *adapter)
290{
291 spin_lock_bh(&adapter->mcc_cq_lock);
292
293 be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
294 adapter->mcc_obj.rearm_cq = true;
295
296 spin_unlock_bh(&adapter->mcc_cq_lock);
297}
298
299void be_async_mcc_disable(struct be_adapter *adapter)
300{
301 adapter->mcc_obj.rearm_cq = false;
302}
303
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000304int be_process_mcc(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000305{
Sathya Perlaefd2e402009-07-27 22:53:10 +0000306 struct be_mcc_compl *compl;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000307 int num = 0, status = 0;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000308 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000309
Amerigo Wang072a9c42012-08-24 21:41:11 +0000310 spin_lock(&adapter->mcc_cq_lock);
Sathya Perla8788fdc2009-07-27 22:52:03 +0000311 while ((compl = be_mcc_compl_get(adapter))) {
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000312 if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
313 /* Interpret flags as an async trailer */
Ajit Khaparde323f30b2010-09-03 06:24:13 +0000314 if (is_link_state_evt(compl->flags))
315 be_async_link_state_process(adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000316 (struct be_async_event_link_state *) compl);
Somnath Koturcc4ce022010-10-21 07:11:14 -0700317 else if (is_grp5_evt(compl->flags))
318 be_async_grp5_evt_process(adapter,
319 compl->flags, compl);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700320 } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000321 status = be_mcc_compl_process(adapter, compl);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000322 atomic_dec(&mcc_obj->q.used);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000323 }
324 be_mcc_compl_use(compl);
325 num++;
326 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700327
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000328 if (num)
329 be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
330
Amerigo Wang072a9c42012-08-24 21:41:11 +0000331 spin_unlock(&adapter->mcc_cq_lock);
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000332 return status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000333}
334
Sathya Perla6ac7b682009-06-18 00:05:54 +0000335/* Wait till no more pending mcc requests are present */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700336static int be_mcc_wait_compl(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000337{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700338#define mcc_timeout 120000 /* 12s timeout */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000339 int i, status = 0;
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800340 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700341
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800342 for (i = 0; i < mcc_timeout; i++) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000343 if (be_error(adapter))
344 return -EIO;
345
Amerigo Wang072a9c42012-08-24 21:41:11 +0000346 local_bh_disable();
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000347 status = be_process_mcc(adapter);
Amerigo Wang072a9c42012-08-24 21:41:11 +0000348 local_bh_enable();
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800349
350 if (atomic_read(&mcc_obj->q.used) == 0)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000351 break;
352 udelay(100);
353 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700354 if (i == mcc_timeout) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000355 dev_err(&adapter->pdev->dev, "FW not responding\n");
356 adapter->fw_timeout = true;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000357 return -EIO;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700358 }
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800359 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000360}
361
362/* Notify MCC requests and wait for completion */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700363static int be_mcc_notify_wait(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000364{
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000365 int status;
366 struct be_mcc_wrb *wrb;
367 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
368 u16 index = mcc_obj->q.head;
369 struct be_cmd_resp_hdr *resp;
370
371 index_dec(&index, mcc_obj->q.len);
372 wrb = queue_index_node(&mcc_obj->q, index);
373
374 resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
375
Sathya Perla8788fdc2009-07-27 22:52:03 +0000376 be_mcc_notify(adapter);
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000377
378 status = be_mcc_wait_compl(adapter);
379 if (status == -EIO)
380 goto out;
381
382 status = resp->status;
383out:
384 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000385}
386
Sathya Perla5f0b8492009-07-27 22:52:56 +0000387static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700388{
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000389 int msecs = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700390 u32 ready;
391
392 do {
Sathya Perla6589ade2011-11-10 19:18:00 +0000393 if (be_error(adapter))
394 return -EIO;
395
Sathya Perlacf588472010-02-14 21:22:01 +0000396 ready = ioread32(db);
Sathya Perla434b3642011-11-10 19:17:59 +0000397 if (ready == 0xffffffff)
Sathya Perlacf588472010-02-14 21:22:01 +0000398 return -1;
Sathya Perlacf588472010-02-14 21:22:01 +0000399
400 ready &= MPU_MAILBOX_DB_RDY_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700401 if (ready)
402 break;
403
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000404 if (msecs > 4000) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000405 dev_err(&adapter->pdev->dev, "FW not responding\n");
406 adapter->fw_timeout = true;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000407 be_detect_error(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700408 return -1;
409 }
410
Sathya Perla1dbf53a2011-05-12 19:32:16 +0000411 msleep(1);
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000412 msecs++;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700413 } while (true);
414
415 return 0;
416}
417
418/*
419 * Insert the mailbox address into the doorbell in two steps
Sathya Perla5fb379e2009-06-18 00:02:59 +0000420 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700421 */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700422static int be_mbox_notify_wait(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700423{
424 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700425 u32 val = 0;
Sathya Perla8788fdc2009-07-27 22:52:03 +0000426 void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
427 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700428 struct be_mcc_mailbox *mbox = mbox_mem->va;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000429 struct be_mcc_compl *compl = &mbox->compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700430
Sathya Perlacf588472010-02-14 21:22:01 +0000431 /* wait for ready to be set */
432 status = be_mbox_db_ready_wait(adapter, db);
433 if (status != 0)
434 return status;
435
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700436 val |= MPU_MAILBOX_DB_HI_MASK;
437 /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
438 val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
439 iowrite32(val, db);
440
441 /* wait for ready to be set */
Sathya Perla5f0b8492009-07-27 22:52:56 +0000442 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700443 if (status != 0)
444 return status;
445
446 val = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700447 /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
448 val |= (u32)(mbox_mem->dma >> 4) << 2;
449 iowrite32(val, db);
450
Sathya Perla5f0b8492009-07-27 22:52:56 +0000451 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700452 if (status != 0)
453 return status;
454
Sathya Perla5fb379e2009-06-18 00:02:59 +0000455 /* A cq entry has been made now */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000456 if (be_mcc_compl_is_new(compl)) {
457 status = be_mcc_compl_process(adapter, &mbox->compl);
458 be_mcc_compl_use(compl);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000459 if (status)
460 return status;
461 } else {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000462 dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700463 return -1;
464 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000465 return 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700466}
467
Sathya Perla8788fdc2009-07-27 22:52:03 +0000468static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700469{
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000470 u32 sem;
471
472 if (lancer_chip(adapter))
473 sem = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
474 else
475 sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700476
477 *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
478 if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
479 return -1;
480 else
481 return 0;
482}
483
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000484int lancer_wait_ready(struct be_adapter *adapter)
485{
486#define SLIPORT_READY_TIMEOUT 30
487 u32 sliport_status;
488 int status = 0, i;
489
490 for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
491 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
492 if (sliport_status & SLIPORT_STATUS_RDY_MASK)
493 break;
494
495 msleep(1000);
496 }
497
498 if (i == SLIPORT_READY_TIMEOUT)
499 status = -1;
500
501 return status;
502}
503
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000504static bool lancer_provisioning_error(struct be_adapter *adapter)
505{
506 u32 sliport_status = 0, sliport_err1 = 0, sliport_err2 = 0;
507 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
508 if (sliport_status & SLIPORT_STATUS_ERR_MASK) {
509 sliport_err1 = ioread32(adapter->db +
510 SLIPORT_ERROR1_OFFSET);
511 sliport_err2 = ioread32(adapter->db +
512 SLIPORT_ERROR2_OFFSET);
513
514 if (sliport_err1 == SLIPORT_ERROR_NO_RESOURCE1 &&
515 sliport_err2 == SLIPORT_ERROR_NO_RESOURCE2)
516 return true;
517 }
518 return false;
519}
520
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000521int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
522{
523 int status;
524 u32 sliport_status, err, reset_needed;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000525 bool resource_error;
526
527 resource_error = lancer_provisioning_error(adapter);
528 if (resource_error)
529 return -1;
530
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000531 status = lancer_wait_ready(adapter);
532 if (!status) {
533 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
534 err = sliport_status & SLIPORT_STATUS_ERR_MASK;
535 reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
536 if (err && reset_needed) {
537 iowrite32(SLI_PORT_CONTROL_IP_MASK,
538 adapter->db + SLIPORT_CONTROL_OFFSET);
539
540 /* check adapter has corrected the error */
541 status = lancer_wait_ready(adapter);
542 sliport_status = ioread32(adapter->db +
543 SLIPORT_STATUS_OFFSET);
544 sliport_status &= (SLIPORT_STATUS_ERR_MASK |
545 SLIPORT_STATUS_RN_MASK);
546 if (status || sliport_status)
547 status = -1;
548 } else if (err || reset_needed) {
549 status = -1;
550 }
551 }
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000552 /* Stop error recovery if error is not recoverable.
553 * No resource error is temporary errors and will go away
554 * when PF provisions resources.
555 */
556 resource_error = lancer_provisioning_error(adapter);
557 if (status == -1 && !resource_error)
558 adapter->eeh_error = true;
559
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000560 return status;
561}
562
563int be_fw_wait_ready(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700564{
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000565 u16 stage;
566 int status, timeout = 0;
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000567 struct device *dev = &adapter->pdev->dev;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700568
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000569 if (lancer_chip(adapter)) {
570 status = lancer_wait_ready(adapter);
571 return status;
572 }
573
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000574 do {
575 status = be_POST_stage_get(adapter, &stage);
576 if (status) {
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000577 dev_err(dev, "POST error; stage=0x%x\n", stage);
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000578 return -1;
579 } else if (stage != POST_STAGE_ARMFW_RDY) {
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000580 if (msleep_interruptible(2000)) {
581 dev_err(dev, "Waiting for POST aborted\n");
582 return -EINTR;
583 }
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000584 timeout += 2;
585 } else {
586 return 0;
587 }
Somnath Kotur3ab81b52011-10-03 08:10:57 +0000588 } while (timeout < 60);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700589
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000590 dev_err(dev, "POST timeout; stage=0x%x\n", stage);
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000591 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700592}
593
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700594
595static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
596{
597 return &wrb->payload.sgl[0];
598}
599
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700600
601/* Don't touch the hdr after it's prepared */
Somnath Kotur106df1e2011-10-27 07:12:13 +0000602/* mem will be NULL for embedded commands */
603static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
604 u8 subsystem, u8 opcode, int cmd_len,
605 struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700606{
Somnath Kotur106df1e2011-10-27 07:12:13 +0000607 struct be_sge *sge;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000608 unsigned long addr = (unsigned long)req_hdr;
609 u64 req_addr = addr;
Somnath Kotur106df1e2011-10-27 07:12:13 +0000610
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700611 req_hdr->opcode = opcode;
612 req_hdr->subsystem = subsystem;
613 req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
Ajit Khaparde07793d32010-02-16 00:18:46 +0000614 req_hdr->version = 0;
Somnath Kotur106df1e2011-10-27 07:12:13 +0000615
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000616 wrb->tag0 = req_addr & 0xFFFFFFFF;
617 wrb->tag1 = upper_32_bits(req_addr);
618
Somnath Kotur106df1e2011-10-27 07:12:13 +0000619 wrb->payload_length = cmd_len;
620 if (mem) {
621 wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
622 MCC_WRB_SGE_CNT_SHIFT;
623 sge = nonembedded_sgl(wrb);
624 sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
625 sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
626 sge->len = cpu_to_le32(mem->size);
627 } else
628 wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
629 be_dws_cpu_to_le(wrb, 8);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700630}
631
632static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
633 struct be_dma_mem *mem)
634{
635 int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
636 u64 dma = (u64)mem->dma;
637
638 for (i = 0; i < buf_pages; i++) {
639 pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
640 pages[i].hi = cpu_to_le32(upper_32_bits(dma));
641 dma += PAGE_SIZE_4K;
642 }
643}
644
645/* Converts interrupt delay in microseconds to multiplier value */
646static u32 eq_delay_to_mult(u32 usec_delay)
647{
648#define MAX_INTR_RATE 651042
649 const u32 round = 10;
650 u32 multiplier;
651
652 if (usec_delay == 0)
653 multiplier = 0;
654 else {
655 u32 interrupt_rate = 1000000 / usec_delay;
656 /* Max delay, corresponding to the lowest interrupt rate */
657 if (interrupt_rate == 0)
658 multiplier = 1023;
659 else {
660 multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
661 multiplier /= interrupt_rate;
662 /* Round the multiplier to the closest value.*/
663 multiplier = (multiplier + round/2) / round;
664 multiplier = min(multiplier, (u32)1023);
665 }
666 }
667 return multiplier;
668}
669
Sathya Perlab31c50a2009-09-17 10:30:13 -0700670static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700671{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700672 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
673 struct be_mcc_wrb *wrb
674 = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
675 memset(wrb, 0, sizeof(*wrb));
676 return wrb;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700677}
678
Sathya Perlab31c50a2009-09-17 10:30:13 -0700679static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000680{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700681 struct be_queue_info *mccq = &adapter->mcc_obj.q;
682 struct be_mcc_wrb *wrb;
683
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +0000684 if (!mccq->created)
685 return NULL;
686
Sathya Perla713d03942009-11-22 22:02:45 +0000687 if (atomic_read(&mccq->used) >= mccq->len) {
688 dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
689 return NULL;
690 }
691
Sathya Perlab31c50a2009-09-17 10:30:13 -0700692 wrb = queue_head_node(mccq);
693 queue_head_inc(mccq);
694 atomic_inc(&mccq->used);
695 memset(wrb, 0, sizeof(*wrb));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000696 return wrb;
697}
698
Sathya Perla2243e2e2009-11-22 22:02:03 +0000699/* Tell fw we're about to start firing cmds by writing a
700 * special pattern across the wrb hdr; uses mbox
701 */
702int be_cmd_fw_init(struct be_adapter *adapter)
703{
704 u8 *wrb;
705 int status;
706
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000707 if (lancer_chip(adapter))
708 return 0;
709
Ivan Vecera29849612010-12-14 05:43:19 +0000710 if (mutex_lock_interruptible(&adapter->mbox_lock))
711 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000712
713 wrb = (u8 *)wrb_from_mbox(adapter);
Sathya Perla359a9722010-12-01 01:03:36 +0000714 *wrb++ = 0xFF;
715 *wrb++ = 0x12;
716 *wrb++ = 0x34;
717 *wrb++ = 0xFF;
718 *wrb++ = 0xFF;
719 *wrb++ = 0x56;
720 *wrb++ = 0x78;
721 *wrb = 0xFF;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000722
723 status = be_mbox_notify_wait(adapter);
724
Ivan Vecera29849612010-12-14 05:43:19 +0000725 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000726 return status;
727}
728
729/* Tell fw we're done with firing cmds by writing a
730 * special pattern across the wrb hdr; uses mbox
731 */
732int be_cmd_fw_clean(struct be_adapter *adapter)
733{
734 u8 *wrb;
735 int status;
736
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000737 if (lancer_chip(adapter))
738 return 0;
739
Ivan Vecera29849612010-12-14 05:43:19 +0000740 if (mutex_lock_interruptible(&adapter->mbox_lock))
741 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000742
743 wrb = (u8 *)wrb_from_mbox(adapter);
744 *wrb++ = 0xFF;
745 *wrb++ = 0xAA;
746 *wrb++ = 0xBB;
747 *wrb++ = 0xFF;
748 *wrb++ = 0xFF;
749 *wrb++ = 0xCC;
750 *wrb++ = 0xDD;
751 *wrb = 0xFF;
752
753 status = be_mbox_notify_wait(adapter);
754
Ivan Vecera29849612010-12-14 05:43:19 +0000755 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000756 return status;
757}
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000758
Sathya Perla8788fdc2009-07-27 22:52:03 +0000759int be_cmd_eq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700760 struct be_queue_info *eq, int eq_delay)
761{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700762 struct be_mcc_wrb *wrb;
763 struct be_cmd_req_eq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700764 struct be_dma_mem *q_mem = &eq->dma_mem;
765 int status;
766
Ivan Vecera29849612010-12-14 05:43:19 +0000767 if (mutex_lock_interruptible(&adapter->mbox_lock))
768 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700769
770 wrb = wrb_from_mbox(adapter);
771 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700772
Somnath Kotur106df1e2011-10-27 07:12:13 +0000773 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
774 OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700775
776 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
777
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700778 AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
779 /* 4byte eqe*/
780 AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
781 AMAP_SET_BITS(struct amap_eq_context, count, req->context,
782 __ilog2_u32(eq->len/256));
783 AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
784 eq_delay_to_mult(eq_delay));
785 be_dws_cpu_to_le(req->context, sizeof(req->context));
786
787 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
788
Sathya Perlab31c50a2009-09-17 10:30:13 -0700789 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700790 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700791 struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700792 eq->id = le16_to_cpu(resp->eq_id);
793 eq->created = true;
794 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700795
Ivan Vecera29849612010-12-14 05:43:19 +0000796 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700797 return status;
798}
799
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000800/* Use MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000801int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla5ee49792012-09-28 04:39:41 +0000802 bool permanent, u32 if_handle, u32 pmac_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700803{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700804 struct be_mcc_wrb *wrb;
805 struct be_cmd_req_mac_query *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700806 int status;
807
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000808 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700809
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000810 wrb = wrb_from_mccq(adapter);
811 if (!wrb) {
812 status = -EBUSY;
813 goto err;
814 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700815 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700816
Somnath Kotur106df1e2011-10-27 07:12:13 +0000817 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
818 OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
Sathya Perla5ee49792012-09-28 04:39:41 +0000819 req->type = MAC_ADDRESS_TYPE_NETWORK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700820 if (permanent) {
821 req->permanent = 1;
822 } else {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700823 req->if_id = cpu_to_le16((u16) if_handle);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000824 req->pmac_id = cpu_to_le32(pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700825 req->permanent = 0;
826 }
827
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000828 status = be_mcc_notify_wait(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700829 if (!status) {
830 struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700831 memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700832 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700833
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000834err:
835 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700836 return status;
837}
838
Sathya Perlab31c50a2009-09-17 10:30:13 -0700839/* Uses synchronous MCCQ */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000840int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Ajit Khapardef8617e02011-02-11 13:36:37 +0000841 u32 if_id, u32 *pmac_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700842{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700843 struct be_mcc_wrb *wrb;
844 struct be_cmd_req_pmac_add *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700845 int status;
846
Sathya Perlab31c50a2009-09-17 10:30:13 -0700847 spin_lock_bh(&adapter->mcc_lock);
848
849 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000850 if (!wrb) {
851 status = -EBUSY;
852 goto err;
853 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700854 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700855
Somnath Kotur106df1e2011-10-27 07:12:13 +0000856 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
857 OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700858
Ajit Khapardef8617e02011-02-11 13:36:37 +0000859 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700860 req->if_id = cpu_to_le32(if_id);
861 memcpy(req->mac_address, mac_addr, ETH_ALEN);
862
Sathya Perlab31c50a2009-09-17 10:30:13 -0700863 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700864 if (!status) {
865 struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
866 *pmac_id = le32_to_cpu(resp->pmac_id);
867 }
868
Sathya Perla713d03942009-11-22 22:02:45 +0000869err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700870 spin_unlock_bh(&adapter->mcc_lock);
Somnath Koture3a7ae22011-10-27 07:14:05 +0000871
872 if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
873 status = -EPERM;
874
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700875 return status;
876}
877
Sathya Perlab31c50a2009-09-17 10:30:13 -0700878/* Uses synchronous MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +0000879int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700880{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700881 struct be_mcc_wrb *wrb;
882 struct be_cmd_req_pmac_del *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700883 int status;
884
Sathya Perla30128032011-11-10 19:17:57 +0000885 if (pmac_id == -1)
886 return 0;
887
Sathya Perlab31c50a2009-09-17 10:30:13 -0700888 spin_lock_bh(&adapter->mcc_lock);
889
890 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000891 if (!wrb) {
892 status = -EBUSY;
893 goto err;
894 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700895 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700896
Somnath Kotur106df1e2011-10-27 07:12:13 +0000897 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
898 OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700899
Ajit Khapardef8617e02011-02-11 13:36:37 +0000900 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700901 req->if_id = cpu_to_le32(if_id);
902 req->pmac_id = cpu_to_le32(pmac_id);
903
Sathya Perlab31c50a2009-09-17 10:30:13 -0700904 status = be_mcc_notify_wait(adapter);
905
Sathya Perla713d03942009-11-22 22:02:45 +0000906err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700907 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700908 return status;
909}
910
Sathya Perlab31c50a2009-09-17 10:30:13 -0700911/* Uses Mbox */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000912int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
913 struct be_queue_info *eq, bool no_delay, int coalesce_wm)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700914{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700915 struct be_mcc_wrb *wrb;
916 struct be_cmd_req_cq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700917 struct be_dma_mem *q_mem = &cq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700918 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700919 int status;
920
Ivan Vecera29849612010-12-14 05:43:19 +0000921 if (mutex_lock_interruptible(&adapter->mbox_lock))
922 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700923
924 wrb = wrb_from_mbox(adapter);
925 req = embedded_payload(wrb);
926 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700927
Somnath Kotur106df1e2011-10-27 07:12:13 +0000928 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
929 OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700930
931 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000932 if (lancer_chip(adapter)) {
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +0000933 req->hdr.version = 2;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000934 req->page_size = 1; /* 1 for 4K */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000935 AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
936 no_delay);
937 AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
938 __ilog2_u32(cq->len/256));
939 AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
940 AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
941 ctxt, 1);
942 AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
943 ctxt, eq->id);
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000944 } else {
945 AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
946 coalesce_wm);
947 AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
948 ctxt, no_delay);
949 AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
950 __ilog2_u32(cq->len/256));
951 AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000952 AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
953 AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000954 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700955
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700956 be_dws_cpu_to_le(ctxt, sizeof(req->context));
957
958 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
959
Sathya Perlab31c50a2009-09-17 10:30:13 -0700960 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700961 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700962 struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700963 cq->id = le16_to_cpu(resp->cq_id);
964 cq->created = true;
965 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700966
Ivan Vecera29849612010-12-14 05:43:19 +0000967 mutex_unlock(&adapter->mbox_lock);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000968
969 return status;
970}
971
972static u32 be_encoded_q_len(int q_len)
973{
974 u32 len_encoded = fls(q_len); /* log2(len) + 1 */
975 if (len_encoded == 16)
976 len_encoded = 0;
977 return len_encoded;
978}
979
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000980int be_cmd_mccq_ext_create(struct be_adapter *adapter,
Sathya Perla5fb379e2009-06-18 00:02:59 +0000981 struct be_queue_info *mccq,
982 struct be_queue_info *cq)
983{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700984 struct be_mcc_wrb *wrb;
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000985 struct be_cmd_req_mcc_ext_create *req;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000986 struct be_dma_mem *q_mem = &mccq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700987 void *ctxt;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000988 int status;
989
Ivan Vecera29849612010-12-14 05:43:19 +0000990 if (mutex_lock_interruptible(&adapter->mbox_lock))
991 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700992
993 wrb = wrb_from_mbox(adapter);
994 req = embedded_payload(wrb);
995 ctxt = &req->context;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000996
Somnath Kotur106df1e2011-10-27 07:12:13 +0000997 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
998 OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000999
Ajit Khaparded4a2ac32010-03-11 01:35:59 +00001000 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001001 if (lancer_chip(adapter)) {
1002 req->hdr.version = 1;
1003 req->cq_id = cpu_to_le16(cq->id);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001004
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001005 AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
1006 be_encoded_q_len(mccq->len));
1007 AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
1008 AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
1009 ctxt, cq->id);
1010 AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
1011 ctxt, 1);
1012
1013 } else {
1014 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1015 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
1016 be_encoded_q_len(mccq->len));
1017 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
1018 }
1019
Somnath Koturcc4ce022010-10-21 07:11:14 -07001020 /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001021 req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001022 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1023
1024 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1025
Sathya Perlab31c50a2009-09-17 10:30:13 -07001026 status = be_mbox_notify_wait(adapter);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001027 if (!status) {
1028 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
1029 mccq->id = le16_to_cpu(resp->id);
1030 mccq->created = true;
1031 }
Ivan Vecera29849612010-12-14 05:43:19 +00001032 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001033
1034 return status;
1035}
1036
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001037int be_cmd_mccq_org_create(struct be_adapter *adapter,
1038 struct be_queue_info *mccq,
1039 struct be_queue_info *cq)
1040{
1041 struct be_mcc_wrb *wrb;
1042 struct be_cmd_req_mcc_create *req;
1043 struct be_dma_mem *q_mem = &mccq->dma_mem;
1044 void *ctxt;
1045 int status;
1046
1047 if (mutex_lock_interruptible(&adapter->mbox_lock))
1048 return -1;
1049
1050 wrb = wrb_from_mbox(adapter);
1051 req = embedded_payload(wrb);
1052 ctxt = &req->context;
1053
Somnath Kotur106df1e2011-10-27 07:12:13 +00001054 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1055 OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001056
1057 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
1058
1059 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1060 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
1061 be_encoded_q_len(mccq->len));
1062 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
1063
1064 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1065
1066 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1067
1068 status = be_mbox_notify_wait(adapter);
1069 if (!status) {
1070 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
1071 mccq->id = le16_to_cpu(resp->id);
1072 mccq->created = true;
1073 }
1074
1075 mutex_unlock(&adapter->mbox_lock);
1076 return status;
1077}
1078
1079int be_cmd_mccq_create(struct be_adapter *adapter,
1080 struct be_queue_info *mccq,
1081 struct be_queue_info *cq)
1082{
1083 int status;
1084
1085 status = be_cmd_mccq_ext_create(adapter, mccq, cq);
1086 if (status && !lancer_chip(adapter)) {
1087 dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
1088 "or newer to avoid conflicting priorities between NIC "
1089 "and FCoE traffic");
1090 status = be_cmd_mccq_org_create(adapter, mccq, cq);
1091 }
1092 return status;
1093}
1094
Sathya Perla8788fdc2009-07-27 22:52:03 +00001095int be_cmd_txq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001096 struct be_queue_info *txq,
1097 struct be_queue_info *cq)
1098{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001099 struct be_mcc_wrb *wrb;
1100 struct be_cmd_req_eth_tx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001101 struct be_dma_mem *q_mem = &txq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001102 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001103 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001104
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +00001105 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001106
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +00001107 wrb = wrb_from_mccq(adapter);
1108 if (!wrb) {
1109 status = -EBUSY;
1110 goto err;
1111 }
1112
Sathya Perlab31c50a2009-09-17 10:30:13 -07001113 req = embedded_payload(wrb);
1114 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001115
Somnath Kotur106df1e2011-10-27 07:12:13 +00001116 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1117 OPCODE_ETH_TX_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001118
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001119 if (lancer_chip(adapter)) {
1120 req->hdr.version = 1;
1121 AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
1122 adapter->if_handle);
1123 }
1124
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001125 req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
1126 req->ulp_num = BE_ULP1_NUM;
1127 req->type = BE_ETH_TX_RING_TYPE_STANDARD;
1128
Sathya Perlab31c50a2009-09-17 10:30:13 -07001129 AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
1130 be_encoded_q_len(txq->len));
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001131 AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
1132 AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
1133
1134 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1135
1136 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1137
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +00001138 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001139 if (!status) {
1140 struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
1141 txq->id = le16_to_cpu(resp->cid);
1142 txq->created = true;
1143 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001144
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +00001145err:
1146 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001147
1148 return status;
1149}
1150
Sathya Perla482c9e72011-06-29 23:33:17 +00001151/* Uses MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001152int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001153 struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001154 u32 if_id, u32 rss, u8 *rss_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001155{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001156 struct be_mcc_wrb *wrb;
1157 struct be_cmd_req_eth_rx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001158 struct be_dma_mem *q_mem = &rxq->dma_mem;
1159 int status;
1160
Sathya Perla482c9e72011-06-29 23:33:17 +00001161 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001162
Sathya Perla482c9e72011-06-29 23:33:17 +00001163 wrb = wrb_from_mccq(adapter);
1164 if (!wrb) {
1165 status = -EBUSY;
1166 goto err;
1167 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001168 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001169
Somnath Kotur106df1e2011-10-27 07:12:13 +00001170 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1171 OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001172
1173 req->cq_id = cpu_to_le16(cq_id);
1174 req->frag_size = fls(frag_size) - 1;
1175 req->num_pages = 2;
1176 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1177 req->interface_id = cpu_to_le32(if_id);
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001178 req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001179 req->rss_queue = cpu_to_le32(rss);
1180
Sathya Perla482c9e72011-06-29 23:33:17 +00001181 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001182 if (!status) {
1183 struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
1184 rxq->id = le16_to_cpu(resp->id);
1185 rxq->created = true;
Sathya Perla3abcded2010-10-03 22:12:27 -07001186 *rss_id = resp->rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001187 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001188
Sathya Perla482c9e72011-06-29 23:33:17 +00001189err:
1190 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001191 return status;
1192}
1193
Sathya Perlab31c50a2009-09-17 10:30:13 -07001194/* Generic destroyer function for all types of queues
1195 * Uses Mbox
1196 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001197int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001198 int queue_type)
1199{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001200 struct be_mcc_wrb *wrb;
1201 struct be_cmd_req_q_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001202 u8 subsys = 0, opcode = 0;
1203 int status;
1204
Ivan Vecera29849612010-12-14 05:43:19 +00001205 if (mutex_lock_interruptible(&adapter->mbox_lock))
1206 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001207
Sathya Perlab31c50a2009-09-17 10:30:13 -07001208 wrb = wrb_from_mbox(adapter);
1209 req = embedded_payload(wrb);
1210
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001211 switch (queue_type) {
1212 case QTYPE_EQ:
1213 subsys = CMD_SUBSYSTEM_COMMON;
1214 opcode = OPCODE_COMMON_EQ_DESTROY;
1215 break;
1216 case QTYPE_CQ:
1217 subsys = CMD_SUBSYSTEM_COMMON;
1218 opcode = OPCODE_COMMON_CQ_DESTROY;
1219 break;
1220 case QTYPE_TXQ:
1221 subsys = CMD_SUBSYSTEM_ETH;
1222 opcode = OPCODE_ETH_TX_DESTROY;
1223 break;
1224 case QTYPE_RXQ:
1225 subsys = CMD_SUBSYSTEM_ETH;
1226 opcode = OPCODE_ETH_RX_DESTROY;
1227 break;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001228 case QTYPE_MCCQ:
1229 subsys = CMD_SUBSYSTEM_COMMON;
1230 opcode = OPCODE_COMMON_MCC_DESTROY;
1231 break;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001232 default:
Sathya Perla5f0b8492009-07-27 22:52:56 +00001233 BUG();
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001234 }
Ajit Khaparded744b442009-12-03 06:12:06 +00001235
Somnath Kotur106df1e2011-10-27 07:12:13 +00001236 be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
1237 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001238 req->id = cpu_to_le16(q->id);
1239
Sathya Perlab31c50a2009-09-17 10:30:13 -07001240 status = be_mbox_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001241 q->created = false;
Sathya Perla5f0b8492009-07-27 22:52:56 +00001242
Ivan Vecera29849612010-12-14 05:43:19 +00001243 mutex_unlock(&adapter->mbox_lock);
Sathya Perla482c9e72011-06-29 23:33:17 +00001244 return status;
1245}
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001246
Sathya Perla482c9e72011-06-29 23:33:17 +00001247/* Uses MCC */
1248int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
1249{
1250 struct be_mcc_wrb *wrb;
1251 struct be_cmd_req_q_destroy *req;
1252 int status;
1253
1254 spin_lock_bh(&adapter->mcc_lock);
1255
1256 wrb = wrb_from_mccq(adapter);
1257 if (!wrb) {
1258 status = -EBUSY;
1259 goto err;
1260 }
1261 req = embedded_payload(wrb);
1262
Somnath Kotur106df1e2011-10-27 07:12:13 +00001263 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1264 OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
Sathya Perla482c9e72011-06-29 23:33:17 +00001265 req->id = cpu_to_le16(q->id);
1266
1267 status = be_mcc_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001268 q->created = false;
Sathya Perla482c9e72011-06-29 23:33:17 +00001269
1270err:
1271 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001272 return status;
1273}
1274
Sathya Perlab31c50a2009-09-17 10:30:13 -07001275/* Create an rx filtering policy configuration on an i/f
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001276 * Uses MCCQ
Sathya Perlab31c50a2009-09-17 10:30:13 -07001277 */
Sathya Perla73d540f2009-10-14 20:20:42 +00001278int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001279 u32 *if_handle, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001280{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001281 struct be_mcc_wrb *wrb;
1282 struct be_cmd_req_if_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001283 int status;
1284
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001285 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001286
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001287 wrb = wrb_from_mccq(adapter);
1288 if (!wrb) {
1289 status = -EBUSY;
1290 goto err;
1291 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001292 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001293
Somnath Kotur106df1e2011-10-27 07:12:13 +00001294 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1295 OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), wrb, NULL);
Sarveshwar Bandiba343c72010-03-31 02:56:12 +00001296 req->hdr.domain = domain;
Sathya Perla73d540f2009-10-14 20:20:42 +00001297 req->capability_flags = cpu_to_le32(cap_flags);
1298 req->enable_flags = cpu_to_le32(en_flags);
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001299
1300 req->pmac_invalid = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001301
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001302 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001303 if (!status) {
1304 struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
1305 *if_handle = le32_to_cpu(resp->interface_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001306 }
1307
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001308err:
1309 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001310 return status;
1311}
1312
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001313/* Uses MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +00001314int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001315{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001316 struct be_mcc_wrb *wrb;
1317 struct be_cmd_req_if_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001318 int status;
1319
Sathya Perla30128032011-11-10 19:17:57 +00001320 if (interface_id == -1)
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001321 return 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001322
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001323 spin_lock_bh(&adapter->mcc_lock);
1324
1325 wrb = wrb_from_mccq(adapter);
1326 if (!wrb) {
1327 status = -EBUSY;
1328 goto err;
1329 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001330 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001331
Somnath Kotur106df1e2011-10-27 07:12:13 +00001332 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1333 OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
Ajit Khaparde658681f2011-02-11 13:34:46 +00001334 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001335 req->interface_id = cpu_to_le32(interface_id);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001336
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001337 status = be_mcc_notify_wait(adapter);
1338err:
1339 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001340 return status;
1341}
1342
1343/* Get stats is a non embedded command: the request is not embedded inside
1344 * WRB but is a separate dma memory block
Sathya Perlab31c50a2009-09-17 10:30:13 -07001345 * Uses asynchronous MCC
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001346 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001347int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001348{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001349 struct be_mcc_wrb *wrb;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001350 struct be_cmd_req_hdr *hdr;
Sathya Perla713d03942009-11-22 22:02:45 +00001351 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001352
Sathya Perlab31c50a2009-09-17 10:30:13 -07001353 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001354
Sathya Perlab31c50a2009-09-17 10:30:13 -07001355 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001356 if (!wrb) {
1357 status = -EBUSY;
1358 goto err;
1359 }
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001360 hdr = nonemb_cmd->va;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001361
Somnath Kotur106df1e2011-10-27 07:12:13 +00001362 be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
1363 OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001364
1365 if (adapter->generation == BE_GEN3)
1366 hdr->version = 1;
1367
Sathya Perlab31c50a2009-09-17 10:30:13 -07001368 be_mcc_notify(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +00001369 adapter->stats_cmd_sent = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001370
Sathya Perla713d03942009-11-22 22:02:45 +00001371err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001372 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001373 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001374}
1375
Selvin Xavier005d5692011-05-16 07:36:35 +00001376/* Lancer Stats */
1377int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
1378 struct be_dma_mem *nonemb_cmd)
1379{
1380
1381 struct be_mcc_wrb *wrb;
1382 struct lancer_cmd_req_pport_stats *req;
Selvin Xavier005d5692011-05-16 07:36:35 +00001383 int status = 0;
1384
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001385 if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
1386 CMD_SUBSYSTEM_ETH))
1387 return -EPERM;
1388
Selvin Xavier005d5692011-05-16 07:36:35 +00001389 spin_lock_bh(&adapter->mcc_lock);
1390
1391 wrb = wrb_from_mccq(adapter);
1392 if (!wrb) {
1393 status = -EBUSY;
1394 goto err;
1395 }
1396 req = nonemb_cmd->va;
Selvin Xavier005d5692011-05-16 07:36:35 +00001397
Somnath Kotur106df1e2011-10-27 07:12:13 +00001398 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1399 OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
1400 nonemb_cmd);
Selvin Xavier005d5692011-05-16 07:36:35 +00001401
Padmanabh Ratnakard51ebd32012-04-25 01:46:52 +00001402 req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
Selvin Xavier005d5692011-05-16 07:36:35 +00001403 req->cmd_params.params.reset_stats = 0;
1404
Selvin Xavier005d5692011-05-16 07:36:35 +00001405 be_mcc_notify(adapter);
1406 adapter->stats_cmd_sent = true;
1407
1408err:
1409 spin_unlock_bh(&adapter->mcc_lock);
1410 return status;
1411}
1412
Sathya Perla323ff712012-09-28 04:39:43 +00001413static int be_mac_to_link_speed(int mac_speed)
1414{
1415 switch (mac_speed) {
1416 case PHY_LINK_SPEED_ZERO:
1417 return 0;
1418 case PHY_LINK_SPEED_10MBPS:
1419 return 10;
1420 case PHY_LINK_SPEED_100MBPS:
1421 return 100;
1422 case PHY_LINK_SPEED_1GBPS:
1423 return 1000;
1424 case PHY_LINK_SPEED_10GBPS:
1425 return 10000;
1426 }
1427 return 0;
1428}
1429
1430/* Uses synchronous mcc
1431 * Returns link_speed in Mbps
1432 */
1433int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
1434 u8 *link_status, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001435{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001436 struct be_mcc_wrb *wrb;
1437 struct be_cmd_req_link_status *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001438 int status;
1439
Sathya Perlab31c50a2009-09-17 10:30:13 -07001440 spin_lock_bh(&adapter->mcc_lock);
1441
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001442 if (link_status)
1443 *link_status = LINK_DOWN;
1444
Sathya Perlab31c50a2009-09-17 10:30:13 -07001445 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001446 if (!wrb) {
1447 status = -EBUSY;
1448 goto err;
1449 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001450 req = embedded_payload(wrb);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +00001451
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001452 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1453 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
1454
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001455 if (adapter->generation == BE_GEN3 || lancer_chip(adapter))
Padmanabh Ratnakardaad6162011-11-16 02:03:45 +00001456 req->hdr.version = 1;
1457
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001458 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001459
Sathya Perlab31c50a2009-09-17 10:30:13 -07001460 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001461 if (!status) {
1462 struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
Sathya Perla323ff712012-09-28 04:39:43 +00001463 if (link_speed) {
1464 *link_speed = resp->link_speed ?
1465 le16_to_cpu(resp->link_speed) * 10 :
1466 be_mac_to_link_speed(resp->mac_speed);
1467
1468 if (!resp->logical_link_status)
1469 *link_speed = 0;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001470 }
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001471 if (link_status)
1472 *link_status = resp->logical_link_status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001473 }
1474
Sathya Perla713d03942009-11-22 22:02:45 +00001475err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001476 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001477 return status;
1478}
1479
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001480/* Uses synchronous mcc */
1481int be_cmd_get_die_temperature(struct be_adapter *adapter)
1482{
1483 struct be_mcc_wrb *wrb;
1484 struct be_cmd_req_get_cntl_addnl_attribs *req;
1485 int status;
1486
1487 spin_lock_bh(&adapter->mcc_lock);
1488
1489 wrb = wrb_from_mccq(adapter);
1490 if (!wrb) {
1491 status = -EBUSY;
1492 goto err;
1493 }
1494 req = embedded_payload(wrb);
1495
Somnath Kotur106df1e2011-10-27 07:12:13 +00001496 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1497 OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
1498 wrb, NULL);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001499
Somnath Kotur3de09452011-09-30 07:25:05 +00001500 be_mcc_notify(adapter);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001501
1502err:
1503 spin_unlock_bh(&adapter->mcc_lock);
1504 return status;
1505}
1506
Somnath Kotur311fddc2011-03-16 21:22:43 +00001507/* Uses synchronous mcc */
1508int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
1509{
1510 struct be_mcc_wrb *wrb;
1511 struct be_cmd_req_get_fat *req;
1512 int status;
1513
1514 spin_lock_bh(&adapter->mcc_lock);
1515
1516 wrb = wrb_from_mccq(adapter);
1517 if (!wrb) {
1518 status = -EBUSY;
1519 goto err;
1520 }
1521 req = embedded_payload(wrb);
1522
Somnath Kotur106df1e2011-10-27 07:12:13 +00001523 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1524 OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001525 req->fat_operation = cpu_to_le32(QUERY_FAT);
1526 status = be_mcc_notify_wait(adapter);
1527 if (!status) {
1528 struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
1529 if (log_size && resp->log_size)
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001530 *log_size = le32_to_cpu(resp->log_size) -
1531 sizeof(u32);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001532 }
1533err:
1534 spin_unlock_bh(&adapter->mcc_lock);
1535 return status;
1536}
1537
1538void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
1539{
1540 struct be_dma_mem get_fat_cmd;
1541 struct be_mcc_wrb *wrb;
1542 struct be_cmd_req_get_fat *req;
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001543 u32 offset = 0, total_size, buf_size,
1544 log_offset = sizeof(u32), payload_len;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001545 int status;
1546
1547 if (buf_len == 0)
1548 return;
1549
1550 total_size = buf_len;
1551
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001552 get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
1553 get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
1554 get_fat_cmd.size,
1555 &get_fat_cmd.dma);
1556 if (!get_fat_cmd.va) {
1557 status = -ENOMEM;
1558 dev_err(&adapter->pdev->dev,
1559 "Memory allocation failure while retrieving FAT data\n");
1560 return;
1561 }
1562
Somnath Kotur311fddc2011-03-16 21:22:43 +00001563 spin_lock_bh(&adapter->mcc_lock);
1564
Somnath Kotur311fddc2011-03-16 21:22:43 +00001565 while (total_size) {
1566 buf_size = min(total_size, (u32)60*1024);
1567 total_size -= buf_size;
1568
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001569 wrb = wrb_from_mccq(adapter);
1570 if (!wrb) {
1571 status = -EBUSY;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001572 goto err;
1573 }
1574 req = get_fat_cmd.va;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001575
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001576 payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
Somnath Kotur106df1e2011-10-27 07:12:13 +00001577 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1578 OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
1579 &get_fat_cmd);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001580
1581 req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
1582 req->read_log_offset = cpu_to_le32(log_offset);
1583 req->read_log_length = cpu_to_le32(buf_size);
1584 req->data_buffer_size = cpu_to_le32(buf_size);
1585
1586 status = be_mcc_notify_wait(adapter);
1587 if (!status) {
1588 struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
1589 memcpy(buf + offset,
1590 resp->data_buffer,
Somnath Kotur92aa9212011-09-30 07:24:00 +00001591 le32_to_cpu(resp->read_log_length));
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001592 } else {
Somnath Kotur311fddc2011-03-16 21:22:43 +00001593 dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001594 goto err;
1595 }
Somnath Kotur311fddc2011-03-16 21:22:43 +00001596 offset += buf_size;
1597 log_offset += buf_size;
1598 }
1599err:
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001600 pci_free_consistent(adapter->pdev, get_fat_cmd.size,
1601 get_fat_cmd.va,
1602 get_fat_cmd.dma);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001603 spin_unlock_bh(&adapter->mcc_lock);
1604}
1605
Sathya Perla04b71172011-09-27 13:30:27 -04001606/* Uses synchronous mcc */
1607int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
1608 char *fw_on_flash)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001609{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001610 struct be_mcc_wrb *wrb;
1611 struct be_cmd_req_get_fw_version *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001612 int status;
1613
Sathya Perla04b71172011-09-27 13:30:27 -04001614 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001615
Sathya Perla04b71172011-09-27 13:30:27 -04001616 wrb = wrb_from_mccq(adapter);
1617 if (!wrb) {
1618 status = -EBUSY;
1619 goto err;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001620 }
1621
Sathya Perla04b71172011-09-27 13:30:27 -04001622 req = embedded_payload(wrb);
Sathya Perla04b71172011-09-27 13:30:27 -04001623
Somnath Kotur106df1e2011-10-27 07:12:13 +00001624 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1625 OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
Sathya Perla04b71172011-09-27 13:30:27 -04001626 status = be_mcc_notify_wait(adapter);
1627 if (!status) {
1628 struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
1629 strcpy(fw_ver, resp->firmware_version_string);
1630 if (fw_on_flash)
1631 strcpy(fw_on_flash, resp->fw_on_flash_version_string);
1632 }
1633err:
1634 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001635 return status;
1636}
1637
Sathya Perlab31c50a2009-09-17 10:30:13 -07001638/* set the EQ delay interval of an EQ to specified value
1639 * Uses async mcc
1640 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001641int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001642{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001643 struct be_mcc_wrb *wrb;
1644 struct be_cmd_req_modify_eq_delay *req;
Sathya Perla713d03942009-11-22 22:02:45 +00001645 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001646
Sathya Perlab31c50a2009-09-17 10:30:13 -07001647 spin_lock_bh(&adapter->mcc_lock);
1648
1649 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001650 if (!wrb) {
1651 status = -EBUSY;
1652 goto err;
1653 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001654 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001655
Somnath Kotur106df1e2011-10-27 07:12:13 +00001656 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1657 OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001658
1659 req->num_eq = cpu_to_le32(1);
1660 req->delay[0].eq_id = cpu_to_le32(eq_id);
1661 req->delay[0].phase = 0;
1662 req->delay[0].delay_multiplier = cpu_to_le32(eqd);
1663
Sathya Perlab31c50a2009-09-17 10:30:13 -07001664 be_mcc_notify(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001665
Sathya Perla713d03942009-11-22 22:02:45 +00001666err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001667 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001668 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001669}
1670
Sathya Perlab31c50a2009-09-17 10:30:13 -07001671/* Uses sycnhronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001672int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001673 u32 num, bool untagged, bool promiscuous)
1674{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001675 struct be_mcc_wrb *wrb;
1676 struct be_cmd_req_vlan_config *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001677 int status;
1678
Sathya Perlab31c50a2009-09-17 10:30:13 -07001679 spin_lock_bh(&adapter->mcc_lock);
1680
1681 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001682 if (!wrb) {
1683 status = -EBUSY;
1684 goto err;
1685 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001686 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001687
Somnath Kotur106df1e2011-10-27 07:12:13 +00001688 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1689 OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001690
1691 req->interface_id = if_id;
1692 req->promiscuous = promiscuous;
1693 req->untagged = untagged;
1694 req->num_vlan = num;
1695 if (!promiscuous) {
1696 memcpy(req->normal_vlan, vtag_array,
1697 req->num_vlan * sizeof(vtag_array[0]));
1698 }
1699
Sathya Perlab31c50a2009-09-17 10:30:13 -07001700 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001701
Sathya Perla713d03942009-11-22 22:02:45 +00001702err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001703 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001704 return status;
1705}
1706
Sathya Perla5b8821b2011-08-02 19:57:44 +00001707int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001708{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001709 struct be_mcc_wrb *wrb;
Sathya Perla5b8821b2011-08-02 19:57:44 +00001710 struct be_dma_mem *mem = &adapter->rx_filter;
1711 struct be_cmd_req_rx_filter *req = mem->va;
Sathya Perlae7b909a2009-11-22 22:01:10 +00001712 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001713
Sathya Perla8788fdc2009-07-27 22:52:03 +00001714 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001715
Sathya Perlab31c50a2009-09-17 10:30:13 -07001716 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001717 if (!wrb) {
1718 status = -EBUSY;
1719 goto err;
1720 }
Sathya Perla5b8821b2011-08-02 19:57:44 +00001721 memset(req, 0, sizeof(*req));
Somnath Kotur106df1e2011-10-27 07:12:13 +00001722 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1723 OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
1724 wrb, mem);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001725
Sathya Perla5b8821b2011-08-02 19:57:44 +00001726 req->if_id = cpu_to_le32(adapter->if_handle);
1727 if (flags & IFF_PROMISC) {
1728 req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
1729 BE_IF_FLAGS_VLAN_PROMISCUOUS);
1730 if (value == ON)
1731 req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001732 BE_IF_FLAGS_VLAN_PROMISCUOUS);
Sathya Perla5b8821b2011-08-02 19:57:44 +00001733 } else if (flags & IFF_ALLMULTI) {
1734 req->if_flags_mask = req->if_flags =
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001735 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
Sathya Perla24307ee2009-06-18 00:09:25 +00001736 } else {
Sathya Perla5b8821b2011-08-02 19:57:44 +00001737 struct netdev_hw_addr *ha;
1738 int i = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001739
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001740 req->if_flags_mask = req->if_flags =
1741 cpu_to_le32(BE_IF_FLAGS_MULTICAST);
Padmanabh Ratnakar1610c792011-11-03 01:49:27 +00001742
1743 /* Reset mcast promisc mode if already set by setting mask
1744 * and not setting flags field
1745 */
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001746 req->if_flags_mask |=
1747 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
1748 adapter->if_cap_flags);
Padmanabh Ratnakar1610c792011-11-03 01:49:27 +00001749
Padmanabh Ratnakar016f97b2011-11-03 01:49:13 +00001750 req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
Sathya Perla5b8821b2011-08-02 19:57:44 +00001751 netdev_for_each_mc_addr(ha, adapter->netdev)
1752 memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
1753 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001754
Sathya Perla0d1d5872011-08-03 05:19:27 -07001755 status = be_mcc_notify_wait(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001756err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001757 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001758 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001759}
1760
Sathya Perlab31c50a2009-09-17 10:30:13 -07001761/* Uses synchrounous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001762int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001763{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001764 struct be_mcc_wrb *wrb;
1765 struct be_cmd_req_set_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001766 int status;
1767
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001768 if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
1769 CMD_SUBSYSTEM_COMMON))
1770 return -EPERM;
1771
Sathya Perlab31c50a2009-09-17 10:30:13 -07001772 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001773
Sathya Perlab31c50a2009-09-17 10:30:13 -07001774 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001775 if (!wrb) {
1776 status = -EBUSY;
1777 goto err;
1778 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001779 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001780
Somnath Kotur106df1e2011-10-27 07:12:13 +00001781 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1782 OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001783
1784 req->tx_flow_control = cpu_to_le16((u16)tx_fc);
1785 req->rx_flow_control = cpu_to_le16((u16)rx_fc);
1786
Sathya Perlab31c50a2009-09-17 10:30:13 -07001787 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001788
Sathya Perla713d03942009-11-22 22:02:45 +00001789err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001790 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001791 return status;
1792}
1793
Sathya Perlab31c50a2009-09-17 10:30:13 -07001794/* Uses sycn mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001795int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001796{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001797 struct be_mcc_wrb *wrb;
1798 struct be_cmd_req_get_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001799 int status;
1800
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001801 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
1802 CMD_SUBSYSTEM_COMMON))
1803 return -EPERM;
1804
Sathya Perlab31c50a2009-09-17 10:30:13 -07001805 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001806
Sathya Perlab31c50a2009-09-17 10:30:13 -07001807 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001808 if (!wrb) {
1809 status = -EBUSY;
1810 goto err;
1811 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001812 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001813
Somnath Kotur106df1e2011-10-27 07:12:13 +00001814 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1815 OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001816
Sathya Perlab31c50a2009-09-17 10:30:13 -07001817 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001818 if (!status) {
1819 struct be_cmd_resp_get_flow_control *resp =
1820 embedded_payload(wrb);
1821 *tx_fc = le16_to_cpu(resp->tx_flow_control);
1822 *rx_fc = le16_to_cpu(resp->rx_flow_control);
1823 }
1824
Sathya Perla713d03942009-11-22 22:02:45 +00001825err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001826 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001827 return status;
1828}
1829
Sathya Perlab31c50a2009-09-17 10:30:13 -07001830/* Uses mbox */
Sathya Perla3abcded2010-10-03 22:12:27 -07001831int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
1832 u32 *mode, u32 *caps)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001833{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001834 struct be_mcc_wrb *wrb;
1835 struct be_cmd_req_query_fw_cfg *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001836 int status;
1837
Ivan Vecera29849612010-12-14 05:43:19 +00001838 if (mutex_lock_interruptible(&adapter->mbox_lock))
1839 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001840
Sathya Perlab31c50a2009-09-17 10:30:13 -07001841 wrb = wrb_from_mbox(adapter);
1842 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001843
Somnath Kotur106df1e2011-10-27 07:12:13 +00001844 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1845 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001846
Sathya Perlab31c50a2009-09-17 10:30:13 -07001847 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001848 if (!status) {
1849 struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
1850 *port_num = le32_to_cpu(resp->phys_port);
Ajit Khaparde3486be22010-07-23 02:04:54 +00001851 *mode = le32_to_cpu(resp->function_mode);
Sathya Perla3abcded2010-10-03 22:12:27 -07001852 *caps = le32_to_cpu(resp->function_caps);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001853 }
1854
Ivan Vecera29849612010-12-14 05:43:19 +00001855 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001856 return status;
1857}
sarveshwarb14074ea2009-08-05 13:05:24 -07001858
Sathya Perlab31c50a2009-09-17 10:30:13 -07001859/* Uses mbox */
sarveshwarb14074ea2009-08-05 13:05:24 -07001860int be_cmd_reset_function(struct be_adapter *adapter)
1861{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001862 struct be_mcc_wrb *wrb;
1863 struct be_cmd_req_hdr *req;
sarveshwarb14074ea2009-08-05 13:05:24 -07001864 int status;
1865
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00001866 if (lancer_chip(adapter)) {
1867 status = lancer_wait_ready(adapter);
1868 if (!status) {
1869 iowrite32(SLI_PORT_CONTROL_IP_MASK,
1870 adapter->db + SLIPORT_CONTROL_OFFSET);
1871 status = lancer_test_and_set_rdy_state(adapter);
1872 }
1873 if (status) {
1874 dev_err(&adapter->pdev->dev,
1875 "Adapter in non recoverable error\n");
1876 }
1877 return status;
1878 }
1879
Ivan Vecera29849612010-12-14 05:43:19 +00001880 if (mutex_lock_interruptible(&adapter->mbox_lock))
1881 return -1;
sarveshwarb14074ea2009-08-05 13:05:24 -07001882
Sathya Perlab31c50a2009-09-17 10:30:13 -07001883 wrb = wrb_from_mbox(adapter);
1884 req = embedded_payload(wrb);
sarveshwarb14074ea2009-08-05 13:05:24 -07001885
Somnath Kotur106df1e2011-10-27 07:12:13 +00001886 be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
1887 OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
sarveshwarb14074ea2009-08-05 13:05:24 -07001888
Sathya Perlab31c50a2009-09-17 10:30:13 -07001889 status = be_mbox_notify_wait(adapter);
sarveshwarb14074ea2009-08-05 13:05:24 -07001890
Ivan Vecera29849612010-12-14 05:43:19 +00001891 mutex_unlock(&adapter->mbox_lock);
sarveshwarb14074ea2009-08-05 13:05:24 -07001892 return status;
1893}
Ajit Khaparde84517482009-09-04 03:12:16 +00001894
Sathya Perla3abcded2010-10-03 22:12:27 -07001895int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
1896{
1897 struct be_mcc_wrb *wrb;
1898 struct be_cmd_req_rss_config *req;
Padmanabh Ratnakar65f85842011-11-25 05:48:38 +00001899 u32 myhash[10] = {0x15d43fa5, 0x2534685a, 0x5f87693a, 0x5668494e,
1900 0x33cf6a53, 0x383334c6, 0x76ac4257, 0x59b242b2,
1901 0x3ea83c02, 0x4a110304};
Sathya Perla3abcded2010-10-03 22:12:27 -07001902 int status;
1903
Ivan Vecera29849612010-12-14 05:43:19 +00001904 if (mutex_lock_interruptible(&adapter->mbox_lock))
1905 return -1;
Sathya Perla3abcded2010-10-03 22:12:27 -07001906
1907 wrb = wrb_from_mbox(adapter);
1908 req = embedded_payload(wrb);
1909
Somnath Kotur106df1e2011-10-27 07:12:13 +00001910 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1911 OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla3abcded2010-10-03 22:12:27 -07001912
1913 req->if_id = cpu_to_le32(adapter->if_handle);
Sathya Perla1ca7ba92012-02-23 18:50:16 +00001914 req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4 |
1915 RSS_ENABLE_TCP_IPV6 | RSS_ENABLE_IPV6);
Padmanabh Ratnakard3bd3a52012-07-12 03:57:47 +00001916
1917 if (lancer_chip(adapter) || skyhawk_chip(adapter)) {
1918 req->hdr.version = 1;
1919 req->enable_rss |= cpu_to_le16(RSS_ENABLE_UDP_IPV4 |
1920 RSS_ENABLE_UDP_IPV6);
1921 }
1922
Sathya Perla3abcded2010-10-03 22:12:27 -07001923 req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
1924 memcpy(req->cpu_table, rsstable, table_size);
1925 memcpy(req->hash, myhash, sizeof(myhash));
1926 be_dws_cpu_to_le(req->hash, sizeof(req->hash));
1927
1928 status = be_mbox_notify_wait(adapter);
1929
Ivan Vecera29849612010-12-14 05:43:19 +00001930 mutex_unlock(&adapter->mbox_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07001931 return status;
1932}
1933
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001934/* Uses sync mcc */
1935int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
1936 u8 bcn, u8 sts, u8 state)
1937{
1938 struct be_mcc_wrb *wrb;
1939 struct be_cmd_req_enable_disable_beacon *req;
1940 int status;
1941
1942 spin_lock_bh(&adapter->mcc_lock);
1943
1944 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001945 if (!wrb) {
1946 status = -EBUSY;
1947 goto err;
1948 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001949 req = embedded_payload(wrb);
1950
Somnath Kotur106df1e2011-10-27 07:12:13 +00001951 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1952 OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001953
1954 req->port_num = port_num;
1955 req->beacon_state = state;
1956 req->beacon_duration = bcn;
1957 req->status_duration = sts;
1958
1959 status = be_mcc_notify_wait(adapter);
1960
Sathya Perla713d03942009-11-22 22:02:45 +00001961err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001962 spin_unlock_bh(&adapter->mcc_lock);
1963 return status;
1964}
1965
1966/* Uses sync mcc */
1967int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
1968{
1969 struct be_mcc_wrb *wrb;
1970 struct be_cmd_req_get_beacon_state *req;
1971 int status;
1972
1973 spin_lock_bh(&adapter->mcc_lock);
1974
1975 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001976 if (!wrb) {
1977 status = -EBUSY;
1978 goto err;
1979 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001980 req = embedded_payload(wrb);
1981
Somnath Kotur106df1e2011-10-27 07:12:13 +00001982 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1983 OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001984
1985 req->port_num = port_num;
1986
1987 status = be_mcc_notify_wait(adapter);
1988 if (!status) {
1989 struct be_cmd_resp_get_beacon_state *resp =
1990 embedded_payload(wrb);
1991 *state = resp->beacon_state;
1992 }
1993
Sathya Perla713d03942009-11-22 22:02:45 +00001994err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001995 spin_unlock_bh(&adapter->mcc_lock);
1996 return status;
1997}
1998
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001999int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002000 u32 data_size, u32 data_offset,
2001 const char *obj_name, u32 *data_written,
2002 u8 *change_status, u8 *addn_status)
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002003{
2004 struct be_mcc_wrb *wrb;
2005 struct lancer_cmd_req_write_object *req;
2006 struct lancer_cmd_resp_write_object *resp;
2007 void *ctxt = NULL;
2008 int status;
2009
2010 spin_lock_bh(&adapter->mcc_lock);
2011 adapter->flash_status = 0;
2012
2013 wrb = wrb_from_mccq(adapter);
2014 if (!wrb) {
2015 status = -EBUSY;
2016 goto err_unlock;
2017 }
2018
2019 req = embedded_payload(wrb);
2020
Somnath Kotur106df1e2011-10-27 07:12:13 +00002021 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002022 OPCODE_COMMON_WRITE_OBJECT,
Somnath Kotur106df1e2011-10-27 07:12:13 +00002023 sizeof(struct lancer_cmd_req_write_object), wrb,
2024 NULL);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002025
2026 ctxt = &req->context;
2027 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2028 write_length, ctxt, data_size);
2029
2030 if (data_size == 0)
2031 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2032 eof, ctxt, 1);
2033 else
2034 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2035 eof, ctxt, 0);
2036
2037 be_dws_cpu_to_le(ctxt, sizeof(req->context));
2038 req->write_offset = cpu_to_le32(data_offset);
2039 strcpy(req->object_name, obj_name);
2040 req->descriptor_count = cpu_to_le32(1);
2041 req->buf_len = cpu_to_le32(data_size);
2042 req->addr_low = cpu_to_le32((cmd->dma +
2043 sizeof(struct lancer_cmd_req_write_object))
2044 & 0xFFFFFFFF);
2045 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
2046 sizeof(struct lancer_cmd_req_write_object)));
2047
2048 be_mcc_notify(adapter);
2049 spin_unlock_bh(&adapter->mcc_lock);
2050
2051 if (!wait_for_completion_timeout(&adapter->flash_compl,
Padmanabh Ratnakar804c7512012-04-25 01:46:18 +00002052 msecs_to_jiffies(30000)))
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002053 status = -1;
2054 else
2055 status = adapter->flash_status;
2056
2057 resp = embedded_payload(wrb);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002058 if (!status) {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002059 *data_written = le32_to_cpu(resp->actual_write_len);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002060 *change_status = resp->change_status;
2061 } else {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002062 *addn_status = resp->additional_status;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002063 }
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002064
2065 return status;
2066
2067err_unlock:
2068 spin_unlock_bh(&adapter->mcc_lock);
2069 return status;
2070}
2071
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002072int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
2073 u32 data_size, u32 data_offset, const char *obj_name,
2074 u32 *data_read, u32 *eof, u8 *addn_status)
2075{
2076 struct be_mcc_wrb *wrb;
2077 struct lancer_cmd_req_read_object *req;
2078 struct lancer_cmd_resp_read_object *resp;
2079 int status;
2080
2081 spin_lock_bh(&adapter->mcc_lock);
2082
2083 wrb = wrb_from_mccq(adapter);
2084 if (!wrb) {
2085 status = -EBUSY;
2086 goto err_unlock;
2087 }
2088
2089 req = embedded_payload(wrb);
2090
2091 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2092 OPCODE_COMMON_READ_OBJECT,
2093 sizeof(struct lancer_cmd_req_read_object), wrb,
2094 NULL);
2095
2096 req->desired_read_len = cpu_to_le32(data_size);
2097 req->read_offset = cpu_to_le32(data_offset);
2098 strcpy(req->object_name, obj_name);
2099 req->descriptor_count = cpu_to_le32(1);
2100 req->buf_len = cpu_to_le32(data_size);
2101 req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
2102 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
2103
2104 status = be_mcc_notify_wait(adapter);
2105
2106 resp = embedded_payload(wrb);
2107 if (!status) {
2108 *data_read = le32_to_cpu(resp->actual_read_len);
2109 *eof = le32_to_cpu(resp->eof);
2110 } else {
2111 *addn_status = resp->additional_status;
2112 }
2113
2114err_unlock:
2115 spin_unlock_bh(&adapter->mcc_lock);
2116 return status;
2117}
2118
Ajit Khaparde84517482009-09-04 03:12:16 +00002119int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
2120 u32 flash_type, u32 flash_opcode, u32 buf_size)
2121{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002122 struct be_mcc_wrb *wrb;
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002123 struct be_cmd_write_flashrom *req;
Ajit Khaparde84517482009-09-04 03:12:16 +00002124 int status;
2125
Sathya Perlab31c50a2009-09-17 10:30:13 -07002126 spin_lock_bh(&adapter->mcc_lock);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002127 adapter->flash_status = 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002128
2129 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002130 if (!wrb) {
2131 status = -EBUSY;
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002132 goto err_unlock;
Sathya Perla713d03942009-11-22 22:02:45 +00002133 }
2134 req = cmd->va;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002135
Somnath Kotur106df1e2011-10-27 07:12:13 +00002136 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2137 OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
Ajit Khaparde84517482009-09-04 03:12:16 +00002138
2139 req->params.op_type = cpu_to_le32(flash_type);
2140 req->params.op_code = cpu_to_le32(flash_opcode);
2141 req->params.data_buf_size = cpu_to_le32(buf_size);
2142
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002143 be_mcc_notify(adapter);
2144 spin_unlock_bh(&adapter->mcc_lock);
2145
2146 if (!wait_for_completion_timeout(&adapter->flash_compl,
Sathya Perlae2edb7d2011-08-22 19:41:54 +00002147 msecs_to_jiffies(40000)))
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002148 status = -1;
2149 else
2150 status = adapter->flash_status;
Ajit Khaparde84517482009-09-04 03:12:16 +00002151
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002152 return status;
2153
2154err_unlock:
2155 spin_unlock_bh(&adapter->mcc_lock);
Ajit Khaparde84517482009-09-04 03:12:16 +00002156 return status;
2157}
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002158
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002159int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
2160 int offset)
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002161{
2162 struct be_mcc_wrb *wrb;
2163 struct be_cmd_write_flashrom *req;
2164 int status;
2165
2166 spin_lock_bh(&adapter->mcc_lock);
2167
2168 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002169 if (!wrb) {
2170 status = -EBUSY;
2171 goto err;
2172 }
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002173 req = embedded_payload(wrb);
2174
Somnath Kotur106df1e2011-10-27 07:12:13 +00002175 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2176 OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4, wrb, NULL);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002177
Padmanabh Ratnakarc165541e2012-04-25 01:47:15 +00002178 req->params.op_type = cpu_to_le32(OPTYPE_REDBOOT);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002179 req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
Ajit Khaparde8b93b712010-03-31 01:57:10 +00002180 req->params.offset = cpu_to_le32(offset);
2181 req->params.data_buf_size = cpu_to_le32(0x4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002182
2183 status = be_mcc_notify_wait(adapter);
2184 if (!status)
2185 memcpy(flashed_crc, req->params.data_buf, 4);
2186
Sathya Perla713d03942009-11-22 22:02:45 +00002187err:
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002188 spin_unlock_bh(&adapter->mcc_lock);
2189 return status;
2190}
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002191
Dan Carpenterc196b022010-05-26 04:47:39 +00002192int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002193 struct be_dma_mem *nonemb_cmd)
2194{
2195 struct be_mcc_wrb *wrb;
2196 struct be_cmd_req_acpi_wol_magic_config *req;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002197 int status;
2198
2199 spin_lock_bh(&adapter->mcc_lock);
2200
2201 wrb = wrb_from_mccq(adapter);
2202 if (!wrb) {
2203 status = -EBUSY;
2204 goto err;
2205 }
2206 req = nonemb_cmd->va;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002207
Somnath Kotur106df1e2011-10-27 07:12:13 +00002208 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
2209 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
2210 nonemb_cmd);
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002211 memcpy(req->magic_mac, mac, ETH_ALEN);
2212
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002213 status = be_mcc_notify_wait(adapter);
2214
2215err:
2216 spin_unlock_bh(&adapter->mcc_lock);
2217 return status;
2218}
Suresh Rff33a6e2009-12-03 16:15:52 -08002219
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002220int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
2221 u8 loopback_type, u8 enable)
2222{
2223 struct be_mcc_wrb *wrb;
2224 struct be_cmd_req_set_lmode *req;
2225 int status;
2226
2227 spin_lock_bh(&adapter->mcc_lock);
2228
2229 wrb = wrb_from_mccq(adapter);
2230 if (!wrb) {
2231 status = -EBUSY;
2232 goto err;
2233 }
2234
2235 req = embedded_payload(wrb);
2236
Somnath Kotur106df1e2011-10-27 07:12:13 +00002237 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2238 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
2239 NULL);
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002240
2241 req->src_port = port_num;
2242 req->dest_port = port_num;
2243 req->loopback_type = loopback_type;
2244 req->loopback_state = enable;
2245
2246 status = be_mcc_notify_wait(adapter);
2247err:
2248 spin_unlock_bh(&adapter->mcc_lock);
2249 return status;
2250}
2251
Suresh Rff33a6e2009-12-03 16:15:52 -08002252int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
2253 u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
2254{
2255 struct be_mcc_wrb *wrb;
2256 struct be_cmd_req_loopback_test *req;
2257 int status;
2258
2259 spin_lock_bh(&adapter->mcc_lock);
2260
2261 wrb = wrb_from_mccq(adapter);
2262 if (!wrb) {
2263 status = -EBUSY;
2264 goto err;
2265 }
2266
2267 req = embedded_payload(wrb);
2268
Somnath Kotur106df1e2011-10-27 07:12:13 +00002269 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2270 OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
Sathya Perla3ffd0512010-06-01 00:19:33 -07002271 req->hdr.timeout = cpu_to_le32(4);
Suresh Rff33a6e2009-12-03 16:15:52 -08002272
2273 req->pattern = cpu_to_le64(pattern);
2274 req->src_port = cpu_to_le32(port_num);
2275 req->dest_port = cpu_to_le32(port_num);
2276 req->pkt_size = cpu_to_le32(pkt_size);
2277 req->num_pkts = cpu_to_le32(num_pkts);
2278 req->loopback_type = cpu_to_le32(loopback_type);
2279
2280 status = be_mcc_notify_wait(adapter);
2281 if (!status) {
2282 struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
2283 status = le32_to_cpu(resp->status);
2284 }
2285
2286err:
2287 spin_unlock_bh(&adapter->mcc_lock);
2288 return status;
2289}
2290
2291int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
2292 u32 byte_cnt, struct be_dma_mem *cmd)
2293{
2294 struct be_mcc_wrb *wrb;
2295 struct be_cmd_req_ddrdma_test *req;
Suresh Rff33a6e2009-12-03 16:15:52 -08002296 int status;
2297 int i, j = 0;
2298
2299 spin_lock_bh(&adapter->mcc_lock);
2300
2301 wrb = wrb_from_mccq(adapter);
2302 if (!wrb) {
2303 status = -EBUSY;
2304 goto err;
2305 }
2306 req = cmd->va;
Somnath Kotur106df1e2011-10-27 07:12:13 +00002307 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2308 OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
Suresh Rff33a6e2009-12-03 16:15:52 -08002309
2310 req->pattern = cpu_to_le64(pattern);
2311 req->byte_count = cpu_to_le32(byte_cnt);
2312 for (i = 0; i < byte_cnt; i++) {
2313 req->snd_buff[i] = (u8)(pattern >> (j*8));
2314 j++;
2315 if (j > 7)
2316 j = 0;
2317 }
2318
2319 status = be_mcc_notify_wait(adapter);
2320
2321 if (!status) {
2322 struct be_cmd_resp_ddrdma_test *resp;
2323 resp = cmd->va;
2324 if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
2325 resp->snd_err) {
2326 status = -1;
2327 }
2328 }
2329
2330err:
2331 spin_unlock_bh(&adapter->mcc_lock);
2332 return status;
2333}
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002334
Dan Carpenterc196b022010-05-26 04:47:39 +00002335int be_cmd_get_seeprom_data(struct be_adapter *adapter,
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002336 struct be_dma_mem *nonemb_cmd)
2337{
2338 struct be_mcc_wrb *wrb;
2339 struct be_cmd_req_seeprom_read *req;
2340 struct be_sge *sge;
2341 int status;
2342
2343 spin_lock_bh(&adapter->mcc_lock);
2344
2345 wrb = wrb_from_mccq(adapter);
Ajit Khapardee45ff012011-02-04 17:18:28 +00002346 if (!wrb) {
2347 status = -EBUSY;
2348 goto err;
2349 }
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002350 req = nonemb_cmd->va;
2351 sge = nonembedded_sgl(wrb);
2352
Somnath Kotur106df1e2011-10-27 07:12:13 +00002353 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2354 OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
2355 nonemb_cmd);
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002356
2357 status = be_mcc_notify_wait(adapter);
2358
Ajit Khapardee45ff012011-02-04 17:18:28 +00002359err:
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002360 spin_unlock_bh(&adapter->mcc_lock);
2361 return status;
2362}
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002363
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002364int be_cmd_get_phy_info(struct be_adapter *adapter)
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002365{
2366 struct be_mcc_wrb *wrb;
2367 struct be_cmd_req_get_phy_info *req;
Sathya Perla306f1342011-08-02 19:57:45 +00002368 struct be_dma_mem cmd;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002369 int status;
2370
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002371 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
2372 CMD_SUBSYSTEM_COMMON))
2373 return -EPERM;
2374
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002375 spin_lock_bh(&adapter->mcc_lock);
2376
2377 wrb = wrb_from_mccq(adapter);
2378 if (!wrb) {
2379 status = -EBUSY;
2380 goto err;
2381 }
Sathya Perla306f1342011-08-02 19:57:45 +00002382 cmd.size = sizeof(struct be_cmd_req_get_phy_info);
2383 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
2384 &cmd.dma);
2385 if (!cmd.va) {
2386 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
2387 status = -ENOMEM;
2388 goto err;
2389 }
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002390
Sathya Perla306f1342011-08-02 19:57:45 +00002391 req = cmd.va;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002392
Somnath Kotur106df1e2011-10-27 07:12:13 +00002393 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2394 OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
2395 wrb, &cmd);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002396
2397 status = be_mcc_notify_wait(adapter);
Sathya Perla306f1342011-08-02 19:57:45 +00002398 if (!status) {
2399 struct be_phy_info *resp_phy_info =
2400 cmd.va + sizeof(struct be_cmd_req_hdr);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002401 adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
2402 adapter->phy.interface_type =
Sathya Perla306f1342011-08-02 19:57:45 +00002403 le16_to_cpu(resp_phy_info->interface_type);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002404 adapter->phy.auto_speeds_supported =
2405 le16_to_cpu(resp_phy_info->auto_speeds_supported);
2406 adapter->phy.fixed_speeds_supported =
2407 le16_to_cpu(resp_phy_info->fixed_speeds_supported);
2408 adapter->phy.misc_params =
2409 le32_to_cpu(resp_phy_info->misc_params);
Sathya Perla306f1342011-08-02 19:57:45 +00002410 }
2411 pci_free_consistent(adapter->pdev, cmd.size,
2412 cmd.va, cmd.dma);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002413err:
2414 spin_unlock_bh(&adapter->mcc_lock);
2415 return status;
2416}
Ajit Khapardee1d18732010-07-23 01:52:13 +00002417
2418int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
2419{
2420 struct be_mcc_wrb *wrb;
2421 struct be_cmd_req_set_qos *req;
2422 int status;
2423
2424 spin_lock_bh(&adapter->mcc_lock);
2425
2426 wrb = wrb_from_mccq(adapter);
2427 if (!wrb) {
2428 status = -EBUSY;
2429 goto err;
2430 }
2431
2432 req = embedded_payload(wrb);
2433
Somnath Kotur106df1e2011-10-27 07:12:13 +00002434 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2435 OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002436
2437 req->hdr.domain = domain;
Ajit Khaparde6bff57a2011-02-11 13:33:02 +00002438 req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
2439 req->max_bps_nic = cpu_to_le32(bps);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002440
2441 status = be_mcc_notify_wait(adapter);
2442
2443err:
2444 spin_unlock_bh(&adapter->mcc_lock);
2445 return status;
2446}
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002447
2448int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
2449{
2450 struct be_mcc_wrb *wrb;
2451 struct be_cmd_req_cntl_attribs *req;
2452 struct be_cmd_resp_cntl_attribs *resp;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002453 int status;
2454 int payload_len = max(sizeof(*req), sizeof(*resp));
2455 struct mgmt_controller_attrib *attribs;
2456 struct be_dma_mem attribs_cmd;
2457
2458 memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
2459 attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
2460 attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
2461 &attribs_cmd.dma);
2462 if (!attribs_cmd.va) {
2463 dev_err(&adapter->pdev->dev,
2464 "Memory allocation failure\n");
2465 return -ENOMEM;
2466 }
2467
2468 if (mutex_lock_interruptible(&adapter->mbox_lock))
2469 return -1;
2470
2471 wrb = wrb_from_mbox(adapter);
2472 if (!wrb) {
2473 status = -EBUSY;
2474 goto err;
2475 }
2476 req = attribs_cmd.va;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002477
Somnath Kotur106df1e2011-10-27 07:12:13 +00002478 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2479 OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
2480 &attribs_cmd);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002481
2482 status = be_mbox_notify_wait(adapter);
2483 if (!status) {
Joe Perches43d620c2011-06-16 19:08:06 +00002484 attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002485 adapter->hba_port_num = attribs->hba_attribs.phy_port;
2486 }
2487
2488err:
2489 mutex_unlock(&adapter->mbox_lock);
2490 pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
2491 attribs_cmd.dma);
2492 return status;
2493}
Sathya Perla2e588f82011-03-11 02:49:26 +00002494
2495/* Uses mbox */
Sathya Perla2dc1deb2011-07-19 19:52:33 +00002496int be_cmd_req_native_mode(struct be_adapter *adapter)
Sathya Perla2e588f82011-03-11 02:49:26 +00002497{
2498 struct be_mcc_wrb *wrb;
2499 struct be_cmd_req_set_func_cap *req;
2500 int status;
2501
2502 if (mutex_lock_interruptible(&adapter->mbox_lock))
2503 return -1;
2504
2505 wrb = wrb_from_mbox(adapter);
2506 if (!wrb) {
2507 status = -EBUSY;
2508 goto err;
2509 }
2510
2511 req = embedded_payload(wrb);
2512
Somnath Kotur106df1e2011-10-27 07:12:13 +00002513 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2514 OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
Sathya Perla2e588f82011-03-11 02:49:26 +00002515
2516 req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
2517 CAPABILITY_BE3_NATIVE_ERX_API);
2518 req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
2519
2520 status = be_mbox_notify_wait(adapter);
2521 if (!status) {
2522 struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
2523 adapter->be3_native = le32_to_cpu(resp->cap_flags) &
2524 CAPABILITY_BE3_NATIVE_ERX_API;
Sathya Perlad3791422012-09-28 04:39:44 +00002525 if (!adapter->be3_native)
2526 dev_warn(&adapter->pdev->dev,
2527 "adapter not in advanced mode\n");
Sathya Perla2e588f82011-03-11 02:49:26 +00002528 }
2529err:
2530 mutex_unlock(&adapter->mbox_lock);
2531 return status;
2532}
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002533
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002534/* Get privilege(s) for a function */
2535int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
2536 u32 domain)
2537{
2538 struct be_mcc_wrb *wrb;
2539 struct be_cmd_req_get_fn_privileges *req;
2540 int status;
2541
2542 spin_lock_bh(&adapter->mcc_lock);
2543
2544 wrb = wrb_from_mccq(adapter);
2545 if (!wrb) {
2546 status = -EBUSY;
2547 goto err;
2548 }
2549
2550 req = embedded_payload(wrb);
2551
2552 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2553 OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
2554 wrb, NULL);
2555
2556 req->hdr.domain = domain;
2557
2558 status = be_mcc_notify_wait(adapter);
2559 if (!status) {
2560 struct be_cmd_resp_get_fn_privileges *resp =
2561 embedded_payload(wrb);
2562 *privilege = le32_to_cpu(resp->privilege_mask);
2563 }
2564
2565err:
2566 spin_unlock_bh(&adapter->mcc_lock);
2567 return status;
2568}
2569
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002570/* Uses synchronous MCCQ */
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002571int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
2572 bool *pmac_id_active, u32 *pmac_id, u8 domain)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002573{
2574 struct be_mcc_wrb *wrb;
2575 struct be_cmd_req_get_mac_list *req;
2576 int status;
2577 int mac_count;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002578 struct be_dma_mem get_mac_list_cmd;
2579 int i;
2580
2581 memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
2582 get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
2583 get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
2584 get_mac_list_cmd.size,
2585 &get_mac_list_cmd.dma);
2586
2587 if (!get_mac_list_cmd.va) {
2588 dev_err(&adapter->pdev->dev,
2589 "Memory allocation failure during GET_MAC_LIST\n");
2590 return -ENOMEM;
2591 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002592
2593 spin_lock_bh(&adapter->mcc_lock);
2594
2595 wrb = wrb_from_mccq(adapter);
2596 if (!wrb) {
2597 status = -EBUSY;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002598 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002599 }
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002600
2601 req = get_mac_list_cmd.va;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002602
2603 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2604 OPCODE_COMMON_GET_MAC_LIST, sizeof(*req),
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002605 wrb, &get_mac_list_cmd);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002606
2607 req->hdr.domain = domain;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002608 req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
2609 req->perm_override = 1;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002610
2611 status = be_mcc_notify_wait(adapter);
2612 if (!status) {
2613 struct be_cmd_resp_get_mac_list *resp =
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002614 get_mac_list_cmd.va;
2615 mac_count = resp->true_mac_count + resp->pseudo_mac_count;
2616 /* Mac list returned could contain one or more active mac_ids
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002617 * or one or more true or pseudo permanant mac addresses.
2618 * If an active mac_id is present, return first active mac_id
2619 * found.
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002620 */
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002621 for (i = 0; i < mac_count; i++) {
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002622 struct get_list_macaddr *mac_entry;
2623 u16 mac_addr_size;
2624 u32 mac_id;
2625
2626 mac_entry = &resp->macaddr_list[i];
2627 mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
2628 /* mac_id is a 32 bit value and mac_addr size
2629 * is 6 bytes
2630 */
2631 if (mac_addr_size == sizeof(u32)) {
2632 *pmac_id_active = true;
2633 mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
2634 *pmac_id = le32_to_cpu(mac_id);
2635 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002636 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002637 }
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002638 /* If no active mac_id found, return first mac addr */
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002639 *pmac_id_active = false;
2640 memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
2641 ETH_ALEN);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002642 }
2643
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002644out:
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002645 spin_unlock_bh(&adapter->mcc_lock);
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002646 pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
2647 get_mac_list_cmd.va, get_mac_list_cmd.dma);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002648 return status;
2649}
2650
2651/* Uses synchronous MCCQ */
2652int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
2653 u8 mac_count, u32 domain)
2654{
2655 struct be_mcc_wrb *wrb;
2656 struct be_cmd_req_set_mac_list *req;
2657 int status;
2658 struct be_dma_mem cmd;
2659
2660 memset(&cmd, 0, sizeof(struct be_dma_mem));
2661 cmd.size = sizeof(struct be_cmd_req_set_mac_list);
2662 cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
2663 &cmd.dma, GFP_KERNEL);
2664 if (!cmd.va) {
2665 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
2666 return -ENOMEM;
2667 }
2668
2669 spin_lock_bh(&adapter->mcc_lock);
2670
2671 wrb = wrb_from_mccq(adapter);
2672 if (!wrb) {
2673 status = -EBUSY;
2674 goto err;
2675 }
2676
2677 req = cmd.va;
2678 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2679 OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
2680 wrb, &cmd);
2681
2682 req->hdr.domain = domain;
2683 req->mac_count = mac_count;
2684 if (mac_count)
2685 memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
2686
2687 status = be_mcc_notify_wait(adapter);
2688
2689err:
2690 dma_free_coherent(&adapter->pdev->dev, cmd.size,
2691 cmd.va, cmd.dma);
2692 spin_unlock_bh(&adapter->mcc_lock);
2693 return status;
2694}
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002695
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00002696int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
2697 u32 domain, u16 intf_id)
2698{
2699 struct be_mcc_wrb *wrb;
2700 struct be_cmd_req_set_hsw_config *req;
2701 void *ctxt;
2702 int status;
2703
2704 spin_lock_bh(&adapter->mcc_lock);
2705
2706 wrb = wrb_from_mccq(adapter);
2707 if (!wrb) {
2708 status = -EBUSY;
2709 goto err;
2710 }
2711
2712 req = embedded_payload(wrb);
2713 ctxt = &req->context;
2714
2715 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2716 OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb, NULL);
2717
2718 req->hdr.domain = domain;
2719 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
2720 if (pvid) {
2721 AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
2722 AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
2723 }
2724
2725 be_dws_cpu_to_le(req->context, sizeof(req->context));
2726 status = be_mcc_notify_wait(adapter);
2727
2728err:
2729 spin_unlock_bh(&adapter->mcc_lock);
2730 return status;
2731}
2732
2733/* Get Hyper switch config */
2734int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
2735 u32 domain, u16 intf_id)
2736{
2737 struct be_mcc_wrb *wrb;
2738 struct be_cmd_req_get_hsw_config *req;
2739 void *ctxt;
2740 int status;
2741 u16 vid;
2742
2743 spin_lock_bh(&adapter->mcc_lock);
2744
2745 wrb = wrb_from_mccq(adapter);
2746 if (!wrb) {
2747 status = -EBUSY;
2748 goto err;
2749 }
2750
2751 req = embedded_payload(wrb);
2752 ctxt = &req->context;
2753
2754 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2755 OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb, NULL);
2756
2757 req->hdr.domain = domain;
2758 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id, ctxt,
2759 intf_id);
2760 AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
2761 be_dws_cpu_to_le(req->context, sizeof(req->context));
2762
2763 status = be_mcc_notify_wait(adapter);
2764 if (!status) {
2765 struct be_cmd_resp_get_hsw_config *resp =
2766 embedded_payload(wrb);
2767 be_dws_le_to_cpu(&resp->context,
2768 sizeof(resp->context));
2769 vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
2770 pvid, &resp->context);
2771 *pvid = le16_to_cpu(vid);
2772 }
2773
2774err:
2775 spin_unlock_bh(&adapter->mcc_lock);
2776 return status;
2777}
2778
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002779int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
2780{
2781 struct be_mcc_wrb *wrb;
2782 struct be_cmd_req_acpi_wol_magic_config_v1 *req;
2783 int status;
2784 int payload_len = sizeof(*req);
2785 struct be_dma_mem cmd;
2786
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002787 if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
2788 CMD_SUBSYSTEM_ETH))
2789 return -EPERM;
2790
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002791 memset(&cmd, 0, sizeof(struct be_dma_mem));
2792 cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
2793 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
2794 &cmd.dma);
2795 if (!cmd.va) {
2796 dev_err(&adapter->pdev->dev,
2797 "Memory allocation failure\n");
2798 return -ENOMEM;
2799 }
2800
2801 if (mutex_lock_interruptible(&adapter->mbox_lock))
2802 return -1;
2803
2804 wrb = wrb_from_mbox(adapter);
2805 if (!wrb) {
2806 status = -EBUSY;
2807 goto err;
2808 }
2809
2810 req = cmd.va;
2811
2812 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
2813 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
2814 payload_len, wrb, &cmd);
2815
2816 req->hdr.version = 1;
2817 req->query_options = BE_GET_WOL_CAP;
2818
2819 status = be_mbox_notify_wait(adapter);
2820 if (!status) {
2821 struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
2822 resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *) cmd.va;
2823
2824 /* the command could succeed misleadingly on old f/w
2825 * which is not aware of the V1 version. fake an error. */
2826 if (resp->hdr.response_length < payload_len) {
2827 status = -1;
2828 goto err;
2829 }
2830 adapter->wol_cap = resp->wol_settings;
2831 }
2832err:
2833 mutex_unlock(&adapter->mbox_lock);
2834 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
2835 return status;
Somnath Kotur941a77d2012-05-17 22:59:03 +00002836
2837}
2838int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
2839 struct be_dma_mem *cmd)
2840{
2841 struct be_mcc_wrb *wrb;
2842 struct be_cmd_req_get_ext_fat_caps *req;
2843 int status;
2844
2845 if (mutex_lock_interruptible(&adapter->mbox_lock))
2846 return -1;
2847
2848 wrb = wrb_from_mbox(adapter);
2849 if (!wrb) {
2850 status = -EBUSY;
2851 goto err;
2852 }
2853
2854 req = cmd->va;
2855 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2856 OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
2857 cmd->size, wrb, cmd);
2858 req->parameter_type = cpu_to_le32(1);
2859
2860 status = be_mbox_notify_wait(adapter);
2861err:
2862 mutex_unlock(&adapter->mbox_lock);
2863 return status;
2864}
2865
2866int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
2867 struct be_dma_mem *cmd,
2868 struct be_fat_conf_params *configs)
2869{
2870 struct be_mcc_wrb *wrb;
2871 struct be_cmd_req_set_ext_fat_caps *req;
2872 int status;
2873
2874 spin_lock_bh(&adapter->mcc_lock);
2875
2876 wrb = wrb_from_mccq(adapter);
2877 if (!wrb) {
2878 status = -EBUSY;
2879 goto err;
2880 }
2881
2882 req = cmd->va;
2883 memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
2884 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2885 OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
2886 cmd->size, wrb, cmd);
2887
2888 status = be_mcc_notify_wait(adapter);
2889err:
2890 spin_unlock_bh(&adapter->mcc_lock);
2891 return status;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002892}
Parav Pandit6a4ab662012-03-26 14:27:12 +00002893
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00002894int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name)
2895{
2896 struct be_mcc_wrb *wrb;
2897 struct be_cmd_req_get_port_name *req;
2898 int status;
2899
2900 if (!lancer_chip(adapter)) {
2901 *port_name = adapter->hba_port_num + '0';
2902 return 0;
2903 }
2904
2905 spin_lock_bh(&adapter->mcc_lock);
2906
2907 wrb = wrb_from_mccq(adapter);
2908 if (!wrb) {
2909 status = -EBUSY;
2910 goto err;
2911 }
2912
2913 req = embedded_payload(wrb);
2914
2915 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2916 OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
2917 NULL);
2918 req->hdr.version = 1;
2919
2920 status = be_mcc_notify_wait(adapter);
2921 if (!status) {
2922 struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
2923 *port_name = resp->port_name[adapter->hba_port_num];
2924 } else {
2925 *port_name = adapter->hba_port_num + '0';
2926 }
2927err:
2928 spin_unlock_bh(&adapter->mcc_lock);
2929 return status;
2930}
2931
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00002932static struct be_nic_resource_desc *be_get_nic_desc(u8 *buf, u32 desc_count,
2933 u32 max_buf_size)
2934{
2935 struct be_nic_resource_desc *desc = (struct be_nic_resource_desc *)buf;
2936 int i;
2937
2938 for (i = 0; i < desc_count; i++) {
2939 desc->desc_len = RESOURCE_DESC_SIZE;
2940 if (((void *)desc + desc->desc_len) >
2941 (void *)(buf + max_buf_size)) {
2942 desc = NULL;
2943 break;
2944 }
2945
2946 if (desc->desc_type == NIC_RESOURCE_DESC_TYPE_ID)
2947 break;
2948
2949 desc = (void *)desc + desc->desc_len;
2950 }
2951
2952 if (!desc || i == MAX_RESOURCE_DESC)
2953 return NULL;
2954
2955 return desc;
2956}
2957
2958/* Uses Mbox */
2959int be_cmd_get_func_config(struct be_adapter *adapter)
2960{
2961 struct be_mcc_wrb *wrb;
2962 struct be_cmd_req_get_func_config *req;
2963 int status;
2964 struct be_dma_mem cmd;
2965
2966 memset(&cmd, 0, sizeof(struct be_dma_mem));
2967 cmd.size = sizeof(struct be_cmd_resp_get_func_config);
2968 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
2969 &cmd.dma);
2970 if (!cmd.va) {
2971 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
2972 return -ENOMEM;
2973 }
2974 if (mutex_lock_interruptible(&adapter->mbox_lock))
2975 return -1;
2976
2977 wrb = wrb_from_mbox(adapter);
2978 if (!wrb) {
2979 status = -EBUSY;
2980 goto err;
2981 }
2982
2983 req = cmd.va;
2984
2985 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2986 OPCODE_COMMON_GET_FUNC_CONFIG,
2987 cmd.size, wrb, &cmd);
2988
2989 status = be_mbox_notify_wait(adapter);
2990 if (!status) {
2991 struct be_cmd_resp_get_func_config *resp = cmd.va;
2992 u32 desc_count = le32_to_cpu(resp->desc_count);
2993 struct be_nic_resource_desc *desc;
2994
2995 desc = be_get_nic_desc(resp->func_param, desc_count,
2996 sizeof(resp->func_param));
2997 if (!desc) {
2998 status = -EINVAL;
2999 goto err;
3000 }
3001
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003002 adapter->pf_number = desc->pf_num;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003003 adapter->max_pmac_cnt = le16_to_cpu(desc->unicast_mac_count);
3004 adapter->max_vlans = le16_to_cpu(desc->vlan_count);
3005 adapter->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
3006 adapter->max_tx_queues = le16_to_cpu(desc->txq_count);
3007 adapter->max_rss_queues = le16_to_cpu(desc->rssq_count);
3008 adapter->max_rx_queues = le16_to_cpu(desc->rq_count);
3009
3010 adapter->max_event_queues = le16_to_cpu(desc->eq_count);
3011 adapter->if_cap_flags = le32_to_cpu(desc->cap_flags);
3012 }
3013err:
3014 mutex_unlock(&adapter->mbox_lock);
3015 pci_free_consistent(adapter->pdev, cmd.size,
3016 cmd.va, cmd.dma);
3017 return status;
3018}
3019
3020 /* Uses sync mcc */
3021int be_cmd_get_profile_config(struct be_adapter *adapter, u32 *cap_flags,
3022 u8 domain)
3023{
3024 struct be_mcc_wrb *wrb;
3025 struct be_cmd_req_get_profile_config *req;
3026 int status;
3027 struct be_dma_mem cmd;
3028
3029 memset(&cmd, 0, sizeof(struct be_dma_mem));
3030 cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
3031 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
3032 &cmd.dma);
3033 if (!cmd.va) {
3034 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
3035 return -ENOMEM;
3036 }
3037
3038 spin_lock_bh(&adapter->mcc_lock);
3039
3040 wrb = wrb_from_mccq(adapter);
3041 if (!wrb) {
3042 status = -EBUSY;
3043 goto err;
3044 }
3045
3046 req = cmd.va;
3047
3048 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3049 OPCODE_COMMON_GET_PROFILE_CONFIG,
3050 cmd.size, wrb, &cmd);
3051
3052 req->type = ACTIVE_PROFILE_TYPE;
3053 req->hdr.domain = domain;
3054
3055 status = be_mcc_notify_wait(adapter);
3056 if (!status) {
3057 struct be_cmd_resp_get_profile_config *resp = cmd.va;
3058 u32 desc_count = le32_to_cpu(resp->desc_count);
3059 struct be_nic_resource_desc *desc;
3060
3061 desc = be_get_nic_desc(resp->func_param, desc_count,
3062 sizeof(resp->func_param));
3063
3064 if (!desc) {
3065 status = -EINVAL;
3066 goto err;
3067 }
3068 *cap_flags = le32_to_cpu(desc->cap_flags);
3069 }
3070err:
3071 spin_unlock_bh(&adapter->mcc_lock);
3072 pci_free_consistent(adapter->pdev, cmd.size,
3073 cmd.va, cmd.dma);
3074 return status;
3075}
3076
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003077/* Uses sync mcc */
3078int be_cmd_set_profile_config(struct be_adapter *adapter, u32 bps,
3079 u8 domain)
3080{
3081 struct be_mcc_wrb *wrb;
3082 struct be_cmd_req_set_profile_config *req;
3083 int status;
3084
3085 spin_lock_bh(&adapter->mcc_lock);
3086
3087 wrb = wrb_from_mccq(adapter);
3088 if (!wrb) {
3089 status = -EBUSY;
3090 goto err;
3091 }
3092
3093 req = embedded_payload(wrb);
3094
3095 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3096 OPCODE_COMMON_SET_PROFILE_CONFIG, sizeof(*req),
3097 wrb, NULL);
3098
3099 req->hdr.domain = domain;
3100 req->desc_count = cpu_to_le32(1);
3101
3102 req->nic_desc.desc_type = NIC_RESOURCE_DESC_TYPE_ID;
3103 req->nic_desc.desc_len = RESOURCE_DESC_SIZE;
3104 req->nic_desc.flags = (1 << QUN) | (1 << IMM) | (1 << NOSV);
3105 req->nic_desc.pf_num = adapter->pf_number;
3106 req->nic_desc.vf_num = domain;
3107
3108 /* Mark fields invalid */
3109 req->nic_desc.unicast_mac_count = 0xFFFF;
3110 req->nic_desc.mcc_count = 0xFFFF;
3111 req->nic_desc.vlan_count = 0xFFFF;
3112 req->nic_desc.mcast_mac_count = 0xFFFF;
3113 req->nic_desc.txq_count = 0xFFFF;
3114 req->nic_desc.rq_count = 0xFFFF;
3115 req->nic_desc.rssq_count = 0xFFFF;
3116 req->nic_desc.lro_count = 0xFFFF;
3117 req->nic_desc.cq_count = 0xFFFF;
3118 req->nic_desc.toe_conn_count = 0xFFFF;
3119 req->nic_desc.eq_count = 0xFFFF;
3120 req->nic_desc.link_param = 0xFF;
3121 req->nic_desc.bw_min = 0xFFFFFFFF;
3122 req->nic_desc.acpi_params = 0xFF;
3123 req->nic_desc.wol_param = 0x0F;
3124
3125 /* Change BW */
3126 req->nic_desc.bw_min = cpu_to_le32(bps);
3127 req->nic_desc.bw_max = cpu_to_le32(bps);
3128 status = be_mcc_notify_wait(adapter);
3129err:
3130 spin_unlock_bh(&adapter->mcc_lock);
3131 return status;
3132}
3133
Parav Pandit6a4ab662012-03-26 14:27:12 +00003134int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
3135 int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
3136{
3137 struct be_adapter *adapter = netdev_priv(netdev_handle);
3138 struct be_mcc_wrb *wrb;
3139 struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *) wrb_payload;
3140 struct be_cmd_req_hdr *req;
3141 struct be_cmd_resp_hdr *resp;
3142 int status;
3143
3144 spin_lock_bh(&adapter->mcc_lock);
3145
3146 wrb = wrb_from_mccq(adapter);
3147 if (!wrb) {
3148 status = -EBUSY;
3149 goto err;
3150 }
3151 req = embedded_payload(wrb);
3152 resp = embedded_payload(wrb);
3153
3154 be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
3155 hdr->opcode, wrb_payload_size, wrb, NULL);
3156 memcpy(req, wrb_payload, wrb_payload_size);
3157 be_dws_cpu_to_le(req, wrb_payload_size);
3158
3159 status = be_mcc_notify_wait(adapter);
3160 if (cmd_status)
3161 *cmd_status = (status & 0xffff);
3162 if (ext_status)
3163 *ext_status = 0;
3164 memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
3165 be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
3166err:
3167 spin_unlock_bh(&adapter->mcc_lock);
3168 return status;
3169}
3170EXPORT_SYMBOL(be_roce_mcc_cmd);