blob: fa0b4de74c3e8daf343280b74542ae3cb3767edf [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
16 You should have received a copy of the GNU General Public License along with
17 this program; if not, write to the Free Software Foundation, Inc.,
18 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19
20 The full GNU General Public License is included in this distribution in
21 the file called "COPYING".
22
23 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
24
25 Documentation available at:
26 http://www.stlinux.com
27 Support available at:
28 https://bugzilla.stlinux.com/
29*******************************************************************************/
30
Viresh Kumar6a81c262012-07-30 14:39:41 -070031#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070032#include <linux/kernel.h>
33#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070034#include <linux/ip.h>
35#include <linux/tcp.h>
36#include <linux/skbuff.h>
37#include <linux/ethtool.h>
38#include <linux/if_ether.h>
39#include <linux/crc32.h>
40#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000041#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070042#include <linux/if_vlan.h>
43#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040045#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000046#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010047#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000048#include <linux/debugfs.h>
49#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010050#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000051#include <linux/net_tstamp.h>
52#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000053#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080054#include <linux/reset.h>
Mathieu Olivari5790cf32015-05-27 11:02:47 -070055#include <linux/of_mdio.h>
Phil Reid19d857c2015-12-14 11:32:01 +080056#include "dwmac1000.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070057
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070058#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Alexandre TORGUEf748be52016-04-01 11:37:34 +020059#define TSO_MAX_BUFF_SIZE (SZ_16K - 1)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070060
61/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000062#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070063static int watchdog = TX_TIMEO;
64module_param(watchdog, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000065MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070066
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000067static int debug = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070068module_param(debug, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000069MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070070
stephen hemminger47d1f712013-12-30 10:38:57 -080071static int phyaddr = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070072module_param(phyaddr, int, S_IRUGO);
73MODULE_PARM_DESC(phyaddr, "Physical device address");
74
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +010075#define STMMAC_TX_THRESH (DMA_TX_SIZE / 4)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +010076#define STMMAC_RX_THRESH (DMA_RX_SIZE / 4)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070077
78static int flow_ctrl = FLOW_OFF;
79module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
80MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
81
82static int pause = PAUSE_TIME;
83module_param(pause, int, S_IRUGO | S_IWUSR);
84MODULE_PARM_DESC(pause, "Flow Control Pause Time");
85
86#define TC_DEFAULT 64
87static int tc = TC_DEFAULT;
88module_param(tc, int, S_IRUGO | S_IWUSR);
89MODULE_PARM_DESC(tc, "DMA threshold control value");
90
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010091#define DEFAULT_BUFSIZE 1536
92static int buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070093module_param(buf_sz, int, S_IRUGO | S_IWUSR);
94MODULE_PARM_DESC(buf_sz, "DMA buffer size");
95
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +010096#define STMMAC_RX_COPYBREAK 256
97
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070098static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
99 NETIF_MSG_LINK | NETIF_MSG_IFUP |
100 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
101
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000102#define STMMAC_DEFAULT_LPI_TIMER 1000
103static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
104module_param(eee_timer, int, S_IRUGO | S_IWUSR);
105MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200106#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000107
Pavel Machek22d3efe2016-11-28 12:55:59 +0100108/* By default the driver will use the ring mode to manage tx and rx descriptors,
109 * but allow user to force to use the chain instead of the ring
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000110 */
111static unsigned int chain_mode;
112module_param(chain_mode, int, S_IRUGO);
113MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
114
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700115static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700116
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100117#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000118static int stmmac_init_fs(struct net_device *dev);
Mathieu Olivari466c5ac2015-05-22 19:03:29 -0700119static void stmmac_exit_fs(struct net_device *dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000120#endif
121
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000122#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
123
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700124/**
125 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100126 * Description: it checks the driver parameters and set a default in case of
127 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700128 */
129static void stmmac_verify_args(void)
130{
131 if (unlikely(watchdog < 0))
132 watchdog = TX_TIMEO;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100133 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
134 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700135 if (unlikely(flow_ctrl > 1))
136 flow_ctrl = FLOW_AUTO;
137 else if (likely(flow_ctrl < 0))
138 flow_ctrl = FLOW_OFF;
139 if (unlikely((pause < 0) || (pause > 0xffff)))
140 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000141 if (eee_timer < 0)
142 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700143}
144
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000145/**
146 * stmmac_clk_csr_set - dynamically set the MDC clock
147 * @priv: driver private structure
148 * Description: this is to dynamically set the MDC clock according to the csr
149 * clock input.
150 * Note:
151 * If a specific clk_csr value is passed from the platform
152 * this means that the CSR Clock Range selection cannot be
153 * changed at run-time and it is fixed (as reported in the driver
154 * documentation). Viceversa the driver will try to set the MDC
155 * clock dynamically according to the actual clock input.
156 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000157static void stmmac_clk_csr_set(struct stmmac_priv *priv)
158{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000159 u32 clk_rate;
160
161 clk_rate = clk_get_rate(priv->stmmac_clk);
162
163 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000164 * for all other cases except for the below mentioned ones.
165 * For values higher than the IEEE 802.3 specified frequency
166 * we can not estimate the proper divider as it is not known
167 * the frequency of clk_csr_i. So we do not change the default
168 * divider.
169 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000170 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
171 if (clk_rate < CSR_F_35M)
172 priv->clk_csr = STMMAC_CSR_20_35M;
173 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
174 priv->clk_csr = STMMAC_CSR_35_60M;
175 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
176 priv->clk_csr = STMMAC_CSR_60_100M;
177 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
178 priv->clk_csr = STMMAC_CSR_100_150M;
179 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
180 priv->clk_csr = STMMAC_CSR_150_250M;
Phil Reid19d857c2015-12-14 11:32:01 +0800181 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000182 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000183 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000184}
185
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700186static void print_pkt(unsigned char *buf, int len)
187{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200188 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
189 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700190}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700191
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700192static inline u32 stmmac_tx_avail(struct stmmac_priv *priv)
193{
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100194 unsigned avail;
195
196 if (priv->dirty_tx > priv->cur_tx)
197 avail = priv->dirty_tx - priv->cur_tx - 1;
198 else
199 avail = DMA_TX_SIZE - priv->cur_tx + priv->dirty_tx - 1;
200
201 return avail;
202}
203
204static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv)
205{
206 unsigned dirty;
207
208 if (priv->dirty_rx <= priv->cur_rx)
209 dirty = priv->cur_rx - priv->dirty_rx;
210 else
211 dirty = DMA_RX_SIZE - priv->dirty_rx + priv->cur_rx;
212
213 return dirty;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700214}
215
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000216/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100217 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000218 * @priv: driver private structure
219 * Description: on some platforms (e.g. ST), some HW system configuraton
220 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000221 */
222static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
223{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200224 struct net_device *ndev = priv->dev;
225 struct phy_device *phydev = ndev->phydev;
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000226
227 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000228 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000229}
230
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000231/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100232 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000233 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100234 * Description: this function is to verify and enter in LPI mode in case of
235 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000236 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000237static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
238{
239 /* Check and enter in LPI mode */
240 if ((priv->dirty_tx == priv->cur_tx) &&
241 (priv->tx_path_in_lpi_mode == false))
jpintob4b7b772017-01-09 12:35:08 +0000242 priv->hw->mac->set_eee_mode(priv->hw,
243 priv->plat->en_tx_lpi_clockgating);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000244}
245
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000246/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100247 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000248 * @priv: driver private structure
249 * Description: this function is to exit and disable EEE in case of
250 * LPI state is true. This is called by the xmit.
251 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000252void stmmac_disable_eee_mode(struct stmmac_priv *priv)
253{
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500254 priv->hw->mac->reset_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000255 del_timer_sync(&priv->eee_ctrl_timer);
256 priv->tx_path_in_lpi_mode = false;
257}
258
259/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100260 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000261 * @arg : data hook
262 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000263 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000264 * then MAC Transmitter can be moved to LPI state.
265 */
266static void stmmac_eee_ctrl_timer(unsigned long arg)
267{
268 struct stmmac_priv *priv = (struct stmmac_priv *)arg;
269
270 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200271 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000272}
273
274/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100275 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000276 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000277 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100278 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
279 * can also manage EEE, this function enable the LPI state and start related
280 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000281 */
282bool stmmac_eee_init(struct stmmac_priv *priv)
283{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200284 struct net_device *ndev = priv->dev;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100285 unsigned long flags;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000286 bool ret = false;
287
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200288 /* Using PCS we cannot dial with the phy registers at this stage
289 * so we do not support extra feature like EEE.
290 */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200291 if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
292 (priv->hw->pcs == STMMAC_PCS_TBI) ||
293 (priv->hw->pcs == STMMAC_PCS_RTBI))
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200294 goto out;
295
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000296 /* MAC core supports the EEE feature. */
297 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100298 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000299
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100300 /* Check if the PHY supports EEE */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200301 if (phy_init_eee(ndev->phydev, 1)) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100302 /* To manage at run-time if the EEE cannot be supported
303 * anymore (for example because the lp caps have been
304 * changed).
305 * In that case the driver disable own timers.
306 */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100307 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100308 if (priv->eee_active) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100309 netdev_dbg(priv->dev, "disable EEE\n");
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100310 del_timer_sync(&priv->eee_ctrl_timer);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500311 priv->hw->mac->set_eee_timer(priv->hw, 0,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100312 tx_lpi_timer);
313 }
314 priv->eee_active = 0;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100315 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100316 goto out;
317 }
318 /* Activate the EEE and start timers */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100319 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200320 if (!priv->eee_active) {
321 priv->eee_active = 1;
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530322 setup_timer(&priv->eee_ctrl_timer,
323 stmmac_eee_ctrl_timer,
324 (unsigned long)priv);
325 mod_timer(&priv->eee_ctrl_timer,
326 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000327
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500328 priv->hw->mac->set_eee_timer(priv->hw,
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200329 STMMAC_DEFAULT_LIT_LS,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100330 tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200331 }
332 /* Set HW EEE according to the speed */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200333 priv->hw->mac->set_eee_pls(priv->hw, ndev->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000334
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000335 ret = true;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100336 spin_unlock_irqrestore(&priv->lock, flags);
337
LABBE Corentin38ddc592016-11-16 20:09:39 +0100338 netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000339 }
340out:
341 return ret;
342}
343
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100344/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000345 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100346 * @p : descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000347 * @skb : the socket buffer
348 * Description :
349 * This function will read timestamp from the descriptor & pass it to stack.
350 * and also perform some sanity checks.
351 */
352static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100353 struct dma_desc *p, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000354{
355 struct skb_shared_hwtstamps shhwtstamp;
356 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000357
358 if (!priv->hwts_tx_en)
359 return;
360
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000361 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800362 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000363 return;
364
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000365 /* check tx tstamp status */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100366 if (!priv->hw->desc->get_tx_timestamp_status(p)) {
367 /* get the valid tstamp */
368 ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000369
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100370 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
371 shhwtstamp.hwtstamp = ns_to_ktime(ns);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000372
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100373 netdev_info(priv->dev, "get valid TX hw timestamp %llu\n", ns);
374 /* pass tstamp to stack */
375 skb_tstamp_tx(skb, &shhwtstamp);
376 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000377
378 return;
379}
380
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100381/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000382 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100383 * @p : descriptor pointer
384 * @np : next descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000385 * @skb : the socket buffer
386 * Description :
387 * This function will read received packet's timestamp from the descriptor
388 * and pass it to stack. It also perform some sanity checks.
389 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100390static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
391 struct dma_desc *np, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000392{
393 struct skb_shared_hwtstamps *shhwtstamp = NULL;
394 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000395
396 if (!priv->hwts_rx_en)
397 return;
398
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100399 /* Check if timestamp is available */
400 if (!priv->hw->desc->get_rx_timestamp_status(p, priv->adv_ts)) {
401 /* For GMAC4, the valid timestamp is from CTX next desc. */
402 if (priv->plat->has_gmac4)
403 ns = priv->hw->desc->get_timestamp(np, priv->adv_ts);
404 else
405 ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000406
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100407 netdev_info(priv->dev, "get valid RX hw timestamp %llu\n", ns);
408 shhwtstamp = skb_hwtstamps(skb);
409 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
410 shhwtstamp->hwtstamp = ns_to_ktime(ns);
411 } else {
412 netdev_err(priv->dev, "cannot get RX hw timestamp\n");
413 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000414}
415
416/**
417 * stmmac_hwtstamp_ioctl - control hardware timestamping.
418 * @dev: device pointer.
419 * @ifr: An IOCTL specefic structure, that can contain a pointer to
420 * a proprietary structure used to pass information to the driver.
421 * Description:
422 * This function configures the MAC to enable/disable both outgoing(TX)
423 * and incoming(RX) packets time stamping based on user input.
424 * Return Value:
425 * 0 on success and an appropriate -ve integer on failure.
426 */
427static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
428{
429 struct stmmac_priv *priv = netdev_priv(dev);
430 struct hwtstamp_config config;
Arnd Bergmann0a624152015-09-30 13:26:32 +0200431 struct timespec64 now;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000432 u64 temp = 0;
433 u32 ptp_v2 = 0;
434 u32 tstamp_all = 0;
435 u32 ptp_over_ipv4_udp = 0;
436 u32 ptp_over_ipv6_udp = 0;
437 u32 ptp_over_ethernet = 0;
438 u32 snap_type_sel = 0;
439 u32 ts_master_en = 0;
440 u32 ts_event_en = 0;
441 u32 value = 0;
Phil Reid19d857c2015-12-14 11:32:01 +0800442 u32 sec_inc;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000443
444 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
445 netdev_alert(priv->dev, "No support for HW time stamping\n");
446 priv->hwts_tx_en = 0;
447 priv->hwts_rx_en = 0;
448
449 return -EOPNOTSUPP;
450 }
451
452 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000453 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000454 return -EFAULT;
455
LABBE Corentin38ddc592016-11-16 20:09:39 +0100456 netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
457 __func__, config.flags, config.tx_type, config.rx_filter);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000458
459 /* reserved for future extensions */
460 if (config.flags)
461 return -EINVAL;
462
Ben Hutchings5f3da322013-11-14 00:43:41 +0000463 if (config.tx_type != HWTSTAMP_TX_OFF &&
464 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000465 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000466
467 if (priv->adv_ts) {
468 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000469 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000470 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000471 config.rx_filter = HWTSTAMP_FILTER_NONE;
472 break;
473
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000474 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000475 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000476 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
477 /* take time stamp for all event messages */
478 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
479
480 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
481 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
482 break;
483
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000484 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000485 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000486 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
487 /* take time stamp for SYNC messages only */
488 ts_event_en = PTP_TCR_TSEVNTENA;
489
490 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
491 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
492 break;
493
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000494 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000495 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000496 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
497 /* take time stamp for Delay_Req messages only */
498 ts_master_en = PTP_TCR_TSMSTRENA;
499 ts_event_en = PTP_TCR_TSEVNTENA;
500
501 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
502 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
503 break;
504
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000505 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000506 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000507 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
508 ptp_v2 = PTP_TCR_TSVER2ENA;
509 /* take time stamp for all event messages */
510 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
511
512 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
513 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
514 break;
515
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000516 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000517 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000518 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
519 ptp_v2 = PTP_TCR_TSVER2ENA;
520 /* take time stamp for SYNC messages only */
521 ts_event_en = PTP_TCR_TSEVNTENA;
522
523 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
524 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
525 break;
526
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000527 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000528 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000529 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
530 ptp_v2 = PTP_TCR_TSVER2ENA;
531 /* take time stamp for Delay_Req messages only */
532 ts_master_en = PTP_TCR_TSMSTRENA;
533 ts_event_en = PTP_TCR_TSEVNTENA;
534
535 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
536 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
537 break;
538
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000539 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000540 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000541 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
542 ptp_v2 = PTP_TCR_TSVER2ENA;
543 /* take time stamp for all event messages */
544 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
545
546 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
547 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
548 ptp_over_ethernet = PTP_TCR_TSIPENA;
549 break;
550
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000551 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000552 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000553 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
554 ptp_v2 = PTP_TCR_TSVER2ENA;
555 /* take time stamp for SYNC messages only */
556 ts_event_en = PTP_TCR_TSEVNTENA;
557
558 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
559 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
560 ptp_over_ethernet = PTP_TCR_TSIPENA;
561 break;
562
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000563 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000564 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000565 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
566 ptp_v2 = PTP_TCR_TSVER2ENA;
567 /* take time stamp for Delay_Req messages only */
568 ts_master_en = PTP_TCR_TSMSTRENA;
569 ts_event_en = PTP_TCR_TSEVNTENA;
570
571 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
572 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
573 ptp_over_ethernet = PTP_TCR_TSIPENA;
574 break;
575
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000576 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000577 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000578 config.rx_filter = HWTSTAMP_FILTER_ALL;
579 tstamp_all = PTP_TCR_TSENALL;
580 break;
581
582 default:
583 return -ERANGE;
584 }
585 } else {
586 switch (config.rx_filter) {
587 case HWTSTAMP_FILTER_NONE:
588 config.rx_filter = HWTSTAMP_FILTER_NONE;
589 break;
590 default:
591 /* PTP v1, UDP, any kind of event packet */
592 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
593 break;
594 }
595 }
596 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000597 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000598
599 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100600 priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, 0);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000601 else {
602 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000603 tstamp_all | ptp_v2 | ptp_over_ethernet |
604 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
605 ts_master_en | snap_type_sel);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100606 priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, value);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000607
608 /* program Sub Second Increment reg */
Phil Reid19d857c2015-12-14 11:32:01 +0800609 sec_inc = priv->hw->ptp->config_sub_second_increment(
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100610 priv->ptpaddr, priv->clk_ptp_rate,
611 priv->plat->has_gmac4);
Phil Reid19d857c2015-12-14 11:32:01 +0800612 temp = div_u64(1000000000ULL, sec_inc);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000613
614 /* calculate default added value:
615 * formula is :
616 * addend = (2^32)/freq_div_ratio;
Phil Reid19d857c2015-12-14 11:32:01 +0800617 * where, freq_div_ratio = 1e9ns/sec_inc
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000618 */
Phil Reid19d857c2015-12-14 11:32:01 +0800619 temp = (u64)(temp << 32);
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200620 priv->default_addend = div_u64(temp, priv->clk_ptp_rate);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100621 priv->hw->ptp->config_addend(priv->ptpaddr,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000622 priv->default_addend);
623
624 /* initialize system time */
Arnd Bergmann0a624152015-09-30 13:26:32 +0200625 ktime_get_real_ts64(&now);
626
627 /* lower 32 bits of tv_sec are safe until y2106 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100628 priv->hw->ptp->init_systime(priv->ptpaddr, (u32)now.tv_sec,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000629 now.tv_nsec);
630 }
631
632 return copy_to_user(ifr->ifr_data, &config,
633 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
634}
635
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000636/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100637 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000638 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100639 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000640 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100641 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000642 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000643static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000644{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000645 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
646 return -EOPNOTSUPP;
647
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200648 /* Fall-back to main clock in case of no PTP ref is passed */
649 priv->clk_ptp_ref = devm_clk_get(priv->device, "clk_ptp_ref");
650 if (IS_ERR(priv->clk_ptp_ref)) {
651 priv->clk_ptp_rate = clk_get_rate(priv->stmmac_clk);
652 priv->clk_ptp_ref = NULL;
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200653 netdev_dbg(priv->dev, "PTP uses main clock\n");
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200654 } else {
655 clk_prepare_enable(priv->clk_ptp_ref);
656 priv->clk_ptp_rate = clk_get_rate(priv->clk_ptp_ref);
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200657 netdev_dbg(priv->dev, "PTP rate %d\n", priv->clk_ptp_rate);
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200658 }
659
Vince Bridgers7cd01392013-12-20 11:19:34 -0600660 priv->adv_ts = 0;
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200661 /* Check if adv_ts can be enabled for dwmac 4.x core */
662 if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp)
663 priv->adv_ts = 1;
664 /* Dwmac 3.x core with extend_desc can support adv_ts */
665 else if (priv->extend_desc && priv->dma_cap.atime_stamp)
Vince Bridgers7cd01392013-12-20 11:19:34 -0600666 priv->adv_ts = 1;
667
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200668 if (priv->dma_cap.time_stamp)
669 netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
Vince Bridgers7cd01392013-12-20 11:19:34 -0600670
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200671 if (priv->adv_ts)
672 netdev_info(priv->dev,
673 "IEEE 1588-2008 Advanced Timestamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000674
675 priv->hw->ptp = &stmmac_ptp;
676 priv->hwts_tx_en = 0;
677 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000678
Giuseppe CAVALLAROc30a70d2016-10-19 09:06:41 +0200679 stmmac_ptp_register(priv);
680
681 return 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000682}
683
684static void stmmac_release_ptp(struct stmmac_priv *priv)
685{
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200686 if (priv->clk_ptp_ref)
687 clk_disable_unprepare(priv->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000688 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000689}
690
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700691/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100692 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700693 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100694 * Description: this is the helper called by the physical abstraction layer
695 * drivers to communicate the phy link status. According the speed and duplex
696 * this driver can invoke registered glue-logic as well.
697 * It also invoke the eee initialization because it could happen when switch
698 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700699 */
700static void stmmac_adjust_link(struct net_device *dev)
701{
702 struct stmmac_priv *priv = netdev_priv(dev);
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200703 struct phy_device *phydev = dev->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700704 unsigned long flags;
705 int new_state = 0;
706 unsigned int fc = priv->flow_ctrl, pause_time = priv->pause;
707
708 if (phydev == NULL)
709 return;
710
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700711 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000712
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700713 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000714 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700715
716 /* Now we make sure that we can be in full duplex mode.
717 * If not, we operate in half-duplex mode. */
718 if (phydev->duplex != priv->oldduplex) {
719 new_state = 1;
720 if (!(phydev->duplex))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000721 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700722 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000723 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700724 priv->oldduplex = phydev->duplex;
725 }
726 /* Flow Control operation */
727 if (phydev->pause)
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500728 priv->hw->mac->flow_ctrl(priv->hw, phydev->duplex,
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000729 fc, pause_time);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700730
731 if (phydev->speed != priv->speed) {
732 new_state = 1;
733 switch (phydev->speed) {
734 case 1000:
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200735 if (likely((priv->plat->has_gmac) ||
736 (priv->plat->has_gmac4)))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000737 ctrl &= ~priv->hw->link.port;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000738 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700739 break;
740 case 100:
741 case 10:
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200742 if (likely((priv->plat->has_gmac) ||
743 (priv->plat->has_gmac4))) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000744 ctrl |= priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700745 if (phydev->speed == SPEED_100) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000746 ctrl |= priv->hw->link.speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700747 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000748 ctrl &= ~(priv->hw->link.speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700749 }
750 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000751 ctrl &= ~priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700752 }
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000753 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700754 break;
755 default:
LABBE Corentinb3e51062016-11-16 20:09:41 +0100756 netif_warn(priv, link, priv->dev,
757 "Speed (%d) not 10/100\n",
758 phydev->speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700759 break;
760 }
761
762 priv->speed = phydev->speed;
763 }
764
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000765 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700766
767 if (!priv->oldlink) {
768 new_state = 1;
769 priv->oldlink = 1;
770 }
771 } else if (priv->oldlink) {
772 new_state = 1;
773 priv->oldlink = 0;
774 priv->speed = 0;
775 priv->oldduplex = -1;
776 }
777
778 if (new_state && netif_msg_link(priv))
779 phy_print_status(phydev);
780
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100781 spin_unlock_irqrestore(&priv->lock, flags);
782
Giuseppe CAVALLARO52f95bb2016-04-05 08:46:57 +0200783 if (phydev->is_pseudo_fixed_link)
784 /* Stop PHY layer to call the hook to adjust the link in case
785 * of a switch is attached to the stmmac driver.
786 */
787 phydev->irq = PHY_IGNORE_INTERRUPT;
788 else
789 /* At this stage, init the EEE if supported.
790 * Never called in case of fixed_link.
791 */
792 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700793}
794
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000795/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100796 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000797 * @priv: driver private structure
798 * Description: this is to verify if the HW supports the PCS.
799 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
800 * configured for the TBI, RTBI, or SGMII PHY interface.
801 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000802static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
803{
804 int interface = priv->plat->interface;
805
806 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900807 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
808 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
809 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
810 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100811 netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200812 priv->hw->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900813 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100814 netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200815 priv->hw->pcs = STMMAC_PCS_SGMII;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000816 }
817 }
818}
819
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700820/**
821 * stmmac_init_phy - PHY initialization
822 * @dev: net device structure
823 * Description: it initializes the driver's PHY state, and attaches the PHY
824 * to the mac driver.
825 * Return value:
826 * 0 on success
827 */
828static int stmmac_init_phy(struct net_device *dev)
829{
830 struct stmmac_priv *priv = netdev_priv(dev);
831 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000832 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000833 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000834 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000835 int max_speed = priv->plat->max_speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700836 priv->oldlink = 0;
837 priv->speed = 0;
838 priv->oldduplex = -1;
839
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700840 if (priv->plat->phy_node) {
841 phydev = of_phy_connect(dev, priv->plat->phy_node,
842 &stmmac_adjust_link, 0, interface);
843 } else {
Giuseppe CAVALLAROa7657f12016-04-01 09:07:16 +0200844 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
845 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000846
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700847 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
848 priv->plat->phy_addr);
LABBE Corentinde9a2162016-11-16 20:09:40 +0100849 netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__,
LABBE Corentin38ddc592016-11-16 20:09:39 +0100850 phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700851
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700852 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
853 interface);
854 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700855
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300856 if (IS_ERR_OR_NULL(phydev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100857 netdev_err(priv->dev, "Could not attach to PHY\n");
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300858 if (!phydev)
859 return -ENODEV;
860
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700861 return PTR_ERR(phydev);
862 }
863
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000864 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000865 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000866 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200867 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000868 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
869 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000870
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700871 /*
872 * Broken HW is sometimes missing the pull-up resistor on the
873 * MDIO line, which results in reads to non-existent devices returning
874 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
875 * device as well.
876 * Note: phydev->phy_id is the result of reading the UID PHY registers.
877 */
Mathieu Olivari27732382015-05-27 11:02:48 -0700878 if (!priv->plat->phy_node && phydev->phy_id == 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700879 phy_disconnect(phydev);
880 return -ENODEV;
881 }
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100882
Florian Fainellic51e4242016-11-13 17:50:35 -0800883 /* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
884 * subsequent PHY polling, make sure we force a link transition if
885 * we have a UP/DOWN/UP transition
886 */
887 if (phydev->is_pseudo_fixed_link)
888 phydev->irq = PHY_POLL;
889
LABBE Corentinde9a2162016-11-16 20:09:40 +0100890 netdev_dbg(priv->dev, "%s: attached to PHY (UID 0x%x) Link = %d\n",
891 __func__, phydev->phy_id, phydev->link);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700892
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700893 return 0;
894}
895
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000896static void stmmac_display_rings(struct stmmac_priv *priv)
897{
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200898 void *head_rx, *head_tx;
899
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000900 if (priv->extend_desc) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200901 head_rx = (void *)priv->dma_erx;
902 head_tx = (void *)priv->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000903 } else {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200904 head_rx = (void *)priv->dma_rx;
905 head_tx = (void *)priv->dma_tx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000906 }
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200907
908 /* Display Rx ring */
909 priv->hw->desc->display_ring(head_rx, DMA_RX_SIZE, true);
910 /* Display Tx ring */
911 priv->hw->desc->display_ring(head_tx, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000912}
913
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000914static int stmmac_set_bfsize(int mtu, int bufsize)
915{
916 int ret = bufsize;
917
918 if (mtu >= BUF_SIZE_4KiB)
919 ret = BUF_SIZE_8KiB;
920 else if (mtu >= BUF_SIZE_2KiB)
921 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100922 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000923 ret = BUF_SIZE_2KiB;
924 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100925 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000926
927 return ret;
928}
929
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000930/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100931 * stmmac_clear_descriptors - clear descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000932 * @priv: driver private structure
933 * Description: this function is called to clear the tx and rx descriptors
934 * in case of both basic and extended descriptors are used.
935 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000936static void stmmac_clear_descriptors(struct stmmac_priv *priv)
937{
938 int i;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000939
940 /* Clear the Rx/Tx descriptors */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100941 for (i = 0; i < DMA_RX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000942 if (priv->extend_desc)
943 priv->hw->desc->init_rx_desc(&priv->dma_erx[i].basic,
944 priv->use_riwt, priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100945 (i == DMA_RX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000946 else
947 priv->hw->desc->init_rx_desc(&priv->dma_rx[i],
948 priv->use_riwt, priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100949 (i == DMA_RX_SIZE - 1));
950 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000951 if (priv->extend_desc)
952 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
953 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100954 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000955 else
956 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
957 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100958 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000959}
960
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100961/**
962 * stmmac_init_rx_buffers - init the RX descriptor buffer.
963 * @priv: driver private structure
964 * @p: descriptor pointer
965 * @i: descriptor index
966 * @flags: gfp flag.
967 * Description: this function is called to allocate a receive buffer, perform
968 * the DMA mapping and init the descriptor.
969 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000970static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +0100971 int i, gfp_t flags)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000972{
973 struct sk_buff *skb;
974
Vineet Gupta4ec49a32015-05-20 12:04:40 +0530975 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200976 if (!skb) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100977 netdev_err(priv->dev,
978 "%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200979 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000980 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000981 priv->rx_skbuff[i] = skb;
982 priv->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
983 priv->dma_buf_sz,
984 DMA_FROM_DEVICE);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200985 if (dma_mapping_error(priv->device, priv->rx_skbuff_dma[i])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100986 netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200987 dev_kfree_skb_any(skb);
988 return -EINVAL;
989 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000990
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200991 if (priv->synopsys_id >= DWMAC_CORE_4_00)
Michael Weiserf8be0d72016-11-14 18:58:05 +0100992 p->des0 = cpu_to_le32(priv->rx_skbuff_dma[i]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200993 else
Michael Weiserf8be0d72016-11-14 18:58:05 +0100994 p->des2 = cpu_to_le32(priv->rx_skbuff_dma[i]);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000995
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100996 if ((priv->hw->mode->init_desc3) &&
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000997 (priv->dma_buf_sz == BUF_SIZE_16KiB))
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100998 priv->hw->mode->init_desc3(p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000999
1000 return 0;
1001}
1002
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001003static void stmmac_free_rx_buffers(struct stmmac_priv *priv, int i)
1004{
1005 if (priv->rx_skbuff[i]) {
1006 dma_unmap_single(priv->device, priv->rx_skbuff_dma[i],
1007 priv->dma_buf_sz, DMA_FROM_DEVICE);
1008 dev_kfree_skb_any(priv->rx_skbuff[i]);
1009 }
1010 priv->rx_skbuff[i] = NULL;
1011}
1012
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001013/**
1014 * init_dma_desc_rings - init the RX/TX descriptor rings
1015 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001016 * @flags: gfp flag.
1017 * Description: this function initializes the DMA RX/TX descriptors
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001018 * and allocates the socket buffers. It suppors the chained and ring
1019 * modes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001020 */
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001021static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001022{
1023 int i;
1024 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001025 unsigned int bfsize = 0;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001026 int ret = -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001027
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001028 if (priv->hw->mode->set_16kib_bfsize)
1029 bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001030
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001031 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001032 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001033
Vince Bridgers2618abb2014-01-20 05:39:01 -06001034 priv->dma_buf_sz = bfsize;
1035
LABBE Corentinb3e51062016-11-16 20:09:41 +01001036 netif_dbg(priv, probe, priv->dev,
1037 "(%s) dma_rx_phy=0x%08x dma_tx_phy=0x%08x\n",
1038 __func__, (u32)priv->dma_rx_phy, (u32)priv->dma_tx_phy);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001039
LABBE Corentinb3e51062016-11-16 20:09:41 +01001040 /* RX INITIALIZATION */
1041 netif_dbg(priv, probe, priv->dev,
1042 "SKB addresses:\nskb\t\tskb data\tdma data\n");
1043
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001044 for (i = 0; i < DMA_RX_SIZE; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001045 struct dma_desc *p;
1046 if (priv->extend_desc)
1047 p = &((priv->dma_erx + i)->basic);
1048 else
1049 p = priv->dma_rx + i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001050
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001051 ret = stmmac_init_rx_buffers(priv, p, i, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001052 if (ret)
1053 goto err_init_rx_buffers;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001054
LABBE Corentinb3e51062016-11-16 20:09:41 +01001055 netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n",
1056 priv->rx_skbuff[i], priv->rx_skbuff[i]->data,
1057 (unsigned int)priv->rx_skbuff_dma[i]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001058 }
1059 priv->cur_rx = 0;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001060 priv->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001061 buf_sz = bfsize;
1062
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001063 /* Setup the chained descriptor addresses */
1064 if (priv->mode == STMMAC_CHAIN_MODE) {
1065 if (priv->extend_desc) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001066 priv->hw->mode->init(priv->dma_erx, priv->dma_rx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001067 DMA_RX_SIZE, 1);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001068 priv->hw->mode->init(priv->dma_etx, priv->dma_tx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001069 DMA_TX_SIZE, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001070 } else {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001071 priv->hw->mode->init(priv->dma_rx, priv->dma_rx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001072 DMA_RX_SIZE, 0);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001073 priv->hw->mode->init(priv->dma_tx, priv->dma_tx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001074 DMA_TX_SIZE, 0);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001075 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001076 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001077
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001078 /* TX INITIALIZATION */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001079 for (i = 0; i < DMA_TX_SIZE; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001080 struct dma_desc *p;
1081 if (priv->extend_desc)
1082 p = &((priv->dma_etx + i)->basic);
1083 else
1084 p = priv->dma_tx + i;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001085
1086 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1087 p->des0 = 0;
1088 p->des1 = 0;
1089 p->des2 = 0;
1090 p->des3 = 0;
1091 } else {
1092 p->des2 = 0;
1093 }
1094
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001095 priv->tx_skbuff_dma[i].buf = 0;
1096 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001097 priv->tx_skbuff_dma[i].len = 0;
Giuseppe Cavallaro2a6d8e12016-02-29 14:27:32 +01001098 priv->tx_skbuff_dma[i].last_segment = false;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001099 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001100 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001101
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001102 priv->dirty_tx = 0;
1103 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001104 netdev_reset_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001105
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001106 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001107
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001108 if (netif_msg_hw(priv))
1109 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001110
1111 return 0;
1112err_init_rx_buffers:
1113 while (--i >= 0)
1114 stmmac_free_rx_buffers(priv, i);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001115 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001116}
1117
1118static void dma_free_rx_skbufs(struct stmmac_priv *priv)
1119{
1120 int i;
1121
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001122 for (i = 0; i < DMA_RX_SIZE; i++)
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001123 stmmac_free_rx_buffers(priv, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001124}
1125
1126static void dma_free_tx_skbufs(struct stmmac_priv *priv)
1127{
1128 int i;
1129
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001130 for (i = 0; i < DMA_TX_SIZE; i++) {
damuzi00075e43642014-01-17 23:47:59 +08001131 struct dma_desc *p;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001132
damuzi00075e43642014-01-17 23:47:59 +08001133 if (priv->extend_desc)
1134 p = &((priv->dma_etx + i)->basic);
1135 else
1136 p = priv->dma_tx + i;
1137
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001138 if (priv->tx_skbuff_dma[i].buf) {
1139 if (priv->tx_skbuff_dma[i].map_as_page)
1140 dma_unmap_page(priv->device,
1141 priv->tx_skbuff_dma[i].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001142 priv->tx_skbuff_dma[i].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001143 DMA_TO_DEVICE);
1144 else
1145 dma_unmap_single(priv->device,
1146 priv->tx_skbuff_dma[i].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001147 priv->tx_skbuff_dma[i].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001148 DMA_TO_DEVICE);
damuzi00075e43642014-01-17 23:47:59 +08001149 }
1150
1151 if (priv->tx_skbuff[i] != NULL) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001152 dev_kfree_skb_any(priv->tx_skbuff[i]);
1153 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001154 priv->tx_skbuff_dma[i].buf = 0;
1155 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001156 }
1157 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001158}
1159
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001160/**
1161 * alloc_dma_desc_resources - alloc TX/RX resources.
1162 * @priv: private structure
1163 * Description: according to which descriptor can be used (extend or basic)
1164 * this function allocates the resources for TX and RX paths. In case of
1165 * reception, for example, it pre-allocated the RX socket buffer in order to
1166 * allow zero-copy mechanism.
1167 */
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001168static int alloc_dma_desc_resources(struct stmmac_priv *priv)
1169{
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001170 int ret = -ENOMEM;
1171
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001172 priv->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE, sizeof(dma_addr_t),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001173 GFP_KERNEL);
1174 if (!priv->rx_skbuff_dma)
1175 return -ENOMEM;
1176
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001177 priv->rx_skbuff = kmalloc_array(DMA_RX_SIZE, sizeof(struct sk_buff *),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001178 GFP_KERNEL);
1179 if (!priv->rx_skbuff)
1180 goto err_rx_skbuff;
1181
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001182 priv->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001183 sizeof(*priv->tx_skbuff_dma),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001184 GFP_KERNEL);
1185 if (!priv->tx_skbuff_dma)
1186 goto err_tx_skbuff_dma;
1187
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001188 priv->tx_skbuff = kmalloc_array(DMA_TX_SIZE, sizeof(struct sk_buff *),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001189 GFP_KERNEL);
1190 if (!priv->tx_skbuff)
1191 goto err_tx_skbuff;
1192
1193 if (priv->extend_desc) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001194 priv->dma_erx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001195 sizeof(struct
1196 dma_extended_desc),
1197 &priv->dma_rx_phy,
1198 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001199 if (!priv->dma_erx)
1200 goto err_dma;
1201
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001202 priv->dma_etx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001203 sizeof(struct
1204 dma_extended_desc),
1205 &priv->dma_tx_phy,
1206 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001207 if (!priv->dma_etx) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001208 dma_free_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001209 sizeof(struct dma_extended_desc),
1210 priv->dma_erx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001211 goto err_dma;
1212 }
1213 } else {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001214 priv->dma_rx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001215 sizeof(struct dma_desc),
1216 &priv->dma_rx_phy,
1217 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001218 if (!priv->dma_rx)
1219 goto err_dma;
1220
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001221 priv->dma_tx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001222 sizeof(struct dma_desc),
1223 &priv->dma_tx_phy,
1224 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001225 if (!priv->dma_tx) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001226 dma_free_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001227 sizeof(struct dma_desc),
1228 priv->dma_rx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001229 goto err_dma;
1230 }
1231 }
1232
1233 return 0;
1234
1235err_dma:
1236 kfree(priv->tx_skbuff);
1237err_tx_skbuff:
1238 kfree(priv->tx_skbuff_dma);
1239err_tx_skbuff_dma:
1240 kfree(priv->rx_skbuff);
1241err_rx_skbuff:
1242 kfree(priv->rx_skbuff_dma);
1243 return ret;
1244}
1245
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001246static void free_dma_desc_resources(struct stmmac_priv *priv)
1247{
1248 /* Release the DMA TX/RX socket buffers */
1249 dma_free_rx_skbufs(priv);
1250 dma_free_tx_skbufs(priv);
1251
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001252 /* Free DMA regions of consistent memory previously allocated */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001253 if (!priv->extend_desc) {
1254 dma_free_coherent(priv->device,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001255 DMA_TX_SIZE * sizeof(struct dma_desc),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001256 priv->dma_tx, priv->dma_tx_phy);
1257 dma_free_coherent(priv->device,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001258 DMA_RX_SIZE * sizeof(struct dma_desc),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001259 priv->dma_rx, priv->dma_rx_phy);
1260 } else {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001261 dma_free_coherent(priv->device, DMA_TX_SIZE *
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001262 sizeof(struct dma_extended_desc),
1263 priv->dma_etx, priv->dma_tx_phy);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001264 dma_free_coherent(priv->device, DMA_RX_SIZE *
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001265 sizeof(struct dma_extended_desc),
1266 priv->dma_erx, priv->dma_rx_phy);
1267 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001268 kfree(priv->rx_skbuff_dma);
1269 kfree(priv->rx_skbuff);
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001270 kfree(priv->tx_skbuff_dma);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001271 kfree(priv->tx_skbuff);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001272}
1273
1274/**
jpinto9eb12472016-12-28 12:57:48 +00001275 * stmmac_mac_enable_rx_queues - Enable MAC rx queues
1276 * @priv: driver private structure
1277 * Description: It is used for enabling the rx queues in the MAC
1278 */
1279static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
1280{
1281 int rx_count = priv->dma_cap.number_rx_queues;
1282 int queue = 0;
1283
1284 /* If GMAC does not have multiple queues, then this is not necessary*/
1285 if (rx_count == 1)
1286 return;
1287
1288 /**
1289 * If the core is synthesized with multiple rx queues / multiple
1290 * dma channels, then rx queues will be disabled by default.
1291 * For now only rx queue 0 is enabled.
1292 */
1293 priv->hw->mac->rx_queue_enable(priv->hw, queue);
1294}
1295
1296/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001297 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001298 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001299 * Description: it is used for configuring the DMA operation mode register in
1300 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001301 */
1302static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1303{
Vince Bridgersf88203a2015-04-15 11:17:42 -05001304 int rxfifosz = priv->plat->rx_fifo_size;
1305
Sonic Zhange2a240c2013-08-28 18:55:39 +08001306 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001307 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc, rxfifosz);
Sonic Zhange2a240c2013-08-28 18:55:39 +08001308 else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001309 /*
1310 * In case of GMAC, SF mode can be enabled
1311 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001312 * 1) TX COE if actually supported
1313 * 2) There is no bugged Jumbo frame support
1314 * that needs to not insert csum in the TDES.
1315 */
Vince Bridgersf88203a2015-04-15 11:17:42 -05001316 priv->hw->dma->dma_mode(priv->ioaddr, SF_DMA_MODE, SF_DMA_MODE,
1317 rxfifosz);
Sonic Zhangb2dec112015-01-30 13:49:32 +08001318 priv->xstats.threshold = SF_DMA_MODE;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001319 } else
Vince Bridgersf88203a2015-04-15 11:17:42 -05001320 priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE,
1321 rxfifosz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001322}
1323
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001324/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001325 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001326 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001327 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001328 */
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001329static void stmmac_tx_clean(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001330{
Beniamino Galvani38979572015-01-21 19:07:27 +01001331 unsigned int bytes_compl = 0, pkts_compl = 0;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001332 unsigned int entry = priv->dirty_tx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001333
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001334 netif_tx_lock(priv->dev);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001335
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001336 priv->xstats.tx_clean++;
1337
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001338 while (entry != priv->cur_tx) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001339 struct sk_buff *skb = priv->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001340 struct dma_desc *p;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001341 int status;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001342
1343 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001344 p = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001345 else
1346 p = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001347
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001348 status = priv->hw->desc->tx_status(&priv->dev->stats,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001349 &priv->xstats, p,
1350 priv->ioaddr);
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001351 /* Check if the descriptor is owned by the DMA */
1352 if (unlikely(status & tx_dma_own))
1353 break;
1354
1355 /* Just consider the last segment and ...*/
1356 if (likely(!(status & tx_not_ls))) {
1357 /* ... verify the status error condition */
1358 if (unlikely(status & tx_err)) {
1359 priv->dev->stats.tx_errors++;
1360 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001361 priv->dev->stats.tx_packets++;
1362 priv->xstats.tx_pkt_n++;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001363 }
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001364 stmmac_get_tx_hwtstamp(priv, p, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001365 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001366
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001367 if (likely(priv->tx_skbuff_dma[entry].buf)) {
1368 if (priv->tx_skbuff_dma[entry].map_as_page)
1369 dma_unmap_page(priv->device,
1370 priv->tx_skbuff_dma[entry].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001371 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001372 DMA_TO_DEVICE);
1373 else
1374 dma_unmap_single(priv->device,
1375 priv->tx_skbuff_dma[entry].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001376 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001377 DMA_TO_DEVICE);
1378 priv->tx_skbuff_dma[entry].buf = 0;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001379 priv->tx_skbuff_dma[entry].len = 0;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001380 priv->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001381 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001382
1383 if (priv->hw->mode->clean_desc3)
1384 priv->hw->mode->clean_desc3(priv, p);
1385
Giuseppe Cavallaro2a6d8e12016-02-29 14:27:32 +01001386 priv->tx_skbuff_dma[entry].last_segment = false;
Giuseppe Cavallaro96951362016-02-29 14:27:33 +01001387 priv->tx_skbuff_dma[entry].is_jumbo = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001388
1389 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001390 pkts_compl++;
1391 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001392 dev_consume_skb_any(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001393 priv->tx_skbuff[entry] = NULL;
1394 }
1395
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001396 priv->hw->desc->release_tx_desc(p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001397
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001398 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001399 }
Giuseppe Cavallarofbc80822016-02-29 14:27:37 +01001400 priv->dirty_tx = entry;
Beniamino Galvani38979572015-01-21 19:07:27 +01001401
1402 netdev_completed_queue(priv->dev, pkts_compl, bytes_compl);
1403
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001404 if (unlikely(netif_queue_stopped(priv->dev) &&
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001405 stmmac_tx_avail(priv) > STMMAC_TX_THRESH)) {
1406 netif_dbg(priv, tx_done, priv->dev,
1407 "%s: restart transmit\n", __func__);
1408 netif_wake_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001409 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001410
1411 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1412 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001413 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001414 }
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001415 netif_tx_unlock(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001416}
1417
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001418static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001419{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001420 priv->hw->dma->enable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001421}
1422
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001423static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001424{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001425 priv->hw->dma->disable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001426}
1427
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001428/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001429 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001430 * @priv: driver private structure
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001431 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001432 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001433 */
1434static void stmmac_tx_err(struct stmmac_priv *priv)
1435{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001436 int i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001437 netif_stop_queue(priv->dev);
1438
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001439 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001440 dma_free_tx_skbufs(priv);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001441 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001442 if (priv->extend_desc)
1443 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
1444 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001445 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001446 else
1447 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
1448 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001449 (i == DMA_TX_SIZE - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001450 priv->dirty_tx = 0;
1451 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001452 netdev_reset_queue(priv->dev);
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001453 priv->hw->dma->start_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001454
1455 priv->dev->stats.tx_errors++;
1456 netif_wake_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001457}
1458
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001459/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001460 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001461 * @priv: driver private structure
1462 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001463 * It calls the dwmac dma routine and schedule poll method in case of some
1464 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001465 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001466static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001467{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001468 int status;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001469 int rxfifosz = priv->plat->rx_fifo_size;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001470
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001471 status = priv->hw->dma->dma_interrupt(priv->ioaddr, &priv->xstats);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001472 if (likely((status & handle_rx)) || (status & handle_tx)) {
1473 if (likely(napi_schedule_prep(&priv->napi))) {
1474 stmmac_disable_dma_irq(priv);
1475 __napi_schedule(&priv->napi);
1476 }
1477 }
1478 if (unlikely(status & tx_hard_error_bump_tc)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001479 /* Try to bump up the dma threshold on this failure */
Sonic Zhangb2dec112015-01-30 13:49:32 +08001480 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
1481 (tc <= 256)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001482 tc += 64;
Sonic Zhangc405abe2015-01-22 14:55:56 +08001483 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001484 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc,
1485 rxfifosz);
Sonic Zhangc405abe2015-01-22 14:55:56 +08001486 else
1487 priv->hw->dma->dma_mode(priv->ioaddr, tc,
Vince Bridgersf88203a2015-04-15 11:17:42 -05001488 SF_DMA_MODE, rxfifosz);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001489 priv->xstats.threshold = tc;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001490 }
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001491 } else if (unlikely(status == tx_hard_error))
1492 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001493}
1494
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001495/**
1496 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
1497 * @priv: driver private structure
1498 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
1499 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001500static void stmmac_mmc_setup(struct stmmac_priv *priv)
1501{
1502 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001503 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001504
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001505 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1506 priv->ptpaddr = priv->ioaddr + PTP_GMAC4_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001507 priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001508 } else {
1509 priv->ptpaddr = priv->ioaddr + PTP_GMAC3_X_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001510 priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001511 }
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001512
1513 dwmac_mmc_intr_all_mask(priv->mmcaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001514
1515 if (priv->dma_cap.rmon) {
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001516 dwmac_mmc_ctrl(priv->mmcaddr, mode);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001517 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
1518 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01001519 netdev_info(priv->dev, "No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001520}
1521
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001522/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001523 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001524 * @priv: driver private structure
1525 * Description: select the Enhanced/Alternate or Normal descriptors.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001526 * In case of Enhanced/Alternate, it checks if the extended descriptors are
1527 * supported by the HW capability register.
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00001528 */
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001529static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
1530{
1531 if (priv->plat->enh_desc) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001532 dev_info(priv->device, "Enhanced/Alternate descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001533
1534 /* GMAC older than 3.50 has no extended descriptors */
1535 if (priv->synopsys_id >= DWMAC_CORE_3_50) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001536 dev_info(priv->device, "Enabled extended descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001537 priv->extend_desc = 1;
1538 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01001539 dev_warn(priv->device, "Extended descriptors not supported\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001540
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001541 priv->hw->desc = &enh_desc_ops;
1542 } else {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001543 dev_info(priv->device, "Normal descriptors\n");
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001544 priv->hw->desc = &ndesc_ops;
1545 }
1546}
1547
1548/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001549 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001550 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001551 * Description:
1552 * new GMAC chip generations have a new register to indicate the
1553 * presence of the optional feature/functions.
1554 * This can be also used to override the value passed through the
1555 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001556 */
1557static int stmmac_get_hw_features(struct stmmac_priv *priv)
1558{
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001559 u32 ret = 0;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +00001560
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00001561 if (priv->hw->dma->get_hw_feature) {
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001562 priv->hw->dma->get_hw_feature(priv->ioaddr,
1563 &priv->dma_cap);
1564 ret = 1;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001565 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001566
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001567 return ret;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001568}
1569
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001570/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001571 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001572 * @priv: driver private structure
1573 * Description:
1574 * it is to verify if the MAC address is valid, in case of failures it
1575 * generates a random MAC address
1576 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001577static void stmmac_check_ether_addr(struct stmmac_priv *priv)
1578{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001579 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001580 priv->hw->mac->get_umac_addr(priv->hw,
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001581 priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001582 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00001583 eth_hw_addr_random(priv->dev);
LABBE Corentin38ddc592016-11-16 20:09:39 +01001584 netdev_info(priv->dev, "device MAC address %pM\n",
1585 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001586 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001587}
1588
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001589/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001590 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001591 * @priv: driver private structure
1592 * Description:
1593 * It inits the DMA invoking the specific MAC/GMAC callback.
1594 * Some DMA parameters can be passed from the platform;
1595 * in case of these are not passed a default is kept for the MAC or GMAC.
1596 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001597static int stmmac_init_dma_engine(struct stmmac_priv *priv)
1598{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001599 int atds = 0;
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001600 int ret = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001601
Niklas Cassela332e2f2016-12-07 15:20:05 +01001602 if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
1603 dev_err(priv->device, "Invalid DMA configuration\n");
Niklas Cassel89ab75b2016-12-07 15:20:03 +01001604 return -EINVAL;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001605 }
1606
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001607 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
1608 atds = 1;
1609
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001610 ret = priv->hw->dma->reset(priv->ioaddr);
1611 if (ret) {
1612 dev_err(priv->device, "Failed to reset the dma\n");
1613 return ret;
1614 }
1615
Niklas Cassel50ca9032016-12-07 15:20:04 +01001616 priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg,
Niklas Cassel89ab75b2016-12-07 15:20:03 +01001617 priv->dma_tx_phy, priv->dma_rx_phy, atds);
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001618
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001619 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1620 priv->rx_tail_addr = priv->dma_rx_phy +
1621 (DMA_RX_SIZE * sizeof(struct dma_desc));
1622 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr, priv->rx_tail_addr,
1623 STMMAC_CHAN0);
1624
1625 priv->tx_tail_addr = priv->dma_tx_phy +
1626 (DMA_TX_SIZE * sizeof(struct dma_desc));
1627 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
1628 STMMAC_CHAN0);
1629 }
1630
1631 if (priv->plat->axi && priv->hw->dma->axi)
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001632 priv->hw->dma->axi(priv->ioaddr, priv->plat->axi);
1633
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001634 return ret;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001635}
1636
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001637/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001638 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001639 * @data: data pointer
1640 * Description:
1641 * This is the timer handler to directly invoke the stmmac_tx_clean.
1642 */
1643static void stmmac_tx_timer(unsigned long data)
1644{
1645 struct stmmac_priv *priv = (struct stmmac_priv *)data;
1646
1647 stmmac_tx_clean(priv);
1648}
1649
1650/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001651 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001652 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001653 * Description:
1654 * This inits the transmit coalesce parameters: i.e. timer rate,
1655 * timer handler and default threshold used for enabling the
1656 * interrupt on completion bit.
1657 */
1658static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
1659{
1660 priv->tx_coal_frames = STMMAC_TX_FRAMES;
1661 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
1662 init_timer(&priv->txtimer);
1663 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
1664 priv->txtimer.data = (unsigned long)priv;
1665 priv->txtimer.function = stmmac_tx_timer;
1666 add_timer(&priv->txtimer);
1667}
1668
1669/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001670 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001671 * @dev : pointer to the device structure.
1672 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001673 * this is the main function to setup the HW in a usable state because the
1674 * dma engine is reset, the core registers are configured (e.g. AXI,
1675 * Checksum features, timers). The DMA is ready to start receiving and
1676 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001677 * Return value:
1678 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1679 * file on failure.
1680 */
Huacai Chenfe1319292014-12-19 22:38:18 +08001681static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001682{
1683 struct stmmac_priv *priv = netdev_priv(dev);
1684 int ret;
1685
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001686 /* DMA initialization and SW reset */
1687 ret = stmmac_init_dma_engine(priv);
1688 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001689 netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
1690 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001691 return ret;
1692 }
1693
1694 /* Copy the MAC addr into the HW */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001695 priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001696
1697 /* If required, perform hw setup of the bus. */
1698 if (priv->plat->bus_setup)
1699 priv->plat->bus_setup(priv->ioaddr);
1700
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02001701 /* PS and related bits will be programmed according to the speed */
1702 if (priv->hw->pcs) {
1703 int speed = priv->plat->mac_port_sel_speed;
1704
1705 if ((speed == SPEED_10) || (speed == SPEED_100) ||
1706 (speed == SPEED_1000)) {
1707 priv->hw->ps = speed;
1708 } else {
1709 dev_warn(priv->device, "invalid port speed\n");
1710 priv->hw->ps = 0;
1711 }
1712 }
1713
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001714 /* Initialize the MAC Core */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001715 priv->hw->mac->core_init(priv->hw, dev->mtu);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001716
jpinto9eb12472016-12-28 12:57:48 +00001717 /* Initialize MAC RX Queues */
1718 if (priv->hw->mac->rx_queue_enable)
1719 stmmac_mac_enable_rx_queues(priv);
1720
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001721 ret = priv->hw->mac->rx_ipc(priv->hw);
1722 if (!ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001723 netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001724 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02001725 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001726 }
1727
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001728 /* Enable the MAC Rx/Tx */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001729 if (priv->synopsys_id >= DWMAC_CORE_4_00)
1730 stmmac_dwmac4_set_mac(priv->ioaddr, true);
1731 else
1732 stmmac_set_mac(priv->ioaddr, true);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001733
1734 /* Set the HW DMA mode and the COE */
1735 stmmac_dma_operation_mode(priv);
1736
1737 stmmac_mmc_setup(priv);
1738
Huacai Chenfe1319292014-12-19 22:38:18 +08001739 if (init_ptp) {
1740 ret = stmmac_init_ptp(priv);
Giuseppe CAVALLARO70866052016-10-12 15:42:04 +02001741 if (ret)
Giuseppe CAVALLAROc30a70d2016-10-19 09:06:41 +02001742 netdev_warn(priv->dev, "fail to init PTP.\n");
Huacai Chenfe1319292014-12-19 22:38:18 +08001743 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001744
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001745#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001746 ret = stmmac_init_fs(dev);
1747 if (ret < 0)
LABBE Corentin38ddc592016-11-16 20:09:39 +01001748 netdev_warn(priv->dev, "%s: failed debugFS registration\n",
1749 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001750#endif
1751 /* Start the ball rolling... */
LABBE Corentin38ddc592016-11-16 20:09:39 +01001752 netdev_dbg(priv->dev, "DMA RX/TX processes started...\n");
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001753 priv->hw->dma->start_tx(priv->ioaddr);
1754 priv->hw->dma->start_rx(priv->ioaddr);
1755
1756 /* Dump DMA/MAC registers */
1757 if (netif_msg_hw(priv)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001758 priv->hw->mac->dump_regs(priv->hw);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001759 priv->hw->dma->dump_regs(priv->ioaddr);
1760 }
1761 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
1762
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001763 if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
1764 priv->rx_riwt = MAX_DMA_RIWT;
1765 priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT);
1766 }
1767
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02001768 if (priv->hw->pcs && priv->hw->mac->pcs_ctrl_ane)
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02001769 priv->hw->mac->pcs_ctrl_ane(priv->hw, 1, priv->hw->ps, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001770
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001771 /* set TX ring length */
1772 if (priv->hw->dma->set_tx_ring_len)
1773 priv->hw->dma->set_tx_ring_len(priv->ioaddr,
1774 (DMA_TX_SIZE - 1));
1775 /* set RX ring length */
1776 if (priv->hw->dma->set_rx_ring_len)
1777 priv->hw->dma->set_rx_ring_len(priv->ioaddr,
1778 (DMA_RX_SIZE - 1));
1779 /* Enable TSO */
1780 if (priv->tso)
1781 priv->hw->dma->enable_tso(priv->ioaddr, 1, STMMAC_CHAN0);
1782
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001783 return 0;
1784}
1785
1786/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001787 * stmmac_open - open entry point of the driver
1788 * @dev : pointer to the device structure.
1789 * Description:
1790 * This function is the open entry point of the driver.
1791 * Return value:
1792 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1793 * file on failure.
1794 */
1795static int stmmac_open(struct net_device *dev)
1796{
1797 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001798 int ret;
1799
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001800 stmmac_check_ether_addr(priv);
1801
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02001802 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
1803 priv->hw->pcs != STMMAC_PCS_TBI &&
1804 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001805 ret = stmmac_init_phy(dev);
1806 if (ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001807 netdev_err(priv->dev,
1808 "%s: Cannot attach to PHY (error: %d)\n",
1809 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02001810 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001811 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001812 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001813
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001814 /* Extra statistics */
1815 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
1816 priv->xstats.threshold = tc;
1817
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001818 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01001819 priv->rx_copybreak = STMMAC_RX_COPYBREAK;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001820
Tobias Klauser7262b7b2014-02-22 13:09:03 +01001821 ret = alloc_dma_desc_resources(priv);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001822 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001823 netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
1824 __func__);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001825 goto dma_desc_error;
1826 }
1827
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001828 ret = init_dma_desc_rings(dev, GFP_KERNEL);
1829 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001830 netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
1831 __func__);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001832 goto init_error;
1833 }
1834
Huacai Chenfe1319292014-12-19 22:38:18 +08001835 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001836 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001837 netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001838 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001839 }
1840
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001841 stmmac_init_tx_coalesce(priv);
1842
Philippe Reynesd6d50c72016-10-03 08:28:19 +02001843 if (dev->phydev)
1844 phy_start(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001845
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001846 /* Request the IRQ lines */
1847 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001848 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001849 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001850 netdev_err(priv->dev,
1851 "%s: ERROR: allocating the IRQ %d (error: %d)\n",
1852 __func__, dev->irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001853 goto init_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001854 }
1855
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001856 /* Request the Wake IRQ in case of another line is used for WoL */
1857 if (priv->wol_irq != dev->irq) {
1858 ret = request_irq(priv->wol_irq, stmmac_interrupt,
1859 IRQF_SHARED, dev->name, dev);
1860 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001861 netdev_err(priv->dev,
1862 "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
1863 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001864 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001865 }
1866 }
1867
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001868 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001869 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001870 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
1871 dev->name, dev);
1872 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001873 netdev_err(priv->dev,
1874 "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
1875 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001876 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001877 }
1878 }
1879
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001880 napi_enable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001881 netif_start_queue(dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001882
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001883 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001884
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001885lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001886 if (priv->wol_irq != dev->irq)
1887 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001888wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001889 free_irq(dev->irq, dev);
1890
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001891init_error:
1892 free_dma_desc_resources(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001893dma_desc_error:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02001894 if (dev->phydev)
1895 phy_disconnect(dev->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001896
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001897 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001898}
1899
1900/**
1901 * stmmac_release - close entry point of the driver
1902 * @dev : device pointer.
1903 * Description:
1904 * This is the stop entry point of the driver.
1905 */
1906static int stmmac_release(struct net_device *dev)
1907{
1908 struct stmmac_priv *priv = netdev_priv(dev);
1909
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001910 if (priv->eee_enabled)
1911 del_timer_sync(&priv->eee_ctrl_timer);
1912
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001913 /* Stop and disconnect the PHY */
Philippe Reynesd6d50c72016-10-03 08:28:19 +02001914 if (dev->phydev) {
1915 phy_stop(dev->phydev);
1916 phy_disconnect(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001917 }
1918
1919 netif_stop_queue(dev);
1920
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001921 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001922
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001923 del_timer_sync(&priv->txtimer);
1924
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001925 /* Free the IRQ lines */
1926 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001927 if (priv->wol_irq != dev->irq)
1928 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001929 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001930 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001931
1932 /* Stop TX/RX DMA and clear the descriptors */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001933 priv->hw->dma->stop_tx(priv->ioaddr);
1934 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001935
1936 /* Release and free the Rx/Tx resources */
1937 free_dma_desc_resources(priv);
1938
avisconti19449bf2010-10-25 18:58:14 +00001939 /* Disable the MAC Rx/Tx */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001940 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001941
1942 netif_carrier_off(dev);
1943
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001944#ifdef CONFIG_DEBUG_FS
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07001945 stmmac_exit_fs(dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001946#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001947
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00001948 stmmac_release_ptp(priv);
1949
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001950 return 0;
1951}
1952
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001953/**
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001954 * stmmac_tso_allocator - close entry point of the driver
1955 * @priv: driver private structure
1956 * @des: buffer start address
1957 * @total_len: total length to fill in descriptors
1958 * @last_segmant: condition for the last descriptor
1959 * Description:
1960 * This function fills descriptor and request new descriptors according to
1961 * buffer length to fill
1962 */
1963static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
1964 int total_len, bool last_segment)
1965{
1966 struct dma_desc *desc;
1967 int tmp_len;
1968 u32 buff_size;
1969
1970 tmp_len = total_len;
1971
1972 while (tmp_len > 0) {
1973 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
1974 desc = priv->dma_tx + priv->cur_tx;
1975
Michael Weiserf8be0d72016-11-14 18:58:05 +01001976 desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001977 buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
1978 TSO_MAX_BUFF_SIZE : tmp_len;
1979
1980 priv->hw->desc->prepare_tso_tx_desc(desc, 0, buff_size,
1981 0, 1,
1982 (last_segment) && (buff_size < TSO_MAX_BUFF_SIZE),
1983 0, 0);
1984
1985 tmp_len -= TSO_MAX_BUFF_SIZE;
1986 }
1987}
1988
1989/**
1990 * stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
1991 * @skb : the socket buffer
1992 * @dev : device pointer
1993 * Description: this is the transmit function that is called on TSO frames
1994 * (support available on GMAC4 and newer chips).
1995 * Diagram below show the ring programming in case of TSO frames:
1996 *
1997 * First Descriptor
1998 * --------
1999 * | DES0 |---> buffer1 = L2/L3/L4 header
2000 * | DES1 |---> TCP Payload (can continue on next descr...)
2001 * | DES2 |---> buffer 1 and 2 len
2002 * | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
2003 * --------
2004 * |
2005 * ...
2006 * |
2007 * --------
2008 * | DES0 | --| Split TCP Payload on Buffers 1 and 2
2009 * | DES1 | --|
2010 * | DES2 | --> buffer 1 and 2 len
2011 * | DES3 |
2012 * --------
2013 *
2014 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
2015 */
2016static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
2017{
2018 u32 pay_len, mss;
2019 int tmp_pay_len = 0;
2020 struct stmmac_priv *priv = netdev_priv(dev);
2021 int nfrags = skb_shinfo(skb)->nr_frags;
2022 unsigned int first_entry, des;
2023 struct dma_desc *desc, *first, *mss_desc = NULL;
2024 u8 proto_hdr_len;
2025 int i;
2026
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002027 /* Compute header lengths */
2028 proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
2029
2030 /* Desc availability based on threshold should be enough safe */
2031 if (unlikely(stmmac_tx_avail(priv) <
2032 (((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
2033 if (!netif_queue_stopped(dev)) {
2034 netif_stop_queue(dev);
2035 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002036 netdev_err(priv->dev,
2037 "%s: Tx Ring full when queue awake\n",
2038 __func__);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002039 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002040 return NETDEV_TX_BUSY;
2041 }
2042
2043 pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */
2044
2045 mss = skb_shinfo(skb)->gso_size;
2046
2047 /* set new MSS value if needed */
2048 if (mss != priv->mss) {
2049 mss_desc = priv->dma_tx + priv->cur_tx;
2050 priv->hw->desc->set_mss(mss_desc, mss);
2051 priv->mss = mss;
2052 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
2053 }
2054
2055 if (netif_msg_tx_queued(priv)) {
2056 pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
2057 __func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
2058 pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
2059 skb->data_len);
2060 }
2061
2062 first_entry = priv->cur_tx;
2063
2064 desc = priv->dma_tx + first_entry;
2065 first = desc;
2066
2067 /* first descriptor: fill Headers on Buf1 */
2068 des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
2069 DMA_TO_DEVICE);
2070 if (dma_mapping_error(priv->device, des))
2071 goto dma_map_err;
2072
2073 priv->tx_skbuff_dma[first_entry].buf = des;
2074 priv->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
2075 priv->tx_skbuff[first_entry] = skb;
2076
Michael Weiserf8be0d72016-11-14 18:58:05 +01002077 first->des0 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002078
2079 /* Fill start of payload in buff2 of first descriptor */
2080 if (pay_len)
Michael Weiserf8be0d72016-11-14 18:58:05 +01002081 first->des1 = cpu_to_le32(des + proto_hdr_len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002082
2083 /* If needed take extra descriptors to fill the remaining payload */
2084 tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
2085
2086 stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0));
2087
2088 /* Prepare fragments */
2089 for (i = 0; i < nfrags; i++) {
2090 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2091
2092 des = skb_frag_dma_map(priv->device, frag, 0,
2093 skb_frag_size(frag),
2094 DMA_TO_DEVICE);
2095
2096 stmmac_tso_allocator(priv, des, skb_frag_size(frag),
2097 (i == nfrags - 1));
2098
2099 priv->tx_skbuff_dma[priv->cur_tx].buf = des;
2100 priv->tx_skbuff_dma[priv->cur_tx].len = skb_frag_size(frag);
2101 priv->tx_skbuff[priv->cur_tx] = NULL;
2102 priv->tx_skbuff_dma[priv->cur_tx].map_as_page = true;
2103 }
2104
2105 priv->tx_skbuff_dma[priv->cur_tx].last_segment = true;
2106
2107 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
2108
2109 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01002110 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
2111 __func__);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002112 netif_stop_queue(dev);
2113 }
2114
2115 dev->stats.tx_bytes += skb->len;
2116 priv->xstats.tx_tso_frames++;
2117 priv->xstats.tx_tso_nfrags += nfrags;
2118
2119 /* Manage tx mitigation */
2120 priv->tx_count_frames += nfrags + 1;
2121 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2122 mod_timer(&priv->txtimer,
2123 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2124 } else {
2125 priv->tx_count_frames = 0;
2126 priv->hw->desc->set_tx_ic(desc);
2127 priv->xstats.tx_set_ic_bit++;
2128 }
2129
2130 if (!priv->hwts_tx_en)
2131 skb_tx_timestamp(skb);
2132
2133 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2134 priv->hwts_tx_en)) {
2135 /* declare that device is doing timestamping */
2136 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2137 priv->hw->desc->enable_tx_timestamp(first);
2138 }
2139
2140 /* Complete the first descriptor before granting the DMA */
2141 priv->hw->desc->prepare_tso_tx_desc(first, 1,
2142 proto_hdr_len,
2143 pay_len,
2144 1, priv->tx_skbuff_dma[first_entry].last_segment,
2145 tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));
2146
2147 /* If context desc is used to change MSS */
2148 if (mss_desc)
2149 priv->hw->desc->set_tx_owner(mss_desc);
2150
2151 /* The own bit must be the latest setting done when prepare the
2152 * descriptor and then barrier is needed to make sure that
2153 * all is coherent before granting the DMA engine.
2154 */
Pavel Machekad688cd2016-12-18 21:38:12 +01002155 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002156
2157 if (netif_msg_pktdata(priv)) {
2158 pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
2159 __func__, priv->cur_tx, priv->dirty_tx, first_entry,
2160 priv->cur_tx, first, nfrags);
2161
2162 priv->hw->desc->display_ring((void *)priv->dma_tx, DMA_TX_SIZE,
2163 0);
2164
2165 pr_info(">>> frame to be transmitted: ");
2166 print_pkt(skb->data, skb_headlen(skb));
2167 }
2168
2169 netdev_sent_queue(dev, skb->len);
2170
2171 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
2172 STMMAC_CHAN0);
2173
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002174 return NETDEV_TX_OK;
2175
2176dma_map_err:
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002177 dev_err(priv->device, "Tx dma map failed\n");
2178 dev_kfree_skb(skb);
2179 priv->dev->stats.tx_dropped++;
2180 return NETDEV_TX_OK;
2181}
2182
2183/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002184 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002185 * @skb : the socket buffer
2186 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002187 * Description : this is the tx entry point of the driver.
2188 * It programs the chain or the ring and supports oversized frames
2189 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002190 */
2191static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
2192{
2193 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002194 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002195 int i, csum_insertion = 0, is_jumbo = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002196 int nfrags = skb_shinfo(skb)->nr_frags;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002197 unsigned int entry, first_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002198 struct dma_desc *desc, *first;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002199 unsigned int enh_desc;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002200 unsigned int des;
2201
2202 /* Manage oversized TCP frames for GMAC4 device */
2203 if (skb_is_gso(skb) && priv->tso) {
2204 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
2205 return stmmac_tso_xmit(skb, dev);
2206 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002207
2208 if (unlikely(stmmac_tx_avail(priv) < nfrags + 1)) {
2209 if (!netif_queue_stopped(dev)) {
2210 netif_stop_queue(dev);
2211 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002212 netdev_err(priv->dev,
2213 "%s: Tx Ring full when queue awake\n",
2214 __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002215 }
2216 return NETDEV_TX_BUSY;
2217 }
2218
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002219 if (priv->tx_path_in_lpi_mode)
2220 stmmac_disable_eee_mode(priv);
2221
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002222 entry = priv->cur_tx;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002223 first_entry = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002224
Michał Mirosław5e982f32011-04-09 02:46:55 +00002225 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002226
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002227 if (likely(priv->extend_desc))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002228 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002229 else
2230 desc = priv->dma_tx + entry;
2231
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002232 first = desc;
2233
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002234 priv->tx_skbuff[first_entry] = skb;
2235
2236 enh_desc = priv->plat->enh_desc;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002237 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002238 if (enh_desc)
2239 is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);
2240
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002241 if (unlikely(is_jumbo) && likely(priv->synopsys_id <
2242 DWMAC_CORE_4_00)) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002243 entry = priv->hw->mode->jumbo_frm(priv, skb, csum_insertion);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002244 if (unlikely(entry < 0))
2245 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002246 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002247
2248 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00002249 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2250 int len = skb_frag_size(frag);
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002251 bool last_segment = (i == (nfrags - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002252
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002253 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2254
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002255 if (likely(priv->extend_desc))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002256 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002257 else
2258 desc = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002259
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002260 des = skb_frag_dma_map(priv->device, frag, 0, len,
2261 DMA_TO_DEVICE);
2262 if (dma_mapping_error(priv->device, des))
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002263 goto dma_map_err; /* should reuse desc w/o issues */
2264
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002265 priv->tx_skbuff[entry] = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002266
Michael Weiserf8be0d72016-11-14 18:58:05 +01002267 priv->tx_skbuff_dma[entry].buf = des;
2268 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2269 desc->des0 = cpu_to_le32(des);
2270 else
2271 desc->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002272
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002273 priv->tx_skbuff_dma[entry].map_as_page = true;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01002274 priv->tx_skbuff_dma[entry].len = len;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002275 priv->tx_skbuff_dma[entry].last_segment = last_segment;
2276
2277 /* Prepare the descriptor and set the own bit too */
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002278 priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002279 priv->mode, 1, last_segment);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002280 }
2281
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002282 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2283
2284 priv->cur_tx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002285
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002286 if (netif_msg_pktdata(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002287 void *tx_head;
2288
LABBE Corentin38ddc592016-11-16 20:09:39 +01002289 netdev_dbg(priv->dev,
2290 "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
2291 __func__, priv->cur_tx, priv->dirty_tx, first_entry,
2292 entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002293
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002294 if (priv->extend_desc)
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002295 tx_head = (void *)priv->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002296 else
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002297 tx_head = (void *)priv->dma_tx;
2298
2299 priv->hw->desc->display_ring(tx_head, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002300
LABBE Corentin38ddc592016-11-16 20:09:39 +01002301 netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002302 print_pkt(skb->data, skb->len);
2303 }
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002304
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002305 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01002306 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
2307 __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002308 netif_stop_queue(dev);
2309 }
2310
2311 dev->stats.tx_bytes += skb->len;
2312
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002313 /* According to the coalesce parameter the IC bit for the latest
2314 * segment is reset and the timer re-started to clean the tx status.
2315 * This approach takes care about the fragments: desc is the first
2316 * element in case of no SG.
2317 */
2318 priv->tx_count_frames += nfrags + 1;
2319 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2320 mod_timer(&priv->txtimer,
2321 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2322 } else {
2323 priv->tx_count_frames = 0;
2324 priv->hw->desc->set_tx_ic(desc);
2325 priv->xstats.tx_set_ic_bit++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002326 }
2327
2328 if (!priv->hwts_tx_en)
2329 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00002330
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002331 /* Ready to fill the first descriptor and set the OWN bit w/o any
2332 * problems because all the descriptors are actually ready to be
2333 * passed to the DMA engine.
2334 */
2335 if (likely(!is_jumbo)) {
2336 bool last_segment = (nfrags == 0);
2337
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002338 des = dma_map_single(priv->device, skb->data,
2339 nopaged_len, DMA_TO_DEVICE);
2340 if (dma_mapping_error(priv->device, des))
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002341 goto dma_map_err;
2342
Michael Weiserf8be0d72016-11-14 18:58:05 +01002343 priv->tx_skbuff_dma[first_entry].buf = des;
2344 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2345 first->des0 = cpu_to_le32(des);
2346 else
2347 first->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002348
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002349 priv->tx_skbuff_dma[first_entry].len = nopaged_len;
2350 priv->tx_skbuff_dma[first_entry].last_segment = last_segment;
2351
2352 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2353 priv->hwts_tx_en)) {
2354 /* declare that device is doing timestamping */
2355 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2356 priv->hw->desc->enable_tx_timestamp(first);
2357 }
2358
2359 /* Prepare the first descriptor setting the OWN bit too */
2360 priv->hw->desc->prepare_tx_desc(first, 1, nopaged_len,
2361 csum_insertion, priv->mode, 1,
2362 last_segment);
2363
2364 /* The own bit must be the latest setting done when prepare the
2365 * descriptor and then barrier is needed to make sure that
2366 * all is coherent before granting the DMA engine.
2367 */
Pavel Machekad688cd2016-12-18 21:38:12 +01002368 dma_wmb();
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002369 }
2370
Beniamino Galvani38979572015-01-21 19:07:27 +01002371 netdev_sent_queue(dev, skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002372
2373 if (priv->synopsys_id < DWMAC_CORE_4_00)
2374 priv->hw->dma->enable_dma_transmission(priv->ioaddr);
2375 else
2376 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
2377 STMMAC_CHAN0);
Richard Cochran52f64fa2011-06-19 03:31:43 +00002378
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002379 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002380
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002381dma_map_err:
LABBE Corentin38ddc592016-11-16 20:09:39 +01002382 netdev_err(priv->dev, "Tx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002383 dev_kfree_skb(skb);
2384 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002385 return NETDEV_TX_OK;
2386}
2387
Vince Bridgersb9381982014-01-14 13:42:05 -06002388static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
2389{
2390 struct ethhdr *ehdr;
2391 u16 vlanid;
2392
2393 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
2394 NETIF_F_HW_VLAN_CTAG_RX &&
2395 !__vlan_get_tag(skb, &vlanid)) {
2396 /* pop the vlan tag */
2397 ehdr = (struct ethhdr *)skb->data;
2398 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
2399 skb_pull(skb, VLAN_HLEN);
2400 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
2401 }
2402}
2403
2404
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002405static inline int stmmac_rx_threshold_count(struct stmmac_priv *priv)
2406{
2407 if (priv->rx_zeroc_thresh < STMMAC_RX_THRESH)
2408 return 0;
2409
2410 return 1;
2411}
2412
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002413/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002414 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002415 * @priv: driver private structure
2416 * Description : this is to reallocate the skb for the reception process
2417 * that is based on zero-copy.
2418 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002419static inline void stmmac_rx_refill(struct stmmac_priv *priv)
2420{
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002421 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002422 unsigned int entry = priv->dirty_rx;
2423 int dirty = stmmac_rx_dirty(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002424
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002425 while (dirty-- > 0) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002426 struct dma_desc *p;
2427
2428 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002429 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002430 else
2431 p = priv->dma_rx + entry;
2432
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002433 if (likely(priv->rx_skbuff[entry] == NULL)) {
2434 struct sk_buff *skb;
2435
Eric Dumazetacb600d2012-10-05 06:23:55 +00002436 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002437 if (unlikely(!skb)) {
2438 /* so for a while no zero-copy! */
2439 priv->rx_zeroc_thresh = STMMAC_RX_THRESH;
2440 if (unlikely(net_ratelimit()))
2441 dev_err(priv->device,
2442 "fail to alloc skb entry %d\n",
2443 entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002444 break;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002445 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002446
2447 priv->rx_skbuff[entry] = skb;
2448 priv->rx_skbuff_dma[entry] =
2449 dma_map_single(priv->device, skb->data, bfsize,
2450 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002451 if (dma_mapping_error(priv->device,
2452 priv->rx_skbuff_dma[entry])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002453 netdev_err(priv->dev, "Rx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002454 dev_kfree_skb(skb);
2455 break;
2456 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002457
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002458 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
Michael Weiserf8be0d72016-11-14 18:58:05 +01002459 p->des0 = cpu_to_le32(priv->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002460 p->des1 = 0;
2461 } else {
Michael Weiserf8be0d72016-11-14 18:58:05 +01002462 p->des2 = cpu_to_le32(priv->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002463 }
2464 if (priv->hw->mode->refill_desc3)
2465 priv->hw->mode->refill_desc3(priv, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002466
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002467 if (priv->rx_zeroc_thresh > 0)
2468 priv->rx_zeroc_thresh--;
2469
LABBE Corentinb3e51062016-11-16 20:09:41 +01002470 netif_dbg(priv, rx_status, priv->dev,
2471 "refill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002472 }
Pavel Machekad688cd2016-12-18 21:38:12 +01002473 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002474
2475 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2476 priv->hw->desc->init_rx_desc(p, priv->use_riwt, 0, 0);
2477 else
2478 priv->hw->desc->set_rx_owner(p);
2479
Pavel Machekad688cd2016-12-18 21:38:12 +01002480 dma_wmb();
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002481
2482 entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002483 }
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002484 priv->dirty_rx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002485}
2486
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002487/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002488 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002489 * @priv: driver private structure
2490 * @limit: napi bugget.
2491 * Description : this the function called by the napi poll method.
2492 * It gets all the frames inside the ring.
2493 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002494static int stmmac_rx(struct stmmac_priv *priv, int limit)
2495{
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002496 unsigned int entry = priv->cur_rx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002497 unsigned int next_entry;
2498 unsigned int count = 0;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002499 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002500
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002501 if (netif_msg_rx_status(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002502 void *rx_head;
2503
LABBE Corentin38ddc592016-11-16 20:09:39 +01002504 netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002505 if (priv->extend_desc)
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002506 rx_head = (void *)priv->dma_erx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002507 else
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002508 rx_head = (void *)priv->dma_rx;
2509
2510 priv->hw->desc->display_ring(rx_head, DMA_RX_SIZE, true);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002511 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002512 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002513 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002514 struct dma_desc *p;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002515 struct dma_desc *np;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002516
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002517 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002518 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002519 else
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002520 p = priv->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002521
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01002522 /* read the status of the incoming frame */
2523 status = priv->hw->desc->rx_status(&priv->dev->stats,
2524 &priv->xstats, p);
2525 /* check if managed by the DMA otherwise go ahead */
2526 if (unlikely(status & dma_own))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002527 break;
2528
2529 count++;
2530
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002531 priv->cur_rx = STMMAC_GET_ENTRY(priv->cur_rx, DMA_RX_SIZE);
2532 next_entry = priv->cur_rx;
2533
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002534 if (priv->extend_desc)
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002535 np = (struct dma_desc *)(priv->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002536 else
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002537 np = priv->dma_rx + next_entry;
2538
2539 prefetch(np);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002540
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002541 if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
2542 priv->hw->desc->rx_extended_status(&priv->dev->stats,
2543 &priv->xstats,
2544 priv->dma_erx +
2545 entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002546 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002547 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002548 if (priv->hwts_rx_en && !priv->extend_desc) {
2549 /* DESC2 & DESC3 will be overwitten by device
2550 * with timestamp value, hence reinitialize
2551 * them in stmmac_rx_refill() function so that
2552 * device can reuse it.
2553 */
2554 priv->rx_skbuff[entry] = NULL;
2555 dma_unmap_single(priv->device,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002556 priv->rx_skbuff_dma[entry],
2557 priv->dma_buf_sz,
2558 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002559 }
2560 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002561 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002562 int frame_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002563 unsigned int des;
2564
2565 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
Michael Weiserf8be0d72016-11-14 18:58:05 +01002566 des = le32_to_cpu(p->des0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002567 else
Michael Weiserf8be0d72016-11-14 18:58:05 +01002568 des = le32_to_cpu(p->des2);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002569
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002570 frame_len = priv->hw->desc->get_rx_frame_len(p, coe);
2571
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002572 /* If frame length is greather than skb buffer size
2573 * (preallocated during init) then the packet is
2574 * ignored
2575 */
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01002576 if (frame_len > priv->dma_buf_sz) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002577 netdev_err(priv->dev,
2578 "len %d larger than size (%d)\n",
2579 frame_len, priv->dma_buf_sz);
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01002580 priv->dev->stats.rx_length_errors++;
2581 break;
2582 }
2583
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002584 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002585 * Type frames (LLC/LLC-SNAP)
2586 */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002587 if (unlikely(status != llc_snap))
2588 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002589
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002590 if (netif_msg_rx_status(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002591 netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
2592 p, entry, des);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002593 if (frame_len > ETH_FRAME_LEN)
LABBE Corentin38ddc592016-11-16 20:09:39 +01002594 netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
2595 frame_len, status);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002596 }
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002597
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002598 /* The zero-copy is always used for all the sizes
2599 * in case of GMAC4 because it needs
2600 * to refill the used descriptors, always.
2601 */
2602 if (unlikely(!priv->plat->has_gmac4 &&
2603 ((frame_len < priv->rx_copybreak) ||
2604 stmmac_rx_threshold_count(priv)))) {
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002605 skb = netdev_alloc_skb_ip_align(priv->dev,
2606 frame_len);
2607 if (unlikely(!skb)) {
2608 if (net_ratelimit())
2609 dev_warn(priv->device,
2610 "packet dropped\n");
2611 priv->dev->stats.rx_dropped++;
2612 break;
2613 }
2614
2615 dma_sync_single_for_cpu(priv->device,
2616 priv->rx_skbuff_dma
2617 [entry], frame_len,
2618 DMA_FROM_DEVICE);
2619 skb_copy_to_linear_data(skb,
2620 priv->
2621 rx_skbuff[entry]->data,
2622 frame_len);
2623
2624 skb_put(skb, frame_len);
2625 dma_sync_single_for_device(priv->device,
2626 priv->rx_skbuff_dma
2627 [entry], frame_len,
2628 DMA_FROM_DEVICE);
2629 } else {
2630 skb = priv->rx_skbuff[entry];
2631 if (unlikely(!skb)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002632 netdev_err(priv->dev,
2633 "%s: Inconsistent Rx chain\n",
2634 priv->dev->name);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002635 priv->dev->stats.rx_dropped++;
2636 break;
2637 }
2638 prefetch(skb->data - NET_IP_ALIGN);
2639 priv->rx_skbuff[entry] = NULL;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002640 priv->rx_zeroc_thresh++;
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002641
2642 skb_put(skb, frame_len);
2643 dma_unmap_single(priv->device,
2644 priv->rx_skbuff_dma[entry],
2645 priv->dma_buf_sz,
2646 DMA_FROM_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002647 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002648
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002649 if (netif_msg_pktdata(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002650 netdev_dbg(priv->dev, "frame received (%dbytes)",
2651 frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002652 print_pkt(skb->data, frame_len);
2653 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002654
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002655 stmmac_get_rx_hwtstamp(priv, p, np, skb);
2656
Vince Bridgersb9381982014-01-14 13:42:05 -06002657 stmmac_rx_vlan(priv->dev, skb);
2658
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002659 skb->protocol = eth_type_trans(skb, priv->dev);
2660
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002661 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07002662 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002663 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002664 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002665
2666 napi_gro_receive(&priv->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002667
2668 priv->dev->stats.rx_packets++;
2669 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002670 }
2671 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002672 }
2673
2674 stmmac_rx_refill(priv);
2675
2676 priv->xstats.rx_pkt_n += count;
2677
2678 return count;
2679}
2680
2681/**
2682 * stmmac_poll - stmmac poll method (NAPI)
2683 * @napi : pointer to the napi structure.
2684 * @budget : maximum number of packets that the current CPU can receive from
2685 * all interfaces.
2686 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002687 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002688 */
2689static int stmmac_poll(struct napi_struct *napi, int budget)
2690{
2691 struct stmmac_priv *priv = container_of(napi, struct stmmac_priv, napi);
2692 int work_done = 0;
2693
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002694 priv->xstats.napi_poll++;
2695 stmmac_tx_clean(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002696
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002697 work_done = stmmac_rx(priv, budget);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002698 if (work_done < budget) {
2699 napi_complete(napi);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002700 stmmac_enable_dma_irq(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002701 }
2702 return work_done;
2703}
2704
2705/**
2706 * stmmac_tx_timeout
2707 * @dev : Pointer to net device structure
2708 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00002709 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002710 * netdev structure and arrange for the device to be reset to a sane state
2711 * in order to transmit a new packet.
2712 */
2713static void stmmac_tx_timeout(struct net_device *dev)
2714{
2715 struct stmmac_priv *priv = netdev_priv(dev);
2716
2717 /* Clear Tx resources and restart transmitting again */
2718 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002719}
2720
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002721/**
Jiri Pirko01789342011-08-16 06:29:00 +00002722 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002723 * @dev : pointer to the device structure
2724 * Description:
2725 * This function is a driver entry point which gets called by the kernel
2726 * whenever multicast addresses must be enabled/disabled.
2727 * Return value:
2728 * void.
2729 */
Jiri Pirko01789342011-08-16 06:29:00 +00002730static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002731{
2732 struct stmmac_priv *priv = netdev_priv(dev);
2733
Vince Bridgers3b57de92014-07-31 15:49:17 -05002734 priv->hw->mac->set_filter(priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002735}
2736
2737/**
2738 * stmmac_change_mtu - entry point to change MTU size for the device.
2739 * @dev : device pointer.
2740 * @new_mtu : the new MTU size for the device.
2741 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
2742 * to drive packet transmission. Ethernet has an MTU of 1500 octets
2743 * (ETH_DATA_LEN). This value can be changed with ifconfig.
2744 * Return value:
2745 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2746 * file on failure.
2747 */
2748static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
2749{
LABBE Corentin38ddc592016-11-16 20:09:39 +01002750 struct stmmac_priv *priv = netdev_priv(dev);
2751
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002752 if (netif_running(dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002753 netdev_err(priv->dev, "must be stopped to change its MTU\n");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002754 return -EBUSY;
2755 }
2756
Michał Mirosław5e982f32011-04-09 02:46:55 +00002757 dev->mtu = new_mtu;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002758
Michał Mirosław5e982f32011-04-09 02:46:55 +00002759 netdev_update_features(dev);
2760
2761 return 0;
2762}
2763
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002764static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002765 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002766{
2767 struct stmmac_priv *priv = netdev_priv(dev);
2768
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002769 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002770 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002771
Michał Mirosław5e982f32011-04-09 02:46:55 +00002772 if (!priv->plat->tx_coe)
Tom Herberta1882222015-12-14 11:19:43 -08002773 features &= ~NETIF_F_CSUM_MASK;
Michał Mirosław5e982f32011-04-09 02:46:55 +00002774
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002775 /* Some GMAC devices have a bugged Jumbo frame support that
2776 * needs to have the Tx COE disabled for oversized frames
2777 * (due to limited buffer sizes). In this case we disable
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002778 * the TX csum insertionin the TDES and not use SF.
2779 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00002780 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
Tom Herberta1882222015-12-14 11:19:43 -08002781 features &= ~NETIF_F_CSUM_MASK;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002782
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002783 /* Disable tso if asked by ethtool */
2784 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
2785 if (features & NETIF_F_TSO)
2786 priv->tso = true;
2787 else
2788 priv->tso = false;
2789 }
2790
Michał Mirosław5e982f32011-04-09 02:46:55 +00002791 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002792}
2793
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002794static int stmmac_set_features(struct net_device *netdev,
2795 netdev_features_t features)
2796{
2797 struct stmmac_priv *priv = netdev_priv(netdev);
2798
2799 /* Keep the COE Type in case of csum is supporting */
2800 if (features & NETIF_F_RXCSUM)
2801 priv->hw->rx_csum = priv->plat->rx_coe;
2802 else
2803 priv->hw->rx_csum = 0;
2804 /* No check needed because rx_coe has been set before and it will be
2805 * fixed in case of issue.
2806 */
2807 priv->hw->mac->rx_ipc(priv->hw);
2808
2809 return 0;
2810}
2811
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002812/**
2813 * stmmac_interrupt - main ISR
2814 * @irq: interrupt number.
2815 * @dev_id: to pass the net device pointer.
2816 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002817 * It can call:
2818 * o DMA service routine (to manage incoming frame reception and transmission
2819 * status)
2820 * o Core interrupts to manage: remote wake-up, management counter, LPI
2821 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002822 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002823static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
2824{
2825 struct net_device *dev = (struct net_device *)dev_id;
2826 struct stmmac_priv *priv = netdev_priv(dev);
2827
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00002828 if (priv->irq_wake)
2829 pm_wakeup_event(priv->device, 0);
2830
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002831 if (unlikely(!dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002832 netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002833 return IRQ_NONE;
2834 }
2835
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002836 /* To handle GMAC own interrupts */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002837 if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002838 int status = priv->hw->mac->host_irq_status(priv->hw,
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002839 &priv->xstats);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002840 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002841 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002842 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002843 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002844 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002845 priv->tx_path_in_lpi_mode = false;
Matt Coralloa8b7d772016-06-30 19:46:16 +00002846 if (status & CORE_IRQ_MTL_RX_OVERFLOW && priv->hw->dma->set_rx_tail_ptr)
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002847 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
2848 priv->rx_tail_addr,
2849 STMMAC_CHAN0);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002850 }
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02002851
2852 /* PCS link status */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002853 if (priv->hw->pcs) {
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02002854 if (priv->xstats.pcs_link)
2855 netif_carrier_on(dev);
2856 else
2857 netif_carrier_off(dev);
2858 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002859 }
2860
2861 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002862 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002863
2864 return IRQ_HANDLED;
2865}
2866
2867#ifdef CONFIG_NET_POLL_CONTROLLER
2868/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002869 * to allow network I/O with interrupts disabled.
2870 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002871static void stmmac_poll_controller(struct net_device *dev)
2872{
2873 disable_irq(dev->irq);
2874 stmmac_interrupt(dev->irq, dev);
2875 enable_irq(dev->irq);
2876}
2877#endif
2878
2879/**
2880 * stmmac_ioctl - Entry point for the Ioctl
2881 * @dev: Device pointer.
2882 * @rq: An IOCTL specefic structure, that can contain a pointer to
2883 * a proprietary structure used to pass information to the driver.
2884 * @cmd: IOCTL command
2885 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002886 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002887 */
2888static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2889{
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002890 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002891
2892 if (!netif_running(dev))
2893 return -EINVAL;
2894
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002895 switch (cmd) {
2896 case SIOCGMIIPHY:
2897 case SIOCGMIIREG:
2898 case SIOCSMIIREG:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002899 if (!dev->phydev)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002900 return -EINVAL;
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002901 ret = phy_mii_ioctl(dev->phydev, rq, cmd);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002902 break;
2903 case SIOCSHWTSTAMP:
2904 ret = stmmac_hwtstamp_ioctl(dev, rq);
2905 break;
2906 default:
2907 break;
2908 }
Richard Cochran28b04112010-07-17 08:48:55 +00002909
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002910 return ret;
2911}
2912
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002913#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002914static struct dentry *stmmac_fs_dir;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002915
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002916static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002917 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002918{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002919 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002920 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
2921 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002922
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002923 for (i = 0; i < size; i++) {
2924 u64 x;
2925 if (extend_desc) {
2926 x = *(u64 *) ep;
2927 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002928 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01002929 le32_to_cpu(ep->basic.des0),
2930 le32_to_cpu(ep->basic.des1),
2931 le32_to_cpu(ep->basic.des2),
2932 le32_to_cpu(ep->basic.des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002933 ep++;
2934 } else {
2935 x = *(u64 *) p;
2936 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002937 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01002938 le32_to_cpu(p->des0), le32_to_cpu(p->des1),
2939 le32_to_cpu(p->des2), le32_to_cpu(p->des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002940 p++;
2941 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002942 seq_printf(seq, "\n");
2943 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002944}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002945
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002946static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
2947{
2948 struct net_device *dev = seq->private;
2949 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002950
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002951 if (priv->extend_desc) {
2952 seq_printf(seq, "Extended RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002953 sysfs_display_ring((void *)priv->dma_erx, DMA_RX_SIZE, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002954 seq_printf(seq, "Extended TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002955 sysfs_display_ring((void *)priv->dma_etx, DMA_TX_SIZE, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002956 } else {
2957 seq_printf(seq, "RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002958 sysfs_display_ring((void *)priv->dma_rx, DMA_RX_SIZE, 0, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002959 seq_printf(seq, "TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002960 sysfs_display_ring((void *)priv->dma_tx, DMA_TX_SIZE, 0, seq);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002961 }
2962
2963 return 0;
2964}
2965
2966static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
2967{
2968 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
2969}
2970
Pavel Machek22d3efe2016-11-28 12:55:59 +01002971/* Debugfs files, should appear in /sys/kernel/debug/stmmaceth/eth0 */
2972
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002973static const struct file_operations stmmac_rings_status_fops = {
2974 .owner = THIS_MODULE,
2975 .open = stmmac_sysfs_ring_open,
2976 .read = seq_read,
2977 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00002978 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002979};
2980
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002981static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
2982{
2983 struct net_device *dev = seq->private;
2984 struct stmmac_priv *priv = netdev_priv(dev);
2985
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002986 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002987 seq_printf(seq, "DMA HW features not supported\n");
2988 return 0;
2989 }
2990
2991 seq_printf(seq, "==============================\n");
2992 seq_printf(seq, "\tDMA HW features\n");
2993 seq_printf(seq, "==============================\n");
2994
Pavel Machek22d3efe2016-11-28 12:55:59 +01002995 seq_printf(seq, "\t10/100 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002996 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01002997 seq_printf(seq, "\t1000 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002998 (priv->dma_cap.mbps_1000) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01002999 seq_printf(seq, "\tHalf duplex: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003000 (priv->dma_cap.half_duplex) ? "Y" : "N");
3001 seq_printf(seq, "\tHash Filter: %s\n",
3002 (priv->dma_cap.hash_filter) ? "Y" : "N");
3003 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
3004 (priv->dma_cap.multi_addr) ? "Y" : "N");
3005 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfatces): %s\n",
3006 (priv->dma_cap.pcs) ? "Y" : "N");
3007 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
3008 (priv->dma_cap.sma_mdio) ? "Y" : "N");
3009 seq_printf(seq, "\tPMT Remote wake up: %s\n",
3010 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
3011 seq_printf(seq, "\tPMT Magic Frame: %s\n",
3012 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
3013 seq_printf(seq, "\tRMON module: %s\n",
3014 (priv->dma_cap.rmon) ? "Y" : "N");
3015 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
3016 (priv->dma_cap.time_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003017 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003018 (priv->dma_cap.atime_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003019 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003020 (priv->dma_cap.eee) ? "Y" : "N");
3021 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
3022 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
3023 (priv->dma_cap.tx_coe) ? "Y" : "N");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003024 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3025 seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
3026 (priv->dma_cap.rx_coe) ? "Y" : "N");
3027 } else {
3028 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
3029 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
3030 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
3031 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
3032 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003033 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
3034 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
3035 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
3036 priv->dma_cap.number_rx_channel);
3037 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
3038 priv->dma_cap.number_tx_channel);
3039 seq_printf(seq, "\tEnhanced descriptors: %s\n",
3040 (priv->dma_cap.enh_desc) ? "Y" : "N");
3041
3042 return 0;
3043}
3044
3045static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
3046{
3047 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
3048}
3049
3050static const struct file_operations stmmac_dma_cap_fops = {
3051 .owner = THIS_MODULE,
3052 .open = stmmac_sysfs_dma_cap_open,
3053 .read = seq_read,
3054 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003055 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003056};
3057
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003058static int stmmac_init_fs(struct net_device *dev)
3059{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003060 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003061
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003062 /* Create per netdev entries */
3063 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
3064
3065 if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003066 netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003067
3068 return -ENOMEM;
3069 }
3070
3071 /* Entry to report DMA RX/TX rings */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003072 priv->dbgfs_rings_status =
3073 debugfs_create_file("descriptors_status", S_IRUGO,
3074 priv->dbgfs_dir, dev,
3075 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003076
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003077 if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003078 netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003079 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003080
3081 return -ENOMEM;
3082 }
3083
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003084 /* Entry to report the DMA HW features */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003085 priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO,
3086 priv->dbgfs_dir,
3087 dev, &stmmac_dma_cap_fops);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003088
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003089 if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003090 netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003091 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003092
3093 return -ENOMEM;
3094 }
3095
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003096 return 0;
3097}
3098
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003099static void stmmac_exit_fs(struct net_device *dev)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003100{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003101 struct stmmac_priv *priv = netdev_priv(dev);
3102
3103 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003104}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003105#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003106
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003107static const struct net_device_ops stmmac_netdev_ops = {
3108 .ndo_open = stmmac_open,
3109 .ndo_start_xmit = stmmac_xmit,
3110 .ndo_stop = stmmac_release,
3111 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00003112 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003113 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00003114 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003115 .ndo_tx_timeout = stmmac_tx_timeout,
3116 .ndo_do_ioctl = stmmac_ioctl,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003117#ifdef CONFIG_NET_POLL_CONTROLLER
3118 .ndo_poll_controller = stmmac_poll_controller,
3119#endif
3120 .ndo_set_mac_address = eth_mac_addr,
3121};
3122
3123/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003124 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003125 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003126 * Description: this function is to configure the MAC device according to
3127 * some platform parameters or the HW capability register. It prepares the
3128 * driver to use either ring or chain modes and to setup either enhanced or
3129 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003130 */
3131static int stmmac_hw_init(struct stmmac_priv *priv)
3132{
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003133 struct mac_device_info *mac;
3134
3135 /* Identify the MAC HW device */
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003136 if (priv->plat->has_gmac) {
3137 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Vince Bridgers3b57de92014-07-31 15:49:17 -05003138 mac = dwmac1000_setup(priv->ioaddr,
3139 priv->plat->multicast_filter_bins,
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003140 priv->plat->unicast_filter_entries,
3141 &priv->synopsys_id);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003142 } else if (priv->plat->has_gmac4) {
3143 priv->dev->priv_flags |= IFF_UNICAST_FLT;
3144 mac = dwmac4_setup(priv->ioaddr,
3145 priv->plat->multicast_filter_bins,
3146 priv->plat->unicast_filter_entries,
3147 &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003148 } else {
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003149 mac = dwmac100_setup(priv->ioaddr, &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003150 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003151 if (!mac)
3152 return -ENOMEM;
3153
3154 priv->hw = mac;
3155
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003156 /* To use the chained or ring mode */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003157 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3158 priv->hw->mode = &dwmac4_ring_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003159 } else {
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003160 if (chain_mode) {
3161 priv->hw->mode = &chain_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003162 dev_info(priv->device, "Chain mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003163 priv->mode = STMMAC_CHAIN_MODE;
3164 } else {
3165 priv->hw->mode = &ring_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003166 dev_info(priv->device, "Ring mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003167 priv->mode = STMMAC_RING_MODE;
3168 }
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003169 }
3170
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003171 /* Get the HW capability (new GMAC newer than 3.50a) */
3172 priv->hw_cap_support = stmmac_get_hw_features(priv);
3173 if (priv->hw_cap_support) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003174 dev_info(priv->device, "DMA HW capability register supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003175
3176 /* We can override some gmac/dma configuration fields: e.g.
3177 * enh_desc, tx_coe (e.g. that are passed through the
3178 * platform) with the values from the HW capability
3179 * register (if supported).
3180 */
3181 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003182 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003183 priv->hw->pmt = priv->plat->pmt;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003184
Ezequiel Garciaa8df35d2016-05-16 12:41:07 -03003185 /* TXCOE doesn't work in thresh DMA mode */
3186 if (priv->plat->force_thresh_dma_mode)
3187 priv->plat->tx_coe = 0;
3188 else
3189 priv->plat->tx_coe = priv->dma_cap.tx_coe;
3190
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003191 /* In case of GMAC4 rx_coe is from HW cap register. */
3192 priv->plat->rx_coe = priv->dma_cap.rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003193
3194 if (priv->dma_cap.rx_coe_type2)
3195 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
3196 else if (priv->dma_cap.rx_coe_type1)
3197 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
3198
LABBE Corentin38ddc592016-11-16 20:09:39 +01003199 } else {
3200 dev_info(priv->device, "No HW DMA feature register supported\n");
3201 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003202
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003203 /* To use alternate (extended), normal or GMAC4 descriptor structures */
3204 if (priv->synopsys_id >= DWMAC_CORE_4_00)
3205 priv->hw->desc = &dwmac4_desc_ops;
3206 else
3207 stmmac_selec_desc_mode(priv);
Byungho An61369d02013-06-28 16:35:32 +09003208
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003209 if (priv->plat->rx_coe) {
3210 priv->hw->rx_csum = priv->plat->rx_coe;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003211 dev_info(priv->device, "RX Checksum Offload Engine supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003212 if (priv->synopsys_id < DWMAC_CORE_4_00)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003213 dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003214 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003215 if (priv->plat->tx_coe)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003216 dev_info(priv->device, "TX Checksum insertion supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003217
3218 if (priv->plat->pmt) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003219 dev_info(priv->device, "Wake-Up On Lan supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003220 device_set_wakeup_capable(priv->device, 1);
3221 }
3222
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003223 if (priv->dma_cap.tsoen)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003224 dev_info(priv->device, "TSO supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003225
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003226 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003227}
3228
3229/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003230 * stmmac_dvr_probe
3231 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00003232 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02003233 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003234 * Description: this is the main probe function used to
3235 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02003236 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003237 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003238 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003239int stmmac_dvr_probe(struct device *device,
3240 struct plat_stmmacenet_data *plat_dat,
3241 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003242{
3243 int ret = 0;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003244 struct net_device *ndev = NULL;
3245 struct stmmac_priv *priv;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003246
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003247 ndev = alloc_etherdev(sizeof(struct stmmac_priv));
Joe Perches41de8d42012-01-29 13:47:52 +00003248 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003249 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003250
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003251 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003252
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003253 priv = netdev_priv(ndev);
3254 priv->device = device;
3255 priv->dev = ndev;
3256
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003257 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003258 priv->pause = pause;
3259 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02003260 priv->ioaddr = res->addr;
3261 priv->dev->base_addr = (unsigned long)res->addr;
3262
3263 priv->dev->irq = res->irq;
3264 priv->wol_irq = res->wol_irq;
3265 priv->lpi_irq = res->lpi_irq;
3266
3267 if (res->mac)
3268 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003269
Joachim Eastwooda7a62682015-07-17 23:48:17 +02003270 dev_set_drvdata(device, priv->dev);
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02003271
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003272 /* Verify driver arguments */
3273 stmmac_verify_args();
3274
3275 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003276 * this needs to have multiple instances
3277 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003278 if ((phyaddr >= 0) && (phyaddr <= 31))
3279 priv->plat->phy_addr = phyaddr;
3280
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003281 priv->stmmac_clk = devm_clk_get(priv->device, STMMAC_RESOURCE_NAME);
3282 if (IS_ERR(priv->stmmac_clk)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003283 netdev_warn(priv->dev, "%s: warning: cannot get CSR clock\n",
3284 __func__);
Kweh, Hock Leongc5bb86c2014-09-26 21:42:55 +08003285 /* If failed to obtain stmmac_clk and specific clk_csr value
3286 * is NOT passed from the platform, probe fail.
3287 */
3288 if (!priv->plat->clk_csr) {
3289 ret = PTR_ERR(priv->stmmac_clk);
3290 goto error_clk_get;
3291 } else {
3292 priv->stmmac_clk = NULL;
3293 }
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003294 }
3295 clk_prepare_enable(priv->stmmac_clk);
3296
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003297 priv->pclk = devm_clk_get(priv->device, "pclk");
3298 if (IS_ERR(priv->pclk)) {
3299 if (PTR_ERR(priv->pclk) == -EPROBE_DEFER) {
3300 ret = -EPROBE_DEFER;
3301 goto error_pclk_get;
3302 }
3303 priv->pclk = NULL;
3304 }
3305 clk_prepare_enable(priv->pclk);
3306
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08003307 priv->stmmac_rst = devm_reset_control_get(priv->device,
3308 STMMAC_RESOURCE_NAME);
3309 if (IS_ERR(priv->stmmac_rst)) {
3310 if (PTR_ERR(priv->stmmac_rst) == -EPROBE_DEFER) {
3311 ret = -EPROBE_DEFER;
3312 goto error_hw_init;
3313 }
3314 dev_info(priv->device, "no reset control found\n");
3315 priv->stmmac_rst = NULL;
3316 }
3317 if (priv->stmmac_rst)
3318 reset_control_deassert(priv->stmmac_rst);
3319
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003320 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003321 ret = stmmac_hw_init(priv);
3322 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003323 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003324
3325 ndev->netdev_ops = &stmmac_netdev_ops;
3326
3327 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
3328 NETIF_F_RXCSUM;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003329
3330 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
3331 ndev->hw_features |= NETIF_F_TSO;
3332 priv->tso = true;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003333 dev_info(priv->device, "TSO feature enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003334 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003335 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
3336 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003337#ifdef STMMAC_VLAN_TAG_USED
3338 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00003339 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003340#endif
3341 priv->msg_enable = netif_msg_init(debug, default_msg_level);
3342
Jarod Wilson44770e12016-10-17 15:54:17 -04003343 /* MTU range: 46 - hw-specific max */
3344 ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
3345 if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
3346 ndev->max_mtu = JUMBO_LEN;
3347 else
3348 ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
3349 if (priv->plat->maxmtu < ndev->max_mtu)
3350 ndev->max_mtu = priv->plat->maxmtu;
3351
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003352 if (flow_ctrl)
3353 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
3354
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003355 /* Rx Watchdog is available in the COREs newer than the 3.40.
3356 * In some case, for example on bugged HW this feature
3357 * has to be disable and this can be done by passing the
3358 * riwt_off field from the platform.
3359 */
3360 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
3361 priv->use_riwt = 1;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003362 netdev_info(priv->dev, "Enable RX Mitigation via HW Watchdog Timer\n");
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003363 }
3364
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003365 netif_napi_add(ndev, &priv->napi, stmmac_poll, 64);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003366
Vlad Lunguf8e96162010-11-29 22:52:52 +00003367 spin_lock_init(&priv->lock);
3368
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00003369 /* If a specific clk_csr value is passed from the platform
3370 * this means that the CSR Clock Range selection cannot be
3371 * changed at run-time and it is fixed. Viceversa the driver'll try to
3372 * set the MDC clock dynamically according to the csr actual
3373 * clock input.
3374 */
3375 if (!priv->plat->clk_csr)
3376 stmmac_clk_csr_set(priv);
3377 else
3378 priv->clk_csr = priv->plat->clk_csr;
3379
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003380 stmmac_check_pcs_mode(priv);
3381
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003382 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
3383 priv->hw->pcs != STMMAC_PCS_TBI &&
3384 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003385 /* MDIO bus Registration */
3386 ret = stmmac_mdio_register(ndev);
3387 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003388 netdev_err(priv->dev,
3389 "%s: MDIO bus (id: %d) registration failed",
3390 __func__, priv->plat->bus_id);
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003391 goto error_mdio_register;
3392 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00003393 }
3394
Florian Fainelli57016592016-12-27 18:23:06 -08003395 ret = register_netdev(ndev);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08003396 if (ret) {
Florian Fainelli57016592016-12-27 18:23:06 -08003397 netdev_err(priv->dev, "%s: ERROR %i registering the device\n",
3398 __func__, ret);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08003399 goto error_netdev_register;
3400 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003401
Florian Fainelli57016592016-12-27 18:23:06 -08003402 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003403
Viresh Kumar6a81c262012-07-30 14:39:41 -07003404error_netdev_register:
Florian Fainellib2eb09a2016-12-28 15:44:41 -08003405 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
3406 priv->hw->pcs != STMMAC_PCS_TBI &&
3407 priv->hw->pcs != STMMAC_PCS_RTBI)
3408 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003409error_mdio_register:
Viresh Kumar6a81c262012-07-30 14:39:41 -07003410 netif_napi_del(&priv->napi);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003411error_hw_init:
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003412 clk_disable_unprepare(priv->pclk);
3413error_pclk_get:
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003414 clk_disable_unprepare(priv->stmmac_clk);
3415error_clk_get:
Dan Carpenter34a52f32010-12-20 21:34:56 +00003416 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003417
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003418 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003419}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003420EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003421
3422/**
3423 * stmmac_dvr_remove
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003424 * @dev: device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003425 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003426 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003427 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003428int stmmac_dvr_remove(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003429{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003430 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003431 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003432
LABBE Corentin38ddc592016-11-16 20:09:39 +01003433 netdev_info(priv->dev, "%s: removing driver", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003434
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00003435 priv->hw->dma->stop_rx(priv->ioaddr);
3436 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003437
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003438 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003439 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003440 unregister_netdev(ndev);
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08003441 if (priv->stmmac_rst)
3442 reset_control_assert(priv->stmmac_rst);
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003443 clk_disable_unprepare(priv->pclk);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003444 clk_disable_unprepare(priv->stmmac_clk);
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003445 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
3446 priv->hw->pcs != STMMAC_PCS_TBI &&
3447 priv->hw->pcs != STMMAC_PCS_RTBI)
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01003448 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003449 free_netdev(ndev);
3450
3451 return 0;
3452}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003453EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003454
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003455/**
3456 * stmmac_suspend - suspend callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003457 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003458 * Description: this is the function to suspend the device and it is called
3459 * by the platform driver to stop the network queue, release the resources,
3460 * program the PMT register (for WoL), clean and release driver resources.
3461 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003462int stmmac_suspend(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003463{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003464 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003465 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003466 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003467
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003468 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003469 return 0;
3470
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003471 if (ndev->phydev)
3472 phy_stop(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003473
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003474 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003475
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003476 netif_device_detach(ndev);
3477 netif_stop_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003478
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003479 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003480
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003481 /* Stop TX/RX DMA */
3482 priv->hw->dma->stop_tx(priv->ioaddr);
3483 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003484
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003485 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003486 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003487 priv->hw->mac->pmt(priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003488 priv->irq_wake = 1;
3489 } else {
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003490 stmmac_set_mac(priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003491 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003492 /* Disable clock in case of PWM is off */
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003493 clk_disable(priv->pclk);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01003494 clk_disable(priv->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003495 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003496 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05003497
3498 priv->oldlink = 0;
3499 priv->speed = 0;
3500 priv->oldduplex = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003501 return 0;
3502}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003503EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003504
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003505/**
3506 * stmmac_resume - resume callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003507 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003508 * Description: when resume this function is invoked to setup the DMA and CORE
3509 * in a usable state.
3510 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003511int stmmac_resume(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003512{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003513 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003514 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003515 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003516
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003517 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003518 return 0;
3519
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003520 /* Power Down bit, into the PM register, is cleared
3521 * automatically as soon as a magic packet or a Wake-up frame
3522 * is received. Anyway, it's better to manually clear
3523 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003524 * from another devices (e.g. serial console).
3525 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003526 if (device_may_wakeup(priv->device)) {
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003527 spin_lock_irqsave(&priv->lock, flags);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003528 priv->hw->mac->pmt(priv->hw, 0);
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003529 spin_unlock_irqrestore(&priv->lock, flags);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003530 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003531 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003532 pinctrl_pm_select_default_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003533 /* enable the clk prevously disabled */
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01003534 clk_enable(priv->stmmac_clk);
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003535 clk_enable(priv->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003536 /* reset the phy so that it's ready */
3537 if (priv->mii)
3538 stmmac_mdio_reset(priv->mii);
3539 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003540
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003541 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003542
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003543 spin_lock_irqsave(&priv->lock, flags);
3544
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01003545 priv->cur_rx = 0;
3546 priv->dirty_rx = 0;
3547 priv->dirty_tx = 0;
3548 priv->cur_tx = 0;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003549 /* reset private mss value to force mss context settings at
3550 * next tso xmit (only used for gmac4).
3551 */
3552 priv->mss = 0;
3553
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01003554 stmmac_clear_descriptors(priv);
3555
Huacai Chenfe1319292014-12-19 22:38:18 +08003556 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01003557 stmmac_init_tx_coalesce(priv);
Giuseppe CAVALLAROac316c72015-11-26 08:35:41 +01003558 stmmac_set_rx_mode(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003559
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003560 napi_enable(&priv->napi);
3561
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003562 netif_start_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003563
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003564 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003565
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003566 if (ndev->phydev)
3567 phy_start(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003568
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003569 return 0;
3570}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003571EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00003572
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003573#ifndef MODULE
3574static int __init stmmac_cmdline_opt(char *str)
3575{
3576 char *opt;
3577
3578 if (!str || !*str)
3579 return -EINVAL;
3580 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003581 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003582 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003583 goto err;
3584 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003585 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003586 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003587 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003588 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003589 goto err;
3590 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003591 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003592 goto err;
3593 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003594 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003595 goto err;
3596 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003597 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003598 goto err;
3599 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003600 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003601 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00003602 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003603 if (kstrtoint(opt + 10, 0, &eee_timer))
3604 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003605 } else if (!strncmp(opt, "chain_mode:", 11)) {
3606 if (kstrtoint(opt + 11, 0, &chain_mode))
3607 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003608 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003609 }
3610 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003611
3612err:
3613 pr_err("%s: ERROR broken module parameter conversion", __func__);
3614 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003615}
3616
3617__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003618#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003619
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003620static int __init stmmac_init(void)
3621{
3622#ifdef CONFIG_DEBUG_FS
3623 /* Create debugfs main directory if it doesn't exist yet */
3624 if (!stmmac_fs_dir) {
3625 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
3626
3627 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
3628 pr_err("ERROR %s, debugfs create directory failed\n",
3629 STMMAC_RESOURCE_NAME);
3630
3631 return -ENOMEM;
3632 }
3633 }
3634#endif
3635
3636 return 0;
3637}
3638
3639static void __exit stmmac_exit(void)
3640{
3641#ifdef CONFIG_DEBUG_FS
3642 debugfs_remove_recursive(stmmac_fs_dir);
3643#endif
3644}
3645
3646module_init(stmmac_init)
3647module_exit(stmmac_exit)
3648
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003649MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
3650MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
3651MODULE_LICENSE("GPL");