blob: a3f9adb22a73bddfdab39c847adf739b69210c86 [file] [log] [blame]
Ben Widawsky254f9652012-06-04 14:42:42 -07001/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
Damien Lespiau508842a2013-08-30 14:40:26 +010076 * GPU. The GPU has loaded its state already and has stored away the gtt
Ben Widawsky254f9652012-06-04 14:42:42 -070077 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
David Howells760285e2012-10-02 18:01:07 +010088#include <drm/drmP.h>
89#include <drm/i915_drm.h>
Ben Widawsky254f9652012-06-04 14:42:42 -070090#include "i915_drv.h"
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +000091#include "i915_trace.h"
Ben Widawsky254f9652012-06-04 14:42:42 -070092
Chris Wilsonb2e862d2016-04-28 09:56:41 +010093#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1
94
Ben Widawsky40521052012-06-04 14:42:43 -070095/* This is a HW constraint. The value below is the largest known requirement
96 * I've seen in a spec to date, and that was a workaround for a non-shipping
97 * part. It should be safe to decrease this, but it's more future proof as is.
98 */
Ben Widawskyb731d332013-12-06 14:10:59 -080099#define GEN6_CONTEXT_ALIGN (64<<10)
100#define GEN7_CONTEXT_ALIGN 4096
Ben Widawsky40521052012-06-04 14:42:43 -0700101
Chris Wilsonc0336662016-05-06 15:40:21 +0100102static size_t get_context_alignment(struct drm_i915_private *dev_priv)
Ben Widawskyb731d332013-12-06 14:10:59 -0800103{
Chris Wilsonc0336662016-05-06 15:40:21 +0100104 if (IS_GEN6(dev_priv))
Ben Widawskyb731d332013-12-06 14:10:59 -0800105 return GEN6_CONTEXT_ALIGN;
106
107 return GEN7_CONTEXT_ALIGN;
108}
109
Chris Wilsonc0336662016-05-06 15:40:21 +0100110static int get_context_size(struct drm_i915_private *dev_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700111{
Ben Widawsky254f9652012-06-04 14:42:42 -0700112 int ret;
113 u32 reg;
114
Chris Wilsonc0336662016-05-06 15:40:21 +0100115 switch (INTEL_GEN(dev_priv)) {
Ben Widawsky254f9652012-06-04 14:42:42 -0700116 case 6:
117 reg = I915_READ(CXT_SIZE);
118 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
119 break;
120 case 7:
Ben Widawsky4f91dd62012-07-18 10:10:09 -0700121 reg = I915_READ(GEN7_CXT_SIZE);
Chris Wilsonc0336662016-05-06 15:40:21 +0100122 if (IS_HASWELL(dev_priv))
Ben Widawskya0de80a2013-06-25 21:53:40 -0700123 ret = HSW_CXT_TOTAL_SIZE;
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700124 else
125 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
Ben Widawsky254f9652012-06-04 14:42:42 -0700126 break;
Ben Widawsky88976442013-11-02 21:07:05 -0700127 case 8:
128 ret = GEN8_CXT_TOTAL_SIZE;
129 break;
Ben Widawsky254f9652012-06-04 14:42:42 -0700130 default:
131 BUG();
132 }
133
134 return ret;
135}
136
Chris Wilsone2efd132016-05-24 14:53:34 +0100137static void i915_gem_context_clean(struct i915_gem_context *ctx)
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100138{
139 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
140 struct i915_vma *vma, *next;
141
Tvrtko Ursulin61fb5882015-10-08 15:37:00 +0100142 if (!ppgtt)
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100143 return;
144
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100145 list_for_each_entry_safe(vma, next, &ppgtt->base.inactive_list,
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000146 vm_link) {
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100147 if (WARN_ON(__i915_vma_unbind_no_wait(vma)))
148 break;
149 }
150}
151
Mika Kuoppaladce32712013-04-30 13:30:33 +0300152void i915_gem_context_free(struct kref *ctx_ref)
Ben Widawsky40521052012-06-04 14:42:43 -0700153{
Chris Wilsone2efd132016-05-24 14:53:34 +0100154 struct i915_gem_context *ctx = container_of(ctx_ref, typeof(*ctx), ref);
Ben Widawsky40521052012-06-04 14:42:43 -0700155
Chris Wilson499f2692016-05-24 14:53:35 +0100156 lockdep_assert_held(&ctx->i915->dev->struct_mutex);
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000157 trace_i915_context_free(ctx);
158
Daniel Vetterae6c4802014-08-06 15:04:53 +0200159 if (i915.enable_execlists)
Oscar Mateoede7d422014-07-24 17:04:12 +0100160 intel_lr_context_free(ctx);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800161
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100162 /*
163 * This context is going away and we need to remove all VMAs still
164 * around. This is to handle imported shared objects for which
165 * destructor did not run when their handles were closed.
166 */
167 i915_gem_context_clean(ctx);
168
Daniel Vetterae6c4802014-08-06 15:04:53 +0200169 i915_ppgtt_put(ctx->ppgtt);
170
Ben Widawsky2f295792014-07-01 11:17:47 -0700171 if (ctx->legacy_hw_ctx.rcs_state)
172 drm_gem_object_unreference(&ctx->legacy_hw_ctx.rcs_state->base);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800173 list_del(&ctx->link);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100174
175 ida_simple_remove(&ctx->i915->context_hw_ida, ctx->hw_id);
Ben Widawsky40521052012-06-04 14:42:43 -0700176 kfree(ctx);
177}
178
Oscar Mateo8c8579172014-07-24 17:04:14 +0100179struct drm_i915_gem_object *
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100180i915_gem_alloc_context_obj(struct drm_device *dev, size_t size)
181{
182 struct drm_i915_gem_object *obj;
183 int ret;
184
Chris Wilson499f2692016-05-24 14:53:35 +0100185 lockdep_assert_held(&dev->struct_mutex);
186
Dave Gordond37cd8a2016-04-22 19:14:32 +0100187 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100188 if (IS_ERR(obj))
189 return obj;
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100190
191 /*
192 * Try to make the context utilize L3 as well as LLC.
193 *
194 * On VLV we don't have L3 controls in the PTEs so we
195 * shouldn't touch the cache level, especially as that
196 * would make the object snooped which might have a
197 * negative performance impact.
Wayne Boyer4d3e9042015-12-08 09:38:52 -0800198 *
199 * Snooping is required on non-llc platforms in execlist
200 * mode, but since all GGTT accesses use PAT entry 0 we
201 * get snooping anyway regardless of cache_level.
202 *
203 * This is only applicable for Ivy Bridge devices since
204 * later platforms don't have L3 control bits in the PTE.
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100205 */
Wayne Boyer4d3e9042015-12-08 09:38:52 -0800206 if (IS_IVYBRIDGE(dev)) {
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100207 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
208 /* Failure shouldn't ever happen this early */
209 if (WARN_ON(ret)) {
210 drm_gem_object_unreference(&obj->base);
211 return ERR_PTR(ret);
212 }
213 }
214
215 return obj;
216}
217
Chris Wilson5d1808e2016-04-28 09:56:51 +0100218static int assign_hw_id(struct drm_i915_private *dev_priv, unsigned *out)
219{
220 int ret;
221
222 ret = ida_simple_get(&dev_priv->context_hw_ida,
223 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
224 if (ret < 0) {
225 /* Contexts are only released when no longer active.
226 * Flush any pending retires to hopefully release some
227 * stale contexts and try again.
228 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100229 i915_gem_retire_requests(dev_priv);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100230 ret = ida_simple_get(&dev_priv->context_hw_ida,
231 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
232 if (ret < 0)
233 return ret;
234 }
235
236 *out = ret;
237 return 0;
238}
239
Chris Wilsone2efd132016-05-24 14:53:34 +0100240static struct i915_gem_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800241__create_hw_context(struct drm_device *dev,
Daniel Vetteree960be2014-08-06 15:04:45 +0200242 struct drm_i915_file_private *file_priv)
Ben Widawsky40521052012-06-04 14:42:43 -0700243{
244 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone2efd132016-05-24 14:53:34 +0100245 struct i915_gem_context *ctx;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800246 int ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700247
Ben Widawskyf94982b2012-11-10 10:56:04 -0800248 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
Ben Widawsky146937e2012-06-29 10:30:39 -0700249 if (ctx == NULL)
250 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700251
Chris Wilson5d1808e2016-04-28 09:56:51 +0100252 ret = assign_hw_id(dev_priv, &ctx->hw_id);
253 if (ret) {
254 kfree(ctx);
255 return ERR_PTR(ret);
256 }
257
Mika Kuoppaladce32712013-04-30 13:30:33 +0300258 kref_init(&ctx->ref);
Ben Widawskya33afea2013-09-17 21:12:45 -0700259 list_add_tail(&ctx->link, &dev_priv->context_list);
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100260 ctx->i915 = dev_priv;
Ben Widawsky40521052012-06-04 14:42:43 -0700261
Chris Wilson691e6412014-04-09 09:07:36 +0100262 if (dev_priv->hw_context_size) {
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100263 struct drm_i915_gem_object *obj =
264 i915_gem_alloc_context_obj(dev, dev_priv->hw_context_size);
265 if (IS_ERR(obj)) {
266 ret = PTR_ERR(obj);
Chris Wilson691e6412014-04-09 09:07:36 +0100267 goto err_out;
268 }
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100269 ctx->legacy_hw_ctx.rcs_state = obj;
Chris Wilson691e6412014-04-09 09:07:36 +0100270 }
271
272 /* Default context will never have a file_priv */
273 if (file_priv != NULL) {
274 ret = idr_alloc(&file_priv->context_idr, ctx,
Oscar Mateo821d66d2014-07-03 16:28:00 +0100275 DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
Chris Wilson691e6412014-04-09 09:07:36 +0100276 if (ret < 0)
277 goto err_out;
278 } else
Oscar Mateo821d66d2014-07-03 16:28:00 +0100279 ret = DEFAULT_CONTEXT_HANDLE;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300280
281 ctx->file_priv = file_priv;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100282 ctx->user_handle = ret;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700283 /* NB: Mark all slices as needing a remap so that when the context first
284 * loads it will restore whatever remap state already exists. If there
285 * is no remap info, it will be a NOP. */
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100286 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
Ben Widawsky40521052012-06-04 14:42:43 -0700287
Chris Wilson676fa572014-12-24 08:13:39 -0800288 ctx->hang_stats.ban_period_seconds = DRM_I915_CTX_BAN_PERIOD;
289
Ben Widawsky146937e2012-06-29 10:30:39 -0700290 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700291
292err_out:
Mika Kuoppaladce32712013-04-30 13:30:33 +0300293 i915_gem_context_unreference(ctx);
Ben Widawsky146937e2012-06-29 10:30:39 -0700294 return ERR_PTR(ret);
Ben Widawsky40521052012-06-04 14:42:43 -0700295}
296
Ben Widawsky254f9652012-06-04 14:42:42 -0700297/**
298 * The default context needs to exist per ring that uses contexts. It stores the
299 * context state of the GPU for applications that don't utilize HW contexts, as
300 * well as an idle case.
301 */
Chris Wilsone2efd132016-05-24 14:53:34 +0100302static struct i915_gem_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800303i915_gem_create_context(struct drm_device *dev,
Daniel Vetterd624d862014-08-06 15:04:54 +0200304 struct drm_i915_file_private *file_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700305{
Chris Wilson42c3b602014-01-23 19:40:02 +0000306 const bool is_global_default_ctx = file_priv == NULL;
Chris Wilsone2efd132016-05-24 14:53:34 +0100307 struct i915_gem_context *ctx;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800308 int ret = 0;
Ben Widawsky40521052012-06-04 14:42:43 -0700309
Chris Wilson499f2692016-05-24 14:53:35 +0100310 lockdep_assert_held(&dev->struct_mutex);
Ben Widawsky40521052012-06-04 14:42:43 -0700311
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800312 ctx = __create_hw_context(dev, file_priv);
Ben Widawsky146937e2012-06-29 10:30:39 -0700313 if (IS_ERR(ctx))
Ben Widawskya45d0f62013-12-06 14:11:05 -0800314 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700315
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100316 if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state) {
Chris Wilson42c3b602014-01-23 19:40:02 +0000317 /* We may need to do things with the shrinker which
318 * require us to immediately switch back to the default
319 * context. This can cause a problem as pinning the
320 * default context also requires GTT space which may not
321 * be available. To avoid this we always pin the default
322 * context.
323 */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100324 ret = i915_gem_obj_ggtt_pin(ctx->legacy_hw_ctx.rcs_state,
Chris Wilsonc0336662016-05-06 15:40:21 +0100325 get_context_alignment(to_i915(dev)), 0);
Chris Wilson42c3b602014-01-23 19:40:02 +0000326 if (ret) {
327 DRM_DEBUG_DRIVER("Couldn't pin %d\n", ret);
328 goto err_destroy;
329 }
330 }
331
Daniel Vetterd624d862014-08-06 15:04:54 +0200332 if (USES_FULL_PPGTT(dev)) {
Daniel Vetter4d884702014-08-06 15:04:47 +0200333 struct i915_hw_ppgtt *ppgtt = i915_ppgtt_create(dev, file_priv);
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800334
335 if (IS_ERR_OR_NULL(ppgtt)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800336 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
337 PTR_ERR(ppgtt));
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800338 ret = PTR_ERR(ppgtt);
Chris Wilson42c3b602014-01-23 19:40:02 +0000339 goto err_unpin;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200340 }
341
342 ctx->ppgtt = ppgtt;
343 }
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800344
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000345 trace_i915_context_create(ctx);
346
Ben Widawskya45d0f62013-12-06 14:11:05 -0800347 return ctx;
Chris Wilson9a3b5302012-07-15 12:34:24 +0100348
Chris Wilson42c3b602014-01-23 19:40:02 +0000349err_unpin:
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100350 if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state)
351 i915_gem_object_ggtt_unpin(ctx->legacy_hw_ctx.rcs_state);
Chris Wilson9a3b5302012-07-15 12:34:24 +0100352err_destroy:
Chris Wilson37876df2015-08-08 14:02:36 +0100353 idr_remove(&file_priv->context_idr, ctx->user_handle);
Mika Kuoppaladce32712013-04-30 13:30:33 +0300354 i915_gem_context_unreference(ctx);
Ben Widawskya45d0f62013-12-06 14:11:05 -0800355 return ERR_PTR(ret);
Ben Widawsky254f9652012-06-04 14:42:42 -0700356}
357
Chris Wilsone2efd132016-05-24 14:53:34 +0100358static void i915_gem_context_unpin(struct i915_gem_context *ctx,
Tvrtko Ursulina0b4a6a2016-01-28 10:29:56 +0000359 struct intel_engine_cs *engine)
360{
Tvrtko Ursulinf4e2dec2016-01-28 10:29:57 +0000361 if (i915.enable_execlists) {
362 intel_lr_context_unpin(ctx, engine);
363 } else {
364 if (engine->id == RCS && ctx->legacy_hw_ctx.rcs_state)
365 i915_gem_object_ggtt_unpin(ctx->legacy_hw_ctx.rcs_state);
366 i915_gem_context_unreference(ctx);
367 }
Tvrtko Ursulina0b4a6a2016-01-28 10:29:56 +0000368}
369
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800370void i915_gem_context_reset(struct drm_device *dev)
371{
372 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800373
Chris Wilson499f2692016-05-24 14:53:35 +0100374 lockdep_assert_held(&dev->struct_mutex);
375
Thomas Daniel3e5b6f02015-02-16 16:12:53 +0000376 if (i915.enable_execlists) {
Chris Wilsone2efd132016-05-24 14:53:34 +0100377 struct i915_gem_context *ctx;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +0000378
Tvrtko Ursulina0b4a6a2016-01-28 10:29:56 +0000379 list_for_each_entry(ctx, &dev_priv->context_list, link)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100380 intel_lr_context_reset(dev_priv, ctx);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +0000381 }
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100382
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100383 i915_gem_context_lost(dev_priv);
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800384}
385
Ben Widawsky8245be32013-11-06 13:56:29 -0200386int i915_gem_context_init(struct drm_device *dev)
Ben Widawsky254f9652012-06-04 14:42:42 -0700387{
388 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone2efd132016-05-24 14:53:34 +0100389 struct i915_gem_context *ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700390
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800391 /* Init should only be called once per module load. Eventually the
392 * restriction on the context_disabled check can be loosened. */
Dave Gordoned54c1a2016-01-19 19:02:54 +0000393 if (WARN_ON(dev_priv->kernel_context))
Ben Widawsky8245be32013-11-06 13:56:29 -0200394 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700395
Chris Wilsonc0336662016-05-06 15:40:21 +0100396 if (intel_vgpu_active(dev_priv) &&
397 HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800398 if (!i915.enable_execlists) {
399 DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
400 return -EINVAL;
401 }
402 }
403
Chris Wilson5d1808e2016-04-28 09:56:51 +0100404 /* Using the simple ida interface, the max is limited by sizeof(int) */
405 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX);
406 ida_init(&dev_priv->context_hw_ida);
407
Oscar Mateoede7d422014-07-24 17:04:12 +0100408 if (i915.enable_execlists) {
409 /* NB: intentionally left blank. We will allocate our own
410 * backing objects as we need them, thank you very much */
411 dev_priv->hw_context_size = 0;
Chris Wilsonc0336662016-05-06 15:40:21 +0100412 } else if (HAS_HW_CONTEXTS(dev_priv)) {
413 dev_priv->hw_context_size =
414 round_up(get_context_size(dev_priv), 4096);
Chris Wilson691e6412014-04-09 09:07:36 +0100415 if (dev_priv->hw_context_size > (1<<20)) {
416 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
417 dev_priv->hw_context_size);
418 dev_priv->hw_context_size = 0;
419 }
Ben Widawsky254f9652012-06-04 14:42:42 -0700420 }
421
Daniel Vetterd624d862014-08-06 15:04:54 +0200422 ctx = i915_gem_create_context(dev, NULL);
Chris Wilson691e6412014-04-09 09:07:36 +0100423 if (IS_ERR(ctx)) {
424 DRM_ERROR("Failed to create default global context (error %ld)\n",
425 PTR_ERR(ctx));
426 return PTR_ERR(ctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700427 }
428
Dave Gordoned54c1a2016-01-19 19:02:54 +0000429 dev_priv->kernel_context = ctx;
Oscar Mateoede7d422014-07-24 17:04:12 +0100430
431 DRM_DEBUG_DRIVER("%s context support initialized\n",
432 i915.enable_execlists ? "LR" :
433 dev_priv->hw_context_size ? "HW" : "fake");
Ben Widawsky8245be32013-11-06 13:56:29 -0200434 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700435}
436
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100437void i915_gem_context_lost(struct drm_i915_private *dev_priv)
438{
439 struct intel_engine_cs *engine;
440
Chris Wilson499f2692016-05-24 14:53:35 +0100441 lockdep_assert_held(&dev_priv->dev->struct_mutex);
442
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100443 for_each_engine(engine, dev_priv) {
444 if (engine->last_context == NULL)
445 continue;
446
447 i915_gem_context_unpin(engine->last_context, engine);
448 engine->last_context = NULL;
449 }
450
451 /* Force the GPU state to be reinitialised on enabling */
452 dev_priv->kernel_context->legacy_hw_ctx.initialized = false;
453 dev_priv->kernel_context->remap_slice = ALL_L3_SLICES(dev_priv);
454}
455
Ben Widawsky254f9652012-06-04 14:42:42 -0700456void i915_gem_context_fini(struct drm_device *dev)
457{
458 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone2efd132016-05-24 14:53:34 +0100459 struct i915_gem_context *dctx = dev_priv->kernel_context;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100460
Chris Wilson499f2692016-05-24 14:53:35 +0100461 lockdep_assert_held(&dev->struct_mutex);
462
Chris Wilsone7ae86b2016-04-28 09:56:59 +0100463 if (dctx->legacy_hw_ctx.rcs_state)
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100464 i915_gem_object_ggtt_unpin(dctx->legacy_hw_ctx.rcs_state);
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800465
Mika Kuoppaladce32712013-04-30 13:30:33 +0300466 i915_gem_context_unreference(dctx);
Dave Gordoned54c1a2016-01-19 19:02:54 +0000467 dev_priv->kernel_context = NULL;
Chris Wilson5d1808e2016-04-28 09:56:51 +0100468
469 ida_destroy(&dev_priv->context_hw_ida);
Ben Widawsky254f9652012-06-04 14:42:42 -0700470}
471
Ben Widawsky40521052012-06-04 14:42:43 -0700472static int context_idr_cleanup(int id, void *p, void *data)
473{
Chris Wilsone2efd132016-05-24 14:53:34 +0100474 struct i915_gem_context *ctx = p;
Ben Widawsky40521052012-06-04 14:42:43 -0700475
Mika Kuoppaladce32712013-04-30 13:30:33 +0300476 i915_gem_context_unreference(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700477 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700478}
479
Ben Widawskye422b882013-12-06 14:10:58 -0800480int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
481{
482 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100483 struct i915_gem_context *ctx;
Ben Widawskye422b882013-12-06 14:10:58 -0800484
485 idr_init(&file_priv->context_idr);
486
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800487 mutex_lock(&dev->struct_mutex);
Daniel Vetterd624d862014-08-06 15:04:54 +0200488 ctx = i915_gem_create_context(dev, file_priv);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800489 mutex_unlock(&dev->struct_mutex);
490
Oscar Mateof83d6512014-05-22 14:13:38 +0100491 if (IS_ERR(ctx)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800492 idr_destroy(&file_priv->context_idr);
Oscar Mateof83d6512014-05-22 14:13:38 +0100493 return PTR_ERR(ctx);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800494 }
495
Ben Widawskye422b882013-12-06 14:10:58 -0800496 return 0;
497}
498
Ben Widawsky254f9652012-06-04 14:42:42 -0700499void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
500{
Ben Widawsky40521052012-06-04 14:42:43 -0700501 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky254f9652012-06-04 14:42:42 -0700502
Chris Wilson499f2692016-05-24 14:53:35 +0100503 lockdep_assert_held(&dev->struct_mutex);
504
Daniel Vetter73c273e2012-06-19 20:27:39 +0200505 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
Ben Widawsky40521052012-06-04 14:42:43 -0700506 idr_destroy(&file_priv->context_idr);
Ben Widawsky40521052012-06-04 14:42:43 -0700507}
508
Ben Widawskye0556842012-06-04 14:42:46 -0700509static inline int
John Harrison1d719cd2015-05-29 17:43:52 +0100510mi_set_context(struct drm_i915_gem_request *req, u32 hw_flags)
Ben Widawskye0556842012-06-04 14:42:46 -0700511{
Chris Wilsonc0336662016-05-06 15:40:21 +0100512 struct drm_i915_private *dev_priv = req->i915;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000513 struct intel_engine_cs *engine = req->engine;
Ben Widawskye80f14b2014-08-18 10:35:28 -0700514 u32 flags = hw_flags | MI_MM_SPACE_GTT;
Chris Wilson2c550182014-12-16 10:02:27 +0000515 const int num_rings =
516 /* Use an extended w/a on ivb+ if signalling from other rings */
Chris Wilsonc0336662016-05-06 15:40:21 +0100517 i915_semaphore_is_enabled(dev_priv) ?
518 hweight32(INTEL_INFO(dev_priv)->ring_mask) - 1 :
Chris Wilson2c550182014-12-16 10:02:27 +0000519 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000520 int len, ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700521
Ben Widawsky12b02862012-06-04 14:42:50 -0700522 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
523 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
524 * explicitly, so we rely on the value at ring init, stored in
525 * itlb_before_ctx_switch.
526 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100527 if (IS_GEN6(dev_priv)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000528 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, 0);
Ben Widawsky12b02862012-06-04 14:42:50 -0700529 if (ret)
530 return ret;
531 }
532
Ben Widawskye80f14b2014-08-18 10:35:28 -0700533 /* These flags are for resource streamer on HSW+ */
Chris Wilsonc0336662016-05-06 15:40:21 +0100534 if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8)
Abdiel Janulgue4c436d552015-06-16 13:39:41 +0300535 flags |= (HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN);
Chris Wilsonc0336662016-05-06 15:40:21 +0100536 else if (INTEL_GEN(dev_priv) < 8)
Ben Widawskye80f14b2014-08-18 10:35:28 -0700537 flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN);
538
Chris Wilson2c550182014-12-16 10:02:27 +0000539
540 len = 4;
Chris Wilsonc0336662016-05-06 15:40:21 +0100541 if (INTEL_GEN(dev_priv) >= 7)
Chris Wilsone9135c42016-04-13 17:35:10 +0100542 len += 2 + (num_rings ? 4*num_rings + 6 : 0);
Chris Wilson2c550182014-12-16 10:02:27 +0000543
John Harrison5fb9de12015-05-29 17:44:07 +0100544 ret = intel_ring_begin(req, len);
Ben Widawskye0556842012-06-04 14:42:46 -0700545 if (ret)
546 return ret;
547
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300548 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
Chris Wilsonc0336662016-05-06 15:40:21 +0100549 if (INTEL_GEN(dev_priv) >= 7) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000550 intel_ring_emit(engine, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000551 if (num_rings) {
552 struct intel_engine_cs *signaller;
553
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000554 intel_ring_emit(engine,
555 MI_LOAD_REGISTER_IMM(num_rings));
Chris Wilsonc0336662016-05-06 15:40:21 +0100556 for_each_engine(signaller, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000557 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000558 continue;
559
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000560 intel_ring_emit_reg(engine,
561 RING_PSMI_CTL(signaller->mmio_base));
562 intel_ring_emit(engine,
563 _MASKED_BIT_ENABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
Chris Wilson2c550182014-12-16 10:02:27 +0000564 }
565 }
566 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700567
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000568 intel_ring_emit(engine, MI_NOOP);
569 intel_ring_emit(engine, MI_SET_CONTEXT);
570 intel_ring_emit(engine,
571 i915_gem_obj_ggtt_offset(req->ctx->legacy_hw_ctx.rcs_state) |
Ben Widawskye80f14b2014-08-18 10:35:28 -0700572 flags);
Ville Syrjälä2b7e8082014-01-22 21:32:43 +0200573 /*
574 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
575 * WaMiSetContext_Hang:snb,ivb,vlv
576 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000577 intel_ring_emit(engine, MI_NOOP);
Ben Widawskye0556842012-06-04 14:42:46 -0700578
Chris Wilsonc0336662016-05-06 15:40:21 +0100579 if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilson2c550182014-12-16 10:02:27 +0000580 if (num_rings) {
581 struct intel_engine_cs *signaller;
Chris Wilsone9135c42016-04-13 17:35:10 +0100582 i915_reg_t last_reg = {}; /* keep gcc quiet */
Chris Wilson2c550182014-12-16 10:02:27 +0000583
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000584 intel_ring_emit(engine,
585 MI_LOAD_REGISTER_IMM(num_rings));
Chris Wilsonc0336662016-05-06 15:40:21 +0100586 for_each_engine(signaller, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000587 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000588 continue;
589
Chris Wilsone9135c42016-04-13 17:35:10 +0100590 last_reg = RING_PSMI_CTL(signaller->mmio_base);
591 intel_ring_emit_reg(engine, last_reg);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000592 intel_ring_emit(engine,
593 _MASKED_BIT_DISABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
Chris Wilson2c550182014-12-16 10:02:27 +0000594 }
Chris Wilsone9135c42016-04-13 17:35:10 +0100595
596 /* Insert a delay before the next switch! */
597 intel_ring_emit(engine,
598 MI_STORE_REGISTER_MEM |
599 MI_SRM_LRM_GLOBAL_GTT);
600 intel_ring_emit_reg(engine, last_reg);
601 intel_ring_emit(engine, engine->scratch.gtt_offset);
602 intel_ring_emit(engine, MI_NOOP);
Chris Wilson2c550182014-12-16 10:02:27 +0000603 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000604 intel_ring_emit(engine, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000605 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700606
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000607 intel_ring_advance(engine);
Ben Widawskye0556842012-06-04 14:42:46 -0700608
609 return ret;
610}
611
Chris Wilsond200cda2016-04-28 09:56:44 +0100612static int remap_l3(struct drm_i915_gem_request *req, int slice)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100613{
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100614 u32 *remap_info = req->i915->l3_parity.remap_info[slice];
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100615 struct intel_engine_cs *engine = req->engine;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100616 int i, ret;
617
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100618 if (!remap_info)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100619 return 0;
620
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100621 ret = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100622 if (ret)
623 return ret;
624
625 /*
626 * Note: We do not worry about the concurrent register cacheline hang
627 * here because no other code should access these registers other than
628 * at initialization time.
629 */
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100630 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4));
631 for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100632 intel_ring_emit_reg(engine, GEN7_L3LOG(slice, i));
633 intel_ring_emit(engine, remap_info[i]);
634 }
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100635 intel_ring_emit(engine, MI_NOOP);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100636 intel_ring_advance(engine);
637
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100638 return 0;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100639}
640
Chris Wilsonf9326be2016-04-28 09:56:45 +0100641static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt,
642 struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +0100643 struct i915_gem_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000644{
Ben Widawsky563222a2015-03-19 12:53:28 +0000645 if (to->remap_slice)
646 return false;
647
Chris Wilsonfcb51062016-04-13 17:35:14 +0100648 if (!to->legacy_hw_ctx.initialized)
649 return false;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000650
Chris Wilsonf9326be2016-04-28 09:56:45 +0100651 if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsonfcb51062016-04-13 17:35:14 +0100652 return false;
653
654 return to == engine->last_context;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000655}
656
657static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100658needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt,
659 struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +0100660 struct i915_gem_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000661{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100662 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000663 return false;
664
Chris Wilsonf9326be2016-04-28 09:56:45 +0100665 /* Always load the ppgtt on first use */
666 if (!engine->last_context)
667 return true;
668
669 /* Same context without new entries, skip */
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100670 if (engine->last_context == to &&
Chris Wilsonf9326be2016-04-28 09:56:45 +0100671 !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100672 return false;
673
674 if (engine->id != RCS)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000675 return true;
676
Chris Wilsonc0336662016-05-06 15:40:21 +0100677 if (INTEL_GEN(engine->i915) < 8)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000678 return true;
679
680 return false;
681}
682
683static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100684needs_pd_load_post(struct i915_hw_ppgtt *ppgtt,
Chris Wilsone2efd132016-05-24 14:53:34 +0100685 struct i915_gem_context *to,
Chris Wilsonf9326be2016-04-28 09:56:45 +0100686 u32 hw_flags)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000687{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100688 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000689 return false;
690
Chris Wilsonfcb51062016-04-13 17:35:14 +0100691 if (!IS_GEN8(to->i915))
Ben Widawsky317b4e92015-03-16 16:00:55 +0000692 return false;
693
Ben Widawsky6702cf12015-03-16 16:00:58 +0000694 if (hw_flags & MI_RESTORE_INHIBIT)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000695 return true;
696
697 return false;
698}
699
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100700static int do_rcs_switch(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700701{
Chris Wilsone2efd132016-05-24 14:53:34 +0100702 struct i915_gem_context *to = req->ctx;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000703 struct intel_engine_cs *engine = req->engine;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100704 struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsone2efd132016-05-24 14:53:34 +0100705 struct i915_gem_context *from;
Chris Wilsonfcb51062016-04-13 17:35:14 +0100706 u32 hw_flags;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700707 int ret, i;
Ben Widawskye0556842012-06-04 14:42:46 -0700708
Chris Wilsonf9326be2016-04-28 09:56:45 +0100709 if (skip_rcs_switch(ppgtt, engine, to))
Chris Wilson9a3b5302012-07-15 12:34:24 +0100710 return 0;
711
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800712 /* Trying to pin first makes error handling easier. */
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100713 ret = i915_gem_obj_ggtt_pin(to->legacy_hw_ctx.rcs_state,
Chris Wilsonc0336662016-05-06 15:40:21 +0100714 get_context_alignment(engine->i915),
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100715 0);
716 if (ret)
717 return ret;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800718
Daniel Vetteracc240d2013-12-05 15:42:34 +0100719 /*
720 * Pin can switch back to the default context if we end up calling into
721 * evict_everything - as a last ditch gtt defrag effort that also
722 * switches to the default context. Hence we need to reload from here.
Chris Wilsonfcb51062016-04-13 17:35:14 +0100723 *
724 * XXX: Doing so is painfully broken!
Daniel Vetteracc240d2013-12-05 15:42:34 +0100725 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000726 from = engine->last_context;
Daniel Vetteracc240d2013-12-05 15:42:34 +0100727
728 /*
729 * Clear this page out of any CPU caches for coherent swap-in/out. Note
Chris Wilsond3373a22012-07-15 12:34:22 +0100730 * that thanks to write = false in this call and us not setting any gpu
731 * write domains when putting a context object onto the active list
732 * (when switching away from it), this won't block.
Daniel Vetteracc240d2013-12-05 15:42:34 +0100733 *
734 * XXX: We need a real interface to do this instead of trickery.
735 */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100736 ret = i915_gem_object_set_to_gtt_domain(to->legacy_hw_ctx.rcs_state, false);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800737 if (ret)
738 goto unpin_out;
Chris Wilsond3373a22012-07-15 12:34:22 +0100739
Chris Wilsonf9326be2016-04-28 09:56:45 +0100740 if (needs_pd_load_pre(ppgtt, engine, to)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100741 /* Older GENs and non render rings still want the load first,
742 * "PP_DCLV followed by PP_DIR_BASE register through Load
743 * Register Immediate commands in Ring Buffer before submitting
744 * a context."*/
745 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100746 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100747 if (ret)
748 goto unpin_out;
749 }
750
751 if (!to->legacy_hw_ctx.initialized || i915_gem_context_is_default(to))
Ben Widawsky6702cf12015-03-16 16:00:58 +0000752 /* NB: If we inhibit the restore, the context is not allowed to
753 * die because future work may end up depending on valid address
754 * space. This means we must enforce that a page table load
755 * occur when this occurs. */
Chris Wilsonfcb51062016-04-13 17:35:14 +0100756 hw_flags = MI_RESTORE_INHIBIT;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100757 else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100758 hw_flags = MI_FORCE_RESTORE;
759 else
760 hw_flags = 0;
Ben Widawskye0556842012-06-04 14:42:46 -0700761
Chris Wilsonfcb51062016-04-13 17:35:14 +0100762 if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
763 ret = mi_set_context(req, hw_flags);
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700764 if (ret)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100765 goto unpin_out;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700766 }
767
Ben Widawskye0556842012-06-04 14:42:46 -0700768 /* The backing object for the context is done after switching to the
769 * *next* context. Therefore we cannot retire the previous context until
770 * the next context has already started running. In fact, the below code
771 * is a bit suboptimal because the retiring can occur simply after the
772 * MI_SET_CONTEXT instead of when the next seqno has completed.
773 */
Chris Wilson112522f2013-05-02 16:48:07 +0300774 if (from != NULL) {
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100775 from->legacy_hw_ctx.rcs_state->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
John Harrisonb2af0372015-05-29 17:43:50 +0100776 i915_vma_move_to_active(i915_gem_obj_to_ggtt(from->legacy_hw_ctx.rcs_state), req);
Ben Widawskye0556842012-06-04 14:42:46 -0700777 /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
778 * whole damn pipeline, we don't need to explicitly mark the
779 * object dirty. The only exception is that the context must be
780 * correct in case the object gets swapped out. Ideally we'd be
781 * able to defer doing this until we know the object would be
782 * swapped, but there is no way to do that yet.
783 */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100784 from->legacy_hw_ctx.rcs_state->dirty = 1;
Chris Wilsonb259b312012-07-15 12:34:23 +0100785
Chris Wilsonc0321e22013-08-26 19:50:53 -0300786 /* obj is kept alive until the next request by its active ref */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100787 i915_gem_object_ggtt_unpin(from->legacy_hw_ctx.rcs_state);
Chris Wilson112522f2013-05-02 16:48:07 +0300788 i915_gem_context_unreference(from);
Ben Widawskye0556842012-06-04 14:42:46 -0700789 }
Chris Wilson112522f2013-05-02 16:48:07 +0300790 i915_gem_context_reference(to);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000791 engine->last_context = to;
Ben Widawskye0556842012-06-04 14:42:46 -0700792
Chris Wilsonfcb51062016-04-13 17:35:14 +0100793 /* GEN8 does *not* require an explicit reload if the PDPs have been
794 * setup, and we do not wish to move them.
795 */
Chris Wilsonf9326be2016-04-28 09:56:45 +0100796 if (needs_pd_load_post(ppgtt, to, hw_flags)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100797 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100798 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100799 /* The hardware context switch is emitted, but we haven't
800 * actually changed the state - so it's probably safe to bail
801 * here. Still, let the user know something dangerous has
802 * happened.
803 */
804 if (ret)
805 return ret;
806 }
807
Chris Wilsonf9326be2016-04-28 09:56:45 +0100808 if (ppgtt)
809 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100810
811 for (i = 0; i < MAX_L3_SLICES; i++) {
812 if (!(to->remap_slice & (1<<i)))
813 continue;
814
Chris Wilsond200cda2016-04-28 09:56:44 +0100815 ret = remap_l3(req, i);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100816 if (ret)
817 return ret;
818
819 to->remap_slice &= ~(1<<i);
820 }
821
822 if (!to->legacy_hw_ctx.initialized) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000823 if (engine->init_context) {
824 ret = engine->init_context(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100825 if (ret)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100826 return ret;
Arun Siluvery86d7f232014-08-26 14:44:50 +0100827 }
Chris Wilsonfcb51062016-04-13 17:35:14 +0100828 to->legacy_hw_ctx.initialized = true;
Mika Kuoppala46470fc92014-05-21 19:01:06 +0300829 }
830
Ben Widawskye0556842012-06-04 14:42:46 -0700831 return 0;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800832
833unpin_out:
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100834 i915_gem_object_ggtt_unpin(to->legacy_hw_ctx.rcs_state);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800835 return ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700836}
837
838/**
839 * i915_switch_context() - perform a GPU context switch.
John Harrisonba01cc92015-05-29 17:43:41 +0100840 * @req: request for which we'll execute the context switch
Ben Widawskye0556842012-06-04 14:42:46 -0700841 *
842 * The context life cycle is simple. The context refcount is incremented and
843 * decremented by 1 and create and destroy. If the context is in use by the GPU,
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100844 * it will have a refcount > 1. This allows us to destroy the context abstract
Ben Widawskye0556842012-06-04 14:42:46 -0700845 * object while letting the normal object tracking destroy the backing BO.
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100846 *
847 * This function should not be used in execlists mode. Instead the context is
848 * switched by writing to the ELSP and requests keep a reference to their
849 * context.
Ben Widawskye0556842012-06-04 14:42:46 -0700850 */
John Harrisonba01cc92015-05-29 17:43:41 +0100851int i915_switch_context(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700852{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000853 struct intel_engine_cs *engine = req->engine;
Ben Widawskye0556842012-06-04 14:42:46 -0700854
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100855 WARN_ON(i915.enable_execlists);
Chris Wilson499f2692016-05-24 14:53:35 +0100856 lockdep_assert_held(&req->i915->dev->struct_mutex);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800857
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100858 if (engine->id != RCS ||
859 req->ctx->legacy_hw_ctx.rcs_state == NULL) {
Chris Wilsone2efd132016-05-24 14:53:34 +0100860 struct i915_gem_context *to = req->ctx;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100861 struct i915_hw_ppgtt *ppgtt =
862 to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100863
Chris Wilsonf9326be2016-04-28 09:56:45 +0100864 if (needs_pd_load_pre(ppgtt, engine, to)) {
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100865 int ret;
866
867 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100868 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100869 if (ret)
870 return ret;
871
Chris Wilsonf9326be2016-04-28 09:56:45 +0100872 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100873 }
874
875 if (to != engine->last_context) {
876 i915_gem_context_reference(to);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000877 if (engine->last_context)
878 i915_gem_context_unreference(engine->last_context);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100879 engine->last_context = to;
Chris Wilson691e6412014-04-09 09:07:36 +0100880 }
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100881
Ben Widawskyc4829722013-12-06 14:11:20 -0800882 return 0;
Mika Kuoppalaa95f6a02014-03-14 16:22:10 +0200883 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800884
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100885 return do_rcs_switch(req);
Ben Widawskye0556842012-06-04 14:42:46 -0700886}
Ben Widawsky84624812012-06-04 14:42:54 -0700887
Oscar Mateoec3e9962014-07-24 17:04:18 +0100888static bool contexts_enabled(struct drm_device *dev)
Chris Wilson691e6412014-04-09 09:07:36 +0100889{
Oscar Mateoec3e9962014-07-24 17:04:18 +0100890 return i915.enable_execlists || to_i915(dev)->hw_context_size;
Chris Wilson691e6412014-04-09 09:07:36 +0100891}
892
Ben Widawsky84624812012-06-04 14:42:54 -0700893int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
894 struct drm_file *file)
895{
Ben Widawsky84624812012-06-04 14:42:54 -0700896 struct drm_i915_gem_context_create *args = data;
897 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100898 struct i915_gem_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700899 int ret;
900
Oscar Mateoec3e9962014-07-24 17:04:18 +0100901 if (!contexts_enabled(dev))
Daniel Vetter5fa8be62012-06-19 17:16:01 +0200902 return -ENODEV;
903
Chris Wilsonb31e5132016-02-05 16:45:59 +0000904 if (args->pad != 0)
905 return -EINVAL;
906
Ben Widawsky84624812012-06-04 14:42:54 -0700907 ret = i915_mutex_lock_interruptible(dev);
908 if (ret)
909 return ret;
910
Daniel Vetterd624d862014-08-06 15:04:54 +0200911 ctx = i915_gem_create_context(dev, file_priv);
Ben Widawsky84624812012-06-04 14:42:54 -0700912 mutex_unlock(&dev->struct_mutex);
Dan Carpenterbe636382012-07-17 09:44:49 +0300913 if (IS_ERR(ctx))
914 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700915
Oscar Mateo821d66d2014-07-03 16:28:00 +0100916 args->ctx_id = ctx->user_handle;
Ben Widawsky84624812012-06-04 14:42:54 -0700917 DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);
918
Dan Carpenterbe636382012-07-17 09:44:49 +0300919 return 0;
Ben Widawsky84624812012-06-04 14:42:54 -0700920}
921
922int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
923 struct drm_file *file)
924{
925 struct drm_i915_gem_context_destroy *args = data;
926 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100927 struct i915_gem_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700928 int ret;
929
Chris Wilsonb31e5132016-02-05 16:45:59 +0000930 if (args->pad != 0)
931 return -EINVAL;
932
Oscar Mateo821d66d2014-07-03 16:28:00 +0100933 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
Ben Widawskyc2cf2412013-12-24 16:02:54 -0800934 return -ENOENT;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800935
Ben Widawsky84624812012-06-04 14:42:54 -0700936 ret = i915_mutex_lock_interruptible(dev);
937 if (ret)
938 return ret;
939
Chris Wilsonca585b52016-05-24 14:53:36 +0100940 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000941 if (IS_ERR(ctx)) {
Ben Widawsky84624812012-06-04 14:42:54 -0700942 mutex_unlock(&dev->struct_mutex);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000943 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700944 }
945
Oscar Mateo821d66d2014-07-03 16:28:00 +0100946 idr_remove(&ctx->file_priv->context_idr, ctx->user_handle);
Mika Kuoppaladce32712013-04-30 13:30:33 +0300947 i915_gem_context_unreference(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700948 mutex_unlock(&dev->struct_mutex);
949
950 DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
951 return 0;
952}
Chris Wilsonc9dc0f32014-12-24 08:13:40 -0800953
954int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
955 struct drm_file *file)
956{
957 struct drm_i915_file_private *file_priv = file->driver_priv;
958 struct drm_i915_gem_context_param *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +0100959 struct i915_gem_context *ctx;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -0800960 int ret;
961
962 ret = i915_mutex_lock_interruptible(dev);
963 if (ret)
964 return ret;
965
Chris Wilsonca585b52016-05-24 14:53:36 +0100966 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -0800967 if (IS_ERR(ctx)) {
968 mutex_unlock(&dev->struct_mutex);
969 return PTR_ERR(ctx);
970 }
971
972 args->size = 0;
973 switch (args->param) {
974 case I915_CONTEXT_PARAM_BAN_PERIOD:
975 args->value = ctx->hang_stats.ban_period_seconds;
976 break;
David Weinehallb1b38272015-05-20 17:00:13 +0300977 case I915_CONTEXT_PARAM_NO_ZEROMAP:
978 args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
979 break;
Chris Wilsonfa8848f2015-10-14 14:17:11 +0100980 case I915_CONTEXT_PARAM_GTT_SIZE:
981 if (ctx->ppgtt)
982 args->value = ctx->ppgtt->base.total;
983 else if (to_i915(dev)->mm.aliasing_ppgtt)
984 args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
985 else
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200986 args->value = to_i915(dev)->ggtt.base.total;
Chris Wilsonfa8848f2015-10-14 14:17:11 +0100987 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -0800988 default:
989 ret = -EINVAL;
990 break;
991 }
992 mutex_unlock(&dev->struct_mutex);
993
994 return ret;
995}
996
997int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
998 struct drm_file *file)
999{
1000 struct drm_i915_file_private *file_priv = file->driver_priv;
1001 struct drm_i915_gem_context_param *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001002 struct i915_gem_context *ctx;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001003 int ret;
1004
1005 ret = i915_mutex_lock_interruptible(dev);
1006 if (ret)
1007 return ret;
1008
Chris Wilsonca585b52016-05-24 14:53:36 +01001009 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001010 if (IS_ERR(ctx)) {
1011 mutex_unlock(&dev->struct_mutex);
1012 return PTR_ERR(ctx);
1013 }
1014
1015 switch (args->param) {
1016 case I915_CONTEXT_PARAM_BAN_PERIOD:
1017 if (args->size)
1018 ret = -EINVAL;
1019 else if (args->value < ctx->hang_stats.ban_period_seconds &&
1020 !capable(CAP_SYS_ADMIN))
1021 ret = -EPERM;
1022 else
1023 ctx->hang_stats.ban_period_seconds = args->value;
1024 break;
David Weinehallb1b38272015-05-20 17:00:13 +03001025 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1026 if (args->size) {
1027 ret = -EINVAL;
1028 } else {
1029 ctx->flags &= ~CONTEXT_NO_ZEROMAP;
1030 ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
1031 }
1032 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001033 default:
1034 ret = -EINVAL;
1035 break;
1036 }
1037 mutex_unlock(&dev->struct_mutex);
1038
1039 return ret;
1040}
Chris Wilsond5387042016-05-13 11:57:19 +01001041
1042int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
1043 void *data, struct drm_file *file)
1044{
1045 struct drm_i915_private *dev_priv = dev->dev_private;
1046 struct drm_i915_reset_stats *args = data;
1047 struct i915_ctx_hang_stats *hs;
Chris Wilsone2efd132016-05-24 14:53:34 +01001048 struct i915_gem_context *ctx;
Chris Wilsond5387042016-05-13 11:57:19 +01001049 int ret;
1050
1051 if (args->flags || args->pad)
1052 return -EINVAL;
1053
1054 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
1055 return -EPERM;
1056
Chris Wilsonbdb04612016-05-13 11:57:20 +01001057 ret = i915_mutex_lock_interruptible(dev);
Chris Wilsond5387042016-05-13 11:57:19 +01001058 if (ret)
1059 return ret;
1060
Chris Wilsonca585b52016-05-24 14:53:36 +01001061 ctx = i915_gem_context_lookup(file->driver_priv, args->ctx_id);
Chris Wilsond5387042016-05-13 11:57:19 +01001062 if (IS_ERR(ctx)) {
1063 mutex_unlock(&dev->struct_mutex);
1064 return PTR_ERR(ctx);
1065 }
1066 hs = &ctx->hang_stats;
1067
1068 if (capable(CAP_SYS_ADMIN))
1069 args->reset_count = i915_reset_count(&dev_priv->gpu_error);
1070 else
1071 args->reset_count = 0;
1072
1073 args->batch_active = hs->batch_active;
1074 args->batch_pending = hs->batch_pending;
1075
1076 mutex_unlock(&dev->struct_mutex);
1077
1078 return 0;
1079}