blob: 1dec2072a9e67186c0e33783edbff58de62b34cd [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020028typedef struct {
29 uint32_t reg;
30} i915_reg_t;
31
32#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
33
34#define INVALID_MMIO_REG _MMIO(0)
35
36static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
37{
38 return reg.reg;
39}
40
41static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
42{
43 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
44}
45
46static inline bool i915_mmio_reg_valid(i915_reg_t reg)
47{
48 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
49}
50
Chris Wilson5eddb702010-09-11 13:48:45 +010051#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020052#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
Damien Lespiau70d21f02013-07-03 21:06:04 +010053#define _PLANE(plane, a, b) _PIPE(plane, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020054#define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b)
55#define _TRANS(tran, a, b) ((a) + (tran)*((b)-(a)))
56#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030057#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020058#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
Ville Syrjälä2d401b12014-04-09 13:29:08 +030059#define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
60 (pipe) == PIPE_B ? (b) : (c))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020061#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PIPE3(pipe, a, b, c))
Jani Nikulae7d7cad2014-11-14 16:54:21 +020062#define _PORT3(port, a, b, c) ((port) == PORT_A ? (a) : \
63 (port) == PORT_B ? (b) : (c))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020064#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PORT3(pipe, a, b, c))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030065
Damien Lespiau98533252014-12-08 17:33:51 +000066#define _MASKED_FIELD(mask, value) ({ \
67 if (__builtin_constant_p(mask)) \
68 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
69 if (__builtin_constant_p(value)) \
70 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
71 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
72 BUILD_BUG_ON_MSG((value) & ~(mask), \
73 "Incorrect value for mask"); \
74 (mask) << 16 | (value); })
75#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
76#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
77
78
Daniel Vetter6b26c862012-04-24 14:04:12 +020079
Jesse Barnes585fb112008-07-29 11:54:06 -070080/* PCI config space */
81
Joonas Lahtinene10fa552016-04-15 12:03:39 +030082#define MCHBAR_I915 0x44
83#define MCHBAR_I965 0x48
84#define MCHBAR_SIZE (4 * 4096)
85
86#define DEVEN 0x54
87#define DEVEN_MCHBAR_EN (1 << 28)
88
Joonas Lahtinen40006c42016-10-12 10:18:54 +030089/* BSM in include/drm/i915_drm.h */
Joonas Lahtinene10fa552016-04-15 12:03:39 +030090
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030091#define HPLLCC 0xc0 /* 85x only */
92#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070093#define GC_CLOCK_133_200 (0 << 0)
94#define GC_CLOCK_100_200 (1 << 0)
95#define GC_CLOCK_100_133 (2 << 0)
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030096#define GC_CLOCK_133_266 (3 << 0)
97#define GC_CLOCK_133_200_2 (4 << 0)
98#define GC_CLOCK_133_266_2 (5 << 0)
99#define GC_CLOCK_166_266 (6 << 0)
100#define GC_CLOCK_166_250 (7 << 0)
101
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300102#define I915_GDRST 0xc0 /* PCI config register */
103#define GRDOM_FULL (0 << 2)
104#define GRDOM_RENDER (1 << 2)
105#define GRDOM_MEDIA (3 << 2)
106#define GRDOM_MASK (3 << 2)
107#define GRDOM_RESET_STATUS (1 << 1)
108#define GRDOM_RESET_ENABLE (1 << 0)
109
110#define GCDGMBUS 0xcc
111
Jesse Barnesf97108d2010-01-29 11:27:07 -0800112#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -0700113#define GCFGC 0xf0 /* 915+ only */
114#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
115#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
116#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +0200117#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
118#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
119#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
120#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
121#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
122#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700123#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -0700124#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
125#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
126#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
127#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
128#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
129#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
130#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
131#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
132#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
133#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
134#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
135#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
136#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
137#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
138#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
139#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
140#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
141#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
142#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +0100143
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300144#define ASLE 0xe4
145#define ASLS 0xfc
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700146
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300147#define SWSCI 0xe8
148#define SWSCI_SCISEL (1 << 15)
149#define SWSCI_GSSCIE (1 << 0)
150
151#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
152
Jesse Barnes585fb112008-07-29 11:54:06 -0700153
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200154#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
Ville Syrjäläb3a3f032014-05-19 19:23:24 +0300155#define ILK_GRDOM_FULL (0<<1)
156#define ILK_GRDOM_RENDER (1<<1)
157#define ILK_GRDOM_MEDIA (3<<1)
158#define ILK_GRDOM_MASK (3<<1)
159#define ILK_GRDOM_RESET_ENABLE (1<<0)
160
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200161#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700162#define GEN6_MBC_SNPCR_SHIFT 21
163#define GEN6_MBC_SNPCR_MASK (3<<21)
164#define GEN6_MBC_SNPCR_MAX (0<<21)
165#define GEN6_MBC_SNPCR_MED (1<<21)
166#define GEN6_MBC_SNPCR_LOW (2<<21)
167#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
168
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200169#define VLV_G3DCTL _MMIO(0x9024)
170#define VLV_GSCKGCTL _MMIO(0x9028)
Imre Deak9e72b462014-05-05 15:13:55 +0300171
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200172#define GEN6_MBCTL _MMIO(0x0907c)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100173#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
174#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
175#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
176#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
177#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
178
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200179#define GEN6_GDRST _MMIO(0x941c)
Eric Anholtcff458c2010-11-18 09:31:14 +0800180#define GEN6_GRDOM_FULL (1 << 0)
181#define GEN6_GRDOM_RENDER (1 << 1)
182#define GEN6_GRDOM_MEDIA (1 << 2)
183#define GEN6_GRDOM_BLT (1 << 3)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200184#define GEN6_GRDOM_VECS (1 << 4)
Arun Siluvery6b332fa2016-04-04 18:50:56 +0100185#define GEN9_GRDOM_GUC (1 << 5)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200186#define GEN8_GRDOM_MEDIA2 (1 << 7)
Eric Anholtcff458c2010-11-18 09:31:14 +0800187
Dave Gordonbbdc070a2016-07-20 18:16:05 +0100188#define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base+0x228)
189#define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base+0x518)
190#define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base+0x220)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100191#define PP_DIR_DCLV_2G 0xffffffff
192
Dave Gordonbbdc070a2016-07-20 18:16:05 +0100193#define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8 + 4)
194#define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800195
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200196#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
Jeff McGee0cea6502015-02-13 10:27:56 -0600197#define GEN8_RPCS_ENABLE (1 << 31)
198#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
199#define GEN8_RPCS_S_CNT_SHIFT 15
200#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
201#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
202#define GEN8_RPCS_SS_CNT_SHIFT 8
203#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
204#define GEN8_RPCS_EU_MAX_SHIFT 4
205#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
206#define GEN8_RPCS_EU_MIN_SHIFT 0
207#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
208
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200209#define GAM_ECOCHK _MMIO(0x4090)
Damien Lespiau81e231a2015-02-09 19:33:19 +0000210#define BDW_DISABLE_HDC_INVALIDATION (1<<25)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100211#define ECOCHK_SNB_BIT (1<<10)
Nick Hoath6381b552015-07-14 14:41:15 +0100212#define ECOCHK_DIS_TLB (1<<8)
Ben Widawskye3dff582013-03-20 14:49:14 -0700213#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100214#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
215#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300216#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
217#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
218#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
219#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
220#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100221
Mika Kuoppalab033bb62016-06-07 17:19:04 +0300222#define GEN8_CONFIG0 _MMIO(0xD00)
223#define GEN9_DEFAULT_FIXES (1 << 3 | 1 << 2 | 1 << 1)
224
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200225#define GAC_ECO_BITS _MMIO(0x14090)
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300226#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200227#define ECOBITS_PPGTT_CACHE64B (3<<8)
228#define ECOBITS_PPGTT_CACHE4B (0<<8)
229
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200230#define GAB_CTL _MMIO(0x24000)
Daniel Vetterbe901a52012-04-11 20:42:39 +0200231#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
232
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200233#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
Paulo Zanoni3774eb52015-08-10 14:57:32 -0300234#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
235#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
236#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
237#define GEN6_STOLEN_RESERVED_1M (0 << 4)
238#define GEN6_STOLEN_RESERVED_512K (1 << 4)
239#define GEN6_STOLEN_RESERVED_256K (2 << 4)
240#define GEN6_STOLEN_RESERVED_128K (3 << 4)
241#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
242#define GEN7_STOLEN_RESERVED_1M (0 << 5)
243#define GEN7_STOLEN_RESERVED_256K (1 << 5)
244#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
245#define GEN8_STOLEN_RESERVED_1M (0 << 7)
246#define GEN8_STOLEN_RESERVED_2M (1 << 7)
247#define GEN8_STOLEN_RESERVED_4M (2 << 7)
248#define GEN8_STOLEN_RESERVED_8M (3 << 7)
Daniel Vetter40bae732014-09-11 13:28:08 +0200249
Jesse Barnes585fb112008-07-29 11:54:06 -0700250/* VGA stuff */
251
252#define VGA_ST01_MDA 0x3ba
253#define VGA_ST01_CGA 0x3da
254
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200255#define _VGA_MSR_WRITE _MMIO(0x3c2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700256#define VGA_MSR_WRITE 0x3c2
257#define VGA_MSR_READ 0x3cc
258#define VGA_MSR_MEM_EN (1<<1)
259#define VGA_MSR_CGA_MODE (1<<0)
260
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300261#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100262#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300263#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700264
265#define VGA_AR_INDEX 0x3c0
266#define VGA_AR_VID_EN (1<<5)
267#define VGA_AR_DATA_WRITE 0x3c0
268#define VGA_AR_DATA_READ 0x3c1
269
270#define VGA_GR_INDEX 0x3ce
271#define VGA_GR_DATA 0x3cf
272/* GR05 */
273#define VGA_GR_MEM_READ_MODE_SHIFT 3
274#define VGA_GR_MEM_READ_MODE_PLANE 1
275/* GR06 */
276#define VGA_GR_MEM_MODE_MASK 0xc
277#define VGA_GR_MEM_MODE_SHIFT 2
278#define VGA_GR_MEM_A0000_AFFFF 0
279#define VGA_GR_MEM_A0000_BFFFF 1
280#define VGA_GR_MEM_B0000_B7FFF 2
281#define VGA_GR_MEM_B0000_BFFFF 3
282
283#define VGA_DACMASK 0x3c6
284#define VGA_DACRX 0x3c7
285#define VGA_DACWX 0x3c8
286#define VGA_DACDATA 0x3c9
287
288#define VGA_CR_INDEX_MDA 0x3b4
289#define VGA_CR_DATA_MDA 0x3b5
290#define VGA_CR_INDEX_CGA 0x3d4
291#define VGA_CR_DATA_CGA 0x3d5
292
293/*
Brad Volkin351e3db2014-02-18 10:15:46 -0800294 * Instruction field definitions used by the command parser
295 */
296#define INSTR_CLIENT_SHIFT 29
Brad Volkin351e3db2014-02-18 10:15:46 -0800297#define INSTR_MI_CLIENT 0x0
298#define INSTR_BC_CLIENT 0x2
299#define INSTR_RC_CLIENT 0x3
300#define INSTR_SUBCLIENT_SHIFT 27
301#define INSTR_SUBCLIENT_MASK 0x18000000
302#define INSTR_MEDIA_SUBCLIENT 0x2
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800303#define INSTR_26_TO_24_MASK 0x7000000
304#define INSTR_26_TO_24_SHIFT 24
Brad Volkin351e3db2014-02-18 10:15:46 -0800305
306/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700307 * Memory interface instructions used by the kernel
308 */
309#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
Brad Volkind4d48032014-02-18 10:15:54 -0800310/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
311#define MI_GLOBAL_GTT (1<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -0700312
313#define MI_NOOP MI_INSTR(0, 0)
314#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
315#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200316#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700317#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
318#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
319#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
320#define MI_FLUSH MI_INSTR(0x04, 0)
321#define MI_READ_FLUSH (1 << 0)
322#define MI_EXE_FLUSH (1 << 1)
323#define MI_NO_WRITE_FLUSH (1 << 2)
324#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
325#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800326#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Ben Widawsky0e792842013-12-16 20:50:37 -0800327#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
328#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
329#define MI_ARB_ENABLE (1<<0)
330#define MI_ARB_DISABLE (0<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700331#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800332#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
333#define MI_SUSPEND_FLUSH_EN (1<<0)
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800334#define MI_SET_APPID MI_INSTR(0x0e, 0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400335#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200336#define MI_OVERLAY_CONTINUE (0x0<<21)
337#define MI_OVERLAY_ON (0x1<<21)
338#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700339#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500340#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700341#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500342#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200343/* IVB has funny definitions for which plane to flip. */
344#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
345#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
346#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
347#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
348#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
349#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Damien Lespiau830c81d2014-11-13 17:51:46 +0000350/* SKL ones */
351#define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
352#define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
353#define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
354#define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
355#define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
356#define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
357#define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
358#define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
359#define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700360#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
Ben Widawsky0e792842013-12-16 20:50:37 -0800361#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
362#define MI_SEMAPHORE_UPDATE (1<<21)
363#define MI_SEMAPHORE_COMPARE (1<<20)
364#define MI_SEMAPHORE_REGISTER (1<<18)
365#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
366#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
367#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
368#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
369#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
370#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
371#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
372#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
373#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
374#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
375#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
376#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
Daniel Vettera028c4b2014-03-15 00:08:56 +0100377#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
378#define MI_SEMAPHORE_SYNC_MASK (3<<16)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800379#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
380#define MI_MM_SPACE_GTT (1<<8)
381#define MI_MM_SPACE_PHYSICAL (0<<8)
382#define MI_SAVE_EXT_STATE_EN (1<<3)
383#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800384#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800385#define MI_RESTORE_INHIBIT (1<<0)
Abdiel Janulgue4c436d552015-06-16 13:39:41 +0300386#define HSW_MI_RS_SAVE_STATE_EN (1<<3)
387#define HSW_MI_RS_RESTORE_STATE_EN (1<<2)
Ben Widawsky3e789982014-06-30 09:53:37 -0700388#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
389#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700390#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
391#define MI_SEMAPHORE_POLL (1<<15)
392#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
Jesse Barnes585fb112008-07-29 11:54:06 -0700393#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
Ville Syrjälä8edfbb82014-11-14 18:16:56 +0200394#define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
395#define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
396#define MI_USE_GGTT (1 << 22) /* g4x+ */
Jesse Barnes585fb112008-07-29 11:54:06 -0700397#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
398#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000399/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
400 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
401 * simply ignores the register load under certain conditions.
402 * - One can actually load arbitrary many arbitrary registers: Simply issue x
403 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
404 */
Damien Lespiau7ec55f42014-04-07 20:24:32 +0100405#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100406#define MI_LRI_FORCE_POSTED (1<<12)
Arun Siluveryf1afe242015-08-04 16:22:20 +0100407#define MI_STORE_REGISTER_MEM MI_INSTR(0x24, 1)
408#define MI_STORE_REGISTER_MEM_GEN8 MI_INSTR(0x24, 2)
Ben Widawsky0e792842013-12-16 20:50:37 -0800409#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
Chris Wilson71a77e02011-02-02 12:13:49 +0000410#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700411#define MI_FLUSH_DW_STORE_INDEX (1<<21)
412#define MI_INVALIDATE_TLB (1<<18)
413#define MI_FLUSH_DW_OP_STOREDW (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800414#define MI_FLUSH_DW_OP_MASK (3<<14)
Brad Volkinb18b3962014-02-18 10:15:53 -0800415#define MI_FLUSH_DW_NOTIFY (1<<8)
Jesse Barnes9a289772012-10-26 09:42:42 -0700416#define MI_INVALIDATE_BSD (1<<7)
417#define MI_FLUSH_DW_USE_GTT (1<<2)
418#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Arun Siluveryf1afe242015-08-04 16:22:20 +0100419#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 1)
420#define MI_LOAD_REGISTER_MEM_GEN8 MI_INSTR(0x29, 2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700421#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100422#define MI_BATCH_NON_SECURE (1)
423/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
Ben Widawsky0e792842013-12-16 20:50:37 -0800424#define MI_BATCH_NON_SECURE_I965 (1<<8)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100425#define MI_BATCH_PPGTT_HSW (1<<8)
Ben Widawsky0e792842013-12-16 20:50:37 -0800426#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700427#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100428#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Ben Widawsky1c7a0622013-11-02 21:07:12 -0700429#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
Abdiel Janulgue919032e2015-06-16 13:39:40 +0300430#define MI_BATCH_RESOURCE_STREAMER (1<<10)
Ben Widawsky0e792842013-12-16 20:50:37 -0800431
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200432#define MI_PREDICATE_SRC0 _MMIO(0x2400)
433#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
434#define MI_PREDICATE_SRC1 _MMIO(0x2408)
435#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300436
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200437#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300438#define LOWER_SLICE_ENABLED (1<<0)
439#define LOWER_SLICE_DISABLED (0<<0)
440
Jesse Barnes585fb112008-07-29 11:54:06 -0700441/*
442 * 3D instructions used by the kernel
443 */
444#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
445
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +0100446#define GEN9_MEDIA_POOL_STATE ((0x3 << 29) | (0x2 << 27) | (0x5 << 16) | 4)
447#define GEN9_MEDIA_POOL_ENABLE (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -0700448#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
449#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
450#define SC_UPDATE_SCISSOR (0x1<<1)
451#define SC_ENABLE_MASK (0x1<<0)
452#define SC_ENABLE (0x1<<0)
453#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
454#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
455#define SCI_YMIN_MASK (0xffff<<16)
456#define SCI_XMIN_MASK (0xffff<<0)
457#define SCI_YMAX_MASK (0xffff<<16)
458#define SCI_XMAX_MASK (0xffff<<0)
459#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
460#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
461#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
462#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
463#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
464#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
465#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
466#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
467#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100468
469#define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
470#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700471#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
472#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100473#define BLT_WRITE_A (2<<20)
474#define BLT_WRITE_RGB (1<<20)
475#define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
Jesse Barnes585fb112008-07-29 11:54:06 -0700476#define BLT_DEPTH_8 (0<<24)
477#define BLT_DEPTH_16_565 (1<<24)
478#define BLT_DEPTH_16_1555 (2<<24)
479#define BLT_DEPTH_32 (3<<24)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100480#define BLT_ROP_SRC_COPY (0xcc<<16)
481#define BLT_ROP_COLOR_COPY (0xf0<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700482#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
483#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
484#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
485#define ASYNC_FLIP (1<<22)
486#define DISPLAY_PLANE_A (0<<20)
487#define DISPLAY_PLANE_B (1<<20)
Ville Syrjälä68d97532015-09-18 20:03:39 +0300488#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|((len)-2))
Arun Siluvery0160f052015-06-23 15:46:57 +0100489#define PIPE_CONTROL_FLUSH_L3 (1<<27)
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200490#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Brad Volkinf0a346b2014-02-18 10:15:52 -0800491#define PIPE_CONTROL_MMIO_WRITE (1<<23)
Brad Volkin114d4f72014-02-18 10:15:55 -0800492#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
Jesse Barnes8d315282011-10-16 10:23:31 +0200493#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700494#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Chris Wilson148b83d2014-12-16 08:44:31 +0000495#define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200496#define PIPE_CONTROL_QW_WRITE (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800497#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200498#define PIPE_CONTROL_DEPTH_STALL (1<<13)
499#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200500#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200501#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
502#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
503#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
504#define PIPE_CONTROL_NOTIFY (1<<8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700505#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
Arun Siluveryc82435b2015-06-19 18:37:13 +0100506#define PIPE_CONTROL_DC_FLUSH_ENABLE (1<<5)
Jesse Barnes8d315282011-10-16 10:23:31 +0200507#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
508#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
509#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200510#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200511#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700512#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700513
Brad Volkin3a6fa982014-02-18 10:15:47 -0800514/*
515 * Commands used only by the command parser
516 */
517#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
518#define MI_ARB_CHECK MI_INSTR(0x05, 0)
519#define MI_RS_CONTROL MI_INSTR(0x06, 0)
520#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
521#define MI_PREDICATE MI_INSTR(0x0C, 0)
522#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
523#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
Brad Volkin9c640d12014-02-18 10:15:48 -0800524#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800525#define MI_URB_CLEAR MI_INSTR(0x19, 0)
526#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
527#define MI_CLFLUSH MI_INSTR(0x27, 0)
Brad Volkind4d48032014-02-18 10:15:54 -0800528#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
529#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800530#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
531#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
532#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
533#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
534#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
535
536#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
537#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
Brad Volkinf0a346b2014-02-18 10:15:52 -0800538#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
539#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800540#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
541#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
542#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
543 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
544#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
545 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
546#define GFX_OP_3DSTATE_SO_DECL_LIST \
547 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
548
549#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
550 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
551#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
552 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
553#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
554 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
555#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
556 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
557#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
558 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
559
560#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
561
562#define COLOR_BLT ((0x2<<29)|(0x40<<22))
563#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100564
565/*
Brad Volkin5947de92014-02-18 10:15:50 -0800566 * Registers used only by the command parser
567 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200568#define BCS_SWCTRL _MMIO(0x22200)
Brad Volkin5947de92014-02-18 10:15:50 -0800569
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200570#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
571#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
572#define HS_INVOCATION_COUNT _MMIO(0x2300)
573#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
574#define DS_INVOCATION_COUNT _MMIO(0x2308)
575#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
576#define IA_VERTICES_COUNT _MMIO(0x2310)
577#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
578#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
579#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
580#define VS_INVOCATION_COUNT _MMIO(0x2320)
581#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
582#define GS_INVOCATION_COUNT _MMIO(0x2328)
583#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
584#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
585#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
586#define CL_INVOCATION_COUNT _MMIO(0x2338)
587#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
588#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
589#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
590#define PS_INVOCATION_COUNT _MMIO(0x2348)
591#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
592#define PS_DEPTH_COUNT _MMIO(0x2350)
593#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800594
595/* There are the 4 64-bit counter registers, one for each stream output */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200596#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
597#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800598
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200599#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
600#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
Brad Volkin113a0472014-04-08 14:18:58 -0700601
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200602#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
603#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
604#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
605#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
606#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
607#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
Brad Volkin113a0472014-04-08 14:18:58 -0700608
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200609#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
610#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
611#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
Jordan Justen7b9748c2015-10-01 23:09:58 -0700612
Jordan Justen1b850662016-03-06 23:30:29 -0800613/* There are the 16 64-bit CS General Purpose Registers */
614#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
615#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
616
Robert Bragga9417952016-11-07 19:49:48 +0000617#define GEN7_OACONTROL _MMIO(0x2360)
Robert Braggd7965152016-11-07 19:49:52 +0000618#define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
619#define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
620#define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
621#define GEN7_OACONTROL_TIMER_ENABLE (1<<5)
622#define GEN7_OACONTROL_FORMAT_A13 (0<<2)
623#define GEN7_OACONTROL_FORMAT_A29 (1<<2)
624#define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2<<2)
625#define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3<<2)
626#define GEN7_OACONTROL_FORMAT_B4_C8 (4<<2)
627#define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5<<2)
628#define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6<<2)
629#define GEN7_OACONTROL_FORMAT_C4_B8 (7<<2)
630#define GEN7_OACONTROL_FORMAT_SHIFT 2
631#define GEN7_OACONTROL_PER_CTX_ENABLE (1<<1)
632#define GEN7_OACONTROL_ENABLE (1<<0)
633
634#define GEN8_OACTXID _MMIO(0x2364)
635
636#define GEN8_OACONTROL _MMIO(0x2B00)
637#define GEN8_OA_REPORT_FORMAT_A12 (0<<2)
638#define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2<<2)
639#define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5<<2)
640#define GEN8_OA_REPORT_FORMAT_C4_B8 (7<<2)
641#define GEN8_OA_REPORT_FORMAT_SHIFT 2
642#define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1<<1)
643#define GEN8_OA_COUNTER_ENABLE (1<<0)
644
645#define GEN8_OACTXCONTROL _MMIO(0x2360)
646#define GEN8_OA_TIMER_PERIOD_MASK 0x3F
647#define GEN8_OA_TIMER_PERIOD_SHIFT 2
648#define GEN8_OA_TIMER_ENABLE (1<<1)
649#define GEN8_OA_COUNTER_RESUME (1<<0)
650
651#define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
652#define GEN7_OABUFFER_OVERRUN_DISABLE (1<<3)
653#define GEN7_OABUFFER_EDGE_TRIGGER (1<<2)
654#define GEN7_OABUFFER_STOP_RESUME_ENABLE (1<<1)
655#define GEN7_OABUFFER_RESUME (1<<0)
656
657#define GEN8_OABUFFER _MMIO(0x2b14)
658
659#define GEN7_OASTATUS1 _MMIO(0x2364)
660#define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
661#define GEN7_OASTATUS1_COUNTER_OVERFLOW (1<<2)
662#define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1<<1)
663#define GEN7_OASTATUS1_REPORT_LOST (1<<0)
664
665#define GEN7_OASTATUS2 _MMIO(0x2368)
666#define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
667
668#define GEN8_OASTATUS _MMIO(0x2b08)
669#define GEN8_OASTATUS_OVERRUN_STATUS (1<<3)
670#define GEN8_OASTATUS_COUNTER_OVERFLOW (1<<2)
671#define GEN8_OASTATUS_OABUFFER_OVERFLOW (1<<1)
672#define GEN8_OASTATUS_REPORT_LOST (1<<0)
673
674#define GEN8_OAHEADPTR _MMIO(0x2B0C)
675#define GEN8_OATAILPTR _MMIO(0x2B10)
676
677#define OABUFFER_SIZE_128K (0<<3)
678#define OABUFFER_SIZE_256K (1<<3)
679#define OABUFFER_SIZE_512K (2<<3)
680#define OABUFFER_SIZE_1M (3<<3)
681#define OABUFFER_SIZE_2M (4<<3)
682#define OABUFFER_SIZE_4M (5<<3)
683#define OABUFFER_SIZE_8M (6<<3)
684#define OABUFFER_SIZE_16M (7<<3)
685
686#define OA_MEM_SELECT_GGTT (1<<0)
687
688#define EU_PERF_CNTL0 _MMIO(0xe458)
689
690#define GDT_CHICKEN_BITS _MMIO(0x9840)
691#define GT_NOA_ENABLE 0x00000080
692
693/*
694 * OA Boolean state
695 */
696
697#define OAREPORTTRIG1 _MMIO(0x2740)
698#define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
699#define OAREPORTTRIG1_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
700
701#define OAREPORTTRIG2 _MMIO(0x2744)
702#define OAREPORTTRIG2_INVERT_A_0 (1<<0)
703#define OAREPORTTRIG2_INVERT_A_1 (1<<1)
704#define OAREPORTTRIG2_INVERT_A_2 (1<<2)
705#define OAREPORTTRIG2_INVERT_A_3 (1<<3)
706#define OAREPORTTRIG2_INVERT_A_4 (1<<4)
707#define OAREPORTTRIG2_INVERT_A_5 (1<<5)
708#define OAREPORTTRIG2_INVERT_A_6 (1<<6)
709#define OAREPORTTRIG2_INVERT_A_7 (1<<7)
710#define OAREPORTTRIG2_INVERT_A_8 (1<<8)
711#define OAREPORTTRIG2_INVERT_A_9 (1<<9)
712#define OAREPORTTRIG2_INVERT_A_10 (1<<10)
713#define OAREPORTTRIG2_INVERT_A_11 (1<<11)
714#define OAREPORTTRIG2_INVERT_A_12 (1<<12)
715#define OAREPORTTRIG2_INVERT_A_13 (1<<13)
716#define OAREPORTTRIG2_INVERT_A_14 (1<<14)
717#define OAREPORTTRIG2_INVERT_A_15 (1<<15)
718#define OAREPORTTRIG2_INVERT_B_0 (1<<16)
719#define OAREPORTTRIG2_INVERT_B_1 (1<<17)
720#define OAREPORTTRIG2_INVERT_B_2 (1<<18)
721#define OAREPORTTRIG2_INVERT_B_3 (1<<19)
722#define OAREPORTTRIG2_INVERT_C_0 (1<<20)
723#define OAREPORTTRIG2_INVERT_C_1 (1<<21)
724#define OAREPORTTRIG2_INVERT_D_0 (1<<22)
725#define OAREPORTTRIG2_THRESHOLD_ENABLE (1<<23)
726#define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1<<31)
727
728#define OAREPORTTRIG3 _MMIO(0x2748)
729#define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
730#define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
731#define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
732#define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
733#define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
734#define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
735#define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
736#define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
737#define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
738
739#define OAREPORTTRIG4 _MMIO(0x274c)
740#define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
741#define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
742#define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
743#define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
744#define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
745#define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
746#define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
747#define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
748#define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
749
750#define OAREPORTTRIG5 _MMIO(0x2750)
751#define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
752#define OAREPORTTRIG5_EDGE_LEVEL_TRIGER_SELECT_MASK 0xffff0000 /* 0=level */
753
754#define OAREPORTTRIG6 _MMIO(0x2754)
755#define OAREPORTTRIG6_INVERT_A_0 (1<<0)
756#define OAREPORTTRIG6_INVERT_A_1 (1<<1)
757#define OAREPORTTRIG6_INVERT_A_2 (1<<2)
758#define OAREPORTTRIG6_INVERT_A_3 (1<<3)
759#define OAREPORTTRIG6_INVERT_A_4 (1<<4)
760#define OAREPORTTRIG6_INVERT_A_5 (1<<5)
761#define OAREPORTTRIG6_INVERT_A_6 (1<<6)
762#define OAREPORTTRIG6_INVERT_A_7 (1<<7)
763#define OAREPORTTRIG6_INVERT_A_8 (1<<8)
764#define OAREPORTTRIG6_INVERT_A_9 (1<<9)
765#define OAREPORTTRIG6_INVERT_A_10 (1<<10)
766#define OAREPORTTRIG6_INVERT_A_11 (1<<11)
767#define OAREPORTTRIG6_INVERT_A_12 (1<<12)
768#define OAREPORTTRIG6_INVERT_A_13 (1<<13)
769#define OAREPORTTRIG6_INVERT_A_14 (1<<14)
770#define OAREPORTTRIG6_INVERT_A_15 (1<<15)
771#define OAREPORTTRIG6_INVERT_B_0 (1<<16)
772#define OAREPORTTRIG6_INVERT_B_1 (1<<17)
773#define OAREPORTTRIG6_INVERT_B_2 (1<<18)
774#define OAREPORTTRIG6_INVERT_B_3 (1<<19)
775#define OAREPORTTRIG6_INVERT_C_0 (1<<20)
776#define OAREPORTTRIG6_INVERT_C_1 (1<<21)
777#define OAREPORTTRIG6_INVERT_D_0 (1<<22)
778#define OAREPORTTRIG6_THRESHOLD_ENABLE (1<<23)
779#define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1<<31)
780
781#define OAREPORTTRIG7 _MMIO(0x2758)
782#define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
783#define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
784#define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
785#define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
786#define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
787#define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
788#define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
789#define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
790#define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
791
792#define OAREPORTTRIG8 _MMIO(0x275c)
793#define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
794#define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
795#define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
796#define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
797#define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
798#define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
799#define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
800#define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
801#define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
802
803#define OASTARTTRIG1 _MMIO(0x2710)
804#define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
805#define OASTARTTRIG1_THRESHOLD_MASK 0xffff
806
807#define OASTARTTRIG2 _MMIO(0x2714)
808#define OASTARTTRIG2_INVERT_A_0 (1<<0)
809#define OASTARTTRIG2_INVERT_A_1 (1<<1)
810#define OASTARTTRIG2_INVERT_A_2 (1<<2)
811#define OASTARTTRIG2_INVERT_A_3 (1<<3)
812#define OASTARTTRIG2_INVERT_A_4 (1<<4)
813#define OASTARTTRIG2_INVERT_A_5 (1<<5)
814#define OASTARTTRIG2_INVERT_A_6 (1<<6)
815#define OASTARTTRIG2_INVERT_A_7 (1<<7)
816#define OASTARTTRIG2_INVERT_A_8 (1<<8)
817#define OASTARTTRIG2_INVERT_A_9 (1<<9)
818#define OASTARTTRIG2_INVERT_A_10 (1<<10)
819#define OASTARTTRIG2_INVERT_A_11 (1<<11)
820#define OASTARTTRIG2_INVERT_A_12 (1<<12)
821#define OASTARTTRIG2_INVERT_A_13 (1<<13)
822#define OASTARTTRIG2_INVERT_A_14 (1<<14)
823#define OASTARTTRIG2_INVERT_A_15 (1<<15)
824#define OASTARTTRIG2_INVERT_B_0 (1<<16)
825#define OASTARTTRIG2_INVERT_B_1 (1<<17)
826#define OASTARTTRIG2_INVERT_B_2 (1<<18)
827#define OASTARTTRIG2_INVERT_B_3 (1<<19)
828#define OASTARTTRIG2_INVERT_C_0 (1<<20)
829#define OASTARTTRIG2_INVERT_C_1 (1<<21)
830#define OASTARTTRIG2_INVERT_D_0 (1<<22)
831#define OASTARTTRIG2_THRESHOLD_ENABLE (1<<23)
832#define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1<<24)
833#define OASTARTTRIG2_EVENT_SELECT_0 (1<<28)
834#define OASTARTTRIG2_EVENT_SELECT_1 (1<<29)
835#define OASTARTTRIG2_EVENT_SELECT_2 (1<<30)
836#define OASTARTTRIG2_EVENT_SELECT_3 (1<<31)
837
838#define OASTARTTRIG3 _MMIO(0x2718)
839#define OASTARTTRIG3_NOA_SELECT_MASK 0xf
840#define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
841#define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
842#define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
843#define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
844#define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
845#define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
846#define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
847#define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
848
849#define OASTARTTRIG4 _MMIO(0x271c)
850#define OASTARTTRIG4_NOA_SELECT_MASK 0xf
851#define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
852#define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
853#define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
854#define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
855#define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
856#define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
857#define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
858#define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
859
860#define OASTARTTRIG5 _MMIO(0x2720)
861#define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
862#define OASTARTTRIG5_THRESHOLD_MASK 0xffff
863
864#define OASTARTTRIG6 _MMIO(0x2724)
865#define OASTARTTRIG6_INVERT_A_0 (1<<0)
866#define OASTARTTRIG6_INVERT_A_1 (1<<1)
867#define OASTARTTRIG6_INVERT_A_2 (1<<2)
868#define OASTARTTRIG6_INVERT_A_3 (1<<3)
869#define OASTARTTRIG6_INVERT_A_4 (1<<4)
870#define OASTARTTRIG6_INVERT_A_5 (1<<5)
871#define OASTARTTRIG6_INVERT_A_6 (1<<6)
872#define OASTARTTRIG6_INVERT_A_7 (1<<7)
873#define OASTARTTRIG6_INVERT_A_8 (1<<8)
874#define OASTARTTRIG6_INVERT_A_9 (1<<9)
875#define OASTARTTRIG6_INVERT_A_10 (1<<10)
876#define OASTARTTRIG6_INVERT_A_11 (1<<11)
877#define OASTARTTRIG6_INVERT_A_12 (1<<12)
878#define OASTARTTRIG6_INVERT_A_13 (1<<13)
879#define OASTARTTRIG6_INVERT_A_14 (1<<14)
880#define OASTARTTRIG6_INVERT_A_15 (1<<15)
881#define OASTARTTRIG6_INVERT_B_0 (1<<16)
882#define OASTARTTRIG6_INVERT_B_1 (1<<17)
883#define OASTARTTRIG6_INVERT_B_2 (1<<18)
884#define OASTARTTRIG6_INVERT_B_3 (1<<19)
885#define OASTARTTRIG6_INVERT_C_0 (1<<20)
886#define OASTARTTRIG6_INVERT_C_1 (1<<21)
887#define OASTARTTRIG6_INVERT_D_0 (1<<22)
888#define OASTARTTRIG6_THRESHOLD_ENABLE (1<<23)
889#define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1<<24)
890#define OASTARTTRIG6_EVENT_SELECT_4 (1<<28)
891#define OASTARTTRIG6_EVENT_SELECT_5 (1<<29)
892#define OASTARTTRIG6_EVENT_SELECT_6 (1<<30)
893#define OASTARTTRIG6_EVENT_SELECT_7 (1<<31)
894
895#define OASTARTTRIG7 _MMIO(0x2728)
896#define OASTARTTRIG7_NOA_SELECT_MASK 0xf
897#define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
898#define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
899#define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
900#define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
901#define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
902#define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
903#define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
904#define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
905
906#define OASTARTTRIG8 _MMIO(0x272c)
907#define OASTARTTRIG8_NOA_SELECT_MASK 0xf
908#define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
909#define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
910#define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
911#define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
912#define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
913#define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
914#define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
915#define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
916
917/* CECX_0 */
918#define OACEC_COMPARE_LESS_OR_EQUAL 6
919#define OACEC_COMPARE_NOT_EQUAL 5
920#define OACEC_COMPARE_LESS_THAN 4
921#define OACEC_COMPARE_GREATER_OR_EQUAL 3
922#define OACEC_COMPARE_EQUAL 2
923#define OACEC_COMPARE_GREATER_THAN 1
924#define OACEC_COMPARE_ANY_EQUAL 0
925
926#define OACEC_COMPARE_VALUE_MASK 0xffff
927#define OACEC_COMPARE_VALUE_SHIFT 3
928
929#define OACEC_SELECT_NOA (0<<19)
930#define OACEC_SELECT_PREV (1<<19)
931#define OACEC_SELECT_BOOLEAN (2<<19)
932
933/* CECX_1 */
934#define OACEC_MASK_MASK 0xffff
935#define OACEC_CONSIDERATIONS_MASK 0xffff
936#define OACEC_CONSIDERATIONS_SHIFT 16
937
938#define OACEC0_0 _MMIO(0x2770)
939#define OACEC0_1 _MMIO(0x2774)
940#define OACEC1_0 _MMIO(0x2778)
941#define OACEC1_1 _MMIO(0x277c)
942#define OACEC2_0 _MMIO(0x2780)
943#define OACEC2_1 _MMIO(0x2784)
944#define OACEC3_0 _MMIO(0x2788)
945#define OACEC3_1 _MMIO(0x278c)
946#define OACEC4_0 _MMIO(0x2790)
947#define OACEC4_1 _MMIO(0x2794)
948#define OACEC5_0 _MMIO(0x2798)
949#define OACEC5_1 _MMIO(0x279c)
950#define OACEC6_0 _MMIO(0x27a0)
951#define OACEC6_1 _MMIO(0x27a4)
952#define OACEC7_0 _MMIO(0x27a8)
953#define OACEC7_1 _MMIO(0x27ac)
954
Kenneth Graunke180b8132014-03-25 22:52:03 -0700955
Brad Volkin220375a2014-02-18 10:15:51 -0800956#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
957#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200958#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
Brad Volkin220375a2014-02-18 10:15:51 -0800959
Brad Volkin5947de92014-02-18 10:15:50 -0800960/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100961 * Reset registers
962 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200963#define DEBUG_RESET_I830 _MMIO(0x6070)
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100964#define DEBUG_RESET_FULL (1<<7)
965#define DEBUG_RESET_RENDER (1<<8)
966#define DEBUG_RESET_DISPLAY (1<<9)
967
Jesse Barnes57f350b2012-03-28 13:39:25 -0700968/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300969 * IOSF sideband
970 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200971#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300972#define IOSF_DEVFN_SHIFT 24
973#define IOSF_OPCODE_SHIFT 16
974#define IOSF_PORT_SHIFT 8
975#define IOSF_BYTE_ENABLES_SHIFT 4
976#define IOSF_BAR_SHIFT 1
977#define IOSF_SB_BUSY (1<<0)
Jani Nikula4688d452016-02-04 12:50:53 +0200978#define IOSF_PORT_BUNIT 0x03
979#define IOSF_PORT_PUNIT 0x04
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300980#define IOSF_PORT_NC 0x11
981#define IOSF_PORT_DPIO 0x12
Jani Nikulae9f882a2013-08-27 15:12:14 +0300982#define IOSF_PORT_GPIO_NC 0x13
983#define IOSF_PORT_CCK 0x14
Jani Nikula4688d452016-02-04 12:50:53 +0200984#define IOSF_PORT_DPIO_2 0x1a
985#define IOSF_PORT_FLISDSI 0x1b
Deepak Mdfb19ed2016-02-04 18:55:15 +0200986#define IOSF_PORT_GPIO_SC 0x48
987#define IOSF_PORT_GPIO_SUS 0xa8
Jani Nikula4688d452016-02-04 12:50:53 +0200988#define IOSF_PORT_CCU 0xa9
Jani Nikula7071af92016-03-18 13:11:15 +0200989#define CHV_IOSF_PORT_GPIO_N 0x13
990#define CHV_IOSF_PORT_GPIO_SE 0x48
991#define CHV_IOSF_PORT_GPIO_E 0xa8
992#define CHV_IOSF_PORT_GPIO_SW 0xb2
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200993#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
994#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300995
Jesse Barnes30a970c2013-11-04 13:48:12 -0800996/* See configdb bunit SB addr map */
997#define BUNIT_REG_BISOC 0x11
998
Jesse Barnes30a970c2013-11-04 13:48:12 -0800999#define PUNIT_REG_DSPFREQ 0x36
Ville Syrjälä383c5a62014-06-28 02:03:57 +03001000#define DSPFREQSTAT_SHIFT_CHV 24
1001#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1002#define DSPFREQGUAR_SHIFT_CHV 8
1003#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
Jesse Barnes30a970c2013-11-04 13:48:12 -08001004#define DSPFREQSTAT_SHIFT 30
1005#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1006#define DSPFREQGUAR_SHIFT 14
1007#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Ville Syrjäläcfb41412015-03-05 21:19:51 +02001008#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1009#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1010#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
Ville Syrjälä26972b02014-06-28 02:04:11 +03001011#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1012#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1013#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1014#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1015#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1016#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1017#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1018#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1019#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1020#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1021#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1022#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
Imre Deaka30180a2014-03-04 19:23:02 +02001023
1024/* See the PUNIT HAS v0.8 for the below bits */
1025enum punit_power_well {
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +01001026 /* These numbers are fixed and must match the position of the pw bits */
Imre Deaka30180a2014-03-04 19:23:02 +02001027 PUNIT_POWER_WELL_RENDER = 0,
1028 PUNIT_POWER_WELL_MEDIA = 1,
1029 PUNIT_POWER_WELL_DISP2D = 3,
1030 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
1031 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
1032 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
1033 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
1034 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
1035 PUNIT_POWER_WELL_DPIO_RX0 = 10,
1036 PUNIT_POWER_WELL_DPIO_RX1 = 11,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +03001037 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
Imre Deaka30180a2014-03-04 19:23:02 +02001038
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +01001039 /* Not actual bit groups. Used as IDs for lookup_power_well() */
Imre Deak56fcfd62015-11-04 19:24:10 +02001040 PUNIT_POWER_WELL_ALWAYS_ON,
Imre Deaka30180a2014-03-04 19:23:02 +02001041};
1042
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001043enum skl_disp_power_wells {
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +01001044 /* These numbers are fixed and must match the position of the pw bits */
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001045 SKL_DISP_PW_MISC_IO,
1046 SKL_DISP_PW_DDI_A_E,
1047 SKL_DISP_PW_DDI_B,
1048 SKL_DISP_PW_DDI_C,
1049 SKL_DISP_PW_DDI_D,
1050 SKL_DISP_PW_1 = 14,
1051 SKL_DISP_PW_2,
Imre Deak56fcfd62015-11-04 19:24:10 +02001052
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +01001053 /* Not actual bit groups. Used as IDs for lookup_power_well() */
Imre Deak56fcfd62015-11-04 19:24:10 +02001054 SKL_DISP_PW_ALWAYS_ON,
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01001055 SKL_DISP_PW_DC_OFF,
Imre Deak9c8d0b82016-06-13 16:44:34 +03001056
1057 BXT_DPIO_CMN_A,
1058 BXT_DPIO_CMN_BC,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00001059};
1060
1061#define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2))
1062#define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1))
1063
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001064#define PUNIT_REG_PWRGT_CTRL 0x60
1065#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deaka30180a2014-03-04 19:23:02 +02001066#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
1067#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
1068#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
1069#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
1070#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +08001071
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001072#define PUNIT_REG_GPU_LFM 0xd3
1073#define PUNIT_REG_GPU_FREQ_REQ 0xd4
1074#define PUNIT_REG_GPU_FREQ_STS 0xd8
Ville Syrjäläc8e96272014-11-07 21:33:44 +02001075#define GPLLENABLE (1<<4)
Ville Syrjäläe8474402013-06-26 17:43:24 +03001076#define GENFREQSTATUS (1<<0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001077#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -04001078#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001079
1080#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1081#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1082
Deepak S095acd52015-01-17 11:05:59 +05301083#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1084#define FB_GFX_FREQ_FUSE_MASK 0xff
1085#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1086#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1087#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1088
1089#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1090#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1091
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +02001092#define PUNIT_REG_DDR_SETUP2 0x139
1093#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1094#define FORCE_DDR_LOW_FREQ (1 << 1)
1095#define FORCE_DDR_HIGH_FREQ (1 << 0)
1096
Deepak S2b6b3a02014-05-27 15:59:30 +05301097#define PUNIT_GPU_STATUS_REG 0xdb
1098#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1099#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1100#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1101#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1102
1103#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1104#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1105#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1106
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001107#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1108#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1109#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1110#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1111#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1112#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1113#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1114#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1115#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1116#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1117
Deepak S3ef62342015-04-29 08:36:24 +05301118#define VLV_TURBO_SOC_OVERRIDE 0x04
1119#define VLV_OVERRIDE_EN 1
1120#define VLV_SOC_TDP_EN (1 << 1)
1121#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1122#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
1123
Deepak S31685c22014-07-03 17:33:01 -04001124#define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
Deepak S31685c22014-07-03 17:33:01 -04001125
ymohanmabe4fc042013-08-27 23:40:56 +03001126/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001127#define CCK_FUSE_REG 0x8
1128#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +03001129#define CCK_REG_DSI_PLL_FUSE 0x44
1130#define CCK_REG_DSI_PLL_CONTROL 0x48
1131#define DSI_PLL_VCO_EN (1 << 31)
1132#define DSI_PLL_LDO_GATE (1 << 30)
1133#define DSI_PLL_P1_POST_DIV_SHIFT 17
1134#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1135#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1136#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1137#define DSI_PLL_MUX_MASK (3 << 9)
1138#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1139#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1140#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1141#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1142#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1143#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1144#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1145#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1146#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1147#define DSI_PLL_LOCK (1 << 0)
1148#define CCK_REG_DSI_PLL_DIVIDER 0x4c
1149#define DSI_PLL_LFSR (1 << 31)
1150#define DSI_PLL_FRACTION_EN (1 << 30)
1151#define DSI_PLL_FRAC_COUNTER_SHIFT 27
1152#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1153#define DSI_PLL_USYNC_CNT_SHIFT 18
1154#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1155#define DSI_PLL_N1_DIV_SHIFT 16
1156#define DSI_PLL_N1_DIV_MASK (3 << 16)
1157#define DSI_PLL_M1_DIV_SHIFT 0
1158#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001159#define CCK_CZ_CLOCK_CONTROL 0x62
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001160#define CCK_GPLL_CLOCK_CONTROL 0x67
Jesse Barnes30a970c2013-11-04 13:48:12 -08001161#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Ville Syrjälä35d38d12016-03-02 17:22:16 +02001162#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
Vandana Kannan87d5d252015-09-24 23:29:17 +03001163#define CCK_TRUNK_FORCE_ON (1 << 17)
1164#define CCK_TRUNK_FORCE_OFF (1 << 16)
1165#define CCK_FREQUENCY_STATUS (0x1f << 8)
1166#define CCK_FREQUENCY_STATUS_SHIFT 8
1167#define CCK_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +03001168
Ander Conselvan de Oliveiraf38861b2016-10-06 19:22:18 +03001169/* DPIO registers */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001170#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +03001171
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001172#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001173#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
1174#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
1175#define DPIO_SFR_BYPASS (1<<1)
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001176#define DPIO_CMNRST (1<<0)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001177
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001178#define DPIO_PHY(pipe) ((pipe) >> 1)
1179#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
1180
Daniel Vetter598fac62013-04-18 22:01:46 +02001181/*
1182 * Per pipe/PLL DPIO regs
1183 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001184#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -07001185#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +02001186#define DPIO_POST_DIV_DAC 0
1187#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1188#define DPIO_POST_DIV_LVDS1 2
1189#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001190#define DPIO_K_SHIFT (24) /* 4 bits */
1191#define DPIO_P1_SHIFT (21) /* 3 bits */
1192#define DPIO_P2_SHIFT (16) /* 5 bits */
1193#define DPIO_N_SHIFT (12) /* 4 bits */
1194#define DPIO_ENABLE_CALIBRATION (1<<11)
1195#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1196#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001197#define _VLV_PLL_DW3_CH1 0x802c
1198#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001199
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001200#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -07001201#define DPIO_REFSEL_OVERRIDE 27
1202#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1203#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1204#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301205#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -07001206#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1207#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001208#define _VLV_PLL_DW5_CH1 0x8034
1209#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001210
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001211#define _VLV_PLL_DW7_CH0 0x801c
1212#define _VLV_PLL_DW7_CH1 0x803c
1213#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001214
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001215#define _VLV_PLL_DW8_CH0 0x8040
1216#define _VLV_PLL_DW8_CH1 0x8060
1217#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001218
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001219#define VLV_PLL_DW9_BCAST 0xc044
1220#define _VLV_PLL_DW9_CH0 0x8044
1221#define _VLV_PLL_DW9_CH1 0x8064
1222#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001223
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001224#define _VLV_PLL_DW10_CH0 0x8048
1225#define _VLV_PLL_DW10_CH1 0x8068
1226#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001227
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001228#define _VLV_PLL_DW11_CH0 0x804c
1229#define _VLV_PLL_DW11_CH1 0x806c
1230#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -07001231
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001232/* Spec for ref block start counts at DW10 */
1233#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +02001234
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001235#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001236
Daniel Vetter598fac62013-04-18 22:01:46 +02001237/*
1238 * Per DDI channel DPIO regs
1239 */
1240
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001241#define _VLV_PCS_DW0_CH0 0x8200
1242#define _VLV_PCS_DW0_CH1 0x8400
Daniel Vetter598fac62013-04-18 22:01:46 +02001243#define DPIO_PCS_TX_LANE2_RESET (1<<16)
1244#define DPIO_PCS_TX_LANE1_RESET (1<<7)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001245#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
1246#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001247#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001248
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001249#define _VLV_PCS01_DW0_CH0 0x200
1250#define _VLV_PCS23_DW0_CH0 0x400
1251#define _VLV_PCS01_DW0_CH1 0x2600
1252#define _VLV_PCS23_DW0_CH1 0x2800
1253#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1254#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1255
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001256#define _VLV_PCS_DW1_CH0 0x8204
1257#define _VLV_PCS_DW1_CH1 0x8404
Ville Syrjäläd2152b22014-04-28 14:15:24 +03001258#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
Daniel Vetter598fac62013-04-18 22:01:46 +02001259#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
1260#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
1261#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
1262#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001263#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001264
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001265#define _VLV_PCS01_DW1_CH0 0x204
1266#define _VLV_PCS23_DW1_CH0 0x404
1267#define _VLV_PCS01_DW1_CH1 0x2604
1268#define _VLV_PCS23_DW1_CH1 0x2804
1269#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1270#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1271
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001272#define _VLV_PCS_DW8_CH0 0x8220
1273#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +03001274#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1275#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001276#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001277
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001278#define _VLV_PCS01_DW8_CH0 0x0220
1279#define _VLV_PCS23_DW8_CH0 0x0420
1280#define _VLV_PCS01_DW8_CH1 0x2620
1281#define _VLV_PCS23_DW8_CH1 0x2820
1282#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1283#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001284
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001285#define _VLV_PCS_DW9_CH0 0x8224
1286#define _VLV_PCS_DW9_CH1 0x8424
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001287#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
1288#define DPIO_PCS_TX2MARGIN_000 (0<<13)
1289#define DPIO_PCS_TX2MARGIN_101 (1<<13)
1290#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
1291#define DPIO_PCS_TX1MARGIN_000 (0<<10)
1292#define DPIO_PCS_TX1MARGIN_101 (1<<10)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001293#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001294
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001295#define _VLV_PCS01_DW9_CH0 0x224
1296#define _VLV_PCS23_DW9_CH0 0x424
1297#define _VLV_PCS01_DW9_CH1 0x2624
1298#define _VLV_PCS23_DW9_CH1 0x2824
1299#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1300#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1301
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001302#define _CHV_PCS_DW10_CH0 0x8228
1303#define _CHV_PCS_DW10_CH1 0x8428
1304#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
1305#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001306#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
1307#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
1308#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
1309#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
1310#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
1311#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001312#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1313
Ville Syrjälä1966e592014-04-09 13:29:04 +03001314#define _VLV_PCS01_DW10_CH0 0x0228
1315#define _VLV_PCS23_DW10_CH0 0x0428
1316#define _VLV_PCS01_DW10_CH1 0x2628
1317#define _VLV_PCS23_DW10_CH1 0x2828
1318#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1319#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1320
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001321#define _VLV_PCS_DW11_CH0 0x822c
1322#define _VLV_PCS_DW11_CH1 0x842c
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001323#define DPIO_TX2_STAGGER_MASK(x) ((x)<<24)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001324#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
1325#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
1326#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001327#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001328
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001329#define _VLV_PCS01_DW11_CH0 0x022c
1330#define _VLV_PCS23_DW11_CH0 0x042c
1331#define _VLV_PCS01_DW11_CH1 0x262c
1332#define _VLV_PCS23_DW11_CH1 0x282c
Ville Syrjälä142d2ec2014-10-16 20:52:32 +03001333#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1334#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001335
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001336#define _VLV_PCS01_DW12_CH0 0x0230
1337#define _VLV_PCS23_DW12_CH0 0x0430
1338#define _VLV_PCS01_DW12_CH1 0x2630
1339#define _VLV_PCS23_DW12_CH1 0x2830
1340#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1341#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1342
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001343#define _VLV_PCS_DW12_CH0 0x8230
1344#define _VLV_PCS_DW12_CH1 0x8430
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001345#define DPIO_TX2_STAGGER_MULT(x) ((x)<<20)
1346#define DPIO_TX1_STAGGER_MULT(x) ((x)<<16)
1347#define DPIO_TX1_STAGGER_MASK(x) ((x)<<8)
1348#define DPIO_LANESTAGGER_STRAP_OVRD (1<<6)
1349#define DPIO_LANESTAGGER_STRAP(x) ((x)<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001350#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001351
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001352#define _VLV_PCS_DW14_CH0 0x8238
1353#define _VLV_PCS_DW14_CH1 0x8438
1354#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001355
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001356#define _VLV_PCS_DW23_CH0 0x825c
1357#define _VLV_PCS_DW23_CH1 0x845c
1358#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001359
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001360#define _VLV_TX_DW2_CH0 0x8288
1361#define _VLV_TX_DW2_CH1 0x8488
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001362#define DPIO_SWING_MARGIN000_SHIFT 16
1363#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001364#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001365#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001366
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001367#define _VLV_TX_DW3_CH0 0x828c
1368#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001369/* The following bit for CHV phy */
1370#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001371#define DPIO_SWING_MARGIN101_SHIFT 16
1372#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001373#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1374
1375#define _VLV_TX_DW4_CH0 0x8290
1376#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001377#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1378#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001379#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1380#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001381#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1382
1383#define _VLV_TX3_DW4_CH0 0x690
1384#define _VLV_TX3_DW4_CH1 0x2a90
1385#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1386
1387#define _VLV_TX_DW5_CH0 0x8294
1388#define _VLV_TX_DW5_CH1 0x8494
Daniel Vetter598fac62013-04-18 22:01:46 +02001389#define DPIO_TX_OCALINIT_EN (1<<31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001390#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001391
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001392#define _VLV_TX_DW11_CH0 0x82ac
1393#define _VLV_TX_DW11_CH1 0x84ac
1394#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001395
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001396#define _VLV_TX_DW14_CH0 0x82b8
1397#define _VLV_TX_DW14_CH1 0x84b8
1398#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301399
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001400/* CHV dpPhy registers */
1401#define _CHV_PLL_DW0_CH0 0x8000
1402#define _CHV_PLL_DW0_CH1 0x8180
1403#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1404
1405#define _CHV_PLL_DW1_CH0 0x8004
1406#define _CHV_PLL_DW1_CH1 0x8184
1407#define DPIO_CHV_N_DIV_SHIFT 8
1408#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1409#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1410
1411#define _CHV_PLL_DW2_CH0 0x8008
1412#define _CHV_PLL_DW2_CH1 0x8188
1413#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1414
1415#define _CHV_PLL_DW3_CH0 0x800c
1416#define _CHV_PLL_DW3_CH1 0x818c
1417#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1418#define DPIO_CHV_FIRST_MOD (0 << 8)
1419#define DPIO_CHV_SECOND_MOD (1 << 8)
1420#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05301421#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001422#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1423
1424#define _CHV_PLL_DW6_CH0 0x8018
1425#define _CHV_PLL_DW6_CH1 0x8198
1426#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1427#define DPIO_CHV_INT_COEFF_SHIFT 8
1428#define DPIO_CHV_PROP_COEFF_SHIFT 0
1429#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1430
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301431#define _CHV_PLL_DW8_CH0 0x8020
1432#define _CHV_PLL_DW8_CH1 0x81A0
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05301433#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1434#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301435#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1436
1437#define _CHV_PLL_DW9_CH0 0x8024
1438#define _CHV_PLL_DW9_CH1 0x81A4
1439#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05301440#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301441#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1442#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1443
Ville Syrjälä6669e392015-07-08 23:46:00 +03001444#define _CHV_CMN_DW0_CH0 0x8100
1445#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1446#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1447#define DPIO_ALLDL_POWERDOWN (1 << 1)
1448#define DPIO_ANYDL_POWERDOWN (1 << 0)
1449
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001450#define _CHV_CMN_DW5_CH0 0x8114
1451#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1452#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1453#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1454#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1455#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1456#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1457#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1458#define CHV_BUFLEFTENA1_MASK (3 << 22)
1459
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001460#define _CHV_CMN_DW13_CH0 0x8134
1461#define _CHV_CMN_DW0_CH1 0x8080
1462#define DPIO_CHV_S1_DIV_SHIFT 21
1463#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1464#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1465#define DPIO_CHV_K_DIV_SHIFT 4
1466#define DPIO_PLL_FREQLOCK (1 << 1)
1467#define DPIO_PLL_LOCK (1 << 0)
1468#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1469
1470#define _CHV_CMN_DW14_CH0 0x8138
1471#define _CHV_CMN_DW1_CH1 0x8084
1472#define DPIO_AFC_RECAL (1 << 14)
1473#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001474#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1475#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1476#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1477#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1478#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1479#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1480#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1481#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001482#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1483
Ville Syrjälä9197c882014-04-09 13:29:05 +03001484#define _CHV_CMN_DW19_CH0 0x814c
1485#define _CHV_CMN_DW6_CH1 0x8098
Ville Syrjälä6669e392015-07-08 23:46:00 +03001486#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1487#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001488#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
Ville Syrjälä9197c882014-04-09 13:29:05 +03001489#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001490
Ville Syrjälä9197c882014-04-09 13:29:05 +03001491#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1492
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001493#define CHV_CMN_DW28 0x8170
1494#define DPIO_CL1POWERDOWNEN (1 << 23)
1495#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
Ville Syrjäläee279212015-07-08 23:45:57 +03001496#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1497#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1498#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1499#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001500
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001501#define CHV_CMN_DW30 0x8178
Ville Syrjälä3e288782015-07-08 23:45:58 +03001502#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001503#define DPIO_LRC_BYPASS (1 << 3)
1504
1505#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1506 (lane) * 0x200 + (offset))
1507
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001508#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1509#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1510#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1511#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1512#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1513#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1514#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1515#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1516#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1517#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1518#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001519#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1520#define DPIO_FRC_LATENCY_SHFIT 8
1521#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1522#define DPIO_UPAR_SHIFT 30
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301523
1524/* BXT PHY registers */
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001525#define _BXT_PHY0_BASE 0x6C000
1526#define _BXT_PHY1_BASE 0x162000
1527#define BXT_PHY_BASE(phy) _PIPE((phy), _BXT_PHY0_BASE, \
1528 _BXT_PHY1_BASE)
1529
1530#define _BXT_PHY(phy, reg) \
1531 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1532
1533#define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1534 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1535 (reg_ch1) - _BXT_PHY0_BASE))
1536#define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1537 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301538
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001539#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301540#define GT_DISPLAY_POWER_ON(phy) (1 << (phy))
1541
Imre Deake93da0a2016-06-13 16:44:37 +03001542#define _BXT_PHY_CTL_DDI_A 0x64C00
1543#define _BXT_PHY_CTL_DDI_B 0x64C10
1544#define _BXT_PHY_CTL_DDI_C 0x64C20
1545#define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1546#define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1547#define BXT_PHY_LANE_ENABLED (1 << 8)
1548#define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1549 _BXT_PHY_CTL_DDI_B)
1550
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301551#define _PHY_CTL_FAMILY_EDP 0x64C80
1552#define _PHY_CTL_FAMILY_DDI 0x64C90
1553#define COMMON_RESET_DIS (1 << 31)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001554#define BXT_PHY_CTL_FAMILY(phy) _MMIO_PIPE((phy), _PHY_CTL_FAMILY_DDI, \
1555 _PHY_CTL_FAMILY_EDP)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301556
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301557/* BXT PHY PLL registers */
1558#define _PORT_PLL_A 0x46074
1559#define _PORT_PLL_B 0x46078
1560#define _PORT_PLL_C 0x4607c
1561#define PORT_PLL_ENABLE (1 << 31)
1562#define PORT_PLL_LOCK (1 << 30)
1563#define PORT_PLL_REF_SEL (1 << 27)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001564#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301565
1566#define _PORT_PLL_EBB_0_A 0x162034
1567#define _PORT_PLL_EBB_0_B 0x6C034
1568#define _PORT_PLL_EBB_0_C 0x6C340
Imre Deakaa610dc2015-06-22 23:35:52 +03001569#define PORT_PLL_P1_SHIFT 13
1570#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1571#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1572#define PORT_PLL_P2_SHIFT 8
1573#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1574#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001575#define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1576 _PORT_PLL_EBB_0_B, \
1577 _PORT_PLL_EBB_0_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301578
1579#define _PORT_PLL_EBB_4_A 0x162038
1580#define _PORT_PLL_EBB_4_B 0x6C038
1581#define _PORT_PLL_EBB_4_C 0x6C344
1582#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1583#define PORT_PLL_RECALIBRATE (1 << 14)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001584#define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1585 _PORT_PLL_EBB_4_B, \
1586 _PORT_PLL_EBB_4_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301587
1588#define _PORT_PLL_0_A 0x162100
1589#define _PORT_PLL_0_B 0x6C100
1590#define _PORT_PLL_0_C 0x6C380
1591/* PORT_PLL_0_A */
1592#define PORT_PLL_M2_MASK 0xFF
1593/* PORT_PLL_1_A */
Imre Deakaa610dc2015-06-22 23:35:52 +03001594#define PORT_PLL_N_SHIFT 8
1595#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1596#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301597/* PORT_PLL_2_A */
1598#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1599/* PORT_PLL_3_A */
1600#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1601/* PORT_PLL_6_A */
1602#define PORT_PLL_PROP_COEFF_MASK 0xF
1603#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1604#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1605#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1606#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1607/* PORT_PLL_8_A */
1608#define PORT_PLL_TARGET_CNT_MASK 0x3FF
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301609/* PORT_PLL_9_A */
Imre Deak05712c12015-06-18 17:25:54 +03001610#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1611#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301612/* PORT_PLL_10_A */
1613#define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27)
Vandana Kannane6292552015-07-01 17:02:57 +05301614#define PORT_PLL_DCO_AMP_DEFAULT 15
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301615#define PORT_PLL_DCO_AMP_MASK 0x3c00
Ville Syrjälä68d97532015-09-18 20:03:39 +03001616#define PORT_PLL_DCO_AMP(x) ((x)<<10)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001617#define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1618 _PORT_PLL_0_B, \
1619 _PORT_PLL_0_C)
1620#define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1621 (idx) * 4)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301622
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301623/* BXT PHY common lane registers */
1624#define _PORT_CL1CM_DW0_A 0x162000
1625#define _PORT_CL1CM_DW0_BC 0x6C000
1626#define PHY_POWER_GOOD (1 << 16)
Vandana Kannanb61e7992016-03-31 23:15:54 +05301627#define PHY_RESERVED (1 << 7)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001628#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301629
1630#define _PORT_CL1CM_DW9_A 0x162024
1631#define _PORT_CL1CM_DW9_BC 0x6C024
1632#define IREF0RC_OFFSET_SHIFT 8
1633#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001634#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301635
1636#define _PORT_CL1CM_DW10_A 0x162028
1637#define _PORT_CL1CM_DW10_BC 0x6C028
1638#define IREF1RC_OFFSET_SHIFT 8
1639#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001640#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301641
1642#define _PORT_CL1CM_DW28_A 0x162070
1643#define _PORT_CL1CM_DW28_BC 0x6C070
1644#define OCL1_POWER_DOWN_EN (1 << 23)
1645#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1646#define SUS_CLK_CONFIG 0x3
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001647#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301648
1649#define _PORT_CL1CM_DW30_A 0x162078
1650#define _PORT_CL1CM_DW30_BC 0x6C078
1651#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001652#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301653
Ander Conselvan de Oliveira842d4162016-10-06 19:22:20 +03001654/* The spec defines this only for BXT PHY0, but lets assume that this
1655 * would exist for PHY1 too if it had a second channel.
1656 */
1657#define _PORT_CL2CM_DW6_A 0x162358
1658#define _PORT_CL2CM_DW6_BC 0x6C358
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001659#define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301660#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
1661
1662/* BXT PHY Ref registers */
1663#define _PORT_REF_DW3_A 0x16218C
1664#define _PORT_REF_DW3_BC 0x6C18C
1665#define GRC_DONE (1 << 22)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001666#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301667
1668#define _PORT_REF_DW6_A 0x162198
1669#define _PORT_REF_DW6_BC 0x6C198
Imre Deakd1e082f2016-04-01 16:02:33 +03001670#define GRC_CODE_SHIFT 24
1671#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301672#define GRC_CODE_FAST_SHIFT 16
Imre Deakd1e082f2016-04-01 16:02:33 +03001673#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301674#define GRC_CODE_SLOW_SHIFT 8
1675#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
1676#define GRC_CODE_NOM_MASK 0xFF
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001677#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301678
1679#define _PORT_REF_DW8_A 0x1621A0
1680#define _PORT_REF_DW8_BC 0x6C1A0
1681#define GRC_DIS (1 << 15)
1682#define GRC_RDY_OVRD (1 << 1)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001683#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301684
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301685/* BXT PHY PCS registers */
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301686#define _PORT_PCS_DW10_LN01_A 0x162428
1687#define _PORT_PCS_DW10_LN01_B 0x6C428
1688#define _PORT_PCS_DW10_LN01_C 0x6C828
1689#define _PORT_PCS_DW10_GRP_A 0x162C28
1690#define _PORT_PCS_DW10_GRP_B 0x6CC28
1691#define _PORT_PCS_DW10_GRP_C 0x6CE28
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001692#define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1693 _PORT_PCS_DW10_LN01_B, \
1694 _PORT_PCS_DW10_LN01_C)
1695#define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1696 _PORT_PCS_DW10_GRP_B, \
1697 _PORT_PCS_DW10_GRP_C)
1698
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301699#define TX2_SWING_CALC_INIT (1 << 31)
1700#define TX1_SWING_CALC_INIT (1 << 30)
1701
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301702#define _PORT_PCS_DW12_LN01_A 0x162430
1703#define _PORT_PCS_DW12_LN01_B 0x6C430
1704#define _PORT_PCS_DW12_LN01_C 0x6C830
1705#define _PORT_PCS_DW12_LN23_A 0x162630
1706#define _PORT_PCS_DW12_LN23_B 0x6C630
1707#define _PORT_PCS_DW12_LN23_C 0x6CA30
1708#define _PORT_PCS_DW12_GRP_A 0x162c30
1709#define _PORT_PCS_DW12_GRP_B 0x6CC30
1710#define _PORT_PCS_DW12_GRP_C 0x6CE30
1711#define LANESTAGGER_STRAP_OVRD (1 << 6)
1712#define LANE_STAGGER_MASK 0x1F
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001713#define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1714 _PORT_PCS_DW12_LN01_B, \
1715 _PORT_PCS_DW12_LN01_C)
1716#define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1717 _PORT_PCS_DW12_LN23_B, \
1718 _PORT_PCS_DW12_LN23_C)
1719#define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1720 _PORT_PCS_DW12_GRP_B, \
1721 _PORT_PCS_DW12_GRP_C)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301722
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301723/* BXT PHY TX registers */
1724#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
1725 ((lane) & 1) * 0x80)
1726
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301727#define _PORT_TX_DW2_LN0_A 0x162508
1728#define _PORT_TX_DW2_LN0_B 0x6C508
1729#define _PORT_TX_DW2_LN0_C 0x6C908
1730#define _PORT_TX_DW2_GRP_A 0x162D08
1731#define _PORT_TX_DW2_GRP_B 0x6CD08
1732#define _PORT_TX_DW2_GRP_C 0x6CF08
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001733#define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1734 _PORT_TX_DW2_LN0_B, \
1735 _PORT_TX_DW2_LN0_C)
1736#define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1737 _PORT_TX_DW2_GRP_B, \
1738 _PORT_TX_DW2_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301739#define MARGIN_000_SHIFT 16
1740#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
1741#define UNIQ_TRANS_SCALE_SHIFT 8
1742#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
1743
1744#define _PORT_TX_DW3_LN0_A 0x16250C
1745#define _PORT_TX_DW3_LN0_B 0x6C50C
1746#define _PORT_TX_DW3_LN0_C 0x6C90C
1747#define _PORT_TX_DW3_GRP_A 0x162D0C
1748#define _PORT_TX_DW3_GRP_B 0x6CD0C
1749#define _PORT_TX_DW3_GRP_C 0x6CF0C
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001750#define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1751 _PORT_TX_DW3_LN0_B, \
1752 _PORT_TX_DW3_LN0_C)
1753#define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1754 _PORT_TX_DW3_GRP_B, \
1755 _PORT_TX_DW3_GRP_C)
Sonika Jindal9c58a042015-09-24 10:22:54 +05301756#define SCALE_DCOMP_METHOD (1 << 26)
1757#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301758
1759#define _PORT_TX_DW4_LN0_A 0x162510
1760#define _PORT_TX_DW4_LN0_B 0x6C510
1761#define _PORT_TX_DW4_LN0_C 0x6C910
1762#define _PORT_TX_DW4_GRP_A 0x162D10
1763#define _PORT_TX_DW4_GRP_B 0x6CD10
1764#define _PORT_TX_DW4_GRP_C 0x6CF10
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001765#define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1766 _PORT_TX_DW4_LN0_B, \
1767 _PORT_TX_DW4_LN0_C)
1768#define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1769 _PORT_TX_DW4_GRP_B, \
1770 _PORT_TX_DW4_GRP_C)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301771#define DEEMPH_SHIFT 24
1772#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
1773
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301774#define _PORT_TX_DW14_LN0_A 0x162538
1775#define _PORT_TX_DW14_LN0_B 0x6C538
1776#define _PORT_TX_DW14_LN0_C 0x6C938
1777#define LATENCY_OPTIM_SHIFT 30
1778#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03001779#define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
1780 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
1781 _PORT_TX_DW14_LN0_C) + \
1782 _BXT_LANE_OFFSET(lane))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301783
David Weinehallf8896f52015-06-25 11:11:03 +03001784/* UAIMI scratch pad register 1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001785#define UAIMI_SPR1 _MMIO(0x4F074)
David Weinehallf8896f52015-06-25 11:11:03 +03001786/* SKL VccIO mask */
1787#define SKL_VCCIO_MASK 0x1
1788/* SKL balance leg register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001789#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
David Weinehallf8896f52015-06-25 11:11:03 +03001790/* I_boost values */
1791#define BALANCE_LEG_SHIFT(port) (8+3*(port))
1792#define BALANCE_LEG_MASK(port) (7<<(8+3*(port)))
1793/* Balance leg disable bits */
1794#define BALANCE_LEG_DISABLE_SHIFT 23
Ville Syrjäläa7d8dbc2016-07-12 15:59:28 +03001795#define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
David Weinehallf8896f52015-06-25 11:11:03 +03001796
Jesse Barnes585fb112008-07-29 11:54:06 -07001797/*
Jesse Barnesde151cf2008-11-12 10:03:55 -08001798 * Fence registers
Ville Syrjäläeecf6132015-09-21 18:05:14 +03001799 * [0-7] @ 0x2000 gen2,gen3
1800 * [8-15] @ 0x3000 945,g33,pnv
1801 *
1802 * [0-15] @ 0x3000 gen4,gen5
1803 *
1804 * [0-15] @ 0x100000 gen6,vlv,chv
1805 * [0-31] @ 0x100000 gen7+
Jesse Barnesde151cf2008-11-12 10:03:55 -08001806 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001807#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001808#define I830_FENCE_START_MASK 0x07f80000
1809#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -08001810#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001811#define I830_FENCE_PITCH_SHIFT 4
1812#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +02001813#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -07001814#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001815#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001816
1817#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -08001818#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001819
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001820#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
1821#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001822#define I965_FENCE_PITCH_SHIFT 2
1823#define I965_FENCE_TILING_Y_SHIFT 1
1824#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001825#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -08001826
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001827#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
1828#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
Ville Syrjäläeecf6132015-09-21 18:05:14 +03001829#define GEN6_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +03001830#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -07001831
Deepak S2b6b3a02014-05-27 15:59:30 +05301832
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001833/* control register for cpu gtt access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001834#define TILECTL _MMIO(0x101000)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001835#define TILECTL_SWZCTL (1 << 0)
Robert Beckette3a29052015-03-11 10:28:25 +02001836#define TILECTL_TLBPF (1 << 1)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001837#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1838#define TILECTL_BACKSNOOP_DIS (1 << 3)
1839
Jesse Barnesde151cf2008-11-12 10:03:55 -08001840/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001841 * Instruction and interrupt control regs
1842 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001843#define PGTBL_CTL _MMIO(0x02020)
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03001844#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1845#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001846#define PGTBL_ER _MMIO(0x02024)
1847#define PRB0_BASE (0x2030-0x30)
1848#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
1849#define PRB2_BASE (0x2050-0x30) /* gen3 */
1850#define SRB0_BASE (0x2100-0x30) /* gen2 */
1851#define SRB1_BASE (0x2110-0x30) /* gen2 */
1852#define SRB2_BASE (0x2120-0x30) /* 830 */
1853#define SRB3_BASE (0x2130-0x30) /* 830 */
Daniel Vetter333e9fe2010-08-02 16:24:01 +02001854#define RENDER_RING_BASE 0x02000
1855#define BSD_RING_BASE 0x04000
1856#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08001857#define GEN8_BSD2_RING_BASE 0x1c000
Ben Widawsky1950de12013-05-28 19:22:20 -07001858#define VEBOX_RING_BASE 0x1a000
Chris Wilson549f7362010-10-19 11:19:32 +01001859#define BLT_RING_BASE 0x22000
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001860#define RING_TAIL(base) _MMIO((base)+0x30)
1861#define RING_HEAD(base) _MMIO((base)+0x34)
1862#define RING_START(base) _MMIO((base)+0x38)
1863#define RING_CTL(base) _MMIO((base)+0x3c)
Chris Wilson62ae14b2016-10-04 21:11:25 +01001864#define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001865#define RING_SYNC_0(base) _MMIO((base)+0x40)
1866#define RING_SYNC_1(base) _MMIO((base)+0x44)
1867#define RING_SYNC_2(base) _MMIO((base)+0x48)
Ben Widawsky1950de12013-05-28 19:22:20 -07001868#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1869#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1870#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1871#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1872#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1873#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1874#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1875#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1876#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1877#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1878#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1879#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001880#define GEN6_NOSYNC INVALID_MMIO_REG
1881#define RING_PSMI_CTL(base) _MMIO((base)+0x50)
1882#define RING_MAX_IDLE(base) _MMIO((base)+0x54)
1883#define RING_HWS_PGA(base) _MMIO((base)+0x80)
1884#define RING_HWS_PGA_GEN6(base) _MMIO((base)+0x2080)
1885#define RING_RESET_CTL(base) _MMIO((base)+0xd0)
Mika Kuoppala7fd2d262015-06-18 12:51:40 +03001886#define RESET_CTL_REQUEST_RESET (1 << 0)
1887#define RESET_CTL_READY_TO_RESET (1 << 1)
Imre Deak9e72b462014-05-05 15:13:55 +03001888
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001889#define HSW_GTT_CACHE_EN _MMIO(0x4024)
Ville Syrjälä6d50b062015-05-19 20:32:57 +03001890#define GTT_CACHE_EN_ALL 0xF0007FFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001891#define GEN7_WR_WATERMARK _MMIO(0x4028)
1892#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
1893#define ARB_MODE _MMIO(0x4030)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001894#define ARB_MODE_SWIZZLE_SNB (1<<4)
1895#define ARB_MODE_SWIZZLE_IVB (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001896#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
1897#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
Imre Deak9e72b462014-05-05 15:13:55 +03001898/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001899#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03001900#define GEN7_LRA_LIMITS_REG_NUM 13
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001901#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
1902#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
Imre Deak9e72b462014-05-05 15:13:55 +03001903
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001904#define GAMTARBMODE _MMIO(0x04a08)
Ben Widawsky4afe8d32013-11-02 21:07:55 -07001905#define ARB_MODE_BWGTLB_DISABLE (1<<9)
Ben Widawsky31a53362013-11-02 21:07:04 -07001906#define ARB_MODE_SWIZZLE_BDW (1<<1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001907#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
Chris Wilson5ac97932016-07-27 19:11:17 +01001908#define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100*(engine)->hw_id)
Ben Widawsky828c7902013-10-16 09:21:30 -07001909#define RING_FAULT_GTTSEL_MASK (1<<11)
Ville Syrjälä68d97532015-09-18 20:03:39 +03001910#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
1911#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
Ben Widawsky828c7902013-10-16 09:21:30 -07001912#define RING_FAULT_VALID (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001913#define DONE_REG _MMIO(0x40b0)
1914#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
1915#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
1916#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
1917#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
1918#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
1919#define RING_ACTHD(base) _MMIO((base)+0x74)
1920#define RING_ACTHD_UDW(base) _MMIO((base)+0x5c)
1921#define RING_NOPID(base) _MMIO((base)+0x94)
1922#define RING_IMR(base) _MMIO((base)+0xa8)
1923#define RING_HWSTAM(base) _MMIO((base)+0x98)
1924#define RING_TIMESTAMP(base) _MMIO((base)+0x358)
1925#define RING_TIMESTAMP_UDW(base) _MMIO((base)+0x358 + 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07001926#define TAIL_ADDR 0x001FFFF8
1927#define HEAD_WRAP_COUNT 0xFFE00000
1928#define HEAD_WRAP_ONE 0x00200000
1929#define HEAD_ADDR 0x001FFFFC
1930#define RING_NR_PAGES 0x001FF000
1931#define RING_REPORT_MASK 0x00000006
1932#define RING_REPORT_64K 0x00000002
1933#define RING_REPORT_128K 0x00000004
1934#define RING_NO_REPORT 0x00000000
1935#define RING_VALID_MASK 0x00000001
1936#define RING_VALID 0x00000001
1937#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +01001938#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1939#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001940#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03001941
Arun Siluvery33136b02016-01-21 21:43:47 +00001942#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base)+0x4D0) + (i)*4)
1943#define RING_MAX_NONPRIV_SLOTS 12
1944
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001945#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
Imre Deak9e72b462014-05-05 15:13:55 +03001946
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03001947#define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
1948#define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1<<18)
1949
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03001950#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
1951#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1<<28)
1952
Chris Wilson8168bd42010-11-11 17:54:52 +00001953#if 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001954#define PRB0_TAIL _MMIO(0x2030)
1955#define PRB0_HEAD _MMIO(0x2034)
1956#define PRB0_START _MMIO(0x2038)
1957#define PRB0_CTL _MMIO(0x203c)
1958#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
1959#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
1960#define PRB1_START _MMIO(0x2048) /* 915+ only */
1961#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00001962#endif
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001963#define IPEIR_I965 _MMIO(0x2064)
1964#define IPEHR_I965 _MMIO(0x2068)
1965#define GEN7_SC_INSTDONE _MMIO(0x7100)
1966#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
1967#define GEN7_ROW_INSTDONE _MMIO(0xe164)
Ben Widawskyf9e61372016-09-20 16:54:33 +03001968#define GEN8_MCR_SELECTOR _MMIO(0xfdc)
1969#define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
1970#define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
1971#define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
1972#define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001973#define RING_IPEIR(base) _MMIO((base)+0x64)
1974#define RING_IPEHR(base) _MMIO((base)+0x68)
Imre Deakf1d54342015-09-30 23:00:42 +03001975/*
1976 * On GEN4, only the render ring INSTDONE exists and has a different
1977 * layout than the GEN7+ version.
Imre Deakbd93a502015-09-30 23:00:43 +03001978 * The GEN2 counterpart of this register is GEN2_INSTDONE.
Imre Deakf1d54342015-09-30 23:00:42 +03001979 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001980#define RING_INSTDONE(base) _MMIO((base)+0x6c)
1981#define RING_INSTPS(base) _MMIO((base)+0x70)
1982#define RING_DMA_FADD(base) _MMIO((base)+0x78)
1983#define RING_DMA_FADD_UDW(base) _MMIO((base)+0x60) /* gen8+ */
1984#define RING_INSTPM(base) _MMIO((base)+0xc0)
1985#define RING_MI_MODE(base) _MMIO((base)+0x9c)
1986#define INSTPS _MMIO(0x2070) /* 965+ only */
1987#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
1988#define ACTHD_I965 _MMIO(0x2074)
1989#define HWS_PGA _MMIO(0x2080)
Jesse Barnes585fb112008-07-29 11:54:06 -07001990#define HWS_ADDRESS_MASK 0xfffff000
1991#define HWS_START_ADDRESS_SHIFT 4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001992#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
Jesse Barnes97f5ab62009-10-08 10:16:48 -07001993#define PWRCTX_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001994#define IPEIR _MMIO(0x2088)
1995#define IPEHR _MMIO(0x208c)
1996#define GEN2_INSTDONE _MMIO(0x2090)
1997#define NOPID _MMIO(0x2094)
1998#define HWSTAM _MMIO(0x2098)
1999#define DMA_FADD_I8XX _MMIO(0x20d0)
2000#define RING_BBSTATE(base) _MMIO((base)+0x110)
Ville Syrjälä35dc3f92015-11-04 23:20:10 +02002001#define RING_BB_PPGTT (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002002#define RING_SBBADDR(base) _MMIO((base)+0x114) /* hsw+ */
2003#define RING_SBBSTATE(base) _MMIO((base)+0x118) /* hsw+ */
2004#define RING_SBBADDR_UDW(base) _MMIO((base)+0x11c) /* gen8+ */
2005#define RING_BBADDR(base) _MMIO((base)+0x140)
2006#define RING_BBADDR_UDW(base) _MMIO((base)+0x168) /* gen8+ */
2007#define RING_BB_PER_CTX_PTR(base) _MMIO((base)+0x1c0) /* gen8+ */
2008#define RING_INDIRECT_CTX(base) _MMIO((base)+0x1c4) /* gen8+ */
2009#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base)+0x1c8) /* gen8+ */
2010#define RING_CTX_TIMESTAMP(base) _MMIO((base)+0x3a8) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08002011
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002012#define ERROR_GEN6 _MMIO(0x40a0)
2013#define GEN7_ERR_INT _MMIO(0x44040)
Paulo Zanonide032bf2013-04-12 17:57:58 -03002014#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03002015#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002016#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
Paulo Zanoni86642812013-04-12 17:57:57 -03002017#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002018#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
Paulo Zanoni86642812013-04-12 17:57:57 -03002019#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002020#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002021#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + (pipe)*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03002022#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002023#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
Chris Wilsonf4068392010-10-27 20:36:41 +01002024
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002025#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2026#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
Mika Kuoppala6c826f32015-03-24 14:54:19 +02002027
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002028#define FPGA_DBG _MMIO(0x42300)
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03002029#define FPGA_DBG_RM_NOCLAIM (1<<31)
2030
Mika Kuoppala8ac3e1b2015-12-15 19:45:42 +02002031#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2032#define CLAIM_ER_CLR (1 << 31)
2033#define CLAIM_ER_OVERFLOW (1 << 16)
2034#define CLAIM_ER_CTR_MASK 0xffff
2035
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002036#define DERRMR _MMIO(0x44050)
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07002037/* Note that HBLANK events are reserved on bdw+ */
Chris Wilsonffe74d72013-08-26 20:58:12 +01002038#define DERRMR_PIPEA_SCANLINE (1<<0)
2039#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
2040#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
2041#define DERRMR_PIPEA_VBLANK (1<<3)
2042#define DERRMR_PIPEA_HBLANK (1<<5)
2043#define DERRMR_PIPEB_SCANLINE (1<<8)
2044#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
2045#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
2046#define DERRMR_PIPEB_VBLANK (1<<11)
2047#define DERRMR_PIPEB_HBLANK (1<<13)
2048/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
2049#define DERRMR_PIPEC_SCANLINE (1<<14)
2050#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
2051#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
2052#define DERRMR_PIPEC_VBLANK (1<<21)
2053#define DERRMR_PIPEC_HBLANK (1<<22)
2054
Chris Wilson0f3b6842013-01-15 12:05:55 +00002055
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002056/* GM45+ chicken bits -- debug workaround bits that may be required
2057 * for various sorts of correct behavior. The top 16 bits of each are
2058 * the enables for writing to the corresponding low bit.
2059 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002060#define _3D_CHICKEN _MMIO(0x2084)
Daniel Vetter42839082012-12-14 23:38:28 +01002061#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002062#define _3D_CHICKEN2 _MMIO(0x208c)
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002063/* Disables pipelining of read flushes past the SF-WIZ interface.
2064 * Required on all Ironlake steppings according to the B-Spec, but the
2065 * particular danger of not doing so is not specified.
2066 */
2067# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002068#define _3D_CHICKEN3 _MMIO(0x2090)
Jesse Barnes87f80202012-10-02 17:43:41 -05002069#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07002070#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02002071#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
2072#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07002073
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002074#define MI_MODE _MMIO(0x209c)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002075# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08002076# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00002077# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05302078# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01002079# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08002080
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002081#define GEN6_GT_MODE _MMIO(0x20d0)
2082#define GEN7_GT_MODE _MMIO(0x7008)
Ville Syrjälä8d85d272014-02-04 21:59:15 +02002083#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2084#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2085#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2086#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
Damien Lespiau98533252014-12-08 17:33:51 +00002087#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01002088#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03002089#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2090#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07002091
Tim Gorea8ab5ed2016-06-13 12:15:01 +01002092/* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2093#define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2094#define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
2095
Tim Goreb1e429f2016-03-21 14:37:29 +00002096/* WaClearTdlStateAckDirtyBits */
2097#define GEN8_STATE_ACK _MMIO(0x20F0)
2098#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2099#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2100#define GEN9_STATE_ACK_TDL0 (1 << 12)
2101#define GEN9_STATE_ACK_TDL1 (1 << 13)
2102#define GEN9_STATE_ACK_TDL2 (1 << 14)
2103#define GEN9_STATE_ACK_TDL3 (1 << 15)
2104#define GEN9_SUBSLICE_TDL_ACK_BITS \
2105 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2106 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2107
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002108#define GFX_MODE _MMIO(0x2520)
2109#define GFX_MODE_GEN7 _MMIO(0x229c)
Dave Gordonbbdc070a2016-07-20 18:16:05 +01002110#define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002111#define GFX_RUN_LIST_ENABLE (1<<15)
Dave Gordon4df001d2015-08-12 15:43:42 +01002112#define GFX_INTERRUPT_STEERING (1<<14)
Chris Wilsonaa83e302014-03-21 17:18:54 +00002113#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002114#define GFX_SURFACE_FAULT_ENABLE (1<<12)
2115#define GFX_REPLAY_MODE (1<<11)
2116#define GFX_PSMI_GRANULARITY (1<<10)
2117#define GFX_PPGTT_ENABLE (1<<9)
Michel Thierry2dba3232015-07-30 11:06:23 +01002118#define GEN8_GFX_PPGTT_48B (1<<7)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002119
Dave Gordon4df001d2015-08-12 15:43:42 +01002120#define GFX_FORWARD_VBLANK_MASK (3<<5)
2121#define GFX_FORWARD_VBLANK_NEVER (0<<5)
2122#define GFX_FORWARD_VBLANK_ALWAYS (1<<5)
2123#define GFX_FORWARD_VBLANK_COND (2<<5)
2124
Daniel Vettera7e806d2012-07-11 16:27:55 +02002125#define VLV_DISPLAY_BASE 0x180000
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05302126#define VLV_MIPI_BASE VLV_DISPLAY_BASE
Shashank Sharmac6c794a2016-03-22 12:01:50 +02002127#define BXT_MIPI_BASE 0x60000
Daniel Vettera7e806d2012-07-11 16:27:55 +02002128
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002129#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2130#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2131#define SCPD0 _MMIO(0x209c) /* 915+ only */
2132#define IER _MMIO(0x20a0)
2133#define IIR _MMIO(0x20a4)
2134#define IMR _MMIO(0x20a8)
2135#define ISR _MMIO(0x20ac)
2136#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03002137#define GINT_DIS (1<<22)
Jesse Barnes2d809572012-10-25 12:15:44 -07002138#define GCFG_DIS (1<<8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002139#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2140#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2141#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2142#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2143#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2144#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2145#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05302146#define VLV_PCBR_ADDR_SHIFT 12
2147
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002148#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002149#define EIR _MMIO(0x20b0)
2150#define EMR _MMIO(0x20b4)
2151#define ESR _MMIO(0x20b8)
Jesse Barnes63eeaf32009-06-18 16:56:52 -07002152#define GM45_ERROR_PAGE_TABLE (1<<5)
2153#define GM45_ERROR_MEM_PRIV (1<<4)
2154#define I915_ERROR_PAGE_TABLE (1<<4)
2155#define GM45_ERROR_CP_PRIV (1<<3)
2156#define I915_ERROR_MEMORY_REFRESH (1<<1)
2157#define I915_ERROR_INSTRUCTION (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002158#define INSTPM _MMIO(0x20c0)
Li Pengee980b82010-01-27 19:01:11 +08002159#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Ville Syrjälä32992542014-02-25 15:13:39 +02002160#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00002161 will not assert AGPBUSY# and will only
2162 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -08002163#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Chris Wilson884020b2013-08-06 19:01:14 +01002164#define INSTPM_TLB_INVALIDATE (1<<9)
2165#define INSTPM_SYNC_FLUSH (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002166#define ACTHD _MMIO(0x20c8)
2167#define MEM_MODE _MMIO(0x20cc)
Ville Syrjälä10383922014-08-15 01:21:54 +03002168#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
2169#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
2170#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002171#define FW_BLC _MMIO(0x20d8)
2172#define FW_BLC2 _MMIO(0x20dc)
2173#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +08002174#define FW_BLC_SELF_EN_MASK (1<<31)
2175#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
2176#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002177#define MM_BURST_LENGTH 0x00700000
2178#define MM_FIFO_WATERMARK 0x0001F000
2179#define LM_BURST_LENGTH 0x00000700
2180#define LM_FIFO_WATERMARK 0x0000001F
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002181#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07002182
2183/* Make render/texture TLB fetches lower priorty than associated data
2184 * fetches. This is not turned on by default
2185 */
2186#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2187
2188/* Isoch request wait on GTT enable (Display A/B/C streams).
2189 * Make isoch requests stall on the TLB update. May cause
2190 * display underruns (test mode only)
2191 */
2192#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2193
2194/* Block grant count for isoch requests when block count is
2195 * set to a finite value.
2196 */
2197#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2198#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2199#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2200#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2201#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2202
2203/* Enable render writes to complete in C2/C3/C4 power states.
2204 * If this isn't enabled, render writes are prevented in low
2205 * power states. That seems bad to me.
2206 */
2207#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2208
2209/* This acknowledges an async flip immediately instead
2210 * of waiting for 2TLB fetches.
2211 */
2212#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2213
2214/* Enables non-sequential data reads through arbiter
2215 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002216#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07002217
2218/* Disable FSB snooping of cacheable write cycles from binner/render
2219 * command stream
2220 */
2221#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2222
2223/* Arbiter time slice for non-isoch streams */
2224#define MI_ARB_TIME_SLICE_MASK (7 << 5)
2225#define MI_ARB_TIME_SLICE_1 (0 << 5)
2226#define MI_ARB_TIME_SLICE_2 (1 << 5)
2227#define MI_ARB_TIME_SLICE_4 (2 << 5)
2228#define MI_ARB_TIME_SLICE_6 (3 << 5)
2229#define MI_ARB_TIME_SLICE_8 (4 << 5)
2230#define MI_ARB_TIME_SLICE_10 (5 << 5)
2231#define MI_ARB_TIME_SLICE_14 (6 << 5)
2232#define MI_ARB_TIME_SLICE_16 (7 << 5)
2233
2234/* Low priority grace period page size */
2235#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
2236#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
2237
2238/* Disable display A/B trickle feed */
2239#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
2240
2241/* Set display plane priority */
2242#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
2243#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
2244
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002245#define MI_STATE _MMIO(0x20e4) /* gen2 only */
Ville Syrjälä54e472a2014-02-25 15:13:40 +02002246#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
2247#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
2248
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002249#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +02002250#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -07002251#define CM0_IZ_OPT_DISABLE (1<<6)
2252#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +02002253#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07002254#define CM0_DEPTH_EVICT_DISABLE (1<<4)
2255#define CM0_COLOR_EVICT_DISABLE (1<<3)
2256#define CM0_DEPTH_WRITE_DISABLE (1<<1)
2257#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002258#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2259#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08002260#define GFX_FLSH_CNTL_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002261#define ECOSKPD _MMIO(0x21d0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -07002262#define ECO_GATING_CX_ONLY (1<<3)
2263#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002264
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002265#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
Akash Goel4e046322014-04-04 17:14:38 +05302266#define RC_OP_FLUSH_ENABLE (1<<0)
Chia-I Wufe27c602014-01-28 13:29:33 +08002267#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002268#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
Damien Lespiau5d708682014-03-26 18:41:51 +00002269#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
2270#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
Damien Lespiau9370cd92015-02-09 19:33:17 +00002271#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
Jesse Barnesfb046852012-03-28 13:39:26 -07002272
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002273#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
Jesse Barnes4efe0702011-01-18 11:25:41 -08002274#define GEN6_BLITTER_LOCK_SHIFT 16
2275#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
2276
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002277#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
Chris Wilson2c550182014-12-16 10:02:27 +00002278#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002279#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03002280#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02002281
Deepak S693d11c2015-01-16 20:42:16 +05302282/* Fuse readout registers for GT */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002283#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
Jeff McGeec93043a2015-02-27 12:12:28 -08002284#define CHV_FGT_DISABLE_SS0 (1 << 10)
2285#define CHV_FGT_DISABLE_SS1 (1 << 11)
Deepak S693d11c2015-01-16 20:42:16 +05302286#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2287#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2288#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2289#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2290#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2291#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2292#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2293#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2294
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002295#define GEN8_FUSE2 _MMIO(0x9120)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002296#define GEN8_F2_SS_DIS_SHIFT 21
2297#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
Jeff McGee38732182015-02-13 10:27:54 -06002298#define GEN8_F2_S_ENA_SHIFT 25
2299#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2300
2301#define GEN9_F2_SS_DIS_SHIFT 20
2302#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2303
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002304#define GEN8_EU_DISABLE0 _MMIO(0x9134)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002305#define GEN8_EU_DIS0_S0_MASK 0xffffff
2306#define GEN8_EU_DIS0_S1_SHIFT 24
2307#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2308
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002309#define GEN8_EU_DISABLE1 _MMIO(0x9138)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002310#define GEN8_EU_DIS1_S1_MASK 0xffff
2311#define GEN8_EU_DIS1_S2_SHIFT 16
2312#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2313
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002314#define GEN8_EU_DISABLE2 _MMIO(0x913c)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002315#define GEN8_EU_DIS2_S2_MASK 0xff
2316
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002317#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice)*0x4)
Jeff McGee38732182015-02-13 10:27:54 -06002318
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002319#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
Chris Wilson12f55812012-07-05 17:14:01 +01002320#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2321#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2322#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2323#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002324
Ben Widawskycc609d52013-05-28 19:22:29 -07002325/* On modern GEN architectures interrupt control consists of two sets
2326 * of registers. The first set pertains to the ring generating the
2327 * interrupt. The second control is for the functional block generating the
2328 * interrupt. These are PM, GT, DE, etc.
2329 *
2330 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2331 * GT interrupt bits, so we don't need to duplicate the defines.
2332 *
2333 * These defines should cover us well from SNB->HSW with minor exceptions
2334 * it can also work on ILK.
2335 */
2336#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2337#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2338#define GT_BLT_USER_INTERRUPT (1 << 22)
2339#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2340#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002341#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Oscar Mateo73d477f2014-07-24 17:04:31 +01002342#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
Ben Widawskycc609d52013-05-28 19:22:29 -07002343#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2344#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2345#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2346#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2347#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2348#define GT_RENDER_USER_INTERRUPT (1 << 0)
2349
Ben Widawsky12638c52013-05-28 19:22:31 -07002350#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2351#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2352
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002353#define GT_PARITY_ERROR(dev_priv) \
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002354 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01002355 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002356
Ben Widawskycc609d52013-05-28 19:22:29 -07002357/* These are all the "old" interrupts */
2358#define ILK_BSD_USER_INTERRUPT (1<<5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002359
2360#define I915_PM_INTERRUPT (1<<31)
2361#define I915_ISP_INTERRUPT (1<<22)
2362#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
2363#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02002364#define I915_MIPIC_INTERRUPT (1<<19)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002365#define I915_MIPIA_INTERRUPT (1<<18)
Ben Widawskycc609d52013-05-28 19:22:29 -07002366#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
2367#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002368#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
2369#define I915_MASTER_ERROR_INTERRUPT (1<<15)
Ben Widawskycc609d52013-05-28 19:22:29 -07002370#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002371#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
Ben Widawskycc609d52013-05-28 19:22:29 -07002372#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002373#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
Ben Widawskycc609d52013-05-28 19:22:29 -07002374#define I915_HWB_OOM_INTERRUPT (1<<13)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002375#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
Ben Widawskycc609d52013-05-28 19:22:29 -07002376#define I915_SYNC_STATUS_INTERRUPT (1<<12)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002377#define I915_MISC_INTERRUPT (1<<11)
Ben Widawskycc609d52013-05-28 19:22:29 -07002378#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002379#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
Ben Widawskycc609d52013-05-28 19:22:29 -07002380#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002381#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
Ben Widawskycc609d52013-05-28 19:22:29 -07002382#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002383#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
Ben Widawskycc609d52013-05-28 19:22:29 -07002384#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
2385#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
2386#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
2387#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
2388#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002389#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
2390#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
Ben Widawskycc609d52013-05-28 19:22:29 -07002391#define I915_DEBUG_INTERRUPT (1<<2)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002392#define I915_WINVALID_INTERRUPT (1<<1)
Ben Widawskycc609d52013-05-28 19:22:29 -07002393#define I915_USER_INTERRUPT (1<<1)
2394#define I915_ASLE_INTERRUPT (1<<0)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002395#define I915_BSD_USER_INTERRUPT (1<<25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002396
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002397#define GEN6_BSD_RNCID _MMIO(0x12198)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002398
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002399#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002400#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08002401#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002402#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
2403#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
2404#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
2405#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08002406#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002407#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
2408#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
2409#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
2410#define GEN7_FF_VS_SCHED_HW (0x0<<12)
2411#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
2412#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
2413#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
2414#define GEN7_FF_DS_SCHED_HW (0x0<<4)
2415
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002416/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002417 * Framebuffer compression (915+ only)
2418 */
2419
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002420#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2421#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2422#define FBC_CONTROL _MMIO(0x3208)
Jesse Barnes585fb112008-07-29 11:54:06 -07002423#define FBC_CTL_EN (1<<31)
2424#define FBC_CTL_PERIODIC (1<<30)
2425#define FBC_CTL_INTERVAL_SHIFT (16)
2426#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +02002427#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -07002428#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002429#define FBC_CTL_FENCENO_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002430#define FBC_COMMAND _MMIO(0x320c)
Jesse Barnes585fb112008-07-29 11:54:06 -07002431#define FBC_CMD_COMPRESS (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002432#define FBC_STATUS _MMIO(0x3210)
Jesse Barnes585fb112008-07-29 11:54:06 -07002433#define FBC_STAT_COMPRESSING (1<<31)
2434#define FBC_STAT_COMPRESSED (1<<30)
2435#define FBC_STAT_MODIFIED (1<<29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002436#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002437#define FBC_CONTROL2 _MMIO(0x3214)
Jesse Barnes585fb112008-07-29 11:54:06 -07002438#define FBC_CTL_FENCE_DBL (0<<4)
2439#define FBC_CTL_IDLE_IMM (0<<2)
2440#define FBC_CTL_IDLE_FULL (1<<2)
2441#define FBC_CTL_IDLE_LINE (2<<2)
2442#define FBC_CTL_IDLE_DEBUG (3<<2)
2443#define FBC_CTL_CPU_FENCE (1<<1)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02002444#define FBC_CTL_PLANE(plane) ((plane)<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002445#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
2446#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002447
Paulo Zanoni0fc6a9d2016-10-21 13:55:46 -02002448#define FBC_STATUS2 _MMIO(0x43214)
2449#define IVB_FBC_COMPRESSION_MASK 0x7ff
2450#define BDW_FBC_COMPRESSION_MASK 0xfff
Paulo Zanoni31b9df12015-06-12 14:36:18 -03002451
Jesse Barnes585fb112008-07-29 11:54:06 -07002452#define FBC_LL_SIZE (1536)
2453
Mika Kuoppala44fff992016-06-07 17:19:09 +03002454#define FBC_LLC_READ_CTRL _MMIO(0x9044)
2455#define FBC_LLC_FULLY_OPEN (1<<30)
2456
Jesse Barnes74dff282009-09-14 15:39:40 -07002457/* Framebuffer compression for GM45+ */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002458#define DPFC_CB_BASE _MMIO(0x3200)
2459#define DPFC_CONTROL _MMIO(0x3208)
Jesse Barnes74dff282009-09-14 15:39:40 -07002460#define DPFC_CTL_EN (1<<31)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02002461#define DPFC_CTL_PLANE(plane) ((plane)<<30)
2462#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
Jesse Barnes74dff282009-09-14 15:39:40 -07002463#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002464#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +01002465#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -07002466#define DPFC_SR_EN (1<<10)
2467#define DPFC_CTL_LIMIT_1X (0<<6)
2468#define DPFC_CTL_LIMIT_2X (1<<6)
2469#define DPFC_CTL_LIMIT_4X (2<<6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002470#define DPFC_RECOMP_CTL _MMIO(0x320c)
Jesse Barnes74dff282009-09-14 15:39:40 -07002471#define DPFC_RECOMP_STALL_EN (1<<27)
2472#define DPFC_RECOMP_STALL_WM_SHIFT (16)
2473#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
2474#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
2475#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002476#define DPFC_STATUS _MMIO(0x3210)
Jesse Barnes74dff282009-09-14 15:39:40 -07002477#define DPFC_INVAL_SEG_SHIFT (16)
2478#define DPFC_INVAL_SEG_MASK (0x07ff0000)
2479#define DPFC_COMP_SEG_SHIFT (0)
2480#define DPFC_COMP_SEG_MASK (0x000003ff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002481#define DPFC_STATUS2 _MMIO(0x3214)
2482#define DPFC_FENCE_YOFF _MMIO(0x3218)
2483#define DPFC_CHICKEN _MMIO(0x3224)
Jesse Barnes74dff282009-09-14 15:39:40 -07002484#define DPFC_HT_MODIFY (1<<31)
2485
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002486/* Framebuffer compression for Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002487#define ILK_DPFC_CB_BASE _MMIO(0x43200)
2488#define ILK_DPFC_CONTROL _MMIO(0x43208)
Rodrigo Vivida46f932014-08-01 02:04:45 -07002489#define FBC_CTL_FALSE_COLOR (1<<10)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002490/* The bit 28-8 is reserved */
2491#define DPFC_RESERVED (0x1FFFFF00)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002492#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
2493#define ILK_DPFC_STATUS _MMIO(0x43210)
2494#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
2495#define ILK_DPFC_CHICKEN _MMIO(0x43224)
Mika Kuoppalad1b4eef2016-06-07 17:19:19 +03002496#define ILK_DPFC_DISABLE_DUMMY0 (1<<8)
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03002497#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1<<23)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002498#define ILK_FBC_RT_BASE _MMIO(0x2128)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002499#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002500#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002501
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002502#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002503#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -04002504#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +08002505
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002506
Jesse Barnes585fb112008-07-29 11:54:06 -07002507/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002508 * Framebuffer compression for Sandybridge
2509 *
2510 * The following two registers are of type GTTMMADR
2511 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002512#define SNB_DPFC_CTL_SA _MMIO(0x100100)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002513#define SNB_CPU_FENCE_ENABLE (1<<29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002514#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002515
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002516/* Framebuffer compression for Ivybridge */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002517#define IVB_FBC_RT_BASE _MMIO(0x7020)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002518
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002519#define IPS_CTL _MMIO(0x43408)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03002520#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002521
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002522#define MSG_FBC_REND_STATE _MMIO(0x50380)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002523#define FBC_REND_NUKE (1<<2)
2524#define FBC_REND_CACHE_CLEAN (1<<1)
2525
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002526/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002527 * GPIO regs
2528 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002529#define GPIOA _MMIO(0x5010)
2530#define GPIOB _MMIO(0x5014)
2531#define GPIOC _MMIO(0x5018)
2532#define GPIOD _MMIO(0x501c)
2533#define GPIOE _MMIO(0x5020)
2534#define GPIOF _MMIO(0x5024)
2535#define GPIOG _MMIO(0x5028)
2536#define GPIOH _MMIO(0x502c)
Jesse Barnes585fb112008-07-29 11:54:06 -07002537# define GPIO_CLOCK_DIR_MASK (1 << 0)
2538# define GPIO_CLOCK_DIR_IN (0 << 1)
2539# define GPIO_CLOCK_DIR_OUT (1 << 1)
2540# define GPIO_CLOCK_VAL_MASK (1 << 2)
2541# define GPIO_CLOCK_VAL_OUT (1 << 3)
2542# define GPIO_CLOCK_VAL_IN (1 << 4)
2543# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
2544# define GPIO_DATA_DIR_MASK (1 << 8)
2545# define GPIO_DATA_DIR_IN (0 << 9)
2546# define GPIO_DATA_DIR_OUT (1 << 9)
2547# define GPIO_DATA_VAL_MASK (1 << 10)
2548# define GPIO_DATA_VAL_OUT (1 << 11)
2549# define GPIO_DATA_VAL_IN (1 << 12)
2550# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
2551
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002552#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002553#define GMBUS_RATE_100KHZ (0<<8)
2554#define GMBUS_RATE_50KHZ (1<<8)
2555#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
2556#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
2557#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
Jani Nikula988c7012015-03-27 00:20:19 +02002558#define GMBUS_PIN_DISABLED 0
2559#define GMBUS_PIN_SSC 1
2560#define GMBUS_PIN_VGADDC 2
2561#define GMBUS_PIN_PANEL 3
2562#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
2563#define GMBUS_PIN_DPC 4 /* HDMIC */
2564#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
2565#define GMBUS_PIN_DPD 6 /* HDMID */
2566#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
Jani Nikula4c272832015-04-01 10:58:05 +03002567#define GMBUS_PIN_1_BXT 1
2568#define GMBUS_PIN_2_BXT 2
2569#define GMBUS_PIN_3_BXT 3
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03002570#define GMBUS_NUM_PINS 7 /* including 0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002571#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002572#define GMBUS_SW_CLR_INT (1<<31)
2573#define GMBUS_SW_RDY (1<<30)
2574#define GMBUS_ENT (1<<29) /* enable timeout */
2575#define GMBUS_CYCLE_NONE (0<<25)
2576#define GMBUS_CYCLE_WAIT (1<<25)
2577#define GMBUS_CYCLE_INDEX (2<<25)
2578#define GMBUS_CYCLE_STOP (4<<25)
2579#define GMBUS_BYTE_COUNT_SHIFT 16
Dmitry Torokhov9535c472015-04-21 09:49:11 -07002580#define GMBUS_BYTE_COUNT_MAX 256U
Chris Wilsonf899fc62010-07-20 15:44:45 -07002581#define GMBUS_SLAVE_INDEX_SHIFT 8
2582#define GMBUS_SLAVE_ADDR_SHIFT 1
2583#define GMBUS_SLAVE_READ (1<<0)
2584#define GMBUS_SLAVE_WRITE (0<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002585#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002586#define GMBUS_INUSE (1<<15)
2587#define GMBUS_HW_WAIT_PHASE (1<<14)
2588#define GMBUS_STALL_TIMEOUT (1<<13)
2589#define GMBUS_INT (1<<12)
2590#define GMBUS_HW_RDY (1<<11)
2591#define GMBUS_SATOER (1<<10)
2592#define GMBUS_ACTIVE (1<<9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002593#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
2594#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002595#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
2596#define GMBUS_NAK_EN (1<<3)
2597#define GMBUS_IDLE_EN (1<<2)
2598#define GMBUS_HW_WAIT_EN (1<<1)
2599#define GMBUS_HW_RDY_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002600#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002601#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08002602
Jesse Barnes585fb112008-07-29 11:54:06 -07002603/*
2604 * Clock control & power management
2605 */
Ville Syrjälä2d401b12014-04-09 13:29:08 +03002606#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
2607#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
2608#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002609#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07002610
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002611#define VGA0 _MMIO(0x6000)
2612#define VGA1 _MMIO(0x6004)
2613#define VGA_PD _MMIO(0x6010)
Jesse Barnes585fb112008-07-29 11:54:06 -07002614#define VGA0_PD_P2_DIV_4 (1 << 7)
2615#define VGA0_PD_P1_DIV_2 (1 << 5)
2616#define VGA0_PD_P1_SHIFT 0
2617#define VGA0_PD_P1_MASK (0x1f << 0)
2618#define VGA1_PD_P2_DIV_4 (1 << 15)
2619#define VGA1_PD_P1_DIV_2 (1 << 13)
2620#define VGA1_PD_P1_SHIFT 8
2621#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07002622#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02002623#define DPLL_SDVO_HIGH_SPEED (1 << 30)
2624#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07002625#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002626#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03002627#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07002628#define DPLL_VGA_MODE_DIS (1 << 28)
2629#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
2630#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
2631#define DPLL_MODE_MASK (3 << 26)
2632#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
2633#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
2634#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
2635#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
2636#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
2637#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002638#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07002639#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02002640#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03002641#define DPLL_INTEGRATED_REF_CLK_VLV (1<<13)
2642#define DPLL_SSC_REF_CLK_CHV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02002643#define DPLL_PORTC_READY_MASK (0xf << 4)
2644#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07002645
Jesse Barnes585fb112008-07-29 11:54:06 -07002646#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03002647
2648/* Additional CHV pll/phy registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002649#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03002650#define DPLL_PORTD_READY_MASK (0xf)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002651#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002652#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2*(phy)+(ch)+27))
Ville Syrjäläbc284542015-05-26 20:22:38 +03002653#define PHY_LDO_DELAY_0NS 0x0
2654#define PHY_LDO_DELAY_200NS 0x1
2655#define PHY_LDO_DELAY_600NS 0x2
2656#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23))
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002657#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8*(phy)+4*(ch)+11))
Ville Syrjälä70722462015-04-10 18:21:28 +03002658#define PHY_CH_SU_PSR 0x1
2659#define PHY_CH_DEEP_PSR 0x7
2660#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2))
2661#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002662#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
Ville Syrjäläefd814b2014-06-27 19:52:13 +03002663#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
Ville Syrjälä30142272015-07-08 23:46:01 +03002664#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6-(6*(phy)+3*(ch))))
2665#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8-(6*(phy)+3*(ch)+(spline))))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03002666
Jesse Barnes585fb112008-07-29 11:54:06 -07002667/*
2668 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
2669 * this field (only one bit may be set).
2670 */
2671#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
2672#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002673#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07002674/* i830, required in DVO non-gang */
2675#define PLL_P2_DIVIDE_BY_4 (1 << 23)
2676#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
2677#define PLL_REF_INPUT_DREFCLK (0 << 13)
2678#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
2679#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
2680#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
2681#define PLL_REF_INPUT_MASK (3 << 13)
2682#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002683/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08002684# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
2685# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
2686# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
2687# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
2688# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
2689
Jesse Barnes585fb112008-07-29 11:54:06 -07002690/*
2691 * Parallel to Serial Load Pulse phase selection.
2692 * Selects the phase for the 10X DPLL clock for the PCIe
2693 * digital display port. The range is 4 to 13; 10 or more
2694 * is just a flip delay. The default is 6
2695 */
2696#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
2697#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
2698/*
2699 * SDVO multiplier for 945G/GM. Not used on 965.
2700 */
2701#define SDVO_MULTIPLIER_MASK 0x000000ff
2702#define SDVO_MULTIPLIER_SHIFT_HIRES 4
2703#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002704
Ville Syrjälä2d401b12014-04-09 13:29:08 +03002705#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
2706#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
2707#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002708#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002709
Jesse Barnes585fb112008-07-29 11:54:06 -07002710/*
2711 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
2712 *
2713 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
2714 */
2715#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
2716#define DPLL_MD_UDI_DIVIDER_SHIFT 24
2717/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
2718#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
2719#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
2720/*
2721 * SDVO/UDI pixel multiplier.
2722 *
2723 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
2724 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
2725 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
2726 * dummy bytes in the datastream at an increased clock rate, with both sides of
2727 * the link knowing how many bytes are fill.
2728 *
2729 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
2730 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
2731 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
2732 * through an SDVO command.
2733 *
2734 * This register field has values of multiplication factor minus 1, with
2735 * a maximum multiplier of 5 for SDVO.
2736 */
2737#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
2738#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
2739/*
2740 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
2741 * This best be set to the default value (3) or the CRT won't work. No,
2742 * I don't entirely understand what this does...
2743 */
2744#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
2745#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07002746
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03002747#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
2748
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002749#define _FPA0 0x6040
2750#define _FPA1 0x6044
2751#define _FPB0 0x6048
2752#define _FPB1 0x604c
2753#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
2754#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07002755#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002756#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07002757#define FP_N_DIV_SHIFT 16
2758#define FP_M1_DIV_MASK 0x00003f00
2759#define FP_M1_DIV_SHIFT 8
2760#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002761#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07002762#define FP_M2_DIV_SHIFT 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002763#define DPLL_TEST _MMIO(0x606c)
Jesse Barnes585fb112008-07-29 11:54:06 -07002764#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
2765#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
2766#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
2767#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
2768#define DPLLB_TEST_N_BYPASS (1 << 19)
2769#define DPLLB_TEST_M_BYPASS (1 << 18)
2770#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
2771#define DPLLA_TEST_N_BYPASS (1 << 3)
2772#define DPLLA_TEST_M_BYPASS (1 << 2)
2773#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002774#define D_STATE _MMIO(0x6104)
Chris Wilsondc96e9b2010-10-01 12:05:06 +01002775#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07002776#define DSTATE_PLL_D3_OFF (1<<3)
2777#define DSTATE_GFX_CLOCK_GATING (1<<1)
2778#define DSTATE_DOT_CLOCK_GATING (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002779#define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07002780# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
2781# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
2782# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
2783# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
2784# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
2785# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
2786# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
2787# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
2788# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
2789# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
2790# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
2791# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
2792# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
2793# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
2794# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
2795# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
2796# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
2797# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
2798# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
2799# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
2800# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
2801# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
2802# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
2803# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
2804# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
2805# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
2806# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
2807# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002808/*
Jesse Barnes652c3932009-08-17 13:31:43 -07002809 * This bit must be set on the 830 to prevent hangs when turning off the
2810 * overlay scaler.
2811 */
2812# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
2813# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
2814# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
2815# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
2816# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
2817
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002818#define RENCLK_GATE_D1 _MMIO(0x6204)
Jesse Barnes652c3932009-08-17 13:31:43 -07002819# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
2820# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
2821# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
2822# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
2823# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
2824# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
2825# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
2826# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
2827# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002828/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07002829# define MECI_CLOCK_GATE_DISABLE (1 << 4)
2830# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
2831# define MEC_CLOCK_GATE_DISABLE (1 << 2)
2832# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002833/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07002834# define SV_CLOCK_GATE_DISABLE (1 << 0)
2835# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
2836# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
2837# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
2838# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
2839# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
2840# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
2841# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
2842# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
2843# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
2844# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
2845# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
2846# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
2847# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
2848# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
2849# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
2850# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
2851# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
2852
2853# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002854/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07002855# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
2856# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
2857# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
2858# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
2859# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
2860# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002861/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07002862# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
2863# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
2864# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
2865# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
2866# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
2867# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
2868# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
2869# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
2870# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
2871# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
2872# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
2873# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
2874# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
2875# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
2876# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
2877# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
2878# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
2879# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
2880# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
2881
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002882#define RENCLK_GATE_D2 _MMIO(0x6208)
Jesse Barnes652c3932009-08-17 13:31:43 -07002883#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
2884#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
2885#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03002886
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002887#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03002888#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
2889
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002890#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
2891#define DEUC _MMIO(0x6214) /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002892
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002893#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07002894#define FW_CSPWRDWNEN (1<<15)
2895
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002896#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03002897
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002898#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08002899#define CDCLK_FREQ_SHIFT 4
2900#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
2901#define CZCLK_FREQ_MASK 0xf
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02002902
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002903#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02002904#define PFI_CREDIT_63 (9 << 28) /* chv only */
2905#define PFI_CREDIT_31 (8 << 28) /* chv only */
2906#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
2907#define PFI_CREDIT_RESEND (1 << 27)
2908#define VGA_FAST_MODE_DISABLE (1 << 14)
2909
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002910#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08002911
Jesse Barnes585fb112008-07-29 11:54:06 -07002912/*
2913 * Palette regs
2914 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002915#define PALETTE_A_OFFSET 0xa000
2916#define PALETTE_B_OFFSET 0xa800
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03002917#define CHV_PALETTE_C_OFFSET 0xc000
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002918#define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \
2919 dev_priv->info.display_mmio_offset + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002920
Eric Anholt673a3942008-07-30 12:06:12 -07002921/* MCH MMIO space */
2922
2923/*
2924 * MCHBAR mirror.
2925 *
2926 * This mirrors the MCHBAR MMIO space whose location is determined by
2927 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
2928 * every way. It is not accessible from the CP register read instructions.
2929 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03002930 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
2931 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07002932 */
2933#define MCHBAR_MIRROR_BASE 0x10000
2934
Yuanhan Liu13982612010-12-15 15:42:31 +08002935#define MCHBAR_MIRROR_BASE_SNB 0x140000
2936
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002937#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
2938#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03002939#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
2940#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
2941
Chris Wilson3ebecd02013-04-12 19:10:13 +01002942/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002943#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01002944
Ville Syrjälä646b4262014-04-25 20:14:30 +03002945/* 915-945 and GM965 MCH register controlling DRAM channel access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002946#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
Eric Anholt673a3942008-07-30 12:06:12 -07002947#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
2948#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
2949#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
2950#define DCC_ADDRESSING_MODE_MASK (3 << 0)
2951#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08002952#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002953#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
Daniel Vetter656bfa32014-11-20 09:26:30 +01002954#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
Eric Anholt673a3942008-07-30 12:06:12 -07002955
Ville Syrjälä646b4262014-04-25 20:14:30 +03002956/* Pineview MCH register contains DDR3 setting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002957#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
Li Peng95534262010-05-18 18:58:44 +08002958#define CSHRDDR3CTL_DDR3 (1 << 2)
2959
Ville Syrjälä646b4262014-04-25 20:14:30 +03002960/* 965 MCH register controlling DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002961#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
2962#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
Eric Anholt673a3942008-07-30 12:06:12 -07002963
Ville Syrjälä646b4262014-04-25 20:14:30 +03002964/* snb MCH registers for reading the DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002965#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
2966#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
2967#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002968#define MAD_DIMM_ECC_MASK (0x3 << 24)
2969#define MAD_DIMM_ECC_OFF (0x0 << 24)
2970#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
2971#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
2972#define MAD_DIMM_ECC_ON (0x3 << 24)
2973#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
2974#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
2975#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
2976#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
2977#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
2978#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
2979#define MAD_DIMM_A_SELECT (0x1 << 16)
2980/* DIMM sizes are in multiples of 256mb. */
2981#define MAD_DIMM_B_SIZE_SHIFT 8
2982#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
2983#define MAD_DIMM_A_SIZE_SHIFT 0
2984#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
2985
Ville Syrjälä646b4262014-04-25 20:14:30 +03002986/* snb MCH registers for priority tuning */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002987#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01002988#define MCH_SSKPD_WM0_MASK 0x3f
2989#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002990
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002991#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
Jesse Barnesec013e72013-08-20 10:29:23 +01002992
Keith Packardb11248d2009-06-11 22:28:56 -07002993/* Clocking configuration register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002994#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002995#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07002996#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
2997#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
2998#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
2999#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
3000#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003001/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07003002#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003003#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07003004#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003005#define CLKCFG_MEM_533 (1 << 4)
3006#define CLKCFG_MEM_667 (2 << 4)
3007#define CLKCFG_MEM_800 (3 << 4)
3008#define CLKCFG_MEM_MASK (7 << 4)
3009
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003010#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3011#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
Ville Syrjälä34edce22015-05-22 11:22:33 +03003012
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003013#define TSC1 _MMIO(0x11001)
Jesse Barnesea056c12010-09-10 10:02:13 -07003014#define TSE (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003015#define TR1 _MMIO(0x11006)
3016#define TSFS _MMIO(0x11020)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003017#define TSFS_SLOPE_MASK 0x0000ff00
3018#define TSFS_SLOPE_SHIFT 8
3019#define TSFS_INTR_MASK 0x000000ff
3020
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003021#define CRSTANDVID _MMIO(0x11100)
3022#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003023#define PXVFREQ_PX_MASK 0x7f000000
3024#define PXVFREQ_PX_SHIFT 24
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003025#define VIDFREQ_BASE _MMIO(0x11110)
3026#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3027#define VIDFREQ2 _MMIO(0x11114)
3028#define VIDFREQ3 _MMIO(0x11118)
3029#define VIDFREQ4 _MMIO(0x1111c)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003030#define VIDFREQ_P0_MASK 0x1f000000
3031#define VIDFREQ_P0_SHIFT 24
3032#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3033#define VIDFREQ_P0_CSCLK_SHIFT 20
3034#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3035#define VIDFREQ_P0_CRCLK_SHIFT 16
3036#define VIDFREQ_P1_MASK 0x00001f00
3037#define VIDFREQ_P1_SHIFT 8
3038#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3039#define VIDFREQ_P1_CSCLK_SHIFT 4
3040#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003041#define INTTOEXT_BASE_ILK _MMIO(0x11300)
3042#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003043#define INTTOEXT_MAP3_SHIFT 24
3044#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3045#define INTTOEXT_MAP2_SHIFT 16
3046#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3047#define INTTOEXT_MAP1_SHIFT 8
3048#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3049#define INTTOEXT_MAP0_SHIFT 0
3050#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003051#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003052#define MEMCTL_CMD_MASK 0xe000
3053#define MEMCTL_CMD_SHIFT 13
3054#define MEMCTL_CMD_RCLK_OFF 0
3055#define MEMCTL_CMD_RCLK_ON 1
3056#define MEMCTL_CMD_CHFREQ 2
3057#define MEMCTL_CMD_CHVID 3
3058#define MEMCTL_CMD_VMMOFF 4
3059#define MEMCTL_CMD_VMMON 5
3060#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
3061 when command complete */
3062#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3063#define MEMCTL_FREQ_SHIFT 8
3064#define MEMCTL_SFCAVM (1<<7)
3065#define MEMCTL_TGT_VID_MASK 0x007f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003066#define MEMIHYST _MMIO(0x1117c)
3067#define MEMINTREN _MMIO(0x11180) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003068#define MEMINT_RSEXIT_EN (1<<8)
3069#define MEMINT_CX_SUPR_EN (1<<7)
3070#define MEMINT_CONT_BUSY_EN (1<<6)
3071#define MEMINT_AVG_BUSY_EN (1<<5)
3072#define MEMINT_EVAL_CHG_EN (1<<4)
3073#define MEMINT_MON_IDLE_EN (1<<3)
3074#define MEMINT_UP_EVAL_EN (1<<2)
3075#define MEMINT_DOWN_EVAL_EN (1<<1)
3076#define MEMINT_SW_CMD_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003077#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003078#define MEM_RSEXIT_MASK 0xc000
3079#define MEM_RSEXIT_SHIFT 14
3080#define MEM_CONT_BUSY_MASK 0x3000
3081#define MEM_CONT_BUSY_SHIFT 12
3082#define MEM_AVG_BUSY_MASK 0x0c00
3083#define MEM_AVG_BUSY_SHIFT 10
3084#define MEM_EVAL_CHG_MASK 0x0300
3085#define MEM_EVAL_BUSY_SHIFT 8
3086#define MEM_MON_IDLE_MASK 0x00c0
3087#define MEM_MON_IDLE_SHIFT 6
3088#define MEM_UP_EVAL_MASK 0x0030
3089#define MEM_UP_EVAL_SHIFT 4
3090#define MEM_DOWN_EVAL_MASK 0x000c
3091#define MEM_DOWN_EVAL_SHIFT 2
3092#define MEM_SW_CMD_MASK 0x0003
3093#define MEM_INT_STEER_GFX 0
3094#define MEM_INT_STEER_CMR 1
3095#define MEM_INT_STEER_SMI 2
3096#define MEM_INT_STEER_SCI 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003097#define MEMINTRSTS _MMIO(0x11184)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003098#define MEMINT_RSEXIT (1<<7)
3099#define MEMINT_CONT_BUSY (1<<6)
3100#define MEMINT_AVG_BUSY (1<<5)
3101#define MEMINT_EVAL_CHG (1<<4)
3102#define MEMINT_MON_IDLE (1<<3)
3103#define MEMINT_UP_EVAL (1<<2)
3104#define MEMINT_DOWN_EVAL (1<<1)
3105#define MEMINT_SW_CMD (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003106#define MEMMODECTL _MMIO(0x11190)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003107#define MEMMODE_BOOST_EN (1<<31)
3108#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3109#define MEMMODE_BOOST_FREQ_SHIFT 24
3110#define MEMMODE_IDLE_MODE_MASK 0x00030000
3111#define MEMMODE_IDLE_MODE_SHIFT 16
3112#define MEMMODE_IDLE_MODE_EVAL 0
3113#define MEMMODE_IDLE_MODE_CONT 1
3114#define MEMMODE_HWIDLE_EN (1<<15)
3115#define MEMMODE_SWMODE_EN (1<<14)
3116#define MEMMODE_RCLK_GATE (1<<13)
3117#define MEMMODE_HW_UPDATE (1<<12)
3118#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3119#define MEMMODE_FSTART_SHIFT 8
3120#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3121#define MEMMODE_FMAX_SHIFT 4
3122#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003123#define RCBMAXAVG _MMIO(0x1119c)
3124#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08003125#define SWMEMCMD_RENDER_OFF (0 << 13)
3126#define SWMEMCMD_RENDER_ON (1 << 13)
3127#define SWMEMCMD_SWFREQ (2 << 13)
3128#define SWMEMCMD_TARVID (3 << 13)
3129#define SWMEMCMD_VRM_OFF (4 << 13)
3130#define SWMEMCMD_VRM_ON (5 << 13)
3131#define CMDSTS (1<<12)
3132#define SFCAVM (1<<11)
3133#define SWFREQ_MASK 0x0380 /* P0-7 */
3134#define SWFREQ_SHIFT 7
3135#define TARVID_MASK 0x001f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003136#define MEMSTAT_CTG _MMIO(0x111a0)
3137#define RCBMINAVG _MMIO(0x111a0)
3138#define RCUPEI _MMIO(0x111b0)
3139#define RCDNEI _MMIO(0x111b4)
3140#define RSTDBYCTL _MMIO(0x111b8)
Jesse Barnes88271da2011-01-05 12:01:24 -08003141#define RS1EN (1<<31)
3142#define RS2EN (1<<30)
3143#define RS3EN (1<<29)
3144#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
3145#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
3146#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
3147#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
3148#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
3149#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
3150#define RSX_STATUS_MASK (7<<20)
3151#define RSX_STATUS_ON (0<<20)
3152#define RSX_STATUS_RC1 (1<<20)
3153#define RSX_STATUS_RC1E (2<<20)
3154#define RSX_STATUS_RS1 (3<<20)
3155#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
3156#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
3157#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
3158#define RSX_STATUS_RSVD2 (7<<20)
3159#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
3160#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
3161#define JRSC (1<<17) /* rsx coupled to cpu c-state */
3162#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
3163#define RS1CONTSAV_MASK (3<<14)
3164#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
3165#define RS1CONTSAV_RSVD (1<<14)
3166#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
3167#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
3168#define NORMSLEXLAT_MASK (3<<12)
3169#define SLOW_RS123 (0<<12)
3170#define SLOW_RS23 (1<<12)
3171#define SLOW_RS3 (2<<12)
3172#define NORMAL_RS123 (3<<12)
3173#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
3174#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
3175#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
3176#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
3177#define RS_CSTATE_MASK (3<<4)
3178#define RS_CSTATE_C367_RS1 (0<<4)
3179#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
3180#define RS_CSTATE_RSVD (2<<4)
3181#define RS_CSTATE_C367_RS2 (3<<4)
3182#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
3183#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003184#define VIDCTL _MMIO(0x111c0)
3185#define VIDSTS _MMIO(0x111c8)
3186#define VIDSTART _MMIO(0x111cc) /* 8 bits */
3187#define MEMSTAT_ILK _MMIO(0x111f8)
Jesse Barnesf97108d2010-01-29 11:27:07 -08003188#define MEMSTAT_VID_MASK 0x7f00
3189#define MEMSTAT_VID_SHIFT 8
3190#define MEMSTAT_PSTATE_MASK 0x00f8
3191#define MEMSTAT_PSTATE_SHIFT 3
3192#define MEMSTAT_MON_ACTV (1<<2)
3193#define MEMSTAT_SRC_CTL_MASK 0x0003
3194#define MEMSTAT_SRC_CTL_CORE 0
3195#define MEMSTAT_SRC_CTL_TRB 1
3196#define MEMSTAT_SRC_CTL_THM 2
3197#define MEMSTAT_SRC_CTL_STDBY 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003198#define RCPREVBSYTUPAVG _MMIO(0x113b8)
3199#define RCPREVBSYTDNAVG _MMIO(0x113bc)
3200#define PMMISC _MMIO(0x11214)
Jesse Barnesea056c12010-09-10 10:02:13 -07003201#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003202#define SDEW _MMIO(0x1124c)
3203#define CSIEW0 _MMIO(0x11250)
3204#define CSIEW1 _MMIO(0x11254)
3205#define CSIEW2 _MMIO(0x11258)
3206#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
3207#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
3208#define MCHAFE _MMIO(0x112c0)
3209#define CSIEC _MMIO(0x112e0)
3210#define DMIEC _MMIO(0x112e4)
3211#define DDREC _MMIO(0x112e8)
3212#define PEG0EC _MMIO(0x112ec)
3213#define PEG1EC _MMIO(0x112f0)
3214#define GFXEC _MMIO(0x112f4)
3215#define RPPREVBSYTUPAVG _MMIO(0x113b8)
3216#define RPPREVBSYTDNAVG _MMIO(0x113bc)
3217#define ECR _MMIO(0x11600)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003218#define ECR_GPFE (1<<31)
3219#define ECR_IMONE (1<<30)
3220#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003221#define OGW0 _MMIO(0x11608)
3222#define OGW1 _MMIO(0x1160c)
3223#define EG0 _MMIO(0x11610)
3224#define EG1 _MMIO(0x11614)
3225#define EG2 _MMIO(0x11618)
3226#define EG3 _MMIO(0x1161c)
3227#define EG4 _MMIO(0x11620)
3228#define EG5 _MMIO(0x11624)
3229#define EG6 _MMIO(0x11628)
3230#define EG7 _MMIO(0x1162c)
3231#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
3232#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
3233#define LCFUSE02 _MMIO(0x116c0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07003234#define LCFUSE_HIV_MASK 0x000000ff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003235#define CSIPLL0 _MMIO(0x12c10)
3236#define DDRMPLL1 _MMIO(0X12c20)
3237#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
Eric Anholt7d573822009-01-02 13:33:00 -08003238
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003239#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003240#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
Chris Wilsonc4de7b02012-07-02 11:51:03 -03003241
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003242#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
3243#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
3244#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
3245#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
3246#define BXT_RP_STATE_CAP _MMIO(0x138170)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003247
Ville Syrjälä8a292d02016-04-20 16:43:56 +03003248/*
3249 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
3250 * 8300) freezing up around GPU hangs. Looks as if even
3251 * scheduling/timer interrupts start misbehaving if the RPS
3252 * EI/thresholds are "bad", leading to a very sluggish or even
3253 * frozen machine.
3254 */
3255#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
Akash Goelde43ae92015-03-06 11:07:14 +05303256#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
Akash Goel26148bd2015-09-18 23:39:51 +05303257#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
Akash Goelde43ae92015-03-06 11:07:14 +05303258#define GT_INTERVAL_FROM_US(dev_priv, us) (IS_GEN9(dev_priv) ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003259 (IS_GEN9_LP(dev_priv) ? \
Akash Goel26148bd2015-09-18 23:39:51 +05303260 INTERVAL_0_833_US(us) : \
3261 INTERVAL_1_33_US(us)) : \
Akash Goelde43ae92015-03-06 11:07:14 +05303262 INTERVAL_1_28_US(us))
3263
Akash Goel52530cb2016-04-23 00:05:44 +05303264#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3265#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3266#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
3267#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (IS_GEN9(dev_priv) ? \
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003268 (IS_GEN9_LP(dev_priv) ? \
Akash Goel52530cb2016-04-23 00:05:44 +05303269 INTERVAL_0_833_TO_US(interval) : \
3270 INTERVAL_1_33_TO_US(interval)) : \
3271 INTERVAL_1_28_TO_US(interval))
3272
Jesse Barnes585fb112008-07-29 11:54:06 -07003273/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08003274 * Logical Context regs
3275 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003276#define CCID _MMIO(0x2180)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08003277#define CCID_EN (1<<0)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003278/*
3279 * Notes on SNB/IVB/VLV context size:
3280 * - Power context is saved elsewhere (LLC or stolen)
3281 * - Ring/execlist context is saved on SNB, not on IVB
3282 * - Extended context size already includes render context size
3283 * - We always need to follow the extended context size.
3284 * SNB BSpec has comments indicating that we should use the
3285 * render context size instead if execlists are disabled, but
3286 * based on empirical testing that's just nonsense.
3287 * - Pipelined/VF state is saved on SNB/IVB respectively
3288 * - GT1 size just indicates how much of render context
3289 * doesn't need saving on GT1
3290 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003291#define CXT_SIZE _MMIO(0x21a0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003292#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3293#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3294#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3295#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3296#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003297#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07003298 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3299 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003300#define GEN7_CXT_SIZE _MMIO(0x21a8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003301#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3302#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3303#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3304#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3305#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3306#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003307#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07003308 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawskya0de80a2013-06-25 21:53:40 -07003309/* Haswell does have the CXT_SIZE register however it does not appear to be
3310 * valid. Now, docs explain in dwords what is in the context object. The full
3311 * size is 70720 bytes, however, the power context and execlist context will
3312 * never be saved (power context is stored elsewhere, and execlists don't work
Abdiel Janulgue4c436d552015-06-16 13:39:41 +03003313 * on HSW) - so the final size, including the extra state required for the
3314 * Resource Streamer, is 66944 bytes, which rounds to 17 pages.
Ben Widawskya0de80a2013-06-25 21:53:40 -07003315 */
3316#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
Ben Widawsky88976442013-11-02 21:07:05 -07003317/* Same as Haswell, but 72064 bytes now. */
3318#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
3319
Zhi Wangc01fc532016-06-16 08:07:02 -04003320enum {
3321 INTEL_ADVANCED_CONTEXT = 0,
3322 INTEL_LEGACY_32B_CONTEXT,
3323 INTEL_ADVANCED_AD_CONTEXT,
3324 INTEL_LEGACY_64B_CONTEXT
3325};
3326
3327#define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
3328#define GEN8_CTX_ADDRESSING_MODE(dev_priv) (USES_FULL_48BIT_PPGTT(dev_priv) ?\
3329 INTEL_LEGACY_64B_CONTEXT : \
3330 INTEL_LEGACY_32B_CONTEXT)
3331
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003332#define CHV_CLK_CTL1 _MMIO(0x101100)
3333#define VLV_CLK_CTL2 _MMIO(0x101104)
Jesse Barnese454a052013-09-26 17:55:58 -07003334#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3335
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08003336/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003337 * Overlay regs
3338 */
3339
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003340#define OVADD _MMIO(0x30000)
3341#define DOVSTA _MMIO(0x30008)
Jesse Barnes585fb112008-07-29 11:54:06 -07003342#define OC_BUF (0x3<<20)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003343#define OGAMC5 _MMIO(0x30010)
3344#define OGAMC4 _MMIO(0x30014)
3345#define OGAMC3 _MMIO(0x30018)
3346#define OGAMC2 _MMIO(0x3001c)
3347#define OGAMC1 _MMIO(0x30020)
3348#define OGAMC0 _MMIO(0x30024)
Jesse Barnes585fb112008-07-29 11:54:06 -07003349
3350/*
Imre Deakd965e7a2015-12-01 10:23:52 +02003351 * GEN9 clock gating regs
3352 */
3353#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
3354#define PWM2_GATING_DIS (1 << 14)
3355#define PWM1_GATING_DIS (1 << 13)
3356
3357/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003358 * Display engine regs
3359 */
3360
Shuang He8bf1e9f2013-10-15 18:55:27 +01003361/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003362#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01003363#define PIPE_CRC_ENABLE (1 << 31)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003364/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01003365#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
3366#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
3367#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003368/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003369#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
3370#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
3371#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
3372/* embedded DP port on the north display block, reserved on ivb */
3373#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
3374#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02003375/* vlv source selection */
3376#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
3377#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
3378#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
3379/* with DP port the pipe source is invalid */
3380#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
3381#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
3382#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
3383/* gen3+ source selection */
3384#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
3385#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
3386#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
3387/* with DP/TV port the pipe source is invalid */
3388#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
3389#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
3390#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
3391#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
3392#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
3393/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02003394#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003395
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003396#define _PIPE_CRC_RES_1_A_IVB 0x60064
3397#define _PIPE_CRC_RES_2_A_IVB 0x60068
3398#define _PIPE_CRC_RES_3_A_IVB 0x6006c
3399#define _PIPE_CRC_RES_4_A_IVB 0x60070
3400#define _PIPE_CRC_RES_5_A_IVB 0x60074
3401
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003402#define _PIPE_CRC_RES_RED_A 0x60060
3403#define _PIPE_CRC_RES_GREEN_A 0x60064
3404#define _PIPE_CRC_RES_BLUE_A 0x60068
3405#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
3406#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01003407
3408/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003409#define _PIPE_CRC_RES_1_B_IVB 0x61064
3410#define _PIPE_CRC_RES_2_B_IVB 0x61068
3411#define _PIPE_CRC_RES_3_B_IVB 0x6106c
3412#define _PIPE_CRC_RES_4_B_IVB 0x61070
3413#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01003414
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003415#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
3416#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
3417#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
3418#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
3419#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
3420#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003421
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003422#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
3423#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
3424#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
3425#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
3426#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003427
Jesse Barnes585fb112008-07-29 11:54:06 -07003428/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003429#define _HTOTAL_A 0x60000
3430#define _HBLANK_A 0x60004
3431#define _HSYNC_A 0x60008
3432#define _VTOTAL_A 0x6000c
3433#define _VBLANK_A 0x60010
3434#define _VSYNC_A 0x60014
3435#define _PIPEASRC 0x6001c
3436#define _BCLRPAT_A 0x60020
3437#define _VSYNCSHIFT_A 0x60028
Clint Taylorebb69c92014-09-30 10:30:22 -07003438#define _PIPE_MULT_A 0x6002c
Jesse Barnes585fb112008-07-29 11:54:06 -07003439
3440/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003441#define _HTOTAL_B 0x61000
3442#define _HBLANK_B 0x61004
3443#define _HSYNC_B 0x61008
3444#define _VTOTAL_B 0x6100c
3445#define _VBLANK_B 0x61010
3446#define _VSYNC_B 0x61014
3447#define _PIPEBSRC 0x6101c
3448#define _BCLRPAT_B 0x61020
3449#define _VSYNCSHIFT_B 0x61028
Clint Taylorebb69c92014-09-30 10:30:22 -07003450#define _PIPE_MULT_B 0x6102c
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003451
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003452#define TRANSCODER_A_OFFSET 0x60000
3453#define TRANSCODER_B_OFFSET 0x61000
3454#define TRANSCODER_C_OFFSET 0x62000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03003455#define CHV_TRANSCODER_C_OFFSET 0x63000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003456#define TRANSCODER_EDP_OFFSET 0x6f000
3457
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003458#define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003459 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
3460 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003461
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003462#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
3463#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
3464#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
3465#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
3466#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
3467#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
3468#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
3469#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
3470#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
3471#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
Chris Wilson5eddb702010-09-11 13:48:45 +01003472
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003473/* VLV eDP PSR registers */
3474#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
3475#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
3476#define VLV_EDP_PSR_ENABLE (1<<0)
3477#define VLV_EDP_PSR_RESET (1<<1)
3478#define VLV_EDP_PSR_MODE_MASK (7<<2)
3479#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
3480#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
3481#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
3482#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
3483#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
3484#define VLV_EDP_PSR_DBL_FRAME (1<<10)
3485#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
3486#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003487#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003488
3489#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
3490#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
3491#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
3492#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
3493#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003494#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003495
3496#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
3497#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
3498#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
3499#define VLV_EDP_PSR_CURR_STATE_MASK 7
3500#define VLV_EDP_PSR_DISABLED (0<<0)
3501#define VLV_EDP_PSR_INACTIVE (1<<0)
3502#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
3503#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
3504#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
3505#define VLV_EDP_PSR_EXIT (5<<0)
3506#define VLV_EDP_PSR_IN_TRANS (1<<7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003507#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003508
Ben Widawskyed8546a2013-11-04 22:45:05 -08003509/* HSW+ eDP PSR registers */
Ville Syrjälä443a3892015-11-11 20:34:15 +02003510#define HSW_EDP_PSR_BASE 0x64800
3511#define BDW_EDP_PSR_BASE 0x6f800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003512#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003513#define EDP_PSR_ENABLE (1<<31)
Rodrigo Vivi82c56252014-06-12 10:16:42 -07003514#define BDW_PSR_SINGLE_FRAME (1<<30)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003515#define EDP_PSR_LINK_STANDBY (1<<27)
3516#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
3517#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
3518#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
3519#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
3520#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
3521#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
3522#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
3523#define EDP_PSR_TP1_TP2_SEL (0<<11)
3524#define EDP_PSR_TP1_TP3_SEL (1<<11)
3525#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
3526#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
3527#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
3528#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
3529#define EDP_PSR_TP1_TIME_500us (0<<4)
3530#define EDP_PSR_TP1_TIME_100us (1<<4)
3531#define EDP_PSR_TP1_TIME_2500us (2<<4)
3532#define EDP_PSR_TP1_TIME_0us (3<<4)
3533#define EDP_PSR_IDLE_FRAME_SHIFT 0
3534
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003535#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
3536#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003537
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003538#define EDP_PSR_STATUS_CTL _MMIO(dev_priv->psr_mmio_base + 0x40)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003539#define EDP_PSR_STATUS_STATE_MASK (7<<29)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003540#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
3541#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
3542#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
3543#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
3544#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
3545#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
3546#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
3547#define EDP_PSR_STATUS_LINK_MASK (3<<26)
3548#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
3549#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
3550#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
3551#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
3552#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
3553#define EDP_PSR_STATUS_COUNT_SHIFT 16
3554#define EDP_PSR_STATUS_COUNT_MASK 0xf
3555#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
3556#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
3557#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
3558#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
3559#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
3560#define EDP_PSR_STATUS_IDLE_MASK 0xf
3561
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003562#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003563#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003564
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003565#define EDP_PSR_DEBUG_CTL _MMIO(dev_priv->psr_mmio_base + 0x60)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003566#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
3567#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
3568#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
3569
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003570#define EDP_PSR2_CTL _MMIO(0x6f900)
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303571#define EDP_PSR2_ENABLE (1<<31)
3572#define EDP_SU_TRACK_ENABLE (1<<30)
3573#define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
3574#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
3575#define EDP_PSR2_TP2_TIME_500 (0<<8)
3576#define EDP_PSR2_TP2_TIME_100 (1<<8)
3577#define EDP_PSR2_TP2_TIME_2500 (2<<8)
3578#define EDP_PSR2_TP2_TIME_50 (3<<8)
3579#define EDP_PSR2_TP2_TIME_MASK (3<<8)
3580#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
3581#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
3582#define EDP_PSR2_IDLE_MASK 0xf
3583
Jesse Barnes585fb112008-07-29 11:54:06 -07003584/* VGA port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003585#define ADPA _MMIO(0x61100)
3586#define PCH_ADPA _MMIO(0xe1100)
3587#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02003588
Jesse Barnes585fb112008-07-29 11:54:06 -07003589#define ADPA_DAC_ENABLE (1<<31)
3590#define ADPA_DAC_DISABLE 0
3591#define ADPA_PIPE_SELECT_MASK (1<<30)
3592#define ADPA_PIPE_A_SELECT 0
3593#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07003594#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02003595/* CPT uses bits 29:30 for pch transcoder select */
3596#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3597#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3598#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3599#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3600#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3601#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3602#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3603#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3604#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3605#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3606#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3607#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3608#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3609#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3610#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3611#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3612#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3613#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3614#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07003615#define ADPA_USE_VGA_HVPOLARITY (1<<15)
3616#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01003617#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07003618#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01003619#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07003620#define ADPA_HSYNC_CNTL_ENABLE 0
3621#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
3622#define ADPA_VSYNC_ACTIVE_LOW 0
3623#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
3624#define ADPA_HSYNC_ACTIVE_LOW 0
3625#define ADPA_DPMS_MASK (~(3<<10))
3626#define ADPA_DPMS_ON (0<<10)
3627#define ADPA_DPMS_SUSPEND (1<<10)
3628#define ADPA_DPMS_STANDBY (2<<10)
3629#define ADPA_DPMS_OFF (3<<10)
3630
Chris Wilson939fe4d2010-10-09 10:33:26 +01003631
Jesse Barnes585fb112008-07-29 11:54:06 -07003632/* Hotplug control (945+ only) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003633#define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01003634#define PORTB_HOTPLUG_INT_EN (1 << 29)
3635#define PORTC_HOTPLUG_INT_EN (1 << 28)
3636#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07003637#define SDVOB_HOTPLUG_INT_EN (1 << 26)
3638#define SDVOC_HOTPLUG_INT_EN (1 << 25)
3639#define TV_HOTPLUG_INT_EN (1 << 18)
3640#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05003641#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
3642 PORTC_HOTPLUG_INT_EN | \
3643 PORTD_HOTPLUG_INT_EN | \
3644 SDVOC_HOTPLUG_INT_EN | \
3645 SDVOB_HOTPLUG_INT_EN | \
3646 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07003647#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08003648#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
3649/* must use period 64 on GM45 according to docs */
3650#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
3651#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
3652#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
3653#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
3654#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
3655#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
3656#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
3657#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
3658#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
3659#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
3660#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
3661#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003662
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003663#define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02003664/*
Ville Syrjälä0780cd32016-02-10 19:59:05 +02003665 * HDMI/DP bits are g4x+
Daniel Vetter0ce99f72013-07-26 11:27:49 +02003666 *
3667 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
3668 * Please check the detailed lore in the commit message for for experimental
3669 * evidence.
3670 */
Ville Syrjälä0780cd32016-02-10 19:59:05 +02003671/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
3672#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
3673#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
3674#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
3675/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
3676#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
Todd Previte232a6ee2014-01-23 00:13:41 -07003677#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
Ville Syrjälä0780cd32016-02-10 19:59:05 +02003678#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01003679#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02003680#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
3681#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01003682#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02003683#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
3684#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01003685#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02003686#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
3687#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01003688/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07003689#define CRT_HOTPLUG_INT_STATUS (1 << 11)
3690#define TV_HOTPLUG_INT_STATUS (1 << 10)
3691#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
3692#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
3693#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
3694#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01003695#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
3696#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
3697#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02003698#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
3699
Chris Wilson084b6122012-05-11 18:01:33 +01003700/* SDVO is different across gen3/4 */
3701#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
3702#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02003703/*
3704 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
3705 * since reality corrobates that they're the same as on gen3. But keep these
3706 * bits here (and the comment!) to help any other lost wanderers back onto the
3707 * right tracks.
3708 */
Chris Wilson084b6122012-05-11 18:01:33 +01003709#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
3710#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
3711#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
3712#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05003713#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
3714 SDVOB_HOTPLUG_INT_STATUS_G4X | \
3715 SDVOC_HOTPLUG_INT_STATUS_G4X | \
3716 PORTB_HOTPLUG_INT_STATUS | \
3717 PORTC_HOTPLUG_INT_STATUS | \
3718 PORTD_HOTPLUG_INT_STATUS)
3719
Egbert Eiche5868a32013-02-28 04:17:12 -05003720#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
3721 SDVOB_HOTPLUG_INT_STATUS_I915 | \
3722 SDVOC_HOTPLUG_INT_STATUS_I915 | \
3723 PORTB_HOTPLUG_INT_STATUS | \
3724 PORTC_HOTPLUG_INT_STATUS | \
3725 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07003726
Paulo Zanonic20cd312013-02-19 16:21:45 -03003727/* SDVO and HDMI port control.
3728 * The same register may be used for SDVO or HDMI */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003729#define _GEN3_SDVOB 0x61140
3730#define _GEN3_SDVOC 0x61160
3731#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
3732#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003733#define GEN4_HDMIB GEN3_SDVOB
3734#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003735#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
3736#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
3737#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
3738#define PCH_SDVOB _MMIO(0xe1140)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003739#define PCH_HDMIB PCH_SDVOB
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003740#define PCH_HDMIC _MMIO(0xe1150)
3741#define PCH_HDMID _MMIO(0xe1160)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003742
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003743#define PORT_DFT_I9XX _MMIO(0x61150)
Daniel Vetter84093602013-11-01 10:50:21 +01003744#define DC_BALANCE_RESET (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003745#define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01003746#define DC_BALANCE_RESET_VLV (1 << 31)
Ville Syrjäläeb736672014-12-09 21:28:28 +02003747#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
3748#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
Daniel Vetter84093602013-11-01 10:50:21 +01003749#define PIPE_B_SCRAMBLE_RESET (1 << 1)
3750#define PIPE_A_SCRAMBLE_RESET (1 << 0)
3751
Paulo Zanonic20cd312013-02-19 16:21:45 -03003752/* Gen 3 SDVO bits: */
3753#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003754#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
3755#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003756#define SDVO_PIPE_B_SELECT (1 << 30)
3757#define SDVO_STALL_SELECT (1 << 29)
3758#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003759/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003760 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07003761 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07003762 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
3763 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003764#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07003765#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03003766#define SDVO_PHASE_SELECT_MASK (15 << 19)
3767#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
3768#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
3769#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
3770#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
3771#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
3772#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003773/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003774#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
3775 SDVO_INTERRUPT_ENABLE)
3776#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
3777
3778/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003779#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03003780#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003781#define SDVO_ENCODING_SDVO (0 << 10)
3782#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003783#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
3784#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003785#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003786#define SDVO_AUDIO_ENABLE (1 << 6)
3787/* VSYNC/HSYNC bits new with 965, default is to be set */
3788#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
3789#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
3790
3791/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003792#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003793#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
3794
3795/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003796#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
3797#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003798
Chon Ming Lee44f37d12014-04-09 13:28:21 +03003799/* CHV SDVO/HDMI bits: */
3800#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
3801#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
3802
Jesse Barnes585fb112008-07-29 11:54:06 -07003803
3804/* DVO port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003805#define _DVOA 0x61120
3806#define DVOA _MMIO(_DVOA)
3807#define _DVOB 0x61140
3808#define DVOB _MMIO(_DVOB)
3809#define _DVOC 0x61160
3810#define DVOC _MMIO(_DVOC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003811#define DVO_ENABLE (1 << 31)
3812#define DVO_PIPE_B_SELECT (1 << 30)
3813#define DVO_PIPE_STALL_UNUSED (0 << 28)
3814#define DVO_PIPE_STALL (1 << 28)
3815#define DVO_PIPE_STALL_TV (2 << 28)
3816#define DVO_PIPE_STALL_MASK (3 << 28)
3817#define DVO_USE_VGA_SYNC (1 << 15)
3818#define DVO_DATA_ORDER_I740 (0 << 14)
3819#define DVO_DATA_ORDER_FP (1 << 14)
3820#define DVO_VSYNC_DISABLE (1 << 11)
3821#define DVO_HSYNC_DISABLE (1 << 10)
3822#define DVO_VSYNC_TRISTATE (1 << 9)
3823#define DVO_HSYNC_TRISTATE (1 << 8)
3824#define DVO_BORDER_ENABLE (1 << 7)
3825#define DVO_DATA_ORDER_GBRG (1 << 6)
3826#define DVO_DATA_ORDER_RGGB (0 << 6)
3827#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
3828#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
3829#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
3830#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
3831#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
3832#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
3833#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
3834#define DVO_PRESERVE_MASK (0x7<<24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003835#define DVOA_SRCDIM _MMIO(0x61124)
3836#define DVOB_SRCDIM _MMIO(0x61144)
3837#define DVOC_SRCDIM _MMIO(0x61164)
Jesse Barnes585fb112008-07-29 11:54:06 -07003838#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
3839#define DVO_SRCDIM_VERTICAL_SHIFT 0
3840
3841/* LVDS port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003842#define LVDS _MMIO(0x61180)
Jesse Barnes585fb112008-07-29 11:54:06 -07003843/*
3844 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
3845 * the DPLL semantics change when the LVDS is assigned to that pipe.
3846 */
3847#define LVDS_PORT_EN (1 << 31)
3848/* Selects pipe B for LVDS data. Must be set on pre-965. */
3849#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003850#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07003851#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08003852/* LVDS dithering flag on 965/g4x platform */
3853#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08003854/* LVDS sync polarity flags. Set to invert (i.e. negative) */
3855#define LVDS_VSYNC_POLARITY (1 << 21)
3856#define LVDS_HSYNC_POLARITY (1 << 20)
3857
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08003858/* Enable border for unscaled (or aspect-scaled) display */
3859#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07003860/*
3861 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
3862 * pixel.
3863 */
3864#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
3865#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
3866#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
3867/*
3868 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
3869 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
3870 * on.
3871 */
3872#define LVDS_A3_POWER_MASK (3 << 6)
3873#define LVDS_A3_POWER_DOWN (0 << 6)
3874#define LVDS_A3_POWER_UP (3 << 6)
3875/*
3876 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
3877 * is set.
3878 */
3879#define LVDS_CLKB_POWER_MASK (3 << 4)
3880#define LVDS_CLKB_POWER_DOWN (0 << 4)
3881#define LVDS_CLKB_POWER_UP (3 << 4)
3882/*
3883 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
3884 * setting for whether we are in dual-channel mode. The B3 pair will
3885 * additionally only be powered up when LVDS_A3_POWER_UP is set.
3886 */
3887#define LVDS_B0B3_POWER_MASK (3 << 2)
3888#define LVDS_B0B3_POWER_DOWN (0 << 2)
3889#define LVDS_B0B3_POWER_UP (3 << 2)
3890
David Härdeman3c17fe42010-09-24 21:44:32 +02003891/* Video Data Island Packet control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003892#define VIDEO_DIP_DATA _MMIO(0x61178)
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01003893/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
Paulo Zanoniadf00b22012-09-25 13:23:34 -03003894 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
3895 * of the infoframe structure specified by CEA-861. */
3896#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003897#define VIDEO_DIP_VSC_DATA_SIZE 36
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003898#define VIDEO_DIP_CTL _MMIO(0x61170)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003899/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02003900#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02003901#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03003902#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003903#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02003904#define VIDEO_DIP_ENABLE_AVI (1 << 21)
3905#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003906#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02003907#define VIDEO_DIP_ENABLE_SPD (8 << 21)
3908#define VIDEO_DIP_SELECT_AVI (0 << 19)
3909#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
3910#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07003911#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02003912#define VIDEO_DIP_FREQ_ONCE (0 << 16)
3913#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
3914#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03003915#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003916/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003917#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
3918#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003919#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003920#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
3921#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003922#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02003923
Jesse Barnes585fb112008-07-29 11:54:06 -07003924/* Panel power sequencing */
Imre Deak44cb7342016-08-10 14:07:29 +03003925#define PPS_BASE 0x61200
3926#define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
3927#define PCH_PPS_BASE 0xC7200
3928
3929#define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
3930 PPS_BASE + (reg) + \
3931 (pps_idx) * 0x100)
3932
3933#define _PP_STATUS 0x61200
3934#define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
3935#define PP_ON (1 << 31)
Jesse Barnes585fb112008-07-29 11:54:06 -07003936/*
3937 * Indicates that all dependencies of the panel are on:
3938 *
3939 * - PLL enabled
3940 * - pipe enabled
3941 * - LVDS/DVOB/DVOC on
3942 */
Imre Deak44cb7342016-08-10 14:07:29 +03003943#define PP_READY (1 << 30)
3944#define PP_SEQUENCE_NONE (0 << 28)
3945#define PP_SEQUENCE_POWER_UP (1 << 28)
3946#define PP_SEQUENCE_POWER_DOWN (2 << 28)
3947#define PP_SEQUENCE_MASK (3 << 28)
3948#define PP_SEQUENCE_SHIFT 28
3949#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
3950#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07003951#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
3952#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
3953#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
3954#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
3955#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
3956#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
3957#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
3958#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
3959#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Imre Deak44cb7342016-08-10 14:07:29 +03003960
3961#define _PP_CONTROL 0x61204
3962#define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
3963#define PANEL_UNLOCK_REGS (0xabcd << 16)
3964#define PANEL_UNLOCK_MASK (0xffff << 16)
3965#define BXT_POWER_CYCLE_DELAY_MASK 0x1f0
3966#define BXT_POWER_CYCLE_DELAY_SHIFT 4
3967#define EDP_FORCE_VDD (1 << 3)
3968#define EDP_BLC_ENABLE (1 << 2)
3969#define PANEL_POWER_RESET (1 << 1)
3970#define PANEL_POWER_OFF (0 << 0)
3971#define PANEL_POWER_ON (1 << 0)
Imre Deak44cb7342016-08-10 14:07:29 +03003972
3973#define _PP_ON_DELAYS 0x61208
3974#define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
Imre Deaked6143b82016-08-10 14:07:31 +03003975#define PANEL_PORT_SELECT_SHIFT 30
Imre Deak44cb7342016-08-10 14:07:29 +03003976#define PANEL_PORT_SELECT_MASK (3 << 30)
3977#define PANEL_PORT_SELECT_LVDS (0 << 30)
3978#define PANEL_PORT_SELECT_DPA (1 << 30)
3979#define PANEL_PORT_SELECT_DPC (2 << 30)
3980#define PANEL_PORT_SELECT_DPD (3 << 30)
3981#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
3982#define PANEL_POWER_UP_DELAY_MASK 0x1fff0000
3983#define PANEL_POWER_UP_DELAY_SHIFT 16
3984#define PANEL_LIGHT_ON_DELAY_MASK 0x1fff
3985#define PANEL_LIGHT_ON_DELAY_SHIFT 0
3986
3987#define _PP_OFF_DELAYS 0x6120C
3988#define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
3989#define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000
3990#define PANEL_POWER_DOWN_DELAY_SHIFT 16
3991#define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff
3992#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
3993
3994#define _PP_DIVISOR 0x61210
3995#define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
3996#define PP_REFERENCE_DIVIDER_MASK 0xffffff00
3997#define PP_REFERENCE_DIVIDER_SHIFT 8
3998#define PANEL_POWER_CYCLE_DELAY_MASK 0x1f
3999#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Jesse Barnes585fb112008-07-29 11:54:06 -07004000
4001/* Panel fitting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004002#define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07004003#define PFIT_ENABLE (1 << 31)
4004#define PFIT_PIPE_MASK (3 << 29)
4005#define PFIT_PIPE_SHIFT 29
4006#define VERT_INTERP_DISABLE (0 << 10)
4007#define VERT_INTERP_BILINEAR (1 << 10)
4008#define VERT_INTERP_MASK (3 << 10)
4009#define VERT_AUTO_SCALE (1 << 9)
4010#define HORIZ_INTERP_DISABLE (0 << 6)
4011#define HORIZ_INTERP_BILINEAR (1 << 6)
4012#define HORIZ_INTERP_MASK (3 << 6)
4013#define HORIZ_AUTO_SCALE (1 << 5)
4014#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004015#define PFIT_FILTER_FUZZY (0 << 24)
4016#define PFIT_SCALING_AUTO (0 << 26)
4017#define PFIT_SCALING_PROGRAMMED (1 << 26)
4018#define PFIT_SCALING_PILLAR (2 << 26)
4019#define PFIT_SCALING_LETTER (3 << 26)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004020#define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08004021/* Pre-965 */
4022#define PFIT_VERT_SCALE_SHIFT 20
4023#define PFIT_VERT_SCALE_MASK 0xfff00000
4024#define PFIT_HORIZ_SCALE_SHIFT 4
4025#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
4026/* 965+ */
4027#define PFIT_VERT_SCALE_SHIFT_965 16
4028#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
4029#define PFIT_HORIZ_SCALE_SHIFT_965 0
4030#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
4031
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004032#define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07004033
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004034#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
4035#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004036#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
4037 _VLV_BLC_PWM_CTL2_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004038
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004039#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
4040#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004041#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
4042 _VLV_BLC_PWM_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004043
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004044#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
4045#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004046#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
4047 _VLV_BLC_HIST_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02004048
Jesse Barnes585fb112008-07-29 11:54:06 -07004049/* Backlight control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004050#define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004051#define BLM_PWM_ENABLE (1 << 31)
4052#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
4053#define BLM_PIPE_SELECT (1 << 29)
4054#define BLM_PIPE_SELECT_IVB (3 << 29)
4055#define BLM_PIPE_A (0 << 29)
4056#define BLM_PIPE_B (1 << 29)
4057#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03004058#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
4059#define BLM_TRANSCODER_B BLM_PIPE_B
4060#define BLM_TRANSCODER_C BLM_PIPE_C
4061#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004062#define BLM_PIPE(pipe) ((pipe) << 29)
4063#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
4064#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
4065#define BLM_PHASE_IN_ENABLE (1 << 25)
4066#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
4067#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
4068#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
4069#define BLM_PHASE_IN_COUNT_SHIFT (8)
4070#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
4071#define BLM_PHASE_IN_INCR_SHIFT (0)
4072#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004073#define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01004074/*
4075 * This is the most significant 15 bits of the number of backlight cycles in a
4076 * complete cycle of the modulated backlight control.
4077 *
4078 * The actual value is this field multiplied by two.
4079 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02004080#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
4081#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
4082#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004083/*
4084 * This is the number of cycles out of the backlight modulation cycle for which
4085 * the backlight is on.
4086 *
4087 * This field must be no greater than the number of cycles in the complete
4088 * backlight modulation cycle.
4089 */
4090#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
4091#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02004092#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
4093#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004094
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004095#define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
Jani Nikula2059ac32015-06-26 14:18:56 +03004096#define BLM_HISTOGRAM_ENABLE (1 << 31)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07004097
Daniel Vetter7cf41602012-06-05 10:07:09 +02004098/* New registers for PCH-split platforms. Safe where new bits show up, the
4099 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004100#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
4101#define BLC_PWM_CPU_CTL _MMIO(0x48254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004102
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004103#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004104
Daniel Vetter7cf41602012-06-05 10:07:09 +02004105/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
4106 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004107#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
Daniel Vetter4b4147c2012-07-11 00:31:06 +02004108#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004109#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
4110#define BLM_PCH_POLARITY (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004111#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02004112
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004113#define UTIL_PIN_CTL _MMIO(0x48400)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004114#define UTIL_PIN_ENABLE (1 << 31)
4115
Sunil Kamath022e4e52015-09-30 22:34:57 +05304116#define UTIL_PIN_PIPE(x) ((x) << 29)
4117#define UTIL_PIN_PIPE_MASK (3 << 29)
4118#define UTIL_PIN_MODE_PWM (1 << 24)
4119#define UTIL_PIN_MODE_MASK (0xf << 24)
4120#define UTIL_PIN_POLARITY (1 << 22)
4121
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304122/* BXT backlight register definition. */
Sunil Kamath022e4e52015-09-30 22:34:57 +05304123#define _BXT_BLC_PWM_CTL1 0xC8250
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304124#define BXT_BLC_PWM_ENABLE (1 << 31)
4125#define BXT_BLC_PWM_POLARITY (1 << 29)
Sunil Kamath022e4e52015-09-30 22:34:57 +05304126#define _BXT_BLC_PWM_FREQ1 0xC8254
4127#define _BXT_BLC_PWM_DUTY1 0xC8258
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304128
Sunil Kamath022e4e52015-09-30 22:34:57 +05304129#define _BXT_BLC_PWM_CTL2 0xC8350
4130#define _BXT_BLC_PWM_FREQ2 0xC8354
4131#define _BXT_BLC_PWM_DUTY2 0xC8358
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304132
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004133#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304134 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004135#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304136 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004137#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05304138 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
Vandana Kannan0fb890c2015-05-05 14:51:56 +05304139
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004140#define PCH_GTC_CTL _MMIO(0xe7000)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03004141#define PCH_GTC_ENABLE (1 << 31)
4142
Jesse Barnes585fb112008-07-29 11:54:06 -07004143/* TV port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004144#define TV_CTL _MMIO(0x68000)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004145/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07004146# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004147/* Sources the TV encoder input from pipe B instead of A. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004148# define TV_ENC_PIPEB_SELECT (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004149/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004150# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004151/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004152# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004153/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004154# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004155/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004156# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
4157# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004158/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004159# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004160/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004161# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004162/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07004163# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004164/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07004165# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004166/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07004167# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004168/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07004169# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004170/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004171# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004172/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07004173# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004174/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07004175# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004176/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004177 * Enables a fix for the 915GM only.
4178 *
4179 * Not sure what it does.
4180 */
4181# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004182/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08004183# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07004184# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004185/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07004186# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004187/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004188# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004189/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004190# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004191/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07004192# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004193/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07004194# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004195/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07004196# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004197/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07004198# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004199/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07004200# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004201/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07004202# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004203/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004204 * This test mode forces the DACs to 50% of full output.
4205 *
4206 * This is used for load detection in combination with TVDAC_SENSE_MASK
4207 */
4208# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
4209# define TV_TEST_MODE_MASK (7 << 0)
4210
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004211#define TV_DAC _MMIO(0x68004)
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01004212# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03004213/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004214 * Reports that DAC state change logic has reported change (RO).
4215 *
4216 * This gets cleared when TV_DAC_STATE_EN is cleared
4217*/
4218# define TVDAC_STATE_CHG (1 << 31)
4219# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004220/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004221# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004222/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004223# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004224/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07004225# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004226/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004227 * Enables DAC state detection logic, for load-based TV detection.
4228 *
4229 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
4230 * to off, for load detection to work.
4231 */
4232# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004233/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004234# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004235/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004236# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004237/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07004238# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004239/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07004240# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004241/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07004242# define ENC_TVDAC_SLEW_FAST (1 << 6)
4243# define DAC_A_1_3_V (0 << 4)
4244# define DAC_A_1_1_V (1 << 4)
4245# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08004246# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07004247# define DAC_B_1_3_V (0 << 2)
4248# define DAC_B_1_1_V (1 << 2)
4249# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08004250# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07004251# define DAC_C_1_3_V (0 << 0)
4252# define DAC_C_1_1_V (1 << 0)
4253# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08004254# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004255
Ville Syrjälä646b4262014-04-25 20:14:30 +03004256/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004257 * CSC coefficients are stored in a floating point format with 9 bits of
4258 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
4259 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
4260 * -1 (0x3) being the only legal negative value.
4261 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004262#define TV_CSC_Y _MMIO(0x68010)
Jesse Barnes585fb112008-07-29 11:54:06 -07004263# define TV_RY_MASK 0x07ff0000
4264# define TV_RY_SHIFT 16
4265# define TV_GY_MASK 0x00000fff
4266# define TV_GY_SHIFT 0
4267
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004268#define TV_CSC_Y2 _MMIO(0x68014)
Jesse Barnes585fb112008-07-29 11:54:06 -07004269# define TV_BY_MASK 0x07ff0000
4270# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004271/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004272 * Y attenuation for component video.
4273 *
4274 * Stored in 1.9 fixed point.
4275 */
4276# define TV_AY_MASK 0x000003ff
4277# define TV_AY_SHIFT 0
4278
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004279#define TV_CSC_U _MMIO(0x68018)
Jesse Barnes585fb112008-07-29 11:54:06 -07004280# define TV_RU_MASK 0x07ff0000
4281# define TV_RU_SHIFT 16
4282# define TV_GU_MASK 0x000007ff
4283# define TV_GU_SHIFT 0
4284
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004285#define TV_CSC_U2 _MMIO(0x6801c)
Jesse Barnes585fb112008-07-29 11:54:06 -07004286# define TV_BU_MASK 0x07ff0000
4287# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004288/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004289 * U attenuation for component video.
4290 *
4291 * Stored in 1.9 fixed point.
4292 */
4293# define TV_AU_MASK 0x000003ff
4294# define TV_AU_SHIFT 0
4295
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004296#define TV_CSC_V _MMIO(0x68020)
Jesse Barnes585fb112008-07-29 11:54:06 -07004297# define TV_RV_MASK 0x0fff0000
4298# define TV_RV_SHIFT 16
4299# define TV_GV_MASK 0x000007ff
4300# define TV_GV_SHIFT 0
4301
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004302#define TV_CSC_V2 _MMIO(0x68024)
Jesse Barnes585fb112008-07-29 11:54:06 -07004303# define TV_BV_MASK 0x07ff0000
4304# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004305/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004306 * V attenuation for component video.
4307 *
4308 * Stored in 1.9 fixed point.
4309 */
4310# define TV_AV_MASK 0x000007ff
4311# define TV_AV_SHIFT 0
4312
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004313#define TV_CLR_KNOBS _MMIO(0x68028)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004314/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07004315# define TV_BRIGHTNESS_MASK 0xff000000
4316# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03004317/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07004318# define TV_CONTRAST_MASK 0x00ff0000
4319# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004320/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07004321# define TV_SATURATION_MASK 0x0000ff00
4322# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03004323/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07004324# define TV_HUE_MASK 0x000000ff
4325# define TV_HUE_SHIFT 0
4326
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004327#define TV_CLR_LEVEL _MMIO(0x6802c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004328/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07004329# define TV_BLACK_LEVEL_MASK 0x01ff0000
4330# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004331/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07004332# define TV_BLANK_LEVEL_MASK 0x000001ff
4333# define TV_BLANK_LEVEL_SHIFT 0
4334
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004335#define TV_H_CTL_1 _MMIO(0x68030)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004336/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004337# define TV_HSYNC_END_MASK 0x1fff0000
4338# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004339/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07004340# define TV_HTOTAL_MASK 0x00001fff
4341# define TV_HTOTAL_SHIFT 0
4342
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004343#define TV_H_CTL_2 _MMIO(0x68034)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004344/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004345# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004346/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004347# define TV_HBURST_START_SHIFT 16
4348# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03004349/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07004350# define TV_HBURST_LEN_SHIFT 0
4351# define TV_HBURST_LEN_MASK 0x0001fff
4352
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004353#define TV_H_CTL_3 _MMIO(0x68038)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004354/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07004355# define TV_HBLANK_END_SHIFT 16
4356# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03004357/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07004358# define TV_HBLANK_START_SHIFT 0
4359# define TV_HBLANK_START_MASK 0x0001fff
4360
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004361#define TV_V_CTL_1 _MMIO(0x6803c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004362/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07004363# define TV_NBR_END_SHIFT 16
4364# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03004365/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07004366# define TV_VI_END_F1_SHIFT 8
4367# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03004368/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07004369# define TV_VI_END_F2_SHIFT 0
4370# define TV_VI_END_F2_MASK 0x0000003f
4371
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004372#define TV_V_CTL_2 _MMIO(0x68040)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004373/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07004374# define TV_VSYNC_LEN_MASK 0x07ff0000
4375# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004376/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07004377 * number of half lines.
4378 */
4379# define TV_VSYNC_START_F1_MASK 0x00007f00
4380# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03004381/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004382 * Offset of the start of vsync in field 2, measured in one less than the
4383 * number of half lines.
4384 */
4385# define TV_VSYNC_START_F2_MASK 0x0000007f
4386# define TV_VSYNC_START_F2_SHIFT 0
4387
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004388#define TV_V_CTL_3 _MMIO(0x68044)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004389/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07004390# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004391/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07004392# define TV_VEQ_LEN_MASK 0x007f0000
4393# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004394/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07004395 * the number of half lines.
4396 */
4397# define TV_VEQ_START_F1_MASK 0x0007f00
4398# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03004399/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004400 * Offset of the start of equalization in field 2, measured in one less than
4401 * the number of half lines.
4402 */
4403# define TV_VEQ_START_F2_MASK 0x000007f
4404# define TV_VEQ_START_F2_SHIFT 0
4405
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004406#define TV_V_CTL_4 _MMIO(0x68048)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004407/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004408 * Offset to start of vertical colorburst, measured in one less than the
4409 * number of lines from vertical start.
4410 */
4411# define TV_VBURST_START_F1_MASK 0x003f0000
4412# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004413/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004414 * Offset to the end of vertical colorburst, measured in one less than the
4415 * number of lines from the start of NBR.
4416 */
4417# define TV_VBURST_END_F1_MASK 0x000000ff
4418# define TV_VBURST_END_F1_SHIFT 0
4419
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004420#define TV_V_CTL_5 _MMIO(0x6804c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004421/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004422 * Offset to start of vertical colorburst, measured in one less than the
4423 * number of lines from vertical start.
4424 */
4425# define TV_VBURST_START_F2_MASK 0x003f0000
4426# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004427/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004428 * Offset to the end of vertical colorburst, measured in one less than the
4429 * number of lines from the start of NBR.
4430 */
4431# define TV_VBURST_END_F2_MASK 0x000000ff
4432# define TV_VBURST_END_F2_SHIFT 0
4433
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004434#define TV_V_CTL_6 _MMIO(0x68050)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004435/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004436 * Offset to start of vertical colorburst, measured in one less than the
4437 * number of lines from vertical start.
4438 */
4439# define TV_VBURST_START_F3_MASK 0x003f0000
4440# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004441/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004442 * Offset to the end of vertical colorburst, measured in one less than the
4443 * number of lines from the start of NBR.
4444 */
4445# define TV_VBURST_END_F3_MASK 0x000000ff
4446# define TV_VBURST_END_F3_SHIFT 0
4447
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004448#define TV_V_CTL_7 _MMIO(0x68054)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004449/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004450 * Offset to start of vertical colorburst, measured in one less than the
4451 * number of lines from vertical start.
4452 */
4453# define TV_VBURST_START_F4_MASK 0x003f0000
4454# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004455/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004456 * Offset to the end of vertical colorburst, measured in one less than the
4457 * number of lines from the start of NBR.
4458 */
4459# define TV_VBURST_END_F4_MASK 0x000000ff
4460# define TV_VBURST_END_F4_SHIFT 0
4461
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004462#define TV_SC_CTL_1 _MMIO(0x68060)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004463/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004464# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004465/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004466# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004467/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004468# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004469/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07004470# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004471/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07004472# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004473/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07004474# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004475/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07004476# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004477/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004478# define TV_BURST_LEVEL_MASK 0x00ff0000
4479# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004480/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004481# define TV_SCDDA1_INC_MASK 0x00000fff
4482# define TV_SCDDA1_INC_SHIFT 0
4483
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004484#define TV_SC_CTL_2 _MMIO(0x68064)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004485/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004486# define TV_SCDDA2_SIZE_MASK 0x7fff0000
4487# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004488/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004489# define TV_SCDDA2_INC_MASK 0x00007fff
4490# define TV_SCDDA2_INC_SHIFT 0
4491
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004492#define TV_SC_CTL_3 _MMIO(0x68068)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004493/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004494# define TV_SCDDA3_SIZE_MASK 0x7fff0000
4495# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004496/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004497# define TV_SCDDA3_INC_MASK 0x00007fff
4498# define TV_SCDDA3_INC_SHIFT 0
4499
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004500#define TV_WIN_POS _MMIO(0x68070)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004501/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07004502# define TV_XPOS_MASK 0x1fff0000
4503# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004504/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004505# define TV_YPOS_MASK 0x00000fff
4506# define TV_YPOS_SHIFT 0
4507
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004508#define TV_WIN_SIZE _MMIO(0x68074)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004509/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004510# define TV_XSIZE_MASK 0x1fff0000
4511# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004512/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004513 * Vertical size of the display window, measured in pixels.
4514 *
4515 * Must be even for interlaced modes.
4516 */
4517# define TV_YSIZE_MASK 0x00000fff
4518# define TV_YSIZE_SHIFT 0
4519
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004520#define TV_FILTER_CTL_1 _MMIO(0x68080)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004521/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004522 * Enables automatic scaling calculation.
4523 *
4524 * If set, the rest of the registers are ignored, and the calculated values can
4525 * be read back from the register.
4526 */
4527# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004528/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004529 * Disables the vertical filter.
4530 *
4531 * This is required on modes more than 1024 pixels wide */
4532# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004533/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07004534# define TV_VADAPT (1 << 28)
4535# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004536/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004537# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004538/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004539# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004540/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004541# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004542/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004543 * Sets the horizontal scaling factor.
4544 *
4545 * This should be the fractional part of the horizontal scaling factor divided
4546 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
4547 *
4548 * (src width - 1) / ((oversample * dest width) - 1)
4549 */
4550# define TV_HSCALE_FRAC_MASK 0x00003fff
4551# define TV_HSCALE_FRAC_SHIFT 0
4552
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004553#define TV_FILTER_CTL_2 _MMIO(0x68084)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004554/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004555 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4556 *
4557 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
4558 */
4559# define TV_VSCALE_INT_MASK 0x00038000
4560# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03004561/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004562 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4563 *
4564 * \sa TV_VSCALE_INT_MASK
4565 */
4566# define TV_VSCALE_FRAC_MASK 0x00007fff
4567# define TV_VSCALE_FRAC_SHIFT 0
4568
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004569#define TV_FILTER_CTL_3 _MMIO(0x68088)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004570/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004571 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4572 *
4573 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
4574 *
4575 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4576 */
4577# define TV_VSCALE_IP_INT_MASK 0x00038000
4578# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03004579/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004580 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4581 *
4582 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4583 *
4584 * \sa TV_VSCALE_IP_INT_MASK
4585 */
4586# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
4587# define TV_VSCALE_IP_FRAC_SHIFT 0
4588
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004589#define TV_CC_CONTROL _MMIO(0x68090)
Jesse Barnes585fb112008-07-29 11:54:06 -07004590# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004591/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004592 * Specifies which field to send the CC data in.
4593 *
4594 * CC data is usually sent in field 0.
4595 */
4596# define TV_CC_FID_MASK (1 << 27)
4597# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03004598/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004599# define TV_CC_HOFF_MASK 0x03ff0000
4600# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004601/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07004602# define TV_CC_LINE_MASK 0x0000003f
4603# define TV_CC_LINE_SHIFT 0
4604
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004605#define TV_CC_DATA _MMIO(0x68094)
Jesse Barnes585fb112008-07-29 11:54:06 -07004606# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004607/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004608# define TV_CC_DATA_2_MASK 0x007f0000
4609# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004610/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004611# define TV_CC_DATA_1_MASK 0x0000007f
4612# define TV_CC_DATA_1_SHIFT 0
4613
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004614#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
4615#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
4616#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
4617#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
Jesse Barnes585fb112008-07-29 11:54:06 -07004618
Keith Packard040d87f2009-05-30 20:42:33 -07004619/* Display Port */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004620#define DP_A _MMIO(0x64000) /* eDP */
4621#define DP_B _MMIO(0x64100)
4622#define DP_C _MMIO(0x64200)
4623#define DP_D _MMIO(0x64300)
Keith Packard040d87f2009-05-30 20:42:33 -07004624
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004625#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
4626#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
4627#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
Ville Syrjäläe66eb812015-09-18 20:03:34 +03004628
Keith Packard040d87f2009-05-30 20:42:33 -07004629#define DP_PORT_EN (1 << 31)
4630#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08004631#define DP_PIPE_MASK (1 << 30)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004632#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
4633#define DP_PIPE_MASK_CHV (3 << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08004634
Keith Packard040d87f2009-05-30 20:42:33 -07004635/* Link training mode - select a suitable mode for each stage */
4636#define DP_LINK_TRAIN_PAT_1 (0 << 28)
4637#define DP_LINK_TRAIN_PAT_2 (1 << 28)
4638#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
4639#define DP_LINK_TRAIN_OFF (3 << 28)
4640#define DP_LINK_TRAIN_MASK (3 << 28)
4641#define DP_LINK_TRAIN_SHIFT 28
Ville Syrjäläaad3d142014-06-28 02:04:25 +03004642#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
4643#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
Keith Packard040d87f2009-05-30 20:42:33 -07004644
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004645/* CPT Link training mode */
4646#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
4647#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
4648#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
4649#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
4650#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
4651#define DP_LINK_TRAIN_SHIFT_CPT 8
4652
Keith Packard040d87f2009-05-30 20:42:33 -07004653/* Signal voltages. These are mostly controlled by the other end */
4654#define DP_VOLTAGE_0_4 (0 << 25)
4655#define DP_VOLTAGE_0_6 (1 << 25)
4656#define DP_VOLTAGE_0_8 (2 << 25)
4657#define DP_VOLTAGE_1_2 (3 << 25)
4658#define DP_VOLTAGE_MASK (7 << 25)
4659#define DP_VOLTAGE_SHIFT 25
4660
4661/* Signal pre-emphasis levels, like voltages, the other end tells us what
4662 * they want
4663 */
4664#define DP_PRE_EMPHASIS_0 (0 << 22)
4665#define DP_PRE_EMPHASIS_3_5 (1 << 22)
4666#define DP_PRE_EMPHASIS_6 (2 << 22)
4667#define DP_PRE_EMPHASIS_9_5 (3 << 22)
4668#define DP_PRE_EMPHASIS_MASK (7 << 22)
4669#define DP_PRE_EMPHASIS_SHIFT 22
4670
4671/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02004672#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07004673#define DP_PORT_WIDTH_MASK (7 << 19)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03004674#define DP_PORT_WIDTH_SHIFT 19
Keith Packard040d87f2009-05-30 20:42:33 -07004675
4676/* Mystic DPCD version 1.1 special mode */
4677#define DP_ENHANCED_FRAMING (1 << 18)
4678
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004679/* eDP */
4680#define DP_PLL_FREQ_270MHZ (0 << 16)
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02004681#define DP_PLL_FREQ_162MHZ (1 << 16)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004682#define DP_PLL_FREQ_MASK (3 << 16)
4683
Ville Syrjälä646b4262014-04-25 20:14:30 +03004684/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07004685#define DP_PORT_REVERSAL (1 << 15)
4686
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004687/* eDP */
4688#define DP_PLL_ENABLE (1 << 14)
4689
Ville Syrjälä646b4262014-04-25 20:14:30 +03004690/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07004691#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
4692
4693#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004694#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07004695
Ville Syrjälä646b4262014-04-25 20:14:30 +03004696/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07004697#define DP_COLOR_RANGE_16_235 (1 << 8)
4698
Ville Syrjälä646b4262014-04-25 20:14:30 +03004699/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07004700#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
4701
Ville Syrjälä646b4262014-04-25 20:14:30 +03004702/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07004703#define DP_SYNC_VS_HIGH (1 << 4)
4704#define DP_SYNC_HS_HIGH (1 << 3)
4705
Ville Syrjälä646b4262014-04-25 20:14:30 +03004706/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07004707#define DP_DETECTED (1 << 2)
4708
Ville Syrjälä646b4262014-04-25 20:14:30 +03004709/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07004710 * signal sink for DDC etc. Max packet size supported
4711 * is 20 bytes in each direction, hence the 5 fixed
4712 * data registers
4713 */
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004714#define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
4715#define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
4716#define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
4717#define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
4718#define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
4719#define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004720
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004721#define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
4722#define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
4723#define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
4724#define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
4725#define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
4726#define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
Keith Packard040d87f2009-05-30 20:42:33 -07004727
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004728#define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
4729#define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
4730#define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
4731#define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
4732#define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
4733#define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
Keith Packard040d87f2009-05-30 20:42:33 -07004734
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004735#define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
4736#define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
4737#define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
4738#define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
4739#define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
4740#define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
Ville Syrjälä750a9512015-11-11 20:34:12 +02004741
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004742#define DP_AUX_CH_CTL(port) _MMIO_PORT(port, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
4743#define DP_AUX_CH_DATA(port, i) _MMIO(_PORT(port, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Keith Packard040d87f2009-05-30 20:42:33 -07004744
4745#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
4746#define DP_AUX_CH_CTL_DONE (1 << 30)
4747#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
4748#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
4749#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
4750#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
4751#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
4752#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
4753#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
4754#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
4755#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4756#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
4757#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
4758#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
4759#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
4760#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
4761#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
4762#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
4763#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
4764#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4765#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
Sonika Jindale3d99842015-01-22 14:30:54 +05304766#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
4767#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
4768#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
Ville Syrjälä395b2912015-09-18 20:03:40 +03004769#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
Sonika Jindale3d99842015-01-22 14:30:54 +05304770#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00004771#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
Keith Packard040d87f2009-05-30 20:42:33 -07004772
4773/*
4774 * Computing GMCH M and N values for the Display Port link
4775 *
4776 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
4777 *
4778 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
4779 *
4780 * The GMCH value is used internally
4781 *
4782 * bytes_per_pixel is the number of bytes coming out of the plane,
4783 * which is after the LUTs, so we want the bytes for our color format.
4784 * For our current usage, this is always 3, one byte for R, G and B.
4785 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02004786#define _PIPEA_DATA_M_G4X 0x70050
4787#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07004788
4789/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004790#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02004791#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004792#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07004793
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004794#define DATA_LINK_M_N_MASK (0xffffff)
4795#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07004796
Daniel Vettere3b95f12013-05-03 11:49:49 +02004797#define _PIPEA_DATA_N_G4X 0x70054
4798#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07004799#define PIPE_GMCH_DATA_N_MASK (0xffffff)
4800
4801/*
4802 * Computing Link M and N values for the Display Port link
4803 *
4804 * Link M / N = pixel_clock / ls_clk
4805 *
4806 * (the DP spec calls pixel_clock the 'strm_clk')
4807 *
4808 * The Link value is transmitted in the Main Stream
4809 * Attributes and VB-ID.
4810 */
4811
Daniel Vettere3b95f12013-05-03 11:49:49 +02004812#define _PIPEA_LINK_M_G4X 0x70060
4813#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07004814#define PIPEA_DP_LINK_M_MASK (0xffffff)
4815
Daniel Vettere3b95f12013-05-03 11:49:49 +02004816#define _PIPEA_LINK_N_G4X 0x70064
4817#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07004818#define PIPEA_DP_LINK_N_MASK (0xffffff)
4819
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004820#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
4821#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
4822#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
4823#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004824
Jesse Barnes585fb112008-07-29 11:54:06 -07004825/* Display & cursor control */
4826
4827/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004828#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03004829#define DSL_LINEMASK_GEN2 0x00000fff
4830#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004831#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01004832#define PIPECONF_ENABLE (1<<31)
4833#define PIPECONF_DISABLE 0
4834#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004835#define I965_PIPECONF_ACTIVE (1<<30)
Jani Nikulab6ec10b2013-08-27 15:12:15 +03004836#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
Chris Wilsonf47166d2012-03-22 15:00:50 +00004837#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01004838#define PIPECONF_SINGLE_WIDE 0
4839#define PIPECONF_PIPE_UNLOCKED 0
4840#define PIPECONF_PIPE_LOCKED (1<<25)
4841#define PIPECONF_PALETTE 0
4842#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07004843#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01004844#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03004845#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01004846/* Note that pre-gen3 does not support interlaced display directly. Panel
4847 * fitting must be disabled on pre-ilk for interlaced. */
4848#define PIPECONF_PROGRESSIVE (0 << 21)
4849#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
4850#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
4851#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
4852#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
4853/* Ironlake and later have a complete new set of values for interlaced. PFIT
4854 * means panel fitter required, PF means progressive fetch, DBL means power
4855 * saving pixel doubling. */
4856#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
4857#define PIPECONF_INTERLACED_ILK (3 << 21)
4858#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
4859#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004860#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304861#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Jesse Barnes652c3932009-08-17 13:31:43 -07004862#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05304863#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02004864#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004865#define PIPECONF_BPC_MASK (0x7 << 5)
4866#define PIPECONF_8BPC (0<<5)
4867#define PIPECONF_10BPC (1<<5)
4868#define PIPECONF_6BPC (2<<5)
4869#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07004870#define PIPECONF_DITHER_EN (1<<4)
4871#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
4872#define PIPECONF_DITHER_TYPE_SP (0<<2)
4873#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
4874#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
4875#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004876#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07004877#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Imre Deak579a9b02014-02-04 21:35:48 +02004878#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004879#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
4880#define PIPE_CRC_DONE_ENABLE (1UL<<28)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004881#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
Jesse Barnes585fb112008-07-29 11:54:06 -07004882#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004883#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07004884#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
4885#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
4886#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
4887#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02004888#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07004889#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
4890#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
4891#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
Imre Deak10c59c52014-02-10 18:42:48 +02004892#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004893#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
Jesse Barnes585fb112008-07-29 11:54:06 -07004894#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
4895#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004896#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnes585fb112008-07-29 11:54:06 -07004897#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004898#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07004899#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Imre Deak579a9b02014-02-04 21:35:48 +02004900#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
4901#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07004902#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
4903#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004904#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07004905#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Imre Deak579a9b02014-02-04 21:35:48 +02004906#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004907#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
4908#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
4909#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
4910#define PIPE_DPST_EVENT_STATUS (1UL<<7)
Imre Deak10c59c52014-02-10 18:42:48 +02004911#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004912#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
Jesse Barnes585fb112008-07-29 11:54:06 -07004913#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
4914#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
Imre Deak10c59c52014-02-10 18:42:48 +02004915#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004916#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
Jesse Barnes585fb112008-07-29 11:54:06 -07004917#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
4918#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004919#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
Jesse Barnes585fb112008-07-29 11:54:06 -07004920#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004921#define PIPE_HBLANK_INT_STATUS (1UL<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004922#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
4923
Imre Deak755e9012014-02-10 18:42:47 +02004924#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
4925#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
4926
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03004927#define PIPE_A_OFFSET 0x70000
4928#define PIPE_B_OFFSET 0x71000
4929#define PIPE_C_OFFSET 0x72000
4930#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004931/*
4932 * There's actually no pipe EDP. Some pipe registers have
4933 * simply shifted from the pipe to the transcoder, while
4934 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
4935 * to access such registers in transcoder EDP.
4936 */
4937#define PIPE_EDP_OFFSET 0x7f000
4938
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004939#define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004940 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
4941 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004942
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004943#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
4944#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
4945#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
4946#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
4947#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01004948
Paulo Zanoni756f85c2013-11-02 21:07:38 -07004949#define _PIPE_MISC_A 0x70030
4950#define _PIPE_MISC_B 0x71030
4951#define PIPEMISC_DITHER_BPC_MASK (7<<5)
4952#define PIPEMISC_DITHER_8_BPC (0<<5)
4953#define PIPEMISC_DITHER_10_BPC (1<<5)
4954#define PIPEMISC_DITHER_6_BPC (2<<5)
4955#define PIPEMISC_DITHER_12_BPC (3<<5)
4956#define PIPEMISC_DITHER_ENABLE (1<<4)
4957#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
4958#define PIPEMISC_DITHER_TYPE_SP (0<<2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004959#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07004960
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004961#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07004962#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004963#define PIPEB_HLINE_INT_EN (1<<28)
4964#define PIPEB_VBLANK_INT_EN (1<<27)
Imre Deak579a9b02014-02-04 21:35:48 +02004965#define SPRITED_FLIP_DONE_INT_EN (1<<26)
4966#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
4967#define PLANEB_FLIP_DONE_INT_EN (1<<24)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03004968#define PIPE_PSR_INT_EN (1<<22)
Jesse Barnes79831172012-06-20 10:53:12 -07004969#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004970#define PIPEA_HLINE_INT_EN (1<<20)
4971#define PIPEA_VBLANK_INT_EN (1<<19)
Imre Deak579a9b02014-02-04 21:35:48 +02004972#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
4973#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004974#define PLANEA_FLIPDONE_INT_EN (1<<16)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03004975#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
4976#define PIPEC_HLINE_INT_EN (1<<12)
4977#define PIPEC_VBLANK_INT_EN (1<<11)
4978#define SPRITEF_FLIPDONE_INT_EN (1<<10)
4979#define SPRITEE_FLIPDONE_INT_EN (1<<9)
4980#define PLANEC_FLIPDONE_INT_EN (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004981
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004982#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03004983#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
4984#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
4985#define PLANEC_INVALID_GTT_INT_EN (1<<25)
4986#define CURSORC_INVALID_GTT_INT_EN (1<<24)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004987#define CURSORB_INVALID_GTT_INT_EN (1<<23)
4988#define CURSORA_INVALID_GTT_INT_EN (1<<22)
4989#define SPRITED_INVALID_GTT_INT_EN (1<<21)
4990#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
4991#define PLANEB_INVALID_GTT_INT_EN (1<<19)
4992#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
4993#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
4994#define PLANEA_INVALID_GTT_INT_EN (1<<16)
4995#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03004996#define DPINVGTT_EN_MASK_CHV 0xfff0000
4997#define SPRITEF_INVALID_GTT_STATUS (1<<11)
4998#define SPRITEE_INVALID_GTT_STATUS (1<<10)
4999#define PLANEC_INVALID_GTT_STATUS (1<<9)
5000#define CURSORC_INVALID_GTT_STATUS (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005001#define CURSORB_INVALID_GTT_STATUS (1<<7)
5002#define CURSORA_INVALID_GTT_STATUS (1<<6)
5003#define SPRITED_INVALID_GTT_STATUS (1<<5)
5004#define SPRITEC_INVALID_GTT_STATUS (1<<4)
5005#define PLANEB_INVALID_GTT_STATUS (1<<3)
5006#define SPRITEB_INVALID_GTT_STATUS (1<<2)
5007#define SPRITEA_INVALID_GTT_STATUS (1<<1)
5008#define PLANEA_INVALID_GTT_STATUS (1<<0)
5009#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03005010#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07005011
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005012#define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
Jesse Barnes585fb112008-07-29 11:54:06 -07005013#define DSPARB_CSTART_MASK (0x7f << 7)
5014#define DSPARB_CSTART_SHIFT 7
5015#define DSPARB_BSTART_MASK (0x7f)
5016#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08005017#define DSPARB_BEND_SHIFT 9 /* on 855 */
5018#define DSPARB_AEND_SHIFT 0
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005019#define DSPARB_SPRITEA_SHIFT_VLV 0
5020#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
5021#define DSPARB_SPRITEB_SHIFT_VLV 8
5022#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
5023#define DSPARB_SPRITEC_SHIFT_VLV 16
5024#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
5025#define DSPARB_SPRITED_SHIFT_VLV 24
5026#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005027#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005028#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
5029#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
5030#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
5031#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
5032#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
5033#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
5034#define DSPARB_SPRITED_HI_SHIFT_VLV 12
5035#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
5036#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
5037#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
5038#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
5039#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005040#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03005041#define DSPARB_SPRITEE_SHIFT_VLV 0
5042#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
5043#define DSPARB_SPRITEF_SHIFT_VLV 8
5044#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
Ville Syrjäläb5004722015-03-05 21:19:47 +02005045
Ville Syrjälä0a560672014-06-11 16:51:18 +03005046/* pnv/gen4/g4x/vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005047#define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005048#define DSPFW_SR_SHIFT 23
5049#define DSPFW_SR_MASK (0x1ff<<23)
5050#define DSPFW_CURSORB_SHIFT 16
5051#define DSPFW_CURSORB_MASK (0x3f<<16)
5052#define DSPFW_PLANEB_SHIFT 8
5053#define DSPFW_PLANEB_MASK (0x7f<<8)
5054#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
5055#define DSPFW_PLANEA_SHIFT 0
5056#define DSPFW_PLANEA_MASK (0x7f<<0)
5057#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005058#define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005059#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
5060#define DSPFW_FBC_SR_SHIFT 28
5061#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
5062#define DSPFW_FBC_HPLL_SR_SHIFT 24
5063#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
5064#define DSPFW_SPRITEB_SHIFT (16)
5065#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
5066#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
5067#define DSPFW_CURSORA_SHIFT 8
5068#define DSPFW_CURSORA_MASK (0x3f<<8)
Ville Syrjäläf4998962015-03-10 17:02:21 +02005069#define DSPFW_PLANEC_OLD_SHIFT 0
5070#define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005071#define DSPFW_SPRITEA_SHIFT 0
5072#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
5073#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005074#define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005075#define DSPFW_HPLL_SR_EN (1<<31)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005076#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005077#define DSPFW_CURSOR_SR_SHIFT 24
Zhao Yakuid4294342010-03-22 22:45:36 +08005078#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
5079#define DSPFW_HPLL_CURSOR_SHIFT 16
5080#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005081#define DSPFW_HPLL_SR_SHIFT 0
5082#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
5083
5084/* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005085#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005086#define DSPFW_SPRITEB_WM1_SHIFT 16
5087#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
5088#define DSPFW_CURSORA_WM1_SHIFT 8
5089#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
5090#define DSPFW_SPRITEA_WM1_SHIFT 0
5091#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005092#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005093#define DSPFW_PLANEB_WM1_SHIFT 24
5094#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
5095#define DSPFW_PLANEA_WM1_SHIFT 16
5096#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
5097#define DSPFW_CURSORB_WM1_SHIFT 8
5098#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
5099#define DSPFW_CURSOR_SR_WM1_SHIFT 0
5100#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005101#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005102#define DSPFW_SR_WM1_SHIFT 0
5103#define DSPFW_SR_WM1_MASK (0x1ff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005104#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
5105#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005106#define DSPFW_SPRITED_WM1_SHIFT 24
5107#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
5108#define DSPFW_SPRITED_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02005109#define DSPFW_SPRITED_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005110#define DSPFW_SPRITEC_WM1_SHIFT 8
5111#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
5112#define DSPFW_SPRITEC_SHIFT 0
Ville Syrjälä15665972015-03-10 16:16:28 +02005113#define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005114#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005115#define DSPFW_SPRITEF_WM1_SHIFT 24
5116#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
5117#define DSPFW_SPRITEF_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02005118#define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005119#define DSPFW_SPRITEE_WM1_SHIFT 8
5120#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
5121#define DSPFW_SPRITEE_SHIFT 0
Ville Syrjälä15665972015-03-10 16:16:28 +02005122#define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005123#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005124#define DSPFW_PLANEC_WM1_SHIFT 24
5125#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
5126#define DSPFW_PLANEC_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02005127#define DSPFW_PLANEC_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005128#define DSPFW_CURSORC_WM1_SHIFT 8
5129#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
5130#define DSPFW_CURSORC_SHIFT 0
5131#define DSPFW_CURSORC_MASK (0x3f<<0)
5132
5133/* vlv/chv high order bits */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005134#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005135#define DSPFW_SR_HI_SHIFT 24
Ville Syrjäläae801522015-03-05 21:19:49 +02005136#define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005137#define DSPFW_SPRITEF_HI_SHIFT 23
5138#define DSPFW_SPRITEF_HI_MASK (1<<23)
5139#define DSPFW_SPRITEE_HI_SHIFT 22
5140#define DSPFW_SPRITEE_HI_MASK (1<<22)
5141#define DSPFW_PLANEC_HI_SHIFT 21
5142#define DSPFW_PLANEC_HI_MASK (1<<21)
5143#define DSPFW_SPRITED_HI_SHIFT 20
5144#define DSPFW_SPRITED_HI_MASK (1<<20)
5145#define DSPFW_SPRITEC_HI_SHIFT 16
5146#define DSPFW_SPRITEC_HI_MASK (1<<16)
5147#define DSPFW_PLANEB_HI_SHIFT 12
5148#define DSPFW_PLANEB_HI_MASK (1<<12)
5149#define DSPFW_SPRITEB_HI_SHIFT 8
5150#define DSPFW_SPRITEB_HI_MASK (1<<8)
5151#define DSPFW_SPRITEA_HI_SHIFT 4
5152#define DSPFW_SPRITEA_HI_MASK (1<<4)
5153#define DSPFW_PLANEA_HI_SHIFT 0
5154#define DSPFW_PLANEA_HI_MASK (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005155#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
Ville Syrjälä0a560672014-06-11 16:51:18 +03005156#define DSPFW_SR_WM1_HI_SHIFT 24
Ville Syrjäläae801522015-03-05 21:19:49 +02005157#define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03005158#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
5159#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
5160#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
5161#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
5162#define DSPFW_PLANEC_WM1_HI_SHIFT 21
5163#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
5164#define DSPFW_SPRITED_WM1_HI_SHIFT 20
5165#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
5166#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
5167#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
5168#define DSPFW_PLANEB_WM1_HI_SHIFT 12
5169#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
5170#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
5171#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
5172#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
5173#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
5174#define DSPFW_PLANEA_WM1_HI_SHIFT 0
5175#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08005176
Gajanan Bhat12a3c052012-03-28 13:39:30 -07005177/* drain latency register values*/
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005178#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03005179#define DDL_CURSOR_SHIFT 24
Gajanan Bhat01e184c2014-08-07 17:03:30 +05305180#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03005181#define DDL_PLANE_SHIFT 0
Ville Syrjälä341c5262015-03-05 21:19:44 +02005182#define DDL_PRECISION_HIGH (1<<7)
5183#define DDL_PRECISION_LOW (0<<7)
Gajanan Bhat0948c262014-08-07 01:58:24 +05305184#define DRAIN_LATENCY_MASK 0x7f
Gajanan Bhat12a3c052012-03-28 13:39:30 -07005185
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005186#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02005187#define CBR_PND_DEADLINE_DISABLE (1<<31)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03005188#define CBR_PWM_CLOCK_MUX_SELECT (1<<30)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02005189
Ville Syrjäläc2317752016-03-15 16:39:56 +02005190#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
5191#define CBR_DPLLBMD_PIPE_C (1<<29)
5192#define CBR_DPLLBMD_PIPE_B (1<<18)
5193
Shaohua Li7662c8b2009-06-26 11:23:55 +08005194/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09005195#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08005196#define I915_FIFO_LINE_SIZE 64
5197#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09005198
Jesse Barnesceb04242012-03-28 13:39:22 -07005199#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09005200#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08005201#define I965_FIFO_SIZE 512
5202#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08005203#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07005204#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08005205#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09005206
Jesse Barnesceb04242012-03-28 13:39:22 -07005207#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09005208#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08005209#define I915_MAX_WM 0x3f
5210
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005211#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
5212#define PINEVIEW_FIFO_LINE_SIZE 64
5213#define PINEVIEW_MAX_WM 0x1ff
5214#define PINEVIEW_DFT_WM 0x3f
5215#define PINEVIEW_DFT_HPLLOFF_WM 0
5216#define PINEVIEW_GUARD_WM 10
5217#define PINEVIEW_CURSOR_FIFO 64
5218#define PINEVIEW_CURSOR_MAX_WM 0x3f
5219#define PINEVIEW_CURSOR_DFT_WM 0
5220#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08005221
Jesse Barnesceb04242012-03-28 13:39:22 -07005222#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08005223#define I965_CURSOR_FIFO 64
5224#define I965_CURSOR_MAX_WM 32
5225#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005226
Pradeep Bhatfae12672014-11-04 17:06:39 +00005227/* Watermark register definitions for SKL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005228#define _CUR_WM_A_0 0x70140
5229#define _CUR_WM_B_0 0x71140
5230#define _PLANE_WM_1_A_0 0x70240
5231#define _PLANE_WM_1_B_0 0x71240
5232#define _PLANE_WM_2_A_0 0x70340
5233#define _PLANE_WM_2_B_0 0x71340
5234#define _PLANE_WM_TRANS_1_A_0 0x70268
5235#define _PLANE_WM_TRANS_1_B_0 0x71268
5236#define _PLANE_WM_TRANS_2_A_0 0x70368
5237#define _PLANE_WM_TRANS_2_B_0 0x71368
5238#define _CUR_WM_TRANS_A_0 0x70168
5239#define _CUR_WM_TRANS_B_0 0x71168
Pradeep Bhatfae12672014-11-04 17:06:39 +00005240#define PLANE_WM_EN (1 << 31)
5241#define PLANE_WM_LINES_SHIFT 14
5242#define PLANE_WM_LINES_MASK 0x1f
5243#define PLANE_WM_BLOCKS_MASK 0x3ff
5244
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005245#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005246#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
5247#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005248
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005249#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
5250#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005251#define _PLANE_WM_BASE(pipe, plane) \
5252 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
5253#define PLANE_WM(pipe, plane, level) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005254 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00005255#define _PLANE_WM_TRANS_1(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005256 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005257#define _PLANE_WM_TRANS_2(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02005258 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00005259#define PLANE_WM_TRANS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005260 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00005261
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005262/* define the Watermark register on Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005263#define WM0_PIPEA_ILK _MMIO(0x45100)
Ville Syrjälä1996d622013-10-09 19:18:07 +03005264#define WM0_PIPE_PLANE_MASK (0xffff<<16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005265#define WM0_PIPE_PLANE_SHIFT 16
Ville Syrjälä1996d622013-10-09 19:18:07 +03005266#define WM0_PIPE_SPRITE_MASK (0xff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005267#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03005268#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005269
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005270#define WM0_PIPEB_ILK _MMIO(0x45104)
5271#define WM0_PIPEC_IVB _MMIO(0x45200)
5272#define WM1_LP_ILK _MMIO(0x45108)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005273#define WM1_LP_SR_EN (1<<31)
5274#define WM1_LP_LATENCY_SHIFT 24
5275#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01005276#define WM1_LP_FBC_MASK (0xf<<20)
5277#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07005278#define WM1_LP_FBC_SHIFT_BDW 19
Ville Syrjälä1996d622013-10-09 19:18:07 +03005279#define WM1_LP_SR_MASK (0x7ff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005280#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03005281#define WM1_LP_CURSOR_MASK (0xff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005282#define WM2_LP_ILK _MMIO(0x4510c)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07005283#define WM2_LP_EN (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005284#define WM3_LP_ILK _MMIO(0x45110)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07005285#define WM3_LP_EN (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005286#define WM1S_LP_ILK _MMIO(0x45120)
5287#define WM2S_LP_IVB _MMIO(0x45124)
5288#define WM3S_LP_IVB _MMIO(0x45128)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07005289#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005290
Paulo Zanonicca32e92013-05-31 11:45:06 -03005291#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
5292 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
5293 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
5294
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005295/* Memory latency timer register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005296#define MLTR_ILK _MMIO(0x11222)
Jesse Barnesb79d4992010-12-21 13:10:23 -08005297#define MLTR_WM1_SHIFT 0
5298#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005299/* the unit of memory self-refresh latency time is 0.5us */
5300#define ILK_SRLT_MASK 0x3f
5301
Yuanhan Liu13982612010-12-15 15:42:31 +08005302
5303/* the address where we get all kinds of latency value */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005304#define SSKPD _MMIO(0x5d10)
Yuanhan Liu13982612010-12-15 15:42:31 +08005305#define SSKPD_WM_MASK 0x3f
5306#define SSKPD_WM0_SHIFT 0
5307#define SSKPD_WM1_SHIFT 8
5308#define SSKPD_WM2_SHIFT 16
5309#define SSKPD_WM3_SHIFT 24
5310
Jesse Barnes585fb112008-07-29 11:54:06 -07005311/*
5312 * The two pipe frame counter registers are not synchronized, so
5313 * reading a stable value is somewhat tricky. The following code
5314 * should work:
5315 *
5316 * do {
5317 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5318 * PIPE_FRAME_HIGH_SHIFT;
5319 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
5320 * PIPE_FRAME_LOW_SHIFT);
5321 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5322 * PIPE_FRAME_HIGH_SHIFT);
5323 * } while (high1 != high2);
5324 * frame = (high1 << 8) | low1;
5325 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03005326#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07005327#define PIPE_FRAME_HIGH_MASK 0x0000ffff
5328#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03005329#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07005330#define PIPE_FRAME_LOW_MASK 0xff000000
5331#define PIPE_FRAME_LOW_SHIFT 24
5332#define PIPE_PIXEL_MASK 0x00ffffff
5333#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08005334/* GM45+ just has to be different */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03005335#define _PIPEA_FRMCOUNT_G4X 0x70040
5336#define _PIPEA_FLIPCOUNT_G4X 0x70044
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005337#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
5338#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
Jesse Barnes585fb112008-07-29 11:54:06 -07005339
5340/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005341#define _CURACNTR 0x70080
Jesse Barnes14b603912009-05-20 16:47:08 -04005342/* Old style CUR*CNTR flags (desktop 8xx) */
5343#define CURSOR_ENABLE 0x80000000
5344#define CURSOR_GAMMA_ENABLE 0x40000000
Ville Syrjälädc41c152014-08-13 11:57:05 +03005345#define CURSOR_STRIDE_SHIFT 28
5346#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005347#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b603912009-05-20 16:47:08 -04005348#define CURSOR_FORMAT_SHIFT 24
5349#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
5350#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
5351#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
5352#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
5353#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
5354#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
5355/* New style CUR*CNTR flags */
5356#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07005357#define CURSOR_MODE_DISABLE 0x00
Sagar Kamble4726e0b2014-03-10 17:06:23 +05305358#define CURSOR_MODE_128_32B_AX 0x02
5359#define CURSOR_MODE_256_32B_AX 0x03
Jesse Barnes585fb112008-07-29 11:54:06 -07005360#define CURSOR_MODE_64_32B_AX 0x07
Sagar Kamble4726e0b2014-03-10 17:06:23 +05305361#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
5362#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
Jesse Barnes585fb112008-07-29 11:54:06 -07005363#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b603912009-05-20 16:47:08 -04005364#define MCURSOR_PIPE_SELECT (1 << 28)
5365#define MCURSOR_PIPE_A 0x00
5366#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07005367#define MCURSOR_GAMMA_ENABLE (1 << 26)
Ville Syrjälä4398ad42014-10-23 07:41:34 -07005368#define CURSOR_ROTATE_180 (1<<15)
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03005369#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005370#define _CURABASE 0x70084
5371#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07005372#define CURSOR_POS_MASK 0x007FF
5373#define CURSOR_POS_SIGN 0x8000
5374#define CURSOR_X_SHIFT 0
5375#define CURSOR_Y_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005376#define CURSIZE _MMIO(0x700a0)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005377#define _CURBCNTR 0x700c0
5378#define _CURBBASE 0x700c4
5379#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07005380
Jesse Barnes65a21cd2011-10-12 11:10:21 -07005381#define _CURBCNTR_IVB 0x71080
5382#define _CURBBASE_IVB 0x71084
5383#define _CURBPOS_IVB 0x71088
5384
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005385#define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005386 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
5387 dev_priv->info.display_mmio_offset)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00005388
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005389#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
5390#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
5391#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
5392
5393#define CURSOR_A_OFFSET 0x70080
5394#define CURSOR_B_OFFSET 0x700c0
5395#define CHV_CURSOR_C_OFFSET 0x700e0
5396#define IVB_CURSOR_B_OFFSET 0x71080
5397#define IVB_CURSOR_C_OFFSET 0x72080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07005398
Jesse Barnes585fb112008-07-29 11:54:06 -07005399/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005400#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07005401#define DISPLAY_PLANE_ENABLE (1<<31)
5402#define DISPLAY_PLANE_DISABLE 0
5403#define DISPPLANE_GAMMA_ENABLE (1<<30)
5404#define DISPPLANE_GAMMA_DISABLE 0
5405#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02005406#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07005407#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02005408#define DISPPLANE_BGRA555 (0x3<<26)
5409#define DISPPLANE_BGRX555 (0x4<<26)
5410#define DISPPLANE_BGRX565 (0x5<<26)
5411#define DISPPLANE_BGRX888 (0x6<<26)
5412#define DISPPLANE_BGRA888 (0x7<<26)
5413#define DISPPLANE_RGBX101010 (0x8<<26)
5414#define DISPPLANE_RGBA101010 (0x9<<26)
5415#define DISPPLANE_BGRX101010 (0xa<<26)
5416#define DISPPLANE_RGBX161616 (0xc<<26)
5417#define DISPPLANE_RGBX888 (0xe<<26)
5418#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07005419#define DISPPLANE_STEREO_ENABLE (1<<25)
5420#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005421#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08005422#define DISPPLANE_SEL_PIPE_SHIFT 24
5423#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07005424#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08005425#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07005426#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
5427#define DISPPLANE_SRC_KEY_DISABLE 0
5428#define DISPPLANE_LINE_DOUBLE (1<<20)
5429#define DISPPLANE_NO_LINE_DOUBLE 0
5430#define DISPPLANE_STEREO_POLARITY_FIRST 0
5431#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005432#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
5433#define DISPPLANE_ROTATE_180 (1<<15)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005434#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07005435#define DISPPLANE_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005436#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005437#define _DSPAADDR 0x70184
5438#define _DSPASTRIDE 0x70188
5439#define _DSPAPOS 0x7018C /* reserved */
5440#define _DSPASIZE 0x70190
5441#define _DSPASURF 0x7019C /* 965+ only */
5442#define _DSPATILEOFF 0x701A4 /* 965+ only */
5443#define _DSPAOFFSET 0x701A4 /* HSW */
5444#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07005445
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005446#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
5447#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
5448#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
5449#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
5450#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
5451#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
5452#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
5453#define DSPLINOFF(plane) DSPADDR(plane)
5454#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
5455#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01005456
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005457/* CHV pipe B blender and primary plane */
5458#define _CHV_BLEND_A 0x60a00
5459#define CHV_BLEND_LEGACY (0<<30)
5460#define CHV_BLEND_ANDROID (1<<30)
5461#define CHV_BLEND_MPO (2<<30)
5462#define CHV_BLEND_MASK (3<<30)
5463#define _CHV_CANVAS_A 0x60a04
5464#define _PRIMPOS_A 0x60a08
5465#define _PRIMSIZE_A 0x60a0c
5466#define _PRIMCNSTALPHA_A 0x60a10
5467#define PRIM_CONST_ALPHA_ENABLE (1<<31)
5468
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005469#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
5470#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
5471#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
5472#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
5473#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005474
Armin Reese446f2542012-03-30 16:20:16 -07005475/* Display/Sprite base address macros */
5476#define DISP_BASEADDR_MASK (0xfffff000)
5477#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
5478#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07005479
Ville Syrjälä85fa7922015-09-18 20:03:43 +03005480/*
5481 * VBIOS flags
5482 * gen2:
5483 * [00:06] alm,mgm
5484 * [10:16] all
5485 * [30:32] alm,mgm
5486 * gen3+:
5487 * [00:0f] all
5488 * [10:1f] all
5489 * [30:32] all
5490 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005491#define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
5492#define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
5493#define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
5494#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07005495
5496/* Pipe B */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005497#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
5498#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
5499#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03005500#define _PIPEBFRAMEHIGH 0x71040
5501#define _PIPEBFRAMEPIXEL 0x71044
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03005502#define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
5503#define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08005504
Jesse Barnes585fb112008-07-29 11:54:06 -07005505
5506/* Display B control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005507#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07005508#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
5509#define DISPPLANE_ALPHA_TRANS_DISABLE 0
5510#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
5511#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005512#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
5513#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
5514#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
5515#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
5516#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
5517#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
5518#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
5519#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07005520
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005521/* Sprite A control */
5522#define _DVSACNTR 0x72180
5523#define DVS_ENABLE (1<<31)
5524#define DVS_GAMMA_ENABLE (1<<30)
5525#define DVS_PIXFORMAT_MASK (3<<25)
5526#define DVS_FORMAT_YUV422 (0<<25)
5527#define DVS_FORMAT_RGBX101010 (1<<25)
5528#define DVS_FORMAT_RGBX888 (2<<25)
5529#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005530#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005531#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08005532#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005533#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
5534#define DVS_YUV_ORDER_YUYV (0<<16)
5535#define DVS_YUV_ORDER_UYVY (1<<16)
5536#define DVS_YUV_ORDER_YVYU (2<<16)
5537#define DVS_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305538#define DVS_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005539#define DVS_DEST_KEY (1<<2)
5540#define DVS_TRICKLE_FEED_DISABLE (1<<14)
5541#define DVS_TILED (1<<10)
5542#define _DVSALINOFF 0x72184
5543#define _DVSASTRIDE 0x72188
5544#define _DVSAPOS 0x7218c
5545#define _DVSASIZE 0x72190
5546#define _DVSAKEYVAL 0x72194
5547#define _DVSAKEYMSK 0x72198
5548#define _DVSASURF 0x7219c
5549#define _DVSAKEYMAXVAL 0x721a0
5550#define _DVSATILEOFF 0x721a4
5551#define _DVSASURFLIVE 0x721ac
5552#define _DVSASCALE 0x72204
5553#define DVS_SCALE_ENABLE (1<<31)
5554#define DVS_FILTER_MASK (3<<29)
5555#define DVS_FILTER_MEDIUM (0<<29)
5556#define DVS_FILTER_ENHANCING (1<<29)
5557#define DVS_FILTER_SOFTENING (2<<29)
5558#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5559#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
5560#define _DVSAGAMC 0x72300
5561
5562#define _DVSBCNTR 0x73180
5563#define _DVSBLINOFF 0x73184
5564#define _DVSBSTRIDE 0x73188
5565#define _DVSBPOS 0x7318c
5566#define _DVSBSIZE 0x73190
5567#define _DVSBKEYVAL 0x73194
5568#define _DVSBKEYMSK 0x73198
5569#define _DVSBSURF 0x7319c
5570#define _DVSBKEYMAXVAL 0x731a0
5571#define _DVSBTILEOFF 0x731a4
5572#define _DVSBSURFLIVE 0x731ac
5573#define _DVSBSCALE 0x73204
5574#define _DVSBGAMC 0x73300
5575
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005576#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
5577#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
5578#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
5579#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
5580#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
5581#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
5582#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
5583#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
5584#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
5585#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
5586#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
5587#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005588
5589#define _SPRA_CTL 0x70280
5590#define SPRITE_ENABLE (1<<31)
5591#define SPRITE_GAMMA_ENABLE (1<<30)
5592#define SPRITE_PIXFORMAT_MASK (7<<25)
5593#define SPRITE_FORMAT_YUV422 (0<<25)
5594#define SPRITE_FORMAT_RGBX101010 (1<<25)
5595#define SPRITE_FORMAT_RGBX888 (2<<25)
5596#define SPRITE_FORMAT_RGBX161616 (3<<25)
5597#define SPRITE_FORMAT_YUV444 (4<<25)
5598#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005599#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005600#define SPRITE_SOURCE_KEY (1<<22)
5601#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
5602#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
5603#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
5604#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
5605#define SPRITE_YUV_ORDER_YUYV (0<<16)
5606#define SPRITE_YUV_ORDER_UYVY (1<<16)
5607#define SPRITE_YUV_ORDER_YVYU (2<<16)
5608#define SPRITE_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305609#define SPRITE_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005610#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
5611#define SPRITE_INT_GAMMA_ENABLE (1<<13)
5612#define SPRITE_TILED (1<<10)
5613#define SPRITE_DEST_KEY (1<<2)
5614#define _SPRA_LINOFF 0x70284
5615#define _SPRA_STRIDE 0x70288
5616#define _SPRA_POS 0x7028c
5617#define _SPRA_SIZE 0x70290
5618#define _SPRA_KEYVAL 0x70294
5619#define _SPRA_KEYMSK 0x70298
5620#define _SPRA_SURF 0x7029c
5621#define _SPRA_KEYMAX 0x702a0
5622#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01005623#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02005624#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005625#define _SPRA_SCALE 0x70304
5626#define SPRITE_SCALE_ENABLE (1<<31)
5627#define SPRITE_FILTER_MASK (3<<29)
5628#define SPRITE_FILTER_MEDIUM (0<<29)
5629#define SPRITE_FILTER_ENHANCING (1<<29)
5630#define SPRITE_FILTER_SOFTENING (2<<29)
5631#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5632#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
5633#define _SPRA_GAMC 0x70400
5634
5635#define _SPRB_CTL 0x71280
5636#define _SPRB_LINOFF 0x71284
5637#define _SPRB_STRIDE 0x71288
5638#define _SPRB_POS 0x7128c
5639#define _SPRB_SIZE 0x71290
5640#define _SPRB_KEYVAL 0x71294
5641#define _SPRB_KEYMSK 0x71298
5642#define _SPRB_SURF 0x7129c
5643#define _SPRB_KEYMAX 0x712a0
5644#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01005645#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02005646#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005647#define _SPRB_SCALE 0x71304
5648#define _SPRB_GAMC 0x71400
5649
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005650#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
5651#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
5652#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
5653#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
5654#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
5655#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
5656#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
5657#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
5658#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
5659#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
5660#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
5661#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
5662#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
5663#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005664
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005665#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005666#define SP_ENABLE (1<<31)
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -08005667#define SP_GAMMA_ENABLE (1<<30)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005668#define SP_PIXFORMAT_MASK (0xf<<26)
5669#define SP_FORMAT_YUV422 (0<<26)
5670#define SP_FORMAT_BGR565 (5<<26)
5671#define SP_FORMAT_BGRX8888 (6<<26)
5672#define SP_FORMAT_BGRA8888 (7<<26)
5673#define SP_FORMAT_RGBX1010102 (8<<26)
5674#define SP_FORMAT_RGBA1010102 (9<<26)
5675#define SP_FORMAT_RGBX8888 (0xe<<26)
5676#define SP_FORMAT_RGBA8888 (0xf<<26)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005677#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005678#define SP_SOURCE_KEY (1<<22)
5679#define SP_YUV_BYTE_ORDER_MASK (3<<16)
5680#define SP_YUV_ORDER_YUYV (0<<16)
5681#define SP_YUV_ORDER_UYVY (1<<16)
5682#define SP_YUV_ORDER_YVYU (2<<16)
5683#define SP_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305684#define SP_ROTATE_180 (1<<15)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005685#define SP_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005686#define SP_MIRROR (1<<8) /* CHV pipe B */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005687#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
5688#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
5689#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
5690#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
5691#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
5692#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
5693#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
5694#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
5695#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
5696#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005697#define SP_CONST_ALPHA_ENABLE (1<<31)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005698#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005699
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005700#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
5701#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
5702#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
5703#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
5704#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
5705#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
5706#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
5707#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
5708#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
5709#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
5710#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5711#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005712
Ville Syrjälä83c04a62016-11-22 18:02:00 +02005713#define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
5714 _MMIO_PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
5715
5716#define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
5717#define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
5718#define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
5719#define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
5720#define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
5721#define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
5722#define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
5723#define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
5724#define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
5725#define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
5726#define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
5727#define SPGAMC(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005728
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005729/*
5730 * CHV pipe B sprite CSC
5731 *
5732 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
5733 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
5734 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
5735 */
Ville Syrjälä83c04a62016-11-22 18:02:00 +02005736#define _MMIO_CHV_SPCSC(plane_id, reg) \
5737 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
5738
5739#define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
5740#define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
5741#define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005742#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
5743#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
5744
Ville Syrjälä83c04a62016-11-22 18:02:00 +02005745#define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
5746#define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
5747#define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
5748#define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
5749#define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005750#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
5751#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
5752
Ville Syrjälä83c04a62016-11-22 18:02:00 +02005753#define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
5754#define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
5755#define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005756#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
5757#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
5758
Ville Syrjälä83c04a62016-11-22 18:02:00 +02005759#define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
5760#define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
5761#define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005762#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
5763#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
5764
Damien Lespiau70d21f02013-07-03 21:06:04 +01005765/* Skylake plane registers */
5766
5767#define _PLANE_CTL_1_A 0x70180
5768#define _PLANE_CTL_2_A 0x70280
5769#define _PLANE_CTL_3_A 0x70380
5770#define PLANE_CTL_ENABLE (1 << 31)
5771#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
5772#define PLANE_CTL_FORMAT_MASK (0xf << 24)
5773#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
5774#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
5775#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
5776#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
5777#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
5778#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
5779#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
5780#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
5781#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005782#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
5783#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
5784#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
Damien Lespiau70d21f02013-07-03 21:06:04 +01005785#define PLANE_CTL_ORDER_BGRX (0 << 20)
5786#define PLANE_CTL_ORDER_RGBX (1 << 20)
5787#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
5788#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
5789#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
5790#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
5791#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
5792#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
5793#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
5794#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
5795#define PLANE_CTL_TILED_MASK (0x7 << 10)
5796#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
5797#define PLANE_CTL_TILED_X ( 1 << 10)
5798#define PLANE_CTL_TILED_Y ( 4 << 10)
5799#define PLANE_CTL_TILED_YF ( 5 << 10)
5800#define PLANE_CTL_ALPHA_MASK (0x3 << 4)
5801#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
5802#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
5803#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
Sonika Jindal1447dde2014-10-04 10:53:31 +01005804#define PLANE_CTL_ROTATE_MASK 0x3
5805#define PLANE_CTL_ROTATE_0 0x0
Sonika Jindal3b7a5112015-04-10 14:37:29 +05305806#define PLANE_CTL_ROTATE_90 0x1
Sonika Jindal1447dde2014-10-04 10:53:31 +01005807#define PLANE_CTL_ROTATE_180 0x2
Sonika Jindal3b7a5112015-04-10 14:37:29 +05305808#define PLANE_CTL_ROTATE_270 0x3
Damien Lespiau70d21f02013-07-03 21:06:04 +01005809#define _PLANE_STRIDE_1_A 0x70188
5810#define _PLANE_STRIDE_2_A 0x70288
5811#define _PLANE_STRIDE_3_A 0x70388
5812#define _PLANE_POS_1_A 0x7018c
5813#define _PLANE_POS_2_A 0x7028c
5814#define _PLANE_POS_3_A 0x7038c
5815#define _PLANE_SIZE_1_A 0x70190
5816#define _PLANE_SIZE_2_A 0x70290
5817#define _PLANE_SIZE_3_A 0x70390
5818#define _PLANE_SURF_1_A 0x7019c
5819#define _PLANE_SURF_2_A 0x7029c
5820#define _PLANE_SURF_3_A 0x7039c
5821#define _PLANE_OFFSET_1_A 0x701a4
5822#define _PLANE_OFFSET_2_A 0x702a4
5823#define _PLANE_OFFSET_3_A 0x703a4
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005824#define _PLANE_KEYVAL_1_A 0x70194
5825#define _PLANE_KEYVAL_2_A 0x70294
5826#define _PLANE_KEYMSK_1_A 0x70198
5827#define _PLANE_KEYMSK_2_A 0x70298
5828#define _PLANE_KEYMAX_1_A 0x701a0
5829#define _PLANE_KEYMAX_2_A 0x702a0
Damien Lespiau8211bd52014-11-04 17:06:44 +00005830#define _PLANE_BUF_CFG_1_A 0x7027c
5831#define _PLANE_BUF_CFG_2_A 0x7037c
Chandra Konduru2cd601c2015-04-27 15:47:37 -07005832#define _PLANE_NV12_BUF_CFG_1_A 0x70278
5833#define _PLANE_NV12_BUF_CFG_2_A 0x70378
Damien Lespiau70d21f02013-07-03 21:06:04 +01005834
5835#define _PLANE_CTL_1_B 0x71180
5836#define _PLANE_CTL_2_B 0x71280
5837#define _PLANE_CTL_3_B 0x71380
5838#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
5839#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
5840#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
5841#define PLANE_CTL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005842 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005843
5844#define _PLANE_STRIDE_1_B 0x71188
5845#define _PLANE_STRIDE_2_B 0x71288
5846#define _PLANE_STRIDE_3_B 0x71388
5847#define _PLANE_STRIDE_1(pipe) \
5848 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
5849#define _PLANE_STRIDE_2(pipe) \
5850 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
5851#define _PLANE_STRIDE_3(pipe) \
5852 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
5853#define PLANE_STRIDE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005854 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005855
5856#define _PLANE_POS_1_B 0x7118c
5857#define _PLANE_POS_2_B 0x7128c
5858#define _PLANE_POS_3_B 0x7138c
5859#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
5860#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
5861#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
5862#define PLANE_POS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005863 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005864
5865#define _PLANE_SIZE_1_B 0x71190
5866#define _PLANE_SIZE_2_B 0x71290
5867#define _PLANE_SIZE_3_B 0x71390
5868#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
5869#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
5870#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
5871#define PLANE_SIZE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005872 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005873
5874#define _PLANE_SURF_1_B 0x7119c
5875#define _PLANE_SURF_2_B 0x7129c
5876#define _PLANE_SURF_3_B 0x7139c
5877#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
5878#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
5879#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
5880#define PLANE_SURF(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005881 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005882
5883#define _PLANE_OFFSET_1_B 0x711a4
5884#define _PLANE_OFFSET_2_B 0x712a4
5885#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
5886#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
5887#define PLANE_OFFSET(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005888 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005889
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005890#define _PLANE_KEYVAL_1_B 0x71194
5891#define _PLANE_KEYVAL_2_B 0x71294
5892#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
5893#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
5894#define PLANE_KEYVAL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005895 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005896
5897#define _PLANE_KEYMSK_1_B 0x71198
5898#define _PLANE_KEYMSK_2_B 0x71298
5899#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
5900#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
5901#define PLANE_KEYMSK(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005902 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005903
5904#define _PLANE_KEYMAX_1_B 0x711a0
5905#define _PLANE_KEYMAX_2_B 0x712a0
5906#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
5907#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
5908#define PLANE_KEYMAX(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005909 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005910
Damien Lespiau8211bd52014-11-04 17:06:44 +00005911#define _PLANE_BUF_CFG_1_B 0x7127c
5912#define _PLANE_BUF_CFG_2_B 0x7137c
5913#define _PLANE_BUF_CFG_1(pipe) \
5914 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
5915#define _PLANE_BUF_CFG_2(pipe) \
5916 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
5917#define PLANE_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005918 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
Damien Lespiau8211bd52014-11-04 17:06:44 +00005919
Chandra Konduru2cd601c2015-04-27 15:47:37 -07005920#define _PLANE_NV12_BUF_CFG_1_B 0x71278
5921#define _PLANE_NV12_BUF_CFG_2_B 0x71378
5922#define _PLANE_NV12_BUF_CFG_1(pipe) \
5923 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
5924#define _PLANE_NV12_BUF_CFG_2(pipe) \
5925 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
5926#define PLANE_NV12_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005927 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
Chandra Konduru2cd601c2015-04-27 15:47:37 -07005928
Damien Lespiau8211bd52014-11-04 17:06:44 +00005929/* SKL new cursor registers */
5930#define _CUR_BUF_CFG_A 0x7017c
5931#define _CUR_BUF_CFG_B 0x7117c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005932#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
Damien Lespiau8211bd52014-11-04 17:06:44 +00005933
Jesse Barnes585fb112008-07-29 11:54:06 -07005934/* VBIOS regs */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005935#define VGACNTRL _MMIO(0x71400)
Jesse Barnes585fb112008-07-29 11:54:06 -07005936# define VGA_DISP_DISABLE (1 << 31)
5937# define VGA_2X_MODE (1 << 30)
5938# define VGA_PIPE_B_SELECT (1 << 29)
5939
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005940#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02005941
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005942/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08005943
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005944#define CPU_VGACNTRL _MMIO(0x41000)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005945
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005946#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03005947#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
5948#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
5949#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
5950#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
5951#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
5952#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
5953#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
5954#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
5955#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
5956#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005957
5958/* refresh rate hardware control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005959#define RR_HW_CTL _MMIO(0x45300)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005960#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
5961#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
5962
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005963#define FDI_PLL_BIOS_0 _MMIO(0x46000)
Chris Wilson021357a2010-09-07 20:54:59 +01005964#define FDI_PLL_FB_CLOCK_MASK 0xff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005965#define FDI_PLL_BIOS_1 _MMIO(0x46004)
5966#define FDI_PLL_BIOS_2 _MMIO(0x46008)
5967#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
5968#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
5969#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005970
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005971#define PCH_3DCGDIS0 _MMIO(0x46020)
Eric Anholt8956c8b2010-03-18 13:21:14 -07005972# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
5973# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
5974
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005975#define PCH_3DCGDIS1 _MMIO(0x46024)
Eric Anholt06f37752010-12-14 10:06:46 -08005976# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
5977
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005978#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005979#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
5980#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
5981#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
5982
5983
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005984#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01005985#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005986#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01005987#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005988
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005989#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01005990#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005991#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01005992#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005993
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005994#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01005995#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005996#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01005997#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005998
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005999#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01006000#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006001#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01006002#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006003
6004/* PIPEB timing regs are same start from 0x61000 */
6005
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006006#define _PIPEB_DATA_M1 0x61030
6007#define _PIPEB_DATA_N1 0x61034
6008#define _PIPEB_DATA_M2 0x61038
6009#define _PIPEB_DATA_N2 0x6103c
6010#define _PIPEB_LINK_M1 0x61040
6011#define _PIPEB_LINK_N1 0x61044
6012#define _PIPEB_LINK_M2 0x61048
6013#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006014
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006015#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
6016#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
6017#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
6018#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
6019#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
6020#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
6021#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
6022#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006023
6024/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006025/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
6026#define _PFA_CTL_1 0x68080
6027#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08006028#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02006029#define PF_PIPE_SEL_MASK_IVB (3<<29)
6030#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08006031#define PF_FILTER_MASK (3<<23)
6032#define PF_FILTER_PROGRAMMED (0<<23)
6033#define PF_FILTER_MED_3x3 (1<<23)
6034#define PF_FILTER_EDGE_ENHANCE (2<<23)
6035#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006036#define _PFA_WIN_SZ 0x68074
6037#define _PFB_WIN_SZ 0x68874
6038#define _PFA_WIN_POS 0x68070
6039#define _PFB_WIN_POS 0x68870
6040#define _PFA_VSCALE 0x68084
6041#define _PFB_VSCALE 0x68884
6042#define _PFA_HSCALE 0x68090
6043#define _PFB_HSCALE 0x68890
6044
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006045#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
6046#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
6047#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
6048#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
6049#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006050
Jesse Barnesbd2e2442014-11-13 17:51:47 +00006051#define _PSA_CTL 0x68180
6052#define _PSB_CTL 0x68980
6053#define PS_ENABLE (1<<31)
6054#define _PSA_WIN_SZ 0x68174
6055#define _PSB_WIN_SZ 0x68974
6056#define _PSA_WIN_POS 0x68170
6057#define _PSB_WIN_POS 0x68970
6058
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006059#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
6060#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
6061#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00006062
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006063/*
6064 * Skylake scalers
6065 */
6066#define _PS_1A_CTRL 0x68180
6067#define _PS_2A_CTRL 0x68280
6068#define _PS_1B_CTRL 0x68980
6069#define _PS_2B_CTRL 0x68A80
6070#define _PS_1C_CTRL 0x69180
6071#define PS_SCALER_EN (1 << 31)
6072#define PS_SCALER_MODE_MASK (3 << 28)
6073#define PS_SCALER_MODE_DYN (0 << 28)
6074#define PS_SCALER_MODE_HQ (1 << 28)
6075#define PS_PLANE_SEL_MASK (7 << 25)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006076#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006077#define PS_FILTER_MASK (3 << 23)
6078#define PS_FILTER_MEDIUM (0 << 23)
6079#define PS_FILTER_EDGE_ENHANCE (2 << 23)
6080#define PS_FILTER_BILINEAR (3 << 23)
6081#define PS_VERT3TAP (1 << 21)
6082#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
6083#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
6084#define PS_PWRUP_PROGRESS (1 << 17)
6085#define PS_V_FILTER_BYPASS (1 << 8)
6086#define PS_VADAPT_EN (1 << 7)
6087#define PS_VADAPT_MODE_MASK (3 << 5)
6088#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
6089#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
6090#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
6091
6092#define _PS_PWR_GATE_1A 0x68160
6093#define _PS_PWR_GATE_2A 0x68260
6094#define _PS_PWR_GATE_1B 0x68960
6095#define _PS_PWR_GATE_2B 0x68A60
6096#define _PS_PWR_GATE_1C 0x69160
6097#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
6098#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
6099#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
6100#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
6101#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
6102#define PS_PWR_GATE_SLPEN_8 0
6103#define PS_PWR_GATE_SLPEN_16 1
6104#define PS_PWR_GATE_SLPEN_24 2
6105#define PS_PWR_GATE_SLPEN_32 3
6106
6107#define _PS_WIN_POS_1A 0x68170
6108#define _PS_WIN_POS_2A 0x68270
6109#define _PS_WIN_POS_1B 0x68970
6110#define _PS_WIN_POS_2B 0x68A70
6111#define _PS_WIN_POS_1C 0x69170
6112
6113#define _PS_WIN_SZ_1A 0x68174
6114#define _PS_WIN_SZ_2A 0x68274
6115#define _PS_WIN_SZ_1B 0x68974
6116#define _PS_WIN_SZ_2B 0x68A74
6117#define _PS_WIN_SZ_1C 0x69174
6118
6119#define _PS_VSCALE_1A 0x68184
6120#define _PS_VSCALE_2A 0x68284
6121#define _PS_VSCALE_1B 0x68984
6122#define _PS_VSCALE_2B 0x68A84
6123#define _PS_VSCALE_1C 0x69184
6124
6125#define _PS_HSCALE_1A 0x68190
6126#define _PS_HSCALE_2A 0x68290
6127#define _PS_HSCALE_1B 0x68990
6128#define _PS_HSCALE_2B 0x68A90
6129#define _PS_HSCALE_1C 0x69190
6130
6131#define _PS_VPHASE_1A 0x68188
6132#define _PS_VPHASE_2A 0x68288
6133#define _PS_VPHASE_1B 0x68988
6134#define _PS_VPHASE_2B 0x68A88
6135#define _PS_VPHASE_1C 0x69188
6136
6137#define _PS_HPHASE_1A 0x68194
6138#define _PS_HPHASE_2A 0x68294
6139#define _PS_HPHASE_1B 0x68994
6140#define _PS_HPHASE_2B 0x68A94
6141#define _PS_HPHASE_1C 0x69194
6142
6143#define _PS_ECC_STAT_1A 0x681D0
6144#define _PS_ECC_STAT_2A 0x682D0
6145#define _PS_ECC_STAT_1B 0x689D0
6146#define _PS_ECC_STAT_2B 0x68AD0
6147#define _PS_ECC_STAT_1C 0x691D0
6148
6149#define _ID(id, a, b) ((a) + (id)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006150#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006151 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
6152 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006153#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006154 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
6155 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006156#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006157 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
6158 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006159#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006160 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
6161 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006162#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006163 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
6164 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006165#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006166 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
6167 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006168#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006169 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
6170 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006171#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006172 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
6173 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006174#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006175 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
Ville Syrjälä9bca5d02015-11-04 23:20:16 +02006176 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07006177
Zhenyu Wangb9055052009-06-05 15:38:38 +08006178/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006179#define _LGC_PALETTE_A 0x4a000
6180#define _LGC_PALETTE_B 0x4a800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006181#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006182
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006183#define _GAMMA_MODE_A 0x4a480
6184#define _GAMMA_MODE_B 0x4ac80
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006185#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006186#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006187#define GAMMA_MODE_MODE_8BIT (0 << 0)
6188#define GAMMA_MODE_MODE_10BIT (1 << 0)
6189#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006190#define GAMMA_MODE_MODE_SPLIT (3 << 0)
6191
Damien Lespiau83372062015-10-30 17:53:32 +02006192/* DMC/CSR */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006193#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02006194#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
6195#define CSR_HTP_ADDR_SKL 0x00500034
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006196#define CSR_SSP_BASE _MMIO(0x8F074)
6197#define CSR_HTP_SKL _MMIO(0x8F004)
6198#define CSR_LAST_WRITE _MMIO(0x8F034)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02006199#define CSR_LAST_WRITE_VALUE 0xc003b400
6200/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
6201#define CSR_MMIO_START_RANGE 0x80000
6202#define CSR_MMIO_END_RANGE 0x8FFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006203#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
6204#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
6205#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
Damien Lespiau83372062015-10-30 17:53:32 +02006206
Zhenyu Wangb9055052009-06-05 15:38:38 +08006207/* interrupts */
6208#define DE_MASTER_IRQ_CONTROL (1 << 31)
6209#define DE_SPRITEB_FLIP_DONE (1 << 29)
6210#define DE_SPRITEA_FLIP_DONE (1 << 28)
6211#define DE_PLANEB_FLIP_DONE (1 << 27)
6212#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006213#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006214#define DE_PCU_EVENT (1 << 25)
6215#define DE_GTT_FAULT (1 << 24)
6216#define DE_POISON (1 << 23)
6217#define DE_PERFORM_COUNTER (1 << 22)
6218#define DE_PCH_EVENT (1 << 21)
6219#define DE_AUX_CHANNEL_A (1 << 20)
6220#define DE_DP_A_HOTPLUG (1 << 19)
6221#define DE_GSE (1 << 18)
6222#define DE_PIPEB_VBLANK (1 << 15)
6223#define DE_PIPEB_EVEN_FIELD (1 << 14)
6224#define DE_PIPEB_ODD_FIELD (1 << 13)
6225#define DE_PIPEB_LINE_COMPARE (1 << 12)
6226#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02006227#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006228#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
6229#define DE_PIPEA_VBLANK (1 << 7)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006230#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006231#define DE_PIPEA_EVEN_FIELD (1 << 6)
6232#define DE_PIPEA_ODD_FIELD (1 << 5)
6233#define DE_PIPEA_LINE_COMPARE (1 << 4)
6234#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02006235#define DE_PIPEA_CRC_DONE (1 << 2)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006236#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006237#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006238#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08006239
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006240/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03006241#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006242#define DE_GSE_IVB (1<<29)
6243#define DE_PCH_EVENT_IVB (1<<28)
6244#define DE_DP_A_HOTPLUG_IVB (1<<27)
6245#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01006246#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
6247#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
6248#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006249#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006250#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006251#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01006252#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
6253#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Daniel Vetter40da17c22013-10-21 18:04:36 +02006254#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07006255#define DE_PIPEA_VBLANK_IVB (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006256#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
Paulo Zanonib5184212013-07-12 20:00:08 -03006257
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006258#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07006259#define MASTER_INTERRUPT_ENABLE (1<<31)
6260
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006261#define DEISR _MMIO(0x44000)
6262#define DEIMR _MMIO(0x44004)
6263#define DEIIR _MMIO(0x44008)
6264#define DEIER _MMIO(0x4400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006265
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006266#define GTISR _MMIO(0x44010)
6267#define GTIMR _MMIO(0x44014)
6268#define GTIIR _MMIO(0x44018)
6269#define GTIER _MMIO(0x4401c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006270
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006271#define GEN8_MASTER_IRQ _MMIO(0x44200)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006272#define GEN8_MASTER_IRQ_CONTROL (1<<31)
6273#define GEN8_PCU_IRQ (1<<30)
6274#define GEN8_DE_PCH_IRQ (1<<23)
6275#define GEN8_DE_MISC_IRQ (1<<22)
6276#define GEN8_DE_PORT_IRQ (1<<20)
6277#define GEN8_DE_PIPE_C_IRQ (1<<18)
6278#define GEN8_DE_PIPE_B_IRQ (1<<17)
6279#define GEN8_DE_PIPE_A_IRQ (1<<16)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006280#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+(pipe)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07006281#define GEN8_GT_VECS_IRQ (1<<6)
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05306282#define GEN8_GT_GUC_IRQ (1<<5)
Ben Widawsky09610212014-05-15 20:58:08 +03006283#define GEN8_GT_PM_IRQ (1<<4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006284#define GEN8_GT_VCS2_IRQ (1<<3)
6285#define GEN8_GT_VCS1_IRQ (1<<2)
6286#define GEN8_GT_BCS_IRQ (1<<1)
6287#define GEN8_GT_RCS_IRQ (1<<0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006288
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006289#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
6290#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
6291#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
6292#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07006293
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05306294#define GEN9_GUC_TO_HOST_INT_EVENT (1<<31)
6295#define GEN9_GUC_EXEC_ERROR_EVENT (1<<30)
6296#define GEN9_GUC_DISPLAY_EVENT (1<<29)
6297#define GEN9_GUC_SEMA_SIGNAL_EVENT (1<<28)
6298#define GEN9_GUC_IOMMU_MSG_EVENT (1<<27)
6299#define GEN9_GUC_DB_RING_EVENT (1<<26)
6300#define GEN9_GUC_DMA_DONE_EVENT (1<<25)
6301#define GEN9_GUC_FATAL_ERROR_EVENT (1<<24)
6302#define GEN9_GUC_NOTIFICATION_EVENT (1<<23)
6303
Ben Widawskyabd58f02013-11-02 21:07:09 -07006304#define GEN8_RCS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01006305#define GEN8_BCS_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07006306#define GEN8_VCS1_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01006307#define GEN8_VCS2_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07006308#define GEN8_VECS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01006309#define GEN8_WD_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07006310
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006311#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
6312#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
6313#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
6314#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01006315#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006316#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
6317#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
6318#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
6319#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
6320#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
6321#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01006322#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006323#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
6324#define GEN8_PIPE_VSYNC (1 << 1)
6325#define GEN8_PIPE_VBLANK (1 << 0)
Damien Lespiau770de832014-03-20 20:45:01 +00006326#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
Damien Lespiaub21249c2015-03-17 11:39:33 +02006327#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
Damien Lespiau770de832014-03-20 20:45:01 +00006328#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
6329#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
6330#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
Damien Lespiaub21249c2015-03-17 11:39:33 +02006331#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
Damien Lespiau770de832014-03-20 20:45:01 +00006332#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
6333#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
6334#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006335#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
Daniel Vetter30100f22013-11-07 14:49:24 +01006336#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
6337 (GEN8_PIPE_CURSOR_FAULT | \
6338 GEN8_PIPE_SPRITE_FAULT | \
6339 GEN8_PIPE_PRIMARY_FAULT)
Damien Lespiau770de832014-03-20 20:45:01 +00006340#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
6341 (GEN9_PIPE_CURSOR_FAULT | \
Damien Lespiaub21249c2015-03-17 11:39:33 +02006342 GEN9_PIPE_PLANE4_FAULT | \
Damien Lespiau770de832014-03-20 20:45:01 +00006343 GEN9_PIPE_PLANE3_FAULT | \
6344 GEN9_PIPE_PLANE2_FAULT | \
6345 GEN9_PIPE_PLANE1_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006346
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006347#define GEN8_DE_PORT_ISR _MMIO(0x44440)
6348#define GEN8_DE_PORT_IMR _MMIO(0x44444)
6349#define GEN8_DE_PORT_IIR _MMIO(0x44448)
6350#define GEN8_DE_PORT_IER _MMIO(0x4444c)
Jesse Barnes88e04702014-11-13 17:51:48 +00006351#define GEN9_AUX_CHANNEL_D (1 << 27)
6352#define GEN9_AUX_CHANNEL_C (1 << 26)
6353#define GEN9_AUX_CHANNEL_B (1 << 25)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02006354#define BXT_DE_PORT_HP_DDIC (1 << 5)
6355#define BXT_DE_PORT_HP_DDIB (1 << 4)
6356#define BXT_DE_PORT_HP_DDIA (1 << 3)
6357#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
6358 BXT_DE_PORT_HP_DDIB | \
6359 BXT_DE_PORT_HP_DDIC)
6360#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
Shashank Sharma9e637432014-08-22 17:40:43 +05306361#define BXT_DE_PORT_GMBUS (1 << 1)
Daniel Vetter6d766f02013-11-07 14:49:55 +01006362#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006363
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006364#define GEN8_DE_MISC_ISR _MMIO(0x44460)
6365#define GEN8_DE_MISC_IMR _MMIO(0x44464)
6366#define GEN8_DE_MISC_IIR _MMIO(0x44468)
6367#define GEN8_DE_MISC_IER _MMIO(0x4446c)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006368#define GEN8_DE_MISC_GSE (1 << 27)
6369
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006370#define GEN8_PCU_ISR _MMIO(0x444e0)
6371#define GEN8_PCU_IMR _MMIO(0x444e4)
6372#define GEN8_PCU_IIR _MMIO(0x444e8)
6373#define GEN8_PCU_IER _MMIO(0x444ec)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006374
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006375#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
Eric Anholt67e92af2010-11-06 14:53:33 -07006376/* Required on all Ironlake and Sandybridge according to the B-Spec. */
6377#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006378#define ILK_DPARB_GATE (1<<22)
6379#define ILK_VSDPFD_FULL (1<<21)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006380#define FUSE_STRAP _MMIO(0x42014)
Damien Lespiaue3589902014-02-07 19:12:50 +00006381#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
6382#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
6383#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
Gabriel Feceoru8c448ca2016-01-22 13:28:45 +02006384#define IVB_PIPE_C_DISABLE (1 << 28)
Damien Lespiaue3589902014-02-07 19:12:50 +00006385#define ILK_HDCP_DISABLE (1 << 25)
6386#define ILK_eDP_A_DISABLE (1 << 24)
6387#define HSW_CDCLK_LIMIT (1 << 24)
6388#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08006389
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006390#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
Damien Lespiau231e54f2012-10-19 17:55:41 +01006391#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
6392#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
6393#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
6394#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
6395#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006396
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006397#define IVB_CHICKEN3 _MMIO(0x4200c)
Eric Anholt116ac8d2011-12-21 10:31:09 -08006398# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
6399# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
6400
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006401#define CHICKEN_PAR1_1 _MMIO(0x42080)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006402#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03006403#define FORCE_ARB_IDLE_PLANES (1 << 14)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02006404#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
Paulo Zanoni90a88642013-05-03 17:23:45 -03006405
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03006406#define CHICKEN_PAR2_1 _MMIO(0x42090)
6407#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
6408
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006409#define _CHICKEN_PIPESL_1_A 0x420b0
6410#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02006411#define HSW_FBCQ_DIS (1 << 22)
6412#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006413#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006414
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006415#define DISP_ARB_CTL _MMIO(0x45000)
Mika Kuoppala303d4ea2016-06-07 17:19:17 +03006416#define DISP_FBC_MEMORY_WAKE (1<<31)
Zhenyu Wang553bd142009-09-02 10:57:52 +08006417#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006418#define DISP_FBC_WM_DIS (1<<15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006419#define DISP_ARB_CTL2 _MMIO(0x45004)
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006420#define DISP_DATA_PARTITION_5_6 (1<<6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006421#define DBUF_CTL _MMIO(0x45008)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306422#define DBUF_POWER_REQUEST (1<<31)
6423#define DBUF_POWER_STATE (1<<30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006424#define GEN7_MSG_CTL _MMIO(0x45010)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07006425#define WAIT_FOR_PCH_RESET_ACK (1<<1)
6426#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006427#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
Daniel Vetter6ba844b2014-01-22 23:39:30 +01006428#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08006429
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03006430#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
6431#define MASK_WAKEMEM (1<<13)
6432
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006433#define SKL_DFSM _MMIO(0x51000)
Damien Lespiaua9419e82015-06-04 18:21:30 +01006434#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
6435#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
6436#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
6437#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
6438#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
Patrik Jakobssonbf4f2fb2016-01-20 15:31:20 +01006439#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
6440#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
6441#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
Damien Lespiaua9419e82015-06-04 18:21:30 +01006442
Arun Siluverya78536e2016-01-21 21:43:53 +00006443#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
6444#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1<<14)
6445
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006446#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
Damien Lespiau2caa3b22015-02-09 19:33:20 +00006447#define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
arun.siluvery@linux.intel.com780f0ae2016-06-03 11:16:10 +01006448#define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1<<10)
Damien Lespiau2caa3b22015-02-09 19:33:20 +00006449
Arun Siluvery2c8580e2016-01-21 21:43:50 +00006450#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
arun.siluvery@linux.intel.com6bb628552016-06-06 09:52:49 +01006451#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00006452#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
6453
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08006454/* GEN7 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006455#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
Kenneth Graunked71de142012-02-08 12:53:52 -08006456# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
Damien Lespiau183c6da2015-02-09 19:33:11 +00006457# define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006458#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
Mika Kuoppala873e8172016-07-20 14:26:13 +03006459# define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1<<12)
Mika Kuoppalaad2bdb42016-06-07 17:19:07 +03006460# define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1<<8)
Ben Widawskya75f3622013-11-02 21:07:59 -07006461# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
Kenneth Graunked71de142012-02-08 12:53:52 -08006462
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006463#define HIZ_CHICKEN _MMIO(0x7018)
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00006464# define CHV_HZ_8X8_MODE_IN_1X (1<<15)
6465# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
Kenneth Graunked60de812015-01-10 18:02:22 -08006466
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006467#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
Damien Lespiau183c6da2015-02-09 19:33:11 +00006468#define DISABLE_PIXEL_MASK_CAMMING (1<<14)
6469
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006470#define GEN7_L3SQCREG1 _MMIO(0xB010)
Ville Syrjälä031994e2014-01-22 21:32:46 +02006471#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
6472
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006473#define GEN8_L3SQCREG1 _MMIO(0xB100)
Imre Deak450174f2016-05-03 15:54:21 +03006474/*
6475 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
6476 * Using the formula in BSpec leads to a hang, while the formula here works
6477 * fine and matches the formulas for all other platforms. A BSpec change
6478 * request has been filed to clarify this.
6479 */
Imre Deak36579cb2016-05-03 15:54:20 +03006480#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
6481#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
Rodrigo Vivi51ce4db2015-03-31 16:03:21 -07006482
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006483#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
Chris Wilson1af84522014-02-14 22:34:43 +00006484#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07006485#define GEN7_L3AGDIS (1<<19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006486#define GEN7_L3CNTLREG2 _MMIO(0xB020)
6487#define GEN7_L3CNTLREG3 _MMIO(0xB024)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08006488
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006489#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08006490#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
6491
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006492#define GEN7_L3SQCREG4 _MMIO(0xb034)
Jesse Barnes61939d92012-10-02 17:43:38 -05006493#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
6494
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006495#define GEN8_L3SQCREG4 _MMIO(0xb118)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00006496#define GEN8_LQSC_RO_PERF_DIS (1<<27)
Arun Siluveryc82435b2015-06-19 18:37:13 +01006497#define GEN8_LQSC_FLUSH_COHERENT_LINES (1<<21)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00006498
Ben Widawsky63801f22013-12-12 17:26:03 -08006499/* GEN8 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006500#define HDC_CHICKEN0 _MMIO(0x7300)
Imre Deak2a0ee942015-05-19 17:05:41 +03006501#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15)
Rodrigo Vivida096542014-09-19 20:16:27 -04006502#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
Damien Lespiau35cb6f32015-02-10 10:31:00 +00006503#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
6504#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
6505#define HDC_FORCE_NON_COHERENT (1<<4)
Damien Lespiau65ca7512015-02-09 19:33:22 +00006506#define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
Ben Widawsky63801f22013-12-12 17:26:03 -08006507
Arun Siluvery3669ab62016-01-21 21:43:49 +00006508#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
6509
Ben Widawsky38a39a72015-03-11 10:54:53 +02006510/* GEN9 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006511#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
Ben Widawsky38a39a72015-03-11 10:54:53 +02006512#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
6513
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08006514/* WaCatErrorRejectionIssue */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006515#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08006516#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
6517
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006518#define HSW_SCRATCH1 _MMIO(0xb038)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07006519#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
6520
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006521#define BDW_SCRATCH1 _MMIO(0xb11c)
Damien Lespiau77719d22015-02-09 19:33:13 +00006522#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
6523
Zhenyu Wangb9055052009-06-05 15:38:38 +08006524/* PCH */
6525
Adam Jackson23e81d62012-06-06 15:45:44 -04006526/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08006527#define SDE_AUDIO_POWER_D (1 << 27)
6528#define SDE_AUDIO_POWER_C (1 << 26)
6529#define SDE_AUDIO_POWER_B (1 << 25)
6530#define SDE_AUDIO_POWER_SHIFT (25)
6531#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
6532#define SDE_GMBUS (1 << 24)
6533#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
6534#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
6535#define SDE_AUDIO_HDCP_MASK (3 << 22)
6536#define SDE_AUDIO_TRANSB (1 << 21)
6537#define SDE_AUDIO_TRANSA (1 << 20)
6538#define SDE_AUDIO_TRANS_MASK (3 << 20)
6539#define SDE_POISON (1 << 19)
6540/* 18 reserved */
6541#define SDE_FDI_RXB (1 << 17)
6542#define SDE_FDI_RXA (1 << 16)
6543#define SDE_FDI_MASK (3 << 16)
6544#define SDE_AUXD (1 << 15)
6545#define SDE_AUXC (1 << 14)
6546#define SDE_AUXB (1 << 13)
6547#define SDE_AUX_MASK (7 << 13)
6548/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006549#define SDE_CRT_HOTPLUG (1 << 11)
6550#define SDE_PORTD_HOTPLUG (1 << 10)
6551#define SDE_PORTC_HOTPLUG (1 << 9)
6552#define SDE_PORTB_HOTPLUG (1 << 8)
6553#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05006554#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
6555 SDE_SDVOB_HOTPLUG | \
6556 SDE_PORTB_HOTPLUG | \
6557 SDE_PORTC_HOTPLUG | \
6558 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08006559#define SDE_TRANSB_CRC_DONE (1 << 5)
6560#define SDE_TRANSB_CRC_ERR (1 << 4)
6561#define SDE_TRANSB_FIFO_UNDER (1 << 3)
6562#define SDE_TRANSA_CRC_DONE (1 << 2)
6563#define SDE_TRANSA_CRC_ERR (1 << 1)
6564#define SDE_TRANSA_FIFO_UNDER (1 << 0)
6565#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04006566
6567/* south display engine interrupt: CPT/PPT */
6568#define SDE_AUDIO_POWER_D_CPT (1 << 31)
6569#define SDE_AUDIO_POWER_C_CPT (1 << 30)
6570#define SDE_AUDIO_POWER_B_CPT (1 << 29)
6571#define SDE_AUDIO_POWER_SHIFT_CPT 29
6572#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
6573#define SDE_AUXD_CPT (1 << 27)
6574#define SDE_AUXC_CPT (1 << 26)
6575#define SDE_AUXB_CPT (1 << 25)
6576#define SDE_AUX_MASK_CPT (7 << 25)
Xiong Zhang26951ca2015-08-17 15:55:50 +08006577#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
Ville Syrjälä74c0b392015-08-27 23:56:07 +03006578#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006579#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
6580#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
6581#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04006582#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01006583#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01006584#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01006585 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01006586 SDE_PORTD_HOTPLUG_CPT | \
6587 SDE_PORTC_HOTPLUG_CPT | \
6588 SDE_PORTB_HOTPLUG_CPT)
Xiong Zhang26951ca2015-08-17 15:55:50 +08006589#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
6590 SDE_PORTD_HOTPLUG_CPT | \
6591 SDE_PORTC_HOTPLUG_CPT | \
Ville Syrjälä74c0b392015-08-27 23:56:07 +03006592 SDE_PORTB_HOTPLUG_CPT | \
6593 SDE_PORTA_HOTPLUG_SPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04006594#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03006595#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04006596#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
6597#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
6598#define SDE_FDI_RXC_CPT (1 << 8)
6599#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
6600#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
6601#define SDE_FDI_RXB_CPT (1 << 4)
6602#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
6603#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
6604#define SDE_FDI_RXA_CPT (1 << 0)
6605#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
6606 SDE_AUDIO_CP_REQ_B_CPT | \
6607 SDE_AUDIO_CP_REQ_A_CPT)
6608#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
6609 SDE_AUDIO_CP_CHG_B_CPT | \
6610 SDE_AUDIO_CP_CHG_A_CPT)
6611#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
6612 SDE_FDI_RXB_CPT | \
6613 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006614
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006615#define SDEISR _MMIO(0xc4000)
6616#define SDEIMR _MMIO(0xc4004)
6617#define SDEIIR _MMIO(0xc4008)
6618#define SDEIER _MMIO(0xc400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006619
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006620#define SERR_INT _MMIO(0xc4040)
Paulo Zanonide032bf2013-04-12 17:57:58 -03006621#define SERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03006622#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
6623#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
6624#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006625#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03006626
Zhenyu Wangb9055052009-06-05 15:38:38 +08006627/* digital port hotplug */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006628#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
Ville Syrjälä195baa02015-08-27 23:56:00 +03006629#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05306630#define BXT_DDIA_HPD_INVERT (1 << 27)
Ville Syrjälä195baa02015-08-27 23:56:00 +03006631#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
6632#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
6633#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
6634#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006635#define PORTD_HOTPLUG_ENABLE (1 << 20)
6636#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
6637#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
6638#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
6639#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
6640#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
6641#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
Damien Lespiaub6965192012-12-13 16:08:59 +00006642#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
6643#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
6644#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006645#define PORTC_HOTPLUG_ENABLE (1 << 12)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05306646#define BXT_DDIC_HPD_INVERT (1 << 11)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006647#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
6648#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
6649#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
6650#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
6651#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
6652#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
Damien Lespiaub6965192012-12-13 16:08:59 +00006653#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
6654#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
6655#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006656#define PORTB_HOTPLUG_ENABLE (1 << 4)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05306657#define BXT_DDIB_HPD_INVERT (1 << 3)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006658#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
6659#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
6660#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
6661#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
6662#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
6663#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
Damien Lespiaub6965192012-12-13 16:08:59 +00006664#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
6665#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
6666#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05306667#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
6668 BXT_DDIB_HPD_INVERT | \
6669 BXT_DDIC_HPD_INVERT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006670
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006671#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006672#define PORTE_HOTPLUG_ENABLE (1 << 4)
6673#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
Xiong Zhang26951ca2015-08-17 15:55:50 +08006674#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
6675#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
6676#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
6677
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006678#define PCH_GPIOA _MMIO(0xc5010)
6679#define PCH_GPIOB _MMIO(0xc5014)
6680#define PCH_GPIOC _MMIO(0xc5018)
6681#define PCH_GPIOD _MMIO(0xc501c)
6682#define PCH_GPIOE _MMIO(0xc5020)
6683#define PCH_GPIOF _MMIO(0xc5024)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006684
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006685#define PCH_GMBUS0 _MMIO(0xc5100)
6686#define PCH_GMBUS1 _MMIO(0xc5104)
6687#define PCH_GMBUS2 _MMIO(0xc5108)
6688#define PCH_GMBUS3 _MMIO(0xc510c)
6689#define PCH_GMBUS4 _MMIO(0xc5110)
6690#define PCH_GMBUS5 _MMIO(0xc5120)
Eric Anholtf0217c42009-12-01 11:56:30 -08006691
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006692#define _PCH_DPLL_A 0xc6014
6693#define _PCH_DPLL_B 0xc6018
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006694#define PCH_DPLL(pll) _MMIO(pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006695
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006696#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00006697#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006698#define _PCH_FPA1 0xc6044
6699#define _PCH_FPB0 0xc6048
6700#define _PCH_FPB1 0xc604c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006701#define PCH_FP0(pll) _MMIO(pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
6702#define PCH_FP1(pll) _MMIO(pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006703
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006704#define PCH_DPLL_TEST _MMIO(0xc606c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006705
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006706#define PCH_DREF_CONTROL _MMIO(0xC6200)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006707#define DREF_CONTROL_MASK 0x7fc3
6708#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
6709#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
6710#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
6711#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
6712#define DREF_SSC_SOURCE_DISABLE (0<<11)
6713#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08006714#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006715#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
6716#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
6717#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08006718#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006719#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
6720#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08006721#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006722#define DREF_SSC4_DOWNSPREAD (0<<6)
6723#define DREF_SSC4_CENTERSPREAD (1<<6)
6724#define DREF_SSC1_DISABLE (0<<1)
6725#define DREF_SSC1_ENABLE (1<<1)
6726#define DREF_SSC4_DISABLE (0)
6727#define DREF_SSC4_ENABLE (1)
6728
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006729#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006730#define FDL_TP1_TIMER_SHIFT 12
6731#define FDL_TP1_TIMER_MASK (3<<12)
6732#define FDL_TP2_TIMER_SHIFT 10
6733#define FDL_TP2_TIMER_MASK (3<<10)
6734#define RAWCLK_FREQ_MASK 0x3ff
6735
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006736#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006737
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006738#define PCH_SSC4_PARMS _MMIO(0xc6210)
6739#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006740
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006741#define PCH_DPLL_SEL _MMIO(0xc7000)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006742#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
Daniel Vetter11887392013-06-05 13:34:09 +02006743#define TRANS_DPLLA_SEL(pipe) 0
Ville Syrjälä68d97532015-09-18 20:03:39 +03006744#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006745
Zhenyu Wangb9055052009-06-05 15:38:38 +08006746/* transcoder */
6747
Daniel Vetter275f01b22013-05-03 11:49:47 +02006748#define _PCH_TRANS_HTOTAL_A 0xe0000
6749#define TRANS_HTOTAL_SHIFT 16
6750#define TRANS_HACTIVE_SHIFT 0
6751#define _PCH_TRANS_HBLANK_A 0xe0004
6752#define TRANS_HBLANK_END_SHIFT 16
6753#define TRANS_HBLANK_START_SHIFT 0
6754#define _PCH_TRANS_HSYNC_A 0xe0008
6755#define TRANS_HSYNC_END_SHIFT 16
6756#define TRANS_HSYNC_START_SHIFT 0
6757#define _PCH_TRANS_VTOTAL_A 0xe000c
6758#define TRANS_VTOTAL_SHIFT 16
6759#define TRANS_VACTIVE_SHIFT 0
6760#define _PCH_TRANS_VBLANK_A 0xe0010
6761#define TRANS_VBLANK_END_SHIFT 16
6762#define TRANS_VBLANK_START_SHIFT 0
6763#define _PCH_TRANS_VSYNC_A 0xe0014
6764#define TRANS_VSYNC_END_SHIFT 16
6765#define TRANS_VSYNC_START_SHIFT 0
6766#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08006767
Daniel Vettere3b95f12013-05-03 11:49:49 +02006768#define _PCH_TRANSA_DATA_M1 0xe0030
6769#define _PCH_TRANSA_DATA_N1 0xe0034
6770#define _PCH_TRANSA_DATA_M2 0xe0038
6771#define _PCH_TRANSA_DATA_N2 0xe003c
6772#define _PCH_TRANSA_LINK_M1 0xe0040
6773#define _PCH_TRANSA_LINK_N1 0xe0044
6774#define _PCH_TRANSA_LINK_M2 0xe0048
6775#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006776
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006777/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07006778#define _VIDEO_DIP_CTL_A 0xe0200
6779#define _VIDEO_DIP_DATA_A 0xe0208
6780#define _VIDEO_DIP_GCP_A 0xe0210
Ville Syrjälä6d674152015-05-05 17:06:20 +03006781#define GCP_COLOR_INDICATION (1 << 2)
6782#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
6783#define GCP_AV_MUTE (1 << 0)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07006784
6785#define _VIDEO_DIP_CTL_B 0xe1200
6786#define _VIDEO_DIP_DATA_B 0xe1208
6787#define _VIDEO_DIP_GCP_B 0xe1210
6788
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006789#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
6790#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
6791#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07006792
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006793/* Per-transcoder DIP controls (VLV) */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006794#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
6795#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
6796#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006797
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006798#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
6799#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
6800#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006801
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006802#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
6803#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
6804#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006805
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006806#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006807 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006808 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006809#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006810 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006811 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006812#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006813 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006814 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006815
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006816/* Haswell DIP controls */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006817
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006818#define _HSW_VIDEO_DIP_CTL_A 0x60200
6819#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
6820#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
6821#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
6822#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
6823#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
6824#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
6825#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
6826#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
6827#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
6828#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
6829#define _HSW_VIDEO_DIP_GCP_A 0x60210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006830
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006831#define _HSW_VIDEO_DIP_CTL_B 0x61200
6832#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
6833#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
6834#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
6835#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
6836#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
6837#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
6838#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
6839#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
6840#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
6841#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
6842#define _HSW_VIDEO_DIP_GCP_B 0x61210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006843
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006844#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
6845#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
6846#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
6847#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
6848#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
6849#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006850
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006851#define _HSW_STEREO_3D_CTL_A 0x70020
6852#define S3D_ENABLE (1<<31)
6853#define _HSW_STEREO_3D_CTL_B 0x71020
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03006854
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006855#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03006856
Daniel Vetter275f01b22013-05-03 11:49:47 +02006857#define _PCH_TRANS_HTOTAL_B 0xe1000
6858#define _PCH_TRANS_HBLANK_B 0xe1004
6859#define _PCH_TRANS_HSYNC_B 0xe1008
6860#define _PCH_TRANS_VTOTAL_B 0xe100c
6861#define _PCH_TRANS_VBLANK_B 0xe1010
6862#define _PCH_TRANS_VSYNC_B 0xe1014
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006863#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08006864
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006865#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
6866#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
6867#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
6868#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
6869#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
6870#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
6871#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01006872
Daniel Vettere3b95f12013-05-03 11:49:49 +02006873#define _PCH_TRANSB_DATA_M1 0xe1030
6874#define _PCH_TRANSB_DATA_N1 0xe1034
6875#define _PCH_TRANSB_DATA_M2 0xe1038
6876#define _PCH_TRANSB_DATA_N2 0xe103c
6877#define _PCH_TRANSB_LINK_M1 0xe1040
6878#define _PCH_TRANSB_LINK_N1 0xe1044
6879#define _PCH_TRANSB_LINK_M2 0xe1048
6880#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006881
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006882#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
6883#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
6884#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
6885#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
6886#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
6887#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
6888#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
6889#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006890
Daniel Vetterab9412b2013-05-03 11:49:46 +02006891#define _PCH_TRANSACONF 0xf0008
6892#define _PCH_TRANSBCONF 0xf1008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006893#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
6894#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006895#define TRANS_DISABLE (0<<31)
6896#define TRANS_ENABLE (1<<31)
6897#define TRANS_STATE_MASK (1<<30)
6898#define TRANS_STATE_DISABLE (0<<30)
6899#define TRANS_STATE_ENABLE (1<<30)
6900#define TRANS_FSYNC_DELAY_HB1 (0<<27)
6901#define TRANS_FSYNC_DELAY_HB2 (1<<27)
6902#define TRANS_FSYNC_DELAY_HB3 (2<<27)
6903#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02006904#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006905#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02006906#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02006907#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006908#define TRANS_8BPC (0<<5)
6909#define TRANS_10BPC (1<<5)
6910#define TRANS_6BPC (2<<5)
6911#define TRANS_12BPC (3<<5)
6912
Daniel Vetterce401412012-10-31 22:52:30 +01006913#define _TRANSA_CHICKEN1 0xf0060
6914#define _TRANSB_CHICKEN1 0xf1060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006915#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
Ville Syrjäläd1b15892015-05-05 17:06:19 +03006916#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10)
Daniel Vetterce401412012-10-31 22:52:30 +01006917#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07006918#define _TRANSA_CHICKEN2 0xf0064
6919#define _TRANSB_CHICKEN2 0xf1064
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006920#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006921#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
6922#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
6923#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
6924#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
6925#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07006926
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006927#define SOUTH_CHICKEN1 _MMIO(0xc2000)
Jesse Barnes291427f2011-07-29 12:42:37 -07006928#define FDIA_PHASE_SYNC_SHIFT_OVR 19
6929#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02006930#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
6931#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
6932#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03006933#define SPT_PWM_GRANULARITY (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006934#define SOUTH_CHICKEN2 _MMIO(0xc2004)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006935#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
6936#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03006937#define LPT_PWM_GRANULARITY (1<<5)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006938#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07006939
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006940#define _FDI_RXA_CHICKEN 0xc200c
6941#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08006942#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
6943#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006944#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006945
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006946#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
Jesse Barnescd664072013-10-02 10:34:19 -07006947#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
Jesse Barnes382b0932010-10-07 16:01:25 -07006948#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Jesse Barnescd664072013-10-02 10:34:19 -07006949#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006950#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07006951
Zhenyu Wangb9055052009-06-05 15:38:38 +08006952/* CPU: FDI_TX */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006953#define _FDI_TXA_CTL 0x60100
6954#define _FDI_TXB_CTL 0x61100
6955#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006956#define FDI_TX_DISABLE (0<<31)
6957#define FDI_TX_ENABLE (1<<31)
6958#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
6959#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
6960#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
6961#define FDI_LINK_TRAIN_NONE (3<<28)
6962#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
6963#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
6964#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
6965#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
6966#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
6967#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
6968#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
6969#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006970/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
6971 SNB has different settings. */
6972/* SNB A-stepping */
6973#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6974#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6975#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6976#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6977/* SNB B-stepping */
6978#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
6979#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
6980#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
6981#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
6982#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006983#define FDI_DP_PORT_WIDTH_SHIFT 19
6984#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
6985#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006986#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006987/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006988#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07006989
6990/* Ivybridge has different bits for lolz */
6991#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
6992#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
6993#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
6994#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
6995
Zhenyu Wangb9055052009-06-05 15:38:38 +08006996/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07006997#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07006998#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006999#define FDI_SCRAMBLING_ENABLE (0<<7)
7000#define FDI_SCRAMBLING_DISABLE (1<<7)
7001
7002/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007003#define _FDI_RXA_CTL 0xf000c
7004#define _FDI_RXB_CTL 0xf100c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007005#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007006#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007007/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07007008#define FDI_FS_ERRC_ENABLE (1<<27)
7009#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02007010#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007011#define FDI_8BPC (0<<16)
7012#define FDI_10BPC (1<<16)
7013#define FDI_6BPC (2<<16)
7014#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00007015#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007016#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
7017#define FDI_RX_PLL_ENABLE (1<<13)
7018#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
7019#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
7020#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
7021#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
7022#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01007023#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007024/* CPT */
7025#define FDI_AUTO_TRAINING (1<<10)
7026#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
7027#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
7028#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
7029#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
7030#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007031
Paulo Zanoni04945642012-11-01 21:00:59 -02007032#define _FDI_RXA_MISC 0xf0010
7033#define _FDI_RXB_MISC 0xf1010
7034#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
7035#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
7036#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
7037#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
7038#define FDI_RX_TP1_TO_TP2_48 (2<<20)
7039#define FDI_RX_TP1_TO_TP2_64 (3<<20)
7040#define FDI_RX_FDI_DELAY_90 (0x90<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007041#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
Paulo Zanoni04945642012-11-01 21:00:59 -02007042
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007043#define _FDI_RXA_TUSIZE1 0xf0030
7044#define _FDI_RXA_TUSIZE2 0xf0038
7045#define _FDI_RXB_TUSIZE1 0xf1030
7046#define _FDI_RXB_TUSIZE2 0xf1038
7047#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
7048#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007049
7050/* FDI_RX interrupt register format */
7051#define FDI_RX_INTER_LANE_ALIGN (1<<10)
7052#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
7053#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
7054#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
7055#define FDI_RX_FS_CODE_ERR (1<<6)
7056#define FDI_RX_FE_CODE_ERR (1<<5)
7057#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
7058#define FDI_RX_HDCP_LINK_FAIL (1<<3)
7059#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
7060#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
7061#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
7062
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007063#define _FDI_RXA_IIR 0xf0014
7064#define _FDI_RXA_IMR 0xf0018
7065#define _FDI_RXB_IIR 0xf1014
7066#define _FDI_RXB_IMR 0xf1018
7067#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
7068#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007069
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007070#define FDI_PLL_CTL_1 _MMIO(0xfe000)
7071#define FDI_PLL_CTL_2 _MMIO(0xfe004)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007072
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007073#define PCH_LVDS _MMIO(0xe1180)
Zhenyu Wangb9055052009-06-05 15:38:38 +08007074#define LVDS_DETECTED (1 << 1)
7075
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007076#define _PCH_DP_B 0xe4100
7077#define PCH_DP_B _MMIO(_PCH_DP_B)
Ville Syrjälä750a9512015-11-11 20:34:12 +02007078#define _PCH_DPB_AUX_CH_CTL 0xe4110
7079#define _PCH_DPB_AUX_CH_DATA1 0xe4114
7080#define _PCH_DPB_AUX_CH_DATA2 0xe4118
7081#define _PCH_DPB_AUX_CH_DATA3 0xe411c
7082#define _PCH_DPB_AUX_CH_DATA4 0xe4120
7083#define _PCH_DPB_AUX_CH_DATA5 0xe4124
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007084
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007085#define _PCH_DP_C 0xe4200
7086#define PCH_DP_C _MMIO(_PCH_DP_C)
Ville Syrjälä750a9512015-11-11 20:34:12 +02007087#define _PCH_DPC_AUX_CH_CTL 0xe4210
7088#define _PCH_DPC_AUX_CH_DATA1 0xe4214
7089#define _PCH_DPC_AUX_CH_DATA2 0xe4218
7090#define _PCH_DPC_AUX_CH_DATA3 0xe421c
7091#define _PCH_DPC_AUX_CH_DATA4 0xe4220
7092#define _PCH_DPC_AUX_CH_DATA5 0xe4224
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007093
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007094#define _PCH_DP_D 0xe4300
7095#define PCH_DP_D _MMIO(_PCH_DP_D)
Ville Syrjälä750a9512015-11-11 20:34:12 +02007096#define _PCH_DPD_AUX_CH_CTL 0xe4310
7097#define _PCH_DPD_AUX_CH_DATA1 0xe4314
7098#define _PCH_DPD_AUX_CH_DATA2 0xe4318
7099#define _PCH_DPD_AUX_CH_DATA3 0xe431c
7100#define _PCH_DPD_AUX_CH_DATA4 0xe4320
7101#define _PCH_DPD_AUX_CH_DATA5 0xe4324
7102
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007103#define PCH_DP_AUX_CH_CTL(port) _MMIO_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
7104#define PCH_DP_AUX_CH_DATA(port, i) _MMIO(_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007105
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007106/* CPT */
7107#define PORT_TRANS_A_SEL_CPT 0
7108#define PORT_TRANS_B_SEL_CPT (1<<29)
7109#define PORT_TRANS_C_SEL_CPT (2<<29)
7110#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07007111#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02007112#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
7113#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Ville Syrjälä71485e02014-04-09 13:28:55 +03007114#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
7115#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007116
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007117#define _TRANS_DP_CTL_A 0xe0300
7118#define _TRANS_DP_CTL_B 0xe1300
7119#define _TRANS_DP_CTL_C 0xe2300
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007120#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007121#define TRANS_DP_OUTPUT_ENABLE (1<<31)
7122#define TRANS_DP_PORT_SEL_B (0<<29)
7123#define TRANS_DP_PORT_SEL_C (1<<29)
7124#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08007125#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007126#define TRANS_DP_PORT_SEL_MASK (3<<29)
Ville Syrjäläadc289d2015-05-05 17:17:30 +03007127#define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007128#define TRANS_DP_AUDIO_ONLY (1<<26)
7129#define TRANS_DP_ENH_FRAMING (1<<18)
7130#define TRANS_DP_8BPC (0<<9)
7131#define TRANS_DP_10BPC (1<<9)
7132#define TRANS_DP_6BPC (2<<9)
7133#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08007134#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007135#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
7136#define TRANS_DP_VSYNC_ACTIVE_LOW 0
7137#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
7138#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01007139#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007140
7141/* SNB eDP training params */
7142/* SNB A-stepping */
7143#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
7144#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
7145#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
7146#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
7147/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08007148#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
7149#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
7150#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
7151#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
7152#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08007153#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
7154
Keith Packard1a2eb462011-11-16 16:26:07 -08007155/* IVB */
7156#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
7157#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
7158#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
7159#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
7160#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
7161#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
Imre Deak77fa4cb2013-08-23 23:50:23 +03007162#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
Keith Packard1a2eb462011-11-16 16:26:07 -08007163
7164/* legacy values */
7165#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
7166#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
7167#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
7168#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
7169#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
7170
7171#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
7172
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007173#define VLV_PMWGICZ _MMIO(0x1300a4)
Imre Deak9e72b462014-05-05 15:13:55 +03007174
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05307175#define RC6_LOCATION _MMIO(0xD40)
7176#define RC6_CTX_IN_DRAM (1 << 0)
7177#define RC6_CTX_BASE _MMIO(0xD48)
7178#define RC6_CTX_BASE_MASK 0xFFFFFFF0
7179#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
7180#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
7181#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
7182#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
7183#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
7184#define IDLE_TIME_MASK 0xFFFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007185#define FORCEWAKE _MMIO(0xA18C)
7186#define FORCEWAKE_VLV _MMIO(0x1300b0)
7187#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
7188#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
7189#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
7190#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
7191#define FORCEWAKE_ACK _MMIO(0x130090)
7192#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
Imre Deak981a5ae2014-04-14 20:24:22 +03007193#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
7194#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
7195#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
7196
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007197#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
Imre Deak981a5ae2014-04-14 20:24:22 +03007198#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
7199#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
7200#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
7201#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007202#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
7203#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
7204#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
7205#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
7206#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
7207#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
7208#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
Chris Wilsonc5836c22012-10-17 12:09:55 +01007209#define FORCEWAKE_KERNEL 0x1
7210#define FORCEWAKE_USER 0x2
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007211#define FORCEWAKE_MT_ACK _MMIO(0x130040)
7212#define ECOBUS _MMIO(0xa180)
Keith Packard8d715f02011-11-18 20:39:01 -08007213#define FORCEWAKE_MT_ENABLE (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007214#define VLV_SPAREG2H _MMIO(0xA194)
Akash Goelf2dd7572016-06-27 20:10:01 +05307215#define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
7216#define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
7217#define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
Chris Wilson8fd26852010-12-08 18:40:43 +00007218
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007219#define GTFIFODBG _MMIO(0x120000)
Ville Syrjälä297b32e2016-04-13 21:09:30 +03007220#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
7221#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
Ville Syrjälä90f256b2013-11-14 01:59:59 +02007222#define GT_FIFO_SBDROPERR (1<<6)
7223#define GT_FIFO_BLOBDROPERR (1<<5)
7224#define GT_FIFO_SB_READ_ABORTERR (1<<4)
7225#define GT_FIFO_DROPERR (1<<3)
Ben Widawskydd202c62012-02-09 10:15:18 +01007226#define GT_FIFO_OVFERR (1<<2)
7227#define GT_FIFO_IAWRERR (1<<1)
7228#define GT_FIFO_IARDERR (1<<0)
7229
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007230#define GTFIFOCTL _MMIO(0x120008)
Ville Syrjälä46520e22013-11-14 02:00:00 +02007231#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01007232#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Deepak Sa04f90a2015-04-16 08:51:28 +05307233#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
7234#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
Chris Wilson91355832011-03-04 19:22:40 +00007235
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007236#define HSW_IDICR _MMIO(0x9008)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07007237#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
Mika Kuoppala3accaf72016-04-13 17:26:43 +03007238#define HSW_EDRAM_CAP _MMIO(0x120010)
Damien Lespiau2db59d52015-02-03 14:25:14 +00007239#define EDRAM_ENABLED 0x1
Mika Kuoppalac02e85a2016-04-13 17:26:44 +03007240#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
7241#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
7242#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07007243
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007244#define GEN6_UCGCTL1 _MMIO(0x9400)
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03007245# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03007246# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02007247# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02007248# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02007249
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007250#define GEN6_UCGCTL2 _MMIO(0x9404)
Damien Lespiauf9fc42f2015-02-26 18:20:39 +00007251# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
Jesse Barnes0f846f82012-06-14 11:04:47 -07007252# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07007253# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08007254# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08007255# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08007256# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08007257
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007258#define GEN6_UCGCTL3 _MMIO(0x9408)
Robert Braggd7965152016-11-07 19:49:52 +00007259# define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
Imre Deak9e72b462014-05-05 15:13:55 +03007260
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007261#define GEN7_UCGCTL4 _MMIO(0x940c)
Jesse Barnese3f33d42012-06-14 11:04:50 -07007262#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
Mika Kuoppalaeee8efb2016-06-07 17:18:53 +03007263#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1<<14)
Jesse Barnese3f33d42012-06-14 11:04:50 -07007264
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007265#define GEN6_RCGCTL1 _MMIO(0x9410)
7266#define GEN6_RCGCTL2 _MMIO(0x9414)
7267#define GEN6_RSTCTL _MMIO(0x9420)
Imre Deak9e72b462014-05-05 15:13:55 +03007268
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007269#define GEN8_UCGCTL6 _MMIO(0x9430)
Damien Lespiau9253c2e2015-02-09 19:33:10 +00007270#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007271#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
Ben Widawsky868434c2015-03-11 10:49:32 +02007272#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02007273
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007274#define GEN6_GFXPAUSE _MMIO(0xA000)
7275#define GEN6_RPNSWREQ _MMIO(0xA008)
Chris Wilson8fd26852010-12-08 18:40:43 +00007276#define GEN6_TURBO_DISABLE (1<<31)
7277#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03007278#define HSW_FREQUENCY(x) ((x)<<24)
Akash Goelde43ae92015-03-06 11:07:14 +05307279#define GEN9_FREQUENCY(x) ((x)<<23)
Chris Wilson8fd26852010-12-08 18:40:43 +00007280#define GEN6_OFFSET(x) ((x)<<19)
7281#define GEN6_AGGRESSIVE_TURBO (0<<15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007282#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
7283#define GEN6_RC_CONTROL _MMIO(0xA090)
Chris Wilson8fd26852010-12-08 18:40:43 +00007284#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
7285#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
7286#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
7287#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
7288#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes6b88f292013-11-15 09:32:12 -08007289#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
Jesse Barnes0a073b82013-04-17 15:54:58 -07007290#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00007291#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
7292#define GEN6_RC_CTL_HW_ENABLE (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007293#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
7294#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
7295#define GEN6_RPSTAT1 _MMIO(0xA01C)
Jesse Barnesccab5c82011-01-18 15:49:25 -08007296#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08007297#define HSW_CAGF_SHIFT 7
Akash Goelde43ae92015-03-06 11:07:14 +05307298#define GEN9_CAGF_SHIFT 23
Jesse Barnesccab5c82011-01-18 15:49:25 -08007299#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08007300#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Akash Goelde43ae92015-03-06 11:07:14 +05307301#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007302#define GEN6_RP_CONTROL _MMIO(0xA024)
Chris Wilson8fd26852010-12-08 18:40:43 +00007303#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08007304#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
7305#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
7306#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
7307#define GEN6_RP_MEDIA_HW_MODE (1<<9)
7308#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00007309#define GEN6_RP_MEDIA_IS_GFX (1<<8)
7310#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08007311#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
7312#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
7313#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01007314#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08007315#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007316#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
7317#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
7318#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
Chris Wilson7466c292016-08-15 09:49:33 +01007319#define GEN6_RP_EI_MASK 0xffffff
7320#define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007321#define GEN6_RP_CUR_UP _MMIO(0xA054)
Chris Wilson7466c292016-08-15 09:49:33 +01007322#define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007323#define GEN6_RP_PREV_UP _MMIO(0xA058)
7324#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
Chris Wilson7466c292016-08-15 09:49:33 +01007325#define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007326#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
7327#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
7328#define GEN6_RP_UP_EI _MMIO(0xA068)
7329#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
7330#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
7331#define GEN6_RPDEUHWTC _MMIO(0xA080)
7332#define GEN6_RPDEUC _MMIO(0xA084)
7333#define GEN6_RPDEUCSW _MMIO(0xA088)
7334#define GEN6_RC_STATE _MMIO(0xA094)
Imre Deakfc619842016-06-29 19:13:55 +03007335#define RC_SW_TARGET_STATE_SHIFT 16
7336#define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007337#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
7338#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
7339#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
7340#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
7341#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
7342#define GEN6_RC_SLEEP _MMIO(0xA0B0)
7343#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
7344#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
7345#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
7346#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
7347#define VLV_RCEDATA _MMIO(0xA0BC)
7348#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
7349#define GEN6_PMINTRMSK _MMIO(0xA168)
Dave Gordonb20e3cf2016-09-12 21:19:35 +01007350#define GEN8_PMINTR_REDIRECT_TO_GUC (1<<31)
Imre Deakfc619842016-06-29 19:13:55 +03007351#define GEN8_MISC_CTRL0 _MMIO(0xA180)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007352#define VLV_PWRDWNUPCTL _MMIO(0xA294)
7353#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
7354#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
7355#define GEN9_PG_ENABLE _MMIO(0xA210)
Sagar Kamblea4104c52015-04-10 14:11:29 +05307356#define GEN9_RENDER_PG_ENABLE (1<<0)
7357#define GEN9_MEDIA_PG_ENABLE (1<<1)
Imre Deakfc619842016-06-29 19:13:55 +03007358#define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
7359#define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
7360#define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
Chris Wilson8fd26852010-12-08 18:40:43 +00007361
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007362#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
Gaurav K Singha9da9bc2014-12-05 14:13:41 +05307363#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
7364#define PIXEL_OVERLAP_CNT_SHIFT 30
7365
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007366#define GEN6_PMISR _MMIO(0x44020)
7367#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
7368#define GEN6_PMIIR _MMIO(0x44028)
7369#define GEN6_PMIER _MMIO(0x4402C)
Chris Wilson8fd26852010-12-08 18:40:43 +00007370#define GEN6_PM_MBOX_EVENT (1<<25)
7371#define GEN6_PM_THERMAL_EVENT (1<<24)
7372#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
7373#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
7374#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
7375#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
7376#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky48484052013-05-28 19:22:27 -07007377#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07007378 GEN6_PM_RP_DOWN_THRESHOLD | \
7379 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00007380
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007381#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03007382#define GEN7_GT_SCRATCH_REG_NUM 8
7383
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007384#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
Deepak S76c3552f2014-01-30 23:08:16 +05307385#define VLV_GFX_CLK_STATUS_BIT (1<<3)
7386#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
7387
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007388#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
7389#define VLV_COUNTER_CONTROL _MMIO(0x138104)
Jesse Barnes49798eb2013-09-26 17:55:57 -07007390#define VLV_COUNT_RANGE_HIGH (1<<15)
Deepak S31685c22014-07-03 17:33:01 -04007391#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
7392#define VLV_RENDER_RC0_COUNT_EN (1<<4)
Jesse Barnes49798eb2013-09-26 17:55:57 -07007393#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
7394#define VLV_RENDER_RC6_COUNT_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007395#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
7396#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
7397#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
Imre Deak9cc19be2014-04-14 20:24:24 +03007398
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007399#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
7400#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
7401#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
7402#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
Ben Widawskycce66a22012-03-27 18:59:38 -07007403
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007404#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
Chris Wilson8fd26852010-12-08 18:40:43 +00007405#define GEN6_PCODE_READY (1<<31)
Lyude87660502016-08-17 15:55:53 -04007406#define GEN6_PCODE_ERROR_MASK 0xFF
7407#define GEN6_PCODE_SUCCESS 0x0
7408#define GEN6_PCODE_ILLEGAL_CMD 0x1
7409#define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
7410#define GEN6_PCODE_TIMEOUT 0x3
7411#define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
7412#define GEN7_PCODE_TIMEOUT 0x2
7413#define GEN7_PCODE_ILLEGAL_DATA 0x3
7414#define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
Ben Widawsky31643d52012-09-26 10:34:01 -07007415#define GEN6_PCODE_WRITE_RC6VIDS 0x4
7416#define GEN6_PCODE_READ_RC6VIDS 0x5
Damien Lespiau9043ae02015-04-30 16:39:18 +01007417#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
7418#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03007419#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
Damien Lespiau57520bc2015-04-30 16:39:19 +01007420#define GEN9_PCODE_READ_MEM_LATENCY 0x6
7421#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
7422#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
7423#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
7424#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01007425#define SKL_PCODE_CDCLK_CONTROL 0x7
7426#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
7427#define SKL_CDCLK_READY_FOR_CHANGE 0x1
Damien Lespiau9043ae02015-04-30 16:39:18 +01007428#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
7429#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
7430#define GEN6_READ_OC_PARAMS 0xc
Paulo Zanoni515b2392013-09-10 19:36:37 -03007431#define GEN6_PCODE_READ_D_COMP 0x10
7432#define GEN6_PCODE_WRITE_D_COMP 0x11
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307433#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
Ben Widawsky2a114cc2013-11-02 21:07:47 -07007434#define DISPLAY_IPS_CONTROL 0x19
Tom O'Rourke93ee2922014-11-19 14:21:52 -08007435#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
Lyude656d1b82016-08-17 15:55:54 -04007436#define GEN9_PCODE_SAGV_CONTROL 0x21
7437#define GEN9_SAGV_DISABLE 0x0
7438#define GEN9_SAGV_IS_DISABLED 0x1
7439#define GEN9_SAGV_ENABLE 0x3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007440#define GEN6_PCODE_DATA _MMIO(0x138128)
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07007441#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01007442#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007443#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
Chris Wilson8fd26852010-12-08 18:40:43 +00007444
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007445#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
Ben Widawsky4d855292011-12-12 19:34:16 -08007446#define GEN6_CORE_CPD_STATE_MASK (7<<4)
7447#define GEN6_RCn_MASK 7
7448#define GEN6_RC0 0
7449#define GEN6_RC3 2
7450#define GEN6_RC6 3
7451#define GEN6_RC7 4
7452
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007453#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02007454#define GEN8_LSLICESTAT_MASK 0x7
7455
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007456#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
7457#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
Jeff McGee5575f032015-02-27 10:22:32 -08007458#define CHV_SS_PG_ENABLE (1<<1)
7459#define CHV_EU08_PG_ENABLE (1<<9)
7460#define CHV_EU19_PG_ENABLE (1<<17)
7461#define CHV_EU210_PG_ENABLE (1<<25)
7462
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007463#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
7464#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
Jeff McGee5575f032015-02-27 10:22:32 -08007465#define CHV_EU311_PG_ENABLE (1<<1)
7466
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007467#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice)*0x4)
Jeff McGee7f992ab2015-02-13 10:27:55 -06007468#define GEN9_PGCTL_SLICE_ACK (1 << 0)
Jeff McGee1c046bc2015-04-03 18:13:18 -07007469#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
Jeff McGee7f992ab2015-02-13 10:27:55 -06007470
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007471#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice)*0x8)
7472#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice)*0x8)
Jeff McGee7f992ab2015-02-13 10:27:55 -06007473#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
7474#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
7475#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
7476#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
7477#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
7478#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
7479#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
7480#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
7481
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007482#define GEN7_MISCCPCTL _MMIO(0x9424)
Alex Dai33a732f2015-08-12 15:43:36 +01007483#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
7484#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1<<2)
7485#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1<<4)
Arun Siluvery5b88aba2015-09-08 10:31:49 +01007486#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1<<6)
Ben Widawskye3689192012-05-25 16:56:22 -07007487
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007488#define GEN8_GARBCNTL _MMIO(0xB004)
Arun Siluvery245d9662015-08-03 20:24:56 +01007489#define GEN9_GAPS_TSV_CREDIT_DISABLE (1<<7)
7490
Ben Widawskye3689192012-05-25 16:56:22 -07007491/* IVYBRIDGE DPF */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007492#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
Ben Widawskye3689192012-05-25 16:56:22 -07007493#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
7494#define GEN7_PARITY_ERROR_VALID (1<<13)
7495#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
7496#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
7497#define GEN7_PARITY_ERROR_ROW(reg) \
7498 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
7499#define GEN7_PARITY_ERROR_BANK(reg) \
7500 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
7501#define GEN7_PARITY_ERROR_SUBBANK(reg) \
7502 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
7503#define GEN7_L3CDERRST1_ENABLE (1<<7)
7504
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007505#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
Ben Widawskyb9524a12012-05-25 16:56:24 -07007506#define GEN7_L3LOG_SIZE 0x80
7507
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007508#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
7509#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
Jesse Barnes12f33822012-10-25 12:15:45 -07007510#define GEN7_MAX_PS_THREAD_DEP (8<<12)
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07007511#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
Nick Hoath983b4b92015-04-10 13:12:25 +01007512#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4)
Jesse Barnes12f33822012-10-25 12:15:45 -07007513#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
7514
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007515#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00007516#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
Damien Lespiaue2db7072015-02-09 19:33:21 +00007517#define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00007518
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007519#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
Tim Gore950b2aa2016-03-16 16:13:46 +00007520#define FLOW_CONTROL_ENABLE (1<<15)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08007521#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
Kenneth Graunke1411e6a2014-02-26 23:59:31 -08007522#define STALL_DOP_GATING_DISABLE (1<<5)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08007523
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007524#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
7525#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
Jesse Barnes8ab43972012-10-25 12:15:42 -07007526#define DOP_CLOCK_GATING_DISABLE (1<<0)
7527
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007528#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007529#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
7530
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007531#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
Robert Beckett6b6d5622015-09-08 10:31:52 +01007532#define GEN8_ST_PO_DISABLE (1<<13)
7533
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007534#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
Kenneth Graunke94411592014-12-31 16:23:00 -08007535#define HSW_SAMPLE_C_PERFORMANCE (1<<9)
Ben Widawskyfd392b62013-11-04 22:52:39 -08007536#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
Nick Hoath84241712015-02-05 10:47:20 +00007537#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
Ben Widawskybf663472013-11-02 21:07:57 -07007538#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08007539
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007540#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
Nick Hoathcac23df2015-02-05 10:47:22 +00007541#define GEN9_ENABLE_YV12_BUGFIX (1<<4)
Tim Gorebfd8ad42016-04-19 15:45:52 +01007542#define GEN9_ENABLE_GPGPU_PREEMPTION (1<<2)
Nick Hoathcac23df2015-02-05 10:47:22 +00007543
Jani Nikulac46f1112014-10-27 16:26:52 +02007544/* Audio */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007545#define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
Jani Nikulac46f1112014-10-27 16:26:52 +02007546#define INTEL_AUDIO_DEVCL 0x808629FB
7547#define INTEL_AUDIO_DEVBLC 0x80862801
7548#define INTEL_AUDIO_DEVCTG 0x80862802
Wu Fengguange0dac652011-09-05 14:25:34 +08007549
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007550#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
Jani Nikulac46f1112014-10-27 16:26:52 +02007551#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
7552#define G4X_ELDV_DEVCTG (1 << 14)
7553#define G4X_ELD_ADDR_MASK (0xf << 5)
7554#define G4X_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007555#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
Wu Fengguange0dac652011-09-05 14:25:34 +08007556
Jani Nikulac46f1112014-10-27 16:26:52 +02007557#define _IBX_HDMIW_HDMIEDID_A 0xE2050
7558#define _IBX_HDMIW_HDMIEDID_B 0xE2150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007559#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
7560 _IBX_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007561#define _IBX_AUD_CNTL_ST_A 0xE20B4
7562#define _IBX_AUD_CNTL_ST_B 0xE21B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007563#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
7564 _IBX_AUD_CNTL_ST_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007565#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
7566#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
7567#define IBX_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007568#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
Jani Nikula82910ac2014-10-27 16:26:59 +02007569#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
7570#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
Wu Fengguange0dac652011-09-05 14:25:34 +08007571
Jani Nikulac46f1112014-10-27 16:26:52 +02007572#define _CPT_HDMIW_HDMIEDID_A 0xE5050
7573#define _CPT_HDMIW_HDMIEDID_B 0xE5150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007574#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007575#define _CPT_AUD_CNTL_ST_A 0xE50B4
7576#define _CPT_AUD_CNTL_ST_B 0xE51B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007577#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
7578#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
Wu Fengguange0dac652011-09-05 14:25:34 +08007579
Jani Nikulac46f1112014-10-27 16:26:52 +02007580#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
7581#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007582#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007583#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
7584#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007585#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
7586#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007587
Eric Anholtae662d32012-01-03 09:23:29 -08007588/* These are the 4 32-bit write offset registers for each stream
7589 * output buffer. It determines the offset from the
7590 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
7591 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007592#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
Eric Anholtae662d32012-01-03 09:23:29 -08007593
Jani Nikulac46f1112014-10-27 16:26:52 +02007594#define _IBX_AUD_CONFIG_A 0xe2000
7595#define _IBX_AUD_CONFIG_B 0xe2100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007596#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007597#define _CPT_AUD_CONFIG_A 0xe5000
7598#define _CPT_AUD_CONFIG_B 0xe5100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007599#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007600#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
7601#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007602#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007603
Wu Fengguangb6daa022012-01-06 14:41:31 -06007604#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
7605#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
7606#define AUD_CONFIG_UPPER_N_SHIFT 20
Jani Nikulac46f1112014-10-27 16:26:52 +02007607#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
Wu Fengguangb6daa022012-01-06 14:41:31 -06007608#define AUD_CONFIG_LOWER_N_SHIFT 4
Jani Nikulac46f1112014-10-27 16:26:52 +02007609#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
Jani Nikula25613892016-10-10 18:04:06 +03007610#define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
7611#define AUD_CONFIG_N(n) \
7612 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
7613 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
Wu Fengguangb6daa022012-01-06 14:41:31 -06007614#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03007615#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
7616#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
7617#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
7618#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
7619#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
7620#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
7621#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
7622#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
7623#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
7624#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
7625#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06007626#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
7627
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007628/* HSW Audio */
Jani Nikulac46f1112014-10-27 16:26:52 +02007629#define _HSW_AUD_CONFIG_A 0x65000
7630#define _HSW_AUD_CONFIG_B 0x65100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007631#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007632
Jani Nikulac46f1112014-10-27 16:26:52 +02007633#define _HSW_AUD_MISC_CTRL_A 0x65010
7634#define _HSW_AUD_MISC_CTRL_B 0x65110
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007635#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007636
Libin Yang6014ac12016-10-25 17:54:18 +03007637#define _HSW_AUD_M_CTS_ENABLE_A 0x65028
7638#define _HSW_AUD_M_CTS_ENABLE_B 0x65128
7639#define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
7640#define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
7641#define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
7642#define AUD_CONFIG_M_MASK 0xfffff
7643
Jani Nikulac46f1112014-10-27 16:26:52 +02007644#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
7645#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007646#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007647
7648/* Audio Digital Converter */
Jani Nikulac46f1112014-10-27 16:26:52 +02007649#define _HSW_AUD_DIG_CNVT_1 0x65080
7650#define _HSW_AUD_DIG_CNVT_2 0x65180
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007651#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
Jani Nikulac46f1112014-10-27 16:26:52 +02007652#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007653
Jani Nikulac46f1112014-10-27 16:26:52 +02007654#define _HSW_AUD_EDID_DATA_A 0x65050
7655#define _HSW_AUD_EDID_DATA_B 0x65150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007656#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007657
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007658#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
7659#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
Jani Nikula82910ac2014-10-27 16:26:59 +02007660#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
7661#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
7662#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
7663#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007664
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007665#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
Lu, Han632f3ab2015-05-05 09:05:47 +08007666#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
7667
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007668/* HSW Power Wells */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007669#define HSW_PWR_WELL_BIOS _MMIO(0x45400) /* CTL1 */
7670#define HSW_PWR_WELL_DRIVER _MMIO(0x45404) /* CTL2 */
7671#define HSW_PWR_WELL_KVMR _MMIO(0x45408) /* CTL3 */
7672#define HSW_PWR_WELL_DEBUG _MMIO(0x4540C) /* CTL4 */
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03007673#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
7674#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007675#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007676#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
7677#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007678#define HSW_PWR_WELL_FORCE_ON (1<<19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007679#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007680
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00007681/* SKL Fuse Status */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007682#define SKL_FUSE_STATUS _MMIO(0x42000)
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00007683#define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
7684#define SKL_FUSE_PG0_DIST_STATUS (1<<27)
7685#define SKL_FUSE_PG1_DIST_STATUS (1<<26)
7686#define SKL_FUSE_PG2_DIST_STATUS (1<<25)
7687
Praveen Paneri85ee17e2016-11-15 22:49:20 +05307688/* Decoupled MMIO register pair for kernel driver */
7689#define GEN9_DECOUPLED_REG0_DW0 _MMIO(0xF00)
7690#define GEN9_DECOUPLED_REG0_DW1 _MMIO(0xF04)
7691#define GEN9_DECOUPLED_DW1_GO (1<<31)
7692#define GEN9_DECOUPLED_PD_SHIFT 28
7693#define GEN9_DECOUPLED_OP_SHIFT 24
7694
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007695/* Per-pipe DDI Function Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007696#define _TRANS_DDI_FUNC_CTL_A 0x60400
7697#define _TRANS_DDI_FUNC_CTL_B 0x61400
7698#define _TRANS_DDI_FUNC_CTL_C 0x62400
7699#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007700#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007701
Paulo Zanoniad80a812012-10-24 16:06:19 -02007702#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007703/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02007704#define TRANS_DDI_PORT_MASK (7<<28)
Daniel Vetter26804af2014-06-25 22:01:55 +03007705#define TRANS_DDI_PORT_SHIFT 28
Paulo Zanoniad80a812012-10-24 16:06:19 -02007706#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
7707#define TRANS_DDI_PORT_NONE (0<<28)
7708#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
7709#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
7710#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
7711#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
7712#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
7713#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
7714#define TRANS_DDI_BPC_MASK (7<<20)
7715#define TRANS_DDI_BPC_8 (0<<20)
7716#define TRANS_DDI_BPC_10 (1<<20)
7717#define TRANS_DDI_BPC_6 (2<<20)
7718#define TRANS_DDI_BPC_12 (3<<20)
7719#define TRANS_DDI_PVSYNC (1<<17)
7720#define TRANS_DDI_PHSYNC (1<<16)
7721#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
7722#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
7723#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
7724#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
7725#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
Dave Airlie01b887c2014-05-02 11:17:41 +10007726#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
Paulo Zanoniad80a812012-10-24 16:06:19 -02007727#define TRANS_DDI_BFI_ENABLE (1<<4)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007728
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007729/* DisplayPort Transport Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007730#define _DP_TP_CTL_A 0x64040
7731#define _DP_TP_CTL_B 0x64140
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007732#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007733#define DP_TP_CTL_ENABLE (1<<31)
7734#define DP_TP_CTL_MODE_SST (0<<27)
7735#define DP_TP_CTL_MODE_MST (1<<27)
Dave Airlie01b887c2014-05-02 11:17:41 +10007736#define DP_TP_CTL_FORCE_ACT (1<<25)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007737#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007738#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007739#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
7740#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
7741#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03007742#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
7743#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007744#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03007745#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007746
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03007747/* DisplayPort Transport Status */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007748#define _DP_TP_STATUS_A 0x64044
7749#define _DP_TP_STATUS_B 0x64144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007750#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
Dave Airlie01b887c2014-05-02 11:17:41 +10007751#define DP_TP_STATUS_IDLE_DONE (1<<25)
7752#define DP_TP_STATUS_ACT_SENT (1<<24)
7753#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
7754#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
7755#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
7756#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
7757#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03007758
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03007759/* DDI Buffer Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007760#define _DDI_BUF_CTL_A 0x64000
7761#define _DDI_BUF_CTL_B 0x64100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007762#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007763#define DDI_BUF_CTL_ENABLE (1<<31)
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05307764#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007765#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00007766#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007767#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02007768#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02007769#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03007770#define DDI_PORT_WIDTH_MASK (7 << 1)
7771#define DDI_PORT_WIDTH_SHIFT 1
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03007772#define DDI_INIT_DISPLAY_DETECTED (1<<0)
7773
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03007774/* DDI Buffer Translations */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007775#define _DDI_BUF_TRANS_A 0x64E00
7776#define _DDI_BUF_TRANS_B 0x64E60
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007777#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
Ville Syrjäläc110ae62016-07-12 15:59:29 +03007778#define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007779#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03007780
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03007781/* Sideband Interface (SBI) is programmed indirectly, via
7782 * SBI_ADDR, which contains the register offset; and SBI_DATA,
7783 * which contains the payload */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007784#define SBI_ADDR _MMIO(0xC6000)
7785#define SBI_DATA _MMIO(0xC6004)
7786#define SBI_CTL_STAT _MMIO(0xC6008)
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02007787#define SBI_CTL_DEST_ICLK (0x0<<16)
7788#define SBI_CTL_DEST_MPHY (0x1<<16)
7789#define SBI_CTL_OP_IORD (0x2<<8)
7790#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03007791#define SBI_CTL_OP_CRRD (0x6<<8)
7792#define SBI_CTL_OP_CRWR (0x7<<8)
7793#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007794#define SBI_RESPONSE_SUCCESS (0x0<<1)
7795#define SBI_BUSY (0x1<<0)
7796#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007797
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007798/* SBI offsets */
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007799#define SBI_SSCDIVINTPHASE 0x0200
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007800#define SBI_SSCDIVINTPHASE6 0x0600
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02007801#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
7802#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f<<1)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007803#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02007804#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
7805#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f<<8)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007806#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007807#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007808#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007809#define SBI_SSCDITHPHASE 0x0204
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007810#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007811#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02007812#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007813#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007814#define SBI_SSCAUXDIV6 0x0610
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02007815#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
7816#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1<<4)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007817#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007818#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007819#define SBI_GEN0 0x1f00
7820#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007821
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007822/* LPT PIXCLK_GATE */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007823#define PIXCLK_GATE _MMIO(0xC6020)
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03007824#define PIXCLK_GATE_UNGATE (1<<0)
7825#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007826
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007827/* SPLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007828#define SPLL_CTL _MMIO(0x46020)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007829#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01007830#define SPLL_PLL_SSC (1<<28)
7831#define SPLL_PLL_NON_SSC (2<<28)
Jesse Barnes11578552014-01-21 12:42:10 -08007832#define SPLL_PLL_LCPLL (3<<28)
7833#define SPLL_PLL_REF_MASK (3<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007834#define SPLL_PLL_FREQ_810MHz (0<<26)
7835#define SPLL_PLL_FREQ_1350MHz (1<<26)
Jesse Barnes11578552014-01-21 12:42:10 -08007836#define SPLL_PLL_FREQ_2700MHz (2<<26)
7837#define SPLL_PLL_FREQ_MASK (3<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007838
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03007839/* WRPLL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007840#define _WRPLL_CTL1 0x46040
7841#define _WRPLL_CTL2 0x46060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007842#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007843#define WRPLL_PLL_ENABLE (1<<31)
Daniel Vetter114fe482014-06-25 22:01:48 +03007844#define WRPLL_PLL_SSC (1<<28)
7845#define WRPLL_PLL_NON_SSC (2<<28)
7846#define WRPLL_PLL_LCPLL (3<<28)
7847#define WRPLL_PLL_REF_MASK (3<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03007848/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007849#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
Jesse Barnes11578552014-01-21 12:42:10 -08007850#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007851#define WRPLL_DIVIDER_POST(x) ((x)<<8)
Jesse Barnes11578552014-01-21 12:42:10 -08007852#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
7853#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007854#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Jesse Barnes11578552014-01-21 12:42:10 -08007855#define WRPLL_DIVIDER_FB_SHIFT 16
7856#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03007857
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007858/* Port clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007859#define _PORT_CLK_SEL_A 0x46100
7860#define _PORT_CLK_SEL_B 0x46104
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007861#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007862#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
7863#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
7864#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007865#define PORT_CLK_SEL_SPLL (3<<29)
Daniel Vetter716c2e52014-06-25 22:02:02 +03007866#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007867#define PORT_CLK_SEL_WRPLL1 (4<<29)
7868#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007869#define PORT_CLK_SEL_NONE (7<<29)
Jesse Barnes11578552014-01-21 12:42:10 -08007870#define PORT_CLK_SEL_MASK (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007871
Paulo Zanonibb523fc2012-10-23 18:29:56 -02007872/* Transcoder clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007873#define _TRANS_CLK_SEL_A 0x46140
7874#define _TRANS_CLK_SEL_B 0x46144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007875#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
Paulo Zanonibb523fc2012-10-23 18:29:56 -02007876/* For each transcoder, we need to select the corresponding port clock */
7877#define TRANS_CLK_SEL_DISABLED (0x0<<29)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007878#define TRANS_CLK_SEL_PORT(x) (((x)+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007879
Ville Syrjälä7f1052a2016-04-26 19:46:32 +03007880#define CDCLK_FREQ _MMIO(0x46200)
7881
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007882#define _TRANSA_MSA_MISC 0x60410
7883#define _TRANSB_MSA_MISC 0x61410
7884#define _TRANSC_MSA_MISC 0x62410
7885#define _TRANS_EDP_MSA_MISC 0x6f410
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007886#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007887
Paulo Zanonic9809792012-10-23 18:30:00 -02007888#define TRANS_MSA_SYNC_CLK (1<<0)
7889#define TRANS_MSA_6_BPC (0<<5)
7890#define TRANS_MSA_8_BPC (1<<5)
7891#define TRANS_MSA_10_BPC (2<<5)
7892#define TRANS_MSA_12_BPC (3<<5)
7893#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03007894
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007895/* LCPLL Control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007896#define LCPLL_CTL _MMIO(0x130040)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007897#define LCPLL_PLL_DISABLE (1<<31)
7898#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03007899#define LCPLL_CLK_FREQ_MASK (3<<26)
7900#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanonie39bf982013-11-02 21:07:36 -07007901#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
7902#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
7903#define LCPLL_CLK_FREQ_675_BDW (3<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007904#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03007905#define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007906#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007907#define LCPLL_POWER_DOWN_ALLOW (1<<22)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03007908#define LCPLL_CD_SOURCE_FCLK (1<<21)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007909#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
7910
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007911/*
7912 * SKL Clocks
7913 */
7914
7915/* CDCLK_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007916#define CDCLK_CTL _MMIO(0x46000)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007917#define CDCLK_FREQ_SEL_MASK (3<<26)
7918#define CDCLK_FREQ_450_432 (0<<26)
7919#define CDCLK_FREQ_540 (1<<26)
7920#define CDCLK_FREQ_337_308 (2<<26)
7921#define CDCLK_FREQ_675_617 (3<<26)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307922#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3<<22)
7923#define BXT_CDCLK_CD2X_DIV_SEL_1 (0<<22)
7924#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1<<22)
7925#define BXT_CDCLK_CD2X_DIV_SEL_2 (2<<22)
7926#define BXT_CDCLK_CD2X_DIV_SEL_4 (3<<22)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03007927#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe)<<20)
7928#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307929#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1<<16)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03007930#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307931
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007932/* LCPLL_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007933#define LCPLL1_CTL _MMIO(0x46010)
7934#define LCPLL2_CTL _MMIO(0x46014)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007935#define LCPLL_PLL_ENABLE (1<<31)
7936
7937/* DPLL control1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007938#define DPLL_CTRL1 _MMIO(0x6C058)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007939#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
7940#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
Damien Lespiau71cd8422015-04-30 16:39:17 +01007941#define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
7942#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1)
7943#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007944#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
Damien Lespiau71cd8422015-04-30 16:39:17 +01007945#define DPLL_CTRL1_LINK_RATE_2700 0
7946#define DPLL_CTRL1_LINK_RATE_1350 1
7947#define DPLL_CTRL1_LINK_RATE_810 2
7948#define DPLL_CTRL1_LINK_RATE_1620 3
7949#define DPLL_CTRL1_LINK_RATE_1080 4
7950#define DPLL_CTRL1_LINK_RATE_2160 5
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007951
7952/* DPLL control2 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007953#define DPLL_CTRL2 _MMIO(0x6C05C)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007954#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<((port)+15))
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007955#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
Satheeshakrishna M540e7322014-11-13 14:55:16 +00007956#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007957#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk)<<((port)*3+1))
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007958#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
7959
7960/* DPLL Status */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007961#define DPLL_STATUS _MMIO(0x6C060)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007962#define DPLL_LOCK(id) (1<<((id)*8))
7963
7964/* DPLL cfg */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007965#define _DPLL1_CFGCR1 0x6C040
7966#define _DPLL2_CFGCR1 0x6C048
7967#define _DPLL3_CFGCR1 0x6C050
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007968#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
7969#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007970#define DPLL_CFGCR1_DCO_FRACTION(x) ((x)<<9)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007971#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
7972
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007973#define _DPLL1_CFGCR2 0x6C044
7974#define _DPLL2_CFGCR2 0x6C04C
7975#define _DPLL3_CFGCR2 0x6C054
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007976#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007977#define DPLL_CFGCR2_QDIV_RATIO(x) ((x)<<8)
7978#define DPLL_CFGCR2_QDIV_MODE(x) ((x)<<7)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007979#define DPLL_CFGCR2_KDIV_MASK (3<<5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007980#define DPLL_CFGCR2_KDIV(x) ((x)<<5)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007981#define DPLL_CFGCR2_KDIV_5 (0<<5)
7982#define DPLL_CFGCR2_KDIV_2 (1<<5)
7983#define DPLL_CFGCR2_KDIV_3 (2<<5)
7984#define DPLL_CFGCR2_KDIV_1 (3<<5)
7985#define DPLL_CFGCR2_PDIV_MASK (7<<2)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007986#define DPLL_CFGCR2_PDIV(x) ((x)<<2)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007987#define DPLL_CFGCR2_PDIV_1 (0<<2)
7988#define DPLL_CFGCR2_PDIV_2 (1<<2)
7989#define DPLL_CFGCR2_PDIV_3 (2<<2)
7990#define DPLL_CFGCR2_PDIV_7 (4<<2)
7991#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
7992
Lyudeda3b8912016-02-04 10:43:21 -05007993#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007994#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
Satheeshakrishna M540e7322014-11-13 14:55:16 +00007995
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307996/* BXT display engine PLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007997#define BXT_DE_PLL_CTL _MMIO(0x6d000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307998#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
7999#define BXT_DE_PLL_RATIO_MASK 0xff
8000
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008001#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05308002#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
8003#define BXT_DE_PLL_LOCK (1 << 30)
8004
A.Sunil Kamath664326f2014-11-24 13:37:44 +05308005/* GEN9 DC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008006#define DC_STATE_EN _MMIO(0x45504)
Imre Deak13ae3a02015-11-04 19:24:16 +02008007#define DC_STATE_DISABLE 0
A.Sunil Kamath664326f2014-11-24 13:37:44 +05308008#define DC_STATE_EN_UPTO_DC5 (1<<0)
8009#define DC_STATE_EN_DC9 (1<<3)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05308010#define DC_STATE_EN_UPTO_DC6 (2<<0)
8011#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
8012
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008013#define DC_STATE_DEBUG _MMIO(0x45520)
Mika Kuoppala5b076882016-02-19 12:26:04 +02008014#define DC_STATE_DEBUG_MASK_CORES (1<<0)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05308015#define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1)
8016
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008017/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
8018 * since on HSW we can't write to it using I915_WRITE. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008019#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
8020#define D_COMP_BDW _MMIO(0x138144)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008021#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
8022#define D_COMP_COMP_FORCE (1<<8)
8023#define D_COMP_COMP_DISABLE (1<<0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03008024
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03008025/* Pipe WM_LINETIME - watermark line time */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02008026#define _PIPE_WM_LINETIME_A 0x45270
8027#define _PIPE_WM_LINETIME_B 0x45274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008028#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008029#define PIPE_WM_LINETIME_MASK (0x1ff)
8030#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03008031#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03008032#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03008033
8034/* SFUSE_STRAP */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008035#define SFUSE_STRAP _MMIO(0xc2014)
Damien Lespiau658ac4c2014-02-10 17:19:45 +00008036#define SFUSE_STRAP_FUSE_LOCK (1<<13)
8037#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
Ville Syrjälä65e472e2015-12-01 23:28:55 +02008038#define SFUSE_STRAP_CRT_DISABLED (1<<6)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03008039#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
8040#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
8041#define SFUSE_STRAP_DDID_DETECTED (1<<0)
8042
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008043#define WM_MISC _MMIO(0x45260)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03008044#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
8045
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008046#define WM_DBG _MMIO(0x45280)
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03008047#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
8048#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
8049#define WM_DBG_DISALLOW_SPRITE (1<<2)
8050
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008051/* pipe CSC */
8052#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
8053#define _PIPE_A_CSC_COEFF_BY 0x49014
8054#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
8055#define _PIPE_A_CSC_COEFF_BU 0x4901c
8056#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
8057#define _PIPE_A_CSC_COEFF_BV 0x49024
8058#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03008059#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
8060#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
8061#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008062#define _PIPE_A_CSC_PREOFF_HI 0x49030
8063#define _PIPE_A_CSC_PREOFF_ME 0x49034
8064#define _PIPE_A_CSC_PREOFF_LO 0x49038
8065#define _PIPE_A_CSC_POSTOFF_HI 0x49040
8066#define _PIPE_A_CSC_POSTOFF_ME 0x49044
8067#define _PIPE_A_CSC_POSTOFF_LO 0x49048
8068
8069#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
8070#define _PIPE_B_CSC_COEFF_BY 0x49114
8071#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
8072#define _PIPE_B_CSC_COEFF_BU 0x4911c
8073#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
8074#define _PIPE_B_CSC_COEFF_BV 0x49124
8075#define _PIPE_B_CSC_MODE 0x49128
8076#define _PIPE_B_CSC_PREOFF_HI 0x49130
8077#define _PIPE_B_CSC_PREOFF_ME 0x49134
8078#define _PIPE_B_CSC_PREOFF_LO 0x49138
8079#define _PIPE_B_CSC_POSTOFF_HI 0x49140
8080#define _PIPE_B_CSC_POSTOFF_ME 0x49144
8081#define _PIPE_B_CSC_POSTOFF_LO 0x49148
8082
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008083#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
8084#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
8085#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
8086#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
8087#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
8088#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
8089#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
8090#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
8091#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
8092#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
8093#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
8094#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
8095#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008096
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00008097/* pipe degamma/gamma LUTs on IVB+ */
8098#define _PAL_PREC_INDEX_A 0x4A400
8099#define _PAL_PREC_INDEX_B 0x4AC00
8100#define _PAL_PREC_INDEX_C 0x4B400
8101#define PAL_PREC_10_12_BIT (0 << 31)
8102#define PAL_PREC_SPLIT_MODE (1 << 31)
8103#define PAL_PREC_AUTO_INCREMENT (1 << 15)
8104#define _PAL_PREC_DATA_A 0x4A404
8105#define _PAL_PREC_DATA_B 0x4AC04
8106#define _PAL_PREC_DATA_C 0x4B404
8107#define _PAL_PREC_GC_MAX_A 0x4A410
8108#define _PAL_PREC_GC_MAX_B 0x4AC10
8109#define _PAL_PREC_GC_MAX_C 0x4B410
8110#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
8111#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
8112#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
8113
8114#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
8115#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
8116#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
8117#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
8118
Lionel Landwerlin29dc3732016-03-16 10:57:17 +00008119/* pipe CSC & degamma/gamma LUTs on CHV */
8120#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
8121#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
8122#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
8123#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
8124#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
8125#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
8126#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
8127#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
8128#define CGM_PIPE_MODE_GAMMA (1 << 2)
8129#define CGM_PIPE_MODE_CSC (1 << 1)
8130#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
8131
8132#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
8133#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
8134#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
8135#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
8136#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
8137#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
8138#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
8139#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
8140
8141#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
8142#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
8143#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
8144#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
8145#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
8146#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
8147#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
8148#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
8149
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008150/* MIPI DSI registers */
8151
8152#define _MIPI_PORT(port, a, c) _PORT3(port, a, 0, c) /* ports A and C only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008153#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
Jani Nikula3230bf12013-08-27 15:12:16 +03008154
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308155/* BXT MIPI clock controls */
8156#define BXT_MAX_VAR_OUTPUT_KHZ 39500
8157
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008158#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308159#define BXT_MIPI1_DIV_SHIFT 26
8160#define BXT_MIPI2_DIV_SHIFT 10
8161#define BXT_MIPI_DIV_SHIFT(port) \
8162 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
8163 BXT_MIPI2_DIV_SHIFT)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308164
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308165/* TX control divider to select actual TX clock output from (8x/var) */
Deepak M782d25c2016-02-15 22:43:57 +05308166#define BXT_MIPI1_TX_ESCLK_SHIFT 26
8167#define BXT_MIPI2_TX_ESCLK_SHIFT 10
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308168#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
8169 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
8170 BXT_MIPI2_TX_ESCLK_SHIFT)
Deepak M782d25c2016-02-15 22:43:57 +05308171#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
8172#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308173#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
8174 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
Deepak M782d25c2016-02-15 22:43:57 +05308175 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
8176#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
8177 ((val & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
8178/* RX upper control divider to select actual RX clock output from 8x */
8179#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
8180#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
8181#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
8182 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
8183 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
8184#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
8185#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
8186#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
8187 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
8188 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
8189#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
8190 ((val & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
8191/* 8/3X divider to select the actual 8/3X clock output from 8x */
8192#define BXT_MIPI1_8X_BY3_SHIFT 19
8193#define BXT_MIPI2_8X_BY3_SHIFT 3
8194#define BXT_MIPI_8X_BY3_SHIFT(port) \
8195 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
8196 BXT_MIPI2_8X_BY3_SHIFT)
8197#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
8198#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
8199#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
8200 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
8201 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
8202#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
8203 ((val & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
8204/* RX lower control divider to select actual RX clock output from 8x */
8205#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
8206#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
8207#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
8208 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
8209 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
8210#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
8211#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
8212#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
8213 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
8214 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
8215#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
8216 ((val & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
8217
8218#define RX_DIVIDER_BIT_1_2 0x3
8219#define RX_DIVIDER_BIT_3_4 0xC
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05308220
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308221/* BXT MIPI mode configure */
8222#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
8223#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008224#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308225 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
8226
8227#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
8228#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008229#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308230 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
8231
8232#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
8233#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008234#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308235 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
8236
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008237#define BXT_DSI_PLL_CTL _MMIO(0x161000)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308238#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
8239#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
8240#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
8241#define BXT_DSIC_16X_BY2 (1 << 10)
8242#define BXT_DSIC_16X_BY3 (2 << 10)
8243#define BXT_DSIC_16X_BY4 (3 << 10)
Imre Deakdb18b6a2016-03-24 12:41:40 +02008244#define BXT_DSIC_16X_MASK (3 << 10)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308245#define BXT_DSIA_16X_BY2 (1 << 8)
8246#define BXT_DSIA_16X_BY3 (2 << 8)
8247#define BXT_DSIA_16X_BY4 (3 << 8)
Imre Deakdb18b6a2016-03-24 12:41:40 +02008248#define BXT_DSIA_16X_MASK (3 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308249#define BXT_DSI_FREQ_SEL_SHIFT 8
8250#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
8251
8252#define BXT_DSI_PLL_RATIO_MAX 0x7D
8253#define BXT_DSI_PLL_RATIO_MIN 0x22
8254#define BXT_DSI_PLL_RATIO_MASK 0xFF
Deepak M61ad9922015-12-04 19:47:38 +05308255#define BXT_REF_CLOCK_KHZ 19200
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308256
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008257#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05308258#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
8259#define BXT_DSI_PLL_LOCKED (1 << 30)
8260
Jani Nikula3230bf12013-08-27 15:12:16 +03008261#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008262#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008263#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +05308264
8265 /* BXT port control */
8266#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
8267#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008268#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +05308269
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008270#define DPI_ENABLE (1 << 31) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03008271#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
8272#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
Gaurav K Singh369602d2014-12-05 14:09:28 +05308273#define DUAL_LINK_MODE_SHIFT 26
Jani Nikula3230bf12013-08-27 15:12:16 +03008274#define DUAL_LINK_MODE_MASK (1 << 26)
8275#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
8276#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008277#define DITHERING_ENABLE (1 << 25) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03008278#define FLOPPED_HSTX (1 << 23)
8279#define DE_INVERT (1 << 19) /* XXX */
8280#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
8281#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
8282#define AFE_LATCHOUT (1 << 17)
8283#define LP_OUTPUT_HOLD (1 << 16)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008284#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
8285#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
8286#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
8287#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
Jani Nikula3230bf12013-08-27 15:12:16 +03008288#define CSB_SHIFT 9
8289#define CSB_MASK (3 << 9)
8290#define CSB_20MHZ (0 << 9)
8291#define CSB_10MHZ (1 << 9)
8292#define CSB_40MHZ (2 << 9)
8293#define BANDGAP_MASK (1 << 8)
8294#define BANDGAP_PNW_CIRCUIT (0 << 8)
8295#define BANDGAP_LNC_CIRCUIT (1 << 8)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008296#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
8297#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
8298#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
8299#define TEARING_EFFECT_SHIFT 2 /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03008300#define TEARING_EFFECT_MASK (3 << 2)
8301#define TEARING_EFFECT_OFF (0 << 2)
8302#define TEARING_EFFECT_DSI (1 << 2)
8303#define TEARING_EFFECT_GPIO (2 << 2)
8304#define LANE_CONFIGURATION_SHIFT 0
8305#define LANE_CONFIGURATION_MASK (3 << 0)
8306#define LANE_CONFIGURATION_4LANE (0 << 0)
8307#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
8308#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
8309
8310#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008311#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008312#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008313#define TEARING_EFFECT_DELAY_SHIFT 0
8314#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
8315
8316/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308317#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +03008318
8319/* MIPI DSI Controller and D-PHY registers */
8320
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308321#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008322#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008323#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +03008324#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
8325#define ULPS_STATE_MASK (3 << 1)
8326#define ULPS_STATE_ENTER (2 << 1)
8327#define ULPS_STATE_EXIT (1 << 1)
8328#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
8329#define DEVICE_READY (1 << 0)
8330
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308331#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008332#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008333#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308334#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008335#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008336#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +03008337#define TEARING_EFFECT (1 << 31)
8338#define SPL_PKT_SENT_INTERRUPT (1 << 30)
8339#define GEN_READ_DATA_AVAIL (1 << 29)
8340#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
8341#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
8342#define RX_PROT_VIOLATION (1 << 26)
8343#define RX_INVALID_TX_LENGTH (1 << 25)
8344#define ACK_WITH_NO_ERROR (1 << 24)
8345#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
8346#define LP_RX_TIMEOUT (1 << 22)
8347#define HS_TX_TIMEOUT (1 << 21)
8348#define DPI_FIFO_UNDERRUN (1 << 20)
8349#define LOW_CONTENTION (1 << 19)
8350#define HIGH_CONTENTION (1 << 18)
8351#define TXDSI_VC_ID_INVALID (1 << 17)
8352#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
8353#define TXCHECKSUM_ERROR (1 << 15)
8354#define TXECC_MULTIBIT_ERROR (1 << 14)
8355#define TXECC_SINGLE_BIT_ERROR (1 << 13)
8356#define TXFALSE_CONTROL_ERROR (1 << 12)
8357#define RXDSI_VC_ID_INVALID (1 << 11)
8358#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
8359#define RXCHECKSUM_ERROR (1 << 9)
8360#define RXECC_MULTIBIT_ERROR (1 << 8)
8361#define RXECC_SINGLE_BIT_ERROR (1 << 7)
8362#define RXFALSE_CONTROL_ERROR (1 << 6)
8363#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
8364#define RX_LP_TX_SYNC_ERROR (1 << 4)
8365#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
8366#define RXEOT_SYNC_ERROR (1 << 2)
8367#define RXSOT_SYNC_ERROR (1 << 1)
8368#define RXSOT_ERROR (1 << 0)
8369
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308370#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008371#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008372#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +03008373#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
8374#define CMD_MODE_NOT_SUPPORTED (0 << 13)
8375#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
8376#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
8377#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
8378#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
8379#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
8380#define VID_MODE_FORMAT_MASK (0xf << 7)
8381#define VID_MODE_NOT_SUPPORTED (0 << 7)
8382#define VID_MODE_FORMAT_RGB565 (1 << 7)
Jani Nikula42c151e2016-03-16 12:21:39 +02008383#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
8384#define VID_MODE_FORMAT_RGB666 (3 << 7)
Jani Nikula3230bf12013-08-27 15:12:16 +03008385#define VID_MODE_FORMAT_RGB888 (4 << 7)
8386#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
8387#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
8388#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
8389#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
8390#define DATA_LANES_PRG_REG_SHIFT 0
8391#define DATA_LANES_PRG_REG_MASK (7 << 0)
8392
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308393#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008394#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008395#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008396#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
8397
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308398#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008399#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008400#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008401#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
8402
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308403#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008404#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008405#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008406#define TURN_AROUND_TIMEOUT_MASK 0x3f
8407
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308408#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008409#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008410#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +03008411#define DEVICE_RESET_TIMER_MASK 0xffff
8412
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308413#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008414#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008415#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +03008416#define VERTICAL_ADDRESS_SHIFT 16
8417#define VERTICAL_ADDRESS_MASK (0xffff << 16)
8418#define HORIZONTAL_ADDRESS_SHIFT 0
8419#define HORIZONTAL_ADDRESS_MASK 0xffff
8420
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308421#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008422#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008423#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03008424#define DBI_FIFO_EMPTY_HALF (0 << 0)
8425#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
8426#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
8427
8428/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308429#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008430#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008431#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008432
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308433#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008434#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008435#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008436
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308437#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008438#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008439#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008440
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308441#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008442#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008443#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008444
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308445#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008446#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008447#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008448
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308449#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008450#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008451#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008452
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308453#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008454#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008455#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008456
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308457#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008458#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008459#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308460
Jani Nikula3230bf12013-08-27 15:12:16 +03008461/* regs above are bits 15:0 */
8462
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308463#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008464#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008465#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008466#define DPI_LP_MODE (1 << 6)
8467#define BACKLIGHT_OFF (1 << 5)
8468#define BACKLIGHT_ON (1 << 4)
8469#define COLOR_MODE_OFF (1 << 3)
8470#define COLOR_MODE_ON (1 << 2)
8471#define TURN_ON (1 << 1)
8472#define SHUTDOWN (1 << 0)
8473
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308474#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008475#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008476#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03008477#define COMMAND_BYTE_SHIFT 0
8478#define COMMAND_BYTE_MASK (0x3f << 0)
8479
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308480#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008481#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008482#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008483#define MASTER_INIT_TIMER_SHIFT 0
8484#define MASTER_INIT_TIMER_MASK (0xffff << 0)
8485
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308486#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008487#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008488#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008489 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +03008490#define MAX_RETURN_PKT_SIZE_SHIFT 0
8491#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
8492
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308493#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008494#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008495#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008496#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
8497#define DISABLE_VIDEO_BTA (1 << 3)
8498#define IP_TG_CONFIG (1 << 2)
8499#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
8500#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
8501#define VIDEO_MODE_BURST (3 << 0)
8502
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308503#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008504#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008505#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
Jani Nikulaf90e8c32016-06-03 17:57:05 +03008506#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
8507#define BXT_DPHY_DEFEATURE_EN (1 << 8)
Jani Nikula3230bf12013-08-27 15:12:16 +03008508#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
8509#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
8510#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
8511#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
8512#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
8513#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
8514#define CLOCKSTOP (1 << 1)
8515#define EOT_DISABLE (1 << 0)
8516
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308517#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008518#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008519#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +03008520#define LP_BYTECLK_SHIFT 0
8521#define LP_BYTECLK_MASK (0xffff << 0)
8522
8523/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308524#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008525#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008526#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03008527
8528/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308529#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008530#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008531#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03008532
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308533#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008534#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008535#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308536#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008537#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008538#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008539#define LONG_PACKET_WORD_COUNT_SHIFT 8
8540#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
8541#define SHORT_PACKET_PARAM_SHIFT 8
8542#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
8543#define VIRTUAL_CHANNEL_SHIFT 6
8544#define VIRTUAL_CHANNEL_MASK (3 << 6)
8545#define DATA_TYPE_SHIFT 0
Ville Syrjälä395b2912015-09-18 20:03:40 +03008546#define DATA_TYPE_MASK (0x3f << 0)
Jani Nikula3230bf12013-08-27 15:12:16 +03008547/* data type values, see include/video/mipi_display.h */
8548
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308549#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008550#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008551#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008552#define DPI_FIFO_EMPTY (1 << 28)
8553#define DBI_FIFO_EMPTY (1 << 27)
8554#define LP_CTRL_FIFO_EMPTY (1 << 26)
8555#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
8556#define LP_CTRL_FIFO_FULL (1 << 24)
8557#define HS_CTRL_FIFO_EMPTY (1 << 18)
8558#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
8559#define HS_CTRL_FIFO_FULL (1 << 16)
8560#define LP_DATA_FIFO_EMPTY (1 << 10)
8561#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
8562#define LP_DATA_FIFO_FULL (1 << 8)
8563#define HS_DATA_FIFO_EMPTY (1 << 2)
8564#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
8565#define HS_DATA_FIFO_FULL (1 << 0)
8566
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308567#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008568#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008569#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03008570#define DBI_HS_LP_MODE_MASK (1 << 0)
8571#define DBI_LP_MODE (1 << 0)
8572#define DBI_HS_MODE (0 << 0)
8573
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308574#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008575#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008576#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +03008577#define EXIT_ZERO_COUNT_SHIFT 24
8578#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
8579#define TRAIL_COUNT_SHIFT 16
8580#define TRAIL_COUNT_MASK (0x1f << 16)
8581#define CLK_ZERO_COUNT_SHIFT 8
8582#define CLK_ZERO_COUNT_MASK (0xff << 8)
8583#define PREPARE_COUNT_SHIFT 0
8584#define PREPARE_COUNT_MASK (0x3f << 0)
8585
8586/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308587#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008588#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008589#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008590
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008591#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
8592#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
8593#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008594#define LP_HS_SSW_CNT_SHIFT 16
8595#define LP_HS_SSW_CNT_MASK (0xffff << 16)
8596#define HS_LP_PWR_SW_CNT_SHIFT 0
8597#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
8598
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308599#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008600#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008601#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008602#define STOP_STATE_STALL_COUNTER_SHIFT 0
8603#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
8604
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308605#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008606#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008607#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308608#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008609#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008610#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +03008611#define RX_CONTENTION_DETECTED (1 << 0)
8612
8613/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308614#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +03008615#define DBI_TYPEC_ENABLE (1 << 31)
8616#define DBI_TYPEC_WIP (1 << 30)
8617#define DBI_TYPEC_OPTION_SHIFT 28
8618#define DBI_TYPEC_OPTION_MASK (3 << 28)
8619#define DBI_TYPEC_FREQ_SHIFT 24
8620#define DBI_TYPEC_FREQ_MASK (0xf << 24)
8621#define DBI_TYPEC_OVERRIDE (1 << 8)
8622#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
8623#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
8624
8625
8626/* MIPI adapter registers */
8627
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308628#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008629#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008630#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008631#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
8632#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
8633#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
8634#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
8635#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
8636#define READ_REQUEST_PRIORITY_SHIFT 3
8637#define READ_REQUEST_PRIORITY_MASK (3 << 3)
8638#define READ_REQUEST_PRIORITY_LOW (0 << 3)
8639#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
8640#define RGB_FLIP_TO_BGR (1 << 2)
8641
Jani Nikula6b93e9c2016-03-15 21:51:12 +02008642#define BXT_PIPE_SELECT_SHIFT 7
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308643#define BXT_PIPE_SELECT_MASK (7 << 7)
Deepak M56c48972015-12-09 20:14:04 +05308644#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308645
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308646#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008647#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008648#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03008649#define DATA_MEM_ADDRESS_SHIFT 5
8650#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
8651#define DATA_VALID (1 << 0)
8652
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308653#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008654#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008655#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03008656#define DATA_LENGTH_SHIFT 0
8657#define DATA_LENGTH_MASK (0xfffff << 0)
8658
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308659#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008660#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008661#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03008662#define COMMAND_MEM_ADDRESS_SHIFT 5
8663#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
8664#define AUTO_PWG_ENABLE (1 << 2)
8665#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
8666#define COMMAND_VALID (1 << 0)
8667
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308668#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008669#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008670#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03008671#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
8672#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
8673
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308674#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008675#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008676#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +03008677
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308678#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008679#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008680#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +03008681#define READ_DATA_VALID(n) (1 << (n))
8682
Antti Koskipaaa57c7742014-02-04 14:22:24 +02008683/* For UMS only (deprecated): */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00008684#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
8685#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02008686
Peter Antoine3bbaba02015-07-10 20:13:11 +03008687/* MOCS (Memory Object Control State) registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008688#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
Peter Antoine3bbaba02015-07-10 20:13:11 +03008689
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008690#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
8691#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
8692#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
8693#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
8694#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
Peter Antoine3bbaba02015-07-10 20:13:11 +03008695
Tim Gored5165eb2016-02-04 11:49:34 +00008696/* gamt regs */
8697#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
8698#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
8699#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
8700#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
8701#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
8702
Jesse Barnes585fb112008-07-29 11:54:06 -07008703#endif /* _I915_REG_H_ */