blob: 93da4feb304829c2006621db164ae11b8a353679 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +030048static const u32 hpd_ilk[HPD_NUM_PINS] = {
49 [HPD_PORT_A] = DE_DP_A_HOTPLUG,
50};
51
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +030052static const u32 hpd_ivb[HPD_NUM_PINS] = {
53 [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
54};
55
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +030056static const u32 hpd_bdw[HPD_NUM_PINS] = {
57 [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
58};
59
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020060static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050061 [HPD_CRT] = SDE_CRT_HOTPLUG,
62 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
66};
67
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020068static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050069 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010070 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050071 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74};
75
Xiong Zhang26951ca2015-08-17 15:55:50 +080076static const u32 hpd_spt[HPD_NUM_PINS] = {
Ville Syrjälä74c0b392015-08-27 23:56:07 +030077 [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
Xiong Zhang26951ca2015-08-17 15:55:50 +080078 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
79 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
80 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
81 [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
82};
83
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020084static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050085 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
86 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91};
92
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020093static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050094 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100};
101
Ville Syrjälä4bca26d2015-05-11 20:49:10 +0300102static const u32 hpd_status_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -0500103 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109};
110
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200111/* BXT hpd list */
112static const u32 hpd_bxt[HPD_NUM_PINS] = {
Sonika Jindal7f3561b2015-08-10 10:35:35 +0530113 [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200114 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116};
117
Paulo Zanoni5c502442014-04-01 15:37:11 -0300118/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300119#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300120 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
121 POSTING_READ(GEN8_##type##_IMR(which)); \
122 I915_WRITE(GEN8_##type##_IER(which), 0); \
123 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
124 POSTING_READ(GEN8_##type##_IIR(which)); \
125 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
126 POSTING_READ(GEN8_##type##_IIR(which)); \
127} while (0)
128
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300129#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300130 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300131 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300132 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300133 I915_WRITE(type##IIR, 0xffffffff); \
134 POSTING_READ(type##IIR); \
135 I915_WRITE(type##IIR, 0xffffffff); \
136 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300137} while (0)
138
Paulo Zanoni337ba012014-04-01 15:37:16 -0300139/*
140 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200142static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
143 i915_reg_t reg)
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300144{
145 u32 val = I915_READ(reg);
146
147 if (val == 0)
148 return;
149
150 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200151 i915_mmio_reg_offset(reg), val);
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300152 I915_WRITE(reg, 0xffffffff);
153 POSTING_READ(reg);
154 I915_WRITE(reg, 0xffffffff);
155 POSTING_READ(reg);
156}
Paulo Zanoni337ba012014-04-01 15:37:16 -0300157
Paulo Zanoni35079892014-04-01 15:37:15 -0300158#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300159 gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300160 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200161 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
162 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300163} while (0)
164
165#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300166 gen5_assert_iir_is_zero(dev_priv, type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300167 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200168 I915_WRITE(type##IMR, (imr_val)); \
169 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300170} while (0)
171
Imre Deakc9a9a262014-11-05 20:48:37 +0200172static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
173
Egbert Eich0706f172015-09-23 16:15:27 +0200174/* For display hotplug interrupt */
175static inline void
176i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
177 uint32_t mask,
178 uint32_t bits)
179{
180 uint32_t val;
181
182 assert_spin_locked(&dev_priv->irq_lock);
183 WARN_ON(bits & ~mask);
184
185 val = I915_READ(PORT_HOTPLUG_EN);
186 val &= ~mask;
187 val |= bits;
188 I915_WRITE(PORT_HOTPLUG_EN, val);
189}
190
191/**
192 * i915_hotplug_interrupt_update - update hotplug interrupt enable
193 * @dev_priv: driver private
194 * @mask: bits to update
195 * @bits: bits to enable
196 * NOTE: the HPD enable bits are modified both inside and outside
197 * of an interrupt context. To avoid that read-modify-write cycles
198 * interfer, these bits are protected by a spinlock. Since this
199 * function is usually not called from a context where the lock is
200 * held already, this function acquires the lock itself. A non-locking
201 * version is also available.
202 */
203void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
204 uint32_t mask,
205 uint32_t bits)
206{
207 spin_lock_irq(&dev_priv->irq_lock);
208 i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
209 spin_unlock_irq(&dev_priv->irq_lock);
210}
211
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300212/**
213 * ilk_update_display_irq - update DEIMR
214 * @dev_priv: driver private
215 * @interrupt_mask: mask of interrupt bits to update
216 * @enabled_irq_mask: mask of interrupt bits to enable
217 */
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +0200218void ilk_update_display_irq(struct drm_i915_private *dev_priv,
219 uint32_t interrupt_mask,
220 uint32_t enabled_irq_mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800221{
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300222 uint32_t new_val;
223
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200224 assert_spin_locked(&dev_priv->irq_lock);
225
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300226 WARN_ON(enabled_irq_mask & ~interrupt_mask);
227
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700228 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300229 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300230
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300231 new_val = dev_priv->irq_mask;
232 new_val &= ~interrupt_mask;
233 new_val |= (~enabled_irq_mask & interrupt_mask);
234
235 if (new_val != dev_priv->irq_mask) {
236 dev_priv->irq_mask = new_val;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000237 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000238 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800239 }
240}
241
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300242/**
243 * ilk_update_gt_irq - update GTIMR
244 * @dev_priv: driver private
245 * @interrupt_mask: mask of interrupt bits to update
246 * @enabled_irq_mask: mask of interrupt bits to enable
247 */
248static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
249 uint32_t interrupt_mask,
250 uint32_t enabled_irq_mask)
251{
252 assert_spin_locked(&dev_priv->irq_lock);
253
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100254 WARN_ON(enabled_irq_mask & ~interrupt_mask);
255
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700256 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300257 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300258
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300259 dev_priv->gt_irq_mask &= ~interrupt_mask;
260 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
261 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
262 POSTING_READ(GTIMR);
263}
264
Daniel Vetter480c8032014-07-16 09:49:40 +0200265void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300266{
267 ilk_update_gt_irq(dev_priv, mask, mask);
268}
269
Daniel Vetter480c8032014-07-16 09:49:40 +0200270void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300271{
272 ilk_update_gt_irq(dev_priv, mask, 0);
273}
274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200275static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200276{
277 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
278}
279
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200280static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
Imre Deaka72fbc32014-11-05 20:48:31 +0200281{
282 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
283}
284
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200285static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200286{
287 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
288}
289
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300290/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200291 * snb_update_pm_irq - update GEN6_PMIMR
292 * @dev_priv: driver private
293 * @interrupt_mask: mask of interrupt bits to update
294 * @enabled_irq_mask: mask of interrupt bits to enable
295 */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300296static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
297 uint32_t interrupt_mask,
298 uint32_t enabled_irq_mask)
299{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300300 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300301
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100302 WARN_ON(enabled_irq_mask & ~interrupt_mask);
303
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300304 assert_spin_locked(&dev_priv->irq_lock);
305
Paulo Zanoni605cd252013-08-06 18:57:15 -0300306 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300307 new_val &= ~interrupt_mask;
308 new_val |= (~enabled_irq_mask & interrupt_mask);
309
Paulo Zanoni605cd252013-08-06 18:57:15 -0300310 if (new_val != dev_priv->pm_irq_mask) {
311 dev_priv->pm_irq_mask = new_val;
Imre Deaka72fbc32014-11-05 20:48:31 +0200312 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
313 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300314 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300315}
316
Daniel Vetter480c8032014-07-16 09:49:40 +0200317void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300318{
Imre Deak9939fba2014-11-20 23:01:47 +0200319 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
320 return;
321
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300322 snb_update_pm_irq(dev_priv, mask, mask);
323}
324
Imre Deak9939fba2014-11-20 23:01:47 +0200325static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
326 uint32_t mask)
327{
328 snb_update_pm_irq(dev_priv, mask, 0);
329}
330
Daniel Vetter480c8032014-07-16 09:49:40 +0200331void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300332{
Imre Deak9939fba2014-11-20 23:01:47 +0200333 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
334 return;
335
336 __gen6_disable_pm_irq(dev_priv, mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300337}
338
Imre Deak3cc134e2014-11-19 15:30:03 +0200339void gen6_reset_rps_interrupts(struct drm_device *dev)
340{
341 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200342 i915_reg_t reg = gen6_pm_iir(dev_priv);
Imre Deak3cc134e2014-11-19 15:30:03 +0200343
344 spin_lock_irq(&dev_priv->irq_lock);
345 I915_WRITE(reg, dev_priv->pm_rps_events);
346 I915_WRITE(reg, dev_priv->pm_rps_events);
347 POSTING_READ(reg);
Imre Deak096fad92015-03-23 19:11:35 +0200348 dev_priv->rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200349 spin_unlock_irq(&dev_priv->irq_lock);
350}
351
Imre Deakb900b942014-11-05 20:48:48 +0200352void gen6_enable_rps_interrupts(struct drm_device *dev)
353{
354 struct drm_i915_private *dev_priv = dev->dev_private;
355
356 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak78e68d32014-12-15 18:59:27 +0200357
Imre Deakb900b942014-11-05 20:48:48 +0200358 WARN_ON(dev_priv->rps.pm_iir);
Imre Deak3cc134e2014-11-19 15:30:03 +0200359 WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200360 dev_priv->rps.interrupts_enabled = true;
Imre Deak78e68d32014-12-15 18:59:27 +0200361 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
362 dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200363 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200364
Imre Deakb900b942014-11-05 20:48:48 +0200365 spin_unlock_irq(&dev_priv->irq_lock);
366}
367
Imre Deak59d02a12014-12-19 19:33:26 +0200368u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
369{
370 /*
Imre Deakf24eeb12014-12-19 19:33:27 +0200371 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
Imre Deak59d02a12014-12-19 19:33:26 +0200372 * if GEN6_PM_UP_EI_EXPIRED is masked.
Imre Deakf24eeb12014-12-19 19:33:27 +0200373 *
374 * TODO: verify if this can be reproduced on VLV,CHV.
Imre Deak59d02a12014-12-19 19:33:26 +0200375 */
376 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
377 mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
378
379 if (INTEL_INFO(dev_priv)->gen >= 8)
380 mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
381
382 return mask;
383}
384
Imre Deakb900b942014-11-05 20:48:48 +0200385void gen6_disable_rps_interrupts(struct drm_device *dev)
386{
387 struct drm_i915_private *dev_priv = dev->dev_private;
388
Imre Deakd4d70aa2014-11-19 15:30:04 +0200389 spin_lock_irq(&dev_priv->irq_lock);
390 dev_priv->rps.interrupts_enabled = false;
391 spin_unlock_irq(&dev_priv->irq_lock);
392
393 cancel_work_sync(&dev_priv->rps.work);
394
Imre Deak9939fba2014-11-20 23:01:47 +0200395 spin_lock_irq(&dev_priv->irq_lock);
396
Imre Deak59d02a12014-12-19 19:33:26 +0200397 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Imre Deak9939fba2014-11-20 23:01:47 +0200398
399 __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200400 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
401 ~dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200402
403 spin_unlock_irq(&dev_priv->irq_lock);
404
405 synchronize_irq(dev->irq);
Imre Deakb900b942014-11-05 20:48:48 +0200406}
407
Ben Widawsky09610212014-05-15 20:58:08 +0300408/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200409 * bdw_update_port_irq - update DE port interrupt
410 * @dev_priv: driver private
411 * @interrupt_mask: mask of interrupt bits to update
412 * @enabled_irq_mask: mask of interrupt bits to enable
413 */
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +0300414static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
415 uint32_t interrupt_mask,
416 uint32_t enabled_irq_mask)
417{
418 uint32_t new_val;
419 uint32_t old_val;
420
421 assert_spin_locked(&dev_priv->irq_lock);
422
423 WARN_ON(enabled_irq_mask & ~interrupt_mask);
424
425 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
426 return;
427
428 old_val = I915_READ(GEN8_DE_PORT_IMR);
429
430 new_val = old_val;
431 new_val &= ~interrupt_mask;
432 new_val |= (~enabled_irq_mask & interrupt_mask);
433
434 if (new_val != old_val) {
435 I915_WRITE(GEN8_DE_PORT_IMR, new_val);
436 POSTING_READ(GEN8_DE_PORT_IMR);
437 }
438}
439
440/**
Ville Syrjälä013d3752015-11-23 18:06:17 +0200441 * bdw_update_pipe_irq - update DE pipe interrupt
442 * @dev_priv: driver private
443 * @pipe: pipe whose interrupt to update
444 * @interrupt_mask: mask of interrupt bits to update
445 * @enabled_irq_mask: mask of interrupt bits to enable
446 */
447void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
448 enum pipe pipe,
449 uint32_t interrupt_mask,
450 uint32_t enabled_irq_mask)
451{
452 uint32_t new_val;
453
454 assert_spin_locked(&dev_priv->irq_lock);
455
456 WARN_ON(enabled_irq_mask & ~interrupt_mask);
457
458 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
459 return;
460
461 new_val = dev_priv->de_irq_mask[pipe];
462 new_val &= ~interrupt_mask;
463 new_val |= (~enabled_irq_mask & interrupt_mask);
464
465 if (new_val != dev_priv->de_irq_mask[pipe]) {
466 dev_priv->de_irq_mask[pipe] = new_val;
467 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
468 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
469 }
470}
471
472/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200473 * ibx_display_interrupt_update - update SDEIMR
474 * @dev_priv: driver private
475 * @interrupt_mask: mask of interrupt bits to update
476 * @enabled_irq_mask: mask of interrupt bits to enable
477 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200478void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
479 uint32_t interrupt_mask,
480 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200481{
482 uint32_t sdeimr = I915_READ(SDEIMR);
483 sdeimr &= ~interrupt_mask;
484 sdeimr |= (~enabled_irq_mask & interrupt_mask);
485
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100486 WARN_ON(enabled_irq_mask & ~interrupt_mask);
487
Daniel Vetterfee884e2013-07-04 23:35:21 +0200488 assert_spin_locked(&dev_priv->irq_lock);
489
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700490 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300491 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300492
Daniel Vetterfee884e2013-07-04 23:35:21 +0200493 I915_WRITE(SDEIMR, sdeimr);
494 POSTING_READ(SDEIMR);
495}
Paulo Zanoni86642812013-04-12 17:57:57 -0300496
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100497static void
Imre Deak755e9012014-02-10 18:42:47 +0200498__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
499 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800500{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200501 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200502 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800503
Daniel Vetterb79480b2013-06-27 17:52:10 +0200504 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200505 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200506
Ville Syrjälä04feced2014-04-03 13:28:33 +0300507 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
508 status_mask & ~PIPESTAT_INT_STATUS_MASK,
509 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
510 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200511 return;
512
513 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200514 return;
515
Imre Deak91d181d2014-02-10 18:42:49 +0200516 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
517
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200518 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200519 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200520 I915_WRITE(reg, pipestat);
521 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800522}
523
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100524static void
Imre Deak755e9012014-02-10 18:42:47 +0200525__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
526 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800527{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200528 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200529 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800530
Daniel Vetterb79480b2013-06-27 17:52:10 +0200531 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200532 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200533
Ville Syrjälä04feced2014-04-03 13:28:33 +0300534 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
535 status_mask & ~PIPESTAT_INT_STATUS_MASK,
536 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
537 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200538 return;
539
Imre Deak755e9012014-02-10 18:42:47 +0200540 if ((pipestat & enable_mask) == 0)
541 return;
542
Imre Deak91d181d2014-02-10 18:42:49 +0200543 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
544
Imre Deak755e9012014-02-10 18:42:47 +0200545 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200546 I915_WRITE(reg, pipestat);
547 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800548}
549
Imre Deak10c59c52014-02-10 18:42:48 +0200550static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
551{
552 u32 enable_mask = status_mask << 16;
553
554 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300555 * On pipe A we don't support the PSR interrupt yet,
556 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200557 */
558 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
559 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300560 /*
561 * On pipe B and C we don't support the PSR interrupt yet, on pipe
562 * A the same bit is for perf counters which we don't use either.
563 */
564 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
565 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200566
567 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
568 SPRITE0_FLIP_DONE_INT_EN_VLV |
569 SPRITE1_FLIP_DONE_INT_EN_VLV);
570 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
571 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
572 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
573 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
574
575 return enable_mask;
576}
577
Imre Deak755e9012014-02-10 18:42:47 +0200578void
579i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
580 u32 status_mask)
581{
582 u32 enable_mask;
583
Wayne Boyer666a4532015-12-09 12:29:35 -0800584 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Imre Deak10c59c52014-02-10 18:42:48 +0200585 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
586 status_mask);
587 else
588 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200589 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
590}
591
592void
593i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
594 u32 status_mask)
595{
596 u32 enable_mask;
597
Wayne Boyer666a4532015-12-09 12:29:35 -0800598 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Imre Deak10c59c52014-02-10 18:42:48 +0200599 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
600 status_mask);
601 else
602 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200603 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
604}
605
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000606/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300607 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Javier Martinez Canillas468f9d22015-10-08 09:54:44 +0200608 * @dev: drm device
Zhao Yakui01c66882009-10-28 05:10:00 +0000609 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300610static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000611{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300612 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000613
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300614 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
615 return;
616
Daniel Vetter13321782014-09-15 14:55:29 +0200617 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000618
Imre Deak755e9012014-02-10 18:42:47 +0200619 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300620 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200621 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200622 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000623
Daniel Vetter13321782014-09-15 14:55:29 +0200624 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000625}
626
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300627/*
628 * This timing diagram depicts the video signal in and
629 * around the vertical blanking period.
630 *
631 * Assumptions about the fictitious mode used in this example:
632 * vblank_start >= 3
633 * vsync_start = vblank_start + 1
634 * vsync_end = vblank_start + 2
635 * vtotal = vblank_start + 3
636 *
637 * start of vblank:
638 * latch double buffered registers
639 * increment frame counter (ctg+)
640 * generate start of vblank interrupt (gen4+)
641 * |
642 * | frame start:
643 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
644 * | may be shifted forward 1-3 extra lines via PIPECONF
645 * | |
646 * | | start of vsync:
647 * | | generate vsync interrupt
648 * | | |
649 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
650 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
651 * ----va---> <-----------------vb--------------------> <--------va-------------
652 * | | <----vs-----> |
653 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
654 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
655 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
656 * | | |
657 * last visible pixel first visible pixel
658 * | increment frame counter (gen3/4)
659 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
660 *
661 * x = horizontal active
662 * _ = horizontal blanking
663 * hs = horizontal sync
664 * va = vertical active
665 * vb = vertical blanking
666 * vs = vertical sync
667 * vbs = vblank_start (number)
668 *
669 * Summary:
670 * - most events happen at the start of horizontal sync
671 * - frame start happens at the start of horizontal blank, 1-4 lines
672 * (depending on PIPECONF settings) after the start of vblank
673 * - gen3/4 pixel and frame counter are synchronized with the start
674 * of horizontal active on the first line of vertical active
675 */
676
Thierry Reding88e72712015-09-24 18:35:31 +0200677static u32 i8xx_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300678{
679 /* Gen2 doesn't have a hardware frame counter */
680 return 0;
681}
682
Keith Packard42f52ef2008-10-18 19:39:29 -0700683/* Called from drm generic code, passed a 'crtc', which
684 * we use as a pipe index
685 */
Thierry Reding88e72712015-09-24 18:35:31 +0200686static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700687{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300688 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200689 i915_reg_t high_frame, low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300690 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100691 struct intel_crtc *intel_crtc =
692 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200693 const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700694
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100695 htotal = mode->crtc_htotal;
696 hsync_start = mode->crtc_hsync_start;
697 vbl_start = mode->crtc_vblank_start;
698 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
699 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300700
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300701 /* Convert to pixel count */
702 vbl_start *= htotal;
703
704 /* Start of vblank event occurs at start of hsync */
705 vbl_start -= htotal - hsync_start;
706
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800707 high_frame = PIPEFRAME(pipe);
708 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100709
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700710 /*
711 * High & low register fields aren't synchronized, so make sure
712 * we get a low value that's stable across two reads of the high
713 * register.
714 */
715 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100716 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300717 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100718 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700719 } while (high1 != high2);
720
Chris Wilson5eddb702010-09-11 13:48:45 +0100721 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300722 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100723 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300724
725 /*
726 * The frame counter increments at beginning of active.
727 * Cook up a vblank counter by also checking the pixel
728 * counter against vblank start.
729 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200730 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700731}
732
Dave Airlie974e59b2015-10-30 09:45:33 +1000733static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800734{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300735 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800736
Ville Syrjälä649636e2015-09-22 19:50:01 +0300737 return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800738}
739
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300740/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300741static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
742{
743 struct drm_device *dev = crtc->base.dev;
744 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200745 const struct drm_display_mode *mode = &crtc->base.hwmode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300746 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300747 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300748
Ville Syrjälä80715b22014-05-15 20:23:23 +0300749 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300750 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
751 vtotal /= 2;
752
753 if (IS_GEN2(dev))
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300754 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300755 else
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300756 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300757
758 /*
Jesse Barnes41b578f2015-09-22 12:15:54 -0700759 * On HSW, the DSL reg (0x70000) appears to return 0 if we
760 * read it just before the start of vblank. So try it again
761 * so we don't accidentally end up spanning a vblank frame
762 * increment, causing the pipe_update_end() code to squak at us.
763 *
764 * The nature of this problem means we can't simply check the ISR
765 * bit and return the vblank start value; nor can we use the scanline
766 * debug register in the transcoder as it appears to have the same
767 * problem. We may need to extend this to include other platforms,
768 * but so far testing only shows the problem on HSW.
769 */
Maarten Lankhorstb2916812015-11-03 08:31:41 +0100770 if (HAS_DDI(dev) && !position) {
Jesse Barnes41b578f2015-09-22 12:15:54 -0700771 int i, temp;
772
773 for (i = 0; i < 100; i++) {
774 udelay(1);
775 temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
776 DSL_LINEMASK_GEN3;
777 if (temp != position) {
778 position = temp;
779 break;
780 }
781 }
782 }
783
784 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300785 * See update_scanline_offset() for the details on the
786 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300787 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300788 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300789}
790
Thierry Reding88e72712015-09-24 18:35:31 +0200791static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200792 unsigned int flags, int *vpos, int *hpos,
Ville Syrjälä3bb403b2015-09-14 22:43:44 +0300793 ktime_t *stime, ktime_t *etime,
794 const struct drm_display_mode *mode)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100795{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300796 struct drm_i915_private *dev_priv = dev->dev_private;
797 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
798 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300799 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300800 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100801 bool in_vbl = true;
802 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100803 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100804
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200805 if (WARN_ON(!mode->crtc_clock)) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100806 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800807 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100808 return 0;
809 }
810
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300811 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300812 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300813 vtotal = mode->crtc_vtotal;
814 vbl_start = mode->crtc_vblank_start;
815 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100816
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200817 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
818 vbl_start = DIV_ROUND_UP(vbl_start, 2);
819 vbl_end /= 2;
820 vtotal /= 2;
821 }
822
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300823 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
824
Mario Kleinerad3543e2013-10-30 05:13:08 +0100825 /*
826 * Lock uncore.lock, as we will do multiple timing critical raw
827 * register reads, potentially with preemption disabled, so the
828 * following code must not block on uncore.lock.
829 */
830 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300831
Mario Kleinerad3543e2013-10-30 05:13:08 +0100832 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
833
834 /* Get optional system timestamp before query. */
835 if (stime)
836 *stime = ktime_get();
837
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300838 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100839 /* No obvious pixelcount register. Only query vertical
840 * scanout position from Display scan line register.
841 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300842 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100843 } else {
844 /* Have access to pixelcount since start of frame.
845 * We can split this into vertical and horizontal
846 * scanout position.
847 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300848 position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100849
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300850 /* convert to pixel counts */
851 vbl_start *= htotal;
852 vbl_end *= htotal;
853 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300854
855 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300856 * In interlaced modes, the pixel counter counts all pixels,
857 * so one field will have htotal more pixels. In order to avoid
858 * the reported position from jumping backwards when the pixel
859 * counter is beyond the length of the shorter field, just
860 * clamp the position the length of the shorter field. This
861 * matches how the scanline counter based position works since
862 * the scanline counter doesn't count the two half lines.
863 */
864 if (position >= vtotal)
865 position = vtotal - 1;
866
867 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300868 * Start of vblank interrupt is triggered at start of hsync,
869 * just prior to the first active line of vblank. However we
870 * consider lines to start at the leading edge of horizontal
871 * active. So, should we get here before we've crossed into
872 * the horizontal active of the first line in vblank, we would
873 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
874 * always add htotal-hsync_start to the current pixel position.
875 */
876 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300877 }
878
Mario Kleinerad3543e2013-10-30 05:13:08 +0100879 /* Get optional system timestamp after query. */
880 if (etime)
881 *etime = ktime_get();
882
883 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
884
885 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
886
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300887 in_vbl = position >= vbl_start && position < vbl_end;
888
889 /*
890 * While in vblank, position will be negative
891 * counting up towards 0 at vbl_end. And outside
892 * vblank, position will be positive counting
893 * up since vbl_end.
894 */
895 if (position >= vbl_start)
896 position -= vbl_end;
897 else
898 position += vtotal - vbl_end;
899
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300900 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300901 *vpos = position;
902 *hpos = 0;
903 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100904 *vpos = position / htotal;
905 *hpos = position - (*vpos * htotal);
906 }
907
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100908 /* In vblank? */
909 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200910 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100911
912 return ret;
913}
914
Ville Syrjäläa225f072014-04-29 13:35:45 +0300915int intel_get_crtc_scanline(struct intel_crtc *crtc)
916{
917 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
918 unsigned long irqflags;
919 int position;
920
921 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
922 position = __intel_get_crtc_scanline(crtc);
923 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
924
925 return position;
926}
927
Thierry Reding88e72712015-09-24 18:35:31 +0200928static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100929 int *max_error,
930 struct timeval *vblank_time,
931 unsigned flags)
932{
Chris Wilson4041b852011-01-22 10:07:56 +0000933 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100934
Thierry Reding88e72712015-09-24 18:35:31 +0200935 if (pipe >= INTEL_INFO(dev)->num_pipes) {
936 DRM_ERROR("Invalid crtc %u\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100937 return -EINVAL;
938 }
939
940 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000941 crtc = intel_get_crtc_for_pipe(dev, pipe);
942 if (crtc == NULL) {
Thierry Reding88e72712015-09-24 18:35:31 +0200943 DRM_ERROR("Invalid crtc %u\n", pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000944 return -EINVAL;
945 }
946
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200947 if (!crtc->hwmode.crtc_clock) {
Thierry Reding88e72712015-09-24 18:35:31 +0200948 DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000949 return -EBUSY;
950 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100951
952 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000953 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
954 vblank_time, flags,
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200955 &crtc->hwmode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100956}
957
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200958static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800959{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300960 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000961 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200962 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200963
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200964 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800965
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200966 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
967
Daniel Vetter20e4d402012-08-08 23:35:39 +0200968 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200969
Jesse Barnes7648fa92010-05-20 14:28:11 -0700970 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000971 busy_up = I915_READ(RCPREVBSYTUPAVG);
972 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800973 max_avg = I915_READ(RCBMAXAVG);
974 min_avg = I915_READ(RCBMINAVG);
975
976 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000977 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200978 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
979 new_delay = dev_priv->ips.cur_delay - 1;
980 if (new_delay < dev_priv->ips.max_delay)
981 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000982 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200983 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
984 new_delay = dev_priv->ips.cur_delay + 1;
985 if (new_delay > dev_priv->ips.min_delay)
986 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800987 }
988
Jesse Barnes7648fa92010-05-20 14:28:11 -0700989 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200990 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800991
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200992 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +0200993
Jesse Barnesf97108d2010-01-29 11:27:07 -0800994 return;
995}
996
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000997static void notify_ring(struct intel_engine_cs *engine)
Chris Wilson549f7362010-10-19 11:19:32 +0100998{
Tvrtko Ursulin117897f2016-03-16 11:00:40 +0000999 if (!intel_engine_initialized(engine))
Chris Wilson475553d2011-01-20 09:52:56 +00001000 return;
1001
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001002 trace_i915_gem_request_notify(engine);
Chris Wilson12471ba2016-04-09 10:57:55 +01001003 engine->user_interrupts++;
Chris Wilson9862e602011-01-04 22:22:17 +00001004
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001005 wake_up_all(&engine->irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +01001006}
1007
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001008static void vlv_c0_read(struct drm_i915_private *dev_priv,
1009 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -04001010{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001011 ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
1012 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
1013 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -04001014}
1015
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001016static bool vlv_c0_above(struct drm_i915_private *dev_priv,
1017 const struct intel_rps_ei *old,
1018 const struct intel_rps_ei *now,
1019 int threshold)
Deepak S31685c22014-07-03 17:33:01 -04001020{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001021 u64 time, c0;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001022 unsigned int mul = 100;
Deepak S31685c22014-07-03 17:33:01 -04001023
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001024 if (old->cz_clock == 0)
1025 return false;
Deepak S31685c22014-07-03 17:33:01 -04001026
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001027 if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
1028 mul <<= 8;
1029
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001030 time = now->cz_clock - old->cz_clock;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001031 time *= threshold * dev_priv->czclk_freq;
Deepak S31685c22014-07-03 17:33:01 -04001032
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001033 /* Workload can be split between render + media, e.g. SwapBuffers
1034 * being blitted in X after being rendered in mesa. To account for
1035 * this we need to combine both engines into our activity counter.
1036 */
1037 c0 = now->render_c0 - old->render_c0;
1038 c0 += now->media_c0 - old->media_c0;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001039 c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC;
Deepak S31685c22014-07-03 17:33:01 -04001040
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001041 return c0 >= time;
1042}
Deepak S31685c22014-07-03 17:33:01 -04001043
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001044void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1045{
1046 vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
1047 dev_priv->rps.up_ei = dev_priv->rps.down_ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001048}
1049
1050static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
1051{
1052 struct intel_rps_ei now;
1053 u32 events = 0;
1054
Chris Wilson6f4b12f82015-03-18 09:48:23 +00001055 if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001056 return 0;
1057
1058 vlv_c0_read(dev_priv, &now);
1059 if (now.cz_clock == 0)
1060 return 0;
Deepak S31685c22014-07-03 17:33:01 -04001061
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001062 if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
1063 if (!vlv_c0_above(dev_priv,
1064 &dev_priv->rps.down_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001065 dev_priv->rps.down_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001066 events |= GEN6_PM_RP_DOWN_THRESHOLD;
1067 dev_priv->rps.down_ei = now;
Deepak S31685c22014-07-03 17:33:01 -04001068 }
1069
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001070 if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1071 if (vlv_c0_above(dev_priv,
1072 &dev_priv->rps.up_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001073 dev_priv->rps.up_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001074 events |= GEN6_PM_RP_UP_THRESHOLD;
1075 dev_priv->rps.up_ei = now;
1076 }
1077
1078 return events;
Deepak S31685c22014-07-03 17:33:01 -04001079}
1080
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001081static bool any_waiters(struct drm_i915_private *dev_priv)
1082{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001083 struct intel_engine_cs *engine;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001084
Dave Gordonb4ac5af2016-03-24 11:20:38 +00001085 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001086 if (engine->irq_refcount)
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001087 return true;
1088
1089 return false;
1090}
1091
Ben Widawsky4912d042011-04-25 11:25:20 -07001092static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001093{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001094 struct drm_i915_private *dev_priv =
1095 container_of(work, struct drm_i915_private, rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001096 bool client_boost;
1097 int new_delay, adj, min, max;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001098 u32 pm_iir;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001099
Daniel Vetter59cdb632013-07-04 23:35:28 +02001100 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001101 /* Speed up work cancelation during disabling rps interrupts. */
1102 if (!dev_priv->rps.interrupts_enabled) {
1103 spin_unlock_irq(&dev_priv->irq_lock);
1104 return;
1105 }
Imre Deak1f814da2015-12-16 02:52:19 +02001106
1107 /*
1108 * The RPS work is synced during runtime suspend, we don't require a
1109 * wakeref. TODO: instead of disabling the asserts make sure that we
1110 * always hold an RPM reference while the work is running.
1111 */
1112 DISABLE_RPM_WAKEREF_ASSERTS(dev_priv);
1113
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001114 pm_iir = dev_priv->rps.pm_iir;
1115 dev_priv->rps.pm_iir = 0;
Imre Deaka72fbc32014-11-05 20:48:31 +02001116 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1117 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001118 client_boost = dev_priv->rps.client_boost;
1119 dev_priv->rps.client_boost = false;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001120 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001121
Paulo Zanoni60611c12013-08-15 11:50:01 -03001122 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301123 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001124
Chris Wilson8d3afd72015-05-21 21:01:47 +01001125 if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
Imre Deak1f814da2015-12-16 02:52:19 +02001126 goto out;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001127
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001128 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001129
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001130 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1131
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001132 adj = dev_priv->rps.last_adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001133 new_delay = dev_priv->rps.cur_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001134 min = dev_priv->rps.min_freq_softlimit;
1135 max = dev_priv->rps.max_freq_softlimit;
1136
1137 if (client_boost) {
1138 new_delay = dev_priv->rps.max_freq_softlimit;
1139 adj = 0;
1140 } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001141 if (adj > 0)
1142 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001143 else /* CHV needs even encode values */
1144 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Ville Syrjälä74250342013-06-25 21:38:11 +03001145 /*
1146 * For better performance, jump directly
1147 * to RPe if we're below it.
1148 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001149 if (new_delay < dev_priv->rps.efficient_freq - adj) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001150 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001151 adj = 0;
1152 }
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001153 } else if (any_waiters(dev_priv)) {
1154 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001155 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001156 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1157 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001158 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001159 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001160 adj = 0;
1161 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1162 if (adj < 0)
1163 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001164 else /* CHV needs even encode values */
1165 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001166 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001167 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001168 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001169
Chris Wilsonedcf2842015-04-07 16:20:29 +01001170 dev_priv->rps.last_adj = adj;
1171
Ben Widawsky79249632012-09-07 19:43:42 -07001172 /* sysfs frequency interfaces may have snuck in while servicing the
1173 * interrupt
1174 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001175 new_delay += adj;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001176 new_delay = clamp_t(int, new_delay, min, max);
Deepak S27544362014-01-27 21:35:05 +05301177
Ville Syrjäläffe02b42015-02-02 19:09:50 +02001178 intel_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001179
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001180 mutex_unlock(&dev_priv->rps.hw_lock);
Imre Deak1f814da2015-12-16 02:52:19 +02001181out:
1182 ENABLE_RPM_WAKEREF_ASSERTS(dev_priv);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001183}
1184
Ben Widawskye3689192012-05-25 16:56:22 -07001185
1186/**
1187 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1188 * occurred.
1189 * @work: workqueue struct
1190 *
1191 * Doesn't actually do anything except notify userspace. As a consequence of
1192 * this event, userspace should try to remap the bad rows since statistically
1193 * it is likely the same row is more likely to go bad again.
1194 */
1195static void ivybridge_parity_work(struct work_struct *work)
1196{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001197 struct drm_i915_private *dev_priv =
1198 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001199 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001200 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001201 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001202 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001203
1204 /* We must turn off DOP level clock gating to access the L3 registers.
1205 * In order to prevent a get/put style interface, acquire struct mutex
1206 * any time we access those registers.
1207 */
1208 mutex_lock(&dev_priv->dev->struct_mutex);
1209
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001210 /* If we've screwed up tracking, just let the interrupt fire again */
1211 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1212 goto out;
1213
Ben Widawskye3689192012-05-25 16:56:22 -07001214 misccpctl = I915_READ(GEN7_MISCCPCTL);
1215 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1216 POSTING_READ(GEN7_MISCCPCTL);
1217
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001218 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001219 i915_reg_t reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001220
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001221 slice--;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001222 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001223 break;
1224
1225 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1226
Ville Syrjälä6fa1c5f2015-11-04 23:20:02 +02001227 reg = GEN7_L3CDERRST1(slice);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001228
1229 error_status = I915_READ(reg);
1230 row = GEN7_PARITY_ERROR_ROW(error_status);
1231 bank = GEN7_PARITY_ERROR_BANK(error_status);
1232 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1233
1234 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1235 POSTING_READ(reg);
1236
1237 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1238 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1239 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1240 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1241 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1242 parity_event[5] = NULL;
1243
Dave Airlie5bdebb12013-10-11 14:07:25 +10001244 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001245 KOBJ_CHANGE, parity_event);
1246
1247 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1248 slice, row, bank, subbank);
1249
1250 kfree(parity_event[4]);
1251 kfree(parity_event[3]);
1252 kfree(parity_event[2]);
1253 kfree(parity_event[1]);
1254 }
Ben Widawskye3689192012-05-25 16:56:22 -07001255
1256 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1257
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001258out:
1259 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001260 spin_lock_irq(&dev_priv->irq_lock);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001261 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001262 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001263
1264 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001265}
1266
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001267static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1268 u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001269{
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001270 if (!HAS_L3_DPF(dev_priv))
Ben Widawskye3689192012-05-25 16:56:22 -07001271 return;
1272
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001273 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001274 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001275 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001276
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001277 iir &= GT_PARITY_ERROR(dev_priv);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001278 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1279 dev_priv->l3_parity.which_slice |= 1 << 1;
1280
1281 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1282 dev_priv->l3_parity.which_slice |= 1 << 0;
1283
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001284 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001285}
1286
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001287static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001288 u32 gt_iir)
1289{
1290 if (gt_iir &
1291 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001292 notify_ring(&dev_priv->engine[RCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001293 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001294 notify_ring(&dev_priv->engine[VCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001295}
1296
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001297static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001298 u32 gt_iir)
1299{
1300
Ben Widawskycc609d52013-05-28 19:22:29 -07001301 if (gt_iir &
1302 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001303 notify_ring(&dev_priv->engine[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001304 if (gt_iir & GT_BSD_USER_INTERRUPT)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001305 notify_ring(&dev_priv->engine[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001306 if (gt_iir & GT_BLT_USER_INTERRUPT)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001307 notify_ring(&dev_priv->engine[BCS]);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001308
Ben Widawskycc609d52013-05-28 19:22:29 -07001309 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1310 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001311 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1312 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001313
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001314 if (gt_iir & GT_PARITY_ERROR(dev_priv))
1315 ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001316}
1317
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001318static __always_inline void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001319gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001320{
1321 if (iir & (GT_RENDER_USER_INTERRUPT << test_shift))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001322 notify_ring(engine);
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001323 if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift))
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001324 tasklet_schedule(&engine->irq_tasklet);
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001325}
1326
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001327static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
1328 u32 master_ctl,
1329 u32 gt_iir[4])
Ben Widawskyabd58f02013-11-02 21:07:09 -07001330{
Ben Widawskyabd58f02013-11-02 21:07:09 -07001331 irqreturn_t ret = IRQ_NONE;
1332
1333 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001334 gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
1335 if (gt_iir[0]) {
1336 I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001337 ret = IRQ_HANDLED;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001338 } else
1339 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1340 }
1341
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001342 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001343 gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
1344 if (gt_iir[1]) {
1345 I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001346 ret = IRQ_HANDLED;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001347 } else
1348 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1349 }
1350
Chris Wilson74cdb332015-04-07 16:21:05 +01001351 if (master_ctl & GEN8_GT_VECS_IRQ) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001352 gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
1353 if (gt_iir[3]) {
1354 I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
Chris Wilson74cdb332015-04-07 16:21:05 +01001355 ret = IRQ_HANDLED;
Chris Wilson74cdb332015-04-07 16:21:05 +01001356 } else
1357 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1358 }
1359
Ben Widawsky09610212014-05-15 20:58:08 +03001360 if (master_ctl & GEN8_GT_PM_IRQ) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001361 gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
1362 if (gt_iir[2] & dev_priv->pm_rps_events) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001363 I915_WRITE_FW(GEN8_GT_IIR(2),
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001364 gt_iir[2] & dev_priv->pm_rps_events);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001365 ret = IRQ_HANDLED;
Ben Widawsky09610212014-05-15 20:58:08 +03001366 } else
1367 DRM_ERROR("The master control interrupt lied (PM)!\n");
1368 }
1369
Ben Widawskyabd58f02013-11-02 21:07:09 -07001370 return ret;
1371}
1372
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001373static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1374 u32 gt_iir[4])
1375{
1376 if (gt_iir[0]) {
1377 gen8_cs_irq_handler(&dev_priv->engine[RCS],
1378 gt_iir[0], GEN8_RCS_IRQ_SHIFT);
1379 gen8_cs_irq_handler(&dev_priv->engine[BCS],
1380 gt_iir[0], GEN8_BCS_IRQ_SHIFT);
1381 }
1382
1383 if (gt_iir[1]) {
1384 gen8_cs_irq_handler(&dev_priv->engine[VCS],
1385 gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
1386 gen8_cs_irq_handler(&dev_priv->engine[VCS2],
1387 gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
1388 }
1389
1390 if (gt_iir[3])
1391 gen8_cs_irq_handler(&dev_priv->engine[VECS],
1392 gt_iir[3], GEN8_VECS_IRQ_SHIFT);
1393
1394 if (gt_iir[2] & dev_priv->pm_rps_events)
1395 gen6_rps_irq_handler(dev_priv, gt_iir[2]);
1396}
1397
Imre Deak63c88d22015-07-20 14:43:39 -07001398static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
1399{
1400 switch (port) {
1401 case PORT_A:
Ville Syrjälä195baa02015-08-27 23:56:00 +03001402 return val & PORTA_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001403 case PORT_B:
1404 return val & PORTB_HOTPLUG_LONG_DETECT;
1405 case PORT_C:
1406 return val & PORTC_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001407 default:
1408 return false;
1409 }
1410}
1411
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001412static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
1413{
1414 switch (port) {
1415 case PORT_E:
1416 return val & PORTE_HOTPLUG_LONG_DETECT;
1417 default:
1418 return false;
1419 }
1420}
1421
Ville Syrjälä74c0b392015-08-27 23:56:07 +03001422static bool spt_port_hotplug_long_detect(enum port port, u32 val)
1423{
1424 switch (port) {
1425 case PORT_A:
1426 return val & PORTA_HOTPLUG_LONG_DETECT;
1427 case PORT_B:
1428 return val & PORTB_HOTPLUG_LONG_DETECT;
1429 case PORT_C:
1430 return val & PORTC_HOTPLUG_LONG_DETECT;
1431 case PORT_D:
1432 return val & PORTD_HOTPLUG_LONG_DETECT;
1433 default:
1434 return false;
1435 }
1436}
1437
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03001438static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1439{
1440 switch (port) {
1441 case PORT_A:
1442 return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1443 default:
1444 return false;
1445 }
1446}
1447
Jani Nikula676574d2015-05-28 15:43:53 +03001448static bool pch_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001449{
1450 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001451 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001452 return val & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001453 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001454 return val & PORTC_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001455 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001456 return val & PORTD_HOTPLUG_LONG_DETECT;
1457 default:
1458 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001459 }
1460}
1461
Jani Nikula676574d2015-05-28 15:43:53 +03001462static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001463{
1464 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001465 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001466 return val & PORTB_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001467 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001468 return val & PORTC_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001469 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001470 return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1471 default:
1472 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001473 }
1474}
1475
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001476/*
1477 * Get a bit mask of pins that have triggered, and which ones may be long.
1478 * This can be called multiple times with the same masks to accumulate
1479 * hotplug detection results from several registers.
1480 *
1481 * Note that the caller is expected to zero out the masks initially.
1482 */
Imre Deakfd63e2a2015-07-21 15:32:44 -07001483static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
Jani Nikula8c841e52015-06-18 13:06:17 +03001484 u32 hotplug_trigger, u32 dig_hotplug_reg,
Imre Deakfd63e2a2015-07-21 15:32:44 -07001485 const u32 hpd[HPD_NUM_PINS],
1486 bool long_pulse_detect(enum port port, u32 val))
Jani Nikula676574d2015-05-28 15:43:53 +03001487{
Jani Nikula8c841e52015-06-18 13:06:17 +03001488 enum port port;
Jani Nikula676574d2015-05-28 15:43:53 +03001489 int i;
1490
Jani Nikula676574d2015-05-28 15:43:53 +03001491 for_each_hpd_pin(i) {
Jani Nikula8c841e52015-06-18 13:06:17 +03001492 if ((hpd[i] & hotplug_trigger) == 0)
1493 continue;
Jani Nikula676574d2015-05-28 15:43:53 +03001494
Jani Nikula8c841e52015-06-18 13:06:17 +03001495 *pin_mask |= BIT(i);
1496
Imre Deakcc24fcd2015-07-21 15:32:45 -07001497 if (!intel_hpd_pin_to_port(i, &port))
1498 continue;
1499
Imre Deakfd63e2a2015-07-21 15:32:44 -07001500 if (long_pulse_detect(port, dig_hotplug_reg))
Jani Nikula8c841e52015-06-18 13:06:17 +03001501 *long_mask |= BIT(i);
Jani Nikula676574d2015-05-28 15:43:53 +03001502 }
1503
1504 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1505 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1506
1507}
1508
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001509static void gmbus_irq_handler(struct drm_device *dev)
1510{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001511 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001512
Daniel Vetter28c70f12012-12-01 13:53:45 +01001513 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001514}
1515
Daniel Vetterce99c252012-12-01 13:53:47 +01001516static void dp_aux_irq_handler(struct drm_device *dev)
1517{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001518 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001519
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001520 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001521}
1522
Shuang He8bf1e9f2013-10-15 18:55:27 +01001523#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001524static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1525 uint32_t crc0, uint32_t crc1,
1526 uint32_t crc2, uint32_t crc3,
1527 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001528{
1529 struct drm_i915_private *dev_priv = dev->dev_private;
1530 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1531 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001532 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001533
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001534 spin_lock(&pipe_crc->lock);
1535
Damien Lespiau0c912c72013-10-15 18:55:37 +01001536 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001537 spin_unlock(&pipe_crc->lock);
Daniel Vetter34273622014-11-26 16:29:04 +01001538 DRM_DEBUG_KMS("spurious interrupt\n");
Damien Lespiau0c912c72013-10-15 18:55:37 +01001539 return;
1540 }
1541
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001542 head = pipe_crc->head;
1543 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001544
1545 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001546 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001547 DRM_ERROR("CRC buffer overflowing\n");
1548 return;
1549 }
1550
1551 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001552
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001553 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001554 entry->crc[0] = crc0;
1555 entry->crc[1] = crc1;
1556 entry->crc[2] = crc2;
1557 entry->crc[3] = crc3;
1558 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001559
1560 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001561 pipe_crc->head = head;
1562
1563 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001564
1565 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001566}
Daniel Vetter277de952013-10-18 16:37:07 +02001567#else
1568static inline void
1569display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1570 uint32_t crc0, uint32_t crc1,
1571 uint32_t crc2, uint32_t crc3,
1572 uint32_t crc4) {}
1573#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001574
Daniel Vetter277de952013-10-18 16:37:07 +02001575
1576static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001577{
1578 struct drm_i915_private *dev_priv = dev->dev_private;
1579
Daniel Vetter277de952013-10-18 16:37:07 +02001580 display_pipe_crc_irq_handler(dev, pipe,
1581 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1582 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001583}
1584
Daniel Vetter277de952013-10-18 16:37:07 +02001585static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001586{
1587 struct drm_i915_private *dev_priv = dev->dev_private;
1588
Daniel Vetter277de952013-10-18 16:37:07 +02001589 display_pipe_crc_irq_handler(dev, pipe,
1590 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1591 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1592 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1593 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1594 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001595}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001596
Daniel Vetter277de952013-10-18 16:37:07 +02001597static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001598{
1599 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001600 uint32_t res1, res2;
1601
1602 if (INTEL_INFO(dev)->gen >= 3)
1603 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1604 else
1605 res1 = 0;
1606
1607 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1608 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1609 else
1610 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001611
Daniel Vetter277de952013-10-18 16:37:07 +02001612 display_pipe_crc_irq_handler(dev, pipe,
1613 I915_READ(PIPE_CRC_RES_RED(pipe)),
1614 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1615 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1616 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001617}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001618
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001619/* The RPS events need forcewake, so we add them to a work queue and mask their
1620 * IMR bits until the work is done. Other interrupts can be processed without
1621 * the work queue. */
1622static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001623{
Deepak Sa6706b42014-03-15 20:23:22 +05301624 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001625 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001626 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001627 if (dev_priv->rps.interrupts_enabled) {
1628 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1629 queue_work(dev_priv->wq, &dev_priv->rps.work);
1630 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001631 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001632 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001633
Imre Deakc9a9a262014-11-05 20:48:37 +02001634 if (INTEL_INFO(dev_priv)->gen >= 8)
1635 return;
1636
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001637 if (HAS_VEBOX(dev_priv)) {
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001638 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001639 notify_ring(&dev_priv->engine[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001640
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001641 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1642 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001643 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001644}
1645
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001646static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1647{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001648 if (!drm_handle_vblank(dev, pipe))
1649 return false;
1650
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001651 return true;
1652}
1653
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001654static void valleyview_pipestat_irq_ack(struct drm_device *dev, u32 iir,
1655 u32 pipe_stats[I915_MAX_PIPES])
Imre Deakc1874ed2014-02-04 21:35:46 +02001656{
1657 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakc1874ed2014-02-04 21:35:46 +02001658 int pipe;
1659
Imre Deak58ead0d2014-02-04 21:35:47 +02001660 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä1ca993d2016-02-18 21:54:26 +02001661
1662 if (!dev_priv->display_irqs_enabled) {
1663 spin_unlock(&dev_priv->irq_lock);
1664 return;
1665 }
1666
Damien Lespiau055e3932014-08-18 13:49:10 +01001667 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001668 i915_reg_t reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001669 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001670
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001671 /*
1672 * PIPESTAT bits get signalled even when the interrupt is
1673 * disabled with the mask bits, and some of the status bits do
1674 * not generate interrupts at all (like the underrun bit). Hence
1675 * we need to be careful that we only handle what we want to
1676 * handle.
1677 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001678
1679 /* fifo underruns are filterered in the underrun handler. */
1680 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001681
1682 switch (pipe) {
1683 case PIPE_A:
1684 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1685 break;
1686 case PIPE_B:
1687 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1688 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001689 case PIPE_C:
1690 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1691 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001692 }
1693 if (iir & iir_bit)
1694 mask |= dev_priv->pipestat_irq_mask[pipe];
1695
1696 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001697 continue;
1698
1699 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001700 mask |= PIPESTAT_INT_ENABLE_MASK;
1701 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001702
1703 /*
1704 * Clear the PIPE*STAT regs before the IIR
1705 */
Imre Deak91d181d2014-02-10 18:42:49 +02001706 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1707 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001708 I915_WRITE(reg, pipe_stats[pipe]);
1709 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001710 spin_unlock(&dev_priv->irq_lock);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001711}
1712
1713static void valleyview_pipestat_irq_handler(struct drm_device *dev,
1714 u32 pipe_stats[I915_MAX_PIPES])
1715{
1716 struct drm_i915_private *dev_priv = to_i915(dev);
1717 enum pipe pipe;
Imre Deakc1874ed2014-02-04 21:35:46 +02001718
Damien Lespiau055e3932014-08-18 13:49:10 +01001719 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001720 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1721 intel_pipe_handle_vblank(dev, pipe))
1722 intel_check_page_flip(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001723
Imre Deak579a9b02014-02-04 21:35:48 +02001724 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001725 intel_prepare_page_flip(dev, pipe);
1726 intel_finish_page_flip(dev, pipe);
1727 }
1728
1729 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1730 i9xx_pipe_crc_irq_handler(dev, pipe);
1731
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001732 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1733 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001734 }
1735
1736 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1737 gmbus_irq_handler(dev);
1738}
1739
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001740static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001741{
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001742 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001743
1744 if (hotplug_status)
1745 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1746
1747 return hotplug_status;
1748}
1749
1750static void i9xx_hpd_irq_handler(struct drm_device *dev,
1751 u32 hotplug_status)
1752{
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001753 u32 pin_mask = 0, long_mask = 0;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001754
Wayne Boyer666a4532015-12-09 12:29:35 -08001755 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jani Nikula0d2e4292015-05-27 15:03:39 +03001756 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001757
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001758 if (hotplug_trigger) {
1759 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1760 hotplug_trigger, hpd_status_g4x,
1761 i9xx_port_hotplug_long_detect);
1762
1763 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1764 }
Jani Nikula369712e2015-05-27 15:03:40 +03001765
1766 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1767 dp_aux_irq_handler(dev);
Jani Nikula0d2e4292015-05-27 15:03:39 +03001768 } else {
1769 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001770
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001771 if (hotplug_trigger) {
1772 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Daniel Vetter44cc6c02015-09-30 08:47:41 +02001773 hotplug_trigger, hpd_status_i915,
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001774 i9xx_port_hotplug_long_detect);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001775 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1776 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001777 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001778}
1779
Daniel Vetterff1f5252012-10-02 15:10:55 +02001780static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001781{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001782 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001783 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001784 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001785
Imre Deak2dd2a882015-02-24 11:14:30 +02001786 if (!intel_irqs_enabled(dev_priv))
1787 return IRQ_NONE;
1788
Imre Deak1f814da2015-12-16 02:52:19 +02001789 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1790 disable_rpm_wakeref_asserts(dev_priv);
1791
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001792 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03001793 u32 iir, gt_iir, pm_iir;
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001794 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001795 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001796 u32 ier = 0;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001797
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001798 gt_iir = I915_READ(GTIIR);
1799 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001800 iir = I915_READ(VLV_IIR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001801
1802 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001803 break;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001804
1805 ret = IRQ_HANDLED;
1806
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001807 /*
1808 * Theory on interrupt generation, based on empirical evidence:
1809 *
1810 * x = ((VLV_IIR & VLV_IER) ||
1811 * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1812 * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1813 *
1814 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1815 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1816 * guarantee the CPU interrupt will be raised again even if we
1817 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1818 * bits this time around.
1819 */
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001820 I915_WRITE(VLV_MASTER_IER, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001821 ier = I915_READ(VLV_IER);
1822 I915_WRITE(VLV_IER, 0);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001823
1824 if (gt_iir)
1825 I915_WRITE(GTIIR, gt_iir);
1826 if (pm_iir)
1827 I915_WRITE(GEN6_PMIIR, pm_iir);
1828
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001829 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001830 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001831
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001832 /* Call regardless, as some status bits might not be
1833 * signalled in iir */
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001834 valleyview_pipestat_irq_ack(dev, iir, pipe_stats);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001835
1836 /*
1837 * VLV_IIR is single buffered, and reflects the level
1838 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
1839 */
1840 if (iir)
1841 I915_WRITE(VLV_IIR, iir);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001842
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001843 I915_WRITE(VLV_IER, ier);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001844 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
1845 POSTING_READ(VLV_MASTER_IER);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001846
Ville Syrjälä52894872016-04-13 21:19:56 +03001847 if (gt_iir)
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001848 snb_gt_irq_handler(dev_priv, gt_iir);
Ville Syrjälä52894872016-04-13 21:19:56 +03001849 if (pm_iir)
1850 gen6_rps_irq_handler(dev_priv, pm_iir);
1851
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001852 if (hotplug_status)
1853 i9xx_hpd_irq_handler(dev, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001854
1855 valleyview_pipestat_irq_handler(dev, pipe_stats);
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001856 } while (0);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001857
Imre Deak1f814da2015-12-16 02:52:19 +02001858 enable_rpm_wakeref_asserts(dev_priv);
1859
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001860 return ret;
1861}
1862
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001863static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1864{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001865 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001866 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001867 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001868
Imre Deak2dd2a882015-02-24 11:14:30 +02001869 if (!intel_irqs_enabled(dev_priv))
1870 return IRQ_NONE;
1871
Imre Deak1f814da2015-12-16 02:52:19 +02001872 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1873 disable_rpm_wakeref_asserts(dev_priv);
1874
Chris Wilson579de732016-03-14 09:01:57 +00001875 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03001876 u32 master_ctl, iir;
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001877 u32 gt_iir[4] = {};
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001878 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001879 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001880 u32 ier = 0;
1881
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001882 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1883 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001884
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001885 if (master_ctl == 0 && iir == 0)
1886 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001887
Oscar Mateo27b6c122014-06-16 16:11:00 +01001888 ret = IRQ_HANDLED;
1889
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001890 /*
1891 * Theory on interrupt generation, based on empirical evidence:
1892 *
1893 * x = ((VLV_IIR & VLV_IER) ||
1894 * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
1895 * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
1896 *
1897 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1898 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
1899 * guarantee the CPU interrupt will be raised again even if we
1900 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
1901 * bits this time around.
1902 */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001903 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001904 ier = I915_READ(VLV_IER);
1905 I915_WRITE(VLV_IER, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001906
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001907 gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001908
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001909 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001910 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001911
Oscar Mateo27b6c122014-06-16 16:11:00 +01001912 /* Call regardless, as some status bits might not be
1913 * signalled in iir */
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001914 valleyview_pipestat_irq_ack(dev, iir, pipe_stats);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001915
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001916 /*
1917 * VLV_IIR is single buffered, and reflects the level
1918 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
1919 */
1920 if (iir)
1921 I915_WRITE(VLV_IIR, iir);
1922
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001923 I915_WRITE(VLV_IER, ier);
Ville Syrjäläe5328c42016-04-13 21:19:47 +03001924 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001925 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001926
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001927 gen8_gt_irq_handler(dev_priv, gt_iir);
1928
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001929 if (hotplug_status)
1930 i9xx_hpd_irq_handler(dev, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001931
1932 valleyview_pipestat_irq_handler(dev, pipe_stats);
Chris Wilson579de732016-03-14 09:01:57 +00001933 } while (0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001934
Imre Deak1f814da2015-12-16 02:52:19 +02001935 enable_rpm_wakeref_asserts(dev_priv);
1936
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001937 return ret;
1938}
1939
Ville Syrjälä40e56412015-08-27 23:56:10 +03001940static void ibx_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
1941 const u32 hpd[HPD_NUM_PINS])
1942{
1943 struct drm_i915_private *dev_priv = to_i915(dev);
1944 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1945
Jani Nikula6a39d7c2015-11-25 16:47:22 +02001946 /*
1947 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
1948 * unless we touch the hotplug register, even if hotplug_trigger is
1949 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
1950 * errors.
1951 */
Ville Syrjälä40e56412015-08-27 23:56:10 +03001952 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02001953 if (!hotplug_trigger) {
1954 u32 mask = PORTA_HOTPLUG_STATUS_MASK |
1955 PORTD_HOTPLUG_STATUS_MASK |
1956 PORTC_HOTPLUG_STATUS_MASK |
1957 PORTB_HOTPLUG_STATUS_MASK;
1958 dig_hotplug_reg &= ~mask;
1959 }
1960
Ville Syrjälä40e56412015-08-27 23:56:10 +03001961 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02001962 if (!hotplug_trigger)
1963 return;
Ville Syrjälä40e56412015-08-27 23:56:10 +03001964
1965 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1966 dig_hotplug_reg, hpd,
1967 pch_port_hotplug_long_detect);
1968
1969 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1970}
1971
Adam Jackson23e81d62012-06-06 15:45:44 -04001972static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001973{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001974 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001975 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001976 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001977
Jani Nikula6a39d7c2015-11-25 16:47:22 +02001978 ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001979
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001980 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1981 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1982 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001983 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001984 port_name(port));
1985 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001986
Daniel Vetterce99c252012-12-01 13:53:47 +01001987 if (pch_iir & SDE_AUX_MASK)
1988 dp_aux_irq_handler(dev);
1989
Jesse Barnes776ad802011-01-04 15:09:39 -08001990 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001991 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001992
1993 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1994 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1995
1996 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1997 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1998
1999 if (pch_iir & SDE_POISON)
2000 DRM_ERROR("PCH poison interrupt\n");
2001
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002002 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01002003 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002004 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2005 pipe_name(pipe),
2006 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08002007
2008 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2009 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2010
2011 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2012 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2013
Jesse Barnes776ad802011-01-04 15:09:39 -08002014 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002015 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002016
2017 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002018 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002019}
2020
2021static void ivb_err_int_handler(struct drm_device *dev)
2022{
2023 struct drm_i915_private *dev_priv = dev->dev_private;
2024 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002025 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03002026
Paulo Zanonide032bf2013-04-12 17:57:58 -03002027 if (err_int & ERR_INT_POISON)
2028 DRM_ERROR("Poison interrupt\n");
2029
Damien Lespiau055e3932014-08-18 13:49:10 +01002030 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002031 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
2032 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03002033
Daniel Vetter5a69b892013-10-16 22:55:52 +02002034 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
2035 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02002036 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002037 else
Daniel Vetter277de952013-10-18 16:37:07 +02002038 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002039 }
2040 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01002041
Paulo Zanoni86642812013-04-12 17:57:57 -03002042 I915_WRITE(GEN7_ERR_INT, err_int);
2043}
2044
2045static void cpt_serr_int_handler(struct drm_device *dev)
2046{
2047 struct drm_i915_private *dev_priv = dev->dev_private;
2048 u32 serr_int = I915_READ(SERR_INT);
2049
Paulo Zanonide032bf2013-04-12 17:57:58 -03002050 if (serr_int & SERR_INT_POISON)
2051 DRM_ERROR("PCH poison interrupt\n");
2052
Paulo Zanoni86642812013-04-12 17:57:57 -03002053 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002054 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002055
2056 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002057 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002058
2059 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002060 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03002061
2062 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08002063}
2064
Adam Jackson23e81d62012-06-06 15:45:44 -04002065static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
2066{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002067 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04002068 int pipe;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002069 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04002070
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002071 ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002072
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002073 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2074 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2075 SDE_AUDIO_POWER_SHIFT_CPT);
2076 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2077 port_name(port));
2078 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002079
2080 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01002081 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002082
2083 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002084 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002085
2086 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2087 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2088
2089 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2090 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2091
2092 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01002093 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04002094 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2095 pipe_name(pipe),
2096 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002097
2098 if (pch_iir & SDE_ERROR_CPT)
2099 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002100}
2101
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002102static void spt_irq_handler(struct drm_device *dev, u32 pch_iir)
2103{
2104 struct drm_i915_private *dev_priv = dev->dev_private;
2105 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
2106 ~SDE_PORTE_HOTPLUG_SPT;
2107 u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
2108 u32 pin_mask = 0, long_mask = 0;
2109
2110 if (hotplug_trigger) {
2111 u32 dig_hotplug_reg;
2112
2113 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2114 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2115
2116 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2117 dig_hotplug_reg, hpd_spt,
Ville Syrjälä74c0b392015-08-27 23:56:07 +03002118 spt_port_hotplug_long_detect);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002119 }
2120
2121 if (hotplug2_trigger) {
2122 u32 dig_hotplug_reg;
2123
2124 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
2125 I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
2126
2127 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
2128 dig_hotplug_reg, hpd_spt,
2129 spt_port_hotplug2_long_detect);
2130 }
2131
2132 if (pin_mask)
2133 intel_hpd_irq_handler(dev, pin_mask, long_mask);
2134
2135 if (pch_iir & SDE_GMBUS_CPT)
2136 gmbus_irq_handler(dev);
2137}
2138
Ville Syrjälä40e56412015-08-27 23:56:10 +03002139static void ilk_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
2140 const u32 hpd[HPD_NUM_PINS])
2141{
2142 struct drm_i915_private *dev_priv = to_i915(dev);
2143 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2144
2145 dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2146 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2147
2148 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2149 dig_hotplug_reg, hpd,
2150 ilk_port_hotplug_long_detect);
2151
2152 intel_hpd_irq_handler(dev, pin_mask, long_mask);
2153}
2154
Paulo Zanonic008bc62013-07-12 16:35:10 -03002155static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2156{
2157 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c22013-10-21 18:04:36 +02002158 enum pipe pipe;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03002159 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
2160
Ville Syrjälä40e56412015-08-27 23:56:10 +03002161 if (hotplug_trigger)
2162 ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ilk);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002163
2164 if (de_iir & DE_AUX_CHANNEL_A)
2165 dp_aux_irq_handler(dev);
2166
2167 if (de_iir & DE_GSE)
2168 intel_opregion_asle_intr(dev);
2169
Paulo Zanonic008bc62013-07-12 16:35:10 -03002170 if (de_iir & DE_POISON)
2171 DRM_ERROR("Poison interrupt\n");
2172
Damien Lespiau055e3932014-08-18 13:49:10 +01002173 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002174 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2175 intel_pipe_handle_vblank(dev, pipe))
2176 intel_check_page_flip(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002177
Daniel Vetter40da17c22013-10-21 18:04:36 +02002178 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002179 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002180
Daniel Vetter40da17c22013-10-21 18:04:36 +02002181 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2182 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002183
Daniel Vetter40da17c22013-10-21 18:04:36 +02002184 /* plane/pipes map 1:1 on ilk+ */
2185 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2186 intel_prepare_page_flip(dev, pipe);
2187 intel_finish_page_flip_plane(dev, pipe);
2188 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03002189 }
2190
2191 /* check event from PCH */
2192 if (de_iir & DE_PCH_EVENT) {
2193 u32 pch_iir = I915_READ(SDEIIR);
2194
2195 if (HAS_PCH_CPT(dev))
2196 cpt_irq_handler(dev, pch_iir);
2197 else
2198 ibx_irq_handler(dev, pch_iir);
2199
2200 /* should clear PCH hotplug event before clear CPU irq */
2201 I915_WRITE(SDEIIR, pch_iir);
2202 }
2203
2204 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2205 ironlake_rps_change_irq_handler(dev);
2206}
2207
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002208static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2209{
2210 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00002211 enum pipe pipe;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03002212 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
2213
Ville Syrjälä40e56412015-08-27 23:56:10 +03002214 if (hotplug_trigger)
2215 ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ivb);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002216
2217 if (de_iir & DE_ERR_INT_IVB)
2218 ivb_err_int_handler(dev);
2219
2220 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2221 dp_aux_irq_handler(dev);
2222
2223 if (de_iir & DE_GSE_IVB)
2224 intel_opregion_asle_intr(dev);
2225
Damien Lespiau055e3932014-08-18 13:49:10 +01002226 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002227 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2228 intel_pipe_handle_vblank(dev, pipe))
2229 intel_check_page_flip(dev, pipe);
Daniel Vetter40da17c22013-10-21 18:04:36 +02002230
2231 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002232 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2233 intel_prepare_page_flip(dev, pipe);
2234 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002235 }
2236 }
2237
2238 /* check event from PCH */
2239 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2240 u32 pch_iir = I915_READ(SDEIIR);
2241
2242 cpt_irq_handler(dev, pch_iir);
2243
2244 /* clear PCH hotplug event before clear CPU irq */
2245 I915_WRITE(SDEIIR, pch_iir);
2246 }
2247}
2248
Oscar Mateo72c90f62014-06-16 16:10:57 +01002249/*
2250 * To handle irqs with the minimum potential races with fresh interrupts, we:
2251 * 1 - Disable Master Interrupt Control.
2252 * 2 - Find the source(s) of the interrupt.
2253 * 3 - Clear the Interrupt Identity bits (IIR).
2254 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2255 * 5 - Re-enable Master Interrupt Control.
2256 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002257static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002258{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002259 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002260 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002261 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002262 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002263
Imre Deak2dd2a882015-02-24 11:14:30 +02002264 if (!intel_irqs_enabled(dev_priv))
2265 return IRQ_NONE;
2266
Imre Deak1f814da2015-12-16 02:52:19 +02002267 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2268 disable_rpm_wakeref_asserts(dev_priv);
2269
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002270 /* disable master interrupt before clearing iir */
2271 de_ier = I915_READ(DEIER);
2272 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002273 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002274
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002275 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2276 * interrupts will will be stored on its back queue, and then we'll be
2277 * able to process them after we restore SDEIER (as soon as we restore
2278 * it, we'll get an interrupt if SDEIIR still has something to process
2279 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002280 if (!HAS_PCH_NOP(dev)) {
2281 sde_ier = I915_READ(SDEIER);
2282 I915_WRITE(SDEIER, 0);
2283 POSTING_READ(SDEIER);
2284 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002285
Oscar Mateo72c90f62014-06-16 16:10:57 +01002286 /* Find, clear, then process each source of interrupt */
2287
Chris Wilson0e434062012-05-09 21:45:44 +01002288 gt_iir = I915_READ(GTIIR);
2289 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002290 I915_WRITE(GTIIR, gt_iir);
2291 ret = IRQ_HANDLED;
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002292 if (INTEL_INFO(dev)->gen >= 6)
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002293 snb_gt_irq_handler(dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002294 else
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002295 ilk_gt_irq_handler(dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002296 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002297
2298 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002299 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002300 I915_WRITE(DEIIR, de_iir);
2301 ret = IRQ_HANDLED;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002302 if (INTEL_INFO(dev)->gen >= 7)
2303 ivb_display_irq_handler(dev, de_iir);
2304 else
2305 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002306 }
2307
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002308 if (INTEL_INFO(dev)->gen >= 6) {
2309 u32 pm_iir = I915_READ(GEN6_PMIIR);
2310 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002311 I915_WRITE(GEN6_PMIIR, pm_iir);
2312 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002313 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002314 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002315 }
2316
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002317 I915_WRITE(DEIER, de_ier);
2318 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002319 if (!HAS_PCH_NOP(dev)) {
2320 I915_WRITE(SDEIER, sde_ier);
2321 POSTING_READ(SDEIER);
2322 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002323
Imre Deak1f814da2015-12-16 02:52:19 +02002324 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2325 enable_rpm_wakeref_asserts(dev_priv);
2326
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002327 return ret;
2328}
2329
Ville Syrjälä40e56412015-08-27 23:56:10 +03002330static void bxt_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
2331 const u32 hpd[HPD_NUM_PINS])
Shashank Sharmad04a4922014-08-22 17:40:41 +05302332{
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002333 struct drm_i915_private *dev_priv = to_i915(dev);
2334 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302335
Ville Syrjäläa52bb152015-08-27 23:56:11 +03002336 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2337 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302338
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002339 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002340 dig_hotplug_reg, hpd,
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002341 bxt_port_hotplug_long_detect);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002342
Jani Nikula475c2e32015-05-28 15:43:54 +03002343 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302344}
2345
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002346static irqreturn_t
2347gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002348{
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002349 struct drm_device *dev = dev_priv->dev;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002350 irqreturn_t ret = IRQ_NONE;
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002351 u32 iir;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002352 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002353
Ben Widawskyabd58f02013-11-02 21:07:09 -07002354 if (master_ctl & GEN8_DE_MISC_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002355 iir = I915_READ(GEN8_DE_MISC_IIR);
2356 if (iir) {
2357 I915_WRITE(GEN8_DE_MISC_IIR, iir);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002358 ret = IRQ_HANDLED;
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002359 if (iir & GEN8_DE_MISC_GSE)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002360 intel_opregion_asle_intr(dev);
2361 else
2362 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002363 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002364 else
2365 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002366 }
2367
Daniel Vetter6d766f02013-11-07 14:49:55 +01002368 if (master_ctl & GEN8_DE_PORT_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002369 iir = I915_READ(GEN8_DE_PORT_IIR);
2370 if (iir) {
2371 u32 tmp_mask;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302372 bool found = false;
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002373
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002374 I915_WRITE(GEN8_DE_PORT_IIR, iir);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002375 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002376
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002377 tmp_mask = GEN8_AUX_CHANNEL_A;
2378 if (INTEL_INFO(dev_priv)->gen >= 9)
2379 tmp_mask |= GEN9_AUX_CHANNEL_B |
2380 GEN9_AUX_CHANNEL_C |
2381 GEN9_AUX_CHANNEL_D;
2382
2383 if (iir & tmp_mask) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002384 dp_aux_irq_handler(dev);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302385 found = true;
2386 }
2387
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002388 if (IS_BROXTON(dev_priv)) {
2389 tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2390 if (tmp_mask) {
2391 bxt_hpd_irq_handler(dev, tmp_mask, hpd_bxt);
2392 found = true;
2393 }
2394 } else if (IS_BROADWELL(dev_priv)) {
2395 tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2396 if (tmp_mask) {
2397 ilk_hpd_irq_handler(dev, tmp_mask, hpd_bdw);
2398 found = true;
2399 }
Shashank Sharmad04a4922014-08-22 17:40:41 +05302400 }
2401
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002402 if (IS_BROXTON(dev) && (iir & BXT_DE_PORT_GMBUS)) {
Shashank Sharma9e637432014-08-22 17:40:43 +05302403 gmbus_irq_handler(dev);
2404 found = true;
2405 }
2406
Shashank Sharmad04a4922014-08-22 17:40:41 +05302407 if (!found)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002408 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002409 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002410 else
2411 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002412 }
2413
Damien Lespiau055e3932014-08-18 13:49:10 +01002414 for_each_pipe(dev_priv, pipe) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002415 u32 flip_done, fault_errors;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002416
Daniel Vetterc42664c2013-11-07 11:05:40 +01002417 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2418 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002419
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002420 iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2421 if (!iir) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07002422 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002423 continue;
2424 }
2425
2426 ret = IRQ_HANDLED;
2427 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2428
2429 if (iir & GEN8_PIPE_VBLANK &&
2430 intel_pipe_handle_vblank(dev, pipe))
2431 intel_check_page_flip(dev, pipe);
2432
2433 flip_done = iir;
2434 if (INTEL_INFO(dev_priv)->gen >= 9)
2435 flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE;
2436 else
2437 flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE;
2438
2439 if (flip_done) {
2440 intel_prepare_page_flip(dev, pipe);
2441 intel_finish_page_flip_plane(dev, pipe);
2442 }
2443
2444 if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
2445 hsw_pipe_crc_irq_handler(dev, pipe);
2446
2447 if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2448 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2449
2450 fault_errors = iir;
2451 if (INTEL_INFO(dev_priv)->gen >= 9)
2452 fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2453 else
2454 fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2455
2456 if (fault_errors)
2457 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2458 pipe_name(pipe),
2459 fault_errors);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002460 }
2461
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302462 if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) &&
2463 master_ctl & GEN8_DE_PCH_IRQ) {
Daniel Vetter92d03a82013-11-07 11:05:43 +01002464 /*
2465 * FIXME(BDW): Assume for now that the new interrupt handling
2466 * scheme also closed the SDE interrupt handling race we've seen
2467 * on older pch-split platforms. But this needs testing.
2468 */
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002469 iir = I915_READ(SDEIIR);
2470 if (iir) {
2471 I915_WRITE(SDEIIR, iir);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002472 ret = IRQ_HANDLED;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002473
2474 if (HAS_PCH_SPT(dev_priv))
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002475 spt_irq_handler(dev, iir);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002476 else
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002477 cpt_irq_handler(dev, iir);
Jani Nikula2dfb0b82016-01-07 10:29:10 +02002478 } else {
2479 /*
2480 * Like on previous PCH there seems to be something
2481 * fishy going on with forwarding PCH interrupts.
2482 */
2483 DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
2484 }
Daniel Vetter92d03a82013-11-07 11:05:43 +01002485 }
2486
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002487 return ret;
2488}
2489
2490static irqreturn_t gen8_irq_handler(int irq, void *arg)
2491{
2492 struct drm_device *dev = arg;
2493 struct drm_i915_private *dev_priv = dev->dev_private;
2494 u32 master_ctl;
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002495 u32 gt_iir[4] = {};
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002496 irqreturn_t ret;
2497
2498 if (!intel_irqs_enabled(dev_priv))
2499 return IRQ_NONE;
2500
2501 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2502 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2503 if (!master_ctl)
2504 return IRQ_NONE;
2505
2506 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2507
2508 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2509 disable_rpm_wakeref_asserts(dev_priv);
2510
2511 /* Find, clear, then process each source of interrupt */
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002512 ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2513 gen8_gt_irq_handler(dev_priv, gt_iir);
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002514 ret |= gen8_de_irq_handler(dev_priv, master_ctl);
2515
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002516 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2517 POSTING_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002518
Imre Deak1f814da2015-12-16 02:52:19 +02002519 enable_rpm_wakeref_asserts(dev_priv);
2520
Ben Widawskyabd58f02013-11-02 21:07:09 -07002521 return ret;
2522}
2523
Daniel Vetter17e1df02013-09-08 21:57:13 +02002524static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2525 bool reset_completed)
2526{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002527 struct intel_engine_cs *engine;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002528
2529 /*
2530 * Notify all waiters for GPU completion events that reset state has
2531 * been changed, and that they need to restart their wait after
2532 * checking for potential errors (and bail out to drop locks if there is
2533 * a gpu reset pending so that i915_error_work_func can acquire them).
2534 */
2535
2536 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002537 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002538 wake_up_all(&engine->irq_queue);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002539
2540 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2541 wake_up_all(&dev_priv->pending_flip_queue);
2542
2543 /*
2544 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2545 * reset state is cleared.
2546 */
2547 if (reset_completed)
2548 wake_up_all(&dev_priv->gpu_error.reset_queue);
2549}
2550
Jesse Barnes8a905232009-07-11 16:48:03 -04002551/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002552 * i915_reset_and_wakeup - do process context error handling work
Javier Martinez Canillas468f9d22015-10-08 09:54:44 +02002553 * @dev: drm device
Jesse Barnes8a905232009-07-11 16:48:03 -04002554 *
2555 * Fire an error uevent so userspace can see that a hang or error
2556 * was detected.
2557 */
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002558static void i915_reset_and_wakeup(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002559{
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002560 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskycce723e2013-07-19 09:16:42 -07002561 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2562 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2563 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002564 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002565
Dave Airlie5bdebb12013-10-11 14:07:25 +10002566 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002567
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002568 /*
2569 * Note that there's only one work item which does gpu resets, so we
2570 * need not worry about concurrent gpu resets potentially incrementing
2571 * error->reset_counter twice. We only need to take care of another
2572 * racing irq/hangcheck declaring the gpu dead for a second time. A
2573 * quick check for that is good enough: schedule_work ensures the
2574 * correct ordering between hang detection and this work item, and since
2575 * the reset in-progress bit is only ever set by code outside of this
2576 * work we don't need to worry about any other races.
2577 */
Chris Wilsond98c52c2016-04-13 17:35:05 +01002578 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002579 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002580 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002581 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002582
Daniel Vetter17e1df02013-09-08 21:57:13 +02002583 /*
Imre Deakf454c692014-04-23 01:09:04 +03002584 * In most cases it's guaranteed that we get here with an RPM
2585 * reference held, for example because there is a pending GPU
2586 * request that won't finish until the reset is done. This
2587 * isn't the case at least when we get here by doing a
2588 * simulated reset via debugs, so get an RPM reference.
2589 */
2590 intel_runtime_pm_get(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002591
2592 intel_prepare_reset(dev);
2593
Imre Deakf454c692014-04-23 01:09:04 +03002594 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002595 * All state reset _must_ be completed before we update the
2596 * reset counter, for otherwise waiters might miss the reset
2597 * pending state and not properly drop locks, resulting in
2598 * deadlocks with the reset work.
2599 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002600 ret = i915_reset(dev);
2601
Ville Syrjälä75147472014-11-24 18:28:11 +02002602 intel_finish_reset(dev);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002603
Imre Deakf454c692014-04-23 01:09:04 +03002604 intel_runtime_pm_put(dev_priv);
2605
Chris Wilsond98c52c2016-04-13 17:35:05 +01002606 if (ret == 0)
Dave Airlie5bdebb12013-10-11 14:07:25 +10002607 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002608 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002609
Daniel Vetter17e1df02013-09-08 21:57:13 +02002610 /*
2611 * Note: The wake_up also serves as a memory barrier so that
2612 * waiters see the update value of the reset counter atomic_t.
2613 */
2614 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002615 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002616}
2617
Chris Wilson35aed2e2010-05-27 13:18:12 +01002618static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002619{
2620 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002621 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002622 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002623 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002624
Chris Wilson35aed2e2010-05-27 13:18:12 +01002625 if (!eir)
2626 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002627
Joe Perchesa70491c2012-03-18 13:00:11 -07002628 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002629
Ben Widawskybd9854f2012-08-23 15:18:09 -07002630 i915_get_extra_instdone(dev, instdone);
2631
Jesse Barnes8a905232009-07-11 16:48:03 -04002632 if (IS_G4X(dev)) {
2633 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2634 u32 ipeir = I915_READ(IPEIR_I965);
2635
Joe Perchesa70491c2012-03-18 13:00:11 -07002636 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2637 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002638 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2639 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002640 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002641 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002642 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002643 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002644 }
2645 if (eir & GM45_ERROR_PAGE_TABLE) {
2646 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002647 pr_err("page table error\n");
2648 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002649 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002650 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002651 }
2652 }
2653
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002654 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002655 if (eir & I915_ERROR_PAGE_TABLE) {
2656 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002657 pr_err("page table error\n");
2658 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002659 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002660 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002661 }
2662 }
2663
2664 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002665 pr_err("memory refresh error:\n");
Damien Lespiau055e3932014-08-18 13:49:10 +01002666 for_each_pipe(dev_priv, pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002667 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002668 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002669 /* pipestat has already been acked */
2670 }
2671 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002672 pr_err("instruction error\n");
2673 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002674 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2675 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002676 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002677 u32 ipeir = I915_READ(IPEIR);
2678
Joe Perchesa70491c2012-03-18 13:00:11 -07002679 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2680 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002681 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002682 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002683 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002684 } else {
2685 u32 ipeir = I915_READ(IPEIR_I965);
2686
Joe Perchesa70491c2012-03-18 13:00:11 -07002687 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2688 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002689 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002690 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002691 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002692 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002693 }
2694 }
2695
2696 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002697 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002698 eir = I915_READ(EIR);
2699 if (eir) {
2700 /*
2701 * some errors might have become stuck,
2702 * mask them.
2703 */
2704 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2705 I915_WRITE(EMR, I915_READ(EMR) | eir);
2706 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2707 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002708}
2709
2710/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002711 * i915_handle_error - handle a gpu error
Chris Wilson35aed2e2010-05-27 13:18:12 +01002712 * @dev: drm device
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00002713 * @engine_mask: mask representing engines that are hung
Javier Martinez Canillasaafd8582015-10-08 09:57:49 +02002714 * Do some basic checking of register state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002715 * dump it to the syslog. Also call i915_capture_error_state() to make
2716 * sure we get a record and make it available in debugfs. Fire a uevent
2717 * so userspace knows something bad happened (should trigger collection
2718 * of a ring dump etc.).
2719 */
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00002720void i915_handle_error(struct drm_device *dev, u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02002721 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002722{
2723 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002724 va_list args;
2725 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002726
Mika Kuoppala58174462014-02-25 17:11:26 +02002727 va_start(args, fmt);
2728 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2729 va_end(args);
2730
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00002731 i915_capture_error_state(dev, engine_mask, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002732 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002733
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00002734 if (engine_mask) {
Peter Zijlstra805de8f42015-04-24 01:12:32 +02002735 atomic_or(I915_RESET_IN_PROGRESS_FLAG,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002736 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002737
Ben Gamari11ed50e2009-09-14 17:48:45 -04002738 /*
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002739 * Wakeup waiting processes so that the reset function
2740 * i915_reset_and_wakeup doesn't deadlock trying to grab
2741 * various locks. By bumping the reset counter first, the woken
Daniel Vetter17e1df02013-09-08 21:57:13 +02002742 * processes will see a reset in progress and back off,
2743 * releasing their locks and then wait for the reset completion.
2744 * We must do this for _all_ gpu waiters that might hold locks
2745 * that the reset work needs to acquire.
2746 *
2747 * Note: The wake_up serves as the required memory barrier to
2748 * ensure that the waiters see the updated value of the reset
2749 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002750 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002751 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002752 }
2753
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002754 i915_reset_and_wakeup(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002755}
2756
Keith Packard42f52ef2008-10-18 19:39:29 -07002757/* Called from drm generic code, passed 'crtc' which
2758 * we use as a pipe index
2759 */
Thierry Reding88e72712015-09-24 18:35:31 +02002760static int i915_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002761{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002762 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002763 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002764
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002765 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002766 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002767 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002768 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002769 else
Keith Packard7c463582008-11-04 02:03:27 -08002770 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002771 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002772 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002773
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002774 return 0;
2775}
2776
Thierry Reding88e72712015-09-24 18:35:31 +02002777static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002778{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002779 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002780 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002781 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c22013-10-21 18:04:36 +02002782 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002783
Jesse Barnesf796cf82011-04-07 13:58:17 -07002784 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002785 ilk_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002786 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2787
2788 return 0;
2789}
2790
Thierry Reding88e72712015-09-24 18:35:31 +02002791static int valleyview_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002792{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002793 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002794 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002795
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002796 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002797 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002798 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002799 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2800
2801 return 0;
2802}
2803
Thierry Reding88e72712015-09-24 18:35:31 +02002804static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002805{
2806 struct drm_i915_private *dev_priv = dev->dev_private;
2807 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002808
Ben Widawskyabd58f02013-11-02 21:07:09 -07002809 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002810 bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002811 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002812
Ben Widawskyabd58f02013-11-02 21:07:09 -07002813 return 0;
2814}
2815
Keith Packard42f52ef2008-10-18 19:39:29 -07002816/* Called from drm generic code, passed 'crtc' which
2817 * we use as a pipe index
2818 */
Thierry Reding88e72712015-09-24 18:35:31 +02002819static void i915_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002820{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002821 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002822 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002823
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002824 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002825 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002826 PIPE_VBLANK_INTERRUPT_STATUS |
2827 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002828 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2829}
2830
Thierry Reding88e72712015-09-24 18:35:31 +02002831static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002832{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002833 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002834 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002835 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c22013-10-21 18:04:36 +02002836 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002837
2838 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002839 ilk_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002840 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2841}
2842
Thierry Reding88e72712015-09-24 18:35:31 +02002843static void valleyview_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002844{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002845 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002846 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002847
2848 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002849 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002850 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002851 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2852}
2853
Thierry Reding88e72712015-09-24 18:35:31 +02002854static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002855{
2856 struct drm_i915_private *dev_priv = dev->dev_private;
2857 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002858
Ben Widawskyabd58f02013-11-02 21:07:09 -07002859 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002860 bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002861 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2862}
2863
Chris Wilson9107e9d2013-06-10 11:20:20 +01002864static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002865ring_idle(struct intel_engine_cs *engine, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01002866{
Chris Wilsoncffa7812016-04-07 07:29:18 +01002867 return i915_seqno_passed(seqno,
2868 READ_ONCE(engine->last_submitted_seqno));
Ben Gamarif65d9422009-09-14 17:48:44 -04002869}
2870
Daniel Vettera028c4b2014-03-15 00:08:56 +01002871static bool
2872ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2873{
2874 if (INTEL_INFO(dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002875 return (ipehr >> 23) == 0x1c;
Daniel Vettera028c4b2014-03-15 00:08:56 +01002876 } else {
2877 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2878 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2879 MI_SEMAPHORE_REGISTER);
2880 }
2881}
2882
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002883static struct intel_engine_cs *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002884semaphore_wait_to_signaller_ring(struct intel_engine_cs *engine, u32 ipehr,
2885 u64 offset)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002886{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002887 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002888 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002889
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002890 if (INTEL_INFO(dev_priv)->gen >= 8) {
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002891 for_each_engine(signaller, dev_priv) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002892 if (engine == signaller)
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002893 continue;
2894
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002895 if (offset == signaller->semaphore.signal_ggtt[engine->id])
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002896 return signaller;
2897 }
Daniel Vetter921d42e2014-03-18 10:26:04 +01002898 } else {
2899 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2900
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002901 for_each_engine(signaller, dev_priv) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002902 if(engine == signaller)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002903 continue;
2904
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002905 if (sync_bits == signaller->semaphore.mbox.wait[engine->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002906 return signaller;
2907 }
2908 }
2909
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002910 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002911 engine->id, ipehr, offset);
Daniel Vetter921d42e2014-03-18 10:26:04 +01002912
2913 return NULL;
2914}
2915
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002916static struct intel_engine_cs *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002917semaphore_waits_for(struct intel_engine_cs *engine, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002918{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002919 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002920 u32 cmd, ipehr, head;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002921 u64 offset = 0;
2922 int i, backwards;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002923
Tomas Elf381e8ae2015-10-08 19:31:33 +01002924 /*
2925 * This function does not support execlist mode - any attempt to
2926 * proceed further into this function will result in a kernel panic
2927 * when dereferencing ring->buffer, which is not set up in execlist
2928 * mode.
2929 *
2930 * The correct way of doing it would be to derive the currently
2931 * executing ring buffer from the current context, which is derived
2932 * from the currently running request. Unfortunately, to get the
2933 * current request we would have to grab the struct_mutex before doing
2934 * anything else, which would be ill-advised since some other thread
2935 * might have grabbed it already and managed to hang itself, causing
2936 * the hang checker to deadlock.
2937 *
2938 * Therefore, this function does not support execlist mode in its
2939 * current form. Just return NULL and move on.
2940 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002941 if (engine->buffer == NULL)
Tomas Elf381e8ae2015-10-08 19:31:33 +01002942 return NULL;
2943
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002944 ipehr = I915_READ(RING_IPEHR(engine->mmio_base));
2945 if (!ipehr_is_semaphore_wait(engine->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002946 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002947
Daniel Vetter88fe4292014-03-15 00:08:55 +01002948 /*
2949 * HEAD is likely pointing to the dword after the actual command,
2950 * so scan backwards until we find the MBOX. But limit it to just 3
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002951 * or 4 dwords depending on the semaphore wait command size.
2952 * Note that we don't care about ACTHD here since that might
Daniel Vetter88fe4292014-03-15 00:08:55 +01002953 * point at at batch, and semaphores are always emitted into the
2954 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002955 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002956 head = I915_READ_HEAD(engine) & HEAD_ADDR;
2957 backwards = (INTEL_INFO(engine->dev)->gen >= 8) ? 5 : 4;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002958
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002959 for (i = backwards; i; --i) {
Daniel Vetter88fe4292014-03-15 00:08:55 +01002960 /*
2961 * Be paranoid and presume the hw has gone off into the wild -
2962 * our ring is smaller than what the hardware (and hence
2963 * HEAD_ADDR) allows. Also handles wrap-around.
2964 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002965 head &= engine->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002966
2967 /* This here seems to blow up */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002968 cmd = ioread32(engine->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002969 if (cmd == ipehr)
2970 break;
2971
Daniel Vetter88fe4292014-03-15 00:08:55 +01002972 head -= 4;
2973 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002974
Daniel Vetter88fe4292014-03-15 00:08:55 +01002975 if (!i)
2976 return NULL;
2977
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002978 *seqno = ioread32(engine->buffer->virtual_start + head + 4) + 1;
2979 if (INTEL_INFO(engine->dev)->gen >= 8) {
2980 offset = ioread32(engine->buffer->virtual_start + head + 12);
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002981 offset <<= 32;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002982 offset = ioread32(engine->buffer->virtual_start + head + 8);
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002983 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002984 return semaphore_wait_to_signaller_ring(engine, ipehr, offset);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002985}
2986
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002987static int semaphore_passed(struct intel_engine_cs *engine)
Chris Wilson6274f212013-06-10 11:20:21 +01002988{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002989 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002990 struct intel_engine_cs *signaller;
Chris Wilsona0d036b2014-07-19 12:40:42 +01002991 u32 seqno;
Chris Wilson6274f212013-06-10 11:20:21 +01002992
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002993 engine->hangcheck.deadlock++;
Chris Wilson6274f212013-06-10 11:20:21 +01002994
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002995 signaller = semaphore_waits_for(engine, &seqno);
Chris Wilson4be17382014-06-06 10:22:29 +01002996 if (signaller == NULL)
2997 return -1;
2998
2999 /* Prevent pathological recursion due to driver bugs */
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003000 if (signaller->hangcheck.deadlock >= I915_NUM_ENGINES)
Chris Wilson6274f212013-06-10 11:20:21 +01003001 return -1;
3002
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003003 if (i915_seqno_passed(signaller->get_seqno(signaller), seqno))
Chris Wilson4be17382014-06-06 10:22:29 +01003004 return 1;
3005
Chris Wilsona0d036b2014-07-19 12:40:42 +01003006 /* cursory check for an unkickable deadlock */
3007 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
3008 semaphore_passed(signaller) < 0)
Chris Wilson4be17382014-06-06 10:22:29 +01003009 return -1;
3010
3011 return 0;
Chris Wilson6274f212013-06-10 11:20:21 +01003012}
3013
3014static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
3015{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003016 struct intel_engine_cs *engine;
Chris Wilson6274f212013-06-10 11:20:21 +01003017
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003018 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003019 engine->hangcheck.deadlock = 0;
Chris Wilson6274f212013-06-10 11:20:21 +01003020}
3021
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003022static bool subunits_stuck(struct intel_engine_cs *engine)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003023{
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003024 u32 instdone[I915_NUM_INSTDONE_REG];
3025 bool stuck;
3026 int i;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003027
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003028 if (engine->id != RCS)
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003029 return true;
3030
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003031 i915_get_extra_instdone(engine->dev, instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003032
3033 /* There might be unstable subunit states even when
3034 * actual head is not moving. Filter out the unstable ones by
3035 * accumulating the undone -> done transitions and only
3036 * consider those as progress.
3037 */
3038 stuck = true;
3039 for (i = 0; i < I915_NUM_INSTDONE_REG; i++) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003040 const u32 tmp = instdone[i] | engine->hangcheck.instdone[i];
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003041
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003042 if (tmp != engine->hangcheck.instdone[i])
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003043 stuck = false;
3044
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003045 engine->hangcheck.instdone[i] |= tmp;
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003046 }
3047
3048 return stuck;
3049}
3050
3051static enum intel_ring_hangcheck_action
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003052head_stuck(struct intel_engine_cs *engine, u64 acthd)
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003053{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003054 if (acthd != engine->hangcheck.acthd) {
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003055
3056 /* Clear subunit states on head movement */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003057 memset(engine->hangcheck.instdone, 0,
3058 sizeof(engine->hangcheck.instdone));
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003059
Mika Kuoppala24a65e62016-03-02 16:48:29 +02003060 return HANGCHECK_ACTIVE;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003061 }
Chris Wilson6274f212013-06-10 11:20:21 +01003062
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003063 if (!subunits_stuck(engine))
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003064 return HANGCHECK_ACTIVE;
3065
3066 return HANGCHECK_HUNG;
3067}
3068
3069static enum intel_ring_hangcheck_action
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003070ring_stuck(struct intel_engine_cs *engine, u64 acthd)
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003071{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003072 struct drm_device *dev = engine->dev;
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003073 struct drm_i915_private *dev_priv = dev->dev_private;
3074 enum intel_ring_hangcheck_action ha;
3075 u32 tmp;
3076
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003077 ha = head_stuck(engine, acthd);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003078 if (ha != HANGCHECK_HUNG)
3079 return ha;
3080
Chris Wilson9107e9d2013-06-10 11:20:20 +01003081 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003082 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003083
3084 /* Is the chip hanging on a WAIT_FOR_EVENT?
3085 * If so we can simply poke the RB_WAIT bit
3086 * and break the hang. This should work on
3087 * all but the second generation chipsets.
3088 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003089 tmp = I915_READ_CTL(engine);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003090 if (tmp & RING_WAIT) {
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00003091 i915_handle_error(dev, 0,
Mika Kuoppala58174462014-02-25 17:11:26 +02003092 "Kicking stuck wait on %s",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003093 engine->name);
3094 I915_WRITE_CTL(engine, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003095 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003096 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02003097
Chris Wilson6274f212013-06-10 11:20:21 +01003098 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003099 switch (semaphore_passed(engine)) {
Chris Wilson6274f212013-06-10 11:20:21 +01003100 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003101 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01003102 case 1:
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00003103 i915_handle_error(dev, 0,
Mika Kuoppala58174462014-02-25 17:11:26 +02003104 "Kicking stuck semaphore on %s",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003105 engine->name);
3106 I915_WRITE_CTL(engine, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003107 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01003108 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003109 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01003110 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003111 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03003112
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003113 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03003114}
3115
Chris Wilson12471ba2016-04-09 10:57:55 +01003116static unsigned kick_waiters(struct intel_engine_cs *engine)
3117{
3118 struct drm_i915_private *i915 = to_i915(engine->dev);
3119 unsigned user_interrupts = READ_ONCE(engine->user_interrupts);
3120
3121 if (engine->hangcheck.user_interrupts == user_interrupts &&
3122 !test_and_set_bit(engine->id, &i915->gpu_error.missed_irq_rings)) {
3123 if (!(i915->gpu_error.test_irq_rings & intel_engine_flag(engine)))
3124 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
3125 engine->name);
3126 else
3127 DRM_INFO("Fake missed irq on %s\n",
3128 engine->name);
3129 wake_up_all(&engine->irq_queue);
3130 }
3131
3132 return user_interrupts;
3133}
Chris Wilson737b1502015-01-26 18:03:03 +02003134/*
Ben Gamarif65d9422009-09-14 17:48:44 -04003135 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003136 * batchbuffers in a long time. We keep track per ring seqno progress and
3137 * if there are no progress, hangcheck score for that ring is increased.
3138 * Further, acthd is inspected to see if the ring is stuck. On stuck case
3139 * we kick the ring. If we see no progress on three subsequent calls
3140 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04003141 */
Chris Wilson737b1502015-01-26 18:03:03 +02003142static void i915_hangcheck_elapsed(struct work_struct *work)
Ben Gamarif65d9422009-09-14 17:48:44 -04003143{
Chris Wilson737b1502015-01-26 18:03:03 +02003144 struct drm_i915_private *dev_priv =
3145 container_of(work, typeof(*dev_priv),
3146 gpu_error.hangcheck_work.work);
3147 struct drm_device *dev = dev_priv->dev;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003148 struct intel_engine_cs *engine;
Dave Gordonc3232b12016-03-23 18:19:53 +00003149 enum intel_engine_id id;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003150 int busy_count = 0, rings_hung = 0;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003151 bool stuck[I915_NUM_ENGINES] = { 0 };
Chris Wilson9107e9d2013-06-10 11:20:20 +01003152#define BUSY 1
3153#define KICK 5
3154#define HUNG 20
Mika Kuoppala24a65e62016-03-02 16:48:29 +02003155#define ACTIVE_DECAY 15
Chris Wilson893eead2010-10-27 14:44:35 +01003156
Jani Nikulad330a952014-01-21 11:24:25 +02003157 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07003158 return;
3159
Imre Deak1f814da2015-12-16 02:52:19 +02003160 /*
3161 * The hangcheck work is synced during runtime suspend, we don't
3162 * require a wakeref. TODO: instead of disabling the asserts make
3163 * sure that we hold a reference when this work is running.
3164 */
3165 DISABLE_RPM_WAKEREF_ASSERTS(dev_priv);
3166
Mika Kuoppala75714942015-12-16 09:26:48 +02003167 /* As enabling the GPU requires fairly extensive mmio access,
3168 * periodically arm the mmio checker to see if we are triggering
3169 * any invalid access.
3170 */
3171 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
3172
Dave Gordonc3232b12016-03-23 18:19:53 +00003173 for_each_engine_id(engine, dev_priv, id) {
Chris Wilson50877442014-03-21 12:41:53 +00003174 u64 acthd;
3175 u32 seqno;
Chris Wilson12471ba2016-04-09 10:57:55 +01003176 unsigned user_interrupts;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003177 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01003178
Chris Wilson6274f212013-06-10 11:20:21 +01003179 semaphore_clear_deadlocks(dev_priv);
3180
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003181 /* We don't strictly need an irq-barrier here, as we are not
3182 * serving an interrupt request, be paranoid in case the
3183 * barrier has side-effects (such as preventing a broken
3184 * cacheline snoop) and so be sure that we can see the seqno
3185 * advance. If the seqno should stick, due to a stale
3186 * cacheline, we would erroneously declare the GPU hung.
3187 */
3188 if (engine->irq_seqno_barrier)
3189 engine->irq_seqno_barrier(engine);
3190
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003191 acthd = intel_ring_get_active_head(engine);
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003192 seqno = engine->get_seqno(engine);
Chris Wilsond1e61e72012-04-10 17:00:41 +01003193
Chris Wilson12471ba2016-04-09 10:57:55 +01003194 /* Reset stuck interrupts between batch advances */
3195 user_interrupts = 0;
3196
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003197 if (engine->hangcheck.seqno == seqno) {
3198 if (ring_idle(engine, seqno)) {
3199 engine->hangcheck.action = HANGCHECK_IDLE;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003200 if (waitqueue_active(&engine->irq_queue)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01003201 /* Safeguard against driver failure */
Chris Wilson12471ba2016-04-09 10:57:55 +01003202 user_interrupts = kick_waiters(engine);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003203 engine->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003204 } else
3205 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003206 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01003207 /* We always increment the hangcheck score
3208 * if the ring is busy and still processing
3209 * the same request, so that no single request
3210 * can run indefinitely (such as a chain of
3211 * batches). The only time we do not increment
3212 * the hangcheck score on this ring, if this
3213 * ring is in a legitimate wait for another
3214 * ring. In that case the waiting ring is a
3215 * victim and we want to be sure we catch the
3216 * right culprit. Then every time we do kick
3217 * the ring, add a small increment to the
3218 * score so that we can catch a batch that is
3219 * being repeatedly kicked and so responsible
3220 * for stalling the machine.
3221 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003222 engine->hangcheck.action = ring_stuck(engine,
3223 acthd);
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03003224
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003225 switch (engine->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03003226 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003227 case HANGCHECK_WAIT:
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003228 break;
Mika Kuoppala24a65e62016-03-02 16:48:29 +02003229 case HANGCHECK_ACTIVE:
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003230 engine->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01003231 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003232 case HANGCHECK_KICK:
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003233 engine->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01003234 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003235 case HANGCHECK_HUNG:
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003236 engine->hangcheck.score += HUNG;
Dave Gordonc3232b12016-03-23 18:19:53 +00003237 stuck[id] = true;
Chris Wilson6274f212013-06-10 11:20:21 +01003238 break;
3239 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003240 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003241 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003242 engine->hangcheck.action = HANGCHECK_ACTIVE;
Mika Kuoppalada661462013-09-06 16:03:28 +03003243
Chris Wilson9107e9d2013-06-10 11:20:20 +01003244 /* Gradually reduce the count so that we catch DoS
3245 * attempts across multiple batches.
3246 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003247 if (engine->hangcheck.score > 0)
3248 engine->hangcheck.score -= ACTIVE_DECAY;
3249 if (engine->hangcheck.score < 0)
3250 engine->hangcheck.score = 0;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003251
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003252 /* Clear head and subunit states on seqno movement */
Chris Wilson12471ba2016-04-09 10:57:55 +01003253 acthd = 0;
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003254
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003255 memset(engine->hangcheck.instdone, 0,
3256 sizeof(engine->hangcheck.instdone));
Chris Wilsond1e61e72012-04-10 17:00:41 +01003257 }
3258
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003259 engine->hangcheck.seqno = seqno;
3260 engine->hangcheck.acthd = acthd;
Chris Wilson12471ba2016-04-09 10:57:55 +01003261 engine->hangcheck.user_interrupts = user_interrupts;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003262 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01003263 }
Eric Anholtb9201c12010-01-08 14:25:16 -08003264
Dave Gordonc3232b12016-03-23 18:19:53 +00003265 for_each_engine_id(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003266 if (engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02003267 DRM_INFO("%s on %s\n",
Dave Gordonc3232b12016-03-23 18:19:53 +00003268 stuck[id] ? "stuck" : "no progress",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003269 engine->name);
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00003270 rings_hung |= intel_engine_flag(engine);
Mika Kuoppala92cab732013-05-24 17:16:07 +03003271 }
3272 }
3273
Imre Deak1f814da2015-12-16 02:52:19 +02003274 if (rings_hung) {
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00003275 i915_handle_error(dev, rings_hung, "Engine(s) hung");
Imre Deak1f814da2015-12-16 02:52:19 +02003276 goto out;
3277 }
Ben Gamarif65d9422009-09-14 17:48:44 -04003278
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003279 if (busy_count)
3280 /* Reset timer case chip hangs without another request
3281 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003282 i915_queue_hangcheck(dev);
Imre Deak1f814da2015-12-16 02:52:19 +02003283
3284out:
3285 ENABLE_RPM_WAKEREF_ASSERTS(dev_priv);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003286}
3287
3288void i915_queue_hangcheck(struct drm_device *dev)
3289{
Chris Wilson737b1502015-01-26 18:03:03 +02003290 struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
Chris Wilson672e7b72014-11-19 09:47:19 +00003291
Jani Nikulad330a952014-01-21 11:24:25 +02003292 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003293 return;
3294
Chris Wilson737b1502015-01-26 18:03:03 +02003295 /* Don't continually defer the hangcheck so that it is always run at
3296 * least once after work has been scheduled on any ring. Otherwise,
3297 * we will ignore a hung ring if a second ring is kept busy.
3298 */
3299
3300 queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
3301 round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04003302}
3303
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003304static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003305{
3306 struct drm_i915_private *dev_priv = dev->dev_private;
3307
3308 if (HAS_PCH_NOP(dev))
3309 return;
3310
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003311 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003312
3313 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3314 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003315}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003316
Paulo Zanoni622364b2014-04-01 15:37:22 -03003317/*
3318 * SDEIER is also touched by the interrupt handler to work around missed PCH
3319 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3320 * instead we unconditionally enable all PCH interrupt sources here, but then
3321 * only unmask them as needed with SDEIMR.
3322 *
3323 * This function needs to be called before interrupts are enabled.
3324 */
3325static void ibx_irq_pre_postinstall(struct drm_device *dev)
3326{
3327 struct drm_i915_private *dev_priv = dev->dev_private;
3328
3329 if (HAS_PCH_NOP(dev))
3330 return;
3331
3332 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003333 I915_WRITE(SDEIER, 0xffffffff);
3334 POSTING_READ(SDEIER);
3335}
3336
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003337static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003338{
3339 struct drm_i915_private *dev_priv = dev->dev_private;
3340
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003341 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003342 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003343 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003344}
3345
Ville Syrjälä70591a42014-10-30 19:42:58 +02003346static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
3347{
3348 enum pipe pipe;
3349
Ville Syrjälä71b8b412016-04-11 16:56:31 +03003350 if (IS_CHERRYVIEW(dev_priv))
3351 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3352 else
3353 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3354
Ville Syrjäläad22d102016-04-12 18:56:14 +03003355 i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
Ville Syrjälä70591a42014-10-30 19:42:58 +02003356 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3357
Ville Syrjäläad22d102016-04-12 18:56:14 +03003358 for_each_pipe(dev_priv, pipe) {
3359 I915_WRITE(PIPESTAT(pipe),
3360 PIPE_FIFO_UNDERRUN_STATUS |
3361 PIPESTAT_INT_STATUS_MASK);
3362 dev_priv->pipestat_irq_mask[pipe] = 0;
3363 }
Ville Syrjälä70591a42014-10-30 19:42:58 +02003364
3365 GEN5_IRQ_RESET(VLV_);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003366 dev_priv->irq_mask = ~0;
Ville Syrjälä70591a42014-10-30 19:42:58 +02003367}
3368
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003369static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
3370{
3371 u32 pipestat_mask;
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03003372 u32 enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003373 enum pipe pipe;
3374
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003375 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3376 PIPE_CRC_DONE_INTERRUPT_STATUS;
3377
3378 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3379 for_each_pipe(dev_priv, pipe)
3380 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3381
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03003382 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
3383 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3384 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003385 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03003386 enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Ville Syrjälä6b7eafc2016-04-11 16:56:29 +03003387
3388 WARN_ON(dev_priv->irq_mask != ~0);
3389
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03003390 dev_priv->irq_mask = ~enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003391
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03003392 GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003393}
3394
3395/* drm_dma.h hooks
3396*/
3397static void ironlake_irq_reset(struct drm_device *dev)
3398{
3399 struct drm_i915_private *dev_priv = dev->dev_private;
3400
3401 I915_WRITE(HWSTAM, 0xffffffff);
3402
3403 GEN5_IRQ_RESET(DE);
3404 if (IS_GEN7(dev))
3405 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3406
3407 gen5_gt_irq_reset(dev);
3408
3409 ibx_irq_reset(dev);
3410}
3411
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003412static void valleyview_irq_preinstall(struct drm_device *dev)
3413{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003414 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003415
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003416 I915_WRITE(VLV_MASTER_IER, 0);
3417 POSTING_READ(VLV_MASTER_IER);
3418
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003419 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003420
Ville Syrjäläad22d102016-04-12 18:56:14 +03003421 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003422 if (dev_priv->display_irqs_enabled)
3423 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003424 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003425}
3426
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003427static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3428{
3429 GEN8_IRQ_RESET_NDX(GT, 0);
3430 GEN8_IRQ_RESET_NDX(GT, 1);
3431 GEN8_IRQ_RESET_NDX(GT, 2);
3432 GEN8_IRQ_RESET_NDX(GT, 3);
3433}
3434
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003435static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003436{
3437 struct drm_i915_private *dev_priv = dev->dev_private;
3438 int pipe;
3439
Ben Widawskyabd58f02013-11-02 21:07:09 -07003440 I915_WRITE(GEN8_MASTER_IRQ, 0);
3441 POSTING_READ(GEN8_MASTER_IRQ);
3442
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003443 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003444
Damien Lespiau055e3932014-08-18 13:49:10 +01003445 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003446 if (intel_display_power_is_enabled(dev_priv,
3447 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003448 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003449
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003450 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3451 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3452 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003453
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303454 if (HAS_PCH_SPLIT(dev))
3455 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003456}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003457
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003458void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3459 unsigned int pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003460{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003461 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003462 enum pipe pipe;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003463
Daniel Vetter13321782014-09-15 14:55:29 +02003464 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003465 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3466 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3467 dev_priv->de_irq_mask[pipe],
3468 ~dev_priv->de_irq_mask[pipe] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003469 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003470}
3471
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003472void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3473 unsigned int pipe_mask)
3474{
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003475 enum pipe pipe;
3476
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003477 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003478 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3479 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003480 spin_unlock_irq(&dev_priv->irq_lock);
3481
3482 /* make sure we're done processing display irqs */
3483 synchronize_irq(dev_priv->dev->irq);
3484}
3485
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003486static void cherryview_irq_preinstall(struct drm_device *dev)
3487{
3488 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003489
3490 I915_WRITE(GEN8_MASTER_IRQ, 0);
3491 POSTING_READ(GEN8_MASTER_IRQ);
3492
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003493 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003494
3495 GEN5_IRQ_RESET(GEN8_PCU_);
3496
Ville Syrjäläad22d102016-04-12 18:56:14 +03003497 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003498 if (dev_priv->display_irqs_enabled)
3499 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003500 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003501}
3502
Ville Syrjälä87a02102015-08-27 23:55:57 +03003503static u32 intel_hpd_enabled_irqs(struct drm_device *dev,
3504 const u32 hpd[HPD_NUM_PINS])
3505{
3506 struct drm_i915_private *dev_priv = to_i915(dev);
3507 struct intel_encoder *encoder;
3508 u32 enabled_irqs = 0;
3509
3510 for_each_intel_encoder(dev, encoder)
3511 if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
3512 enabled_irqs |= hpd[encoder->hpd_pin];
3513
3514 return enabled_irqs;
3515}
3516
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003517static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003518{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003519 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä87a02102015-08-27 23:55:57 +03003520 u32 hotplug_irqs, hotplug, enabled_irqs;
Keith Packard7fe0b972011-09-19 13:31:02 -07003521
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003522 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003523 hotplug_irqs = SDE_HOTPLUG_MASK;
Ville Syrjälä87a02102015-08-27 23:55:57 +03003524 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ibx);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003525 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003526 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Ville Syrjälä87a02102015-08-27 23:55:57 +03003527 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_cpt);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003528 }
3529
Daniel Vetterfee884e2013-07-04 23:35:21 +02003530 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003531
3532 /*
3533 * Enable digital hotplug on the PCH, and configure the DP short pulse
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003534 * duration to 2ms (which is the minimum in the Display Port spec).
3535 * The pulse duration bits are reserved on LPT+.
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003536 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003537 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3538 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3539 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3540 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3541 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
Ville Syrjälä0b2eb332015-08-27 23:56:05 +03003542 /*
3543 * When CPU and PCH are on the same package, port A
3544 * HPD must be enabled in both north and south.
3545 */
3546 if (HAS_PCH_LPT_LP(dev))
3547 hotplug |= PORTA_HOTPLUG_ENABLE;
Keith Packard7fe0b972011-09-19 13:31:02 -07003548 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003549}
Xiong Zhang26951ca2015-08-17 15:55:50 +08003550
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003551static void spt_hpd_irq_setup(struct drm_device *dev)
3552{
3553 struct drm_i915_private *dev_priv = dev->dev_private;
3554 u32 hotplug_irqs, hotplug, enabled_irqs;
3555
3556 hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
3557 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_spt);
3558
3559 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3560
3561 /* Enable digital hotplug on the PCH */
3562 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3563 hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
Ville Syrjälä74c0b392015-08-27 23:56:07 +03003564 PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003565 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3566
3567 hotplug = I915_READ(PCH_PORT_HOTPLUG2);
3568 hotplug |= PORTE_HOTPLUG_ENABLE;
3569 I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
Keith Packard7fe0b972011-09-19 13:31:02 -07003570}
3571
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003572static void ilk_hpd_irq_setup(struct drm_device *dev)
3573{
3574 struct drm_i915_private *dev_priv = dev->dev_private;
3575 u32 hotplug_irqs, hotplug, enabled_irqs;
3576
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003577 if (INTEL_INFO(dev)->gen >= 8) {
3578 hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
3579 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bdw);
3580
3581 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3582 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003583 hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
3584 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ivb);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003585
3586 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003587 } else {
3588 hotplug_irqs = DE_DP_A_HOTPLUG;
3589 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ilk);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003590
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003591 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3592 }
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003593
3594 /*
3595 * Enable digital hotplug on the CPU, and configure the DP short pulse
3596 * duration to 2ms (which is the minimum in the Display Port spec)
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003597 * The pulse duration bits are reserved on HSW+.
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003598 */
3599 hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3600 hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3601 hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
3602 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3603
3604 ibx_hpd_irq_setup(dev);
3605}
3606
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003607static void bxt_hpd_irq_setup(struct drm_device *dev)
3608{
3609 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003610 u32 hotplug_irqs, hotplug, enabled_irqs;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003611
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003612 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bxt);
3613 hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003614
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003615 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003616
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003617 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3618 hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE |
3619 PORTA_HOTPLUG_ENABLE;
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303620
3621 DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3622 hotplug, enabled_irqs);
3623 hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3624
3625 /*
3626 * For BXT invert bit has to be set based on AOB design
3627 * for HPD detection logic, update it based on VBT fields.
3628 */
3629
3630 if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3631 intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3632 hotplug |= BXT_DDIA_HPD_INVERT;
3633 if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3634 intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3635 hotplug |= BXT_DDIB_HPD_INVERT;
3636 if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3637 intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3638 hotplug |= BXT_DDIC_HPD_INVERT;
3639
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003640 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003641}
3642
Paulo Zanonid46da432013-02-08 17:35:15 -02003643static void ibx_irq_postinstall(struct drm_device *dev)
3644{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003645 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003646 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003647
Daniel Vetter692a04c2013-05-29 21:43:05 +02003648 if (HAS_PCH_NOP(dev))
3649 return;
3650
Paulo Zanoni105b1222014-04-01 15:37:17 -03003651 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003652 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003653 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003654 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003655
Ville Syrjäläb51a2842015-09-18 20:03:41 +03003656 gen5_assert_iir_is_zero(dev_priv, SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003657 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003658}
3659
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003660static void gen5_gt_irq_postinstall(struct drm_device *dev)
3661{
3662 struct drm_i915_private *dev_priv = dev->dev_private;
3663 u32 pm_irqs, gt_irqs;
3664
3665 pm_irqs = gt_irqs = 0;
3666
3667 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003668 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003669 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003670 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3671 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003672 }
3673
3674 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3675 if (IS_GEN5(dev)) {
3676 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3677 ILK_BSD_USER_INTERRUPT;
3678 } else {
3679 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3680 }
3681
Paulo Zanoni35079892014-04-01 15:37:15 -03003682 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003683
3684 if (INTEL_INFO(dev)->gen >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003685 /*
3686 * RPS interrupts will get enabled/disabled on demand when RPS
3687 * itself is enabled/disabled.
3688 */
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003689 if (HAS_VEBOX(dev))
3690 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3691
Paulo Zanoni605cd252013-08-06 18:57:15 -03003692 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003693 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003694 }
3695}
3696
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003697static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003698{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003699 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003700 u32 display_mask, extra_mask;
3701
3702 if (INTEL_INFO(dev)->gen >= 7) {
3703 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3704 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3705 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003706 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003707 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003708 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
3709 DE_DP_A_HOTPLUG_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003710 } else {
3711 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3712 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003713 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003714 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3715 DE_POISON);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003716 extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3717 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3718 DE_DP_A_HOTPLUG);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003719 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003720
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003721 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003722
Paulo Zanoni0c841212014-04-01 15:37:27 -03003723 I915_WRITE(HWSTAM, 0xeffe);
3724
Paulo Zanoni622364b2014-04-01 15:37:22 -03003725 ibx_irq_pre_postinstall(dev);
3726
Paulo Zanoni35079892014-04-01 15:37:15 -03003727 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003728
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003729 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003730
Paulo Zanonid46da432013-02-08 17:35:15 -02003731 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003732
Jesse Barnesf97108d2010-01-29 11:27:07 -08003733 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003734 /* Enable PCU event interrupts
3735 *
3736 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003737 * setup is guaranteed to run in single-threaded context. But we
3738 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003739 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003740 ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003741 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003742 }
3743
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003744 return 0;
3745}
3746
Imre Deakf8b79e52014-03-04 19:23:07 +02003747void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3748{
3749 assert_spin_locked(&dev_priv->irq_lock);
3750
3751 if (dev_priv->display_irqs_enabled)
3752 return;
3753
3754 dev_priv->display_irqs_enabled = true;
3755
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003756 if (intel_irqs_enabled(dev_priv)) {
3757 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003758 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003759 }
Imre Deakf8b79e52014-03-04 19:23:07 +02003760}
3761
3762void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3763{
3764 assert_spin_locked(&dev_priv->irq_lock);
3765
3766 if (!dev_priv->display_irqs_enabled)
3767 return;
3768
3769 dev_priv->display_irqs_enabled = false;
3770
Imre Deak950eaba2014-09-08 15:21:09 +03003771 if (intel_irqs_enabled(dev_priv))
Ville Syrjäläad22d102016-04-12 18:56:14 +03003772 vlv_display_irq_reset(dev_priv);
Imre Deakf8b79e52014-03-04 19:23:07 +02003773}
3774
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003775
3776static int valleyview_irq_postinstall(struct drm_device *dev)
3777{
3778 struct drm_i915_private *dev_priv = dev->dev_private;
3779
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003780 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003781
Ville Syrjäläad22d102016-04-12 18:56:14 +03003782 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003783 if (dev_priv->display_irqs_enabled)
3784 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003785 spin_unlock_irq(&dev_priv->irq_lock);
3786
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003787 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003788 POSTING_READ(VLV_MASTER_IER);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003789
3790 return 0;
3791}
3792
Ben Widawskyabd58f02013-11-02 21:07:09 -07003793static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3794{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003795 /* These are interrupts we'll toggle with the ring mask register */
3796 uint32_t gt_interrupts[] = {
3797 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003798 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Ben Widawskyabd58f02013-11-02 21:07:09 -07003799 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003800 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3801 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003802 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003803 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3804 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3805 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003806 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003807 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3808 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003809 };
3810
Ben Widawsky09610212014-05-15 20:58:08 +03003811 dev_priv->pm_irq_mask = 0xffffffff;
Deepak S9a2d2d82014-08-22 08:32:40 +05303812 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3813 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003814 /*
3815 * RPS interrupts will get enabled/disabled on demand when RPS itself
3816 * is enabled/disabled.
3817 */
3818 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
Deepak S9a2d2d82014-08-22 08:32:40 +05303819 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003820}
3821
3822static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3823{
Damien Lespiau770de832014-03-20 20:45:01 +00003824 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3825 uint32_t de_pipe_enables;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003826 u32 de_port_masked = GEN8_AUX_CHANNEL_A;
3827 u32 de_port_enables;
3828 enum pipe pipe;
Damien Lespiau770de832014-03-20 20:45:01 +00003829
Rodrigo Vivib4834a52015-09-02 15:19:24 -07003830 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiau770de832014-03-20 20:45:01 +00003831 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3832 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003833 de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3834 GEN9_AUX_CHANNEL_D;
Shashank Sharma9e637432014-08-22 17:40:43 +05303835 if (IS_BROXTON(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003836 de_port_masked |= BXT_DE_PORT_GMBUS;
3837 } else {
Damien Lespiau770de832014-03-20 20:45:01 +00003838 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3839 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003840 }
Damien Lespiau770de832014-03-20 20:45:01 +00003841
3842 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3843 GEN8_PIPE_FIFO_UNDERRUN;
3844
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003845 de_port_enables = de_port_masked;
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003846 if (IS_BROXTON(dev_priv))
3847 de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3848 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003849 de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
3850
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003851 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3852 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3853 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003854
Damien Lespiau055e3932014-08-18 13:49:10 +01003855 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003856 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003857 POWER_DOMAIN_PIPE(pipe)))
3858 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3859 dev_priv->de_irq_mask[pipe],
3860 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003861
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003862 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003863}
3864
3865static int gen8_irq_postinstall(struct drm_device *dev)
3866{
3867 struct drm_i915_private *dev_priv = dev->dev_private;
3868
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303869 if (HAS_PCH_SPLIT(dev))
3870 ibx_irq_pre_postinstall(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003871
Ben Widawskyabd58f02013-11-02 21:07:09 -07003872 gen8_gt_irq_postinstall(dev_priv);
3873 gen8_de_irq_postinstall(dev_priv);
3874
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303875 if (HAS_PCH_SPLIT(dev))
3876 ibx_irq_postinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003877
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003878 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003879 POSTING_READ(GEN8_MASTER_IRQ);
3880
3881 return 0;
3882}
3883
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003884static int cherryview_irq_postinstall(struct drm_device *dev)
3885{
3886 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003887
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003888 gen8_gt_irq_postinstall(dev_priv);
3889
Ville Syrjäläad22d102016-04-12 18:56:14 +03003890 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003891 if (dev_priv->display_irqs_enabled)
3892 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003893 spin_unlock_irq(&dev_priv->irq_lock);
3894
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003895 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003896 POSTING_READ(GEN8_MASTER_IRQ);
3897
3898 return 0;
3899}
3900
Ben Widawskyabd58f02013-11-02 21:07:09 -07003901static void gen8_irq_uninstall(struct drm_device *dev)
3902{
3903 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003904
3905 if (!dev_priv)
3906 return;
3907
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003908 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003909}
3910
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003911static void valleyview_irq_uninstall(struct drm_device *dev)
3912{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003913 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003914
3915 if (!dev_priv)
3916 return;
3917
Imre Deak843d0e72014-04-14 20:24:23 +03003918 I915_WRITE(VLV_MASTER_IER, 0);
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003919 POSTING_READ(VLV_MASTER_IER);
Imre Deak843d0e72014-04-14 20:24:23 +03003920
Ville Syrjälä893fce82014-10-30 19:42:56 +02003921 gen5_gt_irq_reset(dev);
3922
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003923 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003924
Ville Syrjäläad22d102016-04-12 18:56:14 +03003925 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003926 if (dev_priv->display_irqs_enabled)
3927 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003928 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003929}
3930
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003931static void cherryview_irq_uninstall(struct drm_device *dev)
3932{
3933 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003934
3935 if (!dev_priv)
3936 return;
3937
3938 I915_WRITE(GEN8_MASTER_IRQ, 0);
3939 POSTING_READ(GEN8_MASTER_IRQ);
3940
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003941 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003942
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003943 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003944
Ville Syrjäläad22d102016-04-12 18:56:14 +03003945 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003946 if (dev_priv->display_irqs_enabled)
3947 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003948 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003949}
3950
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003951static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003952{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003953 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003954
3955 if (!dev_priv)
3956 return;
3957
Paulo Zanonibe30b292014-04-01 15:37:25 -03003958 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003959}
3960
Chris Wilsonc2798b12012-04-22 21:13:57 +01003961static void i8xx_irq_preinstall(struct drm_device * dev)
3962{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003963 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003964 int pipe;
3965
Damien Lespiau055e3932014-08-18 13:49:10 +01003966 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003967 I915_WRITE(PIPESTAT(pipe), 0);
3968 I915_WRITE16(IMR, 0xffff);
3969 I915_WRITE16(IER, 0x0);
3970 POSTING_READ16(IER);
3971}
3972
3973static int i8xx_irq_postinstall(struct drm_device *dev)
3974{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003975 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003976
Chris Wilsonc2798b12012-04-22 21:13:57 +01003977 I915_WRITE16(EMR,
3978 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3979
3980 /* Unmask the interrupts that we always want on. */
3981 dev_priv->irq_mask =
3982 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3983 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3984 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003985 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003986 I915_WRITE16(IMR, dev_priv->irq_mask);
3987
3988 I915_WRITE16(IER,
3989 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3990 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilsonc2798b12012-04-22 21:13:57 +01003991 I915_USER_INTERRUPT);
3992 POSTING_READ16(IER);
3993
Daniel Vetter379ef822013-10-16 22:55:56 +02003994 /* Interrupt setup is already guaranteed to be single-threaded, this is
3995 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003996 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003997 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3998 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003999 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02004000
Chris Wilsonc2798b12012-04-22 21:13:57 +01004001 return 0;
4002}
4003
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004004/*
4005 * Returns true when a page flip has completed.
4006 */
4007static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004008 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004009{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004010 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004011 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004012
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03004013 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004014 return false;
4015
4016 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004017 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004018
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004019 /* We detect FlipDone by looking for the change in PendingFlip from '1'
4020 * to '0' on the following vblank, i.e. IIR has the Pendingflip
4021 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
4022 * the flip is completed (no longer pending). Since this doesn't raise
4023 * an interrupt per se, we watch for the change at vblank.
4024 */
4025 if (I915_READ16(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004026 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004027
Ville Syrjälä7d475592014-12-17 23:08:03 +02004028 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004029 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004030 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004031
4032check_page_flip:
4033 intel_check_page_flip(dev, pipe);
4034 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004035}
4036
Daniel Vetterff1f5252012-10-02 15:10:55 +02004037static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01004038{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004039 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004040 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004041 u16 iir, new_iir;
4042 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01004043 int pipe;
4044 u16 flip_mask =
4045 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4046 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Imre Deak1f814da2015-12-16 02:52:19 +02004047 irqreturn_t ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004048
Imre Deak2dd2a882015-02-24 11:14:30 +02004049 if (!intel_irqs_enabled(dev_priv))
4050 return IRQ_NONE;
4051
Imre Deak1f814da2015-12-16 02:52:19 +02004052 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
4053 disable_rpm_wakeref_asserts(dev_priv);
4054
4055 ret = IRQ_NONE;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004056 iir = I915_READ16(IIR);
4057 if (iir == 0)
Imre Deak1f814da2015-12-16 02:52:19 +02004058 goto out;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004059
4060 while (iir & ~flip_mask) {
4061 /* Can't rely on pipestat interrupt bit in iir as it might
4062 * have been cleared after the pipestat interrupt was received.
4063 * It doesn't set the bit in iir again, but it still produces
4064 * interrupts (for non-MSI).
4065 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004066 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004067 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004068 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004069
Damien Lespiau055e3932014-08-18 13:49:10 +01004070 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004071 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004072 pipe_stats[pipe] = I915_READ(reg);
4073
4074 /*
4075 * Clear the PIPE*STAT regs before the IIR
4076 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004077 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01004078 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004079 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004080 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004081
4082 I915_WRITE16(IIR, iir & ~flip_mask);
4083 new_iir = I915_READ16(IIR); /* Flush posted writes */
4084
Chris Wilsonc2798b12012-04-22 21:13:57 +01004085 if (iir & I915_USER_INTERRUPT)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004086 notify_ring(&dev_priv->engine[RCS]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004087
Damien Lespiau055e3932014-08-18 13:49:10 +01004088 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004089 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01004090 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004091 plane = !plane;
4092
Daniel Vetter4356d582013-10-16 22:55:55 +02004093 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004094 i8xx_handle_vblank(dev, plane, pipe, iir))
4095 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004096
Daniel Vetter4356d582013-10-16 22:55:55 +02004097 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004098 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004099
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004100 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4101 intel_cpu_fifo_underrun_irq_handler(dev_priv,
4102 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02004103 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01004104
4105 iir = new_iir;
4106 }
Imre Deak1f814da2015-12-16 02:52:19 +02004107 ret = IRQ_HANDLED;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004108
Imre Deak1f814da2015-12-16 02:52:19 +02004109out:
4110 enable_rpm_wakeref_asserts(dev_priv);
4111
4112 return ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004113}
4114
4115static void i8xx_irq_uninstall(struct drm_device * dev)
4116{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004117 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004118 int pipe;
4119
Damien Lespiau055e3932014-08-18 13:49:10 +01004120 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004121 /* Clear enable bits; then clear status bits */
4122 I915_WRITE(PIPESTAT(pipe), 0);
4123 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4124 }
4125 I915_WRITE16(IMR, 0xffff);
4126 I915_WRITE16(IER, 0x0);
4127 I915_WRITE16(IIR, I915_READ16(IIR));
4128}
4129
Chris Wilsona266c7d2012-04-24 22:59:44 +01004130static void i915_irq_preinstall(struct drm_device * dev)
4131{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004132 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004133 int pipe;
4134
Chris Wilsona266c7d2012-04-24 22:59:44 +01004135 if (I915_HAS_HOTPLUG(dev)) {
Egbert Eich0706f172015-09-23 16:15:27 +02004136 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004137 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4138 }
4139
Chris Wilson00d98eb2012-04-24 22:59:48 +01004140 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004141 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004142 I915_WRITE(PIPESTAT(pipe), 0);
4143 I915_WRITE(IMR, 0xffffffff);
4144 I915_WRITE(IER, 0x0);
4145 POSTING_READ(IER);
4146}
4147
4148static int i915_irq_postinstall(struct drm_device *dev)
4149{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004150 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01004151 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004152
Chris Wilson38bde182012-04-24 22:59:50 +01004153 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
4154
4155 /* Unmask the interrupts that we always want on. */
4156 dev_priv->irq_mask =
4157 ~(I915_ASLE_INTERRUPT |
4158 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4159 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4160 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02004161 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilson38bde182012-04-24 22:59:50 +01004162
4163 enable_mask =
4164 I915_ASLE_INTERRUPT |
4165 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4166 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilson38bde182012-04-24 22:59:50 +01004167 I915_USER_INTERRUPT;
4168
Chris Wilsona266c7d2012-04-24 22:59:44 +01004169 if (I915_HAS_HOTPLUG(dev)) {
Egbert Eich0706f172015-09-23 16:15:27 +02004170 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004171 POSTING_READ(PORT_HOTPLUG_EN);
4172
Chris Wilsona266c7d2012-04-24 22:59:44 +01004173 /* Enable in IER... */
4174 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
4175 /* and unmask in IMR */
4176 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
4177 }
4178
Chris Wilsona266c7d2012-04-24 22:59:44 +01004179 I915_WRITE(IMR, dev_priv->irq_mask);
4180 I915_WRITE(IER, enable_mask);
4181 POSTING_READ(IER);
4182
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004183 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004184
Daniel Vetter379ef822013-10-16 22:55:56 +02004185 /* Interrupt setup is already guaranteed to be single-threaded, this is
4186 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004187 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004188 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4189 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004190 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02004191
Daniel Vetter20afbda2012-12-11 14:05:07 +01004192 return 0;
4193}
4194
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004195/*
4196 * Returns true when a page flip has completed.
4197 */
4198static bool i915_handle_vblank(struct drm_device *dev,
4199 int plane, int pipe, u32 iir)
4200{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004201 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004202 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
4203
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03004204 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004205 return false;
4206
4207 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004208 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004209
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004210 /* We detect FlipDone by looking for the change in PendingFlip from '1'
4211 * to '0' on the following vblank, i.e. IIR has the Pendingflip
4212 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
4213 * the flip is completed (no longer pending). Since this doesn't raise
4214 * an interrupt per se, we watch for the change at vblank.
4215 */
4216 if (I915_READ(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004217 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004218
Ville Syrjälä7d475592014-12-17 23:08:03 +02004219 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004220 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004221 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004222
4223check_page_flip:
4224 intel_check_page_flip(dev, pipe);
4225 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004226}
4227
Daniel Vetterff1f5252012-10-02 15:10:55 +02004228static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004229{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004230 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004231 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01004232 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01004233 u32 flip_mask =
4234 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4235 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01004236 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004237
Imre Deak2dd2a882015-02-24 11:14:30 +02004238 if (!intel_irqs_enabled(dev_priv))
4239 return IRQ_NONE;
4240
Imre Deak1f814da2015-12-16 02:52:19 +02004241 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
4242 disable_rpm_wakeref_asserts(dev_priv);
4243
Chris Wilsona266c7d2012-04-24 22:59:44 +01004244 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01004245 do {
4246 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01004247 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004248
4249 /* Can't rely on pipestat interrupt bit in iir as it might
4250 * have been cleared after the pipestat interrupt was received.
4251 * It doesn't set the bit in iir again, but it still produces
4252 * interrupts (for non-MSI).
4253 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004254 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004255 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004256 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004257
Damien Lespiau055e3932014-08-18 13:49:10 +01004258 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004259 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004260 pipe_stats[pipe] = I915_READ(reg);
4261
Chris Wilson38bde182012-04-24 22:59:50 +01004262 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004263 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004264 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01004265 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004266 }
4267 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004268 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004269
4270 if (!irq_received)
4271 break;
4272
Chris Wilsona266c7d2012-04-24 22:59:44 +01004273 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004274 if (I915_HAS_HOTPLUG(dev) &&
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004275 iir & I915_DISPLAY_PORT_INTERRUPT) {
4276 u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4277 if (hotplug_status)
4278 i9xx_hpd_irq_handler(dev, hotplug_status);
4279 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004280
Chris Wilson38bde182012-04-24 22:59:50 +01004281 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004282 new_iir = I915_READ(IIR); /* Flush posted writes */
4283
Chris Wilsona266c7d2012-04-24 22:59:44 +01004284 if (iir & I915_USER_INTERRUPT)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004285 notify_ring(&dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004286
Damien Lespiau055e3932014-08-18 13:49:10 +01004287 for_each_pipe(dev_priv, pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01004288 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01004289 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01004290 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02004291
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004292 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4293 i915_handle_vblank(dev, plane, pipe, iir))
4294 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004295
4296 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4297 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004298
4299 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004300 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004301
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004302 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4303 intel_cpu_fifo_underrun_irq_handler(dev_priv,
4304 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004305 }
4306
Chris Wilsona266c7d2012-04-24 22:59:44 +01004307 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4308 intel_opregion_asle_intr(dev);
4309
4310 /* With MSI, interrupts are only generated when iir
4311 * transitions from zero to nonzero. If another bit got
4312 * set while we were handling the existing iir bits, then
4313 * we would never get another interrupt.
4314 *
4315 * This is fine on non-MSI as well, as if we hit this path
4316 * we avoid exiting the interrupt handler only to generate
4317 * another one.
4318 *
4319 * Note that for MSI this could cause a stray interrupt report
4320 * if an interrupt landed in the time between writing IIR and
4321 * the posting read. This should be rare enough to never
4322 * trigger the 99% of 100,000 interrupts test for disabling
4323 * stray interrupts.
4324 */
Chris Wilson38bde182012-04-24 22:59:50 +01004325 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004326 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01004327 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004328
Imre Deak1f814da2015-12-16 02:52:19 +02004329 enable_rpm_wakeref_asserts(dev_priv);
4330
Chris Wilsona266c7d2012-04-24 22:59:44 +01004331 return ret;
4332}
4333
4334static void i915_irq_uninstall(struct drm_device * dev)
4335{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004336 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004337 int pipe;
4338
Chris Wilsona266c7d2012-04-24 22:59:44 +01004339 if (I915_HAS_HOTPLUG(dev)) {
Egbert Eich0706f172015-09-23 16:15:27 +02004340 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004341 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4342 }
4343
Chris Wilson00d98eb2012-04-24 22:59:48 +01004344 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004345 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01004346 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004347 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004348 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4349 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004350 I915_WRITE(IMR, 0xffffffff);
4351 I915_WRITE(IER, 0x0);
4352
Chris Wilsona266c7d2012-04-24 22:59:44 +01004353 I915_WRITE(IIR, I915_READ(IIR));
4354}
4355
4356static void i965_irq_preinstall(struct drm_device * dev)
4357{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004358 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004359 int pipe;
4360
Egbert Eich0706f172015-09-23 16:15:27 +02004361 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004362 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004363
4364 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004365 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004366 I915_WRITE(PIPESTAT(pipe), 0);
4367 I915_WRITE(IMR, 0xffffffff);
4368 I915_WRITE(IER, 0x0);
4369 POSTING_READ(IER);
4370}
4371
4372static int i965_irq_postinstall(struct drm_device *dev)
4373{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004374 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004375 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004376 u32 error_mask;
4377
Chris Wilsona266c7d2012-04-24 22:59:44 +01004378 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004379 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004380 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004381 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4382 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4383 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4384 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4385 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4386
4387 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004388 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4389 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004390 enable_mask |= I915_USER_INTERRUPT;
4391
4392 if (IS_G4X(dev))
4393 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004394
Daniel Vetterb79480b2013-06-27 17:52:10 +02004395 /* Interrupt setup is already guaranteed to be single-threaded, this is
4396 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004397 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004398 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4399 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4400 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004401 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004402
Chris Wilsona266c7d2012-04-24 22:59:44 +01004403 /*
4404 * Enable some error detection, note the instruction error mask
4405 * bit is reserved, so we leave it masked.
4406 */
4407 if (IS_G4X(dev)) {
4408 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4409 GM45_ERROR_MEM_PRIV |
4410 GM45_ERROR_CP_PRIV |
4411 I915_ERROR_MEMORY_REFRESH);
4412 } else {
4413 error_mask = ~(I915_ERROR_PAGE_TABLE |
4414 I915_ERROR_MEMORY_REFRESH);
4415 }
4416 I915_WRITE(EMR, error_mask);
4417
4418 I915_WRITE(IMR, dev_priv->irq_mask);
4419 I915_WRITE(IER, enable_mask);
4420 POSTING_READ(IER);
4421
Egbert Eich0706f172015-09-23 16:15:27 +02004422 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004423 POSTING_READ(PORT_HOTPLUG_EN);
4424
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004425 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004426
4427 return 0;
4428}
4429
Egbert Eichbac56d52013-02-25 12:06:51 -05004430static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004431{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004432 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004433 u32 hotplug_en;
4434
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004435 assert_spin_locked(&dev_priv->irq_lock);
4436
Ville Syrjälä778eb332015-01-09 14:21:13 +02004437 /* Note HDMI and DP share hotplug bits */
4438 /* enable bits are the same for all generations */
Egbert Eich0706f172015-09-23 16:15:27 +02004439 hotplug_en = intel_hpd_enabled_irqs(dev, hpd_mask_i915);
Ville Syrjälä778eb332015-01-09 14:21:13 +02004440 /* Programming the CRT detection parameters tends
4441 to generate a spurious hotplug event about three
4442 seconds later. So just do it once.
4443 */
4444 if (IS_G4X(dev))
4445 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Ville Syrjälä778eb332015-01-09 14:21:13 +02004446 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004447
Ville Syrjälä778eb332015-01-09 14:21:13 +02004448 /* Ignore TV since it's buggy */
Egbert Eich0706f172015-09-23 16:15:27 +02004449 i915_hotplug_interrupt_update_locked(dev_priv,
Jani Nikulaf9e3dc72015-10-21 17:22:43 +03004450 HOTPLUG_INT_EN_MASK |
4451 CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4452 CRT_HOTPLUG_ACTIVATION_PERIOD_64,
4453 hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004454}
4455
Daniel Vetterff1f5252012-10-02 15:10:55 +02004456static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004457{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004458 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004459 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004460 u32 iir, new_iir;
4461 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004462 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004463 u32 flip_mask =
4464 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4465 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004466
Imre Deak2dd2a882015-02-24 11:14:30 +02004467 if (!intel_irqs_enabled(dev_priv))
4468 return IRQ_NONE;
4469
Imre Deak1f814da2015-12-16 02:52:19 +02004470 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
4471 disable_rpm_wakeref_asserts(dev_priv);
4472
Chris Wilsona266c7d2012-04-24 22:59:44 +01004473 iir = I915_READ(IIR);
4474
Chris Wilsona266c7d2012-04-24 22:59:44 +01004475 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004476 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004477 bool blc_event = false;
4478
Chris Wilsona266c7d2012-04-24 22:59:44 +01004479 /* Can't rely on pipestat interrupt bit in iir as it might
4480 * have been cleared after the pipestat interrupt was received.
4481 * It doesn't set the bit in iir again, but it still produces
4482 * interrupts (for non-MSI).
4483 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004484 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004485 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004486 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004487
Damien Lespiau055e3932014-08-18 13:49:10 +01004488 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004489 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004490 pipe_stats[pipe] = I915_READ(reg);
4491
4492 /*
4493 * Clear the PIPE*STAT regs before the IIR
4494 */
4495 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004496 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004497 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004498 }
4499 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004500 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004501
4502 if (!irq_received)
4503 break;
4504
4505 ret = IRQ_HANDLED;
4506
4507 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004508 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
4509 u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4510 if (hotplug_status)
4511 i9xx_hpd_irq_handler(dev, hotplug_status);
4512 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004513
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004514 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004515 new_iir = I915_READ(IIR); /* Flush posted writes */
4516
Chris Wilsona266c7d2012-04-24 22:59:44 +01004517 if (iir & I915_USER_INTERRUPT)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004518 notify_ring(&dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004519 if (iir & I915_BSD_USER_INTERRUPT)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004520 notify_ring(&dev_priv->engine[VCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004521
Damien Lespiau055e3932014-08-18 13:49:10 +01004522 for_each_pipe(dev_priv, pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004523 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004524 i915_handle_vblank(dev, pipe, pipe, iir))
4525 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004526
4527 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4528 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004529
4530 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004531 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004532
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004533 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4534 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004535 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004536
4537 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4538 intel_opregion_asle_intr(dev);
4539
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004540 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4541 gmbus_irq_handler(dev);
4542
Chris Wilsona266c7d2012-04-24 22:59:44 +01004543 /* With MSI, interrupts are only generated when iir
4544 * transitions from zero to nonzero. If another bit got
4545 * set while we were handling the existing iir bits, then
4546 * we would never get another interrupt.
4547 *
4548 * This is fine on non-MSI as well, as if we hit this path
4549 * we avoid exiting the interrupt handler only to generate
4550 * another one.
4551 *
4552 * Note that for MSI this could cause a stray interrupt report
4553 * if an interrupt landed in the time between writing IIR and
4554 * the posting read. This should be rare enough to never
4555 * trigger the 99% of 100,000 interrupts test for disabling
4556 * stray interrupts.
4557 */
4558 iir = new_iir;
4559 }
4560
Imre Deak1f814da2015-12-16 02:52:19 +02004561 enable_rpm_wakeref_asserts(dev_priv);
4562
Chris Wilsona266c7d2012-04-24 22:59:44 +01004563 return ret;
4564}
4565
4566static void i965_irq_uninstall(struct drm_device * dev)
4567{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004568 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004569 int pipe;
4570
4571 if (!dev_priv)
4572 return;
4573
Egbert Eich0706f172015-09-23 16:15:27 +02004574 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004575 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004576
4577 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004578 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004579 I915_WRITE(PIPESTAT(pipe), 0);
4580 I915_WRITE(IMR, 0xffffffff);
4581 I915_WRITE(IER, 0x0);
4582
Damien Lespiau055e3932014-08-18 13:49:10 +01004583 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004584 I915_WRITE(PIPESTAT(pipe),
4585 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4586 I915_WRITE(IIR, I915_READ(IIR));
4587}
4588
Daniel Vetterfca52a52014-09-30 10:56:45 +02004589/**
4590 * intel_irq_init - initializes irq support
4591 * @dev_priv: i915 device instance
4592 *
4593 * This function initializes all the irq support including work items, timers
4594 * and all the vtables. It does not setup the interrupt itself though.
4595 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004596void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004597{
Daniel Vetterb9632912014-09-30 10:56:44 +02004598 struct drm_device *dev = dev_priv->dev;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004599
Jani Nikula77913b32015-06-18 13:06:16 +03004600 intel_hpd_init_work(dev_priv);
4601
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004602 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004603 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004604
Deepak Sa6706b42014-03-15 20:23:22 +05304605 /* Let's track the enabled rps events */
Wayne Boyer666a4532015-12-09 12:29:35 -08004606 if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004607 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004608 dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004609 else
4610 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304611
Chris Wilson737b1502015-01-26 18:03:03 +02004612 INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4613 i915_hangcheck_elapsed);
Daniel Vetter61bac782012-12-01 21:03:21 +01004614
Daniel Vetterb9632912014-09-30 10:56:44 +02004615 if (IS_GEN2(dev_priv)) {
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004616 dev->max_vblank_count = 0;
4617 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004618 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004619 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03004620 dev->driver->get_vblank_counter = g4x_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004621 } else {
4622 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4623 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004624 }
4625
Ville Syrjälä21da2702014-08-06 14:49:55 +03004626 /*
4627 * Opt out of the vblank disable timer on everything except gen2.
4628 * Gen2 doesn't have a hardware frame counter and so depends on
4629 * vblank interrupts to produce sane vblank seuquence numbers.
4630 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004631 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004632 dev->vblank_disable_immediate = true;
4633
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004634 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4635 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004636
Daniel Vetterb9632912014-09-30 10:56:44 +02004637 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004638 dev->driver->irq_handler = cherryview_irq_handler;
4639 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4640 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4641 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4642 dev->driver->enable_vblank = valleyview_enable_vblank;
4643 dev->driver->disable_vblank = valleyview_disable_vblank;
4644 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004645 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004646 dev->driver->irq_handler = valleyview_irq_handler;
4647 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4648 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4649 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4650 dev->driver->enable_vblank = valleyview_enable_vblank;
4651 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004652 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004653 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004654 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004655 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004656 dev->driver->irq_postinstall = gen8_irq_postinstall;
4657 dev->driver->irq_uninstall = gen8_irq_uninstall;
4658 dev->driver->enable_vblank = gen8_enable_vblank;
4659 dev->driver->disable_vblank = gen8_disable_vblank;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004660 if (IS_BROXTON(dev))
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02004661 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004662 else if (HAS_PCH_SPT(dev))
4663 dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
4664 else
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03004665 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004666 } else if (HAS_PCH_SPLIT(dev)) {
4667 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004668 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004669 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4670 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4671 dev->driver->enable_vblank = ironlake_enable_vblank;
4672 dev->driver->disable_vblank = ironlake_disable_vblank;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03004673 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004674 } else {
Daniel Vetterb9632912014-09-30 10:56:44 +02004675 if (INTEL_INFO(dev_priv)->gen == 2) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004676 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4677 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4678 dev->driver->irq_handler = i8xx_irq_handler;
4679 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Daniel Vetterb9632912014-09-30 10:56:44 +02004680 } else if (INTEL_INFO(dev_priv)->gen == 3) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004681 dev->driver->irq_preinstall = i915_irq_preinstall;
4682 dev->driver->irq_postinstall = i915_irq_postinstall;
4683 dev->driver->irq_uninstall = i915_irq_uninstall;
4684 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004685 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004686 dev->driver->irq_preinstall = i965_irq_preinstall;
4687 dev->driver->irq_postinstall = i965_irq_postinstall;
4688 dev->driver->irq_uninstall = i965_irq_uninstall;
4689 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004690 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004691 if (I915_HAS_HOTPLUG(dev_priv))
4692 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004693 dev->driver->enable_vblank = i915_enable_vblank;
4694 dev->driver->disable_vblank = i915_disable_vblank;
4695 }
4696}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004697
Daniel Vetterfca52a52014-09-30 10:56:45 +02004698/**
Daniel Vetterfca52a52014-09-30 10:56:45 +02004699 * intel_irq_install - enables the hardware interrupt
4700 * @dev_priv: i915 device instance
4701 *
4702 * This function enables the hardware interrupt handling, but leaves the hotplug
4703 * handling still disabled. It is called after intel_irq_init().
4704 *
4705 * In the driver load and resume code we need working interrupts in a few places
4706 * but don't want to deal with the hassle of concurrent probe and hotplug
4707 * workers. Hence the split into this two-stage approach.
4708 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004709int intel_irq_install(struct drm_i915_private *dev_priv)
4710{
4711 /*
4712 * We enable some interrupt sources in our postinstall hooks, so mark
4713 * interrupts as enabled _before_ actually enabling them to avoid
4714 * special cases in our ordering checks.
4715 */
4716 dev_priv->pm.irqs_enabled = true;
4717
4718 return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
4719}
4720
Daniel Vetterfca52a52014-09-30 10:56:45 +02004721/**
4722 * intel_irq_uninstall - finilizes all irq handling
4723 * @dev_priv: i915 device instance
4724 *
4725 * This stops interrupt and hotplug handling and unregisters and frees all
4726 * resources acquired in the init functions.
4727 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004728void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4729{
4730 drm_irq_uninstall(dev_priv->dev);
4731 intel_hpd_cancel_work(dev_priv);
4732 dev_priv->pm.irqs_enabled = false;
4733}
4734
Daniel Vetterfca52a52014-09-30 10:56:45 +02004735/**
4736 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4737 * @dev_priv: i915 device instance
4738 *
4739 * This function is used to disable interrupts at runtime, both in the runtime
4740 * pm and the system suspend/resume code.
4741 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004742void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004743{
Daniel Vetterb9632912014-09-30 10:56:44 +02004744 dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004745 dev_priv->pm.irqs_enabled = false;
Imre Deak2dd2a882015-02-24 11:14:30 +02004746 synchronize_irq(dev_priv->dev->irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004747}
4748
Daniel Vetterfca52a52014-09-30 10:56:45 +02004749/**
4750 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4751 * @dev_priv: i915 device instance
4752 *
4753 * This function is used to enable interrupts at runtime, both in the runtime
4754 * pm and the system suspend/resume code.
4755 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004756void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004757{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004758 dev_priv->pm.irqs_enabled = true;
Daniel Vetterb9632912014-09-30 10:56:44 +02004759 dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4760 dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004761}