blob: 70b420e134cef48a029d5866dad5911c7069a11c [file] [log] [blame]
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04002 * Marvell 88e6xxx Ethernet switch single-chip support
3 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00004 * Copyright (c) 2008 Marvell Semiconductor
5 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
7 *
Vivien Didelot4333d612017-03-28 15:10:36 -04008 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
9 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
10 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
Barry Grussling19b2f972013-01-08 16:05:54 +000017#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070018#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020019#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070020#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020021#include <linux/interrupt.h>
22#include <linux/irq.h>
23#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000024#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000025#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020026#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000027#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040028#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020029#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020030#include <linux/of_mdio.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000031#include <linux/netdevice.h>
Andrew Lunnc8c1b392015-11-20 03:56:24 +010032#include <linux/gpio/consumer.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000033#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000034#include <net/dsa.h>
Vivien Didelot1f36faf2015-10-08 11:35:13 -040035#include <net/switchdev.h>
Vivien Didelotec561272016-09-02 14:45:33 -040036
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000037#include "mv88e6xxx.h"
Vivien Didelota935c052016-09-29 12:21:53 -040038#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040039#include "global2.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010040#include "port.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000041
Vivien Didelotfad09c72016-06-21 12:28:20 -040042static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040043{
Vivien Didelotfad09c72016-06-21 12:28:20 -040044 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
45 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040046 dump_stack();
47 }
48}
49
Vivien Didelot914b32f2016-06-20 13:14:11 -040050/* The switch ADDR[4:1] configuration pins define the chip SMI device address
51 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
52 *
53 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
54 * is the only device connected to the SMI master. In this mode it responds to
55 * all 32 possible SMI addresses, and thus maps directly the internal devices.
56 *
57 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
58 * multiple devices to share the SMI interface. In this mode it responds to only
59 * 2 registers, used to indirectly access the internal SMI devices.
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000060 */
Vivien Didelot914b32f2016-06-20 13:14:11 -040061
Vivien Didelotfad09c72016-06-21 12:28:20 -040062static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040063 int addr, int reg, u16 *val)
64{
Vivien Didelotfad09c72016-06-21 12:28:20 -040065 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040066 return -EOPNOTSUPP;
67
Vivien Didelotfad09c72016-06-21 12:28:20 -040068 return chip->smi_ops->read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040069}
70
Vivien Didelotfad09c72016-06-21 12:28:20 -040071static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040072 int addr, int reg, u16 val)
73{
Vivien Didelotfad09c72016-06-21 12:28:20 -040074 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040075 return -EOPNOTSUPP;
76
Vivien Didelotfad09c72016-06-21 12:28:20 -040077 return chip->smi_ops->write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040078}
79
Vivien Didelotfad09c72016-06-21 12:28:20 -040080static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040081 int addr, int reg, u16 *val)
82{
83 int ret;
84
Vivien Didelotfad09c72016-06-21 12:28:20 -040085 ret = mdiobus_read_nested(chip->bus, addr, reg);
Vivien Didelot914b32f2016-06-20 13:14:11 -040086 if (ret < 0)
87 return ret;
88
89 *val = ret & 0xffff;
90
91 return 0;
92}
93
Vivien Didelotfad09c72016-06-21 12:28:20 -040094static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040095 int addr, int reg, u16 val)
96{
97 int ret;
98
Vivien Didelotfad09c72016-06-21 12:28:20 -040099 ret = mdiobus_write_nested(chip->bus, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400100 if (ret < 0)
101 return ret;
102
103 return 0;
104}
105
Vivien Didelotc08026a2016-09-29 12:21:59 -0400106static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400107 .read = mv88e6xxx_smi_single_chip_read,
108 .write = mv88e6xxx_smi_single_chip_write,
109};
110
Vivien Didelotfad09c72016-06-21 12:28:20 -0400111static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000112{
113 int ret;
114 int i;
115
116 for (i = 0; i < 16; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400117 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000118 if (ret < 0)
119 return ret;
120
Andrew Lunncca8b132015-04-02 04:06:39 +0200121 if ((ret & SMI_CMD_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000122 return 0;
123 }
124
125 return -ETIMEDOUT;
126}
127
Vivien Didelotfad09c72016-06-21 12:28:20 -0400128static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400129 int addr, int reg, u16 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000130{
131 int ret;
132
Barry Grussling3675c8d2013-01-08 16:05:53 +0000133 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400134 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000135 if (ret < 0)
136 return ret;
137
Barry Grussling3675c8d2013-01-08 16:05:53 +0000138 /* Transmit the read command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400139 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Neil Armstrong6e899e62015-10-22 10:37:53 +0200140 SMI_CMD_OP_22_READ | (addr << 5) | reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000141 if (ret < 0)
142 return ret;
143
Barry Grussling3675c8d2013-01-08 16:05:53 +0000144 /* Wait for the read command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400145 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000146 if (ret < 0)
147 return ret;
148
Barry Grussling3675c8d2013-01-08 16:05:53 +0000149 /* Read the data. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400150 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000151 if (ret < 0)
152 return ret;
153
Vivien Didelot914b32f2016-06-20 13:14:11 -0400154 *val = ret & 0xffff;
155
156 return 0;
157}
158
Vivien Didelotfad09c72016-06-21 12:28:20 -0400159static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400160 int addr, int reg, u16 val)
161{
162 int ret;
163
164 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400165 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400166 if (ret < 0)
167 return ret;
168
169 /* Transmit the data to write. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400170 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400171 if (ret < 0)
172 return ret;
173
174 /* Transmit the write command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400175 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400176 SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
177 if (ret < 0)
178 return ret;
179
180 /* Wait for the write command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400181 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400182 if (ret < 0)
183 return ret;
184
185 return 0;
186}
187
Vivien Didelotc08026a2016-09-29 12:21:59 -0400188static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400189 .read = mv88e6xxx_smi_multi_chip_read,
190 .write = mv88e6xxx_smi_multi_chip_write,
191};
192
Vivien Didelotec561272016-09-02 14:45:33 -0400193int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400194{
195 int err;
196
Vivien Didelotfad09c72016-06-21 12:28:20 -0400197 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400198
Vivien Didelotfad09c72016-06-21 12:28:20 -0400199 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400200 if (err)
201 return err;
202
Vivien Didelotfad09c72016-06-21 12:28:20 -0400203 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400204 addr, reg, *val);
205
206 return 0;
207}
208
Vivien Didelotec561272016-09-02 14:45:33 -0400209int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400210{
211 int err;
212
Vivien Didelotfad09c72016-06-21 12:28:20 -0400213 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400214
Vivien Didelotfad09c72016-06-21 12:28:20 -0400215 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400216 if (err)
217 return err;
218
Vivien Didelotfad09c72016-06-21 12:28:20 -0400219 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400220 addr, reg, val);
221
222 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000223}
224
Andrew Lunnee26a222017-01-24 14:53:48 +0100225static int mv88e6165_phy_read(struct mv88e6xxx_chip *chip,
226 struct mii_bus *bus,
227 int addr, int reg, u16 *val)
Andrew Lunnefb3e742017-01-24 14:53:47 +0100228{
229 return mv88e6xxx_read(chip, addr, reg, val);
230}
231
Andrew Lunnee26a222017-01-24 14:53:48 +0100232static int mv88e6165_phy_write(struct mv88e6xxx_chip *chip,
233 struct mii_bus *bus,
234 int addr, int reg, u16 val)
Andrew Lunnefb3e742017-01-24 14:53:47 +0100235{
236 return mv88e6xxx_write(chip, addr, reg, val);
237}
238
Andrew Lunna3c53be52017-01-24 14:53:50 +0100239static struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
240{
241 struct mv88e6xxx_mdio_bus *mdio_bus;
242
243 mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
244 list);
245 if (!mdio_bus)
246 return NULL;
247
248 return mdio_bus->bus;
249}
250
Vivien Didelote57e5e72016-08-15 17:19:00 -0400251static int mv88e6xxx_phy_read(struct mv88e6xxx_chip *chip, int phy,
252 int reg, u16 *val)
253{
254 int addr = phy; /* PHY devices addresses start at 0x0 */
Andrew Lunna3c53be52017-01-24 14:53:50 +0100255 struct mii_bus *bus;
Vivien Didelote57e5e72016-08-15 17:19:00 -0400256
Andrew Lunna3c53be52017-01-24 14:53:50 +0100257 bus = mv88e6xxx_default_mdio_bus(chip);
258 if (!bus)
Vivien Didelote57e5e72016-08-15 17:19:00 -0400259 return -EOPNOTSUPP;
260
Andrew Lunna3c53be52017-01-24 14:53:50 +0100261 if (!chip->info->ops->phy_read)
Andrew Lunnee26a222017-01-24 14:53:48 +0100262 return -EOPNOTSUPP;
263
264 return chip->info->ops->phy_read(chip, bus, addr, reg, val);
Vivien Didelote57e5e72016-08-15 17:19:00 -0400265}
266
267static int mv88e6xxx_phy_write(struct mv88e6xxx_chip *chip, int phy,
268 int reg, u16 val)
269{
270 int addr = phy; /* PHY devices addresses start at 0x0 */
Andrew Lunna3c53be52017-01-24 14:53:50 +0100271 struct mii_bus *bus;
Vivien Didelote57e5e72016-08-15 17:19:00 -0400272
Andrew Lunna3c53be52017-01-24 14:53:50 +0100273 bus = mv88e6xxx_default_mdio_bus(chip);
274 if (!bus)
Vivien Didelote57e5e72016-08-15 17:19:00 -0400275 return -EOPNOTSUPP;
276
Andrew Lunna3c53be52017-01-24 14:53:50 +0100277 if (!chip->info->ops->phy_write)
Andrew Lunnee26a222017-01-24 14:53:48 +0100278 return -EOPNOTSUPP;
279
280 return chip->info->ops->phy_write(chip, bus, addr, reg, val);
Vivien Didelote57e5e72016-08-15 17:19:00 -0400281}
282
Vivien Didelot09cb7df2016-08-15 17:19:01 -0400283static int mv88e6xxx_phy_page_get(struct mv88e6xxx_chip *chip, int phy, u8 page)
284{
285 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_PHY_PAGE))
286 return -EOPNOTSUPP;
287
288 return mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
289}
290
291static void mv88e6xxx_phy_page_put(struct mv88e6xxx_chip *chip, int phy)
292{
293 int err;
294
295 /* Restore PHY page Copper 0x0 for access via the registered MDIO bus */
296 err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, PHY_PAGE_COPPER);
297 if (unlikely(err)) {
298 dev_err(chip->dev, "failed to restore PHY %d page Copper (%d)\n",
299 phy, err);
300 }
301}
302
303static int mv88e6xxx_phy_page_read(struct mv88e6xxx_chip *chip, int phy,
304 u8 page, int reg, u16 *val)
305{
306 int err;
307
308 /* There is no paging for registers 22 */
309 if (reg == PHY_PAGE)
310 return -EINVAL;
311
312 err = mv88e6xxx_phy_page_get(chip, phy, page);
313 if (!err) {
314 err = mv88e6xxx_phy_read(chip, phy, reg, val);
315 mv88e6xxx_phy_page_put(chip, phy);
316 }
317
318 return err;
319}
320
321static int mv88e6xxx_phy_page_write(struct mv88e6xxx_chip *chip, int phy,
322 u8 page, int reg, u16 val)
323{
324 int err;
325
326 /* There is no paging for registers 22 */
327 if (reg == PHY_PAGE)
328 return -EINVAL;
329
330 err = mv88e6xxx_phy_page_get(chip, phy, page);
331 if (!err) {
332 err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
333 mv88e6xxx_phy_page_put(chip, phy);
334 }
335
336 return err;
337}
338
339static int mv88e6xxx_serdes_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
340{
341 return mv88e6xxx_phy_page_read(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
342 reg, val);
343}
344
345static int mv88e6xxx_serdes_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
346{
347 return mv88e6xxx_phy_page_write(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
348 reg, val);
349}
350
Andrew Lunndc30c352016-10-16 19:56:49 +0200351static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
352{
353 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
354 unsigned int n = d->hwirq;
355
356 chip->g1_irq.masked |= (1 << n);
357}
358
359static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
360{
361 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
362 unsigned int n = d->hwirq;
363
364 chip->g1_irq.masked &= ~(1 << n);
365}
366
367static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
368{
369 struct mv88e6xxx_chip *chip = dev_id;
370 unsigned int nhandled = 0;
371 unsigned int sub_irq;
372 unsigned int n;
373 u16 reg;
374 int err;
375
376 mutex_lock(&chip->reg_lock);
377 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
378 mutex_unlock(&chip->reg_lock);
379
380 if (err)
381 goto out;
382
383 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
384 if (reg & (1 << n)) {
385 sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
386 handle_nested_irq(sub_irq);
387 ++nhandled;
388 }
389 }
390out:
391 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
392}
393
394static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
395{
396 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
397
398 mutex_lock(&chip->reg_lock);
399}
400
401static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
402{
403 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
404 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
405 u16 reg;
406 int err;
407
408 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
409 if (err)
410 goto out;
411
412 reg &= ~mask;
413 reg |= (~chip->g1_irq.masked & mask);
414
415 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
416 if (err)
417 goto out;
418
419out:
420 mutex_unlock(&chip->reg_lock);
421}
422
423static struct irq_chip mv88e6xxx_g1_irq_chip = {
424 .name = "mv88e6xxx-g1",
425 .irq_mask = mv88e6xxx_g1_irq_mask,
426 .irq_unmask = mv88e6xxx_g1_irq_unmask,
427 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
428 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
429};
430
431static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
432 unsigned int irq,
433 irq_hw_number_t hwirq)
434{
435 struct mv88e6xxx_chip *chip = d->host_data;
436
437 irq_set_chip_data(irq, d->host_data);
438 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
439 irq_set_noprobe(irq);
440
441 return 0;
442}
443
444static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
445 .map = mv88e6xxx_g1_irq_domain_map,
446 .xlate = irq_domain_xlate_twocell,
447};
448
449static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
450{
451 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100452 u16 mask;
453
454 mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
455 mask |= GENMASK(chip->g1_irq.nirqs, 0);
456 mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
457
458 free_irq(chip->irq, chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200459
Andreas Färber5edef2f2016-11-27 23:26:28 +0100460 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100461 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200462 irq_dispose_mapping(virq);
463 }
464
Andrew Lunna3db3d32016-11-20 20:14:14 +0100465 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200466}
467
468static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
469{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100470 int err, irq, virq;
471 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200472
473 chip->g1_irq.nirqs = chip->info->g1_irqs;
474 chip->g1_irq.domain = irq_domain_add_simple(
475 NULL, chip->g1_irq.nirqs, 0,
476 &mv88e6xxx_g1_irq_domain_ops, chip);
477 if (!chip->g1_irq.domain)
478 return -ENOMEM;
479
480 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
481 irq_create_mapping(chip->g1_irq.domain, irq);
482
483 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
484 chip->g1_irq.masked = ~0;
485
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100486 err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200487 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100488 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200489
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100490 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200491
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100492 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200493 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100494 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200495
496 /* Reading the interrupt status clears (most of) them */
497 err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
498 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100499 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200500
501 err = request_threaded_irq(chip->irq, NULL,
502 mv88e6xxx_g1_irq_thread_fn,
503 IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
504 dev_name(chip->dev), chip);
505 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100506 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200507
508 return 0;
509
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100510out_disable:
511 mask |= GENMASK(chip->g1_irq.nirqs, 0);
512 mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
513
514out_mapping:
515 for (irq = 0; irq < 16; irq++) {
516 virq = irq_find_mapping(chip->g1_irq.domain, irq);
517 irq_dispose_mapping(virq);
518 }
519
520 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200521
522 return err;
523}
524
Vivien Didelotec561272016-09-02 14:45:33 -0400525int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
Vivien Didelot2d79af62016-08-15 17:18:57 -0400526{
Andrew Lunn6441e6692016-08-19 00:01:55 +0200527 int i;
Vivien Didelot2d79af62016-08-15 17:18:57 -0400528
Andrew Lunn6441e6692016-08-19 00:01:55 +0200529 for (i = 0; i < 16; i++) {
Vivien Didelot2d79af62016-08-15 17:18:57 -0400530 u16 val;
531 int err;
532
533 err = mv88e6xxx_read(chip, addr, reg, &val);
534 if (err)
535 return err;
536
537 if (!(val & mask))
538 return 0;
539
540 usleep_range(1000, 2000);
541 }
542
Andrew Lunn30853552016-08-19 00:01:57 +0200543 dev_err(chip->dev, "Timeout while waiting for switch\n");
Vivien Didelot2d79af62016-08-15 17:18:57 -0400544 return -ETIMEDOUT;
545}
546
Vivien Didelotf22ab642016-07-18 20:45:31 -0400547/* Indirect write to single pointer-data register with an Update bit */
Vivien Didelotec561272016-09-02 14:45:33 -0400548int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
Vivien Didelotf22ab642016-07-18 20:45:31 -0400549{
550 u16 val;
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200551 int err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400552
553 /* Wait until the previous operation is completed */
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200554 err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
555 if (err)
556 return err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400557
558 /* Set the Update bit to trigger a write operation */
559 val = BIT(15) | update;
560
561 return mv88e6xxx_write(chip, addr, reg, val);
562}
563
Vivien Didelota935c052016-09-29 12:21:53 -0400564static int mv88e6xxx_ppu_disable(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000565{
Vivien Didelota199d8b2016-12-05 17:30:28 -0500566 if (!chip->info->ops->ppu_disable)
567 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000568
Vivien Didelota199d8b2016-12-05 17:30:28 -0500569 return chip->info->ops->ppu_disable(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000570}
571
Vivien Didelotfad09c72016-06-21 12:28:20 -0400572static int mv88e6xxx_ppu_enable(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000573{
Vivien Didelota199d8b2016-12-05 17:30:28 -0500574 if (!chip->info->ops->ppu_enable)
575 return 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000576
Vivien Didelota199d8b2016-12-05 17:30:28 -0500577 return chip->info->ops->ppu_enable(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000578}
579
580static void mv88e6xxx_ppu_reenable_work(struct work_struct *ugly)
581{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400582 struct mv88e6xxx_chip *chip;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000583
Vivien Didelotfad09c72016-06-21 12:28:20 -0400584 chip = container_of(ugly, struct mv88e6xxx_chip, ppu_work);
Vivien Didelot762eb672016-06-04 21:16:54 +0200585
Vivien Didelotfad09c72016-06-21 12:28:20 -0400586 mutex_lock(&chip->reg_lock);
Vivien Didelot762eb672016-06-04 21:16:54 +0200587
Vivien Didelotfad09c72016-06-21 12:28:20 -0400588 if (mutex_trylock(&chip->ppu_mutex)) {
589 if (mv88e6xxx_ppu_enable(chip) == 0)
590 chip->ppu_disabled = 0;
591 mutex_unlock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000592 }
Vivien Didelot762eb672016-06-04 21:16:54 +0200593
Vivien Didelotfad09c72016-06-21 12:28:20 -0400594 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000595}
596
597static void mv88e6xxx_ppu_reenable_timer(unsigned long _ps)
598{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400599 struct mv88e6xxx_chip *chip = (void *)_ps;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000600
Vivien Didelotfad09c72016-06-21 12:28:20 -0400601 schedule_work(&chip->ppu_work);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000602}
603
Vivien Didelotfad09c72016-06-21 12:28:20 -0400604static int mv88e6xxx_ppu_access_get(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000605{
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000606 int ret;
607
Vivien Didelotfad09c72016-06-21 12:28:20 -0400608 mutex_lock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000609
Barry Grussling3675c8d2013-01-08 16:05:53 +0000610 /* If the PHY polling unit is enabled, disable it so that
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000611 * we can access the PHY registers. If it was already
612 * disabled, cancel the timer that is going to re-enable
613 * it.
614 */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400615 if (!chip->ppu_disabled) {
616 ret = mv88e6xxx_ppu_disable(chip);
Barry Grussling85686582013-01-08 16:05:56 +0000617 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400618 mutex_unlock(&chip->ppu_mutex);
Barry Grussling85686582013-01-08 16:05:56 +0000619 return ret;
620 }
Vivien Didelotfad09c72016-06-21 12:28:20 -0400621 chip->ppu_disabled = 1;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000622 } else {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400623 del_timer(&chip->ppu_timer);
Barry Grussling85686582013-01-08 16:05:56 +0000624 ret = 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000625 }
626
627 return ret;
628}
629
Vivien Didelotfad09c72016-06-21 12:28:20 -0400630static void mv88e6xxx_ppu_access_put(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000631{
Barry Grussling3675c8d2013-01-08 16:05:53 +0000632 /* Schedule a timer to re-enable the PHY polling unit. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400633 mod_timer(&chip->ppu_timer, jiffies + msecs_to_jiffies(10));
634 mutex_unlock(&chip->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000635}
636
Vivien Didelotfad09c72016-06-21 12:28:20 -0400637static void mv88e6xxx_ppu_state_init(struct mv88e6xxx_chip *chip)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000638{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400639 mutex_init(&chip->ppu_mutex);
640 INIT_WORK(&chip->ppu_work, mv88e6xxx_ppu_reenable_work);
Wei Yongjun68497a82016-10-22 14:28:00 +0000641 setup_timer(&chip->ppu_timer, mv88e6xxx_ppu_reenable_timer,
642 (unsigned long)chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000643}
644
Andrew Lunn930188c2016-08-22 16:01:03 +0200645static void mv88e6xxx_ppu_state_destroy(struct mv88e6xxx_chip *chip)
646{
647 del_timer_sync(&chip->ppu_timer);
648}
649
Andrew Lunnee26a222017-01-24 14:53:48 +0100650static int mv88e6xxx_phy_ppu_read(struct mv88e6xxx_chip *chip,
651 struct mii_bus *bus,
652 int addr, int reg, u16 *val)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000653{
Vivien Didelote57e5e72016-08-15 17:19:00 -0400654 int err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000655
Vivien Didelote57e5e72016-08-15 17:19:00 -0400656 err = mv88e6xxx_ppu_access_get(chip);
657 if (!err) {
658 err = mv88e6xxx_read(chip, addr, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400659 mv88e6xxx_ppu_access_put(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000660 }
661
Vivien Didelote57e5e72016-08-15 17:19:00 -0400662 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000663}
664
Andrew Lunnee26a222017-01-24 14:53:48 +0100665static int mv88e6xxx_phy_ppu_write(struct mv88e6xxx_chip *chip,
666 struct mii_bus *bus,
667 int addr, int reg, u16 val)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000668{
Vivien Didelote57e5e72016-08-15 17:19:00 -0400669 int err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000670
Vivien Didelote57e5e72016-08-15 17:19:00 -0400671 err = mv88e6xxx_ppu_access_get(chip);
672 if (!err) {
673 err = mv88e6xxx_write(chip, addr, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400674 mv88e6xxx_ppu_access_put(chip);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000675 }
676
Vivien Didelote57e5e72016-08-15 17:19:00 -0400677 return err;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000678}
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000679
Vivien Didelotfad09c72016-06-21 12:28:20 -0400680static bool mv88e6xxx_6097_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200681{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400682 return chip->info->family == MV88E6XXX_FAMILY_6097;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200683}
684
Vivien Didelotfad09c72016-06-21 12:28:20 -0400685static bool mv88e6xxx_6165_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200686{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400687 return chip->info->family == MV88E6XXX_FAMILY_6165;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200688}
689
Gregory CLEMENTa75961d2017-01-30 20:29:34 +0100690static bool mv88e6xxx_6341_family(struct mv88e6xxx_chip *chip)
691{
692 return chip->info->family == MV88E6XXX_FAMILY_6341;
693}
694
Vivien Didelotfad09c72016-06-21 12:28:20 -0400695static bool mv88e6xxx_6351_family(struct mv88e6xxx_chip *chip)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200696{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400697 return chip->info->family == MV88E6XXX_FAMILY_6351;
Andrew Lunn54d792f2015-05-06 01:09:47 +0200698}
699
Vivien Didelotfad09c72016-06-21 12:28:20 -0400700static bool mv88e6xxx_6352_family(struct mv88e6xxx_chip *chip)
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200701{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400702 return chip->info->family == MV88E6XXX_FAMILY_6352;
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200703}
704
Vivien Didelotd78343d2016-11-04 03:23:36 +0100705static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
706 int link, int speed, int duplex,
707 phy_interface_t mode)
708{
709 int err;
710
711 if (!chip->info->ops->port_set_link)
712 return 0;
713
714 /* Port's MAC control must not be changed unless the link is down */
715 err = chip->info->ops->port_set_link(chip, port, 0);
716 if (err)
717 return err;
718
719 if (chip->info->ops->port_set_speed) {
720 err = chip->info->ops->port_set_speed(chip, port, speed);
721 if (err && err != -EOPNOTSUPP)
722 goto restore_link;
723 }
724
725 if (chip->info->ops->port_set_duplex) {
726 err = chip->info->ops->port_set_duplex(chip, port, duplex);
727 if (err && err != -EOPNOTSUPP)
728 goto restore_link;
729 }
730
731 if (chip->info->ops->port_set_rgmii_delay) {
732 err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
733 if (err && err != -EOPNOTSUPP)
734 goto restore_link;
735 }
736
Andrew Lunnf39908d2017-02-04 20:02:50 +0100737 if (chip->info->ops->port_set_cmode) {
738 err = chip->info->ops->port_set_cmode(chip, port, mode);
739 if (err && err != -EOPNOTSUPP)
740 goto restore_link;
741 }
742
Vivien Didelotd78343d2016-11-04 03:23:36 +0100743 err = 0;
744restore_link:
745 if (chip->info->ops->port_set_link(chip, port, link))
746 netdev_err(chip->ds->ports[port].netdev,
747 "failed to restore MAC's link\n");
748
749 return err;
750}
751
Andrew Lunndea87022015-08-31 15:56:47 +0200752/* We expect the switch to perform auto negotiation if there is a real
753 * phy. However, in the case of a fixed link phy, we force the port
754 * settings from the fixed link settings.
755 */
Vivien Didelotf81ec902016-05-09 13:22:58 -0400756static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
757 struct phy_device *phydev)
Andrew Lunndea87022015-08-31 15:56:47 +0200758{
Vivien Didelot04bed142016-08-31 18:06:13 -0400759 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200760 int err;
Andrew Lunndea87022015-08-31 15:56:47 +0200761
762 if (!phy_is_pseudo_fixed_link(phydev))
763 return;
764
Vivien Didelotfad09c72016-06-21 12:28:20 -0400765 mutex_lock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100766 err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
767 phydev->duplex, phydev->interface);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400768 mutex_unlock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100769
770 if (err && err != -EOPNOTSUPP)
771 netdev_err(ds->ports[port].netdev, "failed to configure MAC\n");
Andrew Lunndea87022015-08-31 15:56:47 +0200772}
773
Andrew Lunna605a0f2016-11-21 23:26:58 +0100774static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000775{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100776 if (!chip->info->ops->stats_snapshot)
777 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000778
Andrew Lunna605a0f2016-11-21 23:26:58 +0100779 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000780}
781
Andrew Lunne413e7e2015-04-02 04:06:38 +0200782static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100783 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
784 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
785 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
786 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
787 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
788 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
789 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
790 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
791 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
792 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
793 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
794 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
795 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
796 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
797 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
798 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
799 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
800 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
801 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
802 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
803 { "single", 4, 0x14, STATS_TYPE_BANK0, },
804 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
805 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
806 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
807 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
808 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
809 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
810 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
811 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
812 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
813 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
814 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
815 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
816 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
817 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
818 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
819 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
820 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
821 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
822 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
823 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
824 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
825 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
826 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
827 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
828 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
829 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
830 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
831 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
832 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
833 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
834 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
835 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
836 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
837 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
838 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
839 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
840 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
841 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200842};
843
Vivien Didelotfad09c72016-06-21 12:28:20 -0400844static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100845 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100846 int port, u16 bank1_select,
847 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200848{
Andrew Lunn80c46272015-06-20 18:42:30 +0200849 u32 low;
850 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100851 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200852 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200853 u64 value;
854
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100855 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100856 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200857 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
858 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200859 return UINT64_MAX;
860
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200861 low = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200862 if (s->sizeof_stat == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200863 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
864 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200865 return UINT64_MAX;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200866 high = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200867 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100868 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100869 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100870 reg = bank1_select;
Andrew Lunndfafe442016-11-21 23:27:02 +0100871 /* fall through */
872 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100873 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100874 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunn80c46272015-06-20 18:42:30 +0200875 if (s->sizeof_stat == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100876 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Andrew Lunn80c46272015-06-20 18:42:30 +0200877 }
878 value = (((u64)high) << 16) | low;
879 return value;
880}
881
Andrew Lunndfafe442016-11-21 23:27:02 +0100882static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
883 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100884{
885 struct mv88e6xxx_hw_stat *stat;
886 int i, j;
887
888 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
889 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100890 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100891 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
892 ETH_GSTRING_LEN);
893 j++;
894 }
895 }
896}
897
Andrew Lunndfafe442016-11-21 23:27:02 +0100898static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
899 uint8_t *data)
900{
901 mv88e6xxx_stats_get_strings(chip, data,
902 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
903}
904
905static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
906 uint8_t *data)
907{
908 mv88e6xxx_stats_get_strings(chip, data,
909 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
910}
911
912static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
913 uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100914{
Vivien Didelot04bed142016-08-31 18:06:13 -0400915 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunndfafe442016-11-21 23:27:02 +0100916
917 if (chip->info->ops->stats_get_strings)
918 chip->info->ops->stats_get_strings(chip, data);
919}
920
921static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
922 int types)
923{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100924 struct mv88e6xxx_hw_stat *stat;
925 int i, j;
926
927 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
928 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100929 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100930 j++;
931 }
932 return j;
933}
934
Andrew Lunndfafe442016-11-21 23:27:02 +0100935static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
936{
937 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
938 STATS_TYPE_PORT);
939}
940
941static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
942{
943 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
944 STATS_TYPE_BANK1);
945}
946
947static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
948{
949 struct mv88e6xxx_chip *chip = ds->priv;
950
951 if (chip->info->ops->stats_get_sset_count)
952 return chip->info->ops->stats_get_sset_count(chip);
953
954 return 0;
955}
956
Andrew Lunn052f9472016-11-21 23:27:03 +0100957static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100958 uint64_t *data, int types,
959 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +0100960{
961 struct mv88e6xxx_hw_stat *stat;
962 int i, j;
963
964 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
965 stat = &mv88e6xxx_hw_stats[i];
966 if (stat->type & types) {
Andrew Lunne0d8b612016-11-21 23:27:04 +0100967 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
968 bank1_select,
969 histogram);
Andrew Lunn052f9472016-11-21 23:27:03 +0100970 j++;
971 }
972 }
973}
974
975static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
976 uint64_t *data)
977{
978 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100979 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
980 0, GLOBAL_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +0100981}
982
983static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
984 uint64_t *data)
985{
986 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100987 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
988 GLOBAL_STATS_OP_BANK_1_BIT_9,
989 GLOBAL_STATS_OP_HIST_RX_TX);
990}
991
992static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
993 uint64_t *data)
994{
995 return mv88e6xxx_stats_get_stats(chip, port, data,
996 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
997 GLOBAL_STATS_OP_BANK_1_BIT_10, 0);
Andrew Lunn052f9472016-11-21 23:27:03 +0100998}
999
1000static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
1001 uint64_t *data)
1002{
1003 if (chip->info->ops->stats_get_stats)
1004 chip->info->ops->stats_get_stats(chip, port, data);
1005}
1006
Vivien Didelotf81ec902016-05-09 13:22:58 -04001007static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
1008 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001009{
Vivien Didelot04bed142016-08-31 18:06:13 -04001010 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001011 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001012
Vivien Didelotfad09c72016-06-21 12:28:20 -04001013 mutex_lock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001014
Andrew Lunna605a0f2016-11-21 23:26:58 +01001015 ret = mv88e6xxx_stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001016 if (ret < 0) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001017 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001018 return;
1019 }
Andrew Lunn052f9472016-11-21 23:27:03 +01001020
1021 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001022
Vivien Didelotfad09c72016-06-21 12:28:20 -04001023 mutex_unlock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001024}
Ben Hutchings98e67302011-11-25 14:36:19 +00001025
Andrew Lunnde2273872016-11-21 23:27:01 +01001026static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
1027{
1028 if (chip->info->ops->stats_set_histogram)
1029 return chip->info->ops->stats_set_histogram(chip);
1030
1031 return 0;
1032}
1033
Vivien Didelotf81ec902016-05-09 13:22:58 -04001034static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001035{
1036 return 32 * sizeof(u16);
1037}
1038
Vivien Didelotf81ec902016-05-09 13:22:58 -04001039static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
1040 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001041{
Vivien Didelot04bed142016-08-31 18:06:13 -04001042 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001043 int err;
1044 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001045 u16 *p = _p;
1046 int i;
1047
1048 regs->version = 0;
1049
1050 memset(p, 0xff, 32 * sizeof(u16));
1051
Vivien Didelotfad09c72016-06-21 12:28:20 -04001052 mutex_lock(&chip->reg_lock);
Vivien Didelot23062512016-05-09 13:22:45 -04001053
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001054 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001055
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001056 err = mv88e6xxx_port_read(chip, port, i, &reg);
1057 if (!err)
1058 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001059 }
Vivien Didelot23062512016-05-09 13:22:45 -04001060
Vivien Didelotfad09c72016-06-21 12:28:20 -04001061 mutex_unlock(&chip->reg_lock);
Guenter Roecka1ab91f2014-10-29 10:45:05 -07001062}
1063
Vivien Didelotf81ec902016-05-09 13:22:58 -04001064static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
1065 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001066{
Vivien Didelot04bed142016-08-31 18:06:13 -04001067 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -04001068 u16 reg;
1069 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001070
Vivien Didelotfad09c72016-06-21 12:28:20 -04001071 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -04001072 return -EOPNOTSUPP;
1073
Vivien Didelotfad09c72016-06-21 12:28:20 -04001074 mutex_lock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001075
Vivien Didelot9c938292016-08-15 17:19:02 -04001076 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
1077 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001078 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001079
1080 e->eee_enabled = !!(reg & 0x0200);
1081 e->tx_lpi_enabled = !!(reg & 0x0100);
1082
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001083 err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
Vivien Didelot9c938292016-08-15 17:19:02 -04001084 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001085 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001086
Andrew Lunncca8b132015-04-02 04:06:39 +02001087 e->eee_active = !!(reg & PORT_STATUS_EEE);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001088out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001089 mutex_unlock(&chip->reg_lock);
Vivien Didelot9c938292016-08-15 17:19:02 -04001090
1091 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001092}
1093
Vivien Didelotf81ec902016-05-09 13:22:58 -04001094static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
1095 struct phy_device *phydev, struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -08001096{
Vivien Didelot04bed142016-08-31 18:06:13 -04001097 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot9c938292016-08-15 17:19:02 -04001098 u16 reg;
1099 int err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001100
Vivien Didelotfad09c72016-06-21 12:28:20 -04001101 if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
Vivien Didelotaadbdb82016-05-09 13:22:44 -04001102 return -EOPNOTSUPP;
1103
Vivien Didelotfad09c72016-06-21 12:28:20 -04001104 mutex_lock(&chip->reg_lock);
Guenter Roeck11b3b452015-03-06 22:23:51 -08001105
Vivien Didelot9c938292016-08-15 17:19:02 -04001106 err = mv88e6xxx_phy_read(chip, port, 16, &reg);
1107 if (err)
Andrew Lunn2f40c692015-04-02 04:06:37 +02001108 goto out;
1109
Vivien Didelot9c938292016-08-15 17:19:02 -04001110 reg &= ~0x0300;
Andrew Lunn2f40c692015-04-02 04:06:37 +02001111 if (e->eee_enabled)
1112 reg |= 0x0200;
1113 if (e->tx_lpi_enabled)
1114 reg |= 0x0100;
1115
Vivien Didelot9c938292016-08-15 17:19:02 -04001116 err = mv88e6xxx_phy_write(chip, port, 16, reg);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001117out:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001118 mutex_unlock(&chip->reg_lock);
Andrew Lunn2f40c692015-04-02 04:06:37 +02001119
Vivien Didelot9c938292016-08-15 17:19:02 -04001120 return err;
Guenter Roeck11b3b452015-03-06 22:23:51 -08001121}
1122
Vivien Didelote5887a22017-03-30 17:37:11 -04001123static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001124{
Vivien Didelote5887a22017-03-30 17:37:11 -04001125 struct dsa_switch *ds = NULL;
1126 struct net_device *br;
1127 u16 pvlan;
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001128 int i;
1129
Vivien Didelote5887a22017-03-30 17:37:11 -04001130 if (dev < DSA_MAX_SWITCHES)
1131 ds = chip->ds->dst->ds[dev];
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001132
Vivien Didelote5887a22017-03-30 17:37:11 -04001133 /* Prevent frames from unknown switch or port */
1134 if (!ds || port >= ds->num_ports)
1135 return 0;
1136
1137 /* Frames from DSA links and CPU ports can egress any local port */
1138 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
1139 return mv88e6xxx_port_mask(chip);
1140
1141 br = ds->ports[port].bridge_dev;
1142 pvlan = 0;
1143
1144 /* Frames from user ports can egress any local DSA links and CPU ports,
1145 * as well as any local member of their bridge group.
1146 */
1147 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1148 if (dsa_is_cpu_port(chip->ds, i) ||
1149 dsa_is_dsa_port(chip->ds, i) ||
1150 (br && chip->ds->ports[i].bridge_dev == br))
1151 pvlan |= BIT(i);
1152
1153 return pvlan;
1154}
1155
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001156static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
Vivien Didelote5887a22017-03-30 17:37:11 -04001157{
1158 u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001159
1160 /* prevent frames from going back out of the port they came in on */
1161 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001162
Vivien Didelot5a7921f2016-11-04 03:23:28 +01001163 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001164}
1165
Vivien Didelotf81ec902016-05-09 13:22:58 -04001166static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
1167 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001168{
Vivien Didelot04bed142016-08-31 18:06:13 -04001169 struct mv88e6xxx_chip *chip = ds->priv;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001170 int stp_state;
Vivien Didelot553eb542016-05-13 20:38:23 -04001171 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001172
1173 switch (state) {
1174 case BR_STATE_DISABLED:
Andrew Lunncca8b132015-04-02 04:06:39 +02001175 stp_state = PORT_CONTROL_STATE_DISABLED;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001176 break;
1177 case BR_STATE_BLOCKING:
1178 case BR_STATE_LISTENING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001179 stp_state = PORT_CONTROL_STATE_BLOCKING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001180 break;
1181 case BR_STATE_LEARNING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001182 stp_state = PORT_CONTROL_STATE_LEARNING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001183 break;
1184 case BR_STATE_FORWARDING:
1185 default:
Andrew Lunncca8b132015-04-02 04:06:39 +02001186 stp_state = PORT_CONTROL_STATE_FORWARDING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001187 break;
1188 }
1189
Vivien Didelotfad09c72016-06-21 12:28:20 -04001190 mutex_lock(&chip->reg_lock);
Vivien Didelote28def332016-11-04 03:23:27 +01001191 err = mv88e6xxx_port_set_state(chip, port, stp_state);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001192 mutex_unlock(&chip->reg_lock);
Vivien Didelot553eb542016-05-13 20:38:23 -04001193
1194 if (err)
Vivien Didelote28def332016-11-04 03:23:27 +01001195 netdev_err(ds->ports[port].netdev, "failed to update state\n");
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001196}
1197
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001198static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
1199{
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001200 int err;
1201
Vivien Didelotdaefc942017-03-11 16:12:54 -05001202 err = mv88e6xxx_g1_atu_flush(chip, 0, true);
1203 if (err)
1204 return err;
1205
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -05001206 err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
1207 if (err)
1208 return err;
1209
Vivien Didelota2ac29d2017-03-11 16:12:49 -05001210 return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
1211}
1212
Vivien Didelot17a15942017-03-30 17:37:09 -04001213static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
1214{
1215 u16 pvlan = 0;
1216
1217 if (!mv88e6xxx_has_pvt(chip))
1218 return -EOPNOTSUPP;
1219
1220 /* Skip the local source device, which uses in-chip port VLAN */
1221 if (dev != chip->ds->index)
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001222 pvlan = mv88e6xxx_port_vlan(chip, dev, port);
Vivien Didelot17a15942017-03-30 17:37:09 -04001223
1224 return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
1225}
1226
Vivien Didelot81228992017-03-30 17:37:08 -04001227static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
1228{
Vivien Didelot17a15942017-03-30 17:37:09 -04001229 int dev, port;
1230 int err;
1231
Vivien Didelot81228992017-03-30 17:37:08 -04001232 if (!mv88e6xxx_has_pvt(chip))
1233 return 0;
1234
1235 /* Clear 5 Bit Port for usage with Marvell Link Street devices:
1236 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
1237 */
Vivien Didelot17a15942017-03-30 17:37:09 -04001238 err = mv88e6xxx_g2_misc_4_bit_port(chip);
1239 if (err)
1240 return err;
1241
1242 for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
1243 for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
1244 err = mv88e6xxx_pvt_map(chip, dev, port);
1245 if (err)
1246 return err;
1247 }
1248 }
1249
1250 return 0;
Vivien Didelot81228992017-03-30 17:37:08 -04001251}
1252
Vivien Didelot749efcb2016-09-22 16:49:24 -04001253static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
1254{
1255 struct mv88e6xxx_chip *chip = ds->priv;
1256 int err;
1257
1258 mutex_lock(&chip->reg_lock);
Vivien Didelote606ca32017-03-11 16:12:55 -05001259 err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001260 mutex_unlock(&chip->reg_lock);
1261
1262 if (err)
1263 netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
1264}
1265
Vivien Didelotfad09c72016-06-21 12:28:20 -04001266static int _mv88e6xxx_vtu_stu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001267 struct mv88e6xxx_vtu_entry *entry,
Vivien Didelotb8fee952015-08-13 12:52:19 -04001268 unsigned int nibble_offset)
1269{
Vivien Didelotb8fee952015-08-13 12:52:19 -04001270 u16 regs[3];
Vivien Didelota935c052016-09-29 12:21:53 -04001271 int i, err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001272
1273 for (i = 0; i < 3; ++i) {
Vivien Didelota935c052016-09-29 12:21:53 -04001274 u16 *reg = &regs[i];
Vivien Didelotb8fee952015-08-13 12:52:19 -04001275
Vivien Didelota935c052016-09-29 12:21:53 -04001276 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
1277 if (err)
1278 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001279 }
1280
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001281 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb8fee952015-08-13 12:52:19 -04001282 unsigned int shift = (i % 4) * 4 + nibble_offset;
1283 u16 reg = regs[i / 4];
1284
Vivien Didelotbd00e052017-05-01 14:05:11 -04001285 entry->state[i] = (reg >> shift) & GLOBAL_VTU_STU_DATA_MASK;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001286 }
1287
1288 return 0;
1289}
1290
Vivien Didelotfad09c72016-06-21 12:28:20 -04001291static int mv88e6xxx_vtu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001292 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001293{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001294 return _mv88e6xxx_vtu_stu_data_read(chip, entry, 0);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001295}
1296
Vivien Didelotfad09c72016-06-21 12:28:20 -04001297static int mv88e6xxx_stu_data_read(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001298 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001299{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001300 return _mv88e6xxx_vtu_stu_data_read(chip, entry, 2);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001301}
1302
Vivien Didelotfad09c72016-06-21 12:28:20 -04001303static int _mv88e6xxx_vtu_stu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001304 struct mv88e6xxx_vtu_entry *entry,
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001305 unsigned int nibble_offset)
1306{
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001307 u16 regs[3] = { 0 };
Vivien Didelota935c052016-09-29 12:21:53 -04001308 int i, err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001309
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001310 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001311 unsigned int shift = (i % 4) * 4 + nibble_offset;
Vivien Didelotbd00e052017-05-01 14:05:11 -04001312 u8 data = entry->state[i];
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001313
1314 regs[i / 4] |= (data & GLOBAL_VTU_STU_DATA_MASK) << shift;
1315 }
1316
1317 for (i = 0; i < 3; ++i) {
Vivien Didelota935c052016-09-29 12:21:53 -04001318 u16 reg = regs[i];
1319
1320 err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
1321 if (err)
1322 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001323 }
1324
1325 return 0;
1326}
1327
Vivien Didelotfad09c72016-06-21 12:28:20 -04001328static int mv88e6xxx_vtu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001329 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001330{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001331 return _mv88e6xxx_vtu_stu_data_write(chip, entry, 0);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001332}
1333
Vivien Didelotfad09c72016-06-21 12:28:20 -04001334static int mv88e6xxx_stu_data_write(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001335 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001336{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001337 return _mv88e6xxx_vtu_stu_data_write(chip, entry, 2);
Vivien Didelot15d7d7d2016-05-10 15:44:28 -04001338}
1339
Vivien Didelotfad09c72016-06-21 12:28:20 -04001340static int _mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001341 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelotb8fee952015-08-13 12:52:19 -04001342{
Vivien Didelotf169e5e2017-05-01 14:05:17 -04001343 struct mv88e6xxx_vtu_entry next = *entry;
Vivien Didelota935c052016-09-29 12:21:53 -04001344 u16 val;
1345 int err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001346
Vivien Didelotf169e5e2017-05-01 14:05:17 -04001347 err = mv88e6xxx_g1_vtu_getnext(chip, &next);
Vivien Didelota935c052016-09-29 12:21:53 -04001348 if (err)
1349 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001350
Vivien Didelotb8fee952015-08-13 12:52:19 -04001351 if (next.valid) {
Vivien Didelota935c052016-09-29 12:21:53 -04001352 err = mv88e6xxx_vtu_data_read(chip, &next);
1353 if (err)
1354 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001355
Vivien Didelot6dc10bb2016-09-29 12:21:55 -04001356 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
Vivien Didelot8ee51f62017-05-01 14:05:14 -04001357 err = mv88e6xxx_g1_vtu_fid_read(chip, &next);
Vivien Didelota935c052016-09-29 12:21:53 -04001358 if (err)
1359 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001360 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001361 /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
1362 * VTU DBNum[3:0] are located in VTU Operation 3:0
1363 */
Vivien Didelota935c052016-09-29 12:21:53 -04001364 err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_OP, &val);
1365 if (err)
1366 return err;
Vivien Didelot11ea8092016-03-31 16:53:44 -04001367
Vivien Didelota935c052016-09-29 12:21:53 -04001368 next.fid = (val & 0xf00) >> 4;
1369 next.fid |= val & 0xf;
Vivien Didelot2e7bd5e2016-03-31 16:53:41 -04001370 }
Vivien Didelotb8fee952015-08-13 12:52:19 -04001371
Vivien Didelotfad09c72016-06-21 12:28:20 -04001372 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
Vivien Didelotd2ca1ea2017-05-01 14:05:15 -04001373 err = mv88e6xxx_g1_vtu_sid_read(chip, &next);
Vivien Didelota935c052016-09-29 12:21:53 -04001374 if (err)
1375 return err;
Vivien Didelotb8fee952015-08-13 12:52:19 -04001376 }
1377 }
1378
1379 *entry = next;
1380 return 0;
1381}
1382
Vivien Didelotb486d7c2017-05-01 14:05:13 -04001383static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
1384{
1385 if (!chip->info->max_vid)
1386 return 0;
1387
1388 return mv88e6xxx_g1_vtu_flush(chip);
1389}
1390
Vivien Didelotf81ec902016-05-09 13:22:58 -04001391static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
1392 struct switchdev_obj_port_vlan *vlan,
1393 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001394{
Vivien Didelot04bed142016-08-31 18:06:13 -04001395 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001396 struct mv88e6xxx_vtu_entry next = {
1397 .vid = chip->info->max_vid,
1398 };
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001399 u16 pvid;
1400 int err;
1401
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001402 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001403 return -EOPNOTSUPP;
1404
Vivien Didelotfad09c72016-06-21 12:28:20 -04001405 mutex_lock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001406
Vivien Didelot77064f32016-11-04 03:23:30 +01001407 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001408 if (err)
1409 goto unlock;
1410
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001411 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001412 err = _mv88e6xxx_vtu_getnext(chip, &next);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001413 if (err)
1414 break;
1415
1416 if (!next.valid)
1417 break;
1418
Vivien Didelotbd00e052017-05-01 14:05:11 -04001419 if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001420 continue;
1421
1422 /* reinit and dump this VLAN obj */
Vivien Didelot57d32312016-06-20 13:13:58 -04001423 vlan->vid_begin = next.vid;
1424 vlan->vid_end = next.vid;
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001425 vlan->flags = 0;
1426
Vivien Didelotbd00e052017-05-01 14:05:11 -04001427 if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001428 vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;
1429
1430 if (next.vid == pvid)
1431 vlan->flags |= BRIDGE_VLAN_INFO_PVID;
1432
1433 err = cb(&vlan->obj);
1434 if (err)
1435 break;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001436 } while (next.vid < chip->info->max_vid);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001437
1438unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001439 mutex_unlock(&chip->reg_lock);
Vivien Didelotceff5ef2016-02-23 12:13:55 -05001440
1441 return err;
1442}
1443
Vivien Didelotfad09c72016-06-21 12:28:20 -04001444static int _mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001445 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001446{
Vivien Didelot11ea8092016-03-31 16:53:44 -04001447 u16 op = GLOBAL_VTU_OP_VTU_LOAD_PURGE;
Vivien Didelota935c052016-09-29 12:21:53 -04001448 int err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001449
Vivien Didelot332aa5c2017-05-01 14:05:12 -04001450 err = mv88e6xxx_g1_vtu_op_wait(chip);
Vivien Didelota935c052016-09-29 12:21:53 -04001451 if (err)
1452 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001453
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001454 err = mv88e6xxx_g1_vtu_vid_write(chip, entry);
1455 if (err)
1456 return err;
1457
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001458 if (!entry->valid)
1459 goto loadpurge;
1460
1461 /* Write port member tags */
Vivien Didelota935c052016-09-29 12:21:53 -04001462 err = mv88e6xxx_vtu_data_write(chip, entry);
1463 if (err)
1464 return err;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001465
Vivien Didelotfad09c72016-06-21 12:28:20 -04001466 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
Vivien Didelotd2ca1ea2017-05-01 14:05:15 -04001467 err = mv88e6xxx_g1_vtu_sid_write(chip, entry);
Vivien Didelota935c052016-09-29 12:21:53 -04001468 if (err)
1469 return err;
Vivien Didelotb426e5f2016-03-31 16:53:42 -04001470 }
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001471
Vivien Didelot6dc10bb2016-09-29 12:21:55 -04001472 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
Vivien Didelot8ee51f62017-05-01 14:05:14 -04001473 err = mv88e6xxx_g1_vtu_fid_write(chip, entry);
Vivien Didelota935c052016-09-29 12:21:53 -04001474 if (err)
1475 return err;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001476 } else if (mv88e6xxx_num_databases(chip) == 256) {
Vivien Didelot11ea8092016-03-31 16:53:44 -04001477 /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
1478 * VTU DBNum[3:0] are located in VTU Operation 3:0
1479 */
1480 op |= (entry->fid & 0xf0) << 8;
1481 op |= entry->fid & 0xf;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001482 }
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001483loadpurge:
Vivien Didelot332aa5c2017-05-01 14:05:12 -04001484 return mv88e6xxx_g1_vtu_op(chip, op);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001485}
1486
Vivien Didelotfad09c72016-06-21 12:28:20 -04001487static int _mv88e6xxx_stu_getnext(struct mv88e6xxx_chip *chip, u8 sid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001488 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001489{
Vivien Didelotd2ca1ea2017-05-01 14:05:15 -04001490 struct mv88e6xxx_vtu_entry next = {
1491 .sid = sid,
1492 };
Vivien Didelota935c052016-09-29 12:21:53 -04001493 int err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001494
Vivien Didelot332aa5c2017-05-01 14:05:12 -04001495 err = mv88e6xxx_g1_vtu_op_wait(chip);
Vivien Didelota935c052016-09-29 12:21:53 -04001496 if (err)
1497 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001498
Vivien Didelotd2ca1ea2017-05-01 14:05:15 -04001499 err = mv88e6xxx_g1_vtu_sid_write(chip, &next);
Vivien Didelota935c052016-09-29 12:21:53 -04001500 if (err)
1501 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001502
Vivien Didelot332aa5c2017-05-01 14:05:12 -04001503 err = mv88e6xxx_g1_vtu_op(chip, GLOBAL_VTU_OP_STU_GET_NEXT);
Vivien Didelota935c052016-09-29 12:21:53 -04001504 if (err)
1505 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001506
Vivien Didelotd2ca1ea2017-05-01 14:05:15 -04001507 err = mv88e6xxx_g1_vtu_sid_read(chip, &next);
Vivien Didelota935c052016-09-29 12:21:53 -04001508 if (err)
1509 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001510
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001511 err = mv88e6xxx_g1_vtu_vid_read(chip, &next);
Vivien Didelota935c052016-09-29 12:21:53 -04001512 if (err)
1513 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001514
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001515 if (next.valid) {
Vivien Didelota935c052016-09-29 12:21:53 -04001516 err = mv88e6xxx_stu_data_read(chip, &next);
1517 if (err)
1518 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001519 }
1520
1521 *entry = next;
1522 return 0;
1523}
1524
Vivien Didelotfad09c72016-06-21 12:28:20 -04001525static int _mv88e6xxx_stu_loadpurge(struct mv88e6xxx_chip *chip,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001526 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001527{
Vivien Didelota935c052016-09-29 12:21:53 -04001528 int err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001529
Vivien Didelot332aa5c2017-05-01 14:05:12 -04001530 err = mv88e6xxx_g1_vtu_op_wait(chip);
Vivien Didelota935c052016-09-29 12:21:53 -04001531 if (err)
1532 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001533
1534 if (!entry->valid)
1535 goto loadpurge;
1536
1537 /* Write port states */
Vivien Didelota935c052016-09-29 12:21:53 -04001538 err = mv88e6xxx_stu_data_write(chip, entry);
1539 if (err)
1540 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001541loadpurge:
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001542 err = mv88e6xxx_g1_vtu_vid_write(chip, entry);
Vivien Didelota935c052016-09-29 12:21:53 -04001543 if (err)
1544 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001545
Vivien Didelotd2ca1ea2017-05-01 14:05:15 -04001546 err = mv88e6xxx_g1_vtu_sid_write(chip, entry);
Vivien Didelota935c052016-09-29 12:21:53 -04001547 if (err)
1548 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001549
Vivien Didelot332aa5c2017-05-01 14:05:12 -04001550 return mv88e6xxx_g1_vtu_op(chip, GLOBAL_VTU_OP_STU_LOAD_PURGE);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001551}
1552
Vivien Didelotd7f435f2017-03-11 16:12:56 -05001553static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001554{
1555 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001556 struct mv88e6xxx_vtu_entry vlan = {
1557 .vid = chip->info->max_vid,
1558 };
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001559 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001560
1561 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1562
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001563 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001564 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001565 err = mv88e6xxx_port_get_fid(chip, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001566 if (err)
1567 return err;
1568
1569 set_bit(*fid, fid_bitmap);
1570 }
1571
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001572 /* Set every FID bit used by the VLAN entries */
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001573 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001574 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001575 if (err)
1576 return err;
1577
1578 if (!vlan.valid)
1579 break;
1580
1581 set_bit(vlan.fid, fid_bitmap);
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001582 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001583
1584 /* The reset value 0x000 is used to indicate that multiple address
1585 * databases are not needed. Return the next positive available.
1586 */
1587 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001588 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001589 return -ENOSPC;
1590
1591 /* Clear the database */
Vivien Didelotdaefc942017-03-11 16:12:54 -05001592 return mv88e6xxx_g1_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001593}
1594
Vivien Didelotfad09c72016-06-21 12:28:20 -04001595static int _mv88e6xxx_vtu_new(struct mv88e6xxx_chip *chip, u16 vid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001596 struct mv88e6xxx_vtu_entry *entry)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001597{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001598 struct dsa_switch *ds = chip->ds;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001599 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001600 .valid = true,
1601 .vid = vid,
1602 };
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001603 int i, err;
1604
Vivien Didelotd7f435f2017-03-11 16:12:56 -05001605 err = mv88e6xxx_atu_new(chip, &vlan.fid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001606 if (err)
1607 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001608
Vivien Didelot3d131f02015-11-03 10:52:52 -05001609 /* exclude all ports except the CPU and DSA ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001610 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
Vivien Didelotbd00e052017-05-01 14:05:11 -04001611 vlan.member[i] = dsa_is_cpu_port(ds, i) ||
1612 dsa_is_dsa_port(ds, i)
Vivien Didelot3d131f02015-11-03 10:52:52 -05001613 ? GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED
1614 : GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001615
Vivien Didelotfad09c72016-06-21 12:28:20 -04001616 if (mv88e6xxx_6097_family(chip) || mv88e6xxx_6165_family(chip) ||
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01001617 mv88e6xxx_6351_family(chip) || mv88e6xxx_6352_family(chip) ||
1618 mv88e6xxx_6341_family(chip)) {
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001619 struct mv88e6xxx_vtu_entry vstp;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001620
1621 /* Adding a VTU entry requires a valid STU entry. As VSTP is not
1622 * implemented, only one STU entry is needed to cover all VTU
1623 * entries. Thus, validate the SID 0.
1624 */
1625 vlan.sid = 0;
Vivien Didelotfad09c72016-06-21 12:28:20 -04001626 err = _mv88e6xxx_stu_getnext(chip, GLOBAL_VTU_SID_MASK, &vstp);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001627 if (err)
1628 return err;
1629
1630 if (vstp.sid != vlan.sid || !vstp.valid) {
1631 memset(&vstp, 0, sizeof(vstp));
1632 vstp.valid = true;
1633 vstp.sid = vlan.sid;
1634
Vivien Didelotfad09c72016-06-21 12:28:20 -04001635 err = _mv88e6xxx_stu_loadpurge(chip, &vstp);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001636 if (err)
1637 return err;
1638 }
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001639 }
1640
1641 *entry = vlan;
1642 return 0;
1643}
1644
Vivien Didelotfad09c72016-06-21 12:28:20 -04001645static int _mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001646 struct mv88e6xxx_vtu_entry *entry, bool creat)
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001647{
1648 int err;
1649
1650 if (!vid)
1651 return -EINVAL;
1652
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001653 entry->vid = vid - 1;
1654 entry->valid = false;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001655
Vivien Didelotfad09c72016-06-21 12:28:20 -04001656 err = _mv88e6xxx_vtu_getnext(chip, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001657 if (err)
1658 return err;
1659
1660 if (entry->vid != vid || !entry->valid) {
1661 if (!creat)
1662 return -EOPNOTSUPP;
1663 /* -ENOENT would've been more appropriate, but switchdev expects
1664 * -EOPNOTSUPP to inform bridge about an eventual software VLAN.
1665 */
1666
Vivien Didelotfad09c72016-06-21 12:28:20 -04001667 err = _mv88e6xxx_vtu_new(chip, vid, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001668 }
1669
1670 return err;
1671}
1672
Vivien Didelotda9c3592016-02-12 12:09:40 -05001673static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1674 u16 vid_begin, u16 vid_end)
1675{
Vivien Didelot04bed142016-08-31 18:06:13 -04001676 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001677 struct mv88e6xxx_vtu_entry vlan = {
1678 .vid = vid_begin - 1,
1679 };
Vivien Didelotda9c3592016-02-12 12:09:40 -05001680 int i, err;
1681
1682 if (!vid_begin)
1683 return -EOPNOTSUPP;
1684
Vivien Didelotfad09c72016-06-21 12:28:20 -04001685 mutex_lock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001686
Vivien Didelotda9c3592016-02-12 12:09:40 -05001687 do {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001688 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001689 if (err)
1690 goto unlock;
1691
1692 if (!vlan.valid)
1693 break;
1694
1695 if (vlan.vid > vid_end)
1696 break;
1697
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001698 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05001699 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1700 continue;
1701
Andrew Lunn66e28092016-12-11 21:07:19 +01001702 if (!ds->ports[port].netdev)
1703 continue;
1704
Vivien Didelotbd00e052017-05-01 14:05:11 -04001705 if (vlan.member[i] ==
Vivien Didelotda9c3592016-02-12 12:09:40 -05001706 GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1707 continue;
1708
Vivien Didelotfae8a252017-01-27 15:29:42 -05001709 if (ds->ports[i].bridge_dev ==
1710 ds->ports[port].bridge_dev)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001711 break; /* same bridge, check next VLAN */
1712
Vivien Didelotfae8a252017-01-27 15:29:42 -05001713 if (!ds->ports[i].bridge_dev)
Andrew Lunn66e28092016-12-11 21:07:19 +01001714 continue;
1715
Andrew Lunnc8b09802016-06-04 21:16:57 +02001716 netdev_warn(ds->ports[port].netdev,
Vivien Didelotda9c3592016-02-12 12:09:40 -05001717 "hardware VLAN %d already used by %s\n",
1718 vlan.vid,
Vivien Didelotfae8a252017-01-27 15:29:42 -05001719 netdev_name(ds->ports[i].bridge_dev));
Vivien Didelotda9c3592016-02-12 12:09:40 -05001720 err = -EOPNOTSUPP;
1721 goto unlock;
1722 }
1723 } while (vlan.vid < vid_end);
1724
1725unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001726 mutex_unlock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001727
1728 return err;
1729}
1730
Vivien Didelotf81ec902016-05-09 13:22:58 -04001731static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1732 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001733{
Vivien Didelot04bed142016-08-31 18:06:13 -04001734 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot385a0992016-11-04 03:23:31 +01001735 u16 mode = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
Vivien Didelot214cdb92016-02-26 13:16:08 -05001736 PORT_CONTROL_2_8021Q_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001737 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001738
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001739 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001740 return -EOPNOTSUPP;
1741
Vivien Didelotfad09c72016-06-21 12:28:20 -04001742 mutex_lock(&chip->reg_lock);
Vivien Didelot385a0992016-11-04 03:23:31 +01001743 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001744 mutex_unlock(&chip->reg_lock);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001745
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001746 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001747}
1748
Vivien Didelot57d32312016-06-20 13:13:58 -04001749static int
1750mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
1751 const struct switchdev_obj_port_vlan *vlan,
1752 struct switchdev_trans *trans)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001753{
Vivien Didelot04bed142016-08-31 18:06:13 -04001754 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001755 int err;
1756
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001757 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001758 return -EOPNOTSUPP;
1759
Vivien Didelotda9c3592016-02-12 12:09:40 -05001760 /* If the requested port doesn't belong to the same bridge as the VLAN
1761 * members, do not support it (yet) and fallback to software VLAN.
1762 */
1763 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
1764 vlan->vid_end);
1765 if (err)
1766 return err;
1767
Vivien Didelot76e398a2015-11-01 12:33:55 -05001768 /* We don't need any dynamic resource from the kernel (yet),
1769 * so skip the prepare phase.
1770 */
1771 return 0;
1772}
1773
Vivien Didelotfad09c72016-06-21 12:28:20 -04001774static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
Andrew Lunn158bc062016-04-28 21:24:06 -04001775 u16 vid, bool untagged)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001776{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001777 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001778 int err;
1779
Vivien Didelotfad09c72016-06-21 12:28:20 -04001780 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, true);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001781 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001782 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001783
Vivien Didelotbd00e052017-05-01 14:05:11 -04001784 vlan.member[port] = untagged ?
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001785 GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
1786 GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;
1787
Vivien Didelotfad09c72016-06-21 12:28:20 -04001788 return _mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001789}
1790
Vivien Didelotf81ec902016-05-09 13:22:58 -04001791static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
1792 const struct switchdev_obj_port_vlan *vlan,
1793 struct switchdev_trans *trans)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001794{
Vivien Didelot04bed142016-08-31 18:06:13 -04001795 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001796 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1797 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1798 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001799
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001800 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001801 return;
1802
Vivien Didelotfad09c72016-06-21 12:28:20 -04001803 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001804
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001805 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Vivien Didelotfad09c72016-06-21 12:28:20 -04001806 if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
Andrew Lunnc8b09802016-06-04 21:16:57 +02001807 netdev_err(ds->ports[port].netdev,
1808 "failed to add VLAN %d%c\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001809 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05001810
Vivien Didelot77064f32016-11-04 03:23:30 +01001811 if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
Andrew Lunnc8b09802016-06-04 21:16:57 +02001812 netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001813 vlan->vid_end);
1814
Vivien Didelotfad09c72016-06-21 12:28:20 -04001815 mutex_unlock(&chip->reg_lock);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001816}
1817
Vivien Didelotfad09c72016-06-21 12:28:20 -04001818static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001819 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001820{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001821 struct dsa_switch *ds = chip->ds;
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001822 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001823 int i, err;
1824
Vivien Didelotfad09c72016-06-21 12:28:20 -04001825 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001826 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001827 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001828
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001829 /* Tell switchdev if this VLAN is handled in software */
Vivien Didelotbd00e052017-05-01 14:05:11 -04001830 if (vlan.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05001831 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001832
Vivien Didelotbd00e052017-05-01 14:05:11 -04001833 vlan.member[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001834
1835 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001836 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001837 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot3d131f02015-11-03 10:52:52 -05001838 if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001839 continue;
1840
Vivien Didelotbd00e052017-05-01 14:05:11 -04001841 if (vlan.member[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001842 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001843 break;
1844 }
1845 }
1846
Vivien Didelotfad09c72016-06-21 12:28:20 -04001847 err = _mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001848 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001849 return err;
1850
Vivien Didelote606ca32017-03-11 16:12:55 -05001851 return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001852}
1853
Vivien Didelotf81ec902016-05-09 13:22:58 -04001854static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
1855 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001856{
Vivien Didelot04bed142016-08-31 18:06:13 -04001857 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001858 u16 pvid, vid;
1859 int err = 0;
1860
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001861 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001862 return -EOPNOTSUPP;
1863
Vivien Didelotfad09c72016-06-21 12:28:20 -04001864 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001865
Vivien Didelot77064f32016-11-04 03:23:30 +01001866 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001867 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001868 goto unlock;
1869
Vivien Didelot76e398a2015-11-01 12:33:55 -05001870 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001871 err = _mv88e6xxx_port_vlan_del(chip, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001872 if (err)
1873 goto unlock;
1874
1875 if (vid == pvid) {
Vivien Didelot77064f32016-11-04 03:23:30 +01001876 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001877 if (err)
1878 goto unlock;
1879 }
1880 }
1881
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001882unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001883 mutex_unlock(&chip->reg_lock);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001884
1885 return err;
1886}
1887
Vivien Didelot83dabd12016-08-31 11:50:04 -04001888static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
1889 const unsigned char *addr, u16 vid,
1890 u8 state)
Vivien Didelotfd231c82015-08-10 09:09:50 -04001891{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001892 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot88472932016-09-19 19:56:11 -04001893 struct mv88e6xxx_atu_entry entry;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001894 int err;
Vivien Didelotfd231c82015-08-10 09:09:50 -04001895
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001896 /* Null VLAN ID corresponds to the port private database */
1897 if (vid == 0)
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001898 err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001899 else
Vivien Didelotfad09c72016-06-21 12:28:20 -04001900 err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001901 if (err)
1902 return err;
1903
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001904 entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
1905 ether_addr_copy(entry.mac, addr);
1906 eth_addr_dec(entry.mac);
1907
1908 err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
Vivien Didelot88472932016-09-19 19:56:11 -04001909 if (err)
1910 return err;
1911
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001912 /* Initialize a fresh ATU entry if it isn't found */
1913 if (entry.state == GLOBAL_ATU_DATA_STATE_UNUSED ||
1914 !ether_addr_equal(entry.mac, addr)) {
1915 memset(&entry, 0, sizeof(entry));
1916 ether_addr_copy(entry.mac, addr);
1917 }
1918
Vivien Didelot88472932016-09-19 19:56:11 -04001919 /* Purge the ATU entry only if no port is using it anymore */
1920 if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001921 entry.portvec &= ~BIT(port);
1922 if (!entry.portvec)
Vivien Didelot88472932016-09-19 19:56:11 -04001923 entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
1924 } else {
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001925 entry.portvec |= BIT(port);
Vivien Didelot88472932016-09-19 19:56:11 -04001926 entry.state = state;
Vivien Didelotfd231c82015-08-10 09:09:50 -04001927 }
1928
Vivien Didelot9c13c022017-03-11 16:12:52 -05001929 return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001930}
1931
Vivien Didelotf81ec902016-05-09 13:22:58 -04001932static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
1933 const struct switchdev_obj_port_fdb *fdb,
1934 struct switchdev_trans *trans)
Vivien Didelot146a3202015-10-08 11:35:12 -04001935{
1936 /* We don't need any dynamic resource from the kernel (yet),
1937 * so skip the prepare phase.
1938 */
1939 return 0;
1940}
1941
Vivien Didelotf81ec902016-05-09 13:22:58 -04001942static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
1943 const struct switchdev_obj_port_fdb *fdb,
1944 struct switchdev_trans *trans)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001945{
Vivien Didelot04bed142016-08-31 18:06:13 -04001946 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot6630e232015-08-06 01:44:07 -04001947
Vivien Didelotfad09c72016-06-21 12:28:20 -04001948 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001949 if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
1950 GLOBAL_ATU_DATA_STATE_UC_STATIC))
1951 netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04001952 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07001953}
1954
Vivien Didelotf81ec902016-05-09 13:22:58 -04001955static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
1956 const struct switchdev_obj_port_fdb *fdb)
David S. Millercdf09692015-08-11 12:00:37 -07001957{
Vivien Didelot04bed142016-08-31 18:06:13 -04001958 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001959 int err;
David S. Millercdf09692015-08-11 12:00:37 -07001960
Vivien Didelotfad09c72016-06-21 12:28:20 -04001961 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001962 err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
1963 GLOBAL_ATU_DATA_STATE_UNUSED);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001964 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07001965
Vivien Didelot83dabd12016-08-31 11:50:04 -04001966 return err;
David S. Millercdf09692015-08-11 12:00:37 -07001967}
1968
Vivien Didelot83dabd12016-08-31 11:50:04 -04001969static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
1970 u16 fid, u16 vid, int port,
1971 struct switchdev_obj *obj,
1972 int (*cb)(struct switchdev_obj *obj))
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001973{
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001974 struct mv88e6xxx_atu_entry addr;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001975 int err;
1976
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001977 addr.state = GLOBAL_ATU_DATA_STATE_UNUSED;
1978 eth_broadcast_addr(addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001979
1980 do {
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001981 err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001982 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001983 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001984
1985 if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
1986 break;
1987
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001988 if (addr.trunk || (addr.portvec & BIT(port)) == 0)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001989 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001990
Vivien Didelot83dabd12016-08-31 11:50:04 -04001991 if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
1992 struct switchdev_obj_port_fdb *fdb;
1993
1994 if (!is_unicast_ether_addr(addr.mac))
1995 continue;
1996
1997 fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001998 fdb->vid = vid;
1999 ether_addr_copy(fdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002000 if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
2001 fdb->ndm_state = NUD_NOARP;
2002 else
2003 fdb->ndm_state = NUD_REACHABLE;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04002004 } else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
2005 struct switchdev_obj_port_mdb *mdb;
2006
2007 if (!is_multicast_ether_addr(addr.mac))
2008 continue;
2009
2010 mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
2011 mdb->vid = vid;
2012 ether_addr_copy(mdb->addr, addr.mac);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002013 } else {
2014 return -EOPNOTSUPP;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002015 }
Vivien Didelot83dabd12016-08-31 11:50:04 -04002016
2017 err = cb(obj);
2018 if (err)
2019 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05002020 } while (!is_broadcast_ether_addr(addr.mac));
2021
2022 return err;
2023}
2024
Vivien Didelot83dabd12016-08-31 11:50:04 -04002025static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
2026 struct switchdev_obj *obj,
2027 int (*cb)(struct switchdev_obj *obj))
2028{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04002029 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot3cf3c842017-05-01 14:05:10 -04002030 .vid = chip->info->max_vid,
Vivien Didelot83dabd12016-08-31 11:50:04 -04002031 };
2032 u16 fid;
2033 int err;
2034
2035 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002036 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002037 if (err)
2038 return err;
2039
2040 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
2041 if (err)
2042 return err;
2043
2044 /* Dump VLANs' Filtering Information Databases */
Vivien Didelot83dabd12016-08-31 11:50:04 -04002045 do {
2046 err = _mv88e6xxx_vtu_getnext(chip, &vlan);
2047 if (err)
2048 return err;
2049
2050 if (!vlan.valid)
2051 break;
2052
2053 err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
2054 obj, cb);
2055 if (err)
2056 return err;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04002057 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002058
2059 return err;
2060}
2061
Vivien Didelotf81ec902016-05-09 13:22:58 -04002062static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
2063 struct switchdev_obj_port_fdb *fdb,
2064 int (*cb)(struct switchdev_obj *obj))
Vivien Didelotf33475b2015-10-22 09:34:41 -04002065{
Vivien Didelot04bed142016-08-31 18:06:13 -04002066 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotf33475b2015-10-22 09:34:41 -04002067 int err;
2068
Vivien Didelotfad09c72016-06-21 12:28:20 -04002069 mutex_lock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04002070 err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002071 mutex_unlock(&chip->reg_lock);
Vivien Didelotf33475b2015-10-22 09:34:41 -04002072
2073 return err;
2074}
2075
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002076static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
2077 struct net_device *br)
2078{
Vivien Didelote96a6e02017-03-30 17:37:13 -04002079 struct dsa_switch *ds;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002080 int port;
Vivien Didelote96a6e02017-03-30 17:37:13 -04002081 int dev;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002082 int err;
2083
2084 /* Remap the Port VLAN of each local bridge group member */
2085 for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
2086 if (chip->ds->ports[port].bridge_dev == br) {
2087 err = mv88e6xxx_port_vlan_map(chip, port);
2088 if (err)
2089 return err;
2090 }
2091 }
2092
Vivien Didelote96a6e02017-03-30 17:37:13 -04002093 if (!mv88e6xxx_has_pvt(chip))
2094 return 0;
2095
2096 /* Remap the Port VLAN of each cross-chip bridge group member */
2097 for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
2098 ds = chip->ds->dst->ds[dev];
2099 if (!ds)
2100 break;
2101
2102 for (port = 0; port < ds->num_ports; ++port) {
2103 if (ds->ports[port].bridge_dev == br) {
2104 err = mv88e6xxx_pvt_map(chip, dev, port);
2105 if (err)
2106 return err;
2107 }
2108 }
2109 }
2110
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002111 return 0;
2112}
2113
Vivien Didelotf81ec902016-05-09 13:22:58 -04002114static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
Vivien Didelotfae8a252017-01-27 15:29:42 -05002115 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002116{
Vivien Didelot04bed142016-08-31 18:06:13 -04002117 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002118 int err;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002119
Vivien Didelotfad09c72016-06-21 12:28:20 -04002120 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002121 err = mv88e6xxx_bridge_map(chip, br);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002122 mutex_unlock(&chip->reg_lock);
Vivien Didelota6692752016-02-12 12:09:39 -05002123
Vivien Didelot466dfa02016-02-26 13:16:05 -05002124 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002125}
2126
Vivien Didelotf123f2f2017-01-27 15:29:41 -05002127static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
2128 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05002129{
Vivien Didelot04bed142016-08-31 18:06:13 -04002130 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot466dfa02016-02-26 13:16:05 -05002131
Vivien Didelotfad09c72016-06-21 12:28:20 -04002132 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002133 if (mv88e6xxx_bridge_map(chip, br) ||
2134 mv88e6xxx_port_vlan_map(chip, port))
2135 dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04002136 mutex_unlock(&chip->reg_lock);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05002137}
2138
Vivien Didelotaec5ac82017-03-30 17:37:15 -04002139static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
2140 int port, struct net_device *br)
2141{
2142 struct mv88e6xxx_chip *chip = ds->priv;
2143 int err;
2144
2145 if (!mv88e6xxx_has_pvt(chip))
2146 return 0;
2147
2148 mutex_lock(&chip->reg_lock);
2149 err = mv88e6xxx_pvt_map(chip, dev, port);
2150 mutex_unlock(&chip->reg_lock);
2151
2152 return err;
2153}
2154
2155static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
2156 int port, struct net_device *br)
2157{
2158 struct mv88e6xxx_chip *chip = ds->priv;
2159
2160 if (!mv88e6xxx_has_pvt(chip))
2161 return;
2162
2163 mutex_lock(&chip->reg_lock);
2164 if (mv88e6xxx_pvt_map(chip, dev, port))
2165 dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
2166 mutex_unlock(&chip->reg_lock);
2167}
2168
Vivien Didelot17e708b2016-12-05 17:30:27 -05002169static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
2170{
2171 if (chip->info->ops->reset)
2172 return chip->info->ops->reset(chip);
2173
2174 return 0;
2175}
2176
Vivien Didelot309eca62016-12-05 17:30:26 -05002177static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
2178{
2179 struct gpio_desc *gpiod = chip->reset;
2180
2181 /* If there is a GPIO connected to the reset pin, toggle it */
2182 if (gpiod) {
2183 gpiod_set_value_cansleep(gpiod, 1);
2184 usleep_range(10000, 20000);
2185 gpiod_set_value_cansleep(gpiod, 0);
2186 usleep_range(10000, 20000);
2187 }
2188}
2189
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002190static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
2191{
2192 int i, err;
2193
2194 /* Set all ports to the Disabled state */
2195 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2196 err = mv88e6xxx_port_set_state(chip, i,
2197 PORT_CONTROL_STATE_DISABLED);
2198 if (err)
2199 return err;
2200 }
2201
2202 /* Wait for transmit queues to drain,
2203 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
2204 */
2205 usleep_range(2000, 4000);
2206
2207 return 0;
2208}
2209
Vivien Didelotfad09c72016-06-21 12:28:20 -04002210static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04002211{
Vivien Didelota935c052016-09-29 12:21:53 -04002212 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002213
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05002214 err = mv88e6xxx_disable_ports(chip);
2215 if (err)
2216 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04002217
Vivien Didelot309eca62016-12-05 17:30:26 -05002218 mv88e6xxx_hardware_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002219
Vivien Didelot17e708b2016-12-05 17:30:27 -05002220 return mv88e6xxx_software_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002221}
2222
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002223static int mv88e6xxx_serdes_power_on(struct mv88e6xxx_chip *chip)
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002224{
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002225 u16 val;
2226 int err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002227
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002228 /* Clear Power Down bit */
2229 err = mv88e6xxx_serdes_read(chip, MII_BMCR, &val);
2230 if (err)
2231 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002232
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002233 if (val & BMCR_PDOWN) {
2234 val &= ~BMCR_PDOWN;
2235 err = mv88e6xxx_serdes_write(chip, MII_BMCR, val);
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002236 }
2237
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002238 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002239}
2240
Vivien Didelot43145572017-03-11 16:12:59 -05002241static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
2242 enum mv88e6xxx_frame_mode frame, u16 egress,
2243 u16 etype)
Andrew Lunn56995cb2016-12-03 04:35:19 +01002244{
2245 int err;
2246
Vivien Didelot43145572017-03-11 16:12:59 -05002247 if (!chip->info->ops->port_set_frame_mode)
2248 return -EOPNOTSUPP;
2249
2250 err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002251 if (err)
2252 return err;
2253
Vivien Didelot43145572017-03-11 16:12:59 -05002254 err = chip->info->ops->port_set_frame_mode(chip, port, frame);
2255 if (err)
2256 return err;
2257
2258 if (chip->info->ops->port_set_ether_type)
2259 return chip->info->ops->port_set_ether_type(chip, port, etype);
2260
2261 return 0;
2262}
2263
2264static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
2265{
2266 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
2267 PORT_CONTROL_EGRESS_UNMODIFIED,
2268 PORT_ETH_TYPE_DEFAULT);
2269}
2270
2271static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
2272{
2273 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
2274 PORT_CONTROL_EGRESS_UNMODIFIED,
2275 PORT_ETH_TYPE_DEFAULT);
2276}
2277
2278static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
2279{
2280 return mv88e6xxx_set_port_mode(chip, port,
2281 MV88E6XXX_FRAME_MODE_ETHERTYPE,
2282 PORT_CONTROL_EGRESS_ADD_TAG, ETH_P_EDSA);
2283}
2284
2285static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
2286{
2287 if (dsa_is_dsa_port(chip->ds, port))
2288 return mv88e6xxx_set_port_mode_dsa(chip, port);
2289
2290 if (dsa_is_normal_port(chip->ds, port))
2291 return mv88e6xxx_set_port_mode_normal(chip, port);
2292
2293 /* Setup CPU port mode depending on its supported tag format */
2294 if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
2295 return mv88e6xxx_set_port_mode_dsa(chip, port);
2296
2297 if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
2298 return mv88e6xxx_set_port_mode_edsa(chip, port);
2299
2300 return -EINVAL;
2301}
2302
Vivien Didelotea698f42017-03-11 16:12:50 -05002303static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
2304{
2305 bool message = dsa_is_dsa_port(chip->ds, port);
2306
2307 return mv88e6xxx_port_set_message_port(chip, port, message);
2308}
2309
Vivien Didelot601aeed2017-03-11 16:13:00 -05002310static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
2311{
2312 bool flood = port == dsa_upstream_port(chip->ds);
2313
2314 /* Upstream ports flood frames with unknown unicast or multicast DA */
2315 if (chip->info->ops->port_set_egress_floods)
2316 return chip->info->ops->port_set_egress_floods(chip, port,
2317 flood, flood);
2318
2319 return 0;
2320}
2321
Vivien Didelotfad09c72016-06-21 12:28:20 -04002322static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07002323{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002324 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002325 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002326 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07002327
Vivien Didelotd78343d2016-11-04 03:23:36 +01002328 /* MAC Forcing register: don't force link, speed, duplex or flow control
2329 * state to any particular values on physical ports, but force the CPU
2330 * port and all DSA ports to their maximum bandwidth and full duplex.
2331 */
2332 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
2333 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
2334 SPEED_MAX, DUPLEX_FULL,
2335 PHY_INTERFACE_MODE_NA);
2336 else
2337 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
2338 SPEED_UNFORCED, DUPLEX_UNFORCED,
2339 PHY_INTERFACE_MODE_NA);
2340 if (err)
2341 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002342
2343 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
2344 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
2345 * tunneling, determine priority by looking at 802.1p and IP
2346 * priority fields (IP prio has precedence), and set STP state
2347 * to Forwarding.
2348 *
2349 * If this is the CPU link, use DSA or EDSA tagging depending
2350 * on which tagging mode was configured.
2351 *
2352 * If this is a link to another switch, use DSA tagging mode.
2353 *
2354 * If this is the upstream port for this switch, enable
2355 * forwarding of unknown unicasts and multicasts.
2356 */
Andrew Lunn56995cb2016-12-03 04:35:19 +01002357 reg = PORT_CONTROL_IGMP_MLD_SNOOP |
Andrew Lunn54d792f2015-05-06 01:09:47 +02002358 PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
2359 PORT_CONTROL_STATE_FORWARDING;
Andrew Lunn56995cb2016-12-03 04:35:19 +01002360 err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
2361 if (err)
2362 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02002363
Vivien Didelot601aeed2017-03-11 16:13:00 -05002364 err = mv88e6xxx_setup_port_mode(chip, port);
Andrew Lunn56995cb2016-12-03 04:35:19 +01002365 if (err)
2366 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002367
Vivien Didelot601aeed2017-03-11 16:13:00 -05002368 err = mv88e6xxx_setup_egress_floods(chip, port);
Vivien Didelot43145572017-03-11 16:12:59 -05002369 if (err)
2370 return err;
2371
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002372 /* If this port is connected to a SerDes, make sure the SerDes is not
2373 * powered down.
2374 */
Vivien Didelot09cb7df2016-08-15 17:19:01 -04002375 if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SERDES)) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002376 err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
2377 if (err)
2378 return err;
2379 reg &= PORT_STATUS_CMODE_MASK;
2380 if ((reg == PORT_STATUS_CMODE_100BASE_X) ||
2381 (reg == PORT_STATUS_CMODE_1000BASE_X) ||
2382 (reg == PORT_STATUS_CMODE_SGMII)) {
2383 err = mv88e6xxx_serdes_power_on(chip);
2384 if (err < 0)
2385 return err;
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00002386 }
2387 }
2388
Vivien Didelot8efdda42015-08-13 12:52:23 -04002389 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05002390 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04002391 * untagged frames on this port, do a destination address lookup on all
2392 * received packets as usual, disable ARP mirroring and don't send a
2393 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02002394 */
Andrew Lunna23b2962017-02-04 20:15:28 +01002395 err = mv88e6xxx_port_set_map_da(chip, port);
2396 if (err)
2397 return err;
2398
Andrew Lunn54d792f2015-05-06 01:09:47 +02002399 reg = 0;
Andrew Lunna23b2962017-02-04 20:15:28 +01002400 if (chip->info->ops->port_set_upstream_port) {
2401 err = chip->info->ops->port_set_upstream_port(
2402 chip, port, dsa_upstream_port(ds));
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002403 if (err)
2404 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002405 }
2406
Andrew Lunna23b2962017-02-04 20:15:28 +01002407 err = mv88e6xxx_port_set_8021q_mode(chip, port,
2408 PORT_CONTROL_2_8021Q_DISABLED);
2409 if (err)
2410 return err;
2411
Andrew Lunn5f436662016-12-03 04:45:17 +01002412 if (chip->info->ops->port_jumbo_config) {
2413 err = chip->info->ops->port_jumbo_config(chip, port);
2414 if (err)
2415 return err;
2416 }
2417
Andrew Lunn54d792f2015-05-06 01:09:47 +02002418 /* Port Association Vector: when learning source addresses
2419 * of packets, add the address to the address database using
2420 * a port bitmap that has only the bit for this port set and
2421 * the other bits clear.
2422 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002423 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04002424 /* Disable learning for CPU port */
2425 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04002426 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05002427
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002428 err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
2429 if (err)
2430 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002431
2432 /* Egress rate control 2: disable egress rate control. */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002433 err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
2434 if (err)
2435 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002436
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002437 if (chip->info->ops->port_pause_config) {
2438 err = chip->info->ops->port_pause_config(chip, port);
2439 if (err)
2440 return err;
2441 }
2442
Vivien Didelotc8c94892017-03-11 16:13:01 -05002443 if (chip->info->ops->port_disable_learn_limit) {
2444 err = chip->info->ops->port_disable_learn_limit(chip, port);
2445 if (err)
2446 return err;
2447 }
2448
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002449 if (chip->info->ops->port_disable_pri_override) {
2450 err = chip->info->ops->port_disable_pri_override(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002451 if (err)
2452 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01002453 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02002454
Andrew Lunnef0a7312016-12-03 04:35:16 +01002455 if (chip->info->ops->port_tag_remap) {
2456 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002457 if (err)
2458 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002459 }
2460
Andrew Lunnef70b112016-12-03 04:45:18 +01002461 if (chip->info->ops->port_egress_rate_limiting) {
2462 err = chip->info->ops->port_egress_rate_limiting(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002463 if (err)
2464 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002465 }
2466
Vivien Didelotea698f42017-03-11 16:12:50 -05002467 err = mv88e6xxx_setup_message_port(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002468 if (err)
2469 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002470
Vivien Didelot207afda2016-04-14 14:42:09 -04002471 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05002472 * database, and allow bidirectional communication between the
2473 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07002474 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01002475 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002476 if (err)
2477 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05002478
Vivien Didelot240ea3e2017-03-30 17:37:12 -04002479 err = mv88e6xxx_port_vlan_map(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002480 if (err)
2481 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07002482
2483 /* Default VLAN ID and priority: don't set a default VLAN
2484 * ID, and set the default packet priority to zero.
2485 */
Andrew Lunn0e7b9922016-09-21 01:40:31 +02002486 return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
Andrew Lunndbde9e62015-05-06 01:09:48 +02002487}
2488
Wei Yongjunaa0938c2016-10-18 15:53:37 +00002489static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002490{
2491 int err;
2492
Vivien Didelota935c052016-09-29 12:21:53 -04002493 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002494 if (err)
2495 return err;
2496
Vivien Didelota935c052016-09-29 12:21:53 -04002497 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002498 if (err)
2499 return err;
2500
Vivien Didelota935c052016-09-29 12:21:53 -04002501 err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
2502 if (err)
2503 return err;
2504
2505 return 0;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002506}
2507
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002508static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
2509 unsigned int ageing_time)
2510{
Vivien Didelot04bed142016-08-31 18:06:13 -04002511 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002512 int err;
2513
2514 mutex_lock(&chip->reg_lock);
Vivien Didelot720c6342017-03-11 16:12:48 -05002515 err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
Vivien Didelot2cfcd962016-07-18 20:45:40 -04002516 mutex_unlock(&chip->reg_lock);
2517
2518 return err;
2519}
2520
Vivien Didelot97299342016-07-18 20:45:30 -04002521static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04002522{
Vivien Didelotfad09c72016-06-21 12:28:20 -04002523 struct dsa_switch *ds = chip->ds;
Vivien Didelotb0745e872016-05-09 13:22:53 -04002524 u32 upstream_port = dsa_upstream_port(ds);
Vivien Didelot08a01262016-05-09 13:22:50 -04002525 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04002526
Vivien Didelot119477b2016-05-09 13:22:51 -04002527 /* Enable the PHY Polling Unit if present, don't discard any packets,
2528 * and mask all interrupt sources.
2529 */
Vivien Didelota199d8b2016-12-05 17:30:28 -05002530 err = mv88e6xxx_ppu_enable(chip);
Vivien Didelot119477b2016-05-09 13:22:51 -04002531 if (err)
2532 return err;
2533
Andrew Lunn33641992016-12-03 04:35:17 +01002534 if (chip->info->ops->g1_set_cpu_port) {
2535 err = chip->info->ops->g1_set_cpu_port(chip, upstream_port);
2536 if (err)
2537 return err;
2538 }
2539
2540 if (chip->info->ops->g1_set_egress_port) {
2541 err = chip->info->ops->g1_set_egress_port(chip, upstream_port);
2542 if (err)
2543 return err;
2544 }
Vivien Didelotb0745e872016-05-09 13:22:53 -04002545
Vivien Didelot50484ff2016-05-09 13:22:54 -04002546 /* Disable remote management, and set the switch's DSA device number. */
Vivien Didelota935c052016-09-29 12:21:53 -04002547 err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
2548 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
2549 (ds->index & 0x1f));
Vivien Didelot50484ff2016-05-09 13:22:54 -04002550 if (err)
2551 return err;
2552
Vivien Didelot08a01262016-05-09 13:22:50 -04002553 /* Configure the IP ToS mapping registers. */
Vivien Didelota935c052016-09-29 12:21:53 -04002554 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002555 if (err)
2556 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002557 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04002558 if (err)
2559 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002560 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002561 if (err)
2562 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002563 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002564 if (err)
2565 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002566 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002567 if (err)
2568 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002569 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002570 if (err)
2571 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002572 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002573 if (err)
2574 return err;
Vivien Didelota935c052016-09-29 12:21:53 -04002575 err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002576 if (err)
2577 return err;
2578
2579 /* Configure the IEEE 802.1p priority mapping register. */
Vivien Didelota935c052016-09-29 12:21:53 -04002580 err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
Vivien Didelot08a01262016-05-09 13:22:50 -04002581 if (err)
2582 return err;
2583
Andrew Lunnde2273872016-11-21 23:27:01 +01002584 /* Initialize the statistics unit */
2585 err = mv88e6xxx_stats_set_histogram(chip);
2586 if (err)
2587 return err;
2588
Vivien Didelot97299342016-07-18 20:45:30 -04002589 /* Clear the statistics counters for all ports */
Vivien Didelota935c052016-09-29 12:21:53 -04002590 err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
2591 GLOBAL_STATS_OP_FLUSH_ALL);
Vivien Didelot97299342016-07-18 20:45:30 -04002592 if (err)
2593 return err;
2594
2595 /* Wait for the flush to complete. */
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +01002596 err = mv88e6xxx_g1_stats_wait(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04002597 if (err)
2598 return err;
2599
2600 return 0;
2601}
2602
Vivien Didelotf81ec902016-05-09 13:22:58 -04002603static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002604{
Vivien Didelot04bed142016-08-31 18:06:13 -04002605 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot552238b2016-05-09 13:22:49 -04002606 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002607 int i;
2608
Vivien Didelotfad09c72016-06-21 12:28:20 -04002609 chip->ds = ds;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002610 ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002611
Vivien Didelotfad09c72016-06-21 12:28:20 -04002612 mutex_lock(&chip->reg_lock);
Vivien Didelot552238b2016-05-09 13:22:49 -04002613
Vivien Didelot97299342016-07-18 20:45:30 -04002614 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002615 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelot97299342016-07-18 20:45:30 -04002616 err = mv88e6xxx_setup_port(chip, i);
2617 if (err)
2618 goto unlock;
2619 }
2620
2621 /* Setup Switch Global 1 Registers */
2622 err = mv88e6xxx_g1_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002623 if (err)
2624 goto unlock;
2625
Vivien Didelot97299342016-07-18 20:45:30 -04002626 /* Setup Switch Global 2 Registers */
2627 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
2628 err = mv88e6xxx_g2_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002629 if (err)
2630 goto unlock;
2631 }
Andrew Lunn54d792f2015-05-06 01:09:47 +02002632
Vivien Didelotb486d7c2017-05-01 14:05:13 -04002633 err = mv88e6xxx_vtu_setup(chip);
2634 if (err)
2635 goto unlock;
2636
Vivien Didelot81228992017-03-30 17:37:08 -04002637 err = mv88e6xxx_pvt_setup(chip);
2638 if (err)
2639 goto unlock;
2640
Vivien Didelota2ac29d2017-03-11 16:12:49 -05002641 err = mv88e6xxx_atu_setup(chip);
2642 if (err)
2643 goto unlock;
2644
Andrew Lunn6e55f692016-12-03 04:45:16 +01002645 /* Some generations have the configuration of sending reserved
2646 * management frames to the CPU in global2, others in
2647 * global1. Hence it does not fit the two setup functions
2648 * above.
2649 */
2650 if (chip->info->ops->mgmt_rsvd2cpu) {
2651 err = chip->info->ops->mgmt_rsvd2cpu(chip);
2652 if (err)
2653 goto unlock;
2654 }
2655
Vivien Didelot6b17e862015-08-13 12:52:18 -04002656unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002657 mutex_unlock(&chip->reg_lock);
Andrew Lunndb687a52015-06-20 21:31:29 +02002658
Andrew Lunn48ace4e2016-04-14 23:47:12 +02002659 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002660}
2661
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002662static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
2663{
Vivien Didelot04bed142016-08-31 18:06:13 -04002664 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002665 int err;
2666
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002667 if (!chip->info->ops->set_switch_mac)
2668 return -EOPNOTSUPP;
2669
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002670 mutex_lock(&chip->reg_lock);
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002671 err = chip->info->ops->set_switch_mac(chip, addr);
Vivien Didelot3b4caa12016-07-18 20:45:34 -04002672 mutex_unlock(&chip->reg_lock);
2673
2674 return err;
2675}
2676
Vivien Didelote57e5e72016-08-15 17:19:00 -04002677static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002678{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002679 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2680 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002681 u16 val;
2682 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002683
Andrew Lunnee26a222017-01-24 14:53:48 +01002684 if (!chip->info->ops->phy_read)
2685 return -EOPNOTSUPP;
2686
Vivien Didelotfad09c72016-06-21 12:28:20 -04002687 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002688 err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002689 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002690
Andrew Lunnda9f3302017-02-01 03:40:05 +01002691 if (reg == MII_PHYSID2) {
2692 /* Some internal PHYS don't have a model number. Use
2693 * the mv88e6390 family model number instead.
2694 */
2695 if (!(val & 0x3f0))
2696 val |= PORT_SWITCH_ID_PROD_NUM_6390;
2697 }
2698
Vivien Didelote57e5e72016-08-15 17:19:00 -04002699 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002700}
2701
Vivien Didelote57e5e72016-08-15 17:19:00 -04002702static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002703{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002704 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2705 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002706 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002707
Andrew Lunnee26a222017-01-24 14:53:48 +01002708 if (!chip->info->ops->phy_write)
2709 return -EOPNOTSUPP;
2710
Vivien Didelotfad09c72016-06-21 12:28:20 -04002711 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002712 err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002713 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002714
2715 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002716}
2717
Vivien Didelotfad09c72016-06-21 12:28:20 -04002718static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunna3c53be52017-01-24 14:53:50 +01002719 struct device_node *np,
2720 bool external)
Andrew Lunnb516d452016-06-04 21:17:06 +02002721{
2722 static int index;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002723 struct mv88e6xxx_mdio_bus *mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002724 struct mii_bus *bus;
2725 int err;
2726
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002727 bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
Andrew Lunnb516d452016-06-04 21:17:06 +02002728 if (!bus)
2729 return -ENOMEM;
2730
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002731 mdio_bus = bus->priv;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002732 mdio_bus->bus = bus;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002733 mdio_bus->chip = chip;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002734 INIT_LIST_HEAD(&mdio_bus->list);
2735 mdio_bus->external = external;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002736
Andrew Lunnb516d452016-06-04 21:17:06 +02002737 if (np) {
2738 bus->name = np->full_name;
2739 snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
2740 } else {
2741 bus->name = "mv88e6xxx SMI";
2742 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
2743 }
2744
2745 bus->read = mv88e6xxx_mdio_read;
2746 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002747 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02002748
Andrew Lunna3c53be52017-01-24 14:53:50 +01002749 if (np)
2750 err = of_mdiobus_register(bus, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002751 else
2752 err = mdiobus_register(bus);
2753 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002754 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunna3c53be52017-01-24 14:53:50 +01002755 return err;
Andrew Lunnb516d452016-06-04 21:17:06 +02002756 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01002757
2758 if (external)
2759 list_add_tail(&mdio_bus->list, &chip->mdios);
2760 else
2761 list_add(&mdio_bus->list, &chip->mdios);
Andrew Lunnb516d452016-06-04 21:17:06 +02002762
2763 return 0;
Andrew Lunnb516d452016-06-04 21:17:06 +02002764}
2765
Andrew Lunna3c53be52017-01-24 14:53:50 +01002766static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
2767 { .compatible = "marvell,mv88e6xxx-mdio-external",
2768 .data = (void *)true },
2769 { },
2770};
2771
2772static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
2773 struct device_node *np)
2774{
2775 const struct of_device_id *match;
2776 struct device_node *child;
2777 int err;
2778
2779 /* Always register one mdio bus for the internal/default mdio
2780 * bus. This maybe represented in the device tree, but is
2781 * optional.
2782 */
2783 child = of_get_child_by_name(np, "mdio");
2784 err = mv88e6xxx_mdio_register(chip, child, false);
2785 if (err)
2786 return err;
2787
2788 /* Walk the device tree, and see if there are any other nodes
2789 * which say they are compatible with the external mdio
2790 * bus.
2791 */
2792 for_each_available_child_of_node(np, child) {
2793 match = of_match_node(mv88e6xxx_mdio_external_match, child);
2794 if (match) {
2795 err = mv88e6xxx_mdio_register(chip, child, true);
2796 if (err)
2797 return err;
2798 }
2799 }
2800
2801 return 0;
2802}
2803
2804static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
Andrew Lunnb516d452016-06-04 21:17:06 +02002805
2806{
Andrew Lunna3c53be52017-01-24 14:53:50 +01002807 struct mv88e6xxx_mdio_bus *mdio_bus;
2808 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002809
Andrew Lunna3c53be52017-01-24 14:53:50 +01002810 list_for_each_entry(mdio_bus, &chip->mdios, list) {
2811 bus = mdio_bus->bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002812
Andrew Lunna3c53be52017-01-24 14:53:50 +01002813 mdiobus_unregister(bus);
2814 }
Andrew Lunnb516d452016-06-04 21:17:06 +02002815}
2816
Vivien Didelot855b1932016-07-20 18:18:35 -04002817static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
2818{
Vivien Didelot04bed142016-08-31 18:06:13 -04002819 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002820
2821 return chip->eeprom_len;
2822}
2823
Vivien Didelot855b1932016-07-20 18:18:35 -04002824static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
2825 struct ethtool_eeprom *eeprom, u8 *data)
2826{
Vivien Didelot04bed142016-08-31 18:06:13 -04002827 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002828 int err;
2829
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002830 if (!chip->info->ops->get_eeprom)
2831 return -EOPNOTSUPP;
2832
Vivien Didelot855b1932016-07-20 18:18:35 -04002833 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002834 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002835 mutex_unlock(&chip->reg_lock);
2836
2837 if (err)
2838 return err;
2839
2840 eeprom->magic = 0xc3ec4951;
2841
2842 return 0;
2843}
2844
Vivien Didelot855b1932016-07-20 18:18:35 -04002845static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
2846 struct ethtool_eeprom *eeprom, u8 *data)
2847{
Vivien Didelot04bed142016-08-31 18:06:13 -04002848 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002849 int err;
2850
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002851 if (!chip->info->ops->set_eeprom)
2852 return -EOPNOTSUPP;
2853
Vivien Didelot855b1932016-07-20 18:18:35 -04002854 if (eeprom->magic != 0xc3ec4951)
2855 return -EINVAL;
2856
2857 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002858 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002859 mutex_unlock(&chip->reg_lock);
2860
2861 return err;
2862}
2863
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002864static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002865 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002866 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002867 .phy_read = mv88e6xxx_phy_ppu_read,
2868 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002869 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002870 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002871 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002872 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002873 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002874 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002875 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01002876 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002877 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002878 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002879 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002880 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002881 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2882 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002883 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002884 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2885 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002886 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002887 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002888 .ppu_enable = mv88e6185_g1_ppu_enable,
2889 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002890 .reset = mv88e6185_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002891};
2892
2893static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002894 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002895 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002896 .phy_read = mv88e6xxx_phy_ppu_read,
2897 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002898 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002899 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002900 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002901 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002902 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunna23b2962017-02-04 20:15:28 +01002903 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002904 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002905 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2906 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002907 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002908 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002909 .ppu_enable = mv88e6185_g1_ppu_enable,
2910 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002911 .reset = mv88e6185_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002912};
2913
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002914static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01002915 /* MV88E6XXX_FAMILY_6097 */
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002916 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2917 .phy_read = mv88e6xxx_g2_smi_phy_read,
2918 .phy_write = mv88e6xxx_g2_smi_phy_write,
2919 .port_set_link = mv88e6xxx_port_set_link,
2920 .port_set_duplex = mv88e6xxx_port_set_duplex,
2921 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002922 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002923 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002924 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002925 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01002926 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002927 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002928 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002929 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002930 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002931 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2932 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2933 .stats_get_strings = mv88e6095_stats_get_strings,
2934 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002935 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2936 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Volodymyr Bendiuga91eaa472017-02-14 11:29:30 +01002937 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002938 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002939 .reset = mv88e6352_g1_reset,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002940};
2941
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002942static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002943 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002944 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01002945 .phy_read = mv88e6165_phy_read,
2946 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002947 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002948 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002949 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002950 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002951 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002952 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002953 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002954 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002955 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2956 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002957 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002958 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2959 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002960 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002961 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002962 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002963};
2964
2965static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002966 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002967 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002968 .phy_read = mv88e6xxx_phy_ppu_read,
2969 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002970 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002971 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002972 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002973 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002974 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002975 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002976 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna23b2962017-02-04 20:15:28 +01002977 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunn5f436662016-12-03 04:45:17 +01002978 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01002979 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01002980 .port_pause_config = mv88e6097_port_pause_config,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002981 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01002982 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2983 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002984 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01002985 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
2986 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002987 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002988 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002989 .ppu_enable = mv88e6185_g1_ppu_enable,
2990 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002991 .reset = mv88e6185_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002992};
2993
Vivien Didelot990e27b2017-03-28 13:50:32 -04002994static const struct mv88e6xxx_ops mv88e6141_ops = {
2995 /* MV88E6XXX_FAMILY_6341 */
2996 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2997 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
2998 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2999 .phy_read = mv88e6xxx_g2_smi_phy_read,
3000 .phy_write = mv88e6xxx_g2_smi_phy_write,
3001 .port_set_link = mv88e6xxx_port_set_link,
3002 .port_set_duplex = mv88e6xxx_port_set_duplex,
3003 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3004 .port_set_speed = mv88e6390_port_set_speed,
3005 .port_tag_remap = mv88e6095_port_tag_remap,
3006 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3007 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
3008 .port_set_ether_type = mv88e6351_port_set_ether_type,
3009 .port_jumbo_config = mv88e6165_port_jumbo_config,
3010 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3011 .port_pause_config = mv88e6097_port_pause_config,
3012 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3013 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3014 .stats_snapshot = mv88e6390_g1_stats_snapshot,
3015 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3016 .stats_get_strings = mv88e6320_stats_get_strings,
3017 .stats_get_stats = mv88e6390_stats_get_stats,
3018 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3019 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
3020 .watchdog_ops = &mv88e6390_watchdog_ops,
3021 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3022 .reset = mv88e6352_g1_reset,
3023};
3024
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003025static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003026 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003027 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01003028 .phy_read = mv88e6165_phy_read,
3029 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003030 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003031 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003032 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003033 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003034 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003035 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003036 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003037 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003038 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003039 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003040 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003041 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003042 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003043 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3044 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003045 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003046 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3047 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003048 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003049 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003050 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003051};
3052
3053static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003054 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003055 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01003056 .phy_read = mv88e6165_phy_read,
3057 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003058 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003059 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003060 .port_set_speed = mv88e6185_port_set_speed,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003061 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003062 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003063 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003064 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3065 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003066 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003067 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3068 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003069 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003070 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003071 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003072};
3073
3074static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003075 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003076 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003077 .phy_read = mv88e6xxx_g2_smi_phy_read,
3078 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003079 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003080 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003081 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003082 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003083 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003084 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003085 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003086 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003087 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003088 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003089 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003090 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003091 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003092 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003093 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3094 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003095 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003096 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3097 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003098 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003099 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003100 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003101};
3102
3103static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003104 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003105 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3106 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003107 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003108 .phy_read = mv88e6xxx_g2_smi_phy_read,
3109 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003110 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003111 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003112 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003113 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003114 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003115 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003116 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003117 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003118 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003119 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003120 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003121 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003122 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003123 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003124 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3125 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003126 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003127 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3128 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003129 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003130 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003131 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003132};
3133
3134static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003135 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003136 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003137 .phy_read = mv88e6xxx_g2_smi_phy_read,
3138 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003139 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003140 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003141 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003142 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003143 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003144 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003145 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003146 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003147 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003148 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003149 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003150 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003151 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003152 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003153 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3154 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003155 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003156 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3157 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003158 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003159 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003160 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003161};
3162
3163static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003164 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003165 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3166 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003167 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003168 .phy_read = mv88e6xxx_g2_smi_phy_read,
3169 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003170 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003171 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003172 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003173 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003174 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003175 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003176 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003177 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003178 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003179 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003180 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003181 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003182 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003183 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003184 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3185 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003186 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003187 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3188 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003189 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003190 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003191 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003192};
3193
3194static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003195 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003196 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003197 .phy_read = mv88e6xxx_phy_ppu_read,
3198 .phy_write = mv88e6xxx_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003199 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003200 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003201 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003202 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003203 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunnef70b112016-12-03 04:45:18 +01003204 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunna23b2962017-02-04 20:15:28 +01003205 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003206 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003207 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3208 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003209 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003210 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3211 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003212 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003213 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05003214 .ppu_enable = mv88e6185_g1_ppu_enable,
3215 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003216 .reset = mv88e6185_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003217};
3218
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003219static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003220 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003221 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3222 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003223 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3224 .phy_read = mv88e6xxx_g2_smi_phy_read,
3225 .phy_write = mv88e6xxx_g2_smi_phy_write,
3226 .port_set_link = mv88e6xxx_port_set_link,
3227 .port_set_duplex = mv88e6xxx_port_set_duplex,
3228 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3229 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003230 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003231 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003232 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003233 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003234 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003235 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003236 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003237 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003238 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003239 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3240 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003241 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003242 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3243 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003244 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003245 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003246 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003247};
3248
3249static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003250 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003251 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3252 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003253 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3254 .phy_read = mv88e6xxx_g2_smi_phy_read,
3255 .phy_write = mv88e6xxx_g2_smi_phy_write,
3256 .port_set_link = mv88e6xxx_port_set_link,
3257 .port_set_duplex = mv88e6xxx_port_set_duplex,
3258 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3259 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003260 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003261 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003262 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003263 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003264 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003265 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003266 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003267 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003268 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003269 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3270 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003271 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003272 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3273 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003274 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003275 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003276 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003277};
3278
3279static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003280 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003281 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3282 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003283 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3284 .phy_read = mv88e6xxx_g2_smi_phy_read,
3285 .phy_write = mv88e6xxx_g2_smi_phy_write,
3286 .port_set_link = mv88e6xxx_port_set_link,
3287 .port_set_duplex = mv88e6xxx_port_set_duplex,
3288 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3289 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003290 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003291 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003292 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003293 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003294 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003295 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003296 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003297 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003298 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003299 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3300 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003301 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003302 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3303 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003304 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003305 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003306 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003307};
3308
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003309static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003310 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003311 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3312 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003313 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003314 .phy_read = mv88e6xxx_g2_smi_phy_read,
3315 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003316 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003317 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003318 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003319 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003320 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003321 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003322 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003323 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003324 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003325 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003326 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003327 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003328 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003329 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003330 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3331 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003332 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003333 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3334 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003335 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003336 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003337 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003338};
3339
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003340static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003341 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003342 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3343 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003344 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3345 .phy_read = mv88e6xxx_g2_smi_phy_read,
3346 .phy_write = mv88e6xxx_g2_smi_phy_write,
3347 .port_set_link = mv88e6xxx_port_set_link,
3348 .port_set_duplex = mv88e6xxx_port_set_duplex,
3349 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3350 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003351 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003352 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003353 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003354 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003355 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunnf39908d2017-02-04 20:02:50 +01003356 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003357 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003358 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003359 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003360 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003361 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3362 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003363 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003364 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3365 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003366 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003367 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003368 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003369};
3370
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003371static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003372 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003373 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3374 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003375 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003376 .phy_read = mv88e6xxx_g2_smi_phy_read,
3377 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003378 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003379 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003380 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003381 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003382 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003383 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003384 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003385 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003386 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003387 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003388 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003389 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003390 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003391 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3392 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003393 .stats_get_stats = mv88e6320_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003394 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3395 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003396 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003397 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003398};
3399
3400static const struct mv88e6xxx_ops mv88e6321_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003401 /* MV88E6XXX_FAMILY_6321 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003402 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3403 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003404 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003405 .phy_read = mv88e6xxx_g2_smi_phy_read,
3406 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003407 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003408 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003409 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003410 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003411 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003412 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003413 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003414 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003415 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003416 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003417 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003418 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003419 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003420 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3421 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003422 .stats_get_stats = mv88e6320_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003423 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3424 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003425 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003426};
3427
Vivien Didelot16e329a2017-03-28 13:50:33 -04003428static const struct mv88e6xxx_ops mv88e6341_ops = {
3429 /* MV88E6XXX_FAMILY_6341 */
3430 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3431 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
3432 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3433 .phy_read = mv88e6xxx_g2_smi_phy_read,
3434 .phy_write = mv88e6xxx_g2_smi_phy_write,
3435 .port_set_link = mv88e6xxx_port_set_link,
3436 .port_set_duplex = mv88e6xxx_port_set_duplex,
3437 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3438 .port_set_speed = mv88e6390_port_set_speed,
3439 .port_tag_remap = mv88e6095_port_tag_remap,
3440 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3441 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
3442 .port_set_ether_type = mv88e6351_port_set_ether_type,
3443 .port_jumbo_config = mv88e6165_port_jumbo_config,
3444 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3445 .port_pause_config = mv88e6097_port_pause_config,
3446 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3447 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3448 .stats_snapshot = mv88e6390_g1_stats_snapshot,
3449 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3450 .stats_get_strings = mv88e6320_stats_get_strings,
3451 .stats_get_stats = mv88e6390_stats_get_stats,
3452 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3453 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
3454 .watchdog_ops = &mv88e6390_watchdog_ops,
3455 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3456 .reset = mv88e6352_g1_reset,
3457};
3458
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003459static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003460 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003461 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003462 .phy_read = mv88e6xxx_g2_smi_phy_read,
3463 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003464 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003465 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003466 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003467 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003468 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003469 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003470 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003471 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003472 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003473 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003474 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003475 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003476 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003477 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003478 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3479 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003480 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003481 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3482 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003483 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003484 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003485 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003486};
3487
3488static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003489 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003490 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003491 .phy_read = mv88e6xxx_g2_smi_phy_read,
3492 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003493 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003494 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003495 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003496 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003497 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003498 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003499 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003500 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003501 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003502 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003503 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003504 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003505 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003506 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003507 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3508 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003509 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003510 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3511 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003512 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003513 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003514 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003515};
3516
3517static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003518 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003519 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3520 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003521 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003522 .phy_read = mv88e6xxx_g2_smi_phy_read,
3523 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003524 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003525 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003526 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003527 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003528 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003529 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003530 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003531 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003532 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003533 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunnb35d322a2016-12-03 04:45:19 +01003534 .port_pause_config = mv88e6097_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003535 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003536 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003537 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunndfafe442016-11-21 23:27:02 +01003538 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3539 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003540 .stats_get_stats = mv88e6095_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003541 .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
3542 .g1_set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003543 .watchdog_ops = &mv88e6097_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003544 .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003545 .reset = mv88e6352_g1_reset,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003546};
3547
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003548static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003549 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003550 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3551 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003552 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3553 .phy_read = mv88e6xxx_g2_smi_phy_read,
3554 .phy_write = mv88e6xxx_g2_smi_phy_write,
3555 .port_set_link = mv88e6xxx_port_set_link,
3556 .port_set_duplex = mv88e6xxx_port_set_duplex,
3557 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3558 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003559 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003560 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003561 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003562 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003563 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003564 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003565 .port_pause_config = mv88e6390_port_pause_config,
Andrew Lunnf39908d2017-02-04 20:02:50 +01003566 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003567 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003568 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003569 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003570 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003571 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3572 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003573 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003574 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3575 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003576 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003577 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003578 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003579};
3580
3581static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003582 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003583 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3584 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003585 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3586 .phy_read = mv88e6xxx_g2_smi_phy_read,
3587 .phy_write = mv88e6xxx_g2_smi_phy_write,
3588 .port_set_link = mv88e6xxx_port_set_link,
3589 .port_set_duplex = mv88e6xxx_port_set_duplex,
3590 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3591 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003592 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003593 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003594 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003595 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunn5f436662016-12-03 04:45:17 +01003596 .port_jumbo_config = mv88e6165_port_jumbo_config,
Andrew Lunnef70b112016-12-03 04:45:18 +01003597 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Andrew Lunn3ce0e652016-12-03 04:45:20 +01003598 .port_pause_config = mv88e6390_port_pause_config,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003599 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003600 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003601 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003602 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003603 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3604 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003605 .stats_get_stats = mv88e6390_stats_get_stats,
Andrew Lunn33641992016-12-03 04:35:17 +01003606 .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
3607 .g1_set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003608 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003609 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003610 .reset = mv88e6352_g1_reset,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003611};
3612
Vivien Didelotf81ec902016-05-09 13:22:58 -04003613static const struct mv88e6xxx_info mv88e6xxx_table[] = {
3614 [MV88E6085] = {
3615 .prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
3616 .family = MV88E6XXX_FAMILY_6097,
3617 .name = "Marvell 88E6085",
3618 .num_databases = 4096,
3619 .num_ports = 10,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003620 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003621 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003622 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003623 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003624 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003625 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003626 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003627 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003628 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003629 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003630 },
3631
3632 [MV88E6095] = {
3633 .prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
3634 .family = MV88E6XXX_FAMILY_6095,
3635 .name = "Marvell 88E6095/88E6095F",
3636 .num_databases = 256,
3637 .num_ports = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003638 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003639 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003640 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003641 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003642 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003643 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003644 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003645 .flags = MV88E6XXX_FLAGS_FAMILY_6095,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003646 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003647 },
3648
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003649 [MV88E6097] = {
3650 .prod_num = PORT_SWITCH_ID_PROD_NUM_6097,
3651 .family = MV88E6XXX_FAMILY_6097,
3652 .name = "Marvell 88E6097/88E6097F",
3653 .num_databases = 4096,
3654 .num_ports = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003655 .max_vid = 4095,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003656 .port_base_addr = 0x10,
3657 .global1_addr = 0x1b,
3658 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01003659 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003660 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003661 .pvt = true,
Stefan Eichenberger2bfcfcd2016-12-05 14:12:42 +01003662 .tag_protocol = DSA_TAG_PROTO_EDSA,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003663 .flags = MV88E6XXX_FLAGS_FAMILY_6097,
3664 .ops = &mv88e6097_ops,
3665 },
3666
Vivien Didelotf81ec902016-05-09 13:22:58 -04003667 [MV88E6123] = {
3668 .prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
3669 .family = MV88E6XXX_FAMILY_6165,
3670 .name = "Marvell 88E6123",
3671 .num_databases = 4096,
3672 .num_ports = 3,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003673 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003674 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003675 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003676 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003677 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003678 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003679 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003680 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003681 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003682 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003683 },
3684
3685 [MV88E6131] = {
3686 .prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
3687 .family = MV88E6XXX_FAMILY_6185,
3688 .name = "Marvell 88E6131",
3689 .num_databases = 256,
3690 .num_ports = 8,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003691 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003692 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003693 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003694 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003695 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003696 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003697 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003698 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003699 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003700 },
3701
Vivien Didelot990e27b2017-03-28 13:50:32 -04003702 [MV88E6141] = {
3703 .prod_num = PORT_SWITCH_ID_PROD_NUM_6141,
3704 .family = MV88E6XXX_FAMILY_6341,
3705 .name = "Marvell 88E6341",
3706 .num_databases = 4096,
3707 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003708 .max_vid = 4095,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003709 .port_base_addr = 0x10,
3710 .global1_addr = 0x1b,
3711 .age_time_coeff = 3750,
3712 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003713 .pvt = true,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003714 .tag_protocol = DSA_TAG_PROTO_EDSA,
3715 .flags = MV88E6XXX_FLAGS_FAMILY_6341,
3716 .ops = &mv88e6141_ops,
3717 },
3718
Vivien Didelotf81ec902016-05-09 13:22:58 -04003719 [MV88E6161] = {
3720 .prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
3721 .family = MV88E6XXX_FAMILY_6165,
3722 .name = "Marvell 88E6161",
3723 .num_databases = 4096,
3724 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003725 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003726 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003727 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003728 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003729 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003730 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003731 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003732 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003733 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003734 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003735 },
3736
3737 [MV88E6165] = {
3738 .prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
3739 .family = MV88E6XXX_FAMILY_6165,
3740 .name = "Marvell 88E6165",
3741 .num_databases = 4096,
3742 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003743 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003744 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003745 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003746 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003747 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003748 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003749 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003750 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003751 .flags = MV88E6XXX_FLAGS_FAMILY_6165,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003752 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003753 },
3754
3755 [MV88E6171] = {
3756 .prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
3757 .family = MV88E6XXX_FAMILY_6351,
3758 .name = "Marvell 88E6171",
3759 .num_databases = 4096,
3760 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003761 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003762 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003763 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003764 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003765 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003766 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003767 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003768 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003769 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003770 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003771 },
3772
3773 [MV88E6172] = {
3774 .prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
3775 .family = MV88E6XXX_FAMILY_6352,
3776 .name = "Marvell 88E6172",
3777 .num_databases = 4096,
3778 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003779 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003780 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003781 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003782 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003783 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003784 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003785 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003786 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003787 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003788 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003789 },
3790
3791 [MV88E6175] = {
3792 .prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
3793 .family = MV88E6XXX_FAMILY_6351,
3794 .name = "Marvell 88E6175",
3795 .num_databases = 4096,
3796 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003797 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003798 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003799 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003800 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003801 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003802 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003803 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003804 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003805 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003806 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003807 },
3808
3809 [MV88E6176] = {
3810 .prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
3811 .family = MV88E6XXX_FAMILY_6352,
3812 .name = "Marvell 88E6176",
3813 .num_databases = 4096,
3814 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003815 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003816 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003817 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003818 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003819 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003820 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003821 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003822 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003823 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003824 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003825 },
3826
3827 [MV88E6185] = {
3828 .prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
3829 .family = MV88E6XXX_FAMILY_6185,
3830 .name = "Marvell 88E6185",
3831 .num_databases = 256,
3832 .num_ports = 10,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003833 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003834 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003835 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003836 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003837 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003838 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003839 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003840 .flags = MV88E6XXX_FLAGS_FAMILY_6185,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003841 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003842 },
3843
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003844 [MV88E6190] = {
3845 .prod_num = PORT_SWITCH_ID_PROD_NUM_6190,
3846 .family = MV88E6XXX_FAMILY_6390,
3847 .name = "Marvell 88E6190",
3848 .num_databases = 4096,
3849 .num_ports = 11, /* 10 + Z80 */
3850 .port_base_addr = 0x0,
3851 .global1_addr = 0x1b,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003852 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003853 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003854 .g1_irqs = 9,
Vivien Didelotf3645652017-03-30 17:37:07 -04003855 .pvt = true,
Vivien Didelote606ca32017-03-11 16:12:55 -05003856 .atu_move_port_mask = 0x1f,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003857 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3858 .ops = &mv88e6190_ops,
3859 },
3860
3861 [MV88E6190X] = {
3862 .prod_num = PORT_SWITCH_ID_PROD_NUM_6190X,
3863 .family = MV88E6XXX_FAMILY_6390,
3864 .name = "Marvell 88E6190X",
3865 .num_databases = 4096,
3866 .num_ports = 11, /* 10 + Z80 */
3867 .port_base_addr = 0x0,
3868 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003869 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003870 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003871 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003872 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003873 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003874 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3875 .ops = &mv88e6190x_ops,
3876 },
3877
3878 [MV88E6191] = {
3879 .prod_num = PORT_SWITCH_ID_PROD_NUM_6191,
3880 .family = MV88E6XXX_FAMILY_6390,
3881 .name = "Marvell 88E6191",
3882 .num_databases = 4096,
3883 .num_ports = 11, /* 10 + Z80 */
3884 .port_base_addr = 0x0,
3885 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003886 .age_time_coeff = 3750,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003887 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003888 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003889 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003890 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003891 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
Vivien Didelot2cf4cefb2017-03-28 13:50:34 -04003892 .ops = &mv88e6191_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003893 },
3894
Vivien Didelotf81ec902016-05-09 13:22:58 -04003895 [MV88E6240] = {
3896 .prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
3897 .family = MV88E6XXX_FAMILY_6352,
3898 .name = "Marvell 88E6240",
3899 .num_databases = 4096,
3900 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003901 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003902 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003903 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003904 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003905 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003906 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003907 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003908 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003909 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003910 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003911 },
3912
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003913 [MV88E6290] = {
3914 .prod_num = PORT_SWITCH_ID_PROD_NUM_6290,
3915 .family = MV88E6XXX_FAMILY_6390,
3916 .name = "Marvell 88E6290",
3917 .num_databases = 4096,
3918 .num_ports = 11, /* 10 + Z80 */
3919 .port_base_addr = 0x0,
3920 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003921 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003922 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003923 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003924 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003925 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003926 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
3927 .ops = &mv88e6290_ops,
3928 },
3929
Vivien Didelotf81ec902016-05-09 13:22:58 -04003930 [MV88E6320] = {
3931 .prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
3932 .family = MV88E6XXX_FAMILY_6320,
3933 .name = "Marvell 88E6320",
3934 .num_databases = 4096,
3935 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003936 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003937 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003938 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003939 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003940 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003941 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003942 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003943 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003944 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003945 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003946 },
3947
3948 [MV88E6321] = {
3949 .prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
3950 .family = MV88E6XXX_FAMILY_6320,
3951 .name = "Marvell 88E6321",
3952 .num_databases = 4096,
3953 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003954 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003955 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003956 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003957 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003958 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003959 .atu_move_port_mask = 0xf,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003960 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003961 .flags = MV88E6XXX_FLAGS_FAMILY_6320,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003962 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003963 },
3964
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003965 [MV88E6341] = {
3966 .prod_num = PORT_SWITCH_ID_PROD_NUM_6341,
3967 .family = MV88E6XXX_FAMILY_6341,
3968 .name = "Marvell 88E6341",
3969 .num_databases = 4096,
3970 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003971 .max_vid = 4095,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003972 .port_base_addr = 0x10,
3973 .global1_addr = 0x1b,
3974 .age_time_coeff = 3750,
Vivien Didelote606ca32017-03-11 16:12:55 -05003975 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003976 .pvt = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003977 .tag_protocol = DSA_TAG_PROTO_EDSA,
3978 .flags = MV88E6XXX_FLAGS_FAMILY_6341,
3979 .ops = &mv88e6341_ops,
3980 },
3981
Vivien Didelotf81ec902016-05-09 13:22:58 -04003982 [MV88E6350] = {
3983 .prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
3984 .family = MV88E6XXX_FAMILY_6351,
3985 .name = "Marvell 88E6350",
3986 .num_databases = 4096,
3987 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003988 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003989 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003990 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003991 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003992 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003993 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003994 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003995 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003996 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003997 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003998 },
3999
4000 [MV88E6351] = {
4001 .prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
4002 .family = MV88E6XXX_FAMILY_6351,
4003 .name = "Marvell 88E6351",
4004 .num_databases = 4096,
4005 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004006 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004007 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04004008 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004009 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004010 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05004011 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004012 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004013 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004014 .flags = MV88E6XXX_FLAGS_FAMILY_6351,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004015 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004016 },
4017
4018 [MV88E6352] = {
4019 .prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
4020 .family = MV88E6XXX_FAMILY_6352,
4021 .name = "Marvell 88E6352",
4022 .num_databases = 4096,
4023 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04004024 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04004025 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04004026 .global1_addr = 0x1b,
Vivien Didelotacddbd22016-07-18 20:45:39 -04004027 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02004028 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05004029 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04004030 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004031 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004032 .flags = MV88E6XXX_FLAGS_FAMILY_6352,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04004033 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004034 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004035 [MV88E6390] = {
4036 .prod_num = PORT_SWITCH_ID_PROD_NUM_6390,
4037 .family = MV88E6XXX_FAMILY_6390,
4038 .name = "Marvell 88E6390",
4039 .num_databases = 4096,
4040 .num_ports = 11, /* 10 + Z80 */
4041 .port_base_addr = 0x0,
4042 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004043 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004044 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05004045 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004046 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004047 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004048 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
4049 .ops = &mv88e6390_ops,
4050 },
4051 [MV88E6390X] = {
4052 .prod_num = PORT_SWITCH_ID_PROD_NUM_6390X,
4053 .family = MV88E6XXX_FAMILY_6390,
4054 .name = "Marvell 88E6390X",
4055 .num_databases = 4096,
4056 .num_ports = 11, /* 10 + Z80 */
4057 .port_base_addr = 0x0,
4058 .global1_addr = 0x1b,
Andrew Lunnb91e0552017-02-02 00:46:15 +01004059 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004060 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05004061 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04004062 .pvt = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01004063 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004064 .flags = MV88E6XXX_FLAGS_FAMILY_6390,
4065 .ops = &mv88e6390x_ops,
4066 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04004067};
4068
Vivien Didelot5f7c0362016-06-20 13:14:04 -04004069static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04004070{
Vivien Didelota439c062016-04-17 13:23:58 -04004071 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04004072
Vivien Didelot5f7c0362016-06-20 13:14:04 -04004073 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
4074 if (mv88e6xxx_table[i].prod_num == prod_num)
4075 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04004076
Vivien Didelotb9b37712015-10-30 19:39:48 -04004077 return NULL;
4078}
4079
Vivien Didelotfad09c72016-06-21 12:28:20 -04004080static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004081{
4082 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04004083 unsigned int prod_num, rev;
4084 u16 id;
4085 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004086
Vivien Didelot8f6345b2016-07-20 18:18:36 -04004087 mutex_lock(&chip->reg_lock);
4088 err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
4089 mutex_unlock(&chip->reg_lock);
4090 if (err)
4091 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004092
4093 prod_num = (id & 0xfff0) >> 4;
4094 rev = id & 0x000f;
4095
4096 info = mv88e6xxx_lookup_info(prod_num);
4097 if (!info)
4098 return -ENODEV;
4099
Vivien Didelotcaac8542016-06-20 13:14:09 -04004100 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04004101 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004102
Vivien Didelotca070c12016-09-02 14:45:34 -04004103 err = mv88e6xxx_g2_require(chip);
4104 if (err)
4105 return err;
4106
Vivien Didelotfad09c72016-06-21 12:28:20 -04004107 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
4108 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004109
4110 return 0;
4111}
4112
Vivien Didelotfad09c72016-06-21 12:28:20 -04004113static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04004114{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004115 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04004116
Vivien Didelotfad09c72016-06-21 12:28:20 -04004117 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
4118 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04004119 return NULL;
4120
Vivien Didelotfad09c72016-06-21 12:28:20 -04004121 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04004122
Vivien Didelotfad09c72016-06-21 12:28:20 -04004123 mutex_init(&chip->reg_lock);
Andrew Lunna3c53be52017-01-24 14:53:50 +01004124 INIT_LIST_HEAD(&chip->mdios);
Vivien Didelot469d7292016-06-20 13:14:06 -04004125
Vivien Didelotfad09c72016-06-21 12:28:20 -04004126 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04004127}
4128
Vivien Didelote57e5e72016-08-15 17:19:00 -04004129static void mv88e6xxx_phy_init(struct mv88e6xxx_chip *chip)
4130{
Vivien Didelota199d8b2016-12-05 17:30:28 -05004131 if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
Vivien Didelote57e5e72016-08-15 17:19:00 -04004132 mv88e6xxx_ppu_state_init(chip);
Vivien Didelote57e5e72016-08-15 17:19:00 -04004133}
4134
Andrew Lunn930188c2016-08-22 16:01:03 +02004135static void mv88e6xxx_phy_destroy(struct mv88e6xxx_chip *chip)
4136{
Vivien Didelota199d8b2016-12-05 17:30:28 -05004137 if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
Andrew Lunn930188c2016-08-22 16:01:03 +02004138 mv88e6xxx_ppu_state_destroy(chip);
Andrew Lunn930188c2016-08-22 16:01:03 +02004139}
4140
Vivien Didelotfad09c72016-06-21 12:28:20 -04004141static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004142 struct mii_bus *bus, int sw_addr)
4143{
Vivien Didelot914b32f2016-06-20 13:14:11 -04004144 if (sw_addr == 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -04004145 chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
Vivien Didelota0ffff22016-08-15 17:18:58 -04004146 else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
Vivien Didelotfad09c72016-06-21 12:28:20 -04004147 chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
Vivien Didelot914b32f2016-06-20 13:14:11 -04004148 else
4149 return -EINVAL;
4150
Vivien Didelotfad09c72016-06-21 12:28:20 -04004151 chip->bus = bus;
4152 chip->sw_addr = sw_addr;
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004153
4154 return 0;
4155}
4156
Andrew Lunn7b314362016-08-22 16:01:01 +02004157static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
4158{
Vivien Didelot04bed142016-08-31 18:06:13 -04004159 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02004160
Andrew Lunn443d5a12016-12-03 04:35:18 +01004161 return chip->info->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02004162}
4163
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02004164static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
4165 struct device *host_dev, int sw_addr,
4166 void **priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +02004167{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004168 struct mv88e6xxx_chip *chip;
Vivien Didelota439c062016-04-17 13:23:58 -04004169 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02004170 int err;
Andrew Lunna77d43f2016-04-13 02:40:42 +02004171
Vivien Didelota439c062016-04-17 13:23:58 -04004172 bus = dsa_host_dev_to_mii_bus(host_dev);
Andrew Lunnc1569132016-04-13 02:40:45 +02004173 if (!bus)
4174 return NULL;
4175
Vivien Didelotfad09c72016-06-21 12:28:20 -04004176 chip = mv88e6xxx_alloc_chip(dsa_dev);
4177 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04004178 return NULL;
4179
Vivien Didelotcaac8542016-06-20 13:14:09 -04004180 /* Legacy SMI probing will only support chips similar to 88E6085 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04004181 chip->info = &mv88e6xxx_table[MV88E6085];
Vivien Didelotcaac8542016-06-20 13:14:09 -04004182
Vivien Didelotfad09c72016-06-21 12:28:20 -04004183 err = mv88e6xxx_smi_init(chip, bus, sw_addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004184 if (err)
4185 goto free;
4186
Vivien Didelotfad09c72016-06-21 12:28:20 -04004187 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004188 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04004189 goto free;
Vivien Didelota439c062016-04-17 13:23:58 -04004190
Andrew Lunndc30c352016-10-16 19:56:49 +02004191 mutex_lock(&chip->reg_lock);
4192 err = mv88e6xxx_switch_reset(chip);
4193 mutex_unlock(&chip->reg_lock);
4194 if (err)
4195 goto free;
4196
Vivien Didelote57e5e72016-08-15 17:19:00 -04004197 mv88e6xxx_phy_init(chip);
4198
Andrew Lunna3c53be52017-01-24 14:53:50 +01004199 err = mv88e6xxx_mdios_register(chip, NULL);
Andrew Lunnb516d452016-06-04 21:17:06 +02004200 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04004201 goto free;
Andrew Lunnb516d452016-06-04 21:17:06 +02004202
Vivien Didelotfad09c72016-06-21 12:28:20 -04004203 *priv = chip;
Vivien Didelota439c062016-04-17 13:23:58 -04004204
Vivien Didelotfad09c72016-06-21 12:28:20 -04004205 return chip->info->name;
Vivien Didelot469d7292016-06-20 13:14:06 -04004206free:
Vivien Didelotfad09c72016-06-21 12:28:20 -04004207 devm_kfree(dsa_dev, chip);
Vivien Didelot469d7292016-06-20 13:14:06 -04004208
4209 return NULL;
Andrew Lunna77d43f2016-04-13 02:40:42 +02004210}
4211
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004212static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
4213 const struct switchdev_obj_port_mdb *mdb,
4214 struct switchdev_trans *trans)
4215{
4216 /* We don't need any dynamic resource from the kernel (yet),
4217 * so skip the prepare phase.
4218 */
4219
4220 return 0;
4221}
4222
4223static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
4224 const struct switchdev_obj_port_mdb *mdb,
4225 struct switchdev_trans *trans)
4226{
Vivien Didelot04bed142016-08-31 18:06:13 -04004227 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004228
4229 mutex_lock(&chip->reg_lock);
4230 if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
4231 GLOBAL_ATU_DATA_STATE_MC_STATIC))
4232 netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
4233 mutex_unlock(&chip->reg_lock);
4234}
4235
4236static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
4237 const struct switchdev_obj_port_mdb *mdb)
4238{
Vivien Didelot04bed142016-08-31 18:06:13 -04004239 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004240 int err;
4241
4242 mutex_lock(&chip->reg_lock);
4243 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
4244 GLOBAL_ATU_DATA_STATE_UNUSED);
4245 mutex_unlock(&chip->reg_lock);
4246
4247 return err;
4248}
4249
4250static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
4251 struct switchdev_obj_port_mdb *mdb,
4252 int (*cb)(struct switchdev_obj *obj))
4253{
Vivien Didelot04bed142016-08-31 18:06:13 -04004254 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004255 int err;
4256
4257 mutex_lock(&chip->reg_lock);
4258 err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
4259 mutex_unlock(&chip->reg_lock);
4260
4261 return err;
4262}
4263
Florian Fainellia82f67a2017-01-08 14:52:08 -08004264static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02004265 .probe = mv88e6xxx_drv_probe,
Andrew Lunn7b314362016-08-22 16:01:01 +02004266 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004267 .setup = mv88e6xxx_setup,
4268 .set_addr = mv88e6xxx_set_addr,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004269 .adjust_link = mv88e6xxx_adjust_link,
4270 .get_strings = mv88e6xxx_get_strings,
4271 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
4272 .get_sset_count = mv88e6xxx_get_sset_count,
4273 .set_eee = mv88e6xxx_set_eee,
4274 .get_eee = mv88e6xxx_get_eee,
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004275 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004276 .get_eeprom = mv88e6xxx_get_eeprom,
4277 .set_eeprom = mv88e6xxx_set_eeprom,
4278 .get_regs_len = mv88e6xxx_get_regs_len,
4279 .get_regs = mv88e6xxx_get_regs,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04004280 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004281 .port_bridge_join = mv88e6xxx_port_bridge_join,
4282 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
4283 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04004284 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004285 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
4286 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
4287 .port_vlan_add = mv88e6xxx_port_vlan_add,
4288 .port_vlan_del = mv88e6xxx_port_vlan_del,
4289 .port_vlan_dump = mv88e6xxx_port_vlan_dump,
4290 .port_fdb_prepare = mv88e6xxx_port_fdb_prepare,
4291 .port_fdb_add = mv88e6xxx_port_fdb_add,
4292 .port_fdb_del = mv88e6xxx_port_fdb_del,
4293 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04004294 .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
4295 .port_mdb_add = mv88e6xxx_port_mdb_add,
4296 .port_mdb_del = mv88e6xxx_port_mdb_del,
4297 .port_mdb_dump = mv88e6xxx_port_mdb_dump,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04004298 .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
4299 .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
Vivien Didelotf81ec902016-05-09 13:22:58 -04004300};
4301
Florian Fainelliab3d4082017-01-08 14:52:07 -08004302static struct dsa_switch_driver mv88e6xxx_switch_drv = {
4303 .ops = &mv88e6xxx_switch_ops,
4304};
4305
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004306static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004307{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004308 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004309 struct dsa_switch *ds;
4310
Vivien Didelot73b12042017-03-30 17:37:10 -04004311 ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004312 if (!ds)
4313 return -ENOMEM;
4314
Vivien Didelotfad09c72016-06-21 12:28:20 -04004315 ds->priv = chip;
Vivien Didelot9d490b42016-08-23 12:38:56 -04004316 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelot9ff74f22017-03-15 15:53:50 -04004317 ds->ageing_time_min = chip->info->age_time_coeff;
4318 ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004319
4320 dev_set_drvdata(dev, ds);
4321
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004322 return dsa_register_switch(ds, dev);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004323}
4324
Vivien Didelotfad09c72016-06-21 12:28:20 -04004325static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004326{
Vivien Didelotfad09c72016-06-21 12:28:20 -04004327 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04004328}
4329
Vivien Didelot57d32312016-06-20 13:13:58 -04004330static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004331{
4332 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004333 struct device_node *np = dev->of_node;
Vivien Didelotcaac8542016-06-20 13:14:09 -04004334 const struct mv88e6xxx_info *compat_info;
Vivien Didelotfad09c72016-06-21 12:28:20 -04004335 struct mv88e6xxx_chip *chip;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004336 u32 eeprom_len;
Andrew Lunn52638f72016-05-10 23:27:22 +02004337 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004338
Vivien Didelotcaac8542016-06-20 13:14:09 -04004339 compat_info = of_device_get_match_data(dev);
4340 if (!compat_info)
4341 return -EINVAL;
4342
Vivien Didelotfad09c72016-06-21 12:28:20 -04004343 chip = mv88e6xxx_alloc_chip(dev);
4344 if (!chip)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004345 return -ENOMEM;
4346
Vivien Didelotfad09c72016-06-21 12:28:20 -04004347 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04004348
Vivien Didelotfad09c72016-06-21 12:28:20 -04004349 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004350 if (err)
4351 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004352
Andrew Lunnb4308f02016-11-21 23:26:55 +01004353 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
4354 if (IS_ERR(chip->reset))
4355 return PTR_ERR(chip->reset);
4356
Vivien Didelotfad09c72016-06-21 12:28:20 -04004357 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004358 if (err)
4359 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004360
Vivien Didelote57e5e72016-08-15 17:19:00 -04004361 mv88e6xxx_phy_init(chip);
4362
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004363 if (chip->info->ops->get_eeprom &&
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004364 !of_property_read_u32(np, "eeprom-length", &eeprom_len))
Vivien Didelotfad09c72016-06-21 12:28:20 -04004365 chip->eeprom_len = eeprom_len;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004366
Andrew Lunndc30c352016-10-16 19:56:49 +02004367 mutex_lock(&chip->reg_lock);
4368 err = mv88e6xxx_switch_reset(chip);
4369 mutex_unlock(&chip->reg_lock);
Andrew Lunnb516d452016-06-04 21:17:06 +02004370 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02004371 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02004372
Andrew Lunndc30c352016-10-16 19:56:49 +02004373 chip->irq = of_irq_get(np, 0);
4374 if (chip->irq == -EPROBE_DEFER) {
4375 err = chip->irq;
4376 goto out;
Andrew Lunn83c0afa2016-06-04 21:17:07 +02004377 }
4378
Andrew Lunndc30c352016-10-16 19:56:49 +02004379 if (chip->irq > 0) {
4380 /* Has to be performed before the MDIO bus is created,
4381 * because the PHYs will link there interrupts to these
4382 * interrupt controllers
4383 */
4384 mutex_lock(&chip->reg_lock);
4385 err = mv88e6xxx_g1_irq_setup(chip);
4386 mutex_unlock(&chip->reg_lock);
4387
4388 if (err)
4389 goto out;
4390
4391 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
4392 err = mv88e6xxx_g2_irq_setup(chip);
4393 if (err)
4394 goto out_g1_irq;
4395 }
4396 }
4397
Andrew Lunna3c53be52017-01-24 14:53:50 +01004398 err = mv88e6xxx_mdios_register(chip, np);
Andrew Lunndc30c352016-10-16 19:56:49 +02004399 if (err)
4400 goto out_g2_irq;
4401
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004402 err = mv88e6xxx_register_switch(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004403 if (err)
4404 goto out_mdio;
4405
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004406 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02004407
4408out_mdio:
Andrew Lunna3c53be52017-01-24 14:53:50 +01004409 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004410out_g2_irq:
Andrew Lunn467126442016-11-20 20:14:15 +01004411 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02004412 mv88e6xxx_g2_irq_free(chip);
4413out_g1_irq:
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01004414 if (chip->irq > 0) {
4415 mutex_lock(&chip->reg_lock);
Andrew Lunn467126442016-11-20 20:14:15 +01004416 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01004417 mutex_unlock(&chip->reg_lock);
4418 }
Andrew Lunndc30c352016-10-16 19:56:49 +02004419out:
4420 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004421}
4422
4423static void mv88e6xxx_remove(struct mdio_device *mdiodev)
4424{
4425 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04004426 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004427
Andrew Lunn930188c2016-08-22 16:01:03 +02004428 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04004429 mv88e6xxx_unregister_switch(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01004430 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004431
Andrew Lunn467126442016-11-20 20:14:15 +01004432 if (chip->irq > 0) {
4433 if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
4434 mv88e6xxx_g2_irq_free(chip);
4435 mv88e6xxx_g1_irq_free(chip);
4436 }
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004437}
4438
4439static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04004440 {
4441 .compatible = "marvell,mv88e6085",
4442 .data = &mv88e6xxx_table[MV88E6085],
4443 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004444 {
4445 .compatible = "marvell,mv88e6190",
4446 .data = &mv88e6xxx_table[MV88E6190],
4447 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004448 { /* sentinel */ },
4449};
4450
4451MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
4452
4453static struct mdio_driver mv88e6xxx_driver = {
4454 .probe = mv88e6xxx_probe,
4455 .remove = mv88e6xxx_remove,
4456 .mdiodrv.driver = {
4457 .name = "mv88e6085",
4458 .of_match_table = mv88e6xxx_of_match,
4459 },
4460};
4461
Ben Hutchings98e67302011-11-25 14:36:19 +00004462static int __init mv88e6xxx_init(void)
4463{
Florian Fainelliab3d4082017-01-08 14:52:07 -08004464 register_switch_driver(&mv88e6xxx_switch_drv);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004465 return mdio_driver_register(&mv88e6xxx_driver);
Ben Hutchings98e67302011-11-25 14:36:19 +00004466}
4467module_init(mv88e6xxx_init);
4468
4469static void __exit mv88e6xxx_cleanup(void)
4470{
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004471 mdio_driver_unregister(&mv88e6xxx_driver);
Florian Fainelliab3d4082017-01-08 14:52:07 -08004472 unregister_switch_driver(&mv88e6xxx_switch_drv);
Ben Hutchings98e67302011-11-25 14:36:19 +00004473}
4474module_exit(mv88e6xxx_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00004475
4476MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
4477MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
4478MODULE_LICENSE("GPL");