blob: 9bc4d8917107d77556562c3ea169542f72b66683 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson57822dc2017-02-22 11:40:48 +000032#include "i915_gem_clflush.h"
Yu Zhangeb822892015-02-10 19:05:49 +080033#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010034#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070035#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010036#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010037#include "intel_mocs.h"
Chris Wilson6b5e90f2016-11-14 20:41:05 +000038#include <linux/dma-fence-array.h>
Chris Wilsonfe3288b2017-02-12 17:20:01 +000039#include <linux/kthread.h>
Chris Wilsonc13d87e2016-07-20 09:21:15 +010040#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070041#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090042#include <linux/slab.h>
Chris Wilson20e49332016-11-22 14:41:21 +000043#include <linux/stop_machine.h>
Eric Anholt673a3942008-07-30 12:06:12 -070044#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020046#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070047
Chris Wilsonfbbd37b2016-10-28 13:58:42 +010048static void i915_gem_flush_free_objects(struct drm_i915_private *i915);
Chris Wilson05394f32010-11-08 19:18:58 +000049static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010050static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson61050802012-04-17 15:31:31 +010051
Chris Wilson2c225692013-08-09 12:26:45 +010052static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
53{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053054 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
55 return false;
56
Chris Wilsone59dc172017-02-22 11:40:45 +000057 if (!i915_gem_object_is_coherent(obj))
Chris Wilson2c225692013-08-09 12:26:45 +010058 return true;
59
60 return obj->pin_display;
61}
62
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053063static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +010064insert_mappable_node(struct i915_ggtt *ggtt,
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053065 struct drm_mm_node *node, u32 size)
66{
67 memset(node, 0, sizeof(*node));
Chris Wilson4e64e552017-02-02 21:04:38 +000068 return drm_mm_insert_node_in_range(&ggtt->base.mm, node,
69 size, 0, I915_COLOR_UNEVICTABLE,
70 0, ggtt->mappable_end,
71 DRM_MM_INSERT_LOW);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053072}
73
74static void
75remove_mappable_node(struct drm_mm_node *node)
76{
77 drm_mm_remove_node(node);
78}
79
Chris Wilson73aa8082010-09-30 11:46:12 +010080/* some bookkeeping */
81static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010082 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010083{
Daniel Vetterc20e8352013-07-24 22:40:23 +020084 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010085 dev_priv->mm.object_count++;
86 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020087 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010088}
89
90static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010091 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010092{
Daniel Vetterc20e8352013-07-24 22:40:23 +020093 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010094 dev_priv->mm.object_count--;
95 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020096 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010097}
98
Chris Wilson21dd3732011-01-26 15:55:56 +000099static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100100i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100101{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100102 int ret;
103
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100104 might_sleep();
105
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200106 /*
107 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
108 * userspace. If it takes that long something really bad is going on and
109 * we should simply try to bail out and fail as gracefully as possible.
110 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100111 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilson8c185ec2017-03-16 17:13:02 +0000112 !i915_reset_backoff(error),
Chris Wilsonb52992c2016-10-28 13:58:24 +0100113 I915_RESET_TIMEOUT);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200114 if (ret == 0) {
115 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
116 return -EIO;
117 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100118 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100119 } else {
120 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200121 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100122}
123
Chris Wilson54cf91d2010-11-25 18:00:26 +0000124int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100125{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100126 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100127 int ret;
128
Daniel Vetter33196de2012-11-14 17:14:05 +0100129 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100130 if (ret)
131 return ret;
132
133 ret = mutex_lock_interruptible(&dev->struct_mutex);
134 if (ret)
135 return ret;
136
Chris Wilson76c1dec2010-09-25 11:22:51 +0100137 return 0;
138}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100139
Eric Anholt673a3942008-07-30 12:06:12 -0700140int
Eric Anholt5a125c32008-10-22 21:40:13 -0700141i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000142 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700143{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300144 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200145 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300146 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100147 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000148 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700149
Chris Wilson6299f992010-11-24 12:23:44 +0000150 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100151 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000152 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100153 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100154 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000155 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100156 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100157 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100158 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700159
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300160 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400161 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000162
Eric Anholt5a125c32008-10-22 21:40:13 -0700163 return 0;
164}
165
Chris Wilson03ac84f2016-10-28 13:58:36 +0100166static struct sg_table *
Chris Wilson6a2c4232014-11-04 04:51:40 -0800167i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100168{
Al Viro93c76a32015-12-04 23:45:44 -0500169 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilsondbb43512016-12-07 13:34:11 +0000170 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800171 struct sg_table *st;
172 struct scatterlist *sg;
Chris Wilsondbb43512016-12-07 13:34:11 +0000173 char *vaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800174 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100175
Chris Wilson6a2c4232014-11-04 04:51:40 -0800176 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
Chris Wilson03ac84f2016-10-28 13:58:36 +0100177 return ERR_PTR(-EINVAL);
Chris Wilson00731152014-05-21 12:42:56 +0100178
Chris Wilsondbb43512016-12-07 13:34:11 +0000179 /* Always aligning to the object size, allows a single allocation
180 * to handle all possible callers, and given typical object sizes,
181 * the alignment of the buddy allocation will naturally match.
182 */
183 phys = drm_pci_alloc(obj->base.dev,
184 obj->base.size,
185 roundup_pow_of_two(obj->base.size));
186 if (!phys)
187 return ERR_PTR(-ENOMEM);
188
189 vaddr = phys->vaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800190 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
191 struct page *page;
192 char *src;
193
194 page = shmem_read_mapping_page(mapping, i);
Chris Wilsondbb43512016-12-07 13:34:11 +0000195 if (IS_ERR(page)) {
196 st = ERR_CAST(page);
197 goto err_phys;
198 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800199
200 src = kmap_atomic(page);
201 memcpy(vaddr, src, PAGE_SIZE);
202 drm_clflush_virt_range(vaddr, PAGE_SIZE);
203 kunmap_atomic(src);
204
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300205 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800206 vaddr += PAGE_SIZE;
207 }
208
Chris Wilsonc0336662016-05-06 15:40:21 +0100209 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800210
211 st = kmalloc(sizeof(*st), GFP_KERNEL);
Chris Wilsondbb43512016-12-07 13:34:11 +0000212 if (!st) {
213 st = ERR_PTR(-ENOMEM);
214 goto err_phys;
215 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800216
217 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
218 kfree(st);
Chris Wilsondbb43512016-12-07 13:34:11 +0000219 st = ERR_PTR(-ENOMEM);
220 goto err_phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800221 }
222
223 sg = st->sgl;
224 sg->offset = 0;
225 sg->length = obj->base.size;
226
Chris Wilsondbb43512016-12-07 13:34:11 +0000227 sg_dma_address(sg) = phys->busaddr;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800228 sg_dma_len(sg) = obj->base.size;
229
Chris Wilsondbb43512016-12-07 13:34:11 +0000230 obj->phys_handle = phys;
231 return st;
232
233err_phys:
234 drm_pci_free(obj->base.dev, phys);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100235 return st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800236}
237
238static void
Chris Wilson2b3c8312016-11-11 14:58:09 +0000239__i915_gem_object_release_shmem(struct drm_i915_gem_object *obj,
Chris Wilsone5facdf2016-12-23 14:57:57 +0000240 struct sg_table *pages,
241 bool needs_clflush)
Chris Wilson6a2c4232014-11-04 04:51:40 -0800242{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100243 GEM_BUG_ON(obj->mm.madv == __I915_MADV_PURGED);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800244
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100245 if (obj->mm.madv == I915_MADV_DONTNEED)
246 obj->mm.dirty = false;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800247
Chris Wilsone5facdf2016-12-23 14:57:57 +0000248 if (needs_clflush &&
249 (obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0 &&
Chris Wilsone59dc172017-02-22 11:40:45 +0000250 !i915_gem_object_is_coherent(obj))
Chris Wilson2b3c8312016-11-11 14:58:09 +0000251 drm_clflush_sg(pages);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100252
253 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
254 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
255}
256
257static void
258i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj,
259 struct sg_table *pages)
260{
Chris Wilsone5facdf2016-12-23 14:57:57 +0000261 __i915_gem_object_release_shmem(obj, pages, false);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100262
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100263 if (obj->mm.dirty) {
Al Viro93c76a32015-12-04 23:45:44 -0500264 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800265 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100266 int i;
267
268 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800269 struct page *page;
270 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100271
Chris Wilson6a2c4232014-11-04 04:51:40 -0800272 page = shmem_read_mapping_page(mapping, i);
273 if (IS_ERR(page))
274 continue;
275
276 dst = kmap_atomic(page);
277 drm_clflush_virt_range(vaddr, PAGE_SIZE);
278 memcpy(dst, vaddr, PAGE_SIZE);
279 kunmap_atomic(dst);
280
281 set_page_dirty(page);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100282 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100283 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300284 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100285 vaddr += PAGE_SIZE;
286 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100287 obj->mm.dirty = false;
Chris Wilson00731152014-05-21 12:42:56 +0100288 }
289
Chris Wilson03ac84f2016-10-28 13:58:36 +0100290 sg_free_table(pages);
291 kfree(pages);
Chris Wilsondbb43512016-12-07 13:34:11 +0000292
293 drm_pci_free(obj->base.dev, obj->phys_handle);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800294}
295
296static void
297i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
298{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100299 i915_gem_object_unpin_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800300}
301
302static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
303 .get_pages = i915_gem_object_get_pages_phys,
304 .put_pages = i915_gem_object_put_pages_phys,
305 .release = i915_gem_object_release_phys,
306};
307
Chris Wilson581ab1f2017-02-15 16:39:00 +0000308static const struct drm_i915_gem_object_ops i915_gem_object_ops;
309
Chris Wilson35a96112016-08-14 18:44:40 +0100310int i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Chris Wilsonaa653a62016-08-04 07:52:27 +0100311{
312 struct i915_vma *vma;
313 LIST_HEAD(still_in_list);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100314 int ret;
Chris Wilsonaa653a62016-08-04 07:52:27 +0100315
Chris Wilson02bef8f2016-08-14 18:44:41 +0100316 lockdep_assert_held(&obj->base.dev->struct_mutex);
317
318 /* Closed vma are removed from the obj->vma_list - but they may
319 * still have an active binding on the object. To remove those we
320 * must wait for all rendering to complete to the object (as unbinding
321 * must anyway), and retire the requests.
Chris Wilsonaa653a62016-08-04 07:52:27 +0100322 */
Chris Wilsone95433c2016-10-28 13:58:27 +0100323 ret = i915_gem_object_wait(obj,
324 I915_WAIT_INTERRUPTIBLE |
325 I915_WAIT_LOCKED |
326 I915_WAIT_ALL,
327 MAX_SCHEDULE_TIMEOUT,
328 NULL);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100329 if (ret)
330 return ret;
331
332 i915_gem_retire_requests(to_i915(obj->base.dev));
333
Chris Wilsonaa653a62016-08-04 07:52:27 +0100334 while ((vma = list_first_entry_or_null(&obj->vma_list,
335 struct i915_vma,
336 obj_link))) {
337 list_move_tail(&vma->obj_link, &still_in_list);
338 ret = i915_vma_unbind(vma);
339 if (ret)
340 break;
341 }
342 list_splice(&still_in_list, &obj->vma_list);
343
344 return ret;
345}
346
Chris Wilsone95433c2016-10-28 13:58:27 +0100347static long
348i915_gem_object_wait_fence(struct dma_fence *fence,
349 unsigned int flags,
350 long timeout,
351 struct intel_rps_client *rps)
352{
353 struct drm_i915_gem_request *rq;
354
355 BUILD_BUG_ON(I915_WAIT_INTERRUPTIBLE != 0x1);
356
357 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags))
358 return timeout;
359
360 if (!dma_fence_is_i915(fence))
361 return dma_fence_wait_timeout(fence,
362 flags & I915_WAIT_INTERRUPTIBLE,
363 timeout);
364
365 rq = to_request(fence);
366 if (i915_gem_request_completed(rq))
367 goto out;
368
369 /* This client is about to stall waiting for the GPU. In many cases
370 * this is undesirable and limits the throughput of the system, as
371 * many clients cannot continue processing user input/output whilst
372 * blocked. RPS autotuning may take tens of milliseconds to respond
373 * to the GPU load and thus incurs additional latency for the client.
374 * We can circumvent that by promoting the GPU frequency to maximum
375 * before we wait. This makes the GPU throttle up much more quickly
376 * (good for benchmarks and user experience, e.g. window animations),
377 * but at a cost of spending more power processing the workload
378 * (bad for battery). Not all clients even want their results
379 * immediately and for them we should just let the GPU select its own
380 * frequency to maximise efficiency. To prevent a single client from
381 * forcing the clocks too high for the whole system, we only allow
382 * each client to waitboost once in a busy period.
383 */
384 if (rps) {
385 if (INTEL_GEN(rq->i915) >= 6)
386 gen6_rps_boost(rq->i915, rps, rq->emitted_jiffies);
387 else
388 rps = NULL;
389 }
390
391 timeout = i915_wait_request(rq, flags, timeout);
392
393out:
394 if (flags & I915_WAIT_LOCKED && i915_gem_request_completed(rq))
395 i915_gem_request_retire_upto(rq);
396
Chris Wilson754c9fd2017-02-23 07:44:14 +0000397 if (rps && i915_gem_request_global_seqno(rq) == intel_engine_last_submit(rq->engine)) {
Chris Wilsone95433c2016-10-28 13:58:27 +0100398 /* The GPU is now idle and this client has stalled.
399 * Since no other client has submitted a request in the
400 * meantime, assume that this client is the only one
401 * supplying work to the GPU but is unable to keep that
402 * work supplied because it is waiting. Since the GPU is
403 * then never kept fully busy, RPS autoclocking will
404 * keep the clocks relatively low, causing further delays.
405 * Compensate by giving the synchronous client credit for
406 * a waitboost next time.
407 */
408 spin_lock(&rq->i915->rps.client_lock);
409 list_del_init(&rps->link);
410 spin_unlock(&rq->i915->rps.client_lock);
411 }
412
413 return timeout;
414}
415
416static long
417i915_gem_object_wait_reservation(struct reservation_object *resv,
418 unsigned int flags,
419 long timeout,
420 struct intel_rps_client *rps)
421{
Chris Wilsone54ca972017-02-17 15:13:04 +0000422 unsigned int seq = __read_seqcount_begin(&resv->seq);
Chris Wilsone95433c2016-10-28 13:58:27 +0100423 struct dma_fence *excl;
Chris Wilsone54ca972017-02-17 15:13:04 +0000424 bool prune_fences = false;
Chris Wilsone95433c2016-10-28 13:58:27 +0100425
426 if (flags & I915_WAIT_ALL) {
427 struct dma_fence **shared;
428 unsigned int count, i;
429 int ret;
430
431 ret = reservation_object_get_fences_rcu(resv,
432 &excl, &count, &shared);
433 if (ret)
434 return ret;
435
436 for (i = 0; i < count; i++) {
437 timeout = i915_gem_object_wait_fence(shared[i],
438 flags, timeout,
439 rps);
Chris Wilsond892e932017-02-12 21:53:43 +0000440 if (timeout < 0)
Chris Wilsone95433c2016-10-28 13:58:27 +0100441 break;
442
443 dma_fence_put(shared[i]);
444 }
445
446 for (; i < count; i++)
447 dma_fence_put(shared[i]);
448 kfree(shared);
Chris Wilsone54ca972017-02-17 15:13:04 +0000449
450 prune_fences = count && timeout >= 0;
Chris Wilsone95433c2016-10-28 13:58:27 +0100451 } else {
452 excl = reservation_object_get_excl_rcu(resv);
453 }
454
Chris Wilsone54ca972017-02-17 15:13:04 +0000455 if (excl && timeout >= 0) {
Chris Wilsone95433c2016-10-28 13:58:27 +0100456 timeout = i915_gem_object_wait_fence(excl, flags, timeout, rps);
Chris Wilsone54ca972017-02-17 15:13:04 +0000457 prune_fences = timeout >= 0;
458 }
Chris Wilsone95433c2016-10-28 13:58:27 +0100459
460 dma_fence_put(excl);
461
Chris Wilson03d1cac2017-03-08 13:26:28 +0000462 /* Oportunistically prune the fences iff we know they have *all* been
463 * signaled and that the reservation object has not been changed (i.e.
464 * no new fences have been added).
465 */
Chris Wilsone54ca972017-02-17 15:13:04 +0000466 if (prune_fences && !__read_seqcount_retry(&resv->seq, seq)) {
Chris Wilson03d1cac2017-03-08 13:26:28 +0000467 if (reservation_object_trylock(resv)) {
468 if (!__read_seqcount_retry(&resv->seq, seq))
469 reservation_object_add_excl_fence(resv, NULL);
470 reservation_object_unlock(resv);
471 }
Chris Wilsone54ca972017-02-17 15:13:04 +0000472 }
473
Chris Wilsone95433c2016-10-28 13:58:27 +0100474 return timeout;
475}
476
Chris Wilson6b5e90f2016-11-14 20:41:05 +0000477static void __fence_set_priority(struct dma_fence *fence, int prio)
478{
479 struct drm_i915_gem_request *rq;
480 struct intel_engine_cs *engine;
481
482 if (!dma_fence_is_i915(fence))
483 return;
484
485 rq = to_request(fence);
486 engine = rq->engine;
487 if (!engine->schedule)
488 return;
489
490 engine->schedule(rq, prio);
491}
492
493static void fence_set_priority(struct dma_fence *fence, int prio)
494{
495 /* Recurse once into a fence-array */
496 if (dma_fence_is_array(fence)) {
497 struct dma_fence_array *array = to_dma_fence_array(fence);
498 int i;
499
500 for (i = 0; i < array->num_fences; i++)
501 __fence_set_priority(array->fences[i], prio);
502 } else {
503 __fence_set_priority(fence, prio);
504 }
505}
506
507int
508i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
509 unsigned int flags,
510 int prio)
511{
512 struct dma_fence *excl;
513
514 if (flags & I915_WAIT_ALL) {
515 struct dma_fence **shared;
516 unsigned int count, i;
517 int ret;
518
519 ret = reservation_object_get_fences_rcu(obj->resv,
520 &excl, &count, &shared);
521 if (ret)
522 return ret;
523
524 for (i = 0; i < count; i++) {
525 fence_set_priority(shared[i], prio);
526 dma_fence_put(shared[i]);
527 }
528
529 kfree(shared);
530 } else {
531 excl = reservation_object_get_excl_rcu(obj->resv);
532 }
533
534 if (excl) {
535 fence_set_priority(excl, prio);
536 dma_fence_put(excl);
537 }
538 return 0;
539}
540
Chris Wilson00e60f22016-08-04 16:32:40 +0100541/**
Chris Wilsone95433c2016-10-28 13:58:27 +0100542 * Waits for rendering to the object to be completed
Chris Wilson00e60f22016-08-04 16:32:40 +0100543 * @obj: i915 gem object
Chris Wilsone95433c2016-10-28 13:58:27 +0100544 * @flags: how to wait (under a lock, for all rendering or just for writes etc)
545 * @timeout: how long to wait
546 * @rps: client (user process) to charge for any waitboosting
Chris Wilson00e60f22016-08-04 16:32:40 +0100547 */
548int
Chris Wilsone95433c2016-10-28 13:58:27 +0100549i915_gem_object_wait(struct drm_i915_gem_object *obj,
550 unsigned int flags,
551 long timeout,
552 struct intel_rps_client *rps)
Chris Wilson00e60f22016-08-04 16:32:40 +0100553{
Chris Wilsone95433c2016-10-28 13:58:27 +0100554 might_sleep();
555#if IS_ENABLED(CONFIG_LOCKDEP)
556 GEM_BUG_ON(debug_locks &&
557 !!lockdep_is_held(&obj->base.dev->struct_mutex) !=
558 !!(flags & I915_WAIT_LOCKED));
559#endif
560 GEM_BUG_ON(timeout < 0);
Chris Wilson00e60f22016-08-04 16:32:40 +0100561
Chris Wilsond07f0e52016-10-28 13:58:44 +0100562 timeout = i915_gem_object_wait_reservation(obj->resv,
563 flags, timeout,
564 rps);
Chris Wilsone95433c2016-10-28 13:58:27 +0100565 return timeout < 0 ? timeout : 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100566}
567
568static struct intel_rps_client *to_rps_client(struct drm_file *file)
569{
570 struct drm_i915_file_private *fpriv = file->driver_priv;
571
572 return &fpriv->rps;
573}
574
Chris Wilson00731152014-05-21 12:42:56 +0100575int
576i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
577 int align)
578{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800579 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100580
Chris Wilsondbb43512016-12-07 13:34:11 +0000581 if (align > obj->base.size)
582 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100583
Chris Wilsondbb43512016-12-07 13:34:11 +0000584 if (obj->ops == &i915_gem_phys_ops)
Chris Wilson00731152014-05-21 12:42:56 +0100585 return 0;
Chris Wilson00731152014-05-21 12:42:56 +0100586
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100587 if (obj->mm.madv != I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100588 return -EFAULT;
589
590 if (obj->base.filp == NULL)
591 return -EINVAL;
592
Chris Wilson4717ca92016-08-04 07:52:28 +0100593 ret = i915_gem_object_unbind(obj);
594 if (ret)
595 return ret;
596
Chris Wilson548625e2016-11-01 12:11:34 +0000597 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100598 if (obj->mm.pages)
599 return -EBUSY;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800600
Chris Wilson581ab1f2017-02-15 16:39:00 +0000601 GEM_BUG_ON(obj->ops != &i915_gem_object_ops);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800602 obj->ops = &i915_gem_phys_ops;
603
Chris Wilson581ab1f2017-02-15 16:39:00 +0000604 ret = i915_gem_object_pin_pages(obj);
605 if (ret)
606 goto err_xfer;
607
608 return 0;
609
610err_xfer:
611 obj->ops = &i915_gem_object_ops;
612 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100613}
614
615static int
616i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
617 struct drm_i915_gem_pwrite *args,
Chris Wilson03ac84f2016-10-28 13:58:36 +0100618 struct drm_file *file)
Chris Wilson00731152014-05-21 12:42:56 +0100619{
Chris Wilson00731152014-05-21 12:42:56 +0100620 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300621 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800622
623 /* We manually control the domain here and pretend that it
624 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
625 */
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700626 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson10466d22017-01-06 15:22:38 +0000627 if (copy_from_user(vaddr, user_data, args->size))
628 return -EFAULT;
Chris Wilson00731152014-05-21 12:42:56 +0100629
Chris Wilson6a2c4232014-11-04 04:51:40 -0800630 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson10466d22017-01-06 15:22:38 +0000631 i915_gem_chipset_flush(to_i915(obj->base.dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200632
Chris Wilsond59b21e2017-02-22 11:40:49 +0000633 intel_fb_obj_flush(obj, ORIGIN_CPU);
Chris Wilson10466d22017-01-06 15:22:38 +0000634 return 0;
Chris Wilson00731152014-05-21 12:42:56 +0100635}
636
Tvrtko Ursulin187685c2016-12-01 14:16:36 +0000637void *i915_gem_object_alloc(struct drm_i915_private *dev_priv)
Chris Wilson42dcedd2012-11-15 11:32:30 +0000638{
Chris Wilsonefab6d82015-04-07 16:20:57 +0100639 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000640}
641
642void i915_gem_object_free(struct drm_i915_gem_object *obj)
643{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100644 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100645 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000646}
647
Dave Airlieff72145b2011-02-07 12:16:14 +1000648static int
649i915_gem_create(struct drm_file *file,
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000650 struct drm_i915_private *dev_priv,
Dave Airlieff72145b2011-02-07 12:16:14 +1000651 uint64_t size,
652 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700653{
Chris Wilson05394f32010-11-08 19:18:58 +0000654 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300655 int ret;
656 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700657
Dave Airlieff72145b2011-02-07 12:16:14 +1000658 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200659 if (size == 0)
660 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700661
662 /* Allocate the new object */
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000663 obj = i915_gem_object_create(dev_priv, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100664 if (IS_ERR(obj))
665 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700666
Chris Wilson05394f32010-11-08 19:18:58 +0000667 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100668 /* drop reference from allocate - handle holds it now */
Chris Wilsonf0cd5182016-10-28 13:58:43 +0100669 i915_gem_object_put(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200670 if (ret)
671 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100672
Dave Airlieff72145b2011-02-07 12:16:14 +1000673 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700674 return 0;
675}
676
Dave Airlieff72145b2011-02-07 12:16:14 +1000677int
678i915_gem_dumb_create(struct drm_file *file,
679 struct drm_device *dev,
680 struct drm_mode_create_dumb *args)
681{
682 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300683 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000684 args->size = args->pitch * args->height;
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000685 return i915_gem_create(file, to_i915(dev),
Dave Airlieda6b51d2014-12-24 13:11:17 +1000686 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000687}
688
Dave Airlieff72145b2011-02-07 12:16:14 +1000689/**
690 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100691 * @dev: drm device pointer
692 * @data: ioctl data blob
693 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000694 */
695int
696i915_gem_create_ioctl(struct drm_device *dev, void *data,
697 struct drm_file *file)
698{
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000699 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlieff72145b2011-02-07 12:16:14 +1000700 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200701
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000702 i915_gem_flush_free_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100703
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000704 return i915_gem_create(file, dev_priv,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000705 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000706}
707
Daniel Vetter8c599672011-12-14 13:57:31 +0100708static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100709__copy_to_user_swizzled(char __user *cpu_vaddr,
710 const char *gpu_vaddr, int gpu_offset,
711 int length)
712{
713 int ret, cpu_offset = 0;
714
715 while (length > 0) {
716 int cacheline_end = ALIGN(gpu_offset + 1, 64);
717 int this_length = min(cacheline_end - gpu_offset, length);
718 int swizzled_gpu_offset = gpu_offset ^ 64;
719
720 ret = __copy_to_user(cpu_vaddr + cpu_offset,
721 gpu_vaddr + swizzled_gpu_offset,
722 this_length);
723 if (ret)
724 return ret + length;
725
726 cpu_offset += this_length;
727 gpu_offset += this_length;
728 length -= this_length;
729 }
730
731 return 0;
732}
733
734static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700735__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
736 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100737 int length)
738{
739 int ret, cpu_offset = 0;
740
741 while (length > 0) {
742 int cacheline_end = ALIGN(gpu_offset + 1, 64);
743 int this_length = min(cacheline_end - gpu_offset, length);
744 int swizzled_gpu_offset = gpu_offset ^ 64;
745
746 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
747 cpu_vaddr + cpu_offset,
748 this_length);
749 if (ret)
750 return ret + length;
751
752 cpu_offset += this_length;
753 gpu_offset += this_length;
754 length -= this_length;
755 }
756
757 return 0;
758}
759
Brad Volkin4c914c02014-02-18 10:15:45 -0800760/*
761 * Pins the specified object's pages and synchronizes the object with
762 * GPU accesses. Sets needs_clflush to non-zero if the caller should
763 * flush the object from the CPU cache.
764 */
765int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
Chris Wilson43394c72016-08-18 17:16:47 +0100766 unsigned int *needs_clflush)
Brad Volkin4c914c02014-02-18 10:15:45 -0800767{
768 int ret;
769
Chris Wilsone95433c2016-10-28 13:58:27 +0100770 lockdep_assert_held(&obj->base.dev->struct_mutex);
Brad Volkin4c914c02014-02-18 10:15:45 -0800771
Chris Wilsone95433c2016-10-28 13:58:27 +0100772 *needs_clflush = 0;
Chris Wilson43394c72016-08-18 17:16:47 +0100773 if (!i915_gem_object_has_struct_page(obj))
774 return -ENODEV;
Brad Volkin4c914c02014-02-18 10:15:45 -0800775
Chris Wilsone95433c2016-10-28 13:58:27 +0100776 ret = i915_gem_object_wait(obj,
777 I915_WAIT_INTERRUPTIBLE |
778 I915_WAIT_LOCKED,
779 MAX_SCHEDULE_TIMEOUT,
780 NULL);
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100781 if (ret)
782 return ret;
783
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100784 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100785 if (ret)
786 return ret;
787
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000788 if (i915_gem_object_is_coherent(obj) ||
789 !static_cpu_has(X86_FEATURE_CLFLUSH)) {
790 ret = i915_gem_object_set_to_cpu_domain(obj, false);
791 if (ret)
792 goto err_unpin;
793 else
794 goto out;
795 }
796
Chris Wilsona314d5c2016-08-18 17:16:48 +0100797 i915_gem_object_flush_gtt_write_domain(obj);
798
Chris Wilson43394c72016-08-18 17:16:47 +0100799 /* If we're not in the cpu read domain, set ourself into the gtt
800 * read domain and manually flush cachelines (if required). This
801 * optimizes for the case when the gpu will dirty the data
802 * anyway again before the next pread happens.
803 */
804 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000805 *needs_clflush = CLFLUSH_BEFORE;
Brad Volkin4c914c02014-02-18 10:15:45 -0800806
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000807out:
Chris Wilson97649512016-08-18 17:16:50 +0100808 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100809 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100810
811err_unpin:
812 i915_gem_object_unpin_pages(obj);
813 return ret;
Chris Wilson43394c72016-08-18 17:16:47 +0100814}
815
816int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
817 unsigned int *needs_clflush)
818{
819 int ret;
820
Chris Wilsone95433c2016-10-28 13:58:27 +0100821 lockdep_assert_held(&obj->base.dev->struct_mutex);
822
Chris Wilson43394c72016-08-18 17:16:47 +0100823 *needs_clflush = 0;
824 if (!i915_gem_object_has_struct_page(obj))
825 return -ENODEV;
826
Chris Wilsone95433c2016-10-28 13:58:27 +0100827 ret = i915_gem_object_wait(obj,
828 I915_WAIT_INTERRUPTIBLE |
829 I915_WAIT_LOCKED |
830 I915_WAIT_ALL,
831 MAX_SCHEDULE_TIMEOUT,
832 NULL);
Chris Wilson43394c72016-08-18 17:16:47 +0100833 if (ret)
834 return ret;
835
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100836 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100837 if (ret)
838 return ret;
839
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000840 if (i915_gem_object_is_coherent(obj) ||
841 !static_cpu_has(X86_FEATURE_CLFLUSH)) {
842 ret = i915_gem_object_set_to_cpu_domain(obj, true);
843 if (ret)
844 goto err_unpin;
845 else
846 goto out;
847 }
848
Chris Wilsona314d5c2016-08-18 17:16:48 +0100849 i915_gem_object_flush_gtt_write_domain(obj);
850
Chris Wilson43394c72016-08-18 17:16:47 +0100851 /* If we're not in the cpu write domain, set ourself into the
852 * gtt write domain and manually flush cachelines (as required).
853 * This optimizes for the case when the gpu will use the data
854 * right away and we therefore have to clflush anyway.
855 */
856 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000857 *needs_clflush |= CLFLUSH_AFTER;
Chris Wilson43394c72016-08-18 17:16:47 +0100858
859 /* Same trick applies to invalidate partially written cachelines read
860 * before writing.
861 */
862 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000863 *needs_clflush |= CLFLUSH_BEFORE;
Chris Wilson43394c72016-08-18 17:16:47 +0100864
Chris Wilson7f5f95d2017-03-10 00:09:42 +0000865out:
Chris Wilson43394c72016-08-18 17:16:47 +0100866 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100867 obj->mm.dirty = true;
Chris Wilson97649512016-08-18 17:16:50 +0100868 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100869 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100870
871err_unpin:
872 i915_gem_object_unpin_pages(obj);
873 return ret;
Brad Volkin4c914c02014-02-18 10:15:45 -0800874}
875
Daniel Vetter23c18c72012-03-25 19:47:42 +0200876static void
877shmem_clflush_swizzled_range(char *addr, unsigned long length,
878 bool swizzled)
879{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200880 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200881 unsigned long start = (unsigned long) addr;
882 unsigned long end = (unsigned long) addr + length;
883
884 /* For swizzling simply ensure that we always flush both
885 * channels. Lame, but simple and it works. Swizzled
886 * pwrite/pread is far from a hotpath - current userspace
887 * doesn't use it at all. */
888 start = round_down(start, 128);
889 end = round_up(end, 128);
890
891 drm_clflush_virt_range((void *)start, end - start);
892 } else {
893 drm_clflush_virt_range(addr, length);
894 }
895
896}
897
Daniel Vetterd174bd62012-03-25 19:47:40 +0200898/* Only difference to the fast-path function is that this can handle bit17
899 * and uses non-atomic copy and kmap functions. */
900static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100901shmem_pread_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +0200902 char __user *user_data,
903 bool page_do_bit17_swizzling, bool needs_clflush)
904{
905 char *vaddr;
906 int ret;
907
908 vaddr = kmap(page);
909 if (needs_clflush)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100910 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +0200911 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200912
913 if (page_do_bit17_swizzling)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100914 ret = __copy_to_user_swizzled(user_data, vaddr, offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200915 else
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100916 ret = __copy_to_user(user_data, vaddr + offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200917 kunmap(page);
918
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100919 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200920}
921
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100922static int
923shmem_pread(struct page *page, int offset, int length, char __user *user_data,
924 bool page_do_bit17_swizzling, bool needs_clflush)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530925{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100926 int ret;
927
928 ret = -ENODEV;
929 if (!page_do_bit17_swizzling) {
930 char *vaddr = kmap_atomic(page);
931
932 if (needs_clflush)
933 drm_clflush_virt_range(vaddr + offset, length);
934 ret = __copy_to_user_inatomic(user_data, vaddr + offset, length);
935 kunmap_atomic(vaddr);
936 }
937 if (ret == 0)
938 return 0;
939
940 return shmem_pread_slow(page, offset, length, user_data,
941 page_do_bit17_swizzling, needs_clflush);
942}
943
944static int
945i915_gem_shmem_pread(struct drm_i915_gem_object *obj,
946 struct drm_i915_gem_pread *args)
947{
948 char __user *user_data;
949 u64 remain;
950 unsigned int obj_do_bit17_swizzling;
951 unsigned int needs_clflush;
952 unsigned int idx, offset;
953 int ret;
954
955 obj_do_bit17_swizzling = 0;
956 if (i915_gem_object_needs_bit17_swizzle(obj))
957 obj_do_bit17_swizzling = BIT(17);
958
959 ret = mutex_lock_interruptible(&obj->base.dev->struct_mutex);
960 if (ret)
961 return ret;
962
963 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
964 mutex_unlock(&obj->base.dev->struct_mutex);
965 if (ret)
966 return ret;
967
968 remain = args->size;
969 user_data = u64_to_user_ptr(args->data_ptr);
970 offset = offset_in_page(args->offset);
971 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
972 struct page *page = i915_gem_object_get_page(obj, idx);
973 int length;
974
975 length = remain;
976 if (offset + length > PAGE_SIZE)
977 length = PAGE_SIZE - offset;
978
979 ret = shmem_pread(page, offset, length, user_data,
980 page_to_phys(page) & obj_do_bit17_swizzling,
981 needs_clflush);
982 if (ret)
983 break;
984
985 remain -= length;
986 user_data += length;
987 offset = 0;
988 }
989
990 i915_gem_obj_finish_shmem_access(obj);
991 return ret;
992}
993
994static inline bool
995gtt_user_read(struct io_mapping *mapping,
996 loff_t base, int offset,
997 char __user *user_data, int length)
998{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530999 void *vaddr;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001000 unsigned long unwritten;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301001
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301002 /* We can use the cpu mem copy function because this is X86. */
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001003 vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base);
1004 unwritten = __copy_to_user_inatomic(user_data, vaddr + offset, length);
1005 io_mapping_unmap_atomic(vaddr);
1006 if (unwritten) {
1007 vaddr = (void __force *)
1008 io_mapping_map_wc(mapping, base, PAGE_SIZE);
1009 unwritten = copy_to_user(user_data, vaddr + offset, length);
1010 io_mapping_unmap(vaddr);
1011 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301012 return unwritten;
1013}
1014
1015static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001016i915_gem_gtt_pread(struct drm_i915_gem_object *obj,
1017 const struct drm_i915_gem_pread *args)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301018{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001019 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1020 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301021 struct drm_mm_node node;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001022 struct i915_vma *vma;
1023 void __user *user_data;
1024 u64 remain, offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301025 int ret;
1026
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001027 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1028 if (ret)
1029 return ret;
1030
1031 intel_runtime_pm_get(i915);
1032 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
1033 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001034 if (!IS_ERR(vma)) {
1035 node.start = i915_ggtt_offset(vma);
1036 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001037 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001038 if (ret) {
1039 i915_vma_unpin(vma);
1040 vma = ERR_PTR(ret);
1041 }
1042 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001043 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001044 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301045 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001046 goto out_unlock;
1047 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301048 }
1049
1050 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1051 if (ret)
1052 goto out_unpin;
1053
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001054 mutex_unlock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301055
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001056 user_data = u64_to_user_ptr(args->data_ptr);
1057 remain = args->size;
1058 offset = args->offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301059
1060 while (remain > 0) {
1061 /* Operation in this page
1062 *
1063 * page_base = page offset within aperture
1064 * page_offset = offset within page
1065 * page_length = bytes to copy for this page
1066 */
1067 u32 page_base = node.start;
1068 unsigned page_offset = offset_in_page(offset);
1069 unsigned page_length = PAGE_SIZE - page_offset;
1070 page_length = remain < page_length ? remain : page_length;
1071 if (node.allocated) {
1072 wmb();
1073 ggtt->base.insert_page(&ggtt->base,
1074 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001075 node.start, I915_CACHE_NONE, 0);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301076 wmb();
1077 } else {
1078 page_base += offset & PAGE_MASK;
1079 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001080
1081 if (gtt_user_read(&ggtt->mappable, page_base, page_offset,
1082 user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301083 ret = -EFAULT;
1084 break;
1085 }
1086
1087 remain -= page_length;
1088 user_data += page_length;
1089 offset += page_length;
1090 }
1091
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001092 mutex_lock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301093out_unpin:
1094 if (node.allocated) {
1095 wmb();
1096 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001097 node.start, node.size);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301098 remove_mappable_node(&node);
1099 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001100 i915_vma_unpin(vma);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301101 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001102out_unlock:
1103 intel_runtime_pm_put(i915);
1104 mutex_unlock(&i915->drm.struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001105
Eric Anholteb014592009-03-10 11:44:52 -07001106 return ret;
1107}
1108
Eric Anholt673a3942008-07-30 12:06:12 -07001109/**
1110 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001111 * @dev: drm device pointer
1112 * @data: ioctl data blob
1113 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -07001114 *
1115 * On error, the contents of *data are undefined.
1116 */
1117int
1118i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001119 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001120{
1121 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001122 struct drm_i915_gem_object *obj;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001123 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001124
Chris Wilson51311d02010-11-17 09:10:42 +00001125 if (args->size == 0)
1126 return 0;
1127
1128 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001129 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001130 args->size))
1131 return -EFAULT;
1132
Chris Wilson03ac0642016-07-20 13:31:51 +01001133 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001134 if (!obj)
1135 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001136
Chris Wilson7dcd2492010-09-26 20:21:44 +01001137 /* Bounds check source. */
Matthew Auld966d5bf2016-12-13 20:32:22 +00001138 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001139 ret = -EINVAL;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001140 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001141 }
1142
Chris Wilsondb53a302011-02-03 11:57:46 +00001143 trace_i915_gem_object_pread(obj, args->offset, args->size);
1144
Chris Wilsone95433c2016-10-28 13:58:27 +01001145 ret = i915_gem_object_wait(obj,
1146 I915_WAIT_INTERRUPTIBLE,
1147 MAX_SCHEDULE_TIMEOUT,
1148 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001149 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001150 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001151
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001152 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001153 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001154 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001155
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001156 ret = i915_gem_shmem_pread(obj, args);
Chris Wilson9c870d02016-10-24 13:42:15 +01001157 if (ret == -EFAULT || ret == -ENODEV)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001158 ret = i915_gem_gtt_pread(obj, args);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301159
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001160 i915_gem_object_unpin_pages(obj);
1161out:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001162 i915_gem_object_put(obj);
Eric Anholteb014592009-03-10 11:44:52 -07001163 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001164}
1165
Keith Packard0839ccb2008-10-30 19:38:48 -07001166/* This is the fast write path which cannot handle
1167 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001168 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001169
Chris Wilsonfe115622016-10-28 13:58:40 +01001170static inline bool
1171ggtt_write(struct io_mapping *mapping,
1172 loff_t base, int offset,
1173 char __user *user_data, int length)
Keith Packard0839ccb2008-10-30 19:38:48 -07001174{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001175 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001176 unsigned long unwritten;
1177
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001178 /* We can use the cpu mem copy function because this is X86. */
Chris Wilsonfe115622016-10-28 13:58:40 +01001179 vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base);
1180 unwritten = __copy_from_user_inatomic_nocache(vaddr + offset,
Keith Packard0839ccb2008-10-30 19:38:48 -07001181 user_data, length);
Chris Wilsonfe115622016-10-28 13:58:40 +01001182 io_mapping_unmap_atomic(vaddr);
1183 if (unwritten) {
1184 vaddr = (void __force *)
1185 io_mapping_map_wc(mapping, base, PAGE_SIZE);
1186 unwritten = copy_from_user(vaddr + offset, user_data, length);
1187 io_mapping_unmap(vaddr);
1188 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001189
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001190 return unwritten;
1191}
1192
Eric Anholt3de09aa2009-03-09 09:42:23 -07001193/**
1194 * This is the fast pwrite path, where we copy the data directly from the
1195 * user into the GTT, uncached.
Chris Wilsonfe115622016-10-28 13:58:40 +01001196 * @obj: i915 GEM object
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001197 * @args: pwrite arguments structure
Eric Anholt3de09aa2009-03-09 09:42:23 -07001198 */
Eric Anholt673a3942008-07-30 12:06:12 -07001199static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001200i915_gem_gtt_pwrite_fast(struct drm_i915_gem_object *obj,
1201 const struct drm_i915_gem_pwrite *args)
Eric Anholt673a3942008-07-30 12:06:12 -07001202{
Chris Wilsonfe115622016-10-28 13:58:40 +01001203 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301204 struct i915_ggtt *ggtt = &i915->ggtt;
1205 struct drm_mm_node node;
Chris Wilsonfe115622016-10-28 13:58:40 +01001206 struct i915_vma *vma;
1207 u64 remain, offset;
1208 void __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301209 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301210
Chris Wilsonfe115622016-10-28 13:58:40 +01001211 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1212 if (ret)
1213 return ret;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001214
Chris Wilson9c870d02016-10-24 13:42:15 +01001215 intel_runtime_pm_get(i915);
Chris Wilson058d88c2016-08-15 10:49:06 +01001216 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
Chris Wilsonde895082016-08-04 16:32:34 +01001217 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001218 if (!IS_ERR(vma)) {
1219 node.start = i915_ggtt_offset(vma);
1220 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001221 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001222 if (ret) {
1223 i915_vma_unpin(vma);
1224 vma = ERR_PTR(ret);
1225 }
1226 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001227 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001228 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301229 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001230 goto out_unlock;
1231 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301232 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001233
1234 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1235 if (ret)
1236 goto out_unpin;
1237
Chris Wilsonfe115622016-10-28 13:58:40 +01001238 mutex_unlock(&i915->drm.struct_mutex);
1239
Chris Wilsonb19482d2016-08-18 17:16:43 +01001240 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001241
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301242 user_data = u64_to_user_ptr(args->data_ptr);
1243 offset = args->offset;
1244 remain = args->size;
1245 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001246 /* Operation in this page
1247 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001248 * page_base = page offset within aperture
1249 * page_offset = offset within page
1250 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001251 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301252 u32 page_base = node.start;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001253 unsigned int page_offset = offset_in_page(offset);
1254 unsigned int page_length = PAGE_SIZE - page_offset;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301255 page_length = remain < page_length ? remain : page_length;
1256 if (node.allocated) {
1257 wmb(); /* flush the write before we modify the GGTT */
1258 ggtt->base.insert_page(&ggtt->base,
1259 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1260 node.start, I915_CACHE_NONE, 0);
1261 wmb(); /* flush modifications to the GGTT (insert_page) */
1262 } else {
1263 page_base += offset & PAGE_MASK;
1264 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001265 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001266 * source page isn't available. Return the error and we'll
1267 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301268 * If the object is non-shmem backed, we retry again with the
1269 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001270 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001271 if (ggtt_write(&ggtt->mappable, page_base, page_offset,
1272 user_data, page_length)) {
1273 ret = -EFAULT;
1274 break;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001275 }
Eric Anholt673a3942008-07-30 12:06:12 -07001276
Keith Packard0839ccb2008-10-30 19:38:48 -07001277 remain -= page_length;
1278 user_data += page_length;
1279 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001280 }
Chris Wilsond59b21e2017-02-22 11:40:49 +00001281 intel_fb_obj_flush(obj, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001282
1283 mutex_lock(&i915->drm.struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001284out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301285 if (node.allocated) {
1286 wmb();
1287 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001288 node.start, node.size);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301289 remove_mappable_node(&node);
1290 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001291 i915_vma_unpin(vma);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301292 }
Chris Wilsonfe115622016-10-28 13:58:40 +01001293out_unlock:
Chris Wilson9c870d02016-10-24 13:42:15 +01001294 intel_runtime_pm_put(i915);
Chris Wilsonfe115622016-10-28 13:58:40 +01001295 mutex_unlock(&i915->drm.struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001296 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001297}
1298
Eric Anholt673a3942008-07-30 12:06:12 -07001299static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001300shmem_pwrite_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +02001301 char __user *user_data,
1302 bool page_do_bit17_swizzling,
1303 bool needs_clflush_before,
1304 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001305{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001306 char *vaddr;
1307 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001308
Daniel Vetterd174bd62012-03-25 19:47:40 +02001309 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001310 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Chris Wilsonfe115622016-10-28 13:58:40 +01001311 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001312 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001313 if (page_do_bit17_swizzling)
Chris Wilsonfe115622016-10-28 13:58:40 +01001314 ret = __copy_from_user_swizzled(vaddr, offset, user_data,
1315 length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001316 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001317 ret = __copy_from_user(vaddr + offset, user_data, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001318 if (needs_clflush_after)
Chris Wilsonfe115622016-10-28 13:58:40 +01001319 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001320 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001321 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001322
Chris Wilson755d2212012-09-04 21:02:55 +01001323 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001324}
1325
Chris Wilsonfe115622016-10-28 13:58:40 +01001326/* Per-page copy function for the shmem pwrite fastpath.
1327 * Flushes invalid cachelines before writing to the target if
1328 * needs_clflush_before is set and flushes out any written cachelines after
1329 * writing if needs_clflush is set.
1330 */
Eric Anholt40123c12009-03-09 13:42:30 -07001331static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001332shmem_pwrite(struct page *page, int offset, int len, char __user *user_data,
1333 bool page_do_bit17_swizzling,
1334 bool needs_clflush_before,
1335 bool needs_clflush_after)
Eric Anholt40123c12009-03-09 13:42:30 -07001336{
Chris Wilsonfe115622016-10-28 13:58:40 +01001337 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001338
Chris Wilsonfe115622016-10-28 13:58:40 +01001339 ret = -ENODEV;
1340 if (!page_do_bit17_swizzling) {
1341 char *vaddr = kmap_atomic(page);
1342
1343 if (needs_clflush_before)
1344 drm_clflush_virt_range(vaddr + offset, len);
1345 ret = __copy_from_user_inatomic(vaddr + offset, user_data, len);
1346 if (needs_clflush_after)
1347 drm_clflush_virt_range(vaddr + offset, len);
1348
1349 kunmap_atomic(vaddr);
1350 }
1351 if (ret == 0)
1352 return ret;
1353
1354 return shmem_pwrite_slow(page, offset, len, user_data,
1355 page_do_bit17_swizzling,
1356 needs_clflush_before,
1357 needs_clflush_after);
1358}
1359
1360static int
1361i915_gem_shmem_pwrite(struct drm_i915_gem_object *obj,
1362 const struct drm_i915_gem_pwrite *args)
1363{
1364 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1365 void __user *user_data;
1366 u64 remain;
1367 unsigned int obj_do_bit17_swizzling;
1368 unsigned int partial_cacheline_write;
1369 unsigned int needs_clflush;
1370 unsigned int offset, idx;
1371 int ret;
1372
1373 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
Chris Wilson43394c72016-08-18 17:16:47 +01001374 if (ret)
1375 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001376
Chris Wilsonfe115622016-10-28 13:58:40 +01001377 ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush);
1378 mutex_unlock(&i915->drm.struct_mutex);
1379 if (ret)
1380 return ret;
1381
1382 obj_do_bit17_swizzling = 0;
1383 if (i915_gem_object_needs_bit17_swizzle(obj))
1384 obj_do_bit17_swizzling = BIT(17);
1385
1386 /* If we don't overwrite a cacheline completely we need to be
1387 * careful to have up-to-date data by first clflushing. Don't
1388 * overcomplicate things and flush the entire patch.
1389 */
1390 partial_cacheline_write = 0;
1391 if (needs_clflush & CLFLUSH_BEFORE)
1392 partial_cacheline_write = boot_cpu_data.x86_clflush_size - 1;
1393
Chris Wilson43394c72016-08-18 17:16:47 +01001394 user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson43394c72016-08-18 17:16:47 +01001395 remain = args->size;
Chris Wilsonfe115622016-10-28 13:58:40 +01001396 offset = offset_in_page(args->offset);
1397 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
1398 struct page *page = i915_gem_object_get_page(obj, idx);
1399 int length;
Eric Anholt40123c12009-03-09 13:42:30 -07001400
Chris Wilsonfe115622016-10-28 13:58:40 +01001401 length = remain;
1402 if (offset + length > PAGE_SIZE)
1403 length = PAGE_SIZE - offset;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001404
Chris Wilsonfe115622016-10-28 13:58:40 +01001405 ret = shmem_pwrite(page, offset, length, user_data,
1406 page_to_phys(page) & obj_do_bit17_swizzling,
1407 (offset | length) & partial_cacheline_write,
1408 needs_clflush & CLFLUSH_AFTER);
1409 if (ret)
Chris Wilson9da3da62012-06-01 15:20:22 +01001410 break;
1411
Chris Wilsonfe115622016-10-28 13:58:40 +01001412 remain -= length;
1413 user_data += length;
1414 offset = 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001415 }
1416
Chris Wilsond59b21e2017-02-22 11:40:49 +00001417 intel_fb_obj_flush(obj, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001418 i915_gem_obj_finish_shmem_access(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001419 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001420}
1421
1422/**
1423 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001424 * @dev: drm device
1425 * @data: ioctl data blob
1426 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001427 *
1428 * On error, the contents of the buffer that were to be modified are undefined.
1429 */
1430int
1431i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001432 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001433{
1434 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001435 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001436 int ret;
1437
1438 if (args->size == 0)
1439 return 0;
1440
1441 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001442 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001443 args->size))
1444 return -EFAULT;
1445
Chris Wilson03ac0642016-07-20 13:31:51 +01001446 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001447 if (!obj)
1448 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001449
Chris Wilson7dcd2492010-09-26 20:21:44 +01001450 /* Bounds check destination. */
Matthew Auld966d5bf2016-12-13 20:32:22 +00001451 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001452 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001453 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001454 }
1455
Chris Wilsondb53a302011-02-03 11:57:46 +00001456 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1457
Chris Wilson7c55e2c2017-03-07 12:03:38 +00001458 ret = -ENODEV;
1459 if (obj->ops->pwrite)
1460 ret = obj->ops->pwrite(obj, args);
1461 if (ret != -ENODEV)
1462 goto err;
1463
Chris Wilsone95433c2016-10-28 13:58:27 +01001464 ret = i915_gem_object_wait(obj,
1465 I915_WAIT_INTERRUPTIBLE |
1466 I915_WAIT_ALL,
1467 MAX_SCHEDULE_TIMEOUT,
1468 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001469 if (ret)
1470 goto err;
1471
Chris Wilsonfe115622016-10-28 13:58:40 +01001472 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001473 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001474 goto err;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001475
Daniel Vetter935aaa62012-03-25 19:47:35 +02001476 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001477 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1478 * it would end up going through the fenced access, and we'll get
1479 * different detiling behavior between reading and writing.
1480 * pread/pwrite currently are reading and writing from the CPU
1481 * perspective, requiring manual detiling by the client.
1482 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001483 if (!i915_gem_object_has_struct_page(obj) ||
Chris Wilson9c870d02016-10-24 13:42:15 +01001484 cpu_write_needs_clflush(obj))
Daniel Vetter935aaa62012-03-25 19:47:35 +02001485 /* Note that the gtt paths might fail with non-page-backed user
1486 * pointers (e.g. gtt mappings when moving data between
Chris Wilson9c870d02016-10-24 13:42:15 +01001487 * textures). Fallback to the shmem path in that case.
1488 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001489 ret = i915_gem_gtt_pwrite_fast(obj, args);
Eric Anholt673a3942008-07-30 12:06:12 -07001490
Chris Wilsond1054ee2016-07-16 18:42:36 +01001491 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001492 if (obj->phys_handle)
1493 ret = i915_gem_phys_pwrite(obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301494 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001495 ret = i915_gem_shmem_pwrite(obj, args);
Chris Wilson6a2c4232014-11-04 04:51:40 -08001496 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001497
Chris Wilsonfe115622016-10-28 13:58:40 +01001498 i915_gem_object_unpin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001499err:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001500 i915_gem_object_put(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001501 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001502}
1503
Chris Wilsond243ad82016-08-18 17:16:44 +01001504static inline enum fb_op_origin
Chris Wilsonaeecc962016-06-17 14:46:39 -03001505write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1506{
Chris Wilson50349242016-08-18 17:17:04 +01001507 return (domain == I915_GEM_DOMAIN_GTT ?
1508 obj->frontbuffer_ggtt_origin : ORIGIN_CPU);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001509}
1510
Chris Wilson40e62d52016-10-28 13:58:41 +01001511static void i915_gem_object_bump_inactive_ggtt(struct drm_i915_gem_object *obj)
1512{
1513 struct drm_i915_private *i915;
1514 struct list_head *list;
1515 struct i915_vma *vma;
1516
1517 list_for_each_entry(vma, &obj->vma_list, obj_link) {
1518 if (!i915_vma_is_ggtt(vma))
Chris Wilson28f412e2016-12-23 14:57:55 +00001519 break;
Chris Wilson40e62d52016-10-28 13:58:41 +01001520
1521 if (i915_vma_is_active(vma))
1522 continue;
1523
1524 if (!drm_mm_node_allocated(&vma->node))
1525 continue;
1526
1527 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
1528 }
1529
1530 i915 = to_i915(obj->base.dev);
1531 list = obj->bind_count ? &i915->mm.bound_list : &i915->mm.unbound_list;
Joonas Lahtinen56cea322016-11-02 12:16:04 +02001532 list_move_tail(&obj->global_link, list);
Chris Wilson40e62d52016-10-28 13:58:41 +01001533}
1534
Eric Anholt673a3942008-07-30 12:06:12 -07001535/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001536 * Called when user space prepares to use an object with the CPU, either
1537 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001538 * @dev: drm device
1539 * @data: ioctl data blob
1540 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001541 */
1542int
1543i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001544 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001545{
1546 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001547 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001548 uint32_t read_domains = args->read_domains;
1549 uint32_t write_domain = args->write_domain;
Chris Wilson40e62d52016-10-28 13:58:41 +01001550 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07001551
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001552 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001553 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001554 return -EINVAL;
1555
1556 /* Having something in the write domain implies it's in the read
1557 * domain, and only that read domain. Enforce that in the request.
1558 */
1559 if (write_domain != 0 && read_domains != write_domain)
1560 return -EINVAL;
1561
Chris Wilson03ac0642016-07-20 13:31:51 +01001562 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001563 if (!obj)
1564 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001565
Chris Wilson3236f572012-08-24 09:35:09 +01001566 /* Try to flush the object off the GPU without holding the lock.
1567 * We will repeat the flush holding the lock in the normal manner
1568 * to catch cases where we are gazumped.
1569 */
Chris Wilson40e62d52016-10-28 13:58:41 +01001570 err = i915_gem_object_wait(obj,
Chris Wilsone95433c2016-10-28 13:58:27 +01001571 I915_WAIT_INTERRUPTIBLE |
1572 (write_domain ? I915_WAIT_ALL : 0),
1573 MAX_SCHEDULE_TIMEOUT,
1574 to_rps_client(file));
Chris Wilson40e62d52016-10-28 13:58:41 +01001575 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001576 goto out;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001577
Chris Wilson40e62d52016-10-28 13:58:41 +01001578 /* Flush and acquire obj->pages so that we are coherent through
1579 * direct access in memory with previous cached writes through
1580 * shmemfs and that our cache domain tracking remains valid.
1581 * For example, if the obj->filp was moved to swap without us
1582 * being notified and releasing the pages, we would mistakenly
1583 * continue to assume that the obj remained out of the CPU cached
1584 * domain.
1585 */
1586 err = i915_gem_object_pin_pages(obj);
1587 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001588 goto out;
Chris Wilson40e62d52016-10-28 13:58:41 +01001589
1590 err = i915_mutex_lock_interruptible(dev);
1591 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001592 goto out_unpin;
Chris Wilson3236f572012-08-24 09:35:09 +01001593
Chris Wilson43566de2015-01-02 16:29:29 +05301594 if (read_domains & I915_GEM_DOMAIN_GTT)
Chris Wilson40e62d52016-10-28 13:58:41 +01001595 err = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301596 else
Chris Wilson40e62d52016-10-28 13:58:41 +01001597 err = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1598
1599 /* And bump the LRU for this access */
1600 i915_gem_object_bump_inactive_ggtt(obj);
1601
1602 mutex_unlock(&dev->struct_mutex);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001603
Daniel Vetter031b6982015-06-26 19:35:16 +02001604 if (write_domain != 0)
Chris Wilsonaeecc962016-06-17 14:46:39 -03001605 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001606
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001607out_unpin:
Chris Wilson40e62d52016-10-28 13:58:41 +01001608 i915_gem_object_unpin_pages(obj);
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001609out:
1610 i915_gem_object_put(obj);
Chris Wilson40e62d52016-10-28 13:58:41 +01001611 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001612}
1613
1614/**
1615 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001616 * @dev: drm device
1617 * @data: ioctl data blob
1618 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001619 */
1620int
1621i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001622 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001623{
1624 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001625 struct drm_i915_gem_object *obj;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001626
Chris Wilson03ac0642016-07-20 13:31:51 +01001627 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001628 if (!obj)
1629 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001630
Eric Anholt673a3942008-07-30 12:06:12 -07001631 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson5a97bcc2017-02-22 11:40:46 +00001632 i915_gem_object_flush_if_display(obj);
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001633 i915_gem_object_put(obj);
Chris Wilson5a97bcc2017-02-22 11:40:46 +00001634
1635 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001636}
1637
1638/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001639 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1640 * it is mapped to.
1641 * @dev: drm device
1642 * @data: ioctl data blob
1643 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001644 *
1645 * While the mapping holds a reference on the contents of the object, it doesn't
1646 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001647 *
1648 * IMPORTANT:
1649 *
1650 * DRM driver writers who look a this function as an example for how to do GEM
1651 * mmap support, please don't implement mmap support like here. The modern way
1652 * to implement DRM mmap support is with an mmap offset ioctl (like
1653 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1654 * That way debug tooling like valgrind will understand what's going on, hiding
1655 * the mmap call in a driver private ioctl will break that. The i915 driver only
1656 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001657 */
1658int
1659i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001660 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001661{
1662 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001663 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001664 unsigned long addr;
1665
Akash Goel1816f922015-01-02 16:29:30 +05301666 if (args->flags & ~(I915_MMAP_WC))
1667 return -EINVAL;
1668
Borislav Petkov568a58e2016-03-29 17:42:01 +02001669 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301670 return -ENODEV;
1671
Chris Wilson03ac0642016-07-20 13:31:51 +01001672 obj = i915_gem_object_lookup(file, args->handle);
1673 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001674 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001675
Daniel Vetter1286ff72012-05-10 15:25:09 +02001676 /* prime objects have no backing filp to GEM mmap
1677 * pages from.
1678 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001679 if (!obj->base.filp) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001680 i915_gem_object_put(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001681 return -EINVAL;
1682 }
1683
Chris Wilson03ac0642016-07-20 13:31:51 +01001684 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001685 PROT_READ | PROT_WRITE, MAP_SHARED,
1686 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301687 if (args->flags & I915_MMAP_WC) {
1688 struct mm_struct *mm = current->mm;
1689 struct vm_area_struct *vma;
1690
Michal Hocko80a89a52016-05-23 16:26:11 -07001691 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001692 i915_gem_object_put(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001693 return -EINTR;
1694 }
Akash Goel1816f922015-01-02 16:29:30 +05301695 vma = find_vma(mm, addr);
1696 if (vma)
1697 vma->vm_page_prot =
1698 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1699 else
1700 addr = -ENOMEM;
1701 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001702
1703 /* This may race, but that's ok, it only gets set */
Chris Wilson50349242016-08-18 17:17:04 +01001704 WRITE_ONCE(obj->frontbuffer_ggtt_origin, ORIGIN_CPU);
Akash Goel1816f922015-01-02 16:29:30 +05301705 }
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001706 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001707 if (IS_ERR((void *)addr))
1708 return addr;
1709
1710 args->addr_ptr = (uint64_t) addr;
1711
1712 return 0;
1713}
1714
Chris Wilson03af84f2016-08-18 17:17:01 +01001715static unsigned int tile_row_pages(struct drm_i915_gem_object *obj)
1716{
Chris Wilson6649a0b2017-01-09 16:16:08 +00001717 return i915_gem_object_get_tile_row_size(obj) >> PAGE_SHIFT;
Chris Wilson03af84f2016-08-18 17:17:01 +01001718}
1719
Jesse Barnesde151cf2008-11-12 10:03:55 -08001720/**
Chris Wilson4cc69072016-08-25 19:05:19 +01001721 * i915_gem_mmap_gtt_version - report the current feature set for GTT mmaps
1722 *
1723 * A history of the GTT mmap interface:
1724 *
1725 * 0 - Everything had to fit into the GTT. Both parties of a memcpy had to
1726 * aligned and suitable for fencing, and still fit into the available
1727 * mappable space left by the pinned display objects. A classic problem
1728 * we called the page-fault-of-doom where we would ping-pong between
1729 * two objects that could not fit inside the GTT and so the memcpy
1730 * would page one object in at the expense of the other between every
1731 * single byte.
1732 *
1733 * 1 - Objects can be any size, and have any compatible fencing (X Y, or none
1734 * as set via i915_gem_set_tiling() [DRM_I915_GEM_SET_TILING]). If the
1735 * object is too large for the available space (or simply too large
1736 * for the mappable aperture!), a view is created instead and faulted
1737 * into userspace. (This view is aligned and sized appropriately for
1738 * fenced access.)
1739 *
1740 * Restrictions:
1741 *
1742 * * snoopable objects cannot be accessed via the GTT. It can cause machine
1743 * hangs on some architectures, corruption on others. An attempt to service
1744 * a GTT page fault from a snoopable object will generate a SIGBUS.
1745 *
1746 * * the object must be able to fit into RAM (physical memory, though no
1747 * limited to the mappable aperture).
1748 *
1749 *
1750 * Caveats:
1751 *
1752 * * a new GTT page fault will synchronize rendering from the GPU and flush
1753 * all data to system memory. Subsequent access will not be synchronized.
1754 *
1755 * * all mappings are revoked on runtime device suspend.
1756 *
1757 * * there are only 8, 16 or 32 fence registers to share between all users
1758 * (older machines require fence register for display and blitter access
1759 * as well). Contention of the fence registers will cause the previous users
1760 * to be unmapped and any new access will generate new page faults.
1761 *
1762 * * running out of memory while servicing a fault may generate a SIGBUS,
1763 * rather than the expected SIGSEGV.
1764 */
1765int i915_gem_mmap_gtt_version(void)
1766{
1767 return 1;
1768}
1769
Chris Wilson2d4281b2017-01-10 09:56:32 +00001770static inline struct i915_ggtt_view
1771compute_partial_view(struct drm_i915_gem_object *obj,
Chris Wilson2d4281b2017-01-10 09:56:32 +00001772 pgoff_t page_offset,
1773 unsigned int chunk)
1774{
1775 struct i915_ggtt_view view;
1776
1777 if (i915_gem_object_is_tiled(obj))
1778 chunk = roundup(chunk, tile_row_pages(obj));
1779
Chris Wilson2d4281b2017-01-10 09:56:32 +00001780 view.type = I915_GGTT_VIEW_PARTIAL;
Chris Wilson8bab11932017-01-14 00:28:25 +00001781 view.partial.offset = rounddown(page_offset, chunk);
1782 view.partial.size =
Chris Wilson2d4281b2017-01-10 09:56:32 +00001783 min_t(unsigned int, chunk,
Chris Wilson8bab11932017-01-14 00:28:25 +00001784 (obj->base.size >> PAGE_SHIFT) - view.partial.offset);
Chris Wilson2d4281b2017-01-10 09:56:32 +00001785
1786 /* If the partial covers the entire object, just create a normal VMA. */
1787 if (chunk >= obj->base.size >> PAGE_SHIFT)
1788 view.type = I915_GGTT_VIEW_NORMAL;
1789
1790 return view;
1791}
1792
Chris Wilson4cc69072016-08-25 19:05:19 +01001793/**
Jesse Barnesde151cf2008-11-12 10:03:55 -08001794 * i915_gem_fault - fault a page into the GTT
Geliang Tangd9072a32015-09-15 05:58:44 -07001795 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001796 *
1797 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1798 * from userspace. The fault handler takes care of binding the object to
1799 * the GTT (if needed), allocating and programming a fence register (again,
1800 * only if needed based on whether the old reg is still valid or the object
1801 * is tiled) and inserting a new PTE into the faulting process.
1802 *
1803 * Note that the faulting process may involve evicting existing objects
1804 * from the GTT and/or fence registers to make room. So performance may
1805 * suffer if the GTT working set is large or there are few fence registers
1806 * left.
Chris Wilson4cc69072016-08-25 19:05:19 +01001807 *
1808 * The current feature set supported by i915_gem_fault() and thus GTT mmaps
1809 * is exposed via I915_PARAM_MMAP_GTT_VERSION (see i915_gem_mmap_gtt_version).
Jesse Barnesde151cf2008-11-12 10:03:55 -08001810 */
Dave Jiang11bac802017-02-24 14:56:41 -08001811int i915_gem_fault(struct vm_fault *vmf)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001812{
Chris Wilson03af84f2016-08-18 17:17:01 +01001813#define MIN_CHUNK_PAGES ((1 << 20) >> PAGE_SHIFT) /* 1 MiB */
Dave Jiang11bac802017-02-24 14:56:41 -08001814 struct vm_area_struct *area = vmf->vma;
Chris Wilson058d88c2016-08-15 10:49:06 +01001815 struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data);
Chris Wilson05394f32010-11-08 19:18:58 +00001816 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001817 struct drm_i915_private *dev_priv = to_i915(dev);
1818 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001819 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Chris Wilson058d88c2016-08-15 10:49:06 +01001820 struct i915_vma *vma;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001821 pgoff_t page_offset;
Chris Wilson82118872016-08-18 17:17:05 +01001822 unsigned int flags;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001823 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02001824
Jesse Barnesde151cf2008-11-12 10:03:55 -08001825 /* We don't use vmf->pgoff since that has the fake offset */
Jan Kara1a29d852016-12-14 15:07:01 -08001826 page_offset = (vmf->address - area->vm_start) >> PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001827
Chris Wilsondb53a302011-02-03 11:57:46 +00001828 trace_i915_gem_object_fault(obj, page_offset, true, write);
1829
Chris Wilson6e4930f2014-02-07 18:37:06 -02001830 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01001831 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02001832 * repeat the flush holding the lock in the normal manner to catch cases
1833 * where we are gazumped.
1834 */
Chris Wilsone95433c2016-10-28 13:58:27 +01001835 ret = i915_gem_object_wait(obj,
1836 I915_WAIT_INTERRUPTIBLE,
1837 MAX_SCHEDULE_TIMEOUT,
1838 NULL);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001839 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001840 goto err;
1841
Chris Wilson40e62d52016-10-28 13:58:41 +01001842 ret = i915_gem_object_pin_pages(obj);
1843 if (ret)
1844 goto err;
1845
Chris Wilsonb8f90962016-08-05 10:14:07 +01001846 intel_runtime_pm_get(dev_priv);
1847
1848 ret = i915_mutex_lock_interruptible(dev);
1849 if (ret)
1850 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02001851
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001852 /* Access to snoopable pages through the GTT is incoherent. */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001853 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev_priv)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001854 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001855 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001856 }
1857
Chris Wilson82118872016-08-18 17:17:05 +01001858 /* If the object is smaller than a couple of partial vma, it is
1859 * not worth only creating a single partial vma - we may as well
1860 * clear enough space for the full object.
1861 */
1862 flags = PIN_MAPPABLE;
1863 if (obj->base.size > 2 * MIN_CHUNK_PAGES << PAGE_SHIFT)
1864 flags |= PIN_NONBLOCK | PIN_NONFAULT;
1865
Chris Wilsona61007a2016-08-18 17:17:02 +01001866 /* Now pin it into the GTT as needed */
Chris Wilson82118872016-08-18 17:17:05 +01001867 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, flags);
Chris Wilsona61007a2016-08-18 17:17:02 +01001868 if (IS_ERR(vma)) {
Chris Wilsona61007a2016-08-18 17:17:02 +01001869 /* Use a partial view if it is bigger than available space */
Chris Wilson2d4281b2017-01-10 09:56:32 +00001870 struct i915_ggtt_view view =
Chris Wilson8201c1f2017-01-10 09:56:33 +00001871 compute_partial_view(obj, page_offset, MIN_CHUNK_PAGES);
Chris Wilsonaa136d92016-08-18 17:17:03 +01001872
Chris Wilson50349242016-08-18 17:17:04 +01001873 /* Userspace is now writing through an untracked VMA, abandon
1874 * all hope that the hardware is able to track future writes.
1875 */
1876 obj->frontbuffer_ggtt_origin = ORIGIN_CPU;
1877
Chris Wilsona61007a2016-08-18 17:17:02 +01001878 vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
1879 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001880 if (IS_ERR(vma)) {
1881 ret = PTR_ERR(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001882 goto err_unlock;
Chris Wilson058d88c2016-08-15 10:49:06 +01001883 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001884
Chris Wilsonc9839302012-11-20 10:45:17 +00001885 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1886 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001887 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00001888
Chris Wilson49ef5292016-08-18 17:17:00 +01001889 ret = i915_vma_get_fence(vma);
Chris Wilsonc9839302012-11-20 10:45:17 +00001890 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001891 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001892
Chris Wilson275f0392016-10-24 13:42:14 +01001893 /* Mark as being mmapped into userspace for later revocation */
Chris Wilson9c870d02016-10-24 13:42:15 +01001894 assert_rpm_wakelock_held(dev_priv);
Chris Wilson275f0392016-10-24 13:42:14 +01001895 if (list_empty(&obj->userfault_link))
1896 list_add(&obj->userfault_link, &dev_priv->mm.userfault_list);
Chris Wilson275f0392016-10-24 13:42:14 +01001897
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001898 /* Finally, remap it using the new GTT offset */
Chris Wilsonc58305a2016-08-19 16:54:28 +01001899 ret = remap_io_mapping(area,
Chris Wilson8bab11932017-01-14 00:28:25 +00001900 area->vm_start + (vma->ggtt_view.partial.offset << PAGE_SHIFT),
Chris Wilsonc58305a2016-08-19 16:54:28 +01001901 (ggtt->mappable_base + vma->node.start) >> PAGE_SHIFT,
1902 min_t(u64, vma->size, area->vm_end - area->vm_start),
1903 &ggtt->mappable);
Chris Wilsona61007a2016-08-18 17:17:02 +01001904
Chris Wilsonb8f90962016-08-05 10:14:07 +01001905err_unpin:
Chris Wilson058d88c2016-08-15 10:49:06 +01001906 __i915_vma_unpin(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001907err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001908 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001909err_rpm:
1910 intel_runtime_pm_put(dev_priv);
Chris Wilson40e62d52016-10-28 13:58:41 +01001911 i915_gem_object_unpin_pages(obj);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001912err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001913 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001914 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001915 /*
1916 * We eat errors when the gpu is terminally wedged to avoid
1917 * userspace unduly crashing (gl has no provisions for mmaps to
1918 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1919 * and so needs to be reported.
1920 */
1921 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001922 ret = VM_FAULT_SIGBUS;
1923 break;
1924 }
Chris Wilson045e7692010-11-07 09:18:22 +00001925 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001926 /*
1927 * EAGAIN means the gpu is hung and we'll wait for the error
1928 * handler to reset everything when re-faulting in
1929 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001930 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001931 case 0:
1932 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001933 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001934 case -EBUSY:
1935 /*
1936 * EBUSY is ok: this just means that another thread
1937 * already did the job.
1938 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001939 ret = VM_FAULT_NOPAGE;
1940 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001941 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001942 ret = VM_FAULT_OOM;
1943 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001944 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001945 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001946 ret = VM_FAULT_SIGBUS;
1947 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001948 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001949 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001950 ret = VM_FAULT_SIGBUS;
1951 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001952 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001953 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001954}
1955
1956/**
Chris Wilson901782b2009-07-10 08:18:50 +01001957 * i915_gem_release_mmap - remove physical page mappings
1958 * @obj: obj in question
1959 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001960 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001961 * relinquish ownership of the pages back to the system.
1962 *
1963 * It is vital that we remove the page mapping if we have mapped a tiled
1964 * object through the GTT and then lose the fence register due to
1965 * resource pressure. Similarly if the object has been moved out of the
1966 * aperture, than pages mapped into userspace must be revoked. Removing the
1967 * mapping will then trigger a page fault on the next user access, allowing
1968 * fixup by i915_gem_fault().
1969 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001970void
Chris Wilson05394f32010-11-08 19:18:58 +00001971i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001972{
Chris Wilson275f0392016-10-24 13:42:14 +01001973 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Chris Wilson275f0392016-10-24 13:42:14 +01001974
Chris Wilson349f2cc2016-04-13 17:35:12 +01001975 /* Serialisation between user GTT access and our code depends upon
1976 * revoking the CPU's PTE whilst the mutex is held. The next user
1977 * pagefault then has to wait until we release the mutex.
Chris Wilson9c870d02016-10-24 13:42:15 +01001978 *
1979 * Note that RPM complicates somewhat by adding an additional
1980 * requirement that operations to the GGTT be made holding the RPM
1981 * wakeref.
Chris Wilson349f2cc2016-04-13 17:35:12 +01001982 */
Chris Wilson275f0392016-10-24 13:42:14 +01001983 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson9c870d02016-10-24 13:42:15 +01001984 intel_runtime_pm_get(i915);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001985
Chris Wilson3594a3e2016-10-24 13:42:16 +01001986 if (list_empty(&obj->userfault_link))
Chris Wilson9c870d02016-10-24 13:42:15 +01001987 goto out;
Chris Wilson901782b2009-07-10 08:18:50 +01001988
Chris Wilson3594a3e2016-10-24 13:42:16 +01001989 list_del_init(&obj->userfault_link);
David Herrmann6796cb12014-01-03 14:24:19 +01001990 drm_vma_node_unmap(&obj->base.vma_node,
1991 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001992
1993 /* Ensure that the CPU's PTE are revoked and there are not outstanding
1994 * memory transactions from userspace before we return. The TLB
1995 * flushing implied above by changing the PTE above *should* be
1996 * sufficient, an extra barrier here just provides us with a bit
1997 * of paranoid documentation about our requirement to serialise
1998 * memory writes before touching registers / GSM.
1999 */
2000 wmb();
Chris Wilson9c870d02016-10-24 13:42:15 +01002001
2002out:
2003 intel_runtime_pm_put(i915);
Chris Wilson901782b2009-07-10 08:18:50 +01002004}
2005
Chris Wilson7c108fd2016-10-24 13:42:18 +01002006void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv)
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002007{
Chris Wilson3594a3e2016-10-24 13:42:16 +01002008 struct drm_i915_gem_object *obj, *on;
Chris Wilson7c108fd2016-10-24 13:42:18 +01002009 int i;
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002010
Chris Wilson3594a3e2016-10-24 13:42:16 +01002011 /*
2012 * Only called during RPM suspend. All users of the userfault_list
2013 * must be holding an RPM wakeref to ensure that this can not
2014 * run concurrently with themselves (and use the struct_mutex for
2015 * protection between themselves).
2016 */
2017
2018 list_for_each_entry_safe(obj, on,
2019 &dev_priv->mm.userfault_list, userfault_link) {
Chris Wilson275f0392016-10-24 13:42:14 +01002020 list_del_init(&obj->userfault_link);
Chris Wilson275f0392016-10-24 13:42:14 +01002021 drm_vma_node_unmap(&obj->base.vma_node,
2022 obj->base.dev->anon_inode->i_mapping);
Chris Wilson275f0392016-10-24 13:42:14 +01002023 }
Chris Wilson7c108fd2016-10-24 13:42:18 +01002024
2025 /* The fence will be lost when the device powers down. If any were
2026 * in use by hardware (i.e. they are pinned), we should not be powering
2027 * down! All other fences will be reacquired by the user upon waking.
2028 */
2029 for (i = 0; i < dev_priv->num_fence_regs; i++) {
2030 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2031
Chris Wilsone0ec3ec2017-02-03 12:57:17 +00002032 /* Ideally we want to assert that the fence register is not
2033 * live at this point (i.e. that no piece of code will be
2034 * trying to write through fence + GTT, as that both violates
2035 * our tracking of activity and associated locking/barriers,
2036 * but also is illegal given that the hw is powered down).
2037 *
2038 * Previously we used reg->pin_count as a "liveness" indicator.
2039 * That is not sufficient, and we need a more fine-grained
2040 * tool if we want to have a sanity check here.
2041 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002042
2043 if (!reg->vma)
2044 continue;
2045
2046 GEM_BUG_ON(!list_empty(&reg->vma->obj->userfault_link));
2047 reg->dirty = true;
2048 }
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002049}
2050
Chris Wilsond8cb5082012-08-11 15:41:03 +01002051static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2052{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002053 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002054 int err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002055
Chris Wilsonf3f61842016-08-05 10:14:14 +01002056 err = drm_gem_create_mmap_offset(&obj->base);
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002057 if (likely(!err))
Chris Wilsonf3f61842016-08-05 10:14:14 +01002058 return 0;
Daniel Vetterda494d72012-12-20 15:11:16 +01002059
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002060 /* Attempt to reap some mmap space from dead objects */
2061 do {
2062 err = i915_gem_wait_for_idle(dev_priv, I915_WAIT_INTERRUPTIBLE);
2063 if (err)
2064 break;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002065
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002066 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002067 err = drm_gem_create_mmap_offset(&obj->base);
Chris Wilsonb42a13d2017-01-06 15:22:40 +00002068 if (!err)
2069 break;
2070
2071 } while (flush_delayed_work(&dev_priv->gt.retire_work));
Daniel Vetterda494d72012-12-20 15:11:16 +01002072
Chris Wilsonf3f61842016-08-05 10:14:14 +01002073 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002074}
2075
2076static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2077{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002078 drm_gem_free_mmap_offset(&obj->base);
2079}
2080
Dave Airlieda6b51d2014-12-24 13:11:17 +10002081int
Dave Airlieff72145b2011-02-07 12:16:14 +10002082i915_gem_mmap_gtt(struct drm_file *file,
2083 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002084 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002085 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002086{
Chris Wilson05394f32010-11-08 19:18:58 +00002087 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002088 int ret;
2089
Chris Wilson03ac0642016-07-20 13:31:51 +01002090 obj = i915_gem_object_lookup(file, handle);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002091 if (!obj)
2092 return -ENOENT;
Chris Wilsonab182822009-09-22 18:46:17 +01002093
Chris Wilsond8cb5082012-08-11 15:41:03 +01002094 ret = i915_gem_object_create_mmap_offset(obj);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002095 if (ret == 0)
2096 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002097
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002098 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002099 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002100}
2101
Dave Airlieff72145b2011-02-07 12:16:14 +10002102/**
2103 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2104 * @dev: DRM device
2105 * @data: GTT mapping ioctl data
2106 * @file: GEM object info
2107 *
2108 * Simply returns the fake offset to userspace so it can mmap it.
2109 * The mmap call will end up in drm_gem_mmap(), which will set things
2110 * up so we can get faults in the handler above.
2111 *
2112 * The fault handler will take care of binding the object into the GTT
2113 * (since it may have been evicted to make room for something), allocating
2114 * a fence register, and mapping the appropriate aperture address into
2115 * userspace.
2116 */
2117int
2118i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2119 struct drm_file *file)
2120{
2121 struct drm_i915_gem_mmap_gtt *args = data;
2122
Dave Airlieda6b51d2014-12-24 13:11:17 +10002123 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002124}
2125
Daniel Vetter225067e2012-08-20 10:23:20 +02002126/* Immediately discard the backing storage */
2127static void
2128i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002129{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002130 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002131
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002132 if (obj->base.filp == NULL)
2133 return;
2134
Daniel Vetter225067e2012-08-20 10:23:20 +02002135 /* Our goal here is to return as much of the memory as
2136 * is possible back to the system as we are called from OOM.
2137 * To do this we must instruct the shmfs to drop all of its
2138 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002139 */
Chris Wilson55372522014-03-25 13:23:06 +00002140 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002141 obj->mm.madv = __I915_MADV_PURGED;
Chris Wilson4e5462e2017-03-07 13:20:31 +00002142 obj->mm.pages = ERR_PTR(-EFAULT);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002143}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002144
Chris Wilson55372522014-03-25 13:23:06 +00002145/* Try to discard unwanted pages */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002146void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002147{
Chris Wilson55372522014-03-25 13:23:06 +00002148 struct address_space *mapping;
2149
Chris Wilson1233e2d2016-10-28 13:58:37 +01002150 lockdep_assert_held(&obj->mm.lock);
2151 GEM_BUG_ON(obj->mm.pages);
2152
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002153 switch (obj->mm.madv) {
Chris Wilson55372522014-03-25 13:23:06 +00002154 case I915_MADV_DONTNEED:
2155 i915_gem_object_truncate(obj);
2156 case __I915_MADV_PURGED:
2157 return;
2158 }
2159
2160 if (obj->base.filp == NULL)
2161 return;
2162
Al Viro93c76a32015-12-04 23:45:44 -05002163 mapping = obj->base.filp->f_mapping,
Chris Wilson55372522014-03-25 13:23:06 +00002164 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002165}
2166
Chris Wilson5cdf5882010-09-27 15:51:07 +01002167static void
Chris Wilson03ac84f2016-10-28 13:58:36 +01002168i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj,
2169 struct sg_table *pages)
Eric Anholt673a3942008-07-30 12:06:12 -07002170{
Dave Gordon85d12252016-05-20 11:54:06 +01002171 struct sgt_iter sgt_iter;
2172 struct page *page;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002173
Chris Wilsone5facdf2016-12-23 14:57:57 +00002174 __i915_gem_object_release_shmem(obj, pages, true);
Eric Anholt856fa192009-03-19 14:10:50 -07002175
Chris Wilson03ac84f2016-10-28 13:58:36 +01002176 i915_gem_gtt_finish_pages(obj, pages);
Imre Deake2273302015-07-09 12:59:05 +03002177
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002178 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002179 i915_gem_object_save_bit_17_swizzle(obj, pages);
Eric Anholt280b7132009-03-12 16:56:27 -07002180
Chris Wilson03ac84f2016-10-28 13:58:36 +01002181 for_each_sgt_page(page, sgt_iter, pages) {
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002182 if (obj->mm.dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002183 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002184
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002185 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002186 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002187
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002188 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002189 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002190 obj->mm.dirty = false;
Eric Anholt673a3942008-07-30 12:06:12 -07002191
Chris Wilson03ac84f2016-10-28 13:58:36 +01002192 sg_free_table(pages);
2193 kfree(pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002194}
2195
Chris Wilson96d77632016-10-28 13:58:33 +01002196static void __i915_gem_object_reset_page_iter(struct drm_i915_gem_object *obj)
2197{
2198 struct radix_tree_iter iter;
2199 void **slot;
2200
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002201 radix_tree_for_each_slot(slot, &obj->mm.get_page.radix, &iter, 0)
2202 radix_tree_delete(&obj->mm.get_page.radix, iter.index);
Chris Wilson96d77632016-10-28 13:58:33 +01002203}
2204
Chris Wilson548625e2016-11-01 12:11:34 +00002205void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
2206 enum i915_mm_subclass subclass)
Chris Wilson37e680a2012-06-07 15:38:42 +01002207{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002208 struct sg_table *pages;
Chris Wilson37e680a2012-06-07 15:38:42 +01002209
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002210 if (i915_gem_object_has_pinned_pages(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002211 return;
Chris Wilsona5570172012-09-04 21:02:54 +01002212
Chris Wilson15717de2016-08-04 07:52:26 +01002213 GEM_BUG_ON(obj->bind_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002214 if (!READ_ONCE(obj->mm.pages))
2215 return;
2216
2217 /* May be called by shrinker from within get_pages() (on another bo) */
Chris Wilson548625e2016-11-01 12:11:34 +00002218 mutex_lock_nested(&obj->mm.lock, subclass);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002219 if (unlikely(atomic_read(&obj->mm.pages_pin_count)))
2220 goto unlock;
Ben Widawsky3e123022013-07-31 17:00:04 -07002221
Chris Wilsona2165e32012-12-03 11:49:00 +00002222 /* ->put_pages might need to allocate memory for the bit17 swizzle
2223 * array, hence protect them from being reaped by removing them from gtt
2224 * lists early. */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002225 pages = fetch_and_zero(&obj->mm.pages);
2226 GEM_BUG_ON(!pages);
Chris Wilsona2165e32012-12-03 11:49:00 +00002227
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002228 if (obj->mm.mapping) {
Chris Wilson4b30cb22016-08-18 17:16:42 +01002229 void *ptr;
2230
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002231 ptr = ptr_mask_bits(obj->mm.mapping);
Chris Wilson4b30cb22016-08-18 17:16:42 +01002232 if (is_vmalloc_addr(ptr))
2233 vunmap(ptr);
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002234 else
Chris Wilson4b30cb22016-08-18 17:16:42 +01002235 kunmap(kmap_to_page(ptr));
2236
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002237 obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002238 }
2239
Chris Wilson96d77632016-10-28 13:58:33 +01002240 __i915_gem_object_reset_page_iter(obj);
2241
Chris Wilson4e5462e2017-03-07 13:20:31 +00002242 if (!IS_ERR(pages))
2243 obj->ops->put_pages(obj, pages);
2244
Chris Wilson1233e2d2016-10-28 13:58:37 +01002245unlock:
2246 mutex_unlock(&obj->mm.lock);
Chris Wilson6c085a72012-08-20 11:40:46 +02002247}
2248
Chris Wilson935a2f72017-02-13 17:15:13 +00002249static bool i915_sg_trim(struct sg_table *orig_st)
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002250{
2251 struct sg_table new_st;
2252 struct scatterlist *sg, *new_sg;
2253 unsigned int i;
2254
2255 if (orig_st->nents == orig_st->orig_nents)
Chris Wilson935a2f72017-02-13 17:15:13 +00002256 return false;
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002257
Chris Wilson8bfc478f2016-12-23 14:57:58 +00002258 if (sg_alloc_table(&new_st, orig_st->nents, GFP_KERNEL | __GFP_NOWARN))
Chris Wilson935a2f72017-02-13 17:15:13 +00002259 return false;
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002260
2261 new_sg = new_st.sgl;
2262 for_each_sg(orig_st->sgl, sg, orig_st->nents, i) {
2263 sg_set_page(new_sg, sg_page(sg), sg->length, 0);
2264 /* called before being DMA mapped, no need to copy sg->dma_* */
2265 new_sg = sg_next(new_sg);
2266 }
Chris Wilsonc2dc6cc2016-12-19 12:43:46 +00002267 GEM_BUG_ON(new_sg); /* Should walk exactly nents and hit the end */
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002268
2269 sg_free_table(orig_st);
2270
2271 *orig_st = new_st;
Chris Wilson935a2f72017-02-13 17:15:13 +00002272 return true;
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002273}
2274
Chris Wilson03ac84f2016-10-28 13:58:36 +01002275static struct sg_table *
Chris Wilson6c085a72012-08-20 11:40:46 +02002276i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002277{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002278 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond766ef52016-12-19 12:43:45 +00002279 const unsigned long page_count = obj->base.size / PAGE_SIZE;
2280 unsigned long i;
Eric Anholt673a3942008-07-30 12:06:12 -07002281 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002282 struct sg_table *st;
2283 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002284 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002285 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002286 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson4ff340f02016-10-18 13:02:50 +01002287 unsigned int max_segment;
Imre Deake2273302015-07-09 12:59:05 +03002288 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002289 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002290
Chris Wilson6c085a72012-08-20 11:40:46 +02002291 /* Assert that the object is not currently in any GPU domain. As it
2292 * wasn't in the GTT, there shouldn't be any way it could have been in
2293 * a GPU cache
2294 */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002295 GEM_BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2296 GEM_BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Chris Wilson6c085a72012-08-20 11:40:46 +02002297
Konrad Rzeszutek Wilk7453c542016-12-20 10:02:02 -05002298 max_segment = swiotlb_max_segment();
Chris Wilson871dfbd2016-10-11 09:20:21 +01002299 if (!max_segment)
Chris Wilson4ff340f02016-10-18 13:02:50 +01002300 max_segment = rounddown(UINT_MAX, PAGE_SIZE);
Chris Wilson871dfbd2016-10-11 09:20:21 +01002301
Chris Wilson9da3da62012-06-01 15:20:22 +01002302 st = kmalloc(sizeof(*st), GFP_KERNEL);
2303 if (st == NULL)
Chris Wilson03ac84f2016-10-28 13:58:36 +01002304 return ERR_PTR(-ENOMEM);
Eric Anholt673a3942008-07-30 12:06:12 -07002305
Chris Wilsond766ef52016-12-19 12:43:45 +00002306rebuild_st:
Chris Wilson9da3da62012-06-01 15:20:22 +01002307 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002308 kfree(st);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002309 return ERR_PTR(-ENOMEM);
Chris Wilson9da3da62012-06-01 15:20:22 +01002310 }
2311
2312 /* Get the list of pages out of our struct file. They'll be pinned
2313 * at this point until we release them.
2314 *
2315 * Fail silently without starting the shrinker
2316 */
Al Viro93c76a32015-12-04 23:45:44 -05002317 mapping = obj->base.filp->f_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002318 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002319 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002320 sg = st->sgl;
2321 st->nents = 0;
2322 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002323 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
Chris Wilson24f8e002017-03-22 11:05:21 +00002324 if (unlikely(IS_ERR(page))) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002325 i915_gem_shrink(dev_priv,
2326 page_count,
2327 I915_SHRINK_BOUND |
2328 I915_SHRINK_UNBOUND |
2329 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002330 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2331 }
Chris Wilson24f8e002017-03-22 11:05:21 +00002332 if (unlikely(IS_ERR(page))) {
2333 gfp_t reclaim;
2334
Chris Wilson6c085a72012-08-20 11:40:46 +02002335 /* We've tried hard to allocate the memory by reaping
2336 * our own buffer, now let the real VM do its job and
2337 * go down in flames if truly OOM.
Chris Wilson24f8e002017-03-22 11:05:21 +00002338 *
2339 * However, since graphics tend to be disposable,
2340 * defer the oom here by reporting the ENOMEM back
2341 * to userspace.
Chris Wilson6c085a72012-08-20 11:40:46 +02002342 */
Chris Wilsonb268d9f2017-04-05 23:15:14 +01002343 reclaim = mapping_gfp_mask(mapping);
Chris Wilson24f8e002017-03-22 11:05:21 +00002344 reclaim |= __GFP_NORETRY; /* reclaim, but no oom */
2345
Chris Wilson40149f02017-03-22 22:34:47 +00002346 page = shmem_read_mapping_page_gfp(mapping, i, reclaim);
Imre Deake2273302015-07-09 12:59:05 +03002347 if (IS_ERR(page)) {
2348 ret = PTR_ERR(page);
Chris Wilsonb17993b2016-11-14 11:29:30 +00002349 goto err_sg;
Imre Deake2273302015-07-09 12:59:05 +03002350 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002351 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002352 if (!i ||
2353 sg->length >= max_segment ||
2354 page_to_pfn(page) != last_pfn + 1) {
Imre Deak90797e62013-02-18 19:28:03 +02002355 if (i)
2356 sg = sg_next(sg);
2357 st->nents++;
2358 sg_set_page(sg, page, PAGE_SIZE, 0);
2359 } else {
2360 sg->length += PAGE_SIZE;
2361 }
2362 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002363
2364 /* Check that the i965g/gm workaround works. */
2365 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002366 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002367 if (sg) /* loop terminated early; short sg table */
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002368 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002369
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002370 /* Trim unused sg entries to avoid wasting memory. */
2371 i915_sg_trim(st);
2372
Chris Wilson03ac84f2016-10-28 13:58:36 +01002373 ret = i915_gem_gtt_prepare_pages(obj, st);
Chris Wilsond766ef52016-12-19 12:43:45 +00002374 if (ret) {
2375 /* DMA remapping failed? One possible cause is that
2376 * it could not reserve enough large entries, asking
2377 * for PAGE_SIZE chunks instead may be helpful.
2378 */
2379 if (max_segment > PAGE_SIZE) {
2380 for_each_sgt_page(page, sgt_iter, st)
2381 put_page(page);
2382 sg_free_table(st);
2383
2384 max_segment = PAGE_SIZE;
2385 goto rebuild_st;
2386 } else {
2387 dev_warn(&dev_priv->drm.pdev->dev,
2388 "Failed to DMA remap %lu pages\n",
2389 page_count);
2390 goto err_pages;
2391 }
2392 }
Imre Deake2273302015-07-09 12:59:05 +03002393
Eric Anholt673a3942008-07-30 12:06:12 -07002394 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002395 i915_gem_object_do_bit_17_swizzle(obj, st);
Eric Anholt673a3942008-07-30 12:06:12 -07002396
Chris Wilson03ac84f2016-10-28 13:58:36 +01002397 return st;
Eric Anholt673a3942008-07-30 12:06:12 -07002398
Chris Wilsonb17993b2016-11-14 11:29:30 +00002399err_sg:
Imre Deak90797e62013-02-18 19:28:03 +02002400 sg_mark_end(sg);
Chris Wilsonb17993b2016-11-14 11:29:30 +00002401err_pages:
Dave Gordon85d12252016-05-20 11:54:06 +01002402 for_each_sgt_page(page, sgt_iter, st)
2403 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002404 sg_free_table(st);
2405 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002406
2407 /* shmemfs first checks if there is enough memory to allocate the page
2408 * and reports ENOSPC should there be insufficient, along with the usual
2409 * ENOMEM for a genuine allocation failure.
2410 *
2411 * We use ENOSPC in our driver to mean that we have run out of aperture
2412 * space and so want to translate the error from shmemfs back to our
2413 * usual understanding of ENOMEM.
2414 */
Imre Deake2273302015-07-09 12:59:05 +03002415 if (ret == -ENOSPC)
2416 ret = -ENOMEM;
2417
Chris Wilson03ac84f2016-10-28 13:58:36 +01002418 return ERR_PTR(ret);
2419}
2420
2421void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
2422 struct sg_table *pages)
2423{
Chris Wilson1233e2d2016-10-28 13:58:37 +01002424 lockdep_assert_held(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002425
2426 obj->mm.get_page.sg_pos = pages->sgl;
2427 obj->mm.get_page.sg_idx = 0;
2428
2429 obj->mm.pages = pages;
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002430
2431 if (i915_gem_object_is_tiled(obj) &&
2432 to_i915(obj->base.dev)->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
2433 GEM_BUG_ON(obj->mm.quirked);
2434 __i915_gem_object_pin_pages(obj);
2435 obj->mm.quirked = true;
2436 }
Chris Wilson03ac84f2016-10-28 13:58:36 +01002437}
2438
2439static int ____i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2440{
2441 struct sg_table *pages;
2442
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002443 GEM_BUG_ON(i915_gem_object_has_pinned_pages(obj));
2444
Chris Wilson03ac84f2016-10-28 13:58:36 +01002445 if (unlikely(obj->mm.madv != I915_MADV_WILLNEED)) {
2446 DRM_DEBUG("Attempting to obtain a purgeable object\n");
2447 return -EFAULT;
2448 }
2449
2450 pages = obj->ops->get_pages(obj);
2451 if (unlikely(IS_ERR(pages)))
2452 return PTR_ERR(pages);
2453
2454 __i915_gem_object_set_pages(obj, pages);
2455 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002456}
2457
Chris Wilson37e680a2012-06-07 15:38:42 +01002458/* Ensure that the associated pages are gathered from the backing storage
Chris Wilson1233e2d2016-10-28 13:58:37 +01002459 * and pinned into our object. i915_gem_object_pin_pages() may be called
Chris Wilson37e680a2012-06-07 15:38:42 +01002460 * multiple times before they are released by a single call to
Chris Wilson1233e2d2016-10-28 13:58:37 +01002461 * i915_gem_object_unpin_pages() - once the pages are no longer referenced
Chris Wilson37e680a2012-06-07 15:38:42 +01002462 * either as a result of memory pressure (reaping pages under the shrinker)
2463 * or as the object is itself released.
2464 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002465int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
Chris Wilson37e680a2012-06-07 15:38:42 +01002466{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002467 int err;
Chris Wilson37e680a2012-06-07 15:38:42 +01002468
Chris Wilson1233e2d2016-10-28 13:58:37 +01002469 err = mutex_lock_interruptible(&obj->mm.lock);
2470 if (err)
2471 return err;
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002472
Chris Wilson4e5462e2017-03-07 13:20:31 +00002473 if (unlikely(IS_ERR_OR_NULL(obj->mm.pages))) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002474 err = ____i915_gem_object_get_pages(obj);
2475 if (err)
2476 goto unlock;
2477
2478 smp_mb__before_atomic();
Chris Wilson1233e2d2016-10-28 13:58:37 +01002479 }
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002480 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson43e28f02013-01-08 10:53:09 +00002481
Chris Wilson1233e2d2016-10-28 13:58:37 +01002482unlock:
2483 mutex_unlock(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002484 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07002485}
2486
Dave Gordondd6034c2016-05-20 11:54:04 +01002487/* The 'mapping' part of i915_gem_object_pin_map() below */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002488static void *i915_gem_object_map(const struct drm_i915_gem_object *obj,
2489 enum i915_map_type type)
Dave Gordondd6034c2016-05-20 11:54:04 +01002490{
2491 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002492 struct sg_table *sgt = obj->mm.pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002493 struct sgt_iter sgt_iter;
2494 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002495 struct page *stack_pages[32];
2496 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002497 unsigned long i = 0;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002498 pgprot_t pgprot;
Dave Gordondd6034c2016-05-20 11:54:04 +01002499 void *addr;
2500
2501 /* A single page can always be kmapped */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002502 if (n_pages == 1 && type == I915_MAP_WB)
Dave Gordondd6034c2016-05-20 11:54:04 +01002503 return kmap(sg_page(sgt->sgl));
2504
Dave Gordonb338fa42016-05-20 11:54:05 +01002505 if (n_pages > ARRAY_SIZE(stack_pages)) {
2506 /* Too big for stack -- allocate temporary array instead */
2507 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2508 if (!pages)
2509 return NULL;
2510 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002511
Dave Gordon85d12252016-05-20 11:54:06 +01002512 for_each_sgt_page(page, sgt_iter, sgt)
2513 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002514
2515 /* Check that we have the expected number of pages */
2516 GEM_BUG_ON(i != n_pages);
2517
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002518 switch (type) {
2519 case I915_MAP_WB:
2520 pgprot = PAGE_KERNEL;
2521 break;
2522 case I915_MAP_WC:
2523 pgprot = pgprot_writecombine(PAGE_KERNEL_IO);
2524 break;
2525 }
2526 addr = vmap(pages, n_pages, 0, pgprot);
Dave Gordondd6034c2016-05-20 11:54:04 +01002527
Dave Gordonb338fa42016-05-20 11:54:05 +01002528 if (pages != stack_pages)
2529 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002530
2531 return addr;
2532}
2533
2534/* get, pin, and map the pages of the object into kernel space */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002535void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2536 enum i915_map_type type)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002537{
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002538 enum i915_map_type has_type;
2539 bool pinned;
2540 void *ptr;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002541 int ret;
2542
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002543 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002544
Chris Wilson1233e2d2016-10-28 13:58:37 +01002545 ret = mutex_lock_interruptible(&obj->mm.lock);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002546 if (ret)
2547 return ERR_PTR(ret);
2548
Chris Wilson1233e2d2016-10-28 13:58:37 +01002549 pinned = true;
2550 if (!atomic_inc_not_zero(&obj->mm.pages_pin_count)) {
Chris Wilson4e5462e2017-03-07 13:20:31 +00002551 if (unlikely(IS_ERR_OR_NULL(obj->mm.pages))) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002552 ret = ____i915_gem_object_get_pages(obj);
2553 if (ret)
2554 goto err_unlock;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002555
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002556 smp_mb__before_atomic();
2557 }
2558 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002559 pinned = false;
2560 }
2561 GEM_BUG_ON(!obj->mm.pages);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002562
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002563 ptr = ptr_unpack_bits(obj->mm.mapping, has_type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002564 if (ptr && has_type != type) {
2565 if (pinned) {
2566 ret = -EBUSY;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002567 goto err_unpin;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002568 }
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002569
2570 if (is_vmalloc_addr(ptr))
2571 vunmap(ptr);
2572 else
2573 kunmap(kmap_to_page(ptr));
2574
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002575 ptr = obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002576 }
2577
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002578 if (!ptr) {
2579 ptr = i915_gem_object_map(obj, type);
2580 if (!ptr) {
2581 ret = -ENOMEM;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002582 goto err_unpin;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002583 }
2584
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002585 obj->mm.mapping = ptr_pack_bits(ptr, type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002586 }
2587
Chris Wilson1233e2d2016-10-28 13:58:37 +01002588out_unlock:
2589 mutex_unlock(&obj->mm.lock);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002590 return ptr;
2591
Chris Wilson1233e2d2016-10-28 13:58:37 +01002592err_unpin:
2593 atomic_dec(&obj->mm.pages_pin_count);
2594err_unlock:
2595 ptr = ERR_PTR(ret);
2596 goto out_unlock;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002597}
2598
Chris Wilson7c55e2c2017-03-07 12:03:38 +00002599static int
2600i915_gem_object_pwrite_gtt(struct drm_i915_gem_object *obj,
2601 const struct drm_i915_gem_pwrite *arg)
2602{
2603 struct address_space *mapping = obj->base.filp->f_mapping;
2604 char __user *user_data = u64_to_user_ptr(arg->data_ptr);
2605 u64 remain, offset;
2606 unsigned int pg;
2607
2608 /* Before we instantiate/pin the backing store for our use, we
2609 * can prepopulate the shmemfs filp efficiently using a write into
2610 * the pagecache. We avoid the penalty of instantiating all the
2611 * pages, important if the user is just writing to a few and never
2612 * uses the object on the GPU, and using a direct write into shmemfs
2613 * allows it to avoid the cost of retrieving a page (either swapin
2614 * or clearing-before-use) before it is overwritten.
2615 */
2616 if (READ_ONCE(obj->mm.pages))
2617 return -ENODEV;
2618
2619 /* Before the pages are instantiated the object is treated as being
2620 * in the CPU domain. The pages will be clflushed as required before
2621 * use, and we can freely write into the pages directly. If userspace
2622 * races pwrite with any other operation; corruption will ensue -
2623 * that is userspace's prerogative!
2624 */
2625
2626 remain = arg->size;
2627 offset = arg->offset;
2628 pg = offset_in_page(offset);
2629
2630 do {
2631 unsigned int len, unwritten;
2632 struct page *page;
2633 void *data, *vaddr;
2634 int err;
2635
2636 len = PAGE_SIZE - pg;
2637 if (len > remain)
2638 len = remain;
2639
2640 err = pagecache_write_begin(obj->base.filp, mapping,
2641 offset, len, 0,
2642 &page, &data);
2643 if (err < 0)
2644 return err;
2645
2646 vaddr = kmap(page);
2647 unwritten = copy_from_user(vaddr + pg, user_data, len);
2648 kunmap(page);
2649
2650 err = pagecache_write_end(obj->base.filp, mapping,
2651 offset, len, len - unwritten,
2652 page, data);
2653 if (err < 0)
2654 return err;
2655
2656 if (unwritten)
2657 return -EFAULT;
2658
2659 remain -= len;
2660 user_data += len;
2661 offset += len;
2662 pg = 0;
2663 } while (remain);
2664
2665 return 0;
2666}
2667
Chris Wilson60958682016-12-31 11:20:11 +00002668static bool ban_context(const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002669{
Chris Wilson60958682016-12-31 11:20:11 +00002670 return (i915_gem_context_is_bannable(ctx) &&
2671 ctx->ban_score >= CONTEXT_SCORE_BAN_THRESHOLD);
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002672}
2673
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002674static void i915_gem_context_mark_guilty(struct i915_gem_context *ctx)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002675{
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002676 ctx->guilty_count++;
Chris Wilson60958682016-12-31 11:20:11 +00002677 ctx->ban_score += CONTEXT_SCORE_GUILTY;
2678 if (ban_context(ctx))
2679 i915_gem_context_set_banned(ctx);
Mika Kuoppalab083a082016-11-18 15:10:47 +02002680
2681 DRM_DEBUG_DRIVER("context %s marked guilty (score %d) banned? %s\n",
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002682 ctx->name, ctx->ban_score,
Chris Wilson60958682016-12-31 11:20:11 +00002683 yesno(i915_gem_context_is_banned(ctx)));
Mika Kuoppalab083a082016-11-18 15:10:47 +02002684
Chris Wilson60958682016-12-31 11:20:11 +00002685 if (!i915_gem_context_is_banned(ctx) || IS_ERR_OR_NULL(ctx->file_priv))
Mika Kuoppalab083a082016-11-18 15:10:47 +02002686 return;
2687
Chris Wilsond9e9da62016-11-22 14:41:18 +00002688 ctx->file_priv->context_bans++;
2689 DRM_DEBUG_DRIVER("client %s has had %d context banned\n",
2690 ctx->name, ctx->file_priv->context_bans);
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002691}
2692
2693static void i915_gem_context_mark_innocent(struct i915_gem_context *ctx)
2694{
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002695 ctx->active_count++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002696}
2697
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002698struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002699i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002700{
Chris Wilson754c9fd2017-02-23 07:44:14 +00002701 struct drm_i915_gem_request *request, *active = NULL;
2702 unsigned long flags;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002703
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002704 /* We are called by the error capture and reset at a random
2705 * point in time. In particular, note that neither is crucially
2706 * ordered with an interrupt. After a hang, the GPU is dead and we
2707 * assume that no more writes can happen (we waited long enough for
2708 * all writes that were in transaction to be flushed) - adding an
2709 * extra delay for a recent interrupt is pointless. Hence, we do
2710 * not need an engine->irq_seqno_barrier() before the seqno reads.
2711 */
Chris Wilson754c9fd2017-02-23 07:44:14 +00002712 spin_lock_irqsave(&engine->timeline->lock, flags);
Chris Wilson73cb9702016-10-28 13:58:46 +01002713 list_for_each_entry(request, &engine->timeline->requests, link) {
Chris Wilson754c9fd2017-02-23 07:44:14 +00002714 if (__i915_gem_request_completed(request,
2715 request->global_seqno))
Chris Wilson4db080f2013-12-04 11:37:09 +00002716 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002717
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002718 GEM_BUG_ON(request->engine != engine);
Chris Wilsonc00122f32017-02-12 17:19:58 +00002719 GEM_BUG_ON(test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
2720 &request->fence.flags));
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002721
Chris Wilson754c9fd2017-02-23 07:44:14 +00002722 active = request;
2723 break;
2724 }
2725 spin_unlock_irqrestore(&engine->timeline->lock, flags);
2726
2727 return active;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002728}
2729
Mika Kuoppalabf2f0432017-01-17 17:59:04 +02002730static bool engine_stalled(struct intel_engine_cs *engine)
2731{
2732 if (!engine->hangcheck.stalled)
2733 return false;
2734
2735 /* Check for possible seqno movement after hang declaration */
2736 if (engine->hangcheck.seqno != intel_engine_get_seqno(engine)) {
2737 DRM_DEBUG_DRIVER("%s pardoned\n", engine->name);
2738 return false;
2739 }
2740
2741 return true;
2742}
2743
Chris Wilson0e178ae2017-01-17 17:59:06 +02002744int i915_gem_reset_prepare(struct drm_i915_private *dev_priv)
Chris Wilson4c965542017-01-17 17:59:01 +02002745{
2746 struct intel_engine_cs *engine;
2747 enum intel_engine_id id;
Chris Wilson0e178ae2017-01-17 17:59:06 +02002748 int err = 0;
Chris Wilson4c965542017-01-17 17:59:01 +02002749
2750 /* Ensure irq handler finishes, and not run again. */
Chris Wilson0e178ae2017-01-17 17:59:06 +02002751 for_each_engine(engine, dev_priv, id) {
2752 struct drm_i915_gem_request *request;
2753
Chris Wilsonfe3288b2017-02-12 17:20:01 +00002754 /* Prevent the signaler thread from updating the request
2755 * state (by calling dma_fence_signal) as we are processing
2756 * the reset. The write from the GPU of the seqno is
2757 * asynchronous and the signaler thread may see a different
2758 * value to us and declare the request complete, even though
2759 * the reset routine have picked that request as the active
2760 * (incomplete) request. This conflict is not handled
2761 * gracefully!
2762 */
2763 kthread_park(engine->breadcrumbs.signaler);
2764
Chris Wilson1f7b8472017-02-08 14:30:33 +00002765 /* Prevent request submission to the hardware until we have
2766 * completed the reset in i915_gem_reset_finish(). If a request
2767 * is completed by one engine, it may then queue a request
2768 * to a second via its engine->irq_tasklet *just* as we are
2769 * calling engine->init_hw() and also writing the ELSP.
2770 * Turning off the engine->irq_tasklet until the reset is over
2771 * prevents the race.
2772 */
Chris Wilson4c965542017-01-17 17:59:01 +02002773 tasklet_kill(&engine->irq_tasklet);
Chris Wilson1d309632017-02-12 17:20:00 +00002774 tasklet_disable(&engine->irq_tasklet);
Chris Wilson4c965542017-01-17 17:59:01 +02002775
Chris Wilson8c12d122017-02-10 18:52:14 +00002776 if (engine->irq_seqno_barrier)
2777 engine->irq_seqno_barrier(engine);
2778
Chris Wilson0e178ae2017-01-17 17:59:06 +02002779 if (engine_stalled(engine)) {
2780 request = i915_gem_find_active_request(engine);
2781 if (request && request->fence.error == -EIO)
2782 err = -EIO; /* Previous reset failed! */
2783 }
2784 }
2785
Chris Wilson4c965542017-01-17 17:59:01 +02002786 i915_gem_revoke_fences(dev_priv);
Chris Wilson0e178ae2017-01-17 17:59:06 +02002787
2788 return err;
Chris Wilson4c965542017-01-17 17:59:01 +02002789}
2790
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002791static void skip_request(struct drm_i915_gem_request *request)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002792{
Chris Wilson821ed7d2016-09-09 14:11:53 +01002793 void *vaddr = request->ring->vaddr;
2794 u32 head;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002795
Chris Wilson821ed7d2016-09-09 14:11:53 +01002796 /* As this request likely depends on state from the lost
2797 * context, clear out all the user operations leaving the
2798 * breadcrumb at the end (so we get the fence notifications).
2799 */
2800 head = request->head;
2801 if (request->postfix < head) {
2802 memset(vaddr + head, 0, request->ring->size - head);
2803 head = 0;
2804 }
2805 memset(vaddr + head, 0, request->postfix - head);
Chris Wilsonc0d5f322017-01-10 17:22:43 +00002806
2807 dma_fence_set_error(&request->fence, -EIO);
Chris Wilson4db080f2013-12-04 11:37:09 +00002808}
2809
Mika Kuoppala36193ac2017-01-17 17:59:02 +02002810static void engine_skip_context(struct drm_i915_gem_request *request)
2811{
2812 struct intel_engine_cs *engine = request->engine;
2813 struct i915_gem_context *hung_ctx = request->ctx;
2814 struct intel_timeline *timeline;
2815 unsigned long flags;
2816
2817 timeline = i915_gem_context_lookup_timeline(hung_ctx, engine);
2818
2819 spin_lock_irqsave(&engine->timeline->lock, flags);
2820 spin_lock(&timeline->lock);
2821
2822 list_for_each_entry_continue(request, &engine->timeline->requests, link)
2823 if (request->ctx == hung_ctx)
2824 skip_request(request);
2825
2826 list_for_each_entry(request, &timeline->requests, link)
2827 skip_request(request);
2828
2829 spin_unlock(&timeline->lock);
2830 spin_unlock_irqrestore(&engine->timeline->lock, flags);
2831}
2832
Mika Kuoppala61da5362017-01-17 17:59:05 +02002833/* Returns true if the request was guilty of hang */
2834static bool i915_gem_reset_request(struct drm_i915_gem_request *request)
2835{
2836 /* Read once and return the resolution */
2837 const bool guilty = engine_stalled(request->engine);
2838
Mika Kuoppala71895a02017-01-17 17:59:07 +02002839 /* The guilty request will get skipped on a hung engine.
2840 *
2841 * Users of client default contexts do not rely on logical
2842 * state preserved between batches so it is safe to execute
2843 * queued requests following the hang. Non default contexts
2844 * rely on preserved state, so skipping a batch loses the
2845 * evolution of the state and it needs to be considered corrupted.
2846 * Executing more queued batches on top of corrupted state is
2847 * risky. But we take the risk by trying to advance through
2848 * the queued requests in order to make the client behaviour
2849 * more predictable around resets, by not throwing away random
2850 * amount of batches it has prepared for execution. Sophisticated
2851 * clients can use gem_reset_stats_ioctl and dma fence status
2852 * (exported via sync_file info ioctl on explicit fences) to observe
2853 * when it loses the context state and should rebuild accordingly.
2854 *
2855 * The context ban, and ultimately the client ban, mechanism are safety
2856 * valves if client submission ends up resulting in nothing more than
2857 * subsequent hangs.
2858 */
2859
Mika Kuoppala61da5362017-01-17 17:59:05 +02002860 if (guilty) {
2861 i915_gem_context_mark_guilty(request->ctx);
2862 skip_request(request);
2863 } else {
2864 i915_gem_context_mark_innocent(request->ctx);
2865 dma_fence_set_error(&request->fence, -EAGAIN);
2866 }
2867
2868 return guilty;
2869}
2870
Chris Wilson821ed7d2016-09-09 14:11:53 +01002871static void i915_gem_reset_engine(struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002872{
Chris Wilsondcff85c2016-08-05 10:14:11 +01002873 struct drm_i915_gem_request *request;
Chris Wilson608c1a52015-09-03 13:01:40 +01002874
Chris Wilson821ed7d2016-09-09 14:11:53 +01002875 request = i915_gem_find_active_request(engine);
Chris Wilsonc0dcb202017-02-07 15:24:37 +00002876 if (request && i915_gem_reset_request(request)) {
2877 DRM_DEBUG_DRIVER("resetting %s to restart from tail of request 0x%x\n",
2878 engine->name, request->global_seqno);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002879
Chris Wilsonc0dcb202017-02-07 15:24:37 +00002880 /* If this context is now banned, skip all pending requests. */
2881 if (i915_gem_context_is_banned(request->ctx))
2882 engine_skip_context(request);
2883 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002884
2885 /* Setup the CS to resume from the breadcrumb of the hung request */
2886 engine->reset_hw(engine, request);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002887}
2888
Chris Wilsond8027092017-02-08 14:30:32 +00002889void i915_gem_reset(struct drm_i915_private *dev_priv)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002890{
2891 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302892 enum intel_engine_id id;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002893
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002894 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2895
Chris Wilson821ed7d2016-09-09 14:11:53 +01002896 i915_gem_retire_requests(dev_priv);
2897
Chris Wilson2ae55732017-02-12 17:20:02 +00002898 for_each_engine(engine, dev_priv, id) {
2899 struct i915_gem_context *ctx;
2900
Chris Wilson821ed7d2016-09-09 14:11:53 +01002901 i915_gem_reset_engine(engine);
Chris Wilson2ae55732017-02-12 17:20:02 +00002902 ctx = fetch_and_zero(&engine->last_retired_context);
2903 if (ctx)
2904 engine->context_unpin(engine, ctx);
2905 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002906
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00002907 i915_gem_restore_fences(dev_priv);
Chris Wilsonf2a91d12016-09-21 14:51:06 +01002908
2909 if (dev_priv->gt.awake) {
2910 intel_sanitize_gt_powersave(dev_priv);
2911 intel_enable_gt_powersave(dev_priv);
2912 if (INTEL_GEN(dev_priv) >= 6)
2913 gen6_rps_busy(dev_priv);
2914 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002915}
2916
Chris Wilsond8027092017-02-08 14:30:32 +00002917void i915_gem_reset_finish(struct drm_i915_private *dev_priv)
2918{
Chris Wilson1f7b8472017-02-08 14:30:33 +00002919 struct intel_engine_cs *engine;
2920 enum intel_engine_id id;
2921
Chris Wilsond8027092017-02-08 14:30:32 +00002922 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson1f7b8472017-02-08 14:30:33 +00002923
Chris Wilsonfe3288b2017-02-12 17:20:01 +00002924 for_each_engine(engine, dev_priv, id) {
Chris Wilson1f7b8472017-02-08 14:30:33 +00002925 tasklet_enable(&engine->irq_tasklet);
Chris Wilsonfe3288b2017-02-12 17:20:01 +00002926 kthread_unpark(engine->breadcrumbs.signaler);
2927 }
Chris Wilsond8027092017-02-08 14:30:32 +00002928}
2929
Chris Wilson821ed7d2016-09-09 14:11:53 +01002930static void nop_submit_request(struct drm_i915_gem_request *request)
2931{
Chris Wilson3cd94422017-01-10 17:22:45 +00002932 dma_fence_set_error(&request->fence, -EIO);
Chris Wilson3dcf93f2016-11-22 14:41:20 +00002933 i915_gem_request_submit(request);
2934 intel_engine_init_global_seqno(request->engine, request->global_seqno);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002935}
2936
Chris Wilson2a20d6f2017-01-10 17:22:46 +00002937static void engine_set_wedged(struct intel_engine_cs *engine)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002938{
Chris Wilson3cd94422017-01-10 17:22:45 +00002939 struct drm_i915_gem_request *request;
2940 unsigned long flags;
2941
Chris Wilson20e49332016-11-22 14:41:21 +00002942 /* We need to be sure that no thread is running the old callback as
2943 * we install the nop handler (otherwise we would submit a request
2944 * to hardware that will never complete). In order to prevent this
2945 * race, we wait until the machine is idle before making the swap
2946 * (using stop_machine()).
2947 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01002948 engine->submit_request = nop_submit_request;
Chris Wilson70c2a242016-09-09 14:11:46 +01002949
Chris Wilson3cd94422017-01-10 17:22:45 +00002950 /* Mark all executing requests as skipped */
2951 spin_lock_irqsave(&engine->timeline->lock, flags);
2952 list_for_each_entry(request, &engine->timeline->requests, link)
2953 dma_fence_set_error(&request->fence, -EIO);
2954 spin_unlock_irqrestore(&engine->timeline->lock, flags);
2955
Chris Wilsonc4b09302016-07-20 09:21:10 +01002956 /* Mark all pending requests as complete so that any concurrent
2957 * (lockless) lookup doesn't try and wait upon the request as we
2958 * reset it.
2959 */
Chris Wilson73cb9702016-10-28 13:58:46 +01002960 intel_engine_init_global_seqno(engine,
Chris Wilsoncb399ea2016-11-01 10:03:16 +00002961 intel_engine_last_submit(engine));
Chris Wilsonc4b09302016-07-20 09:21:10 +01002962
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002963 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002964 * Clear the execlists queue up before freeing the requests, as those
2965 * are the ones that keep the context and ringbuffer backing objects
2966 * pinned in place.
2967 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002968
Tomas Elf7de1691a2015-10-19 16:32:32 +01002969 if (i915.enable_execlists) {
Chris Wilson663f71e2016-11-14 20:41:00 +00002970 unsigned long flags;
2971
2972 spin_lock_irqsave(&engine->timeline->lock, flags);
2973
Chris Wilson70c2a242016-09-09 14:11:46 +01002974 i915_gem_request_put(engine->execlist_port[0].request);
2975 i915_gem_request_put(engine->execlist_port[1].request);
2976 memset(engine->execlist_port, 0, sizeof(engine->execlist_port));
Chris Wilson20311bd2016-11-14 20:41:03 +00002977 engine->execlist_queue = RB_ROOT;
2978 engine->execlist_first = NULL;
Chris Wilson663f71e2016-11-14 20:41:00 +00002979
2980 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002981 }
Eric Anholt673a3942008-07-30 12:06:12 -07002982}
2983
Chris Wilson20e49332016-11-22 14:41:21 +00002984static int __i915_gem_set_wedged_BKL(void *data)
Eric Anholt673a3942008-07-30 12:06:12 -07002985{
Chris Wilson20e49332016-11-22 14:41:21 +00002986 struct drm_i915_private *i915 = data;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002987 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302988 enum intel_engine_id id;
Eric Anholt673a3942008-07-30 12:06:12 -07002989
Chris Wilson20e49332016-11-22 14:41:21 +00002990 for_each_engine(engine, i915, id)
Chris Wilson2a20d6f2017-01-10 17:22:46 +00002991 engine_set_wedged(engine);
Chris Wilson20e49332016-11-22 14:41:21 +00002992
2993 return 0;
2994}
2995
2996void i915_gem_set_wedged(struct drm_i915_private *dev_priv)
2997{
Chris Wilson821ed7d2016-09-09 14:11:53 +01002998 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2999 set_bit(I915_WEDGED, &dev_priv->gpu_error.flags);
Chris Wilson4db080f2013-12-04 11:37:09 +00003000
Chris Wilson2c170af2017-03-30 15:50:36 +01003001 /* Retire completed requests first so the list of inflight/incomplete
3002 * requests is accurate and we don't try and mark successful requests
3003 * as in error during __i915_gem_set_wedged_BKL().
3004 */
3005 i915_gem_retire_requests(dev_priv);
3006
Chris Wilson20e49332016-11-22 14:41:21 +00003007 stop_machine(__i915_gem_set_wedged_BKL, dev_priv, NULL);
Chris Wilsondfaae392010-09-22 10:31:52 +01003008
Chris Wilson20e49332016-11-22 14:41:21 +00003009 i915_gem_context_lost(dev_priv);
Chris Wilson20e49332016-11-22 14:41:21 +00003010
3011 mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07003012}
3013
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003014bool i915_gem_unset_wedged(struct drm_i915_private *i915)
3015{
3016 struct i915_gem_timeline *tl;
3017 int i;
3018
3019 lockdep_assert_held(&i915->drm.struct_mutex);
3020 if (!test_bit(I915_WEDGED, &i915->gpu_error.flags))
3021 return true;
3022
3023 /* Before unwedging, make sure that all pending operations
3024 * are flushed and errored out - we may have requests waiting upon
3025 * third party fences. We marked all inflight requests as EIO, and
3026 * every execbuf since returned EIO, for consistency we want all
3027 * the currently pending requests to also be marked as EIO, which
3028 * is done inside our nop_submit_request - and so we must wait.
3029 *
3030 * No more can be submitted until we reset the wedged bit.
3031 */
3032 list_for_each_entry(tl, &i915->gt.timelines, link) {
3033 for (i = 0; i < ARRAY_SIZE(tl->engine); i++) {
3034 struct drm_i915_gem_request *rq;
3035
3036 rq = i915_gem_active_peek(&tl->engine[i].last_request,
3037 &i915->drm.struct_mutex);
3038 if (!rq)
3039 continue;
3040
3041 /* We can't use our normal waiter as we want to
3042 * avoid recursively trying to handle the current
3043 * reset. The basic dma_fence_default_wait() installs
3044 * a callback for dma_fence_signal(), which is
3045 * triggered by our nop handler (indirectly, the
3046 * callback enables the signaler thread which is
3047 * woken by the nop_submit_request() advancing the seqno
3048 * and when the seqno passes the fence, the signaler
3049 * then signals the fence waking us up).
3050 */
3051 if (dma_fence_default_wait(&rq->fence, true,
3052 MAX_SCHEDULE_TIMEOUT) < 0)
3053 return false;
3054 }
3055 }
3056
3057 /* Undo nop_submit_request. We prevent all new i915 requests from
3058 * being queued (by disallowing execbuf whilst wedged) so having
3059 * waited for all active requests above, we know the system is idle
3060 * and do not have to worry about a thread being inside
3061 * engine->submit_request() as we swap over. So unlike installing
3062 * the nop_submit_request on reset, we can do this from normal
3063 * context and do not require stop_machine().
3064 */
3065 intel_engines_reset_default_submission(i915);
3066
3067 smp_mb__before_atomic(); /* complete takeover before enabling execbuf */
3068 clear_bit(I915_WEDGED, &i915->gpu_error.flags);
3069
3070 return true;
3071}
3072
Daniel Vetter75ef9da2010-08-21 00:25:16 +02003073static void
Eric Anholt673a3942008-07-30 12:06:12 -07003074i915_gem_retire_work_handler(struct work_struct *work)
3075{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003076 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01003077 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01003078 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07003079
Chris Wilson891b48c2010-09-29 12:26:37 +01003080 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003081 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01003082 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003083 mutex_unlock(&dev->struct_mutex);
3084 }
Chris Wilson67d97da2016-07-04 08:08:31 +01003085
3086 /* Keep the retire handler running until we are finally idle.
3087 * We do not need to do this test under locking as in the worst-case
3088 * we queue the retire worker once too often.
3089 */
Chris Wilsonc9615612016-07-09 10:12:06 +01003090 if (READ_ONCE(dev_priv->gt.awake)) {
3091 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01003092 queue_delayed_work(dev_priv->wq,
3093 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01003094 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01003095 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003096}
Chris Wilson891b48c2010-09-29 12:26:37 +01003097
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003098static void
3099i915_gem_idle_work_handler(struct work_struct *work)
3100{
3101 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01003102 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01003103 struct drm_device *dev = &dev_priv->drm;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003104 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05303105 enum intel_engine_id id;
Chris Wilson67d97da2016-07-04 08:08:31 +01003106 bool rearm_hangcheck;
3107
3108 if (!READ_ONCE(dev_priv->gt.awake))
3109 return;
3110
Imre Deak0cb56702016-11-07 11:20:04 +02003111 /*
3112 * Wait for last execlists context complete, but bail out in case a
3113 * new request is submitted.
3114 */
Chris Wilson8490ae202017-03-30 15:50:37 +01003115 wait_for(intel_engines_are_idle(dev_priv), 10);
Chris Wilson28176ef2016-10-28 13:58:56 +01003116 if (READ_ONCE(dev_priv->gt.active_requests))
Chris Wilson67d97da2016-07-04 08:08:31 +01003117 return;
3118
3119 rearm_hangcheck =
3120 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
3121
3122 if (!mutex_trylock(&dev->struct_mutex)) {
3123 /* Currently busy, come back later */
3124 mod_delayed_work(dev_priv->wq,
3125 &dev_priv->gt.idle_work,
3126 msecs_to_jiffies(50));
3127 goto out_rearm;
3128 }
3129
Imre Deak93c97dc2016-11-07 11:20:03 +02003130 /*
3131 * New request retired after this work handler started, extend active
3132 * period until next instance of the work.
3133 */
3134 if (work_pending(work))
3135 goto out_unlock;
3136
Chris Wilson28176ef2016-10-28 13:58:56 +01003137 if (dev_priv->gt.active_requests)
Chris Wilson67d97da2016-07-04 08:08:31 +01003138 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003139
Chris Wilson05425242017-03-03 12:19:47 +00003140 if (wait_for(intel_engines_are_idle(dev_priv), 10))
Imre Deak0cb56702016-11-07 11:20:04 +02003141 DRM_ERROR("Timeout waiting for engines to idle\n");
3142
Chris Wilson67b807a82017-02-27 20:58:50 +00003143 for_each_engine(engine, dev_priv, id) {
3144 intel_engine_disarm_breadcrumbs(engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01003145 i915_gem_batch_pool_fini(&engine->batch_pool);
Chris Wilson67b807a82017-02-27 20:58:50 +00003146 }
Zou Nan hai852835f2010-05-21 09:08:56 +08003147
Chris Wilson67d97da2016-07-04 08:08:31 +01003148 GEM_BUG_ON(!dev_priv->gt.awake);
3149 dev_priv->gt.awake = false;
3150 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01003151
Chris Wilson67d97da2016-07-04 08:08:31 +01003152 if (INTEL_GEN(dev_priv) >= 6)
3153 gen6_rps_idle(dev_priv);
3154 intel_runtime_pm_put(dev_priv);
3155out_unlock:
3156 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01003157
Chris Wilson67d97da2016-07-04 08:08:31 +01003158out_rearm:
3159 if (rearm_hangcheck) {
3160 GEM_BUG_ON(!dev_priv->gt.awake);
3161 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01003162 }
Eric Anholt673a3942008-07-30 12:06:12 -07003163}
3164
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003165void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
3166{
3167 struct drm_i915_gem_object *obj = to_intel_bo(gem);
3168 struct drm_i915_file_private *fpriv = file->driver_priv;
3169 struct i915_vma *vma, *vn;
3170
3171 mutex_lock(&obj->base.dev->struct_mutex);
3172 list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link)
3173 if (vma->vm->file == fpriv)
3174 i915_vma_close(vma);
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01003175
3176 if (i915_gem_object_is_active(obj) &&
3177 !i915_gem_object_has_active_reference(obj)) {
3178 i915_gem_object_set_active_reference(obj);
3179 i915_gem_object_get(obj);
3180 }
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003181 mutex_unlock(&obj->base.dev->struct_mutex);
3182}
3183
Chris Wilsone95433c2016-10-28 13:58:27 +01003184static unsigned long to_wait_timeout(s64 timeout_ns)
3185{
3186 if (timeout_ns < 0)
3187 return MAX_SCHEDULE_TIMEOUT;
3188
3189 if (timeout_ns == 0)
3190 return 0;
3191
3192 return nsecs_to_jiffies_timeout(timeout_ns);
3193}
3194
Ben Widawsky5816d642012-04-11 11:18:19 -07003195/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003196 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003197 * @dev: drm device pointer
3198 * @data: ioctl data blob
3199 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003200 *
3201 * Returns 0 if successful, else an error is returned with the remaining time in
3202 * the timeout parameter.
3203 * -ETIME: object is still busy after timeout
3204 * -ERESTARTSYS: signal interrupted the wait
3205 * -ENONENT: object doesn't exist
3206 * Also possible, but rare:
3207 * -EAGAIN: GPU wedged
3208 * -ENOMEM: damn
3209 * -ENODEV: Internal IRQ fail
3210 * -E?: The add request failed
3211 *
3212 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3213 * non-zero timeout parameter the wait ioctl will wait for the given number of
3214 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3215 * without holding struct_mutex the object may become re-busied before this
3216 * function completes. A similar but shorter * race condition exists in the busy
3217 * ioctl
3218 */
3219int
3220i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3221{
3222 struct drm_i915_gem_wait *args = data;
3223 struct drm_i915_gem_object *obj;
Chris Wilsone95433c2016-10-28 13:58:27 +01003224 ktime_t start;
3225 long ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003226
Daniel Vetter11b5d512014-09-29 15:31:26 +02003227 if (args->flags != 0)
3228 return -EINVAL;
3229
Chris Wilson03ac0642016-07-20 13:31:51 +01003230 obj = i915_gem_object_lookup(file, args->bo_handle);
Chris Wilson033d5492016-08-05 10:14:17 +01003231 if (!obj)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003232 return -ENOENT;
Chris Wilson033d5492016-08-05 10:14:17 +01003233
Chris Wilsone95433c2016-10-28 13:58:27 +01003234 start = ktime_get();
3235
3236 ret = i915_gem_object_wait(obj,
3237 I915_WAIT_INTERRUPTIBLE | I915_WAIT_ALL,
3238 to_wait_timeout(args->timeout_ns),
3239 to_rps_client(file));
3240
3241 if (args->timeout_ns > 0) {
3242 args->timeout_ns -= ktime_to_ns(ktime_sub(ktime_get(), start));
3243 if (args->timeout_ns < 0)
3244 args->timeout_ns = 0;
Chris Wilsonc1d20612017-02-16 12:54:41 +00003245
3246 /*
3247 * Apparently ktime isn't accurate enough and occasionally has a
3248 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
3249 * things up to make the test happy. We allow up to 1 jiffy.
3250 *
3251 * This is a regression from the timespec->ktime conversion.
3252 */
3253 if (ret == -ETIME && !nsecs_to_jiffies(args->timeout_ns))
3254 args->timeout_ns = 0;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003255 }
3256
Chris Wilsonf0cd5182016-10-28 13:58:43 +01003257 i915_gem_object_put(obj);
John Harrisonff865882014-11-24 18:49:28 +00003258 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003259}
3260
Chris Wilson73cb9702016-10-28 13:58:46 +01003261static int wait_for_timeline(struct i915_gem_timeline *tl, unsigned int flags)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003262{
Chris Wilson73cb9702016-10-28 13:58:46 +01003263 int ret, i;
3264
3265 for (i = 0; i < ARRAY_SIZE(tl->engine); i++) {
3266 ret = i915_gem_active_wait(&tl->engine[i].last_request, flags);
3267 if (ret)
3268 return ret;
3269 }
3270
3271 return 0;
3272}
3273
Chris Wilson25112b62017-03-30 15:50:39 +01003274static int wait_for_engine(struct intel_engine_cs *engine, int timeout_ms)
3275{
3276 return wait_for(intel_engine_is_idle(engine), timeout_ms);
3277}
3278
3279static int wait_for_engines(struct drm_i915_private *i915)
3280{
3281 struct intel_engine_cs *engine;
3282 enum intel_engine_id id;
3283
3284 for_each_engine(engine, i915, id) {
3285 if (GEM_WARN_ON(wait_for_engine(engine, 50))) {
3286 i915_gem_set_wedged(i915);
3287 return -EIO;
3288 }
3289
3290 GEM_BUG_ON(intel_engine_get_seqno(engine) !=
3291 intel_engine_last_submit(engine));
3292 }
3293
3294 return 0;
3295}
3296
Chris Wilson73cb9702016-10-28 13:58:46 +01003297int i915_gem_wait_for_idle(struct drm_i915_private *i915, unsigned int flags)
3298{
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003299 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003300
Chris Wilson9caa34a2016-11-11 14:58:08 +00003301 if (flags & I915_WAIT_LOCKED) {
3302 struct i915_gem_timeline *tl;
3303
3304 lockdep_assert_held(&i915->drm.struct_mutex);
3305
3306 list_for_each_entry(tl, &i915->gt.timelines, link) {
3307 ret = wait_for_timeline(tl, flags);
3308 if (ret)
3309 return ret;
3310 }
Chris Wilson72022a72017-03-30 15:50:38 +01003311
3312 i915_gem_retire_requests(i915);
3313 GEM_BUG_ON(i915->gt.active_requests);
Chris Wilson25112b62017-03-30 15:50:39 +01003314
3315 ret = wait_for_engines(i915);
Chris Wilson9caa34a2016-11-11 14:58:08 +00003316 } else {
3317 ret = wait_for_timeline(&i915->gt.global_timeline, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003318 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003319
Chris Wilson25112b62017-03-30 15:50:39 +01003320 return ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003321}
3322
Eric Anholte47c68e2008-11-14 13:35:19 -08003323/** Flushes the GTT write domain for the object if it's dirty. */
3324static void
Chris Wilson05394f32010-11-08 19:18:58 +00003325i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003326{
Chris Wilson3b5724d2016-08-18 17:16:49 +01003327 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003328
Chris Wilson05394f32010-11-08 19:18:58 +00003329 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003330 return;
3331
Chris Wilson63256ec2011-01-04 18:42:07 +00003332 /* No actual flushing is required for the GTT write domain. Writes
Chris Wilson3b5724d2016-08-18 17:16:49 +01003333 * to it "immediately" go to main memory as far as we know, so there's
Eric Anholte47c68e2008-11-14 13:35:19 -08003334 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003335 *
3336 * However, we do have to enforce the order so that all writes through
3337 * the GTT land before any writes to the device, such as updates to
3338 * the GATT itself.
Chris Wilson3b5724d2016-08-18 17:16:49 +01003339 *
3340 * We also have to wait a bit for the writes to land from the GTT.
3341 * An uncached read (i.e. mmio) seems to be ideal for the round-trip
3342 * timing. This issue has only been observed when switching quickly
3343 * between GTT writes and CPU reads from inside the kernel on recent hw,
3344 * and it appears to only affect discrete GTT blocks (i.e. on LLC
3345 * system agents we cannot reproduce this behaviour).
Eric Anholte47c68e2008-11-14 13:35:19 -08003346 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003347 wmb();
Chris Wilson54ec12a2017-03-18 10:42:57 +00003348 if (INTEL_GEN(dev_priv) >= 6 && !HAS_LLC(dev_priv)) {
Chris Wilsone2a2aa32017-03-23 15:00:53 +00003349 if (intel_runtime_pm_get_if_in_use(dev_priv)) {
3350 spin_lock_irq(&dev_priv->uncore.lock);
3351 POSTING_READ_FW(RING_ACTHD(dev_priv->engine[RCS]->mmio_base));
3352 spin_unlock_irq(&dev_priv->uncore.lock);
3353 intel_runtime_pm_put(dev_priv);
3354 }
Chris Wilson54ec12a2017-03-18 10:42:57 +00003355 }
Chris Wilson63256ec2011-01-04 18:42:07 +00003356
Chris Wilsond59b21e2017-02-22 11:40:49 +00003357 intel_fb_obj_flush(obj, write_origin(obj, I915_GEM_DOMAIN_GTT));
Daniel Vetterf99d7062014-06-19 16:01:59 +02003358
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003359 obj->base.write_domain = 0;
Eric Anholte47c68e2008-11-14 13:35:19 -08003360}
3361
3362/** Flushes the CPU write domain for the object if it's dirty. */
3363static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003364i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003365{
Chris Wilson05394f32010-11-08 19:18:58 +00003366 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003367 return;
3368
Chris Wilson57822dc2017-02-22 11:40:48 +00003369 i915_gem_clflush_object(obj, I915_CLFLUSH_SYNC);
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003370 obj->base.write_domain = 0;
Eric Anholte47c68e2008-11-14 13:35:19 -08003371}
3372
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003373static void __i915_gem_object_flush_for_display(struct drm_i915_gem_object *obj)
3374{
3375 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU && !obj->cache_dirty)
3376 return;
3377
Chris Wilson57822dc2017-02-22 11:40:48 +00003378 i915_gem_clflush_object(obj, I915_CLFLUSH_FORCE);
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003379 obj->base.write_domain = 0;
3380}
3381
3382void i915_gem_object_flush_if_display(struct drm_i915_gem_object *obj)
3383{
3384 if (!READ_ONCE(obj->pin_display))
3385 return;
3386
3387 mutex_lock(&obj->base.dev->struct_mutex);
3388 __i915_gem_object_flush_for_display(obj);
3389 mutex_unlock(&obj->base.dev->struct_mutex);
3390}
3391
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003392/**
3393 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003394 * @obj: object to act on
3395 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003396 *
3397 * This function returns when the move is complete, including waiting on
3398 * flushes to occur.
3399 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003400int
Chris Wilson20217462010-11-23 15:26:33 +00003401i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003402{
Eric Anholte47c68e2008-11-14 13:35:19 -08003403 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003404
Chris Wilsone95433c2016-10-28 13:58:27 +01003405 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003406
Chris Wilsone95433c2016-10-28 13:58:27 +01003407 ret = i915_gem_object_wait(obj,
3408 I915_WAIT_INTERRUPTIBLE |
3409 I915_WAIT_LOCKED |
3410 (write ? I915_WAIT_ALL : 0),
3411 MAX_SCHEDULE_TIMEOUT,
3412 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003413 if (ret)
3414 return ret;
3415
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003416 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3417 return 0;
3418
Chris Wilson43566de2015-01-02 16:29:29 +05303419 /* Flush and acquire obj->pages so that we are coherent through
3420 * direct access in memory with previous cached writes through
3421 * shmemfs and that our cache domain tracking remains valid.
3422 * For example, if the obj->filp was moved to swap without us
3423 * being notified and releasing the pages, we would mistakenly
3424 * continue to assume that the obj remained out of the CPU cached
3425 * domain.
3426 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003427 ret = i915_gem_object_pin_pages(obj);
Chris Wilson43566de2015-01-02 16:29:29 +05303428 if (ret)
3429 return ret;
3430
Daniel Vettere62b59e2015-01-21 14:53:48 +01003431 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003432
Chris Wilsond0a57782012-10-09 19:24:37 +01003433 /* Serialise direct access to this object with the barriers for
3434 * coherent writes from the GPU, by effectively invalidating the
3435 * GTT domain upon first access.
3436 */
3437 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3438 mb();
3439
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003440 /* It should now be out of any other write domains, and we can update
3441 * the domain values for our changes.
3442 */
Chris Wilson40e62d52016-10-28 13:58:41 +01003443 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
Chris Wilson05394f32010-11-08 19:18:58 +00003444 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003445 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003446 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3447 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003448 obj->mm.dirty = true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003449 }
3450
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003451 i915_gem_object_unpin_pages(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003452 return 0;
3453}
3454
Chris Wilsonef55f922015-10-09 14:11:27 +01003455/**
3456 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003457 * @obj: object to act on
3458 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003459 *
3460 * After this function returns, the object will be in the new cache-level
3461 * across all GTT and the contents of the backing storage will be coherent,
3462 * with respect to the new cache-level. In order to keep the backing storage
3463 * coherent for all users, we only allow a single cache level to be set
3464 * globally on the object and prevent it from being changed whilst the
3465 * hardware is reading from the object. That is if the object is currently
3466 * on the scanout it will be set to uncached (or equivalent display
3467 * cache coherency) and all non-MOCS GPU access will also be uncached so
3468 * that all direct access to the scanout remains coherent.
3469 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003470int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3471 enum i915_cache_level cache_level)
3472{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003473 struct i915_vma *vma;
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003474 int ret;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003475
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003476 lockdep_assert_held(&obj->base.dev->struct_mutex);
3477
Chris Wilsone4ffd172011-04-04 09:44:39 +01003478 if (obj->cache_level == cache_level)
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003479 return 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003480
Chris Wilsonef55f922015-10-09 14:11:27 +01003481 /* Inspect the list of currently bound VMA and unbind any that would
3482 * be invalid given the new cache-level. This is principally to
3483 * catch the issue of the CS prefetch crossing page boundaries and
3484 * reading an invalid PTE on older architectures.
3485 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003486restart:
3487 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003488 if (!drm_mm_node_allocated(&vma->node))
3489 continue;
3490
Chris Wilson20dfbde2016-08-04 16:32:30 +01003491 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003492 DRM_DEBUG("can not change the cache level of pinned objects\n");
3493 return -EBUSY;
3494 }
3495
Chris Wilsonaa653a62016-08-04 07:52:27 +01003496 if (i915_gem_valid_gtt_space(vma, cache_level))
3497 continue;
3498
3499 ret = i915_vma_unbind(vma);
3500 if (ret)
3501 return ret;
3502
3503 /* As unbinding may affect other elements in the
3504 * obj->vma_list (due to side-effects from retiring
3505 * an active vma), play safe and restart the iterator.
3506 */
3507 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003508 }
3509
Chris Wilsonef55f922015-10-09 14:11:27 +01003510 /* We can reuse the existing drm_mm nodes but need to change the
3511 * cache-level on the PTE. We could simply unbind them all and
3512 * rebind with the correct cache-level on next use. However since
3513 * we already have a valid slot, dma mapping, pages etc, we may as
3514 * rewrite the PTE in the belief that doing so tramples upon less
3515 * state and so involves less work.
3516 */
Chris Wilson15717de2016-08-04 07:52:26 +01003517 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003518 /* Before we change the PTE, the GPU must not be accessing it.
3519 * If we wait upon the object, we know that all the bound
3520 * VMA are no longer active.
3521 */
Chris Wilsone95433c2016-10-28 13:58:27 +01003522 ret = i915_gem_object_wait(obj,
3523 I915_WAIT_INTERRUPTIBLE |
3524 I915_WAIT_LOCKED |
3525 I915_WAIT_ALL,
3526 MAX_SCHEDULE_TIMEOUT,
3527 NULL);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003528 if (ret)
3529 return ret;
3530
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00003531 if (!HAS_LLC(to_i915(obj->base.dev)) &&
3532 cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003533 /* Access to snoopable pages through the GTT is
3534 * incoherent and on some machines causes a hard
3535 * lockup. Relinquish the CPU mmaping to force
3536 * userspace to refault in the pages and we can
3537 * then double check if the GTT mapping is still
3538 * valid for that pointer access.
3539 */
3540 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003541
Chris Wilsonef55f922015-10-09 14:11:27 +01003542 /* As we no longer need a fence for GTT access,
3543 * we can relinquish it now (and so prevent having
3544 * to steal a fence from someone else on the next
3545 * fence request). Note GPU activity would have
3546 * dropped the fence as all snoopable access is
3547 * supposed to be linear.
3548 */
Chris Wilson49ef5292016-08-18 17:17:00 +01003549 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3550 ret = i915_vma_put_fence(vma);
3551 if (ret)
3552 return ret;
3553 }
Chris Wilsonef55f922015-10-09 14:11:27 +01003554 } else {
3555 /* We either have incoherent backing store and
3556 * so no GTT access or the architecture is fully
3557 * coherent. In such cases, existing GTT mmaps
3558 * ignore the cache bit in the PTE and we can
3559 * rewrite it without confusing the GPU or having
3560 * to force userspace to fault back in its mmaps.
3561 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003562 }
3563
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003564 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003565 if (!drm_mm_node_allocated(&vma->node))
3566 continue;
3567
3568 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3569 if (ret)
3570 return ret;
3571 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003572 }
3573
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003574 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU &&
Chris Wilsone59dc172017-02-22 11:40:45 +00003575 i915_gem_object_is_coherent(obj))
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003576 obj->cache_dirty = true;
3577
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003578 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003579 vma->node.color = cache_level;
3580 obj->cache_level = cache_level;
3581
Chris Wilsone4ffd172011-04-04 09:44:39 +01003582 return 0;
3583}
3584
Ben Widawsky199adf42012-09-21 17:01:20 -07003585int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3586 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003587{
Ben Widawsky199adf42012-09-21 17:01:20 -07003588 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003589 struct drm_i915_gem_object *obj;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003590 int err = 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003591
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003592 rcu_read_lock();
3593 obj = i915_gem_object_lookup_rcu(file, args->handle);
3594 if (!obj) {
3595 err = -ENOENT;
3596 goto out;
3597 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003598
Chris Wilson651d7942013-08-08 14:41:10 +01003599 switch (obj->cache_level) {
3600 case I915_CACHE_LLC:
3601 case I915_CACHE_L3_LLC:
3602 args->caching = I915_CACHING_CACHED;
3603 break;
3604
Chris Wilson4257d3b2013-08-08 14:41:11 +01003605 case I915_CACHE_WT:
3606 args->caching = I915_CACHING_DISPLAY;
3607 break;
3608
Chris Wilson651d7942013-08-08 14:41:10 +01003609 default:
3610 args->caching = I915_CACHING_NONE;
3611 break;
3612 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003613out:
3614 rcu_read_unlock();
3615 return err;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003616}
3617
Ben Widawsky199adf42012-09-21 17:01:20 -07003618int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3619 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003620{
Chris Wilson9c870d02016-10-24 13:42:15 +01003621 struct drm_i915_private *i915 = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003622 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003623 struct drm_i915_gem_object *obj;
3624 enum i915_cache_level level;
Chris Wilsond65415d2017-01-19 08:22:10 +00003625 int ret = 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003626
Ben Widawsky199adf42012-09-21 17:01:20 -07003627 switch (args->caching) {
3628 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003629 level = I915_CACHE_NONE;
3630 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003631 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003632 /*
3633 * Due to a HW issue on BXT A stepping, GPU stores via a
3634 * snooped mapping may leave stale data in a corresponding CPU
3635 * cacheline, whereas normally such cachelines would get
3636 * invalidated.
3637 */
Chris Wilson9c870d02016-10-24 13:42:15 +01003638 if (!HAS_LLC(i915) && !HAS_SNOOP(i915))
Imre Deake5756c12015-08-14 18:43:30 +03003639 return -ENODEV;
3640
Chris Wilsone6994ae2012-07-10 10:27:08 +01003641 level = I915_CACHE_LLC;
3642 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003643 case I915_CACHING_DISPLAY:
Chris Wilson9c870d02016-10-24 13:42:15 +01003644 level = HAS_WT(i915) ? I915_CACHE_WT : I915_CACHE_NONE;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003645 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003646 default:
3647 return -EINVAL;
3648 }
3649
Chris Wilsond65415d2017-01-19 08:22:10 +00003650 obj = i915_gem_object_lookup(file, args->handle);
3651 if (!obj)
3652 return -ENOENT;
3653
3654 if (obj->cache_level == level)
3655 goto out;
3656
3657 ret = i915_gem_object_wait(obj,
3658 I915_WAIT_INTERRUPTIBLE,
3659 MAX_SCHEDULE_TIMEOUT,
3660 to_rps_client(file));
3661 if (ret)
3662 goto out;
3663
Ben Widawsky3bc29132012-09-26 16:15:20 -07003664 ret = i915_mutex_lock_interruptible(dev);
3665 if (ret)
Chris Wilsond65415d2017-01-19 08:22:10 +00003666 goto out;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003667
3668 ret = i915_gem_object_set_cache_level(obj, level);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003669 mutex_unlock(&dev->struct_mutex);
Chris Wilsond65415d2017-01-19 08:22:10 +00003670
3671out:
3672 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003673 return ret;
3674}
3675
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003676/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003677 * Prepare buffer for display plane (scanout, cursors, etc).
3678 * Can be called from an uninterruptible phase (modesetting) and allows
3679 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003680 */
Chris Wilson058d88c2016-08-15 10:49:06 +01003681struct i915_vma *
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003682i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3683 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003684 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003685{
Chris Wilson058d88c2016-08-15 10:49:06 +01003686 struct i915_vma *vma;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003687 int ret;
3688
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003689 lockdep_assert_held(&obj->base.dev->struct_mutex);
3690
Chris Wilsoncc98b412013-08-09 12:25:09 +01003691 /* Mark the pin_display early so that we account for the
3692 * display coherency whilst setting up the cache domains.
3693 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003694 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003695
Eric Anholta7ef0642011-03-29 16:59:54 -07003696 /* The display engine is not coherent with the LLC cache on gen6. As
3697 * a result, we make sure that the pinning that is about to occur is
3698 * done with uncached PTEs. This is lowest common denominator for all
3699 * chipsets.
3700 *
3701 * However for gen6+, we could do better by using the GFDT bit instead
3702 * of uncaching, which would allow us to flush all the LLC-cached data
3703 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3704 */
Chris Wilson651d7942013-08-08 14:41:10 +01003705 ret = i915_gem_object_set_cache_level(obj,
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003706 HAS_WT(to_i915(obj->base.dev)) ?
3707 I915_CACHE_WT : I915_CACHE_NONE);
Chris Wilson058d88c2016-08-15 10:49:06 +01003708 if (ret) {
3709 vma = ERR_PTR(ret);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003710 goto err_unpin_display;
Chris Wilson058d88c2016-08-15 10:49:06 +01003711 }
Eric Anholta7ef0642011-03-29 16:59:54 -07003712
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003713 /* As the user may map the buffer once pinned in the display plane
3714 * (e.g. libkms for the bootup splash), we have to ensure that we
Chris Wilson2efb8132016-08-18 17:17:06 +01003715 * always use map_and_fenceable for all scanout buffers. However,
3716 * it may simply be too big to fit into mappable, in which case
3717 * put it anyway and hope that userspace can cope (but always first
3718 * try to preserve the existing ABI).
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003719 */
Chris Wilson2efb8132016-08-18 17:17:06 +01003720 vma = ERR_PTR(-ENOSPC);
Chris Wilson47a8e3f2017-01-14 00:28:27 +00003721 if (!view || view->type == I915_GGTT_VIEW_NORMAL)
Chris Wilson2efb8132016-08-18 17:17:06 +01003722 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
3723 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson767a2222016-11-07 11:01:28 +00003724 if (IS_ERR(vma)) {
3725 struct drm_i915_private *i915 = to_i915(obj->base.dev);
3726 unsigned int flags;
3727
3728 /* Valleyview is definitely limited to scanning out the first
3729 * 512MiB. Lets presume this behaviour was inherited from the
3730 * g4x display engine and that all earlier gen are similarly
3731 * limited. Testing suggests that it is a little more
3732 * complicated than this. For example, Cherryview appears quite
3733 * happy to scanout from anywhere within its global aperture.
3734 */
3735 flags = 0;
3736 if (HAS_GMCH_DISPLAY(i915))
3737 flags = PIN_MAPPABLE;
3738 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, flags);
3739 }
Chris Wilson058d88c2016-08-15 10:49:06 +01003740 if (IS_ERR(vma))
Chris Wilsoncc98b412013-08-09 12:25:09 +01003741 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003742
Chris Wilsond8923dc2016-08-18 17:17:07 +01003743 vma->display_alignment = max_t(u64, vma->display_alignment, alignment);
3744
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003745 /* Treat this as an end-of-frame, like intel_user_framebuffer_dirty() */
Chris Wilson5a97bcc2017-02-22 11:40:46 +00003746 __i915_gem_object_flush_for_display(obj);
Chris Wilsond59b21e2017-02-22 11:40:49 +00003747 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003748
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003749 /* It should now be out of any other write domains, and we can update
3750 * the domain values for our changes.
3751 */
Chris Wilson05394f32010-11-08 19:18:58 +00003752 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003753
Chris Wilson058d88c2016-08-15 10:49:06 +01003754 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003755
3756err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003757 obj->pin_display--;
Chris Wilson058d88c2016-08-15 10:49:06 +01003758 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003759}
3760
3761void
Chris Wilson058d88c2016-08-15 10:49:06 +01003762i915_gem_object_unpin_from_display_plane(struct i915_vma *vma)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003763{
Chris Wilson49d73912016-11-29 09:50:08 +00003764 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003765
Chris Wilson058d88c2016-08-15 10:49:06 +01003766 if (WARN_ON(vma->obj->pin_display == 0))
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003767 return;
3768
Chris Wilsond8923dc2016-08-18 17:17:07 +01003769 if (--vma->obj->pin_display == 0)
Chris Wilsonf51455d2017-01-10 14:47:34 +00003770 vma->display_alignment = I915_GTT_MIN_ALIGNMENT;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003771
Chris Wilson383d5822016-08-18 17:17:08 +01003772 /* Bump the LRU to try and avoid premature eviction whilst flipping */
Chris Wilsonbefedbb2017-01-19 19:26:55 +00003773 i915_gem_object_bump_inactive_ggtt(vma->obj);
Chris Wilson383d5822016-08-18 17:17:08 +01003774
Chris Wilson058d88c2016-08-15 10:49:06 +01003775 i915_vma_unpin(vma);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003776}
3777
Eric Anholte47c68e2008-11-14 13:35:19 -08003778/**
3779 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003780 * @obj: object to act on
3781 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003782 *
3783 * This function returns when the move is complete, including waiting on
3784 * flushes to occur.
3785 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003786int
Chris Wilson919926a2010-11-12 13:42:53 +00003787i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003788{
Eric Anholte47c68e2008-11-14 13:35:19 -08003789 int ret;
3790
Chris Wilsone95433c2016-10-28 13:58:27 +01003791 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003792
Chris Wilsone95433c2016-10-28 13:58:27 +01003793 ret = i915_gem_object_wait(obj,
3794 I915_WAIT_INTERRUPTIBLE |
3795 I915_WAIT_LOCKED |
3796 (write ? I915_WAIT_ALL : 0),
3797 MAX_SCHEDULE_TIMEOUT,
3798 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003799 if (ret)
3800 return ret;
3801
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003802 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3803 return 0;
3804
Eric Anholte47c68e2008-11-14 13:35:19 -08003805 i915_gem_object_flush_gtt_write_domain(obj);
3806
Eric Anholte47c68e2008-11-14 13:35:19 -08003807 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003808 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson57822dc2017-02-22 11:40:48 +00003809 i915_gem_clflush_object(obj, I915_CLFLUSH_SYNC);
Chris Wilson05394f32010-11-08 19:18:58 +00003810 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003811 }
3812
3813 /* It should now be out of any other write domains, and we can update
3814 * the domain values for our changes.
3815 */
Chris Wilson40e62d52016-10-28 13:58:41 +01003816 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003817
3818 /* If we're writing through the CPU, then the GPU read domains will
3819 * need to be invalidated at next use.
3820 */
3821 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003822 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3823 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003824 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003825
3826 return 0;
3827}
3828
Eric Anholt673a3942008-07-30 12:06:12 -07003829/* Throttle our rendering by waiting until the ring has completed our requests
3830 * emitted over 20 msec ago.
3831 *
Eric Anholtb9624422009-06-03 07:27:35 +00003832 * Note that if we were to use the current jiffies each time around the loop,
3833 * we wouldn't escape the function with any frames outstanding if the time to
3834 * render a frame was over 20ms.
3835 *
Eric Anholt673a3942008-07-30 12:06:12 -07003836 * This should get us reasonable parallelism between CPU and GPU but also
3837 * relatively low latency when blocking on a particular request to finish.
3838 */
3839static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003840i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003841{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003842 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003843 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003844 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003845 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsone95433c2016-10-28 13:58:27 +01003846 long ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003847
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003848 /* ABI: return -EIO if already wedged */
3849 if (i915_terminally_wedged(&dev_priv->gpu_error))
3850 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003851
Chris Wilson1c255952010-09-26 11:03:27 +01003852 spin_lock(&file_priv->mm.lock);
Chris Wilsonc8659ef2017-03-02 12:25:25 +00003853 list_for_each_entry(request, &file_priv->mm.request_list, client_link) {
Eric Anholtb9624422009-06-03 07:27:35 +00003854 if (time_after_eq(request->emitted_jiffies, recent_enough))
3855 break;
3856
Chris Wilsonc8659ef2017-03-02 12:25:25 +00003857 if (target) {
3858 list_del(&target->client_link);
3859 target->file_priv = NULL;
3860 }
John Harrisonfcfa423c2015-05-29 17:44:12 +01003861
John Harrison54fb2412014-11-24 18:49:27 +00003862 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003863 }
John Harrisonff865882014-11-24 18:49:28 +00003864 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003865 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003866 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003867
John Harrison54fb2412014-11-24 18:49:27 +00003868 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003869 return 0;
3870
Chris Wilsone95433c2016-10-28 13:58:27 +01003871 ret = i915_wait_request(target,
3872 I915_WAIT_INTERRUPTIBLE,
3873 MAX_SCHEDULE_TIMEOUT);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003874 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003875
Chris Wilsone95433c2016-10-28 13:58:27 +01003876 return ret < 0 ? ret : 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003877}
3878
Chris Wilson058d88c2016-08-15 10:49:06 +01003879struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003880i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3881 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003882 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003883 u64 alignment,
3884 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003885{
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003886 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3887 struct i915_address_space *vm = &dev_priv->ggtt.base;
Chris Wilson59bfa122016-08-04 16:32:31 +01003888 struct i915_vma *vma;
3889 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003890
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003891 lockdep_assert_held(&obj->base.dev->struct_mutex);
3892
Chris Wilson718659a2017-01-16 15:21:28 +00003893 vma = i915_vma_instance(obj, vm, view);
Chris Wilsone0216b72017-01-19 19:26:57 +00003894 if (unlikely(IS_ERR(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01003895 return vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01003896
3897 if (i915_vma_misplaced(vma, size, alignment, flags)) {
3898 if (flags & PIN_NONBLOCK &&
3899 (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01003900 return ERR_PTR(-ENOSPC);
Chris Wilson59bfa122016-08-04 16:32:31 +01003901
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003902 if (flags & PIN_MAPPABLE) {
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003903 /* If the required space is larger than the available
3904 * aperture, we will not able to find a slot for the
3905 * object and unbinding the object now will be in
3906 * vain. Worse, doing so may cause us to ping-pong
3907 * the object in and out of the Global GTT and
3908 * waste a lot of cycles under the mutex.
3909 */
Chris Wilson944397f2017-01-09 16:16:11 +00003910 if (vma->fence_size > dev_priv->ggtt.mappable_end)
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003911 return ERR_PTR(-E2BIG);
3912
3913 /* If NONBLOCK is set the caller is optimistically
3914 * trying to cache the full object within the mappable
3915 * aperture, and *must* have a fallback in place for
3916 * situations where we cannot bind the object. We
3917 * can be a little more lax here and use the fallback
3918 * more often to avoid costly migrations of ourselves
3919 * and other objects within the aperture.
3920 *
3921 * Half-the-aperture is used as a simple heuristic.
3922 * More interesting would to do search for a free
3923 * block prior to making the commitment to unbind.
3924 * That caters for the self-harm case, and with a
3925 * little more heuristics (e.g. NOFAULT, NOEVICT)
3926 * we could try to minimise harm to others.
3927 */
3928 if (flags & PIN_NONBLOCK &&
Chris Wilson944397f2017-01-09 16:16:11 +00003929 vma->fence_size > dev_priv->ggtt.mappable_end / 2)
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003930 return ERR_PTR(-ENOSPC);
3931 }
3932
Chris Wilson59bfa122016-08-04 16:32:31 +01003933 WARN(i915_vma_is_pinned(vma),
3934 "bo is already pinned in ggtt with incorrect alignment:"
Chris Wilson05a20d02016-08-18 17:16:55 +01003935 " offset=%08x, req.alignment=%llx,"
3936 " req.map_and_fenceable=%d, vma->map_and_fenceable=%d\n",
3937 i915_ggtt_offset(vma), alignment,
Chris Wilson59bfa122016-08-04 16:32:31 +01003938 !!(flags & PIN_MAPPABLE),
Chris Wilson05a20d02016-08-18 17:16:55 +01003939 i915_vma_is_map_and_fenceable(vma));
Chris Wilson59bfa122016-08-04 16:32:31 +01003940 ret = i915_vma_unbind(vma);
3941 if (ret)
Chris Wilson058d88c2016-08-15 10:49:06 +01003942 return ERR_PTR(ret);
Chris Wilson59bfa122016-08-04 16:32:31 +01003943 }
3944
Chris Wilson058d88c2016-08-15 10:49:06 +01003945 ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
3946 if (ret)
3947 return ERR_PTR(ret);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003948
Chris Wilson058d88c2016-08-15 10:49:06 +01003949 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003950}
3951
Chris Wilsonedf6b762016-08-09 09:23:33 +01003952static __always_inline unsigned int __busy_read_flag(unsigned int id)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003953{
3954 /* Note that we could alias engines in the execbuf API, but
3955 * that would be very unwise as it prevents userspace from
3956 * fine control over engine selection. Ahem.
3957 *
3958 * This should be something like EXEC_MAX_ENGINE instead of
3959 * I915_NUM_ENGINES.
3960 */
3961 BUILD_BUG_ON(I915_NUM_ENGINES > 16);
3962 return 0x10000 << id;
3963}
3964
3965static __always_inline unsigned int __busy_write_id(unsigned int id)
3966{
Chris Wilson70cb4722016-08-09 18:08:25 +01003967 /* The uABI guarantees an active writer is also amongst the read
3968 * engines. This would be true if we accessed the activity tracking
3969 * under the lock, but as we perform the lookup of the object and
3970 * its activity locklessly we can not guarantee that the last_write
3971 * being active implies that we have set the same engine flag from
3972 * last_read - hence we always set both read and write busy for
3973 * last_write.
3974 */
3975 return id | __busy_read_flag(id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003976}
3977
Chris Wilsonedf6b762016-08-09 09:23:33 +01003978static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01003979__busy_set_if_active(const struct dma_fence *fence,
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003980 unsigned int (*flag)(unsigned int id))
3981{
Chris Wilsond07f0e52016-10-28 13:58:44 +01003982 struct drm_i915_gem_request *rq;
Chris Wilson12555012016-08-16 09:50:40 +01003983
Chris Wilsond07f0e52016-10-28 13:58:44 +01003984 /* We have to check the current hw status of the fence as the uABI
3985 * guarantees forward progress. We could rely on the idle worker
3986 * to eventually flush us, but to minimise latency just ask the
3987 * hardware.
3988 *
3989 * Note we only report on the status of native fences.
3990 */
3991 if (!dma_fence_is_i915(fence))
Chris Wilson12555012016-08-16 09:50:40 +01003992 return 0;
3993
Chris Wilsond07f0e52016-10-28 13:58:44 +01003994 /* opencode to_request() in order to avoid const warnings */
3995 rq = container_of(fence, struct drm_i915_gem_request, fence);
3996 if (i915_gem_request_completed(rq))
3997 return 0;
3998
3999 return flag(rq->engine->exec_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004000}
4001
Chris Wilsonedf6b762016-08-09 09:23:33 +01004002static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01004003busy_check_reader(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004004{
Chris Wilsond07f0e52016-10-28 13:58:44 +01004005 return __busy_set_if_active(fence, __busy_read_flag);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004006}
4007
Chris Wilsonedf6b762016-08-09 09:23:33 +01004008static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01004009busy_check_writer(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004010{
Chris Wilsond07f0e52016-10-28 13:58:44 +01004011 if (!fence)
4012 return 0;
4013
4014 return __busy_set_if_active(fence, __busy_write_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004015}
4016
Eric Anholt673a3942008-07-30 12:06:12 -07004017int
Eric Anholt673a3942008-07-30 12:06:12 -07004018i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004019 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004020{
4021 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004022 struct drm_i915_gem_object *obj;
Chris Wilsond07f0e52016-10-28 13:58:44 +01004023 struct reservation_object_list *list;
4024 unsigned int seq;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004025 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07004026
Chris Wilsond07f0e52016-10-28 13:58:44 +01004027 err = -ENOENT;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004028 rcu_read_lock();
4029 obj = i915_gem_object_lookup_rcu(file, args->handle);
Chris Wilsond07f0e52016-10-28 13:58:44 +01004030 if (!obj)
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004031 goto out;
Chris Wilsond07f0e52016-10-28 13:58:44 +01004032
4033 /* A discrepancy here is that we do not report the status of
4034 * non-i915 fences, i.e. even though we may report the object as idle,
4035 * a call to set-domain may still stall waiting for foreign rendering.
4036 * This also means that wait-ioctl may report an object as busy,
4037 * where busy-ioctl considers it idle.
4038 *
4039 * We trade the ability to warn of foreign fences to report on which
4040 * i915 engines are active for the object.
4041 *
4042 * Alternatively, we can trade that extra information on read/write
4043 * activity with
4044 * args->busy =
4045 * !reservation_object_test_signaled_rcu(obj->resv, true);
4046 * to report the overall busyness. This is what the wait-ioctl does.
4047 *
4048 */
4049retry:
4050 seq = raw_read_seqcount(&obj->resv->seq);
4051
4052 /* Translate the exclusive fence to the READ *and* WRITE engine */
4053 args->busy = busy_check_writer(rcu_dereference(obj->resv->fence_excl));
4054
4055 /* Translate shared fences to READ set of engines */
4056 list = rcu_dereference(obj->resv->fence);
4057 if (list) {
4058 unsigned int shared_count = list->shared_count, i;
4059
4060 for (i = 0; i < shared_count; ++i) {
4061 struct dma_fence *fence =
4062 rcu_dereference(list->shared[i]);
4063
4064 args->busy |= busy_check_reader(fence);
4065 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004066 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004067
Chris Wilsond07f0e52016-10-28 13:58:44 +01004068 if (args->busy && read_seqcount_retry(&obj->resv->seq, seq))
4069 goto retry;
Chris Wilson426960b2016-01-15 16:51:46 +00004070
Chris Wilsond07f0e52016-10-28 13:58:44 +01004071 err = 0;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004072out:
4073 rcu_read_unlock();
4074 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07004075}
4076
4077int
4078i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4079 struct drm_file *file_priv)
4080{
Akshay Joshi0206e352011-08-16 15:34:10 -04004081 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004082}
4083
Chris Wilson3ef94da2009-09-14 16:50:29 +01004084int
4085i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4086 struct drm_file *file_priv)
4087{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004088 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004089 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004090 struct drm_i915_gem_object *obj;
Chris Wilson1233e2d2016-10-28 13:58:37 +01004091 int err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004092
4093 switch (args->madv) {
4094 case I915_MADV_DONTNEED:
4095 case I915_MADV_WILLNEED:
4096 break;
4097 default:
4098 return -EINVAL;
4099 }
4100
Chris Wilson03ac0642016-07-20 13:31:51 +01004101 obj = i915_gem_object_lookup(file_priv, args->handle);
Chris Wilson1233e2d2016-10-28 13:58:37 +01004102 if (!obj)
4103 return -ENOENT;
4104
4105 err = mutex_lock_interruptible(&obj->mm.lock);
4106 if (err)
4107 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004108
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004109 if (obj->mm.pages &&
Chris Wilson3e510a82016-08-05 10:14:23 +01004110 i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01004111 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004112 if (obj->mm.madv == I915_MADV_WILLNEED) {
4113 GEM_BUG_ON(!obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004114 __i915_gem_object_unpin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004115 obj->mm.quirked = false;
4116 }
4117 if (args->madv == I915_MADV_WILLNEED) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00004118 GEM_BUG_ON(obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004119 __i915_gem_object_pin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004120 obj->mm.quirked = true;
4121 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01004122 }
4123
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004124 if (obj->mm.madv != __I915_MADV_PURGED)
4125 obj->mm.madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004126
Chris Wilson6c085a72012-08-20 11:40:46 +02004127 /* if the object is no longer attached, discard its backing storage */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004128 if (obj->mm.madv == I915_MADV_DONTNEED && !obj->mm.pages)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004129 i915_gem_object_truncate(obj);
4130
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004131 args->retained = obj->mm.madv != __I915_MADV_PURGED;
Chris Wilson1233e2d2016-10-28 13:58:37 +01004132 mutex_unlock(&obj->mm.lock);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004133
Chris Wilson1233e2d2016-10-28 13:58:37 +01004134out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004135 i915_gem_object_put(obj);
Chris Wilson1233e2d2016-10-28 13:58:37 +01004136 return err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004137}
4138
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004139static void
4140frontbuffer_retire(struct i915_gem_active *active,
4141 struct drm_i915_gem_request *request)
4142{
4143 struct drm_i915_gem_object *obj =
4144 container_of(active, typeof(*obj), frontbuffer_write);
4145
Chris Wilsond59b21e2017-02-22 11:40:49 +00004146 intel_fb_obj_flush(obj, ORIGIN_CS);
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004147}
4148
Chris Wilson37e680a2012-06-07 15:38:42 +01004149void i915_gem_object_init(struct drm_i915_gem_object *obj,
4150 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004151{
Chris Wilson1233e2d2016-10-28 13:58:37 +01004152 mutex_init(&obj->mm.lock);
4153
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004154 INIT_LIST_HEAD(&obj->global_link);
Chris Wilson275f0392016-10-24 13:42:14 +01004155 INIT_LIST_HEAD(&obj->userfault_link);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004156 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004157 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004158 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004159
Chris Wilson37e680a2012-06-07 15:38:42 +01004160 obj->ops = ops;
4161
Chris Wilsond07f0e52016-10-28 13:58:44 +01004162 reservation_object_init(&obj->__builtin_resv);
4163 obj->resv = &obj->__builtin_resv;
4164
Chris Wilson50349242016-08-18 17:17:04 +01004165 obj->frontbuffer_ggtt_origin = ORIGIN_GTT;
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00004166 init_request_active(&obj->frontbuffer_write, frontbuffer_retire);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004167
4168 obj->mm.madv = I915_MADV_WILLNEED;
4169 INIT_RADIX_TREE(&obj->mm.get_page.radix, GFP_KERNEL | __GFP_NOWARN);
4170 mutex_init(&obj->mm.get_page.lock);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004171
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004172 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004173}
4174
Chris Wilson37e680a2012-06-07 15:38:42 +01004175static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Tvrtko Ursulin3599a912016-11-01 14:44:10 +00004176 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE |
4177 I915_GEM_OBJECT_IS_SHRINKABLE,
Chris Wilson7c55e2c2017-03-07 12:03:38 +00004178
Chris Wilson37e680a2012-06-07 15:38:42 +01004179 .get_pages = i915_gem_object_get_pages_gtt,
4180 .put_pages = i915_gem_object_put_pages_gtt,
Chris Wilson7c55e2c2017-03-07 12:03:38 +00004181
4182 .pwrite = i915_gem_object_pwrite_gtt,
Chris Wilson37e680a2012-06-07 15:38:42 +01004183};
4184
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004185struct drm_i915_gem_object *
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004186i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004187{
Daniel Vetterc397b902010-04-09 19:05:07 +00004188 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004189 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004190 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004191 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004192
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004193 /* There is a prevalence of the assumption that we fit the object's
4194 * page count inside a 32bit _signed_ variable. Let's document this and
4195 * catch if we ever need to fix it. In the meantime, if you do spot
4196 * such a local variable, please consider fixing!
4197 */
Tvrtko Ursulin7a3ee5d2017-03-30 17:31:30 +01004198 if (size >> PAGE_SHIFT > INT_MAX)
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004199 return ERR_PTR(-E2BIG);
4200
4201 if (overflows_type(size, obj->base.size))
4202 return ERR_PTR(-E2BIG);
4203
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00004204 obj = i915_gem_object_alloc(dev_priv);
Daniel Vetterc397b902010-04-09 19:05:07 +00004205 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004206 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004207
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004208 ret = drm_gem_object_init(&dev_priv->drm, &obj->base, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004209 if (ret)
4210 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004211
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004212 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
Jani Nikulac0f86832016-12-07 12:13:04 +02004213 if (IS_I965GM(dev_priv) || IS_I965G(dev_priv)) {
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004214 /* 965gm cannot relocate objects above 4GiB. */
4215 mask &= ~__GFP_HIGHMEM;
4216 mask |= __GFP_DMA32;
4217 }
4218
Al Viro93c76a32015-12-04 23:45:44 -05004219 mapping = obj->base.filp->f_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004220 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004221
Chris Wilson37e680a2012-06-07 15:38:42 +01004222 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004223
Daniel Vetterc397b902010-04-09 19:05:07 +00004224 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4225 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4226
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004227 if (HAS_LLC(dev_priv)) {
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004228 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004229 * cache) for about a 10% performance improvement
4230 * compared to uncached. Graphics requests other than
4231 * display scanout are coherent with the CPU in
4232 * accessing this cache. This means in this mode we
4233 * don't need to clflush on the CPU side, and on the
4234 * GPU side we only need to flush internal caches to
4235 * get data visible to the CPU.
4236 *
4237 * However, we maintain the display planes as UC, and so
4238 * need to rebind when first used as such.
4239 */
4240 obj->cache_level = I915_CACHE_LLC;
4241 } else
4242 obj->cache_level = I915_CACHE_NONE;
4243
Daniel Vetterd861e332013-07-24 23:25:03 +02004244 trace_i915_gem_object_create(obj);
4245
Chris Wilson05394f32010-11-08 19:18:58 +00004246 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004247
4248fail:
4249 i915_gem_object_free(obj);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004250 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004251}
4252
Chris Wilson340fbd82014-05-22 09:16:52 +01004253static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4254{
4255 /* If we are the last user of the backing storage (be it shmemfs
4256 * pages or stolen etc), we know that the pages are going to be
4257 * immediately released. In this case, we can then skip copying
4258 * back the contents from the GPU.
4259 */
4260
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004261 if (obj->mm.madv != I915_MADV_WILLNEED)
Chris Wilson340fbd82014-05-22 09:16:52 +01004262 return false;
4263
4264 if (obj->base.filp == NULL)
4265 return true;
4266
4267 /* At first glance, this looks racy, but then again so would be
4268 * userspace racing mmap against close. However, the first external
4269 * reference to the filp can only be obtained through the
4270 * i915_gem_mmap_ioctl() which safeguards us against the user
4271 * acquiring such a reference whilst we are in the middle of
4272 * freeing the object.
4273 */
4274 return atomic_long_read(&obj->base.filp->f_count) == 1;
4275}
4276
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004277static void __i915_gem_free_objects(struct drm_i915_private *i915,
4278 struct llist_node *freed)
Chris Wilsonbe726152010-07-23 23:18:50 +01004279{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004280 struct drm_i915_gem_object *obj, *on;
Chris Wilsonbe726152010-07-23 23:18:50 +01004281
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004282 mutex_lock(&i915->drm.struct_mutex);
4283 intel_runtime_pm_get(i915);
4284 llist_for_each_entry(obj, freed, freed) {
4285 struct i915_vma *vma, *vn;
Paulo Zanonif65c9162013-11-27 18:20:34 -02004286
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004287 trace_i915_gem_object_destroy(obj);
4288
4289 GEM_BUG_ON(i915_gem_object_is_active(obj));
4290 list_for_each_entry_safe(vma, vn,
4291 &obj->vma_list, obj_link) {
4292 GEM_BUG_ON(!i915_vma_is_ggtt(vma));
4293 GEM_BUG_ON(i915_vma_is_active(vma));
4294 vma->flags &= ~I915_VMA_PIN_MASK;
4295 i915_vma_close(vma);
4296 }
Chris Wilsondb6c2b42016-11-01 11:54:00 +00004297 GEM_BUG_ON(!list_empty(&obj->vma_list));
4298 GEM_BUG_ON(!RB_EMPTY_ROOT(&obj->vma_tree));
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004299
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004300 list_del(&obj->global_link);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004301 }
4302 intel_runtime_pm_put(i915);
4303 mutex_unlock(&i915->drm.struct_mutex);
4304
4305 llist_for_each_entry_safe(obj, on, freed, freed) {
4306 GEM_BUG_ON(obj->bind_count);
4307 GEM_BUG_ON(atomic_read(&obj->frontbuffer_bits));
4308
4309 if (obj->ops->release)
4310 obj->ops->release(obj);
4311
4312 if (WARN_ON(i915_gem_object_has_pinned_pages(obj)))
4313 atomic_set(&obj->mm.pages_pin_count, 0);
Chris Wilson548625e2016-11-01 12:11:34 +00004314 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004315 GEM_BUG_ON(obj->mm.pages);
4316
4317 if (obj->base.import_attach)
4318 drm_prime_gem_destroy(&obj->base, NULL);
4319
Chris Wilsond07f0e52016-10-28 13:58:44 +01004320 reservation_object_fini(&obj->__builtin_resv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004321 drm_gem_object_release(&obj->base);
4322 i915_gem_info_remove_obj(i915, obj->base.size);
4323
4324 kfree(obj->bit_17);
4325 i915_gem_object_free(obj);
4326 }
4327}
4328
4329static void i915_gem_flush_free_objects(struct drm_i915_private *i915)
4330{
4331 struct llist_node *freed;
4332
4333 freed = llist_del_all(&i915->mm.free_list);
4334 if (unlikely(freed))
4335 __i915_gem_free_objects(i915, freed);
4336}
4337
4338static void __i915_gem_free_work(struct work_struct *work)
4339{
4340 struct drm_i915_private *i915 =
4341 container_of(work, struct drm_i915_private, mm.free_work);
4342 struct llist_node *freed;
Chris Wilson26e12f82011-03-20 11:20:19 +00004343
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004344 /* All file-owned VMA should have been released by this point through
4345 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4346 * However, the object may also be bound into the global GTT (e.g.
4347 * older GPUs without per-process support, or for direct access through
4348 * the GTT either for the user or for scanout). Those VMA still need to
4349 * unbound now.
4350 */
Chris Wilson1488fc02012-04-24 15:47:31 +01004351
Chris Wilson5ad08be2017-04-07 11:25:51 +01004352 while ((freed = llist_del_all(&i915->mm.free_list))) {
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004353 __i915_gem_free_objects(i915, freed);
Chris Wilson5ad08be2017-04-07 11:25:51 +01004354 if (need_resched())
4355 break;
4356 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004357}
4358
4359static void __i915_gem_free_object_rcu(struct rcu_head *head)
4360{
4361 struct drm_i915_gem_object *obj =
4362 container_of(head, typeof(*obj), rcu);
4363 struct drm_i915_private *i915 = to_i915(obj->base.dev);
4364
4365 /* We can't simply use call_rcu() from i915_gem_free_object()
4366 * as we need to block whilst unbinding, and the call_rcu
4367 * task may be called from softirq context. So we take a
4368 * detour through a worker.
4369 */
4370 if (llist_add(&obj->freed, &i915->mm.free_list))
4371 schedule_work(&i915->mm.free_work);
4372}
4373
4374void i915_gem_free_object(struct drm_gem_object *gem_obj)
4375{
4376 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4377
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004378 if (obj->mm.quirked)
4379 __i915_gem_object_unpin_pages(obj);
4380
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004381 if (discard_backing_storage(obj))
4382 obj->mm.madv = I915_MADV_DONTNEED;
Daniel Vettera071fa02014-06-18 23:28:09 +02004383
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004384 /* Before we free the object, make sure any pure RCU-only
4385 * read-side critical sections are complete, e.g.
4386 * i915_gem_busy_ioctl(). For the corresponding synchronized
4387 * lookup see i915_gem_object_lookup_rcu().
4388 */
4389 call_rcu(&obj->rcu, __i915_gem_free_object_rcu);
Chris Wilsonbe726152010-07-23 23:18:50 +01004390}
4391
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01004392void __i915_gem_object_release_unless_active(struct drm_i915_gem_object *obj)
4393{
4394 lockdep_assert_held(&obj->base.dev->struct_mutex);
4395
4396 GEM_BUG_ON(i915_gem_object_has_active_reference(obj));
4397 if (i915_gem_object_is_active(obj))
4398 i915_gem_object_set_active_reference(obj);
4399 else
4400 i915_gem_object_put(obj);
4401}
4402
Chris Wilson3033aca2016-10-28 13:58:47 +01004403static void assert_kernel_context_is_current(struct drm_i915_private *dev_priv)
4404{
4405 struct intel_engine_cs *engine;
4406 enum intel_engine_id id;
4407
4408 for_each_engine(engine, dev_priv, id)
Chris Wilsonf131e352016-12-29 14:40:37 +00004409 GEM_BUG_ON(engine->last_retired_context &&
4410 !i915_gem_context_is_kernel(engine->last_retired_context));
Chris Wilson3033aca2016-10-28 13:58:47 +01004411}
4412
Chris Wilson24145512017-01-24 11:01:35 +00004413void i915_gem_sanitize(struct drm_i915_private *i915)
4414{
4415 /*
4416 * If we inherit context state from the BIOS or earlier occupants
4417 * of the GPU, the GPU may be in an inconsistent state when we
4418 * try to take over. The only way to remove the earlier state
4419 * is by resetting. However, resetting on earlier gen is tricky as
4420 * it may impact the display and we are uncertain about the stability
4421 * of the reset, so we only reset recent machines with logical
4422 * context support (that must be reset to remove any stray contexts).
4423 */
4424 if (HAS_HW_CONTEXTS(i915)) {
4425 int reset = intel_gpu_reset(i915, ALL_ENGINES);
4426 WARN_ON(reset && reset != -ENODEV);
4427 }
4428}
4429
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004430int i915_gem_suspend(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07004431{
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004432 struct drm_device *dev = &dev_priv->drm;
Chris Wilsondcff85c2016-08-05 10:14:11 +01004433 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004434
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004435 intel_runtime_pm_get(dev_priv);
Chris Wilson54b4f682016-07-21 21:16:19 +01004436 intel_suspend_gt_powersave(dev_priv);
4437
Chris Wilson45c5f202013-10-16 11:50:01 +01004438 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004439
4440 /* We have to flush all the executing contexts to main memory so
4441 * that they can saved in the hibernation image. To ensure the last
4442 * context image is coherent, we have to switch away from it. That
4443 * leaves the dev_priv->kernel_context still active when
4444 * we actually suspend, and its image in memory may not match the GPU
4445 * state. Fortunately, the kernel_context is disposable and we do
4446 * not rely on its state.
4447 */
4448 ret = i915_gem_switch_to_kernel_context(dev_priv);
4449 if (ret)
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004450 goto err_unlock;
Chris Wilson5ab57c72016-07-15 14:56:20 +01004451
Chris Wilson22dd3bb2016-09-09 14:11:50 +01004452 ret = i915_gem_wait_for_idle(dev_priv,
4453 I915_WAIT_INTERRUPTIBLE |
4454 I915_WAIT_LOCKED);
Chris Wilsonf7403342013-09-13 23:57:04 +01004455 if (ret)
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004456 goto err_unlock;
Chris Wilsonf7403342013-09-13 23:57:04 +01004457
Chris Wilson3033aca2016-10-28 13:58:47 +01004458 assert_kernel_context_is_current(dev_priv);
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004459 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004460 mutex_unlock(&dev->struct_mutex);
4461
Sagar Arun Kamblefd089232017-04-05 15:51:50 +05304462 intel_guc_suspend(dev_priv);
4463
Chris Wilson737b1502015-01-26 18:03:03 +02004464 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004465 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
Chris Wilsonbdeb9782016-12-23 14:57:56 +00004466
4467 /* As the idle_work is rearming if it detects a race, play safe and
4468 * repeat the flush until it is definitely idle.
4469 */
4470 while (flush_delayed_work(&dev_priv->gt.idle_work))
4471 ;
4472
4473 i915_gem_drain_freed_objects(dev_priv);
Chris Wilson29105cc2010-01-07 10:39:13 +00004474
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004475 /* Assert that we sucessfully flushed all the work and
4476 * reset the GPU back to its idle, low power state.
4477 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004478 WARN_ON(dev_priv->gt.awake);
Chris Wilson05425242017-03-03 12:19:47 +00004479 WARN_ON(!intel_engines_are_idle(dev_priv));
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004480
Imre Deak1c777c52016-10-12 17:46:37 +03004481 /*
4482 * Neither the BIOS, ourselves or any other kernel
4483 * expects the system to be in execlists mode on startup,
4484 * so we need to reset the GPU back to legacy mode. And the only
4485 * known way to disable logical contexts is through a GPU reset.
4486 *
4487 * So in order to leave the system in a known default configuration,
4488 * always reset the GPU upon unload and suspend. Afterwards we then
4489 * clean up the GEM state tracking, flushing off the requests and
4490 * leaving the system in a known idle state.
4491 *
4492 * Note that is of the upmost importance that the GPU is idle and
4493 * all stray writes are flushed *before* we dismantle the backing
4494 * storage for the pinned objects.
4495 *
4496 * However, since we are uncertain that resetting the GPU on older
4497 * machines is a good idea, we don't - just in case it leaves the
4498 * machine in an unusable condition.
4499 */
Chris Wilson24145512017-01-24 11:01:35 +00004500 i915_gem_sanitize(dev_priv);
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004501 goto out_rpm_put;
Imre Deak1c777c52016-10-12 17:46:37 +03004502
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004503err_unlock:
Chris Wilson45c5f202013-10-16 11:50:01 +01004504 mutex_unlock(&dev->struct_mutex);
Chris Wilsonc998e8a2017-03-02 08:30:29 +00004505out_rpm_put:
4506 intel_runtime_pm_put(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004507 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004508}
4509
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004510void i915_gem_resume(struct drm_i915_private *dev_priv)
Chris Wilson5ab57c72016-07-15 14:56:20 +01004511{
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004512 struct drm_device *dev = &dev_priv->drm;
Chris Wilson5ab57c72016-07-15 14:56:20 +01004513
Imre Deak31ab49a2016-11-07 11:20:05 +02004514 WARN_ON(dev_priv->gt.awake);
4515
Chris Wilson5ab57c72016-07-15 14:56:20 +01004516 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00004517 i915_gem_restore_gtt_mappings(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004518
4519 /* As we didn't flush the kernel context before suspend, we cannot
4520 * guarantee that the context image is complete. So let's just reset
4521 * it and start again.
4522 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01004523 dev_priv->gt.resume(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004524
4525 mutex_unlock(&dev->struct_mutex);
4526}
4527
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004528void i915_gem_init_swizzling(struct drm_i915_private *dev_priv)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004529{
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004530 if (INTEL_GEN(dev_priv) < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004531 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4532 return;
4533
4534 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4535 DISP_TILE_SURFACE_SWIZZLING);
4536
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004537 if (IS_GEN5(dev_priv))
Daniel Vetter11782b02012-01-31 16:47:55 +01004538 return;
4539
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004540 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004541 if (IS_GEN6(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004542 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004543 else if (IS_GEN7(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004544 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004545 else if (IS_GEN8(dev_priv))
Ben Widawsky31a53362013-11-02 21:07:04 -07004546 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004547 else
4548 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004549}
Daniel Vettere21af882012-02-09 20:53:27 +01004550
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004551static void init_unused_ring(struct drm_i915_private *dev_priv, u32 base)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004552{
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004553 I915_WRITE(RING_CTL(base), 0);
4554 I915_WRITE(RING_HEAD(base), 0);
4555 I915_WRITE(RING_TAIL(base), 0);
4556 I915_WRITE(RING_START(base), 0);
4557}
4558
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004559static void init_unused_rings(struct drm_i915_private *dev_priv)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004560{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004561 if (IS_I830(dev_priv)) {
4562 init_unused_ring(dev_priv, PRB1_BASE);
4563 init_unused_ring(dev_priv, SRB0_BASE);
4564 init_unused_ring(dev_priv, SRB1_BASE);
4565 init_unused_ring(dev_priv, SRB2_BASE);
4566 init_unused_ring(dev_priv, SRB3_BASE);
4567 } else if (IS_GEN2(dev_priv)) {
4568 init_unused_ring(dev_priv, SRB0_BASE);
4569 init_unused_ring(dev_priv, SRB1_BASE);
4570 } else if (IS_GEN3(dev_priv)) {
4571 init_unused_ring(dev_priv, PRB1_BASE);
4572 init_unused_ring(dev_priv, PRB2_BASE);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004573 }
4574}
4575
Chris Wilson20a8a742017-02-08 14:30:31 +00004576static int __i915_gem_restart_engines(void *data)
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004577{
Chris Wilson20a8a742017-02-08 14:30:31 +00004578 struct drm_i915_private *i915 = data;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004579 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304580 enum intel_engine_id id;
Chris Wilson20a8a742017-02-08 14:30:31 +00004581 int err;
4582
4583 for_each_engine(engine, i915, id) {
4584 err = engine->init_hw(engine);
4585 if (err)
4586 return err;
4587 }
4588
4589 return 0;
4590}
4591
4592int i915_gem_init_hw(struct drm_i915_private *dev_priv)
4593{
Chris Wilsond200cda2016-04-28 09:56:44 +01004594 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004595
Chris Wilsonde867c22016-10-25 13:16:02 +01004596 dev_priv->gt.last_init_time = ktime_get();
4597
Chris Wilson5e4f5182015-02-13 14:35:59 +00004598 /* Double layer security blanket, see i915_gem_init() */
4599 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4600
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004601 if (HAS_EDRAM(dev_priv) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004602 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004603
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01004604 if (IS_HASWELL(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004605 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev_priv) ?
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004606 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004607
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004608 if (HAS_PCH_NOP(dev_priv)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004609 if (IS_IVYBRIDGE(dev_priv)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004610 u32 temp = I915_READ(GEN7_MSG_CTL);
4611 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4612 I915_WRITE(GEN7_MSG_CTL, temp);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004613 } else if (INTEL_GEN(dev_priv) >= 7) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004614 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4615 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4616 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4617 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004618 }
4619
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004620 i915_gem_init_swizzling(dev_priv);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004621
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004622 /*
4623 * At least 830 can leave some of the unused rings
4624 * "active" (ie. head != tail) after resume which
4625 * will prevent c3 entry. Makes sure all unused rings
4626 * are totally idle.
4627 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004628 init_unused_rings(dev_priv);
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004629
Dave Gordoned54c1a2016-01-19 19:02:54 +00004630 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004631
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004632 ret = i915_ppgtt_init_hw(dev_priv);
John Harrison4ad2fd82015-06-18 13:11:20 +01004633 if (ret) {
4634 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4635 goto out;
4636 }
4637
4638 /* Need to do basic initialisation of all rings first: */
Chris Wilson20a8a742017-02-08 14:30:31 +00004639 ret = __i915_gem_restart_engines(dev_priv);
4640 if (ret)
4641 goto out;
Mika Kuoppala99433932013-01-22 14:12:17 +02004642
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004643 intel_mocs_init_l3cc_table(dev_priv);
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004644
Oscar Mateob8991402017-03-28 09:53:47 -07004645 /* We can't enable contexts until all firmware is loaded */
4646 ret = intel_uc_init_hw(dev_priv);
4647 if (ret)
4648 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004649
Chris Wilson5e4f5182015-02-13 14:35:59 +00004650out:
4651 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004652 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004653}
4654
Chris Wilson39df9192016-07-20 13:31:57 +01004655bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4656{
4657 if (INTEL_INFO(dev_priv)->gen < 6)
4658 return false;
4659
4660 /* TODO: make semaphores and Execlists play nicely together */
4661 if (i915.enable_execlists)
4662 return false;
4663
4664 if (value >= 0)
4665 return value;
4666
4667#ifdef CONFIG_INTEL_IOMMU
4668 /* Enable semaphores on SNB when IO remapping is off */
4669 if (INTEL_INFO(dev_priv)->gen == 6 && intel_iommu_gfx_mapped)
4670 return false;
4671#endif
4672
4673 return true;
4674}
4675
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004676int i915_gem_init(struct drm_i915_private *dev_priv)
Chris Wilson1070a422012-04-24 15:47:41 +01004677{
Chris Wilson1070a422012-04-24 15:47:41 +01004678 int ret;
4679
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004680 mutex_lock(&dev_priv->drm.struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004681
Chris Wilson57822dc2017-02-22 11:40:48 +00004682 i915_gem_clflush_init(dev_priv);
4683
Oscar Mateoa83014d2014-07-24 17:04:21 +01004684 if (!i915.enable_execlists) {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004685 dev_priv->gt.resume = intel_legacy_submission_resume;
Chris Wilson7e37f882016-08-02 22:50:21 +01004686 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004687 } else {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004688 dev_priv->gt.resume = intel_lr_context_resume;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004689 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004690 }
4691
Chris Wilson5e4f5182015-02-13 14:35:59 +00004692 /* This is just a security blanket to placate dragons.
4693 * On some systems, we very sporadically observe that the first TLBs
4694 * used by the CS may be stale, despite us poking the TLB reset. If
4695 * we hold the forcewake during initialisation these problems
4696 * just magically go away.
4697 */
4698 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4699
Chris Wilson72778cb2016-05-19 16:17:16 +01004700 i915_gem_init_userptr(dev_priv);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004701
4702 ret = i915_gem_init_ggtt(dev_priv);
4703 if (ret)
4704 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004705
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004706 ret = i915_gem_context_init(dev_priv);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004707 if (ret)
4708 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004709
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004710 ret = intel_engines_init(dev_priv);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004711 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004712 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004713
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004714 ret = i915_gem_init_hw(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004715 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004716 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004717 * wedged. But we only want to do this where the GPU is angry,
4718 * for all other failure, such as an allocation failure, bail.
4719 */
4720 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01004721 i915_gem_set_wedged(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004722 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004723 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004724
4725out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004726 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00004727 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004728
Chris Wilson60990322014-04-09 09:19:42 +01004729 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004730}
4731
Chris Wilson24145512017-01-24 11:01:35 +00004732void i915_gem_init_mmio(struct drm_i915_private *i915)
4733{
4734 i915_gem_sanitize(i915);
4735}
4736
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004737void
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004738i915_gem_cleanup_engines(struct drm_i915_private *dev_priv)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004739{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004740 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304741 enum intel_engine_id id;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004742
Akash Goel3b3f1652016-10-13 22:44:48 +05304743 for_each_engine(engine, dev_priv, id)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004744 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004745}
4746
Eric Anholt673a3942008-07-30 12:06:12 -07004747void
Imre Deak40ae4e12016-03-16 14:54:03 +02004748i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4749{
Chris Wilson49ef5292016-08-18 17:17:00 +01004750 int i;
Imre Deak40ae4e12016-03-16 14:54:03 +02004751
4752 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4753 !IS_CHERRYVIEW(dev_priv))
4754 dev_priv->num_fence_regs = 32;
Jani Nikula73f67aa2016-12-07 22:48:09 +02004755 else if (INTEL_INFO(dev_priv)->gen >= 4 ||
4756 IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
4757 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004758 dev_priv->num_fence_regs = 16;
4759 else
4760 dev_priv->num_fence_regs = 8;
4761
Chris Wilsonc0336662016-05-06 15:40:21 +01004762 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004763 dev_priv->num_fence_regs =
4764 I915_READ(vgtif_reg(avail_rs.fence_num));
4765
4766 /* Initialize fence registers to zero */
Chris Wilson49ef5292016-08-18 17:17:00 +01004767 for (i = 0; i < dev_priv->num_fence_regs; i++) {
4768 struct drm_i915_fence_reg *fence = &dev_priv->fence_regs[i];
4769
4770 fence->i915 = dev_priv;
4771 fence->id = i;
4772 list_add_tail(&fence->link, &dev_priv->mm.fence_list);
4773 }
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004774 i915_gem_restore_fences(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004775
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004776 i915_gem_detect_bit_6_swizzle(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004777}
4778
Chris Wilson73cb9702016-10-28 13:58:46 +01004779int
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004780i915_gem_load_init(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07004781{
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004782 int err = -ENOMEM;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004783
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004784 dev_priv->objects = KMEM_CACHE(drm_i915_gem_object, SLAB_HWCACHE_ALIGN);
4785 if (!dev_priv->objects)
Chris Wilson73cb9702016-10-28 13:58:46 +01004786 goto err_out;
Chris Wilson73cb9702016-10-28 13:58:46 +01004787
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004788 dev_priv->vmas = KMEM_CACHE(i915_vma, SLAB_HWCACHE_ALIGN);
4789 if (!dev_priv->vmas)
Chris Wilson73cb9702016-10-28 13:58:46 +01004790 goto err_objects;
Chris Wilson73cb9702016-10-28 13:58:46 +01004791
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004792 dev_priv->requests = KMEM_CACHE(drm_i915_gem_request,
4793 SLAB_HWCACHE_ALIGN |
4794 SLAB_RECLAIM_ACCOUNT |
4795 SLAB_DESTROY_BY_RCU);
4796 if (!dev_priv->requests)
Chris Wilson73cb9702016-10-28 13:58:46 +01004797 goto err_vmas;
Chris Wilson73cb9702016-10-28 13:58:46 +01004798
Chris Wilson52e54202016-11-14 20:41:02 +00004799 dev_priv->dependencies = KMEM_CACHE(i915_dependency,
4800 SLAB_HWCACHE_ALIGN |
4801 SLAB_RECLAIM_ACCOUNT);
4802 if (!dev_priv->dependencies)
4803 goto err_requests;
4804
Chris Wilson73cb9702016-10-28 13:58:46 +01004805 mutex_lock(&dev_priv->drm.struct_mutex);
4806 INIT_LIST_HEAD(&dev_priv->gt.timelines);
Chris Wilsonbb894852016-11-14 20:40:57 +00004807 err = i915_gem_timeline_init__global(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +01004808 mutex_unlock(&dev_priv->drm.struct_mutex);
4809 if (err)
Chris Wilson52e54202016-11-14 20:41:02 +00004810 goto err_dependencies;
Eric Anholt673a3942008-07-30 12:06:12 -07004811
Ben Widawskya33afea2013-09-17 21:12:45 -07004812 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004813 INIT_WORK(&dev_priv->mm.free_work, __i915_gem_free_work);
4814 init_llist_head(&dev_priv->mm.free_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004815 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4816 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004817 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson275f0392016-10-24 13:42:14 +01004818 INIT_LIST_HEAD(&dev_priv->mm.userfault_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01004819 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004820 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004821 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004822 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004823 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004824 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004825
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004826 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004827
Joonas Lahtinen6f633402016-09-01 14:58:21 +03004828 atomic_set(&dev_priv->mm.bsd_engine_dispatch_index, 0);
4829
Chris Wilsonb5add952016-08-04 16:32:36 +01004830 spin_lock_init(&dev_priv->fb_tracking.lock);
Chris Wilson73cb9702016-10-28 13:58:46 +01004831
4832 return 0;
4833
Chris Wilson52e54202016-11-14 20:41:02 +00004834err_dependencies:
4835 kmem_cache_destroy(dev_priv->dependencies);
Chris Wilson73cb9702016-10-28 13:58:46 +01004836err_requests:
4837 kmem_cache_destroy(dev_priv->requests);
4838err_vmas:
4839 kmem_cache_destroy(dev_priv->vmas);
4840err_objects:
4841 kmem_cache_destroy(dev_priv->objects);
4842err_out:
4843 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07004844}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004845
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00004846void i915_gem_load_cleanup(struct drm_i915_private *dev_priv)
Imre Deakd64aa092016-01-19 15:26:29 +02004847{
Chris Wilsonc4d4c1c2017-02-10 16:35:23 +00004848 i915_gem_drain_freed_objects(dev_priv);
Chris Wilson7d5d59e2016-11-01 08:48:41 +00004849 WARN_ON(!llist_empty(&dev_priv->mm.free_list));
Chris Wilsonc4d4c1c2017-02-10 16:35:23 +00004850 WARN_ON(dev_priv->mm.object_count);
Chris Wilson7d5d59e2016-11-01 08:48:41 +00004851
Matthew Auldea84aa72016-11-17 21:04:11 +00004852 mutex_lock(&dev_priv->drm.struct_mutex);
4853 i915_gem_timeline_fini(&dev_priv->gt.global_timeline);
4854 WARN_ON(!list_empty(&dev_priv->gt.timelines));
4855 mutex_unlock(&dev_priv->drm.struct_mutex);
4856
Chris Wilson52e54202016-11-14 20:41:02 +00004857 kmem_cache_destroy(dev_priv->dependencies);
Imre Deakd64aa092016-01-19 15:26:29 +02004858 kmem_cache_destroy(dev_priv->requests);
4859 kmem_cache_destroy(dev_priv->vmas);
4860 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01004861
4862 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
4863 rcu_barrier();
Imre Deakd64aa092016-01-19 15:26:29 +02004864}
4865
Chris Wilson6a800ea2016-09-21 14:51:07 +01004866int i915_gem_freeze(struct drm_i915_private *dev_priv)
4867{
Chris Wilsond0aa3012017-04-07 11:25:49 +01004868 /* Discard all purgeable objects, let userspace recover those as
4869 * required after resuming.
4870 */
Chris Wilson6a800ea2016-09-21 14:51:07 +01004871 i915_gem_shrink_all(dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01004872
Chris Wilson6a800ea2016-09-21 14:51:07 +01004873 return 0;
4874}
4875
Chris Wilson461fb992016-05-14 07:26:33 +01004876int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
4877{
4878 struct drm_i915_gem_object *obj;
Chris Wilson7aab2d52016-09-09 20:02:18 +01004879 struct list_head *phases[] = {
4880 &dev_priv->mm.unbound_list,
4881 &dev_priv->mm.bound_list,
4882 NULL
4883 }, **p;
Chris Wilson461fb992016-05-14 07:26:33 +01004884
4885 /* Called just before we write the hibernation image.
4886 *
4887 * We need to update the domain tracking to reflect that the CPU
4888 * will be accessing all the pages to create and restore from the
4889 * hibernation, and so upon restoration those pages will be in the
4890 * CPU domain.
4891 *
4892 * To make sure the hibernation image contains the latest state,
4893 * we update that state just before writing out the image.
Chris Wilson7aab2d52016-09-09 20:02:18 +01004894 *
4895 * To try and reduce the hibernation image, we manually shrink
Chris Wilsond0aa3012017-04-07 11:25:49 +01004896 * the objects as well, see i915_gem_freeze()
Chris Wilson461fb992016-05-14 07:26:33 +01004897 */
4898
Chris Wilson6a800ea2016-09-21 14:51:07 +01004899 i915_gem_shrink(dev_priv, -1UL, I915_SHRINK_UNBOUND);
Chris Wilson17b93c42017-04-07 11:25:50 +01004900 i915_gem_drain_freed_objects(dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01004901
Chris Wilsond0aa3012017-04-07 11:25:49 +01004902 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson7aab2d52016-09-09 20:02:18 +01004903 for (p = phases; *p; p++) {
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004904 list_for_each_entry(obj, *p, global_link) {
Chris Wilson7aab2d52016-09-09 20:02:18 +01004905 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4906 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4907 }
Chris Wilson461fb992016-05-14 07:26:33 +01004908 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01004909 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson461fb992016-05-14 07:26:33 +01004910
4911 return 0;
4912}
4913
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004914void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004915{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004916 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004917 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00004918
4919 /* Clean up our request list when the client is going away, so that
4920 * later retire_requests won't dereference our soon-to-be-gone
4921 * file_priv.
4922 */
Chris Wilson1c255952010-09-26 11:03:27 +01004923 spin_lock(&file_priv->mm.lock);
Chris Wilsonc8659ef2017-03-02 12:25:25 +00004924 list_for_each_entry(request, &file_priv->mm.request_list, client_link)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004925 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01004926 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01004927
Chris Wilson2e1b8732015-04-27 13:41:22 +01004928 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01004929 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01004930 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004931 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004932 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004933}
4934
4935int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4936{
4937 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004938 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004939
Chris Wilsonc4c29d72016-11-09 10:45:07 +00004940 DRM_DEBUG("\n");
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004941
4942 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4943 if (!file_priv)
4944 return -ENOMEM;
4945
4946 file->driver_priv = file_priv;
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004947 file_priv->dev_priv = to_i915(dev);
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004948 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01004949 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004950
4951 spin_lock_init(&file_priv->mm.lock);
4952 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004953
Chris Wilsonc80ff162016-07-27 09:07:27 +01004954 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00004955
Ben Widawskye422b882013-12-06 14:10:58 -08004956 ret = i915_gem_context_open(dev, file);
4957 if (ret)
4958 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004959
Ben Widawskye422b882013-12-06 14:10:58 -08004960 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004961}
4962
Daniel Vetterb680c372014-09-19 18:27:27 +02004963/**
4964 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07004965 * @old: current GEM buffer for the frontbuffer slots
4966 * @new: new GEM buffer for the frontbuffer slots
4967 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02004968 *
4969 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
4970 * from @old and setting them in @new. Both @old and @new can be NULL.
4971 */
Daniel Vettera071fa02014-06-18 23:28:09 +02004972void i915_gem_track_fb(struct drm_i915_gem_object *old,
4973 struct drm_i915_gem_object *new,
4974 unsigned frontbuffer_bits)
4975{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004976 /* Control of individual bits within the mask are guarded by
4977 * the owning plane->mutex, i.e. we can never see concurrent
4978 * manipulation of individual bits. But since the bitfield as a whole
4979 * is updated using RMW, we need to use atomics in order to update
4980 * the bits.
4981 */
4982 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
4983 sizeof(atomic_t) * BITS_PER_BYTE);
4984
Daniel Vettera071fa02014-06-18 23:28:09 +02004985 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004986 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
4987 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004988 }
4989
4990 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004991 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
4992 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004993 }
4994}
4995
Dave Gordonea702992015-07-09 19:29:02 +01004996/* Allocate a new GEM object and fill it with the supplied data */
4997struct drm_i915_gem_object *
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00004998i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
Dave Gordonea702992015-07-09 19:29:02 +01004999 const void *data, size_t size)
5000{
5001 struct drm_i915_gem_object *obj;
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005002 struct file *file;
5003 size_t offset;
5004 int err;
Dave Gordonea702992015-07-09 19:29:02 +01005005
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00005006 obj = i915_gem_object_create(dev_priv, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01005007 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01005008 return obj;
5009
Chris Wilsonce8ff092017-03-17 19:46:47 +00005010 GEM_BUG_ON(obj->base.write_domain != I915_GEM_DOMAIN_CPU);
Dave Gordonea702992015-07-09 19:29:02 +01005011
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005012 file = obj->base.filp;
5013 offset = 0;
5014 do {
5015 unsigned int len = min_t(typeof(size), size, PAGE_SIZE);
5016 struct page *page;
5017 void *pgdata, *vaddr;
Dave Gordonea702992015-07-09 19:29:02 +01005018
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005019 err = pagecache_write_begin(file, file->f_mapping,
5020 offset, len, 0,
5021 &page, &pgdata);
5022 if (err < 0)
5023 goto fail;
Dave Gordonea702992015-07-09 19:29:02 +01005024
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005025 vaddr = kmap(page);
5026 memcpy(vaddr, data, len);
5027 kunmap(page);
5028
5029 err = pagecache_write_end(file, file->f_mapping,
5030 offset, len, len,
5031 page, pgdata);
5032 if (err < 0)
5033 goto fail;
5034
5035 size -= len;
5036 data += len;
5037 offset += len;
5038 } while (size);
Dave Gordonea702992015-07-09 19:29:02 +01005039
5040 return obj;
5041
5042fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01005043 i915_gem_object_put(obj);
Chris Wilsonbe062fa2017-03-17 19:46:48 +00005044 return ERR_PTR(err);
Dave Gordonea702992015-07-09 19:29:02 +01005045}
Chris Wilson96d77632016-10-28 13:58:33 +01005046
5047struct scatterlist *
5048i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
5049 unsigned int n,
5050 unsigned int *offset)
5051{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01005052 struct i915_gem_object_page_iter *iter = &obj->mm.get_page;
Chris Wilson96d77632016-10-28 13:58:33 +01005053 struct scatterlist *sg;
5054 unsigned int idx, count;
5055
5056 might_sleep();
5057 GEM_BUG_ON(n >= obj->base.size >> PAGE_SHIFT);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01005058 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
Chris Wilson96d77632016-10-28 13:58:33 +01005059
5060 /* As we iterate forward through the sg, we record each entry in a
5061 * radixtree for quick repeated (backwards) lookups. If we have seen
5062 * this index previously, we will have an entry for it.
5063 *
5064 * Initial lookup is O(N), but this is amortized to O(1) for
5065 * sequential page access (where each new request is consecutive
5066 * to the previous one). Repeated lookups are O(lg(obj->base.size)),
5067 * i.e. O(1) with a large constant!
5068 */
5069 if (n < READ_ONCE(iter->sg_idx))
5070 goto lookup;
5071
5072 mutex_lock(&iter->lock);
5073
5074 /* We prefer to reuse the last sg so that repeated lookup of this
5075 * (or the subsequent) sg are fast - comparing against the last
5076 * sg is faster than going through the radixtree.
5077 */
5078
5079 sg = iter->sg_pos;
5080 idx = iter->sg_idx;
5081 count = __sg_page_count(sg);
5082
5083 while (idx + count <= n) {
5084 unsigned long exception, i;
5085 int ret;
5086
5087 /* If we cannot allocate and insert this entry, or the
5088 * individual pages from this range, cancel updating the
5089 * sg_idx so that on this lookup we are forced to linearly
5090 * scan onwards, but on future lookups we will try the
5091 * insertion again (in which case we need to be careful of
5092 * the error return reporting that we have already inserted
5093 * this index).
5094 */
5095 ret = radix_tree_insert(&iter->radix, idx, sg);
5096 if (ret && ret != -EEXIST)
5097 goto scan;
5098
5099 exception =
5100 RADIX_TREE_EXCEPTIONAL_ENTRY |
5101 idx << RADIX_TREE_EXCEPTIONAL_SHIFT;
5102 for (i = 1; i < count; i++) {
5103 ret = radix_tree_insert(&iter->radix, idx + i,
5104 (void *)exception);
5105 if (ret && ret != -EEXIST)
5106 goto scan;
5107 }
5108
5109 idx += count;
5110 sg = ____sg_next(sg);
5111 count = __sg_page_count(sg);
5112 }
5113
5114scan:
5115 iter->sg_pos = sg;
5116 iter->sg_idx = idx;
5117
5118 mutex_unlock(&iter->lock);
5119
5120 if (unlikely(n < idx)) /* insertion completed by another thread */
5121 goto lookup;
5122
5123 /* In case we failed to insert the entry into the radixtree, we need
5124 * to look beyond the current sg.
5125 */
5126 while (idx + count <= n) {
5127 idx += count;
5128 sg = ____sg_next(sg);
5129 count = __sg_page_count(sg);
5130 }
5131
5132 *offset = n - idx;
5133 return sg;
5134
5135lookup:
5136 rcu_read_lock();
5137
5138 sg = radix_tree_lookup(&iter->radix, n);
5139 GEM_BUG_ON(!sg);
5140
5141 /* If this index is in the middle of multi-page sg entry,
5142 * the radixtree will contain an exceptional entry that points
5143 * to the start of that range. We will return the pointer to
5144 * the base page and the offset of this page within the
5145 * sg entry's range.
5146 */
5147 *offset = 0;
5148 if (unlikely(radix_tree_exception(sg))) {
5149 unsigned long base =
5150 (unsigned long)sg >> RADIX_TREE_EXCEPTIONAL_SHIFT;
5151
5152 sg = radix_tree_lookup(&iter->radix, base);
5153 GEM_BUG_ON(!sg);
5154
5155 *offset = n - base;
5156 }
5157
5158 rcu_read_unlock();
5159
5160 return sg;
5161}
5162
5163struct page *
5164i915_gem_object_get_page(struct drm_i915_gem_object *obj, unsigned int n)
5165{
5166 struct scatterlist *sg;
5167 unsigned int offset;
5168
5169 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
5170
5171 sg = i915_gem_object_get_sg(obj, n, &offset);
5172 return nth_page(sg_page(sg), offset);
5173}
5174
5175/* Like i915_gem_object_get_page(), but mark the returned page dirty */
5176struct page *
5177i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
5178 unsigned int n)
5179{
5180 struct page *page;
5181
5182 page = i915_gem_object_get_page(obj, n);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01005183 if (!obj->mm.dirty)
Chris Wilson96d77632016-10-28 13:58:33 +01005184 set_page_dirty(page);
5185
5186 return page;
5187}
5188
5189dma_addr_t
5190i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
5191 unsigned long n)
5192{
5193 struct scatterlist *sg;
5194 unsigned int offset;
5195
5196 sg = i915_gem_object_get_sg(obj, n, &offset);
5197 return sg_dma_address(sg) + (offset << PAGE_SHIFT);
5198}
Chris Wilson935a2f72017-02-13 17:15:13 +00005199
5200#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
5201#include "selftests/scatterlist.c"
Chris Wilson66d9cb52017-02-13 17:15:17 +00005202#include "selftests/mock_gem_device.c"
Chris Wilson44653982017-02-13 17:15:20 +00005203#include "selftests/huge_gem_object.c"
Chris Wilson8335fd62017-02-13 17:15:28 +00005204#include "selftests/i915_gem_object.c"
Chris Wilson17059452017-02-13 17:15:32 +00005205#include "selftests/i915_gem_coherency.c"
Chris Wilson935a2f72017-02-13 17:15:13 +00005206#endif