blob: 933d832aeff73dae6a4e3379318e8638be061d0d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Jesse Barnes585fb112008-07-29 11:54:06 -070033#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_bios.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070035#include <linux/io-mapping.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070036
Linus Torvalds1da177e2005-04-16 15:20:36 -070037/* General customization:
38 */
39
40#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
41
42#define DRIVER_NAME "i915"
43#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070044#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
Jesse Barnes317c35d2008-08-25 15:11:06 -070046enum pipe {
47 PIPE_A = 0,
48 PIPE_B,
49};
50
Jesse Barnes80824002009-09-10 15:28:06 -070051enum plane {
52 PLANE_A = 0,
53 PLANE_B,
54};
55
Keith Packard52440212008-11-18 09:30:25 -080056#define I915_NUM_PIPE 2
57
Linus Torvalds1da177e2005-04-16 15:20:36 -070058/* Interface history:
59 *
60 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +110061 * 1.2: Add Power Management
62 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +110063 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +100064 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100065 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
66 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -070067 */
68#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100069#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -070070#define DRIVER_PATCHLEVEL 0
71
Eric Anholt673a3942008-07-30 12:06:12 -070072#define WATCH_COHERENCY 0
73#define WATCH_BUF 0
74#define WATCH_EXEC 0
75#define WATCH_LRU 0
76#define WATCH_RELOC 0
77#define WATCH_INACTIVE 0
78#define WATCH_PWRITE 0
79
Dave Airlie71acb5e2008-12-30 20:31:46 +100080#define I915_GEM_PHYS_CURSOR_0 1
81#define I915_GEM_PHYS_CURSOR_1 2
82#define I915_GEM_PHYS_OVERLAY_REGS 3
83#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
84
85struct drm_i915_gem_phys_object {
86 int id;
87 struct page **page_list;
88 drm_dma_handle_t *handle;
89 struct drm_gem_object *cur_obj;
90};
91
Linus Torvalds1da177e2005-04-16 15:20:36 -070092typedef struct _drm_i915_ring_buffer {
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 unsigned long Size;
94 u8 *virtual_start;
95 int head;
96 int tail;
97 int space;
98 drm_local_map_t map;
Eric Anholt673a3942008-07-30 12:06:12 -070099 struct drm_gem_object *ring_obj;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100} drm_i915_ring_buffer_t;
101
102struct mem_block {
103 struct mem_block *next;
104 struct mem_block *prev;
105 int start;
106 int size;
Eric Anholt6c340ea2007-08-25 20:23:09 +1000107 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108};
109
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700110struct opregion_header;
111struct opregion_acpi;
112struct opregion_swsci;
113struct opregion_asle;
114
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100115struct intel_opregion {
116 struct opregion_header *header;
117 struct opregion_acpi *acpi;
118 struct opregion_swsci *swsci;
119 struct opregion_asle *asle;
120 int enabled;
121};
122
Dave Airlie7c1c2872008-11-28 14:22:24 +1000123struct drm_i915_master_private {
124 drm_local_map_t *sarea;
125 struct _drm_i915_sarea *sarea_priv;
126};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800127#define I915_FENCE_REG_NONE -1
128
129struct drm_i915_fence_reg {
130 struct drm_gem_object *obj;
131};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000132
yakui_zhao9b9d1722009-05-31 17:17:17 +0800133struct sdvo_device_mapping {
134 u8 dvo_port;
135 u8 slave_addr;
136 u8 dvo_wiring;
137 u8 initialized;
138};
139
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700140struct drm_i915_error_state {
141 u32 eir;
142 u32 pgtbl_er;
143 u32 pipeastat;
144 u32 pipebstat;
145 u32 ipeir;
146 u32 ipehr;
147 u32 instdone;
148 u32 acthd;
149 u32 instpm;
150 u32 instps;
151 u32 instdone1;
152 u32 seqno;
153 struct timeval time;
154};
155
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156typedef struct drm_i915_private {
Eric Anholt673a3942008-07-30 12:06:12 -0700157 struct drm_device *dev;
158
Dave Airlieac5c4e72008-12-19 15:38:34 +1000159 int has_gem;
160
Eric Anholt3043c602008-10-02 12:24:47 -0700161 void __iomem *regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162
Dave Airlieec2a4c32009-08-04 11:43:41 +1000163 struct pci_dev *bridge_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164 drm_i915_ring_buffer_t ring;
165
Dave Airlie9c8da5e2005-07-10 15:38:56 +1000166 drm_dma_handle_t *status_page_dmah;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 void *hw_status_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168 dma_addr_t dma_status_page;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700169 uint32_t counter;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000170 unsigned int status_gfx_addr;
171 drm_local_map_t hws_map;
Eric Anholt673a3942008-07-30 12:06:12 -0700172 struct drm_gem_object *hws_obj;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173
Jesse Barnesd7658982009-06-05 14:41:29 +0000174 struct resource mch_res;
175
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000176 unsigned int cpp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177 int back_offset;
178 int front_offset;
179 int current_page;
180 int page_flipping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181
182 wait_queue_head_t irq_queue;
183 atomic_t irq_received;
Eric Anholted4cb412008-07-29 12:10:39 -0700184 /** Protects user_irq_refcount and irq_mask_reg */
185 spinlock_t user_irq_lock;
186 /** Refcount for i915_user_irq_get() versus i915_user_irq_put(). */
187 int user_irq_refcount;
188 /** Cached value of IMR to avoid reads in updating the bitfield */
189 u32 irq_mask_reg;
Keith Packard7c463582008-11-04 02:03:27 -0800190 u32 pipestat[2];
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800191 /** splitted irq regs for graphics and display engine on IGDNG,
192 irq_mask_reg is still used for display irq. */
193 u32 gt_irq_mask_reg;
194 u32 gt_irq_enable_reg;
195 u32 de_irq_enable_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196
Jesse Barnes5ca58282009-03-31 14:11:15 -0700197 u32 hotplug_supported_mask;
198 struct work_struct hotplug_work;
199
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 int tex_lru_log_granularity;
201 int allow_batchbuffer;
202 struct mem_block *agp_heap;
Dave Airlie0d6aa602006-01-02 20:14:23 +1100203 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
Dave Airlie702880f2006-06-24 17:07:34 +1000204 int vblank_pipe;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000205
Jesse Barnes79e53942008-11-07 14:24:08 -0800206 bool cursor_needs_physical;
207
208 struct drm_mm vram;
209
Jesse Barnes80824002009-09-10 15:28:06 -0700210 unsigned long cfb_size;
211 unsigned long cfb_pitch;
212 int cfb_fence;
213 int cfb_plane;
214
Jesse Barnes79e53942008-11-07 14:24:08 -0800215 int irq_enabled;
216
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100217 struct intel_opregion opregion;
218
Jesse Barnes79e53942008-11-07 14:24:08 -0800219 /* LVDS info */
220 int backlight_duty_cycle; /* restore backlight to this value */
221 bool panel_wants_dither;
222 struct drm_display_mode *panel_fixed_mode;
Ma Ling88631702009-05-13 11:19:55 +0800223 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
224 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
Jesse Barnes79e53942008-11-07 14:24:08 -0800225
226 /* Feature bits from the VBIOS */
Hannes Eder95281e32008-12-18 15:09:00 +0100227 unsigned int int_tv_support:1;
228 unsigned int lvds_dither:1;
229 unsigned int lvds_vbt:1;
230 unsigned int int_crt_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500231 unsigned int lvds_use_ssc:1;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800232 unsigned int edp_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500233 int lvds_ssc_freq;
Jesse Barnes79e53942008-11-07 14:24:08 -0800234
Jesse Barnesc1c7af62009-09-10 15:28:03 -0700235 struct notifier_block lid_notifier;
236
David Müller (ELSOFT AG)db545012009-08-29 08:54:45 +0200237 int crt_ddc_bus; /* -1 = unknown, else GPIO to use for CRT DDC */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800238 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
239 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
240 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
241
Shaohua Li7662c8b2009-06-26 11:23:55 +0800242 unsigned int fsb_freq, mem_freq;
243
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700244 spinlock_t error_lock;
245 struct drm_i915_error_state *first_error;
Jesse Barnes8a905232009-07-11 16:48:03 -0400246 struct work_struct error_work;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700247 struct workqueue_struct *wq;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700248
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000249 /* Register state */
250 u8 saveLBB;
251 u32 saveDSPACNTR;
252 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000253 u32 saveDSPARB;
Keith Packard881ee982008-11-02 23:08:44 -0800254 u32 saveRENDERSTANDBY;
Peng Li461cba22008-11-18 12:39:02 +0800255 u32 saveHWS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000256 u32 savePIPEACONF;
257 u32 savePIPEBCONF;
258 u32 savePIPEASRC;
259 u32 savePIPEBSRC;
260 u32 saveFPA0;
261 u32 saveFPA1;
262 u32 saveDPLL_A;
263 u32 saveDPLL_A_MD;
264 u32 saveHTOTAL_A;
265 u32 saveHBLANK_A;
266 u32 saveHSYNC_A;
267 u32 saveVTOTAL_A;
268 u32 saveVBLANK_A;
269 u32 saveVSYNC_A;
270 u32 saveBCLRPAT_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000271 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000272 u32 saveDSPASTRIDE;
273 u32 saveDSPASIZE;
274 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700275 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000276 u32 saveDSPASURF;
277 u32 saveDSPATILEOFF;
278 u32 savePFIT_PGM_RATIOS;
279 u32 saveBLC_PWM_CTL;
280 u32 saveBLC_PWM_CTL2;
281 u32 saveFPB0;
282 u32 saveFPB1;
283 u32 saveDPLL_B;
284 u32 saveDPLL_B_MD;
285 u32 saveHTOTAL_B;
286 u32 saveHBLANK_B;
287 u32 saveHSYNC_B;
288 u32 saveVTOTAL_B;
289 u32 saveVBLANK_B;
290 u32 saveVSYNC_B;
291 u32 saveBCLRPAT_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000292 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000293 u32 saveDSPBSTRIDE;
294 u32 saveDSPBSIZE;
295 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700296 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000297 u32 saveDSPBSURF;
298 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700299 u32 saveVGA0;
300 u32 saveVGA1;
301 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000302 u32 saveVGACNTRL;
303 u32 saveADPA;
304 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700305 u32 savePP_ON_DELAYS;
306 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000307 u32 saveDVOA;
308 u32 saveDVOB;
309 u32 saveDVOC;
310 u32 savePP_ON;
311 u32 savePP_OFF;
312 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700313 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000314 u32 savePFIT_CONTROL;
315 u32 save_palette_a[256];
316 u32 save_palette_b[256];
317 u32 saveFBC_CFB_BASE;
318 u32 saveFBC_LL_BASE;
319 u32 saveFBC_CONTROL;
320 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000321 u32 saveIER;
322 u32 saveIIR;
323 u32 saveIMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800324 u32 saveCACHE_MODE_0;
Keith Packarde948e992008-05-07 12:27:53 +1000325 u32 saveD_STATE;
Jesse Barnes652c3932009-08-17 13:31:43 -0700326 u32 saveDSPCLK_GATE_D;
Keith Packard1f84e552008-02-16 19:19:29 -0800327 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000328 u32 saveSWF0[16];
329 u32 saveSWF1[16];
330 u32 saveSWF2[3];
331 u8 saveMSR;
332 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800333 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000334 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000335 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000336 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000337 u8 saveCR[37];
Keith Packard79f11c12009-04-30 14:43:44 -0700338 uint64_t saveFENCE[16];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000339 u32 saveCURACNTR;
340 u32 saveCURAPOS;
341 u32 saveCURABASE;
342 u32 saveCURBCNTR;
343 u32 saveCURBPOS;
344 u32 saveCURBBASE;
345 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700346 u32 saveDP_B;
347 u32 saveDP_C;
348 u32 saveDP_D;
349 u32 savePIPEA_GMCH_DATA_M;
350 u32 savePIPEB_GMCH_DATA_M;
351 u32 savePIPEA_GMCH_DATA_N;
352 u32 savePIPEB_GMCH_DATA_N;
353 u32 savePIPEA_DP_LINK_M;
354 u32 savePIPEB_DP_LINK_M;
355 u32 savePIPEA_DP_LINK_N;
356 u32 savePIPEB_DP_LINK_N;
Eric Anholt673a3942008-07-30 12:06:12 -0700357
358 struct {
359 struct drm_mm gtt_space;
360
Keith Packard0839ccb2008-10-30 19:38:48 -0700361 struct io_mapping *gtt_mapping;
Eric Anholtab657db12009-01-23 12:57:47 -0800362 int gtt_mtrr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700363
Eric Anholt673a3942008-07-30 12:06:12 -0700364 /**
365 * List of objects currently involved in rendering from the
366 * ringbuffer.
367 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800368 * Includes buffers having the contents of their GPU caches
369 * flushed, not necessarily primitives. last_rendering_seqno
370 * represents when the rendering involved will be completed.
371 *
Eric Anholt673a3942008-07-30 12:06:12 -0700372 * A reference is held on the buffer while on this list.
373 */
Carl Worth5e118f42009-03-20 11:54:25 -0700374 spinlock_t active_list_lock;
Eric Anholt673a3942008-07-30 12:06:12 -0700375 struct list_head active_list;
376
377 /**
378 * List of objects which are not in the ringbuffer but which
379 * still have a write_domain which needs to be flushed before
380 * unbinding.
381 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800382 * last_rendering_seqno is 0 while an object is in this list.
383 *
Eric Anholt673a3942008-07-30 12:06:12 -0700384 * A reference is held on the buffer while on this list.
385 */
386 struct list_head flushing_list;
387
388 /**
389 * LRU list of objects which are not in the ringbuffer and
390 * are ready to unbind, but are still in the GTT.
391 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800392 * last_rendering_seqno is 0 while an object is in this list.
393 *
Eric Anholt673a3942008-07-30 12:06:12 -0700394 * A reference is not held on the buffer while on this list,
395 * as merely being GTT-bound shouldn't prevent its being
396 * freed, and we'll pull it off the list in the free path.
397 */
398 struct list_head inactive_list;
399
Eric Anholta09ba7f2009-08-29 12:49:51 -0700400 /** LRU list of objects with fence regs on them. */
401 struct list_head fence_list;
402
Eric Anholt673a3942008-07-30 12:06:12 -0700403 /**
404 * List of breadcrumbs associated with GPU requests currently
405 * outstanding.
406 */
407 struct list_head request_list;
408
409 /**
410 * We leave the user IRQ off as much as possible,
411 * but this means that requests will finish and never
412 * be retired once the system goes idle. Set a timer to
413 * fire periodically while the ring is running. When it
414 * fires, go retire requests.
415 */
416 struct delayed_work retire_work;
417
418 uint32_t next_gem_seqno;
419
420 /**
421 * Waiting sequence number, if any
422 */
423 uint32_t waiting_gem_seqno;
424
425 /**
426 * Last seq seen at irq time
427 */
428 uint32_t irq_gem_seqno;
429
430 /**
431 * Flag if the X Server, and thus DRM, is not currently in
432 * control of the device.
433 *
434 * This is set between LeaveVT and EnterVT. It needs to be
435 * replaced with a semaphore. It also needs to be
436 * transitioned away from for kernel modesetting.
437 */
438 int suspended;
439
440 /**
441 * Flag if the hardware appears to be wedged.
442 *
443 * This is set when attempts to idle the device timeout.
444 * It prevents command submission from occuring and makes
445 * every pending request fail
446 */
447 int wedged;
448
449 /** Bit 6 swizzling required for X tiling */
450 uint32_t bit_6_swizzle_x;
451 /** Bit 6 swizzling required for Y tiling */
452 uint32_t bit_6_swizzle_y;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000453
454 /* storage for physical objects */
455 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
Eric Anholt673a3942008-07-30 12:06:12 -0700456 } mm;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800457 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -0700458
459 /* Reclocking support */
460 bool render_reclock_avail;
461 bool lvds_downclock_avail;
462 struct work_struct idle_work;
463 struct timer_list idle_timer;
464 bool busy;
465 u16 orig_clock;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466} drm_i915_private_t;
467
Eric Anholt673a3942008-07-30 12:06:12 -0700468/** driver private structure attached to each drm_gem_object */
469struct drm_i915_gem_object {
470 struct drm_gem_object *obj;
471
472 /** Current space allocated to this object in the GTT, if any. */
473 struct drm_mm_node *gtt_space;
474
475 /** This object's place on the active/flushing/inactive lists */
476 struct list_head list;
477
Eric Anholta09ba7f2009-08-29 12:49:51 -0700478 /** This object's place on the fenced object LRU */
479 struct list_head fence_list;
480
Eric Anholt673a3942008-07-30 12:06:12 -0700481 /**
482 * This is set if the object is on the active or flushing lists
483 * (has pending rendering), and is not set if it's on inactive (ready
484 * to be unbound).
485 */
486 int active;
487
488 /**
489 * This is set if the object has been written to since last bound
490 * to the GTT
491 */
492 int dirty;
493
494 /** AGP memory structure for our GTT binding. */
495 DRM_AGP_MEM *agp_mem;
496
Eric Anholt856fa192009-03-19 14:10:50 -0700497 struct page **pages;
498 int pages_refcount;
Eric Anholt673a3942008-07-30 12:06:12 -0700499
500 /**
501 * Current offset of the object in GTT space.
502 *
503 * This is the same as gtt_space->start
504 */
505 uint32_t gtt_offset;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800506 /**
507 * Required alignment for the object
508 */
509 uint32_t gtt_alignment;
510 /**
511 * Fake offset for use by mmap(2)
512 */
513 uint64_t mmap_offset;
514
515 /**
516 * Fence register bits (if any) for this object. Will be set
517 * as needed when mapped into the GTT.
518 * Protected by dev->struct_mutex.
519 */
520 int fence_reg;
Eric Anholt673a3942008-07-30 12:06:12 -0700521
Eric Anholt673a3942008-07-30 12:06:12 -0700522 /** How many users have pinned this object in GTT space */
523 int pin_count;
524
525 /** Breadcrumb of last rendering to the buffer. */
526 uint32_t last_rendering_seqno;
527
528 /** Current tiling mode for the object. */
529 uint32_t tiling_mode;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800530 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -0700531
Eric Anholt280b7132009-03-12 16:56:27 -0700532 /** Record of address bit 17 of each page at last unbind. */
533 long *bit_17;
534
Keith Packardba1eb1d2008-10-14 19:55:10 -0700535 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
536 uint32_t agp_type;
537
Eric Anholt673a3942008-07-30 12:06:12 -0700538 /**
Eric Anholte47c68e2008-11-14 13:35:19 -0800539 * If present, while GEM_DOMAIN_CPU is in the read domain this array
540 * flags which individual pages are valid.
Eric Anholt673a3942008-07-30 12:06:12 -0700541 */
542 uint8_t *page_cpu_valid;
Jesse Barnes79e53942008-11-07 14:24:08 -0800543
544 /** User space pin count and filp owning the pin */
545 uint32_t user_pin_count;
546 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000547
548 /** for phy allocated objects */
549 struct drm_i915_gem_phys_object *phys_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -0500550
551 /**
552 * Used for checking the object doesn't appear more than once
553 * in an execbuffer object list.
554 */
555 int in_execbuffer;
Eric Anholt673a3942008-07-30 12:06:12 -0700556};
557
558/**
559 * Request queue structure.
560 *
561 * The request queue allows us to note sequence numbers that have been emitted
562 * and may be associated with active buffers to be retired.
563 *
564 * By keeping this list, we can avoid having to do questionable
565 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
566 * an emission time with seqnos for tracking how far ahead of the GPU we are.
567 */
568struct drm_i915_gem_request {
569 /** GEM sequence number associated with this request. */
570 uint32_t seqno;
571
572 /** Time at which this request was emitted, in jiffies. */
573 unsigned long emitted_jiffies;
574
Eric Anholtb9624422009-06-03 07:27:35 +0000575 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -0700576 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +0000577
578 /** file_priv list entry for this request */
579 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700580};
581
582struct drm_i915_file_private {
583 struct {
Eric Anholtb9624422009-06-03 07:27:35 +0000584 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700585 } mm;
586};
587
Jesse Barnes79e53942008-11-07 14:24:08 -0800588enum intel_chip_family {
589 CHIP_I8XX = 0x01,
590 CHIP_I9XX = 0x02,
591 CHIP_I915 = 0x04,
592 CHIP_I965 = 0x08,
593};
594
Eric Anholtc153f452007-09-03 12:06:45 +1000595extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +1000596extern int i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800597extern unsigned int i915_fbpercrtc;
Jesse Barnes652c3932009-08-17 13:31:43 -0700598extern unsigned int i915_powersave;
Dave Airlieb3a83632005-09-30 18:37:36 +1000599
Ben Gamari1341d652009-09-14 17:48:42 -0400600extern void i915_save_display(struct drm_device *dev);
601extern void i915_restore_display(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +1000602extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
603extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
604
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605 /* i915_dma.c */
Dave Airlie84b1fd12007-07-11 15:53:27 +1000606extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +1100607extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000608extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -0700609extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000610extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +1000611extern void i915_driver_preclose(struct drm_device *dev,
612 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700613extern void i915_driver_postclose(struct drm_device *dev,
614 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000615extern int i915_driver_device_is_agp(struct drm_device * dev);
Dave Airlie0d6aa602006-01-02 20:14:23 +1100616extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
617 unsigned long arg);
Eric Anholt673a3942008-07-30 12:06:12 -0700618extern int i915_emit_box(struct drm_device *dev,
Eric Anholt201361a2009-03-11 12:30:04 -0700619 struct drm_clip_rect *boxes,
Eric Anholt673a3942008-07-30 12:06:12 -0700620 int i, int DR1, int DR4);
Dave Airlieaf6061a2008-05-07 12:15:39 +1000621
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622/* i915_irq.c */
Eric Anholtc153f452007-09-03 12:06:45 +1000623extern int i915_irq_emit(struct drm_device *dev, void *data,
624 struct drm_file *file_priv);
625extern int i915_irq_wait(struct drm_device *dev, void *data,
626 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700627void i915_user_irq_get(struct drm_device *dev);
628void i915_user_irq_put(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800629extern void i915_enable_interrupt (struct drm_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630
631extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000632extern void i915_driver_irq_preinstall(struct drm_device * dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700633extern int i915_driver_irq_postinstall(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000634extern void i915_driver_irq_uninstall(struct drm_device * dev);
Eric Anholtc153f452007-09-03 12:06:45 +1000635extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
636 struct drm_file *file_priv);
637extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
638 struct drm_file *file_priv);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700639extern int i915_enable_vblank(struct drm_device *dev, int crtc);
640extern void i915_disable_vblank(struct drm_device *dev, int crtc);
641extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800642extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
Eric Anholtc153f452007-09-03 12:06:45 +1000643extern int i915_vblank_swap(struct drm_device *dev, void *data,
644 struct drm_file *file_priv);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100645extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646
Keith Packard7c463582008-11-04 02:03:27 -0800647void
648i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
649
650void
651i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
652
653
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654/* i915_mem.c */
Eric Anholtc153f452007-09-03 12:06:45 +1000655extern int i915_mem_alloc(struct drm_device *dev, void *data,
656 struct drm_file *file_priv);
657extern int i915_mem_free(struct drm_device *dev, void *data,
658 struct drm_file *file_priv);
659extern int i915_mem_init_heap(struct drm_device *dev, void *data,
660 struct drm_file *file_priv);
661extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
662 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663extern void i915_mem_takedown(struct mem_block **heap);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000664extern void i915_mem_release(struct drm_device * dev,
Eric Anholt6c340ea2007-08-25 20:23:09 +1000665 struct drm_file *file_priv, struct mem_block *heap);
Eric Anholt673a3942008-07-30 12:06:12 -0700666/* i915_gem.c */
667int i915_gem_init_ioctl(struct drm_device *dev, void *data,
668 struct drm_file *file_priv);
669int i915_gem_create_ioctl(struct drm_device *dev, void *data,
670 struct drm_file *file_priv);
671int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
672 struct drm_file *file_priv);
673int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
674 struct drm_file *file_priv);
675int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
676 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -0800677int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
678 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700679int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
680 struct drm_file *file_priv);
681int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
682 struct drm_file *file_priv);
683int i915_gem_execbuffer(struct drm_device *dev, void *data,
684 struct drm_file *file_priv);
685int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
686 struct drm_file *file_priv);
687int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
688 struct drm_file *file_priv);
689int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
690 struct drm_file *file_priv);
691int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
692 struct drm_file *file_priv);
693int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
694 struct drm_file *file_priv);
695int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
696 struct drm_file *file_priv);
697int i915_gem_set_tiling(struct drm_device *dev, void *data,
698 struct drm_file *file_priv);
699int i915_gem_get_tiling(struct drm_device *dev, void *data,
700 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -0700701int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
702 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700703void i915_gem_load(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -0700704int i915_gem_init_object(struct drm_gem_object *obj);
705void i915_gem_free_object(struct drm_gem_object *obj);
706int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
707void i915_gem_object_unpin(struct drm_gem_object *obj);
Jesse Barnes0f973f22009-01-26 17:10:45 -0800708int i915_gem_object_unbind(struct drm_gem_object *obj);
Eric Anholtd05ca302009-07-10 13:02:26 -0700709void i915_gem_release_mmap(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700710void i915_gem_lastclose(struct drm_device *dev);
711uint32_t i915_get_gem_seqno(struct drm_device *dev);
Ben Gamari22be1722009-09-14 17:48:43 -0400712bool i915_seqno_passed(uint32_t seq1, uint32_t seq2);
Chris Wilson8c4b8c32009-06-17 22:08:52 +0100713int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
Chris Wilson52dc7d32009-06-06 09:46:01 +0100714int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700715void i915_gem_retire_requests(struct drm_device *dev);
716void i915_gem_retire_work_handler(struct work_struct *work);
717void i915_gem_clflush_object(struct drm_gem_object *obj);
Jesse Barnes79e53942008-11-07 14:24:08 -0800718int i915_gem_object_set_domain(struct drm_gem_object *obj,
719 uint32_t read_domains,
720 uint32_t write_domain);
721int i915_gem_init_ringbuffer(struct drm_device *dev);
722void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
723int i915_gem_do_init(struct drm_device *dev, unsigned long start,
724 unsigned long end);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800725int i915_gem_idle(struct drm_device *dev);
Jesse Barnesde151cf2008-11-12 10:03:55 -0800726int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Jesse Barnes79e53942008-11-07 14:24:08 -0800727int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
728 int write);
Dave Airlie71acb5e2008-12-30 20:31:46 +1000729int i915_gem_attach_phys_object(struct drm_device *dev,
730 struct drm_gem_object *obj, int id);
731void i915_gem_detach_phys_object(struct drm_device *dev,
732 struct drm_gem_object *obj);
733void i915_gem_free_all_phys_object(struct drm_device *dev);
Ben Gamari6911a9b2009-04-02 11:24:54 -0700734int i915_gem_object_get_pages(struct drm_gem_object *obj);
735void i915_gem_object_put_pages(struct drm_gem_object *obj);
Eric Anholt1fd1c622009-06-03 07:26:58 +0000736void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700737
738/* i915_gem_tiling.c */
739void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -0700740void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
741void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700742
743/* i915_gem_debug.c */
744void i915_gem_dump_object(struct drm_gem_object *obj, int len,
745 const char *where, uint32_t mark);
746#if WATCH_INACTIVE
747void i915_verify_inactive(struct drm_device *dev, char *file, int line);
748#else
749#define i915_verify_inactive(dev, file, line)
750#endif
751void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
752void i915_gem_dump_object(struct drm_gem_object *obj, int len,
753 const char *where, uint32_t mark);
754void i915_dump_lru(struct drm_device *dev, const char *where);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755
Ben Gamari20172632009-02-17 20:08:50 -0500756/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -0400757int i915_debugfs_init(struct drm_minor *minor);
758void i915_debugfs_cleanup(struct drm_minor *minor);
Ben Gamari20172632009-02-17 20:08:50 -0500759
Jesse Barnes317c35d2008-08-25 15:11:06 -0700760/* i915_suspend.c */
761extern int i915_save_state(struct drm_device *dev);
762extern int i915_restore_state(struct drm_device *dev);
763
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700764/* i915_suspend.c */
765extern int i915_save_state(struct drm_device *dev);
766extern int i915_restore_state(struct drm_device *dev);
767
Len Brown65e082c2008-10-24 17:18:10 -0400768#ifdef CONFIG_ACPI
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100769/* i915_opregion.c */
Matthew Garrett74a365b2009-03-19 21:35:39 +0000770extern int intel_opregion_init(struct drm_device *dev, int resume);
Matthew Garrett3b1c1c12009-04-01 19:52:29 +0100771extern void intel_opregion_free(struct drm_device *dev, int suspend);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100772extern void opregion_asle_intr(struct drm_device *dev);
773extern void opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -0400774#else
Len Brown03ae61d2009-03-28 01:41:14 -0400775static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
Matthew Garrett3b1c1c12009-04-01 19:52:29 +0100776static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; }
Len Brown65e082c2008-10-24 17:18:10 -0400777static inline void opregion_asle_intr(struct drm_device *dev) { return; }
778static inline void opregion_enable_asle(struct drm_device *dev) { return; }
779#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100780
Jesse Barnes79e53942008-11-07 14:24:08 -0800781/* modesetting */
782extern void intel_modeset_init(struct drm_device *dev);
783extern void intel_modeset_cleanup(struct drm_device *dev);
Jesse Barnes80824002009-09-10 15:28:06 -0700784extern void i8xx_disable_fbc(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800785
Eric Anholt546b0972008-09-01 16:45:29 -0700786/**
787 * Lock test for when it's just for synchronization of ring access.
788 *
789 * In that case, we don't need to do it when GEM is initialized as nobody else
790 * has access to the ring.
791 */
792#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
793 if (((drm_i915_private_t *)dev->dev_private)->ring.ring_obj == NULL) \
794 LOCK_TEST_WITH_RETURN(dev, file_priv); \
795} while (0)
796
Eric Anholt3043c602008-10-02 12:24:47 -0700797#define I915_READ(reg) readl(dev_priv->regs + (reg))
798#define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
799#define I915_READ16(reg) readw(dev_priv->regs + (reg))
800#define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
801#define I915_READ8(reg) readb(dev_priv->regs + (reg))
802#define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
Jesse Barnesde151cf2008-11-12 10:03:55 -0800803#define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
Keith Packard049ef7e2009-04-30 14:43:43 -0700804#define I915_READ64(reg) readq(dev_priv->regs + (reg))
Eric Anholt7d573822009-01-02 13:33:00 -0800805#define POSTING_READ(reg) (void)I915_READ(reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806
807#define I915_VERBOSE 0
808
Chris Wilson0ef82af2009-09-05 18:07:06 +0100809#define RING_LOCALS volatile unsigned int *ring_virt__;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810
Chris Wilson0ef82af2009-09-05 18:07:06 +0100811#define BEGIN_LP_RING(n) do { \
812 int bytes__ = 4*(n); \
813 if (I915_VERBOSE) DRM_DEBUG("BEGIN_LP_RING(%d)\n", (n)); \
814 /* a wrap must occur between instructions so pad beforehand */ \
815 if (unlikely (dev_priv->ring.tail + bytes__ > dev_priv->ring.Size)) \
816 i915_wrap_ring(dev); \
817 if (unlikely (dev_priv->ring.space < bytes__)) \
818 i915_wait_ring(dev, bytes__, __func__); \
819 ring_virt__ = (unsigned int *) \
820 (dev_priv->ring.virtual_start + dev_priv->ring.tail); \
821 dev_priv->ring.tail += bytes__; \
822 dev_priv->ring.tail &= dev_priv->ring.Size - 1; \
823 dev_priv->ring.space -= bytes__; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824} while (0)
825
Chris Wilson0ef82af2009-09-05 18:07:06 +0100826#define OUT_RING(n) do { \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827 if (I915_VERBOSE) DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \
Chris Wilson0ef82af2009-09-05 18:07:06 +0100828 *ring_virt__++ = (n); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829} while (0)
830
831#define ADVANCE_LP_RING() do { \
Chris Wilson0ef82af2009-09-05 18:07:06 +0100832 if (I915_VERBOSE) \
833 DRM_DEBUG("ADVANCE_LP_RING %x\n", dev_priv->ring.tail); \
834 I915_WRITE(PRB0_TAIL, dev_priv->ring.tail); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835} while(0)
836
Jesse Barnes585fb112008-07-29 11:54:06 -0700837/**
838 * Reads a dword out of the status page, which is written to from the command
839 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
840 * MI_STORE_DATA_IMM.
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000841 *
Jesse Barnes585fb112008-07-29 11:54:06 -0700842 * The following dwords have a reserved meaning:
Keith Packard0cdad7e2008-10-14 17:19:38 -0700843 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
844 * 0x04: ring 0 head pointer
845 * 0x05: ring 1 head pointer (915-class)
846 * 0x06: ring 2 head pointer (915-class)
847 * 0x10-0x1b: Context status DWords (GM45)
848 * 0x1f: Last written status offset. (GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -0700849 *
Keith Packard0cdad7e2008-10-14 17:19:38 -0700850 * The area from dword 0x20 to 0x3ff is available for driver usage.
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000851 */
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000852#define READ_HWSP(dev_priv, reg) (((volatile u32*)(dev_priv->hw_status_page))[reg])
Keith Packard0baf8232008-11-08 11:44:14 +1000853#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
Keith Packard0cdad7e2008-10-14 17:19:38 -0700854#define I915_GEM_HWS_INDEX 0x20
Keith Packard0baf8232008-11-08 11:44:14 +1000855#define I915_BREADCRUMB_INDEX 0x21
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000856
Chris Wilson0ef82af2009-09-05 18:07:06 +0100857extern int i915_wrap_ring(struct drm_device * dev);
Jesse Barnes585fb112008-07-29 11:54:06 -0700858extern int i915_wait_ring(struct drm_device * dev, int n, const char *caller);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000859
860#define IS_I830(dev) ((dev)->pci_device == 0x3577)
861#define IS_845G(dev) ((dev)->pci_device == 0x2562)
862#define IS_I85X(dev) ((dev)->pci_device == 0x3582)
863#define IS_I855(dev) ((dev)->pci_device == 0x3582)
864#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
865
Carlos Martín4d1f7882008-01-23 16:41:17 +1000866#define IS_I915G(dev) ((dev)->pci_device == 0x2582 || (dev)->pci_device == 0x258a)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000867#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
868#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
Jesse Barnes3bf48462008-04-06 11:55:04 -0700869#define IS_I945GM(dev) ((dev)->pci_device == 0x27A2 ||\
870 (dev)->pci_device == 0x27AE)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000871#define IS_I965G(dev) ((dev)->pci_device == 0x2972 || \
872 (dev)->pci_device == 0x2982 || \
873 (dev)->pci_device == 0x2992 || \
874 (dev)->pci_device == 0x29A2 || \
875 (dev)->pci_device == 0x2A02 || \
Zhenyu Wang5f5f9d42008-01-24 16:46:36 +1000876 (dev)->pci_device == 0x2A12 || \
Zhenyu Wangd3adbc02008-06-20 12:12:56 +1000877 (dev)->pci_device == 0x2A42 || \
878 (dev)->pci_device == 0x2E02 || \
879 (dev)->pci_device == 0x2E12 || \
Zhenyu Wang72021782008-11-17 13:58:11 +0800880 (dev)->pci_device == 0x2E22 || \
Zhenyu Wang280da222009-06-05 15:38:37 +0800881 (dev)->pci_device == 0x2E32 || \
Fabian Henze7839c5d2009-09-08 00:59:59 +0800882 (dev)->pci_device == 0x2E42 || \
Zhenyu Wang280da222009-06-05 15:38:37 +0800883 (dev)->pci_device == 0x0042 || \
884 (dev)->pci_device == 0x0046)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000885
Ma Lingc9ed4482009-05-13 15:08:27 +0800886#define IS_I965GM(dev) ((dev)->pci_device == 0x2A02 || \
887 (dev)->pci_device == 0x2A12)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000888
Jesse Barnesb9bfdfe2008-08-25 15:16:19 -0700889#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
Zhenyu Wang5f5f9d42008-01-24 16:46:36 +1000890
Zhenyu Wangd3adbc02008-06-20 12:12:56 +1000891#define IS_G4X(dev) ((dev)->pci_device == 0x2E02 || \
892 (dev)->pci_device == 0x2E12 || \
Eric Anholt60fd99e2008-12-03 22:50:02 -0800893 (dev)->pci_device == 0x2E22 || \
Zhenyu Wang72021782008-11-17 13:58:11 +0800894 (dev)->pci_device == 0x2E32 || \
Fabian Henze7839c5d2009-09-08 00:59:59 +0800895 (dev)->pci_device == 0x2E42 || \
Eric Anholt60fd99e2008-12-03 22:50:02 -0800896 IS_GM45(dev))
Zhenyu Wangd3adbc02008-06-20 12:12:56 +1000897
Shaohua Li21778322009-02-23 15:19:16 +0800898#define IS_IGDG(dev) ((dev)->pci_device == 0xa001)
899#define IS_IGDGM(dev) ((dev)->pci_device == 0xa011)
900#define IS_IGD(dev) (IS_IGDG(dev) || IS_IGDGM(dev))
901
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000902#define IS_G33(dev) ((dev)->pci_device == 0x29C2 || \
903 (dev)->pci_device == 0x29B2 || \
Shaohua Li21778322009-02-23 15:19:16 +0800904 (dev)->pci_device == 0x29D2 || \
905 (IS_IGD(dev)))
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000906
Zhenyu Wang280da222009-06-05 15:38:37 +0800907#define IS_IGDNG_D(dev) ((dev)->pci_device == 0x0042)
908#define IS_IGDNG_M(dev) ((dev)->pci_device == 0x0046)
909#define IS_IGDNG(dev) (IS_IGDNG_D(dev) || IS_IGDNG_M(dev))
910
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000911#define IS_I9XX(dev) (IS_I915G(dev) || IS_I915GM(dev) || IS_I945G(dev) || \
Zhenyu Wang280da222009-06-05 15:38:37 +0800912 IS_I945GM(dev) || IS_I965G(dev) || IS_G33(dev) || \
913 IS_IGDNG(dev))
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000914
915#define IS_MOBILE(dev) (IS_I830(dev) || IS_I85X(dev) || IS_I915GM(dev) || \
Shaohua Li21778322009-02-23 15:19:16 +0800916 IS_I945GM(dev) || IS_I965GM(dev) || IS_GM45(dev) || \
Zhenyu Wang280da222009-06-05 15:38:37 +0800917 IS_IGD(dev) || IS_IGDNG_M(dev))
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000918
Zhenyu Wang280da222009-06-05 15:38:37 +0800919#define I915_NEED_GFX_HWS(dev) (IS_G33(dev) || IS_GM45(dev) || IS_G4X(dev) || \
920 IS_IGDNG(dev))
Jesse Barnes0f973f22009-01-26 17:10:45 -0800921/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
922 * rows, which changed the alignment requirements and fence programming.
923 */
924#define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
925 IS_I915GM(dev)))
Zhenyu Wang280da222009-06-05 15:38:37 +0800926#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IGDNG(dev))
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700927#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IGDNG(dev))
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800928#define SUPPORTS_EDP(dev) (IS_IGDNG_M(dev))
Li Pengaf729a22009-08-25 10:43:01 +0800929#define I915_HAS_HOTPLUG(dev) (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev) || IS_I965G(dev))
Shaohua Li7662c8b2009-06-26 11:23:55 +0800930/* dsparb controlled by hw only */
Zhenyu Wang22bd50c2009-07-06 17:27:52 +0800931#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IGDNG(dev))
Zhenyu Wangb39d50e2008-02-19 20:59:09 +1000932
Jesse Barnes652c3932009-08-17 13:31:43 -0700933#define HAS_FW_BLC(dev) (IS_I9XX(dev) || IS_G4X(dev) || IS_IGDNG(dev))
934#define HAS_PIPE_CXSR(dev) (IS_G4X(dev) || IS_IGDNG(dev))
Jesse Barnes80824002009-09-10 15:28:06 -0700935#define I915_HAS_FBC(dev) (IS_I9XX(dev) || IS_I965G(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -0700936
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000937#define PRIMARY_RINGBUFFER_SIZE (128*1024)
Dave Airlie0d6aa602006-01-02 20:14:23 +1100938
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939#endif