blob: 953f8023f24cfc1d07ab19c7815631219a68e7a7 [file] [log] [blame]
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001/*
2 * New driver for Marvell Yukon chipset and SysKonnect Gigabit
3 * Ethernet adapters. Based on earlier sk98lin, e100 and
4 * FreeBSD if_sk drivers.
5 *
6 * This driver intentionally does not support all the features
7 * of the original driver such as link fail-over and link management because
8 * those should be done at higher levels.
9 *
Stephen Hemminger747802a2005-06-27 11:33:16 -070010 * Copyright (C) 2004, 2005 Stephen Hemminger <shemminger@osdl.org>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040011 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070014 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040015 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 */
25
Arnaldo Carvalho de Melo14c85022005-12-27 02:43:12 -020026#include <linux/in.h>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040027#include <linux/kernel.h>
28#include <linux/module.h>
29#include <linux/moduleparam.h>
30#include <linux/netdevice.h>
31#include <linux/etherdevice.h>
32#include <linux/ethtool.h>
33#include <linux/pci.h>
34#include <linux/if_vlan.h>
35#include <linux/ip.h>
36#include <linux/delay.h>
37#include <linux/crc32.h>
Al Viro40754002005-04-03 09:15:52 +010038#include <linux/dma-mapping.h>
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -080039#include <linux/mii.h>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040040#include <asm/irq.h>
41
42#include "skge.h"
43
44#define DRV_NAME "skge"
Stephen Hemmingera5f8f3b2007-03-16 14:01:32 -070045#define DRV_VERSION "1.11"
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040046#define PFX DRV_NAME " "
47
48#define DEFAULT_TX_RING_SIZE 128
49#define DEFAULT_RX_RING_SIZE 512
50#define MAX_TX_RING_SIZE 1024
Stephen Hemminger9db96472006-06-06 10:11:12 -070051#define TX_LOW_WATER (MAX_SKB_FRAGS + 1)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040052#define MAX_RX_RING_SIZE 4096
Stephen Hemminger19a33d42005-06-27 11:33:15 -070053#define RX_COPY_THRESHOLD 128
54#define RX_BUF_SIZE 1536
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040055#define PHY_RETRIES 1000
56#define ETH_JUMBO_MTU 9000
57#define TX_WATCHDOG (5 * HZ)
58#define NAPI_WEIGHT 64
Stephen Hemminger6abebb52005-07-22 16:26:10 -070059#define BLINK_MS 250
Stephen Hemminger501fb722007-10-16 12:15:51 -070060#define LINK_HZ HZ
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040061
Stephen Hemmingerafa151b2007-10-16 12:15:53 -070062#define SKGE_EEPROM_MAGIC 0x9933aabb
63
64
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040065MODULE_DESCRIPTION("SysKonnect Gigabit Ethernet driver");
Stephen Hemminger65ebe632007-01-23 11:38:57 -080066MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040067MODULE_LICENSE("GPL");
68MODULE_VERSION(DRV_VERSION);
69
70static const u32 default_msg
71 = NETIF_MSG_DRV| NETIF_MSG_PROBE| NETIF_MSG_LINK
72 | NETIF_MSG_IFUP| NETIF_MSG_IFDOWN;
73
74static int debug = -1; /* defaults above */
75module_param(debug, int, 0);
76MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
77
78static const struct pci_device_id skge_id_table[] = {
Stephen Hemminger275834d2005-06-27 11:33:03 -070079 { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940) },
80 { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940B) },
81 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_GE) },
82 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_YU) },
Stephen Hemmingerf19841f2007-02-23 14:04:54 -080083 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, PCI_DEVICE_ID_DLINK_DGE510T) },
Stephen Hemminger2d2a3872006-05-17 14:37:04 -070084 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) }, /* DGE-530T */
Stephen Hemminger275834d2005-06-27 11:33:03 -070085 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4320) },
86 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5005) }, /* Belkin */
87 { PCI_DEVICE(PCI_VENDOR_ID_CNET, PCI_DEVICE_ID_CNET_GIGACARD) },
Stephen Hemminger275834d2005-06-27 11:33:03 -070088 { PCI_DEVICE(PCI_VENDOR_ID_LINKSYS, PCI_DEVICE_ID_LINKSYS_EG1064) },
Stephen Hemmingerf19841f2007-02-23 14:04:54 -080089 { PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0015 },
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040090 { 0 }
91};
92MODULE_DEVICE_TABLE(pci, skge_id_table);
93
94static int skge_up(struct net_device *dev);
95static int skge_down(struct net_device *dev);
Stephen Hemmingeree294dc2005-12-14 15:47:44 -080096static void skge_phy_reset(struct skge_port *skge);
Stephen Hemminger513f5332006-09-01 15:53:49 -070097static void skge_tx_clean(struct net_device *dev);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -080098static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
99static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400100static void genesis_get_stats(struct skge_port *skge, u64 *data);
101static void yukon_get_stats(struct skge_port *skge, u64 *data);
102static void yukon_init(struct skge_hw *hw, int port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400103static void genesis_mac_init(struct skge_hw *hw, int port);
Stephen Hemminger45bada62005-06-27 11:33:12 -0700104static void genesis_link_up(struct skge_port *skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400105
Stephen Hemminger7e676d92005-06-27 11:33:13 -0700106/* Avoid conditionals by using array */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400107static const int txqaddr[] = { Q_XA1, Q_XA2 };
108static const int rxqaddr[] = { Q_R1, Q_R2 };
109static const u32 rxirqmask[] = { IS_R1_F, IS_R2_F };
110static const u32 txirqmask[] = { IS_XA1_F, IS_XA2_F };
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -0700111static const u32 napimask[] = { IS_R1_F|IS_XA1_F, IS_R2_F|IS_XA2_F };
112static const u32 portmask[] = { IS_PORT_1, IS_PORT_2 };
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400113
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400114static int skge_get_regs_len(struct net_device *dev)
115{
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700116 return 0x4000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400117}
118
119/*
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700120 * Returns copy of whole control register region
121 * Note: skip RAM address register because accessing it will
122 * cause bus hangs!
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400123 */
124static void skge_get_regs(struct net_device *dev, struct ethtool_regs *regs,
125 void *p)
126{
127 const struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400128 const void __iomem *io = skge->hw->regs;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400129
130 regs->version = 1;
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700131 memset(p, 0, regs->len);
132 memcpy_fromio(p, io, B3_RAM_ADDR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400133
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700134 memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1,
135 regs->len - B3_RI_WTO_R1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400136}
137
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800138/* Wake on Lan only supported on Yukon chips with rev 1 or above */
Stephen Hemmingera504e642007-02-02 08:22:53 -0800139static u32 wol_supported(const struct skge_hw *hw)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400140{
Stephen Hemmingerd17ecb22007-05-07 11:01:55 -0700141 if (hw->chip_id == CHIP_ID_GENESIS)
Stephen Hemmingera504e642007-02-02 08:22:53 -0800142 return 0;
Stephen Hemmingerd17ecb22007-05-07 11:01:55 -0700143
144 if (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
145 return 0;
146
147 return WAKE_MAGIC | WAKE_PHY;
Stephen Hemmingera504e642007-02-02 08:22:53 -0800148}
149
150static u32 pci_wake_enabled(struct pci_dev *dev)
151{
152 int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
153 u16 value;
154
155 /* If device doesn't support PM Capabilities, but request is to disable
156 * wake events, it's a nop; otherwise fail */
157 if (!pm)
158 return 0;
159
160 pci_read_config_word(dev, pm + PCI_PM_PMC, &value);
161
162 value &= PCI_PM_CAP_PME_MASK;
163 value >>= ffs(PCI_PM_CAP_PME_MASK) - 1; /* First bit of mask */
164
165 return value != 0;
166}
167
168static void skge_wol_init(struct skge_port *skge)
169{
170 struct skge_hw *hw = skge->hw;
171 int port = skge->port;
Stephen Hemminger692412b2007-04-09 15:32:45 -0700172 u16 ctrl;
Stephen Hemmingera504e642007-02-02 08:22:53 -0800173
Stephen Hemmingera504e642007-02-02 08:22:53 -0800174 skge_write16(hw, B0_CTST, CS_RST_CLR);
175 skge_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
176
Stephen Hemminger692412b2007-04-09 15:32:45 -0700177 /* Turn on Vaux */
178 skge_write8(hw, B0_POWER_CTRL,
179 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_ON | PC_VCC_OFF);
180
181 /* WA code for COMA mode -- clear PHY reset */
182 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
183 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
184 u32 reg = skge_read32(hw, B2_GP_IO);
185 reg |= GP_DIR_9;
186 reg &= ~GP_IO_9;
187 skge_write32(hw, B2_GP_IO, reg);
188 }
189
190 skge_write32(hw, SK_REG(port, GPHY_CTRL),
191 GPC_DIS_SLEEP |
192 GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0 |
193 GPC_ANEG_1 | GPC_RST_SET);
194
195 skge_write32(hw, SK_REG(port, GPHY_CTRL),
196 GPC_DIS_SLEEP |
197 GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0 |
198 GPC_ANEG_1 | GPC_RST_CLR);
199
200 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
Stephen Hemmingera504e642007-02-02 08:22:53 -0800201
202 /* Force to 10/100 skge_reset will re-enable on resume */
Stephen Hemminger692412b2007-04-09 15:32:45 -0700203 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
204 PHY_AN_100FULL | PHY_AN_100HALF |
205 PHY_AN_10FULL | PHY_AN_10HALF| PHY_AN_CSMA);
206 /* no 1000 HD/FD */
207 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, 0);
208 gm_phy_write(hw, port, PHY_MARV_CTRL,
209 PHY_CT_RESET | PHY_CT_SPS_LSB | PHY_CT_ANE |
210 PHY_CT_RE_CFG | PHY_CT_DUP_MD);
Stephen Hemmingera504e642007-02-02 08:22:53 -0800211
Stephen Hemmingera504e642007-02-02 08:22:53 -0800212
213 /* Set GMAC to no flow control and auto update for speed/duplex */
214 gma_write16(hw, port, GM_GP_CTRL,
215 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
216 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
217
218 /* Set WOL address */
219 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
220 skge->netdev->dev_addr, ETH_ALEN);
221
222 /* Turn on appropriate WOL control bits */
223 skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
224 ctrl = 0;
225 if (skge->wol & WAKE_PHY)
226 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
227 else
228 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
229
230 if (skge->wol & WAKE_MAGIC)
231 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
232 else
233 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
234
235 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
236 skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
237
238 /* block receiver */
239 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400240}
241
242static void skge_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
243{
244 struct skge_port *skge = netdev_priv(dev);
245
Stephen Hemmingera504e642007-02-02 08:22:53 -0800246 wol->supported = wol_supported(skge->hw);
247 wol->wolopts = skge->wol;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400248}
249
250static int skge_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
251{
252 struct skge_port *skge = netdev_priv(dev);
253 struct skge_hw *hw = skge->hw;
254
Stephen Hemminger692412b2007-04-09 15:32:45 -0700255 if (wol->wolopts & ~wol_supported(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400256 return -EOPNOTSUPP;
257
Stephen Hemmingera504e642007-02-02 08:22:53 -0800258 skge->wol = wol->wolopts;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400259 return 0;
260}
261
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800262/* Determine supported/advertised modes based on hardware.
263 * Note: ethtool ADVERTISED_xxx == SUPPORTED_xxx
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700264 */
265static u32 skge_supported_modes(const struct skge_hw *hw)
266{
267 u32 supported;
268
Stephen Hemminger5e1705d2005-08-16 14:00:58 -0700269 if (hw->copper) {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700270 supported = SUPPORTED_10baseT_Half
271 | SUPPORTED_10baseT_Full
272 | SUPPORTED_100baseT_Half
273 | SUPPORTED_100baseT_Full
274 | SUPPORTED_1000baseT_Half
275 | SUPPORTED_1000baseT_Full
276 | SUPPORTED_Autoneg| SUPPORTED_TP;
277
278 if (hw->chip_id == CHIP_ID_GENESIS)
279 supported &= ~(SUPPORTED_10baseT_Half
280 | SUPPORTED_10baseT_Full
281 | SUPPORTED_100baseT_Half
282 | SUPPORTED_100baseT_Full);
283
284 else if (hw->chip_id == CHIP_ID_YUKON)
285 supported &= ~SUPPORTED_1000baseT_Half;
286 } else
Stephen Hemminger4b67be92006-10-05 15:49:51 -0700287 supported = SUPPORTED_1000baseT_Full | SUPPORTED_1000baseT_Half
288 | SUPPORTED_FIBRE | SUPPORTED_Autoneg;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700289
290 return supported;
291}
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400292
293static int skge_get_settings(struct net_device *dev,
294 struct ethtool_cmd *ecmd)
295{
296 struct skge_port *skge = netdev_priv(dev);
297 struct skge_hw *hw = skge->hw;
298
299 ecmd->transceiver = XCVR_INTERNAL;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700300 ecmd->supported = skge_supported_modes(hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400301
Stephen Hemminger5e1705d2005-08-16 14:00:58 -0700302 if (hw->copper) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400303 ecmd->port = PORT_TP;
304 ecmd->phy_address = hw->phy_addr;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700305 } else
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400306 ecmd->port = PORT_FIBRE;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400307
308 ecmd->advertising = skge->advertising;
309 ecmd->autoneg = skge->autoneg;
310 ecmd->speed = skge->speed;
311 ecmd->duplex = skge->duplex;
312 return 0;
313}
314
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400315static int skge_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
316{
317 struct skge_port *skge = netdev_priv(dev);
318 const struct skge_hw *hw = skge->hw;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700319 u32 supported = skge_supported_modes(hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400320
321 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700322 ecmd->advertising = supported;
323 skge->duplex = -1;
324 skge->speed = -1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400325 } else {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700326 u32 setting;
327
Stephen Hemminger2c668512005-07-22 16:26:07 -0700328 switch (ecmd->speed) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400329 case SPEED_1000:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700330 if (ecmd->duplex == DUPLEX_FULL)
331 setting = SUPPORTED_1000baseT_Full;
332 else if (ecmd->duplex == DUPLEX_HALF)
333 setting = SUPPORTED_1000baseT_Half;
334 else
335 return -EINVAL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400336 break;
337 case SPEED_100:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700338 if (ecmd->duplex == DUPLEX_FULL)
339 setting = SUPPORTED_100baseT_Full;
340 else if (ecmd->duplex == DUPLEX_HALF)
341 setting = SUPPORTED_100baseT_Half;
342 else
343 return -EINVAL;
344 break;
345
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400346 case SPEED_10:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700347 if (ecmd->duplex == DUPLEX_FULL)
348 setting = SUPPORTED_10baseT_Full;
349 else if (ecmd->duplex == DUPLEX_HALF)
350 setting = SUPPORTED_10baseT_Half;
351 else
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400352 return -EINVAL;
353 break;
354 default:
355 return -EINVAL;
356 }
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700357
358 if ((setting & supported) == 0)
359 return -EINVAL;
360
361 skge->speed = ecmd->speed;
362 skge->duplex = ecmd->duplex;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400363 }
364
365 skge->autoneg = ecmd->autoneg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400366 skge->advertising = ecmd->advertising;
367
Stephen Hemmingeree294dc2005-12-14 15:47:44 -0800368 if (netif_running(dev))
369 skge_phy_reset(skge);
370
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400371 return (0);
372}
373
374static void skge_get_drvinfo(struct net_device *dev,
375 struct ethtool_drvinfo *info)
376{
377 struct skge_port *skge = netdev_priv(dev);
378
379 strcpy(info->driver, DRV_NAME);
380 strcpy(info->version, DRV_VERSION);
381 strcpy(info->fw_version, "N/A");
382 strcpy(info->bus_info, pci_name(skge->hw->pdev));
383}
384
385static const struct skge_stat {
386 char name[ETH_GSTRING_LEN];
387 u16 xmac_offset;
388 u16 gma_offset;
389} skge_stats[] = {
390 { "tx_bytes", XM_TXO_OK_HI, GM_TXO_OK_HI },
391 { "rx_bytes", XM_RXO_OK_HI, GM_RXO_OK_HI },
392
393 { "tx_broadcast", XM_TXF_BC_OK, GM_TXF_BC_OK },
394 { "rx_broadcast", XM_RXF_BC_OK, GM_RXF_BC_OK },
395 { "tx_multicast", XM_TXF_MC_OK, GM_TXF_MC_OK },
396 { "rx_multicast", XM_RXF_MC_OK, GM_RXF_MC_OK },
397 { "tx_unicast", XM_TXF_UC_OK, GM_TXF_UC_OK },
398 { "rx_unicast", XM_RXF_UC_OK, GM_RXF_UC_OK },
399 { "tx_mac_pause", XM_TXF_MPAUSE, GM_TXF_MPAUSE },
400 { "rx_mac_pause", XM_RXF_MPAUSE, GM_RXF_MPAUSE },
401
402 { "collisions", XM_TXF_SNG_COL, GM_TXF_SNG_COL },
403 { "multi_collisions", XM_TXF_MUL_COL, GM_TXF_MUL_COL },
404 { "aborted", XM_TXF_ABO_COL, GM_TXF_ABO_COL },
405 { "late_collision", XM_TXF_LAT_COL, GM_TXF_LAT_COL },
406 { "fifo_underrun", XM_TXE_FIFO_UR, GM_TXE_FIFO_UR },
407 { "fifo_overflow", XM_RXE_FIFO_OV, GM_RXE_FIFO_OV },
408
409 { "rx_toolong", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
410 { "rx_jabber", XM_RXF_JAB_PKT, GM_RXF_JAB_PKT },
411 { "rx_runt", XM_RXE_RUNT, GM_RXE_FRAG },
412 { "rx_too_long", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
413 { "rx_fcs_error", XM_RXF_FCS_ERR, GM_RXF_FCS_ERR },
414};
415
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700416static int skge_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400417{
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700418 switch (sset) {
419 case ETH_SS_STATS:
420 return ARRAY_SIZE(skge_stats);
421 default:
422 return -EOPNOTSUPP;
423 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400424}
425
426static void skge_get_ethtool_stats(struct net_device *dev,
427 struct ethtool_stats *stats, u64 *data)
428{
429 struct skge_port *skge = netdev_priv(dev);
430
431 if (skge->hw->chip_id == CHIP_ID_GENESIS)
432 genesis_get_stats(skge, data);
433 else
434 yukon_get_stats(skge, data);
435}
436
437/* Use hardware MIB variables for critical path statistics and
438 * transmit feedback not reported at interrupt.
439 * Other errors are accounted for in interrupt handler.
440 */
441static struct net_device_stats *skge_get_stats(struct net_device *dev)
442{
443 struct skge_port *skge = netdev_priv(dev);
444 u64 data[ARRAY_SIZE(skge_stats)];
445
446 if (skge->hw->chip_id == CHIP_ID_GENESIS)
447 genesis_get_stats(skge, data);
448 else
449 yukon_get_stats(skge, data);
450
Stephen Hemmingerda007722007-10-16 12:15:52 -0700451 dev->stats.tx_bytes = data[0];
452 dev->stats.rx_bytes = data[1];
453 dev->stats.tx_packets = data[2] + data[4] + data[6];
454 dev->stats.rx_packets = data[3] + data[5] + data[7];
455 dev->stats.multicast = data[3] + data[5];
456 dev->stats.collisions = data[10];
457 dev->stats.tx_aborted_errors = data[12];
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400458
Stephen Hemmingerda007722007-10-16 12:15:52 -0700459 return &dev->stats;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400460}
461
462static void skge_get_strings(struct net_device *dev, u32 stringset, u8 *data)
463{
464 int i;
465
Stephen Hemminger95566062005-06-27 11:33:02 -0700466 switch (stringset) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400467 case ETH_SS_STATS:
468 for (i = 0; i < ARRAY_SIZE(skge_stats); i++)
469 memcpy(data + i * ETH_GSTRING_LEN,
470 skge_stats[i].name, ETH_GSTRING_LEN);
471 break;
472 }
473}
474
475static void skge_get_ring_param(struct net_device *dev,
476 struct ethtool_ringparam *p)
477{
478 struct skge_port *skge = netdev_priv(dev);
479
480 p->rx_max_pending = MAX_RX_RING_SIZE;
481 p->tx_max_pending = MAX_TX_RING_SIZE;
482 p->rx_mini_max_pending = 0;
483 p->rx_jumbo_max_pending = 0;
484
485 p->rx_pending = skge->rx_ring.count;
486 p->tx_pending = skge->tx_ring.count;
487 p->rx_mini_pending = 0;
488 p->rx_jumbo_pending = 0;
489}
490
491static int skge_set_ring_param(struct net_device *dev,
492 struct ethtool_ringparam *p)
493{
494 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger3b8bb472005-12-14 15:47:48 -0800495 int err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400496
497 if (p->rx_pending == 0 || p->rx_pending > MAX_RX_RING_SIZE ||
Stephen Hemminger9db96472006-06-06 10:11:12 -0700498 p->tx_pending < TX_LOW_WATER || p->tx_pending > MAX_TX_RING_SIZE)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400499 return -EINVAL;
500
501 skge->rx_ring.count = p->rx_pending;
502 skge->tx_ring.count = p->tx_pending;
503
504 if (netif_running(dev)) {
505 skge_down(dev);
Stephen Hemminger3b8bb472005-12-14 15:47:48 -0800506 err = skge_up(dev);
507 if (err)
508 dev_close(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400509 }
510
511 return 0;
512}
513
514static u32 skge_get_msglevel(struct net_device *netdev)
515{
516 struct skge_port *skge = netdev_priv(netdev);
517 return skge->msg_enable;
518}
519
520static void skge_set_msglevel(struct net_device *netdev, u32 value)
521{
522 struct skge_port *skge = netdev_priv(netdev);
523 skge->msg_enable = value;
524}
525
526static int skge_nway_reset(struct net_device *dev)
527{
528 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400529
530 if (skge->autoneg != AUTONEG_ENABLE || !netif_running(dev))
531 return -EINVAL;
532
Stephen Hemmingeree294dc2005-12-14 15:47:44 -0800533 skge_phy_reset(skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400534 return 0;
535}
536
537static int skge_set_sg(struct net_device *dev, u32 data)
538{
539 struct skge_port *skge = netdev_priv(dev);
540 struct skge_hw *hw = skge->hw;
541
542 if (hw->chip_id == CHIP_ID_GENESIS && data)
543 return -EOPNOTSUPP;
544 return ethtool_op_set_sg(dev, data);
545}
546
547static int skge_set_tx_csum(struct net_device *dev, u32 data)
548{
549 struct skge_port *skge = netdev_priv(dev);
550 struct skge_hw *hw = skge->hw;
551
552 if (hw->chip_id == CHIP_ID_GENESIS && data)
553 return -EOPNOTSUPP;
554
555 return ethtool_op_set_tx_csum(dev, data);
556}
557
558static u32 skge_get_rx_csum(struct net_device *dev)
559{
560 struct skge_port *skge = netdev_priv(dev);
561
562 return skge->rx_csum;
563}
564
565/* Only Yukon supports checksum offload. */
566static int skge_set_rx_csum(struct net_device *dev, u32 data)
567{
568 struct skge_port *skge = netdev_priv(dev);
569
570 if (skge->hw->chip_id == CHIP_ID_GENESIS && data)
571 return -EOPNOTSUPP;
572
573 skge->rx_csum = data;
574 return 0;
575}
576
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400577static void skge_get_pauseparam(struct net_device *dev,
578 struct ethtool_pauseparam *ecmd)
579{
580 struct skge_port *skge = netdev_priv(dev);
581
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700582 ecmd->rx_pause = (skge->flow_control == FLOW_MODE_SYMMETRIC)
583 || (skge->flow_control == FLOW_MODE_SYM_OR_REM);
584 ecmd->tx_pause = ecmd->rx_pause || (skge->flow_control == FLOW_MODE_LOC_SEND);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400585
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700586 ecmd->autoneg = ecmd->rx_pause || ecmd->tx_pause;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400587}
588
589static int skge_set_pauseparam(struct net_device *dev,
590 struct ethtool_pauseparam *ecmd)
591{
592 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700593 struct ethtool_pauseparam old;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400594
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700595 skge_get_pauseparam(dev, &old);
596
597 if (ecmd->autoneg != old.autoneg)
598 skge->flow_control = ecmd->autoneg ? FLOW_MODE_NONE : FLOW_MODE_SYMMETRIC;
599 else {
600 if (ecmd->rx_pause && ecmd->tx_pause)
601 skge->flow_control = FLOW_MODE_SYMMETRIC;
602 else if (ecmd->rx_pause && !ecmd->tx_pause)
603 skge->flow_control = FLOW_MODE_SYM_OR_REM;
604 else if (!ecmd->rx_pause && ecmd->tx_pause)
605 skge->flow_control = FLOW_MODE_LOC_SEND;
606 else
607 skge->flow_control = FLOW_MODE_NONE;
608 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400609
Stephen Hemmingere8df8552005-12-14 15:47:45 -0800610 if (netif_running(dev))
611 skge_phy_reset(skge);
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700612
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400613 return 0;
614}
615
616/* Chip internal frequency for clock calculations */
617static inline u32 hwkhz(const struct skge_hw *hw)
618{
Stephen Hemminger187ff3b2006-07-19 14:08:42 -0700619 return (hw->chip_id == CHIP_ID_GENESIS) ? 53125 : 78125;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400620}
621
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800622/* Chip HZ to microseconds */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400623static inline u32 skge_clk2usec(const struct skge_hw *hw, u32 ticks)
624{
625 return (ticks * 1000) / hwkhz(hw);
626}
627
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800628/* Microseconds to chip HZ */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400629static inline u32 skge_usecs2clk(const struct skge_hw *hw, u32 usec)
630{
631 return hwkhz(hw) * usec / 1000;
632}
633
634static int skge_get_coalesce(struct net_device *dev,
635 struct ethtool_coalesce *ecmd)
636{
637 struct skge_port *skge = netdev_priv(dev);
638 struct skge_hw *hw = skge->hw;
639 int port = skge->port;
640
641 ecmd->rx_coalesce_usecs = 0;
642 ecmd->tx_coalesce_usecs = 0;
643
644 if (skge_read32(hw, B2_IRQM_CTRL) & TIM_START) {
645 u32 delay = skge_clk2usec(hw, skge_read32(hw, B2_IRQM_INI));
646 u32 msk = skge_read32(hw, B2_IRQM_MSK);
647
648 if (msk & rxirqmask[port])
649 ecmd->rx_coalesce_usecs = delay;
650 if (msk & txirqmask[port])
651 ecmd->tx_coalesce_usecs = delay;
652 }
653
654 return 0;
655}
656
657/* Note: interrupt timer is per board, but can turn on/off per port */
658static int skge_set_coalesce(struct net_device *dev,
659 struct ethtool_coalesce *ecmd)
660{
661 struct skge_port *skge = netdev_priv(dev);
662 struct skge_hw *hw = skge->hw;
663 int port = skge->port;
664 u32 msk = skge_read32(hw, B2_IRQM_MSK);
665 u32 delay = 25;
666
667 if (ecmd->rx_coalesce_usecs == 0)
668 msk &= ~rxirqmask[port];
669 else if (ecmd->rx_coalesce_usecs < 25 ||
670 ecmd->rx_coalesce_usecs > 33333)
671 return -EINVAL;
672 else {
673 msk |= rxirqmask[port];
674 delay = ecmd->rx_coalesce_usecs;
675 }
676
677 if (ecmd->tx_coalesce_usecs == 0)
678 msk &= ~txirqmask[port];
679 else if (ecmd->tx_coalesce_usecs < 25 ||
680 ecmd->tx_coalesce_usecs > 33333)
681 return -EINVAL;
682 else {
683 msk |= txirqmask[port];
684 delay = min(delay, ecmd->rx_coalesce_usecs);
685 }
686
687 skge_write32(hw, B2_IRQM_MSK, msk);
688 if (msk == 0)
689 skge_write32(hw, B2_IRQM_CTRL, TIM_STOP);
690 else {
691 skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, delay));
692 skge_write32(hw, B2_IRQM_CTRL, TIM_START);
693 }
694 return 0;
695}
696
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700697enum led_mode { LED_MODE_OFF, LED_MODE_ON, LED_MODE_TST };
698static void skge_led(struct skge_port *skge, enum led_mode mode)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400699{
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400700 struct skge_hw *hw = skge->hw;
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700701 int port = skge->port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400702
Stephen Hemminger9cbe3302007-03-16 14:01:28 -0700703 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700704 if (hw->chip_id == CHIP_ID_GENESIS) {
705 switch (mode) {
706 case LED_MODE_OFF:
Stephen Hemminger64f6b642006-09-23 21:25:28 -0700707 if (hw->phy_type == SK_PHY_BCOM)
708 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_OFF);
709 else {
710 skge_write32(hw, SK_REG(port, TX_LED_VAL), 0);
711 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_T_OFF);
712 }
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700713 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
714 skge_write32(hw, SK_REG(port, RX_LED_VAL), 0);
715 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_T_OFF);
716 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400717
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700718 case LED_MODE_ON:
719 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_ON);
720 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_LINKSYNC_ON);
721
722 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
723 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
724
725 break;
726
727 case LED_MODE_TST:
728 skge_write8(hw, SK_REG(port, RX_LED_TST), LED_T_ON);
729 skge_write32(hw, SK_REG(port, RX_LED_VAL), 100);
730 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
731
Stephen Hemminger64f6b642006-09-23 21:25:28 -0700732 if (hw->phy_type == SK_PHY_BCOM)
733 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_ON);
734 else {
735 skge_write8(hw, SK_REG(port, TX_LED_TST), LED_T_ON);
736 skge_write32(hw, SK_REG(port, TX_LED_VAL), 100);
737 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
738 }
739
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700740 }
741 } else {
742 switch (mode) {
743 case LED_MODE_OFF:
744 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
745 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
746 PHY_M_LED_MO_DUP(MO_LED_OFF) |
747 PHY_M_LED_MO_10(MO_LED_OFF) |
748 PHY_M_LED_MO_100(MO_LED_OFF) |
749 PHY_M_LED_MO_1000(MO_LED_OFF) |
750 PHY_M_LED_MO_RX(MO_LED_OFF));
751 break;
752 case LED_MODE_ON:
753 gm_phy_write(hw, port, PHY_MARV_LED_CTRL,
754 PHY_M_LED_PULS_DUR(PULS_170MS) |
755 PHY_M_LED_BLINK_RT(BLINK_84MS) |
756 PHY_M_LEDC_TX_CTRL |
757 PHY_M_LEDC_DP_CTRL);
Stephen Hemminger46a60f22005-09-09 12:54:56 -0700758
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700759 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
760 PHY_M_LED_MO_RX(MO_LED_OFF) |
761 (skge->speed == SPEED_100 ?
762 PHY_M_LED_MO_100(MO_LED_ON) : 0));
763 break;
764 case LED_MODE_TST:
765 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
766 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
767 PHY_M_LED_MO_DUP(MO_LED_ON) |
768 PHY_M_LED_MO_10(MO_LED_ON) |
769 PHY_M_LED_MO_100(MO_LED_ON) |
770 PHY_M_LED_MO_1000(MO_LED_ON) |
771 PHY_M_LED_MO_RX(MO_LED_ON));
772 }
773 }
Stephen Hemminger9cbe3302007-03-16 14:01:28 -0700774 spin_unlock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400775}
776
777/* blink LED's for finding board */
778static int skge_phys_id(struct net_device *dev, u32 data)
779{
780 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700781 unsigned long ms;
782 enum led_mode mode = LED_MODE_TST;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400783
Stephen Hemminger95566062005-06-27 11:33:02 -0700784 if (!data || data > (u32)(MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700785 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT / HZ) * 1000;
786 else
787 ms = data * 1000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400788
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700789 while (ms > 0) {
790 skge_led(skge, mode);
791 mode ^= LED_MODE_TST;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400792
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700793 if (msleep_interruptible(BLINK_MS))
794 break;
795 ms -= BLINK_MS;
796 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400797
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700798 /* back to regular LED state */
799 skge_led(skge, netif_running(dev) ? LED_MODE_ON : LED_MODE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400800
801 return 0;
802}
803
Stephen Hemmingerafa151b2007-10-16 12:15:53 -0700804static int skge_get_eeprom_len(struct net_device *dev)
805{
806 struct skge_port *skge = netdev_priv(dev);
807 u32 reg2;
808
809 pci_read_config_dword(skge->hw->pdev, PCI_DEV_REG2, &reg2);
810 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
811}
812
813static u32 skge_vpd_read(struct pci_dev *pdev, int cap, u16 offset)
814{
815 u32 val;
816
817 pci_write_config_word(pdev, cap + PCI_VPD_ADDR, offset);
818
819 do {
820 pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
821 } while (!(offset & PCI_VPD_ADDR_F));
822
823 pci_read_config_dword(pdev, cap + PCI_VPD_DATA, &val);
824 return val;
825}
826
827static void skge_vpd_write(struct pci_dev *pdev, int cap, u16 offset, u32 val)
828{
829 pci_write_config_dword(pdev, cap + PCI_VPD_DATA, val);
830 pci_write_config_word(pdev, cap + PCI_VPD_ADDR,
831 offset | PCI_VPD_ADDR_F);
832
833 do {
834 pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
835 } while (offset & PCI_VPD_ADDR_F);
836}
837
838static int skge_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
839 u8 *data)
840{
841 struct skge_port *skge = netdev_priv(dev);
842 struct pci_dev *pdev = skge->hw->pdev;
843 int cap = pci_find_capability(pdev, PCI_CAP_ID_VPD);
844 int length = eeprom->len;
845 u16 offset = eeprom->offset;
846
847 if (!cap)
848 return -EINVAL;
849
850 eeprom->magic = SKGE_EEPROM_MAGIC;
851
852 while (length > 0) {
853 u32 val = skge_vpd_read(pdev, cap, offset);
854 int n = min_t(int, length, sizeof(val));
855
856 memcpy(data, &val, n);
857 length -= n;
858 data += n;
859 offset += n;
860 }
861 return 0;
862}
863
864static int skge_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
865 u8 *data)
866{
867 struct skge_port *skge = netdev_priv(dev);
868 struct pci_dev *pdev = skge->hw->pdev;
869 int cap = pci_find_capability(pdev, PCI_CAP_ID_VPD);
870 int length = eeprom->len;
871 u16 offset = eeprom->offset;
872
873 if (!cap)
874 return -EINVAL;
875
876 if (eeprom->magic != SKGE_EEPROM_MAGIC)
877 return -EINVAL;
878
879 while (length > 0) {
880 u32 val;
881 int n = min_t(int, length, sizeof(val));
882
883 if (n < sizeof(val))
884 val = skge_vpd_read(pdev, cap, offset);
885 memcpy(&val, data, n);
886
887 skge_vpd_write(pdev, cap, offset, val);
888
889 length -= n;
890 data += n;
891 offset += n;
892 }
893 return 0;
894}
895
Jeff Garzik7282d492006-09-13 14:30:00 -0400896static const struct ethtool_ops skge_ethtool_ops = {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400897 .get_settings = skge_get_settings,
898 .set_settings = skge_set_settings,
899 .get_drvinfo = skge_get_drvinfo,
900 .get_regs_len = skge_get_regs_len,
901 .get_regs = skge_get_regs,
902 .get_wol = skge_get_wol,
903 .set_wol = skge_set_wol,
904 .get_msglevel = skge_get_msglevel,
905 .set_msglevel = skge_set_msglevel,
906 .nway_reset = skge_nway_reset,
907 .get_link = ethtool_op_get_link,
Stephen Hemmingerafa151b2007-10-16 12:15:53 -0700908 .get_eeprom_len = skge_get_eeprom_len,
909 .get_eeprom = skge_get_eeprom,
910 .set_eeprom = skge_set_eeprom,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400911 .get_ringparam = skge_get_ring_param,
912 .set_ringparam = skge_set_ring_param,
913 .get_pauseparam = skge_get_pauseparam,
914 .set_pauseparam = skge_set_pauseparam,
915 .get_coalesce = skge_get_coalesce,
916 .set_coalesce = skge_set_coalesce,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400917 .set_sg = skge_set_sg,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400918 .set_tx_csum = skge_set_tx_csum,
919 .get_rx_csum = skge_get_rx_csum,
920 .set_rx_csum = skge_set_rx_csum,
921 .get_strings = skge_get_strings,
922 .phys_id = skge_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700923 .get_sset_count = skge_get_sset_count,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400924 .get_ethtool_stats = skge_get_ethtool_stats,
925};
926
927/*
928 * Allocate ring elements and chain them together
929 * One-to-one association of board descriptors with ring elements
930 */
Stephen Hemmingerc3da1442006-03-21 10:57:01 -0800931static int skge_ring_alloc(struct skge_ring *ring, void *vaddr, u32 base)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400932{
933 struct skge_tx_desc *d;
934 struct skge_element *e;
935 int i;
936
Robert P. J. Daycd861282006-12-13 00:34:52 -0800937 ring->start = kcalloc(ring->count, sizeof(*e), GFP_KERNEL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400938 if (!ring->start)
939 return -ENOMEM;
940
941 for (i = 0, e = ring->start, d = vaddr; i < ring->count; i++, e++, d++) {
942 e->desc = d;
943 if (i == ring->count - 1) {
944 e->next = ring->start;
945 d->next_offset = base;
946 } else {
947 e->next = e + 1;
948 d->next_offset = base + (i+1) * sizeof(*d);
949 }
950 }
951 ring->to_use = ring->to_clean = ring->start;
952
953 return 0;
954}
955
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700956/* Allocate and setup a new buffer for receiving */
957static void skge_rx_setup(struct skge_port *skge, struct skge_element *e,
958 struct sk_buff *skb, unsigned int bufsize)
959{
960 struct skge_rx_desc *rd = e->desc;
961 u64 map;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400962
963 map = pci_map_single(skge->hw->pdev, skb->data, bufsize,
964 PCI_DMA_FROMDEVICE);
965
966 rd->dma_lo = map;
967 rd->dma_hi = map >> 32;
968 e->skb = skb;
969 rd->csum1_start = ETH_HLEN;
970 rd->csum2_start = ETH_HLEN;
971 rd->csum1 = 0;
972 rd->csum2 = 0;
973
974 wmb();
975
976 rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | bufsize;
977 pci_unmap_addr_set(e, mapaddr, map);
978 pci_unmap_len_set(e, maplen, bufsize);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400979}
980
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700981/* Resume receiving using existing skb,
982 * Note: DMA address is not changed by chip.
983 * MTU not changed while receiver active.
984 */
Stephen Hemminger5a011442006-03-23 11:07:25 -0800985static inline void skge_rx_reuse(struct skge_element *e, unsigned int size)
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700986{
987 struct skge_rx_desc *rd = e->desc;
988
989 rd->csum2 = 0;
990 rd->csum2_start = ETH_HLEN;
991
992 wmb();
993
994 rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | size;
995}
996
997
998/* Free all buffers in receive ring, assumes receiver stopped */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400999static void skge_rx_clean(struct skge_port *skge)
1000{
1001 struct skge_hw *hw = skge->hw;
1002 struct skge_ring *ring = &skge->rx_ring;
1003 struct skge_element *e;
1004
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001005 e = ring->start;
1006 do {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001007 struct skge_rx_desc *rd = e->desc;
1008 rd->control = 0;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001009 if (e->skb) {
1010 pci_unmap_single(hw->pdev,
1011 pci_unmap_addr(e, mapaddr),
1012 pci_unmap_len(e, maplen),
1013 PCI_DMA_FROMDEVICE);
1014 dev_kfree_skb(e->skb);
1015 e->skb = NULL;
1016 }
1017 } while ((e = e->next) != ring->start);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001018}
1019
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001020
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001021/* Allocate buffers for receive ring
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001022 * For receive: to_clean is next received frame.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001023 */
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07001024static int skge_rx_fill(struct net_device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001025{
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07001026 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001027 struct skge_ring *ring = &skge->rx_ring;
1028 struct skge_element *e;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001029
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001030 e = ring->start;
1031 do {
Stephen Hemminger383181a2005-09-19 15:37:16 -07001032 struct sk_buff *skb;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001033
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07001034 skb = __netdev_alloc_skb(dev, skge->rx_buf_size + NET_IP_ALIGN,
1035 GFP_KERNEL);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001036 if (!skb)
1037 return -ENOMEM;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001038
Stephen Hemminger383181a2005-09-19 15:37:16 -07001039 skb_reserve(skb, NET_IP_ALIGN);
1040 skge_rx_setup(skge, e, skb, skge->rx_buf_size);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001041 } while ( (e = e->next) != ring->start);
1042
1043 ring->to_clean = ring->start;
1044 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001045}
1046
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001047static const char *skge_pause(enum pause_status status)
1048{
1049 switch(status) {
1050 case FLOW_STAT_NONE:
1051 return "none";
1052 case FLOW_STAT_REM_SEND:
1053 return "rx only";
1054 case FLOW_STAT_LOC_SEND:
1055 return "tx_only";
1056 case FLOW_STAT_SYMMETRIC: /* Both station may send PAUSE */
1057 return "both";
1058 default:
1059 return "indeterminated";
1060 }
1061}
1062
1063
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001064static void skge_link_up(struct skge_port *skge)
1065{
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001066 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG),
Stephen Hemminger54cfb5a2005-08-16 14:01:05 -07001067 LED_BLK_OFF|LED_SYNC_OFF|LED_ON);
1068
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001069 netif_carrier_on(skge->netdev);
Stephen Hemminger29b4e882006-03-23 11:07:28 -08001070 netif_wake_queue(skge->netdev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001071
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001072 if (netif_msg_link(skge)) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001073 printk(KERN_INFO PFX
1074 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
1075 skge->netdev->name, skge->speed,
1076 skge->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001077 skge_pause(skge->flow_status));
1078 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001079}
1080
1081static void skge_link_down(struct skge_port *skge)
1082{
Stephen Hemminger54cfb5a2005-08-16 14:01:05 -07001083 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001084 netif_carrier_off(skge->netdev);
1085 netif_stop_queue(skge->netdev);
1086
1087 if (netif_msg_link(skge))
1088 printk(KERN_INFO PFX "%s: Link is down.\n", skge->netdev->name);
1089}
1090
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001091
1092static void xm_link_down(struct skge_hw *hw, int port)
1093{
1094 struct net_device *dev = hw->dev[port];
1095 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001096 u16 cmd = xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001097
Stephen Hemminger501fb722007-10-16 12:15:51 -07001098 xm_write16(hw, port, XM_IMSK, XM_IMSK_DISABLE);
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001099
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001100 cmd &= ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX);
1101 xm_write16(hw, port, XM_MMU_CMD, cmd);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001102
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001103 /* dummy read to ensure writing */
Stephen Hemminger501fb722007-10-16 12:15:51 -07001104 xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001105
1106 if (netif_carrier_ok(dev))
1107 skge_link_down(skge);
1108}
1109
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001110static int __xm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001111{
1112 int i;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001113
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001114 xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
Stephen Hemminger07811912006-02-22 10:28:34 -08001115 *val = xm_read16(hw, port, XM_PHY_DATA);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001116
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001117 if (hw->phy_type == SK_PHY_XMAC)
1118 goto ready;
1119
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001120 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001121 if (xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_RDY)
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001122 goto ready;
Stephen Hemminger07811912006-02-22 10:28:34 -08001123 udelay(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001124 }
1125
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001126 return -ETIMEDOUT;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001127 ready:
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001128 *val = xm_read16(hw, port, XM_PHY_DATA);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001129
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001130 return 0;
1131}
1132
1133static u16 xm_phy_read(struct skge_hw *hw, int port, u16 reg)
1134{
1135 u16 v = 0;
1136 if (__xm_phy_read(hw, port, reg, &v))
1137 printk(KERN_WARNING PFX "%s: phy read timed out\n",
1138 hw->dev[port]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001139 return v;
1140}
1141
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001142static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001143{
1144 int i;
1145
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001146 xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001147 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001148 if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001149 goto ready;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001150 udelay(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001151 }
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001152 return -EIO;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001153
1154 ready:
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001155 xm_write16(hw, port, XM_PHY_DATA, val);
Stephen Hemminger07811912006-02-22 10:28:34 -08001156 for (i = 0; i < PHY_RETRIES; i++) {
1157 if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
1158 return 0;
1159 udelay(1);
1160 }
1161 return -ETIMEDOUT;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001162}
1163
1164static void genesis_init(struct skge_hw *hw)
1165{
1166 /* set blink source counter */
1167 skge_write32(hw, B2_BSC_INI, (SK_BLK_DUR * SK_FACT_53) / 100);
1168 skge_write8(hw, B2_BSC_CTRL, BSC_START);
1169
1170 /* configure mac arbiter */
1171 skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
1172
1173 /* configure mac arbiter timeout values */
1174 skge_write8(hw, B3_MA_TOINI_RX1, SK_MAC_TO_53);
1175 skge_write8(hw, B3_MA_TOINI_RX2, SK_MAC_TO_53);
1176 skge_write8(hw, B3_MA_TOINI_TX1, SK_MAC_TO_53);
1177 skge_write8(hw, B3_MA_TOINI_TX2, SK_MAC_TO_53);
1178
1179 skge_write8(hw, B3_MA_RCINI_RX1, 0);
1180 skge_write8(hw, B3_MA_RCINI_RX2, 0);
1181 skge_write8(hw, B3_MA_RCINI_TX1, 0);
1182 skge_write8(hw, B3_MA_RCINI_TX2, 0);
1183
1184 /* configure packet arbiter timeout */
1185 skge_write16(hw, B3_PA_CTRL, PA_RST_CLR);
1186 skge_write16(hw, B3_PA_TOINI_RX1, SK_PKT_TO_MAX);
1187 skge_write16(hw, B3_PA_TOINI_TX1, SK_PKT_TO_MAX);
1188 skge_write16(hw, B3_PA_TOINI_RX2, SK_PKT_TO_MAX);
1189 skge_write16(hw, B3_PA_TOINI_TX2, SK_PKT_TO_MAX);
1190}
1191
1192static void genesis_reset(struct skge_hw *hw, int port)
1193{
Stephen Hemminger45bada62005-06-27 11:33:12 -07001194 const u8 zero[8] = { 0 };
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001195
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001196 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
1197
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001198 /* reset the statistics module */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001199 xm_write32(hw, port, XM_GP_PORT, XM_GP_RES_STAT);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001200 xm_write16(hw, port, XM_IMSK, XM_IMSK_DISABLE);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001201 xm_write32(hw, port, XM_MODE, 0); /* clear Mode Reg */
1202 xm_write16(hw, port, XM_TX_CMD, 0); /* reset TX CMD Reg */
1203 xm_write16(hw, port, XM_RX_CMD, 0); /* reset RX CMD Reg */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001204
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001205 /* disable Broadcom PHY IRQ */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001206 if (hw->phy_type == SK_PHY_BCOM)
1207 xm_write16(hw, port, PHY_BCOM_INT_MASK, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001208
Stephen Hemminger45bada62005-06-27 11:33:12 -07001209 xm_outhash(hw, port, XM_HSM, zero);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001210}
1211
1212
Stephen Hemminger45bada62005-06-27 11:33:12 -07001213/* Convert mode to MII values */
1214static const u16 phy_pause_map[] = {
1215 [FLOW_MODE_NONE] = 0,
1216 [FLOW_MODE_LOC_SEND] = PHY_AN_PAUSE_ASYM,
1217 [FLOW_MODE_SYMMETRIC] = PHY_AN_PAUSE_CAP,
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001218 [FLOW_MODE_SYM_OR_REM] = PHY_AN_PAUSE_CAP | PHY_AN_PAUSE_ASYM,
Stephen Hemminger45bada62005-06-27 11:33:12 -07001219};
1220
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001221/* special defines for FIBER (88E1011S only) */
1222static const u16 fiber_pause_map[] = {
1223 [FLOW_MODE_NONE] = PHY_X_P_NO_PAUSE,
1224 [FLOW_MODE_LOC_SEND] = PHY_X_P_ASYM_MD,
1225 [FLOW_MODE_SYMMETRIC] = PHY_X_P_SYM_MD,
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001226 [FLOW_MODE_SYM_OR_REM] = PHY_X_P_BOTH_MD,
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001227};
1228
Stephen Hemminger45bada62005-06-27 11:33:12 -07001229
1230/* Check status of Broadcom phy link */
1231static void bcom_check_link(struct skge_hw *hw, int port)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001232{
Stephen Hemminger45bada62005-06-27 11:33:12 -07001233 struct net_device *dev = hw->dev[port];
1234 struct skge_port *skge = netdev_priv(dev);
1235 u16 status;
1236
1237 /* read twice because of latch */
Stephen Hemminger501fb722007-10-16 12:15:51 -07001238 xm_phy_read(hw, port, PHY_BCOM_STAT);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001239 status = xm_phy_read(hw, port, PHY_BCOM_STAT);
1240
Stephen Hemminger45bada62005-06-27 11:33:12 -07001241 if ((status & PHY_ST_LSYNC) == 0) {
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001242 xm_link_down(hw, port);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001243 return;
1244 }
Stephen Hemminger45bada62005-06-27 11:33:12 -07001245
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001246 if (skge->autoneg == AUTONEG_ENABLE) {
1247 u16 lpa, aux;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001248
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001249 if (!(status & PHY_ST_AN_OVER))
1250 return;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001251
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001252 lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
1253 if (lpa & PHY_B_AN_RF) {
1254 printk(KERN_NOTICE PFX "%s: remote fault\n",
1255 dev->name);
1256 return;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001257 }
1258
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001259 aux = xm_phy_read(hw, port, PHY_BCOM_AUX_STAT);
1260
1261 /* Check Duplex mismatch */
1262 switch (aux & PHY_B_AS_AN_RES_MSK) {
1263 case PHY_B_RES_1000FD:
1264 skge->duplex = DUPLEX_FULL;
1265 break;
1266 case PHY_B_RES_1000HD:
1267 skge->duplex = DUPLEX_HALF;
1268 break;
1269 default:
1270 printk(KERN_NOTICE PFX "%s: duplex mismatch\n",
1271 dev->name);
1272 return;
1273 }
1274
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001275 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
1276 switch (aux & PHY_B_AS_PAUSE_MSK) {
1277 case PHY_B_AS_PAUSE_MSK:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001278 skge->flow_status = FLOW_STAT_SYMMETRIC;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001279 break;
1280 case PHY_B_AS_PRR:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001281 skge->flow_status = FLOW_STAT_REM_SEND;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001282 break;
1283 case PHY_B_AS_PRT:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001284 skge->flow_status = FLOW_STAT_LOC_SEND;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001285 break;
1286 default:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001287 skge->flow_status = FLOW_STAT_NONE;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001288 }
1289 skge->speed = SPEED_1000;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001290 }
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001291
1292 if (!netif_carrier_ok(dev))
1293 genesis_link_up(skge);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001294}
1295
1296/* Broadcom 5400 only supports giagabit! SysKonnect did not put an additional
1297 * Phy on for 100 or 10Mbit operation
1298 */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001299static void bcom_phy_init(struct skge_port *skge)
Stephen Hemminger45bada62005-06-27 11:33:12 -07001300{
1301 struct skge_hw *hw = skge->hw;
1302 int port = skge->port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001303 int i;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001304 u16 id1, r, ext, ctl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001305
1306 /* magic workaround patterns for Broadcom */
1307 static const struct {
1308 u16 reg;
1309 u16 val;
1310 } A1hack[] = {
1311 { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1104 },
1312 { 0x17, 0x0013 }, { 0x15, 0x0404 }, { 0x17, 0x8006 },
1313 { 0x15, 0x0132 }, { 0x17, 0x8006 }, { 0x15, 0x0232 },
1314 { 0x17, 0x800D }, { 0x15, 0x000F }, { 0x18, 0x0420 },
1315 }, C0hack[] = {
1316 { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1204 },
1317 { 0x17, 0x0013 }, { 0x15, 0x0A04 }, { 0x18, 0x0420 },
1318 };
1319
Stephen Hemminger45bada62005-06-27 11:33:12 -07001320 /* read Id from external PHY (all have the same address) */
1321 id1 = xm_phy_read(hw, port, PHY_XMAC_ID1);
1322
1323 /* Optimize MDIO transfer by suppressing preamble. */
1324 r = xm_read16(hw, port, XM_MMU_CMD);
1325 r |= XM_MMU_NO_PRE;
1326 xm_write16(hw, port, XM_MMU_CMD,r);
1327
Stephen Hemminger2c668512005-07-22 16:26:07 -07001328 switch (id1) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07001329 case PHY_BCOM_ID1_C0:
1330 /*
1331 * Workaround BCOM Errata for the C0 type.
1332 * Write magic patterns to reserved registers.
1333 */
1334 for (i = 0; i < ARRAY_SIZE(C0hack); i++)
1335 xm_phy_write(hw, port,
1336 C0hack[i].reg, C0hack[i].val);
1337
1338 break;
1339 case PHY_BCOM_ID1_A1:
1340 /*
1341 * Workaround BCOM Errata for the A1 type.
1342 * Write magic patterns to reserved registers.
1343 */
1344 for (i = 0; i < ARRAY_SIZE(A1hack); i++)
1345 xm_phy_write(hw, port,
1346 A1hack[i].reg, A1hack[i].val);
1347 break;
1348 }
1349
1350 /*
1351 * Workaround BCOM Errata (#10523) for all BCom PHYs.
1352 * Disable Power Management after reset.
1353 */
1354 r = xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL);
1355 r |= PHY_B_AC_DIS_PM;
1356 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL, r);
1357
1358 /* Dummy read */
1359 xm_read16(hw, port, XM_ISRC);
1360
1361 ext = PHY_B_PEC_EN_LTR; /* enable tx led */
1362 ctl = PHY_CT_SP1000; /* always 1000mbit */
1363
1364 if (skge->autoneg == AUTONEG_ENABLE) {
1365 /*
1366 * Workaround BCOM Errata #1 for the C5 type.
1367 * 1000Base-T Link Acquisition Failure in Slave Mode
1368 * Set Repeater/DTE bit 10 of the 1000Base-T Control Register
1369 */
1370 u16 adv = PHY_B_1000C_RD;
1371 if (skge->advertising & ADVERTISED_1000baseT_Half)
1372 adv |= PHY_B_1000C_AHD;
1373 if (skge->advertising & ADVERTISED_1000baseT_Full)
1374 adv |= PHY_B_1000C_AFD;
1375 xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, adv);
1376
1377 ctl |= PHY_CT_ANE | PHY_CT_RE_CFG;
1378 } else {
1379 if (skge->duplex == DUPLEX_FULL)
1380 ctl |= PHY_CT_DUP_MD;
1381 /* Force to slave */
1382 xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, PHY_B_1000C_MSE);
1383 }
1384
1385 /* Set autonegotiation pause parameters */
1386 xm_phy_write(hw, port, PHY_BCOM_AUNE_ADV,
1387 phy_pause_map[skge->flow_control] | PHY_AN_CSMA);
1388
1389 /* Handle Jumbo frames */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001390 if (hw->dev[port]->mtu > ETH_DATA_LEN) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07001391 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
1392 PHY_B_AC_TX_TST | PHY_B_AC_LONG_PACK);
1393
1394 ext |= PHY_B_PEC_HIGH_LA;
1395
1396 }
1397
1398 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, ext);
1399 xm_phy_write(hw, port, PHY_BCOM_CTRL, ctl);
1400
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001401 /* Use link status change interrupt */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001402 xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001403}
Stephen Hemminger45bada62005-06-27 11:33:12 -07001404
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001405static void xm_phy_init(struct skge_port *skge)
1406{
1407 struct skge_hw *hw = skge->hw;
1408 int port = skge->port;
1409 u16 ctrl = 0;
1410
1411 if (skge->autoneg == AUTONEG_ENABLE) {
1412 if (skge->advertising & ADVERTISED_1000baseT_Half)
1413 ctrl |= PHY_X_AN_HD;
1414 if (skge->advertising & ADVERTISED_1000baseT_Full)
1415 ctrl |= PHY_X_AN_FD;
1416
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001417 ctrl |= fiber_pause_map[skge->flow_control];
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001418
1419 xm_phy_write(hw, port, PHY_XMAC_AUNE_ADV, ctrl);
1420
1421 /* Restart Auto-negotiation */
1422 ctrl = PHY_CT_ANE | PHY_CT_RE_CFG;
1423 } else {
1424 /* Set DuplexMode in Config register */
1425 if (skge->duplex == DUPLEX_FULL)
1426 ctrl |= PHY_CT_DUP_MD;
1427 /*
1428 * Do NOT enable Auto-negotiation here. This would hold
1429 * the link down because no IDLEs are transmitted
1430 */
1431 }
1432
1433 xm_phy_write(hw, port, PHY_XMAC_CTRL, ctrl);
1434
1435 /* Poll PHY for status changes */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001436 mod_timer(&skge->link_timer, jiffies + LINK_HZ);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001437}
1438
Stephen Hemminger501fb722007-10-16 12:15:51 -07001439static int xm_check_link(struct net_device *dev)
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001440{
1441 struct skge_port *skge = netdev_priv(dev);
1442 struct skge_hw *hw = skge->hw;
1443 int port = skge->port;
1444 u16 status;
1445
1446 /* read twice because of latch */
Stephen Hemminger501fb722007-10-16 12:15:51 -07001447 xm_phy_read(hw, port, PHY_XMAC_STAT);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001448 status = xm_phy_read(hw, port, PHY_XMAC_STAT);
1449
1450 if ((status & PHY_ST_LSYNC) == 0) {
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001451 xm_link_down(hw, port);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001452 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001453 }
1454
1455 if (skge->autoneg == AUTONEG_ENABLE) {
1456 u16 lpa, res;
1457
1458 if (!(status & PHY_ST_AN_OVER))
Stephen Hemminger501fb722007-10-16 12:15:51 -07001459 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001460
1461 lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
1462 if (lpa & PHY_B_AN_RF) {
1463 printk(KERN_NOTICE PFX "%s: remote fault\n",
1464 dev->name);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001465 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001466 }
1467
1468 res = xm_phy_read(hw, port, PHY_XMAC_RES_ABI);
1469
1470 /* Check Duplex mismatch */
1471 switch (res & (PHY_X_RS_HD | PHY_X_RS_FD)) {
1472 case PHY_X_RS_FD:
1473 skge->duplex = DUPLEX_FULL;
1474 break;
1475 case PHY_X_RS_HD:
1476 skge->duplex = DUPLEX_HALF;
1477 break;
1478 default:
1479 printk(KERN_NOTICE PFX "%s: duplex mismatch\n",
1480 dev->name);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001481 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001482 }
1483
1484 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001485 if ((skge->flow_control == FLOW_MODE_SYMMETRIC ||
1486 skge->flow_control == FLOW_MODE_SYM_OR_REM) &&
1487 (lpa & PHY_X_P_SYM_MD))
1488 skge->flow_status = FLOW_STAT_SYMMETRIC;
1489 else if (skge->flow_control == FLOW_MODE_SYM_OR_REM &&
1490 (lpa & PHY_X_RS_PAUSE) == PHY_X_P_ASYM_MD)
1491 /* Enable PAUSE receive, disable PAUSE transmit */
1492 skge->flow_status = FLOW_STAT_REM_SEND;
1493 else if (skge->flow_control == FLOW_MODE_LOC_SEND &&
1494 (lpa & PHY_X_RS_PAUSE) == PHY_X_P_BOTH_MD)
1495 /* Disable PAUSE receive, enable PAUSE transmit */
1496 skge->flow_status = FLOW_STAT_LOC_SEND;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001497 else
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001498 skge->flow_status = FLOW_STAT_NONE;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001499
1500 skge->speed = SPEED_1000;
1501 }
1502
1503 if (!netif_carrier_ok(dev))
1504 genesis_link_up(skge);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001505 return 1;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001506}
1507
1508/* Poll to check for link coming up.
Stephen Hemminger501fb722007-10-16 12:15:51 -07001509 *
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001510 * Since internal PHY is wired to a level triggered pin, can't
Stephen Hemminger501fb722007-10-16 12:15:51 -07001511 * get an interrupt when carrier is detected, need to poll for
1512 * link coming up.
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001513 */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001514static void xm_link_timer(unsigned long arg)
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001515{
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001516 struct skge_port *skge = (struct skge_port *) arg;
David Howellsc4028952006-11-22 14:57:56 +00001517 struct net_device *dev = skge->netdev;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001518 struct skge_hw *hw = skge->hw;
1519 int port = skge->port;
Stephen Hemminger501fb722007-10-16 12:15:51 -07001520 int i;
1521 unsigned long flags;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001522
1523 if (!netif_running(dev))
1524 return;
1525
Stephen Hemminger501fb722007-10-16 12:15:51 -07001526 spin_lock_irqsave(&hw->phy_lock, flags);
1527
1528 /*
1529 * Verify that the link by checking GPIO register three times.
1530 * This pin has the signal from the link_sync pin connected to it.
1531 */
1532 for (i = 0; i < 3; i++) {
1533 if (xm_read16(hw, port, XM_GP_PORT) & XM_GP_INP_ASS)
1534 goto link_down;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001535 }
1536
Stephen Hemminger501fb722007-10-16 12:15:51 -07001537 /* Re-enable interrupt to detect link down */
1538 if (xm_check_link(dev)) {
1539 u16 msk = xm_read16(hw, port, XM_IMSK);
1540 msk &= ~XM_IS_INP_ASS;
1541 xm_write16(hw, port, XM_IMSK, msk);
1542 xm_read16(hw, port, XM_ISRC);
1543 } else {
1544link_down:
1545 mod_timer(&skge->link_timer,
1546 round_jiffies(jiffies + LINK_HZ));
1547 }
1548 spin_unlock_irqrestore(&hw->phy_lock, flags);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001549}
1550
1551static void genesis_mac_init(struct skge_hw *hw, int port)
1552{
1553 struct net_device *dev = hw->dev[port];
1554 struct skge_port *skge = netdev_priv(dev);
1555 int jumbo = hw->dev[port]->mtu > ETH_DATA_LEN;
1556 int i;
1557 u32 r;
1558 const u8 zero[6] = { 0 };
1559
Stephen Hemminger07811912006-02-22 10:28:34 -08001560 for (i = 0; i < 10; i++) {
1561 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
1562 MFF_SET_MAC_RST);
1563 if (skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST)
1564 goto reset_ok;
1565 udelay(1);
1566 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001567
Stephen Hemminger07811912006-02-22 10:28:34 -08001568 printk(KERN_WARNING PFX "%s: genesis reset failed\n", dev->name);
1569
1570 reset_ok:
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001571 /* Unreset the XMAC. */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001572 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001573
1574 /*
1575 * Perform additional initialization for external PHYs,
1576 * namely for the 1000baseTX cards that use the XMAC's
1577 * GMII mode.
1578 */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001579 if (hw->phy_type != SK_PHY_XMAC) {
1580 /* Take external Phy out of reset */
1581 r = skge_read32(hw, B2_GP_IO);
1582 if (port == 0)
1583 r |= GP_DIR_0|GP_IO_0;
1584 else
1585 r |= GP_DIR_2|GP_IO_2;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001586
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001587 skge_write32(hw, B2_GP_IO, r);
1588
1589 /* Enable GMII interface */
1590 xm_write16(hw, port, XM_HW_CFG, XM_HW_GMII_MD);
1591 }
Stephen Hemminger07811912006-02-22 10:28:34 -08001592
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001593
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001594 switch(hw->phy_type) {
1595 case SK_PHY_XMAC:
1596 xm_phy_init(skge);
1597 break;
1598 case SK_PHY_BCOM:
1599 bcom_phy_init(skge);
1600 bcom_check_link(hw, port);
1601 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001602
Stephen Hemminger45bada62005-06-27 11:33:12 -07001603 /* Set Station Address */
1604 xm_outaddr(hw, port, XM_SA, dev->dev_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001605
Stephen Hemminger45bada62005-06-27 11:33:12 -07001606 /* We don't use match addresses so clear */
1607 for (i = 1; i < 16; i++)
1608 xm_outaddr(hw, port, XM_EXM(i), zero);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001609
Stephen Hemminger07811912006-02-22 10:28:34 -08001610 /* Clear MIB counters */
1611 xm_write16(hw, port, XM_STAT_CMD,
1612 XM_SC_CLR_RXC | XM_SC_CLR_TXC);
1613 /* Clear two times according to Errata #3 */
1614 xm_write16(hw, port, XM_STAT_CMD,
1615 XM_SC_CLR_RXC | XM_SC_CLR_TXC);
1616
Stephen Hemminger45bada62005-06-27 11:33:12 -07001617 /* configure Rx High Water Mark (XM_RX_HI_WM) */
1618 xm_write16(hw, port, XM_RX_HI_WM, 1450);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001619
1620 /* We don't need the FCS appended to the packet. */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001621 r = XM_RX_LENERR_OK | XM_RX_STRIP_FCS;
1622 if (jumbo)
1623 r |= XM_RX_BIG_PK_OK;
1624
1625 if (skge->duplex == DUPLEX_HALF) {
1626 /*
1627 * If in manual half duplex mode the other side might be in
1628 * full duplex mode, so ignore if a carrier extension is not seen
1629 * on frames received
1630 */
1631 r |= XM_RX_DIS_CEXT;
1632 }
1633 xm_write16(hw, port, XM_RX_CMD, r);
1634
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001635
1636 /* We want short frames padded to 60 bytes. */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001637 xm_write16(hw, port, XM_TX_CMD, XM_TX_AUTO_PAD);
1638
1639 /*
1640 * Bump up the transmit threshold. This helps hold off transmit
1641 * underruns when we're blasting traffic from both ports at once.
1642 */
1643 xm_write16(hw, port, XM_TX_THR, 512);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001644
1645 /*
1646 * Enable the reception of all error frames. This is is
1647 * a necessary evil due to the design of the XMAC. The
1648 * XMAC's receive FIFO is only 8K in size, however jumbo
1649 * frames can be up to 9000 bytes in length. When bad
1650 * frame filtering is enabled, the XMAC's RX FIFO operates
1651 * in 'store and forward' mode. For this to work, the
1652 * entire frame has to fit into the FIFO, but that means
1653 * that jumbo frames larger than 8192 bytes will be
1654 * truncated. Disabling all bad frame filtering causes
1655 * the RX FIFO to operate in streaming mode, in which
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001656 * case the XMAC will start transferring frames out of the
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001657 * RX FIFO as soon as the FIFO threshold is reached.
1658 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001659 xm_write32(hw, port, XM_MODE, XM_DEF_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001660
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001661
1662 /*
Stephen Hemminger45bada62005-06-27 11:33:12 -07001663 * Initialize the Receive Counter Event Mask (XM_RX_EV_MSK)
1664 * - Enable all bits excepting 'Octets Rx OK Low CntOv'
1665 * and 'Octets Rx OK Hi Cnt Ov'.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001666 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001667 xm_write32(hw, port, XM_RX_EV_MSK, XMR_DEF_MSK);
1668
1669 /*
1670 * Initialize the Transmit Counter Event Mask (XM_TX_EV_MSK)
1671 * - Enable all bits excepting 'Octets Tx OK Low CntOv'
1672 * and 'Octets Tx OK Hi Cnt Ov'.
1673 */
1674 xm_write32(hw, port, XM_TX_EV_MSK, XMT_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001675
1676 /* Configure MAC arbiter */
1677 skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
1678
1679 /* configure timeout values */
1680 skge_write8(hw, B3_MA_TOINI_RX1, 72);
1681 skge_write8(hw, B3_MA_TOINI_RX2, 72);
1682 skge_write8(hw, B3_MA_TOINI_TX1, 72);
1683 skge_write8(hw, B3_MA_TOINI_TX2, 72);
1684
1685 skge_write8(hw, B3_MA_RCINI_RX1, 0);
1686 skge_write8(hw, B3_MA_RCINI_RX2, 0);
1687 skge_write8(hw, B3_MA_RCINI_TX1, 0);
1688 skge_write8(hw, B3_MA_RCINI_TX2, 0);
1689
1690 /* Configure Rx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001691 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_CLR);
1692 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_TIM_PAT);
1693 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_ENA_OP_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001694
1695 /* Configure Tx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001696 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_CLR);
1697 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_TX_CTRL_DEF);
1698 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_ENA_OP_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001699
Stephen Hemminger45bada62005-06-27 11:33:12 -07001700 if (jumbo) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001701 /* Enable frame flushing if jumbo frames used */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001702 skge_write16(hw, SK_REG(port,RX_MFF_CTRL1), MFF_ENA_FLUSH);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001703 } else {
1704 /* enable timeout timers if normal frames */
1705 skge_write16(hw, B3_PA_CTRL,
Stephen Hemminger45bada62005-06-27 11:33:12 -07001706 (port == 0) ? PA_ENA_TO_TX1 : PA_ENA_TO_TX2);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001707 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001708}
1709
1710static void genesis_stop(struct skge_port *skge)
1711{
1712 struct skge_hw *hw = skge->hw;
1713 int port = skge->port;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001714 u32 reg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001715
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001716 genesis_reset(hw, port);
1717
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001718 /* Clear Tx packet arbiter timeout IRQ */
1719 skge_write16(hw, B3_PA_CTRL,
1720 port == 0 ? PA_CLR_TO_TX1 : PA_CLR_TO_TX2);
1721
1722 /*
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001723 * If the transfer sticks at the MAC the STOP command will not
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001724 * terminate if we don't flush the XMAC's transmit FIFO !
1725 */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001726 xm_write32(hw, port, XM_MODE,
1727 xm_read32(hw, port, XM_MODE)|XM_MD_FTF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001728
1729
1730 /* Reset the MAC */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001731 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_SET_MAC_RST);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001732
1733 /* For external PHYs there must be special handling */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001734 if (hw->phy_type != SK_PHY_XMAC) {
1735 reg = skge_read32(hw, B2_GP_IO);
1736 if (port == 0) {
1737 reg |= GP_DIR_0;
1738 reg &= ~GP_IO_0;
1739 } else {
1740 reg |= GP_DIR_2;
1741 reg &= ~GP_IO_2;
1742 }
1743 skge_write32(hw, B2_GP_IO, reg);
1744 skge_read32(hw, B2_GP_IO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001745 }
1746
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001747 xm_write16(hw, port, XM_MMU_CMD,
1748 xm_read16(hw, port, XM_MMU_CMD)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001749 & ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX));
1750
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001751 xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001752}
1753
1754
1755static void genesis_get_stats(struct skge_port *skge, u64 *data)
1756{
1757 struct skge_hw *hw = skge->hw;
1758 int port = skge->port;
1759 int i;
1760 unsigned long timeout = jiffies + HZ;
1761
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001762 xm_write16(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001763 XM_STAT_CMD, XM_SC_SNP_TXC | XM_SC_SNP_RXC);
1764
1765 /* wait for update to complete */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001766 while (xm_read16(hw, port, XM_STAT_CMD)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001767 & (XM_SC_SNP_TXC | XM_SC_SNP_RXC)) {
1768 if (time_after(jiffies, timeout))
1769 break;
1770 udelay(10);
1771 }
1772
1773 /* special case for 64 bit octet counter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001774 data[0] = (u64) xm_read32(hw, port, XM_TXO_OK_HI) << 32
1775 | xm_read32(hw, port, XM_TXO_OK_LO);
1776 data[1] = (u64) xm_read32(hw, port, XM_RXO_OK_HI) << 32
1777 | xm_read32(hw, port, XM_RXO_OK_LO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001778
1779 for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001780 data[i] = xm_read32(hw, port, skge_stats[i].xmac_offset);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001781}
1782
1783static void genesis_mac_intr(struct skge_hw *hw, int port)
1784{
Stephen Hemmingerda007722007-10-16 12:15:52 -07001785 struct net_device *dev = hw->dev[port];
1786 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001787 u16 status = xm_read16(hw, port, XM_ISRC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001788
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001789 if (netif_msg_intr(skge))
1790 printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
Stephen Hemmingerda007722007-10-16 12:15:52 -07001791 dev->name, status);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001792
Stephen Hemminger501fb722007-10-16 12:15:51 -07001793 if (hw->phy_type == SK_PHY_XMAC && (status & XM_IS_INP_ASS)) {
1794 xm_link_down(hw, port);
1795 mod_timer(&skge->link_timer, jiffies + 1);
1796 }
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001797
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001798 if (status & XM_IS_TXF_UR) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001799 xm_write32(hw, port, XM_MODE, XM_MD_FTF);
Stephen Hemmingerda007722007-10-16 12:15:52 -07001800 ++dev->stats.tx_fifo_errors;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001801 }
Stephen Hemminger501fb722007-10-16 12:15:51 -07001802
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001803 if (status & XM_IS_RXF_OV) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001804 xm_write32(hw, port, XM_MODE, XM_MD_FRF);
Stephen Hemmingerda007722007-10-16 12:15:52 -07001805 ++dev->stats.rx_fifo_errors;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001806 }
1807}
1808
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001809static void genesis_link_up(struct skge_port *skge)
1810{
1811 struct skge_hw *hw = skge->hw;
1812 int port = skge->port;
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001813 u16 cmd, msk;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001814 u32 mode;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001815
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001816 cmd = xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001817
1818 /*
1819 * enabling pause frame reception is required for 1000BT
1820 * because the XMAC is not reset if the link is going down
1821 */
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001822 if (skge->flow_status == FLOW_STAT_NONE ||
1823 skge->flow_status == FLOW_STAT_LOC_SEND)
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001824 /* Disable Pause Frame Reception */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001825 cmd |= XM_MMU_IGN_PF;
1826 else
1827 /* Enable Pause Frame Reception */
1828 cmd &= ~XM_MMU_IGN_PF;
1829
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001830 xm_write16(hw, port, XM_MMU_CMD, cmd);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001831
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001832 mode = xm_read32(hw, port, XM_MODE);
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001833 if (skge->flow_status== FLOW_STAT_SYMMETRIC ||
1834 skge->flow_status == FLOW_STAT_LOC_SEND) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001835 /*
1836 * Configure Pause Frame Generation
1837 * Use internal and external Pause Frame Generation.
1838 * Sending pause frames is edge triggered.
1839 * Send a Pause frame with the maximum pause time if
1840 * internal oder external FIFO full condition occurs.
1841 * Send a zero pause time frame to re-start transmission.
1842 */
1843 /* XM_PAUSE_DA = '010000C28001' (default) */
1844 /* XM_MAC_PTIME = 0xffff (maximum) */
1845 /* remember this value is defined in big endian (!) */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001846 xm_write16(hw, port, XM_MAC_PTIME, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001847
1848 mode |= XM_PAUSE_MODE;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001849 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_PAUSE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001850 } else {
1851 /*
1852 * disable pause frame generation is required for 1000BT
1853 * because the XMAC is not reset if the link is going down
1854 */
1855 /* Disable Pause Mode in Mode Register */
1856 mode &= ~XM_PAUSE_MODE;
1857
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001858 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_DIS_PAUSE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001859 }
1860
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001861 xm_write32(hw, port, XM_MODE, mode);
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001862
Stephen Hemminger501fb722007-10-16 12:15:51 -07001863 /* Turn on detection of Tx underrun, Rx overrun */
1864 msk = xm_read16(hw, port, XM_IMSK);
1865 msk &= ~(XM_IS_RXF_OV | XM_IS_TXF_UR);
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001866 xm_write16(hw, port, XM_IMSK, msk);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001867
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001868 xm_read16(hw, port, XM_ISRC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001869
1870 /* get MMU Command Reg. */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001871 cmd = xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001872 if (hw->phy_type != SK_PHY_XMAC && skge->duplex == DUPLEX_FULL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001873 cmd |= XM_MMU_GMII_FD;
1874
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001875 /*
1876 * Workaround BCOM Errata (#10523) for all BCom Phys
1877 * Enable Power Management after link up
1878 */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001879 if (hw->phy_type == SK_PHY_BCOM) {
1880 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
1881 xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL)
1882 & ~PHY_B_AC_DIS_PM);
1883 xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
1884 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001885
1886 /* enable Rx/Tx */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001887 xm_write16(hw, port, XM_MMU_CMD,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001888 cmd | XM_MMU_ENA_RX | XM_MMU_ENA_TX);
1889 skge_link_up(skge);
1890}
1891
1892
Stephen Hemminger45bada62005-06-27 11:33:12 -07001893static inline void bcom_phy_intr(struct skge_port *skge)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001894{
1895 struct skge_hw *hw = skge->hw;
1896 int port = skge->port;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001897 u16 isrc;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001898
Stephen Hemminger45bada62005-06-27 11:33:12 -07001899 isrc = xm_phy_read(hw, port, PHY_BCOM_INT_STAT);
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001900 if (netif_msg_intr(skge))
1901 printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x\n",
1902 skge->netdev->name, isrc);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001903
1904 if (isrc & PHY_B_IS_PSE)
1905 printk(KERN_ERR PFX "%s: uncorrectable pair swap error\n",
1906 hw->dev[port]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001907
1908 /* Workaround BCom Errata:
1909 * enable and disable loopback mode if "NO HCD" occurs.
1910 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001911 if (isrc & PHY_B_IS_NO_HDCL) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001912 u16 ctrl = xm_phy_read(hw, port, PHY_BCOM_CTRL);
1913 xm_phy_write(hw, port, PHY_BCOM_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001914 ctrl | PHY_CT_LOOP);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001915 xm_phy_write(hw, port, PHY_BCOM_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001916 ctrl & ~PHY_CT_LOOP);
1917 }
1918
Stephen Hemminger45bada62005-06-27 11:33:12 -07001919 if (isrc & (PHY_B_IS_AN_PR | PHY_B_IS_LST_CHANGE))
1920 bcom_check_link(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001921
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001922}
1923
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001924static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
1925{
1926 int i;
1927
1928 gma_write16(hw, port, GM_SMI_DATA, val);
1929 gma_write16(hw, port, GM_SMI_CTRL,
1930 GM_SMI_CT_PHY_AD(hw->phy_addr) | GM_SMI_CT_REG_AD(reg));
1931 for (i = 0; i < PHY_RETRIES; i++) {
1932 udelay(1);
1933
1934 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
1935 return 0;
1936 }
1937
1938 printk(KERN_WARNING PFX "%s: phy write timeout\n",
1939 hw->dev[port]->name);
1940 return -EIO;
1941}
1942
1943static int __gm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
1944{
1945 int i;
1946
1947 gma_write16(hw, port, GM_SMI_CTRL,
1948 GM_SMI_CT_PHY_AD(hw->phy_addr)
1949 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
1950
1951 for (i = 0; i < PHY_RETRIES; i++) {
1952 udelay(1);
1953 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
1954 goto ready;
1955 }
1956
1957 return -ETIMEDOUT;
1958 ready:
1959 *val = gma_read16(hw, port, GM_SMI_DATA);
1960 return 0;
1961}
1962
1963static u16 gm_phy_read(struct skge_hw *hw, int port, u16 reg)
1964{
1965 u16 v = 0;
1966 if (__gm_phy_read(hw, port, reg, &v))
1967 printk(KERN_WARNING PFX "%s: phy read timeout\n",
1968 hw->dev[port]->name);
1969 return v;
1970}
1971
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001972/* Marvell Phy Initialization */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001973static void yukon_init(struct skge_hw *hw, int port)
1974{
1975 struct skge_port *skge = netdev_priv(hw->dev[port]);
1976 u16 ctrl, ct1000, adv;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001977
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001978 if (skge->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001979 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001980
1981 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
1982 PHY_M_EC_MAC_S_MSK);
1983 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
1984
Stephen Hemmingerc506a502005-06-27 11:33:09 -07001985 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001986
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001987 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001988 }
1989
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001990 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001991 if (skge->autoneg == AUTONEG_DISABLE)
1992 ctrl &= ~PHY_CT_ANE;
1993
1994 ctrl |= PHY_CT_RESET;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001995 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001996
1997 ctrl = 0;
1998 ct1000 = 0;
Stephen Hemmingerb18f2092005-06-27 11:33:08 -07001999 adv = PHY_AN_CSMA;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002000
2001 if (skge->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07002002 if (hw->copper) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002003 if (skge->advertising & ADVERTISED_1000baseT_Full)
2004 ct1000 |= PHY_M_1000C_AFD;
2005 if (skge->advertising & ADVERTISED_1000baseT_Half)
2006 ct1000 |= PHY_M_1000C_AHD;
2007 if (skge->advertising & ADVERTISED_100baseT_Full)
2008 adv |= PHY_M_AN_100_FD;
2009 if (skge->advertising & ADVERTISED_100baseT_Half)
2010 adv |= PHY_M_AN_100_HD;
2011 if (skge->advertising & ADVERTISED_10baseT_Full)
2012 adv |= PHY_M_AN_10_FD;
2013 if (skge->advertising & ADVERTISED_10baseT_Half)
2014 adv |= PHY_M_AN_10_HD;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002015
Stephen Hemminger4b67be92006-10-05 15:49:51 -07002016 /* Set Flow-control capabilities */
2017 adv |= phy_pause_map[skge->flow_control];
2018 } else {
2019 if (skge->advertising & ADVERTISED_1000baseT_Full)
2020 adv |= PHY_M_AN_1000X_AFD;
2021 if (skge->advertising & ADVERTISED_1000baseT_Half)
2022 adv |= PHY_M_AN_1000X_AHD;
2023
2024 adv |= fiber_pause_map[skge->flow_control];
2025 }
Stephen Hemminger45bada62005-06-27 11:33:12 -07002026
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002027 /* Restart Auto-negotiation */
2028 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
2029 } else {
2030 /* forced speed/duplex settings */
2031 ct1000 = PHY_M_1000C_MSE;
2032
2033 if (skge->duplex == DUPLEX_FULL)
2034 ctrl |= PHY_CT_DUP_MD;
2035
2036 switch (skge->speed) {
2037 case SPEED_1000:
2038 ctrl |= PHY_CT_SP1000;
2039 break;
2040 case SPEED_100:
2041 ctrl |= PHY_CT_SP100;
2042 break;
2043 }
2044
2045 ctrl |= PHY_CT_RESET;
2046 }
2047
Stephen Hemmingerc506a502005-06-27 11:33:09 -07002048 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002049
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002050 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
2051 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002052
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002053 /* Enable phy interrupt on autonegotiation complete (or link up) */
2054 if (skge->autoneg == AUTONEG_ENABLE)
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07002055 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002056 else
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07002057 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002058}
2059
2060static void yukon_reset(struct skge_hw *hw, int port)
2061{
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002062 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);/* disable PHY IRQs */
2063 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
2064 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
2065 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
2066 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002067
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002068 gma_write16(hw, port, GM_RX_CTRL,
2069 gma_read16(hw, port, GM_RX_CTRL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002070 | GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
2071}
2072
Stephen Hemmingerc8868612005-09-23 09:08:30 -07002073/* Apparently, early versions of Yukon-Lite had wrong chip_id? */
2074static int is_yukon_lite_a0(struct skge_hw *hw)
2075{
2076 u32 reg;
2077 int ret;
2078
2079 if (hw->chip_id != CHIP_ID_YUKON)
2080 return 0;
2081
2082 reg = skge_read32(hw, B2_FAR);
2083 skge_write8(hw, B2_FAR + 3, 0xff);
2084 ret = (skge_read8(hw, B2_FAR + 3) != 0);
2085 skge_write32(hw, B2_FAR, reg);
2086 return ret;
2087}
2088
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002089static void yukon_mac_init(struct skge_hw *hw, int port)
2090{
2091 struct skge_port *skge = netdev_priv(hw->dev[port]);
2092 int i;
2093 u32 reg;
2094 const u8 *addr = hw->dev[port]->dev_addr;
2095
2096 /* WA code for COMA mode -- set PHY reset */
2097 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002098 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
2099 reg = skge_read32(hw, B2_GP_IO);
2100 reg |= GP_DIR_9 | GP_IO_9;
2101 skge_write32(hw, B2_GP_IO, reg);
2102 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002103
2104 /* hard reset */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002105 skge_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
2106 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002107
2108 /* WA code for COMA mode -- clear PHY reset */
2109 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002110 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
2111 reg = skge_read32(hw, B2_GP_IO);
2112 reg |= GP_DIR_9;
2113 reg &= ~GP_IO_9;
2114 skge_write32(hw, B2_GP_IO, reg);
2115 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002116
2117 /* Set hardware config mode */
2118 reg = GPC_INT_POL_HI | GPC_DIS_FC | GPC_DIS_SLEEP |
2119 GPC_ENA_XC | GPC_ANEG_ADV_ALL_M | GPC_ENA_PAUSE;
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07002120 reg |= hw->copper ? GPC_HWCFG_GMII_COP : GPC_HWCFG_GMII_FIB;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002121
2122 /* Clear GMC reset */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002123 skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_SET);
2124 skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_CLR);
2125 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON | GMC_RST_CLR);
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002126
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002127 if (skge->autoneg == AUTONEG_DISABLE) {
2128 reg = GM_GPCR_AU_ALL_DIS;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002129 gma_write16(hw, port, GM_GP_CTRL,
2130 gma_read16(hw, port, GM_GP_CTRL) | reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002131
2132 switch (skge->speed) {
2133 case SPEED_1000:
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002134 reg &= ~GM_GPCR_SPEED_100;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002135 reg |= GM_GPCR_SPEED_1000;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002136 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002137 case SPEED_100:
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002138 reg &= ~GM_GPCR_SPEED_1000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002139 reg |= GM_GPCR_SPEED_100;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002140 break;
2141 case SPEED_10:
2142 reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
2143 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002144 }
2145
2146 if (skge->duplex == DUPLEX_FULL)
2147 reg |= GM_GPCR_DUP_FULL;
2148 } else
2149 reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002150
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002151 switch (skge->flow_control) {
2152 case FLOW_MODE_NONE:
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002153 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002154 reg |= GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
2155 break;
2156 case FLOW_MODE_LOC_SEND:
2157 /* disable Rx flow-control */
2158 reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002159 break;
2160 case FLOW_MODE_SYMMETRIC:
2161 case FLOW_MODE_SYM_OR_REM:
2162 /* enable Tx & Rx flow-control */
2163 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002164 }
2165
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002166 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002167 skge_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002168
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002169 yukon_init(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002170
2171 /* MIB clear */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002172 reg = gma_read16(hw, port, GM_PHY_ADDR);
2173 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002174
2175 for (i = 0; i < GM_MIB_CNT_SIZE; i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002176 gma_read16(hw, port, GM_MIB_CNT_BASE + 8*i);
2177 gma_write16(hw, port, GM_PHY_ADDR, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002178
2179 /* transmit control */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002180 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002181
2182 /* receive control reg: unicast + multicast + no FCS */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002183 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002184 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
2185
2186 /* transmit flow control */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002187 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002188
2189 /* transmit parameter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002190 gma_write16(hw, port, GM_TX_PARAM,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002191 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
2192 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
2193 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF));
2194
2195 /* serial mode register */
2196 reg = GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
2197 if (hw->dev[port]->mtu > 1500)
2198 reg |= GM_SMOD_JUMBO_ENA;
2199
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002200 gma_write16(hw, port, GM_SERIAL_MODE, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002201
2202 /* physical address: used for pause frames */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002203 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002204 /* virtual address for data */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002205 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002206
2207 /* enable interrupt mask for counter overflows */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002208 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
2209 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
2210 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002211
2212 /* Initialize Mac Fifo */
2213
2214 /* Configure Rx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002215 skge_write16(hw, SK_REG(port, RX_GMF_FL_MSK), RX_FF_FL_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002216 reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemmingerc8868612005-09-23 09:08:30 -07002217
2218 /* disable Rx GMAC FIFO Flush for YUKON-Lite Rev. A0 only */
2219 if (is_yukon_lite_a0(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002220 reg &= ~GMF_RX_F_FL_ON;
Stephen Hemmingerc8868612005-09-23 09:08:30 -07002221
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002222 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
2223 skge_write16(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
Stephen Hemmingerc5923082005-08-16 14:01:02 -07002224 /*
2225 * because Pause Packet Truncation in GMAC is not working
2226 * we have to increase the Flush Threshold to 64 bytes
2227 * in order to flush pause packets in Rx FIFO on Yukon-1
2228 */
2229 skge_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002230
2231 /* Configure Tx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002232 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
2233 skge_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002234}
2235
Stephen Hemminger355ec572005-11-08 10:33:43 -08002236/* Go into power down mode */
2237static void yukon_suspend(struct skge_hw *hw, int port)
2238{
2239 u16 ctrl;
2240
2241 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
2242 ctrl |= PHY_M_PC_POL_R_DIS;
2243 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
2244
2245 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
2246 ctrl |= PHY_CT_RESET;
2247 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
2248
2249 /* switch IEEE compatible power down mode on */
2250 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
2251 ctrl |= PHY_CT_PDOWN;
2252 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
2253}
2254
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002255static void yukon_stop(struct skge_port *skge)
2256{
2257 struct skge_hw *hw = skge->hw;
2258 int port = skge->port;
2259
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002260 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
2261 yukon_reset(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002262
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002263 gma_write16(hw, port, GM_GP_CTRL,
2264 gma_read16(hw, port, GM_GP_CTRL)
Stephen Hemminger0eedf4a2005-07-22 16:26:04 -07002265 & ~(GM_GPCR_TX_ENA|GM_GPCR_RX_ENA));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002266 gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002267
Stephen Hemminger355ec572005-11-08 10:33:43 -08002268 yukon_suspend(hw, port);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002269
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002270 /* set GPHY Control reset */
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002271 skge_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
2272 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002273}
2274
2275static void yukon_get_stats(struct skge_port *skge, u64 *data)
2276{
2277 struct skge_hw *hw = skge->hw;
2278 int port = skge->port;
2279 int i;
2280
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002281 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
2282 | gma_read32(hw, port, GM_TXO_OK_LO);
2283 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
2284 | gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002285
2286 for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002287 data[i] = gma_read32(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002288 skge_stats[i].gma_offset);
2289}
2290
2291static void yukon_mac_intr(struct skge_hw *hw, int port)
2292{
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002293 struct net_device *dev = hw->dev[port];
2294 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002295 u8 status = skge_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002296
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002297 if (netif_msg_intr(skge))
2298 printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
2299 dev->name, status);
2300
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002301 if (status & GM_IS_RX_FF_OR) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07002302 ++dev->stats.rx_fifo_errors;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002303 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002304 }
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002305
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002306 if (status & GM_IS_TX_FF_UR) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07002307 ++dev->stats.tx_fifo_errors;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002308 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002309 }
2310
2311}
2312
2313static u16 yukon_speed(const struct skge_hw *hw, u16 aux)
2314{
Stephen Hemminger95566062005-06-27 11:33:02 -07002315 switch (aux & PHY_M_PS_SPEED_MSK) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002316 case PHY_M_PS_SPEED_1000:
2317 return SPEED_1000;
2318 case PHY_M_PS_SPEED_100:
2319 return SPEED_100;
2320 default:
2321 return SPEED_10;
2322 }
2323}
2324
2325static void yukon_link_up(struct skge_port *skge)
2326{
2327 struct skge_hw *hw = skge->hw;
2328 int port = skge->port;
2329 u16 reg;
2330
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002331 /* Enable Transmit FIFO Underrun */
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002332 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002333
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002334 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002335 if (skge->duplex == DUPLEX_FULL || skge->autoneg == AUTONEG_ENABLE)
2336 reg |= GM_GPCR_DUP_FULL;
2337
2338 /* enable Rx/Tx */
2339 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002340 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002341
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07002342 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002343 skge_link_up(skge);
2344}
2345
2346static void yukon_link_down(struct skge_port *skge)
2347{
2348 struct skge_hw *hw = skge->hw;
2349 int port = skge->port;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002350 u16 ctrl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002351
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002352 ctrl = gma_read16(hw, port, GM_GP_CTRL);
2353 ctrl &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
2354 gma_write16(hw, port, GM_GP_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002355
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002356 if (skge->flow_status == FLOW_STAT_REM_SEND) {
2357 ctrl = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
2358 ctrl |= PHY_M_AN_ASP;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002359 /* restore Asymmetric Pause bit */
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002360 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002361 }
2362
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002363 skge_link_down(skge);
2364
2365 yukon_init(hw, port);
2366}
2367
2368static void yukon_phy_intr(struct skge_port *skge)
2369{
2370 struct skge_hw *hw = skge->hw;
2371 int port = skge->port;
2372 const char *reason = NULL;
2373 u16 istatus, phystat;
2374
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002375 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2376 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002377
2378 if (netif_msg_intr(skge))
2379 printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x 0x%x\n",
2380 skge->netdev->name, istatus, phystat);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002381
2382 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002383 if (gm_phy_read(hw, port, PHY_MARV_AUNE_LP)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002384 & PHY_M_AN_RF) {
2385 reason = "remote fault";
2386 goto failed;
2387 }
2388
Stephen Hemmingerc506a502005-06-27 11:33:09 -07002389 if (gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002390 reason = "master/slave fault";
2391 goto failed;
2392 }
2393
2394 if (!(phystat & PHY_M_PS_SPDUP_RES)) {
2395 reason = "speed/duplex";
2396 goto failed;
2397 }
2398
2399 skge->duplex = (phystat & PHY_M_PS_FULL_DUP)
2400 ? DUPLEX_FULL : DUPLEX_HALF;
2401 skge->speed = yukon_speed(hw, phystat);
2402
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002403 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
2404 switch (phystat & PHY_M_PS_PAUSE_MSK) {
2405 case PHY_M_PS_PAUSE_MSK:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002406 skge->flow_status = FLOW_STAT_SYMMETRIC;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002407 break;
2408 case PHY_M_PS_RX_P_EN:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002409 skge->flow_status = FLOW_STAT_REM_SEND;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002410 break;
2411 case PHY_M_PS_TX_P_EN:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002412 skge->flow_status = FLOW_STAT_LOC_SEND;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002413 break;
2414 default:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002415 skge->flow_status = FLOW_STAT_NONE;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002416 }
2417
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002418 if (skge->flow_status == FLOW_STAT_NONE ||
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002419 (skge->speed < SPEED_1000 && skge->duplex == DUPLEX_HALF))
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002420 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002421 else
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002422 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002423 yukon_link_up(skge);
2424 return;
2425 }
2426
2427 if (istatus & PHY_M_IS_LSP_CHANGE)
2428 skge->speed = yukon_speed(hw, phystat);
2429
2430 if (istatus & PHY_M_IS_DUP_CHANGE)
2431 skge->duplex = (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2432 if (istatus & PHY_M_IS_LST_CHANGE) {
2433 if (phystat & PHY_M_PS_LINK_UP)
2434 yukon_link_up(skge);
2435 else
2436 yukon_link_down(skge);
2437 }
2438 return;
2439 failed:
2440 printk(KERN_ERR PFX "%s: autonegotiation failed (%s)\n",
2441 skge->netdev->name, reason);
2442
2443 /* XXX restart autonegotiation? */
2444}
2445
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002446static void skge_phy_reset(struct skge_port *skge)
2447{
2448 struct skge_hw *hw = skge->hw;
2449 int port = skge->port;
Jeff Garzikaae343d2006-12-02 07:14:39 -05002450 struct net_device *dev = hw->dev[port];
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002451
2452 netif_stop_queue(skge->netdev);
2453 netif_carrier_off(skge->netdev);
2454
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002455 spin_lock_bh(&hw->phy_lock);
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002456 if (hw->chip_id == CHIP_ID_GENESIS) {
2457 genesis_reset(hw, port);
2458 genesis_mac_init(hw, port);
2459 } else {
2460 yukon_reset(hw, port);
2461 yukon_init(hw, port);
2462 }
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002463 spin_unlock_bh(&hw->phy_lock);
Stephen Hemminger75814092006-12-01 11:41:08 -08002464
2465 dev->set_multicast_list(dev);
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002466}
2467
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002468/* Basic MII support */
2469static int skge_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
2470{
2471 struct mii_ioctl_data *data = if_mii(ifr);
2472 struct skge_port *skge = netdev_priv(dev);
2473 struct skge_hw *hw = skge->hw;
2474 int err = -EOPNOTSUPP;
2475
2476 if (!netif_running(dev))
2477 return -ENODEV; /* Phy still in reset */
2478
2479 switch(cmd) {
2480 case SIOCGMIIPHY:
2481 data->phy_id = hw->phy_addr;
2482
2483 /* fallthru */
2484 case SIOCGMIIREG: {
2485 u16 val = 0;
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002486 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002487 if (hw->chip_id == CHIP_ID_GENESIS)
2488 err = __xm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
2489 else
2490 err = __gm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002491 spin_unlock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002492 data->val_out = val;
2493 break;
2494 }
2495
2496 case SIOCSMIIREG:
2497 if (!capable(CAP_NET_ADMIN))
2498 return -EPERM;
2499
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002500 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002501 if (hw->chip_id == CHIP_ID_GENESIS)
2502 err = xm_phy_write(hw, skge->port, data->reg_num & 0x1f,
2503 data->val_in);
2504 else
2505 err = gm_phy_write(hw, skge->port, data->reg_num & 0x1f,
2506 data->val_in);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002507 spin_unlock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002508 break;
2509 }
2510 return err;
2511}
2512
Stephen Hemminger7fb7ac22007-10-16 12:15:49 -07002513/* Assign Ram Buffer allocation to queue */
2514static void skge_ramset(struct skge_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002515{
2516 u32 end;
2517
Stephen Hemminger7fb7ac22007-10-16 12:15:49 -07002518 /* convert from K bytes to qwords used for hw register */
2519 start *= 1024/8;
2520 space *= 1024/8;
2521 end = start + space - 1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002522
2523 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
2524 skge_write32(hw, RB_ADDR(q, RB_START), start);
Stephen Hemminger7fb7ac22007-10-16 12:15:49 -07002525 skge_write32(hw, RB_ADDR(q, RB_END), end);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002526 skge_write32(hw, RB_ADDR(q, RB_WP), start);
2527 skge_write32(hw, RB_ADDR(q, RB_RP), start);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002528
2529 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger7fb7ac22007-10-16 12:15:49 -07002530 u32 tp = space - space/4;
2531
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002532 /* Set thresholds on receive queue's */
Stephen Hemminger7fb7ac22007-10-16 12:15:49 -07002533 skge_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
2534 skge_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
2535 } else if (hw->chip_id != CHIP_ID_GENESIS)
2536 /* Genesis Tx Fifo is too small for normal store/forward */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002537 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002538
2539 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
2540}
2541
2542/* Setup Bus Memory Interface */
2543static void skge_qset(struct skge_port *skge, u16 q,
2544 const struct skge_element *e)
2545{
2546 struct skge_hw *hw = skge->hw;
2547 u32 watermark = 0x600;
2548 u64 base = skge->dma + (e->desc - skge->mem);
2549
2550 /* optimization to reduce window on 32bit/33mhz */
2551 if ((skge_read16(hw, B0_CTST) & (CS_BUS_CLOCK | CS_BUS_SLOT_SZ)) == 0)
2552 watermark /= 2;
2553
2554 skge_write32(hw, Q_ADDR(q, Q_CSR), CSR_CLR_RESET);
2555 skge_write32(hw, Q_ADDR(q, Q_F), watermark);
2556 skge_write32(hw, Q_ADDR(q, Q_DA_H), (u32)(base >> 32));
2557 skge_write32(hw, Q_ADDR(q, Q_DA_L), (u32)base);
2558}
2559
2560static int skge_up(struct net_device *dev)
2561{
2562 struct skge_port *skge = netdev_priv(dev);
2563 struct skge_hw *hw = skge->hw;
2564 int port = skge->port;
Stephen Hemminger7fb7ac22007-10-16 12:15:49 -07002565 u32 ramaddr, ramsize, rxspace;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002566 size_t rx_size, tx_size;
2567 int err;
2568
Stephen Hemmingerfae87592007-02-02 08:22:51 -08002569 if (!is_valid_ether_addr(dev->dev_addr))
2570 return -EINVAL;
2571
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002572 if (netif_msg_ifup(skge))
2573 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
2574
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002575 if (dev->mtu > RX_BUF_SIZE)
Stephen Hemminger901ccef2006-03-23 11:07:23 -08002576 skge->rx_buf_size = dev->mtu + ETH_HLEN;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002577 else
2578 skge->rx_buf_size = RX_BUF_SIZE;
2579
2580
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002581 rx_size = skge->rx_ring.count * sizeof(struct skge_rx_desc);
2582 tx_size = skge->tx_ring.count * sizeof(struct skge_tx_desc);
2583 skge->mem_size = tx_size + rx_size;
2584 skge->mem = pci_alloc_consistent(hw->pdev, skge->mem_size, &skge->dma);
2585 if (!skge->mem)
2586 return -ENOMEM;
2587
Stephen Hemmingerc3da1442006-03-21 10:57:01 -08002588 BUG_ON(skge->dma & 7);
2589
2590 if ((u64)skge->dma >> 32 != ((u64) skge->dma + skge->mem_size) >> 32) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08002591 dev_err(&hw->pdev->dev, "pci_alloc_consistent region crosses 4G boundary\n");
Stephen Hemmingerc3da1442006-03-21 10:57:01 -08002592 err = -EINVAL;
2593 goto free_pci_mem;
2594 }
2595
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002596 memset(skge->mem, 0, skge->mem_size);
2597
Stephen Hemminger203babb2006-03-21 10:57:05 -08002598 err = skge_ring_alloc(&skge->rx_ring, skge->mem, skge->dma);
2599 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002600 goto free_pci_mem;
2601
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002602 err = skge_rx_fill(dev);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002603 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002604 goto free_rx_ring;
2605
Stephen Hemminger203babb2006-03-21 10:57:05 -08002606 err = skge_ring_alloc(&skge->tx_ring, skge->mem + rx_size,
2607 skge->dma + rx_size);
2608 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002609 goto free_rx_ring;
2610
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08002611 /* Initialize MAC */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002612 spin_lock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002613 if (hw->chip_id == CHIP_ID_GENESIS)
2614 genesis_mac_init(hw, port);
2615 else
2616 yukon_mac_init(hw, port);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002617 spin_unlock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002618
2619 /* Configure RAMbuffers */
Stephen Hemminger7fb7ac22007-10-16 12:15:49 -07002620 ramsize = (hw->ram_size - hw->ram_offset) / hw->ports;
2621 ramaddr = hw->ram_offset + port * ramsize;
2622 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002623
Stephen Hemminger7fb7ac22007-10-16 12:15:49 -07002624 skge_ramset(hw, rxqaddr[port], ramaddr, rxspace);
2625 skge_ramset(hw, txqaddr[port], ramaddr + rxspace, ramsize - rxspace);
2626
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002627 skge_qset(skge, rxqaddr[port], skge->rx_ring.to_clean);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002628 BUG_ON(skge->tx_ring.to_use != skge->tx_ring.to_clean);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002629 skge_qset(skge, txqaddr[port], skge->tx_ring.to_use);
2630
2631 /* Start receiver BMU */
2632 wmb();
2633 skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_START | CSR_IRQ_CL_F);
Stephen Hemminger6abebb52005-07-22 16:26:10 -07002634 skge_led(skge, LED_MODE_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002635
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07002636 spin_lock_irq(&hw->hw_lock);
2637 hw->intr_mask |= portmask[port];
2638 skge_write32(hw, B0_IMSK, hw->intr_mask);
2639 spin_unlock_irq(&hw->hw_lock);
2640
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002641 napi_enable(&skge->napi);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002642 return 0;
2643
2644 free_rx_ring:
2645 skge_rx_clean(skge);
2646 kfree(skge->rx_ring.start);
2647 free_pci_mem:
2648 pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002649 skge->mem = NULL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002650
2651 return err;
2652}
2653
Stephen Hemminger60b24b52007-10-16 12:15:50 -07002654/* stop receiver */
2655static void skge_rx_stop(struct skge_hw *hw, int port)
2656{
2657 skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_STOP);
2658 skge_write32(hw, RB_ADDR(port ? Q_R2 : Q_R1, RB_CTRL),
2659 RB_RST_SET|RB_DIS_OP_MD);
2660 skge_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_SET_RESET);
2661}
2662
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002663static int skge_down(struct net_device *dev)
2664{
2665 struct skge_port *skge = netdev_priv(dev);
2666 struct skge_hw *hw = skge->hw;
2667 int port = skge->port;
2668
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002669 if (skge->mem == NULL)
2670 return 0;
2671
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002672 if (netif_msg_ifdown(skge))
2673 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
2674
2675 netif_stop_queue(dev);
Stephen Hemminger692412b2007-04-09 15:32:45 -07002676
Stephen Hemminger64f6b642006-09-23 21:25:28 -07002677 if (hw->chip_id == CHIP_ID_GENESIS && hw->phy_type == SK_PHY_XMAC)
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002678 del_timer_sync(&skge->link_timer);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002679
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002680 napi_disable(&skge->napi);
Stephen Hemminger692412b2007-04-09 15:32:45 -07002681 netif_carrier_off(dev);
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07002682
2683 spin_lock_irq(&hw->hw_lock);
2684 hw->intr_mask &= ~portmask[port];
2685 skge_write32(hw, B0_IMSK, hw->intr_mask);
2686 spin_unlock_irq(&hw->hw_lock);
2687
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002688 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
2689 if (hw->chip_id == CHIP_ID_GENESIS)
2690 genesis_stop(skge);
2691 else
2692 yukon_stop(skge);
2693
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002694 /* Stop transmitter */
2695 skge_write8(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_STOP);
2696 skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
2697 RB_RST_SET|RB_DIS_OP_MD);
2698
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002699
2700 /* Disable Force Sync bit and Enable Alloc bit */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002701 skge_write8(hw, SK_REG(port, TXA_CTRL),
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002702 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
2703
2704 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002705 skge_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
2706 skge_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002707
2708 /* Reset PCI FIFO */
2709 skge_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_SET_RESET);
2710 skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
2711
2712 /* Reset the RAM Buffer async Tx queue */
2713 skge_write8(hw, RB_ADDR(port == 0 ? Q_XA1 : Q_XA2, RB_CTRL), RB_RST_SET);
Stephen Hemminger60b24b52007-10-16 12:15:50 -07002714
2715 skge_rx_stop(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002716
2717 if (hw->chip_id == CHIP_ID_GENESIS) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002718 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_SET);
2719 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002720 } else {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002721 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
2722 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002723 }
2724
Stephen Hemminger6abebb52005-07-22 16:26:10 -07002725 skge_led(skge, LED_MODE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002726
Stephen Hemmingere3a1b992007-03-16 14:01:26 -07002727 netif_tx_lock_bh(dev);
Stephen Hemminger513f5332006-09-01 15:53:49 -07002728 skge_tx_clean(dev);
Stephen Hemmingere3a1b992007-03-16 14:01:26 -07002729 netif_tx_unlock_bh(dev);
2730
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002731 skge_rx_clean(skge);
2732
2733 kfree(skge->rx_ring.start);
2734 kfree(skge->tx_ring.start);
2735 pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002736 skge->mem = NULL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002737 return 0;
2738}
2739
Stephen Hemminger29b4e882006-03-23 11:07:28 -08002740static inline int skge_avail(const struct skge_ring *ring)
2741{
Stephen Hemminger992c9622007-03-16 14:01:30 -07002742 smp_mb();
Stephen Hemminger29b4e882006-03-23 11:07:28 -08002743 return ((ring->to_clean > ring->to_use) ? 0 : ring->count)
2744 + (ring->to_clean - ring->to_use) - 1;
2745}
2746
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002747static int skge_xmit_frame(struct sk_buff *skb, struct net_device *dev)
2748{
2749 struct skge_port *skge = netdev_priv(dev);
2750 struct skge_hw *hw = skge->hw;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002751 struct skge_element *e;
2752 struct skge_tx_desc *td;
2753 int i;
2754 u32 control, len;
2755 u64 map;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002756
Herbert Xu5b057c62006-06-23 02:06:41 -07002757 if (skb_padto(skb, ETH_ZLEN))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002758 return NETDEV_TX_OK;
2759
Stephen Hemminger513f5332006-09-01 15:53:49 -07002760 if (unlikely(skge_avail(&skge->tx_ring) < skb_shinfo(skb)->nr_frags + 1))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002761 return NETDEV_TX_BUSY;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002762
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002763 e = skge->tx_ring.to_use;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002764 td = e->desc;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002765 BUG_ON(td->control & BMU_OWN);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002766 e->skb = skb;
2767 len = skb_headlen(skb);
2768 map = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
2769 pci_unmap_addr_set(e, mapaddr, map);
2770 pci_unmap_len_set(e, maplen, len);
2771
2772 td->dma_lo = map;
2773 td->dma_hi = map >> 32;
2774
Patrick McHardy84fa7932006-08-29 16:44:56 -07002775 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Arnaldo Carvalho de Meloea2ae172007-04-25 17:55:53 -07002776 const int offset = skb_transport_offset(skb);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002777
2778 /* This seems backwards, but it is what the sk98lin
2779 * does. Looks like hardware is wrong?
2780 */
Arnaldo Carvalho de Melob0061ce2007-04-25 18:02:22 -07002781 if (ipip_hdr(skb)->protocol == IPPROTO_UDP
Stephen Hemminger981d0372005-06-27 11:33:06 -07002782 && hw->chip_rev == 0 && hw->chip_id == CHIP_ID_YUKON)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002783 control = BMU_TCP_CHECK;
2784 else
2785 control = BMU_UDP_CHECK;
2786
2787 td->csum_offs = 0;
2788 td->csum_start = offset;
Al Viroff1dcad2006-11-20 18:07:29 -08002789 td->csum_write = offset + skb->csum_offset;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002790 } else
2791 control = BMU_CHECK;
2792
2793 if (!skb_shinfo(skb)->nr_frags) /* single buffer i.e. no fragments */
2794 control |= BMU_EOF| BMU_IRQ_EOF;
2795 else {
2796 struct skge_tx_desc *tf = td;
2797
2798 control |= BMU_STFWD;
2799 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
2800 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2801
2802 map = pci_map_page(hw->pdev, frag->page, frag->page_offset,
2803 frag->size, PCI_DMA_TODEVICE);
2804
2805 e = e->next;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002806 e->skb = skb;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002807 tf = e->desc;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002808 BUG_ON(tf->control & BMU_OWN);
2809
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002810 tf->dma_lo = map;
2811 tf->dma_hi = (u64) map >> 32;
2812 pci_unmap_addr_set(e, mapaddr, map);
2813 pci_unmap_len_set(e, maplen, frag->size);
2814
2815 tf->control = BMU_OWN | BMU_SW | control | frag->size;
2816 }
2817 tf->control |= BMU_EOF | BMU_IRQ_EOF;
2818 }
2819 /* Make sure all the descriptors written */
2820 wmb();
2821 td->control = BMU_OWN | BMU_SW | BMU_STF | control | len;
2822 wmb();
2823
2824 skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_START);
2825
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002826 if (unlikely(netif_msg_tx_queued(skge)))
Al Viro0b2d7fe2005-04-03 09:15:52 +01002827 printk(KERN_DEBUG "%s: tx queued, slot %td, len %d\n",
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002828 dev->name, e - skge->tx_ring.start, skb->len);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002829
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002830 skge->tx_ring.to_use = e->next;
Stephen Hemminger992c9622007-03-16 14:01:30 -07002831 smp_wmb();
2832
Stephen Hemminger9db96472006-06-06 10:11:12 -07002833 if (skge_avail(&skge->tx_ring) <= TX_LOW_WATER) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002834 pr_debug("%s: transmit queue full\n", dev->name);
2835 netif_stop_queue(dev);
2836 }
2837
Stephen Hemmingerc68ce712006-03-21 10:57:04 -08002838 dev->trans_start = jiffies;
2839
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002840 return NETDEV_TX_OK;
2841}
2842
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002843
2844/* Free resources associated with this reing element */
2845static void skge_tx_free(struct skge_port *skge, struct skge_element *e,
2846 u32 control)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002847{
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002848 struct pci_dev *pdev = skge->hw->pdev;
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002849
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002850 /* skb header vs. fragment */
2851 if (control & BMU_STF)
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002852 pci_unmap_single(pdev, pci_unmap_addr(e, mapaddr),
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002853 pci_unmap_len(e, maplen),
2854 PCI_DMA_TODEVICE);
2855 else
2856 pci_unmap_page(pdev, pci_unmap_addr(e, mapaddr),
2857 pci_unmap_len(e, maplen),
2858 PCI_DMA_TODEVICE);
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002859
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002860 if (control & BMU_EOF) {
2861 if (unlikely(netif_msg_tx_done(skge)))
2862 printk(KERN_DEBUG PFX "%s: tx done slot %td\n",
2863 skge->netdev->name, e - skge->tx_ring.start);
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002864
Stephen Hemminger513f5332006-09-01 15:53:49 -07002865 dev_kfree_skb(e->skb);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002866 }
2867}
2868
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002869/* Free all buffers in transmit ring */
Stephen Hemminger513f5332006-09-01 15:53:49 -07002870static void skge_tx_clean(struct net_device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002871{
Stephen Hemminger513f5332006-09-01 15:53:49 -07002872 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002873 struct skge_element *e;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002874
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002875 for (e = skge->tx_ring.to_clean; e != skge->tx_ring.to_use; e = e->next) {
2876 struct skge_tx_desc *td = e->desc;
2877 skge_tx_free(skge, e, td->control);
2878 td->control = 0;
2879 }
2880
2881 skge->tx_ring.to_clean = e;
Stephen Hemminger513f5332006-09-01 15:53:49 -07002882 netif_wake_queue(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002883}
2884
2885static void skge_tx_timeout(struct net_device *dev)
2886{
2887 struct skge_port *skge = netdev_priv(dev);
2888
2889 if (netif_msg_timer(skge))
2890 printk(KERN_DEBUG PFX "%s: tx timeout\n", dev->name);
2891
2892 skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_STOP);
Stephen Hemminger513f5332006-09-01 15:53:49 -07002893 skge_tx_clean(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002894}
2895
2896static int skge_change_mtu(struct net_device *dev, int new_mtu)
2897{
Stephen Hemminger60b24b52007-10-16 12:15:50 -07002898 struct skge_port *skge = netdev_priv(dev);
2899 struct skge_hw *hw = skge->hw;
2900 int port = skge->port;
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002901 int err;
Stephen Hemminger60b24b52007-10-16 12:15:50 -07002902 u16 ctl, reg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002903
Stephen Hemminger95566062005-06-27 11:33:02 -07002904 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002905 return -EINVAL;
2906
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002907 if (!netif_running(dev)) {
2908 dev->mtu = new_mtu;
2909 return 0;
2910 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002911
Stephen Hemminger60b24b52007-10-16 12:15:50 -07002912 skge_write32(hw, B0_IMSK, 0);
2913 dev->trans_start = jiffies; /* prevent tx timeout */
2914 netif_stop_queue(dev);
2915 napi_disable(&skge->napi);
2916
2917 ctl = gma_read16(hw, port, GM_GP_CTRL);
2918 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
2919
2920 skge_rx_clean(skge);
2921 skge_rx_stop(hw, port);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002922
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002923 dev->mtu = new_mtu;
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002924
Stephen Hemminger60b24b52007-10-16 12:15:50 -07002925 reg = GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
2926 if (new_mtu > 1500)
2927 reg |= GM_SMOD_JUMBO_ENA;
2928 gma_write16(hw, port, GM_SERIAL_MODE, reg);
2929
2930 skge_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
2931
2932 err = skge_rx_fill(dev);
2933 wmb();
2934 if (!err)
2935 skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_START | CSR_IRQ_CL_F);
2936 skge_write32(hw, B0_IMSK, hw->intr_mask);
2937
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002938 if (err)
2939 dev_close(dev);
Stephen Hemminger60b24b52007-10-16 12:15:50 -07002940 else {
2941 gma_write16(hw, port, GM_GP_CTRL, ctl);
2942
2943 napi_enable(&skge->napi);
2944 netif_wake_queue(dev);
2945 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002946
2947 return err;
2948}
2949
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002950static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
2951
2952static void genesis_add_filter(u8 filter[8], const u8 *addr)
2953{
2954 u32 crc, bit;
2955
2956 crc = ether_crc_le(ETH_ALEN, addr);
2957 bit = ~crc & 0x3f;
2958 filter[bit/8] |= 1 << (bit%8);
2959}
2960
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002961static void genesis_set_multicast(struct net_device *dev)
2962{
2963 struct skge_port *skge = netdev_priv(dev);
2964 struct skge_hw *hw = skge->hw;
2965 int port = skge->port;
2966 int i, count = dev->mc_count;
2967 struct dev_mc_list *list = dev->mc_list;
2968 u32 mode;
2969 u8 filter[8];
2970
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002971 mode = xm_read32(hw, port, XM_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002972 mode |= XM_MD_ENA_HASH;
2973 if (dev->flags & IFF_PROMISC)
2974 mode |= XM_MD_ENA_PROM;
2975 else
2976 mode &= ~XM_MD_ENA_PROM;
2977
2978 if (dev->flags & IFF_ALLMULTI)
2979 memset(filter, 0xff, sizeof(filter));
2980 else {
2981 memset(filter, 0, sizeof(filter));
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002982
2983 if (skge->flow_status == FLOW_STAT_REM_SEND
2984 || skge->flow_status == FLOW_STAT_SYMMETRIC)
2985 genesis_add_filter(filter, pause_mc_addr);
2986
2987 for (i = 0; list && i < count; i++, list = list->next)
2988 genesis_add_filter(filter, list->dmi_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002989 }
2990
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002991 xm_write32(hw, port, XM_MODE, mode);
Stephen Hemminger45bada62005-06-27 11:33:12 -07002992 xm_outhash(hw, port, XM_HSM, filter);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002993}
2994
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002995static void yukon_add_filter(u8 filter[8], const u8 *addr)
2996{
2997 u32 bit = ether_crc(ETH_ALEN, addr) & 0x3f;
2998 filter[bit/8] |= 1 << (bit%8);
2999}
3000
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003001static void yukon_set_multicast(struct net_device *dev)
3002{
3003 struct skge_port *skge = netdev_priv(dev);
3004 struct skge_hw *hw = skge->hw;
3005 int port = skge->port;
3006 struct dev_mc_list *list = dev->mc_list;
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08003007 int rx_pause = (skge->flow_status == FLOW_STAT_REM_SEND
3008 || skge->flow_status == FLOW_STAT_SYMMETRIC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003009 u16 reg;
3010 u8 filter[8];
3011
3012 memset(filter, 0, sizeof(filter));
3013
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003014 reg = gma_read16(hw, port, GM_RX_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003015 reg |= GM_RXCR_UCF_ENA;
3016
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08003017 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003018 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
3019 else if (dev->flags & IFF_ALLMULTI) /* all multicast */
3020 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08003021 else if (dev->mc_count == 0 && !rx_pause)/* no multicast */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003022 reg &= ~GM_RXCR_MCF_ENA;
3023 else {
3024 int i;
3025 reg |= GM_RXCR_MCF_ENA;
3026
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08003027 if (rx_pause)
3028 yukon_add_filter(filter, pause_mc_addr);
3029
3030 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
3031 yukon_add_filter(filter, list->dmi_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003032 }
3033
3034
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003035 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003036 (u16)filter[0] | ((u16)filter[1] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003037 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003038 (u16)filter[2] | ((u16)filter[3] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003039 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003040 (u16)filter[4] | ((u16)filter[5] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003041 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003042 (u16)filter[6] | ((u16)filter[7] << 8));
3043
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003044 gma_write16(hw, port, GM_RX_CTRL, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003045}
3046
Stephen Hemminger383181a2005-09-19 15:37:16 -07003047static inline u16 phy_length(const struct skge_hw *hw, u32 status)
3048{
3049 if (hw->chip_id == CHIP_ID_GENESIS)
3050 return status >> XMR_FS_LEN_SHIFT;
3051 else
3052 return status >> GMR_FS_LEN_SHIFT;
3053}
3054
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003055static inline int bad_phy_status(const struct skge_hw *hw, u32 status)
3056{
3057 if (hw->chip_id == CHIP_ID_GENESIS)
3058 return (status & (XMR_FS_ERR | XMR_FS_2L_VLAN)) != 0;
3059 else
3060 return (status & GMR_FS_ANY_ERR) ||
3061 (status & GMR_FS_RX_OK) == 0;
3062}
3063
Stephen Hemminger383181a2005-09-19 15:37:16 -07003064
3065/* Get receive buffer from descriptor.
3066 * Handles copy of small buffers and reallocation failures
3067 */
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003068static struct sk_buff *skge_rx_get(struct net_device *dev,
3069 struct skge_element *e,
3070 u32 control, u32 status, u16 csum)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003071{
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003072 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003073 struct sk_buff *skb;
3074 u16 len = control & BMU_BBC;
3075
3076 if (unlikely(netif_msg_rx_status(skge)))
3077 printk(KERN_DEBUG PFX "%s: rx slot %td status 0x%x len %d\n",
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003078 dev->name, e - skge->rx_ring.start,
Stephen Hemminger383181a2005-09-19 15:37:16 -07003079 status, len);
3080
3081 if (len > skge->rx_buf_size)
3082 goto error;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003083
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003084 if ((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF))
Stephen Hemminger383181a2005-09-19 15:37:16 -07003085 goto error;
3086
3087 if (bad_phy_status(skge->hw, status))
3088 goto error;
3089
3090 if (phy_length(skge->hw, status) != len)
3091 goto error;
3092
3093 if (len < RX_COPY_THRESHOLD) {
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003094 skb = netdev_alloc_skb(dev, len + 2);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003095 if (!skb)
3096 goto resubmit;
3097
3098 skb_reserve(skb, 2);
3099 pci_dma_sync_single_for_cpu(skge->hw->pdev,
3100 pci_unmap_addr(e, mapaddr),
3101 len, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03003102 skb_copy_from_linear_data(e->skb, skb->data, len);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003103 pci_dma_sync_single_for_device(skge->hw->pdev,
3104 pci_unmap_addr(e, mapaddr),
3105 len, PCI_DMA_FROMDEVICE);
3106 skge_rx_reuse(e, skge->rx_buf_size);
3107 } else {
3108 struct sk_buff *nskb;
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003109 nskb = netdev_alloc_skb(dev, skge->rx_buf_size + NET_IP_ALIGN);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003110 if (!nskb)
3111 goto resubmit;
3112
Stephen Hemminger901ccef2006-03-23 11:07:23 -08003113 skb_reserve(nskb, NET_IP_ALIGN);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003114 pci_unmap_single(skge->hw->pdev,
3115 pci_unmap_addr(e, mapaddr),
3116 pci_unmap_len(e, maplen),
3117 PCI_DMA_FROMDEVICE);
3118 skb = e->skb;
3119 prefetch(skb->data);
3120 skge_rx_setup(skge, e, nskb, skge->rx_buf_size);
3121 }
3122
3123 skb_put(skb, len);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003124 if (skge->rx_csum) {
3125 skb->csum = csum;
Patrick McHardy84fa7932006-08-29 16:44:56 -07003126 skb->ip_summed = CHECKSUM_COMPLETE;
Stephen Hemminger383181a2005-09-19 15:37:16 -07003127 }
3128
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003129 skb->protocol = eth_type_trans(skb, dev);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003130
3131 return skb;
3132error:
3133
3134 if (netif_msg_rx_err(skge))
3135 printk(KERN_DEBUG PFX "%s: rx err, slot %td control 0x%x status 0x%x\n",
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003136 dev->name, e - skge->rx_ring.start,
Stephen Hemminger383181a2005-09-19 15:37:16 -07003137 control, status);
3138
3139 if (skge->hw->chip_id == CHIP_ID_GENESIS) {
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003140 if (status & (XMR_FS_RUNT|XMR_FS_LNG_ERR))
Stephen Hemmingerda007722007-10-16 12:15:52 -07003141 dev->stats.rx_length_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003142 if (status & XMR_FS_FRA_ERR)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003143 dev->stats.rx_frame_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003144 if (status & XMR_FS_FCS_ERR)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003145 dev->stats.rx_crc_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003146 } else {
3147 if (status & (GMR_FS_LONG_ERR|GMR_FS_UN_SIZE))
Stephen Hemmingerda007722007-10-16 12:15:52 -07003148 dev->stats.rx_length_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003149 if (status & GMR_FS_FRAGMENT)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003150 dev->stats.rx_frame_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003151 if (status & GMR_FS_CRC_ERR)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003152 dev->stats.rx_crc_errors++;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003153 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003154
Stephen Hemminger383181a2005-09-19 15:37:16 -07003155resubmit:
3156 skge_rx_reuse(e, skge->rx_buf_size);
3157 return NULL;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003158}
3159
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003160/* Free all buffers in Tx ring which are no longer owned by device */
Stephen Hemminger513f5332006-09-01 15:53:49 -07003161static void skge_tx_done(struct net_device *dev)
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003162{
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003163 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003164 struct skge_ring *ring = &skge->tx_ring;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003165 struct skge_element *e;
3166
Stephen Hemminger513f5332006-09-01 15:53:49 -07003167 skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003168
Stephen Hemminger866b4f32006-03-23 11:07:27 -08003169 for (e = ring->to_clean; e != ring->to_use; e = e->next) {
Stephen Hemminger992c9622007-03-16 14:01:30 -07003170 u32 control = ((const struct skge_tx_desc *) e->desc)->control;
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003171
Stephen Hemminger992c9622007-03-16 14:01:30 -07003172 if (control & BMU_OWN)
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003173 break;
3174
Stephen Hemminger992c9622007-03-16 14:01:30 -07003175 skge_tx_free(skge, e, control);
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003176 }
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003177 skge->tx_ring.to_clean = e;
Stephen Hemminger866b4f32006-03-23 11:07:27 -08003178
Stephen Hemminger992c9622007-03-16 14:01:30 -07003179 /* Can run lockless until we need to synchronize to restart queue. */
3180 smp_mb();
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003181
Stephen Hemminger992c9622007-03-16 14:01:30 -07003182 if (unlikely(netif_queue_stopped(dev) &&
3183 skge_avail(&skge->tx_ring) > TX_LOW_WATER)) {
3184 netif_tx_lock(dev);
3185 if (unlikely(netif_queue_stopped(dev) &&
3186 skge_avail(&skge->tx_ring) > TX_LOW_WATER)) {
3187 netif_wake_queue(dev);
3188
3189 }
3190 netif_tx_unlock(dev);
3191 }
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003192}
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003193
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003194static int skge_poll(struct napi_struct *napi, int to_do)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003195{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003196 struct skge_port *skge = container_of(napi, struct skge_port, napi);
3197 struct net_device *dev = skge->netdev;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003198 struct skge_hw *hw = skge->hw;
3199 struct skge_ring *ring = &skge->rx_ring;
3200 struct skge_element *e;
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003201 int work_done = 0;
3202
Stephen Hemminger513f5332006-09-01 15:53:49 -07003203 skge_tx_done(dev);
3204
3205 skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
3206
Stephen Hemminger1631aef2005-11-08 10:33:44 -08003207 for (e = ring->to_clean; prefetch(e->next), work_done < to_do; e = e->next) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003208 struct skge_rx_desc *rd = e->desc;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003209 struct sk_buff *skb;
Stephen Hemminger383181a2005-09-19 15:37:16 -07003210 u32 control;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003211
3212 rmb();
3213 control = rd->control;
3214 if (control & BMU_OWN)
3215 break;
3216
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003217 skb = skge_rx_get(dev, e, control, rd->status, rd->csum2);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003218 if (likely(skb)) {
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003219 dev->last_rx = jiffies;
3220 netif_receive_skb(skb);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003221
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003222 ++work_done;
Stephen Hemminger5a011442006-03-23 11:07:25 -08003223 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003224 }
3225 ring->to_clean = e;
3226
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003227 /* restart receiver */
3228 wmb();
Stephen Hemmingera9cdab82006-02-22 10:28:33 -08003229 skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_START);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003230
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003231 if (work_done < to_do) {
3232 spin_lock_irq(&hw->hw_lock);
3233 __netif_rx_complete(dev, napi);
3234 hw->intr_mask |= napimask[skge->port];
3235 skge_write32(hw, B0_IMSK, hw->intr_mask);
3236 skge_read32(hw, B0_IMSK);
3237 spin_unlock_irq(&hw->hw_lock);
3238 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003239
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003240 return work_done;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003241}
3242
Stephen Hemmingerf6620ca2005-07-22 16:26:02 -07003243/* Parity errors seem to happen when Genesis is connected to a switch
3244 * with no other ports present. Heartbeat error??
3245 */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003246static void skge_mac_parity(struct skge_hw *hw, int port)
3247{
Stephen Hemmingerf6620ca2005-07-22 16:26:02 -07003248 struct net_device *dev = hw->dev[port];
3249
Stephen Hemmingerda007722007-10-16 12:15:52 -07003250 ++dev->stats.tx_heartbeat_errors;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003251
3252 if (hw->chip_id == CHIP_ID_GENESIS)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003253 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003254 MFF_CLR_PERR);
3255 else
3256 /* HW-Bug #8: cleared by GMF_CLI_TX_FC instead of GMF_CLI_TX_PE */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003257 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T),
Stephen Hemminger981d0372005-06-27 11:33:06 -07003258 (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003259 ? GMF_CLI_TX_FC : GMF_CLI_TX_PE);
3260}
3261
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003262static void skge_mac_intr(struct skge_hw *hw, int port)
3263{
Stephen Hemminger95566062005-06-27 11:33:02 -07003264 if (hw->chip_id == CHIP_ID_GENESIS)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003265 genesis_mac_intr(hw, port);
3266 else
3267 yukon_mac_intr(hw, port);
3268}
3269
3270/* Handle device specific framing and timeout interrupts */
3271static void skge_error_irq(struct skge_hw *hw)
3272{
Stephen Hemminger1479d132007-02-02 08:22:52 -08003273 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003274 u32 hwstatus = skge_read32(hw, B0_HWE_ISRC);
3275
3276 if (hw->chip_id == CHIP_ID_GENESIS) {
3277 /* clear xmac errors */
3278 if (hwstatus & (IS_NO_STAT_M1|IS_NO_TIST_M1))
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003279 skge_write16(hw, RX_MFF_CTRL1, MFF_CLR_INSTAT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003280 if (hwstatus & (IS_NO_STAT_M2|IS_NO_TIST_M2))
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003281 skge_write16(hw, RX_MFF_CTRL2, MFF_CLR_INSTAT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003282 } else {
3283 /* Timestamp (unused) overflow */
3284 if (hwstatus & IS_IRQ_TIST_OV)
3285 skge_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003286 }
3287
3288 if (hwstatus & IS_RAM_RD_PAR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003289 dev_err(&pdev->dev, "Ram read data parity error\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003290 skge_write16(hw, B3_RI_CTRL, RI_CLR_RD_PERR);
3291 }
3292
3293 if (hwstatus & IS_RAM_WR_PAR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003294 dev_err(&pdev->dev, "Ram write data parity error\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003295 skge_write16(hw, B3_RI_CTRL, RI_CLR_WR_PERR);
3296 }
3297
3298 if (hwstatus & IS_M1_PAR_ERR)
3299 skge_mac_parity(hw, 0);
3300
3301 if (hwstatus & IS_M2_PAR_ERR)
3302 skge_mac_parity(hw, 1);
3303
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003304 if (hwstatus & IS_R1_PAR_ERR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003305 dev_err(&pdev->dev, "%s: receive queue parity error\n",
3306 hw->dev[0]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003307 skge_write32(hw, B0_R1_CSR, CSR_IRQ_CL_P);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003308 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003309
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003310 if (hwstatus & IS_R2_PAR_ERR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003311 dev_err(&pdev->dev, "%s: receive queue parity error\n",
3312 hw->dev[1]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003313 skge_write32(hw, B0_R2_CSR, CSR_IRQ_CL_P);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003314 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003315
3316 if (hwstatus & (IS_IRQ_MST_ERR|IS_IRQ_STAT)) {
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003317 u16 pci_status, pci_cmd;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003318
Stephen Hemminger1479d132007-02-02 08:22:52 -08003319 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
3320 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003321
Stephen Hemminger1479d132007-02-02 08:22:52 -08003322 dev_err(&pdev->dev, "PCI error cmd=%#x status=%#x\n",
3323 pci_cmd, pci_status);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003324
3325 /* Write the error bits back to clear them. */
3326 pci_status &= PCI_STATUS_ERROR_BITS;
3327 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger1479d132007-02-02 08:22:52 -08003328 pci_write_config_word(pdev, PCI_COMMAND,
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003329 pci_cmd | PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
Stephen Hemminger1479d132007-02-02 08:22:52 -08003330 pci_write_config_word(pdev, PCI_STATUS, pci_status);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003331 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003332
Stephen Hemminger050ec182005-08-16 14:00:54 -07003333 /* if error still set then just ignore it */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003334 hwstatus = skge_read32(hw, B0_HWE_ISRC);
3335 if (hwstatus & IS_IRQ_STAT) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003336 dev_warn(&hw->pdev->dev, "unable to clear error (so ignoring them)\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003337 hw->intr_mask &= ~IS_HW_ERR;
3338 }
3339 }
3340}
3341
3342/*
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003343 * Interrupt from PHY are handled in tasklet (softirq)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003344 * because accessing phy registers requires spin wait which might
3345 * cause excess interrupt latency.
3346 */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003347static void skge_extirq(unsigned long arg)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003348{
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003349 struct skge_hw *hw = (struct skge_hw *) arg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003350 int port;
3351
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003352 for (port = 0; port < hw->ports; port++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003353 struct net_device *dev = hw->dev[port];
3354
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003355 if (netif_running(dev)) {
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003356 struct skge_port *skge = netdev_priv(dev);
3357
3358 spin_lock(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003359 if (hw->chip_id != CHIP_ID_GENESIS)
3360 yukon_phy_intr(skge);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003361 else if (hw->phy_type == SK_PHY_BCOM)
Stephen Hemminger45bada62005-06-27 11:33:12 -07003362 bcom_phy_intr(skge);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003363 spin_unlock(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003364 }
3365 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003366
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003367 spin_lock_irq(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003368 hw->intr_mask |= IS_EXT_REG;
3369 skge_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07003370 skge_read32(hw, B0_IMSK);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003371 spin_unlock_irq(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003372}
3373
David Howells7d12e782006-10-05 14:55:46 +01003374static irqreturn_t skge_intr(int irq, void *dev_id)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003375{
3376 struct skge_hw *hw = dev_id;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003377 u32 status;
Stephen Hemminger29365c92006-09-01 15:53:48 -07003378 int handled = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003379
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003380 spin_lock(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003381 /* Reading this register masks IRQ */
3382 status = skge_read32(hw, B0_SP_ISRC);
Stephen Hemminger0486a8c2006-09-06 11:06:10 -07003383 if (status == 0 || status == ~0)
Stephen Hemminger29365c92006-09-01 15:53:48 -07003384 goto out;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003385
Stephen Hemminger29365c92006-09-01 15:53:48 -07003386 handled = 1;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003387 status &= hw->intr_mask;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003388 if (status & IS_EXT_REG) {
3389 hw->intr_mask &= ~IS_EXT_REG;
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003390 tasklet_schedule(&hw->phy_task);
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003391 }
3392
Stephen Hemminger513f5332006-09-01 15:53:49 -07003393 if (status & (IS_XA1_F|IS_R1_F)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003394 struct skge_port *skge = netdev_priv(hw->dev[0]);
Stephen Hemminger513f5332006-09-01 15:53:49 -07003395 hw->intr_mask &= ~(IS_XA1_F|IS_R1_F);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003396 netif_rx_schedule(hw->dev[0], &skge->napi);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003397 }
3398
Stephen Hemmingerd25f5a62005-06-27 11:33:14 -07003399 if (status & IS_PA_TO_TX1)
3400 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX1);
3401
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003402 if (status & IS_PA_TO_RX1) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07003403 ++hw->dev[0]->stats.rx_over_errors;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003404 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX1);
3405 }
3406
Stephen Hemmingerd25f5a62005-06-27 11:33:14 -07003407
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003408 if (status & IS_MAC1)
3409 skge_mac_intr(hw, 0);
Stephen Hemminger95566062005-06-27 11:33:02 -07003410
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003411 if (hw->dev[1]) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003412 struct skge_port *skge = netdev_priv(hw->dev[1]);
3413
Stephen Hemminger513f5332006-09-01 15:53:49 -07003414 if (status & (IS_XA2_F|IS_R2_F)) {
3415 hw->intr_mask &= ~(IS_XA2_F|IS_R2_F);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003416 netif_rx_schedule(hw->dev[1], &skge->napi);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003417 }
3418
3419 if (status & IS_PA_TO_RX2) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07003420 ++hw->dev[1]->stats.rx_over_errors;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003421 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX2);
3422 }
3423
3424 if (status & IS_PA_TO_TX2)
3425 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX2);
3426
3427 if (status & IS_MAC2)
3428 skge_mac_intr(hw, 1);
3429 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003430
3431 if (status & IS_HW_ERR)
3432 skge_error_irq(hw);
3433
Stephen Hemminger7e676d92005-06-27 11:33:13 -07003434 skge_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07003435 skge_read32(hw, B0_IMSK);
Stephen Hemminger29365c92006-09-01 15:53:48 -07003436out:
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003437 spin_unlock(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003438
Stephen Hemminger29365c92006-09-01 15:53:48 -07003439 return IRQ_RETVAL(handled);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003440}
3441
3442#ifdef CONFIG_NET_POLL_CONTROLLER
3443static void skge_netpoll(struct net_device *dev)
3444{
3445 struct skge_port *skge = netdev_priv(dev);
3446
3447 disable_irq(dev->irq);
David Howells7d12e782006-10-05 14:55:46 +01003448 skge_intr(dev->irq, skge->hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003449 enable_irq(dev->irq);
3450}
3451#endif
3452
3453static int skge_set_mac_address(struct net_device *dev, void *p)
3454{
3455 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003456 struct skge_hw *hw = skge->hw;
3457 unsigned port = skge->port;
3458 const struct sockaddr *addr = p;
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003459 u16 ctrl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003460
3461 if (!is_valid_ether_addr(addr->sa_data))
3462 return -EADDRNOTAVAIL;
3463
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003464 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003465
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003466 if (!netif_running(dev)) {
3467 memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
3468 memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
3469 } else {
3470 /* disable Rx */
3471 spin_lock_bh(&hw->phy_lock);
3472 ctrl = gma_read16(hw, port, GM_GP_CTRL);
3473 gma_write16(hw, port, GM_GP_CTRL, ctrl & ~GM_GPCR_RX_ENA);
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003474
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003475 memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
3476 memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003477
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003478 if (hw->chip_id == CHIP_ID_GENESIS)
3479 xm_outaddr(hw, port, XM_SA, dev->dev_addr);
3480 else {
3481 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
3482 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3483 }
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003484
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003485 gma_write16(hw, port, GM_GP_CTRL, ctrl);
3486 spin_unlock_bh(&hw->phy_lock);
3487 }
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003488
3489 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003490}
3491
3492static const struct {
3493 u8 id;
3494 const char *name;
3495} skge_chips[] = {
3496 { CHIP_ID_GENESIS, "Genesis" },
3497 { CHIP_ID_YUKON, "Yukon" },
3498 { CHIP_ID_YUKON_LITE, "Yukon-Lite"},
3499 { CHIP_ID_YUKON_LP, "Yukon-LP"},
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003500};
3501
3502static const char *skge_board_name(const struct skge_hw *hw)
3503{
3504 int i;
3505 static char buf[16];
3506
3507 for (i = 0; i < ARRAY_SIZE(skge_chips); i++)
3508 if (skge_chips[i].id == hw->chip_id)
3509 return skge_chips[i].name;
3510
3511 snprintf(buf, sizeof buf, "chipid 0x%x", hw->chip_id);
3512 return buf;
3513}
3514
3515
3516/*
3517 * Setup the board data structure, but don't bring up
3518 * the port(s)
3519 */
3520static int skge_reset(struct skge_hw *hw)
3521{
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003522 u32 reg;
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003523 u16 ctst, pci_status;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003524 u8 t8, mac_cfg, pmd_type;
Stephen Hemminger981d0372005-06-27 11:33:06 -07003525 int i;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003526
3527 ctst = skge_read16(hw, B0_CTST);
3528
3529 /* do a SW reset */
3530 skge_write8(hw, B0_CTST, CS_RST_SET);
3531 skge_write8(hw, B0_CTST, CS_RST_CLR);
3532
3533 /* clear PCI errors, if any */
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003534 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3535 skge_write8(hw, B2_TST_CTRL2, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003536
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003537 pci_read_config_word(hw->pdev, PCI_STATUS, &pci_status);
3538 pci_write_config_word(hw->pdev, PCI_STATUS,
3539 pci_status | PCI_STATUS_ERROR_BITS);
3540 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003541 skge_write8(hw, B0_CTST, CS_MRST_CLR);
3542
3543 /* restore CLK_RUN bits (for Yukon-Lite) */
3544 skge_write16(hw, B0_CTST,
3545 ctst & (CS_CLK_RUN_HOT|CS_CLK_RUN_RST|CS_CLK_RUN_ENA));
3546
3547 hw->chip_id = skge_read8(hw, B2_CHIP_ID);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003548 hw->phy_type = skge_read8(hw, B2_E_1) & 0xf;
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07003549 pmd_type = skge_read8(hw, B2_PMD_TYP);
3550 hw->copper = (pmd_type == 'T' || pmd_type == '1');
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003551
Stephen Hemminger95566062005-06-27 11:33:02 -07003552 switch (hw->chip_id) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003553 case CHIP_ID_GENESIS:
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003554 switch (hw->phy_type) {
3555 case SK_PHY_XMAC:
3556 hw->phy_addr = PHY_ADDR_XMAC;
3557 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003558 case SK_PHY_BCOM:
3559 hw->phy_addr = PHY_ADDR_BCOM;
3560 break;
3561 default:
Stephen Hemminger1479d132007-02-02 08:22:52 -08003562 dev_err(&hw->pdev->dev, "unsupported phy type 0x%x\n",
3563 hw->phy_type);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003564 return -EOPNOTSUPP;
3565 }
3566 break;
3567
3568 case CHIP_ID_YUKON:
3569 case CHIP_ID_YUKON_LITE:
3570 case CHIP_ID_YUKON_LP:
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003571 if (hw->phy_type < SK_PHY_MARV_COPPER && pmd_type != 'S')
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07003572 hw->copper = 1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003573
3574 hw->phy_addr = PHY_ADDR_MARV;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003575 break;
3576
3577 default:
Stephen Hemminger1479d132007-02-02 08:22:52 -08003578 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
3579 hw->chip_id);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003580 return -EOPNOTSUPP;
3581 }
3582
Stephen Hemminger981d0372005-06-27 11:33:06 -07003583 mac_cfg = skge_read8(hw, B2_MAC_CFG);
3584 hw->ports = (mac_cfg & CFG_SNG_MAC) ? 1 : 2;
3585 hw->chip_rev = (mac_cfg & CFG_CHIP_R_MSK) >> 4;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003586
3587 /* read the adapters RAM size */
3588 t8 = skge_read8(hw, B2_E_0);
3589 if (hw->chip_id == CHIP_ID_GENESIS) {
3590 if (t8 == 3) {
3591 /* special case: 4 x 64k x 36, offset = 0x80000 */
Stephen Hemminger7fb7ac22007-10-16 12:15:49 -07003592 hw->ram_size = 1024;
3593 hw->ram_offset = 512;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003594 } else
3595 hw->ram_size = t8 * 512;
Stephen Hemminger7fb7ac22007-10-16 12:15:49 -07003596 } else /* Yukon */
3597 hw->ram_size = t8 ? t8 * 4 : 128;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003598
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07003599 hw->intr_mask = IS_HW_ERR;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003600
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07003601 /* Use PHY IRQ for all but fiber based Genesis board */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003602 if (!(hw->chip_id == CHIP_ID_GENESIS && hw->phy_type == SK_PHY_XMAC))
3603 hw->intr_mask |= IS_EXT_REG;
3604
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003605 if (hw->chip_id == CHIP_ID_GENESIS)
3606 genesis_init(hw);
3607 else {
3608 /* switch power to VCC (WA for VAUX problem) */
3609 skge_write8(hw, B0_POWER_CTRL,
3610 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003611
Stephen Hemminger050ec182005-08-16 14:00:54 -07003612 /* avoid boards with stuck Hardware error bits */
3613 if ((skge_read32(hw, B0_ISRC) & IS_HW_ERR) &&
3614 (skge_read32(hw, B0_HWE_ISRC) & IS_IRQ_SENSOR)) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003615 dev_warn(&hw->pdev->dev, "stuck hardware sensor bit\n");
Stephen Hemminger050ec182005-08-16 14:00:54 -07003616 hw->intr_mask &= ~IS_HW_ERR;
3617 }
3618
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003619 /* Clear PHY COMA */
3620 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3621 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg);
3622 reg &= ~PCI_PHY_COMA;
3623 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg);
3624 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
3625
3626
Stephen Hemminger981d0372005-06-27 11:33:06 -07003627 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003628 skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3629 skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003630 }
3631 }
3632
3633 /* turn off hardware timer (unused) */
3634 skge_write8(hw, B2_TI_CTRL, TIM_STOP);
3635 skge_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
3636 skge_write8(hw, B0_LED, LED_STAT_ON);
3637
3638 /* enable the Tx Arbiters */
Stephen Hemminger981d0372005-06-27 11:33:06 -07003639 for (i = 0; i < hw->ports; i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003640 skge_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003641
3642 /* Initialize ram interface */
3643 skge_write16(hw, B3_RI_CTRL, RI_RST_CLR);
3644
3645 skge_write8(hw, B3_RI_WTO_R1, SK_RI_TO_53);
3646 skge_write8(hw, B3_RI_WTO_XA1, SK_RI_TO_53);
3647 skge_write8(hw, B3_RI_WTO_XS1, SK_RI_TO_53);
3648 skge_write8(hw, B3_RI_RTO_R1, SK_RI_TO_53);
3649 skge_write8(hw, B3_RI_RTO_XA1, SK_RI_TO_53);
3650 skge_write8(hw, B3_RI_RTO_XS1, SK_RI_TO_53);
3651 skge_write8(hw, B3_RI_WTO_R2, SK_RI_TO_53);
3652 skge_write8(hw, B3_RI_WTO_XA2, SK_RI_TO_53);
3653 skge_write8(hw, B3_RI_WTO_XS2, SK_RI_TO_53);
3654 skge_write8(hw, B3_RI_RTO_R2, SK_RI_TO_53);
3655 skge_write8(hw, B3_RI_RTO_XA2, SK_RI_TO_53);
3656 skge_write8(hw, B3_RI_RTO_XS2, SK_RI_TO_53);
3657
3658 skge_write32(hw, B0_HWE_IMSK, IS_ERR_MSK);
3659
3660 /* Set interrupt moderation for Transmit only
3661 * Receive interrupts avoided by NAPI
3662 */
3663 skge_write32(hw, B2_IRQM_MSK, IS_XA1_F|IS_XA2_F);
3664 skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, 100));
3665 skge_write32(hw, B2_IRQM_CTRL, TIM_START);
3666
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003667 skge_write32(hw, B0_IMSK, hw->intr_mask);
3668
Stephen Hemminger981d0372005-06-27 11:33:06 -07003669 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003670 if (hw->chip_id == CHIP_ID_GENESIS)
3671 genesis_reset(hw, i);
3672 else
3673 yukon_reset(hw, i);
3674 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003675
3676 return 0;
3677}
3678
3679/* Initialize network device */
Stephen Hemminger981d0372005-06-27 11:33:06 -07003680static struct net_device *skge_devinit(struct skge_hw *hw, int port,
3681 int highmem)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003682{
3683 struct skge_port *skge;
3684 struct net_device *dev = alloc_etherdev(sizeof(*skge));
3685
3686 if (!dev) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003687 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003688 return NULL;
3689 }
3690
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003691 SET_NETDEV_DEV(dev, &hw->pdev->dev);
3692 dev->open = skge_up;
3693 dev->stop = skge_down;
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08003694 dev->do_ioctl = skge_ioctl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003695 dev->hard_start_xmit = skge_xmit_frame;
3696 dev->get_stats = skge_get_stats;
3697 if (hw->chip_id == CHIP_ID_GENESIS)
3698 dev->set_multicast_list = genesis_set_multicast;
3699 else
3700 dev->set_multicast_list = yukon_set_multicast;
3701
3702 dev->set_mac_address = skge_set_mac_address;
3703 dev->change_mtu = skge_change_mtu;
3704 SET_ETHTOOL_OPS(dev, &skge_ethtool_ops);
3705 dev->tx_timeout = skge_tx_timeout;
3706 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003707#ifdef CONFIG_NET_POLL_CONTROLLER
3708 dev->poll_controller = skge_netpoll;
3709#endif
3710 dev->irq = hw->pdev->irq;
Stephen Hemminger513f5332006-09-01 15:53:49 -07003711
Stephen Hemminger981d0372005-06-27 11:33:06 -07003712 if (highmem)
3713 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003714
3715 skge = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003716 netif_napi_add(dev, &skge->napi, skge_poll, NAPI_WEIGHT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003717 skge->netdev = dev;
3718 skge->hw = hw;
3719 skge->msg_enable = netif_msg_init(debug, default_msg);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003720
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003721 skge->tx_ring.count = DEFAULT_TX_RING_SIZE;
3722 skge->rx_ring.count = DEFAULT_RX_RING_SIZE;
3723
3724 /* Auto speed and flow control */
3725 skge->autoneg = AUTONEG_ENABLE;
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07003726 skge->flow_control = FLOW_MODE_SYM_OR_REM;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003727 skge->duplex = -1;
3728 skge->speed = -1;
Stephen Hemminger31b619c2005-06-27 11:33:11 -07003729 skge->advertising = skge_supported_modes(hw);
Stephen Hemminger5b982c52007-05-08 13:36:20 -07003730
3731 if (pci_wake_enabled(hw->pdev))
3732 skge->wol = wol_supported(hw) & WAKE_MAGIC;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003733
3734 hw->dev[port] = dev;
3735
3736 skge->port = port;
3737
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003738 /* Only used for Genesis XMAC */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003739 setup_timer(&skge->link_timer, xm_link_timer, (unsigned long) skge);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003740
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003741 if (hw->chip_id != CHIP_ID_GENESIS) {
3742 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
3743 skge->rx_csum = 1;
3744 }
3745
3746 /* read the mac address */
3747 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port*8, ETH_ALEN);
John W. Linville56230d52005-09-12 10:48:57 -04003748 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003749
3750 /* device is off until link detection */
3751 netif_carrier_off(dev);
3752 netif_stop_queue(dev);
3753
3754 return dev;
3755}
3756
3757static void __devinit skge_show_addr(struct net_device *dev)
3758{
3759 const struct skge_port *skge = netdev_priv(dev);
Joe Perches0795af52007-10-03 17:59:30 -07003760 DECLARE_MAC_BUF(mac);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003761
3762 if (netif_msg_probe(skge))
Joe Perches0795af52007-10-03 17:59:30 -07003763 printk(KERN_INFO PFX "%s: addr %s\n",
3764 dev->name, print_mac(mac, dev->dev_addr));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003765}
3766
3767static int __devinit skge_probe(struct pci_dev *pdev,
3768 const struct pci_device_id *ent)
3769{
3770 struct net_device *dev, *dev1;
3771 struct skge_hw *hw;
3772 int err, using_dac = 0;
3773
Stephen Hemminger203babb2006-03-21 10:57:05 -08003774 err = pci_enable_device(pdev);
3775 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003776 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003777 goto err_out;
3778 }
3779
Stephen Hemminger203babb2006-03-21 10:57:05 -08003780 err = pci_request_regions(pdev, DRV_NAME);
3781 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003782 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003783 goto err_out_disable_pdev;
3784 }
3785
3786 pci_set_master(pdev);
3787
Stephen Hemminger93aea712006-03-21 10:57:02 -08003788 if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003789 using_dac = 1;
Stephen Hemminger77783a72006-01-05 16:26:05 -08003790 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
Stephen Hemminger93aea712006-03-21 10:57:02 -08003791 } else if (!(err = pci_set_dma_mask(pdev, DMA_32BIT_MASK))) {
3792 using_dac = 0;
3793 err = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
3794 }
3795
3796 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003797 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemminger93aea712006-03-21 10:57:02 -08003798 goto err_out_free_regions;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003799 }
3800
3801#ifdef __BIG_ENDIAN
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08003802 /* byte swap descriptors in hardware */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003803 {
3804 u32 reg;
3805
3806 pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
3807 reg |= PCI_REV_DESC;
3808 pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
3809 }
3810#endif
3811
3812 err = -ENOMEM;
Stephen Hemminger7e863062005-11-08 10:33:41 -08003813 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003814 if (!hw) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003815 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003816 goto err_out_free_regions;
3817 }
3818
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003819 hw->pdev = pdev;
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003820 spin_lock_init(&hw->hw_lock);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003821 spin_lock_init(&hw->phy_lock);
3822 tasklet_init(&hw->phy_task, &skge_extirq, (unsigned long) hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003823
3824 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
3825 if (!hw->regs) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003826 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003827 goto err_out_free_hw;
3828 }
3829
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003830 err = skge_reset(hw);
3831 if (err)
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003832 goto err_out_iounmap;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003833
Greg Kroah-Hartman7c7459d2006-06-12 15:13:08 -07003834 printk(KERN_INFO PFX DRV_VERSION " addr 0x%llx irq %d chip %s rev %d\n",
3835 (unsigned long long)pci_resource_start(pdev, 0), pdev->irq,
Stephen Hemminger981d0372005-06-27 11:33:06 -07003836 skge_board_name(hw), hw->chip_rev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003837
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003838 dev = skge_devinit(hw, 0, using_dac);
3839 if (!dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003840 goto err_out_led_off;
3841
Stephen Hemmingerfae87592007-02-02 08:22:51 -08003842 /* Some motherboards are broken and has zero in ROM. */
Stephen Hemminger1479d132007-02-02 08:22:52 -08003843 if (!is_valid_ether_addr(dev->dev_addr))
3844 dev_warn(&pdev->dev, "bad (zero?) ethernet address in rom\n");
Stephen Hemminger631ae322006-06-06 10:11:14 -07003845
Stephen Hemminger203babb2006-03-21 10:57:05 -08003846 err = register_netdev(dev);
3847 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003848 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003849 goto err_out_free_netdev;
3850 }
3851
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003852 err = request_irq(pdev->irq, skge_intr, IRQF_SHARED, dev->name, hw);
3853 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003854 dev_err(&pdev->dev, "%s: cannot assign irq %d\n",
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003855 dev->name, pdev->irq);
3856 goto err_out_unregister;
3857 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003858 skge_show_addr(dev);
3859
Stephen Hemminger981d0372005-06-27 11:33:06 -07003860 if (hw->ports > 1 && (dev1 = skge_devinit(hw, 1, using_dac))) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003861 if (register_netdev(dev1) == 0)
3862 skge_show_addr(dev1);
3863 else {
3864 /* Failure to register second port need not be fatal */
Stephen Hemminger1479d132007-02-02 08:22:52 -08003865 dev_warn(&pdev->dev, "register of second port failed\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003866 hw->dev[1] = NULL;
3867 free_netdev(dev1);
3868 }
3869 }
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003870 pci_set_drvdata(pdev, hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003871
3872 return 0;
3873
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003874err_out_unregister:
3875 unregister_netdev(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003876err_out_free_netdev:
3877 free_netdev(dev);
3878err_out_led_off:
3879 skge_write16(hw, B0_LED, LED_STAT_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003880err_out_iounmap:
3881 iounmap(hw->regs);
3882err_out_free_hw:
3883 kfree(hw);
3884err_out_free_regions:
3885 pci_release_regions(pdev);
3886err_out_disable_pdev:
3887 pci_disable_device(pdev);
3888 pci_set_drvdata(pdev, NULL);
3889err_out:
3890 return err;
3891}
3892
3893static void __devexit skge_remove(struct pci_dev *pdev)
3894{
3895 struct skge_hw *hw = pci_get_drvdata(pdev);
3896 struct net_device *dev0, *dev1;
3897
Stephen Hemminger95566062005-06-27 11:33:02 -07003898 if (!hw)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003899 return;
3900
Stephen Hemminger208491d82007-02-16 15:37:39 -08003901 flush_scheduled_work();
3902
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003903 if ((dev1 = hw->dev[1]))
3904 unregister_netdev(dev1);
3905 dev0 = hw->dev[0];
3906 unregister_netdev(dev0);
3907
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003908 tasklet_disable(&hw->phy_task);
3909
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003910 spin_lock_irq(&hw->hw_lock);
3911 hw->intr_mask = 0;
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003912 skge_write32(hw, B0_IMSK, 0);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07003913 skge_read32(hw, B0_IMSK);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003914 spin_unlock_irq(&hw->hw_lock);
3915
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003916 skge_write16(hw, B0_LED, LED_STAT_OFF);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003917 skge_write8(hw, B0_CTST, CS_RST_SET);
3918
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003919 free_irq(pdev->irq, hw);
3920 pci_release_regions(pdev);
3921 pci_disable_device(pdev);
3922 if (dev1)
3923 free_netdev(dev1);
3924 free_netdev(dev0);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003925
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003926 iounmap(hw->regs);
3927 kfree(hw);
3928 pci_set_drvdata(pdev, NULL);
3929}
3930
3931#ifdef CONFIG_PM
Pavel Machek2a569572005-07-07 17:56:40 -07003932static int skge_suspend(struct pci_dev *pdev, pm_message_t state)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003933{
3934 struct skge_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingera504e642007-02-02 08:22:53 -08003935 int i, err, wol = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003936
Stephen Hemmingere3b7df12007-05-11 11:21:45 -07003937 if (!hw)
3938 return 0;
3939
Stephen Hemmingera504e642007-02-02 08:22:53 -08003940 err = pci_save_state(pdev);
3941 if (err)
3942 return err;
3943
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003944 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003945 struct net_device *dev = hw->dev[i];
Stephen Hemmingera504e642007-02-02 08:22:53 -08003946 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003947
Stephen Hemmingera504e642007-02-02 08:22:53 -08003948 if (netif_running(dev))
3949 skge_down(dev);
3950 if (skge->wol)
3951 skge_wol_init(skge);
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003952
Stephen Hemmingera504e642007-02-02 08:22:53 -08003953 wol |= skge->wol;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003954 }
3955
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003956 skge_write32(hw, B0_IMSK, 0);
Pavel Machek2a569572005-07-07 17:56:40 -07003957 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003958 pci_set_power_state(pdev, pci_choose_state(pdev, state));
3959
3960 return 0;
3961}
3962
3963static int skge_resume(struct pci_dev *pdev)
3964{
3965 struct skge_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003966 int i, err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003967
Stephen Hemmingere3b7df12007-05-11 11:21:45 -07003968 if (!hw)
3969 return 0;
3970
Stephen Hemmingera504e642007-02-02 08:22:53 -08003971 err = pci_set_power_state(pdev, PCI_D0);
3972 if (err)
3973 goto out;
3974
3975 err = pci_restore_state(pdev);
3976 if (err)
3977 goto out;
3978
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003979 pci_enable_wake(pdev, PCI_D0, 0);
3980
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003981 err = skge_reset(hw);
3982 if (err)
3983 goto out;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003984
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003985 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003986 struct net_device *dev = hw->dev[i];
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003987
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003988 if (netif_running(dev)) {
3989 err = skge_up(dev);
3990
3991 if (err) {
3992 printk(KERN_ERR PFX "%s: could not up: %d\n",
3993 dev->name, err);
Stephen Hemmingeredd702e2005-12-15 12:18:00 -08003994 dev_close(dev);
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003995 goto out;
3996 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003997 }
3998 }
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003999out:
4000 return err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004001}
4002#endif
4003
Stephen Hemminger692412b2007-04-09 15:32:45 -07004004static void skge_shutdown(struct pci_dev *pdev)
4005{
4006 struct skge_hw *hw = pci_get_drvdata(pdev);
4007 int i, wol = 0;
4008
Stephen Hemmingere3b7df12007-05-11 11:21:45 -07004009 if (!hw)
4010 return;
4011
Stephen Hemminger692412b2007-04-09 15:32:45 -07004012 for (i = 0; i < hw->ports; i++) {
4013 struct net_device *dev = hw->dev[i];
4014 struct skge_port *skge = netdev_priv(dev);
4015
4016 if (skge->wol)
4017 skge_wol_init(skge);
4018 wol |= skge->wol;
4019 }
4020
4021 pci_enable_wake(pdev, PCI_D3hot, wol);
4022 pci_enable_wake(pdev, PCI_D3cold, wol);
4023
4024 pci_disable_device(pdev);
4025 pci_set_power_state(pdev, PCI_D3hot);
4026
4027}
4028
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004029static struct pci_driver skge_driver = {
4030 .name = DRV_NAME,
4031 .id_table = skge_id_table,
4032 .probe = skge_probe,
4033 .remove = __devexit_p(skge_remove),
4034#ifdef CONFIG_PM
4035 .suspend = skge_suspend,
4036 .resume = skge_resume,
4037#endif
Stephen Hemminger692412b2007-04-09 15:32:45 -07004038 .shutdown = skge_shutdown,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004039};
4040
4041static int __init skge_init_module(void)
4042{
Jeff Garzik29917622006-08-19 17:48:59 -04004043 return pci_register_driver(&skge_driver);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004044}
4045
4046static void __exit skge_cleanup_module(void)
4047{
4048 pci_unregister_driver(&skge_driver);
4049}
4050
4051module_init(skge_init_module);
4052module_exit(skge_cleanup_module);