blob: 7e1b7a0c76d699deffbab1c9c272b87ee4c9def9 [file] [log] [blame]
Arnold Schwaighofera70fe792007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
16#include "X86InstrBuilder.h"
17#include "X86ISelLowering.h"
18#include "X86MachineFunctionInfo.h"
19#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
21#include "llvm/Constants.h"
22#include "llvm/DerivedTypes.h"
23#include "llvm/GlobalVariable.h"
24#include "llvm/Function.h"
25#include "llvm/Intrinsics.h"
Evan Cheng75184a92007-12-11 01:46:18 +000026#include "llvm/ADT/BitVector.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000027#include "llvm/ADT/VectorExtras.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000028#include "llvm/CodeGen/CallingConvLower.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng2e28d622008-02-02 04:07:54 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner1b989192007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman12a9c082008-02-06 22:27:42 +000034#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000035#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000036#include "llvm/Support/MathExtras.h"
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +000037#include "llvm/Support/Debug.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000038#include "llvm/Target/TargetOptions.h"
Evan Cheng75184a92007-12-11 01:46:18 +000039#include "llvm/ADT/SmallSet.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000040#include "llvm/ADT/StringExtras.h"
41using namespace llvm;
42
Evan Cheng2aea0b42008-04-25 19:11:04 +000043// Forward declarations.
Dan Gohman8181bd12008-07-27 21:46:04 +000044static SDValue getMOVLMask(unsigned NumElems, SelectionDAG &DAG);
Evan Cheng2aea0b42008-04-25 19:11:04 +000045
Dan Gohmanb41dfba2008-05-14 01:58:56 +000046X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Dan Gohmanf17a25c2007-07-18 16:29:46 +000047 : TargetLowering(TM) {
48 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesene0e0fd02007-09-23 14:52:20 +000049 X86ScalarSSEf64 = Subtarget->hasSSE2();
50 X86ScalarSSEf32 = Subtarget->hasSSE1();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000051 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovd0fef972008-09-09 18:22:57 +000052
Chris Lattnerdec9cb52008-01-24 08:07:48 +000053 bool Fast = false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000054
55 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovd0fef972008-09-09 18:22:57 +000056 TD = getTargetData();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000057
58 // Set up the TargetLowering object.
59
60 // X86 is weird, it always uses i8 for shift amounts and setcc results.
61 setShiftAmountType(MVT::i8);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000062 setSetCCResultContents(ZeroOrOneSetCCResult);
63 setSchedulingPreference(SchedulingForRegPressure);
64 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
65 setStackPointerRegisterToSaveRestore(X86StackPtr);
66
67 if (Subtarget->isTargetDarwin()) {
68 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
69 setUseUnderscoreSetJmp(false);
70 setUseUnderscoreLongJmp(false);
71 } else if (Subtarget->isTargetMingw()) {
72 // MS runtime is weird: it exports _setjmp, but longjmp!
73 setUseUnderscoreSetJmp(true);
74 setUseUnderscoreLongJmp(false);
75 } else {
76 setUseUnderscoreSetJmp(true);
77 setUseUnderscoreLongJmp(true);
78 }
79
80 // Set up the register classes.
81 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
82 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
83 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
84 if (Subtarget->is64Bit())
85 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
86
Evan Cheng08c171a2008-10-14 21:26:46 +000087 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000088
Chris Lattner3bc08502008-01-17 19:59:44 +000089 // We don't accept any truncstore of integer registers.
90 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
91 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
92 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
93 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
94 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
Evan Cheng71343822008-10-15 02:05:31 +000095 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
96
97 // SETOEQ and SETUNE require checking two conditions.
98 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
99 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
100 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
101 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
102 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
103 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattner3bc08502008-01-17 19:59:44 +0000104
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000105 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
106 // operation.
107 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
108 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
109 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
110
111 if (Subtarget->is64Bit()) {
112 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
113 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
114 } else {
Dale Johannesena359b8b2008-10-21 20:50:01 +0000115 if (X86ScalarSSEf64) {
116 // We have an impenetrably clever algorithm for ui64->double only.
117 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000118 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
119 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
Dale Johannesena359b8b2008-10-21 20:50:01 +0000120 } else
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000121 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
122 }
123
124 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
125 // this operation.
126 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
127 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
128 // SSE has no i16 to fp conversion, only i32
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000129 if (X86ScalarSSEf32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000130 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000131 // f32 and f64 cases are Legal, f80 case is not
132 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
133 } else {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000134 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
135 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
136 }
137
Dale Johannesen958b08b2007-09-19 23:55:34 +0000138 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
139 // are Legal, f80 is custom lowered.
140 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
141 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000142
143 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
144 // this operation.
145 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
146 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
147
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000148 if (X86ScalarSSEf32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000149 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000150 // f32 and f64 cases are Legal, f80 case is not
151 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000152 } else {
153 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
154 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
155 }
156
157 // Handle FP_TO_UINT by promoting the destination to a larger signed
158 // conversion.
159 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
160 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
161 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
162
163 if (Subtarget->is64Bit()) {
164 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
165 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
166 } else {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000167 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000168 // Expand FP_TO_UINT into a select.
169 // FIXME: We would like to use a Custom expander here eventually to do
170 // the optimal thing for SSE vs. the default expansion in the legalizer.
171 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
172 else
173 // With SSE3 we can use fisttpll to convert to a signed i64.
174 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
175 }
176
177 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000178 if (!X86ScalarSSEf64) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000179 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
180 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
181 }
182
Dan Gohman8450d862008-02-18 19:34:53 +0000183 // Scalar integer divide and remainder are lowered to use operations that
184 // produce two results, to match the available instructions. This exposes
185 // the two-result form to trivial CSE, which is able to combine x/y and x%y
186 // into a single instruction.
187 //
188 // Scalar integer multiply-high is also lowered to use two-result
189 // operations, to match the available instructions. However, plain multiply
190 // (low) operations are left as Legal, as there are single-result
191 // instructions for this in x86. Using the two-result multiply instructions
192 // when both high and low results are needed must be arranged by dagcombine.
Dan Gohman5a199552007-10-08 18:33:35 +0000193 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
194 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
195 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
196 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
197 setOperationAction(ISD::SREM , MVT::i8 , Expand);
198 setOperationAction(ISD::UREM , MVT::i8 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000199 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
200 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
201 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
202 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
203 setOperationAction(ISD::SREM , MVT::i16 , Expand);
204 setOperationAction(ISD::UREM , MVT::i16 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000205 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
206 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
207 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
208 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
209 setOperationAction(ISD::SREM , MVT::i32 , Expand);
210 setOperationAction(ISD::UREM , MVT::i32 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000211 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
212 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
213 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
214 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
215 setOperationAction(ISD::SREM , MVT::i64 , Expand);
216 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohman242a5ba2007-09-25 18:23:27 +0000217
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000218 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
219 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
220 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
221 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000222 if (Subtarget->is64Bit())
Christopher Lamb0a7c8662007-08-10 21:48:46 +0000223 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
224 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
225 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000226 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
227 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattnerb7a5cca2008-03-07 06:36:32 +0000228 setOperationAction(ISD::FREM , MVT::f32 , Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000229 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Chris Lattnerb7a5cca2008-03-07 06:36:32 +0000230 setOperationAction(ISD::FREM , MVT::f80 , Expand);
Dan Gohman819574c2008-01-31 00:41:03 +0000231 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +0000232
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000233 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000234 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
235 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000236 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000237 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
238 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000239 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000240 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
241 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000242 if (Subtarget->is64Bit()) {
243 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000244 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
245 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000246 }
247
248 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
249 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
250
251 // These should be promoted to a larger select which is supported.
252 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
253 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
254 // X86 wants to expand cmov itself.
255 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
256 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
257 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
258 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000259 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000260 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
261 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
262 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
263 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
264 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000265 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000266 if (Subtarget->is64Bit()) {
267 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
268 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
269 }
270 // X86 ret instruction may pop stack.
271 setOperationAction(ISD::RET , MVT::Other, Custom);
Anton Korobeynikov566f9d92008-09-08 21:12:11 +0000272 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000273
274 // Darwin ABI issue.
275 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
276 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
277 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
278 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +0000279 if (Subtarget->is64Bit())
280 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bill Wendlingfef06052008-09-16 21:48:12 +0000281 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000282 if (Subtarget->is64Bit()) {
283 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
284 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
285 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
Bill Wendlingfef06052008-09-16 21:48:12 +0000286 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000287 }
288 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
289 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
290 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
291 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman092014e2008-03-03 22:22:09 +0000292 if (Subtarget->is64Bit()) {
293 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
294 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
295 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
296 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000297
Evan Cheng8d51ab32008-03-10 19:38:10 +0000298 if (Subtarget->hasSSE1())
299 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Chengd1d68072008-03-08 00:58:38 +0000300
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000301 if (!Subtarget->hasSSE2())
302 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
303
Mon P Wang078a62d2008-05-05 19:05:59 +0000304 // Expand certain atomics
Dale Johannesenbc187662008-08-28 02:44:49 +0000305 setOperationAction(ISD::ATOMIC_CMP_SWAP_8 , MVT::i8, Custom);
306 setOperationAction(ISD::ATOMIC_CMP_SWAP_16, MVT::i16, Custom);
307 setOperationAction(ISD::ATOMIC_CMP_SWAP_32, MVT::i32, Custom);
308 setOperationAction(ISD::ATOMIC_CMP_SWAP_64, MVT::i64, Custom);
Bill Wendlingdb2280a2008-08-20 00:28:16 +0000309
Dale Johannesen9011d872008-09-29 22:25:26 +0000310 setOperationAction(ISD::ATOMIC_LOAD_SUB_8 , MVT::i8, Custom);
311 setOperationAction(ISD::ATOMIC_LOAD_SUB_16, MVT::i16, Custom);
312 setOperationAction(ISD::ATOMIC_LOAD_SUB_32, MVT::i32, Custom);
313 setOperationAction(ISD::ATOMIC_LOAD_SUB_64, MVT::i64, Custom);
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000314
Dale Johannesenf160d802008-10-02 18:53:47 +0000315 if (!Subtarget->is64Bit()) {
316 setOperationAction(ISD::ATOMIC_LOAD_ADD_64, MVT::i64, Custom);
317 setOperationAction(ISD::ATOMIC_LOAD_SUB_64, MVT::i64, Custom);
318 setOperationAction(ISD::ATOMIC_LOAD_AND_64, MVT::i64, Custom);
319 setOperationAction(ISD::ATOMIC_LOAD_OR_64, MVT::i64, Custom);
320 setOperationAction(ISD::ATOMIC_LOAD_XOR_64, MVT::i64, Custom);
321 setOperationAction(ISD::ATOMIC_LOAD_NAND_64, MVT::i64, Custom);
322 setOperationAction(ISD::ATOMIC_SWAP_64, MVT::i64, Custom);
323 }
324
Dan Gohman472d12c2008-06-30 20:59:49 +0000325 // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion.
326 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000327 // FIXME - use subtarget debug flags
328 if (!Subtarget->isTargetDarwin() &&
329 !Subtarget->isTargetELF() &&
Dan Gohmanfa607c92008-07-01 00:05:16 +0000330 !Subtarget->isTargetCygMing()) {
331 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
332 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
333 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000334
335 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
336 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
337 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
338 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
339 if (Subtarget->is64Bit()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000340 setExceptionPointerRegister(X86::RAX);
341 setExceptionSelectorRegister(X86::RDX);
342 } else {
343 setExceptionPointerRegister(X86::EAX);
344 setExceptionSelectorRegister(X86::EDX);
345 }
Anton Korobeynikov23ca9c52007-09-03 00:36:06 +0000346 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Anton Korobeynikov566f9d92008-09-08 21:12:11 +0000347 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
348
Duncan Sands7407a9f2007-09-11 14:10:23 +0000349 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsd8455ca2007-07-27 20:02:49 +0000350
Chris Lattner56b941f2008-01-15 21:58:22 +0000351 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000352
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000353 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
354 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000355 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000356 if (Subtarget->is64Bit()) {
357 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000358 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000359 } else {
360 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000361 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000362 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000363
364 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
365 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
366 if (Subtarget->is64Bit())
367 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
368 if (Subtarget->isTargetCygMing())
369 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
370 else
371 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
372
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000373 if (X86ScalarSSEf64) {
374 // f32 and f64 use SSE.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000375 // Set up the FP register classes.
376 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
377 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
378
379 // Use ANDPD to simulate FABS.
380 setOperationAction(ISD::FABS , MVT::f64, Custom);
381 setOperationAction(ISD::FABS , MVT::f32, Custom);
382
383 // Use XORP to simulate FNEG.
384 setOperationAction(ISD::FNEG , MVT::f64, Custom);
385 setOperationAction(ISD::FNEG , MVT::f32, Custom);
386
387 // Use ANDPD and ORPD to simulate FCOPYSIGN.
388 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
389 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
390
391 // We don't support sin/cos/fmod
392 setOperationAction(ISD::FSIN , MVT::f64, Expand);
393 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000394 setOperationAction(ISD::FSIN , MVT::f32, Expand);
395 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000396
397 // Expand FP immediates into loads from the stack, except for the special
398 // cases we handle.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000399 addLegalFPImmediate(APFloat(+0.0)); // xorpd
400 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Dale Johannesen8f83a6b2007-08-09 01:04:01 +0000401
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000402 // Floating truncations from f80 and extensions to f80 go through memory.
403 // If optimizing, we lie about this though and handle it in
404 // InstructionSelectPreprocess so that dagcombine2 can hack on these.
405 if (Fast) {
406 setConvertAction(MVT::f32, MVT::f80, Expand);
407 setConvertAction(MVT::f64, MVT::f80, Expand);
408 setConvertAction(MVT::f80, MVT::f32, Expand);
409 setConvertAction(MVT::f80, MVT::f64, Expand);
410 }
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000411 } else if (X86ScalarSSEf32) {
412 // Use SSE for f32, x87 for f64.
413 // Set up the FP register classes.
414 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
415 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
416
417 // Use ANDPS to simulate FABS.
418 setOperationAction(ISD::FABS , MVT::f32, Custom);
419
420 // Use XORP to simulate FNEG.
421 setOperationAction(ISD::FNEG , MVT::f32, Custom);
422
423 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
424
425 // Use ANDPS and ORPS to simulate FCOPYSIGN.
426 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
427 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
428
429 // We don't support sin/cos/fmod
430 setOperationAction(ISD::FSIN , MVT::f32, Expand);
431 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000432
Nate Begemane2ba64f2008-02-14 08:57:00 +0000433 // Special cases we handle for FP constants.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000434 addLegalFPImmediate(APFloat(+0.0f)); // xorps
435 addLegalFPImmediate(APFloat(+0.0)); // FLD0
436 addLegalFPImmediate(APFloat(+1.0)); // FLD1
437 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
438 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
439
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000440 // SSE <-> X87 conversions go through memory. If optimizing, we lie about
441 // this though and handle it in InstructionSelectPreprocess so that
442 // dagcombine2 can hack on these.
443 if (Fast) {
444 setConvertAction(MVT::f32, MVT::f64, Expand);
445 setConvertAction(MVT::f32, MVT::f80, Expand);
446 setConvertAction(MVT::f80, MVT::f32, Expand);
447 setConvertAction(MVT::f64, MVT::f32, Expand);
448 // And x87->x87 truncations also.
449 setConvertAction(MVT::f80, MVT::f64, Expand);
450 }
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000451
452 if (!UnsafeFPMath) {
453 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
454 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
455 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000456 } else {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000457 // f32 and f64 in x87.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000458 // Set up the FP register classes.
459 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
460 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
461
462 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
463 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
464 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
465 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen8f83a6b2007-08-09 01:04:01 +0000466
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000467 // Floating truncations go through memory. If optimizing, we lie about
468 // this though and handle it in InstructionSelectPreprocess so that
469 // dagcombine2 can hack on these.
470 if (Fast) {
471 setConvertAction(MVT::f80, MVT::f32, Expand);
472 setConvertAction(MVT::f64, MVT::f32, Expand);
473 setConvertAction(MVT::f80, MVT::f64, Expand);
474 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000475
476 if (!UnsafeFPMath) {
477 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
478 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
479 }
Dale Johannesenbbe2b702007-08-30 00:23:21 +0000480 addLegalFPImmediate(APFloat(+0.0)); // FLD0
481 addLegalFPImmediate(APFloat(+1.0)); // FLD1
482 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
483 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000484 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
485 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
486 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
487 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000488 }
489
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000490 // Long double always uses X87.
491 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000492 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
493 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Chris Lattnerdd867392008-01-27 06:19:31 +0000494 {
Dale Johannesen6e547b42008-10-09 23:00:39 +0000495 bool ignored;
Chris Lattnerdd867392008-01-27 06:19:31 +0000496 APFloat TmpFlt(+0.0);
Dale Johannesen6e547b42008-10-09 23:00:39 +0000497 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
498 &ignored);
Chris Lattnerdd867392008-01-27 06:19:31 +0000499 addLegalFPImmediate(TmpFlt); // FLD0
500 TmpFlt.changeSign();
501 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
502 APFloat TmpFlt2(+1.0);
Dale Johannesen6e547b42008-10-09 23:00:39 +0000503 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
504 &ignored);
Chris Lattnerdd867392008-01-27 06:19:31 +0000505 addLegalFPImmediate(TmpFlt2); // FLD1
506 TmpFlt2.changeSign();
507 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
508 }
509
Dale Johannesen7f1076b2007-09-26 21:10:55 +0000510 if (!UnsafeFPMath) {
511 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
512 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
513 }
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000514
Dan Gohman2f7b1982007-10-11 23:21:31 +0000515 // Always use a library call for pow.
516 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
517 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
518 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
519
Dale Johannesen92b33082008-09-04 00:47:13 +0000520 setOperationAction(ISD::FLOG, MVT::f80, Expand);
Dale Johannesen92b33082008-09-04 00:47:13 +0000521 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
Dale Johannesen92b33082008-09-04 00:47:13 +0000522 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
Dale Johannesen92b33082008-09-04 00:47:13 +0000523 setOperationAction(ISD::FEXP, MVT::f80, Expand);
Dale Johannesen92b33082008-09-04 00:47:13 +0000524 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
525
Mon P Wang1448aad2008-10-30 08:01:45 +0000526 // First set operation action for all vector types to either to promote
527 // (for widening) or expand (for scalarization). Then we will selectively
528 // turn on ones that can be effectively codegen'd.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000529 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
530 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Duncan Sands92c43912008-06-06 12:08:01 +0000531 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
532 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
533 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
534 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
535 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
536 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
537 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
538 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
539 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
540 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
541 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
542 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
543 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
Gabor Greif825aa892008-08-28 23:19:51 +0000544 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
545 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
546 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
Mon P Wang1448aad2008-10-30 08:01:45 +0000547 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT, Expand);
548 setOperationAction(ISD::CONCAT_VECTORS,(MVT::SimpleValueType)VT, Expand);
Duncan Sands92c43912008-06-06 12:08:01 +0000549 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
550 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
Dale Johannesen177edff2008-09-10 17:31:40 +0000571 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000576 }
577
578 if (Subtarget->hasMMX()) {
579 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
580 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
581 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Dale Johannesena585daf2008-06-24 22:01:44 +0000582 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000583 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
584
585 // FIXME: add MMX packed arithmetics
586
587 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
588 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
589 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
590 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
591
592 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
593 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
594 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen6b65c332007-10-30 01:18:38 +0000595 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000596
597 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
598 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
599
600 setOperationAction(ISD::AND, MVT::v8i8, Promote);
601 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
602 setOperationAction(ISD::AND, MVT::v4i16, Promote);
603 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
604 setOperationAction(ISD::AND, MVT::v2i32, Promote);
605 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
606 setOperationAction(ISD::AND, MVT::v1i64, Legal);
607
608 setOperationAction(ISD::OR, MVT::v8i8, Promote);
609 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
610 setOperationAction(ISD::OR, MVT::v4i16, Promote);
611 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
612 setOperationAction(ISD::OR, MVT::v2i32, Promote);
613 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
614 setOperationAction(ISD::OR, MVT::v1i64, Legal);
615
616 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
617 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
618 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
619 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
620 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
621 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
622 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
623
624 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
625 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
626 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
627 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
628 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
629 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Dale Johannesena585daf2008-06-24 22:01:44 +0000630 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
631 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000632 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
633
634 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
635 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
636 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Dale Johannesena585daf2008-06-24 22:01:44 +0000637 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000638 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
639
640 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
641 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
642 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
643 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
644
Evan Cheng759fe022008-07-22 18:39:19 +0000645 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000646 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
647 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000648 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendlingb9e5f802008-07-20 02:32:23 +0000649
650 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000651 }
652
653 if (Subtarget->hasSSE1()) {
654 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
655
656 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
657 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
658 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
659 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
660 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
661 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000662 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
663 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
664 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
665 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
666 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Nate Begeman03605a02008-07-17 16:51:19 +0000667 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000668 }
669
670 if (Subtarget->hasSSE2()) {
671 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
672 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
673 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
674 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
675 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
676
677 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
678 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
679 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
680 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
681 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
682 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
683 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
684 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
685 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
686 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
687 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
688 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
689 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
690 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
691 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000692
Nate Begeman03605a02008-07-17 16:51:19 +0000693 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
694 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
695 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
696 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begeman061db5f2008-05-12 20:34:32 +0000697
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000698 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
699 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
700 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
701 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000702 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
703
704 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Duncan Sands92c43912008-06-06 12:08:01 +0000705 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
706 MVT VT = (MVT::SimpleValueType)i;
Nate Begemanc16406d2007-12-11 01:41:33 +0000707 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands92c43912008-06-06 12:08:01 +0000708 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begemanc16406d2007-12-11 01:41:33 +0000709 continue;
Duncan Sands92c43912008-06-06 12:08:01 +0000710 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
711 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
712 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000713 }
714 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
715 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
716 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
717 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000718 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000719 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000720 if (Subtarget->is64Bit()) {
721 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
Dale Johannesen2ff963d2007-10-31 00:32:36 +0000722 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000723 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000724
725 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
726 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
Duncan Sands92c43912008-06-06 12:08:01 +0000727 setOperationAction(ISD::AND, (MVT::SimpleValueType)VT, Promote);
728 AddPromotedToType (ISD::AND, (MVT::SimpleValueType)VT, MVT::v2i64);
729 setOperationAction(ISD::OR, (MVT::SimpleValueType)VT, Promote);
730 AddPromotedToType (ISD::OR, (MVT::SimpleValueType)VT, MVT::v2i64);
731 setOperationAction(ISD::XOR, (MVT::SimpleValueType)VT, Promote);
732 AddPromotedToType (ISD::XOR, (MVT::SimpleValueType)VT, MVT::v2i64);
733 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Promote);
734 AddPromotedToType (ISD::LOAD, (MVT::SimpleValueType)VT, MVT::v2i64);
735 setOperationAction(ISD::SELECT, (MVT::SimpleValueType)VT, Promote);
736 AddPromotedToType (ISD::SELECT, (MVT::SimpleValueType)VT, MVT::v2i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000737 }
738
Chris Lattner3bc08502008-01-17 19:59:44 +0000739 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000740
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000741 // Custom lower v2i64 and v2f64 selects.
742 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
743 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
744 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
745 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Nate Begeman061db5f2008-05-12 20:34:32 +0000746
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000747 }
Nate Begemand77e59e2008-02-11 04:19:36 +0000748
749 if (Subtarget->hasSSE41()) {
750 // FIXME: Do we need to handle scalar-to-vector here?
751 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Dan Gohmane3731f52008-05-23 17:49:40 +0000752 setOperationAction(ISD::MUL, MVT::v2i64, Legal);
Nate Begemand77e59e2008-02-11 04:19:36 +0000753
754 // i8 and i16 vectors are custom , because the source register and source
755 // source memory operand types are not the same width. f32 vectors are
756 // custom since the immediate controlling the insert encodes additional
757 // information.
758 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
759 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
760 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Legal);
761 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
762
763 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
764 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
765 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Legal);
Evan Cheng6c249332008-03-24 21:52:23 +0000766 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begemand77e59e2008-02-11 04:19:36 +0000767
768 if (Subtarget->is64Bit()) {
Nate Begeman4294c1f2008-02-12 22:51:28 +0000769 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
770 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begemand77e59e2008-02-11 04:19:36 +0000771 }
772 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000773
Nate Begeman03605a02008-07-17 16:51:19 +0000774 if (Subtarget->hasSSE42()) {
775 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
776 }
777
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000778 // We want to custom lower some of our intrinsics.
779 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
780
781 // We have target-specific dag combine patterns for the following nodes:
782 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chenge9b9c672008-05-09 21:53:03 +0000783 setTargetDAGCombine(ISD::BUILD_VECTOR);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000784 setTargetDAGCombine(ISD::SELECT);
Chris Lattnerce84ae42008-02-22 02:09:43 +0000785 setTargetDAGCombine(ISD::STORE);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000786
787 computeRegisterProperties();
788
789 // FIXME: These should be based on subtarget info. Plus, the values should
790 // be smaller when we are in optimizing for size mode.
Dan Gohman97fab242008-06-30 21:00:56 +0000791 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
792 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
793 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000794 allowUnalignedMemoryAccesses = true; // x86 supports it!
Evan Cheng45c1edb2008-02-28 00:43:03 +0000795 setPrefLoopAlignment(16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000796}
797
Scott Michel502151f2008-03-10 15:42:14 +0000798
Dan Gohman8181bd12008-07-27 21:46:04 +0000799MVT X86TargetLowering::getSetCCResultType(const SDValue &) const {
Scott Michel502151f2008-03-10 15:42:14 +0000800 return MVT::i8;
801}
802
803
Evan Cheng5a67b812008-01-23 23:17:41 +0000804/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
805/// the desired ByVal argument alignment.
806static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
807 if (MaxAlign == 16)
808 return;
809 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
810 if (VTy->getBitWidth() == 128)
811 MaxAlign = 16;
Evan Cheng5a67b812008-01-23 23:17:41 +0000812 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
813 unsigned EltAlign = 0;
814 getMaxByValAlign(ATy->getElementType(), EltAlign);
815 if (EltAlign > MaxAlign)
816 MaxAlign = EltAlign;
817 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
818 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
819 unsigned EltAlign = 0;
820 getMaxByValAlign(STy->getElementType(i), EltAlign);
821 if (EltAlign > MaxAlign)
822 MaxAlign = EltAlign;
823 if (MaxAlign == 16)
824 break;
825 }
826 }
827 return;
828}
829
830/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
831/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesena58b8622008-02-08 19:48:20 +0000832/// that contain SSE vectors are placed at 16-byte boundaries while the rest
833/// are at 4-byte boundaries.
Evan Cheng5a67b812008-01-23 23:17:41 +0000834unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng9a6e0fa2008-08-21 21:00:15 +0000835 if (Subtarget->is64Bit()) {
836 // Max of 8 and alignment of type.
Anton Korobeynikovd0fef972008-09-09 18:22:57 +0000837 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng9a6e0fa2008-08-21 21:00:15 +0000838 if (TyAlign > 8)
839 return TyAlign;
840 return 8;
841 }
842
Evan Cheng5a67b812008-01-23 23:17:41 +0000843 unsigned Align = 4;
Dale Johannesena58b8622008-02-08 19:48:20 +0000844 if (Subtarget->hasSSE1())
845 getMaxByValAlign(Ty, Align);
Evan Cheng5a67b812008-01-23 23:17:41 +0000846 return Align;
847}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000848
Evan Cheng8c590372008-05-15 08:39:06 +0000849/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng2f1033e2008-05-15 22:13:02 +0000850/// and store operations as a result of memset, memcpy, and memmove
851/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Cheng8c590372008-05-15 08:39:06 +0000852/// determining it.
Duncan Sands92c43912008-06-06 12:08:01 +0000853MVT
Evan Cheng8c590372008-05-15 08:39:06 +0000854X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
855 bool isSrcConst, bool isSrcStr) const {
Chris Lattnerf0bf1062008-10-28 05:49:35 +0000856 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
857 // linux. This is because the stack realignment code can't handle certain
858 // cases like PR2962. This should be removed when PR2962 is fixed.
859 if (Subtarget->getStackAlignment() >= 16) {
860 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
861 return MVT::v4i32;
862 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
863 return MVT::v4f32;
864 }
Evan Cheng8c590372008-05-15 08:39:06 +0000865 if (Subtarget->is64Bit() && Size >= 8)
866 return MVT::i64;
867 return MVT::i32;
868}
869
870
Evan Cheng6fb06762007-11-09 01:32:10 +0000871/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
872/// jumptable.
Dan Gohman8181bd12008-07-27 21:46:04 +0000873SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Cheng6fb06762007-11-09 01:32:10 +0000874 SelectionDAG &DAG) const {
875 if (usesGlobalOffsetTable())
876 return DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, getPointerTy());
877 if (!Subtarget->isPICStyleRIPRel())
878 return DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy());
879 return Table;
880}
881
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000882//===----------------------------------------------------------------------===//
883// Return Value Calling Convention Implementation
884//===----------------------------------------------------------------------===//
885
886#include "X86GenCallingConv.inc"
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000887
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000888/// LowerRET - Lower an ISD::RET node.
Dan Gohman8181bd12008-07-27 21:46:04 +0000889SDValue X86TargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000890 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
891
892 SmallVector<CCValAssign, 16> RVLocs;
893 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
894 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
895 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs);
Gabor Greif1c80d112008-08-28 21:40:38 +0000896 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_X86);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000897
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000898 // If this is the first return lowered for this function, add the regs to the
899 // liveout set for the function.
Chris Lattner1b989192007-12-31 04:13:23 +0000900 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000901 for (unsigned i = 0; i != RVLocs.size(); ++i)
902 if (RVLocs[i].isRegLoc())
Chris Lattner1b989192007-12-31 04:13:23 +0000903 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000904 }
Dan Gohman8181bd12008-07-27 21:46:04 +0000905 SDValue Chain = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000906
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000907 // Handle tail call return.
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000908 Chain = GetPossiblePreceedingTailCall(Chain, X86ISD::TAILCALL);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000909 if (Chain.getOpcode() == X86ISD::TAILCALL) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000910 SDValue TailCall = Chain;
911 SDValue TargetAddress = TailCall.getOperand(1);
912 SDValue StackAdjustment = TailCall.getOperand(2);
Chris Lattnerf8decf52008-01-16 05:52:18 +0000913 assert(((TargetAddress.getOpcode() == ISD::Register &&
Arnold Schwaighofer4da27f62008-09-22 14:50:07 +0000914 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::EAX ||
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000915 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R9)) ||
Bill Wendlingfef06052008-09-16 21:48:12 +0000916 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000917 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
918 "Expecting an global address, external symbol, or register");
Chris Lattnerf8decf52008-01-16 05:52:18 +0000919 assert(StackAdjustment.getOpcode() == ISD::Constant &&
920 "Expecting a const value");
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000921
Dan Gohman8181bd12008-07-27 21:46:04 +0000922 SmallVector<SDValue,8> Operands;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000923 Operands.push_back(Chain.getOperand(0));
924 Operands.push_back(TargetAddress);
925 Operands.push_back(StackAdjustment);
926 // Copy registers used by the call. Last operand is a flag so it is not
927 // copied.
Arnold Schwaighofer10202b32007-10-16 09:05:00 +0000928 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000929 Operands.push_back(Chain.getOperand(i));
930 }
Arnold Schwaighofer10202b32007-10-16 09:05:00 +0000931 return DAG.getNode(X86ISD::TC_RETURN, MVT::Other, &Operands[0],
932 Operands.size());
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000933 }
934
935 // Regular return.
Dan Gohman8181bd12008-07-27 21:46:04 +0000936 SDValue Flag;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000937
Dan Gohman8181bd12008-07-27 21:46:04 +0000938 SmallVector<SDValue, 6> RetOps;
Chris Lattnerb56cc342008-03-11 03:23:40 +0000939 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
940 // Operand #1 = Bytes To Pop
941 RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
942
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000943 // Copy the result values into the output registers.
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000944 for (unsigned i = 0; i != RVLocs.size(); ++i) {
945 CCValAssign &VA = RVLocs[i];
946 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman8181bd12008-07-27 21:46:04 +0000947 SDValue ValToCopy = Op.getOperand(i*2+1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000948
Chris Lattnerb56cc342008-03-11 03:23:40 +0000949 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
950 // the RET instruction and handled by the FP Stackifier.
951 if (RVLocs[i].getLocReg() == X86::ST0 ||
952 RVLocs[i].getLocReg() == X86::ST1) {
953 // If this is a copy from an xmm register to ST(0), use an FPExtend to
954 // change the value to the FP stack register class.
955 if (isScalarFPTypeInSSEReg(RVLocs[i].getValVT()))
956 ValToCopy = DAG.getNode(ISD::FP_EXTEND, MVT::f80, ValToCopy);
957 RetOps.push_back(ValToCopy);
958 // Don't emit a copytoreg.
959 continue;
960 }
Dale Johannesena585daf2008-06-24 22:01:44 +0000961
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000962 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), ValToCopy, Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000963 Flag = Chain.getValue(1);
964 }
Dan Gohmanb47dabd2008-04-21 23:59:07 +0000965
966 // The x86-64 ABI for returning structs by value requires that we copy
967 // the sret argument into %rax for the return. We saved the argument into
968 // a virtual register in the entry block, so now we copy the value out
969 // and into %rax.
970 if (Subtarget->is64Bit() &&
971 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
972 MachineFunction &MF = DAG.getMachineFunction();
973 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
974 unsigned Reg = FuncInfo->getSRetReturnReg();
975 if (!Reg) {
976 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
977 FuncInfo->setSRetReturnReg(Reg);
978 }
Dan Gohman8181bd12008-07-27 21:46:04 +0000979 SDValue Val = DAG.getCopyFromReg(Chain, Reg, getPointerTy());
Dan Gohmanb47dabd2008-04-21 23:59:07 +0000980
981 Chain = DAG.getCopyToReg(Chain, X86::RAX, Val, Flag);
982 Flag = Chain.getValue(1);
983 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000984
Chris Lattnerb56cc342008-03-11 03:23:40 +0000985 RetOps[0] = Chain; // Update chain.
986
987 // Add the flag if we have it.
Gabor Greif1c80d112008-08-28 21:40:38 +0000988 if (Flag.getNode())
Chris Lattnerb56cc342008-03-11 03:23:40 +0000989 RetOps.push_back(Flag);
990
991 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, &RetOps[0], RetOps.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000992}
993
994
995/// LowerCallResult - Lower the result values of an ISD::CALL into the
996/// appropriate copies out of appropriate physical registers. This assumes that
997/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
998/// being lowered. The returns a SDNode with the same number of values as the
999/// ISD::CALL.
1000SDNode *X86TargetLowering::
Dan Gohman705e3f72008-09-13 01:54:27 +00001001LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001002 unsigned CallingConv, SelectionDAG &DAG) {
1003
1004 // Assign locations to each value returned by this call.
1005 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman705e3f72008-09-13 01:54:27 +00001006 bool isVarArg = TheCall->isVarArg();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001007 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs);
1008 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
1009
Dan Gohman8181bd12008-07-27 21:46:04 +00001010 SmallVector<SDValue, 8> ResultVals;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001011
1012 // Copy all of the result registers out of their specified physreg.
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001013 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Duncan Sands92c43912008-06-06 12:08:01 +00001014 MVT CopyVT = RVLocs[i].getValVT();
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001015
1016 // If this is a call to a function that returns an fp value on the floating
1017 // point stack, but where we prefer to use the value in xmm registers, copy
1018 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Mon P Wang73a2c152008-08-21 19:54:16 +00001019 if ((RVLocs[i].getLocReg() == X86::ST0 ||
1020 RVLocs[i].getLocReg() == X86::ST1) &&
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001021 isScalarFPTypeInSSEReg(RVLocs[i].getValVT())) {
1022 CopyVT = MVT::f80;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001023 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001024
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001025 Chain = DAG.getCopyFromReg(Chain, RVLocs[i].getLocReg(),
1026 CopyVT, InFlag).getValue(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00001027 SDValue Val = Chain.getValue(0);
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001028 InFlag = Chain.getValue(2);
Chris Lattner40758732007-12-29 06:41:28 +00001029
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001030 if (CopyVT != RVLocs[i].getValVT()) {
1031 // Round the F80 the right size, which also moves to the appropriate xmm
1032 // register.
1033 Val = DAG.getNode(ISD::FP_ROUND, RVLocs[i].getValVT(), Val,
1034 // This truncation won't change the value.
1035 DAG.getIntPtrConstant(1));
1036 }
Chris Lattnerdec9cb52008-01-24 08:07:48 +00001037
Chris Lattnere22e1fb2008-03-10 21:08:41 +00001038 ResultVals.push_back(Val);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001039 }
Duncan Sands698842f2008-07-02 17:40:58 +00001040
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001041 // Merge everything together with a MERGE_VALUES node.
1042 ResultVals.push_back(Chain);
Duncan Sandsf19591c2008-06-30 10:19:09 +00001043 return DAG.getMergeValues(TheCall->getVTList(), &ResultVals[0],
Gabor Greif1c80d112008-08-28 21:40:38 +00001044 ResultVals.size()).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001045}
1046
1047
1048//===----------------------------------------------------------------------===//
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001049// C & StdCall & Fast Calling Convention implementation
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001050//===----------------------------------------------------------------------===//
1051// StdCall calling convention seems to be standard for many Windows' API
1052// routines and around. It differs from C calling convention just a little:
1053// callee should clean up the stack, not caller. Symbols should be also
1054// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001055// For info on fast calling convention see Fast Calling Convention (tail call)
1056// implementation LowerX86_32FastCCCallTo.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001057
1058/// AddLiveIn - This helper function adds the specified physical register to the
1059/// MachineFunction as a live in value. It also creates a corresponding virtual
1060/// register for it.
1061static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
1062 const TargetRegisterClass *RC) {
1063 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner1b989192007-12-31 04:13:23 +00001064 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
1065 MF.getRegInfo().addLiveIn(PReg, VReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001066 return VReg;
1067}
1068
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001069/// CallIsStructReturn - Determines whether a CALL node uses struct return
1070/// semantics.
Dan Gohman705e3f72008-09-13 01:54:27 +00001071static bool CallIsStructReturn(CallSDNode *TheCall) {
1072 unsigned NumOps = TheCall->getNumArgs();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001073 if (!NumOps)
1074 return false;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001075
Dan Gohman705e3f72008-09-13 01:54:27 +00001076 return TheCall->getArgFlags(0).isSRet();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001077}
1078
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001079/// ArgsAreStructReturn - Determines whether a FORMAL_ARGUMENTS node uses struct
1080/// return semantics.
Dan Gohman8181bd12008-07-27 21:46:04 +00001081static bool ArgsAreStructReturn(SDValue Op) {
Gabor Greif1c80d112008-08-28 21:40:38 +00001082 unsigned NumArgs = Op.getNode()->getNumValues() - 1;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001083 if (!NumArgs)
1084 return false;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001085
1086 return cast<ARG_FLAGSSDNode>(Op.getOperand(3))->getArgFlags().isSRet();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001087}
1088
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001089/// IsCalleePop - Determines whether a CALL or FORMAL_ARGUMENTS node requires
1090/// the callee to pop its own arguments. Callee pop is necessary to support tail
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001091/// calls.
Dan Gohman705e3f72008-09-13 01:54:27 +00001092bool X86TargetLowering::IsCalleePop(bool IsVarArg, unsigned CallingConv) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001093 if (IsVarArg)
1094 return false;
1095
Dan Gohman705e3f72008-09-13 01:54:27 +00001096 switch (CallingConv) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001097 default:
1098 return false;
1099 case CallingConv::X86_StdCall:
1100 return !Subtarget->is64Bit();
1101 case CallingConv::X86_FastCall:
1102 return !Subtarget->is64Bit();
1103 case CallingConv::Fast:
1104 return PerformTailCallOpt;
1105 }
1106}
1107
Dan Gohman705e3f72008-09-13 01:54:27 +00001108/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1109/// given CallingConvention value.
1110CCAssignFn *X86TargetLowering::CCAssignFnForNode(unsigned CC) const {
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00001111 if (Subtarget->is64Bit()) {
Anton Korobeynikov06d49b02008-03-22 20:57:27 +00001112 if (Subtarget->isTargetWin64())
Anton Korobeynikov99bd1882008-03-22 20:37:30 +00001113 return CC_X86_Win64_C;
Evan Chengded8f902008-09-07 09:07:23 +00001114 else if (CC == CallingConv::Fast && PerformTailCallOpt)
1115 return CC_X86_64_TailCall;
1116 else
1117 return CC_X86_64_C;
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00001118 }
1119
Gordon Henriksen18ace102008-01-05 16:56:59 +00001120 if (CC == CallingConv::X86_FastCall)
1121 return CC_X86_32_FastCall;
Evan Chenga9d15b92008-09-10 18:25:29 +00001122 else if (CC == CallingConv::Fast)
1123 return CC_X86_32_FastCC;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001124 else
1125 return CC_X86_32_C;
1126}
1127
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001128/// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to
1129/// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001130NameDecorationStyle
Dan Gohman8181bd12008-07-27 21:46:04 +00001131X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDValue Op) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001132 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001133 if (CC == CallingConv::X86_FastCall)
1134 return FastCall;
1135 else if (CC == CallingConv::X86_StdCall)
1136 return StdCall;
1137 return None;
1138}
1139
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001140
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001141/// CallRequiresGOTInRegister - Check whether the call requires the GOT pointer
1142/// in a register before calling.
1143bool X86TargetLowering::CallRequiresGOTPtrInReg(bool Is64Bit, bool IsTailCall) {
1144 return !IsTailCall && !Is64Bit &&
1145 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1146 Subtarget->isPICStyleGOT();
1147}
1148
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001149/// CallRequiresFnAddressInReg - Check whether the call requires the function
1150/// address to be loaded in a register.
1151bool
1152X86TargetLowering::CallRequiresFnAddressInReg(bool Is64Bit, bool IsTailCall) {
1153 return !Is64Bit && IsTailCall &&
1154 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1155 Subtarget->isPICStyleGOT();
1156}
1157
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001158/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1159/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001160/// the specific parameter attribute. The copy will be passed as a byval
1161/// function parameter.
Dan Gohman8181bd12008-07-27 21:46:04 +00001162static SDValue
1163CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sandsc93fae32008-03-21 09:14:45 +00001164 ISD::ArgFlagsTy Flags, SelectionDAG &DAG) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001165 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dan Gohmane8b391e2008-04-12 04:36:06 +00001166 return DAG.getMemcpy(Chain, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001167 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001168}
1169
Dan Gohman8181bd12008-07-27 21:46:04 +00001170SDValue X86TargetLowering::LowerMemArgument(SDValue Op, SelectionDAG &DAG,
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001171 const CCValAssign &VA,
1172 MachineFrameInfo *MFI,
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001173 unsigned CC,
Dan Gohman8181bd12008-07-27 21:46:04 +00001174 SDValue Root, unsigned i) {
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001175 // Create the nodes corresponding to a load from this parameter slot.
Duncan Sandsc93fae32008-03-21 09:14:45 +00001176 ISD::ArgFlagsTy Flags =
1177 cast<ARG_FLAGSSDNode>(Op.getOperand(3 + i))->getArgFlags();
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001178 bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001179 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Evan Cheng3e42a522008-01-10 02:24:25 +00001180
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001181 // FIXME: For now, all byval parameter objects are marked mutable. This can be
1182 // changed with more analysis.
1183 // In case of tail call optimization mark all arguments mutable. Since they
1184 // could be overwritten by lowering of arguments in case of a tail call.
Duncan Sands92c43912008-06-06 12:08:01 +00001185 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001186 VA.getLocMemOffset(), isImmutable);
Dan Gohman8181bd12008-07-27 21:46:04 +00001187 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sandsc93fae32008-03-21 09:14:45 +00001188 if (Flags.isByVal())
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001189 return FIN;
Dan Gohman12a9c082008-02-06 22:27:42 +00001190 return DAG.getLoad(VA.getValVT(), Root, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001191 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001192}
1193
Dan Gohman8181bd12008-07-27 21:46:04 +00001194SDValue
1195X86TargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001196 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001197 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1198
1199 const Function* Fn = MF.getFunction();
1200 if (Fn->hasExternalLinkage() &&
1201 Subtarget->isTargetCygMing() &&
1202 Fn->getName() == "main")
1203 FuncInfo->setForceFramePointer(true);
1204
1205 // Decorate the function name.
1206 FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op));
1207
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001208 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman8181bd12008-07-27 21:46:04 +00001209 SDValue Root = Op.getOperand(0);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001210 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001211 unsigned CC = MF.getFunction()->getCallingConv();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001212 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001213 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001214
1215 assert(!(isVarArg && CC == CallingConv::Fast) &&
1216 "Var args not supported with calling convention fastcc");
1217
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001218 // Assign locations to all of the incoming arguments.
1219 SmallVector<CCValAssign, 16> ArgLocs;
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001220 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Dan Gohman705e3f72008-09-13 01:54:27 +00001221 CCInfo.AnalyzeFormalArguments(Op.getNode(), CCAssignFnForNode(CC));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001222
Dan Gohman8181bd12008-07-27 21:46:04 +00001223 SmallVector<SDValue, 8> ArgValues;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001224 unsigned LastVal = ~0U;
1225 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1226 CCValAssign &VA = ArgLocs[i];
1227 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1228 // places.
1229 assert(VA.getValNo() != LastVal &&
1230 "Don't support value assigned to multiple locs yet");
1231 LastVal = VA.getValNo();
1232
1233 if (VA.isRegLoc()) {
Duncan Sands92c43912008-06-06 12:08:01 +00001234 MVT RegVT = VA.getLocVT();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001235 TargetRegisterClass *RC;
1236 if (RegVT == MVT::i32)
1237 RC = X86::GR32RegisterClass;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001238 else if (Is64Bit && RegVT == MVT::i64)
1239 RC = X86::GR64RegisterClass;
Dale Johannesen51552f62008-02-05 20:46:33 +00001240 else if (RegVT == MVT::f32)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001241 RC = X86::FR32RegisterClass;
Dale Johannesen51552f62008-02-05 20:46:33 +00001242 else if (RegVT == MVT::f64)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001243 RC = X86::FR64RegisterClass;
Duncan Sands92c43912008-06-06 12:08:01 +00001244 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengf5af6fe2008-04-25 07:56:45 +00001245 RC = X86::VR128RegisterClass;
Duncan Sands92c43912008-06-06 12:08:01 +00001246 else if (RegVT.isVector()) {
1247 assert(RegVT.getSizeInBits() == 64);
Evan Chengf5af6fe2008-04-25 07:56:45 +00001248 if (!Is64Bit)
1249 RC = X86::VR64RegisterClass; // MMX values are passed in MMXs.
1250 else {
1251 // Darwin calling convention passes MMX values in either GPRs or
1252 // XMMs in x86-64. Other targets pass them in memory.
1253 if (RegVT != MVT::v1i64 && Subtarget->hasSSE2()) {
1254 RC = X86::VR128RegisterClass; // MMX values are passed in XMMs.
1255 RegVT = MVT::v2i64;
1256 } else {
1257 RC = X86::GR64RegisterClass; // v1i64 values are passed in GPRs.
1258 RegVT = MVT::i64;
1259 }
1260 }
1261 } else {
1262 assert(0 && "Unknown argument type!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001263 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001264
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001265 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
Dan Gohman8181bd12008-07-27 21:46:04 +00001266 SDValue ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001267
1268 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1269 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1270 // right size.
1271 if (VA.getLocInfo() == CCValAssign::SExt)
1272 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
1273 DAG.getValueType(VA.getValVT()));
1274 else if (VA.getLocInfo() == CCValAssign::ZExt)
1275 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
1276 DAG.getValueType(VA.getValVT()));
1277
1278 if (VA.getLocInfo() != CCValAssign::Full)
1279 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
1280
Gordon Henriksen18ace102008-01-05 16:56:59 +00001281 // Handle MMX values passed in GPRs.
Evan Chengad6980b2008-04-25 20:13:28 +00001282 if (Is64Bit && RegVT != VA.getLocVT()) {
Duncan Sands92c43912008-06-06 12:08:01 +00001283 if (RegVT.getSizeInBits() == 64 && RC == X86::GR64RegisterClass)
Evan Chengad6980b2008-04-25 20:13:28 +00001284 ArgValue = DAG.getNode(ISD::BIT_CONVERT, VA.getLocVT(), ArgValue);
1285 else if (RC == X86::VR128RegisterClass) {
1286 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i64, ArgValue,
1287 DAG.getConstant(0, MVT::i64));
1288 ArgValue = DAG.getNode(ISD::BIT_CONVERT, VA.getLocVT(), ArgValue);
1289 }
1290 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001291
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001292 ArgValues.push_back(ArgValue);
1293 } else {
1294 assert(VA.isMemLoc());
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001295 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001296 }
1297 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001298
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001299 // The x86-64 ABI for returning structs by value requires that we copy
1300 // the sret argument into %rax for the return. Save the argument into
1301 // a virtual register so that we can access it from the return points.
1302 if (Is64Bit && DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1303 MachineFunction &MF = DAG.getMachineFunction();
1304 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1305 unsigned Reg = FuncInfo->getSRetReturnReg();
1306 if (!Reg) {
1307 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1308 FuncInfo->setSRetReturnReg(Reg);
1309 }
Dan Gohman8181bd12008-07-27 21:46:04 +00001310 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), Reg, ArgValues[0]);
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001311 Root = DAG.getNode(ISD::TokenFactor, MVT::Other, Copy, Root);
1312 }
1313
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001314 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001315 // align stack specially for tail calls
Evan Chengded8f902008-09-07 09:07:23 +00001316 if (PerformTailCallOpt && CC == CallingConv::Fast)
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001317 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001318
1319 // If the function takes variable number of arguments, make a frame index for
1320 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001321 if (isVarArg) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001322 if (Is64Bit || CC != CallingConv::X86_FastCall) {
1323 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1324 }
1325 if (Is64Bit) {
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001326 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1327
1328 // FIXME: We should really autogenerate these arrays
1329 static const unsigned GPR64ArgRegsWin64[] = {
1330 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen18ace102008-01-05 16:56:59 +00001331 };
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001332 static const unsigned XMMArgRegsWin64[] = {
1333 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1334 };
1335 static const unsigned GPR64ArgRegs64Bit[] = {
1336 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1337 };
1338 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001339 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1340 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1341 };
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001342 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1343
1344 if (IsWin64) {
1345 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1346 GPR64ArgRegs = GPR64ArgRegsWin64;
1347 XMMArgRegs = XMMArgRegsWin64;
1348 } else {
1349 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1350 GPR64ArgRegs = GPR64ArgRegs64Bit;
1351 XMMArgRegs = XMMArgRegs64Bit;
1352 }
1353 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1354 TotalNumIntRegs);
1355 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1356 TotalNumXMMRegs);
1357
Gordon Henriksen18ace102008-01-05 16:56:59 +00001358 // For X86-64, if there are vararg parameters that are passed via
1359 // registers, then we must store them to their spots on the stack so they
1360 // may be loaded by deferencing the result of va_next.
1361 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001362 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1363 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1364 TotalNumXMMRegs * 16, 16);
1365
Gordon Henriksen18ace102008-01-05 16:56:59 +00001366 // Store the integer parameter registers.
Dan Gohman8181bd12008-07-27 21:46:04 +00001367 SmallVector<SDValue, 8> MemOps;
1368 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
1369 SDValue FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001370 DAG.getIntPtrConstant(VarArgsGPOffset));
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001371 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001372 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1373 X86::GR64RegisterClass);
Dan Gohman8181bd12008-07-27 21:46:04 +00001374 SDValue Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
1375 SDValue Store =
Dan Gohman12a9c082008-02-06 22:27:42 +00001376 DAG.getStore(Val.getValue(1), Val, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001377 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001378 MemOps.push_back(Store);
1379 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001380 DAG.getIntPtrConstant(8));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001381 }
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001382
Gordon Henriksen18ace102008-01-05 16:56:59 +00001383 // Now store the XMM (fp + vector) parameter registers.
1384 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001385 DAG.getIntPtrConstant(VarArgsFPOffset));
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001386 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001387 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1388 X86::VR128RegisterClass);
Dan Gohman8181bd12008-07-27 21:46:04 +00001389 SDValue Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
1390 SDValue Store =
Dan Gohman12a9c082008-02-06 22:27:42 +00001391 DAG.getStore(Val.getValue(1), Val, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001392 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001393 MemOps.push_back(Store);
1394 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001395 DAG.getIntPtrConstant(16));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001396 }
1397 if (!MemOps.empty())
1398 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1399 &MemOps[0], MemOps.size());
1400 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001401 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001402
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001403 ArgValues.push_back(Root);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001404
Gordon Henriksen18ace102008-01-05 16:56:59 +00001405 // Some CCs need callee pop.
Dan Gohman705e3f72008-09-13 01:54:27 +00001406 if (IsCalleePop(isVarArg, CC)) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001407 BytesToPopOnReturn = StackSize; // Callee pops everything.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001408 BytesCallerReserves = 0;
1409 } else {
1410 BytesToPopOnReturn = 0; // Callee pops nothing.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001411 // If this is an sret function, the return should pop the hidden pointer.
Evan Chenga9d15b92008-09-10 18:25:29 +00001412 if (!Is64Bit && CC != CallingConv::Fast && ArgsAreStructReturn(Op))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001413 BytesToPopOnReturn = 4;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001414 BytesCallerReserves = StackSize;
1415 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001416
Gordon Henriksen18ace102008-01-05 16:56:59 +00001417 if (!Is64Bit) {
1418 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
1419 if (CC == CallingConv::X86_FastCall)
1420 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1421 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001422
Anton Korobeynikove844e472007-08-15 17:12:32 +00001423 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001424
1425 // Return the new list of results.
Gabor Greif1c80d112008-08-28 21:40:38 +00001426 return DAG.getMergeValues(Op.getNode()->getVTList(), &ArgValues[0],
Gabor Greif46bf5472008-08-26 22:36:50 +00001427 ArgValues.size()).getValue(Op.getResNo());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001428}
1429
Dan Gohman8181bd12008-07-27 21:46:04 +00001430SDValue
Dan Gohman705e3f72008-09-13 01:54:27 +00001431X86TargetLowering::LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG,
Dan Gohman8181bd12008-07-27 21:46:04 +00001432 const SDValue &StackPtr,
Evan Chengbc077bf2008-01-10 00:09:10 +00001433 const CCValAssign &VA,
Dan Gohman8181bd12008-07-27 21:46:04 +00001434 SDValue Chain,
Dan Gohman705e3f72008-09-13 01:54:27 +00001435 SDValue Arg, ISD::ArgFlagsTy Flags) {
Dan Gohman1190f3a2008-02-07 16:28:05 +00001436 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman8181bd12008-07-27 21:46:04 +00001437 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Evan Chengbc077bf2008-01-10 00:09:10 +00001438 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Duncan Sandsc93fae32008-03-21 09:14:45 +00001439 if (Flags.isByVal()) {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001440 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG);
Evan Chengbc077bf2008-01-10 00:09:10 +00001441 }
Dan Gohman1190f3a2008-02-07 16:28:05 +00001442 return DAG.getStore(Chain, Arg, PtrOff,
Dan Gohmanfb020b62008-02-07 18:41:25 +00001443 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengbc077bf2008-01-10 00:09:10 +00001444}
1445
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001446/// EmitTailCallLoadRetAddr - Emit a load of return adress if tail call
1447/// optimization is performed and it is required.
Dan Gohman8181bd12008-07-27 21:46:04 +00001448SDValue
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001449X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman8181bd12008-07-27 21:46:04 +00001450 SDValue &OutRetAddr,
1451 SDValue Chain,
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001452 bool IsTailCall,
1453 bool Is64Bit,
1454 int FPDiff) {
1455 if (!IsTailCall || FPDiff==0) return Chain;
1456
1457 // Adjust the Return address stack slot.
Duncan Sands92c43912008-06-06 12:08:01 +00001458 MVT VT = getPointerTy();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001459 OutRetAddr = getReturnAddressFrameIndex(DAG);
1460 // Load the "old" Return address.
1461 OutRetAddr = DAG.getLoad(VT, Chain,OutRetAddr, NULL, 0);
Gabor Greif1c80d112008-08-28 21:40:38 +00001462 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001463}
1464
1465/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1466/// optimization is performed and it is required (FPDiff!=0).
Dan Gohman8181bd12008-07-27 21:46:04 +00001467static SDValue
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001468EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman8181bd12008-07-27 21:46:04 +00001469 SDValue Chain, SDValue RetAddrFrIdx,
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001470 bool Is64Bit, int FPDiff) {
1471 // Store the return address to the appropriate stack slot.
1472 if (!FPDiff) return Chain;
1473 // Calculate the new stack slot for the return address.
1474 int SlotSize = Is64Bit ? 8 : 4;
1475 int NewReturnAddrFI =
1476 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Duncan Sands92c43912008-06-06 12:08:01 +00001477 MVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman8181bd12008-07-27 21:46:04 +00001478 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001479 Chain = DAG.getStore(Chain, RetAddrFrIdx, NewRetAddrFrIdx,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001480 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001481 return Chain;
1482}
1483
Dan Gohman8181bd12008-07-27 21:46:04 +00001484SDValue X86TargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001485 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman705e3f72008-09-13 01:54:27 +00001486 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
1487 SDValue Chain = TheCall->getChain();
1488 unsigned CC = TheCall->getCallingConv();
1489 bool isVarArg = TheCall->isVarArg();
1490 bool IsTailCall = TheCall->isTailCall() &&
1491 CC == CallingConv::Fast && PerformTailCallOpt;
1492 SDValue Callee = TheCall->getCallee();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001493 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman705e3f72008-09-13 01:54:27 +00001494 bool IsStructRet = CallIsStructReturn(TheCall);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001495
1496 assert(!(isVarArg && CC == CallingConv::Fast) &&
1497 "Var args not supported with calling convention fastcc");
1498
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001499 // Analyze operands of the call, assigning locations to each operand.
1500 SmallVector<CCValAssign, 16> ArgLocs;
1501 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Dan Gohman705e3f72008-09-13 01:54:27 +00001502 CCInfo.AnalyzeCallOperands(TheCall, CCAssignFnForNode(CC));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001503
1504 // Get a count of how many bytes are to be pushed on the stack.
1505 unsigned NumBytes = CCInfo.getNextStackOffset();
Arnold Schwaighofere91fdbf2008-09-11 20:28:43 +00001506 if (PerformTailCallOpt && CC == CallingConv::Fast)
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001507 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001508
Gordon Henriksen18ace102008-01-05 16:56:59 +00001509 int FPDiff = 0;
1510 if (IsTailCall) {
1511 // Lower arguments at fp - stackoffset + fpdiff.
1512 unsigned NumBytesCallerPushed =
1513 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1514 FPDiff = NumBytesCallerPushed - NumBytes;
1515
1516 // Set the delta of movement of the returnaddr stackslot.
1517 // But only set if delta is greater than previous delta.
1518 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1519 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1520 }
1521
Chris Lattnerfe5d4022008-10-11 22:08:30 +00001522 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001523
Dan Gohman8181bd12008-07-27 21:46:04 +00001524 SDValue RetAddrFrIdx;
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001525 // Load return adress for tail calls.
1526 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, IsTailCall, Is64Bit,
1527 FPDiff);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001528
Dan Gohman8181bd12008-07-27 21:46:04 +00001529 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1530 SmallVector<SDValue, 8> MemOpChains;
1531 SDValue StackPtr;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001532
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001533 // Walk the register/memloc assignments, inserting copies/loads. In the case
1534 // of tail call optimization arguments are handle later.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001535 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1536 CCValAssign &VA = ArgLocs[i];
Dan Gohman705e3f72008-09-13 01:54:27 +00001537 SDValue Arg = TheCall->getArg(i);
1538 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
1539 bool isByVal = Flags.isByVal();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001540
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001541 // Promote the value if needed.
1542 switch (VA.getLocInfo()) {
1543 default: assert(0 && "Unknown loc info!");
1544 case CCValAssign::Full: break;
1545 case CCValAssign::SExt:
1546 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
1547 break;
1548 case CCValAssign::ZExt:
1549 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
1550 break;
1551 case CCValAssign::AExt:
1552 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
1553 break;
1554 }
1555
1556 if (VA.isRegLoc()) {
Evan Cheng2aea0b42008-04-25 19:11:04 +00001557 if (Is64Bit) {
Duncan Sands92c43912008-06-06 12:08:01 +00001558 MVT RegVT = VA.getLocVT();
1559 if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
Evan Cheng2aea0b42008-04-25 19:11:04 +00001560 switch (VA.getLocReg()) {
1561 default:
1562 break;
1563 case X86::RDI: case X86::RSI: case X86::RDX: case X86::RCX:
1564 case X86::R8: {
1565 // Special case: passing MMX values in GPR registers.
1566 Arg = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Arg);
1567 break;
1568 }
1569 case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3:
1570 case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7: {
1571 // Special case: passing MMX values in XMM registers.
1572 Arg = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Arg);
1573 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2i64, Arg);
1574 Arg = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v2i64,
1575 DAG.getNode(ISD::UNDEF, MVT::v2i64), Arg,
1576 getMOVLMask(2, DAG));
1577 break;
1578 }
1579 }
1580 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001581 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1582 } else {
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001583 if (!IsTailCall || (IsTailCall && isByVal)) {
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001584 assert(VA.isMemLoc());
Gabor Greif1c80d112008-08-28 21:40:38 +00001585 if (StackPtr.getNode() == 0)
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001586 StackPtr = DAG.getCopyFromReg(Chain, X86StackPtr, getPointerTy());
1587
Dan Gohman705e3f72008-09-13 01:54:27 +00001588 MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA,
1589 Chain, Arg, Flags));
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001590 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001591 }
1592 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001593
1594 if (!MemOpChains.empty())
1595 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1596 &MemOpChains[0], MemOpChains.size());
1597
1598 // Build a sequence of copy-to-reg nodes chained together with token chain
1599 // and flag operands which copy the outgoing args into registers.
Dan Gohman8181bd12008-07-27 21:46:04 +00001600 SDValue InFlag;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001601 // Tail call byval lowering might overwrite argument registers so in case of
1602 // tail call optimization the copies to registers are lowered later.
1603 if (!IsTailCall)
1604 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1605 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1606 InFlag);
1607 InFlag = Chain.getValue(1);
1608 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001609
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001610 // ELF / PIC requires GOT in the EBX register before function calls via PLT
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001611 // GOT pointer.
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001612 if (CallRequiresGOTPtrInReg(Is64Bit, IsTailCall)) {
1613 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1614 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1615 InFlag);
1616 InFlag = Chain.getValue(1);
1617 }
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001618 // If we are tail calling and generating PIC/GOT style code load the address
1619 // of the callee into ecx. The value in ecx is used as target of the tail
1620 // jump. This is done to circumvent the ebx/callee-saved problem for tail
1621 // calls on PIC/GOT architectures. Normally we would just put the address of
1622 // GOT into ebx and then call target@PLT. But for tail callss ebx would be
1623 // restored (since ebx is callee saved) before jumping to the target@PLT.
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001624 if (CallRequiresFnAddressInReg(Is64Bit, IsTailCall)) {
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001625 // Note: The actual moving to ecx is done further down.
1626 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
Evan Cheng7f250d62008-09-24 00:05:32 +00001627 if (G && !G->getGlobal()->hasHiddenVisibility() &&
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001628 !G->getGlobal()->hasProtectedVisibility())
1629 Callee = LowerGlobalAddress(Callee, DAG);
Bill Wendlingfef06052008-09-16 21:48:12 +00001630 else if (isa<ExternalSymbolSDNode>(Callee))
1631 Callee = LowerExternalSymbol(Callee,DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001632 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001633
Gordon Henriksen18ace102008-01-05 16:56:59 +00001634 if (Is64Bit && isVarArg) {
1635 // From AMD64 ABI document:
1636 // For calls that may call functions that use varargs or stdargs
1637 // (prototype-less calls or calls to functions containing ellipsis (...) in
1638 // the declaration) %al is used as hidden argument to specify the number
1639 // of SSE registers used. The contents of %al do not need to match exactly
1640 // the number of registers, but must be an ubound on the number of SSE
1641 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001642
1643 // FIXME: Verify this on Win64
Gordon Henriksen18ace102008-01-05 16:56:59 +00001644 // Count the number of XMM registers allocated.
1645 static const unsigned XMMArgRegs[] = {
1646 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1647 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1648 };
1649 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
1650
1651 Chain = DAG.getCopyToReg(Chain, X86::AL,
1652 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1653 InFlag = Chain.getValue(1);
1654 }
1655
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001656
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001657 // For tail calls lower the arguments to the 'real' stack slot.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001658 if (IsTailCall) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001659 SmallVector<SDValue, 8> MemOpChains2;
1660 SDValue FIN;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001661 int FI = 0;
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001662 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman8181bd12008-07-27 21:46:04 +00001663 InFlag = SDValue();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001664 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1665 CCValAssign &VA = ArgLocs[i];
1666 if (!VA.isRegLoc()) {
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001667 assert(VA.isMemLoc());
Dan Gohman705e3f72008-09-13 01:54:27 +00001668 SDValue Arg = TheCall->getArg(i);
1669 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001670 // Create frame index.
1671 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands92c43912008-06-06 12:08:01 +00001672 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001673 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001674 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001675
Duncan Sandsc93fae32008-03-21 09:14:45 +00001676 if (Flags.isByVal()) {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001677 // Copy relative to framepointer.
Dan Gohman8181bd12008-07-27 21:46:04 +00001678 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greif1c80d112008-08-28 21:40:38 +00001679 if (StackPtr.getNode() == 0)
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001680 StackPtr = DAG.getCopyFromReg(Chain, X86StackPtr, getPointerTy());
1681 Source = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, Source);
1682
1683 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain,
Evan Cheng5817a0e2008-01-12 01:08:07 +00001684 Flags, DAG));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001685 } else {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001686 // Store relative to framepointer.
Dan Gohman12a9c082008-02-06 22:27:42 +00001687 MemOpChains2.push_back(
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001688 DAG.getStore(Chain, Arg, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001689 PseudoSourceValue::getFixedStack(FI), 0));
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001690 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001691 }
1692 }
1693
1694 if (!MemOpChains2.empty())
1695 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
Arnold Schwaighoferdfb21302008-01-11 14:34:56 +00001696 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001697
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001698 // Copy arguments to their registers.
1699 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1700 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1701 InFlag);
1702 InFlag = Chain.getValue(1);
1703 }
Dan Gohman8181bd12008-07-27 21:46:04 +00001704 InFlag =SDValue();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001705
Gordon Henriksen18ace102008-01-05 16:56:59 +00001706 // Store the return address to the appropriate stack slot.
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001707 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
1708 FPDiff);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001709 }
1710
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001711 // If the callee is a GlobalAddress node (quite common, every direct call is)
1712 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1713 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1714 // We should use extra load for direct calls to dllimported functions in
1715 // non-JIT mode.
Evan Cheng1f282202008-07-16 01:34:02 +00001716 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1717 getTargetMachine(), true))
Dan Gohman36322c72008-10-18 02:06:02 +00001718 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy(),
1719 G->getOffset());
Bill Wendlingfef06052008-09-16 21:48:12 +00001720 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
1721 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001722 } else if (IsTailCall) {
Arnold Schwaighofer4da27f62008-09-22 14:50:07 +00001723 unsigned Opc = Is64Bit ? X86::R9 : X86::EAX;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001724
1725 Chain = DAG.getCopyToReg(Chain,
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001726 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen18ace102008-01-05 16:56:59 +00001727 Callee,InFlag);
1728 Callee = DAG.getRegister(Opc, getPointerTy());
1729 // Add register as live out.
1730 DAG.getMachineFunction().getRegInfo().addLiveOut(Opc);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001731 }
1732
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001733 // Returns a chain & a flag for retval copy to use.
1734 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00001735 SmallVector<SDValue, 8> Ops;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001736
1737 if (IsTailCall) {
1738 Ops.push_back(Chain);
Chris Lattnerfe5d4022008-10-11 22:08:30 +00001739 Ops.push_back(DAG.getIntPtrConstant(NumBytes, true));
1740 Ops.push_back(DAG.getIntPtrConstant(0, true));
Gabor Greif1c80d112008-08-28 21:40:38 +00001741 if (InFlag.getNode())
Gordon Henriksen18ace102008-01-05 16:56:59 +00001742 Ops.push_back(InFlag);
1743 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
1744 InFlag = Chain.getValue(1);
1745
1746 // Returns a chain & a flag for retval copy to use.
1747 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1748 Ops.clear();
1749 }
1750
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001751 Ops.push_back(Chain);
1752 Ops.push_back(Callee);
1753
Gordon Henriksen18ace102008-01-05 16:56:59 +00001754 if (IsTailCall)
1755 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001756
Gordon Henriksen18ace102008-01-05 16:56:59 +00001757 // Add argument registers to the end of the list so that they are known live
1758 // into the call.
Evan Chenge14fc242008-01-07 23:08:23 +00001759 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1760 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1761 RegsToPass[i].second.getValueType()));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001762
Evan Cheng8ba45e62008-03-18 23:36:35 +00001763 // Add an implicit use GOT pointer in EBX.
1764 if (!IsTailCall && !Is64Bit &&
1765 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1766 Subtarget->isPICStyleGOT())
1767 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1768
1769 // Add an implicit use of AL for x86 vararg functions.
1770 if (Is64Bit && isVarArg)
1771 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
1772
Gabor Greif1c80d112008-08-28 21:40:38 +00001773 if (InFlag.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001774 Ops.push_back(InFlag);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001775
Gordon Henriksen18ace102008-01-05 16:56:59 +00001776 if (IsTailCall) {
Gabor Greif1c80d112008-08-28 21:40:38 +00001777 assert(InFlag.getNode() &&
Gordon Henriksen18ace102008-01-05 16:56:59 +00001778 "Flag must be set. Depend on flag being set in LowerRET");
1779 Chain = DAG.getNode(X86ISD::TAILCALL,
Dan Gohman705e3f72008-09-13 01:54:27 +00001780 TheCall->getVTList(), &Ops[0], Ops.size());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001781
Gabor Greif1c80d112008-08-28 21:40:38 +00001782 return SDValue(Chain.getNode(), Op.getResNo());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001783 }
1784
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001785 Chain = DAG.getNode(X86ISD::CALL, NodeTys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001786 InFlag = Chain.getValue(1);
1787
1788 // Create the CALLSEQ_END node.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001789 unsigned NumBytesForCalleeToPush;
Dan Gohman705e3f72008-09-13 01:54:27 +00001790 if (IsCalleePop(isVarArg, CC))
Gordon Henriksen18ace102008-01-05 16:56:59 +00001791 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Evan Chenga9d15b92008-09-10 18:25:29 +00001792 else if (!Is64Bit && CC != CallingConv::Fast && IsStructRet)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001793 // If this is is a call to a struct-return function, the callee
1794 // pops the hidden struct pointer, so we have to push it back.
1795 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001796 NumBytesForCalleeToPush = 4;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001797 else
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001798 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001799
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001800 // Returns a flag for retval copy to use.
Bill Wendling22f8deb2007-11-13 00:44:25 +00001801 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnerfe5d4022008-10-11 22:08:30 +00001802 DAG.getIntPtrConstant(NumBytes, true),
1803 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
1804 true),
Bill Wendling22f8deb2007-11-13 00:44:25 +00001805 InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001806 InFlag = Chain.getValue(1);
1807
1808 // Handle result values, copying them out of physregs into vregs that we
1809 // return.
Dan Gohman705e3f72008-09-13 01:54:27 +00001810 return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG),
Gabor Greif825aa892008-08-28 23:19:51 +00001811 Op.getResNo());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001812}
1813
1814
1815//===----------------------------------------------------------------------===//
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001816// Fast Calling Convention (tail call) implementation
1817//===----------------------------------------------------------------------===//
1818
1819// Like std call, callee cleans arguments, convention except that ECX is
1820// reserved for storing the tail called function address. Only 2 registers are
1821// free for argument passing (inreg). Tail call optimization is performed
1822// provided:
1823// * tailcallopt is enabled
1824// * caller/callee are fastcc
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001825// On X86_64 architecture with GOT-style position independent code only local
1826// (within module) calls are supported at the moment.
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001827// To keep the stack aligned according to platform abi the function
1828// GetAlignedArgumentStackSize ensures that argument delta is always multiples
1829// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001830// If a tail called function callee has more arguments than the caller the
1831// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001832// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001833// original REtADDR, but before the saved framepointer or the spilled registers
1834// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
1835// stack layout:
1836// arg1
1837// arg2
1838// RETADDR
1839// [ new RETADDR
1840// move area ]
1841// (possible EBP)
1842// ESI
1843// EDI
1844// local1 ..
1845
1846/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
1847/// for a 16 byte align requirement.
1848unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
1849 SelectionDAG& DAG) {
Evan Chengded8f902008-09-07 09:07:23 +00001850 MachineFunction &MF = DAG.getMachineFunction();
1851 const TargetMachine &TM = MF.getTarget();
1852 const TargetFrameInfo &TFI = *TM.getFrameInfo();
1853 unsigned StackAlignment = TFI.getStackAlignment();
1854 uint64_t AlignMask = StackAlignment - 1;
1855 int64_t Offset = StackSize;
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00001856 uint64_t SlotSize = TD->getPointerSize();
Evan Chengded8f902008-09-07 09:07:23 +00001857 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
1858 // Number smaller than 12 so just add the difference.
1859 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
1860 } else {
1861 // Mask out lower bits, add stackalignment once plus the 12 bytes.
1862 Offset = ((~AlignMask) & Offset) + StackAlignment +
1863 (StackAlignment-SlotSize);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001864 }
Evan Chengded8f902008-09-07 09:07:23 +00001865 return Offset;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001866}
1867
1868/// IsEligibleForTailCallElimination - Check to see whether the next instruction
Evan Chenge7a87392007-11-02 01:26:22 +00001869/// following the call is a return. A function is eligible if caller/callee
1870/// calling conventions match, currently only fastcc supports tail calls, and
1871/// the function CALL is immediatly followed by a RET.
Dan Gohman705e3f72008-09-13 01:54:27 +00001872bool X86TargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman8181bd12008-07-27 21:46:04 +00001873 SDValue Ret,
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001874 SelectionDAG& DAG) const {
Evan Chenge7a87392007-11-02 01:26:22 +00001875 if (!PerformTailCallOpt)
1876 return false;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001877
Dan Gohman705e3f72008-09-13 01:54:27 +00001878 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001879 MachineFunction &MF = DAG.getMachineFunction();
1880 unsigned CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman705e3f72008-09-13 01:54:27 +00001881 unsigned CalleeCC= TheCall->getCallingConv();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001882 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
Dan Gohman705e3f72008-09-13 01:54:27 +00001883 SDValue Callee = TheCall->getCallee();
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001884 // On x86/32Bit PIC/GOT tail calls are supported.
Evan Chenge7a87392007-11-02 01:26:22 +00001885 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ ||
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001886 !Subtarget->isPICStyleGOT()|| !Subtarget->is64Bit())
Evan Chenge7a87392007-11-02 01:26:22 +00001887 return true;
1888
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001889 // Can only do local tail calls (in same module, hidden or protected) on
1890 // x86_64 PIC/GOT at the moment.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001891 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1892 return G->getGlobal()->hasHiddenVisibility()
1893 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001894 }
1895 }
Evan Chenge7a87392007-11-02 01:26:22 +00001896
1897 return false;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001898}
1899
Dan Gohmanca4857a2008-09-03 23:12:08 +00001900FastISel *
1901X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohman76dd96e2008-09-23 21:53:34 +00001902 MachineModuleInfo *mmo,
Dan Gohmanca4857a2008-09-03 23:12:08 +00001903 DenseMap<const Value *, unsigned> &vm,
1904 DenseMap<const BasicBlock *,
Dan Gohmand6211a72008-09-10 20:11:02 +00001905 MachineBasicBlock *> &bm,
Dan Gohman9dd43582008-10-14 23:54:11 +00001906 DenseMap<const AllocaInst *, int> &am
1907#ifndef NDEBUG
1908 , SmallSet<Instruction*, 8> &cil
1909#endif
1910 ) {
1911 return X86::createFastISel(mf, mmo, vm, bm, am
1912#ifndef NDEBUG
1913 , cil
1914#endif
1915 );
Dan Gohman97805ee2008-08-19 21:32:53 +00001916}
1917
1918
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001919//===----------------------------------------------------------------------===//
1920// Other Lowering Hooks
1921//===----------------------------------------------------------------------===//
1922
1923
Dan Gohman8181bd12008-07-27 21:46:04 +00001924SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikove844e472007-08-15 17:12:32 +00001925 MachineFunction &MF = DAG.getMachineFunction();
1926 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1927 int ReturnAddrIndex = FuncInfo->getRAIndex();
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00001928 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikove844e472007-08-15 17:12:32 +00001929
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001930 if (ReturnAddrIndex == 0) {
1931 // Set up a frame object for the return address.
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00001932 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikove844e472007-08-15 17:12:32 +00001933 FuncInfo->setRAIndex(ReturnAddrIndex);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001934 }
1935
1936 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
1937}
1938
1939
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001940/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1941/// specific condition code. It returns a false if it cannot do a direct
1942/// translation. X86CC is the translated CondCode. LHS/RHS are modified as
1943/// needed.
1944static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
Dan Gohman8181bd12008-07-27 21:46:04 +00001945 unsigned &X86CC, SDValue &LHS, SDValue &RHS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001946 SelectionDAG &DAG) {
1947 X86CC = X86::COND_INVALID;
1948 if (!isFP) {
1949 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
1950 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
1951 // X > -1 -> X == 0, jump !sign.
1952 RHS = DAG.getConstant(0, RHS.getValueType());
1953 X86CC = X86::COND_NS;
1954 return true;
1955 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
1956 // X < 0 -> X == 0, jump on sign.
1957 X86CC = X86::COND_S;
1958 return true;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001959 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman37b34262007-09-17 14:49:27 +00001960 // X < 1 -> X <= 0
1961 RHS = DAG.getConstant(0, RHS.getValueType());
1962 X86CC = X86::COND_LE;
1963 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001964 }
1965 }
1966
1967 switch (SetCCOpcode) {
1968 default: break;
1969 case ISD::SETEQ: X86CC = X86::COND_E; break;
1970 case ISD::SETGT: X86CC = X86::COND_G; break;
1971 case ISD::SETGE: X86CC = X86::COND_GE; break;
1972 case ISD::SETLT: X86CC = X86::COND_L; break;
1973 case ISD::SETLE: X86CC = X86::COND_LE; break;
1974 case ISD::SETNE: X86CC = X86::COND_NE; break;
1975 case ISD::SETULT: X86CC = X86::COND_B; break;
1976 case ISD::SETUGT: X86CC = X86::COND_A; break;
1977 case ISD::SETULE: X86CC = X86::COND_BE; break;
1978 case ISD::SETUGE: X86CC = X86::COND_AE; break;
1979 }
1980 } else {
Duncan Sandsc2a04622008-10-24 13:03:10 +00001981 // First determine if it is required or is profitable to flip the operands.
1982
1983 // If LHS is a foldable load, but RHS is not, flip the condition.
1984 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
1985 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
1986 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
1987 std::swap(LHS, RHS);
1988 }
1989
Evan Chengb488ca32008-08-29 23:22:12 +00001990 switch (SetCCOpcode) {
1991 default: break;
1992 case ISD::SETOLT:
1993 case ISD::SETOLE:
1994 case ISD::SETUGT:
1995 case ISD::SETUGE:
Duncan Sandsc2a04622008-10-24 13:03:10 +00001996 std::swap(LHS, RHS);
Evan Chengb488ca32008-08-29 23:22:12 +00001997 break;
1998 }
1999
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002000 // On a floating point condition, the flags are set as follows:
2001 // ZF PF CF op
2002 // 0 | 0 | 0 | X > Y
2003 // 0 | 0 | 1 | X < Y
2004 // 1 | 0 | 0 | X == Y
2005 // 1 | 1 | 1 | unordered
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002006 switch (SetCCOpcode) {
2007 default: break;
2008 case ISD::SETUEQ:
Evan Chengb488ca32008-08-29 23:22:12 +00002009 case ISD::SETEQ:
2010 X86CC = X86::COND_E;
2011 break;
2012 case ISD::SETOLT: // flipped
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002013 case ISD::SETOGT:
Evan Chengb488ca32008-08-29 23:22:12 +00002014 case ISD::SETGT:
2015 X86CC = X86::COND_A;
2016 break;
2017 case ISD::SETOLE: // flipped
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002018 case ISD::SETOGE:
Evan Chengb488ca32008-08-29 23:22:12 +00002019 case ISD::SETGE:
2020 X86CC = X86::COND_AE;
2021 break;
2022 case ISD::SETUGT: // flipped
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002023 case ISD::SETULT:
Evan Chengb488ca32008-08-29 23:22:12 +00002024 case ISD::SETLT:
2025 X86CC = X86::COND_B;
2026 break;
2027 case ISD::SETUGE: // flipped
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002028 case ISD::SETULE:
Evan Chengb488ca32008-08-29 23:22:12 +00002029 case ISD::SETLE:
2030 X86CC = X86::COND_BE;
2031 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002032 case ISD::SETONE:
Evan Chengb488ca32008-08-29 23:22:12 +00002033 case ISD::SETNE:
2034 X86CC = X86::COND_NE;
2035 break;
2036 case ISD::SETUO:
2037 X86CC = X86::COND_P;
2038 break;
2039 case ISD::SETO:
2040 X86CC = X86::COND_NP;
2041 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002042 }
Evan Chengfc937c92008-08-28 23:48:31 +00002043 }
2044
Evan Chengc6162692008-08-29 22:13:21 +00002045 return X86CC != X86::COND_INVALID;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002046}
2047
2048/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2049/// code. Current x86 isa includes the following FP cmov instructions:
2050/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
2051static bool hasFPCMov(unsigned X86CC) {
2052 switch (X86CC) {
2053 default:
2054 return false;
2055 case X86::COND_B:
2056 case X86::COND_BE:
2057 case X86::COND_E:
2058 case X86::COND_P:
2059 case X86::COND_A:
2060 case X86::COND_AE:
2061 case X86::COND_NE:
2062 case X86::COND_NP:
2063 return true;
2064 }
2065}
2066
2067/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
2068/// true if Op is undef or if its value falls within the specified range (L, H].
Dan Gohman8181bd12008-07-27 21:46:04 +00002069static bool isUndefOrInRange(SDValue Op, unsigned Low, unsigned Hi) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002070 if (Op.getOpcode() == ISD::UNDEF)
2071 return true;
2072
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002073 unsigned Val = cast<ConstantSDNode>(Op)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002074 return (Val >= Low && Val < Hi);
2075}
2076
2077/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
2078/// true if Op is undef or if its value equal to the specified value.
Dan Gohman8181bd12008-07-27 21:46:04 +00002079static bool isUndefOrEqual(SDValue Op, unsigned Val) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002080 if (Op.getOpcode() == ISD::UNDEF)
2081 return true;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002082 return cast<ConstantSDNode>(Op)->getZExtValue() == Val;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002083}
2084
2085/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
2086/// specifies a shuffle of elements that is suitable for input to PSHUFD.
2087bool X86::isPSHUFDMask(SDNode *N) {
2088 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2089
Dan Gohman7dc19012007-08-02 21:17:01 +00002090 if (N->getNumOperands() != 2 && N->getNumOperands() != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002091 return false;
2092
2093 // Check if the value doesn't reference the second vector.
2094 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002095 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002096 if (Arg.getOpcode() == ISD::UNDEF) continue;
2097 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002098 if (cast<ConstantSDNode>(Arg)->getZExtValue() >= e)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002099 return false;
2100 }
2101
2102 return true;
2103}
2104
2105/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
2106/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
2107bool X86::isPSHUFHWMask(SDNode *N) {
2108 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2109
2110 if (N->getNumOperands() != 8)
2111 return false;
2112
2113 // Lower quadword copied in order.
2114 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002115 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002116 if (Arg.getOpcode() == ISD::UNDEF) continue;
2117 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002118 if (cast<ConstantSDNode>(Arg)->getZExtValue() != i)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002119 return false;
2120 }
2121
2122 // Upper quadword shuffled.
2123 for (unsigned i = 4; i != 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002124 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002125 if (Arg.getOpcode() == ISD::UNDEF) continue;
2126 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002127 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002128 if (Val < 4 || Val > 7)
2129 return false;
2130 }
2131
2132 return true;
2133}
2134
2135/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
2136/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
2137bool X86::isPSHUFLWMask(SDNode *N) {
2138 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2139
2140 if (N->getNumOperands() != 8)
2141 return false;
2142
2143 // Upper quadword copied in order.
2144 for (unsigned i = 4; i != 8; ++i)
2145 if (!isUndefOrEqual(N->getOperand(i), i))
2146 return false;
2147
2148 // Lower quadword shuffled.
2149 for (unsigned i = 0; i != 4; ++i)
2150 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
2151 return false;
2152
2153 return true;
2154}
2155
2156/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2157/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002158static bool isSHUFPMask(SDOperandPtr Elems, unsigned NumElems) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002159 if (NumElems != 2 && NumElems != 4) return false;
2160
2161 unsigned Half = NumElems / 2;
2162 for (unsigned i = 0; i < Half; ++i)
2163 if (!isUndefOrInRange(Elems[i], 0, NumElems))
2164 return false;
2165 for (unsigned i = Half; i < NumElems; ++i)
2166 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
2167 return false;
2168
2169 return true;
2170}
2171
2172bool X86::isSHUFPMask(SDNode *N) {
2173 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2174 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
2175}
2176
2177/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
2178/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2179/// half elements to come from vector 1 (which would equal the dest.) and
2180/// the upper half to come from vector 2.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002181static bool isCommutedSHUFP(SDOperandPtr Ops, unsigned NumOps) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002182 if (NumOps != 2 && NumOps != 4) return false;
2183
2184 unsigned Half = NumOps / 2;
2185 for (unsigned i = 0; i < Half; ++i)
2186 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
2187 return false;
2188 for (unsigned i = Half; i < NumOps; ++i)
2189 if (!isUndefOrInRange(Ops[i], 0, NumOps))
2190 return false;
2191 return true;
2192}
2193
2194static bool isCommutedSHUFP(SDNode *N) {
2195 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2196 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
2197}
2198
2199/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2200/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
2201bool X86::isMOVHLPSMask(SDNode *N) {
2202 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2203
2204 if (N->getNumOperands() != 4)
2205 return false;
2206
2207 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
2208 return isUndefOrEqual(N->getOperand(0), 6) &&
2209 isUndefOrEqual(N->getOperand(1), 7) &&
2210 isUndefOrEqual(N->getOperand(2), 2) &&
2211 isUndefOrEqual(N->getOperand(3), 3);
2212}
2213
2214/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2215/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2216/// <2, 3, 2, 3>
2217bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
2218 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2219
2220 if (N->getNumOperands() != 4)
2221 return false;
2222
2223 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
2224 return isUndefOrEqual(N->getOperand(0), 2) &&
2225 isUndefOrEqual(N->getOperand(1), 3) &&
2226 isUndefOrEqual(N->getOperand(2), 2) &&
2227 isUndefOrEqual(N->getOperand(3), 3);
2228}
2229
2230/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2231/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
2232bool X86::isMOVLPMask(SDNode *N) {
2233 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2234
2235 unsigned NumElems = N->getNumOperands();
2236 if (NumElems != 2 && NumElems != 4)
2237 return false;
2238
2239 for (unsigned i = 0; i < NumElems/2; ++i)
2240 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
2241 return false;
2242
2243 for (unsigned i = NumElems/2; i < NumElems; ++i)
2244 if (!isUndefOrEqual(N->getOperand(i), i))
2245 return false;
2246
2247 return true;
2248}
2249
2250/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
2251/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2252/// and MOVLHPS.
2253bool X86::isMOVHPMask(SDNode *N) {
2254 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2255
2256 unsigned NumElems = N->getNumOperands();
2257 if (NumElems != 2 && NumElems != 4)
2258 return false;
2259
2260 for (unsigned i = 0; i < NumElems/2; ++i)
2261 if (!isUndefOrEqual(N->getOperand(i), i))
2262 return false;
2263
2264 for (unsigned i = 0; i < NumElems/2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002265 SDValue Arg = N->getOperand(i + NumElems/2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002266 if (!isUndefOrEqual(Arg, i + NumElems))
2267 return false;
2268 }
2269
2270 return true;
2271}
2272
2273/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2274/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002275bool static isUNPCKLMask(SDOperandPtr Elts, unsigned NumElts,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002276 bool V2IsSplat = false) {
2277 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2278 return false;
2279
2280 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002281 SDValue BitI = Elts[i];
2282 SDValue BitI1 = Elts[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002283 if (!isUndefOrEqual(BitI, j))
2284 return false;
2285 if (V2IsSplat) {
2286 if (isUndefOrEqual(BitI1, NumElts))
2287 return false;
2288 } else {
2289 if (!isUndefOrEqual(BitI1, j + NumElts))
2290 return false;
2291 }
2292 }
2293
2294 return true;
2295}
2296
2297bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
2298 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2299 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
2300}
2301
2302/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2303/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002304bool static isUNPCKHMask(SDOperandPtr Elts, unsigned NumElts,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002305 bool V2IsSplat = false) {
2306 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2307 return false;
2308
2309 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002310 SDValue BitI = Elts[i];
2311 SDValue BitI1 = Elts[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002312 if (!isUndefOrEqual(BitI, j + NumElts/2))
2313 return false;
2314 if (V2IsSplat) {
2315 if (isUndefOrEqual(BitI1, NumElts))
2316 return false;
2317 } else {
2318 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
2319 return false;
2320 }
2321 }
2322
2323 return true;
2324}
2325
2326bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
2327 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2328 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
2329}
2330
2331/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2332/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2333/// <0, 0, 1, 1>
2334bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
2335 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2336
2337 unsigned NumElems = N->getNumOperands();
2338 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2339 return false;
2340
2341 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002342 SDValue BitI = N->getOperand(i);
2343 SDValue BitI1 = N->getOperand(i+1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002344
2345 if (!isUndefOrEqual(BitI, j))
2346 return false;
2347 if (!isUndefOrEqual(BitI1, j))
2348 return false;
2349 }
2350
2351 return true;
2352}
2353
2354/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2355/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2356/// <2, 2, 3, 3>
2357bool X86::isUNPCKH_v_undef_Mask(SDNode *N) {
2358 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2359
2360 unsigned NumElems = N->getNumOperands();
2361 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2362 return false;
2363
2364 for (unsigned i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002365 SDValue BitI = N->getOperand(i);
2366 SDValue BitI1 = N->getOperand(i + 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002367
2368 if (!isUndefOrEqual(BitI, j))
2369 return false;
2370 if (!isUndefOrEqual(BitI1, j))
2371 return false;
2372 }
2373
2374 return true;
2375}
2376
2377/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2378/// specifies a shuffle of elements that is suitable for input to MOVSS,
2379/// MOVSD, and MOVD, i.e. setting the lowest element.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002380static bool isMOVLMask(SDOperandPtr Elts, unsigned NumElts) {
Evan Cheng62cdc642007-12-06 22:14:22 +00002381 if (NumElts != 2 && NumElts != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002382 return false;
2383
2384 if (!isUndefOrEqual(Elts[0], NumElts))
2385 return false;
2386
2387 for (unsigned i = 1; i < NumElts; ++i) {
2388 if (!isUndefOrEqual(Elts[i], i))
2389 return false;
2390 }
2391
2392 return true;
2393}
2394
2395bool X86::isMOVLMask(SDNode *N) {
2396 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2397 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
2398}
2399
2400/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2401/// of what x86 movss want. X86 movs requires the lowest element to be lowest
2402/// element of vector 2 and the other elements to come from vector 1 in order.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002403static bool isCommutedMOVL(SDOperandPtr Ops, unsigned NumOps,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002404 bool V2IsSplat = false,
2405 bool V2IsUndef = false) {
2406 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
2407 return false;
2408
2409 if (!isUndefOrEqual(Ops[0], 0))
2410 return false;
2411
2412 for (unsigned i = 1; i < NumOps; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002413 SDValue Arg = Ops[i];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002414 if (!(isUndefOrEqual(Arg, i+NumOps) ||
2415 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
2416 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
2417 return false;
2418 }
2419
2420 return true;
2421}
2422
2423static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2424 bool V2IsUndef = false) {
2425 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2426 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
2427 V2IsSplat, V2IsUndef);
2428}
2429
2430/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2431/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2432bool X86::isMOVSHDUPMask(SDNode *N) {
2433 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2434
2435 if (N->getNumOperands() != 4)
2436 return false;
2437
2438 // Expect 1, 1, 3, 3
2439 for (unsigned i = 0; i < 2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002440 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002441 if (Arg.getOpcode() == ISD::UNDEF) continue;
2442 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002443 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002444 if (Val != 1) return false;
2445 }
2446
2447 bool HasHi = false;
2448 for (unsigned i = 2; i < 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002449 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002450 if (Arg.getOpcode() == ISD::UNDEF) continue;
2451 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002452 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002453 if (Val != 3) return false;
2454 HasHi = true;
2455 }
2456
2457 // Don't use movshdup if it can be done with a shufps.
2458 return HasHi;
2459}
2460
2461/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2462/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2463bool X86::isMOVSLDUPMask(SDNode *N) {
2464 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2465
2466 if (N->getNumOperands() != 4)
2467 return false;
2468
2469 // Expect 0, 0, 2, 2
2470 for (unsigned i = 0; i < 2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002471 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002472 if (Arg.getOpcode() == ISD::UNDEF) continue;
2473 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002474 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002475 if (Val != 0) return false;
2476 }
2477
2478 bool HasHi = false;
2479 for (unsigned i = 2; i < 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002480 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002481 if (Arg.getOpcode() == ISD::UNDEF) continue;
2482 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002483 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002484 if (Val != 2) return false;
2485 HasHi = true;
2486 }
2487
2488 // Don't use movshdup if it can be done with a shufps.
2489 return HasHi;
2490}
2491
2492/// isIdentityMask - Return true if the specified VECTOR_SHUFFLE operand
2493/// specifies a identity operation on the LHS or RHS.
2494static bool isIdentityMask(SDNode *N, bool RHS = false) {
2495 unsigned NumElems = N->getNumOperands();
2496 for (unsigned i = 0; i < NumElems; ++i)
2497 if (!isUndefOrEqual(N->getOperand(i), i + (RHS ? NumElems : 0)))
2498 return false;
2499 return true;
2500}
2501
2502/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2503/// a splat of a single element.
2504static bool isSplatMask(SDNode *N) {
2505 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2506
2507 // This is a splat operation if each element of the permute is the same, and
2508 // if the value doesn't reference the second vector.
2509 unsigned NumElems = N->getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00002510 SDValue ElementBase;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002511 unsigned i = 0;
2512 for (; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002513 SDValue Elt = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002514 if (isa<ConstantSDNode>(Elt)) {
2515 ElementBase = Elt;
2516 break;
2517 }
2518 }
2519
Gabor Greif1c80d112008-08-28 21:40:38 +00002520 if (!ElementBase.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002521 return false;
2522
2523 for (; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002524 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002525 if (Arg.getOpcode() == ISD::UNDEF) continue;
2526 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2527 if (Arg != ElementBase) return false;
2528 }
2529
2530 // Make sure it is a splat of the first vector operand.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002531 return cast<ConstantSDNode>(ElementBase)->getZExtValue() < NumElems;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002532}
2533
2534/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2535/// a splat of a single element and it's a 2 or 4 element mask.
2536bool X86::isSplatMask(SDNode *N) {
2537 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2538
2539 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
2540 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2541 return false;
2542 return ::isSplatMask(N);
2543}
2544
2545/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2546/// specifies a splat of zero element.
2547bool X86::isSplatLoMask(SDNode *N) {
2548 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2549
2550 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
2551 if (!isUndefOrEqual(N->getOperand(i), 0))
2552 return false;
2553 return true;
2554}
2555
Evan Chenga2497eb2008-09-25 20:50:48 +00002556/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2557/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
2558bool X86::isMOVDDUPMask(SDNode *N) {
2559 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2560
2561 unsigned e = N->getNumOperands() / 2;
2562 for (unsigned i = 0; i < e; ++i)
2563 if (!isUndefOrEqual(N->getOperand(i), i))
2564 return false;
2565 for (unsigned i = 0; i < e; ++i)
2566 if (!isUndefOrEqual(N->getOperand(e+i), i))
2567 return false;
2568 return true;
2569}
2570
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002571/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2572/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2573/// instructions.
2574unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
2575 unsigned NumOperands = N->getNumOperands();
2576 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2577 unsigned Mask = 0;
2578 for (unsigned i = 0; i < NumOperands; ++i) {
2579 unsigned Val = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002580 SDValue Arg = N->getOperand(NumOperands-i-1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002581 if (Arg.getOpcode() != ISD::UNDEF)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002582 Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002583 if (Val >= NumOperands) Val -= NumOperands;
2584 Mask |= Val;
2585 if (i != NumOperands - 1)
2586 Mask <<= Shift;
2587 }
2588
2589 return Mask;
2590}
2591
2592/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2593/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2594/// instructions.
2595unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2596 unsigned Mask = 0;
2597 // 8 nodes, but we only care about the last 4.
2598 for (unsigned i = 7; i >= 4; --i) {
2599 unsigned Val = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002600 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002601 if (Arg.getOpcode() != ISD::UNDEF)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002602 Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002603 Mask |= (Val - 4);
2604 if (i != 4)
2605 Mask <<= 2;
2606 }
2607
2608 return Mask;
2609}
2610
2611/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2612/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2613/// instructions.
2614unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2615 unsigned Mask = 0;
2616 // 8 nodes, but we only care about the first 4.
2617 for (int i = 3; i >= 0; --i) {
2618 unsigned Val = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002619 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002620 if (Arg.getOpcode() != ISD::UNDEF)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002621 Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002622 Mask |= Val;
2623 if (i != 0)
2624 Mask <<= 2;
2625 }
2626
2627 return Mask;
2628}
2629
2630/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2631/// specifies a 8 element shuffle that can be broken into a pair of
2632/// PSHUFHW and PSHUFLW.
2633static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2634 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2635
2636 if (N->getNumOperands() != 8)
2637 return false;
2638
2639 // Lower quadword shuffled.
2640 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002641 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002642 if (Arg.getOpcode() == ISD::UNDEF) continue;
2643 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002644 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00002645 if (Val >= 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002646 return false;
2647 }
2648
2649 // Upper quadword shuffled.
2650 for (unsigned i = 4; i != 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002651 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002652 if (Arg.getOpcode() == ISD::UNDEF) continue;
2653 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002654 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002655 if (Val < 4 || Val > 7)
2656 return false;
2657 }
2658
2659 return true;
2660}
2661
Chris Lattnere6aa3862007-11-25 00:24:49 +00002662/// CommuteVectorShuffle - Swap vector_shuffle operands as well as
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002663/// values in ther permute mask.
Dan Gohman8181bd12008-07-27 21:46:04 +00002664static SDValue CommuteVectorShuffle(SDValue Op, SDValue &V1,
2665 SDValue &V2, SDValue &Mask,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002666 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002667 MVT VT = Op.getValueType();
2668 MVT MaskVT = Mask.getValueType();
2669 MVT EltVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002670 unsigned NumElems = Mask.getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00002671 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002672
2673 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002674 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002675 if (Arg.getOpcode() == ISD::UNDEF) {
2676 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2677 continue;
2678 }
2679 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002680 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002681 if (Val < NumElems)
2682 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2683 else
2684 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2685 }
2686
2687 std::swap(V1, V2);
Evan Chengfca29242007-12-07 08:07:39 +00002688 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], NumElems);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002689 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2690}
2691
Evan Chenga6769df2007-12-07 21:30:01 +00002692/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2693/// the two vector operands have swapped position.
Evan Chengfca29242007-12-07 08:07:39 +00002694static
Dan Gohman8181bd12008-07-27 21:46:04 +00002695SDValue CommuteVectorShuffleMask(SDValue Mask, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002696 MVT MaskVT = Mask.getValueType();
2697 MVT EltVT = MaskVT.getVectorElementType();
Evan Chengfca29242007-12-07 08:07:39 +00002698 unsigned NumElems = Mask.getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00002699 SmallVector<SDValue, 8> MaskVec;
Evan Chengfca29242007-12-07 08:07:39 +00002700 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002701 SDValue Arg = Mask.getOperand(i);
Evan Chengfca29242007-12-07 08:07:39 +00002702 if (Arg.getOpcode() == ISD::UNDEF) {
2703 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2704 continue;
2705 }
2706 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002707 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Evan Chengfca29242007-12-07 08:07:39 +00002708 if (Val < NumElems)
2709 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2710 else
2711 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2712 }
2713 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], NumElems);
2714}
2715
2716
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002717/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2718/// match movhlps. The lower half elements should come from upper half of
2719/// V1 (and in order), and the upper half elements should come from the upper
2720/// half of V2 (and in order).
2721static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2722 unsigned NumElems = Mask->getNumOperands();
2723 if (NumElems != 4)
2724 return false;
2725 for (unsigned i = 0, e = 2; i != e; ++i)
2726 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2727 return false;
2728 for (unsigned i = 2; i != 4; ++i)
2729 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2730 return false;
2731 return true;
2732}
2733
2734/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng40ee6e52008-05-08 00:57:18 +00002735/// is promoted to a vector. It also returns the LoadSDNode by reference if
2736/// required.
2737static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Chenga2497eb2008-09-25 20:50:48 +00002738 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2739 return false;
2740 N = N->getOperand(0).getNode();
2741 if (!ISD::isNON_EXTLoad(N))
2742 return false;
2743 if (LD)
2744 *LD = cast<LoadSDNode>(N);
2745 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002746}
2747
2748/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2749/// match movlp{s|d}. The lower half elements should come from lower half of
2750/// V1 (and in order), and the upper half elements should come from the upper
2751/// half of V2 (and in order). And since V1 will become the source of the
2752/// MOVLP, it must be either a vector load or a scalar load to vector.
2753static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
2754 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
2755 return false;
2756 // Is V2 is a vector load, don't do this transformation. We will try to use
2757 // load folding shufps op.
2758 if (ISD::isNON_EXTLoad(V2))
2759 return false;
2760
2761 unsigned NumElems = Mask->getNumOperands();
2762 if (NumElems != 2 && NumElems != 4)
2763 return false;
2764 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2765 if (!isUndefOrEqual(Mask->getOperand(i), i))
2766 return false;
2767 for (unsigned i = NumElems/2; i != NumElems; ++i)
2768 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2769 return false;
2770 return true;
2771}
2772
2773/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2774/// all the same.
2775static bool isSplatVector(SDNode *N) {
2776 if (N->getOpcode() != ISD::BUILD_VECTOR)
2777 return false;
2778
Dan Gohman8181bd12008-07-27 21:46:04 +00002779 SDValue SplatValue = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002780 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2781 if (N->getOperand(i) != SplatValue)
2782 return false;
2783 return true;
2784}
2785
2786/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2787/// to an undef.
2788static bool isUndefShuffle(SDNode *N) {
2789 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2790 return false;
2791
Dan Gohman8181bd12008-07-27 21:46:04 +00002792 SDValue V1 = N->getOperand(0);
2793 SDValue V2 = N->getOperand(1);
2794 SDValue Mask = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002795 unsigned NumElems = Mask.getNumOperands();
2796 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002797 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002798 if (Arg.getOpcode() != ISD::UNDEF) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002799 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002800 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2801 return false;
2802 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2803 return false;
2804 }
2805 }
2806 return true;
2807}
2808
2809/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2810/// constant +0.0.
Dan Gohman8181bd12008-07-27 21:46:04 +00002811static inline bool isZeroNode(SDValue Elt) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002812 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002813 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002814 (isa<ConstantFPSDNode>(Elt) &&
Dale Johannesendf8a8312007-08-31 04:03:46 +00002815 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002816}
2817
2818/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2819/// to an zero vector.
2820static bool isZeroShuffle(SDNode *N) {
2821 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2822 return false;
2823
Dan Gohman8181bd12008-07-27 21:46:04 +00002824 SDValue V1 = N->getOperand(0);
2825 SDValue V2 = N->getOperand(1);
2826 SDValue Mask = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002827 unsigned NumElems = Mask.getNumOperands();
2828 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002829 SDValue Arg = Mask.getOperand(i);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002830 if (Arg.getOpcode() == ISD::UNDEF)
2831 continue;
2832
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002833 unsigned Idx = cast<ConstantSDNode>(Arg)->getZExtValue();
Chris Lattnere6aa3862007-11-25 00:24:49 +00002834 if (Idx < NumElems) {
Gabor Greif1c80d112008-08-28 21:40:38 +00002835 unsigned Opc = V1.getNode()->getOpcode();
2836 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002837 continue;
2838 if (Opc != ISD::BUILD_VECTOR ||
Gabor Greif1c80d112008-08-28 21:40:38 +00002839 !isZeroNode(V1.getNode()->getOperand(Idx)))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002840 return false;
2841 } else if (Idx >= NumElems) {
Gabor Greif1c80d112008-08-28 21:40:38 +00002842 unsigned Opc = V2.getNode()->getOpcode();
2843 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002844 continue;
2845 if (Opc != ISD::BUILD_VECTOR ||
Gabor Greif1c80d112008-08-28 21:40:38 +00002846 !isZeroNode(V2.getNode()->getOperand(Idx - NumElems)))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002847 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002848 }
2849 }
2850 return true;
2851}
2852
2853/// getZeroVector - Returns a vector of specified type with all zero elements.
2854///
Dan Gohman8181bd12008-07-27 21:46:04 +00002855static SDValue getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002856 assert(VT.isVector() && "Expected a vector type");
Chris Lattnere6aa3862007-11-25 00:24:49 +00002857
2858 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2859 // type. This ensures they get CSE'd.
Dan Gohman8181bd12008-07-27 21:46:04 +00002860 SDValue Vec;
Duncan Sands92c43912008-06-06 12:08:01 +00002861 if (VT.getSizeInBits() == 64) { // MMX
Dan Gohman8181bd12008-07-27 21:46:04 +00002862 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002863 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00002864 } else if (HasSSE2) { // SSE2
Dan Gohman8181bd12008-07-27 21:46:04 +00002865 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002866 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00002867 } else { // SSE1
Dan Gohman8181bd12008-07-27 21:46:04 +00002868 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Evan Cheng8c590372008-05-15 08:39:06 +00002869 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4f32, Cst, Cst, Cst, Cst);
2870 }
Chris Lattnere6aa3862007-11-25 00:24:49 +00002871 return DAG.getNode(ISD::BIT_CONVERT, VT, Vec);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002872}
2873
Chris Lattnere6aa3862007-11-25 00:24:49 +00002874/// getOnesVector - Returns a vector of specified type with all bits set.
2875///
Dan Gohman8181bd12008-07-27 21:46:04 +00002876static SDValue getOnesVector(MVT VT, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002877 assert(VT.isVector() && "Expected a vector type");
Chris Lattnere6aa3862007-11-25 00:24:49 +00002878
2879 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2880 // type. This ensures they get CSE'd.
Dan Gohman8181bd12008-07-27 21:46:04 +00002881 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
2882 SDValue Vec;
Duncan Sands92c43912008-06-06 12:08:01 +00002883 if (VT.getSizeInBits() == 64) // MMX
Chris Lattnere6aa3862007-11-25 00:24:49 +00002884 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, Cst, Cst);
2885 else // SSE
2886 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst, Cst, Cst, Cst);
2887 return DAG.getNode(ISD::BIT_CONVERT, VT, Vec);
2888}
2889
2890
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002891/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2892/// that point to V2 points to its first element.
Dan Gohman8181bd12008-07-27 21:46:04 +00002893static SDValue NormalizeMask(SDValue Mask, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002894 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2895
2896 bool Changed = false;
Dan Gohman8181bd12008-07-27 21:46:04 +00002897 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002898 unsigned NumElems = Mask.getNumOperands();
2899 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002900 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002901 if (Arg.getOpcode() != ISD::UNDEF) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00002902 unsigned Val = cast<ConstantSDNode>(Arg)->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002903 if (Val > NumElems) {
2904 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2905 Changed = true;
2906 }
2907 }
2908 MaskVec.push_back(Arg);
2909 }
2910
2911 if (Changed)
2912 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2913 &MaskVec[0], MaskVec.size());
2914 return Mask;
2915}
2916
2917/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2918/// operation of specified width.
Dan Gohman8181bd12008-07-27 21:46:04 +00002919static SDValue getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002920 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2921 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002922
Dan Gohman8181bd12008-07-27 21:46:04 +00002923 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002924 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2925 for (unsigned i = 1; i != NumElems; ++i)
2926 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2927 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2928}
2929
2930/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2931/// of specified width.
Dan Gohman8181bd12008-07-27 21:46:04 +00002932static SDValue getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002933 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2934 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00002935 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002936 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2937 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2938 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2939 }
2940 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2941}
2942
2943/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2944/// of specified width.
Dan Gohman8181bd12008-07-27 21:46:04 +00002945static SDValue getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002946 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2947 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002948 unsigned Half = NumElems/2;
Dan Gohman8181bd12008-07-27 21:46:04 +00002949 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002950 for (unsigned i = 0; i != Half; ++i) {
2951 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2952 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2953 }
2954 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2955}
2956
Chris Lattner2d91b962008-03-09 01:05:04 +00002957/// getSwapEltZeroMask - Returns a vector_shuffle mask for a shuffle that swaps
2958/// element #0 of a vector with the specified index, leaving the rest of the
2959/// elements in place.
Dan Gohman8181bd12008-07-27 21:46:04 +00002960static SDValue getSwapEltZeroMask(unsigned NumElems, unsigned DestElt,
Chris Lattner2d91b962008-03-09 01:05:04 +00002961 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002962 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2963 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00002964 SmallVector<SDValue, 8> MaskVec;
Chris Lattner2d91b962008-03-09 01:05:04 +00002965 // Element #0 of the result gets the elt we are replacing.
2966 MaskVec.push_back(DAG.getConstant(DestElt, BaseVT));
2967 for (unsigned i = 1; i != NumElems; ++i)
2968 MaskVec.push_back(DAG.getConstant(i == DestElt ? 0 : i, BaseVT));
2969 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2970}
2971
Evan Chengbf8b2c52008-04-05 00:30:36 +00002972/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Dan Gohman8181bd12008-07-27 21:46:04 +00002973static SDValue PromoteSplat(SDValue Op, SelectionDAG &DAG, bool HasSSE2) {
Duncan Sands92c43912008-06-06 12:08:01 +00002974 MVT PVT = HasSSE2 ? MVT::v4i32 : MVT::v4f32;
2975 MVT VT = Op.getValueType();
Evan Chengbf8b2c52008-04-05 00:30:36 +00002976 if (PVT == VT)
2977 return Op;
Dan Gohman8181bd12008-07-27 21:46:04 +00002978 SDValue V1 = Op.getOperand(0);
2979 SDValue Mask = Op.getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002980 unsigned NumElems = Mask.getNumOperands();
Evan Chengbf8b2c52008-04-05 00:30:36 +00002981 // Special handling of v4f32 -> v4i32.
2982 if (VT != MVT::v4f32) {
2983 Mask = getUnpacklMask(NumElems, DAG);
2984 while (NumElems > 4) {
2985 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
2986 NumElems >>= 1;
2987 }
Evan Cheng8c590372008-05-15 08:39:06 +00002988 Mask = getZeroVector(MVT::v4i32, true, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002989 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002990
Evan Chengbf8b2c52008-04-05 00:30:36 +00002991 V1 = DAG.getNode(ISD::BIT_CONVERT, PVT, V1);
Dan Gohman8181bd12008-07-27 21:46:04 +00002992 SDValue Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, PVT, V1,
Evan Chengbf8b2c52008-04-05 00:30:36 +00002993 DAG.getNode(ISD::UNDEF, PVT), Mask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002994 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
2995}
2996
Evan Chenga2497eb2008-09-25 20:50:48 +00002997/// isVectorLoad - Returns true if the node is a vector load, a scalar
2998/// load that's promoted to vector, or a load bitcasted.
2999static bool isVectorLoad(SDValue Op) {
3000 assert(Op.getValueType().isVector() && "Expected a vector type");
3001 if (Op.getOpcode() == ISD::SCALAR_TO_VECTOR ||
3002 Op.getOpcode() == ISD::BIT_CONVERT) {
3003 return isa<LoadSDNode>(Op.getOperand(0));
3004 }
3005 return isa<LoadSDNode>(Op);
3006}
3007
3008
3009/// CanonicalizeMovddup - Cannonicalize movddup shuffle to v2f64.
3010///
3011static SDValue CanonicalizeMovddup(SDValue Op, SDValue V1, SDValue Mask,
3012 SelectionDAG &DAG, bool HasSSE3) {
3013 // If we have sse3 and shuffle has more than one use or input is a load, then
3014 // use movddup. Otherwise, use movlhps.
3015 bool UseMovddup = HasSSE3 && (!Op.hasOneUse() || isVectorLoad(V1));
3016 MVT PVT = UseMovddup ? MVT::v2f64 : MVT::v4f32;
3017 MVT VT = Op.getValueType();
3018 if (VT == PVT)
3019 return Op;
3020 unsigned NumElems = PVT.getVectorNumElements();
3021 if (NumElems == 2) {
3022 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3023 Mask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, Cst, Cst);
3024 } else {
3025 assert(NumElems == 4);
3026 SDValue Cst0 = DAG.getTargetConstant(0, MVT::i32);
3027 SDValue Cst1 = DAG.getTargetConstant(1, MVT::i32);
3028 Mask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst0, Cst1, Cst0, Cst1);
3029 }
3030
3031 V1 = DAG.getNode(ISD::BIT_CONVERT, PVT, V1);
3032 SDValue Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, PVT, V1,
3033 DAG.getNode(ISD::UNDEF, PVT), Mask);
3034 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
3035}
3036
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003037/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattnere6aa3862007-11-25 00:24:49 +00003038/// vector of zero or undef vector. This produces a shuffle where the low
3039/// element of V2 is swizzled into the zero/undef vector, landing at element
3040/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman8181bd12008-07-27 21:46:04 +00003041static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Cheng8c590372008-05-15 08:39:06 +00003042 bool isZero, bool HasSSE2,
3043 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00003044 MVT VT = V2.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003045 SDValue V1 = isZero
Evan Cheng8c590372008-05-15 08:39:06 +00003046 ? getZeroVector(VT, HasSSE2, DAG) : DAG.getNode(ISD::UNDEF, VT);
Duncan Sands92c43912008-06-06 12:08:01 +00003047 unsigned NumElems = V2.getValueType().getVectorNumElements();
3048 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3049 MVT EVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003050 SmallVector<SDValue, 16> MaskVec;
Chris Lattnere6aa3862007-11-25 00:24:49 +00003051 for (unsigned i = 0; i != NumElems; ++i)
3052 if (i == Idx) // If this is the insertion idx, put the low elt of V2 here.
3053 MaskVec.push_back(DAG.getConstant(NumElems, EVT));
3054 else
3055 MaskVec.push_back(DAG.getConstant(i, EVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00003056 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003057 &MaskVec[0], MaskVec.size());
3058 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
3059}
3060
Evan Chengdea99362008-05-29 08:22:04 +00003061/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3062/// a shuffle that is zero.
3063static
Dan Gohman8181bd12008-07-27 21:46:04 +00003064unsigned getNumOfConsecutiveZeros(SDValue Op, SDValue Mask,
Evan Chengdea99362008-05-29 08:22:04 +00003065 unsigned NumElems, bool Low,
3066 SelectionDAG &DAG) {
3067 unsigned NumZeros = 0;
3068 for (unsigned i = 0; i < NumElems; ++i) {
Evan Cheng57db53b2008-06-25 20:52:59 +00003069 unsigned Index = Low ? i : NumElems-i-1;
Dan Gohman8181bd12008-07-27 21:46:04 +00003070 SDValue Idx = Mask.getOperand(Index);
Evan Chengdea99362008-05-29 08:22:04 +00003071 if (Idx.getOpcode() == ISD::UNDEF) {
3072 ++NumZeros;
3073 continue;
3074 }
Gabor Greif1c80d112008-08-28 21:40:38 +00003075 SDValue Elt = DAG.getShuffleScalarElt(Op.getNode(), Index);
3076 if (Elt.getNode() && isZeroNode(Elt))
Evan Chengdea99362008-05-29 08:22:04 +00003077 ++NumZeros;
3078 else
3079 break;
3080 }
3081 return NumZeros;
3082}
3083
3084/// isVectorShift - Returns true if the shuffle can be implemented as a
3085/// logical left or right shift of a vector.
Dan Gohman8181bd12008-07-27 21:46:04 +00003086static bool isVectorShift(SDValue Op, SDValue Mask, SelectionDAG &DAG,
3087 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Evan Chengdea99362008-05-29 08:22:04 +00003088 unsigned NumElems = Mask.getNumOperands();
3089
3090 isLeft = true;
3091 unsigned NumZeros= getNumOfConsecutiveZeros(Op, Mask, NumElems, true, DAG);
3092 if (!NumZeros) {
3093 isLeft = false;
3094 NumZeros = getNumOfConsecutiveZeros(Op, Mask, NumElems, false, DAG);
3095 if (!NumZeros)
3096 return false;
3097 }
3098
3099 bool SeenV1 = false;
3100 bool SeenV2 = false;
3101 for (unsigned i = NumZeros; i < NumElems; ++i) {
3102 unsigned Val = isLeft ? (i - NumZeros) : i;
Dan Gohman8181bd12008-07-27 21:46:04 +00003103 SDValue Idx = Mask.getOperand(isLeft ? i : (i - NumZeros));
Evan Chengdea99362008-05-29 08:22:04 +00003104 if (Idx.getOpcode() == ISD::UNDEF)
3105 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003106 unsigned Index = cast<ConstantSDNode>(Idx)->getZExtValue();
Evan Chengdea99362008-05-29 08:22:04 +00003107 if (Index < NumElems)
3108 SeenV1 = true;
3109 else {
3110 Index -= NumElems;
3111 SeenV2 = true;
3112 }
3113 if (Index != Val)
3114 return false;
3115 }
3116 if (SeenV1 && SeenV2)
3117 return false;
3118
3119 ShVal = SeenV1 ? Op.getOperand(0) : Op.getOperand(1);
3120 ShAmt = NumZeros;
3121 return true;
3122}
3123
3124
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003125/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3126///
Dan Gohman8181bd12008-07-27 21:46:04 +00003127static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003128 unsigned NumNonZero, unsigned NumZero,
3129 SelectionDAG &DAG, TargetLowering &TLI) {
3130 if (NumNonZero > 8)
Dan Gohman8181bd12008-07-27 21:46:04 +00003131 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003132
Dan Gohman8181bd12008-07-27 21:46:04 +00003133 SDValue V(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003134 bool First = true;
3135 for (unsigned i = 0; i < 16; ++i) {
3136 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3137 if (ThisIsNonZero && First) {
3138 if (NumZero)
Evan Cheng8c590372008-05-15 08:39:06 +00003139 V = getZeroVector(MVT::v8i16, true, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003140 else
3141 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
3142 First = false;
3143 }
3144
3145 if ((i & 1) != 0) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003146 SDValue ThisElt(0, 0), LastElt(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003147 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3148 if (LastIsNonZero) {
3149 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
3150 }
3151 if (ThisIsNonZero) {
3152 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
3153 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
3154 ThisElt, DAG.getConstant(8, MVT::i8));
3155 if (LastIsNonZero)
3156 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
3157 } else
3158 ThisElt = LastElt;
3159
Gabor Greif1c80d112008-08-28 21:40:38 +00003160 if (ThisElt.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003161 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Chris Lattner5872a362008-01-17 07:00:52 +00003162 DAG.getIntPtrConstant(i/2));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003163 }
3164 }
3165
3166 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
3167}
3168
3169/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
3170///
Dan Gohman8181bd12008-07-27 21:46:04 +00003171static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003172 unsigned NumNonZero, unsigned NumZero,
3173 SelectionDAG &DAG, TargetLowering &TLI) {
3174 if (NumNonZero > 4)
Dan Gohman8181bd12008-07-27 21:46:04 +00003175 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003176
Dan Gohman8181bd12008-07-27 21:46:04 +00003177 SDValue V(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003178 bool First = true;
3179 for (unsigned i = 0; i < 8; ++i) {
3180 bool isNonZero = (NonZeros & (1 << i)) != 0;
3181 if (isNonZero) {
3182 if (First) {
3183 if (NumZero)
Evan Cheng8c590372008-05-15 08:39:06 +00003184 V = getZeroVector(MVT::v8i16, true, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003185 else
3186 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
3187 First = false;
3188 }
3189 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Chris Lattner5872a362008-01-17 07:00:52 +00003190 DAG.getIntPtrConstant(i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003191 }
3192 }
3193
3194 return V;
3195}
3196
Evan Chengdea99362008-05-29 08:22:04 +00003197/// getVShift - Return a vector logical shift node.
3198///
Dan Gohman8181bd12008-07-27 21:46:04 +00003199static SDValue getVShift(bool isLeft, MVT VT, SDValue SrcOp,
Evan Chengdea99362008-05-29 08:22:04 +00003200 unsigned NumBits, SelectionDAG &DAG,
3201 const TargetLowering &TLI) {
Duncan Sands92c43912008-06-06 12:08:01 +00003202 bool isMMX = VT.getSizeInBits() == 64;
3203 MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengdea99362008-05-29 08:22:04 +00003204 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
3205 SrcOp = DAG.getNode(ISD::BIT_CONVERT, ShVT, SrcOp);
3206 return DAG.getNode(ISD::BIT_CONVERT, VT,
3207 DAG.getNode(Opc, ShVT, SrcOp,
Gabor Greif825aa892008-08-28 23:19:51 +00003208 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengdea99362008-05-29 08:22:04 +00003209}
3210
Dan Gohman8181bd12008-07-27 21:46:04 +00003211SDValue
3212X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003213 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif825aa892008-08-28 23:19:51 +00003214 if (ISD::isBuildVectorAllZeros(Op.getNode())
3215 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003216 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3217 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3218 // eliminated on x86-32 hosts.
3219 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
3220 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003221
Gabor Greif1c80d112008-08-28 21:40:38 +00003222 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Chris Lattnere6aa3862007-11-25 00:24:49 +00003223 return getOnesVector(Op.getValueType(), DAG);
Evan Cheng8c590372008-05-15 08:39:06 +00003224 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG);
Chris Lattnere6aa3862007-11-25 00:24:49 +00003225 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003226
Duncan Sands92c43912008-06-06 12:08:01 +00003227 MVT VT = Op.getValueType();
3228 MVT EVT = VT.getVectorElementType();
3229 unsigned EVTBits = EVT.getSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003230
3231 unsigned NumElems = Op.getNumOperands();
3232 unsigned NumZero = 0;
3233 unsigned NumNonZero = 0;
3234 unsigned NonZeros = 0;
Chris Lattner92bdcb52008-03-08 22:48:29 +00003235 bool IsAllConstants = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00003236 SmallSet<SDValue, 8> Values;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003237 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003238 SDValue Elt = Op.getOperand(i);
Evan Chengc1073492007-12-12 06:45:40 +00003239 if (Elt.getOpcode() == ISD::UNDEF)
3240 continue;
3241 Values.insert(Elt);
3242 if (Elt.getOpcode() != ISD::Constant &&
3243 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattner92bdcb52008-03-08 22:48:29 +00003244 IsAllConstants = false;
Evan Chengc1073492007-12-12 06:45:40 +00003245 if (isZeroNode(Elt))
3246 NumZero++;
3247 else {
3248 NonZeros |= (1 << i);
3249 NumNonZero++;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003250 }
3251 }
3252
3253 if (NumNonZero == 0) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003254 // All undef vector. Return an UNDEF. All zero vectors were handled above.
3255 return DAG.getNode(ISD::UNDEF, VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003256 }
3257
Chris Lattner66a4dda2008-03-09 05:42:06 +00003258 // Special case for single non-zero, non-undef, element.
Evan Chengc1073492007-12-12 06:45:40 +00003259 if (NumNonZero == 1 && NumElems <= 4) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003260 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman8181bd12008-07-27 21:46:04 +00003261 SDValue Item = Op.getOperand(Idx);
Chris Lattnerac914892008-03-08 22:59:52 +00003262
Chris Lattner2d91b962008-03-09 01:05:04 +00003263 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3264 // the value are obviously zero, truncate the value to i32 and do the
3265 // insertion that way. Only do this if the value is non-constant or if the
3266 // value is a constant being inserted into element 0. It is cheaper to do
3267 // a constant pool load than it is to do a movd + shuffle.
3268 if (EVT == MVT::i64 && !Subtarget->is64Bit() &&
3269 (!IsAllConstants || Idx == 0)) {
3270 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3271 // Handle MMX and SSE both.
Duncan Sands92c43912008-06-06 12:08:01 +00003272 MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3273 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Chris Lattner2d91b962008-03-09 01:05:04 +00003274
3275 // Truncate the value (which may itself be a constant) to i32, and
3276 // convert it to a vector with movd (S2V+shuffle to zero extend).
3277 Item = DAG.getNode(ISD::TRUNCATE, MVT::i32, Item);
3278 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VecVT, Item);
Evan Cheng8c590372008-05-15 08:39:06 +00003279 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3280 Subtarget->hasSSE2(), DAG);
Chris Lattner2d91b962008-03-09 01:05:04 +00003281
3282 // Now we have our 32-bit value zero extended in the low element of
3283 // a vector. If Idx != 0, swizzle it into place.
3284 if (Idx != 0) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003285 SDValue Ops[] = {
Chris Lattner2d91b962008-03-09 01:05:04 +00003286 Item, DAG.getNode(ISD::UNDEF, Item.getValueType()),
3287 getSwapEltZeroMask(VecElts, Idx, DAG)
3288 };
3289 Item = DAG.getNode(ISD::VECTOR_SHUFFLE, VecVT, Ops, 3);
3290 }
3291 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Item);
3292 }
3293 }
3294
Chris Lattnerac914892008-03-08 22:59:52 +00003295 // If we have a constant or non-constant insertion into the low element of
3296 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3297 // the rest of the elements. This will be matched as movd/movq/movss/movsd
3298 // depending on what the source datatype is. Because we can only get here
3299 // when NumElems <= 4, this only needs to handle i32/f32/i64/f64.
3300 if (Idx == 0 &&
3301 // Don't do this for i64 values on x86-32.
3302 (EVT != MVT::i64 || Subtarget->is64Bit())) {
Chris Lattner92bdcb52008-03-08 22:48:29 +00003303 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003304 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Evan Cheng8c590372008-05-15 08:39:06 +00003305 return getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3306 Subtarget->hasSSE2(), DAG);
Chris Lattner92bdcb52008-03-08 22:48:29 +00003307 }
Evan Chengdea99362008-05-29 08:22:04 +00003308
3309 // Is it a vector logical left shift?
3310 if (NumElems == 2 && Idx == 1 &&
3311 isZeroNode(Op.getOperand(0)) && !isZeroNode(Op.getOperand(1))) {
Duncan Sands92c43912008-06-06 12:08:01 +00003312 unsigned NumBits = VT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00003313 return getVShift(true, VT,
3314 DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(1)),
3315 NumBits/2, DAG, *this);
3316 }
Chris Lattner92bdcb52008-03-08 22:48:29 +00003317
3318 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman8181bd12008-07-27 21:46:04 +00003319 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003320
Chris Lattnerac914892008-03-08 22:59:52 +00003321 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3322 // is a non-constant being inserted into an element other than the low one,
3323 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3324 // movd/movss) to move this into the low element, then shuffle it into
3325 // place.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003326 if (EVTBits == 32) {
Chris Lattner92bdcb52008-03-08 22:48:29 +00003327 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
3328
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003329 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Cheng8c590372008-05-15 08:39:06 +00003330 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3331 Subtarget->hasSSE2(), DAG);
Duncan Sands92c43912008-06-06 12:08:01 +00003332 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3333 MVT MaskEVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003334 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003335 for (unsigned i = 0; i < NumElems; i++)
3336 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00003337 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003338 &MaskVec[0], MaskVec.size());
3339 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
3340 DAG.getNode(ISD::UNDEF, VT), Mask);
3341 }
3342 }
3343
Chris Lattner66a4dda2008-03-09 05:42:06 +00003344 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3345 if (Values.size() == 1)
Dan Gohman8181bd12008-07-27 21:46:04 +00003346 return SDValue();
Chris Lattner66a4dda2008-03-09 05:42:06 +00003347
Dan Gohman21463242007-07-24 22:55:08 +00003348 // A vector full of immediates; various special cases are already
3349 // handled, so this is best done with a single constant-pool load.
Chris Lattner92bdcb52008-03-08 22:48:29 +00003350 if (IsAllConstants)
Dan Gohman8181bd12008-07-27 21:46:04 +00003351 return SDValue();
Dan Gohman21463242007-07-24 22:55:08 +00003352
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003353 // Let legalizer expand 2-wide build_vectors.
Evan Cheng40ee6e52008-05-08 00:57:18 +00003354 if (EVTBits == 64) {
3355 if (NumNonZero == 1) {
3356 // One half is zero or undef.
3357 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman8181bd12008-07-27 21:46:04 +00003358 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003359 Op.getOperand(Idx));
Evan Cheng8c590372008-05-15 08:39:06 +00003360 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3361 Subtarget->hasSSE2(), DAG);
Evan Cheng40ee6e52008-05-08 00:57:18 +00003362 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003363 return SDValue();
Evan Cheng40ee6e52008-05-08 00:57:18 +00003364 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003365
3366 // If element VT is < 32 bits, convert it to inserts into a zero vector.
3367 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003368 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003369 *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003370 if (V.getNode()) return V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003371 }
3372
3373 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003374 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003375 *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003376 if (V.getNode()) return V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003377 }
3378
3379 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman8181bd12008-07-27 21:46:04 +00003380 SmallVector<SDValue, 8> V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003381 V.resize(NumElems);
3382 if (NumElems == 4 && NumZero > 0) {
3383 for (unsigned i = 0; i < 4; ++i) {
3384 bool isZero = !(NonZeros & (1 << i));
3385 if (isZero)
Evan Cheng8c590372008-05-15 08:39:06 +00003386 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003387 else
3388 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3389 }
3390
3391 for (unsigned i = 0; i < 2; ++i) {
3392 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3393 default: break;
3394 case 0:
3395 V[i] = V[i*2]; // Must be a zero vector.
3396 break;
3397 case 1:
3398 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
3399 getMOVLMask(NumElems, DAG));
3400 break;
3401 case 2:
3402 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3403 getMOVLMask(NumElems, DAG));
3404 break;
3405 case 3:
3406 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3407 getUnpacklMask(NumElems, DAG));
3408 break;
3409 }
3410 }
3411
Duncan Sands92c43912008-06-06 12:08:01 +00003412 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3413 MVT EVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003414 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003415 bool Reverse = (NonZeros & 0x3) == 2;
3416 for (unsigned i = 0; i < 2; ++i)
3417 if (Reverse)
3418 MaskVec.push_back(DAG.getConstant(1-i, EVT));
3419 else
3420 MaskVec.push_back(DAG.getConstant(i, EVT));
3421 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3422 for (unsigned i = 0; i < 2; ++i)
3423 if (Reverse)
3424 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
3425 else
3426 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00003427 SDValue ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003428 &MaskVec[0], MaskVec.size());
3429 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
3430 }
3431
3432 if (Values.size() > 2) {
3433 // Expand into a number of unpckl*.
3434 // e.g. for v4f32
3435 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3436 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3437 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Dan Gohman8181bd12008-07-27 21:46:04 +00003438 SDValue UnpckMask = getUnpacklMask(NumElems, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003439 for (unsigned i = 0; i < NumElems; ++i)
3440 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3441 NumElems >>= 1;
3442 while (NumElems != 0) {
3443 for (unsigned i = 0; i < NumElems; ++i)
3444 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
3445 UnpckMask);
3446 NumElems >>= 1;
3447 }
3448 return V[0];
3449 }
3450
Dan Gohman8181bd12008-07-27 21:46:04 +00003451 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003452}
3453
Evan Chengfca29242007-12-07 08:07:39 +00003454static
Dan Gohman8181bd12008-07-27 21:46:04 +00003455SDValue LowerVECTOR_SHUFFLEv8i16(SDValue V1, SDValue V2,
Bill Wendling2c7cd592008-08-21 22:35:37 +00003456 SDValue PermMask, SelectionDAG &DAG,
3457 TargetLowering &TLI) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003458 SDValue NewV;
Duncan Sands92c43912008-06-06 12:08:01 +00003459 MVT MaskVT = MVT::getIntVectorWithNumElements(8);
3460 MVT MaskEVT = MaskVT.getVectorElementType();
3461 MVT PtrVT = TLI.getPointerTy();
Gabor Greif1c80d112008-08-28 21:40:38 +00003462 SmallVector<SDValue, 8> MaskElts(PermMask.getNode()->op_begin(),
3463 PermMask.getNode()->op_end());
Evan Cheng75184a92007-12-11 01:46:18 +00003464
3465 // First record which half of which vector the low elements come from.
3466 SmallVector<unsigned, 4> LowQuad(4);
3467 for (unsigned i = 0; i < 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003468 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003469 if (Elt.getOpcode() == ISD::UNDEF)
3470 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003471 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003472 int QuadIdx = EltIdx / 4;
3473 ++LowQuad[QuadIdx];
3474 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003475
Evan Cheng75184a92007-12-11 01:46:18 +00003476 int BestLowQuad = -1;
3477 unsigned MaxQuad = 1;
3478 for (unsigned i = 0; i < 4; ++i) {
3479 if (LowQuad[i] > MaxQuad) {
3480 BestLowQuad = i;
3481 MaxQuad = LowQuad[i];
3482 }
Evan Chengfca29242007-12-07 08:07:39 +00003483 }
3484
Evan Cheng75184a92007-12-11 01:46:18 +00003485 // Record which half of which vector the high elements come from.
3486 SmallVector<unsigned, 4> HighQuad(4);
3487 for (unsigned i = 4; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003488 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003489 if (Elt.getOpcode() == ISD::UNDEF)
3490 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003491 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003492 int QuadIdx = EltIdx / 4;
3493 ++HighQuad[QuadIdx];
3494 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003495
Evan Cheng75184a92007-12-11 01:46:18 +00003496 int BestHighQuad = -1;
3497 MaxQuad = 1;
3498 for (unsigned i = 0; i < 4; ++i) {
3499 if (HighQuad[i] > MaxQuad) {
3500 BestHighQuad = i;
3501 MaxQuad = HighQuad[i];
3502 }
3503 }
3504
3505 // If it's possible to sort parts of either half with PSHUF{H|L}W, then do it.
3506 if (BestLowQuad != -1 || BestHighQuad != -1) {
3507 // First sort the 4 chunks in order using shufpd.
Dan Gohman8181bd12008-07-27 21:46:04 +00003508 SmallVector<SDValue, 8> MaskVec;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003509
Evan Cheng75184a92007-12-11 01:46:18 +00003510 if (BestLowQuad != -1)
3511 MaskVec.push_back(DAG.getConstant(BestLowQuad, MVT::i32));
3512 else
3513 MaskVec.push_back(DAG.getConstant(0, MVT::i32));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003514
Evan Cheng75184a92007-12-11 01:46:18 +00003515 if (BestHighQuad != -1)
3516 MaskVec.push_back(DAG.getConstant(BestHighQuad, MVT::i32));
3517 else
3518 MaskVec.push_back(DAG.getConstant(1, MVT::i32));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003519
Dan Gohman8181bd12008-07-27 21:46:04 +00003520 SDValue Mask= DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, &MaskVec[0],2);
Evan Cheng75184a92007-12-11 01:46:18 +00003521 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v2i64,
3522 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, V1),
3523 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, V2), Mask);
3524 NewV = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, NewV);
3525
3526 // Now sort high and low parts separately.
3527 BitVector InOrder(8);
3528 if (BestLowQuad != -1) {
3529 // Sort lower half in order using PSHUFLW.
3530 MaskVec.clear();
3531 bool AnyOutOrder = false;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003532
Evan Cheng75184a92007-12-11 01:46:18 +00003533 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003534 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003535 if (Elt.getOpcode() == ISD::UNDEF) {
3536 MaskVec.push_back(Elt);
3537 InOrder.set(i);
3538 } else {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003539 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003540 if (EltIdx != i)
3541 AnyOutOrder = true;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003542
Evan Cheng75184a92007-12-11 01:46:18 +00003543 MaskVec.push_back(DAG.getConstant(EltIdx % 4, MaskEVT));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003544
Evan Cheng75184a92007-12-11 01:46:18 +00003545 // If this element is in the right place after this shuffle, then
3546 // remember it.
3547 if ((int)(EltIdx / 4) == BestLowQuad)
3548 InOrder.set(i);
3549 }
3550 }
3551 if (AnyOutOrder) {
3552 for (unsigned i = 4; i != 8; ++i)
3553 MaskVec.push_back(DAG.getConstant(i, MaskEVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00003554 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
Evan Cheng75184a92007-12-11 01:46:18 +00003555 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, NewV, NewV, Mask);
3556 }
3557 }
3558
3559 if (BestHighQuad != -1) {
3560 // Sort high half in order using PSHUFHW if possible.
3561 MaskVec.clear();
Bill Wendling2c7cd592008-08-21 22:35:37 +00003562
Evan Cheng75184a92007-12-11 01:46:18 +00003563 for (unsigned i = 0; i != 4; ++i)
3564 MaskVec.push_back(DAG.getConstant(i, MaskEVT));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003565
Evan Cheng75184a92007-12-11 01:46:18 +00003566 bool AnyOutOrder = false;
3567 for (unsigned i = 4; i != 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003568 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003569 if (Elt.getOpcode() == ISD::UNDEF) {
3570 MaskVec.push_back(Elt);
3571 InOrder.set(i);
3572 } else {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003573 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003574 if (EltIdx != i)
3575 AnyOutOrder = true;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003576
Evan Cheng75184a92007-12-11 01:46:18 +00003577 MaskVec.push_back(DAG.getConstant((EltIdx % 4) + 4, MaskEVT));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003578
Evan Cheng75184a92007-12-11 01:46:18 +00003579 // If this element is in the right place after this shuffle, then
3580 // remember it.
3581 if ((int)(EltIdx / 4) == BestHighQuad)
3582 InOrder.set(i);
3583 }
3584 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003585
Evan Cheng75184a92007-12-11 01:46:18 +00003586 if (AnyOutOrder) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003587 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
Evan Cheng75184a92007-12-11 01:46:18 +00003588 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, NewV, NewV, Mask);
3589 }
3590 }
3591
3592 // The other elements are put in the right place using pextrw and pinsrw.
3593 for (unsigned i = 0; i != 8; ++i) {
3594 if (InOrder[i])
3595 continue;
Dan Gohman8181bd12008-07-27 21:46:04 +00003596 SDValue Elt = MaskElts[i];
Bill Wendling49bd4db2008-08-21 22:36:36 +00003597 if (Elt.getOpcode() == ISD::UNDEF)
3598 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003599 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00003600 SDValue ExtOp = (EltIdx < 8)
Evan Cheng75184a92007-12-11 01:46:18 +00003601 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V1,
3602 DAG.getConstant(EltIdx, PtrVT))
3603 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V2,
3604 DAG.getConstant(EltIdx - 8, PtrVT));
3605 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3606 DAG.getConstant(i, PtrVT));
3607 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003608
Evan Cheng75184a92007-12-11 01:46:18 +00003609 return NewV;
3610 }
3611
Bill Wendling2c7cd592008-08-21 22:35:37 +00003612 // PSHUF{H|L}W are not used. Lower into extracts and inserts but try to use as
3613 // few as possible. First, let's find out how many elements are already in the
3614 // right order.
Evan Chengfca29242007-12-07 08:07:39 +00003615 unsigned V1InOrder = 0;
3616 unsigned V1FromV1 = 0;
3617 unsigned V2InOrder = 0;
3618 unsigned V2FromV2 = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00003619 SmallVector<SDValue, 8> V1Elts;
3620 SmallVector<SDValue, 8> V2Elts;
Evan Chengfca29242007-12-07 08:07:39 +00003621 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003622 SDValue Elt = MaskElts[i];
Evan Chengfca29242007-12-07 08:07:39 +00003623 if (Elt.getOpcode() == ISD::UNDEF) {
Evan Cheng75184a92007-12-11 01:46:18 +00003624 V1Elts.push_back(Elt);
3625 V2Elts.push_back(Elt);
Evan Chengfca29242007-12-07 08:07:39 +00003626 ++V1InOrder;
3627 ++V2InOrder;
Evan Cheng75184a92007-12-11 01:46:18 +00003628 continue;
3629 }
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003630 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003631 if (EltIdx == i) {
3632 V1Elts.push_back(Elt);
3633 V2Elts.push_back(DAG.getConstant(i+8, MaskEVT));
3634 ++V1InOrder;
3635 } else if (EltIdx == i+8) {
3636 V1Elts.push_back(Elt);
3637 V2Elts.push_back(DAG.getConstant(i, MaskEVT));
3638 ++V2InOrder;
3639 } else if (EltIdx < 8) {
3640 V1Elts.push_back(Elt);
3641 ++V1FromV1;
Evan Chengfca29242007-12-07 08:07:39 +00003642 } else {
Evan Cheng75184a92007-12-11 01:46:18 +00003643 V2Elts.push_back(DAG.getConstant(EltIdx-8, MaskEVT));
3644 ++V2FromV2;
Evan Chengfca29242007-12-07 08:07:39 +00003645 }
3646 }
3647
3648 if (V2InOrder > V1InOrder) {
3649 PermMask = CommuteVectorShuffleMask(PermMask, DAG);
3650 std::swap(V1, V2);
3651 std::swap(V1Elts, V2Elts);
3652 std::swap(V1FromV1, V2FromV2);
3653 }
3654
Evan Cheng75184a92007-12-11 01:46:18 +00003655 if ((V1FromV1 + V1InOrder) != 8) {
3656 // Some elements are from V2.
3657 if (V1FromV1) {
3658 // If there are elements that are from V1 but out of place,
3659 // then first sort them in place
Dan Gohman8181bd12008-07-27 21:46:04 +00003660 SmallVector<SDValue, 8> MaskVec;
Evan Cheng75184a92007-12-11 01:46:18 +00003661 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003662 SDValue Elt = V1Elts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003663 if (Elt.getOpcode() == ISD::UNDEF) {
3664 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3665 continue;
3666 }
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003667 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003668 if (EltIdx >= 8)
3669 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3670 else
3671 MaskVec.push_back(DAG.getConstant(EltIdx, MaskEVT));
3672 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003673 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
Evan Cheng75184a92007-12-11 01:46:18 +00003674 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, V1, V1, Mask);
Evan Chengfca29242007-12-07 08:07:39 +00003675 }
Evan Cheng75184a92007-12-11 01:46:18 +00003676
3677 NewV = V1;
3678 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003679 SDValue Elt = V1Elts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003680 if (Elt.getOpcode() == ISD::UNDEF)
3681 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003682 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003683 if (EltIdx < 8)
3684 continue;
Dan Gohman8181bd12008-07-27 21:46:04 +00003685 SDValue ExtOp = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V2,
Evan Cheng75184a92007-12-11 01:46:18 +00003686 DAG.getConstant(EltIdx - 8, PtrVT));
3687 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3688 DAG.getConstant(i, PtrVT));
3689 }
3690 return NewV;
3691 } else {
3692 // All elements are from V1.
3693 NewV = V1;
3694 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003695 SDValue Elt = V1Elts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003696 if (Elt.getOpcode() == ISD::UNDEF)
3697 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003698 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00003699 SDValue ExtOp = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V1,
Evan Cheng75184a92007-12-11 01:46:18 +00003700 DAG.getConstant(EltIdx, PtrVT));
3701 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3702 DAG.getConstant(i, PtrVT));
3703 }
3704 return NewV;
3705 }
3706}
3707
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003708/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3709/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3710/// done when every pair / quad of shuffle mask elements point to elements in
3711/// the right sequence. e.g.
Evan Cheng75184a92007-12-11 01:46:18 +00003712/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3713static
Dan Gohman8181bd12008-07-27 21:46:04 +00003714SDValue RewriteAsNarrowerShuffle(SDValue V1, SDValue V2,
Duncan Sands92c43912008-06-06 12:08:01 +00003715 MVT VT,
Dan Gohman8181bd12008-07-27 21:46:04 +00003716 SDValue PermMask, SelectionDAG &DAG,
Evan Cheng75184a92007-12-11 01:46:18 +00003717 TargetLowering &TLI) {
3718 unsigned NumElems = PermMask.getNumOperands();
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003719 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Duncan Sands92c43912008-06-06 12:08:01 +00003720 MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Duncan Sandsd3ace282008-07-21 10:20:31 +00003721 MVT MaskEltVT = MaskVT.getVectorElementType();
Duncan Sands92c43912008-06-06 12:08:01 +00003722 MVT NewVT = MaskVT;
3723 switch (VT.getSimpleVT()) {
3724 default: assert(false && "Unexpected!");
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003725 case MVT::v4f32: NewVT = MVT::v2f64; break;
3726 case MVT::v4i32: NewVT = MVT::v2i64; break;
3727 case MVT::v8i16: NewVT = MVT::v4i32; break;
3728 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003729 }
3730
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00003731 if (NewWidth == 2) {
Duncan Sands92c43912008-06-06 12:08:01 +00003732 if (VT.isInteger())
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003733 NewVT = MVT::v2i64;
3734 else
3735 NewVT = MVT::v2f64;
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00003736 }
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003737 unsigned Scale = NumElems / NewWidth;
Dan Gohman8181bd12008-07-27 21:46:04 +00003738 SmallVector<SDValue, 8> MaskVec;
Evan Cheng75184a92007-12-11 01:46:18 +00003739 for (unsigned i = 0; i < NumElems; i += Scale) {
3740 unsigned StartIdx = ~0U;
3741 for (unsigned j = 0; j < Scale; ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003742 SDValue Elt = PermMask.getOperand(i+j);
Evan Cheng75184a92007-12-11 01:46:18 +00003743 if (Elt.getOpcode() == ISD::UNDEF)
3744 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003745 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003746 if (StartIdx == ~0U)
3747 StartIdx = EltIdx - (EltIdx % Scale);
3748 if (EltIdx != StartIdx + j)
Dan Gohman8181bd12008-07-27 21:46:04 +00003749 return SDValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003750 }
3751 if (StartIdx == ~0U)
Duncan Sandsd3ace282008-07-21 10:20:31 +00003752 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEltVT));
Evan Cheng75184a92007-12-11 01:46:18 +00003753 else
Duncan Sandsd3ace282008-07-21 10:20:31 +00003754 MaskVec.push_back(DAG.getConstant(StartIdx / Scale, MaskEltVT));
Evan Chengfca29242007-12-07 08:07:39 +00003755 }
3756
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003757 V1 = DAG.getNode(ISD::BIT_CONVERT, NewVT, V1);
3758 V2 = DAG.getNode(ISD::BIT_CONVERT, NewVT, V2);
3759 return DAG.getNode(ISD::VECTOR_SHUFFLE, NewVT, V1, V2,
3760 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3761 &MaskVec[0], MaskVec.size()));
Evan Chengfca29242007-12-07 08:07:39 +00003762}
3763
Evan Chenge9b9c672008-05-09 21:53:03 +00003764/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng40ee6e52008-05-08 00:57:18 +00003765///
Dan Gohman8181bd12008-07-27 21:46:04 +00003766static SDValue getVZextMovL(MVT VT, MVT OpVT,
3767 SDValue SrcOp, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00003768 const X86Subtarget *Subtarget) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00003769 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
3770 LoadSDNode *LD = NULL;
Gabor Greif1c80d112008-08-28 21:40:38 +00003771 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng40ee6e52008-05-08 00:57:18 +00003772 LD = dyn_cast<LoadSDNode>(SrcOp);
3773 if (!LD) {
3774 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
3775 // instead.
Duncan Sands92c43912008-06-06 12:08:01 +00003776 MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Evan Cheng40ee6e52008-05-08 00:57:18 +00003777 if ((EVT != MVT::i64 || Subtarget->is64Bit()) &&
3778 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
3779 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
3780 SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) {
3781 // PR2108
3782 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
3783 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chenge9b9c672008-05-09 21:53:03 +00003784 DAG.getNode(X86ISD::VZEXT_MOVL, OpVT,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003785 DAG.getNode(ISD::SCALAR_TO_VECTOR, OpVT,
Gabor Greif825aa892008-08-28 23:19:51 +00003786 SrcOp.getOperand(0)
3787 .getOperand(0))));
Evan Cheng40ee6e52008-05-08 00:57:18 +00003788 }
3789 }
3790 }
3791
3792 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chenge9b9c672008-05-09 21:53:03 +00003793 DAG.getNode(X86ISD::VZEXT_MOVL, OpVT,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003794 DAG.getNode(ISD::BIT_CONVERT, OpVT, SrcOp)));
3795}
3796
Evan Chengf50554e2008-07-22 21:13:36 +00003797/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
3798/// shuffles.
Dan Gohman8181bd12008-07-27 21:46:04 +00003799static SDValue
3800LowerVECTOR_SHUFFLE_4wide(SDValue V1, SDValue V2,
3801 SDValue PermMask, MVT VT, SelectionDAG &DAG) {
Evan Chengf50554e2008-07-22 21:13:36 +00003802 MVT MaskVT = PermMask.getValueType();
3803 MVT MaskEVT = MaskVT.getVectorElementType();
3804 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola4e3ff5a2008-08-28 18:32:53 +00003805 Locs.resize(4);
Dan Gohman8181bd12008-07-27 21:46:04 +00003806 SmallVector<SDValue, 8> Mask1(4, DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Chengf50554e2008-07-22 21:13:36 +00003807 unsigned NumHi = 0;
3808 unsigned NumLo = 0;
Evan Chengf50554e2008-07-22 21:13:36 +00003809 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003810 SDValue Elt = PermMask.getOperand(i);
Evan Chengf50554e2008-07-22 21:13:36 +00003811 if (Elt.getOpcode() == ISD::UNDEF) {
3812 Locs[i] = std::make_pair(-1, -1);
3813 } else {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003814 unsigned Val = cast<ConstantSDNode>(Elt)->getZExtValue();
Dan Gohmance57fd92008-08-04 23:09:15 +00003815 assert(Val < 8 && "Invalid VECTOR_SHUFFLE index!");
Evan Chengf50554e2008-07-22 21:13:36 +00003816 if (Val < 4) {
3817 Locs[i] = std::make_pair(0, NumLo);
3818 Mask1[NumLo] = Elt;
3819 NumLo++;
3820 } else {
3821 Locs[i] = std::make_pair(1, NumHi);
3822 if (2+NumHi < 4)
3823 Mask1[2+NumHi] = Elt;
3824 NumHi++;
3825 }
3826 }
3827 }
Evan Cheng3cae0332008-07-23 00:22:17 +00003828
Evan Chengf50554e2008-07-22 21:13:36 +00003829 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng3cae0332008-07-23 00:22:17 +00003830 // If no more than two elements come from either vector. This can be
3831 // implemented with two shuffles. First shuffle gather the elements.
3832 // The second shuffle, which takes the first shuffle as both of its
3833 // vector operands, put the elements into the right order.
Evan Chengf50554e2008-07-22 21:13:36 +00003834 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
3835 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3836 &Mask1[0], Mask1.size()));
Evan Cheng3cae0332008-07-23 00:22:17 +00003837
Dan Gohman8181bd12008-07-27 21:46:04 +00003838 SmallVector<SDValue, 8> Mask2(4, DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Chengf50554e2008-07-22 21:13:36 +00003839 for (unsigned i = 0; i != 4; ++i) {
3840 if (Locs[i].first == -1)
3841 continue;
3842 else {
3843 unsigned Idx = (i < 2) ? 0 : 4;
3844 Idx += Locs[i].first * 2 + Locs[i].second;
3845 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
3846 }
3847 }
3848
3849 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
3850 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3851 &Mask2[0], Mask2.size()));
Evan Cheng3cae0332008-07-23 00:22:17 +00003852 } else if (NumLo == 3 || NumHi == 3) {
3853 // Otherwise, we must have three elements from one vector, call it X, and
3854 // one element from the other, call it Y. First, use a shufps to build an
3855 // intermediate vector with the one element from Y and the element from X
3856 // that will be in the same half in the final destination (the indexes don't
3857 // matter). Then, use a shufps to build the final vector, taking the half
3858 // containing the element from Y from the intermediate, and the other half
3859 // from X.
3860 if (NumHi == 3) {
3861 // Normalize it so the 3 elements come from V1.
3862 PermMask = CommuteVectorShuffleMask(PermMask, DAG);
3863 std::swap(V1, V2);
3864 }
3865
3866 // Find the element from V2.
3867 unsigned HiIndex;
3868 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003869 SDValue Elt = PermMask.getOperand(HiIndex);
Evan Cheng3cae0332008-07-23 00:22:17 +00003870 if (Elt.getOpcode() == ISD::UNDEF)
3871 continue;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003872 unsigned Val = cast<ConstantSDNode>(Elt)->getZExtValue();
Evan Cheng3cae0332008-07-23 00:22:17 +00003873 if (Val >= 4)
3874 break;
3875 }
3876
3877 Mask1[0] = PermMask.getOperand(HiIndex);
3878 Mask1[1] = DAG.getNode(ISD::UNDEF, MaskEVT);
3879 Mask1[2] = PermMask.getOperand(HiIndex^1);
3880 Mask1[3] = DAG.getNode(ISD::UNDEF, MaskEVT);
3881 V2 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
3882 DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &Mask1[0], 4));
3883
3884 if (HiIndex >= 2) {
3885 Mask1[0] = PermMask.getOperand(0);
3886 Mask1[1] = PermMask.getOperand(1);
3887 Mask1[2] = DAG.getConstant(HiIndex & 1 ? 6 : 4, MaskEVT);
3888 Mask1[3] = DAG.getConstant(HiIndex & 1 ? 4 : 6, MaskEVT);
3889 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
3890 DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &Mask1[0], 4));
3891 } else {
3892 Mask1[0] = DAG.getConstant(HiIndex & 1 ? 2 : 0, MaskEVT);
3893 Mask1[1] = DAG.getConstant(HiIndex & 1 ? 0 : 2, MaskEVT);
3894 Mask1[2] = PermMask.getOperand(2);
3895 Mask1[3] = PermMask.getOperand(3);
3896 if (Mask1[2].getOpcode() != ISD::UNDEF)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003897 Mask1[2] =
3898 DAG.getConstant(cast<ConstantSDNode>(Mask1[2])->getZExtValue()+4,
3899 MaskEVT);
Evan Cheng3cae0332008-07-23 00:22:17 +00003900 if (Mask1[3].getOpcode() != ISD::UNDEF)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003901 Mask1[3] =
3902 DAG.getConstant(cast<ConstantSDNode>(Mask1[3])->getZExtValue()+4,
3903 MaskEVT);
Evan Cheng3cae0332008-07-23 00:22:17 +00003904 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V2, V1,
3905 DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &Mask1[0], 4));
3906 }
Evan Chengf50554e2008-07-22 21:13:36 +00003907 }
3908
3909 // Break it into (shuffle shuffle_hi, shuffle_lo).
3910 Locs.clear();
Dan Gohman8181bd12008-07-27 21:46:04 +00003911 SmallVector<SDValue,8> LoMask(4, DAG.getNode(ISD::UNDEF, MaskEVT));
3912 SmallVector<SDValue,8> HiMask(4, DAG.getNode(ISD::UNDEF, MaskEVT));
3913 SmallVector<SDValue,8> *MaskPtr = &LoMask;
Evan Chengf50554e2008-07-22 21:13:36 +00003914 unsigned MaskIdx = 0;
3915 unsigned LoIdx = 0;
3916 unsigned HiIdx = 2;
3917 for (unsigned i = 0; i != 4; ++i) {
3918 if (i == 2) {
3919 MaskPtr = &HiMask;
3920 MaskIdx = 1;
3921 LoIdx = 0;
3922 HiIdx = 2;
3923 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003924 SDValue Elt = PermMask.getOperand(i);
Evan Chengf50554e2008-07-22 21:13:36 +00003925 if (Elt.getOpcode() == ISD::UNDEF) {
3926 Locs[i] = std::make_pair(-1, -1);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00003927 } else if (cast<ConstantSDNode>(Elt)->getZExtValue() < 4) {
Evan Chengf50554e2008-07-22 21:13:36 +00003928 Locs[i] = std::make_pair(MaskIdx, LoIdx);
3929 (*MaskPtr)[LoIdx] = Elt;
3930 LoIdx++;
3931 } else {
3932 Locs[i] = std::make_pair(MaskIdx, HiIdx);
3933 (*MaskPtr)[HiIdx] = Elt;
3934 HiIdx++;
3935 }
3936 }
3937
Dan Gohman8181bd12008-07-27 21:46:04 +00003938 SDValue LoShuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Evan Chengf50554e2008-07-22 21:13:36 +00003939 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3940 &LoMask[0], LoMask.size()));
Dan Gohman8181bd12008-07-27 21:46:04 +00003941 SDValue HiShuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Evan Chengf50554e2008-07-22 21:13:36 +00003942 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3943 &HiMask[0], HiMask.size()));
Dan Gohman8181bd12008-07-27 21:46:04 +00003944 SmallVector<SDValue, 8> MaskOps;
Evan Chengf50554e2008-07-22 21:13:36 +00003945 for (unsigned i = 0; i != 4; ++i) {
3946 if (Locs[i].first == -1) {
3947 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3948 } else {
3949 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
3950 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
3951 }
3952 }
3953 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
3954 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3955 &MaskOps[0], MaskOps.size()));
3956}
3957
Dan Gohman8181bd12008-07-27 21:46:04 +00003958SDValue
3959X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
3960 SDValue V1 = Op.getOperand(0);
3961 SDValue V2 = Op.getOperand(1);
3962 SDValue PermMask = Op.getOperand(2);
Duncan Sands92c43912008-06-06 12:08:01 +00003963 MVT VT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003964 unsigned NumElems = PermMask.getNumOperands();
Duncan Sands92c43912008-06-06 12:08:01 +00003965 bool isMMX = VT.getSizeInBits() == 64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003966 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
3967 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
3968 bool V1IsSplat = false;
3969 bool V2IsSplat = false;
3970
Gabor Greif1c80d112008-08-28 21:40:38 +00003971 if (isUndefShuffle(Op.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003972 return DAG.getNode(ISD::UNDEF, VT);
3973
Gabor Greif1c80d112008-08-28 21:40:38 +00003974 if (isZeroShuffle(Op.getNode()))
Evan Cheng8c590372008-05-15 08:39:06 +00003975 return getZeroVector(VT, Subtarget->hasSSE2(), DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003976
Gabor Greif1c80d112008-08-28 21:40:38 +00003977 if (isIdentityMask(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003978 return V1;
Gabor Greif1c80d112008-08-28 21:40:38 +00003979 else if (isIdentityMask(PermMask.getNode(), true))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003980 return V2;
3981
Evan Chengae6c9212008-09-25 23:35:16 +00003982 // Canonicalize movddup shuffles.
3983 if (V2IsUndef && Subtarget->hasSSE2() &&
Evan Chengbdd9d9f2008-10-06 21:13:08 +00003984 VT.getSizeInBits() == 128 &&
Evan Chengae6c9212008-09-25 23:35:16 +00003985 X86::isMOVDDUPMask(PermMask.getNode()))
3986 return CanonicalizeMovddup(Op, V1, PermMask, DAG, Subtarget->hasSSE3());
3987
Gabor Greif1c80d112008-08-28 21:40:38 +00003988 if (isSplatMask(PermMask.getNode())) {
Evan Chengbf8b2c52008-04-05 00:30:36 +00003989 if (isMMX || NumElems < 4) return Op;
3990 // Promote it to a v4{if}32 splat.
3991 return PromoteSplat(Op, DAG, Subtarget->hasSSE2());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003992 }
3993
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003994 // If the shuffle can be profitably rewritten as a narrower shuffle, then
3995 // do it!
3996 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003997 SDValue NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask, DAG, *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003998 if (NewOp.getNode())
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003999 return DAG.getNode(ISD::BIT_CONVERT, VT, LowerVECTOR_SHUFFLE(NewOp, DAG));
4000 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
4001 // FIXME: Figure out a cleaner way to do this.
4002 // Try to make use of movq to zero out the top part.
Gabor Greif1c80d112008-08-28 21:40:38 +00004003 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004004 SDValue NewOp = RewriteAsNarrowerShuffle(V1, V2, VT, PermMask,
Evan Cheng40ee6e52008-05-08 00:57:18 +00004005 DAG, *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00004006 if (NewOp.getNode()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004007 SDValue NewV1 = NewOp.getOperand(0);
4008 SDValue NewV2 = NewOp.getOperand(1);
4009 SDValue NewMask = NewOp.getOperand(2);
Gabor Greif1c80d112008-08-28 21:40:38 +00004010 if (isCommutedMOVL(NewMask.getNode(), true, false)) {
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004011 NewOp = CommuteVectorShuffle(NewOp, NewV1, NewV2, NewMask, DAG);
Evan Chenge9b9c672008-05-09 21:53:03 +00004012 return getVZextMovL(VT, NewOp.getValueType(), NewV2, DAG, Subtarget);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004013 }
4014 }
Gabor Greif1c80d112008-08-28 21:40:38 +00004015 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004016 SDValue NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask,
Evan Cheng40ee6e52008-05-08 00:57:18 +00004017 DAG, *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00004018 if (NewOp.getNode() && X86::isMOVLMask(NewOp.getOperand(2).getNode()))
Evan Chenge9b9c672008-05-09 21:53:03 +00004019 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Evan Cheng40ee6e52008-05-08 00:57:18 +00004020 DAG, Subtarget);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004021 }
4022 }
4023
Evan Chengdea99362008-05-29 08:22:04 +00004024 // Check if this can be converted into a logical shift.
4025 bool isLeft = false;
4026 unsigned ShAmt = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00004027 SDValue ShVal;
Evan Chengdea99362008-05-29 08:22:04 +00004028 bool isShift = isVectorShift(Op, PermMask, DAG, isLeft, ShVal, ShAmt);
4029 if (isShift && ShVal.hasOneUse()) {
4030 // If the shifted value has multiple uses, it may be cheaper to use
4031 // v_set0 + movlhps or movhlps, etc.
Duncan Sands92c43912008-06-06 12:08:01 +00004032 MVT EVT = VT.getVectorElementType();
4033 ShAmt *= EVT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00004034 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this);
4035 }
4036
Gabor Greif1c80d112008-08-28 21:40:38 +00004037 if (X86::isMOVLMask(PermMask.getNode())) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00004038 if (V1IsUndef)
4039 return V2;
Gabor Greif1c80d112008-08-28 21:40:38 +00004040 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Evan Chenge9b9c672008-05-09 21:53:03 +00004041 return getVZextMovL(VT, VT, V2, DAG, Subtarget);
Nate Begeman6357f9d2008-07-25 19:05:58 +00004042 if (!isMMX)
4043 return Op;
Evan Cheng40ee6e52008-05-08 00:57:18 +00004044 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004045
Gabor Greif1c80d112008-08-28 21:40:38 +00004046 if (!isMMX && (X86::isMOVSHDUPMask(PermMask.getNode()) ||
4047 X86::isMOVSLDUPMask(PermMask.getNode()) ||
4048 X86::isMOVHLPSMask(PermMask.getNode()) ||
4049 X86::isMOVHPMask(PermMask.getNode()) ||
4050 X86::isMOVLPMask(PermMask.getNode())))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004051 return Op;
4052
Gabor Greif1c80d112008-08-28 21:40:38 +00004053 if (ShouldXformToMOVHLPS(PermMask.getNode()) ||
4054 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004055 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
4056
Evan Chengdea99362008-05-29 08:22:04 +00004057 if (isShift) {
4058 // No better options. Use a vshl / vsrl.
Duncan Sands92c43912008-06-06 12:08:01 +00004059 MVT EVT = VT.getVectorElementType();
4060 ShAmt *= EVT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00004061 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this);
4062 }
4063
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004064 bool Commuted = false;
Chris Lattnere6aa3862007-11-25 00:24:49 +00004065 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4066 // 1,1,1,1 -> v8i16 though.
Gabor Greif1c80d112008-08-28 21:40:38 +00004067 V1IsSplat = isSplatVector(V1.getNode());
4068 V2IsSplat = isSplatVector(V2.getNode());
Chris Lattnere6aa3862007-11-25 00:24:49 +00004069
4070 // Canonicalize the splat or undef, if present, to be on the RHS.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004071 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
4072 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
4073 std::swap(V1IsSplat, V2IsSplat);
4074 std::swap(V1IsUndef, V2IsUndef);
4075 Commuted = true;
4076 }
4077
Evan Cheng15e8f5a2007-12-15 03:00:47 +00004078 // FIXME: Figure out a cleaner way to do this.
Gabor Greif1c80d112008-08-28 21:40:38 +00004079 if (isCommutedMOVL(PermMask.getNode(), V2IsSplat, V2IsUndef)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004080 if (V2IsUndef) return V1;
4081 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
4082 if (V2IsSplat) {
4083 // V2 is a splat, so the mask may be malformed. That is, it may point
4084 // to any V2 element. The instruction selectior won't like this. Get
4085 // a corrected mask and commute to form a proper MOVS{S|D}.
Dan Gohman8181bd12008-07-27 21:46:04 +00004086 SDValue NewMask = getMOVLMask(NumElems, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004087 if (NewMask.getNode() != PermMask.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004088 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
4089 }
4090 return Op;
4091 }
4092
Gabor Greif1c80d112008-08-28 21:40:38 +00004093 if (X86::isUNPCKL_v_undef_Mask(PermMask.getNode()) ||
4094 X86::isUNPCKH_v_undef_Mask(PermMask.getNode()) ||
4095 X86::isUNPCKLMask(PermMask.getNode()) ||
4096 X86::isUNPCKHMask(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004097 return Op;
4098
4099 if (V2IsSplat) {
4100 // Normalize mask so all entries that point to V2 points to its first
4101 // element then try to match unpck{h|l} again. If match, return a
4102 // new vector_shuffle with the corrected mask.
Dan Gohman8181bd12008-07-27 21:46:04 +00004103 SDValue NewMask = NormalizeMask(PermMask, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004104 if (NewMask.getNode() != PermMask.getNode()) {
4105 if (X86::isUNPCKLMask(PermMask.getNode(), true)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004106 SDValue NewMask = getUnpacklMask(NumElems, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004107 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Gabor Greif1c80d112008-08-28 21:40:38 +00004108 } else if (X86::isUNPCKHMask(PermMask.getNode(), true)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004109 SDValue NewMask = getUnpackhMask(NumElems, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004110 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
4111 }
4112 }
4113 }
4114
4115 // Normalize the node to match x86 shuffle ops if needed
Gabor Greif1c80d112008-08-28 21:40:38 +00004116 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004117 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
4118
4119 if (Commuted) {
4120 // Commute is back and try unpck* again.
4121 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004122 if (X86::isUNPCKL_v_undef_Mask(PermMask.getNode()) ||
4123 X86::isUNPCKH_v_undef_Mask(PermMask.getNode()) ||
4124 X86::isUNPCKLMask(PermMask.getNode()) ||
4125 X86::isUNPCKHMask(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004126 return Op;
4127 }
4128
Evan Chengbf8b2c52008-04-05 00:30:36 +00004129 // Try PSHUF* first, then SHUFP*.
4130 // MMX doesn't have PSHUFD but it does have PSHUFW. While it's theoretically
4131 // possible to shuffle a v2i32 using PSHUFW, that's not yet implemented.
Gabor Greif1c80d112008-08-28 21:40:38 +00004132 if (isMMX && NumElems == 4 && X86::isPSHUFDMask(PermMask.getNode())) {
Evan Chengbf8b2c52008-04-05 00:30:36 +00004133 if (V2.getOpcode() != ISD::UNDEF)
4134 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
4135 DAG.getNode(ISD::UNDEF, VT), PermMask);
4136 return Op;
4137 }
4138
4139 if (!isMMX) {
4140 if (Subtarget->hasSSE2() &&
Gabor Greif1c80d112008-08-28 21:40:38 +00004141 (X86::isPSHUFDMask(PermMask.getNode()) ||
4142 X86::isPSHUFHWMask(PermMask.getNode()) ||
4143 X86::isPSHUFLWMask(PermMask.getNode()))) {
Duncan Sands92c43912008-06-06 12:08:01 +00004144 MVT RVT = VT;
Evan Chengbf8b2c52008-04-05 00:30:36 +00004145 if (VT == MVT::v4f32) {
4146 RVT = MVT::v4i32;
4147 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, RVT,
4148 DAG.getNode(ISD::BIT_CONVERT, RVT, V1),
4149 DAG.getNode(ISD::UNDEF, RVT), PermMask);
4150 } else if (V2.getOpcode() != ISD::UNDEF)
4151 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, RVT, V1,
4152 DAG.getNode(ISD::UNDEF, RVT), PermMask);
4153 if (RVT != VT)
4154 Op = DAG.getNode(ISD::BIT_CONVERT, VT, Op);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004155 return Op;
4156 }
4157
Evan Chengbf8b2c52008-04-05 00:30:36 +00004158 // Binary or unary shufps.
Gabor Greif1c80d112008-08-28 21:40:38 +00004159 if (X86::isSHUFPMask(PermMask.getNode()) ||
4160 (V2.getOpcode() == ISD::UNDEF && X86::isPSHUFDMask(PermMask.getNode())))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004161 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004162 }
4163
Evan Cheng75184a92007-12-11 01:46:18 +00004164 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
4165 if (VT == MVT::v8i16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004166 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(V1, V2, PermMask, DAG, *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00004167 if (NewOp.getNode())
Evan Cheng75184a92007-12-11 01:46:18 +00004168 return NewOp;
4169 }
4170
Evan Chengf50554e2008-07-22 21:13:36 +00004171 // Handle all 4 wide cases with a number of shuffles except for MMX.
4172 if (NumElems == 4 && !isMMX)
4173 return LowerVECTOR_SHUFFLE_4wide(V1, V2, PermMask, VT, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004174
Dan Gohman8181bd12008-07-27 21:46:04 +00004175 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004176}
4177
Dan Gohman8181bd12008-07-27 21:46:04 +00004178SDValue
4179X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begemand77e59e2008-02-11 04:19:36 +00004180 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004181 MVT VT = Op.getValueType();
4182 if (VT.getSizeInBits() == 8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004183 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, MVT::i32,
Nate Begemand77e59e2008-02-11 04:19:36 +00004184 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00004185 SDValue Assert = DAG.getNode(ISD::AssertZext, MVT::i32, Extract,
Nate Begemand77e59e2008-02-11 04:19:36 +00004186 DAG.getValueType(VT));
4187 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
Duncan Sands92c43912008-06-06 12:08:01 +00004188 } else if (VT.getSizeInBits() == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004189 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, MVT::i32,
Nate Begemand77e59e2008-02-11 04:19:36 +00004190 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00004191 SDValue Assert = DAG.getNode(ISD::AssertZext, MVT::i32, Extract,
Nate Begemand77e59e2008-02-11 04:19:36 +00004192 DAG.getValueType(VT));
4193 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
Evan Cheng6c249332008-03-24 21:52:23 +00004194 } else if (VT == MVT::f32) {
4195 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4196 // the result back to FR32 register. It's only worth matching if the
Dan Gohman788db592008-04-16 02:32:24 +00004197 // result has a single use which is a store or a bitcast to i32.
Evan Cheng6c249332008-03-24 21:52:23 +00004198 if (!Op.hasOneUse())
Dan Gohman8181bd12008-07-27 21:46:04 +00004199 return SDValue();
Gabor Greif1c80d112008-08-28 21:40:38 +00004200 SDNode *User = *Op.getNode()->use_begin();
Dan Gohman788db592008-04-16 02:32:24 +00004201 if (User->getOpcode() != ISD::STORE &&
4202 (User->getOpcode() != ISD::BIT_CONVERT ||
4203 User->getValueType(0) != MVT::i32))
Dan Gohman8181bd12008-07-27 21:46:04 +00004204 return SDValue();
4205 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32,
Evan Cheng6c249332008-03-24 21:52:23 +00004206 DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, Op.getOperand(0)),
4207 Op.getOperand(1));
4208 return DAG.getNode(ISD::BIT_CONVERT, MVT::f32, Extract);
Nate Begemand77e59e2008-02-11 04:19:36 +00004209 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004210 return SDValue();
Nate Begemand77e59e2008-02-11 04:19:36 +00004211}
4212
4213
Dan Gohman8181bd12008-07-27 21:46:04 +00004214SDValue
4215X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004216 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman8181bd12008-07-27 21:46:04 +00004217 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004218
Evan Cheng6c249332008-03-24 21:52:23 +00004219 if (Subtarget->hasSSE41()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004220 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004221 if (Res.getNode())
Evan Cheng6c249332008-03-24 21:52:23 +00004222 return Res;
4223 }
Nate Begemand77e59e2008-02-11 04:19:36 +00004224
Duncan Sands92c43912008-06-06 12:08:01 +00004225 MVT VT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004226 // TODO: handle v16i8.
Duncan Sands92c43912008-06-06 12:08:01 +00004227 if (VT.getSizeInBits() == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004228 SDValue Vec = Op.getOperand(0);
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004229 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng75184a92007-12-11 01:46:18 +00004230 if (Idx == 0)
4231 return DAG.getNode(ISD::TRUNCATE, MVT::i16,
4232 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32,
4233 DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, Vec),
4234 Op.getOperand(1)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004235 // Transform it so it match pextrw which produces a 32-bit result.
Duncan Sands92c43912008-06-06 12:08:01 +00004236 MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1);
Dan Gohman8181bd12008-07-27 21:46:04 +00004237 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004238 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00004239 SDValue Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004240 DAG.getValueType(VT));
4241 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
Duncan Sands92c43912008-06-06 12:08:01 +00004242 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004243 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004244 if (Idx == 0)
4245 return Op;
4246 // SHUFPS the element to the lowest double word, then movss.
Duncan Sands92c43912008-06-06 12:08:01 +00004247 MVT MaskVT = MVT::getIntVectorWithNumElements(4);
Dan Gohman8181bd12008-07-27 21:46:04 +00004248 SmallVector<SDValue, 8> IdxVec;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004249 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004250 push_back(DAG.getConstant(Idx, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004251 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004252 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004253 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004254 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004255 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004256 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Dan Gohman8181bd12008-07-27 21:46:04 +00004257 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004258 &IdxVec[0], IdxVec.size());
Dan Gohman8181bd12008-07-27 21:46:04 +00004259 SDValue Vec = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004260 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
4261 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
4262 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Chris Lattner5872a362008-01-17 07:00:52 +00004263 DAG.getIntPtrConstant(0));
Duncan Sands92c43912008-06-06 12:08:01 +00004264 } else if (VT.getSizeInBits() == 64) {
Nate Begemand77e59e2008-02-11 04:19:36 +00004265 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4266 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4267 // to match extract_elt for f64.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004268 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004269 if (Idx == 0)
4270 return Op;
4271
4272 // UNPCKHPD the element to the lowest double word, then movsd.
4273 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4274 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Duncan Sandsd3ace282008-07-21 10:20:31 +00004275 MVT MaskVT = MVT::getIntVectorWithNumElements(2);
Dan Gohman8181bd12008-07-27 21:46:04 +00004276 SmallVector<SDValue, 8> IdxVec;
Duncan Sands92c43912008-06-06 12:08:01 +00004277 IdxVec.push_back(DAG.getConstant(1, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004278 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004279 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Dan Gohman8181bd12008-07-27 21:46:04 +00004280 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004281 &IdxVec[0], IdxVec.size());
Dan Gohman8181bd12008-07-27 21:46:04 +00004282 SDValue Vec = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004283 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
4284 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
4285 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Chris Lattner5872a362008-01-17 07:00:52 +00004286 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004287 }
4288
Dan Gohman8181bd12008-07-27 21:46:04 +00004289 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004290}
4291
Dan Gohman8181bd12008-07-27 21:46:04 +00004292SDValue
4293X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Duncan Sands92c43912008-06-06 12:08:01 +00004294 MVT VT = Op.getValueType();
4295 MVT EVT = VT.getVectorElementType();
Nate Begemand77e59e2008-02-11 04:19:36 +00004296
Dan Gohman8181bd12008-07-27 21:46:04 +00004297 SDValue N0 = Op.getOperand(0);
4298 SDValue N1 = Op.getOperand(1);
4299 SDValue N2 = Op.getOperand(2);
Nate Begemand77e59e2008-02-11 04:19:36 +00004300
Dan Gohman5a7af042008-08-14 22:53:18 +00004301 if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) &&
4302 isa<ConstantSDNode>(N2)) {
Duncan Sands92c43912008-06-06 12:08:01 +00004303 unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB
Nate Begemand77e59e2008-02-11 04:19:36 +00004304 : X86ISD::PINSRW;
4305 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4306 // argument.
4307 if (N1.getValueType() != MVT::i32)
4308 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
4309 if (N2.getValueType() != MVT::i32)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004310 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Nate Begemand77e59e2008-02-11 04:19:36 +00004311 return DAG.getNode(Opc, VT, N0, N1, N2);
Dan Gohmanfd7369a2008-08-14 22:43:26 +00004312 } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begemand77e59e2008-02-11 04:19:36 +00004313 // Bits [7:6] of the constant are the source select. This will always be
4314 // zero here. The DAG Combiner may combine an extract_elt index into these
4315 // bits. For example (insert (extract, 3), 2) could be matched by putting
4316 // the '3' into bits [7:6] of X86ISD::INSERTPS.
4317 // Bits [5:4] of the constant are the destination select. This is the
4318 // value of the incoming immediate.
4319 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
4320 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004321 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Nate Begemand77e59e2008-02-11 04:19:36 +00004322 return DAG.getNode(X86ISD::INSERTPS, VT, N0, N1, N2);
4323 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004324 return SDValue();
Nate Begemand77e59e2008-02-11 04:19:36 +00004325}
4326
Dan Gohman8181bd12008-07-27 21:46:04 +00004327SDValue
4328X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004329 MVT VT = Op.getValueType();
4330 MVT EVT = VT.getVectorElementType();
Nate Begemand77e59e2008-02-11 04:19:36 +00004331
4332 if (Subtarget->hasSSE41())
4333 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4334
Evan Chenge12a7eb2007-12-12 07:55:34 +00004335 if (EVT == MVT::i8)
Dan Gohman8181bd12008-07-27 21:46:04 +00004336 return SDValue();
Evan Chenge12a7eb2007-12-12 07:55:34 +00004337
Dan Gohman8181bd12008-07-27 21:46:04 +00004338 SDValue N0 = Op.getOperand(0);
4339 SDValue N1 = Op.getOperand(1);
4340 SDValue N2 = Op.getOperand(2);
Evan Chenge12a7eb2007-12-12 07:55:34 +00004341
Duncan Sands92c43912008-06-06 12:08:01 +00004342 if (EVT.getSizeInBits() == 16) {
Evan Chenge12a7eb2007-12-12 07:55:34 +00004343 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4344 // as its second argument.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004345 if (N1.getValueType() != MVT::i32)
4346 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
4347 if (N2.getValueType() != MVT::i32)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00004348 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004349 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004350 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004351 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004352}
4353
Dan Gohman8181bd12008-07-27 21:46:04 +00004354SDValue
4355X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng759fe022008-07-22 18:39:19 +00004356 if (Op.getValueType() == MVT::v2f32)
4357 return DAG.getNode(ISD::BIT_CONVERT, MVT::v2f32,
4358 DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2i32,
4359 DAG.getNode(ISD::BIT_CONVERT, MVT::i32,
4360 Op.getOperand(0))));
4361
Dan Gohman8181bd12008-07-27 21:46:04 +00004362 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
Duncan Sands92c43912008-06-06 12:08:01 +00004363 MVT VT = MVT::v2i32;
4364 switch (Op.getValueType().getSimpleVT()) {
Evan Chengd1045a62008-02-18 23:04:32 +00004365 default: break;
4366 case MVT::v16i8:
4367 case MVT::v8i16:
4368 VT = MVT::v4i32;
4369 break;
4370 }
4371 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(),
4372 DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, AnyExt));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004373}
4374
Bill Wendlingfef06052008-09-16 21:48:12 +00004375// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4376// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4377// one of the above mentioned nodes. It has to be wrapped because otherwise
4378// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4379// be used to form addressing mode. These wrapped nodes will be selected
4380// into MOV32ri.
Dan Gohman8181bd12008-07-27 21:46:04 +00004381SDValue
4382X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004383 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +00004384 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004385 getPointerTy(),
4386 CP->getAlignment());
4387 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4388 // With PIC, the address is actually $g + Offset.
4389 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4390 !Subtarget->isPICStyleRIPRel()) {
4391 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4392 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4393 Result);
4394 }
4395
4396 return Result;
4397}
4398
Dan Gohman8181bd12008-07-27 21:46:04 +00004399SDValue
Evan Cheng7f250d62008-09-24 00:05:32 +00004400X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV,
Dan Gohman36322c72008-10-18 02:06:02 +00004401 int64_t Offset,
Evan Cheng7f250d62008-09-24 00:05:32 +00004402 SelectionDAG &DAG) const {
Dan Gohman36322c72008-10-18 02:06:02 +00004403 bool IsPic = getTargetMachine().getRelocationModel() == Reloc::PIC_;
4404 bool ExtraLoadRequired =
4405 Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false);
4406
4407 // Create the TargetGlobalAddress node, folding in the constant
4408 // offset if it is legal.
4409 SDValue Result;
Dan Gohman3d5257c2008-10-21 03:38:42 +00004410 if (!IsPic && !ExtraLoadRequired && isInt32(Offset)) {
Dan Gohman36322c72008-10-18 02:06:02 +00004411 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
4412 Offset = 0;
4413 } else
4414 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004415 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Dan Gohman36322c72008-10-18 02:06:02 +00004416
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004417 // With PIC, the address is actually $g + Offset.
Dan Gohman36322c72008-10-18 02:06:02 +00004418 if (IsPic && !Subtarget->isPICStyleRIPRel()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004419 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4420 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4421 Result);
4422 }
4423
4424 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
4425 // load the value at address GV, not the value of GV itself. This means that
4426 // the GlobalAddress must be in the base or index register of the address, not
4427 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
4428 // The same applies for external symbols during PIC codegen
Dan Gohman36322c72008-10-18 02:06:02 +00004429 if (ExtraLoadRequired)
Dan Gohman12a9c082008-02-06 22:27:42 +00004430 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004431 PseudoSourceValue::getGOT(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004432
Dan Gohman36322c72008-10-18 02:06:02 +00004433 // If there was a non-zero offset that we didn't fold, create an explicit
4434 // addition for it.
4435 if (Offset != 0)
4436 Result = DAG.getNode(ISD::ADD, getPointerTy(), Result,
4437 DAG.getConstant(Offset, getPointerTy()));
4438
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004439 return Result;
4440}
4441
Evan Cheng7f250d62008-09-24 00:05:32 +00004442SDValue
4443X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4444 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman36322c72008-10-18 02:06:02 +00004445 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
4446 return LowerGlobalAddress(GV, Offset, DAG);
Evan Cheng7f250d62008-09-24 00:05:32 +00004447}
4448
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004449// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman8181bd12008-07-27 21:46:04 +00004450static SDValue
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004451LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004452 const MVT PtrVT) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004453 SDValue InFlag;
4454 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), X86::EBX,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004455 DAG.getNode(X86ISD::GlobalBaseReg,
4456 PtrVT), InFlag);
4457 InFlag = Chain.getValue(1);
4458
4459 // emit leal symbol@TLSGD(,%ebx,1), %eax
4460 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004461 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004462 GA->getValueType(0),
4463 GA->getOffset());
Dan Gohman8181bd12008-07-27 21:46:04 +00004464 SDValue Ops[] = { Chain, TGA, InFlag };
4465 SDValue Result = DAG.getNode(X86ISD::TLSADDR, NodeTys, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004466 InFlag = Result.getValue(2);
4467 Chain = Result.getValue(1);
4468
4469 // call ___tls_get_addr. This function receives its argument in
4470 // the register EAX.
4471 Chain = DAG.getCopyToReg(Chain, X86::EAX, Result, InFlag);
4472 InFlag = Chain.getValue(1);
4473
4474 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004475 SDValue Ops1[] = { Chain,
Bill Wendlingfef06052008-09-16 21:48:12 +00004476 DAG.getTargetExternalSymbol("___tls_get_addr",
4477 PtrVT),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004478 DAG.getRegister(X86::EAX, PtrVT),
4479 DAG.getRegister(X86::EBX, PtrVT),
4480 InFlag };
4481 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops1, 5);
4482 InFlag = Chain.getValue(1);
4483
4484 return DAG.getCopyFromReg(Chain, X86::EAX, PtrVT, InFlag);
4485}
4486
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004487// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman8181bd12008-07-27 21:46:04 +00004488static SDValue
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004489LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004490 const MVT PtrVT) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004491 SDValue InFlag, Chain;
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004492
4493 // emit leaq symbol@TLSGD(%rip), %rdi
4494 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004495 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004496 GA->getValueType(0),
4497 GA->getOffset());
Dan Gohman8181bd12008-07-27 21:46:04 +00004498 SDValue Ops[] = { DAG.getEntryNode(), TGA};
4499 SDValue Result = DAG.getNode(X86ISD::TLSADDR, NodeTys, Ops, 2);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004500 Chain = Result.getValue(1);
4501 InFlag = Result.getValue(2);
4502
aslb204cd52008-08-16 12:58:29 +00004503 // call __tls_get_addr. This function receives its argument in
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004504 // the register RDI.
4505 Chain = DAG.getCopyToReg(Chain, X86::RDI, Result, InFlag);
4506 InFlag = Chain.getValue(1);
4507
4508 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004509 SDValue Ops1[] = { Chain,
Bill Wendlingfef06052008-09-16 21:48:12 +00004510 DAG.getTargetExternalSymbol("__tls_get_addr",
4511 PtrVT),
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004512 DAG.getRegister(X86::RDI, PtrVT),
4513 InFlag };
4514 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops1, 4);
4515 InFlag = Chain.getValue(1);
4516
4517 return DAG.getCopyFromReg(Chain, X86::RAX, PtrVT, InFlag);
4518}
4519
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004520// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4521// "local exec" model.
Dan Gohman8181bd12008-07-27 21:46:04 +00004522static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004523 const MVT PtrVT) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004524 // Get the Thread Pointer
Dan Gohman8181bd12008-07-27 21:46:04 +00004525 SDValue ThreadPointer = DAG.getNode(X86ISD::THREAD_POINTER, PtrVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004526 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4527 // exec)
Dan Gohman8181bd12008-07-27 21:46:04 +00004528 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004529 GA->getValueType(0),
4530 GA->getOffset());
Dan Gohman8181bd12008-07-27 21:46:04 +00004531 SDValue Offset = DAG.getNode(X86ISD::Wrapper, PtrVT, TGA);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004532
4533 if (GA->getGlobal()->isDeclaration()) // initial exec TLS model
Dan Gohman12a9c082008-02-06 22:27:42 +00004534 Offset = DAG.getLoad(PtrVT, DAG.getEntryNode(), Offset,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004535 PseudoSourceValue::getGOT(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004536
4537 // The address of the thread local variable is the add of the thread
4538 // pointer with the offset of the variable.
4539 return DAG.getNode(ISD::ADD, PtrVT, ThreadPointer, Offset);
4540}
4541
Dan Gohman8181bd12008-07-27 21:46:04 +00004542SDValue
4543X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004544 // TODO: implement the "local dynamic" model
4545 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004546 assert(Subtarget->isTargetELF() &&
4547 "TLS not implemented for non-ELF targets");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004548 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
4549 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
4550 // otherwise use the "Local Exec"TLS Model
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004551 if (Subtarget->is64Bit()) {
4552 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
4553 } else {
4554 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
4555 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
4556 else
4557 return LowerToTLSExecModel(GA, DAG, getPointerTy());
4558 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004559}
4560
Dan Gohman8181bd12008-07-27 21:46:04 +00004561SDValue
4562X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
Bill Wendlingfef06052008-09-16 21:48:12 +00004563 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
4564 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004565 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4566 // With PIC, the address is actually $g + Offset.
4567 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4568 !Subtarget->isPICStyleRIPRel()) {
4569 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4570 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4571 Result);
4572 }
4573
4574 return Result;
4575}
4576
Dan Gohman8181bd12008-07-27 21:46:04 +00004577SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004578 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +00004579 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004580 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4581 // With PIC, the address is actually $g + Offset.
4582 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4583 !Subtarget->isPICStyleRIPRel()) {
4584 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4585 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4586 Result);
4587 }
4588
4589 return Result;
4590}
4591
Chris Lattner62814a32007-10-17 06:02:13 +00004592/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
4593/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman8181bd12008-07-27 21:46:04 +00004594SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman092014e2008-03-03 22:22:09 +00004595 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Duncan Sands92c43912008-06-06 12:08:01 +00004596 MVT VT = Op.getValueType();
4597 unsigned VTBits = VT.getSizeInBits();
Chris Lattner62814a32007-10-17 06:02:13 +00004598 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman8181bd12008-07-27 21:46:04 +00004599 SDValue ShOpLo = Op.getOperand(0);
4600 SDValue ShOpHi = Op.getOperand(1);
4601 SDValue ShAmt = Op.getOperand(2);
4602 SDValue Tmp1 = isSRA ?
Dan Gohman092014e2008-03-03 22:22:09 +00004603 DAG.getNode(ISD::SRA, VT, ShOpHi, DAG.getConstant(VTBits - 1, MVT::i8)) :
4604 DAG.getConstant(0, VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004605
Dan Gohman8181bd12008-07-27 21:46:04 +00004606 SDValue Tmp2, Tmp3;
Chris Lattner62814a32007-10-17 06:02:13 +00004607 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dan Gohman092014e2008-03-03 22:22:09 +00004608 Tmp2 = DAG.getNode(X86ISD::SHLD, VT, ShOpHi, ShOpLo, ShAmt);
4609 Tmp3 = DAG.getNode(ISD::SHL, VT, ShOpLo, ShAmt);
Chris Lattner62814a32007-10-17 06:02:13 +00004610 } else {
Dan Gohman092014e2008-03-03 22:22:09 +00004611 Tmp2 = DAG.getNode(X86ISD::SHRD, VT, ShOpLo, ShOpHi, ShAmt);
4612 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, VT, ShOpHi, ShAmt);
Chris Lattner62814a32007-10-17 06:02:13 +00004613 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004614
Dan Gohman8181bd12008-07-27 21:46:04 +00004615 SDValue AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
Dan Gohman092014e2008-03-03 22:22:09 +00004616 DAG.getConstant(VTBits, MVT::i8));
Dan Gohman8181bd12008-07-27 21:46:04 +00004617 SDValue Cond = DAG.getNode(X86ISD::CMP, VT,
Chris Lattner62814a32007-10-17 06:02:13 +00004618 AndNode, DAG.getConstant(0, MVT::i8));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004619
Dan Gohman8181bd12008-07-27 21:46:04 +00004620 SDValue Hi, Lo;
4621 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
4622 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4623 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf19591c2008-06-30 10:19:09 +00004624
Chris Lattner62814a32007-10-17 06:02:13 +00004625 if (Op.getOpcode() == ISD::SHL_PARTS) {
Duncan Sandsf19591c2008-06-30 10:19:09 +00004626 Hi = DAG.getNode(X86ISD::CMOV, VT, Ops0, 4);
4627 Lo = DAG.getNode(X86ISD::CMOV, VT, Ops1, 4);
Chris Lattner62814a32007-10-17 06:02:13 +00004628 } else {
Duncan Sandsf19591c2008-06-30 10:19:09 +00004629 Lo = DAG.getNode(X86ISD::CMOV, VT, Ops0, 4);
4630 Hi = DAG.getNode(X86ISD::CMOV, VT, Ops1, 4);
Chris Lattner62814a32007-10-17 06:02:13 +00004631 }
4632
Dan Gohman8181bd12008-07-27 21:46:04 +00004633 SDValue Ops[2] = { Lo, Hi };
Duncan Sands698842f2008-07-02 17:40:58 +00004634 return DAG.getMergeValues(Ops, 2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004635}
4636
Dan Gohman8181bd12008-07-27 21:46:04 +00004637SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004638 MVT SrcVT = Op.getOperand(0).getValueType();
Duncan Sandsec142ee2008-06-08 20:54:56 +00004639 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004640 "Unknown SINT_TO_FP to lower!");
4641
4642 // These are really Legal; caller falls through into that case.
4643 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Dan Gohman8181bd12008-07-27 21:46:04 +00004644 return SDValue();
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004645 if (SrcVT == MVT::i64 && Op.getValueType() != MVT::f80 &&
4646 Subtarget->is64Bit())
Dan Gohman8181bd12008-07-27 21:46:04 +00004647 return SDValue();
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004648
Duncan Sands92c43912008-06-06 12:08:01 +00004649 unsigned Size = SrcVT.getSizeInBits()/8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004650 MachineFunction &MF = DAG.getMachineFunction();
4651 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman8181bd12008-07-27 21:46:04 +00004652 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
4653 SDValue Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0),
Dan Gohman12a9c082008-02-06 22:27:42 +00004654 StackSlot,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00004655 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004656
4657 // Build the FILD
4658 SDVTList Tys;
Chris Lattnercf515b52008-01-16 06:24:21 +00004659 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen2fc20782007-09-14 22:26:36 +00004660 if (useSSE)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004661 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
4662 else
4663 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00004664 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004665 Ops.push_back(Chain);
4666 Ops.push_back(StackSlot);
4667 Ops.push_back(DAG.getValueType(SrcVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00004668 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD,
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004669 Tys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004670
Dale Johannesen2fc20782007-09-14 22:26:36 +00004671 if (useSSE) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004672 Chain = Result.getValue(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00004673 SDValue InFlag = Result.getValue(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004674
4675 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4676 // shouldn't be necessary except that RFP cannot be live across
4677 // multiple blocks. When stackifier is fixed, they can be uncoupled.
4678 MachineFunction &MF = DAG.getMachineFunction();
4679 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman8181bd12008-07-27 21:46:04 +00004680 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004681 Tys = DAG.getVTList(MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00004682 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004683 Ops.push_back(Chain);
4684 Ops.push_back(Result);
4685 Ops.push_back(StackSlot);
4686 Ops.push_back(DAG.getValueType(Op.getValueType()));
4687 Ops.push_back(InFlag);
4688 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Dan Gohman12a9c082008-02-06 22:27:42 +00004689 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00004690 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004691 }
4692
4693 return Result;
4694}
4695
Dale Johannesena359b8b2008-10-21 20:50:01 +00004696SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
4697 MVT SrcVT = Op.getOperand(0).getValueType();
4698 assert(SrcVT.getSimpleVT() == MVT::i64 && "Unknown UINT_TO_FP to lower!");
4699
4700 // We only handle SSE2 f64 target here; caller can handle the rest.
4701 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
4702 return SDValue();
4703
Dale Johannesenfb019af2008-10-21 23:07:49 +00004704 // This algorithm is not obvious. Here it is in C code, more or less:
4705/*
4706 double uint64_to_double( uint32_t hi, uint32_t lo )
4707 {
4708 static const __m128i exp = { 0x4330000045300000ULL, 0 };
4709 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
4710
Dale Johannesen3299a9b2008-10-22 00:02:32 +00004711 // copy ints to xmm registers
Dale Johannesenfb019af2008-10-21 23:07:49 +00004712 __m128i xh = _mm_cvtsi32_si128( hi );
4713 __m128i xl = _mm_cvtsi32_si128( lo );
4714
Dale Johannesen3299a9b2008-10-22 00:02:32 +00004715 // combine into low half of a single xmm register
Dale Johannesenfb019af2008-10-21 23:07:49 +00004716 __m128i x = _mm_unpacklo_epi32( xh, xl );
4717 __m128d d;
4718 double sd;
4719
Dale Johannesen3299a9b2008-10-22 00:02:32 +00004720 // merge in appropriate exponents to give the integer bits the
Dale Johannesenfb019af2008-10-21 23:07:49 +00004721 // right magnitude
4722 x = _mm_unpacklo_epi32( x, exp );
4723
Dale Johannesen3299a9b2008-10-22 00:02:32 +00004724 // subtract away the biases to deal with the IEEE-754 double precision
4725 // implicit 1
Dale Johannesenfb019af2008-10-21 23:07:49 +00004726 d = _mm_sub_pd( (__m128d) x, bias );
4727
Dale Johannesen3299a9b2008-10-22 00:02:32 +00004728 // All conversions up to here are exact. The correctly rounded result is
Dale Johannesenfb019af2008-10-21 23:07:49 +00004729 // calculated using the
Dale Johannesen3299a9b2008-10-22 00:02:32 +00004730 // current rounding mode using the following horizontal add.
Dale Johannesenfb019af2008-10-21 23:07:49 +00004731 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
4732 _mm_store_sd( &sd, d ); //since we are returning doubles in XMM, this
Dale Johannesen3299a9b2008-10-22 00:02:32 +00004733 // store doesn't really need to be here (except maybe to zero the other
4734 // double)
Dale Johannesenfb019af2008-10-21 23:07:49 +00004735 return sd;
4736 }
4737*/
4738
Dale Johannesena359b8b2008-10-21 20:50:01 +00004739 // Build some magic constants.
4740 std::vector<Constant*>CV0;
4741 CV0.push_back(ConstantInt::get(APInt(32, 0x45300000)));
4742 CV0.push_back(ConstantInt::get(APInt(32, 0x43300000)));
4743 CV0.push_back(ConstantInt::get(APInt(32, 0)));
4744 CV0.push_back(ConstantInt::get(APInt(32, 0)));
4745 Constant *C0 = ConstantVector::get(CV0);
4746 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 4);
4747
4748 std::vector<Constant*>CV1;
4749 CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4530000000000000ULL))));
4750 CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4330000000000000ULL))));
4751 Constant *C1 = ConstantVector::get(CV1);
4752 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 4);
4753
4754 SmallVector<SDValue, 4> MaskVec;
4755 MaskVec.push_back(DAG.getConstant(0, MVT::i32));
4756 MaskVec.push_back(DAG.getConstant(4, MVT::i32));
4757 MaskVec.push_back(DAG.getConstant(1, MVT::i32));
4758 MaskVec.push_back(DAG.getConstant(5, MVT::i32));
4759 SDValue UnpcklMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, &MaskVec[0],
4760 MaskVec.size());
4761 SmallVector<SDValue, 4> MaskVec2;
Duncan Sandsca872ca2008-10-22 11:24:12 +00004762 MaskVec2.push_back(DAG.getConstant(1, MVT::i32));
4763 MaskVec2.push_back(DAG.getConstant(0, MVT::i32));
4764 SDValue ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, &MaskVec2[0],
Dale Johannesena359b8b2008-10-21 20:50:01 +00004765 MaskVec2.size());
4766
4767 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v4i32,
Duncan Sandsca872ca2008-10-22 11:24:12 +00004768 DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32,
4769 Op.getOperand(0),
4770 DAG.getIntPtrConstant(1)));
Dale Johannesena359b8b2008-10-21 20:50:01 +00004771 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v4i32,
Duncan Sandsca872ca2008-10-22 11:24:12 +00004772 DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32,
4773 Op.getOperand(0),
4774 DAG.getIntPtrConstant(0)));
Dale Johannesena359b8b2008-10-21 20:50:01 +00004775 SDValue Unpck1 = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v4i32,
4776 XR1, XR2, UnpcklMask);
4777 SDValue CLod0 = DAG.getLoad(MVT::v4i32, DAG.getEntryNode(), CPIdx0,
4778 PseudoSourceValue::getConstantPool(), 0, false, 16);
4779 SDValue Unpck2 = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v4i32,
4780 Unpck1, CLod0, UnpcklMask);
4781 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, MVT::v2f64, Unpck2);
4782 SDValue CLod1 = DAG.getLoad(MVT::v2f64, CLod0.getValue(1), CPIdx1,
4783 PseudoSourceValue::getConstantPool(), 0, false, 16);
4784 SDValue Sub = DAG.getNode(ISD::FSUB, MVT::v2f64, XR2F, CLod1);
4785 // Add the halves; easiest way is to swap them into another reg first.
4786 SDValue Shuf = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v2f64,
4787 Sub, Sub, ShufMask);
4788 SDValue Add = DAG.getNode(ISD::FADD, MVT::v2f64, Shuf, Sub);
4789 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f64, Add,
4790 DAG.getIntPtrConstant(0));
4791}
4792
Dan Gohman8181bd12008-07-27 21:46:04 +00004793std::pair<SDValue,SDValue> X86TargetLowering::
4794FP_TO_SINTHelper(SDValue Op, SelectionDAG &DAG) {
Duncan Sandsec142ee2008-06-08 20:54:56 +00004795 assert(Op.getValueType().getSimpleVT() <= MVT::i64 &&
4796 Op.getValueType().getSimpleVT() >= MVT::i16 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004797 "Unknown FP_TO_SINT to lower!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004798
Dale Johannesen2fc20782007-09-14 22:26:36 +00004799 // These are really Legal.
Dale Johannesene0e0fd02007-09-23 14:52:20 +00004800 if (Op.getValueType() == MVT::i32 &&
Chris Lattnercf515b52008-01-16 06:24:21 +00004801 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman8181bd12008-07-27 21:46:04 +00004802 return std::make_pair(SDValue(), SDValue());
Dale Johannesen958b08b2007-09-19 23:55:34 +00004803 if (Subtarget->is64Bit() &&
4804 Op.getValueType() == MVT::i64 &&
4805 Op.getOperand(0).getValueType() != MVT::f80)
Dan Gohman8181bd12008-07-27 21:46:04 +00004806 return std::make_pair(SDValue(), SDValue());
Dale Johannesen2fc20782007-09-14 22:26:36 +00004807
Evan Cheng05441e62007-10-15 20:11:21 +00004808 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
4809 // stack slot.
4810 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands92c43912008-06-06 12:08:01 +00004811 unsigned MemSize = Op.getValueType().getSizeInBits()/8;
Evan Cheng05441e62007-10-15 20:11:21 +00004812 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman8181bd12008-07-27 21:46:04 +00004813 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004814 unsigned Opc;
Duncan Sands92c43912008-06-06 12:08:01 +00004815 switch (Op.getValueType().getSimpleVT()) {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004816 default: assert(0 && "Invalid FP_TO_SINT to lower!");
4817 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
4818 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
4819 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004820 }
4821
Dan Gohman8181bd12008-07-27 21:46:04 +00004822 SDValue Chain = DAG.getEntryNode();
4823 SDValue Value = Op.getOperand(0);
Chris Lattnercf515b52008-01-16 06:24:21 +00004824 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004825 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dan Gohman12a9c082008-02-06 22:27:42 +00004826 Chain = DAG.getStore(Chain, Value, StackSlot,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00004827 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004828 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00004829 SDValue Ops[] = {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004830 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
4831 };
4832 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
4833 Chain = Value.getValue(1);
4834 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
4835 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
4836 }
4837
4838 // Build the FP_TO_INT*_IN_MEM
Dan Gohman8181bd12008-07-27 21:46:04 +00004839 SDValue Ops[] = { Chain, Value, StackSlot };
4840 SDValue FIST = DAG.getNode(Opc, MVT::Other, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004841
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004842 return std::make_pair(FIST, StackSlot);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004843}
4844
Dan Gohman8181bd12008-07-27 21:46:04 +00004845SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
4846 std::pair<SDValue,SDValue> Vals = FP_TO_SINTHelper(Op, DAG);
4847 SDValue FIST = Vals.first, StackSlot = Vals.second;
Gabor Greif1c80d112008-08-28 21:40:38 +00004848 if (FIST.getNode() == 0) return SDValue();
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004849
4850 // Load the result.
4851 return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0);
4852}
4853
4854SDNode *X86TargetLowering::ExpandFP_TO_SINT(SDNode *N, SelectionDAG &DAG) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004855 std::pair<SDValue,SDValue> Vals = FP_TO_SINTHelper(SDValue(N, 0), DAG);
4856 SDValue FIST = Vals.first, StackSlot = Vals.second;
Gabor Greif1c80d112008-08-28 21:40:38 +00004857 if (FIST.getNode() == 0) return 0;
Duncan Sandsf19591c2008-06-30 10:19:09 +00004858
4859 MVT VT = N->getValueType(0);
4860
4861 // Return a load from the stack slot.
Dan Gohman8181bd12008-07-27 21:46:04 +00004862 SDValue Res = DAG.getLoad(VT, FIST, StackSlot, NULL, 0);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004863
Duncan Sands698842f2008-07-02 17:40:58 +00004864 // Use MERGE_VALUES to drop the chain result value and get a node with one
4865 // result. This requires turning off getMergeValues simplification, since
4866 // otherwise it will give us Res back.
Gabor Greif1c80d112008-08-28 21:40:38 +00004867 return DAG.getMergeValues(&Res, 1, false).getNode();
Duncan Sandsf19591c2008-06-30 10:19:09 +00004868}
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004869
Dan Gohman8181bd12008-07-27 21:46:04 +00004870SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004871 MVT VT = Op.getValueType();
4872 MVT EltVT = VT;
4873 if (VT.isVector())
4874 EltVT = VT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004875 std::vector<Constant*> CV;
4876 if (EltVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004877 Constant *C = ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004878 CV.push_back(C);
4879 CV.push_back(C);
4880 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004881 Constant *C = ConstantFP::get(APFloat(APInt(32, ~(1U << 31))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004882 CV.push_back(C);
4883 CV.push_back(C);
4884 CV.push_back(C);
4885 CV.push_back(C);
4886 }
Dan Gohman11821702007-07-27 17:16:43 +00004887 Constant *C = ConstantVector::get(CV);
Dan Gohman8181bd12008-07-27 21:46:04 +00004888 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4889 SDValue Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004890 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004891 false, 16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004892 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
4893}
4894
Dan Gohman8181bd12008-07-27 21:46:04 +00004895SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004896 MVT VT = Op.getValueType();
4897 MVT EltVT = VT;
Evan Cheng92b8f782007-07-19 23:36:01 +00004898 unsigned EltNum = 1;
Duncan Sands92c43912008-06-06 12:08:01 +00004899 if (VT.isVector()) {
4900 EltVT = VT.getVectorElementType();
4901 EltNum = VT.getVectorNumElements();
Evan Cheng92b8f782007-07-19 23:36:01 +00004902 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004903 std::vector<Constant*> CV;
4904 if (EltVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004905 Constant *C = ConstantFP::get(APFloat(APInt(64, 1ULL << 63)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004906 CV.push_back(C);
4907 CV.push_back(C);
4908 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004909 Constant *C = ConstantFP::get(APFloat(APInt(32, 1U << 31)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004910 CV.push_back(C);
4911 CV.push_back(C);
4912 CV.push_back(C);
4913 CV.push_back(C);
4914 }
Dan Gohman11821702007-07-27 17:16:43 +00004915 Constant *C = ConstantVector::get(CV);
Dan Gohman8181bd12008-07-27 21:46:04 +00004916 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4917 SDValue Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004918 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004919 false, 16);
Duncan Sands92c43912008-06-06 12:08:01 +00004920 if (VT.isVector()) {
Evan Cheng92b8f782007-07-19 23:36:01 +00004921 return DAG.getNode(ISD::BIT_CONVERT, VT,
4922 DAG.getNode(ISD::XOR, MVT::v2i64,
4923 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Op.getOperand(0)),
4924 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Mask)));
4925 } else {
Evan Cheng92b8f782007-07-19 23:36:01 +00004926 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
4927 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004928}
4929
Dan Gohman8181bd12008-07-27 21:46:04 +00004930SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
4931 SDValue Op0 = Op.getOperand(0);
4932 SDValue Op1 = Op.getOperand(1);
Duncan Sands92c43912008-06-06 12:08:01 +00004933 MVT VT = Op.getValueType();
4934 MVT SrcVT = Op1.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004935
4936 // If second operand is smaller, extend it first.
Duncan Sandsec142ee2008-06-08 20:54:56 +00004937 if (SrcVT.bitsLT(VT)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004938 Op1 = DAG.getNode(ISD::FP_EXTEND, VT, Op1);
4939 SrcVT = VT;
4940 }
Dale Johannesenfb0fa912007-10-21 01:07:44 +00004941 // And if it is bigger, shrink it first.
Duncan Sandsec142ee2008-06-08 20:54:56 +00004942 if (SrcVT.bitsGT(VT)) {
Chris Lattner5872a362008-01-17 07:00:52 +00004943 Op1 = DAG.getNode(ISD::FP_ROUND, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesenfb0fa912007-10-21 01:07:44 +00004944 SrcVT = VT;
Dale Johannesenfb0fa912007-10-21 01:07:44 +00004945 }
4946
4947 // At this point the operands and the result should have the same
4948 // type, and that won't be f80 since that is not custom lowered.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004949
4950 // First get the sign bit of second operand.
4951 std::vector<Constant*> CV;
4952 if (SrcVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004953 CV.push_back(ConstantFP::get(APFloat(APInt(64, 1ULL << 63))));
4954 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004955 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004956 CV.push_back(ConstantFP::get(APFloat(APInt(32, 1U << 31))));
4957 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4958 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4959 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004960 }
Dan Gohman11821702007-07-27 17:16:43 +00004961 Constant *C = ConstantVector::get(CV);
Dan Gohman8181bd12008-07-27 21:46:04 +00004962 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4963 SDValue Mask1 = DAG.getLoad(SrcVT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004964 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004965 false, 16);
Dan Gohman8181bd12008-07-27 21:46:04 +00004966 SDValue SignBit = DAG.getNode(X86ISD::FAND, SrcVT, Op1, Mask1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004967
4968 // Shift sign bit right or left if the two operands have different types.
Duncan Sandsec142ee2008-06-08 20:54:56 +00004969 if (SrcVT.bitsGT(VT)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004970 // Op0 is MVT::f32, Op1 is MVT::f64.
4971 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, SignBit);
4972 SignBit = DAG.getNode(X86ISD::FSRL, MVT::v2f64, SignBit,
4973 DAG.getConstant(32, MVT::i32));
4974 SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v4f32, SignBit);
4975 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f32, SignBit,
Chris Lattner5872a362008-01-17 07:00:52 +00004976 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004977 }
4978
4979 // Clear first operand sign bit.
4980 CV.clear();
4981 if (VT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004982 CV.push_back(ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63)))));
4983 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004984 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004985 CV.push_back(ConstantFP::get(APFloat(APInt(32, ~(1U << 31)))));
4986 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4987 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4988 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004989 }
Dan Gohman11821702007-07-27 17:16:43 +00004990 C = ConstantVector::get(CV);
4991 CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
Dan Gohman8181bd12008-07-27 21:46:04 +00004992 SDValue Mask2 = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004993 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004994 false, 16);
Dan Gohman8181bd12008-07-27 21:46:04 +00004995 SDValue Val = DAG.getNode(X86ISD::FAND, VT, Op0, Mask2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004996
4997 // Or the value with the sign bit.
4998 return DAG.getNode(X86ISD::FOR, VT, Val, SignBit);
4999}
5000
Dan Gohman8181bd12008-07-27 21:46:04 +00005001SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Evan Cheng950aac02007-09-25 01:57:46 +00005002 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman8181bd12008-07-27 21:46:04 +00005003 SDValue Cond;
5004 SDValue Op0 = Op.getOperand(0);
5005 SDValue Op1 = Op.getOperand(1);
5006 SDValue CC = Op.getOperand(2);
Duncan Sands92c43912008-06-06 12:08:01 +00005007 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Evan Cheng950aac02007-09-25 01:57:46 +00005008 unsigned X86CC;
5009
Evan Cheng950aac02007-09-25 01:57:46 +00005010 if (translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC,
Evan Cheng6afec3d2007-09-26 00:45:55 +00005011 Op0, Op1, DAG)) {
Evan Cheng621216e2007-09-29 00:00:36 +00005012 Cond = DAG.getNode(X86ISD::CMP, MVT::i32, Op0, Op1);
5013 return DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00005014 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng6afec3d2007-09-26 00:45:55 +00005015 }
Evan Cheng950aac02007-09-25 01:57:46 +00005016
Evan Cheng71343822008-10-15 02:05:31 +00005017 assert(0 && "Illegal SetCC!");
5018 return SDValue();
Evan Cheng950aac02007-09-25 01:57:46 +00005019}
5020
Dan Gohman8181bd12008-07-27 21:46:04 +00005021SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5022 SDValue Cond;
5023 SDValue Op0 = Op.getOperand(0);
5024 SDValue Op1 = Op.getOperand(1);
5025 SDValue CC = Op.getOperand(2);
Nate Begeman03605a02008-07-17 16:51:19 +00005026 MVT VT = Op.getValueType();
5027 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5028 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5029
5030 if (isFP) {
5031 unsigned SSECC = 8;
Evan Cheng33754092008-08-05 22:19:15 +00005032 MVT VT0 = Op0.getValueType();
5033 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5034 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman03605a02008-07-17 16:51:19 +00005035 bool Swap = false;
5036
5037 switch (SetCCOpcode) {
5038 default: break;
Nate Begeman6357f9d2008-07-25 19:05:58 +00005039 case ISD::SETOEQ:
Nate Begeman03605a02008-07-17 16:51:19 +00005040 case ISD::SETEQ: SSECC = 0; break;
5041 case ISD::SETOGT:
5042 case ISD::SETGT: Swap = true; // Fallthrough
5043 case ISD::SETLT:
5044 case ISD::SETOLT: SSECC = 1; break;
5045 case ISD::SETOGE:
5046 case ISD::SETGE: Swap = true; // Fallthrough
5047 case ISD::SETLE:
5048 case ISD::SETOLE: SSECC = 2; break;
5049 case ISD::SETUO: SSECC = 3; break;
Nate Begeman6357f9d2008-07-25 19:05:58 +00005050 case ISD::SETUNE:
Nate Begeman03605a02008-07-17 16:51:19 +00005051 case ISD::SETNE: SSECC = 4; break;
5052 case ISD::SETULE: Swap = true;
5053 case ISD::SETUGE: SSECC = 5; break;
5054 case ISD::SETULT: Swap = true;
5055 case ISD::SETUGT: SSECC = 6; break;
5056 case ISD::SETO: SSECC = 7; break;
5057 }
5058 if (Swap)
5059 std::swap(Op0, Op1);
5060
Nate Begeman6357f9d2008-07-25 19:05:58 +00005061 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman03605a02008-07-17 16:51:19 +00005062 if (SSECC == 8) {
Nate Begeman6357f9d2008-07-25 19:05:58 +00005063 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005064 SDValue UNORD, EQ;
Nate Begeman6357f9d2008-07-25 19:05:58 +00005065 UNORD = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5066 EQ = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
5067 return DAG.getNode(ISD::OR, VT, UNORD, EQ);
5068 }
5069 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005070 SDValue ORD, NEQ;
Nate Begeman6357f9d2008-07-25 19:05:58 +00005071 ORD = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5072 NEQ = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
5073 return DAG.getNode(ISD::AND, VT, ORD, NEQ);
5074 }
5075 assert(0 && "Illegal FP comparison");
Nate Begeman03605a02008-07-17 16:51:19 +00005076 }
5077 // Handle all other FP comparisons here.
5078 return DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
5079 }
5080
5081 // We are handling one of the integer comparisons here. Since SSE only has
5082 // GT and EQ comparisons for integer, swapping operands and multiple
5083 // operations may be required for some comparisons.
5084 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5085 bool Swap = false, Invert = false, FlipSigns = false;
5086
5087 switch (VT.getSimpleVT()) {
5088 default: break;
5089 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5090 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5091 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5092 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
5093 }
5094
5095 switch (SetCCOpcode) {
5096 default: break;
5097 case ISD::SETNE: Invert = true;
5098 case ISD::SETEQ: Opc = EQOpc; break;
5099 case ISD::SETLT: Swap = true;
5100 case ISD::SETGT: Opc = GTOpc; break;
5101 case ISD::SETGE: Swap = true;
5102 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5103 case ISD::SETULT: Swap = true;
5104 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5105 case ISD::SETUGE: Swap = true;
5106 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5107 }
5108 if (Swap)
5109 std::swap(Op0, Op1);
5110
5111 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5112 // bits of the inputs before performing those operations.
5113 if (FlipSigns) {
5114 MVT EltVT = VT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00005115 SDValue SignBit = DAG.getConstant(EltVT.getIntegerVTSignBit(), EltVT);
5116 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
5117 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, VT, &SignBits[0],
Nate Begeman03605a02008-07-17 16:51:19 +00005118 SignBits.size());
5119 Op0 = DAG.getNode(ISD::XOR, VT, Op0, SignVec);
5120 Op1 = DAG.getNode(ISD::XOR, VT, Op1, SignVec);
5121 }
5122
Dan Gohman8181bd12008-07-27 21:46:04 +00005123 SDValue Result = DAG.getNode(Opc, VT, Op0, Op1);
Nate Begeman03605a02008-07-17 16:51:19 +00005124
5125 // If the logical-not of the result is required, perform that now.
5126 if (Invert) {
5127 MVT EltVT = VT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00005128 SDValue NegOne = DAG.getConstant(EltVT.getIntegerVTBitMask(), EltVT);
5129 std::vector<SDValue> NegOnes(VT.getVectorNumElements(), NegOne);
5130 SDValue NegOneV = DAG.getNode(ISD::BUILD_VECTOR, VT, &NegOnes[0],
Nate Begeman03605a02008-07-17 16:51:19 +00005131 NegOnes.size());
5132 Result = DAG.getNode(ISD::XOR, VT, Result, NegOneV);
5133 }
5134 return Result;
5135}
Evan Cheng950aac02007-09-25 01:57:46 +00005136
Dan Gohman8181bd12008-07-27 21:46:04 +00005137SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005138 bool addTest = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00005139 SDValue Cond = Op.getOperand(0);
5140 SDValue CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005141
5142 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng621216e2007-09-29 00:00:36 +00005143 Cond = LowerSETCC(Cond, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005144
Evan Cheng50d37ab2007-10-08 22:16:29 +00005145 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5146 // setting operand in place of the X86ISD::SETCC.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005147 if (Cond.getOpcode() == X86ISD::SETCC) {
5148 CC = Cond.getOperand(0);
5149
Dan Gohman8181bd12008-07-27 21:46:04 +00005150 SDValue Cmp = Cond.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005151 unsigned Opc = Cmp.getOpcode();
Duncan Sands92c43912008-06-06 12:08:01 +00005152 MVT VT = Op.getValueType();
Chris Lattnerfca7f222008-01-16 06:19:45 +00005153
Evan Cheng50d37ab2007-10-08 22:16:29 +00005154 bool IllegalFPCMov = false;
Duncan Sands92c43912008-06-06 12:08:01 +00005155 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattnercf515b52008-01-16 06:24:21 +00005156 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman40686732008-09-26 21:54:37 +00005157 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Chris Lattnerfca7f222008-01-16 06:19:45 +00005158
Evan Cheng621216e2007-09-29 00:00:36 +00005159 if ((Opc == X86ISD::CMP ||
5160 Opc == X86ISD::COMI ||
5161 Opc == X86ISD::UCOMI) && !IllegalFPCMov) {
Evan Cheng50d37ab2007-10-08 22:16:29 +00005162 Cond = Cmp;
Evan Cheng950aac02007-09-25 01:57:46 +00005163 addTest = false;
5164 }
5165 }
5166
5167 if (addTest) {
5168 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng50d37ab2007-10-08 22:16:29 +00005169 Cond= DAG.getNode(X86ISD::CMP, MVT::i32, Cond, DAG.getConstant(0, MVT::i8));
Evan Cheng950aac02007-09-25 01:57:46 +00005170 }
5171
Duncan Sands92c43912008-06-06 12:08:01 +00005172 const MVT *VTs = DAG.getNodeValueTypes(Op.getValueType(),
Evan Cheng950aac02007-09-25 01:57:46 +00005173 MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005174 SmallVector<SDValue, 4> Ops;
Evan Cheng950aac02007-09-25 01:57:46 +00005175 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5176 // condition is true.
5177 Ops.push_back(Op.getOperand(2));
5178 Ops.push_back(Op.getOperand(1));
5179 Ops.push_back(CC);
5180 Ops.push_back(Cond);
Evan Cheng621216e2007-09-29 00:00:36 +00005181 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng950aac02007-09-25 01:57:46 +00005182}
5183
Dan Gohman8181bd12008-07-27 21:46:04 +00005184SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005185 bool addTest = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00005186 SDValue Chain = Op.getOperand(0);
5187 SDValue Cond = Op.getOperand(1);
5188 SDValue Dest = Op.getOperand(2);
5189 SDValue CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005190
5191 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng621216e2007-09-29 00:00:36 +00005192 Cond = LowerSETCC(Cond, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005193
Evan Cheng50d37ab2007-10-08 22:16:29 +00005194 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5195 // setting operand in place of the X86ISD::SETCC.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005196 if (Cond.getOpcode() == X86ISD::SETCC) {
5197 CC = Cond.getOperand(0);
5198
Dan Gohman8181bd12008-07-27 21:46:04 +00005199 SDValue Cmp = Cond.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005200 unsigned Opc = Cmp.getOpcode();
Evan Cheng621216e2007-09-29 00:00:36 +00005201 if (Opc == X86ISD::CMP ||
5202 Opc == X86ISD::COMI ||
5203 Opc == X86ISD::UCOMI) {
Evan Cheng50d37ab2007-10-08 22:16:29 +00005204 Cond = Cmp;
Evan Cheng950aac02007-09-25 01:57:46 +00005205 addTest = false;
5206 }
Dan Gohman6a00fcb2008-10-21 03:29:32 +00005207 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5208 // two branches instead of an explicit OR instruction with a
5209 // separate test.
5210 } else if (Cond.getOpcode() == ISD::OR &&
5211 Cond.hasOneUse() &&
5212 Cond.getOperand(0).getOpcode() == X86ISD::SETCC &&
5213 Cond.getOperand(0).hasOneUse() &&
5214 Cond.getOperand(1).getOpcode() == X86ISD::SETCC &&
5215 Cond.getOperand(1).hasOneUse()) {
5216 SDValue Cmp = Cond.getOperand(0).getOperand(1);
5217 unsigned Opc = Cmp.getOpcode();
5218 if (Cmp == Cond.getOperand(1).getOperand(1) &&
5219 (Opc == X86ISD::CMP ||
5220 Opc == X86ISD::COMI ||
5221 Opc == X86ISD::UCOMI)) {
5222 CC = Cond.getOperand(0).getOperand(0);
5223 Chain = DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
5224 Chain, Dest, CC, Cmp);
5225 CC = Cond.getOperand(1).getOperand(0);
5226 Cond = Cmp;
5227 addTest = false;
5228 }
5229 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5230 // two branches instead of an explicit AND instruction with a
5231 // separate test. However, we only do this if this block doesn't
5232 // have a fall-through edge, because this requires an explicit
5233 // jmp when the condition is false.
5234 } else if (Cond.getOpcode() == ISD::AND &&
5235 Cond.hasOneUse() &&
5236 Cond.getOperand(0).getOpcode() == X86ISD::SETCC &&
5237 Cond.getOperand(0).hasOneUse() &&
5238 Cond.getOperand(1).getOpcode() == X86ISD::SETCC &&
5239 Cond.getOperand(1).hasOneUse()) {
5240 SDValue Cmp = Cond.getOperand(0).getOperand(1);
5241 unsigned Opc = Cmp.getOpcode();
5242 if (Cmp == Cond.getOperand(1).getOperand(1) &&
5243 (Opc == X86ISD::CMP ||
5244 Opc == X86ISD::COMI ||
5245 Opc == X86ISD::UCOMI) &&
5246 Op.getNode()->hasOneUse()) {
5247 X86::CondCode CCode =
5248 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5249 CCode = X86::GetOppositeBranchCondition(CCode);
5250 CC = DAG.getConstant(CCode, MVT::i8);
5251 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5252 // Look for an unconditional branch following this conditional branch.
5253 // We need this because we need to reverse the successors in order
5254 // to implement FCMP_OEQ.
5255 if (User.getOpcode() == ISD::BR) {
5256 SDValue FalseBB = User.getOperand(1);
5257 SDValue NewBR =
5258 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5259 assert(NewBR == User);
5260 Dest = FalseBB;
5261
5262 Chain = DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
5263 Chain, Dest, CC, Cmp);
5264 X86::CondCode CCode =
5265 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5266 CCode = X86::GetOppositeBranchCondition(CCode);
5267 CC = DAG.getConstant(CCode, MVT::i8);
5268 Cond = Cmp;
5269 addTest = false;
5270 }
5271 }
Evan Cheng950aac02007-09-25 01:57:46 +00005272 }
5273
5274 if (addTest) {
5275 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng621216e2007-09-29 00:00:36 +00005276 Cond= DAG.getNode(X86ISD::CMP, MVT::i32, Cond, DAG.getConstant(0, MVT::i8));
Evan Cheng950aac02007-09-25 01:57:46 +00005277 }
Evan Cheng621216e2007-09-29 00:00:36 +00005278 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Dan Gohman6a00fcb2008-10-21 03:29:32 +00005279 Chain, Dest, CC, Cond);
Evan Cheng950aac02007-09-25 01:57:46 +00005280}
5281
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005282
5283// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5284// Calls to _alloca is needed to probe the stack when allocating more than 4k
5285// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5286// that the guard pages used by the OS virtual memory manager are allocated in
5287// correct sequence.
Dan Gohman8181bd12008-07-27 21:46:04 +00005288SDValue
5289X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005290 SelectionDAG &DAG) {
5291 assert(Subtarget->isTargetCygMing() &&
5292 "This should be used only on Cygwin/Mingw targets");
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005293
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005294 // Get the inputs.
Dan Gohman8181bd12008-07-27 21:46:04 +00005295 SDValue Chain = Op.getOperand(0);
5296 SDValue Size = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005297 // FIXME: Ensure alignment here
5298
Dan Gohman8181bd12008-07-27 21:46:04 +00005299 SDValue Flag;
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005300
Duncan Sands92c43912008-06-06 12:08:01 +00005301 MVT IntPtr = getPointerTy();
5302 MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005303
Chris Lattnerfe5d4022008-10-11 22:08:30 +00005304 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005305
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005306 Chain = DAG.getCopyToReg(Chain, X86::EAX, Size, Flag);
5307 Flag = Chain.getValue(1);
5308
5309 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005310 SDValue Ops[] = { Chain,
Bill Wendlingfef06052008-09-16 21:48:12 +00005311 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005312 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005313 DAG.getRegister(X86StackPtr, SPTy),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005314 Flag };
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005315 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops, 5);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005316 Flag = Chain.getValue(1);
5317
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005318 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnerfe5d4022008-10-11 22:08:30 +00005319 DAG.getIntPtrConstant(0, true),
5320 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005321 Flag);
5322
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005323 Chain = DAG.getCopyFromReg(Chain, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005324
Dan Gohman8181bd12008-07-27 21:46:04 +00005325 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Duncan Sands698842f2008-07-02 17:40:58 +00005326 return DAG.getMergeValues(Ops1, 2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005327}
5328
Dan Gohman8181bd12008-07-27 21:46:04 +00005329SDValue
Dan Gohmane8b391e2008-04-12 04:36:06 +00005330X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG,
Bill Wendling5db7ffb2008-09-30 21:22:07 +00005331 SDValue Chain,
5332 SDValue Dst, SDValue Src,
5333 SDValue Size, unsigned Align,
5334 const Value *DstSV,
Bill Wendling4b2e3782008-10-01 00:59:58 +00005335 uint64_t DstSVOff) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005336 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005337
Bill Wendling5db7ffb2008-09-30 21:22:07 +00005338 // If not DWORD aligned or size is more than the threshold, call the library.
5339 // The libc version is likely to be faster for these cases. It can use the
5340 // address value and run time information about the CPU.
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005341 if ((Align & 3) != 0 ||
Dan Gohmane8b391e2008-04-12 04:36:06 +00005342 !ConstantSize ||
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005343 ConstantSize->getZExtValue() >
5344 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005345 SDValue InFlag(0, 0);
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00005346
5347 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohmane8b391e2008-04-12 04:36:06 +00005348 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling5db7ffb2008-09-30 21:22:07 +00005349
Bill Wendling4b2e3782008-10-01 00:59:58 +00005350 if (const char *bzeroEntry = V &&
5351 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
5352 MVT IntPtr = getPointerTy();
5353 const Type *IntPtrTy = TD->getIntPtrType();
5354 TargetLowering::ArgListTy Args;
5355 TargetLowering::ArgListEntry Entry;
5356 Entry.Node = Dst;
5357 Entry.Ty = IntPtrTy;
5358 Args.push_back(Entry);
5359 Entry.Node = Size;
5360 Args.push_back(Entry);
5361 std::pair<SDValue,SDValue> CallResult =
5362 LowerCallTo(Chain, Type::VoidTy, false, false, false, false,
5363 CallingConv::C, false,
5364 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG);
5365 return CallResult.second;
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00005366 }
5367
Dan Gohmane8b391e2008-04-12 04:36:06 +00005368 // Otherwise have the target-independent code call memset.
Dan Gohman8181bd12008-07-27 21:46:04 +00005369 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005370 }
5371
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005372 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00005373 SDValue InFlag(0, 0);
Duncan Sands92c43912008-06-06 12:08:01 +00005374 MVT AVT;
Dan Gohman8181bd12008-07-27 21:46:04 +00005375 SDValue Count;
Dan Gohmane8b391e2008-04-12 04:36:06 +00005376 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005377 unsigned BytesLeft = 0;
5378 bool TwoRepStos = false;
5379 if (ValC) {
5380 unsigned ValReg;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005381 uint64_t Val = ValC->getZExtValue() & 255;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005382
5383 // If the value is a constant, then we can potentially use larger sets.
5384 switch (Align & 3) {
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005385 case 2: // WORD aligned
5386 AVT = MVT::i16;
5387 ValReg = X86::AX;
5388 Val = (Val << 8) | Val;
5389 break;
5390 case 0: // DWORD aligned
5391 AVT = MVT::i32;
5392 ValReg = X86::EAX;
5393 Val = (Val << 8) | Val;
5394 Val = (Val << 16) | Val;
5395 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
5396 AVT = MVT::i64;
5397 ValReg = X86::RAX;
5398 Val = (Val << 32) | Val;
5399 }
5400 break;
5401 default: // Byte aligned
5402 AVT = MVT::i8;
5403 ValReg = X86::AL;
5404 Count = DAG.getIntPtrConstant(SizeVal);
5405 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005406 }
5407
Duncan Sandsec142ee2008-06-08 20:54:56 +00005408 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands92c43912008-06-06 12:08:01 +00005409 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohmane8b391e2008-04-12 04:36:06 +00005410 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
5411 BytesLeft = SizeVal % UBytes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005412 }
5413
5414 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
5415 InFlag);
5416 InFlag = Chain.getValue(1);
5417 } else {
5418 AVT = MVT::i8;
Dan Gohman271d1c22008-04-16 01:32:32 +00005419 Count = DAG.getIntPtrConstant(SizeVal);
Dan Gohmane8b391e2008-04-12 04:36:06 +00005420 Chain = DAG.getCopyToReg(Chain, X86::AL, Src, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005421 InFlag = Chain.getValue(1);
5422 }
5423
5424 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
5425 Count, InFlag);
5426 InFlag = Chain.getValue(1);
5427 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005428 Dst, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005429 InFlag = Chain.getValue(1);
5430
5431 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005432 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005433 Ops.push_back(Chain);
5434 Ops.push_back(DAG.getValueType(AVT));
5435 Ops.push_back(InFlag);
5436 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
5437
5438 if (TwoRepStos) {
5439 InFlag = Chain.getValue(1);
Dan Gohmane8b391e2008-04-12 04:36:06 +00005440 Count = Size;
Duncan Sands92c43912008-06-06 12:08:01 +00005441 MVT CVT = Count.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00005442 SDValue Left = DAG.getNode(ISD::AND, CVT, Count,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005443 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
5444 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
5445 Left, InFlag);
5446 InFlag = Chain.getValue(1);
5447 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
5448 Ops.clear();
5449 Ops.push_back(Chain);
5450 Ops.push_back(DAG.getValueType(MVT::i8));
5451 Ops.push_back(InFlag);
5452 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
5453 } else if (BytesLeft) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005454 // Handle the last 1 - 7 bytes.
5455 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands92c43912008-06-06 12:08:01 +00005456 MVT AddrVT = Dst.getValueType();
5457 MVT SizeVT = Size.getValueType();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005458
5459 Chain = DAG.getMemset(Chain,
5460 DAG.getNode(ISD::ADD, AddrVT, Dst,
5461 DAG.getConstant(Offset, AddrVT)),
5462 Src,
5463 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman65118f42008-04-28 17:15:20 +00005464 Align, DstSV, DstSVOff + Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005465 }
5466
Dan Gohmane8b391e2008-04-12 04:36:06 +00005467 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005468 return Chain;
5469}
5470
Dan Gohman8181bd12008-07-27 21:46:04 +00005471SDValue
Dan Gohmane8b391e2008-04-12 04:36:06 +00005472X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG,
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005473 SDValue Chain, SDValue Dst, SDValue Src,
5474 SDValue Size, unsigned Align,
5475 bool AlwaysInline,
5476 const Value *DstSV, uint64_t DstSVOff,
5477 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005478 // This requires the copy size to be a constant, preferrably
5479 // within a subtarget-specific limit.
5480 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
5481 if (!ConstantSize)
Dan Gohman8181bd12008-07-27 21:46:04 +00005482 return SDValue();
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005483 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005484 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman8181bd12008-07-27 21:46:04 +00005485 return SDValue();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005486
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005487 /// If not DWORD aligned, call the library.
5488 if ((Align & 3) != 0)
5489 return SDValue();
5490
5491 // DWORD aligned
5492 MVT AVT = MVT::i32;
5493 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Dan Gohmane8b391e2008-04-12 04:36:06 +00005494 AVT = MVT::i64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005495
Duncan Sands92c43912008-06-06 12:08:01 +00005496 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohmane8b391e2008-04-12 04:36:06 +00005497 unsigned CountVal = SizeVal / UBytes;
Dan Gohman8181bd12008-07-27 21:46:04 +00005498 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005499 unsigned BytesLeft = SizeVal % UBytes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005500
Dan Gohman8181bd12008-07-27 21:46:04 +00005501 SDValue InFlag(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005502 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
5503 Count, InFlag);
5504 InFlag = Chain.getValue(1);
5505 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005506 Dst, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005507 InFlag = Chain.getValue(1);
5508 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005509 Src, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005510 InFlag = Chain.getValue(1);
5511
5512 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005513 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005514 Ops.push_back(Chain);
5515 Ops.push_back(DAG.getValueType(AVT));
5516 Ops.push_back(InFlag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005517 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005518
Dan Gohman8181bd12008-07-27 21:46:04 +00005519 SmallVector<SDValue, 4> Results;
Evan Cheng38d3c522008-04-25 00:26:43 +00005520 Results.push_back(RepMovs);
Rafael Espindolaf12f3a92007-09-28 12:53:01 +00005521 if (BytesLeft) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005522 // Handle the last 1 - 7 bytes.
5523 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands92c43912008-06-06 12:08:01 +00005524 MVT DstVT = Dst.getValueType();
5525 MVT SrcVT = Src.getValueType();
5526 MVT SizeVT = Size.getValueType();
Evan Cheng38d3c522008-04-25 00:26:43 +00005527 Results.push_back(DAG.getMemcpy(Chain,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005528 DAG.getNode(ISD::ADD, DstVT, Dst,
Evan Cheng38d3c522008-04-25 00:26:43 +00005529 DAG.getConstant(Offset, DstVT)),
Dan Gohmane8b391e2008-04-12 04:36:06 +00005530 DAG.getNode(ISD::ADD, SrcVT, Src,
Evan Cheng38d3c522008-04-25 00:26:43 +00005531 DAG.getConstant(Offset, SrcVT)),
Dan Gohmane8b391e2008-04-12 04:36:06 +00005532 DAG.getConstant(BytesLeft, SizeVT),
5533 Align, AlwaysInline,
Dan Gohman65118f42008-04-28 17:15:20 +00005534 DstSV, DstSVOff + Offset,
5535 SrcSV, SrcSVOff + Offset));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005536 }
5537
Dan Gohmane8b391e2008-04-12 04:36:06 +00005538 return DAG.getNode(ISD::TokenFactor, MVT::Other, &Results[0], Results.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005539}
5540
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005541/// Expand the result of: i64,outchain = READCYCLECOUNTER inchain
5542SDNode *X86TargetLowering::ExpandREADCYCLECOUNTER(SDNode *N, SelectionDAG &DAG){
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005543 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005544 SDValue TheChain = N->getOperand(0);
5545 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheChain, 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005546 if (Subtarget->is64Bit()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005547 SDValue rax = DAG.getCopyFromReg(rd, X86::RAX, MVT::i64, rd.getValue(1));
5548 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), X86::RDX,
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005549 MVT::i64, rax.getValue(2));
Dan Gohman8181bd12008-07-27 21:46:04 +00005550 SDValue Tmp = DAG.getNode(ISD::SHL, MVT::i64, rdx,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005551 DAG.getConstant(32, MVT::i8));
Dan Gohman8181bd12008-07-27 21:46:04 +00005552 SDValue Ops[] = {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005553 DAG.getNode(ISD::OR, MVT::i64, rax, Tmp), rdx.getValue(1)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005554 };
5555
Gabor Greif1c80d112008-08-28 21:40:38 +00005556 return DAG.getMergeValues(Ops, 2).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005557 }
5558
Dan Gohman8181bd12008-07-27 21:46:04 +00005559 SDValue eax = DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1));
5560 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), X86::EDX,
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005561 MVT::i32, eax.getValue(2));
5562 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
Dan Gohman8181bd12008-07-27 21:46:04 +00005563 SDValue Ops[] = { eax, edx };
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005564 Ops[0] = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Ops, 2);
5565
5566 // Use a MERGE_VALUES to return the value and chain.
5567 Ops[1] = edx.getValue(1);
Gabor Greif1c80d112008-08-28 21:40:38 +00005568 return DAG.getMergeValues(Ops, 2).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005569}
5570
Dan Gohman8181bd12008-07-27 21:46:04 +00005571SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman12a9c082008-02-06 22:27:42 +00005572 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005573
5574 if (!Subtarget->is64Bit()) {
5575 // vastart just stores the address of the VarArgsFrameIndex slot into the
5576 // memory location argument.
Dan Gohman8181bd12008-07-27 21:46:04 +00005577 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dan Gohman12a9c082008-02-06 22:27:42 +00005578 return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005579 }
5580
5581 // __va_list_tag:
5582 // gp_offset (0 - 6 * 8)
5583 // fp_offset (48 - 48 + 8 * 16)
5584 // overflow_arg_area (point to parameters coming in memory).
5585 // reg_save_area
Dan Gohman8181bd12008-07-27 21:46:04 +00005586 SmallVector<SDValue, 8> MemOps;
5587 SDValue FIN = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005588 // Store gp_offset
Dan Gohman8181bd12008-07-27 21:46:04 +00005589 SDValue Store = DAG.getStore(Op.getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005590 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman12a9c082008-02-06 22:27:42 +00005591 FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005592 MemOps.push_back(Store);
5593
5594 // Store fp_offset
Chris Lattner5872a362008-01-17 07:00:52 +00005595 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(4));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005596 Store = DAG.getStore(Op.getOperand(0),
5597 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman12a9c082008-02-06 22:27:42 +00005598 FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005599 MemOps.push_back(Store);
5600
5601 // Store ptr to overflow_arg_area
Chris Lattner5872a362008-01-17 07:00:52 +00005602 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(4));
Dan Gohman8181bd12008-07-27 21:46:04 +00005603 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dan Gohman12a9c082008-02-06 22:27:42 +00005604 Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005605 MemOps.push_back(Store);
5606
5607 // Store ptr to reg_save_area.
Chris Lattner5872a362008-01-17 07:00:52 +00005608 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(8));
Dan Gohman8181bd12008-07-27 21:46:04 +00005609 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohman12a9c082008-02-06 22:27:42 +00005610 Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005611 MemOps.push_back(Store);
5612 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
5613}
5614
Dan Gohman8181bd12008-07-27 21:46:04 +00005615SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman827cb1f2008-05-10 01:26:14 +00005616 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
5617 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman8181bd12008-07-27 21:46:04 +00005618 SDValue Chain = Op.getOperand(0);
5619 SDValue SrcPtr = Op.getOperand(1);
5620 SDValue SrcSV = Op.getOperand(2);
Dan Gohman827cb1f2008-05-10 01:26:14 +00005621
5622 assert(0 && "VAArgInst is not yet implemented for x86-64!");
5623 abort();
Dan Gohman8181bd12008-07-27 21:46:04 +00005624 return SDValue();
Dan Gohman827cb1f2008-05-10 01:26:14 +00005625}
5626
Dan Gohman8181bd12008-07-27 21:46:04 +00005627SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005628 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman840ff5c2008-04-18 20:55:41 +00005629 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman8181bd12008-07-27 21:46:04 +00005630 SDValue Chain = Op.getOperand(0);
5631 SDValue DstPtr = Op.getOperand(1);
5632 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman12a9c082008-02-06 22:27:42 +00005633 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
5634 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005635
Dan Gohman840ff5c2008-04-18 20:55:41 +00005636 return DAG.getMemcpy(Chain, DstPtr, SrcPtr,
5637 DAG.getIntPtrConstant(24), 8, false,
5638 DstSV, 0, SrcSV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005639}
5640
Dan Gohman8181bd12008-07-27 21:46:04 +00005641SDValue
5642X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005643 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005644 switch (IntNo) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005645 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005646 // Comparison intrinsics.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005647 case Intrinsic::x86_sse_comieq_ss:
5648 case Intrinsic::x86_sse_comilt_ss:
5649 case Intrinsic::x86_sse_comile_ss:
5650 case Intrinsic::x86_sse_comigt_ss:
5651 case Intrinsic::x86_sse_comige_ss:
5652 case Intrinsic::x86_sse_comineq_ss:
5653 case Intrinsic::x86_sse_ucomieq_ss:
5654 case Intrinsic::x86_sse_ucomilt_ss:
5655 case Intrinsic::x86_sse_ucomile_ss:
5656 case Intrinsic::x86_sse_ucomigt_ss:
5657 case Intrinsic::x86_sse_ucomige_ss:
5658 case Intrinsic::x86_sse_ucomineq_ss:
5659 case Intrinsic::x86_sse2_comieq_sd:
5660 case Intrinsic::x86_sse2_comilt_sd:
5661 case Intrinsic::x86_sse2_comile_sd:
5662 case Intrinsic::x86_sse2_comigt_sd:
5663 case Intrinsic::x86_sse2_comige_sd:
5664 case Intrinsic::x86_sse2_comineq_sd:
5665 case Intrinsic::x86_sse2_ucomieq_sd:
5666 case Intrinsic::x86_sse2_ucomilt_sd:
5667 case Intrinsic::x86_sse2_ucomile_sd:
5668 case Intrinsic::x86_sse2_ucomigt_sd:
5669 case Intrinsic::x86_sse2_ucomige_sd:
5670 case Intrinsic::x86_sse2_ucomineq_sd: {
5671 unsigned Opc = 0;
5672 ISD::CondCode CC = ISD::SETCC_INVALID;
5673 switch (IntNo) {
5674 default: break;
5675 case Intrinsic::x86_sse_comieq_ss:
5676 case Intrinsic::x86_sse2_comieq_sd:
5677 Opc = X86ISD::COMI;
5678 CC = ISD::SETEQ;
5679 break;
5680 case Intrinsic::x86_sse_comilt_ss:
5681 case Intrinsic::x86_sse2_comilt_sd:
5682 Opc = X86ISD::COMI;
5683 CC = ISD::SETLT;
5684 break;
5685 case Intrinsic::x86_sse_comile_ss:
5686 case Intrinsic::x86_sse2_comile_sd:
5687 Opc = X86ISD::COMI;
5688 CC = ISD::SETLE;
5689 break;
5690 case Intrinsic::x86_sse_comigt_ss:
5691 case Intrinsic::x86_sse2_comigt_sd:
5692 Opc = X86ISD::COMI;
5693 CC = ISD::SETGT;
5694 break;
5695 case Intrinsic::x86_sse_comige_ss:
5696 case Intrinsic::x86_sse2_comige_sd:
5697 Opc = X86ISD::COMI;
5698 CC = ISD::SETGE;
5699 break;
5700 case Intrinsic::x86_sse_comineq_ss:
5701 case Intrinsic::x86_sse2_comineq_sd:
5702 Opc = X86ISD::COMI;
5703 CC = ISD::SETNE;
5704 break;
5705 case Intrinsic::x86_sse_ucomieq_ss:
5706 case Intrinsic::x86_sse2_ucomieq_sd:
5707 Opc = X86ISD::UCOMI;
5708 CC = ISD::SETEQ;
5709 break;
5710 case Intrinsic::x86_sse_ucomilt_ss:
5711 case Intrinsic::x86_sse2_ucomilt_sd:
5712 Opc = X86ISD::UCOMI;
5713 CC = ISD::SETLT;
5714 break;
5715 case Intrinsic::x86_sse_ucomile_ss:
5716 case Intrinsic::x86_sse2_ucomile_sd:
5717 Opc = X86ISD::UCOMI;
5718 CC = ISD::SETLE;
5719 break;
5720 case Intrinsic::x86_sse_ucomigt_ss:
5721 case Intrinsic::x86_sse2_ucomigt_sd:
5722 Opc = X86ISD::UCOMI;
5723 CC = ISD::SETGT;
5724 break;
5725 case Intrinsic::x86_sse_ucomige_ss:
5726 case Intrinsic::x86_sse2_ucomige_sd:
5727 Opc = X86ISD::UCOMI;
5728 CC = ISD::SETGE;
5729 break;
5730 case Intrinsic::x86_sse_ucomineq_ss:
5731 case Intrinsic::x86_sse2_ucomineq_sd:
5732 Opc = X86ISD::UCOMI;
5733 CC = ISD::SETNE;
5734 break;
5735 }
5736
5737 unsigned X86CC;
Dan Gohman8181bd12008-07-27 21:46:04 +00005738 SDValue LHS = Op.getOperand(1);
5739 SDValue RHS = Op.getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005740 translateX86CC(CC, true, X86CC, LHS, RHS, DAG);
5741
Dan Gohman8181bd12008-07-27 21:46:04 +00005742 SDValue Cond = DAG.getNode(Opc, MVT::i32, LHS, RHS);
5743 SDValue SetCC = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng89c17632008-08-17 19:22:34 +00005744 DAG.getConstant(X86CC, MVT::i8), Cond);
5745 return DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, SetCC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005746 }
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005747
5748 // Fix vector shift instructions where the last operand is a non-immediate
5749 // i32 value.
5750 case Intrinsic::x86_sse2_pslli_w:
5751 case Intrinsic::x86_sse2_pslli_d:
5752 case Intrinsic::x86_sse2_pslli_q:
5753 case Intrinsic::x86_sse2_psrli_w:
5754 case Intrinsic::x86_sse2_psrli_d:
5755 case Intrinsic::x86_sse2_psrli_q:
5756 case Intrinsic::x86_sse2_psrai_w:
5757 case Intrinsic::x86_sse2_psrai_d:
5758 case Intrinsic::x86_mmx_pslli_w:
5759 case Intrinsic::x86_mmx_pslli_d:
5760 case Intrinsic::x86_mmx_pslli_q:
5761 case Intrinsic::x86_mmx_psrli_w:
5762 case Intrinsic::x86_mmx_psrli_d:
5763 case Intrinsic::x86_mmx_psrli_q:
5764 case Intrinsic::x86_mmx_psrai_w:
5765 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman8181bd12008-07-27 21:46:04 +00005766 SDValue ShAmt = Op.getOperand(2);
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005767 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman8181bd12008-07-27 21:46:04 +00005768 return SDValue();
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005769
5770 unsigned NewIntNo = 0;
Duncan Sands92c43912008-06-06 12:08:01 +00005771 MVT ShAmtVT = MVT::v4i32;
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005772 switch (IntNo) {
5773 case Intrinsic::x86_sse2_pslli_w:
5774 NewIntNo = Intrinsic::x86_sse2_psll_w;
5775 break;
5776 case Intrinsic::x86_sse2_pslli_d:
5777 NewIntNo = Intrinsic::x86_sse2_psll_d;
5778 break;
5779 case Intrinsic::x86_sse2_pslli_q:
5780 NewIntNo = Intrinsic::x86_sse2_psll_q;
5781 break;
5782 case Intrinsic::x86_sse2_psrli_w:
5783 NewIntNo = Intrinsic::x86_sse2_psrl_w;
5784 break;
5785 case Intrinsic::x86_sse2_psrli_d:
5786 NewIntNo = Intrinsic::x86_sse2_psrl_d;
5787 break;
5788 case Intrinsic::x86_sse2_psrli_q:
5789 NewIntNo = Intrinsic::x86_sse2_psrl_q;
5790 break;
5791 case Intrinsic::x86_sse2_psrai_w:
5792 NewIntNo = Intrinsic::x86_sse2_psra_w;
5793 break;
5794 case Intrinsic::x86_sse2_psrai_d:
5795 NewIntNo = Intrinsic::x86_sse2_psra_d;
5796 break;
5797 default: {
5798 ShAmtVT = MVT::v2i32;
5799 switch (IntNo) {
5800 case Intrinsic::x86_mmx_pslli_w:
5801 NewIntNo = Intrinsic::x86_mmx_psll_w;
5802 break;
5803 case Intrinsic::x86_mmx_pslli_d:
5804 NewIntNo = Intrinsic::x86_mmx_psll_d;
5805 break;
5806 case Intrinsic::x86_mmx_pslli_q:
5807 NewIntNo = Intrinsic::x86_mmx_psll_q;
5808 break;
5809 case Intrinsic::x86_mmx_psrli_w:
5810 NewIntNo = Intrinsic::x86_mmx_psrl_w;
5811 break;
5812 case Intrinsic::x86_mmx_psrli_d:
5813 NewIntNo = Intrinsic::x86_mmx_psrl_d;
5814 break;
5815 case Intrinsic::x86_mmx_psrli_q:
5816 NewIntNo = Intrinsic::x86_mmx_psrl_q;
5817 break;
5818 case Intrinsic::x86_mmx_psrai_w:
5819 NewIntNo = Intrinsic::x86_mmx_psra_w;
5820 break;
5821 case Intrinsic::x86_mmx_psrai_d:
5822 NewIntNo = Intrinsic::x86_mmx_psra_d;
5823 break;
5824 default: abort(); // Can't reach here.
5825 }
5826 break;
5827 }
5828 }
Duncan Sands92c43912008-06-06 12:08:01 +00005829 MVT VT = Op.getValueType();
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005830 ShAmt = DAG.getNode(ISD::BIT_CONVERT, VT,
5831 DAG.getNode(ISD::SCALAR_TO_VECTOR, ShAmtVT, ShAmt));
5832 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VT,
5833 DAG.getConstant(NewIntNo, MVT::i32),
5834 Op.getOperand(1), ShAmt);
5835 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005836 }
5837}
5838
Dan Gohman8181bd12008-07-27 21:46:04 +00005839SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005840 // Depths > 0 not supported yet!
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00005841 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman8181bd12008-07-27 21:46:04 +00005842 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005843
5844 // Just load the return address
Dan Gohman8181bd12008-07-27 21:46:04 +00005845 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005846 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
5847}
5848
Dan Gohman8181bd12008-07-27 21:46:04 +00005849SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng33633672008-09-27 01:56:22 +00005850 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
5851 MFI->setFrameAddressIsTaken(true);
5852 MVT VT = Op.getValueType();
5853 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
5854 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
5855 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), FrameReg, VT);
5856 while (Depth--)
5857 FrameAddr = DAG.getLoad(VT, DAG.getEntryNode(), FrameAddr, NULL, 0);
5858 return FrameAddr;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005859}
5860
Dan Gohman8181bd12008-07-27 21:46:04 +00005861SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov566f9d92008-09-08 21:12:11 +00005862 SelectionDAG &DAG) {
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00005863 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005864}
5865
Dan Gohman8181bd12008-07-27 21:46:04 +00005866SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005867{
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005868 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman8181bd12008-07-27 21:46:04 +00005869 SDValue Chain = Op.getOperand(0);
5870 SDValue Offset = Op.getOperand(1);
5871 SDValue Handler = Op.getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005872
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00005873 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
5874 getPointerTy());
5875 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005876
Dan Gohman8181bd12008-07-27 21:46:04 +00005877 SDValue StoreAddr = DAG.getNode(ISD::SUB, getPointerTy(), Frame,
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00005878 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005879 StoreAddr = DAG.getNode(ISD::ADD, getPointerTy(), StoreAddr, Offset);
5880 Chain = DAG.getStore(Chain, Handler, StoreAddr, NULL, 0);
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00005881 Chain = DAG.getCopyToReg(Chain, StoreAddrReg, StoreAddr);
5882 MF.getRegInfo().addLiveOut(StoreAddrReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005883
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +00005884 return DAG.getNode(X86ISD::EH_RETURN,
5885 MVT::Other,
5886 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005887}
5888
Dan Gohman8181bd12008-07-27 21:46:04 +00005889SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005890 SelectionDAG &DAG) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005891 SDValue Root = Op.getOperand(0);
5892 SDValue Trmp = Op.getOperand(1); // trampoline
5893 SDValue FPtr = Op.getOperand(2); // nested function
5894 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005895
Dan Gohman12a9c082008-02-06 22:27:42 +00005896 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005897
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005898 const X86InstrInfo *TII =
5899 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
5900
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005901 if (Subtarget->is64Bit()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005902 SDValue OutChains[6];
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005903
5904 // Large code-model.
5905
5906 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
5907 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
5908
Dan Gohmanb41dfba2008-05-14 01:58:56 +00005909 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
5910 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005911
5912 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
5913
5914 // Load the pointer to the nested function into R11.
5915 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman8181bd12008-07-27 21:46:04 +00005916 SDValue Addr = Trmp;
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005917 OutChains[0] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005918 TrmpAddr, 0);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005919
5920 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(2, MVT::i64));
Dan Gohman12a9c082008-02-06 22:27:42 +00005921 OutChains[1] = DAG.getStore(Root, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005922
5923 // Load the 'nest' parameter value into R10.
5924 // R10 is specified in X86CallingConv.td
5925 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
5926 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(10, MVT::i64));
5927 OutChains[2] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005928 TrmpAddr, 10);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005929
5930 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(12, MVT::i64));
Dan Gohman12a9c082008-02-06 22:27:42 +00005931 OutChains[3] = DAG.getStore(Root, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005932
5933 // Jump to the nested function.
5934 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
5935 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(20, MVT::i64));
5936 OutChains[4] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005937 TrmpAddr, 20);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005938
5939 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
5940 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(22, MVT::i64));
5941 OutChains[5] = DAG.getStore(Root, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005942 TrmpAddr, 22);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005943
Dan Gohman8181bd12008-07-27 21:46:04 +00005944 SDValue Ops[] =
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005945 { Trmp, DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains, 6) };
Duncan Sands698842f2008-07-02 17:40:58 +00005946 return DAG.getMergeValues(Ops, 2);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005947 } else {
Dan Gohman0bd70702008-01-31 01:01:48 +00005948 const Function *Func =
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005949 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
5950 unsigned CC = Func->getCallingConv();
Duncan Sands466eadd2007-08-29 19:01:20 +00005951 unsigned NestReg;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005952
5953 switch (CC) {
5954 default:
5955 assert(0 && "Unsupported calling convention");
5956 case CallingConv::C:
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005957 case CallingConv::X86_StdCall: {
5958 // Pass 'nest' parameter in ECX.
5959 // Must be kept in sync with X86CallingConv.td
Duncan Sands466eadd2007-08-29 19:01:20 +00005960 NestReg = X86::ECX;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005961
5962 // Check that ECX wasn't needed by an 'inreg' parameter.
5963 const FunctionType *FTy = Func->getFunctionType();
Devang Pateld222f862008-09-25 21:00:45 +00005964 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005965
Chris Lattner1c8733e2008-03-12 17:45:29 +00005966 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005967 unsigned InRegCount = 0;
5968 unsigned Idx = 1;
5969
5970 for (FunctionType::param_iterator I = FTy->param_begin(),
5971 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Pateld222f862008-09-25 21:00:45 +00005972 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005973 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovd0fef972008-09-09 18:22:57 +00005974 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005975
5976 if (InRegCount > 2) {
5977 cerr << "Nest register in use - reduce number of inreg parameters!\n";
5978 abort();
5979 }
5980 }
5981 break;
5982 }
5983 case CallingConv::X86_FastCall:
Duncan Sands162c1d52008-09-10 13:22:10 +00005984 case CallingConv::Fast:
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005985 // Pass 'nest' parameter in EAX.
5986 // Must be kept in sync with X86CallingConv.td
Duncan Sands466eadd2007-08-29 19:01:20 +00005987 NestReg = X86::EAX;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005988 break;
5989 }
5990
Dan Gohman8181bd12008-07-27 21:46:04 +00005991 SDValue OutChains[4];
5992 SDValue Addr, Disp;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005993
5994 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(10, MVT::i32));
5995 Disp = DAG.getNode(ISD::SUB, MVT::i32, FPtr, Addr);
5996
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005997 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanb41dfba2008-05-14 01:58:56 +00005998 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Duncan Sands466eadd2007-08-29 19:01:20 +00005999 OutChains[0] = DAG.getStore(Root, DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman12a9c082008-02-06 22:27:42 +00006000 Trmp, TrmpAddr, 0);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006001
6002 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(1, MVT::i32));
Dan Gohman12a9c082008-02-06 22:27:42 +00006003 OutChains[1] = DAG.getStore(Root, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006004
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00006005 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006006 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(5, MVT::i32));
6007 OutChains[2] = DAG.getStore(Root, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00006008 TrmpAddr, 5, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006009
6010 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(6, MVT::i32));
Dan Gohman12a9c082008-02-06 22:27:42 +00006011 OutChains[3] = DAG.getStore(Root, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006012
Dan Gohman8181bd12008-07-27 21:46:04 +00006013 SDValue Ops[] =
Duncan Sands7407a9f2007-09-11 14:10:23 +00006014 { Trmp, DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains, 4) };
Duncan Sands698842f2008-07-02 17:40:58 +00006015 return DAG.getMergeValues(Ops, 2);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006016 }
6017}
6018
Dan Gohman8181bd12008-07-27 21:46:04 +00006019SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006020 /*
6021 The rounding mode is in bits 11:10 of FPSR, and has the following
6022 settings:
6023 00 Round to nearest
6024 01 Round to -inf
6025 10 Round to +inf
6026 11 Round to 0
6027
6028 FLT_ROUNDS, on the other hand, expects the following:
6029 -1 Undefined
6030 0 Round to 0
6031 1 Round to nearest
6032 2 Round to +inf
6033 3 Round to -inf
6034
6035 To perform the conversion, we do:
6036 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6037 */
6038
6039 MachineFunction &MF = DAG.getMachineFunction();
6040 const TargetMachine &TM = MF.getTarget();
6041 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6042 unsigned StackAlignment = TFI.getStackAlignment();
Duncan Sands92c43912008-06-06 12:08:01 +00006043 MVT VT = Op.getValueType();
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006044
6045 // Save FP Control Word to stack slot
6046 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman8181bd12008-07-27 21:46:04 +00006047 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006048
Dan Gohman8181bd12008-07-27 21:46:04 +00006049 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, MVT::Other,
Evan Cheng6617eed2008-09-24 23:26:36 +00006050 DAG.getEntryNode(), StackSlot);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006051
6052 // Load FP Control Word from stack slot
Dan Gohman8181bd12008-07-27 21:46:04 +00006053 SDValue CWD = DAG.getLoad(MVT::i16, Chain, StackSlot, NULL, 0);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006054
6055 // Transform as necessary
Dan Gohman8181bd12008-07-27 21:46:04 +00006056 SDValue CWD1 =
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006057 DAG.getNode(ISD::SRL, MVT::i16,
6058 DAG.getNode(ISD::AND, MVT::i16,
6059 CWD, DAG.getConstant(0x800, MVT::i16)),
6060 DAG.getConstant(11, MVT::i8));
Dan Gohman8181bd12008-07-27 21:46:04 +00006061 SDValue CWD2 =
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006062 DAG.getNode(ISD::SRL, MVT::i16,
6063 DAG.getNode(ISD::AND, MVT::i16,
6064 CWD, DAG.getConstant(0x400, MVT::i16)),
6065 DAG.getConstant(9, MVT::i8));
6066
Dan Gohman8181bd12008-07-27 21:46:04 +00006067 SDValue RetVal =
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006068 DAG.getNode(ISD::AND, MVT::i16,
6069 DAG.getNode(ISD::ADD, MVT::i16,
6070 DAG.getNode(ISD::OR, MVT::i16, CWD1, CWD2),
6071 DAG.getConstant(1, MVT::i16)),
6072 DAG.getConstant(3, MVT::i16));
6073
6074
Duncan Sands92c43912008-06-06 12:08:01 +00006075 return DAG.getNode((VT.getSizeInBits() < 16 ?
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006076 ISD::TRUNCATE : ISD::ZERO_EXTEND), VT, RetVal);
6077}
6078
Dan Gohman8181bd12008-07-27 21:46:04 +00006079SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00006080 MVT VT = Op.getValueType();
6081 MVT OpVT = VT;
6082 unsigned NumBits = VT.getSizeInBits();
Evan Cheng48679f42007-12-14 02:13:44 +00006083
6084 Op = Op.getOperand(0);
6085 if (VT == MVT::i8) {
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006086 // Zero extend to i32 since there is not an i8 bsr.
Evan Cheng48679f42007-12-14 02:13:44 +00006087 OpVT = MVT::i32;
6088 Op = DAG.getNode(ISD::ZERO_EXTEND, OpVT, Op);
6089 }
Evan Cheng48679f42007-12-14 02:13:44 +00006090
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006091 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
6092 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
6093 Op = DAG.getNode(X86ISD::BSR, VTs, Op);
6094
6095 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman8181bd12008-07-27 21:46:04 +00006096 SmallVector<SDValue, 4> Ops;
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006097 Ops.push_back(Op);
6098 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
6099 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6100 Ops.push_back(Op.getValue(1));
6101 Op = DAG.getNode(X86ISD::CMOV, OpVT, &Ops[0], 4);
6102
6103 // Finally xor with NumBits-1.
6104 Op = DAG.getNode(ISD::XOR, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
6105
Evan Cheng48679f42007-12-14 02:13:44 +00006106 if (VT == MVT::i8)
6107 Op = DAG.getNode(ISD::TRUNCATE, MVT::i8, Op);
6108 return Op;
6109}
6110
Dan Gohman8181bd12008-07-27 21:46:04 +00006111SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00006112 MVT VT = Op.getValueType();
6113 MVT OpVT = VT;
6114 unsigned NumBits = VT.getSizeInBits();
Evan Cheng48679f42007-12-14 02:13:44 +00006115
6116 Op = Op.getOperand(0);
6117 if (VT == MVT::i8) {
6118 OpVT = MVT::i32;
6119 Op = DAG.getNode(ISD::ZERO_EXTEND, OpVT, Op);
6120 }
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006121
6122 // Issue a bsf (scan bits forward) which also sets EFLAGS.
6123 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
6124 Op = DAG.getNode(X86ISD::BSF, VTs, Op);
6125
6126 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman8181bd12008-07-27 21:46:04 +00006127 SmallVector<SDValue, 4> Ops;
Evan Cheng7cfbfe32007-12-14 08:30:15 +00006128 Ops.push_back(Op);
6129 Ops.push_back(DAG.getConstant(NumBits, OpVT));
6130 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6131 Ops.push_back(Op.getValue(1));
6132 Op = DAG.getNode(X86ISD::CMOV, OpVT, &Ops[0], 4);
6133
Evan Cheng48679f42007-12-14 02:13:44 +00006134 if (VT == MVT::i8)
6135 Op = DAG.getNode(ISD::TRUNCATE, MVT::i8, Op);
6136 return Op;
6137}
6138
Dan Gohman8181bd12008-07-27 21:46:04 +00006139SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanc70fa752008-06-25 16:07:49 +00006140 MVT T = Op.getValueType();
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00006141 unsigned Reg = 0;
6142 unsigned size = 0;
Duncan Sands92c43912008-06-06 12:08:01 +00006143 switch(T.getSimpleVT()) {
6144 default:
6145 assert(false && "Invalid value type!");
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00006146 case MVT::i8: Reg = X86::AL; size = 1; break;
6147 case MVT::i16: Reg = X86::AX; size = 2; break;
6148 case MVT::i32: Reg = X86::EAX; size = 4; break;
Andrew Lenharth81580822008-03-05 01:15:49 +00006149 case MVT::i64:
6150 if (Subtarget->is64Bit()) {
6151 Reg = X86::RAX; size = 8;
Duncan Sands8ec7aa72008-10-20 15:56:33 +00006152 } else //Should go away when LegalizeType stuff lands
Gabor Greif1c80d112008-08-28 21:40:38 +00006153 return SDValue(ExpandATOMIC_CMP_SWAP(Op.getNode(), DAG), 0);
Andrew Lenharth81580822008-03-05 01:15:49 +00006154 break;
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00006155 };
Dan Gohman8181bd12008-07-27 21:46:04 +00006156 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), Reg,
Dale Johannesenddb761b2008-09-11 03:12:59 +00006157 Op.getOperand(2), SDValue());
Dan Gohman8181bd12008-07-27 21:46:04 +00006158 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng6617eed2008-09-24 23:26:36 +00006159 Op.getOperand(1),
6160 Op.getOperand(3),
6161 DAG.getTargetConstant(size, MVT::i8),
6162 cpIn.getValue(1) };
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00006163 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00006164 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, Tys, Ops, 5);
6165 SDValue cpOut =
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00006166 DAG.getCopyFromReg(Result.getValue(0), Reg, T, Result.getValue(1));
6167 return cpOut;
6168}
6169
Gabor Greif825aa892008-08-28 23:19:51 +00006170SDNode* X86TargetLowering::ExpandATOMIC_CMP_SWAP(SDNode* Op,
6171 SelectionDAG &DAG) {
Dan Gohmanc70fa752008-06-25 16:07:49 +00006172 MVT T = Op->getValueType(0);
Mon P Wang6bde9ec2008-06-25 08:15:39 +00006173 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Dan Gohman8181bd12008-07-27 21:46:04 +00006174 SDValue cpInL, cpInH;
Dale Johannesenddb761b2008-09-11 03:12:59 +00006175 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(2),
Andrew Lenharth81580822008-03-05 01:15:49 +00006176 DAG.getConstant(0, MVT::i32));
Dale Johannesenddb761b2008-09-11 03:12:59 +00006177 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(2),
Andrew Lenharth81580822008-03-05 01:15:49 +00006178 DAG.getConstant(1, MVT::i32));
6179 cpInL = DAG.getCopyToReg(Op->getOperand(0), X86::EAX,
Dan Gohman8181bd12008-07-27 21:46:04 +00006180 cpInL, SDValue());
Andrew Lenharth81580822008-03-05 01:15:49 +00006181 cpInH = DAG.getCopyToReg(cpInL.getValue(0), X86::EDX,
6182 cpInH, cpInL.getValue(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00006183 SDValue swapInL, swapInH;
Dale Johannesenddb761b2008-09-11 03:12:59 +00006184 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(3),
Andrew Lenharth81580822008-03-05 01:15:49 +00006185 DAG.getConstant(0, MVT::i32));
Dale Johannesenddb761b2008-09-11 03:12:59 +00006186 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(3),
Andrew Lenharth81580822008-03-05 01:15:49 +00006187 DAG.getConstant(1, MVT::i32));
6188 swapInL = DAG.getCopyToReg(cpInH.getValue(0), X86::EBX,
6189 swapInL, cpInH.getValue(1));
6190 swapInH = DAG.getCopyToReg(swapInL.getValue(0), X86::ECX,
6191 swapInH, swapInL.getValue(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00006192 SDValue Ops[] = { swapInH.getValue(0),
Evan Cheng6617eed2008-09-24 23:26:36 +00006193 Op->getOperand(1),
6194 swapInH.getValue(1) };
Andrew Lenharth81580822008-03-05 01:15:49 +00006195 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00006196 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, Tys, Ops, 3);
6197 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), X86::EAX, MVT::i32,
Andrew Lenharth81580822008-03-05 01:15:49 +00006198 Result.getValue(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00006199 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), X86::EDX, MVT::i32,
Andrew Lenharth81580822008-03-05 01:15:49 +00006200 cpOutL.getValue(2));
Dan Gohman8181bd12008-07-27 21:46:04 +00006201 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
6202 SDValue ResultVal = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OpsF, 2);
6203 SDValue Vals[2] = { ResultVal, cpOutH.getValue(1) };
Gabor Greif1c80d112008-08-28 21:40:38 +00006204 return DAG.getMergeValues(Vals, 2).getNode();
Andrew Lenharth81580822008-03-05 01:15:49 +00006205}
6206
Dale Johannesenf160d802008-10-02 18:53:47 +00006207SDValue X86TargetLowering::LowerATOMIC_BINARY_64(SDValue Op,
6208 SelectionDAG &DAG,
6209 unsigned NewOp) {
6210 SDNode *Node = Op.getNode();
6211 MVT T = Node->getValueType(0);
6212 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
6213
6214 SDValue Chain = Node->getOperand(0);
6215 SDValue In1 = Node->getOperand(1);
Duncan Sands8ec7aa72008-10-20 15:56:33 +00006216 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32,
6217 Node->getOperand(2), DAG.getIntPtrConstant(0));
6218 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32,
6219 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dale Johannesen44eb5372008-10-03 19:41:08 +00006220 // This is a generalized SDNode, not an AtomicSDNode, so it doesn't
6221 // have a MemOperand. Pass the info through as a normal operand.
6222 SDValue LSI = DAG.getMemOperand(cast<MemSDNode>(Node)->getMemOperand());
6223 SDValue Ops[] = { Chain, In1, In2L, In2H, LSI };
Dale Johannesenf160d802008-10-02 18:53:47 +00006224 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dale Johannesen44eb5372008-10-03 19:41:08 +00006225 SDValue Result = DAG.getNode(NewOp, Tys, Ops, 5);
Dale Johannesenf160d802008-10-02 18:53:47 +00006226 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
6227 SDValue ResultVal = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OpsF, 2);
6228 SDValue Vals[2] = { ResultVal, Result.getValue(2) };
6229 return SDValue(DAG.getMergeValues(Vals, 2).getNode(), 0);
6230}
6231
Dale Johannesen9011d872008-09-29 22:25:26 +00006232SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
6233 SDNode *Node = Op.getNode();
6234 MVT T = Node->getValueType(0);
Dan Gohman8181bd12008-07-27 21:46:04 +00006235 SDValue negOp = DAG.getNode(ISD::SUB, T,
Dale Johannesen9011d872008-09-29 22:25:26 +00006236 DAG.getConstant(0, T), Node->getOperand(2));
6237 return DAG.getAtomic((Op.getOpcode()==ISD::ATOMIC_LOAD_SUB_8 ?
6238 ISD::ATOMIC_LOAD_ADD_8 :
6239 Op.getOpcode()==ISD::ATOMIC_LOAD_SUB_16 ?
6240 ISD::ATOMIC_LOAD_ADD_16 :
6241 Op.getOpcode()==ISD::ATOMIC_LOAD_SUB_32 ?
6242 ISD::ATOMIC_LOAD_ADD_32 :
6243 ISD::ATOMIC_LOAD_ADD_64),
6244 Node->getOperand(0),
6245 Node->getOperand(1), negOp,
6246 cast<AtomicSDNode>(Node)->getSrcValue(),
6247 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang078a62d2008-05-05 19:05:59 +00006248}
6249
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006250/// LowerOperation - Provide custom lowering hooks for some operations.
6251///
Dan Gohman8181bd12008-07-27 21:46:04 +00006252SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006253 switch (Op.getOpcode()) {
6254 default: assert(0 && "Should not custom lower this!");
Duncan Sands8ec7aa72008-10-20 15:56:33 +00006255 case ISD::ATOMIC_CMP_SWAP_8:
6256 case ISD::ATOMIC_CMP_SWAP_16:
6257 case ISD::ATOMIC_CMP_SWAP_32:
Dale Johannesenbc187662008-08-28 02:44:49 +00006258 case ISD::ATOMIC_CMP_SWAP_64: return LowerCMP_SWAP(Op,DAG);
Duncan Sands8ec7aa72008-10-20 15:56:33 +00006259 case ISD::ATOMIC_LOAD_SUB_8:
6260 case ISD::ATOMIC_LOAD_SUB_16:
Dale Johannesen9011d872008-09-29 22:25:26 +00006261 case ISD::ATOMIC_LOAD_SUB_32: return LowerLOAD_SUB(Op,DAG);
Dale Johannesenf160d802008-10-02 18:53:47 +00006262 case ISD::ATOMIC_LOAD_SUB_64: return (Subtarget->is64Bit()) ?
Dale Johannesen51c58ee2008-10-03 22:25:52 +00006263 LowerLOAD_SUB(Op,DAG) :
6264 LowerATOMIC_BINARY_64(Op,DAG,
Dale Johannesenf160d802008-10-02 18:53:47 +00006265 X86ISD::ATOMSUB64_DAG);
6266 case ISD::ATOMIC_LOAD_AND_64: return LowerATOMIC_BINARY_64(Op,DAG,
6267 X86ISD::ATOMAND64_DAG);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00006268 case ISD::ATOMIC_LOAD_OR_64: return LowerATOMIC_BINARY_64(Op, DAG,
Dale Johannesenf160d802008-10-02 18:53:47 +00006269 X86ISD::ATOMOR64_DAG);
6270 case ISD::ATOMIC_LOAD_XOR_64: return LowerATOMIC_BINARY_64(Op,DAG,
6271 X86ISD::ATOMXOR64_DAG);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00006272 case ISD::ATOMIC_LOAD_NAND_64:return LowerATOMIC_BINARY_64(Op,DAG,
Dale Johannesenf160d802008-10-02 18:53:47 +00006273 X86ISD::ATOMNAND64_DAG);
6274 case ISD::ATOMIC_LOAD_ADD_64: return LowerATOMIC_BINARY_64(Op,DAG,
6275 X86ISD::ATOMADD64_DAG);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00006276 case ISD::ATOMIC_SWAP_64: return LowerATOMIC_BINARY_64(Op,DAG,
6277 X86ISD::ATOMSWAP64_DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006278 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6279 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6280 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
6281 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
6282 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
6283 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
6284 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
6285 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingfef06052008-09-16 21:48:12 +00006286 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006287 case ISD::SHL_PARTS:
6288 case ISD::SRA_PARTS:
6289 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
6290 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesena359b8b2008-10-21 20:50:01 +00006291 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006292 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
6293 case ISD::FABS: return LowerFABS(Op, DAG);
6294 case ISD::FNEG: return LowerFNEG(Op, DAG);
6295 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng621216e2007-09-29 00:00:36 +00006296 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman03605a02008-07-17 16:51:19 +00006297 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Cheng621216e2007-09-29 00:00:36 +00006298 case ISD::SELECT: return LowerSELECT(Op, DAG);
6299 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006300 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
6301 case ISD::CALL: return LowerCALL(Op, DAG);
6302 case ISD::RET: return LowerRET(Op, DAG);
6303 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006304 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman827cb1f2008-05-10 01:26:14 +00006305 case ISD::VAARG: return LowerVAARG(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006306 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
6307 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
6308 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
6309 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
6310 case ISD::FRAME_TO_ARGS_OFFSET:
6311 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
6312 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
6313 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006314 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman819574c2008-01-31 00:41:03 +00006315 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng48679f42007-12-14 02:13:44 +00006316 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
6317 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006318
6319 // FIXME: REMOVE THIS WHEN LegalizeDAGTypes lands.
6320 case ISD::READCYCLECOUNTER:
Gabor Greif1c80d112008-08-28 21:40:38 +00006321 return SDValue(ExpandREADCYCLECOUNTER(Op.getNode(), DAG), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006322 }
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006323}
6324
Duncan Sandsac496a12008-07-04 11:47:58 +00006325/// ReplaceNodeResults - Replace a node with an illegal result type
6326/// with a new node built out of custom code.
6327SDNode *X86TargetLowering::ReplaceNodeResults(SDNode *N, SelectionDAG &DAG) {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006328 switch (N->getOpcode()) {
Duncan Sands8ec7aa72008-10-20 15:56:33 +00006329 default:
6330 return X86TargetLowering::LowerOperation(SDValue (N, 0), DAG).getNode();
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006331 case ISD::FP_TO_SINT: return ExpandFP_TO_SINT(N, DAG);
6332 case ISD::READCYCLECOUNTER: return ExpandREADCYCLECOUNTER(N, DAG);
Dale Johannesenbc187662008-08-28 02:44:49 +00006333 case ISD::ATOMIC_CMP_SWAP_64: return ExpandATOMIC_CMP_SWAP(N, DAG);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006334 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006335}
6336
6337const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
6338 switch (Opcode) {
6339 default: return NULL;
Evan Cheng48679f42007-12-14 02:13:44 +00006340 case X86ISD::BSF: return "X86ISD::BSF";
6341 case X86ISD::BSR: return "X86ISD::BSR";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006342 case X86ISD::SHLD: return "X86ISD::SHLD";
6343 case X86ISD::SHRD: return "X86ISD::SHRD";
6344 case X86ISD::FAND: return "X86ISD::FAND";
6345 case X86ISD::FOR: return "X86ISD::FOR";
6346 case X86ISD::FXOR: return "X86ISD::FXOR";
6347 case X86ISD::FSRL: return "X86ISD::FSRL";
6348 case X86ISD::FILD: return "X86ISD::FILD";
6349 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
6350 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
6351 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
6352 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
6353 case X86ISD::FLD: return "X86ISD::FLD";
6354 case X86ISD::FST: return "X86ISD::FST";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006355 case X86ISD::CALL: return "X86ISD::CALL";
6356 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
6357 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
6358 case X86ISD::CMP: return "X86ISD::CMP";
6359 case X86ISD::COMI: return "X86ISD::COMI";
6360 case X86ISD::UCOMI: return "X86ISD::UCOMI";
6361 case X86ISD::SETCC: return "X86ISD::SETCC";
6362 case X86ISD::CMOV: return "X86ISD::CMOV";
6363 case X86ISD::BRCOND: return "X86ISD::BRCOND";
6364 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
6365 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
6366 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006367 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
6368 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Nate Begemand77e59e2008-02-11 04:19:36 +00006369 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006370 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begemand77e59e2008-02-11 04:19:36 +00006371 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
6372 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006373 case X86ISD::PINSRW: return "X86ISD::PINSRW";
6374 case X86ISD::FMAX: return "X86ISD::FMAX";
6375 case X86ISD::FMIN: return "X86ISD::FMIN";
6376 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
6377 case X86ISD::FRCP: return "X86ISD::FRCP";
6378 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
6379 case X86ISD::THREAD_POINTER: return "X86ISD::THREAD_POINTER";
6380 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00006381 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006382 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng40ee6e52008-05-08 00:57:18 +00006383 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
6384 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesenf160d802008-10-02 18:53:47 +00006385 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
6386 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
6387 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
6388 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
6389 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
6390 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chenge9b9c672008-05-09 21:53:03 +00006391 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
6392 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengdea99362008-05-29 08:22:04 +00006393 case X86ISD::VSHL: return "X86ISD::VSHL";
6394 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman03605a02008-07-17 16:51:19 +00006395 case X86ISD::CMPPD: return "X86ISD::CMPPD";
6396 case X86ISD::CMPPS: return "X86ISD::CMPPS";
6397 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
6398 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
6399 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
6400 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
6401 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
6402 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
6403 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
6404 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006405 }
6406}
6407
6408// isLegalAddressingMode - Return true if the addressing mode represented
6409// by AM is legal for this target, for a load/store of the specified type.
6410bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
6411 const Type *Ty) const {
6412 // X86 supports extremely general addressing modes.
6413
6414 // X86 allows a sign-extended 32-bit immediate field as a displacement.
6415 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
6416 return false;
6417
6418 if (AM.BaseGV) {
Evan Cheng6a1f3f12007-08-01 23:46:47 +00006419 // We can only fold this if we don't need an extra load.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006420 if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false))
6421 return false;
Evan Cheng6a1f3f12007-08-01 23:46:47 +00006422
6423 // X86-64 only supports addr of globals in small code model.
6424 if (Subtarget->is64Bit()) {
6425 if (getTargetMachine().getCodeModel() != CodeModel::Small)
6426 return false;
6427 // If lower 4G is not available, then we must use rip-relative addressing.
6428 if (AM.BaseOffs || AM.Scale > 1)
6429 return false;
6430 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006431 }
6432
6433 switch (AM.Scale) {
6434 case 0:
6435 case 1:
6436 case 2:
6437 case 4:
6438 case 8:
6439 // These scales always work.
6440 break;
6441 case 3:
6442 case 5:
6443 case 9:
6444 // These scales are formed with basereg+scalereg. Only accept if there is
6445 // no basereg yet.
6446 if (AM.HasBaseReg)
6447 return false;
6448 break;
6449 default: // Other stuff never works.
6450 return false;
6451 }
6452
6453 return true;
6454}
6455
6456
Evan Cheng27a820a2007-10-26 01:56:11 +00006457bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
6458 if (!Ty1->isInteger() || !Ty2->isInteger())
6459 return false;
Evan Cheng7f152602007-10-29 07:57:50 +00006460 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
6461 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Chengca0e80f2008-03-20 02:18:41 +00006462 if (NumBits1 <= NumBits2)
Evan Cheng7f152602007-10-29 07:57:50 +00006463 return false;
6464 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng27a820a2007-10-26 01:56:11 +00006465}
6466
Duncan Sands92c43912008-06-06 12:08:01 +00006467bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const {
6468 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng9decb332007-10-29 19:58:20 +00006469 return false;
Duncan Sands92c43912008-06-06 12:08:01 +00006470 unsigned NumBits1 = VT1.getSizeInBits();
6471 unsigned NumBits2 = VT2.getSizeInBits();
Evan Chengca0e80f2008-03-20 02:18:41 +00006472 if (NumBits1 <= NumBits2)
Evan Cheng9decb332007-10-29 19:58:20 +00006473 return false;
6474 return Subtarget->is64Bit() || NumBits1 < 64;
6475}
Evan Cheng27a820a2007-10-26 01:56:11 +00006476
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006477/// isShuffleMaskLegal - Targets can use this to indicate that they only
6478/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
6479/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
6480/// are assumed to be legal.
6481bool
Dan Gohman8181bd12008-07-27 21:46:04 +00006482X86TargetLowering::isShuffleMaskLegal(SDValue Mask, MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006483 // Only do shuffles on 128-bit vector types for now.
Duncan Sands92c43912008-06-06 12:08:01 +00006484 if (VT.getSizeInBits() == 64) return false;
Gabor Greif1c80d112008-08-28 21:40:38 +00006485 return (Mask.getNode()->getNumOperands() <= 4 ||
6486 isIdentityMask(Mask.getNode()) ||
6487 isIdentityMask(Mask.getNode(), true) ||
6488 isSplatMask(Mask.getNode()) ||
6489 isPSHUFHW_PSHUFLWMask(Mask.getNode()) ||
6490 X86::isUNPCKLMask(Mask.getNode()) ||
6491 X86::isUNPCKHMask(Mask.getNode()) ||
6492 X86::isUNPCKL_v_undef_Mask(Mask.getNode()) ||
6493 X86::isUNPCKH_v_undef_Mask(Mask.getNode()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006494}
6495
Dan Gohman48d5f062008-04-09 20:09:42 +00006496bool
Dan Gohman8181bd12008-07-27 21:46:04 +00006497X86TargetLowering::isVectorClearMaskLegal(const std::vector<SDValue> &BVOps,
Duncan Sands92c43912008-06-06 12:08:01 +00006498 MVT EVT, SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006499 unsigned NumElts = BVOps.size();
6500 // Only do shuffles on 128-bit vector types for now.
Duncan Sands92c43912008-06-06 12:08:01 +00006501 if (EVT.getSizeInBits() * NumElts == 64) return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006502 if (NumElts == 2) return true;
6503 if (NumElts == 4) {
6504 return (isMOVLMask(&BVOps[0], 4) ||
6505 isCommutedMOVL(&BVOps[0], 4, true) ||
6506 isSHUFPMask(&BVOps[0], 4) ||
6507 isCommutedSHUFP(&BVOps[0], 4));
6508 }
6509 return false;
6510}
6511
6512//===----------------------------------------------------------------------===//
6513// X86 Scheduler Hooks
6514//===----------------------------------------------------------------------===//
6515
Mon P Wang078a62d2008-05-05 19:05:59 +00006516// private utility function
6517MachineBasicBlock *
6518X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
6519 MachineBasicBlock *MBB,
6520 unsigned regOpc,
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006521 unsigned immOpc,
Dale Johannesend20e4452008-08-19 18:47:28 +00006522 unsigned LoadOpc,
6523 unsigned CXchgOpc,
6524 unsigned copyOpc,
6525 unsigned notOpc,
6526 unsigned EAXreg,
6527 TargetRegisterClass *RC,
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006528 bool invSrc) {
Mon P Wang078a62d2008-05-05 19:05:59 +00006529 // For the atomic bitwise operator, we generate
6530 // thisMBB:
6531 // newMBB:
Mon P Wang318b0372008-05-05 22:56:23 +00006532 // ld t1 = [bitinstr.addr]
6533 // op t2 = t1, [bitinstr.val]
6534 // mov EAX = t1
Mon P Wang078a62d2008-05-05 19:05:59 +00006535 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
6536 // bz newMBB
6537 // fallthrough -->nextMBB
6538 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6539 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00006540 MachineFunction::iterator MBBIter = MBB;
Mon P Wang078a62d2008-05-05 19:05:59 +00006541 ++MBBIter;
6542
6543 /// First build the CFG
6544 MachineFunction *F = MBB->getParent();
6545 MachineBasicBlock *thisMBB = MBB;
Dan Gohman221a4372008-07-07 23:14:23 +00006546 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
6547 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
6548 F->insert(MBBIter, newMBB);
6549 F->insert(MBBIter, nextMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00006550
6551 // Move all successors to thisMBB to nextMBB
6552 nextMBB->transferSuccessors(thisMBB);
6553
6554 // Update thisMBB to fall through to newMBB
6555 thisMBB->addSuccessor(newMBB);
6556
6557 // newMBB jumps to itself and fall through to nextMBB
6558 newMBB->addSuccessor(nextMBB);
6559 newMBB->addSuccessor(newMBB);
6560
6561 // Insert instructions into newMBB based on incoming instruction
6562 assert(bInstr->getNumOperands() < 8 && "unexpected number of operands");
6563 MachineOperand& destOper = bInstr->getOperand(0);
6564 MachineOperand* argOpers[6];
6565 int numArgs = bInstr->getNumOperands() - 1;
6566 for (int i=0; i < numArgs; ++i)
6567 argOpers[i] = &bInstr->getOperand(i+1);
6568
6569 // x86 address has 4 operands: base, index, scale, and displacement
6570 int lastAddrIndx = 3; // [0,3]
6571 int valArgIndx = 4;
6572
Dale Johannesend20e4452008-08-19 18:47:28 +00006573 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
6574 MachineInstrBuilder MIB = BuildMI(newMBB, TII->get(LoadOpc), t1);
Mon P Wang078a62d2008-05-05 19:05:59 +00006575 for (int i=0; i <= lastAddrIndx; ++i)
6576 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006577
Dale Johannesend20e4452008-08-19 18:47:28 +00006578 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006579 if (invSrc) {
Dale Johannesend20e4452008-08-19 18:47:28 +00006580 MIB = BuildMI(newMBB, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006581 }
6582 else
6583 tt = t1;
6584
Dale Johannesend20e4452008-08-19 18:47:28 +00006585 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00006586 assert((argOpers[valArgIndx]->isReg() ||
6587 argOpers[valArgIndx]->isImm()) &&
Dan Gohman7f7f3652008-09-13 17:58:21 +00006588 "invalid operand");
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00006589 if (argOpers[valArgIndx]->isReg())
Mon P Wang078a62d2008-05-05 19:05:59 +00006590 MIB = BuildMI(newMBB, TII->get(regOpc), t2);
6591 else
6592 MIB = BuildMI(newMBB, TII->get(immOpc), t2);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006593 MIB.addReg(tt);
Mon P Wang078a62d2008-05-05 19:05:59 +00006594 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006595
Dale Johannesend20e4452008-08-19 18:47:28 +00006596 MIB = BuildMI(newMBB, TII->get(copyOpc), EAXreg);
Mon P Wang318b0372008-05-05 22:56:23 +00006597 MIB.addReg(t1);
6598
Dale Johannesend20e4452008-08-19 18:47:28 +00006599 MIB = BuildMI(newMBB, TII->get(CXchgOpc));
Mon P Wang078a62d2008-05-05 19:05:59 +00006600 for (int i=0; i <= lastAddrIndx; ++i)
6601 (*MIB).addOperand(*argOpers[i]);
6602 MIB.addReg(t2);
Mon P Wang50584a62008-07-17 04:54:06 +00006603 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
6604 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
6605
Dale Johannesend20e4452008-08-19 18:47:28 +00006606 MIB = BuildMI(newMBB, TII->get(copyOpc), destOper.getReg());
6607 MIB.addReg(EAXreg);
Mon P Wang078a62d2008-05-05 19:05:59 +00006608
6609 // insert branch
6610 BuildMI(newMBB, TII->get(X86::JNE)).addMBB(newMBB);
6611
Dan Gohman221a4372008-07-07 23:14:23 +00006612 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang078a62d2008-05-05 19:05:59 +00006613 return nextMBB;
6614}
6615
Dale Johannesen44eb5372008-10-03 19:41:08 +00006616// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang078a62d2008-05-05 19:05:59 +00006617MachineBasicBlock *
Dale Johannesenf160d802008-10-02 18:53:47 +00006618X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
6619 MachineBasicBlock *MBB,
6620 unsigned regOpcL,
6621 unsigned regOpcH,
6622 unsigned immOpcL,
6623 unsigned immOpcH,
6624 bool invSrc) {
6625 // For the atomic bitwise operator, we generate
6626 // thisMBB (instructions are in pairs, except cmpxchg8b)
6627 // ld t1,t2 = [bitinstr.addr]
6628 // newMBB:
6629 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
6630 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen51c58ee2008-10-03 22:25:52 +00006631 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesenf160d802008-10-02 18:53:47 +00006632 // mov ECX, EBX <- t5, t6
6633 // mov EAX, EDX <- t1, t2
6634 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
6635 // mov t3, t4 <- EAX, EDX
6636 // bz newMBB
6637 // result in out1, out2
6638 // fallthrough -->nextMBB
6639
6640 const TargetRegisterClass *RC = X86::GR32RegisterClass;
6641 const unsigned LoadOpc = X86::MOV32rm;
6642 const unsigned copyOpc = X86::MOV32rr;
6643 const unsigned NotOpc = X86::NOT32r;
6644 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6645 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
6646 MachineFunction::iterator MBBIter = MBB;
6647 ++MBBIter;
6648
6649 /// First build the CFG
6650 MachineFunction *F = MBB->getParent();
6651 MachineBasicBlock *thisMBB = MBB;
6652 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
6653 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
6654 F->insert(MBBIter, newMBB);
6655 F->insert(MBBIter, nextMBB);
6656
6657 // Move all successors to thisMBB to nextMBB
6658 nextMBB->transferSuccessors(thisMBB);
6659
6660 // Update thisMBB to fall through to newMBB
6661 thisMBB->addSuccessor(newMBB);
6662
6663 // newMBB jumps to itself and fall through to nextMBB
6664 newMBB->addSuccessor(nextMBB);
6665 newMBB->addSuccessor(newMBB);
6666
6667 // Insert instructions into newMBB based on incoming instruction
6668 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
6669 assert(bInstr->getNumOperands() < 18 && "unexpected number of operands");
6670 MachineOperand& dest1Oper = bInstr->getOperand(0);
6671 MachineOperand& dest2Oper = bInstr->getOperand(1);
6672 MachineOperand* argOpers[6];
6673 for (int i=0; i < 6; ++i)
6674 argOpers[i] = &bInstr->getOperand(i+2);
6675
6676 // x86 address has 4 operands: base, index, scale, and displacement
6677 int lastAddrIndx = 3; // [0,3]
6678
6679 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
6680 MachineInstrBuilder MIB = BuildMI(thisMBB, TII->get(LoadOpc), t1);
6681 for (int i=0; i <= lastAddrIndx; ++i)
6682 (*MIB).addOperand(*argOpers[i]);
6683 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
6684 MIB = BuildMI(thisMBB, TII->get(LoadOpc), t2);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00006685 // add 4 to displacement.
Dale Johannesenf160d802008-10-02 18:53:47 +00006686 for (int i=0; i <= lastAddrIndx-1; ++i)
6687 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00006688 MachineOperand newOp3 = *(argOpers[3]);
6689 if (newOp3.isImm())
6690 newOp3.setImm(newOp3.getImm()+4);
6691 else
6692 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesenf160d802008-10-02 18:53:47 +00006693 (*MIB).addOperand(newOp3);
6694
6695 // t3/4 are defined later, at the bottom of the loop
6696 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
6697 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
6698 BuildMI(newMBB, TII->get(X86::PHI), dest1Oper.getReg())
6699 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
6700 BuildMI(newMBB, TII->get(X86::PHI), dest2Oper.getReg())
6701 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
6702
6703 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
6704 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
6705 if (invSrc) {
6706 MIB = BuildMI(newMBB, TII->get(NotOpc), tt1).addReg(t1);
6707 MIB = BuildMI(newMBB, TII->get(NotOpc), tt2).addReg(t2);
6708 } else {
6709 tt1 = t1;
6710 tt2 = t2;
6711 }
6712
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00006713 assert((argOpers[4]->isReg() || argOpers[4]->isImm()) &&
Dale Johannesenf160d802008-10-02 18:53:47 +00006714 "invalid operand");
6715 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
6716 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00006717 if (argOpers[4]->isReg())
Dale Johannesenf160d802008-10-02 18:53:47 +00006718 MIB = BuildMI(newMBB, TII->get(regOpcL), t5);
6719 else
6720 MIB = BuildMI(newMBB, TII->get(immOpcL), t5);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00006721 if (regOpcL != X86::MOV32rr)
6722 MIB.addReg(tt1);
Dale Johannesenf160d802008-10-02 18:53:47 +00006723 (*MIB).addOperand(*argOpers[4]);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00006724 assert(argOpers[5]->isReg() == argOpers[4]->isReg());
6725 assert(argOpers[5]->isImm() == argOpers[4]->isImm());
6726 if (argOpers[5]->isReg())
Dale Johannesenf160d802008-10-02 18:53:47 +00006727 MIB = BuildMI(newMBB, TII->get(regOpcH), t6);
6728 else
6729 MIB = BuildMI(newMBB, TII->get(immOpcH), t6);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00006730 if (regOpcH != X86::MOV32rr)
6731 MIB.addReg(tt2);
Dale Johannesenf160d802008-10-02 18:53:47 +00006732 (*MIB).addOperand(*argOpers[5]);
6733
6734 MIB = BuildMI(newMBB, TII->get(copyOpc), X86::EAX);
6735 MIB.addReg(t1);
6736 MIB = BuildMI(newMBB, TII->get(copyOpc), X86::EDX);
6737 MIB.addReg(t2);
6738
6739 MIB = BuildMI(newMBB, TII->get(copyOpc), X86::EBX);
6740 MIB.addReg(t5);
6741 MIB = BuildMI(newMBB, TII->get(copyOpc), X86::ECX);
6742 MIB.addReg(t6);
6743
6744 MIB = BuildMI(newMBB, TII->get(X86::LCMPXCHG8B));
6745 for (int i=0; i <= lastAddrIndx; ++i)
6746 (*MIB).addOperand(*argOpers[i]);
6747
6748 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
6749 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
6750
6751 MIB = BuildMI(newMBB, TII->get(copyOpc), t3);
6752 MIB.addReg(X86::EAX);
6753 MIB = BuildMI(newMBB, TII->get(copyOpc), t4);
6754 MIB.addReg(X86::EDX);
6755
6756 // insert branch
6757 BuildMI(newMBB, TII->get(X86::JNE)).addMBB(newMBB);
6758
6759 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
6760 return nextMBB;
6761}
6762
6763// private utility function
6764MachineBasicBlock *
Mon P Wang078a62d2008-05-05 19:05:59 +00006765X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
6766 MachineBasicBlock *MBB,
6767 unsigned cmovOpc) {
6768 // For the atomic min/max operator, we generate
6769 // thisMBB:
6770 // newMBB:
Mon P Wang318b0372008-05-05 22:56:23 +00006771 // ld t1 = [min/max.addr]
Mon P Wang078a62d2008-05-05 19:05:59 +00006772 // mov t2 = [min/max.val]
6773 // cmp t1, t2
6774 // cmov[cond] t2 = t1
Mon P Wang318b0372008-05-05 22:56:23 +00006775 // mov EAX = t1
Mon P Wang078a62d2008-05-05 19:05:59 +00006776 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
6777 // bz newMBB
6778 // fallthrough -->nextMBB
6779 //
6780 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6781 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00006782 MachineFunction::iterator MBBIter = MBB;
Mon P Wang078a62d2008-05-05 19:05:59 +00006783 ++MBBIter;
6784
6785 /// First build the CFG
6786 MachineFunction *F = MBB->getParent();
6787 MachineBasicBlock *thisMBB = MBB;
Dan Gohman221a4372008-07-07 23:14:23 +00006788 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
6789 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
6790 F->insert(MBBIter, newMBB);
6791 F->insert(MBBIter, nextMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00006792
6793 // Move all successors to thisMBB to nextMBB
6794 nextMBB->transferSuccessors(thisMBB);
6795
6796 // Update thisMBB to fall through to newMBB
6797 thisMBB->addSuccessor(newMBB);
6798
6799 // newMBB jumps to newMBB and fall through to nextMBB
6800 newMBB->addSuccessor(nextMBB);
6801 newMBB->addSuccessor(newMBB);
6802
6803 // Insert instructions into newMBB based on incoming instruction
6804 assert(mInstr->getNumOperands() < 8 && "unexpected number of operands");
6805 MachineOperand& destOper = mInstr->getOperand(0);
6806 MachineOperand* argOpers[6];
6807 int numArgs = mInstr->getNumOperands() - 1;
6808 for (int i=0; i < numArgs; ++i)
6809 argOpers[i] = &mInstr->getOperand(i+1);
6810
6811 // x86 address has 4 operands: base, index, scale, and displacement
6812 int lastAddrIndx = 3; // [0,3]
6813 int valArgIndx = 4;
6814
Mon P Wang318b0372008-05-05 22:56:23 +00006815 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
6816 MachineInstrBuilder MIB = BuildMI(newMBB, TII->get(X86::MOV32rm), t1);
Mon P Wang078a62d2008-05-05 19:05:59 +00006817 for (int i=0; i <= lastAddrIndx; ++i)
6818 (*MIB).addOperand(*argOpers[i]);
Mon P Wang318b0372008-05-05 22:56:23 +00006819
Mon P Wang078a62d2008-05-05 19:05:59 +00006820 // We only support register and immediate values
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00006821 assert((argOpers[valArgIndx]->isReg() ||
6822 argOpers[valArgIndx]->isImm()) &&
Dan Gohman7f7f3652008-09-13 17:58:21 +00006823 "invalid operand");
Mon P Wang078a62d2008-05-05 19:05:59 +00006824
6825 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00006826 if (argOpers[valArgIndx]->isReg())
Mon P Wang078a62d2008-05-05 19:05:59 +00006827 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), t2);
6828 else
6829 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), t2);
6830 (*MIB).addOperand(*argOpers[valArgIndx]);
6831
Mon P Wang318b0372008-05-05 22:56:23 +00006832 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), X86::EAX);
6833 MIB.addReg(t1);
6834
Mon P Wang078a62d2008-05-05 19:05:59 +00006835 MIB = BuildMI(newMBB, TII->get(X86::CMP32rr));
6836 MIB.addReg(t1);
6837 MIB.addReg(t2);
6838
6839 // Generate movc
6840 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
6841 MIB = BuildMI(newMBB, TII->get(cmovOpc),t3);
6842 MIB.addReg(t2);
6843 MIB.addReg(t1);
6844
6845 // Cmp and exchange if none has modified the memory location
6846 MIB = BuildMI(newMBB, TII->get(X86::LCMPXCHG32));
6847 for (int i=0; i <= lastAddrIndx; ++i)
6848 (*MIB).addOperand(*argOpers[i]);
6849 MIB.addReg(t3);
Mon P Wang50584a62008-07-17 04:54:06 +00006850 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
6851 (*MIB).addMemOperand(*F, *mInstr->memoperands_begin());
Mon P Wang078a62d2008-05-05 19:05:59 +00006852
6853 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), destOper.getReg());
6854 MIB.addReg(X86::EAX);
6855
6856 // insert branch
6857 BuildMI(newMBB, TII->get(X86::JNE)).addMBB(newMBB);
6858
Dan Gohman221a4372008-07-07 23:14:23 +00006859 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang078a62d2008-05-05 19:05:59 +00006860 return nextMBB;
6861}
6862
6863
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006864MachineBasicBlock *
Evan Chenge637db12008-01-30 18:18:23 +00006865X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
6866 MachineBasicBlock *BB) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006867 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6868 switch (MI->getOpcode()) {
6869 default: assert(false && "Unexpected instr type to insert");
6870 case X86::CMOV_FR32:
6871 case X86::CMOV_FR64:
6872 case X86::CMOV_V4F32:
6873 case X86::CMOV_V2F64:
Evan Cheng621216e2007-09-29 00:00:36 +00006874 case X86::CMOV_V2I64: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006875 // To "insert" a SELECT_CC instruction, we actually have to insert the
6876 // diamond control-flow pattern. The incoming instruction knows the
6877 // destination vreg to set, the condition code register to branch on, the
6878 // true/false values to select between, and a branch opcode to use.
6879 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00006880 MachineFunction::iterator It = BB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006881 ++It;
6882
6883 // thisMBB:
6884 // ...
6885 // TrueVal = ...
6886 // cmpTY ccX, r1, r2
6887 // bCC copy1MBB
6888 // fallthrough --> copy0MBB
6889 MachineBasicBlock *thisMBB = BB;
Dan Gohman221a4372008-07-07 23:14:23 +00006890 MachineFunction *F = BB->getParent();
6891 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6892 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006893 unsigned Opc =
6894 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
6895 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
Dan Gohman221a4372008-07-07 23:14:23 +00006896 F->insert(It, copy0MBB);
6897 F->insert(It, sinkMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00006898 // Update machine-CFG edges by transferring all successors of the current
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006899 // block to the new block which will contain the Phi node for the select.
Mon P Wang078a62d2008-05-05 19:05:59 +00006900 sinkMBB->transferSuccessors(BB);
6901
6902 // Add the true and fallthrough blocks as its successors.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006903 BB->addSuccessor(copy0MBB);
6904 BB->addSuccessor(sinkMBB);
6905
6906 // copy0MBB:
6907 // %FalseValue = ...
6908 // # fallthrough to sinkMBB
6909 BB = copy0MBB;
6910
6911 // Update machine-CFG edges
6912 BB->addSuccessor(sinkMBB);
6913
6914 // sinkMBB:
6915 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6916 // ...
6917 BB = sinkMBB;
6918 BuildMI(BB, TII->get(X86::PHI), MI->getOperand(0).getReg())
6919 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
6920 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6921
Dan Gohman221a4372008-07-07 23:14:23 +00006922 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006923 return BB;
6924 }
6925
6926 case X86::FP32_TO_INT16_IN_MEM:
6927 case X86::FP32_TO_INT32_IN_MEM:
6928 case X86::FP32_TO_INT64_IN_MEM:
6929 case X86::FP64_TO_INT16_IN_MEM:
6930 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesen6d0e36a2007-08-07 01:17:37 +00006931 case X86::FP64_TO_INT64_IN_MEM:
6932 case X86::FP80_TO_INT16_IN_MEM:
6933 case X86::FP80_TO_INT32_IN_MEM:
6934 case X86::FP80_TO_INT64_IN_MEM: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006935 // Change the floating point control register to use "round towards zero"
6936 // mode when truncating to an integer value.
6937 MachineFunction *F = BB->getParent();
6938 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
6939 addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx);
6940
6941 // Load the old value of the high byte of the control word...
6942 unsigned OldCW =
Chris Lattner1b989192007-12-31 04:13:23 +00006943 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006944 addFrameReference(BuildMI(BB, TII->get(X86::MOV16rm), OldCW), CWFrameIdx);
6945
6946 // Set the high part to be round to zero...
6947 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mi)), CWFrameIdx)
6948 .addImm(0xC7F);
6949
6950 // Reload the modified control word now...
6951 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
6952
6953 // Restore the memory image of control word to original value
6954 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mr)), CWFrameIdx)
6955 .addReg(OldCW);
6956
6957 // Get the X86 opcode to use.
6958 unsigned Opc;
6959 switch (MI->getOpcode()) {
6960 default: assert(0 && "illegal opcode!");
6961 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
6962 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
6963 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
6964 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
6965 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
6966 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesen6d0e36a2007-08-07 01:17:37 +00006967 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
6968 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
6969 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006970 }
6971
6972 X86AddressMode AM;
6973 MachineOperand &Op = MI->getOperand(0);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00006974 if (Op.isReg()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006975 AM.BaseType = X86AddressMode::RegBase;
6976 AM.Base.Reg = Op.getReg();
6977 } else {
6978 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner6017d482007-12-30 23:10:15 +00006979 AM.Base.FrameIndex = Op.getIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006980 }
6981 Op = MI->getOperand(1);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00006982 if (Op.isImm())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006983 AM.Scale = Op.getImm();
6984 Op = MI->getOperand(2);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00006985 if (Op.isImm())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006986 AM.IndexReg = Op.getImm();
6987 Op = MI->getOperand(3);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00006988 if (Op.isGlobal()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006989 AM.GV = Op.getGlobal();
6990 } else {
6991 AM.Disp = Op.getImm();
6992 }
6993 addFullAddress(BuildMI(BB, TII->get(Opc)), AM)
6994 .addReg(MI->getOperand(4).getReg());
6995
6996 // Reload the original control word now.
6997 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
6998
Dan Gohman221a4372008-07-07 23:14:23 +00006999 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007000 return BB;
7001 }
Mon P Wang078a62d2008-05-05 19:05:59 +00007002 case X86::ATOMAND32:
7003 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00007004 X86::AND32ri, X86::MOV32rm,
7005 X86::LCMPXCHG32, X86::MOV32rr,
7006 X86::NOT32r, X86::EAX,
7007 X86::GR32RegisterClass);
Mon P Wang078a62d2008-05-05 19:05:59 +00007008 case X86::ATOMOR32:
7009 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00007010 X86::OR32ri, X86::MOV32rm,
7011 X86::LCMPXCHG32, X86::MOV32rr,
7012 X86::NOT32r, X86::EAX,
7013 X86::GR32RegisterClass);
Mon P Wang078a62d2008-05-05 19:05:59 +00007014 case X86::ATOMXOR32:
7015 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00007016 X86::XOR32ri, X86::MOV32rm,
7017 X86::LCMPXCHG32, X86::MOV32rr,
7018 X86::NOT32r, X86::EAX,
7019 X86::GR32RegisterClass);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00007020 case X86::ATOMNAND32:
7021 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00007022 X86::AND32ri, X86::MOV32rm,
7023 X86::LCMPXCHG32, X86::MOV32rr,
7024 X86::NOT32r, X86::EAX,
7025 X86::GR32RegisterClass, true);
Mon P Wang078a62d2008-05-05 19:05:59 +00007026 case X86::ATOMMIN32:
7027 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
7028 case X86::ATOMMAX32:
7029 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
7030 case X86::ATOMUMIN32:
7031 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
7032 case X86::ATOMUMAX32:
7033 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesend20e4452008-08-19 18:47:28 +00007034
7035 case X86::ATOMAND16:
7036 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7037 X86::AND16ri, X86::MOV16rm,
7038 X86::LCMPXCHG16, X86::MOV16rr,
7039 X86::NOT16r, X86::AX,
7040 X86::GR16RegisterClass);
7041 case X86::ATOMOR16:
7042 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
7043 X86::OR16ri, X86::MOV16rm,
7044 X86::LCMPXCHG16, X86::MOV16rr,
7045 X86::NOT16r, X86::AX,
7046 X86::GR16RegisterClass);
7047 case X86::ATOMXOR16:
7048 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
7049 X86::XOR16ri, X86::MOV16rm,
7050 X86::LCMPXCHG16, X86::MOV16rr,
7051 X86::NOT16r, X86::AX,
7052 X86::GR16RegisterClass);
7053 case X86::ATOMNAND16:
7054 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7055 X86::AND16ri, X86::MOV16rm,
7056 X86::LCMPXCHG16, X86::MOV16rr,
7057 X86::NOT16r, X86::AX,
7058 X86::GR16RegisterClass, true);
7059 case X86::ATOMMIN16:
7060 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
7061 case X86::ATOMMAX16:
7062 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
7063 case X86::ATOMUMIN16:
7064 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
7065 case X86::ATOMUMAX16:
7066 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
7067
7068 case X86::ATOMAND8:
7069 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7070 X86::AND8ri, X86::MOV8rm,
7071 X86::LCMPXCHG8, X86::MOV8rr,
7072 X86::NOT8r, X86::AL,
7073 X86::GR8RegisterClass);
7074 case X86::ATOMOR8:
7075 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
7076 X86::OR8ri, X86::MOV8rm,
7077 X86::LCMPXCHG8, X86::MOV8rr,
7078 X86::NOT8r, X86::AL,
7079 X86::GR8RegisterClass);
7080 case X86::ATOMXOR8:
7081 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
7082 X86::XOR8ri, X86::MOV8rm,
7083 X86::LCMPXCHG8, X86::MOV8rr,
7084 X86::NOT8r, X86::AL,
7085 X86::GR8RegisterClass);
7086 case X86::ATOMNAND8:
7087 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7088 X86::AND8ri, X86::MOV8rm,
7089 X86::LCMPXCHG8, X86::MOV8rr,
7090 X86::NOT8r, X86::AL,
7091 X86::GR8RegisterClass, true);
7092 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesenf160d802008-10-02 18:53:47 +00007093 // This group is for 64-bit host.
Dale Johannesen6b60eca2008-08-20 00:48:50 +00007094 case X86::ATOMAND64:
7095 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
7096 X86::AND64ri32, X86::MOV64rm,
7097 X86::LCMPXCHG64, X86::MOV64rr,
7098 X86::NOT64r, X86::RAX,
7099 X86::GR64RegisterClass);
7100 case X86::ATOMOR64:
7101 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
7102 X86::OR64ri32, X86::MOV64rm,
7103 X86::LCMPXCHG64, X86::MOV64rr,
7104 X86::NOT64r, X86::RAX,
7105 X86::GR64RegisterClass);
7106 case X86::ATOMXOR64:
7107 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
7108 X86::XOR64ri32, X86::MOV64rm,
7109 X86::LCMPXCHG64, X86::MOV64rr,
7110 X86::NOT64r, X86::RAX,
7111 X86::GR64RegisterClass);
7112 case X86::ATOMNAND64:
7113 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
7114 X86::AND64ri32, X86::MOV64rm,
7115 X86::LCMPXCHG64, X86::MOV64rr,
7116 X86::NOT64r, X86::RAX,
7117 X86::GR64RegisterClass, true);
7118 case X86::ATOMMIN64:
7119 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
7120 case X86::ATOMMAX64:
7121 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
7122 case X86::ATOMUMIN64:
7123 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
7124 case X86::ATOMUMAX64:
7125 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesenf160d802008-10-02 18:53:47 +00007126
7127 // This group does 64-bit operations on a 32-bit host.
7128 case X86::ATOMAND6432:
7129 return EmitAtomicBit6432WithCustomInserter(MI, BB,
7130 X86::AND32rr, X86::AND32rr,
7131 X86::AND32ri, X86::AND32ri,
7132 false);
7133 case X86::ATOMOR6432:
7134 return EmitAtomicBit6432WithCustomInserter(MI, BB,
7135 X86::OR32rr, X86::OR32rr,
7136 X86::OR32ri, X86::OR32ri,
7137 false);
7138 case X86::ATOMXOR6432:
7139 return EmitAtomicBit6432WithCustomInserter(MI, BB,
7140 X86::XOR32rr, X86::XOR32rr,
7141 X86::XOR32ri, X86::XOR32ri,
7142 false);
7143 case X86::ATOMNAND6432:
7144 return EmitAtomicBit6432WithCustomInserter(MI, BB,
7145 X86::AND32rr, X86::AND32rr,
7146 X86::AND32ri, X86::AND32ri,
7147 true);
Dale Johannesenf160d802008-10-02 18:53:47 +00007148 case X86::ATOMADD6432:
7149 return EmitAtomicBit6432WithCustomInserter(MI, BB,
7150 X86::ADD32rr, X86::ADC32rr,
7151 X86::ADD32ri, X86::ADC32ri,
7152 false);
Dale Johannesenf160d802008-10-02 18:53:47 +00007153 case X86::ATOMSUB6432:
7154 return EmitAtomicBit6432WithCustomInserter(MI, BB,
7155 X86::SUB32rr, X86::SBB32rr,
7156 X86::SUB32ri, X86::SBB32ri,
7157 false);
Dale Johannesen51c58ee2008-10-03 22:25:52 +00007158 case X86::ATOMSWAP6432:
7159 return EmitAtomicBit6432WithCustomInserter(MI, BB,
7160 X86::MOV32rr, X86::MOV32rr,
7161 X86::MOV32ri, X86::MOV32ri,
7162 false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007163 }
7164}
7165
7166//===----------------------------------------------------------------------===//
7167// X86 Optimization Hooks
7168//===----------------------------------------------------------------------===//
7169
Dan Gohman8181bd12008-07-27 21:46:04 +00007170void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +00007171 const APInt &Mask,
Dan Gohman229fa052008-02-13 00:35:47 +00007172 APInt &KnownZero,
7173 APInt &KnownOne,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007174 const SelectionDAG &DAG,
7175 unsigned Depth) const {
7176 unsigned Opc = Op.getOpcode();
7177 assert((Opc >= ISD::BUILTIN_OP_END ||
7178 Opc == ISD::INTRINSIC_WO_CHAIN ||
7179 Opc == ISD::INTRINSIC_W_CHAIN ||
7180 Opc == ISD::INTRINSIC_VOID) &&
7181 "Should use MaskedValueIsZero if you don't know whether Op"
7182 " is a target node!");
7183
Dan Gohman1d79e432008-02-13 23:07:24 +00007184 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007185 switch (Opc) {
7186 default: break;
7187 case X86ISD::SETCC:
Dan Gohman229fa052008-02-13 00:35:47 +00007188 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
7189 Mask.getBitWidth() - 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007190 break;
7191 }
7192}
7193
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007194/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengef7be082008-05-12 19:56:52 +00007195/// node is a GlobalAddress + offset.
7196bool X86TargetLowering::isGAPlusOffset(SDNode *N,
7197 GlobalValue* &GA, int64_t &Offset) const{
7198 if (N->getOpcode() == X86ISD::Wrapper) {
7199 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007200 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman36322c72008-10-18 02:06:02 +00007201 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007202 return true;
7203 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007204 }
Evan Chengef7be082008-05-12 19:56:52 +00007205 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007206}
7207
Evan Chengef7be082008-05-12 19:56:52 +00007208static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
7209 const TargetLowering &TLI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007210 GlobalValue *GV;
Nick Lewycky4bd3fca2008-02-02 08:29:58 +00007211 int64_t Offset = 0;
Evan Chengef7be082008-05-12 19:56:52 +00007212 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng40ee6e52008-05-08 00:57:18 +00007213 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattner3834cf32008-01-26 20:07:42 +00007214 // DAG combine handles the stack object case.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007215 return false;
7216}
7217
Dan Gohman8181bd12008-07-27 21:46:04 +00007218static bool EltsFromConsecutiveLoads(SDNode *N, SDValue PermMask,
Duncan Sands92c43912008-06-06 12:08:01 +00007219 unsigned NumElems, MVT EVT,
Evan Chengef7be082008-05-12 19:56:52 +00007220 SDNode *&Base,
7221 SelectionDAG &DAG, MachineFrameInfo *MFI,
7222 const TargetLowering &TLI) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00007223 Base = NULL;
7224 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00007225 SDValue Idx = PermMask.getOperand(i);
Evan Cheng40ee6e52008-05-08 00:57:18 +00007226 if (Idx.getOpcode() == ISD::UNDEF) {
7227 if (!Base)
7228 return false;
7229 continue;
7230 }
7231
Dan Gohman8181bd12008-07-27 21:46:04 +00007232 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greif1c80d112008-08-28 21:40:38 +00007233 if (!Elt.getNode() ||
7234 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng40ee6e52008-05-08 00:57:18 +00007235 return false;
7236 if (!Base) {
Gabor Greif1c80d112008-08-28 21:40:38 +00007237 Base = Elt.getNode();
Evan Cheng92ee6822008-05-10 06:46:49 +00007238 if (Base->getOpcode() == ISD::UNDEF)
7239 return false;
Evan Cheng40ee6e52008-05-08 00:57:18 +00007240 continue;
7241 }
7242 if (Elt.getOpcode() == ISD::UNDEF)
7243 continue;
7244
Gabor Greif1c80d112008-08-28 21:40:38 +00007245 if (!TLI.isConsecutiveLoad(Elt.getNode(), Base,
Duncan Sands92c43912008-06-06 12:08:01 +00007246 EVT.getSizeInBits()/8, i, MFI))
Evan Cheng40ee6e52008-05-08 00:57:18 +00007247 return false;
7248 }
7249 return true;
7250}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007251
7252/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
7253/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
7254/// if the load addresses are consecutive, non-overlapping, and in the right
7255/// order.
Dan Gohman8181bd12008-07-27 21:46:04 +00007256static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Evan Chengef7be082008-05-12 19:56:52 +00007257 const TargetLowering &TLI) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00007258 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Duncan Sands92c43912008-06-06 12:08:01 +00007259 MVT VT = N->getValueType(0);
7260 MVT EVT = VT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00007261 SDValue PermMask = N->getOperand(2);
Evan Chengbad18452008-05-05 22:12:23 +00007262 unsigned NumElems = PermMask.getNumOperands();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007263 SDNode *Base = NULL;
Evan Chengef7be082008-05-12 19:56:52 +00007264 if (!EltsFromConsecutiveLoads(N, PermMask, NumElems, EVT, Base,
7265 DAG, MFI, TLI))
Dan Gohman8181bd12008-07-27 21:46:04 +00007266 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007267
Dan Gohman11821702007-07-27 17:16:43 +00007268 LoadSDNode *LD = cast<LoadSDNode>(Base);
Gabor Greif1c80d112008-08-28 21:40:38 +00007269 if (isBaseAlignmentOfN(16, Base->getOperand(1).getNode(), TLI))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007270 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
Dan Gohman11821702007-07-27 17:16:43 +00007271 LD->getSrcValueOffset(), LD->isVolatile());
Evan Chengbad18452008-05-05 22:12:23 +00007272 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
7273 LD->getSrcValueOffset(), LD->isVolatile(),
7274 LD->getAlignment());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007275}
7276
Evan Chengb6290462008-05-12 23:04:07 +00007277/// PerformBuildVectorCombine - build_vector 0,(load i64 / f64) -> movq / movsd.
Dan Gohman8181bd12008-07-27 21:46:04 +00007278static SDValue PerformBuildVectorCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng6617eed2008-09-24 23:26:36 +00007279 const X86Subtarget *Subtarget,
7280 const TargetLowering &TLI) {
Evan Chengdea99362008-05-29 08:22:04 +00007281 unsigned NumOps = N->getNumOperands();
7282
Evan Chenge9b9c672008-05-09 21:53:03 +00007283 // Ignore single operand BUILD_VECTOR.
Evan Chengdea99362008-05-29 08:22:04 +00007284 if (NumOps == 1)
Dan Gohman8181bd12008-07-27 21:46:04 +00007285 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00007286
Duncan Sands92c43912008-06-06 12:08:01 +00007287 MVT VT = N->getValueType(0);
7288 MVT EVT = VT.getVectorElementType();
Evan Chenge9b9c672008-05-09 21:53:03 +00007289 if ((EVT != MVT::i64 && EVT != MVT::f64) || Subtarget->is64Bit())
7290 // We are looking for load i64 and zero extend. We want to transform
7291 // it before legalizer has a chance to expand it. Also look for i64
7292 // BUILD_PAIR bit casted to f64.
Dan Gohman8181bd12008-07-27 21:46:04 +00007293 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00007294 // This must be an insertion into a zero vector.
Dan Gohman8181bd12008-07-27 21:46:04 +00007295 SDValue HighElt = N->getOperand(1);
Evan Cheng5b0c30e2008-05-10 00:58:41 +00007296 if (!isZeroNode(HighElt))
Dan Gohman8181bd12008-07-27 21:46:04 +00007297 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00007298
7299 // Value must be a load.
Gabor Greif1c80d112008-08-28 21:40:38 +00007300 SDNode *Base = N->getOperand(0).getNode();
Evan Chenge9b9c672008-05-09 21:53:03 +00007301 if (!isa<LoadSDNode>(Base)) {
Evan Chengb6290462008-05-12 23:04:07 +00007302 if (Base->getOpcode() != ISD::BIT_CONVERT)
Dan Gohman8181bd12008-07-27 21:46:04 +00007303 return SDValue();
Gabor Greif1c80d112008-08-28 21:40:38 +00007304 Base = Base->getOperand(0).getNode();
Evan Chengb6290462008-05-12 23:04:07 +00007305 if (!isa<LoadSDNode>(Base))
Dan Gohman8181bd12008-07-27 21:46:04 +00007306 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00007307 }
Evan Chenge9b9c672008-05-09 21:53:03 +00007308
7309 // Transform it into VZEXT_LOAD addr.
Evan Chengb6290462008-05-12 23:04:07 +00007310 LoadSDNode *LD = cast<LoadSDNode>(Base);
Nate Begeman211c4742008-05-28 00:24:25 +00007311
7312 // Load must not be an extload.
7313 if (LD->getExtensionType() != ISD::NON_EXTLOAD)
Dan Gohman8181bd12008-07-27 21:46:04 +00007314 return SDValue();
Nate Begeman211c4742008-05-28 00:24:25 +00007315
Evan Cheng6617eed2008-09-24 23:26:36 +00007316 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
7317 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
7318 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, Tys, Ops, 2);
7319 DAG.ReplaceAllUsesOfValueWith(SDValue(Base, 1), ResNode.getValue(1));
7320 return ResNode;
Evan Chenge9b9c672008-05-09 21:53:03 +00007321}
7322
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007323/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00007324static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007325 const X86Subtarget *Subtarget) {
Dan Gohman8181bd12008-07-27 21:46:04 +00007326 SDValue Cond = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007327
7328 // If we have SSE[12] support, try to form min/max nodes.
7329 if (Subtarget->hasSSE2() &&
7330 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
7331 if (Cond.getOpcode() == ISD::SETCC) {
7332 // Get the LHS/RHS of the select.
Dan Gohman8181bd12008-07-27 21:46:04 +00007333 SDValue LHS = N->getOperand(1);
7334 SDValue RHS = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007335 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
7336
7337 unsigned Opcode = 0;
7338 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
7339 switch (CC) {
7340 default: break;
7341 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
7342 case ISD::SETULE:
7343 case ISD::SETLE:
7344 if (!UnsafeFPMath) break;
7345 // FALL THROUGH.
7346 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
7347 case ISD::SETLT:
7348 Opcode = X86ISD::FMIN;
7349 break;
7350
7351 case ISD::SETOGT: // (X > Y) ? X : Y -> max
7352 case ISD::SETUGT:
7353 case ISD::SETGT:
7354 if (!UnsafeFPMath) break;
7355 // FALL THROUGH.
7356 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
7357 case ISD::SETGE:
7358 Opcode = X86ISD::FMAX;
7359 break;
7360 }
7361 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
7362 switch (CC) {
7363 default: break;
7364 case ISD::SETOGT: // (X > Y) ? Y : X -> min
7365 case ISD::SETUGT:
7366 case ISD::SETGT:
7367 if (!UnsafeFPMath) break;
7368 // FALL THROUGH.
7369 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
7370 case ISD::SETGE:
7371 Opcode = X86ISD::FMIN;
7372 break;
7373
7374 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
7375 case ISD::SETULE:
7376 case ISD::SETLE:
7377 if (!UnsafeFPMath) break;
7378 // FALL THROUGH.
7379 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
7380 case ISD::SETLT:
7381 Opcode = X86ISD::FMAX;
7382 break;
7383 }
7384 }
7385
7386 if (Opcode)
7387 return DAG.getNode(Opcode, N->getValueType(0), LHS, RHS);
7388 }
7389
7390 }
7391
Dan Gohman8181bd12008-07-27 21:46:04 +00007392 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007393}
7394
Chris Lattnerce84ae42008-02-22 02:09:43 +00007395/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00007396static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Chris Lattnerce84ae42008-02-22 02:09:43 +00007397 const X86Subtarget *Subtarget) {
7398 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
7399 // the FP state in cases where an emms may be missing.
Dale Johannesend112b802008-02-25 19:20:14 +00007400 // A preferable solution to the general problem is to figure out the right
7401 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng40ee6e52008-05-08 00:57:18 +00007402 StoreSDNode *St = cast<StoreSDNode>(N);
Duncan Sands92c43912008-06-06 12:08:01 +00007403 if (St->getValue().getValueType().isVector() &&
7404 St->getValue().getValueType().getSizeInBits() == 64 &&
Dale Johannesend112b802008-02-25 19:20:14 +00007405 isa<LoadSDNode>(St->getValue()) &&
7406 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
7407 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greif1c80d112008-08-28 21:40:38 +00007408 SDNode* LdVal = St->getValue().getNode();
Dale Johannesend112b802008-02-25 19:20:14 +00007409 LoadSDNode *Ld = 0;
7410 int TokenFactorIndex = -1;
Dan Gohman8181bd12008-07-27 21:46:04 +00007411 SmallVector<SDValue, 8> Ops;
Gabor Greif1c80d112008-08-28 21:40:38 +00007412 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesend112b802008-02-25 19:20:14 +00007413 // Must be a store of a load. We currently handle two cases: the load
7414 // is a direct child, and it's under an intervening TokenFactor. It is
7415 // possible to dig deeper under nested TokenFactors.
Dale Johannesen49151bc2008-02-25 22:29:22 +00007416 if (ChainVal == LdVal)
Dale Johannesend112b802008-02-25 19:20:14 +00007417 Ld = cast<LoadSDNode>(St->getChain());
7418 else if (St->getValue().hasOneUse() &&
7419 ChainVal->getOpcode() == ISD::TokenFactor) {
7420 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greif1c80d112008-08-28 21:40:38 +00007421 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesend112b802008-02-25 19:20:14 +00007422 TokenFactorIndex = i;
7423 Ld = cast<LoadSDNode>(St->getValue());
7424 } else
7425 Ops.push_back(ChainVal->getOperand(i));
7426 }
7427 }
7428 if (Ld) {
7429 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
7430 if (Subtarget->is64Bit()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00007431 SDValue NewLd = DAG.getLoad(MVT::i64, Ld->getChain(),
Dale Johannesend112b802008-02-25 19:20:14 +00007432 Ld->getBasePtr(), Ld->getSrcValue(),
7433 Ld->getSrcValueOffset(), Ld->isVolatile(),
7434 Ld->getAlignment());
Dan Gohman8181bd12008-07-27 21:46:04 +00007435 SDValue NewChain = NewLd.getValue(1);
Dale Johannesend112b802008-02-25 19:20:14 +00007436 if (TokenFactorIndex != -1) {
Dan Gohman72032662008-03-28 23:45:16 +00007437 Ops.push_back(NewChain);
Dale Johannesend112b802008-02-25 19:20:14 +00007438 NewChain = DAG.getNode(ISD::TokenFactor, MVT::Other, &Ops[0],
7439 Ops.size());
7440 }
7441 return DAG.getStore(NewChain, NewLd, St->getBasePtr(),
7442 St->getSrcValue(), St->getSrcValueOffset(),
7443 St->isVolatile(), St->getAlignment());
7444 }
7445
7446 // Otherwise, lower to two 32-bit copies.
Dan Gohman8181bd12008-07-27 21:46:04 +00007447 SDValue LoAddr = Ld->getBasePtr();
7448 SDValue HiAddr = DAG.getNode(ISD::ADD, MVT::i32, LoAddr,
Duncan Sands92c43912008-06-06 12:08:01 +00007449 DAG.getConstant(4, MVT::i32));
Dale Johannesend112b802008-02-25 19:20:14 +00007450
Dan Gohman8181bd12008-07-27 21:46:04 +00007451 SDValue LoLd = DAG.getLoad(MVT::i32, Ld->getChain(), LoAddr,
Dale Johannesend112b802008-02-25 19:20:14 +00007452 Ld->getSrcValue(), Ld->getSrcValueOffset(),
7453 Ld->isVolatile(), Ld->getAlignment());
Dan Gohman8181bd12008-07-27 21:46:04 +00007454 SDValue HiLd = DAG.getLoad(MVT::i32, Ld->getChain(), HiAddr,
Dale Johannesend112b802008-02-25 19:20:14 +00007455 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
7456 Ld->isVolatile(),
7457 MinAlign(Ld->getAlignment(), 4));
7458
Dan Gohman8181bd12008-07-27 21:46:04 +00007459 SDValue NewChain = LoLd.getValue(1);
Dale Johannesend112b802008-02-25 19:20:14 +00007460 if (TokenFactorIndex != -1) {
7461 Ops.push_back(LoLd);
7462 Ops.push_back(HiLd);
7463 NewChain = DAG.getNode(ISD::TokenFactor, MVT::Other, &Ops[0],
7464 Ops.size());
7465 }
7466
7467 LoAddr = St->getBasePtr();
7468 HiAddr = DAG.getNode(ISD::ADD, MVT::i32, LoAddr,
Duncan Sands92c43912008-06-06 12:08:01 +00007469 DAG.getConstant(4, MVT::i32));
Dale Johannesend112b802008-02-25 19:20:14 +00007470
Dan Gohman8181bd12008-07-27 21:46:04 +00007471 SDValue LoSt = DAG.getStore(NewChain, LoLd, LoAddr,
Chris Lattnerce84ae42008-02-22 02:09:43 +00007472 St->getSrcValue(), St->getSrcValueOffset(),
7473 St->isVolatile(), St->getAlignment());
Dan Gohman8181bd12008-07-27 21:46:04 +00007474 SDValue HiSt = DAG.getStore(NewChain, HiLd, HiAddr,
Gabor Greif825aa892008-08-28 23:19:51 +00007475 St->getSrcValue(),
7476 St->getSrcValueOffset() + 4,
Dale Johannesend112b802008-02-25 19:20:14 +00007477 St->isVolatile(),
7478 MinAlign(St->getAlignment(), 4));
7479 return DAG.getNode(ISD::TokenFactor, MVT::Other, LoSt, HiSt);
Chris Lattnerce84ae42008-02-22 02:09:43 +00007480 }
Chris Lattnerce84ae42008-02-22 02:09:43 +00007481 }
Dan Gohman8181bd12008-07-27 21:46:04 +00007482 return SDValue();
Chris Lattnerce84ae42008-02-22 02:09:43 +00007483}
7484
Chris Lattner470d5dc2008-01-25 06:14:17 +00007485/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
7486/// X86ISD::FXOR nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00007487static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner470d5dc2008-01-25 06:14:17 +00007488 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
7489 // F[X]OR(0.0, x) -> x
7490 // F[X]OR(x, 0.0) -> x
Chris Lattnerf82998f2008-01-25 05:46:26 +00007491 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
7492 if (C->getValueAPF().isPosZero())
7493 return N->getOperand(1);
7494 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
7495 if (C->getValueAPF().isPosZero())
7496 return N->getOperand(0);
Dan Gohman8181bd12008-07-27 21:46:04 +00007497 return SDValue();
Chris Lattnerf82998f2008-01-25 05:46:26 +00007498}
7499
7500/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00007501static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattnerf82998f2008-01-25 05:46:26 +00007502 // FAND(0.0, x) -> 0.0
7503 // FAND(x, 0.0) -> 0.0
7504 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
7505 if (C->getValueAPF().isPosZero())
7506 return N->getOperand(0);
7507 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
7508 if (C->getValueAPF().isPosZero())
7509 return N->getOperand(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00007510 return SDValue();
Chris Lattnerf82998f2008-01-25 05:46:26 +00007511}
7512
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007513
Dan Gohman8181bd12008-07-27 21:46:04 +00007514SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007515 DAGCombinerInfo &DCI) const {
7516 SelectionDAG &DAG = DCI.DAG;
7517 switch (N->getOpcode()) {
7518 default: break;
Evan Chengef7be082008-05-12 19:56:52 +00007519 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
7520 case ISD::BUILD_VECTOR:
7521 return PerformBuildVectorCombine(N, DAG, Subtarget, *this);
Chris Lattnerf82998f2008-01-25 05:46:26 +00007522 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Evan Cheng40ee6e52008-05-08 00:57:18 +00007523 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner470d5dc2008-01-25 06:14:17 +00007524 case X86ISD::FXOR:
Chris Lattnerf82998f2008-01-25 05:46:26 +00007525 case X86ISD::FOR: return PerformFORCombine(N, DAG);
7526 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007527 }
7528
Dan Gohman8181bd12008-07-27 21:46:04 +00007529 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007530}
7531
7532//===----------------------------------------------------------------------===//
7533// X86 Inline Assembly Support
7534//===----------------------------------------------------------------------===//
7535
7536/// getConstraintType - Given a constraint letter, return the type of
7537/// constraint it is for this target.
7538X86TargetLowering::ConstraintType
7539X86TargetLowering::getConstraintType(const std::string &Constraint) const {
7540 if (Constraint.size() == 1) {
7541 switch (Constraint[0]) {
7542 case 'A':
Chris Lattner267805f2008-03-11 19:06:29 +00007543 case 'f':
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007544 case 'r':
7545 case 'R':
7546 case 'l':
7547 case 'q':
7548 case 'Q':
7549 case 'x':
Dale Johannesen9ab553f2008-04-01 00:57:48 +00007550 case 'y':
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007551 case 'Y':
7552 return C_RegisterClass;
7553 default:
7554 break;
7555 }
7556 }
7557 return TargetLowering::getConstraintType(Constraint);
7558}
7559
Dale Johannesene99fc902008-01-29 02:21:21 +00007560/// LowerXConstraint - try to replace an X constraint, which matches anything,
7561/// with another that has more specific requirements based on the type of the
7562/// corresponding operand.
Chris Lattnereca405c2008-04-26 23:02:14 +00007563const char *X86TargetLowering::
Duncan Sands92c43912008-06-06 12:08:01 +00007564LowerXConstraint(MVT ConstraintVT) const {
Chris Lattnereca405c2008-04-26 23:02:14 +00007565 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
7566 // 'f' like normal targets.
Duncan Sands92c43912008-06-06 12:08:01 +00007567 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesene99fc902008-01-29 02:21:21 +00007568 if (Subtarget->hasSSE2())
Chris Lattnereca405c2008-04-26 23:02:14 +00007569 return "Y";
7570 if (Subtarget->hasSSE1())
7571 return "x";
7572 }
7573
7574 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesene99fc902008-01-29 02:21:21 +00007575}
7576
Chris Lattnera531abc2007-08-25 00:47:38 +00007577/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
7578/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman8181bd12008-07-27 21:46:04 +00007579void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattnera531abc2007-08-25 00:47:38 +00007580 char Constraint,
Evan Cheng7f250d62008-09-24 00:05:32 +00007581 bool hasMemory,
Dan Gohman8181bd12008-07-27 21:46:04 +00007582 std::vector<SDValue>&Ops,
Chris Lattnereca405c2008-04-26 23:02:14 +00007583 SelectionDAG &DAG) const {
Dan Gohman8181bd12008-07-27 21:46:04 +00007584 SDValue Result(0, 0);
Chris Lattnera531abc2007-08-25 00:47:38 +00007585
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007586 switch (Constraint) {
7587 default: break;
7588 case 'I':
7589 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00007590 if (C->getZExtValue() <= 31) {
7591 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattnera531abc2007-08-25 00:47:38 +00007592 break;
7593 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007594 }
Chris Lattnera531abc2007-08-25 00:47:38 +00007595 return;
Evan Cheng4fb2c0f2008-09-22 23:57:37 +00007596 case 'J':
7597 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
7598 if (C->getZExtValue() <= 63) {
7599 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
7600 break;
7601 }
7602 }
7603 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007604 case 'N':
7605 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00007606 if (C->getZExtValue() <= 255) {
7607 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattnera531abc2007-08-25 00:47:38 +00007608 break;
7609 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007610 }
Chris Lattnera531abc2007-08-25 00:47:38 +00007611 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007612 case 'i': {
7613 // Literal immediates are always ok.
Chris Lattnera531abc2007-08-25 00:47:38 +00007614 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00007615 Result = DAG.getTargetConstant(CST->getZExtValue(), Op.getValueType());
Chris Lattnera531abc2007-08-25 00:47:38 +00007616 break;
7617 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007618
7619 // If we are in non-pic codegen mode, we allow the address of a global (with
7620 // an optional displacement) to be used with 'i'.
7621 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
7622 int64_t Offset = 0;
7623
7624 // Match either (GA) or (GA+C)
7625 if (GA) {
7626 Offset = GA->getOffset();
7627 } else if (Op.getOpcode() == ISD::ADD) {
7628 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
7629 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
7630 if (C && GA) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00007631 Offset = GA->getOffset()+C->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007632 } else {
7633 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
7634 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
7635 if (C && GA)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00007636 Offset = GA->getOffset()+C->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007637 else
7638 C = 0, GA = 0;
7639 }
7640 }
7641
7642 if (GA) {
Evan Cheng7f250d62008-09-24 00:05:32 +00007643 if (hasMemory)
Dan Gohman36322c72008-10-18 02:06:02 +00007644 Op = LowerGlobalAddress(GA->getGlobal(), Offset, DAG);
Evan Cheng7f250d62008-09-24 00:05:32 +00007645 else
7646 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
7647 Offset);
Chris Lattnera531abc2007-08-25 00:47:38 +00007648 Result = Op;
7649 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007650 }
7651
7652 // Otherwise, not valid for this mode.
Chris Lattnera531abc2007-08-25 00:47:38 +00007653 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007654 }
7655 }
Chris Lattnera531abc2007-08-25 00:47:38 +00007656
Gabor Greif1c80d112008-08-28 21:40:38 +00007657 if (Result.getNode()) {
Chris Lattnera531abc2007-08-25 00:47:38 +00007658 Ops.push_back(Result);
7659 return;
7660 }
Evan Cheng7f250d62008-09-24 00:05:32 +00007661 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
7662 Ops, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007663}
7664
7665std::vector<unsigned> X86TargetLowering::
7666getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +00007667 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007668 if (Constraint.size() == 1) {
7669 // FIXME: not handling fp-stack yet!
7670 switch (Constraint[0]) { // GCC X86 Constraint Letters
7671 default: break; // Unknown constraint letter
7672 case 'A': // EAX/EDX
7673 if (VT == MVT::i32 || VT == MVT::i64)
7674 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
7675 break;
7676 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
7677 case 'Q': // Q_REGS
7678 if (VT == MVT::i32)
7679 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
7680 else if (VT == MVT::i16)
7681 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
7682 else if (VT == MVT::i8)
Evan Chengf85c10f2007-08-13 23:27:11 +00007683 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner35032592007-11-04 06:51:12 +00007684 else if (VT == MVT::i64)
7685 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
7686 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007687 }
7688 }
7689
7690 return std::vector<unsigned>();
7691}
7692
7693std::pair<unsigned, const TargetRegisterClass*>
7694X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +00007695 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007696 // First, see if this is a constraint that directly corresponds to an LLVM
7697 // register class.
7698 if (Constraint.size() == 1) {
7699 // GCC Constraint Letters
7700 switch (Constraint[0]) {
7701 default: break;
7702 case 'r': // GENERAL_REGS
7703 case 'R': // LEGACY_REGS
7704 case 'l': // INDEX_REGS
Chris Lattnerbbfea052008-10-17 18:15:05 +00007705 if (VT == MVT::i8)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007706 return std::make_pair(0U, X86::GR8RegisterClass);
Chris Lattnerbbfea052008-10-17 18:15:05 +00007707 if (VT == MVT::i16)
7708 return std::make_pair(0U, X86::GR16RegisterClass);
7709 if (VT == MVT::i32 || !Subtarget->is64Bit())
7710 return std::make_pair(0U, X86::GR32RegisterClass);
7711 return std::make_pair(0U, X86::GR64RegisterClass);
Chris Lattner267805f2008-03-11 19:06:29 +00007712 case 'f': // FP Stack registers.
7713 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
7714 // value to the correct fpstack register class.
7715 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
7716 return std::make_pair(0U, X86::RFP32RegisterClass);
7717 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
7718 return std::make_pair(0U, X86::RFP64RegisterClass);
7719 return std::make_pair(0U, X86::RFP80RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007720 case 'y': // MMX_REGS if MMX allowed.
7721 if (!Subtarget->hasMMX()) break;
7722 return std::make_pair(0U, X86::VR64RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007723 case 'Y': // SSE_REGS if SSE2 allowed
7724 if (!Subtarget->hasSSE2()) break;
7725 // FALL THROUGH.
7726 case 'x': // SSE_REGS if SSE1 allowed
7727 if (!Subtarget->hasSSE1()) break;
Duncan Sands92c43912008-06-06 12:08:01 +00007728
7729 switch (VT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007730 default: break;
7731 // Scalar SSE types.
7732 case MVT::f32:
7733 case MVT::i32:
7734 return std::make_pair(0U, X86::FR32RegisterClass);
7735 case MVT::f64:
7736 case MVT::i64:
7737 return std::make_pair(0U, X86::FR64RegisterClass);
7738 // Vector types.
7739 case MVT::v16i8:
7740 case MVT::v8i16:
7741 case MVT::v4i32:
7742 case MVT::v2i64:
7743 case MVT::v4f32:
7744 case MVT::v2f64:
7745 return std::make_pair(0U, X86::VR128RegisterClass);
7746 }
7747 break;
7748 }
7749 }
7750
7751 // Use the default implementation in TargetLowering to convert the register
7752 // constraint into a member of a register class.
7753 std::pair<unsigned, const TargetRegisterClass*> Res;
7754 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
7755
7756 // Not found as a standard register?
7757 if (Res.second == 0) {
7758 // GCC calls "st(0)" just plain "st".
7759 if (StringsEqualNoCase("{st}", Constraint)) {
7760 Res.first = X86::ST0;
Chris Lattner3cfe51b2007-09-24 05:27:37 +00007761 Res.second = X86::RFP80RegisterClass;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007762 }
7763
7764 return Res;
7765 }
7766
7767 // Otherwise, check to see if this is a register class of the wrong value
7768 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
7769 // turn into {ax},{dx}.
7770 if (Res.second->hasType(VT))
7771 return Res; // Correct type already, nothing to do.
7772
7773 // All of the single-register GCC register classes map their values onto
7774 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
7775 // really want an 8-bit or 32-bit register, map to the appropriate register
7776 // class and return the appropriate register.
Chris Lattnere9d7f792008-08-26 06:19:02 +00007777 if (Res.second == X86::GR16RegisterClass) {
7778 if (VT == MVT::i8) {
7779 unsigned DestReg = 0;
7780 switch (Res.first) {
7781 default: break;
7782 case X86::AX: DestReg = X86::AL; break;
7783 case X86::DX: DestReg = X86::DL; break;
7784 case X86::CX: DestReg = X86::CL; break;
7785 case X86::BX: DestReg = X86::BL; break;
7786 }
7787 if (DestReg) {
7788 Res.first = DestReg;
7789 Res.second = Res.second = X86::GR8RegisterClass;
7790 }
7791 } else if (VT == MVT::i32) {
7792 unsigned DestReg = 0;
7793 switch (Res.first) {
7794 default: break;
7795 case X86::AX: DestReg = X86::EAX; break;
7796 case X86::DX: DestReg = X86::EDX; break;
7797 case X86::CX: DestReg = X86::ECX; break;
7798 case X86::BX: DestReg = X86::EBX; break;
7799 case X86::SI: DestReg = X86::ESI; break;
7800 case X86::DI: DestReg = X86::EDI; break;
7801 case X86::BP: DestReg = X86::EBP; break;
7802 case X86::SP: DestReg = X86::ESP; break;
7803 }
7804 if (DestReg) {
7805 Res.first = DestReg;
7806 Res.second = Res.second = X86::GR32RegisterClass;
7807 }
7808 } else if (VT == MVT::i64) {
7809 unsigned DestReg = 0;
7810 switch (Res.first) {
7811 default: break;
7812 case X86::AX: DestReg = X86::RAX; break;
7813 case X86::DX: DestReg = X86::RDX; break;
7814 case X86::CX: DestReg = X86::RCX; break;
7815 case X86::BX: DestReg = X86::RBX; break;
7816 case X86::SI: DestReg = X86::RSI; break;
7817 case X86::DI: DestReg = X86::RDI; break;
7818 case X86::BP: DestReg = X86::RBP; break;
7819 case X86::SP: DestReg = X86::RSP; break;
7820 }
7821 if (DestReg) {
7822 Res.first = DestReg;
7823 Res.second = Res.second = X86::GR64RegisterClass;
7824 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007825 }
Chris Lattnere9d7f792008-08-26 06:19:02 +00007826 } else if (Res.second == X86::FR32RegisterClass ||
7827 Res.second == X86::FR64RegisterClass ||
7828 Res.second == X86::VR128RegisterClass) {
7829 // Handle references to XMM physical registers that got mapped into the
7830 // wrong class. This can happen with constraints like {xmm0} where the
7831 // target independent register mapper will just pick the first match it can
7832 // find, ignoring the required type.
7833 if (VT == MVT::f32)
7834 Res.second = X86::FR32RegisterClass;
7835 else if (VT == MVT::f64)
7836 Res.second = X86::FR64RegisterClass;
7837 else if (X86::VR128RegisterClass->hasType(VT))
7838 Res.second = X86::VR128RegisterClass;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007839 }
7840
7841 return Res;
7842}
Mon P Wang1448aad2008-10-30 08:01:45 +00007843
7844//===----------------------------------------------------------------------===//
7845// X86 Widen vector type
7846//===----------------------------------------------------------------------===//
7847
7848/// getWidenVectorType: given a vector type, returns the type to widen
7849/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
7850/// If there is no vector type that we want to widen to, returns MVT::Other
7851/// When and were to widen is target dependent based on the cost of
7852/// scalarizing vs using the wider vector type.
7853
7854MVT X86TargetLowering::getWidenVectorType(MVT VT) {
7855 assert(VT.isVector());
7856 if (isTypeLegal(VT))
7857 return VT;
7858
7859 // TODO: In computeRegisterProperty, we can compute the list of legal vector
7860 // type based on element type. This would speed up our search (though
7861 // it may not be worth it since the size of the list is relatively
7862 // small).
7863 MVT EltVT = VT.getVectorElementType();
7864 unsigned NElts = VT.getVectorNumElements();
7865
7866 // On X86, it make sense to widen any vector wider than 1
7867 if (NElts <= 1)
7868 return MVT::Other;
7869
7870 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
7871 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
7872 MVT SVT = (MVT::SimpleValueType)nVT;
7873
7874 if (isTypeLegal(SVT) &&
7875 SVT.getVectorElementType() == EltVT &&
7876 SVT.getVectorNumElements() > NElts)
7877 return SVT;
7878 }
7879 return MVT::Other;
7880}