blob: 46254fdee64cbe6eef8bf9cdaffb5e18915b3420 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "arm-ldst-opt"
16#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng8fb90362009-08-08 03:20:32 +000018#include "ARMBaseInstrInfo.h"
Evan Cheng603b83e2007-03-07 20:30:36 +000019#include "ARMMachineFunctionInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "ARMRegisterInfo.h"
Evan Cheng358dec52009-06-15 08:28:29 +000021#include "llvm/DerivedTypes.h"
Owen Anderson1d0be152009-08-13 21:58:54 +000022#include "llvm/Function.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "llvm/CodeGen/MachineBasicBlock.h"
24#include "llvm/CodeGen/MachineFunctionPass.h"
25#include "llvm/CodeGen/MachineInstr.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengcc1c4272007-03-06 18:02:41 +000028#include "llvm/CodeGen/RegisterScavenging.h"
Evan Cheng358dec52009-06-15 08:28:29 +000029#include "llvm/Target/TargetData.h"
Evan Chenga8e29892007-01-19 07:51:42 +000030#include "llvm/Target/TargetInstrInfo.h"
31#include "llvm/Target/TargetMachine.h"
Evan Cheng358dec52009-06-15 08:28:29 +000032#include "llvm/Target/TargetRegisterInfo.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000033#include "llvm/Support/ErrorHandling.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000034#include "llvm/ADT/DenseMap.h"
35#include "llvm/ADT/STLExtras.h"
36#include "llvm/ADT/SmallPtrSet.h"
Evan Chengae69a2a2009-06-19 23:17:27 +000037#include "llvm/ADT/SmallSet.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000038#include "llvm/ADT/SmallVector.h"
39#include "llvm/ADT/Statistic.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040using namespace llvm;
41
42STATISTIC(NumLDMGened , "Number of ldm instructions generated");
43STATISTIC(NumSTMGened , "Number of stm instructions generated");
Jim Grosbache5165492009-11-09 00:11:35 +000044STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
45STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
Evan Chenge7d6df72009-06-13 09:12:55 +000046STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Chengf9f1da12009-06-18 02:04:01 +000047STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
48STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
49STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
50STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
51STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
52STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Chenge7d6df72009-06-13 09:12:55 +000053
54/// ARMAllocLoadStoreOpt - Post- register allocation pass the combine
55/// load / store instructions to form ldm / stm instructions.
Evan Chenga8e29892007-01-19 07:51:42 +000056
57namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000058 struct ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000059 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000060 ARMLoadStoreOpt() : MachineFunctionPass(ID) {}
Devang Patel794fd752007-05-01 21:15:47 +000061
Evan Chenga8e29892007-01-19 07:51:42 +000062 const TargetInstrInfo *TII;
Dan Gohman6f0d0242008-02-10 18:45:23 +000063 const TargetRegisterInfo *TRI;
Evan Cheng603b83e2007-03-07 20:30:36 +000064 ARMFunctionInfo *AFI;
Evan Chengcc1c4272007-03-06 18:02:41 +000065 RegScavenger *RS;
Evan Cheng45032f22009-07-09 23:11:34 +000066 bool isThumb2;
Evan Chenga8e29892007-01-19 07:51:42 +000067
68 virtual bool runOnMachineFunction(MachineFunction &Fn);
69
70 virtual const char *getPassName() const {
71 return "ARM load / store optimization pass";
72 }
73
74 private:
75 struct MemOpQueueEntry {
76 int Offset;
Evan Chengd95ea2d2010-06-21 21:21:14 +000077 unsigned Reg;
78 bool isKill;
Evan Chenga8e29892007-01-19 07:51:42 +000079 unsigned Position;
80 MachineBasicBlock::iterator MBBI;
81 bool Merged;
Evan Chengd95ea2d2010-06-21 21:21:14 +000082 MemOpQueueEntry(int o, unsigned r, bool k, unsigned p,
83 MachineBasicBlock::iterator i)
84 : Offset(o), Reg(r), isKill(k), Position(p), MBBI(i), Merged(false) {}
Evan Chenga8e29892007-01-19 07:51:42 +000085 };
86 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
87 typedef MemOpQueue::iterator MemOpQueueIter;
88
Evan Cheng92549222009-06-05 19:08:58 +000089 bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Evan Cheng87d59e42009-06-05 18:19:23 +000090 int Offset, unsigned Base, bool BaseKill, int Opcode,
91 ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch,
92 DebugLoc dl, SmallVector<std::pair<unsigned, bool>, 8> &Regs);
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000093 void MergeOpsUpdate(MachineBasicBlock &MBB,
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +000094 MemOpQueue &MemOps,
95 unsigned memOpsBegin,
96 unsigned memOpsEnd,
97 unsigned insertAfter,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000098 int Offset,
99 unsigned Base,
100 bool BaseKill,
101 int Opcode,
102 ARMCC::CondCodes Pred,
103 unsigned PredReg,
104 unsigned Scratch,
105 DebugLoc dl,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000106 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000107 void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
108 int Opcode, unsigned Size,
109 ARMCC::CondCodes Pred, unsigned PredReg,
110 unsigned Scratch, MemOpQueue &MemOps,
111 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Chenga8e29892007-01-19 07:51:42 +0000112
Evan Cheng11788fd2007-03-08 02:55:08 +0000113 void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps);
Evan Cheng358dec52009-06-15 08:28:29 +0000114 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
115 MachineBasicBlock::iterator &MBBI);
Evan Cheng45032f22009-07-09 23:11:34 +0000116 bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
117 MachineBasicBlock::iterator MBBI,
118 const TargetInstrInfo *TII,
119 bool &Advance,
120 MachineBasicBlock::iterator &I);
121 bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
122 MachineBasicBlock::iterator MBBI,
123 bool &Advance,
124 MachineBasicBlock::iterator &I);
Evan Chenga8e29892007-01-19 07:51:42 +0000125 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
126 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
127 };
Devang Patel19974732007-05-03 01:11:54 +0000128 char ARMLoadStoreOpt::ID = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000129}
130
Evan Chenga8e29892007-01-19 07:51:42 +0000131static int getLoadStoreMultipleOpcode(int Opcode) {
132 switch (Opcode) {
133 case ARM::LDR:
Dan Gohmanfe601042010-06-22 15:08:57 +0000134 ++NumLDMGened;
Evan Chenga8e29892007-01-19 07:51:42 +0000135 return ARM::LDM;
136 case ARM::STR:
Dan Gohmanfe601042010-06-22 15:08:57 +0000137 ++NumSTMGened;
Evan Chenga8e29892007-01-19 07:51:42 +0000138 return ARM::STM;
Evan Cheng45032f22009-07-09 23:11:34 +0000139 case ARM::t2LDRi8:
140 case ARM::t2LDRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000141 ++NumLDMGened;
Evan Cheng45032f22009-07-09 23:11:34 +0000142 return ARM::t2LDM;
143 case ARM::t2STRi8:
144 case ARM::t2STRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000145 ++NumSTMGened;
Evan Cheng45032f22009-07-09 23:11:34 +0000146 return ARM::t2STM;
Jim Grosbache5165492009-11-09 00:11:35 +0000147 case ARM::VLDRS:
Dan Gohmanfe601042010-06-22 15:08:57 +0000148 ++NumVLDMGened;
Jim Grosbache5165492009-11-09 00:11:35 +0000149 return ARM::VLDMS;
150 case ARM::VSTRS:
Dan Gohmanfe601042010-06-22 15:08:57 +0000151 ++NumVSTMGened;
Jim Grosbache5165492009-11-09 00:11:35 +0000152 return ARM::VSTMS;
153 case ARM::VLDRD:
Dan Gohmanfe601042010-06-22 15:08:57 +0000154 ++NumVLDMGened;
Jim Grosbache5165492009-11-09 00:11:35 +0000155 return ARM::VLDMD;
156 case ARM::VSTRD:
Dan Gohmanfe601042010-06-22 15:08:57 +0000157 ++NumVSTMGened;
Jim Grosbache5165492009-11-09 00:11:35 +0000158 return ARM::VSTMD;
Torok Edwinc23197a2009-07-14 16:55:14 +0000159 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000160 }
161 return 0;
162}
163
Evan Cheng27934da2009-08-04 01:43:45 +0000164static bool isT2i32Load(unsigned Opc) {
165 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
166}
167
Evan Cheng45032f22009-07-09 23:11:34 +0000168static bool isi32Load(unsigned Opc) {
Evan Cheng27934da2009-08-04 01:43:45 +0000169 return Opc == ARM::LDR || isT2i32Load(Opc);
170}
171
172static bool isT2i32Store(unsigned Opc) {
173 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng45032f22009-07-09 23:11:34 +0000174}
175
176static bool isi32Store(unsigned Opc) {
Evan Cheng27934da2009-08-04 01:43:45 +0000177 return Opc == ARM::STR || isT2i32Store(Opc);
Evan Cheng45032f22009-07-09 23:11:34 +0000178}
179
Evan Cheng92549222009-06-05 19:08:58 +0000180/// MergeOps - Create and insert a LDM or STM with Base as base register and
Evan Chenga8e29892007-01-19 07:51:42 +0000181/// registers in Regs as the register operands that would be loaded / stored.
Jim Grosbach764ab522009-08-11 15:33:49 +0000182/// It returns true if the transformation is done.
Evan Cheng87d59e42009-06-05 18:19:23 +0000183bool
Evan Cheng92549222009-06-05 19:08:58 +0000184ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB,
Evan Cheng87d59e42009-06-05 18:19:23 +0000185 MachineBasicBlock::iterator MBBI,
186 int Offset, unsigned Base, bool BaseKill,
187 int Opcode, ARMCC::CondCodes Pred,
188 unsigned PredReg, unsigned Scratch, DebugLoc dl,
189 SmallVector<std::pair<unsigned, bool>, 8> &Regs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000190 // Only a single register to load / store. Don't bother.
191 unsigned NumRegs = Regs.size();
192 if (NumRegs <= 1)
193 return false;
194
195 ARM_AM::AMSubMode Mode = ARM_AM::ia;
Bob Wilson14805e22010-08-27 23:57:52 +0000196 // VFP and Thumb2 do not support IB or DA modes.
Bob Wilsond4bfd542010-08-27 23:18:17 +0000197 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Bob Wilson14805e22010-08-27 23:57:52 +0000198 bool haveIBAndDA = isNotVFP && !isThumb2;
199 if (Offset == 4 && haveIBAndDA)
Evan Chenga8e29892007-01-19 07:51:42 +0000200 Mode = ARM_AM::ib;
Bob Wilson14805e22010-08-27 23:57:52 +0000201 else if (Offset == -4 * (int)NumRegs + 4 && haveIBAndDA)
Evan Chenga8e29892007-01-19 07:51:42 +0000202 Mode = ARM_AM::da;
Bob Wilson14805e22010-08-27 23:57:52 +0000203 else if (Offset == -4 * (int)NumRegs && isNotVFP)
204 // VLDM/VSTM do not support DB mode without also updating the base reg.
Evan Chenga8e29892007-01-19 07:51:42 +0000205 Mode = ARM_AM::db;
Bob Wilson14805e22010-08-27 23:57:52 +0000206 else if (Offset != 0) {
Evan Chenga8e29892007-01-19 07:51:42 +0000207 // If starting offset isn't zero, insert a MI to materialize a new base.
208 // But only do so if it is cost effective, i.e. merging more than two
209 // loads / stores.
210 if (NumRegs <= 2)
211 return false;
212
213 unsigned NewBase;
Evan Cheng45032f22009-07-09 23:11:34 +0000214 if (isi32Load(Opcode))
Evan Chenga8e29892007-01-19 07:51:42 +0000215 // If it is a load, then just use one of the destination register to
216 // use as the new base.
Evan Chenga90f3402007-03-06 21:59:20 +0000217 NewBase = Regs[NumRegs-1].first;
Evan Chenga8e29892007-01-19 07:51:42 +0000218 else {
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000219 // Use the scratch register to use as a new base.
220 NewBase = Scratch;
Evan Chenga90f3402007-03-06 21:59:20 +0000221 if (NewBase == 0)
222 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000223 }
Evan Cheng86198642009-08-07 00:34:42 +0000224 int BaseOpc = !isThumb2
225 ? ARM::ADDri
226 : ((Base == ARM::SP) ? ARM::t2ADDrSPi : ARM::t2ADDri);
Evan Chenga8e29892007-01-19 07:51:42 +0000227 if (Offset < 0) {
Evan Cheng86198642009-08-07 00:34:42 +0000228 BaseOpc = !isThumb2
229 ? ARM::SUBri
230 : ((Base == ARM::SP) ? ARM::t2SUBrSPi : ARM::t2SUBri);
Evan Chenga8e29892007-01-19 07:51:42 +0000231 Offset = - Offset;
232 }
Evan Cheng45032f22009-07-09 23:11:34 +0000233 int ImmedOffset = isThumb2
234 ? ARM_AM::getT2SOImmVal(Offset) : ARM_AM::getSOImmVal(Offset);
235 if (ImmedOffset == -1)
236 // FIXME: Try t2ADDri12 or t2SUBri12?
Evan Chenga8e29892007-01-19 07:51:42 +0000237 return false; // Probably not worth it then.
Evan Chenga90f3402007-03-06 21:59:20 +0000238
Dale Johannesenb6728402009-02-13 02:25:56 +0000239 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
Evan Chenge7cbe412009-07-08 21:03:57 +0000240 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
Evan Cheng13ab0202007-07-10 18:08:01 +0000241 .addImm(Pred).addReg(PredReg).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000242 Base = NewBase;
Evan Chenga90f3402007-03-06 21:59:20 +0000243 BaseKill = true; // New base is always killed right its use.
Evan Chenga8e29892007-01-19 07:51:42 +0000244 }
245
Bob Wilson8d95e0b2010-03-16 00:31:15 +0000246 bool isDef = (isi32Load(Opcode) || Opcode == ARM::VLDRS ||
247 Opcode == ARM::VLDRD);
Evan Chenga8e29892007-01-19 07:51:42 +0000248 Opcode = getLoadStoreMultipleOpcode(Opcode);
Bob Wilsond4bfd542010-08-27 23:18:17 +0000249 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(Opcode))
250 .addReg(Base, getKillRegState(BaseKill))
251 .addImm(ARM_AM::getAM4ModeImm(Mode)).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000252 for (unsigned i = 0; i != NumRegs; ++i)
Bill Wendling587daed2009-05-13 21:33:08 +0000253 MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef)
254 | getKillRegState(Regs[i].second));
Evan Chenga8e29892007-01-19 07:51:42 +0000255
256 return true;
257}
258
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000259// MergeOpsUpdate - call MergeOps and update MemOps and merges accordingly on
260// success.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000261void ARMLoadStoreOpt::MergeOpsUpdate(MachineBasicBlock &MBB,
262 MemOpQueue &memOps,
263 unsigned memOpsBegin, unsigned memOpsEnd,
264 unsigned insertAfter, int Offset,
265 unsigned Base, bool BaseKill,
266 int Opcode,
267 ARMCC::CondCodes Pred, unsigned PredReg,
268 unsigned Scratch,
269 DebugLoc dl,
270 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000271 // First calculate which of the registers should be killed by the merged
272 // instruction.
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000273 const unsigned insertPos = memOps[insertAfter].Position;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000274
275 SmallSet<unsigned, 4> UnavailRegs;
276 SmallSet<unsigned, 4> KilledRegs;
277 DenseMap<unsigned, unsigned> Killer;
278 for (unsigned i = 0; i < memOpsBegin; ++i) {
279 if (memOps[i].Position < insertPos && memOps[i].isKill) {
280 unsigned Reg = memOps[i].Reg;
281 if (memOps[i].Merged)
282 UnavailRegs.insert(Reg);
283 else {
284 KilledRegs.insert(Reg);
285 Killer[Reg] = i;
286 }
287 }
288 }
289 for (unsigned i = memOpsEnd, e = memOps.size(); i != e; ++i) {
290 if (memOps[i].Position < insertPos && memOps[i].isKill) {
291 unsigned Reg = memOps[i].Reg;
292 KilledRegs.insert(Reg);
293 Killer[Reg] = i;
294 }
295 }
296
297 SmallVector<std::pair<unsigned, bool>, 8> Regs;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000298 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Evan Chengd95ea2d2010-06-21 21:21:14 +0000299 unsigned Reg = memOps[i].Reg;
300 if (UnavailRegs.count(Reg))
301 // Register is killed before and it's not easy / possible to update the
302 // kill marker on already merged instructions. Abort.
303 return;
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000304
305 // If we are inserting the merged operation after an unmerged operation that
306 // uses the same register, make sure to transfer any kill flag.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000307 bool isKill = memOps[i].isKill || KilledRegs.count(Reg);
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000308 Regs.push_back(std::make_pair(Reg, isKill));
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000309 }
310
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000311 // Try to do the merge.
312 MachineBasicBlock::iterator Loc = memOps[insertAfter].MBBI;
Dan Gohmanfe601042010-06-22 15:08:57 +0000313 ++Loc;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000314 if (!MergeOps(MBB, Loc, Offset, Base, BaseKill, Opcode,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000315 Pred, PredReg, Scratch, dl, Regs))
316 return;
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000317
318 // Merge succeeded, update records.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000319 Merges.push_back(prior(Loc));
320 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000321 // Remove kill flags from any unmerged memops that come before insertPos.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000322 if (Regs[i-memOpsBegin].second) {
323 unsigned Reg = Regs[i-memOpsBegin].first;
324 if (KilledRegs.count(Reg)) {
325 unsigned j = Killer[Reg];
326 memOps[j].MBBI->getOperand(0).setIsKill(false);
327 }
328 }
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000329 MBB.erase(memOps[i].MBBI);
330 memOps[i].Merged = true;
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000331 }
332}
333
Evan Chenga90f3402007-03-06 21:59:20 +0000334/// MergeLDR_STR - Merge a number of load / store instructions into one or more
335/// load / store multiple instructions.
Evan Cheng5ba71882009-06-05 17:56:14 +0000336void
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000337ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
Evan Cheng5ba71882009-06-05 17:56:14 +0000338 unsigned Base, int Opcode, unsigned Size,
339 ARMCC::CondCodes Pred, unsigned PredReg,
340 unsigned Scratch, MemOpQueue &MemOps,
341 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Bob Wilsond4bfd542010-08-27 23:18:17 +0000342 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000343 int Offset = MemOps[SIndex].Offset;
344 int SOffset = Offset;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000345 unsigned insertAfter = SIndex;
Evan Chenga8e29892007-01-19 07:51:42 +0000346 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng87d59e42009-06-05 18:19:23 +0000347 DebugLoc dl = Loc->getDebugLoc();
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000348 const MachineOperand &PMO = Loc->getOperand(0);
349 unsigned PReg = PMO.getReg();
350 unsigned PRegNum = PMO.isUndef() ? UINT_MAX
351 : ARMRegisterInfo::getRegisterNumbering(PReg);
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000352 unsigned Count = 1;
Evan Cheng44bec522007-05-15 01:29:07 +0000353
Evan Chenga8e29892007-01-19 07:51:42 +0000354 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
355 int NewOffset = MemOps[i].Offset;
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000356 const MachineOperand &MO = MemOps[i].MBBI->getOperand(0);
357 unsigned Reg = MO.getReg();
358 unsigned RegNum = MO.isUndef() ? UINT_MAX
359 : ARMRegisterInfo::getRegisterNumbering(Reg);
Bob Wilsond4bfd542010-08-27 23:18:17 +0000360 // Register numbers must be in ascending order. For VFP, the registers
361 // must also be consecutive and there is a limit of 16 double-word
362 // registers per instruction.
Evan Cheng3f7aa792010-02-12 22:17:21 +0000363 if (Reg != ARM::SP &&
364 NewOffset == Offset + (int)Size &&
Bob Wilsond4bfd542010-08-27 23:18:17 +0000365 ((isNotVFP && RegNum > PRegNum)
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000366 || ((Size < 8 || Count < 16) && RegNum == PRegNum+1))) {
Evan Chenga8e29892007-01-19 07:51:42 +0000367 Offset += Size;
Evan Chenga8e29892007-01-19 07:51:42 +0000368 PRegNum = RegNum;
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000369 ++Count;
Evan Chenga8e29892007-01-19 07:51:42 +0000370 } else {
371 // Can't merge this in. Try merge the earlier ones first.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000372 MergeOpsUpdate(MBB, MemOps, SIndex, i, insertAfter, SOffset,
373 Base, false, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000374 MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch,
375 MemOps, Merges);
376 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000377 }
378
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000379 if (MemOps[i].Position > MemOps[insertAfter].Position)
380 insertAfter = i;
Evan Chenga8e29892007-01-19 07:51:42 +0000381 }
382
Evan Chengfaa51072007-04-26 19:00:32 +0000383 bool BaseKill = Loc->findRegisterUseOperandIdx(Base, true) != -1;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000384 MergeOpsUpdate(MBB, MemOps, SIndex, MemOps.size(), insertAfter, SOffset,
385 Base, BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000386 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000387}
388
389static inline bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000390 unsigned Bytes, unsigned Limit,
391 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000392 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000393 if (!MI)
394 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000395 if (MI->getOpcode() != ARM::t2SUBri &&
Evan Cheng86198642009-08-07 00:34:42 +0000396 MI->getOpcode() != ARM::t2SUBrSPi &&
397 MI->getOpcode() != ARM::t2SUBrSPi12 &&
398 MI->getOpcode() != ARM::tSUBspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000399 MI->getOpcode() != ARM::SUBri)
400 return false;
401
402 // Make sure the offset fits in 8 bits.
Bob Wilson3d38e832010-08-27 21:44:35 +0000403 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng27934da2009-08-04 01:43:45 +0000404 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000405
Evan Cheng86198642009-08-07 00:34:42 +0000406 unsigned Scale = (MI->getOpcode() == ARM::tSUBspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000407 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000408 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000409 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000410 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000411 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000412}
413
414static inline bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000415 unsigned Bytes, unsigned Limit,
416 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000417 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000418 if (!MI)
419 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000420 if (MI->getOpcode() != ARM::t2ADDri &&
Evan Cheng86198642009-08-07 00:34:42 +0000421 MI->getOpcode() != ARM::t2ADDrSPi &&
422 MI->getOpcode() != ARM::t2ADDrSPi12 &&
423 MI->getOpcode() != ARM::tADDspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000424 MI->getOpcode() != ARM::ADDri)
425 return false;
426
Bob Wilson3d38e832010-08-27 21:44:35 +0000427 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng45032f22009-07-09 23:11:34 +0000428 // Make sure the offset fits in 8 bits.
Evan Cheng27934da2009-08-04 01:43:45 +0000429 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000430
Evan Cheng86198642009-08-07 00:34:42 +0000431 unsigned Scale = (MI->getOpcode() == ARM::tADDspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000432 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000433 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000434 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000435 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000436 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000437}
438
439static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
440 switch (MI->getOpcode()) {
441 default: return 0;
442 case ARM::LDR:
443 case ARM::STR:
Evan Cheng45032f22009-07-09 23:11:34 +0000444 case ARM::t2LDRi8:
445 case ARM::t2LDRi12:
446 case ARM::t2STRi8:
447 case ARM::t2STRi12:
Jim Grosbache5165492009-11-09 00:11:35 +0000448 case ARM::VLDRS:
449 case ARM::VSTRS:
Evan Chenga8e29892007-01-19 07:51:42 +0000450 return 4;
Jim Grosbache5165492009-11-09 00:11:35 +0000451 case ARM::VLDRD:
452 case ARM::VSTRD:
Evan Chenga8e29892007-01-19 07:51:42 +0000453 return 8;
454 case ARM::LDM:
455 case ARM::STM:
Evan Cheng27934da2009-08-04 01:43:45 +0000456 case ARM::t2LDM:
457 case ARM::t2STM:
Jim Grosbache5165492009-11-09 00:11:35 +0000458 case ARM::VLDMS:
459 case ARM::VSTMS:
460 case ARM::VLDMD:
461 case ARM::VSTMD:
Bob Wilsond4bfd542010-08-27 23:18:17 +0000462 return (MI->getNumOperands() - 4) * 4;
Evan Chenga8e29892007-01-19 07:51:42 +0000463 }
464}
465
Bob Wilson815baeb2010-03-13 01:08:20 +0000466static unsigned getUpdatingLSMultipleOpcode(unsigned Opc) {
467 switch (Opc) {
468 case ARM::LDM: return ARM::LDM_UPD;
469 case ARM::STM: return ARM::STM_UPD;
470 case ARM::t2LDM: return ARM::t2LDM_UPD;
471 case ARM::t2STM: return ARM::t2STM_UPD;
472 case ARM::VLDMS: return ARM::VLDMS_UPD;
473 case ARM::VLDMD: return ARM::VLDMD_UPD;
474 case ARM::VSTMS: return ARM::VSTMS_UPD;
475 case ARM::VSTMD: return ARM::VSTMD_UPD;
476 default: llvm_unreachable("Unhandled opcode!");
477 }
478 return 0;
479}
480
Evan Cheng45032f22009-07-09 23:11:34 +0000481/// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base
Jim Grosbache5165492009-11-09 00:11:35 +0000482/// register into the LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
Evan Chenga8e29892007-01-19 07:51:42 +0000483///
484/// stmia rn, <ra, rb, rc>
485/// rn := rn + 4 * 3;
486/// =>
487/// stmia rn!, <ra, rb, rc>
488///
489/// rn := rn - 4 * 3;
490/// ldmia rn, <ra, rb, rc>
491/// =>
492/// ldmdb rn!, <ra, rb, rc>
Evan Cheng45032f22009-07-09 23:11:34 +0000493bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
494 MachineBasicBlock::iterator MBBI,
495 bool &Advance,
496 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000497 MachineInstr *MI = MBBI;
498 unsigned Base = MI->getOperand(0).getReg();
Bob Wilson815baeb2010-03-13 01:08:20 +0000499 bool BaseKill = MI->getOperand(0).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000500 unsigned Bytes = getLSMultipleTransferSize(MI);
Evan Cheng0e1d3792007-07-05 07:18:20 +0000501 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000502 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000503 int Opcode = MI->getOpcode();
Bob Wilson815baeb2010-03-13 01:08:20 +0000504 DebugLoc dl = MI->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000505
Bob Wilson815baeb2010-03-13 01:08:20 +0000506 bool DoMerge = false;
507 ARM_AM::AMSubMode Mode = ARM_AM::ia;
Evan Chenga8e29892007-01-19 07:51:42 +0000508
Bob Wilsond4bfd542010-08-27 23:18:17 +0000509 // Can't use an updating ld/st if the base register is also a dest
510 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
511 for (unsigned i = 3, e = MI->getNumOperands(); i != e; ++i) {
512 if (MI->getOperand(i).getReg() == Base)
513 return false;
Bob Wilson815baeb2010-03-13 01:08:20 +0000514 }
Bob Wilsond4bfd542010-08-27 23:18:17 +0000515 Mode = ARM_AM::getAM4SubMode(MI->getOperand(1).getImm());
Evan Chenga8e29892007-01-19 07:51:42 +0000516
Bob Wilson815baeb2010-03-13 01:08:20 +0000517 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000518 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
519 if (MBBI != BeginMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000520 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000521 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
522 --PrevMBBI;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000523 if (Mode == ARM_AM::ia &&
524 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
525 Mode = ARM_AM::db;
526 DoMerge = true;
527 } else if (Mode == ARM_AM::ib &&
528 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
529 Mode = ARM_AM::da;
530 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000531 }
Bob Wilson815baeb2010-03-13 01:08:20 +0000532 if (DoMerge)
533 MBB.erase(PrevMBBI);
534 }
Evan Chenga8e29892007-01-19 07:51:42 +0000535
Bob Wilson815baeb2010-03-13 01:08:20 +0000536 // Try merging with the next instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000537 MachineBasicBlock::iterator EndMBBI = MBB.end();
538 if (!DoMerge && MBBI != EndMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000539 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000540 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
541 ++NextMBBI;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000542 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
543 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
544 DoMerge = true;
545 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
546 isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
547 DoMerge = true;
Bob Wilson815baeb2010-03-13 01:08:20 +0000548 }
549 if (DoMerge) {
550 if (NextMBBI == I) {
551 Advance = true;
552 ++I;
553 }
554 MBB.erase(NextMBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000555 }
556 }
557
Bob Wilson815baeb2010-03-13 01:08:20 +0000558 if (!DoMerge)
559 return false;
560
561 unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode);
562 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
563 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilsond4bfd542010-08-27 23:18:17 +0000564 .addReg(Base, getKillRegState(BaseKill))
565 .addImm(ARM_AM::getAM4ModeImm(Mode))
566 .addImm(Pred).addReg(PredReg);
Bob Wilson815baeb2010-03-13 01:08:20 +0000567 // Transfer the rest of operands.
568 for (unsigned OpNum = 4, e = MI->getNumOperands(); OpNum != e; ++OpNum)
569 MIB.addOperand(MI->getOperand(OpNum));
570 // Transfer memoperands.
571 (*MIB).setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
572
573 MBB.erase(MBBI);
574 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000575}
576
577static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc) {
578 switch (Opc) {
579 case ARM::LDR: return ARM::LDR_PRE;
580 case ARM::STR: return ARM::STR_PRE;
Bob Wilson815baeb2010-03-13 01:08:20 +0000581 case ARM::VLDRS: return ARM::VLDMS_UPD;
582 case ARM::VLDRD: return ARM::VLDMD_UPD;
583 case ARM::VSTRS: return ARM::VSTMS_UPD;
584 case ARM::VSTRD: return ARM::VSTMD_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000585 case ARM::t2LDRi8:
586 case ARM::t2LDRi12:
587 return ARM::t2LDR_PRE;
588 case ARM::t2STRi8:
589 case ARM::t2STRi12:
590 return ARM::t2STR_PRE;
Torok Edwinc23197a2009-07-14 16:55:14 +0000591 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000592 }
593 return 0;
594}
595
596static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc) {
597 switch (Opc) {
598 case ARM::LDR: return ARM::LDR_POST;
599 case ARM::STR: return ARM::STR_POST;
Bob Wilson815baeb2010-03-13 01:08:20 +0000600 case ARM::VLDRS: return ARM::VLDMS_UPD;
601 case ARM::VLDRD: return ARM::VLDMD_UPD;
602 case ARM::VSTRS: return ARM::VSTMS_UPD;
603 case ARM::VSTRD: return ARM::VSTMD_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000604 case ARM::t2LDRi8:
605 case ARM::t2LDRi12:
606 return ARM::t2LDR_POST;
607 case ARM::t2STRi8:
608 case ARM::t2STRi12:
609 return ARM::t2STR_POST;
Torok Edwinc23197a2009-07-14 16:55:14 +0000610 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000611 }
612 return 0;
613}
614
Evan Cheng45032f22009-07-09 23:11:34 +0000615/// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base
Evan Chenga8e29892007-01-19 07:51:42 +0000616/// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Evan Cheng45032f22009-07-09 23:11:34 +0000617bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
618 MachineBasicBlock::iterator MBBI,
619 const TargetInstrInfo *TII,
620 bool &Advance,
621 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000622 MachineInstr *MI = MBBI;
623 unsigned Base = MI->getOperand(1).getReg();
Evan Chenga90f3402007-03-06 21:59:20 +0000624 bool BaseKill = MI->getOperand(1).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000625 unsigned Bytes = getLSMultipleTransferSize(MI);
626 int Opcode = MI->getOpcode();
Dale Johannesenb6728402009-02-13 02:25:56 +0000627 DebugLoc dl = MI->getDebugLoc();
Bob Wilsone4193b22010-03-12 22:50:09 +0000628 bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
629 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS);
630 bool isAM2 = (Opcode == ARM::LDR || Opcode == ARM::STR);
Evan Cheng45032f22009-07-09 23:11:34 +0000631 if (isAM2 && ARM_AM::getAM2Offset(MI->getOperand(3).getImm()) != 0)
632 return false;
Bob Wilsone4193b22010-03-12 22:50:09 +0000633 if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng45032f22009-07-09 23:11:34 +0000634 return false;
Bob Wilsone4193b22010-03-12 22:50:09 +0000635 if (isT2i32Load(Opcode) || isT2i32Store(Opcode))
Evan Cheng27934da2009-08-04 01:43:45 +0000636 if (MI->getOperand(2).getImm() != 0)
637 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000638
Jim Grosbache5165492009-11-09 00:11:35 +0000639 bool isLd = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Chenga8e29892007-01-19 07:51:42 +0000640 // Can't do the merge if the destination register is the same as the would-be
641 // writeback register.
642 if (isLd && MI->getOperand(0).getReg() == Base)
643 return false;
644
Evan Cheng0e1d3792007-07-05 07:18:20 +0000645 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000646 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000647 bool DoMerge = false;
648 ARM_AM::AddrOpc AddSub = ARM_AM::add;
649 unsigned NewOpc = 0;
Evan Cheng27934da2009-08-04 01:43:45 +0000650 // AM2 - 12 bits, thumb2 - 8 bits.
651 unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100);
Bob Wilsone4193b22010-03-12 22:50:09 +0000652
653 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000654 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
655 if (MBBI != BeginMBBI) {
Evan Chenga8e29892007-01-19 07:51:42 +0000656 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000657 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
658 --PrevMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000659 if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000660 DoMerge = true;
661 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000662 } else if (!isAM5 &&
663 isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000664 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000665 }
Bob Wilsone4193b22010-03-12 22:50:09 +0000666 if (DoMerge) {
667 NewOpc = getPreIndexedLoadStoreOpcode(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000668 MBB.erase(PrevMBBI);
Bob Wilsone4193b22010-03-12 22:50:09 +0000669 }
Evan Chenga8e29892007-01-19 07:51:42 +0000670 }
671
Bob Wilsone4193b22010-03-12 22:50:09 +0000672 // Try merging with the next instruction.
Jim Grosbach6335ac62010-06-08 22:53:32 +0000673 MachineBasicBlock::iterator EndMBBI = MBB.end();
Jim Grosbach3de755b2010-06-03 22:41:15 +0000674 if (!DoMerge && MBBI != EndMBBI) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000675 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000676 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
677 ++NextMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000678 if (!isAM5 &&
679 isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000680 DoMerge = true;
681 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000682 } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000683 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000684 }
Evan Chenge71bff72007-09-19 21:48:07 +0000685 if (DoMerge) {
Bob Wilsone4193b22010-03-12 22:50:09 +0000686 NewOpc = getPostIndexedLoadStoreOpcode(Opcode);
Evan Chenge71bff72007-09-19 21:48:07 +0000687 if (NextMBBI == I) {
688 Advance = true;
689 ++I;
690 }
Evan Chenga8e29892007-01-19 07:51:42 +0000691 MBB.erase(NextMBBI);
Evan Chenge71bff72007-09-19 21:48:07 +0000692 }
Evan Chenga8e29892007-01-19 07:51:42 +0000693 }
694
695 if (!DoMerge)
696 return false;
697
Evan Cheng9e7a3122009-08-04 21:12:13 +0000698 unsigned Offset = 0;
699 if (isAM5)
Bob Wilsond4bfd542010-08-27 23:18:17 +0000700 Offset = ARM_AM::getAM4ModeImm(AddSub == ARM_AM::sub ?
701 ARM_AM::db : ARM_AM::ia);
Evan Cheng9e7a3122009-08-04 21:12:13 +0000702 else if (isAM2)
703 Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
704 else
705 Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Bob Wilson3943ac32010-03-13 00:43:32 +0000706
707 if (isAM5) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000708 // VLDM[SD}_UPD, VSTM[SD]_UPD
Bob Wilsond4bfd542010-08-27 23:18:17 +0000709 // (There are no base-updating versions of VLDR/VSTR instructions, but the
710 // updating load/store-multiple instructions can be used with only one
711 // register.)
Bob Wilson3943ac32010-03-13 00:43:32 +0000712 MachineOperand &MO = MI->getOperand(0);
713 BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
Bob Wilson815baeb2010-03-13 01:08:20 +0000714 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson3943ac32010-03-13 00:43:32 +0000715 .addReg(Base, getKillRegState(isLd ? BaseKill : false))
716 .addImm(Offset)
717 .addImm(Pred).addReg(PredReg)
Bob Wilson3943ac32010-03-13 00:43:32 +0000718 .addReg(MO.getReg(), (isLd ? getDefRegState(true) :
719 getKillRegState(MO.isKill())));
720 } else if (isLd) {
721 if (isAM2)
Evan Cheng27934da2009-08-04 01:43:45 +0000722 // LDR_PRE, LDR_POST,
723 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
724 .addReg(Base, RegState::Define)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000725 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000726 else
Evan Cheng27934da2009-08-04 01:43:45 +0000727 // t2LDR_PRE, t2LDR_POST
728 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
729 .addReg(Base, RegState::Define)
730 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
731 } else {
732 MachineOperand &MO = MI->getOperand(0);
Bob Wilson3943ac32010-03-13 00:43:32 +0000733 if (isAM2)
Evan Cheng27934da2009-08-04 01:43:45 +0000734 // STR_PRE, STR_POST
735 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
736 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
737 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
738 else
739 // t2STR_PRE, t2STR_POST
740 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
741 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
742 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000743 }
744 MBB.erase(MBBI);
745
746 return true;
747}
748
Evan Chengcc1c4272007-03-06 18:02:41 +0000749/// isMemoryOp - Returns true if instruction is a memory operations (that this
750/// pass is capable of operating on).
Evan Cheng45032f22009-07-09 23:11:34 +0000751static bool isMemoryOp(const MachineInstr *MI) {
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000752 // When no memory operands are present, conservatively assume unaligned,
753 // volatile, unfoldable.
754 if (!MI->hasOneMemOperand())
755 return false;
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000756
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000757 const MachineMemOperand *MMO = *MI->memoperands_begin();
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000758
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000759 // Don't touch volatile memory accesses - we may be changing their order.
760 if (MMO->isVolatile())
761 return false;
762
763 // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is
764 // not.
765 if (MMO->getAlignment() < 4)
766 return false;
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000767
Jakob Stoklund Olesen9e6396d2010-02-24 18:57:08 +0000768 // str <undef> could probably be eliminated entirely, but for now we just want
769 // to avoid making a mess of it.
770 // FIXME: Use str <undef> as a wildcard to enable better stm folding.
771 if (MI->getNumOperands() > 0 && MI->getOperand(0).isReg() &&
772 MI->getOperand(0).isUndef())
773 return false;
774
Bob Wilsonbbf39b02010-03-04 21:04:38 +0000775 // Likewise don't mess with references to undefined addresses.
776 if (MI->getNumOperands() > 1 && MI->getOperand(1).isReg() &&
777 MI->getOperand(1).isUndef())
778 return false;
779
Evan Chengcc1c4272007-03-06 18:02:41 +0000780 int Opcode = MI->getOpcode();
781 switch (Opcode) {
782 default: break;
783 case ARM::LDR:
784 case ARM::STR:
Dan Gohmand735b802008-10-03 15:45:36 +0000785 return MI->getOperand(1).isReg() && MI->getOperand(2).getReg() == 0;
Jim Grosbache5165492009-11-09 00:11:35 +0000786 case ARM::VLDRS:
787 case ARM::VSTRS:
Dan Gohmand735b802008-10-03 15:45:36 +0000788 return MI->getOperand(1).isReg();
Jim Grosbache5165492009-11-09 00:11:35 +0000789 case ARM::VLDRD:
790 case ARM::VSTRD:
Dan Gohmand735b802008-10-03 15:45:36 +0000791 return MI->getOperand(1).isReg();
Evan Cheng45032f22009-07-09 23:11:34 +0000792 case ARM::t2LDRi8:
793 case ARM::t2LDRi12:
794 case ARM::t2STRi8:
795 case ARM::t2STRi12:
Evan Chenge298ab22009-09-27 09:46:04 +0000796 return MI->getOperand(1).isReg();
Evan Chengcc1c4272007-03-06 18:02:41 +0000797 }
798 return false;
799}
800
Evan Cheng11788fd2007-03-08 02:55:08 +0000801/// AdvanceRS - Advance register scavenger to just before the earliest memory
802/// op that is being merged.
803void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) {
804 MachineBasicBlock::iterator Loc = MemOps[0].MBBI;
805 unsigned Position = MemOps[0].Position;
806 for (unsigned i = 1, e = MemOps.size(); i != e; ++i) {
807 if (MemOps[i].Position < Position) {
808 Position = MemOps[i].Position;
809 Loc = MemOps[i].MBBI;
810 }
811 }
812
813 if (Loc != MBB.begin())
814 RS->forward(prior(Loc));
815}
816
Evan Chenge7d6df72009-06-13 09:12:55 +0000817static int getMemoryOpOffset(const MachineInstr *MI) {
818 int Opcode = MI->getOpcode();
819 bool isAM2 = Opcode == ARM::LDR || Opcode == ARM::STR;
Evan Cheng358dec52009-06-15 08:28:29 +0000820 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
Evan Chenge7d6df72009-06-13 09:12:55 +0000821 unsigned NumOperands = MI->getDesc().getNumOperands();
822 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
Evan Cheng45032f22009-07-09 23:11:34 +0000823
824 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
825 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
826 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8)
827 return OffField;
828
Evan Chenge7d6df72009-06-13 09:12:55 +0000829 int Offset = isAM2
Evan Cheng358dec52009-06-15 08:28:29 +0000830 ? ARM_AM::getAM2Offset(OffField)
831 : (isAM3 ? ARM_AM::getAM3Offset(OffField)
832 : ARM_AM::getAM5Offset(OffField) * 4);
Evan Chenge7d6df72009-06-13 09:12:55 +0000833 if (isAM2) {
834 if (ARM_AM::getAM2Op(OffField) == ARM_AM::sub)
835 Offset = -Offset;
Evan Cheng358dec52009-06-15 08:28:29 +0000836 } else if (isAM3) {
837 if (ARM_AM::getAM3Op(OffField) == ARM_AM::sub)
838 Offset = -Offset;
Evan Chenge7d6df72009-06-13 09:12:55 +0000839 } else {
840 if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub)
841 Offset = -Offset;
842 }
843 return Offset;
844}
845
Evan Cheng358dec52009-06-15 08:28:29 +0000846static void InsertLDR_STR(MachineBasicBlock &MBB,
847 MachineBasicBlock::iterator &MBBI,
848 int OffImm, bool isDef,
849 DebugLoc dl, unsigned NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +0000850 unsigned Reg, bool RegDeadKill, bool RegUndef,
851 unsigned BaseReg, bool BaseKill, bool BaseUndef,
852 unsigned OffReg, bool OffKill, bool OffUndef,
Evan Cheng358dec52009-06-15 08:28:29 +0000853 ARMCC::CondCodes Pred, unsigned PredReg,
Evan Chenge298ab22009-09-27 09:46:04 +0000854 const TargetInstrInfo *TII, bool isT2) {
855 int Offset = OffImm;
856 if (!isT2) {
857 if (OffImm < 0)
858 Offset = ARM_AM::getAM2Opc(ARM_AM::sub, -OffImm, ARM_AM::no_shift);
859 else
860 Offset = ARM_AM::getAM2Opc(ARM_AM::add, OffImm, ARM_AM::no_shift);
861 }
862 if (isDef) {
863 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
864 TII->get(NewOpc))
Evan Cheng974fe5d2009-06-19 01:59:04 +0000865 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Chenge298ab22009-09-27 09:46:04 +0000866 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
867 if (!isT2)
868 MIB.addReg(OffReg, getKillRegState(OffKill)|getUndefRegState(OffUndef));
869 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
870 } else {
871 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
872 TII->get(NewOpc))
873 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
874 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
875 if (!isT2)
876 MIB.addReg(OffReg, getKillRegState(OffKill)|getUndefRegState(OffUndef));
877 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
878 }
Evan Cheng358dec52009-06-15 08:28:29 +0000879}
880
881bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
882 MachineBasicBlock::iterator &MBBI) {
883 MachineInstr *MI = &*MBBI;
884 unsigned Opcode = MI->getOpcode();
Evan Chenge298ab22009-09-27 09:46:04 +0000885 if (Opcode == ARM::LDRD || Opcode == ARM::STRD ||
886 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) {
Evan Cheng358dec52009-06-15 08:28:29 +0000887 unsigned EvenReg = MI->getOperand(0).getReg();
888 unsigned OddReg = MI->getOperand(1).getReg();
889 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
890 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
891 if ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum)
892 return false;
893
Evan Chengd95ea2d2010-06-21 21:21:14 +0000894 MachineBasicBlock::iterator NewBBI = MBBI;
Evan Chenge298ab22009-09-27 09:46:04 +0000895 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
896 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
Evan Cheng974fe5d2009-06-19 01:59:04 +0000897 bool EvenDeadKill = isLd ?
898 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +0000899 bool EvenUndef = MI->getOperand(0).isUndef();
Evan Cheng974fe5d2009-06-19 01:59:04 +0000900 bool OddDeadKill = isLd ?
901 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +0000902 bool OddUndef = MI->getOperand(1).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +0000903 const MachineOperand &BaseOp = MI->getOperand(2);
904 unsigned BaseReg = BaseOp.getReg();
905 bool BaseKill = BaseOp.isKill();
Evan Chenge298ab22009-09-27 09:46:04 +0000906 bool BaseUndef = BaseOp.isUndef();
907 unsigned OffReg = isT2 ? 0 : MI->getOperand(3).getReg();
908 bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
909 bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +0000910 int OffImm = getMemoryOpOffset(MI);
911 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000912 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Cheng358dec52009-06-15 08:28:29 +0000913
914 if (OddRegNum > EvenRegNum && OffReg == 0 && OffImm == 0) {
915 // Ascending register numbers and no offset. It's safe to change it to a
916 // ldm or stm.
Evan Chenge298ab22009-09-27 09:46:04 +0000917 unsigned NewOpc = (isLd)
918 ? (isT2 ? ARM::t2LDM : ARM::LDM)
919 : (isT2 ? ARM::t2STM : ARM::STM);
Evan Chengf9f1da12009-06-18 02:04:01 +0000920 if (isLd) {
921 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
922 .addReg(BaseReg, getKillRegState(BaseKill))
923 .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia))
924 .addImm(Pred).addReg(PredReg)
Evan Cheng974fe5d2009-06-19 01:59:04 +0000925 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
Evan Chengd20d6582009-10-01 01:33:39 +0000926 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
Evan Chengf9f1da12009-06-18 02:04:01 +0000927 ++NumLDRD2LDM;
928 } else {
929 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
930 .addReg(BaseReg, getKillRegState(BaseKill))
931 .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia))
932 .addImm(Pred).addReg(PredReg)
Evan Chenge298ab22009-09-27 09:46:04 +0000933 .addReg(EvenReg,
934 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
935 .addReg(OddReg,
Evan Chengd20d6582009-10-01 01:33:39 +0000936 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
Evan Chengf9f1da12009-06-18 02:04:01 +0000937 ++NumSTRD2STM;
938 }
Evan Chengd95ea2d2010-06-21 21:21:14 +0000939 NewBBI = llvm::prior(MBBI);
Evan Cheng358dec52009-06-15 08:28:29 +0000940 } else {
941 // Split into two instructions.
Evan Chenge298ab22009-09-27 09:46:04 +0000942 assert((!isT2 || !OffReg) &&
943 "Thumb2 ldrd / strd does not encode offset register!");
944 unsigned NewOpc = (isLd)
945 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDR)
946 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STR);
Evan Cheng358dec52009-06-15 08:28:29 +0000947 DebugLoc dl = MBBI->getDebugLoc();
948 // If this is a load and base register is killed, it may have been
949 // re-defed by the load, make sure the first load does not clobber it.
Evan Chengf9f1da12009-06-18 02:04:01 +0000950 if (isLd &&
Evan Cheng358dec52009-06-15 08:28:29 +0000951 (BaseKill || OffKill) &&
952 (TRI->regsOverlap(EvenReg, BaseReg) ||
953 (OffReg && TRI->regsOverlap(EvenReg, OffReg)))) {
954 assert(!TRI->regsOverlap(OddReg, BaseReg) &&
955 (!OffReg || !TRI->regsOverlap(OddReg, OffReg)));
Evan Chenge298ab22009-09-27 09:46:04 +0000956 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
957 OddReg, OddDeadKill, false,
958 BaseReg, false, BaseUndef, OffReg, false, OffUndef,
959 Pred, PredReg, TII, isT2);
Evan Chengd95ea2d2010-06-21 21:21:14 +0000960 NewBBI = llvm::prior(MBBI);
Evan Chenge298ab22009-09-27 09:46:04 +0000961 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
962 EvenReg, EvenDeadKill, false,
963 BaseReg, BaseKill, BaseUndef, OffReg, OffKill, OffUndef,
964 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +0000965 } else {
Evan Cheng0cd22dd2009-11-14 01:50:00 +0000966 if (OddReg == EvenReg && EvenDeadKill) {
Jim Grosbach18f30e62010-06-02 21:53:11 +0000967 // If the two source operands are the same, the kill marker is
968 // probably on the first one. e.g.
Evan Cheng0cd22dd2009-11-14 01:50:00 +0000969 // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0
970 EvenDeadKill = false;
971 OddDeadKill = true;
972 }
Evan Cheng974fe5d2009-06-19 01:59:04 +0000973 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +0000974 EvenReg, EvenDeadKill, EvenUndef,
975 BaseReg, false, BaseUndef, OffReg, false, OffUndef,
976 Pred, PredReg, TII, isT2);
Evan Chengd95ea2d2010-06-21 21:21:14 +0000977 NewBBI = llvm::prior(MBBI);
Evan Cheng974fe5d2009-06-19 01:59:04 +0000978 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +0000979 OddReg, OddDeadKill, OddUndef,
980 BaseReg, BaseKill, BaseUndef, OffReg, OffKill, OffUndef,
981 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +0000982 }
Evan Chengf9f1da12009-06-18 02:04:01 +0000983 if (isLd)
984 ++NumLDRD2LDR;
985 else
986 ++NumSTRD2STR;
Evan Cheng358dec52009-06-15 08:28:29 +0000987 }
988
Evan Cheng358dec52009-06-15 08:28:29 +0000989 MBB.erase(MI);
Evan Chengd95ea2d2010-06-21 21:21:14 +0000990 MBBI = NewBBI;
991 return true;
Evan Cheng358dec52009-06-15 08:28:29 +0000992 }
993 return false;
994}
995
Evan Chenga8e29892007-01-19 07:51:42 +0000996/// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR
997/// ops of the same base and incrementing offset into LDM / STM ops.
998bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
999 unsigned NumMerges = 0;
1000 unsigned NumMemOps = 0;
1001 MemOpQueue MemOps;
1002 unsigned CurrBase = 0;
1003 int CurrOpc = -1;
1004 unsigned CurrSize = 0;
Evan Cheng44bec522007-05-15 01:29:07 +00001005 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001006 unsigned CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001007 unsigned Position = 0;
Evan Cheng5ba71882009-06-05 17:56:14 +00001008 SmallVector<MachineBasicBlock::iterator,4> Merges;
Evan Chengcc1c4272007-03-06 18:02:41 +00001009
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001010 RS->enterBasicBlock(&MBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001011 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1012 while (MBBI != E) {
Evan Cheng358dec52009-06-15 08:28:29 +00001013 if (FixInvalidRegPairOp(MBB, MBBI))
1014 continue;
1015
Evan Chenga8e29892007-01-19 07:51:42 +00001016 bool Advance = false;
1017 bool TryMerge = false;
1018 bool Clobber = false;
1019
Evan Chengcc1c4272007-03-06 18:02:41 +00001020 bool isMemOp = isMemoryOp(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001021 if (isMemOp) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001022 int Opcode = MBBI->getOpcode();
Evan Chengcc1c4272007-03-06 18:02:41 +00001023 unsigned Size = getLSMultipleTransferSize(MBBI);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001024 const MachineOperand &MO = MBBI->getOperand(0);
1025 unsigned Reg = MO.getReg();
1026 bool isKill = MO.isDef() ? false : MO.isKill();
Evan Chenga8e29892007-01-19 07:51:42 +00001027 unsigned Base = MBBI->getOperand(1).getReg();
Evan Cheng0e1d3792007-07-05 07:18:20 +00001028 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001029 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MBBI, PredReg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001030 int Offset = getMemoryOpOffset(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001031 // Watch out for:
1032 // r4 := ldr [r5]
1033 // r5 := ldr [r5, #4]
1034 // r6 := ldr [r5, #8]
1035 //
1036 // The second ldr has effectively broken the chain even though it
1037 // looks like the later ldr(s) use the same base register. Try to
1038 // merge the ldr's so far, including this one. But don't try to
1039 // combine the following ldr(s).
Evan Cheng45032f22009-07-09 23:11:34 +00001040 Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001041 if (CurrBase == 0 && !Clobber) {
1042 // Start of a new chain.
1043 CurrBase = Base;
1044 CurrOpc = Opcode;
1045 CurrSize = Size;
Evan Cheng44bec522007-05-15 01:29:07 +00001046 CurrPred = Pred;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001047 CurrPredReg = PredReg;
Evan Chengd95ea2d2010-06-21 21:21:14 +00001048 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill, Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001049 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001050 Advance = true;
1051 } else {
1052 if (Clobber) {
1053 TryMerge = true;
1054 Advance = true;
1055 }
1056
Evan Cheng44bec522007-05-15 01:29:07 +00001057 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
Evan Cheng0e1d3792007-07-05 07:18:20 +00001058 // No need to match PredReg.
Evan Chenga8e29892007-01-19 07:51:42 +00001059 // Continue adding to the queue.
1060 if (Offset > MemOps.back().Offset) {
Evan Chengd95ea2d2010-06-21 21:21:14 +00001061 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill,
1062 Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001063 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001064 Advance = true;
1065 } else {
1066 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
1067 I != E; ++I) {
1068 if (Offset < I->Offset) {
Evan Chengd95ea2d2010-06-21 21:21:14 +00001069 MemOps.insert(I, MemOpQueueEntry(Offset, Reg, isKill,
1070 Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001071 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001072 Advance = true;
1073 break;
1074 } else if (Offset == I->Offset) {
1075 // Collision! This can't be merged!
1076 break;
1077 }
1078 }
1079 }
1080 }
1081 }
1082 }
1083
Jim Grosbachdb03adb2010-06-09 22:21:24 +00001084 if (MBBI->isDebugValue()) {
1085 ++MBBI;
1086 if (MBBI == E)
1087 // Reach the end of the block, try merging the memory instructions.
1088 TryMerge = true;
1089 } else if (Advance) {
Evan Chenga8e29892007-01-19 07:51:42 +00001090 ++Position;
1091 ++MBBI;
Evan Chengfaf93aa2009-10-22 06:47:35 +00001092 if (MBBI == E)
1093 // Reach the end of the block, try merging the memory instructions.
1094 TryMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +00001095 } else
1096 TryMerge = true;
1097
1098 if (TryMerge) {
1099 if (NumMemOps > 1) {
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001100 // Try to find a free register to use as a new base in case it's needed.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001101 // First advance to the instruction just before the start of the chain.
Evan Cheng11788fd2007-03-08 02:55:08 +00001102 AdvanceRS(MBB, MemOps);
Jakob Stoklund Olesenc0823fe2009-08-18 21:14:54 +00001103 // Find a scratch register.
Jim Grosbache11a8f52009-09-11 19:49:06 +00001104 unsigned Scratch = RS->FindUnusedReg(ARM::GPRRegisterClass);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001105 // Process the load / store instructions.
1106 RS->forward(prior(MBBI));
1107
1108 // Merge ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001109 Merges.clear();
1110 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize,
1111 CurrPred, CurrPredReg, Scratch, MemOps, Merges);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001112
Evan Chenga8e29892007-01-19 07:51:42 +00001113 // Try folding preceeding/trailing base inc/dec into the generated
1114 // LDM/STM ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001115 for (unsigned i = 0, e = Merges.size(); i < e; ++i)
Evan Cheng45032f22009-07-09 23:11:34 +00001116 if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001117 ++NumMerges;
Evan Cheng5ba71882009-06-05 17:56:14 +00001118 NumMerges += Merges.size();
Evan Chenga8e29892007-01-19 07:51:42 +00001119
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001120 // Try folding preceeding/trailing base inc/dec into those load/store
1121 // that were not merged to form LDM/STM ops.
1122 for (unsigned i = 0; i != NumMemOps; ++i)
1123 if (!MemOps[i].Merged)
Evan Cheng45032f22009-07-09 23:11:34 +00001124 if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001125 ++NumMerges;
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001126
Jim Grosbach764ab522009-08-11 15:33:49 +00001127 // RS may be pointing to an instruction that's deleted.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001128 RS->skipTo(prior(MBBI));
Evan Cheng14883262009-06-04 01:15:28 +00001129 } else if (NumMemOps == 1) {
1130 // Try folding preceeding/trailing base inc/dec into the single
1131 // load/store.
Evan Cheng45032f22009-07-09 23:11:34 +00001132 if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) {
Evan Cheng14883262009-06-04 01:15:28 +00001133 ++NumMerges;
1134 RS->forward(prior(MBBI));
1135 }
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001136 }
Evan Chenga8e29892007-01-19 07:51:42 +00001137
1138 CurrBase = 0;
1139 CurrOpc = -1;
Evan Cheng44bec522007-05-15 01:29:07 +00001140 CurrSize = 0;
1141 CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001142 CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001143 if (NumMemOps) {
1144 MemOps.clear();
1145 NumMemOps = 0;
1146 }
1147
1148 // If iterator hasn't been advanced and this is not a memory op, skip it.
1149 // It can't start a new chain anyway.
1150 if (!Advance && !isMemOp && MBBI != E) {
1151 ++Position;
1152 ++MBBI;
1153 }
1154 }
1155 }
1156 return NumMerges > 0;
1157}
1158
Evan Chenge7d6df72009-06-13 09:12:55 +00001159namespace {
1160 struct OffsetCompare {
1161 bool operator()(const MachineInstr *LHS, const MachineInstr *RHS) const {
1162 int LOffset = getMemoryOpOffset(LHS);
1163 int ROffset = getMemoryOpOffset(RHS);
1164 assert(LHS == RHS || LOffset != ROffset);
1165 return LOffset > ROffset;
1166 }
1167 };
1168}
1169
Bob Wilsonc88d0722010-03-20 22:20:40 +00001170/// MergeReturnIntoLDM - If this is a exit BB, try merging the return ops
1171/// ("bx lr" and "mov pc, lr") into the preceeding stack restore so it
1172/// directly restore the value of LR into pc.
1173/// ldmfd sp!, {..., lr}
Evan Chenga8e29892007-01-19 07:51:42 +00001174/// bx lr
Bob Wilsonc88d0722010-03-20 22:20:40 +00001175/// or
1176/// ldmfd sp!, {..., lr}
1177/// mov pc, lr
Evan Chenga8e29892007-01-19 07:51:42 +00001178/// =>
Bob Wilsonc88d0722010-03-20 22:20:40 +00001179/// ldmfd sp!, {..., pc}
Evan Chenga8e29892007-01-19 07:51:42 +00001180bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
1181 if (MBB.empty()) return false;
1182
1183 MachineBasicBlock::iterator MBBI = prior(MBB.end());
Evan Cheng45032f22009-07-09 23:11:34 +00001184 if (MBBI != MBB.begin() &&
Bob Wilsonc88d0722010-03-20 22:20:40 +00001185 (MBBI->getOpcode() == ARM::BX_RET ||
1186 MBBI->getOpcode() == ARM::tBX_RET ||
1187 MBBI->getOpcode() == ARM::MOVPCLR)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001188 MachineInstr *PrevMI = prior(MBBI);
Bob Wilson815baeb2010-03-13 01:08:20 +00001189 if (PrevMI->getOpcode() == ARM::LDM_UPD ||
1190 PrevMI->getOpcode() == ARM::t2LDM_UPD) {
Evan Chenga8e29892007-01-19 07:51:42 +00001191 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng27934da2009-08-04 01:43:45 +00001192 if (MO.getReg() != ARM::LR)
1193 return false;
1194 unsigned NewOpc = isThumb2 ? ARM::t2LDM_RET : ARM::LDM_RET;
1195 PrevMI->setDesc(TII->get(NewOpc));
1196 MO.setReg(ARM::PC);
1197 MBB.erase(MBBI);
1198 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00001199 }
1200 }
1201 return false;
1202}
1203
1204bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001205 const TargetMachine &TM = Fn.getTarget();
Evan Cheng603b83e2007-03-07 20:30:36 +00001206 AFI = Fn.getInfo<ARMFunctionInfo>();
Evan Chengcc1c4272007-03-06 18:02:41 +00001207 TII = TM.getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001208 TRI = TM.getRegisterInfo();
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001209 RS = new RegScavenger();
Evan Cheng45032f22009-07-09 23:11:34 +00001210 isThumb2 = AFI->isThumb2Function();
Evan Chengcc1c4272007-03-06 18:02:41 +00001211
Evan Chenga8e29892007-01-19 07:51:42 +00001212 bool Modified = false;
1213 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1214 ++MFI) {
1215 MachineBasicBlock &MBB = *MFI;
1216 Modified |= LoadStoreMultipleOpti(MBB);
1217 Modified |= MergeReturnIntoLDM(MBB);
1218 }
Evan Chengcc1c4272007-03-06 18:02:41 +00001219
1220 delete RS;
Evan Chenga8e29892007-01-19 07:51:42 +00001221 return Modified;
1222}
Evan Chenge7d6df72009-06-13 09:12:55 +00001223
1224
1225/// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move
1226/// load / stores from consecutive locations close to make it more
1227/// likely they will be combined later.
1228
1229namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +00001230 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
Evan Chenge7d6df72009-06-13 09:12:55 +00001231 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +00001232 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(ID) {}
Evan Chenge7d6df72009-06-13 09:12:55 +00001233
Evan Cheng358dec52009-06-15 08:28:29 +00001234 const TargetData *TD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001235 const TargetInstrInfo *TII;
1236 const TargetRegisterInfo *TRI;
Evan Cheng358dec52009-06-15 08:28:29 +00001237 const ARMSubtarget *STI;
Evan Chenge7d6df72009-06-13 09:12:55 +00001238 MachineRegisterInfo *MRI;
Evan Chengeef490f2009-09-25 21:44:53 +00001239 MachineFunction *MF;
Evan Chenge7d6df72009-06-13 09:12:55 +00001240
1241 virtual bool runOnMachineFunction(MachineFunction &Fn);
1242
1243 virtual const char *getPassName() const {
1244 return "ARM pre- register allocation load / store optimization pass";
1245 }
1246
1247 private:
Evan Chengd780f352009-06-15 20:54:56 +00001248 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1249 unsigned &NewOpc, unsigned &EvenReg,
1250 unsigned &OddReg, unsigned &BaseReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001251 unsigned &OffReg, int &Offset,
Evan Chengeef490f2009-09-25 21:44:53 +00001252 unsigned &PredReg, ARMCC::CondCodes &Pred,
1253 bool &isT2);
Evan Chenge7d6df72009-06-13 09:12:55 +00001254 bool RescheduleOps(MachineBasicBlock *MBB,
1255 SmallVector<MachineInstr*, 4> &Ops,
1256 unsigned Base, bool isLd,
1257 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1258 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1259 };
1260 char ARMPreAllocLoadStoreOpt::ID = 0;
1261}
1262
1263bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Cheng358dec52009-06-15 08:28:29 +00001264 TD = Fn.getTarget().getTargetData();
Evan Chenge7d6df72009-06-13 09:12:55 +00001265 TII = Fn.getTarget().getInstrInfo();
1266 TRI = Fn.getTarget().getRegisterInfo();
Evan Cheng358dec52009-06-15 08:28:29 +00001267 STI = &Fn.getTarget().getSubtarget<ARMSubtarget>();
Evan Chenge7d6df72009-06-13 09:12:55 +00001268 MRI = &Fn.getRegInfo();
Evan Chengeef490f2009-09-25 21:44:53 +00001269 MF = &Fn;
Evan Chenge7d6df72009-06-13 09:12:55 +00001270
1271 bool Modified = false;
1272 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1273 ++MFI)
1274 Modified |= RescheduleLoadStoreInstrs(MFI);
1275
1276 return Modified;
1277}
1278
Evan Chengae69a2a2009-06-19 23:17:27 +00001279static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1280 MachineBasicBlock::iterator I,
1281 MachineBasicBlock::iterator E,
1282 SmallPtrSet<MachineInstr*, 4> &MemOps,
1283 SmallSet<unsigned, 4> &MemRegs,
1284 const TargetRegisterInfo *TRI) {
Evan Chenge7d6df72009-06-13 09:12:55 +00001285 // Are there stores / loads / calls between them?
1286 // FIXME: This is overly conservative. We should make use of alias information
1287 // some day.
Evan Chengae69a2a2009-06-19 23:17:27 +00001288 SmallSet<unsigned, 4> AddedRegPressure;
Evan Chenge7d6df72009-06-13 09:12:55 +00001289 while (++I != E) {
Jim Grosbach958e4e12010-06-04 01:23:30 +00001290 if (I->isDebugValue() || MemOps.count(&*I))
Evan Chengae69a2a2009-06-19 23:17:27 +00001291 continue;
Evan Chenge7d6df72009-06-13 09:12:55 +00001292 const TargetInstrDesc &TID = I->getDesc();
1293 if (TID.isCall() || TID.isTerminator() || TID.hasUnmodeledSideEffects())
1294 return false;
1295 if (isLd && TID.mayStore())
1296 return false;
1297 if (!isLd) {
1298 if (TID.mayLoad())
1299 return false;
1300 // It's not safe to move the first 'str' down.
1301 // str r1, [r0]
1302 // strh r5, [r0]
1303 // str r4, [r0, #+4]
Evan Chengae69a2a2009-06-19 23:17:27 +00001304 if (TID.mayStore())
Evan Chenge7d6df72009-06-13 09:12:55 +00001305 return false;
1306 }
1307 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1308 MachineOperand &MO = I->getOperand(j);
Evan Chengae69a2a2009-06-19 23:17:27 +00001309 if (!MO.isReg())
1310 continue;
1311 unsigned Reg = MO.getReg();
1312 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Chenge7d6df72009-06-13 09:12:55 +00001313 return false;
Evan Chengae69a2a2009-06-19 23:17:27 +00001314 if (Reg != Base && !MemRegs.count(Reg))
1315 AddedRegPressure.insert(Reg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001316 }
1317 }
Evan Chengae69a2a2009-06-19 23:17:27 +00001318
1319 // Estimate register pressure increase due to the transformation.
1320 if (MemRegs.size() <= 4)
1321 // Ok if we are moving small number of instructions.
1322 return true;
1323 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Chenge7d6df72009-06-13 09:12:55 +00001324}
1325
Evan Chengd780f352009-06-15 20:54:56 +00001326bool
1327ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
1328 DebugLoc &dl,
1329 unsigned &NewOpc, unsigned &EvenReg,
1330 unsigned &OddReg, unsigned &BaseReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001331 unsigned &OffReg, int &Offset,
Evan Chengd780f352009-06-15 20:54:56 +00001332 unsigned &PredReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001333 ARMCC::CondCodes &Pred,
1334 bool &isT2) {
Evan Chengfa1be5d2009-09-29 07:07:30 +00001335 // Make sure we're allowed to generate LDRD/STRD.
1336 if (!STI->hasV5TEOps())
1337 return false;
1338
Jim Grosbache5165492009-11-09 00:11:35 +00001339 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
Evan Chengeef490f2009-09-25 21:44:53 +00001340 unsigned Scale = 1;
Evan Chengd780f352009-06-15 20:54:56 +00001341 unsigned Opcode = Op0->getOpcode();
1342 if (Opcode == ARM::LDR)
1343 NewOpc = ARM::LDRD;
1344 else if (Opcode == ARM::STR)
1345 NewOpc = ARM::STRD;
Evan Chengeef490f2009-09-25 21:44:53 +00001346 else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
1347 NewOpc = ARM::t2LDRDi8;
1348 Scale = 4;
1349 isT2 = true;
1350 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
1351 NewOpc = ARM::t2STRDi8;
1352 Scale = 4;
1353 isT2 = true;
1354 } else
1355 return false;
1356
Evan Cheng8f05c102009-09-26 02:43:36 +00001357 // Make sure the offset registers match.
Evan Chengeef490f2009-09-25 21:44:53 +00001358 if (!isT2 &&
1359 (Op0->getOperand(2).getReg() != Op1->getOperand(2).getReg()))
1360 return false;
Evan Chengd780f352009-06-15 20:54:56 +00001361
1362 // Must sure the base address satisfies i64 ld / st alignment requirement.
1363 if (!Op0->hasOneMemOperand() ||
Dan Gohmanc76909a2009-09-25 20:36:54 +00001364 !(*Op0->memoperands_begin())->getValue() ||
1365 (*Op0->memoperands_begin())->isVolatile())
Evan Cheng358dec52009-06-15 08:28:29 +00001366 return false;
1367
Dan Gohmanc76909a2009-09-25 20:36:54 +00001368 unsigned Align = (*Op0->memoperands_begin())->getAlignment();
Dan Gohmanae541aa2010-04-15 04:33:49 +00001369 const Function *Func = MF->getFunction();
Evan Cheng358dec52009-06-15 08:28:29 +00001370 unsigned ReqAlign = STI->hasV6Ops()
Evan Chengeef490f2009-09-25 21:44:53 +00001371 ? TD->getPrefTypeAlignment(Type::getInt64Ty(Func->getContext()))
1372 : 8; // Pre-v6 need 8-byte align
Evan Chengd780f352009-06-15 20:54:56 +00001373 if (Align < ReqAlign)
1374 return false;
1375
1376 // Then make sure the immediate offset fits.
1377 int OffImm = getMemoryOpOffset(Op0);
Evan Chenge298ab22009-09-27 09:46:04 +00001378 if (isT2) {
1379 if (OffImm < 0) {
1380 if (OffImm < -255)
1381 // Can't fall back to t2LDRi8 / t2STRi8.
1382 return false;
1383 } else {
1384 int Limit = (1 << 8) * Scale;
1385 if (OffImm >= Limit || (OffImm & (Scale-1)))
1386 return false;
1387 }
Evan Chengeef490f2009-09-25 21:44:53 +00001388 Offset = OffImm;
Evan Chenge298ab22009-09-27 09:46:04 +00001389 } else {
1390 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1391 if (OffImm < 0) {
1392 AddSub = ARM_AM::sub;
1393 OffImm = - OffImm;
1394 }
1395 int Limit = (1 << 8) * Scale;
1396 if (OffImm >= Limit || (OffImm & (Scale-1)))
1397 return false;
Evan Chengeef490f2009-09-25 21:44:53 +00001398 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
Evan Chenge298ab22009-09-27 09:46:04 +00001399 }
Evan Chengd780f352009-06-15 20:54:56 +00001400 EvenReg = Op0->getOperand(0).getReg();
Evan Cheng67586072009-06-15 21:18:20 +00001401 OddReg = Op1->getOperand(0).getReg();
Evan Chengd780f352009-06-15 20:54:56 +00001402 if (EvenReg == OddReg)
1403 return false;
1404 BaseReg = Op0->getOperand(1).getReg();
Evan Chengeef490f2009-09-25 21:44:53 +00001405 if (!isT2)
1406 OffReg = Op0->getOperand(2).getReg();
Evan Cheng8fb90362009-08-08 03:20:32 +00001407 Pred = llvm::getInstrPredicate(Op0, PredReg);
Evan Chengd780f352009-06-15 20:54:56 +00001408 dl = Op0->getDebugLoc();
1409 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001410}
1411
Evan Chenge7d6df72009-06-13 09:12:55 +00001412bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
1413 SmallVector<MachineInstr*, 4> &Ops,
1414 unsigned Base, bool isLd,
1415 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
1416 bool RetVal = false;
1417
1418 // Sort by offset (in reverse order).
1419 std::sort(Ops.begin(), Ops.end(), OffsetCompare());
1420
1421 // The loads / stores of the same base are in order. Scan them from first to
Jim Grosbachd089a7a2010-06-04 00:15:00 +00001422 // last and check for the following:
Evan Chenge7d6df72009-06-13 09:12:55 +00001423 // 1. Any def of base.
1424 // 2. Any gaps.
1425 while (Ops.size() > 1) {
1426 unsigned FirstLoc = ~0U;
1427 unsigned LastLoc = 0;
1428 MachineInstr *FirstOp = 0;
1429 MachineInstr *LastOp = 0;
1430 int LastOffset = 0;
Evan Chengf9f1da12009-06-18 02:04:01 +00001431 unsigned LastOpcode = 0;
Evan Chenge7d6df72009-06-13 09:12:55 +00001432 unsigned LastBytes = 0;
1433 unsigned NumMove = 0;
1434 for (int i = Ops.size() - 1; i >= 0; --i) {
1435 MachineInstr *Op = Ops[i];
1436 unsigned Loc = MI2LocMap[Op];
1437 if (Loc <= FirstLoc) {
1438 FirstLoc = Loc;
1439 FirstOp = Op;
1440 }
1441 if (Loc >= LastLoc) {
1442 LastLoc = Loc;
1443 LastOp = Op;
1444 }
1445
Evan Chengf9f1da12009-06-18 02:04:01 +00001446 unsigned Opcode = Op->getOpcode();
1447 if (LastOpcode && Opcode != LastOpcode)
1448 break;
1449
Evan Chenge7d6df72009-06-13 09:12:55 +00001450 int Offset = getMemoryOpOffset(Op);
1451 unsigned Bytes = getLSMultipleTransferSize(Op);
1452 if (LastBytes) {
1453 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
1454 break;
1455 }
1456 LastOffset = Offset;
1457 LastBytes = Bytes;
Evan Chengf9f1da12009-06-18 02:04:01 +00001458 LastOpcode = Opcode;
Evan Chengeef490f2009-09-25 21:44:53 +00001459 if (++NumMove == 8) // FIXME: Tune this limit.
Evan Chenge7d6df72009-06-13 09:12:55 +00001460 break;
1461 }
1462
1463 if (NumMove <= 1)
1464 Ops.pop_back();
1465 else {
Evan Chengae69a2a2009-06-19 23:17:27 +00001466 SmallPtrSet<MachineInstr*, 4> MemOps;
1467 SmallSet<unsigned, 4> MemRegs;
1468 for (int i = NumMove-1; i >= 0; --i) {
1469 MemOps.insert(Ops[i]);
1470 MemRegs.insert(Ops[i]->getOperand(0).getReg());
1471 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001472
1473 // Be conservative, if the instructions are too far apart, don't
1474 // move them. We want to limit the increase of register pressure.
Evan Chengae69a2a2009-06-19 23:17:27 +00001475 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Chenge7d6df72009-06-13 09:12:55 +00001476 if (DoMove)
Evan Chengae69a2a2009-06-19 23:17:27 +00001477 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
1478 MemOps, MemRegs, TRI);
Evan Chenge7d6df72009-06-13 09:12:55 +00001479 if (!DoMove) {
1480 for (unsigned i = 0; i != NumMove; ++i)
1481 Ops.pop_back();
1482 } else {
1483 // This is the new location for the loads / stores.
1484 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Jim Grosbach400c95f2010-06-15 00:41:09 +00001485 while (InsertPos != MBB->end()
1486 && (MemOps.count(InsertPos) || InsertPos->isDebugValue()))
Evan Chenge7d6df72009-06-13 09:12:55 +00001487 ++InsertPos;
Evan Cheng358dec52009-06-15 08:28:29 +00001488
1489 // If we are moving a pair of loads / stores, see if it makes sense
1490 // to try to allocate a pair of registers that can form register pairs.
Evan Chengd780f352009-06-15 20:54:56 +00001491 MachineInstr *Op0 = Ops.back();
1492 MachineInstr *Op1 = Ops[Ops.size()-2];
1493 unsigned EvenReg = 0, OddReg = 0;
1494 unsigned BaseReg = 0, OffReg = 0, PredReg = 0;
1495 ARMCC::CondCodes Pred = ARMCC::AL;
Evan Chengeef490f2009-09-25 21:44:53 +00001496 bool isT2 = false;
Evan Chengd780f352009-06-15 20:54:56 +00001497 unsigned NewOpc = 0;
Evan Chenge298ab22009-09-27 09:46:04 +00001498 int Offset = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001499 DebugLoc dl;
1500 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
1501 EvenReg, OddReg, BaseReg, OffReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001502 Offset, PredReg, Pred, isT2)) {
Evan Chengd780f352009-06-15 20:54:56 +00001503 Ops.pop_back();
1504 Ops.pop_back();
Evan Cheng358dec52009-06-15 08:28:29 +00001505
Evan Chengd780f352009-06-15 20:54:56 +00001506 // Form the pair instruction.
Evan Chengf9f1da12009-06-18 02:04:01 +00001507 if (isLd) {
Evan Chengeef490f2009-09-25 21:44:53 +00001508 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos,
1509 dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001510 .addReg(EvenReg, RegState::Define)
1511 .addReg(OddReg, RegState::Define)
Evan Chengeef490f2009-09-25 21:44:53 +00001512 .addReg(BaseReg);
1513 if (!isT2)
1514 MIB.addReg(OffReg);
1515 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001516 ++NumLDRDFormed;
1517 } else {
Evan Chengeef490f2009-09-25 21:44:53 +00001518 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos,
1519 dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001520 .addReg(EvenReg)
1521 .addReg(OddReg)
Evan Chengeef490f2009-09-25 21:44:53 +00001522 .addReg(BaseReg);
1523 if (!isT2)
1524 MIB.addReg(OffReg);
1525 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001526 ++NumSTRDFormed;
1527 }
1528 MBB->erase(Op0);
1529 MBB->erase(Op1);
Evan Cheng358dec52009-06-15 08:28:29 +00001530
1531 // Add register allocation hints to form register pairs.
1532 MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg);
1533 MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg);
Evan Chengd780f352009-06-15 20:54:56 +00001534 } else {
1535 for (unsigned i = 0; i != NumMove; ++i) {
1536 MachineInstr *Op = Ops.back();
1537 Ops.pop_back();
1538 MBB->splice(InsertPos, MBB, Op);
1539 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001540 }
1541
1542 NumLdStMoved += NumMove;
1543 RetVal = true;
1544 }
1545 }
1546 }
1547
1548 return RetVal;
1549}
1550
1551bool
1552ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
1553 bool RetVal = false;
1554
1555 DenseMap<MachineInstr*, unsigned> MI2LocMap;
1556 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
1557 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
1558 SmallVector<unsigned, 4> LdBases;
1559 SmallVector<unsigned, 4> StBases;
1560
1561 unsigned Loc = 0;
1562 MachineBasicBlock::iterator MBBI = MBB->begin();
1563 MachineBasicBlock::iterator E = MBB->end();
1564 while (MBBI != E) {
1565 for (; MBBI != E; ++MBBI) {
1566 MachineInstr *MI = MBBI;
1567 const TargetInstrDesc &TID = MI->getDesc();
1568 if (TID.isCall() || TID.isTerminator()) {
1569 // Stop at barriers.
1570 ++MBBI;
1571 break;
1572 }
1573
Jim Grosbach958e4e12010-06-04 01:23:30 +00001574 if (!MI->isDebugValue())
1575 MI2LocMap[MI] = ++Loc;
1576
Evan Chenge7d6df72009-06-13 09:12:55 +00001577 if (!isMemoryOp(MI))
1578 continue;
1579 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001580 if (llvm::getInstrPredicate(MI, PredReg) != ARMCC::AL)
Evan Chenge7d6df72009-06-13 09:12:55 +00001581 continue;
1582
Evan Chengeef490f2009-09-25 21:44:53 +00001583 int Opc = MI->getOpcode();
Jim Grosbache5165492009-11-09 00:11:35 +00001584 bool isLd = isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001585 unsigned Base = MI->getOperand(1).getReg();
1586 int Offset = getMemoryOpOffset(MI);
1587
1588 bool StopHere = false;
1589 if (isLd) {
1590 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1591 Base2LdsMap.find(Base);
1592 if (BI != Base2LdsMap.end()) {
1593 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1594 if (Offset == getMemoryOpOffset(BI->second[i])) {
1595 StopHere = true;
1596 break;
1597 }
1598 }
1599 if (!StopHere)
1600 BI->second.push_back(MI);
1601 } else {
1602 SmallVector<MachineInstr*, 4> MIs;
1603 MIs.push_back(MI);
1604 Base2LdsMap[Base] = MIs;
1605 LdBases.push_back(Base);
1606 }
1607 } else {
1608 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1609 Base2StsMap.find(Base);
1610 if (BI != Base2StsMap.end()) {
1611 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1612 if (Offset == getMemoryOpOffset(BI->second[i])) {
1613 StopHere = true;
1614 break;
1615 }
1616 }
1617 if (!StopHere)
1618 BI->second.push_back(MI);
1619 } else {
1620 SmallVector<MachineInstr*, 4> MIs;
1621 MIs.push_back(MI);
1622 Base2StsMap[Base] = MIs;
1623 StBases.push_back(Base);
1624 }
1625 }
1626
1627 if (StopHere) {
Evan Chengae69a2a2009-06-19 23:17:27 +00001628 // Found a duplicate (a base+offset combination that's seen earlier).
1629 // Backtrack.
Evan Chenge7d6df72009-06-13 09:12:55 +00001630 --Loc;
1631 break;
1632 }
1633 }
1634
1635 // Re-schedule loads.
1636 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
1637 unsigned Base = LdBases[i];
1638 SmallVector<MachineInstr*, 4> &Lds = Base2LdsMap[Base];
1639 if (Lds.size() > 1)
1640 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
1641 }
1642
1643 // Re-schedule stores.
1644 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
1645 unsigned Base = StBases[i];
1646 SmallVector<MachineInstr*, 4> &Sts = Base2StsMap[Base];
1647 if (Sts.size() > 1)
1648 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
1649 }
1650
1651 if (MBBI != E) {
1652 Base2LdsMap.clear();
1653 Base2StsMap.clear();
1654 LdBases.clear();
1655 StBases.clear();
1656 }
1657 }
1658
1659 return RetVal;
1660}
1661
1662
1663/// createARMLoadStoreOptimizationPass - returns an instance of the load / store
1664/// optimization pass.
1665FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
1666 if (PreAlloc)
1667 return new ARMPreAllocLoadStoreOpt();
1668 return new ARMLoadStoreOpt();
1669}