blob: de12db7a8fa2a45b56582f283b5aa03a2020495b [file] [log] [blame]
Eric Christopherab695882010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Eric Christopher456144e2010-08-19 00:37:05 +000017#include "ARMBaseInstrInfo.h"
Eric Christopherd10cd7b2010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopherab695882010-07-21 22:26:11 +000019#include "ARMRegisterInfo.h"
20#include "ARMTargetMachine.h"
21#include "ARMSubtarget.h"
Eric Christopherc9932f62010-10-01 23:24:42 +000022#include "ARMConstantPoolValue.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
Eric Christopherab695882010-07-21 22:26:11 +000024#include "llvm/CallingConv.h"
25#include "llvm/DerivedTypes.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/Instructions.h"
28#include "llvm/IntrinsicInst.h"
Eric Christopherbb3e5da2010-09-14 23:03:37 +000029#include "llvm/Module.h"
Jay Foad562b84b2011-04-11 09:35:34 +000030#include "llvm/Operator.h"
Eric Christopherab695882010-07-21 22:26:11 +000031#include "llvm/CodeGen/Analysis.h"
32#include "llvm/CodeGen/FastISel.h"
33#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000034#include "llvm/CodeGen/MachineInstrBuilder.h"
35#include "llvm/CodeGen/MachineModuleInfo.h"
Eric Christopherab695882010-07-21 22:26:11 +000036#include "llvm/CodeGen/MachineConstantPool.h"
37#include "llvm/CodeGen/MachineFrameInfo.h"
Eric Christopherd56d61a2010-10-17 01:51:42 +000038#include "llvm/CodeGen/MachineMemOperand.h"
Eric Christopherab695882010-07-21 22:26:11 +000039#include "llvm/CodeGen/MachineRegisterInfo.h"
Eric Christopherd56d61a2010-10-17 01:51:42 +000040#include "llvm/CodeGen/PseudoSourceValue.h"
Eric Christopherab695882010-07-21 22:26:11 +000041#include "llvm/Support/CallSite.h"
Eric Christopher038fea52010-08-17 00:46:57 +000042#include "llvm/Support/CommandLine.h"
Eric Christopherab695882010-07-21 22:26:11 +000043#include "llvm/Support/ErrorHandling.h"
44#include "llvm/Support/GetElementPtrTypeIterator.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000045#include "llvm/Target/TargetData.h"
46#include "llvm/Target/TargetInstrInfo.h"
47#include "llvm/Target/TargetLowering.h"
48#include "llvm/Target/TargetMachine.h"
Eric Christopherab695882010-07-21 22:26:11 +000049#include "llvm/Target/TargetOptions.h"
50using namespace llvm;
51
Eric Christopher038fea52010-08-17 00:46:57 +000052static cl::opt<bool>
Eric Christopher6e5367d2010-10-18 22:53:53 +000053DisableARMFastISel("disable-arm-fast-isel",
54 cl::desc("Turn off experimental ARM fast-isel support"),
Eric Christopherfeadddd2010-10-11 20:05:22 +000055 cl::init(false), cl::Hidden);
Eric Christopher038fea52010-08-17 00:46:57 +000056
Eric Christopher836c6242010-12-15 23:47:29 +000057extern cl::opt<bool> EnableARMLongCalls;
58
Eric Christopherab695882010-07-21 22:26:11 +000059namespace {
Eric Christopher827656d2010-11-20 22:38:27 +000060
Eric Christopher0d581222010-11-19 22:30:02 +000061 // All possible address modes, plus some.
62 typedef struct Address {
63 enum {
64 RegBase,
65 FrameIndexBase
66 } BaseType;
Eric Christopher827656d2010-11-20 22:38:27 +000067
Eric Christopher0d581222010-11-19 22:30:02 +000068 union {
69 unsigned Reg;
70 int FI;
71 } Base;
Eric Christopher827656d2010-11-20 22:38:27 +000072
Eric Christopher0d581222010-11-19 22:30:02 +000073 int Offset;
Eric Christopher827656d2010-11-20 22:38:27 +000074
Eric Christopher0d581222010-11-19 22:30:02 +000075 // Innocuous defaults for our address.
76 Address()
Jim Grosbach0c720762011-05-16 22:24:07 +000077 : BaseType(RegBase), Offset(0) {
Eric Christopher0d581222010-11-19 22:30:02 +000078 Base.Reg = 0;
79 }
80 } Address;
Eric Christopherab695882010-07-21 22:26:11 +000081
82class ARMFastISel : public FastISel {
83
84 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
85 /// make the right decision when generating code for different targets.
86 const ARMSubtarget *Subtarget;
Eric Christopher0fe7d542010-08-17 01:25:29 +000087 const TargetMachine &TM;
88 const TargetInstrInfo &TII;
89 const TargetLowering &TLI;
Eric Christopherc9932f62010-10-01 23:24:42 +000090 ARMFunctionInfo *AFI;
Eric Christopherab695882010-07-21 22:26:11 +000091
Eric Christopher8cf6c602010-09-29 22:24:45 +000092 // Convenience variables to avoid some queries.
Chad Rosier66dc8ca2011-11-08 21:12:00 +000093 bool isThumb2;
Eric Christopher8cf6c602010-09-29 22:24:45 +000094 LLVMContext *Context;
Eric Christophereaa204b2010-09-02 01:39:14 +000095
Eric Christopherab695882010-07-21 22:26:11 +000096 public:
Eric Christopherac1a19e2010-09-09 01:06:51 +000097 explicit ARMFastISel(FunctionLoweringInfo &funcInfo)
Eric Christopher0fe7d542010-08-17 01:25:29 +000098 : FastISel(funcInfo),
99 TM(funcInfo.MF->getTarget()),
100 TII(*TM.getInstrInfo()),
101 TLI(*TM.getTargetLowering()) {
Eric Christopherab695882010-07-21 22:26:11 +0000102 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopher7fe55b72010-08-23 22:32:45 +0000103 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000104 isThumb2 = AFI->isThumbFunction();
Eric Christopher8cf6c602010-09-29 22:24:45 +0000105 Context = &funcInfo.Fn->getContext();
Eric Christopherab695882010-07-21 22:26:11 +0000106 }
107
Eric Christophercb592292010-08-20 00:20:31 +0000108 // Code from FastISel.cpp.
Eric Christopher0fe7d542010-08-17 01:25:29 +0000109 virtual unsigned FastEmitInst_(unsigned MachineInstOpcode,
110 const TargetRegisterClass *RC);
111 virtual unsigned FastEmitInst_r(unsigned MachineInstOpcode,
112 const TargetRegisterClass *RC,
113 unsigned Op0, bool Op0IsKill);
114 virtual unsigned FastEmitInst_rr(unsigned MachineInstOpcode,
115 const TargetRegisterClass *RC,
116 unsigned Op0, bool Op0IsKill,
117 unsigned Op1, bool Op1IsKill);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000118 virtual unsigned FastEmitInst_rrr(unsigned MachineInstOpcode,
119 const TargetRegisterClass *RC,
120 unsigned Op0, bool Op0IsKill,
121 unsigned Op1, bool Op1IsKill,
122 unsigned Op2, bool Op2IsKill);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000123 virtual unsigned FastEmitInst_ri(unsigned MachineInstOpcode,
124 const TargetRegisterClass *RC,
125 unsigned Op0, bool Op0IsKill,
126 uint64_t Imm);
127 virtual unsigned FastEmitInst_rf(unsigned MachineInstOpcode,
128 const TargetRegisterClass *RC,
129 unsigned Op0, bool Op0IsKill,
130 const ConstantFP *FPImm);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000131 virtual unsigned FastEmitInst_rri(unsigned MachineInstOpcode,
132 const TargetRegisterClass *RC,
133 unsigned Op0, bool Op0IsKill,
134 unsigned Op1, bool Op1IsKill,
135 uint64_t Imm);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000136 virtual unsigned FastEmitInst_i(unsigned MachineInstOpcode,
137 const TargetRegisterClass *RC,
138 uint64_t Imm);
Eric Christopherd94bc542011-04-29 22:07:50 +0000139 virtual unsigned FastEmitInst_ii(unsigned MachineInstOpcode,
140 const TargetRegisterClass *RC,
141 uint64_t Imm1, uint64_t Imm2);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000142
Eric Christopher0fe7d542010-08-17 01:25:29 +0000143 virtual unsigned FastEmitInst_extractsubreg(MVT RetVT,
144 unsigned Op0, bool Op0IsKill,
145 uint32_t Idx);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000146
Eric Christophercb592292010-08-20 00:20:31 +0000147 // Backend specific FastISel code.
Eric Christopherab695882010-07-21 22:26:11 +0000148 virtual bool TargetSelectInstruction(const Instruction *I);
Eric Christopher1b61ef42010-09-02 01:48:11 +0000149 virtual unsigned TargetMaterializeConstant(const Constant *C);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000150 virtual unsigned TargetMaterializeAlloca(const AllocaInst *AI);
Eric Christopherab695882010-07-21 22:26:11 +0000151
152 #include "ARMGenFastISel.inc"
Eric Christopherac1a19e2010-09-09 01:06:51 +0000153
Eric Christopher83007122010-08-23 21:44:12 +0000154 // Instruction selection routines.
Eric Christopher44bff902010-09-10 23:10:30 +0000155 private:
Eric Christopher17787722010-10-21 21:47:51 +0000156 bool SelectLoad(const Instruction *I);
157 bool SelectStore(const Instruction *I);
158 bool SelectBranch(const Instruction *I);
159 bool SelectCmp(const Instruction *I);
160 bool SelectFPExt(const Instruction *I);
161 bool SelectFPTrunc(const Instruction *I);
162 bool SelectBinaryOp(const Instruction *I, unsigned ISDOpcode);
163 bool SelectSIToFP(const Instruction *I);
164 bool SelectFPToSI(const Instruction *I);
165 bool SelectSDiv(const Instruction *I);
166 bool SelectSRem(const Instruction *I);
167 bool SelectCall(const Instruction *I);
168 bool SelectSelect(const Instruction *I);
Eric Christopher4f512ef2010-10-22 01:28:00 +0000169 bool SelectRet(const Instruction *I);
Chad Rosier0d7b2312011-11-02 00:18:48 +0000170 bool SelectTrunc(const Instruction *I);
171 bool SelectIntExt(const Instruction *I);
Eric Christopherab695882010-07-21 22:26:11 +0000172
Eric Christopher83007122010-08-23 21:44:12 +0000173 // Utility routines.
Eric Christopher456144e2010-08-19 00:37:05 +0000174 private:
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000175 bool isTypeLegal(Type *Ty, MVT &VT);
176 bool isLoadTypeLegal(Type *Ty, MVT &VT);
Chad Rosiere07cd5e2011-11-02 18:08:25 +0000177 bool ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
178 bool isZExt);
Eric Christopher0d581222010-11-19 22:30:02 +0000179 bool ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr);
180 bool ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr);
181 bool ARMComputeAddress(const Value *Obj, Address &Addr);
182 void ARMSimplifyAddress(Address &Addr, EVT VT);
Chad Rosier87633022011-11-02 17:20:24 +0000183 unsigned ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT, bool isZExt);
Eric Christopher9ed58df2010-09-09 00:19:41 +0000184 unsigned ARMMaterializeFP(const ConstantFP *CFP, EVT VT);
Eric Christopher744c7c82010-09-28 22:47:54 +0000185 unsigned ARMMaterializeInt(const Constant *C, EVT VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000186 unsigned ARMMaterializeGV(const GlobalValue *GV, EVT VT);
Eric Christopheraa3ace12010-09-09 20:49:25 +0000187 unsigned ARMMoveToFPReg(EVT VT, unsigned SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000188 unsigned ARMMoveToIntReg(EVT VT, unsigned SrcReg);
Eric Christopher872f4a22011-02-22 01:37:10 +0000189 unsigned ARMSelectCallOp(const GlobalValue *GV);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000190
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000191 // Call handling routines.
192 private:
Eric Christopherfa87d662010-10-18 02:17:53 +0000193 bool FastEmitExtend(ISD::NodeType Opc, EVT DstVT, unsigned Src, EVT SrcVT,
194 unsigned &ResultReg);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000195 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC, bool Return);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000196 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000197 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +0000198 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000199 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
200 SmallVectorImpl<unsigned> &RegArgs,
201 CallingConv::ID CC,
202 unsigned &NumBytes);
Duncan Sands1440e8b2010-11-03 11:35:31 +0000203 bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000204 const Instruction *I, CallingConv::ID CC,
205 unsigned &NumBytes);
Eric Christopher7ed8ec92010-09-28 01:21:42 +0000206 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000207
208 // OptionalDef handling routines.
209 private:
Eric Christopheraf3dce52011-03-12 01:09:29 +0000210 bool isARMNEONPred(const MachineInstr *MI);
Eric Christopher456144e2010-08-19 00:37:05 +0000211 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
212 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
Eric Christopher564857f2010-12-01 01:40:24 +0000213 void AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000214 const MachineInstrBuilder &MIB,
215 unsigned Flags);
Eric Christopher456144e2010-08-19 00:37:05 +0000216};
Eric Christopherab695882010-07-21 22:26:11 +0000217
218} // end anonymous namespace
219
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000220#include "ARMGenCallingConv.inc"
Eric Christopherab695882010-07-21 22:26:11 +0000221
Eric Christopher456144e2010-08-19 00:37:05 +0000222// DefinesOptionalPredicate - This is different from DefinesPredicate in that
223// we don't care about implicit defs here, just places we'll need to add a
224// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
225bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
Evan Chenge837dea2011-06-28 19:10:37 +0000226 const MCInstrDesc &MCID = MI->getDesc();
227 if (!MCID.hasOptionalDef())
Eric Christopher456144e2010-08-19 00:37:05 +0000228 return false;
229
230 // Look to see if our OptionalDef is defining CPSR or CCR.
231 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
232 const MachineOperand &MO = MI->getOperand(i);
Eric Christopherf762fbe2010-08-20 00:36:24 +0000233 if (!MO.isReg() || !MO.isDef()) continue;
234 if (MO.getReg() == ARM::CPSR)
Eric Christopher456144e2010-08-19 00:37:05 +0000235 *CPSR = true;
236 }
237 return true;
238}
239
Eric Christopheraf3dce52011-03-12 01:09:29 +0000240bool ARMFastISel::isARMNEONPred(const MachineInstr *MI) {
Evan Chenge837dea2011-06-28 19:10:37 +0000241 const MCInstrDesc &MCID = MI->getDesc();
Eric Christopher299bbb22011-04-29 00:03:10 +0000242
Eric Christopheraf3dce52011-03-12 01:09:29 +0000243 // If we're a thumb2 or not NEON function we were handled via isPredicable.
Evan Chenge837dea2011-06-28 19:10:37 +0000244 if ((MCID.TSFlags & ARMII::DomainMask) != ARMII::DomainNEON ||
Eric Christopheraf3dce52011-03-12 01:09:29 +0000245 AFI->isThumb2Function())
246 return false;
Eric Christopher299bbb22011-04-29 00:03:10 +0000247
Evan Chenge837dea2011-06-28 19:10:37 +0000248 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i)
249 if (MCID.OpInfo[i].isPredicate())
Eric Christopheraf3dce52011-03-12 01:09:29 +0000250 return true;
Eric Christopher299bbb22011-04-29 00:03:10 +0000251
Eric Christopheraf3dce52011-03-12 01:09:29 +0000252 return false;
253}
254
Eric Christopher456144e2010-08-19 00:37:05 +0000255// If the machine is predicable go ahead and add the predicate operands, if
256// it needs default CC operands add those.
Eric Christopheraaa8df42010-11-02 01:21:28 +0000257// TODO: If we want to support thumb1 then we'll need to deal with optional
258// CPSR defs that need to be added before the remaining operands. See s_cc_out
259// for descriptions why.
Eric Christopher456144e2010-08-19 00:37:05 +0000260const MachineInstrBuilder &
261ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
262 MachineInstr *MI = &*MIB;
263
Eric Christopheraf3dce52011-03-12 01:09:29 +0000264 // Do we use a predicate? or...
265 // Are we NEON in ARM mode and have a predicate operand? If so, I know
266 // we're not predicable but add it anyways.
267 if (TII.isPredicable(MI) || isARMNEONPred(MI))
Eric Christopher456144e2010-08-19 00:37:05 +0000268 AddDefaultPred(MIB);
Eric Christopher299bbb22011-04-29 00:03:10 +0000269
Eric Christopher456144e2010-08-19 00:37:05 +0000270 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
271 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christopher979e0a12010-08-19 15:35:27 +0000272 bool CPSR = false;
Eric Christopher456144e2010-08-19 00:37:05 +0000273 if (DefinesOptionalPredicate(MI, &CPSR)) {
274 if (CPSR)
275 AddDefaultT1CC(MIB);
276 else
277 AddDefaultCC(MIB);
278 }
279 return MIB;
280}
281
Eric Christopher0fe7d542010-08-17 01:25:29 +0000282unsigned ARMFastISel::FastEmitInst_(unsigned MachineInstOpcode,
283 const TargetRegisterClass* RC) {
284 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000285 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000286
Eric Christopher456144e2010-08-19 00:37:05 +0000287 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000288 return ResultReg;
289}
290
291unsigned ARMFastISel::FastEmitInst_r(unsigned MachineInstOpcode,
292 const TargetRegisterClass *RC,
293 unsigned Op0, bool Op0IsKill) {
294 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000295 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000296
297 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000298 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000299 .addReg(Op0, Op0IsKill * RegState::Kill));
300 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000301 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000302 .addReg(Op0, Op0IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000303 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000304 TII.get(TargetOpcode::COPY), ResultReg)
305 .addReg(II.ImplicitDefs[0]));
306 }
307 return ResultReg;
308}
309
310unsigned ARMFastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
311 const TargetRegisterClass *RC,
312 unsigned Op0, bool Op0IsKill,
313 unsigned Op1, bool Op1IsKill) {
314 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000315 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000316
317 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000318 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000319 .addReg(Op0, Op0IsKill * RegState::Kill)
320 .addReg(Op1, Op1IsKill * RegState::Kill));
321 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000322 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000323 .addReg(Op0, Op0IsKill * RegState::Kill)
324 .addReg(Op1, Op1IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000325 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000326 TII.get(TargetOpcode::COPY), ResultReg)
327 .addReg(II.ImplicitDefs[0]));
328 }
329 return ResultReg;
330}
331
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000332unsigned ARMFastISel::FastEmitInst_rrr(unsigned MachineInstOpcode,
333 const TargetRegisterClass *RC,
334 unsigned Op0, bool Op0IsKill,
335 unsigned Op1, bool Op1IsKill,
336 unsigned Op2, bool Op2IsKill) {
337 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000338 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000339
340 if (II.getNumDefs() >= 1)
341 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
342 .addReg(Op0, Op0IsKill * RegState::Kill)
343 .addReg(Op1, Op1IsKill * RegState::Kill)
344 .addReg(Op2, Op2IsKill * RegState::Kill));
345 else {
346 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
347 .addReg(Op0, Op0IsKill * RegState::Kill)
348 .addReg(Op1, Op1IsKill * RegState::Kill)
349 .addReg(Op2, Op2IsKill * RegState::Kill));
350 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
351 TII.get(TargetOpcode::COPY), ResultReg)
352 .addReg(II.ImplicitDefs[0]));
353 }
354 return ResultReg;
355}
356
Eric Christopher0fe7d542010-08-17 01:25:29 +0000357unsigned ARMFastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
358 const TargetRegisterClass *RC,
359 unsigned Op0, bool Op0IsKill,
360 uint64_t Imm) {
361 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000362 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000363
364 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000365 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000366 .addReg(Op0, Op0IsKill * RegState::Kill)
367 .addImm(Imm));
368 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000369 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000370 .addReg(Op0, Op0IsKill * RegState::Kill)
371 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000372 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000373 TII.get(TargetOpcode::COPY), ResultReg)
374 .addReg(II.ImplicitDefs[0]));
375 }
376 return ResultReg;
377}
378
379unsigned ARMFastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
380 const TargetRegisterClass *RC,
381 unsigned Op0, bool Op0IsKill,
382 const ConstantFP *FPImm) {
383 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000384 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000385
386 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000387 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000388 .addReg(Op0, Op0IsKill * RegState::Kill)
389 .addFPImm(FPImm));
390 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000391 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000392 .addReg(Op0, Op0IsKill * RegState::Kill)
393 .addFPImm(FPImm));
Eric Christopher456144e2010-08-19 00:37:05 +0000394 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000395 TII.get(TargetOpcode::COPY), ResultReg)
396 .addReg(II.ImplicitDefs[0]));
397 }
398 return ResultReg;
399}
400
401unsigned ARMFastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
402 const TargetRegisterClass *RC,
403 unsigned Op0, bool Op0IsKill,
404 unsigned Op1, bool Op1IsKill,
405 uint64_t Imm) {
406 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000407 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000408
409 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000410 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000411 .addReg(Op0, Op0IsKill * RegState::Kill)
412 .addReg(Op1, Op1IsKill * RegState::Kill)
413 .addImm(Imm));
414 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000415 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000416 .addReg(Op0, Op0IsKill * RegState::Kill)
417 .addReg(Op1, Op1IsKill * RegState::Kill)
418 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000419 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000420 TII.get(TargetOpcode::COPY), ResultReg)
421 .addReg(II.ImplicitDefs[0]));
422 }
423 return ResultReg;
424}
425
426unsigned ARMFastISel::FastEmitInst_i(unsigned MachineInstOpcode,
427 const TargetRegisterClass *RC,
428 uint64_t Imm) {
429 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000430 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000431
Eric Christopher0fe7d542010-08-17 01:25:29 +0000432 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000433 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000434 .addImm(Imm));
435 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000436 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000437 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000438 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000439 TII.get(TargetOpcode::COPY), ResultReg)
440 .addReg(II.ImplicitDefs[0]));
441 }
442 return ResultReg;
443}
444
Eric Christopherd94bc542011-04-29 22:07:50 +0000445unsigned ARMFastISel::FastEmitInst_ii(unsigned MachineInstOpcode,
446 const TargetRegisterClass *RC,
447 uint64_t Imm1, uint64_t Imm2) {
448 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000449 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher471e4222011-06-08 23:55:35 +0000450
Eric Christopherd94bc542011-04-29 22:07:50 +0000451 if (II.getNumDefs() >= 1)
452 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
453 .addImm(Imm1).addImm(Imm2));
454 else {
455 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
456 .addImm(Imm1).addImm(Imm2));
Eric Christopher471e4222011-06-08 23:55:35 +0000457 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherd94bc542011-04-29 22:07:50 +0000458 TII.get(TargetOpcode::COPY),
459 ResultReg)
460 .addReg(II.ImplicitDefs[0]));
461 }
462 return ResultReg;
463}
464
Eric Christopher0fe7d542010-08-17 01:25:29 +0000465unsigned ARMFastISel::FastEmitInst_extractsubreg(MVT RetVT,
466 unsigned Op0, bool Op0IsKill,
467 uint32_t Idx) {
468 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
469 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
470 "Cannot yet extract from physregs");
Eric Christopher456144e2010-08-19 00:37:05 +0000471 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000472 DL, TII.get(TargetOpcode::COPY), ResultReg)
473 .addReg(Op0, getKillRegState(Op0IsKill), Idx));
474 return ResultReg;
475}
476
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000477// TODO: Don't worry about 64-bit now, but when this is fixed remove the
478// checks from the various callers.
Eric Christopheraa3ace12010-09-09 20:49:25 +0000479unsigned ARMFastISel::ARMMoveToFPReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000480 if (VT == MVT::f64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000481
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000482 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
483 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
484 TII.get(ARM::VMOVRS), MoveReg)
485 .addReg(SrcReg));
486 return MoveReg;
487}
488
489unsigned ARMFastISel::ARMMoveToIntReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000490 if (VT == MVT::i64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000491
Eric Christopheraa3ace12010-09-09 20:49:25 +0000492 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
493 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000494 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopheraa3ace12010-09-09 20:49:25 +0000495 .addReg(SrcReg));
496 return MoveReg;
497}
498
Eric Christopher9ed58df2010-09-09 00:19:41 +0000499// For double width floating point we need to materialize two constants
500// (the high and the low) into integer registers then use a move to get
501// the combined constant into an FP reg.
502unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, EVT VT) {
503 const APFloat Val = CFP->getValueAPF();
Duncan Sandscdfad362010-11-03 12:17:33 +0000504 bool is64bit = VT == MVT::f64;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000505
Eric Christopher9ed58df2010-09-09 00:19:41 +0000506 // This checks to see if we can use VFP3 instructions to materialize
507 // a constant, otherwise we have to go through the constant pool.
508 if (TLI.isFPImmLegal(Val, VT)) {
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000509 int Imm;
510 unsigned Opc;
511 if (is64bit) {
512 Imm = ARM_AM::getFP64Imm(Val);
513 Opc = ARM::FCONSTD;
514 } else {
515 Imm = ARM_AM::getFP32Imm(Val);
516 Opc = ARM::FCONSTS;
517 }
Eric Christopher9ed58df2010-09-09 00:19:41 +0000518 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
519 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
520 DestReg)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000521 .addImm(Imm));
Eric Christopher9ed58df2010-09-09 00:19:41 +0000522 return DestReg;
523 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000524
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000525 // Require VFP2 for loading fp constants.
Eric Christopher238bb162010-09-09 23:50:00 +0000526 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000527
Eric Christopher238bb162010-09-09 23:50:00 +0000528 // MachineConstantPool wants an explicit alignment.
529 unsigned Align = TD.getPrefTypeAlignment(CFP->getType());
530 if (Align == 0) {
531 // TODO: Figure out if this is correct.
532 Align = TD.getTypeAllocSize(CFP->getType());
533 }
534 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
535 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
536 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000537
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000538 // The extra reg is for addrmode5.
Eric Christopherf5732c42010-09-28 00:35:09 +0000539 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
540 DestReg)
541 .addConstantPoolIndex(Idx)
Eric Christopher238bb162010-09-09 23:50:00 +0000542 .addReg(0));
543 return DestReg;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000544}
545
Eric Christopher744c7c82010-09-28 22:47:54 +0000546unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, EVT VT) {
Eric Christopherdccd2c32010-10-11 08:38:55 +0000547
Chad Rosier44e89572011-11-04 22:29:00 +0000548 if (VT != MVT::i32 && VT != MVT::i16 && VT != MVT::i8 && VT != MVT::i1)
549 return false;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000550
551 // If we can do this in a single instruction without a constant pool entry
552 // do so now.
553 const ConstantInt *CI = cast<ConstantInt>(C);
Chad Rosiera4e07272011-11-04 23:09:49 +0000554 if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getZExtValue())) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000555 unsigned Opc = isThumb2 ? ARM::t2MOVi16 : ARM::MOVi16;
Chad Rosier4e89d972011-11-11 00:36:21 +0000556 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eric Christophere5b13cf2010-11-03 20:21:17 +0000557 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Chad Rosier44e89572011-11-04 22:29:00 +0000558 TII.get(Opc), ImmReg)
Chad Rosier42536af2011-11-05 20:16:15 +0000559 .addImm(CI->getZExtValue()));
Chad Rosier44e89572011-11-04 22:29:00 +0000560 return ImmReg;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000561 }
562
Chad Rosier4e89d972011-11-11 00:36:21 +0000563 // Use MVN to emit negative constants.
564 if (VT == MVT::i32 && Subtarget->hasV6T2Ops() && CI->isNegative()) {
565 unsigned Imm = (unsigned)~(CI->getSExtValue());
566 bool EncodeImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
567 (ARM_AM::getSOImmVal(Imm) != -1);
568 if (EncodeImm) {
569 unsigned Opc = isThumb2 ? ARM::t2MVNi : ARM::MVNi;
570 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
571 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
572 TII.get(Opc), ImmReg)
573 .addImm(Imm));
574 return ImmReg;
575 }
576 }
577
578 // Load from constant pool. For now 32-bit only.
Chad Rosier44e89572011-11-04 22:29:00 +0000579 if (VT != MVT::i32)
580 return false;
581
582 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
583
Eric Christopher56d2b722010-09-02 23:43:26 +0000584 // MachineConstantPool wants an explicit alignment.
585 unsigned Align = TD.getPrefTypeAlignment(C->getType());
586 if (Align == 0) {
587 // TODO: Figure out if this is correct.
588 Align = TD.getTypeAllocSize(C->getType());
589 }
590 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000591
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000592 if (isThumb2)
Eric Christopher56d2b722010-09-02 23:43:26 +0000593 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000594 TII.get(ARM::t2LDRpci), DestReg)
595 .addConstantPoolIndex(Idx));
Eric Christopher56d2b722010-09-02 23:43:26 +0000596 else
Eric Christopherd0c82a62010-11-12 09:48:30 +0000597 // The extra immediate is for addrmode2.
Eric Christopher56d2b722010-09-02 23:43:26 +0000598 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000599 TII.get(ARM::LDRcp), DestReg)
600 .addConstantPoolIndex(Idx)
Jim Grosbach3e556122010-10-26 22:37:02 +0000601 .addImm(0));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000602
Eric Christopher56d2b722010-09-02 23:43:26 +0000603 return DestReg;
Eric Christopher1b61ef42010-09-02 01:48:11 +0000604}
605
Eric Christopherc9932f62010-10-01 23:24:42 +0000606unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, EVT VT) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000607 // For now 32-bit only.
Duncan Sandscdfad362010-11-03 12:17:33 +0000608 if (VT != MVT::i32) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000609
Eric Christopher890dbbe2010-10-02 00:32:44 +0000610 Reloc::Model RelocM = TM.getRelocationModel();
Eric Christopherdccd2c32010-10-11 08:38:55 +0000611
Eric Christopher890dbbe2010-10-02 00:32:44 +0000612 // TODO: Need more magic for ARM PIC.
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000613 if (!isThumb2 && (RelocM == Reloc::PIC_)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000614
Eric Christopher890dbbe2010-10-02 00:32:44 +0000615 // MachineConstantPool wants an explicit alignment.
616 unsigned Align = TD.getPrefTypeAlignment(GV->getType());
617 if (Align == 0) {
618 // TODO: Figure out if this is correct.
619 Align = TD.getTypeAllocSize(GV->getType());
620 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000621
Eric Christopher890dbbe2010-10-02 00:32:44 +0000622 // Grab index.
623 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb() ? 4 : 8);
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000624 unsigned Id = AFI->createPICLabelUId();
Bill Wendling5bb77992011-10-01 08:00:54 +0000625 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(GV, Id,
626 ARMCP::CPValue,
627 PCAdj);
Eric Christopher890dbbe2010-10-02 00:32:44 +0000628 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000629
Eric Christopher890dbbe2010-10-02 00:32:44 +0000630 // Load value.
631 MachineInstrBuilder MIB;
632 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000633 if (isThumb2) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000634 unsigned Opc = (RelocM != Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic;
635 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), DestReg)
636 .addConstantPoolIndex(Idx);
637 if (RelocM == Reloc::PIC_)
638 MIB.addImm(Id);
639 } else {
Eric Christopherd0c82a62010-11-12 09:48:30 +0000640 // The extra immediate is for addrmode2.
Eric Christopher890dbbe2010-10-02 00:32:44 +0000641 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRcp),
642 DestReg)
643 .addConstantPoolIndex(Idx)
Eric Christopherd0c82a62010-11-12 09:48:30 +0000644 .addImm(0);
Eric Christopher890dbbe2010-10-02 00:32:44 +0000645 }
646 AddOptionalDefs(MIB);
Eli Friedmand6412c92011-06-03 01:13:19 +0000647
648 if (Subtarget->GVIsIndirectSymbol(GV, RelocM)) {
649 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000650 if (isThumb2)
Jim Grosbachb04546f2011-09-13 20:30:37 +0000651 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
652 TII.get(ARM::t2LDRi12), NewDestReg)
Eli Friedmand6412c92011-06-03 01:13:19 +0000653 .addReg(DestReg)
654 .addImm(0);
655 else
656 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRi12),
657 NewDestReg)
658 .addReg(DestReg)
659 .addImm(0);
660 DestReg = NewDestReg;
661 AddOptionalDefs(MIB);
662 }
663
Eric Christopher890dbbe2010-10-02 00:32:44 +0000664 return DestReg;
Eric Christopherc9932f62010-10-01 23:24:42 +0000665}
666
Eric Christopher9ed58df2010-09-09 00:19:41 +0000667unsigned ARMFastISel::TargetMaterializeConstant(const Constant *C) {
668 EVT VT = TLI.getValueType(C->getType(), true);
669
670 // Only handle simple types.
671 if (!VT.isSimple()) return 0;
672
673 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
674 return ARMMaterializeFP(CFP, VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000675 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
676 return ARMMaterializeGV(GV, VT);
677 else if (isa<ConstantInt>(C))
678 return ARMMaterializeInt(C, VT);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000679
Eric Christopherc9932f62010-10-01 23:24:42 +0000680 return 0;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000681}
682
Eric Christopherf9764fa2010-09-30 20:49:44 +0000683unsigned ARMFastISel::TargetMaterializeAlloca(const AllocaInst *AI) {
684 // Don't handle dynamic allocas.
685 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000686
Duncan Sands1440e8b2010-11-03 11:35:31 +0000687 MVT VT;
Eric Christopherec8bf972010-10-17 06:07:26 +0000688 if (!isLoadTypeLegal(AI->getType(), VT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000689
Eric Christopherf9764fa2010-09-30 20:49:44 +0000690 DenseMap<const AllocaInst*, int>::iterator SI =
691 FuncInfo.StaticAllocaMap.find(AI);
692
693 // This will get lowered later into the correct offsets and registers
694 // via rewriteXFrameIndex.
695 if (SI != FuncInfo.StaticAllocaMap.end()) {
696 TargetRegisterClass* RC = TLI.getRegClassFor(VT);
697 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000698 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Eric Christopherf9764fa2010-09-30 20:49:44 +0000699 AddOptionalDefs(BuildMI(*FuncInfo.MBB, *FuncInfo.InsertPt, DL,
700 TII.get(Opc), ResultReg)
701 .addFrameIndex(SI->second)
702 .addImm(0));
703 return ResultReg;
704 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000705
Eric Christopherf9764fa2010-09-30 20:49:44 +0000706 return 0;
707}
708
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000709bool ARMFastISel::isTypeLegal(Type *Ty, MVT &VT) {
Duncan Sands1440e8b2010-11-03 11:35:31 +0000710 EVT evt = TLI.getValueType(Ty, true);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000711
Eric Christopherb1cc8482010-08-25 07:23:49 +0000712 // Only handle simple types.
Duncan Sands1440e8b2010-11-03 11:35:31 +0000713 if (evt == MVT::Other || !evt.isSimple()) return false;
714 VT = evt.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +0000715
Eric Christopherdc908042010-08-31 01:28:42 +0000716 // Handle all legal types, i.e. a register that will directly hold this
717 // value.
718 return TLI.isTypeLegal(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000719}
720
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000721bool ARMFastISel::isLoadTypeLegal(Type *Ty, MVT &VT) {
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000722 if (isTypeLegal(Ty, VT)) return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000723
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000724 // If this is a type than can be sign or zero-extended to a basic operation
725 // go ahead and accept it now.
726 if (VT == MVT::i8 || VT == MVT::i16)
727 return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000728
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000729 return false;
730}
731
Eric Christopher88de86b2010-11-19 22:36:41 +0000732// Computes the address to get to an object.
Eric Christopher0d581222010-11-19 22:30:02 +0000733bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) {
Eric Christopher83007122010-08-23 21:44:12 +0000734 // Some boilerplate from the X86 FastISel.
735 const User *U = NULL;
Eric Christopher83007122010-08-23 21:44:12 +0000736 unsigned Opcode = Instruction::UserOp1;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000737 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christopher2d630d72010-11-19 22:37:58 +0000738 // Don't walk into other basic blocks unless the object is an alloca from
739 // another block, otherwise it may not have a virtual register assigned.
Eric Christopher76dda7e2010-11-15 21:11:06 +0000740 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
741 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
742 Opcode = I->getOpcode();
743 U = I;
744 }
Eric Christophercb0b04b2010-08-24 00:07:24 +0000745 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000746 Opcode = C->getOpcode();
747 U = C;
748 }
749
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000750 if (PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher83007122010-08-23 21:44:12 +0000751 if (Ty->getAddressSpace() > 255)
752 // Fast instruction selection doesn't support the special
753 // address spaces.
754 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000755
Eric Christopher83007122010-08-23 21:44:12 +0000756 switch (Opcode) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000757 default:
Eric Christopher83007122010-08-23 21:44:12 +0000758 break;
Eric Christopher55324332010-10-12 00:43:21 +0000759 case Instruction::BitCast: {
760 // Look through bitcasts.
Eric Christopher0d581222010-11-19 22:30:02 +0000761 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000762 }
763 case Instruction::IntToPtr: {
764 // Look past no-op inttoptrs.
765 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000766 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000767 break;
768 }
769 case Instruction::PtrToInt: {
770 // Look past no-op ptrtoints.
771 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000772 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000773 break;
774 }
Eric Christophereae84392010-10-14 09:29:41 +0000775 case Instruction::GetElementPtr: {
Eric Christopherb3716582010-11-19 22:39:56 +0000776 Address SavedAddr = Addr;
Eric Christopher0d581222010-11-19 22:30:02 +0000777 int TmpOffset = Addr.Offset;
Eric Christopher2896df82010-10-15 18:02:07 +0000778
Eric Christophereae84392010-10-14 09:29:41 +0000779 // Iterate through the GEP folding the constants into offsets where
780 // we can.
781 gep_type_iterator GTI = gep_type_begin(U);
782 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
783 i != e; ++i, ++GTI) {
784 const Value *Op = *i;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000785 if (StructType *STy = dyn_cast<StructType>(*GTI)) {
Eric Christophereae84392010-10-14 09:29:41 +0000786 const StructLayout *SL = TD.getStructLayout(STy);
787 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
788 TmpOffset += SL->getElementOffset(Idx);
789 } else {
Eric Christopher2896df82010-10-15 18:02:07 +0000790 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
Eric Christopher7244d7c2011-03-22 19:39:17 +0000791 for (;;) {
Eric Christopher2896df82010-10-15 18:02:07 +0000792 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
793 // Constant-offset addressing.
794 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000795 break;
796 }
797 if (isa<AddOperator>(Op) &&
798 (!isa<Instruction>(Op) ||
799 FuncInfo.MBBMap[cast<Instruction>(Op)->getParent()]
800 == FuncInfo.MBB) &&
801 isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) {
Eric Christopher299bbb22011-04-29 00:03:10 +0000802 // An add (in the same block) with a constant operand. Fold the
Eric Christopher7244d7c2011-03-22 19:39:17 +0000803 // constant.
Eric Christopher2896df82010-10-15 18:02:07 +0000804 ConstantInt *CI =
Eric Christopher7244d7c2011-03-22 19:39:17 +0000805 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
Eric Christopher2896df82010-10-15 18:02:07 +0000806 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000807 // Iterate on the other operand.
808 Op = cast<AddOperator>(Op)->getOperand(0);
809 continue;
Eric Christopher299bbb22011-04-29 00:03:10 +0000810 }
Eric Christopher7244d7c2011-03-22 19:39:17 +0000811 // Unsupported
812 goto unsupported_gep;
813 }
Eric Christophereae84392010-10-14 09:29:41 +0000814 }
815 }
Eric Christopher2896df82010-10-15 18:02:07 +0000816
817 // Try to grab the base operand now.
Eric Christopher0d581222010-11-19 22:30:02 +0000818 Addr.Offset = TmpOffset;
819 if (ARMComputeAddress(U->getOperand(0), Addr)) return true;
Eric Christopher2896df82010-10-15 18:02:07 +0000820
821 // We failed, restore everything and try the other options.
Eric Christopherb3716582010-11-19 22:39:56 +0000822 Addr = SavedAddr;
Eric Christopher2896df82010-10-15 18:02:07 +0000823
Eric Christophereae84392010-10-14 09:29:41 +0000824 unsupported_gep:
Eric Christophereae84392010-10-14 09:29:41 +0000825 break;
826 }
Eric Christopher83007122010-08-23 21:44:12 +0000827 case Instruction::Alloca: {
Eric Christopher15418772010-10-12 05:39:06 +0000828 const AllocaInst *AI = cast<AllocaInst>(Obj);
Eric Christopher827656d2010-11-20 22:38:27 +0000829 DenseMap<const AllocaInst*, int>::iterator SI =
830 FuncInfo.StaticAllocaMap.find(AI);
831 if (SI != FuncInfo.StaticAllocaMap.end()) {
832 Addr.BaseType = Address::FrameIndexBase;
833 Addr.Base.FI = SI->second;
834 return true;
835 }
836 break;
Eric Christopher83007122010-08-23 21:44:12 +0000837 }
838 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000839
Eric Christophera9c57512010-10-13 21:41:51 +0000840 // Materialize the global variable's address into a reg which can
841 // then be used later to load the variable.
Eric Christophercb0b04b2010-08-24 00:07:24 +0000842 if (const GlobalValue *GV = dyn_cast<GlobalValue>(Obj)) {
Eric Christopherede42b02010-10-13 09:11:46 +0000843 unsigned Tmp = ARMMaterializeGV(GV, TLI.getValueType(Obj->getType()));
844 if (Tmp == 0) return false;
Eric Christopher2896df82010-10-15 18:02:07 +0000845
Eric Christopher0d581222010-11-19 22:30:02 +0000846 Addr.Base.Reg = Tmp;
Eric Christopherede42b02010-10-13 09:11:46 +0000847 return true;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000848 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000849
Eric Christophercb0b04b2010-08-24 00:07:24 +0000850 // Try to get this in a register if nothing else has worked.
Eric Christopher0d581222010-11-19 22:30:02 +0000851 if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj);
852 return Addr.Base.Reg != 0;
Eric Christophereae84392010-10-14 09:29:41 +0000853}
854
Eric Christopher0d581222010-11-19 22:30:02 +0000855void ARMFastISel::ARMSimplifyAddress(Address &Addr, EVT VT) {
Jim Grosbach6b156392010-10-27 21:39:08 +0000856
Eric Christopher212ae932010-10-21 19:40:30 +0000857 assert(VT.isSimple() && "Non-simple types are invalid here!");
Jim Grosbach6b156392010-10-27 21:39:08 +0000858
Eric Christopher212ae932010-10-21 19:40:30 +0000859 bool needsLowering = false;
860 switch (VT.getSimpleVT().SimpleTy) {
861 default:
862 assert(false && "Unhandled load/store type!");
Chad Rosier73463472011-11-09 21:30:12 +0000863 case MVT::i16:
864 if (isThumb2)
865 // Integer loads/stores handle 12-bit offsets.
866 needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
867 else
868 // ARM i16 integer loads/stores handle +/-imm8 offsets.
Chad Rosier16455ce2011-11-10 21:09:49 +0000869 // FIXME: Negative offsets require special handling.
870 if (Addr.Offset > 255 || Addr.Offset < 0)
Chad Rosier73463472011-11-09 21:30:12 +0000871 needsLowering = true;
872 break;
Eric Christopher212ae932010-10-21 19:40:30 +0000873 case MVT::i1:
874 case MVT::i8:
Eric Christopher212ae932010-10-21 19:40:30 +0000875 case MVT::i32:
876 // Integer loads/stores handle 12-bit offsets.
Eric Christopher0d581222010-11-19 22:30:02 +0000877 needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
Eric Christopher212ae932010-10-21 19:40:30 +0000878 break;
879 case MVT::f32:
880 case MVT::f64:
881 // Floating point operands handle 8-bit offsets.
Eric Christopher0d581222010-11-19 22:30:02 +0000882 needsLowering = ((Addr.Offset & 0xff) != Addr.Offset);
Eric Christopher212ae932010-10-21 19:40:30 +0000883 break;
884 }
Jim Grosbach6b156392010-10-27 21:39:08 +0000885
Eric Christopher827656d2010-11-20 22:38:27 +0000886 // If this is a stack pointer and the offset needs to be simplified then
887 // put the alloca address into a register, set the base type back to
888 // register and continue. This should almost never happen.
889 if (needsLowering && Addr.BaseType == Address::FrameIndexBase) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000890 TargetRegisterClass *RC = isThumb2 ? ARM::tGPRRegisterClass :
Eric Christopher827656d2010-11-20 22:38:27 +0000891 ARM::GPRRegisterClass;
892 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000893 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Eric Christopher827656d2010-11-20 22:38:27 +0000894 AddOptionalDefs(BuildMI(*FuncInfo.MBB, *FuncInfo.InsertPt, DL,
895 TII.get(Opc), ResultReg)
896 .addFrameIndex(Addr.Base.FI)
897 .addImm(0));
898 Addr.Base.Reg = ResultReg;
899 Addr.BaseType = Address::RegBase;
900 }
901
Eric Christopher212ae932010-10-21 19:40:30 +0000902 // Since the offset is too large for the load/store instruction
Eric Christopher318b6ee2010-09-02 00:53:56 +0000903 // get the reg+offset into a register.
Eric Christopher212ae932010-10-21 19:40:30 +0000904 if (needsLowering) {
Eli Friedman9ebf57a2011-04-29 21:22:56 +0000905 Addr.Base.Reg = FastEmit_ri_(MVT::i32, ISD::ADD, Addr.Base.Reg,
906 /*Op0IsKill*/false, Addr.Offset, MVT::i32);
Eric Christopher0d581222010-11-19 22:30:02 +0000907 Addr.Offset = 0;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000908 }
Eric Christopher83007122010-08-23 21:44:12 +0000909}
910
Eric Christopher564857f2010-12-01 01:40:24 +0000911void ARMFastISel::AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000912 const MachineInstrBuilder &MIB,
913 unsigned Flags) {
Eric Christopher564857f2010-12-01 01:40:24 +0000914 // addrmode5 output depends on the selection dag addressing dividing the
915 // offset by 4 that it then later multiplies. Do this here as well.
916 if (VT.getSimpleVT().SimpleTy == MVT::f32 ||
917 VT.getSimpleVT().SimpleTy == MVT::f64)
918 Addr.Offset /= 4;
Eric Christopher299bbb22011-04-29 00:03:10 +0000919
Eric Christopher564857f2010-12-01 01:40:24 +0000920 // Frame base works a bit differently. Handle it separately.
921 if (Addr.BaseType == Address::FrameIndexBase) {
922 int FI = Addr.Base.FI;
923 int Offset = Addr.Offset;
924 MachineMemOperand *MMO =
925 FuncInfo.MF->getMachineMemOperand(
926 MachinePointerInfo::getFixedStack(FI, Offset),
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000927 Flags,
Eric Christopher564857f2010-12-01 01:40:24 +0000928 MFI.getObjectSize(FI),
929 MFI.getObjectAlignment(FI));
930 // Now add the rest of the operands.
931 MIB.addFrameIndex(FI);
932
933 // ARM halfword load/stores need an additional operand.
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000934 if (!isThumb2 && VT.getSimpleVT().SimpleTy == MVT::i16) MIB.addReg(0);
Eric Christopher564857f2010-12-01 01:40:24 +0000935
936 MIB.addImm(Addr.Offset);
937 MIB.addMemOperand(MMO);
938 } else {
939 // Now add the rest of the operands.
940 MIB.addReg(Addr.Base.Reg);
Eric Christopher299bbb22011-04-29 00:03:10 +0000941
Eric Christopher564857f2010-12-01 01:40:24 +0000942 // ARM halfword load/stores need an additional operand.
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000943 if (!isThumb2 && VT.getSimpleVT().SimpleTy == MVT::i16) MIB.addReg(0);
Eric Christopher564857f2010-12-01 01:40:24 +0000944
945 MIB.addImm(Addr.Offset);
946 }
947 AddOptionalDefs(MIB);
948}
949
Eric Christopher0d581222010-11-19 22:30:02 +0000950bool ARMFastISel::ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000951
Eric Christopherb1cc8482010-08-25 07:23:49 +0000952 assert(VT.isSimple() && "Non-simple types are invalid here!");
Eric Christopherdc908042010-08-31 01:28:42 +0000953 unsigned Opc;
Eric Christopheree56ea62010-10-07 05:50:44 +0000954 TargetRegisterClass *RC;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000955 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +0000956 // This is mostly going to be Neon/vector support.
957 default: return false;
Chad Rosier646abbf2011-11-11 02:38:59 +0000958 case MVT::i1:
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000959 case MVT::i8:
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000960 Opc = isThumb2 ? ARM::t2LDRBi12 : ARM::LDRBi12;
Eric Christopher7a56f332010-10-08 01:13:17 +0000961 RC = ARM::GPRRegisterClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000962 break;
Chad Rosier73463472011-11-09 21:30:12 +0000963 case MVT::i16:
964 Opc = isThumb2 ? ARM::t2LDRHi12 : ARM::LDRH;
965 RC = ARM::GPRRegisterClass;
966 break;
Eric Christopherdc908042010-08-31 01:28:42 +0000967 case MVT::i32:
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000968 Opc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
Eric Christopher7a56f332010-10-08 01:13:17 +0000969 RC = ARM::GPRRegisterClass;
Eric Christopherdc908042010-08-31 01:28:42 +0000970 break;
Eric Christopher6dab1372010-09-18 01:59:37 +0000971 case MVT::f32:
972 Opc = ARM::VLDRS;
Eric Christopheree56ea62010-10-07 05:50:44 +0000973 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +0000974 break;
975 case MVT::f64:
976 Opc = ARM::VLDRD;
Eric Christopheree56ea62010-10-07 05:50:44 +0000977 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +0000978 break;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000979 }
Eric Christopher564857f2010-12-01 01:40:24 +0000980 // Simplify this down to something we can handle.
Eric Christopher0d581222010-11-19 22:30:02 +0000981 ARMSimplifyAddress(Addr, VT);
Jim Grosbach6b156392010-10-27 21:39:08 +0000982
Eric Christopher564857f2010-12-01 01:40:24 +0000983 // Create the base instruction, then add the operands.
984 ResultReg = createResultReg(RC);
985 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
986 TII.get(Opc), ResultReg);
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000987 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOLoad);
Eric Christopherdc908042010-08-31 01:28:42 +0000988 return true;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000989}
990
Eric Christopher43b62be2010-09-27 06:02:23 +0000991bool ARMFastISel::SelectLoad(const Instruction *I) {
Eli Friedman4136d232011-09-02 22:33:24 +0000992 // Atomic loads need special handling.
993 if (cast<LoadInst>(I)->isAtomic())
994 return false;
995
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000996 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +0000997 MVT VT;
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000998 if (!isLoadTypeLegal(I->getType(), VT))
999 return false;
1000
Eric Christopher564857f2010-12-01 01:40:24 +00001001 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001002 Address Addr;
Eric Christopher564857f2010-12-01 01:40:24 +00001003 if (!ARMComputeAddress(I->getOperand(0), Addr)) return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001004
1005 unsigned ResultReg;
Eric Christopher0d581222010-11-19 22:30:02 +00001006 if (!ARMEmitLoad(VT, ResultReg, Addr)) return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001007 UpdateValueMap(I, ResultReg);
1008 return true;
1009}
1010
Eric Christopher0d581222010-11-19 22:30:02 +00001011bool ARMFastISel::ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001012 unsigned StrOpc;
1013 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +00001014 // This is mostly going to be Neon/vector support.
Eric Christopher318b6ee2010-09-02 00:53:56 +00001015 default: return false;
Eric Christopher4c914122010-11-02 23:59:09 +00001016 case MVT::i1: {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001017 unsigned Res = createResultReg(isThumb2 ? ARM::tGPRRegisterClass :
Eric Christopher4c914122010-11-02 23:59:09 +00001018 ARM::GPRRegisterClass);
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001019 unsigned Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eric Christopher4c914122010-11-02 23:59:09 +00001020 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1021 TII.get(Opc), Res)
1022 .addReg(SrcReg).addImm(1));
1023 SrcReg = Res;
1024 } // Fallthrough here.
Eric Christopher2896df82010-10-15 18:02:07 +00001025 case MVT::i8:
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001026 StrOpc = isThumb2 ? ARM::t2STRBi12 : ARM::STRBi12;
Eric Christopher15418772010-10-12 05:39:06 +00001027 break;
1028 case MVT::i16:
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001029 StrOpc = isThumb2 ? ARM::t2STRHi12 : ARM::STRH;
Eric Christopher15418772010-10-12 05:39:06 +00001030 break;
Eric Christopher47650ec2010-10-16 01:10:35 +00001031 case MVT::i32:
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001032 StrOpc = isThumb2 ? ARM::t2STRi12 : ARM::STRi12;
Eric Christopher47650ec2010-10-16 01:10:35 +00001033 break;
Eric Christopher56d2b722010-09-02 23:43:26 +00001034 case MVT::f32:
1035 if (!Subtarget->hasVFP2()) return false;
1036 StrOpc = ARM::VSTRS;
1037 break;
1038 case MVT::f64:
1039 if (!Subtarget->hasVFP2()) return false;
1040 StrOpc = ARM::VSTRD;
1041 break;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001042 }
Eric Christopher564857f2010-12-01 01:40:24 +00001043 // Simplify this down to something we can handle.
Eric Christopher0d581222010-11-19 22:30:02 +00001044 ARMSimplifyAddress(Addr, VT);
Jim Grosbach6b156392010-10-27 21:39:08 +00001045
Eric Christopher564857f2010-12-01 01:40:24 +00001046 // Create the base instruction, then add the operands.
1047 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1048 TII.get(StrOpc))
1049 .addReg(SrcReg, getKillRegState(true));
Cameron Zwarichc152aa62011-05-28 20:34:49 +00001050 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOStore);
Eric Christopher318b6ee2010-09-02 00:53:56 +00001051 return true;
1052}
1053
Eric Christopher43b62be2010-09-27 06:02:23 +00001054bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001055 Value *Op0 = I->getOperand(0);
1056 unsigned SrcReg = 0;
1057
Eli Friedman4136d232011-09-02 22:33:24 +00001058 // Atomic stores need special handling.
1059 if (cast<StoreInst>(I)->isAtomic())
1060 return false;
1061
Eric Christopher564857f2010-12-01 01:40:24 +00001062 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001063 MVT VT;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001064 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopher543cf052010-09-01 22:16:27 +00001065 return false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001066
Eric Christopher1b61ef42010-09-02 01:48:11 +00001067 // Get the value to be stored into a register.
1068 SrcReg = getRegForValue(Op0);
Eric Christopher564857f2010-12-01 01:40:24 +00001069 if (SrcReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001070
Eric Christopher564857f2010-12-01 01:40:24 +00001071 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001072 Address Addr;
Eric Christopher0d581222010-11-19 22:30:02 +00001073 if (!ARMComputeAddress(I->getOperand(1), Addr))
Eric Christopher318b6ee2010-09-02 00:53:56 +00001074 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001075
Eric Christopher0d581222010-11-19 22:30:02 +00001076 if (!ARMEmitStore(VT, SrcReg, Addr)) return false;
Eric Christophera5b1e682010-09-17 22:28:18 +00001077 return true;
1078}
1079
1080static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
1081 switch (Pred) {
1082 // Needs two compares...
1083 case CmpInst::FCMP_ONE:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001084 case CmpInst::FCMP_UEQ:
Eric Christophera5b1e682010-09-17 22:28:18 +00001085 default:
Eric Christopher4053e632010-11-02 01:24:49 +00001086 // AL is our "false" for now. The other two need more compares.
Eric Christophera5b1e682010-09-17 22:28:18 +00001087 return ARMCC::AL;
1088 case CmpInst::ICMP_EQ:
1089 case CmpInst::FCMP_OEQ:
1090 return ARMCC::EQ;
1091 case CmpInst::ICMP_SGT:
1092 case CmpInst::FCMP_OGT:
1093 return ARMCC::GT;
1094 case CmpInst::ICMP_SGE:
1095 case CmpInst::FCMP_OGE:
1096 return ARMCC::GE;
1097 case CmpInst::ICMP_UGT:
1098 case CmpInst::FCMP_UGT:
1099 return ARMCC::HI;
1100 case CmpInst::FCMP_OLT:
1101 return ARMCC::MI;
1102 case CmpInst::ICMP_ULE:
1103 case CmpInst::FCMP_OLE:
1104 return ARMCC::LS;
1105 case CmpInst::FCMP_ORD:
1106 return ARMCC::VC;
1107 case CmpInst::FCMP_UNO:
1108 return ARMCC::VS;
1109 case CmpInst::FCMP_UGE:
1110 return ARMCC::PL;
1111 case CmpInst::ICMP_SLT:
1112 case CmpInst::FCMP_ULT:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001113 return ARMCC::LT;
Eric Christophera5b1e682010-09-17 22:28:18 +00001114 case CmpInst::ICMP_SLE:
1115 case CmpInst::FCMP_ULE:
1116 return ARMCC::LE;
1117 case CmpInst::FCMP_UNE:
1118 case CmpInst::ICMP_NE:
1119 return ARMCC::NE;
1120 case CmpInst::ICMP_UGE:
1121 return ARMCC::HS;
1122 case CmpInst::ICMP_ULT:
1123 return ARMCC::LO;
1124 }
Eric Christopher543cf052010-09-01 22:16:27 +00001125}
1126
Eric Christopher43b62be2010-09-27 06:02:23 +00001127bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christophere5734102010-09-03 00:35:47 +00001128 const BranchInst *BI = cast<BranchInst>(I);
1129 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
1130 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopherac1a19e2010-09-09 01:06:51 +00001131
Eric Christophere5734102010-09-03 00:35:47 +00001132 // Simple branch support.
Jim Grosbach16cb3762010-11-09 19:22:26 +00001133
Eric Christopher0e6233b2010-10-29 21:08:19 +00001134 // If we can, avoid recomputing the compare - redoing it could lead to wonky
1135 // behavior.
Eric Christopher0e6233b2010-10-29 21:08:19 +00001136 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Chad Rosier75698f32011-10-26 23:17:28 +00001137 if (CI->hasOneUse() && (CI->getParent() == I->getParent())) {
Eric Christopher0e6233b2010-10-29 21:08:19 +00001138
1139 // Get the compare predicate.
Eric Christopher632ae892011-04-29 21:56:31 +00001140 // Try to take advantage of fallthrough opportunities.
1141 CmpInst::Predicate Predicate = CI->getPredicate();
1142 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1143 std::swap(TBB, FBB);
1144 Predicate = CmpInst::getInversePredicate(Predicate);
1145 }
1146
1147 ARMCC::CondCodes ARMPred = getComparePred(Predicate);
Eric Christopher0e6233b2010-10-29 21:08:19 +00001148
1149 // We may not handle every CC for now.
1150 if (ARMPred == ARMCC::AL) return false;
1151
Chad Rosier75698f32011-10-26 23:17:28 +00001152 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001153 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier75698f32011-10-26 23:17:28 +00001154 return false;
Jim Grosbach16cb3762010-11-09 19:22:26 +00001155
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001156 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001157 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1158 .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR);
1159 FastEmitBranch(FBB, DL);
1160 FuncInfo.MBB->addSuccessor(TBB);
1161 return true;
1162 }
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001163 } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
1164 MVT SourceVT;
1165 if (TI->hasOneUse() && TI->getParent() == I->getParent() &&
Eli Friedman76927d732011-05-25 23:49:02 +00001166 (isLoadTypeLegal(TI->getOperand(0)->getType(), SourceVT))) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001167 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001168 unsigned OpReg = getRegForValue(TI->getOperand(0));
1169 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1170 TII.get(TstOpc))
1171 .addReg(OpReg).addImm(1));
1172
1173 unsigned CCMode = ARMCC::NE;
1174 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1175 std::swap(TBB, FBB);
1176 CCMode = ARMCC::EQ;
1177 }
1178
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001179 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001180 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1181 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
1182
1183 FastEmitBranch(FBB, DL);
1184 FuncInfo.MBB->addSuccessor(TBB);
1185 return true;
1186 }
Chad Rosier6d64b3a2011-10-27 00:21:16 +00001187 } else if (const ConstantInt *CI =
1188 dyn_cast<ConstantInt>(BI->getCondition())) {
1189 uint64_t Imm = CI->getZExtValue();
1190 MachineBasicBlock *Target = (Imm == 0) ? FBB : TBB;
1191 FastEmitBranch(Target, DL);
1192 return true;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001193 }
Jim Grosbach16cb3762010-11-09 19:22:26 +00001194
Eric Christopher0e6233b2010-10-29 21:08:19 +00001195 unsigned CmpReg = getRegForValue(BI->getCondition());
1196 if (CmpReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001197
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001198 // We've been divorced from our compare! Our block was split, and
1199 // now our compare lives in a predecessor block. We musn't
1200 // re-compare here, as the children of the compare aren't guaranteed
1201 // live across the block boundary (we *could* check for this).
1202 // Regardless, the compare has been done in the predecessor block,
1203 // and it left a value for us in a virtual register. Ergo, we test
1204 // the one-bit value left in the virtual register.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001205 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001206 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TstOpc))
1207 .addReg(CmpReg).addImm(1));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001208
Eric Christopher7a20a372011-04-28 16:52:09 +00001209 unsigned CCMode = ARMCC::NE;
1210 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1211 std::swap(TBB, FBB);
1212 CCMode = ARMCC::EQ;
1213 }
1214
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001215 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christophere5734102010-09-03 00:35:47 +00001216 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
Eric Christopher7a20a372011-04-28 16:52:09 +00001217 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
Eric Christophere5734102010-09-03 00:35:47 +00001218 FastEmitBranch(FBB, DL);
1219 FuncInfo.MBB->addSuccessor(TBB);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001220 return true;
Eric Christophere5734102010-09-03 00:35:47 +00001221}
1222
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001223bool ARMFastISel::ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
1224 bool isZExt) {
Chad Rosierade62002011-10-26 23:25:44 +00001225 Type *Ty = Src1Value->getType();
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001226 EVT SrcVT = TLI.getValueType(Ty, true);
1227 if (!SrcVT.isSimple()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001228
Chad Rosierade62002011-10-26 23:25:44 +00001229 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
1230 if (isFloat && !Subtarget->hasVFP2())
Eric Christopherd43393a2010-09-08 23:13:45 +00001231 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001232
Chad Rosier2f2fe412011-11-09 03:22:02 +00001233 // Check to see if the 2nd operand is a constant that we can encode directly
1234 // in the compare.
Chad Rosier2f2fe412011-11-09 03:22:02 +00001235 int EncodedImm = 0;
1236 bool EncodeImm = false;
1237 bool isNegativeImm = false;
1238 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(Src2Value)) {
1239 if (SrcVT == MVT::i32 || SrcVT == MVT::i16 || SrcVT == MVT::i8 ||
1240 SrcVT == MVT::i1) {
1241 const APInt &CIVal = ConstInt->getValue();
Chad Rosier6cba97c2011-11-10 01:30:39 +00001242 EncodedImm = (isZExt) ? (int)CIVal.getZExtValue() : (int)CIVal.getSExtValue();
1243 if (EncodedImm < 0) {
1244 isNegativeImm = true;
1245 EncodedImm = -EncodedImm;
1246 }
Chad Rosier2f2fe412011-11-09 03:22:02 +00001247 EncodeImm = isThumb2 ? (ARM_AM::getT2SOImmVal(EncodedImm) != -1) :
1248 (ARM_AM::getSOImmVal(EncodedImm) != -1);
1249 }
1250 } else if (const ConstantFP *ConstFP = dyn_cast<ConstantFP>(Src2Value)) {
1251 if (SrcVT == MVT::f32 || SrcVT == MVT::f64)
1252 if (ConstFP->isZero() && !ConstFP->isNegative())
1253 EncodeImm = true;
1254 }
1255
Eric Christopherd43393a2010-09-08 23:13:45 +00001256 unsigned CmpOpc;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001257 bool isICmp = true;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001258 bool needsExt = false;
1259 switch (SrcVT.getSimpleVT().SimpleTy) {
Eric Christopherd43393a2010-09-08 23:13:45 +00001260 default: return false;
1261 // TODO: Verify compares.
1262 case MVT::f32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001263 isICmp = false;
1264 CmpOpc = EncodeImm ? ARM::VCMPEZS : ARM::VCMPES;
Eric Christopherd43393a2010-09-08 23:13:45 +00001265 break;
1266 case MVT::f64:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001267 isICmp = false;
1268 CmpOpc = EncodeImm ? ARM::VCMPEZD : ARM::VCMPED;
Eric Christopherd43393a2010-09-08 23:13:45 +00001269 break;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001270 case MVT::i1:
1271 case MVT::i8:
1272 case MVT::i16:
1273 needsExt = true;
1274 // Intentional fall-through.
Eric Christopherd43393a2010-09-08 23:13:45 +00001275 case MVT::i32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001276 if (isThumb2) {
1277 if (!EncodeImm)
1278 CmpOpc = ARM::t2CMPrr;
1279 else
1280 CmpOpc = isNegativeImm ? ARM::t2CMNzri : ARM::t2CMPri;
1281 } else {
1282 if (!EncodeImm)
1283 CmpOpc = ARM::CMPrr;
1284 else
1285 CmpOpc = isNegativeImm ? ARM::CMNzri : ARM::CMPri;
1286 }
Eric Christopherd43393a2010-09-08 23:13:45 +00001287 break;
1288 }
1289
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001290 unsigned SrcReg1 = getRegForValue(Src1Value);
1291 if (SrcReg1 == 0) return false;
Chad Rosier530f7ce2011-10-26 22:47:55 +00001292
Chad Rosier2f2fe412011-11-09 03:22:02 +00001293 unsigned SrcReg2;
1294 if (!EncodeImm) {
1295 SrcReg2 = getRegForValue(Src2Value);
1296 if (SrcReg2 == 0) return false;
1297 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001298
1299 // We have i1, i8, or i16, we need to either zero extend or sign extend.
1300 if (needsExt) {
1301 unsigned ResultReg;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001302 ResultReg = ARMEmitIntExt(SrcVT, SrcReg1, MVT::i32, isZExt);
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001303 if (ResultReg == 0) return false;
1304 SrcReg1 = ResultReg;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001305 if (!EncodeImm) {
1306 ResultReg = ARMEmitIntExt(SrcVT, SrcReg2, MVT::i32, isZExt);
1307 if (ResultReg == 0) return false;
1308 SrcReg2 = ResultReg;
1309 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001310 }
Chad Rosier530f7ce2011-10-26 22:47:55 +00001311
Chad Rosier2f2fe412011-11-09 03:22:02 +00001312 if (!EncodeImm) {
1313 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1314 TII.get(CmpOpc))
1315 .addReg(SrcReg1).addReg(SrcReg2));
1316 } else {
1317 MachineInstrBuilder MIB;
1318 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
1319 .addReg(SrcReg1);
1320
1321 // Only add immediate for icmp as the immediate for fcmp is an implicit 0.0.
1322 if (isICmp)
1323 MIB.addImm(EncodedImm);
1324 AddOptionalDefs(MIB);
1325 }
Chad Rosierade62002011-10-26 23:25:44 +00001326
1327 // For floating point we need to move the result to a comparison register
1328 // that we can then use for branches.
1329 if (Ty->isFloatTy() || Ty->isDoubleTy())
1330 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1331 TII.get(ARM::FMSTAT)));
Chad Rosier530f7ce2011-10-26 22:47:55 +00001332 return true;
1333}
1334
1335bool ARMFastISel::SelectCmp(const Instruction *I) {
1336 const CmpInst *CI = cast<CmpInst>(I);
Chad Rosierade62002011-10-26 23:25:44 +00001337 Type *Ty = CI->getOperand(0)->getType();
Chad Rosier530f7ce2011-10-26 22:47:55 +00001338
Eric Christopher229207a2010-09-29 01:14:47 +00001339 // Get the compare predicate.
1340 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
Eric Christopherdccd2c32010-10-11 08:38:55 +00001341
Eric Christopher229207a2010-09-29 01:14:47 +00001342 // We may not handle every CC for now.
1343 if (ARMPred == ARMCC::AL) return false;
1344
Chad Rosier530f7ce2011-10-26 22:47:55 +00001345 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001346 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier530f7ce2011-10-26 22:47:55 +00001347 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001348
Eric Christopher229207a2010-09-29 01:14:47 +00001349 // Now set a register based on the comparison. Explicitly set the predicates
1350 // here.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001351 unsigned MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
1352 TargetRegisterClass *RC = isThumb2 ? ARM::rGPRRegisterClass
Eric Christopher5d18d922010-10-07 05:39:19 +00001353 : ARM::GPRRegisterClass;
1354 unsigned DestReg = createResultReg(RC);
Chad Rosierade62002011-10-26 23:25:44 +00001355 Constant *Zero = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Eric Christopher229207a2010-09-29 01:14:47 +00001356 unsigned ZeroReg = TargetMaterializeConstant(Zero);
Chad Rosierade62002011-10-26 23:25:44 +00001357 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
Chad Rosier530f7ce2011-10-26 22:47:55 +00001358 unsigned CondReg = isFloat ? ARM::FPSCR : ARM::CPSR;
Eric Christopher229207a2010-09-29 01:14:47 +00001359 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), DestReg)
1360 .addReg(ZeroReg).addImm(1)
1361 .addImm(ARMPred).addReg(CondReg);
1362
Eric Christophera5b1e682010-09-17 22:28:18 +00001363 UpdateValueMap(I, DestReg);
Eric Christopherd43393a2010-09-08 23:13:45 +00001364 return true;
1365}
1366
Eric Christopher43b62be2010-09-27 06:02:23 +00001367bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopher46203602010-09-09 00:26:48 +00001368 // Make sure we have VFP and that we're extending float to double.
1369 if (!Subtarget->hasVFP2()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001370
Eric Christopher46203602010-09-09 00:26:48 +00001371 Value *V = I->getOperand(0);
1372 if (!I->getType()->isDoubleTy() ||
1373 !V->getType()->isFloatTy()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001374
Eric Christopher46203602010-09-09 00:26:48 +00001375 unsigned Op = getRegForValue(V);
1376 if (Op == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001377
Eric Christopher46203602010-09-09 00:26:48 +00001378 unsigned Result = createResultReg(ARM::DPRRegisterClass);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001379 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001380 TII.get(ARM::VCVTDS), Result)
Eric Christopherce07b542010-09-09 20:26:31 +00001381 .addReg(Op));
1382 UpdateValueMap(I, Result);
1383 return true;
1384}
1385
Eric Christopher43b62be2010-09-27 06:02:23 +00001386bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopherce07b542010-09-09 20:26:31 +00001387 // Make sure we have VFP and that we're truncating double to float.
1388 if (!Subtarget->hasVFP2()) return false;
1389
1390 Value *V = I->getOperand(0);
Eric Christopher022b7fb2010-10-05 23:13:24 +00001391 if (!(I->getType()->isFloatTy() &&
1392 V->getType()->isDoubleTy())) return false;
Eric Christopherce07b542010-09-09 20:26:31 +00001393
1394 unsigned Op = getRegForValue(V);
1395 if (Op == 0) return false;
1396
1397 unsigned Result = createResultReg(ARM::SPRRegisterClass);
Eric Christopherce07b542010-09-09 20:26:31 +00001398 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001399 TII.get(ARM::VCVTSD), Result)
Eric Christopher46203602010-09-09 00:26:48 +00001400 .addReg(Op));
1401 UpdateValueMap(I, Result);
1402 return true;
1403}
1404
Eric Christopher43b62be2010-09-27 06:02:23 +00001405bool ARMFastISel::SelectSIToFP(const Instruction *I) {
Eric Christopher9a040492010-09-09 18:54:59 +00001406 // Make sure we have VFP.
1407 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001408
Duncan Sands1440e8b2010-11-03 11:35:31 +00001409 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001410 Type *Ty = I->getType();
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001411 if (!isTypeLegal(Ty, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001412 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001413
Chad Rosier463fe242011-11-03 02:04:59 +00001414 Value *Src = I->getOperand(0);
1415 EVT SrcVT = TLI.getValueType(Src->getType(), true);
1416 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
Eli Friedman783c6642011-05-25 19:09:45 +00001417 return false;
1418
Chad Rosier463fe242011-11-03 02:04:59 +00001419 unsigned SrcReg = getRegForValue(Src);
1420 if (SrcReg == 0) return false;
1421
1422 // Handle sign-extension.
1423 if (SrcVT == MVT::i16 || SrcVT == MVT::i8) {
1424 EVT DestVT = MVT::i32;
1425 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, /*isZExt*/ false);
1426 if (ResultReg == 0) return false;
1427 SrcReg = ResultReg;
1428 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001429
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001430 // The conversion routine works on fp-reg to fp-reg and the operand above
1431 // was an integer, move it to the fp registers if possible.
Chad Rosier463fe242011-11-03 02:04:59 +00001432 unsigned FP = ARMMoveToFPReg(MVT::f32, SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001433 if (FP == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001434
Eric Christopher9a040492010-09-09 18:54:59 +00001435 unsigned Opc;
1436 if (Ty->isFloatTy()) Opc = ARM::VSITOS;
1437 else if (Ty->isDoubleTy()) Opc = ARM::VSITOD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001438 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001439
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001440 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Eric Christopher9a040492010-09-09 18:54:59 +00001441 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1442 ResultReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001443 .addReg(FP));
Eric Christopherce07b542010-09-09 20:26:31 +00001444 UpdateValueMap(I, ResultReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001445 return true;
1446}
1447
Eric Christopher43b62be2010-09-27 06:02:23 +00001448bool ARMFastISel::SelectFPToSI(const Instruction *I) {
Eric Christopher9a040492010-09-09 18:54:59 +00001449 // Make sure we have VFP.
1450 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001451
Duncan Sands1440e8b2010-11-03 11:35:31 +00001452 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001453 Type *RetTy = I->getType();
Eric Christopher920a2082010-09-10 00:35:09 +00001454 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001455 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001456
Eric Christopher9a040492010-09-09 18:54:59 +00001457 unsigned Op = getRegForValue(I->getOperand(0));
1458 if (Op == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001459
Eric Christopher9a040492010-09-09 18:54:59 +00001460 unsigned Opc;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001461 Type *OpTy = I->getOperand(0)->getType();
Eric Christopher9a040492010-09-09 18:54:59 +00001462 if (OpTy->isFloatTy()) Opc = ARM::VTOSIZS;
1463 else if (OpTy->isDoubleTy()) Opc = ARM::VTOSIZD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001464 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001465
Eric Christopher022b7fb2010-10-05 23:13:24 +00001466 // f64->s32 or f32->s32 both need an intermediate f32 reg.
1467 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Eric Christopher9a040492010-09-09 18:54:59 +00001468 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1469 ResultReg)
1470 .addReg(Op));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001471
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001472 // This result needs to be in an integer register, but the conversion only
1473 // takes place in fp-regs.
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001474 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001475 if (IntReg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001476
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001477 UpdateValueMap(I, IntReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001478 return true;
1479}
1480
Eric Christopher3bbd3962010-10-11 08:27:59 +00001481bool ARMFastISel::SelectSelect(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001482 MVT VT;
1483 if (!isTypeLegal(I->getType(), VT))
Eric Christopher3bbd3962010-10-11 08:27:59 +00001484 return false;
1485
1486 // Things need to be register sized for register moves.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001487 if (VT != MVT::i32) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001488 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
1489
1490 unsigned CondReg = getRegForValue(I->getOperand(0));
1491 if (CondReg == 0) return false;
1492 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1493 if (Op1Reg == 0) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001494
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001495 // Check to see if we can use an immediate in the conditional move.
1496 int Imm = 0;
1497 bool UseImm = false;
1498 bool isNegativeImm = false;
1499 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(I->getOperand(2))) {
1500 assert (VT == MVT::i32 && "Expecting an i32.");
1501 Imm = (int)ConstInt->getValue().getZExtValue();
1502 if (Imm < 0) {
1503 isNegativeImm = true;
1504 Imm = ~Imm;
1505 }
1506 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1507 (ARM_AM::getSOImmVal(Imm) != -1);
1508 }
1509
1510 unsigned Op2Reg;
1511 if (!UseImm) {
1512 Op2Reg = getRegForValue(I->getOperand(2));
1513 if (Op2Reg == 0) return false;
1514 }
1515
1516 unsigned CmpOpc = isThumb2 ? ARM::t2CMPri : ARM::CMPri;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001517 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001518 .addReg(CondReg).addImm(0));
1519
1520 unsigned MovCCOpc;
1521 if (!UseImm) {
1522 MovCCOpc = isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr;
1523 } else {
1524 if (!isNegativeImm) {
1525 MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
1526 } else {
1527 MovCCOpc = isThumb2 ? ARM::t2MVNCCi : ARM::MVNCCi;
1528 }
1529 }
Eric Christopher3bbd3962010-10-11 08:27:59 +00001530 unsigned ResultReg = createResultReg(RC);
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001531 if (!UseImm)
1532 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1533 .addReg(Op2Reg).addReg(Op1Reg).addImm(ARMCC::NE).addReg(ARM::CPSR);
1534 else
1535 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1536 .addReg(Op1Reg).addImm(Imm).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Eric Christopher3bbd3962010-10-11 08:27:59 +00001537 UpdateValueMap(I, ResultReg);
1538 return true;
1539}
1540
Eric Christopher08637852010-09-30 22:34:19 +00001541bool ARMFastISel::SelectSDiv(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001542 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001543 Type *Ty = I->getType();
Eric Christopher08637852010-09-30 22:34:19 +00001544 if (!isTypeLegal(Ty, VT))
1545 return false;
1546
1547 // If we have integer div support we should have selected this automagically.
1548 // In case we have a real miss go ahead and return false and we'll pick
1549 // it up later.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001550 if (Subtarget->hasDivide()) return false;
1551
Eric Christopher08637852010-09-30 22:34:19 +00001552 // Otherwise emit a libcall.
1553 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001554 if (VT == MVT::i8)
1555 LC = RTLIB::SDIV_I8;
1556 else if (VT == MVT::i16)
Eric Christopher08637852010-09-30 22:34:19 +00001557 LC = RTLIB::SDIV_I16;
1558 else if (VT == MVT::i32)
1559 LC = RTLIB::SDIV_I32;
1560 else if (VT == MVT::i64)
1561 LC = RTLIB::SDIV_I64;
1562 else if (VT == MVT::i128)
1563 LC = RTLIB::SDIV_I128;
1564 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
Eric Christopherdccd2c32010-10-11 08:38:55 +00001565
Eric Christopher08637852010-09-30 22:34:19 +00001566 return ARMEmitLibcall(I, LC);
1567}
1568
Eric Christopher6a880d62010-10-11 08:37:26 +00001569bool ARMFastISel::SelectSRem(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001570 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001571 Type *Ty = I->getType();
Eric Christopher6a880d62010-10-11 08:37:26 +00001572 if (!isTypeLegal(Ty, VT))
1573 return false;
1574
1575 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1576 if (VT == MVT::i8)
1577 LC = RTLIB::SREM_I8;
1578 else if (VT == MVT::i16)
1579 LC = RTLIB::SREM_I16;
1580 else if (VT == MVT::i32)
1581 LC = RTLIB::SREM_I32;
1582 else if (VT == MVT::i64)
1583 LC = RTLIB::SREM_I64;
1584 else if (VT == MVT::i128)
1585 LC = RTLIB::SREM_I128;
Eric Christophera1640d92010-10-11 08:40:05 +00001586 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
Eric Christopher2896df82010-10-15 18:02:07 +00001587
Eric Christopher6a880d62010-10-11 08:37:26 +00001588 return ARMEmitLibcall(I, LC);
1589}
1590
Eric Christopher43b62be2010-09-27 06:02:23 +00001591bool ARMFastISel::SelectBinaryOp(const Instruction *I, unsigned ISDOpcode) {
Eric Christopherbd6bf082010-09-09 01:02:03 +00001592 EVT VT = TLI.getValueType(I->getType(), true);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001593
Eric Christopherbc39b822010-09-09 00:53:57 +00001594 // We can get here in the case when we want to use NEON for our fp
1595 // operations, but can't figure out how to. Just use the vfp instructions
1596 // if we have them.
1597 // FIXME: It'd be nice to use NEON instructions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001598 Type *Ty = I->getType();
Eric Christopherbd6bf082010-09-09 01:02:03 +00001599 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1600 if (isFloat && !Subtarget->hasVFP2())
1601 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001602
Eric Christopherbc39b822010-09-09 00:53:57 +00001603 unsigned Op1 = getRegForValue(I->getOperand(0));
1604 if (Op1 == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001605
Eric Christopherbc39b822010-09-09 00:53:57 +00001606 unsigned Op2 = getRegForValue(I->getOperand(1));
1607 if (Op2 == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001608
Eric Christopherbc39b822010-09-09 00:53:57 +00001609 unsigned Opc;
Duncan Sandscdfad362010-11-03 12:17:33 +00001610 bool is64bit = VT == MVT::f64 || VT == MVT::i64;
Eric Christopherbc39b822010-09-09 00:53:57 +00001611 switch (ISDOpcode) {
1612 default: return false;
1613 case ISD::FADD:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001614 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001615 break;
1616 case ISD::FSUB:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001617 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001618 break;
1619 case ISD::FMUL:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001620 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001621 break;
1622 }
Eric Christopherbd6bf082010-09-09 01:02:03 +00001623 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
Eric Christopherbc39b822010-09-09 00:53:57 +00001624 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1625 TII.get(Opc), ResultReg)
1626 .addReg(Op1).addReg(Op2));
Eric Christopherce07b542010-09-09 20:26:31 +00001627 UpdateValueMap(I, ResultReg);
Eric Christopherbc39b822010-09-09 00:53:57 +00001628 return true;
1629}
1630
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001631// Call Handling Code
1632
Eric Christopherfa87d662010-10-18 02:17:53 +00001633bool ARMFastISel::FastEmitExtend(ISD::NodeType Opc, EVT DstVT, unsigned Src,
1634 EVT SrcVT, unsigned &ResultReg) {
1635 unsigned RR = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(), Opc,
1636 Src, /*TODO: Kill=*/false);
Jim Grosbach6b156392010-10-27 21:39:08 +00001637
Eric Christopherfa87d662010-10-18 02:17:53 +00001638 if (RR != 0) {
1639 ResultReg = RR;
1640 return true;
1641 } else
Jim Grosbach6b156392010-10-27 21:39:08 +00001642 return false;
Eric Christopherfa87d662010-10-18 02:17:53 +00001643}
1644
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001645// This is largely taken directly from CCAssignFnForNode - we don't support
1646// varargs in FastISel so that part has been removed.
1647// TODO: We may not support all of this.
1648CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC, bool Return) {
1649 switch (CC) {
1650 default:
1651 llvm_unreachable("Unsupported calling convention");
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001652 case CallingConv::Fast:
Evan Cheng1f8b40d2010-10-22 18:57:05 +00001653 // Ignore fastcc. Silence compiler warnings.
1654 (void)RetFastCC_ARM_APCS;
1655 (void)FastCC_ARM_APCS;
1656 // Fallthrough
1657 case CallingConv::C:
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001658 // Use target triple & subtarget features to do actual dispatch.
1659 if (Subtarget->isAAPCS_ABI()) {
1660 if (Subtarget->hasVFP2() &&
1661 FloatABIType == FloatABI::Hard)
1662 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1663 else
1664 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1665 } else
1666 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1667 case CallingConv::ARM_AAPCS_VFP:
1668 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1669 case CallingConv::ARM_AAPCS:
1670 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1671 case CallingConv::ARM_APCS:
1672 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1673 }
1674}
1675
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001676bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1677 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001678 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001679 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1680 SmallVectorImpl<unsigned> &RegArgs,
1681 CallingConv::ID CC,
1682 unsigned &NumBytes) {
1683 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001684 CCState CCInfo(CC, false, *FuncInfo.MF, TM, ArgLocs, *Context);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001685 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags, CCAssignFnForCall(CC, false));
1686
1687 // Get a count of how many bytes are to be pushed on the stack.
1688 NumBytes = CCInfo.getNextStackOffset();
1689
1690 // Issue CALLSEQ_START
Evan Chengd5b03f22011-06-28 21:14:33 +00001691 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001692 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1693 TII.get(AdjStackDown))
1694 .addImm(NumBytes));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001695
1696 // Process the args.
1697 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1698 CCValAssign &VA = ArgLocs[i];
1699 unsigned Arg = ArgRegs[VA.getValNo()];
Duncan Sands1440e8b2010-11-03 11:35:31 +00001700 MVT ArgVT = ArgVTs[VA.getValNo()];
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001701
Eric Christopher4a2b3162011-01-27 05:44:56 +00001702 // We don't handle NEON/vector parameters yet.
1703 if (ArgVT.isVector() || ArgVT.getSizeInBits() > 64)
Eric Christophera4633f52010-10-23 09:37:17 +00001704 return false;
1705
Eric Christopherf9764fa2010-09-30 20:49:44 +00001706 // Handle arg promotion, etc.
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001707 switch (VA.getLocInfo()) {
1708 case CCValAssign::Full: break;
Eric Christopherfa87d662010-10-18 02:17:53 +00001709 case CCValAssign::SExt: {
Chad Rosier42536af2011-11-05 20:16:15 +00001710 EVT DestVT = VA.getLocVT();
1711 unsigned ResultReg = ARMEmitIntExt(ArgVT, Arg, DestVT,
1712 /*isZExt*/false);
1713 assert (ResultReg != 0 && "Failed to emit a sext");
1714 Arg = ResultReg;
Eric Christopherfa87d662010-10-18 02:17:53 +00001715 break;
1716 }
Chad Rosier42536af2011-11-05 20:16:15 +00001717 case CCValAssign::AExt:
1718 // Intentional fall-through. Handle AExt and ZExt.
Eric Christopherfa87d662010-10-18 02:17:53 +00001719 case CCValAssign::ZExt: {
Chad Rosier42536af2011-11-05 20:16:15 +00001720 EVT DestVT = VA.getLocVT();
1721 unsigned ResultReg = ARMEmitIntExt(ArgVT, Arg, DestVT,
1722 /*isZExt*/true);
1723 assert (ResultReg != 0 && "Failed to emit a sext");
1724 Arg = ResultReg;
Eric Christopherfa87d662010-10-18 02:17:53 +00001725 break;
1726 }
1727 case CCValAssign::BCvt: {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001728 unsigned BC = FastEmit_r(ArgVT, VA.getLocVT(), ISD::BITCAST, Arg,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001729 /*TODO: Kill=*/false);
Eric Christopherfa87d662010-10-18 02:17:53 +00001730 assert(BC != 0 && "Failed to emit a bitcast!");
1731 Arg = BC;
1732 ArgVT = VA.getLocVT();
1733 break;
1734 }
1735 default: llvm_unreachable("Unknown arg promotion!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001736 }
1737
1738 // Now copy/store arg to correct locations.
Eric Christopherfb0b8922010-10-11 21:20:02 +00001739 if (VA.isRegLoc() && !VA.needsCustom()) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001740 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
Eric Christopherf9764fa2010-09-30 20:49:44 +00001741 VA.getLocReg())
Chad Rosier42536af2011-11-05 20:16:15 +00001742 .addReg(Arg);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001743 RegArgs.push_back(VA.getLocReg());
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001744 } else if (VA.needsCustom()) {
1745 // TODO: We need custom lowering for vector (v2f64) args.
1746 if (VA.getLocVT() != MVT::f64) return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00001747
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001748 CCValAssign &NextVA = ArgLocs[++i];
1749
1750 // TODO: Only handle register args for now.
1751 if(!(VA.isRegLoc() && NextVA.isRegLoc())) return false;
1752
1753 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1754 TII.get(ARM::VMOVRRD), VA.getLocReg())
1755 .addReg(NextVA.getLocReg(), RegState::Define)
1756 .addReg(Arg));
1757 RegArgs.push_back(VA.getLocReg());
1758 RegArgs.push_back(NextVA.getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001759 } else {
Eric Christopher5b924802010-10-21 20:09:54 +00001760 assert(VA.isMemLoc());
1761 // Need to store on the stack.
Eric Christopher0d581222010-11-19 22:30:02 +00001762 Address Addr;
1763 Addr.BaseType = Address::RegBase;
1764 Addr.Base.Reg = ARM::SP;
1765 Addr.Offset = VA.getLocMemOffset();
Eric Christopher5b924802010-10-21 20:09:54 +00001766
Eric Christopher0d581222010-11-19 22:30:02 +00001767 if (!ARMEmitStore(ArgVT, Arg, Addr)) return false;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001768 }
1769 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001770 return true;
1771}
1772
Duncan Sands1440e8b2010-11-03 11:35:31 +00001773bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001774 const Instruction *I, CallingConv::ID CC,
1775 unsigned &NumBytes) {
1776 // Issue CALLSEQ_END
Evan Chengd5b03f22011-06-28 21:14:33 +00001777 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001778 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1779 TII.get(AdjStackUp))
1780 .addImm(NumBytes).addImm(0));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001781
1782 // Now the return value.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001783 if (RetVT != MVT::isVoid) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001784 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001785 CCState CCInfo(CC, false, *FuncInfo.MF, TM, RVLocs, *Context);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001786 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true));
1787
1788 // Copy all of the result registers out of their specified physreg.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001789 if (RVLocs.size() == 2 && RetVT == MVT::f64) {
Eric Christopher14df8822010-10-01 00:00:11 +00001790 // For this move we copy into two registers and then move into the
1791 // double fp reg we want.
Eric Christopher14df8822010-10-01 00:00:11 +00001792 EVT DestVT = RVLocs[0].getValVT();
1793 TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
1794 unsigned ResultReg = createResultReg(DstRC);
1795 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1796 TII.get(ARM::VMOVDRR), ResultReg)
Eric Christopher3659ac22010-10-20 08:02:24 +00001797 .addReg(RVLocs[0].getLocReg())
1798 .addReg(RVLocs[1].getLocReg()));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001799
Eric Christopher3659ac22010-10-20 08:02:24 +00001800 UsedRegs.push_back(RVLocs[0].getLocReg());
1801 UsedRegs.push_back(RVLocs[1].getLocReg());
Jim Grosbach6b156392010-10-27 21:39:08 +00001802
Eric Christopherdccd2c32010-10-11 08:38:55 +00001803 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00001804 UpdateValueMap(I, ResultReg);
1805 } else {
Jim Grosbach95369592010-10-13 23:34:31 +00001806 assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
Eric Christopher14df8822010-10-01 00:00:11 +00001807 EVT CopyVT = RVLocs[0].getValVT();
Chad Rosier0eff39f2011-11-08 00:03:32 +00001808
1809 // Special handling for extended integers.
1810 if (RetVT == MVT::i1 || RetVT == MVT::i8 || RetVT == MVT::i16)
1811 CopyVT = MVT::i32;
1812
Eric Christopher14df8822010-10-01 00:00:11 +00001813 TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001814
Eric Christopher14df8822010-10-01 00:00:11 +00001815 unsigned ResultReg = createResultReg(DstRC);
1816 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1817 ResultReg).addReg(RVLocs[0].getLocReg());
1818 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001819
Eric Christopherdccd2c32010-10-11 08:38:55 +00001820 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00001821 UpdateValueMap(I, ResultReg);
1822 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001823 }
1824
Eric Christopherdccd2c32010-10-11 08:38:55 +00001825 return true;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001826}
1827
Eric Christopher4f512ef2010-10-22 01:28:00 +00001828bool ARMFastISel::SelectRet(const Instruction *I) {
1829 const ReturnInst *Ret = cast<ReturnInst>(I);
1830 const Function &F = *I->getParent()->getParent();
Jim Grosbach6b156392010-10-27 21:39:08 +00001831
Eric Christopher4f512ef2010-10-22 01:28:00 +00001832 if (!FuncInfo.CanLowerReturn)
1833 return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00001834
Eric Christopher4f512ef2010-10-22 01:28:00 +00001835 if (F.isVarArg())
1836 return false;
1837
1838 CallingConv::ID CC = F.getCallingConv();
1839 if (Ret->getNumOperands() > 0) {
1840 SmallVector<ISD::OutputArg, 4> Outs;
1841 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
1842 Outs, TLI);
1843
1844 // Analyze operands of the call, assigning locations to each operand.
1845 SmallVector<CCValAssign, 16> ValLocs;
Jim Grosbachb04546f2011-09-13 20:30:37 +00001846 CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, TM, ValLocs,I->getContext());
Eric Christopher4f512ef2010-10-22 01:28:00 +00001847 CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */));
1848
1849 const Value *RV = Ret->getOperand(0);
1850 unsigned Reg = getRegForValue(RV);
1851 if (Reg == 0)
1852 return false;
1853
1854 // Only handle a single return value for now.
1855 if (ValLocs.size() != 1)
1856 return false;
1857
1858 CCValAssign &VA = ValLocs[0];
Jim Grosbach6b156392010-10-27 21:39:08 +00001859
Eric Christopher4f512ef2010-10-22 01:28:00 +00001860 // Don't bother handling odd stuff for now.
1861 if (VA.getLocInfo() != CCValAssign::Full)
1862 return false;
1863 // Only handle register returns for now.
1864 if (!VA.isRegLoc())
1865 return false;
Chad Rosierf470cbb2011-11-04 00:50:21 +00001866
1867 unsigned SrcReg = Reg + VA.getValNo();
1868 EVT RVVT = TLI.getValueType(RV->getType());
1869 EVT DestVT = VA.getValVT();
1870 // Special handling for extended integers.
1871 if (RVVT != DestVT) {
1872 if (RVVT != MVT::i1 && RVVT != MVT::i8 && RVVT != MVT::i16)
1873 return false;
1874
1875 if (!Outs[0].Flags.isZExt() && !Outs[0].Flags.isSExt())
1876 return false;
1877
1878 assert(DestVT == MVT::i32 && "ARM should always ext to i32");
1879
1880 bool isZExt = Outs[0].Flags.isZExt();
1881 unsigned ResultReg = ARMEmitIntExt(RVVT, SrcReg, DestVT, isZExt);
1882 if (ResultReg == 0) return false;
1883 SrcReg = ResultReg;
1884 }
Jim Grosbach6b156392010-10-27 21:39:08 +00001885
Eric Christopher4f512ef2010-10-22 01:28:00 +00001886 // Make the copy.
Eric Christopher4f512ef2010-10-22 01:28:00 +00001887 unsigned DstReg = VA.getLocReg();
1888 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
1889 // Avoid a cross-class copy. This is very unlikely.
1890 if (!SrcRC->contains(DstReg))
1891 return false;
1892 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1893 DstReg).addReg(SrcReg);
1894
1895 // Mark the register as live out of the function.
1896 MRI.addLiveOut(VA.getLocReg());
1897 }
Jim Grosbach6b156392010-10-27 21:39:08 +00001898
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001899 unsigned RetOpc = isThumb2 ? ARM::tBX_RET : ARM::BX_RET;
Eric Christopher4f512ef2010-10-22 01:28:00 +00001900 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1901 TII.get(RetOpc)));
1902 return true;
1903}
1904
Eric Christopher872f4a22011-02-22 01:37:10 +00001905unsigned ARMFastISel::ARMSelectCallOp(const GlobalValue *GV) {
1906
Eric Christopher872f4a22011-02-22 01:37:10 +00001907 // Darwin needs the r9 versions of the opcodes.
1908 bool isDarwin = Subtarget->isTargetDarwin();
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001909 if (isThumb2) {
Eric Christopher872f4a22011-02-22 01:37:10 +00001910 return isDarwin ? ARM::tBLr9 : ARM::tBL;
1911 } else {
1912 return isDarwin ? ARM::BLr9 : ARM::BL;
1913 }
1914}
1915
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001916// A quick function that will emit a call for a named libcall in F with the
1917// vector of passed arguments for the Instruction in I. We can assume that we
Eric Christopherdccd2c32010-10-11 08:38:55 +00001918// can emit a call for any libcall we can produce. This is an abridged version
1919// of the full call infrastructure since we won't need to worry about things
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001920// like computed function pointers or strange arguments at call sites.
1921// TODO: Try to unify this and the normal call bits for ARM, then try to unify
1922// with X86.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001923bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
1924 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001925
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001926 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001927 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00001928 MVT RetVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001929 if (RetTy->isVoidTy())
1930 RetVT = MVT::isVoid;
1931 else if (!isTypeLegal(RetTy, RetVT))
1932 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001933
Eric Christopher836c6242010-12-15 23:47:29 +00001934 // TODO: For now if we have long calls specified we don't handle the call.
1935 if (EnableARMLongCalls) return false;
1936
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001937 // Set up the argument vectors.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001938 SmallVector<Value*, 8> Args;
1939 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00001940 SmallVector<MVT, 8> ArgVTs;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001941 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
1942 Args.reserve(I->getNumOperands());
1943 ArgRegs.reserve(I->getNumOperands());
1944 ArgVTs.reserve(I->getNumOperands());
1945 ArgFlags.reserve(I->getNumOperands());
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001946 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001947 Value *Op = I->getOperand(i);
1948 unsigned Arg = getRegForValue(Op);
1949 if (Arg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001950
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001951 Type *ArgTy = Op->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00001952 MVT ArgVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001953 if (!isTypeLegal(ArgTy, ArgVT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001954
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001955 ISD::ArgFlagsTy Flags;
1956 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
1957 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001958
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001959 Args.push_back(Op);
1960 ArgRegs.push_back(Arg);
1961 ArgVTs.push_back(ArgVT);
1962 ArgFlags.push_back(Flags);
1963 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001964
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001965 // Handle the arguments now that we've gotten them.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001966 SmallVector<unsigned, 4> RegArgs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001967 unsigned NumBytes;
1968 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
1969 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001970
Eric Christopher6344a5f2011-04-29 00:07:20 +00001971 // Issue the call, BLr9 for darwin, BL otherwise.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001972 // TODO: Turn this into the table of arm call ops.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001973 MachineInstrBuilder MIB;
Eric Christopher872f4a22011-02-22 01:37:10 +00001974 unsigned CallOpc = ARMSelectCallOp(NULL);
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001975 if(isThumb2)
Eric Christopherc19aadb2010-12-21 03:50:43 +00001976 // Explicitly adding the predicate here.
1977 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1978 TII.get(CallOpc)))
1979 .addExternalSymbol(TLI.getLibcallName(Call));
Eric Christopher872f4a22011-02-22 01:37:10 +00001980 else
Eric Christopherc19aadb2010-12-21 03:50:43 +00001981 // Explicitly adding the predicate here.
1982 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1983 TII.get(CallOpc))
1984 .addExternalSymbol(TLI.getLibcallName(Call)));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001985
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001986 // Add implicit physical register uses to the call.
1987 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
1988 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001989
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001990 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001991 SmallVector<unsigned, 4> UsedRegs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001992 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001993
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001994 // Set all unused physreg defs as dead.
1995 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001996
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001997 return true;
1998}
1999
Eric Christopherf9764fa2010-09-30 20:49:44 +00002000bool ARMFastISel::SelectCall(const Instruction *I) {
2001 const CallInst *CI = cast<CallInst>(I);
2002 const Value *Callee = CI->getCalledValue();
2003
2004 // Can't handle inline asm or worry about intrinsics yet.
2005 if (isa<InlineAsm>(Callee) || isa<IntrinsicInst>(CI)) return false;
2006
Eric Christopher52f6c032011-05-02 20:16:33 +00002007 // Only handle global variable Callees.
Eric Christopherf9764fa2010-09-30 20:49:44 +00002008 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Eric Christopher52f6c032011-05-02 20:16:33 +00002009 if (!GV)
Eric Christophere6ca6772010-10-01 21:33:12 +00002010 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002011
Eric Christopherf9764fa2010-09-30 20:49:44 +00002012 // Check the calling convention.
2013 ImmutableCallSite CS(CI);
2014 CallingConv::ID CC = CS.getCallingConv();
Eric Christopher4cf34c62010-10-18 06:49:12 +00002015
Eric Christopherf9764fa2010-09-30 20:49:44 +00002016 // TODO: Avoid some calling conventions?
Eric Christopherdccd2c32010-10-11 08:38:55 +00002017
Eric Christopherf9764fa2010-09-30 20:49:44 +00002018 // Let SDISel handle vararg functions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002019 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
2020 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Eric Christopherf9764fa2010-09-30 20:49:44 +00002021 if (FTy->isVarArg())
2022 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002023
Eric Christopherf9764fa2010-09-30 20:49:44 +00002024 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002025 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002026 MVT RetVT;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002027 if (RetTy->isVoidTy())
2028 RetVT = MVT::isVoid;
Chad Rosier0eff39f2011-11-08 00:03:32 +00002029 else if (!isTypeLegal(RetTy, RetVT) && RetVT != MVT::i16 &&
2030 RetVT != MVT::i8 && RetVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002031 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002032
Eric Christopher836c6242010-12-15 23:47:29 +00002033 // TODO: For now if we have long calls specified we don't handle the call.
2034 if (EnableARMLongCalls) return false;
Eric Christopher299bbb22011-04-29 00:03:10 +00002035
Eric Christopherf9764fa2010-09-30 20:49:44 +00002036 // Set up the argument vectors.
2037 SmallVector<Value*, 8> Args;
2038 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002039 SmallVector<MVT, 8> ArgVTs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002040 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2041 Args.reserve(CS.arg_size());
2042 ArgRegs.reserve(CS.arg_size());
2043 ArgVTs.reserve(CS.arg_size());
2044 ArgFlags.reserve(CS.arg_size());
2045 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
2046 i != e; ++i) {
2047 unsigned Arg = getRegForValue(*i);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002048
Eric Christopherf9764fa2010-09-30 20:49:44 +00002049 if (Arg == 0)
2050 return false;
2051 ISD::ArgFlagsTy Flags;
2052 unsigned AttrInd = i - CS.arg_begin() + 1;
2053 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
2054 Flags.setSExt();
2055 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
2056 Flags.setZExt();
2057
Chad Rosier8e4a2e42011-11-04 00:58:10 +00002058 // FIXME: Only handle *easy* calls for now.
Eric Christopherf9764fa2010-09-30 20:49:44 +00002059 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
2060 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
2061 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
2062 CS.paramHasAttr(AttrInd, Attribute::ByVal))
2063 return false;
2064
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002065 Type *ArgTy = (*i)->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002066 MVT ArgVT;
Chad Rosier42536af2011-11-05 20:16:15 +00002067 if (!isTypeLegal(ArgTy, ArgVT) && ArgVT != MVT::i16 && ArgVT != MVT::i8 &&
2068 ArgVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002069 return false;
2070 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2071 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002072
Eric Christopherf9764fa2010-09-30 20:49:44 +00002073 Args.push_back(*i);
2074 ArgRegs.push_back(Arg);
2075 ArgVTs.push_back(ArgVT);
2076 ArgFlags.push_back(Flags);
2077 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002078
Eric Christopherf9764fa2010-09-30 20:49:44 +00002079 // Handle the arguments now that we've gotten them.
2080 SmallVector<unsigned, 4> RegArgs;
2081 unsigned NumBytes;
2082 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
2083 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002084
Eric Christopher6344a5f2011-04-29 00:07:20 +00002085 // Issue the call, BLr9 for darwin, BL otherwise.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002086 // TODO: Turn this into the table of arm call ops.
Eric Christopherf9764fa2010-09-30 20:49:44 +00002087 MachineInstrBuilder MIB;
Eric Christopher872f4a22011-02-22 01:37:10 +00002088 unsigned CallOpc = ARMSelectCallOp(GV);
Eric Christopher7bb59962010-11-29 21:56:23 +00002089 // Explicitly adding the predicate here.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002090 if(isThumb2)
Eric Christopherc19aadb2010-12-21 03:50:43 +00002091 // Explicitly adding the predicate here.
2092 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2093 TII.get(CallOpc)))
2094 .addGlobalAddress(GV, 0, 0);
Eric Christopher872f4a22011-02-22 01:37:10 +00002095 else
Eric Christopherc19aadb2010-12-21 03:50:43 +00002096 // Explicitly adding the predicate here.
2097 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2098 TII.get(CallOpc))
2099 .addGlobalAddress(GV, 0, 0));
Eric Christopher299bbb22011-04-29 00:03:10 +00002100
Eric Christopherf9764fa2010-09-30 20:49:44 +00002101 // Add implicit physical register uses to the call.
2102 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
2103 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002104
Eric Christopherf9764fa2010-09-30 20:49:44 +00002105 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002106 SmallVector<unsigned, 4> UsedRegs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002107 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002108
Eric Christopherf9764fa2010-09-30 20:49:44 +00002109 // Set all unused physreg defs as dead.
2110 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002111
Eric Christopherf9764fa2010-09-30 20:49:44 +00002112 return true;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002113}
2114
Chad Rosier0d7b2312011-11-02 00:18:48 +00002115bool ARMFastISel::SelectTrunc(const Instruction *I) {
2116 // The high bits for a type smaller than the register size are assumed to be
2117 // undefined.
2118 Value *Op = I->getOperand(0);
2119
2120 EVT SrcVT, DestVT;
2121 SrcVT = TLI.getValueType(Op->getType(), true);
2122 DestVT = TLI.getValueType(I->getType(), true);
2123
2124 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
2125 return false;
2126 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
2127 return false;
2128
2129 unsigned SrcReg = getRegForValue(Op);
2130 if (!SrcReg) return false;
2131
2132 // Because the high bits are undefined, a truncate doesn't generate
2133 // any code.
2134 UpdateValueMap(I, SrcReg);
2135 return true;
2136}
2137
Chad Rosier87633022011-11-02 17:20:24 +00002138unsigned ARMFastISel::ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT,
2139 bool isZExt) {
Eli Friedman76927d732011-05-25 23:49:02 +00002140 if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8)
Chad Rosier87633022011-11-02 17:20:24 +00002141 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002142
2143 unsigned Opc;
Eli Friedman76927d732011-05-25 23:49:02 +00002144 bool isBoolZext = false;
Chad Rosier87633022011-11-02 17:20:24 +00002145 if (!SrcVT.isSimple()) return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002146 switch (SrcVT.getSimpleVT().SimpleTy) {
Chad Rosier87633022011-11-02 17:20:24 +00002147 default: return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002148 case MVT::i16:
Chad Rosier87633022011-11-02 17:20:24 +00002149 if (!Subtarget->hasV6Ops()) return 0;
2150 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002151 Opc = isThumb2 ? ARM::t2UXTH : ARM::UXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002152 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002153 Opc = isThumb2 ? ARM::t2SXTH : ARM::SXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002154 break;
2155 case MVT::i8:
Chad Rosier87633022011-11-02 17:20:24 +00002156 if (!Subtarget->hasV6Ops()) return 0;
2157 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002158 Opc = isThumb2 ? ARM::t2UXTB : ARM::UXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002159 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002160 Opc = isThumb2 ? ARM::t2SXTB : ARM::SXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002161 break;
2162 case MVT::i1:
Chad Rosier87633022011-11-02 17:20:24 +00002163 if (isZExt) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002164 Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eli Friedman76927d732011-05-25 23:49:02 +00002165 isBoolZext = true;
2166 break;
2167 }
Chad Rosier87633022011-11-02 17:20:24 +00002168 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002169 }
2170
Chad Rosier87633022011-11-02 17:20:24 +00002171 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
Eli Friedman76927d732011-05-25 23:49:02 +00002172 MachineInstrBuilder MIB;
Chad Rosier87633022011-11-02 17:20:24 +00002173 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg)
Eli Friedman76927d732011-05-25 23:49:02 +00002174 .addReg(SrcReg);
2175 if (isBoolZext)
2176 MIB.addImm(1);
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002177 else
2178 MIB.addImm(0);
Eli Friedman76927d732011-05-25 23:49:02 +00002179 AddOptionalDefs(MIB);
Chad Rosier87633022011-11-02 17:20:24 +00002180 return ResultReg;
2181}
2182
2183bool ARMFastISel::SelectIntExt(const Instruction *I) {
2184 // On ARM, in general, integer casts don't involve legal types; this code
2185 // handles promotable integers.
2186 // FIXME: We could save an instruction in many cases by special-casing
2187 // load instructions.
2188 Type *DestTy = I->getType();
2189 Value *Src = I->getOperand(0);
2190 Type *SrcTy = Src->getType();
2191
2192 EVT SrcVT, DestVT;
2193 SrcVT = TLI.getValueType(SrcTy, true);
2194 DestVT = TLI.getValueType(DestTy, true);
2195
2196 bool isZExt = isa<ZExtInst>(I);
2197 unsigned SrcReg = getRegForValue(Src);
2198 if (!SrcReg) return false;
2199
2200 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, isZExt);
2201 if (ResultReg == 0) return false;
2202 UpdateValueMap(I, ResultReg);
Eli Friedman76927d732011-05-25 23:49:02 +00002203 return true;
2204}
2205
Eric Christopher56d2b722010-09-02 23:43:26 +00002206// TODO: SoftFP support.
Eric Christopherab695882010-07-21 22:26:11 +00002207bool ARMFastISel::TargetSelectInstruction(const Instruction *I) {
Eric Christopherac1a19e2010-09-09 01:06:51 +00002208
Eric Christopherab695882010-07-21 22:26:11 +00002209 switch (I->getOpcode()) {
Eric Christopher83007122010-08-23 21:44:12 +00002210 case Instruction::Load:
Eric Christopher43b62be2010-09-27 06:02:23 +00002211 return SelectLoad(I);
Eric Christopher543cf052010-09-01 22:16:27 +00002212 case Instruction::Store:
Eric Christopher43b62be2010-09-27 06:02:23 +00002213 return SelectStore(I);
Eric Christophere5734102010-09-03 00:35:47 +00002214 case Instruction::Br:
Eric Christopher43b62be2010-09-27 06:02:23 +00002215 return SelectBranch(I);
Eric Christopherd43393a2010-09-08 23:13:45 +00002216 case Instruction::ICmp:
2217 case Instruction::FCmp:
Eric Christopher43b62be2010-09-27 06:02:23 +00002218 return SelectCmp(I);
Eric Christopher46203602010-09-09 00:26:48 +00002219 case Instruction::FPExt:
Eric Christopher43b62be2010-09-27 06:02:23 +00002220 return SelectFPExt(I);
Eric Christopherce07b542010-09-09 20:26:31 +00002221 case Instruction::FPTrunc:
Eric Christopher43b62be2010-09-27 06:02:23 +00002222 return SelectFPTrunc(I);
Eric Christopher9a040492010-09-09 18:54:59 +00002223 case Instruction::SIToFP:
Eric Christopher43b62be2010-09-27 06:02:23 +00002224 return SelectSIToFP(I);
Eric Christopher9a040492010-09-09 18:54:59 +00002225 case Instruction::FPToSI:
Eric Christopher43b62be2010-09-27 06:02:23 +00002226 return SelectFPToSI(I);
Eric Christopherbc39b822010-09-09 00:53:57 +00002227 case Instruction::FAdd:
Eric Christopher43b62be2010-09-27 06:02:23 +00002228 return SelectBinaryOp(I, ISD::FADD);
Eric Christopherbc39b822010-09-09 00:53:57 +00002229 case Instruction::FSub:
Eric Christopher43b62be2010-09-27 06:02:23 +00002230 return SelectBinaryOp(I, ISD::FSUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002231 case Instruction::FMul:
Eric Christopher43b62be2010-09-27 06:02:23 +00002232 return SelectBinaryOp(I, ISD::FMUL);
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002233 case Instruction::SDiv:
Eric Christopher43b62be2010-09-27 06:02:23 +00002234 return SelectSDiv(I);
Eric Christopher6a880d62010-10-11 08:37:26 +00002235 case Instruction::SRem:
2236 return SelectSRem(I);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002237 case Instruction::Call:
2238 return SelectCall(I);
Eric Christopher3bbd3962010-10-11 08:27:59 +00002239 case Instruction::Select:
2240 return SelectSelect(I);
Eric Christopher4f512ef2010-10-22 01:28:00 +00002241 case Instruction::Ret:
2242 return SelectRet(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002243 case Instruction::Trunc:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002244 return SelectTrunc(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002245 case Instruction::ZExt:
2246 case Instruction::SExt:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002247 return SelectIntExt(I);
Eric Christopherab695882010-07-21 22:26:11 +00002248 default: break;
2249 }
2250 return false;
2251}
2252
2253namespace llvm {
2254 llvm::FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo) {
Eric Christopherfeadddd2010-10-11 20:05:22 +00002255 // Completely untested on non-darwin.
2256 const TargetMachine &TM = funcInfo.MF->getTarget();
Jim Grosbach16cb3762010-11-09 19:22:26 +00002257
Eric Christopheraaa8df42010-11-02 01:21:28 +00002258 // Darwin and thumb1 only for now.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002259 const ARMSubtarget *Subtarget = &TM.getSubtarget<ARMSubtarget>();
Jim Grosbach16cb3762010-11-09 19:22:26 +00002260 if (Subtarget->isTargetDarwin() && !Subtarget->isThumb1Only() &&
Eric Christopheraaa8df42010-11-02 01:21:28 +00002261 !DisableARMFastISel)
Eric Christopherfeadddd2010-10-11 20:05:22 +00002262 return new ARMFastISel(funcInfo);
Evan Cheng09447952010-07-26 18:32:55 +00002263 return 0;
Eric Christopherab695882010-07-21 22:26:11 +00002264 }
2265}