blob: 190563a57171d65f9fe451f074f9ffd88f58e06d [file] [log] [blame]
Eric Christopherab695882010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Eric Christopher456144e2010-08-19 00:37:05 +000017#include "ARMBaseInstrInfo.h"
Eric Christopherd10cd7b2010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopherab695882010-07-21 22:26:11 +000019#include "ARMRegisterInfo.h"
20#include "ARMTargetMachine.h"
21#include "ARMSubtarget.h"
Eric Christopherc9932f62010-10-01 23:24:42 +000022#include "ARMConstantPoolValue.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
Eric Christopherab695882010-07-21 22:26:11 +000024#include "llvm/CallingConv.h"
25#include "llvm/DerivedTypes.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/Instructions.h"
28#include "llvm/IntrinsicInst.h"
Eric Christopherbb3e5da2010-09-14 23:03:37 +000029#include "llvm/Module.h"
Jay Foad562b84b2011-04-11 09:35:34 +000030#include "llvm/Operator.h"
Eric Christopherab695882010-07-21 22:26:11 +000031#include "llvm/CodeGen/Analysis.h"
32#include "llvm/CodeGen/FastISel.h"
33#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000034#include "llvm/CodeGen/MachineInstrBuilder.h"
35#include "llvm/CodeGen/MachineModuleInfo.h"
Eric Christopherab695882010-07-21 22:26:11 +000036#include "llvm/CodeGen/MachineConstantPool.h"
37#include "llvm/CodeGen/MachineFrameInfo.h"
Eric Christopherd56d61a2010-10-17 01:51:42 +000038#include "llvm/CodeGen/MachineMemOperand.h"
Eric Christopherab695882010-07-21 22:26:11 +000039#include "llvm/CodeGen/MachineRegisterInfo.h"
Eric Christopherd56d61a2010-10-17 01:51:42 +000040#include "llvm/CodeGen/PseudoSourceValue.h"
Eric Christopherab695882010-07-21 22:26:11 +000041#include "llvm/Support/CallSite.h"
Eric Christopher038fea52010-08-17 00:46:57 +000042#include "llvm/Support/CommandLine.h"
Eric Christopherab695882010-07-21 22:26:11 +000043#include "llvm/Support/ErrorHandling.h"
44#include "llvm/Support/GetElementPtrTypeIterator.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000045#include "llvm/Target/TargetData.h"
46#include "llvm/Target/TargetInstrInfo.h"
47#include "llvm/Target/TargetLowering.h"
48#include "llvm/Target/TargetMachine.h"
Eric Christopherab695882010-07-21 22:26:11 +000049#include "llvm/Target/TargetOptions.h"
50using namespace llvm;
51
Eric Christopher038fea52010-08-17 00:46:57 +000052static cl::opt<bool>
Eric Christopher6e5367d2010-10-18 22:53:53 +000053DisableARMFastISel("disable-arm-fast-isel",
54 cl::desc("Turn off experimental ARM fast-isel support"),
Eric Christopherfeadddd2010-10-11 20:05:22 +000055 cl::init(false), cl::Hidden);
Eric Christopher038fea52010-08-17 00:46:57 +000056
Eric Christopher836c6242010-12-15 23:47:29 +000057extern cl::opt<bool> EnableARMLongCalls;
58
Eric Christopherab695882010-07-21 22:26:11 +000059namespace {
Eric Christopher827656d2010-11-20 22:38:27 +000060
Eric Christopher0d581222010-11-19 22:30:02 +000061 // All possible address modes, plus some.
62 typedef struct Address {
63 enum {
64 RegBase,
65 FrameIndexBase
66 } BaseType;
Eric Christopher827656d2010-11-20 22:38:27 +000067
Eric Christopher0d581222010-11-19 22:30:02 +000068 union {
69 unsigned Reg;
70 int FI;
71 } Base;
Eric Christopher827656d2010-11-20 22:38:27 +000072
Eric Christopher0d581222010-11-19 22:30:02 +000073 int Offset;
Eric Christopher827656d2010-11-20 22:38:27 +000074
Eric Christopher0d581222010-11-19 22:30:02 +000075 // Innocuous defaults for our address.
76 Address()
Jim Grosbach0c720762011-05-16 22:24:07 +000077 : BaseType(RegBase), Offset(0) {
Eric Christopher0d581222010-11-19 22:30:02 +000078 Base.Reg = 0;
79 }
80 } Address;
Eric Christopherab695882010-07-21 22:26:11 +000081
82class ARMFastISel : public FastISel {
83
84 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
85 /// make the right decision when generating code for different targets.
86 const ARMSubtarget *Subtarget;
Eric Christopher0fe7d542010-08-17 01:25:29 +000087 const TargetMachine &TM;
88 const TargetInstrInfo &TII;
89 const TargetLowering &TLI;
Eric Christopherc9932f62010-10-01 23:24:42 +000090 ARMFunctionInfo *AFI;
Eric Christopherab695882010-07-21 22:26:11 +000091
Eric Christopher8cf6c602010-09-29 22:24:45 +000092 // Convenience variables to avoid some queries.
Eric Christophereaa204b2010-09-02 01:39:14 +000093 bool isThumb;
Eric Christopher8cf6c602010-09-29 22:24:45 +000094 LLVMContext *Context;
Eric Christophereaa204b2010-09-02 01:39:14 +000095
Eric Christopherab695882010-07-21 22:26:11 +000096 public:
Eric Christopherac1a19e2010-09-09 01:06:51 +000097 explicit ARMFastISel(FunctionLoweringInfo &funcInfo)
Eric Christopher0fe7d542010-08-17 01:25:29 +000098 : FastISel(funcInfo),
99 TM(funcInfo.MF->getTarget()),
100 TII(*TM.getInstrInfo()),
101 TLI(*TM.getTargetLowering()) {
Eric Christopherab695882010-07-21 22:26:11 +0000102 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopher7fe55b72010-08-23 22:32:45 +0000103 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Eric Christophereaa204b2010-09-02 01:39:14 +0000104 isThumb = AFI->isThumbFunction();
Eric Christopher8cf6c602010-09-29 22:24:45 +0000105 Context = &funcInfo.Fn->getContext();
Eric Christopherab695882010-07-21 22:26:11 +0000106 }
107
Eric Christophercb592292010-08-20 00:20:31 +0000108 // Code from FastISel.cpp.
Eric Christopher0fe7d542010-08-17 01:25:29 +0000109 virtual unsigned FastEmitInst_(unsigned MachineInstOpcode,
110 const TargetRegisterClass *RC);
111 virtual unsigned FastEmitInst_r(unsigned MachineInstOpcode,
112 const TargetRegisterClass *RC,
113 unsigned Op0, bool Op0IsKill);
114 virtual unsigned FastEmitInst_rr(unsigned MachineInstOpcode,
115 const TargetRegisterClass *RC,
116 unsigned Op0, bool Op0IsKill,
117 unsigned Op1, bool Op1IsKill);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000118 virtual unsigned FastEmitInst_rrr(unsigned MachineInstOpcode,
119 const TargetRegisterClass *RC,
120 unsigned Op0, bool Op0IsKill,
121 unsigned Op1, bool Op1IsKill,
122 unsigned Op2, bool Op2IsKill);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000123 virtual unsigned FastEmitInst_ri(unsigned MachineInstOpcode,
124 const TargetRegisterClass *RC,
125 unsigned Op0, bool Op0IsKill,
126 uint64_t Imm);
127 virtual unsigned FastEmitInst_rf(unsigned MachineInstOpcode,
128 const TargetRegisterClass *RC,
129 unsigned Op0, bool Op0IsKill,
130 const ConstantFP *FPImm);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000131 virtual unsigned FastEmitInst_rri(unsigned MachineInstOpcode,
132 const TargetRegisterClass *RC,
133 unsigned Op0, bool Op0IsKill,
134 unsigned Op1, bool Op1IsKill,
135 uint64_t Imm);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000136 virtual unsigned FastEmitInst_i(unsigned MachineInstOpcode,
137 const TargetRegisterClass *RC,
138 uint64_t Imm);
Eric Christopherd94bc542011-04-29 22:07:50 +0000139 virtual unsigned FastEmitInst_ii(unsigned MachineInstOpcode,
140 const TargetRegisterClass *RC,
141 uint64_t Imm1, uint64_t Imm2);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000142
Eric Christopher0fe7d542010-08-17 01:25:29 +0000143 virtual unsigned FastEmitInst_extractsubreg(MVT RetVT,
144 unsigned Op0, bool Op0IsKill,
145 uint32_t Idx);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000146
Eric Christophercb592292010-08-20 00:20:31 +0000147 // Backend specific FastISel code.
Eric Christopherab695882010-07-21 22:26:11 +0000148 virtual bool TargetSelectInstruction(const Instruction *I);
Eric Christopher1b61ef42010-09-02 01:48:11 +0000149 virtual unsigned TargetMaterializeConstant(const Constant *C);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000150 virtual unsigned TargetMaterializeAlloca(const AllocaInst *AI);
Eric Christopherab695882010-07-21 22:26:11 +0000151
152 #include "ARMGenFastISel.inc"
Eric Christopherac1a19e2010-09-09 01:06:51 +0000153
Eric Christopher83007122010-08-23 21:44:12 +0000154 // Instruction selection routines.
Eric Christopher44bff902010-09-10 23:10:30 +0000155 private:
Eric Christopher17787722010-10-21 21:47:51 +0000156 bool SelectLoad(const Instruction *I);
157 bool SelectStore(const Instruction *I);
158 bool SelectBranch(const Instruction *I);
159 bool SelectCmp(const Instruction *I);
160 bool SelectFPExt(const Instruction *I);
161 bool SelectFPTrunc(const Instruction *I);
162 bool SelectBinaryOp(const Instruction *I, unsigned ISDOpcode);
163 bool SelectSIToFP(const Instruction *I);
164 bool SelectFPToSI(const Instruction *I);
165 bool SelectSDiv(const Instruction *I);
166 bool SelectSRem(const Instruction *I);
167 bool SelectCall(const Instruction *I);
168 bool SelectSelect(const Instruction *I);
Eric Christopher4f512ef2010-10-22 01:28:00 +0000169 bool SelectRet(const Instruction *I);
Eli Friedman76927d732011-05-25 23:49:02 +0000170 bool SelectIntCast(const Instruction *I);
Eric Christopherab695882010-07-21 22:26:11 +0000171
Eric Christopher83007122010-08-23 21:44:12 +0000172 // Utility routines.
Eric Christopher456144e2010-08-19 00:37:05 +0000173 private:
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000174 bool isTypeLegal(Type *Ty, MVT &VT);
175 bool isLoadTypeLegal(Type *Ty, MVT &VT);
Eric Christopher0d581222010-11-19 22:30:02 +0000176 bool ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr);
177 bool ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr);
178 bool ARMComputeAddress(const Value *Obj, Address &Addr);
179 void ARMSimplifyAddress(Address &Addr, EVT VT);
Eric Christopher9ed58df2010-09-09 00:19:41 +0000180 unsigned ARMMaterializeFP(const ConstantFP *CFP, EVT VT);
Eric Christopher744c7c82010-09-28 22:47:54 +0000181 unsigned ARMMaterializeInt(const Constant *C, EVT VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000182 unsigned ARMMaterializeGV(const GlobalValue *GV, EVT VT);
Eric Christopheraa3ace12010-09-09 20:49:25 +0000183 unsigned ARMMoveToFPReg(EVT VT, unsigned SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000184 unsigned ARMMoveToIntReg(EVT VT, unsigned SrcReg);
Eric Christopher872f4a22011-02-22 01:37:10 +0000185 unsigned ARMSelectCallOp(const GlobalValue *GV);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000186
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000187 // Call handling routines.
188 private:
Eric Christopherfa87d662010-10-18 02:17:53 +0000189 bool FastEmitExtend(ISD::NodeType Opc, EVT DstVT, unsigned Src, EVT SrcVT,
190 unsigned &ResultReg);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000191 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC, bool Return);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000192 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000193 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +0000194 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000195 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
196 SmallVectorImpl<unsigned> &RegArgs,
197 CallingConv::ID CC,
198 unsigned &NumBytes);
Duncan Sands1440e8b2010-11-03 11:35:31 +0000199 bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000200 const Instruction *I, CallingConv::ID CC,
201 unsigned &NumBytes);
Eric Christopher7ed8ec92010-09-28 01:21:42 +0000202 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000203
204 // OptionalDef handling routines.
205 private:
Eric Christopheraf3dce52011-03-12 01:09:29 +0000206 bool isARMNEONPred(const MachineInstr *MI);
Eric Christopher456144e2010-08-19 00:37:05 +0000207 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
208 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
Eric Christopher564857f2010-12-01 01:40:24 +0000209 void AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000210 const MachineInstrBuilder &MIB,
211 unsigned Flags);
Eric Christopher456144e2010-08-19 00:37:05 +0000212};
Eric Christopherab695882010-07-21 22:26:11 +0000213
214} // end anonymous namespace
215
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000216#include "ARMGenCallingConv.inc"
Eric Christopherab695882010-07-21 22:26:11 +0000217
Eric Christopher456144e2010-08-19 00:37:05 +0000218// DefinesOptionalPredicate - This is different from DefinesPredicate in that
219// we don't care about implicit defs here, just places we'll need to add a
220// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
221bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
Evan Chenge837dea2011-06-28 19:10:37 +0000222 const MCInstrDesc &MCID = MI->getDesc();
223 if (!MCID.hasOptionalDef())
Eric Christopher456144e2010-08-19 00:37:05 +0000224 return false;
225
226 // Look to see if our OptionalDef is defining CPSR or CCR.
227 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
228 const MachineOperand &MO = MI->getOperand(i);
Eric Christopherf762fbe2010-08-20 00:36:24 +0000229 if (!MO.isReg() || !MO.isDef()) continue;
230 if (MO.getReg() == ARM::CPSR)
Eric Christopher456144e2010-08-19 00:37:05 +0000231 *CPSR = true;
232 }
233 return true;
234}
235
Eric Christopheraf3dce52011-03-12 01:09:29 +0000236bool ARMFastISel::isARMNEONPred(const MachineInstr *MI) {
Evan Chenge837dea2011-06-28 19:10:37 +0000237 const MCInstrDesc &MCID = MI->getDesc();
Eric Christopher299bbb22011-04-29 00:03:10 +0000238
Eric Christopheraf3dce52011-03-12 01:09:29 +0000239 // If we're a thumb2 or not NEON function we were handled via isPredicable.
Evan Chenge837dea2011-06-28 19:10:37 +0000240 if ((MCID.TSFlags & ARMII::DomainMask) != ARMII::DomainNEON ||
Eric Christopheraf3dce52011-03-12 01:09:29 +0000241 AFI->isThumb2Function())
242 return false;
Eric Christopher299bbb22011-04-29 00:03:10 +0000243
Evan Chenge837dea2011-06-28 19:10:37 +0000244 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i)
245 if (MCID.OpInfo[i].isPredicate())
Eric Christopheraf3dce52011-03-12 01:09:29 +0000246 return true;
Eric Christopher299bbb22011-04-29 00:03:10 +0000247
Eric Christopheraf3dce52011-03-12 01:09:29 +0000248 return false;
249}
250
Eric Christopher456144e2010-08-19 00:37:05 +0000251// If the machine is predicable go ahead and add the predicate operands, if
252// it needs default CC operands add those.
Eric Christopheraaa8df42010-11-02 01:21:28 +0000253// TODO: If we want to support thumb1 then we'll need to deal with optional
254// CPSR defs that need to be added before the remaining operands. See s_cc_out
255// for descriptions why.
Eric Christopher456144e2010-08-19 00:37:05 +0000256const MachineInstrBuilder &
257ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
258 MachineInstr *MI = &*MIB;
259
Eric Christopheraf3dce52011-03-12 01:09:29 +0000260 // Do we use a predicate? or...
261 // Are we NEON in ARM mode and have a predicate operand? If so, I know
262 // we're not predicable but add it anyways.
263 if (TII.isPredicable(MI) || isARMNEONPred(MI))
Eric Christopher456144e2010-08-19 00:37:05 +0000264 AddDefaultPred(MIB);
Eric Christopher299bbb22011-04-29 00:03:10 +0000265
Eric Christopher456144e2010-08-19 00:37:05 +0000266 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
267 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christopher979e0a12010-08-19 15:35:27 +0000268 bool CPSR = false;
Eric Christopher456144e2010-08-19 00:37:05 +0000269 if (DefinesOptionalPredicate(MI, &CPSR)) {
270 if (CPSR)
271 AddDefaultT1CC(MIB);
272 else
273 AddDefaultCC(MIB);
274 }
275 return MIB;
276}
277
Eric Christopher0fe7d542010-08-17 01:25:29 +0000278unsigned ARMFastISel::FastEmitInst_(unsigned MachineInstOpcode,
279 const TargetRegisterClass* RC) {
280 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000281 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000282
Eric Christopher456144e2010-08-19 00:37:05 +0000283 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000284 return ResultReg;
285}
286
287unsigned ARMFastISel::FastEmitInst_r(unsigned MachineInstOpcode,
288 const TargetRegisterClass *RC,
289 unsigned Op0, bool Op0IsKill) {
290 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000291 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000292
293 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000294 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000295 .addReg(Op0, Op0IsKill * RegState::Kill));
296 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000297 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000298 .addReg(Op0, Op0IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000299 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000300 TII.get(TargetOpcode::COPY), ResultReg)
301 .addReg(II.ImplicitDefs[0]));
302 }
303 return ResultReg;
304}
305
306unsigned ARMFastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
307 const TargetRegisterClass *RC,
308 unsigned Op0, bool Op0IsKill,
309 unsigned Op1, bool Op1IsKill) {
310 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000311 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000312
313 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000314 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000315 .addReg(Op0, Op0IsKill * RegState::Kill)
316 .addReg(Op1, Op1IsKill * RegState::Kill));
317 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000318 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000319 .addReg(Op0, Op0IsKill * RegState::Kill)
320 .addReg(Op1, Op1IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000321 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000322 TII.get(TargetOpcode::COPY), ResultReg)
323 .addReg(II.ImplicitDefs[0]));
324 }
325 return ResultReg;
326}
327
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000328unsigned ARMFastISel::FastEmitInst_rrr(unsigned MachineInstOpcode,
329 const TargetRegisterClass *RC,
330 unsigned Op0, bool Op0IsKill,
331 unsigned Op1, bool Op1IsKill,
332 unsigned Op2, bool Op2IsKill) {
333 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000334 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000335
336 if (II.getNumDefs() >= 1)
337 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
338 .addReg(Op0, Op0IsKill * RegState::Kill)
339 .addReg(Op1, Op1IsKill * RegState::Kill)
340 .addReg(Op2, Op2IsKill * RegState::Kill));
341 else {
342 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
343 .addReg(Op0, Op0IsKill * RegState::Kill)
344 .addReg(Op1, Op1IsKill * RegState::Kill)
345 .addReg(Op2, Op2IsKill * RegState::Kill));
346 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
347 TII.get(TargetOpcode::COPY), ResultReg)
348 .addReg(II.ImplicitDefs[0]));
349 }
350 return ResultReg;
351}
352
Eric Christopher0fe7d542010-08-17 01:25:29 +0000353unsigned ARMFastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
354 const TargetRegisterClass *RC,
355 unsigned Op0, bool Op0IsKill,
356 uint64_t Imm) {
357 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000358 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000359
360 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000361 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000362 .addReg(Op0, Op0IsKill * RegState::Kill)
363 .addImm(Imm));
364 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000365 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000366 .addReg(Op0, Op0IsKill * RegState::Kill)
367 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000368 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000369 TII.get(TargetOpcode::COPY), ResultReg)
370 .addReg(II.ImplicitDefs[0]));
371 }
372 return ResultReg;
373}
374
375unsigned ARMFastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
376 const TargetRegisterClass *RC,
377 unsigned Op0, bool Op0IsKill,
378 const ConstantFP *FPImm) {
379 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000380 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000381
382 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000383 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000384 .addReg(Op0, Op0IsKill * RegState::Kill)
385 .addFPImm(FPImm));
386 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000387 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000388 .addReg(Op0, Op0IsKill * RegState::Kill)
389 .addFPImm(FPImm));
Eric Christopher456144e2010-08-19 00:37:05 +0000390 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000391 TII.get(TargetOpcode::COPY), ResultReg)
392 .addReg(II.ImplicitDefs[0]));
393 }
394 return ResultReg;
395}
396
397unsigned ARMFastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
398 const TargetRegisterClass *RC,
399 unsigned Op0, bool Op0IsKill,
400 unsigned Op1, bool Op1IsKill,
401 uint64_t Imm) {
402 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000403 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000404
405 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000406 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000407 .addReg(Op0, Op0IsKill * RegState::Kill)
408 .addReg(Op1, Op1IsKill * RegState::Kill)
409 .addImm(Imm));
410 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000411 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000412 .addReg(Op0, Op0IsKill * RegState::Kill)
413 .addReg(Op1, Op1IsKill * RegState::Kill)
414 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000415 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000416 TII.get(TargetOpcode::COPY), ResultReg)
417 .addReg(II.ImplicitDefs[0]));
418 }
419 return ResultReg;
420}
421
422unsigned ARMFastISel::FastEmitInst_i(unsigned MachineInstOpcode,
423 const TargetRegisterClass *RC,
424 uint64_t Imm) {
425 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000426 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000427
Eric Christopher0fe7d542010-08-17 01:25:29 +0000428 if (II.getNumDefs() >= 1)
Eric Christopher456144e2010-08-19 00:37:05 +0000429 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000430 .addImm(Imm));
431 else {
Eric Christopher456144e2010-08-19 00:37:05 +0000432 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000433 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000434 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000435 TII.get(TargetOpcode::COPY), ResultReg)
436 .addReg(II.ImplicitDefs[0]));
437 }
438 return ResultReg;
439}
440
Eric Christopherd94bc542011-04-29 22:07:50 +0000441unsigned ARMFastISel::FastEmitInst_ii(unsigned MachineInstOpcode,
442 const TargetRegisterClass *RC,
443 uint64_t Imm1, uint64_t Imm2) {
444 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000445 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher471e4222011-06-08 23:55:35 +0000446
Eric Christopherd94bc542011-04-29 22:07:50 +0000447 if (II.getNumDefs() >= 1)
448 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
449 .addImm(Imm1).addImm(Imm2));
450 else {
451 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
452 .addImm(Imm1).addImm(Imm2));
Eric Christopher471e4222011-06-08 23:55:35 +0000453 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherd94bc542011-04-29 22:07:50 +0000454 TII.get(TargetOpcode::COPY),
455 ResultReg)
456 .addReg(II.ImplicitDefs[0]));
457 }
458 return ResultReg;
459}
460
Eric Christopher0fe7d542010-08-17 01:25:29 +0000461unsigned ARMFastISel::FastEmitInst_extractsubreg(MVT RetVT,
462 unsigned Op0, bool Op0IsKill,
463 uint32_t Idx) {
464 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
465 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
466 "Cannot yet extract from physregs");
Eric Christopher456144e2010-08-19 00:37:05 +0000467 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000468 DL, TII.get(TargetOpcode::COPY), ResultReg)
469 .addReg(Op0, getKillRegState(Op0IsKill), Idx));
470 return ResultReg;
471}
472
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000473// TODO: Don't worry about 64-bit now, but when this is fixed remove the
474// checks from the various callers.
Eric Christopheraa3ace12010-09-09 20:49:25 +0000475unsigned ARMFastISel::ARMMoveToFPReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000476 if (VT == MVT::f64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000477
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000478 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
479 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
480 TII.get(ARM::VMOVRS), MoveReg)
481 .addReg(SrcReg));
482 return MoveReg;
483}
484
485unsigned ARMFastISel::ARMMoveToIntReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000486 if (VT == MVT::i64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000487
Eric Christopheraa3ace12010-09-09 20:49:25 +0000488 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
489 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000490 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopheraa3ace12010-09-09 20:49:25 +0000491 .addReg(SrcReg));
492 return MoveReg;
493}
494
Eric Christopher9ed58df2010-09-09 00:19:41 +0000495// For double width floating point we need to materialize two constants
496// (the high and the low) into integer registers then use a move to get
497// the combined constant into an FP reg.
498unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, EVT VT) {
499 const APFloat Val = CFP->getValueAPF();
Duncan Sandscdfad362010-11-03 12:17:33 +0000500 bool is64bit = VT == MVT::f64;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000501
Eric Christopher9ed58df2010-09-09 00:19:41 +0000502 // This checks to see if we can use VFP3 instructions to materialize
503 // a constant, otherwise we have to go through the constant pool.
504 if (TLI.isFPImmLegal(Val, VT)) {
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000505 int Imm;
506 unsigned Opc;
507 if (is64bit) {
508 Imm = ARM_AM::getFP64Imm(Val);
509 Opc = ARM::FCONSTD;
510 } else {
511 Imm = ARM_AM::getFP32Imm(Val);
512 Opc = ARM::FCONSTS;
513 }
Eric Christopher9ed58df2010-09-09 00:19:41 +0000514 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
515 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
516 DestReg)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000517 .addImm(Imm));
Eric Christopher9ed58df2010-09-09 00:19:41 +0000518 return DestReg;
519 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000520
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000521 // Require VFP2 for loading fp constants.
Eric Christopher238bb162010-09-09 23:50:00 +0000522 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000523
Eric Christopher238bb162010-09-09 23:50:00 +0000524 // MachineConstantPool wants an explicit alignment.
525 unsigned Align = TD.getPrefTypeAlignment(CFP->getType());
526 if (Align == 0) {
527 // TODO: Figure out if this is correct.
528 Align = TD.getTypeAllocSize(CFP->getType());
529 }
530 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
531 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
532 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000533
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000534 // The extra reg is for addrmode5.
Eric Christopherf5732c42010-09-28 00:35:09 +0000535 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
536 DestReg)
537 .addConstantPoolIndex(Idx)
Eric Christopher238bb162010-09-09 23:50:00 +0000538 .addReg(0));
539 return DestReg;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000540}
541
Eric Christopher744c7c82010-09-28 22:47:54 +0000542unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, EVT VT) {
Eric Christopherdccd2c32010-10-11 08:38:55 +0000543
Eric Christopher744c7c82010-09-28 22:47:54 +0000544 // For now 32-bit only.
Duncan Sandscdfad362010-11-03 12:17:33 +0000545 if (VT != MVT::i32) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000546
Eric Christophere5b13cf2010-11-03 20:21:17 +0000547 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
548
549 // If we can do this in a single instruction without a constant pool entry
550 // do so now.
551 const ConstantInt *CI = cast<ConstantInt>(C);
Eric Christopher5e262bc2010-11-06 07:53:11 +0000552 if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getSExtValue())) {
Eric Christophere5b13cf2010-11-03 20:21:17 +0000553 unsigned Opc = isThumb ? ARM::t2MOVi16 : ARM::MOVi16;
554 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbach3ea4daa2010-11-19 18:01:37 +0000555 TII.get(Opc), DestReg)
556 .addImm(CI->getSExtValue()));
Eric Christophere5b13cf2010-11-03 20:21:17 +0000557 return DestReg;
558 }
559
Eric Christopher56d2b722010-09-02 23:43:26 +0000560 // MachineConstantPool wants an explicit alignment.
561 unsigned Align = TD.getPrefTypeAlignment(C->getType());
562 if (Align == 0) {
563 // TODO: Figure out if this is correct.
564 Align = TD.getTypeAllocSize(C->getType());
565 }
566 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000567
Eric Christopher56d2b722010-09-02 23:43:26 +0000568 if (isThumb)
569 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000570 TII.get(ARM::t2LDRpci), DestReg)
571 .addConstantPoolIndex(Idx));
Eric Christopher56d2b722010-09-02 23:43:26 +0000572 else
Eric Christopherd0c82a62010-11-12 09:48:30 +0000573 // The extra immediate is for addrmode2.
Eric Christopher56d2b722010-09-02 23:43:26 +0000574 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000575 TII.get(ARM::LDRcp), DestReg)
576 .addConstantPoolIndex(Idx)
Jim Grosbach3e556122010-10-26 22:37:02 +0000577 .addImm(0));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000578
Eric Christopher56d2b722010-09-02 23:43:26 +0000579 return DestReg;
Eric Christopher1b61ef42010-09-02 01:48:11 +0000580}
581
Eric Christopherc9932f62010-10-01 23:24:42 +0000582unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, EVT VT) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000583 // For now 32-bit only.
Duncan Sandscdfad362010-11-03 12:17:33 +0000584 if (VT != MVT::i32) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000585
Eric Christopher890dbbe2010-10-02 00:32:44 +0000586 Reloc::Model RelocM = TM.getRelocationModel();
Eric Christopherdccd2c32010-10-11 08:38:55 +0000587
Eric Christopher890dbbe2010-10-02 00:32:44 +0000588 // TODO: Need more magic for ARM PIC.
589 if (!isThumb && (RelocM == Reloc::PIC_)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000590
Eric Christopher890dbbe2010-10-02 00:32:44 +0000591 // MachineConstantPool wants an explicit alignment.
592 unsigned Align = TD.getPrefTypeAlignment(GV->getType());
593 if (Align == 0) {
594 // TODO: Figure out if this is correct.
595 Align = TD.getTypeAllocSize(GV->getType());
596 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000597
Eric Christopher890dbbe2010-10-02 00:32:44 +0000598 // Grab index.
599 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb() ? 4 : 8);
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000600 unsigned Id = AFI->createPICLabelUId();
Eric Christopher890dbbe2010-10-02 00:32:44 +0000601 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, Id,
602 ARMCP::CPValue, PCAdj);
603 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000604
Eric Christopher890dbbe2010-10-02 00:32:44 +0000605 // Load value.
606 MachineInstrBuilder MIB;
607 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
608 if (isThumb) {
609 unsigned Opc = (RelocM != Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic;
610 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), DestReg)
611 .addConstantPoolIndex(Idx);
612 if (RelocM == Reloc::PIC_)
613 MIB.addImm(Id);
614 } else {
Eric Christopherd0c82a62010-11-12 09:48:30 +0000615 // The extra immediate is for addrmode2.
Eric Christopher890dbbe2010-10-02 00:32:44 +0000616 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRcp),
617 DestReg)
618 .addConstantPoolIndex(Idx)
Eric Christopherd0c82a62010-11-12 09:48:30 +0000619 .addImm(0);
Eric Christopher890dbbe2010-10-02 00:32:44 +0000620 }
621 AddOptionalDefs(MIB);
Eli Friedmand6412c92011-06-03 01:13:19 +0000622
623 if (Subtarget->GVIsIndirectSymbol(GV, RelocM)) {
624 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
625 if (isThumb)
Jim Grosbachb04546f2011-09-13 20:30:37 +0000626 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
627 TII.get(ARM::t2LDRi12), NewDestReg)
Eli Friedmand6412c92011-06-03 01:13:19 +0000628 .addReg(DestReg)
629 .addImm(0);
630 else
631 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRi12),
632 NewDestReg)
633 .addReg(DestReg)
634 .addImm(0);
635 DestReg = NewDestReg;
636 AddOptionalDefs(MIB);
637 }
638
Eric Christopher890dbbe2010-10-02 00:32:44 +0000639 return DestReg;
Eric Christopherc9932f62010-10-01 23:24:42 +0000640}
641
Eric Christopher9ed58df2010-09-09 00:19:41 +0000642unsigned ARMFastISel::TargetMaterializeConstant(const Constant *C) {
643 EVT VT = TLI.getValueType(C->getType(), true);
644
645 // Only handle simple types.
646 if (!VT.isSimple()) return 0;
647
648 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
649 return ARMMaterializeFP(CFP, VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000650 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
651 return ARMMaterializeGV(GV, VT);
652 else if (isa<ConstantInt>(C))
653 return ARMMaterializeInt(C, VT);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000654
Eric Christopherc9932f62010-10-01 23:24:42 +0000655 return 0;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000656}
657
Eric Christopherf9764fa2010-09-30 20:49:44 +0000658unsigned ARMFastISel::TargetMaterializeAlloca(const AllocaInst *AI) {
659 // Don't handle dynamic allocas.
660 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000661
Duncan Sands1440e8b2010-11-03 11:35:31 +0000662 MVT VT;
Eric Christopherec8bf972010-10-17 06:07:26 +0000663 if (!isLoadTypeLegal(AI->getType(), VT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000664
Eric Christopherf9764fa2010-09-30 20:49:44 +0000665 DenseMap<const AllocaInst*, int>::iterator SI =
666 FuncInfo.StaticAllocaMap.find(AI);
667
668 // This will get lowered later into the correct offsets and registers
669 // via rewriteXFrameIndex.
670 if (SI != FuncInfo.StaticAllocaMap.end()) {
671 TargetRegisterClass* RC = TLI.getRegClassFor(VT);
672 unsigned ResultReg = createResultReg(RC);
673 unsigned Opc = isThumb ? ARM::t2ADDri : ARM::ADDri;
674 AddOptionalDefs(BuildMI(*FuncInfo.MBB, *FuncInfo.InsertPt, DL,
675 TII.get(Opc), ResultReg)
676 .addFrameIndex(SI->second)
677 .addImm(0));
678 return ResultReg;
679 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000680
Eric Christopherf9764fa2010-09-30 20:49:44 +0000681 return 0;
682}
683
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000684bool ARMFastISel::isTypeLegal(Type *Ty, MVT &VT) {
Duncan Sands1440e8b2010-11-03 11:35:31 +0000685 EVT evt = TLI.getValueType(Ty, true);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000686
Eric Christopherb1cc8482010-08-25 07:23:49 +0000687 // Only handle simple types.
Duncan Sands1440e8b2010-11-03 11:35:31 +0000688 if (evt == MVT::Other || !evt.isSimple()) return false;
689 VT = evt.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +0000690
Eric Christopherdc908042010-08-31 01:28:42 +0000691 // Handle all legal types, i.e. a register that will directly hold this
692 // value.
693 return TLI.isTypeLegal(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000694}
695
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000696bool ARMFastISel::isLoadTypeLegal(Type *Ty, MVT &VT) {
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000697 if (isTypeLegal(Ty, VT)) return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000698
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000699 // If this is a type than can be sign or zero-extended to a basic operation
700 // go ahead and accept it now.
701 if (VT == MVT::i8 || VT == MVT::i16)
702 return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000703
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000704 return false;
705}
706
Eric Christopher88de86b2010-11-19 22:36:41 +0000707// Computes the address to get to an object.
Eric Christopher0d581222010-11-19 22:30:02 +0000708bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) {
Eric Christopher83007122010-08-23 21:44:12 +0000709 // Some boilerplate from the X86 FastISel.
710 const User *U = NULL;
Eric Christopher83007122010-08-23 21:44:12 +0000711 unsigned Opcode = Instruction::UserOp1;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000712 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christopher2d630d72010-11-19 22:37:58 +0000713 // Don't walk into other basic blocks unless the object is an alloca from
714 // another block, otherwise it may not have a virtual register assigned.
Eric Christopher76dda7e2010-11-15 21:11:06 +0000715 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
716 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
717 Opcode = I->getOpcode();
718 U = I;
719 }
Eric Christophercb0b04b2010-08-24 00:07:24 +0000720 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000721 Opcode = C->getOpcode();
722 U = C;
723 }
724
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000725 if (PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher83007122010-08-23 21:44:12 +0000726 if (Ty->getAddressSpace() > 255)
727 // Fast instruction selection doesn't support the special
728 // address spaces.
729 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000730
Eric Christopher83007122010-08-23 21:44:12 +0000731 switch (Opcode) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000732 default:
Eric Christopher83007122010-08-23 21:44:12 +0000733 break;
Eric Christopher55324332010-10-12 00:43:21 +0000734 case Instruction::BitCast: {
735 // Look through bitcasts.
Eric Christopher0d581222010-11-19 22:30:02 +0000736 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000737 }
738 case Instruction::IntToPtr: {
739 // Look past no-op inttoptrs.
740 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000741 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000742 break;
743 }
744 case Instruction::PtrToInt: {
745 // Look past no-op ptrtoints.
746 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000747 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000748 break;
749 }
Eric Christophereae84392010-10-14 09:29:41 +0000750 case Instruction::GetElementPtr: {
Eric Christopherb3716582010-11-19 22:39:56 +0000751 Address SavedAddr = Addr;
Eric Christopher0d581222010-11-19 22:30:02 +0000752 int TmpOffset = Addr.Offset;
Eric Christopher2896df82010-10-15 18:02:07 +0000753
Eric Christophereae84392010-10-14 09:29:41 +0000754 // Iterate through the GEP folding the constants into offsets where
755 // we can.
756 gep_type_iterator GTI = gep_type_begin(U);
757 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
758 i != e; ++i, ++GTI) {
759 const Value *Op = *i;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000760 if (StructType *STy = dyn_cast<StructType>(*GTI)) {
Eric Christophereae84392010-10-14 09:29:41 +0000761 const StructLayout *SL = TD.getStructLayout(STy);
762 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
763 TmpOffset += SL->getElementOffset(Idx);
764 } else {
Eric Christopher2896df82010-10-15 18:02:07 +0000765 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
Eric Christopher7244d7c2011-03-22 19:39:17 +0000766 for (;;) {
Eric Christopher2896df82010-10-15 18:02:07 +0000767 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
768 // Constant-offset addressing.
769 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000770 break;
771 }
772 if (isa<AddOperator>(Op) &&
773 (!isa<Instruction>(Op) ||
774 FuncInfo.MBBMap[cast<Instruction>(Op)->getParent()]
775 == FuncInfo.MBB) &&
776 isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) {
Eric Christopher299bbb22011-04-29 00:03:10 +0000777 // An add (in the same block) with a constant operand. Fold the
Eric Christopher7244d7c2011-03-22 19:39:17 +0000778 // constant.
Eric Christopher2896df82010-10-15 18:02:07 +0000779 ConstantInt *CI =
Eric Christopher7244d7c2011-03-22 19:39:17 +0000780 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
Eric Christopher2896df82010-10-15 18:02:07 +0000781 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000782 // Iterate on the other operand.
783 Op = cast<AddOperator>(Op)->getOperand(0);
784 continue;
Eric Christopher299bbb22011-04-29 00:03:10 +0000785 }
Eric Christopher7244d7c2011-03-22 19:39:17 +0000786 // Unsupported
787 goto unsupported_gep;
788 }
Eric Christophereae84392010-10-14 09:29:41 +0000789 }
790 }
Eric Christopher2896df82010-10-15 18:02:07 +0000791
792 // Try to grab the base operand now.
Eric Christopher0d581222010-11-19 22:30:02 +0000793 Addr.Offset = TmpOffset;
794 if (ARMComputeAddress(U->getOperand(0), Addr)) return true;
Eric Christopher2896df82010-10-15 18:02:07 +0000795
796 // We failed, restore everything and try the other options.
Eric Christopherb3716582010-11-19 22:39:56 +0000797 Addr = SavedAddr;
Eric Christopher2896df82010-10-15 18:02:07 +0000798
Eric Christophereae84392010-10-14 09:29:41 +0000799 unsupported_gep:
Eric Christophereae84392010-10-14 09:29:41 +0000800 break;
801 }
Eric Christopher83007122010-08-23 21:44:12 +0000802 case Instruction::Alloca: {
Eric Christopher15418772010-10-12 05:39:06 +0000803 const AllocaInst *AI = cast<AllocaInst>(Obj);
Eric Christopher827656d2010-11-20 22:38:27 +0000804 DenseMap<const AllocaInst*, int>::iterator SI =
805 FuncInfo.StaticAllocaMap.find(AI);
806 if (SI != FuncInfo.StaticAllocaMap.end()) {
807 Addr.BaseType = Address::FrameIndexBase;
808 Addr.Base.FI = SI->second;
809 return true;
810 }
811 break;
Eric Christopher83007122010-08-23 21:44:12 +0000812 }
813 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000814
Eric Christophera9c57512010-10-13 21:41:51 +0000815 // Materialize the global variable's address into a reg which can
816 // then be used later to load the variable.
Eric Christophercb0b04b2010-08-24 00:07:24 +0000817 if (const GlobalValue *GV = dyn_cast<GlobalValue>(Obj)) {
Eric Christopherede42b02010-10-13 09:11:46 +0000818 unsigned Tmp = ARMMaterializeGV(GV, TLI.getValueType(Obj->getType()));
819 if (Tmp == 0) return false;
Eric Christopher2896df82010-10-15 18:02:07 +0000820
Eric Christopher0d581222010-11-19 22:30:02 +0000821 Addr.Base.Reg = Tmp;
Eric Christopherede42b02010-10-13 09:11:46 +0000822 return true;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000823 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000824
Eric Christophercb0b04b2010-08-24 00:07:24 +0000825 // Try to get this in a register if nothing else has worked.
Eric Christopher0d581222010-11-19 22:30:02 +0000826 if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj);
827 return Addr.Base.Reg != 0;
Eric Christophereae84392010-10-14 09:29:41 +0000828}
829
Eric Christopher0d581222010-11-19 22:30:02 +0000830void ARMFastISel::ARMSimplifyAddress(Address &Addr, EVT VT) {
Jim Grosbach6b156392010-10-27 21:39:08 +0000831
Eric Christopher212ae932010-10-21 19:40:30 +0000832 assert(VT.isSimple() && "Non-simple types are invalid here!");
Jim Grosbach6b156392010-10-27 21:39:08 +0000833
Eric Christopher212ae932010-10-21 19:40:30 +0000834 bool needsLowering = false;
835 switch (VT.getSimpleVT().SimpleTy) {
836 default:
837 assert(false && "Unhandled load/store type!");
838 case MVT::i1:
839 case MVT::i8:
840 case MVT::i16:
841 case MVT::i32:
842 // Integer loads/stores handle 12-bit offsets.
Eric Christopher0d581222010-11-19 22:30:02 +0000843 needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
Eric Christopher212ae932010-10-21 19:40:30 +0000844 break;
845 case MVT::f32:
846 case MVT::f64:
847 // Floating point operands handle 8-bit offsets.
Eric Christopher0d581222010-11-19 22:30:02 +0000848 needsLowering = ((Addr.Offset & 0xff) != Addr.Offset);
Eric Christopher212ae932010-10-21 19:40:30 +0000849 break;
850 }
Jim Grosbach6b156392010-10-27 21:39:08 +0000851
Eric Christopher827656d2010-11-20 22:38:27 +0000852 // If this is a stack pointer and the offset needs to be simplified then
853 // put the alloca address into a register, set the base type back to
854 // register and continue. This should almost never happen.
855 if (needsLowering && Addr.BaseType == Address::FrameIndexBase) {
856 TargetRegisterClass *RC = isThumb ? ARM::tGPRRegisterClass :
857 ARM::GPRRegisterClass;
858 unsigned ResultReg = createResultReg(RC);
859 unsigned Opc = isThumb ? ARM::t2ADDri : ARM::ADDri;
860 AddOptionalDefs(BuildMI(*FuncInfo.MBB, *FuncInfo.InsertPt, DL,
861 TII.get(Opc), ResultReg)
862 .addFrameIndex(Addr.Base.FI)
863 .addImm(0));
864 Addr.Base.Reg = ResultReg;
865 Addr.BaseType = Address::RegBase;
866 }
867
Eric Christopher212ae932010-10-21 19:40:30 +0000868 // Since the offset is too large for the load/store instruction
Eric Christopher318b6ee2010-09-02 00:53:56 +0000869 // get the reg+offset into a register.
Eric Christopher212ae932010-10-21 19:40:30 +0000870 if (needsLowering) {
Eli Friedman9ebf57a2011-04-29 21:22:56 +0000871 Addr.Base.Reg = FastEmit_ri_(MVT::i32, ISD::ADD, Addr.Base.Reg,
872 /*Op0IsKill*/false, Addr.Offset, MVT::i32);
Eric Christopher0d581222010-11-19 22:30:02 +0000873 Addr.Offset = 0;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000874 }
Eric Christopher83007122010-08-23 21:44:12 +0000875}
876
Eric Christopher564857f2010-12-01 01:40:24 +0000877void ARMFastISel::AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000878 const MachineInstrBuilder &MIB,
879 unsigned Flags) {
Eric Christopher564857f2010-12-01 01:40:24 +0000880 // addrmode5 output depends on the selection dag addressing dividing the
881 // offset by 4 that it then later multiplies. Do this here as well.
882 if (VT.getSimpleVT().SimpleTy == MVT::f32 ||
883 VT.getSimpleVT().SimpleTy == MVT::f64)
884 Addr.Offset /= 4;
Eric Christopher299bbb22011-04-29 00:03:10 +0000885
Eric Christopher564857f2010-12-01 01:40:24 +0000886 // Frame base works a bit differently. Handle it separately.
887 if (Addr.BaseType == Address::FrameIndexBase) {
888 int FI = Addr.Base.FI;
889 int Offset = Addr.Offset;
890 MachineMemOperand *MMO =
891 FuncInfo.MF->getMachineMemOperand(
892 MachinePointerInfo::getFixedStack(FI, Offset),
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000893 Flags,
Eric Christopher564857f2010-12-01 01:40:24 +0000894 MFI.getObjectSize(FI),
895 MFI.getObjectAlignment(FI));
896 // Now add the rest of the operands.
897 MIB.addFrameIndex(FI);
898
899 // ARM halfword load/stores need an additional operand.
900 if (!isThumb && VT.getSimpleVT().SimpleTy == MVT::i16) MIB.addReg(0);
901
902 MIB.addImm(Addr.Offset);
903 MIB.addMemOperand(MMO);
904 } else {
905 // Now add the rest of the operands.
906 MIB.addReg(Addr.Base.Reg);
Eric Christopher299bbb22011-04-29 00:03:10 +0000907
Eric Christopher564857f2010-12-01 01:40:24 +0000908 // ARM halfword load/stores need an additional operand.
909 if (!isThumb && VT.getSimpleVT().SimpleTy == MVT::i16) MIB.addReg(0);
910
911 MIB.addImm(Addr.Offset);
912 }
913 AddOptionalDefs(MIB);
914}
915
Eric Christopher0d581222010-11-19 22:30:02 +0000916bool ARMFastISel::ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000917
Eric Christopherb1cc8482010-08-25 07:23:49 +0000918 assert(VT.isSimple() && "Non-simple types are invalid here!");
Eric Christopherdc908042010-08-31 01:28:42 +0000919 unsigned Opc;
Eric Christopheree56ea62010-10-07 05:50:44 +0000920 TargetRegisterClass *RC;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000921 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +0000922 // This is mostly going to be Neon/vector support.
923 default: return false;
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000924 case MVT::i16:
Eric Christopher45c60712010-10-17 01:40:27 +0000925 Opc = isThumb ? ARM::t2LDRHi12 : ARM::LDRH;
Eric Christopher7a56f332010-10-08 01:13:17 +0000926 RC = ARM::GPRRegisterClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000927 break;
928 case MVT::i8:
Jim Grosbachc1d30212010-10-27 00:19:44 +0000929 Opc = isThumb ? ARM::t2LDRBi12 : ARM::LDRBi12;
Eric Christopher7a56f332010-10-08 01:13:17 +0000930 RC = ARM::GPRRegisterClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000931 break;
Eric Christopherdc908042010-08-31 01:28:42 +0000932 case MVT::i32:
Jim Grosbach3e556122010-10-26 22:37:02 +0000933 Opc = isThumb ? ARM::t2LDRi12 : ARM::LDRi12;
Eric Christopher7a56f332010-10-08 01:13:17 +0000934 RC = ARM::GPRRegisterClass;
Eric Christopherdc908042010-08-31 01:28:42 +0000935 break;
Eric Christopher6dab1372010-09-18 01:59:37 +0000936 case MVT::f32:
937 Opc = ARM::VLDRS;
Eric Christopheree56ea62010-10-07 05:50:44 +0000938 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +0000939 break;
940 case MVT::f64:
941 Opc = ARM::VLDRD;
Eric Christopheree56ea62010-10-07 05:50:44 +0000942 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +0000943 break;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000944 }
Eric Christopher564857f2010-12-01 01:40:24 +0000945 // Simplify this down to something we can handle.
Eric Christopher0d581222010-11-19 22:30:02 +0000946 ARMSimplifyAddress(Addr, VT);
Jim Grosbach6b156392010-10-27 21:39:08 +0000947
Eric Christopher564857f2010-12-01 01:40:24 +0000948 // Create the base instruction, then add the operands.
949 ResultReg = createResultReg(RC);
950 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
951 TII.get(Opc), ResultReg);
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000952 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOLoad);
Eric Christopherdc908042010-08-31 01:28:42 +0000953 return true;
Eric Christopherb1cc8482010-08-25 07:23:49 +0000954}
955
Eric Christopher43b62be2010-09-27 06:02:23 +0000956bool ARMFastISel::SelectLoad(const Instruction *I) {
Eli Friedman4136d232011-09-02 22:33:24 +0000957 // Atomic loads need special handling.
958 if (cast<LoadInst>(I)->isAtomic())
959 return false;
960
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000961 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +0000962 MVT VT;
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000963 if (!isLoadTypeLegal(I->getType(), VT))
964 return false;
965
Eric Christopher564857f2010-12-01 01:40:24 +0000966 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +0000967 Address Addr;
Eric Christopher564857f2010-12-01 01:40:24 +0000968 if (!ARMComputeAddress(I->getOperand(0), Addr)) return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000969
970 unsigned ResultReg;
Eric Christopher0d581222010-11-19 22:30:02 +0000971 if (!ARMEmitLoad(VT, ResultReg, Addr)) return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000972 UpdateValueMap(I, ResultReg);
973 return true;
974}
975
Eric Christopher0d581222010-11-19 22:30:02 +0000976bool ARMFastISel::ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr) {
Eric Christopher318b6ee2010-09-02 00:53:56 +0000977 unsigned StrOpc;
978 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +0000979 // This is mostly going to be Neon/vector support.
Eric Christopher318b6ee2010-09-02 00:53:56 +0000980 default: return false;
Eric Christopher4c914122010-11-02 23:59:09 +0000981 case MVT::i1: {
982 unsigned Res = createResultReg(isThumb ? ARM::tGPRRegisterClass :
983 ARM::GPRRegisterClass);
984 unsigned Opc = isThumb ? ARM::t2ANDri : ARM::ANDri;
985 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
986 TII.get(Opc), Res)
987 .addReg(SrcReg).addImm(1));
988 SrcReg = Res;
989 } // Fallthrough here.
Eric Christopher2896df82010-10-15 18:02:07 +0000990 case MVT::i8:
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000991 StrOpc = isThumb ? ARM::t2STRBi12 : ARM::STRBi12;
Eric Christopher15418772010-10-12 05:39:06 +0000992 break;
993 case MVT::i16:
Eric Christopher45c60712010-10-17 01:40:27 +0000994 StrOpc = isThumb ? ARM::t2STRHi12 : ARM::STRH;
Eric Christopher15418772010-10-12 05:39:06 +0000995 break;
Eric Christopher47650ec2010-10-16 01:10:35 +0000996 case MVT::i32:
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000997 StrOpc = isThumb ? ARM::t2STRi12 : ARM::STRi12;
Eric Christopher47650ec2010-10-16 01:10:35 +0000998 break;
Eric Christopher56d2b722010-09-02 23:43:26 +0000999 case MVT::f32:
1000 if (!Subtarget->hasVFP2()) return false;
1001 StrOpc = ARM::VSTRS;
1002 break;
1003 case MVT::f64:
1004 if (!Subtarget->hasVFP2()) return false;
1005 StrOpc = ARM::VSTRD;
1006 break;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001007 }
Eric Christopher564857f2010-12-01 01:40:24 +00001008 // Simplify this down to something we can handle.
Eric Christopher0d581222010-11-19 22:30:02 +00001009 ARMSimplifyAddress(Addr, VT);
Jim Grosbach6b156392010-10-27 21:39:08 +00001010
Eric Christopher564857f2010-12-01 01:40:24 +00001011 // Create the base instruction, then add the operands.
1012 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1013 TII.get(StrOpc))
1014 .addReg(SrcReg, getKillRegState(true));
Cameron Zwarichc152aa62011-05-28 20:34:49 +00001015 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOStore);
Eric Christopher318b6ee2010-09-02 00:53:56 +00001016 return true;
1017}
1018
Eric Christopher43b62be2010-09-27 06:02:23 +00001019bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001020 Value *Op0 = I->getOperand(0);
1021 unsigned SrcReg = 0;
1022
Eli Friedman4136d232011-09-02 22:33:24 +00001023 // Atomic stores need special handling.
1024 if (cast<StoreInst>(I)->isAtomic())
1025 return false;
1026
Eric Christopher564857f2010-12-01 01:40:24 +00001027 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001028 MVT VT;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001029 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopher543cf052010-09-01 22:16:27 +00001030 return false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001031
Eric Christopher1b61ef42010-09-02 01:48:11 +00001032 // Get the value to be stored into a register.
1033 SrcReg = getRegForValue(Op0);
Eric Christopher564857f2010-12-01 01:40:24 +00001034 if (SrcReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001035
Eric Christopher564857f2010-12-01 01:40:24 +00001036 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001037 Address Addr;
Eric Christopher0d581222010-11-19 22:30:02 +00001038 if (!ARMComputeAddress(I->getOperand(1), Addr))
Eric Christopher318b6ee2010-09-02 00:53:56 +00001039 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001040
Eric Christopher0d581222010-11-19 22:30:02 +00001041 if (!ARMEmitStore(VT, SrcReg, Addr)) return false;
Eric Christophera5b1e682010-09-17 22:28:18 +00001042 return true;
1043}
1044
1045static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
1046 switch (Pred) {
1047 // Needs two compares...
1048 case CmpInst::FCMP_ONE:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001049 case CmpInst::FCMP_UEQ:
Eric Christophera5b1e682010-09-17 22:28:18 +00001050 default:
Eric Christopher4053e632010-11-02 01:24:49 +00001051 // AL is our "false" for now. The other two need more compares.
Eric Christophera5b1e682010-09-17 22:28:18 +00001052 return ARMCC::AL;
1053 case CmpInst::ICMP_EQ:
1054 case CmpInst::FCMP_OEQ:
1055 return ARMCC::EQ;
1056 case CmpInst::ICMP_SGT:
1057 case CmpInst::FCMP_OGT:
1058 return ARMCC::GT;
1059 case CmpInst::ICMP_SGE:
1060 case CmpInst::FCMP_OGE:
1061 return ARMCC::GE;
1062 case CmpInst::ICMP_UGT:
1063 case CmpInst::FCMP_UGT:
1064 return ARMCC::HI;
1065 case CmpInst::FCMP_OLT:
1066 return ARMCC::MI;
1067 case CmpInst::ICMP_ULE:
1068 case CmpInst::FCMP_OLE:
1069 return ARMCC::LS;
1070 case CmpInst::FCMP_ORD:
1071 return ARMCC::VC;
1072 case CmpInst::FCMP_UNO:
1073 return ARMCC::VS;
1074 case CmpInst::FCMP_UGE:
1075 return ARMCC::PL;
1076 case CmpInst::ICMP_SLT:
1077 case CmpInst::FCMP_ULT:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001078 return ARMCC::LT;
Eric Christophera5b1e682010-09-17 22:28:18 +00001079 case CmpInst::ICMP_SLE:
1080 case CmpInst::FCMP_ULE:
1081 return ARMCC::LE;
1082 case CmpInst::FCMP_UNE:
1083 case CmpInst::ICMP_NE:
1084 return ARMCC::NE;
1085 case CmpInst::ICMP_UGE:
1086 return ARMCC::HS;
1087 case CmpInst::ICMP_ULT:
1088 return ARMCC::LO;
1089 }
Eric Christopher543cf052010-09-01 22:16:27 +00001090}
1091
Eric Christopher43b62be2010-09-27 06:02:23 +00001092bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christophere5734102010-09-03 00:35:47 +00001093 const BranchInst *BI = cast<BranchInst>(I);
1094 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
1095 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopherac1a19e2010-09-09 01:06:51 +00001096
Eric Christophere5734102010-09-03 00:35:47 +00001097 // Simple branch support.
Jim Grosbach16cb3762010-11-09 19:22:26 +00001098
Eric Christopher0e6233b2010-10-29 21:08:19 +00001099 // If we can, avoid recomputing the compare - redoing it could lead to wonky
1100 // behavior.
1101 // TODO: Factor this out.
1102 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Eric Christopher632ae892011-04-29 21:56:31 +00001103 MVT SourceVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001104 Type *Ty = CI->getOperand(0)->getType();
Eric Christopher632ae892011-04-29 21:56:31 +00001105 if (CI->hasOneUse() && (CI->getParent() == I->getParent())
1106 && isTypeLegal(Ty, SourceVT)) {
Eric Christopher0e6233b2010-10-29 21:08:19 +00001107 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1108 if (isFloat && !Subtarget->hasVFP2())
1109 return false;
1110
1111 unsigned CmpOpc;
Eric Christopher632ae892011-04-29 21:56:31 +00001112 switch (SourceVT.SimpleTy) {
Eric Christopher0e6233b2010-10-29 21:08:19 +00001113 default: return false;
1114 // TODO: Verify compares.
1115 case MVT::f32:
1116 CmpOpc = ARM::VCMPES;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001117 break;
1118 case MVT::f64:
1119 CmpOpc = ARM::VCMPED;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001120 break;
1121 case MVT::i32:
1122 CmpOpc = isThumb ? ARM::t2CMPrr : ARM::CMPrr;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001123 break;
1124 }
1125
1126 // Get the compare predicate.
Eric Christopher632ae892011-04-29 21:56:31 +00001127 // Try to take advantage of fallthrough opportunities.
1128 CmpInst::Predicate Predicate = CI->getPredicate();
1129 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1130 std::swap(TBB, FBB);
1131 Predicate = CmpInst::getInversePredicate(Predicate);
1132 }
1133
1134 ARMCC::CondCodes ARMPred = getComparePred(Predicate);
Eric Christopher0e6233b2010-10-29 21:08:19 +00001135
1136 // We may not handle every CC for now.
1137 if (ARMPred == ARMCC::AL) return false;
1138
1139 unsigned Arg1 = getRegForValue(CI->getOperand(0));
1140 if (Arg1 == 0) return false;
1141
1142 unsigned Arg2 = getRegForValue(CI->getOperand(1));
1143 if (Arg2 == 0) return false;
1144
1145 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1146 TII.get(CmpOpc))
1147 .addReg(Arg1).addReg(Arg2));
Jim Grosbach16cb3762010-11-09 19:22:26 +00001148
Eric Christopher0e6233b2010-10-29 21:08:19 +00001149 // For floating point we need to move the result to a comparison register
1150 // that we can then use for branches.
1151 if (isFloat)
1152 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1153 TII.get(ARM::FMSTAT)));
Jim Grosbach16cb3762010-11-09 19:22:26 +00001154
Eric Christopher0e6233b2010-10-29 21:08:19 +00001155 unsigned BrOpc = isThumb ? ARM::t2Bcc : ARM::Bcc;
1156 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1157 .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR);
1158 FastEmitBranch(FBB, DL);
1159 FuncInfo.MBB->addSuccessor(TBB);
1160 return true;
1161 }
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001162 } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
1163 MVT SourceVT;
1164 if (TI->hasOneUse() && TI->getParent() == I->getParent() &&
Eli Friedman76927d732011-05-25 23:49:02 +00001165 (isLoadTypeLegal(TI->getOperand(0)->getType(), SourceVT))) {
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001166 unsigned TstOpc = isThumb ? ARM::t2TSTri : ARM::TSTri;
1167 unsigned OpReg = getRegForValue(TI->getOperand(0));
1168 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1169 TII.get(TstOpc))
1170 .addReg(OpReg).addImm(1));
1171
1172 unsigned CCMode = ARMCC::NE;
1173 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1174 std::swap(TBB, FBB);
1175 CCMode = ARMCC::EQ;
1176 }
1177
1178 unsigned BrOpc = isThumb ? ARM::t2Bcc : ARM::Bcc;
1179 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1180 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
1181
1182 FastEmitBranch(FBB, DL);
1183 FuncInfo.MBB->addSuccessor(TBB);
1184 return true;
1185 }
Eric Christopher0e6233b2010-10-29 21:08:19 +00001186 }
Jim Grosbach16cb3762010-11-09 19:22:26 +00001187
Eric Christopher0e6233b2010-10-29 21:08:19 +00001188 unsigned CmpReg = getRegForValue(BI->getCondition());
1189 if (CmpReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001190
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001191 // We've been divorced from our compare! Our block was split, and
1192 // now our compare lives in a predecessor block. We musn't
1193 // re-compare here, as the children of the compare aren't guaranteed
1194 // live across the block boundary (we *could* check for this).
1195 // Regardless, the compare has been done in the predecessor block,
1196 // and it left a value for us in a virtual register. Ergo, we test
1197 // the one-bit value left in the virtual register.
1198 unsigned TstOpc = isThumb ? ARM::t2TSTri : ARM::TSTri;
1199 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TstOpc))
1200 .addReg(CmpReg).addImm(1));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001201
Eric Christopher7a20a372011-04-28 16:52:09 +00001202 unsigned CCMode = ARMCC::NE;
1203 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1204 std::swap(TBB, FBB);
1205 CCMode = ARMCC::EQ;
1206 }
1207
Eric Christophere5734102010-09-03 00:35:47 +00001208 unsigned BrOpc = isThumb ? ARM::t2Bcc : ARM::Bcc;
Eric Christophere5734102010-09-03 00:35:47 +00001209 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
Eric Christopher7a20a372011-04-28 16:52:09 +00001210 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
Eric Christophere5734102010-09-03 00:35:47 +00001211 FastEmitBranch(FBB, DL);
1212 FuncInfo.MBB->addSuccessor(TBB);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001213 return true;
Eric Christophere5734102010-09-03 00:35:47 +00001214}
1215
Eric Christopher43b62be2010-09-27 06:02:23 +00001216bool ARMFastISel::SelectCmp(const Instruction *I) {
Eric Christopherd43393a2010-09-08 23:13:45 +00001217 const CmpInst *CI = cast<CmpInst>(I);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001218
Duncan Sands1440e8b2010-11-03 11:35:31 +00001219 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001220 Type *Ty = CI->getOperand(0)->getType();
Eric Christopherd43393a2010-09-08 23:13:45 +00001221 if (!isTypeLegal(Ty, VT))
1222 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001223
Eric Christopherd43393a2010-09-08 23:13:45 +00001224 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1225 if (isFloat && !Subtarget->hasVFP2())
1226 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001227
Eric Christopherd43393a2010-09-08 23:13:45 +00001228 unsigned CmpOpc;
Eric Christopher229207a2010-09-29 01:14:47 +00001229 unsigned CondReg;
Duncan Sands1440e8b2010-11-03 11:35:31 +00001230 switch (VT.SimpleTy) {
Eric Christopherd43393a2010-09-08 23:13:45 +00001231 default: return false;
1232 // TODO: Verify compares.
1233 case MVT::f32:
1234 CmpOpc = ARM::VCMPES;
Eric Christopher229207a2010-09-29 01:14:47 +00001235 CondReg = ARM::FPSCR;
Eric Christopherd43393a2010-09-08 23:13:45 +00001236 break;
1237 case MVT::f64:
1238 CmpOpc = ARM::VCMPED;
Eric Christopher229207a2010-09-29 01:14:47 +00001239 CondReg = ARM::FPSCR;
Eric Christopherd43393a2010-09-08 23:13:45 +00001240 break;
1241 case MVT::i32:
1242 CmpOpc = isThumb ? ARM::t2CMPrr : ARM::CMPrr;
Eric Christopher229207a2010-09-29 01:14:47 +00001243 CondReg = ARM::CPSR;
Eric Christopherd43393a2010-09-08 23:13:45 +00001244 break;
1245 }
1246
Eric Christopher229207a2010-09-29 01:14:47 +00001247 // Get the compare predicate.
1248 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
Eric Christopherdccd2c32010-10-11 08:38:55 +00001249
Eric Christopher229207a2010-09-29 01:14:47 +00001250 // We may not handle every CC for now.
1251 if (ARMPred == ARMCC::AL) return false;
1252
Eric Christopherd43393a2010-09-08 23:13:45 +00001253 unsigned Arg1 = getRegForValue(CI->getOperand(0));
1254 if (Arg1 == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001255
Eric Christopherd43393a2010-09-08 23:13:45 +00001256 unsigned Arg2 = getRegForValue(CI->getOperand(1));
1257 if (Arg2 == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001258
Eric Christopherd43393a2010-09-08 23:13:45 +00001259 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
1260 .addReg(Arg1).addReg(Arg2));
Eric Christopherac1a19e2010-09-09 01:06:51 +00001261
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001262 // For floating point we need to move the result to a comparison register
1263 // that we can then use for branches.
Eric Christopherd43393a2010-09-08 23:13:45 +00001264 if (isFloat)
1265 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1266 TII.get(ARM::FMSTAT)));
Eric Christopherce07b542010-09-09 20:26:31 +00001267
Eric Christopher229207a2010-09-29 01:14:47 +00001268 // Now set a register based on the comparison. Explicitly set the predicates
1269 // here.
Eric Christopher338c2532010-10-07 05:31:49 +00001270 unsigned MovCCOpc = isThumb ? ARM::t2MOVCCi : ARM::MOVCCi;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001271 TargetRegisterClass *RC = isThumb ? ARM::rGPRRegisterClass
Eric Christopher5d18d922010-10-07 05:39:19 +00001272 : ARM::GPRRegisterClass;
1273 unsigned DestReg = createResultReg(RC);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001274 Constant *Zero
Eric Christopher8cf6c602010-09-29 22:24:45 +00001275 = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Eric Christopher229207a2010-09-29 01:14:47 +00001276 unsigned ZeroReg = TargetMaterializeConstant(Zero);
1277 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), DestReg)
1278 .addReg(ZeroReg).addImm(1)
1279 .addImm(ARMPred).addReg(CondReg);
1280
Eric Christophera5b1e682010-09-17 22:28:18 +00001281 UpdateValueMap(I, DestReg);
Eric Christopherd43393a2010-09-08 23:13:45 +00001282 return true;
1283}
1284
Eric Christopher43b62be2010-09-27 06:02:23 +00001285bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopher46203602010-09-09 00:26:48 +00001286 // Make sure we have VFP and that we're extending float to double.
1287 if (!Subtarget->hasVFP2()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001288
Eric Christopher46203602010-09-09 00:26:48 +00001289 Value *V = I->getOperand(0);
1290 if (!I->getType()->isDoubleTy() ||
1291 !V->getType()->isFloatTy()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001292
Eric Christopher46203602010-09-09 00:26:48 +00001293 unsigned Op = getRegForValue(V);
1294 if (Op == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001295
Eric Christopher46203602010-09-09 00:26:48 +00001296 unsigned Result = createResultReg(ARM::DPRRegisterClass);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001297 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001298 TII.get(ARM::VCVTDS), Result)
Eric Christopherce07b542010-09-09 20:26:31 +00001299 .addReg(Op));
1300 UpdateValueMap(I, Result);
1301 return true;
1302}
1303
Eric Christopher43b62be2010-09-27 06:02:23 +00001304bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopherce07b542010-09-09 20:26:31 +00001305 // Make sure we have VFP and that we're truncating double to float.
1306 if (!Subtarget->hasVFP2()) return false;
1307
1308 Value *V = I->getOperand(0);
Eric Christopher022b7fb2010-10-05 23:13:24 +00001309 if (!(I->getType()->isFloatTy() &&
1310 V->getType()->isDoubleTy())) return false;
Eric Christopherce07b542010-09-09 20:26:31 +00001311
1312 unsigned Op = getRegForValue(V);
1313 if (Op == 0) return false;
1314
1315 unsigned Result = createResultReg(ARM::SPRRegisterClass);
Eric Christopherce07b542010-09-09 20:26:31 +00001316 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001317 TII.get(ARM::VCVTSD), Result)
Eric Christopher46203602010-09-09 00:26:48 +00001318 .addReg(Op));
1319 UpdateValueMap(I, Result);
1320 return true;
1321}
1322
Eric Christopher43b62be2010-09-27 06:02:23 +00001323bool ARMFastISel::SelectSIToFP(const Instruction *I) {
Eric Christopher9a040492010-09-09 18:54:59 +00001324 // Make sure we have VFP.
1325 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001326
Duncan Sands1440e8b2010-11-03 11:35:31 +00001327 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001328 Type *Ty = I->getType();
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001329 if (!isTypeLegal(Ty, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001330 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001331
Eli Friedman783c6642011-05-25 19:09:45 +00001332 // FIXME: Handle sign-extension where necessary.
1333 if (!I->getOperand(0)->getType()->isIntegerTy(32))
1334 return false;
1335
Eric Christopher9a040492010-09-09 18:54:59 +00001336 unsigned Op = getRegForValue(I->getOperand(0));
1337 if (Op == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001338
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001339 // The conversion routine works on fp-reg to fp-reg and the operand above
1340 // was an integer, move it to the fp registers if possible.
Eric Christopher022b7fb2010-10-05 23:13:24 +00001341 unsigned FP = ARMMoveToFPReg(MVT::f32, Op);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001342 if (FP == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001343
Eric Christopher9a040492010-09-09 18:54:59 +00001344 unsigned Opc;
1345 if (Ty->isFloatTy()) Opc = ARM::VSITOS;
1346 else if (Ty->isDoubleTy()) Opc = ARM::VSITOD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001347 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001348
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001349 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Eric Christopher9a040492010-09-09 18:54:59 +00001350 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1351 ResultReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001352 .addReg(FP));
Eric Christopherce07b542010-09-09 20:26:31 +00001353 UpdateValueMap(I, ResultReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001354 return true;
1355}
1356
Eric Christopher43b62be2010-09-27 06:02:23 +00001357bool ARMFastISel::SelectFPToSI(const Instruction *I) {
Eric Christopher9a040492010-09-09 18:54:59 +00001358 // Make sure we have VFP.
1359 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001360
Duncan Sands1440e8b2010-11-03 11:35:31 +00001361 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001362 Type *RetTy = I->getType();
Eric Christopher920a2082010-09-10 00:35:09 +00001363 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001364 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001365
Eric Christopher9a040492010-09-09 18:54:59 +00001366 unsigned Op = getRegForValue(I->getOperand(0));
1367 if (Op == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001368
Eric Christopher9a040492010-09-09 18:54:59 +00001369 unsigned Opc;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001370 Type *OpTy = I->getOperand(0)->getType();
Eric Christopher9a040492010-09-09 18:54:59 +00001371 if (OpTy->isFloatTy()) Opc = ARM::VTOSIZS;
1372 else if (OpTy->isDoubleTy()) Opc = ARM::VTOSIZD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001373 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001374
Eric Christopher022b7fb2010-10-05 23:13:24 +00001375 // f64->s32 or f32->s32 both need an intermediate f32 reg.
1376 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Eric Christopher9a040492010-09-09 18:54:59 +00001377 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1378 ResultReg)
1379 .addReg(Op));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001380
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001381 // This result needs to be in an integer register, but the conversion only
1382 // takes place in fp-regs.
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001383 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001384 if (IntReg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001385
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001386 UpdateValueMap(I, IntReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001387 return true;
1388}
1389
Eric Christopher3bbd3962010-10-11 08:27:59 +00001390bool ARMFastISel::SelectSelect(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001391 MVT VT;
1392 if (!isTypeLegal(I->getType(), VT))
Eric Christopher3bbd3962010-10-11 08:27:59 +00001393 return false;
1394
1395 // Things need to be register sized for register moves.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001396 if (VT != MVT::i32) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001397 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
1398
1399 unsigned CondReg = getRegForValue(I->getOperand(0));
1400 if (CondReg == 0) return false;
1401 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1402 if (Op1Reg == 0) return false;
1403 unsigned Op2Reg = getRegForValue(I->getOperand(2));
1404 if (Op2Reg == 0) return false;
1405
1406 unsigned CmpOpc = isThumb ? ARM::t2TSTri : ARM::TSTri;
1407 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
1408 .addReg(CondReg).addImm(1));
1409 unsigned ResultReg = createResultReg(RC);
1410 unsigned MovCCOpc = isThumb ? ARM::t2MOVCCr : ARM::MOVCCr;
1411 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1412 .addReg(Op1Reg).addReg(Op2Reg)
1413 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
1414 UpdateValueMap(I, ResultReg);
1415 return true;
1416}
1417
Eric Christopher08637852010-09-30 22:34:19 +00001418bool ARMFastISel::SelectSDiv(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001419 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001420 Type *Ty = I->getType();
Eric Christopher08637852010-09-30 22:34:19 +00001421 if (!isTypeLegal(Ty, VT))
1422 return false;
1423
1424 // If we have integer div support we should have selected this automagically.
1425 // In case we have a real miss go ahead and return false and we'll pick
1426 // it up later.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001427 if (Subtarget->hasDivide()) return false;
1428
Eric Christopher08637852010-09-30 22:34:19 +00001429 // Otherwise emit a libcall.
1430 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001431 if (VT == MVT::i8)
1432 LC = RTLIB::SDIV_I8;
1433 else if (VT == MVT::i16)
Eric Christopher08637852010-09-30 22:34:19 +00001434 LC = RTLIB::SDIV_I16;
1435 else if (VT == MVT::i32)
1436 LC = RTLIB::SDIV_I32;
1437 else if (VT == MVT::i64)
1438 LC = RTLIB::SDIV_I64;
1439 else if (VT == MVT::i128)
1440 LC = RTLIB::SDIV_I128;
1441 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
Eric Christopherdccd2c32010-10-11 08:38:55 +00001442
Eric Christopher08637852010-09-30 22:34:19 +00001443 return ARMEmitLibcall(I, LC);
1444}
1445
Eric Christopher6a880d62010-10-11 08:37:26 +00001446bool ARMFastISel::SelectSRem(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001447 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001448 Type *Ty = I->getType();
Eric Christopher6a880d62010-10-11 08:37:26 +00001449 if (!isTypeLegal(Ty, VT))
1450 return false;
1451
1452 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1453 if (VT == MVT::i8)
1454 LC = RTLIB::SREM_I8;
1455 else if (VT == MVT::i16)
1456 LC = RTLIB::SREM_I16;
1457 else if (VT == MVT::i32)
1458 LC = RTLIB::SREM_I32;
1459 else if (VT == MVT::i64)
1460 LC = RTLIB::SREM_I64;
1461 else if (VT == MVT::i128)
1462 LC = RTLIB::SREM_I128;
Eric Christophera1640d92010-10-11 08:40:05 +00001463 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
Eric Christopher2896df82010-10-15 18:02:07 +00001464
Eric Christopher6a880d62010-10-11 08:37:26 +00001465 return ARMEmitLibcall(I, LC);
1466}
1467
Eric Christopher43b62be2010-09-27 06:02:23 +00001468bool ARMFastISel::SelectBinaryOp(const Instruction *I, unsigned ISDOpcode) {
Eric Christopherbd6bf082010-09-09 01:02:03 +00001469 EVT VT = TLI.getValueType(I->getType(), true);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001470
Eric Christopherbc39b822010-09-09 00:53:57 +00001471 // We can get here in the case when we want to use NEON for our fp
1472 // operations, but can't figure out how to. Just use the vfp instructions
1473 // if we have them.
1474 // FIXME: It'd be nice to use NEON instructions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001475 Type *Ty = I->getType();
Eric Christopherbd6bf082010-09-09 01:02:03 +00001476 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1477 if (isFloat && !Subtarget->hasVFP2())
1478 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001479
Eric Christopherbc39b822010-09-09 00:53:57 +00001480 unsigned Op1 = getRegForValue(I->getOperand(0));
1481 if (Op1 == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001482
Eric Christopherbc39b822010-09-09 00:53:57 +00001483 unsigned Op2 = getRegForValue(I->getOperand(1));
1484 if (Op2 == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001485
Eric Christopherbc39b822010-09-09 00:53:57 +00001486 unsigned Opc;
Duncan Sandscdfad362010-11-03 12:17:33 +00001487 bool is64bit = VT == MVT::f64 || VT == MVT::i64;
Eric Christopherbc39b822010-09-09 00:53:57 +00001488 switch (ISDOpcode) {
1489 default: return false;
1490 case ISD::FADD:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001491 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001492 break;
1493 case ISD::FSUB:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001494 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001495 break;
1496 case ISD::FMUL:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001497 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001498 break;
1499 }
Eric Christopherbd6bf082010-09-09 01:02:03 +00001500 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
Eric Christopherbc39b822010-09-09 00:53:57 +00001501 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1502 TII.get(Opc), ResultReg)
1503 .addReg(Op1).addReg(Op2));
Eric Christopherce07b542010-09-09 20:26:31 +00001504 UpdateValueMap(I, ResultReg);
Eric Christopherbc39b822010-09-09 00:53:57 +00001505 return true;
1506}
1507
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001508// Call Handling Code
1509
Eric Christopherfa87d662010-10-18 02:17:53 +00001510bool ARMFastISel::FastEmitExtend(ISD::NodeType Opc, EVT DstVT, unsigned Src,
1511 EVT SrcVT, unsigned &ResultReg) {
1512 unsigned RR = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(), Opc,
1513 Src, /*TODO: Kill=*/false);
Jim Grosbach6b156392010-10-27 21:39:08 +00001514
Eric Christopherfa87d662010-10-18 02:17:53 +00001515 if (RR != 0) {
1516 ResultReg = RR;
1517 return true;
1518 } else
Jim Grosbach6b156392010-10-27 21:39:08 +00001519 return false;
Eric Christopherfa87d662010-10-18 02:17:53 +00001520}
1521
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001522// This is largely taken directly from CCAssignFnForNode - we don't support
1523// varargs in FastISel so that part has been removed.
1524// TODO: We may not support all of this.
1525CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC, bool Return) {
1526 switch (CC) {
1527 default:
1528 llvm_unreachable("Unsupported calling convention");
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001529 case CallingConv::Fast:
Evan Cheng1f8b40d2010-10-22 18:57:05 +00001530 // Ignore fastcc. Silence compiler warnings.
1531 (void)RetFastCC_ARM_APCS;
1532 (void)FastCC_ARM_APCS;
1533 // Fallthrough
1534 case CallingConv::C:
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001535 // Use target triple & subtarget features to do actual dispatch.
1536 if (Subtarget->isAAPCS_ABI()) {
1537 if (Subtarget->hasVFP2() &&
1538 FloatABIType == FloatABI::Hard)
1539 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1540 else
1541 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1542 } else
1543 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1544 case CallingConv::ARM_AAPCS_VFP:
1545 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1546 case CallingConv::ARM_AAPCS:
1547 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1548 case CallingConv::ARM_APCS:
1549 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1550 }
1551}
1552
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001553bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1554 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001555 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001556 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1557 SmallVectorImpl<unsigned> &RegArgs,
1558 CallingConv::ID CC,
1559 unsigned &NumBytes) {
1560 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001561 CCState CCInfo(CC, false, *FuncInfo.MF, TM, ArgLocs, *Context);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001562 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags, CCAssignFnForCall(CC, false));
1563
1564 // Get a count of how many bytes are to be pushed on the stack.
1565 NumBytes = CCInfo.getNextStackOffset();
1566
1567 // Issue CALLSEQ_START
Evan Chengd5b03f22011-06-28 21:14:33 +00001568 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001569 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1570 TII.get(AdjStackDown))
1571 .addImm(NumBytes));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001572
1573 // Process the args.
1574 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1575 CCValAssign &VA = ArgLocs[i];
1576 unsigned Arg = ArgRegs[VA.getValNo()];
Duncan Sands1440e8b2010-11-03 11:35:31 +00001577 MVT ArgVT = ArgVTs[VA.getValNo()];
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001578
Eric Christopher4a2b3162011-01-27 05:44:56 +00001579 // We don't handle NEON/vector parameters yet.
1580 if (ArgVT.isVector() || ArgVT.getSizeInBits() > 64)
Eric Christophera4633f52010-10-23 09:37:17 +00001581 return false;
1582
Eric Christopherf9764fa2010-09-30 20:49:44 +00001583 // Handle arg promotion, etc.
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001584 switch (VA.getLocInfo()) {
1585 case CCValAssign::Full: break;
Eric Christopherfa87d662010-10-18 02:17:53 +00001586 case CCValAssign::SExt: {
1587 bool Emitted = FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(),
1588 Arg, ArgVT, Arg);
Chris Lattner54c6d6f2011-01-05 18:41:05 +00001589 assert(Emitted && "Failed to emit a sext!"); (void)Emitted;
Eric Christopherfa87d662010-10-18 02:17:53 +00001590 Emitted = true;
1591 ArgVT = VA.getLocVT();
1592 break;
1593 }
1594 case CCValAssign::ZExt: {
1595 bool Emitted = FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(),
1596 Arg, ArgVT, Arg);
Chris Lattner54c6d6f2011-01-05 18:41:05 +00001597 assert(Emitted && "Failed to emit a zext!"); (void)Emitted;
Eric Christopherfa87d662010-10-18 02:17:53 +00001598 Emitted = true;
1599 ArgVT = VA.getLocVT();
1600 break;
1601 }
1602 case CCValAssign::AExt: {
Eric Christopherfa87d662010-10-18 02:17:53 +00001603 bool Emitted = FastEmitExtend(ISD::ANY_EXTEND, VA.getLocVT(),
1604 Arg, ArgVT, Arg);
1605 if (!Emitted)
1606 Emitted = FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(),
1607 Arg, ArgVT, Arg);
1608 if (!Emitted)
1609 Emitted = FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(),
1610 Arg, ArgVT, Arg);
1611
Chris Lattner54c6d6f2011-01-05 18:41:05 +00001612 assert(Emitted && "Failed to emit a aext!"); (void)Emitted;
Eric Christopherfa87d662010-10-18 02:17:53 +00001613 ArgVT = VA.getLocVT();
1614 break;
1615 }
1616 case CCValAssign::BCvt: {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001617 unsigned BC = FastEmit_r(ArgVT, VA.getLocVT(), ISD::BITCAST, Arg,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001618 /*TODO: Kill=*/false);
Eric Christopherfa87d662010-10-18 02:17:53 +00001619 assert(BC != 0 && "Failed to emit a bitcast!");
1620 Arg = BC;
1621 ArgVT = VA.getLocVT();
1622 break;
1623 }
1624 default: llvm_unreachable("Unknown arg promotion!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001625 }
1626
1627 // Now copy/store arg to correct locations.
Eric Christopherfb0b8922010-10-11 21:20:02 +00001628 if (VA.isRegLoc() && !VA.needsCustom()) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001629 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
Eric Christopherf9764fa2010-09-30 20:49:44 +00001630 VA.getLocReg())
1631 .addReg(Arg);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001632 RegArgs.push_back(VA.getLocReg());
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001633 } else if (VA.needsCustom()) {
1634 // TODO: We need custom lowering for vector (v2f64) args.
1635 if (VA.getLocVT() != MVT::f64) return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00001636
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00001637 CCValAssign &NextVA = ArgLocs[++i];
1638
1639 // TODO: Only handle register args for now.
1640 if(!(VA.isRegLoc() && NextVA.isRegLoc())) return false;
1641
1642 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1643 TII.get(ARM::VMOVRRD), VA.getLocReg())
1644 .addReg(NextVA.getLocReg(), RegState::Define)
1645 .addReg(Arg));
1646 RegArgs.push_back(VA.getLocReg());
1647 RegArgs.push_back(NextVA.getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001648 } else {
Eric Christopher5b924802010-10-21 20:09:54 +00001649 assert(VA.isMemLoc());
1650 // Need to store on the stack.
Eric Christopher0d581222010-11-19 22:30:02 +00001651 Address Addr;
1652 Addr.BaseType = Address::RegBase;
1653 Addr.Base.Reg = ARM::SP;
1654 Addr.Offset = VA.getLocMemOffset();
Eric Christopher5b924802010-10-21 20:09:54 +00001655
Eric Christopher0d581222010-11-19 22:30:02 +00001656 if (!ARMEmitStore(ArgVT, Arg, Addr)) return false;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001657 }
1658 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001659 return true;
1660}
1661
Duncan Sands1440e8b2010-11-03 11:35:31 +00001662bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001663 const Instruction *I, CallingConv::ID CC,
1664 unsigned &NumBytes) {
1665 // Issue CALLSEQ_END
Evan Chengd5b03f22011-06-28 21:14:33 +00001666 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001667 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1668 TII.get(AdjStackUp))
1669 .addImm(NumBytes).addImm(0));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001670
1671 // Now the return value.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001672 if (RetVT != MVT::isVoid) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001673 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001674 CCState CCInfo(CC, false, *FuncInfo.MF, TM, RVLocs, *Context);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001675 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true));
1676
1677 // Copy all of the result registers out of their specified physreg.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001678 if (RVLocs.size() == 2 && RetVT == MVT::f64) {
Eric Christopher14df8822010-10-01 00:00:11 +00001679 // For this move we copy into two registers and then move into the
1680 // double fp reg we want.
Eric Christopher14df8822010-10-01 00:00:11 +00001681 EVT DestVT = RVLocs[0].getValVT();
1682 TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
1683 unsigned ResultReg = createResultReg(DstRC);
1684 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1685 TII.get(ARM::VMOVDRR), ResultReg)
Eric Christopher3659ac22010-10-20 08:02:24 +00001686 .addReg(RVLocs[0].getLocReg())
1687 .addReg(RVLocs[1].getLocReg()));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001688
Eric Christopher3659ac22010-10-20 08:02:24 +00001689 UsedRegs.push_back(RVLocs[0].getLocReg());
1690 UsedRegs.push_back(RVLocs[1].getLocReg());
Jim Grosbach6b156392010-10-27 21:39:08 +00001691
Eric Christopherdccd2c32010-10-11 08:38:55 +00001692 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00001693 UpdateValueMap(I, ResultReg);
1694 } else {
Jim Grosbach95369592010-10-13 23:34:31 +00001695 assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
Eric Christopher14df8822010-10-01 00:00:11 +00001696 EVT CopyVT = RVLocs[0].getValVT();
1697 TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001698
Eric Christopher14df8822010-10-01 00:00:11 +00001699 unsigned ResultReg = createResultReg(DstRC);
1700 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1701 ResultReg).addReg(RVLocs[0].getLocReg());
1702 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001703
Eric Christopherdccd2c32010-10-11 08:38:55 +00001704 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00001705 UpdateValueMap(I, ResultReg);
1706 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001707 }
1708
Eric Christopherdccd2c32010-10-11 08:38:55 +00001709 return true;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001710}
1711
Eric Christopher4f512ef2010-10-22 01:28:00 +00001712bool ARMFastISel::SelectRet(const Instruction *I) {
1713 const ReturnInst *Ret = cast<ReturnInst>(I);
1714 const Function &F = *I->getParent()->getParent();
Jim Grosbach6b156392010-10-27 21:39:08 +00001715
Eric Christopher4f512ef2010-10-22 01:28:00 +00001716 if (!FuncInfo.CanLowerReturn)
1717 return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00001718
Eric Christopher4f512ef2010-10-22 01:28:00 +00001719 if (F.isVarArg())
1720 return false;
1721
1722 CallingConv::ID CC = F.getCallingConv();
1723 if (Ret->getNumOperands() > 0) {
1724 SmallVector<ISD::OutputArg, 4> Outs;
1725 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
1726 Outs, TLI);
1727
1728 // Analyze operands of the call, assigning locations to each operand.
1729 SmallVector<CCValAssign, 16> ValLocs;
Jim Grosbachb04546f2011-09-13 20:30:37 +00001730 CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, TM, ValLocs,I->getContext());
Eric Christopher4f512ef2010-10-22 01:28:00 +00001731 CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */));
1732
1733 const Value *RV = Ret->getOperand(0);
1734 unsigned Reg = getRegForValue(RV);
1735 if (Reg == 0)
1736 return false;
1737
1738 // Only handle a single return value for now.
1739 if (ValLocs.size() != 1)
1740 return false;
1741
1742 CCValAssign &VA = ValLocs[0];
Jim Grosbach6b156392010-10-27 21:39:08 +00001743
Eric Christopher4f512ef2010-10-22 01:28:00 +00001744 // Don't bother handling odd stuff for now.
1745 if (VA.getLocInfo() != CCValAssign::Full)
1746 return false;
1747 // Only handle register returns for now.
1748 if (!VA.isRegLoc())
1749 return false;
1750 // TODO: For now, don't try to handle cases where getLocInfo()
1751 // says Full but the types don't match.
Duncan Sands1e96bab2010-11-04 10:49:57 +00001752 if (TLI.getValueType(RV->getType()) != VA.getValVT())
Eric Christopher4f512ef2010-10-22 01:28:00 +00001753 return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00001754
Eric Christopher4f512ef2010-10-22 01:28:00 +00001755 // Make the copy.
1756 unsigned SrcReg = Reg + VA.getValNo();
1757 unsigned DstReg = VA.getLocReg();
1758 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
1759 // Avoid a cross-class copy. This is very unlikely.
1760 if (!SrcRC->contains(DstReg))
1761 return false;
1762 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1763 DstReg).addReg(SrcReg);
1764
1765 // Mark the register as live out of the function.
1766 MRI.addLiveOut(VA.getLocReg());
1767 }
Jim Grosbach6b156392010-10-27 21:39:08 +00001768
Eric Christopher4f512ef2010-10-22 01:28:00 +00001769 unsigned RetOpc = isThumb ? ARM::tBX_RET : ARM::BX_RET;
1770 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1771 TII.get(RetOpc)));
1772 return true;
1773}
1774
Eric Christopher872f4a22011-02-22 01:37:10 +00001775unsigned ARMFastISel::ARMSelectCallOp(const GlobalValue *GV) {
1776
Eric Christopher872f4a22011-02-22 01:37:10 +00001777 // Darwin needs the r9 versions of the opcodes.
1778 bool isDarwin = Subtarget->isTargetDarwin();
Eric Christopher04356612011-04-05 00:39:26 +00001779 if (isThumb) {
Eric Christopher872f4a22011-02-22 01:37:10 +00001780 return isDarwin ? ARM::tBLr9 : ARM::tBL;
1781 } else {
1782 return isDarwin ? ARM::BLr9 : ARM::BL;
1783 }
1784}
1785
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001786// A quick function that will emit a call for a named libcall in F with the
1787// vector of passed arguments for the Instruction in I. We can assume that we
Eric Christopherdccd2c32010-10-11 08:38:55 +00001788// can emit a call for any libcall we can produce. This is an abridged version
1789// of the full call infrastructure since we won't need to worry about things
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001790// like computed function pointers or strange arguments at call sites.
1791// TODO: Try to unify this and the normal call bits for ARM, then try to unify
1792// with X86.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001793bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
1794 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001795
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001796 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001797 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00001798 MVT RetVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001799 if (RetTy->isVoidTy())
1800 RetVT = MVT::isVoid;
1801 else if (!isTypeLegal(RetTy, RetVT))
1802 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001803
Eric Christopher836c6242010-12-15 23:47:29 +00001804 // TODO: For now if we have long calls specified we don't handle the call.
1805 if (EnableARMLongCalls) return false;
1806
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001807 // Set up the argument vectors.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001808 SmallVector<Value*, 8> Args;
1809 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00001810 SmallVector<MVT, 8> ArgVTs;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001811 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
1812 Args.reserve(I->getNumOperands());
1813 ArgRegs.reserve(I->getNumOperands());
1814 ArgVTs.reserve(I->getNumOperands());
1815 ArgFlags.reserve(I->getNumOperands());
Eric Christopher7ed8ec92010-09-28 01:21:42 +00001816 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001817 Value *Op = I->getOperand(i);
1818 unsigned Arg = getRegForValue(Op);
1819 if (Arg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001820
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001821 Type *ArgTy = Op->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00001822 MVT ArgVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001823 if (!isTypeLegal(ArgTy, ArgVT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001824
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001825 ISD::ArgFlagsTy Flags;
1826 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
1827 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001828
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001829 Args.push_back(Op);
1830 ArgRegs.push_back(Arg);
1831 ArgVTs.push_back(ArgVT);
1832 ArgFlags.push_back(Flags);
1833 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001834
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001835 // Handle the arguments now that we've gotten them.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001836 SmallVector<unsigned, 4> RegArgs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001837 unsigned NumBytes;
1838 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
1839 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001840
Eric Christopher6344a5f2011-04-29 00:07:20 +00001841 // Issue the call, BLr9 for darwin, BL otherwise.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001842 // TODO: Turn this into the table of arm call ops.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001843 MachineInstrBuilder MIB;
Eric Christopher872f4a22011-02-22 01:37:10 +00001844 unsigned CallOpc = ARMSelectCallOp(NULL);
1845 if(isThumb)
Eric Christopherc19aadb2010-12-21 03:50:43 +00001846 // Explicitly adding the predicate here.
1847 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1848 TII.get(CallOpc)))
1849 .addExternalSymbol(TLI.getLibcallName(Call));
Eric Christopher872f4a22011-02-22 01:37:10 +00001850 else
Eric Christopherc19aadb2010-12-21 03:50:43 +00001851 // Explicitly adding the predicate here.
1852 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1853 TII.get(CallOpc))
1854 .addExternalSymbol(TLI.getLibcallName(Call)));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001855
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001856 // Add implicit physical register uses to the call.
1857 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
1858 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001859
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001860 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001861 SmallVector<unsigned, 4> UsedRegs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001862 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001863
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001864 // Set all unused physreg defs as dead.
1865 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001866
Eric Christopherbb3e5da2010-09-14 23:03:37 +00001867 return true;
1868}
1869
Eric Christopherf9764fa2010-09-30 20:49:44 +00001870bool ARMFastISel::SelectCall(const Instruction *I) {
1871 const CallInst *CI = cast<CallInst>(I);
1872 const Value *Callee = CI->getCalledValue();
1873
1874 // Can't handle inline asm or worry about intrinsics yet.
1875 if (isa<InlineAsm>(Callee) || isa<IntrinsicInst>(CI)) return false;
1876
Eric Christopher52f6c032011-05-02 20:16:33 +00001877 // Only handle global variable Callees.
Eric Christopherf9764fa2010-09-30 20:49:44 +00001878 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Eric Christopher52f6c032011-05-02 20:16:33 +00001879 if (!GV)
Eric Christophere6ca6772010-10-01 21:33:12 +00001880 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001881
Eric Christopherf9764fa2010-09-30 20:49:44 +00001882 // Check the calling convention.
1883 ImmutableCallSite CS(CI);
1884 CallingConv::ID CC = CS.getCallingConv();
Eric Christopher4cf34c62010-10-18 06:49:12 +00001885
Eric Christopherf9764fa2010-09-30 20:49:44 +00001886 // TODO: Avoid some calling conventions?
Eric Christopherdccd2c32010-10-11 08:38:55 +00001887
Eric Christopherf9764fa2010-09-30 20:49:44 +00001888 // Let SDISel handle vararg functions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001889 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
1890 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Eric Christopherf9764fa2010-09-30 20:49:44 +00001891 if (FTy->isVarArg())
1892 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001893
Eric Christopherf9764fa2010-09-30 20:49:44 +00001894 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001895 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00001896 MVT RetVT;
Eric Christopherf9764fa2010-09-30 20:49:44 +00001897 if (RetTy->isVoidTy())
1898 RetVT = MVT::isVoid;
1899 else if (!isTypeLegal(RetTy, RetVT))
1900 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001901
Eric Christopher836c6242010-12-15 23:47:29 +00001902 // TODO: For now if we have long calls specified we don't handle the call.
1903 if (EnableARMLongCalls) return false;
Eric Christopher299bbb22011-04-29 00:03:10 +00001904
Eric Christopherf9764fa2010-09-30 20:49:44 +00001905 // Set up the argument vectors.
1906 SmallVector<Value*, 8> Args;
1907 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00001908 SmallVector<MVT, 8> ArgVTs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00001909 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
1910 Args.reserve(CS.arg_size());
1911 ArgRegs.reserve(CS.arg_size());
1912 ArgVTs.reserve(CS.arg_size());
1913 ArgFlags.reserve(CS.arg_size());
1914 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
1915 i != e; ++i) {
1916 unsigned Arg = getRegForValue(*i);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001917
Eric Christopherf9764fa2010-09-30 20:49:44 +00001918 if (Arg == 0)
1919 return false;
1920 ISD::ArgFlagsTy Flags;
1921 unsigned AttrInd = i - CS.arg_begin() + 1;
1922 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
1923 Flags.setSExt();
1924 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
1925 Flags.setZExt();
1926
1927 // FIXME: Only handle *easy* calls for now.
1928 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
1929 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
1930 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
1931 CS.paramHasAttr(AttrInd, Attribute::ByVal))
1932 return false;
1933
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001934 Type *ArgTy = (*i)->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00001935 MVT ArgVT;
Eric Christopherf9764fa2010-09-30 20:49:44 +00001936 if (!isTypeLegal(ArgTy, ArgVT))
1937 return false;
1938 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
1939 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001940
Eric Christopherf9764fa2010-09-30 20:49:44 +00001941 Args.push_back(*i);
1942 ArgRegs.push_back(Arg);
1943 ArgVTs.push_back(ArgVT);
1944 ArgFlags.push_back(Flags);
1945 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001946
Eric Christopherf9764fa2010-09-30 20:49:44 +00001947 // Handle the arguments now that we've gotten them.
1948 SmallVector<unsigned, 4> RegArgs;
1949 unsigned NumBytes;
1950 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, RegArgs, CC, NumBytes))
1951 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001952
Eric Christopher6344a5f2011-04-29 00:07:20 +00001953 // Issue the call, BLr9 for darwin, BL otherwise.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001954 // TODO: Turn this into the table of arm call ops.
Eric Christopherf9764fa2010-09-30 20:49:44 +00001955 MachineInstrBuilder MIB;
Eric Christopher872f4a22011-02-22 01:37:10 +00001956 unsigned CallOpc = ARMSelectCallOp(GV);
Eric Christopher7bb59962010-11-29 21:56:23 +00001957 // Explicitly adding the predicate here.
Eric Christopher872f4a22011-02-22 01:37:10 +00001958 if(isThumb)
Eric Christopherc19aadb2010-12-21 03:50:43 +00001959 // Explicitly adding the predicate here.
1960 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1961 TII.get(CallOpc)))
1962 .addGlobalAddress(GV, 0, 0);
Eric Christopher872f4a22011-02-22 01:37:10 +00001963 else
Eric Christopherc19aadb2010-12-21 03:50:43 +00001964 // Explicitly adding the predicate here.
1965 MIB = AddDefaultPred(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1966 TII.get(CallOpc))
1967 .addGlobalAddress(GV, 0, 0));
Eric Christopher299bbb22011-04-29 00:03:10 +00001968
Eric Christopherf9764fa2010-09-30 20:49:44 +00001969 // Add implicit physical register uses to the call.
1970 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
1971 MIB.addReg(RegArgs[i]);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001972
Eric Christopherf9764fa2010-09-30 20:49:44 +00001973 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001974 SmallVector<unsigned, 4> UsedRegs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00001975 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001976
Eric Christopherf9764fa2010-09-30 20:49:44 +00001977 // Set all unused physreg defs as dead.
1978 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001979
Eric Christopherf9764fa2010-09-30 20:49:44 +00001980 return true;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001981
Eric Christopherf9764fa2010-09-30 20:49:44 +00001982}
1983
Eli Friedman76927d732011-05-25 23:49:02 +00001984bool ARMFastISel::SelectIntCast(const Instruction *I) {
1985 // On ARM, in general, integer casts don't involve legal types; this code
1986 // handles promotable integers. The high bits for a type smaller than
1987 // the register size are assumed to be undefined.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001988 Type *DestTy = I->getType();
Eli Friedman76927d732011-05-25 23:49:02 +00001989 Value *Op = I->getOperand(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001990 Type *SrcTy = Op->getType();
Eli Friedman76927d732011-05-25 23:49:02 +00001991
1992 EVT SrcVT, DestVT;
1993 SrcVT = TLI.getValueType(SrcTy, true);
1994 DestVT = TLI.getValueType(DestTy, true);
1995
1996 if (isa<TruncInst>(I)) {
1997 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
1998 return false;
1999 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
2000 return false;
2001
2002 unsigned SrcReg = getRegForValue(Op);
2003 if (!SrcReg) return false;
2004
2005 // Because the high bits are undefined, a truncate doesn't generate
2006 // any code.
2007 UpdateValueMap(I, SrcReg);
2008 return true;
Eric Christopher471e4222011-06-08 23:55:35 +00002009 }
Eli Friedman76927d732011-05-25 23:49:02 +00002010 if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8)
2011 return false;
2012
2013 unsigned Opc;
2014 bool isZext = isa<ZExtInst>(I);
2015 bool isBoolZext = false;
Eli Friedmana4d487f2011-05-27 18:02:04 +00002016 if (!SrcVT.isSimple())
2017 return false;
Eli Friedman76927d732011-05-25 23:49:02 +00002018 switch (SrcVT.getSimpleVT().SimpleTy) {
2019 default: return false;
2020 case MVT::i16:
Jim Grosbachd04f6a52011-08-23 20:53:08 +00002021 if (!Subtarget->hasV6Ops()) return false;
Eli Friedman76927d732011-05-25 23:49:02 +00002022 if (isZext)
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002023 Opc = isThumb ? ARM::t2UXTH : ARM::UXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002024 else
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002025 Opc = isThumb ? ARM::t2SXTH : ARM::SXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002026 break;
2027 case MVT::i8:
Jim Grosbachd04f6a52011-08-23 20:53:08 +00002028 if (!Subtarget->hasV6Ops()) return false;
Eli Friedman76927d732011-05-25 23:49:02 +00002029 if (isZext)
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002030 Opc = isThumb ? ARM::t2UXTB : ARM::UXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002031 else
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002032 Opc = isThumb ? ARM::t2SXTB : ARM::SXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002033 break;
2034 case MVT::i1:
2035 if (isZext) {
2036 Opc = isThumb ? ARM::t2ANDri : ARM::ANDri;
2037 isBoolZext = true;
2038 break;
2039 }
2040 return false;
2041 }
2042
2043 // FIXME: We could save an instruction in many cases by special-casing
2044 // load instructions.
2045 unsigned SrcReg = getRegForValue(Op);
2046 if (!SrcReg) return false;
2047
2048 unsigned DestReg = createResultReg(TLI.getRegClassFor(MVT::i32));
2049 MachineInstrBuilder MIB;
2050 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), DestReg)
2051 .addReg(SrcReg);
2052 if (isBoolZext)
2053 MIB.addImm(1);
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002054 else
2055 MIB.addImm(0);
Eli Friedman76927d732011-05-25 23:49:02 +00002056 AddOptionalDefs(MIB);
2057 UpdateValueMap(I, DestReg);
2058 return true;
2059}
2060
Eric Christopher56d2b722010-09-02 23:43:26 +00002061// TODO: SoftFP support.
Eric Christopherab695882010-07-21 22:26:11 +00002062bool ARMFastISel::TargetSelectInstruction(const Instruction *I) {
Eric Christopherac1a19e2010-09-09 01:06:51 +00002063
Eric Christopherab695882010-07-21 22:26:11 +00002064 switch (I->getOpcode()) {
Eric Christopher83007122010-08-23 21:44:12 +00002065 case Instruction::Load:
Eric Christopher43b62be2010-09-27 06:02:23 +00002066 return SelectLoad(I);
Eric Christopher543cf052010-09-01 22:16:27 +00002067 case Instruction::Store:
Eric Christopher43b62be2010-09-27 06:02:23 +00002068 return SelectStore(I);
Eric Christophere5734102010-09-03 00:35:47 +00002069 case Instruction::Br:
Eric Christopher43b62be2010-09-27 06:02:23 +00002070 return SelectBranch(I);
Eric Christopherd43393a2010-09-08 23:13:45 +00002071 case Instruction::ICmp:
2072 case Instruction::FCmp:
Eric Christopher43b62be2010-09-27 06:02:23 +00002073 return SelectCmp(I);
Eric Christopher46203602010-09-09 00:26:48 +00002074 case Instruction::FPExt:
Eric Christopher43b62be2010-09-27 06:02:23 +00002075 return SelectFPExt(I);
Eric Christopherce07b542010-09-09 20:26:31 +00002076 case Instruction::FPTrunc:
Eric Christopher43b62be2010-09-27 06:02:23 +00002077 return SelectFPTrunc(I);
Eric Christopher9a040492010-09-09 18:54:59 +00002078 case Instruction::SIToFP:
Eric Christopher43b62be2010-09-27 06:02:23 +00002079 return SelectSIToFP(I);
Eric Christopher9a040492010-09-09 18:54:59 +00002080 case Instruction::FPToSI:
Eric Christopher43b62be2010-09-27 06:02:23 +00002081 return SelectFPToSI(I);
Eric Christopherbc39b822010-09-09 00:53:57 +00002082 case Instruction::FAdd:
Eric Christopher43b62be2010-09-27 06:02:23 +00002083 return SelectBinaryOp(I, ISD::FADD);
Eric Christopherbc39b822010-09-09 00:53:57 +00002084 case Instruction::FSub:
Eric Christopher43b62be2010-09-27 06:02:23 +00002085 return SelectBinaryOp(I, ISD::FSUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002086 case Instruction::FMul:
Eric Christopher43b62be2010-09-27 06:02:23 +00002087 return SelectBinaryOp(I, ISD::FMUL);
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002088 case Instruction::SDiv:
Eric Christopher43b62be2010-09-27 06:02:23 +00002089 return SelectSDiv(I);
Eric Christopher6a880d62010-10-11 08:37:26 +00002090 case Instruction::SRem:
2091 return SelectSRem(I);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002092 case Instruction::Call:
2093 return SelectCall(I);
Eric Christopher3bbd3962010-10-11 08:27:59 +00002094 case Instruction::Select:
2095 return SelectSelect(I);
Eric Christopher4f512ef2010-10-22 01:28:00 +00002096 case Instruction::Ret:
2097 return SelectRet(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002098 case Instruction::Trunc:
2099 case Instruction::ZExt:
2100 case Instruction::SExt:
2101 return SelectIntCast(I);
Eric Christopherab695882010-07-21 22:26:11 +00002102 default: break;
2103 }
2104 return false;
2105}
2106
2107namespace llvm {
2108 llvm::FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo) {
Eric Christopherfeadddd2010-10-11 20:05:22 +00002109 // Completely untested on non-darwin.
2110 const TargetMachine &TM = funcInfo.MF->getTarget();
Jim Grosbach16cb3762010-11-09 19:22:26 +00002111
Eric Christopheraaa8df42010-11-02 01:21:28 +00002112 // Darwin and thumb1 only for now.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002113 const ARMSubtarget *Subtarget = &TM.getSubtarget<ARMSubtarget>();
Jim Grosbach16cb3762010-11-09 19:22:26 +00002114 if (Subtarget->isTargetDarwin() && !Subtarget->isThumb1Only() &&
Eric Christopheraaa8df42010-11-02 01:21:28 +00002115 !DisableARMFastISel)
Eric Christopherfeadddd2010-10-11 20:05:22 +00002116 return new ARMFastISel(funcInfo);
Evan Cheng09447952010-07-26 18:32:55 +00002117 return 0;
Eric Christopherab695882010-07-21 22:26:11 +00002118 }
2119}