blob: eee452e8a3ef0ed4452687547280ab8ff0a24bc7 [file] [log] [blame]
Bill Wendling43f7b2d2010-12-01 02:42:55 +00001//===- ARMInstrFormats.td - ARM Instruction Formats ----------*- tablegen -*-=//
Bob Wilson01135592010-03-23 17:23:59 +00002//
Evan Cheng37f25d92008-08-28 23:39:26 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bob Wilson01135592010-03-23 17:23:59 +00007//
Evan Cheng37f25d92008-08-28 23:39:26 +00008//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11//
12// ARM Instruction Format Definitions.
13//
14
15// Format specifies the encoding used by the instruction. This is part of the
16// ad-hoc solution used to emit machine instruction encodings by our machine
17// code emitter.
Bob Wilson89ef7b72010-03-17 21:13:43 +000018class Format<bits<6> val> {
19 bits<6> Value = val;
Evan Cheng37f25d92008-08-28 23:39:26 +000020}
21
Evan Chengffa6d962008-11-13 23:36:57 +000022def Pseudo : Format<0>;
23def MulFrm : Format<1>;
24def BrFrm : Format<2>;
25def BrMiscFrm : Format<3>;
Evan Cheng37f25d92008-08-28 23:39:26 +000026
Evan Chengffa6d962008-11-13 23:36:57 +000027def DPFrm : Format<4>;
28def DPSoRegFrm : Format<5>;
Evan Cheng37f25d92008-08-28 23:39:26 +000029
Evan Chengffa6d962008-11-13 23:36:57 +000030def LdFrm : Format<6>;
31def StFrm : Format<7>;
32def LdMiscFrm : Format<8>;
33def StMiscFrm : Format<9>;
34def LdStMulFrm : Format<10>;
Evan Cheng37f25d92008-08-28 23:39:26 +000035
Johnny Chen81f04d52010-03-19 17:39:00 +000036def LdStExFrm : Format<11>;
Jim Grosbach5278eb82009-12-11 01:42:04 +000037
Johnny Chen81f04d52010-03-19 17:39:00 +000038def ArithMiscFrm : Format<12>;
Bob Wilson9a1c1892010-08-11 00:01:18 +000039def SatFrm : Format<13>;
40def ExtFrm : Format<14>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000041
Bob Wilson9a1c1892010-08-11 00:01:18 +000042def VFPUnaryFrm : Format<15>;
43def VFPBinaryFrm : Format<16>;
44def VFPConv1Frm : Format<17>;
45def VFPConv2Frm : Format<18>;
46def VFPConv3Frm : Format<19>;
47def VFPConv4Frm : Format<20>;
48def VFPConv5Frm : Format<21>;
49def VFPLdStFrm : Format<22>;
50def VFPLdStMulFrm : Format<23>;
51def VFPMiscFrm : Format<24>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000052
Bob Wilson9a1c1892010-08-11 00:01:18 +000053def ThumbFrm : Format<25>;
54def MiscFrm : Format<26>;
Evan Cheng37f25d92008-08-28 23:39:26 +000055
Bob Wilson9a1c1892010-08-11 00:01:18 +000056def NGetLnFrm : Format<27>;
57def NSetLnFrm : Format<28>;
58def NDupFrm : Format<29>;
59def NLdStFrm : Format<30>;
60def N1RegModImmFrm: Format<31>;
61def N2RegFrm : Format<32>;
62def NVCVTFrm : Format<33>;
63def NVDupLnFrm : Format<34>;
64def N2RegVShLFrm : Format<35>;
65def N2RegVShRFrm : Format<36>;
66def N3RegFrm : Format<37>;
67def N3RegVShFrm : Format<38>;
68def NVExtFrm : Format<39>;
69def NVMulSLFrm : Format<40>;
70def NVTBLFrm : Format<41>;
Johnny Chencaa608e2010-03-20 00:17:00 +000071
Evan Cheng34a0fa32009-07-08 01:46:35 +000072// Misc flags.
73
Bill Wendling43f7b2d2010-12-01 02:42:55 +000074// The instruction has an Rn register operand.
Evan Cheng34a0fa32009-07-08 01:46:35 +000075// UnaryDP - Indicates this is a unary data processing instruction, i.e.
76// it doesn't have a Rn operand.
77class UnaryDP { bit isUnaryDataProc = 1; }
78
79// Xform16Bit - Indicates this Thumb2 instruction may be transformed into
80// a 16-bit Thumb instruction if certain conditions are met.
81class Xform16Bit { bit canXformTo16Bit = 1; }
Evan Cheng37f25d92008-08-28 23:39:26 +000082
Evan Cheng37f25d92008-08-28 23:39:26 +000083//===----------------------------------------------------------------------===//
Bob Wilson50622ce2010-03-18 23:57:57 +000084// ARM Instruction flags. These need to match ARMBaseInstrInfo.h.
Evan Cheng055b0312009-06-29 07:51:04 +000085//
86
87// Addressing mode.
Jim Grosbachd86609f2010-10-05 18:14:55 +000088class AddrMode<bits<5> val> {
89 bits<5> Value = val;
Evan Cheng055b0312009-06-29 07:51:04 +000090}
Bill Wendlingda2ae632010-08-31 07:50:46 +000091def AddrModeNone : AddrMode<0>;
92def AddrMode1 : AddrMode<1>;
93def AddrMode2 : AddrMode<2>;
94def AddrMode3 : AddrMode<3>;
95def AddrMode4 : AddrMode<4>;
96def AddrMode5 : AddrMode<5>;
97def AddrMode6 : AddrMode<6>;
98def AddrModeT1_1 : AddrMode<7>;
99def AddrModeT1_2 : AddrMode<8>;
100def AddrModeT1_4 : AddrMode<9>;
101def AddrModeT1_s : AddrMode<10>;
102def AddrModeT2_i12 : AddrMode<11>;
103def AddrModeT2_i8 : AddrMode<12>;
104def AddrModeT2_so : AddrMode<13>;
105def AddrModeT2_pc : AddrMode<14>;
Bob Wilson8b024a52009-07-01 23:16:05 +0000106def AddrModeT2_i8s4 : AddrMode<15>;
Jim Grosbach3e556122010-10-26 22:37:02 +0000107def AddrMode_i12 : AddrMode<16>;
Evan Cheng055b0312009-06-29 07:51:04 +0000108
109// Instruction size.
110class SizeFlagVal<bits<3> val> {
111 bits<3> Value = val;
112}
113def SizeInvalid : SizeFlagVal<0>; // Unset.
114def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
115def Size8Bytes : SizeFlagVal<2>;
116def Size4Bytes : SizeFlagVal<3>;
117def Size2Bytes : SizeFlagVal<4>;
118
119// Load / store index mode.
120class IndexMode<bits<2> val> {
121 bits<2> Value = val;
122}
123def IndexModeNone : IndexMode<0>;
124def IndexModePre : IndexMode<1>;
125def IndexModePost : IndexMode<2>;
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000126def IndexModeUpd : IndexMode<3>;
Evan Cheng055b0312009-06-29 07:51:04 +0000127
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000128// Instruction execution domain.
129class Domain<bits<2> val> {
130 bits<2> Value = val;
131}
132def GenericDomain : Domain<0>;
133def VFPDomain : Domain<1>; // Instructions in VFP domain only
134def NeonDomain : Domain<2>; // Instructions in Neon domain only
135def VFPNeonDomain : Domain<3>; // Instructions in both VFP & Neon domains
136
Evan Cheng055b0312009-06-29 07:51:04 +0000137//===----------------------------------------------------------------------===//
Evan Cheng446c4282009-07-11 06:43:01 +0000138// ARM special operands.
139//
140
Daniel Dunbar8462b302010-08-11 06:36:53 +0000141def CondCodeOperand : AsmOperandClass {
142 let Name = "CondCode";
143 let SuperClasses = [];
144}
145
Jim Grosbachd67641b2010-12-06 18:21:12 +0000146def CCOutOperand : AsmOperandClass {
147 let Name = "CCOut";
148 let SuperClasses = [];
149}
150
Evan Cheng446c4282009-07-11 06:43:01 +0000151// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
152// register whose default is 0 (no register).
153def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
154 (ops (i32 14), (i32 zero_reg))> {
155 let PrintMethod = "printPredicateOperand";
Daniel Dunbar8462b302010-08-11 06:36:53 +0000156 let ParserMatchClass = CondCodeOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000157}
158
159// Conditional code result for instructions whose 's' bit is set, e.g. subs.
160def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000161 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000162 let PrintMethod = "printSBitModifierOperand";
Jim Grosbachd67641b2010-12-06 18:21:12 +0000163 let ParserMatchClass = CCOutOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000164}
165
166// Same as cc_out except it defaults to setting CPSR.
167def s_cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 CPSR))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000168 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000169 let PrintMethod = "printSBitModifierOperand";
Jim Grosbachd67641b2010-12-06 18:21:12 +0000170 let ParserMatchClass = CCOutOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000171}
172
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000173// ARM special operands for disassembly only.
174//
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000175def setend_op : Operand<i32> {
176 let PrintMethod = "printSetendOperand";
177}
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000178
179def cps_opt : Operand<i32> {
180 let PrintMethod = "printCPSOptionOperand";
181}
182
183def msr_mask : Operand<i32> {
184 let PrintMethod = "printMSRMaskOperand";
185}
186
187// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
188// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
189def neg_zero : Operand<i32> {
190 let PrintMethod = "printNegZeroOperand";
191}
192
Evan Cheng446c4282009-07-11 06:43:01 +0000193//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000194// ARM Instruction templates.
195//
196
Johnny Chend68e1192009-12-15 17:24:14 +0000197class InstTemplate<AddrMode am, SizeFlagVal sz, IndexMode im,
198 Format f, Domain d, string cstr, InstrItinClass itin>
Evan Cheng37f25d92008-08-28 23:39:26 +0000199 : Instruction {
200 let Namespace = "ARM";
201
Evan Cheng37f25d92008-08-28 23:39:26 +0000202 AddrMode AM = am;
Evan Cheng37f25d92008-08-28 23:39:26 +0000203 SizeFlagVal SZ = sz;
Evan Cheng37f25d92008-08-28 23:39:26 +0000204 IndexMode IM = im;
205 bits<2> IndexModeBits = IM.Value;
Evan Cheng37f25d92008-08-28 23:39:26 +0000206 Format F = f;
Bob Wilson89ef7b72010-03-17 21:13:43 +0000207 bits<6> Form = F.Value;
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000208 Domain D = d;
Evan Chengedda31c2008-11-05 18:35:52 +0000209 bit isUnaryDataProc = 0;
Evan Cheng34a0fa32009-07-08 01:46:35 +0000210 bit canXformTo16Bit = 0;
Jim Grosbacha30a51b2010-11-19 22:42:55 +0000211
Chris Lattner150d20e2010-10-31 19:22:57 +0000212 // If this is a pseudo instruction, mark it isCodeGenOnly.
213 let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo");
Bob Wilson01135592010-03-23 17:23:59 +0000214
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000215 // The layout of TSFlags should be kept in sync with ARMBaseInstrInfo.h.
Jim Grosbachd86609f2010-10-05 18:14:55 +0000216 let TSFlags{4-0} = AM.Value;
217 let TSFlags{7-5} = SZ.Value;
218 let TSFlags{9-8} = IndexModeBits;
219 let TSFlags{15-10} = Form;
220 let TSFlags{16} = isUnaryDataProc;
221 let TSFlags{17} = canXformTo16Bit;
222 let TSFlags{19-18} = D.Value;
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000223
Evan Cheng37f25d92008-08-28 23:39:26 +0000224 let Constraints = cstr;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000225 let Itinerary = itin;
Evan Cheng37f25d92008-08-28 23:39:26 +0000226}
227
Johnny Chend68e1192009-12-15 17:24:14 +0000228class Encoding {
229 field bits<32> Inst;
230}
231
232class InstARM<AddrMode am, SizeFlagVal sz, IndexMode im,
233 Format f, Domain d, string cstr, InstrItinClass itin>
234 : InstTemplate<am, sz, im, f, d, cstr, itin>, Encoding;
235
236// This Encoding-less class is used by Thumb1 to specify the encoding bits later
237// on by adding flavors to specific instructions.
238class InstThumb<AddrMode am, SizeFlagVal sz, IndexMode im,
239 Format f, Domain d, string cstr, InstrItinClass itin>
240 : InstTemplate<am, sz, im, f, d, cstr, itin>;
241
Jim Grosbach99594eb2010-11-18 01:38:26 +0000242class PseudoInst<dag oops, dag iops, InstrItinClass itin, list<dag> pattern>
Jim Grosbachc6961f12010-11-18 01:20:48 +0000243 // FIXME: This really should derive from InstTemplate instead, as pseudos
244 // don't need encoding information. TableGen doesn't like that
245 // currently. Need to figure out why and fix it.
Bob Wilson01135592010-03-23 17:23:59 +0000246 : InstARM<AddrModeNone, SizeSpecial, IndexModeNone, Pseudo, GenericDomain,
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000247 "", itin> {
Evan Cheng37f25d92008-08-28 23:39:26 +0000248 let OutOperandList = oops;
249 let InOperandList = iops;
Evan Cheng37f25d92008-08-28 23:39:26 +0000250 let Pattern = pattern;
251}
252
Jim Grosbach53694262010-11-18 01:15:56 +0000253// PseudoInst that's ARM-mode only.
Jim Grosbach6e422112010-11-29 23:48:41 +0000254class ARMPseudoInst<dag oops, dag iops, SizeFlagVal sz, InstrItinClass itin,
Jim Grosbach99594eb2010-11-18 01:38:26 +0000255 list<dag> pattern>
256 : PseudoInst<oops, iops, itin, pattern> {
Jim Grosbach6e422112010-11-29 23:48:41 +0000257 let SZ = sz;
Jim Grosbach53694262010-11-18 01:15:56 +0000258 list<Predicate> Predicates = [IsARM];
259}
260
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000261// PseudoInst that's Thumb-mode only.
262class tPseudoInst<dag oops, dag iops, SizeFlagVal sz, InstrItinClass itin,
263 list<dag> pattern>
264 : PseudoInst<oops, iops, itin, pattern> {
265 let SZ = sz;
266 list<Predicate> Predicates = [IsThumb];
267}
Jim Grosbach53694262010-11-18 01:15:56 +0000268
Jim Grosbach41b1d4e2010-12-15 18:48:45 +0000269// PseudoInst that's Thumb2-mode only.
270class t2PseudoInst<dag oops, dag iops, SizeFlagVal sz, InstrItinClass itin,
271 list<dag> pattern>
272 : PseudoInst<oops, iops, itin, pattern> {
273 let SZ = sz;
274 list<Predicate> Predicates = [IsThumb2];
275}
Evan Cheng37f25d92008-08-28 23:39:26 +0000276// Almost all ARM instructions are predicable.
Evan Chengd87293c2008-11-06 08:47:38 +0000277class I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000278 IndexMode im, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000279 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000280 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000281 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000282 bits<4> p;
283 let Inst{31-28} = p;
Evan Cheng37f25d92008-08-28 23:39:26 +0000284 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000285 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000286 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000287 let Pattern = pattern;
288 list<Predicate> Predicates = [IsARM];
289}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000290
Jim Grosbachf6b28622009-12-14 18:31:20 +0000291// A few are not predicable
292class InoP<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000293 IndexMode im, Format f, InstrItinClass itin,
294 string opc, string asm, string cstr,
295 list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000296 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
297 let OutOperandList = oops;
298 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000299 let AsmString = !strconcat(opc, asm);
Jim Grosbachf6b28622009-12-14 18:31:20 +0000300 let Pattern = pattern;
301 let isPredicable = 0;
302 list<Predicate> Predicates = [IsARM];
303}
Evan Cheng37f25d92008-08-28 23:39:26 +0000304
Bill Wendling4822bce2010-08-30 01:47:35 +0000305// Same as I except it can optionally modify CPSR. Note it's modeled as an input
306// operand since by default it's a zero register. It will become an implicit def
307// once it's "flipped".
Evan Chengd87293c2008-11-06 08:47:38 +0000308class sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000309 IndexMode im, Format f, InstrItinClass itin,
310 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000311 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000312 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000313 bits<4> p; // Predicate operand
Jim Grosbach08bd5492010-10-12 23:00:24 +0000314 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
Jim Grosbach62547262010-10-11 18:51:51 +0000315 let Inst{31-28} = p;
Jim Grosbach08bd5492010-10-12 23:00:24 +0000316 let Inst{20} = s;
Jim Grosbach62547262010-10-11 18:51:51 +0000317
Evan Cheng37f25d92008-08-28 23:39:26 +0000318 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000319 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Bob Wilsoncfbece52010-10-15 03:23:44 +0000320 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000321 let Pattern = pattern;
322 list<Predicate> Predicates = [IsARM];
323}
324
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000325// Special cases
Evan Chengd87293c2008-11-06 08:47:38 +0000326class XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000327 IndexMode im, Format f, InstrItinClass itin,
328 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000329 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000330 let OutOperandList = oops;
331 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000332 let AsmString = asm;
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000333 let Pattern = pattern;
334 list<Predicate> Predicates = [IsARM];
335}
336
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000337class AI<dag oops, dag iops, Format f, InstrItinClass itin,
338 string opc, string asm, list<dag> pattern>
339 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
340 opc, asm, "", pattern>;
341class AsI<dag oops, dag iops, Format f, InstrItinClass itin,
342 string opc, string asm, list<dag> pattern>
343 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
344 opc, asm, "", pattern>;
345class AXI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000346 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000347 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng97f48c32008-11-06 22:15:19 +0000348 asm, "", pattern>;
Jim Grosbachf6b28622009-12-14 18:31:20 +0000349class AInoP<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +0000350 string opc, string asm, list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000351 : InoP<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Bob Wilson01135592010-03-23 17:23:59 +0000352 opc, asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000353
354// Ctrl flow instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000355class ABI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
356 string opc, string asm, list<dag> pattern>
357 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
358 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000359 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000360}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000361class ABXI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
362 string asm, list<dag> pattern>
363 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
364 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000365 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000366}
Evan Cheng3aac7882008-09-01 08:25:56 +0000367
368// BR_JT instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000369class JTI<dag oops, dag iops, InstrItinClass itin,
370 string asm, list<dag> pattern>
371 : XI<oops, iops, AddrModeNone, SizeSpecial, IndexModeNone, BrMiscFrm, itin,
Evan Cheng4df60f52008-11-07 09:06:08 +0000372 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000373
Jim Grosbach5278eb82009-12-11 01:42:04 +0000374// Atomic load/store instructions
Jim Grosbach5278eb82009-12-11 01:42:04 +0000375class AIldrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
376 string opc, string asm, list<dag> pattern>
377 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
378 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000379 bits<4> Rt;
380 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000381 let Inst{27-23} = 0b00011;
382 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000383 let Inst{20} = 1;
Jim Grosbach86875a22010-10-29 19:58:57 +0000384 let Inst{19-16} = Rn;
385 let Inst{15-12} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000386 let Inst{11-0} = 0b111110011111;
387}
388class AIstrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
389 string opc, string asm, list<dag> pattern>
390 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
391 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000392 bits<4> Rd;
393 bits<4> Rt;
394 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000395 let Inst{27-23} = 0b00011;
396 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000397 let Inst{20} = 0;
Jim Grosbach86875a22010-10-29 19:58:57 +0000398 let Inst{19-16} = Rn;
399 let Inst{15-12} = Rd;
Johnny Chen0291d7e2009-12-11 19:37:26 +0000400 let Inst{11-4} = 0b11111001;
Jim Grosbach86875a22010-10-29 19:58:57 +0000401 let Inst{3-0} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000402}
Jim Grosbachf32ecc62010-10-29 20:21:36 +0000403class AIswp<bit b, dag oops, dag iops, string opc, list<dag> pattern>
404 : AI<oops, iops, MiscFrm, NoItinerary, opc, "\t$Rt, $Rt2, [$Rn]", pattern> {
405 bits<4> Rt;
406 bits<4> Rt2;
407 bits<4> Rn;
408 let Inst{27-23} = 0b00010;
409 let Inst{22} = b;
410 let Inst{21-20} = 0b00;
411 let Inst{19-16} = Rn;
412 let Inst{15-12} = Rt;
413 let Inst{11-4} = 0b00001001;
414 let Inst{3-0} = Rt2;
415}
Jim Grosbach5278eb82009-12-11 01:42:04 +0000416
Evan Cheng0d14fc82008-09-01 01:51:14 +0000417// addrmode1 instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000418class AI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
419 string opc, string asm, list<dag> pattern>
420 : I<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
421 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000422 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000423 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000424}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000425class AsI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
426 string opc, string asm, list<dag> pattern>
427 : sI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
428 opc, asm, "", pattern> {
429 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000430 let Inst{27-26} = 0b00;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000431}
432class AXI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000433 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000434 : XI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng612b79e2008-08-29 07:40:52 +0000435 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000436 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000437 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000438}
Evan Cheng0d14fc82008-09-01 01:51:14 +0000439
Evan Cheng93912732008-09-01 01:27:33 +0000440// loads
Jim Grosbach3e556122010-10-26 22:37:02 +0000441
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000442// LDR/LDRB/STR/STRB/...
443class AI2ldst<bits<3> op, bit isLd, bit isByte, dag oops, dag iops, AddrMode am,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000444 Format f, InstrItinClass itin, string opc, string asm,
445 list<dag> pattern>
Jim Grosbach3e556122010-10-26 22:37:02 +0000446 : I<oops, iops, am, Size4Bytes, IndexModeNone, f, itin, opc, asm,
447 "", pattern> {
448 let Inst{27-25} = op;
449 let Inst{24} = 1; // 24 == P
450 // 23 == U
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000451 let Inst{22} = isByte;
Jim Grosbach3e556122010-10-26 22:37:02 +0000452 let Inst{21} = 0; // 21 == W
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000453 let Inst{20} = isLd;
Jim Grosbach3e556122010-10-26 22:37:02 +0000454}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000455// Indexed load/stores
456class AI2ldstidx<bit isLd, bit isByte, bit isPre, dag oops, dag iops,
Jim Grosbach953557f42010-11-19 21:35:06 +0000457 IndexMode im, Format f, InstrItinClass itin, string opc,
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000458 string asm, string cstr, list<dag> pattern>
459 : I<oops, iops, AddrMode2, Size4Bytes, im, f, itin,
460 opc, asm, cstr, pattern> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000461 bits<4> Rt;
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000462 let Inst{27-26} = 0b01;
463 let Inst{24} = isPre; // P bit
464 let Inst{22} = isByte; // B bit
465 let Inst{21} = isPre; // W bit
466 let Inst{20} = isLd; // L bit
Jim Grosbach99f53d12010-11-15 20:47:07 +0000467 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000468}
Jim Grosbach953557f42010-11-19 21:35:06 +0000469class AI2stridx<bit isByte, bit isPre, dag oops, dag iops,
470 IndexMode im, Format f, InstrItinClass itin, string opc,
471 string asm, string cstr, list<dag> pattern>
472 : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr,
473 pattern> {
474 // AM2 store w/ two operands: (GPR, am2offset)
475 // {13} 1 == Rm, 0 == imm12
476 // {12} isAdd
477 // {11-0} imm12/Rm
478 bits<14> offset;
479 bits<4> Rn;
480 let Inst{25} = offset{13};
481 let Inst{23} = offset{12};
482 let Inst{19-16} = Rn;
483 let Inst{11-0} = offset{11-0};
484}
Jim Grosbach3e556122010-10-26 22:37:02 +0000485
Evan Cheng0d14fc82008-09-01 01:51:14 +0000486// addrmode3 instructions
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +0000487class AI3ld<bits<4> op, bit op20, dag oops, dag iops, Format f,
488 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Jim Grosbach160f8f02010-11-18 00:46:58 +0000489 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
490 opc, asm, "", pattern> {
491 bits<14> addr;
492 bits<4> Rt;
493 let Inst{27-25} = 0b000;
494 let Inst{24} = 1; // P bit
495 let Inst{23} = addr{8}; // U bit
496 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
497 let Inst{21} = 0; // W bit
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +0000498 let Inst{20} = op20; // L bit
Jim Grosbach160f8f02010-11-18 00:46:58 +0000499 let Inst{19-16} = addr{12-9}; // Rn
500 let Inst{15-12} = Rt; // Rt
501 let Inst{11-8} = addr{7-4}; // imm7_4/zero
502 let Inst{7-4} = op;
503 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
504}
Evan Cheng840917b2008-09-01 07:00:14 +0000505
Jim Grosbach9cb15b52010-11-19 19:41:26 +0000506class AI3ldstidx<bits<4> op, bit op20, bit isLd, bit isPre, dag oops, dag iops,
507 IndexMode im, Format f, InstrItinClass itin, string opc,
508 string asm, string cstr, list<dag> pattern>
509 : I<oops, iops, AddrMode3, Size4Bytes, im, f, itin,
510 opc, asm, cstr, pattern> {
511 bits<4> Rt;
512 let Inst{27-25} = 0b000;
513 let Inst{24} = isPre; // P bit
514 let Inst{21} = isPre; // W bit
515 let Inst{20} = op20; // L bit
516 let Inst{15-12} = Rt; // Rt
517 let Inst{7-4} = op;
518}
Jim Grosbach2dc77682010-11-29 18:37:44 +0000519class AI3stridx<bits<4> op, bit isByte, bit isPre, dag oops, dag iops,
520 IndexMode im, Format f, InstrItinClass itin, string opc,
521 string asm, string cstr, list<dag> pattern>
522 : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr,
523 pattern> {
524 // AM3 store w/ two operands: (GPR, am3offset)
525 bits<14> offset;
526 bits<4> Rt;
527 bits<4> Rn;
528 let Inst{27-25} = 0b000;
529 let Inst{23} = offset{8};
530 let Inst{22} = offset{9};
531 let Inst{19-16} = Rn;
532 let Inst{15-12} = Rt; // Rt
533 let Inst{11-8} = offset{7-4}; // imm7_4/zero
534 let Inst{7-4} = op;
535 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
536}
Jim Grosbach9cb15b52010-11-19 19:41:26 +0000537
Evan Cheng840917b2008-09-01 07:00:14 +0000538// stores
Jim Grosbach2aeb6122010-11-19 22:14:31 +0000539class AI3str<bits<4> op, dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000540 string opc, string asm, list<dag> pattern>
541 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
542 opc, asm, "", pattern> {
Jim Grosbach570a9222010-11-11 01:09:40 +0000543 bits<14> addr;
544 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000545 let Inst{27-25} = 0b000;
Jim Grosbach570a9222010-11-11 01:09:40 +0000546 let Inst{24} = 1; // P bit
547 let Inst{23} = addr{8}; // U bit
548 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
549 let Inst{21} = 0; // W bit
550 let Inst{20} = 0; // L bit
551 let Inst{19-16} = addr{12-9}; // Rn
552 let Inst{15-12} = Rt; // Rt
553 let Inst{11-8} = addr{7-4}; // imm7_4/zero
Jim Grosbach2aeb6122010-11-19 22:14:31 +0000554 let Inst{7-4} = op;
Jim Grosbach570a9222010-11-11 01:09:40 +0000555 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000556}
Evan Cheng840917b2008-09-01 07:00:14 +0000557
Evan Cheng840917b2008-09-01 07:00:14 +0000558// Pre-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000559class AI3sthpr<dag oops, dag iops, Format f, InstrItinClass itin,
560 string opc, string asm, string cstr, list<dag> pattern>
561 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
562 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000563 let Inst{4} = 1;
564 let Inst{5} = 1; // H bit
565 let Inst{6} = 0; // S bit
566 let Inst{7} = 1;
567 let Inst{20} = 0; // L bit
568 let Inst{21} = 1; // W bit
569 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000570 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000571}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000572class AI3stdpr<dag oops, dag iops, Format f, InstrItinClass itin,
573 string opc, string asm, string cstr, list<dag> pattern>
574 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
575 opc, asm, cstr, pattern> {
576 let Inst{4} = 1;
577 let Inst{5} = 1; // H bit
578 let Inst{6} = 1; // S bit
579 let Inst{7} = 1;
580 let Inst{20} = 0; // L bit
581 let Inst{21} = 1; // W bit
582 let Inst{24} = 1; // P bit
583 let Inst{27-25} = 0b000;
584}
Evan Cheng840917b2008-09-01 07:00:14 +0000585
Evan Cheng840917b2008-09-01 07:00:14 +0000586// Post-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000587class AI3sthpo<dag oops, dag iops, Format f, InstrItinClass itin,
588 string opc, string asm, string cstr, list<dag> pattern>
589 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
590 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000591 let Inst{4} = 1;
592 let Inst{5} = 1; // H bit
593 let Inst{6} = 0; // S bit
594 let Inst{7} = 1;
595 let Inst{20} = 0; // L bit
Johnny Chenad4df4c2010-03-01 19:22:00 +0000596 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000597 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000598 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000599}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000600class AI3stdpo<dag oops, dag iops, Format f, InstrItinClass itin,
601 string opc, string asm, string cstr, list<dag> pattern>
602 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
603 opc, asm, cstr, pattern> {
604 let Inst{4} = 1;
605 let Inst{5} = 1; // H bit
606 let Inst{6} = 1; // S bit
607 let Inst{7} = 1;
608 let Inst{20} = 0; // L bit
609 let Inst{21} = 0; // W bit
610 let Inst{24} = 0; // P bit
611 let Inst{27-25} = 0b000;
612}
Evan Cheng840917b2008-09-01 07:00:14 +0000613
Evan Cheng0d14fc82008-09-01 01:51:14 +0000614// addrmode4 instructions
Bill Wendling6c470b82010-11-13 09:09:38 +0000615class AXI4<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin,
616 string asm, string cstr, list<dag> pattern>
617 : XI<oops, iops, AddrMode4, Size4Bytes, im, f, itin, asm, cstr, pattern> {
618 bits<4> p;
619 bits<16> regs;
620 bits<4> Rn;
621 let Inst{31-28} = p;
622 let Inst{27-25} = 0b100;
623 let Inst{22} = 0; // S bit
624 let Inst{19-16} = Rn;
625 let Inst{15-0} = regs;
626}
Evan Cheng37f25d92008-08-28 23:39:26 +0000627
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000628// Unsigned multiply, multiply-accumulate instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000629class AMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
630 string opc, string asm, list<dag> pattern>
631 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
632 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000633 let Inst{7-4} = 0b1001;
Evan Chengfbc9d412008-11-06 01:21:28 +0000634 let Inst{20} = 0; // S bit
Evan Chengd87293c2008-11-06 08:47:38 +0000635 let Inst{27-21} = opcod;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000636}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000637class AsMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
638 string opc, string asm, list<dag> pattern>
639 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
640 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000641 let Inst{7-4} = 0b1001;
Evan Chengd87293c2008-11-06 08:47:38 +0000642 let Inst{27-21} = opcod;
Evan Chengfbc9d412008-11-06 01:21:28 +0000643}
644
645// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000646class AMul2I<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
647 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000648 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
649 opc, asm, "", pattern> {
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000650 bits<4> Rd;
651 bits<4> Rn;
652 bits<4> Rm;
653 let Inst{7-4} = opc7_4;
Evan Chengfbc9d412008-11-06 01:21:28 +0000654 let Inst{20} = 1;
Evan Chengd87293c2008-11-06 08:47:38 +0000655 let Inst{27-21} = opcod;
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000656 let Inst{19-16} = Rd;
657 let Inst{11-8} = Rm;
658 let Inst{3-0} = Rn;
659}
660// MSW multiple w/ Ra operand
661class AMul2Ia<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
662 InstrItinClass itin, string opc, string asm, list<dag> pattern>
663 : AMul2I<opcod, opc7_4, oops, iops, itin, opc, asm, pattern> {
664 bits<4> Ra;
665 let Inst{15-12} = Ra;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000666}
Evan Cheng37f25d92008-08-28 23:39:26 +0000667
Evan Chengeb4f52e2008-11-06 03:35:07 +0000668// SMUL<x><y> / SMULW<y> / SMLA<x><y> / SMLAW<x><y>
Jim Grosbach3870b752010-10-22 18:35:16 +0000669class AMulxyIbase<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
Jim Grosbach929a7052010-10-22 17:42:06 +0000670 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000671 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
672 opc, asm, "", pattern> {
Jim Grosbach3870b752010-10-22 18:35:16 +0000673 bits<4> Rn;
674 bits<4> Rm;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000675 let Inst{4} = 0;
676 let Inst{7} = 1;
677 let Inst{20} = 0;
Evan Chengd87293c2008-11-06 08:47:38 +0000678 let Inst{27-21} = opcod;
Jim Grosbach929a7052010-10-22 17:42:06 +0000679 let Inst{6-5} = bit6_5;
Jim Grosbach3870b752010-10-22 18:35:16 +0000680 let Inst{11-8} = Rm;
681 let Inst{3-0} = Rn;
682}
683class AMulxyI<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
684 InstrItinClass itin, string opc, string asm, list<dag> pattern>
685 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
686 bits<4> Rd;
687 let Inst{19-16} = Rd;
688}
689
690// AMulxyI with Ra operand
691class AMulxyIa<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
692 InstrItinClass itin, string opc, string asm, list<dag> pattern>
693 : AMulxyI<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
694 bits<4> Ra;
695 let Inst{15-12} = Ra;
696}
697// SMLAL*
698class AMulxyI64<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
699 InstrItinClass itin, string opc, string asm, list<dag> pattern>
700 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
701 bits<4> RdLo;
702 bits<4> RdHi;
703 let Inst{19-16} = RdHi;
704 let Inst{15-12} = RdLo;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000705}
706
Evan Cheng97f48c32008-11-06 22:15:19 +0000707// Extend instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000708class AExtI<bits<8> opcod, dag oops, dag iops, InstrItinClass itin,
709 string opc, string asm, list<dag> pattern>
710 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ExtFrm, itin,
711 opc, asm, "", pattern> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000712 // All AExtI instructions have Rd and Rm register operands.
713 bits<4> Rd;
714 bits<4> Rm;
715 let Inst{15-12} = Rd;
716 let Inst{3-0} = Rm;
Evan Cheng97f48c32008-11-06 22:15:19 +0000717 let Inst{7-4} = 0b0111;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000718 let Inst{9-8} = 0b00;
Evan Cheng97f48c32008-11-06 22:15:19 +0000719 let Inst{27-20} = opcod;
720}
721
Evan Cheng8b59db32008-11-07 01:41:35 +0000722// Misc Arithmetic instructions.
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000723class AMiscA1I<bits<8> opcod, bits<4> opc7_4, dag oops, dag iops,
724 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000725 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
726 opc, asm, "", pattern> {
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000727 bits<4> Rd;
728 bits<4> Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000729 let Inst{27-20} = opcod;
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000730 let Inst{19-16} = 0b1111;
731 let Inst{15-12} = Rd;
732 let Inst{11-8} = 0b1111;
733 let Inst{7-4} = opc7_4;
734 let Inst{3-0} = Rm;
735}
736
737// PKH instructions
738class APKHI<bits<8> opcod, bit tb, dag oops, dag iops, InstrItinClass itin,
739 string opc, string asm, list<dag> pattern>
740 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
741 opc, asm, "", pattern> {
742 bits<4> Rd;
743 bits<4> Rn;
744 bits<4> Rm;
745 bits<8> sh;
746 let Inst{27-20} = opcod;
747 let Inst{19-16} = Rn;
748 let Inst{15-12} = Rd;
749 let Inst{11-7} = sh{7-3};
750 let Inst{6} = tb;
751 let Inst{5-4} = 0b01;
752 let Inst{3-0} = Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000753}
754
Evan Cheng37f25d92008-08-28 23:39:26 +0000755//===----------------------------------------------------------------------===//
756
757// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
758class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
759 list<Predicate> Predicates = [IsARM];
760}
761class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
762 list<Predicate> Predicates = [IsARM, HasV5TE];
763}
764class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
765 list<Predicate> Predicates = [IsARM, HasV6];
766}
Evan Cheng13096642008-08-29 06:41:12 +0000767
768//===----------------------------------------------------------------------===//
Evan Cheng13096642008-08-29 06:41:12 +0000769// Thumb Instruction Format Definitions.
770//
771
Evan Cheng446c4282009-07-11 06:43:01 +0000772class ThumbI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000773 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000774 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000775 let OutOperandList = oops;
776 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000777 let AsmString = asm;
Evan Cheng13096642008-08-29 06:41:12 +0000778 let Pattern = pattern;
779 list<Predicate> Predicates = [IsThumb];
780}
781
Bill Wendling43f7b2d2010-12-01 02:42:55 +0000782// TI - Thumb instruction.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000783class TI<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern>
784 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000785
Evan Cheng35d6c412009-08-04 23:47:55 +0000786// Two-address instructions
Bob Wilson01135592010-03-23 17:23:59 +0000787class TIt<dag oops, dag iops, InstrItinClass itin, string asm,
788 list<dag> pattern>
789 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "$lhs = $dst",
790 pattern>;
Evan Cheng35d6c412009-08-04 23:47:55 +0000791
Johnny Chend68e1192009-12-15 17:24:14 +0000792// tBL, tBX 32-bit instructions
793class TIx2<bits<5> opcod1, bits<2> opcod2, bit opcod3,
Bob Wilson01135592010-03-23 17:23:59 +0000794 dag oops, dag iops, InstrItinClass itin, string asm,
795 list<dag> pattern>
796 : ThumbI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>,
797 Encoding {
Johnny Chend68e1192009-12-15 17:24:14 +0000798 let Inst{31-27} = opcod1;
799 let Inst{15-14} = opcod2;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000800 let Inst{12} = opcod3;
Johnny Chend68e1192009-12-15 17:24:14 +0000801}
Evan Cheng13096642008-08-29 06:41:12 +0000802
803// BR_JT instructions
Bob Wilson01135592010-03-23 17:23:59 +0000804class TJTI<dag oops, dag iops, InstrItinClass itin, string asm,
805 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000806 : ThumbI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000807
Evan Cheng09c39fc2009-06-23 19:38:13 +0000808// Thumb1 only
Evan Cheng446c4282009-07-11 06:43:01 +0000809class Thumb1I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000810 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000811 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000812 let OutOperandList = oops;
813 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000814 let AsmString = asm;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000815 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000816 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng09c39fc2009-06-23 19:38:13 +0000817}
818
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000819class T1I<dag oops, dag iops, InstrItinClass itin,
820 string asm, list<dag> pattern>
821 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
822class T1Ix2<dag oops, dag iops, InstrItinClass itin,
823 string asm, list<dag> pattern>
824 : Thumb1I<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000825
826// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000827class T1It<dag oops, dag iops, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000828 string asm, string cstr, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +0000829 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000830 asm, cstr, pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000831
832// Thumb1 instruction that can either be predicated or set CPSR.
833class Thumb1sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000834 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +0000835 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000836 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Chris Lattnerb7d52262010-03-18 21:06:54 +0000837 let OutOperandList = !con(oops, (outs s_cc_out:$s));
838 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000839 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +0000840 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000841 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +0000842}
843
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000844class T1sI<dag oops, dag iops, InstrItinClass itin,
845 string opc, string asm, list<dag> pattern>
846 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000847
848// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000849class T1sIt<dag oops, dag iops, InstrItinClass itin,
850 string opc, string asm, list<dag> pattern>
851 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bill Wendling3f8c1102010-11-30 23:54:45 +0000852 "$Rn = $Rdn", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000853
854// Thumb1 instruction that can be predicated.
855class Thumb1pI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000856 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +0000857 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000858 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000859 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000860 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000861 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +0000862 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000863 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +0000864}
865
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000866class T1pI<dag oops, dag iops, InstrItinClass itin,
867 string opc, string asm, list<dag> pattern>
868 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000869
870// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000871class T1pIt<dag oops, dag iops, InstrItinClass itin,
872 string opc, string asm, list<dag> pattern>
873 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bill Wendling0b424dc2010-12-01 01:32:02 +0000874 "$Rn = $Rdn", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000875
Bob Wilson01135592010-03-23 17:23:59 +0000876class T1pIs<dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000877 InstrItinClass itin, string opc, string asm, list<dag> pattern>
878 : Thumb1pI<oops, iops, AddrModeT1_s, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000879
Johnny Chenbbc71b22009-12-16 02:32:54 +0000880class Encoding16 : Encoding {
881 let Inst{31-16} = 0x0000;
882}
883
Johnny Chend68e1192009-12-15 17:24:14 +0000884// A6.2 16-bit Thumb instruction encoding
Johnny Chenbbc71b22009-12-16 02:32:54 +0000885class T1Encoding<bits<6> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000886 let Inst{15-10} = opcode;
887}
888
889// A6.2.1 Shift (immediate), add, subtract, move, and compare encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000890class T1General<bits<5> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000891 let Inst{15-14} = 0b00;
892 let Inst{13-9} = opcode;
893}
894
895// A6.2.2 Data-processing encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000896class T1DataProcessing<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000897 let Inst{15-10} = 0b010000;
898 let Inst{9-6} = opcode;
899}
900
901// A6.2.3 Special data instructions and branch and exchange encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000902class T1Special<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000903 let Inst{15-10} = 0b010001;
Bill Wendling6bc105a2010-11-17 00:45:23 +0000904 let Inst{9-6} = opcode;
Johnny Chend68e1192009-12-15 17:24:14 +0000905}
906
907// A6.2.4 Load/store single data item encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000908class T1LoadStore<bits<4> opA, bits<3> opB> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000909 let Inst{15-12} = opA;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000910 let Inst{11-9} = opB;
Johnny Chend68e1192009-12-15 17:24:14 +0000911}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000912class T1LdStSP<bits<3> opB> : T1LoadStore<0b1001, opB>; // SP relative
Johnny Chend68e1192009-12-15 17:24:14 +0000913
Bill Wendling1fd374e2010-11-30 22:57:21 +0000914// Helper classes to encode Thumb1 loads and stores. For immediates, the
Bill Wendling3f8c1102010-11-30 23:54:45 +0000915// following bits are used for "opA" (see A6.2.4):
Jim Grosbacha79bd0e2010-12-10 20:47:29 +0000916//
Bill Wendling1fd374e2010-11-30 22:57:21 +0000917// 0b0110 => Immediate, 4 bytes
918// 0b1000 => Immediate, 2 bytes
919// 0b0111 => Immediate, 1 byte
Bill Wendling40062fb2010-12-01 01:38:08 +0000920class T1pILdStEncode<bits<3> opcode, dag oops, dag iops, AddrMode am,
921 InstrItinClass itin, string opc, string asm,
922 list<dag> pattern>
Bill Wendling1fd374e2010-11-30 22:57:21 +0000923 : Thumb1pI<oops, iops, am, Size2Bytes, itin, opc, asm, "", pattern>,
Bill Wendling2cbc9fe2010-11-30 23:16:25 +0000924 T1LoadStore<0b0101, opcode> {
Bill Wendling1fd374e2010-11-30 22:57:21 +0000925 bits<3> Rt;
926 bits<8> addr;
927 let Inst{8-6} = addr{5-3}; // Rm
928 let Inst{5-3} = addr{2-0}; // Rn
929 let Inst{2-0} = Rt;
930}
Bill Wendling40062fb2010-12-01 01:38:08 +0000931class T1pILdStEncodeImm<bits<4> opA, bit opB, dag oops, dag iops, AddrMode am,
932 InstrItinClass itin, string opc, string asm,
933 list<dag> pattern>
Bill Wendling1fd374e2010-11-30 22:57:21 +0000934 : Thumb1pI<oops, iops, am, Size2Bytes, itin, opc, asm, "", pattern>,
Bill Wendling2cbc9fe2010-11-30 23:16:25 +0000935 T1LoadStore<opA, {opB,?,?}> {
Bill Wendling1fd374e2010-11-30 22:57:21 +0000936 bits<3> Rt;
937 bits<8> addr;
938 let Inst{10-6} = addr{7-3}; // imm5
939 let Inst{5-3} = addr{2-0}; // Rn
940 let Inst{2-0} = Rt;
941}
942
Johnny Chend68e1192009-12-15 17:24:14 +0000943// A6.2.5 Miscellaneous 16-bit instructions encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000944class T1Misc<bits<7> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000945 let Inst{15-12} = 0b1011;
946 let Inst{11-5} = opcode;
947}
948
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000949// Thumb2I - Thumb2 instruction. Almost all Thumb2 instructions are predicable.
950class Thumb2I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000951 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000952 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000953 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000954 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000955 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000956 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000957 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +0000958 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000959}
960
Bill Wendlingda2ae632010-08-31 07:50:46 +0000961// Same as Thumb2I except it can optionally modify CPSR. Note it's modeled as an
962// input operand since by default it's a zero register. It will become an
963// implicit def once it's "flipped".
Jim Grosbach3a378662010-10-13 23:12:26 +0000964//
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000965// FIXME: This uses unified syntax so {s} comes before {p}. We should make it
966// more consistent.
967class Thumb2sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000968 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000969 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000970 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Owen Andersonbdf71442010-12-07 20:50:15 +0000971 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
972 let Inst{20} = s;
973
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000974 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000975 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Chris Lattner78caacc2010-10-06 00:05:18 +0000976 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000977 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +0000978 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000979}
980
981// Special cases
982class Thumb2XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000983 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000984 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000985 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000986 let OutOperandList = oops;
987 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000988 let AsmString = asm;
Evan Chengf49810c2009-06-23 17:48:47 +0000989 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +0000990 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +0000991}
992
Jim Grosbachd1228742009-12-01 18:10:36 +0000993class ThumbXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000994 InstrItinClass itin,
995 string asm, string cstr, list<dag> pattern>
Jim Grosbachd1228742009-12-01 18:10:36 +0000996 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
997 let OutOperandList = oops;
998 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000999 let AsmString = asm;
Jim Grosbachd1228742009-12-01 18:10:36 +00001000 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001001 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Jim Grosbachd1228742009-12-01 18:10:36 +00001002}
1003
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001004class T2I<dag oops, dag iops, InstrItinClass itin,
1005 string opc, string asm, list<dag> pattern>
1006 : Thumb2I<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
1007class T2Ii12<dag oops, dag iops, InstrItinClass itin,
1008 string opc, string asm, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +00001009 : Thumb2I<oops, iops, AddrModeT2_i12, Size4Bytes, itin, opc, asm, "",pattern>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001010class T2Ii8<dag oops, dag iops, InstrItinClass itin,
1011 string opc, string asm, list<dag> pattern>
1012 : Thumb2I<oops, iops, AddrModeT2_i8, Size4Bytes, itin, opc, asm, "", pattern>;
1013class T2Iso<dag oops, dag iops, InstrItinClass itin,
1014 string opc, string asm, list<dag> pattern>
1015 : Thumb2I<oops, iops, AddrModeT2_so, Size4Bytes, itin, opc, asm, "", pattern>;
1016class T2Ipc<dag oops, dag iops, InstrItinClass itin,
1017 string opc, string asm, list<dag> pattern>
1018 : Thumb2I<oops, iops, AddrModeT2_pc, Size4Bytes, itin, opc, asm, "", pattern>;
Jim Grosbach04da9bf2010-12-10 20:51:35 +00001019class T2Ii8s4<bit P, bit W, bit isLoad, dag oops, dag iops, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001020 string opc, string asm, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001021 : Thumb2I<oops, iops, AddrModeT2_i8s4, Size4Bytes, itin, opc, asm, "",
1022 pattern> {
Owen Anderson9d63d902010-12-01 19:18:46 +00001023 bits<4> Rt;
1024 bits<4> Rt2;
1025 bits<13> addr;
Jim Grosbach04da9bf2010-12-10 20:51:35 +00001026 let Inst{31-25} = 0b1110100;
1027 let Inst{24} = P;
1028 let Inst{23} = addr{8};
1029 let Inst{22} = 1;
1030 let Inst{21} = W;
1031 let Inst{20} = isLoad;
1032 let Inst{19-16} = addr{12-9};
Owen Anderson9d63d902010-12-01 19:18:46 +00001033 let Inst{15-12} = Rt{3-0};
1034 let Inst{11-8} = Rt2{3-0};
Owen Anderson9d63d902010-12-01 19:18:46 +00001035 let Inst{7-0} = addr{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001036}
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001037
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001038class T2sI<dag oops, dag iops, InstrItinClass itin,
1039 string opc, string asm, list<dag> pattern>
1040 : Thumb2sI<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001041
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001042class T2XI<dag oops, dag iops, InstrItinClass itin,
1043 string asm, list<dag> pattern>
1044 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
1045class T2JTI<dag oops, dag iops, InstrItinClass itin,
1046 string asm, list<dag> pattern>
1047 : Thumb2XI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Chengf49810c2009-06-23 17:48:47 +00001048
Bob Wilson815baeb2010-03-13 01:08:20 +00001049// Two-address instructions
1050class T2XIt<dag oops, dag iops, InstrItinClass itin,
1051 string asm, string cstr, list<dag> pattern>
1052 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, cstr, pattern>;
Evan Cheng5adb66a2009-09-28 09:14:39 +00001053
Evan Chenge88d5ce2009-07-02 07:28:31 +00001054// T2Iidxldst - Thumb2 indexed load / store instructions.
Johnny Chend68e1192009-12-15 17:24:14 +00001055class T2Iidxldst<bit signed, bits<2> opcod, bit load, bit pre,
1056 dag oops, dag iops,
1057 AddrMode am, IndexMode im, InstrItinClass itin,
Evan Chenge88d5ce2009-07-02 07:28:31 +00001058 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001059 : InstARM<am, Size4Bytes, im, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001060 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001061 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001062 let AsmString = !strconcat(opc, "${p}", asm);
Evan Chenge88d5ce2009-07-02 07:28:31 +00001063 let Pattern = pattern;
1064 list<Predicate> Predicates = [IsThumb2];
Johnny Chend68e1192009-12-15 17:24:14 +00001065 let Inst{31-27} = 0b11111;
1066 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001067 let Inst{24} = signed;
1068 let Inst{23} = 0;
Johnny Chend68e1192009-12-15 17:24:14 +00001069 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001070 let Inst{20} = load;
1071 let Inst{11} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +00001072 // (P, W) = (1, 1) Pre-indexed or (0, 1) Post-indexed
Bill Wendlingda2ae632010-08-31 07:50:46 +00001073 let Inst{10} = pre; // The P bit.
1074 let Inst{8} = 1; // The W bit.
Jim Grosbacha79bd0e2010-12-10 20:47:29 +00001075
Owen Anderson6af50f72010-11-30 00:14:31 +00001076 bits<9> addr;
1077 let Inst{7-0} = addr{7-0};
Jim Grosbacha79bd0e2010-12-10 20:47:29 +00001078 let Inst{9} = addr{8}; // Sign bit
1079
Owen Anderson6af50f72010-11-30 00:14:31 +00001080 bits<4> Rt;
1081 bits<4> Rn;
1082 let Inst{15-12} = Rt{3-0};
1083 let Inst{19-16} = Rn{3-0};
Evan Chenge88d5ce2009-07-02 07:28:31 +00001084}
1085
David Goodwinc9d138f2009-07-27 19:59:26 +00001086// Tv5Pat - Same as Pat<>, but requires V5T Thumb mode.
1087class Tv5Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001088 list<Predicate> Predicates = [IsThumb, IsThumb1Only, HasV5T];
David Goodwinc9d138f2009-07-27 19:59:26 +00001089}
1090
1091// T1Pat - Same as Pat<>, but requires that the compiler be in Thumb1 mode.
1092class T1Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001093 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
David Goodwinc9d138f2009-07-27 19:59:26 +00001094}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001095
Evan Cheng9cb9e672009-06-27 02:26:13 +00001096// T2Pat - Same as Pat<>, but requires that the compiler be in Thumb2 mode.
1097class T2Pat<dag pattern, dag result> : Pat<pattern, result> {
Evan Chengd770d9e2009-07-02 06:38:40 +00001098 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001099}
1100
Evan Cheng13096642008-08-29 06:41:12 +00001101//===----------------------------------------------------------------------===//
1102
Evan Cheng96581d32008-11-11 02:11:05 +00001103//===----------------------------------------------------------------------===//
1104// ARM VFP Instruction templates.
1105//
1106
David Goodwin3ca524e2009-07-10 17:03:29 +00001107// Almost all VFP instructions are predicable.
1108class VFPI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001109 IndexMode im, Format f, InstrItinClass itin,
1110 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001111 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Jim Grosbach499e8862010-10-12 21:22:40 +00001112 bits<4> p;
1113 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001114 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001115 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001116 let AsmString = !strconcat(opc, "${p}", asm);
David Goodwin3ca524e2009-07-10 17:03:29 +00001117 let Pattern = pattern;
Bill Wendlingcf590262010-12-01 21:54:50 +00001118 let PostEncoderMethod = "VFPThumb2PostEncoder";
David Goodwin3ca524e2009-07-10 17:03:29 +00001119 list<Predicate> Predicates = [HasVFP2];
1120}
1121
1122// Special cases
1123class VFPXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001124 IndexMode im, Format f, InstrItinClass itin,
1125 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001126 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001127 bits<4> p;
1128 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001129 let OutOperandList = oops;
1130 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001131 let AsmString = asm;
David Goodwin3ca524e2009-07-10 17:03:29 +00001132 let Pattern = pattern;
Bill Wendlingcf590262010-12-01 21:54:50 +00001133 let PostEncoderMethod = "VFPThumb2PostEncoder";
David Goodwin3ca524e2009-07-10 17:03:29 +00001134 list<Predicate> Predicates = [HasVFP2];
1135}
1136
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001137class VFPAI<dag oops, dag iops, Format f, InstrItinClass itin,
1138 string opc, string asm, list<dag> pattern>
1139 : VFPI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Bill Wendlingcf590262010-12-01 21:54:50 +00001140 opc, asm, "", pattern> {
1141 let PostEncoderMethod = "VFPThumb2PostEncoder";
1142}
David Goodwin3ca524e2009-07-10 17:03:29 +00001143
Evan Chengcd8e66a2008-11-11 21:48:44 +00001144// ARM VFP addrmode5 loads and stores
1145class ADI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001146 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001147 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001148 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001149 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001150 // Instruction operands.
1151 bits<5> Dd;
1152 bits<13> addr;
1153
1154 // Encode instruction operands.
1155 let Inst{23} = addr{8}; // U (add = (U == '1'))
1156 let Inst{22} = Dd{4};
1157 let Inst{19-16} = addr{12-9}; // Rn
1158 let Inst{15-12} = Dd{3-0};
1159 let Inst{7-0} = addr{7-0}; // imm8
1160
Evan Cheng96581d32008-11-11 02:11:05 +00001161 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001162 let Inst{27-24} = opcod1;
1163 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001164 let Inst{11-9} = 0b101;
1165 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001166
1167 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001168 let D = VFPNeonDomain;
Evan Cheng96581d32008-11-11 02:11:05 +00001169}
1170
Evan Chengcd8e66a2008-11-11 21:48:44 +00001171class ASI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001172 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001173 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001174 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001175 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001176 // Instruction operands.
1177 bits<5> Sd;
1178 bits<13> addr;
1179
1180 // Encode instruction operands.
1181 let Inst{23} = addr{8}; // U (add = (U == '1'))
1182 let Inst{22} = Sd{0};
1183 let Inst{19-16} = addr{12-9}; // Rn
1184 let Inst{15-12} = Sd{4-1};
1185 let Inst{7-0} = addr{7-0}; // imm8
1186
Evan Cheng96581d32008-11-11 02:11:05 +00001187 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001188 let Inst{27-24} = opcod1;
1189 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001190 let Inst{11-9} = 0b101;
1191 let Inst{8} = 0; // Single precision
Evan Cheng96581d32008-11-11 02:11:05 +00001192}
1193
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001194// VFP Load / store multiple pseudo instructions.
1195class PseudoVFPLdStM<dag oops, dag iops, InstrItinClass itin, string cstr,
1196 list<dag> pattern>
1197 : InstARM<AddrMode4, Size4Bytes, IndexModeNone, Pseudo, VFPNeonDomain,
1198 cstr, itin> {
1199 let OutOperandList = oops;
1200 let InOperandList = !con(iops, (ins pred:$p));
1201 let Pattern = pattern;
1202 list<Predicate> Predicates = [HasVFP2];
1203}
1204
Evan Chengcd8e66a2008-11-11 21:48:44 +00001205// Load / store multiple
Jim Grosbach72db1822010-09-08 00:25:50 +00001206class AXDI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001207 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001208 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001209 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001210 // Instruction operands.
1211 bits<4> Rn;
1212 bits<13> regs;
1213
1214 // Encode instruction operands.
1215 let Inst{19-16} = Rn;
1216 let Inst{22} = regs{12};
1217 let Inst{15-12} = regs{11-8};
1218 let Inst{7-0} = regs{7-0};
1219
Evan Chengcd8e66a2008-11-11 21:48:44 +00001220 // TODO: Mark the instructions with the appropriate subtarget info.
1221 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001222 let Inst{11-9} = 0b101;
1223 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001224
1225 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001226 let D = VFPNeonDomain;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001227}
1228
Jim Grosbach72db1822010-09-08 00:25:50 +00001229class AXSI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001230 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001231 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001232 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001233 // Instruction operands.
1234 bits<4> Rn;
1235 bits<13> regs;
1236
1237 // Encode instruction operands.
1238 let Inst{19-16} = Rn;
1239 let Inst{22} = regs{8};
1240 let Inst{15-12} = regs{12-9};
1241 let Inst{7-0} = regs{7-0};
1242
Evan Chengcd8e66a2008-11-11 21:48:44 +00001243 // TODO: Mark the instructions with the appropriate subtarget info.
1244 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001245 let Inst{11-9} = 0b101;
1246 let Inst{8} = 0; // Single precision
Evan Chengcd8e66a2008-11-11 21:48:44 +00001247}
1248
Evan Cheng96581d32008-11-11 02:11:05 +00001249// Double precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001250class ADuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1251 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1252 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001253 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001254 // Instruction operands.
1255 bits<5> Dd;
1256 bits<5> Dm;
1257
1258 // Encode instruction operands.
1259 let Inst{3-0} = Dm{3-0};
1260 let Inst{5} = Dm{4};
1261 let Inst{15-12} = Dd{3-0};
1262 let Inst{22} = Dd{4};
1263
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001264 let Inst{27-23} = opcod1;
1265 let Inst{21-20} = opcod2;
1266 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001267 let Inst{11-9} = 0b101;
1268 let Inst{8} = 1; // Double precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001269 let Inst{7-6} = opcod4;
1270 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001271}
1272
1273// Double precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001274class ADbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001275 dag iops, InstrItinClass itin, string opc, string asm,
1276 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001277 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001278 // Instruction operands.
1279 bits<5> Dd;
1280 bits<5> Dn;
1281 bits<5> Dm;
1282
1283 // Encode instruction operands.
1284 let Inst{3-0} = Dm{3-0};
1285 let Inst{5} = Dm{4};
1286 let Inst{19-16} = Dn{3-0};
1287 let Inst{7} = Dn{4};
1288 let Inst{15-12} = Dd{3-0};
1289 let Inst{22} = Dd{4};
1290
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001291 let Inst{27-23} = opcod1;
1292 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001293 let Inst{11-9} = 0b101;
1294 let Inst{8} = 1; // Double precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001295 let Inst{6} = op6;
1296 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001297}
1298
1299// Single precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001300class ASuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1301 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1302 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001303 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001304 // Instruction operands.
1305 bits<5> Sd;
1306 bits<5> Sm;
1307
1308 // Encode instruction operands.
1309 let Inst{3-0} = Sm{4-1};
1310 let Inst{5} = Sm{0};
1311 let Inst{15-12} = Sd{4-1};
1312 let Inst{22} = Sd{0};
1313
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001314 let Inst{27-23} = opcod1;
1315 let Inst{21-20} = opcod2;
1316 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001317 let Inst{11-9} = 0b101;
1318 let Inst{8} = 0; // Single precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001319 let Inst{7-6} = opcod4;
1320 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001321}
1322
Bill Wendling43f7b2d2010-12-01 02:42:55 +00001323// Single precision unary, if no NEON. Same as ASuI except not available if
1324// NEON is enabled.
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001325class ASuIn<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1326 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1327 string asm, list<dag> pattern>
1328 : ASuI<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc, asm,
1329 pattern> {
David Goodwin53e44712009-08-04 20:39:05 +00001330 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1331}
1332
Evan Cheng96581d32008-11-11 02:11:05 +00001333// Single precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001334class ASbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, dag iops,
1335 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001336 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001337 // Instruction operands.
1338 bits<5> Sd;
1339 bits<5> Sn;
1340 bits<5> Sm;
1341
1342 // Encode instruction operands.
1343 let Inst{3-0} = Sm{4-1};
1344 let Inst{5} = Sm{0};
1345 let Inst{19-16} = Sn{4-1};
1346 let Inst{7} = Sn{0};
1347 let Inst{15-12} = Sd{4-1};
1348 let Inst{22} = Sd{0};
1349
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001350 let Inst{27-23} = opcod1;
1351 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001352 let Inst{11-9} = 0b101;
1353 let Inst{8} = 0; // Single precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001354 let Inst{6} = op6;
1355 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001356}
1357
Bill Wendling43f7b2d2010-12-01 02:42:55 +00001358// Single precision binary, if no NEON. Same as ASbI except not available if
1359// NEON is enabled.
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001360class ASbIn<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001361 dag iops, InstrItinClass itin, string opc, string asm,
1362 list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001363 : ASbI<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> {
David Goodwin42a83f22009-08-04 17:53:06 +00001364 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
Bill Wendling69661192010-11-01 06:00:39 +00001365
1366 // Instruction operands.
1367 bits<5> Sd;
1368 bits<5> Sn;
1369 bits<5> Sm;
1370
1371 // Encode instruction operands.
1372 let Inst{3-0} = Sm{4-1};
1373 let Inst{5} = Sm{0};
1374 let Inst{19-16} = Sn{4-1};
1375 let Inst{7} = Sn{0};
1376 let Inst{15-12} = Sd{4-1};
1377 let Inst{22} = Sd{0};
David Goodwin42a83f22009-08-04 17:53:06 +00001378}
1379
Evan Cheng80a11982008-11-12 06:41:41 +00001380// VFP conversion instructions
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001381class AVConv1I<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
1382 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1383 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001384 : VFPAI<oops, iops, VFPConv1Frm, itin, opc, asm, pattern> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001385 let Inst{27-23} = opcod1;
1386 let Inst{21-20} = opcod2;
1387 let Inst{19-16} = opcod3;
1388 let Inst{11-8} = opcod4;
Evan Cheng80a11982008-11-12 06:41:41 +00001389 let Inst{6} = 1;
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001390 let Inst{4} = 0;
Evan Cheng80a11982008-11-12 06:41:41 +00001391}
1392
Johnny Chen811663f2010-02-11 18:47:03 +00001393// VFP conversion between floating-point and fixed-point
1394class AVConv1XI<bits<5> op1, bits<2> op2, bits<4> op3, bits<4> op4, bit op5,
Bob Wilson01135592010-03-23 17:23:59 +00001395 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1396 list<dag> pattern>
Johnny Chen811663f2010-02-11 18:47:03 +00001397 : AVConv1I<op1, op2, op3, op4, oops, iops, itin, opc, asm, pattern> {
1398 // size (fixed-point number): sx == 0 ? 16 : 32
1399 let Inst{7} = op5; // sx
1400}
1401
David Goodwin338268c2009-08-10 22:17:39 +00001402// VFP conversion instructions, if no NEON
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001403class AVConv1In<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
David Goodwin338268c2009-08-10 22:17:39 +00001404 dag oops, dag iops, InstrItinClass itin,
1405 string opc, string asm, list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001406 : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
1407 pattern> {
David Goodwin338268c2009-08-10 22:17:39 +00001408 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1409}
1410
Evan Cheng80a11982008-11-12 06:41:41 +00001411class AVConvXI<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, Format f,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001412 InstrItinClass itin,
1413 string opc, string asm, list<dag> pattern>
1414 : VFPAI<oops, iops, f, itin, opc, asm, pattern> {
Evan Cheng80a11982008-11-12 06:41:41 +00001415 let Inst{27-20} = opcod1;
Evan Cheng78be83d2008-11-11 19:40:26 +00001416 let Inst{11-8} = opcod2;
1417 let Inst{4} = 1;
1418}
1419
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001420class AVConv2I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1421 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1422 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv2Frm, itin, opc, asm, pattern>;
Evan Cheng0a0ab132008-11-11 22:46:12 +00001423
Bob Wilson01135592010-03-23 17:23:59 +00001424class AVConv3I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001425 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1426 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv3Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001427
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001428class AVConv4I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1429 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1430 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv4Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001431
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001432class AVConv5I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1433 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1434 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv5Frm, itin, opc, asm, pattern>;
Evan Cheng78be83d2008-11-11 19:40:26 +00001435
Evan Cheng96581d32008-11-11 02:11:05 +00001436//===----------------------------------------------------------------------===//
1437
Bob Wilson5bafff32009-06-22 23:27:02 +00001438//===----------------------------------------------------------------------===//
1439// ARM NEON Instruction templates.
1440//
Evan Cheng13096642008-08-29 06:41:12 +00001441
Johnny Chencaa608e2010-03-20 00:17:00 +00001442class NeonI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1443 InstrItinClass itin, string opc, string dt, string asm, string cstr,
1444 list<dag> pattern>
1445 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Evan Chengf81bf152009-11-23 21:57:23 +00001446 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001447 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001448 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001449 let Pattern = pattern;
1450 list<Predicate> Predicates = [HasNEON];
1451}
1452
1453// Same as NeonI except it does not have a "data type" specifier.
Johnny Chen927b88f2010-03-23 20:40:44 +00001454class NeonXI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1455 InstrItinClass itin, string opc, string asm, string cstr,
1456 list<dag> pattern>
1457 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001458 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001459 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001460 let AsmString = !strconcat(opc, "${p}", "\t", asm);
Bob Wilson5bafff32009-06-22 23:27:02 +00001461 let Pattern = pattern;
1462 list<Predicate> Predicates = [HasNEON];
Evan Cheng13096642008-08-29 06:41:12 +00001463}
1464
Bob Wilsonb07c1712009-10-07 21:53:04 +00001465class NLdSt<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1466 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001467 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chencaa608e2010-03-20 00:17:00 +00001468 : NeonI<oops, iops, AddrMode6, IndexModeNone, NLdStFrm, itin, opc, dt, asm,
1469 cstr, pattern> {
Bob Wilson205a5ca2009-07-08 18:11:30 +00001470 let Inst{31-24} = 0b11110100;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001471 let Inst{23} = op23;
Jim Grosbach780d2072009-10-20 00:19:08 +00001472 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001473 let Inst{11-8} = op11_8;
1474 let Inst{7-4} = op7_4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001475
Chris Lattner2ac19022010-11-15 05:19:05 +00001476 let PostEncoderMethod = "NEONThumb2LoadStorePostEncoder";
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001477
Owen Andersond9aa7d32010-11-02 00:05:05 +00001478 bits<5> Vd;
Owen Andersonf431eda2010-11-02 23:47:29 +00001479 bits<6> Rn;
1480 bits<4> Rm;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001481
Owen Andersond9aa7d32010-11-02 00:05:05 +00001482 let Inst{22} = Vd{4};
1483 let Inst{15-12} = Vd{3-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001484 let Inst{19-16} = Rn{3-0};
1485 let Inst{3-0} = Rm{3-0};
Bob Wilson205a5ca2009-07-08 18:11:30 +00001486}
1487
Owen Andersond138d702010-11-02 20:47:39 +00001488class NLdStLn<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1489 dag oops, dag iops, InstrItinClass itin,
1490 string opc, string dt, string asm, string cstr, list<dag> pattern>
1491 : NLdSt<op23, op21_20, op11_8, op7_4, oops, iops, itin, opc,
1492 dt, asm, cstr, pattern> {
1493 bits<3> lane;
1494}
1495
Bob Wilson709d5922010-08-25 23:27:42 +00001496class PseudoNLdSt<dag oops, dag iops, InstrItinClass itin, string cstr>
1497 : InstARM<AddrMode6, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1498 itin> {
1499 let OutOperandList = oops;
1500 let InOperandList = !con(iops, (ins pred:$p));
1501 list<Predicate> Predicates = [HasNEON];
1502}
1503
Jim Grosbach7cd27292010-10-06 20:36:55 +00001504class PseudoNeonI<dag oops, dag iops, InstrItinClass itin, string cstr,
1505 list<dag> pattern>
Bob Wilsonbd916c52010-09-13 23:55:10 +00001506 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1507 itin> {
1508 let OutOperandList = oops;
1509 let InOperandList = !con(iops, (ins pred:$p));
Jim Grosbach7cd27292010-10-06 20:36:55 +00001510 let Pattern = pattern;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001511 list<Predicate> Predicates = [HasNEON];
1512}
1513
Johnny Chen785516a2010-03-23 16:43:47 +00001514class NDataI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001515 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chen785516a2010-03-23 16:43:47 +00001516 : NeonI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, dt, asm, cstr,
1517 pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001518 let Inst{31-25} = 0b1111001;
Chris Lattner2ac19022010-11-15 05:19:05 +00001519 let PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Evan Chengf81bf152009-11-23 21:57:23 +00001520}
1521
Johnny Chen927b88f2010-03-23 20:40:44 +00001522class NDataXI<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001523 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chen927b88f2010-03-23 20:40:44 +00001524 : NeonXI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001525 cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001526 let Inst{31-25} = 0b1111001;
Owen Andersonac00e962010-12-10 22:32:08 +00001527 let PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Bob Wilson5bafff32009-06-22 23:27:02 +00001528}
1529
1530// NEON "one register and a modified immediate" format.
1531class N1ModImm<bit op23, bits<3> op21_19, bits<4> op11_8, bit op7, bit op6,
1532 bit op5, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001533 dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001534 string opc, string dt, string asm, string cstr,
1535 list<dag> pattern>
Johnny Chena2711742010-03-23 23:09:14 +00001536 : NDataI<oops, iops, N1RegModImmFrm, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001537 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001538 let Inst{21-19} = op21_19;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001539 let Inst{11-8} = op11_8;
1540 let Inst{7} = op7;
1541 let Inst{6} = op6;
1542 let Inst{5} = op5;
1543 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001544
Owen Andersona88ea032010-10-26 17:40:54 +00001545 // Instruction operands.
1546 bits<5> Vd;
1547 bits<13> SIMM;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001548
Owen Andersona88ea032010-10-26 17:40:54 +00001549 let Inst{15-12} = Vd{3-0};
1550 let Inst{22} = Vd{4};
1551 let Inst{24} = SIMM{7};
1552 let Inst{18-16} = SIMM{6-4};
1553 let Inst{3-0} = SIMM{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001554}
1555
1556// NEON 2 vector register format.
1557class N2V<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
1558 bits<5> op11_7, bit op6, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001559 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001560 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001561 : NDataI<oops, iops, N2RegFrm, itin, opc, dt, asm, cstr, pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001562 let Inst{24-23} = op24_23;
1563 let Inst{21-20} = op21_20;
1564 let Inst{19-18} = op19_18;
1565 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001566 let Inst{11-7} = op11_7;
1567 let Inst{6} = op6;
1568 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001569
Owen Anderson162875a2010-10-25 18:43:52 +00001570 // Instruction operands.
1571 bits<5> Vd;
1572 bits<5> Vm;
1573
1574 let Inst{15-12} = Vd{3-0};
1575 let Inst{22} = Vd{4};
1576 let Inst{3-0} = Vm{3-0};
1577 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001578}
1579
1580// Same as N2V except it doesn't have a datatype suffix.
1581class N2VX<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
Bob Wilson01135592010-03-23 17:23:59 +00001582 bits<5> op11_7, bit op6, bit op4,
1583 dag oops, dag iops, InstrItinClass itin,
1584 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001585 : NDataXI<oops, iops, N2RegFrm, itin, opc, asm, cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001586 let Inst{24-23} = op24_23;
1587 let Inst{21-20} = op21_20;
1588 let Inst{19-18} = op19_18;
1589 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001590 let Inst{11-7} = op11_7;
1591 let Inst{6} = op6;
1592 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001593
Owen Anderson162875a2010-10-25 18:43:52 +00001594 // Instruction operands.
1595 bits<5> Vd;
1596 bits<5> Vm;
1597
1598 let Inst{15-12} = Vd{3-0};
1599 let Inst{22} = Vd{4};
1600 let Inst{3-0} = Vm{3-0};
1601 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001602}
1603
1604// NEON 2 vector register with immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001605class N2VImm<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001606 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001607 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenfa80bec2010-03-25 20:39:04 +00001608 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001609 let Inst{24} = op24;
1610 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001611 let Inst{11-8} = op11_8;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001612 let Inst{7} = op7;
1613 let Inst{6} = op6;
1614 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001615
Owen Anderson3557d002010-10-26 20:56:57 +00001616 // Instruction operands.
1617 bits<5> Vd;
1618 bits<5> Vm;
1619 bits<6> SIMM;
1620
1621 let Inst{15-12} = Vd{3-0};
1622 let Inst{22} = Vd{4};
1623 let Inst{3-0} = Vm{3-0};
1624 let Inst{5} = Vm{4};
1625 let Inst{21-16} = SIMM{5-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001626}
1627
Bob Wilson10bc69c2010-03-27 03:56:52 +00001628// NEON 3 vector register format.
1629class N3V<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4,
1630 dag oops, dag iops, Format f, InstrItinClass itin,
1631 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc6e704d2010-03-26 21:26:28 +00001632 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001633 let Inst{24} = op24;
1634 let Inst{23} = op23;
Evan Chengf81bf152009-11-23 21:57:23 +00001635 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001636 let Inst{11-8} = op11_8;
1637 let Inst{6} = op6;
1638 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001639
Owen Andersond451f882010-10-21 20:21:49 +00001640 // Instruction operands.
1641 bits<5> Vd;
1642 bits<5> Vn;
1643 bits<5> Vm;
1644
1645 let Inst{15-12} = Vd{3-0};
1646 let Inst{22} = Vd{4};
1647 let Inst{19-16} = Vn{3-0};
1648 let Inst{7} = Vn{4};
1649 let Inst{3-0} = Vm{3-0};
1650 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001651}
1652
Johnny Chen841e8282010-03-23 21:35:03 +00001653// Same as N3V except it doesn't have a data type suffix.
Bob Wilson01135592010-03-23 17:23:59 +00001654class N3VX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1655 bit op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001656 dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001657 string opc, string asm, string cstr, list<dag> pattern>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001658 : NDataXI<oops, iops, f, itin, opc, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001659 let Inst{24} = op24;
1660 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001661 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001662 let Inst{11-8} = op11_8;
1663 let Inst{6} = op6;
1664 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001665
Owen Anderson8c71eff2010-10-25 18:28:30 +00001666 // Instruction operands.
1667 bits<5> Vd;
1668 bits<5> Vn;
1669 bits<5> Vm;
1670
1671 let Inst{15-12} = Vd{3-0};
1672 let Inst{22} = Vd{4};
1673 let Inst{19-16} = Vn{3-0};
1674 let Inst{7} = Vn{4};
1675 let Inst{3-0} = Vm{3-0};
1676 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001677}
1678
1679// NEON VMOVs between scalar and core registers.
1680class NVLaneOp<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001681 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001682 string opc, string dt, string asm, list<dag> pattern>
Evan Cheng0e9996c2010-10-26 02:03:05 +00001683 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, f, NeonDomain,
Bob Wilson01135592010-03-23 17:23:59 +00001684 "", itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001685 let Inst{27-20} = opcod1;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001686 let Inst{11-8} = opcod2;
1687 let Inst{6-5} = opcod3;
1688 let Inst{4} = 1;
Evan Chengf81bf152009-11-23 21:57:23 +00001689
1690 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001691 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001692 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001693 let Pattern = pattern;
Bob Wilson5bafff32009-06-22 23:27:02 +00001694 list<Predicate> Predicates = [HasNEON];
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001695
Chris Lattner2ac19022010-11-15 05:19:05 +00001696 let PostEncoderMethod = "NEONThumb2DupPostEncoder";
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001697
Owen Andersond2fbdb72010-10-27 21:28:09 +00001698 bits<5> V;
1699 bits<4> R;
Owen Andersonf587a9352010-10-27 19:25:54 +00001700 bits<4> p;
Owen Andersond2fbdb72010-10-27 21:28:09 +00001701 bits<4> lane;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001702
Owen Andersonf587a9352010-10-27 19:25:54 +00001703 let Inst{31-28} = p{3-0};
Owen Andersond2fbdb72010-10-27 21:28:09 +00001704 let Inst{7} = V{4};
1705 let Inst{19-16} = V{3-0};
1706 let Inst{15-12} = R{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001707}
1708class NVGetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001709 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001710 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001711 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NGetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001712 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001713class NVSetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001714 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001715 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001716 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NSetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001717 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001718class NVDup<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001719 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001720 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001721 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NDupFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001722 opc, dt, asm, pattern>;
David Goodwin42a83f22009-08-04 17:53:06 +00001723
Johnny Chene4614f72010-03-25 17:01:27 +00001724// Vector Duplicate Lane (from scalar to all elements)
1725class NVDupLane<bits<4> op19_16, bit op6, dag oops, dag iops,
1726 InstrItinClass itin, string opc, string dt, string asm,
1727 list<dag> pattern>
Johnny Chen2d2898e2010-03-25 21:49:12 +00001728 : NDataI<oops, iops, NVDupLnFrm, itin, opc, dt, asm, "", pattern> {
Johnny Chene4614f72010-03-25 17:01:27 +00001729 let Inst{24-23} = 0b11;
1730 let Inst{21-20} = 0b11;
1731 let Inst{19-16} = op19_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001732 let Inst{11-7} = 0b11000;
1733 let Inst{6} = op6;
1734 let Inst{4} = 0;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001735
Owen Andersonf587a9352010-10-27 19:25:54 +00001736 bits<5> Vd;
1737 bits<5> Vm;
1738 bits<4> lane;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001739
Owen Andersonf587a9352010-10-27 19:25:54 +00001740 let Inst{22} = Vd{4};
1741 let Inst{15-12} = Vd{3-0};
1742 let Inst{5} = Vm{4};
1743 let Inst{3-0} = Vm{3-0};
Johnny Chene4614f72010-03-25 17:01:27 +00001744}
1745
David Goodwin42a83f22009-08-04 17:53:06 +00001746// NEONFPPat - Same as Pat<>, but requires that the compiler be using NEON
1747// for single-precision FP.
1748class NEONFPPat<dag pattern, dag result> : Pat<pattern, result> {
1749 list<Predicate> Predicates = [HasNEON,UseNEONForFP];
1750}