Chia-I Wu | 0914213 | 2014-08-11 15:42:55 +0800 | [diff] [blame] | 1 | /* |
| 2 | * XGL |
| 3 | * |
| 4 | * Copyright (C) 2014 LunarG, Inc. |
| 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 7 | * copy of this software and associated documentation files (the "Software"), |
| 8 | * to deal in the Software without restriction, including without limitation |
| 9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 10 | * and/or sell copies of the Software, and to permit persons to whom the |
| 11 | * Software is furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice shall be included |
| 14 | * in all copies or substantial portions of the Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 21 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER |
| 22 | * DEALINGS IN THE SOFTWARE. |
Chia-I Wu | 44e4236 | 2014-09-02 08:32:09 +0800 | [diff] [blame] | 23 | * |
| 24 | * Authors: |
| 25 | * Chia-I Wu <olv@lunarg.com> |
| 26 | * Courtney Goeltzenleuchter <courtney@lunarg.com> |
Chia-I Wu | 0914213 | 2014-08-11 15:42:55 +0800 | [diff] [blame] | 27 | */ |
| 28 | |
| 29 | #ifndef CMD_H |
| 30 | #define CMD_H |
| 31 | |
| 32 | #include "intel.h" |
| 33 | #include "obj.h" |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 34 | #include "view.h" |
| 35 | |
| 36 | struct intel_pipeline; |
Chia-I Wu | f2b6d72 | 2014-09-02 08:52:27 +0800 | [diff] [blame] | 37 | struct intel_pipeline_shader; |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 38 | struct intel_pipeline_delta; |
| 39 | struct intel_viewport_state; |
| 40 | struct intel_raster_state; |
| 41 | struct intel_msaa_state; |
| 42 | struct intel_blend_state; |
| 43 | struct intel_ds_state; |
Chia-I Wu | f838506 | 2015-01-04 16:27:24 +0800 | [diff] [blame] | 44 | struct intel_desc_set; |
Chia-I Wu | c6025ac | 2015-02-18 14:59:11 -0700 | [diff] [blame] | 45 | struct intel_render_pass; |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 46 | |
Chia-I Wu | 00b51a8 | 2014-09-09 12:07:37 +0800 | [diff] [blame] | 47 | struct intel_cmd_item; |
Chia-I Wu | 958d1b7 | 2014-08-21 11:28:11 +0800 | [diff] [blame] | 48 | struct intel_cmd_reloc; |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 49 | struct intel_cmd_meta; |
Chia-I Wu | 958d1b7 | 2014-08-21 11:28:11 +0800 | [diff] [blame] | 50 | |
Chia-I Wu | 8370b40 | 2014-08-29 12:28:37 +0800 | [diff] [blame] | 51 | /* |
| 52 | * We know what workarounds are needed for intel_pipeline. These are mostly |
| 53 | * for intel_pipeline_delta. |
| 54 | */ |
| 55 | enum intel_cmd_wa_flags { |
| 56 | /* |
| 57 | * From the Sandy Bridge PRM, volume 2 part 1, page 60: |
| 58 | * |
| 59 | * "Before any depth stall flush (including those produced by |
| 60 | * non-pipelined state commands), software needs to first send a |
| 61 | * PIPE_CONTROL with no bits set except Post-Sync Operation != 0." |
| 62 | */ |
| 63 | INTEL_CMD_WA_GEN6_PRE_DEPTH_STALL_WRITE = 1 << 0, |
| 64 | |
| 65 | /* |
| 66 | * From the Sandy Bridge PRM, volume 2 part 1, page 274: |
| 67 | * |
| 68 | * "A PIPE_CONTROL command, with only the Stall At Pixel Scoreboard |
| 69 | * field set (DW1 Bit 1), must be issued prior to any change to the |
| 70 | * value in this field (Maximum Number of Threads in 3DSTATE_WM)" |
| 71 | * |
| 72 | * From the Ivy Bridge PRM, volume 2 part 1, page 286: |
| 73 | * |
| 74 | * "If this field (Maximum Number of Threads in 3DSTATE_PS) is changed |
| 75 | * between 3DPRIMITIVE commands, a PIPE_CONTROL command with Stall at |
| 76 | * Pixel Scoreboard set is required to be issued." |
| 77 | */ |
| 78 | INTEL_CMD_WA_GEN6_PRE_COMMAND_SCOREBOARD_STALL = 1 << 1, |
| 79 | |
| 80 | /* |
| 81 | * From the Ivy Bridge PRM, volume 2 part 1, page 106: |
| 82 | * |
| 83 | * "A PIPE_CONTROL with Post-Sync Operation set to 1h and a depth |
| 84 | * stall needs to be sent just prior to any 3DSTATE_VS, |
| 85 | * 3DSTATE_URB_VS, 3DSTATE_CONSTANT_VS, |
| 86 | * 3DSTATE_BINDING_TABLE_POINTER_VS, 3DSTATE_SAMPLER_STATE_POINTER_VS |
| 87 | * command. Only one PIPE_CONTROL needs to be sent before any |
| 88 | * combination of VS associated 3DSTATE." |
| 89 | */ |
| 90 | INTEL_CMD_WA_GEN7_PRE_VS_DEPTH_STALL_WRITE = 1 << 2, |
| 91 | |
| 92 | /* |
| 93 | * From the Ivy Bridge PRM, volume 2 part 1, page 258: |
| 94 | * |
| 95 | * "Due to an HW issue driver needs to send a pipe control with stall |
| 96 | * when ever there is state change in depth bias related state" |
Chia-I Wu | 8370b40 | 2014-08-29 12:28:37 +0800 | [diff] [blame] | 97 | */ |
| 98 | INTEL_CMD_WA_GEN7_POST_COMMAND_CS_STALL = 1 << 3, |
| 99 | |
| 100 | /* |
| 101 | * From the Ivy Bridge PRM, volume 2 part 1, page 276: |
| 102 | * |
| 103 | * "The driver must make sure a PIPE_CONTROL with the Depth Stall |
| 104 | * Enable bit set after all the following states are programmed: |
| 105 | * |
| 106 | * - 3DSTATE_PS |
| 107 | * - 3DSTATE_VIEWPORT_STATE_POINTERS_CC |
| 108 | * - 3DSTATE_CONSTANT_PS |
| 109 | * - 3DSTATE_BINDING_TABLE_POINTERS_PS |
| 110 | * - 3DSTATE_SAMPLER_STATE_POINTERS_PS |
| 111 | * - 3DSTATE_CC_STATE_POINTERS |
| 112 | * - 3DSTATE_BLEND_STATE_POINTERS |
| 113 | * - 3DSTATE_DEPTH_STENCIL_STATE_POINTERS" |
| 114 | */ |
| 115 | INTEL_CMD_WA_GEN7_POST_COMMAND_DEPTH_STALL = 1 << 4, |
| 116 | }; |
| 117 | |
Chia-I Wu | 68f319d | 2014-09-09 09:43:21 +0800 | [diff] [blame] | 118 | enum intel_cmd_writer_type { |
| 119 | INTEL_CMD_WRITER_BATCH, |
Chia-I Wu | 15cccf7 | 2015-02-10 04:07:40 +0800 | [diff] [blame] | 120 | INTEL_CMD_WRITER_SURFACE, |
Chia-I Wu | 68f319d | 2014-09-09 09:43:21 +0800 | [diff] [blame] | 121 | INTEL_CMD_WRITER_STATE, |
| 122 | INTEL_CMD_WRITER_INSTRUCTION, |
| 123 | |
| 124 | INTEL_CMD_WRITER_COUNT, |
| 125 | }; |
| 126 | |
Chia-I Wu | a57761b | 2014-10-14 14:27:44 +0800 | [diff] [blame] | 127 | struct intel_cmd_shader_cache { |
| 128 | struct { |
| 129 | const void *shader; |
| 130 | uint32_t kernel_offset; |
| 131 | } *entries; |
| 132 | |
Mark Lobodzinski | e2d07a5 | 2015-01-29 08:55:56 -0600 | [diff] [blame] | 133 | uint32_t count; |
| 134 | uint32_t used; |
Courtney Goeltzenleuchter | d85c1d6 | 2014-08-27 14:04:53 -0600 | [diff] [blame] | 135 | }; |
| 136 | |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 137 | /* |
| 138 | * States bounded to the command buffer. We want to write states directly to |
| 139 | * the command buffer when possible, and reduce this struct. |
| 140 | */ |
| 141 | struct intel_cmd_bind { |
Chia-I Wu | 6032b89 | 2014-10-17 14:47:18 +0800 | [diff] [blame] | 142 | const struct intel_cmd_meta *meta; |
| 143 | |
Chia-I Wu | a57761b | 2014-10-14 14:27:44 +0800 | [diff] [blame] | 144 | struct intel_cmd_shader_cache shader_cache; |
| 145 | |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 146 | struct { |
| 147 | const struct intel_pipeline *graphics; |
| 148 | const struct intel_pipeline *compute; |
| 149 | const struct intel_pipeline_delta *graphics_delta; |
| 150 | const struct intel_pipeline_delta *compute_delta; |
Chia-I Wu | a57761b | 2014-10-14 14:27:44 +0800 | [diff] [blame] | 151 | |
| 152 | uint32_t vs_offset; |
| 153 | uint32_t tcs_offset; |
| 154 | uint32_t tes_offset; |
| 155 | uint32_t gs_offset; |
| 156 | uint32_t fs_offset; |
| 157 | uint32_t cs_offset; |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 158 | } pipeline; |
| 159 | |
Courtney Goeltzenleuchter | d85c1d6 | 2014-08-27 14:04:53 -0600 | [diff] [blame] | 160 | struct { |
Tony Barbour | fa6cac7 | 2015-01-16 14:27:35 -0700 | [diff] [blame] | 161 | const struct intel_dynamic_vp *viewport; |
| 162 | const struct intel_dynamic_rs *raster; |
| 163 | const struct intel_dynamic_cb *blend; |
| 164 | const struct intel_dynamic_ds *ds; |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 165 | } state; |
| 166 | |
| 167 | struct { |
Chia-I Wu | f838506 | 2015-01-04 16:27:24 +0800 | [diff] [blame] | 168 | const struct intel_desc_set *graphics; |
| 169 | uint32_t *graphics_dynamic_offsets; |
| 170 | size_t graphics_dynamic_offset_size; |
| 171 | const struct intel_desc_set *compute; |
| 172 | uint32_t *compute_dynamic_offsets; |
| 173 | size_t compute_dynamic_offset_size; |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 174 | } dset; |
| 175 | |
| 176 | struct { |
Chia-I Wu | 714df45 | 2015-01-01 07:55:04 +0800 | [diff] [blame] | 177 | const struct intel_buf *buf[INTEL_MAX_VERTEX_BINDING_COUNT]; |
Chia-I Wu | 2469371 | 2014-11-08 11:54:47 +0800 | [diff] [blame] | 178 | XGL_GPU_SIZE offset[INTEL_MAX_VERTEX_BINDING_COUNT]; |
Chia-I Wu | 3b04af5 | 2014-11-08 10:48:20 +0800 | [diff] [blame] | 179 | } vertex; |
| 180 | |
| 181 | struct { |
Chia-I Wu | 714df45 | 2015-01-01 07:55:04 +0800 | [diff] [blame] | 182 | const struct intel_buf *buf; |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 183 | XGL_GPU_SIZE offset; |
| 184 | XGL_INDEX_TYPE type; |
| 185 | } index; |
| 186 | |
Tony Barbour | fa6cac7 | 2015-01-16 14:27:35 -0700 | [diff] [blame] | 187 | |
Chia-I Wu | bbc7d91 | 2015-02-27 14:59:50 -0700 | [diff] [blame] | 188 | bool render_pass_changed; |
Courtney Goeltzenleuchter | e3b0f3a | 2015-04-03 15:25:24 -0600 | [diff] [blame^] | 189 | const struct intel_render_pass *render_pass; |
| 190 | const struct intel_fb *fb; |
Chia-I Wu | 48c283d | 2014-08-25 23:13:46 +0800 | [diff] [blame] | 191 | |
Mark Lobodzinski | e2d07a5 | 2015-01-29 08:55:56 -0600 | [diff] [blame] | 192 | uint32_t draw_count; |
Chia-I Wu | 48c283d | 2014-08-25 23:13:46 +0800 | [diff] [blame] | 193 | uint32_t wa_flags; |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 194 | }; |
Chia-I Wu | 0914213 | 2014-08-11 15:42:55 +0800 | [diff] [blame] | 195 | |
Chia-I Wu | e24c329 | 2014-08-21 14:05:23 +0800 | [diff] [blame] | 196 | struct intel_cmd_writer { |
Mark Lobodzinski | e2d07a5 | 2015-01-29 08:55:56 -0600 | [diff] [blame] | 197 | size_t size; |
Chia-I Wu | e24c329 | 2014-08-21 14:05:23 +0800 | [diff] [blame] | 198 | struct intel_bo *bo; |
Chia-I Wu | 0f50ba8 | 2014-09-09 10:25:46 +0800 | [diff] [blame] | 199 | void *ptr; |
Chia-I Wu | e24c329 | 2014-08-21 14:05:23 +0800 | [diff] [blame] | 200 | |
Mark Lobodzinski | e2d07a5 | 2015-01-29 08:55:56 -0600 | [diff] [blame] | 201 | size_t used; |
Chia-I Wu | 00b51a8 | 2014-09-09 12:07:37 +0800 | [diff] [blame] | 202 | |
Chia-I Wu | f98dd88 | 2015-02-10 04:17:47 +0800 | [diff] [blame] | 203 | uint32_t sba_offset; |
| 204 | |
Chia-I Wu | 00b51a8 | 2014-09-09 12:07:37 +0800 | [diff] [blame] | 205 | /* for decoding */ |
| 206 | struct intel_cmd_item *items; |
Mark Lobodzinski | e2d07a5 | 2015-01-29 08:55:56 -0600 | [diff] [blame] | 207 | uint32_t item_alloc; |
| 208 | uint32_t item_used; |
Chia-I Wu | e24c329 | 2014-08-21 14:05:23 +0800 | [diff] [blame] | 209 | }; |
| 210 | |
Chia-I Wu | 730e536 | 2014-08-19 12:15:09 +0800 | [diff] [blame] | 211 | struct intel_cmd { |
| 212 | struct intel_obj obj; |
| 213 | |
| 214 | struct intel_dev *dev; |
Chia-I Wu | 0b78444 | 2014-08-25 22:54:16 +0800 | [diff] [blame] | 215 | struct intel_bo *scratch_bo; |
Chia-I Wu | 6388329 | 2014-08-25 13:50:26 +0800 | [diff] [blame] | 216 | int pipeline_select; |
Chia-I Wu | 730e536 | 2014-08-19 12:15:09 +0800 | [diff] [blame] | 217 | |
Chia-I Wu | 343b137 | 2014-08-20 16:39:20 +0800 | [diff] [blame] | 218 | struct intel_cmd_reloc *relocs; |
Mark Lobodzinski | e2d07a5 | 2015-01-29 08:55:56 -0600 | [diff] [blame] | 219 | uint32_t reloc_count; |
Chia-I Wu | 343b137 | 2014-08-20 16:39:20 +0800 | [diff] [blame] | 220 | |
Chia-I Wu | 730e536 | 2014-08-19 12:15:09 +0800 | [diff] [blame] | 221 | XGL_FLAGS flags; |
| 222 | |
Chia-I Wu | 68f319d | 2014-09-09 09:43:21 +0800 | [diff] [blame] | 223 | struct intel_cmd_writer writers[INTEL_CMD_WRITER_COUNT]; |
Chia-I Wu | 730e536 | 2014-08-19 12:15:09 +0800 | [diff] [blame] | 224 | |
Mark Lobodzinski | e2d07a5 | 2015-01-29 08:55:56 -0600 | [diff] [blame] | 225 | uint32_t reloc_used; |
Chia-I Wu | 0496670 | 2014-08-20 15:05:03 +0800 | [diff] [blame] | 226 | XGL_RESULT result; |
Chia-I Wu | b275556 | 2014-08-20 13:38:52 +0800 | [diff] [blame] | 227 | |
| 228 | struct intel_cmd_bind bind; |
Chia-I Wu | 730e536 | 2014-08-19 12:15:09 +0800 | [diff] [blame] | 229 | }; |
| 230 | |
| 231 | static inline struct intel_cmd *intel_cmd(XGL_CMD_BUFFER cmd) |
| 232 | { |
| 233 | return (struct intel_cmd *) cmd; |
| 234 | } |
| 235 | |
| 236 | static inline struct intel_cmd *intel_cmd_from_obj(struct intel_obj *obj) |
| 237 | { |
| 238 | return (struct intel_cmd *) obj; |
| 239 | } |
| 240 | |
| 241 | XGL_RESULT intel_cmd_create(struct intel_dev *dev, |
| 242 | const XGL_CMD_BUFFER_CREATE_INFO *info, |
| 243 | struct intel_cmd **cmd_ret); |
| 244 | void intel_cmd_destroy(struct intel_cmd *cmd); |
| 245 | |
Jon Ashburn | c04b4dc | 2015-01-08 18:48:10 -0700 | [diff] [blame] | 246 | XGL_RESULT intel_cmd_begin(struct intel_cmd *cmd, const XGL_CMD_BUFFER_BEGIN_INFO* pBeginInfo); |
Chia-I Wu | 730e536 | 2014-08-19 12:15:09 +0800 | [diff] [blame] | 247 | XGL_RESULT intel_cmd_end(struct intel_cmd *cmd); |
| 248 | |
Chia-I Wu | 465fe21 | 2015-02-11 11:27:06 -0700 | [diff] [blame] | 249 | void intel_cmd_decode(struct intel_cmd *cmd, bool decode_inst_writer); |
Chia-I Wu | 00b51a8 | 2014-09-09 12:07:37 +0800 | [diff] [blame] | 250 | |
Chia-I Wu | e24c329 | 2014-08-21 14:05:23 +0800 | [diff] [blame] | 251 | static inline struct intel_bo *intel_cmd_get_batch(const struct intel_cmd *cmd, |
| 252 | XGL_GPU_SIZE *used) |
| 253 | { |
Chia-I Wu | 68f319d | 2014-09-09 09:43:21 +0800 | [diff] [blame] | 254 | const struct intel_cmd_writer *writer = |
| 255 | &cmd->writers[INTEL_CMD_WRITER_BATCH]; |
Chia-I Wu | e24c329 | 2014-08-21 14:05:23 +0800 | [diff] [blame] | 256 | |
| 257 | if (used) |
Chia-I Wu | 72292b7 | 2014-09-09 10:48:33 +0800 | [diff] [blame] | 258 | *used = writer->used; |
Chia-I Wu | e24c329 | 2014-08-21 14:05:23 +0800 | [diff] [blame] | 259 | |
| 260 | return writer->bo; |
| 261 | } |
| 262 | |
Chia-I Wu | 0914213 | 2014-08-11 15:42:55 +0800 | [diff] [blame] | 263 | #endif /* CMD_H */ |