blob: 8539cbf96406aea7bb54f60f7ec3b4c159e5f289 [file] [log] [blame]
Chris Lattnera58f5592006-05-23 23:20:42 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattner76ac0682005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng911c68d2006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
Evan Chengdc614c12006-06-06 23:30:24 +000018#include "X86MachineFunctionInfo.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
Evan Cheng72d5c252006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng88decde2006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000023#include "llvm/Function.h"
Evan Cheng78038292006-04-05 23:38:46 +000024#include "llvm/Intrinsics.h"
Evan Chengaf598d22006-03-13 23:18:16 +000025#include "llvm/ADT/VectorExtras.h"
26#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng339edad2006-01-11 00:33:36 +000028#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000030#include "llvm/CodeGen/SelectionDAG.h"
31#include "llvm/CodeGen/SSARegMap.h"
Evan Cheng2dd217b2006-01-31 03:14:29 +000032#include "llvm/Support/MathExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000033#include "llvm/Target/TargetOptions.h"
Evan Cheng8c5766e2006-10-04 18:33:38 +000034#include "llvm/Support/CommandLine.h"
Chris Lattnerf6a69662006-10-31 19:42:44 +000035#include "llvm/ADT/StringExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000036using namespace llvm;
37
38// FIXME: temporary.
Chris Lattner76ac0682005-11-15 00:40:23 +000039static cl::opt<bool> EnableFastCC("enable-x86-fastcc", cl::Hidden,
40 cl::desc("Enable fastcc on X86"));
Chris Lattner76ac0682005-11-15 00:40:23 +000041X86TargetLowering::X86TargetLowering(TargetMachine &TM)
42 : TargetLowering(TM) {
Evan Chengcde9e302006-01-27 08:10:46 +000043 Subtarget = &TM.getSubtarget<X86Subtarget>();
44 X86ScalarSSE = Subtarget->hasSSE2();
Evan Cheng11b0a5d2006-09-08 06:48:29 +000045 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Evan Chengcde9e302006-01-27 08:10:46 +000046
Chris Lattner76ac0682005-11-15 00:40:23 +000047 // Set up the TargetLowering object.
48
49 // X86 is weird, it always uses i8 for shift amounts and setcc results.
50 setShiftAmountType(MVT::i8);
51 setSetCCResultType(MVT::i8);
52 setSetCCResultContents(ZeroOrOneSetCCResult);
Evan Cheng83eeefb2006-01-25 09:15:17 +000053 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattner76ac0682005-11-15 00:40:23 +000054 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng11b0a5d2006-09-08 06:48:29 +000055 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng20931a72006-03-16 21:47:42 +000056
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000057 if (Subtarget->isTargetDarwin()) {
Evan Chengb09a56f2006-03-17 20:31:41 +000058 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000059 setUseUnderscoreSetJmp(false);
60 setUseUnderscoreLongJmp(false);
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +000061 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000062 // MS runtime is weird: it exports _setjmp, but longjmp!
63 setUseUnderscoreSetJmp(true);
64 setUseUnderscoreLongJmp(false);
65 } else {
66 setUseUnderscoreSetJmp(true);
67 setUseUnderscoreLongJmp(true);
68 }
69
Evan Cheng20931a72006-03-16 21:47:42 +000070 // Add legal addressing mode scale values.
71 addLegalAddressScale(8);
72 addLegalAddressScale(4);
73 addLegalAddressScale(2);
74 // Enter the ones which require both scale + index last. These are more
75 // expensive.
76 addLegalAddressScale(9);
77 addLegalAddressScale(5);
78 addLegalAddressScale(3);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +000079
Chris Lattner76ac0682005-11-15 00:40:23 +000080 // Set up the register classes.
Evan Cheng9fee4422006-05-16 07:21:53 +000081 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
82 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
83 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000084 if (Subtarget->is64Bit())
85 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +000086
Evan Cheng5d9fd972006-10-04 00:56:09 +000087 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
88
Chris Lattner76ac0682005-11-15 00:40:23 +000089 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
90 // operation.
91 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
92 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
93 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000094
Evan Cheng11b0a5d2006-09-08 06:48:29 +000095 if (Subtarget->is64Bit()) {
96 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000097 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000098 } else {
99 if (X86ScalarSSE)
100 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
101 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
102 else
103 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
104 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000105
106 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
107 // this operation.
108 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
109 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000110 // SSE has no i16 to fp conversion, only i32
Evan Cheng08390f62006-01-30 22:13:22 +0000111 if (X86ScalarSSE)
Evan Cheng08390f62006-01-30 22:13:22 +0000112 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Evan Cheng593bea72006-02-17 07:01:52 +0000113 else {
114 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
115 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
116 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000117
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000118 if (!Subtarget->is64Bit()) {
119 // Custom lower SINT_TO_FP and FP_TO_SINT from/to i64 in 32-bit mode.
120 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
121 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
122 }
Evan Cheng5b97fcf2006-01-30 08:02:57 +0000123
Evan Cheng08390f62006-01-30 22:13:22 +0000124 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
125 // this operation.
126 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
127 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
128
129 if (X86ScalarSSE) {
130 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
131 } else {
Chris Lattner76ac0682005-11-15 00:40:23 +0000132 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng08390f62006-01-30 22:13:22 +0000133 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000134 }
135
136 // Handle FP_TO_UINT by promoting the destination to a larger signed
137 // conversion.
138 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
139 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
140 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
141
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000142 if (Subtarget->is64Bit()) {
143 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000144 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000145 } else {
146 if (X86ScalarSSE && !Subtarget->hasSSE3())
147 // Expand FP_TO_UINT into a select.
148 // FIXME: We would like to use a Custom expander here eventually to do
149 // the optimal thing for SSE vs. the default expansion in the legalizer.
150 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
151 else
152 // With SSE3 we can use fisttpll to convert to a signed i64.
153 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
154 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000155
Chris Lattner55c17f92006-12-05 18:22:22 +0000156 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Chris Lattnerc20b7e82006-12-05 18:45:06 +0000157 if (!X86ScalarSSE) {
158 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
159 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
160 }
Chris Lattner30107e62005-12-23 05:15:23 +0000161
Evan Cheng0d41d192006-10-30 08:02:39 +0000162 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng593bea72006-02-17 07:01:52 +0000163 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman7e7f4392006-02-01 07:19:44 +0000164 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
165 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000166 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000167 if (Subtarget->is64Bit())
168 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000169 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Expand);
Chris Lattner32257332005-12-07 17:59:14 +0000170 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000171 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
172 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000173 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000174
Chris Lattner76ac0682005-11-15 00:40:23 +0000175 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
176 setOperationAction(ISD::CTTZ , MVT::i8 , Expand);
177 setOperationAction(ISD::CTLZ , MVT::i8 , Expand);
178 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
179 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
180 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
181 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
182 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
183 setOperationAction(ISD::CTLZ , MVT::i32 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000184 if (Subtarget->is64Bit()) {
185 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
186 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
187 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
188 }
189
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +0000190 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begeman2fba8a32006-01-14 03:14:10 +0000191 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman1b8121b2006-01-11 21:21:00 +0000192
Chris Lattner76ac0682005-11-15 00:40:23 +0000193 // These should be promoted to a larger select which is supported.
194 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
195 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000196 // X86 wants to expand cmov itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000197 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
198 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
199 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
200 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
201 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
202 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
203 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
204 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
205 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000206 if (Subtarget->is64Bit()) {
207 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
208 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
209 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000210 // X86 ret instruction may pop stack.
Evan Cheng593bea72006-02-17 07:01:52 +0000211 setOperationAction(ISD::RET , MVT::Other, Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000212 // Darwin ABI issue.
Evan Cheng5588de92006-02-18 00:15:05 +0000213 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000214 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng593bea72006-02-17 07:01:52 +0000215 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000216 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000217 if (Subtarget->is64Bit()) {
218 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
219 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
220 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
221 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
222 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000223 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng593bea72006-02-17 07:01:52 +0000224 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
225 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
226 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000227 // X86 wants to expand memset / memcpy itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000228 setOperationAction(ISD::MEMSET , MVT::Other, Custom);
229 setOperationAction(ISD::MEMCPY , MVT::Other, Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000230
Chris Lattner9c415362005-11-29 06:16:21 +0000231 // We don't have line number support yet.
232 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeydeeafa02006-01-05 01:47:43 +0000233 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Cheng30d7b702006-03-07 02:02:57 +0000234 // FIXME - use subtarget debug flags
Anton Korobeynikovaa4c0f92006-10-31 08:31:24 +0000235 if (!Subtarget->isTargetDarwin() &&
236 !Subtarget->isTargetELF() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +0000237 !Subtarget->isTargetCygMing())
Jim Laskeyf9e54452007-01-26 14:34:52 +0000238 setOperationAction(ISD::LABEL, MVT::Other, Expand);
Chris Lattner9c415362005-11-29 06:16:21 +0000239
Nate Begemane74795c2006-01-25 18:21:52 +0000240 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
241 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000242
Nate Begemane74795c2006-01-25 18:21:52 +0000243 // Use the default implementation.
244 setOperationAction(ISD::VAARG , MVT::Other, Expand);
245 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
246 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000247 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000248 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000249 if (Subtarget->is64Bit())
250 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000251 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Chris Lattner8e2f52e2006-01-13 02:42:53 +0000252
Chris Lattner76ac0682005-11-15 00:40:23 +0000253 if (X86ScalarSSE) {
254 // Set up the FP register classes.
Evan Cheng84dc9b52006-01-12 08:27:59 +0000255 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
256 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +0000257
Evan Cheng72d5c252006-01-31 22:28:30 +0000258 // Use ANDPD to simulate FABS.
259 setOperationAction(ISD::FABS , MVT::f64, Custom);
260 setOperationAction(ISD::FABS , MVT::f32, Custom);
261
262 // Use XORP to simulate FNEG.
263 setOperationAction(ISD::FNEG , MVT::f64, Custom);
264 setOperationAction(ISD::FNEG , MVT::f32, Custom);
265
Evan Cheng4363e882007-01-05 07:55:56 +0000266 // Use ANDPD and ORPD to simulate FCOPYSIGN.
267 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
268 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
269
Evan Chengd8fba3a2006-02-02 00:28:23 +0000270 // We don't support sin/cos/fmod
Chris Lattner76ac0682005-11-15 00:40:23 +0000271 setOperationAction(ISD::FSIN , MVT::f64, Expand);
272 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000273 setOperationAction(ISD::FREM , MVT::f64, Expand);
274 setOperationAction(ISD::FSIN , MVT::f32, Expand);
275 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000276 setOperationAction(ISD::FREM , MVT::f32, Expand);
277
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000278 // Expand FP immediates into loads from the stack, except for the special
279 // cases we handle.
280 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
281 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000282 addLegalFPImmediate(+0.0); // xorps / xorpd
283 } else {
284 // Set up the FP register classes.
285 addRegisterClass(MVT::f64, X86::RFPRegisterClass);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000286
Evan Cheng4363e882007-01-05 07:55:56 +0000287 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
288 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
289 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000290
Chris Lattner76ac0682005-11-15 00:40:23 +0000291 if (!UnsafeFPMath) {
292 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
293 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
294 }
295
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000296 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000297 addLegalFPImmediate(+0.0); // FLD0
298 addLegalFPImmediate(+1.0); // FLD1
299 addLegalFPImmediate(-0.0); // FLD0/FCHS
300 addLegalFPImmediate(-1.0); // FLD1/FCHS
301 }
Evan Cheng9e252e32006-02-22 02:26:30 +0000302
Evan Cheng19264272006-03-01 01:11:20 +0000303 // First set operation action for all vector types to expand. Then we
304 // will selectively turn on ones that can be effectively codegen'd.
305 for (unsigned VT = (unsigned)MVT::Vector + 1;
306 VT != (unsigned)MVT::LAST_VALUETYPE; VT++) {
307 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Expand);
308 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000309 setOperationAction(ISD::FADD, (MVT::ValueType)VT, Expand);
310 setOperationAction(ISD::FSUB, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000311 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000312 setOperationAction(ISD::FMUL, (MVT::ValueType)VT, Expand);
313 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
314 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
315 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
316 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
317 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000318 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000319 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Expand);
Chris Lattner00f46832006-03-21 20:51:05 +0000320 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000321 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000322 }
323
Evan Chengbc047222006-03-22 19:22:18 +0000324 if (Subtarget->hasMMX()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000325 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
326 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
327 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
328
Evan Cheng19264272006-03-01 01:11:20 +0000329 // FIXME: add MMX packed arithmetics
Evan Chengd5e905d2006-03-21 23:01:21 +0000330 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Expand);
331 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Expand);
332 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Expand);
Evan Cheng9e252e32006-02-22 02:26:30 +0000333 }
334
Evan Chengbc047222006-03-22 19:22:18 +0000335 if (Subtarget->hasSSE1()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000336 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
337
Evan Chengbf3df772006-10-27 18:49:08 +0000338 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
339 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
340 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
341 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000342 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
343 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
344 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Chengebf10062006-04-03 20:53:28 +0000345 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000346 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000347 }
348
Evan Chengbc047222006-03-22 19:22:18 +0000349 if (Subtarget->hasSSE2()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000350 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
351 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
352 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
353 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
354 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
355
Evan Cheng617a6a82006-04-10 07:23:14 +0000356 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
357 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
358 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000359 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
360 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
361 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Chenge4f97cc2006-04-13 05:10:25 +0000362 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Chengbf3df772006-10-27 18:49:08 +0000363 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
364 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
365 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
366 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Evan Cheng92232302006-04-12 21:21:57 +0000367
Evan Cheng617a6a82006-04-10 07:23:14 +0000368 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
369 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengcbffa462006-03-31 19:22:53 +0000370 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng6e5e2052006-04-17 22:04:06 +0000371 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
372 // Implement v4f32 insert_vector_elt in terms of SSE2 v8i16 ones.
373 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000374
Evan Cheng92232302006-04-12 21:21:57 +0000375 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
376 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
377 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Custom);
378 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Custom);
379 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Custom);
380 }
381 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
382 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
383 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
384 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
385 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
386 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
387
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000388 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Evan Cheng92232302006-04-12 21:21:57 +0000389 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
390 setOperationAction(ISD::AND, (MVT::ValueType)VT, Promote);
391 AddPromotedToType (ISD::AND, (MVT::ValueType)VT, MVT::v2i64);
392 setOperationAction(ISD::OR, (MVT::ValueType)VT, Promote);
393 AddPromotedToType (ISD::OR, (MVT::ValueType)VT, MVT::v2i64);
394 setOperationAction(ISD::XOR, (MVT::ValueType)VT, Promote);
395 AddPromotedToType (ISD::XOR, (MVT::ValueType)VT, MVT::v2i64);
Evan Chenge2157c62006-04-12 17:12:36 +0000396 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Promote);
397 AddPromotedToType (ISD::LOAD, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng92232302006-04-12 21:21:57 +0000398 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
399 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng617a6a82006-04-10 07:23:14 +0000400 }
Evan Cheng92232302006-04-12 21:21:57 +0000401
402 // Custom lower v2i64 and v2f64 selects.
403 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Chenge2157c62006-04-12 17:12:36 +0000404 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000405 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng92232302006-04-12 21:21:57 +0000406 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000407 }
408
Evan Cheng78038292006-04-05 23:38:46 +0000409 // We want to custom lower some of our intrinsics.
410 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
411
Evan Cheng5987cfb2006-07-07 08:33:52 +0000412 // We have target-specific dag combine patterns for the following nodes:
413 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Chris Lattner9259b1e2006-10-04 06:57:07 +0000414 setTargetDAGCombine(ISD::SELECT);
Evan Cheng5987cfb2006-07-07 08:33:52 +0000415
Chris Lattner76ac0682005-11-15 00:40:23 +0000416 computeRegisterProperties();
417
Evan Cheng6a374562006-02-14 08:25:08 +0000418 // FIXME: These should be based on subtarget info. Plus, the values should
419 // be smaller when we are in optimizing for size mode.
Evan Cheng4b40a422006-02-14 08:38:30 +0000420 maxStoresPerMemset = 16; // For %llvm.memset -> sequence of stores
421 maxStoresPerMemcpy = 16; // For %llvm.memcpy -> sequence of stores
422 maxStoresPerMemmove = 16; // For %llvm.memmove -> sequence of stores
Chris Lattner76ac0682005-11-15 00:40:23 +0000423 allowUnalignedMemoryAccesses = true; // x86 supports it!
424}
425
Chris Lattner3c763092007-02-25 08:29:00 +0000426
427//===----------------------------------------------------------------------===//
428// Return Value Calling Convention Implementation
429//===----------------------------------------------------------------------===//
430
431/// GetRetValueLocs - If we are returning a set of values with the specified
432/// value types, determine the set of registers each one will land in. This
433/// sets one element of the ResultRegs array for each element in the VTs array.
434static void GetRetValueLocs(const MVT::ValueType *VTs, unsigned NumVTs,
435 unsigned *ResultRegs,
436 const X86Subtarget *Subtarget,
437 unsigned CallingConv) {
438 if (NumVTs == 0) return;
439
440 if (NumVTs == 2) {
441 ResultRegs[0] = VTs[0] == MVT::i64 ? X86::RAX : X86::EAX;
442 ResultRegs[1] = VTs[1] == MVT::i64 ? X86::RDX : X86::EDX;
443 return;
444 }
445
446 // Otherwise, NumVTs is 1.
447 MVT::ValueType ArgVT = VTs[0];
448
Chris Lattner0cd99602007-02-25 08:59:22 +0000449 unsigned Reg;
450 switch (ArgVT) {
451 case MVT::i8: Reg = X86::AL; break;
452 case MVT::i16: Reg = X86::AX; break;
453 case MVT::i32: Reg = X86::EAX; break;
454 case MVT::i64: Reg = X86::RAX; break;
455 case MVT::f32:
456 case MVT::f64:
457 if (Subtarget->is64Bit())
458 Reg = X86::XMM0; // FP values in X86-64 go in XMM0.
459 else
460 Reg = X86::ST0; // FP values in X86-32 go in ST0.
461 break;
462 default:
463 assert(MVT::isVector(ArgVT) && "Unknown return value type!");
464 Reg = X86::XMM0; // Int/FP vector result -> XMM0.
465 break;
Chris Lattner3c763092007-02-25 08:29:00 +0000466 }
Chris Lattner0cd99602007-02-25 08:59:22 +0000467 ResultRegs[0] = Reg;
468}
469
470/// LowerCallResult - Lower the result values of an ISD::CALL into the
471/// appropriate copies out of appropriate physical registers. This assumes that
472/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
473/// being lowered. The returns a SDNode with the same number of values as the
474/// ISD::CALL.
475SDNode *X86TargetLowering::
476LowerCallResult(SDOperand Chain, SDOperand InFlag, SDNode *TheCall,
477 unsigned CallingConv, SelectionDAG &DAG) {
478 SmallVector<SDOperand, 8> ResultVals;
479
480 // We support returning up to two registers.
481 MVT::ValueType VTs[2];
482 unsigned DestRegs[2];
483 unsigned NumRegs = TheCall->getNumValues() - 1;
484 assert(NumRegs <= 2 && "Can only return up to two regs!");
485
486 for (unsigned i = 0; i != NumRegs; ++i)
487 VTs[i] = TheCall->getValueType(i);
488
489 // Determine which register each value should be copied into.
490 GetRetValueLocs(VTs, NumRegs, DestRegs, Subtarget, CallingConv);
491
492 // Copy all of the result registers out of their specified physreg.
493 if (NumRegs != 1 || DestRegs[0] != X86::ST0) {
494 for (unsigned i = 0; i != NumRegs; ++i) {
495 Chain = DAG.getCopyFromReg(Chain, DestRegs[i], VTs[i],
496 InFlag).getValue(1);
497 InFlag = Chain.getValue(2);
498 ResultVals.push_back(Chain.getValue(0));
499 }
500 } else {
501 // Copies from the FP stack are special, as ST0 isn't a valid register
502 // before the fp stackifier runs.
503
504 // Copy ST0 into an RFP register with FP_GET_RESULT.
505 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
506 SDOperand GROps[] = { Chain, InFlag };
507 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys, GROps, 2);
508 Chain = RetVal.getValue(1);
509 InFlag = RetVal.getValue(2);
510
511 // If we are using ScalarSSE, store ST(0) to the stack and reload it into
512 // an XMM register.
513 if (X86ScalarSSE) {
514 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
515 // shouldn't be necessary except that RFP cannot be live across
516 // multiple blocks. When stackifier is fixed, they can be uncoupled.
517 MachineFunction &MF = DAG.getMachineFunction();
518 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
519 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
520 SDOperand Ops[] = {
521 Chain, RetVal, StackSlot, DAG.getValueType(VTs[0]), InFlag
522 };
523 Chain = DAG.getNode(X86ISD::FST, MVT::Other, Ops, 5);
524 RetVal = DAG.getLoad(VTs[0], Chain, StackSlot, NULL, 0);
525 Chain = RetVal.getValue(1);
526 }
527
528 if (VTs[0] == MVT::f32 && !X86ScalarSSE)
529 // FIXME: we would really like to remember that this FP_ROUND
530 // operation is okay to eliminate if we allow excess FP precision.
531 RetVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, RetVal);
532 ResultVals.push_back(RetVal);
533 }
534
535 // Merge everything together with a MERGE_VALUES node.
536 ResultVals.push_back(Chain);
537 return DAG.getNode(ISD::MERGE_VALUES, TheCall->getVTList(),
538 &ResultVals[0], ResultVals.size()).Val;
Chris Lattner3c763092007-02-25 08:29:00 +0000539}
540
541
Chris Lattner76ac0682005-11-15 00:40:23 +0000542//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000543// C & StdCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +0000544//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000545// StdCall calling convention seems to be standard for many Windows' API
546// routines and around. It differs from C calling convention just a little:
547// callee should clean up the stack, not caller. Symbols should be also
548// decorated in some fancy way :) It doesn't support any vector arguments.
Chris Lattner76ac0682005-11-15 00:40:23 +0000549
Evan Cheng24eb3f42006-04-27 05:35:28 +0000550/// AddLiveIn - This helper function adds the specified physical register to the
551/// MachineFunction as a live in value. It also creates a corresponding virtual
552/// register for it.
553static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000554 const TargetRegisterClass *RC) {
Evan Cheng24eb3f42006-04-27 05:35:28 +0000555 assert(RC->contains(PReg) && "Not the correct regclass!");
556 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
557 MF.addLiveIn(PReg, VReg);
558 return VReg;
559}
560
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000561/// HowToPassArgument - Returns how an formal argument of the specified type
Evan Cheng89001ad2006-04-27 08:31:10 +0000562/// should be passed. If it is through stack, returns the size of the stack
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000563/// slot; if it is through integer or XMM register, returns the number of
564/// integer or XMM registers are needed.
Evan Cheng89001ad2006-04-27 08:31:10 +0000565static void
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000566HowToPassCallArgument(MVT::ValueType ObjectVT,
567 bool ArgInReg,
568 unsigned NumIntRegs, unsigned NumXMMRegs,
569 unsigned MaxNumIntRegs,
570 unsigned &ObjSize, unsigned &ObjIntRegs,
571 unsigned &ObjXMMRegs,
572 bool AllowVectors = true) {
573 ObjSize = 0;
574 ObjIntRegs = 0;
Evan Cheng2b2c1be2006-06-01 05:53:27 +0000575 ObjXMMRegs = 0;
Evan Cheng8aca43e2006-05-25 23:31:23 +0000576
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000577 if (MaxNumIntRegs>3) {
578 // We don't have too much registers on ia32! :)
579 MaxNumIntRegs = 3;
580 }
581
Evan Cheng48940d12006-04-27 01:32:22 +0000582 switch (ObjectVT) {
583 default: assert(0 && "Unhandled argument type!");
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000584 case MVT::i8:
585 if (ArgInReg && (NumIntRegs < MaxNumIntRegs))
586 ObjIntRegs = 1;
587 else
588 ObjSize = 1;
589 break;
590 case MVT::i16:
591 if (ArgInReg && (NumIntRegs < MaxNumIntRegs))
592 ObjIntRegs = 1;
593 else
594 ObjSize = 2;
595 break;
596 case MVT::i32:
597 if (ArgInReg && (NumIntRegs < MaxNumIntRegs))
598 ObjIntRegs = 1;
599 else
600 ObjSize = 4;
601 break;
602 case MVT::i64:
603 if (ArgInReg && (NumIntRegs+2 <= MaxNumIntRegs)) {
604 ObjIntRegs = 2;
605 } else if (ArgInReg && (NumIntRegs+1 <= MaxNumIntRegs)) {
606 ObjIntRegs = 1;
607 ObjSize = 4;
608 } else
609 ObjSize = 8;
610 case MVT::f32:
611 ObjSize = 4;
612 break;
613 case MVT::f64:
614 ObjSize = 8;
615 break;
Evan Cheng89001ad2006-04-27 08:31:10 +0000616 case MVT::v16i8:
617 case MVT::v8i16:
618 case MVT::v4i32:
619 case MVT::v2i64:
620 case MVT::v4f32:
621 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000622 if (AllowVectors) {
623 if (NumXMMRegs < 4)
624 ObjXMMRegs = 1;
625 else
626 ObjSize = 16;
627 break;
628 } else
629 assert(0 && "Unhandled argument type [vector]!");
Evan Cheng48940d12006-04-27 01:32:22 +0000630 }
Evan Cheng48940d12006-04-27 01:32:22 +0000631}
632
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000633SDOperand X86TargetLowering::LowerCCCArguments(SDOperand Op, SelectionDAG &DAG,
634 bool isStdCall) {
Evan Cheng17e734f2006-05-23 21:06:34 +0000635 unsigned NumArgs = Op.Val->getNumValues() - 1;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000636 MachineFunction &MF = DAG.getMachineFunction();
637 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +0000638 SDOperand Root = Op.getOperand(0);
Chris Lattner35a08552007-02-25 07:10:00 +0000639 SmallVector<SDOperand, 8> ArgValues;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000640 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner76ac0682005-11-15 00:40:23 +0000641
Evan Cheng48940d12006-04-27 01:32:22 +0000642 // Add DAG nodes to load the arguments... On entry to a function on the X86,
643 // the stack frame looks like this:
644 //
645 // [ESP] -- return address
646 // [ESP + 4] -- first argument (leftmost lexically)
Evan Chengcbfb3d02006-05-26 18:37:16 +0000647 // [ESP + 8] -- second argument, if first argument is <= 4 bytes in size
Evan Cheng48940d12006-04-27 01:32:22 +0000648 // ...
649 //
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000650 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
651 unsigned NumSRetBytes= 0; // How much bytes on stack used for struct return
652 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
653 unsigned NumIntRegs = 0; // Integer regs used for parameter passing
654
Evan Chengbfb5ea62006-05-26 19:22:06 +0000655 static const unsigned XMMArgRegs[] = {
656 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
657 };
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000658 static const unsigned GPRArgRegs[][3] = {
659 { X86::AL, X86::DL, X86::CL },
660 { X86::AX, X86::DX, X86::CX },
661 { X86::EAX, X86::EDX, X86::ECX }
662 };
663 static const TargetRegisterClass* GPRClasses[3] = {
664 X86::GR8RegisterClass, X86::GR16RegisterClass, X86::GR32RegisterClass
665 };
666
667 // Handle regparm attribute
Chris Lattner35a08552007-02-25 07:10:00 +0000668 SmallVector<bool, 8> ArgInRegs(NumArgs, false);
669 SmallVector<bool, 8> SRetArgs(NumArgs, false);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000670 if (!isVarArg) {
671 for (unsigned i = 0; i<NumArgs; ++i) {
672 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(3+i))->getValue();
673 ArgInRegs[i] = (Flags >> 1) & 1;
674 SRetArgs[i] = (Flags >> 2) & 1;
675 }
676 }
677
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000678 for (unsigned i = 0; i < NumArgs; ++i) {
Evan Cheng17e734f2006-05-23 21:06:34 +0000679 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
680 unsigned ArgIncrement = 4;
681 unsigned ObjSize = 0;
682 unsigned ObjXMMRegs = 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000683 unsigned ObjIntRegs = 0;
684 unsigned Reg = 0;
685 SDOperand ArgValue;
686
687 HowToPassCallArgument(ObjectVT,
688 ArgInRegs[i],
689 NumIntRegs, NumXMMRegs, 3,
690 ObjSize, ObjIntRegs, ObjXMMRegs,
691 !isStdCall);
692
Evan Chenga01e7992006-05-26 18:39:59 +0000693 if (ObjSize > 4)
Evan Cheng17e734f2006-05-23 21:06:34 +0000694 ArgIncrement = ObjSize;
Evan Cheng48940d12006-04-27 01:32:22 +0000695
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000696 if (ObjIntRegs || ObjXMMRegs) {
697 switch (ObjectVT) {
698 default: assert(0 && "Unhandled argument type!");
699 case MVT::i8:
700 case MVT::i16:
701 case MVT::i32: {
702 unsigned RegToUse = GPRArgRegs[ObjectVT-MVT::i8][NumIntRegs];
703 Reg = AddLiveIn(MF, RegToUse, GPRClasses[ObjectVT-MVT::i8]);
704 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
705 break;
706 }
707 case MVT::v16i8:
708 case MVT::v8i16:
709 case MVT::v4i32:
710 case MVT::v2i64:
711 case MVT::v4f32:
712 case MVT::v2f64:
713 assert(!isStdCall && "Unhandled argument type!");
714 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], X86::VR128RegisterClass);
715 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
716 break;
717 }
718 NumIntRegs += ObjIntRegs;
Evan Cheng17e734f2006-05-23 21:06:34 +0000719 NumXMMRegs += ObjXMMRegs;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000720 }
721 if (ObjSize) {
Evan Chengb92f4182006-05-26 20:37:47 +0000722 // XMM arguments have to be aligned on 16-byte boundary.
723 if (ObjSize == 16)
724 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000725 // Create the SelectionDAG nodes corresponding to a load from this
726 // parameter.
Evan Cheng17e734f2006-05-23 21:06:34 +0000727 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
728 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Chenge71fe34d2006-10-09 20:57:25 +0000729 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000730
731 ArgOffset += ArgIncrement; // Move on to the next argument.
732 if (SRetArgs[i])
733 NumSRetBytes += ArgIncrement;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000734 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000735
736 ArgValues.push_back(ArgValue);
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000737 }
738
Evan Cheng17e734f2006-05-23 21:06:34 +0000739 ArgValues.push_back(Root);
740
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000741 // If the function takes variable number of arguments, make a frame index for
742 // the start of the first vararg value... for expansion of llvm.va_start.
Evan Cheng7068a932006-05-23 21:08:24 +0000743 if (isVarArg)
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000744 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000745
746 if (isStdCall && !isVarArg) {
747 BytesToPopOnReturn = ArgOffset; // Callee pops everything..
748 BytesCallerReserves = 0;
749 } else {
750 BytesToPopOnReturn = NumSRetBytes; // Callee pops hidden struct pointer.
751 BytesCallerReserves = ArgOffset;
752 }
753
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000754 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
755 ReturnAddrIndex = 0; // No return address slot generated yet.
Evan Cheng17e734f2006-05-23 21:06:34 +0000756
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000757
758 MF.getInfo<X86FunctionInfo>()->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000759
Evan Cheng17e734f2006-05-23 21:06:34 +0000760 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +0000761 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
762 &ArgValues[0], ArgValues.size());
Chris Lattner76ac0682005-11-15 00:40:23 +0000763}
764
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000765SDOperand X86TargetLowering::LowerCCCCallTo(SDOperand Op, SelectionDAG &DAG,
766 bool isStdCall) {
Evan Cheng2a330942006-05-25 00:59:30 +0000767 SDOperand Chain = Op.getOperand(0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000768 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Evan Cheng2a330942006-05-25 00:59:30 +0000769 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
770 SDOperand Callee = Op.getOperand(4);
Evan Cheng2a330942006-05-25 00:59:30 +0000771 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
Chris Lattner76ac0682005-11-15 00:40:23 +0000772
Evan Cheng2a330942006-05-25 00:59:30 +0000773 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +0000774 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +0000775 };
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000776 static const unsigned GPR32ArgRegs[] = {
777 X86::EAX, X86::EDX, X86::ECX
778 };
Evan Cheng88decde2006-04-28 21:29:37 +0000779
Evan Cheng2a330942006-05-25 00:59:30 +0000780 // Count how many bytes are to be pushed on the stack.
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000781 unsigned NumBytes = 0;
782 // Keep track of the number of integer regs passed so far.
783 unsigned NumIntRegs = 0;
784 // Keep track of the number of XMM regs passed so far.
785 unsigned NumXMMRegs = 0;
786 // How much bytes on stack used for struct return
787 unsigned NumSRetBytes= 0;
788
789 // Handle regparm attribute
Chris Lattner35a08552007-02-25 07:10:00 +0000790 SmallVector<bool, 8> ArgInRegs(NumOps, false);
791 SmallVector<bool, 8> SRetArgs(NumOps, false);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000792 for (unsigned i = 0; i<NumOps; ++i) {
793 unsigned Flags =
794 dyn_cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
795 ArgInRegs[i] = (Flags >> 1) & 1;
796 SRetArgs[i] = (Flags >> 2) & 1;
797 }
798
799 // Calculate stack frame size
Evan Cheng2a330942006-05-25 00:59:30 +0000800 for (unsigned i = 0; i != NumOps; ++i) {
801 SDOperand Arg = Op.getOperand(5+2*i);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000802 unsigned ArgIncrement = 4;
803 unsigned ObjSize = 0;
804 unsigned ObjIntRegs = 0;
805 unsigned ObjXMMRegs = 0;
Chris Lattner76ac0682005-11-15 00:40:23 +0000806
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000807 HowToPassCallArgument(Arg.getValueType(),
808 ArgInRegs[i],
809 NumIntRegs, NumXMMRegs, 3,
810 ObjSize, ObjIntRegs, ObjXMMRegs,
811 !isStdCall);
812 if (ObjSize > 4)
813 ArgIncrement = ObjSize;
814
815 NumIntRegs += ObjIntRegs;
816 NumXMMRegs += ObjXMMRegs;
817 if (ObjSize) {
818 // XMM arguments have to be aligned on 16-byte boundary.
819 if (ObjSize == 16)
Evan Chengb92f4182006-05-26 20:37:47 +0000820 NumBytes = ((NumBytes + 15) / 16) * 16;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000821 NumBytes += ArgIncrement;
Evan Cheng2a330942006-05-25 00:59:30 +0000822 }
Evan Cheng2a330942006-05-25 00:59:30 +0000823 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000824
Evan Cheng2a330942006-05-25 00:59:30 +0000825 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +0000826
Evan Cheng2a330942006-05-25 00:59:30 +0000827 // Arguments go on the stack in reverse order, as specified by the ABI.
828 unsigned ArgOffset = 0;
829 NumXMMRegs = 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000830 NumIntRegs = 0;
Chris Lattner35a08552007-02-25 07:10:00 +0000831 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
832 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000833 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +0000834 for (unsigned i = 0; i != NumOps; ++i) {
835 SDOperand Arg = Op.getOperand(5+2*i);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000836 unsigned ArgIncrement = 4;
837 unsigned ObjSize = 0;
838 unsigned ObjIntRegs = 0;
839 unsigned ObjXMMRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +0000840
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000841 HowToPassCallArgument(Arg.getValueType(),
842 ArgInRegs[i],
843 NumIntRegs, NumXMMRegs, 3,
844 ObjSize, ObjIntRegs, ObjXMMRegs,
845 !isStdCall);
846
847 if (ObjSize > 4)
848 ArgIncrement = ObjSize;
849
850 if (Arg.getValueType() == MVT::i8 || Arg.getValueType() == MVT::i16) {
Evan Cheng2a330942006-05-25 00:59:30 +0000851 // Promote the integer to 32 bits. If the input type is signed use a
852 // sign extend, otherwise use a zero extend.
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000853 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
854
855 unsigned ExtOp = (Flags & 1) ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Evan Cheng2a330942006-05-25 00:59:30 +0000856 Arg = DAG.getNode(ExtOp, MVT::i32, Arg);
Evan Cheng5ee96892006-05-25 18:56:34 +0000857 }
Evan Cheng2a330942006-05-25 00:59:30 +0000858
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000859 if (ObjIntRegs || ObjXMMRegs) {
860 switch (Arg.getValueType()) {
861 default: assert(0 && "Unhandled argument type!");
862 case MVT::i32:
863 RegsToPass.push_back(std::make_pair(GPR32ArgRegs[NumIntRegs], Arg));
864 break;
865 case MVT::v16i8:
866 case MVT::v8i16:
867 case MVT::v4i32:
868 case MVT::v2i64:
869 case MVT::v4f32:
870 case MVT::v2f64:
871 assert(!isStdCall && "Unhandled argument type!");
872 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
873 break;
Evan Cheng88decde2006-04-28 21:29:37 +0000874 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000875
876 NumIntRegs += ObjIntRegs;
877 NumXMMRegs += ObjXMMRegs;
878 }
879 if (ObjSize) {
880 // XMM arguments have to be aligned on 16-byte boundary.
881 if (ObjSize == 16)
882 ArgOffset = ((ArgOffset + 15) / 16) * 16;
883
884 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
885 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
886 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
887
888 ArgOffset += ArgIncrement; // Move on to the next argument.
889 if (SRetArgs[i])
890 NumSRetBytes += ArgIncrement;
Chris Lattner76ac0682005-11-15 00:40:23 +0000891 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000892 }
893
Anton Korobeynikov1b4e6012007-02-01 08:39:52 +0000894 // Sanity check: we haven't seen NumSRetBytes > 4
895 assert((NumSRetBytes<=4) &&
896 "Too much space for struct-return pointer requested");
897
Evan Cheng2a330942006-05-25 00:59:30 +0000898 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000899 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
900 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +0000901
Evan Cheng88decde2006-04-28 21:29:37 +0000902 // Build a sequence of copy-to-reg nodes chained together with token chain
903 // and flag operands which copy the outgoing args into registers.
904 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +0000905 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
906 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
907 InFlag);
Evan Cheng88decde2006-04-28 21:29:37 +0000908 InFlag = Chain.getValue(1);
909 }
910
Evan Cheng84a041e2007-02-21 21:18:14 +0000911 // ELF / PIC requires GOT in the EBX register before function calls via PLT
912 // GOT pointer.
Evan Cheng1281dc32007-01-22 21:34:25 +0000913 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
914 Subtarget->isPICStyleGOT()) {
Anton Korobeynikova0554d92007-01-12 19:20:47 +0000915 Chain = DAG.getCopyToReg(Chain, X86::EBX,
916 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
917 InFlag);
918 InFlag = Chain.getValue(1);
919 }
920
Evan Cheng2a330942006-05-25 00:59:30 +0000921 // If the callee is a GlobalAddress node (quite common, every direct call is)
922 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +0000923 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +0000924 // We should use extra load for direct calls to dllimported functions in
925 // non-JIT mode.
926 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
927 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +0000928 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
929 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +0000930 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
931
Chris Lattnere56fef92007-02-25 06:40:16 +0000932 // Returns a chain & a flag for retval copy to use.
933 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +0000934 SmallVector<SDOperand, 8> Ops;
Nate Begeman7e5496d2006-02-17 00:03:04 +0000935 Ops.push_back(Chain);
936 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +0000937
938 // Add argument registers to the end of the list so that they are known live
939 // into the call.
940 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000941 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +0000942 RegsToPass[i].second.getValueType()));
Evan Cheng84a041e2007-02-21 21:18:14 +0000943
944 // Add an implicit use GOT pointer in EBX.
945 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
946 Subtarget->isPICStyleGOT())
947 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
Anton Korobeynikova0554d92007-01-12 19:20:47 +0000948
Evan Cheng88decde2006-04-28 21:29:37 +0000949 if (InFlag.Val)
950 Ops.push_back(InFlag);
Evan Cheng45e190982006-01-05 00:27:02 +0000951
Evan Cheng2a330942006-05-25 00:59:30 +0000952 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000953 NodeTys, &Ops[0], Ops.size());
Evan Cheng88decde2006-04-28 21:29:37 +0000954 InFlag = Chain.getValue(1);
Evan Cheng45e190982006-01-05 00:27:02 +0000955
Chris Lattner8be5be82006-05-23 18:50:38 +0000956 // Create the CALLSEQ_END node.
957 unsigned NumBytesForCalleeToPush = 0;
958
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000959 if (isStdCall) {
960 if (isVarArg) {
961 NumBytesForCalleeToPush = NumSRetBytes;
962 } else {
963 NumBytesForCalleeToPush = NumBytes;
964 }
965 } else {
966 // If this is is a call to a struct-return function, the callee
967 // pops the hidden struct pointer, so we have to push it back.
968 // This is common for Darwin/X86, Linux & Mingw32 targets.
969 NumBytesForCalleeToPush = NumSRetBytes;
970 }
971
Chris Lattnerd6b853ad2007-02-25 07:18:38 +0000972 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000973 Ops.clear();
974 Ops.push_back(Chain);
975 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner8be5be82006-05-23 18:50:38 +0000976 Ops.push_back(DAG.getConstant(NumBytesForCalleeToPush, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +0000977 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000978 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattner0cd99602007-02-25 08:59:22 +0000979 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000980
Chris Lattner0cd99602007-02-25 08:59:22 +0000981 // Handle result values, copying them out of physregs into vregs that we
982 // return.
983 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CallingConv::C, DAG),
984 Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +0000985}
986
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000987
988//===----------------------------------------------------------------------===//
989// X86-64 C Calling Convention implementation
990//===----------------------------------------------------------------------===//
991
992/// HowToPassX86_64CCCArgument - Returns how an formal argument of the specified
993/// type should be passed. If it is through stack, returns the size of the stack
994/// slot; if it is through integer or XMM register, returns the number of
995/// integer or XMM registers are needed.
996static void
997HowToPassX86_64CCCArgument(MVT::ValueType ObjectVT,
998 unsigned NumIntRegs, unsigned NumXMMRegs,
999 unsigned &ObjSize, unsigned &ObjIntRegs,
1000 unsigned &ObjXMMRegs) {
1001 ObjSize = 0;
1002 ObjIntRegs = 0;
1003 ObjXMMRegs = 0;
1004
1005 switch (ObjectVT) {
1006 default: assert(0 && "Unhandled argument type!");
1007 case MVT::i8:
1008 case MVT::i16:
1009 case MVT::i32:
1010 case MVT::i64:
1011 if (NumIntRegs < 6)
1012 ObjIntRegs = 1;
1013 else {
1014 switch (ObjectVT) {
1015 default: break;
1016 case MVT::i8: ObjSize = 1; break;
1017 case MVT::i16: ObjSize = 2; break;
1018 case MVT::i32: ObjSize = 4; break;
1019 case MVT::i64: ObjSize = 8; break;
1020 }
1021 }
1022 break;
1023 case MVT::f32:
1024 case MVT::f64:
1025 case MVT::v16i8:
1026 case MVT::v8i16:
1027 case MVT::v4i32:
1028 case MVT::v2i64:
1029 case MVT::v4f32:
1030 case MVT::v2f64:
1031 if (NumXMMRegs < 8)
1032 ObjXMMRegs = 1;
1033 else {
1034 switch (ObjectVT) {
1035 default: break;
1036 case MVT::f32: ObjSize = 4; break;
1037 case MVT::f64: ObjSize = 8; break;
1038 case MVT::v16i8:
1039 case MVT::v8i16:
1040 case MVT::v4i32:
1041 case MVT::v2i64:
1042 case MVT::v4f32:
1043 case MVT::v2f64: ObjSize = 16; break;
1044 }
1045 break;
1046 }
1047 }
1048}
1049
1050SDOperand
1051X86TargetLowering::LowerX86_64CCCArguments(SDOperand Op, SelectionDAG &DAG) {
1052 unsigned NumArgs = Op.Val->getNumValues() - 1;
1053 MachineFunction &MF = DAG.getMachineFunction();
1054 MachineFrameInfo *MFI = MF.getFrameInfo();
1055 SDOperand Root = Op.getOperand(0);
1056 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner35a08552007-02-25 07:10:00 +00001057 SmallVector<SDOperand, 8> ArgValues;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001058
1059 // Add DAG nodes to load the arguments... On entry to a function on the X86,
1060 // the stack frame looks like this:
1061 //
1062 // [RSP] -- return address
1063 // [RSP + 8] -- first nonreg argument (leftmost lexically)
1064 // [RSP +16] -- second nonreg argument, if 1st argument is <= 8 bytes in size
1065 // ...
1066 //
1067 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
1068 unsigned NumIntRegs = 0; // Int regs used for parameter passing.
1069 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
1070
1071 static const unsigned GPR8ArgRegs[] = {
1072 X86::DIL, X86::SIL, X86::DL, X86::CL, X86::R8B, X86::R9B
1073 };
1074 static const unsigned GPR16ArgRegs[] = {
1075 X86::DI, X86::SI, X86::DX, X86::CX, X86::R8W, X86::R9W
1076 };
1077 static const unsigned GPR32ArgRegs[] = {
1078 X86::EDI, X86::ESI, X86::EDX, X86::ECX, X86::R8D, X86::R9D
1079 };
1080 static const unsigned GPR64ArgRegs[] = {
1081 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1082 };
1083 static const unsigned XMMArgRegs[] = {
1084 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1085 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1086 };
1087
1088 for (unsigned i = 0; i < NumArgs; ++i) {
1089 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
1090 unsigned ArgIncrement = 8;
1091 unsigned ObjSize = 0;
1092 unsigned ObjIntRegs = 0;
1093 unsigned ObjXMMRegs = 0;
1094
1095 // FIXME: __int128 and long double support?
1096 HowToPassX86_64CCCArgument(ObjectVT, NumIntRegs, NumXMMRegs,
1097 ObjSize, ObjIntRegs, ObjXMMRegs);
1098 if (ObjSize > 8)
1099 ArgIncrement = ObjSize;
1100
1101 unsigned Reg = 0;
1102 SDOperand ArgValue;
1103 if (ObjIntRegs || ObjXMMRegs) {
1104 switch (ObjectVT) {
1105 default: assert(0 && "Unhandled argument type!");
1106 case MVT::i8:
1107 case MVT::i16:
1108 case MVT::i32:
1109 case MVT::i64: {
1110 TargetRegisterClass *RC = NULL;
1111 switch (ObjectVT) {
1112 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001113 case MVT::i8:
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001114 RC = X86::GR8RegisterClass;
1115 Reg = GPR8ArgRegs[NumIntRegs];
1116 break;
1117 case MVT::i16:
1118 RC = X86::GR16RegisterClass;
1119 Reg = GPR16ArgRegs[NumIntRegs];
1120 break;
1121 case MVT::i32:
1122 RC = X86::GR32RegisterClass;
1123 Reg = GPR32ArgRegs[NumIntRegs];
1124 break;
1125 case MVT::i64:
1126 RC = X86::GR64RegisterClass;
1127 Reg = GPR64ArgRegs[NumIntRegs];
1128 break;
1129 }
1130 Reg = AddLiveIn(MF, Reg, RC);
1131 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1132 break;
1133 }
1134 case MVT::f32:
1135 case MVT::f64:
1136 case MVT::v16i8:
1137 case MVT::v8i16:
1138 case MVT::v4i32:
1139 case MVT::v2i64:
1140 case MVT::v4f32:
1141 case MVT::v2f64: {
1142 TargetRegisterClass *RC= (ObjectVT == MVT::f32) ?
1143 X86::FR32RegisterClass : ((ObjectVT == MVT::f64) ?
1144 X86::FR64RegisterClass : X86::VR128RegisterClass);
1145 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], RC);
1146 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1147 break;
1148 }
1149 }
1150 NumIntRegs += ObjIntRegs;
1151 NumXMMRegs += ObjXMMRegs;
1152 } else if (ObjSize) {
1153 // XMM arguments have to be aligned on 16-byte boundary.
1154 if (ObjSize == 16)
1155 ArgOffset = ((ArgOffset + 15) / 16) * 16;
1156 // Create the SelectionDAG nodes corresponding to a load from this
1157 // parameter.
1158 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
1159 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Chenge71fe34d2006-10-09 20:57:25 +00001160 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001161 ArgOffset += ArgIncrement; // Move on to the next argument.
1162 }
1163
1164 ArgValues.push_back(ArgValue);
1165 }
1166
1167 // If the function takes variable number of arguments, make a frame index for
1168 // the start of the first vararg value... for expansion of llvm.va_start.
1169 if (isVarArg) {
1170 // For X86-64, if there are vararg parameters that are passed via
1171 // registers, then we must store them to their spots on the stack so they
1172 // may be loaded by deferencing the result of va_next.
1173 VarArgsGPOffset = NumIntRegs * 8;
1174 VarArgsFPOffset = 6 * 8 + NumXMMRegs * 16;
1175 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
1176 RegSaveFrameIndex = MFI->CreateStackObject(6 * 8 + 8 * 16, 16);
1177
1178 // Store the integer parameter registers.
Chris Lattner35a08552007-02-25 07:10:00 +00001179 SmallVector<SDOperand, 8> MemOps;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001180 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
1181 SDOperand FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1182 DAG.getConstant(VarArgsGPOffset, getPointerTy()));
1183 for (; NumIntRegs != 6; ++NumIntRegs) {
1184 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1185 X86::GR64RegisterClass);
1186 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
Evan Chengab51cf22006-10-13 21:14:26 +00001187 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001188 MemOps.push_back(Store);
1189 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1190 DAG.getConstant(8, getPointerTy()));
1191 }
1192
1193 // Now store the XMM (fp + vector) parameter registers.
1194 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1195 DAG.getConstant(VarArgsFPOffset, getPointerTy()));
1196 for (; NumXMMRegs != 8; ++NumXMMRegs) {
1197 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1198 X86::VR128RegisterClass);
1199 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
Evan Chengab51cf22006-10-13 21:14:26 +00001200 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001201 MemOps.push_back(Store);
1202 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1203 DAG.getConstant(16, getPointerTy()));
1204 }
1205 if (!MemOps.empty())
1206 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1207 &MemOps[0], MemOps.size());
1208 }
1209
1210 ArgValues.push_back(Root);
1211
1212 ReturnAddrIndex = 0; // No return address slot generated yet.
1213 BytesToPopOnReturn = 0; // Callee pops nothing.
1214 BytesCallerReserves = ArgOffset;
1215
1216 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +00001217 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
1218 &ArgValues[0], ArgValues.size());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001219}
1220
1221SDOperand
1222X86TargetLowering::LowerX86_64CCCCallTo(SDOperand Op, SelectionDAG &DAG) {
1223 SDOperand Chain = Op.getOperand(0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001224 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1225 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1226 SDOperand Callee = Op.getOperand(4);
1227 MVT::ValueType RetVT= Op.Val->getValueType(0);
1228 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1229
1230 // Count how many bytes are to be pushed on the stack.
1231 unsigned NumBytes = 0;
1232 unsigned NumIntRegs = 0; // Int regs used for parameter passing.
1233 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
1234
1235 static const unsigned GPR8ArgRegs[] = {
1236 X86::DIL, X86::SIL, X86::DL, X86::CL, X86::R8B, X86::R9B
1237 };
1238 static const unsigned GPR16ArgRegs[] = {
1239 X86::DI, X86::SI, X86::DX, X86::CX, X86::R8W, X86::R9W
1240 };
1241 static const unsigned GPR32ArgRegs[] = {
1242 X86::EDI, X86::ESI, X86::EDX, X86::ECX, X86::R8D, X86::R9D
1243 };
1244 static const unsigned GPR64ArgRegs[] = {
1245 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1246 };
1247 static const unsigned XMMArgRegs[] = {
1248 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1249 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1250 };
1251
1252 for (unsigned i = 0; i != NumOps; ++i) {
1253 SDOperand Arg = Op.getOperand(5+2*i);
1254 MVT::ValueType ArgVT = Arg.getValueType();
1255
1256 switch (ArgVT) {
1257 default: assert(0 && "Unknown value type!");
1258 case MVT::i8:
1259 case MVT::i16:
1260 case MVT::i32:
1261 case MVT::i64:
1262 if (NumIntRegs < 6)
1263 ++NumIntRegs;
1264 else
1265 NumBytes += 8;
1266 break;
1267 case MVT::f32:
1268 case MVT::f64:
1269 case MVT::v16i8:
1270 case MVT::v8i16:
1271 case MVT::v4i32:
1272 case MVT::v2i64:
1273 case MVT::v4f32:
1274 case MVT::v2f64:
1275 if (NumXMMRegs < 8)
1276 NumXMMRegs++;
1277 else if (ArgVT == MVT::f32 || ArgVT == MVT::f64)
1278 NumBytes += 8;
1279 else {
1280 // XMM arguments have to be aligned on 16-byte boundary.
1281 NumBytes = ((NumBytes + 15) / 16) * 16;
1282 NumBytes += 16;
1283 }
1284 break;
1285 }
1286 }
1287
1288 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
1289
1290 // Arguments go on the stack in reverse order, as specified by the ABI.
1291 unsigned ArgOffset = 0;
1292 NumIntRegs = 0;
1293 NumXMMRegs = 0;
Chris Lattner35a08552007-02-25 07:10:00 +00001294 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1295 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001296 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
1297 for (unsigned i = 0; i != NumOps; ++i) {
1298 SDOperand Arg = Op.getOperand(5+2*i);
1299 MVT::ValueType ArgVT = Arg.getValueType();
1300
1301 switch (ArgVT) {
1302 default: assert(0 && "Unexpected ValueType for argument!");
1303 case MVT::i8:
1304 case MVT::i16:
1305 case MVT::i32:
1306 case MVT::i64:
1307 if (NumIntRegs < 6) {
1308 unsigned Reg = 0;
1309 switch (ArgVT) {
1310 default: break;
1311 case MVT::i8: Reg = GPR8ArgRegs[NumIntRegs]; break;
1312 case MVT::i16: Reg = GPR16ArgRegs[NumIntRegs]; break;
1313 case MVT::i32: Reg = GPR32ArgRegs[NumIntRegs]; break;
1314 case MVT::i64: Reg = GPR64ArgRegs[NumIntRegs]; break;
1315 }
1316 RegsToPass.push_back(std::make_pair(Reg, Arg));
1317 ++NumIntRegs;
1318 } else {
1319 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1320 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001321 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001322 ArgOffset += 8;
1323 }
1324 break;
1325 case MVT::f32:
1326 case MVT::f64:
1327 case MVT::v16i8:
1328 case MVT::v8i16:
1329 case MVT::v4i32:
1330 case MVT::v2i64:
1331 case MVT::v4f32:
1332 case MVT::v2f64:
1333 if (NumXMMRegs < 8) {
1334 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
1335 NumXMMRegs++;
1336 } else {
1337 if (ArgVT != MVT::f32 && ArgVT != MVT::f64) {
1338 // XMM arguments have to be aligned on 16-byte boundary.
1339 ArgOffset = ((ArgOffset + 15) / 16) * 16;
1340 }
1341 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1342 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001343 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001344 if (ArgVT == MVT::f32 || ArgVT == MVT::f64)
1345 ArgOffset += 8;
1346 else
1347 ArgOffset += 16;
1348 }
1349 }
1350 }
1351
1352 if (!MemOpChains.empty())
1353 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1354 &MemOpChains[0], MemOpChains.size());
1355
1356 // Build a sequence of copy-to-reg nodes chained together with token chain
1357 // and flag operands which copy the outgoing args into registers.
1358 SDOperand InFlag;
1359 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1360 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1361 InFlag);
1362 InFlag = Chain.getValue(1);
1363 }
1364
1365 if (isVarArg) {
1366 // From AMD64 ABI document:
1367 // For calls that may call functions that use varargs or stdargs
1368 // (prototype-less calls or calls to functions containing ellipsis (...) in
1369 // the declaration) %al is used as hidden argument to specify the number
1370 // of SSE registers used. The contents of %al do not need to match exactly
1371 // the number of registers, but must be an ubound on the number of SSE
1372 // registers used and is in the range 0 - 8 inclusive.
1373 Chain = DAG.getCopyToReg(Chain, X86::AL,
1374 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1375 InFlag = Chain.getValue(1);
1376 }
1377
1378 // If the callee is a GlobalAddress node (quite common, every direct call is)
1379 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001380 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00001381 // We should use extra load for direct calls to dllimported functions in
1382 // non-JIT mode.
1383 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1384 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001385 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1386 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001387 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1388
Chris Lattnere56fef92007-02-25 06:40:16 +00001389 // Returns a chain & a flag for retval copy to use.
1390 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001391 SmallVector<SDOperand, 8> Ops;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001392 Ops.push_back(Chain);
1393 Ops.push_back(Callee);
1394
1395 // Add argument registers to the end of the list so that they are known live
1396 // into the call.
1397 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001398 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001399 RegsToPass[i].second.getValueType()));
1400
1401 if (InFlag.Val)
1402 Ops.push_back(InFlag);
1403
1404 // FIXME: Do not generate X86ISD::TAILCALL for now.
1405 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
1406 NodeTys, &Ops[0], Ops.size());
1407 InFlag = Chain.getValue(1);
1408
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001409 // Returns a flag for retval copy to use.
1410 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001411 Ops.clear();
1412 Ops.push_back(Chain);
1413 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1414 Ops.push_back(DAG.getConstant(0, getPointerTy()));
1415 Ops.push_back(InFlag);
1416 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
1417 if (RetVT != MVT::Other)
1418 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001419
Chris Lattner35a08552007-02-25 07:10:00 +00001420 SmallVector<SDOperand, 8> ResultVals;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001421 switch (RetVT) {
1422 default: assert(0 && "Unknown value type to return!");
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001423 case MVT::Other:
1424 NodeTys = DAG.getVTList(MVT::Other);
1425 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001426 case MVT::i8:
1427 Chain = DAG.getCopyFromReg(Chain, X86::AL, MVT::i8, InFlag).getValue(1);
1428 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001429 NodeTys = DAG.getVTList(MVT::i8, MVT::Other);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001430 break;
1431 case MVT::i16:
1432 Chain = DAG.getCopyFromReg(Chain, X86::AX, MVT::i16, InFlag).getValue(1);
1433 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001434 NodeTys = DAG.getVTList(MVT::i16, MVT::Other);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001435 break;
1436 case MVT::i32:
1437 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
1438 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001439 NodeTys = DAG.getVTList(MVT::i32, MVT::Other);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001440 break;
1441 case MVT::i64:
1442 if (Op.Val->getValueType(1) == MVT::i64) {
1443 // FIXME: __int128 support?
1444 Chain = DAG.getCopyFromReg(Chain, X86::RAX, MVT::i64, InFlag).getValue(1);
1445 ResultVals.push_back(Chain.getValue(0));
1446 Chain = DAG.getCopyFromReg(Chain, X86::RDX, MVT::i64,
1447 Chain.getValue(2)).getValue(1);
1448 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001449 NodeTys = DAG.getVTList(MVT::i64, MVT::i64, MVT::Other);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001450 } else {
1451 Chain = DAG.getCopyFromReg(Chain, X86::RAX, MVT::i64, InFlag).getValue(1);
1452 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001453 NodeTys = DAG.getVTList(MVT::i64, MVT::Other);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001454 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001455 break;
1456 case MVT::f32:
1457 case MVT::f64:
1458 case MVT::v16i8:
1459 case MVT::v8i16:
1460 case MVT::v4i32:
1461 case MVT::v2i64:
1462 case MVT::v4f32:
1463 case MVT::v2f64:
1464 // FIXME: long double support?
1465 Chain = DAG.getCopyFromReg(Chain, X86::XMM0, RetVT, InFlag).getValue(1);
1466 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001467 NodeTys = DAG.getVTList(RetVT, MVT::Other);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001468 break;
1469 }
1470
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001471 // Merge everything together with a MERGE_VALUES node.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001472 ResultVals.push_back(Chain);
1473 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
1474 &ResultVals[0], ResultVals.size());
1475 return Res.getValue(Op.ResNo);
1476}
1477
Chris Lattner76ac0682005-11-15 00:40:23 +00001478//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001479// Fast & FastCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +00001480//===----------------------------------------------------------------------===//
1481//
1482// The X86 'fast' calling convention passes up to two integer arguments in
1483// registers (an appropriate portion of EAX/EDX), passes arguments in C order,
1484// and requires that the callee pop its arguments off the stack (allowing proper
1485// tail calls), and has the same return value conventions as C calling convs.
1486//
1487// This calling convention always arranges for the callee pop value to be 8n+4
1488// bytes, which is needed for tail recursion elimination and stack alignment
1489// reasons.
1490//
1491// Note that this can be enhanced in the future to pass fp vals in registers
1492// (when we have a global fp allocator) and do other tricks.
1493//
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001494//===----------------------------------------------------------------------===//
1495// The X86 'fastcall' calling convention passes up to two integer arguments in
1496// registers (an appropriate portion of ECX/EDX), passes arguments in C order,
1497// and requires that the callee pop its arguments off the stack (allowing proper
1498// tail calls), and has the same return value conventions as C calling convs.
1499//
1500// This calling convention always arranges for the callee pop value to be 8n+4
1501// bytes, which is needed for tail recursion elimination and stack alignment
1502// reasons.
Chris Lattner76ac0682005-11-15 00:40:23 +00001503
Evan Cheng48940d12006-04-27 01:32:22 +00001504
Evan Cheng17e734f2006-05-23 21:06:34 +00001505SDOperand
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001506X86TargetLowering::LowerFastCCArguments(SDOperand Op, SelectionDAG &DAG,
1507 bool isFastCall) {
Evan Cheng17e734f2006-05-23 21:06:34 +00001508 unsigned NumArgs = Op.Val->getNumValues()-1;
Chris Lattner76ac0682005-11-15 00:40:23 +00001509 MachineFunction &MF = DAG.getMachineFunction();
1510 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +00001511 SDOperand Root = Op.getOperand(0);
Chris Lattner35a08552007-02-25 07:10:00 +00001512 SmallVector<SDOperand, 8> ArgValues;
Chris Lattner76ac0682005-11-15 00:40:23 +00001513
Evan Cheng48940d12006-04-27 01:32:22 +00001514 // Add DAG nodes to load the arguments... On entry to a function the stack
1515 // frame looks like this:
1516 //
1517 // [ESP] -- return address
1518 // [ESP + 4] -- first nonreg argument (leftmost lexically)
Evan Chengcbfb3d02006-05-26 18:37:16 +00001519 // [ESP + 8] -- second nonreg argument, if 1st argument is <= 4 bytes in size
Evan Cheng48940d12006-04-27 01:32:22 +00001520 // ...
Chris Lattner76ac0682005-11-15 00:40:23 +00001521 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
1522
1523 // Keep track of the number of integer regs passed so far. This can be either
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001524 // 0 (neither EAX/ECX or EDX used), 1 (EAX/ECX is used) or 2 (EAX/ECX and EDX
1525 // are both used).
Chris Lattner76ac0682005-11-15 00:40:23 +00001526 unsigned NumIntRegs = 0;
Evan Cheng89001ad2006-04-27 08:31:10 +00001527 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Evan Cheng2a330942006-05-25 00:59:30 +00001528
1529 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +00001530 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +00001531 };
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001532
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001533 static const unsigned GPRArgRegs[][2][2] = {
1534 {{ X86::AL, X86::DL }, { X86::CL, X86::DL }},
1535 {{ X86::AX, X86::DX }, { X86::CX, X86::DX }},
1536 {{ X86::EAX, X86::EDX }, { X86::ECX, X86::EDX }}
1537 };
1538
1539 static const TargetRegisterClass* GPRClasses[3] = {
1540 X86::GR8RegisterClass, X86::GR16RegisterClass, X86::GR32RegisterClass
1541 };
1542
1543 unsigned GPRInd = (isFastCall ? 1 : 0);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00001544 for (unsigned i = 0; i < NumArgs; ++i) {
Evan Cheng17e734f2006-05-23 21:06:34 +00001545 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
1546 unsigned ArgIncrement = 4;
1547 unsigned ObjSize = 0;
Evan Cheng17e734f2006-05-23 21:06:34 +00001548 unsigned ObjXMMRegs = 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001549 unsigned ObjIntRegs = 0;
1550 unsigned Reg = 0;
1551 SDOperand ArgValue;
Chris Lattner76ac0682005-11-15 00:40:23 +00001552
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001553 HowToPassCallArgument(ObjectVT,
1554 true, // Use as much registers as possible
1555 NumIntRegs, NumXMMRegs,
1556 (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS),
1557 ObjSize, ObjIntRegs, ObjXMMRegs,
1558 !isFastCall);
1559
Evan Chenga01e7992006-05-26 18:39:59 +00001560 if (ObjSize > 4)
Evan Cheng17e734f2006-05-23 21:06:34 +00001561 ArgIncrement = ObjSize;
Evan Cheng48940d12006-04-27 01:32:22 +00001562
Evan Cheng17e734f2006-05-23 21:06:34 +00001563 if (ObjIntRegs || ObjXMMRegs) {
1564 switch (ObjectVT) {
1565 default: assert(0 && "Unhandled argument type!");
Evan Cheng17e734f2006-05-23 21:06:34 +00001566 case MVT::i8:
Evan Cheng17e734f2006-05-23 21:06:34 +00001567 case MVT::i16:
Nick Lewycky0c497222007-01-28 15:39:16 +00001568 case MVT::i32: {
1569 unsigned RegToUse = GPRArgRegs[ObjectVT-MVT::i8][GPRInd][NumIntRegs];
1570 Reg = AddLiveIn(MF, RegToUse, GPRClasses[ObjectVT-MVT::i8]);
1571 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1572 break;
1573 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001574 case MVT::v16i8:
1575 case MVT::v8i16:
1576 case MVT::v4i32:
1577 case MVT::v2i64:
1578 case MVT::v4f32:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001579 case MVT::v2f64: {
1580 assert(!isFastCall && "Unhandled argument type!");
Evan Cheng17e734f2006-05-23 21:06:34 +00001581 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], X86::VR128RegisterClass);
1582 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1583 break;
Evan Cheng48940d12006-04-27 01:32:22 +00001584 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001585 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001586 NumIntRegs += ObjIntRegs;
1587 NumXMMRegs += ObjXMMRegs;
Chris Lattner76ac0682005-11-15 00:40:23 +00001588 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001589 if (ObjSize) {
Evan Chengb92f4182006-05-26 20:37:47 +00001590 // XMM arguments have to be aligned on 16-byte boundary.
1591 if (ObjSize == 16)
1592 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Evan Cheng17e734f2006-05-23 21:06:34 +00001593 // Create the SelectionDAG nodes corresponding to a load from this
1594 // parameter.
1595 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
1596 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001597 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
1598
Evan Cheng17e734f2006-05-23 21:06:34 +00001599 ArgOffset += ArgIncrement; // Move on to the next argument.
1600 }
1601
1602 ArgValues.push_back(ArgValue);
Chris Lattner76ac0682005-11-15 00:40:23 +00001603 }
1604
Evan Cheng17e734f2006-05-23 21:06:34 +00001605 ArgValues.push_back(Root);
1606
Chris Lattner76ac0682005-11-15 00:40:23 +00001607 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1608 // arguments and the arguments after the retaddr has been pushed are aligned.
1609 if ((ArgOffset & 7) == 0)
1610 ArgOffset += 4;
1611
1612 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001613 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
Chris Lattner76ac0682005-11-15 00:40:23 +00001614 ReturnAddrIndex = 0; // No return address slot generated yet.
1615 BytesToPopOnReturn = ArgOffset; // Callee pops all stack arguments.
1616 BytesCallerReserves = 0;
1617
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001618 MF.getInfo<X86FunctionInfo>()->setBytesToPopOnReturn(BytesToPopOnReturn);
1619
Chris Lattner76ac0682005-11-15 00:40:23 +00001620 // Finally, inform the code generator which regs we return values in.
Evan Cheng17e734f2006-05-23 21:06:34 +00001621 switch (getValueType(MF.getFunction()->getReturnType())) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001622 default: assert(0 && "Unknown type!");
1623 case MVT::isVoid: break;
Chris Lattnerf598d732006-10-03 17:18:42 +00001624 case MVT::i1:
Chris Lattner76ac0682005-11-15 00:40:23 +00001625 case MVT::i8:
1626 case MVT::i16:
1627 case MVT::i32:
1628 MF.addLiveOut(X86::EAX);
1629 break;
1630 case MVT::i64:
1631 MF.addLiveOut(X86::EAX);
1632 MF.addLiveOut(X86::EDX);
1633 break;
1634 case MVT::f32:
1635 case MVT::f64:
1636 MF.addLiveOut(X86::ST0);
1637 break;
Evan Cheng5ee96892006-05-25 18:56:34 +00001638 case MVT::v16i8:
1639 case MVT::v8i16:
1640 case MVT::v4i32:
1641 case MVT::v2i64:
1642 case MVT::v4f32:
1643 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001644 assert(!isFastCall && "Unknown result type");
Evan Cheng88decde2006-04-28 21:29:37 +00001645 MF.addLiveOut(X86::XMM0);
1646 break;
1647 }
Evan Cheng88decde2006-04-28 21:29:37 +00001648
Evan Cheng17e734f2006-05-23 21:06:34 +00001649 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +00001650 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
1651 &ArgValues[0], ArgValues.size());
Chris Lattner76ac0682005-11-15 00:40:23 +00001652}
1653
Chris Lattner104aa5d2006-09-26 03:57:53 +00001654SDOperand X86TargetLowering::LowerFastCCCallTo(SDOperand Op, SelectionDAG &DAG,
1655 bool isFastCall) {
Evan Cheng2a330942006-05-25 00:59:30 +00001656 SDOperand Chain = Op.getOperand(0);
Evan Cheng2a330942006-05-25 00:59:30 +00001657 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1658 SDOperand Callee = Op.getOperand(4);
1659 MVT::ValueType RetVT= Op.Val->getValueType(0);
1660 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1661
Chris Lattner76ac0682005-11-15 00:40:23 +00001662 // Count how many bytes are to be pushed on the stack.
1663 unsigned NumBytes = 0;
1664
1665 // Keep track of the number of integer regs passed so far. This can be either
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001666 // 0 (neither EAX/ECX or EDX used), 1 (EAX/ECX is used) or 2 (EAX/ECX and EDX
1667 // are both used).
Chris Lattner76ac0682005-11-15 00:40:23 +00001668 unsigned NumIntRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +00001669 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Chris Lattner76ac0682005-11-15 00:40:23 +00001670
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001671 static const unsigned GPRArgRegs[][2][2] = {
1672 {{ X86::AL, X86::DL }, { X86::CL, X86::DL }},
1673 {{ X86::AX, X86::DX }, { X86::CX, X86::DX }},
1674 {{ X86::EAX, X86::EDX }, { X86::ECX, X86::EDX }}
Evan Cheng2a330942006-05-25 00:59:30 +00001675 };
1676 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +00001677 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +00001678 };
1679
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001680 unsigned GPRInd = (isFastCall ? 1 : 0);
Evan Cheng2a330942006-05-25 00:59:30 +00001681 for (unsigned i = 0; i != NumOps; ++i) {
1682 SDOperand Arg = Op.getOperand(5+2*i);
1683
1684 switch (Arg.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001685 default: assert(0 && "Unknown value type!");
Chris Lattner76ac0682005-11-15 00:40:23 +00001686 case MVT::i8:
1687 case MVT::i16:
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001688 case MVT::i32: {
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001689 unsigned MaxNumIntRegs = (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS);
1690 if (NumIntRegs < MaxNumIntRegs) {
1691 ++NumIntRegs;
1692 break;
1693 }
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001694 } // Fall through
Chris Lattner76ac0682005-11-15 00:40:23 +00001695 case MVT::f32:
1696 NumBytes += 4;
1697 break;
Chris Lattner76ac0682005-11-15 00:40:23 +00001698 case MVT::f64:
1699 NumBytes += 8;
1700 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001701 case MVT::v16i8:
1702 case MVT::v8i16:
1703 case MVT::v4i32:
1704 case MVT::v2i64:
1705 case MVT::v4f32:
Evan Cheng5ee96892006-05-25 18:56:34 +00001706 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001707 assert(!isFastCall && "Unknown value type!");
1708 if (NumXMMRegs < 4)
1709 NumXMMRegs++;
1710 else {
1711 // XMM arguments have to be aligned on 16-byte boundary.
1712 NumBytes = ((NumBytes + 15) / 16) * 16;
1713 NumBytes += 16;
1714 }
1715 break;
Chris Lattner76ac0682005-11-15 00:40:23 +00001716 }
Evan Cheng2a330942006-05-25 00:59:30 +00001717 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001718
1719 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1720 // arguments and the arguments after the retaddr has been pushed are aligned.
1721 if ((NumBytes & 7) == 0)
1722 NumBytes += 4;
1723
Chris Lattner62c34842006-02-13 09:00:43 +00001724 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +00001725
1726 // Arguments go on the stack in reverse order, as specified by the ABI.
1727 unsigned ArgOffset = 0;
Chris Lattner76ac0682005-11-15 00:40:23 +00001728 NumIntRegs = 0;
Chris Lattner35a08552007-02-25 07:10:00 +00001729 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1730 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001731 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001732 for (unsigned i = 0; i != NumOps; ++i) {
1733 SDOperand Arg = Op.getOperand(5+2*i);
1734
1735 switch (Arg.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001736 default: assert(0 && "Unexpected ValueType for argument!");
Chris Lattner76ac0682005-11-15 00:40:23 +00001737 case MVT::i8:
1738 case MVT::i16:
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001739 case MVT::i32: {
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001740 unsigned MaxNumIntRegs = (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS);
1741 if (NumIntRegs < MaxNumIntRegs) {
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001742 unsigned RegToUse =
1743 GPRArgRegs[Arg.getValueType()-MVT::i8][GPRInd][NumIntRegs];
1744 RegsToPass.push_back(std::make_pair(RegToUse, Arg));
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001745 ++NumIntRegs;
1746 break;
1747 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001748 } // Fall through
Chris Lattner76ac0682005-11-15 00:40:23 +00001749 case MVT::f32: {
1750 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001751 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001752 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner76ac0682005-11-15 00:40:23 +00001753 ArgOffset += 4;
1754 break;
1755 }
Evan Cheng2a330942006-05-25 00:59:30 +00001756 case MVT::f64: {
Chris Lattner76ac0682005-11-15 00:40:23 +00001757 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001758 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001759 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner76ac0682005-11-15 00:40:23 +00001760 ArgOffset += 8;
1761 break;
1762 }
Evan Cheng2a330942006-05-25 00:59:30 +00001763 case MVT::v16i8:
1764 case MVT::v8i16:
1765 case MVT::v4i32:
1766 case MVT::v2i64:
1767 case MVT::v4f32:
Evan Cheng5ee96892006-05-25 18:56:34 +00001768 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001769 assert(!isFastCall && "Unexpected ValueType for argument!");
1770 if (NumXMMRegs < 4) {
1771 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
1772 NumXMMRegs++;
1773 } else {
1774 // XMM arguments have to be aligned on 16-byte boundary.
1775 ArgOffset = ((ArgOffset + 15) / 16) * 16;
1776 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1777 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1778 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
1779 ArgOffset += 16;
1780 }
1781 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001782 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001783 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001784
Evan Cheng2a330942006-05-25 00:59:30 +00001785 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001786 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1787 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +00001788
Nate Begeman7e5496d2006-02-17 00:03:04 +00001789 // Build a sequence of copy-to-reg nodes chained together with token chain
1790 // and flag operands which copy the outgoing args into registers.
1791 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +00001792 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1793 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1794 InFlag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001795 InFlag = Chain.getValue(1);
1796 }
1797
Evan Cheng2a330942006-05-25 00:59:30 +00001798 // If the callee is a GlobalAddress node (quite common, every direct call is)
1799 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001800 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00001801 // We should use extra load for direct calls to dllimported functions in
1802 // non-JIT mode.
1803 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1804 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001805 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1806 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +00001807 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1808
Evan Cheng84a041e2007-02-21 21:18:14 +00001809 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1810 // GOT pointer.
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001811 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1812 Subtarget->isPICStyleGOT()) {
1813 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1814 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1815 InFlag);
1816 InFlag = Chain.getValue(1);
1817 }
1818
Chris Lattnere56fef92007-02-25 06:40:16 +00001819 // Returns a chain & a flag for retval copy to use.
1820 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001821 SmallVector<SDOperand, 8> Ops;
Nate Begeman7e5496d2006-02-17 00:03:04 +00001822 Ops.push_back(Chain);
1823 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +00001824
1825 // Add argument registers to the end of the list so that they are known live
1826 // into the call.
1827 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001828 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +00001829 RegsToPass[i].second.getValueType()));
1830
Evan Cheng84a041e2007-02-21 21:18:14 +00001831 // Add an implicit use GOT pointer in EBX.
1832 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1833 Subtarget->isPICStyleGOT())
1834 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1835
Nate Begeman7e5496d2006-02-17 00:03:04 +00001836 if (InFlag.Val)
1837 Ops.push_back(InFlag);
1838
1839 // FIXME: Do not generate X86ISD::TAILCALL for now.
Chris Lattner3d826992006-05-16 06:45:34 +00001840 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001841 NodeTys, &Ops[0], Ops.size());
Nate Begeman7e5496d2006-02-17 00:03:04 +00001842 InFlag = Chain.getValue(1);
1843
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001844 // Returns a flag for retval copy to use.
1845 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001846 Ops.clear();
1847 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +00001848 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1849 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001850 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001851 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Evan Cheng2a330942006-05-25 00:59:30 +00001852 if (RetVT != MVT::Other)
1853 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001854
Chris Lattner35a08552007-02-25 07:10:00 +00001855 SmallVector<SDOperand, 8> ResultVals;
Evan Cheng2a330942006-05-25 00:59:30 +00001856 switch (RetVT) {
1857 default: assert(0 && "Unknown value type to return!");
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001858 case MVT::Other:
1859 NodeTys = DAG.getVTList(MVT::Other);
1860 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001861 case MVT::i8:
1862 Chain = DAG.getCopyFromReg(Chain, X86::AL, MVT::i8, InFlag).getValue(1);
1863 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001864 NodeTys = DAG.getVTList(MVT::i8, MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +00001865 break;
1866 case MVT::i16:
1867 Chain = DAG.getCopyFromReg(Chain, X86::AX, MVT::i16, InFlag).getValue(1);
1868 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001869 NodeTys = DAG.getVTList(MVT::i16, MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +00001870 break;
1871 case MVT::i32:
1872 if (Op.Val->getValueType(1) == MVT::i32) {
1873 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
1874 ResultVals.push_back(Chain.getValue(0));
1875 Chain = DAG.getCopyFromReg(Chain, X86::EDX, MVT::i32,
1876 Chain.getValue(2)).getValue(1);
1877 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001878 NodeTys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +00001879 } else {
1880 Chain = DAG.getCopyFromReg(Chain, X86::EAX, MVT::i32, InFlag).getValue(1);
1881 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001882 NodeTys = DAG.getVTList(MVT::i32, MVT::Other);
Evan Cheng172fce72006-01-06 00:43:03 +00001883 }
Evan Cheng2a330942006-05-25 00:59:30 +00001884 break;
1885 case MVT::v16i8:
1886 case MVT::v8i16:
1887 case MVT::v4i32:
1888 case MVT::v2i64:
1889 case MVT::v4f32:
1890 case MVT::v2f64:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001891 if (isFastCall) {
1892 assert(0 && "Unknown value type to return!");
1893 } else {
1894 Chain = DAG.getCopyFromReg(Chain, X86::XMM0, RetVT, InFlag).getValue(1);
1895 ResultVals.push_back(Chain.getValue(0));
Chris Lattnere56fef92007-02-25 06:40:16 +00001896 NodeTys = DAG.getVTList(RetVT, MVT::Other);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001897 }
1898 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001899 case MVT::f32:
1900 case MVT::f64: {
Chris Lattner35a08552007-02-25 07:10:00 +00001901 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
1902 SmallVector<SDOperand, 8> Ops;
Evan Cheng2a330942006-05-25 00:59:30 +00001903 Ops.push_back(Chain);
1904 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001905 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys,
1906 &Ops[0], Ops.size());
Evan Cheng2a330942006-05-25 00:59:30 +00001907 Chain = RetVal.getValue(1);
1908 InFlag = RetVal.getValue(2);
1909 if (X86ScalarSSE) {
1910 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
1911 // shouldn't be necessary except that RFP cannot be live across
1912 // multiple blocks. When stackifier is fixed, they can be uncoupled.
1913 MachineFunction &MF = DAG.getMachineFunction();
1914 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
1915 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner35a08552007-02-25 07:10:00 +00001916 Tys = DAG.getVTList(MVT::Other);
Evan Cheng2a330942006-05-25 00:59:30 +00001917 Ops.clear();
Nate Begeman7e5496d2006-02-17 00:03:04 +00001918 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +00001919 Ops.push_back(RetVal);
1920 Ops.push_back(StackSlot);
1921 Ops.push_back(DAG.getValueType(RetVT));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001922 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001923 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Chenge71fe34d2006-10-09 20:57:25 +00001924 RetVal = DAG.getLoad(RetVT, Chain, StackSlot, NULL, 0);
Evan Cheng2a330942006-05-25 00:59:30 +00001925 Chain = RetVal.getValue(1);
1926 }
Evan Cheng172fce72006-01-06 00:43:03 +00001927
Evan Cheng2a330942006-05-25 00:59:30 +00001928 if (RetVT == MVT::f32 && !X86ScalarSSE)
1929 // FIXME: we would really like to remember that this FP_ROUND
1930 // operation is okay to eliminate if we allow excess FP precision.
1931 RetVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, RetVal);
1932 ResultVals.push_back(RetVal);
Chris Lattnere56fef92007-02-25 06:40:16 +00001933 NodeTys = DAG.getVTList(RetVT, MVT::Other);
1934
Evan Cheng2a330942006-05-25 00:59:30 +00001935 break;
1936 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001937 }
Nate Begeman7e5496d2006-02-17 00:03:04 +00001938
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001939 // Merge everything together with a MERGE_VALUES node.
Evan Cheng2a330942006-05-25 00:59:30 +00001940 ResultVals.push_back(Chain);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001941 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
1942 &ResultVals[0], ResultVals.size());
Evan Cheng2a330942006-05-25 00:59:30 +00001943 return Res.getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001944}
1945
1946SDOperand X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
1947 if (ReturnAddrIndex == 0) {
1948 // Set up a frame object for the return address.
1949 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001950 if (Subtarget->is64Bit())
1951 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(8, -8);
1952 else
1953 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
Chris Lattner76ac0682005-11-15 00:40:23 +00001954 }
1955
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001956 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattner76ac0682005-11-15 00:40:23 +00001957}
1958
1959
1960
Evan Cheng45df7f82006-01-30 23:41:35 +00001961/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1962/// specific condition code. It returns a false if it cannot do a direct
Chris Lattner7a627672006-09-13 03:22:10 +00001963/// translation. X86CC is the translated CondCode. LHS/RHS are modified as
1964/// needed.
Evan Cheng78038292006-04-05 23:38:46 +00001965static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
Chris Lattner7a627672006-09-13 03:22:10 +00001966 unsigned &X86CC, SDOperand &LHS, SDOperand &RHS,
1967 SelectionDAG &DAG) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001968 X86CC = X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001969 if (!isFP) {
Chris Lattner971e3392006-09-13 17:04:54 +00001970 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
1971 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
1972 // X > -1 -> X == 0, jump !sign.
1973 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001974 X86CC = X86::COND_NS;
Chris Lattner971e3392006-09-13 17:04:54 +00001975 return true;
1976 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
1977 // X < 0 -> X == 0, jump on sign.
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001978 X86CC = X86::COND_S;
Chris Lattner971e3392006-09-13 17:04:54 +00001979 return true;
1980 }
Chris Lattner7a627672006-09-13 03:22:10 +00001981 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001982
Evan Cheng172fce72006-01-06 00:43:03 +00001983 switch (SetCCOpcode) {
1984 default: break;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001985 case ISD::SETEQ: X86CC = X86::COND_E; break;
1986 case ISD::SETGT: X86CC = X86::COND_G; break;
1987 case ISD::SETGE: X86CC = X86::COND_GE; break;
1988 case ISD::SETLT: X86CC = X86::COND_L; break;
1989 case ISD::SETLE: X86CC = X86::COND_LE; break;
1990 case ISD::SETNE: X86CC = X86::COND_NE; break;
1991 case ISD::SETULT: X86CC = X86::COND_B; break;
1992 case ISD::SETUGT: X86CC = X86::COND_A; break;
1993 case ISD::SETULE: X86CC = X86::COND_BE; break;
1994 case ISD::SETUGE: X86CC = X86::COND_AE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001995 }
1996 } else {
1997 // On a floating point condition, the flags are set as follows:
1998 // ZF PF CF op
1999 // 0 | 0 | 0 | X > Y
2000 // 0 | 0 | 1 | X < Y
2001 // 1 | 0 | 0 | X == Y
2002 // 1 | 1 | 1 | unordered
Chris Lattner7a627672006-09-13 03:22:10 +00002003 bool Flip = false;
Evan Cheng172fce72006-01-06 00:43:03 +00002004 switch (SetCCOpcode) {
2005 default: break;
2006 case ISD::SETUEQ:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002007 case ISD::SETEQ: X86CC = X86::COND_E; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00002008 case ISD::SETOLT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00002009 case ISD::SETOGT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002010 case ISD::SETGT: X86CC = X86::COND_A; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00002011 case ISD::SETOLE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00002012 case ISD::SETOGE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002013 case ISD::SETGE: X86CC = X86::COND_AE; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00002014 case ISD::SETUGT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00002015 case ISD::SETULT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002016 case ISD::SETLT: X86CC = X86::COND_B; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00002017 case ISD::SETUGE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00002018 case ISD::SETULE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002019 case ISD::SETLE: X86CC = X86::COND_BE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00002020 case ISD::SETONE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002021 case ISD::SETNE: X86CC = X86::COND_NE; break;
2022 case ISD::SETUO: X86CC = X86::COND_P; break;
2023 case ISD::SETO: X86CC = X86::COND_NP; break;
Evan Cheng172fce72006-01-06 00:43:03 +00002024 }
Chris Lattner7a627672006-09-13 03:22:10 +00002025 if (Flip)
2026 std::swap(LHS, RHS);
Evan Cheng172fce72006-01-06 00:43:03 +00002027 }
Evan Cheng45df7f82006-01-30 23:41:35 +00002028
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002029 return X86CC != X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00002030}
2031
Evan Cheng339edad2006-01-11 00:33:36 +00002032/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2033/// code. Current x86 isa includes the following FP cmov instructions:
Evan Cheng73a1ad92006-01-10 20:26:56 +00002034/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng339edad2006-01-11 00:33:36 +00002035static bool hasFPCMov(unsigned X86CC) {
Evan Cheng73a1ad92006-01-10 20:26:56 +00002036 switch (X86CC) {
2037 default:
2038 return false;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002039 case X86::COND_B:
2040 case X86::COND_BE:
2041 case X86::COND_E:
2042 case X86::COND_P:
2043 case X86::COND_A:
2044 case X86::COND_AE:
2045 case X86::COND_NE:
2046 case X86::COND_NP:
Evan Cheng73a1ad92006-01-10 20:26:56 +00002047 return true;
2048 }
2049}
2050
Evan Chengc995b452006-04-06 23:23:56 +00002051/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
Evan Chengac847262006-04-07 21:53:05 +00002052/// true if Op is undef or if its value falls within the specified range (L, H].
Evan Chengc995b452006-04-06 23:23:56 +00002053static bool isUndefOrInRange(SDOperand Op, unsigned Low, unsigned Hi) {
2054 if (Op.getOpcode() == ISD::UNDEF)
2055 return true;
2056
2057 unsigned Val = cast<ConstantSDNode>(Op)->getValue();
Evan Chengac847262006-04-07 21:53:05 +00002058 return (Val >= Low && Val < Hi);
2059}
2060
2061/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
2062/// true if Op is undef or if its value equal to the specified value.
2063static bool isUndefOrEqual(SDOperand Op, unsigned Val) {
2064 if (Op.getOpcode() == ISD::UNDEF)
2065 return true;
2066 return cast<ConstantSDNode>(Op)->getValue() == Val;
Evan Chengc995b452006-04-06 23:23:56 +00002067}
2068
Evan Cheng68ad48b2006-03-22 18:59:22 +00002069/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
2070/// specifies a shuffle of elements that is suitable for input to PSHUFD.
2071bool X86::isPSHUFDMask(SDNode *N) {
2072 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2073
2074 if (N->getNumOperands() != 4)
2075 return false;
2076
2077 // Check if the value doesn't reference the second vector.
Evan Chengb7fedff2006-03-29 23:07:14 +00002078 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002079 SDOperand Arg = N->getOperand(i);
2080 if (Arg.getOpcode() == ISD::UNDEF) continue;
2081 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2082 if (cast<ConstantSDNode>(Arg)->getValue() >= 4)
Evan Chengb7fedff2006-03-29 23:07:14 +00002083 return false;
2084 }
2085
2086 return true;
2087}
2088
2089/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00002090/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
Evan Chengb7fedff2006-03-29 23:07:14 +00002091bool X86::isPSHUFHWMask(SDNode *N) {
2092 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2093
2094 if (N->getNumOperands() != 8)
2095 return false;
2096
2097 // Lower quadword copied in order.
2098 for (unsigned i = 0; i != 4; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002099 SDOperand Arg = N->getOperand(i);
2100 if (Arg.getOpcode() == ISD::UNDEF) continue;
2101 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2102 if (cast<ConstantSDNode>(Arg)->getValue() != i)
Evan Chengb7fedff2006-03-29 23:07:14 +00002103 return false;
2104 }
2105
2106 // Upper quadword shuffled.
2107 for (unsigned i = 4; i != 8; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002108 SDOperand Arg = N->getOperand(i);
2109 if (Arg.getOpcode() == ISD::UNDEF) continue;
2110 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2111 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002112 if (Val < 4 || Val > 7)
2113 return false;
2114 }
2115
2116 return true;
2117}
2118
2119/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00002120/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
Evan Chengb7fedff2006-03-29 23:07:14 +00002121bool X86::isPSHUFLWMask(SDNode *N) {
2122 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2123
2124 if (N->getNumOperands() != 8)
2125 return false;
2126
2127 // Upper quadword copied in order.
Evan Chengac847262006-04-07 21:53:05 +00002128 for (unsigned i = 4; i != 8; ++i)
2129 if (!isUndefOrEqual(N->getOperand(i), i))
Evan Chengb7fedff2006-03-29 23:07:14 +00002130 return false;
Evan Chengb7fedff2006-03-29 23:07:14 +00002131
2132 // Lower quadword shuffled.
Evan Chengac847262006-04-07 21:53:05 +00002133 for (unsigned i = 0; i != 4; ++i)
2134 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
Evan Chengb7fedff2006-03-29 23:07:14 +00002135 return false;
Evan Cheng68ad48b2006-03-22 18:59:22 +00002136
2137 return true;
2138}
2139
Evan Chengd27fb3e2006-03-24 01:18:28 +00002140/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2141/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Chris Lattner35a08552007-02-25 07:10:00 +00002142static bool isSHUFPMask(const SDOperand *Elems, unsigned NumElems) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002143 if (NumElems != 2 && NumElems != 4) return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00002144
Evan Cheng60f0b892006-04-20 08:58:49 +00002145 unsigned Half = NumElems / 2;
2146 for (unsigned i = 0; i < Half; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00002147 if (!isUndefOrInRange(Elems[i], 0, NumElems))
Evan Cheng60f0b892006-04-20 08:58:49 +00002148 return false;
2149 for (unsigned i = Half; i < NumElems; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00002150 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
Evan Cheng60f0b892006-04-20 08:58:49 +00002151 return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00002152
2153 return true;
2154}
2155
Evan Cheng60f0b892006-04-20 08:58:49 +00002156bool X86::isSHUFPMask(SDNode *N) {
2157 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002158 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00002159}
2160
2161/// isCommutedSHUFP - Returns true if the shuffle mask is except
2162/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2163/// half elements to come from vector 1 (which would equal the dest.) and
2164/// the upper half to come from vector 2.
Chris Lattner35a08552007-02-25 07:10:00 +00002165static bool isCommutedSHUFP(const SDOperand *Ops, unsigned NumOps) {
2166 if (NumOps != 2 && NumOps != 4) return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002167
Chris Lattner35a08552007-02-25 07:10:00 +00002168 unsigned Half = NumOps / 2;
Evan Cheng60f0b892006-04-20 08:58:49 +00002169 for (unsigned i = 0; i < Half; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00002170 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
Evan Cheng60f0b892006-04-20 08:58:49 +00002171 return false;
Chris Lattner35a08552007-02-25 07:10:00 +00002172 for (unsigned i = Half; i < NumOps; ++i)
2173 if (!isUndefOrInRange(Ops[i], 0, NumOps))
Evan Cheng60f0b892006-04-20 08:58:49 +00002174 return false;
2175 return true;
2176}
2177
2178static bool isCommutedSHUFP(SDNode *N) {
2179 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002180 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00002181}
2182
Evan Cheng2595a682006-03-24 02:58:06 +00002183/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2184/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
2185bool X86::isMOVHLPSMask(SDNode *N) {
2186 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2187
Evan Cheng1a194a52006-03-28 06:50:32 +00002188 if (N->getNumOperands() != 4)
Evan Cheng2595a682006-03-24 02:58:06 +00002189 return false;
2190
Evan Cheng1a194a52006-03-28 06:50:32 +00002191 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Evan Chengac847262006-04-07 21:53:05 +00002192 return isUndefOrEqual(N->getOperand(0), 6) &&
2193 isUndefOrEqual(N->getOperand(1), 7) &&
2194 isUndefOrEqual(N->getOperand(2), 2) &&
2195 isUndefOrEqual(N->getOperand(3), 3);
Evan Cheng1a194a52006-03-28 06:50:32 +00002196}
2197
Evan Cheng922e1912006-11-07 22:14:24 +00002198/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2199/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2200/// <2, 3, 2, 3>
2201bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
2202 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2203
2204 if (N->getNumOperands() != 4)
2205 return false;
2206
2207 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
2208 return isUndefOrEqual(N->getOperand(0), 2) &&
2209 isUndefOrEqual(N->getOperand(1), 3) &&
2210 isUndefOrEqual(N->getOperand(2), 2) &&
2211 isUndefOrEqual(N->getOperand(3), 3);
2212}
2213
Evan Chengc995b452006-04-06 23:23:56 +00002214/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2215/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
2216bool X86::isMOVLPMask(SDNode *N) {
2217 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2218
2219 unsigned NumElems = N->getNumOperands();
2220 if (NumElems != 2 && NumElems != 4)
2221 return false;
2222
Evan Chengac847262006-04-07 21:53:05 +00002223 for (unsigned i = 0; i < NumElems/2; ++i)
2224 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
2225 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002226
Evan Chengac847262006-04-07 21:53:05 +00002227 for (unsigned i = NumElems/2; i < NumElems; ++i)
2228 if (!isUndefOrEqual(N->getOperand(i), i))
2229 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002230
2231 return true;
2232}
2233
2234/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng7855e4d2006-04-19 20:35:22 +00002235/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2236/// and MOVLHPS.
Evan Chengc995b452006-04-06 23:23:56 +00002237bool X86::isMOVHPMask(SDNode *N) {
2238 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2239
2240 unsigned NumElems = N->getNumOperands();
2241 if (NumElems != 2 && NumElems != 4)
2242 return false;
2243
Evan Chengac847262006-04-07 21:53:05 +00002244 for (unsigned i = 0; i < NumElems/2; ++i)
2245 if (!isUndefOrEqual(N->getOperand(i), i))
2246 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002247
2248 for (unsigned i = 0; i < NumElems/2; ++i) {
2249 SDOperand Arg = N->getOperand(i + NumElems/2);
Evan Chengac847262006-04-07 21:53:05 +00002250 if (!isUndefOrEqual(Arg, i + NumElems))
2251 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002252 }
2253
2254 return true;
2255}
2256
Evan Cheng5df75882006-03-28 00:39:58 +00002257/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2258/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Chris Lattner35a08552007-02-25 07:10:00 +00002259bool static isUNPCKLMask(const SDOperand *Elts, unsigned NumElts,
2260 bool V2IsSplat = false) {
2261 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng5df75882006-03-28 00:39:58 +00002262 return false;
2263
Chris Lattner35a08552007-02-25 07:10:00 +00002264 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
2265 SDOperand BitI = Elts[i];
2266 SDOperand BitI1 = Elts[i+1];
Evan Chengac847262006-04-07 21:53:05 +00002267 if (!isUndefOrEqual(BitI, j))
2268 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002269 if (V2IsSplat) {
Chris Lattner35a08552007-02-25 07:10:00 +00002270 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002271 return false;
2272 } else {
Chris Lattner35a08552007-02-25 07:10:00 +00002273 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002274 return false;
2275 }
Evan Cheng5df75882006-03-28 00:39:58 +00002276 }
2277
2278 return true;
2279}
2280
Evan Cheng60f0b892006-04-20 08:58:49 +00002281bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
2282 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002283 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng60f0b892006-04-20 08:58:49 +00002284}
2285
Evan Cheng2bc32802006-03-28 02:43:26 +00002286/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2287/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Chris Lattner35a08552007-02-25 07:10:00 +00002288bool static isUNPCKHMask(const SDOperand *Elts, unsigned NumElts,
2289 bool V2IsSplat = false) {
2290 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng2bc32802006-03-28 02:43:26 +00002291 return false;
2292
Chris Lattner35a08552007-02-25 07:10:00 +00002293 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
2294 SDOperand BitI = Elts[i];
2295 SDOperand BitI1 = Elts[i+1];
2296 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengac847262006-04-07 21:53:05 +00002297 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002298 if (V2IsSplat) {
Chris Lattner35a08552007-02-25 07:10:00 +00002299 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002300 return false;
2301 } else {
Chris Lattner35a08552007-02-25 07:10:00 +00002302 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002303 return false;
2304 }
Evan Cheng2bc32802006-03-28 02:43:26 +00002305 }
2306
2307 return true;
2308}
2309
Evan Cheng60f0b892006-04-20 08:58:49 +00002310bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
2311 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002312 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng60f0b892006-04-20 08:58:49 +00002313}
2314
Evan Chengf3b52c82006-04-05 07:20:06 +00002315/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2316/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2317/// <0, 0, 1, 1>
2318bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
2319 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2320
2321 unsigned NumElems = N->getNumOperands();
2322 if (NumElems != 4 && NumElems != 8 && NumElems != 16)
2323 return false;
2324
2325 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
2326 SDOperand BitI = N->getOperand(i);
2327 SDOperand BitI1 = N->getOperand(i+1);
2328
Evan Chengac847262006-04-07 21:53:05 +00002329 if (!isUndefOrEqual(BitI, j))
2330 return false;
2331 if (!isUndefOrEqual(BitI1, j))
2332 return false;
Evan Chengf3b52c82006-04-05 07:20:06 +00002333 }
2334
2335 return true;
2336}
2337
Evan Chenge8b51802006-04-21 01:05:10 +00002338/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2339/// specifies a shuffle of elements that is suitable for input to MOVSS,
2340/// MOVSD, and MOVD, i.e. setting the lowest element.
Chris Lattner35a08552007-02-25 07:10:00 +00002341static bool isMOVLMask(const SDOperand *Elts, unsigned NumElts) {
2342 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng12ba3e22006-04-11 00:19:04 +00002343 return false;
2344
Chris Lattner35a08552007-02-25 07:10:00 +00002345 if (!isUndefOrEqual(Elts[0], NumElts))
Evan Cheng12ba3e22006-04-11 00:19:04 +00002346 return false;
2347
Chris Lattner35a08552007-02-25 07:10:00 +00002348 for (unsigned i = 1; i < NumElts; ++i) {
2349 if (!isUndefOrEqual(Elts[i], i))
Evan Cheng12ba3e22006-04-11 00:19:04 +00002350 return false;
2351 }
2352
2353 return true;
2354}
Evan Chengf3b52c82006-04-05 07:20:06 +00002355
Evan Chenge8b51802006-04-21 01:05:10 +00002356bool X86::isMOVLMask(SDNode *N) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002357 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002358 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00002359}
2360
Evan Chenge8b51802006-04-21 01:05:10 +00002361/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2362/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng60f0b892006-04-20 08:58:49 +00002363/// element of vector 2 and the other elements to come from vector 1 in order.
Chris Lattner35a08552007-02-25 07:10:00 +00002364static bool isCommutedMOVL(const SDOperand *Ops, unsigned NumOps,
2365 bool V2IsSplat = false,
Evan Cheng89c5d042006-09-08 01:50:06 +00002366 bool V2IsUndef = false) {
Chris Lattner35a08552007-02-25 07:10:00 +00002367 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng60f0b892006-04-20 08:58:49 +00002368 return false;
2369
2370 if (!isUndefOrEqual(Ops[0], 0))
2371 return false;
2372
Chris Lattner35a08552007-02-25 07:10:00 +00002373 for (unsigned i = 1; i < NumOps; ++i) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002374 SDOperand Arg = Ops[i];
Chris Lattner35a08552007-02-25 07:10:00 +00002375 if (!(isUndefOrEqual(Arg, i+NumOps) ||
2376 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
2377 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
Evan Cheng89c5d042006-09-08 01:50:06 +00002378 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002379 }
2380
2381 return true;
2382}
2383
Evan Cheng89c5d042006-09-08 01:50:06 +00002384static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2385 bool V2IsUndef = false) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002386 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002387 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
2388 V2IsSplat, V2IsUndef);
Evan Cheng60f0b892006-04-20 08:58:49 +00002389}
2390
Evan Cheng5d247f82006-04-14 21:59:03 +00002391/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2392/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2393bool X86::isMOVSHDUPMask(SDNode *N) {
2394 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2395
2396 if (N->getNumOperands() != 4)
2397 return false;
2398
2399 // Expect 1, 1, 3, 3
2400 for (unsigned i = 0; i < 2; ++i) {
2401 SDOperand Arg = N->getOperand(i);
2402 if (Arg.getOpcode() == ISD::UNDEF) continue;
2403 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2404 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2405 if (Val != 1) return false;
2406 }
Evan Cheng6222cf22006-04-15 05:37:34 +00002407
2408 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00002409 for (unsigned i = 2; i < 4; ++i) {
2410 SDOperand Arg = N->getOperand(i);
2411 if (Arg.getOpcode() == ISD::UNDEF) continue;
2412 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2413 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2414 if (Val != 3) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00002415 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00002416 }
Evan Cheng65bb7202006-04-15 03:13:24 +00002417
Evan Cheng6222cf22006-04-15 05:37:34 +00002418 // Don't use movshdup if it can be done with a shufps.
2419 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00002420}
2421
2422/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2423/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2424bool X86::isMOVSLDUPMask(SDNode *N) {
2425 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2426
2427 if (N->getNumOperands() != 4)
2428 return false;
2429
2430 // Expect 0, 0, 2, 2
2431 for (unsigned i = 0; i < 2; ++i) {
2432 SDOperand Arg = N->getOperand(i);
2433 if (Arg.getOpcode() == ISD::UNDEF) continue;
2434 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2435 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2436 if (Val != 0) return false;
2437 }
Evan Cheng6222cf22006-04-15 05:37:34 +00002438
2439 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00002440 for (unsigned i = 2; i < 4; ++i) {
2441 SDOperand Arg = N->getOperand(i);
2442 if (Arg.getOpcode() == ISD::UNDEF) continue;
2443 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2444 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2445 if (Val != 2) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00002446 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00002447 }
Evan Cheng65bb7202006-04-15 03:13:24 +00002448
Evan Cheng6222cf22006-04-15 05:37:34 +00002449 // Don't use movshdup if it can be done with a shufps.
2450 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00002451}
2452
Evan Chengd097e672006-03-22 02:53:00 +00002453/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2454/// a splat of a single element.
Evan Cheng5022b342006-04-17 20:43:08 +00002455static bool isSplatMask(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002456 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2457
Evan Chengd097e672006-03-22 02:53:00 +00002458 // This is a splat operation if each element of the permute is the same, and
2459 // if the value doesn't reference the second vector.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002460 unsigned NumElems = N->getNumOperands();
2461 SDOperand ElementBase;
2462 unsigned i = 0;
2463 for (; i != NumElems; ++i) {
2464 SDOperand Elt = N->getOperand(i);
Reid Spencerde46e482006-11-02 20:25:50 +00002465 if (isa<ConstantSDNode>(Elt)) {
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002466 ElementBase = Elt;
2467 break;
2468 }
2469 }
2470
2471 if (!ElementBase.Val)
2472 return false;
2473
2474 for (; i != NumElems; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002475 SDOperand Arg = N->getOperand(i);
2476 if (Arg.getOpcode() == ISD::UNDEF) continue;
2477 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002478 if (Arg != ElementBase) return false;
Evan Chengd097e672006-03-22 02:53:00 +00002479 }
2480
2481 // Make sure it is a splat of the first vector operand.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002482 return cast<ConstantSDNode>(ElementBase)->getValue() < NumElems;
Evan Chengd097e672006-03-22 02:53:00 +00002483}
2484
Evan Cheng5022b342006-04-17 20:43:08 +00002485/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2486/// a splat of a single element and it's a 2 or 4 element mask.
2487bool X86::isSplatMask(SDNode *N) {
2488 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2489
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002490 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
Evan Cheng5022b342006-04-17 20:43:08 +00002491 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2492 return false;
2493 return ::isSplatMask(N);
2494}
2495
Evan Chenge056dd52006-10-27 21:08:32 +00002496/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2497/// specifies a splat of zero element.
2498bool X86::isSplatLoMask(SDNode *N) {
2499 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2500
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002501 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
Evan Chenge056dd52006-10-27 21:08:32 +00002502 if (!isUndefOrEqual(N->getOperand(i), 0))
2503 return false;
2504 return true;
2505}
2506
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002507/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2508/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2509/// instructions.
2510unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002511 unsigned NumOperands = N->getNumOperands();
2512 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2513 unsigned Mask = 0;
Evan Cheng8160fd32006-03-28 23:41:33 +00002514 for (unsigned i = 0; i < NumOperands; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002515 unsigned Val = 0;
2516 SDOperand Arg = N->getOperand(NumOperands-i-1);
2517 if (Arg.getOpcode() != ISD::UNDEF)
2518 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengd27fb3e2006-03-24 01:18:28 +00002519 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002520 Mask |= Val;
Evan Cheng8160fd32006-03-28 23:41:33 +00002521 if (i != NumOperands - 1)
2522 Mask <<= Shift;
2523 }
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002524
2525 return Mask;
2526}
2527
Evan Chengb7fedff2006-03-29 23:07:14 +00002528/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2529/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2530/// instructions.
2531unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2532 unsigned Mask = 0;
2533 // 8 nodes, but we only care about the last 4.
2534 for (unsigned i = 7; i >= 4; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002535 unsigned Val = 0;
2536 SDOperand Arg = N->getOperand(i);
2537 if (Arg.getOpcode() != ISD::UNDEF)
2538 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002539 Mask |= (Val - 4);
2540 if (i != 4)
2541 Mask <<= 2;
2542 }
2543
2544 return Mask;
2545}
2546
2547/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2548/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2549/// instructions.
2550unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2551 unsigned Mask = 0;
2552 // 8 nodes, but we only care about the first 4.
2553 for (int i = 3; i >= 0; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002554 unsigned Val = 0;
2555 SDOperand Arg = N->getOperand(i);
2556 if (Arg.getOpcode() != ISD::UNDEF)
2557 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002558 Mask |= Val;
2559 if (i != 0)
2560 Mask <<= 2;
2561 }
2562
2563 return Mask;
2564}
2565
Evan Cheng59a63552006-04-05 01:47:37 +00002566/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2567/// specifies a 8 element shuffle that can be broken into a pair of
2568/// PSHUFHW and PSHUFLW.
2569static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2570 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2571
2572 if (N->getNumOperands() != 8)
2573 return false;
2574
2575 // Lower quadword shuffled.
2576 for (unsigned i = 0; i != 4; ++i) {
2577 SDOperand Arg = N->getOperand(i);
2578 if (Arg.getOpcode() == ISD::UNDEF) continue;
2579 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2580 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2581 if (Val > 4)
2582 return false;
2583 }
2584
2585 // Upper quadword shuffled.
2586 for (unsigned i = 4; i != 8; ++i) {
2587 SDOperand Arg = N->getOperand(i);
2588 if (Arg.getOpcode() == ISD::UNDEF) continue;
2589 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2590 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2591 if (Val < 4 || Val > 7)
2592 return false;
2593 }
2594
2595 return true;
2596}
2597
Evan Chengc995b452006-04-06 23:23:56 +00002598/// CommuteVectorShuffle - Swap vector_shuffle operandsas well as
2599/// values in ther permute mask.
Evan Chengc415c5b2006-10-25 21:49:50 +00002600static SDOperand CommuteVectorShuffle(SDOperand Op, SDOperand &V1,
2601 SDOperand &V2, SDOperand &Mask,
2602 SelectionDAG &DAG) {
Evan Chengc995b452006-04-06 23:23:56 +00002603 MVT::ValueType VT = Op.getValueType();
2604 MVT::ValueType MaskVT = Mask.getValueType();
2605 MVT::ValueType EltVT = MVT::getVectorBaseType(MaskVT);
2606 unsigned NumElems = Mask.getNumOperands();
Chris Lattner35a08552007-02-25 07:10:00 +00002607 SmallVector<SDOperand, 8> MaskVec;
Evan Chengc995b452006-04-06 23:23:56 +00002608
2609 for (unsigned i = 0; i != NumElems; ++i) {
2610 SDOperand Arg = Mask.getOperand(i);
Evan Chenga3caaee2006-04-19 22:48:17 +00002611 if (Arg.getOpcode() == ISD::UNDEF) {
2612 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2613 continue;
2614 }
Evan Chengc995b452006-04-06 23:23:56 +00002615 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2616 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2617 if (Val < NumElems)
2618 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2619 else
2620 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2621 }
2622
Evan Chengc415c5b2006-10-25 21:49:50 +00002623 std::swap(V1, V2);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002624 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Chengc415c5b2006-10-25 21:49:50 +00002625 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chengc995b452006-04-06 23:23:56 +00002626}
2627
Evan Cheng7855e4d2006-04-19 20:35:22 +00002628/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2629/// match movhlps. The lower half elements should come from upper half of
2630/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002631/// half of V2 (and in order).
Evan Cheng7855e4d2006-04-19 20:35:22 +00002632static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2633 unsigned NumElems = Mask->getNumOperands();
2634 if (NumElems != 4)
2635 return false;
2636 for (unsigned i = 0, e = 2; i != e; ++i)
2637 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2638 return false;
2639 for (unsigned i = 2; i != 4; ++i)
2640 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2641 return false;
2642 return true;
2643}
2644
Evan Chengc995b452006-04-06 23:23:56 +00002645/// isScalarLoadToVector - Returns true if the node is a scalar load that
2646/// is promoted to a vector.
Evan Cheng7855e4d2006-04-19 20:35:22 +00002647static inline bool isScalarLoadToVector(SDNode *N) {
2648 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) {
2649 N = N->getOperand(0).Val;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002650 return ISD::isNON_EXTLoad(N);
Evan Chengc995b452006-04-06 23:23:56 +00002651 }
2652 return false;
2653}
2654
Evan Cheng7855e4d2006-04-19 20:35:22 +00002655/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2656/// match movlp{s|d}. The lower half elements should come from lower half of
2657/// V1 (and in order), and the upper half elements should come from the upper
2658/// half of V2 (and in order). And since V1 will become the source of the
2659/// MOVLP, it must be either a vector load or a scalar load to vector.
Evan Chenge646abb2006-10-09 21:39:25 +00002660static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00002661 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng7855e4d2006-04-19 20:35:22 +00002662 return false;
Evan Chenge646abb2006-10-09 21:39:25 +00002663 // Is V2 is a vector load, don't do this transformation. We will try to use
2664 // load folding shufps op.
2665 if (ISD::isNON_EXTLoad(V2))
2666 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002667
Evan Cheng7855e4d2006-04-19 20:35:22 +00002668 unsigned NumElems = Mask->getNumOperands();
2669 if (NumElems != 2 && NumElems != 4)
2670 return false;
2671 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2672 if (!isUndefOrEqual(Mask->getOperand(i), i))
2673 return false;
2674 for (unsigned i = NumElems/2; i != NumElems; ++i)
2675 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2676 return false;
2677 return true;
Evan Chengc995b452006-04-06 23:23:56 +00002678}
2679
Evan Cheng60f0b892006-04-20 08:58:49 +00002680/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2681/// all the same.
2682static bool isSplatVector(SDNode *N) {
2683 if (N->getOpcode() != ISD::BUILD_VECTOR)
2684 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002685
Evan Cheng60f0b892006-04-20 08:58:49 +00002686 SDOperand SplatValue = N->getOperand(0);
2687 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2688 if (N->getOperand(i) != SplatValue)
Evan Chengc995b452006-04-06 23:23:56 +00002689 return false;
2690 return true;
2691}
2692
Evan Cheng89c5d042006-09-08 01:50:06 +00002693/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2694/// to an undef.
2695static bool isUndefShuffle(SDNode *N) {
2696 if (N->getOpcode() != ISD::BUILD_VECTOR)
2697 return false;
2698
2699 SDOperand V1 = N->getOperand(0);
2700 SDOperand V2 = N->getOperand(1);
2701 SDOperand Mask = N->getOperand(2);
2702 unsigned NumElems = Mask.getNumOperands();
2703 for (unsigned i = 0; i != NumElems; ++i) {
2704 SDOperand Arg = Mask.getOperand(i);
2705 if (Arg.getOpcode() != ISD::UNDEF) {
2706 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2707 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2708 return false;
2709 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2710 return false;
2711 }
2712 }
2713 return true;
2714}
2715
Evan Cheng60f0b892006-04-20 08:58:49 +00002716/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2717/// that point to V2 points to its first element.
2718static SDOperand NormalizeMask(SDOperand Mask, SelectionDAG &DAG) {
2719 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2720
2721 bool Changed = false;
Chris Lattner35a08552007-02-25 07:10:00 +00002722 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002723 unsigned NumElems = Mask.getNumOperands();
2724 for (unsigned i = 0; i != NumElems; ++i) {
2725 SDOperand Arg = Mask.getOperand(i);
2726 if (Arg.getOpcode() != ISD::UNDEF) {
2727 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2728 if (Val > NumElems) {
2729 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2730 Changed = true;
2731 }
2732 }
2733 MaskVec.push_back(Arg);
2734 }
2735
2736 if (Changed)
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002737 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2738 &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002739 return Mask;
2740}
2741
Evan Chenge8b51802006-04-21 01:05:10 +00002742/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2743/// operation of specified width.
2744static SDOperand getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002745 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2746 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2747
Chris Lattner35a08552007-02-25 07:10:00 +00002748 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002749 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2750 for (unsigned i = 1; i != NumElems; ++i)
2751 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002752 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002753}
2754
Evan Cheng5022b342006-04-17 20:43:08 +00002755/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2756/// of specified width.
2757static SDOperand getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
2758 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2759 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002760 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng5022b342006-04-17 20:43:08 +00002761 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2762 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2763 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2764 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002765 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng5022b342006-04-17 20:43:08 +00002766}
2767
Evan Cheng60f0b892006-04-20 08:58:49 +00002768/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2769/// of specified width.
2770static SDOperand getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
2771 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2772 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2773 unsigned Half = NumElems/2;
Chris Lattner35a08552007-02-25 07:10:00 +00002774 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002775 for (unsigned i = 0; i != Half; ++i) {
2776 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2777 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2778 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002779 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002780}
2781
Evan Chenge8b51802006-04-21 01:05:10 +00002782/// getZeroVector - Returns a vector of specified type with all zero elements.
2783///
2784static SDOperand getZeroVector(MVT::ValueType VT, SelectionDAG &DAG) {
2785 assert(MVT::isVector(VT) && "Expected a vector type");
2786 unsigned NumElems = getVectorNumElements(VT);
2787 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
2788 bool isFP = MVT::isFloatingPoint(EVT);
2789 SDOperand Zero = isFP ? DAG.getConstantFP(0.0, EVT) : DAG.getConstant(0, EVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002790 SmallVector<SDOperand, 8> ZeroVec(NumElems, Zero);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002791 return DAG.getNode(ISD::BUILD_VECTOR, VT, &ZeroVec[0], ZeroVec.size());
Evan Chenge8b51802006-04-21 01:05:10 +00002792}
2793
Evan Cheng5022b342006-04-17 20:43:08 +00002794/// PromoteSplat - Promote a splat of v8i16 or v16i8 to v4i32.
2795///
2796static SDOperand PromoteSplat(SDOperand Op, SelectionDAG &DAG) {
2797 SDOperand V1 = Op.getOperand(0);
Evan Chenge8b51802006-04-21 01:05:10 +00002798 SDOperand Mask = Op.getOperand(2);
Evan Cheng5022b342006-04-17 20:43:08 +00002799 MVT::ValueType VT = Op.getValueType();
Evan Chenge8b51802006-04-21 01:05:10 +00002800 unsigned NumElems = Mask.getNumOperands();
2801 Mask = getUnpacklMask(NumElems, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002802 while (NumElems != 4) {
Evan Chenge8b51802006-04-21 01:05:10 +00002803 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002804 NumElems >>= 1;
2805 }
2806 V1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, V1);
2807
2808 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Evan Chenge8b51802006-04-21 01:05:10 +00002809 Mask = getZeroVector(MaskVT, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002810 SDOperand Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v4i32, V1,
Evan Chenge8b51802006-04-21 01:05:10 +00002811 DAG.getNode(ISD::UNDEF, MVT::v4i32), Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002812 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
2813}
2814
Evan Chenge8b51802006-04-21 01:05:10 +00002815/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2816/// constant +0.0.
2817static inline bool isZeroNode(SDOperand Elt) {
2818 return ((isa<ConstantSDNode>(Elt) &&
2819 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
2820 (isa<ConstantFPSDNode>(Elt) &&
2821 cast<ConstantFPSDNode>(Elt)->isExactlyValue(0.0)));
2822}
2823
Evan Cheng14215c32006-04-21 23:03:30 +00002824/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
2825/// vector and zero or undef vector.
2826static SDOperand getShuffleVectorZeroOrUndef(SDOperand V2, MVT::ValueType VT,
Evan Chenge8b51802006-04-21 01:05:10 +00002827 unsigned NumElems, unsigned Idx,
Evan Cheng14215c32006-04-21 23:03:30 +00002828 bool isZero, SelectionDAG &DAG) {
2829 SDOperand V1 = isZero ? getZeroVector(VT, DAG) : DAG.getNode(ISD::UNDEF, VT);
Evan Chenge8b51802006-04-21 01:05:10 +00002830 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2831 MVT::ValueType EVT = MVT::getVectorBaseType(MaskVT);
2832 SDOperand Zero = DAG.getConstant(0, EVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002833 SmallVector<SDOperand, 8> MaskVec(NumElems, Zero);
Evan Chenge8b51802006-04-21 01:05:10 +00002834 MaskVec[Idx] = DAG.getConstant(NumElems, EVT);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002835 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2836 &MaskVec[0], MaskVec.size());
Evan Cheng14215c32006-04-21 23:03:30 +00002837 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chenge8b51802006-04-21 01:05:10 +00002838}
2839
Evan Chengb0461082006-04-24 18:01:45 +00002840/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
2841///
2842static SDOperand LowerBuildVectorv16i8(SDOperand Op, unsigned NonZeros,
2843 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002844 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002845 if (NumNonZero > 8)
2846 return SDOperand();
2847
2848 SDOperand V(0, 0);
2849 bool First = true;
2850 for (unsigned i = 0; i < 16; ++i) {
2851 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
2852 if (ThisIsNonZero && First) {
2853 if (NumZero)
2854 V = getZeroVector(MVT::v8i16, DAG);
2855 else
2856 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2857 First = false;
2858 }
2859
2860 if ((i & 1) != 0) {
2861 SDOperand ThisElt(0, 0), LastElt(0, 0);
2862 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
2863 if (LastIsNonZero) {
2864 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
2865 }
2866 if (ThisIsNonZero) {
2867 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
2868 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
2869 ThisElt, DAG.getConstant(8, MVT::i8));
2870 if (LastIsNonZero)
2871 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
2872 } else
2873 ThisElt = LastElt;
2874
2875 if (ThisElt.Val)
2876 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002877 DAG.getConstant(i/2, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002878 }
2879 }
2880
2881 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
2882}
2883
2884/// LowerBuildVectorv16i8 - Custom lower build_vector of v8i16.
2885///
2886static SDOperand LowerBuildVectorv8i16(SDOperand Op, unsigned NonZeros,
2887 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002888 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002889 if (NumNonZero > 4)
2890 return SDOperand();
2891
2892 SDOperand V(0, 0);
2893 bool First = true;
2894 for (unsigned i = 0; i < 8; ++i) {
2895 bool isNonZero = (NonZeros & (1 << i)) != 0;
2896 if (isNonZero) {
2897 if (First) {
2898 if (NumZero)
2899 V = getZeroVector(MVT::v8i16, DAG);
2900 else
2901 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2902 First = false;
2903 }
2904 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002905 DAG.getConstant(i, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002906 }
2907 }
2908
2909 return V;
2910}
2911
Evan Chenga9467aa2006-04-25 20:13:52 +00002912SDOperand
2913X86TargetLowering::LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2914 // All zero's are handled with pxor.
2915 if (ISD::isBuildVectorAllZeros(Op.Val))
2916 return Op;
2917
2918 // All one's are handled with pcmpeqd.
2919 if (ISD::isBuildVectorAllOnes(Op.Val))
2920 return Op;
2921
2922 MVT::ValueType VT = Op.getValueType();
2923 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
2924 unsigned EVTBits = MVT::getSizeInBits(EVT);
2925
2926 unsigned NumElems = Op.getNumOperands();
2927 unsigned NumZero = 0;
2928 unsigned NumNonZero = 0;
2929 unsigned NonZeros = 0;
2930 std::set<SDOperand> Values;
2931 for (unsigned i = 0; i < NumElems; ++i) {
2932 SDOperand Elt = Op.getOperand(i);
2933 if (Elt.getOpcode() != ISD::UNDEF) {
2934 Values.insert(Elt);
2935 if (isZeroNode(Elt))
2936 NumZero++;
2937 else {
2938 NonZeros |= (1 << i);
2939 NumNonZero++;
2940 }
2941 }
2942 }
2943
2944 if (NumNonZero == 0)
2945 // Must be a mix of zero and undef. Return a zero vector.
2946 return getZeroVector(VT, DAG);
2947
2948 // Splat is obviously ok. Let legalizer expand it to a shuffle.
2949 if (Values.size() == 1)
2950 return SDOperand();
2951
2952 // Special case for single non-zero element.
Evan Cheng798b3062006-10-25 20:48:19 +00002953 if (NumNonZero == 1) {
Evan Chenga9467aa2006-04-25 20:13:52 +00002954 unsigned Idx = CountTrailingZeros_32(NonZeros);
2955 SDOperand Item = Op.getOperand(Idx);
2956 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
2957 if (Idx == 0)
2958 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
2959 return getShuffleVectorZeroOrUndef(Item, VT, NumElems, Idx,
2960 NumZero > 0, DAG);
2961
2962 if (EVTBits == 32) {
2963 // Turn it into a shuffle of zero and zero-extended scalar to vector.
2964 Item = getShuffleVectorZeroOrUndef(Item, VT, NumElems, 0, NumZero > 0,
2965 DAG);
2966 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2967 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002968 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002969 for (unsigned i = 0; i < NumElems; i++)
2970 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002971 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2972 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002973 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
2974 DAG.getNode(ISD::UNDEF, VT), Mask);
2975 }
2976 }
2977
Evan Cheng8c5766e2006-10-04 18:33:38 +00002978 // Let legalizer expand 2-wide build_vector's.
Evan Chenga9467aa2006-04-25 20:13:52 +00002979 if (EVTBits == 64)
2980 return SDOperand();
2981
2982 // If element VT is < 32 bits, convert it to inserts into a zero vector.
2983 if (EVTBits == 8) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002984 SDOperand V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
2985 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002986 if (V.Val) return V;
2987 }
2988
2989 if (EVTBits == 16) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002990 SDOperand V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
2991 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002992 if (V.Val) return V;
2993 }
2994
2995 // If element VT is == 32 bits, turn it into a number of shuffles.
Chris Lattner35a08552007-02-25 07:10:00 +00002996 SmallVector<SDOperand, 8> V;
2997 V.resize(NumElems);
Evan Chenga9467aa2006-04-25 20:13:52 +00002998 if (NumElems == 4 && NumZero > 0) {
2999 for (unsigned i = 0; i < 4; ++i) {
3000 bool isZero = !(NonZeros & (1 << i));
3001 if (isZero)
3002 V[i] = getZeroVector(VT, DAG);
3003 else
3004 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3005 }
3006
3007 for (unsigned i = 0; i < 2; ++i) {
3008 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3009 default: break;
3010 case 0:
3011 V[i] = V[i*2]; // Must be a zero vector.
3012 break;
3013 case 1:
3014 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
3015 getMOVLMask(NumElems, DAG));
3016 break;
3017 case 2:
3018 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3019 getMOVLMask(NumElems, DAG));
3020 break;
3021 case 3:
3022 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3023 getUnpacklMask(NumElems, DAG));
3024 break;
3025 }
3026 }
3027
Evan Cheng9fee4422006-05-16 07:21:53 +00003028 // Take advantage of the fact GR32 to VR128 scalar_to_vector (i.e. movd)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003029 // clears the upper bits.
Evan Chenga9467aa2006-04-25 20:13:52 +00003030 // FIXME: we can do the same for v4f32 case when we know both parts of
3031 // the lower half come from scalar_to_vector (loadf32). We should do
3032 // that in post legalizer dag combiner with target specific hooks.
Evan Cheng798b3062006-10-25 20:48:19 +00003033 if (MVT::isInteger(EVT) && (NonZeros & (0x3 << 2)) == 0)
Evan Chenga9467aa2006-04-25 20:13:52 +00003034 return V[0];
3035 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3036 MVT::ValueType EVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003037 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003038 bool Reverse = (NonZeros & 0x3) == 2;
3039 for (unsigned i = 0; i < 2; ++i)
3040 if (Reverse)
3041 MaskVec.push_back(DAG.getConstant(1-i, EVT));
3042 else
3043 MaskVec.push_back(DAG.getConstant(i, EVT));
3044 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3045 for (unsigned i = 0; i < 2; ++i)
3046 if (Reverse)
3047 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
3048 else
3049 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Chris Lattnered728e82006-08-11 17:38:39 +00003050 SDOperand ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3051 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003052 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
3053 }
3054
3055 if (Values.size() > 2) {
3056 // Expand into a number of unpckl*.
3057 // e.g. for v4f32
3058 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3059 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3060 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
3061 SDOperand UnpckMask = getUnpacklMask(NumElems, DAG);
3062 for (unsigned i = 0; i < NumElems; ++i)
3063 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3064 NumElems >>= 1;
3065 while (NumElems != 0) {
3066 for (unsigned i = 0; i < NumElems; ++i)
3067 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
3068 UnpckMask);
3069 NumElems >>= 1;
3070 }
3071 return V[0];
3072 }
3073
3074 return SDOperand();
3075}
3076
3077SDOperand
3078X86TargetLowering::LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
3079 SDOperand V1 = Op.getOperand(0);
3080 SDOperand V2 = Op.getOperand(1);
3081 SDOperand PermMask = Op.getOperand(2);
3082 MVT::ValueType VT = Op.getValueType();
3083 unsigned NumElems = PermMask.getNumOperands();
3084 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
3085 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Cheng949bcc92006-10-16 06:36:00 +00003086 bool V1IsSplat = false;
3087 bool V2IsSplat = false;
Evan Chenga9467aa2006-04-25 20:13:52 +00003088
Evan Cheng89c5d042006-09-08 01:50:06 +00003089 if (isUndefShuffle(Op.Val))
3090 return DAG.getNode(ISD::UNDEF, VT);
3091
Evan Chenga9467aa2006-04-25 20:13:52 +00003092 if (isSplatMask(PermMask.Val)) {
3093 if (NumElems <= 4) return Op;
3094 // Promote it to a v4i32 splat.
Evan Cheng798b3062006-10-25 20:48:19 +00003095 return PromoteSplat(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00003096 }
3097
Evan Cheng798b3062006-10-25 20:48:19 +00003098 if (X86::isMOVLMask(PermMask.Val))
3099 return (V1IsUndef) ? V2 : Op;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003100
Evan Cheng798b3062006-10-25 20:48:19 +00003101 if (X86::isMOVSHDUPMask(PermMask.Val) ||
3102 X86::isMOVSLDUPMask(PermMask.Val) ||
3103 X86::isMOVHLPSMask(PermMask.Val) ||
3104 X86::isMOVHPMask(PermMask.Val) ||
3105 X86::isMOVLPMask(PermMask.Val))
3106 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00003107
Evan Cheng798b3062006-10-25 20:48:19 +00003108 if (ShouldXformToMOVHLPS(PermMask.Val) ||
3109 ShouldXformToMOVLP(V1.Val, V2.Val, PermMask.Val))
Evan Chengc415c5b2006-10-25 21:49:50 +00003110 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00003111
Evan Chengc415c5b2006-10-25 21:49:50 +00003112 bool Commuted = false;
Evan Cheng798b3062006-10-25 20:48:19 +00003113 V1IsSplat = isSplatVector(V1.Val);
3114 V2IsSplat = isSplatVector(V2.Val);
3115 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Evan Chengc415c5b2006-10-25 21:49:50 +00003116 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00003117 std::swap(V1IsSplat, V2IsSplat);
3118 std::swap(V1IsUndef, V2IsUndef);
Evan Chengc415c5b2006-10-25 21:49:50 +00003119 Commuted = true;
Evan Cheng798b3062006-10-25 20:48:19 +00003120 }
3121
3122 if (isCommutedMOVL(PermMask.Val, V2IsSplat, V2IsUndef)) {
3123 if (V2IsUndef) return V1;
Evan Chengc415c5b2006-10-25 21:49:50 +00003124 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00003125 if (V2IsSplat) {
3126 // V2 is a splat, so the mask may be malformed. That is, it may point
3127 // to any V2 element. The instruction selectior won't like this. Get
3128 // a corrected mask and commute to form a proper MOVS{S|D}.
3129 SDOperand NewMask = getMOVLMask(NumElems, DAG);
3130 if (NewMask.Val != PermMask.Val)
3131 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003132 }
Evan Cheng798b3062006-10-25 20:48:19 +00003133 return Op;
Evan Cheng949bcc92006-10-16 06:36:00 +00003134 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003135
Evan Cheng949bcc92006-10-16 06:36:00 +00003136 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
3137 X86::isUNPCKLMask(PermMask.Val) ||
3138 X86::isUNPCKHMask(PermMask.Val))
3139 return Op;
Evan Cheng8c5766e2006-10-04 18:33:38 +00003140
Evan Cheng798b3062006-10-25 20:48:19 +00003141 if (V2IsSplat) {
3142 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003143 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng798b3062006-10-25 20:48:19 +00003144 // new vector_shuffle with the corrected mask.
3145 SDOperand NewMask = NormalizeMask(PermMask, DAG);
3146 if (NewMask.Val != PermMask.Val) {
3147 if (X86::isUNPCKLMask(PermMask.Val, true)) {
3148 SDOperand NewMask = getUnpacklMask(NumElems, DAG);
3149 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
3150 } else if (X86::isUNPCKHMask(PermMask.Val, true)) {
3151 SDOperand NewMask = getUnpackhMask(NumElems, DAG);
3152 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003153 }
3154 }
3155 }
3156
3157 // Normalize the node to match x86 shuffle ops if needed
Evan Chengc415c5b2006-10-25 21:49:50 +00003158 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.Val))
3159 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3160
3161 if (Commuted) {
3162 // Commute is back and try unpck* again.
3163 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3164 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
3165 X86::isUNPCKLMask(PermMask.Val) ||
3166 X86::isUNPCKHMask(PermMask.Val))
3167 return Op;
3168 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003169
3170 // If VT is integer, try PSHUF* first, then SHUFP*.
3171 if (MVT::isInteger(VT)) {
3172 if (X86::isPSHUFDMask(PermMask.Val) ||
3173 X86::isPSHUFHWMask(PermMask.Val) ||
3174 X86::isPSHUFLWMask(PermMask.Val)) {
3175 if (V2.getOpcode() != ISD::UNDEF)
3176 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3177 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3178 return Op;
3179 }
3180
3181 if (X86::isSHUFPMask(PermMask.Val))
3182 return Op;
3183
3184 // Handle v8i16 shuffle high / low shuffle node pair.
3185 if (VT == MVT::v8i16 && isPSHUFHW_PSHUFLWMask(PermMask.Val)) {
3186 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3187 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003188 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003189 for (unsigned i = 0; i != 4; ++i)
3190 MaskVec.push_back(PermMask.getOperand(i));
3191 for (unsigned i = 4; i != 8; ++i)
3192 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnered728e82006-08-11 17:38:39 +00003193 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3194 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003195 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
3196 MaskVec.clear();
3197 for (unsigned i = 0; i != 4; ++i)
3198 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3199 for (unsigned i = 4; i != 8; ++i)
3200 MaskVec.push_back(PermMask.getOperand(i));
Chris Lattnered728e82006-08-11 17:38:39 +00003201 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0],MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003202 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
3203 }
3204 } else {
3205 // Floating point cases in the other order.
3206 if (X86::isSHUFPMask(PermMask.Val))
3207 return Op;
3208 if (X86::isPSHUFDMask(PermMask.Val) ||
3209 X86::isPSHUFHWMask(PermMask.Val) ||
3210 X86::isPSHUFLWMask(PermMask.Val)) {
3211 if (V2.getOpcode() != ISD::UNDEF)
3212 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3213 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3214 return Op;
3215 }
3216 }
3217
3218 if (NumElems == 4) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003219 MVT::ValueType MaskVT = PermMask.getValueType();
3220 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003221 SmallVector<std::pair<int, int>, 8> Locs;
Evan Cheng3cd43622006-04-28 07:03:38 +00003222 Locs.reserve(NumElems);
Chris Lattner35a08552007-02-25 07:10:00 +00003223 SmallVector<SDOperand, 8> Mask1(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3224 SmallVector<SDOperand, 8> Mask2(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Cheng3cd43622006-04-28 07:03:38 +00003225 unsigned NumHi = 0;
3226 unsigned NumLo = 0;
3227 // If no more than two elements come from either vector. This can be
3228 // implemented with two shuffles. First shuffle gather the elements.
3229 // The second shuffle, which takes the first shuffle as both of its
3230 // vector operands, put the elements into the right order.
3231 for (unsigned i = 0; i != NumElems; ++i) {
3232 SDOperand Elt = PermMask.getOperand(i);
3233 if (Elt.getOpcode() == ISD::UNDEF) {
3234 Locs[i] = std::make_pair(-1, -1);
3235 } else {
3236 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
3237 if (Val < NumElems) {
3238 Locs[i] = std::make_pair(0, NumLo);
3239 Mask1[NumLo] = Elt;
3240 NumLo++;
3241 } else {
3242 Locs[i] = std::make_pair(1, NumHi);
3243 if (2+NumHi < NumElems)
3244 Mask1[2+NumHi] = Elt;
3245 NumHi++;
3246 }
3247 }
3248 }
3249 if (NumLo <= 2 && NumHi <= 2) {
3250 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003251 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3252 &Mask1[0], Mask1.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00003253 for (unsigned i = 0; i != NumElems; ++i) {
3254 if (Locs[i].first == -1)
3255 continue;
3256 else {
3257 unsigned Idx = (i < NumElems/2) ? 0 : NumElems;
3258 Idx += Locs[i].first * (NumElems/2) + Locs[i].second;
3259 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
3260 }
3261 }
3262
3263 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
Chris Lattnered728e82006-08-11 17:38:39 +00003264 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3265 &Mask2[0], Mask2.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00003266 }
3267
3268 // Break it into (shuffle shuffle_hi, shuffle_lo).
3269 Locs.clear();
Chris Lattner35a08552007-02-25 07:10:00 +00003270 SmallVector<SDOperand,8> LoMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3271 SmallVector<SDOperand,8> HiMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3272 SmallVector<SDOperand,8> *MaskPtr = &LoMask;
Evan Chenga9467aa2006-04-25 20:13:52 +00003273 unsigned MaskIdx = 0;
3274 unsigned LoIdx = 0;
3275 unsigned HiIdx = NumElems/2;
3276 for (unsigned i = 0; i != NumElems; ++i) {
3277 if (i == NumElems/2) {
3278 MaskPtr = &HiMask;
3279 MaskIdx = 1;
3280 LoIdx = 0;
3281 HiIdx = NumElems/2;
3282 }
3283 SDOperand Elt = PermMask.getOperand(i);
3284 if (Elt.getOpcode() == ISD::UNDEF) {
3285 Locs[i] = std::make_pair(-1, -1);
3286 } else if (cast<ConstantSDNode>(Elt)->getValue() < NumElems) {
3287 Locs[i] = std::make_pair(MaskIdx, LoIdx);
3288 (*MaskPtr)[LoIdx] = Elt;
3289 LoIdx++;
3290 } else {
3291 Locs[i] = std::make_pair(MaskIdx, HiIdx);
3292 (*MaskPtr)[HiIdx] = Elt;
3293 HiIdx++;
3294 }
3295 }
3296
Chris Lattner3d826992006-05-16 06:45:34 +00003297 SDOperand LoShuffle =
3298 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003299 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3300 &LoMask[0], LoMask.size()));
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003301 SDOperand HiShuffle =
Chris Lattner3d826992006-05-16 06:45:34 +00003302 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003303 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3304 &HiMask[0], HiMask.size()));
Chris Lattner35a08552007-02-25 07:10:00 +00003305 SmallVector<SDOperand, 8> MaskOps;
Evan Chenga9467aa2006-04-25 20:13:52 +00003306 for (unsigned i = 0; i != NumElems; ++i) {
3307 if (Locs[i].first == -1) {
3308 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3309 } else {
3310 unsigned Idx = Locs[i].first * NumElems + Locs[i].second;
3311 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
3312 }
3313 }
3314 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
Chris Lattnered728e82006-08-11 17:38:39 +00003315 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3316 &MaskOps[0], MaskOps.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003317 }
3318
3319 return SDOperand();
3320}
3321
3322SDOperand
3323X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
3324 if (!isa<ConstantSDNode>(Op.getOperand(1)))
3325 return SDOperand();
3326
3327 MVT::ValueType VT = Op.getValueType();
3328 // TODO: handle v16i8.
3329 if (MVT::getSizeInBits(VT) == 16) {
3330 // Transform it so it match pextrw which produces a 32-bit result.
3331 MVT::ValueType EVT = (MVT::ValueType)(VT+1);
3332 SDOperand Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
3333 Op.getOperand(0), Op.getOperand(1));
3334 SDOperand Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
3335 DAG.getValueType(VT));
3336 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
3337 } else if (MVT::getSizeInBits(VT) == 32) {
3338 SDOperand Vec = Op.getOperand(0);
3339 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3340 if (Idx == 0)
3341 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00003342 // SHUFPS the element to the lowest double word, then movss.
3343 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner35a08552007-02-25 07:10:00 +00003344 SmallVector<SDOperand, 8> IdxVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003345 IdxVec.push_back(DAG.getConstant(Idx, MVT::getVectorBaseType(MaskVT)));
3346 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
3347 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
3348 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00003349 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3350 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003351 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
Evan Cheng922e1912006-11-07 22:14:24 +00003352 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003353 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00003354 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003355 } else if (MVT::getSizeInBits(VT) == 64) {
3356 SDOperand Vec = Op.getOperand(0);
3357 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3358 if (Idx == 0)
3359 return Op;
3360
3361 // UNPCKHPD the element to the lowest double word, then movsd.
3362 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
3363 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
3364 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner35a08552007-02-25 07:10:00 +00003365 SmallVector<SDOperand, 8> IdxVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003366 IdxVec.push_back(DAG.getConstant(1, MVT::getVectorBaseType(MaskVT)));
3367 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00003368 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3369 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003370 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
3371 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
3372 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00003373 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003374 }
3375
3376 return SDOperand();
3377}
3378
3379SDOperand
3380X86TargetLowering::LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9fee4422006-05-16 07:21:53 +00003381 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
Evan Chenga9467aa2006-04-25 20:13:52 +00003382 // as its second argument.
3383 MVT::ValueType VT = Op.getValueType();
3384 MVT::ValueType BaseVT = MVT::getVectorBaseType(VT);
3385 SDOperand N0 = Op.getOperand(0);
3386 SDOperand N1 = Op.getOperand(1);
3387 SDOperand N2 = Op.getOperand(2);
3388 if (MVT::getSizeInBits(BaseVT) == 16) {
3389 if (N1.getValueType() != MVT::i32)
3390 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
3391 if (N2.getValueType() != MVT::i32)
3392 N2 = DAG.getConstant(cast<ConstantSDNode>(N2)->getValue(), MVT::i32);
3393 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
3394 } else if (MVT::getSizeInBits(BaseVT) == 32) {
3395 unsigned Idx = cast<ConstantSDNode>(N2)->getValue();
3396 if (Idx == 0) {
3397 // Use a movss.
3398 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, N1);
3399 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
3400 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003401 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003402 MaskVec.push_back(DAG.getConstant(4, BaseVT));
3403 for (unsigned i = 1; i <= 3; ++i)
3404 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3405 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, N0, N1,
Chris Lattnered728e82006-08-11 17:38:39 +00003406 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3407 &MaskVec[0], MaskVec.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003408 } else {
3409 // Use two pinsrw instructions to insert a 32 bit value.
3410 Idx <<= 1;
3411 if (MVT::isFloatingPoint(N1.getValueType())) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00003412 if (ISD::isNON_EXTLoad(N1.Val)) {
Evan Cheng9fee4422006-05-16 07:21:53 +00003413 // Just load directly from f32mem to GR32.
Evan Chenge71fe34d2006-10-09 20:57:25 +00003414 LoadSDNode *LD = cast<LoadSDNode>(N1);
3415 N1 = DAG.getLoad(MVT::i32, LD->getChain(), LD->getBasePtr(),
3416 LD->getSrcValue(), LD->getSrcValueOffset());
Evan Chenga9467aa2006-04-25 20:13:52 +00003417 } else {
3418 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v4f32, N1);
3419 N1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, N1);
3420 N1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003421 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003422 }
3423 }
3424 N0 = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, N0);
3425 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003426 DAG.getConstant(Idx, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003427 N1 = DAG.getNode(ISD::SRL, MVT::i32, N1, DAG.getConstant(16, MVT::i8));
3428 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003429 DAG.getConstant(Idx+1, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003430 return DAG.getNode(ISD::BIT_CONVERT, VT, N0);
3431 }
3432 }
3433
3434 return SDOperand();
3435}
3436
3437SDOperand
3438X86TargetLowering::LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
3439 SDOperand AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
3440 return DAG.getNode(X86ISD::S2VEC, Op.getValueType(), AnyExt);
3441}
3442
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003443// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Evan Chenga9467aa2006-04-25 20:13:52 +00003444// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
3445// one of the above mentioned nodes. It has to be wrapped because otherwise
3446// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
3447// be used to form addressing mode. These wrapped nodes will be selected
3448// into MOV32ri.
3449SDOperand
3450X86TargetLowering::LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
3451 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Cheng0b169222006-11-29 23:19:46 +00003452 SDOperand Result = DAG.getTargetConstantPool(CP->getConstVal(),
3453 getPointerTy(),
3454 CP->getAlignment());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003455 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003456 // With PIC, the address is actually $g + Offset.
3457 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3458 !Subtarget->isPICStyleRIPRel()) {
3459 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3460 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3461 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003462 }
3463
3464 return Result;
3465}
3466
3467SDOperand
3468X86TargetLowering::LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
3469 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Cheng0b169222006-11-29 23:19:46 +00003470 SDOperand Result = DAG.getTargetGlobalAddress(GV, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003471 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003472 // With PIC, the address is actually $g + Offset.
3473 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3474 !Subtarget->isPICStyleRIPRel()) {
3475 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3476 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3477 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003478 }
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00003479
3480 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
3481 // load the value at address GV, not the value of GV itself. This means that
3482 // the GlobalAddress must be in the base or index register of the address, not
3483 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003484 // The same applies for external symbols during PIC codegen
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00003485 if (Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false))
3486 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003487
3488 return Result;
3489}
3490
3491SDOperand
3492X86TargetLowering::LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG) {
3493 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Evan Cheng0b169222006-11-29 23:19:46 +00003494 SDOperand Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003495 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003496 // With PIC, the address is actually $g + Offset.
3497 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3498 !Subtarget->isPICStyleRIPRel()) {
3499 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3500 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3501 Result);
3502 }
3503
3504 return Result;
3505}
3506
3507SDOperand X86TargetLowering::LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
3508 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
3509 SDOperand Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
3510 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
3511 // With PIC, the address is actually $g + Offset.
3512 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3513 !Subtarget->isPICStyleRIPRel()) {
3514 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3515 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3516 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003517 }
3518
3519 return Result;
3520}
3521
3522SDOperand X86TargetLowering::LowerShift(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9c249c32006-01-09 18:33:28 +00003523 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
3524 "Not an i64 shift!");
3525 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
3526 SDOperand ShOpLo = Op.getOperand(0);
3527 SDOperand ShOpHi = Op.getOperand(1);
3528 SDOperand ShAmt = Op.getOperand(2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003529 SDOperand Tmp1 = isSRA ?
3530 DAG.getNode(ISD::SRA, MVT::i32, ShOpHi, DAG.getConstant(31, MVT::i8)) :
3531 DAG.getConstant(0, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003532
3533 SDOperand Tmp2, Tmp3;
3534 if (Op.getOpcode() == ISD::SHL_PARTS) {
3535 Tmp2 = DAG.getNode(X86ISD::SHLD, MVT::i32, ShOpHi, ShOpLo, ShAmt);
3536 Tmp3 = DAG.getNode(ISD::SHL, MVT::i32, ShOpLo, ShAmt);
3537 } else {
3538 Tmp2 = DAG.getNode(X86ISD::SHRD, MVT::i32, ShOpLo, ShOpHi, ShAmt);
Evan Cheng267ba592006-01-19 01:46:14 +00003539 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, MVT::i32, ShOpHi, ShAmt);
Evan Cheng9c249c32006-01-09 18:33:28 +00003540 }
3541
Evan Cheng4259a0f2006-09-11 02:19:56 +00003542 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3543 SDOperand AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
3544 DAG.getConstant(32, MVT::i8));
3545 SDOperand COps[]={DAG.getEntryNode(), AndNode, DAG.getConstant(0, MVT::i8)};
3546 SDOperand InFlag = DAG.getNode(X86ISD::CMP, VTs, 2, COps, 3).getValue(1);
Evan Cheng9c249c32006-01-09 18:33:28 +00003547
3548 SDOperand Hi, Lo;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003549 SDOperand CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng9c249c32006-01-09 18:33:28 +00003550
Evan Cheng4259a0f2006-09-11 02:19:56 +00003551 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::Flag);
3552 SmallVector<SDOperand, 4> Ops;
Evan Cheng9c249c32006-01-09 18:33:28 +00003553 if (Op.getOpcode() == ISD::SHL_PARTS) {
3554 Ops.push_back(Tmp2);
3555 Ops.push_back(Tmp3);
3556 Ops.push_back(CC);
3557 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003558 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003559 InFlag = Hi.getValue(1);
3560
3561 Ops.clear();
3562 Ops.push_back(Tmp3);
3563 Ops.push_back(Tmp1);
3564 Ops.push_back(CC);
3565 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003566 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003567 } else {
3568 Ops.push_back(Tmp2);
3569 Ops.push_back(Tmp3);
3570 Ops.push_back(CC);
Evan Cheng12181af2006-01-09 22:29:54 +00003571 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003572 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003573 InFlag = Lo.getValue(1);
3574
3575 Ops.clear();
3576 Ops.push_back(Tmp3);
3577 Ops.push_back(Tmp1);
3578 Ops.push_back(CC);
3579 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003580 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003581 }
3582
Evan Cheng4259a0f2006-09-11 02:19:56 +00003583 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003584 Ops.clear();
3585 Ops.push_back(Lo);
3586 Ops.push_back(Hi);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003587 return DAG.getNode(ISD::MERGE_VALUES, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003588}
Evan Cheng6305e502006-01-12 22:54:21 +00003589
Evan Chenga9467aa2006-04-25 20:13:52 +00003590SDOperand X86TargetLowering::LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
3591 assert(Op.getOperand(0).getValueType() <= MVT::i64 &&
3592 Op.getOperand(0).getValueType() >= MVT::i16 &&
3593 "Unknown SINT_TO_FP to lower!");
3594
3595 SDOperand Result;
3596 MVT::ValueType SrcVT = Op.getOperand(0).getValueType();
3597 unsigned Size = MVT::getSizeInBits(SrcVT)/8;
3598 MachineFunction &MF = DAG.getMachineFunction();
3599 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
3600 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Chengdf9ac472006-10-05 23:01:46 +00003601 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0),
Evan Chengab51cf22006-10-13 21:14:26 +00003602 StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003603
3604 // Build the FILD
Chris Lattner35a08552007-02-25 07:10:00 +00003605 SDVTList Tys;
3606 if (X86ScalarSSE)
3607 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
3608 else
3609 Tys = DAG.getVTList(MVT::f64, MVT::Other);
3610 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003611 Ops.push_back(Chain);
3612 Ops.push_back(StackSlot);
3613 Ops.push_back(DAG.getValueType(SrcVT));
3614 Result = DAG.getNode(X86ScalarSSE ? X86ISD::FILD_FLAG :X86ISD::FILD,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003615 Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003616
3617 if (X86ScalarSSE) {
3618 Chain = Result.getValue(1);
3619 SDOperand InFlag = Result.getValue(2);
3620
3621 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
3622 // shouldn't be necessary except that RFP cannot be live across
3623 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattner76ac0682005-11-15 00:40:23 +00003624 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenga9467aa2006-04-25 20:13:52 +00003625 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Chris Lattner76ac0682005-11-15 00:40:23 +00003626 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner35a08552007-02-25 07:10:00 +00003627 Tys = DAG.getVTList(MVT::Other);
3628 SmallVector<SDOperand, 8> Ops;
Evan Cheng6305e502006-01-12 22:54:21 +00003629 Ops.push_back(Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003630 Ops.push_back(Result);
Chris Lattner76ac0682005-11-15 00:40:23 +00003631 Ops.push_back(StackSlot);
Evan Chenga9467aa2006-04-25 20:13:52 +00003632 Ops.push_back(DAG.getValueType(Op.getValueType()));
3633 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003634 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Chenge71fe34d2006-10-09 20:57:25 +00003635 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot, NULL, 0);
Chris Lattner76ac0682005-11-15 00:40:23 +00003636 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003637
Evan Chenga9467aa2006-04-25 20:13:52 +00003638 return Result;
3639}
3640
3641SDOperand X86TargetLowering::LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
3642 assert(Op.getValueType() <= MVT::i64 && Op.getValueType() >= MVT::i16 &&
3643 "Unknown FP_TO_SINT to lower!");
3644 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
3645 // stack slot.
3646 MachineFunction &MF = DAG.getMachineFunction();
3647 unsigned MemSize = MVT::getSizeInBits(Op.getValueType())/8;
3648 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3649 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3650
3651 unsigned Opc;
3652 switch (Op.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00003653 default: assert(0 && "Invalid FP_TO_SINT to lower!");
3654 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
3655 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
3656 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Chenga9467aa2006-04-25 20:13:52 +00003657 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003658
Evan Chenga9467aa2006-04-25 20:13:52 +00003659 SDOperand Chain = DAG.getEntryNode();
3660 SDOperand Value = Op.getOperand(0);
3661 if (X86ScalarSSE) {
3662 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Evan Chengab51cf22006-10-13 21:14:26 +00003663 Chain = DAG.getStore(Chain, Value, StackSlot, NULL, 0);
Chris Lattner35a08552007-02-25 07:10:00 +00003664 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other);
3665 SDOperand Ops[] = {
3666 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
3667 };
3668 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
Evan Chenga9467aa2006-04-25 20:13:52 +00003669 Chain = Value.getValue(1);
3670 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3671 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3672 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003673
Evan Chenga9467aa2006-04-25 20:13:52 +00003674 // Build the FP_TO_INT*_IN_MEM
Chris Lattner35a08552007-02-25 07:10:00 +00003675 SDOperand Ops[] = { Chain, Value, StackSlot };
3676 SDOperand FIST = DAG.getNode(Opc, MVT::Other, Ops, 3);
Evan Cheng172fce72006-01-06 00:43:03 +00003677
Evan Chenga9467aa2006-04-25 20:13:52 +00003678 // Load the result.
Evan Chenge71fe34d2006-10-09 20:57:25 +00003679 return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003680}
3681
3682SDOperand X86TargetLowering::LowerFABS(SDOperand Op, SelectionDAG &DAG) {
3683 MVT::ValueType VT = Op.getValueType();
3684 const Type *OpNTy = MVT::getTypeForValueType(VT);
3685 std::vector<Constant*> CV;
3686 if (VT == MVT::f64) {
3687 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(~(1ULL << 63))));
3688 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3689 } else {
3690 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(~(1U << 31))));
3691 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3692 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3693 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3694 }
3695 Constant *CS = ConstantStruct::get(CV);
3696 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattner35a08552007-02-25 07:10:00 +00003697 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003698 SmallVector<SDOperand, 3> Ops;
3699 Ops.push_back(DAG.getEntryNode());
3700 Ops.push_back(CPIdx);
3701 Ops.push_back(DAG.getSrcValue(NULL));
3702 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003703 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
3704}
3705
3706SDOperand X86TargetLowering::LowerFNEG(SDOperand Op, SelectionDAG &DAG) {
3707 MVT::ValueType VT = Op.getValueType();
3708 const Type *OpNTy = MVT::getTypeForValueType(VT);
3709 std::vector<Constant*> CV;
3710 if (VT == MVT::f64) {
3711 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(1ULL << 63)));
3712 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3713 } else {
3714 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(1U << 31)));
3715 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3716 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3717 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3718 }
3719 Constant *CS = ConstantStruct::get(CV);
3720 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattner35a08552007-02-25 07:10:00 +00003721 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003722 SmallVector<SDOperand, 3> Ops;
3723 Ops.push_back(DAG.getEntryNode());
3724 Ops.push_back(CPIdx);
3725 Ops.push_back(DAG.getSrcValue(NULL));
3726 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003727 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
3728}
3729
Evan Cheng4363e882007-01-05 07:55:56 +00003730SDOperand X86TargetLowering::LowerFCOPYSIGN(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng82241c82007-01-05 21:37:56 +00003731 SDOperand Op0 = Op.getOperand(0);
3732 SDOperand Op1 = Op.getOperand(1);
Evan Cheng4363e882007-01-05 07:55:56 +00003733 MVT::ValueType VT = Op.getValueType();
Evan Cheng82241c82007-01-05 21:37:56 +00003734 MVT::ValueType SrcVT = Op1.getValueType();
Evan Cheng4363e882007-01-05 07:55:56 +00003735 const Type *SrcTy = MVT::getTypeForValueType(SrcVT);
Evan Cheng82241c82007-01-05 21:37:56 +00003736
3737 // If second operand is smaller, extend it first.
3738 if (MVT::getSizeInBits(SrcVT) < MVT::getSizeInBits(VT)) {
3739 Op1 = DAG.getNode(ISD::FP_EXTEND, VT, Op1);
3740 SrcVT = VT;
3741 }
3742
Evan Cheng4363e882007-01-05 07:55:56 +00003743 // First get the sign bit of second operand.
3744 std::vector<Constant*> CV;
3745 if (SrcVT == MVT::f64) {
3746 CV.push_back(ConstantFP::get(SrcTy, BitsToDouble(1ULL << 63)));
3747 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3748 } else {
3749 CV.push_back(ConstantFP::get(SrcTy, BitsToFloat(1U << 31)));
3750 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3751 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3752 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3753 }
3754 Constant *CS = ConstantStruct::get(CV);
3755 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattnere56fef92007-02-25 06:40:16 +00003756 SDVTList Tys = DAG.getVTList(SrcVT, MVT::Other);
Evan Cheng4363e882007-01-05 07:55:56 +00003757 SmallVector<SDOperand, 3> Ops;
3758 Ops.push_back(DAG.getEntryNode());
3759 Ops.push_back(CPIdx);
3760 Ops.push_back(DAG.getSrcValue(NULL));
Evan Cheng82241c82007-01-05 21:37:56 +00003761 SDOperand Mask1 = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
3762 SDOperand SignBit = DAG.getNode(X86ISD::FAND, SrcVT, Op1, Mask1);
Evan Cheng4363e882007-01-05 07:55:56 +00003763
3764 // Shift sign bit right or left if the two operands have different types.
3765 if (MVT::getSizeInBits(SrcVT) > MVT::getSizeInBits(VT)) {
3766 // Op0 is MVT::f32, Op1 is MVT::f64.
3767 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, SignBit);
3768 SignBit = DAG.getNode(X86ISD::FSRL, MVT::v2f64, SignBit,
3769 DAG.getConstant(32, MVT::i32));
3770 SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v4f32, SignBit);
3771 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f32, SignBit,
3772 DAG.getConstant(0, getPointerTy()));
Evan Cheng4363e882007-01-05 07:55:56 +00003773 }
3774
Evan Cheng82241c82007-01-05 21:37:56 +00003775 // Clear first operand sign bit.
3776 CV.clear();
3777 if (VT == MVT::f64) {
3778 CV.push_back(ConstantFP::get(SrcTy, BitsToDouble(~(1ULL << 63))));
3779 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3780 } else {
3781 CV.push_back(ConstantFP::get(SrcTy, BitsToFloat(~(1U << 31))));
3782 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3783 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3784 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3785 }
3786 CS = ConstantStruct::get(CV);
3787 CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattnere56fef92007-02-25 06:40:16 +00003788 Tys = DAG.getVTList(VT, MVT::Other);
Evan Cheng82241c82007-01-05 21:37:56 +00003789 Ops.clear();
3790 Ops.push_back(DAG.getEntryNode());
3791 Ops.push_back(CPIdx);
3792 Ops.push_back(DAG.getSrcValue(NULL));
3793 SDOperand Mask2 = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
3794 SDOperand Val = DAG.getNode(X86ISD::FAND, VT, Op0, Mask2);
3795
3796 // Or the value with the sign bit.
3797 return DAG.getNode(X86ISD::FOR, VT, Val, SignBit);
Evan Cheng4363e882007-01-05 07:55:56 +00003798}
3799
Evan Cheng4259a0f2006-09-11 02:19:56 +00003800SDOperand X86TargetLowering::LowerSETCC(SDOperand Op, SelectionDAG &DAG,
3801 SDOperand Chain) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003802 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
3803 SDOperand Cond;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003804 SDOperand Op0 = Op.getOperand(0);
3805 SDOperand Op1 = Op.getOperand(1);
Evan Chenga9467aa2006-04-25 20:13:52 +00003806 SDOperand CC = Op.getOperand(2);
3807 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Evan Cheng694810c2006-10-12 19:12:56 +00003808 const MVT::ValueType *VTs1 = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3809 const MVT::ValueType *VTs2 = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003810 bool isFP = MVT::isFloatingPoint(Op.getOperand(1).getValueType());
Evan Chenga9467aa2006-04-25 20:13:52 +00003811 unsigned X86CC;
Evan Chenga9467aa2006-04-25 20:13:52 +00003812
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003813 if (translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC,
Chris Lattner7a627672006-09-13 03:22:10 +00003814 Op0, Op1, DAG)) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003815 SDOperand Ops1[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00003816 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, Ops1, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003817 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003818 return DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003819 }
3820
3821 assert(isFP && "Illegal integer SetCC!");
3822
3823 SDOperand COps[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00003824 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, COps, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003825
3826 switch (SetCCOpcode) {
3827 default: assert(false && "Illegal floating point SetCC!");
3828 case ISD::SETOEQ: { // !PF & ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003829 SDOperand Ops1[] = { DAG.getConstant(X86::COND_NP, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003830 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003831 SDOperand Ops2[] = { DAG.getConstant(X86::COND_E, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003832 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00003833 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003834 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
3835 }
3836 case ISD::SETUNE: { // PF | !ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003837 SDOperand Ops1[] = { DAG.getConstant(X86::COND_P, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003838 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003839 SDOperand Ops2[] = { DAG.getConstant(X86::COND_NE, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003840 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00003841 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003842 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
3843 }
Evan Chengc1583db2005-12-21 20:21:51 +00003844 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003845}
Evan Cheng45df7f82006-01-30 23:41:35 +00003846
Evan Chenga9467aa2006-04-25 20:13:52 +00003847SDOperand X86TargetLowering::LowerSELECT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003848 bool addTest = true;
3849 SDOperand Chain = DAG.getEntryNode();
3850 SDOperand Cond = Op.getOperand(0);
3851 SDOperand CC;
3852 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Evan Cheng944d1e92006-01-26 02:13:10 +00003853
Evan Cheng4259a0f2006-09-11 02:19:56 +00003854 if (Cond.getOpcode() == ISD::SETCC)
3855 Cond = LowerSETCC(Cond, DAG, Chain);
3856
3857 if (Cond.getOpcode() == X86ISD::SETCC) {
3858 CC = Cond.getOperand(0);
3859
Evan Chenga9467aa2006-04-25 20:13:52 +00003860 // If condition flag is set by a X86ISD::CMP, then make a copy of it
Evan Cheng4259a0f2006-09-11 02:19:56 +00003861 // (since flag operand cannot be shared). Use it as the condition setting
3862 // operand in place of the X86ISD::SETCC.
3863 // If the X86ISD::SETCC has more than one use, then perhaps it's better
Evan Chenga9467aa2006-04-25 20:13:52 +00003864 // to use a test instead of duplicating the X86ISD::CMP (for register
Evan Cheng4259a0f2006-09-11 02:19:56 +00003865 // pressure reason)?
3866 SDOperand Cmp = Cond.getOperand(1);
3867 unsigned Opc = Cmp.getOpcode();
3868 bool IllegalFPCMov = !X86ScalarSSE &&
3869 MVT::isFloatingPoint(Op.getValueType()) &&
3870 !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
3871 if ((Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) &&
3872 !IllegalFPCMov) {
3873 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3874 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3875 addTest = false;
3876 }
3877 }
Evan Cheng73a1ad92006-01-10 20:26:56 +00003878
Evan Chenga9467aa2006-04-25 20:13:52 +00003879 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003880 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003881 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3882 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng225a4d02005-12-17 01:21:05 +00003883 }
Evan Cheng45df7f82006-01-30 23:41:35 +00003884
Evan Cheng4259a0f2006-09-11 02:19:56 +00003885 VTs = DAG.getNodeValueTypes(Op.getValueType(), MVT::Flag);
3886 SmallVector<SDOperand, 4> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003887 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
3888 // condition is true.
3889 Ops.push_back(Op.getOperand(2));
3890 Ops.push_back(Op.getOperand(1));
3891 Ops.push_back(CC);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003892 Ops.push_back(Cond.getValue(1));
3893 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003894}
Evan Cheng944d1e92006-01-26 02:13:10 +00003895
Evan Chenga9467aa2006-04-25 20:13:52 +00003896SDOperand X86TargetLowering::LowerBRCOND(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003897 bool addTest = true;
3898 SDOperand Chain = Op.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003899 SDOperand Cond = Op.getOperand(1);
3900 SDOperand Dest = Op.getOperand(2);
3901 SDOperand CC;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003902 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3903
Evan Chenga9467aa2006-04-25 20:13:52 +00003904 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng4259a0f2006-09-11 02:19:56 +00003905 Cond = LowerSETCC(Cond, DAG, Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003906
3907 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003908 CC = Cond.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003909
Evan Cheng4259a0f2006-09-11 02:19:56 +00003910 // If condition flag is set by a X86ISD::CMP, then make a copy of it
3911 // (since flag operand cannot be shared). Use it as the condition setting
3912 // operand in place of the X86ISD::SETCC.
3913 // If the X86ISD::SETCC has more than one use, then perhaps it's better
3914 // to use a test instead of duplicating the X86ISD::CMP (for register
3915 // pressure reason)?
3916 SDOperand Cmp = Cond.getOperand(1);
3917 unsigned Opc = Cmp.getOpcode();
3918 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) {
3919 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3920 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3921 addTest = false;
3922 }
3923 }
Evan Chengfb22e862006-01-13 01:03:02 +00003924
Evan Chenga9467aa2006-04-25 20:13:52 +00003925 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003926 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003927 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3928 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng6fc31042005-12-19 23:12:38 +00003929 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003930 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003931 Cond, Op.getOperand(2), CC, Cond.getValue(1));
Evan Chenga9467aa2006-04-25 20:13:52 +00003932}
Evan Chengae986f12006-01-11 22:15:48 +00003933
Evan Cheng2a330942006-05-25 00:59:30 +00003934SDOperand X86TargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG) {
3935 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003936
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003937 if (Subtarget->is64Bit())
3938 return LowerX86_64CCCCallTo(Op, DAG);
Evan Cheng2a330942006-05-25 00:59:30 +00003939 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003940 switch (CallingConv) {
Chris Lattnerfc360392006-09-27 18:29:38 +00003941 default:
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003942 assert(0 && "Unsupported calling convention");
Chris Lattnerfc360392006-09-27 18:29:38 +00003943 case CallingConv::Fast:
Chris Lattner0cd99602007-02-25 08:59:22 +00003944 if (EnableFastCC)
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003945 return LowerFastCCCallTo(Op, DAG);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003946 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00003947 case CallingConv::C:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003948 return LowerCCCCallTo(Op, DAG);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003949 case CallingConv::X86_StdCall:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003950 return LowerCCCCallTo(Op, DAG, true);
Chris Lattnerfc360392006-09-27 18:29:38 +00003951 case CallingConv::X86_FastCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003952 return LowerFastCCCallTo(Op, DAG, true);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003953 }
Evan Cheng2a330942006-05-25 00:59:30 +00003954}
3955
Chris Lattnerdfda38f2007-02-25 08:15:11 +00003956SDOperand X86TargetLowering::LowerRET(SDOperand Op, SelectionDAG &DAG) {
3957 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
3958
3959 // Support up returning up to two registers.
3960 MVT::ValueType VTs[2];
3961 unsigned DestRegs[2];
3962 unsigned NumRegs = Op.getNumOperands() / 2;
3963 assert(NumRegs <= 2 && "Can only return up to two regs!");
3964
3965 for (unsigned i = 0; i != NumRegs; ++i)
3966 VTs[i] = Op.getOperand(i*2+1).getValueType();
3967
3968 // Determine which register each value should be copied into.
Chris Lattner3c763092007-02-25 08:29:00 +00003969 GetRetValueLocs(VTs, NumRegs, DestRegs, Subtarget,
3970 DAG.getMachineFunction().getFunction()->getCallingConv());
Chris Lattnerdfda38f2007-02-25 08:15:11 +00003971
3972 // If this is the first return lowered for this function, add the regs to the
3973 // liveout set for the function.
3974 if (DAG.getMachineFunction().liveout_empty()) {
3975 for (unsigned i = 0; i != NumRegs; ++i)
3976 DAG.getMachineFunction().addLiveOut(DestRegs[i]);
3977 }
3978
3979 SDOperand Chain = Op.getOperand(0);
3980 SDOperand Flag;
3981
3982 // Copy the result values into the output registers.
3983 if (NumRegs != 1 || DestRegs[0] != X86::ST0) {
3984 for (unsigned i = 0; i != NumRegs; ++i) {
3985 Chain = DAG.getCopyToReg(Chain, DestRegs[i], Op.getOperand(i*2+1), Flag);
3986 Flag = Chain.getValue(1);
3987 }
3988 } else {
3989 // We need to handle a destination of ST0 specially, because it isn't really
3990 // a register.
3991 SDOperand Value = Op.getOperand(1);
3992
3993 // If this is an FP return with ScalarSSE, we need to move the value from
3994 // an XMM register onto the fp-stack.
3995 if (X86ScalarSSE) {
3996 SDOperand MemLoc;
3997
3998 // If this is a load into a scalarsse value, don't store the loaded value
3999 // back to the stack, only to reload it: just replace the scalar-sse load.
4000 if (ISD::isNON_EXTLoad(Value.Val) &&
4001 (Chain == Value.getValue(1) || Chain == Value.getOperand(0))) {
4002 Chain = Value.getOperand(0);
4003 MemLoc = Value.getOperand(1);
4004 } else {
4005 // Spill the value to memory and reload it into top of stack.
4006 unsigned Size = MVT::getSizeInBits(VTs[0])/8;
4007 MachineFunction &MF = DAG.getMachineFunction();
4008 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
4009 MemLoc = DAG.getFrameIndex(SSFI, getPointerTy());
4010 Chain = DAG.getStore(Op.getOperand(0), Value, MemLoc, NULL, 0);
4011 }
4012 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other);
4013 SDOperand Ops[] = { Chain, MemLoc, DAG.getValueType(VTs[0]) };
4014 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
4015 Chain = Value.getValue(1);
4016 }
4017
4018 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
4019 SDOperand Ops[] = { Chain, Value };
4020 Chain = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, Ops, 2);
4021 Flag = Chain.getValue(1);
4022 }
4023
4024 SDOperand BytesToPop = DAG.getConstant(getBytesToPopOnReturn(), MVT::i16);
4025 if (Flag.Val)
4026 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop, Flag);
4027 else
4028 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop);
Evan Chenga9467aa2006-04-25 20:13:52 +00004029}
4030
Evan Chenge0bcfbe2006-04-26 01:20:17 +00004031SDOperand
4032X86TargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG) {
Evan Chengdc614c12006-06-06 23:30:24 +00004033 MachineFunction &MF = DAG.getMachineFunction();
4034 const Function* Fn = MF.getFunction();
4035 if (Fn->hasExternalLinkage() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +00004036 Subtarget->isTargetCygMing() &&
Evan Cheng0e14a562006-06-09 06:24:42 +00004037 Fn->getName() == "main")
Evan Chengdc614c12006-06-06 23:30:24 +00004038 MF.getInfo<X86FunctionInfo>()->setForceFramePointer(true);
4039
Evan Cheng17e734f2006-05-23 21:06:34 +00004040 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004041 if (Subtarget->is64Bit())
4042 return LowerX86_64CCCArguments(Op, DAG);
Evan Cheng17e734f2006-05-23 21:06:34 +00004043 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004044 switch(CC) {
Chris Lattnerfc360392006-09-27 18:29:38 +00004045 default:
4046 assert(0 && "Unsupported calling convention");
4047 case CallingConv::Fast:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004048 if (EnableFastCC) {
4049 return LowerFastCCArguments(Op, DAG);
4050 }
4051 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00004052 case CallingConv::C:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004053 return LowerCCCArguments(Op, DAG);
Chris Lattnerfc360392006-09-27 18:29:38 +00004054 case CallingConv::X86_StdCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004055 MF.getInfo<X86FunctionInfo>()->setDecorationStyle(StdCall);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00004056 return LowerCCCArguments(Op, DAG, true);
Chris Lattnerfc360392006-09-27 18:29:38 +00004057 case CallingConv::X86_FastCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004058 MF.getInfo<X86FunctionInfo>()->setDecorationStyle(FastCall);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00004059 return LowerFastCCArguments(Op, DAG, true);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004060 }
Evan Chenge0bcfbe2006-04-26 01:20:17 +00004061}
4062
Evan Chenga9467aa2006-04-25 20:13:52 +00004063SDOperand X86TargetLowering::LowerMEMSET(SDOperand Op, SelectionDAG &DAG) {
4064 SDOperand InFlag(0, 0);
4065 SDOperand Chain = Op.getOperand(0);
4066 unsigned Align =
4067 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
4068 if (Align == 0) Align = 1;
4069
4070 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
4071 // If not DWORD aligned, call memset if size is less than the threshold.
4072 // It knows how to align to the right boundary first.
4073 if ((Align & 3) != 0 ||
4074 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
4075 MVT::ValueType IntPtr = getPointerTy();
Owen Anderson20a631f2006-05-03 01:29:57 +00004076 const Type *IntPtrTy = getTargetData()->getIntPtrType();
Reid Spencere63b6512006-12-31 05:55:36 +00004077 TargetLowering::ArgListTy Args;
4078 TargetLowering::ArgListEntry Entry;
4079 Entry.Node = Op.getOperand(1);
4080 Entry.Ty = IntPtrTy;
4081 Entry.isSigned = false;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00004082 Entry.isInReg = false;
4083 Entry.isSRet = false;
Reid Spencere63b6512006-12-31 05:55:36 +00004084 Args.push_back(Entry);
Reid Spencere87b5e92007-01-03 17:24:59 +00004085 // Extend the unsigned i8 argument to be an int value for the call.
Reid Spencere63b6512006-12-31 05:55:36 +00004086 Entry.Node = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Op.getOperand(2));
4087 Entry.Ty = IntPtrTy;
4088 Entry.isSigned = false;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00004089 Entry.isInReg = false;
4090 Entry.isSRet = false;
Reid Spencere63b6512006-12-31 05:55:36 +00004091 Args.push_back(Entry);
4092 Entry.Node = Op.getOperand(3);
4093 Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00004094 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00004095 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00004096 DAG.getExternalSymbol("memset", IntPtr), Args, DAG);
4097 return CallResult.second;
Evan Chengd5e905d2006-03-21 23:01:21 +00004098 }
Evan Chengd097e672006-03-22 02:53:00 +00004099
Evan Chenga9467aa2006-04-25 20:13:52 +00004100 MVT::ValueType AVT;
4101 SDOperand Count;
4102 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Op.getOperand(2));
4103 unsigned BytesLeft = 0;
4104 bool TwoRepStos = false;
4105 if (ValC) {
4106 unsigned ValReg;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004107 uint64_t Val = ValC->getValue() & 255;
Evan Chengc995b452006-04-06 23:23:56 +00004108
Evan Chenga9467aa2006-04-25 20:13:52 +00004109 // If the value is a constant, then we can potentially use larger sets.
4110 switch (Align & 3) {
4111 case 2: // WORD aligned
4112 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00004113 ValReg = X86::AX;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004114 Val = (Val << 8) | Val;
Evan Chenga9467aa2006-04-25 20:13:52 +00004115 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004116 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00004117 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004118 ValReg = X86::EAX;
Evan Chenga9467aa2006-04-25 20:13:52 +00004119 Val = (Val << 8) | Val;
4120 Val = (Val << 16) | Val;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004121 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) { // QWORD aligned
4122 AVT = MVT::i64;
4123 ValReg = X86::RAX;
4124 Val = (Val << 32) | Val;
4125 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004126 break;
4127 default: // Byte aligned
4128 AVT = MVT::i8;
Evan Chenga9467aa2006-04-25 20:13:52 +00004129 ValReg = X86::AL;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004130 Count = Op.getOperand(3);
Evan Chenga9467aa2006-04-25 20:13:52 +00004131 break;
Evan Chenga3caaee2006-04-19 22:48:17 +00004132 }
4133
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004134 if (AVT > MVT::i8) {
4135 if (I) {
4136 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
4137 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
4138 BytesLeft = I->getValue() % UBytes;
4139 } else {
4140 assert(AVT >= MVT::i32 &&
4141 "Do not use rep;stos if not at least DWORD aligned");
4142 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
4143 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
4144 TwoRepStos = true;
4145 }
4146 }
4147
Evan Chenga9467aa2006-04-25 20:13:52 +00004148 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
4149 InFlag);
4150 InFlag = Chain.getValue(1);
4151 } else {
4152 AVT = MVT::i8;
4153 Count = Op.getOperand(3);
4154 Chain = DAG.getCopyToReg(Chain, X86::AL, Op.getOperand(2), InFlag);
4155 InFlag = Chain.getValue(1);
Evan Chengd097e672006-03-22 02:53:00 +00004156 }
Evan Chengb0461082006-04-24 18:01:45 +00004157
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004158 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4159 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004160 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004161 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
4162 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004163 InFlag = Chain.getValue(1);
Evan Cheng9b9cc4f2006-03-27 07:00:16 +00004164
Chris Lattnere56fef92007-02-25 06:40:16 +00004165 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00004166 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00004167 Ops.push_back(Chain);
4168 Ops.push_back(DAG.getValueType(AVT));
4169 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004170 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chengb0461082006-04-24 18:01:45 +00004171
Evan Chenga9467aa2006-04-25 20:13:52 +00004172 if (TwoRepStos) {
4173 InFlag = Chain.getValue(1);
4174 Count = Op.getOperand(3);
4175 MVT::ValueType CVT = Count.getValueType();
4176 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004177 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
4178 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
4179 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004180 InFlag = Chain.getValue(1);
Chris Lattnere56fef92007-02-25 06:40:16 +00004181 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004182 Ops.clear();
4183 Ops.push_back(Chain);
4184 Ops.push_back(DAG.getValueType(MVT::i8));
4185 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004186 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004187 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004188 // Issue stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00004189 SDOperand Value;
4190 unsigned Val = ValC->getValue() & 255;
4191 unsigned Offset = I->getValue() - BytesLeft;
4192 SDOperand DstAddr = Op.getOperand(1);
4193 MVT::ValueType AddrVT = DstAddr.getValueType();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004194 if (BytesLeft >= 4) {
4195 Val = (Val << 8) | Val;
4196 Val = (Val << 16) | Val;
4197 Value = DAG.getConstant(Val, MVT::i32);
Evan Chengdf9ac472006-10-05 23:01:46 +00004198 Chain = DAG.getStore(Chain, Value,
4199 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4200 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004201 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004202 BytesLeft -= 4;
4203 Offset += 4;
4204 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004205 if (BytesLeft >= 2) {
4206 Value = DAG.getConstant((Val << 8) | Val, MVT::i16);
Evan Chengdf9ac472006-10-05 23:01:46 +00004207 Chain = DAG.getStore(Chain, Value,
4208 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4209 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004210 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004211 BytesLeft -= 2;
4212 Offset += 2;
Evan Cheng082c8782006-03-24 07:29:27 +00004213 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004214 if (BytesLeft == 1) {
4215 Value = DAG.getConstant(Val, MVT::i8);
Evan Chengdf9ac472006-10-05 23:01:46 +00004216 Chain = DAG.getStore(Chain, Value,
4217 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4218 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004219 NULL, 0);
Evan Cheng14215c32006-04-21 23:03:30 +00004220 }
Evan Cheng082c8782006-03-24 07:29:27 +00004221 }
Evan Chengebf10062006-04-03 20:53:28 +00004222
Evan Chenga9467aa2006-04-25 20:13:52 +00004223 return Chain;
4224}
Evan Chengebf10062006-04-03 20:53:28 +00004225
Evan Chenga9467aa2006-04-25 20:13:52 +00004226SDOperand X86TargetLowering::LowerMEMCPY(SDOperand Op, SelectionDAG &DAG) {
4227 SDOperand Chain = Op.getOperand(0);
4228 unsigned Align =
4229 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
4230 if (Align == 0) Align = 1;
Evan Chengebf10062006-04-03 20:53:28 +00004231
Evan Chenga9467aa2006-04-25 20:13:52 +00004232 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
4233 // If not DWORD aligned, call memcpy if size is less than the threshold.
4234 // It knows how to align to the right boundary first.
4235 if ((Align & 3) != 0 ||
4236 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
4237 MVT::ValueType IntPtr = getPointerTy();
Reid Spencere63b6512006-12-31 05:55:36 +00004238 TargetLowering::ArgListTy Args;
4239 TargetLowering::ArgListEntry Entry;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00004240 Entry.Ty = getTargetData()->getIntPtrType();
4241 Entry.isSigned = false;
4242 Entry.isInReg = false;
4243 Entry.isSRet = false;
Reid Spencere63b6512006-12-31 05:55:36 +00004244 Entry.Node = Op.getOperand(1); Args.push_back(Entry);
4245 Entry.Node = Op.getOperand(2); Args.push_back(Entry);
4246 Entry.Node = Op.getOperand(3); Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00004247 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00004248 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00004249 DAG.getExternalSymbol("memcpy", IntPtr), Args, DAG);
4250 return CallResult.second;
Evan Chengcbffa462006-03-31 19:22:53 +00004251 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004252
4253 MVT::ValueType AVT;
4254 SDOperand Count;
4255 unsigned BytesLeft = 0;
4256 bool TwoRepMovs = false;
4257 switch (Align & 3) {
4258 case 2: // WORD aligned
4259 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00004260 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004261 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00004262 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004263 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) // QWORD aligned
4264 AVT = MVT::i64;
Evan Chenga9467aa2006-04-25 20:13:52 +00004265 break;
4266 default: // Byte aligned
4267 AVT = MVT::i8;
4268 Count = Op.getOperand(3);
4269 break;
4270 }
4271
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004272 if (AVT > MVT::i8) {
4273 if (I) {
4274 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
4275 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
4276 BytesLeft = I->getValue() % UBytes;
4277 } else {
4278 assert(AVT >= MVT::i32 &&
4279 "Do not use rep;movs if not at least DWORD aligned");
4280 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
4281 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
4282 TwoRepMovs = true;
4283 }
4284 }
4285
Evan Chenga9467aa2006-04-25 20:13:52 +00004286 SDOperand InFlag(0, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004287 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4288 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004289 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004290 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
4291 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004292 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004293 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
4294 Op.getOperand(2), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004295 InFlag = Chain.getValue(1);
4296
Chris Lattnere56fef92007-02-25 06:40:16 +00004297 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00004298 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00004299 Ops.push_back(Chain);
4300 Ops.push_back(DAG.getValueType(AVT));
4301 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004302 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004303
4304 if (TwoRepMovs) {
4305 InFlag = Chain.getValue(1);
4306 Count = Op.getOperand(3);
4307 MVT::ValueType CVT = Count.getValueType();
4308 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004309 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
4310 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
4311 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004312 InFlag = Chain.getValue(1);
Chris Lattnere56fef92007-02-25 06:40:16 +00004313 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004314 Ops.clear();
4315 Ops.push_back(Chain);
4316 Ops.push_back(DAG.getValueType(MVT::i8));
4317 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004318 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004319 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004320 // Issue loads and stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00004321 unsigned Offset = I->getValue() - BytesLeft;
4322 SDOperand DstAddr = Op.getOperand(1);
4323 MVT::ValueType DstVT = DstAddr.getValueType();
4324 SDOperand SrcAddr = Op.getOperand(2);
4325 MVT::ValueType SrcVT = SrcAddr.getValueType();
4326 SDOperand Value;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004327 if (BytesLeft >= 4) {
4328 Value = DAG.getLoad(MVT::i32, Chain,
4329 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4330 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004331 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004332 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004333 Chain = DAG.getStore(Chain, Value,
4334 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4335 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004336 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004337 BytesLeft -= 4;
4338 Offset += 4;
4339 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004340 if (BytesLeft >= 2) {
4341 Value = DAG.getLoad(MVT::i16, Chain,
4342 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4343 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004344 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004345 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004346 Chain = DAG.getStore(Chain, Value,
4347 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4348 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004349 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004350 BytesLeft -= 2;
4351 Offset += 2;
Evan Chengcbffa462006-03-31 19:22:53 +00004352 }
4353
Evan Chenga9467aa2006-04-25 20:13:52 +00004354 if (BytesLeft == 1) {
4355 Value = DAG.getLoad(MVT::i8, Chain,
4356 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4357 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004358 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004359 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004360 Chain = DAG.getStore(Chain, Value,
4361 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4362 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004363 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004364 }
Evan Chengcbffa462006-03-31 19:22:53 +00004365 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004366
4367 return Chain;
4368}
4369
4370SDOperand
4371X86TargetLowering::LowerREADCYCLCECOUNTER(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere56fef92007-02-25 06:40:16 +00004372 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00004373 SDOperand TheOp = Op.getOperand(0);
4374 SDOperand rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheOp, 1);
Evan Cheng28a9e9b2006-11-29 08:28:13 +00004375 if (Subtarget->is64Bit()) {
4376 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::RAX, MVT::i64, rd.getValue(1));
4377 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::RDX,
4378 MVT::i64, Copy1.getValue(2));
4379 SDOperand Tmp = DAG.getNode(ISD::SHL, MVT::i64, Copy2,
4380 DAG.getConstant(32, MVT::i8));
Chris Lattner35a08552007-02-25 07:10:00 +00004381 SDOperand Ops[] = {
4382 DAG.getNode(ISD::OR, MVT::i64, Copy1, Tmp), Copy2.getValue(1)
4383 };
Chris Lattnere56fef92007-02-25 06:40:16 +00004384
4385 Tys = DAG.getVTList(MVT::i64, MVT::Other);
Chris Lattner35a08552007-02-25 07:10:00 +00004386 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 2);
Evan Cheng28a9e9b2006-11-29 08:28:13 +00004387 }
Chris Lattner35a08552007-02-25 07:10:00 +00004388
4389 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1));
4390 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::EDX,
4391 MVT::i32, Copy1.getValue(2));
4392 SDOperand Ops[] = { Copy1, Copy2, Copy2.getValue(1) };
4393 Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
4394 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 3);
Evan Chenga9467aa2006-04-25 20:13:52 +00004395}
4396
4397SDOperand X86TargetLowering::LowerVASTART(SDOperand Op, SelectionDAG &DAG) {
Evan Chengab51cf22006-10-13 21:14:26 +00004398 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
4399
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004400 if (!Subtarget->is64Bit()) {
4401 // vastart just stores the address of the VarArgsFrameIndex slot into the
4402 // memory location argument.
4403 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004404 return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV->getValue(),
4405 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004406 }
4407
4408 // __va_list_tag:
4409 // gp_offset (0 - 6 * 8)
4410 // fp_offset (48 - 48 + 8 * 16)
4411 // overflow_arg_area (point to parameters coming in memory).
4412 // reg_save_area
Chris Lattner35a08552007-02-25 07:10:00 +00004413 SmallVector<SDOperand, 8> MemOps;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004414 SDOperand FIN = Op.getOperand(1);
4415 // Store gp_offset
Evan Chengdf9ac472006-10-05 23:01:46 +00004416 SDOperand Store = DAG.getStore(Op.getOperand(0),
4417 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004418 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004419 MemOps.push_back(Store);
4420
4421 // Store fp_offset
4422 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4423 DAG.getConstant(4, getPointerTy()));
Evan Chengdf9ac472006-10-05 23:01:46 +00004424 Store = DAG.getStore(Op.getOperand(0),
4425 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004426 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004427 MemOps.push_back(Store);
4428
4429 // Store ptr to overflow_arg_area
4430 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4431 DAG.getConstant(4, getPointerTy()));
4432 SDOperand OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004433 Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV->getValue(),
4434 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004435 MemOps.push_back(Store);
4436
4437 // Store ptr to reg_save_area.
4438 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4439 DAG.getConstant(8, getPointerTy()));
4440 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004441 Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV->getValue(),
4442 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004443 MemOps.push_back(Store);
4444 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004445}
4446
4447SDOperand
4448X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
4449 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
4450 switch (IntNo) {
4451 default: return SDOperand(); // Don't custom lower most intrinsics.
Evan Cheng78038292006-04-05 23:38:46 +00004452 // Comparison intrinsics.
Evan Chenga9467aa2006-04-25 20:13:52 +00004453 case Intrinsic::x86_sse_comieq_ss:
4454 case Intrinsic::x86_sse_comilt_ss:
4455 case Intrinsic::x86_sse_comile_ss:
4456 case Intrinsic::x86_sse_comigt_ss:
4457 case Intrinsic::x86_sse_comige_ss:
4458 case Intrinsic::x86_sse_comineq_ss:
4459 case Intrinsic::x86_sse_ucomieq_ss:
4460 case Intrinsic::x86_sse_ucomilt_ss:
4461 case Intrinsic::x86_sse_ucomile_ss:
4462 case Intrinsic::x86_sse_ucomigt_ss:
4463 case Intrinsic::x86_sse_ucomige_ss:
4464 case Intrinsic::x86_sse_ucomineq_ss:
4465 case Intrinsic::x86_sse2_comieq_sd:
4466 case Intrinsic::x86_sse2_comilt_sd:
4467 case Intrinsic::x86_sse2_comile_sd:
4468 case Intrinsic::x86_sse2_comigt_sd:
4469 case Intrinsic::x86_sse2_comige_sd:
4470 case Intrinsic::x86_sse2_comineq_sd:
4471 case Intrinsic::x86_sse2_ucomieq_sd:
4472 case Intrinsic::x86_sse2_ucomilt_sd:
4473 case Intrinsic::x86_sse2_ucomile_sd:
4474 case Intrinsic::x86_sse2_ucomigt_sd:
4475 case Intrinsic::x86_sse2_ucomige_sd:
4476 case Intrinsic::x86_sse2_ucomineq_sd: {
4477 unsigned Opc = 0;
4478 ISD::CondCode CC = ISD::SETCC_INVALID;
4479 switch (IntNo) {
4480 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004481 case Intrinsic::x86_sse_comieq_ss:
4482 case Intrinsic::x86_sse2_comieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004483 Opc = X86ISD::COMI;
4484 CC = ISD::SETEQ;
4485 break;
Evan Cheng78038292006-04-05 23:38:46 +00004486 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004487 case Intrinsic::x86_sse2_comilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004488 Opc = X86ISD::COMI;
4489 CC = ISD::SETLT;
4490 break;
4491 case Intrinsic::x86_sse_comile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004492 case Intrinsic::x86_sse2_comile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004493 Opc = X86ISD::COMI;
4494 CC = ISD::SETLE;
4495 break;
4496 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004497 case Intrinsic::x86_sse2_comigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004498 Opc = X86ISD::COMI;
4499 CC = ISD::SETGT;
4500 break;
4501 case Intrinsic::x86_sse_comige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004502 case Intrinsic::x86_sse2_comige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004503 Opc = X86ISD::COMI;
4504 CC = ISD::SETGE;
4505 break;
4506 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004507 case Intrinsic::x86_sse2_comineq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004508 Opc = X86ISD::COMI;
4509 CC = ISD::SETNE;
4510 break;
4511 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004512 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004513 Opc = X86ISD::UCOMI;
4514 CC = ISD::SETEQ;
4515 break;
4516 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004517 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004518 Opc = X86ISD::UCOMI;
4519 CC = ISD::SETLT;
4520 break;
4521 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004522 case Intrinsic::x86_sse2_ucomile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004523 Opc = X86ISD::UCOMI;
4524 CC = ISD::SETLE;
4525 break;
4526 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004527 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004528 Opc = X86ISD::UCOMI;
4529 CC = ISD::SETGT;
4530 break;
4531 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004532 case Intrinsic::x86_sse2_ucomige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004533 Opc = X86ISD::UCOMI;
4534 CC = ISD::SETGE;
4535 break;
4536 case Intrinsic::x86_sse_ucomineq_ss:
4537 case Intrinsic::x86_sse2_ucomineq_sd:
4538 Opc = X86ISD::UCOMI;
4539 CC = ISD::SETNE;
4540 break;
Evan Cheng78038292006-04-05 23:38:46 +00004541 }
Evan Cheng4259a0f2006-09-11 02:19:56 +00004542
Evan Chenga9467aa2006-04-25 20:13:52 +00004543 unsigned X86CC;
Chris Lattner7a627672006-09-13 03:22:10 +00004544 SDOperand LHS = Op.getOperand(1);
4545 SDOperand RHS = Op.getOperand(2);
4546 translateX86CC(CC, true, X86CC, LHS, RHS, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004547
4548 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Chris Lattner7a627672006-09-13 03:22:10 +00004549 SDOperand Ops1[] = { DAG.getEntryNode(), LHS, RHS };
Evan Cheng4259a0f2006-09-11 02:19:56 +00004550 SDOperand Cond = DAG.getNode(Opc, VTs, 2, Ops1, 3);
4551 VTs = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
4552 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
4553 SDOperand SetCC = DAG.getNode(X86ISD::SETCC, VTs, 2, Ops2, 2);
Evan Chenga9467aa2006-04-25 20:13:52 +00004554 return DAG.getNode(ISD::ANY_EXTEND, MVT::i32, SetCC);
Evan Cheng78038292006-04-05 23:38:46 +00004555 }
Evan Cheng5c59d492005-12-23 07:31:11 +00004556 }
Chris Lattner76ac0682005-11-15 00:40:23 +00004557}
Evan Cheng6af02632005-12-20 06:22:03 +00004558
Nate Begemaneda59972007-01-29 22:58:52 +00004559SDOperand X86TargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
4560 // Depths > 0 not supported yet!
4561 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4562 return SDOperand();
4563
4564 // Just load the return address
4565 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4566 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
4567}
4568
4569SDOperand X86TargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
4570 // Depths > 0 not supported yet!
4571 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4572 return SDOperand();
4573
4574 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4575 return DAG.getNode(ISD::SUB, getPointerTy(), RetAddrFI,
4576 DAG.getConstant(4, getPointerTy()));
4577}
4578
Evan Chenga9467aa2006-04-25 20:13:52 +00004579/// LowerOperation - Provide custom lowering hooks for some operations.
4580///
4581SDOperand X86TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
4582 switch (Op.getOpcode()) {
4583 default: assert(0 && "Should not custom lower this!");
4584 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4585 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4586 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
4587 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
4588 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
4589 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
4590 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
4591 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
4592 case ISD::SHL_PARTS:
4593 case ISD::SRA_PARTS:
4594 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
4595 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
4596 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
4597 case ISD::FABS: return LowerFABS(Op, DAG);
4598 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng4363e882007-01-05 07:55:56 +00004599 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004600 case ISD::SETCC: return LowerSETCC(Op, DAG, DAG.getEntryNode());
Evan Chenga9467aa2006-04-25 20:13:52 +00004601 case ISD::SELECT: return LowerSELECT(Op, DAG);
4602 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
4603 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng2a330942006-05-25 00:59:30 +00004604 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004605 case ISD::RET: return LowerRET(Op, DAG);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00004606 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004607 case ISD::MEMSET: return LowerMEMSET(Op, DAG);
4608 case ISD::MEMCPY: return LowerMEMCPY(Op, DAG);
4609 case ISD::READCYCLECOUNTER: return LowerREADCYCLCECOUNTER(Op, DAG);
4610 case ISD::VASTART: return LowerVASTART(Op, DAG);
4611 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemaneda59972007-01-29 22:58:52 +00004612 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
4613 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004614 }
Jim Laskey3796abe2007-02-21 22:54:50 +00004615 return SDOperand();
Evan Chenga9467aa2006-04-25 20:13:52 +00004616}
4617
Evan Cheng6af02632005-12-20 06:22:03 +00004618const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
4619 switch (Opcode) {
4620 default: return NULL;
Evan Cheng9c249c32006-01-09 18:33:28 +00004621 case X86ISD::SHLD: return "X86ISD::SHLD";
4622 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Cheng2dd217b2006-01-31 03:14:29 +00004623 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng4363e882007-01-05 07:55:56 +00004624 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng72d5c252006-01-31 22:28:30 +00004625 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng4363e882007-01-05 07:55:56 +00004626 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Cheng6305e502006-01-12 22:54:21 +00004627 case X86ISD::FILD: return "X86ISD::FILD";
Evan Cheng11613a52006-02-04 02:20:30 +00004628 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng6af02632005-12-20 06:22:03 +00004629 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
4630 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
4631 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chenga74ce622005-12-21 02:39:21 +00004632 case X86ISD::FLD: return "X86ISD::FLD";
Evan Cheng45e190982006-01-05 00:27:02 +00004633 case X86ISD::FST: return "X86ISD::FST";
4634 case X86ISD::FP_GET_RESULT: return "X86ISD::FP_GET_RESULT";
Evan Chenga74ce622005-12-21 02:39:21 +00004635 case X86ISD::FP_SET_RESULT: return "X86ISD::FP_SET_RESULT";
Evan Cheng6af02632005-12-20 06:22:03 +00004636 case X86ISD::CALL: return "X86ISD::CALL";
4637 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
4638 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
4639 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng78038292006-04-05 23:38:46 +00004640 case X86ISD::COMI: return "X86ISD::COMI";
4641 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengc1583db2005-12-21 20:21:51 +00004642 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng6af02632005-12-20 06:22:03 +00004643 case X86ISD::CMOV: return "X86ISD::CMOV";
4644 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chenga74ce622005-12-21 02:39:21 +00004645 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng084a1022006-03-04 01:12:00 +00004646 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
4647 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng72d5c252006-01-31 22:28:30 +00004648 case X86ISD::LOAD_PACK: return "X86ISD::LOAD_PACK";
Evan Cheng5987cfb2006-07-07 08:33:52 +00004649 case X86ISD::LOAD_UA: return "X86ISD::LOAD_UA";
Evan Cheng5588de92006-02-18 00:15:05 +00004650 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Chenge0ed6ec2006-02-23 20:41:18 +00004651 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Evan Chenge7ee6a52006-03-24 23:15:12 +00004652 case X86ISD::S2VEC: return "X86ISD::S2VEC";
Evan Chengcbffa462006-03-31 19:22:53 +00004653 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Evan Cheng5fd7c692006-03-31 21:55:24 +00004654 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Evan Cheng49683ba2006-11-10 21:43:37 +00004655 case X86ISD::FMAX: return "X86ISD::FMAX";
4656 case X86ISD::FMIN: return "X86ISD::FMIN";
Evan Cheng6af02632005-12-20 06:22:03 +00004657 }
4658}
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004659
Evan Cheng02612422006-07-05 22:17:51 +00004660/// isLegalAddressImmediate - Return true if the integer value or
4661/// GlobalValue can be used as the offset of the target addressing mode.
4662bool X86TargetLowering::isLegalAddressImmediate(int64_t V) const {
4663 // X86 allows a sign-extended 32-bit immediate field.
4664 return (V > -(1LL << 32) && V < (1LL << 32)-1);
4665}
4666
4667bool X86TargetLowering::isLegalAddressImmediate(GlobalValue *GV) const {
Evan Cheng7a9238c2006-11-29 23:48:14 +00004668 // In 64-bit mode, GV is 64-bit so it won't fit in the 32-bit displacement
4669 // field unless we are in small code model.
4670 if (Subtarget->is64Bit() &&
4671 getTargetMachine().getCodeModel() != CodeModel::Small)
Evan Cheng02612422006-07-05 22:17:51 +00004672 return false;
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00004673
4674 return (!Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false));
Evan Cheng02612422006-07-05 22:17:51 +00004675}
4676
4677/// isShuffleMaskLegal - Targets can use this to indicate that they only
4678/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
4679/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
4680/// are assumed to be legal.
4681bool
4682X86TargetLowering::isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const {
4683 // Only do shuffles on 128-bit vector types for now.
4684 if (MVT::getSizeInBits(VT) == 64) return false;
4685 return (Mask.Val->getNumOperands() <= 4 ||
4686 isSplatMask(Mask.Val) ||
4687 isPSHUFHW_PSHUFLWMask(Mask.Val) ||
4688 X86::isUNPCKLMask(Mask.Val) ||
4689 X86::isUNPCKL_v_undef_Mask(Mask.Val) ||
4690 X86::isUNPCKHMask(Mask.Val));
4691}
4692
4693bool X86TargetLowering::isVectorClearMaskLegal(std::vector<SDOperand> &BVOps,
4694 MVT::ValueType EVT,
4695 SelectionDAG &DAG) const {
4696 unsigned NumElts = BVOps.size();
4697 // Only do shuffles on 128-bit vector types for now.
4698 if (MVT::getSizeInBits(EVT) * NumElts == 64) return false;
4699 if (NumElts == 2) return true;
4700 if (NumElts == 4) {
Chris Lattner35a08552007-02-25 07:10:00 +00004701 return (isMOVLMask(&BVOps[0], 4) ||
4702 isCommutedMOVL(&BVOps[0], 4, true) ||
4703 isSHUFPMask(&BVOps[0], 4) ||
4704 isCommutedSHUFP(&BVOps[0], 4));
Evan Cheng02612422006-07-05 22:17:51 +00004705 }
4706 return false;
4707}
4708
4709//===----------------------------------------------------------------------===//
4710// X86 Scheduler Hooks
4711//===----------------------------------------------------------------------===//
4712
4713MachineBasicBlock *
4714X86TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
4715 MachineBasicBlock *BB) {
Evan Cheng20350c42006-11-27 23:37:22 +00004716 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng02612422006-07-05 22:17:51 +00004717 switch (MI->getOpcode()) {
4718 default: assert(false && "Unexpected instr type to insert");
4719 case X86::CMOV_FR32:
4720 case X86::CMOV_FR64:
4721 case X86::CMOV_V4F32:
4722 case X86::CMOV_V2F64:
4723 case X86::CMOV_V2I64: {
4724 // To "insert" a SELECT_CC instruction, we actually have to insert the
4725 // diamond control-flow pattern. The incoming instruction knows the
4726 // destination vreg to set, the condition code register to branch on, the
4727 // true/false values to select between, and a branch opcode to use.
4728 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4729 ilist<MachineBasicBlock>::iterator It = BB;
4730 ++It;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004731
Evan Cheng02612422006-07-05 22:17:51 +00004732 // thisMBB:
4733 // ...
4734 // TrueVal = ...
4735 // cmpTY ccX, r1, r2
4736 // bCC copy1MBB
4737 // fallthrough --> copy0MBB
4738 MachineBasicBlock *thisMBB = BB;
4739 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
4740 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004741 unsigned Opc =
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004742 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Evan Cheng20350c42006-11-27 23:37:22 +00004743 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
Evan Cheng02612422006-07-05 22:17:51 +00004744 MachineFunction *F = BB->getParent();
4745 F->getBasicBlockList().insert(It, copy0MBB);
4746 F->getBasicBlockList().insert(It, sinkMBB);
4747 // Update machine-CFG edges by first adding all successors of the current
4748 // block to the new block which will contain the Phi node for the select.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004749 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
Evan Cheng02612422006-07-05 22:17:51 +00004750 e = BB->succ_end(); i != e; ++i)
4751 sinkMBB->addSuccessor(*i);
4752 // Next, remove all successors of the current block, and add the true
4753 // and fallthrough blocks as its successors.
4754 while(!BB->succ_empty())
4755 BB->removeSuccessor(BB->succ_begin());
4756 BB->addSuccessor(copy0MBB);
4757 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004758
Evan Cheng02612422006-07-05 22:17:51 +00004759 // copy0MBB:
4760 // %FalseValue = ...
4761 // # fallthrough to sinkMBB
4762 BB = copy0MBB;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004763
Evan Cheng02612422006-07-05 22:17:51 +00004764 // Update machine-CFG edges
4765 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004766
Evan Cheng02612422006-07-05 22:17:51 +00004767 // sinkMBB:
4768 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4769 // ...
4770 BB = sinkMBB;
Evan Cheng20350c42006-11-27 23:37:22 +00004771 BuildMI(BB, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng02612422006-07-05 22:17:51 +00004772 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4773 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4774
4775 delete MI; // The pseudo instruction is gone now.
4776 return BB;
4777 }
4778
4779 case X86::FP_TO_INT16_IN_MEM:
4780 case X86::FP_TO_INT32_IN_MEM:
4781 case X86::FP_TO_INT64_IN_MEM: {
4782 // Change the floating point control register to use "round towards zero"
4783 // mode when truncating to an integer value.
4784 MachineFunction *F = BB->getParent();
4785 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Evan Cheng20350c42006-11-27 23:37:22 +00004786 addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004787
4788 // Load the old value of the high byte of the control word...
4789 unsigned OldCW =
4790 F->getSSARegMap()->createVirtualRegister(X86::GR16RegisterClass);
Evan Cheng20350c42006-11-27 23:37:22 +00004791 addFrameReference(BuildMI(BB, TII->get(X86::MOV16rm), OldCW), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004792
4793 // Set the high part to be round to zero...
Evan Cheng20350c42006-11-27 23:37:22 +00004794 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mi)), CWFrameIdx)
4795 .addImm(0xC7F);
Evan Cheng02612422006-07-05 22:17:51 +00004796
4797 // Reload the modified control word now...
Evan Cheng20350c42006-11-27 23:37:22 +00004798 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004799
4800 // Restore the memory image of control word to original value
Evan Cheng20350c42006-11-27 23:37:22 +00004801 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mr)), CWFrameIdx)
4802 .addReg(OldCW);
Evan Cheng02612422006-07-05 22:17:51 +00004803
4804 // Get the X86 opcode to use.
4805 unsigned Opc;
4806 switch (MI->getOpcode()) {
4807 default: assert(0 && "illegal opcode!");
4808 case X86::FP_TO_INT16_IN_MEM: Opc = X86::FpIST16m; break;
4809 case X86::FP_TO_INT32_IN_MEM: Opc = X86::FpIST32m; break;
4810 case X86::FP_TO_INT64_IN_MEM: Opc = X86::FpIST64m; break;
4811 }
4812
4813 X86AddressMode AM;
4814 MachineOperand &Op = MI->getOperand(0);
4815 if (Op.isRegister()) {
4816 AM.BaseType = X86AddressMode::RegBase;
4817 AM.Base.Reg = Op.getReg();
4818 } else {
4819 AM.BaseType = X86AddressMode::FrameIndexBase;
4820 AM.Base.FrameIndex = Op.getFrameIndex();
4821 }
4822 Op = MI->getOperand(1);
4823 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004824 AM.Scale = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004825 Op = MI->getOperand(2);
4826 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004827 AM.IndexReg = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004828 Op = MI->getOperand(3);
4829 if (Op.isGlobalAddress()) {
4830 AM.GV = Op.getGlobal();
4831 } else {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004832 AM.Disp = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004833 }
Evan Cheng20350c42006-11-27 23:37:22 +00004834 addFullAddress(BuildMI(BB, TII->get(Opc)), AM)
4835 .addReg(MI->getOperand(4).getReg());
Evan Cheng02612422006-07-05 22:17:51 +00004836
4837 // Reload the original control word now.
Evan Cheng20350c42006-11-27 23:37:22 +00004838 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004839
4840 delete MI; // The pseudo instruction is gone now.
4841 return BB;
4842 }
4843 }
4844}
4845
4846//===----------------------------------------------------------------------===//
4847// X86 Optimization Hooks
4848//===----------------------------------------------------------------------===//
4849
Nate Begeman8a77efe2006-02-16 21:11:51 +00004850void X86TargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
4851 uint64_t Mask,
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004852 uint64_t &KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +00004853 uint64_t &KnownOne,
4854 unsigned Depth) const {
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004855 unsigned Opc = Op.getOpcode();
Evan Cheng6d196db2006-04-05 06:11:20 +00004856 assert((Opc >= ISD::BUILTIN_OP_END ||
4857 Opc == ISD::INTRINSIC_WO_CHAIN ||
4858 Opc == ISD::INTRINSIC_W_CHAIN ||
4859 Opc == ISD::INTRINSIC_VOID) &&
4860 "Should use MaskedValueIsZero if you don't know whether Op"
4861 " is a target node!");
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004862
Evan Cheng6d196db2006-04-05 06:11:20 +00004863 KnownZero = KnownOne = 0; // Don't know anything.
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004864 switch (Opc) {
Evan Cheng6d196db2006-04-05 06:11:20 +00004865 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004866 case X86ISD::SETCC:
Nate Begeman8a77efe2006-02-16 21:11:51 +00004867 KnownZero |= (MVT::getIntVTBitMask(Op.getValueType()) ^ 1ULL);
4868 break;
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004869 }
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004870}
Chris Lattnerc642aa52006-01-31 19:43:35 +00004871
Evan Cheng5987cfb2006-07-07 08:33:52 +00004872/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4873/// element of the result of the vector shuffle.
4874static SDOperand getShuffleScalarElt(SDNode *N, unsigned i, SelectionDAG &DAG) {
4875 MVT::ValueType VT = N->getValueType(0);
4876 SDOperand PermMask = N->getOperand(2);
4877 unsigned NumElems = PermMask.getNumOperands();
4878 SDOperand V = (i < NumElems) ? N->getOperand(0) : N->getOperand(1);
4879 i %= NumElems;
4880 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4881 return (i == 0)
4882 ? V.getOperand(0) : DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(VT));
4883 } else if (V.getOpcode() == ISD::VECTOR_SHUFFLE) {
4884 SDOperand Idx = PermMask.getOperand(i);
4885 if (Idx.getOpcode() == ISD::UNDEF)
4886 return DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(VT));
4887 return getShuffleScalarElt(V.Val,cast<ConstantSDNode>(Idx)->getValue(),DAG);
4888 }
4889 return SDOperand();
4890}
4891
4892/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
4893/// node is a GlobalAddress + an offset.
4894static bool isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) {
Evan Chengae1cd752006-11-30 21:55:46 +00004895 unsigned Opc = N->getOpcode();
Evan Cheng62cdc3f2006-12-05 04:01:03 +00004896 if (Opc == X86ISD::Wrapper) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004897 if (dyn_cast<GlobalAddressSDNode>(N->getOperand(0))) {
4898 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
4899 return true;
4900 }
Evan Chengae1cd752006-11-30 21:55:46 +00004901 } else if (Opc == ISD::ADD) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004902 SDOperand N1 = N->getOperand(0);
4903 SDOperand N2 = N->getOperand(1);
4904 if (isGAPlusOffset(N1.Val, GA, Offset)) {
4905 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
4906 if (V) {
4907 Offset += V->getSignExtended();
4908 return true;
4909 }
4910 } else if (isGAPlusOffset(N2.Val, GA, Offset)) {
4911 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
4912 if (V) {
4913 Offset += V->getSignExtended();
4914 return true;
4915 }
4916 }
4917 }
4918 return false;
4919}
4920
4921/// isConsecutiveLoad - Returns true if N is loading from an address of Base
4922/// + Dist * Size.
4923static bool isConsecutiveLoad(SDNode *N, SDNode *Base, int Dist, int Size,
4924 MachineFrameInfo *MFI) {
4925 if (N->getOperand(0).Val != Base->getOperand(0).Val)
4926 return false;
4927
4928 SDOperand Loc = N->getOperand(1);
4929 SDOperand BaseLoc = Base->getOperand(1);
4930 if (Loc.getOpcode() == ISD::FrameIndex) {
4931 if (BaseLoc.getOpcode() != ISD::FrameIndex)
4932 return false;
4933 int FI = dyn_cast<FrameIndexSDNode>(Loc)->getIndex();
4934 int BFI = dyn_cast<FrameIndexSDNode>(BaseLoc)->getIndex();
4935 int FS = MFI->getObjectSize(FI);
4936 int BFS = MFI->getObjectSize(BFI);
4937 if (FS != BFS || FS != Size) return false;
4938 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Size);
4939 } else {
4940 GlobalValue *GV1 = NULL;
4941 GlobalValue *GV2 = NULL;
4942 int64_t Offset1 = 0;
4943 int64_t Offset2 = 0;
4944 bool isGA1 = isGAPlusOffset(Loc.Val, GV1, Offset1);
4945 bool isGA2 = isGAPlusOffset(BaseLoc.Val, GV2, Offset2);
4946 if (isGA1 && isGA2 && GV1 == GV2)
4947 return Offset1 == (Offset2 + Dist*Size);
4948 }
4949
4950 return false;
4951}
4952
Evan Cheng79cf9a52006-07-10 21:37:44 +00004953static bool isBaseAlignment16(SDNode *Base, MachineFrameInfo *MFI,
4954 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004955 GlobalValue *GV;
4956 int64_t Offset;
4957 if (isGAPlusOffset(Base, GV, Offset))
4958 return (GV->getAlignment() >= 16 && (Offset % 16) == 0);
4959 else {
4960 assert(Base->getOpcode() == ISD::FrameIndex && "Unexpected base node!");
4961 int BFI = dyn_cast<FrameIndexSDNode>(Base)->getIndex();
Evan Cheng79cf9a52006-07-10 21:37:44 +00004962 if (BFI < 0)
4963 // Fixed objects do not specify alignment, however the offsets are known.
4964 return ((Subtarget->getStackAlignment() % 16) == 0 &&
4965 (MFI->getObjectOffset(BFI) % 16) == 0);
4966 else
4967 return MFI->getObjectAlignment(BFI) >= 16;
Evan Cheng5987cfb2006-07-07 08:33:52 +00004968 }
4969 return false;
4970}
4971
4972
4973/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
4974/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
4975/// if the load addresses are consecutive, non-overlapping, and in the right
4976/// order.
Evan Cheng79cf9a52006-07-10 21:37:44 +00004977static SDOperand PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
4978 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004979 MachineFunction &MF = DAG.getMachineFunction();
4980 MachineFrameInfo *MFI = MF.getFrameInfo();
4981 MVT::ValueType VT = N->getValueType(0);
4982 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
4983 SDOperand PermMask = N->getOperand(2);
4984 int NumElems = (int)PermMask.getNumOperands();
4985 SDNode *Base = NULL;
4986 for (int i = 0; i < NumElems; ++i) {
4987 SDOperand Idx = PermMask.getOperand(i);
4988 if (Idx.getOpcode() == ISD::UNDEF) {
4989 if (!Base) return SDOperand();
4990 } else {
4991 SDOperand Arg =
4992 getShuffleScalarElt(N, cast<ConstantSDNode>(Idx)->getValue(), DAG);
Evan Chenge71fe34d2006-10-09 20:57:25 +00004993 if (!Arg.Val || !ISD::isNON_EXTLoad(Arg.Val))
Evan Cheng5987cfb2006-07-07 08:33:52 +00004994 return SDOperand();
4995 if (!Base)
4996 Base = Arg.Val;
4997 else if (!isConsecutiveLoad(Arg.Val, Base,
4998 i, MVT::getSizeInBits(EVT)/8,MFI))
4999 return SDOperand();
5000 }
5001 }
5002
Evan Cheng79cf9a52006-07-10 21:37:44 +00005003 bool isAlign16 = isBaseAlignment16(Base->getOperand(1).Val, MFI, Subtarget);
Evan Chenge71fe34d2006-10-09 20:57:25 +00005004 if (isAlign16) {
5005 LoadSDNode *LD = cast<LoadSDNode>(Base);
5006 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
5007 LD->getSrcValueOffset());
5008 } else {
Evan Cheng5987cfb2006-07-07 08:33:52 +00005009 // Just use movups, it's shorter.
Chris Lattnere56fef92007-02-25 06:40:16 +00005010 SDVTList Tys = DAG.getVTList(MVT::v4f32, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00005011 SmallVector<SDOperand, 3> Ops;
5012 Ops.push_back(Base->getOperand(0));
5013 Ops.push_back(Base->getOperand(1));
5014 Ops.push_back(Base->getOperand(2));
Evan Cheng5987cfb2006-07-07 08:33:52 +00005015 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chengbd1c5a82006-08-11 09:08:15 +00005016 DAG.getNode(X86ISD::LOAD_UA, Tys, &Ops[0], Ops.size()));
Evan Cheng5c68bba2006-08-11 07:35:45 +00005017 }
Evan Cheng5987cfb2006-07-07 08:33:52 +00005018}
5019
Chris Lattner9259b1e2006-10-04 06:57:07 +00005020/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
5021static SDOperand PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
5022 const X86Subtarget *Subtarget) {
5023 SDOperand Cond = N->getOperand(0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005024
Chris Lattner9259b1e2006-10-04 06:57:07 +00005025 // If we have SSE[12] support, try to form min/max nodes.
5026 if (Subtarget->hasSSE2() &&
5027 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
5028 if (Cond.getOpcode() == ISD::SETCC) {
5029 // Get the LHS/RHS of the select.
5030 SDOperand LHS = N->getOperand(1);
5031 SDOperand RHS = N->getOperand(2);
5032 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005033
Evan Cheng49683ba2006-11-10 21:43:37 +00005034 unsigned Opcode = 0;
Chris Lattner9259b1e2006-10-04 06:57:07 +00005035 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005036 switch (CC) {
5037 default: break;
5038 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
5039 case ISD::SETULE:
5040 case ISD::SETLE:
5041 if (!UnsafeFPMath) break;
5042 // FALL THROUGH.
5043 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
5044 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00005045 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005046 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005047
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005048 case ISD::SETOGT: // (X > Y) ? X : Y -> max
5049 case ISD::SETUGT:
5050 case ISD::SETGT:
5051 if (!UnsafeFPMath) break;
5052 // FALL THROUGH.
5053 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
5054 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00005055 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005056 break;
5057 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00005058 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005059 switch (CC) {
5060 default: break;
5061 case ISD::SETOGT: // (X > Y) ? Y : X -> min
5062 case ISD::SETUGT:
5063 case ISD::SETGT:
5064 if (!UnsafeFPMath) break;
5065 // FALL THROUGH.
5066 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
5067 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00005068 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005069 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005070
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005071 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
5072 case ISD::SETULE:
5073 case ISD::SETLE:
5074 if (!UnsafeFPMath) break;
5075 // FALL THROUGH.
5076 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
5077 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00005078 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005079 break;
5080 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00005081 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005082
Evan Cheng49683ba2006-11-10 21:43:37 +00005083 if (Opcode)
5084 return DAG.getNode(Opcode, N->getValueType(0), LHS, RHS);
Chris Lattner9259b1e2006-10-04 06:57:07 +00005085 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005086
Chris Lattner9259b1e2006-10-04 06:57:07 +00005087 }
5088
5089 return SDOperand();
5090}
5091
5092
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005093SDOperand X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng5987cfb2006-07-07 08:33:52 +00005094 DAGCombinerInfo &DCI) const {
Evan Cheng5987cfb2006-07-07 08:33:52 +00005095 SelectionDAG &DAG = DCI.DAG;
5096 switch (N->getOpcode()) {
5097 default: break;
5098 case ISD::VECTOR_SHUFFLE:
Evan Cheng79cf9a52006-07-10 21:37:44 +00005099 return PerformShuffleCombine(N, DAG, Subtarget);
Chris Lattner9259b1e2006-10-04 06:57:07 +00005100 case ISD::SELECT:
5101 return PerformSELECTCombine(N, DAG, Subtarget);
Evan Cheng5987cfb2006-07-07 08:33:52 +00005102 }
5103
5104 return SDOperand();
5105}
5106
Evan Cheng02612422006-07-05 22:17:51 +00005107//===----------------------------------------------------------------------===//
5108// X86 Inline Assembly Support
5109//===----------------------------------------------------------------------===//
5110
Chris Lattner298ef372006-07-11 02:54:03 +00005111/// getConstraintType - Given a constraint letter, return the type of
5112/// constraint it is for this target.
5113X86TargetLowering::ConstraintType
5114X86TargetLowering::getConstraintType(char ConstraintLetter) const {
5115 switch (ConstraintLetter) {
Chris Lattnerc8db1072006-07-12 16:59:49 +00005116 case 'A':
5117 case 'r':
5118 case 'R':
5119 case 'l':
5120 case 'q':
5121 case 'Q':
5122 case 'x':
5123 case 'Y':
5124 return C_RegisterClass;
Chris Lattner298ef372006-07-11 02:54:03 +00005125 default: return TargetLowering::getConstraintType(ConstraintLetter);
5126 }
5127}
5128
Chris Lattner44daa502006-10-31 20:13:11 +00005129/// isOperandValidForConstraint - Return the specified operand (possibly
5130/// modified) if the specified SDOperand is valid for the specified target
5131/// constraint letter, otherwise return null.
5132SDOperand X86TargetLowering::
5133isOperandValidForConstraint(SDOperand Op, char Constraint, SelectionDAG &DAG) {
5134 switch (Constraint) {
5135 default: break;
5136 case 'i':
5137 // Literal immediates are always ok.
5138 if (isa<ConstantSDNode>(Op)) return Op;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005139
Chris Lattner44daa502006-10-31 20:13:11 +00005140 // If we are in non-pic codegen mode, we allow the address of a global to
5141 // be used with 'i'.
5142 if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op)) {
5143 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
5144 return SDOperand(0, 0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005145
Chris Lattner44daa502006-10-31 20:13:11 +00005146 if (GA->getOpcode() != ISD::TargetGlobalAddress)
5147 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
5148 GA->getOffset());
5149 return Op;
5150 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005151
Chris Lattner44daa502006-10-31 20:13:11 +00005152 // Otherwise, not valid for this mode.
5153 return SDOperand(0, 0);
5154 }
5155 return TargetLowering::isOperandValidForConstraint(Op, Constraint, DAG);
5156}
5157
5158
Chris Lattnerc642aa52006-01-31 19:43:35 +00005159std::vector<unsigned> X86TargetLowering::
Chris Lattner7ad77df2006-02-22 00:56:39 +00005160getRegClassForInlineAsmConstraint(const std::string &Constraint,
5161 MVT::ValueType VT) const {
Chris Lattnerc642aa52006-01-31 19:43:35 +00005162 if (Constraint.size() == 1) {
5163 // FIXME: not handling fp-stack yet!
5164 // FIXME: not handling MMX registers yet ('y' constraint).
5165 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattner298ef372006-07-11 02:54:03 +00005166 default: break; // Unknown constraint letter
5167 case 'A': // EAX/EDX
5168 if (VT == MVT::i32 || VT == MVT::i64)
5169 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
5170 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005171 case 'r': // GENERAL_REGS
5172 case 'R': // LEGACY_REGS
Chris Lattnerd139ddd2006-12-04 22:38:21 +00005173 if (VT == MVT::i64 && Subtarget->is64Bit())
5174 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
5175 X86::RSI, X86::RDI, X86::RBP, X86::RSP,
5176 X86::R8, X86::R9, X86::R10, X86::R11,
5177 X86::R12, X86::R13, X86::R14, X86::R15, 0);
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005178 if (VT == MVT::i32)
5179 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
5180 X86::ESI, X86::EDI, X86::EBP, X86::ESP, 0);
5181 else if (VT == MVT::i16)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005182 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005183 X86::SI, X86::DI, X86::BP, X86::SP, 0);
5184 else if (VT == MVT::i8)
Chris Lattnera16201c2006-12-05 17:29:40 +00005185 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005186 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005187 case 'l': // INDEX_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005188 if (VT == MVT::i32)
5189 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
5190 X86::ESI, X86::EDI, X86::EBP, 0);
5191 else if (VT == MVT::i16)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005192 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005193 X86::SI, X86::DI, X86::BP, 0);
5194 else if (VT == MVT::i8)
5195 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
5196 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005197 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
5198 case 'Q': // Q_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005199 if (VT == MVT::i32)
5200 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
5201 else if (VT == MVT::i16)
5202 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
5203 else if (VT == MVT::i8)
5204 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
5205 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005206 case 'x': // SSE_REGS if SSE1 allowed
5207 if (Subtarget->hasSSE1())
5208 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
5209 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
5210 0);
5211 return std::vector<unsigned>();
5212 case 'Y': // SSE_REGS if SSE2 allowed
5213 if (Subtarget->hasSSE2())
5214 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
5215 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
5216 0);
5217 return std::vector<unsigned>();
5218 }
5219 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005220
Chris Lattner7ad77df2006-02-22 00:56:39 +00005221 return std::vector<unsigned>();
Chris Lattnerc642aa52006-01-31 19:43:35 +00005222}
Chris Lattner524129d2006-07-31 23:26:50 +00005223
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005224std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner524129d2006-07-31 23:26:50 +00005225X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
5226 MVT::ValueType VT) const {
5227 // Use the default implementation in TargetLowering to convert the register
5228 // constraint into a member of a register class.
5229 std::pair<unsigned, const TargetRegisterClass*> Res;
5230 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerf6a69662006-10-31 19:42:44 +00005231
5232 // Not found as a standard register?
5233 if (Res.second == 0) {
5234 // GCC calls "st(0)" just plain "st".
5235 if (StringsEqualNoCase("{st}", Constraint)) {
5236 Res.first = X86::ST0;
5237 Res.second = X86::RSTRegisterClass;
5238 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005239
Chris Lattnerf6a69662006-10-31 19:42:44 +00005240 return Res;
5241 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005242
Chris Lattner524129d2006-07-31 23:26:50 +00005243 // Otherwise, check to see if this is a register class of the wrong value
5244 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
5245 // turn into {ax},{dx}.
5246 if (Res.second->hasType(VT))
5247 return Res; // Correct type already, nothing to do.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005248
Chris Lattner524129d2006-07-31 23:26:50 +00005249 // All of the single-register GCC register classes map their values onto
5250 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
5251 // really want an 8-bit or 32-bit register, map to the appropriate register
5252 // class and return the appropriate register.
5253 if (Res.second != X86::GR16RegisterClass)
5254 return Res;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005255
Chris Lattner524129d2006-07-31 23:26:50 +00005256 if (VT == MVT::i8) {
5257 unsigned DestReg = 0;
5258 switch (Res.first) {
5259 default: break;
5260 case X86::AX: DestReg = X86::AL; break;
5261 case X86::DX: DestReg = X86::DL; break;
5262 case X86::CX: DestReg = X86::CL; break;
5263 case X86::BX: DestReg = X86::BL; break;
5264 }
5265 if (DestReg) {
5266 Res.first = DestReg;
5267 Res.second = Res.second = X86::GR8RegisterClass;
5268 }
5269 } else if (VT == MVT::i32) {
5270 unsigned DestReg = 0;
5271 switch (Res.first) {
5272 default: break;
5273 case X86::AX: DestReg = X86::EAX; break;
5274 case X86::DX: DestReg = X86::EDX; break;
5275 case X86::CX: DestReg = X86::ECX; break;
5276 case X86::BX: DestReg = X86::EBX; break;
5277 case X86::SI: DestReg = X86::ESI; break;
5278 case X86::DI: DestReg = X86::EDI; break;
5279 case X86::BP: DestReg = X86::EBP; break;
5280 case X86::SP: DestReg = X86::ESP; break;
5281 }
5282 if (DestReg) {
5283 Res.first = DestReg;
5284 Res.second = Res.second = X86::GR32RegisterClass;
5285 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00005286 } else if (VT == MVT::i64) {
5287 unsigned DestReg = 0;
5288 switch (Res.first) {
5289 default: break;
5290 case X86::AX: DestReg = X86::RAX; break;
5291 case X86::DX: DestReg = X86::RDX; break;
5292 case X86::CX: DestReg = X86::RCX; break;
5293 case X86::BX: DestReg = X86::RBX; break;
5294 case X86::SI: DestReg = X86::RSI; break;
5295 case X86::DI: DestReg = X86::RDI; break;
5296 case X86::BP: DestReg = X86::RBP; break;
5297 case X86::SP: DestReg = X86::RSP; break;
5298 }
5299 if (DestReg) {
5300 Res.first = DestReg;
5301 Res.second = Res.second = X86::GR64RegisterClass;
5302 }
Chris Lattner524129d2006-07-31 23:26:50 +00005303 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005304
Chris Lattner524129d2006-07-31 23:26:50 +00005305 return Res;
5306}