blob: 77068222d6d7729f2e7889b739528178428b4579 [file] [log] [blame]
Evan Cheng10043e22007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Cheng10043e22007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindolae45a79a2006-09-11 17:25:40 +000017
Evan Cheng10043e22007-01-19 07:51:42 +000018// Type profiles.
Bill Wendling77b13af2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola708cb602006-11-08 17:07:32 +000021
Evan Cheng10043e22007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola19398ec2006-10-17 18:04:53 +000023
Chris Lattnerb8a74272010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindolae45a79a2006-09-11 17:25:40 +000025
Evan Cheng10043e22007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola708cb602006-11-08 17:07:32 +000029
Evan Cheng10043e22007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Chengc6d70ae2009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng0cc4ad92010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac64ed02010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Cheng10043e22007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha570d052010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbachbd9485d2010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +000060
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilson7ed59712010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach53e88542009-12-10 00:11:09 +000064
Dale Johannesend679ff72010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach11013ed2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Cheng10043e22007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng2f2435d2011-01-21 18:55:51 +000072def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Chengb8b0ad82011-01-20 08:34:58 +000073def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng2f2435d2011-01-21 18:55:51 +000074def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Cheng10043e22007-01-19 07:51:42 +000075
Bill Wendling77b13af2007-11-13 09:19:02 +000076def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000077 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendling77b13af2007-11-13 09:19:02 +000078def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000079 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Cheng10043e22007-01-19 07:51:42 +000080
81def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner04336992010-03-19 05:33:51 +000083 SDNPVariadic]>;
Evan Chengc3c949b42007-06-19 21:05:09 +000084def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner04336992010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng10043e22007-01-19 07:51:42 +000087def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner04336992010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Cheng10043e22007-01-19 07:51:42 +000090
Chris Lattner9a249b02008-01-15 22:02:54 +000091def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOptInGlue]>;
Evan Cheng10043e22007-01-19 07:51:42 +000093
94def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000095 [SDNPInGlue]>;
Evan Cheng10043e22007-01-19 07:51:42 +000096
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000098 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Cheng10043e22007-01-19 07:51:42 +000099
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Chengc6d70ae2009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000104
Evan Cheng0cc4ad92010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Cheng10043e22007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000109 [SDNPOutGlue]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000110
David Goodwindbf11ba2009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000112 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +0000113
Evan Cheng10043e22007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola19398ec2006-10-17 18:04:53 +0000119
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachc98892f2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbachbd9485d2010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +0000128
Evan Cheng6e809de2010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilson7ed59712010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng6e809de2010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng21acf9f2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Cheng8740ee32010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach53e88542009-12-10 00:11:09 +0000135
Evan Cheng6c0fb922010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbach696fe9d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000139 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesend679ff72010-06-03 21:09:53 +0000140
Jim Grosbach11013ed2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Cheng10043e22007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach0190a642010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling8fc2b592010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach0190a642010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
Anton Korobeynikov62acecd2011-01-01 20:38:38 +0000152def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Jim Grosbach0190a642010-11-01 16:59:54 +0000153def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling8fc2b592010-08-29 11:31:07 +0000154def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach0190a642010-11-01 16:59:54 +0000155def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling8fc2b592010-08-29 11:31:07 +0000156def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach0190a642010-11-01 16:59:54 +0000157def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
158def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
159def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
Bob Wilsonfa27a862010-12-15 22:14:12 +0000160def HasFP16 : Predicate<"Subtarget->hasFP16()">, AssemblerPredicate;
Jim Grosbach0190a642010-11-01 16:59:54 +0000161def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
162def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
163 AssemblerPredicate;
164def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
165 AssemblerPredicate;
Evan Cheng8740ee32010-11-03 06:34:55 +0000166def HasMP : Predicate<"Subtarget->hasMPExtension()">,
167 AssemblerPredicate;
Bill Wendling8fc2b592010-08-29 11:31:07 +0000168def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin3b9c52c2009-08-04 17:53:06 +0000169def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach0190a642010-11-01 16:59:54 +0000170def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling8fc2b592010-08-29 11:31:07 +0000171def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach0190a642010-11-01 16:59:54 +0000172def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
173def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling8fc2b592010-08-29 11:31:07 +0000174def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
175def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Cheng10043e22007-01-19 07:51:42 +0000176
Anton Korobeynikov25229082009-11-24 00:44:37 +0000177// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling8fc2b592010-08-29 11:31:07 +0000178def UseMovt : Predicate<"Subtarget->useMovt()">;
179def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng62c7b5b2010-12-05 22:04:16 +0000180def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach34de7762010-03-24 22:31:46 +0000181
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000182//===----------------------------------------------------------------------===//
Evan Cheng10043e22007-01-19 07:51:42 +0000183// ARM Flag Definitions.
184
185class RegConstraint<string C> {
186 string Constraints = C;
187}
188
189//===----------------------------------------------------------------------===//
190// ARM specific transformation functions and pattern fragments.
191//
192
Evan Cheng10043e22007-01-19 07:51:42 +0000193// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
194// so_imm_neg def below.
195def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson9f944592009-08-11 20:47:22 +0000196 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +0000197}]>;
198
199// so_imm_not_XFORM - Return a so_imm value packed into the format described for
200// so_imm_not def below.
201def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson9f944592009-08-11 20:47:22 +0000202 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +0000203}]>;
204
Evan Cheng10043e22007-01-19 07:51:42 +0000205/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
206def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +0000207 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Cheng10043e22007-01-19 07:51:42 +0000208}]>;
209
210/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
211def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +0000212 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Cheng10043e22007-01-19 07:51:42 +0000213}]>;
214
Jim Grosbachfba7fce2010-02-16 21:07:46 +0000215def so_imm_neg :
Dan Gohmaneffb8942008-09-12 16:56:44 +0000216 PatLeaf<(imm), [{
Evan Cheng0fc80842010-11-12 22:42:47 +0000217 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000218 }], so_imm_neg_XFORM>;
Evan Cheng10043e22007-01-19 07:51:42 +0000219
Evan Cheng5be3e092007-03-19 07:09:02 +0000220def so_imm_not :
Dan Gohmaneffb8942008-09-12 16:56:44 +0000221 PatLeaf<(imm), [{
Evan Cheng0fc80842010-11-12 22:42:47 +0000222 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000223 }], so_imm_not_XFORM>;
Evan Cheng10043e22007-01-19 07:51:42 +0000224
225// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
226def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000227 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Cheng10043e22007-01-19 07:51:42 +0000228}]>;
229
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +0000230/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +0000231def hi16 : SDNodeXForm<imm, [{
232 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
233}]>;
234
235def lo16AllZero : PatLeaf<(i32 imm), [{
236 // Returns true if all low 16-bits are 0.
237 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov25229082009-11-24 00:44:37 +0000238}], hi16>;
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +0000239
Jim Grosbachfba7fce2010-02-16 21:07:46 +0000240/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +0000241/// [0.65535].
242def imm0_65535 : PatLeaf<(i32 imm), [{
243 return (uint32_t)N->getZExtValue() < 65536;
244}]>;
245
Evan Cheng2d37f192008-08-28 23:39:26 +0000246class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
247class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Cheng10043e22007-01-19 07:51:42 +0000248
Jim Grosbach0a334d02010-02-16 20:17:57 +0000249/// adde and sube predicates - True based on whether the carry flag output
250/// will be needed or not.
251def adde_dead_carry :
252 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
253 [{return !N->hasAnyUseOfValue(1);}]>;
254def sube_dead_carry :
255 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
256 [{return !N->hasAnyUseOfValue(1);}]>;
257def adde_live_carry :
258 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
259 [{return N->hasAnyUseOfValue(1);}]>;
260def sube_live_carry :
261 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
262 [{return N->hasAnyUseOfValue(1);}]>;
263
Evan Cheng7f8ab6e2010-11-17 20:13:28 +0000264// An 'and' node with a single use.
265def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
266 return N->hasOneUse();
267}]>;
268
269// An 'xor' node with a single use.
270def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
271 return N->hasOneUse();
272}]>;
273
Evan Cheng62c7b5b2010-12-05 22:04:16 +0000274// An 'fmul' node with a single use.
275def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
276 return N->hasOneUse();
277}]>;
278
279// An 'fadd' node which checks for single non-hazardous use.
280def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
281 return hasNoVMLxHazardUse(N);
282}]>;
283
284// An 'fsub' node which checks for single non-hazardous use.
285def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
286 return hasNoVMLxHazardUse(N);
287}]>;
288
Evan Cheng10043e22007-01-19 07:51:42 +0000289//===----------------------------------------------------------------------===//
290// Operand Definitions.
291//
292
293// Branch target.
Jason W Kimd2e2f562011-02-04 19:47:15 +0000294// FIXME: rename brtarget to t2_brtarget
Jim Grosbach9d6d77a2010-11-11 18:04:49 +0000295def brtarget : Operand<OtherVT> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000296 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbach9d6d77a2010-11-11 18:04:49 +0000297}
Evan Cheng10043e22007-01-19 07:51:42 +0000298
Jason W Kimd2e2f562011-02-04 19:47:15 +0000299// FIXME: get rid of this one?
Owen Anderson578074b2010-12-13 19:31:11 +0000300def uncondbrtarget : Operand<OtherVT> {
301 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
302}
303
Jason W Kimd2e2f562011-02-04 19:47:15 +0000304// Branch target for ARM. Handles conditional/unconditional
305def br_target : Operand<OtherVT> {
306 let EncoderMethod = "getARMBranchTargetOpValue";
307}
308
Jim Grosbachc33f28b2010-11-11 20:05:40 +0000309// Call target.
Jason W Kimd2e2f562011-02-04 19:47:15 +0000310// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachc33f28b2010-11-11 20:05:40 +0000311def bltarget : Operand<i32> {
312 // Encoded the same as branch targets.
Chris Lattner63274cb2010-11-15 05:19:05 +0000313 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc33f28b2010-11-11 20:05:40 +0000314}
315
Jason W Kimd2e2f562011-02-04 19:47:15 +0000316// Call target for ARM. Handles conditional/unconditional
317// FIXME: rename bl_target to t2_bltarget?
318def bl_target : Operand<i32> {
319 // Encoded the same as branch targets.
320 let EncoderMethod = "getARMBranchTargetOpValue";
321}
322
323
Evan Cheng10043e22007-01-19 07:51:42 +0000324// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling424601a2010-11-08 00:39:58 +0000325def RegListAsmOperand : AsmOperandClass {
326 let Name = "RegList";
327 let SuperClasses = [];
328}
329
Bill Wendling9898ac92010-11-17 04:32:08 +0000330def DPRRegListAsmOperand : AsmOperandClass {
331 let Name = "DPRRegList";
332 let SuperClasses = [];
333}
334
335def SPRRegListAsmOperand : AsmOperandClass {
336 let Name = "SPRRegList";
337 let SuperClasses = [];
338}
339
Bill Wendlingf2fa04a2010-11-13 10:40:19 +0000340def reglist : Operand<i32> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000341 let EncoderMethod = "getRegisterListOpValue";
Bill Wendlingf2fa04a2010-11-13 10:40:19 +0000342 let ParserMatchClass = RegListAsmOperand;
343 let PrintMethod = "printRegisterList";
344}
345
Bill Wendling9898ac92010-11-17 04:32:08 +0000346def dpr_reglist : Operand<i32> {
347 let EncoderMethod = "getRegisterListOpValue";
348 let ParserMatchClass = DPRRegListAsmOperand;
349 let PrintMethod = "printRegisterList";
350}
351
352def spr_reglist : Operand<i32> {
353 let EncoderMethod = "getRegisterListOpValue";
354 let ParserMatchClass = SPRRegListAsmOperand;
355 let PrintMethod = "printRegisterList";
356}
357
Evan Cheng10043e22007-01-19 07:51:42 +0000358// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
359def cpinst_operand : Operand<i32> {
360 let PrintMethod = "printCPInstOperand";
361}
362
Evan Cheng10043e22007-01-19 07:51:42 +0000363// Local PC labels.
364def pclabel : Operand<i32> {
365 let PrintMethod = "printPCLabel";
366}
367
Jim Grosbachdc35e062010-12-01 19:47:31 +0000368// ADR instruction labels.
369def adrlabel : Operand<i32> {
370 let EncoderMethod = "getAdrLabelOpValue";
371}
372
Owen Andersonfadb9512010-10-27 22:49:00 +0000373def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000374 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Andersonfadb9512010-10-27 22:49:00 +0000375}
376
Jim Grosbach1e7db682010-10-13 19:56:10 +0000377// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
378def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
Chris Lattner63274cb2010-11-15 05:19:05 +0000379 int32_t v = (int32_t)N->getZExtValue();
380 return v == 8 || v == 16 || v == 24; }]> {
381 let EncoderMethod = "getRotImmOpValue";
Jim Grosbach1e7db682010-10-13 19:56:10 +0000382}
383
Owen Anderson1d2f5ce2011-03-18 22:50:18 +0000384def ShifterAsmOperand : AsmOperandClass {
385 let Name = "Shifter";
386 let SuperClasses = [];
387}
388
Bob Wilson481d7a92010-08-16 18:27:34 +0000389// shift_imm: An integer that encodes a shift amount and the type of shift
390// (currently either asr or lsl) using the same encoding used for the
391// immediates in so_reg operands.
392def shift_imm : Operand<i32> {
393 let PrintMethod = "printShiftImmOperand";
Owen Anderson1d2f5ce2011-03-18 22:50:18 +0000394 let ParserMatchClass = ShifterAsmOperand;
Bob Wilson481d7a92010-08-16 18:27:34 +0000395}
396
Evan Cheng10043e22007-01-19 07:51:42 +0000397// shifter_operand operands: so_reg and so_imm.
398def so_reg : Operand<i32>, // reg reg imm
Bob Wilsonae08a732010-03-20 22:13:40 +0000399 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Cheng10043e22007-01-19 07:51:42 +0000400 [shl,srl,sra,rotr]> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000401 let EncoderMethod = "getSORegOpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000402 let PrintMethod = "printSORegOperand";
Owen Anderson1d2f5ce2011-03-18 22:50:18 +0000403 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Cheng10043e22007-01-19 07:51:42 +0000404}
Evan Cheng59bbc542010-10-27 23:41:30 +0000405def shift_so_reg : Operand<i32>, // reg reg imm
406 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
407 [shl,srl,sra,rotr]> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000408 let EncoderMethod = "getSORegOpValue";
Evan Cheng59bbc542010-10-27 23:41:30 +0000409 let PrintMethod = "printSORegOperand";
Owen Anderson1d2f5ce2011-03-18 22:50:18 +0000410 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Cheng59bbc542010-10-27 23:41:30 +0000411}
Evan Cheng10043e22007-01-19 07:51:42 +0000412
413// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson3dfe8152011-02-07 17:43:06 +0000414// 8-bit immediate rotated by an arbitrary number of bits.
Jakob Stoklund Olesene2cbaf62010-08-17 20:39:04 +0000415def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000416 let EncoderMethod = "getSOImmOpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000417 let PrintMethod = "printSOImmOperand";
418}
419
Evan Cheng9e7b8382007-03-20 08:11:30 +0000420// Break so_imm's up into two pieces. This handles immediates with up to 16
421// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
422// get the first/second pieces.
Evan Cheng9c40af42010-11-12 23:46:13 +0000423def so_imm2part : PatLeaf<(imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +0000424 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng9c40af42010-11-12 23:46:13 +0000425}]>;
426
427/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
428///
429def arm_i32imm : PatLeaf<(imm), [{
430 if (Subtarget->hasV6T2Ops())
431 return true;
432 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
433}]>;
Evan Cheng9e7b8382007-03-20 08:11:30 +0000434
Sandeep Patel423e42b2009-10-13 18:59:48 +0000435/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
436def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
437 return (int32_t)N->getZExtValue() < 32;
438}]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000439
Jim Grosbach68a335e2010-10-15 17:15:16 +0000440/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
441def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
442 return (int32_t)N->getZExtValue() < 32;
443}]> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000444 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach68a335e2010-10-15 17:15:16 +0000445}
446
Evan Cheng965b3c72011-01-13 07:58:56 +0000447// i32imm_hilo16 - For movt/movw - sets the MC Encoder method.
Jason W Kim5a97bd82010-11-18 23:37:15 +0000448// The imm is split into imm{15-12}, imm{11-0}
449//
Evan Cheng965b3c72011-01-13 07:58:56 +0000450def i32imm_hilo16 : Operand<i32> {
451 let EncoderMethod = "getHiLo16ImmOpValue";
Jason W Kim5a97bd82010-11-18 23:37:15 +0000452}
453
Evan Cheng34345752010-12-11 04:11:38 +0000454/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
455/// e.g., 0xf000ffff
456def bf_inv_mask_imm : Operand<i32>,
457 PatLeaf<(imm), [{
458 return ARM::isBitFieldInvertedMask(N->getZExtValue());
459}] > {
460 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
461 let PrintMethod = "printBitfieldInvMaskImmOperand";
462}
463
Bruno Cardoso Lopes7f639c12011-01-18 20:45:56 +0000464/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
465def lsb_pos_imm : Operand<i32>, PatLeaf<(imm), [{
466 return isInt<5>(N->getSExtValue());
467}]>;
468
469/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
470def width_imm : Operand<i32>, PatLeaf<(imm), [{
471 return N->getSExtValue() > 0 && N->getSExtValue() <= 32;
472}] > {
473 let EncoderMethod = "getMsbOpValue";
474}
475
Evan Cheng10043e22007-01-19 07:51:42 +0000476// Define ARM specific addressing modes.
477
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000478
479// addrmode_imm12 := reg +/- imm12
Jim Grosbach08605202010-09-29 19:03:54 +0000480//
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000481def addrmode_imm12 : Operand<i32>,
482 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbach505607e2010-10-28 18:34:10 +0000483 // 12-bit immediate operand. Note that instructions using this encode
484 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
485 // immediate values are as normal.
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000486
Chris Lattner63274cb2010-11-15 05:19:05 +0000487 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000488 let PrintMethod = "printAddrModeImm12Operand";
489 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach08605202010-09-29 19:03:54 +0000490}
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000491// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach08605202010-09-29 19:03:54 +0000492//
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000493def ldst_so_reg : Operand<i32>,
494 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000495 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000496 // FIXME: Simplify the printer
Jim Grosbach08605202010-09-29 19:03:54 +0000497 let PrintMethod = "printAddrMode2Operand";
498 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
499}
500
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000501// addrmode2 := reg +/- imm12
502// := reg +/- reg shop imm
Evan Cheng10043e22007-01-19 07:51:42 +0000503//
504def addrmode2 : Operand<i32>,
505 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbache991a6e2010-12-10 20:53:44 +0000506 let EncoderMethod = "getAddrMode2OpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000507 let PrintMethod = "printAddrMode2Operand";
508 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
509}
510
511def am2offset : Operand<i32>,
Chris Lattner0e023ea2010-09-21 20:31:19 +0000512 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
513 [], [SDNPWantRoot]> {
Jim Grosbache991a6e2010-12-10 20:53:44 +0000514 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000515 let PrintMethod = "printAddrMode2OffsetOperand";
516 let MIOperandInfo = (ops GPR, i32imm);
517}
518
519// addrmode3 := reg +/- reg
520// addrmode3 := reg +/- imm8
521//
522def addrmode3 : Operand<i32>,
523 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000524 let EncoderMethod = "getAddrMode3OpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000525 let PrintMethod = "printAddrMode3Operand";
526 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
527}
528
529def am3offset : Operand<i32>,
Chris Lattner0e023ea2010-09-21 20:31:19 +0000530 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
531 [], [SDNPWantRoot]> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000532 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000533 let PrintMethod = "printAddrMode3OffsetOperand";
534 let MIOperandInfo = (ops GPR, i32imm);
535}
536
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000537// ldstm_mode := {ia, ib, da, db}
Evan Cheng10043e22007-01-19 07:51:42 +0000538//
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000539def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000540 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000541 let PrintMethod = "printLdStmModeOperand";
Evan Cheng10043e22007-01-19 07:51:42 +0000542}
543
Bill Wendling424601a2010-11-08 00:39:58 +0000544def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner5d6f6a02010-10-29 00:27:31 +0000545 let Name = "MemMode5";
546 let SuperClasses = [];
547}
548
Evan Cheng10043e22007-01-19 07:51:42 +0000549// addrmode5 := reg +/- imm8*4
550//
551def addrmode5 : Operand<i32>,
552 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
553 let PrintMethod = "printAddrMode5Operand";
Bob Wilson947f04b2010-03-13 01:08:20 +0000554 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling424601a2010-11-08 00:39:58 +0000555 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner63274cb2010-11-15 05:19:05 +0000556 let EncoderMethod = "getAddrMode5OpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000557}
558
Bob Wilsonf3c8df32011-02-07 17:43:09 +0000559// addrmode6 := reg with optional alignment
Bob Wilsondeb35af2009-07-01 23:16:05 +0000560//
561def addrmode6 : Operand<i32>,
Bob Wilsondd9fbaa2010-11-01 23:40:51 +0000562 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilsondeb35af2009-07-01 23:16:05 +0000563 let PrintMethod = "printAddrMode6Operand";
Bob Wilsonae08a732010-03-20 22:13:40 +0000564 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner63274cb2010-11-15 05:19:05 +0000565 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilsonae08a732010-03-20 22:13:40 +0000566}
567
Bob Wilsone3ecd5f2011-02-25 06:42:42 +0000568def am6offset : Operand<i32>,
569 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
570 [], [SDNPWantRoot]> {
Bob Wilsonae08a732010-03-20 22:13:40 +0000571 let PrintMethod = "printAddrMode6OffsetOperand";
572 let MIOperandInfo = (ops GPR);
Chris Lattner63274cb2010-11-15 05:19:05 +0000573 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilsondeb35af2009-07-01 23:16:05 +0000574}
575
Bob Wilson318ce7c2010-11-30 00:00:42 +0000576// Special version of addrmode6 to handle alignment encoding for VLD-dup
577// instructions, specifically VLD4-dup.
578def addrmode6dup : Operand<i32>,
579 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
580 let PrintMethod = "printAddrMode6Operand";
581 let MIOperandInfo = (ops GPR:$addr, i32imm);
582 let EncoderMethod = "getAddrMode6DupAddressOpValue";
583}
584
Evan Cheng10043e22007-01-19 07:51:42 +0000585// addrmodepc := pc + reg
586//
587def addrmodepc : Operand<i32>,
588 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
589 let PrintMethod = "printAddrModePCOperand";
590 let MIOperandInfo = (ops GPR, i32imm);
591}
592
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000593def MemMode7AsmOperand : AsmOperandClass {
594 let Name = "MemMode7";
595 let SuperClasses = [];
596}
597
598// addrmode7 := reg
599// Used by load/store exclusive instructions. Useful to enable right assembly
600// parsing and printing. Not used for any codegen matching.
601//
602def addrmode7 : Operand<i32> {
603 let PrintMethod = "printAddrMode7Operand";
604 let MIOperandInfo = (ops GPR);
605 let ParserMatchClass = MemMode7AsmOperand;
606}
607
Bob Wilsonceffeb62009-08-21 21:58:55 +0000608def nohash_imm : Operand<i32> {
609 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikovcfed3002009-08-08 23:10:41 +0000610}
611
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000612def CoprocNumAsmOperand : AsmOperandClass {
613 let Name = "CoprocNum";
614 let SuperClasses = [];
Jim Grosbach861e49c2011-02-12 01:34:40 +0000615 let ParserMethod = "tryParseCoprocNumOperand";
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000616}
617
618def CoprocRegAsmOperand : AsmOperandClass {
619 let Name = "CoprocReg";
620 let SuperClasses = [];
Jim Grosbach861e49c2011-02-12 01:34:40 +0000621 let ParserMethod = "tryParseCoprocRegOperand";
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000622}
623
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000624def p_imm : Operand<i32> {
625 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000626 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000627}
628
629def c_imm : Operand<i32> {
630 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000631 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000632}
633
Evan Cheng10043e22007-01-19 07:51:42 +0000634//===----------------------------------------------------------------------===//
Evan Chengf7c6eff2007-08-07 01:37:15 +0000635
Evan Cheng2d37f192008-08-28 23:39:26 +0000636include "ARMInstrFormats.td"
Evan Chengf7c6eff2007-08-07 01:37:15 +0000637
638//===----------------------------------------------------------------------===//
Evan Cheng2d37f192008-08-28 23:39:26 +0000639// Multiclass helpers...
Evan Cheng10043e22007-01-19 07:51:42 +0000640//
641
Evan Cheng9f717af2008-08-29 07:36:24 +0000642/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Cheng10043e22007-01-19 07:51:42 +0000643/// binop that produces a value.
Evan Chengc35d7bb2010-09-29 00:27:46 +0000644multiclass AsI1_bin_irs<bits<4> opcod, string opc,
645 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
646 PatFrag opnode, bit Commutable = 0> {
Jim Grosbachfef37282010-08-30 19:49:58 +0000647 // The register-immediate version is re-materializable. This is useful
648 // in particular for taking the address of a local.
649 let isReMaterializable = 1 in {
Jim Grosbach6fead932010-10-12 17:11:26 +0000650 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
651 iii, opc, "\t$Rd, $Rn, $imm",
652 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
653 bits<4> Rd;
654 bits<4> Rn;
Jim Grosbach12e493a2010-10-12 23:18:08 +0000655 bits<12> imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000656 let Inst{25} = 1;
Jim Grosbach6fead932010-10-12 17:11:26 +0000657 let Inst{19-16} = Rn;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000658 let Inst{15-12} = Rd;
Jim Grosbach12e493a2010-10-12 23:18:08 +0000659 let Inst{11-0} = imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000660 }
Jim Grosbachfef37282010-08-30 19:49:58 +0000661 }
Jim Grosbach5476a272010-10-11 18:51:51 +0000662 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
663 iir, opc, "\t$Rd, $Rn, $Rm",
664 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbachc43c9302010-10-08 21:45:55 +0000665 bits<4> Rd;
666 bits<4> Rn;
667 bits<4> Rm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000668 let Inst{25} = 0;
Evan Cheng5bf90112009-06-26 00:19:44 +0000669 let isCommutable = Commutable;
Jim Grosbachc43c9302010-10-08 21:45:55 +0000670 let Inst{19-16} = Rn;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000671 let Inst{15-12} = Rd;
672 let Inst{11-4} = 0b00000000;
673 let Inst{3-0} = Rm;
Evan Cheng5bf90112009-06-26 00:19:44 +0000674 }
Jim Grosbachefd53692010-10-12 23:53:58 +0000675 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
676 iis, opc, "\t$Rd, $Rn, $shift",
677 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbachb7c29622010-10-11 23:16:21 +0000678 bits<4> Rd;
679 bits<4> Rn;
Jim Grosbachefd53692010-10-12 23:53:58 +0000680 bits<12> shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000681 let Inst{25} = 0;
Jim Grosbachb7c29622010-10-11 23:16:21 +0000682 let Inst{19-16} = Rn;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000683 let Inst{15-12} = Rd;
684 let Inst{11-0} = shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000685 }
Evan Cheng10043e22007-01-19 07:51:42 +0000686}
687
Evan Chengc7ea8df2009-06-25 20:59:23 +0000688/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsondc7d1ce2009-10-06 20:18:46 +0000689/// instruction modifies the CPSR register.
Daniel Dunbar6e3aedd2011-01-10 15:26:35 +0000690let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Chengc35d7bb2010-09-29 00:27:46 +0000691multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
692 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
693 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach8c519c02010-10-13 00:50:27 +0000694 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
695 iii, opc, "\t$Rd, $Rn, $imm",
696 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
697 bits<4> Rd;
698 bits<4> Rn;
699 bits<12> imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000700 let Inst{25} = 1;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000701 let Inst{20} = 1;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000702 let Inst{19-16} = Rn;
703 let Inst{15-12} = Rd;
704 let Inst{11-0} = imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000705 }
Jim Grosbach8c519c02010-10-13 00:50:27 +0000706 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
707 iir, opc, "\t$Rd, $Rn, $Rm",
708 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
709 bits<4> Rd;
710 bits<4> Rn;
711 bits<4> Rm;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000712 let isCommutable = Commutable;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000713 let Inst{25} = 0;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000714 let Inst{20} = 1;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000715 let Inst{19-16} = Rn;
716 let Inst{15-12} = Rd;
717 let Inst{11-4} = 0b00000000;
718 let Inst{3-0} = Rm;
Evan Cheng5bf90112009-06-26 00:19:44 +0000719 }
Jim Grosbach8c519c02010-10-13 00:50:27 +0000720 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
721 iis, opc, "\t$Rd, $Rn, $shift",
722 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
723 bits<4> Rd;
724 bits<4> Rn;
725 bits<12> shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000726 let Inst{25} = 0;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000727 let Inst{20} = 1;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000728 let Inst{19-16} = Rn;
729 let Inst{15-12} = Rd;
730 let Inst{11-0} = shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000731 }
Evan Cheng3e18e502007-09-11 19:55:27 +0000732}
Evan Chengaa3b8012007-07-05 07:13:32 +0000733}
734
735/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng9d41b312007-07-10 18:08:01 +0000736/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengaa3b8012007-07-05 07:13:32 +0000737/// a explicit result, only implicitly set CPSR.
Bill Wendling920f74a2010-08-11 00:22:27 +0000738let isCompare = 1, Defs = [CPSR] in {
Evan Cheng2259d672010-09-29 00:49:25 +0000739multiclass AI1_cmp_irs<bits<4> opcod, string opc,
740 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
741 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach8c519c02010-10-13 00:50:27 +0000742 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
743 opc, "\t$Rn, $imm",
744 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach8c519c02010-10-13 00:50:27 +0000745 bits<4> Rn;
746 bits<12> imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000747 let Inst{25} = 1;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000748 let Inst{20} = 1;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000749 let Inst{19-16} = Rn;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000750 let Inst{15-12} = 0b0000;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000751 let Inst{11-0} = imm;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000752 }
753 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
754 opc, "\t$Rn, $Rm",
755 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach8c519c02010-10-13 00:50:27 +0000756 bits<4> Rn;
757 bits<4> Rm;
Evan Cheng5bf90112009-06-26 00:19:44 +0000758 let isCommutable = Commutable;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000759 let Inst{25} = 0;
Bob Wilson453a06e2009-10-13 17:35:30 +0000760 let Inst{20} = 1;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000761 let Inst{19-16} = Rn;
762 let Inst{15-12} = 0b0000;
763 let Inst{11-4} = 0b00000000;
764 let Inst{3-0} = Rm;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000765 }
766 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
767 opc, "\t$Rn, $shift",
768 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach8c519c02010-10-13 00:50:27 +0000769 bits<4> Rn;
770 bits<12> shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000771 let Inst{25} = 0;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000772 let Inst{20} = 1;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000773 let Inst{19-16} = Rn;
774 let Inst{15-12} = 0b0000;
775 let Inst{11-0} = shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000776 }
Evan Cheng3e18e502007-09-11 19:55:27 +0000777}
Evan Cheng10043e22007-01-19 07:51:42 +0000778}
779
Evan Cheng62d626c2010-09-25 00:49:35 +0000780/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Cheng10043e22007-01-19 07:51:42 +0000781/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng49d66522008-11-06 22:15:19 +0000782/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng62d626c2010-09-25 00:49:35 +0000783multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbach1e7db682010-10-13 19:56:10 +0000784 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
785 IIC_iEXTr, opc, "\t$Rd, $Rm",
786 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng49d66522008-11-06 22:15:19 +0000787 Requires<[IsARM, HasV6]> {
Jim Grosbach118c4232010-10-15 02:29:58 +0000788 bits<4> Rd;
789 bits<4> Rm;
Johnny Chendf5dcda2009-10-27 18:44:24 +0000790 let Inst{19-16} = 0b1111;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000791 let Inst{15-12} = Rd;
792 let Inst{11-10} = 0b00;
793 let Inst{3-0} = Rm;
Johnny Chendf5dcda2009-10-27 18:44:24 +0000794 }
Jim Grosbach1e7db682010-10-13 19:56:10 +0000795 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
796 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
797 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng49d66522008-11-06 22:15:19 +0000798 Requires<[IsARM, HasV6]> {
Jim Grosbach118c4232010-10-15 02:29:58 +0000799 bits<4> Rd;
800 bits<4> Rm;
Jim Grosbach1e7db682010-10-13 19:56:10 +0000801 bits<2> rot;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000802 let Inst{19-16} = 0b1111;
Jim Grosbach118c4232010-10-15 02:29:58 +0000803 let Inst{15-12} = Rd;
Jim Grosbach1e7db682010-10-13 19:56:10 +0000804 let Inst{11-10} = rot;
Jim Grosbach118c4232010-10-15 02:29:58 +0000805 let Inst{3-0} = Rm;
Johnny Chendf5dcda2009-10-27 18:44:24 +0000806 }
Evan Cheng10043e22007-01-19 07:51:42 +0000807}
808
Evan Cheng62d626c2010-09-25 00:49:35 +0000809multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbach1e7db682010-10-13 19:56:10 +0000810 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
811 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000812 [/* For disassembly only; pattern left blank */]>,
813 Requires<[IsARM, HasV6]> {
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000814 let Inst{19-16} = 0b1111;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000815 let Inst{11-10} = 0b00;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000816 }
Jim Grosbach1e7db682010-10-13 19:56:10 +0000817 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
818 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000819 [/* For disassembly only; pattern left blank */]>,
820 Requires<[IsARM, HasV6]> {
Jim Grosbach1e7db682010-10-13 19:56:10 +0000821 bits<2> rot;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000822 let Inst{19-16} = 0b1111;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000823 let Inst{11-10} = rot;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000824 }
825}
826
Evan Cheng62d626c2010-09-25 00:49:35 +0000827/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Cheng10043e22007-01-19 07:51:42 +0000828/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng62d626c2010-09-25 00:49:35 +0000829multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbach1e7db682010-10-13 19:56:10 +0000830 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
831 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
832 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chendf5dcda2009-10-27 18:44:24 +0000833 Requires<[IsARM, HasV6]> {
Jim Grosbacha391c972010-11-18 23:24:22 +0000834 bits<4> Rd;
835 bits<4> Rm;
836 bits<4> Rn;
837 let Inst{19-16} = Rn;
838 let Inst{15-12} = Rd;
Johnny Chendf5dcda2009-10-27 18:44:24 +0000839 let Inst{11-10} = 0b00;
Jim Grosbacha391c972010-11-18 23:24:22 +0000840 let Inst{9-4} = 0b000111;
841 let Inst{3-0} = Rm;
Johnny Chendf5dcda2009-10-27 18:44:24 +0000842 }
Jim Grosbach1e7db682010-10-13 19:56:10 +0000843 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
844 rot_imm:$rot),
845 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
846 [(set GPR:$Rd, (opnode GPR:$Rn,
847 (rotr GPR:$Rm, rot_imm:$rot)))]>,
848 Requires<[IsARM, HasV6]> {
Jim Grosbacha391c972010-11-18 23:24:22 +0000849 bits<4> Rd;
850 bits<4> Rm;
Jim Grosbach1e7db682010-10-13 19:56:10 +0000851 bits<4> Rn;
852 bits<2> rot;
853 let Inst{19-16} = Rn;
Jim Grosbacha391c972010-11-18 23:24:22 +0000854 let Inst{15-12} = Rd;
Jim Grosbach1e7db682010-10-13 19:56:10 +0000855 let Inst{11-10} = rot;
Jim Grosbacha391c972010-11-18 23:24:22 +0000856 let Inst{9-4} = 0b000111;
857 let Inst{3-0} = Rm;
Jim Grosbach1e7db682010-10-13 19:56:10 +0000858 }
Evan Cheng10043e22007-01-19 07:51:42 +0000859}
860
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000861// For disassembly only.
Evan Cheng62d626c2010-09-25 00:49:35 +0000862multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbach1e7db682010-10-13 19:56:10 +0000863 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
864 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000865 [/* For disassembly only; pattern left blank */]>,
866 Requires<[IsARM, HasV6]> {
867 let Inst{11-10} = 0b00;
868 }
Jim Grosbach1e7db682010-10-13 19:56:10 +0000869 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
870 rot_imm:$rot),
871 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000872 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach1e7db682010-10-13 19:56:10 +0000873 Requires<[IsARM, HasV6]> {
874 bits<4> Rn;
875 bits<2> rot;
876 let Inst{19-16} = Rn;
877 let Inst{11-10} = rot;
878 }
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000879}
880
Evan Cheng97727a62009-06-25 23:34:10 +0000881/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
882let Uses = [CPSR] in {
Evan Cheng5bf90112009-06-26 00:19:44 +0000883multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
884 bit Commutable = 0> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000885 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
886 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
887 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +0000888 Requires<[IsARM]> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000889 bits<4> Rd;
890 bits<4> Rn;
891 bits<12> imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000892 let Inst{25} = 1;
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000893 let Inst{15-12} = Rd;
894 let Inst{19-16} = Rn;
895 let Inst{11-0} = imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000896 }
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000897 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
898 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
899 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +0000900 Requires<[IsARM]> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000901 bits<4> Rd;
902 bits<4> Rn;
903 bits<4> Rm;
Johnny Chen3467dcb2009-11-07 00:54:36 +0000904 let Inst{11-4} = 0b00000000;
Evan Cheng2cff0762009-07-07 23:40:25 +0000905 let Inst{25} = 0;
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000906 let isCommutable = Commutable;
907 let Inst{3-0} = Rm;
908 let Inst{15-12} = Rd;
909 let Inst{19-16} = Rn;
Evan Cheng5bf90112009-06-26 00:19:44 +0000910 }
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000911 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
912 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
913 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +0000914 Requires<[IsARM]> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000915 bits<4> Rd;
916 bits<4> Rn;
917 bits<12> shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000918 let Inst{25} = 0;
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000919 let Inst{11-0} = shift;
920 let Inst{15-12} = Rd;
921 let Inst{19-16} = Rn;
Evan Cheng2cff0762009-07-07 23:40:25 +0000922 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000923}
924// Carry setting variants
Daniel Dunbar6e3aedd2011-01-10 15:26:35 +0000925let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000926multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
927 bit Commutable = 0> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000928 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
929 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
930 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +0000931 Requires<[IsARM]> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000932 bits<4> Rd;
933 bits<4> Rn;
934 bits<12> imm;
935 let Inst{15-12} = Rd;
936 let Inst{19-16} = Rn;
937 let Inst{11-0} = imm;
Bob Wilsona6aba772009-10-26 22:34:44 +0000938 let Inst{20} = 1;
Evan Cheng2cff0762009-07-07 23:40:25 +0000939 let Inst{25} = 1;
Evan Cheng5bf90112009-06-26 00:19:44 +0000940 }
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000941 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
942 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
943 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +0000944 Requires<[IsARM]> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000945 bits<4> Rd;
946 bits<4> Rn;
947 bits<4> Rm;
Johnny Chen3467dcb2009-11-07 00:54:36 +0000948 let Inst{11-4} = 0b00000000;
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000949 let isCommutable = Commutable;
950 let Inst{3-0} = Rm;
951 let Inst{15-12} = Rd;
952 let Inst{19-16} = Rn;
Bob Wilsona6aba772009-10-26 22:34:44 +0000953 let Inst{20} = 1;
Evan Cheng2cff0762009-07-07 23:40:25 +0000954 let Inst{25} = 0;
Evan Cheng5bf90112009-06-26 00:19:44 +0000955 }
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000956 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
957 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
958 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +0000959 Requires<[IsARM]> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000960 bits<4> Rd;
961 bits<4> Rn;
962 bits<12> shift;
963 let Inst{11-0} = shift;
964 let Inst{15-12} = Rd;
965 let Inst{19-16} = Rn;
Bob Wilsona6aba772009-10-26 22:34:44 +0000966 let Inst{20} = 1;
Evan Cheng2cff0762009-07-07 23:40:25 +0000967 let Inst{25} = 0;
Evan Cheng5bf90112009-06-26 00:19:44 +0000968 }
Evan Cheng3e18e502007-09-11 19:55:27 +0000969}
Evan Chengaa3b8012007-07-05 07:13:32 +0000970}
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000971}
Evan Chengaa3b8012007-07-05 07:13:32 +0000972
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000973let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach2f790742010-11-13 00:35:48 +0000974multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000975 InstrItinClass iir, PatFrag opnode> {
976 // Note: We use the complex addrmode_imm12 rather than just an input
977 // GPR and a constrained immediate so that we can use this to match
978 // frame index references and avoid matching constant pool references.
Jim Grosbach4a22eba2010-11-19 21:07:51 +0000979 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000980 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
981 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendlinge84eb992010-11-03 01:49:29 +0000982 bits<4> Rt;
983 bits<17> addr;
984 let Inst{23} = addr{12}; // U (add = ('U' == 1))
985 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000986 let Inst{15-12} = Rt;
987 let Inst{11-0} = addr{11-0}; // imm12
988 }
Jim Grosbach4a22eba2010-11-19 21:07:51 +0000989 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000990 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
991 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendlinge84eb992010-11-03 01:49:29 +0000992 bits<4> Rt;
993 bits<17> shift;
994 let Inst{23} = shift{12}; // U (add = ('U' == 1))
995 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbach7e510952010-11-09 18:43:54 +0000996 let Inst{15-12} = Rt;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000997 let Inst{11-0} = shift{11-0};
998 }
999}
1000}
1001
Jim Grosbach2f790742010-11-13 00:35:48 +00001002multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001003 InstrItinClass iir, PatFrag opnode> {
1004 // Note: We use the complex addrmode_imm12 rather than just an input
1005 // GPR and a constrained immediate so that we can use this to match
1006 // frame index references and avoid matching constant pool references.
Jim Grosbach4a22eba2010-11-19 21:07:51 +00001007 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach338de3e2010-10-27 23:12:14 +00001008 (ins GPR:$Rt, addrmode_imm12:$addr),
1009 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1010 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1011 bits<4> Rt;
1012 bits<17> addr;
1013 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1014 let Inst{19-16} = addr{16-13}; // Rn
1015 let Inst{15-12} = Rt;
1016 let Inst{11-0} = addr{11-0}; // imm12
1017 }
Jim Grosbach4a22eba2010-11-19 21:07:51 +00001018 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach338de3e2010-10-27 23:12:14 +00001019 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1020 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1021 bits<4> Rt;
1022 bits<17> shift;
1023 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1024 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbach7e510952010-11-09 18:43:54 +00001025 let Inst{15-12} = Rt;
Jim Grosbach338de3e2010-10-27 23:12:14 +00001026 let Inst{11-0} = shift{11-0};
1027 }
1028}
Rafael Espindola203922d2006-10-16 17:57:20 +00001029//===----------------------------------------------------------------------===//
1030// Instructions
1031//===----------------------------------------------------------------------===//
1032
Evan Cheng10043e22007-01-19 07:51:42 +00001033//===----------------------------------------------------------------------===//
1034// Miscellaneous Instructions.
1035//
Rafael Espindolafe03fe92006-08-24 16:13:15 +00001036
Evan Cheng10043e22007-01-19 07:51:42 +00001037/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1038/// the function. The first operand is the ID# for this instruction, the second
1039/// is the index into the MachineConstantPool that this is, the third is the
1040/// size in bytes of this constant pool entry.
Evan Chengd93b5b62009-06-12 20:46:18 +00001041let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Cheng10043e22007-01-19 07:51:42 +00001042def CONSTPOOL_ENTRY :
Evan Cheng94b5a802007-07-19 01:14:50 +00001043PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00001044 i32imm:$size), NoItinerary, []>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00001045
Jim Grosbach45fceea2010-02-22 23:10:38 +00001046// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1047// from removing one half of the matched pairs. That breaks PEI, which assumes
1048// these will always be in pairs, and asserts if it finds otherwise. Better way?
1049let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng10043e22007-01-19 07:51:42 +00001050def ADJCALLSTACKUP :
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00001051PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattner27539552008-10-11 22:08:30 +00001052 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindola29e48752006-08-24 17:19:08 +00001053
Jim Grosbachfba7fce2010-02-16 21:07:46 +00001054def ADJCALLSTACKDOWN :
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00001055PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattner27539552008-10-11 22:08:30 +00001056 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng3e18e502007-09-11 19:55:27 +00001057}
Rafael Espindolad0dee772006-08-21 22:00:32 +00001058
Johnny Chen29a91032010-02-12 22:53:19 +00001059def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chenc7e14702010-02-10 18:02:25 +00001060 [/* For disassembly only; pattern left blank */]>,
1061 Requires<[IsARM, HasV6T2]> {
1062 let Inst{27-16} = 0b001100100000;
Jim Grosbachefc06682010-10-13 20:30:55 +00001063 let Inst{15-8} = 0b11110000;
Johnny Chenc7e14702010-02-10 18:02:25 +00001064 let Inst{7-0} = 0b00000000;
1065}
1066
Johnny Chen29a91032010-02-12 22:53:19 +00001067def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1068 [/* For disassembly only; pattern left blank */]>,
1069 Requires<[IsARM, HasV6T2]> {
1070 let Inst{27-16} = 0b001100100000;
Jim Grosbachefc06682010-10-13 20:30:55 +00001071 let Inst{15-8} = 0b11110000;
Johnny Chen29a91032010-02-12 22:53:19 +00001072 let Inst{7-0} = 0b00000001;
1073}
1074
1075def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1076 [/* For disassembly only; pattern left blank */]>,
1077 Requires<[IsARM, HasV6T2]> {
1078 let Inst{27-16} = 0b001100100000;
Jim Grosbachefc06682010-10-13 20:30:55 +00001079 let Inst{15-8} = 0b11110000;
Johnny Chen29a91032010-02-12 22:53:19 +00001080 let Inst{7-0} = 0b00000010;
1081}
1082
1083def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1084 [/* For disassembly only; pattern left blank */]>,
1085 Requires<[IsARM, HasV6T2]> {
1086 let Inst{27-16} = 0b001100100000;
Jim Grosbachefc06682010-10-13 20:30:55 +00001087 let Inst{15-8} = 0b11110000;
Johnny Chen29a91032010-02-12 22:53:19 +00001088 let Inst{7-0} = 0b00000011;
1089}
1090
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00001091def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1092 "\t$dst, $a, $b",
1093 [/* For disassembly only; pattern left blank */]>,
1094 Requires<[IsARM, HasV6]> {
Jim Grosbachefc06682010-10-13 20:30:55 +00001095 bits<4> Rd;
1096 bits<4> Rn;
1097 bits<4> Rm;
1098 let Inst{3-0} = Rm;
1099 let Inst{15-12} = Rd;
1100 let Inst{19-16} = Rn;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00001101 let Inst{27-20} = 0b01101000;
1102 let Inst{7-4} = 0b1011;
Jim Grosbachefc06682010-10-13 20:30:55 +00001103 let Inst{11-8} = 0b1111;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00001104}
1105
Johnny Chen29a91032010-02-12 22:53:19 +00001106def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1107 [/* For disassembly only; pattern left blank */]>,
1108 Requires<[IsARM, HasV6T2]> {
1109 let Inst{27-16} = 0b001100100000;
Jim Grosbachefc06682010-10-13 20:30:55 +00001110 let Inst{15-8} = 0b11110000;
Johnny Chen29a91032010-02-12 22:53:19 +00001111 let Inst{7-0} = 0b00000100;
1112}
1113
Johnny Chenf40b8e02010-02-11 18:12:29 +00001114// The i32imm operand $val can be used by a debugger to store more information
1115// about the breakpoint.
Johnny Chen29a91032010-02-12 22:53:19 +00001116def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenf40b8e02010-02-11 18:12:29 +00001117 [/* For disassembly only; pattern left blank */]>,
1118 Requires<[IsARM]> {
Jim Grosbachefc06682010-10-13 20:30:55 +00001119 bits<16> val;
1120 let Inst{3-0} = val{3-0};
1121 let Inst{19-8} = val{15-4};
Johnny Chenf40b8e02010-02-11 18:12:29 +00001122 let Inst{27-20} = 0b00010010;
1123 let Inst{7-4} = 0b0111;
1124}
1125
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00001126// Change Processor State is a system instruction -- for disassembly and
1127// parsing only.
1128// FIXME: Since the asm parser has currently no clean way to handle optional
1129// operands, create 3 versions of the same instruction. Once there's a clean
1130// framework to represent optional operands, change this behavior.
1131class CPS<dag iops, string asm_ops>
1132 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1133 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1134 bits<2> imod;
1135 bits<3> iflags;
1136 bits<5> mode;
1137 bit M;
1138
Johnny Chencf20cbe2010-02-12 18:55:33 +00001139 let Inst{31-28} = 0b1111;
1140 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00001141 let Inst{19-18} = imod;
1142 let Inst{17} = M; // Enabled if mode is set;
1143 let Inst{16} = 0;
1144 let Inst{8-6} = iflags;
1145 let Inst{5} = 0;
1146 let Inst{4-0} = mode;
Johnny Chencf20cbe2010-02-12 18:55:33 +00001147}
1148
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00001149let M = 1 in
1150 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1151 "$imod\t$iflags, $mode">;
1152let mode = 0, M = 0 in
1153 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1154
1155let imod = 0, iflags = 0, M = 1 in
1156 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1157
Johnny Chena07c9c72010-02-21 04:42:01 +00001158// Preload signals the memory system of possible future data/instruction access.
1159// These are for disassembly only.
Evan Cheng21acf9f2010-11-04 05:19:35 +00001160multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chena07c9c72010-02-21 04:42:01 +00001161
Evan Cheng8740ee32010-11-03 06:34:55 +00001162 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Cheng6f360422010-11-03 05:14:24 +00001163 !strconcat(opc, "\t$addr"),
Evan Cheng21acf9f2010-11-04 05:19:35 +00001164 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbach505607e2010-10-28 18:34:10 +00001165 bits<4> Rt;
1166 bits<17> addr;
Johnny Chena07c9c72010-02-21 04:42:01 +00001167 let Inst{31-26} = 0b111101;
1168 let Inst{25} = 0; // 0 for immediate form
Evan Cheng21acf9f2010-11-04 05:19:35 +00001169 let Inst{24} = data;
Jim Grosbach505607e2010-10-28 18:34:10 +00001170 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng21acf9f2010-11-04 05:19:35 +00001171 let Inst{22} = read;
Johnny Chena07c9c72010-02-21 04:42:01 +00001172 let Inst{21-20} = 0b01;
Jim Grosbach505607e2010-10-28 18:34:10 +00001173 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengbb8420a2011-01-27 23:48:34 +00001174 let Inst{15-12} = 0b1111;
Jim Grosbach505607e2010-10-28 18:34:10 +00001175 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chena07c9c72010-02-21 04:42:01 +00001176 }
1177
Evan Cheng8740ee32010-11-03 06:34:55 +00001178 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Cheng6f360422010-11-03 05:14:24 +00001179 !strconcat(opc, "\t$shift"),
Evan Cheng21acf9f2010-11-04 05:19:35 +00001180 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbach505607e2010-10-28 18:34:10 +00001181 bits<17> shift;
Johnny Chena07c9c72010-02-21 04:42:01 +00001182 let Inst{31-26} = 0b111101;
1183 let Inst{25} = 1; // 1 for register form
Evan Cheng21acf9f2010-11-04 05:19:35 +00001184 let Inst{24} = data;
Jim Grosbach505607e2010-10-28 18:34:10 +00001185 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng21acf9f2010-11-04 05:19:35 +00001186 let Inst{22} = read;
Johnny Chena07c9c72010-02-21 04:42:01 +00001187 let Inst{21-20} = 0b01;
Jim Grosbach505607e2010-10-28 18:34:10 +00001188 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengbb8420a2011-01-27 23:48:34 +00001189 let Inst{15-12} = 0b1111;
Jim Grosbach505607e2010-10-28 18:34:10 +00001190 let Inst{11-0} = shift{11-0};
Johnny Chena07c9c72010-02-21 04:42:01 +00001191 }
1192}
1193
Evan Cheng21acf9f2010-11-04 05:19:35 +00001194defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1195defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1196defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chena07c9c72010-02-21 04:42:01 +00001197
Jim Grosbach7e72ec62010-10-13 21:00:04 +00001198def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1199 "setend\t$end",
1200 [/* For disassembly only; pattern left blank */]>,
Johnny Chen52a6ab32010-02-13 02:51:09 +00001201 Requires<[IsARM]> {
Jim Grosbach7e72ec62010-10-13 21:00:04 +00001202 bits<1> end;
1203 let Inst{31-10} = 0b1111000100000001000000;
1204 let Inst{9} = end;
1205 let Inst{8-0} = 0;
Johnny Chen52a6ab32010-02-13 02:51:09 +00001206}
1207
Johnny Chen29a91032010-02-12 22:53:19 +00001208def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chenc7e14702010-02-10 18:02:25 +00001209 [/* For disassembly only; pattern left blank */]>,
1210 Requires<[IsARM, HasV7]> {
Jim Grosbach9874b7d2010-10-13 21:32:30 +00001211 bits<4> opt;
1212 let Inst{27-4} = 0b001100100000111100001111;
1213 let Inst{3-0} = opt;
Johnny Chenc7e14702010-02-10 18:02:25 +00001214}
1215
Johnny Chen9c13dfb2010-02-11 17:14:31 +00001216// A5.4 Permanently UNDEFINED instructions.
Evan Cheng2fa5a7e2010-05-11 07:26:32 +00001217let isBarrier = 1, isTerminator = 1 in
Jim Grosbach696fe9d2010-10-22 23:48:29 +00001218def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach85030542010-09-23 18:05:37 +00001219 "trap", [(trap)]>,
Johnny Chen9c13dfb2010-02-11 17:14:31 +00001220 Requires<[IsARM]> {
Bill Wendlingc01d6792010-11-21 11:05:29 +00001221 let Inst = 0xe7ffdefe;
Johnny Chen9c13dfb2010-02-11 17:14:31 +00001222}
1223
Evan Chengaa03cd32008-11-06 17:48:05 +00001224// Address computation and loads and stores in PIC mode.
Evan Chenga7ca6242007-06-19 01:26:51 +00001225let isNotDuplicable = 1 in {
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001226def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1227 Size4Bytes, IIC_iALUr,
1228 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001229
Evan Cheng72501202008-01-07 23:56:57 +00001230let AddedComplexity = 10 in {
Jim Grosbachcfb66202010-11-18 01:15:56 +00001231def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001232 Size4Bytes, IIC_iLoad_r,
Jim Grosbachcfb66202010-11-18 01:15:56 +00001233 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola75269be2006-07-16 01:02:57 +00001234
Jim Grosbachcfb66202010-11-18 01:15:56 +00001235def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001236 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbachcfb66202010-11-18 01:15:56 +00001237 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach8e7f8df2010-11-18 00:46:58 +00001238
Jim Grosbachcfb66202010-11-18 01:15:56 +00001239def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001240 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbachcfb66202010-11-18 01:15:56 +00001241 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001242
Jim Grosbachcfb66202010-11-18 01:15:56 +00001243def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001244 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbachcfb66202010-11-18 01:15:56 +00001245 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001246
Jim Grosbachcfb66202010-11-18 01:15:56 +00001247def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001248 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbachcfb66202010-11-18 01:15:56 +00001249 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001250}
Chris Lattnerf4d55ec2008-01-06 05:55:01 +00001251let AddedComplexity = 10 in {
Jim Grosbachd6e5c9f2010-11-19 21:14:02 +00001252def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001253 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001254
Jim Grosbachd6e5c9f2010-11-19 21:14:02 +00001255def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Eric Christophercc385c02011-01-15 00:25:09 +00001256 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
1257 addrmodepc:$addr)]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001258
Jim Grosbachd6e5c9f2010-11-19 21:14:02 +00001259def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001260 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001261}
Evan Chengaa03cd32008-11-06 17:48:05 +00001262} // isNotDuplicable = 1
Dale Johannesen7d55f372007-05-21 22:14:33 +00001263
Evan Cheng6a42ec32009-06-23 05:25:29 +00001264
1265// LEApcrel - Load a pc-relative address into a register without offending the
1266// assembler.
Bill Wendlingce3d6ca2010-11-30 00:08:20 +00001267let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbachdc35e062010-12-01 19:47:31 +00001268// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001269// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1270// know until then which form of the instruction will be used.
Johnny Chen8bbc1282011-03-24 20:42:48 +00001271def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbachdc35e062010-12-01 19:47:31 +00001272 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach56f47172010-11-17 23:33:14 +00001273 bits<4> Rd;
Jim Grosbachdc35e062010-12-01 19:47:31 +00001274 bits<12> label;
Jim Grosbach56f47172010-11-17 23:33:14 +00001275 let Inst{27-25} = 0b001;
1276 let Inst{20} = 0;
1277 let Inst{19-16} = 0b1111;
1278 let Inst{15-12} = Rd;
Jim Grosbachdc35e062010-12-01 19:47:31 +00001279 let Inst{11-0} = label;
Evan Cheng2cff0762009-07-07 23:40:25 +00001280}
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001281def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1282 Size4Bytes, IIC_iALUi, []>;
Jim Grosbachdc35e062010-12-01 19:47:31 +00001283
1284def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1285 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1286 Size4Bytes, IIC_iALUi, []>;
Evan Cheng6a42ec32009-06-23 05:25:29 +00001287
Evan Cheng10043e22007-01-19 07:51:42 +00001288//===----------------------------------------------------------------------===//
1289// Control Flow Instructions.
1290//
Rafael Espindolad55c0a42006-10-02 19:30:56 +00001291
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001292let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1293 // ARMV4T and above
Jim Grosbachfba7fce2010-02-16 21:07:46 +00001294 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001295 "bx", "\tlr", [(ARMretflag)]>,
1296 Requires<[IsARM, HasV4T]> {
Jim Grosbach2a4d99a2010-10-13 21:48:54 +00001297 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001298 }
1299
1300 // ARMV4 only
Jim Grosbach696fe9d2010-10-22 23:48:29 +00001301 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001302 "mov", "\tpc, lr", [(ARMretflag)]>,
1303 Requires<[IsARM, NoV4T]> {
Jim Grosbach2a4d99a2010-10-13 21:48:54 +00001304 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001305 }
Evan Cheng7848cfc2008-09-17 07:53:38 +00001306}
Rafael Espindola53f78be2006-09-29 21:20:16 +00001307
Bob Wilsone4b80c92009-10-28 00:37:03 +00001308// Indirect branches
1309let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001310 // ARMV4T and above
Jim Grosbach027bd472010-11-30 00:24:05 +00001311 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001312 [(brind GPR:$dst)]>,
1313 Requires<[IsARM, HasV4T]> {
Jim Grosbach5476a272010-10-11 18:51:51 +00001314 bits<4> dst;
Jim Grosbach2a4d99a2010-10-13 21:48:54 +00001315 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach6ae3fba2010-10-29 19:28:17 +00001316 let Inst{3-0} = dst;
Bob Wilsone4b80c92009-10-28 00:37:03 +00001317 }
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001318
1319 // ARMV4 only
Jim Grosbach3b4e2ab2010-11-30 18:56:36 +00001320 // FIXME: We would really like to define this as a vanilla ARMPat like:
1321 // ARMPat<(brind GPR:$dst), (MOVr PC, GPR:$dst)>
1322 // With that, however, we can't set isBranch, isTerminator, etc..
1323 def MOVPCRX : ARMPseudoInst<(outs), (ins GPR:$dst),
1324 Size4Bytes, IIC_Br, [(brind GPR:$dst)]>,
1325 Requires<[IsARM, NoV4T]>;
Bob Wilsone4b80c92009-10-28 00:37:03 +00001326}
1327
Evan Cheng9a133f62010-11-29 22:43:27 +00001328// All calls clobber the non-callee saved registers. SP is marked as
1329// a use to prevent stack-pointer assignments that appear immediately
1330// before calls from potentially appearing dead.
David Goodwinb369ee42009-08-12 18:31:53 +00001331let isCall = 1,
Evan Cheng9a133f62010-11-29 22:43:27 +00001332 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach965fe992011-03-12 00:51:00 +00001333 // FIXME: Do we really need a non-predicated version? If so, it should
1334 // at least be a pseudo instruction expanding to the predicated version
1335 // at MC lowering time.
Evan Cheng4b02b2f2009-07-22 06:46:53 +00001336 Defs = [R0, R1, R2, R3, R12, LR,
1337 D0, D1, D2, D3, D4, D5, D6, D7,
1338 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng9a133f62010-11-29 22:43:27 +00001339 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1340 Uses = [SP] in {
Jason W Kimd2e2f562011-02-04 19:47:15 +00001341 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbachf49540c2010-10-06 21:36:43 +00001342 IIC_Br, "bl\t$func",
Evan Cheng175bd142009-07-29 21:26:42 +00001343 [(ARMcall tglobaladdr:$func)]>,
Johnny Chen4f36aff2009-10-27 20:45:15 +00001344 Requires<[IsARM, IsNotDarwin]> {
1345 let Inst{31-28} = 0b1110;
Jim Grosbachc33f28b2010-11-11 20:05:40 +00001346 bits<24> func;
1347 let Inst{23-0} = func;
Johnny Chen4f36aff2009-10-27 20:45:15 +00001348 }
Evan Chengc3c949b42007-06-19 21:05:09 +00001349
Jason W Kimd2e2f562011-02-04 19:47:15 +00001350 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbachf49540c2010-10-06 21:36:43 +00001351 IIC_Br, "bl", "\t$func",
Evan Cheng175bd142009-07-29 21:26:42 +00001352 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachc33f28b2010-11-11 20:05:40 +00001353 Requires<[IsARM, IsNotDarwin]> {
1354 bits<24> func;
1355 let Inst{23-0} = func;
1356 }
Evan Chengc3c949b42007-06-19 21:05:09 +00001357
Evan Cheng10043e22007-01-19 07:51:42 +00001358 // ARMv5T and above
Evan Chengaa03cd32008-11-06 17:48:05 +00001359 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng13edef52009-10-26 23:45:59 +00001360 IIC_Br, "blx\t$func",
Evan Cheng175bd142009-07-29 21:26:42 +00001361 [(ARMcall GPR:$func)]>,
1362 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach5476a272010-10-11 18:51:51 +00001363 bits<4> func;
Jim Grosbach2aeb8b92010-11-19 00:27:09 +00001364 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilsonec845682011-03-03 01:41:01 +00001365 let Inst{3-0} = func;
1366 }
1367
1368 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1369 IIC_Br, "blx", "\t$func",
1370 [(ARMcall_pred GPR:$func)]>,
1371 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1372 bits<4> func;
1373 let Inst{27-4} = 0b000100101111111111110011;
1374 let Inst{3-0} = func;
Evan Cheng7848cfc2008-09-17 07:53:38 +00001375 }
1376
Evan Chengbd9ba422009-07-14 01:49:27 +00001377 // ARMv4T
Bob Wilson70aa8d02010-02-16 17:24:15 +00001378 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001379 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1380 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1381 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001382
1383 // ARMv4
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001384 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1385 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1386 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson45825302009-06-22 21:01:46 +00001387}
1388
David Goodwinb369ee42009-08-12 18:31:53 +00001389let isCall = 1,
Evan Cheng9a133f62010-11-29 22:43:27 +00001390 // On Darwin R9 is call-clobbered.
1391 // R7 is marked as a use to prevent frame-pointer assignments from being
1392 // moved above / below calls.
Evan Cheng4b02b2f2009-07-22 06:46:53 +00001393 Defs = [R0, R1, R2, R3, R9, R12, LR,
1394 D0, D1, D2, D3, D4, D5, D6, D7,
1395 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng9a133f62010-11-29 22:43:27 +00001396 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1397 Uses = [R7, SP] in {
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001398 def BLr9 : ARMPseudoInst<(outs), (ins bltarget:$func, variable_ops),
1399 Size4Bytes, IIC_Br,
1400 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]>;
Bob Wilson45825302009-06-22 21:01:46 +00001401
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001402 def BLr9_pred : ARMPseudoInst<(outs),
1403 (ins bltarget:$func, pred:$p, variable_ops),
1404 Size4Bytes, IIC_Br,
Evan Cheng175bd142009-07-29 21:26:42 +00001405 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001406 Requires<[IsARM, IsDarwin]>;
Bob Wilson45825302009-06-22 21:01:46 +00001407
1408 // ARMv5T and above
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001409 def BLXr9 : ARMPseudoInst<(outs), (ins GPR:$func, variable_ops),
1410 Size4Bytes, IIC_Br,
1411 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson45825302009-06-22 21:01:46 +00001412
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001413 def BLXr9_pred: ARMPseudoInst<(outs), (ins GPR:$func, pred:$p, variable_ops),
1414 Size4Bytes, IIC_Br,
Bob Wilsonec845682011-03-03 01:41:01 +00001415 [(ARMcall_pred GPR:$func)]>,
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001416 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilsonec845682011-03-03 01:41:01 +00001417
Evan Chengbd9ba422009-07-14 01:49:27 +00001418 // ARMv4T
Bob Wilson70aa8d02010-02-16 17:24:15 +00001419 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001420 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1421 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1422 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001423
1424 // ARMv4
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001425 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1426 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1427 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindolabf3a17c2006-07-18 17:00:30 +00001428}
Rafael Espindolab15597b2006-05-18 21:45:49 +00001429
Dale Johannesend679ff72010-06-03 21:09:53 +00001430// Tail calls.
1431
Jim Grosbach3af6fe62011-03-15 00:30:40 +00001432// FIXME: The Thumb versions of these should live in ARMInstrThumb.td
Dale Johannesend679ff72010-06-03 21:09:53 +00001433let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1434 // Darwin versions.
1435 let Defs = [R0, R1, R2, R3, R9, R12,
1436 D0, D1, D2, D3, D4, D5, D6, D7,
1437 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1438 D27, D28, D29, D30, D31, PC],
1439 Uses = [SP] in {
Jim Grosbach49408ce2010-11-30 00:09:06 +00001440 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1441 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00001442
Jim Grosbach49408ce2010-11-30 00:09:06 +00001443 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1444 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00001445
Jim Grosbach3af6fe62011-03-15 00:30:40 +00001446 def TAILJMPd : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1447 Size4Bytes, IIC_Br,
Jim Grosbach49408ce2010-11-30 00:09:06 +00001448 []>, Requires<[IsARM, IsDarwin]>;
Dale Johannesene2289282010-07-08 01:18:23 +00001449
Jim Grosbach3af6fe62011-03-15 00:30:40 +00001450 def tTAILJMPd: tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1451 Size4Bytes, IIC_Br,
Jim Grosbach49408ce2010-11-30 00:09:06 +00001452 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00001453
Jim Grosbach3af6fe62011-03-15 00:30:40 +00001454 def TAILJMPr : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1455 Size4Bytes, IIC_Br,
1456 []>, Requires<[IsARM, IsDarwin]>;
1457
1458 def tTAILJMPr : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1459 Size4Bytes, IIC_Br,
1460 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00001461 }
1462
1463 // Non-Darwin versions (the difference is R9).
1464 let Defs = [R0, R1, R2, R3, R12,
1465 D0, D1, D2, D3, D4, D5, D6, D7,
1466 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1467 D27, D28, D29, D30, D31, PC],
1468 Uses = [SP] in {
Jim Grosbach49408ce2010-11-30 00:09:06 +00001469 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1470 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00001471
Jim Grosbach49408ce2010-11-30 00:09:06 +00001472 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1473 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00001474
Jim Grosbach3af6fe62011-03-15 00:30:40 +00001475 def TAILJMPdND : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1476 Size4Bytes, IIC_Br,
Evan Chenge5fcd332010-06-19 00:11:54 +00001477 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesena06c2f72010-06-18 20:44:28 +00001478
Jim Grosbach3af6fe62011-03-15 00:30:40 +00001479 def tTAILJMPdND : tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1480 Size4Bytes, IIC_Br,
Evan Chenge5fcd332010-06-19 00:11:54 +00001481 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00001482
Jim Grosbach3af6fe62011-03-15 00:30:40 +00001483 def TAILJMPrND : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1484 Size4Bytes, IIC_Br,
1485 []>, Requires<[IsARM, IsNotDarwin]>;
1486 def tTAILJMPrND : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1487 Size4Bytes, IIC_Br,
1488 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00001489 }
1490}
1491
David Goodwinb369ee42009-08-12 18:31:53 +00001492let isBranch = 1, isTerminator = 1 in {
Jim Grosbachf026d9e2011-03-11 23:24:15 +00001493 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng01a42272007-05-16 07:45:54 +00001494 let isBarrier = 1 in {
Evan Chengdcd6cdf2007-05-16 20:50:01 +00001495 let isPredicable = 1 in
Jim Grosbachb7c6e8f2011-03-11 23:25:21 +00001496 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1497 // should be sufficient.
Jim Grosbachf026d9e2011-03-11 23:24:15 +00001498 def B : ARMPseudoInst<(outs), (ins brtarget:$target), Size4Bytes, IIC_Br,
1499 [(br bb:$target)]>;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001500
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001501 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1502 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach05916562010-11-29 18:53:24 +00001503 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001504 SizeSpecial, IIC_Br,
1505 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001506 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1507 // into i12 and rs suffixed versions.
1508 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach05916562010-11-29 18:53:24 +00001509 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001510 SizeSpecial, IIC_Br,
Chris Lattnercc5dce82010-11-02 23:40:41 +00001511 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001512 imm:$id)]>;
Jim Grosbache040a462010-11-21 01:26:01 +00001513 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach05916562010-11-29 18:53:24 +00001514 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001515 SizeSpecial, IIC_Br,
Jim Grosbach08c562b2010-11-17 21:05:55 +00001516 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001517 imm:$id)]>;
Chris Lattnercc5dce82010-11-02 23:40:41 +00001518 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng7095cd22008-11-07 09:06:08 +00001519 } // isBarrier = 1
Evan Cheng01a42272007-05-16 07:45:54 +00001520
Evan Chengaa3b8012007-07-05 07:13:32 +00001521 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbachfba7fce2010-02-16 21:07:46 +00001522 // a two-value operand where a dag node expects two operands. :(
Jason W Kimd2e2f562011-02-04 19:47:15 +00001523 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
Evan Cheng13edef52009-10-26 23:45:59 +00001524 IIC_Br, "b", "\t$target",
Jim Grosbach9d6d77a2010-11-11 18:04:49 +00001525 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1526 bits<24> target;
1527 let Inst{23-0} = target;
1528 }
Rafael Espindola8b7bd822006-08-01 18:53:10 +00001529}
Rafael Espindola75269be2006-07-16 01:02:57 +00001530
Johnny Chen13baa0e2011-03-31 17:53:50 +00001531// BLX (immediate) -- for disassembly only
1532def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
1533 "blx\t$target", [/* pattern left blank */]>,
1534 Requires<[IsARM, HasV5T]> {
1535 let Inst{31-25} = 0b1111101;
1536 bits<25> target;
1537 let Inst{23-0} = target{24-1};
1538 let Inst{24} = target{0};
1539}
1540
Johnny Chen52a6ab32010-02-13 02:51:09 +00001541// Branch and Exchange Jazelle -- for disassembly only
1542def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1543 [/* For disassembly only; pattern left blank */]> {
1544 let Inst{23-20} = 0b0010;
1545 //let Inst{19-8} = 0xfff;
1546 let Inst{7-4} = 0b0010;
1547}
1548
Johnny Chen4c444bf2010-02-16 21:59:54 +00001549// Secure Monitor Call is a system instruction -- for disassembly only
1550def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1551 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach0708e742010-10-13 22:38:23 +00001552 bits<4> opt;
1553 let Inst{23-4} = 0b01100000000000000111;
1554 let Inst{3-0} = opt;
Johnny Chen4c444bf2010-02-16 21:59:54 +00001555}
1556
Johnny Chen46c39d42010-02-16 20:04:27 +00001557// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng9a133f62010-11-29 22:43:27 +00001558let isCall = 1, Uses = [SP] in {
Johnny Chenc7e14702010-02-10 18:02:25 +00001559def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach0708e742010-10-13 22:38:23 +00001560 [/* For disassembly only; pattern left blank */]> {
1561 bits<24> svc;
1562 let Inst{23-0} = svc;
1563}
Johnny Chenc7e14702010-02-10 18:02:25 +00001564}
Nick Lewycky881e1872011-03-17 01:46:14 +00001565def : MnemonicAlias<"swi", "svc">;
Johnny Chenc7e14702010-02-10 18:02:25 +00001566
Johnny Chen5454e062010-02-17 21:39:10 +00001567// Store Return State is a system instruction -- for disassembly only
Chris Lattner33fc3e02010-10-31 19:10:56 +00001568let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbachc6af2b42010-11-03 01:01:43 +00001569def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1570 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen46c39d42010-02-16 20:04:27 +00001571 [/* For disassembly only; pattern left blank */]> {
1572 let Inst{31-28} = 0b1111;
1573 let Inst{22-20} = 0b110; // W = 1
1574}
1575
Jim Grosbachc6af2b42010-11-03 01:01:43 +00001576def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1577 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen46c39d42010-02-16 20:04:27 +00001578 [/* For disassembly only; pattern left blank */]> {
1579 let Inst{31-28} = 0b1111;
1580 let Inst{22-20} = 0b100; // W = 0
1581}
1582
Johnny Chen5454e062010-02-17 21:39:10 +00001583// Return From Exception is a system instruction -- for disassembly only
Jim Grosbachc6af2b42010-11-03 01:01:43 +00001584def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1585 NoItinerary, "rfe${amode}\t$base!",
Johnny Chen5454e062010-02-17 21:39:10 +00001586 [/* For disassembly only; pattern left blank */]> {
1587 let Inst{31-28} = 0b1111;
1588 let Inst{22-20} = 0b011; // W = 1
1589}
1590
Jim Grosbachc6af2b42010-11-03 01:01:43 +00001591def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1592 NoItinerary, "rfe${amode}\t$base",
Johnny Chen5454e062010-02-17 21:39:10 +00001593 [/* For disassembly only; pattern left blank */]> {
1594 let Inst{31-28} = 0b1111;
1595 let Inst{22-20} = 0b001; // W = 0
1596}
Chris Lattner33fc3e02010-10-31 19:10:56 +00001597} // isCodeGenOnly = 1
Johnny Chen5454e062010-02-17 21:39:10 +00001598
Evan Cheng10043e22007-01-19 07:51:42 +00001599//===----------------------------------------------------------------------===//
1600// Load / store Instructions.
1601//
Rafael Espindola677ee832006-10-16 17:17:22 +00001602
Evan Cheng10043e22007-01-19 07:51:42 +00001603// Load
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001604
1605
Evan Chengff310732010-10-28 06:47:08 +00001606defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbach5a7c7152010-10-27 00:19:44 +00001607 UnOpFrag<(load node:$Src)>>;
Evan Chengff310732010-10-28 06:47:08 +00001608defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbach5a7c7152010-10-27 00:19:44 +00001609 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Chengff310732010-10-28 06:47:08 +00001610defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001611 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Chengff310732010-10-28 06:47:08 +00001612defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001613 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola677ee832006-10-16 17:17:22 +00001614
Evan Chengee2763f2007-03-19 07:20:03 +00001615// Special LDR for loads from non-pc-relative constpools.
Evan Chengdd7f5662010-05-19 06:07:03 +00001616let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1617 isReMaterializable = 1 in
Jim Grosbach4a22eba2010-11-19 21:07:51 +00001618def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach2f790742010-11-13 00:35:48 +00001619 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1620 []> {
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001621 bits<4> Rt;
1622 bits<17> addr;
1623 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1624 let Inst{19-16} = 0b1111;
1625 let Inst{15-12} = Rt;
1626 let Inst{11-0} = addr{11-0}; // imm12
1627}
Evan Chengee2763f2007-03-19 07:20:03 +00001628
Evan Cheng10043e22007-01-19 07:51:42 +00001629// Loads with zero extension
Jim Grosbach76aed402010-11-19 18:16:46 +00001630def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach88397752010-11-17 18:11:11 +00001631 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1632 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola677ee832006-10-16 17:17:22 +00001633
Evan Cheng10043e22007-01-19 07:51:42 +00001634// Loads with sign extension
Jim Grosbach76aed402010-11-19 18:16:46 +00001635def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach88397752010-11-17 18:11:11 +00001636 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1637 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00001638
Jim Grosbach76aed402010-11-19 18:16:46 +00001639def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach88397752010-11-17 18:11:11 +00001640 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1641 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolab43efe82006-10-23 20:34:27 +00001642
Chris Lattnercc5dce82010-11-02 23:40:41 +00001643let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1644 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Jim Grosbach76aed402010-11-19 18:16:46 +00001645// FIXME: $dst2 isn't in the asm string as it's implied by $Rd (dst2 = Rd+1)
1646// how to represent that such that tblgen is happy and we don't
1647// mark this codegen only?
Evan Cheng10043e22007-01-19 07:51:42 +00001648// Load doubleword
Jim Grosbach76aed402010-11-19 18:16:46 +00001649def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1650 (ins addrmode3:$addr), LdMiscFrm,
1651 IIC_iLoad_d_r, "ldrd", "\t$Rd, $addr",
Misha Brukman209baa52009-08-27 14:14:21 +00001652 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach003c6e72010-11-19 19:41:26 +00001653}
Rafael Espindolab43efe82006-10-23 20:34:27 +00001654
Evan Cheng10043e22007-01-19 07:51:42 +00001655// Indexed loads
Jim Grosbach1aa58632010-11-13 01:28:30 +00001656multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach69fd90e2010-11-13 01:07:20 +00001657 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1658 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach38b469e2010-11-15 20:47:07 +00001659 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1660 // {17-14} Rn
1661 // {13} 1 == Rm, 0 == imm12
1662 // {12} isAdd
1663 // {11-0} imm12/Rm
1664 bits<18> addr;
1665 let Inst{25} = addr{13};
1666 let Inst{23} = addr{12};
1667 let Inst{19-16} = addr{17-14};
1668 let Inst{11-0} = addr{11-0};
1669 }
Jim Grosbach69fd90e2010-11-13 01:07:20 +00001670 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Bruno Cardoso Lopesc2452a62011-03-31 15:54:36 +00001671 (ins GPR:$Rn, am2offset:$offset),
1672 IndexModePost, LdFrm, itin,
1673 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach38b469e2010-11-15 20:47:07 +00001674 // {13} 1 == Rm, 0 == imm12
1675 // {12} isAdd
1676 // {11-0} imm12/Rm
Bruno Cardoso Lopesc2452a62011-03-31 15:54:36 +00001677 bits<14> offset;
1678 bits<4> Rn;
1679 let Inst{25} = offset{13};
1680 let Inst{23} = offset{12};
1681 let Inst{19-16} = Rn;
1682 let Inst{11-0} = offset{11-0};
Jim Grosbach38b469e2010-11-15 20:47:07 +00001683 }
Jim Grosbach2f790742010-11-13 00:35:48 +00001684}
Rafael Espindolab15597b2006-05-18 21:45:49 +00001685
Jim Grosbach003c6e72010-11-19 19:41:26 +00001686let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach1aa58632010-11-13 01:28:30 +00001687defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1688defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach003c6e72010-11-19 19:41:26 +00001689}
Rafael Espindola1bbe5812006-12-12 00:37:38 +00001690
Jim Grosbach003c6e72010-11-19 19:41:26 +00001691multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1692 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1693 (ins addrmode3:$addr), IndexModePre,
1694 LdMiscFrm, itin,
1695 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1696 bits<14> addr;
1697 let Inst{23} = addr{8}; // U bit
1698 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1699 let Inst{19-16} = addr{12-9}; // Rn
1700 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1701 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1702 }
1703 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1704 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1705 LdMiscFrm, itin,
1706 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach2aff3922010-11-19 23:14:43 +00001707 bits<10> offset;
Jim Grosbach003c6e72010-11-19 19:41:26 +00001708 bits<4> Rn;
Jim Grosbach2aff3922010-11-19 23:14:43 +00001709 let Inst{23} = offset{8}; // U bit
1710 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach003c6e72010-11-19 19:41:26 +00001711 let Inst{19-16} = Rn;
Jim Grosbach2aff3922010-11-19 23:14:43 +00001712 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1713 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach003c6e72010-11-19 19:41:26 +00001714 }
1715}
Rafael Espindola4443c7d2006-09-08 16:59:47 +00001716
Jim Grosbach003c6e72010-11-19 19:41:26 +00001717let mayLoad = 1, neverHasSideEffects = 1 in {
1718defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1719defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1720defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
1721let hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
1722defm LDRD : AI3_ldridx<0b1101, 0, "ldrd", IIC_iLoad_d_ru>;
1723} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng10043e22007-01-19 07:51:42 +00001724
Johnny Chen74c90452010-02-18 03:27:42 +00001725// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach003c6e72010-11-19 19:41:26 +00001726let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesc2452a62011-03-31 15:54:36 +00001727def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$dst, GPR:$base_wb),
1728 (ins GPR:$base, am2offset:$offset), IndexModePost,
1729 LdFrm, IIC_iLoad_ru,
1730 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chenaf88c0a2010-02-11 20:31:08 +00001731 let Inst{21} = 1; // overwrite
1732}
Bruno Cardoso Lopesc2452a62011-03-31 15:54:36 +00001733def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1734 (ins GPR:$base, am2offset:$offset), IndexModePost,
1735 LdFrm, IIC_iLoad_bh_ru,
1736 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chen74c90452010-02-18 03:27:42 +00001737 let Inst{21} = 1; // overwrite
1738}
Jim Grosbach003c6e72010-11-19 19:41:26 +00001739def LDRSBT : AI3ldstidx<0b1101, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1740 (ins GPR:$base, am3offset:$offset), IndexModePost,
1741 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chen74c90452010-02-18 03:27:42 +00001742 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1743 let Inst{21} = 1; // overwrite
1744}
Jim Grosbach003c6e72010-11-19 19:41:26 +00001745def LDRHT : AI3ldstidx<0b1011, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1746 (ins GPR:$base, am3offset:$offset), IndexModePost,
1747 LdMiscFrm, IIC_iLoad_bh_ru,
1748 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chen74c90452010-02-18 03:27:42 +00001749 let Inst{21} = 1; // overwrite
1750}
Jim Grosbach003c6e72010-11-19 19:41:26 +00001751def LDRSHT : AI3ldstidx<0b1111, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1752 (ins GPR:$base, am3offset:$offset), IndexModePost,
1753 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chen74c90452010-02-18 03:27:42 +00001754 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chenaf88c0a2010-02-11 20:31:08 +00001755 let Inst{21} = 1; // overwrite
1756}
Jim Grosbach003c6e72010-11-19 19:41:26 +00001757}
Johnny Chenaf88c0a2010-02-11 20:31:08 +00001758
Evan Cheng10043e22007-01-19 07:51:42 +00001759// Store
Evan Cheng10043e22007-01-19 07:51:42 +00001760
1761// Stores with truncate
Jim Grosbach09d7bfd2010-11-19 22:14:31 +00001762def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach607efcb2010-11-11 01:09:40 +00001763 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1764 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001765
Evan Cheng10043e22007-01-19 07:51:42 +00001766// Store doubleword
Chris Lattnercc5dce82010-11-02 23:40:41 +00001767let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1768 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
Jim Grosbach09d7bfd2010-11-19 22:14:31 +00001769def STRD : AI3str<0b1111, (outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng2fb20b12010-09-30 01:08:25 +00001770 StMiscFrm, IIC_iStore_d_r,
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001771 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001772
1773// Indexed stores
Jim Grosbach6e9aace2010-11-19 21:35:06 +00001774def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach38b469e2010-11-15 20:47:07 +00001775 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach2f790742010-11-13 00:35:48 +00001776 IndexModePre, StFrm, IIC_iStore_ru,
Jim Grosbach5a77b8b2010-11-19 22:06:57 +00001777 "str", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1778 [(set GPR:$Rn_wb,
Jim Grosbach6e9aace2010-11-19 21:35:06 +00001779 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001780
Jim Grosbach6e9aace2010-11-19 21:35:06 +00001781def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach38b469e2010-11-15 20:47:07 +00001782 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach2f790742010-11-13 00:35:48 +00001783 IndexModePost, StFrm, IIC_iStore_ru,
Jim Grosbach5a77b8b2010-11-19 22:06:57 +00001784 "str", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1785 [(set GPR:$Rn_wb,
Jim Grosbach6e9aace2010-11-19 21:35:06 +00001786 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001787
Jim Grosbach5a77b8b2010-11-19 22:06:57 +00001788def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1789 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1790 IndexModePre, StFrm, IIC_iStore_bh_ru,
1791 "strb", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1792 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1793 GPR:$Rn, am2offset:$offset))]>;
1794def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1795 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1796 IndexModePost, StFrm, IIC_iStore_bh_ru,
1797 "strb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1798 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1799 GPR:$Rn, am2offset:$offset))]>;
1800
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001801def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1802 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1803 IndexModePre, StMiscFrm, IIC_iStore_ru,
1804 "strh", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1805 [(set GPR:$Rn_wb,
1806 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001807
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001808def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1809 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1810 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
1811 "strh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1812 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1813 GPR:$Rn, am3offset:$offset))]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001814
Johnny Chen688a90e2010-02-18 22:31:18 +00001815// For disassembly only
1816def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1817 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng2fb20b12010-09-30 01:08:25 +00001818 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen688a90e2010-02-18 22:31:18 +00001819 "strd", "\t$src1, $src2, [$base, $offset]!",
1820 "$base = $base_wb", []>;
1821
1822// For disassembly only
1823def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1824 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng2fb20b12010-09-30 01:08:25 +00001825 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen688a90e2010-02-18 22:31:18 +00001826 "strd", "\t$src1, $src2, [$base], $offset",
1827 "$base = $base_wb", []>;
1828
Johnny Chen718ed8a2010-03-01 19:22:00 +00001829// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chenaf88c0a2010-02-11 20:31:08 +00001830
Bruno Cardoso Lopesc2452a62011-03-31 15:54:36 +00001831def STRT : AI2stridx<0, 0, (outs GPR:$Rn_wb),
1832 (ins GPR:$Rt, GPR:$Rn,am2offset:$offset),
Johnny Chen1de8cc62011-03-24 01:07:26 +00001833 IndexModePost, StFrm, IIC_iStore_ru,
Bruno Cardoso Lopesc2452a62011-03-31 15:54:36 +00001834 "strt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chenaf88c0a2010-02-11 20:31:08 +00001835 [/* For disassembly only; pattern left blank */]> {
1836 let Inst{21} = 1; // overwrite
1837}
1838
Bruno Cardoso Lopesc2452a62011-03-31 15:54:36 +00001839def STRBT : AI2stridx<1, 0, (outs GPR:$Rn_wb),
1840 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Johnny Chen1de8cc62011-03-24 01:07:26 +00001841 IndexModePost, StFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesc2452a62011-03-31 15:54:36 +00001842 "strbt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chenaf88c0a2010-02-11 20:31:08 +00001843 [/* For disassembly only; pattern left blank */]> {
1844 let Inst{21} = 1; // overwrite
1845}
1846
Johnny Chen718ed8a2010-03-01 19:22:00 +00001847def STRHT: AI3sthpo<(outs GPR:$base_wb),
1848 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng2fb20b12010-09-30 01:08:25 +00001849 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chen718ed8a2010-03-01 19:22:00 +00001850 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1851 [/* For disassembly only; pattern left blank */]> {
1852 let Inst{21} = 1; // overwrite
1853}
1854
Evan Cheng10043e22007-01-19 07:51:42 +00001855//===----------------------------------------------------------------------===//
1856// Load / store multiple Instructions.
1857//
1858
Bill Wendlinge69afc62010-11-13 09:09:38 +00001859multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1860 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001861 def IA :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001862 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1863 IndexModeNone, f, itin,
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001864 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendlinge69afc62010-11-13 09:09:38 +00001865 let Inst{24-23} = 0b01; // Increment After
1866 let Inst{21} = 0; // No writeback
1867 let Inst{20} = L_bit;
1868 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001869 def IA_UPD :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001870 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1871 IndexModeUpd, f, itin_upd,
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001872 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendlinge69afc62010-11-13 09:09:38 +00001873 let Inst{24-23} = 0b01; // Increment After
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001874 let Inst{21} = 1; // Writeback
Bill Wendlinge69afc62010-11-13 09:09:38 +00001875 let Inst{20} = L_bit;
1876 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001877 def DA :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001878 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1879 IndexModeNone, f, itin,
1880 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1881 let Inst{24-23} = 0b00; // Decrement After
1882 let Inst{21} = 0; // No writeback
1883 let Inst{20} = L_bit;
1884 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001885 def DA_UPD :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001886 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1887 IndexModeUpd, f, itin_upd,
1888 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1889 let Inst{24-23} = 0b00; // Decrement After
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001890 let Inst{21} = 1; // Writeback
Bill Wendlinge69afc62010-11-13 09:09:38 +00001891 let Inst{20} = L_bit;
1892 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001893 def DB :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001894 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1895 IndexModeNone, f, itin,
1896 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1897 let Inst{24-23} = 0b10; // Decrement Before
1898 let Inst{21} = 0; // No writeback
1899 let Inst{20} = L_bit;
1900 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001901 def DB_UPD :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001902 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1903 IndexModeUpd, f, itin_upd,
1904 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1905 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001906 let Inst{21} = 1; // Writeback
Bill Wendlinge69afc62010-11-13 09:09:38 +00001907 let Inst{20} = L_bit;
1908 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001909 def IB :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001910 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1911 IndexModeNone, f, itin,
1912 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1913 let Inst{24-23} = 0b11; // Increment Before
1914 let Inst{21} = 0; // No writeback
1915 let Inst{20} = L_bit;
1916 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001917 def IB_UPD :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001918 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1919 IndexModeUpd, f, itin_upd,
1920 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1921 let Inst{24-23} = 0b11; // Increment Before
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001922 let Inst{21} = 1; // Writeback
Bill Wendlinge69afc62010-11-13 09:09:38 +00001923 let Inst{20} = L_bit;
1924 }
Owen Anderson9c6456e2011-03-18 19:47:14 +00001925}
Bill Wendlinge69afc62010-11-13 09:09:38 +00001926
Bill Wendling9430eb42010-11-13 11:20:05 +00001927let neverHasSideEffects = 1 in {
Bill Wendling705ec772010-11-13 10:57:02 +00001928
1929let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1930defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1931
1932let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1933defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1934
1935} // neverHasSideEffects
1936
Bob Wilson7c2c6262011-01-06 19:24:32 +00001937// Load / Store Multiple Mnemonic Aliases
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001938def : MnemonicAlias<"ldm", "ldmia">;
1939def : MnemonicAlias<"stm", "stmia">;
1940
1941// FIXME: remove when we have a way to marking a MI with these properties.
1942// FIXME: Should pc be an implicit operand like PICADD, etc?
1943let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1944 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach6d371ce2011-03-11 22:51:41 +00001945def LDMIA_RET : ARMPseudoInst<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
1946 reglist:$regs, variable_ops),
1947 Size4Bytes, IIC_iLoad_mBr, []>,
1948 RegConstraint<"$Rn = $wb">;
Evan Cheng10043e22007-01-19 07:51:42 +00001949
Evan Cheng10043e22007-01-19 07:51:42 +00001950//===----------------------------------------------------------------------===//
1951// Move Instructions.
1952//
1953
Evan Chengd93b5b62009-06-12 20:46:18 +00001954let neverHasSideEffects = 1 in
Jim Grosbach0e57a9f2010-10-12 18:09:12 +00001955def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1956 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1957 bits<4> Rd;
1958 bits<4> Rm;
Jim Grosbachc43c9302010-10-08 21:45:55 +00001959
Johnny Chen3467dcb2009-11-07 00:54:36 +00001960 let Inst{11-4} = 0b00000000;
Bob Wilson1a791ee2009-10-14 19:00:24 +00001961 let Inst{25} = 0;
Jim Grosbach0e57a9f2010-10-12 18:09:12 +00001962 let Inst{3-0} = Rm;
1963 let Inst{15-12} = Rd;
Bob Wilson1a791ee2009-10-14 19:00:24 +00001964}
1965
Dale Johannesen438c35b2010-06-15 22:24:08 +00001966// A version for the smaller set of tail call registers.
1967let neverHasSideEffects = 1 in
Jim Grosbach696fe9d2010-10-22 23:48:29 +00001968def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbach0e57a9f2010-10-12 18:09:12 +00001969 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1970 bits<4> Rd;
1971 bits<4> Rm;
Jim Grosbachc43c9302010-10-08 21:45:55 +00001972
Dale Johannesen438c35b2010-06-15 22:24:08 +00001973 let Inst{11-4} = 0b00000000;
1974 let Inst{25} = 0;
Jim Grosbach0e57a9f2010-10-12 18:09:12 +00001975 let Inst{3-0} = Rm;
1976 let Inst{15-12} = Rd;
Dale Johannesen438c35b2010-06-15 22:24:08 +00001977}
1978
Evan Cheng59bbc542010-10-27 23:41:30 +00001979def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00001980 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng59bbc542010-10-27 23:41:30 +00001981 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1982 UnaryDP {
Jim Grosbach19c6cb92010-10-14 23:28:31 +00001983 bits<4> Rd;
Jim Grosbacheafcb272010-10-14 18:54:27 +00001984 bits<12> src;
Jim Grosbach19c6cb92010-10-14 23:28:31 +00001985 let Inst{15-12} = Rd;
Jim Grosbacheafcb272010-10-14 18:54:27 +00001986 let Inst{11-0} = src;
Bob Wilson1a791ee2009-10-14 19:00:24 +00001987 let Inst{25} = 0;
1988}
Evan Cheng5be3e092007-03-19 07:09:02 +00001989
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00001990let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach12e493a2010-10-12 23:18:08 +00001991def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1992 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbach0e57a9f2010-10-12 18:09:12 +00001993 bits<4> Rd;
Jim Grosbach12e493a2010-10-12 23:18:08 +00001994 bits<12> imm;
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00001995 let Inst{25} = 1;
Jim Grosbach0e57a9f2010-10-12 18:09:12 +00001996 let Inst{15-12} = Rd;
1997 let Inst{19-16} = 0b0000;
Jim Grosbach12e493a2010-10-12 23:18:08 +00001998 let Inst{11-0} = imm;
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00001999}
2000
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00002001let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng965b3c72011-01-13 07:58:56 +00002002def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm),
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00002003 DPFrm, IIC_iMOVi,
Jim Grosbacheafcb272010-10-14 18:54:27 +00002004 "movw", "\t$Rd, $imm",
2005 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen5b66b312010-02-01 23:06:04 +00002006 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbacheafcb272010-10-14 18:54:27 +00002007 bits<4> Rd;
2008 bits<16> imm;
2009 let Inst{15-12} = Rd;
2010 let Inst{11-0} = imm{11-0};
2011 let Inst{19-16} = imm{15-12};
Bob Wilson453a06e2009-10-13 17:35:30 +00002012 let Inst{20} = 0;
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00002013 let Inst{25} = 1;
2014}
2015
Evan Cheng2f2435d2011-01-21 18:55:51 +00002016def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2017 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Chengdfce83c2011-01-17 08:03:18 +00002018
2019let Constraints = "$src = $Rd" in {
Evan Cheng965b3c72011-01-13 07:58:56 +00002020def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm),
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00002021 DPFrm, IIC_iMOVi,
Jim Grosbacheafcb272010-10-14 18:54:27 +00002022 "movt", "\t$Rd, $imm",
2023 [(set GPR:$Rd,
Jim Grosbachfba7fce2010-02-16 21:07:46 +00002024 (or (and GPR:$src, 0xffff),
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00002025 lo16AllZero:$imm))]>, UnaryDP,
2026 Requires<[IsARM, HasV6T2]> {
Jim Grosbacheafcb272010-10-14 18:54:27 +00002027 bits<4> Rd;
2028 bits<16> imm;
2029 let Inst{15-12} = Rd;
2030 let Inst{11-0} = imm{11-0};
2031 let Inst{19-16} = imm{15-12};
Bob Wilson453a06e2009-10-13 17:35:30 +00002032 let Inst{20} = 0;
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00002033 let Inst{25} = 1;
Evan Cheng9fa83452009-09-09 01:47:07 +00002034}
Evan Cheng9d41b312007-07-10 18:08:01 +00002035
Evan Cheng2f2435d2011-01-21 18:55:51 +00002036def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2037 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Chengdfce83c2011-01-17 08:03:18 +00002038
2039} // Constraints
2040
Evan Cheng786b15f2009-10-21 08:15:52 +00002041def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2042 Requires<[IsARM, HasV6T2]>;
2043
David Goodwin5f582b72009-09-01 18:32:09 +00002044let Uses = [CPSR] in
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00002045def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach8b6a9c12010-10-14 22:57:13 +00002046 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2047 Requires<[IsARM]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002048
2049// These aren't really mov instructions, but we have to define them this way
2050// due to flag operands.
2051
Evan Cheng3e18e502007-09-11 19:55:27 +00002052let Defs = [CPSR] in {
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00002053def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach8b6a9c12010-10-14 22:57:13 +00002054 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2055 Requires<[IsARM]>;
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00002056def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach8b6a9c12010-10-14 22:57:13 +00002057 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2058 Requires<[IsARM]>;
Evan Cheng3e18e502007-09-11 19:55:27 +00002059}
Evan Cheng10043e22007-01-19 07:51:42 +00002060
Evan Cheng10043e22007-01-19 07:51:42 +00002061//===----------------------------------------------------------------------===//
2062// Extend Instructions.
2063//
2064
2065// Sign extenders
2066
Evan Cheng62d626c2010-09-25 00:49:35 +00002067defm SXTB : AI_ext_rrot<0b01101010,
2068 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2069defm SXTH : AI_ext_rrot<0b01101011,
2070 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Cheng10043e22007-01-19 07:51:42 +00002071
Evan Cheng62d626c2010-09-25 00:49:35 +00002072defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng49d66522008-11-06 22:15:19 +00002073 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng62d626c2010-09-25 00:49:35 +00002074defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng49d66522008-11-06 22:15:19 +00002075 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Cheng10043e22007-01-19 07:51:42 +00002076
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002077// For disassembly only
Evan Cheng62d626c2010-09-25 00:49:35 +00002078defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002079
2080// For disassembly only
Evan Cheng62d626c2010-09-25 00:49:35 +00002081defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Cheng10043e22007-01-19 07:51:42 +00002082
2083// Zero extenders
2084
2085let AddedComplexity = 16 in {
Evan Cheng62d626c2010-09-25 00:49:35 +00002086defm UXTB : AI_ext_rrot<0b01101110,
2087 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2088defm UXTH : AI_ext_rrot<0b01101111,
2089 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2090defm UXTB16 : AI_ext_rrot<0b01101100,
2091 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Cheng10043e22007-01-19 07:51:42 +00002092
Jim Grosbachc445a7d2010-07-28 23:25:44 +00002093// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2094// The transformation should probably be done as a combiner action
2095// instead so we can include a check for masking back in the upper
2096// eight bits of the source into the lower eight bits of the result.
2097//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2098// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilsone67b7702009-06-22 22:08:29 +00002099def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Cheng10043e22007-01-19 07:51:42 +00002100 (UXTB16r_rot GPR:$Src, 8)>;
2101
Evan Cheng62d626c2010-09-25 00:49:35 +00002102defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Cheng10043e22007-01-19 07:51:42 +00002103 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng62d626c2010-09-25 00:49:35 +00002104defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Cheng10043e22007-01-19 07:51:42 +00002105 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindolad0dee772006-08-21 22:00:32 +00002106}
2107
Evan Cheng10043e22007-01-19 07:51:42 +00002108// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002109// For disassembly only
Evan Cheng62d626c2010-09-25 00:49:35 +00002110defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindolac7829d62006-09-11 19:24:19 +00002111
Evan Cheng10043e22007-01-19 07:51:42 +00002112
Jim Grosbach68a335e2010-10-15 17:15:16 +00002113def SBFX : I<(outs GPR:$Rd),
2114 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng2fb20b12010-09-30 01:08:25 +00002115 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach68a335e2010-10-15 17:15:16 +00002116 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel423e42b2009-10-13 18:59:48 +00002117 Requires<[IsARM, HasV6T2]> {
Jim Grosbach68a335e2010-10-15 17:15:16 +00002118 bits<4> Rd;
2119 bits<4> Rn;
2120 bits<5> lsb;
2121 bits<5> width;
Sandeep Patel423e42b2009-10-13 18:59:48 +00002122 let Inst{27-21} = 0b0111101;
2123 let Inst{6-4} = 0b101;
Jim Grosbach68a335e2010-10-15 17:15:16 +00002124 let Inst{20-16} = width;
2125 let Inst{15-12} = Rd;
2126 let Inst{11-7} = lsb;
2127 let Inst{3-0} = Rn;
Sandeep Patel423e42b2009-10-13 18:59:48 +00002128}
2129
Jim Grosbach68a335e2010-10-15 17:15:16 +00002130def UBFX : I<(outs GPR:$Rd),
2131 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng2fb20b12010-09-30 01:08:25 +00002132 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach68a335e2010-10-15 17:15:16 +00002133 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel423e42b2009-10-13 18:59:48 +00002134 Requires<[IsARM, HasV6T2]> {
Jim Grosbach68a335e2010-10-15 17:15:16 +00002135 bits<4> Rd;
2136 bits<4> Rn;
2137 bits<5> lsb;
2138 bits<5> width;
Sandeep Patel423e42b2009-10-13 18:59:48 +00002139 let Inst{27-21} = 0b0111111;
2140 let Inst{6-4} = 0b101;
Jim Grosbach68a335e2010-10-15 17:15:16 +00002141 let Inst{20-16} = width;
2142 let Inst{15-12} = Rd;
2143 let Inst{11-7} = lsb;
2144 let Inst{3-0} = Rn;
Sandeep Patel423e42b2009-10-13 18:59:48 +00002145}
2146
Evan Cheng10043e22007-01-19 07:51:42 +00002147//===----------------------------------------------------------------------===//
2148// Arithmetic Instructions.
2149//
2150
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002151defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002152 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng5bf90112009-06-26 00:19:44 +00002153 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002154defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002155 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7848cfc2008-09-17 07:53:38 +00002156 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Cheng10043e22007-01-19 07:51:42 +00002157
Evan Chengaa3b8012007-07-05 07:13:32 +00002158// ADD and SUB with 's' bit set.
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002159defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002160 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002161 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2162defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002163 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Chengc7ea8df2009-06-25 20:59:23 +00002164 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chenge8c3cbf2007-06-06 10:17:05 +00002165
Evan Cheng97727a62009-06-25 23:34:10 +00002166defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a334d02010-02-16 20:17:57 +00002167 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng97727a62009-06-25 23:34:10 +00002168defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a334d02010-02-16 20:17:57 +00002169 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Daniel Dunbar6e3aedd2011-01-10 15:26:35 +00002170
2171// ADC and SUBC with 's' bit set.
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002172defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a334d02010-02-16 20:17:57 +00002173 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002174defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a334d02010-02-16 20:17:57 +00002175 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Cheng10043e22007-01-19 07:51:42 +00002176
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002177def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2178 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2179 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2180 bits<4> Rd;
2181 bits<4> Rn;
2182 bits<12> imm;
2183 let Inst{25} = 1;
2184 let Inst{15-12} = Rd;
2185 let Inst{19-16} = Rn;
2186 let Inst{11-0} = imm;
Evan Cheng9fa83452009-09-09 01:47:07 +00002187}
Evan Cheng9d41b312007-07-10 18:08:01 +00002188
Bob Wilsonadb93e52010-08-05 18:23:43 +00002189// The reg/reg form is only defined for the disassembler; for codegen it is
2190// equivalent to SUBrr.
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002191def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2192 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilsonb1021392010-08-05 19:00:21 +00002193 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002194 bits<4> Rd;
2195 bits<4> Rn;
2196 bits<4> Rm;
2197 let Inst{11-4} = 0b00000000;
2198 let Inst{25} = 0;
2199 let Inst{3-0} = Rm;
2200 let Inst{15-12} = Rd;
2201 let Inst{19-16} = Rn;
Bob Wilsonadb93e52010-08-05 18:23:43 +00002202}
2203
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002204def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2205 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2206 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2207 bits<4> Rd;
2208 bits<4> Rn;
2209 bits<12> shift;
2210 let Inst{25} = 0;
2211 let Inst{11-0} = shift;
2212 let Inst{15-12} = Rd;
2213 let Inst{19-16} = Rn;
Bob Wilsona6aba772009-10-26 22:34:44 +00002214}
Evan Chengaa3b8012007-07-05 07:13:32 +00002215
2216// RSB with 's' bit set.
Daniel Dunbar6e3aedd2011-01-10 15:26:35 +00002217let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002218def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2219 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2220 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2221 bits<4> Rd;
2222 bits<4> Rn;
2223 bits<12> imm;
2224 let Inst{25} = 1;
2225 let Inst{20} = 1;
2226 let Inst{15-12} = Rd;
2227 let Inst{19-16} = Rn;
2228 let Inst{11-0} = imm;
Evan Cheng9fa83452009-09-09 01:47:07 +00002229}
Kevin Enderbyb8b60412011-03-02 23:08:33 +00002230def RSBSrr : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2231 IIC_iALUr, "rsbs", "\t$Rd, $Rn, $Rm",
2232 [/* For disassembly only; pattern left blank */]> {
2233 bits<4> Rd;
2234 bits<4> Rn;
2235 bits<4> Rm;
2236 let Inst{11-4} = 0b00000000;
2237 let Inst{25} = 0;
2238 let Inst{20} = 1;
2239 let Inst{3-0} = Rm;
2240 let Inst{15-12} = Rd;
2241 let Inst{19-16} = Rn;
2242}
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002243def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2244 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2245 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2246 bits<4> Rd;
2247 bits<4> Rn;
2248 bits<12> shift;
2249 let Inst{25} = 0;
2250 let Inst{20} = 1;
2251 let Inst{11-0} = shift;
2252 let Inst{15-12} = Rd;
2253 let Inst{19-16} = Rn;
Bob Wilsona6aba772009-10-26 22:34:44 +00002254}
Evan Cheng3e18e502007-09-11 19:55:27 +00002255}
Evan Chengaa3b8012007-07-05 07:13:32 +00002256
Evan Cheng97727a62009-06-25 23:34:10 +00002257let Uses = [CPSR] in {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002258def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2259 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2260 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +00002261 Requires<[IsARM]> {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002262 bits<4> Rd;
2263 bits<4> Rn;
2264 bits<12> imm;
2265 let Inst{25} = 1;
2266 let Inst{15-12} = Rd;
2267 let Inst{19-16} = Rn;
2268 let Inst{11-0} = imm;
Evan Cheng9fa83452009-09-09 01:47:07 +00002269}
Bob Wilson72de3072010-08-05 18:59:36 +00002270// The reg/reg form is only defined for the disassembler; for codegen it is
2271// equivalent to SUBrr.
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002272def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2273 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilson72de3072010-08-05 18:59:36 +00002274 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002275 bits<4> Rd;
2276 bits<4> Rn;
2277 bits<4> Rm;
2278 let Inst{11-4} = 0b00000000;
2279 let Inst{25} = 0;
2280 let Inst{3-0} = Rm;
2281 let Inst{15-12} = Rd;
2282 let Inst{19-16} = Rn;
Bob Wilson72de3072010-08-05 18:59:36 +00002283}
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002284def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2285 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2286 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +00002287 Requires<[IsARM]> {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002288 bits<4> Rd;
2289 bits<4> Rn;
2290 bits<12> shift;
2291 let Inst{25} = 0;
2292 let Inst{11-0} = shift;
2293 let Inst{15-12} = Rd;
2294 let Inst{19-16} = Rn;
Bob Wilsona33fa472009-10-26 22:59:12 +00002295}
Evan Cheng97727a62009-06-25 23:34:10 +00002296}
2297
2298// FIXME: Allow these to be predicated.
Daniel Dunbar6e3aedd2011-01-10 15:26:35 +00002299let isCodeGenOnly = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002300def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2301 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2302 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +00002303 Requires<[IsARM]> {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002304 bits<4> Rd;
2305 bits<4> Rn;
2306 bits<12> imm;
2307 let Inst{25} = 1;
2308 let Inst{20} = 1;
2309 let Inst{15-12} = Rd;
2310 let Inst{19-16} = Rn;
2311 let Inst{11-0} = imm;
Evan Cheng9fa83452009-09-09 01:47:07 +00002312}
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002313def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2314 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2315 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +00002316 Requires<[IsARM]> {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002317 bits<4> Rd;
2318 bits<4> Rn;
2319 bits<12> shift;
2320 let Inst{25} = 0;
2321 let Inst{20} = 1;
2322 let Inst{11-0} = shift;
2323 let Inst{15-12} = Rd;
2324 let Inst{19-16} = Rn;
Bob Wilsona33fa472009-10-26 22:59:12 +00002325}
Evan Cheng3e18e502007-09-11 19:55:27 +00002326}
Evan Chenge8c3cbf2007-06-06 10:17:05 +00002327
Evan Cheng10043e22007-01-19 07:51:42 +00002328// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbacha90af1b2010-07-14 17:45:16 +00002329// The assume-no-carry-in form uses the negation of the input since add/sub
2330// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2331// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2332// details.
Evan Cheng10043e22007-01-19 07:51:42 +00002333def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2334 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbacha90af1b2010-07-14 17:45:16 +00002335def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2336 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2337// The with-carry-in form matches bitwise not instead of the negation.
2338// Effectively, the inverse interpretation of the carry flag already accounts
2339// for part of the negation.
2340def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2341 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Cheng10043e22007-01-19 07:51:42 +00002342
2343// Note: These are implemented in C++ code, because they have to generate
2344// ADD/SUBrs instructions, which use a complex pattern that a xform function
2345// cannot produce.
2346// (mul X, 2^n+1) -> (add (X << n), X)
2347// (mul X, 2^n-1) -> (rsb X, (X << n))
2348
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002349// ARM Arithmetic Instruction -- for disassembly only
Johnny Chenc95a8142010-02-14 06:32:20 +00002350// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002351class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Bruno Cardoso Lopes4bd61232011-01-21 14:07:40 +00002352 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2353 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2354 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002355 bits<4> Rn;
Bruno Cardoso Lopes4bd61232011-01-21 14:07:40 +00002356 bits<4> Rd;
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002357 bits<4> Rm;
Johnny Chenb0208d22010-02-13 01:21:01 +00002358 let Inst{27-20} = op27_20;
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002359 let Inst{11-4} = op11_4;
2360 let Inst{19-16} = Rn;
2361 let Inst{15-12} = Rd;
2362 let Inst{3-0} = Rm;
Johnny Chenb0208d22010-02-13 01:21:01 +00002363}
2364
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002365// Saturating add/subtract -- for disassembly only
2366
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002367def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes4bd61232011-01-21 14:07:40 +00002368 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2369 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002370def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes4bd61232011-01-21 14:07:40 +00002371 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2372 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2373def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2374 "\t$Rd, $Rm, $Rn">;
2375def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2376 "\t$Rd, $Rm, $Rn">;
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002377
2378def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2379def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2380def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2381def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2382def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2383def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2384def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2385def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2386def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2387def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2388def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2389def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002390
2391// Signed/Unsigned add/subtract -- for disassembly only
2392
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002393def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2394def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2395def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2396def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2397def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2398def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2399def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2400def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2401def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2402def USAX : AAI<0b01100101, 0b11110101, "usax">;
2403def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2404def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002405
2406// Signed/Unsigned halving add/subtract -- for disassembly only
2407
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002408def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2409def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2410def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2411def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2412def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2413def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2414def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2415def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2416def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2417def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2418def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2419def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002420
Johnny Chen38e7bb62010-02-26 22:04:29 +00002421// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002422
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002423def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002424 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002425 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002426 Requires<[IsARM, HasV6]> {
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002427 bits<4> Rd;
2428 bits<4> Rn;
2429 bits<4> Rm;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002430 let Inst{27-20} = 0b01111000;
2431 let Inst{15-12} = 0b1111;
2432 let Inst{7-4} = 0b0001;
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002433 let Inst{19-16} = Rd;
2434 let Inst{11-8} = Rm;
2435 let Inst{3-0} = Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002436}
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002437def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002438 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002439 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002440 Requires<[IsARM, HasV6]> {
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002441 bits<4> Rd;
2442 bits<4> Rn;
2443 bits<4> Rm;
2444 bits<4> Ra;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002445 let Inst{27-20} = 0b01111000;
2446 let Inst{7-4} = 0b0001;
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002447 let Inst{19-16} = Rd;
2448 let Inst{15-12} = Ra;
2449 let Inst{11-8} = Rm;
2450 let Inst{3-0} = Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002451}
2452
2453// Signed/Unsigned saturate -- for disassembly only
2454
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002455def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2456 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsonadd513112010-08-11 23:10:46 +00002457 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002458 bits<4> Rd;
2459 bits<5> sat_imm;
2460 bits<4> Rn;
2461 bits<8> sh;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002462 let Inst{27-21} = 0b0110101;
Bob Wilsonadd513112010-08-11 23:10:46 +00002463 let Inst{5-4} = 0b01;
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002464 let Inst{20-16} = sat_imm;
2465 let Inst{15-12} = Rd;
2466 let Inst{11-7} = sh{7-3};
2467 let Inst{6} = sh{0};
2468 let Inst{3-0} = Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002469}
2470
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002471def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2472 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002473 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002474 bits<4> Rd;
2475 bits<4> sat_imm;
2476 bits<4> Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002477 let Inst{27-20} = 0b01101010;
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002478 let Inst{11-4} = 0b11110011;
2479 let Inst{15-12} = Rd;
2480 let Inst{19-16} = sat_imm;
2481 let Inst{3-0} = Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002482}
2483
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002484def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2485 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsonadd513112010-08-11 23:10:46 +00002486 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002487 bits<4> Rd;
2488 bits<5> sat_imm;
2489 bits<4> Rn;
2490 bits<8> sh;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002491 let Inst{27-21} = 0b0110111;
Bob Wilsonadd513112010-08-11 23:10:46 +00002492 let Inst{5-4} = 0b01;
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002493 let Inst{15-12} = Rd;
2494 let Inst{11-7} = sh{7-3};
2495 let Inst{6} = sh{0};
2496 let Inst{20-16} = sat_imm;
2497 let Inst{3-0} = Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002498}
2499
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002500def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2501 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002502 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002503 bits<4> Rd;
2504 bits<4> sat_imm;
2505 bits<4> Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002506 let Inst{27-20} = 0b01101110;
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002507 let Inst{11-4} = 0b11110011;
2508 let Inst{15-12} = Rd;
2509 let Inst{19-16} = sat_imm;
2510 let Inst{3-0} = Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002511}
Evan Cheng10043e22007-01-19 07:51:42 +00002512
Bob Wilsonadd513112010-08-11 23:10:46 +00002513def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2514def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begemanc4a96c02010-07-29 22:48:09 +00002515
Evan Cheng10043e22007-01-19 07:51:42 +00002516//===----------------------------------------------------------------------===//
2517// Bitwise Instructions.
2518//
2519
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002520defm AND : AsI1_bin_irs<0b0000, "and",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002521 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng5bf90112009-06-26 00:19:44 +00002522 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002523defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002524 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng5bf90112009-06-26 00:19:44 +00002525 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002526defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002527 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng5bf90112009-06-26 00:19:44 +00002528 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002529defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002530 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7848cfc2008-09-17 07:53:38 +00002531 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Cheng10043e22007-01-19 07:51:42 +00002532
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002533def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin5ac6f242009-11-02 17:28:36 +00002534 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002535 "bfc", "\t$Rd, $imm", "$src = $Rd",
2536 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng40398232009-07-06 22:23:46 +00002537 Requires<[IsARM, HasV6T2]> {
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002538 bits<4> Rd;
2539 bits<10> imm;
Evan Cheng40398232009-07-06 22:23:46 +00002540 let Inst{27-21} = 0b0111110;
2541 let Inst{6-0} = 0b0011111;
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002542 let Inst{15-12} = Rd;
2543 let Inst{11-7} = imm{4-0}; // lsb
2544 let Inst{20-16} = imm{9-5}; // width
Evan Cheng40398232009-07-06 22:23:46 +00002545}
2546
Johnny Chen036b2f62010-02-17 06:31:48 +00002547// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002548def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chen036b2f62010-02-17 06:31:48 +00002549 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002550 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2551 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach11013ed2010-07-16 23:05:05 +00002552 bf_inv_mask_imm:$imm))]>,
Johnny Chen036b2f62010-02-17 06:31:48 +00002553 Requires<[IsARM, HasV6T2]> {
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002554 bits<4> Rd;
2555 bits<4> Rn;
2556 bits<10> imm;
Johnny Chen036b2f62010-02-17 06:31:48 +00002557 let Inst{27-21} = 0b0111110;
2558 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002559 let Inst{15-12} = Rd;
2560 let Inst{11-7} = imm{4-0}; // lsb
2561 let Inst{20-16} = imm{9-5}; // width
2562 let Inst{3-0} = Rn;
Johnny Chen036b2f62010-02-17 06:31:48 +00002563}
2564
Bruno Cardoso Lopes7f639c12011-01-18 20:45:56 +00002565// GNU as only supports this form of bfi (w/ 4 arguments)
2566let isAsmParserOnly = 1 in
2567def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2568 lsb_pos_imm:$lsb, width_imm:$width),
2569 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
2570 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2571 []>, Requires<[IsARM, HasV6T2]> {
2572 bits<4> Rd;
2573 bits<4> Rn;
2574 bits<5> lsb;
2575 bits<5> width;
2576 let Inst{27-21} = 0b0111110;
2577 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2578 let Inst{15-12} = Rd;
2579 let Inst{11-7} = lsb;
2580 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2581 let Inst{3-0} = Rn;
2582}
2583
Jim Grosbacha97becf2010-10-21 22:19:32 +00002584def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2585 "mvn", "\t$Rd, $Rm",
2586 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2587 bits<4> Rd;
2588 bits<4> Rm;
Johnny Chenb3562f72010-01-31 11:22:28 +00002589 let Inst{25} = 0;
Jim Grosbacha97becf2010-10-21 22:19:32 +00002590 let Inst{19-16} = 0b0000;
Johnny Chen3467dcb2009-11-07 00:54:36 +00002591 let Inst{11-4} = 0b00000000;
Jim Grosbacha97becf2010-10-21 22:19:32 +00002592 let Inst{15-12} = Rd;
2593 let Inst{3-0} = Rm;
Bob Wilson1a791ee2009-10-14 19:00:24 +00002594}
Jim Grosbacha97becf2010-10-21 22:19:32 +00002595def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2596 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2597 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2598 bits<4> Rd;
Jim Grosbacha97becf2010-10-21 22:19:32 +00002599 bits<12> shift;
Johnny Chenb3562f72010-01-31 11:22:28 +00002600 let Inst{25} = 0;
Jim Grosbacha97becf2010-10-21 22:19:32 +00002601 let Inst{19-16} = 0b0000;
2602 let Inst{15-12} = Rd;
2603 let Inst{11-0} = shift;
Johnny Chenb3562f72010-01-31 11:22:28 +00002604}
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00002605let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbacha97becf2010-10-21 22:19:32 +00002606def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2607 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2608 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2609 bits<4> Rd;
Jim Grosbacha97becf2010-10-21 22:19:32 +00002610 bits<12> imm;
2611 let Inst{25} = 1;
2612 let Inst{19-16} = 0b0000;
2613 let Inst{15-12} = Rd;
2614 let Inst{11-0} = imm;
Evan Cheng9fa83452009-09-09 01:47:07 +00002615}
Evan Cheng10043e22007-01-19 07:51:42 +00002616
2617def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2618 (BICri GPR:$src, so_imm_not:$imm)>;
2619
2620//===----------------------------------------------------------------------===//
2621// Multiply Instructions.
2622//
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002623class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2624 string opc, string asm, list<dag> pattern>
2625 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2626 bits<4> Rd;
2627 bits<4> Rm;
2628 bits<4> Rn;
2629 let Inst{19-16} = Rd;
2630 let Inst{11-8} = Rm;
2631 let Inst{3-0} = Rn;
2632}
2633class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2634 string opc, string asm, list<dag> pattern>
2635 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2636 bits<4> RdLo;
2637 bits<4> RdHi;
2638 bits<4> Rm;
2639 bits<4> Rn;
Jim Grosbach22261602010-10-22 17:16:17 +00002640 let Inst{19-16} = RdHi;
2641 let Inst{15-12} = RdLo;
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002642 let Inst{11-8} = Rm;
2643 let Inst{3-0} = Rn;
2644}
Evan Cheng10043e22007-01-19 07:51:42 +00002645
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002646let isCommutable = 1 in {
2647let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov27fc8f62011-01-16 21:28:33 +00002648def MULv5: ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2649 pred:$p, cc_out:$s),
2650 Size4Bytes, IIC_iMUL32,
2651 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2652 Requires<[IsARM, NoV6]>;
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002653
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002654def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2655 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002656 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2657 Requires<[IsARM, HasV6]>;
2658}
Evan Cheng10043e22007-01-19 07:51:42 +00002659
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002660let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov27fc8f62011-01-16 21:28:33 +00002661def MLAv5: ARMPseudoInst<(outs GPR:$Rd),
2662 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson9c6456e2011-03-18 19:47:14 +00002663 Size4Bytes, IIC_iMAC32,
2664 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
Anton Korobeynikov27fc8f62011-01-16 21:28:33 +00002665 Requires<[IsARM, NoV6]> {
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002666 bits<4> Ra;
2667 let Inst{15-12} = Ra;
2668}
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002669def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2670 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002671 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2672 Requires<[IsARM, HasV6]> {
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002673 bits<4> Ra;
2674 let Inst{15-12} = Ra;
2675}
Evan Cheng10043e22007-01-19 07:51:42 +00002676
Jim Grosbach48bf4f82010-11-19 22:22:37 +00002677def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2678 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2679 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002680 Requires<[IsARM, HasV6T2]> {
2681 bits<4> Rd;
2682 bits<4> Rm;
2683 bits<4> Rn;
Jim Grosbach48bf4f82010-11-19 22:22:37 +00002684 bits<4> Ra;
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002685 let Inst{19-16} = Rd;
Jim Grosbach48bf4f82010-11-19 22:22:37 +00002686 let Inst{15-12} = Ra;
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002687 let Inst{11-8} = Rm;
2688 let Inst{3-0} = Rn;
2689}
Evan Chenge63b0e62009-07-06 22:05:45 +00002690
Evan Cheng10043e22007-01-19 07:51:42 +00002691// Extra precision multiplies with low / high results
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002692
Evan Chengd93b5b62009-06-12 20:46:18 +00002693let neverHasSideEffects = 1 in {
Evan Cheng5bf90112009-06-26 00:19:44 +00002694let isCommutable = 1 in {
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002695let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov27fc8f62011-01-16 21:28:33 +00002696def SMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson9c6456e2011-03-18 19:47:14 +00002697 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov27fc8f62011-01-16 21:28:33 +00002698 Size4Bytes, IIC_iMUL64, []>,
2699 Requires<[IsARM, NoV6]>;
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002700
Anton Korobeynikov27fc8f62011-01-16 21:28:33 +00002701def UMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2702 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2703 Size4Bytes, IIC_iMUL64, []>,
2704 Requires<[IsARM, NoV6]>;
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002705}
2706
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002707def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2708 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002709 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2710 Requires<[IsARM, HasV6]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002711
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002712def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2713 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002714 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2715 Requires<[IsARM, HasV6]>;
Evan Cheng5bf90112009-06-26 00:19:44 +00002716}
Evan Cheng10043e22007-01-19 07:51:42 +00002717
2718// Multiply + accumulate
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002719let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov27fc8f62011-01-16 21:28:33 +00002720def SMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson9c6456e2011-03-18 19:47:14 +00002721 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov27fc8f62011-01-16 21:28:33 +00002722 Size4Bytes, IIC_iMAC64, []>,
2723 Requires<[IsARM, NoV6]>;
2724def UMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson9c6456e2011-03-18 19:47:14 +00002725 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov27fc8f62011-01-16 21:28:33 +00002726 Size4Bytes, IIC_iMAC64, []>,
2727 Requires<[IsARM, NoV6]>;
2728def UMAALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson9c6456e2011-03-18 19:47:14 +00002729 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov27fc8f62011-01-16 21:28:33 +00002730 Size4Bytes, IIC_iMAC64, []>,
2731 Requires<[IsARM, NoV6]>;
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002732
2733}
2734
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002735def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2736 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002737 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2738 Requires<[IsARM, HasV6]>;
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002739def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2740 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002741 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2742 Requires<[IsARM, HasV6]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002743
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002744def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2745 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2746 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2747 Requires<[IsARM, HasV6]> {
2748 bits<4> RdLo;
2749 bits<4> RdHi;
2750 bits<4> Rm;
2751 bits<4> Rn;
2752 let Inst{19-16} = RdLo;
2753 let Inst{15-12} = RdHi;
2754 let Inst{11-8} = Rm;
2755 let Inst{3-0} = Rn;
2756}
Evan Chengd93b5b62009-06-12 20:46:18 +00002757} // neverHasSideEffects
Evan Cheng10043e22007-01-19 07:51:42 +00002758
2759// Most significant word multiply
Jim Grosbach22261602010-10-22 17:16:17 +00002760def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2761 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2762 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Cheng2686c8f2008-11-06 01:21:28 +00002763 Requires<[IsARM, HasV6]> {
Evan Cheng2686c8f2008-11-06 01:21:28 +00002764 let Inst{15-12} = 0b1111;
2765}
Evan Cheng9d41b312007-07-10 18:08:01 +00002766
Jim Grosbach22261602010-10-22 17:16:17 +00002767def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2768 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002769 [/* For disassembly only; pattern left blank */]>,
2770 Requires<[IsARM, HasV6]> {
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002771 let Inst{15-12} = 0b1111;
2772}
2773
Jim Grosbach22261602010-10-22 17:16:17 +00002774def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2775 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2776 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2777 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2778 Requires<[IsARM, HasV6]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002779
Jim Grosbach22261602010-10-22 17:16:17 +00002780def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2781 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2782 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002783 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach22261602010-10-22 17:16:17 +00002784 Requires<[IsARM, HasV6]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002785
Jim Grosbach22261602010-10-22 17:16:17 +00002786def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2787 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2788 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2789 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2790 Requires<[IsARM, HasV6]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002791
Jim Grosbach22261602010-10-22 17:16:17 +00002792def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2793 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2794 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002795 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach22261602010-10-22 17:16:17 +00002796 Requires<[IsARM, HasV6]>;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002797
Raul Herbster73489272007-08-30 23:25:47 +00002798multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach6956a602010-10-22 18:35:16 +00002799 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2800 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2801 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2802 (sext_inreg GPR:$Rm, i16)))]>,
2803 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002804
Jim Grosbach6956a602010-10-22 18:35:16 +00002805 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2806 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2807 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2808 (sra GPR:$Rm, (i32 16))))]>,
2809 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002810
Jim Grosbach6956a602010-10-22 18:35:16 +00002811 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2812 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2813 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2814 (sext_inreg GPR:$Rm, i16)))]>,
2815 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002816
Jim Grosbach6956a602010-10-22 18:35:16 +00002817 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2818 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2819 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2820 (sra GPR:$Rm, (i32 16))))]>,
2821 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002822
Jim Grosbach6956a602010-10-22 18:35:16 +00002823 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2824 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2825 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2826 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2827 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002828
Jim Grosbach6956a602010-10-22 18:35:16 +00002829 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2830 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2831 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2832 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2833 Requires<[IsARM, HasV5TE]>;
Rafael Espindola595dc4c2006-10-16 16:33:29 +00002834}
2835
Raul Herbster73489272007-08-30 23:25:47 +00002836
2837multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbache967c0a2010-11-11 01:27:41 +00002838 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach6956a602010-10-22 18:35:16 +00002839 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2840 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2841 [(set GPR:$Rd, (add GPR:$Ra,
2842 (opnode (sext_inreg GPR:$Rn, i16),
2843 (sext_inreg GPR:$Rm, i16))))]>,
2844 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002845
Jim Grosbache967c0a2010-11-11 01:27:41 +00002846 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach6956a602010-10-22 18:35:16 +00002847 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2848 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2849 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2850 (sra GPR:$Rm, (i32 16)))))]>,
2851 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002852
Jim Grosbache967c0a2010-11-11 01:27:41 +00002853 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach6956a602010-10-22 18:35:16 +00002854 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2855 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2856 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2857 (sext_inreg GPR:$Rm, i16))))]>,
2858 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002859
Jim Grosbache967c0a2010-11-11 01:27:41 +00002860 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach6956a602010-10-22 18:35:16 +00002861 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2862 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2863 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2864 (sra GPR:$Rm, (i32 16)))))]>,
2865 Requires<[IsARM, HasV5TE]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002866
Jim Grosbache967c0a2010-11-11 01:27:41 +00002867 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach6956a602010-10-22 18:35:16 +00002868 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2869 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2870 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2871 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2872 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002873
Jim Grosbache967c0a2010-11-11 01:27:41 +00002874 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach6956a602010-10-22 18:35:16 +00002875 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2876 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2877 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2878 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2879 Requires<[IsARM, HasV5TE]>;
Rafael Espindola01dd97a2006-10-18 16:20:57 +00002880}
Rafael Espindola778769a2006-09-08 12:47:03 +00002881
Raul Herbster73489272007-08-30 23:25:47 +00002882defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2883defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00002884
Johnny Chendc2051c2010-02-12 21:59:23 +00002885// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach6956a602010-10-22 18:35:16 +00002886def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2887 (ins GPR:$Rn, GPR:$Rm),
2888 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chendc2051c2010-02-12 21:59:23 +00002889 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach6956a602010-10-22 18:35:16 +00002890 Requires<[IsARM, HasV5TE]>;
Johnny Chendc2051c2010-02-12 21:59:23 +00002891
Jim Grosbach6956a602010-10-22 18:35:16 +00002892def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2893 (ins GPR:$Rn, GPR:$Rm),
2894 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chendc2051c2010-02-12 21:59:23 +00002895 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach6956a602010-10-22 18:35:16 +00002896 Requires<[IsARM, HasV5TE]>;
Johnny Chendc2051c2010-02-12 21:59:23 +00002897
Jim Grosbach6956a602010-10-22 18:35:16 +00002898def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2899 (ins GPR:$Rn, GPR:$Rm),
2900 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chendc2051c2010-02-12 21:59:23 +00002901 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach6956a602010-10-22 18:35:16 +00002902 Requires<[IsARM, HasV5TE]>;
Johnny Chendc2051c2010-02-12 21:59:23 +00002903
Jim Grosbach6956a602010-10-22 18:35:16 +00002904def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2905 (ins GPR:$Rn, GPR:$Rm),
2906 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chendc2051c2010-02-12 21:59:23 +00002907 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach6956a602010-10-22 18:35:16 +00002908 Requires<[IsARM, HasV5TE]>;
Johnny Chendc2051c2010-02-12 21:59:23 +00002909
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002910// Helper class for AI_smld -- for disassembly only
Jim Grosbach2b805432010-10-22 19:15:30 +00002911class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2912 InstrItinClass itin, string opc, string asm>
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002913 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach2b805432010-10-22 19:15:30 +00002914 bits<4> Rn;
2915 bits<4> Rm;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002916 let Inst{4} = 1;
2917 let Inst{5} = swap;
2918 let Inst{6} = sub;
2919 let Inst{7} = 0;
2920 let Inst{21-20} = 0b00;
2921 let Inst{22} = long;
2922 let Inst{27-23} = 0b01110;
Jim Grosbach2b805432010-10-22 19:15:30 +00002923 let Inst{11-8} = Rm;
2924 let Inst{3-0} = Rn;
2925}
2926class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2927 InstrItinClass itin, string opc, string asm>
2928 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2929 bits<4> Rd;
2930 let Inst{15-12} = 0b1111;
2931 let Inst{19-16} = Rd;
2932}
2933class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2934 InstrItinClass itin, string opc, string asm>
2935 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2936 bits<4> Ra;
2937 let Inst{15-12} = Ra;
2938}
2939class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2940 InstrItinClass itin, string opc, string asm>
2941 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2942 bits<4> RdLo;
2943 bits<4> RdHi;
2944 let Inst{19-16} = RdHi;
2945 let Inst{15-12} = RdLo;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002946}
2947
2948multiclass AI_smld<bit sub, string opc> {
2949
Jim Grosbach2b805432010-10-22 19:15:30 +00002950 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2951 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002952
Jim Grosbach2b805432010-10-22 19:15:30 +00002953 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2954 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002955
Jim Grosbach2b805432010-10-22 19:15:30 +00002956 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2957 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2958 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002959
Jim Grosbach2b805432010-10-22 19:15:30 +00002960 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2961 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2962 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002963
2964}
2965
2966defm SMLA : AI_smld<0, "smla">;
2967defm SMLS : AI_smld<1, "smls">;
2968
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002969multiclass AI_sdml<bit sub, string opc> {
2970
Jim Grosbach2b805432010-10-22 19:15:30 +00002971 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2972 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2973 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2974 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002975}
2976
2977defm SMUA : AI_sdml<0, "smua">;
2978defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola3874a162006-10-13 13:14:59 +00002979
Evan Cheng10043e22007-01-19 07:51:42 +00002980//===----------------------------------------------------------------------===//
2981// Misc. Arithmetic Instructions.
2982//
Rafael Espindolad1a4ea42006-10-10 16:33:47 +00002983
Jim Grosbach2c9ae052010-10-22 22:12:16 +00002984def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2985 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2986 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindolac31ee942006-10-17 13:13:23 +00002987
Jim Grosbach2c9ae052010-10-22 22:12:16 +00002988def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2989 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2990 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2991 Requires<[IsARM, HasV6T2]>;
Jim Grosbach8546ec92010-01-18 19:58:49 +00002992
Jim Grosbach2c9ae052010-10-22 22:12:16 +00002993def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2994 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2995 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindolac31ee942006-10-17 13:13:23 +00002996
Jim Grosbach2c9ae052010-10-22 22:12:16 +00002997def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2998 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2999 [(set GPR:$Rd,
3000 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
3001 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
3002 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
3003 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
3004 Requires<[IsARM, HasV6]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00003005
Jim Grosbach2c9ae052010-10-22 22:12:16 +00003006def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3007 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
3008 [(set GPR:$Rd,
Evan Cheng10043e22007-01-19 07:51:42 +00003009 (sext_inreg
Evan Chengdc1d6262011-03-18 21:52:42 +00003010 (or (srl GPR:$Rm, (i32 8)),
Jim Grosbach2c9ae052010-10-22 22:12:16 +00003011 (shl GPR:$Rm, (i32 8))), i16))]>,
3012 Requires<[IsARM, HasV6]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00003013
Evan Chengdc1d6262011-03-18 21:52:42 +00003014def : ARMV6Pat<(sext_inreg (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
3015 (shl GPR:$Rm, (i32 8))), i16),
3016 (REVSH GPR:$Rm)>;
3017
3018// Need the AddedComplexity or else MOVs + REV would be chosen.
3019let AddedComplexity = 5 in
3020def : ARMV6Pat<(sra (bswap GPR:$Rm), (i32 16)), (REVSH GPR:$Rm)>;
3021
Bob Wilson942b10f2010-08-17 17:23:19 +00003022def lsl_shift_imm : SDNodeXForm<imm, [{
3023 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
3024 return CurDAG->getTargetConstant(Sh, MVT::i32);
3025}]>;
3026
3027def lsl_amt : PatLeaf<(i32 imm), [{
3028 return (N->getZExtValue() < 32);
3029}], lsl_shift_imm>;
3030
Jim Grosbach2c9ae052010-10-22 22:12:16 +00003031def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
3032 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3033 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
3034 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
3035 (and (shl GPR:$Rm, lsl_amt:$sh),
3036 0xFFFF0000)))]>,
3037 Requires<[IsARM, HasV6]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00003038
Evan Cheng10043e22007-01-19 07:51:42 +00003039// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach2c9ae052010-10-22 22:12:16 +00003040def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3041 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3042def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
3043 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindolad55c0a42006-10-02 19:30:56 +00003044
Bob Wilson942b10f2010-08-17 17:23:19 +00003045def asr_shift_imm : SDNodeXForm<imm, [{
3046 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
3047 return CurDAG->getTargetConstant(Sh, MVT::i32);
3048}]>;
3049
3050def asr_amt : PatLeaf<(i32 imm), [{
3051 return (N->getZExtValue() <= 32);
3052}], asr_shift_imm>;
Rafael Espindolae04df412006-10-05 16:48:49 +00003053
Bob Wilson804f6152010-08-16 22:26:55 +00003054// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3055// will match the pattern below.
Jim Grosbach2c9ae052010-10-22 22:12:16 +00003056def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
3057 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3058 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
3059 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
3060 (and (sra GPR:$Rm, asr_amt:$sh),
3061 0xFFFF)))]>,
3062 Requires<[IsARM, HasV6]>;
Rafael Espindolad55c0a42006-10-02 19:30:56 +00003063
Evan Cheng10043e22007-01-19 07:51:42 +00003064// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3065// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson804f6152010-08-16 22:26:55 +00003066def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilson942b10f2010-08-17 17:23:19 +00003067 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Cheng10043e22007-01-19 07:51:42 +00003068def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilson942b10f2010-08-17 17:23:19 +00003069 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
3070 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindola57d109f2006-10-10 18:55:14 +00003071
Evan Cheng10043e22007-01-19 07:51:42 +00003072//===----------------------------------------------------------------------===//
3073// Comparison Instructions...
3074//
Rafael Espindola57d109f2006-10-10 18:55:14 +00003075
Jim Grosbachb7c01f52008-10-14 20:36:24 +00003076defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng2259d672010-09-29 00:49:25 +00003077 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Chengf7c6eff2007-08-07 01:37:15 +00003078 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendlinga9c03f42010-08-26 18:33:51 +00003079
Jim Grosbach327cf8e2010-12-07 20:41:06 +00003080// ARMcmpZ can re-use the above instruction definitions.
3081def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3082 (CMPri GPR:$src, so_imm:$imm)>;
3083def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3084 (CMPrr GPR:$src, GPR:$rhs)>;
3085def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
3086 (CMPrs GPR:$src, so_reg:$rhs)>;
3087
Bill Wendlingac0ad0f2010-09-10 10:31:11 +00003088// FIXME: We have to be careful when using the CMN instruction and comparison
3089// with 0. One would expect these two pieces of code should give identical
Bill Wendlinga9c03f42010-08-26 18:33:51 +00003090// results:
3091//
3092// rsbs r1, r1, 0
3093// cmp r0, r1
3094// mov r0, #0
3095// it ls
3096// mov r0, #1
3097//
3098// and:
Jim Grosbach696fe9d2010-10-22 23:48:29 +00003099//
Bill Wendlinga9c03f42010-08-26 18:33:51 +00003100// cmn r0, r1
3101// mov r0, #0
3102// it ls
3103// mov r0, #1
3104//
3105// However, the CMN gives the *opposite* result when r1 is 0. This is because
3106// the carry flag is set in the CMP case but not in the CMN case. In short, the
3107// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3108// value of r0 and the carry bit (because the "carry bit" parameter to
3109// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3110// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3111// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3112// parameter to AddWithCarry is defined as 0).
3113//
Bill Wendlingac0ad0f2010-09-10 10:31:11 +00003114// When x is 0 and unsigned:
Bill Wendlinga9c03f42010-08-26 18:33:51 +00003115//
3116// x = 0
3117// ~x = 0xFFFF FFFF
3118// ~x + 1 = 0x1 0000 0000
3119// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3120//
Bill Wendlingac0ad0f2010-09-10 10:31:11 +00003121// Therefore, we should disable CMN when comparing against zero, until we can
3122// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3123// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendlinga9c03f42010-08-26 18:33:51 +00003124//
3125// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3126//
3127// This is related to <rdar://problem/7569620>.
3128//
Jim Grosbach267430f2010-01-22 00:08:13 +00003129//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3130// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolab5093882006-10-07 14:24:52 +00003131
Evan Cheng10043e22007-01-19 07:51:42 +00003132// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Cheng47b546d2008-11-06 08:47:38 +00003133defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng2259d672010-09-29 00:49:25 +00003134 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00003135 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Cheng47b546d2008-11-06 08:47:38 +00003136defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng2259d672010-09-29 00:49:25 +00003137 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00003138 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00003139
David Goodwindbf11ba2009-06-29 15:33:01 +00003140defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng2259d672010-09-29 00:49:25 +00003141 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwindbf11ba2009-06-29 15:33:01 +00003142 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Chenge8c3cbf2007-06-06 10:17:05 +00003143
Jim Grosbach267430f2010-01-22 00:08:13 +00003144//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3145// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00003146
David Goodwindbf11ba2009-06-29 15:33:01 +00003147def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbach267430f2010-01-22 00:08:13 +00003148 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00003149
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003150// Pseudo i64 compares for some floating point compares.
3151let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3152 Defs = [CPSR] in {
3153def BCCi64 : PseudoInst<(outs),
Jim Grosbach62800a92010-08-17 18:39:16 +00003154 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003155 IIC_Br,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003156 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3157
3158def BCCZi64 : PseudoInst<(outs),
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003159 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003160 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3161} // usesCustomInserter
3162
Rafael Espindolab5093882006-10-07 14:24:52 +00003163
Evan Cheng10043e22007-01-19 07:51:42 +00003164// Conditional moves
Evan Chengaa3b8012007-07-05 07:13:32 +00003165// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbachfba7fce2010-02-16 21:07:46 +00003166// a two-value operand where a dag node expects two operands. :(
Owen Anderson2c5df612010-09-23 23:45:25 +00003167let neverHasSideEffects = 1 in {
Jim Grosbach62a7b472011-03-10 23:56:09 +00003168def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
3169 Size4Bytes, IIC_iCMOVr,
3170 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3171 RegConstraint<"$false = $Rd">;
3172def MOVCCs : ARMPseudoInst<(outs GPR:$Rd),
3173 (ins GPR:$false, so_reg:$shift, pred:$p),
3174 Size4Bytes, IIC_iCMOVsr,
3175 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3176 RegConstraint<"$false = $Rd">;
Jim Grosbach742adc32010-10-07 00:42:42 +00003177
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00003178let isMoveImm = 1 in
Jim Grosbachd0254982011-03-11 01:09:28 +00003179def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
3180 (ins GPR:$false, i32imm_hilo16:$imm, pred:$p),
3181 Size4Bytes, IIC_iMOVi,
3182 []>,
3183 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach6ae3fba2010-10-29 19:28:17 +00003184
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00003185let isMoveImm = 1 in
Jim Grosbachd0254982011-03-11 01:09:28 +00003186def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3187 (ins GPR:$false, so_imm:$imm, pred:$p),
3188 Size4Bytes, IIC_iCMOVi,
Jim Grosbach6ae3fba2010-10-29 19:28:17 +00003189 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd0254982011-03-11 01:09:28 +00003190 RegConstraint<"$false = $Rd">;
Evan Cheng0fc80842010-11-12 22:42:47 +00003191
Evan Cheng2bcb8da2010-11-13 02:25:14 +00003192// Two instruction predicate mov immediate.
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00003193let isMoveImm = 1 in
Jim Grosbachf541bfd2011-03-11 18:00:42 +00003194def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3195 (ins GPR:$false, i32imm:$src, pred:$p),
3196 Size8Bytes, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng2bcb8da2010-11-13 02:25:14 +00003197
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00003198let isMoveImm = 1 in
Jim Grosbachfa56bca2011-03-11 19:55:55 +00003199def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3200 (ins GPR:$false, so_imm:$imm, pred:$p),
3201 Size4Bytes, IIC_iCMOVi,
Evan Cheng0fc80842010-11-12 22:42:47 +00003202 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachfa56bca2011-03-11 19:55:55 +00003203 RegConstraint<"$false = $Rd">;
Owen Anderson2c5df612010-09-23 23:45:25 +00003204} // neverHasSideEffects
Rafael Espindola40f5dd22006-10-07 13:46:42 +00003205
Jim Grosbach53e88542009-12-10 00:11:09 +00003206//===----------------------------------------------------------------------===//
3207// Atomic operations intrinsics
3208//
3209
Bob Wilson7ed59712010-10-30 00:54:37 +00003210def memb_opt : Operand<i32> {
3211 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003212 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachfed78cc2009-12-10 18:35:32 +00003213}
Jim Grosbach53e88542009-12-10 00:11:09 +00003214
Bob Wilson7ed59712010-10-30 00:54:37 +00003215// memory barriers protect the atomic sequences
3216let hasSideEffects = 1 in {
3217def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3218 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3219 Requires<[IsARM, HasDB]> {
3220 bits<4> opt;
3221 let Inst{31-4} = 0xf57ff05;
3222 let Inst{3-0} = opt;
Jim Grosbachfed78cc2009-12-10 18:35:32 +00003223}
Jim Grosbach53e88542009-12-10 00:11:09 +00003224}
Rafael Espindolad15c8922006-10-10 12:56:00 +00003225
Bob Wilson7ed59712010-10-30 00:54:37 +00003226def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3227 "dsb", "\t$opt",
3228 [/* For disassembly only; pattern left blank */]>,
3229 Requires<[IsARM, HasDB]> {
3230 bits<4> opt;
3231 let Inst{31-4} = 0xf57ff04;
3232 let Inst{3-0} = opt;
Johnny Chenf3d79a52010-02-18 00:19:08 +00003233}
3234
Johnny Chenf3d79a52010-02-18 00:19:08 +00003235// ISB has only full system option -- for disassembly only
Bob Wilson7ed59712010-10-30 00:54:37 +00003236def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3237 Requires<[IsARM, HasDB]> {
Johnny Chen8e8f1c12010-08-12 20:46:17 +00003238 let Inst{31-4} = 0xf57ff06;
Johnny Chenf3d79a52010-02-18 00:19:08 +00003239 let Inst{3-0} = 0b1111;
3240}
3241
Jim Grosbachafdddae2009-12-11 18:52:41 +00003242let usesCustomInserter = 1 in {
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003243 let Uses = [CPSR] in {
3244 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003245 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003246 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3247 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003248 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003249 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3250 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003251 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003252 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3253 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003254 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003255 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3256 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003257 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003258 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3259 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003260 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003261 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3262 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003263 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003264 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3265 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003266 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003267 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3268 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003269 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003270 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3271 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003272 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003273 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3274 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003275 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003276 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3277 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003278 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003279 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3280 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003281 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003282 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3283 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003284 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003285 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3286 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003287 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003288 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3289 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003290 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003291 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3292 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003293 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003294 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3295 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003296 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003297 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3298
3299 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003300 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003301 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3302 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003303 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003304 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3305 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003306 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003307 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3308
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003309 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003310 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003311 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3312 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003313 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003314 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3315 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003316 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003317 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3318}
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00003319}
3320
3321let mayLoad = 1 in {
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +00003322def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3323 "ldrexb", "\t$Rt, $addr", []>;
3324def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3325 "ldrexh", "\t$Rt, $addr", []>;
3326def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3327 "ldrex", "\t$Rt, $addr", []>;
3328def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3329 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00003330}
3331
Jim Grosbach4e57b522010-10-29 19:58:57 +00003332let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +00003333def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3334 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3335def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3336 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3337def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3338 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Jim Grosbach4e57b522010-10-29 19:58:57 +00003339def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +00003340 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3341 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00003342}
3343
Johnny Chen1d793a52010-02-17 22:37:58 +00003344// Clear-Exclusive is for disassembly only.
3345def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3346 [/* For disassembly only; pattern left blank */]>,
3347 Requires<[IsARM, HasV7]> {
Jim Grosbach3b7e05b2010-10-29 20:21:36 +00003348 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chen1d793a52010-02-17 22:37:58 +00003349}
3350
Johnny Chenbdf1b952010-02-12 20:48:24 +00003351// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3352let mayLoad = 1 in {
Jim Grosbach3b7e05b2010-10-29 20:21:36 +00003353def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3354 [/* For disassembly only; pattern left blank */]>;
3355def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3356 [/* For disassembly only; pattern left blank */]>;
Johnny Chenbdf1b952010-02-12 20:48:24 +00003357}
3358
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00003359//===----------------------------------------------------------------------===//
Jim Grosbachb75c0db2011-03-10 19:21:08 +00003360// Coprocessor Instructions.
Johnny Chen905a2d72010-02-12 01:44:23 +00003361//
3362
Bruno Cardoso Lopes33461ec2011-01-20 18:06:58 +00003363def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3364 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3365 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3366 [/* For disassembly only; pattern left blank */]> {
3367 bits<4> opc1;
3368 bits<4> CRn;
3369 bits<4> CRd;
3370 bits<4> cop;
3371 bits<3> opc2;
3372 bits<4> CRm;
3373
3374 let Inst{3-0} = CRm;
3375 let Inst{4} = 0;
3376 let Inst{7-5} = opc2;
3377 let Inst{11-8} = cop;
3378 let Inst{15-12} = CRd;
3379 let Inst{19-16} = CRn;
3380 let Inst{23-20} = opc1;
Johnny Chen905a2d72010-02-12 01:44:23 +00003381}
3382
Bruno Cardoso Lopes33461ec2011-01-20 18:06:58 +00003383def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3384 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3385 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Johnny Chen905a2d72010-02-12 01:44:23 +00003386 [/* For disassembly only; pattern left blank */]> {
3387 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes33461ec2011-01-20 18:06:58 +00003388 bits<4> opc1;
3389 bits<4> CRn;
3390 bits<4> CRd;
3391 bits<4> cop;
3392 bits<3> opc2;
3393 bits<4> CRm;
3394
3395 let Inst{3-0} = CRm;
3396 let Inst{4} = 0;
3397 let Inst{7-5} = opc2;
3398 let Inst{11-8} = cop;
3399 let Inst{15-12} = CRd;
3400 let Inst{19-16} = CRn;
3401 let Inst{23-20} = opc1;
Johnny Chen905a2d72010-02-12 01:44:23 +00003402}
3403
Bruno Cardoso Lopesc2452a62011-03-31 15:54:36 +00003404class ACI<dag oops, dag iops, string opc, string asm>
3405 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
Johnny Chen46c39d42010-02-16 20:04:27 +00003406 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3407 let Inst{27-25} = 0b110;
3408}
3409
3410multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3411
3412 def _OFFSET : ACI<(outs),
3413 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3414 opc, "\tp$cop, cr$CRd, $addr"> {
3415 let Inst{31-28} = op31_28;
3416 let Inst{24} = 1; // P = 1
3417 let Inst{21} = 0; // W = 0
3418 let Inst{22} = 0; // D = 0
3419 let Inst{20} = load;
3420 }
3421
3422 def _PRE : ACI<(outs),
3423 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Bruno Cardoso Lopesc2452a62011-03-31 15:54:36 +00003424 opc, "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003425 let Inst{31-28} = op31_28;
3426 let Inst{24} = 1; // P = 1
3427 let Inst{21} = 1; // W = 1
3428 let Inst{22} = 0; // D = 0
3429 let Inst{20} = load;
3430 }
3431
3432 def _POST : ACI<(outs),
Bruno Cardoso Lopesc2452a62011-03-31 15:54:36 +00003433 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3434 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003435 let Inst{31-28} = op31_28;
3436 let Inst{24} = 0; // P = 0
3437 let Inst{21} = 1; // W = 1
3438 let Inst{22} = 0; // D = 0
3439 let Inst{20} = load;
3440 }
3441
3442 def _OPTION : ACI<(outs),
Johnny Chen4bc2bae2011-03-29 19:49:38 +00003443 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
3444 opc, "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003445 let Inst{31-28} = op31_28;
3446 let Inst{24} = 0; // P = 0
3447 let Inst{23} = 1; // U = 1
3448 let Inst{21} = 0; // W = 0
3449 let Inst{22} = 0; // D = 0
3450 let Inst{20} = load;
3451 }
3452
3453 def L_OFFSET : ACI<(outs),
3454 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen807e1742010-04-16 19:33:23 +00003455 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003456 let Inst{31-28} = op31_28;
3457 let Inst{24} = 1; // P = 1
3458 let Inst{21} = 0; // W = 0
3459 let Inst{22} = 1; // D = 1
3460 let Inst{20} = load;
3461 }
3462
3463 def L_PRE : ACI<(outs),
3464 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Bruno Cardoso Lopesc2452a62011-03-31 15:54:36 +00003465 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003466 let Inst{31-28} = op31_28;
3467 let Inst{24} = 1; // P = 1
3468 let Inst{21} = 1; // W = 1
3469 let Inst{22} = 1; // D = 1
3470 let Inst{20} = load;
3471 }
3472
3473 def L_POST : ACI<(outs),
Bruno Cardoso Lopesc2452a62011-03-31 15:54:36 +00003474 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3475 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003476 let Inst{31-28} = op31_28;
3477 let Inst{24} = 0; // P = 0
3478 let Inst{21} = 1; // W = 1
3479 let Inst{22} = 1; // D = 1
3480 let Inst{20} = load;
3481 }
3482
3483 def L_OPTION : ACI<(outs),
3484 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen4bc2bae2011-03-29 19:49:38 +00003485 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003486 let Inst{31-28} = op31_28;
3487 let Inst{24} = 0; // P = 0
3488 let Inst{23} = 1; // U = 1
3489 let Inst{21} = 0; // W = 0
3490 let Inst{22} = 1; // D = 1
3491 let Inst{20} = load;
3492 }
3493}
3494
3495defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3496defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3497defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3498defm STC2 : LdStCop<0b1111, 0, "stc2">;
3499
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003500//===----------------------------------------------------------------------===//
3501// Move between coprocessor and ARM core register -- for disassembly only
3502//
3503
Bruno Cardoso Lopesf922b2092011-03-22 15:06:24 +00003504class MovRCopro<string opc, bit direction, dag oops, dag iops>
3505 : ABI<0b1110, oops, iops, NoItinerary, opc,
3506 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003507 [/* For disassembly only; pattern left blank */]> {
3508 let Inst{20} = direction;
Johnny Chen905a2d72010-02-12 01:44:23 +00003509 let Inst{4} = 1;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003510
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003511 bits<4> Rt;
3512 bits<4> cop;
3513 bits<3> opc1;
3514 bits<3> opc2;
3515 bits<4> CRm;
3516 bits<4> CRn;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003517
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003518 let Inst{15-12} = Rt;
3519 let Inst{11-8} = cop;
3520 let Inst{23-21} = opc1;
3521 let Inst{7-5} = opc2;
3522 let Inst{3-0} = CRm;
3523 let Inst{19-16} = CRn;
Johnny Chen905a2d72010-02-12 01:44:23 +00003524}
3525
Bruno Cardoso Lopesf922b2092011-03-22 15:06:24 +00003526def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
3527 (outs), (ins p_imm:$cop, i32imm:$opc1,
3528 GPR:$Rt, c_imm:$CRn, c_imm:$CRm,
3529 i32imm:$opc2)>;
3530def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
3531 (outs GPR:$Rt), (ins p_imm:$cop, i32imm:$opc1,
3532 c_imm:$CRn, c_imm:$CRm, i32imm:$opc2)>;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003533
Bruno Cardoso Lopesf922b2092011-03-22 15:06:24 +00003534class MovRCopro2<string opc, bit direction, dag oops, dag iops>
3535 : ABXI<0b1110, oops, iops, NoItinerary,
3536 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003537 [/* For disassembly only; pattern left blank */]> {
Johnny Chen905a2d72010-02-12 01:44:23 +00003538 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003539 let Inst{20} = direction;
Johnny Chen905a2d72010-02-12 01:44:23 +00003540 let Inst{4} = 1;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003541
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003542 bits<4> Rt;
3543 bits<4> cop;
3544 bits<3> opc1;
3545 bits<3> opc2;
3546 bits<4> CRm;
3547 bits<4> CRn;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003548
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003549 let Inst{15-12} = Rt;
3550 let Inst{11-8} = cop;
3551 let Inst{23-21} = opc1;
3552 let Inst{7-5} = opc2;
3553 let Inst{3-0} = CRm;
3554 let Inst{19-16} = CRn;
Johnny Chen905a2d72010-02-12 01:44:23 +00003555}
3556
Bruno Cardoso Lopesf922b2092011-03-22 15:06:24 +00003557def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
3558 (outs), (ins p_imm:$cop, i32imm:$opc1,
3559 GPR:$Rt, c_imm:$CRn, c_imm:$CRm,
3560 i32imm:$opc2)>;
3561def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
3562 (outs GPR:$Rt), (ins p_imm:$cop, i32imm:$opc1,
3563 c_imm:$CRn, c_imm:$CRm,
3564 i32imm:$opc2)>;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003565
3566class MovRRCopro<string opc, bit direction>
3567 : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3568 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3569 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm",
3570 [/* For disassembly only; pattern left blank */]> {
3571 let Inst{23-21} = 0b010;
3572 let Inst{20} = direction;
3573
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003574 bits<4> Rt;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003575 bits<4> Rt2;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003576 bits<4> cop;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003577 bits<4> opc1;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003578 bits<4> CRm;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003579
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003580 let Inst{15-12} = Rt;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003581 let Inst{19-16} = Rt2;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003582 let Inst{11-8} = cop;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003583 let Inst{7-4} = opc1;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003584 let Inst{3-0} = CRm;
Johnny Chen905a2d72010-02-12 01:44:23 +00003585}
3586
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003587def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */>;
3588def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3589
3590class MovRRCopro2<string opc, bit direction>
3591 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3592 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3593 NoItinerary, !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"),
3594 [/* For disassembly only; pattern left blank */]> {
Johnny Chen905a2d72010-02-12 01:44:23 +00003595 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003596 let Inst{23-21} = 0b010;
3597 let Inst{20} = direction;
Johnny Chen905a2d72010-02-12 01:44:23 +00003598
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003599 bits<4> Rt;
3600 bits<4> Rt2;
3601 bits<4> cop;
Bruno Cardoso Lopesd6335ce2011-01-19 16:56:52 +00003602 bits<4> opc1;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003603 bits<4> CRm;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003604
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003605 let Inst{15-12} = Rt;
3606 let Inst{19-16} = Rt2;
3607 let Inst{11-8} = cop;
Bruno Cardoso Lopesd6335ce2011-01-19 16:56:52 +00003608 let Inst{7-4} = opc1;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003609 let Inst{3-0} = CRm;
Johnny Chen905a2d72010-02-12 01:44:23 +00003610}
3611
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003612def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */>;
3613def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen905a2d72010-02-12 01:44:23 +00003614
Johnny Chencf20cbe2010-02-12 18:55:33 +00003615//===----------------------------------------------------------------------===//
3616// Move between special register and ARM core register -- for disassembly only
3617//
3618
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003619// Move to ARM core register from Special Register
Bruno Cardoso Lopescba727f2011-01-18 21:31:35 +00003620def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
Johnny Chencf20cbe2010-02-12 18:55:33 +00003621 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopescba727f2011-01-18 21:31:35 +00003622 bits<4> Rd;
3623 let Inst{23-16} = 0b00001111;
3624 let Inst{15-12} = Rd;
Johnny Chencf20cbe2010-02-12 18:55:33 +00003625 let Inst{7-4} = 0b0000;
3626}
3627
Bruno Cardoso Lopescba727f2011-01-18 21:31:35 +00003628def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,"mrs","\t$Rd, spsr",
Johnny Chencf20cbe2010-02-12 18:55:33 +00003629 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopescba727f2011-01-18 21:31:35 +00003630 bits<4> Rd;
3631 let Inst{23-16} = 0b01001111;
3632 let Inst{15-12} = Rd;
Johnny Chencf20cbe2010-02-12 18:55:33 +00003633 let Inst{7-4} = 0b0000;
3634}
3635
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003636// Move from ARM core register to Special Register
3637//
3638// No need to have both system and application versions, the encodings are the
3639// same and the assembly parser has no way to distinguish between them. The mask
3640// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3641// the mask with the fields to be accessed in the special register.
3642def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
3643 "msr", "\t$mask, $Rn",
Johnny Chencf20cbe2010-02-12 18:55:33 +00003644 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003645 bits<5> mask;
3646 bits<4> Rn;
3647
3648 let Inst{23} = 0;
3649 let Inst{22} = mask{4}; // R bit
3650 let Inst{21-20} = 0b10;
3651 let Inst{19-16} = mask{3-0};
3652 let Inst{15-12} = 0b1111;
3653 let Inst{11-4} = 0b00000000;
3654 let Inst{3-0} = Rn;
Johnny Chencf20cbe2010-02-12 18:55:33 +00003655}
3656
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003657def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
3658 "msr", "\t$mask, $a",
3659 [/* For disassembly only; pattern left blank */]> {
3660 bits<5> mask;
3661 bits<12> a;
Johnny Chen46c39d42010-02-16 20:04:27 +00003662
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003663 let Inst{23} = 0;
3664 let Inst{22} = mask{4}; // R bit
3665 let Inst{21-20} = 0b10;
3666 let Inst{19-16} = mask{3-0};
3667 let Inst{15-12} = 0b1111;
3668 let Inst{11-0} = a;
Johnny Chencf20cbe2010-02-12 18:55:33 +00003669}
Jim Grosbachb75c0db2011-03-10 19:21:08 +00003670
3671//===----------------------------------------------------------------------===//
3672// TLS Instructions
3673//
3674
3675// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson9c6456e2011-03-18 19:47:14 +00003676// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachb75c0db2011-03-10 19:21:08 +00003677// complete with fixup for the aeabi_read_tp function.
3678let isCall = 1,
3679 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
3680 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
3681 [(set R0, ARMthread_pointer)]>;
3682}
3683
3684//===----------------------------------------------------------------------===//
3685// SJLJ Exception handling intrinsics
3686// eh_sjlj_setjmp() is an instruction sequence to store the return
3687// address and save #0 in R0 for the non-longjmp case.
3688// Since by its nature we may be coming from some other function to get
3689// here, and we're using the stack frame for the containing function to
3690// save/restore registers, we can't keep anything live in regs across
3691// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
3692// when we get here from a longjmp(). We force everthing out of registers
3693// except for our own input by listing the relevant registers in Defs. By
3694// doing so, we also cause the prologue/epilogue code to actively preserve
3695// all of the callee-saved resgisters, which is exactly what we want.
3696// A constant value is passed in $val, and we use the location as a scratch.
3697//
3698// These are pseudo-instructions and are lowered to individual MC-insts, so
3699// no encoding information is necessary.
3700let Defs =
3701 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3702 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
3703 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
3704 D31 ], hasSideEffects = 1, isBarrier = 1 in {
3705 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3706 NoItinerary,
3707 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3708 Requires<[IsARM, HasVFP2]>;
3709}
3710
3711let Defs =
3712 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3713 hasSideEffects = 1, isBarrier = 1 in {
3714 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3715 NoItinerary,
3716 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3717 Requires<[IsARM, NoVFP]>;
3718}
3719
3720// FIXME: Non-Darwin version(s)
3721let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3722 Defs = [ R7, LR, SP ] in {
3723def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3724 NoItinerary,
3725 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3726 Requires<[IsARM, IsDarwin]>;
3727}
3728
3729// eh.sjlj.dispatchsetup pseudo-instruction.
3730// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
3731// handled when the pseudo is expanded (which happens before any passes
3732// that need the instruction size).
3733let isBarrier = 1, hasSideEffects = 1 in
3734def Int_eh_sjlj_dispatchsetup :
3735 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
3736 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3737 Requires<[IsDarwin]>;
3738
3739//===----------------------------------------------------------------------===//
3740// Non-Instruction Patterns
3741//
3742
3743// Large immediate handling.
3744
3745// 32-bit immediate using two piece so_imms or movw + movt.
3746// This is a single pseudo instruction, the benefit is that it can be remat'd
3747// as a single unit instead of having to handle reg inputs.
3748// FIXME: Remove this when we can do generalized remat.
3749let isReMaterializable = 1, isMoveImm = 1 in
3750def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
3751 [(set GPR:$dst, (arm_i32imm:$src))]>,
3752 Requires<[IsARM]>;
3753
3754// Pseudo instruction that combines movw + movt + add pc (if PIC).
3755// It also makes it possible to rematerialize the instructions.
3756// FIXME: Remove this when we can do generalized remat and when machine licm
3757// can properly the instructions.
3758let isReMaterializable = 1 in {
3759def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3760 IIC_iMOVix2addpc,
3761 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3762 Requires<[IsARM, UseMovt]>;
3763
3764def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3765 IIC_iMOVix2,
3766 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3767 Requires<[IsARM, UseMovt]>;
3768
3769let AddedComplexity = 10 in
3770def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3771 IIC_iMOVix2ld,
3772 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
3773 Requires<[IsARM, UseMovt]>;
3774} // isReMaterializable
3775
3776// ConstantPool, GlobalAddress, and JumpTable
3777def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3778 Requires<[IsARM, DontUseMovt]>;
3779def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3780def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3781 Requires<[IsARM, UseMovt]>;
3782def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3783 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3784
3785// TODO: add,sub,and, 3-instr forms?
3786
3787// Tail calls
3788def : ARMPat<(ARMtcret tcGPR:$dst),
3789 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
3790
3791def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3792 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3793
3794def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3795 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3796
3797def : ARMPat<(ARMtcret tcGPR:$dst),
3798 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
3799
3800def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3801 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3802
3803def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3804 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3805
3806// Direct calls
3807def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
3808 Requires<[IsARM, IsNotDarwin]>;
3809def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
3810 Requires<[IsARM, IsDarwin]>;
3811
3812// zextload i1 -> zextload i8
3813def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3814def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3815
3816// extload -> zextload
3817def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3818def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3819def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3820def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3821
3822def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
3823
3824def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3825def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3826
3827// smul* and smla*
3828def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3829 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3830 (SMULBB GPR:$a, GPR:$b)>;
3831def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3832 (SMULBB GPR:$a, GPR:$b)>;
3833def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3834 (sra GPR:$b, (i32 16))),
3835 (SMULBT GPR:$a, GPR:$b)>;
3836def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
3837 (SMULBT GPR:$a, GPR:$b)>;
3838def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3839 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3840 (SMULTB GPR:$a, GPR:$b)>;
3841def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
3842 (SMULTB GPR:$a, GPR:$b)>;
3843def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3844 (i32 16)),
3845 (SMULWB GPR:$a, GPR:$b)>;
3846def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
3847 (SMULWB GPR:$a, GPR:$b)>;
3848
3849def : ARMV5TEPat<(add GPR:$acc,
3850 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3851 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3852 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3853def : ARMV5TEPat<(add GPR:$acc,
3854 (mul sext_16_node:$a, sext_16_node:$b)),
3855 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3856def : ARMV5TEPat<(add GPR:$acc,
3857 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3858 (sra GPR:$b, (i32 16)))),
3859 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3860def : ARMV5TEPat<(add GPR:$acc,
3861 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
3862 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3863def : ARMV5TEPat<(add GPR:$acc,
3864 (mul (sra GPR:$a, (i32 16)),
3865 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3866 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3867def : ARMV5TEPat<(add GPR:$acc,
3868 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
3869 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3870def : ARMV5TEPat<(add GPR:$acc,
3871 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3872 (i32 16))),
3873 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3874def : ARMV5TEPat<(add GPR:$acc,
3875 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
3876 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3877
Jim Grosbache5ccac82011-03-10 19:27:17 +00003878
3879// Pre-v7 uses MCR for synchronization barriers.
3880def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
3881 Requires<[IsARM, HasV6]>;
3882
3883
Jim Grosbachb75c0db2011-03-10 19:21:08 +00003884//===----------------------------------------------------------------------===//
3885// Thumb Support
3886//
3887
3888include "ARMInstrThumb.td"
3889
3890//===----------------------------------------------------------------------===//
3891// Thumb2 Support
3892//
3893
3894include "ARMInstrThumb2.td"
3895
3896//===----------------------------------------------------------------------===//
3897// Floating Point Support
3898//
3899
3900include "ARMInstrVFP.td"
3901
3902//===----------------------------------------------------------------------===//
3903// Advanced SIMD (NEON) Support
3904//
3905
3906include "ARMInstrNEON.td"
3907