blob: 467473555d6fd9d0bb3632ba99491977a60bf1b3 [file] [log] [blame]
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001// Bitcasts between 512-bit vector types. Return the original type since
2// no instruction is needed for the conversion
3let Predicates = [HasAVX512] in {
4 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
5 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
6 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
7 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
8 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
9 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
10 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
11 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
12 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
13 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
14 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
15 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
16 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
17
18 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
19 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
20 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
21 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
22 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
23 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
24 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
25 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
26 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
27 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
28 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
29 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
30 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
31 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
32 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
33 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
34 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
35 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
36 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
37 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
38 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
39 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
40 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
41 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
42 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
43 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
44 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
45 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
46 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
47 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
48
49// Bitcasts between 256-bit vector types. Return the original type since
50// no instruction is needed for the conversion
51 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
52 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
53 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
54 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
55 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
56 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
57 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
58 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
59 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
60 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
61 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
62 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
63 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
64 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
65 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
66 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
67 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
68 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
69 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
70 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
71 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
72 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
73 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
74 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
75 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
76 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
77 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
78 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
79 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
80 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
81}
82
83//
84// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
85//
86
87let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
88 isPseudo = 1, Predicates = [HasAVX512] in {
89def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
90 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
91}
92
Craig Topperfb1746b2014-01-30 06:03:19 +000093let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000094def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
95def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
96def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +000097}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000098
99//===----------------------------------------------------------------------===//
100// AVX-512 - VECTOR INSERT
101//
102// -- 32x8 form --
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000103let hasSideEffects = 0, ExeDomain = SSEPackedSingle in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000104def VINSERTF32x4rr : AVX512AIi8<0x18, MRMSrcReg, (outs VR512:$dst),
105 (ins VR512:$src1, VR128X:$src2, i8imm:$src3),
106 "vinsertf32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
107 []>, EVEX_4V, EVEX_V512;
108let mayLoad = 1 in
109def VINSERTF32x4rm : AVX512AIi8<0x18, MRMSrcMem, (outs VR512:$dst),
110 (ins VR512:$src1, f128mem:$src2, i8imm:$src3),
111 "vinsertf32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
112 []>, EVEX_4V, EVEX_V512, EVEX_CD8<32, CD8VT4>;
113}
114
115// -- 64x4 fp form --
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000116let hasSideEffects = 0, ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000117def VINSERTF64x4rr : AVX512AIi8<0x1a, MRMSrcReg, (outs VR512:$dst),
118 (ins VR512:$src1, VR256X:$src2, i8imm:$src3),
119 "vinsertf64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
120 []>, EVEX_4V, EVEX_V512, VEX_W;
121let mayLoad = 1 in
122def VINSERTF64x4rm : AVX512AIi8<0x1a, MRMSrcMem, (outs VR512:$dst),
123 (ins VR512:$src1, i256mem:$src2, i8imm:$src3),
124 "vinsertf64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
125 []>, EVEX_4V, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
126}
127// -- 32x4 integer form --
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000128let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000129def VINSERTI32x4rr : AVX512AIi8<0x38, MRMSrcReg, (outs VR512:$dst),
130 (ins VR512:$src1, VR128X:$src2, i8imm:$src3),
131 "vinserti32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
132 []>, EVEX_4V, EVEX_V512;
133let mayLoad = 1 in
134def VINSERTI32x4rm : AVX512AIi8<0x38, MRMSrcMem, (outs VR512:$dst),
135 (ins VR512:$src1, i128mem:$src2, i8imm:$src3),
136 "vinserti32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
137 []>, EVEX_4V, EVEX_V512, EVEX_CD8<32, CD8VT4>;
138
139}
140
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000141let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000142// -- 64x4 form --
143def VINSERTI64x4rr : AVX512AIi8<0x3a, MRMSrcReg, (outs VR512:$dst),
144 (ins VR512:$src1, VR256X:$src2, i8imm:$src3),
145 "vinserti64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
146 []>, EVEX_4V, EVEX_V512, VEX_W;
147let mayLoad = 1 in
148def VINSERTI64x4rm : AVX512AIi8<0x3a, MRMSrcMem, (outs VR512:$dst),
149 (ins VR512:$src1, i256mem:$src2, i8imm:$src3),
150 "vinserti64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
151 []>, EVEX_4V, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
152}
153
154def : Pat<(vinsert128_insert:$ins (v16f32 VR512:$src1), (v4f32 VR128X:$src2),
155 (iPTR imm)), (VINSERTF32x4rr VR512:$src1, VR128X:$src2,
156 (INSERT_get_vinsert128_imm VR512:$ins))>;
157def : Pat<(vinsert128_insert:$ins (v8f64 VR512:$src1), (v2f64 VR128X:$src2),
158 (iPTR imm)), (VINSERTF32x4rr VR512:$src1, VR128X:$src2,
159 (INSERT_get_vinsert128_imm VR512:$ins))>;
160def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (v2i64 VR128X:$src2),
161 (iPTR imm)), (VINSERTI32x4rr VR512:$src1, VR128X:$src2,
162 (INSERT_get_vinsert128_imm VR512:$ins))>;
163def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1), (v4i32 VR128X:$src2),
164 (iPTR imm)), (VINSERTI32x4rr VR512:$src1, VR128X:$src2,
165 (INSERT_get_vinsert128_imm VR512:$ins))>;
Robert Khasanoved0b2e92014-03-31 16:01:38 +0000166
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000167def : Pat<(vinsert128_insert:$ins (v16f32 VR512:$src1), (loadv4f32 addr:$src2),
168 (iPTR imm)), (VINSERTF32x4rm VR512:$src1, addr:$src2,
169 (INSERT_get_vinsert128_imm VR512:$ins))>;
170def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1),
Robert Khasanoved0b2e92014-03-31 16:01:38 +0000171 (bc_v4i32 (loadv2i64 addr:$src2)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000172 (iPTR imm)), (VINSERTI32x4rm VR512:$src1, addr:$src2,
173 (INSERT_get_vinsert128_imm VR512:$ins))>;
174def : Pat<(vinsert128_insert:$ins (v8f64 VR512:$src1), (loadv2f64 addr:$src2),
175 (iPTR imm)), (VINSERTF32x4rm VR512:$src1, addr:$src2,
176 (INSERT_get_vinsert128_imm VR512:$ins))>;
177def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (loadv2i64 addr:$src2),
178 (iPTR imm)), (VINSERTI32x4rm VR512:$src1, addr:$src2,
179 (INSERT_get_vinsert128_imm VR512:$ins))>;
180
181def : Pat<(vinsert256_insert:$ins (v16f32 VR512:$src1), (v8f32 VR256X:$src2),
182 (iPTR imm)), (VINSERTF64x4rr VR512:$src1, VR256X:$src2,
183 (INSERT_get_vinsert256_imm VR512:$ins))>;
184def : Pat<(vinsert256_insert:$ins (v8f64 VR512:$src1), (v4f64 VR256X:$src2),
185 (iPTR imm)), (VINSERTF64x4rr VR512:$src1, VR256X:$src2,
186 (INSERT_get_vinsert256_imm VR512:$ins))>;
187def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (v4i64 VR256X:$src2),
188 (iPTR imm)), (VINSERTI64x4rr VR512:$src1, VR256X:$src2,
189 (INSERT_get_vinsert256_imm VR512:$ins))>;
190def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1), (v8i32 VR256X:$src2),
191 (iPTR imm)), (VINSERTI64x4rr VR512:$src1, VR256X:$src2,
192 (INSERT_get_vinsert256_imm VR512:$ins))>;
193
194def : Pat<(vinsert256_insert:$ins (v16f32 VR512:$src1), (loadv8f32 addr:$src2),
195 (iPTR imm)), (VINSERTF64x4rm VR512:$src1, addr:$src2,
196 (INSERT_get_vinsert256_imm VR512:$ins))>;
197def : Pat<(vinsert256_insert:$ins (v8f64 VR512:$src1), (loadv4f64 addr:$src2),
198 (iPTR imm)), (VINSERTF64x4rm VR512:$src1, addr:$src2,
199 (INSERT_get_vinsert256_imm VR512:$ins))>;
200def : Pat<(vinsert256_insert:$ins (v8i64 VR512:$src1), (loadv4i64 addr:$src2),
201 (iPTR imm)), (VINSERTI64x4rm VR512:$src1, addr:$src2,
202 (INSERT_get_vinsert256_imm VR512:$ins))>;
203def : Pat<(vinsert256_insert:$ins (v16i32 VR512:$src1),
204 (bc_v8i32 (loadv4i64 addr:$src2)),
205 (iPTR imm)), (VINSERTI64x4rm VR512:$src1, addr:$src2,
206 (INSERT_get_vinsert256_imm VR512:$ins))>;
207
208// vinsertps - insert f32 to XMM
209def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
210 (ins VR128X:$src1, VR128X:$src2, u32u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000211 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000212 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000213 EVEX_4V;
214def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
215 (ins VR128X:$src1, f32mem:$src2, u32u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000216 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000217 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000218 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
219 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
220
221//===----------------------------------------------------------------------===//
222// AVX-512 VECTOR EXTRACT
223//---
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000224let hasSideEffects = 0, ExeDomain = SSEPackedSingle in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000225// -- 32x4 form --
226def VEXTRACTF32x4rr : AVX512AIi8<0x19, MRMDestReg, (outs VR128X:$dst),
227 (ins VR512:$src1, i8imm:$src2),
228 "vextractf32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
229 []>, EVEX, EVEX_V512;
230def VEXTRACTF32x4mr : AVX512AIi8<0x19, MRMDestMem, (outs),
231 (ins f128mem:$dst, VR512:$src1, i8imm:$src2),
232 "vextractf32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
233 []>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VT4>;
234
235// -- 64x4 form --
236def VEXTRACTF64x4rr : AVX512AIi8<0x1b, MRMDestReg, (outs VR256X:$dst),
237 (ins VR512:$src1, i8imm:$src2),
238 "vextractf64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
239 []>, EVEX, EVEX_V512, VEX_W;
240let mayStore = 1 in
241def VEXTRACTF64x4mr : AVX512AIi8<0x1b, MRMDestMem, (outs),
242 (ins f256mem:$dst, VR512:$src1, i8imm:$src2),
243 "vextractf64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
244 []>, EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
245}
246
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000247let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000248// -- 32x4 form --
249def VEXTRACTI32x4rr : AVX512AIi8<0x39, MRMDestReg, (outs VR128X:$dst),
250 (ins VR512:$src1, i8imm:$src2),
251 "vextracti32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
252 []>, EVEX, EVEX_V512;
253def VEXTRACTI32x4mr : AVX512AIi8<0x39, MRMDestMem, (outs),
254 (ins i128mem:$dst, VR512:$src1, i8imm:$src2),
255 "vextracti32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
256 []>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VT4>;
257
258// -- 64x4 form --
259def VEXTRACTI64x4rr : AVX512AIi8<0x3b, MRMDestReg, (outs VR256X:$dst),
260 (ins VR512:$src1, i8imm:$src2),
261 "vextracti64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
262 []>, EVEX, EVEX_V512, VEX_W;
263let mayStore = 1 in
264def VEXTRACTI64x4mr : AVX512AIi8<0x3b, MRMDestMem, (outs),
265 (ins i256mem:$dst, VR512:$src1, i8imm:$src2),
266 "vextracti64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
267 []>, EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
268}
269
270def : Pat<(vextract128_extract:$ext (v16f32 VR512:$src1), (iPTR imm)),
271 (v4f32 (VEXTRACTF32x4rr VR512:$src1,
272 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
273
274def : Pat<(vextract128_extract:$ext VR512:$src1, (iPTR imm)),
275 (v4i32 (VEXTRACTF32x4rr VR512:$src1,
276 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
277
278def : Pat<(vextract128_extract:$ext (v8f64 VR512:$src1), (iPTR imm)),
279 (v2f64 (VEXTRACTF32x4rr VR512:$src1,
280 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
281
282def : Pat<(vextract128_extract:$ext (v8i64 VR512:$src1), (iPTR imm)),
283 (v2i64 (VEXTRACTI32x4rr VR512:$src1,
284 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
285
286
287def : Pat<(vextract256_extract:$ext (v16f32 VR512:$src1), (iPTR imm)),
288 (v8f32 (VEXTRACTF64x4rr VR512:$src1,
289 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
290
291def : Pat<(vextract256_extract:$ext (v16i32 VR512:$src1), (iPTR imm)),
292 (v8i32 (VEXTRACTI64x4rr VR512:$src1,
293 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
294
295def : Pat<(vextract256_extract:$ext (v8f64 VR512:$src1), (iPTR imm)),
296 (v4f64 (VEXTRACTF64x4rr VR512:$src1,
297 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
298
299def : Pat<(vextract256_extract:$ext (v8i64 VR512:$src1), (iPTR imm)),
300 (v4i64 (VEXTRACTI64x4rr VR512:$src1,
301 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
302
303// A 256-bit subvector extract from the first 512-bit vector position
304// is a subregister copy that needs no instruction.
305def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
306 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
307def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
308 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
309def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
310 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
311def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
312 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
313
314// zmm -> xmm
315def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
316 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
317def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
318 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
319def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
320 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
321def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
322 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
323
324
325// A 128-bit subvector insert to the first 512-bit vector position
326// is a subregister copy that needs no instruction.
327def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
328 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
329 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
330 sub_ymm)>;
331def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
332 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
333 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
334 sub_ymm)>;
335def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
336 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
337 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
338 sub_ymm)>;
339def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
340 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
341 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
342 sub_ymm)>;
343
344def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
345 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
346def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
347 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
348def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
349 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
350def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
351 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
352
353// vextractps - extract 32 bits from XMM
354def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
355 (ins VR128X:$src1, u32u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000356 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000357 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
358 EVEX;
359
360def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
361 (ins f32mem:$dst, VR128X:$src1, u32u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000362 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000363 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000364 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000365
366//===---------------------------------------------------------------------===//
367// AVX-512 BROADCAST
368//---
369multiclass avx512_fp_broadcast<bits<8> opc, string OpcodeStr,
370 RegisterClass DestRC,
371 RegisterClass SrcRC, X86MemOperand x86memop> {
372 def rr : AVX5128I<opc, MRMSrcReg, (outs DestRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000373 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000374 []>, EVEX;
375 def rm : AVX5128I<opc, MRMSrcMem, (outs DestRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000376 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),[]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000377}
378let ExeDomain = SSEPackedSingle in {
Elena Demikhovskycf088092013-12-11 14:31:04 +0000379 defm VBROADCASTSSZ : avx512_fp_broadcast<0x18, "vbroadcastss", VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000380 VR128X, f32mem>,
381 EVEX_V512, EVEX_CD8<32, CD8VT1>;
382}
383
384let ExeDomain = SSEPackedDouble in {
Elena Demikhovskycf088092013-12-11 14:31:04 +0000385 defm VBROADCASTSDZ : avx512_fp_broadcast<0x19, "vbroadcastsd", VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000386 VR128X, f64mem>,
387 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
388}
389
390def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
391 (VBROADCASTSSZrm addr:$src)>;
392def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
393 (VBROADCASTSDZrm addr:$src)>;
394
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000395def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
396 (VBROADCASTSSZrm addr:$src)>;
397def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
398 (VBROADCASTSDZrm addr:$src)>;
399
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000400multiclass avx512_int_broadcast_reg<bits<8> opc, string OpcodeStr,
401 RegisterClass SrcRC, RegisterClass KRC> {
402 def Zrr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000403 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000404 []>, EVEX, EVEX_V512;
405 def Zkrr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst),
406 (ins KRC:$mask, SrcRC:$src),
407 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000408 " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000409 []>, EVEX, EVEX_V512, EVEX_KZ;
410}
411
412defm VPBROADCASTDr : avx512_int_broadcast_reg<0x7C, "vpbroadcastd", GR32, VK16WM>;
413defm VPBROADCASTQr : avx512_int_broadcast_reg<0x7C, "vpbroadcastq", GR64, VK8WM>,
414 VEX_W;
415
416def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
417 (VPBROADCASTDrZkrr VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
418
419def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
420 (VPBROADCASTQrZkrr VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
421
422def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
423 (VPBROADCASTDrZrr GR32:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +0000424def : Pat<(v16i32 (X86VBroadcastm VK16WM:$mask, (i32 GR32:$src))),
425 (VPBROADCASTDrZkrr VK16WM:$mask, GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000426def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
427 (VPBROADCASTQrZrr GR64:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000428def : Pat<(v8i64 (X86VBroadcastm VK8WM:$mask, (i64 GR64:$src))),
429 (VPBROADCASTQrZkrr VK8WM:$mask, GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000430
Cameron McInally394d5572013-10-31 13:56:31 +0000431def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
432 (VPBROADCASTDrZrr GR32:$src)>;
433def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
434 (VPBROADCASTQrZrr GR64:$src)>;
435
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000436def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
437 (v16i32 immAllZerosV), (i16 GR16:$mask))),
438 (VPBROADCASTDrZkrr (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
439def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
440 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
441 (VPBROADCASTQrZkrr (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
442
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000443multiclass avx512_int_broadcast_rm<bits<8> opc, string OpcodeStr,
444 X86MemOperand x86memop, PatFrag ld_frag,
445 RegisterClass DstRC, ValueType OpVT, ValueType SrcVT,
446 RegisterClass KRC> {
447 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins VR128X:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000448 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000449 [(set DstRC:$dst,
450 (OpVT (X86VBroadcast (SrcVT VR128X:$src))))]>, EVEX;
451 def krr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
452 VR128X:$src),
453 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000454 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000455 [(set DstRC:$dst,
456 (OpVT (X86VBroadcastm KRC:$mask, (SrcVT VR128X:$src))))]>,
457 EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000458 let mayLoad = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000459 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000460 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000461 [(set DstRC:$dst,
462 (OpVT (X86VBroadcast (ld_frag addr:$src))))]>, EVEX;
463 def krm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
464 x86memop:$src),
465 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000466 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000467 [(set DstRC:$dst, (OpVT (X86VBroadcastm KRC:$mask,
468 (ld_frag addr:$src))))]>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000469 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000470}
471
472defm VPBROADCASTDZ : avx512_int_broadcast_rm<0x58, "vpbroadcastd", i32mem,
473 loadi32, VR512, v16i32, v4i32, VK16WM>,
474 EVEX_V512, EVEX_CD8<32, CD8VT1>;
475defm VPBROADCASTQZ : avx512_int_broadcast_rm<0x59, "vpbroadcastq", i64mem,
476 loadi64, VR512, v8i64, v2i64, VK8WM>, EVEX_V512, VEX_W,
477 EVEX_CD8<64, CD8VT1>;
478
Cameron McInally394d5572013-10-31 13:56:31 +0000479def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_512 (v4i32 VR128X:$src))),
480 (VPBROADCASTDZrr VR128X:$src)>;
481def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_512 (v2i64 VR128X:$src))),
482 (VPBROADCASTQZrr VR128X:$src)>;
483
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000484def : Pat<(v16f32 (X86VBroadcast (v4f32 VR128X:$src))),
485 (VBROADCASTSSZrr VR128X:$src)>;
486def : Pat<(v8f64 (X86VBroadcast (v2f64 VR128X:$src))),
487 (VBROADCASTSDZrr VR128X:$src)>;
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000488
489def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))),
490 (VBROADCASTSSZrr VR128X:$src)>;
491def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))),
492 (VBROADCASTSDZrr VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000493
494// Provide fallback in case the load node that is used in the patterns above
495// is used by additional users, which prevents the pattern selection.
496def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
497 (VBROADCASTSSZrr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
498def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
499 (VBROADCASTSDZrr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
500
501
502let Predicates = [HasAVX512] in {
503def : Pat<(v8i32 (X86VBroadcastm (v8i1 VK8WM:$mask), (loadi32 addr:$src))),
504 (EXTRACT_SUBREG
505 (v16i32 (VPBROADCASTDZkrm (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
506 addr:$src)), sub_ymm)>;
507}
508//===----------------------------------------------------------------------===//
509// AVX-512 BROADCAST MASK TO VECTOR REGISTER
510//---
511
512multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
513 RegisterClass DstRC, RegisterClass KRC,
514 ValueType OpVT, ValueType SrcVT> {
515def rr : AVX512XS8I<opc, MRMDestReg, (outs DstRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000516 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000517 []>, EVEX;
518}
519
520defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d", VR512,
521 VK16, v16i32, v16i1>, EVEX_V512;
522defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q", VR512,
523 VK8, v8i64, v8i1>, EVEX_V512, VEX_W;
524
525//===----------------------------------------------------------------------===//
526// AVX-512 - VPERM
527//
528// -- immediate form --
529multiclass avx512_perm_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
530 SDNode OpNode, PatFrag mem_frag,
531 X86MemOperand x86memop, ValueType OpVT> {
532 def ri : AVX512AIi8<opc, MRMSrcReg, (outs RC:$dst),
533 (ins RC:$src1, i8imm:$src2),
534 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000535 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000536 [(set RC:$dst,
537 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
538 EVEX;
539 def mi : AVX512AIi8<opc, MRMSrcMem, (outs RC:$dst),
540 (ins x86memop:$src1, i8imm:$src2),
541 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000542 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000543 [(set RC:$dst,
544 (OpVT (OpNode (mem_frag addr:$src1),
545 (i8 imm:$src2))))]>, EVEX;
546}
547
548defm VPERMQZ : avx512_perm_imm<0x00, "vpermq", VR512, X86VPermi, memopv8i64,
549 i512mem, v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
550let ExeDomain = SSEPackedDouble in
551defm VPERMPDZ : avx512_perm_imm<0x01, "vpermpd", VR512, X86VPermi, memopv8f64,
552 f512mem, v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
553
554// -- VPERM - register form --
555multiclass avx512_perm<bits<8> opc, string OpcodeStr, RegisterClass RC,
556 PatFrag mem_frag, X86MemOperand x86memop, ValueType OpVT> {
557
558 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
559 (ins RC:$src1, RC:$src2),
560 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000561 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000562 [(set RC:$dst,
563 (OpVT (X86VPermv RC:$src1, RC:$src2)))]>, EVEX_4V;
564
565 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
566 (ins RC:$src1, x86memop:$src2),
567 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000568 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000569 [(set RC:$dst,
570 (OpVT (X86VPermv RC:$src1, (mem_frag addr:$src2))))]>,
571 EVEX_4V;
572}
573
574defm VPERMDZ : avx512_perm<0x36, "vpermd", VR512, memopv16i32, i512mem,
575 v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
576defm VPERMQZ : avx512_perm<0x36, "vpermq", VR512, memopv8i64, i512mem,
577 v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
578let ExeDomain = SSEPackedSingle in
579defm VPERMPSZ : avx512_perm<0x16, "vpermps", VR512, memopv16f32, f512mem,
580 v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
581let ExeDomain = SSEPackedDouble in
582defm VPERMPDZ : avx512_perm<0x16, "vpermpd", VR512, memopv8f64, f512mem,
583 v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
584
585// -- VPERM2I - 3 source operands form --
586multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr, RegisterClass RC,
587 PatFrag mem_frag, X86MemOperand x86memop,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000588 SDNode OpNode, ValueType OpVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000589let Constraints = "$src1 = $dst" in {
590 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
591 (ins RC:$src1, RC:$src2, RC:$src3),
592 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000593 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000594 [(set RC:$dst,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000595 (OpVT (OpNode RC:$src1, RC:$src2, RC:$src3)))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000596 EVEX_4V;
597
598 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
599 (ins RC:$src1, RC:$src2, x86memop:$src3),
600 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000601 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000602 [(set RC:$dst,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000603 (OpVT (OpNode RC:$src1, RC:$src2,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000604 (mem_frag addr:$src3))))]>, EVEX_4V;
605 }
606}
607defm VPERMI2D : avx512_perm_3src<0x76, "vpermi2d", VR512, memopv16i32, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000608 X86VPermiv3, v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000609defm VPERMI2Q : avx512_perm_3src<0x76, "vpermi2q", VR512, memopv8i64, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000610 X86VPermiv3, v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000611defm VPERMI2PS : avx512_perm_3src<0x77, "vpermi2ps", VR512, memopv16f32, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000612 X86VPermiv3, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000613defm VPERMI2PD : avx512_perm_3src<0x77, "vpermi2pd", VR512, memopv8f64, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000614 X86VPermiv3, v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000615
Elena Demikhovskya30e4372014-02-05 07:05:03 +0000616defm VPERMT2D : avx512_perm_3src<0x7E, "vpermt2d", VR512, memopv16i32, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000617 X86VPermv3, v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +0000618defm VPERMT2Q : avx512_perm_3src<0x7E, "vpermt2q", VR512, memopv8i64, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000619 X86VPermv3, v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +0000620defm VPERMT2PS : avx512_perm_3src<0x7F, "vpermt2ps", VR512, memopv16f32, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000621 X86VPermv3, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +0000622defm VPERMT2PD : avx512_perm_3src<0x7F, "vpermt2pd", VR512, memopv8f64, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000623 X86VPermv3, v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000624//===----------------------------------------------------------------------===//
625// AVX-512 - BLEND using mask
626//
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000627multiclass avx512_blendmask<bits<8> opc, string OpcodeStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000628 RegisterClass KRC, RegisterClass RC,
629 X86MemOperand x86memop, PatFrag mem_frag,
630 SDNode OpNode, ValueType vt> {
631 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000632 (ins KRC:$mask, RC:$src1, RC:$src2),
633 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000634 " \t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000635 [(set RC:$dst, (OpNode KRC:$mask, (vt RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000636 (vt RC:$src1)))]>, EVEX_4V, EVEX_K;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000637 let mayLoad = 1 in
638 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
639 (ins KRC:$mask, RC:$src1, x86memop:$src2),
640 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000641 " \t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000642 []>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000643}
644
645let ExeDomain = SSEPackedSingle in
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000646defm VBLENDMPSZ : avx512_blendmask<0x65, "vblendmps",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000647 VK16WM, VR512, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000648 memopv16f32, vselect, v16f32>,
649 EVEX_CD8<32, CD8VF>, EVEX_V512;
650let ExeDomain = SSEPackedDouble in
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000651defm VBLENDMPDZ : avx512_blendmask<0x65, "vblendmpd",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000652 VK8WM, VR512, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000653 memopv8f64, vselect, v8f64>,
654 VEX_W, EVEX_CD8<64, CD8VF>, EVEX_V512;
655
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000656def : Pat<(v16f32 (int_x86_avx512_mask_blend_ps_512 (v16f32 VR512:$src1),
657 (v16f32 VR512:$src2), (i16 GR16:$mask))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000658 (VBLENDMPSZrr (COPY_TO_REGCLASS GR16:$mask, VK16WM),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000659 VR512:$src1, VR512:$src2)>;
660
661def : Pat<(v8f64 (int_x86_avx512_mask_blend_pd_512 (v8f64 VR512:$src1),
662 (v8f64 VR512:$src2), (i8 GR8:$mask))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000663 (VBLENDMPDZrr (COPY_TO_REGCLASS GR8:$mask, VK8WM),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000664 VR512:$src1, VR512:$src2)>;
665
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000666defm VPBLENDMDZ : avx512_blendmask<0x64, "vpblendmd",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000667 VK16WM, VR512, f512mem,
668 memopv16i32, vselect, v16i32>,
669 EVEX_CD8<32, CD8VF>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000670
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000671defm VPBLENDMQZ : avx512_blendmask<0x64, "vpblendmq",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000672 VK8WM, VR512, f512mem,
673 memopv8i64, vselect, v8i64>,
674 VEX_W, EVEX_CD8<64, CD8VF>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000675
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000676def : Pat<(v16i32 (int_x86_avx512_mask_blend_d_512 (v16i32 VR512:$src1),
677 (v16i32 VR512:$src2), (i16 GR16:$mask))),
678 (VPBLENDMDZrr (COPY_TO_REGCLASS GR16:$mask, VK16),
679 VR512:$src1, VR512:$src2)>;
680
681def : Pat<(v8i64 (int_x86_avx512_mask_blend_q_512 (v8i64 VR512:$src1),
682 (v8i64 VR512:$src2), (i8 GR8:$mask))),
683 (VPBLENDMQZrr (COPY_TO_REGCLASS GR8:$mask, VK8),
684 VR512:$src1, VR512:$src2)>;
685
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000686let Predicates = [HasAVX512] in {
687def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
688 (v8f32 VR256X:$src2))),
689 (EXTRACT_SUBREG
690 (v16f32 (VBLENDMPSZrr (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
691 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
692 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
693
694def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
695 (v8i32 VR256X:$src2))),
696 (EXTRACT_SUBREG
697 (v16i32 (VPBLENDMDZrr (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
698 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
699 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
700}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000701//===----------------------------------------------------------------------===//
702// Compare Instructions
703//===----------------------------------------------------------------------===//
704
705// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
706multiclass avx512_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
707 Operand CC, SDNode OpNode, ValueType VT,
708 PatFrag ld_frag, string asm, string asm_alt> {
709 def rr : AVX512Ii8<0xC2, MRMSrcReg,
710 (outs VK1:$dst), (ins RC:$src1, RC:$src2, CC:$cc), asm,
711 [(set VK1:$dst, (OpNode (VT RC:$src1), RC:$src2, imm:$cc))],
712 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
713 def rm : AVX512Ii8<0xC2, MRMSrcMem,
714 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, CC:$cc), asm,
715 [(set VK1:$dst, (OpNode (VT RC:$src1),
716 (ld_frag addr:$src2), imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper0550ce72014-01-05 04:55:55 +0000717 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000718 def rri_alt : AVX512Ii8<0xC2, MRMSrcReg,
719 (outs VK1:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
720 asm_alt, [], IIC_SSE_ALU_F32S_RR>, EVEX_4V;
721 def rmi_alt : AVX512Ii8<0xC2, MRMSrcMem,
722 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
723 asm_alt, [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
724 }
725}
726
727let Predicates = [HasAVX512] in {
728defm VCMPSSZ : avx512_cmp_scalar<FR32X, f32mem, AVXCC, X86cmpms, f32, loadf32,
729 "vcmp${cc}ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
730 "vcmpss\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
731 XS;
732defm VCMPSDZ : avx512_cmp_scalar<FR64X, f64mem, AVXCC, X86cmpms, f64, loadf64,
733 "vcmp${cc}sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
734 "vcmpsd\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
735 XD, VEX_W;
736}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000737
738multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, RegisterClass KRC,
739 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
740 SDNode OpNode, ValueType vt> {
741 def rr : AVX512BI<opc, MRMSrcReg,
742 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000743 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000744 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))],
745 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
746 def rm : AVX512BI<opc, MRMSrcMem,
747 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000748 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000749 [(set KRC:$dst, (OpNode (vt RC:$src1), (memop_frag addr:$src2)))],
750 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
751}
752
753defm VPCMPEQDZ : avx512_icmp_packed<0x76, "vpcmpeqd", VK16, VR512, i512mem,
Elena Demikhovskya5c38cb2014-02-24 10:08:30 +0000754 memopv16i32, X86pcmpeqm, v16i32>, EVEX_V512,
755 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000756defm VPCMPEQQZ : avx512_icmp_packed<0x29, "vpcmpeqq", VK8, VR512, i512mem,
Elena Demikhovskya5c38cb2014-02-24 10:08:30 +0000757 memopv8i64, X86pcmpeqm, v8i64>, T8PD, EVEX_V512,
758 VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000759
760defm VPCMPGTDZ : avx512_icmp_packed<0x66, "vpcmpgtd", VK16, VR512, i512mem,
Elena Demikhovskya5c38cb2014-02-24 10:08:30 +0000761 memopv16i32, X86pcmpgtm, v16i32>, EVEX_V512,
762 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000763defm VPCMPGTQZ : avx512_icmp_packed<0x37, "vpcmpgtq", VK8, VR512, i512mem,
Elena Demikhovskya5c38cb2014-02-24 10:08:30 +0000764 memopv8i64, X86pcmpgtm, v8i64>, T8PD, EVEX_V512,
765 VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000766
767def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
768 (COPY_TO_REGCLASS (VPCMPGTDZrr
769 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
770 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
771
772def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
773 (COPY_TO_REGCLASS (VPCMPEQDZrr
774 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
775 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
776
777multiclass avx512_icmp_cc<bits<8> opc, RegisterClass KRC,
778 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
779 SDNode OpNode, ValueType vt, Operand CC, string asm,
780 string asm_alt> {
781 def rri : AVX512AIi8<opc, MRMSrcReg,
782 (outs KRC:$dst), (ins RC:$src1, RC:$src2, CC:$cc), asm,
783 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2), imm:$cc))],
784 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
785 def rmi : AVX512AIi8<opc, MRMSrcMem,
786 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, CC:$cc), asm,
787 [(set KRC:$dst, (OpNode (vt RC:$src1), (memop_frag addr:$src2),
788 imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
789 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +0000790 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000791 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000792 (outs KRC:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000793 asm_alt, [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
794 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000795 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000796 asm_alt, [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
797 }
798}
799
800defm VPCMPDZ : avx512_icmp_cc<0x1F, VK16, VR512, i512mem, memopv16i32,
801 X86cmpm, v16i32, AVXCC,
802 "vpcmp${cc}d\t{$src2, $src1, $dst|$dst, $src1, $src2}",
803 "vpcmpd\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
804 EVEX_V512, EVEX_CD8<32, CD8VF>;
805defm VPCMPUDZ : avx512_icmp_cc<0x1E, VK16, VR512, i512mem, memopv16i32,
806 X86cmpmu, v16i32, AVXCC,
807 "vpcmp${cc}ud\t{$src2, $src1, $dst|$dst, $src1, $src2}",
808 "vpcmpud\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
809 EVEX_V512, EVEX_CD8<32, CD8VF>;
810
811defm VPCMPQZ : avx512_icmp_cc<0x1F, VK8, VR512, i512mem, memopv8i64,
812 X86cmpm, v8i64, AVXCC,
813 "vpcmp${cc}q\t{$src2, $src1, $dst|$dst, $src1, $src2}",
814 "vpcmpq\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
815 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
816defm VPCMPUQZ : avx512_icmp_cc<0x1E, VK8, VR512, i512mem, memopv8i64,
817 X86cmpmu, v8i64, AVXCC,
818 "vpcmp${cc}uq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
819 "vpcmpuq\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
820 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
821
822// avx512_cmp_packed - sse 1 & 2 compare packed instructions
823multiclass avx512_cmp_packed<RegisterClass KRC, RegisterClass RC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000824 X86MemOperand x86memop, ValueType vt,
825 string suffix, Domain d> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000826 def rri : AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000827 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
828 !strconcat("vcmp${cc}", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000829 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000830 [(set KRC:$dst, (X86cmpm (vt RC:$src1), (vt RC:$src2), imm:$cc))], d>;
831 def rrib: AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000832 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000833 !strconcat("vcmp${cc}", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000834 " \t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000835 [], d>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000836 def rmi : AVX512PIi8<0xC2, MRMSrcMem,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000837 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000838 !strconcat("vcmp${cc}", suffix,
839 " \t{$src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000840 [(set KRC:$dst,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000841 (X86cmpm (vt RC:$src1), (memop addr:$src2), imm:$cc))], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000842
843 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +0000844 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Craig Toppera328ee42013-10-09 04:24:38 +0000845 def rri_alt : AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000846 (outs RC:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000847 !strconcat("vcmp", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000848 " \t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Craig Toppera328ee42013-10-09 04:24:38 +0000849 def rmi_alt : AVX512PIi8<0xC2, MRMSrcMem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000850 (outs RC:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000851 !strconcat("vcmp", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000852 " \t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000853 }
854}
855
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000856defm VCMPPSZ : avx512_cmp_packed<VK16, VR512, f512mem, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +0000857 "ps", SSEPackedSingle>, PS, EVEX_4V, EVEX_V512,
Craig Topperda7160d2014-02-01 08:17:56 +0000858 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000859defm VCMPPDZ : avx512_cmp_packed<VK8, VR512, f512mem, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +0000860 "pd", SSEPackedDouble>, PD, EVEX_4V, VEX_W, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000861 EVEX_CD8<64, CD8VF>;
862
863def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
864 (COPY_TO_REGCLASS (VCMPPSZrri
865 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
866 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
867 imm:$cc), VK8)>;
868def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
869 (COPY_TO_REGCLASS (VPCMPDZrri
870 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
871 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
872 imm:$cc), VK8)>;
873def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
874 (COPY_TO_REGCLASS (VPCMPUDZrri
875 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
876 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
877 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000878
879def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
880 (v16f32 VR512:$src2), imm:$cc, (i16 -1),
881 FROUND_NO_EXC)),
882 (COPY_TO_REGCLASS (VCMPPSZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000883 (I8Imm imm:$cc)), GR16)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000884
885def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
886 (v8f64 VR512:$src2), imm:$cc, (i8 -1),
887 FROUND_NO_EXC)),
888 (COPY_TO_REGCLASS (VCMPPDZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000889 (I8Imm imm:$cc)), GR8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000890
891def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
892 (v16f32 VR512:$src2), imm:$cc, (i16 -1),
893 FROUND_CURRENT)),
894 (COPY_TO_REGCLASS (VCMPPSZrri VR512:$src1, VR512:$src2,
895 (I8Imm imm:$cc)), GR16)>;
896
897def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
898 (v8f64 VR512:$src2), imm:$cc, (i8 -1),
899 FROUND_CURRENT)),
900 (COPY_TO_REGCLASS (VCMPPDZrri VR512:$src1, VR512:$src2,
901 (I8Imm imm:$cc)), GR8)>;
902
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000903// Mask register copy, including
904// - copy between mask registers
905// - load/store mask registers
906// - copy from GPR to mask register and vice versa
907//
908multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
909 string OpcodeStr, RegisterClass KRC,
910 ValueType vt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000911 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000912 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000913 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000914 let mayLoad = 1 in
915 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000916 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000917 [(set KRC:$dst, (vt (load addr:$src)))]>;
918 let mayStore = 1 in
919 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000920 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000921 }
922}
923
924multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
925 string OpcodeStr,
926 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000927 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000928 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000929 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000930 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000931 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000932 }
933}
934
935let Predicates = [HasAVX512] in {
936 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Craig Topper5ccb6172014-02-18 00:21:49 +0000937 VEX, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000938 defm KMOVW : avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +0000939 VEX, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000940}
941
942let Predicates = [HasAVX512] in {
943 // GR16 from/to 16-bit mask
944 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
945 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
946 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
947 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
948
949 // Store kreg in memory
950 def : Pat<(store (v16i1 VK16:$src), addr:$dst),
951 (KMOVWmk addr:$dst, VK16:$src)>;
952
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000953 def : Pat<(store VK8:$src, addr:$dst),
954 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
955
956 def : Pat<(i1 (load addr:$src)),
957 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK1)>;
958
959 def : Pat<(v8i1 (load addr:$src)),
960 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +0000961
Elena Demikhovsky64c95482013-12-24 14:24:07 +0000962 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +0000963 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +0000964
965 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +0000966 (COPY_TO_REGCLASS
967 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
968 VK1)>;
969 def : Pat<(i1 (trunc (i16 GR16:$src))),
970 (COPY_TO_REGCLASS
971 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
972 VK1)>;
Elena Demikhovskyfe24a302013-12-22 10:13:18 +0000973
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +0000974 def : Pat<(i32 (zext VK1:$src)),
975 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +0000976 def : Pat<(i8 (zext VK1:$src)),
977 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +0000978 (AND32ri (KMOVWrk
979 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000980 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +0000981 (AND64ri8 (SUBREG_TO_REG (i64 0),
982 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +0000983 def : Pat<(i16 (zext VK1:$src)),
984 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +0000985 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
986 sub_16bit)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +0000987 def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
988 (COPY_TO_REGCLASS VK1:$src, VK16)>;
989 def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
990 (COPY_TO_REGCLASS VK1:$src, VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000991}
992// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
993let Predicates = [HasAVX512] in {
994 // GR from/to 8-bit mask without native support
995 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
996 (COPY_TO_REGCLASS
997 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)),
998 VK8)>;
999 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1000 (EXTRACT_SUBREG
1001 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
1002 sub_8bit)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001003
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001004 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001005 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001006 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001007 (COPY_TO_REGCLASS VK8:$src, VK1)>;
1008
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001009}
1010
1011// Mask unary operation
1012// - KNOT
1013multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
1014 RegisterClass KRC, SDPatternOperator OpNode> {
1015 let Predicates = [HasAVX512] in
1016 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001017 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001018 [(set KRC:$dst, (OpNode KRC:$src))]>;
1019}
1020
1021multiclass avx512_mask_unop_w<bits<8> opc, string OpcodeStr,
1022 SDPatternOperator OpNode> {
1023 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001024 VEX, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001025}
1026
1027defm KNOT : avx512_mask_unop_w<0x44, "knot", not>;
1028
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001029multiclass avx512_mask_unop_int<string IntName, string InstName> {
1030 let Predicates = [HasAVX512] in
1031 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1032 (i16 GR16:$src)),
1033 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1034 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
1035}
1036defm : avx512_mask_unop_int<"knot", "KNOT">;
1037
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001038def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
1039def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
1040 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
1041
1042// With AVX-512, 8-bit mask is promoted to 16-bit mask.
1043def : Pat<(not VK8:$src),
1044 (COPY_TO_REGCLASS
1045 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
1046
1047// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001048// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001049multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
1050 RegisterClass KRC, SDPatternOperator OpNode> {
1051 let Predicates = [HasAVX512] in
1052 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
1053 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001054 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001055 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
1056}
1057
1058multiclass avx512_mask_binop_w<bits<8> opc, string OpcodeStr,
1059 SDPatternOperator OpNode> {
1060 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001061 VEX_4V, VEX_L, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001062}
1063
1064def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
1065def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
1066
1067let isCommutable = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001068 defm KAND : avx512_mask_binop_w<0x41, "kand", and>;
1069 let isCommutable = 0 in
1070 defm KANDN : avx512_mask_binop_w<0x42, "kandn", andn>;
1071 defm KOR : avx512_mask_binop_w<0x45, "kor", or>;
1072 defm KXNOR : avx512_mask_binop_w<0x46, "kxnor", xnor>;
1073 defm KXOR : avx512_mask_binop_w<0x47, "kxor", xor>;
1074}
1075
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001076def : Pat<(xor VK1:$src1, VK1:$src2),
1077 (COPY_TO_REGCLASS (KXORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1078 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1079
1080def : Pat<(or VK1:$src1, VK1:$src2),
1081 (COPY_TO_REGCLASS (KORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1082 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1083
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00001084def : Pat<(and VK1:$src1, VK1:$src2),
1085 (COPY_TO_REGCLASS (KANDWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1086 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1087
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001088multiclass avx512_mask_binop_int<string IntName, string InstName> {
1089 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001090 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1091 (i16 GR16:$src1), (i16 GR16:$src2)),
1092 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1093 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1094 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001095}
1096
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001097defm : avx512_mask_binop_int<"kand", "KAND">;
1098defm : avx512_mask_binop_int<"kandn", "KANDN">;
1099defm : avx512_mask_binop_int<"kor", "KOR">;
1100defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
1101defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001102
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001103// With AVX-512, 8-bit mask is promoted to 16-bit mask.
1104multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
1105 let Predicates = [HasAVX512] in
1106 def : Pat<(OpNode VK8:$src1, VK8:$src2),
1107 (COPY_TO_REGCLASS
1108 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
1109 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
1110}
1111
1112defm : avx512_binop_pat<and, KANDWrr>;
1113defm : avx512_binop_pat<andn, KANDNWrr>;
1114defm : avx512_binop_pat<or, KORWrr>;
1115defm : avx512_binop_pat<xnor, KXNORWrr>;
1116defm : avx512_binop_pat<xor, KXORWrr>;
1117
1118// Mask unpacking
1119multiclass avx512_mask_unpck<bits<8> opc, string OpcodeStr,
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001120 RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001121 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001122 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001123 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001124 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001125}
1126
1127multiclass avx512_mask_unpck_bw<bits<8> opc, string OpcodeStr> {
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001128 defm BW : avx512_mask_unpck<opc, !strconcat(OpcodeStr, "bw"), VK16>,
Craig Topperae11aed2014-01-14 07:41:20 +00001129 VEX_4V, VEX_L, PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001130}
1131
1132defm KUNPCK : avx512_mask_unpck_bw<0x4b, "kunpck">;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001133def : Pat<(v16i1 (concat_vectors (v8i1 VK8:$src1), (v8i1 VK8:$src2))),
1134 (KUNPCKBWrr (COPY_TO_REGCLASS VK8:$src2, VK16),
1135 (COPY_TO_REGCLASS VK8:$src1, VK16))>;
1136
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001137
1138multiclass avx512_mask_unpck_int<string IntName, string InstName> {
1139 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001140 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw")
1141 (i16 GR16:$src1), (i16 GR16:$src2)),
1142 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr")
1143 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1144 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001145}
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001146defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001147
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001148// Mask bit testing
1149multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1150 SDNode OpNode> {
1151 let Predicates = [HasAVX512], Defs = [EFLAGS] in
1152 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001153 !strconcat(OpcodeStr, " \t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001154 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
1155}
1156
1157multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1158 defm W : avx512_mask_testop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001159 VEX, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001160}
1161
1162defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001163
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001164def : Pat<(X86cmp VK1:$src1, (i1 0)),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001165 (KORTESTWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001166 (COPY_TO_REGCLASS VK1:$src1, VK16))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001167
1168// Mask shift
1169multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1170 SDNode OpNode> {
1171 let Predicates = [HasAVX512] in
1172 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, i8imm:$imm),
1173 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001174 " \t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001175 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
1176}
1177
1178multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
1179 SDNode OpNode> {
1180 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topperae11aed2014-01-14 07:41:20 +00001181 VEX, TAPD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001182}
1183
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001184defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
1185defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001186
1187// Mask setting all 0s or 1s
1188multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
1189 let Predicates = [HasAVX512] in
1190 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
1191 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
1192 [(set KRC:$dst, (VT Val))]>;
1193}
1194
1195multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001196 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001197 defm W : avx512_mask_setop<VK16, v16i1, Val>;
1198}
1199
1200defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
1201defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
1202
1203// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1204let Predicates = [HasAVX512] in {
1205 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
1206 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001207 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
1208 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
1209 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001210}
1211def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
1212 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
1213
1214def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
1215 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
1216
1217def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
1218 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
1219
Elena Demikhovsky9737e382014-03-02 09:19:44 +00001220def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
1221 (v8i1 (COPY_TO_REGCLASS (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16), (I8Imm $imm)), VK8))>;
1222
1223def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
1224 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (I8Imm $imm)), VK8))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001225//===----------------------------------------------------------------------===//
1226// AVX-512 - Aligned and unaligned load and store
1227//
1228
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001229multiclass avx512_load<bits<8> opc, RegisterClass RC, RegisterClass KRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001230 X86MemOperand x86memop, PatFrag ld_frag,
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001231 string asm, Domain d,
1232 ValueType vt, bit IsReMaterializable = 1> {
1233let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001234 def rr : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001235 !strconcat(asm, " \t{$src, $dst|$dst, $src}"), [], d>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001236 EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001237 def rrkz : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
1238 !strconcat(asm,
1239 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
1240 [], d>, EVEX, EVEX_KZ;
1241 }
1242 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001243 def rm : AVX512PI<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001244 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001245 [(set (vt RC:$dst), (ld_frag addr:$src))], d>, EVEX;
1246 let Constraints = "$src1 = $dst", hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001247 def rrk : AVX512PI<opc, MRMSrcReg, (outs RC:$dst),
1248 (ins RC:$src1, KRC:$mask, RC:$src2),
1249 !strconcat(asm,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001250 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), [], d>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001251 EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001252 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001253 def rmk : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
1254 (ins RC:$src1, KRC:$mask, x86memop:$src2),
1255 !strconcat(asm,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001256 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001257 [], d>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001258 }
1259 let mayLoad = 1 in
1260 def rmkz : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
1261 (ins KRC:$mask, x86memop:$src2),
1262 !strconcat(asm,
1263 " \t{$src2, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src2}"),
1264 [], d>, EVEX, EVEX_KZ;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001265}
1266
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001267multiclass avx512_store<bits<8> opc, RegisterClass RC, RegisterClass KRC,
1268 X86MemOperand x86memop, PatFrag store_frag,
1269 string asm, Domain d, ValueType vt> {
1270 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1271 def rr_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst), (ins RC:$src),
1272 !strconcat(asm, " \t{$src, $dst|$dst, $src}"), [], d>,
1273 EVEX;
1274 let Constraints = "$src1 = $dst" in
1275 def alt_rrk : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
1276 (ins RC:$src1, KRC:$mask, RC:$src2),
1277 !strconcat(asm,
1278 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), [], d>,
1279 EVEX, EVEX_K;
1280 def alt_rrkz : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
1281 (ins KRC:$mask, RC:$src),
1282 !strconcat(asm,
1283 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
1284 [], d>, EVEX, EVEX_KZ;
1285 }
1286 let mayStore = 1 in {
1287 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
1288 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
1289 [(store_frag (vt RC:$src), addr:$dst)], d>, EVEX;
1290 def mrk : AVX512PI<opc, MRMDestMem, (outs),
1291 (ins x86memop:$dst, KRC:$mask, RC:$src),
1292 !strconcat(asm,
1293 " \t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
1294 [], d>, EVEX, EVEX_K;
1295 def mrkz : AVX512PI<opc, MRMDestMem, (outs),
1296 (ins x86memop:$dst, KRC:$mask, RC:$src),
1297 !strconcat(asm,
1298 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
1299 [], d>, EVEX, EVEX_KZ;
1300 }
1301}
1302
1303defm VMOVAPSZ : avx512_load<0x28, VR512, VK16WM, f512mem, alignedloadv16f32,
1304 "vmovaps", SSEPackedSingle, v16f32>,
1305 avx512_store<0x29, VR512, VK16WM, f512mem, alignedstore512,
1306 "vmovaps", SSEPackedSingle, v16f32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001307 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001308defm VMOVAPDZ : avx512_load<0x28, VR512, VK8WM, f512mem, alignedloadv8f64,
1309 "vmovapd", SSEPackedDouble, v8f64>,
1310 avx512_store<0x29, VR512, VK8WM, f512mem, alignedstore512,
1311 "vmovapd", SSEPackedDouble, v8f64>,
Craig Topperae11aed2014-01-14 07:41:20 +00001312 PD, EVEX_V512, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001313 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001314defm VMOVUPSZ : avx512_load<0x10, VR512, VK16WM, f512mem, loadv16f32,
1315 "vmovups", SSEPackedSingle, v16f32>,
1316 avx512_store<0x11, VR512, VK16WM, f512mem, store,
1317 "vmovups", SSEPackedSingle, v16f32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001318 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001319defm VMOVUPDZ : avx512_load<0x10, VR512, VK8WM, f512mem, loadv8f64,
1320 "vmovupd", SSEPackedDouble, v8f64, 0>,
1321 avx512_store<0x11, VR512, VK8WM, f512mem, store,
1322 "vmovupd", SSEPackedDouble, v8f64>,
Craig Topperae11aed2014-01-14 07:41:20 +00001323 PD, EVEX_V512, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001324 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001325def: Pat<(v8f64 (int_x86_avx512_mask_loadu_pd_512 addr:$ptr,
1326 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
1327 (VMOVUPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001328
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001329def: Pat<(v16f32 (int_x86_avx512_mask_loadu_ps_512 addr:$ptr,
1330 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
1331 (VMOVUPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001332
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001333def: Pat<(int_x86_avx512_mask_storeu_ps_512 addr:$ptr, (v16f32 VR512:$src),
1334 GR16:$mask),
1335 (VMOVUPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
1336 VR512:$src)>;
1337def: Pat<(int_x86_avx512_mask_storeu_pd_512 addr:$ptr, (v8f64 VR512:$src),
1338 GR8:$mask),
1339 (VMOVUPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
1340 VR512:$src)>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001341
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001342defm VMOVDQA32: avx512_load<0x6F, VR512, VK16WM, i512mem, alignedloadv16i32,
1343 "vmovdqa32", SSEPackedInt, v16i32>,
1344 avx512_store<0x7F, VR512, VK16WM, i512mem, alignedstore512,
1345 "vmovdqa32", SSEPackedInt, v16i32>,
1346 PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
1347defm VMOVDQA64: avx512_load<0x6F, VR512, VK8WM, i512mem, alignedloadv8i64,
1348 "vmovdqa64", SSEPackedInt, v8i64>,
1349 avx512_store<0x7F, VR512, VK8WM, i512mem, alignedstore512,
1350 "vmovdqa64", SSEPackedInt, v8i64>,
1351 PD, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
1352defm VMOVDQU32: avx512_load<0x6F, VR512, VK16WM, i512mem, load,
1353 "vmovdqu32", SSEPackedInt, v16i32>,
1354 avx512_store<0x7F, VR512, VK16WM, i512mem, store,
1355 "vmovdqu32", SSEPackedInt, v16i32>,
1356 XS, EVEX_V512, EVEX_CD8<32, CD8VF>;
1357defm VMOVDQU64: avx512_load<0x6F, VR512, VK8WM, i512mem, load,
1358 "vmovdqu64", SSEPackedInt, v8i64>,
1359 avx512_store<0x7F, VR512, VK8WM, i512mem, store,
1360 "vmovdqu64", SSEPackedInt, v8i64>,
1361 XS, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001362
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001363def: Pat<(v16i32 (int_x86_avx512_mask_loadu_d_512 addr:$ptr,
1364 (v16i32 immAllZerosV), GR16:$mask)),
1365 (VMOVDQU32rmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
1366
1367def: Pat<(v8i64 (int_x86_avx512_mask_loadu_q_512 addr:$ptr,
1368 (bc_v8i64 (v16i32 immAllZerosV)), GR8:$mask)),
1369 (VMOVDQU64rmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
1370
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001371let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00001372def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src),
1373 (bc_v8i64 (v16i32 immAllZerosV)))),
1374 (VMOVDQU64rrkz VK8WM:$mask, VR512:$src)>;
1375
1376def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
1377 (v8i64 VR512:$src))),
1378 (VMOVDQU64rrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
1379 VK8), VR512:$src)>;
1380
1381def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src),
1382 (v16i32 immAllZerosV))),
1383 (VMOVDQU32rrkz VK16WM:$mask, VR512:$src)>;
1384
1385def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
1386 (v16i32 VR512:$src))),
1387 (VMOVDQU32rrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
1388
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001389def : Pat<(v16f32 (vselect VK16WM:$mask, (v16f32 VR512:$src1),
1390 (v16f32 VR512:$src2))),
1391 (VMOVUPSZrrk VR512:$src2, VK16WM:$mask, VR512:$src1)>;
1392def : Pat<(v8f64 (vselect VK8WM:$mask, (v8f64 VR512:$src1),
1393 (v8f64 VR512:$src2))),
1394 (VMOVUPDZrrk VR512:$src2, VK8WM:$mask, VR512:$src1)>;
1395def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src1),
1396 (v16i32 VR512:$src2))),
1397 (VMOVDQU32rrk VR512:$src2, VK16WM:$mask, VR512:$src1)>;
1398def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src1),
1399 (v8i64 VR512:$src2))),
1400 (VMOVDQU64rrk VR512:$src2, VK8WM:$mask, VR512:$src1)>;
1401}
1402// Move Int Doubleword to Packed Double Int
1403//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001404def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001405 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001406 [(set VR128X:$dst,
1407 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
1408 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001409def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001410 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001411 [(set VR128X:$dst,
1412 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
1413 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001414def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001415 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001416 [(set VR128X:$dst,
1417 (v2i64 (scalar_to_vector GR64:$src)))],
1418 IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG;
Craig Topper88adf2a2013-10-12 05:41:08 +00001419let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001420def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001421 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001422 [(set FR64:$dst, (bitconvert GR64:$src))],
1423 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001424def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001425 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001426 [(set GR64:$dst, (bitconvert FR64:$src))],
1427 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001428}
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001429def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001430 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001431 [(store (i64 (bitconvert FR64:$src)), addr:$dst)],
1432 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
1433 EVEX_CD8<64, CD8VT1>;
1434
1435// Move Int Doubleword to Single Scalar
1436//
Craig Topper88adf2a2013-10-12 05:41:08 +00001437let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001438def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001439 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001440 [(set FR32X:$dst, (bitconvert GR32:$src))],
1441 IIC_SSE_MOVDQ>, EVEX, VEX_LIG;
1442
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001443def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001444 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001445 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
1446 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001447}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001448
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001449// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001450//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001451def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001452 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001453 [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src),
1454 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
1455 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001456def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001457 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001458 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001459 [(store (i32 (vector_extract (v4i32 VR128X:$src),
1460 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
1461 EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
1462
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001463// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001464//
1465def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001466 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001467 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
1468 (iPTR 0)))],
Craig Topperae11aed2014-01-14 07:41:20 +00001469 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_LIG, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001470 Requires<[HasAVX512, In64BitMode]>;
1471
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00001472def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001473 (ins i64mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001474 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001475 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
1476 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topperae11aed2014-01-14 07:41:20 +00001477 EVEX, PD, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001478 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
1479
1480// Move Scalar Single to Double Int
1481//
Craig Topper88adf2a2013-10-12 05:41:08 +00001482let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001483def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001484 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001485 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001486 [(set GR32:$dst, (bitconvert FR32X:$src))],
1487 IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001488def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001489 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001490 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001491 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
1492 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001493}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001494
1495// Move Quadword Int to Packed Quadword Int
1496//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001497def VMOVQI2PQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001498 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001499 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001500 [(set VR128X:$dst,
1501 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
1502 EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
1503
1504//===----------------------------------------------------------------------===//
1505// AVX-512 MOVSS, MOVSD
1506//===----------------------------------------------------------------------===//
1507
1508multiclass avx512_move_scalar <string asm, RegisterClass RC,
1509 SDNode OpNode, ValueType vt,
1510 X86MemOperand x86memop, PatFrag mem_pat> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001511 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001512 def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001513 !strconcat(asm, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001514 [(set VR128X:$dst, (vt (OpNode VR128X:$src1,
1515 (scalar_to_vector RC:$src2))))],
1516 IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001517 let Constraints = "$src1 = $dst" in
1518 def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst),
1519 (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3),
1520 !strconcat(asm,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001521 " \t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001522 [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001523 def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001524 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001525 [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>,
1526 EVEX, VEX_LIG;
1527 def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001528 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001529 [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>,
1530 EVEX, VEX_LIG;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001531 } //hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001532}
1533
1534let ExeDomain = SSEPackedSingle in
Elena Demikhovskycf088092013-12-11 14:31:04 +00001535defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001536 loadf32>, XS, EVEX_CD8<32, CD8VT1>;
1537
1538let ExeDomain = SSEPackedDouble in
Elena Demikhovskycf088092013-12-11 14:31:04 +00001539defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001540 loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
1541
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001542def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
1543 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
1544 VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
1545
1546def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
1547 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
1548 VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001549
1550// For the disassembler
Craig Topper3484fc22014-01-05 04:17:28 +00001551let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001552 def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
1553 (ins VR128X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001554 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001555 IIC_SSE_MOV_S_RR>,
1556 XS, EVEX_4V, VEX_LIG;
1557 def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
1558 (ins VR128X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001559 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001560 IIC_SSE_MOV_S_RR>,
1561 XD, EVEX_4V, VEX_LIG, VEX_W;
1562}
1563
1564let Predicates = [HasAVX512] in {
1565 let AddedComplexity = 15 in {
1566 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
1567 // MOVS{S,D} to the lower bits.
1568 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
1569 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
1570 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
1571 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
1572 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
1573 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
1574 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
1575 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
1576
1577 // Move low f32 and clear high bits.
1578 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
1579 (SUBREG_TO_REG (i32 0),
1580 (VMOVSSZrr (v4f32 (V_SET0)),
1581 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
1582 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
1583 (SUBREG_TO_REG (i32 0),
1584 (VMOVSSZrr (v4i32 (V_SET0)),
1585 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
1586 }
1587
1588 let AddedComplexity = 20 in {
1589 // MOVSSrm zeros the high parts of the register; represent this
1590 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
1591 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
1592 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1593 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
1594 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1595 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
1596 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1597
1598 // MOVSDrm zeros the high parts of the register; represent this
1599 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
1600 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
1601 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1602 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
1603 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1604 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
1605 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1606 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
1607 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1608 def : Pat<(v2f64 (X86vzload addr:$src)),
1609 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1610
1611 // Represent the same patterns above but in the form they appear for
1612 // 256-bit types
1613 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
1614 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00001615 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001616 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
1617 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
1618 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
1619 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
1620 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
1621 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
1622 }
1623 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
1624 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
1625 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
1626 FR32X:$src)), sub_xmm)>;
1627 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
1628 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
1629 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
1630 FR64X:$src)), sub_xmm)>;
1631 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
1632 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00001633 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001634
1635 // Move low f64 and clear high bits.
1636 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
1637 (SUBREG_TO_REG (i32 0),
1638 (VMOVSDZrr (v2f64 (V_SET0)),
1639 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
1640
1641 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
1642 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
1643 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
1644
1645 // Extract and store.
1646 def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))),
1647 addr:$dst),
1648 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
1649 def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))),
1650 addr:$dst),
1651 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
1652
1653 // Shuffle with VMOVSS
1654 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
1655 (VMOVSSZrr (v4i32 VR128X:$src1),
1656 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
1657 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
1658 (VMOVSSZrr (v4f32 VR128X:$src1),
1659 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
1660
1661 // 256-bit variants
1662 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
1663 (SUBREG_TO_REG (i32 0),
1664 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
1665 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
1666 sub_xmm)>;
1667 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
1668 (SUBREG_TO_REG (i32 0),
1669 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
1670 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
1671 sub_xmm)>;
1672
1673 // Shuffle with VMOVSD
1674 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
1675 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1676 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
1677 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1678 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
1679 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1680 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
1681 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1682
1683 // 256-bit variants
1684 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
1685 (SUBREG_TO_REG (i32 0),
1686 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
1687 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
1688 sub_xmm)>;
1689 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
1690 (SUBREG_TO_REG (i32 0),
1691 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
1692 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
1693 sub_xmm)>;
1694
1695 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
1696 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1697 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
1698 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1699 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
1700 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1701 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
1702 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1703}
1704
1705let AddedComplexity = 15 in
1706def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
1707 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001708 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001709 [(set VR128X:$dst, (v2i64 (X86vzmovl
1710 (v2i64 VR128X:$src))))],
1711 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
1712
1713let AddedComplexity = 20 in
1714def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
1715 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001716 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001717 [(set VR128X:$dst, (v2i64 (X86vzmovl
1718 (loadv2i64 addr:$src))))],
1719 IIC_SSE_MOVDQ>, EVEX, VEX_W,
1720 EVEX_CD8<8, CD8VT8>;
1721
1722let Predicates = [HasAVX512] in {
1723 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
1724 let AddedComplexity = 20 in {
1725 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
1726 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00001727 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
1728 (VMOV64toPQIZrr GR64:$src)>;
1729 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
1730 (VMOVDI2PDIZrr GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001731
1732 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
1733 (VMOVDI2PDIZrm addr:$src)>;
1734 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
1735 (VMOVDI2PDIZrm addr:$src)>;
1736 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
1737 (VMOVZPQILo2PQIZrm addr:$src)>;
1738 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
1739 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00001740 def : Pat<(v2i64 (X86vzload addr:$src)),
1741 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001742 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00001743
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001744 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
1745 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
1746 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
1747 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
1748 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
1749 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
1750 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
1751}
1752
1753def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
1754 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
1755
1756def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
1757 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
1758
1759def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
1760 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
1761
1762def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
1763 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
1764
1765//===----------------------------------------------------------------------===//
1766// AVX-512 - Integer arithmetic
1767//
1768multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001769 ValueType OpVT, RegisterClass KRC,
1770 RegisterClass RC, PatFrag memop_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001771 X86MemOperand x86memop, PatFrag scalar_mfrag,
1772 X86MemOperand x86scalar_mop, string BrdcstStr,
1773 OpndItins itins, bit IsCommutable = 0> {
1774 let isCommutable = IsCommutable in
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001775 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1776 (ins RC:$src1, RC:$src2),
1777 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1778 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
1779 itins.rr>, EVEX_4V;
1780 let AddedComplexity = 30 in {
1781 let Constraints = "$src0 = $dst" in
1782 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1783 (ins RC:$src0, KRC:$mask, RC:$src1, RC:$src2),
1784 !strconcat(OpcodeStr,
1785 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
1786 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1787 (OpNode (OpVT RC:$src1), (OpVT RC:$src2)),
1788 RC:$src0)))],
1789 itins.rr>, EVEX_4V, EVEX_K;
1790 def rrkz : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1791 (ins KRC:$mask, RC:$src1, RC:$src2),
1792 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst {${mask}} {z}" ,
1793 "|$dst {${mask}} {z}, $src1, $src2}"),
1794 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1795 (OpNode (OpVT RC:$src1), (OpVT RC:$src2)),
1796 (OpVT immAllZerosV))))],
1797 itins.rr>, EVEX_4V, EVEX_KZ;
1798 }
1799
1800 let mayLoad = 1 in {
1801 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1802 (ins RC:$src1, x86memop:$src2),
1803 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1804 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (memop_frag addr:$src2))))],
1805 itins.rm>, EVEX_4V;
1806 let AddedComplexity = 30 in {
1807 let Constraints = "$src0 = $dst" in
1808 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1809 (ins RC:$src0, KRC:$mask, RC:$src1, x86memop:$src2),
1810 !strconcat(OpcodeStr,
1811 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
1812 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1813 (OpNode (OpVT RC:$src1), (memop_frag addr:$src2)),
1814 RC:$src0)))],
1815 itins.rm>, EVEX_4V, EVEX_K;
1816 def rmkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1817 (ins KRC:$mask, RC:$src1, x86memop:$src2),
1818 !strconcat(OpcodeStr,
1819 " \t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
1820 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1821 (OpNode (OpVT RC:$src1), (memop_frag addr:$src2)),
1822 (OpVT immAllZerosV))))],
1823 itins.rm>, EVEX_4V, EVEX_KZ;
1824 }
1825 def rmb : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1826 (ins RC:$src1, x86scalar_mop:$src2),
1827 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
1828 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
1829 [(set RC:$dst, (OpNode RC:$src1,
1830 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2)))))],
1831 itins.rm>, EVEX_4V, EVEX_B;
1832 let AddedComplexity = 30 in {
1833 let Constraints = "$src0 = $dst" in
1834 def rmbk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1835 (ins RC:$src0, KRC:$mask, RC:$src1, x86scalar_mop:$src2),
1836 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
1837 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}",
1838 BrdcstStr, "}"),
1839 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1840 (OpNode (OpVT RC:$src1),
1841 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2)))),
1842 RC:$src0)))],
1843 itins.rm>, EVEX_4V, EVEX_B, EVEX_K;
1844 def rmbkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1845 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
1846 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
1847 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
1848 BrdcstStr, "}"),
1849 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1850 (OpNode (OpVT RC:$src1),
1851 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2)))),
1852 (OpVT immAllZerosV))))],
1853 itins.rm>, EVEX_4V, EVEX_B, EVEX_KZ;
1854 }
1855 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001856}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001857
1858multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, ValueType DstVT,
1859 ValueType SrcVT, RegisterClass KRC, RegisterClass RC,
1860 PatFrag memop_frag, X86MemOperand x86memop,
1861 PatFrag scalar_mfrag, X86MemOperand x86scalar_mop,
1862 string BrdcstStr, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001863 let isCommutable = IsCommutable in
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001864 {
1865 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001866 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001867 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001868 []>, EVEX_4V;
1869 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1870 (ins KRC:$mask, RC:$src1, RC:$src2),
1871 !strconcat(OpcodeStr,
1872 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
1873 [], itins.rr>, EVEX_4V, EVEX_K;
1874 def rrkz : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1875 (ins KRC:$mask, RC:$src1, RC:$src2),
1876 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst {${mask}} {z}" ,
1877 "|$dst {${mask}} {z}, $src1, $src2}"),
1878 [], itins.rr>, EVEX_4V, EVEX_KZ;
1879 }
1880 let mayLoad = 1 in {
1881 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1882 (ins RC:$src1, x86memop:$src2),
1883 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1884 []>, EVEX_4V;
1885 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1886 (ins KRC:$mask, RC:$src1, x86memop:$src2),
1887 !strconcat(OpcodeStr,
1888 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
1889 [], itins.rm>, EVEX_4V, EVEX_K;
1890 def rmkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1891 (ins KRC:$mask, RC:$src1, x86memop:$src2),
1892 !strconcat(OpcodeStr,
1893 " \t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
1894 [], itins.rm>, EVEX_4V, EVEX_KZ;
1895 def rmb : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1896 (ins RC:$src1, x86scalar_mop:$src2),
1897 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
1898 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
1899 [], itins.rm>, EVEX_4V, EVEX_B;
1900 def rmbk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1901 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
1902 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
1903 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}",
1904 BrdcstStr, "}"),
1905 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_K;
1906 def rmbkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1907 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
1908 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
1909 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
1910 BrdcstStr, "}"),
1911 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_KZ;
1912 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001913}
1914
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001915defm VPADDDZ : avx512_binop_rm<0xFE, "vpaddd", add, v16i32, VK16WM, VR512,
1916 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
1917 SSE_INTALU_ITINS_P, 1>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001918
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001919defm VPSUBDZ : avx512_binop_rm<0xFA, "vpsubd", sub, v16i32, VK16WM, VR512,
1920 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
1921 SSE_INTALU_ITINS_P, 0>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001922
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001923defm VPMULLDZ : avx512_binop_rm<0x40, "vpmulld", mul, v16i32, VK16WM, VR512,
1924 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
1925 SSE_INTALU_ITINS_P, 1>, T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001926
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001927defm VPADDQZ : avx512_binop_rm<0xD4, "vpaddq", add, v8i64, VK8WM, VR512,
1928 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
1929 SSE_INTALU_ITINS_P, 1>, EVEX_CD8<64, CD8VF>, EVEX_V512, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001930
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001931defm VPSUBQZ : avx512_binop_rm<0xFB, "vpsubq", sub, v8i64, VK8WM, VR512,
1932 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
1933 SSE_INTALU_ITINS_P, 0>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001934
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001935defm VPMULDQZ : avx512_binop_rm2<0x28, "vpmuldq", v8i64, v16i32, VK8WM, VR512,
1936 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
1937 SSE_INTALU_ITINS_P, 1>, T8PD, EVEX_V512,
1938 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001939
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001940defm VPMULUDQZ : avx512_binop_rm2<0xF4, "vpmuludq", v8i64, v16i32, VK8WM, VR512,
1941 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
1942 SSE_INTMUL_ITINS_P, 1>, EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001943
1944def : Pat<(v8i64 (X86pmuludq (v16i32 VR512:$src1), (v16i32 VR512:$src2))),
1945 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
1946
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001947def : Pat<(v8i64 (int_x86_avx512_mask_pmulu_dq_512 (v16i32 VR512:$src1),
1948 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
1949 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
1950def : Pat<(v8i64 (int_x86_avx512_mask_pmul_dq_512 (v16i32 VR512:$src1),
1951 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
1952 (VPMULDQZrr VR512:$src1, VR512:$src2)>;
1953
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001954defm VPMAXUDZ : avx512_binop_rm<0x3F, "vpmaxud", X86umax, v16i32, VK16WM, VR512,
1955 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
1956 SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00001957 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001958defm VPMAXUQZ : avx512_binop_rm<0x3F, "vpmaxuq", X86umax, v8i64, VK8WM, VR512,
1959 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
1960 SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00001961 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00001962
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001963defm VPMAXSDZ : avx512_binop_rm<0x3D, "vpmaxsd", X86smax, v16i32, VK16WM, VR512,
1964 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
1965 SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00001966 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001967defm VPMAXSQZ : avx512_binop_rm<0x3D, "vpmaxsq", X86smax, v8i64, VK8WM, VR512,
1968 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
1969 SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00001970 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00001971
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001972defm VPMINUDZ : avx512_binop_rm<0x3B, "vpminud", X86umin, v16i32, VK16WM, VR512,
1973 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
1974 SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00001975 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001976defm VPMINUQZ : avx512_binop_rm<0x3B, "vpminuq", X86umin, v8i64, VK8WM, VR512,
1977 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
1978 SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00001979 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00001980
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001981defm VPMINSDZ : avx512_binop_rm<0x39, "vpminsd", X86smin, v16i32, VK16WM, VR512,
1982 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
1983 SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00001984 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001985defm VPMINSQZ : avx512_binop_rm<0x39, "vpminsq", X86smin, v8i64, VK8WM, VR512,
1986 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
1987 SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00001988 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00001989
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001990def : Pat <(v16i32 (int_x86_avx512_mask_pmaxs_d_512 (v16i32 VR512:$src1),
1991 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
1992 (VPMAXSDZrr VR512:$src1, VR512:$src2)>;
1993def : Pat <(v16i32 (int_x86_avx512_mask_pmaxu_d_512 (v16i32 VR512:$src1),
1994 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
1995 (VPMAXUDZrr VR512:$src1, VR512:$src2)>;
1996def : Pat <(v8i64 (int_x86_avx512_mask_pmaxs_q_512 (v8i64 VR512:$src1),
1997 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
1998 (VPMAXSQZrr VR512:$src1, VR512:$src2)>;
1999def : Pat <(v8i64 (int_x86_avx512_mask_pmaxu_q_512 (v8i64 VR512:$src1),
2000 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2001 (VPMAXUQZrr VR512:$src1, VR512:$src2)>;
2002def : Pat <(v16i32 (int_x86_avx512_mask_pmins_d_512 (v16i32 VR512:$src1),
2003 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2004 (VPMINSDZrr VR512:$src1, VR512:$src2)>;
2005def : Pat <(v16i32 (int_x86_avx512_mask_pminu_d_512 (v16i32 VR512:$src1),
2006 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2007 (VPMINUDZrr VR512:$src1, VR512:$src2)>;
2008def : Pat <(v8i64 (int_x86_avx512_mask_pmins_q_512 (v8i64 VR512:$src1),
2009 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2010 (VPMINSQZrr VR512:$src1, VR512:$src2)>;
2011def : Pat <(v8i64 (int_x86_avx512_mask_pminu_q_512 (v8i64 VR512:$src1),
2012 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2013 (VPMINUQZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002014//===----------------------------------------------------------------------===//
2015// AVX-512 - Unpack Instructions
2016//===----------------------------------------------------------------------===//
2017
2018multiclass avx512_unpack_fp<bits<8> opc, SDNode OpNode, ValueType vt,
2019 PatFrag mem_frag, RegisterClass RC,
2020 X86MemOperand x86memop, string asm,
2021 Domain d> {
2022 def rr : AVX512PI<opc, MRMSrcReg,
2023 (outs RC:$dst), (ins RC:$src1, RC:$src2),
2024 asm, [(set RC:$dst,
2025 (vt (OpNode RC:$src1, RC:$src2)))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00002026 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002027 def rm : AVX512PI<opc, MRMSrcMem,
2028 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
2029 asm, [(set RC:$dst,
2030 (vt (OpNode RC:$src1,
2031 (bitconvert (mem_frag addr:$src2)))))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00002032 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002033}
2034
2035defm VUNPCKHPSZ: avx512_unpack_fp<0x15, X86Unpckh, v16f32, memopv8f64,
2036 VR512, f512mem, "vunpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00002037 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002038defm VUNPCKHPDZ: avx512_unpack_fp<0x15, X86Unpckh, v8f64, memopv8f64,
2039 VR512, f512mem, "vunpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00002040 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002041defm VUNPCKLPSZ: avx512_unpack_fp<0x14, X86Unpckl, v16f32, memopv8f64,
2042 VR512, f512mem, "vunpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00002043 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002044defm VUNPCKLPDZ: avx512_unpack_fp<0x14, X86Unpckl, v8f64, memopv8f64,
2045 VR512, f512mem, "vunpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00002046 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002047
2048multiclass avx512_unpack_int<bits<8> opc, string OpcodeStr, SDNode OpNode,
2049 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
2050 X86MemOperand x86memop> {
2051 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2052 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002053 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002054 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
2055 IIC_SSE_UNPCK>, EVEX_4V;
2056 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2057 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002058 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002059 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1),
2060 (bitconvert (memop_frag addr:$src2)))))],
2061 IIC_SSE_UNPCK>, EVEX_4V;
2062}
2063defm VPUNPCKLDQZ : avx512_unpack_int<0x62, "vpunpckldq", X86Unpckl, v16i32,
2064 VR512, memopv16i32, i512mem>, EVEX_V512,
2065 EVEX_CD8<32, CD8VF>;
2066defm VPUNPCKLQDQZ : avx512_unpack_int<0x6C, "vpunpcklqdq", X86Unpckl, v8i64,
2067 VR512, memopv8i64, i512mem>, EVEX_V512,
2068 VEX_W, EVEX_CD8<64, CD8VF>;
2069defm VPUNPCKHDQZ : avx512_unpack_int<0x6A, "vpunpckhdq", X86Unpckh, v16i32,
2070 VR512, memopv16i32, i512mem>, EVEX_V512,
2071 EVEX_CD8<32, CD8VF>;
2072defm VPUNPCKHQDQZ : avx512_unpack_int<0x6D, "vpunpckhqdq", X86Unpckh, v8i64,
2073 VR512, memopv8i64, i512mem>, EVEX_V512,
2074 VEX_W, EVEX_CD8<64, CD8VF>;
2075//===----------------------------------------------------------------------===//
2076// AVX-512 - PSHUFD
2077//
2078
2079multiclass avx512_pshuf_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
2080 SDNode OpNode, PatFrag mem_frag,
2081 X86MemOperand x86memop, ValueType OpVT> {
2082 def ri : AVX512Ii8<opc, MRMSrcReg, (outs RC:$dst),
2083 (ins RC:$src1, i8imm:$src2),
2084 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002085 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002086 [(set RC:$dst,
2087 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
2088 EVEX;
2089 def mi : AVX512Ii8<opc, MRMSrcMem, (outs RC:$dst),
2090 (ins x86memop:$src1, i8imm:$src2),
2091 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002092 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002093 [(set RC:$dst,
2094 (OpVT (OpNode (mem_frag addr:$src1),
2095 (i8 imm:$src2))))]>, EVEX;
2096}
2097
2098defm VPSHUFDZ : avx512_pshuf_imm<0x70, "vpshufd", VR512, X86PShufd, memopv16i32,
Craig Topperae11aed2014-01-14 07:41:20 +00002099 i512mem, v16i32>, PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002100
2101let ExeDomain = SSEPackedSingle in
2102defm VPERMILPSZ : avx512_pshuf_imm<0x04, "vpermilps", VR512, X86VPermilp,
Craig Topperae11aed2014-01-14 07:41:20 +00002103 memopv16f32, i512mem, v16f32>, TAPD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002104 EVEX_CD8<32, CD8VF>;
2105let ExeDomain = SSEPackedDouble in
2106defm VPERMILPDZ : avx512_pshuf_imm<0x05, "vpermilpd", VR512, X86VPermilp,
Craig Topperae11aed2014-01-14 07:41:20 +00002107 memopv8f64, i512mem, v8f64>, TAPD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002108 VEX_W, EVEX_CD8<32, CD8VF>;
2109
2110def : Pat<(v16i32 (X86VPermilp VR512:$src1, (i8 imm:$imm))),
2111 (VPERMILPSZri VR512:$src1, imm:$imm)>;
2112def : Pat<(v8i64 (X86VPermilp VR512:$src1, (i8 imm:$imm))),
2113 (VPERMILPDZri VR512:$src1, imm:$imm)>;
2114
2115//===----------------------------------------------------------------------===//
2116// AVX-512 Logical Instructions
2117//===----------------------------------------------------------------------===//
2118
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002119defm VPANDDZ : avx512_binop_rm<0xDB, "vpandd", and, v16i32, VK16WM, VR512, memopv16i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002120 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
2121 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002122defm VPANDQZ : avx512_binop_rm<0xDB, "vpandq", and, v8i64, VK8WM, VR512, memopv8i64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002123 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
2124 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002125defm VPORDZ : avx512_binop_rm<0xEB, "vpord", or, v16i32, VK16WM, VR512, memopv16i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002126 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
2127 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002128defm VPORQZ : avx512_binop_rm<0xEB, "vporq", or, v8i64, VK8WM, VR512, memopv8i64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002129 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
2130 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002131defm VPXORDZ : avx512_binop_rm<0xEF, "vpxord", xor, v16i32, VK16WM, VR512, memopv16i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002132 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
2133 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002134defm VPXORQZ : avx512_binop_rm<0xEF, "vpxorq", xor, v8i64, VK8WM, VR512, memopv8i64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002135 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
2136 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002137defm VPANDNDZ : avx512_binop_rm<0xDF, "vpandnd", X86andnp, v16i32, VK16WM, VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002138 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2139 SSE_BIT_ITINS_P, 0>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002140defm VPANDNQZ : avx512_binop_rm<0xDF, "vpandnq", X86andnp, v8i64, VK8WM, VR512,
2141 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2142 SSE_BIT_ITINS_P, 0>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002143
2144//===----------------------------------------------------------------------===//
2145// AVX-512 FP arithmetic
2146//===----------------------------------------------------------------------===//
2147
2148multiclass avx512_binop_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
2149 SizeItins itins> {
Elena Demikhovskycf088092013-12-11 14:31:04 +00002150 defm SSZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "ss"), OpNode, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002151 f32mem, itins.s, 0>, XS, EVEX_4V, VEX_LIG,
2152 EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002153 defm SDZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "sd"), OpNode, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002154 f64mem, itins.d, 0>, XD, VEX_W, EVEX_4V, VEX_LIG,
2155 EVEX_CD8<64, CD8VT1>;
2156}
2157
2158let isCommutable = 1 in {
2159defm VADD : avx512_binop_s<0x58, "add", fadd, SSE_ALU_ITINS_S>;
2160defm VMUL : avx512_binop_s<0x59, "mul", fmul, SSE_ALU_ITINS_S>;
2161defm VMIN : avx512_binop_s<0x5D, "min", X86fmin, SSE_ALU_ITINS_S>;
2162defm VMAX : avx512_binop_s<0x5F, "max", X86fmax, SSE_ALU_ITINS_S>;
2163}
2164let isCommutable = 0 in {
2165defm VSUB : avx512_binop_s<0x5C, "sub", fsub, SSE_ALU_ITINS_S>;
2166defm VDIV : avx512_binop_s<0x5E, "div", fdiv, SSE_ALU_ITINS_S>;
2167}
2168
2169multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002170 RegisterClass KRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002171 RegisterClass RC, ValueType vt,
2172 X86MemOperand x86memop, PatFrag mem_frag,
2173 X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2174 string BrdcstStr,
2175 Domain d, OpndItins itins, bit commutable> {
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002176 let isCommutable = commutable in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002177 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002178 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002179 [(set RC:$dst, (vt (OpNode RC:$src1, RC:$src2)))], itins.rr, d>,
Craig Topperda7160d2014-02-01 08:17:56 +00002180 EVEX_4V;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002181
2182 def rrk: PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src1, RC:$src2),
2183 !strconcat(OpcodeStr,
2184 " \t{$src2, $src1, $dst {${mask}} |$dst {${mask}}, $src1, $src2}"),
2185 [], itins.rr, d>, EVEX_4V, EVEX_K;
2186
2187 def rrkz: PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src1, RC:$src2),
2188 !strconcat(OpcodeStr,
2189 " \t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
2190 [], itins.rr, d>, EVEX_4V, EVEX_KZ;
2191 }
2192
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002193 let mayLoad = 1 in {
2194 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002195 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002196 [(set RC:$dst, (OpNode RC:$src1, (mem_frag addr:$src2)))],
Craig Topperda7160d2014-02-01 08:17:56 +00002197 itins.rm, d>, EVEX_4V;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002198
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002199 def rmb : PI<opc, MRMSrcMem, (outs RC:$dst),
2200 (ins RC:$src1, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002201 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002202 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002203 [(set RC:$dst, (OpNode RC:$src1,
2204 (vt (X86VBroadcast (scalar_mfrag addr:$src2)))))],
Craig Topperda7160d2014-02-01 08:17:56 +00002205 itins.rm, d>, EVEX_4V, EVEX_B;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002206
2207 def rmk : PI<opc, MRMSrcMem, (outs RC:$dst),
2208 (ins KRC:$mask, RC:$src1, x86memop:$src2), !strconcat(OpcodeStr,
2209 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2210 [], itins.rm, d>, EVEX_4V, EVEX_K;
2211
2212 def rmkz : PI<opc, MRMSrcMem, (outs RC:$dst),
2213 (ins KRC:$mask, RC:$src1, x86memop:$src2), !strconcat(OpcodeStr,
2214 "\t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
2215 [], itins.rm, d>, EVEX_4V, EVEX_KZ;
2216
2217 def rmbk : PI<opc, MRMSrcMem, (outs RC:$dst),
2218 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2), !strconcat(OpcodeStr,
2219 " \t{${src2}", BrdcstStr,
2220 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}", BrdcstStr, "}"),
2221 [], itins.rm, d>, EVEX_4V, EVEX_B, EVEX_K;
2222
2223 def rmbkz : PI<opc, MRMSrcMem, (outs RC:$dst),
2224 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2), !strconcat(OpcodeStr,
2225 " \t{${src2}", BrdcstStr,
2226 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
2227 BrdcstStr, "}"),
2228 [], itins.rm, d>, EVEX_4V, EVEX_B, EVEX_KZ;
2229 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002230}
2231
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002232defm VADDPSZ : avx512_fp_packed<0x58, "addps", fadd, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002233 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002234 SSE_ALU_ITINS_P.s, 1>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002235
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002236defm VADDPDZ : avx512_fp_packed<0x58, "addpd", fadd, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002237 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2238 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002239 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002240
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002241defm VMULPSZ : avx512_fp_packed<0x59, "mulps", fmul, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002242 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002243 SSE_ALU_ITINS_P.s, 1>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002244defm VMULPDZ : avx512_fp_packed<0x59, "mulpd", fmul, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002245 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2246 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002247 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002248
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002249defm VMINPSZ : avx512_fp_packed<0x5D, "minps", X86fmin, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002250 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
2251 SSE_ALU_ITINS_P.s, 1>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002252 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002253defm VMAXPSZ : avx512_fp_packed<0x5F, "maxps", X86fmax, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002254 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
2255 SSE_ALU_ITINS_P.s, 1>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002256 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002257
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002258defm VMINPDZ : avx512_fp_packed<0x5D, "minpd", X86fmin, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002259 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2260 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002261 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002262defm VMAXPDZ : avx512_fp_packed<0x5F, "maxpd", X86fmax, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002263 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2264 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002265 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002266
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002267defm VSUBPSZ : avx512_fp_packed<0x5C, "subps", fsub, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002268 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002269 SSE_ALU_ITINS_P.s, 0>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002270defm VDIVPSZ : avx512_fp_packed<0x5E, "divps", fdiv, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002271 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002272 SSE_ALU_ITINS_P.s, 0>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002273
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002274defm VSUBPDZ : avx512_fp_packed<0x5C, "subpd", fsub, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002275 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2276 SSE_ALU_ITINS_P.d, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002277 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002278defm VDIVPDZ : avx512_fp_packed<0x5E, "divpd", fdiv, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002279 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2280 SSE_ALU_ITINS_P.d, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002281 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002282
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002283def : Pat<(v16f32 (int_x86_avx512_mask_max_ps_512 (v16f32 VR512:$src1),
2284 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
2285 (i16 -1), FROUND_CURRENT)),
2286 (VMAXPSZrr VR512:$src1, VR512:$src2)>;
2287
2288def : Pat<(v8f64 (int_x86_avx512_mask_max_pd_512 (v8f64 VR512:$src1),
2289 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
2290 (i8 -1), FROUND_CURRENT)),
2291 (VMAXPDZrr VR512:$src1, VR512:$src2)>;
2292
2293def : Pat<(v16f32 (int_x86_avx512_mask_min_ps_512 (v16f32 VR512:$src1),
2294 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
2295 (i16 -1), FROUND_CURRENT)),
2296 (VMINPSZrr VR512:$src1, VR512:$src2)>;
2297
2298def : Pat<(v8f64 (int_x86_avx512_mask_min_pd_512 (v8f64 VR512:$src1),
2299 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
2300 (i8 -1), FROUND_CURRENT)),
2301 (VMINPDZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002302//===----------------------------------------------------------------------===//
2303// AVX-512 VPTESTM instructions
2304//===----------------------------------------------------------------------===//
2305
2306multiclass avx512_vptest<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2307 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
2308 SDNode OpNode, ValueType vt> {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002309 def rr : AVX512PI<opc, MRMSrcReg,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002310 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002311 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002312 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))],
2313 SSEPackedInt>, EVEX_4V;
2314 def rm : AVX512PI<opc, MRMSrcMem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002315 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002316 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002317 [(set KRC:$dst, (OpNode (vt RC:$src1),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002318 (bitconvert (memop_frag addr:$src2))))], SSEPackedInt>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002319}
2320
2321defm VPTESTMDZ : avx512_vptest<0x27, "vptestmd", VK16, VR512, f512mem,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002322 memopv16i32, X86testm, v16i32>, T8PD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002323 EVEX_CD8<32, CD8VF>;
2324defm VPTESTMQZ : avx512_vptest<0x27, "vptestmq", VK8, VR512, f512mem,
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002325 memopv8i64, X86testm, v8i64>, T8PD, EVEX_V512, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002326 EVEX_CD8<64, CD8VF>;
2327
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002328let Predicates = [HasCDI] in {
2329defm VPTESTNMDZ : avx512_vptest<0x27, "vptestnmd", VK16, VR512, f512mem,
2330 memopv16i32, X86testnm, v16i32>, T8XS, EVEX_V512,
2331 EVEX_CD8<32, CD8VF>;
2332defm VPTESTNMQZ : avx512_vptest<0x27, "vptestnmq", VK8, VR512, f512mem,
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002333 memopv8i64, X86testnm, v8i64>, T8XS, EVEX_V512, VEX_W,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002334 EVEX_CD8<64, CD8VF>;
2335}
2336
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002337def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1),
2338 (v16i32 VR512:$src2), (i16 -1))),
2339 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>;
2340
2341def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1),
2342 (v8i64 VR512:$src2), (i8 -1))),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002343 (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002344//===----------------------------------------------------------------------===//
2345// AVX-512 Shift instructions
2346//===----------------------------------------------------------------------===//
2347multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
2348 string OpcodeStr, SDNode OpNode, RegisterClass RC,
2349 ValueType vt, X86MemOperand x86memop, PatFrag mem_frag,
2350 RegisterClass KRC> {
2351 def ri : AVX512BIi8<opc, ImmFormR, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002352 (ins RC:$src1, i8imm:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002353 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Lang Hames27839932013-10-21 17:51:24 +00002354 [(set RC:$dst, (vt (OpNode RC:$src1, (i8 imm:$src2))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002355 SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V;
2356 def rik : AVX512BIi8<opc, ImmFormR, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002357 (ins KRC:$mask, RC:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002358 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002359 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002360 [], SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V, EVEX_K;
2361 def mi: AVX512BIi8<opc, ImmFormM, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002362 (ins x86memop:$src1, i8imm:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002363 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002364 [(set RC:$dst, (OpNode (mem_frag addr:$src1),
Lang Hames27839932013-10-21 17:51:24 +00002365 (i8 imm:$src2)))], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002366 def mik: AVX512BIi8<opc, ImmFormM, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002367 (ins KRC:$mask, x86memop:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002368 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002369 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002370 [], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V, EVEX_K;
2371}
2372
2373multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
2374 RegisterClass RC, ValueType vt, ValueType SrcVT,
2375 PatFrag bc_frag, RegisterClass KRC> {
2376 // src2 is always 128-bit
2377 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2378 (ins RC:$src1, VR128X:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002379 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002380 [(set RC:$dst, (vt (OpNode RC:$src1, (SrcVT VR128X:$src2))))],
2381 SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V;
2382 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2383 (ins KRC:$mask, RC:$src1, VR128X:$src2),
2384 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002385 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002386 [], SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V, EVEX_K;
2387 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2388 (ins RC:$src1, i128mem:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002389 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002390 [(set RC:$dst, (vt (OpNode RC:$src1,
2391 (bc_frag (memopv2i64 addr:$src2)))))],
2392 SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V;
2393 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2394 (ins KRC:$mask, RC:$src1, i128mem:$src2),
2395 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002396 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002397 [], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V, EVEX_K;
2398}
2399
2400defm VPSRLDZ : avx512_shift_rmi<0x72, MRM2r, MRM2m, "vpsrld", X86vsrli,
2401 VR512, v16i32, i512mem, memopv16i32, VK16WM>,
2402 EVEX_V512, EVEX_CD8<32, CD8VF>;
2403defm VPSRLDZ : avx512_shift_rrm<0xD2, "vpsrld", X86vsrl,
2404 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2405 EVEX_CD8<32, CD8VQ>;
2406
2407defm VPSRLQZ : avx512_shift_rmi<0x73, MRM2r, MRM2m, "vpsrlq", X86vsrli,
2408 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2409 EVEX_CD8<64, CD8VF>, VEX_W;
2410defm VPSRLQZ : avx512_shift_rrm<0xD3, "vpsrlq", X86vsrl,
2411 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2412 EVEX_CD8<64, CD8VQ>, VEX_W;
2413
2414defm VPSLLDZ : avx512_shift_rmi<0x72, MRM6r, MRM6m, "vpslld", X86vshli,
2415 VR512, v16i32, i512mem, memopv16i32, VK16WM>, EVEX_V512,
2416 EVEX_CD8<32, CD8VF>;
2417defm VPSLLDZ : avx512_shift_rrm<0xF2, "vpslld", X86vshl,
2418 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2419 EVEX_CD8<32, CD8VQ>;
2420
2421defm VPSLLQZ : avx512_shift_rmi<0x73, MRM6r, MRM6m, "vpsllq", X86vshli,
2422 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2423 EVEX_CD8<64, CD8VF>, VEX_W;
2424defm VPSLLQZ : avx512_shift_rrm<0xF3, "vpsllq", X86vshl,
2425 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2426 EVEX_CD8<64, CD8VQ>, VEX_W;
2427
2428defm VPSRADZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsrad", X86vsrai,
2429 VR512, v16i32, i512mem, memopv16i32, VK16WM>,
2430 EVEX_V512, EVEX_CD8<32, CD8VF>;
2431defm VPSRADZ : avx512_shift_rrm<0xE2, "vpsrad", X86vsra,
2432 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2433 EVEX_CD8<32, CD8VQ>;
2434
2435defm VPSRAQZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsraq", X86vsrai,
2436 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2437 EVEX_CD8<64, CD8VF>, VEX_W;
2438defm VPSRAQZ : avx512_shift_rrm<0xE2, "vpsraq", X86vsra,
2439 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2440 EVEX_CD8<64, CD8VQ>, VEX_W;
2441
2442//===-------------------------------------------------------------------===//
2443// Variable Bit Shifts
2444//===-------------------------------------------------------------------===//
2445multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
2446 RegisterClass RC, ValueType vt,
2447 X86MemOperand x86memop, PatFrag mem_frag> {
2448 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
2449 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002450 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002451 [(set RC:$dst,
2452 (vt (OpNode RC:$src1, (vt RC:$src2))))]>,
2453 EVEX_4V;
2454 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
2455 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002456 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002457 [(set RC:$dst,
2458 (vt (OpNode RC:$src1, (mem_frag addr:$src2))))]>,
2459 EVEX_4V;
2460}
2461
2462defm VPSLLVDZ : avx512_var_shift<0x47, "vpsllvd", shl, VR512, v16i32,
2463 i512mem, memopv16i32>, EVEX_V512,
2464 EVEX_CD8<32, CD8VF>;
2465defm VPSLLVQZ : avx512_var_shift<0x47, "vpsllvq", shl, VR512, v8i64,
2466 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2467 EVEX_CD8<64, CD8VF>;
2468defm VPSRLVDZ : avx512_var_shift<0x45, "vpsrlvd", srl, VR512, v16i32,
2469 i512mem, memopv16i32>, EVEX_V512,
2470 EVEX_CD8<32, CD8VF>;
2471defm VPSRLVQZ : avx512_var_shift<0x45, "vpsrlvq", srl, VR512, v8i64,
2472 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2473 EVEX_CD8<64, CD8VF>;
2474defm VPSRAVDZ : avx512_var_shift<0x46, "vpsravd", sra, VR512, v16i32,
2475 i512mem, memopv16i32>, EVEX_V512,
2476 EVEX_CD8<32, CD8VF>;
2477defm VPSRAVQZ : avx512_var_shift<0x46, "vpsravq", sra, VR512, v8i64,
2478 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2479 EVEX_CD8<64, CD8VF>;
2480
2481//===----------------------------------------------------------------------===//
2482// AVX-512 - MOVDDUP
2483//===----------------------------------------------------------------------===//
2484
2485multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT,
2486 X86MemOperand x86memop, PatFrag memop_frag> {
2487def rr : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002488 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002489 [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX;
2490def rm : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002491 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002492 [(set RC:$dst,
2493 (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX;
2494}
2495
2496defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, memopv8f64>,
2497 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
2498def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))),
2499 (VMOVDDUPZrm addr:$src)>;
2500
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00002501//===---------------------------------------------------------------------===//
2502// Replicate Single FP - MOVSHDUP and MOVSLDUP
2503//===---------------------------------------------------------------------===//
2504multiclass avx512_replicate_sfp<bits<8> op, SDNode OpNode, string OpcodeStr,
2505 ValueType vt, RegisterClass RC, PatFrag mem_frag,
2506 X86MemOperand x86memop> {
2507 def rr : AVX512XSI<op, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002508 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00002509 [(set RC:$dst, (vt (OpNode RC:$src)))]>, EVEX;
2510 let mayLoad = 1 in
2511 def rm : AVX512XSI<op, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002512 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00002513 [(set RC:$dst, (OpNode (mem_frag addr:$src)))]>, EVEX;
2514}
2515
2516defm VMOVSHDUPZ : avx512_replicate_sfp<0x16, X86Movshdup, "vmovshdup",
2517 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
2518 EVEX_CD8<32, CD8VF>;
2519defm VMOVSLDUPZ : avx512_replicate_sfp<0x12, X86Movsldup, "vmovsldup",
2520 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
2521 EVEX_CD8<32, CD8VF>;
2522
2523def : Pat<(v16i32 (X86Movshdup VR512:$src)), (VMOVSHDUPZrr VR512:$src)>;
2524def : Pat<(v16i32 (X86Movshdup (memopv16i32 addr:$src))),
2525 (VMOVSHDUPZrm addr:$src)>;
2526def : Pat<(v16i32 (X86Movsldup VR512:$src)), (VMOVSLDUPZrr VR512:$src)>;
2527def : Pat<(v16i32 (X86Movsldup (memopv16i32 addr:$src))),
2528 (VMOVSLDUPZrm addr:$src)>;
2529
2530//===----------------------------------------------------------------------===//
2531// Move Low to High and High to Low packed FP Instructions
2532//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002533def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
2534 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002535 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002536 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
2537 IIC_SSE_MOV_LH>, EVEX_4V;
2538def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
2539 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002540 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002541 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
2542 IIC_SSE_MOV_LH>, EVEX_4V;
2543
Craig Topperdbe8b7d2013-09-27 07:20:47 +00002544let Predicates = [HasAVX512] in {
2545 // MOVLHPS patterns
2546 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
2547 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
2548 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
2549 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002550
Craig Topperdbe8b7d2013-09-27 07:20:47 +00002551 // MOVHLPS patterns
2552 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
2553 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
2554}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002555
2556//===----------------------------------------------------------------------===//
2557// FMA - Fused Multiply Operations
2558//
2559let Constraints = "$src1 = $dst" in {
2560multiclass avx512_fma3p_rm<bits<8> opc, string OpcodeStr,
2561 RegisterClass RC, X86MemOperand x86memop,
2562 PatFrag mem_frag, X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2563 string BrdcstStr, SDNode OpNode, ValueType OpVT> {
2564 def r: AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
2565 (ins RC:$src1, RC:$src2, RC:$src3),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002566 !strconcat(OpcodeStr," \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002567 [(set RC:$dst, (OpVT(OpNode RC:$src1, RC:$src2, RC:$src3)))]>;
2568
2569 let mayLoad = 1 in
2570 def m: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2571 (ins RC:$src1, RC:$src2, x86memop:$src3),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002572 !strconcat(OpcodeStr, " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002573 [(set RC:$dst, (OpVT (OpNode RC:$src1, RC:$src2,
2574 (mem_frag addr:$src3))))]>;
2575 def mb: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2576 (ins RC:$src1, RC:$src2, x86scalar_mop:$src3),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002577 !strconcat(OpcodeStr, " \t{${src3}", BrdcstStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002578 ", $src2, $dst|$dst, $src2, ${src3}", BrdcstStr, "}"),
2579 [(set RC:$dst, (OpNode RC:$src1, RC:$src2,
2580 (OpVT (X86VBroadcast (scalar_mfrag addr:$src3)))))]>, EVEX_B;
2581}
2582} // Constraints = "$src1 = $dst"
2583
2584let ExeDomain = SSEPackedSingle in {
2585 defm VFMADD213PSZ : avx512_fma3p_rm<0xA8, "vfmadd213ps", VR512, f512mem,
2586 memopv16f32, f32mem, loadf32, "{1to16}",
2587 X86Fmadd, v16f32>, EVEX_V512,
2588 EVEX_CD8<32, CD8VF>;
2589 defm VFMSUB213PSZ : avx512_fma3p_rm<0xAA, "vfmsub213ps", VR512, f512mem,
2590 memopv16f32, f32mem, loadf32, "{1to16}",
2591 X86Fmsub, v16f32>, EVEX_V512,
2592 EVEX_CD8<32, CD8VF>;
2593 defm VFMADDSUB213PSZ : avx512_fma3p_rm<0xA6, "vfmaddsub213ps", VR512, f512mem,
2594 memopv16f32, f32mem, loadf32, "{1to16}",
2595 X86Fmaddsub, v16f32>,
2596 EVEX_V512, EVEX_CD8<32, CD8VF>;
2597 defm VFMSUBADD213PSZ : avx512_fma3p_rm<0xA7, "vfmsubadd213ps", VR512, f512mem,
2598 memopv16f32, f32mem, loadf32, "{1to16}",
2599 X86Fmsubadd, v16f32>,
2600 EVEX_V512, EVEX_CD8<32, CD8VF>;
2601 defm VFNMADD213PSZ : avx512_fma3p_rm<0xAC, "vfnmadd213ps", VR512, f512mem,
2602 memopv16f32, f32mem, loadf32, "{1to16}",
2603 X86Fnmadd, v16f32>, EVEX_V512,
2604 EVEX_CD8<32, CD8VF>;
2605 defm VFNMSUB213PSZ : avx512_fma3p_rm<0xAE, "vfnmsub213ps", VR512, f512mem,
2606 memopv16f32, f32mem, loadf32, "{1to16}",
2607 X86Fnmsub, v16f32>, EVEX_V512,
2608 EVEX_CD8<32, CD8VF>;
2609}
2610let ExeDomain = SSEPackedDouble in {
2611 defm VFMADD213PDZ : avx512_fma3p_rm<0xA8, "vfmadd213pd", VR512, f512mem,
2612 memopv8f64, f64mem, loadf64, "{1to8}",
2613 X86Fmadd, v8f64>, EVEX_V512,
2614 VEX_W, EVEX_CD8<64, CD8VF>;
2615 defm VFMSUB213PDZ : avx512_fma3p_rm<0xAA, "vfmsub213pd", VR512, f512mem,
2616 memopv8f64, f64mem, loadf64, "{1to8}",
2617 X86Fmsub, v8f64>, EVEX_V512, VEX_W,
2618 EVEX_CD8<64, CD8VF>;
2619 defm VFMADDSUB213PDZ : avx512_fma3p_rm<0xA6, "vfmaddsub213pd", VR512, f512mem,
2620 memopv8f64, f64mem, loadf64, "{1to8}",
2621 X86Fmaddsub, v8f64>, EVEX_V512, VEX_W,
2622 EVEX_CD8<64, CD8VF>;
2623 defm VFMSUBADD213PDZ : avx512_fma3p_rm<0xA7, "vfmsubadd213pd", VR512, f512mem,
2624 memopv8f64, f64mem, loadf64, "{1to8}",
2625 X86Fmsubadd, v8f64>, EVEX_V512, VEX_W,
2626 EVEX_CD8<64, CD8VF>;
2627 defm VFNMADD213PDZ : avx512_fma3p_rm<0xAC, "vfnmadd213pd", VR512, f512mem,
2628 memopv8f64, f64mem, loadf64, "{1to8}",
2629 X86Fnmadd, v8f64>, EVEX_V512, VEX_W,
2630 EVEX_CD8<64, CD8VF>;
2631 defm VFNMSUB213PDZ : avx512_fma3p_rm<0xAE, "vfnmsub213pd", VR512, f512mem,
2632 memopv8f64, f64mem, loadf64, "{1to8}",
2633 X86Fnmsub, v8f64>, EVEX_V512, VEX_W,
2634 EVEX_CD8<64, CD8VF>;
2635}
2636
2637let Constraints = "$src1 = $dst" in {
2638multiclass avx512_fma3p_m132<bits<8> opc, string OpcodeStr,
2639 RegisterClass RC, X86MemOperand x86memop,
2640 PatFrag mem_frag, X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2641 string BrdcstStr, SDNode OpNode, ValueType OpVT> {
2642 let mayLoad = 1 in
2643 def m: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2644 (ins RC:$src1, RC:$src3, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002645 !strconcat(OpcodeStr, " \t{$src2, $src3, $dst|$dst, $src3, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002646 [(set RC:$dst, (OpVT (OpNode RC:$src1, (mem_frag addr:$src2), RC:$src3)))]>;
2647 def mb: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2648 (ins RC:$src1, RC:$src3, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002649 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002650 ", $src3, $dst|$dst, $src3, ${src2}", BrdcstStr, "}"),
2651 [(set RC:$dst, (OpNode RC:$src1,
2652 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2))), RC:$src3))]>, EVEX_B;
2653}
2654} // Constraints = "$src1 = $dst"
2655
2656
2657let ExeDomain = SSEPackedSingle in {
2658 defm VFMADD132PSZ : avx512_fma3p_m132<0x98, "vfmadd132ps", VR512, f512mem,
2659 memopv16f32, f32mem, loadf32, "{1to16}",
2660 X86Fmadd, v16f32>, EVEX_V512,
2661 EVEX_CD8<32, CD8VF>;
2662 defm VFMSUB132PSZ : avx512_fma3p_m132<0x9A, "vfmsub132ps", VR512, f512mem,
2663 memopv16f32, f32mem, loadf32, "{1to16}",
2664 X86Fmsub, v16f32>, EVEX_V512,
2665 EVEX_CD8<32, CD8VF>;
2666 defm VFMADDSUB132PSZ : avx512_fma3p_m132<0x96, "vfmaddsub132ps", VR512, f512mem,
2667 memopv16f32, f32mem, loadf32, "{1to16}",
2668 X86Fmaddsub, v16f32>,
2669 EVEX_V512, EVEX_CD8<32, CD8VF>;
2670 defm VFMSUBADD132PSZ : avx512_fma3p_m132<0x97, "vfmsubadd132ps", VR512, f512mem,
2671 memopv16f32, f32mem, loadf32, "{1to16}",
2672 X86Fmsubadd, v16f32>,
2673 EVEX_V512, EVEX_CD8<32, CD8VF>;
2674 defm VFNMADD132PSZ : avx512_fma3p_m132<0x9C, "vfnmadd132ps", VR512, f512mem,
2675 memopv16f32, f32mem, loadf32, "{1to16}",
2676 X86Fnmadd, v16f32>, EVEX_V512,
2677 EVEX_CD8<32, CD8VF>;
2678 defm VFNMSUB132PSZ : avx512_fma3p_m132<0x9E, "vfnmsub132ps", VR512, f512mem,
2679 memopv16f32, f32mem, loadf32, "{1to16}",
2680 X86Fnmsub, v16f32>, EVEX_V512,
2681 EVEX_CD8<32, CD8VF>;
2682}
2683let ExeDomain = SSEPackedDouble in {
2684 defm VFMADD132PDZ : avx512_fma3p_m132<0x98, "vfmadd132pd", VR512, f512mem,
2685 memopv8f64, f64mem, loadf64, "{1to8}",
2686 X86Fmadd, v8f64>, EVEX_V512,
2687 VEX_W, EVEX_CD8<64, CD8VF>;
2688 defm VFMSUB132PDZ : avx512_fma3p_m132<0x9A, "vfmsub132pd", VR512, f512mem,
2689 memopv8f64, f64mem, loadf64, "{1to8}",
2690 X86Fmsub, v8f64>, EVEX_V512, VEX_W,
2691 EVEX_CD8<64, CD8VF>;
2692 defm VFMADDSUB132PDZ : avx512_fma3p_m132<0x96, "vfmaddsub132pd", VR512, f512mem,
2693 memopv8f64, f64mem, loadf64, "{1to8}",
2694 X86Fmaddsub, v8f64>, EVEX_V512, VEX_W,
2695 EVEX_CD8<64, CD8VF>;
2696 defm VFMSUBADD132PDZ : avx512_fma3p_m132<0x97, "vfmsubadd132pd", VR512, f512mem,
2697 memopv8f64, f64mem, loadf64, "{1to8}",
2698 X86Fmsubadd, v8f64>, EVEX_V512, VEX_W,
2699 EVEX_CD8<64, CD8VF>;
2700 defm VFNMADD132PDZ : avx512_fma3p_m132<0x9C, "vfnmadd132pd", VR512, f512mem,
2701 memopv8f64, f64mem, loadf64, "{1to8}",
2702 X86Fnmadd, v8f64>, EVEX_V512, VEX_W,
2703 EVEX_CD8<64, CD8VF>;
2704 defm VFNMSUB132PDZ : avx512_fma3p_m132<0x9E, "vfnmsub132pd", VR512, f512mem,
2705 memopv8f64, f64mem, loadf64, "{1to8}",
2706 X86Fnmsub, v8f64>, EVEX_V512, VEX_W,
2707 EVEX_CD8<64, CD8VF>;
2708}
2709
2710// Scalar FMA
2711let Constraints = "$src1 = $dst" in {
2712multiclass avx512_fma3s_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
2713 RegisterClass RC, ValueType OpVT,
2714 X86MemOperand x86memop, Operand memop,
2715 PatFrag mem_frag> {
2716 let isCommutable = 1 in
2717 def r : AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
2718 (ins RC:$src1, RC:$src2, RC:$src3),
2719 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002720 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002721 [(set RC:$dst,
2722 (OpVT (OpNode RC:$src2, RC:$src1, RC:$src3)))]>;
2723 let mayLoad = 1 in
2724 def m : AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2725 (ins RC:$src1, RC:$src2, f128mem:$src3),
2726 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002727 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002728 [(set RC:$dst,
2729 (OpVT (OpNode RC:$src2, RC:$src1,
2730 (mem_frag addr:$src3))))]>;
2731}
2732
2733} // Constraints = "$src1 = $dst"
2734
Elena Demikhovskycf088092013-12-11 14:31:04 +00002735defm VFMADDSSZ : avx512_fma3s_rm<0xA9, "vfmadd213ss", X86Fmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002736 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002737defm VFMADDSDZ : avx512_fma3s_rm<0xA9, "vfmadd213sd", X86Fmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002738 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002739defm VFMSUBSSZ : avx512_fma3s_rm<0xAB, "vfmsub213ss", X86Fmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002740 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002741defm VFMSUBSDZ : avx512_fma3s_rm<0xAB, "vfmsub213sd", X86Fmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002742 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002743defm VFNMADDSSZ : avx512_fma3s_rm<0xAD, "vfnmadd213ss", X86Fnmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002744 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002745defm VFNMADDSDZ : avx512_fma3s_rm<0xAD, "vfnmadd213sd", X86Fnmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002746 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002747defm VFNMSUBSSZ : avx512_fma3s_rm<0xAF, "vfnmsub213ss", X86Fnmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002748 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002749defm VFNMSUBSDZ : avx512_fma3s_rm<0xAF, "vfnmsub213sd", X86Fnmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002750 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
2751
2752//===----------------------------------------------------------------------===//
2753// AVX-512 Scalar convert from sign integer to float/double
2754//===----------------------------------------------------------------------===//
2755
2756multiclass avx512_vcvtsi<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
2757 X86MemOperand x86memop, string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002758let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002759 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002760 !strconcat(asm," \t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002761 EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002762 let mayLoad = 1 in
2763 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
2764 (ins DstRC:$src1, x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002765 !strconcat(asm," \t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002766 EVEX_4V;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002767} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002768}
Andrew Trick15a47742013-10-09 05:11:10 +00002769let Predicates = [HasAVX512] in {
Elena Demikhovskycf088092013-12-11 14:31:04 +00002770defm VCVTSI2SSZ : avx512_vcvtsi<0x2A, GR32, FR32X, i32mem, "cvtsi2ss{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002771 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002772defm VCVTSI642SSZ : avx512_vcvtsi<0x2A, GR64, FR32X, i64mem, "cvtsi2ss{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002773 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002774defm VCVTSI2SDZ : avx512_vcvtsi<0x2A, GR32, FR64X, i32mem, "cvtsi2sd{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002775 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002776defm VCVTSI642SDZ : avx512_vcvtsi<0x2A, GR64, FR64X, i64mem, "cvtsi2sd{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002777 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
2778
2779def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
2780 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
2781def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002782 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002783def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
2784 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
2785def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002786 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002787
2788def : Pat<(f32 (sint_to_fp GR32:$src)),
2789 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
2790def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002791 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002792def : Pat<(f64 (sint_to_fp GR32:$src)),
2793 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
2794def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002795 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
2796
Elena Demikhovskycf088092013-12-11 14:31:04 +00002797defm VCVTUSI2SSZ : avx512_vcvtsi<0x7B, GR32, FR32X, i32mem, "cvtusi2ss{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002798 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002799defm VCVTUSI642SSZ : avx512_vcvtsi<0x7B, GR64, FR32X, i64mem, "cvtusi2ss{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002800 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002801defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, GR32, FR64X, i32mem, "cvtusi2sd{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002802 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002803defm VCVTUSI642SDZ : avx512_vcvtsi<0x7B, GR64, FR64X, i64mem, "cvtusi2sd{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002804 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
2805
2806def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
2807 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
2808def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
2809 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
2810def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
2811 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
2812def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
2813 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
2814
2815def : Pat<(f32 (uint_to_fp GR32:$src)),
2816 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
2817def : Pat<(f32 (uint_to_fp GR64:$src)),
2818 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
2819def : Pat<(f64 (uint_to_fp GR32:$src)),
2820 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
2821def : Pat<(f64 (uint_to_fp GR64:$src)),
2822 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00002823}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002824
2825//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002826// AVX-512 Scalar convert from float/double to integer
2827//===----------------------------------------------------------------------===//
2828multiclass avx512_cvt_s_int<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
2829 Intrinsic Int, Operand memop, ComplexPattern mem_cpat,
2830 string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002831let hasSideEffects = 0 in {
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002832 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002833 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002834 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG,
2835 Requires<[HasAVX512]>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002836 let mayLoad = 1 in
2837 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002838 !strconcat(asm," \t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002839 Requires<[HasAVX512]>;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002840} // hasSideEffects = 0
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002841}
2842let Predicates = [HasAVX512] in {
2843// Convert float/double to signed/unsigned int 32/64
2844defm VCVTSS2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002845 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002846 XS, EVEX_CD8<32, CD8VT1>;
2847defm VCVTSS2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002848 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002849 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
2850defm VCVTSS2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002851 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002852 XS, EVEX_CD8<32, CD8VT1>;
2853defm VCVTSS2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
2854 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002855 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002856 EVEX_CD8<32, CD8VT1>;
2857defm VCVTSD2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002858 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002859 XD, EVEX_CD8<64, CD8VT1>;
2860defm VCVTSD2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002861 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002862 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
2863defm VCVTSD2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002864 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002865 XD, EVEX_CD8<64, CD8VT1>;
2866defm VCVTSD2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
2867 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002868 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002869 EVEX_CD8<64, CD8VT1>;
2870
Craig Topper9dd48c82014-01-02 17:28:14 +00002871let isCodeGenOnly = 1 in {
2872 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
2873 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
2874 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
2875 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
2876 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
2877 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
2878 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
2879 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
2880 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
2881 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
2882 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
2883 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002884
Craig Topper9dd48c82014-01-02 17:28:14 +00002885 defm Int_VCVTUSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
2886 int_x86_avx512_cvtusi2ss, i32mem, loadi32, "cvtusi2ss{l}",
2887 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
2888 defm Int_VCVTUSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
2889 int_x86_avx512_cvtusi642ss, i64mem, loadi64, "cvtusi2ss{q}",
2890 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
2891 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
2892 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
2893 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
2894 defm Int_VCVTUSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
2895 int_x86_avx512_cvtusi642sd, i64mem, loadi64, "cvtusi2sd{q}",
2896 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
2897} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002898
2899// Convert float/double to signed/unsigned int 32/64 with truncation
Craig Topper9dd48c82014-01-02 17:28:14 +00002900let isCodeGenOnly = 1 in {
2901 defm Int_VCVTTSS2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse_cvttss2si,
2902 ssmem, sse_load_f32, "cvttss2si">,
2903 XS, EVEX_CD8<32, CD8VT1>;
2904 defm Int_VCVTTSS2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
2905 int_x86_sse_cvttss2si64, ssmem, sse_load_f32,
2906 "cvttss2si">, XS, VEX_W,
2907 EVEX_CD8<32, CD8VT1>;
2908 defm Int_VCVTTSD2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse2_cvttsd2si,
2909 sdmem, sse_load_f64, "cvttsd2si">, XD,
2910 EVEX_CD8<64, CD8VT1>;
2911 defm Int_VCVTTSD2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
2912 int_x86_sse2_cvttsd2si64, sdmem, sse_load_f64,
2913 "cvttsd2si">, XD, VEX_W,
2914 EVEX_CD8<64, CD8VT1>;
2915 defm Int_VCVTTSS2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
2916 int_x86_avx512_cvttss2usi, ssmem, sse_load_f32,
2917 "cvttss2usi">, XS, EVEX_CD8<32, CD8VT1>;
2918 defm Int_VCVTTSS2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
2919 int_x86_avx512_cvttss2usi64, ssmem,
2920 sse_load_f32, "cvttss2usi">, XS, VEX_W,
2921 EVEX_CD8<32, CD8VT1>;
2922 defm Int_VCVTTSD2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
2923 int_x86_avx512_cvttsd2usi,
2924 sdmem, sse_load_f64, "cvttsd2usi">, XD,
2925 EVEX_CD8<64, CD8VT1>;
2926 defm Int_VCVTTSD2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
2927 int_x86_avx512_cvttsd2usi64, sdmem,
2928 sse_load_f64, "cvttsd2usi">, XD, VEX_W,
2929 EVEX_CD8<64, CD8VT1>;
2930} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002931
2932multiclass avx512_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
2933 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
2934 string asm> {
2935 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002936 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002937 [(set DstRC:$dst, (OpNode SrcRC:$src))]>, EVEX;
2938 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002939 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002940 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>, EVEX;
2941}
2942
2943defm VCVTTSS2SIZ : avx512_cvt_s<0x2C, FR32X, GR32, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002944 loadf32, "cvttss2si">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002945 EVEX_CD8<32, CD8VT1>;
2946defm VCVTTSS2USIZ : avx512_cvt_s<0x78, FR32X, GR32, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002947 loadf32, "cvttss2usi">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002948 EVEX_CD8<32, CD8VT1>;
2949defm VCVTTSS2SI64Z : avx512_cvt_s<0x2C, FR32X, GR64, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002950 loadf32, "cvttss2si">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002951 EVEX_CD8<32, CD8VT1>;
2952defm VCVTTSS2USI64Z : avx512_cvt_s<0x78, FR32X, GR64, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002953 loadf32, "cvttss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002954 EVEX_CD8<32, CD8VT1>;
2955defm VCVTTSD2SIZ : avx512_cvt_s<0x2C, FR64X, GR32, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002956 loadf64, "cvttsd2si">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002957 EVEX_CD8<64, CD8VT1>;
2958defm VCVTTSD2USIZ : avx512_cvt_s<0x78, FR64X, GR32, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002959 loadf64, "cvttsd2usi">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002960 EVEX_CD8<64, CD8VT1>;
2961defm VCVTTSD2SI64Z : avx512_cvt_s<0x2C, FR64X, GR64, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002962 loadf64, "cvttsd2si">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002963 EVEX_CD8<64, CD8VT1>;
2964defm VCVTTSD2USI64Z : avx512_cvt_s<0x78, FR64X, GR64, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002965 loadf64, "cvttsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002966 EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002967} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002968//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002969// AVX-512 Convert form float to double and back
2970//===----------------------------------------------------------------------===//
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002971let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002972def VCVTSS2SDZrr : AVX512XSI<0x5A, MRMSrcReg, (outs FR64X:$dst),
2973 (ins FR32X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002974 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002975 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
2976let mayLoad = 1 in
2977def VCVTSS2SDZrm : AVX512XSI<0x5A, MRMSrcMem, (outs FR64X:$dst),
2978 (ins FR32X:$src1, f32mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002979 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002980 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
2981 EVEX_CD8<32, CD8VT1>;
2982
2983// Convert scalar double to scalar single
2984def VCVTSD2SSZrr : AVX512XDI<0x5A, MRMSrcReg, (outs FR32X:$dst),
2985 (ins FR64X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002986 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002987 []>, EVEX_4V, VEX_LIG, VEX_W, Sched<[WriteCvtF2F]>;
2988let mayLoad = 1 in
2989def VCVTSD2SSZrm : AVX512XDI<0x5A, MRMSrcMem, (outs FR32X:$dst),
2990 (ins FR64X:$src1, f64mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002991 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002992 []>, EVEX_4V, VEX_LIG, VEX_W,
2993 Sched<[WriteCvtF2FLd, ReadAfterLd]>, EVEX_CD8<64, CD8VT1>;
2994}
2995
2996def : Pat<(f64 (fextend FR32X:$src)), (VCVTSS2SDZrr FR32X:$src, FR32X:$src)>,
2997 Requires<[HasAVX512]>;
2998def : Pat<(fextend (loadf32 addr:$src)),
2999 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512]>;
3000
3001def : Pat<(extloadf32 addr:$src),
3002 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>,
3003 Requires<[HasAVX512, OptForSize]>;
3004
3005def : Pat<(extloadf32 addr:$src),
3006 (VCVTSS2SDZrr (f32 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
3007 Requires<[HasAVX512, OptForSpeed]>;
3008
3009def : Pat<(f32 (fround FR64X:$src)), (VCVTSD2SSZrr FR64X:$src, FR64X:$src)>,
3010 Requires<[HasAVX512]>;
3011
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003012multiclass avx512_vcvt_fp_with_rc<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003013 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
3014 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
3015 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003016let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003017 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003018 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003019 [(set DstRC:$dst,
3020 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003021 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003022 !strconcat(asm," \t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003023 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003024 let mayLoad = 1 in
3025 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003026 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003027 [(set DstRC:$dst,
3028 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003029} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003030}
3031
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003032multiclass avx512_vcvt_fp<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003033 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
3034 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
3035 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003036let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003037 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003038 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003039 [(set DstRC:$dst,
3040 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
3041 let mayLoad = 1 in
3042 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003043 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003044 [(set DstRC:$dst,
3045 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003046} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003047}
3048
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003049defm VCVTPD2PSZ : avx512_vcvt_fp_with_rc<0x5A, "vcvtpd2ps", VR512, VR256X, fround,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003050 memopv8f64, f512mem, v8f32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00003051 SSEPackedSingle>, EVEX_V512, VEX_W, PD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003052 EVEX_CD8<64, CD8VF>;
3053
3054defm VCVTPS2PDZ : avx512_vcvt_fp<0x5A, "vcvtps2pd", VR256X, VR512, fextend,
3055 memopv4f64, f256mem, v8f64, v8f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003056 SSEPackedDouble>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00003057 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003058def : Pat<(v8f64 (extloadv8f32 addr:$src)),
3059 (VCVTPS2PDZrm addr:$src)>;
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00003060
3061def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
3062 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), (i32 FROUND_CURRENT))),
3063 (VCVTPD2PSZrr VR512:$src)>;
3064
3065def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
3066 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), imm:$rc)),
3067 (VCVTPD2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003068
3069//===----------------------------------------------------------------------===//
3070// AVX-512 Vector convert from sign integer to float/double
3071//===----------------------------------------------------------------------===//
3072
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003073defm VCVTDQ2PSZ : avx512_vcvt_fp_with_rc<0x5B, "vcvtdq2ps", VR512, VR512, sint_to_fp,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003074 memopv8i64, i512mem, v16f32, v16i32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003075 SSEPackedSingle>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00003076 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003077
3078defm VCVTDQ2PDZ : avx512_vcvt_fp<0xE6, "vcvtdq2pd", VR256X, VR512, sint_to_fp,
3079 memopv4i64, i256mem, v8f64, v8i32,
3080 SSEPackedDouble>, EVEX_V512, XS,
3081 EVEX_CD8<32, CD8VH>;
3082
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003083defm VCVTTPS2DQZ : avx512_vcvt_fp<0x5B, "vcvttps2dq", VR512, VR512, fp_to_sint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003084 memopv16f32, f512mem, v16i32, v16f32,
3085 SSEPackedSingle>, EVEX_V512, XS,
3086 EVEX_CD8<32, CD8VF>;
3087
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003088defm VCVTTPD2DQZ : avx512_vcvt_fp<0xE6, "vcvttpd2dq", VR512, VR256X, fp_to_sint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003089 memopv8f64, f512mem, v8i32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00003090 SSEPackedDouble>, EVEX_V512, PD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003091 EVEX_CD8<64, CD8VF>;
3092
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003093defm VCVTTPS2UDQZ : avx512_vcvt_fp<0x78, "vcvttps2udq", VR512, VR512, fp_to_uint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003094 memopv16f32, f512mem, v16i32, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003095 SSEPackedSingle>, EVEX_V512, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003096 EVEX_CD8<32, CD8VF>;
3097
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003098// cvttps2udq (src, 0, mask-all-ones, sae-current)
3099def : Pat<(v16i32 (int_x86_avx512_mask_cvttps2udq_512 (v16f32 VR512:$src),
3100 (v16i32 immAllZerosV), (i16 -1), FROUND_CURRENT)),
3101 (VCVTTPS2UDQZrr VR512:$src)>;
3102
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003103defm VCVTTPD2UDQZ : avx512_vcvt_fp<0x78, "vcvttpd2udq", VR512, VR256X, fp_to_uint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003104 memopv8f64, f512mem, v8i32, v8f64,
Craig Topper5ccb6172014-02-18 00:21:49 +00003105 SSEPackedDouble>, EVEX_V512, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003106 EVEX_CD8<64, CD8VF>;
3107
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003108// cvttpd2udq (src, 0, mask-all-ones, sae-current)
3109def : Pat<(v8i32 (int_x86_avx512_mask_cvttpd2udq_512 (v8f64 VR512:$src),
3110 (v8i32 immAllZerosV), (i8 -1), FROUND_CURRENT)),
3111 (VCVTTPD2UDQZrr VR512:$src)>;
3112
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003113defm VCVTUDQ2PDZ : avx512_vcvt_fp<0x7A, "vcvtudq2pd", VR256X, VR512, uint_to_fp,
3114 memopv4i64, f256mem, v8f64, v8i32,
3115 SSEPackedDouble>, EVEX_V512, XS,
3116 EVEX_CD8<32, CD8VH>;
3117
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003118defm VCVTUDQ2PSZ : avx512_vcvt_fp_with_rc<0x7A, "vcvtudq2ps", VR512, VR512, uint_to_fp,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003119 memopv16i32, f512mem, v16f32, v16i32,
3120 SSEPackedSingle>, EVEX_V512, XD,
3121 EVEX_CD8<32, CD8VF>;
3122
3123def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
3124 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
3125 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
3126
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00003127def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
3128 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
3129 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
3130
3131def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
3132 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
3133 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
3134
3135def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
3136 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
3137 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003138
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003139def : Pat<(v16f32 (int_x86_avx512_mask_cvtdq2ps_512 (v16i32 VR512:$src),
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003140 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003141 (VCVTDQ2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003142def : Pat<(v8f64 (int_x86_avx512_mask_cvtdq2pd_512 (v8i32 VR256X:$src),
3143 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3144 (VCVTDQ2PDZrr VR256X:$src)>;
3145def : Pat<(v16f32 (int_x86_avx512_mask_cvtudq2ps_512 (v16i32 VR512:$src),
3146 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
3147 (VCVTUDQ2PSZrrb VR512:$src, imm:$rc)>;
3148def : Pat<(v8f64 (int_x86_avx512_mask_cvtudq2pd_512 (v8i32 VR256X:$src),
3149 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3150 (VCVTUDQ2PDZrr VR256X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003151
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003152multiclass avx512_vcvt_fp2int<bits<8> opc, string asm, RegisterClass SrcRC,
3153 RegisterClass DstRC, PatFrag mem_frag,
3154 X86MemOperand x86memop, Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003155let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003156 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003157 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003158 [], d>, EVEX;
3159 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003160 !strconcat(asm," \t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003161 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003162 let mayLoad = 1 in
3163 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003164 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003165 [], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003166} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003167}
3168
3169defm VCVTPS2DQZ : avx512_vcvt_fp2int<0x5B, "vcvtps2dq", VR512, VR512,
Craig Topperae11aed2014-01-14 07:41:20 +00003170 memopv16f32, f512mem, SSEPackedSingle>, PD,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003171 EVEX_V512, EVEX_CD8<32, CD8VF>;
3172defm VCVTPD2DQZ : avx512_vcvt_fp2int<0xE6, "vcvtpd2dq", VR512, VR256X,
3173 memopv8f64, f512mem, SSEPackedDouble>, XD, VEX_W,
3174 EVEX_V512, EVEX_CD8<64, CD8VF>;
3175
3176def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2dq_512 (v16f32 VR512:$src),
3177 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
3178 (VCVTPS2DQZrrb VR512:$src, imm:$rc)>;
3179
3180def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2dq_512 (v8f64 VR512:$src),
3181 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
3182 (VCVTPD2DQZrrb VR512:$src, imm:$rc)>;
3183
3184defm VCVTPS2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtps2udq", VR512, VR512,
3185 memopv16f32, f512mem, SSEPackedSingle>,
Craig Topper5ccb6172014-02-18 00:21:49 +00003186 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003187defm VCVTPD2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtpd2udq", VR512, VR256X,
3188 memopv8f64, f512mem, SSEPackedDouble>, VEX_W,
Craig Topper5ccb6172014-02-18 00:21:49 +00003189 PS, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003190
3191def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2udq_512 (v16f32 VR512:$src),
3192 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
3193 (VCVTPS2UDQZrrb VR512:$src, imm:$rc)>;
3194
3195def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2udq_512 (v8f64 VR512:$src),
3196 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
3197 (VCVTPD2UDQZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003198
3199let Predicates = [HasAVX512] in {
3200 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
3201 (VCVTPD2PSZrm addr:$src)>;
3202 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
3203 (VCVTPS2PDZrm addr:$src)>;
3204}
3205
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003206//===----------------------------------------------------------------------===//
3207// Half precision conversion instructions
3208//===----------------------------------------------------------------------===//
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003209multiclass avx512_cvtph2ps<RegisterClass destRC, RegisterClass srcRC,
3210 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003211 def rr : AVX5128I<0x13, MRMSrcReg, (outs destRC:$dst), (ins srcRC:$src),
3212 "vcvtph2ps\t{$src, $dst|$dst, $src}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003213 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003214 let hasSideEffects = 0, mayLoad = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003215 def rm : AVX5128I<0x13, MRMSrcMem, (outs destRC:$dst), (ins x86memop:$src),
3216 "vcvtph2ps\t{$src, $dst|$dst, $src}", []>, EVEX;
3217}
3218
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003219multiclass avx512_cvtps2ph<RegisterClass destRC, RegisterClass srcRC,
3220 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003221 def rr : AVX512AIi8<0x1D, MRMDestReg, (outs destRC:$dst),
3222 (ins srcRC:$src1, i32i8imm:$src2),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003223 "vcvtps2ph \t{$src2, $src1, $dst|$dst, $src1, $src2}",
3224 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003225 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003226 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
3227 (ins x86memop:$dst, srcRC:$src1, i32i8imm:$src2),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003228 "vcvtps2ph \t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, EVEX;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003229}
3230
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003231defm VCVTPH2PSZ : avx512_cvtph2ps<VR512, VR256X, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003232 EVEX_CD8<32, CD8VH>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003233defm VCVTPS2PHZ : avx512_cvtps2ph<VR256X, VR512, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003234 EVEX_CD8<32, CD8VH>;
3235
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003236def : Pat<(v16i16 (int_x86_avx512_mask_vcvtps2ph_512 (v16f32 VR512:$src),
3237 imm:$rc, (bc_v16i16(v8i32 immAllZerosV)), (i16 -1))),
3238 (VCVTPS2PHZrr VR512:$src, imm:$rc)>;
3239
3240def : Pat<(v16f32 (int_x86_avx512_mask_vcvtph2ps_512 (v16i16 VR256X:$src),
3241 (bc_v16f32(v16i32 immAllZerosV)), (i16 -1), (i32 FROUND_CURRENT))),
3242 (VCVTPH2PSZrr VR256X:$src)>;
3243
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003244let Defs = [EFLAGS], Predicates = [HasAVX512] in {
3245 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003246 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003247 EVEX_CD8<32, CD8VT1>;
3248 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00003249 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003250 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3251 let Pattern = []<dag> in {
3252 defm VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, undef, v4f32, f128mem, load,
Craig Topper5ccb6172014-02-18 00:21:49 +00003253 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003254 EVEX_CD8<32, CD8VT1>;
3255 defm VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, undef, v2f64, f128mem, load,
Craig Topperae11aed2014-01-14 07:41:20 +00003256 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003257 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3258 }
Craig Topper9dd48c82014-01-02 17:28:14 +00003259 let isCodeGenOnly = 1 in {
3260 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00003261 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00003262 EVEX_CD8<32, CD8VT1>;
3263 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00003264 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00003265 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003266
Craig Topper9dd48c82014-01-02 17:28:14 +00003267 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00003268 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00003269 EVEX_CD8<32, CD8VT1>;
3270 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00003271 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00003272 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3273 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003274}
3275
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003276/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
3277multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
3278 X86MemOperand x86memop> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003279 let hasSideEffects = 0 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003280 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3281 (ins RC:$src1, RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003282 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003283 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003284 let mayLoad = 1 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003285 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3286 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003287 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003288 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003289 }
3290}
3291}
3292
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003293defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", FR32X, f32mem>,
3294 EVEX_CD8<32, CD8VT1>;
3295defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", FR64X, f64mem>,
3296 VEX_W, EVEX_CD8<64, CD8VT1>;
3297defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", FR32X, f32mem>,
3298 EVEX_CD8<32, CD8VT1>;
3299defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", FR64X, f64mem>,
3300 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003301
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003302def : Pat <(v4f32 (int_x86_avx512_rcp14_ss (v4f32 VR128X:$src1),
3303 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
3304 (COPY_TO_REGCLASS (VRCP14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3305 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003306
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003307def : Pat <(v2f64 (int_x86_avx512_rcp14_sd (v2f64 VR128X:$src1),
3308 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
3309 (COPY_TO_REGCLASS (VRCP14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3310 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003311
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003312def : Pat <(v4f32 (int_x86_avx512_rsqrt14_ss (v4f32 VR128X:$src1),
3313 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
3314 (COPY_TO_REGCLASS (VRSQRT14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3315 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003316
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003317def : Pat <(v2f64 (int_x86_avx512_rsqrt14_sd (v2f64 VR128X:$src1),
3318 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
3319 (COPY_TO_REGCLASS (VRSQRT14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3320 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003321
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003322/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
3323multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
3324 RegisterClass RC, X86MemOperand x86memop,
3325 PatFrag mem_frag, ValueType OpVt> {
3326 def r : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
3327 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003328 " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003329 [(set RC:$dst, (OpVt (OpNode RC:$src)))]>,
3330 EVEX;
3331 def m : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003332 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003333 [(set RC:$dst, (OpVt (OpNode (mem_frag addr:$src))))]>,
3334 EVEX;
3335}
3336defm VRSQRT14PSZ : avx512_fp14_p<0x4E, "vrsqrt14ps", X86frsqrt, VR512, f512mem,
3337 memopv16f32, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
3338defm VRSQRT14PDZ : avx512_fp14_p<0x4E, "vrsqrt14pd", X86frsqrt, VR512, f512mem,
3339 memopv8f64, v8f64>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3340defm VRCP14PSZ : avx512_fp14_p<0x4C, "vrcp14ps", X86frcp, VR512, f512mem,
3341 memopv16f32, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
3342defm VRCP14PDZ : avx512_fp14_p<0x4C, "vrcp14pd", X86frcp, VR512, f512mem,
3343 memopv8f64, v8f64>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3344
3345def : Pat <(v16f32 (int_x86_avx512_rsqrt14_ps_512 (v16f32 VR512:$src),
3346 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
3347 (VRSQRT14PSZr VR512:$src)>;
3348def : Pat <(v8f64 (int_x86_avx512_rsqrt14_pd_512 (v8f64 VR512:$src),
3349 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3350 (VRSQRT14PDZr VR512:$src)>;
3351
3352def : Pat <(v16f32 (int_x86_avx512_rcp14_ps_512 (v16f32 VR512:$src),
3353 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
3354 (VRCP14PSZr VR512:$src)>;
3355def : Pat <(v8f64 (int_x86_avx512_rcp14_pd_512 (v8f64 VR512:$src),
3356 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3357 (VRCP14PDZr VR512:$src)>;
3358
3359/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
3360multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
3361 X86MemOperand x86memop> {
3362 let hasSideEffects = 0, Predicates = [HasERI] in {
3363 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3364 (ins RC:$src1, RC:$src2),
3365 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003366 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003367 def rrb : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3368 (ins RC:$src1, RC:$src2),
3369 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003370 " \t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003371 []>, EVEX_4V, EVEX_B;
3372 let mayLoad = 1 in {
3373 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3374 (ins RC:$src1, x86memop:$src2),
3375 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003376 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003377 }
3378}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003379}
3380
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003381defm VRCP28SS : avx512_fp28_s<0xCB, "vrcp28ss", FR32X, f32mem>,
3382 EVEX_CD8<32, CD8VT1>;
3383defm VRCP28SD : avx512_fp28_s<0xCB, "vrcp28sd", FR64X, f64mem>,
3384 VEX_W, EVEX_CD8<64, CD8VT1>;
3385defm VRSQRT28SS : avx512_fp28_s<0xCD, "vrsqrt28ss", FR32X, f32mem>,
3386 EVEX_CD8<32, CD8VT1>;
3387defm VRSQRT28SD : avx512_fp28_s<0xCD, "vrsqrt28sd", FR64X, f64mem>,
3388 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003389
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003390def : Pat <(v4f32 (int_x86_avx512_rcp28_ss (v4f32 VR128X:$src1),
3391 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1),
3392 FROUND_NO_EXC)),
3393 (COPY_TO_REGCLASS (VRCP28SSrrb (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3394 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
3395
3396def : Pat <(v2f64 (int_x86_avx512_rcp28_sd (v2f64 VR128X:$src1),
3397 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1),
3398 FROUND_NO_EXC)),
3399 (COPY_TO_REGCLASS (VRCP28SDrrb (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3400 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
3401
3402def : Pat <(v4f32 (int_x86_avx512_rsqrt28_ss (v4f32 VR128X:$src1),
3403 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1),
3404 FROUND_NO_EXC)),
3405 (COPY_TO_REGCLASS (VRSQRT28SSrrb (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3406 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
3407
3408def : Pat <(v2f64 (int_x86_avx512_rsqrt28_sd (v2f64 VR128X:$src1),
3409 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1),
3410 FROUND_NO_EXC)),
3411 (COPY_TO_REGCLASS (VRSQRT28SDrrb (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3412 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
3413
3414/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
3415multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr,
3416 RegisterClass RC, X86MemOperand x86memop> {
3417 let hasSideEffects = 0, Predicates = [HasERI] in {
3418 def r : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
3419 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003420 " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003421 []>, EVEX;
3422 def rb : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
3423 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003424 " \t{{sae}, $src, $dst|$dst, $src, {sae}}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003425 []>, EVEX, EVEX_B;
3426 def m : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003427 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003428 []>, EVEX;
3429 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003430}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003431defm VRSQRT28PSZ : avx512_fp28_p<0xCC, "vrsqrt28ps", VR512, f512mem>,
3432 EVEX_V512, EVEX_CD8<32, CD8VF>;
3433defm VRSQRT28PDZ : avx512_fp28_p<0xCC, "vrsqrt28pd", VR512, f512mem>,
3434 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3435defm VRCP28PSZ : avx512_fp28_p<0xCA, "vrcp28ps", VR512, f512mem>,
3436 EVEX_V512, EVEX_CD8<32, CD8VF>;
3437defm VRCP28PDZ : avx512_fp28_p<0xCA, "vrcp28pd", VR512, f512mem>,
3438 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3439
3440def : Pat <(v16f32 (int_x86_avx512_rsqrt28_ps (v16f32 VR512:$src),
3441 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_NO_EXC)),
3442 (VRSQRT28PSZrb VR512:$src)>;
3443def : Pat <(v8f64 (int_x86_avx512_rsqrt28_pd (v8f64 VR512:$src),
3444 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_NO_EXC)),
3445 (VRSQRT28PDZrb VR512:$src)>;
3446
3447def : Pat <(v16f32 (int_x86_avx512_rcp28_ps (v16f32 VR512:$src),
3448 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_NO_EXC)),
3449 (VRCP28PSZrb VR512:$src)>;
3450def : Pat <(v8f64 (int_x86_avx512_rcp28_pd (v8f64 VR512:$src),
3451 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_NO_EXC)),
3452 (VRCP28PDZrb VR512:$src)>;
3453
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003454multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
3455 Intrinsic V16F32Int, Intrinsic V8F64Int,
3456 OpndItins itins_s, OpndItins itins_d> {
3457 def PSZrr :AVX512PSI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003458 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003459 [(set VR512:$dst, (v16f32 (OpNode VR512:$src)))], itins_s.rr>,
3460 EVEX, EVEX_V512;
3461
3462 let mayLoad = 1 in
3463 def PSZrm : AVX512PSI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003464 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003465 [(set VR512:$dst,
3466 (OpNode (v16f32 (bitconvert (memopv16f32 addr:$src)))))],
3467 itins_s.rm>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
3468
3469 def PDZrr : AVX512PDI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003470 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003471 [(set VR512:$dst, (v8f64 (OpNode VR512:$src)))], itins_d.rr>,
3472 EVEX, EVEX_V512;
3473
3474 let mayLoad = 1 in
3475 def PDZrm : AVX512PDI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003476 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003477 [(set VR512:$dst, (OpNode
3478 (v8f64 (bitconvert (memopv16f32 addr:$src)))))],
3479 itins_d.rm>, EVEX, EVEX_V512, EVEX_CD8<64, CD8VF>;
3480
Craig Topper9dd48c82014-01-02 17:28:14 +00003481let isCodeGenOnly = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003482 def PSZr_Int : AVX512PSI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
3483 !strconcat(OpcodeStr,
3484 "ps\t{$src, $dst|$dst, $src}"),
3485 [(set VR512:$dst, (V16F32Int VR512:$src))]>,
3486 EVEX, EVEX_V512;
3487 def PSZm_Int : AVX512PSI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
3488 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
3489 [(set VR512:$dst,
3490 (V16F32Int (memopv16f32 addr:$src)))]>, EVEX,
3491 EVEX_V512, EVEX_CD8<32, CD8VF>;
3492 def PDZr_Int : AVX512PDI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
3493 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
3494 [(set VR512:$dst, (V8F64Int VR512:$src))]>,
3495 EVEX, EVEX_V512, VEX_W;
3496 def PDZm_Int : AVX512PDI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
3497 !strconcat(OpcodeStr,
3498 "pd\t{$src, $dst|$dst, $src}"),
3499 [(set VR512:$dst, (V8F64Int (memopv8f64 addr:$src)))]>,
Craig Topper9dd48c82014-01-02 17:28:14 +00003500 EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3501} // isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003502}
3503
3504multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,
3505 Intrinsic F32Int, Intrinsic F64Int,
3506 OpndItins itins_s, OpndItins itins_d> {
3507 def SSZr : SI<opc, MRMSrcReg, (outs FR32X:$dst),
3508 (ins FR32X:$src1, FR32X:$src2),
3509 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003510 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003511 [], itins_s.rr>, XS, EVEX_4V;
Craig Topper9dd48c82014-01-02 17:28:14 +00003512 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003513 def SSZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
3514 (ins VR128X:$src1, VR128X:$src2),
3515 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003516 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003517 [(set VR128X:$dst,
3518 (F32Int VR128X:$src1, VR128X:$src2))],
3519 itins_s.rr>, XS, EVEX_4V;
3520 let mayLoad = 1 in {
3521 def SSZm : SI<opc, MRMSrcMem, (outs FR32X:$dst),
3522 (ins FR32X:$src1, f32mem:$src2),
3523 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003524 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003525 [], itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00003526 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003527 def SSZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
3528 (ins VR128X:$src1, ssmem:$src2),
3529 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003530 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003531 [(set VR128X:$dst,
3532 (F32Int VR128X:$src1, sse_load_f32:$src2))],
3533 itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
3534 }
3535 def SDZr : SI<opc, MRMSrcReg, (outs FR64X:$dst),
3536 (ins FR64X:$src1, FR64X:$src2),
3537 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003538 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003539 XD, EVEX_4V, VEX_W;
Craig Topper9dd48c82014-01-02 17:28:14 +00003540 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003541 def SDZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
3542 (ins VR128X:$src1, VR128X:$src2),
3543 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003544 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003545 [(set VR128X:$dst,
3546 (F64Int VR128X:$src1, VR128X:$src2))],
3547 itins_s.rr>, XD, EVEX_4V, VEX_W;
3548 let mayLoad = 1 in {
3549 def SDZm : SI<opc, MRMSrcMem, (outs FR64X:$dst),
3550 (ins FR64X:$src1, f64mem:$src2),
3551 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003552 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003553 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00003554 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003555 def SDZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
3556 (ins VR128X:$src1, sdmem:$src2),
3557 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003558 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003559 [(set VR128X:$dst,
3560 (F64Int VR128X:$src1, sse_load_f64:$src2))]>,
3561 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
3562 }
3563}
3564
3565
3566defm VSQRT : avx512_sqrt_scalar<0x51, "sqrt",
3567 int_x86_avx512_sqrt_ss, int_x86_avx512_sqrt_sd,
3568 SSE_SQRTSS, SSE_SQRTSD>,
3569 avx512_sqrt_packed<0x51, "vsqrt", fsqrt,
3570 int_x86_avx512_sqrt_ps_512, int_x86_avx512_sqrt_pd_512,
3571 SSE_SQRTPS, SSE_SQRTPD>;
3572
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003573let Predicates = [HasAVX512] in {
3574 def : Pat<(f32 (fsqrt FR32X:$src)),
3575 (VSQRTSSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
3576 def : Pat<(f32 (fsqrt (load addr:$src))),
3577 (VSQRTSSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
3578 Requires<[OptForSize]>;
3579 def : Pat<(f64 (fsqrt FR64X:$src)),
3580 (VSQRTSDZr (f64 (IMPLICIT_DEF)), FR64X:$src)>;
3581 def : Pat<(f64 (fsqrt (load addr:$src))),
3582 (VSQRTSDZm (f64 (IMPLICIT_DEF)), addr:$src)>,
3583 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003584
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003585 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003586 (VRSQRT14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003587 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003588 (VRSQRT14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003589 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003590
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003591 def : Pat<(f32 (X86frcp FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003592 (VRCP14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003593 def : Pat<(f32 (X86frcp (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003594 (VRCP14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003595 Requires<[OptForSize]>;
3596
3597 def : Pat<(int_x86_sse_sqrt_ss VR128X:$src),
3598 (COPY_TO_REGCLASS (VSQRTSSZr (f32 (IMPLICIT_DEF)),
3599 (COPY_TO_REGCLASS VR128X:$src, FR32)),
3600 VR128X)>;
3601 def : Pat<(int_x86_sse_sqrt_ss sse_load_f32:$src),
3602 (VSQRTSSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
3603
3604 def : Pat<(int_x86_sse2_sqrt_sd VR128X:$src),
3605 (COPY_TO_REGCLASS (VSQRTSDZr (f64 (IMPLICIT_DEF)),
3606 (COPY_TO_REGCLASS VR128X:$src, FR64)),
3607 VR128X)>;
3608 def : Pat<(int_x86_sse2_sqrt_sd sse_load_f64:$src),
3609 (VSQRTSDZm_Int (v2f64 (IMPLICIT_DEF)), sse_load_f64:$src)>;
3610}
3611
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003612
3613multiclass avx512_fp_unop_rm<bits<8> opcps, bits<8> opcpd, string OpcodeStr,
3614 X86MemOperand x86memop, RegisterClass RC,
3615 PatFrag mem_frag32, PatFrag mem_frag64,
3616 Intrinsic V4F32Int, Intrinsic V2F64Int,
3617 CD8VForm VForm> {
3618let ExeDomain = SSEPackedSingle in {
3619 // Intrinsic operation, reg.
3620 // Vector intrinsic operation, reg
3621 def PSr : AVX512AIi8<opcps, MRMSrcReg,
3622 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
3623 !strconcat(OpcodeStr,
3624 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3625 [(set RC:$dst, (V4F32Int RC:$src1, imm:$src2))]>;
3626
3627 // Vector intrinsic operation, mem
3628 def PSm : AVX512AIi8<opcps, MRMSrcMem,
3629 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
3630 !strconcat(OpcodeStr,
3631 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3632 [(set RC:$dst,
3633 (V4F32Int (mem_frag32 addr:$src1),imm:$src2))]>,
3634 EVEX_CD8<32, VForm>;
3635} // ExeDomain = SSEPackedSingle
3636
3637let ExeDomain = SSEPackedDouble in {
3638 // Vector intrinsic operation, reg
3639 def PDr : AVX512AIi8<opcpd, MRMSrcReg,
3640 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
3641 !strconcat(OpcodeStr,
3642 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3643 [(set RC:$dst, (V2F64Int RC:$src1, imm:$src2))]>;
3644
3645 // Vector intrinsic operation, mem
3646 def PDm : AVX512AIi8<opcpd, MRMSrcMem,
3647 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
3648 !strconcat(OpcodeStr,
3649 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3650 [(set RC:$dst,
3651 (V2F64Int (mem_frag64 addr:$src1),imm:$src2))]>,
3652 EVEX_CD8<64, VForm>;
3653} // ExeDomain = SSEPackedDouble
3654}
3655
3656multiclass avx512_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
3657 string OpcodeStr,
3658 Intrinsic F32Int,
3659 Intrinsic F64Int> {
3660let ExeDomain = GenericDomain in {
3661 // Operation, reg.
3662 let hasSideEffects = 0 in
3663 def SSr : AVX512AIi8<opcss, MRMSrcReg,
3664 (outs FR32X:$dst), (ins FR32X:$src1, FR32X:$src2, i32i8imm:$src3),
3665 !strconcat(OpcodeStr,
3666 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3667 []>;
3668
3669 // Intrinsic operation, reg.
Craig Topper9dd48c82014-01-02 17:28:14 +00003670 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003671 def SSr_Int : AVX512AIi8<opcss, MRMSrcReg,
3672 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
3673 !strconcat(OpcodeStr,
3674 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3675 [(set VR128X:$dst, (F32Int VR128X:$src1, VR128X:$src2, imm:$src3))]>;
3676
3677 // Intrinsic operation, mem.
3678 def SSm : AVX512AIi8<opcss, MRMSrcMem, (outs VR128X:$dst),
3679 (ins VR128X:$src1, ssmem:$src2, i32i8imm:$src3),
3680 !strconcat(OpcodeStr,
3681 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3682 [(set VR128X:$dst, (F32Int VR128X:$src1,
3683 sse_load_f32:$src2, imm:$src3))]>,
3684 EVEX_CD8<32, CD8VT1>;
3685
3686 // Operation, reg.
3687 let hasSideEffects = 0 in
3688 def SDr : AVX512AIi8<opcsd, MRMSrcReg,
3689 (outs FR64X:$dst), (ins FR64X:$src1, FR64X:$src2, i32i8imm:$src3),
3690 !strconcat(OpcodeStr,
3691 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3692 []>, VEX_W;
3693
3694 // Intrinsic operation, reg.
Craig Topper9dd48c82014-01-02 17:28:14 +00003695 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003696 def SDr_Int : AVX512AIi8<opcsd, MRMSrcReg,
3697 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
3698 !strconcat(OpcodeStr,
3699 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3700 [(set VR128X:$dst, (F64Int VR128X:$src1, VR128X:$src2, imm:$src3))]>,
3701 VEX_W;
3702
3703 // Intrinsic operation, mem.
3704 def SDm : AVX512AIi8<opcsd, MRMSrcMem,
3705 (outs VR128X:$dst), (ins VR128X:$src1, sdmem:$src2, i32i8imm:$src3),
3706 !strconcat(OpcodeStr,
3707 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3708 [(set VR128X:$dst,
3709 (F64Int VR128X:$src1, sse_load_f64:$src2, imm:$src3))]>,
3710 VEX_W, EVEX_CD8<64, CD8VT1>;
3711} // ExeDomain = GenericDomain
3712}
3713
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003714multiclass avx512_rndscale<bits<8> opc, string OpcodeStr,
3715 X86MemOperand x86memop, RegisterClass RC,
3716 PatFrag mem_frag, Domain d> {
3717let ExeDomain = d in {
3718 // Intrinsic operation, reg.
3719 // Vector intrinsic operation, reg
3720 def r : AVX512AIi8<opc, MRMSrcReg,
3721 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
3722 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003723 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003724 []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003725
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003726 // Vector intrinsic operation, mem
3727 def m : AVX512AIi8<opc, MRMSrcMem,
3728 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
3729 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003730 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003731 []>, EVEX;
3732} // ExeDomain
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003733}
3734
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003735
3736defm VRNDSCALEPSZ : avx512_rndscale<0x08, "vrndscaleps", f512mem, VR512,
3737 memopv16f32, SSEPackedSingle>, EVEX_V512,
3738 EVEX_CD8<32, CD8VF>;
3739
3740def : Pat<(v16f32 (int_x86_avx512_mask_rndscale_ps_512 (v16f32 VR512:$src1),
3741 imm:$src2, (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1),
3742 FROUND_CURRENT)),
3743 (VRNDSCALEPSZr VR512:$src1, imm:$src2)>;
3744
3745
3746defm VRNDSCALEPDZ : avx512_rndscale<0x09, "vrndscalepd", f512mem, VR512,
3747 memopv8f64, SSEPackedDouble>, EVEX_V512,
3748 VEX_W, EVEX_CD8<64, CD8VF>;
3749
3750def : Pat<(v8f64 (int_x86_avx512_mask_rndscale_pd_512 (v8f64 VR512:$src1),
3751 imm:$src2, (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1),
3752 FROUND_CURRENT)),
3753 (VRNDSCALEPDZr VR512:$src1, imm:$src2)>;
3754
3755multiclass avx512_rndscale_scalar<bits<8> opc, string OpcodeStr,
3756 Operand x86memop, RegisterClass RC, Domain d> {
3757let ExeDomain = d in {
3758 def r : AVX512AIi8<opc, MRMSrcReg,
3759 (outs RC:$dst), (ins RC:$src1, RC:$src2, i32i8imm:$src3),
3760 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003761 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003762 []>, EVEX_4V;
3763
3764 def m : AVX512AIi8<opc, MRMSrcMem,
3765 (outs RC:$dst), (ins RC:$src1, x86memop:$src2, i32i8imm:$src3),
3766 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003767 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003768 []>, EVEX_4V;
3769} // ExeDomain
3770}
3771
3772defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", ssmem, FR32X,
3773 SSEPackedSingle>, EVEX_CD8<32, CD8VT1>;
3774
3775defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", sdmem, FR64X,
3776 SSEPackedDouble>, EVEX_CD8<64, CD8VT1>;
3777
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003778def : Pat<(ffloor FR32X:$src),
3779 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x1))>;
3780def : Pat<(f64 (ffloor FR64X:$src)),
3781 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x1))>;
3782def : Pat<(f32 (fnearbyint FR32X:$src)),
3783 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0xC))>;
3784def : Pat<(f64 (fnearbyint FR64X:$src)),
3785 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0xC))>;
3786def : Pat<(f32 (fceil FR32X:$src)),
3787 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x2))>;
3788def : Pat<(f64 (fceil FR64X:$src)),
3789 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x2))>;
3790def : Pat<(f32 (frint FR32X:$src)),
3791 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x4))>;
3792def : Pat<(f64 (frint FR64X:$src)),
3793 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x4))>;
3794def : Pat<(f32 (ftrunc FR32X:$src)),
3795 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x3))>;
3796def : Pat<(f64 (ftrunc FR64X:$src)),
3797 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x3))>;
3798
3799def : Pat<(v16f32 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003800 (VRNDSCALEPSZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003801def : Pat<(v16f32 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003802 (VRNDSCALEPSZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003803def : Pat<(v16f32 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003804 (VRNDSCALEPSZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003805def : Pat<(v16f32 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003806 (VRNDSCALEPSZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003807def : Pat<(v16f32 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003808 (VRNDSCALEPSZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003809
3810def : Pat<(v8f64 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003811 (VRNDSCALEPDZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003812def : Pat<(v8f64 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003813 (VRNDSCALEPDZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003814def : Pat<(v8f64 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003815 (VRNDSCALEPDZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003816def : Pat<(v8f64 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003817 (VRNDSCALEPDZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003818def : Pat<(v8f64 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003819 (VRNDSCALEPDZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003820
3821//-------------------------------------------------
3822// Integer truncate and extend operations
3823//-------------------------------------------------
3824
3825multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr,
3826 RegisterClass dstRC, RegisterClass srcRC,
3827 RegisterClass KRC, X86MemOperand x86memop> {
3828 def rr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
3829 (ins srcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003830 !strconcat(OpcodeStr," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003831 []>, EVEX;
3832
3833 def krr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
3834 (ins KRC:$mask, srcRC:$src),
3835 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003836 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003837 []>, EVEX, EVEX_KZ;
3838
3839 def mr : AVX512XS8I<opc, MRMDestMem, (outs), (ins x86memop:$dst, srcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003840 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003841 []>, EVEX;
3842}
3843defm VPMOVQB : avx512_trunc_sat<0x32, "vpmovqb", VR128X, VR512, VK8WM,
3844 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
3845defm VPMOVSQB : avx512_trunc_sat<0x22, "vpmovsqb", VR128X, VR512, VK8WM,
3846 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
3847defm VPMOVUSQB : avx512_trunc_sat<0x12, "vpmovusqb", VR128X, VR512, VK8WM,
3848 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
3849defm VPMOVQW : avx512_trunc_sat<0x34, "vpmovqw", VR128X, VR512, VK8WM,
3850 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
3851defm VPMOVSQW : avx512_trunc_sat<0x24, "vpmovsqw", VR128X, VR512, VK8WM,
3852 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
3853defm VPMOVUSQW : avx512_trunc_sat<0x14, "vpmovusqw", VR128X, VR512, VK8WM,
3854 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
3855defm VPMOVQD : avx512_trunc_sat<0x35, "vpmovqd", VR256X, VR512, VK8WM,
3856 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
3857defm VPMOVSQD : avx512_trunc_sat<0x25, "vpmovsqd", VR256X, VR512, VK8WM,
3858 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
3859defm VPMOVUSQD : avx512_trunc_sat<0x15, "vpmovusqd", VR256X, VR512, VK8WM,
3860 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
3861defm VPMOVDW : avx512_trunc_sat<0x33, "vpmovdw", VR256X, VR512, VK16WM,
3862 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
3863defm VPMOVSDW : avx512_trunc_sat<0x23, "vpmovsdw", VR256X, VR512, VK16WM,
3864 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
3865defm VPMOVUSDW : avx512_trunc_sat<0x13, "vpmovusdw", VR256X, VR512, VK16WM,
3866 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
3867defm VPMOVDB : avx512_trunc_sat<0x31, "vpmovdb", VR128X, VR512, VK16WM,
3868 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
3869defm VPMOVSDB : avx512_trunc_sat<0x21, "vpmovsdb", VR128X, VR512, VK16WM,
3870 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
3871defm VPMOVUSDB : avx512_trunc_sat<0x11, "vpmovusdb", VR128X, VR512, VK16WM,
3872 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
3873
3874def : Pat<(v16i8 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQBrr VR512:$src)>;
3875def : Pat<(v8i16 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQWrr VR512:$src)>;
3876def : Pat<(v16i16 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDWrr VR512:$src)>;
3877def : Pat<(v16i8 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDBrr VR512:$src)>;
3878def : Pat<(v8i32 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQDrr VR512:$src)>;
3879
3880def : Pat<(v16i8 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
3881 (VPMOVDBkrr VK16WM:$mask, VR512:$src)>;
3882def : Pat<(v16i16 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
3883 (VPMOVDWkrr VK16WM:$mask, VR512:$src)>;
3884def : Pat<(v8i16 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
3885 (VPMOVQWkrr VK8WM:$mask, VR512:$src)>;
3886def : Pat<(v8i32 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
3887 (VPMOVQDkrr VK8WM:$mask, VR512:$src)>;
3888
3889
3890multiclass avx512_extend<bits<8> opc, string OpcodeStr, RegisterClass DstRC,
3891 RegisterClass SrcRC, SDNode OpNode, PatFrag mem_frag,
3892 X86MemOperand x86memop, ValueType OpVT, ValueType InVT> {
3893
3894 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
3895 (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003896 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003897 [(set DstRC:$dst, (OpVT (OpNode (InVT SrcRC:$src))))]>, EVEX;
3898 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
3899 (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003900 !strconcat(OpcodeStr," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003901 [(set DstRC:$dst,
3902 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))]>,
3903 EVEX;
3904}
3905
3906defm VPMOVZXBDZ: avx512_extend<0x31, "vpmovzxbd", VR512, VR128X, X86vzext,
3907 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
3908 EVEX_CD8<8, CD8VQ>;
3909defm VPMOVZXBQZ: avx512_extend<0x32, "vpmovzxbq", VR512, VR128X, X86vzext,
3910 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
3911 EVEX_CD8<8, CD8VO>;
3912defm VPMOVZXWDZ: avx512_extend<0x33, "vpmovzxwd", VR512, VR256X, X86vzext,
3913 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
3914 EVEX_CD8<16, CD8VH>;
3915defm VPMOVZXWQZ: avx512_extend<0x34, "vpmovzxwq", VR512, VR128X, X86vzext,
3916 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
3917 EVEX_CD8<16, CD8VQ>;
3918defm VPMOVZXDQZ: avx512_extend<0x35, "vpmovzxdq", VR512, VR256X, X86vzext,
3919 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
3920 EVEX_CD8<32, CD8VH>;
3921
3922defm VPMOVSXBDZ: avx512_extend<0x21, "vpmovsxbd", VR512, VR128X, X86vsext,
3923 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
3924 EVEX_CD8<8, CD8VQ>;
3925defm VPMOVSXBQZ: avx512_extend<0x22, "vpmovsxbq", VR512, VR128X, X86vsext,
3926 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
3927 EVEX_CD8<8, CD8VO>;
3928defm VPMOVSXWDZ: avx512_extend<0x23, "vpmovsxwd", VR512, VR256X, X86vsext,
3929 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
3930 EVEX_CD8<16, CD8VH>;
3931defm VPMOVSXWQZ: avx512_extend<0x24, "vpmovsxwq", VR512, VR128X, X86vsext,
3932 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
3933 EVEX_CD8<16, CD8VQ>;
3934defm VPMOVSXDQZ: avx512_extend<0x25, "vpmovsxdq", VR512, VR256X, X86vsext,
3935 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
3936 EVEX_CD8<32, CD8VH>;
3937
3938//===----------------------------------------------------------------------===//
3939// GATHER - SCATTER Operations
3940
3941multiclass avx512_gather<bits<8> opc, string OpcodeStr, RegisterClass KRC,
3942 RegisterClass RC, X86MemOperand memop> {
3943let mayLoad = 1,
3944 Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb" in
3945 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst, KRC:$mask_wb),
3946 (ins RC:$src1, KRC:$mask, memop:$src2),
3947 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003948 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003949 []>, EVEX, EVEX_K;
3950}
Cameron McInally45325962014-03-26 13:50:50 +00003951
3952let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003953defm VGATHERDPDZ : avx512_gather<0x92, "vgatherdpd", VK8WM, VR512, vy64xmem>,
3954 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003955defm VGATHERQPDZ : avx512_gather<0x93, "vgatherqpd", VK8WM, VR512, vz64mem>,
3956 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00003957}
3958
3959let ExeDomain = SSEPackedSingle in {
3960defm VGATHERDPSZ : avx512_gather<0x92, "vgatherdps", VK16WM, VR512, vz32mem>,
3961 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003962defm VGATHERQPSZ : avx512_gather<0x93, "vgatherqps", VK8WM, VR256X, vz64mem>,
3963 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00003964}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003965
3966defm VPGATHERDQZ : avx512_gather<0x90, "vpgatherdq", VK8WM, VR512, vy64xmem>,
3967 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3968defm VPGATHERDDZ : avx512_gather<0x90, "vpgatherdd", VK16WM, VR512, vz32mem>,
3969 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3970
3971defm VPGATHERQQZ : avx512_gather<0x91, "vpgatherqq", VK8WM, VR512, vz64mem>,
3972 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3973defm VPGATHERQDZ : avx512_gather<0x91, "vpgatherqd", VK8WM, VR256X, vz64mem>,
3974 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3975
3976multiclass avx512_scatter<bits<8> opc, string OpcodeStr, RegisterClass KRC,
3977 RegisterClass RC, X86MemOperand memop> {
3978let mayStore = 1, Constraints = "$mask = $mask_wb" in
3979 def mr : AVX5128I<opc, MRMDestMem, (outs KRC:$mask_wb),
3980 (ins memop:$dst, KRC:$mask, RC:$src2),
3981 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003982 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003983 []>, EVEX, EVEX_K;
3984}
3985
Cameron McInally45325962014-03-26 13:50:50 +00003986let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003987defm VSCATTERDPDZ : avx512_scatter<0xA2, "vscatterdpd", VK8WM, VR512, vy64xmem>,
3988 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003989defm VSCATTERQPDZ : avx512_scatter<0xA3, "vscatterqpd", VK8WM, VR512, vz64mem>,
3990 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00003991}
3992
3993let ExeDomain = SSEPackedSingle in {
3994defm VSCATTERDPSZ : avx512_scatter<0xA2, "vscatterdps", VK16WM, VR512, vz32mem>,
3995 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003996defm VSCATTERQPSZ : avx512_scatter<0xA3, "vscatterqps", VK8WM, VR256X, vz64mem>,
3997 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00003998}
3999
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004000defm VPSCATTERDQZ : avx512_scatter<0xA0, "vpscatterdq", VK8WM, VR512, vy64xmem>,
4001 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4002defm VPSCATTERDDZ : avx512_scatter<0xA0, "vpscatterdd", VK16WM, VR512, vz32mem>,
4003 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4004
4005defm VPSCATTERQQZ : avx512_scatter<0xA1, "vpscatterqq", VK8WM, VR512, vz64mem>,
4006 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4007defm VPSCATTERQDZ : avx512_scatter<0xA1, "vpscatterqd", VK8WM, VR256X, vz64mem>,
4008 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4009
4010//===----------------------------------------------------------------------===//
4011// VSHUFPS - VSHUFPD Operations
4012
4013multiclass avx512_shufp<RegisterClass RC, X86MemOperand x86memop,
4014 ValueType vt, string OpcodeStr, PatFrag mem_frag,
4015 Domain d> {
4016 def rmi : AVX512PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
4017 (ins RC:$src1, x86memop:$src2, i8imm:$src3),
4018 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004019 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004020 [(set RC:$dst, (vt (X86Shufp RC:$src1, (mem_frag addr:$src2),
4021 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00004022 EVEX_4V, Sched<[WriteShuffleLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004023 def rri : AVX512PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
4024 (ins RC:$src1, RC:$src2, i8imm:$src3),
4025 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004026 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004027 [(set RC:$dst, (vt (X86Shufp RC:$src1, RC:$src2,
4028 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00004029 EVEX_4V, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004030}
4031
4032defm VSHUFPSZ : avx512_shufp<VR512, f512mem, v16f32, "vshufps", memopv16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004033 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004034defm VSHUFPDZ : avx512_shufp<VR512, f512mem, v8f64, "vshufpd", memopv8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004035 SSEPackedDouble>, PD, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004036
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00004037def : Pat<(v16i32 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4038 (VSHUFPSZrri VR512:$src1, VR512:$src2, imm:$imm)>;
4039def : Pat<(v16i32 (X86Shufp VR512:$src1,
4040 (memopv16i32 addr:$src2), (i8 imm:$imm))),
4041 (VSHUFPSZrmi VR512:$src1, addr:$src2, imm:$imm)>;
4042
4043def : Pat<(v8i64 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4044 (VSHUFPDZrri VR512:$src1, VR512:$src2, imm:$imm)>;
4045def : Pat<(v8i64 (X86Shufp VR512:$src1,
4046 (memopv8i64 addr:$src2), (i8 imm:$imm))),
4047 (VSHUFPDZrmi VR512:$src1, addr:$src2, imm:$imm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004048
4049multiclass avx512_alignr<string OpcodeStr, RegisterClass RC,
4050 X86MemOperand x86memop> {
4051 def rri : AVX512AIi8<0x03, MRMSrcReg, (outs RC:$dst),
4052 (ins RC:$src1, RC:$src2, i8imm:$src3),
4053 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004054 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004055 []>, EVEX_4V;
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004056 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004057 def rmi : AVX512AIi8<0x03, MRMSrcMem, (outs RC:$dst),
4058 (ins RC:$src1, x86memop:$src2, i8imm:$src3),
4059 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004060 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004061 []>, EVEX_4V;
4062}
4063defm VALIGND : avx512_alignr<"valignd", VR512, i512mem>,
4064 EVEX_V512, EVEX_CD8<32, CD8VF>;
4065defm VALIGNQ : avx512_alignr<"valignq", VR512, i512mem>,
4066 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
4067
4068def : Pat<(v16f32 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4069 (VALIGNDrri VR512:$src2, VR512:$src1, imm:$imm)>;
4070def : Pat<(v8f64 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4071 (VALIGNQrri VR512:$src2, VR512:$src1, imm:$imm)>;
4072def : Pat<(v16i32 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4073 (VALIGNDrri VR512:$src2, VR512:$src1, imm:$imm)>;
4074def : Pat<(v8i64 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4075 (VALIGNQrri VR512:$src2, VR512:$src1, imm:$imm)>;
4076
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004077// Helper fragments to match sext vXi1 to vXiY.
4078def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
4079def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
4080
4081multiclass avx512_vpabs<bits<8> opc, string OpcodeStr, ValueType OpVT,
4082 RegisterClass KRC, RegisterClass RC,
4083 X86MemOperand x86memop, X86MemOperand x86scalar_mop,
4084 string BrdcstStr> {
4085 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
4086 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
4087 []>, EVEX;
4088 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
4089 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
4090 []>, EVEX, EVEX_K;
4091 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
4092 !strconcat(OpcodeStr,
4093 " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4094 []>, EVEX, EVEX_KZ;
4095 let mayLoad = 1 in {
4096 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4097 (ins x86memop:$src),
4098 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
4099 []>, EVEX;
4100 def rmk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4101 (ins KRC:$mask, x86memop:$src),
4102 !strconcat(OpcodeStr,
4103 " \t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
4104 []>, EVEX, EVEX_K;
4105 def rmkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4106 (ins KRC:$mask, x86memop:$src),
4107 !strconcat(OpcodeStr,
4108 " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4109 []>, EVEX, EVEX_KZ;
4110 def rmb : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4111 (ins x86scalar_mop:$src),
4112 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
4113 ", $dst|$dst, ${src}", BrdcstStr, "}"),
4114 []>, EVEX, EVEX_B;
4115 def rmbk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4116 (ins KRC:$mask, x86scalar_mop:$src),
4117 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
4118 ", $dst {${mask}}|$dst {${mask}}, ${src}", BrdcstStr, "}"),
4119 []>, EVEX, EVEX_B, EVEX_K;
4120 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4121 (ins KRC:$mask, x86scalar_mop:$src),
4122 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
4123 ", $dst {${mask}} {z}|$dst {${mask}} {z}, ${src}",
4124 BrdcstStr, "}"),
4125 []>, EVEX, EVEX_B, EVEX_KZ;
4126 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004127}
4128
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004129defm VPABSDZ : avx512_vpabs<0x1E, "vpabsd", v16i32, VK16WM, VR512,
4130 i512mem, i32mem, "{1to16}">, EVEX_V512,
4131 EVEX_CD8<32, CD8VF>;
4132defm VPABSQZ : avx512_vpabs<0x1F, "vpabsq", v8i64, VK8WM, VR512,
4133 i512mem, i64mem, "{1to8}">, EVEX_V512, VEX_W,
4134 EVEX_CD8<64, CD8VF>;
4135
4136def : Pat<(xor
4137 (bc_v16i32 (v16i1sextv16i32)),
4138 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
4139 (VPABSDZrr VR512:$src)>;
4140def : Pat<(xor
4141 (bc_v8i64 (v8i1sextv8i64)),
4142 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
4143 (VPABSQZrr VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004144
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004145def : Pat<(v16i32 (int_x86_avx512_mask_pabs_d_512 (v16i32 VR512:$src),
4146 (v16i32 immAllZerosV), (i16 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004147 (VPABSDZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004148def : Pat<(v8i64 (int_x86_avx512_mask_pabs_q_512 (v8i64 VR512:$src),
4149 (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004150 (VPABSQZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004151
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004152multiclass avx512_conflict<bits<8> opc, string OpcodeStr,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004153 RegisterClass RC, RegisterClass KRC,
4154 X86MemOperand x86memop,
4155 X86MemOperand x86scalar_mop, string BrdcstStr> {
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004156 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4157 (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004158 !strconcat(OpcodeStr, " \t{$src, ${dst} |${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004159 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004160 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4161 (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004162 !strconcat(OpcodeStr, " \t{$src, ${dst}|${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004163 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004164 def rmb : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4165 (ins x86scalar_mop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004166 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004167 ", ${dst}|${dst}, ${src}", BrdcstStr, "}"),
4168 []>, EVEX, EVEX_B;
4169 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4170 (ins KRC:$mask, RC:$src),
4171 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004172 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004173 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004174 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4175 (ins KRC:$mask, x86memop:$src),
4176 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004177 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004178 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004179 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4180 (ins KRC:$mask, x86scalar_mop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004181 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004182 ", ${dst} {${mask}} {z}|${dst} {${mask}} {z}, ${src}",
4183 BrdcstStr, "}"),
4184 []>, EVEX, EVEX_KZ, EVEX_B;
4185
4186 let Constraints = "$src1 = $dst" in {
4187 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4188 (ins RC:$src1, KRC:$mask, RC:$src2),
4189 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004190 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004191 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004192 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4193 (ins RC:$src1, KRC:$mask, x86memop:$src2),
4194 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004195 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004196 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004197 def rmbk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4198 (ins RC:$src1, KRC:$mask, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004199 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004200 ", ${dst} {${mask}}|${dst} {${mask}}, ${src2}", BrdcstStr, "}"),
4201 []>, EVEX, EVEX_K, EVEX_B;
4202 }
4203}
4204
4205let Predicates = [HasCDI] in {
4206defm VPCONFLICTD : avx512_conflict<0xC4, "vpconflictd", VR512, VK16WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004207 i512mem, i32mem, "{1to16}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004208 EVEX_V512, EVEX_CD8<32, CD8VF>;
4209
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004210
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004211defm VPCONFLICTQ : avx512_conflict<0xC4, "vpconflictq", VR512, VK8WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004212 i512mem, i64mem, "{1to8}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004213 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004214
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004215}
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004216
4217def : Pat<(int_x86_avx512_mask_conflict_d_512 VR512:$src2, VR512:$src1,
4218 GR16:$mask),
4219 (VPCONFLICTDrrk VR512:$src1,
4220 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
4221
4222def : Pat<(int_x86_avx512_mask_conflict_q_512 VR512:$src2, VR512:$src1,
4223 GR8:$mask),
4224 (VPCONFLICTQrrk VR512:$src1,
4225 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00004226
4227def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
4228def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
4229def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;