blob: 328d74f8d7aa4a7b162e9b673de54dadb28df02c [file] [log] [blame]
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001// Bitcasts between 512-bit vector types. Return the original type since
2// no instruction is needed for the conversion
3let Predicates = [HasAVX512] in {
4 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
5 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
6 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
7 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
8 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
9 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
10 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
11 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
12 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
13 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
14 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
15 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
16 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
17
18 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
19 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
20 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
21 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
22 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
23 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
24 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
25 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
26 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
27 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
28 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
29 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
30 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
31 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
32 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
33 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
34 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
35 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
36 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
37 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
38 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
39 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
40 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
41 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
42 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
43 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
44 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
45 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
46 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
47 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
48
49// Bitcasts between 256-bit vector types. Return the original type since
50// no instruction is needed for the conversion
51 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
52 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
53 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
54 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
55 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
56 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
57 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
58 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
59 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
60 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
61 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
62 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
63 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
64 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
65 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
66 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
67 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
68 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
69 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
70 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
71 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
72 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
73 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
74 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
75 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
76 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
77 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
78 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
79 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
80 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
81}
82
83//
84// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
85//
86
87let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
88 isPseudo = 1, Predicates = [HasAVX512] in {
89def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
90 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
91}
92
Craig Topperfb1746b2014-01-30 06:03:19 +000093let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000094def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
95def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
96def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +000097}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000098
99//===----------------------------------------------------------------------===//
100// AVX-512 - VECTOR INSERT
101//
102// -- 32x8 form --
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000103let hasSideEffects = 0, ExeDomain = SSEPackedSingle in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000104def VINSERTF32x4rr : AVX512AIi8<0x18, MRMSrcReg, (outs VR512:$dst),
105 (ins VR512:$src1, VR128X:$src2, i8imm:$src3),
106 "vinsertf32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
107 []>, EVEX_4V, EVEX_V512;
108let mayLoad = 1 in
109def VINSERTF32x4rm : AVX512AIi8<0x18, MRMSrcMem, (outs VR512:$dst),
110 (ins VR512:$src1, f128mem:$src2, i8imm:$src3),
111 "vinsertf32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
112 []>, EVEX_4V, EVEX_V512, EVEX_CD8<32, CD8VT4>;
113}
114
115// -- 64x4 fp form --
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000116let hasSideEffects = 0, ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000117def VINSERTF64x4rr : AVX512AIi8<0x1a, MRMSrcReg, (outs VR512:$dst),
118 (ins VR512:$src1, VR256X:$src2, i8imm:$src3),
119 "vinsertf64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
120 []>, EVEX_4V, EVEX_V512, VEX_W;
121let mayLoad = 1 in
122def VINSERTF64x4rm : AVX512AIi8<0x1a, MRMSrcMem, (outs VR512:$dst),
123 (ins VR512:$src1, i256mem:$src2, i8imm:$src3),
124 "vinsertf64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
125 []>, EVEX_4V, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
126}
127// -- 32x4 integer form --
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000128let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000129def VINSERTI32x4rr : AVX512AIi8<0x38, MRMSrcReg, (outs VR512:$dst),
130 (ins VR512:$src1, VR128X:$src2, i8imm:$src3),
131 "vinserti32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
132 []>, EVEX_4V, EVEX_V512;
133let mayLoad = 1 in
134def VINSERTI32x4rm : AVX512AIi8<0x38, MRMSrcMem, (outs VR512:$dst),
135 (ins VR512:$src1, i128mem:$src2, i8imm:$src3),
136 "vinserti32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
137 []>, EVEX_4V, EVEX_V512, EVEX_CD8<32, CD8VT4>;
138
139}
140
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000141let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000142// -- 64x4 form --
143def VINSERTI64x4rr : AVX512AIi8<0x3a, MRMSrcReg, (outs VR512:$dst),
144 (ins VR512:$src1, VR256X:$src2, i8imm:$src3),
145 "vinserti64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
146 []>, EVEX_4V, EVEX_V512, VEX_W;
147let mayLoad = 1 in
148def VINSERTI64x4rm : AVX512AIi8<0x3a, MRMSrcMem, (outs VR512:$dst),
149 (ins VR512:$src1, i256mem:$src2, i8imm:$src3),
150 "vinserti64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
151 []>, EVEX_4V, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
152}
153
154def : Pat<(vinsert128_insert:$ins (v16f32 VR512:$src1), (v4f32 VR128X:$src2),
155 (iPTR imm)), (VINSERTF32x4rr VR512:$src1, VR128X:$src2,
156 (INSERT_get_vinsert128_imm VR512:$ins))>;
157def : Pat<(vinsert128_insert:$ins (v8f64 VR512:$src1), (v2f64 VR128X:$src2),
158 (iPTR imm)), (VINSERTF32x4rr VR512:$src1, VR128X:$src2,
159 (INSERT_get_vinsert128_imm VR512:$ins))>;
160def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (v2i64 VR128X:$src2),
161 (iPTR imm)), (VINSERTI32x4rr VR512:$src1, VR128X:$src2,
162 (INSERT_get_vinsert128_imm VR512:$ins))>;
163def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1), (v4i32 VR128X:$src2),
164 (iPTR imm)), (VINSERTI32x4rr VR512:$src1, VR128X:$src2,
165 (INSERT_get_vinsert128_imm VR512:$ins))>;
166
167def : Pat<(vinsert128_insert:$ins (v16f32 VR512:$src1), (loadv4f32 addr:$src2),
168 (iPTR imm)), (VINSERTF32x4rm VR512:$src1, addr:$src2,
169 (INSERT_get_vinsert128_imm VR512:$ins))>;
170def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1),
171 (bc_v4i32 (loadv2i64 addr:$src2)),
172 (iPTR imm)), (VINSERTI32x4rm VR512:$src1, addr:$src2,
173 (INSERT_get_vinsert128_imm VR512:$ins))>;
174def : Pat<(vinsert128_insert:$ins (v8f64 VR512:$src1), (loadv2f64 addr:$src2),
175 (iPTR imm)), (VINSERTF32x4rm VR512:$src1, addr:$src2,
176 (INSERT_get_vinsert128_imm VR512:$ins))>;
177def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (loadv2i64 addr:$src2),
178 (iPTR imm)), (VINSERTI32x4rm VR512:$src1, addr:$src2,
179 (INSERT_get_vinsert128_imm VR512:$ins))>;
180
181def : Pat<(vinsert256_insert:$ins (v16f32 VR512:$src1), (v8f32 VR256X:$src2),
182 (iPTR imm)), (VINSERTF64x4rr VR512:$src1, VR256X:$src2,
183 (INSERT_get_vinsert256_imm VR512:$ins))>;
184def : Pat<(vinsert256_insert:$ins (v8f64 VR512:$src1), (v4f64 VR256X:$src2),
185 (iPTR imm)), (VINSERTF64x4rr VR512:$src1, VR256X:$src2,
186 (INSERT_get_vinsert256_imm VR512:$ins))>;
187def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (v4i64 VR256X:$src2),
188 (iPTR imm)), (VINSERTI64x4rr VR512:$src1, VR256X:$src2,
189 (INSERT_get_vinsert256_imm VR512:$ins))>;
190def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1), (v8i32 VR256X:$src2),
191 (iPTR imm)), (VINSERTI64x4rr VR512:$src1, VR256X:$src2,
192 (INSERT_get_vinsert256_imm VR512:$ins))>;
193
194def : Pat<(vinsert256_insert:$ins (v16f32 VR512:$src1), (loadv8f32 addr:$src2),
195 (iPTR imm)), (VINSERTF64x4rm VR512:$src1, addr:$src2,
196 (INSERT_get_vinsert256_imm VR512:$ins))>;
197def : Pat<(vinsert256_insert:$ins (v8f64 VR512:$src1), (loadv4f64 addr:$src2),
198 (iPTR imm)), (VINSERTF64x4rm VR512:$src1, addr:$src2,
199 (INSERT_get_vinsert256_imm VR512:$ins))>;
200def : Pat<(vinsert256_insert:$ins (v8i64 VR512:$src1), (loadv4i64 addr:$src2),
201 (iPTR imm)), (VINSERTI64x4rm VR512:$src1, addr:$src2,
202 (INSERT_get_vinsert256_imm VR512:$ins))>;
203def : Pat<(vinsert256_insert:$ins (v16i32 VR512:$src1),
204 (bc_v8i32 (loadv4i64 addr:$src2)),
205 (iPTR imm)), (VINSERTI64x4rm VR512:$src1, addr:$src2,
206 (INSERT_get_vinsert256_imm VR512:$ins))>;
207
208// vinsertps - insert f32 to XMM
209def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
210 (ins VR128X:$src1, VR128X:$src2, u32u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000211 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000212 [(set VR128X:$dst, (X86insrtps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
213 EVEX_4V;
214def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
215 (ins VR128X:$src1, f32mem:$src2, u32u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000216 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000217 [(set VR128X:$dst, (X86insrtps VR128X:$src1,
218 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
219 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
220
221//===----------------------------------------------------------------------===//
222// AVX-512 VECTOR EXTRACT
223//---
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000224let hasSideEffects = 0, ExeDomain = SSEPackedSingle in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000225// -- 32x4 form --
226def VEXTRACTF32x4rr : AVX512AIi8<0x19, MRMDestReg, (outs VR128X:$dst),
227 (ins VR512:$src1, i8imm:$src2),
228 "vextractf32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
229 []>, EVEX, EVEX_V512;
230def VEXTRACTF32x4mr : AVX512AIi8<0x19, MRMDestMem, (outs),
231 (ins f128mem:$dst, VR512:$src1, i8imm:$src2),
232 "vextractf32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
233 []>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VT4>;
234
235// -- 64x4 form --
236def VEXTRACTF64x4rr : AVX512AIi8<0x1b, MRMDestReg, (outs VR256X:$dst),
237 (ins VR512:$src1, i8imm:$src2),
238 "vextractf64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
239 []>, EVEX, EVEX_V512, VEX_W;
240let mayStore = 1 in
241def VEXTRACTF64x4mr : AVX512AIi8<0x1b, MRMDestMem, (outs),
242 (ins f256mem:$dst, VR512:$src1, i8imm:$src2),
243 "vextractf64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
244 []>, EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
245}
246
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000247let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000248// -- 32x4 form --
249def VEXTRACTI32x4rr : AVX512AIi8<0x39, MRMDestReg, (outs VR128X:$dst),
250 (ins VR512:$src1, i8imm:$src2),
251 "vextracti32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
252 []>, EVEX, EVEX_V512;
253def VEXTRACTI32x4mr : AVX512AIi8<0x39, MRMDestMem, (outs),
254 (ins i128mem:$dst, VR512:$src1, i8imm:$src2),
255 "vextracti32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
256 []>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VT4>;
257
258// -- 64x4 form --
259def VEXTRACTI64x4rr : AVX512AIi8<0x3b, MRMDestReg, (outs VR256X:$dst),
260 (ins VR512:$src1, i8imm:$src2),
261 "vextracti64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
262 []>, EVEX, EVEX_V512, VEX_W;
263let mayStore = 1 in
264def VEXTRACTI64x4mr : AVX512AIi8<0x3b, MRMDestMem, (outs),
265 (ins i256mem:$dst, VR512:$src1, i8imm:$src2),
266 "vextracti64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
267 []>, EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
268}
269
270def : Pat<(vextract128_extract:$ext (v16f32 VR512:$src1), (iPTR imm)),
271 (v4f32 (VEXTRACTF32x4rr VR512:$src1,
272 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
273
274def : Pat<(vextract128_extract:$ext VR512:$src1, (iPTR imm)),
275 (v4i32 (VEXTRACTF32x4rr VR512:$src1,
276 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
277
278def : Pat<(vextract128_extract:$ext (v8f64 VR512:$src1), (iPTR imm)),
279 (v2f64 (VEXTRACTF32x4rr VR512:$src1,
280 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
281
282def : Pat<(vextract128_extract:$ext (v8i64 VR512:$src1), (iPTR imm)),
283 (v2i64 (VEXTRACTI32x4rr VR512:$src1,
284 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
285
286
287def : Pat<(vextract256_extract:$ext (v16f32 VR512:$src1), (iPTR imm)),
288 (v8f32 (VEXTRACTF64x4rr VR512:$src1,
289 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
290
291def : Pat<(vextract256_extract:$ext (v16i32 VR512:$src1), (iPTR imm)),
292 (v8i32 (VEXTRACTI64x4rr VR512:$src1,
293 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
294
295def : Pat<(vextract256_extract:$ext (v8f64 VR512:$src1), (iPTR imm)),
296 (v4f64 (VEXTRACTF64x4rr VR512:$src1,
297 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
298
299def : Pat<(vextract256_extract:$ext (v8i64 VR512:$src1), (iPTR imm)),
300 (v4i64 (VEXTRACTI64x4rr VR512:$src1,
301 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
302
303// A 256-bit subvector extract from the first 512-bit vector position
304// is a subregister copy that needs no instruction.
305def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
306 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
307def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
308 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
309def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
310 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
311def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
312 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
313
314// zmm -> xmm
315def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
316 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
317def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
318 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
319def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
320 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
321def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
322 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
323
324
325// A 128-bit subvector insert to the first 512-bit vector position
326// is a subregister copy that needs no instruction.
327def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
328 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
329 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
330 sub_ymm)>;
331def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
332 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
333 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
334 sub_ymm)>;
335def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
336 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
337 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
338 sub_ymm)>;
339def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
340 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
341 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
342 sub_ymm)>;
343
344def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
345 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
346def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
347 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
348def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
349 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
350def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
351 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
352
353// vextractps - extract 32 bits from XMM
354def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
355 (ins VR128X:$src1, u32u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000356 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000357 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
358 EVEX;
359
360def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
361 (ins f32mem:$dst, VR128X:$src1, u32u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000362 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000363 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000364 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000365
366//===---------------------------------------------------------------------===//
367// AVX-512 BROADCAST
368//---
369multiclass avx512_fp_broadcast<bits<8> opc, string OpcodeStr,
370 RegisterClass DestRC,
371 RegisterClass SrcRC, X86MemOperand x86memop> {
372 def rr : AVX5128I<opc, MRMSrcReg, (outs DestRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000373 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000374 []>, EVEX;
375 def rm : AVX5128I<opc, MRMSrcMem, (outs DestRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000376 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),[]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000377}
378let ExeDomain = SSEPackedSingle in {
Elena Demikhovskycf088092013-12-11 14:31:04 +0000379 defm VBROADCASTSSZ : avx512_fp_broadcast<0x18, "vbroadcastss", VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000380 VR128X, f32mem>,
381 EVEX_V512, EVEX_CD8<32, CD8VT1>;
382}
383
384let ExeDomain = SSEPackedDouble in {
Elena Demikhovskycf088092013-12-11 14:31:04 +0000385 defm VBROADCASTSDZ : avx512_fp_broadcast<0x19, "vbroadcastsd", VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000386 VR128X, f64mem>,
387 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
388}
389
390def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
391 (VBROADCASTSSZrm addr:$src)>;
392def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
393 (VBROADCASTSDZrm addr:$src)>;
394
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000395def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
396 (VBROADCASTSSZrm addr:$src)>;
397def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
398 (VBROADCASTSDZrm addr:$src)>;
399
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000400multiclass avx512_int_broadcast_reg<bits<8> opc, string OpcodeStr,
401 RegisterClass SrcRC, RegisterClass KRC> {
402 def Zrr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000403 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000404 []>, EVEX, EVEX_V512;
405 def Zkrr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst),
406 (ins KRC:$mask, SrcRC:$src),
407 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000408 " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000409 []>, EVEX, EVEX_V512, EVEX_KZ;
410}
411
412defm VPBROADCASTDr : avx512_int_broadcast_reg<0x7C, "vpbroadcastd", GR32, VK16WM>;
413defm VPBROADCASTQr : avx512_int_broadcast_reg<0x7C, "vpbroadcastq", GR64, VK8WM>,
414 VEX_W;
415
416def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
417 (VPBROADCASTDrZkrr VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
418
419def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
420 (VPBROADCASTQrZkrr VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
421
422def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
423 (VPBROADCASTDrZrr GR32:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +0000424def : Pat<(v16i32 (X86VBroadcastm VK16WM:$mask, (i32 GR32:$src))),
425 (VPBROADCASTDrZkrr VK16WM:$mask, GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000426def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
427 (VPBROADCASTQrZrr GR64:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000428def : Pat<(v8i64 (X86VBroadcastm VK8WM:$mask, (i64 GR64:$src))),
429 (VPBROADCASTQrZkrr VK8WM:$mask, GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000430
Cameron McInally394d5572013-10-31 13:56:31 +0000431def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
432 (VPBROADCASTDrZrr GR32:$src)>;
433def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
434 (VPBROADCASTQrZrr GR64:$src)>;
435
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000436def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
437 (v16i32 immAllZerosV), (i16 GR16:$mask))),
438 (VPBROADCASTDrZkrr (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
439def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
440 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
441 (VPBROADCASTQrZkrr (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
442
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000443multiclass avx512_int_broadcast_rm<bits<8> opc, string OpcodeStr,
444 X86MemOperand x86memop, PatFrag ld_frag,
445 RegisterClass DstRC, ValueType OpVT, ValueType SrcVT,
446 RegisterClass KRC> {
447 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins VR128X:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000448 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000449 [(set DstRC:$dst,
450 (OpVT (X86VBroadcast (SrcVT VR128X:$src))))]>, EVEX;
451 def krr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
452 VR128X:$src),
453 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000454 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000455 [(set DstRC:$dst,
456 (OpVT (X86VBroadcastm KRC:$mask, (SrcVT VR128X:$src))))]>,
457 EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000458 let mayLoad = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000459 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000460 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000461 [(set DstRC:$dst,
462 (OpVT (X86VBroadcast (ld_frag addr:$src))))]>, EVEX;
463 def krm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
464 x86memop:$src),
465 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000466 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000467 [(set DstRC:$dst, (OpVT (X86VBroadcastm KRC:$mask,
468 (ld_frag addr:$src))))]>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000469 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000470}
471
472defm VPBROADCASTDZ : avx512_int_broadcast_rm<0x58, "vpbroadcastd", i32mem,
473 loadi32, VR512, v16i32, v4i32, VK16WM>,
474 EVEX_V512, EVEX_CD8<32, CD8VT1>;
475defm VPBROADCASTQZ : avx512_int_broadcast_rm<0x59, "vpbroadcastq", i64mem,
476 loadi64, VR512, v8i64, v2i64, VK8WM>, EVEX_V512, VEX_W,
477 EVEX_CD8<64, CD8VT1>;
478
Cameron McInally394d5572013-10-31 13:56:31 +0000479def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_512 (v4i32 VR128X:$src))),
480 (VPBROADCASTDZrr VR128X:$src)>;
481def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_512 (v2i64 VR128X:$src))),
482 (VPBROADCASTQZrr VR128X:$src)>;
483
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000484def : Pat<(v16f32 (X86VBroadcast (v4f32 VR128X:$src))),
485 (VBROADCASTSSZrr VR128X:$src)>;
486def : Pat<(v8f64 (X86VBroadcast (v2f64 VR128X:$src))),
487 (VBROADCASTSDZrr VR128X:$src)>;
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000488
489def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))),
490 (VBROADCASTSSZrr VR128X:$src)>;
491def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))),
492 (VBROADCASTSDZrr VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000493
494// Provide fallback in case the load node that is used in the patterns above
495// is used by additional users, which prevents the pattern selection.
496def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
497 (VBROADCASTSSZrr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
498def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
499 (VBROADCASTSDZrr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
500
501
502let Predicates = [HasAVX512] in {
503def : Pat<(v8i32 (X86VBroadcastm (v8i1 VK8WM:$mask), (loadi32 addr:$src))),
504 (EXTRACT_SUBREG
505 (v16i32 (VPBROADCASTDZkrm (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
506 addr:$src)), sub_ymm)>;
507}
508//===----------------------------------------------------------------------===//
509// AVX-512 BROADCAST MASK TO VECTOR REGISTER
510//---
511
512multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
513 RegisterClass DstRC, RegisterClass KRC,
514 ValueType OpVT, ValueType SrcVT> {
515def rr : AVX512XS8I<opc, MRMDestReg, (outs DstRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000516 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000517 []>, EVEX;
518}
519
520defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d", VR512,
521 VK16, v16i32, v16i1>, EVEX_V512;
522defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q", VR512,
523 VK8, v8i64, v8i1>, EVEX_V512, VEX_W;
524
525//===----------------------------------------------------------------------===//
526// AVX-512 - VPERM
527//
528// -- immediate form --
529multiclass avx512_perm_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
530 SDNode OpNode, PatFrag mem_frag,
531 X86MemOperand x86memop, ValueType OpVT> {
532 def ri : AVX512AIi8<opc, MRMSrcReg, (outs RC:$dst),
533 (ins RC:$src1, i8imm:$src2),
534 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000535 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000536 [(set RC:$dst,
537 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
538 EVEX;
539 def mi : AVX512AIi8<opc, MRMSrcMem, (outs RC:$dst),
540 (ins x86memop:$src1, i8imm:$src2),
541 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000542 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000543 [(set RC:$dst,
544 (OpVT (OpNode (mem_frag addr:$src1),
545 (i8 imm:$src2))))]>, EVEX;
546}
547
548defm VPERMQZ : avx512_perm_imm<0x00, "vpermq", VR512, X86VPermi, memopv8i64,
549 i512mem, v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
550let ExeDomain = SSEPackedDouble in
551defm VPERMPDZ : avx512_perm_imm<0x01, "vpermpd", VR512, X86VPermi, memopv8f64,
552 f512mem, v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
553
554// -- VPERM - register form --
555multiclass avx512_perm<bits<8> opc, string OpcodeStr, RegisterClass RC,
556 PatFrag mem_frag, X86MemOperand x86memop, ValueType OpVT> {
557
558 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
559 (ins RC:$src1, RC:$src2),
560 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000561 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000562 [(set RC:$dst,
563 (OpVT (X86VPermv RC:$src1, RC:$src2)))]>, EVEX_4V;
564
565 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
566 (ins RC:$src1, x86memop:$src2),
567 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000568 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000569 [(set RC:$dst,
570 (OpVT (X86VPermv RC:$src1, (mem_frag addr:$src2))))]>,
571 EVEX_4V;
572}
573
574defm VPERMDZ : avx512_perm<0x36, "vpermd", VR512, memopv16i32, i512mem,
575 v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
576defm VPERMQZ : avx512_perm<0x36, "vpermq", VR512, memopv8i64, i512mem,
577 v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
578let ExeDomain = SSEPackedSingle in
579defm VPERMPSZ : avx512_perm<0x16, "vpermps", VR512, memopv16f32, f512mem,
580 v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
581let ExeDomain = SSEPackedDouble in
582defm VPERMPDZ : avx512_perm<0x16, "vpermpd", VR512, memopv8f64, f512mem,
583 v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
584
585// -- VPERM2I - 3 source operands form --
586multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr, RegisterClass RC,
587 PatFrag mem_frag, X86MemOperand x86memop,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000588 SDNode OpNode, ValueType OpVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000589let Constraints = "$src1 = $dst" in {
590 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
591 (ins RC:$src1, RC:$src2, RC:$src3),
592 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000593 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000594 [(set RC:$dst,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000595 (OpVT (OpNode RC:$src1, RC:$src2, RC:$src3)))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000596 EVEX_4V;
597
598 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
599 (ins RC:$src1, RC:$src2, x86memop:$src3),
600 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000601 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000602 [(set RC:$dst,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000603 (OpVT (OpNode RC:$src1, RC:$src2,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000604 (mem_frag addr:$src3))))]>, EVEX_4V;
605 }
606}
607defm VPERMI2D : avx512_perm_3src<0x76, "vpermi2d", VR512, memopv16i32, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000608 X86VPermiv3, v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000609defm VPERMI2Q : avx512_perm_3src<0x76, "vpermi2q", VR512, memopv8i64, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000610 X86VPermiv3, v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000611defm VPERMI2PS : avx512_perm_3src<0x77, "vpermi2ps", VR512, memopv16f32, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000612 X86VPermiv3, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000613defm VPERMI2PD : avx512_perm_3src<0x77, "vpermi2pd", VR512, memopv8f64, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000614 X86VPermiv3, v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000615
Elena Demikhovskya30e4372014-02-05 07:05:03 +0000616defm VPERMT2D : avx512_perm_3src<0x7E, "vpermt2d", VR512, memopv16i32, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000617 X86VPermv3, v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +0000618defm VPERMT2Q : avx512_perm_3src<0x7E, "vpermt2q", VR512, memopv8i64, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000619 X86VPermv3, v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +0000620defm VPERMT2PS : avx512_perm_3src<0x7F, "vpermt2ps", VR512, memopv16f32, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000621 X86VPermv3, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +0000622defm VPERMT2PD : avx512_perm_3src<0x7F, "vpermt2pd", VR512, memopv8f64, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000623 X86VPermv3, v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000624//===----------------------------------------------------------------------===//
625// AVX-512 - BLEND using mask
626//
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000627multiclass avx512_blendmask<bits<8> opc, string OpcodeStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000628 RegisterClass KRC, RegisterClass RC,
629 X86MemOperand x86memop, PatFrag mem_frag,
630 SDNode OpNode, ValueType vt> {
631 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000632 (ins KRC:$mask, RC:$src1, RC:$src2),
633 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000634 " \t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000635 [(set RC:$dst, (OpNode KRC:$mask, (vt RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000636 (vt RC:$src1)))]>, EVEX_4V, EVEX_K;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000637 let mayLoad = 1 in
638 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
639 (ins KRC:$mask, RC:$src1, x86memop:$src2),
640 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000641 " \t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000642 []>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000643}
644
645let ExeDomain = SSEPackedSingle in
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000646defm VBLENDMPSZ : avx512_blendmask<0x65, "vblendmps",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000647 VK16WM, VR512, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000648 memopv16f32, vselect, v16f32>,
649 EVEX_CD8<32, CD8VF>, EVEX_V512;
650let ExeDomain = SSEPackedDouble in
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000651defm VBLENDMPDZ : avx512_blendmask<0x65, "vblendmpd",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000652 VK8WM, VR512, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000653 memopv8f64, vselect, v8f64>,
654 VEX_W, EVEX_CD8<64, CD8VF>, EVEX_V512;
655
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000656def : Pat<(v16f32 (int_x86_avx512_mask_blend_ps_512 (v16f32 VR512:$src1),
657 (v16f32 VR512:$src2), (i16 GR16:$mask))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000658 (VBLENDMPSZrr (COPY_TO_REGCLASS GR16:$mask, VK16WM),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000659 VR512:$src1, VR512:$src2)>;
660
661def : Pat<(v8f64 (int_x86_avx512_mask_blend_pd_512 (v8f64 VR512:$src1),
662 (v8f64 VR512:$src2), (i8 GR8:$mask))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000663 (VBLENDMPDZrr (COPY_TO_REGCLASS GR8:$mask, VK8WM),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000664 VR512:$src1, VR512:$src2)>;
665
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000666defm VPBLENDMDZ : avx512_blendmask<0x64, "vpblendmd",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000667 VK16WM, VR512, f512mem,
668 memopv16i32, vselect, v16i32>,
669 EVEX_CD8<32, CD8VF>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000670
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000671defm VPBLENDMQZ : avx512_blendmask<0x64, "vpblendmq",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000672 VK8WM, VR512, f512mem,
673 memopv8i64, vselect, v8i64>,
674 VEX_W, EVEX_CD8<64, CD8VF>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000675
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000676def : Pat<(v16i32 (int_x86_avx512_mask_blend_d_512 (v16i32 VR512:$src1),
677 (v16i32 VR512:$src2), (i16 GR16:$mask))),
678 (VPBLENDMDZrr (COPY_TO_REGCLASS GR16:$mask, VK16),
679 VR512:$src1, VR512:$src2)>;
680
681def : Pat<(v8i64 (int_x86_avx512_mask_blend_q_512 (v8i64 VR512:$src1),
682 (v8i64 VR512:$src2), (i8 GR8:$mask))),
683 (VPBLENDMQZrr (COPY_TO_REGCLASS GR8:$mask, VK8),
684 VR512:$src1, VR512:$src2)>;
685
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000686let Predicates = [HasAVX512] in {
687def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
688 (v8f32 VR256X:$src2))),
689 (EXTRACT_SUBREG
690 (v16f32 (VBLENDMPSZrr (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
691 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
692 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
693
694def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
695 (v8i32 VR256X:$src2))),
696 (EXTRACT_SUBREG
697 (v16i32 (VPBLENDMDZrr (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
698 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
699 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
700}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000701//===----------------------------------------------------------------------===//
702// Compare Instructions
703//===----------------------------------------------------------------------===//
704
705// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
706multiclass avx512_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
707 Operand CC, SDNode OpNode, ValueType VT,
708 PatFrag ld_frag, string asm, string asm_alt> {
709 def rr : AVX512Ii8<0xC2, MRMSrcReg,
710 (outs VK1:$dst), (ins RC:$src1, RC:$src2, CC:$cc), asm,
711 [(set VK1:$dst, (OpNode (VT RC:$src1), RC:$src2, imm:$cc))],
712 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
713 def rm : AVX512Ii8<0xC2, MRMSrcMem,
714 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, CC:$cc), asm,
715 [(set VK1:$dst, (OpNode (VT RC:$src1),
716 (ld_frag addr:$src2), imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper0550ce72014-01-05 04:55:55 +0000717 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000718 def rri_alt : AVX512Ii8<0xC2, MRMSrcReg,
719 (outs VK1:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
720 asm_alt, [], IIC_SSE_ALU_F32S_RR>, EVEX_4V;
721 def rmi_alt : AVX512Ii8<0xC2, MRMSrcMem,
722 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
723 asm_alt, [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
724 }
725}
726
727let Predicates = [HasAVX512] in {
728defm VCMPSSZ : avx512_cmp_scalar<FR32X, f32mem, AVXCC, X86cmpms, f32, loadf32,
729 "vcmp${cc}ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
730 "vcmpss\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
731 XS;
732defm VCMPSDZ : avx512_cmp_scalar<FR64X, f64mem, AVXCC, X86cmpms, f64, loadf64,
733 "vcmp${cc}sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
734 "vcmpsd\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
735 XD, VEX_W;
736}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000737
738multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, RegisterClass KRC,
739 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
740 SDNode OpNode, ValueType vt> {
741 def rr : AVX512BI<opc, MRMSrcReg,
742 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000743 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000744 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))],
745 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
746 def rm : AVX512BI<opc, MRMSrcMem,
747 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000748 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000749 [(set KRC:$dst, (OpNode (vt RC:$src1), (memop_frag addr:$src2)))],
750 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
751}
752
753defm VPCMPEQDZ : avx512_icmp_packed<0x76, "vpcmpeqd", VK16, VR512, i512mem,
Elena Demikhovskya5c38cb2014-02-24 10:08:30 +0000754 memopv16i32, X86pcmpeqm, v16i32>, EVEX_V512,
755 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000756defm VPCMPEQQZ : avx512_icmp_packed<0x29, "vpcmpeqq", VK8, VR512, i512mem,
Elena Demikhovskya5c38cb2014-02-24 10:08:30 +0000757 memopv8i64, X86pcmpeqm, v8i64>, T8PD, EVEX_V512,
758 VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000759
760defm VPCMPGTDZ : avx512_icmp_packed<0x66, "vpcmpgtd", VK16, VR512, i512mem,
Elena Demikhovskya5c38cb2014-02-24 10:08:30 +0000761 memopv16i32, X86pcmpgtm, v16i32>, EVEX_V512,
762 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000763defm VPCMPGTQZ : avx512_icmp_packed<0x37, "vpcmpgtq", VK8, VR512, i512mem,
Elena Demikhovskya5c38cb2014-02-24 10:08:30 +0000764 memopv8i64, X86pcmpgtm, v8i64>, T8PD, EVEX_V512,
765 VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000766
767def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
768 (COPY_TO_REGCLASS (VPCMPGTDZrr
769 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
770 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
771
772def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
773 (COPY_TO_REGCLASS (VPCMPEQDZrr
774 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
775 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
776
777multiclass avx512_icmp_cc<bits<8> opc, RegisterClass KRC,
778 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
779 SDNode OpNode, ValueType vt, Operand CC, string asm,
780 string asm_alt> {
781 def rri : AVX512AIi8<opc, MRMSrcReg,
782 (outs KRC:$dst), (ins RC:$src1, RC:$src2, CC:$cc), asm,
783 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2), imm:$cc))],
784 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
785 def rmi : AVX512AIi8<opc, MRMSrcMem,
786 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, CC:$cc), asm,
787 [(set KRC:$dst, (OpNode (vt RC:$src1), (memop_frag addr:$src2),
788 imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
789 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +0000790 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000791 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000792 (outs KRC:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000793 asm_alt, [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
794 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000795 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000796 asm_alt, [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
797 }
798}
799
800defm VPCMPDZ : avx512_icmp_cc<0x1F, VK16, VR512, i512mem, memopv16i32,
801 X86cmpm, v16i32, AVXCC,
802 "vpcmp${cc}d\t{$src2, $src1, $dst|$dst, $src1, $src2}",
803 "vpcmpd\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
804 EVEX_V512, EVEX_CD8<32, CD8VF>;
805defm VPCMPUDZ : avx512_icmp_cc<0x1E, VK16, VR512, i512mem, memopv16i32,
806 X86cmpmu, v16i32, AVXCC,
807 "vpcmp${cc}ud\t{$src2, $src1, $dst|$dst, $src1, $src2}",
808 "vpcmpud\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
809 EVEX_V512, EVEX_CD8<32, CD8VF>;
810
811defm VPCMPQZ : avx512_icmp_cc<0x1F, VK8, VR512, i512mem, memopv8i64,
812 X86cmpm, v8i64, AVXCC,
813 "vpcmp${cc}q\t{$src2, $src1, $dst|$dst, $src1, $src2}",
814 "vpcmpq\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
815 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
816defm VPCMPUQZ : avx512_icmp_cc<0x1E, VK8, VR512, i512mem, memopv8i64,
817 X86cmpmu, v8i64, AVXCC,
818 "vpcmp${cc}uq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
819 "vpcmpuq\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
820 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
821
822// avx512_cmp_packed - sse 1 & 2 compare packed instructions
823multiclass avx512_cmp_packed<RegisterClass KRC, RegisterClass RC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000824 X86MemOperand x86memop, ValueType vt,
825 string suffix, Domain d> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000826 def rri : AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000827 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
828 !strconcat("vcmp${cc}", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000829 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000830 [(set KRC:$dst, (X86cmpm (vt RC:$src1), (vt RC:$src2), imm:$cc))], d>;
831 def rrib: AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000832 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000833 !strconcat("vcmp${cc}", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000834 " \t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000835 [], d>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000836 def rmi : AVX512PIi8<0xC2, MRMSrcMem,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000837 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000838 !strconcat("vcmp${cc}", suffix,
839 " \t{$src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000840 [(set KRC:$dst,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000841 (X86cmpm (vt RC:$src1), (memop addr:$src2), imm:$cc))], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000842
843 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +0000844 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Craig Toppera328ee42013-10-09 04:24:38 +0000845 def rri_alt : AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000846 (outs RC:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000847 !strconcat("vcmp", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000848 " \t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Craig Toppera328ee42013-10-09 04:24:38 +0000849 def rmi_alt : AVX512PIi8<0xC2, MRMSrcMem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000850 (outs RC:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000851 !strconcat("vcmp", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000852 " \t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000853 }
854}
855
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000856defm VCMPPSZ : avx512_cmp_packed<VK16, VR512, f512mem, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +0000857 "ps", SSEPackedSingle>, PS, EVEX_4V, EVEX_V512,
Craig Topperda7160d2014-02-01 08:17:56 +0000858 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000859defm VCMPPDZ : avx512_cmp_packed<VK8, VR512, f512mem, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +0000860 "pd", SSEPackedDouble>, PD, EVEX_4V, VEX_W, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000861 EVEX_CD8<64, CD8VF>;
862
863def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
864 (COPY_TO_REGCLASS (VCMPPSZrri
865 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
866 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
867 imm:$cc), VK8)>;
868def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
869 (COPY_TO_REGCLASS (VPCMPDZrri
870 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
871 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
872 imm:$cc), VK8)>;
873def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
874 (COPY_TO_REGCLASS (VPCMPUDZrri
875 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
876 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
877 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000878
879def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
880 (v16f32 VR512:$src2), imm:$cc, (i16 -1),
881 FROUND_NO_EXC)),
882 (COPY_TO_REGCLASS (VCMPPSZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000883 (I8Imm imm:$cc)), GR16)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000884
885def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
886 (v8f64 VR512:$src2), imm:$cc, (i8 -1),
887 FROUND_NO_EXC)),
888 (COPY_TO_REGCLASS (VCMPPDZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000889 (I8Imm imm:$cc)), GR8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000890
891def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
892 (v16f32 VR512:$src2), imm:$cc, (i16 -1),
893 FROUND_CURRENT)),
894 (COPY_TO_REGCLASS (VCMPPSZrri VR512:$src1, VR512:$src2,
895 (I8Imm imm:$cc)), GR16)>;
896
897def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
898 (v8f64 VR512:$src2), imm:$cc, (i8 -1),
899 FROUND_CURRENT)),
900 (COPY_TO_REGCLASS (VCMPPDZrri VR512:$src1, VR512:$src2,
901 (I8Imm imm:$cc)), GR8)>;
902
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000903// Mask register copy, including
904// - copy between mask registers
905// - load/store mask registers
906// - copy from GPR to mask register and vice versa
907//
908multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
909 string OpcodeStr, RegisterClass KRC,
910 ValueType vt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000911 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000912 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000913 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000914 let mayLoad = 1 in
915 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000916 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000917 [(set KRC:$dst, (vt (load addr:$src)))]>;
918 let mayStore = 1 in
919 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000920 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000921 }
922}
923
924multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
925 string OpcodeStr,
926 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000927 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000928 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000929 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000930 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000931 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000932 }
933}
934
935let Predicates = [HasAVX512] in {
936 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Craig Topper5ccb6172014-02-18 00:21:49 +0000937 VEX, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000938 defm KMOVW : avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +0000939 VEX, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000940}
941
942let Predicates = [HasAVX512] in {
943 // GR16 from/to 16-bit mask
944 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
945 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
946 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
947 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
948
949 // Store kreg in memory
950 def : Pat<(store (v16i1 VK16:$src), addr:$dst),
951 (KMOVWmk addr:$dst, VK16:$src)>;
952
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000953 def : Pat<(store VK8:$src, addr:$dst),
954 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
955
956 def : Pat<(i1 (load addr:$src)),
957 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK1)>;
958
959 def : Pat<(v8i1 (load addr:$src)),
960 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +0000961
Elena Demikhovsky64c95482013-12-24 14:24:07 +0000962 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +0000963 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +0000964
965 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +0000966 (COPY_TO_REGCLASS
967 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
968 VK1)>;
969 def : Pat<(i1 (trunc (i16 GR16:$src))),
970 (COPY_TO_REGCLASS
971 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
972 VK1)>;
Elena Demikhovskyfe24a302013-12-22 10:13:18 +0000973
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +0000974 def : Pat<(i32 (zext VK1:$src)),
975 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +0000976 def : Pat<(i8 (zext VK1:$src)),
977 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +0000978 (AND32ri (KMOVWrk
979 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000980 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +0000981 (AND64ri8 (SUBREG_TO_REG (i64 0),
982 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +0000983 def : Pat<(i16 (zext VK1:$src)),
984 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +0000985 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
986 sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000987}
988// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
989let Predicates = [HasAVX512] in {
990 // GR from/to 8-bit mask without native support
991 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
992 (COPY_TO_REGCLASS
993 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)),
994 VK8)>;
995 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
996 (EXTRACT_SUBREG
997 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
998 sub_8bit)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000999
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001000 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001001 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001002 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001003 (COPY_TO_REGCLASS VK8:$src, VK1)>;
1004
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001005}
1006
1007// Mask unary operation
1008// - KNOT
1009multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
1010 RegisterClass KRC, SDPatternOperator OpNode> {
1011 let Predicates = [HasAVX512] in
1012 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001013 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001014 [(set KRC:$dst, (OpNode KRC:$src))]>;
1015}
1016
1017multiclass avx512_mask_unop_w<bits<8> opc, string OpcodeStr,
1018 SDPatternOperator OpNode> {
1019 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001020 VEX, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001021}
1022
1023defm KNOT : avx512_mask_unop_w<0x44, "knot", not>;
1024
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001025multiclass avx512_mask_unop_int<string IntName, string InstName> {
1026 let Predicates = [HasAVX512] in
1027 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1028 (i16 GR16:$src)),
1029 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1030 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
1031}
1032defm : avx512_mask_unop_int<"knot", "KNOT">;
1033
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001034def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
1035def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
1036 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
1037
1038// With AVX-512, 8-bit mask is promoted to 16-bit mask.
1039def : Pat<(not VK8:$src),
1040 (COPY_TO_REGCLASS
1041 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
1042
1043// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001044// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001045multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
1046 RegisterClass KRC, SDPatternOperator OpNode> {
1047 let Predicates = [HasAVX512] in
1048 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
1049 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001050 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001051 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
1052}
1053
1054multiclass avx512_mask_binop_w<bits<8> opc, string OpcodeStr,
1055 SDPatternOperator OpNode> {
1056 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001057 VEX_4V, VEX_L, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001058}
1059
1060def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
1061def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
1062
1063let isCommutable = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001064 defm KAND : avx512_mask_binop_w<0x41, "kand", and>;
1065 let isCommutable = 0 in
1066 defm KANDN : avx512_mask_binop_w<0x42, "kandn", andn>;
1067 defm KOR : avx512_mask_binop_w<0x45, "kor", or>;
1068 defm KXNOR : avx512_mask_binop_w<0x46, "kxnor", xnor>;
1069 defm KXOR : avx512_mask_binop_w<0x47, "kxor", xor>;
1070}
1071
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001072def : Pat<(xor VK1:$src1, VK1:$src2),
1073 (COPY_TO_REGCLASS (KXORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1074 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1075
1076def : Pat<(or VK1:$src1, VK1:$src2),
1077 (COPY_TO_REGCLASS (KORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1078 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1079
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00001080def : Pat<(and VK1:$src1, VK1:$src2),
1081 (COPY_TO_REGCLASS (KANDWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1082 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1083
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001084multiclass avx512_mask_binop_int<string IntName, string InstName> {
1085 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001086 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1087 (i16 GR16:$src1), (i16 GR16:$src2)),
1088 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1089 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1090 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001091}
1092
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001093defm : avx512_mask_binop_int<"kand", "KAND">;
1094defm : avx512_mask_binop_int<"kandn", "KANDN">;
1095defm : avx512_mask_binop_int<"kor", "KOR">;
1096defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
1097defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001098
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001099// With AVX-512, 8-bit mask is promoted to 16-bit mask.
1100multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
1101 let Predicates = [HasAVX512] in
1102 def : Pat<(OpNode VK8:$src1, VK8:$src2),
1103 (COPY_TO_REGCLASS
1104 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
1105 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
1106}
1107
1108defm : avx512_binop_pat<and, KANDWrr>;
1109defm : avx512_binop_pat<andn, KANDNWrr>;
1110defm : avx512_binop_pat<or, KORWrr>;
1111defm : avx512_binop_pat<xnor, KXNORWrr>;
1112defm : avx512_binop_pat<xor, KXORWrr>;
1113
1114// Mask unpacking
1115multiclass avx512_mask_unpck<bits<8> opc, string OpcodeStr,
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001116 RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001117 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001118 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001119 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001120 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001121}
1122
1123multiclass avx512_mask_unpck_bw<bits<8> opc, string OpcodeStr> {
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001124 defm BW : avx512_mask_unpck<opc, !strconcat(OpcodeStr, "bw"), VK16>,
Craig Topperae11aed2014-01-14 07:41:20 +00001125 VEX_4V, VEX_L, PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001126}
1127
1128defm KUNPCK : avx512_mask_unpck_bw<0x4b, "kunpck">;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001129def : Pat<(v16i1 (concat_vectors (v8i1 VK8:$src1), (v8i1 VK8:$src2))),
1130 (KUNPCKBWrr (COPY_TO_REGCLASS VK8:$src2, VK16),
1131 (COPY_TO_REGCLASS VK8:$src1, VK16))>;
1132
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001133
1134multiclass avx512_mask_unpck_int<string IntName, string InstName> {
1135 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001136 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw")
1137 (i16 GR16:$src1), (i16 GR16:$src2)),
1138 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr")
1139 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1140 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001141}
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001142defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001143
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001144// Mask bit testing
1145multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1146 SDNode OpNode> {
1147 let Predicates = [HasAVX512], Defs = [EFLAGS] in
1148 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001149 !strconcat(OpcodeStr, " \t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001150 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
1151}
1152
1153multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1154 defm W : avx512_mask_testop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001155 VEX, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001156}
1157
1158defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001159
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001160def : Pat<(X86cmp VK1:$src1, (i1 0)),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001161 (KORTESTWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001162 (COPY_TO_REGCLASS VK1:$src1, VK16))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001163
1164// Mask shift
1165multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1166 SDNode OpNode> {
1167 let Predicates = [HasAVX512] in
1168 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, i8imm:$imm),
1169 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001170 " \t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001171 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
1172}
1173
1174multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
1175 SDNode OpNode> {
1176 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topperae11aed2014-01-14 07:41:20 +00001177 VEX, TAPD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001178}
1179
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001180defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
1181defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001182
1183// Mask setting all 0s or 1s
1184multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
1185 let Predicates = [HasAVX512] in
1186 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
1187 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
1188 [(set KRC:$dst, (VT Val))]>;
1189}
1190
1191multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001192 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001193 defm W : avx512_mask_setop<VK16, v16i1, Val>;
1194}
1195
1196defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
1197defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
1198
1199// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1200let Predicates = [HasAVX512] in {
1201 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
1202 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001203 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
1204 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
1205 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001206}
1207def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
1208 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
1209
1210def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
1211 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
1212
1213def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
1214 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
1215
1216//===----------------------------------------------------------------------===//
1217// AVX-512 - Aligned and unaligned load and store
1218//
1219
1220multiclass avx512_mov_packed<bits<8> opc, RegisterClass RC, RegisterClass KRC,
1221 X86MemOperand x86memop, PatFrag ld_frag,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001222 string asm, Domain d, bit IsReMaterializable = 1> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001223let hasSideEffects = 0 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001224 def rr : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001225 !strconcat(asm, " \t{$src, $dst|$dst, $src}"), [], d>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001226 EVEX;
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001227let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001228 def rm : AVX512PI<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001229 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001230 [(set RC:$dst, (ld_frag addr:$src))], d>, EVEX;
1231let Constraints = "$src1 = $dst" in {
1232 def rrk : AVX512PI<opc, MRMSrcReg, (outs RC:$dst),
1233 (ins RC:$src1, KRC:$mask, RC:$src2),
1234 !strconcat(asm,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001235 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), [], d>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001236 EVEX, EVEX_K;
1237 def rmk : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
1238 (ins RC:$src1, KRC:$mask, x86memop:$src2),
1239 !strconcat(asm,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001240 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001241 [], d>, EVEX, EVEX_K;
1242}
1243}
1244
1245defm VMOVAPSZ : avx512_mov_packed<0x28, VR512, VK16WM, f512mem, alignedloadv16f32,
1246 "vmovaps", SSEPackedSingle>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001247 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001248defm VMOVAPDZ : avx512_mov_packed<0x28, VR512, VK8WM, f512mem, alignedloadv8f64,
1249 "vmovapd", SSEPackedDouble>,
Craig Topperae11aed2014-01-14 07:41:20 +00001250 PD, EVEX_V512, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001251 EVEX_CD8<64, CD8VF>;
1252defm VMOVUPSZ : avx512_mov_packed<0x10, VR512, VK16WM, f512mem, loadv16f32,
1253 "vmovups", SSEPackedSingle>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001254 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001255defm VMOVUPDZ : avx512_mov_packed<0x10, VR512, VK8WM, f512mem, loadv8f64,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001256 "vmovupd", SSEPackedDouble, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00001257 PD, EVEX_V512, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001258 EVEX_CD8<64, CD8VF>;
1259def VMOVAPSZmr : AVX512PI<0x29, MRMDestMem, (outs), (ins f512mem:$dst, VR512:$src),
1260 "vmovaps\t{$src, $dst|$dst, $src}",
1261 [(alignedstore512 (v16f32 VR512:$src), addr:$dst)],
Craig Topper5ccb6172014-02-18 00:21:49 +00001262 SSEPackedSingle>, EVEX, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001263def VMOVAPDZmr : AVX512PI<0x29, MRMDestMem, (outs), (ins f512mem:$dst, VR512:$src),
1264 "vmovapd\t{$src, $dst|$dst, $src}",
1265 [(alignedstore512 (v8f64 VR512:$src), addr:$dst)],
1266 SSEPackedDouble>, EVEX, EVEX_V512,
Craig Topperae11aed2014-01-14 07:41:20 +00001267 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001268def VMOVUPSZmr : AVX512PI<0x11, MRMDestMem, (outs), (ins f512mem:$dst, VR512:$src),
1269 "vmovups\t{$src, $dst|$dst, $src}",
1270 [(store (v16f32 VR512:$src), addr:$dst)],
Craig Topper5ccb6172014-02-18 00:21:49 +00001271 SSEPackedSingle>, EVEX, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001272def VMOVUPDZmr : AVX512PI<0x11, MRMDestMem, (outs), (ins f512mem:$dst, VR512:$src),
1273 "vmovupd\t{$src, $dst|$dst, $src}",
1274 [(store (v8f64 VR512:$src), addr:$dst)],
1275 SSEPackedDouble>, EVEX, EVEX_V512,
Craig Topperae11aed2014-01-14 07:41:20 +00001276 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001277
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001278let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001279 def VMOVDQA32rr : AVX512BI<0x6F, MRMSrcReg, (outs VR512:$dst),
1280 (ins VR512:$src),
1281 "vmovdqa32\t{$src, $dst|$dst, $src}", []>,
1282 EVEX, EVEX_V512;
1283 def VMOVDQA64rr : AVX512BI<0x6F, MRMSrcReg, (outs VR512:$dst),
1284 (ins VR512:$src),
1285 "vmovdqa64\t{$src, $dst|$dst, $src}", []>,
1286 EVEX, EVEX_V512, VEX_W;
1287let mayStore = 1 in {
1288 def VMOVDQA32mr : AVX512BI<0x7F, MRMDestMem, (outs),
1289 (ins i512mem:$dst, VR512:$src),
1290 "vmovdqa32\t{$src, $dst|$dst, $src}", []>,
1291 EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
1292 def VMOVDQA64mr : AVX512BI<0x7F, MRMDestMem, (outs),
1293 (ins i512mem:$dst, VR512:$src),
1294 "vmovdqa64\t{$src, $dst|$dst, $src}", []>,
1295 EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1296}
1297let mayLoad = 1 in {
1298def VMOVDQA32rm : AVX512BI<0x6F, MRMSrcMem, (outs VR512:$dst),
1299 (ins i512mem:$src),
1300 "vmovdqa32\t{$src, $dst|$dst, $src}", []>,
1301 EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
1302def VMOVDQA64rm : AVX512BI<0x6F, MRMSrcMem, (outs VR512:$dst),
1303 (ins i512mem:$src),
1304 "vmovdqa64\t{$src, $dst|$dst, $src}", []>,
1305 EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1306}
1307}
1308
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001309// 512-bit aligned load/store
1310def : Pat<(alignedloadv8i64 addr:$src), (VMOVDQA64rm addr:$src)>;
1311def : Pat<(alignedloadv16i32 addr:$src), (VMOVDQA32rm addr:$src)>;
1312
1313def : Pat<(alignedstore512 (v8i64 VR512:$src), addr:$dst),
1314 (VMOVDQA64mr addr:$dst, VR512:$src)>;
1315def : Pat<(alignedstore512 (v16i32 VR512:$src), addr:$dst),
1316 (VMOVDQA32mr addr:$dst, VR512:$src)>;
1317
1318multiclass avx512_mov_int<bits<8> load_opc, bits<8> store_opc, string asm,
1319 RegisterClass RC, RegisterClass KRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001320 PatFrag ld_frag, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001321let hasSideEffects = 0 in
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001322 def rr : AVX512XSI<load_opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001323 !strconcat(asm, " \t{$src, $dst|$dst, $src}"), []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001324let canFoldAsLoad = 1 in
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001325 def rm : AVX512XSI<load_opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001326 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001327 [(set RC:$dst, (ld_frag addr:$src))]>, EVEX;
1328let mayStore = 1 in
1329 def mr : AVX512XSI<store_opc, MRMDestMem, (outs),
1330 (ins x86memop:$dst, VR512:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001331 !strconcat(asm, " \t{$src, $dst|$dst, $src}"), []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001332let Constraints = "$src1 = $dst" in {
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001333 def rrk : AVX512XSI<load_opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001334 (ins RC:$src1, KRC:$mask, RC:$src2),
1335 !strconcat(asm,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001336 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001337 EVEX, EVEX_K;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001338 def rmk : AVX512XSI<load_opc, MRMSrcMem, (outs RC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001339 (ins RC:$src1, KRC:$mask, x86memop:$src2),
1340 !strconcat(asm,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001341 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001342 []>, EVEX, EVEX_K;
1343}
Elena Demikhovskya30e4372014-02-05 07:05:03 +00001344 def rrkz : AVX512XSI<load_opc, MRMSrcReg, (outs RC:$dst),
1345 (ins KRC:$mask, RC:$src),
1346 !strconcat(asm,
1347 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"), []>,
1348 EVEX, EVEX_KZ;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001349}
1350
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001351defm VMOVDQU32 : avx512_mov_int<0x6F, 0x7F, "vmovdqu32", VR512, VK16WM,
1352 memopv16i32, i512mem>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001353 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001354defm VMOVDQU64 : avx512_mov_int<0x6F, 0x7F, "vmovdqu64", VR512, VK8WM,
1355 memopv8i64, i512mem>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001356 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1357
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001358// 512-bit unaligned load/store
1359def : Pat<(loadv8i64 addr:$src), (VMOVDQU64rm addr:$src)>;
1360def : Pat<(loadv16i32 addr:$src), (VMOVDQU32rm addr:$src)>;
1361
1362def : Pat<(store (v8i64 VR512:$src), addr:$dst),
1363 (VMOVDQU64mr addr:$dst, VR512:$src)>;
1364def : Pat<(store (v16i32 VR512:$src), addr:$dst),
1365 (VMOVDQU32mr addr:$dst, VR512:$src)>;
1366
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001367let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00001368def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src),
1369 (bc_v8i64 (v16i32 immAllZerosV)))),
1370 (VMOVDQU64rrkz VK8WM:$mask, VR512:$src)>;
1371
1372def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
1373 (v8i64 VR512:$src))),
1374 (VMOVDQU64rrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
1375 VK8), VR512:$src)>;
1376
1377def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src),
1378 (v16i32 immAllZerosV))),
1379 (VMOVDQU32rrkz VK16WM:$mask, VR512:$src)>;
1380
1381def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
1382 (v16i32 VR512:$src))),
1383 (VMOVDQU32rrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
1384
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001385def : Pat<(v16f32 (vselect VK16WM:$mask, (v16f32 VR512:$src1),
1386 (v16f32 VR512:$src2))),
1387 (VMOVUPSZrrk VR512:$src2, VK16WM:$mask, VR512:$src1)>;
1388def : Pat<(v8f64 (vselect VK8WM:$mask, (v8f64 VR512:$src1),
1389 (v8f64 VR512:$src2))),
1390 (VMOVUPDZrrk VR512:$src2, VK8WM:$mask, VR512:$src1)>;
1391def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src1),
1392 (v16i32 VR512:$src2))),
1393 (VMOVDQU32rrk VR512:$src2, VK16WM:$mask, VR512:$src1)>;
1394def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src1),
1395 (v8i64 VR512:$src2))),
1396 (VMOVDQU64rrk VR512:$src2, VK8WM:$mask, VR512:$src1)>;
1397}
1398// Move Int Doubleword to Packed Double Int
1399//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001400def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001401 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001402 [(set VR128X:$dst,
1403 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
1404 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001405def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001406 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001407 [(set VR128X:$dst,
1408 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
1409 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001410def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001411 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001412 [(set VR128X:$dst,
1413 (v2i64 (scalar_to_vector GR64:$src)))],
1414 IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG;
Craig Topper88adf2a2013-10-12 05:41:08 +00001415let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001416def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001417 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001418 [(set FR64:$dst, (bitconvert GR64:$src))],
1419 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001420def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001421 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001422 [(set GR64:$dst, (bitconvert FR64:$src))],
1423 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001424}
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001425def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001426 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001427 [(store (i64 (bitconvert FR64:$src)), addr:$dst)],
1428 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
1429 EVEX_CD8<64, CD8VT1>;
1430
1431// Move Int Doubleword to Single Scalar
1432//
Craig Topper88adf2a2013-10-12 05:41:08 +00001433let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001434def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001435 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001436 [(set FR32X:$dst, (bitconvert GR32:$src))],
1437 IIC_SSE_MOVDQ>, EVEX, VEX_LIG;
1438
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001439def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001440 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001441 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
1442 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001443}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001444
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001445// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001446//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001447def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001448 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001449 [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src),
1450 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
1451 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001452def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001453 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001454 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001455 [(store (i32 (vector_extract (v4i32 VR128X:$src),
1456 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
1457 EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
1458
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001459// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001460//
1461def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001462 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001463 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
1464 (iPTR 0)))],
Craig Topperae11aed2014-01-14 07:41:20 +00001465 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_LIG, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001466 Requires<[HasAVX512, In64BitMode]>;
1467
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00001468def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001469 (ins i64mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001470 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001471 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
1472 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topperae11aed2014-01-14 07:41:20 +00001473 EVEX, PD, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001474 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
1475
1476// Move Scalar Single to Double Int
1477//
Craig Topper88adf2a2013-10-12 05:41:08 +00001478let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001479def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001480 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001481 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001482 [(set GR32:$dst, (bitconvert FR32X:$src))],
1483 IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001484def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001485 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001486 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001487 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
1488 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001489}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001490
1491// Move Quadword Int to Packed Quadword Int
1492//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001493def VMOVQI2PQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001494 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001495 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001496 [(set VR128X:$dst,
1497 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
1498 EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
1499
1500//===----------------------------------------------------------------------===//
1501// AVX-512 MOVSS, MOVSD
1502//===----------------------------------------------------------------------===//
1503
1504multiclass avx512_move_scalar <string asm, RegisterClass RC,
1505 SDNode OpNode, ValueType vt,
1506 X86MemOperand x86memop, PatFrag mem_pat> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001507 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001508 def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001509 !strconcat(asm, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001510 [(set VR128X:$dst, (vt (OpNode VR128X:$src1,
1511 (scalar_to_vector RC:$src2))))],
1512 IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001513 let Constraints = "$src1 = $dst" in
1514 def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst),
1515 (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3),
1516 !strconcat(asm,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001517 " \t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001518 [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001519 def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001520 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001521 [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>,
1522 EVEX, VEX_LIG;
1523 def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001524 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001525 [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>,
1526 EVEX, VEX_LIG;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001527 } //hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001528}
1529
1530let ExeDomain = SSEPackedSingle in
Elena Demikhovskycf088092013-12-11 14:31:04 +00001531defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001532 loadf32>, XS, EVEX_CD8<32, CD8VT1>;
1533
1534let ExeDomain = SSEPackedDouble in
Elena Demikhovskycf088092013-12-11 14:31:04 +00001535defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001536 loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
1537
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001538def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
1539 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
1540 VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
1541
1542def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
1543 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
1544 VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001545
1546// For the disassembler
Craig Topper3484fc22014-01-05 04:17:28 +00001547let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001548 def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
1549 (ins VR128X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001550 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001551 IIC_SSE_MOV_S_RR>,
1552 XS, EVEX_4V, VEX_LIG;
1553 def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
1554 (ins VR128X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001555 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001556 IIC_SSE_MOV_S_RR>,
1557 XD, EVEX_4V, VEX_LIG, VEX_W;
1558}
1559
1560let Predicates = [HasAVX512] in {
1561 let AddedComplexity = 15 in {
1562 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
1563 // MOVS{S,D} to the lower bits.
1564 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
1565 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
1566 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
1567 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
1568 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
1569 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
1570 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
1571 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
1572
1573 // Move low f32 and clear high bits.
1574 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
1575 (SUBREG_TO_REG (i32 0),
1576 (VMOVSSZrr (v4f32 (V_SET0)),
1577 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
1578 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
1579 (SUBREG_TO_REG (i32 0),
1580 (VMOVSSZrr (v4i32 (V_SET0)),
1581 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
1582 }
1583
1584 let AddedComplexity = 20 in {
1585 // MOVSSrm zeros the high parts of the register; represent this
1586 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
1587 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
1588 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1589 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
1590 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1591 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
1592 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1593
1594 // MOVSDrm zeros the high parts of the register; represent this
1595 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
1596 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
1597 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1598 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
1599 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1600 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
1601 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1602 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
1603 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1604 def : Pat<(v2f64 (X86vzload addr:$src)),
1605 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1606
1607 // Represent the same patterns above but in the form they appear for
1608 // 256-bit types
1609 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
1610 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00001611 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001612 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
1613 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
1614 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
1615 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
1616 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
1617 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
1618 }
1619 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
1620 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
1621 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
1622 FR32X:$src)), sub_xmm)>;
1623 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
1624 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
1625 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
1626 FR64X:$src)), sub_xmm)>;
1627 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
1628 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00001629 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001630
1631 // Move low f64 and clear high bits.
1632 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
1633 (SUBREG_TO_REG (i32 0),
1634 (VMOVSDZrr (v2f64 (V_SET0)),
1635 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
1636
1637 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
1638 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
1639 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
1640
1641 // Extract and store.
1642 def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))),
1643 addr:$dst),
1644 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
1645 def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))),
1646 addr:$dst),
1647 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
1648
1649 // Shuffle with VMOVSS
1650 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
1651 (VMOVSSZrr (v4i32 VR128X:$src1),
1652 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
1653 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
1654 (VMOVSSZrr (v4f32 VR128X:$src1),
1655 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
1656
1657 // 256-bit variants
1658 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
1659 (SUBREG_TO_REG (i32 0),
1660 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
1661 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
1662 sub_xmm)>;
1663 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
1664 (SUBREG_TO_REG (i32 0),
1665 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
1666 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
1667 sub_xmm)>;
1668
1669 // Shuffle with VMOVSD
1670 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
1671 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1672 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
1673 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1674 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
1675 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1676 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
1677 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1678
1679 // 256-bit variants
1680 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
1681 (SUBREG_TO_REG (i32 0),
1682 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
1683 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
1684 sub_xmm)>;
1685 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
1686 (SUBREG_TO_REG (i32 0),
1687 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
1688 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
1689 sub_xmm)>;
1690
1691 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
1692 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1693 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
1694 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1695 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
1696 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1697 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
1698 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1699}
1700
1701let AddedComplexity = 15 in
1702def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
1703 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001704 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001705 [(set VR128X:$dst, (v2i64 (X86vzmovl
1706 (v2i64 VR128X:$src))))],
1707 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
1708
1709let AddedComplexity = 20 in
1710def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
1711 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001712 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001713 [(set VR128X:$dst, (v2i64 (X86vzmovl
1714 (loadv2i64 addr:$src))))],
1715 IIC_SSE_MOVDQ>, EVEX, VEX_W,
1716 EVEX_CD8<8, CD8VT8>;
1717
1718let Predicates = [HasAVX512] in {
1719 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
1720 let AddedComplexity = 20 in {
1721 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
1722 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00001723 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
1724 (VMOV64toPQIZrr GR64:$src)>;
1725 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
1726 (VMOVDI2PDIZrr GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001727
1728 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
1729 (VMOVDI2PDIZrm addr:$src)>;
1730 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
1731 (VMOVDI2PDIZrm addr:$src)>;
1732 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
1733 (VMOVZPQILo2PQIZrm addr:$src)>;
1734 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
1735 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00001736 def : Pat<(v2i64 (X86vzload addr:$src)),
1737 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001738 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00001739
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001740 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
1741 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
1742 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
1743 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
1744 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
1745 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
1746 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
1747}
1748
1749def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
1750 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
1751
1752def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
1753 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
1754
1755def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
1756 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
1757
1758def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
1759 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
1760
1761//===----------------------------------------------------------------------===//
1762// AVX-512 - Integer arithmetic
1763//
1764multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1765 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
1766 X86MemOperand x86memop, PatFrag scalar_mfrag,
1767 X86MemOperand x86scalar_mop, string BrdcstStr,
1768 OpndItins itins, bit IsCommutable = 0> {
1769 let isCommutable = IsCommutable in
1770 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1771 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001772 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001773 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
1774 itins.rr>, EVEX_4V;
1775 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1776 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001777 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001778 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (memop_frag addr:$src2))))],
1779 itins.rm>, EVEX_4V;
1780 def rmb : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1781 (ins RC:$src1, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001782 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001783 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
1784 [(set RC:$dst, (OpNode RC:$src1,
1785 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2)))))],
1786 itins.rm>, EVEX_4V, EVEX_B;
1787}
1788multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr,
1789 ValueType DstVT, ValueType SrcVT, RegisterClass RC,
1790 PatFrag memop_frag, X86MemOperand x86memop,
1791 OpndItins itins,
1792 bit IsCommutable = 0> {
1793 let isCommutable = IsCommutable in
1794 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1795 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001796 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001797 []>, EVEX_4V, VEX_W;
1798 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1799 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001800 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001801 []>, EVEX_4V, VEX_W;
1802}
1803
1804defm VPADDDZ : avx512_binop_rm<0xFE, "vpaddd", add, v16i32, VR512, memopv16i32,
1805 i512mem, loadi32, i32mem, "{1to16}", SSE_INTALU_ITINS_P, 1>,
1806 EVEX_V512, EVEX_CD8<32, CD8VF>;
1807
1808defm VPSUBDZ : avx512_binop_rm<0xFA, "vpsubd", sub, v16i32, VR512, memopv16i32,
1809 i512mem, loadi32, i32mem, "{1to16}", SSE_INTALU_ITINS_P, 0>,
1810 EVEX_V512, EVEX_CD8<32, CD8VF>;
1811
1812defm VPMULLDZ : avx512_binop_rm<0x40, "vpmulld", mul, v16i32, VR512, memopv16i32,
1813 i512mem, loadi32, i32mem, "{1to16}", SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00001814 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001815
1816defm VPADDQZ : avx512_binop_rm<0xD4, "vpaddq", add, v8i64, VR512, memopv8i64,
1817 i512mem, loadi64, i64mem, "{1to8}", SSE_INTALU_ITINS_P, 1>,
1818 EVEX_CD8<64, CD8VF>, EVEX_V512, VEX_W;
1819
1820defm VPSUBQZ : avx512_binop_rm<0xFB, "vpsubq", sub, v8i64, VR512, memopv8i64,
1821 i512mem, loadi64, i64mem, "{1to8}", SSE_INTALU_ITINS_P, 0>,
1822 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1823
1824defm VPMULDQZ : avx512_binop_rm2<0x28, "vpmuldq", v8i64, v16i32,
Craig Topperae11aed2014-01-14 07:41:20 +00001825 VR512, memopv8i64, i512mem, SSE_INTALU_ITINS_P, 1>, T8PD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001826 EVEX_V512, EVEX_CD8<64, CD8VF>;
1827
1828defm VPMULUDQZ : avx512_binop_rm2<0xF4, "vpmuludq", v8i64, v16i32,
1829 VR512, memopv8i64, i512mem, SSE_INTMUL_ITINS_P, 1>, EVEX_V512,
1830 EVEX_CD8<64, CD8VF>;
1831
1832def : Pat<(v8i64 (X86pmuludq (v16i32 VR512:$src1), (v16i32 VR512:$src2))),
1833 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
1834
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001835def : Pat<(v8i64 (int_x86_avx512_mask_pmulu_dq_512 (v16i32 VR512:$src1),
1836 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
1837 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
1838def : Pat<(v8i64 (int_x86_avx512_mask_pmul_dq_512 (v16i32 VR512:$src1),
1839 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
1840 (VPMULDQZrr VR512:$src1, VR512:$src2)>;
1841
Elena Demikhovsky199c8232013-10-27 08:18:37 +00001842defm VPMAXUDZ : avx512_binop_rm<0x3F, "vpmaxud", X86umax, v16i32, VR512, memopv16i32,
1843 i512mem, loadi32, i32mem, "{1to16}", SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00001844 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00001845defm VPMAXUQZ : avx512_binop_rm<0x3F, "vpmaxuq", X86umax, v8i64, VR512, memopv8i64,
1846 i512mem, loadi64, i64mem, "{1to8}", SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00001847 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00001848
1849defm VPMAXSDZ : avx512_binop_rm<0x3D, "vpmaxsd", X86smax, v16i32, VR512, memopv16i32,
1850 i512mem, loadi32, i32mem, "{1to16}", SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00001851 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00001852defm VPMAXSQZ : avx512_binop_rm<0x3D, "vpmaxsq", X86smax, v8i64, VR512, memopv8i64,
1853 i512mem, loadi64, i64mem, "{1to8}", SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00001854 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00001855
1856defm VPMINUDZ : avx512_binop_rm<0x3B, "vpminud", X86umin, v16i32, VR512, memopv16i32,
1857 i512mem, loadi32, i32mem, "{1to16}", SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00001858 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00001859defm VPMINUQZ : avx512_binop_rm<0x3B, "vpminuq", X86umin, v8i64, VR512, memopv8i64,
1860 i512mem, loadi64, i64mem, "{1to8}", SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00001861 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00001862
1863defm VPMINSDZ : avx512_binop_rm<0x39, "vpminsd", X86smin, v16i32, VR512, memopv16i32,
1864 i512mem, loadi32, i32mem, "{1to16}", SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00001865 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00001866defm VPMINSQZ : avx512_binop_rm<0x39, "vpminsq", X86smin, v8i64, VR512, memopv8i64,
1867 i512mem, loadi64, i64mem, "{1to8}", SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00001868 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00001869
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001870def : Pat <(v16i32 (int_x86_avx512_mask_pmaxs_d_512 (v16i32 VR512:$src1),
1871 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
1872 (VPMAXSDZrr VR512:$src1, VR512:$src2)>;
1873def : Pat <(v16i32 (int_x86_avx512_mask_pmaxu_d_512 (v16i32 VR512:$src1),
1874 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
1875 (VPMAXUDZrr VR512:$src1, VR512:$src2)>;
1876def : Pat <(v8i64 (int_x86_avx512_mask_pmaxs_q_512 (v8i64 VR512:$src1),
1877 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
1878 (VPMAXSQZrr VR512:$src1, VR512:$src2)>;
1879def : Pat <(v8i64 (int_x86_avx512_mask_pmaxu_q_512 (v8i64 VR512:$src1),
1880 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
1881 (VPMAXUQZrr VR512:$src1, VR512:$src2)>;
1882def : Pat <(v16i32 (int_x86_avx512_mask_pmins_d_512 (v16i32 VR512:$src1),
1883 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
1884 (VPMINSDZrr VR512:$src1, VR512:$src2)>;
1885def : Pat <(v16i32 (int_x86_avx512_mask_pminu_d_512 (v16i32 VR512:$src1),
1886 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
1887 (VPMINUDZrr VR512:$src1, VR512:$src2)>;
1888def : Pat <(v8i64 (int_x86_avx512_mask_pmins_q_512 (v8i64 VR512:$src1),
1889 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
1890 (VPMINSQZrr VR512:$src1, VR512:$src2)>;
1891def : Pat <(v8i64 (int_x86_avx512_mask_pminu_q_512 (v8i64 VR512:$src1),
1892 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
1893 (VPMINUQZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001894//===----------------------------------------------------------------------===//
1895// AVX-512 - Unpack Instructions
1896//===----------------------------------------------------------------------===//
1897
1898multiclass avx512_unpack_fp<bits<8> opc, SDNode OpNode, ValueType vt,
1899 PatFrag mem_frag, RegisterClass RC,
1900 X86MemOperand x86memop, string asm,
1901 Domain d> {
1902 def rr : AVX512PI<opc, MRMSrcReg,
1903 (outs RC:$dst), (ins RC:$src1, RC:$src2),
1904 asm, [(set RC:$dst,
1905 (vt (OpNode RC:$src1, RC:$src2)))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00001906 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001907 def rm : AVX512PI<opc, MRMSrcMem,
1908 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
1909 asm, [(set RC:$dst,
1910 (vt (OpNode RC:$src1,
1911 (bitconvert (mem_frag addr:$src2)))))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00001912 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001913}
1914
1915defm VUNPCKHPSZ: avx512_unpack_fp<0x15, X86Unpckh, v16f32, memopv8f64,
1916 VR512, f512mem, "vunpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00001917 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001918defm VUNPCKHPDZ: avx512_unpack_fp<0x15, X86Unpckh, v8f64, memopv8f64,
1919 VR512, f512mem, "vunpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00001920 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001921defm VUNPCKLPSZ: avx512_unpack_fp<0x14, X86Unpckl, v16f32, memopv8f64,
1922 VR512, f512mem, "vunpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00001923 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001924defm VUNPCKLPDZ: avx512_unpack_fp<0x14, X86Unpckl, v8f64, memopv8f64,
1925 VR512, f512mem, "vunpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00001926 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001927
1928multiclass avx512_unpack_int<bits<8> opc, string OpcodeStr, SDNode OpNode,
1929 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
1930 X86MemOperand x86memop> {
1931 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1932 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001933 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001934 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
1935 IIC_SSE_UNPCK>, EVEX_4V;
1936 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1937 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001938 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001939 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1),
1940 (bitconvert (memop_frag addr:$src2)))))],
1941 IIC_SSE_UNPCK>, EVEX_4V;
1942}
1943defm VPUNPCKLDQZ : avx512_unpack_int<0x62, "vpunpckldq", X86Unpckl, v16i32,
1944 VR512, memopv16i32, i512mem>, EVEX_V512,
1945 EVEX_CD8<32, CD8VF>;
1946defm VPUNPCKLQDQZ : avx512_unpack_int<0x6C, "vpunpcklqdq", X86Unpckl, v8i64,
1947 VR512, memopv8i64, i512mem>, EVEX_V512,
1948 VEX_W, EVEX_CD8<64, CD8VF>;
1949defm VPUNPCKHDQZ : avx512_unpack_int<0x6A, "vpunpckhdq", X86Unpckh, v16i32,
1950 VR512, memopv16i32, i512mem>, EVEX_V512,
1951 EVEX_CD8<32, CD8VF>;
1952defm VPUNPCKHQDQZ : avx512_unpack_int<0x6D, "vpunpckhqdq", X86Unpckh, v8i64,
1953 VR512, memopv8i64, i512mem>, EVEX_V512,
1954 VEX_W, EVEX_CD8<64, CD8VF>;
1955//===----------------------------------------------------------------------===//
1956// AVX-512 - PSHUFD
1957//
1958
1959multiclass avx512_pshuf_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
1960 SDNode OpNode, PatFrag mem_frag,
1961 X86MemOperand x86memop, ValueType OpVT> {
1962 def ri : AVX512Ii8<opc, MRMSrcReg, (outs RC:$dst),
1963 (ins RC:$src1, i8imm:$src2),
1964 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001965 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001966 [(set RC:$dst,
1967 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
1968 EVEX;
1969 def mi : AVX512Ii8<opc, MRMSrcMem, (outs RC:$dst),
1970 (ins x86memop:$src1, i8imm:$src2),
1971 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001972 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001973 [(set RC:$dst,
1974 (OpVT (OpNode (mem_frag addr:$src1),
1975 (i8 imm:$src2))))]>, EVEX;
1976}
1977
1978defm VPSHUFDZ : avx512_pshuf_imm<0x70, "vpshufd", VR512, X86PShufd, memopv16i32,
Craig Topperae11aed2014-01-14 07:41:20 +00001979 i512mem, v16i32>, PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001980
1981let ExeDomain = SSEPackedSingle in
1982defm VPERMILPSZ : avx512_pshuf_imm<0x04, "vpermilps", VR512, X86VPermilp,
Craig Topperae11aed2014-01-14 07:41:20 +00001983 memopv16f32, i512mem, v16f32>, TAPD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001984 EVEX_CD8<32, CD8VF>;
1985let ExeDomain = SSEPackedDouble in
1986defm VPERMILPDZ : avx512_pshuf_imm<0x05, "vpermilpd", VR512, X86VPermilp,
Craig Topperae11aed2014-01-14 07:41:20 +00001987 memopv8f64, i512mem, v8f64>, TAPD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001988 VEX_W, EVEX_CD8<32, CD8VF>;
1989
1990def : Pat<(v16i32 (X86VPermilp VR512:$src1, (i8 imm:$imm))),
1991 (VPERMILPSZri VR512:$src1, imm:$imm)>;
1992def : Pat<(v8i64 (X86VPermilp VR512:$src1, (i8 imm:$imm))),
1993 (VPERMILPDZri VR512:$src1, imm:$imm)>;
1994
1995//===----------------------------------------------------------------------===//
1996// AVX-512 Logical Instructions
1997//===----------------------------------------------------------------------===//
1998
1999defm VPANDDZ : avx512_binop_rm<0xDB, "vpandd", and, v16i32, VR512, memopv16i32,
2000 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
2001 EVEX_V512, EVEX_CD8<32, CD8VF>;
2002defm VPANDQZ : avx512_binop_rm<0xDB, "vpandq", and, v8i64, VR512, memopv8i64,
2003 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
2004 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
2005defm VPORDZ : avx512_binop_rm<0xEB, "vpord", or, v16i32, VR512, memopv16i32,
2006 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
2007 EVEX_V512, EVEX_CD8<32, CD8VF>;
2008defm VPORQZ : avx512_binop_rm<0xEB, "vporq", or, v8i64, VR512, memopv8i64,
2009 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
2010 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
2011defm VPXORDZ : avx512_binop_rm<0xEF, "vpxord", xor, v16i32, VR512, memopv16i32,
2012 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
2013 EVEX_V512, EVEX_CD8<32, CD8VF>;
2014defm VPXORQZ : avx512_binop_rm<0xEF, "vpxorq", xor, v8i64, VR512, memopv8i64,
2015 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
2016 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
2017defm VPANDNDZ : avx512_binop_rm<0xDF, "vpandnd", X86andnp, v16i32, VR512,
2018 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2019 SSE_BIT_ITINS_P, 0>, EVEX_V512, EVEX_CD8<32, CD8VF>;
2020defm VPANDNQZ : avx512_binop_rm<0xDF, "vpandnq", X86andnp, v8i64, VR512, memopv8i64,
2021 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 0>,
2022 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
2023
2024//===----------------------------------------------------------------------===//
2025// AVX-512 FP arithmetic
2026//===----------------------------------------------------------------------===//
2027
2028multiclass avx512_binop_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
2029 SizeItins itins> {
Elena Demikhovskycf088092013-12-11 14:31:04 +00002030 defm SSZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "ss"), OpNode, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002031 f32mem, itins.s, 0>, XS, EVEX_4V, VEX_LIG,
2032 EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002033 defm SDZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "sd"), OpNode, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002034 f64mem, itins.d, 0>, XD, VEX_W, EVEX_4V, VEX_LIG,
2035 EVEX_CD8<64, CD8VT1>;
2036}
2037
2038let isCommutable = 1 in {
2039defm VADD : avx512_binop_s<0x58, "add", fadd, SSE_ALU_ITINS_S>;
2040defm VMUL : avx512_binop_s<0x59, "mul", fmul, SSE_ALU_ITINS_S>;
2041defm VMIN : avx512_binop_s<0x5D, "min", X86fmin, SSE_ALU_ITINS_S>;
2042defm VMAX : avx512_binop_s<0x5F, "max", X86fmax, SSE_ALU_ITINS_S>;
2043}
2044let isCommutable = 0 in {
2045defm VSUB : avx512_binop_s<0x5C, "sub", fsub, SSE_ALU_ITINS_S>;
2046defm VDIV : avx512_binop_s<0x5E, "div", fdiv, SSE_ALU_ITINS_S>;
2047}
2048
2049multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
2050 RegisterClass RC, ValueType vt,
2051 X86MemOperand x86memop, PatFrag mem_frag,
2052 X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2053 string BrdcstStr,
2054 Domain d, OpndItins itins, bit commutable> {
2055 let isCommutable = commutable in
2056 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002057 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002058 [(set RC:$dst, (vt (OpNode RC:$src1, RC:$src2)))], itins.rr, d>,
Craig Topperda7160d2014-02-01 08:17:56 +00002059 EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002060 let mayLoad = 1 in {
2061 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002062 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002063 [(set RC:$dst, (OpNode RC:$src1, (mem_frag addr:$src2)))],
Craig Topperda7160d2014-02-01 08:17:56 +00002064 itins.rm, d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002065 def rmb : PI<opc, MRMSrcMem, (outs RC:$dst),
2066 (ins RC:$src1, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002067 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002068 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
2069 [(set RC:$dst, (OpNode RC:$src1,
2070 (vt (X86VBroadcast (scalar_mfrag addr:$src2)))))],
Craig Topperda7160d2014-02-01 08:17:56 +00002071 itins.rm, d>, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002072 }
2073}
2074
2075defm VADDPSZ : avx512_fp_packed<0x58, "addps", fadd, VR512, v16f32, f512mem,
2076 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002077 SSE_ALU_ITINS_P.s, 1>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002078
2079defm VADDPDZ : avx512_fp_packed<0x58, "addpd", fadd, VR512, v8f64, f512mem,
2080 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2081 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002082 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002083
2084defm VMULPSZ : avx512_fp_packed<0x59, "mulps", fmul, VR512, v16f32, f512mem,
2085 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002086 SSE_ALU_ITINS_P.s, 1>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002087defm VMULPDZ : avx512_fp_packed<0x59, "mulpd", fmul, VR512, v8f64, f512mem,
2088 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2089 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002090 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002091
2092defm VMINPSZ : avx512_fp_packed<0x5D, "minps", X86fmin, VR512, v16f32, f512mem,
2093 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
2094 SSE_ALU_ITINS_P.s, 1>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002095 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002096defm VMAXPSZ : avx512_fp_packed<0x5F, "maxps", X86fmax, VR512, v16f32, f512mem,
2097 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
2098 SSE_ALU_ITINS_P.s, 1>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002099 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002100
2101defm VMINPDZ : avx512_fp_packed<0x5D, "minpd", X86fmin, VR512, v8f64, f512mem,
2102 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2103 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002104 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002105defm VMAXPDZ : avx512_fp_packed<0x5F, "maxpd", X86fmax, VR512, v8f64, f512mem,
2106 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2107 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002108 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002109
2110defm VSUBPSZ : avx512_fp_packed<0x5C, "subps", fsub, VR512, v16f32, f512mem,
2111 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002112 SSE_ALU_ITINS_P.s, 0>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002113defm VDIVPSZ : avx512_fp_packed<0x5E, "divps", fdiv, VR512, v16f32, f512mem,
2114 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002115 SSE_ALU_ITINS_P.s, 0>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002116
2117defm VSUBPDZ : avx512_fp_packed<0x5C, "subpd", fsub, VR512, v8f64, f512mem,
2118 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2119 SSE_ALU_ITINS_P.d, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002120 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002121defm VDIVPDZ : avx512_fp_packed<0x5E, "divpd", fdiv, VR512, v8f64, f512mem,
2122 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2123 SSE_ALU_ITINS_P.d, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002124 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002125
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002126def : Pat<(v16f32 (int_x86_avx512_mask_max_ps_512 (v16f32 VR512:$src1),
2127 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
2128 (i16 -1), FROUND_CURRENT)),
2129 (VMAXPSZrr VR512:$src1, VR512:$src2)>;
2130
2131def : Pat<(v8f64 (int_x86_avx512_mask_max_pd_512 (v8f64 VR512:$src1),
2132 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
2133 (i8 -1), FROUND_CURRENT)),
2134 (VMAXPDZrr VR512:$src1, VR512:$src2)>;
2135
2136def : Pat<(v16f32 (int_x86_avx512_mask_min_ps_512 (v16f32 VR512:$src1),
2137 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
2138 (i16 -1), FROUND_CURRENT)),
2139 (VMINPSZrr VR512:$src1, VR512:$src2)>;
2140
2141def : Pat<(v8f64 (int_x86_avx512_mask_min_pd_512 (v8f64 VR512:$src1),
2142 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
2143 (i8 -1), FROUND_CURRENT)),
2144 (VMINPDZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002145//===----------------------------------------------------------------------===//
2146// AVX-512 VPTESTM instructions
2147//===----------------------------------------------------------------------===//
2148
2149multiclass avx512_vptest<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2150 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
2151 SDNode OpNode, ValueType vt> {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002152 def rr : AVX512PI<opc, MRMSrcReg,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002153 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002154 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002155 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))],
2156 SSEPackedInt>, EVEX_4V;
2157 def rm : AVX512PI<opc, MRMSrcMem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002158 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002159 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002160 [(set KRC:$dst, (OpNode (vt RC:$src1),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002161 (bitconvert (memop_frag addr:$src2))))], SSEPackedInt>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002162}
2163
2164defm VPTESTMDZ : avx512_vptest<0x27, "vptestmd", VK16, VR512, f512mem,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002165 memopv16i32, X86testm, v16i32>, T8PD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002166 EVEX_CD8<32, CD8VF>;
2167defm VPTESTMQZ : avx512_vptest<0x27, "vptestmq", VK8, VR512, f512mem,
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002168 memopv8i64, X86testm, v8i64>, T8PD, EVEX_V512, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002169 EVEX_CD8<64, CD8VF>;
2170
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002171let Predicates = [HasCDI] in {
2172defm VPTESTNMDZ : avx512_vptest<0x27, "vptestnmd", VK16, VR512, f512mem,
2173 memopv16i32, X86testnm, v16i32>, T8XS, EVEX_V512,
2174 EVEX_CD8<32, CD8VF>;
2175defm VPTESTNMQZ : avx512_vptest<0x27, "vptestnmq", VK8, VR512, f512mem,
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002176 memopv8i64, X86testnm, v8i64>, T8XS, EVEX_V512, VEX_W,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002177 EVEX_CD8<64, CD8VF>;
2178}
2179
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002180def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1),
2181 (v16i32 VR512:$src2), (i16 -1))),
2182 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>;
2183
2184def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1),
2185 (v8i64 VR512:$src2), (i8 -1))),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002186 (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002187//===----------------------------------------------------------------------===//
2188// AVX-512 Shift instructions
2189//===----------------------------------------------------------------------===//
2190multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
2191 string OpcodeStr, SDNode OpNode, RegisterClass RC,
2192 ValueType vt, X86MemOperand x86memop, PatFrag mem_frag,
2193 RegisterClass KRC> {
2194 def ri : AVX512BIi8<opc, ImmFormR, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002195 (ins RC:$src1, i8imm:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002196 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Lang Hames27839932013-10-21 17:51:24 +00002197 [(set RC:$dst, (vt (OpNode RC:$src1, (i8 imm:$src2))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002198 SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V;
2199 def rik : AVX512BIi8<opc, ImmFormR, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002200 (ins KRC:$mask, RC:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002201 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002202 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002203 [], SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V, EVEX_K;
2204 def mi: AVX512BIi8<opc, ImmFormM, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002205 (ins x86memop:$src1, i8imm:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002206 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002207 [(set RC:$dst, (OpNode (mem_frag addr:$src1),
Lang Hames27839932013-10-21 17:51:24 +00002208 (i8 imm:$src2)))], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002209 def mik: AVX512BIi8<opc, ImmFormM, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002210 (ins KRC:$mask, x86memop:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002211 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002212 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002213 [], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V, EVEX_K;
2214}
2215
2216multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
2217 RegisterClass RC, ValueType vt, ValueType SrcVT,
2218 PatFrag bc_frag, RegisterClass KRC> {
2219 // src2 is always 128-bit
2220 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2221 (ins RC:$src1, VR128X:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002222 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002223 [(set RC:$dst, (vt (OpNode RC:$src1, (SrcVT VR128X:$src2))))],
2224 SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V;
2225 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2226 (ins KRC:$mask, RC:$src1, VR128X:$src2),
2227 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002228 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002229 [], SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V, EVEX_K;
2230 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2231 (ins RC:$src1, i128mem:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002232 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002233 [(set RC:$dst, (vt (OpNode RC:$src1,
2234 (bc_frag (memopv2i64 addr:$src2)))))],
2235 SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V;
2236 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2237 (ins KRC:$mask, RC:$src1, i128mem:$src2),
2238 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002239 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002240 [], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V, EVEX_K;
2241}
2242
2243defm VPSRLDZ : avx512_shift_rmi<0x72, MRM2r, MRM2m, "vpsrld", X86vsrli,
2244 VR512, v16i32, i512mem, memopv16i32, VK16WM>,
2245 EVEX_V512, EVEX_CD8<32, CD8VF>;
2246defm VPSRLDZ : avx512_shift_rrm<0xD2, "vpsrld", X86vsrl,
2247 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2248 EVEX_CD8<32, CD8VQ>;
2249
2250defm VPSRLQZ : avx512_shift_rmi<0x73, MRM2r, MRM2m, "vpsrlq", X86vsrli,
2251 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2252 EVEX_CD8<64, CD8VF>, VEX_W;
2253defm VPSRLQZ : avx512_shift_rrm<0xD3, "vpsrlq", X86vsrl,
2254 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2255 EVEX_CD8<64, CD8VQ>, VEX_W;
2256
2257defm VPSLLDZ : avx512_shift_rmi<0x72, MRM6r, MRM6m, "vpslld", X86vshli,
2258 VR512, v16i32, i512mem, memopv16i32, VK16WM>, EVEX_V512,
2259 EVEX_CD8<32, CD8VF>;
2260defm VPSLLDZ : avx512_shift_rrm<0xF2, "vpslld", X86vshl,
2261 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2262 EVEX_CD8<32, CD8VQ>;
2263
2264defm VPSLLQZ : avx512_shift_rmi<0x73, MRM6r, MRM6m, "vpsllq", X86vshli,
2265 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2266 EVEX_CD8<64, CD8VF>, VEX_W;
2267defm VPSLLQZ : avx512_shift_rrm<0xF3, "vpsllq", X86vshl,
2268 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2269 EVEX_CD8<64, CD8VQ>, VEX_W;
2270
2271defm VPSRADZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsrad", X86vsrai,
2272 VR512, v16i32, i512mem, memopv16i32, VK16WM>,
2273 EVEX_V512, EVEX_CD8<32, CD8VF>;
2274defm VPSRADZ : avx512_shift_rrm<0xE2, "vpsrad", X86vsra,
2275 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2276 EVEX_CD8<32, CD8VQ>;
2277
2278defm VPSRAQZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsraq", X86vsrai,
2279 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2280 EVEX_CD8<64, CD8VF>, VEX_W;
2281defm VPSRAQZ : avx512_shift_rrm<0xE2, "vpsraq", X86vsra,
2282 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2283 EVEX_CD8<64, CD8VQ>, VEX_W;
2284
2285//===-------------------------------------------------------------------===//
2286// Variable Bit Shifts
2287//===-------------------------------------------------------------------===//
2288multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
2289 RegisterClass RC, ValueType vt,
2290 X86MemOperand x86memop, PatFrag mem_frag> {
2291 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
2292 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002293 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002294 [(set RC:$dst,
2295 (vt (OpNode RC:$src1, (vt RC:$src2))))]>,
2296 EVEX_4V;
2297 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
2298 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002299 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002300 [(set RC:$dst,
2301 (vt (OpNode RC:$src1, (mem_frag addr:$src2))))]>,
2302 EVEX_4V;
2303}
2304
2305defm VPSLLVDZ : avx512_var_shift<0x47, "vpsllvd", shl, VR512, v16i32,
2306 i512mem, memopv16i32>, EVEX_V512,
2307 EVEX_CD8<32, CD8VF>;
2308defm VPSLLVQZ : avx512_var_shift<0x47, "vpsllvq", shl, VR512, v8i64,
2309 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2310 EVEX_CD8<64, CD8VF>;
2311defm VPSRLVDZ : avx512_var_shift<0x45, "vpsrlvd", srl, VR512, v16i32,
2312 i512mem, memopv16i32>, EVEX_V512,
2313 EVEX_CD8<32, CD8VF>;
2314defm VPSRLVQZ : avx512_var_shift<0x45, "vpsrlvq", srl, VR512, v8i64,
2315 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2316 EVEX_CD8<64, CD8VF>;
2317defm VPSRAVDZ : avx512_var_shift<0x46, "vpsravd", sra, VR512, v16i32,
2318 i512mem, memopv16i32>, EVEX_V512,
2319 EVEX_CD8<32, CD8VF>;
2320defm VPSRAVQZ : avx512_var_shift<0x46, "vpsravq", sra, VR512, v8i64,
2321 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2322 EVEX_CD8<64, CD8VF>;
2323
2324//===----------------------------------------------------------------------===//
2325// AVX-512 - MOVDDUP
2326//===----------------------------------------------------------------------===//
2327
2328multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT,
2329 X86MemOperand x86memop, PatFrag memop_frag> {
2330def rr : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002331 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002332 [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX;
2333def rm : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002334 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002335 [(set RC:$dst,
2336 (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX;
2337}
2338
2339defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, memopv8f64>,
2340 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
2341def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))),
2342 (VMOVDDUPZrm addr:$src)>;
2343
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00002344//===---------------------------------------------------------------------===//
2345// Replicate Single FP - MOVSHDUP and MOVSLDUP
2346//===---------------------------------------------------------------------===//
2347multiclass avx512_replicate_sfp<bits<8> op, SDNode OpNode, string OpcodeStr,
2348 ValueType vt, RegisterClass RC, PatFrag mem_frag,
2349 X86MemOperand x86memop> {
2350 def rr : AVX512XSI<op, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002351 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00002352 [(set RC:$dst, (vt (OpNode RC:$src)))]>, EVEX;
2353 let mayLoad = 1 in
2354 def rm : AVX512XSI<op, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002355 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00002356 [(set RC:$dst, (OpNode (mem_frag addr:$src)))]>, EVEX;
2357}
2358
2359defm VMOVSHDUPZ : avx512_replicate_sfp<0x16, X86Movshdup, "vmovshdup",
2360 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
2361 EVEX_CD8<32, CD8VF>;
2362defm VMOVSLDUPZ : avx512_replicate_sfp<0x12, X86Movsldup, "vmovsldup",
2363 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
2364 EVEX_CD8<32, CD8VF>;
2365
2366def : Pat<(v16i32 (X86Movshdup VR512:$src)), (VMOVSHDUPZrr VR512:$src)>;
2367def : Pat<(v16i32 (X86Movshdup (memopv16i32 addr:$src))),
2368 (VMOVSHDUPZrm addr:$src)>;
2369def : Pat<(v16i32 (X86Movsldup VR512:$src)), (VMOVSLDUPZrr VR512:$src)>;
2370def : Pat<(v16i32 (X86Movsldup (memopv16i32 addr:$src))),
2371 (VMOVSLDUPZrm addr:$src)>;
2372
2373//===----------------------------------------------------------------------===//
2374// Move Low to High and High to Low packed FP Instructions
2375//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002376def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
2377 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002378 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002379 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
2380 IIC_SSE_MOV_LH>, EVEX_4V;
2381def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
2382 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002383 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002384 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
2385 IIC_SSE_MOV_LH>, EVEX_4V;
2386
Craig Topperdbe8b7d2013-09-27 07:20:47 +00002387let Predicates = [HasAVX512] in {
2388 // MOVLHPS patterns
2389 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
2390 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
2391 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
2392 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002393
Craig Topperdbe8b7d2013-09-27 07:20:47 +00002394 // MOVHLPS patterns
2395 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
2396 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
2397}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002398
2399//===----------------------------------------------------------------------===//
2400// FMA - Fused Multiply Operations
2401//
2402let Constraints = "$src1 = $dst" in {
2403multiclass avx512_fma3p_rm<bits<8> opc, string OpcodeStr,
2404 RegisterClass RC, X86MemOperand x86memop,
2405 PatFrag mem_frag, X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2406 string BrdcstStr, SDNode OpNode, ValueType OpVT> {
2407 def r: AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
2408 (ins RC:$src1, RC:$src2, RC:$src3),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002409 !strconcat(OpcodeStr," \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002410 [(set RC:$dst, (OpVT(OpNode RC:$src1, RC:$src2, RC:$src3)))]>;
2411
2412 let mayLoad = 1 in
2413 def m: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2414 (ins RC:$src1, RC:$src2, x86memop:$src3),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002415 !strconcat(OpcodeStr, " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002416 [(set RC:$dst, (OpVT (OpNode RC:$src1, RC:$src2,
2417 (mem_frag addr:$src3))))]>;
2418 def mb: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2419 (ins RC:$src1, RC:$src2, x86scalar_mop:$src3),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002420 !strconcat(OpcodeStr, " \t{${src3}", BrdcstStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002421 ", $src2, $dst|$dst, $src2, ${src3}", BrdcstStr, "}"),
2422 [(set RC:$dst, (OpNode RC:$src1, RC:$src2,
2423 (OpVT (X86VBroadcast (scalar_mfrag addr:$src3)))))]>, EVEX_B;
2424}
2425} // Constraints = "$src1 = $dst"
2426
2427let ExeDomain = SSEPackedSingle in {
2428 defm VFMADD213PSZ : avx512_fma3p_rm<0xA8, "vfmadd213ps", VR512, f512mem,
2429 memopv16f32, f32mem, loadf32, "{1to16}",
2430 X86Fmadd, v16f32>, EVEX_V512,
2431 EVEX_CD8<32, CD8VF>;
2432 defm VFMSUB213PSZ : avx512_fma3p_rm<0xAA, "vfmsub213ps", VR512, f512mem,
2433 memopv16f32, f32mem, loadf32, "{1to16}",
2434 X86Fmsub, v16f32>, EVEX_V512,
2435 EVEX_CD8<32, CD8VF>;
2436 defm VFMADDSUB213PSZ : avx512_fma3p_rm<0xA6, "vfmaddsub213ps", VR512, f512mem,
2437 memopv16f32, f32mem, loadf32, "{1to16}",
2438 X86Fmaddsub, v16f32>,
2439 EVEX_V512, EVEX_CD8<32, CD8VF>;
2440 defm VFMSUBADD213PSZ : avx512_fma3p_rm<0xA7, "vfmsubadd213ps", VR512, f512mem,
2441 memopv16f32, f32mem, loadf32, "{1to16}",
2442 X86Fmsubadd, v16f32>,
2443 EVEX_V512, EVEX_CD8<32, CD8VF>;
2444 defm VFNMADD213PSZ : avx512_fma3p_rm<0xAC, "vfnmadd213ps", VR512, f512mem,
2445 memopv16f32, f32mem, loadf32, "{1to16}",
2446 X86Fnmadd, v16f32>, EVEX_V512,
2447 EVEX_CD8<32, CD8VF>;
2448 defm VFNMSUB213PSZ : avx512_fma3p_rm<0xAE, "vfnmsub213ps", VR512, f512mem,
2449 memopv16f32, f32mem, loadf32, "{1to16}",
2450 X86Fnmsub, v16f32>, EVEX_V512,
2451 EVEX_CD8<32, CD8VF>;
2452}
2453let ExeDomain = SSEPackedDouble in {
2454 defm VFMADD213PDZ : avx512_fma3p_rm<0xA8, "vfmadd213pd", VR512, f512mem,
2455 memopv8f64, f64mem, loadf64, "{1to8}",
2456 X86Fmadd, v8f64>, EVEX_V512,
2457 VEX_W, EVEX_CD8<64, CD8VF>;
2458 defm VFMSUB213PDZ : avx512_fma3p_rm<0xAA, "vfmsub213pd", VR512, f512mem,
2459 memopv8f64, f64mem, loadf64, "{1to8}",
2460 X86Fmsub, v8f64>, EVEX_V512, VEX_W,
2461 EVEX_CD8<64, CD8VF>;
2462 defm VFMADDSUB213PDZ : avx512_fma3p_rm<0xA6, "vfmaddsub213pd", VR512, f512mem,
2463 memopv8f64, f64mem, loadf64, "{1to8}",
2464 X86Fmaddsub, v8f64>, EVEX_V512, VEX_W,
2465 EVEX_CD8<64, CD8VF>;
2466 defm VFMSUBADD213PDZ : avx512_fma3p_rm<0xA7, "vfmsubadd213pd", VR512, f512mem,
2467 memopv8f64, f64mem, loadf64, "{1to8}",
2468 X86Fmsubadd, v8f64>, EVEX_V512, VEX_W,
2469 EVEX_CD8<64, CD8VF>;
2470 defm VFNMADD213PDZ : avx512_fma3p_rm<0xAC, "vfnmadd213pd", VR512, f512mem,
2471 memopv8f64, f64mem, loadf64, "{1to8}",
2472 X86Fnmadd, v8f64>, EVEX_V512, VEX_W,
2473 EVEX_CD8<64, CD8VF>;
2474 defm VFNMSUB213PDZ : avx512_fma3p_rm<0xAE, "vfnmsub213pd", VR512, f512mem,
2475 memopv8f64, f64mem, loadf64, "{1to8}",
2476 X86Fnmsub, v8f64>, EVEX_V512, VEX_W,
2477 EVEX_CD8<64, CD8VF>;
2478}
2479
2480let Constraints = "$src1 = $dst" in {
2481multiclass avx512_fma3p_m132<bits<8> opc, string OpcodeStr,
2482 RegisterClass RC, X86MemOperand x86memop,
2483 PatFrag mem_frag, X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2484 string BrdcstStr, SDNode OpNode, ValueType OpVT> {
2485 let mayLoad = 1 in
2486 def m: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2487 (ins RC:$src1, RC:$src3, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002488 !strconcat(OpcodeStr, " \t{$src2, $src3, $dst|$dst, $src3, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002489 [(set RC:$dst, (OpVT (OpNode RC:$src1, (mem_frag addr:$src2), RC:$src3)))]>;
2490 def mb: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2491 (ins RC:$src1, RC:$src3, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002492 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002493 ", $src3, $dst|$dst, $src3, ${src2}", BrdcstStr, "}"),
2494 [(set RC:$dst, (OpNode RC:$src1,
2495 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2))), RC:$src3))]>, EVEX_B;
2496}
2497} // Constraints = "$src1 = $dst"
2498
2499
2500let ExeDomain = SSEPackedSingle in {
2501 defm VFMADD132PSZ : avx512_fma3p_m132<0x98, "vfmadd132ps", VR512, f512mem,
2502 memopv16f32, f32mem, loadf32, "{1to16}",
2503 X86Fmadd, v16f32>, EVEX_V512,
2504 EVEX_CD8<32, CD8VF>;
2505 defm VFMSUB132PSZ : avx512_fma3p_m132<0x9A, "vfmsub132ps", VR512, f512mem,
2506 memopv16f32, f32mem, loadf32, "{1to16}",
2507 X86Fmsub, v16f32>, EVEX_V512,
2508 EVEX_CD8<32, CD8VF>;
2509 defm VFMADDSUB132PSZ : avx512_fma3p_m132<0x96, "vfmaddsub132ps", VR512, f512mem,
2510 memopv16f32, f32mem, loadf32, "{1to16}",
2511 X86Fmaddsub, v16f32>,
2512 EVEX_V512, EVEX_CD8<32, CD8VF>;
2513 defm VFMSUBADD132PSZ : avx512_fma3p_m132<0x97, "vfmsubadd132ps", VR512, f512mem,
2514 memopv16f32, f32mem, loadf32, "{1to16}",
2515 X86Fmsubadd, v16f32>,
2516 EVEX_V512, EVEX_CD8<32, CD8VF>;
2517 defm VFNMADD132PSZ : avx512_fma3p_m132<0x9C, "vfnmadd132ps", VR512, f512mem,
2518 memopv16f32, f32mem, loadf32, "{1to16}",
2519 X86Fnmadd, v16f32>, EVEX_V512,
2520 EVEX_CD8<32, CD8VF>;
2521 defm VFNMSUB132PSZ : avx512_fma3p_m132<0x9E, "vfnmsub132ps", VR512, f512mem,
2522 memopv16f32, f32mem, loadf32, "{1to16}",
2523 X86Fnmsub, v16f32>, EVEX_V512,
2524 EVEX_CD8<32, CD8VF>;
2525}
2526let ExeDomain = SSEPackedDouble in {
2527 defm VFMADD132PDZ : avx512_fma3p_m132<0x98, "vfmadd132pd", VR512, f512mem,
2528 memopv8f64, f64mem, loadf64, "{1to8}",
2529 X86Fmadd, v8f64>, EVEX_V512,
2530 VEX_W, EVEX_CD8<64, CD8VF>;
2531 defm VFMSUB132PDZ : avx512_fma3p_m132<0x9A, "vfmsub132pd", VR512, f512mem,
2532 memopv8f64, f64mem, loadf64, "{1to8}",
2533 X86Fmsub, v8f64>, EVEX_V512, VEX_W,
2534 EVEX_CD8<64, CD8VF>;
2535 defm VFMADDSUB132PDZ : avx512_fma3p_m132<0x96, "vfmaddsub132pd", VR512, f512mem,
2536 memopv8f64, f64mem, loadf64, "{1to8}",
2537 X86Fmaddsub, v8f64>, EVEX_V512, VEX_W,
2538 EVEX_CD8<64, CD8VF>;
2539 defm VFMSUBADD132PDZ : avx512_fma3p_m132<0x97, "vfmsubadd132pd", VR512, f512mem,
2540 memopv8f64, f64mem, loadf64, "{1to8}",
2541 X86Fmsubadd, v8f64>, EVEX_V512, VEX_W,
2542 EVEX_CD8<64, CD8VF>;
2543 defm VFNMADD132PDZ : avx512_fma3p_m132<0x9C, "vfnmadd132pd", VR512, f512mem,
2544 memopv8f64, f64mem, loadf64, "{1to8}",
2545 X86Fnmadd, v8f64>, EVEX_V512, VEX_W,
2546 EVEX_CD8<64, CD8VF>;
2547 defm VFNMSUB132PDZ : avx512_fma3p_m132<0x9E, "vfnmsub132pd", VR512, f512mem,
2548 memopv8f64, f64mem, loadf64, "{1to8}",
2549 X86Fnmsub, v8f64>, EVEX_V512, VEX_W,
2550 EVEX_CD8<64, CD8VF>;
2551}
2552
2553// Scalar FMA
2554let Constraints = "$src1 = $dst" in {
2555multiclass avx512_fma3s_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
2556 RegisterClass RC, ValueType OpVT,
2557 X86MemOperand x86memop, Operand memop,
2558 PatFrag mem_frag> {
2559 let isCommutable = 1 in
2560 def r : AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
2561 (ins RC:$src1, RC:$src2, RC:$src3),
2562 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002563 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002564 [(set RC:$dst,
2565 (OpVT (OpNode RC:$src2, RC:$src1, RC:$src3)))]>;
2566 let mayLoad = 1 in
2567 def m : AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2568 (ins RC:$src1, RC:$src2, f128mem:$src3),
2569 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002570 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002571 [(set RC:$dst,
2572 (OpVT (OpNode RC:$src2, RC:$src1,
2573 (mem_frag addr:$src3))))]>;
2574}
2575
2576} // Constraints = "$src1 = $dst"
2577
Elena Demikhovskycf088092013-12-11 14:31:04 +00002578defm VFMADDSSZ : avx512_fma3s_rm<0xA9, "vfmadd213ss", X86Fmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002579 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002580defm VFMADDSDZ : avx512_fma3s_rm<0xA9, "vfmadd213sd", X86Fmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002581 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002582defm VFMSUBSSZ : avx512_fma3s_rm<0xAB, "vfmsub213ss", X86Fmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002583 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002584defm VFMSUBSDZ : avx512_fma3s_rm<0xAB, "vfmsub213sd", X86Fmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002585 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002586defm VFNMADDSSZ : avx512_fma3s_rm<0xAD, "vfnmadd213ss", X86Fnmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002587 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002588defm VFNMADDSDZ : avx512_fma3s_rm<0xAD, "vfnmadd213sd", X86Fnmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002589 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002590defm VFNMSUBSSZ : avx512_fma3s_rm<0xAF, "vfnmsub213ss", X86Fnmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002591 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002592defm VFNMSUBSDZ : avx512_fma3s_rm<0xAF, "vfnmsub213sd", X86Fnmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002593 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
2594
2595//===----------------------------------------------------------------------===//
2596// AVX-512 Scalar convert from sign integer to float/double
2597//===----------------------------------------------------------------------===//
2598
2599multiclass avx512_vcvtsi<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
2600 X86MemOperand x86memop, string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002601let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002602 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002603 !strconcat(asm," \t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002604 EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002605 let mayLoad = 1 in
2606 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
2607 (ins DstRC:$src1, x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002608 !strconcat(asm," \t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002609 EVEX_4V;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002610} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002611}
Andrew Trick15a47742013-10-09 05:11:10 +00002612let Predicates = [HasAVX512] in {
Elena Demikhovskycf088092013-12-11 14:31:04 +00002613defm VCVTSI2SSZ : avx512_vcvtsi<0x2A, GR32, FR32X, i32mem, "cvtsi2ss{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002614 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002615defm VCVTSI642SSZ : avx512_vcvtsi<0x2A, GR64, FR32X, i64mem, "cvtsi2ss{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002616 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002617defm VCVTSI2SDZ : avx512_vcvtsi<0x2A, GR32, FR64X, i32mem, "cvtsi2sd{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002618 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002619defm VCVTSI642SDZ : avx512_vcvtsi<0x2A, GR64, FR64X, i64mem, "cvtsi2sd{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002620 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
2621
2622def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
2623 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
2624def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002625 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002626def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
2627 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
2628def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002629 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002630
2631def : Pat<(f32 (sint_to_fp GR32:$src)),
2632 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
2633def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002634 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002635def : Pat<(f64 (sint_to_fp GR32:$src)),
2636 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
2637def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002638 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
2639
Elena Demikhovskycf088092013-12-11 14:31:04 +00002640defm VCVTUSI2SSZ : avx512_vcvtsi<0x7B, GR32, FR32X, i32mem, "cvtusi2ss{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002641 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002642defm VCVTUSI642SSZ : avx512_vcvtsi<0x7B, GR64, FR32X, i64mem, "cvtusi2ss{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002643 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002644defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, GR32, FR64X, i32mem, "cvtusi2sd{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002645 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002646defm VCVTUSI642SDZ : avx512_vcvtsi<0x7B, GR64, FR64X, i64mem, "cvtusi2sd{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002647 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
2648
2649def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
2650 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
2651def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
2652 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
2653def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
2654 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
2655def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
2656 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
2657
2658def : Pat<(f32 (uint_to_fp GR32:$src)),
2659 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
2660def : Pat<(f32 (uint_to_fp GR64:$src)),
2661 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
2662def : Pat<(f64 (uint_to_fp GR32:$src)),
2663 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
2664def : Pat<(f64 (uint_to_fp GR64:$src)),
2665 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00002666}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002667
2668//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002669// AVX-512 Scalar convert from float/double to integer
2670//===----------------------------------------------------------------------===//
2671multiclass avx512_cvt_s_int<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
2672 Intrinsic Int, Operand memop, ComplexPattern mem_cpat,
2673 string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002674let hasSideEffects = 0 in {
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002675 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002676 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002677 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG,
2678 Requires<[HasAVX512]>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002679 let mayLoad = 1 in
2680 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002681 !strconcat(asm," \t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002682 Requires<[HasAVX512]>;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002683} // hasSideEffects = 0
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002684}
2685let Predicates = [HasAVX512] in {
2686// Convert float/double to signed/unsigned int 32/64
2687defm VCVTSS2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002688 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002689 XS, EVEX_CD8<32, CD8VT1>;
2690defm VCVTSS2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002691 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002692 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
2693defm VCVTSS2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002694 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002695 XS, EVEX_CD8<32, CD8VT1>;
2696defm VCVTSS2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
2697 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002698 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002699 EVEX_CD8<32, CD8VT1>;
2700defm VCVTSD2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002701 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002702 XD, EVEX_CD8<64, CD8VT1>;
2703defm VCVTSD2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002704 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002705 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
2706defm VCVTSD2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002707 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002708 XD, EVEX_CD8<64, CD8VT1>;
2709defm VCVTSD2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
2710 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002711 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002712 EVEX_CD8<64, CD8VT1>;
2713
Craig Topper9dd48c82014-01-02 17:28:14 +00002714let isCodeGenOnly = 1 in {
2715 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
2716 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
2717 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
2718 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
2719 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
2720 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
2721 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
2722 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
2723 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
2724 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
2725 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
2726 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002727
Craig Topper9dd48c82014-01-02 17:28:14 +00002728 defm Int_VCVTUSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
2729 int_x86_avx512_cvtusi2ss, i32mem, loadi32, "cvtusi2ss{l}",
2730 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
2731 defm Int_VCVTUSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
2732 int_x86_avx512_cvtusi642ss, i64mem, loadi64, "cvtusi2ss{q}",
2733 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
2734 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
2735 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
2736 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
2737 defm Int_VCVTUSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
2738 int_x86_avx512_cvtusi642sd, i64mem, loadi64, "cvtusi2sd{q}",
2739 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
2740} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002741
2742// Convert float/double to signed/unsigned int 32/64 with truncation
Craig Topper9dd48c82014-01-02 17:28:14 +00002743let isCodeGenOnly = 1 in {
2744 defm Int_VCVTTSS2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse_cvttss2si,
2745 ssmem, sse_load_f32, "cvttss2si">,
2746 XS, EVEX_CD8<32, CD8VT1>;
2747 defm Int_VCVTTSS2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
2748 int_x86_sse_cvttss2si64, ssmem, sse_load_f32,
2749 "cvttss2si">, XS, VEX_W,
2750 EVEX_CD8<32, CD8VT1>;
2751 defm Int_VCVTTSD2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse2_cvttsd2si,
2752 sdmem, sse_load_f64, "cvttsd2si">, XD,
2753 EVEX_CD8<64, CD8VT1>;
2754 defm Int_VCVTTSD2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
2755 int_x86_sse2_cvttsd2si64, sdmem, sse_load_f64,
2756 "cvttsd2si">, XD, VEX_W,
2757 EVEX_CD8<64, CD8VT1>;
2758 defm Int_VCVTTSS2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
2759 int_x86_avx512_cvttss2usi, ssmem, sse_load_f32,
2760 "cvttss2usi">, XS, EVEX_CD8<32, CD8VT1>;
2761 defm Int_VCVTTSS2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
2762 int_x86_avx512_cvttss2usi64, ssmem,
2763 sse_load_f32, "cvttss2usi">, XS, VEX_W,
2764 EVEX_CD8<32, CD8VT1>;
2765 defm Int_VCVTTSD2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
2766 int_x86_avx512_cvttsd2usi,
2767 sdmem, sse_load_f64, "cvttsd2usi">, XD,
2768 EVEX_CD8<64, CD8VT1>;
2769 defm Int_VCVTTSD2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
2770 int_x86_avx512_cvttsd2usi64, sdmem,
2771 sse_load_f64, "cvttsd2usi">, XD, VEX_W,
2772 EVEX_CD8<64, CD8VT1>;
2773} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002774
2775multiclass avx512_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
2776 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
2777 string asm> {
2778 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002779 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002780 [(set DstRC:$dst, (OpNode SrcRC:$src))]>, EVEX;
2781 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002782 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002783 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>, EVEX;
2784}
2785
2786defm VCVTTSS2SIZ : avx512_cvt_s<0x2C, FR32X, GR32, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002787 loadf32, "cvttss2si">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002788 EVEX_CD8<32, CD8VT1>;
2789defm VCVTTSS2USIZ : avx512_cvt_s<0x78, FR32X, GR32, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002790 loadf32, "cvttss2usi">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002791 EVEX_CD8<32, CD8VT1>;
2792defm VCVTTSS2SI64Z : avx512_cvt_s<0x2C, FR32X, GR64, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002793 loadf32, "cvttss2si">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002794 EVEX_CD8<32, CD8VT1>;
2795defm VCVTTSS2USI64Z : avx512_cvt_s<0x78, FR32X, GR64, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002796 loadf32, "cvttss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002797 EVEX_CD8<32, CD8VT1>;
2798defm VCVTTSD2SIZ : avx512_cvt_s<0x2C, FR64X, GR32, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002799 loadf64, "cvttsd2si">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002800 EVEX_CD8<64, CD8VT1>;
2801defm VCVTTSD2USIZ : avx512_cvt_s<0x78, FR64X, GR32, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002802 loadf64, "cvttsd2usi">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002803 EVEX_CD8<64, CD8VT1>;
2804defm VCVTTSD2SI64Z : avx512_cvt_s<0x2C, FR64X, GR64, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002805 loadf64, "cvttsd2si">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002806 EVEX_CD8<64, CD8VT1>;
2807defm VCVTTSD2USI64Z : avx512_cvt_s<0x78, FR64X, GR64, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002808 loadf64, "cvttsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002809 EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002810} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002811//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002812// AVX-512 Convert form float to double and back
2813//===----------------------------------------------------------------------===//
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002814let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002815def VCVTSS2SDZrr : AVX512XSI<0x5A, MRMSrcReg, (outs FR64X:$dst),
2816 (ins FR32X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002817 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002818 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
2819let mayLoad = 1 in
2820def VCVTSS2SDZrm : AVX512XSI<0x5A, MRMSrcMem, (outs FR64X:$dst),
2821 (ins FR32X:$src1, f32mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002822 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002823 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
2824 EVEX_CD8<32, CD8VT1>;
2825
2826// Convert scalar double to scalar single
2827def VCVTSD2SSZrr : AVX512XDI<0x5A, MRMSrcReg, (outs FR32X:$dst),
2828 (ins FR64X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002829 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002830 []>, EVEX_4V, VEX_LIG, VEX_W, Sched<[WriteCvtF2F]>;
2831let mayLoad = 1 in
2832def VCVTSD2SSZrm : AVX512XDI<0x5A, MRMSrcMem, (outs FR32X:$dst),
2833 (ins FR64X:$src1, f64mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002834 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002835 []>, EVEX_4V, VEX_LIG, VEX_W,
2836 Sched<[WriteCvtF2FLd, ReadAfterLd]>, EVEX_CD8<64, CD8VT1>;
2837}
2838
2839def : Pat<(f64 (fextend FR32X:$src)), (VCVTSS2SDZrr FR32X:$src, FR32X:$src)>,
2840 Requires<[HasAVX512]>;
2841def : Pat<(fextend (loadf32 addr:$src)),
2842 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512]>;
2843
2844def : Pat<(extloadf32 addr:$src),
2845 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>,
2846 Requires<[HasAVX512, OptForSize]>;
2847
2848def : Pat<(extloadf32 addr:$src),
2849 (VCVTSS2SDZrr (f32 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
2850 Requires<[HasAVX512, OptForSpeed]>;
2851
2852def : Pat<(f32 (fround FR64X:$src)), (VCVTSD2SSZrr FR64X:$src, FR64X:$src)>,
2853 Requires<[HasAVX512]>;
2854
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002855multiclass avx512_vcvt_fp_with_rc<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002856 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
2857 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
2858 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002859let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002860 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002861 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002862 [(set DstRC:$dst,
2863 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002864 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002865 !strconcat(asm," \t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002866 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002867 let mayLoad = 1 in
2868 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002869 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002870 [(set DstRC:$dst,
2871 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002872} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002873}
2874
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002875multiclass avx512_vcvt_fp<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002876 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
2877 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
2878 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002879let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002880 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002881 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002882 [(set DstRC:$dst,
2883 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
2884 let mayLoad = 1 in
2885 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002886 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002887 [(set DstRC:$dst,
2888 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002889} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002890}
2891
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002892defm VCVTPD2PSZ : avx512_vcvt_fp_with_rc<0x5A, "vcvtpd2ps", VR512, VR256X, fround,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002893 memopv8f64, f512mem, v8f32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00002894 SSEPackedSingle>, EVEX_V512, VEX_W, PD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002895 EVEX_CD8<64, CD8VF>;
2896
2897defm VCVTPS2PDZ : avx512_vcvt_fp<0x5A, "vcvtps2pd", VR256X, VR512, fextend,
2898 memopv4f64, f256mem, v8f64, v8f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00002899 SSEPackedDouble>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00002900 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002901def : Pat<(v8f64 (extloadv8f32 addr:$src)),
2902 (VCVTPS2PDZrm addr:$src)>;
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00002903
2904def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
2905 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), (i32 FROUND_CURRENT))),
2906 (VCVTPD2PSZrr VR512:$src)>;
2907
2908def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
2909 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), imm:$rc)),
2910 (VCVTPD2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002911
2912//===----------------------------------------------------------------------===//
2913// AVX-512 Vector convert from sign integer to float/double
2914//===----------------------------------------------------------------------===//
2915
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002916defm VCVTDQ2PSZ : avx512_vcvt_fp_with_rc<0x5B, "vcvtdq2ps", VR512, VR512, sint_to_fp,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002917 memopv8i64, i512mem, v16f32, v16i32,
Craig Topper5ccb6172014-02-18 00:21:49 +00002918 SSEPackedSingle>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00002919 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002920
2921defm VCVTDQ2PDZ : avx512_vcvt_fp<0xE6, "vcvtdq2pd", VR256X, VR512, sint_to_fp,
2922 memopv4i64, i256mem, v8f64, v8i32,
2923 SSEPackedDouble>, EVEX_V512, XS,
2924 EVEX_CD8<32, CD8VH>;
2925
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002926defm VCVTTPS2DQZ : avx512_vcvt_fp<0x5B, "vcvttps2dq", VR512, VR512, fp_to_sint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002927 memopv16f32, f512mem, v16i32, v16f32,
2928 SSEPackedSingle>, EVEX_V512, XS,
2929 EVEX_CD8<32, CD8VF>;
2930
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002931defm VCVTTPD2DQZ : avx512_vcvt_fp<0xE6, "vcvttpd2dq", VR512, VR256X, fp_to_sint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002932 memopv8f64, f512mem, v8i32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00002933 SSEPackedDouble>, EVEX_V512, PD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002934 EVEX_CD8<64, CD8VF>;
2935
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002936defm VCVTTPS2UDQZ : avx512_vcvt_fp<0x78, "vcvttps2udq", VR512, VR512, fp_to_uint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002937 memopv16f32, f512mem, v16i32, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00002938 SSEPackedSingle>, EVEX_V512, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002939 EVEX_CD8<32, CD8VF>;
2940
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002941// cvttps2udq (src, 0, mask-all-ones, sae-current)
2942def : Pat<(v16i32 (int_x86_avx512_mask_cvttps2udq_512 (v16f32 VR512:$src),
2943 (v16i32 immAllZerosV), (i16 -1), FROUND_CURRENT)),
2944 (VCVTTPS2UDQZrr VR512:$src)>;
2945
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002946defm VCVTTPD2UDQZ : avx512_vcvt_fp<0x78, "vcvttpd2udq", VR512, VR256X, fp_to_uint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002947 memopv8f64, f512mem, v8i32, v8f64,
Craig Topper5ccb6172014-02-18 00:21:49 +00002948 SSEPackedDouble>, EVEX_V512, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002949 EVEX_CD8<64, CD8VF>;
2950
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002951// cvttpd2udq (src, 0, mask-all-ones, sae-current)
2952def : Pat<(v8i32 (int_x86_avx512_mask_cvttpd2udq_512 (v8f64 VR512:$src),
2953 (v8i32 immAllZerosV), (i8 -1), FROUND_CURRENT)),
2954 (VCVTTPD2UDQZrr VR512:$src)>;
2955
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002956defm VCVTUDQ2PDZ : avx512_vcvt_fp<0x7A, "vcvtudq2pd", VR256X, VR512, uint_to_fp,
2957 memopv4i64, f256mem, v8f64, v8i32,
2958 SSEPackedDouble>, EVEX_V512, XS,
2959 EVEX_CD8<32, CD8VH>;
2960
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002961defm VCVTUDQ2PSZ : avx512_vcvt_fp_with_rc<0x7A, "vcvtudq2ps", VR512, VR512, uint_to_fp,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002962 memopv16i32, f512mem, v16f32, v16i32,
2963 SSEPackedSingle>, EVEX_V512, XD,
2964 EVEX_CD8<32, CD8VF>;
2965
2966def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
2967 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
2968 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
2969
2970
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002971def : Pat<(v16f32 (int_x86_avx512_mask_cvtdq2ps_512 (v16i32 VR512:$src),
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002972 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002973 (VCVTDQ2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002974def : Pat<(v8f64 (int_x86_avx512_mask_cvtdq2pd_512 (v8i32 VR256X:$src),
2975 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
2976 (VCVTDQ2PDZrr VR256X:$src)>;
2977def : Pat<(v16f32 (int_x86_avx512_mask_cvtudq2ps_512 (v16i32 VR512:$src),
2978 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
2979 (VCVTUDQ2PSZrrb VR512:$src, imm:$rc)>;
2980def : Pat<(v8f64 (int_x86_avx512_mask_cvtudq2pd_512 (v8i32 VR256X:$src),
2981 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
2982 (VCVTUDQ2PDZrr VR256X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002983
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002984multiclass avx512_vcvt_fp2int<bits<8> opc, string asm, RegisterClass SrcRC,
2985 RegisterClass DstRC, PatFrag mem_frag,
2986 X86MemOperand x86memop, Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002987let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002988 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002989 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002990 [], d>, EVEX;
2991 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002992 !strconcat(asm," \t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002993 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002994 let mayLoad = 1 in
2995 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002996 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002997 [], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002998} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002999}
3000
3001defm VCVTPS2DQZ : avx512_vcvt_fp2int<0x5B, "vcvtps2dq", VR512, VR512,
Craig Topperae11aed2014-01-14 07:41:20 +00003002 memopv16f32, f512mem, SSEPackedSingle>, PD,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003003 EVEX_V512, EVEX_CD8<32, CD8VF>;
3004defm VCVTPD2DQZ : avx512_vcvt_fp2int<0xE6, "vcvtpd2dq", VR512, VR256X,
3005 memopv8f64, f512mem, SSEPackedDouble>, XD, VEX_W,
3006 EVEX_V512, EVEX_CD8<64, CD8VF>;
3007
3008def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2dq_512 (v16f32 VR512:$src),
3009 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
3010 (VCVTPS2DQZrrb VR512:$src, imm:$rc)>;
3011
3012def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2dq_512 (v8f64 VR512:$src),
3013 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
3014 (VCVTPD2DQZrrb VR512:$src, imm:$rc)>;
3015
3016defm VCVTPS2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtps2udq", VR512, VR512,
3017 memopv16f32, f512mem, SSEPackedSingle>,
Craig Topper5ccb6172014-02-18 00:21:49 +00003018 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003019defm VCVTPD2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtpd2udq", VR512, VR256X,
3020 memopv8f64, f512mem, SSEPackedDouble>, VEX_W,
Craig Topper5ccb6172014-02-18 00:21:49 +00003021 PS, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003022
3023def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2udq_512 (v16f32 VR512:$src),
3024 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
3025 (VCVTPS2UDQZrrb VR512:$src, imm:$rc)>;
3026
3027def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2udq_512 (v8f64 VR512:$src),
3028 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
3029 (VCVTPD2UDQZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003030
3031let Predicates = [HasAVX512] in {
3032 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
3033 (VCVTPD2PSZrm addr:$src)>;
3034 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
3035 (VCVTPS2PDZrm addr:$src)>;
3036}
3037
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003038//===----------------------------------------------------------------------===//
3039// Half precision conversion instructions
3040//===----------------------------------------------------------------------===//
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003041multiclass avx512_cvtph2ps<RegisterClass destRC, RegisterClass srcRC,
3042 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003043 def rr : AVX5128I<0x13, MRMSrcReg, (outs destRC:$dst), (ins srcRC:$src),
3044 "vcvtph2ps\t{$src, $dst|$dst, $src}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003045 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003046 let hasSideEffects = 0, mayLoad = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003047 def rm : AVX5128I<0x13, MRMSrcMem, (outs destRC:$dst), (ins x86memop:$src),
3048 "vcvtph2ps\t{$src, $dst|$dst, $src}", []>, EVEX;
3049}
3050
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003051multiclass avx512_cvtps2ph<RegisterClass destRC, RegisterClass srcRC,
3052 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003053 def rr : AVX512AIi8<0x1D, MRMDestReg, (outs destRC:$dst),
3054 (ins srcRC:$src1, i32i8imm:$src2),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003055 "vcvtps2ph \t{$src2, $src1, $dst|$dst, $src1, $src2}",
3056 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003057 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003058 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
3059 (ins x86memop:$dst, srcRC:$src1, i32i8imm:$src2),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003060 "vcvtps2ph \t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, EVEX;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003061}
3062
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003063defm VCVTPH2PSZ : avx512_cvtph2ps<VR512, VR256X, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003064 EVEX_CD8<32, CD8VH>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003065defm VCVTPS2PHZ : avx512_cvtps2ph<VR256X, VR512, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003066 EVEX_CD8<32, CD8VH>;
3067
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003068def : Pat<(v16i16 (int_x86_avx512_mask_vcvtps2ph_512 (v16f32 VR512:$src),
3069 imm:$rc, (bc_v16i16(v8i32 immAllZerosV)), (i16 -1))),
3070 (VCVTPS2PHZrr VR512:$src, imm:$rc)>;
3071
3072def : Pat<(v16f32 (int_x86_avx512_mask_vcvtph2ps_512 (v16i16 VR256X:$src),
3073 (bc_v16f32(v16i32 immAllZerosV)), (i16 -1), (i32 FROUND_CURRENT))),
3074 (VCVTPH2PSZrr VR256X:$src)>;
3075
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003076let Defs = [EFLAGS], Predicates = [HasAVX512] in {
3077 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003078 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003079 EVEX_CD8<32, CD8VT1>;
3080 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00003081 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003082 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3083 let Pattern = []<dag> in {
3084 defm VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, undef, v4f32, f128mem, load,
Craig Topper5ccb6172014-02-18 00:21:49 +00003085 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003086 EVEX_CD8<32, CD8VT1>;
3087 defm VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, undef, v2f64, f128mem, load,
Craig Topperae11aed2014-01-14 07:41:20 +00003088 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003089 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3090 }
Craig Topper9dd48c82014-01-02 17:28:14 +00003091 let isCodeGenOnly = 1 in {
3092 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00003093 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00003094 EVEX_CD8<32, CD8VT1>;
3095 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00003096 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00003097 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003098
Craig Topper9dd48c82014-01-02 17:28:14 +00003099 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00003100 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00003101 EVEX_CD8<32, CD8VT1>;
3102 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00003103 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00003104 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3105 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003106}
3107
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003108/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
3109multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
3110 X86MemOperand x86memop> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003111 let hasSideEffects = 0 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003112 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3113 (ins RC:$src1, RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003114 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003115 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003116 let mayLoad = 1 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003117 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3118 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003119 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003120 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003121 }
3122}
3123}
3124
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003125defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", FR32X, f32mem>,
3126 EVEX_CD8<32, CD8VT1>;
3127defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", FR64X, f64mem>,
3128 VEX_W, EVEX_CD8<64, CD8VT1>;
3129defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", FR32X, f32mem>,
3130 EVEX_CD8<32, CD8VT1>;
3131defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", FR64X, f64mem>,
3132 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003133
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003134def : Pat <(v4f32 (int_x86_avx512_rcp14_ss (v4f32 VR128X:$src1),
3135 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
3136 (COPY_TO_REGCLASS (VRCP14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3137 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003138
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003139def : Pat <(v2f64 (int_x86_avx512_rcp14_sd (v2f64 VR128X:$src1),
3140 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
3141 (COPY_TO_REGCLASS (VRCP14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3142 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003143
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003144def : Pat <(v4f32 (int_x86_avx512_rsqrt14_ss (v4f32 VR128X:$src1),
3145 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
3146 (COPY_TO_REGCLASS (VRSQRT14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3147 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003148
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003149def : Pat <(v2f64 (int_x86_avx512_rsqrt14_sd (v2f64 VR128X:$src1),
3150 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
3151 (COPY_TO_REGCLASS (VRSQRT14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3152 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003153
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003154/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
3155multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
3156 RegisterClass RC, X86MemOperand x86memop,
3157 PatFrag mem_frag, ValueType OpVt> {
3158 def r : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
3159 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003160 " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003161 [(set RC:$dst, (OpVt (OpNode RC:$src)))]>,
3162 EVEX;
3163 def m : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003164 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003165 [(set RC:$dst, (OpVt (OpNode (mem_frag addr:$src))))]>,
3166 EVEX;
3167}
3168defm VRSQRT14PSZ : avx512_fp14_p<0x4E, "vrsqrt14ps", X86frsqrt, VR512, f512mem,
3169 memopv16f32, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
3170defm VRSQRT14PDZ : avx512_fp14_p<0x4E, "vrsqrt14pd", X86frsqrt, VR512, f512mem,
3171 memopv8f64, v8f64>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3172defm VRCP14PSZ : avx512_fp14_p<0x4C, "vrcp14ps", X86frcp, VR512, f512mem,
3173 memopv16f32, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
3174defm VRCP14PDZ : avx512_fp14_p<0x4C, "vrcp14pd", X86frcp, VR512, f512mem,
3175 memopv8f64, v8f64>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3176
3177def : Pat <(v16f32 (int_x86_avx512_rsqrt14_ps_512 (v16f32 VR512:$src),
3178 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
3179 (VRSQRT14PSZr VR512:$src)>;
3180def : Pat <(v8f64 (int_x86_avx512_rsqrt14_pd_512 (v8f64 VR512:$src),
3181 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3182 (VRSQRT14PDZr VR512:$src)>;
3183
3184def : Pat <(v16f32 (int_x86_avx512_rcp14_ps_512 (v16f32 VR512:$src),
3185 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
3186 (VRCP14PSZr VR512:$src)>;
3187def : Pat <(v8f64 (int_x86_avx512_rcp14_pd_512 (v8f64 VR512:$src),
3188 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3189 (VRCP14PDZr VR512:$src)>;
3190
3191/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
3192multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
3193 X86MemOperand x86memop> {
3194 let hasSideEffects = 0, Predicates = [HasERI] in {
3195 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3196 (ins RC:$src1, RC:$src2),
3197 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003198 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003199 def rrb : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3200 (ins RC:$src1, RC:$src2),
3201 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003202 " \t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003203 []>, EVEX_4V, EVEX_B;
3204 let mayLoad = 1 in {
3205 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3206 (ins RC:$src1, x86memop:$src2),
3207 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003208 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003209 }
3210}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003211}
3212
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003213defm VRCP28SS : avx512_fp28_s<0xCB, "vrcp28ss", FR32X, f32mem>,
3214 EVEX_CD8<32, CD8VT1>;
3215defm VRCP28SD : avx512_fp28_s<0xCB, "vrcp28sd", FR64X, f64mem>,
3216 VEX_W, EVEX_CD8<64, CD8VT1>;
3217defm VRSQRT28SS : avx512_fp28_s<0xCD, "vrsqrt28ss", FR32X, f32mem>,
3218 EVEX_CD8<32, CD8VT1>;
3219defm VRSQRT28SD : avx512_fp28_s<0xCD, "vrsqrt28sd", FR64X, f64mem>,
3220 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003221
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003222def : Pat <(v4f32 (int_x86_avx512_rcp28_ss (v4f32 VR128X:$src1),
3223 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1),
3224 FROUND_NO_EXC)),
3225 (COPY_TO_REGCLASS (VRCP28SSrrb (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3226 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
3227
3228def : Pat <(v2f64 (int_x86_avx512_rcp28_sd (v2f64 VR128X:$src1),
3229 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1),
3230 FROUND_NO_EXC)),
3231 (COPY_TO_REGCLASS (VRCP28SDrrb (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3232 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
3233
3234def : Pat <(v4f32 (int_x86_avx512_rsqrt28_ss (v4f32 VR128X:$src1),
3235 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1),
3236 FROUND_NO_EXC)),
3237 (COPY_TO_REGCLASS (VRSQRT28SSrrb (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3238 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
3239
3240def : Pat <(v2f64 (int_x86_avx512_rsqrt28_sd (v2f64 VR128X:$src1),
3241 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1),
3242 FROUND_NO_EXC)),
3243 (COPY_TO_REGCLASS (VRSQRT28SDrrb (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3244 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
3245
3246/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
3247multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr,
3248 RegisterClass RC, X86MemOperand x86memop> {
3249 let hasSideEffects = 0, Predicates = [HasERI] in {
3250 def r : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
3251 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003252 " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003253 []>, EVEX;
3254 def rb : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
3255 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003256 " \t{{sae}, $src, $dst|$dst, $src, {sae}}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003257 []>, EVEX, EVEX_B;
3258 def m : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003259 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003260 []>, EVEX;
3261 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003262}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003263defm VRSQRT28PSZ : avx512_fp28_p<0xCC, "vrsqrt28ps", VR512, f512mem>,
3264 EVEX_V512, EVEX_CD8<32, CD8VF>;
3265defm VRSQRT28PDZ : avx512_fp28_p<0xCC, "vrsqrt28pd", VR512, f512mem>,
3266 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3267defm VRCP28PSZ : avx512_fp28_p<0xCA, "vrcp28ps", VR512, f512mem>,
3268 EVEX_V512, EVEX_CD8<32, CD8VF>;
3269defm VRCP28PDZ : avx512_fp28_p<0xCA, "vrcp28pd", VR512, f512mem>,
3270 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3271
3272def : Pat <(v16f32 (int_x86_avx512_rsqrt28_ps (v16f32 VR512:$src),
3273 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_NO_EXC)),
3274 (VRSQRT28PSZrb VR512:$src)>;
3275def : Pat <(v8f64 (int_x86_avx512_rsqrt28_pd (v8f64 VR512:$src),
3276 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_NO_EXC)),
3277 (VRSQRT28PDZrb VR512:$src)>;
3278
3279def : Pat <(v16f32 (int_x86_avx512_rcp28_ps (v16f32 VR512:$src),
3280 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_NO_EXC)),
3281 (VRCP28PSZrb VR512:$src)>;
3282def : Pat <(v8f64 (int_x86_avx512_rcp28_pd (v8f64 VR512:$src),
3283 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_NO_EXC)),
3284 (VRCP28PDZrb VR512:$src)>;
3285
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003286multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
3287 Intrinsic V16F32Int, Intrinsic V8F64Int,
3288 OpndItins itins_s, OpndItins itins_d> {
3289 def PSZrr :AVX512PSI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003290 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003291 [(set VR512:$dst, (v16f32 (OpNode VR512:$src)))], itins_s.rr>,
3292 EVEX, EVEX_V512;
3293
3294 let mayLoad = 1 in
3295 def PSZrm : AVX512PSI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003296 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003297 [(set VR512:$dst,
3298 (OpNode (v16f32 (bitconvert (memopv16f32 addr:$src)))))],
3299 itins_s.rm>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
3300
3301 def PDZrr : AVX512PDI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003302 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003303 [(set VR512:$dst, (v8f64 (OpNode VR512:$src)))], itins_d.rr>,
3304 EVEX, EVEX_V512;
3305
3306 let mayLoad = 1 in
3307 def PDZrm : AVX512PDI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003308 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003309 [(set VR512:$dst, (OpNode
3310 (v8f64 (bitconvert (memopv16f32 addr:$src)))))],
3311 itins_d.rm>, EVEX, EVEX_V512, EVEX_CD8<64, CD8VF>;
3312
Craig Topper9dd48c82014-01-02 17:28:14 +00003313let isCodeGenOnly = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003314 def PSZr_Int : AVX512PSI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
3315 !strconcat(OpcodeStr,
3316 "ps\t{$src, $dst|$dst, $src}"),
3317 [(set VR512:$dst, (V16F32Int VR512:$src))]>,
3318 EVEX, EVEX_V512;
3319 def PSZm_Int : AVX512PSI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
3320 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
3321 [(set VR512:$dst,
3322 (V16F32Int (memopv16f32 addr:$src)))]>, EVEX,
3323 EVEX_V512, EVEX_CD8<32, CD8VF>;
3324 def PDZr_Int : AVX512PDI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
3325 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
3326 [(set VR512:$dst, (V8F64Int VR512:$src))]>,
3327 EVEX, EVEX_V512, VEX_W;
3328 def PDZm_Int : AVX512PDI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
3329 !strconcat(OpcodeStr,
3330 "pd\t{$src, $dst|$dst, $src}"),
3331 [(set VR512:$dst, (V8F64Int (memopv8f64 addr:$src)))]>,
Craig Topper9dd48c82014-01-02 17:28:14 +00003332 EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3333} // isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003334}
3335
3336multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,
3337 Intrinsic F32Int, Intrinsic F64Int,
3338 OpndItins itins_s, OpndItins itins_d> {
3339 def SSZr : SI<opc, MRMSrcReg, (outs FR32X:$dst),
3340 (ins FR32X:$src1, FR32X:$src2),
3341 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003342 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003343 [], itins_s.rr>, XS, EVEX_4V;
Craig Topper9dd48c82014-01-02 17:28:14 +00003344 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003345 def SSZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
3346 (ins VR128X:$src1, VR128X:$src2),
3347 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003348 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003349 [(set VR128X:$dst,
3350 (F32Int VR128X:$src1, VR128X:$src2))],
3351 itins_s.rr>, XS, EVEX_4V;
3352 let mayLoad = 1 in {
3353 def SSZm : SI<opc, MRMSrcMem, (outs FR32X:$dst),
3354 (ins FR32X:$src1, f32mem:$src2),
3355 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003356 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003357 [], itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00003358 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003359 def SSZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
3360 (ins VR128X:$src1, ssmem:$src2),
3361 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003362 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003363 [(set VR128X:$dst,
3364 (F32Int VR128X:$src1, sse_load_f32:$src2))],
3365 itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
3366 }
3367 def SDZr : SI<opc, MRMSrcReg, (outs FR64X:$dst),
3368 (ins FR64X:$src1, FR64X:$src2),
3369 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003370 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003371 XD, EVEX_4V, VEX_W;
Craig Topper9dd48c82014-01-02 17:28:14 +00003372 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003373 def SDZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
3374 (ins VR128X:$src1, VR128X:$src2),
3375 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003376 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003377 [(set VR128X:$dst,
3378 (F64Int VR128X:$src1, VR128X:$src2))],
3379 itins_s.rr>, XD, EVEX_4V, VEX_W;
3380 let mayLoad = 1 in {
3381 def SDZm : SI<opc, MRMSrcMem, (outs FR64X:$dst),
3382 (ins FR64X:$src1, f64mem:$src2),
3383 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003384 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003385 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00003386 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003387 def SDZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
3388 (ins VR128X:$src1, sdmem:$src2),
3389 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003390 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003391 [(set VR128X:$dst,
3392 (F64Int VR128X:$src1, sse_load_f64:$src2))]>,
3393 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
3394 }
3395}
3396
3397
3398defm VSQRT : avx512_sqrt_scalar<0x51, "sqrt",
3399 int_x86_avx512_sqrt_ss, int_x86_avx512_sqrt_sd,
3400 SSE_SQRTSS, SSE_SQRTSD>,
3401 avx512_sqrt_packed<0x51, "vsqrt", fsqrt,
3402 int_x86_avx512_sqrt_ps_512, int_x86_avx512_sqrt_pd_512,
3403 SSE_SQRTPS, SSE_SQRTPD>;
3404
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003405let Predicates = [HasAVX512] in {
3406 def : Pat<(f32 (fsqrt FR32X:$src)),
3407 (VSQRTSSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
3408 def : Pat<(f32 (fsqrt (load addr:$src))),
3409 (VSQRTSSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
3410 Requires<[OptForSize]>;
3411 def : Pat<(f64 (fsqrt FR64X:$src)),
3412 (VSQRTSDZr (f64 (IMPLICIT_DEF)), FR64X:$src)>;
3413 def : Pat<(f64 (fsqrt (load addr:$src))),
3414 (VSQRTSDZm (f64 (IMPLICIT_DEF)), addr:$src)>,
3415 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003416
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003417 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003418 (VRSQRT14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003419 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003420 (VRSQRT14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003421 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003422
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003423 def : Pat<(f32 (X86frcp FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003424 (VRCP14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003425 def : Pat<(f32 (X86frcp (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003426 (VRCP14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003427 Requires<[OptForSize]>;
3428
3429 def : Pat<(int_x86_sse_sqrt_ss VR128X:$src),
3430 (COPY_TO_REGCLASS (VSQRTSSZr (f32 (IMPLICIT_DEF)),
3431 (COPY_TO_REGCLASS VR128X:$src, FR32)),
3432 VR128X)>;
3433 def : Pat<(int_x86_sse_sqrt_ss sse_load_f32:$src),
3434 (VSQRTSSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
3435
3436 def : Pat<(int_x86_sse2_sqrt_sd VR128X:$src),
3437 (COPY_TO_REGCLASS (VSQRTSDZr (f64 (IMPLICIT_DEF)),
3438 (COPY_TO_REGCLASS VR128X:$src, FR64)),
3439 VR128X)>;
3440 def : Pat<(int_x86_sse2_sqrt_sd sse_load_f64:$src),
3441 (VSQRTSDZm_Int (v2f64 (IMPLICIT_DEF)), sse_load_f64:$src)>;
3442}
3443
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003444
3445multiclass avx512_fp_unop_rm<bits<8> opcps, bits<8> opcpd, string OpcodeStr,
3446 X86MemOperand x86memop, RegisterClass RC,
3447 PatFrag mem_frag32, PatFrag mem_frag64,
3448 Intrinsic V4F32Int, Intrinsic V2F64Int,
3449 CD8VForm VForm> {
3450let ExeDomain = SSEPackedSingle in {
3451 // Intrinsic operation, reg.
3452 // Vector intrinsic operation, reg
3453 def PSr : AVX512AIi8<opcps, MRMSrcReg,
3454 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
3455 !strconcat(OpcodeStr,
3456 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3457 [(set RC:$dst, (V4F32Int RC:$src1, imm:$src2))]>;
3458
3459 // Vector intrinsic operation, mem
3460 def PSm : AVX512AIi8<opcps, MRMSrcMem,
3461 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
3462 !strconcat(OpcodeStr,
3463 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3464 [(set RC:$dst,
3465 (V4F32Int (mem_frag32 addr:$src1),imm:$src2))]>,
3466 EVEX_CD8<32, VForm>;
3467} // ExeDomain = SSEPackedSingle
3468
3469let ExeDomain = SSEPackedDouble in {
3470 // Vector intrinsic operation, reg
3471 def PDr : AVX512AIi8<opcpd, MRMSrcReg,
3472 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
3473 !strconcat(OpcodeStr,
3474 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3475 [(set RC:$dst, (V2F64Int RC:$src1, imm:$src2))]>;
3476
3477 // Vector intrinsic operation, mem
3478 def PDm : AVX512AIi8<opcpd, MRMSrcMem,
3479 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
3480 !strconcat(OpcodeStr,
3481 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3482 [(set RC:$dst,
3483 (V2F64Int (mem_frag64 addr:$src1),imm:$src2))]>,
3484 EVEX_CD8<64, VForm>;
3485} // ExeDomain = SSEPackedDouble
3486}
3487
3488multiclass avx512_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
3489 string OpcodeStr,
3490 Intrinsic F32Int,
3491 Intrinsic F64Int> {
3492let ExeDomain = GenericDomain in {
3493 // Operation, reg.
3494 let hasSideEffects = 0 in
3495 def SSr : AVX512AIi8<opcss, MRMSrcReg,
3496 (outs FR32X:$dst), (ins FR32X:$src1, FR32X:$src2, i32i8imm:$src3),
3497 !strconcat(OpcodeStr,
3498 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3499 []>;
3500
3501 // Intrinsic operation, reg.
Craig Topper9dd48c82014-01-02 17:28:14 +00003502 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003503 def SSr_Int : AVX512AIi8<opcss, MRMSrcReg,
3504 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
3505 !strconcat(OpcodeStr,
3506 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3507 [(set VR128X:$dst, (F32Int VR128X:$src1, VR128X:$src2, imm:$src3))]>;
3508
3509 // Intrinsic operation, mem.
3510 def SSm : AVX512AIi8<opcss, MRMSrcMem, (outs VR128X:$dst),
3511 (ins VR128X:$src1, ssmem:$src2, i32i8imm:$src3),
3512 !strconcat(OpcodeStr,
3513 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3514 [(set VR128X:$dst, (F32Int VR128X:$src1,
3515 sse_load_f32:$src2, imm:$src3))]>,
3516 EVEX_CD8<32, CD8VT1>;
3517
3518 // Operation, reg.
3519 let hasSideEffects = 0 in
3520 def SDr : AVX512AIi8<opcsd, MRMSrcReg,
3521 (outs FR64X:$dst), (ins FR64X:$src1, FR64X:$src2, i32i8imm:$src3),
3522 !strconcat(OpcodeStr,
3523 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3524 []>, VEX_W;
3525
3526 // Intrinsic operation, reg.
Craig Topper9dd48c82014-01-02 17:28:14 +00003527 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003528 def SDr_Int : AVX512AIi8<opcsd, MRMSrcReg,
3529 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
3530 !strconcat(OpcodeStr,
3531 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3532 [(set VR128X:$dst, (F64Int VR128X:$src1, VR128X:$src2, imm:$src3))]>,
3533 VEX_W;
3534
3535 // Intrinsic operation, mem.
3536 def SDm : AVX512AIi8<opcsd, MRMSrcMem,
3537 (outs VR128X:$dst), (ins VR128X:$src1, sdmem:$src2, i32i8imm:$src3),
3538 !strconcat(OpcodeStr,
3539 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3540 [(set VR128X:$dst,
3541 (F64Int VR128X:$src1, sse_load_f64:$src2, imm:$src3))]>,
3542 VEX_W, EVEX_CD8<64, CD8VT1>;
3543} // ExeDomain = GenericDomain
3544}
3545
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003546multiclass avx512_rndscale<bits<8> opc, string OpcodeStr,
3547 X86MemOperand x86memop, RegisterClass RC,
3548 PatFrag mem_frag, Domain d> {
3549let ExeDomain = d in {
3550 // Intrinsic operation, reg.
3551 // Vector intrinsic operation, reg
3552 def r : AVX512AIi8<opc, MRMSrcReg,
3553 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
3554 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003555 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003556 []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003557
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003558 // Vector intrinsic operation, mem
3559 def m : AVX512AIi8<opc, MRMSrcMem,
3560 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
3561 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003562 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003563 []>, EVEX;
3564} // ExeDomain
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003565}
3566
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003567
3568defm VRNDSCALEPSZ : avx512_rndscale<0x08, "vrndscaleps", f512mem, VR512,
3569 memopv16f32, SSEPackedSingle>, EVEX_V512,
3570 EVEX_CD8<32, CD8VF>;
3571
3572def : Pat<(v16f32 (int_x86_avx512_mask_rndscale_ps_512 (v16f32 VR512:$src1),
3573 imm:$src2, (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1),
3574 FROUND_CURRENT)),
3575 (VRNDSCALEPSZr VR512:$src1, imm:$src2)>;
3576
3577
3578defm VRNDSCALEPDZ : avx512_rndscale<0x09, "vrndscalepd", f512mem, VR512,
3579 memopv8f64, SSEPackedDouble>, EVEX_V512,
3580 VEX_W, EVEX_CD8<64, CD8VF>;
3581
3582def : Pat<(v8f64 (int_x86_avx512_mask_rndscale_pd_512 (v8f64 VR512:$src1),
3583 imm:$src2, (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1),
3584 FROUND_CURRENT)),
3585 (VRNDSCALEPDZr VR512:$src1, imm:$src2)>;
3586
3587multiclass avx512_rndscale_scalar<bits<8> opc, string OpcodeStr,
3588 Operand x86memop, RegisterClass RC, Domain d> {
3589let ExeDomain = d in {
3590 def r : AVX512AIi8<opc, MRMSrcReg,
3591 (outs RC:$dst), (ins RC:$src1, RC:$src2, i32i8imm:$src3),
3592 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003593 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003594 []>, EVEX_4V;
3595
3596 def m : AVX512AIi8<opc, MRMSrcMem,
3597 (outs RC:$dst), (ins RC:$src1, x86memop:$src2, i32i8imm:$src3),
3598 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003599 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003600 []>, EVEX_4V;
3601} // ExeDomain
3602}
3603
3604defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", ssmem, FR32X,
3605 SSEPackedSingle>, EVEX_CD8<32, CD8VT1>;
3606
3607defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", sdmem, FR64X,
3608 SSEPackedDouble>, EVEX_CD8<64, CD8VT1>;
3609
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003610def : Pat<(ffloor FR32X:$src),
3611 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x1))>;
3612def : Pat<(f64 (ffloor FR64X:$src)),
3613 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x1))>;
3614def : Pat<(f32 (fnearbyint FR32X:$src)),
3615 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0xC))>;
3616def : Pat<(f64 (fnearbyint FR64X:$src)),
3617 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0xC))>;
3618def : Pat<(f32 (fceil FR32X:$src)),
3619 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x2))>;
3620def : Pat<(f64 (fceil FR64X:$src)),
3621 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x2))>;
3622def : Pat<(f32 (frint FR32X:$src)),
3623 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x4))>;
3624def : Pat<(f64 (frint FR64X:$src)),
3625 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x4))>;
3626def : Pat<(f32 (ftrunc FR32X:$src)),
3627 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x3))>;
3628def : Pat<(f64 (ftrunc FR64X:$src)),
3629 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x3))>;
3630
3631def : Pat<(v16f32 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003632 (VRNDSCALEPSZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003633def : Pat<(v16f32 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003634 (VRNDSCALEPSZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003635def : Pat<(v16f32 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003636 (VRNDSCALEPSZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003637def : Pat<(v16f32 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003638 (VRNDSCALEPSZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003639def : Pat<(v16f32 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003640 (VRNDSCALEPSZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003641
3642def : Pat<(v8f64 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003643 (VRNDSCALEPDZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003644def : Pat<(v8f64 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003645 (VRNDSCALEPDZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003646def : Pat<(v8f64 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003647 (VRNDSCALEPDZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003648def : Pat<(v8f64 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003649 (VRNDSCALEPDZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003650def : Pat<(v8f64 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003651 (VRNDSCALEPDZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003652
3653//-------------------------------------------------
3654// Integer truncate and extend operations
3655//-------------------------------------------------
3656
3657multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr,
3658 RegisterClass dstRC, RegisterClass srcRC,
3659 RegisterClass KRC, X86MemOperand x86memop> {
3660 def rr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
3661 (ins srcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003662 !strconcat(OpcodeStr," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003663 []>, EVEX;
3664
3665 def krr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
3666 (ins KRC:$mask, srcRC:$src),
3667 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003668 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003669 []>, EVEX, EVEX_KZ;
3670
3671 def mr : AVX512XS8I<opc, MRMDestMem, (outs), (ins x86memop:$dst, srcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003672 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003673 []>, EVEX;
3674}
3675defm VPMOVQB : avx512_trunc_sat<0x32, "vpmovqb", VR128X, VR512, VK8WM,
3676 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
3677defm VPMOVSQB : avx512_trunc_sat<0x22, "vpmovsqb", VR128X, VR512, VK8WM,
3678 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
3679defm VPMOVUSQB : avx512_trunc_sat<0x12, "vpmovusqb", VR128X, VR512, VK8WM,
3680 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
3681defm VPMOVQW : avx512_trunc_sat<0x34, "vpmovqw", VR128X, VR512, VK8WM,
3682 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
3683defm VPMOVSQW : avx512_trunc_sat<0x24, "vpmovsqw", VR128X, VR512, VK8WM,
3684 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
3685defm VPMOVUSQW : avx512_trunc_sat<0x14, "vpmovusqw", VR128X, VR512, VK8WM,
3686 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
3687defm VPMOVQD : avx512_trunc_sat<0x35, "vpmovqd", VR256X, VR512, VK8WM,
3688 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
3689defm VPMOVSQD : avx512_trunc_sat<0x25, "vpmovsqd", VR256X, VR512, VK8WM,
3690 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
3691defm VPMOVUSQD : avx512_trunc_sat<0x15, "vpmovusqd", VR256X, VR512, VK8WM,
3692 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
3693defm VPMOVDW : avx512_trunc_sat<0x33, "vpmovdw", VR256X, VR512, VK16WM,
3694 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
3695defm VPMOVSDW : avx512_trunc_sat<0x23, "vpmovsdw", VR256X, VR512, VK16WM,
3696 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
3697defm VPMOVUSDW : avx512_trunc_sat<0x13, "vpmovusdw", VR256X, VR512, VK16WM,
3698 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
3699defm VPMOVDB : avx512_trunc_sat<0x31, "vpmovdb", VR128X, VR512, VK16WM,
3700 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
3701defm VPMOVSDB : avx512_trunc_sat<0x21, "vpmovsdb", VR128X, VR512, VK16WM,
3702 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
3703defm VPMOVUSDB : avx512_trunc_sat<0x11, "vpmovusdb", VR128X, VR512, VK16WM,
3704 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
3705
3706def : Pat<(v16i8 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQBrr VR512:$src)>;
3707def : Pat<(v8i16 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQWrr VR512:$src)>;
3708def : Pat<(v16i16 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDWrr VR512:$src)>;
3709def : Pat<(v16i8 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDBrr VR512:$src)>;
3710def : Pat<(v8i32 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQDrr VR512:$src)>;
3711
3712def : Pat<(v16i8 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
3713 (VPMOVDBkrr VK16WM:$mask, VR512:$src)>;
3714def : Pat<(v16i16 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
3715 (VPMOVDWkrr VK16WM:$mask, VR512:$src)>;
3716def : Pat<(v8i16 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
3717 (VPMOVQWkrr VK8WM:$mask, VR512:$src)>;
3718def : Pat<(v8i32 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
3719 (VPMOVQDkrr VK8WM:$mask, VR512:$src)>;
3720
3721
3722multiclass avx512_extend<bits<8> opc, string OpcodeStr, RegisterClass DstRC,
3723 RegisterClass SrcRC, SDNode OpNode, PatFrag mem_frag,
3724 X86MemOperand x86memop, ValueType OpVT, ValueType InVT> {
3725
3726 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
3727 (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003728 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003729 [(set DstRC:$dst, (OpVT (OpNode (InVT SrcRC:$src))))]>, EVEX;
3730 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
3731 (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003732 !strconcat(OpcodeStr," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003733 [(set DstRC:$dst,
3734 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))]>,
3735 EVEX;
3736}
3737
3738defm VPMOVZXBDZ: avx512_extend<0x31, "vpmovzxbd", VR512, VR128X, X86vzext,
3739 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
3740 EVEX_CD8<8, CD8VQ>;
3741defm VPMOVZXBQZ: avx512_extend<0x32, "vpmovzxbq", VR512, VR128X, X86vzext,
3742 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
3743 EVEX_CD8<8, CD8VO>;
3744defm VPMOVZXWDZ: avx512_extend<0x33, "vpmovzxwd", VR512, VR256X, X86vzext,
3745 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
3746 EVEX_CD8<16, CD8VH>;
3747defm VPMOVZXWQZ: avx512_extend<0x34, "vpmovzxwq", VR512, VR128X, X86vzext,
3748 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
3749 EVEX_CD8<16, CD8VQ>;
3750defm VPMOVZXDQZ: avx512_extend<0x35, "vpmovzxdq", VR512, VR256X, X86vzext,
3751 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
3752 EVEX_CD8<32, CD8VH>;
3753
3754defm VPMOVSXBDZ: avx512_extend<0x21, "vpmovsxbd", VR512, VR128X, X86vsext,
3755 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
3756 EVEX_CD8<8, CD8VQ>;
3757defm VPMOVSXBQZ: avx512_extend<0x22, "vpmovsxbq", VR512, VR128X, X86vsext,
3758 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
3759 EVEX_CD8<8, CD8VO>;
3760defm VPMOVSXWDZ: avx512_extend<0x23, "vpmovsxwd", VR512, VR256X, X86vsext,
3761 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
3762 EVEX_CD8<16, CD8VH>;
3763defm VPMOVSXWQZ: avx512_extend<0x24, "vpmovsxwq", VR512, VR128X, X86vsext,
3764 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
3765 EVEX_CD8<16, CD8VQ>;
3766defm VPMOVSXDQZ: avx512_extend<0x25, "vpmovsxdq", VR512, VR256X, X86vsext,
3767 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
3768 EVEX_CD8<32, CD8VH>;
3769
3770//===----------------------------------------------------------------------===//
3771// GATHER - SCATTER Operations
3772
3773multiclass avx512_gather<bits<8> opc, string OpcodeStr, RegisterClass KRC,
3774 RegisterClass RC, X86MemOperand memop> {
3775let mayLoad = 1,
3776 Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb" in
3777 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst, KRC:$mask_wb),
3778 (ins RC:$src1, KRC:$mask, memop:$src2),
3779 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003780 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003781 []>, EVEX, EVEX_K;
3782}
3783defm VGATHERDPDZ : avx512_gather<0x92, "vgatherdpd", VK8WM, VR512, vy64xmem>,
3784 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3785defm VGATHERDPSZ : avx512_gather<0x92, "vgatherdps", VK16WM, VR512, vz32mem>,
3786 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3787
3788defm VGATHERQPDZ : avx512_gather<0x93, "vgatherqpd", VK8WM, VR512, vz64mem>,
3789 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3790defm VGATHERQPSZ : avx512_gather<0x93, "vgatherqps", VK8WM, VR256X, vz64mem>,
3791 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3792
3793defm VPGATHERDQZ : avx512_gather<0x90, "vpgatherdq", VK8WM, VR512, vy64xmem>,
3794 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3795defm VPGATHERDDZ : avx512_gather<0x90, "vpgatherdd", VK16WM, VR512, vz32mem>,
3796 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3797
3798defm VPGATHERQQZ : avx512_gather<0x91, "vpgatherqq", VK8WM, VR512, vz64mem>,
3799 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3800defm VPGATHERQDZ : avx512_gather<0x91, "vpgatherqd", VK8WM, VR256X, vz64mem>,
3801 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3802
3803multiclass avx512_scatter<bits<8> opc, string OpcodeStr, RegisterClass KRC,
3804 RegisterClass RC, X86MemOperand memop> {
3805let mayStore = 1, Constraints = "$mask = $mask_wb" in
3806 def mr : AVX5128I<opc, MRMDestMem, (outs KRC:$mask_wb),
3807 (ins memop:$dst, KRC:$mask, RC:$src2),
3808 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003809 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003810 []>, EVEX, EVEX_K;
3811}
3812
3813defm VSCATTERDPDZ : avx512_scatter<0xA2, "vscatterdpd", VK8WM, VR512, vy64xmem>,
3814 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3815defm VSCATTERDPSZ : avx512_scatter<0xA2, "vscatterdps", VK16WM, VR512, vz32mem>,
3816 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3817
3818defm VSCATTERQPDZ : avx512_scatter<0xA3, "vscatterqpd", VK8WM, VR512, vz64mem>,
3819 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3820defm VSCATTERQPSZ : avx512_scatter<0xA3, "vscatterqps", VK8WM, VR256X, vz64mem>,
3821 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3822
3823defm VPSCATTERDQZ : avx512_scatter<0xA0, "vpscatterdq", VK8WM, VR512, vy64xmem>,
3824 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3825defm VPSCATTERDDZ : avx512_scatter<0xA0, "vpscatterdd", VK16WM, VR512, vz32mem>,
3826 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3827
3828defm VPSCATTERQQZ : avx512_scatter<0xA1, "vpscatterqq", VK8WM, VR512, vz64mem>,
3829 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3830defm VPSCATTERQDZ : avx512_scatter<0xA1, "vpscatterqd", VK8WM, VR256X, vz64mem>,
3831 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3832
3833//===----------------------------------------------------------------------===//
3834// VSHUFPS - VSHUFPD Operations
3835
3836multiclass avx512_shufp<RegisterClass RC, X86MemOperand x86memop,
3837 ValueType vt, string OpcodeStr, PatFrag mem_frag,
3838 Domain d> {
3839 def rmi : AVX512PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
3840 (ins RC:$src1, x86memop:$src2, i8imm:$src3),
3841 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003842 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003843 [(set RC:$dst, (vt (X86Shufp RC:$src1, (mem_frag addr:$src2),
3844 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003845 EVEX_4V, Sched<[WriteShuffleLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003846 def rri : AVX512PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
3847 (ins RC:$src1, RC:$src2, i8imm:$src3),
3848 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003849 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003850 [(set RC:$dst, (vt (X86Shufp RC:$src1, RC:$src2,
3851 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003852 EVEX_4V, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003853}
3854
3855defm VSHUFPSZ : avx512_shufp<VR512, f512mem, v16f32, "vshufps", memopv16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003856 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003857defm VSHUFPDZ : avx512_shufp<VR512, f512mem, v8f64, "vshufpd", memopv8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00003858 SSEPackedDouble>, PD, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003859
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00003860def : Pat<(v16i32 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
3861 (VSHUFPSZrri VR512:$src1, VR512:$src2, imm:$imm)>;
3862def : Pat<(v16i32 (X86Shufp VR512:$src1,
3863 (memopv16i32 addr:$src2), (i8 imm:$imm))),
3864 (VSHUFPSZrmi VR512:$src1, addr:$src2, imm:$imm)>;
3865
3866def : Pat<(v8i64 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
3867 (VSHUFPDZrri VR512:$src1, VR512:$src2, imm:$imm)>;
3868def : Pat<(v8i64 (X86Shufp VR512:$src1,
3869 (memopv8i64 addr:$src2), (i8 imm:$imm))),
3870 (VSHUFPDZrmi VR512:$src1, addr:$src2, imm:$imm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003871
3872multiclass avx512_alignr<string OpcodeStr, RegisterClass RC,
3873 X86MemOperand x86memop> {
3874 def rri : AVX512AIi8<0x03, MRMSrcReg, (outs RC:$dst),
3875 (ins RC:$src1, RC:$src2, i8imm:$src3),
3876 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003877 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003878 []>, EVEX_4V;
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003879 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003880 def rmi : AVX512AIi8<0x03, MRMSrcMem, (outs RC:$dst),
3881 (ins RC:$src1, x86memop:$src2, i8imm:$src3),
3882 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003883 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003884 []>, EVEX_4V;
3885}
3886defm VALIGND : avx512_alignr<"valignd", VR512, i512mem>,
3887 EVEX_V512, EVEX_CD8<32, CD8VF>;
3888defm VALIGNQ : avx512_alignr<"valignq", VR512, i512mem>,
3889 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3890
3891def : Pat<(v16f32 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
3892 (VALIGNDrri VR512:$src2, VR512:$src1, imm:$imm)>;
3893def : Pat<(v8f64 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
3894 (VALIGNQrri VR512:$src2, VR512:$src1, imm:$imm)>;
3895def : Pat<(v16i32 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
3896 (VALIGNDrri VR512:$src2, VR512:$src1, imm:$imm)>;
3897def : Pat<(v8i64 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
3898 (VALIGNQrri VR512:$src2, VR512:$src1, imm:$imm)>;
3899
3900multiclass avx512_vpabs<bits<8> opc, string OpcodeStr, RegisterClass RC,
3901 X86MemOperand x86memop> {
3902 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003903 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003904 EVEX;
3905 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
3906 (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003907 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003908 EVEX;
3909}
3910
3911defm VPABSD : avx512_vpabs<0x1E, "vpabsd", VR512, i512mem>, EVEX_V512,
3912 EVEX_CD8<32, CD8VF>;
3913defm VPABSQ : avx512_vpabs<0x1F, "vpabsq", VR512, i512mem>, EVEX_V512, VEX_W,
3914 EVEX_CD8<64, CD8VF>;
3915
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003916def : Pat<(v16i32 (int_x86_avx512_mask_pabs_d_512 (v16i32 VR512:$src),
3917 (v16i32 immAllZerosV), (i16 -1))),
3918 (VPABSDrr VR512:$src)>;
3919def : Pat<(v8i64 (int_x86_avx512_mask_pabs_q_512 (v8i64 VR512:$src),
3920 (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3921 (VPABSQrr VR512:$src)>;
3922
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003923multiclass avx512_conflict<bits<8> opc, string OpcodeStr,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003924 RegisterClass RC, RegisterClass KRC,
3925 X86MemOperand x86memop,
3926 X86MemOperand x86scalar_mop, string BrdcstStr> {
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003927 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3928 (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003929 !strconcat(OpcodeStr, " \t{$src, ${dst} |${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003930 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003931 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3932 (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003933 !strconcat(OpcodeStr, " \t{$src, ${dst}|${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003934 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003935 def rmb : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3936 (ins x86scalar_mop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003937 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003938 ", ${dst}|${dst}, ${src}", BrdcstStr, "}"),
3939 []>, EVEX, EVEX_B;
3940 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3941 (ins KRC:$mask, RC:$src),
3942 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003943 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003944 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003945 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3946 (ins KRC:$mask, x86memop:$src),
3947 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003948 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003949 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003950 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3951 (ins KRC:$mask, x86scalar_mop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003952 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003953 ", ${dst} {${mask}} {z}|${dst} {${mask}} {z}, ${src}",
3954 BrdcstStr, "}"),
3955 []>, EVEX, EVEX_KZ, EVEX_B;
3956
3957 let Constraints = "$src1 = $dst" in {
3958 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3959 (ins RC:$src1, KRC:$mask, RC:$src2),
3960 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003961 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003962 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003963 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3964 (ins RC:$src1, KRC:$mask, x86memop:$src2),
3965 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003966 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003967 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003968 def rmbk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3969 (ins RC:$src1, KRC:$mask, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003970 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003971 ", ${dst} {${mask}}|${dst} {${mask}}, ${src2}", BrdcstStr, "}"),
3972 []>, EVEX, EVEX_K, EVEX_B;
3973 }
3974}
3975
3976let Predicates = [HasCDI] in {
3977defm VPCONFLICTD : avx512_conflict<0xC4, "vpconflictd", VR512, VK16WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003978 i512mem, i32mem, "{1to16}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003979 EVEX_V512, EVEX_CD8<32, CD8VF>;
3980
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003981
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003982defm VPCONFLICTQ : avx512_conflict<0xC4, "vpconflictq", VR512, VK8WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003983 i512mem, i64mem, "{1to8}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003984 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003985
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003986}
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003987
3988def : Pat<(int_x86_avx512_mask_conflict_d_512 VR512:$src2, VR512:$src1,
3989 GR16:$mask),
3990 (VPCONFLICTDrrk VR512:$src1,
3991 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
3992
3993def : Pat<(int_x86_avx512_mask_conflict_q_512 VR512:$src2, VR512:$src1,
3994 GR8:$mask),
3995 (VPCONFLICTQrrk VR512:$src1,
3996 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;