blob: 78c3b823946d47c9c71f6a56d57f7e731c33a331 [file] [log] [blame]
Matt Arsenault0c90e952015-11-06 18:17:45 +00001//=====-- AMDGPUSubtarget.h - Define Subtarget for AMDGPU ------*- C++ -*-====//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Tom Stellard75aadc22012-12-11 21:25:42 +00006//
7//==-----------------------------------------------------------------------===//
8//
9/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000010/// AMDGPU specific subclass of TargetSubtarget.
Tom Stellard75aadc22012-12-11 21:25:42 +000011//
12//===----------------------------------------------------------------------===//
13
Matt Arsenault0c90e952015-11-06 18:17:45 +000014#ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H
15#define LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H
Matt Arsenaultf59e5382015-11-06 18:23:00 +000016
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000017#include "AMDGPU.h"
Quentin Colombet61d71a12017-08-15 22:31:51 +000018#include "AMDGPUCallLowering.h"
Matt Arsenault43e92fe2016-06-24 06:30:11 +000019#include "R600FrameLowering.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000020#include "R600ISelLowering.h"
21#include "R600InstrInfo.h"
Matt Arsenault43e92fe2016-06-24 06:30:11 +000022#include "SIFrameLowering.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000023#include "SIISelLowering.h"
24#include "SIInstrInfo.h"
Tom Stellard347ac792015-06-26 21:15:07 +000025#include "Utils/AMDGPUBaseInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000026#include "llvm/ADT/Triple.h"
Quentin Colombet61d71a12017-08-15 22:31:51 +000027#include "llvm/CodeGen/GlobalISel/InstructionSelector.h"
28#include "llvm/CodeGen/GlobalISel/LegalizerInfo.h"
29#include "llvm/CodeGen/GlobalISel/RegisterBankInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000030#include "llvm/CodeGen/MachineFunction.h"
Matt Arsenault56684d42016-08-11 17:31:42 +000031#include "llvm/CodeGen/SelectionDAGTargetInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000032#include "llvm/MC/MCInstrItineraries.h"
33#include "llvm/Support/MathExtras.h"
34#include <cassert>
35#include <cstdint>
36#include <memory>
37#include <utility>
Tom Stellard75aadc22012-12-11 21:25:42 +000038
39#define GET_SUBTARGETINFO_HEADER
40#include "AMDGPUGenSubtargetInfo.inc"
Tom Stellardc5a154d2018-06-28 23:47:12 +000041#define GET_SUBTARGETINFO_HEADER
42#include "R600GenSubtargetInfo.inc"
Tom Stellard75aadc22012-12-11 21:25:42 +000043
Tom Stellard75aadc22012-12-11 21:25:42 +000044namespace llvm {
45
Matt Arsenault43e92fe2016-06-24 06:30:11 +000046class StringRef;
Tom Stellarde99fb652015-01-20 19:33:04 +000047
Tom Stellard5bfbae52018-07-11 20:59:01 +000048class AMDGPUSubtarget {
49public:
50 enum Generation {
51 R600 = 0,
52 R700 = 1,
Matt Arsenault4bec7d42018-07-20 09:05:08 +000053 EVERGREEN = 2,
Tom Stellard5bfbae52018-07-11 20:59:01 +000054 NORTHERN_ISLANDS = 3,
55 SOUTHERN_ISLANDS = 4,
56 SEA_ISLANDS = 5,
57 VOLCANIC_ISLANDS = 6,
Stanislav Mekhanoshincee607e2019-04-24 17:03:15 +000058 GFX9 = 7,
59 GFX10 = 8
Tom Stellard5bfbae52018-07-11 20:59:01 +000060 };
61
Tom Stellardc5a154d2018-06-28 23:47:12 +000062private:
63 Triple TargetTriple;
64
65protected:
Tom Stellardc5a154d2018-06-28 23:47:12 +000066 bool Has16BitInsts;
67 bool HasMadMixInsts;
68 bool FP32Denormals;
69 bool FPExceptions;
70 bool HasSDWA;
71 bool HasVOP3PInsts;
72 bool HasMulI24;
73 bool HasMulU24;
Matt Arsenault6c7ba822018-08-15 21:03:55 +000074 bool HasInv2PiInlineImm;
Tom Stellardc5a154d2018-06-28 23:47:12 +000075 bool HasFminFmaxLegacy;
76 bool EnablePromoteAlloca;
David Stuttard20de3e92018-09-14 10:27:19 +000077 bool HasTrigReducedRange;
Tom Stellardc5a154d2018-06-28 23:47:12 +000078 int LocalMemorySize;
79 unsigned WavefrontSize;
80
81public:
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +000082 AMDGPUSubtarget(const Triple &TT);
Tom Stellardc5a154d2018-06-28 23:47:12 +000083
Tom Stellard5bfbae52018-07-11 20:59:01 +000084 static const AMDGPUSubtarget &get(const MachineFunction &MF);
85 static const AMDGPUSubtarget &get(const TargetMachine &TM,
Matt Arsenault4bec7d42018-07-20 09:05:08 +000086 const Function &F);
Tom Stellardc5a154d2018-06-28 23:47:12 +000087
88 /// \returns Default range flat work group size for a calling convention.
89 std::pair<unsigned, unsigned> getDefaultFlatWorkGroupSize(CallingConv::ID CC) const;
90
91 /// \returns Subtarget's default pair of minimum/maximum flat work group sizes
92 /// for function \p F, or minimum/maximum flat work group sizes explicitly
93 /// requested using "amdgpu-flat-work-group-size" attribute attached to
94 /// function \p F.
95 ///
96 /// \returns Subtarget's default values if explicitly requested values cannot
97 /// be converted to integer, or violate subtarget's specifications.
98 std::pair<unsigned, unsigned> getFlatWorkGroupSizes(const Function &F) const;
99
100 /// \returns Subtarget's default pair of minimum/maximum number of waves per
101 /// execution unit for function \p F, or minimum/maximum number of waves per
102 /// execution unit explicitly requested using "amdgpu-waves-per-eu" attribute
103 /// attached to function \p F.
104 ///
105 /// \returns Subtarget's default values if explicitly requested values cannot
106 /// be converted to integer, violate subtarget's specifications, or are not
107 /// compatible with minimum/maximum number of waves limited by flat work group
108 /// size, register usage, and/or lds usage.
109 std::pair<unsigned, unsigned> getWavesPerEU(const Function &F) const;
110
111 /// Return the amount of LDS that can be used that will not restrict the
112 /// occupancy lower than WaveCount.
113 unsigned getMaxLocalMemSizeWithWaveCount(unsigned WaveCount,
114 const Function &) const;
115
116 /// Inverse of getMaxLocalMemWithWaveCount. Return the maximum wavecount if
117 /// the given LDS memory size is the only constraint.
118 unsigned getOccupancyWithLocalMemSize(uint32_t Bytes, const Function &) const;
119
120 unsigned getOccupancyWithLocalMemSize(const MachineFunction &MF) const;
121
122 bool isAmdHsaOS() const {
123 return TargetTriple.getOS() == Triple::AMDHSA;
124 }
125
126 bool isAmdPalOS() const {
127 return TargetTriple.getOS() == Triple::AMDPAL;
128 }
129
Tom Stellardec4feae2018-07-06 17:16:17 +0000130 bool isMesa3DOS() const {
131 return TargetTriple.getOS() == Triple::Mesa3D;
132 }
133
134 bool isMesaKernel(const Function &F) const {
135 return isMesa3DOS() && !AMDGPU::isShader(F.getCallingConv());
136 }
137
Konstantin Zhuravlyovaa067cb2018-10-04 21:02:16 +0000138 bool isAmdHsaOrMesa(const Function &F) const {
Tom Stellardec4feae2018-07-06 17:16:17 +0000139 return isAmdHsaOS() || isMesaKernel(F);
140 }
141
Tom Stellardc5a154d2018-06-28 23:47:12 +0000142 bool has16BitInsts() const {
143 return Has16BitInsts;
144 }
145
146 bool hasMadMixInsts() const {
147 return HasMadMixInsts;
148 }
149
150 bool hasFP32Denormals() const {
151 return FP32Denormals;
152 }
153
154 bool hasFPExceptions() const {
155 return FPExceptions;
156 }
157
158 bool hasSDWA() const {
159 return HasSDWA;
160 }
161
162 bool hasVOP3PInsts() const {
163 return HasVOP3PInsts;
164 }
165
166 bool hasMulI24() const {
167 return HasMulI24;
168 }
169
170 bool hasMulU24() const {
171 return HasMulU24;
172 }
173
Matt Arsenault6c7ba822018-08-15 21:03:55 +0000174 bool hasInv2PiInlineImm() const {
175 return HasInv2PiInlineImm;
176 }
177
Tom Stellardc5a154d2018-06-28 23:47:12 +0000178 bool hasFminFmaxLegacy() const {
179 return HasFminFmaxLegacy;
180 }
181
David Stuttard20de3e92018-09-14 10:27:19 +0000182 bool hasTrigReducedRange() const {
183 return HasTrigReducedRange;
184 }
185
Tom Stellardc5a154d2018-06-28 23:47:12 +0000186 bool isPromoteAllocaEnabled() const {
187 return EnablePromoteAlloca;
188 }
189
190 unsigned getWavefrontSize() const {
191 return WavefrontSize;
192 }
193
194 int getLocalMemorySize() const {
195 return LocalMemorySize;
196 }
197
198 unsigned getAlignmentForImplicitArgPtr() const {
199 return isAmdHsaOS() ? 8 : 4;
200 }
201
Tom Stellardec4feae2018-07-06 17:16:17 +0000202 /// Returns the offset in bytes from the start of the input buffer
203 /// of the first explicit kernel argument.
204 unsigned getExplicitKernelArgOffset(const Function &F) const {
Konstantin Zhuravlyovaa067cb2018-10-04 21:02:16 +0000205 return isAmdHsaOrMesa(F) ? 0 : 36;
Tom Stellardec4feae2018-07-06 17:16:17 +0000206 }
207
Tom Stellardc5a154d2018-06-28 23:47:12 +0000208 /// \returns Maximum number of work groups per compute unit supported by the
209 /// subtarget and limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000210 virtual unsigned getMaxWorkGroupsPerCU(unsigned FlatWorkGroupSize) const = 0;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000211
212 /// \returns Minimum flat work group size supported by the subtarget.
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000213 virtual unsigned getMinFlatWorkGroupSize() const = 0;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000214
215 /// \returns Maximum flat work group size supported by the subtarget.
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000216 virtual unsigned getMaxFlatWorkGroupSize() const = 0;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000217
218 /// \returns Maximum number of waves per execution unit supported by the
219 /// subtarget and limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000220 virtual unsigned getMaxWavesPerEU(unsigned FlatWorkGroupSize) const = 0;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000221
222 /// \returns Minimum number of waves per execution unit supported by the
223 /// subtarget.
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000224 virtual unsigned getMinWavesPerEU() const = 0;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000225
226 unsigned getMaxWavesPerEU() const { return 10; }
227
228 /// Creates value range metadata on an workitemid.* inrinsic call or load.
229 bool makeLIDRangeMetadata(Instruction *I) const;
230
Matt Arsenault4bec7d42018-07-20 09:05:08 +0000231 /// \returns Number of bytes of arguments that are passed to a shader or
232 /// kernel in addition to the explicit ones declared for the function.
233 unsigned getImplicitArgNumBytes(const Function &F) const {
234 if (isMesaKernel(F))
235 return 16;
236 return AMDGPU::getIntegerAttribute(F, "amdgpu-implicitarg-num-bytes", 0);
237 }
238 uint64_t getExplicitKernArgSize(const Function &F,
239 unsigned &MaxAlign) const;
240 unsigned getKernArgSegmentSize(const Function &F,
241 unsigned &MaxAlign) const;
242
Tom Stellard5bfbae52018-07-11 20:59:01 +0000243 virtual ~AMDGPUSubtarget() {}
Tom Stellardc5a154d2018-06-28 23:47:12 +0000244};
245
Tom Stellard5bfbae52018-07-11 20:59:01 +0000246class GCNSubtarget : public AMDGPUGenSubtargetInfo,
247 public AMDGPUSubtarget {
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000248public:
Wei Ding205bfdb2017-02-10 02:15:29 +0000249 enum TrapHandlerAbi {
250 TrapHandlerAbiNone = 0,
251 TrapHandlerAbiHsa = 1
252 };
253
Wei Dingf2cce022017-02-22 23:22:19 +0000254 enum TrapID {
255 TrapIDHardwareReserved = 0,
256 TrapIDHSADebugTrap = 1,
257 TrapIDLLVMTrap = 2,
258 TrapIDLLVMDebugTrap = 3,
259 TrapIDDebugBreakpoint = 7,
260 TrapIDDebugReserved8 = 8,
261 TrapIDDebugReservedFE = 0xfe,
262 TrapIDDebugReservedFF = 0xff
Wei Ding205bfdb2017-02-10 02:15:29 +0000263 };
264
265 enum TrapRegValues {
Wei Dingf2cce022017-02-22 23:22:19 +0000266 LLVMTrapHandlerRegValue = 1
Wei Ding205bfdb2017-02-10 02:15:29 +0000267 };
268
Tom Stellardc5a154d2018-06-28 23:47:12 +0000269private:
Tom Stellardc5a154d2018-06-28 23:47:12 +0000270 /// GlobalISel related APIs.
271 std::unique_ptr<AMDGPUCallLowering> CallLoweringInfo;
272 std::unique_ptr<InstructionSelector> InstSelector;
273 std::unique_ptr<LegalizerInfo> Legalizer;
274 std::unique_ptr<RegisterBankInfo> RegBankInfo;
275
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000276protected:
277 // Basic subtarget description.
278 Triple TargetTriple;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000279 unsigned Gen;
Stanislav Mekhanoshin06d3b412018-09-17 16:04:32 +0000280 InstrItineraryData InstrItins;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000281 int LDSBankCount;
282 unsigned MaxPrivateElementSize;
283
284 // Possibly statically set by tablegen, but may want to be overridden.
Matt Arsenaultb035a572015-01-29 19:34:25 +0000285 bool FastFMAF32;
Matt Arsenaulte83690c2016-01-18 21:13:50 +0000286 bool HalfRate64Ops;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000287
288 // Dynamially set bits that enable features.
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000289 bool FP64FP16Denormals;
Changpeng Fangb41574a2015-12-22 20:55:23 +0000290 bool FlatForGlobal;
Konstantin Zhuravlyovbe6c0ca2017-06-02 17:40:26 +0000291 bool AutoWaitcntBeforeBarrier;
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000292 bool CodeObjectV3;
Tom Stellard64a9d082016-10-14 18:10:39 +0000293 bool UnalignedScratchAccess;
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000294 bool UnalignedBufferAccess;
Matt Arsenaulte823d922017-02-18 18:29:53 +0000295 bool HasApertureRegs;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000296 bool EnableXNACK;
Matt Arsenaultdf24c922019-05-16 14:48:34 +0000297 bool DoesNotSupportXNACK;
Stanislav Mekhanoshincee607e2019-04-24 17:03:15 +0000298 bool EnableCuMode;
Wei Ding205bfdb2017-02-10 02:15:29 +0000299 bool TrapHandler;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000300
301 // Used as options.
Matt Arsenault41033282014-10-10 22:01:59 +0000302 bool EnableLoadStoreOpt;
Matt Arsenault706f9302015-07-06 16:01:58 +0000303 bool EnableUnsafeDSOffsetFolding;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000304 bool EnableSIScheduler;
Marek Olsaka9a58fa2018-04-10 22:48:23 +0000305 bool EnableDS128;
David Stuttardf77079f2019-01-14 11:55:24 +0000306 bool EnablePRTStrictNull;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000307 bool DumpCode;
308
309 // Subtarget statically properties set by tablegen
310 bool FP64;
Jan Vesely39aeab42017-12-04 23:07:28 +0000311 bool FMA;
Dmitry Preobrazhenskye3271ae2018-02-05 12:45:43 +0000312 bool MIMG_R128;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000313 bool IsGCN;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000314 bool GCN3Encoding;
Tom Stellardd1f0f022015-04-23 19:33:54 +0000315 bool CIInsts;
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000316 bool GFX8Insts;
Matt Arsenault2021f082017-02-18 19:12:26 +0000317 bool GFX9Insts;
Stanislav Mekhanoshincee607e2019-04-24 17:03:15 +0000318 bool GFX10Insts;
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000319 bool GFX7GFX8GFX9Insts;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000320 bool SGPRInitBug;
Matt Arsenault9d82ee72016-02-27 08:53:55 +0000321 bool HasSMemRealTime;
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000322 bool HasIntClamp;
Matt Arsenault0084adc2018-04-30 19:08:16 +0000323 bool HasFmaMixInsts;
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000324 bool HasMovrel;
325 bool HasVGPRIndexMode;
Matt Arsenault7b647552016-10-28 21:55:15 +0000326 bool HasScalarStores;
Dmitry Preobrazhensky6bad04e2018-04-02 16:10:25 +0000327 bool HasScalarAtomics;
Sam Kolton3c4933f2017-06-22 06:26:41 +0000328 bool HasSDWAOmod;
329 bool HasSDWAScalar;
330 bool HasSDWASdst;
331 bool HasSDWAMac;
Sam Koltona179d252017-06-27 15:02:23 +0000332 bool HasSDWAOutModsVOPC;
Sam Kolton07dbde22017-01-20 10:01:25 +0000333 bool HasDPP;
Stanislav Mekhanoshin245b5ba2019-06-12 18:02:41 +0000334 bool HasDPP8;
Ryan Taylor1f334d02018-08-28 15:07:30 +0000335 bool HasR128A16;
Stanislav Mekhanoshincee607e2019-04-24 17:03:15 +0000336 bool HasNSAEncoding;
Matt Arsenault0084adc2018-04-30 19:08:16 +0000337 bool HasDLInsts;
Stanislav Mekhanoshin0e858b02019-02-09 00:34:21 +0000338 bool HasDot1Insts;
339 bool HasDot2Insts;
Stanislav Mekhanoshin22b2c3d2019-07-09 18:10:06 +0000340 bool HasDot3Insts;
341 bool HasDot4Insts;
Stanislav Mekhanoshinc43e67b2019-06-14 00:33:31 +0000342 bool HasDot5Insts;
343 bool HasDot6Insts;
Stanislav Mekhanoshin22b2c3d2019-07-09 18:10:06 +0000344 bool HasMAIInsts;
345 bool HasPkFmacF16Inst;
346 bool HasAtomicFaddInsts;
Konstantin Zhuravlyov108927b2018-11-05 22:44:19 +0000347 bool EnableSRAMECC;
Matt Arsenaultf426ddb2019-04-03 01:58:57 +0000348 bool DoesNotSupportSRAMECC;
Stanislav Mekhanoshincee607e2019-04-24 17:03:15 +0000349 bool HasNoSdstCMPX;
350 bool HasVscnt;
351 bool HasRegisterBanking;
352 bool HasVOP3Literal;
353 bool HasNoDataDepHazard;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000354 bool FlatAddressSpace;
Matt Arsenaultacdc7652017-05-10 21:19:05 +0000355 bool FlatInstOffsets;
356 bool FlatGlobalInsts;
357 bool FlatScratchInsts;
Stanislav Mekhanoshincee607e2019-04-24 17:03:15 +0000358 bool ScalarFlatScratchInsts;
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000359 bool AddNoCarryInsts;
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000360 bool HasUnpackedD16VMem;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000361 bool R600ALUInst;
362 bool CaymanISA;
363 bool CFALUBug;
Stanislav Mekhanoshincee607e2019-04-24 17:03:15 +0000364 bool LDSMisalignedBug;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000365 bool HasVertexCache;
366 short TexVTXClauseSize;
Alexander Timofeev18009562016-12-08 17:28:47 +0000367 bool ScalarizeGlobal;
Tom Stellard75aadc22012-12-11 21:25:42 +0000368
Stanislav Mekhanoshincee607e2019-04-24 17:03:15 +0000369 bool HasVcmpxPermlaneHazard;
370 bool HasVMEMtoScalarWriteHazard;
371 bool HasSMEMtoVectorWriteHazard;
372 bool HasInstFwdPrefetchBug;
373 bool HasVcmpxExecWARHazard;
374 bool HasLdsBranchVmemWARHazard;
375 bool HasNSAtoVMEMBug;
Ryan Taylor9ab812d2019-06-26 17:34:57 +0000376 bool HasOffset3fBug;
Stanislav Mekhanoshincee607e2019-04-24 17:03:15 +0000377 bool HasFlatSegmentOffsetBug;
378
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000379 // Dummy feature to use for assembler in tablegen.
380 bool FeatureDisable;
381
Matt Arsenault56684d42016-08-11 17:31:42 +0000382 SelectionDAGTargetInfo TSInfo;
Tom Stellard5bfbae52018-07-11 20:59:01 +0000383private:
Tom Stellard5bfbae52018-07-11 20:59:01 +0000384 SIInstrInfo InstrInfo;
Tom Stellard752ddbd2018-07-11 22:15:15 +0000385 SITargetLowering TLInfo;
Tom Stellard5bfbae52018-07-11 20:59:01 +0000386 SIFrameLowering FrameLowering;
Tom Stellard75aadc22012-12-11 21:25:42 +0000387
Matt Arsenault5c714cb2019-05-23 19:38:14 +0000388 // See COMPUTE_TMPRING_SIZE.WAVESIZE, 13-bit field in units of 256-dword.
389 static const unsigned MaxWaveScratchSize = (256 * 4) * ((1 << 13) - 1);
390
Tom Stellard75aadc22012-12-11 21:25:42 +0000391public:
Tom Stellard5bfbae52018-07-11 20:59:01 +0000392 GCNSubtarget(const Triple &TT, StringRef GPU, StringRef FS,
393 const GCNTargetMachine &TM);
394 ~GCNSubtarget() override;
Eugene Zelenko2bc2f332016-12-09 22:06:55 +0000395
Tom Stellard5bfbae52018-07-11 20:59:01 +0000396 GCNSubtarget &initializeSubtargetDependencies(const Triple &TT,
Daniel Sandersa73f1fd2015-06-10 12:11:26 +0000397 StringRef GPU, StringRef FS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000398
Tom Stellard5bfbae52018-07-11 20:59:01 +0000399 const SIInstrInfo *getInstrInfo() const override {
400 return &InstrInfo;
401 }
Tom Stellard000c5af2016-04-14 19:09:28 +0000402
Tom Stellardc5a154d2018-06-28 23:47:12 +0000403 const SIFrameLowering *getFrameLowering() const override {
404 return &FrameLowering;
405 }
406
Tom Stellard5bfbae52018-07-11 20:59:01 +0000407 const SITargetLowering *getTargetLowering() const override {
408 return &TLInfo;
409 }
Tom Stellardc5a154d2018-06-28 23:47:12 +0000410
Tom Stellard5bfbae52018-07-11 20:59:01 +0000411 const SIRegisterInfo *getRegisterInfo() const override {
412 return &InstrInfo.getRegisterInfo();
413 }
Tom Stellardc5a154d2018-06-28 23:47:12 +0000414
415 const CallLowering *getCallLowering() const override {
416 return CallLoweringInfo.get();
417 }
418
419 const InstructionSelector *getInstructionSelector() const override {
420 return InstSelector.get();
421 }
422
423 const LegalizerInfo *getLegalizerInfo() const override {
424 return Legalizer.get();
425 }
426
427 const RegisterBankInfo *getRegBankInfo() const override {
428 return RegBankInfo.get();
Eric Christopherd9134482014-08-04 21:25:23 +0000429 }
Matt Arsenaultd782d052014-06-27 17:57:00 +0000430
Matt Arsenault56684d42016-08-11 17:31:42 +0000431 // Nothing implemented, just prevent crashes on use.
432 const SelectionDAGTargetInfo *getSelectionDAGInfo() const override {
433 return &TSInfo;
434 }
435
Stanislav Mekhanoshin06d3b412018-09-17 16:04:32 +0000436 const InstrItineraryData *getInstrItineraryData() const override {
437 return &InstrItins;
438 }
439
Craig Topperee7b0f32014-04-30 05:53:27 +0000440 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000441
Matt Arsenaultd782d052014-06-27 17:57:00 +0000442 Generation getGeneration() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000443 return (Generation)Gen;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000444 }
445
Matt Arsenault4eea3f32017-11-13 22:55:05 +0000446 unsigned getWavefrontSizeLog2() const {
447 return Log2_32(WavefrontSize);
448 }
449
Matt Arsenault5c714cb2019-05-23 19:38:14 +0000450 /// Return the number of high bits known to be zero fror a frame index.
451 unsigned getKnownHighZeroBitsForFrameIndex() const {
452 return countLeadingZeros(MaxWaveScratchSize) + getWavefrontSizeLog2();
453 }
454
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000455 int getLDSBankCount() const {
456 return LDSBankCount;
457 }
458
459 unsigned getMaxPrivateElementSize() const {
460 return MaxPrivateElementSize;
461 }
462
Stanislav Mekhanoshinf2baae02019-05-02 03:47:23 +0000463 unsigned getConstantBusLimit(unsigned Opcode) const;
464
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000465 bool hasIntClamp() const {
466 return HasIntClamp;
467 }
468
Jan Veselyd1c9b612017-12-04 22:57:29 +0000469 bool hasFP64() const {
Matt Arsenaultd782d052014-06-27 17:57:00 +0000470 return FP64;
471 }
472
Dmitry Preobrazhenskye3271ae2018-02-05 12:45:43 +0000473 bool hasMIMG_R128() const {
474 return MIMG_R128;
475 }
476
Tom Stellardc5a154d2018-06-28 23:47:12 +0000477 bool hasHWFP64() const {
478 return FP64;
479 }
480
Matt Arsenaultb035a572015-01-29 19:34:25 +0000481 bool hasFastFMAF32() const {
482 return FastFMAF32;
483 }
484
Matt Arsenaulte83690c2016-01-18 21:13:50 +0000485 bool hasHalfRate64Ops() const {
486 return HalfRate64Ops;
487 }
488
Matt Arsenault88701812016-06-09 23:42:48 +0000489 bool hasAddr64() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000490 return (getGeneration() < AMDGPUSubtarget::VOLCANIC_ISLANDS);
Matt Arsenault88701812016-06-09 23:42:48 +0000491 }
492
Matt Arsenaulte4c2e9b2019-06-19 23:54:58 +0000493 // Return true if the target only has the reverse operand versions of VALU
494 // shift instructions (e.g. v_lshrrev_b32, and no v_lshr_b32).
495 bool hasOnlyRevVALUShifts() const {
496 return getGeneration() >= VOLCANIC_ISLANDS;
497 }
498
Matt Arsenaultfae02982014-03-17 18:58:11 +0000499 bool hasBFE() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000500 return true;
Matt Arsenaultfae02982014-03-17 18:58:11 +0000501 }
502
Matt Arsenault6e439652014-06-10 19:00:20 +0000503 bool hasBFI() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000504 return true;
Matt Arsenault6e439652014-06-10 19:00:20 +0000505 }
506
Matt Arsenaultfae02982014-03-17 18:58:11 +0000507 bool hasBFM() const {
508 return hasBFE();
509 }
510
Matt Arsenault60425062014-06-10 19:18:28 +0000511 bool hasBCNT(unsigned Size) const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000512 return true;
Tom Stellard50122a52014-04-07 19:45:41 +0000513 }
514
Jan Vesely6ddb8dd2014-07-15 15:51:09 +0000515 bool hasFFBL() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000516 return true;
Jan Vesely6ddb8dd2014-07-15 15:51:09 +0000517 }
518
519 bool hasFFBH() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000520 return true;
Jan Vesely6ddb8dd2014-07-15 15:51:09 +0000521 }
522
Matt Arsenault10268f92017-02-27 22:40:39 +0000523 bool hasMed3_16() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000524 return getGeneration() >= AMDGPUSubtarget::GFX9;
Matt Arsenault10268f92017-02-27 22:40:39 +0000525 }
526
Matt Arsenaultee324ff2017-05-17 19:25:06 +0000527 bool hasMin3Max3_16() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000528 return getGeneration() >= AMDGPUSubtarget::GFX9;
Matt Arsenaultd7e23032017-09-07 18:05:07 +0000529 }
530
Matt Arsenault0084adc2018-04-30 19:08:16 +0000531 bool hasFmaMixInsts() const {
532 return HasFmaMixInsts;
533 }
534
Jan Vesely808fff52015-04-30 17:15:56 +0000535 bool hasCARRY() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000536 return true;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000537 }
538
Jan Vesely39aeab42017-12-04 23:07:28 +0000539 bool hasFMA() const {
540 return FMA;
541 }
542
Stanislav Mekhanoshin79080ec2018-10-29 17:26:01 +0000543 bool hasSwap() const {
544 return GFX9Insts;
545 }
546
Wei Ding205bfdb2017-02-10 02:15:29 +0000547 TrapHandlerAbi getTrapHandlerAbi() const {
548 return isAmdHsaOS() ? TrapHandlerAbiHsa : TrapHandlerAbiNone;
549 }
550
Matt Arsenaulte4c2e9b2019-06-19 23:54:58 +0000551 /// True if the offset field of DS instructions works as expected. On SI, the
552 /// offset uses a 16-bit adder and does not always wrap properly.
553 bool hasUsableDSOffset() const {
554 return getGeneration() >= SEA_ISLANDS;
555 }
556
Matt Arsenault706f9302015-07-06 16:01:58 +0000557 bool unsafeDSOffsetFoldingEnabled() const {
558 return EnableUnsafeDSOffsetFolding;
559 }
560
Matt Arsenaulte4c2e9b2019-06-19 23:54:58 +0000561 /// Condition output from div_scale is usable.
562 bool hasUsableDivScaleConditionOutput() const {
563 return getGeneration() != SOUTHERN_ISLANDS;
564 }
565
566 /// Extra wait hazard is needed in some cases before
567 /// s_cbranch_vccnz/s_cbranch_vccz.
568 bool hasReadVCCZBug() const {
569 return getGeneration() <= SEA_ISLANDS;
570 }
571
572 /// A read of an SGPR by SMRD instruction requires 4 wait states when the SGPR
573 /// was written by a VALU instruction.
574 bool hasSMRDReadVALUDefHazard() const {
575 return getGeneration() == SOUTHERN_ISLANDS;
576 }
577
578 /// A read of an SGPR by a VMEM instruction requires 5 wait states when the
579 /// SGPR was written by a VALU Instruction.
580 bool hasVMEMReadSGPRVALUDefHazard() const {
581 return getGeneration() >= VOLCANIC_ISLANDS;
582 }
583
584 bool hasRFEHazards() const {
585 return getGeneration() >= VOLCANIC_ISLANDS;
586 }
587
588 /// Number of hazard wait states for s_setreg_b32/s_setreg_imm32_b32.
589 unsigned getSetRegWaitStates() const {
590 return getGeneration() <= SEA_ISLANDS ? 1 : 2;
591 }
592
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000593 bool dumpCode() const {
594 return DumpCode;
Matt Arsenaultd782d052014-06-27 17:57:00 +0000595 }
596
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000597 /// Return the amount of LDS that can be used that will not restrict the
598 /// occupancy lower than WaveCount.
Stanislav Mekhanoshin2b913b12017-02-01 22:59:50 +0000599 unsigned getMaxLocalMemSizeWithWaveCount(unsigned WaveCount,
600 const Function &) const;
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000601
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000602 bool hasFP16Denormals() const {
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000603 return FP64FP16Denormals;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000604 }
Matt Arsenault8a028bf2016-05-16 21:19:59 +0000605
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000606 bool hasFP64Denormals() const {
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000607 return FP64FP16Denormals;
Matt Arsenault24ee0782016-02-12 02:40:47 +0000608 }
609
Stanislav Mekhanoshindc2890a2017-07-13 23:59:15 +0000610 bool supportsMinMaxDenormModes() const {
611 return getGeneration() >= AMDGPUSubtarget::GFX9;
612 }
613
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000614 bool useFlatForGlobal() const {
615 return FlatForGlobal;
Tom Stellardec87f842015-05-25 16:15:54 +0000616 }
617
Farhana Aleena7cb3112018-03-09 17:41:39 +0000618 /// \returns If target supports ds_read/write_b128 and user enables generation
619 /// of ds_read/write_b128.
Marek Olsaka9a58fa2018-04-10 22:48:23 +0000620 bool useDS128() const {
621 return CIInsts && EnableDS128;
Farhana Aleena7cb3112018-03-09 17:41:39 +0000622 }
623
Matt Arsenaulte4c2e9b2019-06-19 23:54:58 +0000624 /// Have v_trunc_f64, v_ceil_f64, v_rndne_f64
625 bool haveRoundOpsF64() const {
626 return CIInsts;
627 }
628
Matt Arsenaultcaf0ed42017-11-30 00:52:40 +0000629 /// \returns If MUBUF instructions always perform range checking, even for
630 /// buffer resources used for private memory access.
631 bool privateMemoryResourceIsRangeChecked() const {
632 return getGeneration() < AMDGPUSubtarget::GFX9;
633 }
634
David Stuttardf77079f2019-01-14 11:55:24 +0000635 /// \returns If target requires PRT Struct NULL support (zero result registers
636 /// for sparse texture support).
637 bool usePRTStrictNull() const {
638 return EnablePRTStrictNull;
639 }
640
Konstantin Zhuravlyovbe6c0ca2017-06-02 17:40:26 +0000641 bool hasAutoWaitcntBeforeBarrier() const {
642 return AutoWaitcntBeforeBarrier;
643 }
644
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000645 bool hasCodeObjectV3() const {
Konstantin Zhuravlyova25e0522018-11-15 02:32:43 +0000646 // FIXME: Need to add code object v3 support for mesa and pal.
647 return isAmdHsaOS() ? CodeObjectV3 : false;
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000648 }
649
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000650 bool hasUnalignedBufferAccess() const {
651 return UnalignedBufferAccess;
652 }
653
Tom Stellard64a9d082016-10-14 18:10:39 +0000654 bool hasUnalignedScratchAccess() const {
655 return UnalignedScratchAccess;
656 }
657
Matt Arsenaulte823d922017-02-18 18:29:53 +0000658 bool hasApertureRegs() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000659 return HasApertureRegs;
Matt Arsenaulte823d922017-02-18 18:29:53 +0000660 }
661
Wei Ding205bfdb2017-02-10 02:15:29 +0000662 bool isTrapHandlerEnabled() const {
663 return TrapHandler;
664 }
665
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000666 bool isXNACKEnabled() const {
667 return EnableXNACK;
668 }
Tom Stellardb8fd6ef2014-12-02 22:00:07 +0000669
Stanislav Mekhanoshincee607e2019-04-24 17:03:15 +0000670 bool isCuModeEnabled() const {
671 return EnableCuMode;
672 }
673
Matt Arsenaultb6491cc2017-01-31 01:20:54 +0000674 bool hasFlatAddressSpace() const {
675 return FlatAddressSpace;
676 }
677
Matt Arsenaulte4c2e9b2019-06-19 23:54:58 +0000678 bool hasFlatScrRegister() const {
679 return hasFlatAddressSpace();
680 }
681
Matt Arsenaultacdc7652017-05-10 21:19:05 +0000682 bool hasFlatInstOffsets() const {
683 return FlatInstOffsets;
684 }
685
686 bool hasFlatGlobalInsts() const {
687 return FlatGlobalInsts;
688 }
689
690 bool hasFlatScratchInsts() const {
691 return FlatScratchInsts;
692 }
693
Stanislav Mekhanoshincee607e2019-04-24 17:03:15 +0000694 bool hasScalarFlatScratchInsts() const {
695 return ScalarFlatScratchInsts;
696 }
697
698 bool hasFlatSegmentOffsetBug() const {
699 return HasFlatSegmentOffsetBug;
700 }
701
Mark Searlesf0b93f12018-06-04 16:51:59 +0000702 bool hasFlatLgkmVMemCountInOrder() const {
703 return getGeneration() > GFX9;
704 }
705
Matt Arsenaulted6e8f02017-09-01 18:36:06 +0000706 bool hasD16LoadStore() const {
707 return getGeneration() >= GFX9;
708 }
709
Matt Arsenaulte8c03a22019-03-08 20:58:11 +0000710 bool d16PreservesUnusedBits() const {
711 return hasD16LoadStore() && !isSRAMECCEnabled();
712 }
713
Matt Arsenaulte4c2e9b2019-06-19 23:54:58 +0000714 bool hasD16Images() const {
715 return getGeneration() >= VOLCANIC_ISLANDS;
716 }
717
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000718 /// Return if most LDS instructions have an m0 use that require m0 to be
719 /// iniitalized.
720 bool ldsRequiresM0Init() const {
721 return getGeneration() < GFX9;
722 }
723
Matt Arsenault8ad1dec2019-06-20 20:54:32 +0000724 // True if the hardware rewinds and replays GWS operations if a wave is
725 // preempted.
726 //
727 // If this is false, a GWS operation requires testing if a nack set the
728 // MEM_VIOL bit, and repeating if so.
729 bool hasGWSAutoReplay() const {
730 return getGeneration() >= GFX9;
731 }
732
Matt Arsenault740322f2019-06-20 21:11:42 +0000733 /// \returns if target has ds_gws_sema_release_all instruction.
734 bool hasGWSSemaReleaseAll() const {
735 return CIInsts;
736 }
737
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000738 bool hasAddNoCarry() const {
739 return AddNoCarryInsts;
740 }
741
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000742 bool hasUnpackedD16VMem() const {
743 return HasUnpackedD16VMem;
744 }
745
Tom Stellard2f3f9852017-01-25 01:25:13 +0000746 // Covers VS/PS/CS graphics shaders
Matt Arsenaultceafc552018-05-29 17:42:50 +0000747 bool isMesaGfxShader(const Function &F) const {
748 return isMesa3DOS() && AMDGPU::isShader(F.getCallingConv());
Tom Stellard2f3f9852017-01-25 01:25:13 +0000749 }
750
Matt Arsenault4f6318f2017-11-06 17:04:37 +0000751 bool hasMad64_32() const {
752 return getGeneration() >= SEA_ISLANDS;
753 }
754
Sam Kolton3c4933f2017-06-22 06:26:41 +0000755 bool hasSDWAOmod() const {
756 return HasSDWAOmod;
757 }
758
759 bool hasSDWAScalar() const {
760 return HasSDWAScalar;
761 }
762
763 bool hasSDWASdst() const {
764 return HasSDWASdst;
765 }
766
767 bool hasSDWAMac() const {
768 return HasSDWAMac;
769 }
770
Sam Koltona179d252017-06-27 15:02:23 +0000771 bool hasSDWAOutModsVOPC() const {
772 return HasSDWAOutModsVOPC;
Sam Kolton3c4933f2017-06-22 06:26:41 +0000773 }
774
Matt Arsenault0084adc2018-04-30 19:08:16 +0000775 bool hasDLInsts() const {
776 return HasDLInsts;
777 }
778
Stanislav Mekhanoshin0e858b02019-02-09 00:34:21 +0000779 bool hasDot1Insts() const {
780 return HasDot1Insts;
781 }
782
783 bool hasDot2Insts() const {
784 return HasDot2Insts;
Stanislav Mekhanoshind3757d32019-01-10 03:25:20 +0000785 }
786
Stanislav Mekhanoshin22b2c3d2019-07-09 18:10:06 +0000787 bool hasDot3Insts() const {
788 return HasDot3Insts;
789 }
790
791 bool hasDot4Insts() const {
792 return HasDot4Insts;
793 }
794
Stanislav Mekhanoshinc43e67b2019-06-14 00:33:31 +0000795 bool hasDot5Insts() const {
796 return HasDot5Insts;
797 }
798
799 bool hasDot6Insts() const {
800 return HasDot6Insts;
801 }
802
Stanislav Mekhanoshin22b2c3d2019-07-09 18:10:06 +0000803 bool hasMAIInsts() const {
804 return HasMAIInsts;
805 }
806
807 bool hasPkFmacF16Inst() const {
808 return HasPkFmacF16Inst;
809 }
810
811 bool hasAtomicFaddInsts() const {
812 return HasAtomicFaddInsts;
813 }
814
Konstantin Zhuravlyov108927b2018-11-05 22:44:19 +0000815 bool isSRAMECCEnabled() const {
816 return EnableSRAMECC;
Konstantin Zhuravlyovc2c2eb72018-05-04 20:06:57 +0000817 }
818
Stanislav Mekhanoshincee607e2019-04-24 17:03:15 +0000819 bool hasNoSdstCMPX() const {
820 return HasNoSdstCMPX;
821 }
822
823 bool hasVscnt() const {
824 return HasVscnt;
825 }
826
827 bool hasRegisterBanking() const {
828 return HasRegisterBanking;
829 }
830
831 bool hasVOP3Literal() const {
832 return HasVOP3Literal;
833 }
834
835 bool hasNoDataDepHazard() const {
836 return HasNoDataDepHazard;
837 }
838
839 bool vmemWriteNeedsExpWaitcnt() const {
840 return getGeneration() < SEA_ISLANDS;
841 }
842
Matt Arsenault869fec22017-04-17 19:48:24 +0000843 // Scratch is allocated in 256 dword per wave blocks for the entire
844 // wavefront. When viewed from the perspecive of an arbitrary workitem, this
845 // is 4-byte aligned.
Matt Arsenaultffb132e2018-03-29 20:22:04 +0000846 //
847 // Only 4-byte alignment is really needed to access anything. Transformations
848 // on the pointer value itself may rely on the alignment / known low bits of
849 // the pointer. Set this to something above the minimum to avoid needing
850 // dynamic realignment in common cases.
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000851 unsigned getStackAlignment() const {
Matt Arsenaultffb132e2018-03-29 20:22:04 +0000852 return 16;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000853 }
Tom Stellard347ac792015-06-26 21:15:07 +0000854
Craig Topper5656db42014-04-29 07:57:24 +0000855 bool enableMachineScheduler() const override {
Tom Stellard83f0bce2015-01-29 16:55:25 +0000856 return true;
Andrew Trick978674b2013-09-20 05:14:41 +0000857 }
858
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000859 bool enableSubRegLiveness() const override {
860 return true;
861 }
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000862
Tom Stellardc5a154d2018-06-28 23:47:12 +0000863 void setScalarizeGlobalBehavior(bool b) { ScalarizeGlobal = b; }
864 bool getScalarizeGlobalBehavior() const { return ScalarizeGlobal; }
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000865
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000866 /// \returns Number of execution units per compute unit supported by the
867 /// subtarget.
868 unsigned getEUsPerCU() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000869 return AMDGPU::IsaInfo::getEUsPerCU(this);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000870 }
871
872 /// \returns Maximum number of waves per compute unit supported by the
873 /// subtarget without any kind of limitation.
874 unsigned getMaxWavesPerCU() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000875 return AMDGPU::IsaInfo::getMaxWavesPerCU(this);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000876 }
877
878 /// \returns Maximum number of waves per compute unit supported by the
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000879 /// subtarget and limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000880 unsigned getMaxWavesPerCU(unsigned FlatWorkGroupSize) const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000881 return AMDGPU::IsaInfo::getMaxWavesPerCU(this, FlatWorkGroupSize);
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000882 }
883
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000884 /// \returns Maximum number of waves per execution unit supported by the
885 /// subtarget without any kind of limitation.
886 unsigned getMaxWavesPerEU() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000887 return AMDGPU::IsaInfo::getMaxWavesPerEU();
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000888 }
889
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +0000890 /// \returns Number of waves per work group supported by the subtarget and
891 /// limited by given \p FlatWorkGroupSize.
Konstantin Zhuravlyov1d650262016-09-06 20:22:28 +0000892 unsigned getWavesPerWorkGroup(unsigned FlatWorkGroupSize) const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +0000893 return AMDGPU::IsaInfo::getWavesPerWorkGroup(this, FlatWorkGroupSize);
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000894 }
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000895
Tom Stellardc5a154d2018-06-28 23:47:12 +0000896 // static wrappers
897 static bool hasHalfRate64Ops(const TargetSubtargetInfo &STI);
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000898
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +0000899 // XXX - Why is this here if it isn't in the default pass set?
900 bool enableEarlyIfConversion() const override {
901 return true;
902 }
903
Tom Stellard83f0bce2015-01-29 16:55:25 +0000904 void overrideSchedPolicy(MachineSchedPolicy &Policy,
Tom Stellard83f0bce2015-01-29 16:55:25 +0000905 unsigned NumRegionInstrs) const override;
906
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000907 unsigned getMaxNumUserSGPRs() const {
908 return 16;
909 }
910
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000911 bool hasSMemRealTime() const {
912 return HasSMemRealTime;
913 }
914
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000915 bool hasMovrel() const {
916 return HasMovrel;
917 }
918
919 bool hasVGPRIndexMode() const {
920 return HasVGPRIndexMode;
921 }
922
Marek Olsake22fdb92017-03-21 17:00:32 +0000923 bool useVGPRIndexMode(bool UserEnable) const {
924 return !hasMovrel() || (UserEnable && hasVGPRIndexMode());
925 }
926
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +0000927 bool hasScalarCompareEq64() const {
928 return getGeneration() >= VOLCANIC_ISLANDS;
929 }
930
Matt Arsenault7b647552016-10-28 21:55:15 +0000931 bool hasScalarStores() const {
932 return HasScalarStores;
933 }
934
Dmitry Preobrazhensky6bad04e2018-04-02 16:10:25 +0000935 bool hasScalarAtomics() const {
936 return HasScalarAtomics;
937 }
938
Matt Arsenaulta5840c32019-01-22 18:36:06 +0000939 bool hasLDSFPAtomics() const {
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000940 return GFX8Insts;
Matt Arsenaulta5840c32019-01-22 18:36:06 +0000941 }
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000942
Sam Kolton07dbde22017-01-20 10:01:25 +0000943 bool hasDPP() const {
944 return HasDPP;
945 }
946
Stanislav Mekhanoshin245b5ba2019-06-12 18:02:41 +0000947 bool hasDPP8() const {
948 return HasDPP8;
949 }
950
Ryan Taylor1f334d02018-08-28 15:07:30 +0000951 bool hasR128A16() const {
952 return HasR128A16;
953 }
954
Ryan Taylor9ab812d2019-06-26 17:34:57 +0000955 bool hasOffset3fBug() const {
956 return HasOffset3fBug;
957 }
958
Stanislav Mekhanoshincee607e2019-04-24 17:03:15 +0000959 bool hasNSAEncoding() const {
960 return HasNSAEncoding;
961 }
962
963 bool hasMadF16() const;
964
Tom Stellardde008d32016-01-21 04:28:34 +0000965 bool enableSIScheduler() const {
966 return EnableSIScheduler;
967 }
968
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000969 bool loadStoreOptEnabled() const {
970 return EnableLoadStoreOpt;
Nicolai Haehnle5b504972016-01-04 23:35:53 +0000971 }
972
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000973 bool hasSGPRInitBug() const {
974 return SGPRInitBug;
Matt Arsenault41003af2015-11-30 21:16:07 +0000975 }
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000976
Tom Stellardb133fbb2016-10-27 23:05:31 +0000977 bool has12DWordStoreHazard() const {
978 return getGeneration() != AMDGPUSubtarget::SOUTHERN_ISLANDS;
979 }
980
Neil Henninge85d45a2019-01-10 16:21:08 +0000981 // \returns true if the subtarget supports DWORDX3 load/store instructions.
982 bool hasDwordx3LoadStores() const {
983 return CIInsts;
984 }
985
Matt Arsenaulte823d922017-02-18 18:29:53 +0000986 bool hasSMovFedHazard() const {
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000987 return getGeneration() == AMDGPUSubtarget::GFX9;
Matt Arsenaulte823d922017-02-18 18:29:53 +0000988 }
989
Matt Arsenaulta41351e2017-11-17 21:35:32 +0000990 bool hasReadM0MovRelInterpHazard() const {
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000991 return getGeneration() == AMDGPUSubtarget::GFX9;
Matt Arsenaulte823d922017-02-18 18:29:53 +0000992 }
993
Matt Arsenaulta41351e2017-11-17 21:35:32 +0000994 bool hasReadM0SendMsgHazard() const {
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000995 return getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS &&
996 getGeneration() <= AMDGPUSubtarget::GFX9;
Matt Arsenaulta41351e2017-11-17 21:35:32 +0000997 }
998
Stanislav Mekhanoshincee607e2019-04-24 17:03:15 +0000999 bool hasVcmpxPermlaneHazard() const {
1000 return HasVcmpxPermlaneHazard;
1001 }
1002
1003 bool hasVMEMtoScalarWriteHazard() const {
1004 return HasVMEMtoScalarWriteHazard;
1005 }
1006
1007 bool hasSMEMtoVectorWriteHazard() const {
1008 return HasSMEMtoVectorWriteHazard;
1009 }
1010
1011 bool hasLDSMisalignedBug() const {
1012 return LDSMisalignedBug && !EnableCuMode;
1013 }
1014
1015 bool hasInstFwdPrefetchBug() const {
1016 return HasInstFwdPrefetchBug;
1017 }
1018
1019 bool hasVcmpxExecWARHazard() const {
1020 return HasVcmpxExecWARHazard;
1021 }
1022
1023 bool hasLdsBranchVmemWARHazard() const {
1024 return HasLdsBranchVmemWARHazard;
1025 }
1026
1027 bool hasNSAtoVMEMBug() const {
1028 return HasNSAtoVMEMBug;
1029 }
1030
Tom Stellardc5a154d2018-06-28 23:47:12 +00001031 /// Return the maximum number of waves per SIMD for kernels using \p SGPRs
1032 /// SGPRs
Tom Stellard0d23ebe2016-08-29 19:42:52 +00001033 unsigned getOccupancyWithNumSGPRs(unsigned SGPRs) const;
1034
Tom Stellardc5a154d2018-06-28 23:47:12 +00001035 /// Return the maximum number of waves per SIMD for kernels using \p VGPRs
1036 /// VGPRs
Tom Stellard0d23ebe2016-08-29 19:42:52 +00001037 unsigned getOccupancyWithNumVGPRs(unsigned VGPRs) const;
Konstantin Zhuravlyovd7bdf242016-09-30 16:50:36 +00001038
Matt Arsenaulte823d922017-02-18 18:29:53 +00001039 /// \returns true if the flat_scratch register should be initialized with the
1040 /// pointer to the wave's scratch memory rather than a size and offset.
1041 bool flatScratchIsPointer() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +00001042 return getGeneration() >= AMDGPUSubtarget::GFX9;
Konstantin Zhuravlyovd7bdf242016-09-30 16:50:36 +00001043 }
Matt Arsenault4eae3012016-10-28 20:31:47 +00001044
Tim Renouf832f90f2018-02-26 14:46:43 +00001045 /// \returns true if the machine has merged shaders in which s0-s7 are
1046 /// reserved by the hardware and user SGPRs start at s8
1047 bool hasMergedShaders() const {
1048 return getGeneration() >= GFX9;
1049 }
1050
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +00001051 /// \returns SGPR allocation granularity supported by the subtarget.
1052 unsigned getSGPRAllocGranule() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +00001053 return AMDGPU::IsaInfo::getSGPRAllocGranule(this);
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +00001054 }
1055
1056 /// \returns SGPR encoding granularity supported by the subtarget.
1057 unsigned getSGPREncodingGranule() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +00001058 return AMDGPU::IsaInfo::getSGPREncodingGranule(this);
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +00001059 }
1060
1061 /// \returns Total number of SGPRs supported by the subtarget.
1062 unsigned getTotalNumSGPRs() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +00001063 return AMDGPU::IsaInfo::getTotalNumSGPRs(this);
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +00001064 }
1065
1066 /// \returns Addressable number of SGPRs supported by the subtarget.
1067 unsigned getAddressableNumSGPRs() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +00001068 return AMDGPU::IsaInfo::getAddressableNumSGPRs(this);
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +00001069 }
1070
1071 /// \returns Minimum number of SGPRs that meets the given number of waves per
1072 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +00001073 unsigned getMinNumSGPRs(unsigned WavesPerEU) const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +00001074 return AMDGPU::IsaInfo::getMinNumSGPRs(this, WavesPerEU);
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +00001075 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +00001076
1077 /// \returns Maximum number of SGPRs that meets the given number of waves per
1078 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +00001079 unsigned getMaxNumSGPRs(unsigned WavesPerEU, bool Addressable) const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +00001080 return AMDGPU::IsaInfo::getMaxNumSGPRs(this, WavesPerEU, Addressable);
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +00001081 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +00001082
1083 /// \returns Reserved number of SGPRs for given function \p MF.
1084 unsigned getReservedNumSGPRs(const MachineFunction &MF) const;
1085
1086 /// \returns Maximum number of SGPRs that meets number of waves per execution
1087 /// unit requirement for function \p MF, or number of SGPRs explicitly
1088 /// requested using "amdgpu-num-sgpr" attribute attached to function \p MF.
1089 ///
1090 /// \returns Value that meets number of waves per execution unit requirement
1091 /// if explicitly requested value cannot be converted to integer, violates
1092 /// subtarget's specifications, or does not meet number of waves per execution
1093 /// unit requirement.
1094 unsigned getMaxNumSGPRs(const MachineFunction &MF) const;
1095
1096 /// \returns VGPR allocation granularity supported by the subtarget.
1097 unsigned getVGPRAllocGranule() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +00001098 return AMDGPU::IsaInfo::getVGPRAllocGranule(this);
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +00001099 }
1100
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +00001101 /// \returns VGPR encoding granularity supported by the subtarget.
1102 unsigned getVGPREncodingGranule() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +00001103 return AMDGPU::IsaInfo::getVGPREncodingGranule(this);
Konstantin Zhuravlyove22fbcb2017-02-08 13:18:40 +00001104 }
1105
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +00001106 /// \returns Total number of VGPRs supported by the subtarget.
1107 unsigned getTotalNumVGPRs() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +00001108 return AMDGPU::IsaInfo::getTotalNumVGPRs(this);
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +00001109 }
1110
1111 /// \returns Addressable number of VGPRs supported by the subtarget.
1112 unsigned getAddressableNumVGPRs() const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +00001113 return AMDGPU::IsaInfo::getAddressableNumVGPRs(this);
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +00001114 }
1115
1116 /// \returns Minimum number of VGPRs that meets given number of waves per
1117 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +00001118 unsigned getMinNumVGPRs(unsigned WavesPerEU) const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +00001119 return AMDGPU::IsaInfo::getMinNumVGPRs(this, WavesPerEU);
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +00001120 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +00001121
1122 /// \returns Maximum number of VGPRs that meets given number of waves per
1123 /// execution unit requirement supported by the subtarget.
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +00001124 unsigned getMaxNumVGPRs(unsigned WavesPerEU) const {
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +00001125 return AMDGPU::IsaInfo::getMaxNumVGPRs(this, WavesPerEU);
Konstantin Zhuravlyov9f89ede2017-02-08 14:05:23 +00001126 }
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +00001127
Konstantin Zhuravlyove03b1d72017-02-08 13:02:33 +00001128 /// \returns Maximum number of VGPRs that meets number of waves per execution
1129 /// unit requirement for function \p MF, or number of VGPRs explicitly
1130 /// requested using "amdgpu-num-vgpr" attribute attached to function \p MF.
1131 ///
1132 /// \returns Value that meets number of waves per execution unit requirement
1133 /// if explicitly requested value cannot be converted to integer, violates
1134 /// subtarget's specifications, or does not meet number of waves per execution
1135 /// unit requirement.
1136 unsigned getMaxNumVGPRs(const MachineFunction &MF) const;
Stanislav Mekhanoshind4ae4702017-09-19 20:54:38 +00001137
1138 void getPostRAMutations(
1139 std::vector<std::unique_ptr<ScheduleDAGMutation>> &Mutations)
1140 const override;
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +00001141
Stanislav Mekhanoshin68a2fef2019-06-13 23:47:36 +00001142 bool isWave32() const {
1143 return WavefrontSize == 32;
1144 }
1145
Stanislav Mekhanoshin52500212019-06-16 17:13:09 +00001146 const TargetRegisterClass *getBoolRC() const {
1147 return getRegisterInfo()->getBoolRC();
1148 }
1149
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +00001150 /// \returns Maximum number of work groups per compute unit supported by the
1151 /// subtarget and limited by given \p FlatWorkGroupSize.
1152 unsigned getMaxWorkGroupsPerCU(unsigned FlatWorkGroupSize) const override {
1153 return AMDGPU::IsaInfo::getMaxWorkGroupsPerCU(this, FlatWorkGroupSize);
1154 }
1155
1156 /// \returns Minimum flat work group size supported by the subtarget.
1157 unsigned getMinFlatWorkGroupSize() const override {
1158 return AMDGPU::IsaInfo::getMinFlatWorkGroupSize(this);
1159 }
1160
1161 /// \returns Maximum flat work group size supported by the subtarget.
1162 unsigned getMaxFlatWorkGroupSize() const override {
1163 return AMDGPU::IsaInfo::getMaxFlatWorkGroupSize(this);
1164 }
1165
1166 /// \returns Maximum number of waves per execution unit supported by the
1167 /// subtarget and limited by given \p FlatWorkGroupSize.
1168 unsigned getMaxWavesPerEU(unsigned FlatWorkGroupSize) const override {
1169 return AMDGPU::IsaInfo::getMaxWavesPerEU(this, FlatWorkGroupSize);
1170 }
1171
1172 /// \returns Minimum number of waves per execution unit supported by the
1173 /// subtarget.
1174 unsigned getMinWavesPerEU() const override {
1175 return AMDGPU::IsaInfo::getMinWavesPerEU(this);
1176 }
Tom Stellard75aadc22012-12-11 21:25:42 +00001177};
1178
Tom Stellardc5a154d2018-06-28 23:47:12 +00001179class R600Subtarget final : public R600GenSubtargetInfo,
Tom Stellard5bfbae52018-07-11 20:59:01 +00001180 public AMDGPUSubtarget {
Tom Stellardc5a154d2018-06-28 23:47:12 +00001181private:
1182 R600InstrInfo InstrInfo;
1183 R600FrameLowering FrameLowering;
1184 bool FMA;
1185 bool CaymanISA;
1186 bool CFALUBug;
Tom Stellardc5a154d2018-06-28 23:47:12 +00001187 bool HasVertexCache;
1188 bool R600ALUInst;
1189 bool FP64;
1190 short TexVTXClauseSize;
1191 Generation Gen;
1192 R600TargetLowering TLInfo;
1193 InstrItineraryData InstrItins;
1194 SelectionDAGTargetInfo TSInfo;
Tom Stellardc5a154d2018-06-28 23:47:12 +00001195
1196public:
1197 R600Subtarget(const Triple &TT, StringRef CPU, StringRef FS,
1198 const TargetMachine &TM);
1199
1200 const R600InstrInfo *getInstrInfo() const override { return &InstrInfo; }
1201
1202 const R600FrameLowering *getFrameLowering() const override {
1203 return &FrameLowering;
1204 }
1205
1206 const R600TargetLowering *getTargetLowering() const override {
1207 return &TLInfo;
1208 }
1209
1210 const R600RegisterInfo *getRegisterInfo() const override {
1211 return &InstrInfo.getRegisterInfo();
1212 }
1213
1214 const InstrItineraryData *getInstrItineraryData() const override {
1215 return &InstrItins;
1216 }
1217
1218 // Nothing implemented, just prevent crashes on use.
1219 const SelectionDAGTargetInfo *getSelectionDAGInfo() const override {
1220 return &TSInfo;
1221 }
1222
1223 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
1224
1225 Generation getGeneration() const {
1226 return Gen;
1227 }
1228
1229 unsigned getStackAlignment() const {
1230 return 4;
1231 }
1232
1233 R600Subtarget &initializeSubtargetDependencies(const Triple &TT,
1234 StringRef GPU, StringRef FS);
1235
1236 bool hasBFE() const {
1237 return (getGeneration() >= EVERGREEN);
1238 }
1239
1240 bool hasBFI() const {
1241 return (getGeneration() >= EVERGREEN);
1242 }
1243
1244 bool hasBCNT(unsigned Size) const {
1245 if (Size == 32)
1246 return (getGeneration() >= EVERGREEN);
1247
1248 return false;
1249 }
1250
1251 bool hasBORROW() const {
1252 return (getGeneration() >= EVERGREEN);
1253 }
1254
1255 bool hasCARRY() const {
1256 return (getGeneration() >= EVERGREEN);
1257 }
1258
1259 bool hasCaymanISA() const {
1260 return CaymanISA;
1261 }
1262
1263 bool hasFFBL() const {
1264 return (getGeneration() >= EVERGREEN);
1265 }
1266
1267 bool hasFFBH() const {
1268 return (getGeneration() >= EVERGREEN);
1269 }
1270
1271 bool hasFMA() const { return FMA; }
1272
Tom Stellardc5a154d2018-06-28 23:47:12 +00001273 bool hasCFAluBug() const { return CFALUBug; }
1274
1275 bool hasVertexCache() const { return HasVertexCache; }
1276
1277 short getTexVTXClauseSize() const { return TexVTXClauseSize; }
1278
Tom Stellardc5a154d2018-06-28 23:47:12 +00001279 bool enableMachineScheduler() const override {
1280 return true;
1281 }
1282
1283 bool enableSubRegLiveness() const override {
1284 return true;
1285 }
Konstantin Zhuravlyov71e43ee2018-09-12 18:50:47 +00001286
1287 /// \returns Maximum number of work groups per compute unit supported by the
1288 /// subtarget and limited by given \p FlatWorkGroupSize.
1289 unsigned getMaxWorkGroupsPerCU(unsigned FlatWorkGroupSize) const override {
1290 return AMDGPU::IsaInfo::getMaxWorkGroupsPerCU(this, FlatWorkGroupSize);
1291 }
1292
1293 /// \returns Minimum flat work group size supported by the subtarget.
1294 unsigned getMinFlatWorkGroupSize() const override {
1295 return AMDGPU::IsaInfo::getMinFlatWorkGroupSize(this);
1296 }
1297
1298 /// \returns Maximum flat work group size supported by the subtarget.
1299 unsigned getMaxFlatWorkGroupSize() const override {
1300 return AMDGPU::IsaInfo::getMaxFlatWorkGroupSize(this);
1301 }
1302
1303 /// \returns Maximum number of waves per execution unit supported by the
1304 /// subtarget and limited by given \p FlatWorkGroupSize.
1305 unsigned getMaxWavesPerEU(unsigned FlatWorkGroupSize) const override {
1306 return AMDGPU::IsaInfo::getMaxWavesPerEU(this, FlatWorkGroupSize);
1307 }
1308
1309 /// \returns Minimum number of waves per execution unit supported by the
1310 /// subtarget.
1311 unsigned getMinWavesPerEU() const override {
1312 return AMDGPU::IsaInfo::getMinWavesPerEU(this);
1313 }
Tom Stellardc5a154d2018-06-28 23:47:12 +00001314};
1315
Eugene Zelenko2bc2f332016-12-09 22:06:55 +00001316} // end namespace llvm
Tom Stellard75aadc22012-12-11 21:25:42 +00001317
Eugene Zelenko2bc2f332016-12-09 22:06:55 +00001318#endif // LLVM_LIB_TARGET_AMDGPU_AMDGPUSUBTARGET_H