blob: 8b1daf45ac0cb0df05bbd3e1cbc6fd0461a19666 [file] [log] [blame]
Chris Lattner76ac0682005-11-15 00:40:23 +00001//===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner76ac0682005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000015#ifndef LLVM_LIB_TARGET_X86_X86ISELLOWERING_H
16#define LLVM_LIB_TARGET_X86_X86ISELLOWERING_H
Chris Lattner76ac0682005-11-15 00:40:23 +000017
Chandler Carruth802d7552012-12-04 07:12:27 +000018#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000019#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruth802d7552012-12-04 07:12:27 +000020#include "llvm/Target/TargetLowering.h"
21#include "llvm/Target/TargetOptions.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000022
23namespace llvm {
Eric Christophera08f30b2014-06-09 17:08:19 +000024 class X86Subtarget;
Craig Topperc6d4efa2014-03-19 06:53:25 +000025 class X86TargetMachine;
26
Chris Lattner76ac0682005-11-15 00:40:23 +000027 namespace X86ISD {
Evan Cheng172fce72006-01-06 00:43:03 +000028 // X86 Specific DAG Nodes
Matthias Braund04893f2015-05-07 21:33:59 +000029 enum NodeType : unsigned {
Chris Lattner76ac0682005-11-15 00:40:23 +000030 // Start the numbering where the builtin ops leave off.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000031 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Chris Lattner76ac0682005-11-15 00:40:23 +000032
Sanjay Patel36a2dc82015-03-03 20:58:35 +000033 /// Bit scan forward.
Evan Chenge9fbc3f2007-12-14 02:13:44 +000034 BSF,
Sanjay Patel36a2dc82015-03-03 20:58:35 +000035 /// Bit scan reverse.
Evan Chenge9fbc3f2007-12-14 02:13:44 +000036 BSR,
37
Sanjay Patel36a2dc82015-03-03 20:58:35 +000038 /// Double shift instructions. These correspond to
Evan Cheng9c249c32006-01-09 18:33:28 +000039 /// X86::SHLDxx and X86::SHRDxx instructions.
40 SHLD,
41 SHRD,
42
Sanjay Patel36a2dc82015-03-03 20:58:35 +000043 /// Bitwise logical AND of floating point values. This corresponds
Evan Cheng2dd217b2006-01-31 03:14:29 +000044 /// to X86::ANDPS or X86::ANDPD.
45 FAND,
46
Sanjay Patel36a2dc82015-03-03 20:58:35 +000047 /// Bitwise logical OR of floating point values. This corresponds
Evan Cheng4363e882007-01-05 07:55:56 +000048 /// to X86::ORPS or X86::ORPD.
49 FOR,
50
Sanjay Patel36a2dc82015-03-03 20:58:35 +000051 /// Bitwise logical XOR of floating point values. This corresponds
Evan Cheng72d5c252006-01-31 22:28:30 +000052 /// to X86::XORPS or X86::XORPD.
53 FXOR,
54
Sanjay Patel36a2dc82015-03-03 20:58:35 +000055 /// Bitwise logical ANDNOT of floating point values. This
Benjamin Kramer5bc180c2013-08-04 12:05:16 +000056 /// corresponds to X86::ANDNPS or X86::ANDNPD.
57 FANDN,
58
Sanjay Patel36a2dc82015-03-03 20:58:35 +000059 /// These operations represent an abstract X86 call
Chris Lattner76ac0682005-11-15 00:40:23 +000060 /// instruction, which includes a bunch of information. In particular the
61 /// operands of these node are:
62 ///
63 /// #0 - The incoming token chain
64 /// #1 - The callee
65 /// #2 - The number of arg bytes the caller pushes on the stack.
66 /// #3 - The number of arg bytes the callee pops off the stack.
67 /// #4 - The value to pass in AL/AX/EAX (optional)
68 /// #5 - The value to pass in DL/DX/EDX (optional)
69 ///
70 /// The result values of these nodes are:
71 ///
72 /// #0 - The outgoing token chain
73 /// #1 - The first register result value (optional)
74 /// #2 - The second register result value (optional)
75 ///
Chris Lattner76ac0682005-11-15 00:40:23 +000076 CALL,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +000077
Sanjay Patel36a2dc82015-03-03 20:58:35 +000078 /// This operation implements the lowering for readcyclecounter
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +000079 RDTSC_DAG,
Evan Cheng225a4d02005-12-17 01:21:05 +000080
Andrea Di Biagiod1ab8662014-04-24 17:18:27 +000081 /// X86 Read Time-Stamp Counter and Processor ID.
82 RDTSCP_DAG,
83
Andrea Di Biagio53b68302014-06-30 17:14:21 +000084 /// X86 Read Performance Monitoring Counters.
85 RDPMC_DAG,
86
Evan Cheng225a4d02005-12-17 01:21:05 +000087 /// X86 compare and logical compare instructions.
Evan Cheng80700992007-09-17 17:42:53 +000088 CMP, COMI, UCOMI,
Evan Cheng225a4d02005-12-17 01:21:05 +000089
Dan Gohman25a767d2008-12-23 22:45:23 +000090 /// X86 bit-test instructions.
91 BT,
92
Chris Lattner846c20d2010-12-20 00:59:46 +000093 /// X86 SetCC. Operand 0 is condition code, and operand 1 is the EFLAGS
94 /// operand, usually produced by a CMP instruction.
Evan Chengc1583db2005-12-21 20:21:51 +000095 SETCC,
96
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +000097 /// X86 Select
98 SELECT,
99
Evan Cheng0e8b9e32009-12-15 00:53:42 +0000100 // Same as SETCC except it's materialized with a sbb and the value is all
101 // one's or all zero's.
Chris Lattner9edf3f52010-12-19 22:08:31 +0000102 SETCC_CARRY, // R = carry_bit ? ~0 : 0
Evan Cheng0e8b9e32009-12-15 00:53:42 +0000103
Stuart Hastingsbe605492011-06-03 23:53:54 +0000104 /// X86 FP SETCC, implemented with CMP{cc}SS/CMP{cc}SD.
105 /// Operands are two FP values to compare; result is a mask of
106 /// 0s or 1s. Generally DTRT for C/C++ with NaNs.
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000107 FSETCC,
Stuart Hastingsbe605492011-06-03 23:53:54 +0000108
Stuart Hastings9f208042011-06-01 04:39:42 +0000109 /// X86 MOVMSK{pd|ps}, extracts sign bits of two or four FP values,
110 /// result in an integer GPR. Needs masking for scalar result.
111 FGETSIGNx86,
112
Chris Lattnera492d292009-03-12 06:46:02 +0000113 /// X86 conditional moves. Operand 0 and operand 1 are the two values
114 /// to select from. Operand 2 is the condition code, and operand 3 is the
115 /// flag operand produced by a CMP or TEST instruction. It also writes a
116 /// flag result.
Evan Cheng225a4d02005-12-17 01:21:05 +0000117 CMOV,
Evan Cheng6fc31042005-12-19 23:12:38 +0000118
Dan Gohman4a683472009-03-23 15:40:10 +0000119 /// X86 conditional branches. Operand 0 is the chain operand, operand 1
120 /// is the block to branch if condition is true, operand 2 is the
121 /// condition code, and operand 3 is the flag operand produced by a CMP
Evan Chengc1583db2005-12-21 20:21:51 +0000122 /// or TEST instruction.
Evan Cheng6fc31042005-12-19 23:12:38 +0000123 BRCOND,
Evan Chenga74ce622005-12-21 02:39:21 +0000124
Dan Gohman4a683472009-03-23 15:40:10 +0000125 /// Return with a flag operand. Operand 0 is the chain operand, operand
126 /// 1 is the number of bytes of stack to pop.
Evan Chenga74ce622005-12-21 02:39:21 +0000127 RET_FLAG,
Evan Chengae986f12006-01-11 22:15:48 +0000128
Amjad Aboud60b5e1b2015-12-21 14:07:14 +0000129 /// Return from interrupt. Operand 0 is the number of bytes to pop.
130 IRET,
131
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000132 /// Repeat fill, corresponds to X86::REP_STOSx.
Evan Chengae986f12006-01-11 22:15:48 +0000133 REP_STOS,
134
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000135 /// Repeat move, corresponds to X86::REP_MOVSx.
Evan Chengae986f12006-01-11 22:15:48 +0000136 REP_MOVS,
Evan Cheng72d5c252006-01-31 22:28:30 +0000137
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000138 /// On Darwin, this node represents the result of the popl
Evan Cheng5588de92006-02-18 00:15:05 +0000139 /// at function entry, used for PIC code.
140 GlobalBaseReg,
Evan Cheng1f342c22006-02-23 02:43:52 +0000141
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000142 /// A wrapper node for TargetConstantPool,
Bill Wendling24c79f22008-09-16 21:48:12 +0000143 /// TargetExternalSymbol, and TargetGlobalAddress.
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000144 Wrapper,
Evan Chengd5e905d2006-03-21 23:01:21 +0000145
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000146 /// Special wrapper used under X86-64 PIC mode for RIP
Evan Chengae1cd752006-11-30 21:55:46 +0000147 /// relative displacements.
148 WrapperRIP,
149
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000150 /// Copies a 64-bit value from the low word of an XMM vector
Dale Johannesendd224d22010-09-30 23:57:10 +0000151 /// to an MMX vector. If you think this is too close to the previous
152 /// mnemonic, so do I; blame Intel.
153 MOVDQ2Q,
154
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000155 /// Copies a 32-bit value from the low word of a MMX
Manman Renacb8bec2012-10-30 22:15:38 +0000156 /// vector to a GPR.
157 MMX_MOVD2W,
158
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000159 /// Copies a GPR into the low 32-bit word of a MMX vector
Bruno Cardoso Lopesab9ae872015-02-05 13:23:07 +0000160 /// and zero out the high word.
161 MMX_MOVW2D,
162
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000163 /// Extract an 8-bit value from a vector and zero extend it to
Nate Begeman2d77e8e42008-02-11 04:19:36 +0000164 /// i32, corresponds to X86::PEXTRB.
165 PEXTRB,
166
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000167 /// Extract a 16-bit value from a vector and zero extend it to
Evan Cheng5fd7c692006-03-31 21:55:24 +0000168 /// i32, corresponds to X86::PEXTRW.
Evan Chengcbffa462006-03-31 19:22:53 +0000169 PEXTRW,
Evan Cheng5fd7c692006-03-31 21:55:24 +0000170
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000171 /// Insert any element of a 4 x float vector into any element
Nate Begeman2d77e8e42008-02-11 04:19:36 +0000172 /// of a destination 4 x floatvector.
173 INSERTPS,
174
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000175 /// Insert the lower 8-bits of a 32-bit value to a vector,
Nate Begeman2d77e8e42008-02-11 04:19:36 +0000176 /// corresponds to X86::PINSRB.
177 PINSRB,
178
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000179 /// Insert the lower 16-bits of a 32-bit value to a vector,
Evan Cheng5fd7c692006-03-31 21:55:24 +0000180 /// corresponds to X86::PINSRW.
Chris Lattnera8288502010-02-23 02:07:48 +0000181 PINSRW, MMX_PINSRW,
Evan Cheng49683ba2006-11-10 21:43:37 +0000182
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000183 /// Shuffle 16 8-bit values within a vector.
Nate Begemane684da32009-02-23 08:49:38 +0000184 PSHUFB,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000185
Chandler Carruth6ba97302015-05-30 03:20:59 +0000186 /// Compute Sum of Absolute Differences.
187 PSADBW,
Igor Bregerf3ded812015-08-31 13:09:30 +0000188 /// Compute Double Block Packed Sum-Absolute-Differences
189 DBPSADBW,
Chandler Carruth6ba97302015-05-30 03:20:59 +0000190
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000191 /// Bitwise Logical AND NOT of Packed FP values.
Bruno Cardoso Lopes7ba479d2011-07-13 21:36:47 +0000192 ANDNP,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000193
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000194 /// Copy integer sign.
Craig Topper81390be2011-11-19 07:33:10 +0000195 PSIGN,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000196
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000197 /// Blend where the selector is an immediate.
Elena Demikhovskycd3c1c42012-12-05 09:24:57 +0000198 BLENDI,
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000199
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000200 /// Blend where the condition has been shrunk.
Quentin Colombetdbe33e72014-11-06 02:25:03 +0000201 /// This is used to emphasize that the condition mask is
202 /// no more valid for generic VSELECT optimizations.
203 SHRUNKBLEND,
204
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000205 /// Combined add and sub on an FP vector.
Chandler Carruth204ad4c2014-09-15 20:09:47 +0000206 ADDSUB,
Asaf Badouh402ebb32015-06-03 13:41:48 +0000207
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000208 // FP vector ops with rounding mode.
Elena Demikhovsky714f23b2015-02-18 07:59:20 +0000209 FADD_RND,
210 FSUB_RND,
211 FMUL_RND,
212 FDIV_RND,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000213 FMAX_RND,
214 FMIN_RND,
Asaf Badouh402ebb32015-06-03 13:41:48 +0000215 FSQRT_RND,
216
217 // FP vector get exponent
218 FGETEXP_RND,
Igor Breger1e58e8a2015-09-02 11:18:55 +0000219 // Extract Normalized Mantissas
220 VGETMANT,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +0000221 // FP Scale
222 SCALEF,
Elena Demikhovsky52266382015-05-04 12:35:55 +0000223 // Integer add/sub with unsigned saturation.
224 ADDUS,
Benjamin Kramerb16ccde2012-12-15 16:47:44 +0000225 SUBUS,
Elena Demikhovsky52266382015-05-04 12:35:55 +0000226 // Integer add/sub with signed saturation.
227 ADDS,
228 SUBS,
Asaf Badouh81f03c32015-06-18 12:30:53 +0000229 // Unsigned Integer average
230 AVG,
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000231 /// Integer horizontal add.
Craig Topperf984efb2011-11-19 09:02:40 +0000232 HADD,
233
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000234 /// Integer horizontal sub.
Craig Topperf984efb2011-11-19 09:02:40 +0000235 HSUB,
236
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000237 /// Floating point horizontal add.
Duncan Sands0e4fcb82011-09-22 20:15:48 +0000238 FHADD,
239
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000240 /// Floating point horizontal sub.
Duncan Sands0e4fcb82011-09-22 20:15:48 +0000241 FHSUB,
242
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +0000243 // Integer absolute value
244 ABS,
245
Igor Breger0dcd8bc2015-09-03 09:05:31 +0000246 // Detect Conflicts Within a Vector
247 CONFLICT,
248
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000249 /// Floating point max and min.
Lauro Ramos Venancio25188892007-04-20 21:38:10 +0000250 FMAX, FMIN,
Dan Gohman57111e72007-07-10 00:05:58 +0000251
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000252 /// Commutative FMIN and FMAX.
Nadav Rotem178250a2012-08-19 13:06:16 +0000253 FMAXC, FMINC,
254
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000255 /// Floating point reciprocal-sqrt and reciprocal approximation.
256 /// Note that these typically require refinement
Dan Gohman57111e72007-07-10 00:05:58 +0000257 /// in order to obtain suitable precision.
258 FRSQRT, FRCP,
259
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000260 // Thread Local Storage.
Rafael Espindola3b2df102009-04-08 21:14:34 +0000261 TLSADDR,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000262
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000263 // Thread Local Storage. A call to get the start address
Hans Wennborg789acfb2012-06-01 16:27:21 +0000264 // of the TLS block for the current module.
265 TLSBASEADDR,
266
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000267 // Thread Local Storage. When calling to an OS provided
Eric Christopherb0e1a452010-06-03 04:07:48 +0000268 // thunk at the address from an earlier relocation.
269 TLSCALL,
Rafael Espindola3b2df102009-04-08 21:14:34 +0000270
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000271 // Exception Handling helpers.
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000272 EH_RETURN,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000273
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000274 // SjLj exception handling setjmp.
Michael Liao97bf3632012-10-15 22:39:43 +0000275 EH_SJLJ_SETJMP,
276
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000277 // SjLj exception handling longjmp.
Michael Liao97bf3632012-10-15 22:39:43 +0000278 EH_SJLJ_LONGJMP,
279
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000280 /// Tail call return. See X86TargetLowering::LowerCall for
Eli Benderskya1c66352013-02-14 23:17:03 +0000281 /// the list of operands.
Anton Korobeynikov91460e42007-11-16 01:31:51 +0000282 TC_RETURN,
283
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000284 // Vector move to low scalar and zero higher vector elements.
Evan Cheng961339b2008-05-09 21:53:03 +0000285 VZEXT_MOVL,
286
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000287 // Vector integer zero-extend.
Michael Liao1be96bb2012-10-23 17:34:00 +0000288 VZEXT,
289
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000290 // Vector integer signed-extend.
Michael Liao1be96bb2012-10-23 17:34:00 +0000291 VSEXT,
292
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000293 // Vector integer truncate.
Elena Demikhovsky980c6b02013-08-29 11:56:53 +0000294 VTRUNC,
Igor Breger074a64e2015-07-24 17:24:15 +0000295 // Vector integer truncate with unsigned/signed saturation.
296 VTRUNCUS, VTRUNCS,
Elena Demikhovsky980c6b02013-08-29 11:56:53 +0000297
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000298 // Vector FP extend.
Michael Liao34107b92012-08-14 21:24:47 +0000299 VFPEXT,
300
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000301 // Vector FP round.
Michael Liaoe999b862012-10-10 16:53:28 +0000302 VFPROUND,
303
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000304 // Vector signed/unsigned integer to double.
305 CVTDQ2PD, CVTUDQ2PD,
Simon Pilgrimcae7b942015-06-16 21:40:28 +0000306
Igor Breger756c2892015-12-27 13:56:16 +0000307 // Convert a vector to mask, set bits base on MSB.
308 CVT2MASK,
309
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000310 // 128-bit vector logical left / right shift
Craig Topper09462642012-01-22 19:15:14 +0000311 VSHLDQ, VSRLDQ,
312
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000313 // Vector shift elements
Craig Topper09462642012-01-22 19:15:14 +0000314 VSHL, VSRL, VSRA,
315
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000316 // Vector shift elements by immediate
Craig Topper09462642012-01-22 19:15:14 +0000317 VSHLI, VSRLI, VSRAI,
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000318
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +0000319 // Bit rotate by immediate
320
321 VROTLI,
322
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000323 // Vector packed double/float comparison.
Craig Topper0b7ad762012-01-22 23:36:02 +0000324 CMPP,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000325
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000326 // Vector integer comparisons.
Craig Topperbd4884372012-01-22 22:42:16 +0000327 PCMPEQ, PCMPGT,
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000328 // Vector integer comparisons, the result is in a mask vector.
Elena Demikhovsky60b1f282013-08-13 13:24:07 +0000329 PCMPEQM, PCMPGTM,
330
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000331 /// Vector comparison generating mask bits for fp and
Elena Demikhovsky60b1f282013-08-13 13:24:07 +0000332 /// integer signed and unsigned data types.
333 CMPM,
334 CMPMU,
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000335 // Vector comparison with rounding mode for FP values
336 CMPM_RND,
Bill Wendling1a317672008-12-12 00:56:36 +0000337
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000338 // Arithmetic operations with FLAGS results.
Chris Lattner846c20d2010-12-20 00:59:46 +0000339 ADD, SUB, ADC, SBB, SMUL,
Dan Gohman722b1ee2009-09-18 19:59:53 +0000340 INC, DEC, OR, XOR, AND,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000341
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000342 BEXTR, // Bit field extract
Craig Topper039a7902011-10-21 06:55:01 +0000343
Chris Lattner364bb0a2010-12-05 07:30:36 +0000344 UMUL, // LOW, HI, FLAGS = umul LHS, RHS
Evan Chenga84a3182009-03-30 21:36:47 +0000345
Ahmed Bougacha5175bcf2014-10-23 21:55:31 +0000346 // 8-bit SMUL/UMUL - AX, FLAGS = smul8/umul8 AL, RHS
347 SMUL8, UMUL8,
348
Ahmed Bougacha12eb5582014-11-03 20:26:35 +0000349 // 8-bit divrem that zero-extend the high result (AH).
350 UDIVREM8_ZEXT_HREG,
351 SDIVREM8_SEXT_HREG,
352
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000353 // X86-specific multiply by immediate.
Eric Christopherf7802a32009-07-29 00:28:05 +0000354 MUL_IMM,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000355
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000356 // Vector bitwise comparisons.
Dan Gohman0700a562009-08-15 01:38:56 +0000357 PTEST,
358
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000359 // Vector packed fp sign bitwise comparisons.
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000360 TESTP,
361
Sanjay Patel36a2dc82015-03-03 20:58:35 +0000362 // Vector "test" in AVX-512, the result is in a mask vector.
Elena Demikhovsky33d447a2013-08-21 09:36:02 +0000363 TESTM,
Elena Demikhovskya30e4372014-02-05 07:05:03 +0000364 TESTNM,
Elena Demikhovsky33d447a2013-08-21 09:36:02 +0000365
Elena Demikhovsky40864b62013-08-05 08:52:21 +0000366 // OR/AND test for masks
367 KORTEST,
Igor Breger5ea0a6812015-08-31 13:30:19 +0000368 KTEST,
Elena Demikhovsky40864b62013-08-05 08:52:21 +0000369
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000370 // Several flavors of instructions with vector shuffle behaviors.
Chandler Carruth8366ceb2014-06-20 01:05:28 +0000371 PACKSS,
372 PACKUS,
Adam Nemet2f10cc62014-08-05 17:22:55 +0000373 // Intra-lane alignr
Craig Topper8fb09f02013-01-28 06:48:25 +0000374 PALIGNR,
Adam Nemet2f10cc62014-08-05 17:22:55 +0000375 // AVX512 inter-lane alignr
376 VALIGN,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000377 PSHUFD,
378 PSHUFHW,
379 PSHUFLW,
Craig Topper6e54ba72011-12-31 23:50:21 +0000380 SHUFP,
Elena Demikhovsky9e380862015-06-03 10:56:40 +0000381 //Shuffle Packed Values at 128-bit granularity
382 SHUF128,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000383 MOVDDUP,
384 MOVSHDUP,
385 MOVSLDUP,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000386 MOVLHPS,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000387 MOVLHPD,
Bruno Cardoso Lopes03e4c352010-08-31 21:15:21 +0000388 MOVHLPS,
Bruno Cardoso Lopesb3825212010-09-01 05:08:25 +0000389 MOVLPS,
390 MOVLPD,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000391 MOVSD,
392 MOVSS,
Craig Topper8d4ba192011-12-06 08:21:25 +0000393 UNPCKL,
394 UNPCKH,
Chandler Carruth6d5916a2014-09-23 10:08:29 +0000395 VPERMILPV,
Chandler Carruthed5dfff2014-09-22 22:29:42 +0000396 VPERMILPI,
Craig Topperb86fa402012-04-16 00:41:45 +0000397 VPERMV,
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000398 VPERMV3,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000399 VPERMIV3,
Craig Topperb86fa402012-04-16 00:41:45 +0000400 VPERMI,
Craig Topper0a672ea2011-11-30 07:47:51 +0000401 VPERM2X128,
Igor Bregerb4bb1902015-10-15 12:33:24 +0000402 // Bitwise ternary logic
403 VPTERNLOG,
404 // Fix Up Special Packed Float32/64 values
Elena Demikhovsky42c96d92015-06-01 06:50:49 +0000405 VFIXUPIMM,
Igor Bregerb4bb1902015-10-15 12:33:24 +0000406 // Range Restriction Calculation For Packed Pairs of Float32/64 values
Elena Demikhovsky3582eb32015-06-01 11:05:34 +0000407 VRANGE,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +0000408 // Reduce - Perform Reduction Transformation on scalar\packed FP
409 VREDUCE,
410 // RndScale - Round FP Values To Include A Given Number Of Fraction Bits
411 VRNDSCALE,
Craig Topper00096562015-11-26 19:41:34 +0000412 // VFPCLASS - Tests Types Of a FP Values for packed types.
Asaf Badouh572bbce2015-09-20 08:46:07 +0000413 VFPCLASS,
Craig Topper00096562015-11-26 19:41:34 +0000414 // VFPCLASSS - Tests Types Of a FP Values for scalar types.
415 VFPCLASSS,
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000416 // Broadcast scalar to vector
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000417 VBROADCAST,
Asaf Badouh0d957b82015-11-18 09:42:45 +0000418 // Broadcast mask to vector
419 VBROADCASTM,
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000420 // Broadcast subvector to vector
421 SUBV_BROADCAST,
Elena Demikhovsky9f423d62014-02-10 07:02:39 +0000422 // Insert/Extract vector element
Elena Demikhovsky89529742013-09-12 08:55:00 +0000423 VINSERT,
Elena Demikhovsky9f423d62014-02-10 07:02:39 +0000424 VEXTRACT,
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000425
Simon Pilgrimd85cae32015-07-06 20:46:41 +0000426 /// SSE4A Extraction and Insertion.
427 EXTRQI, INSERTQI,
428
Simon Pilgrim86c5e852015-10-17 19:04:24 +0000429 // XOP variable/immediate rotations
430 VPROT, VPROTI,
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000431 // XOP arithmetic/logical shifts
432 VPSHA, VPSHL,
Simon Pilgrim52d47e52015-10-11 14:15:17 +0000433 // XOP signed/unsigned integer comparisons
434 VPCOM, VPCOMU,
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000435
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000436 // Vector multiply packed unsigned doubleword integers
Craig Topper1d471e32012-02-05 03:14:49 +0000437 PMULUDQ,
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000438 // Vector multiply packed signed doubleword integers
Benjamin Kramer6d2dff62014-04-26 14:12:19 +0000439 PMULDQ,
Asaf Badouhc6f3c822015-07-06 14:03:40 +0000440 // Vector Multiply Packed UnsignedIntegers with Round and Scale
441 MULHRS,
Igor Bregerf7fd5472015-07-21 07:11:28 +0000442 // Multiply and Add Packed Integers
443 VPMADDUBSW, VPMADDWD,
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000444 // FMA nodes
445 FMADD,
446 FNMADD,
447 FMSUB,
448 FNMSUB,
449 FMADDSUB,
450 FMSUBADD,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +0000451 // FMA with rounding mode
452 FMADD_RND,
453 FNMADD_RND,
454 FMSUB_RND,
455 FNMSUB_RND,
456 FMADDSUB_RND,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000457 FMSUBADD_RND,
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000458
Elena Demikhovsky908dbf42014-12-11 15:02:24 +0000459 // Compress and expand
460 COMPRESS,
461 EXPAND,
462
Igor Bregerabe4a792015-06-14 12:44:55 +0000463 //Convert Unsigned/Integer to Scalar Floating-Point Value
464 //with rounding mode
465 SINT_TO_FP_RND,
466 UINT_TO_FP_RND,
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000467
468 // Vector float/double to signed/unsigned integer.
469 FP_TO_SINT_RND, FP_TO_UINT_RND,
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000470 // Save xmm argument registers to the stack, according to %al. An operator
471 // is needed so that this can be expanded with control flow.
Dan Gohman48b185d2009-09-25 20:36:54 +0000472 VASTART_SAVE_XMM_REGS,
473
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000474 // Windows's _chkstk call to do stack probing.
Michael J. Spencerf509c6c2010-10-21 01:41:01 +0000475 WIN_ALLOCA,
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000476
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000477 // For allocating variable amounts of stack space when using
Rafael Espindola33530172011-08-30 19:43:21 +0000478 // segmented stacks. Check if the current stacklet has enough space, and
Rafael Espindola9d96c942011-09-06 19:29:31 +0000479 // falls back to heap allocation if not.
Rafael Espindola33530172011-08-30 19:43:21 +0000480 SEG_ALLOCA,
481
Duncan Sands7c601de2010-11-20 11:25:00 +0000482 // Memory barrier
483 MEMBARRIER,
484 MFENCE,
485 SFENCE,
486 LFENCE,
487
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000488 // Store FP status word into i16 register.
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000489 FNSTSW16r,
490
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000491 // Store contents of %ah into %eflags.
Benjamin Kramer913da4b2012-04-27 12:07:43 +0000492 SAHF,
493
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000494 // Get a random integer and indicate whether it is valid in CF.
Benjamin Kramer0ab27942012-07-12 09:31:43 +0000495 RDRAND,
496
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000497 // Get a NIST SP800-90B & C compliant random integer and
Michael Liaoa486a112013-03-28 23:41:26 +0000498 // indicate whether it is valid in CF.
499 RDSEED,
500
Craig Topperab47fe42012-08-06 06:22:36 +0000501 PCMPISTRI,
502 PCMPESTRI,
503
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000504 // Test if in transactional execution.
Michael Liao03f9ad02013-03-26 22:47:01 +0000505 XTEST,
506
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000507 // ERI instructions
508 RSQRT28, RCP28, EXP2,
509
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000510 // Compare and swap.
Tim Northover277066a2014-07-01 18:53:31 +0000511 LCMPXCHG_DAG = ISD::FIRST_TARGET_MEMORY_OPCODE,
Chris Lattner54e53292010-09-22 00:34:38 +0000512 LCMPXCHG8_DAG,
Eli Friedman5e570422011-08-26 21:21:21 +0000513 LCMPXCHG16_DAG,
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000514
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000515 // Load, scalar_to_vector, and zero extend.
Chris Lattner78f518b2010-09-22 01:05:16 +0000516 VZEXT_LOAD,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000517
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000518 // Store FP control world into i16 memory.
Chris Lattnered85da52010-09-22 01:11:26 +0000519 FNSTCW16m,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000520
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000521 /// This instruction implements FP_TO_SINT with the
Chris Lattner78f518b2010-09-22 01:05:16 +0000522 /// integer destination in memory and a FP reg source. This corresponds
523 /// to the X86::FIST*m instructions and the rounding mode change stuff. It
524 /// has two inputs (token chain and address) and two outputs (int value
525 /// and token chain).
526 FP_TO_INT16_IN_MEM,
527 FP_TO_INT32_IN_MEM,
Chris Lattnera5156c32010-09-22 01:28:21 +0000528 FP_TO_INT64_IN_MEM,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000529
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000530 /// This instruction implements SINT_TO_FP with the
Chris Lattnera5156c32010-09-22 01:28:21 +0000531 /// integer source in memory and FP reg result. This corresponds to the
532 /// X86::FILD*m instructions. It has three inputs (token chain, address,
533 /// and source type) and two outputs (FP value and token chain). FILD_FLAG
534 /// also produces a flag).
535 FILD,
536 FILD_FLAG,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000537
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000538 /// This instruction implements an extending load to FP stack slots.
Chris Lattnera5156c32010-09-22 01:28:21 +0000539 /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain
540 /// operand, ptr to load from, and a ValueType node indicating the type
541 /// to load to.
542 FLD,
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000543
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000544 /// This instruction implements a truncating store to FP stack
Chris Lattnera5156c32010-09-22 01:28:21 +0000545 /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a
546 /// chain operand, value to store, address, and a ValueType to store it
547 /// as.
Dan Gohman395a8982010-10-12 18:00:49 +0000548 FST,
549
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000550 /// This instruction grabs the address of the next argument
Dan Gohman395a8982010-10-12 18:00:49 +0000551 /// from a va_list. (reads and modifies the va_list in memory)
552 VAARG_64
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000553
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +0000554 // WARNING: Do not add anything in the end unless you want the node to
555 // have memop! In fact, starting from ATOMADD64_DAG all opcodes will be
556 // thought as target memory ops!
Chris Lattner76ac0682005-11-15 00:40:23 +0000557 };
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000558 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000559
Evan Cheng084a1cd2008-01-29 19:34:22 +0000560 /// Define some predicates that are used for node matching.
561 namespace X86 {
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000562 /// Return true if the specified
David Greenec4da1102011-02-03 15:50:00 +0000563 /// EXTRACT_SUBVECTOR operand specifies a vector extract that is
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000564 /// suitable for input to VEXTRACTF128, VEXTRACTI128 instructions.
565 bool isVEXTRACT128Index(SDNode *N);
David Greenec4da1102011-02-03 15:50:00 +0000566
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000567 /// Return true if the specified
David Greene653f1ee2011-02-04 16:08:29 +0000568 /// INSERT_SUBVECTOR operand specifies a subvector insert that is
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000569 /// suitable for input to VINSERTF128, VINSERTI128 instructions.
570 bool isVINSERT128Index(SDNode *N);
David Greene653f1ee2011-02-04 16:08:29 +0000571
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000572 /// Return true if the specified
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000573 /// EXTRACT_SUBVECTOR operand specifies a vector extract that is
574 /// suitable for input to VEXTRACTF64X4, VEXTRACTI64X4 instructions.
575 bool isVEXTRACT256Index(SDNode *N);
576
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000577 /// Return true if the specified
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000578 /// INSERT_SUBVECTOR operand specifies a subvector insert that is
579 /// suitable for input to VINSERTF64X4, VINSERTI64X4 instructions.
580 bool isVINSERT256Index(SDNode *N);
581
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000582 /// Return the appropriate
David Greenec4da1102011-02-03 15:50:00 +0000583 /// immediate to extract the specified EXTRACT_SUBVECTOR index
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000584 /// with VEXTRACTF128, VEXTRACTI128 instructions.
585 unsigned getExtractVEXTRACT128Immediate(SDNode *N);
David Greenec4da1102011-02-03 15:50:00 +0000586
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000587 /// Return the appropriate
David Greene653f1ee2011-02-04 16:08:29 +0000588 /// immediate to insert at the specified INSERT_SUBVECTOR index
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000589 /// with VINSERTF128, VINSERT128 instructions.
590 unsigned getInsertVINSERT128Immediate(SDNode *N);
591
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000592 /// Return the appropriate
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000593 /// immediate to extract the specified EXTRACT_SUBVECTOR index
594 /// with VEXTRACTF64X4, VEXTRACTI64x4 instructions.
595 unsigned getExtractVEXTRACT256Immediate(SDNode *N);
596
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000597 /// Return the appropriate
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000598 /// immediate to insert at the specified INSERT_SUBVECTOR index
599 /// with VINSERTF64x4, VINSERTI64x4 instructions.
600 unsigned getInsertVINSERT256Immediate(SDNode *N);
David Greene653f1ee2011-02-04 16:08:29 +0000601
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000602 /// Returns true if Elt is a constant zero or floating point constant +0.0.
Evan Chenge62288f2009-07-30 08:33:02 +0000603 bool isZeroNode(SDValue Elt);
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000604
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000605 /// Returns true of the given offset can be
Anton Korobeynikov741ea0d2009-08-05 23:01:26 +0000606 /// fit into displacement field of the instruction.
607 bool isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
608 bool hasSymbolicDisplacement = true);
Evan Cheng3a0c5e52011-06-23 17:54:54 +0000609
610
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000611 /// Determines whether the callee is required to pop its
Evan Cheng3a0c5e52011-06-23 17:54:54 +0000612 /// own arguments. Callee pop is necessary to support tail calls.
613 bool isCalleePop(CallingConv::ID CallingConv,
614 bool is64Bit, bool IsVarArg, bool TailCallOpt);
Adam Nemet50b83f02014-08-14 17:13:26 +0000615
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000616 }
Evan Cheng084a1cd2008-01-29 19:34:22 +0000617
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000618 //===--------------------------------------------------------------------===//
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000619 // X86 Implementation of the TargetLowering interface
Craig Topper26eec092014-03-31 06:22:15 +0000620 class X86TargetLowering final : public TargetLowering {
Chris Lattner76ac0682005-11-15 00:40:23 +0000621 public:
Eric Christopher05b81972015-02-02 17:38:43 +0000622 explicit X86TargetLowering(const X86TargetMachine &TM,
623 const X86Subtarget &STI);
Chris Lattner76ac0682005-11-15 00:40:23 +0000624
Craig Topper2d9361e2014-03-09 07:44:38 +0000625 unsigned getJumpTableEncoding() const override;
Eric Christopher824f42f2015-05-12 01:26:05 +0000626 bool useSoftFloat() const override;
Chris Lattner9c1efcd2010-01-25 23:38:14 +0000627
Mehdi Aminieaabc512015-07-09 15:12:23 +0000628 MVT getScalarShiftAmountTy(const DataLayout &, EVT) const override {
Mehdi Amini9639d652015-07-09 02:09:20 +0000629 return MVT::i8;
630 }
Owen Andersonb2c80da2011-02-25 21:41:48 +0000631
Craig Topper2d9361e2014-03-09 07:44:38 +0000632 const MCExpr *
Chris Lattner4bfbe932010-01-26 05:02:42 +0000633 LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
634 const MachineBasicBlock *MBB, unsigned uid,
Craig Topper2d9361e2014-03-09 07:44:38 +0000635 MCContext &Ctx) const override;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000636
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000637 /// Returns relocation base for the given PIC jumptable.
Craig Topper2d9361e2014-03-09 07:44:38 +0000638 SDValue getPICJumpTableRelocBase(SDValue Table,
639 SelectionDAG &DAG) const override;
640 const MCExpr *
Chris Lattner8a785d72010-01-26 06:28:43 +0000641 getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
Craig Topper2d9361e2014-03-09 07:44:38 +0000642 unsigned JTI, MCContext &Ctx) const override;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000643
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000644 /// Return the desired alignment for ByVal aggregate
Evan Cheng35abd842008-01-23 23:17:41 +0000645 /// function arguments in the caller parameter area. For X86, aggregates
646 /// that contains are placed at 16-byte boundaries while the rest are at
647 /// 4-byte boundaries.
Mehdi Amini5c183d52015-07-09 02:09:28 +0000648 unsigned getByValTypeAlignment(Type *Ty,
649 const DataLayout &DL) const override;
Evan Chengef377ad2008-05-15 08:39:06 +0000650
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000651 /// Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +0000652 /// and store operations as a result of memset, memcpy, and memmove
653 /// lowering. If DstAlign is zero that means it's safe to destination
654 /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
655 /// means there isn't a need to check it against alignment requirement,
Evan Cheng962711e2012-12-12 02:34:41 +0000656 /// probably because the source does not need to be loaded. If 'IsMemset' is
657 /// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
658 /// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
659 /// source is constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +0000660 /// It returns EVT::Other if the type should be determined using generic
661 /// target-independent logic.
Craig Topper2d9361e2014-03-09 07:44:38 +0000662 EVT getOptimalMemOpType(uint64_t Size, unsigned DstAlign, unsigned SrcAlign,
663 bool IsMemset, bool ZeroMemset, bool MemcpyStrSrc,
664 MachineFunction &MF) const override;
Bill Wendlingbae6b2c2009-08-15 21:21:19 +0000665
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000666 /// Returns true if it's safe to use load / store of the
Evan Cheng04e55182012-12-12 00:42:09 +0000667 /// specified type to expand memcpy / memset inline. This is mostly true
Evan Chengc3d1aca2012-12-12 01:32:07 +0000668 /// for all types except for some special cases. For example, on X86
Evan Cheng04e55182012-12-12 00:42:09 +0000669 /// targets without SSE2 f64 load / store are done with fldl / fstpl which
Evan Chengc3d1aca2012-12-12 01:32:07 +0000670 /// also does type conversion. Note the specified type doesn't have to be
671 /// legal as the hook is used before type legalization.
Craig Topper2d9361e2014-03-09 07:44:38 +0000672 bool isSafeMemOpType(MVT VT) const override;
Evan Cheng04e55182012-12-12 00:42:09 +0000673
Sanjay Patele4d95c62015-07-01 17:55:07 +0000674 /// Returns true if the target allows unaligned memory accesses of the
675 /// specified type. Returns whether it is "fast" in the last argument.
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000676 bool allowsMisalignedMemoryAccesses(EVT VT, unsigned AS, unsigned Align,
Craig Topper2d9361e2014-03-09 07:44:38 +0000677 bool *Fast) const override;
Bill Wendling31ceb1b2009-06-30 22:38:32 +0000678
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000679 /// Provide custom lowering hooks for some operations.
Chris Lattner76ac0682005-11-15 00:40:23 +0000680 ///
Craig Topper2d9361e2014-03-09 07:44:38 +0000681 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
Chris Lattner76ac0682005-11-15 00:40:23 +0000682
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000683 /// Replace the results of node with an illegal result
Duncan Sands6ed40142008-12-01 11:39:25 +0000684 /// type with new values built out of custom code.
Chris Lattnerf81d5882007-11-24 07:07:01 +0000685 ///
Craig Topper2d9361e2014-03-09 07:44:38 +0000686 void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
687 SelectionDAG &DAG) const override;
Chris Lattnerf81d5882007-11-24 07:07:01 +0000688
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000689
Craig Topper2d9361e2014-03-09 07:44:38 +0000690 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
Evan Cheng5987cfb2006-07-07 08:33:52 +0000691
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000692 /// Return true if the target has native support for
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000693 /// the specified value type and it is 'desirable' to use the type for the
694 /// given node type. e.g. On x86 i16 is legal, but undesirable since i16
695 /// instruction encodings are longer and some i16 instructions are slow.
Craig Topper2d9361e2014-03-09 07:44:38 +0000696 bool isTypeDesirableForOp(unsigned Opc, EVT VT) const override;
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000697
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000698 /// Return true if the target has native support for the
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000699 /// specified value type and it is 'desirable' to use the type. e.g. On x86
700 /// i16 is legal, but undesirable since i16 instruction encodings are longer
701 /// and some i16 instructions are slow.
Craig Topper2d9361e2014-03-09 07:44:38 +0000702 bool IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const override;
Evan Chengaf56fac2010-04-16 06:14:10 +0000703
David Majnemerca1c9f02016-01-04 04:49:41 +0000704 /// Return true if the MachineFunction contains a COPY which would imply
705 /// HasOpaqueSPAdjustment.
706 bool hasCopyImplyingStackAdjustment(MachineFunction *MF) const override;
707
Craig Topper2d9361e2014-03-09 07:44:38 +0000708 MachineBasicBlock *
Dan Gohman25c16532010-05-01 00:01:06 +0000709 EmitInstrWithCustomInserter(MachineInstr *MI,
Craig Topper2d9361e2014-03-09 07:44:38 +0000710 MachineBasicBlock *MBB) const override;
Evan Cheng339edad2006-01-11 00:33:36 +0000711
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000712
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000713 /// This method returns the name of a target specific DAG node.
Craig Topper2d9361e2014-03-09 07:44:38 +0000714 const char *getTargetNodeName(unsigned Opcode) const override;
Evan Cheng6af02632005-12-20 06:22:03 +0000715
Andrea Di Biagio22ee3f62014-12-28 11:07:35 +0000716 bool isCheapToSpeculateCttz() const override;
717
718 bool isCheapToSpeculateCtlz() const override;
719
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000720 /// Return the value type to use for ISD::SETCC.
Mehdi Amini44ede332015-07-09 02:09:04 +0000721 EVT getSetCCResultType(const DataLayout &DL, LLVMContext &Context,
722 EVT VT) const override;
Scott Michela6729e82008-03-10 15:42:14 +0000723
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000724 /// Determine which of the bits specified in Mask are known to be either
725 /// zero or one and return them in the KnownZero/KnownOne bitsets.
Jay Foada0653a32014-05-14 21:14:37 +0000726 void computeKnownBitsForTargetNode(const SDValue Op,
727 APInt &KnownZero,
728 APInt &KnownOne,
729 const SelectionDAG &DAG,
730 unsigned Depth = 0) const override;
Evan Cheng2609d5e2008-05-12 19:56:52 +0000731
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000732 /// Determine the number of bits in the operation that are sign bits.
Craig Topper2d9361e2014-03-09 07:44:38 +0000733 unsigned ComputeNumSignBitsForTargetNode(SDValue Op,
Matt Arsenaultcf6f6882014-04-04 20:13:13 +0000734 const SelectionDAG &DAG,
Craig Topper2d9361e2014-03-09 07:44:38 +0000735 unsigned Depth) const override;
Owen Anderson5e65dfb2010-09-21 20:42:50 +0000736
Craig Topper2d9361e2014-03-09 07:44:38 +0000737 bool isGAPlusOffset(SDNode *N, const GlobalValue* &GA,
738 int64_t &Offset) const override;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000739
Dan Gohman21cea8a2010-04-17 15:26:15 +0000740 SDValue getReturnAddressFrameIndex(SelectionDAG &DAG) const;
Chris Lattner76ac0682005-11-15 00:40:23 +0000741
Craig Topper2d9361e2014-03-09 07:44:38 +0000742 bool ExpandInlineAsm(CallInst *CI) const override;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000743
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000744 ConstraintType getConstraintType(StringRef Constraint) const override;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000745
John Thompsone8360b72010-10-29 17:29:13 +0000746 /// Examine constraint string and operand type and determine a weight value.
John Thompson1094c802010-09-13 18:15:37 +0000747 /// The operand object must already have been set up with the operand type.
Craig Topper2d9361e2014-03-09 07:44:38 +0000748 ConstraintWeight
749 getSingleConstraintMatchWeight(AsmOperandInfo &info,
750 const char *constraint) const override;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000751
Craig Topper2d9361e2014-03-09 07:44:38 +0000752 const char *LowerXConstraint(EVT ConstraintVT) const override;
Dale Johannesen2b3bc302008-01-29 02:21:21 +0000753
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000754 /// Lower the specified operand into the Ops vector. If it is invalid, don't
755 /// add anything to Ops. If hasMemory is true it means one of the asm
756 /// constraint of the inline asm instruction being processed is 'm'.
Craig Topper2d9361e2014-03-09 07:44:38 +0000757 void LowerAsmOperandForConstraint(SDValue Op,
758 std::string &Constraint,
759 std::vector<SDValue> &Ops,
760 SelectionDAG &DAG) const override;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000761
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000762 unsigned
763 getInlineAsmMemConstraint(StringRef ConstraintCode) const override {
Daniel Sandersd0496692015-05-16 12:09:54 +0000764 if (ConstraintCode == "i")
765 return InlineAsm::Constraint_i;
766 else if (ConstraintCode == "o")
767 return InlineAsm::Constraint_o;
768 else if (ConstraintCode == "v")
769 return InlineAsm::Constraint_v;
770 else if (ConstraintCode == "X")
771 return InlineAsm::Constraint_X;
772 return TargetLowering::getInlineAsmMemConstraint(ConstraintCode);
Daniel Sandersbf5b80f2015-03-16 13:13:41 +0000773 }
774
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000775 /// Given a physical register constraint
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000776 /// (e.g. {edx}), return the register number and the register class for the
777 /// register. This should only be used for C_Register constraints. On
778 /// error, this returns a register number of 0.
Eric Christopher11e4df72015-02-26 22:38:43 +0000779 std::pair<unsigned, const TargetRegisterClass *>
780 getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
Benjamin Kramer9bfb6272015-07-05 19:29:18 +0000781 StringRef Constraint, MVT VT) const override;
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000782
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000783 /// Return true if the addressing mode represented
Chris Lattner1eb94d92007-03-30 23:15:24 +0000784 /// by AM is legal for this target, for a load/store of the specified type.
Mehdi Amini0cdec1e2015-07-09 02:09:40 +0000785 bool isLegalAddressingMode(const DataLayout &DL, const AddrMode &AM,
786 Type *Ty, unsigned AS) const override;
Chris Lattner1eb94d92007-03-30 23:15:24 +0000787
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000788 /// Return true if the specified immediate is legal
Evan Chengf579bec2012-07-17 06:53:39 +0000789 /// icmp immediate, that is the target has icmp instructions which can
790 /// compare a register against the immediate without having to materialize
791 /// the immediate into a register.
Craig Topper2d9361e2014-03-09 07:44:38 +0000792 bool isLegalICmpImmediate(int64_t Imm) const override;
Evan Chengf579bec2012-07-17 06:53:39 +0000793
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000794 /// Return true if the specified immediate is legal
Evan Chengf579bec2012-07-17 06:53:39 +0000795 /// add immediate, that is the target has add instructions which can
796 /// add a register and the immediate without having to materialize
797 /// the immediate into a register.
Craig Topper2d9361e2014-03-09 07:44:38 +0000798 bool isLegalAddImmediate(int64_t Imm) const override;
Evan Chengf579bec2012-07-17 06:53:39 +0000799
Quentin Colombetea189332014-04-26 01:11:26 +0000800 /// \brief Return the cost of the scaling factor used in the addressing
801 /// mode represented by AM for this target, for a load/store
802 /// of the specified type.
803 /// If the AM is supported, the return value must be >= 0.
804 /// If the AM is not supported, it returns a negative value.
Mehdi Amini0cdec1e2015-07-09 02:09:40 +0000805 int getScalingFactorCost(const DataLayout &DL, const AddrMode &AM, Type *Ty,
Matt Arsenaultbd7d80a2015-06-01 05:31:59 +0000806 unsigned AS) const override;
Tim Northoveraeb8e062014-02-19 10:02:43 +0000807
Craig Topper2d9361e2014-03-09 07:44:38 +0000808 bool isVectorShiftByScalarCheap(Type *Ty) const override;
Tim Northoveraeb8e062014-02-19 10:02:43 +0000809
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000810 /// Return true if it's free to truncate a value of
Evan Cheng7f3d0242007-10-26 01:56:11 +0000811 /// type Ty1 to type Ty2. e.g. On x86 it's free to truncate a i32 value in
812 /// register EAX to i16 by referencing its sub-register AX.
Craig Topper2d9361e2014-03-09 07:44:38 +0000813 bool isTruncateFree(Type *Ty1, Type *Ty2) const override;
814 bool isTruncateFree(EVT VT1, EVT VT2) const override;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000815
Craig Topper2d9361e2014-03-09 07:44:38 +0000816 bool allowTruncateForTailCall(Type *Ty1, Type *Ty2) const override;
Tim Northovera4415852013-08-06 09:12:35 +0000817
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000818 /// Return true if any actual instruction that defines a
Dan Gohmanad3e5492009-04-08 00:15:30 +0000819 /// value of type Ty1 implicit zero-extends the value to Ty2 in the result
820 /// register. This does not necessarily include registers defined in
821 /// unknown ways, such as incoming arguments, or copies from unknown
822 /// virtual registers. Also, if isTruncateFree(Ty2, Ty1) is true, this
823 /// does not necessarily apply to truncate instructions. e.g. on x86-64,
824 /// all instructions that define 32-bit values implicit zero-extend the
825 /// result out to 64 bits.
Craig Topper2d9361e2014-03-09 07:44:38 +0000826 bool isZExtFree(Type *Ty1, Type *Ty2) const override;
827 bool isZExtFree(EVT VT1, EVT VT2) const override;
828 bool isZExtFree(SDValue Val, EVT VT2) const override;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000829
Ahmed Bougachae892d132015-02-05 18:31:02 +0000830 /// Return true if folding a vector load into ExtVal (a sign, zero, or any
831 /// extend node) is profitable.
832 bool isVectorLoadExtDesirable(SDValue) const override;
833
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000834 /// Return true if an FMA operation is faster than a pair of fmul and fadd
835 /// instructions. fmuladd intrinsics will be expanded to FMAs when this
836 /// method returns true, otherwise fmuladd is expanded to fmul + fadd.
Craig Topper2d9361e2014-03-09 07:44:38 +0000837 bool isFMAFasterThanFMulAndFAdd(EVT VT) const override;
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000838
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000839 /// Return true if it's profitable to narrow
Evan Chenga9cda8a2009-05-28 00:35:15 +0000840 /// operations of type VT1 to VT2. e.g. on x86, it's profitable to narrow
841 /// from i32 to i8 but not from i32 to i16.
Craig Topper2d9361e2014-03-09 07:44:38 +0000842 bool isNarrowingProfitable(EVT VT1, EVT VT2) const override;
Evan Chenga9cda8a2009-05-28 00:35:15 +0000843
Igor Bregerea8e8e92016-01-12 10:02:32 +0000844 /// Given an intrinsic, checks if on the target the intrinsic will need to map
845 /// to a MemIntrinsicNode (touches memory). If this is the case, it returns
846 /// true and stores the intrinsic information into the IntrinsicInfo that was
847 /// passed to the function.
848 bool getTgtMemIntrinsic(IntrinsicInfo &Info, const CallInst &I,
849 unsigned Intrinsic) const override;
850
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000851 /// Returns true if the target can instruction select the
Evan Cheng16993aa2009-10-27 19:56:55 +0000852 /// specified FP immediate natively. If false, the legalizer will
853 /// materialize the FP immediate as a load from a constant pool.
Craig Topper2d9361e2014-03-09 07:44:38 +0000854 bool isFPImmLegal(const APFloat &Imm, EVT VT) const override;
Evan Cheng16993aa2009-10-27 19:56:55 +0000855
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000856 /// Targets can use this to indicate that they only support *some*
857 /// VECTOR_SHUFFLE operations, those with specific masks. By default, if a
858 /// target supports the VECTOR_SHUFFLE node, all mask values are assumed to
859 /// be legal.
Craig Topper2d9361e2014-03-09 07:44:38 +0000860 bool isShuffleMaskLegal(const SmallVectorImpl<int> &Mask,
861 EVT VT) const override;
Evan Cheng60f0b892006-04-20 08:58:49 +0000862
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000863 /// Similar to isShuffleMaskLegal. This is used by Targets can use this to
864 /// indicate if there is a suitable VECTOR_SHUFFLE that can be used to
865 /// replace a VAND with a constant pool entry.
Craig Topper2d9361e2014-03-09 07:44:38 +0000866 bool isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
867 EVT VT) const override;
Evan Cheng0a62cb42008-03-05 01:30:59 +0000868
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000869 /// If true, then instruction selection should
Evan Cheng0a62cb42008-03-05 01:30:59 +0000870 /// seek to shrink the FP constant of the specified type to a smaller type
871 /// in order to save space and / or reduce runtime.
Craig Topper2d9361e2014-03-09 07:44:38 +0000872 bool ShouldShrinkFPConstant(EVT VT) const override {
Evan Cheng0a62cb42008-03-05 01:30:59 +0000873 // Don't shrink FP constpool if SSE2 is available since cvtss2sd is more
874 // expensive than a straight movsd. On the other hand, it's important to
875 // shrink long double fp constant since fldt is very slow.
Owen Anderson9f944592009-08-11 20:47:22 +0000876 return !X86ScalarSSEf64 || VT == MVT::f80;
Evan Cheng0a62cb42008-03-05 01:30:59 +0000877 }
Michael J. Spencer9cafc872010-10-20 23:40:27 +0000878
David Majnemer29c52f72015-01-06 07:12:52 +0000879 /// Return true if we believe it is correct and profitable to reduce the
880 /// load node to a smaller type.
881 bool shouldReduceLoadWidth(SDNode *Load, ISD::LoadExtType ExtTy,
882 EVT NewVT) const override;
883
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000884 /// Return true if the specified scalar FP type is computed in an SSE
885 /// register, not on the X87 floating point stack.
Owen Anderson53aa7a92009-08-10 22:56:29 +0000886 bool isScalarFPTypeInSSEReg(EVT VT) const {
Owen Anderson9f944592009-08-11 20:47:22 +0000887 return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2
Craig Topper95ceb5a2015-11-02 05:24:22 +0000888 (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1
Chris Lattner7dc00e82008-01-18 06:52:41 +0000889 }
Dan Gohman4619e932008-08-19 21:32:53 +0000890
Juergen Ributzka659ce002014-01-28 01:20:14 +0000891 /// \brief Returns true if it is beneficial to convert a load of a constant
892 /// to just the constant itself.
Craig Topper2d9361e2014-03-09 07:44:38 +0000893 bool shouldConvertConstantLoadToIntImm(const APInt &Imm,
894 Type *Ty) const override;
Juergen Ributzka659ce002014-01-28 01:20:14 +0000895
Michael Kuperstein047b1a02014-12-17 12:32:17 +0000896 /// Return true if EXTRACT_SUBVECTOR is cheap for this result type
897 /// with this index.
898 bool isExtractSubvectorCheap(EVT ResVT, unsigned Index) const override;
899
Renato Golinc0a3c1d2014-03-26 12:52:28 +0000900 /// Intel processors have a unified instruction and data cache
Craig Topper9d74a5a2014-04-29 07:58:41 +0000901 const char * getClearCacheBuiltinName() const override {
Craig Toppere73658d2014-04-28 04:05:08 +0000902 return nullptr; // nothing to do, move along.
Renato Golinc0a3c1d2014-03-26 12:52:28 +0000903 }
904
Pat Gavlina717f252015-07-09 17:40:29 +0000905 unsigned getRegisterByName(const char* RegName, EVT VT,
906 SelectionDAG &DAG) const override;
Renato Golinc7aea402014-05-06 16:51:25 +0000907
Joseph Tremouletf748c892015-11-07 01:11:31 +0000908 /// If a physical register, this returns the register that receives the
909 /// exception address on entry to an EH pad.
910 unsigned
911 getExceptionPointerRegister(const Constant *PersonalityFn) const override;
912
913 /// If a physical register, this returns the register that receives the
914 /// exception typeid on entry to a landing pad.
915 unsigned
916 getExceptionSelectorRegister(const Constant *PersonalityFn) const override;
917
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000918 /// This method returns a target specific FastISel object,
Dan Gohman4619e932008-08-19 21:32:53 +0000919 /// or null if the target does not support "fast" ISel.
Craig Topper2d9361e2014-03-09 07:44:38 +0000920 FastISel *createFastISel(FunctionLoweringInfo &funcInfo,
921 const TargetLibraryInfo *libInfo) const override;
Bill Wendling31ceb1b2009-06-30 22:38:32 +0000922
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000923 /// Return true if the target stores stack protector cookies at a fixed
924 /// offset in some non-standard address space, and populates the address
925 /// space and offset as appropriate.
Craig Topper2d9361e2014-03-09 07:44:38 +0000926 bool getStackCookieLocation(unsigned &AddressSpace,
927 unsigned &Offset) const override;
Eric Christopher2ad0c772010-07-06 05:18:56 +0000928
Evgeniy Stepanova2002b02015-09-23 18:07:56 +0000929 /// Return true if the target stores SafeStack pointer at a fixed offset in
930 /// some non-standard address space, and populates the address space and
931 /// offset as appropriate.
Evgeniy Stepanovd1aad262015-10-26 18:28:25 +0000932 Value *getSafeStackPointerLocation(IRBuilder<> &IRB) const override;
Evgeniy Stepanova2002b02015-09-23 18:07:56 +0000933
Stuart Hastingse0d34262011-06-06 23:15:58 +0000934 SDValue BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain, SDValue StackSlot,
935 SelectionDAG &DAG) const;
936
Craig Topper2d9361e2014-03-09 07:44:38 +0000937 bool isNoopAddrSpaceCast(unsigned SrcAS, unsigned DestAS) const override;
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +0000938
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +0000939 bool useLoadStackGuardNode() const override;
Chandler Carruth49a8b102014-07-03 02:11:29 +0000940 /// \brief Customize the preferred legalization strategy for certain types.
941 LegalizeTypeAction getPreferredVectorAction(EVT VT) const override;
942
Steve King5cdbd202015-08-25 02:31:21 +0000943 bool isIntDivCheap(EVT VT, AttributeSet Attr) const override;
Michael Kuperstein9fe42602015-08-19 11:21:43 +0000944
Evan Chengd4218b82010-07-26 21:50:05 +0000945 protected:
Eric Christopher23a3a7c2015-02-26 00:00:24 +0000946 std::pair<const TargetRegisterClass *, uint8_t>
947 findRepresentativeClass(const TargetRegisterInfo *TRI,
948 MVT VT) const override;
Evan Chengd4218b82010-07-26 21:50:05 +0000949
Chris Lattner76ac0682005-11-15 00:40:23 +0000950 private:
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000951 /// Keep a pointer to the X86Subtarget around so that we can
Evan Chenga9467aa2006-04-25 20:13:52 +0000952 /// make the right decision when generating code for different targets.
953 const X86Subtarget *Subtarget;
954
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000955 /// Select between SSE or x87 floating point ops.
Dale Johannesene36c4002007-09-23 14:52:20 +0000956 /// When SSE is available, use it for f32 operations.
957 /// When SSE2 is available, use it for f64 operations.
958 bool X86ScalarSSEf32;
959 bool X86ScalarSSEf64;
Evan Cheng084a1cd2008-01-29 19:34:22 +0000960
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000961 /// A list of legal FP immediates.
Evan Cheng16993aa2009-10-27 19:56:55 +0000962 std::vector<APFloat> LegalFPImmediates;
963
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000964 /// Indicate that this x86 target can instruction
Evan Cheng16993aa2009-10-27 19:56:55 +0000965 /// select the specified FP immediate natively.
966 void addLegalFPImmediate(const APFloat& Imm) {
967 LegalFPImmediates.push_back(Imm);
968 }
969
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000970 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000971 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000972 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000973 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000974 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000975 SDValue LowerMemArgument(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000976 CallingConv::ID CallConv,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000977 const SmallVectorImpl<ISD::InputArg> &ArgInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000978 SDLoc dl, SelectionDAG &DAG,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000979 const CCValAssign &VA, MachineFrameInfo *MFI,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000980 unsigned i) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000981 SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000982 SDLoc dl, SelectionDAG &DAG,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000983 const CCValAssign &VA,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000984 ISD::ArgFlagsTy Flags) const;
Rafael Espindolae636fc02007-08-31 15:06:30 +0000985
Gordon Henriksen92319582008-01-05 16:56:59 +0000986 // Call lowering helpers.
Evan Cheng67a69dd2010-01-27 00:07:07 +0000987
Sanjay Patel0e4a83e2014-10-01 19:39:32 +0000988 /// Check whether the call is eligible for tail call optimization. Targets
989 /// that want to do tail call optimization should implement this function.
Evan Cheng6f36a082010-02-02 23:55:14 +0000990 bool IsEligibleForTailCallOptimization(SDValue Callee,
Evan Cheng67a69dd2010-01-27 00:07:07 +0000991 CallingConv::ID CalleeCC,
992 bool isVarArg,
Evan Chengae5edee2010-03-15 18:54:48 +0000993 bool isCalleeStructRet,
994 bool isCallerStructRet,
Evan Cheng446ff282012-09-25 05:32:34 +0000995 Type *RetTy,
Evan Cheng85476f32010-01-27 06:25:16 +0000996 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000997 const SmallVectorImpl<SDValue> &OutVals,
Evan Cheng85476f32010-01-27 06:25:16 +0000998 const SmallVectorImpl<ISD::InputArg> &Ins,
Evan Cheng67a69dd2010-01-27 00:07:07 +0000999 SelectionDAG& DAG) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001000 SDValue EmitTailCallLoadRetAddr(SelectionDAG &DAG, SDValue &OutRetAddr,
1001 SDValue Chain, bool IsTailCall, bool Is64Bit,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001002 int FPDiff, SDLoc dl) const;
Arnold Schwaighofer634fc9a2008-04-12 18:11:06 +00001003
Dan Gohman21cea8a2010-04-17 15:26:15 +00001004 unsigned GetAlignedArgumentStackSize(unsigned StackSize,
1005 SelectionDAG &DAG) const;
Evan Chengcde9e302006-01-27 08:10:46 +00001006
Eli Friedmandfe4f252009-05-23 09:59:16 +00001007 std::pair<SDValue,SDValue> FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG,
NAKAMURA Takumibdf94872012-02-25 03:37:25 +00001008 bool isSigned,
1009 bool isReplace) const;
Evan Cheng493b8822009-12-09 21:00:30 +00001010
Dan Gohman21cea8a2010-04-17 15:26:15 +00001011 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const;
Elena Demikhovsky40864b62013-08-05 08:52:21 +00001012 SDValue LowerBUILD_VECTORvXi1(SDValue Op, SelectionDAG &DAG) const;
Filipe Cabecinhas17254aa2014-05-16 22:47:43 +00001013 SDValue LowerVSELECT(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +00001014 SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00001015 SDValue ExtractBitFromMaskVector(SDValue Op, SelectionDAG &DAG) const;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001016 SDValue InsertBitToMaskVector(SDValue Op, SelectionDAG &DAG) const;
1017
Dan Gohman21cea8a2010-04-17 15:26:15 +00001018 SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +00001019 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
1020 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001021 SDValue LowerGlobalAddress(const GlobalValue *GV, SDLoc dl,
Dale Johannesen021052a2009-02-04 20:06:27 +00001022 int64_t Offset, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +00001023 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
1024 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
1025 SDValue LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +00001026 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
1027 SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
1028 SDValue LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) const;
1029 SDValue LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) const;
Michael Liaoc03c03d2012-10-23 17:36:08 +00001030 SDValue lowerUINT_TO_FP_vec(SDValue Op, SelectionDAG &DAG) const;
Craig Toppere65a08b2013-01-20 21:34:37 +00001031 SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +00001032 SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const;
1033 SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) const;
Evan Cheng9c8cd8c2010-04-21 01:47:12 +00001034 SDValue LowerToBT(SDValue And, ISD::CondCode CC,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001035 SDLoc dl, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +00001036 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const;
Hans Wennborgdcc25002015-11-19 16:35:08 +00001037 SDValue LowerSETCCE(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +00001038 SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG) const;
1039 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +00001040 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
1041 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const;
1042 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) const;
1043 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +00001044 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
1045 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
1046 SDValue LowerFRAME_TO_ARGS_OFFSET(SDValue Op, SelectionDAG &DAG) const;
1047 SDValue LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const;
Michael Liao97bf3632012-10-15 22:39:43 +00001048 SDValue lowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const;
1049 SDValue lowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const;
Duncan Sandsa0984362011-09-06 13:37:06 +00001050 SDValue LowerINIT_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +00001051 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
Reid Kleckner4a406d32014-05-06 01:20:42 +00001052 SDValue LowerWin64_i128OP(SDValue Op, SelectionDAG &DAG) const;
Pat Gavlincc0431d2015-05-08 18:07:42 +00001053 SDValue LowerGC_TRANSITION_START(SDValue Op, SelectionDAG &DAG) const;
1054 SDValue LowerGC_TRANSITION_END(SDValue Op, SelectionDAG &DAG) const;
Duncan Sands6ed40142008-12-01 11:39:25 +00001055
Craig Topper2d9361e2014-03-09 07:44:38 +00001056 SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001057 LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00001058 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001059 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001060 SDLoc dl, SelectionDAG &DAG,
Craig Topper2d9361e2014-03-09 07:44:38 +00001061 SmallVectorImpl<SDValue> &InVals) const override;
1062 SDValue LowerCall(CallLoweringInfo &CLI,
1063 SmallVectorImpl<SDValue> &InVals) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001064
Craig Topper2d9361e2014-03-09 07:44:38 +00001065 SDValue LowerReturn(SDValue Chain,
1066 CallingConv::ID CallConv, bool isVarArg,
1067 const SmallVectorImpl<ISD::OutputArg> &Outs,
1068 const SmallVectorImpl<SDValue> &OutVals,
1069 SDLoc dl, SelectionDAG &DAG) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001070
Manman Rened967f32016-01-12 01:08:46 +00001071 bool supportSplitCSR(MachineFunction *MF) const override {
1072 return MF->getFunction()->getCallingConv() == CallingConv::CXX_FAST_TLS &&
1073 MF->getFunction()->hasFnAttribute(Attribute::NoUnwind);
1074 }
1075 void initializeSplitCSR(MachineBasicBlock *Entry) const override;
1076 void insertCopiesSplitCSR(
1077 MachineBasicBlock *Entry,
1078 const SmallVectorImpl<MachineBasicBlock *> &Exits) const override;
1079
Craig Topper2d9361e2014-03-09 07:44:38 +00001080 bool isUsedByReturnOnly(SDNode *N, SDValue &Chain) const override;
Evan Chengd4b08732010-11-30 23:55:39 +00001081
Craig Topper2d9361e2014-03-09 07:44:38 +00001082 bool mayBeEmittedAsTailCall(CallInst *CI) const override;
Evan Cheng0663f232011-03-21 01:19:09 +00001083
Patrik Hagglundb0e86ec2014-08-08 08:21:19 +00001084 EVT getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Craig Topper2d9361e2014-03-09 07:44:38 +00001085 ISD::NodeType ExtendKind) const override;
Cameron Zwarichac106272011-03-16 22:20:18 +00001086
Craig Topper2d9361e2014-03-09 07:44:38 +00001087 bool CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
1088 bool isVarArg,
1089 const SmallVectorImpl<ISD::OutputArg> &Outs,
1090 LLVMContext &Context) const override;
Kenneth Uildriks07119732009-11-07 02:11:54 +00001091
Craig Topper840beec2014-04-04 05:16:06 +00001092 const MCPhysReg *getScratchRegisters(CallingConv::ID CC) const override;
Juergen Ributzka87ed9062013-11-09 01:51:33 +00001093
Ahmed Bougacha52468672015-09-11 17:08:28 +00001094 TargetLoweringBase::AtomicExpansionKind
1095 shouldExpandAtomicLoadInIR(LoadInst *SI) const override;
Robin Morisset25c8e312014-09-17 00:06:58 +00001096 bool shouldExpandAtomicStoreInIR(StoreInst *SI) const override;
Ahmed Bougacha9d677132015-09-11 17:08:17 +00001097 TargetLoweringBase::AtomicExpansionKind
JF Bastienf14889e2015-03-04 15:47:57 +00001098 shouldExpandAtomicRMWInIR(AtomicRMWInst *AI) const override;
Robin Morisset25c8e312014-09-17 00:06:58 +00001099
Robin Morisset810739d2014-09-25 17:27:43 +00001100 LoadInst *
1101 lowerIdempotentRMWIntoFencedLoad(AtomicRMWInst *AI) const override;
1102
Craig Toppere3dcce92015-08-01 22:20:21 +00001103 bool needsCmpXchgNb(Type *MemType) const;
Robin Morisset25c8e312014-09-17 00:06:58 +00001104
Dan Gohman395a8982010-10-12 18:00:49 +00001105 // Utility function to emit the low-level va_arg code for X86-64.
1106 MachineBasicBlock *EmitVAARG64WithCustomInserter(
1107 MachineInstr *MI,
1108 MachineBasicBlock *MBB) const;
1109
Dan Gohman0700a562009-08-15 01:38:56 +00001110 /// Utility function to emit the xmm reg save portion of va_start.
1111 MachineBasicBlock *EmitVAStartSaveXMMRegsWithCustomInserter(
1112 MachineInstr *BInstr,
1113 MachineBasicBlock *BB) const;
1114
Chris Lattnerd5f4fcc2009-09-02 05:57:00 +00001115 MachineBasicBlock *EmitLoweredSelect(MachineInstr *I,
Dan Gohman25c16532010-05-01 00:01:06 +00001116 MachineBasicBlock *BB) const;
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +00001117
JF Bastien86620832015-08-05 21:04:59 +00001118 MachineBasicBlock *EmitLoweredAtomicFP(MachineInstr *I,
1119 MachineBasicBlock *BB) const;
1120
Michael J. Spencerf509c6c2010-10-21 01:41:01 +00001121 MachineBasicBlock *EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00001122 MachineBasicBlock *BB) const;
Michael J. Spencer9cafc872010-10-20 23:40:27 +00001123
Reid Kleckner51460c12015-11-06 01:49:05 +00001124 MachineBasicBlock *EmitLoweredCatchRet(MachineInstr *MI,
1125 MachineBasicBlock *BB) const;
1126
David Majnemer2652b752015-11-09 23:07:48 +00001127 MachineBasicBlock *EmitLoweredCatchPad(MachineInstr *MI,
1128 MachineBasicBlock *BB) const;
1129
Rafael Espindola94d32532011-08-30 19:47:04 +00001130 MachineBasicBlock *EmitLoweredSegAlloca(MachineInstr *MI,
Pavel Chupinbe9f1212014-09-22 13:11:35 +00001131 MachineBasicBlock *BB) const;
Rafael Espindola94d32532011-08-30 19:47:04 +00001132
Eric Christopherb0e1a452010-06-03 04:07:48 +00001133 MachineBasicBlock *EmitLoweredTLSCall(MachineInstr *MI,
1134 MachineBasicBlock *BB) const;
Anton Korobeynikovd5e3fd62010-03-06 19:32:29 +00001135
Michael Liao97bf3632012-10-15 22:39:43 +00001136 MachineBasicBlock *emitEHSjLjSetJmp(MachineInstr *MI,
1137 MachineBasicBlock *MBB) const;
1138
1139 MachineBasicBlock *emitEHSjLjLongJmp(MachineInstr *MI,
1140 MachineBasicBlock *MBB) const;
1141
Lang Hames23de2112014-01-23 20:23:36 +00001142 MachineBasicBlock *emitFMA3Instr(MachineInstr *MI,
1143 MachineBasicBlock *MBB) const;
1144
Dan Gohman55d7b2a2009-03-04 19:44:21 +00001145 /// Emit nodes that will be selected as "test Op0,Op0", or something
Dan Gohmanff659b52009-03-07 01:58:32 +00001146 /// equivalent, for use with the given x86 condition code.
David Blaikie9027aba2014-04-14 22:23:06 +00001147 SDValue EmitTest(SDValue Op0, unsigned X86CC, SDLoc dl,
David Blaikie269e0fb2014-04-13 06:39:55 +00001148 SelectionDAG &DAG) const;
Dan Gohman55d7b2a2009-03-04 19:44:21 +00001149
1150 /// Emit nodes that will be selected as "cmp Op0,Op1", or something
Tim Northover7b9f86d2014-06-10 10:50:11 +00001151 /// equivalent, for use with the given x86 condition code.
1152 SDValue EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC, SDLoc dl,
1153 SelectionDAG &DAG) const;
Benjamin Kramer913da4b2012-04-27 12:07:43 +00001154
1155 /// Convert a comparison if required by the subtarget.
1156 SDValue ConvertCmpIfNecessary(SDValue Cmp, SelectionDAG &DAG) const;
Sanjay Patel957efc232014-10-24 17:02:16 +00001157
1158 /// Use rsqrt* to speed up sqrt calculations.
1159 SDValue getRsqrtEstimate(SDValue Operand, DAGCombinerInfo &DCI,
1160 unsigned &RefinementSteps,
1161 bool &UseOneConstNR) const override;
Sanjay Patele2e58922014-11-11 20:51:00 +00001162
1163 /// Use rcp* to speed up fdiv calculations.
1164 SDValue getRecipEstimate(SDValue Operand, DAGCombinerInfo &DCI,
1165 unsigned &RefinementSteps) const override;
Sanjay Patel7024b812015-04-15 15:22:55 +00001166
1167 /// Reassociate floating point divisions into multiply by reciprocal.
Sanjay Patel1dd15592015-07-28 23:05:48 +00001168 unsigned combineRepeatedFPDivisors() const override;
Chris Lattner76ac0682005-11-15 00:40:23 +00001169 };
Evan Cheng24422d42008-09-03 00:03:49 +00001170
1171 namespace X86 {
Bob Wilson3e6fa462012-08-03 04:06:28 +00001172 FastISel *createFastISel(FunctionLoweringInfo &funcInfo,
1173 const TargetLibraryInfo *libInfo);
Evan Cheng24422d42008-09-03 00:03:49 +00001174 }
Alexander Kornienkof00654e2015-06-23 09:49:53 +00001175}
Chris Lattner76ac0682005-11-15 00:40:23 +00001176
Chris Lattner76ac0682005-11-15 00:40:23 +00001177#endif // X86ISELLOWERING_H