blob: 0bd2ebdc4bb0f2814196fe859c7e104b2cb2d10b [file] [log] [blame]
Dan Gohman10e730a2015-06-29 23:51:55 +00001//=- WebAssemblyISelLowering.cpp - WebAssembly DAG Lowering Implementation -==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9///
10/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000011/// This file implements the WebAssemblyTargetLowering class.
Dan Gohman10e730a2015-06-29 23:51:55 +000012///
13//===----------------------------------------------------------------------===//
14
15#include "WebAssemblyISelLowering.h"
16#include "MCTargetDesc/WebAssemblyMCTargetDesc.h"
17#include "WebAssemblyMachineFunctionInfo.h"
18#include "WebAssemblySubtarget.h"
19#include "WebAssemblyTargetMachine.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000020#include "llvm/CodeGen/Analysis.h"
JF Bastienaf111db2015-08-24 22:16:48 +000021#include "llvm/CodeGen/CallingConvLower.h"
Dan Gohmancdd48b82017-11-28 01:13:40 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman950a13c2015-09-16 16:51:30 +000023#include "llvm/CodeGen/MachineJumpTableInfo.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
25#include "llvm/CodeGen/SelectionDAG.h"
Oliver Stannard02fa1c82016-01-28 13:19:47 +000026#include "llvm/IR/DiagnosticInfo.h"
JF Bastienb9073fb2015-07-22 21:28:15 +000027#include "llvm/IR/DiagnosticPrinter.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000028#include "llvm/IR/Function.h"
29#include "llvm/IR/Intrinsics.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000030#include "llvm/Support/Debug.h"
31#include "llvm/Support/ErrorHandling.h"
32#include "llvm/Support/raw_ostream.h"
33#include "llvm/Target/TargetOptions.h"
34using namespace llvm;
35
36#define DEBUG_TYPE "wasm-lower"
37
Heejin Ahn5831e9c2018-08-09 23:58:51 +000038// Emit proposed instructions that may not have been implemented in engines
39cl::opt<bool> EnableUnimplementedWasmSIMDInstrs(
40 "wasm-enable-unimplemented-simd",
41 cl::desc("Emit potentially-unimplemented WebAssembly SIMD instructions"),
42 cl::init(false));
43
Dan Gohman10e730a2015-06-29 23:51:55 +000044WebAssemblyTargetLowering::WebAssemblyTargetLowering(
45 const TargetMachine &TM, const WebAssemblySubtarget &STI)
Dan Gohmanbfaf7e12015-07-02 21:36:25 +000046 : TargetLowering(TM), Subtarget(&STI) {
JF Bastienaf111db2015-08-24 22:16:48 +000047 auto MVTPtr = Subtarget->hasAddr64() ? MVT::i64 : MVT::i32;
48
JF Bastien71d29ac2015-08-12 17:53:29 +000049 // Booleans always contain 0 or 1.
50 setBooleanContents(ZeroOrOneBooleanContent);
Thomas Lively5ea17d42018-10-20 01:35:23 +000051 // Except in SIMD vectors
52 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +000053 // WebAssembly does not produce floating-point exceptions on normal floating
54 // point operations.
55 setHasFloatingPointExceptions(false);
Dan Gohman489abd72015-07-07 22:38:06 +000056 // We don't know the microarchitecture here, so just reduce register pressure.
57 setSchedulingPreference(Sched::RegPressure);
JF Bastienb9073fb2015-07-22 21:28:15 +000058 // Tell ISel that we have a stack pointer.
59 setStackPointerRegisterToSaveRestore(
60 Subtarget->hasAddr64() ? WebAssembly::SP64 : WebAssembly::SP32);
61 // Set up the register classes.
Dan Gohmand0bf9812015-09-26 01:09:44 +000062 addRegisterClass(MVT::i32, &WebAssembly::I32RegClass);
63 addRegisterClass(MVT::i64, &WebAssembly::I64RegClass);
64 addRegisterClass(MVT::f32, &WebAssembly::F32RegClass);
65 addRegisterClass(MVT::f64, &WebAssembly::F64RegClass);
Derek Schuff39bf39f2016-08-02 23:16:09 +000066 if (Subtarget->hasSIMD128()) {
67 addRegisterClass(MVT::v16i8, &WebAssembly::V128RegClass);
68 addRegisterClass(MVT::v8i16, &WebAssembly::V128RegClass);
69 addRegisterClass(MVT::v4i32, &WebAssembly::V128RegClass);
70 addRegisterClass(MVT::v4f32, &WebAssembly::V128RegClass);
Heejin Ahn5831e9c2018-08-09 23:58:51 +000071 if (EnableUnimplementedWasmSIMDInstrs) {
72 addRegisterClass(MVT::v2i64, &WebAssembly::V128RegClass);
73 addRegisterClass(MVT::v2f64, &WebAssembly::V128RegClass);
74 }
Derek Schuff39bf39f2016-08-02 23:16:09 +000075 }
JF Bastienb9073fb2015-07-22 21:28:15 +000076 // Compute derived properties from the register classes.
77 computeRegisterProperties(Subtarget->getRegisterInfo());
78
JF Bastienaf111db2015-08-24 22:16:48 +000079 setOperationAction(ISD::GlobalAddress, MVTPtr, Custom);
Dan Gohman2c8fe6a2015-11-25 16:44:29 +000080 setOperationAction(ISD::ExternalSymbol, MVTPtr, Custom);
Dan Gohman950a13c2015-09-16 16:51:30 +000081 setOperationAction(ISD::JumpTable, MVTPtr, Custom);
Derek Schuff51699a82016-02-12 22:56:03 +000082 setOperationAction(ISD::BlockAddress, MVTPtr, Custom);
83 setOperationAction(ISD::BRIND, MVT::Other, Custom);
JF Bastienaf111db2015-08-24 22:16:48 +000084
Dan Gohman35bfb242015-12-04 23:22:35 +000085 // Take the default expansion for va_arg, va_copy, and va_end. There is no
86 // default action for va_start, so we do that custom.
87 setOperationAction(ISD::VASTART, MVT::Other, Custom);
88 setOperationAction(ISD::VAARG, MVT::Other, Expand);
89 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
90 setOperationAction(ISD::VAEND, MVT::Other, Expand);
91
Thomas Livelyebd4c902018-09-12 17:56:00 +000092 for (auto T : {MVT::f32, MVT::f64, MVT::v4f32, MVT::v2f64}) {
JF Bastienda06bce2015-08-11 21:02:46 +000093 // Don't expand the floating-point types to constant pools.
94 setOperationAction(ISD::ConstantFP, T, Legal);
95 // Expand floating-point comparisons.
96 for (auto CC : {ISD::SETO, ISD::SETUO, ISD::SETUEQ, ISD::SETONE,
97 ISD::SETULT, ISD::SETULE, ISD::SETUGT, ISD::SETUGE})
98 setCondCodeAction(CC, T, Expand);
Dan Gohman32907a62015-08-20 22:57:13 +000099 // Expand floating-point library function operators.
Heejin Ahnf208f632018-09-05 01:27:38 +0000100 for (auto Op :
101 {ISD::FSIN, ISD::FCOS, ISD::FSINCOS, ISD::FPOW, ISD::FREM, ISD::FMA})
Dan Gohman32907a62015-08-20 22:57:13 +0000102 setOperationAction(Op, T, Expand);
Dan Gohman896e53f2015-08-24 18:23:13 +0000103 // Note supported floating-point library function operators that otherwise
104 // default to expand.
Dan Gohman7a6b9822015-11-29 22:32:02 +0000105 for (auto Op :
106 {ISD::FCEIL, ISD::FFLOOR, ISD::FTRUNC, ISD::FNEARBYINT, ISD::FRINT})
Dan Gohman896e53f2015-08-24 18:23:13 +0000107 setOperationAction(Op, T, Legal);
Thomas Lively30f1d692018-10-24 22:49:55 +0000108 // Support minimum and maximum, which otherwise default to expand.
109 setOperationAction(ISD::FMINIMUM, T, Legal);
110 setOperationAction(ISD::FMAXIMUM, T, Legal);
Dan Gohmana63e8eb2017-02-22 16:28:00 +0000111 // WebAssembly currently has no builtin f16 support.
112 setOperationAction(ISD::FP16_TO_FP, T, Expand);
113 setOperationAction(ISD::FP_TO_FP16, T, Expand);
114 setLoadExtAction(ISD::EXTLOAD, T, MVT::f16, Expand);
115 setTruncStoreAction(T, MVT::f16, Expand);
JF Bastienda06bce2015-08-11 21:02:46 +0000116 }
Dan Gohman32907a62015-08-20 22:57:13 +0000117
118 for (auto T : {MVT::i32, MVT::i64}) {
119 // Expand unavailable integer operations.
Dan Gohman7a6b9822015-11-29 22:32:02 +0000120 for (auto Op :
Heejin Ahnf208f632018-09-05 01:27:38 +0000121 {ISD::BSWAP, ISD::SMUL_LOHI, ISD::UMUL_LOHI, ISD::MULHS, ISD::MULHU,
122 ISD::SDIVREM, ISD::UDIVREM, ISD::SHL_PARTS, ISD::SRA_PARTS,
123 ISD::SRL_PARTS, ISD::ADDC, ISD::ADDE, ISD::SUBC, ISD::SUBE}) {
Dan Gohman32907a62015-08-20 22:57:13 +0000124 setOperationAction(Op, T, Expand);
125 }
126 }
127
Thomas Lively2ee686d2018-08-22 23:06:27 +0000128 // There is no i64x2.mul instruction
129 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
130
Thomas Livelya0d25812018-09-07 21:54:46 +0000131 // We have custom shuffle lowering to expose the shuffle mask
132 if (Subtarget->hasSIMD128()) {
133 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v4f32}) {
134 setOperationAction(ISD::VECTOR_SHUFFLE, T, Custom);
135 }
136 if (EnableUnimplementedWasmSIMDInstrs) {
137 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
138 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
139 }
140 }
141
Thomas Lively55735d52018-10-20 01:31:18 +0000142 // Custom lowering to avoid having to emit a wrap for 2xi64 constant shifts
143 if (Subtarget->hasSIMD128() && EnableUnimplementedWasmSIMDInstrs)
144 for (auto Op : {ISD::SHL, ISD::SRA, ISD::SRL})
145 setOperationAction(Op, MVT::v2i64, Custom);
146
Dan Gohman32907a62015-08-20 22:57:13 +0000147 // As a special case, these operators use the type to mean the type to
148 // sign-extend from.
Derek Schuffa519fe52017-09-13 00:29:06 +0000149 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Dan Gohman5d2b9352018-01-19 17:16:24 +0000150 if (!Subtarget->hasSignExt()) {
Derek Schuffa519fe52017-09-13 00:29:06 +0000151 for (auto T : {MVT::i8, MVT::i16, MVT::i32})
152 setOperationAction(ISD::SIGN_EXTEND_INREG, T, Expand);
153 }
Thomas Lively5ea17d42018-10-20 01:35:23 +0000154 for (auto T : MVT::integer_vector_valuetypes())
155 setOperationAction(ISD::SIGN_EXTEND_INREG, T, Expand);
Dan Gohman32907a62015-08-20 22:57:13 +0000156
157 // Dynamic stack allocation: use the default expansion.
158 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
159 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Dan Gohman2683a552015-08-24 22:31:52 +0000160 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVTPtr, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000161
Derek Schuff9769deb2015-12-11 23:49:46 +0000162 setOperationAction(ISD::FrameIndex, MVT::i32, Custom);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000163 setOperationAction(ISD::CopyToReg, MVT::Other, Custom);
Derek Schuff9769deb2015-12-11 23:49:46 +0000164
Dan Gohman950a13c2015-09-16 16:51:30 +0000165 // Expand these forms; we pattern-match the forms that we can handle in isel.
166 for (auto T : {MVT::i32, MVT::i64, MVT::f32, MVT::f64})
167 for (auto Op : {ISD::BR_CC, ISD::SELECT_CC})
168 setOperationAction(Op, T, Expand);
169
170 // We have custom switch handling.
171 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
172
JF Bastien73ff6af2015-08-31 22:24:11 +0000173 // WebAssembly doesn't have:
174 // - Floating-point extending loads.
175 // - Floating-point truncating stores.
176 // - i1 extending loads.
Thomas Lively325c9c52018-10-25 01:46:07 +0000177 // - extending/truncating SIMD loads/stores
Dan Gohman60bddf12015-12-10 02:07:53 +0000178 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f32, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000179 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
180 for (auto T : MVT::integer_valuetypes())
181 for (auto Ext : {ISD::EXTLOAD, ISD::ZEXTLOAD, ISD::SEXTLOAD})
182 setLoadExtAction(Ext, T, MVT::i1, Promote);
Thomas Lively325c9c52018-10-25 01:46:07 +0000183 if (Subtarget->hasSIMD128()) {
184 for (auto T : {MVT::v16i8, MVT::v8i16, MVT::v4i32, MVT::v2i64, MVT::v4f32,
185 MVT::v2f64}) {
186 for (auto MemT : MVT::vector_valuetypes()) {
187 if (MVT(T) != MemT) {
188 setTruncStoreAction(T, MemT, Expand);
189 for (auto Ext : {ISD::EXTLOAD, ISD::ZEXTLOAD, ISD::SEXTLOAD})
190 setLoadExtAction(Ext, T, MemT, Expand);
191 }
192 }
193 }
194 }
Derek Schuffffa143c2015-11-10 00:30:57 +0000195
196 // Trap lowers to wasm unreachable
197 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Derek Schuff18ba1922017-08-30 18:07:45 +0000198
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +0000199 // Exception handling intrinsics
200 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
201
Derek Schuff18ba1922017-08-30 18:07:45 +0000202 setMaxAtomicSizeInBitsSupported(64);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +0000203}
Dan Gohman10e730a2015-06-29 23:51:55 +0000204
Heejin Ahne8653bb2018-08-07 00:22:22 +0000205TargetLowering::AtomicExpansionKind
206WebAssemblyTargetLowering::shouldExpandAtomicRMWInIR(AtomicRMWInst *AI) const {
207 // We have wasm instructions for these
208 switch (AI->getOperation()) {
209 case AtomicRMWInst::Add:
210 case AtomicRMWInst::Sub:
211 case AtomicRMWInst::And:
212 case AtomicRMWInst::Or:
213 case AtomicRMWInst::Xor:
214 case AtomicRMWInst::Xchg:
215 return AtomicExpansionKind::None;
216 default:
217 break;
218 }
219 return AtomicExpansionKind::CmpXChg;
220}
221
Dan Gohman7b634842015-08-24 18:44:37 +0000222FastISel *WebAssemblyTargetLowering::createFastISel(
223 FunctionLoweringInfo &FuncInfo, const TargetLibraryInfo *LibInfo) const {
224 return WebAssembly::createFastISel(FuncInfo, LibInfo);
225}
226
JF Bastienaf111db2015-08-24 22:16:48 +0000227bool WebAssemblyTargetLowering::isOffsetFoldingLegal(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000228 const GlobalAddressSDNode * /*GA*/) const {
Dan Gohmana4b710a2015-12-06 19:33:32 +0000229 // All offsets can be folded.
230 return true;
JF Bastienaf111db2015-08-24 22:16:48 +0000231}
232
Dan Gohman7a6b9822015-11-29 22:32:02 +0000233MVT WebAssemblyTargetLowering::getScalarShiftAmountTy(const DataLayout & /*DL*/,
JF Bastienfda53372015-08-03 00:00:11 +0000234 EVT VT) const {
Dan Gohmana8483752015-12-10 00:26:26 +0000235 unsigned BitWidth = NextPowerOf2(VT.getSizeInBits() - 1);
Heejin Ahnf208f632018-09-05 01:27:38 +0000236 if (BitWidth > 1 && BitWidth < 8)
237 BitWidth = 8;
Dan Gohman41729532015-12-16 23:25:51 +0000238
239 if (BitWidth > 64) {
Dan Gohmana01e8bd2016-05-14 02:15:47 +0000240 // The shift will be lowered to a libcall, and compiler-rt libcalls expect
241 // the count to be an i32.
242 BitWidth = 32;
Dan Gohman41729532015-12-16 23:25:51 +0000243 assert(BitWidth >= Log2_32_Ceil(VT.getSizeInBits()) &&
Dan Gohmana01e8bd2016-05-14 02:15:47 +0000244 "32-bit shift counts ought to be enough for anyone");
Dan Gohman41729532015-12-16 23:25:51 +0000245 }
246
Dan Gohmana8483752015-12-10 00:26:26 +0000247 MVT Result = MVT::getIntegerVT(BitWidth);
248 assert(Result != MVT::INVALID_SIMPLE_VALUE_TYPE &&
249 "Unable to represent scalar shift amount type");
250 return Result;
JF Bastienfda53372015-08-03 00:00:11 +0000251}
252
Dan Gohmancdd48b82017-11-28 01:13:40 +0000253// Lower an fp-to-int conversion operator from the LLVM opcode, which has an
254// undefined result on invalid/overflow, to the WebAssembly opcode, which
255// traps on invalid/overflow.
Heejin Ahnf208f632018-09-05 01:27:38 +0000256static MachineBasicBlock *LowerFPToInt(MachineInstr &MI, DebugLoc DL,
257 MachineBasicBlock *BB,
258 const TargetInstrInfo &TII,
259 bool IsUnsigned, bool Int64,
260 bool Float64, unsigned LoweredOpcode) {
Dan Gohmancdd48b82017-11-28 01:13:40 +0000261 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
262
263 unsigned OutReg = MI.getOperand(0).getReg();
264 unsigned InReg = MI.getOperand(1).getReg();
265
266 unsigned Abs = Float64 ? WebAssembly::ABS_F64 : WebAssembly::ABS_F32;
267 unsigned FConst = Float64 ? WebAssembly::CONST_F64 : WebAssembly::CONST_F32;
268 unsigned LT = Float64 ? WebAssembly::LT_F64 : WebAssembly::LT_F32;
Dan Gohman580c1022017-11-29 20:20:11 +0000269 unsigned GE = Float64 ? WebAssembly::GE_F64 : WebAssembly::GE_F32;
Dan Gohmancdd48b82017-11-28 01:13:40 +0000270 unsigned IConst = Int64 ? WebAssembly::CONST_I64 : WebAssembly::CONST_I32;
Dan Gohman580c1022017-11-29 20:20:11 +0000271 unsigned Eqz = WebAssembly::EQZ_I32;
272 unsigned And = WebAssembly::AND_I32;
Dan Gohmancdd48b82017-11-28 01:13:40 +0000273 int64_t Limit = Int64 ? INT64_MIN : INT32_MIN;
274 int64_t Substitute = IsUnsigned ? 0 : Limit;
275 double CmpVal = IsUnsigned ? -(double)Limit * 2.0 : -(double)Limit;
David Blaikie21109242017-12-15 23:52:06 +0000276 auto &Context = BB->getParent()->getFunction().getContext();
Dan Gohmancdd48b82017-11-28 01:13:40 +0000277 Type *Ty = Float64 ? Type::getDoubleTy(Context) : Type::getFloatTy(Context);
278
279 const BasicBlock *LLVM_BB = BB->getBasicBlock();
280 MachineFunction *F = BB->getParent();
281 MachineBasicBlock *TrueMBB = F->CreateMachineBasicBlock(LLVM_BB);
282 MachineBasicBlock *FalseMBB = F->CreateMachineBasicBlock(LLVM_BB);
283 MachineBasicBlock *DoneMBB = F->CreateMachineBasicBlock(LLVM_BB);
284
285 MachineFunction::iterator It = ++BB->getIterator();
286 F->insert(It, FalseMBB);
287 F->insert(It, TrueMBB);
288 F->insert(It, DoneMBB);
289
290 // Transfer the remainder of BB and its successor edges to DoneMBB.
291 DoneMBB->splice(DoneMBB->begin(), BB,
Heejin Ahnf208f632018-09-05 01:27:38 +0000292 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohmancdd48b82017-11-28 01:13:40 +0000293 DoneMBB->transferSuccessorsAndUpdatePHIs(BB);
294
295 BB->addSuccessor(TrueMBB);
296 BB->addSuccessor(FalseMBB);
297 TrueMBB->addSuccessor(DoneMBB);
298 FalseMBB->addSuccessor(DoneMBB);
299
Dan Gohman580c1022017-11-29 20:20:11 +0000300 unsigned Tmp0, Tmp1, CmpReg, EqzReg, FalseReg, TrueReg;
Dan Gohmancdd48b82017-11-28 01:13:40 +0000301 Tmp0 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
302 Tmp1 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
Dan Gohman580c1022017-11-29 20:20:11 +0000303 CmpReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
304 EqzReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
305 FalseReg = MRI.createVirtualRegister(MRI.getRegClass(OutReg));
306 TrueReg = MRI.createVirtualRegister(MRI.getRegClass(OutReg));
Dan Gohmancdd48b82017-11-28 01:13:40 +0000307
308 MI.eraseFromParent();
Dan Gohman580c1022017-11-29 20:20:11 +0000309 // For signed numbers, we can do a single comparison to determine whether
310 // fabs(x) is within range.
Dan Gohmancdd48b82017-11-28 01:13:40 +0000311 if (IsUnsigned) {
312 Tmp0 = InReg;
313 } else {
Heejin Ahnf208f632018-09-05 01:27:38 +0000314 BuildMI(BB, DL, TII.get(Abs), Tmp0).addReg(InReg);
Dan Gohmancdd48b82017-11-28 01:13:40 +0000315 }
316 BuildMI(BB, DL, TII.get(FConst), Tmp1)
317 .addFPImm(cast<ConstantFP>(ConstantFP::get(Ty, CmpVal)));
Heejin Ahnf208f632018-09-05 01:27:38 +0000318 BuildMI(BB, DL, TII.get(LT), CmpReg).addReg(Tmp0).addReg(Tmp1);
Dan Gohman580c1022017-11-29 20:20:11 +0000319
320 // For unsigned numbers, we have to do a separate comparison with zero.
321 if (IsUnsigned) {
322 Tmp1 = MRI.createVirtualRegister(MRI.getRegClass(InReg));
Heejin Ahnf208f632018-09-05 01:27:38 +0000323 unsigned SecondCmpReg =
324 MRI.createVirtualRegister(&WebAssembly::I32RegClass);
Dan Gohman580c1022017-11-29 20:20:11 +0000325 unsigned AndReg = MRI.createVirtualRegister(&WebAssembly::I32RegClass);
326 BuildMI(BB, DL, TII.get(FConst), Tmp1)
327 .addFPImm(cast<ConstantFP>(ConstantFP::get(Ty, 0.0)));
Heejin Ahnf208f632018-09-05 01:27:38 +0000328 BuildMI(BB, DL, TII.get(GE), SecondCmpReg).addReg(Tmp0).addReg(Tmp1);
329 BuildMI(BB, DL, TII.get(And), AndReg).addReg(CmpReg).addReg(SecondCmpReg);
Dan Gohman580c1022017-11-29 20:20:11 +0000330 CmpReg = AndReg;
331 }
332
Heejin Ahnf208f632018-09-05 01:27:38 +0000333 BuildMI(BB, DL, TII.get(Eqz), EqzReg).addReg(CmpReg);
Dan Gohman580c1022017-11-29 20:20:11 +0000334
335 // Create the CFG diamond to select between doing the conversion or using
336 // the substitute value.
Heejin Ahnf208f632018-09-05 01:27:38 +0000337 BuildMI(BB, DL, TII.get(WebAssembly::BR_IF)).addMBB(TrueMBB).addReg(EqzReg);
338 BuildMI(FalseMBB, DL, TII.get(LoweredOpcode), FalseReg).addReg(InReg);
339 BuildMI(FalseMBB, DL, TII.get(WebAssembly::BR)).addMBB(DoneMBB);
340 BuildMI(TrueMBB, DL, TII.get(IConst), TrueReg).addImm(Substitute);
Dan Gohmancdd48b82017-11-28 01:13:40 +0000341 BuildMI(*DoneMBB, DoneMBB->begin(), DL, TII.get(TargetOpcode::PHI), OutReg)
Dan Gohman580c1022017-11-29 20:20:11 +0000342 .addReg(FalseReg)
Dan Gohmancdd48b82017-11-28 01:13:40 +0000343 .addMBB(FalseMBB)
Dan Gohman580c1022017-11-29 20:20:11 +0000344 .addReg(TrueReg)
Dan Gohmancdd48b82017-11-28 01:13:40 +0000345 .addMBB(TrueMBB);
346
347 return DoneMBB;
348}
349
Heejin Ahnf208f632018-09-05 01:27:38 +0000350MachineBasicBlock *WebAssemblyTargetLowering::EmitInstrWithCustomInserter(
351 MachineInstr &MI, MachineBasicBlock *BB) const {
Dan Gohmancdd48b82017-11-28 01:13:40 +0000352 const TargetInstrInfo &TII = *Subtarget->getInstrInfo();
353 DebugLoc DL = MI.getDebugLoc();
354
355 switch (MI.getOpcode()) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000356 default:
357 llvm_unreachable("Unexpected instr type to insert");
Dan Gohmancdd48b82017-11-28 01:13:40 +0000358 case WebAssembly::FP_TO_SINT_I32_F32:
359 return LowerFPToInt(MI, DL, BB, TII, false, false, false,
360 WebAssembly::I32_TRUNC_S_F32);
361 case WebAssembly::FP_TO_UINT_I32_F32:
362 return LowerFPToInt(MI, DL, BB, TII, true, false, false,
363 WebAssembly::I32_TRUNC_U_F32);
364 case WebAssembly::FP_TO_SINT_I64_F32:
365 return LowerFPToInt(MI, DL, BB, TII, false, true, false,
366 WebAssembly::I64_TRUNC_S_F32);
367 case WebAssembly::FP_TO_UINT_I64_F32:
368 return LowerFPToInt(MI, DL, BB, TII, true, true, false,
369 WebAssembly::I64_TRUNC_U_F32);
370 case WebAssembly::FP_TO_SINT_I32_F64:
371 return LowerFPToInt(MI, DL, BB, TII, false, false, true,
372 WebAssembly::I32_TRUNC_S_F64);
373 case WebAssembly::FP_TO_UINT_I32_F64:
374 return LowerFPToInt(MI, DL, BB, TII, true, false, true,
375 WebAssembly::I32_TRUNC_U_F64);
376 case WebAssembly::FP_TO_SINT_I64_F64:
377 return LowerFPToInt(MI, DL, BB, TII, false, true, true,
378 WebAssembly::I64_TRUNC_S_F64);
379 case WebAssembly::FP_TO_UINT_I64_F64:
380 return LowerFPToInt(MI, DL, BB, TII, true, true, true,
381 WebAssembly::I64_TRUNC_U_F64);
Heejin Ahnf208f632018-09-05 01:27:38 +0000382 llvm_unreachable("Unexpected instruction to emit with custom inserter");
Dan Gohmancdd48b82017-11-28 01:13:40 +0000383 }
384}
385
Heejin Ahnf208f632018-09-05 01:27:38 +0000386const char *
387WebAssemblyTargetLowering::getTargetNodeName(unsigned Opcode) const {
JF Bastien480c8402015-08-11 20:13:18 +0000388 switch (static_cast<WebAssemblyISD::NodeType>(Opcode)) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000389 case WebAssemblyISD::FIRST_NUMBER:
390 break;
391#define HANDLE_NODETYPE(NODE) \
392 case WebAssemblyISD::NODE: \
JF Bastienaf111db2015-08-24 22:16:48 +0000393 return "WebAssemblyISD::" #NODE;
394#include "WebAssemblyISD.def"
395#undef HANDLE_NODETYPE
JF Bastien480c8402015-08-11 20:13:18 +0000396 }
397 return nullptr;
398}
399
Dan Gohmanf19ed562015-11-13 01:42:29 +0000400std::pair<unsigned, const TargetRegisterClass *>
401WebAssemblyTargetLowering::getRegForInlineAsmConstraint(
402 const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const {
403 // First, see if this is a constraint that directly corresponds to a
404 // WebAssembly register class.
405 if (Constraint.size() == 1) {
406 switch (Constraint[0]) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000407 case 'r':
408 assert(VT != MVT::iPTR && "Pointer MVT not expected here");
409 if (Subtarget->hasSIMD128() && VT.isVector()) {
410 if (VT.getSizeInBits() == 128)
411 return std::make_pair(0U, &WebAssembly::V128RegClass);
412 }
413 if (VT.isInteger() && !VT.isVector()) {
414 if (VT.getSizeInBits() <= 32)
415 return std::make_pair(0U, &WebAssembly::I32RegClass);
416 if (VT.getSizeInBits() <= 64)
417 return std::make_pair(0U, &WebAssembly::I64RegClass);
418 }
419 break;
420 default:
421 break;
Dan Gohmanf19ed562015-11-13 01:42:29 +0000422 }
423 }
424
425 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
426}
427
Dan Gohman3192ddf2015-11-19 23:04:59 +0000428bool WebAssemblyTargetLowering::isCheapToSpeculateCttz() const {
429 // Assume ctz is a relatively cheap operation.
430 return true;
431}
432
433bool WebAssemblyTargetLowering::isCheapToSpeculateCtlz() const {
434 // Assume clz is a relatively cheap operation.
435 return true;
436}
437
Dan Gohman4b9d7912015-12-15 22:01:29 +0000438bool WebAssemblyTargetLowering::isLegalAddressingMode(const DataLayout &DL,
439 const AddrMode &AM,
Heejin Ahnf208f632018-09-05 01:27:38 +0000440 Type *Ty, unsigned AS,
Jonas Paulsson024e3192017-07-21 11:59:37 +0000441 Instruction *I) const {
Dan Gohman4b9d7912015-12-15 22:01:29 +0000442 // WebAssembly offsets are added as unsigned without wrapping. The
443 // isLegalAddressingMode gives us no way to determine if wrapping could be
444 // happening, so we approximate this by accepting only non-negative offsets.
Heejin Ahnf208f632018-09-05 01:27:38 +0000445 if (AM.BaseOffs < 0)
446 return false;
Dan Gohman4b9d7912015-12-15 22:01:29 +0000447
448 // WebAssembly has no scale register operands.
Heejin Ahnf208f632018-09-05 01:27:38 +0000449 if (AM.Scale != 0)
450 return false;
Dan Gohman4b9d7912015-12-15 22:01:29 +0000451
452 // Everything else is legal.
453 return true;
454}
455
Dan Gohmanbb372242016-01-26 03:39:31 +0000456bool WebAssemblyTargetLowering::allowsMisalignedMemoryAccesses(
Derek Schuff3f063292016-02-11 20:57:09 +0000457 EVT /*VT*/, unsigned /*AddrSpace*/, unsigned /*Align*/, bool *Fast) const {
Dan Gohmanbb372242016-01-26 03:39:31 +0000458 // WebAssembly supports unaligned accesses, though it should be declared
459 // with the p2align attribute on loads and stores which do so, and there
460 // may be a performance impact. We tell LLVM they're "fast" because
Dan Gohmanfb619e92016-01-26 14:55:17 +0000461 // for the kinds of things that LLVM uses this for (merging adjacent stores
Dan Gohmanbb372242016-01-26 03:39:31 +0000462 // of constants, etc.), WebAssembly implementations will either want the
463 // unaligned access or they'll split anyway.
Heejin Ahnf208f632018-09-05 01:27:38 +0000464 if (Fast)
465 *Fast = true;
Dan Gohmanbb372242016-01-26 03:39:31 +0000466 return true;
467}
468
Reid Klecknerb5180542017-03-21 16:57:19 +0000469bool WebAssemblyTargetLowering::isIntDivCheap(EVT VT,
470 AttributeList Attr) const {
Dan Gohmanb4c3c382016-05-18 14:29:42 +0000471 // The current thinking is that wasm engines will perform this optimization,
472 // so we can save on code size.
473 return true;
474}
475
Simon Pilgrim99f70162018-06-28 17:27:09 +0000476EVT WebAssemblyTargetLowering::getSetCCResultType(const DataLayout &DL,
477 LLVMContext &C,
478 EVT VT) const {
479 if (VT.isVector())
480 return VT.changeVectorElementTypeToInteger();
481
482 return TargetLowering::getSetCCResultType(DL, C, VT);
483}
484
Heejin Ahn4128cb02018-08-02 21:44:24 +0000485bool WebAssemblyTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
486 const CallInst &I,
487 MachineFunction &MF,
488 unsigned Intrinsic) const {
489 switch (Intrinsic) {
490 case Intrinsic::wasm_atomic_notify:
491 Info.opc = ISD::INTRINSIC_W_CHAIN;
492 Info.memVT = MVT::i32;
493 Info.ptrVal = I.getArgOperand(0);
494 Info.offset = 0;
495 Info.align = 4;
496 // atomic.notify instruction does not really load the memory specified with
497 // this argument, but MachineMemOperand should either be load or store, so
498 // we set this to a load.
499 // FIXME Volatile isn't really correct, but currently all LLVM atomic
500 // instructions are treated as volatiles in the backend, so we should be
501 // consistent. The same applies for wasm_atomic_wait intrinsics too.
502 Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad;
503 return true;
504 case Intrinsic::wasm_atomic_wait_i32:
505 Info.opc = ISD::INTRINSIC_W_CHAIN;
506 Info.memVT = MVT::i32;
507 Info.ptrVal = I.getArgOperand(0);
508 Info.offset = 0;
509 Info.align = 4;
510 Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad;
511 return true;
512 case Intrinsic::wasm_atomic_wait_i64:
513 Info.opc = ISD::INTRINSIC_W_CHAIN;
514 Info.memVT = MVT::i64;
515 Info.ptrVal = I.getArgOperand(0);
516 Info.offset = 0;
517 Info.align = 8;
518 Info.flags = MachineMemOperand::MOVolatile | MachineMemOperand::MOLoad;
519 return true;
520 default:
521 return false;
522 }
523}
524
Dan Gohman10e730a2015-06-29 23:51:55 +0000525//===----------------------------------------------------------------------===//
526// WebAssembly Lowering private implementation.
527//===----------------------------------------------------------------------===//
528
529//===----------------------------------------------------------------------===//
530// Lowering Code
531//===----------------------------------------------------------------------===//
532
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000533static void fail(const SDLoc &DL, SelectionDAG &DAG, const char *msg) {
JF Bastienb9073fb2015-07-22 21:28:15 +0000534 MachineFunction &MF = DAG.getMachineFunction();
535 DAG.getContext()->diagnose(
David Blaikie21109242017-12-15 23:52:06 +0000536 DiagnosticInfoUnsupported(MF.getFunction(), msg, DL.getDebugLoc()));
JF Bastienb9073fb2015-07-22 21:28:15 +0000537}
538
Dan Gohman85dbdda2015-12-04 17:16:07 +0000539// Test whether the given calling convention is supported.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000540static bool CallingConvSupported(CallingConv::ID CallConv) {
Dan Gohman85dbdda2015-12-04 17:16:07 +0000541 // We currently support the language-independent target-independent
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000542 // conventions. We don't yet have a way to annotate calls with properties like
543 // "cold", and we don't have any call-clobbered registers, so these are mostly
544 // all handled the same.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000545 return CallConv == CallingConv::C || CallConv == CallingConv::Fast ||
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000546 CallConv == CallingConv::Cold ||
547 CallConv == CallingConv::PreserveMost ||
548 CallConv == CallingConv::PreserveAll ||
549 CallConv == CallingConv::CXX_FAST_TLS;
Dan Gohman85dbdda2015-12-04 17:16:07 +0000550}
551
Heejin Ahnf208f632018-09-05 01:27:38 +0000552SDValue
553WebAssemblyTargetLowering::LowerCall(CallLoweringInfo &CLI,
554 SmallVectorImpl<SDValue> &InVals) const {
JF Bastiend8a9d662015-08-24 21:59:51 +0000555 SelectionDAG &DAG = CLI.DAG;
556 SDLoc DL = CLI.DL;
557 SDValue Chain = CLI.Chain;
558 SDValue Callee = CLI.Callee;
559 MachineFunction &MF = DAG.getMachineFunction();
Derek Schuff992d83f2016-02-10 20:14:15 +0000560 auto Layout = MF.getDataLayout();
JF Bastiend8a9d662015-08-24 21:59:51 +0000561
562 CallingConv::ID CallConv = CLI.CallConv;
Dan Gohman85dbdda2015-12-04 17:16:07 +0000563 if (!CallingConvSupported(CallConv))
Dan Gohman9cc692b2015-10-02 20:54:23 +0000564 fail(DL, DAG,
565 "WebAssembly doesn't support language-specific or target-specific "
566 "calling conventions yet");
JF Bastiend8a9d662015-08-24 21:59:51 +0000567 if (CLI.IsPatchPoint)
568 fail(DL, DAG, "WebAssembly doesn't support patch point yet");
569
Dan Gohman9cc692b2015-10-02 20:54:23 +0000570 // WebAssembly doesn't currently support explicit tail calls. If they are
571 // required, fail. Otherwise, just disable them.
572 if ((CallConv == CallingConv::Fast && CLI.IsTailCall &&
573 MF.getTarget().Options.GuaranteedTailCallOpt) ||
Peter Collingbourne081ffe22017-07-26 19:15:29 +0000574 (CLI.CS && CLI.CS.isMustTailCall()))
Dan Gohman9cc692b2015-10-02 20:54:23 +0000575 fail(DL, DAG, "WebAssembly doesn't support tail call yet");
576 CLI.IsTailCall = false;
577
JF Bastiend8a9d662015-08-24 21:59:51 +0000578 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Dan Gohmane590b332015-09-09 01:52:45 +0000579 if (Ins.size() > 1)
580 fail(DL, DAG, "WebAssembly doesn't support more than 1 returned value yet");
581
Dan Gohman2d822e72015-12-04 17:12:52 +0000582 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
Derek Schuff4dd67782016-01-27 21:17:39 +0000583 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
Dan Gohman910ba332018-06-26 03:18:38 +0000584 unsigned NumFixedArgs = 0;
Derek Schuff4dd67782016-01-27 21:17:39 +0000585 for (unsigned i = 0; i < Outs.size(); ++i) {
586 const ISD::OutputArg &Out = Outs[i];
587 SDValue &OutVal = OutVals[i];
Dan Gohman7935fa32015-12-10 00:22:40 +0000588 if (Out.Flags.isNest())
589 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000590 if (Out.Flags.isInAlloca())
Dan Gohman7935fa32015-12-10 00:22:40 +0000591 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000592 if (Out.Flags.isInConsecutiveRegs())
Dan Gohman7935fa32015-12-10 00:22:40 +0000593 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000594 if (Out.Flags.isInConsecutiveRegsLast())
Dan Gohman7935fa32015-12-10 00:22:40 +0000595 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohmana6771b32016-02-12 21:30:18 +0000596 if (Out.Flags.isByVal() && Out.Flags.getByValSize() != 0) {
Matthias Braun941a7052016-07-28 18:40:00 +0000597 auto &MFI = MF.getFrameInfo();
598 int FI = MFI.CreateStackObject(Out.Flags.getByValSize(),
599 Out.Flags.getByValAlign(),
600 /*isSS=*/false);
Derek Schuff4dd67782016-01-27 21:17:39 +0000601 SDValue SizeNode =
602 DAG.getConstant(Out.Flags.getByValSize(), DL, MVT::i32);
Derek Schuff992d83f2016-02-10 20:14:15 +0000603 SDValue FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
Derek Schuff4dd67782016-01-27 21:17:39 +0000604 Chain = DAG.getMemcpy(
605 Chain, DL, FINode, OutVal, SizeNode, Out.Flags.getByValAlign(),
Dan Gohman476ffce2016-02-17 01:43:37 +0000606 /*isVolatile*/ false, /*AlwaysInline=*/false,
Derek Schuff4dd67782016-01-27 21:17:39 +0000607 /*isTailCall*/ false, MachinePointerInfo(), MachinePointerInfo());
608 OutVal = FINode;
609 }
Dan Gohman910ba332018-06-26 03:18:38 +0000610 // Count the number of fixed args *after* legalization.
611 NumFixedArgs += Out.IsFixed;
Dan Gohman2d822e72015-12-04 17:12:52 +0000612 }
613
JF Bastiend8a9d662015-08-24 21:59:51 +0000614 bool IsVarArg = CLI.IsVarArg;
Derek Schuff992d83f2016-02-10 20:14:15 +0000615 auto PtrVT = getPointerTy(Layout);
Dan Gohmane590b332015-09-09 01:52:45 +0000616
JF Bastiend8a9d662015-08-24 21:59:51 +0000617 // Analyze operands of the call, assigning locations to each operand.
618 SmallVector<CCValAssign, 16> ArgLocs;
619 CCState CCInfo(CallConv, IsVarArg, MF, ArgLocs, *DAG.getContext());
JF Bastiend8a9d662015-08-24 21:59:51 +0000620
Dan Gohman35bfb242015-12-04 23:22:35 +0000621 if (IsVarArg) {
Derek Schuff27501e22016-02-10 19:51:04 +0000622 // Outgoing non-fixed arguments are placed in a buffer. First
623 // compute their offsets and the total amount of buffer space needed.
Dan Gohman35bfb242015-12-04 23:22:35 +0000624 for (SDValue Arg :
625 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
626 EVT VT = Arg.getValueType();
627 assert(VT != MVT::iPTR && "Legalized args should be concrete");
628 Type *Ty = VT.getTypeForEVT(*DAG.getContext());
Derek Schuff992d83f2016-02-10 20:14:15 +0000629 unsigned Offset = CCInfo.AllocateStack(Layout.getTypeAllocSize(Ty),
630 Layout.getABITypeAlignment(Ty));
Dan Gohman35bfb242015-12-04 23:22:35 +0000631 CCInfo.addLoc(CCValAssign::getMem(ArgLocs.size(), VT.getSimpleVT(),
632 Offset, VT.getSimpleVT(),
633 CCValAssign::Full));
634 }
635 }
636
637 unsigned NumBytes = CCInfo.getAlignedCallFrameSize();
638
Derek Schuff27501e22016-02-10 19:51:04 +0000639 SDValue FINode;
640 if (IsVarArg && NumBytes) {
Dan Gohman35bfb242015-12-04 23:22:35 +0000641 // For non-fixed arguments, next emit stores to store the argument values
Derek Schuff27501e22016-02-10 19:51:04 +0000642 // to the stack buffer at the offsets computed above.
Matthias Braun941a7052016-07-28 18:40:00 +0000643 int FI = MF.getFrameInfo().CreateStackObject(NumBytes,
644 Layout.getStackAlignment(),
645 /*isSS=*/false);
Dan Gohman35bfb242015-12-04 23:22:35 +0000646 unsigned ValNo = 0;
647 SmallVector<SDValue, 8> Chains;
648 for (SDValue Arg :
649 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
650 assert(ArgLocs[ValNo].getValNo() == ValNo &&
651 "ArgLocs should remain in order and only hold varargs args");
652 unsigned Offset = ArgLocs[ValNo++].getLocMemOffset();
Derek Schuff992d83f2016-02-10 20:14:15 +0000653 FINode = DAG.getFrameIndex(FI, getPointerTy(Layout));
Derek Schuff27501e22016-02-10 19:51:04 +0000654 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, FINode,
Dan Gohman35bfb242015-12-04 23:22:35 +0000655 DAG.getConstant(Offset, DL, PtrVT));
Heejin Ahnf208f632018-09-05 01:27:38 +0000656 Chains.push_back(
657 DAG.getStore(Chain, DL, Arg, Add,
658 MachinePointerInfo::getFixedStack(MF, FI, Offset), 0));
Dan Gohman35bfb242015-12-04 23:22:35 +0000659 }
660 if (!Chains.empty())
661 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
Derek Schuff27501e22016-02-10 19:51:04 +0000662 } else if (IsVarArg) {
663 FINode = DAG.getIntPtrConstant(0, DL);
Dan Gohman35bfb242015-12-04 23:22:35 +0000664 }
665
666 // Compute the operands for the CALLn node.
JF Bastiend8a9d662015-08-24 21:59:51 +0000667 SmallVector<SDValue, 16> Ops;
668 Ops.push_back(Chain);
JF Bastienaf111db2015-08-24 22:16:48 +0000669 Ops.push_back(Callee);
Dan Gohman35bfb242015-12-04 23:22:35 +0000670
671 // Add all fixed arguments. Note that for non-varargs calls, NumFixedArgs
672 // isn't reliable.
673 Ops.append(OutVals.begin(),
674 IsVarArg ? OutVals.begin() + NumFixedArgs : OutVals.end());
Derek Schuff27501e22016-02-10 19:51:04 +0000675 // Add a pointer to the vararg buffer.
Heejin Ahnf208f632018-09-05 01:27:38 +0000676 if (IsVarArg)
677 Ops.push_back(FINode);
JF Bastiend8a9d662015-08-24 21:59:51 +0000678
Derek Schuff27501e22016-02-10 19:51:04 +0000679 SmallVector<EVT, 8> InTys;
Dan Gohman2d822e72015-12-04 17:12:52 +0000680 for (const auto &In : Ins) {
Dan Gohman7935fa32015-12-10 00:22:40 +0000681 assert(!In.Flags.isByVal() && "byval is not valid for return values");
682 assert(!In.Flags.isNest() && "nest is not valid for return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000683 if (In.Flags.isInAlloca())
Dan Gohman7935fa32015-12-10 00:22:40 +0000684 fail(DL, DAG, "WebAssembly hasn't implemented inalloca return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000685 if (In.Flags.isInConsecutiveRegs())
Dan Gohman7935fa32015-12-10 00:22:40 +0000686 fail(DL, DAG, "WebAssembly hasn't implemented cons regs return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000687 if (In.Flags.isInConsecutiveRegsLast())
Dan Gohman4b9d7912015-12-15 22:01:29 +0000688 fail(DL, DAG,
689 "WebAssembly hasn't implemented cons regs last return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000690 // Ignore In.getOrigAlign() because all our arguments are passed in
691 // registers.
Derek Schuff27501e22016-02-10 19:51:04 +0000692 InTys.push_back(In.VT);
Dan Gohman2d822e72015-12-04 17:12:52 +0000693 }
Derek Schuff27501e22016-02-10 19:51:04 +0000694 InTys.push_back(MVT::Other);
695 SDVTList InTyList = DAG.getVTList(InTys);
Dan Gohmanf71abef2015-09-09 16:13:47 +0000696 SDValue Res =
697 DAG.getNode(Ins.empty() ? WebAssemblyISD::CALL0 : WebAssemblyISD::CALL1,
Derek Schuff27501e22016-02-10 19:51:04 +0000698 DL, InTyList, Ops);
JF Bastienaf111db2015-08-24 22:16:48 +0000699 if (Ins.empty()) {
700 Chain = Res;
701 } else {
702 InVals.push_back(Res);
703 Chain = Res.getValue(1);
704 }
JF Bastiend8a9d662015-08-24 21:59:51 +0000705
JF Bastiend8a9d662015-08-24 21:59:51 +0000706 return Chain;
707}
708
JF Bastienb9073fb2015-07-22 21:28:15 +0000709bool WebAssemblyTargetLowering::CanLowerReturn(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000710 CallingConv::ID /*CallConv*/, MachineFunction & /*MF*/, bool /*IsVarArg*/,
711 const SmallVectorImpl<ISD::OutputArg> &Outs,
712 LLVMContext & /*Context*/) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000713 // WebAssembly can't currently handle returning tuples.
714 return Outs.size() <= 1;
715}
716
717SDValue WebAssemblyTargetLowering::LowerReturn(
Dan Gohman35bfb242015-12-04 23:22:35 +0000718 SDValue Chain, CallingConv::ID CallConv, bool /*IsVarArg*/,
JF Bastienb9073fb2015-07-22 21:28:15 +0000719 const SmallVectorImpl<ISD::OutputArg> &Outs,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000720 const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL,
JF Bastienb9073fb2015-07-22 21:28:15 +0000721 SelectionDAG &DAG) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000722 assert(Outs.size() <= 1 && "WebAssembly can only return up to one value");
Dan Gohman85dbdda2015-12-04 17:16:07 +0000723 if (!CallingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000724 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
725
JF Bastien600aee92015-07-31 17:53:38 +0000726 SmallVector<SDValue, 4> RetOps(1, Chain);
727 RetOps.append(OutVals.begin(), OutVals.end());
JF Bastien4a2d5602015-07-31 21:04:18 +0000728 Chain = DAG.getNode(WebAssemblyISD::RETURN, DL, MVT::Other, RetOps);
JF Bastienb9073fb2015-07-22 21:28:15 +0000729
Dan Gohman754cd112015-11-11 01:33:02 +0000730 // Record the number and types of the return values.
731 for (const ISD::OutputArg &Out : Outs) {
Dan Gohmanac132e92015-12-02 23:40:03 +0000732 assert(!Out.Flags.isByVal() && "byval is not valid for return values");
733 assert(!Out.Flags.isNest() && "nest is not valid for return values");
Dan Gohman35bfb242015-12-04 23:22:35 +0000734 assert(Out.IsFixed && "non-fixed return value is not valid");
Dan Gohman754cd112015-11-11 01:33:02 +0000735 if (Out.Flags.isInAlloca())
736 fail(DL, DAG, "WebAssembly hasn't implemented inalloca results");
Dan Gohman754cd112015-11-11 01:33:02 +0000737 if (Out.Flags.isInConsecutiveRegs())
738 fail(DL, DAG, "WebAssembly hasn't implemented cons regs results");
739 if (Out.Flags.isInConsecutiveRegsLast())
740 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last results");
Dan Gohman754cd112015-11-11 01:33:02 +0000741 }
742
JF Bastienb9073fb2015-07-22 21:28:15 +0000743 return Chain;
744}
745
746SDValue WebAssemblyTargetLowering::LowerFormalArguments(
Derek Schuff27501e22016-02-10 19:51:04 +0000747 SDValue Chain, CallingConv::ID CallConv, bool IsVarArg,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000748 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &DL,
749 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman85dbdda2015-12-04 17:16:07 +0000750 if (!CallingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000751 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
JF Bastienb9073fb2015-07-22 21:28:15 +0000752
Dan Gohman2726b882016-10-06 22:29:32 +0000753 MachineFunction &MF = DAG.getMachineFunction();
754 auto *MFI = MF.getInfo<WebAssemblyFunctionInfo>();
755
Dan Gohmanfb3e0592015-11-25 19:36:19 +0000756 // Set up the incoming ARGUMENTS value, which serves to represent the liveness
757 // of the incoming values before they're represented by virtual registers.
758 MF.getRegInfo().addLiveIn(WebAssembly::ARGUMENTS);
759
JF Bastien600aee92015-07-31 17:53:38 +0000760 for (const ISD::InputArg &In : Ins) {
JF Bastien600aee92015-07-31 17:53:38 +0000761 if (In.Flags.isInAlloca())
762 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
763 if (In.Flags.isNest())
764 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
JF Bastien600aee92015-07-31 17:53:38 +0000765 if (In.Flags.isInConsecutiveRegs())
766 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
767 if (In.Flags.isInConsecutiveRegsLast())
768 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohman9c54d3b2015-11-25 18:13:18 +0000769 // Ignore In.getOrigAlign() because all our arguments are passed in
770 // registers.
Heejin Ahnf208f632018-09-05 01:27:38 +0000771 InVals.push_back(In.Used ? DAG.getNode(WebAssemblyISD::ARGUMENT, DL, In.VT,
772 DAG.getTargetConstant(InVals.size(),
773 DL, MVT::i32))
774 : DAG.getUNDEF(In.VT));
Dan Gohman754cd112015-11-11 01:33:02 +0000775
776 // Record the number and types of arguments.
Derek Schuff27501e22016-02-10 19:51:04 +0000777 MFI->addParam(In.VT);
JF Bastien600aee92015-07-31 17:53:38 +0000778 }
JF Bastienb9073fb2015-07-22 21:28:15 +0000779
Derek Schuff27501e22016-02-10 19:51:04 +0000780 // Varargs are copied into a buffer allocated by the caller, and a pointer to
781 // the buffer is passed as an argument.
782 if (IsVarArg) {
783 MVT PtrVT = getPointerTy(MF.getDataLayout());
784 unsigned VarargVreg =
785 MF.getRegInfo().createVirtualRegister(getRegClassFor(PtrVT));
786 MFI->setVarargBufferVreg(VarargVreg);
787 Chain = DAG.getCopyToReg(
788 Chain, DL, VarargVreg,
789 DAG.getNode(WebAssemblyISD::ARGUMENT, DL, PtrVT,
790 DAG.getTargetConstant(Ins.size(), DL, MVT::i32)));
791 MFI->addParam(PtrVT);
792 }
Dan Gohman35bfb242015-12-04 23:22:35 +0000793
Derek Schuff77a7a382018-10-03 22:22:48 +0000794 // Record the number and types of arguments and results.
Dan Gohman2726b882016-10-06 22:29:32 +0000795 SmallVector<MVT, 4> Params;
796 SmallVector<MVT, 4> Results;
Derek Schuff77a7a382018-10-03 22:22:48 +0000797 ComputeSignatureVTs(MF.getFunction().getFunctionType(), MF.getFunction(),
798 DAG.getTarget(), Params, Results);
Dan Gohman2726b882016-10-06 22:29:32 +0000799 for (MVT VT : Results)
800 MFI->addResult(VT);
Derek Schuff77a7a382018-10-03 22:22:48 +0000801 // TODO: Use signatures in WebAssemblyMachineFunctionInfo too and unify
802 // the param logic here with ComputeSignatureVTs
803 assert(MFI->getParams().size() == Params.size() &&
804 std::equal(MFI->getParams().begin(), MFI->getParams().end(),
805 Params.begin()));
Dan Gohman2726b882016-10-06 22:29:32 +0000806
JF Bastienb9073fb2015-07-22 21:28:15 +0000807 return Chain;
808}
809
Dan Gohman10e730a2015-06-29 23:51:55 +0000810//===----------------------------------------------------------------------===//
JF Bastienaf111db2015-08-24 22:16:48 +0000811// Custom lowering hooks.
Dan Gohman10e730a2015-06-29 23:51:55 +0000812//===----------------------------------------------------------------------===//
813
JF Bastienaf111db2015-08-24 22:16:48 +0000814SDValue WebAssemblyTargetLowering::LowerOperation(SDValue Op,
815 SelectionDAG &DAG) const {
Derek Schuff51699a82016-02-12 22:56:03 +0000816 SDLoc DL(Op);
JF Bastienaf111db2015-08-24 22:16:48 +0000817 switch (Op.getOpcode()) {
Heejin Ahnf208f632018-09-05 01:27:38 +0000818 default:
819 llvm_unreachable("unimplemented operation lowering");
820 return SDValue();
821 case ISD::FrameIndex:
822 return LowerFrameIndex(Op, DAG);
823 case ISD::GlobalAddress:
824 return LowerGlobalAddress(Op, DAG);
825 case ISD::ExternalSymbol:
826 return LowerExternalSymbol(Op, DAG);
827 case ISD::JumpTable:
828 return LowerJumpTable(Op, DAG);
829 case ISD::BR_JT:
830 return LowerBR_JT(Op, DAG);
831 case ISD::VASTART:
832 return LowerVASTART(Op, DAG);
833 case ISD::BlockAddress:
834 case ISD::BRIND:
835 fail(DL, DAG, "WebAssembly hasn't implemented computed gotos");
836 return SDValue();
837 case ISD::RETURNADDR: // Probably nothing meaningful can be returned here.
838 fail(DL, DAG, "WebAssembly hasn't implemented __builtin_return_address");
839 return SDValue();
840 case ISD::FRAMEADDR:
841 return LowerFRAMEADDR(Op, DAG);
842 case ISD::CopyToReg:
843 return LowerCopyToReg(Op, DAG);
844 case ISD::INTRINSIC_WO_CHAIN:
845 return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Thomas Livelya0d25812018-09-07 21:54:46 +0000846 case ISD::VECTOR_SHUFFLE:
847 return LowerVECTOR_SHUFFLE(Op, DAG);
Thomas Lively55735d52018-10-20 01:31:18 +0000848 case ISD::SHL:
849 case ISD::SRA:
850 case ISD::SRL:
851 return LowerShift(Op, DAG);
JF Bastienaf111db2015-08-24 22:16:48 +0000852 }
853}
854
Derek Schuffaadc89c2016-02-16 18:18:36 +0000855SDValue WebAssemblyTargetLowering::LowerCopyToReg(SDValue Op,
856 SelectionDAG &DAG) const {
857 SDValue Src = Op.getOperand(2);
858 if (isa<FrameIndexSDNode>(Src.getNode())) {
859 // CopyToReg nodes don't support FrameIndex operands. Other targets select
860 // the FI to some LEA-like instruction, but since we don't have that, we
861 // need to insert some kind of instruction that can take an FI operand and
862 // produces a value usable by CopyToReg (i.e. in a vreg). So insert a dummy
863 // copy_local between Op and its FI operand.
Dan Gohman02c08712016-02-20 23:09:44 +0000864 SDValue Chain = Op.getOperand(0);
Derek Schuffaadc89c2016-02-16 18:18:36 +0000865 SDLoc DL(Op);
Dan Gohman02c08712016-02-20 23:09:44 +0000866 unsigned Reg = cast<RegisterSDNode>(Op.getOperand(1))->getReg();
Derek Schuffaadc89c2016-02-16 18:18:36 +0000867 EVT VT = Src.getValueType();
Heejin Ahnf208f632018-09-05 01:27:38 +0000868 SDValue Copy(DAG.getMachineNode(VT == MVT::i32 ? WebAssembly::COPY_I32
869 : WebAssembly::COPY_I64,
870 DL, VT, Src),
871 0);
Dan Gohman02c08712016-02-20 23:09:44 +0000872 return Op.getNode()->getNumValues() == 1
873 ? DAG.getCopyToReg(Chain, DL, Reg, Copy)
Heejin Ahnf208f632018-09-05 01:27:38 +0000874 : DAG.getCopyToReg(Chain, DL, Reg, Copy,
875 Op.getNumOperands() == 4 ? Op.getOperand(3)
876 : SDValue());
Derek Schuffaadc89c2016-02-16 18:18:36 +0000877 }
878 return SDValue();
879}
880
Derek Schuff9769deb2015-12-11 23:49:46 +0000881SDValue WebAssemblyTargetLowering::LowerFrameIndex(SDValue Op,
882 SelectionDAG &DAG) const {
883 int FI = cast<FrameIndexSDNode>(Op)->getIndex();
884 return DAG.getTargetFrameIndex(FI, Op.getValueType());
885}
886
Dan Gohman94c65662016-02-16 23:48:04 +0000887SDValue WebAssemblyTargetLowering::LowerFRAMEADDR(SDValue Op,
888 SelectionDAG &DAG) const {
889 // Non-zero depths are not supported by WebAssembly currently. Use the
890 // legalizer's default expansion, which is to return 0 (what this function is
891 // documented to do).
Dan Gohman1d547bf2016-02-17 00:14:03 +0000892 if (Op.getConstantOperandVal(0) > 0)
Dan Gohman94c65662016-02-16 23:48:04 +0000893 return SDValue();
894
Matthias Braun941a7052016-07-28 18:40:00 +0000895 DAG.getMachineFunction().getFrameInfo().setFrameAddressIsTaken(true);
Dan Gohman94c65662016-02-16 23:48:04 +0000896 EVT VT = Op.getValueType();
897 unsigned FP =
898 Subtarget->getRegisterInfo()->getFrameRegister(DAG.getMachineFunction());
899 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), FP, VT);
900}
901
JF Bastienaf111db2015-08-24 22:16:48 +0000902SDValue WebAssemblyTargetLowering::LowerGlobalAddress(SDValue Op,
903 SelectionDAG &DAG) const {
904 SDLoc DL(Op);
905 const auto *GA = cast<GlobalAddressSDNode>(Op);
906 EVT VT = Op.getValueType();
Dan Gohman26c67652016-01-11 23:38:05 +0000907 assert(GA->getTargetFlags() == 0 &&
908 "Unexpected target flags on generic GlobalAddressSDNode");
JF Bastienaf111db2015-08-24 22:16:48 +0000909 if (GA->getAddressSpace() != 0)
910 fail(DL, DAG, "WebAssembly only expects the 0 address space");
Dan Gohman4b9d7912015-12-15 22:01:29 +0000911 return DAG.getNode(
912 WebAssemblyISD::Wrapper, DL, VT,
913 DAG.getTargetGlobalAddress(GA->getGlobal(), DL, VT, GA->getOffset()));
JF Bastienaf111db2015-08-24 22:16:48 +0000914}
915
Heejin Ahnf208f632018-09-05 01:27:38 +0000916SDValue
917WebAssemblyTargetLowering::LowerExternalSymbol(SDValue Op,
918 SelectionDAG &DAG) const {
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000919 SDLoc DL(Op);
920 const auto *ES = cast<ExternalSymbolSDNode>(Op);
921 EVT VT = Op.getValueType();
Dan Gohman26c67652016-01-11 23:38:05 +0000922 assert(ES->getTargetFlags() == 0 &&
923 "Unexpected target flags on generic ExternalSymbolSDNode");
924 // Set the TargetFlags to 0x1 which indicates that this is a "function"
925 // symbol rather than a data symbol. We do this unconditionally even though
926 // we don't know anything about the symbol other than its name, because all
927 // external symbols used in target-independent SelectionDAG code are for
928 // functions.
Heejin Ahnf208f632018-09-05 01:27:38 +0000929 return DAG.getNode(
930 WebAssemblyISD::Wrapper, DL, VT,
931 DAG.getTargetExternalSymbol(ES->getSymbol(), VT,
932 WebAssemblyII::MO_SYMBOL_FUNCTION));
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000933}
934
Dan Gohman950a13c2015-09-16 16:51:30 +0000935SDValue WebAssemblyTargetLowering::LowerJumpTable(SDValue Op,
936 SelectionDAG &DAG) const {
937 // There's no need for a Wrapper node because we always incorporate a jump
Dan Gohman14026062016-03-08 03:18:12 +0000938 // table operand into a BR_TABLE instruction, rather than ever
Dan Gohmanbb7ce8e2015-11-20 03:02:49 +0000939 // materializing it in a register.
Dan Gohman950a13c2015-09-16 16:51:30 +0000940 const JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
941 return DAG.getTargetJumpTable(JT->getIndex(), Op.getValueType(),
942 JT->getTargetFlags());
943}
944
945SDValue WebAssemblyTargetLowering::LowerBR_JT(SDValue Op,
946 SelectionDAG &DAG) const {
947 SDLoc DL(Op);
948 SDValue Chain = Op.getOperand(0);
949 const auto *JT = cast<JumpTableSDNode>(Op.getOperand(1));
950 SDValue Index = Op.getOperand(2);
951 assert(JT->getTargetFlags() == 0 && "WebAssembly doesn't set target flags");
952
953 SmallVector<SDValue, 8> Ops;
954 Ops.push_back(Chain);
955 Ops.push_back(Index);
956
957 MachineJumpTableInfo *MJTI = DAG.getMachineFunction().getJumpTableInfo();
958 const auto &MBBs = MJTI->getJumpTables()[JT->getIndex()].MBBs;
959
Dan Gohman14026062016-03-08 03:18:12 +0000960 // Add an operand for each case.
Heejin Ahnf208f632018-09-05 01:27:38 +0000961 for (auto MBB : MBBs)
962 Ops.push_back(DAG.getBasicBlock(MBB));
Dan Gohman14026062016-03-08 03:18:12 +0000963
Dan Gohman950a13c2015-09-16 16:51:30 +0000964 // TODO: For now, we just pick something arbitrary for a default case for now.
965 // We really want to sniff out the guard and put in the real default case (and
966 // delete the guard).
967 Ops.push_back(DAG.getBasicBlock(MBBs[0]));
968
Dan Gohman14026062016-03-08 03:18:12 +0000969 return DAG.getNode(WebAssemblyISD::BR_TABLE, DL, MVT::Other, Ops);
Dan Gohman950a13c2015-09-16 16:51:30 +0000970}
971
Dan Gohman35bfb242015-12-04 23:22:35 +0000972SDValue WebAssemblyTargetLowering::LowerVASTART(SDValue Op,
973 SelectionDAG &DAG) const {
974 SDLoc DL(Op);
975 EVT PtrVT = getPointerTy(DAG.getMachineFunction().getDataLayout());
976
Derek Schuff27501e22016-02-10 19:51:04 +0000977 auto *MFI = DAG.getMachineFunction().getInfo<WebAssemblyFunctionInfo>();
Dan Gohman35bfb242015-12-04 23:22:35 +0000978 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Derek Schuff27501e22016-02-10 19:51:04 +0000979
980 SDValue ArgN = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
981 MFI->getVarargBufferVreg(), PtrVT);
982 return DAG.getStore(Op.getOperand(0), DL, ArgN, Op.getOperand(1),
Derek Schuff1a946e42016-07-15 19:35:43 +0000983 MachinePointerInfo(SV), 0);
Dan Gohman35bfb242015-12-04 23:22:35 +0000984}
985
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +0000986SDValue
987WebAssemblyTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
988 SelectionDAG &DAG) const {
989 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
990 SDLoc DL(Op);
991 switch (IntNo) {
992 default:
993 return {}; // Don't custom lower most intrinsics.
Thomas Lively5d461c92018-10-03 23:02:23 +0000994
Krasimir Georgiev547d8242018-10-16 18:50:09 +0000995 case Intrinsic::wasm_lsda:
996 // TODO For now, just return 0 not to crash
997 return DAG.getConstant(0, DL, Op.getValueType());
Heejin Ahn5ef4d5f2018-05-31 22:25:54 +0000998 }
999}
1000
Thomas Livelya0d25812018-09-07 21:54:46 +00001001SDValue
1002WebAssemblyTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
1003 SelectionDAG &DAG) const {
1004 SDLoc DL(Op);
1005 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(Op.getNode())->getMask();
1006 MVT VecType = Op.getOperand(0).getSimpleValueType();
1007 assert(VecType.is128BitVector() && "Unexpected shuffle vector type");
1008 size_t LaneBytes = VecType.getVectorElementType().getSizeInBits() / 8;
1009
1010 // Space for two vector args and sixteen mask indices
1011 SDValue Ops[18];
1012 size_t OpIdx = 0;
1013 Ops[OpIdx++] = Op.getOperand(0);
1014 Ops[OpIdx++] = Op.getOperand(1);
1015
1016 // Expand mask indices to byte indices and materialize them as operands
1017 for (size_t I = 0, Lanes = Mask.size(); I < Lanes; ++I) {
1018 for (size_t J = 0; J < LaneBytes; ++J) {
Thomas Lively11a332d02018-10-19 19:08:06 +00001019 // Lower undefs (represented by -1 in mask) to zero
1020 uint64_t ByteIndex =
1021 Mask[I] == -1 ? 0 : (uint64_t)Mask[I] * LaneBytes + J;
1022 Ops[OpIdx++] = DAG.getConstant(ByteIndex, DL, MVT::i32);
Thomas Livelya0d25812018-09-07 21:54:46 +00001023 }
1024 }
1025
Thomas Livelyed951342018-10-24 23:27:40 +00001026 return DAG.getNode(WebAssemblyISD::SHUFFLE, DL, Op.getValueType(), Ops);
Thomas Livelya0d25812018-09-07 21:54:46 +00001027}
1028
Thomas Lively55735d52018-10-20 01:31:18 +00001029SDValue WebAssemblyTargetLowering::LowerShift(SDValue Op,
1030 SelectionDAG &DAG) const {
1031 SDLoc DL(Op);
1032 auto *ShiftVec = dyn_cast<BuildVectorSDNode>(Op.getOperand(1).getNode());
1033 APInt SplatValue, SplatUndef;
1034 unsigned SplatBitSize;
1035 bool HasAnyUndefs;
1036 if (!ShiftVec || !ShiftVec->isConstantSplat(SplatValue, SplatUndef,
1037 SplatBitSize, HasAnyUndefs))
1038 return Op;
1039 unsigned Opcode;
1040 switch (Op.getOpcode()) {
1041 case ISD::SHL:
1042 Opcode = WebAssemblyISD::VEC_SHL;
1043 break;
1044 case ISD::SRA:
1045 Opcode = WebAssemblyISD::VEC_SHR_S;
1046 break;
1047 case ISD::SRL:
1048 Opcode = WebAssemblyISD::VEC_SHR_U;
1049 break;
1050 default:
1051 llvm_unreachable("unexpected opcode");
1052 return Op;
1053 }
1054 return DAG.getNode(Opcode, DL, Op.getValueType(), Op.getOperand(0),
1055 DAG.getConstant(SplatValue.trunc(32), DL, MVT::i32));
1056}
1057
Dan Gohman10e730a2015-06-29 23:51:55 +00001058//===----------------------------------------------------------------------===//
1059// WebAssembly Optimization Hooks
1060//===----------------------------------------------------------------------===//