| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 1 | //===-- VOP2Instructions.td - Vector Instruction Defintions ---------------===// |
| 2 | // |
| Chandler Carruth | 2946cd7 | 2019-01-19 08:50:56 +0000 | [diff] [blame] | 3 | // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. |
| 4 | // See https://llvm.org/LICENSE.txt for license information. |
| 5 | // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 6 | // |
| 7 | //===----------------------------------------------------------------------===// |
| 8 | |
| 9 | //===----------------------------------------------------------------------===// |
| 10 | // VOP2 Classes |
| 11 | //===----------------------------------------------------------------------===// |
| 12 | |
| 13 | class VOP2e <bits<6> op, VOPProfile P> : Enc32 { |
| 14 | bits<8> vdst; |
| 15 | bits<9> src0; |
| 16 | bits<8> src1; |
| 17 | |
| 18 | let Inst{8-0} = !if(P.HasSrc0, src0, 0); |
| 19 | let Inst{16-9} = !if(P.HasSrc1, src1, 0); |
| 20 | let Inst{24-17} = !if(P.EmitDst, vdst, 0); |
| 21 | let Inst{30-25} = op; |
| 22 | let Inst{31} = 0x0; //encoding |
| 23 | } |
| 24 | |
| 25 | class VOP2_MADKe <bits<6> op, VOPProfile P> : Enc64 { |
| 26 | bits<8> vdst; |
| 27 | bits<9> src0; |
| 28 | bits<8> src1; |
| 29 | bits<32> imm; |
| 30 | |
| 31 | let Inst{8-0} = !if(P.HasSrc0, src0, 0); |
| 32 | let Inst{16-9} = !if(P.HasSrc1, src1, 0); |
| 33 | let Inst{24-17} = !if(P.EmitDst, vdst, 0); |
| 34 | let Inst{30-25} = op; |
| 35 | let Inst{31} = 0x0; // encoding |
| 36 | let Inst{63-32} = imm; |
| 37 | } |
| 38 | |
| Sam Kolton | a568e3d | 2016-12-22 12:57:41 +0000 | [diff] [blame] | 39 | class VOP2_SDWAe <bits<6> op, VOPProfile P> : VOP_SDWAe <P> { |
| 40 | bits<8> vdst; |
| 41 | bits<8> src1; |
| Matt Arsenault | b4493e9 | 2017-02-10 02:42:31 +0000 | [diff] [blame] | 42 | |
| Sam Kolton | a568e3d | 2016-12-22 12:57:41 +0000 | [diff] [blame] | 43 | let Inst{8-0} = 0xf9; // sdwa |
| 44 | let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0); |
| 45 | let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0); |
| 46 | let Inst{30-25} = op; |
| 47 | let Inst{31} = 0x0; // encoding |
| 48 | } |
| 49 | |
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 50 | class VOP2_SDWA9Ae <bits<6> op, VOPProfile P> : VOP_SDWA9Ae <P> { |
| 51 | bits<8> vdst; |
| 52 | bits<9> src1; |
| 53 | |
| 54 | let Inst{8-0} = 0xf9; // sdwa |
| 55 | let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0); |
| 56 | let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0); |
| 57 | let Inst{30-25} = op; |
| 58 | let Inst{31} = 0x0; // encoding |
| 59 | let Inst{63} = !if(P.HasSrc1, src1{8}, 0); // src1_sgpr |
| 60 | } |
| 61 | |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 62 | class VOP2_Pseudo <string opName, VOPProfile P, list<dag> pattern=[], string suffix = "_e32"> : |
| Nicolai Haehnle | 4f850ea | 2018-03-26 13:56:53 +0000 | [diff] [blame] | 63 | VOP_Pseudo <opName, suffix, P, P.Outs32, P.Ins32, "", pattern> { |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 64 | |
| Nicolai Haehnle | 4f850ea | 2018-03-26 13:56:53 +0000 | [diff] [blame] | 65 | let AsmOperands = P.Asm32; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 66 | |
| 67 | let Size = 4; |
| 68 | let mayLoad = 0; |
| 69 | let mayStore = 0; |
| 70 | let hasSideEffects = 0; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 71 | |
| 72 | let VOP2 = 1; |
| 73 | let VALU = 1; |
| 74 | let Uses = [EXEC]; |
| 75 | |
| 76 | let AsmVariantName = AMDGPUAsmVariants.Default; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 77 | } |
| 78 | |
| 79 | class VOP2_Real <VOP2_Pseudo ps, int EncodingFamily> : |
| 80 | InstSI <ps.OutOperandList, ps.InOperandList, ps.Mnemonic # ps.AsmOperands, []>, |
| 81 | SIMCInstr <ps.PseudoInstr, EncodingFamily> { |
| 82 | |
| 83 | let isPseudo = 0; |
| 84 | let isCodeGenOnly = 0; |
| 85 | |
| Sam Kolton | a6792a3 | 2016-12-22 11:30:48 +0000 | [diff] [blame] | 86 | let Constraints = ps.Constraints; |
| 87 | let DisableEncoding = ps.DisableEncoding; |
| 88 | |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 89 | // copy relevant pseudo op flags |
| 90 | let SubtargetPredicate = ps.SubtargetPredicate; |
| 91 | let AsmMatchConverter = ps.AsmMatchConverter; |
| 92 | let AsmVariantName = ps.AsmVariantName; |
| 93 | let Constraints = ps.Constraints; |
| 94 | let DisableEncoding = ps.DisableEncoding; |
| 95 | let TSFlags = ps.TSFlags; |
| Dmitry Preobrazhensky | 03880f8 | 2017-03-03 14:31:06 +0000 | [diff] [blame] | 96 | let UseNamedOperandTable = ps.UseNamedOperandTable; |
| 97 | let Uses = ps.Uses; |
| Stanislav Mekhanoshin | f630047 | 2018-01-15 17:55:35 +0000 | [diff] [blame] | 98 | let Defs = ps.Defs; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 99 | } |
| 100 | |
| Sam Kolton | a568e3d | 2016-12-22 12:57:41 +0000 | [diff] [blame] | 101 | class VOP2_SDWA_Pseudo <string OpName, VOPProfile P, list<dag> pattern=[]> : |
| 102 | VOP_SDWA_Pseudo <OpName, P, pattern> { |
| 103 | let AsmMatchConverter = "cvtSdwaVOP2"; |
| 104 | } |
| 105 | |
| Valery Pykhtin | 3d9afa2 | 2018-11-30 14:21:56 +0000 | [diff] [blame] | 106 | class VOP2_DPP_Pseudo <string OpName, VOPProfile P, list<dag> pattern=[]> : |
| 107 | VOP_DPP_Pseudo <OpName, P, pattern> { |
| 108 | } |
| 109 | |
| 110 | |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 111 | class getVOP2Pat64 <SDPatternOperator node, VOPProfile P> : LetDummies { |
| 112 | list<dag> ret = !if(P.HasModifiers, |
| 113 | [(set P.DstVT:$vdst, |
| Sam Kolton | 4685b70a | 2017-07-18 14:23:26 +0000 | [diff] [blame] | 114 | (node (P.Src0VT |
| 115 | !if(P.HasOMod, |
| 116 | (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod), |
| 117 | (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp))), |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 118 | (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))], |
| 119 | [(set P.DstVT:$vdst, (node P.Src0VT:$src0, P.Src1VT:$src1))]); |
| 120 | } |
| 121 | |
| Konstantin Zhuravlyov | 9da26b2 | 2018-09-27 19:46:41 +0000 | [diff] [blame] | 122 | multiclass VOP2Inst_e32<string opName, |
| 123 | VOPProfile P, |
| 124 | SDPatternOperator node = null_frag, |
| 125 | string revOp = opName, |
| 126 | bit GFX9Renamed = 0> { |
| Dmitry Preobrazhensky | 1ac7177 | 2017-11-29 13:33:40 +0000 | [diff] [blame] | 127 | let renamedInGFX9 = GFX9Renamed in { |
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 128 | def _e32 : VOP2_Pseudo <opName, P, VOPPatOrNull<node,P>.ret>, |
| Dmitry Preobrazhensky | 1ac7177 | 2017-11-29 13:33:40 +0000 | [diff] [blame] | 129 | Commutable_REV<revOp#"_e32", !eq(revOp, opName)>; |
| Konstantin Zhuravlyov | 9da26b2 | 2018-09-27 19:46:41 +0000 | [diff] [blame] | 130 | } // End renamedInGFX9 = GFX9Renamed |
| 131 | } |
| Sam Kolton | a568e3d | 2016-12-22 12:57:41 +0000 | [diff] [blame] | 132 | |
| Konstantin Zhuravlyov | 9da26b2 | 2018-09-27 19:46:41 +0000 | [diff] [blame] | 133 | multiclass VOP2Inst_e64<string opName, |
| 134 | VOPProfile P, |
| 135 | SDPatternOperator node = null_frag, |
| 136 | string revOp = opName, |
| 137 | bit GFX9Renamed = 0> { |
| 138 | let renamedInGFX9 = GFX9Renamed in { |
| Dmitry Preobrazhensky | 1ac7177 | 2017-11-29 13:33:40 +0000 | [diff] [blame] | 139 | def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>, |
| 140 | Commutable_REV<revOp#"_e64", !eq(revOp, opName)>; |
| Konstantin Zhuravlyov | 9da26b2 | 2018-09-27 19:46:41 +0000 | [diff] [blame] | 141 | } // End renamedInGFX9 = GFX9Renamed |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 142 | } |
| 143 | |
| Konstantin Zhuravlyov | 9da26b2 | 2018-09-27 19:46:41 +0000 | [diff] [blame] | 144 | multiclass VOP2Inst_sdwa<string opName, |
| 145 | VOPProfile P, |
| 146 | SDPatternOperator node = null_frag, |
| 147 | string revOp = opName, |
| 148 | bit GFX9Renamed = 0> { |
| 149 | let renamedInGFX9 = GFX9Renamed in { |
| 150 | def _sdwa : VOP2_SDWA_Pseudo <opName, P>; |
| 151 | } // End renamedInGFX9 = GFX9Renamed |
| 152 | } |
| 153 | |
| 154 | multiclass VOP2Inst<string opName, |
| 155 | VOPProfile P, |
| 156 | SDPatternOperator node = null_frag, |
| 157 | string revOp = opName, |
| 158 | bit GFX9Renamed = 0> : |
| 159 | VOP2Inst_e32<opName, P, node, revOp, GFX9Renamed>, |
| 160 | VOP2Inst_e64<opName, P, node, revOp, GFX9Renamed>, |
| Valery Pykhtin | 3d9afa2 | 2018-11-30 14:21:56 +0000 | [diff] [blame] | 161 | VOP2Inst_sdwa<opName, P, node, revOp, GFX9Renamed> { |
| 162 | let renamedInGFX9 = GFX9Renamed in { |
| 163 | foreach _ = BoolToList<P.HasExtDPP>.ret in |
| 164 | def _dpp : VOP2_DPP_Pseudo <opName, P>; |
| 165 | } |
| 166 | } |
| Konstantin Zhuravlyov | 9da26b2 | 2018-09-27 19:46:41 +0000 | [diff] [blame] | 167 | |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 168 | multiclass VOP2bInst <string opName, |
| 169 | VOPProfile P, |
| 170 | SDPatternOperator node = null_frag, |
| 171 | string revOp = opName, |
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 172 | bit GFX9Renamed = 0, |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 173 | bit useSGPRInput = !eq(P.NumSrcArgs, 3)> { |
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 174 | let renamedInGFX9 = GFX9Renamed in { |
| 175 | let SchedRW = [Write32Bit, WriteSALU] in { |
| 176 | let Uses = !if(useSGPRInput, [VCC, EXEC], [EXEC]), Defs = [VCC] in { |
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 177 | def _e32 : VOP2_Pseudo <opName, P, VOPPatOrNull<node,P>.ret>, |
| Stanislav Mekhanoshin | 1219561 | 2019-06-17 22:37:37 +0000 | [diff] [blame] | 178 | Commutable_REV<revOp#"_e32", !eq(revOp, opName)> { |
| 179 | let usesCustomInserter = !eq(P.NumSrcArgs, 2); |
| 180 | } |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 181 | |
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 182 | def _sdwa : VOP2_SDWA_Pseudo <opName, P> { |
| 183 | let AsmMatchConverter = "cvtSdwaVOP2b"; |
| 184 | } |
| Valery Pykhtin | 3d9afa2 | 2018-11-30 14:21:56 +0000 | [diff] [blame] | 185 | foreach _ = BoolToList<P.HasExtDPP>.ret in |
| 186 | def _dpp : VOP2_DPP_Pseudo <opName, P>; |
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 187 | } |
| Sam Kolton | 07dbde2 | 2017-01-20 10:01:25 +0000 | [diff] [blame] | 188 | |
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 189 | def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>, |
| 190 | Commutable_REV<revOp#"_e64", !eq(revOp, opName)>; |
| 191 | } |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 192 | } |
| 193 | } |
| 194 | |
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 195 | class VOP2bInstAlias <VOP2_Pseudo ps, Instruction inst, |
| 196 | string OpName, string opnd> : |
| 197 | InstAlias <OpName#" "#!subst("vcc", opnd, ps.Pfl.Asm32), |
| 198 | (inst ps.Pfl.DstRC:$vdst, ps.Pfl.Src0RC32:$src0, |
| 199 | ps.Pfl.Src1RC32:$src1)>, |
| 200 | PredicateControl { |
| 201 | } |
| 202 | |
| 203 | multiclass VOP2bInstAliases<VOP2_Pseudo ps, VOP2_Real inst, string OpName> { |
| Stanislav Mekhanoshin | 8bcc9bb | 2019-06-13 19:18:29 +0000 | [diff] [blame] | 204 | let WaveSizePredicate = isWave32 in { |
| 205 | def : VOP2bInstAlias<ps, inst, OpName, "vcc_lo">; |
| 206 | } |
| 207 | let WaveSizePredicate = isWave64 in { |
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 208 | def : VOP2bInstAlias<ps, inst, OpName, "vcc">; |
| Stanislav Mekhanoshin | 8bcc9bb | 2019-06-13 19:18:29 +0000 | [diff] [blame] | 209 | } |
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 210 | } |
| 211 | |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 212 | multiclass VOP2eInst <string opName, |
| 213 | VOPProfile P, |
| 214 | SDPatternOperator node = null_frag, |
| 215 | string revOp = opName, |
| 216 | bit useSGPRInput = !eq(P.NumSrcArgs, 3)> { |
| 217 | |
| 218 | let SchedRW = [Write32Bit] in { |
| 219 | let Uses = !if(useSGPRInput, [VCC, EXEC], [EXEC]) in { |
| 220 | def _e32 : VOP2_Pseudo <opName, P>, |
| 221 | Commutable_REV<revOp#"_e32", !eq(revOp, opName)>; |
| Dmitry Preobrazhensky | 4c45e6f | 2018-04-16 12:41:38 +0000 | [diff] [blame] | 222 | |
| 223 | def _sdwa : VOP2_SDWA_Pseudo <opName, P> { |
| 224 | let AsmMatchConverter = "cvtSdwaVOP2b"; |
| 225 | } |
| Valery Pykhtin | 3d9afa2 | 2018-11-30 14:21:56 +0000 | [diff] [blame] | 226 | |
| 227 | foreach _ = BoolToList<P.HasExtDPP>.ret in |
| 228 | def _dpp : VOP2_DPP_Pseudo <opName, P>; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 229 | } |
| Sam Kolton | 07dbde2 | 2017-01-20 10:01:25 +0000 | [diff] [blame] | 230 | |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 231 | def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>, |
| 232 | Commutable_REV<revOp#"_e64", !eq(revOp, opName)>; |
| 233 | } |
| 234 | } |
| 235 | |
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 236 | class VOP2eInstAlias <VOP2_Pseudo ps, Instruction inst, string opnd> : |
| 237 | InstAlias <ps.OpName#" "#ps.Pfl.Asm32#", "#opnd, |
| 238 | (inst ps.Pfl.DstRC:$vdst, ps.Pfl.Src0RC32:$src0, |
| 239 | ps.Pfl.Src1RC32:$src1)>, |
| 240 | PredicateControl { |
| 241 | } |
| 242 | |
| 243 | multiclass VOP2eInstAliases<VOP2_Pseudo ps, VOP2_Real inst> { |
| Stanislav Mekhanoshin | 8bcc9bb | 2019-06-13 19:18:29 +0000 | [diff] [blame] | 244 | let WaveSizePredicate = isWave32 in { |
| 245 | def : VOP2eInstAlias<ps, inst, "vcc_lo">; |
| 246 | } |
| 247 | let WaveSizePredicate = isWave64 in { |
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 248 | def : VOP2eInstAlias<ps, inst, "vcc">; |
| Stanislav Mekhanoshin | 8bcc9bb | 2019-06-13 19:18:29 +0000 | [diff] [blame] | 249 | } |
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 250 | } |
| 251 | |
| Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 252 | class VOP_MADAK <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> { |
| Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 253 | field Operand ImmOpType = !if(!eq(vt.Size, 32), f32kimm, f16kimm); |
| 254 | field dag Ins32 = (ins VCSrc_f32:$src0, VGPR_32:$src1, ImmOpType:$imm); |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 255 | field bit HasExt = 0; |
| Dmitry Preobrazhensky | da61a7f | 2017-05-10 13:00:28 +0000 | [diff] [blame] | 256 | |
| 257 | // Hack to stop printing _e64 |
| 258 | let DstRC = RegisterOperand<VGPR_32>; |
| 259 | field string Asm32 = " $vdst, $src0, $src1, $imm"; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 260 | } |
| 261 | |
| Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 262 | def VOP_MADAK_F16 : VOP_MADAK <f16>; |
| 263 | def VOP_MADAK_F32 : VOP_MADAK <f32>; |
| 264 | |
| 265 | class VOP_MADMK <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> { |
| Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 266 | field Operand ImmOpType = !if(!eq(vt.Size, 32), f32kimm, f16kimm); |
| 267 | field dag Ins32 = (ins VCSrc_f32:$src0, ImmOpType:$imm, VGPR_32:$src1); |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 268 | field bit HasExt = 0; |
| Dmitry Preobrazhensky | da61a7f | 2017-05-10 13:00:28 +0000 | [diff] [blame] | 269 | |
| 270 | // Hack to stop printing _e64 |
| 271 | let DstRC = RegisterOperand<VGPR_32>; |
| 272 | field string Asm32 = " $vdst, $src0, $imm, $src1"; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 273 | } |
| 274 | |
| Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 275 | def VOP_MADMK_F16 : VOP_MADMK <f16>; |
| 276 | def VOP_MADMK_F32 : VOP_MADMK <f32>; |
| 277 | |
| Matt Arsenault | 678e111 | 2017-04-10 17:58:06 +0000 | [diff] [blame] | 278 | // FIXME: Remove src2_modifiers. It isn't used, so is wasting memory |
| 279 | // and processing time but it makes it easier to convert to mad. |
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 280 | class VOP_MAC <ValueType vt0, ValueType vt1=vt0> : VOPProfile <[vt0, vt1, vt1, vt0]> { |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 281 | let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1, VGPR_32:$src2); |
| 282 | let Ins64 = getIns64<Src0RC64, Src1RC64, RegisterOperand<VGPR_32>, 3, |
| Tim Renouf | 2e94f6e | 2019-03-18 19:25:39 +0000 | [diff] [blame] | 283 | 0, HasModifiers, HasModifiers, HasOMod, |
| 284 | Src0Mod, Src1Mod, Src2Mod>.ret; |
| Valery Pykhtin | 3d9afa2 | 2018-11-30 14:21:56 +0000 | [diff] [blame] | 285 | let InsDPP = (ins Src0ModDPP:$src0_modifiers, Src0DPP:$src0, |
| Sam Kolton | 9772eb3 | 2017-01-11 11:46:30 +0000 | [diff] [blame] | 286 | Src1ModDPP:$src1_modifiers, Src1DPP:$src1, |
| Valery Pykhtin | 3d9afa2 | 2018-11-30 14:21:56 +0000 | [diff] [blame] | 287 | VGPR_32:$src2, // stub argument |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 288 | dpp_ctrl:$dpp_ctrl, row_mask:$row_mask, |
| 289 | bank_mask:$bank_mask, bound_ctrl:$bound_ctrl); |
| Stanislav Mekhanoshin | 245b5ba | 2019-06-12 18:02:41 +0000 | [diff] [blame] | 290 | let InsDPP16 = !con(InsDPP, (ins FI:$fi)); |
| 291 | |
| 292 | let InsDPP8 = (ins Src0ModDPP:$src0_modifiers, Src0DPP:$src0, |
| 293 | Src1ModDPP:$src1_modifiers, Src1DPP:$src1, |
| 294 | VGPR_32:$src2, // stub argument |
| 295 | dpp8:$dpp8, FI:$fi); |
| Sam Kolton | 549c89d | 2017-06-21 08:53:38 +0000 | [diff] [blame] | 296 | |
| Sam Kolton | 9772eb3 | 2017-01-11 11:46:30 +0000 | [diff] [blame] | 297 | let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0, |
| 298 | Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1, |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 299 | VGPR_32:$src2, // stub argument |
| Sam Kolton | 549c89d | 2017-06-21 08:53:38 +0000 | [diff] [blame] | 300 | clampmod:$clamp, omod:$omod, |
| 301 | dst_sel:$dst_sel, dst_unused:$dst_unused, |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 302 | src0_sel:$src0_sel, src1_sel:$src1_sel); |
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 303 | let Asm32 = getAsm32<1, 2, vt0>.ret; |
| 304 | let Asm64 = getAsm64<1, 2, 0, HasModifiers, HasOMod, vt0>.ret; |
| 305 | let AsmDPP = getAsmDPP<1, 2, HasModifiers, vt0>.ret; |
| Stanislav Mekhanoshin | 245b5ba | 2019-06-12 18:02:41 +0000 | [diff] [blame] | 306 | let AsmDPP16 = getAsmDPP16<1, 2, HasModifiers, vt0>.ret; |
| 307 | let AsmDPP8 = getAsmDPP8<1, 2, 0, vt0>.ret; |
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 308 | let AsmSDWA = getAsmSDWA<1, 2, vt0>.ret; |
| 309 | let AsmSDWA9 = getAsmSDWA9<1, 1, 2, vt0>.ret; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 310 | let HasSrc2 = 0; |
| 311 | let HasSrc2Mods = 0; |
| Konstantin Zhuravlyov | 5f1b818 | 2018-09-27 20:49:00 +0000 | [diff] [blame] | 312 | |
| Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 313 | let HasExt = 1; |
| Konstantin Zhuravlyov | 5f1b818 | 2018-09-27 20:49:00 +0000 | [diff] [blame] | 314 | let HasExtDPP = 1; |
| 315 | let HasExtSDWA = 1; |
| 316 | let HasExtSDWA9 = 0; |
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 317 | let TieRegDPP = "$src2"; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 318 | } |
| 319 | |
| Konstantin Zhuravlyov | 7d424aa | 2018-09-27 19:24:05 +0000 | [diff] [blame] | 320 | def VOP_MAC_F16 : VOP_MAC <f16>; |
| 321 | def VOP_MAC_F32 : VOP_MAC <f32>; |
| Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 322 | |
| Stanislav Mekhanoshin | c43e67b | 2019-06-14 00:33:31 +0000 | [diff] [blame] | 323 | class VOP_DOT_ACC<ValueType vt0, ValueType vt1> : VOP_MAC<vt0, vt1> { |
| 324 | let HasClamp = 0; |
| 325 | let HasExtSDWA = 0; |
| 326 | let HasModifiers = 1; |
| 327 | let HasOpSel = 0; |
| 328 | let IsPacked = 0; |
| 329 | } |
| 330 | |
| 331 | def VOP_DOT_ACC_F32_V2F16 : VOP_DOT_ACC<f32, v2f16> { |
| 332 | let Src0ModDPP = FPVRegInputMods; |
| 333 | let Src1ModDPP = FPVRegInputMods; |
| 334 | } |
| 335 | def VOP_DOT_ACC_I32_I32 : VOP_DOT_ACC<i32, i32>; |
| 336 | |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 337 | // Write out to vcc or arbitrary SGPR. |
| Tim Renouf | cfdfba9 | 2019-03-18 19:35:44 +0000 | [diff] [blame] | 338 | def VOP2b_I32_I1_I32_I32 : VOPProfile<[i32, i32, i32, untyped], 0, /*EnableClamp=*/1> { |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 339 | let Asm32 = "$vdst, vcc, $src0, $src1"; |
| Tim Renouf | cfdfba9 | 2019-03-18 19:35:44 +0000 | [diff] [blame] | 340 | let Asm64 = "$vdst, $sdst, $src0, $src1$clamp"; |
| Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 341 | let AsmSDWA = "$vdst, vcc, $src0_modifiers, $src1_modifiers$clamp $dst_sel $dst_unused $src0_sel $src1_sel"; |
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 342 | let AsmSDWA9 = "$vdst, vcc, $src0_modifiers, $src1_modifiers$clamp $dst_sel $dst_unused $src0_sel $src1_sel"; |
| Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 343 | let AsmDPP = "$vdst, vcc, $src0, $src1 $dpp_ctrl$row_mask$bank_mask$bound_ctrl"; |
| Stanislav Mekhanoshin | 245b5ba | 2019-06-12 18:02:41 +0000 | [diff] [blame] | 344 | let AsmDPP8 = "$vdst, vcc, $src0, $src1 $dpp8$fi"; |
| 345 | let AsmDPP16 = AsmDPP#"$fi"; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 346 | let Outs32 = (outs DstRC:$vdst); |
| Stanislav Mekhanoshin | 0846c12 | 2019-06-20 15:08:34 +0000 | [diff] [blame] | 347 | let Outs64 = (outs DstRC:$vdst, VOPDstS64orS32:$sdst); |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 348 | } |
| 349 | |
| 350 | // Write out to vcc or arbitrary SGPR and read in from vcc or |
| 351 | // arbitrary SGPR. |
| Tim Renouf | cfdfba9 | 2019-03-18 19:35:44 +0000 | [diff] [blame] | 352 | def VOP2b_I32_I1_I32_I32_I1 : VOPProfile<[i32, i32, i32, i1], 0, /*EnableClamp=*/1> { |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 353 | let Asm32 = "$vdst, vcc, $src0, $src1, vcc"; |
| Tim Renouf | cfdfba9 | 2019-03-18 19:35:44 +0000 | [diff] [blame] | 354 | let Asm64 = "$vdst, $sdst, $src0, $src1, $src2$clamp"; |
| Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 355 | let AsmSDWA = "$vdst, vcc, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel"; |
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 356 | let AsmSDWA9 = "$vdst, vcc, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel"; |
| Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 357 | let AsmDPP = "$vdst, vcc, $src0, $src1, vcc $dpp_ctrl$row_mask$bank_mask$bound_ctrl"; |
| Stanislav Mekhanoshin | 245b5ba | 2019-06-12 18:02:41 +0000 | [diff] [blame] | 358 | let AsmDPP8 = "$vdst, vcc, $src0, $src1, vcc $dpp8$fi"; |
| 359 | let AsmDPP16 = AsmDPP#"$fi"; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 360 | let Outs32 = (outs DstRC:$vdst); |
| Stanislav Mekhanoshin | 0846c12 | 2019-06-20 15:08:34 +0000 | [diff] [blame] | 361 | let Outs64 = (outs DstRC:$vdst, VOPDstS64orS32:$sdst); |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 362 | |
| 363 | // Suppress src2 implied by type since the 32-bit encoding uses an |
| 364 | // implicit VCC use. |
| 365 | let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1); |
| Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 366 | |
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 367 | let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0, |
| 368 | Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1, |
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 369 | clampmod:$clamp, |
| Sam Kolton | 549c89d | 2017-06-21 08:53:38 +0000 | [diff] [blame] | 370 | dst_sel:$dst_sel, dst_unused:$dst_unused, |
| Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 371 | src0_sel:$src0_sel, src1_sel:$src1_sel); |
| 372 | |
| Connor Abbott | 79f3ade | 2017-08-07 19:10:56 +0000 | [diff] [blame] | 373 | let InsDPP = (ins DstRCDPP:$old, |
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 374 | Src0DPP:$src0, |
| 375 | Src1DPP:$src1, |
| Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 376 | dpp_ctrl:$dpp_ctrl, row_mask:$row_mask, |
| 377 | bank_mask:$bank_mask, bound_ctrl:$bound_ctrl); |
| Stanislav Mekhanoshin | 245b5ba | 2019-06-12 18:02:41 +0000 | [diff] [blame] | 378 | let InsDPP16 = !con(InsDPP, (ins FI:$fi)); |
| 379 | |
| Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 380 | let HasExt = 1; |
| Konstantin Zhuravlyov | 5f1b818 | 2018-09-27 20:49:00 +0000 | [diff] [blame] | 381 | let HasExtDPP = 1; |
| 382 | let HasExtSDWA = 1; |
| 383 | let HasExtSDWA9 = 1; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 384 | } |
| 385 | |
| Tim Renouf | 2e94f6e | 2019-03-18 19:25:39 +0000 | [diff] [blame] | 386 | // Read in from vcc or arbitrary SGPR. |
| Tim Renouf | 2e94f6e | 2019-03-18 19:25:39 +0000 | [diff] [blame] | 387 | def VOP2e_I32_I32_I32_I1 : VOPProfile<[i32, i32, i32, i1], /*EnableF32SrcMods=*/1> { |
| Stanislav Mekhanoshin | 4f331cb | 2019-04-26 23:16:16 +0000 | [diff] [blame] | 388 | let Asm32 = "$vdst, $src0, $src1"; |
| Tim Renouf | 2e94f6e | 2019-03-18 19:25:39 +0000 | [diff] [blame] | 389 | let Asm64 = "$vdst, $src0_modifiers, $src1_modifiers, $src2"; |
| Dmitry Preobrazhensky | 4c45e6f | 2018-04-16 12:41:38 +0000 | [diff] [blame] | 390 | let AsmSDWA = "$vdst, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel"; |
| 391 | let AsmSDWA9 = "$vdst, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel"; |
| 392 | let AsmDPP = "$vdst, $src0, $src1, vcc $dpp_ctrl$row_mask$bank_mask$bound_ctrl"; |
| Stanislav Mekhanoshin | 245b5ba | 2019-06-12 18:02:41 +0000 | [diff] [blame] | 393 | let AsmDPP8 = "$vdst, $src0, $src1, vcc $dpp8$fi"; |
| 394 | let AsmDPP16 = AsmDPP#"$fi"; |
| Dmitry Preobrazhensky | 4c45e6f | 2018-04-16 12:41:38 +0000 | [diff] [blame] | 395 | |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 396 | let Outs32 = (outs DstRC:$vdst); |
| 397 | let Outs64 = (outs DstRC:$vdst); |
| 398 | |
| 399 | // Suppress src2 implied by type since the 32-bit encoding uses an |
| 400 | // implicit VCC use. |
| 401 | let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1); |
| Dmitry Preobrazhensky | 4c45e6f | 2018-04-16 12:41:38 +0000 | [diff] [blame] | 402 | |
| 403 | let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0, |
| 404 | Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1, |
| 405 | clampmod:$clamp, |
| 406 | dst_sel:$dst_sel, dst_unused:$dst_unused, |
| 407 | src0_sel:$src0_sel, src1_sel:$src1_sel); |
| 408 | |
| 409 | let InsDPP = (ins DstRCDPP:$old, |
| Tim Renouf | 2e94f6e | 2019-03-18 19:25:39 +0000 | [diff] [blame] | 410 | Src0ModDPP:$src0_modifiers, Src0DPP:$src0, |
| 411 | Src1ModDPP:$src1_modifiers, Src1DPP:$src1, |
| Dmitry Preobrazhensky | 4c45e6f | 2018-04-16 12:41:38 +0000 | [diff] [blame] | 412 | dpp_ctrl:$dpp_ctrl, row_mask:$row_mask, |
| 413 | bank_mask:$bank_mask, bound_ctrl:$bound_ctrl); |
| Stanislav Mekhanoshin | 245b5ba | 2019-06-12 18:02:41 +0000 | [diff] [blame] | 414 | let InsDPP16 = !con(InsDPP, (ins FI:$fi)); |
| 415 | |
| Dmitry Preobrazhensky | 4c45e6f | 2018-04-16 12:41:38 +0000 | [diff] [blame] | 416 | let HasExt = 1; |
| Konstantin Zhuravlyov | 5f1b818 | 2018-09-27 20:49:00 +0000 | [diff] [blame] | 417 | let HasExtDPP = 1; |
| 418 | let HasExtSDWA = 1; |
| 419 | let HasExtSDWA9 = 1; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 420 | } |
| 421 | |
| 422 | def VOP_READLANE : VOPProfile<[i32, i32, i32]> { |
| 423 | let Outs32 = (outs SReg_32:$vdst); |
| 424 | let Outs64 = Outs32; |
| Dmitry Preobrazhensky | 6023d59 | 2019-03-04 12:48:32 +0000 | [diff] [blame] | 425 | let Ins32 = (ins VRegOrLds_32:$src0, SCSrc_b32:$src1); |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 426 | let Ins64 = Ins32; |
| 427 | let Asm32 = " $vdst, $src0, $src1"; |
| 428 | let Asm64 = Asm32; |
| Konstantin Zhuravlyov | 5f1b818 | 2018-09-27 20:49:00 +0000 | [diff] [blame] | 429 | |
| Sam Kolton | ca5a30e | 2017-06-22 12:42:14 +0000 | [diff] [blame] | 430 | let HasExt = 0; |
| Konstantin Zhuravlyov | 5f1b818 | 2018-09-27 20:49:00 +0000 | [diff] [blame] | 431 | let HasExtDPP = 0; |
| 432 | let HasExtSDWA = 0; |
| 433 | let HasExtSDWA9 = 0; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 434 | } |
| 435 | |
| Tim Renouf | 2a99fa2 | 2018-02-28 19:10:32 +0000 | [diff] [blame] | 436 | def VOP_WRITELANE : VOPProfile<[i32, i32, i32, i32]> { |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 437 | let Outs32 = (outs VGPR_32:$vdst); |
| 438 | let Outs64 = Outs32; |
| Tim Renouf | 2a99fa2 | 2018-02-28 19:10:32 +0000 | [diff] [blame] | 439 | let Ins32 = (ins SCSrc_b32:$src0, SCSrc_b32:$src1, VGPR_32:$vdst_in); |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 440 | let Ins64 = Ins32; |
| 441 | let Asm32 = " $vdst, $src0, $src1"; |
| 442 | let Asm64 = Asm32; |
| Tim Renouf | 2a99fa2 | 2018-02-28 19:10:32 +0000 | [diff] [blame] | 443 | let HasSrc2 = 0; |
| 444 | let HasSrc2Mods = 0; |
| Konstantin Zhuravlyov | 5f1b818 | 2018-09-27 20:49:00 +0000 | [diff] [blame] | 445 | |
| 446 | let HasExt = 0; |
| 447 | let HasExtDPP = 0; |
| 448 | let HasExtSDWA = 0; |
| 449 | let HasExtSDWA9 = 0; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 450 | } |
| 451 | |
| 452 | //===----------------------------------------------------------------------===// |
| 453 | // VOP2 Instructions |
| 454 | //===----------------------------------------------------------------------===// |
| 455 | |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 456 | defm V_CNDMASK_B32 : VOP2eInst <"v_cndmask_b32", VOP2e_I32_I32_I32_I1>; |
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 457 | def V_MADMK_F32 : VOP2_Pseudo <"v_madmk_f32", VOP_MADMK_F32, []>; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 458 | |
| 459 | let isCommutable = 1 in { |
| 460 | defm V_ADD_F32 : VOP2Inst <"v_add_f32", VOP_F32_F32_F32, fadd>; |
| 461 | defm V_SUB_F32 : VOP2Inst <"v_sub_f32", VOP_F32_F32_F32, fsub>; |
| 462 | defm V_SUBREV_F32 : VOP2Inst <"v_subrev_f32", VOP_F32_F32_F32, null_frag, "v_sub_f32">; |
| 463 | defm V_MUL_LEGACY_F32 : VOP2Inst <"v_mul_legacy_f32", VOP_F32_F32_F32, AMDGPUfmul_legacy>; |
| 464 | defm V_MUL_F32 : VOP2Inst <"v_mul_f32", VOP_F32_F32_F32, fmul>; |
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 465 | defm V_MUL_I32_I24 : VOP2Inst <"v_mul_i32_i24", VOP_PAT_GEN<VOP_I32_I32_I32, 2>, AMDGPUmul_i24>; |
| 466 | defm V_MUL_HI_I32_I24 : VOP2Inst <"v_mul_hi_i32_i24", VOP_PAT_GEN<VOP_I32_I32_I32, 2>, AMDGPUmulhi_i24>; |
| 467 | defm V_MUL_U32_U24 : VOP2Inst <"v_mul_u32_u24", VOP_PAT_GEN<VOP_I32_I32_I32, 2>, AMDGPUmul_u24>; |
| 468 | defm V_MUL_HI_U32_U24 : VOP2Inst <"v_mul_hi_u32_u24", VOP_PAT_GEN<VOP_I32_I32_I32, 2>, AMDGPUmulhi_u24>; |
| Matt Arsenault | 687ec75 | 2018-10-22 16:27:27 +0000 | [diff] [blame] | 469 | defm V_MIN_F32 : VOP2Inst <"v_min_f32", VOP_F32_F32_F32, fminnum_like>; |
| 470 | defm V_MAX_F32 : VOP2Inst <"v_max_f32", VOP_F32_F32_F32, fmaxnum_like>; |
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 471 | defm V_MIN_I32 : VOP2Inst <"v_min_i32", VOP_PAT_GEN<VOP_I32_I32_I32>, smin>; |
| 472 | defm V_MAX_I32 : VOP2Inst <"v_max_i32", VOP_PAT_GEN<VOP_I32_I32_I32>, smax>; |
| 473 | defm V_MIN_U32 : VOP2Inst <"v_min_u32", VOP_PAT_GEN<VOP_I32_I32_I32>, umin>; |
| 474 | defm V_MAX_U32 : VOP2Inst <"v_max_u32", VOP_PAT_GEN<VOP_I32_I32_I32>, umax>; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 475 | defm V_LSHRREV_B32 : VOP2Inst <"v_lshrrev_b32", VOP_I32_I32_I32, null_frag, "v_lshr_b32">; |
| 476 | defm V_ASHRREV_I32 : VOP2Inst <"v_ashrrev_i32", VOP_I32_I32_I32, null_frag, "v_ashr_i32">; |
| 477 | defm V_LSHLREV_B32 : VOP2Inst <"v_lshlrev_b32", VOP_I32_I32_I32, null_frag, "v_lshl_b32">; |
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 478 | defm V_AND_B32 : VOP2Inst <"v_and_b32", VOP_PAT_GEN<VOP_I32_I32_I32>, and>; |
| 479 | defm V_OR_B32 : VOP2Inst <"v_or_b32", VOP_PAT_GEN<VOP_I32_I32_I32>, or>; |
| 480 | defm V_XOR_B32 : VOP2Inst <"v_xor_b32", VOP_PAT_GEN<VOP_I32_I32_I32>, xor>; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 481 | |
| 482 | let Constraints = "$vdst = $src2", DisableEncoding="$src2", |
| 483 | isConvertibleToThreeAddress = 1 in { |
| Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 484 | defm V_MAC_F32 : VOP2Inst <"v_mac_f32", VOP_MAC_F32>; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 485 | } |
| 486 | |
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 487 | def V_MADAK_F32 : VOP2_Pseudo <"v_madak_f32", VOP_MADAK_F32, []>; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 488 | |
| 489 | // No patterns so that the scalar instructions are always selected. |
| 490 | // The scalar versions will be replaced with vector when needed later. |
| 491 | |
| 492 | // V_ADD_I32, V_SUB_I32, and V_SUBREV_I32 where renamed to *_U32 in VI, |
| 493 | // but the VI instructions behave the same as the SI versions. |
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 494 | defm V_ADD_I32 : VOP2bInst <"v_add_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_add_i32", 1>; |
| 495 | defm V_SUB_I32 : VOP2bInst <"v_sub_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_sub_i32", 1>; |
| 496 | defm V_SUBREV_I32 : VOP2bInst <"v_subrev_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_sub_i32", 1>; |
| 497 | defm V_ADDC_U32 : VOP2bInst <"v_addc_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_addc_u32", 1>; |
| 498 | defm V_SUBB_U32 : VOP2bInst <"v_subb_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_subb_u32", 1>; |
| 499 | defm V_SUBBREV_U32 : VOP2bInst <"v_subbrev_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_subb_u32", 1>; |
| Matt Arsenault | c37fe66 | 2017-07-20 17:42:47 +0000 | [diff] [blame] | 500 | |
| 501 | |
| 502 | let SubtargetPredicate = HasAddNoCarryInsts in { |
| Tim Renouf | cfdfba9 | 2019-03-18 19:35:44 +0000 | [diff] [blame] | 503 | defm V_ADD_U32 : VOP2Inst <"v_add_u32", VOP_I32_I32_I32_ARITH, null_frag, "v_add_u32", 1>; |
| 504 | defm V_SUB_U32 : VOP2Inst <"v_sub_u32", VOP_I32_I32_I32_ARITH, null_frag, "v_sub_u32", 1>; |
| 505 | defm V_SUBREV_U32 : VOP2Inst <"v_subrev_u32", VOP_I32_I32_I32_ARITH, null_frag, "v_sub_u32", 1>; |
| Matt Arsenault | c37fe66 | 2017-07-20 17:42:47 +0000 | [diff] [blame] | 506 | } |
| 507 | |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 508 | } // End isCommutable = 1 |
| 509 | |
| 510 | // These are special and do not read the exec mask. |
| 511 | let isConvergent = 1, Uses = []<Register> in { |
| 512 | def V_READLANE_B32 : VOP2_Pseudo<"v_readlane_b32", VOP_READLANE, |
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 513 | [(set i32:$vdst, (int_amdgcn_readlane i32:$src0, i32:$src1))]>; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 514 | |
| Tim Renouf | 2a99fa2 | 2018-02-28 19:10:32 +0000 | [diff] [blame] | 515 | let Constraints = "$vdst = $vdst_in", DisableEncoding="$vdst_in" in { |
| 516 | def V_WRITELANE_B32 : VOP2_Pseudo<"v_writelane_b32", VOP_WRITELANE, |
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 517 | [(set i32:$vdst, (int_amdgcn_writelane i32:$src0, i32:$src1, i32:$vdst_in))]>; |
| Tim Renouf | 2a99fa2 | 2018-02-28 19:10:32 +0000 | [diff] [blame] | 518 | } // End $vdst = $vdst_in, DisableEncoding $vdst_in |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 519 | } // End isConvergent = 1 |
| 520 | |
| Sam Kolton | ca5a30e | 2017-06-22 12:42:14 +0000 | [diff] [blame] | 521 | defm V_BFM_B32 : VOP2Inst <"v_bfm_b32", VOP_NO_EXT<VOP_I32_I32_I32>>; |
| 522 | defm V_BCNT_U32_B32 : VOP2Inst <"v_bcnt_u32_b32", VOP_NO_EXT<VOP_I32_I32_I32>>; |
| 523 | defm V_MBCNT_LO_U32_B32 : VOP2Inst <"v_mbcnt_lo_u32_b32", VOP_NO_EXT<VOP_I32_I32_I32>, int_amdgcn_mbcnt_lo>; |
| 524 | defm V_MBCNT_HI_U32_B32 : VOP2Inst <"v_mbcnt_hi_u32_b32", VOP_NO_EXT<VOP_I32_I32_I32>, int_amdgcn_mbcnt_hi>; |
| 525 | defm V_LDEXP_F32 : VOP2Inst <"v_ldexp_f32", VOP_NO_EXT<VOP_F32_F32_I32>, AMDGPUldexp>; |
| 526 | defm V_CVT_PKACCUM_U8_F32 : VOP2Inst <"v_cvt_pkaccum_u8_f32", VOP_NO_EXT<VOP_I32_F32_I32>>; // TODO: set "Uses = dst" |
| Matt Arsenault | 709374d | 2018-08-01 20:13:58 +0000 | [diff] [blame] | 527 | defm V_CVT_PKNORM_I16_F32 : VOP2Inst <"v_cvt_pknorm_i16_f32", VOP_NO_EXT<VOP_V2I16_F32_F32>, AMDGPUpknorm_i16_f32>; |
| 528 | defm V_CVT_PKNORM_U16_F32 : VOP2Inst <"v_cvt_pknorm_u16_f32", VOP_NO_EXT<VOP_V2I16_F32_F32>, AMDGPUpknorm_u16_f32>; |
| 529 | defm V_CVT_PKRTZ_F16_F32 : VOP2Inst <"v_cvt_pkrtz_f16_f32", VOP_NO_EXT<VOP_V2F16_F32_F32>, AMDGPUpkrtz_f16_f32>; |
| 530 | defm V_CVT_PK_U16_U32 : VOP2Inst <"v_cvt_pk_u16_u32", VOP_NO_EXT<VOP_V2I16_I32_I32>, AMDGPUpk_u16_u32>; |
| 531 | defm V_CVT_PK_I16_I32 : VOP2Inst <"v_cvt_pk_i16_i32", VOP_NO_EXT<VOP_V2I16_I32_I32>, AMDGPUpk_i16_i32>; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 532 | |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 533 | |
| Stanislav Mekhanoshin | 7895c03 | 2019-04-05 18:24:34 +0000 | [diff] [blame] | 534 | let SubtargetPredicate = isGFX6GFX7 in { |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 535 | defm V_MIN_LEGACY_F32 : VOP2Inst <"v_min_legacy_f32", VOP_F32_F32_F32, AMDGPUfmin_legacy>; |
| 536 | defm V_MAX_LEGACY_F32 : VOP2Inst <"v_max_legacy_f32", VOP_F32_F32_F32, AMDGPUfmax_legacy>; |
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 537 | } // End SubtargetPredicate = isGFX6GFX7 |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 538 | |
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 539 | let SubtargetPredicate = isGFX6GFX7GFX10 in { |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 540 | let isCommutable = 1 in { |
| 541 | defm V_MAC_LEGACY_F32 : VOP2Inst <"v_mac_legacy_f32", VOP_F32_F32_F32>; |
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 542 | defm V_LSHR_B32 : VOP2Inst <"v_lshr_b32", VOP_I32_I32_I32>; |
| 543 | defm V_ASHR_I32 : VOP2Inst <"v_ashr_i32", VOP_I32_I32_I32>; |
| 544 | defm V_LSHL_B32 : VOP2Inst <"v_lshl_b32", VOP_I32_I32_I32>; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 545 | } // End isCommutable = 1 |
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 546 | } // End SubtargetPredicate = isGFX6GFX7GFX10 |
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 547 | |
| 548 | class DivergentBinOp<SDPatternOperator Op, VOP_Pseudo Inst> : |
| 549 | GCNPat< |
| 550 | (getDivergentFrag<Op>.ret Inst.Pfl.Src0VT:$src0, Inst.Pfl.Src1VT:$src1), |
| 551 | !if(!cast<Commutable_REV>(Inst).IsOrig, |
| 552 | (Inst $src0, $src1), |
| 553 | (Inst $src1, $src0) |
| 554 | ) |
| 555 | >; |
| 556 | |
| Tim Renouf | cfdfba9 | 2019-03-18 19:35:44 +0000 | [diff] [blame] | 557 | class DivergentClampingBinOp<SDPatternOperator Op, VOP_Pseudo Inst> : |
| 558 | GCNPat< |
| 559 | (getDivergentFrag<Op>.ret Inst.Pfl.Src0VT:$src0, Inst.Pfl.Src1VT:$src1), |
| 560 | !if(!cast<Commutable_REV>(Inst).IsOrig, |
| 561 | (Inst $src0, $src1, 0), |
| 562 | (Inst $src1, $src0, 0) |
| 563 | ) |
| 564 | >; |
| 565 | |
| Matt Arsenault | 344d68d | 2019-05-03 15:08:36 +0000 | [diff] [blame] | 566 | def : DivergentBinOp<srl, V_LSHRREV_B32_e64>; |
| 567 | def : DivergentBinOp<sra, V_ASHRREV_I32_e64>; |
| 568 | def : DivergentBinOp<shl, V_LSHLREV_B32_e64>; |
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 569 | |
| 570 | let SubtargetPredicate = HasAddNoCarryInsts in { |
| Matt Arsenault | 01434f9 | 2019-05-08 22:09:57 +0000 | [diff] [blame] | 571 | def : DivergentClampingBinOp<add, V_ADD_U32_e64>; |
| Matt Arsenault | 657ef48 | 2019-05-03 15:37:07 +0000 | [diff] [blame] | 572 | def : DivergentClampingBinOp<sub, V_SUB_U32_e64>; |
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 573 | } |
| 574 | |
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 575 | let SubtargetPredicate = isGFX6GFX7GFX8GFX9, Predicates = [isGFX6GFX7GFX8GFX9] in { |
| Matt Arsenault | 01434f9 | 2019-05-08 22:09:57 +0000 | [diff] [blame] | 576 | def : DivergentClampingBinOp<add, V_ADD_I32_e64>; |
| Matt Arsenault | 657ef48 | 2019-05-03 15:37:07 +0000 | [diff] [blame] | 577 | def : DivergentClampingBinOp<sub, V_SUB_I32_e64>; |
| Changpeng Fang | 73b7272 | 2019-05-08 19:46:04 +0000 | [diff] [blame] | 578 | } |
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 579 | |
| Alexander Timofeev | 36617f01 | 2018-09-21 10:31:22 +0000 | [diff] [blame] | 580 | def : DivergentBinOp<adde, V_ADDC_U32_e32>; |
| 581 | def : DivergentBinOp<sube, V_SUBB_U32_e32>; |
| 582 | |
| 583 | class divergent_i64_BinOp <SDPatternOperator Op, Instruction Inst> : |
| 584 | GCNPat< |
| 585 | (getDivergentFrag<Op>.ret i64:$src0, i64:$src1), |
| 586 | (REG_SEQUENCE VReg_64, |
| 587 | (Inst |
| 588 | (i32 (EXTRACT_SUBREG $src0, sub0)), |
| 589 | (i32 (EXTRACT_SUBREG $src1, sub0)) |
| 590 | ), sub0, |
| 591 | (Inst |
| 592 | (i32 (EXTRACT_SUBREG $src0, sub1)), |
| 593 | (i32 (EXTRACT_SUBREG $src1, sub1)) |
| 594 | ), sub1 |
| 595 | ) |
| 596 | >; |
| 597 | |
| 598 | def : divergent_i64_BinOp <and, V_AND_B32_e32>; |
| 599 | def : divergent_i64_BinOp <or, V_OR_B32_e32>; |
| 600 | def : divergent_i64_BinOp <xor, V_XOR_B32_e32>; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 601 | |
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 602 | let SubtargetPredicate = Has16BitInsts in { |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 603 | |
| Tim Corringham | 4c4d2fe | 2018-12-10 12:06:10 +0000 | [diff] [blame] | 604 | let FPDPRounding = 1 in { |
| Dmitry Preobrazhensky | da61a7f | 2017-05-10 13:00:28 +0000 | [diff] [blame] | 605 | def V_MADMK_F16 : VOP2_Pseudo <"v_madmk_f16", VOP_MADMK_F16, [], "">; |
| Tim Corringham | 4c4d2fe | 2018-12-10 12:06:10 +0000 | [diff] [blame] | 606 | defm V_LDEXP_F16 : VOP2Inst <"v_ldexp_f16", VOP_F16_F16_I32, AMDGPUldexp>; |
| 607 | } // End FPDPRounding = 1 |
| 608 | |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 609 | defm V_LSHLREV_B16 : VOP2Inst <"v_lshlrev_b16", VOP_I16_I16_I16>; |
| 610 | defm V_LSHRREV_B16 : VOP2Inst <"v_lshrrev_b16", VOP_I16_I16_I16>; |
| Matt Arsenault | 55e7d65 | 2016-12-16 17:40:11 +0000 | [diff] [blame] | 611 | defm V_ASHRREV_I16 : VOP2Inst <"v_ashrrev_i16", VOP_I16_I16_I16>; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 612 | |
| 613 | let isCommutable = 1 in { |
| Tim Corringham | 4c4d2fe | 2018-12-10 12:06:10 +0000 | [diff] [blame] | 614 | let FPDPRounding = 1 in { |
| Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 615 | defm V_ADD_F16 : VOP2Inst <"v_add_f16", VOP_F16_F16_F16, fadd>; |
| 616 | defm V_SUB_F16 : VOP2Inst <"v_sub_f16", VOP_F16_F16_F16, fsub>; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 617 | defm V_SUBREV_F16 : VOP2Inst <"v_subrev_f16", VOP_F16_F16_F16, null_frag, "v_sub_f16">; |
| Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 618 | defm V_MUL_F16 : VOP2Inst <"v_mul_f16", VOP_F16_F16_F16, fmul>; |
| Dmitry Preobrazhensky | da61a7f | 2017-05-10 13:00:28 +0000 | [diff] [blame] | 619 | def V_MADAK_F16 : VOP2_Pseudo <"v_madak_f16", VOP_MADAK_F16, [], "">; |
| Tim Corringham | 4c4d2fe | 2018-12-10 12:06:10 +0000 | [diff] [blame] | 620 | } // End FPDPRounding = 1 |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 621 | defm V_ADD_U16 : VOP2Inst <"v_add_u16", VOP_I16_I16_I16>; |
| 622 | defm V_SUB_U16 : VOP2Inst <"v_sub_u16" , VOP_I16_I16_I16>; |
| Matt Arsenault | 6c06a6f | 2016-12-08 19:52:38 +0000 | [diff] [blame] | 623 | defm V_SUBREV_U16 : VOP2Inst <"v_subrev_u16", VOP_I16_I16_I16, null_frag, "v_sub_u16">; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 624 | defm V_MUL_LO_U16 : VOP2Inst <"v_mul_lo_u16", VOP_I16_I16_I16>; |
| Matt Arsenault | 687ec75 | 2018-10-22 16:27:27 +0000 | [diff] [blame] | 625 | defm V_MAX_F16 : VOP2Inst <"v_max_f16", VOP_F16_F16_F16, fmaxnum_like>; |
| 626 | defm V_MIN_F16 : VOP2Inst <"v_min_f16", VOP_F16_F16_F16, fminnum_like>; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 627 | defm V_MAX_U16 : VOP2Inst <"v_max_u16", VOP_I16_I16_I16>; |
| 628 | defm V_MAX_I16 : VOP2Inst <"v_max_i16", VOP_I16_I16_I16>; |
| 629 | defm V_MIN_U16 : VOP2Inst <"v_min_u16", VOP_I16_I16_I16>; |
| 630 | defm V_MIN_I16 : VOP2Inst <"v_min_i16", VOP_I16_I16_I16>; |
| Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 631 | |
| 632 | let Constraints = "$vdst = $src2", DisableEncoding="$src2", |
| 633 | isConvertibleToThreeAddress = 1 in { |
| 634 | defm V_MAC_F16 : VOP2Inst <"v_mac_f16", VOP_MAC_F16>; |
| 635 | } |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 636 | } // End isCommutable = 1 |
| 637 | |
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 638 | } // End SubtargetPredicate = Has16BitInsts |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 639 | |
| Matt Arsenault | 0084adc | 2018-04-30 19:08:16 +0000 | [diff] [blame] | 640 | let SubtargetPredicate = HasDLInsts in { |
| 641 | |
| 642 | defm V_XNOR_B32 : VOP2Inst <"v_xnor_b32", VOP_I32_I32_I32>; |
| 643 | |
| 644 | let Constraints = "$vdst = $src2", |
| 645 | DisableEncoding="$src2", |
| 646 | isConvertibleToThreeAddress = 1, |
| 647 | isCommutable = 1 in { |
| 648 | defm V_FMAC_F32 : VOP2Inst <"v_fmac_f32", VOP_MAC_F32>; |
| 649 | } |
| 650 | |
| 651 | } // End SubtargetPredicate = HasDLInsts |
| 652 | |
| Stanislav Mekhanoshin | c43e67b | 2019-06-14 00:33:31 +0000 | [diff] [blame] | 653 | let Constraints = "$vdst = $src2", |
| 654 | DisableEncoding="$src2", |
| 655 | isConvertibleToThreeAddress = 1, |
| 656 | isCommutable = 1 in { |
| 657 | let SubtargetPredicate = HasDot5Insts in |
| 658 | defm V_DOT2C_F32_F16 : VOP2Inst_e32<"v_dot2c_f32_f16", VOP_DOT_ACC_F32_V2F16>; |
| 659 | let SubtargetPredicate = HasDot6Insts in |
| 660 | defm V_DOT4C_I32_I8 : VOP2Inst_e32<"v_dot4c_i32_i8", VOP_DOT_ACC_I32_I32>; |
| 661 | } |
| 662 | |
| 663 | let AddedComplexity = 30 in { |
| 664 | def : GCNPat< |
| 665 | (f32 (AMDGPUfdot2 v2f16:$src0, v2f16:$src1, f32:$src2, (i1 DSTCLAMP.NONE))), |
| 666 | (f32 (V_DOT2C_F32_F16_e32 $src0, $src1, $src2)) |
| 667 | > { |
| 668 | let SubtargetPredicate = HasDot5Insts; |
| 669 | } |
| 670 | def : GCNPat< |
| 671 | (i32 (int_amdgcn_sdot4 i32:$src0, i32:$src1, i32:$src2, (i1 DSTCLAMP.NONE))), |
| 672 | (i32 (V_DOT4C_I32_I8_e32 $src0, $src1, $src2)) |
| 673 | > { |
| 674 | let SubtargetPredicate = HasDot6Insts; |
| 675 | } |
| 676 | } // End AddedComplexity = 30 |
| 677 | |
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 678 | let SubtargetPredicate = isGFX10Plus in { |
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 679 | |
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 680 | def V_FMAMK_F32 : VOP2_Pseudo<"v_fmamk_f32", VOP_MADMK_F32, [], "">; |
| 681 | let FPDPRounding = 1 in |
| 682 | def V_FMAMK_F16 : VOP2_Pseudo <"v_fmamk_f16", VOP_MADMK_F16, [], "">; |
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 683 | |
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 684 | let isCommutable = 1 in { |
| 685 | def V_FMAAK_F32 : VOP2_Pseudo<"v_fmaak_f32", VOP_MADAK_F32, [], "">; |
| 686 | let FPDPRounding = 1 in |
| 687 | def V_FMAAK_F16 : VOP2_Pseudo <"v_fmaak_f16", VOP_MADAK_F16, [], "">; |
| 688 | } // End isCommutable = 1 |
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 689 | |
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 690 | let Constraints = "$vdst = $src2", |
| 691 | DisableEncoding="$src2", |
| 692 | isConvertibleToThreeAddress = 1, |
| 693 | isCommutable = 1 in { |
| 694 | defm V_FMAC_F16 : VOP2Inst <"v_fmac_f16", VOP_MAC_F16>; |
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 695 | } |
| 696 | |
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 697 | defm V_PK_FMAC_F16 : VOP2Inst<"v_pk_fmac_f16", VOP_V2F16_V2F16_V2F16>; |
| 698 | |
| 699 | } // End SubtargetPredicate = isGFX10Plus |
| 700 | |
| 701 | // Note: 16-bit instructions produce a 0 result in the high 16-bits |
| 702 | // on GFX8 and GFX9 and preserve high 16 bits on GFX10+ |
| 703 | def ClearHI16 : OutPatFrag<(ops node:$op), |
| 704 | (V_AND_B32_e64 $op, (V_MOV_B32_e32 (i32 0xffff)))>; |
| 705 | |
| 706 | multiclass Arithmetic_i16_Pats <SDPatternOperator op, Instruction inst, |
| 707 | bit PreservesHI16 = 0> { |
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 708 | |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 709 | def : GCNPat< |
| Matt Arsenault | 9416328 | 2016-12-22 16:36:25 +0000 | [diff] [blame] | 710 | (op i16:$src0, i16:$src1), |
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 711 | !if(!eq(PreservesHI16,1), (ClearHI16 (inst $src0, $src1)), (inst $src0, $src1)) |
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 712 | >; |
| 713 | |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 714 | def : GCNPat< |
| Matt Arsenault | 9416328 | 2016-12-22 16:36:25 +0000 | [diff] [blame] | 715 | (i32 (zext (op i16:$src0, i16:$src1))), |
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 716 | !if(!eq(PreservesHI16,1), (ClearHI16 (inst $src0, $src1)), (inst $src0, $src1)) |
| 717 | >; |
| 718 | |
| 719 | def : GCNPat< |
| 720 | (i64 (zext (op i16:$src0, i16:$src1))), |
| 721 | (REG_SEQUENCE VReg_64, |
| 722 | !if(!eq(PreservesHI16,1), (ClearHI16 (inst $src0, $src1)), (inst $src0, $src1)), |
| 723 | sub0, |
| 724 | (V_MOV_B32_e32 (i32 0)), sub1) |
| 725 | >; |
| 726 | } |
| 727 | |
| 728 | multiclass Bits_OpsRev_i16_Pats <SDPatternOperator op, Instruction inst, |
| 729 | bit PreservesHI16 = 0> { |
| 730 | |
| 731 | def : GCNPat< |
| 732 | (op i16:$src0, i16:$src1), |
| 733 | !if(!eq(PreservesHI16,1), (ClearHI16 (inst $src1, $src0)), (inst $src1, $src0)) |
| 734 | >; |
| 735 | |
| 736 | def : GCNPat< |
| 737 | (i32 (zext (op i16:$src0, i16:$src1))), |
| 738 | !if(!eq(PreservesHI16,1), (ClearHI16 (inst $src1, $src0)), (inst $src1, $src0)) |
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 739 | >; |
| 740 | |
| 741 | |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 742 | def : GCNPat< |
| Matt Arsenault | 9416328 | 2016-12-22 16:36:25 +0000 | [diff] [blame] | 743 | (i64 (zext (op i16:$src0, i16:$src1))), |
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 744 | (REG_SEQUENCE VReg_64, |
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 745 | !if(!eq(PreservesHI16,1), (ClearHI16 (inst $src1, $src0)), (inst $src1, $src0)), |
| 746 | sub0, |
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 747 | (V_MOV_B32_e32 (i32 0)), sub1) |
| 748 | >; |
| 749 | } |
| 750 | |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 751 | class ZExt_i16_i1_Pat <SDNode ext> : GCNPat < |
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 752 | (i16 (ext i1:$src)), |
| Tim Renouf | 2e94f6e | 2019-03-18 19:25:39 +0000 | [diff] [blame] | 753 | (V_CNDMASK_B32_e64 (i32 0/*src0mod*/), (i32 0/*src0*/), |
| 754 | (i32 0/*src1mod*/), (i32 1/*src1*/), |
| 755 | $src) |
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 756 | >; |
| 757 | |
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 758 | let Predicates = [Has16BitInsts] in { |
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 759 | |
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 760 | let Predicates = [Has16BitInsts, isGFX7GFX8GFX9] in { |
| Matt Arsenault | 27c0629 | 2016-12-09 06:19:12 +0000 | [diff] [blame] | 761 | defm : Arithmetic_i16_Pats<add, V_ADD_U16_e64>; |
| 762 | defm : Arithmetic_i16_Pats<mul, V_MUL_LO_U16_e64>; |
| 763 | defm : Arithmetic_i16_Pats<sub, V_SUB_U16_e64>; |
| 764 | defm : Arithmetic_i16_Pats<smin, V_MIN_I16_e64>; |
| 765 | defm : Arithmetic_i16_Pats<smax, V_MAX_I16_e64>; |
| 766 | defm : Arithmetic_i16_Pats<umin, V_MIN_U16_e64>; |
| 767 | defm : Arithmetic_i16_Pats<umax, V_MAX_U16_e64>; |
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 768 | } |
| 769 | |
| 770 | let Predicates = [Has16BitInsts, isGFX10Plus] in { |
| 771 | defm : Arithmetic_i16_Pats<add, V_ADD_U16_e64, 1>; |
| 772 | defm : Arithmetic_i16_Pats<mul, V_MUL_LO_U16_e64, 1>; |
| 773 | defm : Arithmetic_i16_Pats<sub, V_SUB_U16_e64, 1>; |
| 774 | defm : Arithmetic_i16_Pats<smin, V_MIN_I16_e64, 1>; |
| 775 | defm : Arithmetic_i16_Pats<smax, V_MAX_I16_e64, 1>; |
| 776 | defm : Arithmetic_i16_Pats<umin, V_MIN_U16_e64, 1>; |
| 777 | defm : Arithmetic_i16_Pats<umax, V_MAX_U16_e64, 1>; |
| 778 | } |
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 779 | |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 780 | def : GCNPat < |
| Tom Stellard | 01e65d2 | 2016-11-18 13:53:34 +0000 | [diff] [blame] | 781 | (and i16:$src0, i16:$src1), |
| Matt Arsenault | 27c0629 | 2016-12-09 06:19:12 +0000 | [diff] [blame] | 782 | (V_AND_B32_e64 $src0, $src1) |
| Tom Stellard | 01e65d2 | 2016-11-18 13:53:34 +0000 | [diff] [blame] | 783 | >; |
| 784 | |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 785 | def : GCNPat < |
| Tom Stellard | 01e65d2 | 2016-11-18 13:53:34 +0000 | [diff] [blame] | 786 | (or i16:$src0, i16:$src1), |
| Matt Arsenault | 27c0629 | 2016-12-09 06:19:12 +0000 | [diff] [blame] | 787 | (V_OR_B32_e64 $src0, $src1) |
| Tom Stellard | 01e65d2 | 2016-11-18 13:53:34 +0000 | [diff] [blame] | 788 | >; |
| 789 | |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 790 | def : GCNPat < |
| Tom Stellard | 01e65d2 | 2016-11-18 13:53:34 +0000 | [diff] [blame] | 791 | (xor i16:$src0, i16:$src1), |
| Matt Arsenault | 27c0629 | 2016-12-09 06:19:12 +0000 | [diff] [blame] | 792 | (V_XOR_B32_e64 $src0, $src1) |
| Tom Stellard | 01e65d2 | 2016-11-18 13:53:34 +0000 | [diff] [blame] | 793 | >; |
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 794 | |
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 795 | let Predicates = [Has16BitInsts, isGFX7GFX8GFX9] in { |
| Matt Arsenault | 9416328 | 2016-12-22 16:36:25 +0000 | [diff] [blame] | 796 | defm : Bits_OpsRev_i16_Pats<shl, V_LSHLREV_B16_e64>; |
| 797 | defm : Bits_OpsRev_i16_Pats<srl, V_LSHRREV_B16_e64>; |
| 798 | defm : Bits_OpsRev_i16_Pats<sra, V_ASHRREV_I16_e64>; |
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 799 | } |
| 800 | |
| 801 | let Predicates = [Has16BitInsts, isGFX10Plus] in { |
| 802 | defm : Bits_OpsRev_i16_Pats<shl, V_LSHLREV_B16_e64, 1>; |
| 803 | defm : Bits_OpsRev_i16_Pats<srl, V_LSHRREV_B16_e64, 1>; |
| 804 | defm : Bits_OpsRev_i16_Pats<sra, V_ASHRREV_I16_e64, 1>; |
| 805 | } |
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 806 | |
| 807 | def : ZExt_i16_i1_Pat<zext>; |
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 808 | def : ZExt_i16_i1_Pat<anyext>; |
| 809 | |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 810 | def : GCNPat < |
| Tom Stellard | d23de36 | 2016-11-15 21:25:56 +0000 | [diff] [blame] | 811 | (i16 (sext i1:$src)), |
| Tim Renouf | 2e94f6e | 2019-03-18 19:25:39 +0000 | [diff] [blame] | 812 | (V_CNDMASK_B32_e64 /*src0mod*/(i32 0), /*src0*/(i32 0), |
| 813 | /*src1mod*/(i32 0), /*src1*/(i32 -1), $src) |
| Tom Stellard | d23de36 | 2016-11-15 21:25:56 +0000 | [diff] [blame] | 814 | >; |
| 815 | |
| Matt Arsenault | af63524 | 2017-01-30 19:30:24 +0000 | [diff] [blame] | 816 | // Undo sub x, c -> add x, -c canonicalization since c is more likely |
| 817 | // an inline immediate than -c. |
| 818 | // TODO: Also do for 64-bit. |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 819 | def : GCNPat< |
| Matt Arsenault | af63524 | 2017-01-30 19:30:24 +0000 | [diff] [blame] | 820 | (add i16:$src0, (i16 NegSubInlineConst16:$src1)), |
| 821 | (V_SUB_U16_e64 $src0, NegSubInlineConst16:$src1) |
| 822 | >; |
| 823 | |
| Stanislav Mekhanoshin | 7895c03 | 2019-04-05 18:24:34 +0000 | [diff] [blame] | 824 | } // End Predicates = [Has16BitInsts, isGFX7GFX8GFX9] |
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 825 | |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 826 | |
| 827 | //===----------------------------------------------------------------------===// |
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 828 | // Target-specific instruction encodings. |
| 829 | //===----------------------------------------------------------------------===// |
| 830 | |
| 831 | class VOP2_DPP<bits<6> op, VOP2_Pseudo ps, |
| Stanislav Mekhanoshin | 245b5ba | 2019-06-12 18:02:41 +0000 | [diff] [blame] | 832 | string opName = ps.OpName, VOPProfile p = ps.Pfl, |
| 833 | bit IsDPP16 = 0> : |
| 834 | VOP_DPP<opName, p, IsDPP16> { |
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 835 | let hasSideEffects = ps.hasSideEffects; |
| 836 | let Defs = ps.Defs; |
| 837 | let SchedRW = ps.SchedRW; |
| 838 | let Uses = ps.Uses; |
| 839 | |
| 840 | bits<8> vdst; |
| 841 | bits<8> src1; |
| 842 | let Inst{8-0} = 0xfa; |
| 843 | let Inst{16-9} = !if(p.HasSrc1, src1{7-0}, 0); |
| 844 | let Inst{24-17} = !if(p.EmitDst, vdst{7-0}, 0); |
| 845 | let Inst{30-25} = op; |
| 846 | let Inst{31} = 0x0; |
| 847 | } |
| 848 | |
| Stanislav Mekhanoshin | 245b5ba | 2019-06-12 18:02:41 +0000 | [diff] [blame] | 849 | class VOP2_DPP16<bits<6> op, VOP2_Pseudo ps, |
| 850 | string opName = ps.OpName, VOPProfile p = ps.Pfl> : |
| 851 | VOP2_DPP<op, ps, opName, p, 1> { |
| 852 | let AssemblerPredicate = !if(p.HasExt, HasDPP16, DisableInst); |
| 853 | let SubtargetPredicate = HasDPP16; |
| 854 | } |
| 855 | |
| 856 | class VOP2_DPP8<bits<6> op, VOP2_Pseudo ps, |
| 857 | string opName = ps.OpName, VOPProfile p = ps.Pfl> : |
| 858 | VOP_DPP8<ps.OpName, p> { |
| 859 | let hasSideEffects = ps.hasSideEffects; |
| 860 | let Defs = ps.Defs; |
| 861 | let SchedRW = ps.SchedRW; |
| 862 | let Uses = ps.Uses; |
| 863 | |
| 864 | bits<8> vdst; |
| 865 | bits<8> src1; |
| 866 | |
| 867 | let Inst{8-0} = fi; |
| 868 | let Inst{16-9} = !if(p.HasSrc1, src1{7-0}, 0); |
| 869 | let Inst{24-17} = !if(p.EmitDst, vdst{7-0}, 0); |
| 870 | let Inst{30-25} = op; |
| 871 | let Inst{31} = 0x0; |
| 872 | |
| 873 | let AssemblerPredicate = !if(p.HasExt, HasDPP8, DisableInst); |
| 874 | let SubtargetPredicate = HasDPP8; |
| 875 | } |
| 876 | |
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 877 | //===----------------------------------------------------------------------===// |
| 878 | // GFX10. |
| 879 | //===----------------------------------------------------------------------===// |
| 880 | |
| 881 | let AssemblerPredicate = isGFX10Plus, DecoderNamespace = "GFX10" in { |
| 882 | //===------------------------------- VOP2 -------------------------------===// |
| 883 | multiclass VOP2Only_Real_MADK_gfx10<bits<6> op> { |
| 884 | def _gfx10 : |
| 885 | VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.GFX10>, |
| 886 | VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>; |
| 887 | } |
| 888 | multiclass VOP2Only_Real_MADK_gfx10_with_name<bits<6> op, string opName, |
| 889 | string asmName> { |
| 890 | def _gfx10 : |
| 891 | VOP2_Real<!cast<VOP2_Pseudo>(opName), SIEncodingFamily.GFX10>, |
| 892 | VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(opName).Pfl> { |
| 893 | VOP2_Pseudo ps = !cast<VOP2_Pseudo>(opName); |
| 894 | let AsmString = asmName # ps.AsmOperands; |
| 895 | } |
| 896 | } |
| 897 | multiclass VOP2_Real_e32_gfx10<bits<6> op> { |
| 898 | def _e32_gfx10 : |
| 899 | VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.GFX10>, |
| 900 | VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>; |
| 901 | } |
| 902 | multiclass VOP2_Real_e64_gfx10<bits<6> op> { |
| 903 | def _e64_gfx10 : |
| 904 | VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.GFX10>, |
| 905 | VOP3e_gfx10<{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>; |
| 906 | } |
| 907 | multiclass VOP2_Real_sdwa_gfx10<bits<6> op> { |
| 908 | def _sdwa_gfx10 : |
| 909 | VOP_SDWA10_Real<!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>, |
| 910 | VOP2_SDWA9Ae<op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl> { |
| 911 | let DecoderNamespace = "SDWA10"; |
| 912 | } |
| 913 | } |
| Stanislav Mekhanoshin | 245b5ba | 2019-06-12 18:02:41 +0000 | [diff] [blame] | 914 | multiclass VOP2_Real_dpp_gfx10<bits<6> op> { |
| 915 | def _dpp_gfx10 : VOP2_DPP16<op, !cast<VOP2_Pseudo>(NAME#"_e32")> { |
| 916 | let DecoderNamespace = "SDWA10"; |
| 917 | } |
| 918 | } |
| 919 | multiclass VOP2_Real_dpp8_gfx10<bits<6> op> { |
| 920 | def _dpp8_gfx10 : VOP2_DPP8<op, !cast<VOP2_Pseudo>(NAME#"_e32")> { |
| 921 | let DecoderNamespace = "DPP8"; |
| 922 | } |
| 923 | } |
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 924 | |
| 925 | //===------------------------- VOP2 (with name) -------------------------===// |
| 926 | multiclass VOP2_Real_e32_gfx10_with_name<bits<6> op, string opName, |
| 927 | string asmName> { |
| 928 | def _e32_gfx10 : |
| 929 | VOP2_Real<!cast<VOP2_Pseudo>(opName#"_e32"), SIEncodingFamily.GFX10>, |
| 930 | VOP2e<op{5-0}, !cast<VOP2_Pseudo>(opName#"_e32").Pfl> { |
| 931 | VOP2_Pseudo ps = !cast<VOP2_Pseudo>(opName#"_e32"); |
| 932 | let AsmString = asmName # ps.AsmOperands; |
| 933 | } |
| 934 | } |
| 935 | multiclass VOP2_Real_e64_gfx10_with_name<bits<6> op, string opName, |
| 936 | string asmName> { |
| 937 | def _e64_gfx10 : |
| 938 | VOP3_Real<!cast<VOP3_Pseudo>(opName#"_e64"), SIEncodingFamily.GFX10>, |
| 939 | VOP3e_gfx10<{0, 1, 0, 0, op{5-0}}, |
| 940 | !cast<VOP3_Pseudo>(opName#"_e64").Pfl> { |
| 941 | VOP3_Pseudo ps = !cast<VOP3_Pseudo>(opName#"_e64"); |
| 942 | let AsmString = asmName # ps.AsmOperands; |
| 943 | } |
| 944 | } |
| 945 | let DecoderNamespace = "SDWA10" in { |
| 946 | multiclass VOP2_Real_sdwa_gfx10_with_name<bits<6> op, string opName, |
| 947 | string asmName> { |
| 948 | def _sdwa_gfx10 : |
| 949 | VOP_SDWA10_Real<!cast<VOP2_SDWA_Pseudo>(opName#"_sdwa")>, |
| 950 | VOP2_SDWA9Ae<op{5-0}, !cast<VOP2_SDWA_Pseudo>(opName#"_sdwa").Pfl> { |
| 951 | VOP2_SDWA_Pseudo ps = !cast<VOP2_SDWA_Pseudo>(opName#"_sdwa"); |
| 952 | let AsmString = asmName # ps.AsmOperands; |
| 953 | } |
| 954 | } |
| Stanislav Mekhanoshin | 245b5ba | 2019-06-12 18:02:41 +0000 | [diff] [blame] | 955 | multiclass VOP2_Real_dpp_gfx10_with_name<bits<6> op, string opName, |
| 956 | string asmName> { |
| 957 | def _dpp_gfx10 : VOP2_DPP16<op, !cast<VOP2_Pseudo>(opName#"_e32")> { |
| 958 | VOP2_Pseudo ps = !cast<VOP2_Pseudo>(opName#"_e32"); |
| 959 | let AsmString = asmName # ps.Pfl.AsmDPP16; |
| 960 | } |
| 961 | } |
| 962 | multiclass VOP2_Real_dpp8_gfx10_with_name<bits<6> op, string opName, |
| 963 | string asmName> { |
| 964 | def _dpp8_gfx10 : VOP2_DPP8<op, !cast<VOP2_Pseudo>(opName#"_e32")> { |
| 965 | VOP2_Pseudo ps = !cast<VOP2_Pseudo>(opName#"_e32"); |
| 966 | let AsmString = asmName # ps.Pfl.AsmDPP8; |
| 967 | let DecoderNamespace = "DPP8"; |
| 968 | } |
| 969 | } |
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 970 | } // End DecoderNamespace = "SDWA10" |
| 971 | |
| 972 | //===------------------------------ VOP2be ------------------------------===// |
| 973 | multiclass VOP2be_Real_gfx10<bits<6> op, string opName, string asmName> { |
| 974 | def _e32_gfx10 : |
| 975 | VOP2_Real<!cast<VOP2_Pseudo>(opName#"_e32"), SIEncodingFamily.GFX10>, |
| 976 | VOP2e<op{5-0}, !cast<VOP2_Pseudo>(opName#"_e32").Pfl> { |
| 977 | VOP2_Pseudo Ps = !cast<VOP2_Pseudo>(opName#"_e32"); |
| 978 | let AsmString = asmName # !subst(", vcc", "", Ps.AsmOperands); |
| 979 | } |
| 980 | def _e64_gfx10 : |
| 981 | VOP3_Real<!cast<VOP3_Pseudo>(opName#"_e64"), SIEncodingFamily.GFX10>, |
| 982 | VOP3be_gfx10<{0, 1, 0, 0, op{5-0}}, |
| 983 | !cast<VOP3_Pseudo>(opName#"_e64").Pfl> { |
| 984 | VOP3_Pseudo Ps = !cast<VOP3_Pseudo>(opName#"_e64"); |
| 985 | let AsmString = asmName # Ps.AsmOperands; |
| 986 | } |
| 987 | def _sdwa_gfx10 : |
| 988 | VOP_SDWA10_Real<!cast<VOP2_SDWA_Pseudo>(opName#"_sdwa")>, |
| 989 | VOP2_SDWA9Ae<op{5-0}, !cast<VOP2_SDWA_Pseudo>(opName#"_sdwa").Pfl> { |
| 990 | VOP2_SDWA_Pseudo Ps = !cast<VOP2_SDWA_Pseudo>(opName#"_sdwa"); |
| 991 | let AsmString = asmName # !subst(", vcc", "", Ps.AsmOperands); |
| 992 | let DecoderNamespace = "SDWA10"; |
| 993 | } |
| Stanislav Mekhanoshin | 245b5ba | 2019-06-12 18:02:41 +0000 | [diff] [blame] | 994 | def _dpp_gfx10 : |
| 995 | VOP2_DPP16<op, !cast<VOP2_Pseudo>(opName#"_e32"), asmName> { |
| 996 | string AsmDPP = !cast<VOP2_Pseudo>(opName#"_e32").Pfl.AsmDPP16; |
| 997 | let AsmString = asmName # !subst(", vcc", "", AsmDPP); |
| 998 | let DecoderNamespace = "SDWA10"; |
| 999 | } |
| 1000 | def _dpp8_gfx10 : |
| 1001 | VOP2_DPP8<op, !cast<VOP2_Pseudo>(opName#"_e32"), asmName> { |
| 1002 | string AsmDPP8 = !cast<VOP2_Pseudo>(opName#"_e32").Pfl.AsmDPP8; |
| 1003 | let AsmString = asmName # !subst(", vcc", "", AsmDPP8); |
| 1004 | let DecoderNamespace = "DPP8"; |
| 1005 | } |
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 1006 | |
| Stanislav Mekhanoshin | 8bcc9bb | 2019-06-13 19:18:29 +0000 | [diff] [blame] | 1007 | let WaveSizePredicate = isWave32 in { |
| 1008 | def _sdwa_w32_gfx10 : |
| 1009 | Base_VOP_SDWA10_Real<!cast<VOP2_SDWA_Pseudo>(opName#"_sdwa")>, |
| 1010 | VOP2_SDWA9Ae<op{5-0}, !cast<VOP2_SDWA_Pseudo>(opName#"_sdwa").Pfl> { |
| 1011 | VOP2_SDWA_Pseudo Ps = !cast<VOP2_SDWA_Pseudo>(opName#"_sdwa"); |
| 1012 | let AsmString = asmName # !subst("vcc", "vcc_lo", Ps.AsmOperands); |
| 1013 | let isAsmParserOnly = 1; |
| 1014 | let DecoderNamespace = "SDWA10"; |
| 1015 | } |
| 1016 | def _dpp_w32_gfx10 : |
| 1017 | VOP2_DPP16<op, !cast<VOP2_Pseudo>(opName#"_e32"), asmName> { |
| 1018 | string AsmDPP = !cast<VOP2_Pseudo>(opName#"_e32").Pfl.AsmDPP16; |
| 1019 | let AsmString = asmName # !subst("vcc", "vcc_lo", AsmDPP); |
| 1020 | let isAsmParserOnly = 1; |
| 1021 | } |
| 1022 | def _dpp8_w32_gfx10 : |
| 1023 | VOP2_DPP8<op, !cast<VOP2_Pseudo>(opName#"_e32"), asmName> { |
| 1024 | string AsmDPP8 = !cast<VOP2_Pseudo>(opName#"_e32").Pfl.AsmDPP8; |
| 1025 | let AsmString = asmName # !subst("vcc", "vcc_lo", AsmDPP8); |
| 1026 | let isAsmParserOnly = 1; |
| 1027 | } |
| 1028 | } // End WaveSizePredicate = isWave32 |
| 1029 | |
| 1030 | let WaveSizePredicate = isWave64 in { |
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 1031 | def _sdwa_w64_gfx10 : |
| 1032 | Base_VOP_SDWA10_Real<!cast<VOP2_SDWA_Pseudo>(opName#"_sdwa")>, |
| 1033 | VOP2_SDWA9Ae<op{5-0}, !cast<VOP2_SDWA_Pseudo>(opName#"_sdwa").Pfl> { |
| 1034 | VOP2_SDWA_Pseudo Ps = !cast<VOP2_SDWA_Pseudo>(opName#"_sdwa"); |
| 1035 | let AsmString = asmName # Ps.AsmOperands; |
| 1036 | let isAsmParserOnly = 1; |
| 1037 | let DecoderNamespace = "SDWA10"; |
| 1038 | } |
| Stanislav Mekhanoshin | 245b5ba | 2019-06-12 18:02:41 +0000 | [diff] [blame] | 1039 | def _dpp_w64_gfx10 : |
| 1040 | VOP2_DPP16<op, !cast<VOP2_Pseudo>(opName#"_e32"), asmName> { |
| 1041 | string AsmDPP = !cast<VOP2_Pseudo>(opName#"_e32").Pfl.AsmDPP16; |
| 1042 | let AsmString = asmName # AsmDPP; |
| 1043 | let isAsmParserOnly = 1; |
| 1044 | } |
| 1045 | def _dpp8_w64_gfx10 : |
| 1046 | VOP2_DPP8<op, !cast<VOP2_Pseudo>(opName#"_e32"), asmName> { |
| 1047 | string AsmDPP8 = !cast<VOP2_Pseudo>(opName#"_e32").Pfl.AsmDPP8; |
| 1048 | let AsmString = asmName # AsmDPP8; |
| 1049 | let isAsmParserOnly = 1; |
| 1050 | } |
| Stanislav Mekhanoshin | 8bcc9bb | 2019-06-13 19:18:29 +0000 | [diff] [blame] | 1051 | } // End WaveSizePredicate = isWave64 |
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 1052 | } |
| 1053 | |
| 1054 | //===----------------------------- VOP3Only -----------------------------===// |
| 1055 | multiclass VOP3Only_Real_gfx10<bits<10> op> { |
| 1056 | def _e64_gfx10 : |
| 1057 | VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.GFX10>, |
| 1058 | VOP3e_gfx10<op, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>; |
| 1059 | } |
| 1060 | |
| 1061 | //===---------------------------- VOP3beOnly ----------------------------===// |
| 1062 | multiclass VOP3beOnly_Real_gfx10<bits<10> op, string opName, string asmName> { |
| 1063 | def _e64_gfx10 : |
| 1064 | VOP3_Real<!cast<VOP3_Pseudo>(opName#"_e64"), SIEncodingFamily.GFX10>, |
| 1065 | VOP3be_gfx10<op, !cast<VOP3_Pseudo>(opName#"_e64").Pfl> { |
| 1066 | VOP3_Pseudo Ps = !cast<VOP3_Pseudo>(opName#"_e64"); |
| 1067 | let AsmString = asmName # Ps.AsmOperands; |
| 1068 | } |
| 1069 | } |
| 1070 | } // End AssemblerPredicate = isGFX10Plus, DecoderNamespace = "GFX10" |
| 1071 | |
| 1072 | multiclass Base_VOP2_Real_gfx10<bits<6> op> : |
| 1073 | VOP2_Real_e32_gfx10<op>, VOP2_Real_e64_gfx10<op>; |
| 1074 | |
| 1075 | multiclass VOP2_Real_gfx10<bits<6> op> : |
| 1076 | VOP2_Real_e32_gfx10<op>, VOP2_Real_e64_gfx10<op>, |
| Stanislav Mekhanoshin | 245b5ba | 2019-06-12 18:02:41 +0000 | [diff] [blame] | 1077 | VOP2_Real_sdwa_gfx10<op>, VOP2_Real_dpp_gfx10<op>, VOP2_Real_dpp8_gfx10<op>; |
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 1078 | |
| 1079 | multiclass VOP2_Real_gfx10_with_name<bits<6> op, string opName, |
| 1080 | string asmName> : |
| 1081 | VOP2_Real_e32_gfx10_with_name<op, opName, asmName>, |
| 1082 | VOP2_Real_e64_gfx10_with_name<op, opName, asmName>, |
| Stanislav Mekhanoshin | 245b5ba | 2019-06-12 18:02:41 +0000 | [diff] [blame] | 1083 | VOP2_Real_sdwa_gfx10_with_name<op, opName, asmName>, |
| 1084 | VOP2_Real_dpp_gfx10_with_name<op, opName, asmName>, |
| 1085 | VOP2_Real_dpp8_gfx10_with_name<op, opName, asmName>; |
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 1086 | |
| 1087 | defm V_CNDMASK_B32 : Base_VOP2_Real_gfx10<0x001>; |
| 1088 | defm V_XNOR_B32 : VOP2_Real_gfx10<0x01e>; |
| 1089 | defm V_FMAC_F32 : VOP2_Real_gfx10<0x02b>; |
| 1090 | defm V_FMAMK_F32 : VOP2Only_Real_MADK_gfx10<0x02c>; |
| 1091 | defm V_FMAAK_F32 : VOP2Only_Real_MADK_gfx10<0x02d>; |
| 1092 | defm V_ADD_F16 : VOP2_Real_gfx10<0x032>; |
| 1093 | defm V_SUB_F16 : VOP2_Real_gfx10<0x033>; |
| 1094 | defm V_SUBREV_F16 : VOP2_Real_gfx10<0x034>; |
| 1095 | defm V_MUL_F16 : VOP2_Real_gfx10<0x035>; |
| 1096 | defm V_FMAC_F16 : VOP2_Real_gfx10<0x036>; |
| 1097 | defm V_FMAMK_F16 : VOP2Only_Real_MADK_gfx10<0x037>; |
| 1098 | defm V_FMAAK_F16 : VOP2Only_Real_MADK_gfx10<0x038>; |
| 1099 | defm V_MAX_F16 : VOP2_Real_gfx10<0x039>; |
| 1100 | defm V_MIN_F16 : VOP2_Real_gfx10<0x03a>; |
| 1101 | defm V_LDEXP_F16 : VOP2_Real_gfx10<0x03b>; |
| 1102 | defm V_PK_FMAC_F16 : VOP2_Real_e32_gfx10<0x03c>; |
| 1103 | |
| 1104 | // VOP2 no carry-in, carry-out. |
| 1105 | defm V_ADD_NC_U32 : |
| 1106 | VOP2_Real_gfx10_with_name<0x025, "V_ADD_U32", "v_add_nc_u32">; |
| 1107 | defm V_SUB_NC_U32 : |
| 1108 | VOP2_Real_gfx10_with_name<0x026, "V_SUB_U32", "v_sub_nc_u32">; |
| 1109 | defm V_SUBREV_NC_U32 : |
| 1110 | VOP2_Real_gfx10_with_name<0x027, "V_SUBREV_U32", "v_subrev_nc_u32">; |
| 1111 | |
| 1112 | // VOP2 carry-in, carry-out. |
| 1113 | defm V_ADD_CO_CI_U32 : |
| 1114 | VOP2be_Real_gfx10<0x028, "V_ADDC_U32", "v_add_co_ci_u32">; |
| 1115 | defm V_SUB_CO_CI_U32 : |
| 1116 | VOP2be_Real_gfx10<0x029, "V_SUBB_U32", "v_sub_co_ci_u32">; |
| 1117 | defm V_SUBREV_CO_CI_U32 : |
| 1118 | VOP2be_Real_gfx10<0x02a, "V_SUBBREV_U32", "v_subrev_co_ci_u32">; |
| 1119 | |
| 1120 | // VOP3 only. |
| 1121 | defm V_BFM_B32 : VOP3Only_Real_gfx10<0x363>; |
| 1122 | defm V_BCNT_U32_B32 : VOP3Only_Real_gfx10<0x364>; |
| 1123 | defm V_MBCNT_LO_U32_B32 : VOP3Only_Real_gfx10<0x365>; |
| 1124 | defm V_MBCNT_HI_U32_B32 : VOP3Only_Real_gfx10<0x366>; |
| 1125 | defm V_LDEXP_F32 : VOP3Only_Real_gfx10<0x362>; |
| 1126 | defm V_CVT_PKNORM_I16_F32 : VOP3Only_Real_gfx10<0x368>; |
| 1127 | defm V_CVT_PKNORM_U16_F32 : VOP3Only_Real_gfx10<0x369>; |
| 1128 | defm V_CVT_PK_U16_U32 : VOP3Only_Real_gfx10<0x36a>; |
| 1129 | defm V_CVT_PK_I16_I32 : VOP3Only_Real_gfx10<0x36b>; |
| 1130 | |
| 1131 | // VOP3 carry-in, carry-out. |
| 1132 | defm V_ADD_CO_U32 : |
| 1133 | VOP3beOnly_Real_gfx10<0x30f, "V_ADD_I32", "v_add_co_u32">; |
| 1134 | defm V_SUB_CO_U32 : |
| 1135 | VOP3beOnly_Real_gfx10<0x310, "V_SUB_I32", "v_sub_co_u32">; |
| 1136 | defm V_SUBREV_CO_U32 : |
| 1137 | VOP3beOnly_Real_gfx10<0x319, "V_SUBREV_I32", "v_subrev_co_u32">; |
| 1138 | |
| 1139 | let SubtargetPredicate = isGFX10Plus in { |
| 1140 | defm : VOP2eInstAliases<V_CNDMASK_B32_e32, V_CNDMASK_B32_e32_gfx10>; |
| 1141 | |
| 1142 | defm : VOP2bInstAliases< |
| 1143 | V_ADDC_U32_e32, V_ADD_CO_CI_U32_e32_gfx10, "v_add_co_ci_u32">; |
| 1144 | defm : VOP2bInstAliases< |
| 1145 | V_SUBB_U32_e32, V_SUB_CO_CI_U32_e32_gfx10, "v_sub_co_ci_u32">; |
| 1146 | defm : VOP2bInstAliases< |
| 1147 | V_SUBBREV_U32_e32, V_SUBREV_CO_CI_U32_e32_gfx10, "v_subrev_co_ci_u32">; |
| 1148 | } // End SubtargetPredicate = isGFX10Plus |
| 1149 | |
| 1150 | //===----------------------------------------------------------------------===// |
| 1151 | // GFX6, GFX7, GFX10. |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 1152 | //===----------------------------------------------------------------------===// |
| 1153 | |
| Valery Pykhtin | 3d9afa2 | 2018-11-30 14:21:56 +0000 | [diff] [blame] | 1154 | class VOP2_DPPe <bits<6> op, VOP2_DPP_Pseudo ps, VOPProfile P = ps.Pfl> : |
| 1155 | VOP_DPPe <P> { |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 1156 | bits<8> vdst; |
| 1157 | bits<8> src1; |
| 1158 | let Inst{8-0} = 0xfa; //dpp |
| 1159 | let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0); |
| 1160 | let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0); |
| 1161 | let Inst{30-25} = op; |
| 1162 | let Inst{31} = 0x0; //encoding |
| 1163 | } |
| 1164 | |
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 1165 | let AssemblerPredicate = isGFX6GFX7, DecoderNamespace = "GFX6GFX7" in { |
| 1166 | multiclass VOP2Only_Real_gfx6_gfx7<bits<6> op> { |
| 1167 | def _gfx6_gfx7 : |
| 1168 | VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.SI>, |
| 1169 | VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>; |
| 1170 | } |
| 1171 | multiclass VOP2Only_Real_MADK_gfx6_gfx7<bits<6> op> { |
| 1172 | def _gfx6_gfx7 : |
| 1173 | VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.SI>, |
| 1174 | VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>; |
| 1175 | } |
| 1176 | multiclass VOP2_Real_e32_gfx6_gfx7<bits<6> op> { |
| 1177 | def _e32_gfx6_gfx7 : |
| 1178 | VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.SI>, |
| 1179 | VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>; |
| 1180 | } |
| 1181 | multiclass VOP2_Real_e64_gfx6_gfx7<bits<6> op> { |
| 1182 | def _e64_gfx6_gfx7 : |
| 1183 | VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.SI>, |
| 1184 | VOP3e_gfx6_gfx7<{1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>; |
| 1185 | } |
| 1186 | multiclass VOP2be_Real_e64_gfx6_gfx7<bits<6> op> { |
| 1187 | def _e64_gfx6_gfx7 : |
| 1188 | VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.SI>, |
| 1189 | VOP3be_gfx6_gfx7<{1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>; |
| 1190 | } |
| 1191 | } // End AssemblerPredicate = isGFX6GFX7, DecoderNamespace = "GFX6GFX7" |
| 1192 | |
| 1193 | multiclass VOP2Only_Real_MADK_gfx6_gfx7_gfx10<bits<6> op> : |
| 1194 | VOP2Only_Real_MADK_gfx6_gfx7<op>, VOP2Only_Real_MADK_gfx10<op>; |
| 1195 | |
| 1196 | multiclass VOP2_Real_gfx6_gfx7<bits<6> op> : |
| 1197 | VOP2_Real_e32_gfx6_gfx7<op>, VOP2_Real_e64_gfx6_gfx7<op>; |
| 1198 | |
| 1199 | multiclass VOP2_Real_gfx6_gfx7_gfx10<bits<6> op> : |
| 1200 | VOP2_Real_gfx6_gfx7<op>, VOP2_Real_gfx10<op>; |
| 1201 | |
| 1202 | multiclass VOP2be_Real_gfx6_gfx7<bits<6> op> : |
| 1203 | VOP2_Real_e32_gfx6_gfx7<op>, VOP2be_Real_e64_gfx6_gfx7<op>; |
| 1204 | |
| 1205 | defm V_CNDMASK_B32 : VOP2_Real_gfx6_gfx7<0x000>; |
| 1206 | defm V_MIN_LEGACY_F32 : VOP2_Real_gfx6_gfx7<0x00d>; |
| 1207 | defm V_MAX_LEGACY_F32 : VOP2_Real_gfx6_gfx7<0x00e>; |
| 1208 | defm V_LSHR_B32 : VOP2_Real_gfx6_gfx7<0x015>; |
| 1209 | defm V_ASHR_I32 : VOP2_Real_gfx6_gfx7<0x017>; |
| 1210 | defm V_LSHL_B32 : VOP2_Real_gfx6_gfx7<0x019>; |
| 1211 | defm V_BFM_B32 : VOP2_Real_gfx6_gfx7<0x01e>; |
| 1212 | defm V_BCNT_U32_B32 : VOP2_Real_gfx6_gfx7<0x022>; |
| 1213 | defm V_MBCNT_LO_U32_B32 : VOP2_Real_gfx6_gfx7<0x023>; |
| 1214 | defm V_MBCNT_HI_U32_B32 : VOP2_Real_gfx6_gfx7<0x024>; |
| 1215 | defm V_LDEXP_F32 : VOP2_Real_gfx6_gfx7<0x02b>; |
| 1216 | defm V_CVT_PKACCUM_U8_F32 : VOP2_Real_gfx6_gfx7<0x02c>; |
| 1217 | defm V_CVT_PKNORM_I16_F32 : VOP2_Real_gfx6_gfx7<0x02d>; |
| 1218 | defm V_CVT_PKNORM_U16_F32 : VOP2_Real_gfx6_gfx7<0x02e>; |
| 1219 | defm V_CVT_PK_U16_U32 : VOP2_Real_gfx6_gfx7<0x030>; |
| 1220 | defm V_CVT_PK_I16_I32 : VOP2_Real_gfx6_gfx7<0x031>; |
| 1221 | defm V_ADD_I32 : VOP2be_Real_gfx6_gfx7<0x025>; |
| 1222 | defm V_SUB_I32 : VOP2be_Real_gfx6_gfx7<0x026>; |
| 1223 | defm V_SUBREV_I32 : VOP2be_Real_gfx6_gfx7<0x027>; |
| 1224 | defm V_ADDC_U32 : VOP2be_Real_gfx6_gfx7<0x028>; |
| 1225 | defm V_SUBB_U32 : VOP2be_Real_gfx6_gfx7<0x029>; |
| 1226 | defm V_SUBBREV_U32 : VOP2be_Real_gfx6_gfx7<0x02a>; |
| 1227 | |
| 1228 | defm V_READLANE_B32 : VOP2Only_Real_gfx6_gfx7<0x001>; |
| 1229 | |
| 1230 | let InOperandList = (ins SSrcOrLds_b32:$src0, SCSrc_b32:$src1, VSrc_b32:$vdst_in) in { |
| 1231 | defm V_WRITELANE_B32 : VOP2Only_Real_gfx6_gfx7<0x002>; |
| 1232 | } // End InOperandList = (ins SSrcOrLds_b32:$src0, SCSrc_b32:$src1, VSrc_b32:$vdst_in) |
| 1233 | |
| 1234 | let SubtargetPredicate = isGFX6GFX7 in { |
| 1235 | defm : VOP2eInstAliases<V_CNDMASK_B32_e32, V_CNDMASK_B32_e32_gfx6_gfx7>; |
| 1236 | } // End SubtargetPredicate = isGFX6GFX7 |
| 1237 | |
| 1238 | defm V_ADD_F32 : VOP2_Real_gfx6_gfx7_gfx10<0x003>; |
| 1239 | defm V_SUB_F32 : VOP2_Real_gfx6_gfx7_gfx10<0x004>; |
| 1240 | defm V_SUBREV_F32 : VOP2_Real_gfx6_gfx7_gfx10<0x005>; |
| 1241 | defm V_MAC_LEGACY_F32 : VOP2_Real_gfx6_gfx7_gfx10<0x006>; |
| 1242 | defm V_MUL_LEGACY_F32 : VOP2_Real_gfx6_gfx7_gfx10<0x007>; |
| 1243 | defm V_MUL_F32 : VOP2_Real_gfx6_gfx7_gfx10<0x008>; |
| 1244 | defm V_MUL_I32_I24 : VOP2_Real_gfx6_gfx7_gfx10<0x009>; |
| 1245 | defm V_MUL_HI_I32_I24 : VOP2_Real_gfx6_gfx7_gfx10<0x00a>; |
| 1246 | defm V_MUL_U32_U24 : VOP2_Real_gfx6_gfx7_gfx10<0x00b>; |
| 1247 | defm V_MUL_HI_U32_U24 : VOP2_Real_gfx6_gfx7_gfx10<0x00c>; |
| 1248 | defm V_MIN_F32 : VOP2_Real_gfx6_gfx7_gfx10<0x00f>; |
| 1249 | defm V_MAX_F32 : VOP2_Real_gfx6_gfx7_gfx10<0x010>; |
| 1250 | defm V_MIN_I32 : VOP2_Real_gfx6_gfx7_gfx10<0x011>; |
| 1251 | defm V_MAX_I32 : VOP2_Real_gfx6_gfx7_gfx10<0x012>; |
| 1252 | defm V_MIN_U32 : VOP2_Real_gfx6_gfx7_gfx10<0x013>; |
| 1253 | defm V_MAX_U32 : VOP2_Real_gfx6_gfx7_gfx10<0x014>; |
| 1254 | defm V_LSHRREV_B32 : VOP2_Real_gfx6_gfx7_gfx10<0x016>; |
| 1255 | defm V_ASHRREV_I32 : VOP2_Real_gfx6_gfx7_gfx10<0x018>; |
| 1256 | defm V_LSHLREV_B32 : VOP2_Real_gfx6_gfx7_gfx10<0x01a>; |
| 1257 | defm V_AND_B32 : VOP2_Real_gfx6_gfx7_gfx10<0x01b>; |
| 1258 | defm V_OR_B32 : VOP2_Real_gfx6_gfx7_gfx10<0x01c>; |
| 1259 | defm V_XOR_B32 : VOP2_Real_gfx6_gfx7_gfx10<0x01d>; |
| 1260 | defm V_MAC_F32 : VOP2_Real_gfx6_gfx7_gfx10<0x01f>; |
| 1261 | defm V_CVT_PKRTZ_F16_F32 : VOP2_Real_gfx6_gfx7_gfx10<0x02f>; |
| 1262 | defm V_MADMK_F32 : VOP2Only_Real_MADK_gfx6_gfx7_gfx10<0x020>; |
| 1263 | defm V_MADAK_F32 : VOP2Only_Real_MADK_gfx6_gfx7_gfx10<0x021>; |
| 1264 | |
| 1265 | //===----------------------------------------------------------------------===// |
| 1266 | // GFX8, GFX9 (VI). |
| 1267 | //===----------------------------------------------------------------------===// |
| 1268 | |
| Stanislav Mekhanoshin | 5182302 | 2019-04-06 09:20:48 +0000 | [diff] [blame] | 1269 | let AssemblerPredicates = [isGFX8GFX9], DecoderNamespace = "GFX8" in { |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 1270 | |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 1271 | multiclass VOP2_Real_MADK_vi <bits<6> op> { |
| 1272 | def _vi : VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.VI>, |
| 1273 | VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>; |
| 1274 | } |
| 1275 | |
| 1276 | multiclass VOP2_Real_e32_vi <bits<6> op> { |
| 1277 | def _e32_vi : |
| 1278 | VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.VI>, |
| 1279 | VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>; |
| 1280 | } |
| 1281 | |
| 1282 | multiclass VOP2_Real_e64_vi <bits<10> op> { |
| 1283 | def _e64_vi : |
| 1284 | VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>, |
| 1285 | VOP3e_vi <op, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>; |
| 1286 | } |
| 1287 | |
| Dmitry Preobrazhensky | 167f8b6 | 2017-05-15 14:28:23 +0000 | [diff] [blame] | 1288 | multiclass VOP2_Real_e64only_vi <bits<10> op> { |
| 1289 | def _e64_vi : |
| 1290 | VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>, |
| 1291 | VOP3e_vi <op, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl> { |
| 1292 | // Hack to stop printing _e64 |
| 1293 | VOP3_Pseudo ps = !cast<VOP3_Pseudo>(NAME#"_e64"); |
| 1294 | let OutOperandList = (outs VGPR_32:$vdst); |
| 1295 | let AsmString = ps.Mnemonic # " " # ps.AsmOperands; |
| 1296 | } |
| 1297 | } |
| 1298 | |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 1299 | multiclass Base_VOP2_Real_e32e64_vi <bits<6> op> : |
| 1300 | VOP2_Real_e32_vi<op>, |
| 1301 | VOP2_Real_e64_vi<{0, 1, 0, 0, op{5-0}}>; |
| 1302 | |
| Stanislav Mekhanoshin | 5182302 | 2019-04-06 09:20:48 +0000 | [diff] [blame] | 1303 | } // End AssemblerPredicates = [isGFX8GFX9], DecoderNamespace = "GFX8" |
| Matt Arsenault | b4493e9 | 2017-02-10 02:42:31 +0000 | [diff] [blame] | 1304 | |
| Sam Kolton | a568e3d | 2016-12-22 12:57:41 +0000 | [diff] [blame] | 1305 | multiclass VOP2_SDWA_Real <bits<6> op> { |
| 1306 | def _sdwa_vi : |
| 1307 | VOP_SDWA_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>, |
| 1308 | VOP2_SDWAe <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl>; |
| 1309 | } |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 1310 | |
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 1311 | multiclass VOP2_SDWA9_Real <bits<6> op> { |
| 1312 | def _sdwa_gfx9 : |
| Sam Kolton | 549c89d | 2017-06-21 08:53:38 +0000 | [diff] [blame] | 1313 | VOP_SDWA9_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>, |
| 1314 | VOP2_SDWA9Ae <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl>; |
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 1315 | } |
| 1316 | |
| Stanislav Mekhanoshin | 5182302 | 2019-04-06 09:20:48 +0000 | [diff] [blame] | 1317 | let AssemblerPredicates = [isGFX8Only] in { |
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 1318 | |
| 1319 | multiclass VOP2be_Real_e32e64_vi_only <bits<6> op, string OpName, string AsmName> { |
| 1320 | def _e32_vi : |
| 1321 | VOP2_Real<!cast<VOP2_Pseudo>(OpName#"_e32"), SIEncodingFamily.VI>, |
| 1322 | VOP2e<op{5-0}, !cast<VOP2_Pseudo>(OpName#"_e32").Pfl> { |
| 1323 | VOP2_Pseudo ps = !cast<VOP2_Pseudo>(OpName#"_e32"); |
| 1324 | let AsmString = AsmName # ps.AsmOperands; |
| Stanislav Mekhanoshin | 5182302 | 2019-04-06 09:20:48 +0000 | [diff] [blame] | 1325 | let DecoderNamespace = "GFX8"; |
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 1326 | } |
| 1327 | def _e64_vi : |
| 1328 | VOP3_Real<!cast<VOP3_Pseudo>(OpName#"_e64"), SIEncodingFamily.VI>, |
| 1329 | VOP3be_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(OpName#"_e64").Pfl> { |
| 1330 | VOP3_Pseudo ps = !cast<VOP3_Pseudo>(OpName#"_e64"); |
| 1331 | let AsmString = AsmName # ps.AsmOperands; |
| Stanislav Mekhanoshin | 5182302 | 2019-04-06 09:20:48 +0000 | [diff] [blame] | 1332 | let DecoderNamespace = "GFX8"; |
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 1333 | } |
| 1334 | def _sdwa_vi : |
| 1335 | VOP_SDWA_Real <!cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa")>, |
| 1336 | VOP2_SDWAe <op{5-0}, !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa").Pfl> { |
| 1337 | VOP2_SDWA_Pseudo ps = !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa"); |
| 1338 | let AsmString = AsmName # ps.AsmOperands; |
| 1339 | } |
| Valery Pykhtin | 3d9afa2 | 2018-11-30 14:21:56 +0000 | [diff] [blame] | 1340 | foreach _ = BoolToList<!cast<VOP2_Pseudo>(OpName#"_e32").Pfl.HasExtDPP>.ret in |
| 1341 | def _dpp_vi : |
| 1342 | VOP_DPP_Real<!cast<VOP2_DPP_Pseudo>(OpName#"_dpp"), SIEncodingFamily.VI>, |
| 1343 | VOP2_DPPe<op, !cast<VOP2_DPP_Pseudo>(OpName#"_dpp")> { |
| 1344 | VOP2_DPP_Pseudo ps = !cast<VOP2_DPP_Pseudo>(OpName#"_dpp"); |
| 1345 | let AsmString = AsmName # ps.AsmOperands; |
| 1346 | } |
| Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 1347 | } |
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 1348 | } |
| 1349 | |
| Stanislav Mekhanoshin | 5182302 | 2019-04-06 09:20:48 +0000 | [diff] [blame] | 1350 | let AssemblerPredicates = [isGFX9Only] in { |
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 1351 | |
| 1352 | multiclass VOP2be_Real_e32e64_gfx9 <bits<6> op, string OpName, string AsmName> { |
| 1353 | def _e32_gfx9 : |
| 1354 | VOP2_Real<!cast<VOP2_Pseudo>(OpName#"_e32"), SIEncodingFamily.GFX9>, |
| 1355 | VOP2e<op{5-0}, !cast<VOP2_Pseudo>(OpName#"_e32").Pfl> { |
| 1356 | VOP2_Pseudo ps = !cast<VOP2_Pseudo>(OpName#"_e32"); |
| 1357 | let AsmString = AsmName # ps.AsmOperands; |
| 1358 | let DecoderNamespace = "GFX9"; |
| 1359 | } |
| 1360 | def _e64_gfx9 : |
| 1361 | VOP3_Real<!cast<VOP3_Pseudo>(OpName#"_e64"), SIEncodingFamily.GFX9>, |
| 1362 | VOP3be_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(OpName#"_e64").Pfl> { |
| 1363 | VOP3_Pseudo ps = !cast<VOP3_Pseudo>(OpName#"_e64"); |
| 1364 | let AsmString = AsmName # ps.AsmOperands; |
| 1365 | let DecoderNamespace = "GFX9"; |
| 1366 | } |
| 1367 | def _sdwa_gfx9 : |
| 1368 | VOP_SDWA9_Real <!cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa")>, |
| 1369 | VOP2_SDWA9Ae <op{5-0}, !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa").Pfl> { |
| 1370 | VOP2_SDWA_Pseudo ps = !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa"); |
| 1371 | let AsmString = AsmName # ps.AsmOperands; |
| 1372 | } |
| Valery Pykhtin | 3d9afa2 | 2018-11-30 14:21:56 +0000 | [diff] [blame] | 1373 | foreach _ = BoolToList<!cast<VOP2_Pseudo>(OpName#"_e32").Pfl.HasExtDPP>.ret in |
| 1374 | def _dpp_gfx9 : |
| 1375 | VOP_DPP_Real<!cast<VOP2_DPP_Pseudo>(OpName#"_dpp"), SIEncodingFamily.GFX9>, |
| 1376 | VOP2_DPPe<op, !cast<VOP2_DPP_Pseudo>(OpName#"_dpp")> { |
| 1377 | VOP2_DPP_Pseudo ps = !cast<VOP2_DPP_Pseudo>(OpName#"_dpp"); |
| 1378 | let AsmString = AsmName # ps.AsmOperands; |
| 1379 | let DecoderNamespace = "SDWA9"; |
| 1380 | } |
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 1381 | } |
| 1382 | |
| 1383 | multiclass VOP2_Real_e32e64_gfx9 <bits<6> op> { |
| 1384 | def _e32_gfx9 : |
| 1385 | VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.GFX9>, |
| 1386 | VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>{ |
| 1387 | let DecoderNamespace = "GFX9"; |
| 1388 | } |
| 1389 | def _e64_gfx9 : |
| 1390 | VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.GFX9>, |
| 1391 | VOP3e_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl> { |
| 1392 | let DecoderNamespace = "GFX9"; |
| 1393 | } |
| 1394 | def _sdwa_gfx9 : |
| 1395 | VOP_SDWA9_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>, |
| 1396 | VOP2_SDWA9Ae <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl> { |
| 1397 | } |
| Valery Pykhtin | 3d9afa2 | 2018-11-30 14:21:56 +0000 | [diff] [blame] | 1398 | foreach _ = BoolToList<!cast<VOP2_Pseudo>(NAME#"_e32").Pfl.HasExtDPP>.ret in |
| 1399 | def _dpp_gfx9 : |
| 1400 | VOP_DPP_Real<!cast<VOP2_DPP_Pseudo>(NAME#"_dpp"), SIEncodingFamily.GFX9>, |
| 1401 | VOP2_DPPe<op, !cast<VOP2_DPP_Pseudo>(NAME#"_dpp")> { |
| 1402 | let DecoderNamespace = "SDWA9"; |
| 1403 | } |
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 1404 | } |
| 1405 | |
| Stanislav Mekhanoshin | 5182302 | 2019-04-06 09:20:48 +0000 | [diff] [blame] | 1406 | } // AssemblerPredicates = [isGFX9Only] |
| Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 1407 | |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 1408 | multiclass VOP2_Real_e32e64_vi <bits<6> op> : |
| Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 1409 | Base_VOP2_Real_e32e64_vi<op>, VOP2_SDWA_Real<op>, VOP2_SDWA9_Real<op> { |
| Valery Pykhtin | 3d9afa2 | 2018-11-30 14:21:56 +0000 | [diff] [blame] | 1410 | |
| 1411 | foreach _ = BoolToList<!cast<VOP2_Pseudo>(NAME#"_e32").Pfl.HasExtDPP>.ret in |
| 1412 | def _dpp_vi : |
| 1413 | VOP_DPP_Real<!cast<VOP2_DPP_Pseudo>(NAME#"_dpp"), SIEncodingFamily.VI>, |
| 1414 | VOP2_DPPe<op, !cast<VOP2_DPP_Pseudo>(NAME#"_dpp")>; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 1415 | } |
| 1416 | |
| Dmitry Preobrazhensky | 4c45e6f | 2018-04-16 12:41:38 +0000 | [diff] [blame] | 1417 | defm V_CNDMASK_B32 : VOP2_Real_e32e64_vi <0x0>; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 1418 | defm V_ADD_F32 : VOP2_Real_e32e64_vi <0x1>; |
| 1419 | defm V_SUB_F32 : VOP2_Real_e32e64_vi <0x2>; |
| 1420 | defm V_SUBREV_F32 : VOP2_Real_e32e64_vi <0x3>; |
| 1421 | defm V_MUL_LEGACY_F32 : VOP2_Real_e32e64_vi <0x4>; |
| 1422 | defm V_MUL_F32 : VOP2_Real_e32e64_vi <0x5>; |
| 1423 | defm V_MUL_I32_I24 : VOP2_Real_e32e64_vi <0x6>; |
| 1424 | defm V_MUL_HI_I32_I24 : VOP2_Real_e32e64_vi <0x7>; |
| 1425 | defm V_MUL_U32_U24 : VOP2_Real_e32e64_vi <0x8>; |
| 1426 | defm V_MUL_HI_U32_U24 : VOP2_Real_e32e64_vi <0x9>; |
| 1427 | defm V_MIN_F32 : VOP2_Real_e32e64_vi <0xa>; |
| 1428 | defm V_MAX_F32 : VOP2_Real_e32e64_vi <0xb>; |
| 1429 | defm V_MIN_I32 : VOP2_Real_e32e64_vi <0xc>; |
| 1430 | defm V_MAX_I32 : VOP2_Real_e32e64_vi <0xd>; |
| 1431 | defm V_MIN_U32 : VOP2_Real_e32e64_vi <0xe>; |
| 1432 | defm V_MAX_U32 : VOP2_Real_e32e64_vi <0xf>; |
| 1433 | defm V_LSHRREV_B32 : VOP2_Real_e32e64_vi <0x10>; |
| 1434 | defm V_ASHRREV_I32 : VOP2_Real_e32e64_vi <0x11>; |
| 1435 | defm V_LSHLREV_B32 : VOP2_Real_e32e64_vi <0x12>; |
| 1436 | defm V_AND_B32 : VOP2_Real_e32e64_vi <0x13>; |
| 1437 | defm V_OR_B32 : VOP2_Real_e32e64_vi <0x14>; |
| 1438 | defm V_XOR_B32 : VOP2_Real_e32e64_vi <0x15>; |
| 1439 | defm V_MAC_F32 : VOP2_Real_e32e64_vi <0x16>; |
| 1440 | defm V_MADMK_F32 : VOP2_Real_MADK_vi <0x17>; |
| 1441 | defm V_MADAK_F32 : VOP2_Real_MADK_vi <0x18>; |
| Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 1442 | |
| 1443 | defm V_ADD_U32 : VOP2be_Real_e32e64_vi_only <0x19, "V_ADD_I32", "v_add_u32">; |
| 1444 | defm V_SUB_U32 : VOP2be_Real_e32e64_vi_only <0x1a, "V_SUB_I32", "v_sub_u32">; |
| 1445 | defm V_SUBREV_U32 : VOP2be_Real_e32e64_vi_only <0x1b, "V_SUBREV_I32", "v_subrev_u32">; |
| 1446 | defm V_ADDC_U32 : VOP2be_Real_e32e64_vi_only <0x1c, "V_ADDC_U32", "v_addc_u32">; |
| 1447 | defm V_SUBB_U32 : VOP2be_Real_e32e64_vi_only <0x1d, "V_SUBB_U32", "v_subb_u32">; |
| 1448 | defm V_SUBBREV_U32 : VOP2be_Real_e32e64_vi_only <0x1e, "V_SUBBREV_U32", "v_subbrev_u32">; |
| 1449 | |
| 1450 | defm V_ADD_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x19, "V_ADD_I32", "v_add_co_u32">; |
| 1451 | defm V_SUB_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1a, "V_SUB_I32", "v_sub_co_u32">; |
| 1452 | defm V_SUBREV_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1b, "V_SUBREV_I32", "v_subrev_co_u32">; |
| 1453 | defm V_ADDC_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1c, "V_ADDC_U32", "v_addc_co_u32">; |
| 1454 | defm V_SUBB_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1d, "V_SUBB_U32", "v_subb_co_u32">; |
| 1455 | defm V_SUBBREV_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1e, "V_SUBBREV_U32", "v_subbrev_co_u32">; |
| 1456 | |
| 1457 | defm V_ADD_U32 : VOP2_Real_e32e64_gfx9 <0x34>; |
| 1458 | defm V_SUB_U32 : VOP2_Real_e32e64_gfx9 <0x35>; |
| 1459 | defm V_SUBREV_U32 : VOP2_Real_e32e64_gfx9 <0x36>; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 1460 | |
| Dmitry Preobrazhensky | 167f8b6 | 2017-05-15 14:28:23 +0000 | [diff] [blame] | 1461 | defm V_BFM_B32 : VOP2_Real_e64only_vi <0x293>; |
| 1462 | defm V_BCNT_U32_B32 : VOP2_Real_e64only_vi <0x28b>; |
| 1463 | defm V_MBCNT_LO_U32_B32 : VOP2_Real_e64only_vi <0x28c>; |
| 1464 | defm V_MBCNT_HI_U32_B32 : VOP2_Real_e64only_vi <0x28d>; |
| 1465 | defm V_LDEXP_F32 : VOP2_Real_e64only_vi <0x288>; |
| 1466 | defm V_CVT_PKACCUM_U8_F32 : VOP2_Real_e64only_vi <0x1f0>; |
| 1467 | defm V_CVT_PKNORM_I16_F32 : VOP2_Real_e64only_vi <0x294>; |
| 1468 | defm V_CVT_PKNORM_U16_F32 : VOP2_Real_e64only_vi <0x295>; |
| 1469 | defm V_CVT_PKRTZ_F16_F32 : VOP2_Real_e64only_vi <0x296>; |
| 1470 | defm V_CVT_PK_U16_U32 : VOP2_Real_e64only_vi <0x297>; |
| 1471 | defm V_CVT_PK_I16_I32 : VOP2_Real_e64only_vi <0x298>; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 1472 | |
| 1473 | defm V_ADD_F16 : VOP2_Real_e32e64_vi <0x1f>; |
| 1474 | defm V_SUB_F16 : VOP2_Real_e32e64_vi <0x20>; |
| 1475 | defm V_SUBREV_F16 : VOP2_Real_e32e64_vi <0x21>; |
| 1476 | defm V_MUL_F16 : VOP2_Real_e32e64_vi <0x22>; |
| 1477 | defm V_MAC_F16 : VOP2_Real_e32e64_vi <0x23>; |
| 1478 | defm V_MADMK_F16 : VOP2_Real_MADK_vi <0x24>; |
| 1479 | defm V_MADAK_F16 : VOP2_Real_MADK_vi <0x25>; |
| 1480 | defm V_ADD_U16 : VOP2_Real_e32e64_vi <0x26>; |
| 1481 | defm V_SUB_U16 : VOP2_Real_e32e64_vi <0x27>; |
| 1482 | defm V_SUBREV_U16 : VOP2_Real_e32e64_vi <0x28>; |
| 1483 | defm V_MUL_LO_U16 : VOP2_Real_e32e64_vi <0x29>; |
| 1484 | defm V_LSHLREV_B16 : VOP2_Real_e32e64_vi <0x2a>; |
| 1485 | defm V_LSHRREV_B16 : VOP2_Real_e32e64_vi <0x2b>; |
| Matt Arsenault | 55e7d65 | 2016-12-16 17:40:11 +0000 | [diff] [blame] | 1486 | defm V_ASHRREV_I16 : VOP2_Real_e32e64_vi <0x2c>; |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 1487 | defm V_MAX_F16 : VOP2_Real_e32e64_vi <0x2d>; |
| 1488 | defm V_MIN_F16 : VOP2_Real_e32e64_vi <0x2e>; |
| 1489 | defm V_MAX_U16 : VOP2_Real_e32e64_vi <0x2f>; |
| 1490 | defm V_MAX_I16 : VOP2_Real_e32e64_vi <0x30>; |
| 1491 | defm V_MIN_U16 : VOP2_Real_e32e64_vi <0x31>; |
| 1492 | defm V_MIN_I16 : VOP2_Real_e32e64_vi <0x32>; |
| 1493 | defm V_LDEXP_F16 : VOP2_Real_e32e64_vi <0x33>; |
| 1494 | |
| Stanislav Mekhanoshin | 5182302 | 2019-04-06 09:20:48 +0000 | [diff] [blame] | 1495 | let SubtargetPredicate = isGFX8GFX9 in { |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 1496 | |
| 1497 | // Aliases to simplify matching of floating-point instructions that |
| 1498 | // are VOP2 on SI and VOP3 on VI. |
| Sam Kolton | 4685b70a | 2017-07-18 14:23:26 +0000 | [diff] [blame] | 1499 | class SI2_VI3Alias <string name, VOP3_Real inst> : InstAlias < |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 1500 | name#" $dst, $src0, $src1", |
| Sam Kolton | 4685b70a | 2017-07-18 14:23:26 +0000 | [diff] [blame] | 1501 | !if(inst.Pfl.HasOMod, |
| 1502 | (inst VGPR_32:$dst, 0, VCSrc_f32:$src0, 0, VCSrc_f32:$src1, 0, 0), |
| 1503 | (inst VGPR_32:$dst, 0, VCSrc_f32:$src0, 0, VCSrc_f32:$src1, 0)) |
| Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 1504 | >, PredicateControl { |
| 1505 | let UseInstAsmMatchConverter = 0; |
| 1506 | let AsmVariantName = AMDGPUAsmVariants.VOP3; |
| 1507 | } |
| 1508 | |
| 1509 | def : SI2_VI3Alias <"v_ldexp_f32", V_LDEXP_F32_e64_vi>; |
| 1510 | def : SI2_VI3Alias <"v_cvt_pkaccum_u8_f32", V_CVT_PKACCUM_U8_F32_e64_vi>; |
| 1511 | def : SI2_VI3Alias <"v_cvt_pknorm_i16_f32", V_CVT_PKNORM_I16_F32_e64_vi>; |
| 1512 | def : SI2_VI3Alias <"v_cvt_pknorm_u16_f32", V_CVT_PKNORM_U16_F32_e64_vi>; |
| 1513 | def : SI2_VI3Alias <"v_cvt_pkrtz_f16_f32", V_CVT_PKRTZ_F16_F32_e64_vi>; |
| 1514 | |
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 1515 | defm : VOP2eInstAliases<V_CNDMASK_B32_e32, V_CNDMASK_B32_e32_vi>; |
| 1516 | |
| Dmitry Preobrazhensky | ee51d85 | 2019-05-14 19:16:24 +0000 | [diff] [blame] | 1517 | } // End SubtargetPredicate = isGFX8GFX9 |
| 1518 | |
| 1519 | let SubtargetPredicate = isGFX9Only in { |
| 1520 | |
| Stanislav Mekhanoshin | 8f3da70 | 2019-04-26 16:37:51 +0000 | [diff] [blame] | 1521 | defm : VOP2bInstAliases<V_ADD_I32_e32, V_ADD_CO_U32_e32_gfx9, "v_add_co_u32">; |
| 1522 | defm : VOP2bInstAliases<V_ADDC_U32_e32, V_ADDC_CO_U32_e32_gfx9, "v_addc_co_u32">; |
| 1523 | defm : VOP2bInstAliases<V_SUB_I32_e32, V_SUB_CO_U32_e32_gfx9, "v_sub_co_u32">; |
| 1524 | defm : VOP2bInstAliases<V_SUBB_U32_e32, V_SUBB_CO_U32_e32_gfx9, "v_subb_co_u32">; |
| 1525 | defm : VOP2bInstAliases<V_SUBREV_I32_e32, V_SUBREV_CO_U32_e32_gfx9, "v_subrev_co_u32">; |
| 1526 | defm : VOP2bInstAliases<V_SUBBREV_U32_e32, V_SUBBREV_CO_U32_e32_gfx9, "v_subbrev_co_u32">; |
| Dmitry Preobrazhensky | ee51d85 | 2019-05-14 19:16:24 +0000 | [diff] [blame] | 1527 | |
| 1528 | } // End SubtargetPredicate = isGFX9Only |
| Matt Arsenault | 0084adc | 2018-04-30 19:08:16 +0000 | [diff] [blame] | 1529 | |
| 1530 | let SubtargetPredicate = HasDLInsts in { |
| 1531 | |
| 1532 | defm V_FMAC_F32 : VOP2_Real_e32e64_vi <0x3b>; |
| 1533 | defm V_XNOR_B32 : VOP2_Real_e32e64_vi <0x3d>; |
| 1534 | |
| 1535 | } // End SubtargetPredicate = HasDLInsts |
| Stanislav Mekhanoshin | c43e67b | 2019-06-14 00:33:31 +0000 | [diff] [blame] | 1536 | |
| 1537 | multiclass VOP2_Real_DOT_ACC_gfx10<bits<6> op> : |
| 1538 | VOP2_Real_e32_gfx10<op>, |
| 1539 | VOP2_Real_dpp_gfx10<op>, |
| 1540 | VOP2_Real_dpp8_gfx10<op>; |
| 1541 | |
| 1542 | let SubtargetPredicate = HasDot5Insts in { |
| 1543 | // NB: Opcode conflicts with V_DOT8C_I32_I4 |
| 1544 | // This opcode exists in gfx 10.1* only |
| 1545 | defm V_DOT2C_F32_F16 : VOP2_Real_DOT_ACC_gfx10<0x02>; |
| 1546 | } |
| 1547 | |
| 1548 | let SubtargetPredicate = HasDot6Insts in { |
| 1549 | defm V_DOT4C_I32_I8 : VOP2_Real_DOT_ACC_gfx10<0x0d>; |
| 1550 | } |