blob: d372cada8de89edffc996e9a2b750ada4ceba647 [file] [log] [blame]
Igor Bregerb4442f32017-02-10 07:05:56 +00001//===- X86LegalizerInfo.cpp --------------------------------------*- C++ -*-==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file implements the targeting of the Machinelegalizer class for X86.
11/// \todo This should be generated by TableGen.
12//===----------------------------------------------------------------------===//
13
14#include "X86LegalizerInfo.h"
15#include "X86Subtarget.h"
Igor Breger531a2032017-03-26 08:11:12 +000016#include "X86TargetMachine.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000017#include "llvm/CodeGen/TargetOpcodes.h"
Craig Topper2fa14362018-03-29 17:21:10 +000018#include "llvm/CodeGen/ValueTypes.h"
Igor Bregerb4442f32017-02-10 07:05:56 +000019#include "llvm/IR/DerivedTypes.h"
20#include "llvm/IR/Type.h"
Igor Bregerb4442f32017-02-10 07:05:56 +000021
22using namespace llvm;
Igor Breger321cf3c2017-03-03 08:06:46 +000023using namespace TargetOpcode;
Daniel Sanders9ade5592018-01-29 17:37:29 +000024using namespace LegalizeActions;
Igor Bregerb4442f32017-02-10 07:05:56 +000025
Kristof Beylsaf9814a2017-11-07 10:34:34 +000026/// FIXME: The following static functions are SizeChangeStrategy functions
27/// that are meant to temporarily mimic the behaviour of the old legalization
28/// based on doubling/halving non-legal types as closely as possible. This is
29/// not entirly possible as only legalizing the types that are exactly a power
30/// of 2 times the size of the legal types would require specifying all those
31/// sizes explicitly.
32/// In practice, not specifying those isn't a problem, and the below functions
33/// should disappear quickly as we add support for legalizing non-power-of-2
34/// sized types further.
35static void
36addAndInterleaveWithUnsupported(LegalizerInfo::SizeAndActionsVec &result,
37 const LegalizerInfo::SizeAndActionsVec &v) {
38 for (unsigned i = 0; i < v.size(); ++i) {
39 result.push_back(v[i]);
40 if (i + 1 < v[i].first && i + 1 < v.size() &&
41 v[i + 1].first != v[i].first + 1)
Daniel Sanders9ade5592018-01-29 17:37:29 +000042 result.push_back({v[i].first + 1, Unsupported});
Kristof Beylsaf9814a2017-11-07 10:34:34 +000043 }
44}
45
46static LegalizerInfo::SizeAndActionsVec
47widen_1(const LegalizerInfo::SizeAndActionsVec &v) {
48 assert(v.size() >= 1);
49 assert(v[0].first > 1);
Daniel Sanders9ade5592018-01-29 17:37:29 +000050 LegalizerInfo::SizeAndActionsVec result = {{1, WidenScalar},
51 {2, Unsupported}};
Kristof Beylsaf9814a2017-11-07 10:34:34 +000052 addAndInterleaveWithUnsupported(result, v);
53 auto Largest = result.back().first;
Daniel Sanders9ade5592018-01-29 17:37:29 +000054 result.push_back({Largest + 1, Unsupported});
Kristof Beylsaf9814a2017-11-07 10:34:34 +000055 return result;
56}
57
Igor Breger531a2032017-03-26 08:11:12 +000058X86LegalizerInfo::X86LegalizerInfo(const X86Subtarget &STI,
59 const X86TargetMachine &TM)
60 : Subtarget(STI), TM(TM) {
Igor Bregerb4442f32017-02-10 07:05:56 +000061
62 setLegalizerInfo32bit();
63 setLegalizerInfo64bit();
Igor Breger321cf3c2017-03-03 08:06:46 +000064 setLegalizerInfoSSE1();
65 setLegalizerInfoSSE2();
Igor Breger605b9652017-05-08 09:03:37 +000066 setLegalizerInfoSSE41();
Igor Breger617be6e2017-05-23 08:23:51 +000067 setLegalizerInfoAVX();
Igor Breger605b9652017-05-08 09:03:37 +000068 setLegalizerInfoAVX2();
69 setLegalizerInfoAVX512();
70 setLegalizerInfoAVX512DQ();
71 setLegalizerInfoAVX512BW();
Igor Bregerb4442f32017-02-10 07:05:56 +000072
Kristof Beylsaf9814a2017-11-07 10:34:34 +000073 setLegalizeScalarToDifferentSizeStrategy(G_PHI, 0, widen_1);
74 for (unsigned BinOp : {G_SUB, G_MUL, G_AND, G_OR, G_XOR})
75 setLegalizeScalarToDifferentSizeStrategy(BinOp, 0, widen_1);
76 for (unsigned MemOp : {G_LOAD, G_STORE})
77 setLegalizeScalarToDifferentSizeStrategy(MemOp, 0,
78 narrowToSmallerAndWidenToSmallest);
79 setLegalizeScalarToDifferentSizeStrategy(
80 G_GEP, 1, widenToLargerTypesUnsupportedOtherwise);
81 setLegalizeScalarToDifferentSizeStrategy(
82 G_CONSTANT, 0, widenToLargerTypesAndNarrowToLargest);
83
Igor Bregerb4442f32017-02-10 07:05:56 +000084 computeTables();
Roman Tereshincc1a16f2018-05-31 16:16:47 +000085 verify(*STI.getInstrInfo());
Igor Bregerb4442f32017-02-10 07:05:56 +000086}
87
88void X86LegalizerInfo::setLegalizerInfo32bit() {
89
Matt Arsenault41e5ac42018-03-14 00:36:23 +000090 const LLT p0 = LLT::pointer(0, TM.getPointerSizeInBits(0));
Igor Breger29537882017-04-07 14:41:59 +000091 const LLT s1 = LLT::scalar(1);
Igor Bregerb4442f32017-02-10 07:05:56 +000092 const LLT s8 = LLT::scalar(8);
93 const LLT s16 = LLT::scalar(16);
94 const LLT s32 = LLT::scalar(32);
Volkan Kelesa32ff002017-12-01 08:19:10 +000095 const LLT s64 = LLT::scalar(64);
Alexander Ivchenkoda9e81c2018-02-08 22:41:47 +000096 const LLT s128 = LLT::scalar(128);
Igor Bregerb4442f32017-02-10 07:05:56 +000097
Igor Breger47be5fb2017-08-24 07:06:27 +000098 for (auto Ty : {p0, s1, s8, s16, s32})
99 setAction({G_IMPLICIT_DEF, Ty}, Legal);
100
Igor Breger2661ae42017-09-04 09:06:45 +0000101 for (auto Ty : {s8, s16, s32, p0})
102 setAction({G_PHI, Ty}, Legal);
103
Kristof Beylsaf9814a2017-11-07 10:34:34 +0000104 for (unsigned BinOp : {G_ADD, G_SUB, G_MUL, G_AND, G_OR, G_XOR})
Igor Bregera8ba5722017-03-23 15:25:57 +0000105 for (auto Ty : {s8, s16, s32})
106 setAction({BinOp, Ty}, Legal);
107
Igor Breger28f290f2017-05-17 12:48:08 +0000108 for (unsigned Op : {G_UADDE}) {
109 setAction({Op, s32}, Legal);
110 setAction({Op, 1, s1}, Legal);
111 }
112
Igor Bregera8ba5722017-03-23 15:25:57 +0000113 for (unsigned MemOp : {G_LOAD, G_STORE}) {
114 for (auto Ty : {s8, s16, s32, p0})
115 setAction({MemOp, Ty}, Legal);
116
117 // And everything's fine in addrspace 0.
118 setAction({MemOp, 1, p0}, Legal);
Igor Bregerf7359d82017-02-22 12:25:09 +0000119 }
Igor Breger531a2032017-03-26 08:11:12 +0000120
121 // Pointer-handling
122 setAction({G_FRAME_INDEX, p0}, Legal);
Igor Breger717bd362017-07-02 08:58:29 +0000123 setAction({G_GLOBAL_VALUE, p0}, Legal);
Igor Breger29537882017-04-07 14:41:59 +0000124
Igor Breger810c6252017-05-08 09:40:43 +0000125 setAction({G_GEP, p0}, Legal);
126 setAction({G_GEP, 1, s32}, Legal);
127
Alexander Ivchenkoc01f7502018-02-28 12:11:53 +0000128 if (!Subtarget.is64Bit()) {
Alexander Ivchenko46e07e32018-02-28 09:18:47 +0000129 getActionDefinitionsBuilder(G_PTRTOINT)
130 .legalForCartesianProduct({s1, s8, s16, s32}, {p0})
131 .maxScalar(0, s32)
132 .widenScalarToNextPow2(0, /*Min*/ 8);
Roman Tereshincc1a16f2018-05-31 16:16:47 +0000133 getActionDefinitionsBuilder(G_INTTOPTR).legalFor({{p0, s32}});
Alexander Ivchenko0bd4d8c2018-03-14 11:23:57 +0000134
Alexander Ivchenko86ef9ab2018-03-14 15:41:11 +0000135 // Shifts and SDIV
136 getActionDefinitionsBuilder({G_SHL, G_LSHR, G_ASHR, G_SDIV})
Alexander Ivchenko0bd4d8c2018-03-14 11:23:57 +0000137 .legalFor({s8, s16, s32})
138 .clampScalar(0, s8, s32);
Alexander Ivchenkoc01f7502018-02-28 12:11:53 +0000139 }
Alexander Ivchenko46e07e32018-02-28 09:18:47 +0000140
Igor Breger685889c2017-08-21 10:51:54 +0000141 // Control-flow
142 setAction({G_BRCOND, s1}, Legal);
143
Igor Breger29537882017-04-07 14:41:59 +0000144 // Constants
145 for (auto Ty : {s8, s16, s32, p0})
146 setAction({TargetOpcode::G_CONSTANT, Ty}, Legal);
147
Igor Bregerc08a7832017-05-01 06:30:16 +0000148 // Extensions
Igor Bregerd48c5e42017-07-10 09:07:34 +0000149 for (auto Ty : {s8, s16, s32}) {
150 setAction({G_ZEXT, Ty}, Legal);
151 setAction({G_SEXT, Ty}, Legal);
Igor Breger1f143642017-09-11 09:41:13 +0000152 setAction({G_ANYEXT, Ty}, Legal);
Igor Bregerd48c5e42017-07-10 09:07:34 +0000153 }
Alexander Ivchenkoda9e81c2018-02-08 22:41:47 +0000154 setAction({G_ANYEXT, s128}, Legal);
Igor Bregerc08a7832017-05-01 06:30:16 +0000155
Igor Bregerc7b59772017-05-11 07:17:40 +0000156 // Comparison
157 setAction({G_ICMP, s1}, Legal);
158
159 for (auto Ty : {s8, s16, s32, p0})
160 setAction({G_ICMP, 1, Ty}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000161
162 // Merge/Unmerge
163 for (const auto &Ty : {s16, s32, s64}) {
164 setAction({G_MERGE_VALUES, Ty}, Legal);
165 setAction({G_UNMERGE_VALUES, 1, Ty}, Legal);
166 }
167 for (const auto &Ty : {s8, s16, s32}) {
168 setAction({G_MERGE_VALUES, 1, Ty}, Legal);
169 setAction({G_UNMERGE_VALUES, Ty}, Legal);
170 }
Igor Bregerb4442f32017-02-10 07:05:56 +0000171}
Igor Bregerb4442f32017-02-10 07:05:56 +0000172
Igor Bregerf7359d82017-02-22 12:25:09 +0000173void X86LegalizerInfo::setLegalizerInfo64bit() {
Igor Bregerb4442f32017-02-10 07:05:56 +0000174
175 if (!Subtarget.is64Bit())
176 return;
177
Matt Arsenault41e5ac42018-03-14 00:36:23 +0000178 const LLT p0 = LLT::pointer(0, TM.getPointerSizeInBits(0));
Alexander Ivchenko46e07e32018-02-28 09:18:47 +0000179 const LLT s1 = LLT::scalar(1);
180 const LLT s8 = LLT::scalar(8);
181 const LLT s16 = LLT::scalar(16);
182 const LLT s32 = LLT::scalar(32);
Igor Bregerb4442f32017-02-10 07:05:56 +0000183 const LLT s64 = LLT::scalar(64);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000184 const LLT s128 = LLT::scalar(128);
Igor Bregerb4442f32017-02-10 07:05:56 +0000185
Igor Breger42f8bfc2017-08-31 11:40:03 +0000186 setAction({G_IMPLICIT_DEF, s64}, Legal);
Alexander Ivchenkoa85c4fc2018-02-08 22:40:31 +0000187 // Need to have that, as tryFoldImplicitDef will create this pattern:
188 // s128 = EXTEND (G_IMPLICIT_DEF s32/s64) -> s128 = G_IMPLICIT_DEF
189 setAction({G_IMPLICIT_DEF, s128}, Legal);
Igor Breger47be5fb2017-08-24 07:06:27 +0000190
Igor Breger2661ae42017-09-04 09:06:45 +0000191 setAction({G_PHI, s64}, Legal);
192
Igor Bregerd5b59cf2017-06-28 11:39:04 +0000193 for (unsigned BinOp : {G_ADD, G_SUB, G_MUL, G_AND, G_OR, G_XOR})
Igor Breger42f8bfc2017-08-31 11:40:03 +0000194 setAction({BinOp, s64}, Legal);
Igor Bregera8ba5722017-03-23 15:25:57 +0000195
Igor Breger1f143642017-09-11 09:41:13 +0000196 for (unsigned MemOp : {G_LOAD, G_STORE})
Igor Breger42f8bfc2017-08-31 11:40:03 +0000197 setAction({MemOp, s64}, Legal);
Igor Breger531a2032017-03-26 08:11:12 +0000198
199 // Pointer-handling
Igor Breger810c6252017-05-08 09:40:43 +0000200 setAction({G_GEP, 1, s64}, Legal);
Alexander Ivchenko46e07e32018-02-28 09:18:47 +0000201 getActionDefinitionsBuilder(G_PTRTOINT)
202 .legalForCartesianProduct({s1, s8, s16, s32, s64}, {p0})
203 .maxScalar(0, s64)
204 .widenScalarToNextPow2(0, /*Min*/ 8);
Roman Tereshincc1a16f2018-05-31 16:16:47 +0000205 getActionDefinitionsBuilder(G_INTTOPTR).legalFor({{p0, s64}});
Igor Breger810c6252017-05-08 09:40:43 +0000206
Igor Breger29537882017-04-07 14:41:59 +0000207 // Constants
Igor Breger42f8bfc2017-08-31 11:40:03 +0000208 setAction({TargetOpcode::G_CONSTANT, s64}, Legal);
Igor Bregerc08a7832017-05-01 06:30:16 +0000209
210 // Extensions
Igor Breger1f143642017-09-11 09:41:13 +0000211 for (unsigned extOp : {G_ZEXT, G_SEXT, G_ANYEXT}) {
212 setAction({extOp, s64}, Legal);
Igor Breger1f143642017-09-11 09:41:13 +0000213 }
Igor Bregerc7b59772017-05-11 07:17:40 +0000214
Alexander Ivchenko48ca0552018-07-10 16:38:35 +0000215 getActionDefinitionsBuilder(G_SITOFP)
216 .legalForCartesianProduct({s32, s64})
217 .clampScalar(1, s32, s64)
218 .widenScalarToNextPow2(1)
219 .clampScalar(0, s32, s64)
220 .widenScalarToNextPow2(0);
221
Igor Bregerc7b59772017-05-11 07:17:40 +0000222 // Comparison
Igor Breger42f8bfc2017-08-31 11:40:03 +0000223 setAction({G_ICMP, 1, s64}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000224
Alexander Ivchenko86ef9ab2018-03-14 15:41:11 +0000225 // Shifts and SDIV
226 getActionDefinitionsBuilder({G_SHL, G_LSHR, G_ASHR, G_SDIV})
Alexander Ivchenko0bd4d8c2018-03-14 11:23:57 +0000227 .legalFor({s8, s16, s32, s64})
228 .clampScalar(0, s8, s64);
229
Volkan Kelesa32ff002017-12-01 08:19:10 +0000230 // Merge/Unmerge
231 setAction({G_MERGE_VALUES, s128}, Legal);
232 setAction({G_UNMERGE_VALUES, 1, s128}, Legal);
233 setAction({G_MERGE_VALUES, 1, s128}, Legal);
234 setAction({G_UNMERGE_VALUES, s128}, Legal);
Igor Breger321cf3c2017-03-03 08:06:46 +0000235}
236
237void X86LegalizerInfo::setLegalizerInfoSSE1() {
238 if (!Subtarget.hasSSE1())
239 return;
240
241 const LLT s32 = LLT::scalar(32);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000242 const LLT s64 = LLT::scalar(64);
Igor Breger321cf3c2017-03-03 08:06:46 +0000243 const LLT v4s32 = LLT::vector(4, 32);
Igor Bregera8ba5722017-03-23 15:25:57 +0000244 const LLT v2s64 = LLT::vector(2, 64);
Igor Breger321cf3c2017-03-03 08:06:46 +0000245
246 for (unsigned BinOp : {G_FADD, G_FSUB, G_FMUL, G_FDIV})
247 for (auto Ty : {s32, v4s32})
248 setAction({BinOp, Ty}, Legal);
Igor Bregera8ba5722017-03-23 15:25:57 +0000249
250 for (unsigned MemOp : {G_LOAD, G_STORE})
251 for (auto Ty : {v4s32, v2s64})
252 setAction({MemOp, Ty}, Legal);
Igor Breger21200ed2017-09-17 08:08:13 +0000253
254 // Constants
255 setAction({TargetOpcode::G_FCONSTANT, s32}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000256
257 // Merge/Unmerge
258 for (const auto &Ty : {v4s32, v2s64}) {
259 setAction({G_MERGE_VALUES, Ty}, Legal);
260 setAction({G_UNMERGE_VALUES, 1, Ty}, Legal);
261 }
262 setAction({G_MERGE_VALUES, 1, s64}, Legal);
263 setAction({G_UNMERGE_VALUES, s64}, Legal);
Igor Breger321cf3c2017-03-03 08:06:46 +0000264}
265
266void X86LegalizerInfo::setLegalizerInfoSSE2() {
267 if (!Subtarget.hasSSE2())
268 return;
269
Igor Breger5c7211992017-09-13 09:05:23 +0000270 const LLT s32 = LLT::scalar(32);
Igor Breger321cf3c2017-03-03 08:06:46 +0000271 const LLT s64 = LLT::scalar(64);
Igor Breger842b5b32017-05-18 11:10:56 +0000272 const LLT v16s8 = LLT::vector(16, 8);
Igor Breger605b9652017-05-08 09:03:37 +0000273 const LLT v8s16 = LLT::vector(8, 16);
Igor Breger321cf3c2017-03-03 08:06:46 +0000274 const LLT v4s32 = LLT::vector(4, 32);
275 const LLT v2s64 = LLT::vector(2, 64);
276
Volkan Kelesa32ff002017-12-01 08:19:10 +0000277 const LLT v32s8 = LLT::vector(32, 8);
278 const LLT v16s16 = LLT::vector(16, 16);
279 const LLT v8s32 = LLT::vector(8, 32);
280 const LLT v4s64 = LLT::vector(4, 64);
281
Igor Breger321cf3c2017-03-03 08:06:46 +0000282 for (unsigned BinOp : {G_FADD, G_FSUB, G_FMUL, G_FDIV})
283 for (auto Ty : {s64, v2s64})
284 setAction({BinOp, Ty}, Legal);
285
286 for (unsigned BinOp : {G_ADD, G_SUB})
Igor Breger842b5b32017-05-18 11:10:56 +0000287 for (auto Ty : {v16s8, v8s16, v4s32, v2s64})
Igor Breger321cf3c2017-03-03 08:06:46 +0000288 setAction({BinOp, Ty}, Legal);
Igor Breger605b9652017-05-08 09:03:37 +0000289
290 setAction({G_MUL, v8s16}, Legal);
Igor Breger5c7211992017-09-13 09:05:23 +0000291
292 setAction({G_FPEXT, s64}, Legal);
293 setAction({G_FPEXT, 1, s32}, Legal);
Igor Breger21200ed2017-09-17 08:08:13 +0000294
295 // Constants
296 setAction({TargetOpcode::G_FCONSTANT, s64}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000297
298 // Merge/Unmerge
299 for (const auto &Ty :
300 {v16s8, v32s8, v8s16, v16s16, v4s32, v8s32, v2s64, v4s64}) {
301 setAction({G_MERGE_VALUES, Ty}, Legal);
302 setAction({G_UNMERGE_VALUES, 1, Ty}, Legal);
303 }
304 for (const auto &Ty : {v16s8, v8s16, v4s32, v2s64}) {
305 setAction({G_MERGE_VALUES, 1, Ty}, Legal);
306 setAction({G_UNMERGE_VALUES, Ty}, Legal);
307 }
Igor Breger605b9652017-05-08 09:03:37 +0000308}
309
310void X86LegalizerInfo::setLegalizerInfoSSE41() {
311 if (!Subtarget.hasSSE41())
312 return;
313
314 const LLT v4s32 = LLT::vector(4, 32);
315
316 setAction({G_MUL, v4s32}, Legal);
317}
318
Igor Breger617be6e2017-05-23 08:23:51 +0000319void X86LegalizerInfo::setLegalizerInfoAVX() {
320 if (!Subtarget.hasAVX())
321 return;
322
Igor Breger1c29be72017-06-22 09:43:35 +0000323 const LLT v16s8 = LLT::vector(16, 8);
324 const LLT v8s16 = LLT::vector(8, 16);
325 const LLT v4s32 = LLT::vector(4, 32);
326 const LLT v2s64 = LLT::vector(2, 64);
327
328 const LLT v32s8 = LLT::vector(32, 8);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000329 const LLT v64s8 = LLT::vector(64, 8);
Igor Breger1c29be72017-06-22 09:43:35 +0000330 const LLT v16s16 = LLT::vector(16, 16);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000331 const LLT v32s16 = LLT::vector(32, 16);
Igor Breger617be6e2017-05-23 08:23:51 +0000332 const LLT v8s32 = LLT::vector(8, 32);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000333 const LLT v16s32 = LLT::vector(16, 32);
Igor Breger617be6e2017-05-23 08:23:51 +0000334 const LLT v4s64 = LLT::vector(4, 64);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000335 const LLT v8s64 = LLT::vector(8, 64);
Igor Breger617be6e2017-05-23 08:23:51 +0000336
337 for (unsigned MemOp : {G_LOAD, G_STORE})
338 for (auto Ty : {v8s32, v4s64})
339 setAction({MemOp, Ty}, Legal);
Igor Breger1c29be72017-06-22 09:43:35 +0000340
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000341 for (auto Ty : {v32s8, v16s16, v8s32, v4s64}) {
Igor Breger1c29be72017-06-22 09:43:35 +0000342 setAction({G_INSERT, Ty}, Legal);
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000343 setAction({G_EXTRACT, 1, Ty}, Legal);
344 }
345 for (auto Ty : {v16s8, v8s16, v4s32, v2s64}) {
Igor Breger1c29be72017-06-22 09:43:35 +0000346 setAction({G_INSERT, 1, Ty}, Legal);
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000347 setAction({G_EXTRACT, Ty}, Legal);
348 }
Volkan Kelesa32ff002017-12-01 08:19:10 +0000349 // Merge/Unmerge
350 for (const auto &Ty :
351 {v32s8, v64s8, v16s16, v32s16, v8s32, v16s32, v4s64, v8s64}) {
352 setAction({G_MERGE_VALUES, Ty}, Legal);
353 setAction({G_UNMERGE_VALUES, 1, Ty}, Legal);
354 }
355 for (const auto &Ty :
356 {v16s8, v32s8, v8s16, v16s16, v4s32, v8s32, v2s64, v4s64}) {
357 setAction({G_MERGE_VALUES, 1, Ty}, Legal);
358 setAction({G_UNMERGE_VALUES, Ty}, Legal);
359 }
Igor Breger617be6e2017-05-23 08:23:51 +0000360}
361
Igor Breger605b9652017-05-08 09:03:37 +0000362void X86LegalizerInfo::setLegalizerInfoAVX2() {
363 if (!Subtarget.hasAVX2())
364 return;
365
Igor Breger842b5b32017-05-18 11:10:56 +0000366 const LLT v32s8 = LLT::vector(32, 8);
Igor Breger605b9652017-05-08 09:03:37 +0000367 const LLT v16s16 = LLT::vector(16, 16);
368 const LLT v8s32 = LLT::vector(8, 32);
Igor Breger842b5b32017-05-18 11:10:56 +0000369 const LLT v4s64 = LLT::vector(4, 64);
370
Volkan Kelesa32ff002017-12-01 08:19:10 +0000371 const LLT v64s8 = LLT::vector(64, 8);
372 const LLT v32s16 = LLT::vector(32, 16);
373 const LLT v16s32 = LLT::vector(16, 32);
374 const LLT v8s64 = LLT::vector(8, 64);
375
Igor Breger842b5b32017-05-18 11:10:56 +0000376 for (unsigned BinOp : {G_ADD, G_SUB})
377 for (auto Ty : {v32s8, v16s16, v8s32, v4s64})
378 setAction({BinOp, Ty}, Legal);
Igor Breger605b9652017-05-08 09:03:37 +0000379
380 for (auto Ty : {v16s16, v8s32})
381 setAction({G_MUL, Ty}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000382
383 // Merge/Unmerge
384 for (const auto &Ty : {v64s8, v32s16, v16s32, v8s64}) {
385 setAction({G_MERGE_VALUES, Ty}, Legal);
386 setAction({G_UNMERGE_VALUES, 1, Ty}, Legal);
387 }
388 for (const auto &Ty : {v32s8, v16s16, v8s32, v4s64}) {
389 setAction({G_MERGE_VALUES, 1, Ty}, Legal);
390 setAction({G_UNMERGE_VALUES, Ty}, Legal);
391 }
Igor Breger605b9652017-05-08 09:03:37 +0000392}
393
394void X86LegalizerInfo::setLegalizerInfoAVX512() {
395 if (!Subtarget.hasAVX512())
396 return;
397
Igor Breger1c29be72017-06-22 09:43:35 +0000398 const LLT v16s8 = LLT::vector(16, 8);
399 const LLT v8s16 = LLT::vector(8, 16);
400 const LLT v4s32 = LLT::vector(4, 32);
401 const LLT v2s64 = LLT::vector(2, 64);
402
403 const LLT v32s8 = LLT::vector(32, 8);
404 const LLT v16s16 = LLT::vector(16, 16);
405 const LLT v8s32 = LLT::vector(8, 32);
406 const LLT v4s64 = LLT::vector(4, 64);
407
408 const LLT v64s8 = LLT::vector(64, 8);
409 const LLT v32s16 = LLT::vector(32, 16);
Igor Breger605b9652017-05-08 09:03:37 +0000410 const LLT v16s32 = LLT::vector(16, 32);
Igor Breger842b5b32017-05-18 11:10:56 +0000411 const LLT v8s64 = LLT::vector(8, 64);
412
413 for (unsigned BinOp : {G_ADD, G_SUB})
414 for (auto Ty : {v16s32, v8s64})
415 setAction({BinOp, Ty}, Legal);
Igor Breger605b9652017-05-08 09:03:37 +0000416
417 setAction({G_MUL, v16s32}, Legal);
418
Igor Breger617be6e2017-05-23 08:23:51 +0000419 for (unsigned MemOp : {G_LOAD, G_STORE})
420 for (auto Ty : {v16s32, v8s64})
421 setAction({MemOp, Ty}, Legal);
422
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000423 for (auto Ty : {v64s8, v32s16, v16s32, v8s64}) {
Igor Breger1c29be72017-06-22 09:43:35 +0000424 setAction({G_INSERT, Ty}, Legal);
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000425 setAction({G_EXTRACT, 1, Ty}, Legal);
426 }
427 for (auto Ty : {v32s8, v16s16, v8s32, v4s64, v16s8, v8s16, v4s32, v2s64}) {
Igor Breger1c29be72017-06-22 09:43:35 +0000428 setAction({G_INSERT, 1, Ty}, Legal);
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000429 setAction({G_EXTRACT, Ty}, Legal);
430 }
Igor Breger1c29be72017-06-22 09:43:35 +0000431
Igor Breger605b9652017-05-08 09:03:37 +0000432 /************ VLX *******************/
433 if (!Subtarget.hasVLX())
434 return;
435
Igor Breger605b9652017-05-08 09:03:37 +0000436 for (auto Ty : {v4s32, v8s32})
437 setAction({G_MUL, Ty}, Legal);
438}
439
440void X86LegalizerInfo::setLegalizerInfoAVX512DQ() {
441 if (!(Subtarget.hasAVX512() && Subtarget.hasDQI()))
442 return;
443
444 const LLT v8s64 = LLT::vector(8, 64);
445
446 setAction({G_MUL, v8s64}, Legal);
447
448 /************ VLX *******************/
449 if (!Subtarget.hasVLX())
450 return;
451
452 const LLT v2s64 = LLT::vector(2, 64);
453 const LLT v4s64 = LLT::vector(4, 64);
454
455 for (auto Ty : {v2s64, v4s64})
456 setAction({G_MUL, Ty}, Legal);
457}
458
459void X86LegalizerInfo::setLegalizerInfoAVX512BW() {
460 if (!(Subtarget.hasAVX512() && Subtarget.hasBWI()))
461 return;
462
Igor Breger842b5b32017-05-18 11:10:56 +0000463 const LLT v64s8 = LLT::vector(64, 8);
Igor Breger605b9652017-05-08 09:03:37 +0000464 const LLT v32s16 = LLT::vector(32, 16);
465
Igor Breger842b5b32017-05-18 11:10:56 +0000466 for (unsigned BinOp : {G_ADD, G_SUB})
467 for (auto Ty : {v64s8, v32s16})
468 setAction({BinOp, Ty}, Legal);
469
Igor Breger605b9652017-05-08 09:03:37 +0000470 setAction({G_MUL, v32s16}, Legal);
471
472 /************ VLX *******************/
473 if (!Subtarget.hasVLX())
474 return;
475
476 const LLT v8s16 = LLT::vector(8, 16);
477 const LLT v16s16 = LLT::vector(16, 16);
478
479 for (auto Ty : {v8s16, v16s16})
480 setAction({G_MUL, Ty}, Legal);
Igor Bregerb4442f32017-02-10 07:05:56 +0000481}